blob: 5e9f93e53255613b05545e74d4ad251188344c5c [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Duncan Laurie8ca40132011-10-25 15:42:21 -070027#include <linux/dmi.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080028#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
31#include <drm/drm_crtc.h>
32#include <drm/drm_crtc_helper.h>
33#include <drm/drm_edid.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080034#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "i915_drv.h"
37
Keith Packarde7dbb2f2010-11-16 16:03:53 +080038/* Here's the desired hotplug mode */
39#define ADPA_HOTPLUG_BITS (ADPA_CRT_HOTPLUG_PERIOD_128 | \
40 ADPA_CRT_HOTPLUG_WARMUP_10MS | \
41 ADPA_CRT_HOTPLUG_SAMPLE_4S | \
42 ADPA_CRT_HOTPLUG_VOLTAGE_50 | \
43 ADPA_CRT_HOTPLUG_VOLREF_325MV | \
44 ADPA_CRT_HOTPLUG_ENABLE)
45
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +000046struct intel_crt {
47 struct intel_encoder base;
Adam Jackson637f44d2013-03-25 15:40:05 -040048 /* DPMS state is stored in the connector, which we need in the
49 * encoder's enable/disable callbacks */
50 struct intel_connector *connector;
Keith Packarde7dbb2f2010-11-16 16:03:53 +080051 bool force_hotplug_required;
Daniel Vetter540a8952012-07-11 16:27:57 +020052 u32 adpa_reg;
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +000053};
54
55static struct intel_crt *intel_attached_crt(struct drm_connector *connector)
56{
57 return container_of(intel_attached_encoder(connector),
58 struct intel_crt, base);
59}
60
Daniel Vetter540a8952012-07-11 16:27:57 +020061static struct intel_crt *intel_encoder_to_crt(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080062{
Daniel Vetter540a8952012-07-11 16:27:57 +020063 return container_of(encoder, struct intel_crt, base);
Jesse Barnesdf0323c2012-04-17 15:06:33 -070064}
65
Daniel Vettere403fc92012-07-02 13:41:21 +020066static bool intel_crt_get_hw_state(struct intel_encoder *encoder,
67 enum pipe *pipe)
Jesse Barnesdf0323c2012-04-17 15:06:33 -070068{
Daniel Vettere403fc92012-07-02 13:41:21 +020069 struct drm_device *dev = encoder->base.dev;
Jesse Barnesdf0323c2012-04-17 15:06:33 -070070 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere403fc92012-07-02 13:41:21 +020071 struct intel_crt *crt = intel_encoder_to_crt(encoder);
72 u32 tmp;
Zhenyu Wang2c072452009-06-05 15:38:42 +080073
Daniel Vettere403fc92012-07-02 13:41:21 +020074 tmp = I915_READ(crt->adpa_reg);
Zhenyu Wang2c072452009-06-05 15:38:42 +080075
Daniel Vettere403fc92012-07-02 13:41:21 +020076 if (!(tmp & ADPA_DAC_ENABLE))
77 return false;
Jesse Barnesdf0323c2012-04-17 15:06:33 -070078
Daniel Vettere403fc92012-07-02 13:41:21 +020079 if (HAS_PCH_CPT(dev))
80 *pipe = PORT_TO_PIPE_CPT(tmp);
81 else
82 *pipe = PORT_TO_PIPE(tmp);
83
84 return true;
Jesse Barnesdf0323c2012-04-17 15:06:33 -070085}
86
Jesse Barnes045ac3b2013-05-14 17:08:26 -070087static void intel_crt_get_config(struct intel_encoder *encoder,
88 struct intel_crtc_config *pipe_config)
89{
90 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
91 struct intel_crt *crt = intel_encoder_to_crt(encoder);
92 u32 tmp, flags = 0;
93
94 tmp = I915_READ(crt->adpa_reg);
95
96 if (tmp & ADPA_HSYNC_ACTIVE_HIGH)
97 flags |= DRM_MODE_FLAG_PHSYNC;
98 else
99 flags |= DRM_MODE_FLAG_NHSYNC;
100
101 if (tmp & ADPA_VSYNC_ACTIVE_HIGH)
102 flags |= DRM_MODE_FLAG_PVSYNC;
103 else
104 flags |= DRM_MODE_FLAG_NVSYNC;
105
106 pipe_config->adjusted_mode.flags |= flags;
107}
108
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200109/* Note: The caller is required to filter out dpms modes not supported by the
110 * platform. */
111static void intel_crt_set_dpms(struct intel_encoder *encoder, int mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800112{
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200113 struct drm_device *dev = encoder->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800114 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200115 struct intel_crt *crt = intel_encoder_to_crt(encoder);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800116 u32 temp;
117
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200118 temp = I915_READ(crt->adpa_reg);
Jesse Barnes79e53942008-11-07 14:24:08 -0800119 temp &= ~(ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE);
ling.ma@intel.comfebc7692009-06-25 11:55:57 +0800120 temp &= ~ADPA_DAC_ENABLE;
Jesse Barnesbd9e8412012-06-15 11:55:18 -0700121
Akshay Joshi0206e352011-08-16 15:34:10 -0400122 switch (mode) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800123 case DRM_MODE_DPMS_ON:
124 temp |= ADPA_DAC_ENABLE;
125 break;
126 case DRM_MODE_DPMS_STANDBY:
127 temp |= ADPA_DAC_ENABLE | ADPA_HSYNC_CNTL_DISABLE;
128 break;
129 case DRM_MODE_DPMS_SUSPEND:
130 temp |= ADPA_DAC_ENABLE | ADPA_VSYNC_CNTL_DISABLE;
131 break;
132 case DRM_MODE_DPMS_OFF:
133 temp |= ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE;
134 break;
135 }
136
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200137 I915_WRITE(crt->adpa_reg, temp);
138}
139
Adam Jackson637f44d2013-03-25 15:40:05 -0400140static void intel_disable_crt(struct intel_encoder *encoder)
141{
142 intel_crt_set_dpms(encoder, DRM_MODE_DPMS_OFF);
143}
144
145static void intel_enable_crt(struct intel_encoder *encoder)
146{
147 struct intel_crt *crt = intel_encoder_to_crt(encoder);
148
149 intel_crt_set_dpms(encoder, crt->connector->base.dpms);
150}
151
152
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200153static void intel_crt_dpms(struct drm_connector *connector, int mode)
154{
155 struct drm_device *dev = connector->dev;
156 struct intel_encoder *encoder = intel_attached_encoder(connector);
157 struct drm_crtc *crtc;
158 int old_dpms;
159
160 /* PCH platforms and VLV only support on/off. */
Jani Nikula4a8dece2012-11-05 13:51:51 +0200161 if (INTEL_INFO(dev)->gen >= 5 && mode != DRM_MODE_DPMS_ON)
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200162 mode = DRM_MODE_DPMS_OFF;
163
164 if (mode == connector->dpms)
165 return;
166
167 old_dpms = connector->dpms;
168 connector->dpms = mode;
169
170 /* Only need to change hw state when actually enabled */
171 crtc = encoder->base.crtc;
172 if (!crtc) {
173 encoder->connectors_active = false;
174 return;
175 }
176
177 /* We need the pipe to run for anything but OFF. */
178 if (mode == DRM_MODE_DPMS_OFF)
179 encoder->connectors_active = false;
180 else
181 encoder->connectors_active = true;
182
183 if (mode < old_dpms) {
184 /* From off to on, enable the pipe first. */
185 intel_crtc_update_dpms(crtc);
186
187 intel_crt_set_dpms(encoder, mode);
188 } else {
189 intel_crt_set_dpms(encoder, mode);
190
191 intel_crtc_update_dpms(crtc);
192 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +0200193
Daniel Vetterb9805142012-08-31 17:37:33 +0200194 intel_modeset_check_state(connector->dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800195}
196
197static int intel_crt_mode_valid(struct drm_connector *connector,
198 struct drm_display_mode *mode)
199{
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800200 struct drm_device *dev = connector->dev;
201
202 int max_clock = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -0800203 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
204 return MODE_NO_DBLESCAN;
205
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800206 if (mode->clock < 25000)
207 return MODE_CLOCK_LOW;
208
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100209 if (IS_GEN2(dev))
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800210 max_clock = 350000;
211 else
212 max_clock = 400000;
213 if (mode->clock > max_clock)
214 return MODE_CLOCK_HIGH;
Jesse Barnes79e53942008-11-07 14:24:08 -0800215
Paulo Zanonid4b19312012-11-29 11:29:32 -0200216 /* The FDI receiver on LPT only supports 8bpc and only has 2 lanes. */
217 if (HAS_PCH_LPT(dev) &&
218 (ironlake_get_lanes_required(mode->clock, 270000, 24) > 2))
219 return MODE_CLOCK_HIGH;
220
Jesse Barnes79e53942008-11-07 14:24:08 -0800221 return MODE_OK;
222}
223
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100224static bool intel_crt_compute_config(struct intel_encoder *encoder,
225 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -0800226{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100227 struct drm_device *dev = encoder->base.dev;
228
229 if (HAS_PCH_SPLIT(dev))
230 pipe_config->has_pch_encoder = true;
231
Daniel Vetter2a7acee2013-04-19 11:24:39 +0200232 /* LPT FDI RX only supports 8bpc. */
233 if (HAS_PCH_LPT(dev))
234 pipe_config->pipe_bpp = 24;
235
Jesse Barnes79e53942008-11-07 14:24:08 -0800236 return true;
237}
238
239static void intel_crt_mode_set(struct drm_encoder *encoder,
240 struct drm_display_mode *mode,
241 struct drm_display_mode *adjusted_mode)
242{
243
244 struct drm_device *dev = encoder->dev;
245 struct drm_crtc *crtc = encoder->crtc;
Daniel Vetter540a8952012-07-11 16:27:57 +0200246 struct intel_crt *crt =
247 intel_encoder_to_crt(to_intel_encoder(encoder));
Jesse Barnes79e53942008-11-07 14:24:08 -0800248 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
249 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eich6478d412012-10-14 16:33:11 +0200250 u32 adpa;
Jesse Barnes79e53942008-11-07 14:24:08 -0800251
Daniel Vetter912d8122012-10-11 20:08:23 +0200252 if (HAS_PCH_SPLIT(dev))
253 adpa = ADPA_HOTPLUG_BITS;
254 else
255 adpa = 0;
256
Jesse Barnes79e53942008-11-07 14:24:08 -0800257 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
258 adpa |= ADPA_HSYNC_ACTIVE_HIGH;
259 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
260 adpa |= ADPA_VSYNC_ACTIVE_HIGH;
261
Jesse Barnes75770562011-10-12 09:01:58 -0700262 /* For CPT allow 3 pipe config, for others just use A or B */
Paulo Zanoni48378132012-10-31 18:12:20 -0200263 if (HAS_PCH_LPT(dev))
264 ; /* Those bits don't exist here */
265 else if (HAS_PCH_CPT(dev))
Jesse Barnes75770562011-10-12 09:01:58 -0700266 adpa |= PORT_TRANS_SEL_CPT(intel_crtc->pipe);
267 else if (intel_crtc->pipe == 0)
268 adpa |= ADPA_PIPE_A_SELECT;
269 else
270 adpa |= ADPA_PIPE_B_SELECT;
Jesse Barnes79e53942008-11-07 14:24:08 -0800271
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800272 if (!HAS_PCH_SPLIT(dev))
273 I915_WRITE(BCLRPAT(intel_crtc->pipe), 0);
274
Daniel Vetter540a8952012-07-11 16:27:57 +0200275 I915_WRITE(crt->adpa_reg, adpa);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800276}
277
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500278static bool intel_ironlake_crt_detect_hotplug(struct drm_connector *connector)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800279{
280 struct drm_device *dev = connector->dev;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800281 struct intel_crt *crt = intel_attached_crt(connector);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800282 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800283 u32 adpa;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800284 bool ret;
285
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800286 /* The first time through, trigger an explicit detection cycle */
287 if (crt->force_hotplug_required) {
288 bool turn_off_dac = HAS_PCH_SPLIT(dev);
289 u32 save_adpa;
Zhenyu Wang67941da2009-07-24 01:00:33 +0800290
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800291 crt->force_hotplug_required = 0;
Dave Airlied5dd96c2010-08-04 15:52:19 +1000292
Ville Syrjäläca54b812013-01-25 21:44:42 +0200293 save_adpa = adpa = I915_READ(crt->adpa_reg);
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800294 DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
Dave Airlied5dd96c2010-08-04 15:52:19 +1000295
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800296 adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
297 if (turn_off_dac)
298 adpa &= ~ADPA_DAC_ENABLE;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800299
Ville Syrjäläca54b812013-01-25 21:44:42 +0200300 I915_WRITE(crt->adpa_reg, adpa);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800301
Ville Syrjäläca54b812013-01-25 21:44:42 +0200302 if (wait_for((I915_READ(crt->adpa_reg) & ADPA_CRT_HOTPLUG_FORCE_TRIGGER) == 0,
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800303 1000))
304 DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
Zhenyu Wang2c072452009-06-05 15:38:42 +0800305
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800306 if (turn_off_dac) {
Ville Syrjäläca54b812013-01-25 21:44:42 +0200307 I915_WRITE(crt->adpa_reg, save_adpa);
308 POSTING_READ(crt->adpa_reg);
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800309 }
Zhenyu Wanga4a6b902010-04-07 16:15:55 +0800310 }
311
Zhenyu Wang2c072452009-06-05 15:38:42 +0800312 /* Check the status to see if both blue and green are on now */
Ville Syrjäläca54b812013-01-25 21:44:42 +0200313 adpa = I915_READ(crt->adpa_reg);
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800314 if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800315 ret = true;
316 else
317 ret = false;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800318 DRM_DEBUG_KMS("ironlake hotplug adpa=0x%x, result %d\n", adpa, ret);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800319
Zhenyu Wang2c072452009-06-05 15:38:42 +0800320 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800321}
322
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700323static bool valleyview_crt_detect_hotplug(struct drm_connector *connector)
324{
325 struct drm_device *dev = connector->dev;
Ville Syrjäläca54b812013-01-25 21:44:42 +0200326 struct intel_crt *crt = intel_attached_crt(connector);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700327 struct drm_i915_private *dev_priv = dev->dev_private;
328 u32 adpa;
329 bool ret;
330 u32 save_adpa;
331
Ville Syrjäläca54b812013-01-25 21:44:42 +0200332 save_adpa = adpa = I915_READ(crt->adpa_reg);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700333 DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
334
335 adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
336
Ville Syrjäläca54b812013-01-25 21:44:42 +0200337 I915_WRITE(crt->adpa_reg, adpa);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700338
Ville Syrjäläca54b812013-01-25 21:44:42 +0200339 if (wait_for((I915_READ(crt->adpa_reg) & ADPA_CRT_HOTPLUG_FORCE_TRIGGER) == 0,
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700340 1000)) {
341 DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
Ville Syrjäläca54b812013-01-25 21:44:42 +0200342 I915_WRITE(crt->adpa_reg, save_adpa);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700343 }
344
345 /* Check the status to see if both blue and green are on now */
Ville Syrjäläca54b812013-01-25 21:44:42 +0200346 adpa = I915_READ(crt->adpa_reg);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700347 if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
348 ret = true;
349 else
350 ret = false;
351
352 DRM_DEBUG_KMS("valleyview hotplug adpa=0x%x, result %d\n", adpa, ret);
353
354 /* FIXME: debug force function and remove */
355 ret = true;
356
357 return ret;
358}
359
Jesse Barnes79e53942008-11-07 14:24:08 -0800360/**
361 * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect CRT presence.
362 *
363 * Not for i915G/i915GM
364 *
365 * \return true if CRT is connected.
366 * \return false if CRT is disconnected.
367 */
368static bool intel_crt_detect_hotplug(struct drm_connector *connector)
369{
370 struct drm_device *dev = connector->dev;
371 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jackson7a772c42010-05-24 16:46:29 -0400372 u32 hotplug_en, orig, stat;
373 bool ret = false;
Zhao Yakui771cb082009-03-03 18:07:52 +0800374 int i, tries = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800375
Eric Anholtbad720f2009-10-22 16:11:14 -0700376 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500377 return intel_ironlake_crt_detect_hotplug(connector);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800378
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700379 if (IS_VALLEYVIEW(dev))
380 return valleyview_crt_detect_hotplug(connector);
381
Zhao Yakui771cb082009-03-03 18:07:52 +0800382 /*
383 * On 4 series desktop, CRT detect sequence need to be done twice
384 * to get a reliable result.
385 */
Jesse Barnes79e53942008-11-07 14:24:08 -0800386
Zhao Yakui771cb082009-03-03 18:07:52 +0800387 if (IS_G4X(dev) && !IS_GM45(dev))
388 tries = 2;
389 else
390 tries = 1;
Adam Jackson7a772c42010-05-24 16:46:29 -0400391 hotplug_en = orig = I915_READ(PORT_HOTPLUG_EN);
Zhao Yakui771cb082009-03-03 18:07:52 +0800392 hotplug_en |= CRT_HOTPLUG_FORCE_DETECT;
Jesse Barnes79e53942008-11-07 14:24:08 -0800393
Zhao Yakui771cb082009-03-03 18:07:52 +0800394 for (i = 0; i < tries ; i++) {
Zhao Yakui771cb082009-03-03 18:07:52 +0800395 /* turn on the FORCE_DETECT */
396 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Zhao Yakui771cb082009-03-03 18:07:52 +0800397 /* wait for FORCE_DETECT to go off */
Chris Wilson913d8d12010-08-07 11:01:35 +0100398 if (wait_for((I915_READ(PORT_HOTPLUG_EN) &
399 CRT_HOTPLUG_FORCE_DETECT) == 0,
Chris Wilson481b6af2010-08-23 17:43:35 +0100400 1000))
Chris Wilson79077312010-09-12 19:58:04 +0100401 DRM_DEBUG_KMS("timed out waiting for FORCE_DETECT to go off");
Zhao Yakui771cb082009-03-03 18:07:52 +0800402 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800403
Adam Jackson7a772c42010-05-24 16:46:29 -0400404 stat = I915_READ(PORT_HOTPLUG_STAT);
405 if ((stat & CRT_HOTPLUG_MONITOR_MASK) != CRT_HOTPLUG_MONITOR_NONE)
406 ret = true;
Jesse Barnes79e53942008-11-07 14:24:08 -0800407
Adam Jackson7a772c42010-05-24 16:46:29 -0400408 /* clear the interrupt we just generated, if any */
409 I915_WRITE(PORT_HOTPLUG_STAT, CRT_HOTPLUG_INT_STATUS);
410
411 /* and put the bits back */
412 I915_WRITE(PORT_HOTPLUG_EN, orig);
413
414 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800415}
416
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300417static struct edid *intel_crt_get_edid(struct drm_connector *connector,
418 struct i2c_adapter *i2c)
419{
420 struct edid *edid;
421
422 edid = drm_get_edid(connector, i2c);
423
424 if (!edid && !intel_gmbus_is_forced_bit(i2c)) {
425 DRM_DEBUG_KMS("CRT GMBUS EDID read failed, retry using GPIO bit-banging\n");
426 intel_gmbus_force_bit(i2c, true);
427 edid = drm_get_edid(connector, i2c);
428 intel_gmbus_force_bit(i2c, false);
429 }
430
431 return edid;
432}
433
434/* local version of intel_ddc_get_modes() to use intel_crt_get_edid() */
435static int intel_crt_ddc_get_modes(struct drm_connector *connector,
436 struct i2c_adapter *adapter)
437{
438 struct edid *edid;
Jani Nikulaebda95a2012-10-19 14:51:51 +0300439 int ret;
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300440
441 edid = intel_crt_get_edid(connector, adapter);
442 if (!edid)
443 return 0;
444
Jani Nikulaebda95a2012-10-19 14:51:51 +0300445 ret = intel_connector_update_modes(connector, edid);
446 kfree(edid);
447
448 return ret;
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300449}
450
David Müllerf5afcd32011-01-06 12:29:32 +0000451static bool intel_crt_detect_ddc(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -0800452{
David Müllerf5afcd32011-01-06 12:29:32 +0000453 struct intel_crt *crt = intel_attached_crt(connector);
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000454 struct drm_i915_private *dev_priv = crt->base.base.dev->dev_private;
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200455 struct edid *edid;
456 struct i2c_adapter *i2c;
Jesse Barnes79e53942008-11-07 14:24:08 -0800457
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200458 BUG_ON(crt->base.type != INTEL_OUTPUT_ANALOG);
Jesse Barnes79e53942008-11-07 14:24:08 -0800459
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300460 i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->vbt.crt_ddc_pin);
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300461 edid = intel_crt_get_edid(connector, i2c);
David Müllerf5afcd32011-01-06 12:29:32 +0000462
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200463 if (edid) {
464 bool is_digital = edid->input & DRM_EDID_INPUT_DIGITAL;
465
David Müllerf5afcd32011-01-06 12:29:32 +0000466 /*
467 * This may be a DVI-I connector with a shared DDC
468 * link between analog and digital outputs, so we
469 * have to check the EDID input spec of the attached device.
470 */
David Müllerf5afcd32011-01-06 12:29:32 +0000471 if (!is_digital) {
472 DRM_DEBUG_KMS("CRT detected via DDC:0x50 [EDID]\n");
473 return true;
474 }
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200475
476 DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [EDID reports a digital panel]\n");
477 } else {
478 DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [no valid EDID found]\n");
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100479 }
480
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200481 kfree(edid);
482
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100483 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800484}
485
Ma Linge4a5d542009-05-26 11:31:00 +0800486static enum drm_connector_status
Chris Wilson71731882011-04-19 23:10:58 +0100487intel_crt_load_detect(struct intel_crt *crt)
Ma Linge4a5d542009-05-26 11:31:00 +0800488{
Chris Wilson71731882011-04-19 23:10:58 +0100489 struct drm_device *dev = crt->base.base.dev;
Ma Linge4a5d542009-05-26 11:31:00 +0800490 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson71731882011-04-19 23:10:58 +0100491 uint32_t pipe = to_intel_crtc(crt->base.base.crtc)->pipe;
Ma Linge4a5d542009-05-26 11:31:00 +0800492 uint32_t save_bclrpat;
493 uint32_t save_vtotal;
494 uint32_t vtotal, vactive;
495 uint32_t vsample;
496 uint32_t vblank, vblank_start, vblank_end;
497 uint32_t dsl;
498 uint32_t bclrpat_reg;
499 uint32_t vtotal_reg;
500 uint32_t vblank_reg;
501 uint32_t vsync_reg;
502 uint32_t pipeconf_reg;
503 uint32_t pipe_dsl_reg;
504 uint8_t st00;
505 enum drm_connector_status status;
506
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100507 DRM_DEBUG_KMS("starting load-detect on CRT\n");
508
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800509 bclrpat_reg = BCLRPAT(pipe);
510 vtotal_reg = VTOTAL(pipe);
511 vblank_reg = VBLANK(pipe);
512 vsync_reg = VSYNC(pipe);
513 pipeconf_reg = PIPECONF(pipe);
514 pipe_dsl_reg = PIPEDSL(pipe);
Ma Linge4a5d542009-05-26 11:31:00 +0800515
516 save_bclrpat = I915_READ(bclrpat_reg);
517 save_vtotal = I915_READ(vtotal_reg);
518 vblank = I915_READ(vblank_reg);
519
520 vtotal = ((save_vtotal >> 16) & 0xfff) + 1;
521 vactive = (save_vtotal & 0x7ff) + 1;
522
523 vblank_start = (vblank & 0xfff) + 1;
524 vblank_end = ((vblank >> 16) & 0xfff) + 1;
525
526 /* Set the border color to purple. */
527 I915_WRITE(bclrpat_reg, 0x500050);
528
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100529 if (!IS_GEN2(dev)) {
Ma Linge4a5d542009-05-26 11:31:00 +0800530 uint32_t pipeconf = I915_READ(pipeconf_reg);
531 I915_WRITE(pipeconf_reg, pipeconf | PIPECONF_FORCE_BORDER);
Chris Wilson19c55da2010-08-09 14:50:53 +0100532 POSTING_READ(pipeconf_reg);
Ma Linge4a5d542009-05-26 11:31:00 +0800533 /* Wait for next Vblank to substitue
534 * border color for Color info */
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700535 intel_wait_for_vblank(dev, pipe);
Ma Linge4a5d542009-05-26 11:31:00 +0800536 st00 = I915_READ8(VGA_MSR_WRITE);
537 status = ((st00 & (1 << 4)) != 0) ?
538 connector_status_connected :
539 connector_status_disconnected;
540
541 I915_WRITE(pipeconf_reg, pipeconf);
542 } else {
543 bool restore_vblank = false;
544 int count, detect;
545
546 /*
547 * If there isn't any border, add some.
548 * Yes, this will flicker
549 */
550 if (vblank_start <= vactive && vblank_end >= vtotal) {
551 uint32_t vsync = I915_READ(vsync_reg);
552 uint32_t vsync_start = (vsync & 0xffff) + 1;
553
554 vblank_start = vsync_start;
555 I915_WRITE(vblank_reg,
556 (vblank_start - 1) |
557 ((vblank_end - 1) << 16));
558 restore_vblank = true;
559 }
560 /* sample in the vertical border, selecting the larger one */
561 if (vblank_start - vactive >= vtotal - vblank_end)
562 vsample = (vblank_start + vactive) >> 1;
563 else
564 vsample = (vtotal + vblank_end) >> 1;
565
566 /*
567 * Wait for the border to be displayed
568 */
569 while (I915_READ(pipe_dsl_reg) >= vactive)
570 ;
571 while ((dsl = I915_READ(pipe_dsl_reg)) <= vsample)
572 ;
573 /*
574 * Watch ST00 for an entire scanline
575 */
576 detect = 0;
577 count = 0;
578 do {
579 count++;
580 /* Read the ST00 VGA status register */
581 st00 = I915_READ8(VGA_MSR_WRITE);
582 if (st00 & (1 << 4))
583 detect++;
584 } while ((I915_READ(pipe_dsl_reg) == dsl));
585
586 /* restore vblank if necessary */
587 if (restore_vblank)
588 I915_WRITE(vblank_reg, vblank);
589 /*
590 * If more than 3/4 of the scanline detected a monitor,
591 * then it is assumed to be present. This works even on i830,
592 * where there isn't any way to force the border color across
593 * the screen
594 */
595 status = detect * 4 > count * 3 ?
596 connector_status_connected :
597 connector_status_disconnected;
598 }
599
600 /* Restore previous settings */
601 I915_WRITE(bclrpat_reg, save_bclrpat);
602
603 return status;
604}
605
Chris Wilson7b334fc2010-09-09 23:51:02 +0100606static enum drm_connector_status
Chris Wilson930a9e22010-09-14 11:07:23 +0100607intel_crt_detect(struct drm_connector *connector, bool force)
Jesse Barnes79e53942008-11-07 14:24:08 -0800608{
609 struct drm_device *dev = connector->dev;
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000610 struct intel_crt *crt = intel_attached_crt(connector);
Ma Linge4a5d542009-05-26 11:31:00 +0800611 enum drm_connector_status status;
Daniel Vettere95c8432012-04-20 21:03:36 +0200612 struct intel_load_detect_pipe tmp;
Jesse Barnes79e53942008-11-07 14:24:08 -0800613
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100614 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetteraaa37732012-06-16 15:30:32 +0200615 /* We can not rely on the HPD pin always being correctly wired
616 * up, for example many KVM do not pass it through, and so
617 * only trust an assertion that the monitor is connected.
618 */
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100619 if (intel_crt_detect_hotplug(connector)) {
620 DRM_DEBUG_KMS("CRT detected via hotplug\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800621 return connector_status_connected;
Daniel Vetteraaa37732012-06-16 15:30:32 +0200622 } else
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800623 DRM_DEBUG_KMS("CRT not detected via hotplug\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800624 }
625
David Müllerf5afcd32011-01-06 12:29:32 +0000626 if (intel_crt_detect_ddc(connector))
Jesse Barnes79e53942008-11-07 14:24:08 -0800627 return connector_status_connected;
628
Daniel Vetteraaa37732012-06-16 15:30:32 +0200629 /* Load detection is broken on HPD capable machines. Whoever wants a
630 * broken monitor (without edid) to work behind a broken kvm (that fails
631 * to have the right resistors for HP detection) needs to fix this up.
632 * For now just bail out. */
633 if (I915_HAS_HOTPLUG(dev))
634 return connector_status_disconnected;
635
Chris Wilson930a9e22010-09-14 11:07:23 +0100636 if (!force)
Chris Wilson7b334fc2010-09-09 23:51:02 +0100637 return connector->status;
638
Ma Linge4a5d542009-05-26 11:31:00 +0800639 /* for pre-945g platforms use load detect */
Daniel Vetterd2434ab2012-08-12 21:20:10 +0200640 if (intel_get_load_detect_pipe(connector, NULL, &tmp)) {
Daniel Vettere95c8432012-04-20 21:03:36 +0200641 if (intel_crt_detect_ddc(connector))
642 status = connector_status_connected;
643 else
644 status = intel_crt_load_detect(crt);
Daniel Vetterd2434ab2012-08-12 21:20:10 +0200645 intel_release_load_detect_pipe(connector, &tmp);
Daniel Vettere95c8432012-04-20 21:03:36 +0200646 } else
647 status = connector_status_unknown;
Ma Linge4a5d542009-05-26 11:31:00 +0800648
649 return status;
Jesse Barnes79e53942008-11-07 14:24:08 -0800650}
651
652static void intel_crt_destroy(struct drm_connector *connector)
653{
Jesse Barnes79e53942008-11-07 14:24:08 -0800654 drm_sysfs_connector_remove(connector);
655 drm_connector_cleanup(connector);
656 kfree(connector);
657}
658
659static int intel_crt_get_modes(struct drm_connector *connector)
660{
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800661 struct drm_device *dev = connector->dev;
Chris Wilsonf899fc62010-07-20 15:44:45 -0700662 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson890f3352010-09-14 16:46:59 +0100663 int ret;
Daniel Kurtz3bd7d902012-03-28 02:36:14 +0800664 struct i2c_adapter *i2c;
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800665
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300666 i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->vbt.crt_ddc_pin);
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300667 ret = intel_crt_ddc_get_modes(connector, i2c);
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800668 if (ret || !IS_G4X(dev))
Chris Wilsonf899fc62010-07-20 15:44:45 -0700669 return ret;
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800670
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800671 /* Try to probe digital port for output in DVI-I -> VGA mode. */
Daniel Kurtz3bd7d902012-03-28 02:36:14 +0800672 i2c = intel_gmbus_get_adapter(dev_priv, GMBUS_PORT_DPB);
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300673 return intel_crt_ddc_get_modes(connector, i2c);
Jesse Barnes79e53942008-11-07 14:24:08 -0800674}
675
676static int intel_crt_set_property(struct drm_connector *connector,
677 struct drm_property *property,
678 uint64_t value)
679{
Jesse Barnes79e53942008-11-07 14:24:08 -0800680 return 0;
681}
682
Chris Wilsonf3269052011-01-24 15:17:08 +0000683static void intel_crt_reset(struct drm_connector *connector)
684{
685 struct drm_device *dev = connector->dev;
Daniel Vetter2e938892012-10-11 20:08:24 +0200686 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonf3269052011-01-24 15:17:08 +0000687 struct intel_crt *crt = intel_attached_crt(connector);
688
Daniel Vetter2e938892012-10-11 20:08:24 +0200689 if (HAS_PCH_SPLIT(dev)) {
690 u32 adpa;
691
Ville Syrjäläca54b812013-01-25 21:44:42 +0200692 adpa = I915_READ(crt->adpa_reg);
Daniel Vetter2e938892012-10-11 20:08:24 +0200693 adpa &= ~ADPA_CRT_HOTPLUG_MASK;
694 adpa |= ADPA_HOTPLUG_BITS;
Ville Syrjäläca54b812013-01-25 21:44:42 +0200695 I915_WRITE(crt->adpa_reg, adpa);
696 POSTING_READ(crt->adpa_reg);
Daniel Vetter2e938892012-10-11 20:08:24 +0200697
698 DRM_DEBUG_KMS("pch crt adpa set to 0x%x\n", adpa);
Chris Wilsonf3269052011-01-24 15:17:08 +0000699 crt->force_hotplug_required = 1;
Daniel Vetter2e938892012-10-11 20:08:24 +0200700 }
701
Chris Wilsonf3269052011-01-24 15:17:08 +0000702}
703
Jesse Barnes79e53942008-11-07 14:24:08 -0800704/*
705 * Routines for controlling stuff on the analog port
706 */
707
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200708static const struct drm_encoder_helper_funcs crt_encoder_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800709 .mode_set = intel_crt_mode_set,
710};
711
712static const struct drm_connector_funcs intel_crt_connector_funcs = {
Chris Wilsonf3269052011-01-24 15:17:08 +0000713 .reset = intel_crt_reset,
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200714 .dpms = intel_crt_dpms,
Jesse Barnes79e53942008-11-07 14:24:08 -0800715 .detect = intel_crt_detect,
716 .fill_modes = drm_helper_probe_single_connector_modes,
717 .destroy = intel_crt_destroy,
718 .set_property = intel_crt_set_property,
719};
720
721static const struct drm_connector_helper_funcs intel_crt_connector_helper_funcs = {
722 .mode_valid = intel_crt_mode_valid,
723 .get_modes = intel_crt_get_modes,
Chris Wilsondf0e9242010-09-09 16:20:55 +0100724 .best_encoder = intel_best_encoder,
Jesse Barnes79e53942008-11-07 14:24:08 -0800725};
726
Jesse Barnes79e53942008-11-07 14:24:08 -0800727static const struct drm_encoder_funcs intel_crt_enc_funcs = {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100728 .destroy = intel_encoder_destroy,
Jesse Barnes79e53942008-11-07 14:24:08 -0800729};
730
Duncan Laurie8ca40132011-10-25 15:42:21 -0700731static int __init intel_no_crt_dmi_callback(const struct dmi_system_id *id)
732{
Daniel Vetterbc0daf42012-04-01 13:16:49 +0200733 DRM_INFO("Skipping CRT initialization for %s\n", id->ident);
Duncan Laurie8ca40132011-10-25 15:42:21 -0700734 return 1;
735}
736
737static const struct dmi_system_id intel_no_crt[] = {
738 {
739 .callback = intel_no_crt_dmi_callback,
740 .ident = "ACER ZGB",
741 .matches = {
742 DMI_MATCH(DMI_SYS_VENDOR, "ACER"),
743 DMI_MATCH(DMI_PRODUCT_NAME, "ZGB"),
744 },
745 },
746 { }
747};
748
Jesse Barnes79e53942008-11-07 14:24:08 -0800749void intel_crt_init(struct drm_device *dev)
750{
751 struct drm_connector *connector;
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000752 struct intel_crt *crt;
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800753 struct intel_connector *intel_connector;
David Müller (ELSOFT AG)db545012009-08-29 08:54:45 +0200754 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -0800755
Duncan Laurie8ca40132011-10-25 15:42:21 -0700756 /* Skip machines without VGA that falsely report hotplug events */
757 if (dmi_check_system(intel_no_crt))
758 return;
759
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000760 crt = kzalloc(sizeof(struct intel_crt), GFP_KERNEL);
761 if (!crt)
Jesse Barnes79e53942008-11-07 14:24:08 -0800762 return;
763
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800764 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
765 if (!intel_connector) {
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000766 kfree(crt);
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800767 return;
768 }
769
770 connector = &intel_connector->base;
Adam Jackson637f44d2013-03-25 15:40:05 -0400771 crt->connector = intel_connector;
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800772 drm_connector_init(dev, &intel_connector->base,
Jesse Barnes79e53942008-11-07 14:24:08 -0800773 &intel_crt_connector_funcs, DRM_MODE_CONNECTOR_VGA);
774
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000775 drm_encoder_init(dev, &crt->base.base, &intel_crt_enc_funcs,
Jesse Barnes79e53942008-11-07 14:24:08 -0800776 DRM_MODE_ENCODER_DAC);
777
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000778 intel_connector_attach_encoder(intel_connector, &crt->base);
Jesse Barnes79e53942008-11-07 14:24:08 -0800779
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000780 crt->base.type = INTEL_OUTPUT_ANALOG;
Daniel Vetter66a92782012-07-12 20:08:18 +0200781 crt->base.cloneable = true;
Paulo Zanonid63fa0d2012-11-20 13:27:35 -0200782 if (IS_I830(dev))
Eugeni Dodonov59c859d2012-05-09 15:37:19 -0300783 crt->base.crtc_mask = (1 << 0);
784 else
Keith Packard08268742012-08-13 21:34:45 -0700785 crt->base.crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -0300786
Daniel Vetterdbb02572012-01-28 14:49:23 +0100787 if (IS_GEN2(dev))
788 connector->interlace_allowed = 0;
789 else
790 connector->interlace_allowed = 1;
Jesse Barnes79e53942008-11-07 14:24:08 -0800791 connector->doublescan_allowed = 0;
792
Jesse Barnesdf0323c2012-04-17 15:06:33 -0700793 if (HAS_PCH_SPLIT(dev))
Daniel Vetter540a8952012-07-11 16:27:57 +0200794 crt->adpa_reg = PCH_ADPA;
795 else if (IS_VALLEYVIEW(dev))
796 crt->adpa_reg = VLV_ADPA;
Jesse Barnesdf0323c2012-04-17 15:06:33 -0700797 else
Daniel Vetter540a8952012-07-11 16:27:57 +0200798 crt->adpa_reg = ADPA;
Jesse Barnesdf0323c2012-04-17 15:06:33 -0700799
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100800 crt->base.compute_config = intel_crt_compute_config;
Daniel Vetter21246042012-07-01 14:58:27 +0200801 crt->base.disable = intel_disable_crt;
802 crt->base.enable = intel_enable_crt;
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700803 crt->base.get_config = intel_crt_get_config;
Egbert Eich1d843f92013-02-25 12:06:49 -0500804 if (I915_HAS_HOTPLUG(dev))
805 crt->base.hpd_pin = HPD_CRT;
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200806 if (HAS_DDI(dev))
Paulo Zanoni4eda01b2012-10-31 18:12:21 -0200807 crt->base.get_hw_state = intel_ddi_get_hw_state;
808 else
809 crt->base.get_hw_state = intel_crt_get_hw_state;
Daniel Vettere403fc92012-07-02 13:41:21 +0200810 intel_connector->get_hw_state = intel_connector_get_hw_state;
Daniel Vetter21246042012-07-01 14:58:27 +0200811
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200812 drm_encoder_helper_add(&crt->base.base, &crt_encoder_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -0800813 drm_connector_helper_add(connector, &intel_crt_connector_helper_funcs);
814
815 drm_sysfs_connector_add(connector);
Jesse Barnesb01f2c32009-12-11 11:07:17 -0800816
Egbert Eich821450c2013-04-16 13:36:55 +0200817 if (!I915_HAS_HOTPLUG(dev))
818 intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT;
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000819
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800820 /*
821 * Configure the automatic hotplug detection stuff
822 */
823 crt->force_hotplug_required = 0;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800824
Paulo Zanoni68d18ad2012-12-01 12:04:26 -0200825 /*
Damien Lespiau3e683202012-12-11 18:48:29 +0000826 * TODO: find a proper way to discover whether we need to set the the
827 * polarity and link reversal bits or not, instead of relying on the
828 * BIOS.
Paulo Zanoni68d18ad2012-12-01 12:04:26 -0200829 */
Damien Lespiau3e683202012-12-11 18:48:29 +0000830 if (HAS_PCH_LPT(dev)) {
831 u32 fdi_config = FDI_RX_POLARITY_REVERSED_LPT |
832 FDI_RX_LINK_REVERSAL_OVERRIDE;
833
834 dev_priv->fdi_rx_config = I915_READ(_FDI_RXA_CTL) & fdi_config;
835 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800836}