blob: 5b3baccd74c3851c7c2f160b8a83e6d2b76958d1 [file] [log] [blame]
Jarkko Nikula2e747962008-04-25 13:55:19 +02001/*
2 * omap-mcbsp.c -- OMAP ALSA SoC DAI driver using McBSP port
3 *
4 * Copyright (C) 2008 Nokia Corporation
5 *
Jarkko Nikula7ec41ee2011-08-11 15:44:57 +03006 * Contact: Jarkko Nikula <jarkko.nikula@bitmer.com>
Peter Ujfalusi56a87422011-05-03 18:14:06 +03007 * Peter Ujfalusi <peter.ujfalusi@ti.com>
Jarkko Nikula2e747962008-04-25 13:55:19 +02008 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * version 2 as published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 * General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
21 * 02110-1301 USA
22 *
23 */
24
25#include <linux/init.h>
26#include <linux/module.h>
27#include <linux/device.h>
Peter Ujfalusi2ee65952012-02-14 14:52:42 +020028#include <linux/pm_runtime.h>
Peter Ujfalusi11dd5862012-08-16 16:41:08 +030029#include <linux/of.h>
30#include <linux/of_device.h>
Jarkko Nikula2e747962008-04-25 13:55:19 +020031#include <sound/core.h>
32#include <sound/pcm.h>
33#include <sound/pcm_params.h>
34#include <sound/initval.h>
35#include <sound/soc.h>
36
Tony Lindgrence491cf2009-10-20 09:40:47 -070037#include <plat/dma.h>
38#include <plat/mcbsp.h>
Peter Ujfalusi219f4312012-02-03 13:11:47 +020039#include "mcbsp.h"
Jarkko Nikula2e747962008-04-25 13:55:19 +020040#include "omap-mcbsp.h"
41#include "omap-pcm.h"
42
Jarkko Nikula0b604852008-11-12 17:05:51 +020043#define OMAP_MCBSP_RATES (SNDRV_PCM_RATE_8000_96000)
Jarkko Nikula2e747962008-04-25 13:55:19 +020044
Ilkka Koskinen83905c12010-02-22 12:21:12 +000045#define OMAP_MCBSP_SOC_SINGLE_S16_EXT(xname, xmin, xmax, \
46 xhandler_get, xhandler_put) \
47{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
48 .info = omap_mcbsp_st_info_volsw, \
49 .get = xhandler_get, .put = xhandler_put, \
50 .private_value = (unsigned long) &(struct soc_mixer_control) \
51 {.min = xmin, .max = xmax} }
52
Peter Ujfalusi219f4312012-02-03 13:11:47 +020053enum {
54 OMAP_MCBSP_WORD_8 = 0,
55 OMAP_MCBSP_WORD_12,
56 OMAP_MCBSP_WORD_16,
57 OMAP_MCBSP_WORD_20,
58 OMAP_MCBSP_WORD_24,
59 OMAP_MCBSP_WORD_32,
60};
61
Jarkko Nikula2e747962008-04-25 13:55:19 +020062/*
63 * Stream DMA parameters. DMA request line and port address are set runtime
64 * since they are different between OMAP1 and later OMAPs
65 */
Eduardo Valentincaebc0c2009-08-20 16:18:25 +030066static void omap_mcbsp_set_threshold(struct snd_pcm_substream *substream)
67{
68 struct snd_soc_pcm_runtime *rtd = substream->private_data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +000069 struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
Peter Ujfalusi45656b42012-02-14 18:20:58 +020070 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusicf80e152010-07-29 09:51:27 +030071 struct omap_pcm_dma_data *dma_data;
Peter Ujfalusi3f024032010-06-03 07:39:35 +030072 int words;
Eduardo Valentina0a499c2009-08-20 16:18:26 +030073
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +000074 dma_data = snd_soc_dai_get_dma_data(rtd->cpu_dai, substream);
Peter Ujfalusicf80e152010-07-29 09:51:27 +030075
Peter Ujfalusi778a17c2012-03-15 12:20:32 +020076 /*
77 * Configure McBSP threshold based on either:
78 * packet_size, when the sDMA is in packet mode, or based on the
79 * period size in THRESHOLD mode, otherwise use McBSP threshold = 1
80 * for mono streams.
81 */
82 if (dma_data->packet_size)
83 words = dma_data->packet_size;
Eduardo Valentina0a499c2009-08-20 16:18:26 +030084 else
Peter Ujfalusi3f024032010-06-03 07:39:35 +030085 words = 1;
Eduardo Valentincaebc0c2009-08-20 16:18:25 +030086
87 /* Configure McBSP internal buffer usage */
88 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
Peter Ujfalusi45656b42012-02-14 18:20:58 +020089 omap_mcbsp_set_tx_threshold(mcbsp, words);
Eduardo Valentincaebc0c2009-08-20 16:18:25 +030090 else
Peter Ujfalusi45656b42012-02-14 18:20:58 +020091 omap_mcbsp_set_rx_threshold(mcbsp, words);
Eduardo Valentincaebc0c2009-08-20 16:18:25 +030092}
93
Peter Ujfalusiddc29b02010-06-03 07:39:36 +030094static int omap_mcbsp_hwrule_min_buffersize(struct snd_pcm_hw_params *params,
95 struct snd_pcm_hw_rule *rule)
96{
97 struct snd_interval *buffer_size = hw_param_interval(params,
98 SNDRV_PCM_HW_PARAM_BUFFER_SIZE);
99 struct snd_interval *channels = hw_param_interval(params,
100 SNDRV_PCM_HW_PARAM_CHANNELS);
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200101 struct omap_mcbsp *mcbsp = rule->private;
Peter Ujfalusiddc29b02010-06-03 07:39:36 +0300102 struct snd_interval frames;
103 int size;
104
105 snd_interval_any(&frames);
Peter Ujfalusicb40b632012-02-13 16:26:54 +0200106 size = mcbsp->pdata->buffer_size;
Peter Ujfalusiddc29b02010-06-03 07:39:36 +0300107
108 frames.min = size / channels->min;
109 frames.integer = 1;
110 return snd_interval_refine(buffer_size, &frames);
111}
112
Mark Browndee89c42008-11-18 22:11:38 +0000113static int omap_mcbsp_dai_startup(struct snd_pcm_substream *substream,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000114 struct snd_soc_dai *cpu_dai)
Jarkko Nikula2e747962008-04-25 13:55:19 +0200115{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200116 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200117 int err = 0;
118
Eduardo Valentincaebc0c2009-08-20 16:18:25 +0300119 if (!cpu_dai->active)
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200120 err = omap_mcbsp_request(mcbsp);
Eduardo Valentincaebc0c2009-08-20 16:18:25 +0300121
Peter Ujfalusiddc29b02010-06-03 07:39:36 +0300122 /*
123 * OMAP3 McBSP FIFO is word structured.
124 * McBSP2 has 1024 + 256 = 1280 word long buffer,
125 * McBSP1,3,4,5 has 128 word long buffer
126 * This means that the size of the FIFO depends on the sample format.
127 * For example on McBSP3:
128 * 16bit samples: size is 128 * 2 = 256 bytes
129 * 32bit samples: size is 128 * 4 = 512 bytes
130 * It is simpler to place constraint for buffer and period based on
131 * channels.
132 * McBSP3 as example again (16 or 32 bit samples):
133 * 1 channel (mono): size is 128 frames (128 words)
134 * 2 channels (stereo): size is 128 / 2 = 64 frames (2 * 64 words)
135 * 4 channels: size is 128 / 4 = 32 frames (4 * 32 words)
136 */
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200137 if (mcbsp->pdata->buffer_size) {
Jarkko Nikula69849922009-03-27 15:32:01 +0200138 /*
Peter Ujfalusi998a8a62010-07-29 09:51:28 +0300139 * Rule for the buffer size. We should not allow
Peter Ujfalusice37f5e2012-03-20 11:47:36 +0200140 * smaller buffer than the FIFO size to avoid underruns.
141 * This applies only for the playback stream.
Peter Ujfalusiddc29b02010-06-03 07:39:36 +0300142 */
Peter Ujfalusice37f5e2012-03-20 11:47:36 +0200143 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
144 snd_pcm_hw_rule_add(substream->runtime, 0,
145 SNDRV_PCM_HW_PARAM_BUFFER_SIZE,
146 omap_mcbsp_hwrule_min_buffersize,
147 mcbsp,
148 SNDRV_PCM_HW_PARAM_CHANNELS, -1);
Peter Ujfalusiddc29b02010-06-03 07:39:36 +0300149
Peter Ujfalusi998a8a62010-07-29 09:51:28 +0300150 /* Make sure, that the period size is always even */
151 snd_pcm_hw_constraint_step(substream->runtime, 0,
152 SNDRV_PCM_HW_PARAM_PERIOD_SIZE, 2);
Eduardo Valentincaebc0c2009-08-20 16:18:25 +0300153 }
Jarkko Nikula2e747962008-04-25 13:55:19 +0200154
155 return err;
156}
157
Mark Browndee89c42008-11-18 22:11:38 +0000158static void omap_mcbsp_dai_shutdown(struct snd_pcm_substream *substream,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000159 struct snd_soc_dai *cpu_dai)
Jarkko Nikula2e747962008-04-25 13:55:19 +0200160{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200161 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200162
163 if (!cpu_dai->active) {
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200164 omap_mcbsp_free(mcbsp);
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200165 mcbsp->configured = 0;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200166 }
167}
168
Mark Browndee89c42008-11-18 22:11:38 +0000169static int omap_mcbsp_dai_trigger(struct snd_pcm_substream *substream, int cmd,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000170 struct snd_soc_dai *cpu_dai)
Jarkko Nikula2e747962008-04-25 13:55:19 +0200171{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200172 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300173 int err = 0, play = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200174
175 switch (cmd) {
176 case SNDRV_PCM_TRIGGER_START:
177 case SNDRV_PCM_TRIGGER_RESUME:
178 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200179 mcbsp->active++;
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200180 omap_mcbsp_start(mcbsp, play, !play);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200181 break;
182
183 case SNDRV_PCM_TRIGGER_STOP:
184 case SNDRV_PCM_TRIGGER_SUSPEND:
185 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200186 omap_mcbsp_stop(mcbsp, play, !play);
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200187 mcbsp->active--;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200188 break;
189 default:
190 err = -EINVAL;
191 }
192
193 return err;
194}
195
Peter Ujfalusi75581d22010-03-03 15:08:09 +0200196static snd_pcm_sframes_t omap_mcbsp_dai_delay(
197 struct snd_pcm_substream *substream,
198 struct snd_soc_dai *dai)
199{
200 struct snd_soc_pcm_runtime *rtd = substream->private_data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000201 struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200202 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi75581d22010-03-03 15:08:09 +0200203 u16 fifo_use;
204 snd_pcm_sframes_t delay;
205
206 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200207 fifo_use = omap_mcbsp_get_tx_delay(mcbsp);
Peter Ujfalusi75581d22010-03-03 15:08:09 +0200208 else
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200209 fifo_use = omap_mcbsp_get_rx_delay(mcbsp);
Peter Ujfalusi75581d22010-03-03 15:08:09 +0200210
211 /*
212 * Divide the used locations with the channel count to get the
213 * FIFO usage in samples (don't care about partial samples in the
214 * buffer).
215 */
216 delay = fifo_use / substream->runtime->channels;
217
218 return delay;
219}
220
Jarkko Nikula2e747962008-04-25 13:55:19 +0200221static int omap_mcbsp_dai_hw_params(struct snd_pcm_substream *substream,
Mark Browndee89c42008-11-18 22:11:38 +0000222 struct snd_pcm_hw_params *params,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000223 struct snd_soc_dai *cpu_dai)
Jarkko Nikula2e747962008-04-25 13:55:19 +0200224{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200225 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200226 struct omap_mcbsp_reg_cfg *regs = &mcbsp->cfg_regs;
Peter Ujfalusi81ec0272010-07-29 09:51:26 +0300227 struct omap_pcm_dma_data *dma_data;
Peter Ujfalusi061fb362012-09-14 15:05:51 +0300228 int wlen, channels, wpf;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300229 int pkt_size = 0;
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000230 unsigned int format, div, framesize, master;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200231
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200232 dma_data = &mcbsp->dma_data[substream->stream];
Peter Ujfalusi778a17c2012-03-15 12:20:32 +0200233 channels = params_channels(params);
Kishon Vijay Abraham I2686e072011-02-24 15:16:56 +0530234
Sergey Lapind98508a2010-05-13 19:48:16 +0400235 switch (params_format(params)) {
236 case SNDRV_PCM_FORMAT_S16_LE:
Peter Ujfalusi81ec0272010-07-29 09:51:26 +0300237 dma_data->data_type = OMAP_DMA_DATA_TYPE_S16;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300238 wlen = 16;
Sergey Lapind98508a2010-05-13 19:48:16 +0400239 break;
240 case SNDRV_PCM_FORMAT_S32_LE:
Peter Ujfalusi81ec0272010-07-29 09:51:26 +0300241 dma_data->data_type = OMAP_DMA_DATA_TYPE_S32;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300242 wlen = 32;
Sergey Lapind98508a2010-05-13 19:48:16 +0400243 break;
244 default:
245 return -EINVAL;
246 }
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200247 if (mcbsp->pdata->buffer_size) {
Peter Ujfalusi15d01432010-07-29 09:51:25 +0300248 dma_data->set_threshold = omap_mcbsp_set_threshold;
Peter Ujfalusicb40b632012-02-13 16:26:54 +0200249 if (mcbsp->dma_op_mode == MCBSP_DMA_MODE_THRESHOLD) {
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300250 int period_words, max_thrsh;
Peter Ujfalusidffb3602012-09-14 15:05:49 +0300251 int divider = 0;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300252
253 period_words = params_period_bytes(params) / (wlen / 8);
254 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
Peter Ujfalusicb40b632012-02-13 16:26:54 +0200255 max_thrsh = mcbsp->max_tx_thres;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300256 else
Peter Ujfalusicb40b632012-02-13 16:26:54 +0200257 max_thrsh = mcbsp->max_rx_thres;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300258 /*
Peter Ujfalusidffb3602012-09-14 15:05:49 +0300259 * Use sDMA packet mode if McBSP is in threshold mode:
260 * If period words less than the FIFO size the packet
261 * size is set to the number of period words, otherwise
262 * Look for the biggest threshold value which divides
263 * the period size evenly.
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300264 */
Peter Ujfalusidffb3602012-09-14 15:05:49 +0300265 divider = period_words / max_thrsh;
266 if (period_words % max_thrsh)
267 divider++;
268 while (period_words % divider &&
269 divider < period_words)
270 divider++;
271 if (divider == period_words)
272 return -EINVAL;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300273
Peter Ujfalusidffb3602012-09-14 15:05:49 +0300274 pkt_size = period_words / divider;
Peter Ujfalusi778a17c2012-03-15 12:20:32 +0200275 } else if (channels > 1) {
276 /* Use packet mode for non mono streams */
277 pkt_size = channels;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300278 }
Peter Ujfalusi15d01432010-07-29 09:51:25 +0300279 }
280
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300281 dma_data->packet_size = pkt_size;
Daniel Mackfd23b7d2010-03-19 14:52:55 +0000282
Peter Ujfalusi81ec0272010-07-29 09:51:26 +0300283 snd_soc_dai_set_dma_data(cpu_dai, substream, dma_data);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200284
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200285 if (mcbsp->configured) {
Jarkko Nikula2e747962008-04-25 13:55:19 +0200286 /* McBSP already configured by another stream */
287 return 0;
288 }
289
Jarkko Nikula4dd04172011-09-30 16:07:44 +0300290 regs->rcr2 &= ~(RPHASE | RFRLEN2(0x7f) | RWDLEN2(7));
291 regs->xcr2 &= ~(RPHASE | XFRLEN2(0x7f) | XWDLEN2(7));
292 regs->rcr1 &= ~(RFRLEN1(0x7f) | RWDLEN1(7));
293 regs->xcr1 &= ~(XFRLEN1(0x7f) | XWDLEN1(7));
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200294 format = mcbsp->fmt & SND_SOC_DAIFMT_FORMAT_MASK;
Peter Ujfalusi778a17c2012-03-15 12:20:32 +0200295 wpf = channels;
Peter Ujfalusi299a1512010-03-19 12:27:31 +0200296 if (channels == 2 && (format == SND_SOC_DAIFMT_I2S ||
297 format == SND_SOC_DAIFMT_LEFT_J)) {
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000298 /* Use dual-phase frames */
299 regs->rcr2 |= RPHASE;
300 regs->xcr2 |= XPHASE;
301 /* Set 1 word per (McBSP) frame for phase1 and phase2 */
302 wpf--;
303 regs->rcr2 |= RFRLEN2(wpf - 1);
304 regs->xcr2 |= XFRLEN2(wpf - 1);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200305 }
306
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000307 regs->rcr1 |= RFRLEN1(wpf - 1);
308 regs->xcr1 |= XFRLEN1(wpf - 1);
309
Jarkko Nikula2e747962008-04-25 13:55:19 +0200310 switch (params_format(params)) {
311 case SNDRV_PCM_FORMAT_S16_LE:
312 /* Set word lengths */
313 regs->rcr2 |= RWDLEN2(OMAP_MCBSP_WORD_16);
314 regs->rcr1 |= RWDLEN1(OMAP_MCBSP_WORD_16);
315 regs->xcr2 |= XWDLEN2(OMAP_MCBSP_WORD_16);
316 regs->xcr1 |= XWDLEN1(OMAP_MCBSP_WORD_16);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200317 break;
Sergey Lapind98508a2010-05-13 19:48:16 +0400318 case SNDRV_PCM_FORMAT_S32_LE:
319 /* Set word lengths */
Sergey Lapind98508a2010-05-13 19:48:16 +0400320 regs->rcr2 |= RWDLEN2(OMAP_MCBSP_WORD_32);
321 regs->rcr1 |= RWDLEN1(OMAP_MCBSP_WORD_32);
322 regs->xcr2 |= XWDLEN2(OMAP_MCBSP_WORD_32);
323 regs->xcr1 |= XWDLEN1(OMAP_MCBSP_WORD_32);
324 break;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200325 default:
326 /* Unsupported PCM format */
327 return -EINVAL;
328 }
329
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000330 /* In McBSP master modes, FRAME (i.e. sample rate) is generated
331 * by _counting_ BCLKs. Calculate frame size in BCLKs */
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200332 master = mcbsp->fmt & SND_SOC_DAIFMT_MASTER_MASK;
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000333 if (master == SND_SOC_DAIFMT_CBS_CFS) {
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200334 div = mcbsp->clk_div ? mcbsp->clk_div : 1;
335 framesize = (mcbsp->in_freq / div) / params_rate(params);
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000336
337 if (framesize < wlen * channels) {
338 printk(KERN_ERR "%s: not enough bandwidth for desired rate and "
339 "channels\n", __func__);
340 return -EINVAL;
341 }
342 } else
343 framesize = wlen * channels;
344
Jarkko Nikulaba9d0fd2008-10-20 15:29:59 +0300345 /* Set FS period and length in terms of bit clock periods */
Jarkko Nikula4dd04172011-09-30 16:07:44 +0300346 regs->srgr2 &= ~FPER(0xfff);
347 regs->srgr1 &= ~FWID(0xff);
Peter Ujfalusic29b2062009-04-15 15:38:55 +0300348 switch (format) {
Jarkko Nikulaba9d0fd2008-10-20 15:29:59 +0300349 case SND_SOC_DAIFMT_I2S:
Peter Ujfalusi299a1512010-03-19 12:27:31 +0200350 case SND_SOC_DAIFMT_LEFT_J:
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000351 regs->srgr2 |= FPER(framesize - 1);
352 regs->srgr1 |= FWID((framesize >> 1) - 1);
Jarkko Nikulaba9d0fd2008-10-20 15:29:59 +0300353 break;
Peter Ujfalusi3ba191c2009-04-15 15:38:56 +0300354 case SND_SOC_DAIFMT_DSP_A:
Jarkko Nikulabd258672008-12-22 10:21:36 +0200355 case SND_SOC_DAIFMT_DSP_B:
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000356 regs->srgr2 |= FPER(framesize - 1);
Jarkko Nikula36ce8582009-04-15 13:48:16 +0300357 regs->srgr1 |= FWID(0);
Jarkko Nikulaba9d0fd2008-10-20 15:29:59 +0300358 break;
359 }
360
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200361 omap_mcbsp_config(mcbsp, &mcbsp->cfg_regs);
362 mcbsp->wlen = wlen;
363 mcbsp->configured = 1;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200364
365 return 0;
366}
367
368/*
369 * This must be called before _set_clkdiv and _set_sysclk since McBSP register
370 * cache is initialized here
371 */
Liam Girdwood8687eb82008-07-07 16:08:07 +0100372static int omap_mcbsp_dai_set_dai_fmt(struct snd_soc_dai *cpu_dai,
Jarkko Nikula2e747962008-04-25 13:55:19 +0200373 unsigned int fmt)
374{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200375 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200376 struct omap_mcbsp_reg_cfg *regs = &mcbsp->cfg_regs;
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300377 bool inv_fs = false;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200378
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200379 if (mcbsp->configured)
Jarkko Nikula2e747962008-04-25 13:55:19 +0200380 return 0;
381
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200382 mcbsp->fmt = fmt;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200383 memset(regs, 0, sizeof(*regs));
384 /* Generic McBSP register settings */
385 regs->spcr2 |= XINTM(3) | FREE;
386 regs->spcr1 |= RINTM(3);
Peter Ujfalusidc26df52012-08-16 16:41:06 +0300387 /* RFIG and XFIG are not defined in 2430 and on OMAP3+ */
388 if (!mcbsp->pdata->has_ccr) {
Eero Nurkkalac721bbd2009-08-20 16:18:23 +0300389 regs->rcr2 |= RFIG;
390 regs->xcr2 |= XFIG;
391 }
Peter Ujfalusidc26df52012-08-16 16:41:06 +0300392
393 /* Configure XCCR/RCCR only for revisions which have ccr registers */
394 if (mcbsp->pdata->has_ccr) {
Jarkko Nikula32080af2009-08-23 12:24:26 +0300395 regs->xccr = DXENDLY(1) | XDMAEN | XDISABLE;
396 regs->rccr = RFULL_CYCLE | RDMAEN | RDISABLE;
Misael Lopez Cruzef390c02009-01-29 13:29:46 +0200397 }
Jarkko Nikula2e747962008-04-25 13:55:19 +0200398
399 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
400 case SND_SOC_DAIFMT_I2S:
401 /* 1-bit data delay */
402 regs->rcr2 |= RDATDLY(1);
403 regs->xcr2 |= XDATDLY(1);
404 break;
Peter Ujfalusi299a1512010-03-19 12:27:31 +0200405 case SND_SOC_DAIFMT_LEFT_J:
406 /* 0-bit data delay */
407 regs->rcr2 |= RDATDLY(0);
408 regs->xcr2 |= XDATDLY(0);
409 regs->spcr1 |= RJUST(2);
410 /* Invert FS polarity configuration */
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300411 inv_fs = true;
Peter Ujfalusi299a1512010-03-19 12:27:31 +0200412 break;
Peter Ujfalusi3ba191c2009-04-15 15:38:56 +0300413 case SND_SOC_DAIFMT_DSP_A:
414 /* 1-bit data delay */
415 regs->rcr2 |= RDATDLY(1);
416 regs->xcr2 |= XDATDLY(1);
417 /* Invert FS polarity configuration */
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300418 inv_fs = true;
Peter Ujfalusi3ba191c2009-04-15 15:38:56 +0300419 break;
Jarkko Nikulabd258672008-12-22 10:21:36 +0200420 case SND_SOC_DAIFMT_DSP_B:
Arun KS3336c5b2008-10-02 15:07:06 +0530421 /* 0-bit data delay */
422 regs->rcr2 |= RDATDLY(0);
423 regs->xcr2 |= XDATDLY(0);
Jarkko Nikula36ce8582009-04-15 13:48:16 +0300424 /* Invert FS polarity configuration */
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300425 inv_fs = true;
Arun KS3336c5b2008-10-02 15:07:06 +0530426 break;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200427 default:
428 /* Unsupported data format */
429 return -EINVAL;
430 }
431
432 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
433 case SND_SOC_DAIFMT_CBS_CFS:
434 /* McBSP master. Set FS and bit clocks as outputs */
435 regs->pcr0 |= FSXM | FSRM |
436 CLKXM | CLKRM;
437 /* Sample rate generator drives the FS */
438 regs->srgr2 |= FSGM;
439 break;
440 case SND_SOC_DAIFMT_CBM_CFM:
441 /* McBSP slave */
442 break;
443 default:
444 /* Unsupported master/slave configuration */
445 return -EINVAL;
446 }
447
448 /* Set bit clock (CLKX/CLKR) and FS polarities */
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300449 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
Jarkko Nikula2e747962008-04-25 13:55:19 +0200450 case SND_SOC_DAIFMT_NB_NF:
451 /*
452 * Normal BCLK + FS.
453 * FS active low. TX data driven on falling edge of bit clock
454 * and RX data sampled on rising edge of bit clock.
455 */
456 regs->pcr0 |= FSXP | FSRP |
457 CLKXP | CLKRP;
458 break;
459 case SND_SOC_DAIFMT_NB_IF:
460 regs->pcr0 |= CLKXP | CLKRP;
461 break;
462 case SND_SOC_DAIFMT_IB_NF:
463 regs->pcr0 |= FSXP | FSRP;
464 break;
465 case SND_SOC_DAIFMT_IB_IF:
466 break;
467 default:
468 return -EINVAL;
469 }
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300470 if (inv_fs == true)
471 regs->pcr0 ^= FSXP | FSRP;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200472
473 return 0;
474}
475
Liam Girdwood8687eb82008-07-07 16:08:07 +0100476static int omap_mcbsp_dai_set_clkdiv(struct snd_soc_dai *cpu_dai,
Jarkko Nikula2e747962008-04-25 13:55:19 +0200477 int div_id, int div)
478{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200479 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200480 struct omap_mcbsp_reg_cfg *regs = &mcbsp->cfg_regs;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200481
482 if (div_id != OMAP_MCBSP_CLKGDV)
483 return -ENODEV;
484
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200485 mcbsp->clk_div = div;
Jarkko Nikula4dd04172011-09-30 16:07:44 +0300486 regs->srgr1 &= ~CLKGDV(0xff);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200487 regs->srgr1 |= CLKGDV(div - 1);
488
489 return 0;
490}
491
Liam Girdwood8687eb82008-07-07 16:08:07 +0100492static int omap_mcbsp_dai_set_dai_sysclk(struct snd_soc_dai *cpu_dai,
Jarkko Nikula2e747962008-04-25 13:55:19 +0200493 int clk_id, unsigned int freq,
494 int dir)
495{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200496 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200497 struct omap_mcbsp_reg_cfg *regs = &mcbsp->cfg_regs;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200498 int err = 0;
499
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200500 if (mcbsp->active) {
501 if (freq == mcbsp->in_freq)
Jarkko Nikula34c86982011-09-23 11:19:13 +0300502 return 0;
503 else
504 return -EBUSY;
Peter Ujfalusi141947e2011-09-26 10:56:42 +0300505 }
Jarkko Nikula34c86982011-09-23 11:19:13 +0300506
Peter Ujfalusi8fef6262012-08-16 16:41:04 +0300507 mcbsp->in_freq = freq;
508 regs->srgr2 &= ~CLKSM;
509 regs->pcr0 &= ~SCLKME;
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000510
Jarkko Nikula2e747962008-04-25 13:55:19 +0200511 switch (clk_id) {
512 case OMAP_MCBSP_SYSCLK_CLK:
513 regs->srgr2 |= CLKSM;
514 break;
515 case OMAP_MCBSP_SYSCLK_CLKS_FCLK:
Paul Walmsleyd1358652010-10-08 11:40:19 -0600516 if (cpu_class_is_omap1()) {
517 err = -EINVAL;
518 break;
519 }
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200520 err = omap2_mcbsp_set_clks_src(mcbsp,
Paul Walmsleyd1358652010-10-08 11:40:19 -0600521 MCBSP_CLKS_PRCM_SRC);
522 break;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200523 case OMAP_MCBSP_SYSCLK_CLKS_EXT:
Paul Walmsleyd1358652010-10-08 11:40:19 -0600524 if (cpu_class_is_omap1()) {
525 err = 0;
526 break;
527 }
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200528 err = omap2_mcbsp_set_clks_src(mcbsp,
Paul Walmsleyd1358652010-10-08 11:40:19 -0600529 MCBSP_CLKS_PAD_SRC);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200530 break;
531
532 case OMAP_MCBSP_SYSCLK_CLKX_EXT:
533 regs->srgr2 |= CLKSM;
534 case OMAP_MCBSP_SYSCLK_CLKR_EXT:
535 regs->pcr0 |= SCLKME;
536 break;
537 default:
538 err = -ENODEV;
539 }
540
541 return err;
542}
543
Lars-Peter Clausen85e76522011-11-23 11:40:40 +0100544static const struct snd_soc_dai_ops mcbsp_dai_ops = {
Eric Miao6335d052009-03-03 09:41:00 +0800545 .startup = omap_mcbsp_dai_startup,
546 .shutdown = omap_mcbsp_dai_shutdown,
547 .trigger = omap_mcbsp_dai_trigger,
Peter Ujfalusi75581d22010-03-03 15:08:09 +0200548 .delay = omap_mcbsp_dai_delay,
Eric Miao6335d052009-03-03 09:41:00 +0800549 .hw_params = omap_mcbsp_dai_hw_params,
550 .set_fmt = omap_mcbsp_dai_set_dai_fmt,
551 .set_clkdiv = omap_mcbsp_dai_set_clkdiv,
552 .set_sysclk = omap_mcbsp_dai_set_dai_sysclk,
553};
554
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200555static int omap_mcbsp_probe(struct snd_soc_dai *dai)
556{
557 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(dai);
558
559 pm_runtime_enable(mcbsp->dev);
560
561 return 0;
562}
563
564static int omap_mcbsp_remove(struct snd_soc_dai *dai)
565{
566 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(dai);
567
568 pm_runtime_disable(mcbsp->dev);
569
570 return 0;
571}
572
Michael Opdenacker6179b772011-10-10 07:07:08 +0200573static struct snd_soc_dai_driver omap_mcbsp_dai = {
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200574 .probe = omap_mcbsp_probe,
575 .remove = omap_mcbsp_remove,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000576 .playback = {
577 .channels_min = 1,
578 .channels_max = 16,
579 .rates = OMAP_MCBSP_RATES,
580 .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE,
581 },
582 .capture = {
583 .channels_min = 1,
584 .channels_max = 16,
585 .rates = OMAP_MCBSP_RATES,
586 .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE,
587 },
588 .ops = &mcbsp_dai_ops,
Jarkko Nikula2e747962008-04-25 13:55:19 +0200589};
Jarkko Nikula8def4642008-10-09 15:57:22 +0300590
G, Manjunath Kondaiah34844572010-09-08 08:53:43 +0530591static int omap_mcbsp_st_info_volsw(struct snd_kcontrol *kcontrol,
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000592 struct snd_ctl_elem_info *uinfo)
593{
594 struct soc_mixer_control *mc =
595 (struct soc_mixer_control *)kcontrol->private_value;
596 int max = mc->max;
597 int min = mc->min;
598
599 uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
600 uinfo->count = 1;
601 uinfo->value.integer.min = min;
602 uinfo->value.integer.max = max;
603 return 0;
604}
605
Peter Ujfalusidb615502012-08-22 13:11:43 +0300606#define OMAP_MCBSP_ST_CHANNEL_VOLUME(channel) \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000607static int \
Peter Ujfalusidb615502012-08-22 13:11:43 +0300608omap_mcbsp_set_st_ch##channel##_volume(struct snd_kcontrol *kc, \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000609 struct snd_ctl_elem_value *uc) \
610{ \
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200611 struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kc); \
612 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai); \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000613 struct soc_mixer_control *mc = \
614 (struct soc_mixer_control *)kc->private_value; \
615 int max = mc->max; \
616 int min = mc->min; \
617 int val = uc->value.integer.value[0]; \
618 \
619 if (val < min || val > max) \
620 return -EINVAL; \
621 \
622 /* OMAP McBSP implementation uses index values 0..4 */ \
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200623 return omap_st_set_chgain(mcbsp, channel, val); \
Peter Ujfalusidb615502012-08-22 13:11:43 +0300624} \
625 \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000626static int \
Peter Ujfalusidb615502012-08-22 13:11:43 +0300627omap_mcbsp_get_st_ch##channel##_volume(struct snd_kcontrol *kc, \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000628 struct snd_ctl_elem_value *uc) \
629{ \
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200630 struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kc); \
631 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai); \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000632 s16 chgain; \
633 \
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200634 if (omap_st_get_chgain(mcbsp, channel, &chgain)) \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000635 return -EAGAIN; \
636 \
637 uc->value.integer.value[0] = chgain; \
638 return 0; \
639}
640
Peter Ujfalusidb615502012-08-22 13:11:43 +0300641OMAP_MCBSP_ST_CHANNEL_VOLUME(0)
642OMAP_MCBSP_ST_CHANNEL_VOLUME(1)
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000643
644static int omap_mcbsp_st_put_mode(struct snd_kcontrol *kcontrol,
645 struct snd_ctl_elem_value *ucontrol)
646{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200647 struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
648 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000649 u8 value = ucontrol->value.integer.value[0];
650
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200651 if (value == omap_st_is_enabled(mcbsp))
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000652 return 0;
653
654 if (value)
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200655 omap_st_enable(mcbsp);
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000656 else
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200657 omap_st_disable(mcbsp);
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000658
659 return 1;
660}
661
662static int omap_mcbsp_st_get_mode(struct snd_kcontrol *kcontrol,
663 struct snd_ctl_elem_value *ucontrol)
664{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200665 struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
666 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000667
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200668 ucontrol->value.integer.value[0] = omap_st_is_enabled(mcbsp);
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000669 return 0;
670}
671
Peter Ujfalusi8996a312012-08-22 13:11:42 +0300672#define OMAP_MCBSP_ST_CONTROLS(port) \
673static const struct snd_kcontrol_new omap_mcbsp##port##_st_controls[] = { \
674SOC_SINGLE_EXT("McBSP" #port " Sidetone Switch", 1, 0, 1, 0, \
675 omap_mcbsp_st_get_mode, omap_mcbsp_st_put_mode), \
676OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP" #port " Sidetone Channel 0 Volume", \
677 -32768, 32767, \
678 omap_mcbsp_get_st_ch0_volume, \
679 omap_mcbsp_set_st_ch0_volume), \
680OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP" #port " Sidetone Channel 1 Volume", \
681 -32768, 32767, \
682 omap_mcbsp_get_st_ch1_volume, \
683 omap_mcbsp_set_st_ch1_volume), \
684}
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000685
Peter Ujfalusi8996a312012-08-22 13:11:42 +0300686OMAP_MCBSP_ST_CONTROLS(2);
687OMAP_MCBSP_ST_CONTROLS(3);
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000688
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200689int omap_mcbsp_st_add_controls(struct snd_soc_pcm_runtime *rtd)
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000690{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200691 struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
692 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
693
Peter Ujfalusi8a88df42012-08-22 13:11:41 +0300694 if (!mcbsp->st_data) {
695 dev_warn(mcbsp->dev, "No sidetone data for port\n");
696 return 0;
697 }
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000698
Peter Ujfalusi28739df2012-08-22 13:11:40 +0300699 switch (mcbsp->id) {
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200700 case 2: /* McBSP 2 */
701 return snd_soc_add_dai_controls(cpu_dai,
702 omap_mcbsp2_st_controls,
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000703 ARRAY_SIZE(omap_mcbsp2_st_controls));
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200704 case 3: /* McBSP 3 */
705 return snd_soc_add_dai_controls(cpu_dai,
706 omap_mcbsp3_st_controls,
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000707 ARRAY_SIZE(omap_mcbsp3_st_controls));
708 default:
709 break;
710 }
711
712 return -EINVAL;
713}
714EXPORT_SYMBOL_GPL(omap_mcbsp_st_add_controls);
715
Peter Ujfalusi11dd5862012-08-16 16:41:08 +0300716static struct omap_mcbsp_platform_data omap2420_pdata = {
717 .reg_step = 4,
718 .reg_size = 2,
719};
720
721static struct omap_mcbsp_platform_data omap2430_pdata = {
722 .reg_step = 4,
723 .reg_size = 4,
724 .has_ccr = true,
725};
726
727static struct omap_mcbsp_platform_data omap3_pdata = {
728 .reg_step = 4,
729 .reg_size = 4,
730 .has_ccr = true,
731 .has_wakeup = true,
732};
733
734static struct omap_mcbsp_platform_data omap4_pdata = {
735 .reg_step = 4,
736 .reg_size = 4,
737 .has_ccr = true,
738 .has_wakeup = true,
739};
740
741static const struct of_device_id omap_mcbsp_of_match[] = {
742 {
743 .compatible = "ti,omap2420-mcbsp",
744 .data = &omap2420_pdata,
745 },
746 {
747 .compatible = "ti,omap2430-mcbsp",
748 .data = &omap2430_pdata,
749 },
750 {
751 .compatible = "ti,omap3-mcbsp",
752 .data = &omap3_pdata,
753 },
754 {
755 .compatible = "ti,omap4-mcbsp",
756 .data = &omap4_pdata,
757 },
758 { },
759};
760MODULE_DEVICE_TABLE(of, omap_mcbsp_of_match);
761
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000762static __devinit int asoc_mcbsp_probe(struct platform_device *pdev)
763{
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200764 struct omap_mcbsp_platform_data *pdata = dev_get_platdata(&pdev->dev);
765 struct omap_mcbsp *mcbsp;
Peter Ujfalusi11dd5862012-08-16 16:41:08 +0300766 const struct of_device_id *match;
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200767 int ret;
768
Peter Ujfalusi11dd5862012-08-16 16:41:08 +0300769 match = of_match_device(omap_mcbsp_of_match, &pdev->dev);
770 if (match) {
771 struct device_node *node = pdev->dev.of_node;
772 int buffer_size;
773
774 pdata = devm_kzalloc(&pdev->dev,
775 sizeof(struct omap_mcbsp_platform_data),
776 GFP_KERNEL);
777 if (!pdata)
778 return -ENOMEM;
779
780 memcpy(pdata, match->data, sizeof(*pdata));
781 if (!of_property_read_u32(node, "ti,buffer-size", &buffer_size))
782 pdata->buffer_size = buffer_size;
783 } else if (!pdata) {
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200784 dev_err(&pdev->dev, "missing platform data.\n");
785 return -EINVAL;
786 }
787 mcbsp = devm_kzalloc(&pdev->dev, sizeof(struct omap_mcbsp), GFP_KERNEL);
788 if (!mcbsp)
789 return -ENOMEM;
790
791 mcbsp->id = pdev->id;
792 mcbsp->pdata = pdata;
793 mcbsp->dev = &pdev->dev;
794 platform_set_drvdata(pdev, mcbsp);
795
796 ret = omap_mcbsp_init(pdev);
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200797 if (!ret)
798 return snd_soc_register_dai(&pdev->dev, &omap_mcbsp_dai);
799
800 return ret;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000801}
802
803static int __devexit asoc_mcbsp_remove(struct platform_device *pdev)
804{
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200805 struct omap_mcbsp *mcbsp = platform_get_drvdata(pdev);
806
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000807 snd_soc_unregister_dai(&pdev->dev);
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200808
809 if (mcbsp->pdata->ops && mcbsp->pdata->ops->free)
810 mcbsp->pdata->ops->free(mcbsp->id);
811
812 omap_mcbsp_sysfs_remove(mcbsp);
813
814 clk_put(mcbsp->fclk);
815
816 platform_set_drvdata(pdev, NULL);
817
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000818 return 0;
819}
820
821static struct platform_driver asoc_mcbsp_driver = {
822 .driver = {
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200823 .name = "omap-mcbsp",
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000824 .owner = THIS_MODULE,
Peter Ujfalusi11dd5862012-08-16 16:41:08 +0300825 .of_match_table = omap_mcbsp_of_match,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000826 },
827
828 .probe = asoc_mcbsp_probe,
829 .remove = __devexit_p(asoc_mcbsp_remove),
830};
831
Axel Linbeda5bf52011-11-25 10:12:16 +0800832module_platform_driver(asoc_mcbsp_driver);
Mark Brown3f4b7832008-12-03 19:26:35 +0000833
Jarkko Nikula7ec41ee2011-08-11 15:44:57 +0300834MODULE_AUTHOR("Jarkko Nikula <jarkko.nikula@bitmer.com>");
Jarkko Nikula2e747962008-04-25 13:55:19 +0200835MODULE_DESCRIPTION("OMAP I2S SoC Interface");
836MODULE_LICENSE("GPL");
Guillaume Gardet5e70b7fc2012-07-12 15:08:16 +0200837MODULE_ALIAS("platform:omap-mcbsp");