Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (c) 2006 ARM Ltd. |
| 3 | * Copyright (c) 2010 ST-Ericsson SA |
| 4 | * |
| 5 | * Author: Peter Pearse <peter.pearse@arm.com> |
| 6 | * Author: Linus Walleij <linus.walleij@stericsson.com> |
| 7 | * |
| 8 | * This program is free software; you can redistribute it and/or modify it |
| 9 | * under the terms of the GNU General Public License as published by the Free |
| 10 | * Software Foundation; either version 2 of the License, or (at your option) |
| 11 | * any later version. |
| 12 | * |
| 13 | * This program is distributed in the hope that it will be useful, but WITHOUT |
| 14 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 15 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 16 | * more details. |
| 17 | * |
| 18 | * You should have received a copy of the GNU General Public License along with |
| 19 | * this program; if not, write to the Free Software Foundation, Inc., 59 |
| 20 | * Temple Place - Suite 330, Boston, MA 02111-1307, USA. |
| 21 | * |
Russell King - ARM Linux | 94ae852 | 2011-01-16 20:18:05 +0000 | [diff] [blame] | 22 | * The full GNU General Public License is in this distribution in the file |
| 23 | * called COPYING. |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 24 | * |
| 25 | * Documentation: ARM DDI 0196G == PL080 |
Russell King - ARM Linux | 94ae852 | 2011-01-16 20:18:05 +0000 | [diff] [blame] | 26 | * Documentation: ARM DDI 0218E == PL081 |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 27 | * |
Russell King - ARM Linux | 94ae852 | 2011-01-16 20:18:05 +0000 | [diff] [blame] | 28 | * PL080 & PL081 both have 16 sets of DMA signals that can be routed to any |
| 29 | * channel. |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 30 | * |
| 31 | * The PL080 has 8 channels available for simultaneous use, and the PL081 |
| 32 | * has only two channels. So on these DMA controllers the number of channels |
| 33 | * and the number of incoming DMA signals are two totally different things. |
| 34 | * It is usually not possible to theoretically handle all physical signals, |
| 35 | * so a multiplexing scheme with possible denial of use is necessary. |
| 36 | * |
| 37 | * The PL080 has a dual bus master, PL081 has a single master. |
| 38 | * |
| 39 | * Memory to peripheral transfer may be visualized as |
| 40 | * Get data from memory to DMAC |
| 41 | * Until no data left |
| 42 | * On burst request from peripheral |
| 43 | * Destination burst from DMAC to peripheral |
| 44 | * Clear burst request |
| 45 | * Raise terminal count interrupt |
| 46 | * |
| 47 | * For peripherals with a FIFO: |
| 48 | * Source burst size == half the depth of the peripheral FIFO |
| 49 | * Destination burst size == the depth of the peripheral FIFO |
| 50 | * |
| 51 | * (Bursts are irrelevant for mem to mem transfers - there are no burst |
| 52 | * signals, the DMA controller will simply facilitate its AHB master.) |
| 53 | * |
| 54 | * ASSUMES default (little) endianness for DMA transfers |
| 55 | * |
Russell King - ARM Linux | 9dc2c20 | 2011-01-03 22:33:06 +0000 | [diff] [blame] | 56 | * The PL08x has two flow control settings: |
| 57 | * - DMAC flow control: the transfer size defines the number of transfers |
| 58 | * which occur for the current LLI entry, and the DMAC raises TC at the |
| 59 | * end of every LLI entry. Observed behaviour shows the DMAC listening |
| 60 | * to both the BREQ and SREQ signals (contrary to documented), |
| 61 | * transferring data if either is active. The LBREQ and LSREQ signals |
| 62 | * are ignored. |
| 63 | * |
| 64 | * - Peripheral flow control: the transfer size is ignored (and should be |
| 65 | * zero). The data is transferred from the current LLI entry, until |
| 66 | * after the final transfer signalled by LBREQ or LSREQ. The DMAC |
| 67 | * will then move to the next LLI entry. |
| 68 | * |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 69 | * Global TODO: |
| 70 | * - Break out common code from arch/arm/mach-s3c64xx and share |
| 71 | */ |
Russell King - ARM Linux | 730404a | 2011-01-03 22:34:07 +0000 | [diff] [blame] | 72 | #include <linux/amba/bus.h> |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 73 | #include <linux/amba/pl08x.h> |
| 74 | #include <linux/debugfs.h> |
Viresh Kumar | 0c38d70 | 2011-08-05 15:32:28 +0530 | [diff] [blame] | 75 | #include <linux/delay.h> |
| 76 | #include <linux/device.h> |
| 77 | #include <linux/dmaengine.h> |
| 78 | #include <linux/dmapool.h> |
Vinod Koul | 8516f52 | 2011-09-02 16:43:44 +0530 | [diff] [blame] | 79 | #include <linux/dma-mapping.h> |
Viresh Kumar | 0c38d70 | 2011-08-05 15:32:28 +0530 | [diff] [blame] | 80 | #include <linux/init.h> |
| 81 | #include <linux/interrupt.h> |
| 82 | #include <linux/module.h> |
Viresh Kumar | b7b6018 | 2011-08-05 15:32:33 +0530 | [diff] [blame] | 83 | #include <linux/pm_runtime.h> |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 84 | #include <linux/seq_file.h> |
Viresh Kumar | 0c38d70 | 2011-08-05 15:32:28 +0530 | [diff] [blame] | 85 | #include <linux/slab.h> |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 86 | #include <asm/hardware/pl080.h> |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 87 | |
Russell King - ARM Linux | d2ebfb3 | 2012-03-06 22:34:26 +0000 | [diff] [blame] | 88 | #include "dmaengine.h" |
Russell King | 01d8dc6 | 2012-05-26 14:04:29 +0100 | [diff] [blame] | 89 | #include "virt-dma.h" |
Russell King - ARM Linux | d2ebfb3 | 2012-03-06 22:34:26 +0000 | [diff] [blame] | 90 | |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 91 | #define DRIVER_NAME "pl08xdmac" |
| 92 | |
Russell King - ARM Linux | 7703eac | 2011-08-31 09:34:35 +0100 | [diff] [blame] | 93 | static struct amba_driver pl08x_amba_driver; |
Russell King | b23f204 | 2012-05-16 10:48:44 +0100 | [diff] [blame] | 94 | struct pl08x_driver_data; |
Russell King - ARM Linux | 7703eac | 2011-08-31 09:34:35 +0100 | [diff] [blame] | 95 | |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 96 | /** |
Russell King - ARM Linux | 94ae852 | 2011-01-16 20:18:05 +0000 | [diff] [blame] | 97 | * struct vendor_data - vendor-specific config parameters for PL08x derivatives |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 98 | * @channels: the number of channels available in this variant |
Russell King - ARM Linux | 94ae852 | 2011-01-16 20:18:05 +0000 | [diff] [blame] | 99 | * @dualmaster: whether this version supports dual AHB masters or not. |
Linus Walleij | affa115 | 2012-04-12 09:01:49 +0200 | [diff] [blame] | 100 | * @nomadik: whether the channels have Nomadik security extension bits |
| 101 | * that need to be checked for permission before use and some registers are |
| 102 | * missing |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 103 | */ |
| 104 | struct vendor_data { |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 105 | u8 channels; |
| 106 | bool dualmaster; |
Linus Walleij | affa115 | 2012-04-12 09:01:49 +0200 | [diff] [blame] | 107 | bool nomadik; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 108 | }; |
| 109 | |
| 110 | /* |
| 111 | * PL08X private data structures |
Russell King - ARM Linux | e8b5e11 | 2011-01-03 22:30:24 +0000 | [diff] [blame] | 112 | * An LLI struct - see PL08x TRM. Note that next uses bit[0] as a bus bit, |
Russell King - ARM Linux | e25761d | 2011-01-03 22:37:52 +0000 | [diff] [blame] | 113 | * start & end do not - their bus bit info is in cctl. Also note that these |
| 114 | * are fixed 32-bit quantities. |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 115 | */ |
Russell King - ARM Linux | 7cb72ad | 2011-01-03 22:35:28 +0000 | [diff] [blame] | 116 | struct pl08x_lli { |
Russell King - ARM Linux | e25761d | 2011-01-03 22:37:52 +0000 | [diff] [blame] | 117 | u32 src; |
| 118 | u32 dst; |
Russell King - ARM Linux | bfddfb4 | 2011-01-03 22:38:12 +0000 | [diff] [blame] | 119 | u32 lli; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 120 | u32 cctl; |
| 121 | }; |
| 122 | |
| 123 | /** |
Russell King | b23f204 | 2012-05-16 10:48:44 +0100 | [diff] [blame] | 124 | * struct pl08x_bus_data - information of source or destination |
| 125 | * busses for a transfer |
| 126 | * @addr: current address |
| 127 | * @maxwidth: the maximum width of a transfer on this bus |
| 128 | * @buswidth: the width of this bus in bytes: 1, 2 or 4 |
| 129 | */ |
| 130 | struct pl08x_bus_data { |
| 131 | dma_addr_t addr; |
| 132 | u8 maxwidth; |
| 133 | u8 buswidth; |
| 134 | }; |
| 135 | |
| 136 | /** |
| 137 | * struct pl08x_phy_chan - holder for the physical channels |
| 138 | * @id: physical index to this channel |
| 139 | * @lock: a lock to use when altering an instance of this struct |
Russell King | b23f204 | 2012-05-16 10:48:44 +0100 | [diff] [blame] | 140 | * @serving: the virtual channel currently being served by this physical |
| 141 | * channel |
Russell King | ad0de2a | 2012-05-25 11:15:15 +0100 | [diff] [blame] | 142 | * @locked: channel unavailable for the system, e.g. dedicated to secure |
| 143 | * world |
Russell King | b23f204 | 2012-05-16 10:48:44 +0100 | [diff] [blame] | 144 | */ |
| 145 | struct pl08x_phy_chan { |
| 146 | unsigned int id; |
| 147 | void __iomem *base; |
| 148 | spinlock_t lock; |
Russell King | b23f204 | 2012-05-16 10:48:44 +0100 | [diff] [blame] | 149 | struct pl08x_dma_chan *serving; |
Russell King | ad0de2a | 2012-05-25 11:15:15 +0100 | [diff] [blame] | 150 | bool locked; |
Russell King | b23f204 | 2012-05-16 10:48:44 +0100 | [diff] [blame] | 151 | }; |
| 152 | |
| 153 | /** |
| 154 | * struct pl08x_sg - structure containing data per sg |
| 155 | * @src_addr: src address of sg |
| 156 | * @dst_addr: dst address of sg |
| 157 | * @len: transfer len in bytes |
| 158 | * @node: node for txd's dsg_list |
| 159 | */ |
| 160 | struct pl08x_sg { |
| 161 | dma_addr_t src_addr; |
| 162 | dma_addr_t dst_addr; |
| 163 | size_t len; |
| 164 | struct list_head node; |
| 165 | }; |
| 166 | |
| 167 | /** |
| 168 | * struct pl08x_txd - wrapper for struct dma_async_tx_descriptor |
Russell King | 01d8dc6 | 2012-05-26 14:04:29 +0100 | [diff] [blame] | 169 | * @vd: virtual DMA descriptor |
Russell King | b23f204 | 2012-05-16 10:48:44 +0100 | [diff] [blame] | 170 | * @dsg_list: list of children sg's |
Russell King | b23f204 | 2012-05-16 10:48:44 +0100 | [diff] [blame] | 171 | * @llis_bus: DMA memory address (physical) start for the LLIs |
| 172 | * @llis_va: virtual memory address start for the LLIs |
| 173 | * @cctl: control reg values for current txd |
| 174 | * @ccfg: config reg values for current txd |
Russell King | 1853613 | 2012-05-26 14:42:23 +0100 | [diff] [blame^] | 175 | * @done: this marks completed descriptors, which should not have their |
| 176 | * mux released. |
Russell King | b23f204 | 2012-05-16 10:48:44 +0100 | [diff] [blame] | 177 | */ |
| 178 | struct pl08x_txd { |
Russell King | 01d8dc6 | 2012-05-26 14:04:29 +0100 | [diff] [blame] | 179 | struct virt_dma_desc vd; |
Russell King | b23f204 | 2012-05-16 10:48:44 +0100 | [diff] [blame] | 180 | struct list_head dsg_list; |
Russell King | b23f204 | 2012-05-16 10:48:44 +0100 | [diff] [blame] | 181 | dma_addr_t llis_bus; |
| 182 | struct pl08x_lli *llis_va; |
| 183 | /* Default cctl value for LLIs */ |
| 184 | u32 cctl; |
| 185 | /* |
| 186 | * Settings to be put into the physical channel when we |
| 187 | * trigger this txd. Other registers are in llis_va[0]. |
| 188 | */ |
| 189 | u32 ccfg; |
Russell King | 1853613 | 2012-05-26 14:42:23 +0100 | [diff] [blame^] | 190 | bool done; |
Russell King | b23f204 | 2012-05-16 10:48:44 +0100 | [diff] [blame] | 191 | }; |
| 192 | |
| 193 | /** |
| 194 | * struct pl08x_dma_chan_state - holds the PL08x specific virtual channel |
| 195 | * states |
| 196 | * @PL08X_CHAN_IDLE: the channel is idle |
| 197 | * @PL08X_CHAN_RUNNING: the channel has allocated a physical transport |
| 198 | * channel and is running a transfer on it |
| 199 | * @PL08X_CHAN_PAUSED: the channel has allocated a physical transport |
| 200 | * channel, but the transfer is currently paused |
| 201 | * @PL08X_CHAN_WAITING: the channel is waiting for a physical transport |
| 202 | * channel to become available (only pertains to memcpy channels) |
| 203 | */ |
| 204 | enum pl08x_dma_chan_state { |
| 205 | PL08X_CHAN_IDLE, |
| 206 | PL08X_CHAN_RUNNING, |
| 207 | PL08X_CHAN_PAUSED, |
| 208 | PL08X_CHAN_WAITING, |
| 209 | }; |
| 210 | |
| 211 | /** |
| 212 | * struct pl08x_dma_chan - this structure wraps a DMA ENGINE channel |
Russell King | 01d8dc6 | 2012-05-26 14:04:29 +0100 | [diff] [blame] | 213 | * @vc: wrappped virtual channel |
Russell King | b23f204 | 2012-05-16 10:48:44 +0100 | [diff] [blame] | 214 | * @phychan: the physical channel utilized by this channel, if there is one |
Russell King | b23f204 | 2012-05-16 10:48:44 +0100 | [diff] [blame] | 215 | * @name: name of channel |
| 216 | * @cd: channel platform data |
| 217 | * @runtime_addr: address for RX/TX according to the runtime config |
Russell King | b23f204 | 2012-05-16 10:48:44 +0100 | [diff] [blame] | 218 | * @at: active transaction on this channel |
| 219 | * @lock: a lock for this channel data |
| 220 | * @host: a pointer to the host (internal use) |
| 221 | * @state: whether the channel is idle, paused, running etc |
| 222 | * @slave: whether this channel is a device (slave) or for memcpy |
Russell King | ad0de2a | 2012-05-25 11:15:15 +0100 | [diff] [blame] | 223 | * @signal: the physical DMA request signal which this channel is using |
Russell King | 5e2479b | 2012-05-25 11:32:45 +0100 | [diff] [blame] | 224 | * @mux_use: count of descriptors using this DMA request signal setting |
Russell King | b23f204 | 2012-05-16 10:48:44 +0100 | [diff] [blame] | 225 | */ |
| 226 | struct pl08x_dma_chan { |
Russell King | 01d8dc6 | 2012-05-26 14:04:29 +0100 | [diff] [blame] | 227 | struct virt_dma_chan vc; |
Russell King | b23f204 | 2012-05-16 10:48:44 +0100 | [diff] [blame] | 228 | struct pl08x_phy_chan *phychan; |
Russell King | 550ec36 | 2012-05-28 10:18:55 +0100 | [diff] [blame] | 229 | const char *name; |
Russell King | b23f204 | 2012-05-16 10:48:44 +0100 | [diff] [blame] | 230 | const struct pl08x_channel_data *cd; |
Russell King | ed91c13 | 2012-05-16 11:02:40 +0100 | [diff] [blame] | 231 | struct dma_slave_config cfg; |
Russell King | b23f204 | 2012-05-16 10:48:44 +0100 | [diff] [blame] | 232 | struct pl08x_txd *at; |
Russell King | b23f204 | 2012-05-16 10:48:44 +0100 | [diff] [blame] | 233 | struct pl08x_driver_data *host; |
| 234 | enum pl08x_dma_chan_state state; |
| 235 | bool slave; |
Russell King | ad0de2a | 2012-05-25 11:15:15 +0100 | [diff] [blame] | 236 | int signal; |
Russell King | 5e2479b | 2012-05-25 11:32:45 +0100 | [diff] [blame] | 237 | unsigned mux_use; |
Russell King | b23f204 | 2012-05-16 10:48:44 +0100 | [diff] [blame] | 238 | }; |
| 239 | |
| 240 | /** |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 241 | * struct pl08x_driver_data - the local state holder for the PL08x |
| 242 | * @slave: slave engine for this instance |
| 243 | * @memcpy: memcpy engine for this instance |
| 244 | * @base: virtual memory base (remapped) for the PL08x |
| 245 | * @adev: the corresponding AMBA (PrimeCell) bus entry |
| 246 | * @vd: vendor data for this PL08x variant |
| 247 | * @pd: platform data passed in from the platform/machine |
| 248 | * @phy_chans: array of data for the physical channels |
| 249 | * @pool: a pool for the LLI descriptors |
| 250 | * @pool_ctr: counter of LLIs in the pool |
Viresh Kumar | 3e27ee8 | 2011-08-05 15:32:27 +0530 | [diff] [blame] | 251 | * @lli_buses: bitmask to or in to LLI pointer selecting AHB port for LLI |
| 252 | * fetches |
Russell King - ARM Linux | 30749cb | 2011-01-03 22:41:13 +0000 | [diff] [blame] | 253 | * @mem_buses: set to indicate memory transfers on AHB2. |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 254 | * @lock: a spinlock for this struct |
| 255 | */ |
| 256 | struct pl08x_driver_data { |
| 257 | struct dma_device slave; |
| 258 | struct dma_device memcpy; |
| 259 | void __iomem *base; |
| 260 | struct amba_device *adev; |
Russell King - ARM Linux | f96ca9ec | 2011-01-03 22:35:08 +0000 | [diff] [blame] | 261 | const struct vendor_data *vd; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 262 | struct pl08x_platform_data *pd; |
| 263 | struct pl08x_phy_chan *phy_chans; |
| 264 | struct dma_pool *pool; |
| 265 | int pool_ctr; |
Russell King - ARM Linux | 30749cb | 2011-01-03 22:41:13 +0000 | [diff] [blame] | 266 | u8 lli_buses; |
| 267 | u8 mem_buses; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 268 | }; |
| 269 | |
| 270 | /* |
| 271 | * PL08X specific defines |
| 272 | */ |
| 273 | |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 274 | /* Size (bytes) of each LLI buffer allocated for one transfer */ |
| 275 | # define PL08X_LLI_TSFR_SIZE 0x2000 |
| 276 | |
Russell King - ARM Linux | e8b5e11 | 2011-01-03 22:30:24 +0000 | [diff] [blame] | 277 | /* Maximum times we call dma_pool_alloc on this pool without freeing */ |
Russell King - ARM Linux | 7cb72ad | 2011-01-03 22:35:28 +0000 | [diff] [blame] | 278 | #define MAX_NUM_TSFR_LLIS (PL08X_LLI_TSFR_SIZE/sizeof(struct pl08x_lli)) |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 279 | #define PL08X_ALIGN 8 |
| 280 | |
| 281 | static inline struct pl08x_dma_chan *to_pl08x_chan(struct dma_chan *chan) |
| 282 | { |
Russell King | 01d8dc6 | 2012-05-26 14:04:29 +0100 | [diff] [blame] | 283 | return container_of(chan, struct pl08x_dma_chan, vc.chan); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 284 | } |
| 285 | |
Russell King - ARM Linux | 501e67e | 2011-01-03 22:44:57 +0000 | [diff] [blame] | 286 | static inline struct pl08x_txd *to_pl08x_txd(struct dma_async_tx_descriptor *tx) |
| 287 | { |
Russell King | 01d8dc6 | 2012-05-26 14:04:29 +0100 | [diff] [blame] | 288 | return container_of(tx, struct pl08x_txd, vd.tx); |
Russell King - ARM Linux | 501e67e | 2011-01-03 22:44:57 +0000 | [diff] [blame] | 289 | } |
| 290 | |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 291 | /* |
Russell King | 6b16c8b | 2012-05-25 11:10:58 +0100 | [diff] [blame] | 292 | * Mux handling. |
| 293 | * |
| 294 | * This gives us the DMA request input to the PL08x primecell which the |
| 295 | * peripheral described by the channel data will be routed to, possibly |
| 296 | * via a board/SoC specific external MUX. One important point to note |
| 297 | * here is that this does not depend on the physical channel. |
| 298 | */ |
Russell King | ad0de2a | 2012-05-25 11:15:15 +0100 | [diff] [blame] | 299 | static int pl08x_request_mux(struct pl08x_dma_chan *plchan) |
Russell King | 6b16c8b | 2012-05-25 11:10:58 +0100 | [diff] [blame] | 300 | { |
| 301 | const struct pl08x_platform_data *pd = plchan->host->pd; |
| 302 | int ret; |
| 303 | |
Russell King | 5e2479b | 2012-05-25 11:32:45 +0100 | [diff] [blame] | 304 | if (plchan->mux_use++ == 0 && pd->get_signal) { |
Russell King | 6b16c8b | 2012-05-25 11:10:58 +0100 | [diff] [blame] | 305 | ret = pd->get_signal(plchan->cd); |
Russell King | 5e2479b | 2012-05-25 11:32:45 +0100 | [diff] [blame] | 306 | if (ret < 0) { |
| 307 | plchan->mux_use = 0; |
Russell King | 6b16c8b | 2012-05-25 11:10:58 +0100 | [diff] [blame] | 308 | return ret; |
Russell King | 5e2479b | 2012-05-25 11:32:45 +0100 | [diff] [blame] | 309 | } |
Russell King | 6b16c8b | 2012-05-25 11:10:58 +0100 | [diff] [blame] | 310 | |
Russell King | ad0de2a | 2012-05-25 11:15:15 +0100 | [diff] [blame] | 311 | plchan->signal = ret; |
Russell King | 6b16c8b | 2012-05-25 11:10:58 +0100 | [diff] [blame] | 312 | } |
| 313 | return 0; |
| 314 | } |
| 315 | |
| 316 | static void pl08x_release_mux(struct pl08x_dma_chan *plchan) |
| 317 | { |
| 318 | const struct pl08x_platform_data *pd = plchan->host->pd; |
| 319 | |
Russell King | 5e2479b | 2012-05-25 11:32:45 +0100 | [diff] [blame] | 320 | if (plchan->signal >= 0) { |
| 321 | WARN_ON(plchan->mux_use == 0); |
| 322 | |
| 323 | if (--plchan->mux_use == 0 && pd->put_signal) { |
| 324 | pd->put_signal(plchan->cd, plchan->signal); |
| 325 | plchan->signal = -1; |
| 326 | } |
Russell King | 6b16c8b | 2012-05-25 11:10:58 +0100 | [diff] [blame] | 327 | } |
| 328 | } |
| 329 | |
| 330 | /* |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 331 | * Physical channel handling |
| 332 | */ |
| 333 | |
| 334 | /* Whether a certain channel is busy or not */ |
| 335 | static int pl08x_phy_channel_busy(struct pl08x_phy_chan *ch) |
| 336 | { |
| 337 | unsigned int val; |
| 338 | |
| 339 | val = readl(ch->base + PL080_CH_CONFIG); |
| 340 | return val & PL080_CONFIG_ACTIVE; |
| 341 | } |
| 342 | |
| 343 | /* |
| 344 | * Set the initial DMA register values i.e. those for the first LLI |
Russell King - ARM Linux | e8b5e11 | 2011-01-03 22:30:24 +0000 | [diff] [blame] | 345 | * The next LLI pointer and the configuration interrupt bit have |
Russell King - ARM Linux | c885bee | 2011-01-03 22:38:52 +0000 | [diff] [blame] | 346 | * been set when the LLIs were constructed. Poke them into the hardware |
| 347 | * and start the transfer. |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 348 | */ |
Russell King | eab8253 | 2012-05-25 12:32:00 +0100 | [diff] [blame] | 349 | static void pl08x_start_next_txd(struct pl08x_dma_chan *plchan) |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 350 | { |
Russell King - ARM Linux | c885bee | 2011-01-03 22:38:52 +0000 | [diff] [blame] | 351 | struct pl08x_driver_data *pl08x = plchan->host; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 352 | struct pl08x_phy_chan *phychan = plchan->phychan; |
Russell King | 879f127 | 2012-05-26 14:27:40 +0100 | [diff] [blame] | 353 | struct virt_dma_desc *vd = vchan_next_desc(&plchan->vc); |
| 354 | struct pl08x_txd *txd = to_pl08x_txd(&vd->tx); |
Russell King | eab8253 | 2012-05-25 12:32:00 +0100 | [diff] [blame] | 355 | struct pl08x_lli *lli; |
Russell King - ARM Linux | 09b3c32 | 2011-01-03 22:39:53 +0000 | [diff] [blame] | 356 | u32 val; |
Russell King - ARM Linux | c885bee | 2011-01-03 22:38:52 +0000 | [diff] [blame] | 357 | |
Russell King | 879f127 | 2012-05-26 14:27:40 +0100 | [diff] [blame] | 358 | list_del(&txd->vd.node); |
Russell King | eab8253 | 2012-05-25 12:32:00 +0100 | [diff] [blame] | 359 | |
Russell King - ARM Linux | c885bee | 2011-01-03 22:38:52 +0000 | [diff] [blame] | 360 | plchan->at = txd; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 361 | |
Russell King - ARM Linux | c885bee | 2011-01-03 22:38:52 +0000 | [diff] [blame] | 362 | /* Wait for channel inactive */ |
| 363 | while (pl08x_phy_channel_busy(phychan)) |
Russell King - ARM Linux | 19386b32 | 2011-01-03 22:36:29 +0000 | [diff] [blame] | 364 | cpu_relax(); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 365 | |
Russell King | eab8253 | 2012-05-25 12:32:00 +0100 | [diff] [blame] | 366 | lli = &txd->llis_va[0]; |
| 367 | |
Russell King - ARM Linux | c885bee | 2011-01-03 22:38:52 +0000 | [diff] [blame] | 368 | dev_vdbg(&pl08x->adev->dev, |
| 369 | "WRITE channel %d: csrc=0x%08x, cdst=0x%08x, " |
Russell King - ARM Linux | 19524d7 | 2011-01-03 22:39:13 +0000 | [diff] [blame] | 370 | "clli=0x%08x, cctl=0x%08x, ccfg=0x%08x\n", |
| 371 | phychan->id, lli->src, lli->dst, lli->lli, lli->cctl, |
Russell King - ARM Linux | 09b3c32 | 2011-01-03 22:39:53 +0000 | [diff] [blame] | 372 | txd->ccfg); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 373 | |
Russell King - ARM Linux | 19524d7 | 2011-01-03 22:39:13 +0000 | [diff] [blame] | 374 | writel(lli->src, phychan->base + PL080_CH_SRC_ADDR); |
| 375 | writel(lli->dst, phychan->base + PL080_CH_DST_ADDR); |
| 376 | writel(lli->lli, phychan->base + PL080_CH_LLI); |
| 377 | writel(lli->cctl, phychan->base + PL080_CH_CONTROL); |
Russell King - ARM Linux | 09b3c32 | 2011-01-03 22:39:53 +0000 | [diff] [blame] | 378 | writel(txd->ccfg, phychan->base + PL080_CH_CONFIG); |
Russell King - ARM Linux | c885bee | 2011-01-03 22:38:52 +0000 | [diff] [blame] | 379 | |
| 380 | /* Enable the DMA channel */ |
| 381 | /* Do not access config register until channel shows as disabled */ |
| 382 | while (readl(pl08x->base + PL080_EN_CHAN) & (1 << phychan->id)) |
| 383 | cpu_relax(); |
| 384 | |
| 385 | /* Do not access config register until channel shows as inactive */ |
| 386 | val = readl(phychan->base + PL080_CH_CONFIG); |
| 387 | while ((val & PL080_CONFIG_ACTIVE) || (val & PL080_CONFIG_ENABLE)) |
| 388 | val = readl(phychan->base + PL080_CH_CONFIG); |
| 389 | |
| 390 | writel(val | PL080_CONFIG_ENABLE, phychan->base + PL080_CH_CONFIG); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 391 | } |
| 392 | |
| 393 | /* |
Russell King - ARM Linux | 8179661 | 2011-01-27 12:37:44 +0000 | [diff] [blame] | 394 | * Pause the channel by setting the HALT bit. |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 395 | * |
Russell King - ARM Linux | 8179661 | 2011-01-27 12:37:44 +0000 | [diff] [blame] | 396 | * For M->P transfers, pause the DMAC first and then stop the peripheral - |
| 397 | * the FIFO can only drain if the peripheral is still requesting data. |
| 398 | * (note: this can still timeout if the DMAC FIFO never drains of data.) |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 399 | * |
Russell King - ARM Linux | 8179661 | 2011-01-27 12:37:44 +0000 | [diff] [blame] | 400 | * For P->M transfers, disable the peripheral first to stop it filling |
| 401 | * the DMAC FIFO, and then pause the DMAC. |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 402 | */ |
| 403 | static void pl08x_pause_phy_chan(struct pl08x_phy_chan *ch) |
| 404 | { |
| 405 | u32 val; |
Russell King - ARM Linux | 8179661 | 2011-01-27 12:37:44 +0000 | [diff] [blame] | 406 | int timeout; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 407 | |
| 408 | /* Set the HALT bit and wait for the FIFO to drain */ |
| 409 | val = readl(ch->base + PL080_CH_CONFIG); |
| 410 | val |= PL080_CONFIG_HALT; |
| 411 | writel(val, ch->base + PL080_CH_CONFIG); |
| 412 | |
| 413 | /* Wait for channel inactive */ |
Russell King - ARM Linux | 8179661 | 2011-01-27 12:37:44 +0000 | [diff] [blame] | 414 | for (timeout = 1000; timeout; timeout--) { |
| 415 | if (!pl08x_phy_channel_busy(ch)) |
| 416 | break; |
| 417 | udelay(1); |
| 418 | } |
| 419 | if (pl08x_phy_channel_busy(ch)) |
| 420 | pr_err("pl08x: channel%u timeout waiting for pause\n", ch->id); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 421 | } |
| 422 | |
| 423 | static void pl08x_resume_phy_chan(struct pl08x_phy_chan *ch) |
| 424 | { |
| 425 | u32 val; |
| 426 | |
| 427 | /* Clear the HALT bit */ |
| 428 | val = readl(ch->base + PL080_CH_CONFIG); |
| 429 | val &= ~PL080_CONFIG_HALT; |
| 430 | writel(val, ch->base + PL080_CH_CONFIG); |
| 431 | } |
| 432 | |
Russell King - ARM Linux | fb52621 | 2011-01-27 12:32:53 +0000 | [diff] [blame] | 433 | /* |
| 434 | * pl08x_terminate_phy_chan() stops the channel, clears the FIFO and |
| 435 | * clears any pending interrupt status. This should not be used for |
| 436 | * an on-going transfer, but as a method of shutting down a channel |
| 437 | * (eg, when it's no longer used) or terminating a transfer. |
| 438 | */ |
| 439 | static void pl08x_terminate_phy_chan(struct pl08x_driver_data *pl08x, |
| 440 | struct pl08x_phy_chan *ch) |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 441 | { |
Russell King - ARM Linux | fb52621 | 2011-01-27 12:32:53 +0000 | [diff] [blame] | 442 | u32 val = readl(ch->base + PL080_CH_CONFIG); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 443 | |
Russell King - ARM Linux | fb52621 | 2011-01-27 12:32:53 +0000 | [diff] [blame] | 444 | val &= ~(PL080_CONFIG_ENABLE | PL080_CONFIG_ERR_IRQ_MASK | |
| 445 | PL080_CONFIG_TC_IRQ_MASK); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 446 | |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 447 | writel(val, ch->base + PL080_CH_CONFIG); |
Russell King - ARM Linux | fb52621 | 2011-01-27 12:32:53 +0000 | [diff] [blame] | 448 | |
| 449 | writel(1 << ch->id, pl08x->base + PL080_ERR_CLEAR); |
| 450 | writel(1 << ch->id, pl08x->base + PL080_TC_CLEAR); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 451 | } |
| 452 | |
| 453 | static inline u32 get_bytes_in_cctl(u32 cctl) |
| 454 | { |
| 455 | /* The source width defines the number of bytes */ |
| 456 | u32 bytes = cctl & PL080_CONTROL_TRANSFER_SIZE_MASK; |
| 457 | |
| 458 | switch (cctl >> PL080_CONTROL_SWIDTH_SHIFT) { |
| 459 | case PL080_WIDTH_8BIT: |
| 460 | break; |
| 461 | case PL080_WIDTH_16BIT: |
| 462 | bytes *= 2; |
| 463 | break; |
| 464 | case PL080_WIDTH_32BIT: |
| 465 | bytes *= 4; |
| 466 | break; |
| 467 | } |
| 468 | return bytes; |
| 469 | } |
| 470 | |
| 471 | /* The channel should be paused when calling this */ |
| 472 | static u32 pl08x_getbytes_chan(struct pl08x_dma_chan *plchan) |
| 473 | { |
| 474 | struct pl08x_phy_chan *ch; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 475 | struct pl08x_txd *txd; |
| 476 | unsigned long flags; |
Russell King - ARM Linux | cace658 | 2011-01-03 22:37:31 +0000 | [diff] [blame] | 477 | size_t bytes = 0; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 478 | |
Russell King | 083be28 | 2012-05-26 14:09:53 +0100 | [diff] [blame] | 479 | spin_lock_irqsave(&plchan->vc.lock, flags); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 480 | ch = plchan->phychan; |
| 481 | txd = plchan->at; |
| 482 | |
| 483 | /* |
Russell King - ARM Linux | db9f136 | 2011-01-03 22:38:32 +0000 | [diff] [blame] | 484 | * Follow the LLIs to get the number of remaining |
| 485 | * bytes in the currently active transaction. |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 486 | */ |
| 487 | if (ch && txd) { |
Russell King - ARM Linux | 4c0df6a | 2011-01-03 22:36:50 +0000 | [diff] [blame] | 488 | u32 clli = readl(ch->base + PL080_CH_LLI) & ~PL080_LLI_LM_AHB2; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 489 | |
Russell King - ARM Linux | db9f136 | 2011-01-03 22:38:32 +0000 | [diff] [blame] | 490 | /* First get the remaining bytes in the active transfer */ |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 491 | bytes = get_bytes_in_cctl(readl(ch->base + PL080_CH_CONTROL)); |
| 492 | |
| 493 | if (clli) { |
Russell King - ARM Linux | db9f136 | 2011-01-03 22:38:32 +0000 | [diff] [blame] | 494 | struct pl08x_lli *llis_va = txd->llis_va; |
| 495 | dma_addr_t llis_bus = txd->llis_bus; |
| 496 | int index; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 497 | |
Russell King - ARM Linux | db9f136 | 2011-01-03 22:38:32 +0000 | [diff] [blame] | 498 | BUG_ON(clli < llis_bus || clli >= llis_bus + |
| 499 | sizeof(struct pl08x_lli) * MAX_NUM_TSFR_LLIS); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 500 | |
Russell King - ARM Linux | db9f136 | 2011-01-03 22:38:32 +0000 | [diff] [blame] | 501 | /* |
| 502 | * Locate the next LLI - as this is an array, |
| 503 | * it's simple maths to find. |
| 504 | */ |
| 505 | index = (clli - llis_bus) / sizeof(struct pl08x_lli); |
| 506 | |
| 507 | for (; index < MAX_NUM_TSFR_LLIS; index++) { |
| 508 | bytes += get_bytes_in_cctl(llis_va[index].cctl); |
| 509 | |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 510 | /* |
Russell King - ARM Linux | e8b5e11 | 2011-01-03 22:30:24 +0000 | [diff] [blame] | 511 | * A LLI pointer of 0 terminates the LLI list |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 512 | */ |
Russell King - ARM Linux | db9f136 | 2011-01-03 22:38:32 +0000 | [diff] [blame] | 513 | if (!llis_va[index].lli) |
| 514 | break; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 515 | } |
| 516 | } |
| 517 | } |
| 518 | |
| 519 | /* Sum up all queued transactions */ |
Russell King | 879f127 | 2012-05-26 14:27:40 +0100 | [diff] [blame] | 520 | if (!list_empty(&plchan->vc.desc_issued)) { |
Russell King | ea16056 | 2012-05-25 13:10:36 +0100 | [diff] [blame] | 521 | struct pl08x_txd *txdi; |
Russell King | 879f127 | 2012-05-26 14:27:40 +0100 | [diff] [blame] | 522 | list_for_each_entry(txdi, &plchan->vc.desc_issued, vd.node) { |
Russell King | ea16056 | 2012-05-25 13:10:36 +0100 | [diff] [blame] | 523 | struct pl08x_sg *dsg; |
| 524 | list_for_each_entry(dsg, &txd->dsg_list, node) |
| 525 | bytes += dsg->len; |
| 526 | } |
| 527 | } |
| 528 | |
Russell King | 879f127 | 2012-05-26 14:27:40 +0100 | [diff] [blame] | 529 | if (!list_empty(&plchan->vc.desc_submitted)) { |
Russell King - ARM Linux | db9f136 | 2011-01-03 22:38:32 +0000 | [diff] [blame] | 530 | struct pl08x_txd *txdi; |
Russell King | 879f127 | 2012-05-26 14:27:40 +0100 | [diff] [blame] | 531 | list_for_each_entry(txdi, &plchan->vc.desc_submitted, vd.node) { |
Viresh Kumar | b7f69d9 | 2011-08-05 15:32:43 +0530 | [diff] [blame] | 532 | struct pl08x_sg *dsg; |
| 533 | list_for_each_entry(dsg, &txd->dsg_list, node) |
| 534 | bytes += dsg->len; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 535 | } |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 536 | } |
| 537 | |
Russell King | 083be28 | 2012-05-26 14:09:53 +0100 | [diff] [blame] | 538 | spin_unlock_irqrestore(&plchan->vc.lock, flags); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 539 | |
| 540 | return bytes; |
| 541 | } |
| 542 | |
| 543 | /* |
| 544 | * Allocate a physical channel for a virtual channel |
Russell King - ARM Linux | 94ae852 | 2011-01-16 20:18:05 +0000 | [diff] [blame] | 545 | * |
| 546 | * Try to locate a physical channel to be used for this transfer. If all |
| 547 | * are taken return NULL and the requester will have to cope by using |
| 548 | * some fallback PIO mode or retrying later. |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 549 | */ |
| 550 | static struct pl08x_phy_chan * |
| 551 | pl08x_get_phy_channel(struct pl08x_driver_data *pl08x, |
| 552 | struct pl08x_dma_chan *virt_chan) |
| 553 | { |
| 554 | struct pl08x_phy_chan *ch = NULL; |
| 555 | unsigned long flags; |
| 556 | int i; |
| 557 | |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 558 | for (i = 0; i < pl08x->vd->channels; i++) { |
| 559 | ch = &pl08x->phy_chans[i]; |
| 560 | |
| 561 | spin_lock_irqsave(&ch->lock, flags); |
| 562 | |
Linus Walleij | affa115 | 2012-04-12 09:01:49 +0200 | [diff] [blame] | 563 | if (!ch->locked && !ch->serving) { |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 564 | ch->serving = virt_chan; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 565 | spin_unlock_irqrestore(&ch->lock, flags); |
| 566 | break; |
| 567 | } |
| 568 | |
| 569 | spin_unlock_irqrestore(&ch->lock, flags); |
| 570 | } |
| 571 | |
| 572 | if (i == pl08x->vd->channels) { |
| 573 | /* No physical channel available, cope with it */ |
| 574 | return NULL; |
| 575 | } |
| 576 | |
| 577 | return ch; |
| 578 | } |
| 579 | |
Russell King | a5a488d | 2012-05-26 13:54:15 +0100 | [diff] [blame] | 580 | /* Mark the physical channel as free. Note, this write is atomic. */ |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 581 | static inline void pl08x_put_phy_channel(struct pl08x_driver_data *pl08x, |
| 582 | struct pl08x_phy_chan *ch) |
| 583 | { |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 584 | ch->serving = NULL; |
Russell King | a5a488d | 2012-05-26 13:54:15 +0100 | [diff] [blame] | 585 | } |
| 586 | |
| 587 | /* |
| 588 | * Try to allocate a physical channel. When successful, assign it to |
| 589 | * this virtual channel, and initiate the next descriptor. The |
| 590 | * virtual channel lock must be held at this point. |
| 591 | */ |
| 592 | static void pl08x_phy_alloc_and_start(struct pl08x_dma_chan *plchan) |
| 593 | { |
| 594 | struct pl08x_driver_data *pl08x = plchan->host; |
| 595 | struct pl08x_phy_chan *ch; |
| 596 | |
| 597 | ch = pl08x_get_phy_channel(pl08x, plchan); |
| 598 | if (!ch) { |
| 599 | dev_dbg(&pl08x->adev->dev, "no physical channel available for xfer on %s\n", plchan->name); |
| 600 | plchan->state = PL08X_CHAN_WAITING; |
| 601 | return; |
| 602 | } |
| 603 | |
| 604 | dev_dbg(&pl08x->adev->dev, "allocated physical channel %d for xfer on %s\n", |
| 605 | ch->id, plchan->name); |
| 606 | |
| 607 | plchan->phychan = ch; |
| 608 | plchan->state = PL08X_CHAN_RUNNING; |
| 609 | pl08x_start_next_txd(plchan); |
| 610 | } |
| 611 | |
| 612 | static void pl08x_phy_reassign_start(struct pl08x_phy_chan *ch, |
| 613 | struct pl08x_dma_chan *plchan) |
| 614 | { |
| 615 | struct pl08x_driver_data *pl08x = plchan->host; |
| 616 | |
| 617 | dev_dbg(&pl08x->adev->dev, "reassigned physical channel %d for xfer on %s\n", |
| 618 | ch->id, plchan->name); |
| 619 | |
| 620 | /* |
| 621 | * We do this without taking the lock; we're really only concerned |
| 622 | * about whether this pointer is NULL or not, and we're guaranteed |
| 623 | * that this will only be called when it _already_ is non-NULL. |
| 624 | */ |
| 625 | ch->serving = plchan; |
| 626 | plchan->phychan = ch; |
| 627 | plchan->state = PL08X_CHAN_RUNNING; |
| 628 | pl08x_start_next_txd(plchan); |
| 629 | } |
| 630 | |
| 631 | /* |
| 632 | * Free a physical DMA channel, potentially reallocating it to another |
| 633 | * virtual channel if we have any pending. |
| 634 | */ |
| 635 | static void pl08x_phy_free(struct pl08x_dma_chan *plchan) |
| 636 | { |
| 637 | struct pl08x_driver_data *pl08x = plchan->host; |
| 638 | struct pl08x_dma_chan *p, *next; |
| 639 | |
| 640 | retry: |
| 641 | next = NULL; |
| 642 | |
| 643 | /* Find a waiting virtual channel for the next transfer. */ |
Russell King | 01d8dc6 | 2012-05-26 14:04:29 +0100 | [diff] [blame] | 644 | list_for_each_entry(p, &pl08x->memcpy.channels, vc.chan.device_node) |
Russell King | a5a488d | 2012-05-26 13:54:15 +0100 | [diff] [blame] | 645 | if (p->state == PL08X_CHAN_WAITING) { |
| 646 | next = p; |
| 647 | break; |
| 648 | } |
| 649 | |
| 650 | if (!next) { |
Russell King | 01d8dc6 | 2012-05-26 14:04:29 +0100 | [diff] [blame] | 651 | list_for_each_entry(p, &pl08x->slave.channels, vc.chan.device_node) |
Russell King | a5a488d | 2012-05-26 13:54:15 +0100 | [diff] [blame] | 652 | if (p->state == PL08X_CHAN_WAITING) { |
| 653 | next = p; |
| 654 | break; |
| 655 | } |
| 656 | } |
| 657 | |
| 658 | /* Ensure that the physical channel is stopped */ |
| 659 | pl08x_terminate_phy_chan(pl08x, plchan->phychan); |
| 660 | |
| 661 | if (next) { |
| 662 | bool success; |
| 663 | |
| 664 | /* |
| 665 | * Eww. We know this isn't going to deadlock |
| 666 | * but lockdep probably doesn't. |
| 667 | */ |
Russell King | 083be28 | 2012-05-26 14:09:53 +0100 | [diff] [blame] | 668 | spin_lock(&next->vc.lock); |
Russell King | a5a488d | 2012-05-26 13:54:15 +0100 | [diff] [blame] | 669 | /* Re-check the state now that we have the lock */ |
| 670 | success = next->state == PL08X_CHAN_WAITING; |
| 671 | if (success) |
| 672 | pl08x_phy_reassign_start(plchan->phychan, next); |
Russell King | 083be28 | 2012-05-26 14:09:53 +0100 | [diff] [blame] | 673 | spin_unlock(&next->vc.lock); |
Russell King | a5a488d | 2012-05-26 13:54:15 +0100 | [diff] [blame] | 674 | |
| 675 | /* If the state changed, try to find another channel */ |
| 676 | if (!success) |
| 677 | goto retry; |
| 678 | } else { |
| 679 | /* No more jobs, so free up the physical channel */ |
| 680 | pl08x_put_phy_channel(pl08x, plchan->phychan); |
| 681 | } |
| 682 | |
| 683 | plchan->phychan = NULL; |
| 684 | plchan->state = PL08X_CHAN_IDLE; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 685 | } |
| 686 | |
| 687 | /* |
| 688 | * LLI handling |
| 689 | */ |
| 690 | |
| 691 | static inline unsigned int pl08x_get_bytes_for_cctl(unsigned int coded) |
| 692 | { |
| 693 | switch (coded) { |
| 694 | case PL080_WIDTH_8BIT: |
| 695 | return 1; |
| 696 | case PL080_WIDTH_16BIT: |
| 697 | return 2; |
| 698 | case PL080_WIDTH_32BIT: |
| 699 | return 4; |
| 700 | default: |
| 701 | break; |
| 702 | } |
| 703 | BUG(); |
| 704 | return 0; |
| 705 | } |
| 706 | |
| 707 | static inline u32 pl08x_cctl_bits(u32 cctl, u8 srcwidth, u8 dstwidth, |
Russell King - ARM Linux | cace658 | 2011-01-03 22:37:31 +0000 | [diff] [blame] | 708 | size_t tsize) |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 709 | { |
| 710 | u32 retbits = cctl; |
| 711 | |
Russell King - ARM Linux | e8b5e11 | 2011-01-03 22:30:24 +0000 | [diff] [blame] | 712 | /* Remove all src, dst and transfer size bits */ |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 713 | retbits &= ~PL080_CONTROL_DWIDTH_MASK; |
| 714 | retbits &= ~PL080_CONTROL_SWIDTH_MASK; |
| 715 | retbits &= ~PL080_CONTROL_TRANSFER_SIZE_MASK; |
| 716 | |
| 717 | /* Then set the bits according to the parameters */ |
| 718 | switch (srcwidth) { |
| 719 | case 1: |
| 720 | retbits |= PL080_WIDTH_8BIT << PL080_CONTROL_SWIDTH_SHIFT; |
| 721 | break; |
| 722 | case 2: |
| 723 | retbits |= PL080_WIDTH_16BIT << PL080_CONTROL_SWIDTH_SHIFT; |
| 724 | break; |
| 725 | case 4: |
| 726 | retbits |= PL080_WIDTH_32BIT << PL080_CONTROL_SWIDTH_SHIFT; |
| 727 | break; |
| 728 | default: |
| 729 | BUG(); |
| 730 | break; |
| 731 | } |
| 732 | |
| 733 | switch (dstwidth) { |
| 734 | case 1: |
| 735 | retbits |= PL080_WIDTH_8BIT << PL080_CONTROL_DWIDTH_SHIFT; |
| 736 | break; |
| 737 | case 2: |
| 738 | retbits |= PL080_WIDTH_16BIT << PL080_CONTROL_DWIDTH_SHIFT; |
| 739 | break; |
| 740 | case 4: |
| 741 | retbits |= PL080_WIDTH_32BIT << PL080_CONTROL_DWIDTH_SHIFT; |
| 742 | break; |
| 743 | default: |
| 744 | BUG(); |
| 745 | break; |
| 746 | } |
| 747 | |
| 748 | retbits |= tsize << PL080_CONTROL_TRANSFER_SIZE_SHIFT; |
| 749 | return retbits; |
| 750 | } |
| 751 | |
Russell King - ARM Linux | 542361f | 2011-01-03 22:43:15 +0000 | [diff] [blame] | 752 | struct pl08x_lli_build_data { |
| 753 | struct pl08x_txd *txd; |
Russell King - ARM Linux | 542361f | 2011-01-03 22:43:15 +0000 | [diff] [blame] | 754 | struct pl08x_bus_data srcbus; |
| 755 | struct pl08x_bus_data dstbus; |
| 756 | size_t remainder; |
Russell King - ARM Linux | 25c94f7 | 2011-07-21 17:11:46 +0100 | [diff] [blame] | 757 | u32 lli_bus; |
Russell King - ARM Linux | 542361f | 2011-01-03 22:43:15 +0000 | [diff] [blame] | 758 | }; |
| 759 | |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 760 | /* |
Viresh Kumar | 0532e6f | 2011-08-05 15:32:31 +0530 | [diff] [blame] | 761 | * Autoselect a master bus to use for the transfer. Slave will be the chosen as |
| 762 | * victim in case src & dest are not similarly aligned. i.e. If after aligning |
| 763 | * masters address with width requirements of transfer (by sending few byte by |
| 764 | * byte data), slave is still not aligned, then its width will be reduced to |
| 765 | * BYTE. |
| 766 | * - prefers the destination bus if both available |
Viresh Kumar | 036f05f | 2011-08-05 15:32:41 +0530 | [diff] [blame] | 767 | * - prefers bus with fixed address (i.e. peripheral) |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 768 | */ |
Russell King - ARM Linux | 542361f | 2011-01-03 22:43:15 +0000 | [diff] [blame] | 769 | static void pl08x_choose_master_bus(struct pl08x_lli_build_data *bd, |
| 770 | struct pl08x_bus_data **mbus, struct pl08x_bus_data **sbus, u32 cctl) |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 771 | { |
| 772 | if (!(cctl & PL080_CONTROL_DST_INCR)) { |
Russell King - ARM Linux | 542361f | 2011-01-03 22:43:15 +0000 | [diff] [blame] | 773 | *mbus = &bd->dstbus; |
| 774 | *sbus = &bd->srcbus; |
Viresh Kumar | 036f05f | 2011-08-05 15:32:41 +0530 | [diff] [blame] | 775 | } else if (!(cctl & PL080_CONTROL_SRC_INCR)) { |
| 776 | *mbus = &bd->srcbus; |
| 777 | *sbus = &bd->dstbus; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 778 | } else { |
Viresh Kumar | 036f05f | 2011-08-05 15:32:41 +0530 | [diff] [blame] | 779 | if (bd->dstbus.buswidth >= bd->srcbus.buswidth) { |
Russell King - ARM Linux | 542361f | 2011-01-03 22:43:15 +0000 | [diff] [blame] | 780 | *mbus = &bd->dstbus; |
| 781 | *sbus = &bd->srcbus; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 782 | } else { |
Viresh Kumar | 036f05f | 2011-08-05 15:32:41 +0530 | [diff] [blame] | 783 | *mbus = &bd->srcbus; |
| 784 | *sbus = &bd->dstbus; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 785 | } |
| 786 | } |
| 787 | } |
| 788 | |
| 789 | /* |
Russell King - ARM Linux | 94ae852 | 2011-01-16 20:18:05 +0000 | [diff] [blame] | 790 | * Fills in one LLI for a certain transfer descriptor and advance the counter |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 791 | */ |
Russell King - ARM Linux | 542361f | 2011-01-03 22:43:15 +0000 | [diff] [blame] | 792 | static void pl08x_fill_lli_for_desc(struct pl08x_lli_build_data *bd, |
| 793 | int num_llis, int len, u32 cctl) |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 794 | { |
Russell King - ARM Linux | 542361f | 2011-01-03 22:43:15 +0000 | [diff] [blame] | 795 | struct pl08x_lli *llis_va = bd->txd->llis_va; |
| 796 | dma_addr_t llis_bus = bd->txd->llis_bus; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 797 | |
| 798 | BUG_ON(num_llis >= MAX_NUM_TSFR_LLIS); |
| 799 | |
Russell King - ARM Linux | 30749cb | 2011-01-03 22:41:13 +0000 | [diff] [blame] | 800 | llis_va[num_llis].cctl = cctl; |
Russell King - ARM Linux | 542361f | 2011-01-03 22:43:15 +0000 | [diff] [blame] | 801 | llis_va[num_llis].src = bd->srcbus.addr; |
| 802 | llis_va[num_llis].dst = bd->dstbus.addr; |
Viresh Kumar | 3e27ee8 | 2011-08-05 15:32:27 +0530 | [diff] [blame] | 803 | llis_va[num_llis].lli = llis_bus + (num_llis + 1) * |
| 804 | sizeof(struct pl08x_lli); |
Russell King - ARM Linux | 25c94f7 | 2011-07-21 17:11:46 +0100 | [diff] [blame] | 805 | llis_va[num_llis].lli |= bd->lli_bus; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 806 | |
| 807 | if (cctl & PL080_CONTROL_SRC_INCR) |
Russell King - ARM Linux | 542361f | 2011-01-03 22:43:15 +0000 | [diff] [blame] | 808 | bd->srcbus.addr += len; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 809 | if (cctl & PL080_CONTROL_DST_INCR) |
Russell King - ARM Linux | 542361f | 2011-01-03 22:43:15 +0000 | [diff] [blame] | 810 | bd->dstbus.addr += len; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 811 | |
Russell King - ARM Linux | 542361f | 2011-01-03 22:43:15 +0000 | [diff] [blame] | 812 | BUG_ON(bd->remainder < len); |
Russell King - ARM Linux | cace658 | 2011-01-03 22:37:31 +0000 | [diff] [blame] | 813 | |
Russell King - ARM Linux | 542361f | 2011-01-03 22:43:15 +0000 | [diff] [blame] | 814 | bd->remainder -= len; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 815 | } |
| 816 | |
Viresh Kumar | 03af500 | 2011-08-05 15:32:39 +0530 | [diff] [blame] | 817 | static inline void prep_byte_width_lli(struct pl08x_lli_build_data *bd, |
| 818 | u32 *cctl, u32 len, int num_llis, size_t *total_bytes) |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 819 | { |
Viresh Kumar | 03af500 | 2011-08-05 15:32:39 +0530 | [diff] [blame] | 820 | *cctl = pl08x_cctl_bits(*cctl, 1, 1, len); |
| 821 | pl08x_fill_lli_for_desc(bd, num_llis, len, *cctl); |
| 822 | (*total_bytes) += len; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 823 | } |
| 824 | |
| 825 | /* |
| 826 | * This fills in the table of LLIs for the transfer descriptor |
| 827 | * Note that we assume we never have to change the burst sizes |
| 828 | * Return 0 for error |
| 829 | */ |
| 830 | static int pl08x_fill_llis_for_desc(struct pl08x_driver_data *pl08x, |
| 831 | struct pl08x_txd *txd) |
| 832 | { |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 833 | struct pl08x_bus_data *mbus, *sbus; |
Russell King - ARM Linux | 542361f | 2011-01-03 22:43:15 +0000 | [diff] [blame] | 834 | struct pl08x_lli_build_data bd; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 835 | int num_llis = 0; |
Viresh Kumar | 03af500 | 2011-08-05 15:32:39 +0530 | [diff] [blame] | 836 | u32 cctl, early_bytes = 0; |
Viresh Kumar | b7f69d9 | 2011-08-05 15:32:43 +0530 | [diff] [blame] | 837 | size_t max_bytes_per_lli, total_bytes; |
Russell King - ARM Linux | 7cb72ad | 2011-01-03 22:35:28 +0000 | [diff] [blame] | 838 | struct pl08x_lli *llis_va; |
Viresh Kumar | b7f69d9 | 2011-08-05 15:32:43 +0530 | [diff] [blame] | 839 | struct pl08x_sg *dsg; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 840 | |
Viresh Kumar | 3e27ee8 | 2011-08-05 15:32:27 +0530 | [diff] [blame] | 841 | txd->llis_va = dma_pool_alloc(pl08x->pool, GFP_NOWAIT, &txd->llis_bus); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 842 | if (!txd->llis_va) { |
| 843 | dev_err(&pl08x->adev->dev, "%s no memory for llis\n", __func__); |
| 844 | return 0; |
| 845 | } |
| 846 | |
| 847 | pl08x->pool_ctr++; |
| 848 | |
Russell King - ARM Linux | 542361f | 2011-01-03 22:43:15 +0000 | [diff] [blame] | 849 | bd.txd = txd; |
Russell King - ARM Linux | 25c94f7 | 2011-07-21 17:11:46 +0100 | [diff] [blame] | 850 | bd.lli_bus = (pl08x->lli_buses & PL08X_AHB2) ? PL080_LLI_LM_AHB2 : 0; |
Viresh Kumar | b7f69d9 | 2011-08-05 15:32:43 +0530 | [diff] [blame] | 851 | cctl = txd->cctl; |
Russell King - ARM Linux | 542361f | 2011-01-03 22:43:15 +0000 | [diff] [blame] | 852 | |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 853 | /* Find maximum width of the source bus */ |
Russell King - ARM Linux | 542361f | 2011-01-03 22:43:15 +0000 | [diff] [blame] | 854 | bd.srcbus.maxwidth = |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 855 | pl08x_get_bytes_for_cctl((cctl & PL080_CONTROL_SWIDTH_MASK) >> |
| 856 | PL080_CONTROL_SWIDTH_SHIFT); |
| 857 | |
| 858 | /* Find maximum width of the destination bus */ |
Russell King - ARM Linux | 542361f | 2011-01-03 22:43:15 +0000 | [diff] [blame] | 859 | bd.dstbus.maxwidth = |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 860 | pl08x_get_bytes_for_cctl((cctl & PL080_CONTROL_DWIDTH_MASK) >> |
| 861 | PL080_CONTROL_DWIDTH_SHIFT); |
| 862 | |
Viresh Kumar | b7f69d9 | 2011-08-05 15:32:43 +0530 | [diff] [blame] | 863 | list_for_each_entry(dsg, &txd->dsg_list, node) { |
| 864 | total_bytes = 0; |
| 865 | cctl = txd->cctl; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 866 | |
Viresh Kumar | b7f69d9 | 2011-08-05 15:32:43 +0530 | [diff] [blame] | 867 | bd.srcbus.addr = dsg->src_addr; |
| 868 | bd.dstbus.addr = dsg->dst_addr; |
| 869 | bd.remainder = dsg->len; |
| 870 | bd.srcbus.buswidth = bd.srcbus.maxwidth; |
| 871 | bd.dstbus.buswidth = bd.dstbus.maxwidth; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 872 | |
Viresh Kumar | b7f69d9 | 2011-08-05 15:32:43 +0530 | [diff] [blame] | 873 | pl08x_choose_master_bus(&bd, &mbus, &sbus, cctl); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 874 | |
Viresh Kumar | b7f69d9 | 2011-08-05 15:32:43 +0530 | [diff] [blame] | 875 | dev_vdbg(&pl08x->adev->dev, "src=0x%08x%s/%u dst=0x%08x%s/%u len=%zu\n", |
| 876 | bd.srcbus.addr, cctl & PL080_CONTROL_SRC_INCR ? "+" : "", |
| 877 | bd.srcbus.buswidth, |
| 878 | bd.dstbus.addr, cctl & PL080_CONTROL_DST_INCR ? "+" : "", |
| 879 | bd.dstbus.buswidth, |
| 880 | bd.remainder); |
| 881 | dev_vdbg(&pl08x->adev->dev, "mbus=%s sbus=%s\n", |
| 882 | mbus == &bd.srcbus ? "src" : "dst", |
| 883 | sbus == &bd.srcbus ? "src" : "dst"); |
Russell King - ARM Linux | fc74eb7 | 2011-07-21 17:12:06 +0100 | [diff] [blame] | 884 | |
Viresh Kumar | b7f69d9 | 2011-08-05 15:32:43 +0530 | [diff] [blame] | 885 | /* |
| 886 | * Zero length is only allowed if all these requirements are |
| 887 | * met: |
| 888 | * - flow controller is peripheral. |
| 889 | * - src.addr is aligned to src.width |
| 890 | * - dst.addr is aligned to dst.width |
| 891 | * |
| 892 | * sg_len == 1 should be true, as there can be two cases here: |
| 893 | * |
| 894 | * - Memory addresses are contiguous and are not scattered. |
| 895 | * Here, Only one sg will be passed by user driver, with |
| 896 | * memory address and zero length. We pass this to controller |
| 897 | * and after the transfer it will receive the last burst |
| 898 | * request from peripheral and so transfer finishes. |
| 899 | * |
| 900 | * - Memory addresses are scattered and are not contiguous. |
| 901 | * Here, Obviously as DMA controller doesn't know when a lli's |
| 902 | * transfer gets over, it can't load next lli. So in this |
| 903 | * case, there has to be an assumption that only one lli is |
| 904 | * supported. Thus, we can't have scattered addresses. |
| 905 | */ |
| 906 | if (!bd.remainder) { |
| 907 | u32 fc = (txd->ccfg & PL080_CONFIG_FLOW_CONTROL_MASK) >> |
| 908 | PL080_CONFIG_FLOW_CONTROL_SHIFT; |
| 909 | if (!((fc >= PL080_FLOW_SRC2DST_DST) && |
Viresh Kumar | 0a23565 | 2011-08-05 15:32:42 +0530 | [diff] [blame] | 910 | (fc <= PL080_FLOW_SRC2DST_SRC))) { |
Viresh Kumar | b7f69d9 | 2011-08-05 15:32:43 +0530 | [diff] [blame] | 911 | dev_err(&pl08x->adev->dev, "%s sg len can't be zero", |
| 912 | __func__); |
| 913 | return 0; |
| 914 | } |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 915 | |
Viresh Kumar | b7f69d9 | 2011-08-05 15:32:43 +0530 | [diff] [blame] | 916 | if ((bd.srcbus.addr % bd.srcbus.buswidth) || |
Julia Lawall | 880db3f | 2012-01-12 22:49:29 +0100 | [diff] [blame] | 917 | (bd.dstbus.addr % bd.dstbus.buswidth)) { |
Viresh Kumar | b7f69d9 | 2011-08-05 15:32:43 +0530 | [diff] [blame] | 918 | dev_err(&pl08x->adev->dev, |
| 919 | "%s src & dst address must be aligned to src" |
| 920 | " & dst width if peripheral is flow controller", |
| 921 | __func__); |
| 922 | return 0; |
| 923 | } |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 924 | |
Viresh Kumar | 16a2e7d | 2011-08-05 15:32:37 +0530 | [diff] [blame] | 925 | cctl = pl08x_cctl_bits(cctl, bd.srcbus.buswidth, |
Viresh Kumar | b7f69d9 | 2011-08-05 15:32:43 +0530 | [diff] [blame] | 926 | bd.dstbus.buswidth, 0); |
| 927 | pl08x_fill_lli_for_desc(&bd, num_llis++, 0, cctl); |
| 928 | break; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 929 | } |
| 930 | |
| 931 | /* |
Viresh Kumar | b7f69d9 | 2011-08-05 15:32:43 +0530 | [diff] [blame] | 932 | * Send byte by byte for following cases |
| 933 | * - Less than a bus width available |
| 934 | * - until master bus is aligned |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 935 | */ |
Viresh Kumar | b7f69d9 | 2011-08-05 15:32:43 +0530 | [diff] [blame] | 936 | if (bd.remainder < mbus->buswidth) |
| 937 | early_bytes = bd.remainder; |
| 938 | else if ((mbus->addr) % (mbus->buswidth)) { |
| 939 | early_bytes = mbus->buswidth - (mbus->addr) % |
| 940 | (mbus->buswidth); |
| 941 | if ((bd.remainder - early_bytes) < mbus->buswidth) |
| 942 | early_bytes = bd.remainder; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 943 | } |
Viresh Kumar | 16a2e7d | 2011-08-05 15:32:37 +0530 | [diff] [blame] | 944 | |
Viresh Kumar | b7f69d9 | 2011-08-05 15:32:43 +0530 | [diff] [blame] | 945 | if (early_bytes) { |
| 946 | dev_vdbg(&pl08x->adev->dev, |
| 947 | "%s byte width LLIs (remain 0x%08x)\n", |
| 948 | __func__, bd.remainder); |
| 949 | prep_byte_width_lli(&bd, &cctl, early_bytes, num_llis++, |
| 950 | &total_bytes); |
| 951 | } |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 952 | |
Viresh Kumar | b7f69d9 | 2011-08-05 15:32:43 +0530 | [diff] [blame] | 953 | if (bd.remainder) { |
| 954 | /* |
| 955 | * Master now aligned |
| 956 | * - if slave is not then we must set its width down |
| 957 | */ |
| 958 | if (sbus->addr % sbus->buswidth) { |
| 959 | dev_dbg(&pl08x->adev->dev, |
| 960 | "%s set down bus width to one byte\n", |
| 961 | __func__); |
| 962 | |
| 963 | sbus->buswidth = 1; |
| 964 | } |
| 965 | |
| 966 | /* |
| 967 | * Bytes transferred = tsize * src width, not |
| 968 | * MIN(buswidths) |
| 969 | */ |
| 970 | max_bytes_per_lli = bd.srcbus.buswidth * |
| 971 | PL080_CONTROL_TRANSFER_SIZE_MASK; |
| 972 | dev_vdbg(&pl08x->adev->dev, |
| 973 | "%s max bytes per lli = %zu\n", |
| 974 | __func__, max_bytes_per_lli); |
| 975 | |
| 976 | /* |
| 977 | * Make largest possible LLIs until less than one bus |
| 978 | * width left |
| 979 | */ |
| 980 | while (bd.remainder > (mbus->buswidth - 1)) { |
| 981 | size_t lli_len, tsize, width; |
| 982 | |
| 983 | /* |
| 984 | * If enough left try to send max possible, |
| 985 | * otherwise try to send the remainder |
| 986 | */ |
| 987 | lli_len = min(bd.remainder, max_bytes_per_lli); |
| 988 | |
| 989 | /* |
| 990 | * Check against maximum bus alignment: |
| 991 | * Calculate actual transfer size in relation to |
| 992 | * bus width an get a maximum remainder of the |
| 993 | * highest bus width - 1 |
| 994 | */ |
| 995 | width = max(mbus->buswidth, sbus->buswidth); |
| 996 | lli_len = (lli_len / width) * width; |
| 997 | tsize = lli_len / bd.srcbus.buswidth; |
| 998 | |
| 999 | dev_vdbg(&pl08x->adev->dev, |
| 1000 | "%s fill lli with single lli chunk of " |
| 1001 | "size 0x%08zx (remainder 0x%08zx)\n", |
| 1002 | __func__, lli_len, bd.remainder); |
| 1003 | |
| 1004 | cctl = pl08x_cctl_bits(cctl, bd.srcbus.buswidth, |
| 1005 | bd.dstbus.buswidth, tsize); |
| 1006 | pl08x_fill_lli_for_desc(&bd, num_llis++, |
| 1007 | lli_len, cctl); |
| 1008 | total_bytes += lli_len; |
| 1009 | } |
| 1010 | |
| 1011 | /* |
| 1012 | * Send any odd bytes |
| 1013 | */ |
| 1014 | if (bd.remainder) { |
| 1015 | dev_vdbg(&pl08x->adev->dev, |
| 1016 | "%s align with boundary, send odd bytes (remain %zu)\n", |
| 1017 | __func__, bd.remainder); |
| 1018 | prep_byte_width_lli(&bd, &cctl, bd.remainder, |
| 1019 | num_llis++, &total_bytes); |
| 1020 | } |
| 1021 | } |
| 1022 | |
| 1023 | if (total_bytes != dsg->len) { |
| 1024 | dev_err(&pl08x->adev->dev, |
| 1025 | "%s size of encoded lli:s don't match total txd, transferred 0x%08zx from size 0x%08zx\n", |
| 1026 | __func__, total_bytes, dsg->len); |
| 1027 | return 0; |
| 1028 | } |
| 1029 | |
| 1030 | if (num_llis >= MAX_NUM_TSFR_LLIS) { |
| 1031 | dev_err(&pl08x->adev->dev, |
| 1032 | "%s need to increase MAX_NUM_TSFR_LLIS from 0x%08x\n", |
| 1033 | __func__, (u32) MAX_NUM_TSFR_LLIS); |
| 1034 | return 0; |
| 1035 | } |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1036 | } |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1037 | |
Russell King - ARM Linux | b58b6b5 | 2011-01-03 22:34:48 +0000 | [diff] [blame] | 1038 | llis_va = txd->llis_va; |
Russell King - ARM Linux | 94ae852 | 2011-01-16 20:18:05 +0000 | [diff] [blame] | 1039 | /* The final LLI terminates the LLI. */ |
Russell King - ARM Linux | bfddfb4 | 2011-01-03 22:38:12 +0000 | [diff] [blame] | 1040 | llis_va[num_llis - 1].lli = 0; |
Russell King - ARM Linux | 94ae852 | 2011-01-16 20:18:05 +0000 | [diff] [blame] | 1041 | /* The final LLI element shall also fire an interrupt. */ |
Russell King - ARM Linux | b58b6b5 | 2011-01-03 22:34:48 +0000 | [diff] [blame] | 1042 | llis_va[num_llis - 1].cctl |= PL080_CONTROL_TC_IRQ_EN; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1043 | |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1044 | #ifdef VERBOSE_DEBUG |
| 1045 | { |
| 1046 | int i; |
| 1047 | |
Russell King - ARM Linux | fc74eb7 | 2011-07-21 17:12:06 +0100 | [diff] [blame] | 1048 | dev_vdbg(&pl08x->adev->dev, |
| 1049 | "%-3s %-9s %-10s %-10s %-10s %s\n", |
| 1050 | "lli", "", "csrc", "cdst", "clli", "cctl"); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1051 | for (i = 0; i < num_llis; i++) { |
| 1052 | dev_vdbg(&pl08x->adev->dev, |
Russell King - ARM Linux | fc74eb7 | 2011-07-21 17:12:06 +0100 | [diff] [blame] | 1053 | "%3d @%p: 0x%08x 0x%08x 0x%08x 0x%08x\n", |
| 1054 | i, &llis_va[i], llis_va[i].src, |
| 1055 | llis_va[i].dst, llis_va[i].lli, llis_va[i].cctl |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1056 | ); |
| 1057 | } |
| 1058 | } |
| 1059 | #endif |
| 1060 | |
| 1061 | return num_llis; |
| 1062 | } |
| 1063 | |
| 1064 | /* You should call this with the struct pl08x lock held */ |
| 1065 | static void pl08x_free_txd(struct pl08x_driver_data *pl08x, |
| 1066 | struct pl08x_txd *txd) |
| 1067 | { |
Viresh Kumar | b7f69d9 | 2011-08-05 15:32:43 +0530 | [diff] [blame] | 1068 | struct pl08x_sg *dsg, *_dsg; |
| 1069 | |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1070 | /* Free the LLI */ |
Viresh Kumar | c120564 | 2011-08-05 15:32:44 +0530 | [diff] [blame] | 1071 | if (txd->llis_va) |
| 1072 | dma_pool_free(pl08x->pool, txd->llis_va, txd->llis_bus); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1073 | |
| 1074 | pl08x->pool_ctr--; |
| 1075 | |
Viresh Kumar | b7f69d9 | 2011-08-05 15:32:43 +0530 | [diff] [blame] | 1076 | list_for_each_entry_safe(dsg, _dsg, &txd->dsg_list, node) { |
| 1077 | list_del(&dsg->node); |
| 1078 | kfree(dsg); |
| 1079 | } |
| 1080 | |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1081 | kfree(txd); |
| 1082 | } |
| 1083 | |
Russell King | 1853613 | 2012-05-26 14:42:23 +0100 | [diff] [blame^] | 1084 | static void pl08x_unmap_buffers(struct pl08x_txd *txd) |
| 1085 | { |
| 1086 | struct device *dev = txd->vd.tx.chan->device->dev; |
| 1087 | struct pl08x_sg *dsg; |
| 1088 | |
| 1089 | if (!(txd->vd.tx.flags & DMA_COMPL_SKIP_SRC_UNMAP)) { |
| 1090 | if (txd->vd.tx.flags & DMA_COMPL_SRC_UNMAP_SINGLE) |
| 1091 | list_for_each_entry(dsg, &txd->dsg_list, node) |
| 1092 | dma_unmap_single(dev, dsg->src_addr, dsg->len, |
| 1093 | DMA_TO_DEVICE); |
| 1094 | else { |
| 1095 | list_for_each_entry(dsg, &txd->dsg_list, node) |
| 1096 | dma_unmap_page(dev, dsg->src_addr, dsg->len, |
| 1097 | DMA_TO_DEVICE); |
| 1098 | } |
| 1099 | } |
| 1100 | if (!(txd->vd.tx.flags & DMA_COMPL_SKIP_DEST_UNMAP)) { |
| 1101 | if (txd->vd.tx.flags & DMA_COMPL_DEST_UNMAP_SINGLE) |
| 1102 | list_for_each_entry(dsg, &txd->dsg_list, node) |
| 1103 | dma_unmap_single(dev, dsg->dst_addr, dsg->len, |
| 1104 | DMA_FROM_DEVICE); |
| 1105 | else |
| 1106 | list_for_each_entry(dsg, &txd->dsg_list, node) |
| 1107 | dma_unmap_page(dev, dsg->dst_addr, dsg->len, |
| 1108 | DMA_FROM_DEVICE); |
| 1109 | } |
| 1110 | } |
| 1111 | |
| 1112 | static void pl08x_desc_free(struct virt_dma_desc *vd) |
| 1113 | { |
| 1114 | struct pl08x_txd *txd = to_pl08x_txd(&vd->tx); |
| 1115 | struct pl08x_dma_chan *plchan = to_pl08x_chan(vd->tx.chan); |
| 1116 | struct pl08x_driver_data *pl08x = plchan->host; |
| 1117 | unsigned long flags; |
| 1118 | |
| 1119 | if (!plchan->slave) |
| 1120 | pl08x_unmap_buffers(txd); |
| 1121 | |
| 1122 | if (!txd->done) |
| 1123 | pl08x_release_mux(plchan); |
| 1124 | |
| 1125 | spin_lock_irqsave(&pl08x->lock, flags); |
| 1126 | pl08x_free_txd(plchan->host, txd); |
| 1127 | spin_unlock_irqrestore(&pl08x->lock, flags); |
| 1128 | } |
| 1129 | |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1130 | static void pl08x_free_txd_list(struct pl08x_driver_data *pl08x, |
| 1131 | struct pl08x_dma_chan *plchan) |
| 1132 | { |
Russell King | ea16056 | 2012-05-25 13:10:36 +0100 | [diff] [blame] | 1133 | LIST_HEAD(head); |
| 1134 | struct pl08x_txd *txd; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1135 | |
Russell King | 879f127 | 2012-05-26 14:27:40 +0100 | [diff] [blame] | 1136 | vchan_get_all_descriptors(&plchan->vc, &head); |
Russell King | ea16056 | 2012-05-25 13:10:36 +0100 | [diff] [blame] | 1137 | |
| 1138 | while (!list_empty(&head)) { |
Russell King | 879f127 | 2012-05-26 14:27:40 +0100 | [diff] [blame] | 1139 | txd = list_first_entry(&head, struct pl08x_txd, vd.node); |
Russell King | 879f127 | 2012-05-26 14:27:40 +0100 | [diff] [blame] | 1140 | list_del(&txd->vd.node); |
Russell King | 1853613 | 2012-05-26 14:42:23 +0100 | [diff] [blame^] | 1141 | pl08x_desc_free(&txd->vd); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1142 | } |
| 1143 | } |
| 1144 | |
| 1145 | /* |
| 1146 | * The DMA ENGINE API |
| 1147 | */ |
| 1148 | static int pl08x_alloc_chan_resources(struct dma_chan *chan) |
| 1149 | { |
| 1150 | return 0; |
| 1151 | } |
| 1152 | |
| 1153 | static void pl08x_free_chan_resources(struct dma_chan *chan) |
| 1154 | { |
| 1155 | } |
| 1156 | |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1157 | static struct dma_async_tx_descriptor *pl08x_prep_dma_interrupt( |
| 1158 | struct dma_chan *chan, unsigned long flags) |
| 1159 | { |
| 1160 | struct dma_async_tx_descriptor *retval = NULL; |
| 1161 | |
| 1162 | return retval; |
| 1163 | } |
| 1164 | |
| 1165 | /* |
Russell King - ARM Linux | 94ae852 | 2011-01-16 20:18:05 +0000 | [diff] [blame] | 1166 | * Code accessing dma_async_is_complete() in a tight loop may give problems. |
| 1167 | * If slaves are relying on interrupts to signal completion this function |
| 1168 | * must not be called with interrupts disabled. |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1169 | */ |
Viresh Kumar | 3e27ee8 | 2011-08-05 15:32:27 +0530 | [diff] [blame] | 1170 | static enum dma_status pl08x_dma_tx_status(struct dma_chan *chan, |
| 1171 | dma_cookie_t cookie, struct dma_tx_state *txstate) |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1172 | { |
| 1173 | struct pl08x_dma_chan *plchan = to_pl08x_chan(chan); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1174 | enum dma_status ret; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1175 | |
Russell King - ARM Linux | 96a2af4 | 2012-03-06 22:35:27 +0000 | [diff] [blame] | 1176 | ret = dma_cookie_status(chan, cookie, txstate); |
| 1177 | if (ret == DMA_SUCCESS) |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1178 | return ret; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1179 | |
| 1180 | /* |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1181 | * This cookie not complete yet |
Russell King - ARM Linux | 96a2af4 | 2012-03-06 22:35:27 +0000 | [diff] [blame] | 1182 | * Get number of bytes left in the active transactions and queue |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1183 | */ |
Russell King - ARM Linux | 96a2af4 | 2012-03-06 22:35:27 +0000 | [diff] [blame] | 1184 | dma_set_residue(txstate, pl08x_getbytes_chan(plchan)); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1185 | |
| 1186 | if (plchan->state == PL08X_CHAN_PAUSED) |
| 1187 | return DMA_PAUSED; |
| 1188 | |
| 1189 | /* Whether waiting or running, we're in progress */ |
| 1190 | return DMA_IN_PROGRESS; |
| 1191 | } |
| 1192 | |
| 1193 | /* PrimeCell DMA extension */ |
| 1194 | struct burst_table { |
Russell King - ARM Linux | 760596c6 | 2011-07-21 17:14:08 +0100 | [diff] [blame] | 1195 | u32 burstwords; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1196 | u32 reg; |
| 1197 | }; |
| 1198 | |
| 1199 | static const struct burst_table burst_sizes[] = { |
| 1200 | { |
| 1201 | .burstwords = 256, |
Russell King - ARM Linux | 760596c6 | 2011-07-21 17:14:08 +0100 | [diff] [blame] | 1202 | .reg = PL080_BSIZE_256, |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1203 | }, |
| 1204 | { |
| 1205 | .burstwords = 128, |
Russell King - ARM Linux | 760596c6 | 2011-07-21 17:14:08 +0100 | [diff] [blame] | 1206 | .reg = PL080_BSIZE_128, |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1207 | }, |
| 1208 | { |
| 1209 | .burstwords = 64, |
Russell King - ARM Linux | 760596c6 | 2011-07-21 17:14:08 +0100 | [diff] [blame] | 1210 | .reg = PL080_BSIZE_64, |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1211 | }, |
| 1212 | { |
| 1213 | .burstwords = 32, |
Russell King - ARM Linux | 760596c6 | 2011-07-21 17:14:08 +0100 | [diff] [blame] | 1214 | .reg = PL080_BSIZE_32, |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1215 | }, |
| 1216 | { |
| 1217 | .burstwords = 16, |
Russell King - ARM Linux | 760596c6 | 2011-07-21 17:14:08 +0100 | [diff] [blame] | 1218 | .reg = PL080_BSIZE_16, |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1219 | }, |
| 1220 | { |
| 1221 | .burstwords = 8, |
Russell King - ARM Linux | 760596c6 | 2011-07-21 17:14:08 +0100 | [diff] [blame] | 1222 | .reg = PL080_BSIZE_8, |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1223 | }, |
| 1224 | { |
| 1225 | .burstwords = 4, |
Russell King - ARM Linux | 760596c6 | 2011-07-21 17:14:08 +0100 | [diff] [blame] | 1226 | .reg = PL080_BSIZE_4, |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1227 | }, |
| 1228 | { |
Russell King - ARM Linux | 760596c6 | 2011-07-21 17:14:08 +0100 | [diff] [blame] | 1229 | .burstwords = 0, |
| 1230 | .reg = PL080_BSIZE_1, |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1231 | }, |
| 1232 | }; |
| 1233 | |
Russell King - ARM Linux | 121c847 | 2011-07-21 17:13:48 +0100 | [diff] [blame] | 1234 | /* |
| 1235 | * Given the source and destination available bus masks, select which |
| 1236 | * will be routed to each port. We try to have source and destination |
| 1237 | * on separate ports, but always respect the allowable settings. |
| 1238 | */ |
| 1239 | static u32 pl08x_select_bus(u8 src, u8 dst) |
| 1240 | { |
| 1241 | u32 cctl = 0; |
| 1242 | |
| 1243 | if (!(dst & PL08X_AHB1) || ((dst & PL08X_AHB2) && (src & PL08X_AHB1))) |
| 1244 | cctl |= PL080_CONTROL_DST_AHB2; |
| 1245 | if (!(src & PL08X_AHB1) || ((src & PL08X_AHB2) && !(dst & PL08X_AHB2))) |
| 1246 | cctl |= PL080_CONTROL_SRC_AHB2; |
| 1247 | |
| 1248 | return cctl; |
| 1249 | } |
| 1250 | |
Russell King - ARM Linux | f14c426 | 2011-07-21 17:12:47 +0100 | [diff] [blame] | 1251 | static u32 pl08x_cctl(u32 cctl) |
| 1252 | { |
| 1253 | cctl &= ~(PL080_CONTROL_SRC_AHB2 | PL080_CONTROL_DST_AHB2 | |
| 1254 | PL080_CONTROL_SRC_INCR | PL080_CONTROL_DST_INCR | |
| 1255 | PL080_CONTROL_PROT_MASK); |
| 1256 | |
| 1257 | /* Access the cell in privileged mode, non-bufferable, non-cacheable */ |
| 1258 | return cctl | PL080_CONTROL_PROT_SYS; |
| 1259 | } |
| 1260 | |
Russell King - ARM Linux | aa88cda | 2011-07-21 17:13:28 +0100 | [diff] [blame] | 1261 | static u32 pl08x_width(enum dma_slave_buswidth width) |
| 1262 | { |
| 1263 | switch (width) { |
| 1264 | case DMA_SLAVE_BUSWIDTH_1_BYTE: |
| 1265 | return PL080_WIDTH_8BIT; |
| 1266 | case DMA_SLAVE_BUSWIDTH_2_BYTES: |
| 1267 | return PL080_WIDTH_16BIT; |
| 1268 | case DMA_SLAVE_BUSWIDTH_4_BYTES: |
| 1269 | return PL080_WIDTH_32BIT; |
Vinod Koul | f32807f | 2011-07-25 19:22:01 +0530 | [diff] [blame] | 1270 | default: |
| 1271 | return ~0; |
Russell King - ARM Linux | aa88cda | 2011-07-21 17:13:28 +0100 | [diff] [blame] | 1272 | } |
Russell King - ARM Linux | aa88cda | 2011-07-21 17:13:28 +0100 | [diff] [blame] | 1273 | } |
| 1274 | |
Russell King - ARM Linux | 760596c6 | 2011-07-21 17:14:08 +0100 | [diff] [blame] | 1275 | static u32 pl08x_burst(u32 maxburst) |
| 1276 | { |
| 1277 | int i; |
| 1278 | |
| 1279 | for (i = 0; i < ARRAY_SIZE(burst_sizes); i++) |
| 1280 | if (burst_sizes[i].burstwords <= maxburst) |
| 1281 | break; |
| 1282 | |
| 1283 | return burst_sizes[i].reg; |
| 1284 | } |
| 1285 | |
Russell King | 9862ba1 | 2012-05-16 11:16:03 +0100 | [diff] [blame] | 1286 | static u32 pl08x_get_cctl(struct pl08x_dma_chan *plchan, |
| 1287 | enum dma_slave_buswidth addr_width, u32 maxburst) |
| 1288 | { |
| 1289 | u32 width, burst, cctl = 0; |
| 1290 | |
| 1291 | width = pl08x_width(addr_width); |
| 1292 | if (width == ~0) |
| 1293 | return ~0; |
| 1294 | |
| 1295 | cctl |= width << PL080_CONTROL_SWIDTH_SHIFT; |
| 1296 | cctl |= width << PL080_CONTROL_DWIDTH_SHIFT; |
| 1297 | |
| 1298 | /* |
| 1299 | * If this channel will only request single transfers, set this |
| 1300 | * down to ONE element. Also select one element if no maxburst |
| 1301 | * is specified. |
| 1302 | */ |
| 1303 | if (plchan->cd->single) |
| 1304 | maxburst = 1; |
| 1305 | |
| 1306 | burst = pl08x_burst(maxburst); |
| 1307 | cctl |= burst << PL080_CONTROL_SB_SIZE_SHIFT; |
| 1308 | cctl |= burst << PL080_CONTROL_DB_SIZE_SHIFT; |
| 1309 | |
| 1310 | return pl08x_cctl(cctl); |
| 1311 | } |
| 1312 | |
Russell King - ARM Linux | f0fd944 | 2011-01-03 22:45:57 +0000 | [diff] [blame] | 1313 | static int dma_set_runtime_config(struct dma_chan *chan, |
| 1314 | struct dma_slave_config *config) |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1315 | { |
| 1316 | struct pl08x_dma_chan *plchan = to_pl08x_chan(chan); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1317 | |
Russell King - ARM Linux | b7f7586 | 2011-01-03 22:46:17 +0000 | [diff] [blame] | 1318 | if (!plchan->slave) |
| 1319 | return -EINVAL; |
| 1320 | |
Russell King | dc8d5f8 | 2012-05-16 12:20:55 +0100 | [diff] [blame] | 1321 | /* Reject definitely invalid configurations */ |
| 1322 | if (config->src_addr_width == DMA_SLAVE_BUSWIDTH_8_BYTES || |
| 1323 | config->dst_addr_width == DMA_SLAVE_BUSWIDTH_8_BYTES) |
Russell King - ARM Linux | f0fd944 | 2011-01-03 22:45:57 +0000 | [diff] [blame] | 1324 | return -EINVAL; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1325 | |
Russell King | ed91c13 | 2012-05-16 11:02:40 +0100 | [diff] [blame] | 1326 | plchan->cfg = *config; |
| 1327 | |
Russell King - ARM Linux | f0fd944 | 2011-01-03 22:45:57 +0000 | [diff] [blame] | 1328 | return 0; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1329 | } |
| 1330 | |
| 1331 | /* |
| 1332 | * Slave transactions callback to the slave device to allow |
| 1333 | * synchronization of slave DMA signals with the DMAC enable |
| 1334 | */ |
| 1335 | static void pl08x_issue_pending(struct dma_chan *chan) |
| 1336 | { |
| 1337 | struct pl08x_dma_chan *plchan = to_pl08x_chan(chan); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1338 | unsigned long flags; |
| 1339 | |
Russell King | 083be28 | 2012-05-26 14:09:53 +0100 | [diff] [blame] | 1340 | spin_lock_irqsave(&plchan->vc.lock, flags); |
Russell King | 879f127 | 2012-05-26 14:27:40 +0100 | [diff] [blame] | 1341 | if (vchan_issue_pending(&plchan->vc)) { |
Russell King | a5a488d | 2012-05-26 13:54:15 +0100 | [diff] [blame] | 1342 | if (!plchan->phychan && plchan->state != PL08X_CHAN_WAITING) |
| 1343 | pl08x_phy_alloc_and_start(plchan); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1344 | } |
Russell King | 083be28 | 2012-05-26 14:09:53 +0100 | [diff] [blame] | 1345 | spin_unlock_irqrestore(&plchan->vc.lock, flags); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1346 | } |
| 1347 | |
| 1348 | static int pl08x_prep_channel_resources(struct pl08x_dma_chan *plchan, |
| 1349 | struct pl08x_txd *txd) |
| 1350 | { |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1351 | struct pl08x_driver_data *pl08x = plchan->host; |
Russell King | a5a488d | 2012-05-26 13:54:15 +0100 | [diff] [blame] | 1352 | int num_llis; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1353 | |
| 1354 | num_llis = pl08x_fill_llis_for_desc(pl08x, txd); |
Russell King - ARM Linux | dafa731 | 2011-01-03 22:31:45 +0000 | [diff] [blame] | 1355 | if (!num_llis) { |
Russell King | a5a488d | 2012-05-26 13:54:15 +0100 | [diff] [blame] | 1356 | unsigned long flags; |
| 1357 | |
Russell King | 083be28 | 2012-05-26 14:09:53 +0100 | [diff] [blame] | 1358 | spin_lock_irqsave(&plchan->vc.lock, flags); |
Viresh Kumar | 57001a6 | 2011-08-05 15:32:45 +0530 | [diff] [blame] | 1359 | pl08x_free_txd(pl08x, txd); |
Russell King | 083be28 | 2012-05-26 14:09:53 +0100 | [diff] [blame] | 1360 | spin_unlock_irqrestore(&plchan->vc.lock, flags); |
Russell King | a5a488d | 2012-05-26 13:54:15 +0100 | [diff] [blame] | 1361 | |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1362 | return -EINVAL; |
Russell King - ARM Linux | dafa731 | 2011-01-03 22:31:45 +0000 | [diff] [blame] | 1363 | } |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1364 | return 0; |
| 1365 | } |
| 1366 | |
Russell King | 879f127 | 2012-05-26 14:27:40 +0100 | [diff] [blame] | 1367 | static struct pl08x_txd *pl08x_get_txd(struct pl08x_dma_chan *plchan) |
Russell King - ARM Linux | ac3cd20 | 2011-01-03 22:35:49 +0000 | [diff] [blame] | 1368 | { |
Viresh Kumar | b201c11 | 2011-08-05 15:32:29 +0530 | [diff] [blame] | 1369 | struct pl08x_txd *txd = kzalloc(sizeof(*txd), GFP_NOWAIT); |
Russell King - ARM Linux | ac3cd20 | 2011-01-03 22:35:49 +0000 | [diff] [blame] | 1370 | |
| 1371 | if (txd) { |
Viresh Kumar | b7f69d9 | 2011-08-05 15:32:43 +0530 | [diff] [blame] | 1372 | INIT_LIST_HEAD(&txd->dsg_list); |
Russell King - ARM Linux | 4983a04 | 2011-01-03 22:39:33 +0000 | [diff] [blame] | 1373 | |
| 1374 | /* Always enable error and terminal interrupts */ |
| 1375 | txd->ccfg = PL080_CONFIG_ERR_IRQ_MASK | |
| 1376 | PL080_CONFIG_TC_IRQ_MASK; |
Russell King - ARM Linux | ac3cd20 | 2011-01-03 22:35:49 +0000 | [diff] [blame] | 1377 | } |
| 1378 | return txd; |
| 1379 | } |
| 1380 | |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1381 | /* |
| 1382 | * Initialize a descriptor to be used by memcpy submit |
| 1383 | */ |
| 1384 | static struct dma_async_tx_descriptor *pl08x_prep_dma_memcpy( |
| 1385 | struct dma_chan *chan, dma_addr_t dest, dma_addr_t src, |
| 1386 | size_t len, unsigned long flags) |
| 1387 | { |
| 1388 | struct pl08x_dma_chan *plchan = to_pl08x_chan(chan); |
| 1389 | struct pl08x_driver_data *pl08x = plchan->host; |
| 1390 | struct pl08x_txd *txd; |
Viresh Kumar | b7f69d9 | 2011-08-05 15:32:43 +0530 | [diff] [blame] | 1391 | struct pl08x_sg *dsg; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1392 | int ret; |
| 1393 | |
Russell King | 879f127 | 2012-05-26 14:27:40 +0100 | [diff] [blame] | 1394 | txd = pl08x_get_txd(plchan); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1395 | if (!txd) { |
| 1396 | dev_err(&pl08x->adev->dev, |
| 1397 | "%s no memory for descriptor\n", __func__); |
| 1398 | return NULL; |
| 1399 | } |
| 1400 | |
Viresh Kumar | b7f69d9 | 2011-08-05 15:32:43 +0530 | [diff] [blame] | 1401 | dsg = kzalloc(sizeof(struct pl08x_sg), GFP_NOWAIT); |
| 1402 | if (!dsg) { |
| 1403 | pl08x_free_txd(pl08x, txd); |
| 1404 | dev_err(&pl08x->adev->dev, "%s no memory for pl080 sg\n", |
| 1405 | __func__); |
| 1406 | return NULL; |
| 1407 | } |
| 1408 | list_add_tail(&dsg->node, &txd->dsg_list); |
| 1409 | |
Viresh Kumar | b7f69d9 | 2011-08-05 15:32:43 +0530 | [diff] [blame] | 1410 | dsg->src_addr = src; |
| 1411 | dsg->dst_addr = dest; |
| 1412 | dsg->len = len; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1413 | |
| 1414 | /* Set platform data for m2m */ |
Russell King - ARM Linux | 4983a04 | 2011-01-03 22:39:33 +0000 | [diff] [blame] | 1415 | txd->ccfg |= PL080_FLOW_MEM2MEM << PL080_CONFIG_FLOW_CONTROL_SHIFT; |
Russell King | dc8d5f8 | 2012-05-16 12:20:55 +0100 | [diff] [blame] | 1416 | txd->cctl = pl08x->pd->memcpy_channel.cctl_memcpy & |
Russell King - ARM Linux | c7da9a5 | 2011-01-03 22:40:53 +0000 | [diff] [blame] | 1417 | ~(PL080_CONTROL_DST_AHB2 | PL080_CONTROL_SRC_AHB2); |
Russell King - ARM Linux | 4983a04 | 2011-01-03 22:39:33 +0000 | [diff] [blame] | 1418 | |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1419 | /* Both to be incremented or the code will break */ |
Russell King - ARM Linux | 70b5ed6 | 2011-01-03 22:40:13 +0000 | [diff] [blame] | 1420 | txd->cctl |= PL080_CONTROL_SRC_INCR | PL080_CONTROL_DST_INCR; |
Russell King - ARM Linux | c7da9a5 | 2011-01-03 22:40:53 +0000 | [diff] [blame] | 1421 | |
Russell King - ARM Linux | c7da9a5 | 2011-01-03 22:40:53 +0000 | [diff] [blame] | 1422 | if (pl08x->vd->dualmaster) |
Russell King - ARM Linux | 121c847 | 2011-07-21 17:13:48 +0100 | [diff] [blame] | 1423 | txd->cctl |= pl08x_select_bus(pl08x->mem_buses, |
| 1424 | pl08x->mem_buses); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1425 | |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1426 | ret = pl08x_prep_channel_resources(plchan, txd); |
| 1427 | if (ret) |
| 1428 | return NULL; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1429 | |
Russell King | 879f127 | 2012-05-26 14:27:40 +0100 | [diff] [blame] | 1430 | return vchan_tx_prep(&plchan->vc, &txd->vd, flags); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1431 | } |
| 1432 | |
Russell King - ARM Linux | 3e2a037 | 2011-01-03 22:32:46 +0000 | [diff] [blame] | 1433 | static struct dma_async_tx_descriptor *pl08x_prep_slave_sg( |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1434 | struct dma_chan *chan, struct scatterlist *sgl, |
Vinod Koul | db8196d | 2011-10-13 22:34:23 +0530 | [diff] [blame] | 1435 | unsigned int sg_len, enum dma_transfer_direction direction, |
Alexandre Bounine | 185ecb5 | 2012-03-08 15:35:13 -0500 | [diff] [blame] | 1436 | unsigned long flags, void *context) |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1437 | { |
| 1438 | struct pl08x_dma_chan *plchan = to_pl08x_chan(chan); |
| 1439 | struct pl08x_driver_data *pl08x = plchan->host; |
| 1440 | struct pl08x_txd *txd; |
Viresh Kumar | b7f69d9 | 2011-08-05 15:32:43 +0530 | [diff] [blame] | 1441 | struct pl08x_sg *dsg; |
| 1442 | struct scatterlist *sg; |
Russell King | dc8d5f8 | 2012-05-16 12:20:55 +0100 | [diff] [blame] | 1443 | enum dma_slave_buswidth addr_width; |
Viresh Kumar | b7f69d9 | 2011-08-05 15:32:43 +0530 | [diff] [blame] | 1444 | dma_addr_t slave_addr; |
Viresh Kumar | 0a23565 | 2011-08-05 15:32:42 +0530 | [diff] [blame] | 1445 | int ret, tmp; |
Russell King | 409ec8d | 2012-05-16 11:08:43 +0100 | [diff] [blame] | 1446 | u8 src_buses, dst_buses; |
Russell King | dc8d5f8 | 2012-05-16 12:20:55 +0100 | [diff] [blame] | 1447 | u32 maxburst, cctl; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1448 | |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1449 | dev_dbg(&pl08x->adev->dev, "%s prepare transaction of %d bytes from %s\n", |
Lars-Peter Clausen | fdaf9c4 | 2012-04-25 20:50:52 +0200 | [diff] [blame] | 1450 | __func__, sg_dma_len(sgl), plchan->name); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1451 | |
Russell King | 879f127 | 2012-05-26 14:27:40 +0100 | [diff] [blame] | 1452 | txd = pl08x_get_txd(plchan); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1453 | if (!txd) { |
| 1454 | dev_err(&pl08x->adev->dev, "%s no txd\n", __func__); |
| 1455 | return NULL; |
| 1456 | } |
| 1457 | |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1458 | /* |
| 1459 | * Set up addresses, the PrimeCell configured address |
| 1460 | * will take precedence since this may configure the |
| 1461 | * channel target address dynamically at runtime. |
| 1462 | */ |
Vinod Koul | db8196d | 2011-10-13 22:34:23 +0530 | [diff] [blame] | 1463 | if (direction == DMA_MEM_TO_DEV) { |
Russell King | dc8d5f8 | 2012-05-16 12:20:55 +0100 | [diff] [blame] | 1464 | cctl = PL080_CONTROL_SRC_INCR; |
Russell King | ed91c13 | 2012-05-16 11:02:40 +0100 | [diff] [blame] | 1465 | slave_addr = plchan->cfg.dst_addr; |
Russell King | dc8d5f8 | 2012-05-16 12:20:55 +0100 | [diff] [blame] | 1466 | addr_width = plchan->cfg.dst_addr_width; |
| 1467 | maxburst = plchan->cfg.dst_maxburst; |
Russell King | 409ec8d | 2012-05-16 11:08:43 +0100 | [diff] [blame] | 1468 | src_buses = pl08x->mem_buses; |
| 1469 | dst_buses = plchan->cd->periph_buses; |
Vinod Koul | db8196d | 2011-10-13 22:34:23 +0530 | [diff] [blame] | 1470 | } else if (direction == DMA_DEV_TO_MEM) { |
Russell King | dc8d5f8 | 2012-05-16 12:20:55 +0100 | [diff] [blame] | 1471 | cctl = PL080_CONTROL_DST_INCR; |
Russell King | ed91c13 | 2012-05-16 11:02:40 +0100 | [diff] [blame] | 1472 | slave_addr = plchan->cfg.src_addr; |
Russell King | dc8d5f8 | 2012-05-16 12:20:55 +0100 | [diff] [blame] | 1473 | addr_width = plchan->cfg.src_addr_width; |
| 1474 | maxburst = plchan->cfg.src_maxburst; |
Russell King | 409ec8d | 2012-05-16 11:08:43 +0100 | [diff] [blame] | 1475 | src_buses = plchan->cd->periph_buses; |
| 1476 | dst_buses = pl08x->mem_buses; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1477 | } else { |
Viresh Kumar | b7f69d9 | 2011-08-05 15:32:43 +0530 | [diff] [blame] | 1478 | pl08x_free_txd(pl08x, txd); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1479 | dev_err(&pl08x->adev->dev, |
| 1480 | "%s direction unsupported\n", __func__); |
| 1481 | return NULL; |
| 1482 | } |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1483 | |
Russell King | dc8d5f8 | 2012-05-16 12:20:55 +0100 | [diff] [blame] | 1484 | cctl |= pl08x_get_cctl(plchan, addr_width, maxburst); |
Russell King | 800d683 | 2012-05-16 11:33:31 +0100 | [diff] [blame] | 1485 | if (cctl == ~0) { |
| 1486 | pl08x_free_txd(pl08x, txd); |
| 1487 | dev_err(&pl08x->adev->dev, |
| 1488 | "DMA slave configuration botched?\n"); |
| 1489 | return NULL; |
| 1490 | } |
| 1491 | |
Russell King | 409ec8d | 2012-05-16 11:08:43 +0100 | [diff] [blame] | 1492 | txd->cctl = cctl | pl08x_select_bus(src_buses, dst_buses); |
| 1493 | |
Russell King | 95442b2 | 2012-05-16 11:05:09 +0100 | [diff] [blame] | 1494 | if (plchan->cfg.device_fc) |
Vinod Koul | db8196d | 2011-10-13 22:34:23 +0530 | [diff] [blame] | 1495 | tmp = (direction == DMA_MEM_TO_DEV) ? PL080_FLOW_MEM2PER_PER : |
Viresh Kumar | 0a23565 | 2011-08-05 15:32:42 +0530 | [diff] [blame] | 1496 | PL080_FLOW_PER2MEM_PER; |
| 1497 | else |
Vinod Koul | db8196d | 2011-10-13 22:34:23 +0530 | [diff] [blame] | 1498 | tmp = (direction == DMA_MEM_TO_DEV) ? PL080_FLOW_MEM2PER : |
Viresh Kumar | 0a23565 | 2011-08-05 15:32:42 +0530 | [diff] [blame] | 1499 | PL080_FLOW_PER2MEM; |
| 1500 | |
| 1501 | txd->ccfg |= tmp << PL080_CONFIG_FLOW_CONTROL_SHIFT; |
| 1502 | |
Russell King | c48d496 | 2012-05-25 11:48:51 +0100 | [diff] [blame] | 1503 | ret = pl08x_request_mux(plchan); |
| 1504 | if (ret < 0) { |
| 1505 | pl08x_free_txd(pl08x, txd); |
| 1506 | dev_dbg(&pl08x->adev->dev, |
| 1507 | "unable to mux for transfer on %s due to platform restrictions\n", |
| 1508 | plchan->name); |
| 1509 | return NULL; |
| 1510 | } |
| 1511 | |
| 1512 | dev_dbg(&pl08x->adev->dev, "allocated DMA request signal %d for xfer on %s\n", |
| 1513 | plchan->signal, plchan->name); |
| 1514 | |
| 1515 | /* Assign the flow control signal to this channel */ |
| 1516 | if (direction == DMA_MEM_TO_DEV) |
| 1517 | txd->ccfg |= plchan->signal << PL080_CONFIG_DST_SEL_SHIFT; |
| 1518 | else |
| 1519 | txd->ccfg |= plchan->signal << PL080_CONFIG_SRC_SEL_SHIFT; |
| 1520 | |
Viresh Kumar | b7f69d9 | 2011-08-05 15:32:43 +0530 | [diff] [blame] | 1521 | for_each_sg(sgl, sg, sg_len, tmp) { |
| 1522 | dsg = kzalloc(sizeof(struct pl08x_sg), GFP_NOWAIT); |
| 1523 | if (!dsg) { |
Russell King | c48d496 | 2012-05-25 11:48:51 +0100 | [diff] [blame] | 1524 | pl08x_release_mux(plchan); |
Viresh Kumar | b7f69d9 | 2011-08-05 15:32:43 +0530 | [diff] [blame] | 1525 | pl08x_free_txd(pl08x, txd); |
| 1526 | dev_err(&pl08x->adev->dev, "%s no mem for pl080 sg\n", |
| 1527 | __func__); |
| 1528 | return NULL; |
| 1529 | } |
| 1530 | list_add_tail(&dsg->node, &txd->dsg_list); |
| 1531 | |
| 1532 | dsg->len = sg_dma_len(sg); |
Vinod Koul | db8196d | 2011-10-13 22:34:23 +0530 | [diff] [blame] | 1533 | if (direction == DMA_MEM_TO_DEV) { |
Lars-Peter Clausen | cbb796c | 2012-04-25 20:50:51 +0200 | [diff] [blame] | 1534 | dsg->src_addr = sg_dma_address(sg); |
Viresh Kumar | b7f69d9 | 2011-08-05 15:32:43 +0530 | [diff] [blame] | 1535 | dsg->dst_addr = slave_addr; |
| 1536 | } else { |
| 1537 | dsg->src_addr = slave_addr; |
Lars-Peter Clausen | cbb796c | 2012-04-25 20:50:51 +0200 | [diff] [blame] | 1538 | dsg->dst_addr = sg_dma_address(sg); |
Viresh Kumar | b7f69d9 | 2011-08-05 15:32:43 +0530 | [diff] [blame] | 1539 | } |
| 1540 | } |
| 1541 | |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1542 | ret = pl08x_prep_channel_resources(plchan, txd); |
| 1543 | if (ret) |
| 1544 | return NULL; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1545 | |
Russell King | 879f127 | 2012-05-26 14:27:40 +0100 | [diff] [blame] | 1546 | return vchan_tx_prep(&plchan->vc, &txd->vd, flags); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1547 | } |
| 1548 | |
| 1549 | static int pl08x_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd, |
| 1550 | unsigned long arg) |
| 1551 | { |
| 1552 | struct pl08x_dma_chan *plchan = to_pl08x_chan(chan); |
| 1553 | struct pl08x_driver_data *pl08x = plchan->host; |
| 1554 | unsigned long flags; |
| 1555 | int ret = 0; |
| 1556 | |
| 1557 | /* Controls applicable to inactive channels */ |
| 1558 | if (cmd == DMA_SLAVE_CONFIG) { |
Russell King - ARM Linux | f0fd944 | 2011-01-03 22:45:57 +0000 | [diff] [blame] | 1559 | return dma_set_runtime_config(chan, |
| 1560 | (struct dma_slave_config *)arg); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1561 | } |
| 1562 | |
| 1563 | /* |
| 1564 | * Anything succeeds on channels with no physical allocation and |
| 1565 | * no queued transfers. |
| 1566 | */ |
Russell King | 083be28 | 2012-05-26 14:09:53 +0100 | [diff] [blame] | 1567 | spin_lock_irqsave(&plchan->vc.lock, flags); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1568 | if (!plchan->phychan && !plchan->at) { |
Russell King | 083be28 | 2012-05-26 14:09:53 +0100 | [diff] [blame] | 1569 | spin_unlock_irqrestore(&plchan->vc.lock, flags); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1570 | return 0; |
| 1571 | } |
| 1572 | |
| 1573 | switch (cmd) { |
| 1574 | case DMA_TERMINATE_ALL: |
| 1575 | plchan->state = PL08X_CHAN_IDLE; |
| 1576 | |
| 1577 | if (plchan->phychan) { |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1578 | /* |
| 1579 | * Mark physical channel as free and free any slave |
| 1580 | * signal |
| 1581 | */ |
Russell King | a5a488d | 2012-05-26 13:54:15 +0100 | [diff] [blame] | 1582 | pl08x_phy_free(plchan); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1583 | } |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1584 | /* Dequeue jobs and free LLIs */ |
| 1585 | if (plchan->at) { |
Russell King | 1853613 | 2012-05-26 14:42:23 +0100 | [diff] [blame^] | 1586 | pl08x_desc_free(&plchan->at->vd); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1587 | plchan->at = NULL; |
| 1588 | } |
| 1589 | /* Dequeue jobs not yet fired as well */ |
| 1590 | pl08x_free_txd_list(pl08x, plchan); |
| 1591 | break; |
| 1592 | case DMA_PAUSE: |
| 1593 | pl08x_pause_phy_chan(plchan->phychan); |
| 1594 | plchan->state = PL08X_CHAN_PAUSED; |
| 1595 | break; |
| 1596 | case DMA_RESUME: |
| 1597 | pl08x_resume_phy_chan(plchan->phychan); |
| 1598 | plchan->state = PL08X_CHAN_RUNNING; |
| 1599 | break; |
| 1600 | default: |
| 1601 | /* Unknown command */ |
| 1602 | ret = -ENXIO; |
| 1603 | break; |
| 1604 | } |
| 1605 | |
Russell King | 083be28 | 2012-05-26 14:09:53 +0100 | [diff] [blame] | 1606 | spin_unlock_irqrestore(&plchan->vc.lock, flags); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1607 | |
| 1608 | return ret; |
| 1609 | } |
| 1610 | |
| 1611 | bool pl08x_filter_id(struct dma_chan *chan, void *chan_id) |
| 1612 | { |
Russell King - ARM Linux | 7703eac | 2011-08-31 09:34:35 +0100 | [diff] [blame] | 1613 | struct pl08x_dma_chan *plchan; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1614 | char *name = chan_id; |
| 1615 | |
Russell King - ARM Linux | 7703eac | 2011-08-31 09:34:35 +0100 | [diff] [blame] | 1616 | /* Reject channels for devices not bound to this driver */ |
| 1617 | if (chan->device->dev->driver != &pl08x_amba_driver.drv) |
| 1618 | return false; |
| 1619 | |
| 1620 | plchan = to_pl08x_chan(chan); |
| 1621 | |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1622 | /* Check that the channel is not taken! */ |
| 1623 | if (!strcmp(plchan->name, name)) |
| 1624 | return true; |
| 1625 | |
| 1626 | return false; |
| 1627 | } |
| 1628 | |
| 1629 | /* |
| 1630 | * Just check that the device is there and active |
Russell King - ARM Linux | 94ae852 | 2011-01-16 20:18:05 +0000 | [diff] [blame] | 1631 | * TODO: turn this bit on/off depending on the number of physical channels |
| 1632 | * actually used, if it is zero... well shut it off. That will save some |
| 1633 | * power. Cut the clock at the same time. |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1634 | */ |
| 1635 | static void pl08x_ensure_on(struct pl08x_driver_data *pl08x) |
| 1636 | { |
Linus Walleij | affa115 | 2012-04-12 09:01:49 +0200 | [diff] [blame] | 1637 | /* The Nomadik variant does not have the config register */ |
| 1638 | if (pl08x->vd->nomadik) |
| 1639 | return; |
Viresh Kumar | 48a59ef | 2011-08-05 15:32:34 +0530 | [diff] [blame] | 1640 | writel(PL080_CONFIG_ENABLE, pl08x->base + PL080_CONFIG); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1641 | } |
| 1642 | |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1643 | static irqreturn_t pl08x_irq(int irq, void *dev) |
| 1644 | { |
| 1645 | struct pl08x_driver_data *pl08x = dev; |
Viresh Kumar | 28da283 | 2011-08-05 15:32:36 +0530 | [diff] [blame] | 1646 | u32 mask = 0, err, tc, i; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1647 | |
Viresh Kumar | 28da283 | 2011-08-05 15:32:36 +0530 | [diff] [blame] | 1648 | /* check & clear - ERR & TC interrupts */ |
| 1649 | err = readl(pl08x->base + PL080_ERR_STATUS); |
| 1650 | if (err) { |
| 1651 | dev_err(&pl08x->adev->dev, "%s error interrupt, register value 0x%08x\n", |
| 1652 | __func__, err); |
| 1653 | writel(err, pl08x->base + PL080_ERR_CLEAR); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1654 | } |
Linus Walleij | d29bf01 | 2012-04-09 22:53:21 +0200 | [diff] [blame] | 1655 | tc = readl(pl08x->base + PL080_TC_STATUS); |
Viresh Kumar | 28da283 | 2011-08-05 15:32:36 +0530 | [diff] [blame] | 1656 | if (tc) |
| 1657 | writel(tc, pl08x->base + PL080_TC_CLEAR); |
| 1658 | |
| 1659 | if (!err && !tc) |
| 1660 | return IRQ_NONE; |
| 1661 | |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1662 | for (i = 0; i < pl08x->vd->channels; i++) { |
Viresh Kumar | 28da283 | 2011-08-05 15:32:36 +0530 | [diff] [blame] | 1663 | if (((1 << i) & err) || ((1 << i) & tc)) { |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1664 | /* Locate physical channel */ |
| 1665 | struct pl08x_phy_chan *phychan = &pl08x->phy_chans[i]; |
| 1666 | struct pl08x_dma_chan *plchan = phychan->serving; |
Russell King | a936e79 | 2012-05-25 10:51:19 +0100 | [diff] [blame] | 1667 | struct pl08x_txd *tx; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1668 | |
Viresh Kumar | 28da283 | 2011-08-05 15:32:36 +0530 | [diff] [blame] | 1669 | if (!plchan) { |
| 1670 | dev_err(&pl08x->adev->dev, |
| 1671 | "%s Error TC interrupt on unused channel: 0x%08x\n", |
| 1672 | __func__, i); |
| 1673 | continue; |
| 1674 | } |
| 1675 | |
Russell King | 083be28 | 2012-05-26 14:09:53 +0100 | [diff] [blame] | 1676 | spin_lock(&plchan->vc.lock); |
Russell King | a936e79 | 2012-05-25 10:51:19 +0100 | [diff] [blame] | 1677 | tx = plchan->at; |
| 1678 | if (tx) { |
| 1679 | plchan->at = NULL; |
Russell King | c48d496 | 2012-05-25 11:48:51 +0100 | [diff] [blame] | 1680 | /* |
| 1681 | * This descriptor is done, release its mux |
| 1682 | * reservation. |
| 1683 | */ |
| 1684 | pl08x_release_mux(plchan); |
Russell King | 1853613 | 2012-05-26 14:42:23 +0100 | [diff] [blame^] | 1685 | tx->done = true; |
| 1686 | vchan_cookie_complete(&tx->vd); |
Russell King | c33b644 | 2012-05-25 15:41:13 +0100 | [diff] [blame] | 1687 | |
Russell King | a5a488d | 2012-05-26 13:54:15 +0100 | [diff] [blame] | 1688 | /* |
| 1689 | * And start the next descriptor (if any), |
| 1690 | * otherwise free this channel. |
| 1691 | */ |
Russell King | 879f127 | 2012-05-26 14:27:40 +0100 | [diff] [blame] | 1692 | if (vchan_next_desc(&plchan->vc)) |
Russell King | c33b644 | 2012-05-25 15:41:13 +0100 | [diff] [blame] | 1693 | pl08x_start_next_txd(plchan); |
Russell King | a5a488d | 2012-05-26 13:54:15 +0100 | [diff] [blame] | 1694 | else |
| 1695 | pl08x_phy_free(plchan); |
Russell King | a936e79 | 2012-05-25 10:51:19 +0100 | [diff] [blame] | 1696 | } |
Russell King | 083be28 | 2012-05-26 14:09:53 +0100 | [diff] [blame] | 1697 | spin_unlock(&plchan->vc.lock); |
Russell King | a936e79 | 2012-05-25 10:51:19 +0100 | [diff] [blame] | 1698 | |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1699 | mask |= (1 << i); |
| 1700 | } |
| 1701 | } |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1702 | |
| 1703 | return mask ? IRQ_HANDLED : IRQ_NONE; |
| 1704 | } |
| 1705 | |
Russell King - ARM Linux | 121c847 | 2011-07-21 17:13:48 +0100 | [diff] [blame] | 1706 | static void pl08x_dma_slave_init(struct pl08x_dma_chan *chan) |
| 1707 | { |
Russell King - ARM Linux | 121c847 | 2011-07-21 17:13:48 +0100 | [diff] [blame] | 1708 | chan->slave = true; |
| 1709 | chan->name = chan->cd->bus_id; |
Russell King | ed91c13 | 2012-05-16 11:02:40 +0100 | [diff] [blame] | 1710 | chan->cfg.src_addr = chan->cd->addr; |
| 1711 | chan->cfg.dst_addr = chan->cd->addr; |
Russell King - ARM Linux | 121c847 | 2011-07-21 17:13:48 +0100 | [diff] [blame] | 1712 | } |
| 1713 | |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1714 | /* |
| 1715 | * Initialise the DMAC memcpy/slave channels. |
| 1716 | * Make a local wrapper to hold required data |
| 1717 | */ |
| 1718 | static int pl08x_dma_init_virtual_channels(struct pl08x_driver_data *pl08x, |
Viresh Kumar | 3e27ee8 | 2011-08-05 15:32:27 +0530 | [diff] [blame] | 1719 | struct dma_device *dmadev, unsigned int channels, bool slave) |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1720 | { |
| 1721 | struct pl08x_dma_chan *chan; |
| 1722 | int i; |
| 1723 | |
| 1724 | INIT_LIST_HEAD(&dmadev->channels); |
Russell King - ARM Linux | 94ae852 | 2011-01-16 20:18:05 +0000 | [diff] [blame] | 1725 | |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1726 | /* |
| 1727 | * Register as many many memcpy as we have physical channels, |
| 1728 | * we won't always be able to use all but the code will have |
| 1729 | * to cope with that situation. |
| 1730 | */ |
| 1731 | for (i = 0; i < channels; i++) { |
Viresh Kumar | b201c11 | 2011-08-05 15:32:29 +0530 | [diff] [blame] | 1732 | chan = kzalloc(sizeof(*chan), GFP_KERNEL); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1733 | if (!chan) { |
| 1734 | dev_err(&pl08x->adev->dev, |
| 1735 | "%s no memory for channel\n", __func__); |
| 1736 | return -ENOMEM; |
| 1737 | } |
| 1738 | |
| 1739 | chan->host = pl08x; |
| 1740 | chan->state = PL08X_CHAN_IDLE; |
Russell King | ad0de2a | 2012-05-25 11:15:15 +0100 | [diff] [blame] | 1741 | chan->signal = -1; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1742 | |
| 1743 | if (slave) { |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1744 | chan->cd = &pl08x->pd->slave_channels[i]; |
Russell King - ARM Linux | 121c847 | 2011-07-21 17:13:48 +0100 | [diff] [blame] | 1745 | pl08x_dma_slave_init(chan); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1746 | } else { |
| 1747 | chan->cd = &pl08x->pd->memcpy_channel; |
| 1748 | chan->name = kasprintf(GFP_KERNEL, "memcpy%d", i); |
| 1749 | if (!chan->name) { |
| 1750 | kfree(chan); |
| 1751 | return -ENOMEM; |
| 1752 | } |
| 1753 | } |
Viresh Kumar | 175a5e6 | 2011-08-05 15:32:32 +0530 | [diff] [blame] | 1754 | dev_dbg(&pl08x->adev->dev, |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1755 | "initialize virtual channel \"%s\"\n", |
| 1756 | chan->name); |
| 1757 | |
Russell King | 1853613 | 2012-05-26 14:42:23 +0100 | [diff] [blame^] | 1758 | chan->vc.desc_free = pl08x_desc_free; |
Russell King | 083be28 | 2012-05-26 14:09:53 +0100 | [diff] [blame] | 1759 | vchan_init(&chan->vc, dmadev); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1760 | } |
| 1761 | dev_info(&pl08x->adev->dev, "initialized %d virtual %s channels\n", |
| 1762 | i, slave ? "slave" : "memcpy"); |
| 1763 | return i; |
| 1764 | } |
| 1765 | |
| 1766 | static void pl08x_free_virtual_channels(struct dma_device *dmadev) |
| 1767 | { |
| 1768 | struct pl08x_dma_chan *chan = NULL; |
| 1769 | struct pl08x_dma_chan *next; |
| 1770 | |
| 1771 | list_for_each_entry_safe(chan, |
Russell King | 01d8dc6 | 2012-05-26 14:04:29 +0100 | [diff] [blame] | 1772 | next, &dmadev->channels, vc.chan.device_node) { |
| 1773 | list_del(&chan->vc.chan.device_node); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1774 | kfree(chan); |
| 1775 | } |
| 1776 | } |
| 1777 | |
| 1778 | #ifdef CONFIG_DEBUG_FS |
| 1779 | static const char *pl08x_state_str(enum pl08x_dma_chan_state state) |
| 1780 | { |
| 1781 | switch (state) { |
| 1782 | case PL08X_CHAN_IDLE: |
| 1783 | return "idle"; |
| 1784 | case PL08X_CHAN_RUNNING: |
| 1785 | return "running"; |
| 1786 | case PL08X_CHAN_PAUSED: |
| 1787 | return "paused"; |
| 1788 | case PL08X_CHAN_WAITING: |
| 1789 | return "waiting"; |
| 1790 | default: |
| 1791 | break; |
| 1792 | } |
| 1793 | return "UNKNOWN STATE"; |
| 1794 | } |
| 1795 | |
| 1796 | static int pl08x_debugfs_show(struct seq_file *s, void *data) |
| 1797 | { |
| 1798 | struct pl08x_driver_data *pl08x = s->private; |
| 1799 | struct pl08x_dma_chan *chan; |
| 1800 | struct pl08x_phy_chan *ch; |
| 1801 | unsigned long flags; |
| 1802 | int i; |
| 1803 | |
| 1804 | seq_printf(s, "PL08x physical channels:\n"); |
| 1805 | seq_printf(s, "CHANNEL:\tUSER:\n"); |
| 1806 | seq_printf(s, "--------\t-----\n"); |
| 1807 | for (i = 0; i < pl08x->vd->channels; i++) { |
| 1808 | struct pl08x_dma_chan *virt_chan; |
| 1809 | |
| 1810 | ch = &pl08x->phy_chans[i]; |
| 1811 | |
| 1812 | spin_lock_irqsave(&ch->lock, flags); |
| 1813 | virt_chan = ch->serving; |
| 1814 | |
Linus Walleij | affa115 | 2012-04-12 09:01:49 +0200 | [diff] [blame] | 1815 | seq_printf(s, "%d\t\t%s%s\n", |
| 1816 | ch->id, |
| 1817 | virt_chan ? virt_chan->name : "(none)", |
| 1818 | ch->locked ? " LOCKED" : ""); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1819 | |
| 1820 | spin_unlock_irqrestore(&ch->lock, flags); |
| 1821 | } |
| 1822 | |
| 1823 | seq_printf(s, "\nPL08x virtual memcpy channels:\n"); |
| 1824 | seq_printf(s, "CHANNEL:\tSTATE:\n"); |
| 1825 | seq_printf(s, "--------\t------\n"); |
Russell King | 01d8dc6 | 2012-05-26 14:04:29 +0100 | [diff] [blame] | 1826 | list_for_each_entry(chan, &pl08x->memcpy.channels, vc.chan.device_node) { |
Russell King - ARM Linux | 3e2a037 | 2011-01-03 22:32:46 +0000 | [diff] [blame] | 1827 | seq_printf(s, "%s\t\t%s\n", chan->name, |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1828 | pl08x_state_str(chan->state)); |
| 1829 | } |
| 1830 | |
| 1831 | seq_printf(s, "\nPL08x virtual slave channels:\n"); |
| 1832 | seq_printf(s, "CHANNEL:\tSTATE:\n"); |
| 1833 | seq_printf(s, "--------\t------\n"); |
Russell King | 01d8dc6 | 2012-05-26 14:04:29 +0100 | [diff] [blame] | 1834 | list_for_each_entry(chan, &pl08x->slave.channels, vc.chan.device_node) { |
Russell King - ARM Linux | 3e2a037 | 2011-01-03 22:32:46 +0000 | [diff] [blame] | 1835 | seq_printf(s, "%s\t\t%s\n", chan->name, |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1836 | pl08x_state_str(chan->state)); |
| 1837 | } |
| 1838 | |
| 1839 | return 0; |
| 1840 | } |
| 1841 | |
| 1842 | static int pl08x_debugfs_open(struct inode *inode, struct file *file) |
| 1843 | { |
| 1844 | return single_open(file, pl08x_debugfs_show, inode->i_private); |
| 1845 | } |
| 1846 | |
| 1847 | static const struct file_operations pl08x_debugfs_operations = { |
| 1848 | .open = pl08x_debugfs_open, |
| 1849 | .read = seq_read, |
| 1850 | .llseek = seq_lseek, |
| 1851 | .release = single_release, |
| 1852 | }; |
| 1853 | |
| 1854 | static void init_pl08x_debugfs(struct pl08x_driver_data *pl08x) |
| 1855 | { |
| 1856 | /* Expose a simple debugfs interface to view all clocks */ |
Viresh Kumar | 3e27ee8 | 2011-08-05 15:32:27 +0530 | [diff] [blame] | 1857 | (void) debugfs_create_file(dev_name(&pl08x->adev->dev), |
| 1858 | S_IFREG | S_IRUGO, NULL, pl08x, |
| 1859 | &pl08x_debugfs_operations); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1860 | } |
| 1861 | |
| 1862 | #else |
| 1863 | static inline void init_pl08x_debugfs(struct pl08x_driver_data *pl08x) |
| 1864 | { |
| 1865 | } |
| 1866 | #endif |
| 1867 | |
Russell King | aa25afa | 2011-02-19 15:55:00 +0000 | [diff] [blame] | 1868 | static int pl08x_probe(struct amba_device *adev, const struct amba_id *id) |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1869 | { |
| 1870 | struct pl08x_driver_data *pl08x; |
Russell King - ARM Linux | f96ca9ec | 2011-01-03 22:35:08 +0000 | [diff] [blame] | 1871 | const struct vendor_data *vd = id->data; |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1872 | int ret = 0; |
| 1873 | int i; |
| 1874 | |
| 1875 | ret = amba_request_regions(adev, NULL); |
| 1876 | if (ret) |
| 1877 | return ret; |
| 1878 | |
| 1879 | /* Create the driver state holder */ |
Viresh Kumar | b201c11 | 2011-08-05 15:32:29 +0530 | [diff] [blame] | 1880 | pl08x = kzalloc(sizeof(*pl08x), GFP_KERNEL); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1881 | if (!pl08x) { |
| 1882 | ret = -ENOMEM; |
| 1883 | goto out_no_pl08x; |
| 1884 | } |
| 1885 | |
| 1886 | /* Initialize memcpy engine */ |
| 1887 | dma_cap_set(DMA_MEMCPY, pl08x->memcpy.cap_mask); |
| 1888 | pl08x->memcpy.dev = &adev->dev; |
| 1889 | pl08x->memcpy.device_alloc_chan_resources = pl08x_alloc_chan_resources; |
| 1890 | pl08x->memcpy.device_free_chan_resources = pl08x_free_chan_resources; |
| 1891 | pl08x->memcpy.device_prep_dma_memcpy = pl08x_prep_dma_memcpy; |
| 1892 | pl08x->memcpy.device_prep_dma_interrupt = pl08x_prep_dma_interrupt; |
| 1893 | pl08x->memcpy.device_tx_status = pl08x_dma_tx_status; |
| 1894 | pl08x->memcpy.device_issue_pending = pl08x_issue_pending; |
| 1895 | pl08x->memcpy.device_control = pl08x_control; |
| 1896 | |
| 1897 | /* Initialize slave engine */ |
| 1898 | dma_cap_set(DMA_SLAVE, pl08x->slave.cap_mask); |
| 1899 | pl08x->slave.dev = &adev->dev; |
| 1900 | pl08x->slave.device_alloc_chan_resources = pl08x_alloc_chan_resources; |
| 1901 | pl08x->slave.device_free_chan_resources = pl08x_free_chan_resources; |
| 1902 | pl08x->slave.device_prep_dma_interrupt = pl08x_prep_dma_interrupt; |
| 1903 | pl08x->slave.device_tx_status = pl08x_dma_tx_status; |
| 1904 | pl08x->slave.device_issue_pending = pl08x_issue_pending; |
| 1905 | pl08x->slave.device_prep_slave_sg = pl08x_prep_slave_sg; |
| 1906 | pl08x->slave.device_control = pl08x_control; |
| 1907 | |
| 1908 | /* Get the platform data */ |
| 1909 | pl08x->pd = dev_get_platdata(&adev->dev); |
| 1910 | if (!pl08x->pd) { |
| 1911 | dev_err(&adev->dev, "no platform data supplied\n"); |
| 1912 | goto out_no_platdata; |
| 1913 | } |
| 1914 | |
| 1915 | /* Assign useful pointers to the driver state */ |
| 1916 | pl08x->adev = adev; |
| 1917 | pl08x->vd = vd; |
| 1918 | |
Russell King - ARM Linux | 30749cb | 2011-01-03 22:41:13 +0000 | [diff] [blame] | 1919 | /* By default, AHB1 only. If dualmaster, from platform */ |
| 1920 | pl08x->lli_buses = PL08X_AHB1; |
| 1921 | pl08x->mem_buses = PL08X_AHB1; |
| 1922 | if (pl08x->vd->dualmaster) { |
| 1923 | pl08x->lli_buses = pl08x->pd->lli_buses; |
| 1924 | pl08x->mem_buses = pl08x->pd->mem_buses; |
| 1925 | } |
| 1926 | |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1927 | /* A DMA memory pool for LLIs, align on 1-byte boundary */ |
| 1928 | pl08x->pool = dma_pool_create(DRIVER_NAME, &pl08x->adev->dev, |
| 1929 | PL08X_LLI_TSFR_SIZE, PL08X_ALIGN, 0); |
| 1930 | if (!pl08x->pool) { |
| 1931 | ret = -ENOMEM; |
| 1932 | goto out_no_lli_pool; |
| 1933 | } |
| 1934 | |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1935 | pl08x->base = ioremap(adev->res.start, resource_size(&adev->res)); |
| 1936 | if (!pl08x->base) { |
| 1937 | ret = -ENOMEM; |
| 1938 | goto out_no_ioremap; |
| 1939 | } |
| 1940 | |
| 1941 | /* Turn on the PL08x */ |
| 1942 | pl08x_ensure_on(pl08x); |
| 1943 | |
Russell King - ARM Linux | 94ae852 | 2011-01-16 20:18:05 +0000 | [diff] [blame] | 1944 | /* Attach the interrupt handler */ |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1945 | writel(0x000000FF, pl08x->base + PL080_ERR_CLEAR); |
| 1946 | writel(0x000000FF, pl08x->base + PL080_TC_CLEAR); |
| 1947 | |
| 1948 | ret = request_irq(adev->irq[0], pl08x_irq, IRQF_DISABLED, |
Russell King - ARM Linux | b05cd8f | 2011-01-03 22:33:26 +0000 | [diff] [blame] | 1949 | DRIVER_NAME, pl08x); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1950 | if (ret) { |
| 1951 | dev_err(&adev->dev, "%s failed to request interrupt %d\n", |
| 1952 | __func__, adev->irq[0]); |
| 1953 | goto out_no_irq; |
| 1954 | } |
| 1955 | |
| 1956 | /* Initialize physical channels */ |
Linus Walleij | affa115 | 2012-04-12 09:01:49 +0200 | [diff] [blame] | 1957 | pl08x->phy_chans = kzalloc((vd->channels * sizeof(*pl08x->phy_chans)), |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1958 | GFP_KERNEL); |
| 1959 | if (!pl08x->phy_chans) { |
| 1960 | dev_err(&adev->dev, "%s failed to allocate " |
| 1961 | "physical channel holders\n", |
| 1962 | __func__); |
| 1963 | goto out_no_phychans; |
| 1964 | } |
| 1965 | |
| 1966 | for (i = 0; i < vd->channels; i++) { |
| 1967 | struct pl08x_phy_chan *ch = &pl08x->phy_chans[i]; |
| 1968 | |
| 1969 | ch->id = i; |
| 1970 | ch->base = pl08x->base + PL080_Cx_BASE(i); |
| 1971 | spin_lock_init(&ch->lock); |
Linus Walleij | affa115 | 2012-04-12 09:01:49 +0200 | [diff] [blame] | 1972 | |
| 1973 | /* |
| 1974 | * Nomadik variants can have channels that are locked |
| 1975 | * down for the secure world only. Lock up these channels |
| 1976 | * by perpetually serving a dummy virtual channel. |
| 1977 | */ |
| 1978 | if (vd->nomadik) { |
| 1979 | u32 val; |
| 1980 | |
| 1981 | val = readl(ch->base + PL080_CH_CONFIG); |
| 1982 | if (val & (PL080N_CONFIG_ITPROT | PL080N_CONFIG_SECPROT)) { |
| 1983 | dev_info(&adev->dev, "physical channel %d reserved for secure access only\n", i); |
| 1984 | ch->locked = true; |
| 1985 | } |
| 1986 | } |
| 1987 | |
Viresh Kumar | 175a5e6 | 2011-08-05 15:32:32 +0530 | [diff] [blame] | 1988 | dev_dbg(&adev->dev, "physical channel %d is %s\n", |
| 1989 | i, pl08x_phy_channel_busy(ch) ? "BUSY" : "FREE"); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 1990 | } |
| 1991 | |
| 1992 | /* Register as many memcpy channels as there are physical channels */ |
| 1993 | ret = pl08x_dma_init_virtual_channels(pl08x, &pl08x->memcpy, |
| 1994 | pl08x->vd->channels, false); |
| 1995 | if (ret <= 0) { |
| 1996 | dev_warn(&pl08x->adev->dev, |
| 1997 | "%s failed to enumerate memcpy channels - %d\n", |
| 1998 | __func__, ret); |
| 1999 | goto out_no_memcpy; |
| 2000 | } |
| 2001 | pl08x->memcpy.chancnt = ret; |
| 2002 | |
| 2003 | /* Register slave channels */ |
| 2004 | ret = pl08x_dma_init_virtual_channels(pl08x, &pl08x->slave, |
Viresh Kumar | 3e27ee8 | 2011-08-05 15:32:27 +0530 | [diff] [blame] | 2005 | pl08x->pd->num_slave_channels, true); |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 2006 | if (ret <= 0) { |
| 2007 | dev_warn(&pl08x->adev->dev, |
| 2008 | "%s failed to enumerate slave channels - %d\n", |
| 2009 | __func__, ret); |
| 2010 | goto out_no_slave; |
| 2011 | } |
| 2012 | pl08x->slave.chancnt = ret; |
| 2013 | |
| 2014 | ret = dma_async_device_register(&pl08x->memcpy); |
| 2015 | if (ret) { |
| 2016 | dev_warn(&pl08x->adev->dev, |
| 2017 | "%s failed to register memcpy as an async device - %d\n", |
| 2018 | __func__, ret); |
| 2019 | goto out_no_memcpy_reg; |
| 2020 | } |
| 2021 | |
| 2022 | ret = dma_async_device_register(&pl08x->slave); |
| 2023 | if (ret) { |
| 2024 | dev_warn(&pl08x->adev->dev, |
| 2025 | "%s failed to register slave as an async device - %d\n", |
| 2026 | __func__, ret); |
| 2027 | goto out_no_slave_reg; |
| 2028 | } |
| 2029 | |
| 2030 | amba_set_drvdata(adev, pl08x); |
| 2031 | init_pl08x_debugfs(pl08x); |
Russell King - ARM Linux | b05cd8f | 2011-01-03 22:33:26 +0000 | [diff] [blame] | 2032 | dev_info(&pl08x->adev->dev, "DMA: PL%03x rev%u at 0x%08llx irq %d\n", |
| 2033 | amba_part(adev), amba_rev(adev), |
| 2034 | (unsigned long long)adev->res.start, adev->irq[0]); |
Viresh Kumar | b7b6018 | 2011-08-05 15:32:33 +0530 | [diff] [blame] | 2035 | |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 2036 | return 0; |
| 2037 | |
| 2038 | out_no_slave_reg: |
| 2039 | dma_async_device_unregister(&pl08x->memcpy); |
| 2040 | out_no_memcpy_reg: |
| 2041 | pl08x_free_virtual_channels(&pl08x->slave); |
| 2042 | out_no_slave: |
| 2043 | pl08x_free_virtual_channels(&pl08x->memcpy); |
| 2044 | out_no_memcpy: |
| 2045 | kfree(pl08x->phy_chans); |
| 2046 | out_no_phychans: |
| 2047 | free_irq(adev->irq[0], pl08x); |
| 2048 | out_no_irq: |
| 2049 | iounmap(pl08x->base); |
| 2050 | out_no_ioremap: |
| 2051 | dma_pool_destroy(pl08x->pool); |
| 2052 | out_no_lli_pool: |
| 2053 | out_no_platdata: |
| 2054 | kfree(pl08x); |
| 2055 | out_no_pl08x: |
| 2056 | amba_release_regions(adev); |
| 2057 | return ret; |
| 2058 | } |
| 2059 | |
| 2060 | /* PL080 has 8 channels and the PL080 have just 2 */ |
| 2061 | static struct vendor_data vendor_pl080 = { |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 2062 | .channels = 8, |
| 2063 | .dualmaster = true, |
| 2064 | }; |
| 2065 | |
Linus Walleij | affa115 | 2012-04-12 09:01:49 +0200 | [diff] [blame] | 2066 | static struct vendor_data vendor_nomadik = { |
| 2067 | .channels = 8, |
| 2068 | .dualmaster = true, |
| 2069 | .nomadik = true, |
| 2070 | }; |
| 2071 | |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 2072 | static struct vendor_data vendor_pl081 = { |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 2073 | .channels = 2, |
| 2074 | .dualmaster = false, |
| 2075 | }; |
| 2076 | |
| 2077 | static struct amba_id pl08x_ids[] = { |
| 2078 | /* PL080 */ |
| 2079 | { |
| 2080 | .id = 0x00041080, |
| 2081 | .mask = 0x000fffff, |
| 2082 | .data = &vendor_pl080, |
| 2083 | }, |
| 2084 | /* PL081 */ |
| 2085 | { |
| 2086 | .id = 0x00041081, |
| 2087 | .mask = 0x000fffff, |
| 2088 | .data = &vendor_pl081, |
| 2089 | }, |
| 2090 | /* Nomadik 8815 PL080 variant */ |
| 2091 | { |
Linus Walleij | affa115 | 2012-04-12 09:01:49 +0200 | [diff] [blame] | 2092 | .id = 0x00280080, |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 2093 | .mask = 0x00ffffff, |
Linus Walleij | affa115 | 2012-04-12 09:01:49 +0200 | [diff] [blame] | 2094 | .data = &vendor_nomadik, |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 2095 | }, |
| 2096 | { 0, 0 }, |
| 2097 | }; |
| 2098 | |
Dave Martin | 037566d | 2011-10-05 15:15:20 +0100 | [diff] [blame] | 2099 | MODULE_DEVICE_TABLE(amba, pl08x_ids); |
| 2100 | |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 2101 | static struct amba_driver pl08x_amba_driver = { |
| 2102 | .drv.name = DRIVER_NAME, |
| 2103 | .id_table = pl08x_ids, |
| 2104 | .probe = pl08x_probe, |
| 2105 | }; |
| 2106 | |
| 2107 | static int __init pl08x_init(void) |
| 2108 | { |
| 2109 | int retval; |
| 2110 | retval = amba_driver_register(&pl08x_amba_driver); |
| 2111 | if (retval) |
| 2112 | printk(KERN_WARNING DRIVER_NAME |
Russell King - ARM Linux | e8b5e11 | 2011-01-03 22:30:24 +0000 | [diff] [blame] | 2113 | "failed to register as an AMBA device (%d)\n", |
Linus Walleij | e8689e6 | 2010-09-28 15:57:37 +0200 | [diff] [blame] | 2114 | retval); |
| 2115 | return retval; |
| 2116 | } |
| 2117 | subsys_initcall(pl08x_init); |