blob: 629250e36d3bb056b3eadfbfc2cf81275c49260e [file] [log] [blame]
Linus Walleije8689e62010-09-28 15:57:37 +02001/*
2 * Copyright (c) 2006 ARM Ltd.
3 * Copyright (c) 2010 ST-Ericsson SA
4 *
5 * Author: Peter Pearse <peter.pearse@arm.com>
6 * Author: Linus Walleij <linus.walleij@stericsson.com>
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the Free
10 * Software Foundation; either version 2 of the License, or (at your option)
11 * any later version.
12 *
13 * This program is distributed in the hope that it will be useful, but WITHOUT
14 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
15 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 * more details.
17 *
18 * You should have received a copy of the GNU General Public License along with
19 * this program; if not, write to the Free Software Foundation, Inc., 59
20 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
21 *
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +000022 * The full GNU General Public License is in this distribution in the file
23 * called COPYING.
Linus Walleije8689e62010-09-28 15:57:37 +020024 *
25 * Documentation: ARM DDI 0196G == PL080
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +000026 * Documentation: ARM DDI 0218E == PL081
Linus Walleije8689e62010-09-28 15:57:37 +020027 *
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +000028 * PL080 & PL081 both have 16 sets of DMA signals that can be routed to any
29 * channel.
Linus Walleije8689e62010-09-28 15:57:37 +020030 *
31 * The PL080 has 8 channels available for simultaneous use, and the PL081
32 * has only two channels. So on these DMA controllers the number of channels
33 * and the number of incoming DMA signals are two totally different things.
34 * It is usually not possible to theoretically handle all physical signals,
35 * so a multiplexing scheme with possible denial of use is necessary.
36 *
37 * The PL080 has a dual bus master, PL081 has a single master.
38 *
39 * Memory to peripheral transfer may be visualized as
40 * Get data from memory to DMAC
41 * Until no data left
42 * On burst request from peripheral
43 * Destination burst from DMAC to peripheral
44 * Clear burst request
45 * Raise terminal count interrupt
46 *
47 * For peripherals with a FIFO:
48 * Source burst size == half the depth of the peripheral FIFO
49 * Destination burst size == the depth of the peripheral FIFO
50 *
51 * (Bursts are irrelevant for mem to mem transfers - there are no burst
52 * signals, the DMA controller will simply facilitate its AHB master.)
53 *
54 * ASSUMES default (little) endianness for DMA transfers
55 *
Russell King - ARM Linux9dc2c202011-01-03 22:33:06 +000056 * The PL08x has two flow control settings:
57 * - DMAC flow control: the transfer size defines the number of transfers
58 * which occur for the current LLI entry, and the DMAC raises TC at the
59 * end of every LLI entry. Observed behaviour shows the DMAC listening
60 * to both the BREQ and SREQ signals (contrary to documented),
61 * transferring data if either is active. The LBREQ and LSREQ signals
62 * are ignored.
63 *
64 * - Peripheral flow control: the transfer size is ignored (and should be
65 * zero). The data is transferred from the current LLI entry, until
66 * after the final transfer signalled by LBREQ or LSREQ. The DMAC
67 * will then move to the next LLI entry.
68 *
Linus Walleije8689e62010-09-28 15:57:37 +020069 * Global TODO:
70 * - Break out common code from arch/arm/mach-s3c64xx and share
71 */
Russell King - ARM Linux730404a2011-01-03 22:34:07 +000072#include <linux/amba/bus.h>
Linus Walleije8689e62010-09-28 15:57:37 +020073#include <linux/amba/pl08x.h>
74#include <linux/debugfs.h>
Viresh Kumar0c38d702011-08-05 15:32:28 +053075#include <linux/delay.h>
76#include <linux/device.h>
77#include <linux/dmaengine.h>
78#include <linux/dmapool.h>
Vinod Koul8516f522011-09-02 16:43:44 +053079#include <linux/dma-mapping.h>
Viresh Kumar0c38d702011-08-05 15:32:28 +053080#include <linux/init.h>
81#include <linux/interrupt.h>
82#include <linux/module.h>
Viresh Kumarb7b60182011-08-05 15:32:33 +053083#include <linux/pm_runtime.h>
Linus Walleije8689e62010-09-28 15:57:37 +020084#include <linux/seq_file.h>
Viresh Kumar0c38d702011-08-05 15:32:28 +053085#include <linux/slab.h>
Linus Walleije8689e62010-09-28 15:57:37 +020086#include <asm/hardware/pl080.h>
Linus Walleije8689e62010-09-28 15:57:37 +020087
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000088#include "dmaengine.h"
89
Linus Walleije8689e62010-09-28 15:57:37 +020090#define DRIVER_NAME "pl08xdmac"
91
Russell King - ARM Linux7703eac2011-08-31 09:34:35 +010092static struct amba_driver pl08x_amba_driver;
93
Linus Walleije8689e62010-09-28 15:57:37 +020094/**
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +000095 * struct vendor_data - vendor-specific config parameters for PL08x derivatives
Linus Walleije8689e62010-09-28 15:57:37 +020096 * @channels: the number of channels available in this variant
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +000097 * @dualmaster: whether this version supports dual AHB masters or not.
Linus Walleijaffa1152012-04-12 09:01:49 +020098 * @nomadik: whether the channels have Nomadik security extension bits
99 * that need to be checked for permission before use and some registers are
100 * missing
Linus Walleije8689e62010-09-28 15:57:37 +0200101 */
102struct vendor_data {
Linus Walleije8689e62010-09-28 15:57:37 +0200103 u8 channels;
104 bool dualmaster;
Linus Walleijaffa1152012-04-12 09:01:49 +0200105 bool nomadik;
Linus Walleije8689e62010-09-28 15:57:37 +0200106};
107
108/*
109 * PL08X private data structures
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +0000110 * An LLI struct - see PL08x TRM. Note that next uses bit[0] as a bus bit,
Russell King - ARM Linuxe25761d2011-01-03 22:37:52 +0000111 * start & end do not - their bus bit info is in cctl. Also note that these
112 * are fixed 32-bit quantities.
Linus Walleije8689e62010-09-28 15:57:37 +0200113 */
Russell King - ARM Linux7cb72ad2011-01-03 22:35:28 +0000114struct pl08x_lli {
Russell King - ARM Linuxe25761d2011-01-03 22:37:52 +0000115 u32 src;
116 u32 dst;
Russell King - ARM Linuxbfddfb42011-01-03 22:38:12 +0000117 u32 lli;
Linus Walleije8689e62010-09-28 15:57:37 +0200118 u32 cctl;
119};
120
121/**
122 * struct pl08x_driver_data - the local state holder for the PL08x
123 * @slave: slave engine for this instance
124 * @memcpy: memcpy engine for this instance
125 * @base: virtual memory base (remapped) for the PL08x
126 * @adev: the corresponding AMBA (PrimeCell) bus entry
127 * @vd: vendor data for this PL08x variant
128 * @pd: platform data passed in from the platform/machine
129 * @phy_chans: array of data for the physical channels
130 * @pool: a pool for the LLI descriptors
131 * @pool_ctr: counter of LLIs in the pool
Viresh Kumar3e27ee82011-08-05 15:32:27 +0530132 * @lli_buses: bitmask to or in to LLI pointer selecting AHB port for LLI
133 * fetches
Russell King - ARM Linux30749cb2011-01-03 22:41:13 +0000134 * @mem_buses: set to indicate memory transfers on AHB2.
Linus Walleije8689e62010-09-28 15:57:37 +0200135 * @lock: a spinlock for this struct
136 */
137struct pl08x_driver_data {
138 struct dma_device slave;
139 struct dma_device memcpy;
140 void __iomem *base;
141 struct amba_device *adev;
Russell King - ARM Linuxf96ca9ec2011-01-03 22:35:08 +0000142 const struct vendor_data *vd;
Linus Walleije8689e62010-09-28 15:57:37 +0200143 struct pl08x_platform_data *pd;
144 struct pl08x_phy_chan *phy_chans;
145 struct dma_pool *pool;
146 int pool_ctr;
Russell King - ARM Linux30749cb2011-01-03 22:41:13 +0000147 u8 lli_buses;
148 u8 mem_buses;
Linus Walleije8689e62010-09-28 15:57:37 +0200149 spinlock_t lock;
150};
151
152/*
153 * PL08X specific defines
154 */
155
Linus Walleije8689e62010-09-28 15:57:37 +0200156/* Size (bytes) of each LLI buffer allocated for one transfer */
157# define PL08X_LLI_TSFR_SIZE 0x2000
158
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +0000159/* Maximum times we call dma_pool_alloc on this pool without freeing */
Russell King - ARM Linux7cb72ad2011-01-03 22:35:28 +0000160#define MAX_NUM_TSFR_LLIS (PL08X_LLI_TSFR_SIZE/sizeof(struct pl08x_lli))
Linus Walleije8689e62010-09-28 15:57:37 +0200161#define PL08X_ALIGN 8
162
163static inline struct pl08x_dma_chan *to_pl08x_chan(struct dma_chan *chan)
164{
165 return container_of(chan, struct pl08x_dma_chan, chan);
166}
167
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +0000168static inline struct pl08x_txd *to_pl08x_txd(struct dma_async_tx_descriptor *tx)
169{
170 return container_of(tx, struct pl08x_txd, tx);
171}
172
Linus Walleije8689e62010-09-28 15:57:37 +0200173/*
174 * Physical channel handling
175 */
176
177/* Whether a certain channel is busy or not */
178static int pl08x_phy_channel_busy(struct pl08x_phy_chan *ch)
179{
180 unsigned int val;
181
182 val = readl(ch->base + PL080_CH_CONFIG);
183 return val & PL080_CONFIG_ACTIVE;
184}
185
186/*
187 * Set the initial DMA register values i.e. those for the first LLI
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +0000188 * The next LLI pointer and the configuration interrupt bit have
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000189 * been set when the LLIs were constructed. Poke them into the hardware
190 * and start the transfer.
Linus Walleije8689e62010-09-28 15:57:37 +0200191 */
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000192static void pl08x_start_txd(struct pl08x_dma_chan *plchan,
193 struct pl08x_txd *txd)
Linus Walleije8689e62010-09-28 15:57:37 +0200194{
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000195 struct pl08x_driver_data *pl08x = plchan->host;
Linus Walleije8689e62010-09-28 15:57:37 +0200196 struct pl08x_phy_chan *phychan = plchan->phychan;
Russell King - ARM Linux19524d72011-01-03 22:39:13 +0000197 struct pl08x_lli *lli = &txd->llis_va[0];
Russell King - ARM Linux09b3c322011-01-03 22:39:53 +0000198 u32 val;
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000199
200 plchan->at = txd;
Linus Walleije8689e62010-09-28 15:57:37 +0200201
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000202 /* Wait for channel inactive */
203 while (pl08x_phy_channel_busy(phychan))
Russell King - ARM Linux19386b322011-01-03 22:36:29 +0000204 cpu_relax();
Linus Walleije8689e62010-09-28 15:57:37 +0200205
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000206 dev_vdbg(&pl08x->adev->dev,
207 "WRITE channel %d: csrc=0x%08x, cdst=0x%08x, "
Russell King - ARM Linux19524d72011-01-03 22:39:13 +0000208 "clli=0x%08x, cctl=0x%08x, ccfg=0x%08x\n",
209 phychan->id, lli->src, lli->dst, lli->lli, lli->cctl,
Russell King - ARM Linux09b3c322011-01-03 22:39:53 +0000210 txd->ccfg);
Linus Walleije8689e62010-09-28 15:57:37 +0200211
Russell King - ARM Linux19524d72011-01-03 22:39:13 +0000212 writel(lli->src, phychan->base + PL080_CH_SRC_ADDR);
213 writel(lli->dst, phychan->base + PL080_CH_DST_ADDR);
214 writel(lli->lli, phychan->base + PL080_CH_LLI);
215 writel(lli->cctl, phychan->base + PL080_CH_CONTROL);
Russell King - ARM Linux09b3c322011-01-03 22:39:53 +0000216 writel(txd->ccfg, phychan->base + PL080_CH_CONFIG);
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000217
218 /* Enable the DMA channel */
219 /* Do not access config register until channel shows as disabled */
220 while (readl(pl08x->base + PL080_EN_CHAN) & (1 << phychan->id))
221 cpu_relax();
222
223 /* Do not access config register until channel shows as inactive */
224 val = readl(phychan->base + PL080_CH_CONFIG);
225 while ((val & PL080_CONFIG_ACTIVE) || (val & PL080_CONFIG_ENABLE))
226 val = readl(phychan->base + PL080_CH_CONFIG);
227
228 writel(val | PL080_CONFIG_ENABLE, phychan->base + PL080_CH_CONFIG);
Linus Walleije8689e62010-09-28 15:57:37 +0200229}
230
231/*
Russell King - ARM Linux81796612011-01-27 12:37:44 +0000232 * Pause the channel by setting the HALT bit.
Linus Walleije8689e62010-09-28 15:57:37 +0200233 *
Russell King - ARM Linux81796612011-01-27 12:37:44 +0000234 * For M->P transfers, pause the DMAC first and then stop the peripheral -
235 * the FIFO can only drain if the peripheral is still requesting data.
236 * (note: this can still timeout if the DMAC FIFO never drains of data.)
Linus Walleije8689e62010-09-28 15:57:37 +0200237 *
Russell King - ARM Linux81796612011-01-27 12:37:44 +0000238 * For P->M transfers, disable the peripheral first to stop it filling
239 * the DMAC FIFO, and then pause the DMAC.
Linus Walleije8689e62010-09-28 15:57:37 +0200240 */
241static void pl08x_pause_phy_chan(struct pl08x_phy_chan *ch)
242{
243 u32 val;
Russell King - ARM Linux81796612011-01-27 12:37:44 +0000244 int timeout;
Linus Walleije8689e62010-09-28 15:57:37 +0200245
246 /* Set the HALT bit and wait for the FIFO to drain */
247 val = readl(ch->base + PL080_CH_CONFIG);
248 val |= PL080_CONFIG_HALT;
249 writel(val, ch->base + PL080_CH_CONFIG);
250
251 /* Wait for channel inactive */
Russell King - ARM Linux81796612011-01-27 12:37:44 +0000252 for (timeout = 1000; timeout; timeout--) {
253 if (!pl08x_phy_channel_busy(ch))
254 break;
255 udelay(1);
256 }
257 if (pl08x_phy_channel_busy(ch))
258 pr_err("pl08x: channel%u timeout waiting for pause\n", ch->id);
Linus Walleije8689e62010-09-28 15:57:37 +0200259}
260
261static void pl08x_resume_phy_chan(struct pl08x_phy_chan *ch)
262{
263 u32 val;
264
265 /* Clear the HALT bit */
266 val = readl(ch->base + PL080_CH_CONFIG);
267 val &= ~PL080_CONFIG_HALT;
268 writel(val, ch->base + PL080_CH_CONFIG);
269}
270
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +0000271/*
272 * pl08x_terminate_phy_chan() stops the channel, clears the FIFO and
273 * clears any pending interrupt status. This should not be used for
274 * an on-going transfer, but as a method of shutting down a channel
275 * (eg, when it's no longer used) or terminating a transfer.
276 */
277static void pl08x_terminate_phy_chan(struct pl08x_driver_data *pl08x,
278 struct pl08x_phy_chan *ch)
Linus Walleije8689e62010-09-28 15:57:37 +0200279{
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +0000280 u32 val = readl(ch->base + PL080_CH_CONFIG);
Linus Walleije8689e62010-09-28 15:57:37 +0200281
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +0000282 val &= ~(PL080_CONFIG_ENABLE | PL080_CONFIG_ERR_IRQ_MASK |
283 PL080_CONFIG_TC_IRQ_MASK);
Linus Walleije8689e62010-09-28 15:57:37 +0200284
Linus Walleije8689e62010-09-28 15:57:37 +0200285 writel(val, ch->base + PL080_CH_CONFIG);
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +0000286
287 writel(1 << ch->id, pl08x->base + PL080_ERR_CLEAR);
288 writel(1 << ch->id, pl08x->base + PL080_TC_CLEAR);
Linus Walleije8689e62010-09-28 15:57:37 +0200289}
290
291static inline u32 get_bytes_in_cctl(u32 cctl)
292{
293 /* The source width defines the number of bytes */
294 u32 bytes = cctl & PL080_CONTROL_TRANSFER_SIZE_MASK;
295
296 switch (cctl >> PL080_CONTROL_SWIDTH_SHIFT) {
297 case PL080_WIDTH_8BIT:
298 break;
299 case PL080_WIDTH_16BIT:
300 bytes *= 2;
301 break;
302 case PL080_WIDTH_32BIT:
303 bytes *= 4;
304 break;
305 }
306 return bytes;
307}
308
309/* The channel should be paused when calling this */
310static u32 pl08x_getbytes_chan(struct pl08x_dma_chan *plchan)
311{
312 struct pl08x_phy_chan *ch;
Linus Walleije8689e62010-09-28 15:57:37 +0200313 struct pl08x_txd *txd;
314 unsigned long flags;
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000315 size_t bytes = 0;
Linus Walleije8689e62010-09-28 15:57:37 +0200316
317 spin_lock_irqsave(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +0200318 ch = plchan->phychan;
319 txd = plchan->at;
320
321 /*
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000322 * Follow the LLIs to get the number of remaining
323 * bytes in the currently active transaction.
Linus Walleije8689e62010-09-28 15:57:37 +0200324 */
325 if (ch && txd) {
Russell King - ARM Linux4c0df6a2011-01-03 22:36:50 +0000326 u32 clli = readl(ch->base + PL080_CH_LLI) & ~PL080_LLI_LM_AHB2;
Linus Walleije8689e62010-09-28 15:57:37 +0200327
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000328 /* First get the remaining bytes in the active transfer */
Linus Walleije8689e62010-09-28 15:57:37 +0200329 bytes = get_bytes_in_cctl(readl(ch->base + PL080_CH_CONTROL));
330
331 if (clli) {
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000332 struct pl08x_lli *llis_va = txd->llis_va;
333 dma_addr_t llis_bus = txd->llis_bus;
334 int index;
Linus Walleije8689e62010-09-28 15:57:37 +0200335
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000336 BUG_ON(clli < llis_bus || clli >= llis_bus +
337 sizeof(struct pl08x_lli) * MAX_NUM_TSFR_LLIS);
Linus Walleije8689e62010-09-28 15:57:37 +0200338
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000339 /*
340 * Locate the next LLI - as this is an array,
341 * it's simple maths to find.
342 */
343 index = (clli - llis_bus) / sizeof(struct pl08x_lli);
344
345 for (; index < MAX_NUM_TSFR_LLIS; index++) {
346 bytes += get_bytes_in_cctl(llis_va[index].cctl);
347
Linus Walleije8689e62010-09-28 15:57:37 +0200348 /*
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +0000349 * A LLI pointer of 0 terminates the LLI list
Linus Walleije8689e62010-09-28 15:57:37 +0200350 */
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000351 if (!llis_va[index].lli)
352 break;
Linus Walleije8689e62010-09-28 15:57:37 +0200353 }
354 }
355 }
356
357 /* Sum up all queued transactions */
Russell King - ARM Linux15c17232011-01-03 22:44:36 +0000358 if (!list_empty(&plchan->pend_list)) {
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000359 struct pl08x_txd *txdi;
Russell King - ARM Linux15c17232011-01-03 22:44:36 +0000360 list_for_each_entry(txdi, &plchan->pend_list, node) {
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530361 struct pl08x_sg *dsg;
362 list_for_each_entry(dsg, &txd->dsg_list, node)
363 bytes += dsg->len;
Linus Walleije8689e62010-09-28 15:57:37 +0200364 }
Linus Walleije8689e62010-09-28 15:57:37 +0200365 }
366
367 spin_unlock_irqrestore(&plchan->lock, flags);
368
369 return bytes;
370}
371
372/*
373 * Allocate a physical channel for a virtual channel
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000374 *
375 * Try to locate a physical channel to be used for this transfer. If all
376 * are taken return NULL and the requester will have to cope by using
377 * some fallback PIO mode or retrying later.
Linus Walleije8689e62010-09-28 15:57:37 +0200378 */
379static struct pl08x_phy_chan *
380pl08x_get_phy_channel(struct pl08x_driver_data *pl08x,
381 struct pl08x_dma_chan *virt_chan)
382{
383 struct pl08x_phy_chan *ch = NULL;
384 unsigned long flags;
385 int i;
386
Linus Walleije8689e62010-09-28 15:57:37 +0200387 for (i = 0; i < pl08x->vd->channels; i++) {
388 ch = &pl08x->phy_chans[i];
389
390 spin_lock_irqsave(&ch->lock, flags);
391
Linus Walleijaffa1152012-04-12 09:01:49 +0200392 if (!ch->locked && !ch->serving) {
Linus Walleije8689e62010-09-28 15:57:37 +0200393 ch->serving = virt_chan;
394 ch->signal = -1;
395 spin_unlock_irqrestore(&ch->lock, flags);
396 break;
397 }
398
399 spin_unlock_irqrestore(&ch->lock, flags);
400 }
401
402 if (i == pl08x->vd->channels) {
403 /* No physical channel available, cope with it */
404 return NULL;
405 }
406
Viresh Kumarb7b60182011-08-05 15:32:33 +0530407 pm_runtime_get_sync(&pl08x->adev->dev);
Linus Walleije8689e62010-09-28 15:57:37 +0200408 return ch;
409}
410
411static inline void pl08x_put_phy_channel(struct pl08x_driver_data *pl08x,
412 struct pl08x_phy_chan *ch)
413{
414 unsigned long flags;
415
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +0000416 spin_lock_irqsave(&ch->lock, flags);
417
Linus Walleije8689e62010-09-28 15:57:37 +0200418 /* Stop the channel and clear its interrupts */
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +0000419 pl08x_terminate_phy_chan(pl08x, ch);
Linus Walleije8689e62010-09-28 15:57:37 +0200420
Viresh Kumarb7b60182011-08-05 15:32:33 +0530421 pm_runtime_put(&pl08x->adev->dev);
422
Linus Walleije8689e62010-09-28 15:57:37 +0200423 /* Mark it as free */
Linus Walleije8689e62010-09-28 15:57:37 +0200424 ch->serving = NULL;
425 spin_unlock_irqrestore(&ch->lock, flags);
426}
427
428/*
429 * LLI handling
430 */
431
432static inline unsigned int pl08x_get_bytes_for_cctl(unsigned int coded)
433{
434 switch (coded) {
435 case PL080_WIDTH_8BIT:
436 return 1;
437 case PL080_WIDTH_16BIT:
438 return 2;
439 case PL080_WIDTH_32BIT:
440 return 4;
441 default:
442 break;
443 }
444 BUG();
445 return 0;
446}
447
448static inline u32 pl08x_cctl_bits(u32 cctl, u8 srcwidth, u8 dstwidth,
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000449 size_t tsize)
Linus Walleije8689e62010-09-28 15:57:37 +0200450{
451 u32 retbits = cctl;
452
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +0000453 /* Remove all src, dst and transfer size bits */
Linus Walleije8689e62010-09-28 15:57:37 +0200454 retbits &= ~PL080_CONTROL_DWIDTH_MASK;
455 retbits &= ~PL080_CONTROL_SWIDTH_MASK;
456 retbits &= ~PL080_CONTROL_TRANSFER_SIZE_MASK;
457
458 /* Then set the bits according to the parameters */
459 switch (srcwidth) {
460 case 1:
461 retbits |= PL080_WIDTH_8BIT << PL080_CONTROL_SWIDTH_SHIFT;
462 break;
463 case 2:
464 retbits |= PL080_WIDTH_16BIT << PL080_CONTROL_SWIDTH_SHIFT;
465 break;
466 case 4:
467 retbits |= PL080_WIDTH_32BIT << PL080_CONTROL_SWIDTH_SHIFT;
468 break;
469 default:
470 BUG();
471 break;
472 }
473
474 switch (dstwidth) {
475 case 1:
476 retbits |= PL080_WIDTH_8BIT << PL080_CONTROL_DWIDTH_SHIFT;
477 break;
478 case 2:
479 retbits |= PL080_WIDTH_16BIT << PL080_CONTROL_DWIDTH_SHIFT;
480 break;
481 case 4:
482 retbits |= PL080_WIDTH_32BIT << PL080_CONTROL_DWIDTH_SHIFT;
483 break;
484 default:
485 BUG();
486 break;
487 }
488
489 retbits |= tsize << PL080_CONTROL_TRANSFER_SIZE_SHIFT;
490 return retbits;
491}
492
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000493struct pl08x_lli_build_data {
494 struct pl08x_txd *txd;
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000495 struct pl08x_bus_data srcbus;
496 struct pl08x_bus_data dstbus;
497 size_t remainder;
Russell King - ARM Linux25c94f72011-07-21 17:11:46 +0100498 u32 lli_bus;
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000499};
500
Linus Walleije8689e62010-09-28 15:57:37 +0200501/*
Viresh Kumar0532e6f2011-08-05 15:32:31 +0530502 * Autoselect a master bus to use for the transfer. Slave will be the chosen as
503 * victim in case src & dest are not similarly aligned. i.e. If after aligning
504 * masters address with width requirements of transfer (by sending few byte by
505 * byte data), slave is still not aligned, then its width will be reduced to
506 * BYTE.
507 * - prefers the destination bus if both available
Viresh Kumar036f05f2011-08-05 15:32:41 +0530508 * - prefers bus with fixed address (i.e. peripheral)
Linus Walleije8689e62010-09-28 15:57:37 +0200509 */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000510static void pl08x_choose_master_bus(struct pl08x_lli_build_data *bd,
511 struct pl08x_bus_data **mbus, struct pl08x_bus_data **sbus, u32 cctl)
Linus Walleije8689e62010-09-28 15:57:37 +0200512{
513 if (!(cctl & PL080_CONTROL_DST_INCR)) {
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000514 *mbus = &bd->dstbus;
515 *sbus = &bd->srcbus;
Viresh Kumar036f05f2011-08-05 15:32:41 +0530516 } else if (!(cctl & PL080_CONTROL_SRC_INCR)) {
517 *mbus = &bd->srcbus;
518 *sbus = &bd->dstbus;
Linus Walleije8689e62010-09-28 15:57:37 +0200519 } else {
Viresh Kumar036f05f2011-08-05 15:32:41 +0530520 if (bd->dstbus.buswidth >= bd->srcbus.buswidth) {
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000521 *mbus = &bd->dstbus;
522 *sbus = &bd->srcbus;
Linus Walleije8689e62010-09-28 15:57:37 +0200523 } else {
Viresh Kumar036f05f2011-08-05 15:32:41 +0530524 *mbus = &bd->srcbus;
525 *sbus = &bd->dstbus;
Linus Walleije8689e62010-09-28 15:57:37 +0200526 }
527 }
528}
529
530/*
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000531 * Fills in one LLI for a certain transfer descriptor and advance the counter
Linus Walleije8689e62010-09-28 15:57:37 +0200532 */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000533static void pl08x_fill_lli_for_desc(struct pl08x_lli_build_data *bd,
534 int num_llis, int len, u32 cctl)
Linus Walleije8689e62010-09-28 15:57:37 +0200535{
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000536 struct pl08x_lli *llis_va = bd->txd->llis_va;
537 dma_addr_t llis_bus = bd->txd->llis_bus;
Linus Walleije8689e62010-09-28 15:57:37 +0200538
539 BUG_ON(num_llis >= MAX_NUM_TSFR_LLIS);
540
Russell King - ARM Linux30749cb2011-01-03 22:41:13 +0000541 llis_va[num_llis].cctl = cctl;
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000542 llis_va[num_llis].src = bd->srcbus.addr;
543 llis_va[num_llis].dst = bd->dstbus.addr;
Viresh Kumar3e27ee82011-08-05 15:32:27 +0530544 llis_va[num_llis].lli = llis_bus + (num_llis + 1) *
545 sizeof(struct pl08x_lli);
Russell King - ARM Linux25c94f72011-07-21 17:11:46 +0100546 llis_va[num_llis].lli |= bd->lli_bus;
Linus Walleije8689e62010-09-28 15:57:37 +0200547
548 if (cctl & PL080_CONTROL_SRC_INCR)
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000549 bd->srcbus.addr += len;
Linus Walleije8689e62010-09-28 15:57:37 +0200550 if (cctl & PL080_CONTROL_DST_INCR)
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000551 bd->dstbus.addr += len;
Linus Walleije8689e62010-09-28 15:57:37 +0200552
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000553 BUG_ON(bd->remainder < len);
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000554
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000555 bd->remainder -= len;
Linus Walleije8689e62010-09-28 15:57:37 +0200556}
557
Viresh Kumar03af5002011-08-05 15:32:39 +0530558static inline void prep_byte_width_lli(struct pl08x_lli_build_data *bd,
559 u32 *cctl, u32 len, int num_llis, size_t *total_bytes)
Linus Walleije8689e62010-09-28 15:57:37 +0200560{
Viresh Kumar03af5002011-08-05 15:32:39 +0530561 *cctl = pl08x_cctl_bits(*cctl, 1, 1, len);
562 pl08x_fill_lli_for_desc(bd, num_llis, len, *cctl);
563 (*total_bytes) += len;
Linus Walleije8689e62010-09-28 15:57:37 +0200564}
565
566/*
567 * This fills in the table of LLIs for the transfer descriptor
568 * Note that we assume we never have to change the burst sizes
569 * Return 0 for error
570 */
571static int pl08x_fill_llis_for_desc(struct pl08x_driver_data *pl08x,
572 struct pl08x_txd *txd)
573{
Linus Walleije8689e62010-09-28 15:57:37 +0200574 struct pl08x_bus_data *mbus, *sbus;
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000575 struct pl08x_lli_build_data bd;
Linus Walleije8689e62010-09-28 15:57:37 +0200576 int num_llis = 0;
Viresh Kumar03af5002011-08-05 15:32:39 +0530577 u32 cctl, early_bytes = 0;
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530578 size_t max_bytes_per_lli, total_bytes;
Russell King - ARM Linux7cb72ad2011-01-03 22:35:28 +0000579 struct pl08x_lli *llis_va;
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530580 struct pl08x_sg *dsg;
Linus Walleije8689e62010-09-28 15:57:37 +0200581
Viresh Kumar3e27ee82011-08-05 15:32:27 +0530582 txd->llis_va = dma_pool_alloc(pl08x->pool, GFP_NOWAIT, &txd->llis_bus);
Linus Walleije8689e62010-09-28 15:57:37 +0200583 if (!txd->llis_va) {
584 dev_err(&pl08x->adev->dev, "%s no memory for llis\n", __func__);
585 return 0;
586 }
587
588 pl08x->pool_ctr++;
589
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000590 bd.txd = txd;
Russell King - ARM Linux25c94f72011-07-21 17:11:46 +0100591 bd.lli_bus = (pl08x->lli_buses & PL08X_AHB2) ? PL080_LLI_LM_AHB2 : 0;
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530592 cctl = txd->cctl;
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000593
Linus Walleije8689e62010-09-28 15:57:37 +0200594 /* Find maximum width of the source bus */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000595 bd.srcbus.maxwidth =
Linus Walleije8689e62010-09-28 15:57:37 +0200596 pl08x_get_bytes_for_cctl((cctl & PL080_CONTROL_SWIDTH_MASK) >>
597 PL080_CONTROL_SWIDTH_SHIFT);
598
599 /* Find maximum width of the destination bus */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000600 bd.dstbus.maxwidth =
Linus Walleije8689e62010-09-28 15:57:37 +0200601 pl08x_get_bytes_for_cctl((cctl & PL080_CONTROL_DWIDTH_MASK) >>
602 PL080_CONTROL_DWIDTH_SHIFT);
603
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530604 list_for_each_entry(dsg, &txd->dsg_list, node) {
605 total_bytes = 0;
606 cctl = txd->cctl;
Linus Walleije8689e62010-09-28 15:57:37 +0200607
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530608 bd.srcbus.addr = dsg->src_addr;
609 bd.dstbus.addr = dsg->dst_addr;
610 bd.remainder = dsg->len;
611 bd.srcbus.buswidth = bd.srcbus.maxwidth;
612 bd.dstbus.buswidth = bd.dstbus.maxwidth;
Linus Walleije8689e62010-09-28 15:57:37 +0200613
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530614 pl08x_choose_master_bus(&bd, &mbus, &sbus, cctl);
Linus Walleije8689e62010-09-28 15:57:37 +0200615
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530616 dev_vdbg(&pl08x->adev->dev, "src=0x%08x%s/%u dst=0x%08x%s/%u len=%zu\n",
617 bd.srcbus.addr, cctl & PL080_CONTROL_SRC_INCR ? "+" : "",
618 bd.srcbus.buswidth,
619 bd.dstbus.addr, cctl & PL080_CONTROL_DST_INCR ? "+" : "",
620 bd.dstbus.buswidth,
621 bd.remainder);
622 dev_vdbg(&pl08x->adev->dev, "mbus=%s sbus=%s\n",
623 mbus == &bd.srcbus ? "src" : "dst",
624 sbus == &bd.srcbus ? "src" : "dst");
Russell King - ARM Linuxfc74eb72011-07-21 17:12:06 +0100625
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530626 /*
627 * Zero length is only allowed if all these requirements are
628 * met:
629 * - flow controller is peripheral.
630 * - src.addr is aligned to src.width
631 * - dst.addr is aligned to dst.width
632 *
633 * sg_len == 1 should be true, as there can be two cases here:
634 *
635 * - Memory addresses are contiguous and are not scattered.
636 * Here, Only one sg will be passed by user driver, with
637 * memory address and zero length. We pass this to controller
638 * and after the transfer it will receive the last burst
639 * request from peripheral and so transfer finishes.
640 *
641 * - Memory addresses are scattered and are not contiguous.
642 * Here, Obviously as DMA controller doesn't know when a lli's
643 * transfer gets over, it can't load next lli. So in this
644 * case, there has to be an assumption that only one lli is
645 * supported. Thus, we can't have scattered addresses.
646 */
647 if (!bd.remainder) {
648 u32 fc = (txd->ccfg & PL080_CONFIG_FLOW_CONTROL_MASK) >>
649 PL080_CONFIG_FLOW_CONTROL_SHIFT;
650 if (!((fc >= PL080_FLOW_SRC2DST_DST) &&
Viresh Kumar0a235652011-08-05 15:32:42 +0530651 (fc <= PL080_FLOW_SRC2DST_SRC))) {
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530652 dev_err(&pl08x->adev->dev, "%s sg len can't be zero",
653 __func__);
654 return 0;
655 }
Linus Walleije8689e62010-09-28 15:57:37 +0200656
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530657 if ((bd.srcbus.addr % bd.srcbus.buswidth) ||
Julia Lawall880db3f2012-01-12 22:49:29 +0100658 (bd.dstbus.addr % bd.dstbus.buswidth)) {
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530659 dev_err(&pl08x->adev->dev,
660 "%s src & dst address must be aligned to src"
661 " & dst width if peripheral is flow controller",
662 __func__);
663 return 0;
664 }
Linus Walleije8689e62010-09-28 15:57:37 +0200665
Viresh Kumar16a2e7d2011-08-05 15:32:37 +0530666 cctl = pl08x_cctl_bits(cctl, bd.srcbus.buswidth,
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530667 bd.dstbus.buswidth, 0);
668 pl08x_fill_lli_for_desc(&bd, num_llis++, 0, cctl);
669 break;
Linus Walleije8689e62010-09-28 15:57:37 +0200670 }
671
672 /*
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530673 * Send byte by byte for following cases
674 * - Less than a bus width available
675 * - until master bus is aligned
Linus Walleije8689e62010-09-28 15:57:37 +0200676 */
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530677 if (bd.remainder < mbus->buswidth)
678 early_bytes = bd.remainder;
679 else if ((mbus->addr) % (mbus->buswidth)) {
680 early_bytes = mbus->buswidth - (mbus->addr) %
681 (mbus->buswidth);
682 if ((bd.remainder - early_bytes) < mbus->buswidth)
683 early_bytes = bd.remainder;
Linus Walleije8689e62010-09-28 15:57:37 +0200684 }
Viresh Kumar16a2e7d2011-08-05 15:32:37 +0530685
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530686 if (early_bytes) {
687 dev_vdbg(&pl08x->adev->dev,
688 "%s byte width LLIs (remain 0x%08x)\n",
689 __func__, bd.remainder);
690 prep_byte_width_lli(&bd, &cctl, early_bytes, num_llis++,
691 &total_bytes);
692 }
Linus Walleije8689e62010-09-28 15:57:37 +0200693
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530694 if (bd.remainder) {
695 /*
696 * Master now aligned
697 * - if slave is not then we must set its width down
698 */
699 if (sbus->addr % sbus->buswidth) {
700 dev_dbg(&pl08x->adev->dev,
701 "%s set down bus width to one byte\n",
702 __func__);
703
704 sbus->buswidth = 1;
705 }
706
707 /*
708 * Bytes transferred = tsize * src width, not
709 * MIN(buswidths)
710 */
711 max_bytes_per_lli = bd.srcbus.buswidth *
712 PL080_CONTROL_TRANSFER_SIZE_MASK;
713 dev_vdbg(&pl08x->adev->dev,
714 "%s max bytes per lli = %zu\n",
715 __func__, max_bytes_per_lli);
716
717 /*
718 * Make largest possible LLIs until less than one bus
719 * width left
720 */
721 while (bd.remainder > (mbus->buswidth - 1)) {
722 size_t lli_len, tsize, width;
723
724 /*
725 * If enough left try to send max possible,
726 * otherwise try to send the remainder
727 */
728 lli_len = min(bd.remainder, max_bytes_per_lli);
729
730 /*
731 * Check against maximum bus alignment:
732 * Calculate actual transfer size in relation to
733 * bus width an get a maximum remainder of the
734 * highest bus width - 1
735 */
736 width = max(mbus->buswidth, sbus->buswidth);
737 lli_len = (lli_len / width) * width;
738 tsize = lli_len / bd.srcbus.buswidth;
739
740 dev_vdbg(&pl08x->adev->dev,
741 "%s fill lli with single lli chunk of "
742 "size 0x%08zx (remainder 0x%08zx)\n",
743 __func__, lli_len, bd.remainder);
744
745 cctl = pl08x_cctl_bits(cctl, bd.srcbus.buswidth,
746 bd.dstbus.buswidth, tsize);
747 pl08x_fill_lli_for_desc(&bd, num_llis++,
748 lli_len, cctl);
749 total_bytes += lli_len;
750 }
751
752 /*
753 * Send any odd bytes
754 */
755 if (bd.remainder) {
756 dev_vdbg(&pl08x->adev->dev,
757 "%s align with boundary, send odd bytes (remain %zu)\n",
758 __func__, bd.remainder);
759 prep_byte_width_lli(&bd, &cctl, bd.remainder,
760 num_llis++, &total_bytes);
761 }
762 }
763
764 if (total_bytes != dsg->len) {
765 dev_err(&pl08x->adev->dev,
766 "%s size of encoded lli:s don't match total txd, transferred 0x%08zx from size 0x%08zx\n",
767 __func__, total_bytes, dsg->len);
768 return 0;
769 }
770
771 if (num_llis >= MAX_NUM_TSFR_LLIS) {
772 dev_err(&pl08x->adev->dev,
773 "%s need to increase MAX_NUM_TSFR_LLIS from 0x%08x\n",
774 __func__, (u32) MAX_NUM_TSFR_LLIS);
775 return 0;
776 }
Linus Walleije8689e62010-09-28 15:57:37 +0200777 }
Linus Walleije8689e62010-09-28 15:57:37 +0200778
Russell King - ARM Linuxb58b6b52011-01-03 22:34:48 +0000779 llis_va = txd->llis_va;
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000780 /* The final LLI terminates the LLI. */
Russell King - ARM Linuxbfddfb42011-01-03 22:38:12 +0000781 llis_va[num_llis - 1].lli = 0;
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000782 /* The final LLI element shall also fire an interrupt. */
Russell King - ARM Linuxb58b6b52011-01-03 22:34:48 +0000783 llis_va[num_llis - 1].cctl |= PL080_CONTROL_TC_IRQ_EN;
Linus Walleije8689e62010-09-28 15:57:37 +0200784
Linus Walleije8689e62010-09-28 15:57:37 +0200785#ifdef VERBOSE_DEBUG
786 {
787 int i;
788
Russell King - ARM Linuxfc74eb72011-07-21 17:12:06 +0100789 dev_vdbg(&pl08x->adev->dev,
790 "%-3s %-9s %-10s %-10s %-10s %s\n",
791 "lli", "", "csrc", "cdst", "clli", "cctl");
Linus Walleije8689e62010-09-28 15:57:37 +0200792 for (i = 0; i < num_llis; i++) {
793 dev_vdbg(&pl08x->adev->dev,
Russell King - ARM Linuxfc74eb72011-07-21 17:12:06 +0100794 "%3d @%p: 0x%08x 0x%08x 0x%08x 0x%08x\n",
795 i, &llis_va[i], llis_va[i].src,
796 llis_va[i].dst, llis_va[i].lli, llis_va[i].cctl
Linus Walleije8689e62010-09-28 15:57:37 +0200797 );
798 }
799 }
800#endif
801
802 return num_llis;
803}
804
805/* You should call this with the struct pl08x lock held */
806static void pl08x_free_txd(struct pl08x_driver_data *pl08x,
807 struct pl08x_txd *txd)
808{
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530809 struct pl08x_sg *dsg, *_dsg;
810
Linus Walleije8689e62010-09-28 15:57:37 +0200811 /* Free the LLI */
Viresh Kumarc1205642011-08-05 15:32:44 +0530812 if (txd->llis_va)
813 dma_pool_free(pl08x->pool, txd->llis_va, txd->llis_bus);
Linus Walleije8689e62010-09-28 15:57:37 +0200814
815 pl08x->pool_ctr--;
816
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530817 list_for_each_entry_safe(dsg, _dsg, &txd->dsg_list, node) {
818 list_del(&dsg->node);
819 kfree(dsg);
820 }
821
Linus Walleije8689e62010-09-28 15:57:37 +0200822 kfree(txd);
823}
824
825static void pl08x_free_txd_list(struct pl08x_driver_data *pl08x,
826 struct pl08x_dma_chan *plchan)
827{
828 struct pl08x_txd *txdi = NULL;
829 struct pl08x_txd *next;
830
Russell King - ARM Linux15c17232011-01-03 22:44:36 +0000831 if (!list_empty(&plchan->pend_list)) {
Linus Walleije8689e62010-09-28 15:57:37 +0200832 list_for_each_entry_safe(txdi,
Russell King - ARM Linux15c17232011-01-03 22:44:36 +0000833 next, &plchan->pend_list, node) {
Linus Walleije8689e62010-09-28 15:57:37 +0200834 list_del(&txdi->node);
835 pl08x_free_txd(pl08x, txdi);
836 }
Linus Walleije8689e62010-09-28 15:57:37 +0200837 }
838}
839
840/*
841 * The DMA ENGINE API
842 */
843static int pl08x_alloc_chan_resources(struct dma_chan *chan)
844{
845 return 0;
846}
847
848static void pl08x_free_chan_resources(struct dma_chan *chan)
849{
850}
851
852/*
853 * This should be called with the channel plchan->lock held
854 */
855static int prep_phy_channel(struct pl08x_dma_chan *plchan,
856 struct pl08x_txd *txd)
857{
858 struct pl08x_driver_data *pl08x = plchan->host;
859 struct pl08x_phy_chan *ch;
860 int ret;
861
862 /* Check if we already have a channel */
Viresh Kumar8f0d30f2011-11-29 12:56:50 +0530863 if (plchan->phychan) {
864 ch = plchan->phychan;
865 goto got_channel;
866 }
Linus Walleije8689e62010-09-28 15:57:37 +0200867
868 ch = pl08x_get_phy_channel(pl08x, plchan);
869 if (!ch) {
870 /* No physical channel available, cope with it */
871 dev_dbg(&pl08x->adev->dev, "no physical channel available for xfer on %s\n", plchan->name);
872 return -EBUSY;
873 }
874
875 /*
876 * OK we have a physical channel: for memcpy() this is all we
877 * need, but for slaves the physical signals may be muxed!
878 * Can the platform allow us to use this channel?
879 */
Viresh Kumar16ca8102011-08-05 15:32:35 +0530880 if (plchan->slave && pl08x->pd->get_signal) {
Linus Walleije8689e62010-09-28 15:57:37 +0200881 ret = pl08x->pd->get_signal(plchan);
882 if (ret < 0) {
883 dev_dbg(&pl08x->adev->dev,
884 "unable to use physical channel %d for transfer on %s due to platform restrictions\n",
885 ch->id, plchan->name);
886 /* Release physical channel & return */
887 pl08x_put_phy_channel(pl08x, ch);
888 return -EBUSY;
889 }
890 ch->signal = ret;
891 }
892
Viresh Kumar8f0d30f2011-11-29 12:56:50 +0530893 plchan->phychan = ch;
Linus Walleije8689e62010-09-28 15:57:37 +0200894 dev_dbg(&pl08x->adev->dev, "allocated physical channel %d and signal %d for xfer on %s\n",
895 ch->id,
896 ch->signal,
897 plchan->name);
898
Viresh Kumar8f0d30f2011-11-29 12:56:50 +0530899got_channel:
900 /* Assign the flow control signal to this channel */
901 if (txd->direction == DMA_MEM_TO_DEV)
902 txd->ccfg |= ch->signal << PL080_CONFIG_DST_SEL_SHIFT;
903 else if (txd->direction == DMA_DEV_TO_MEM)
904 txd->ccfg |= ch->signal << PL080_CONFIG_SRC_SEL_SHIFT;
905
Russell King - ARM Linux8087aac2011-01-03 22:45:17 +0000906 plchan->phychan_hold++;
Linus Walleije8689e62010-09-28 15:57:37 +0200907
908 return 0;
909}
910
Russell King - ARM Linux8c8cc2b2011-01-03 22:36:09 +0000911static void release_phy_channel(struct pl08x_dma_chan *plchan)
912{
913 struct pl08x_driver_data *pl08x = plchan->host;
914
915 if ((plchan->phychan->signal >= 0) && pl08x->pd->put_signal) {
916 pl08x->pd->put_signal(plchan);
917 plchan->phychan->signal = -1;
918 }
919 pl08x_put_phy_channel(pl08x, plchan->phychan);
920 plchan->phychan = NULL;
921}
922
Linus Walleije8689e62010-09-28 15:57:37 +0200923static dma_cookie_t pl08x_tx_submit(struct dma_async_tx_descriptor *tx)
924{
925 struct pl08x_dma_chan *plchan = to_pl08x_chan(tx->chan);
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +0000926 struct pl08x_txd *txd = to_pl08x_txd(tx);
Russell King - ARM Linuxc370e592011-01-03 22:45:37 +0000927 unsigned long flags;
Russell King - ARM Linux884485e2012-03-06 22:34:46 +0000928 dma_cookie_t cookie;
Russell King - ARM Linuxc370e592011-01-03 22:45:37 +0000929
930 spin_lock_irqsave(&plchan->lock, flags);
Russell King - ARM Linux884485e2012-03-06 22:34:46 +0000931 cookie = dma_cookie_assign(tx);
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +0000932
933 /* Put this onto the pending list */
934 list_add_tail(&txd->node, &plchan->pend_list);
935
936 /*
937 * If there was no physical channel available for this memcpy,
938 * stack the request up and indicate that the channel is waiting
939 * for a free physical channel.
940 */
941 if (!plchan->slave && !plchan->phychan) {
942 /* Do this memcpy whenever there is a channel ready */
943 plchan->state = PL08X_CHAN_WAITING;
944 plchan->waiting = txd;
Russell King - ARM Linux8087aac2011-01-03 22:45:17 +0000945 } else {
946 plchan->phychan_hold--;
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +0000947 }
948
Russell King - ARM Linuxc370e592011-01-03 22:45:37 +0000949 spin_unlock_irqrestore(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +0200950
Russell King - ARM Linux884485e2012-03-06 22:34:46 +0000951 return cookie;
Linus Walleije8689e62010-09-28 15:57:37 +0200952}
953
954static struct dma_async_tx_descriptor *pl08x_prep_dma_interrupt(
955 struct dma_chan *chan, unsigned long flags)
956{
957 struct dma_async_tx_descriptor *retval = NULL;
958
959 return retval;
960}
961
962/*
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000963 * Code accessing dma_async_is_complete() in a tight loop may give problems.
964 * If slaves are relying on interrupts to signal completion this function
965 * must not be called with interrupts disabled.
Linus Walleije8689e62010-09-28 15:57:37 +0200966 */
Viresh Kumar3e27ee82011-08-05 15:32:27 +0530967static enum dma_status pl08x_dma_tx_status(struct dma_chan *chan,
968 dma_cookie_t cookie, struct dma_tx_state *txstate)
Linus Walleije8689e62010-09-28 15:57:37 +0200969{
970 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
Linus Walleije8689e62010-09-28 15:57:37 +0200971 enum dma_status ret;
Linus Walleije8689e62010-09-28 15:57:37 +0200972
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +0000973 ret = dma_cookie_status(chan, cookie, txstate);
974 if (ret == DMA_SUCCESS)
Linus Walleije8689e62010-09-28 15:57:37 +0200975 return ret;
Linus Walleije8689e62010-09-28 15:57:37 +0200976
977 /*
Linus Walleije8689e62010-09-28 15:57:37 +0200978 * This cookie not complete yet
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +0000979 * Get number of bytes left in the active transactions and queue
Linus Walleije8689e62010-09-28 15:57:37 +0200980 */
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +0000981 dma_set_residue(txstate, pl08x_getbytes_chan(plchan));
Linus Walleije8689e62010-09-28 15:57:37 +0200982
983 if (plchan->state == PL08X_CHAN_PAUSED)
984 return DMA_PAUSED;
985
986 /* Whether waiting or running, we're in progress */
987 return DMA_IN_PROGRESS;
988}
989
990/* PrimeCell DMA extension */
991struct burst_table {
Russell King - ARM Linux760596c62011-07-21 17:14:08 +0100992 u32 burstwords;
Linus Walleije8689e62010-09-28 15:57:37 +0200993 u32 reg;
994};
995
996static const struct burst_table burst_sizes[] = {
997 {
998 .burstwords = 256,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +0100999 .reg = PL080_BSIZE_256,
Linus Walleije8689e62010-09-28 15:57:37 +02001000 },
1001 {
1002 .burstwords = 128,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001003 .reg = PL080_BSIZE_128,
Linus Walleije8689e62010-09-28 15:57:37 +02001004 },
1005 {
1006 .burstwords = 64,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001007 .reg = PL080_BSIZE_64,
Linus Walleije8689e62010-09-28 15:57:37 +02001008 },
1009 {
1010 .burstwords = 32,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001011 .reg = PL080_BSIZE_32,
Linus Walleije8689e62010-09-28 15:57:37 +02001012 },
1013 {
1014 .burstwords = 16,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001015 .reg = PL080_BSIZE_16,
Linus Walleije8689e62010-09-28 15:57:37 +02001016 },
1017 {
1018 .burstwords = 8,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001019 .reg = PL080_BSIZE_8,
Linus Walleije8689e62010-09-28 15:57:37 +02001020 },
1021 {
1022 .burstwords = 4,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001023 .reg = PL080_BSIZE_4,
Linus Walleije8689e62010-09-28 15:57:37 +02001024 },
1025 {
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001026 .burstwords = 0,
1027 .reg = PL080_BSIZE_1,
Linus Walleije8689e62010-09-28 15:57:37 +02001028 },
1029};
1030
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001031/*
1032 * Given the source and destination available bus masks, select which
1033 * will be routed to each port. We try to have source and destination
1034 * on separate ports, but always respect the allowable settings.
1035 */
1036static u32 pl08x_select_bus(u8 src, u8 dst)
1037{
1038 u32 cctl = 0;
1039
1040 if (!(dst & PL08X_AHB1) || ((dst & PL08X_AHB2) && (src & PL08X_AHB1)))
1041 cctl |= PL080_CONTROL_DST_AHB2;
1042 if (!(src & PL08X_AHB1) || ((src & PL08X_AHB2) && !(dst & PL08X_AHB2)))
1043 cctl |= PL080_CONTROL_SRC_AHB2;
1044
1045 return cctl;
1046}
1047
Russell King - ARM Linuxf14c4262011-07-21 17:12:47 +01001048static u32 pl08x_cctl(u32 cctl)
1049{
1050 cctl &= ~(PL080_CONTROL_SRC_AHB2 | PL080_CONTROL_DST_AHB2 |
1051 PL080_CONTROL_SRC_INCR | PL080_CONTROL_DST_INCR |
1052 PL080_CONTROL_PROT_MASK);
1053
1054 /* Access the cell in privileged mode, non-bufferable, non-cacheable */
1055 return cctl | PL080_CONTROL_PROT_SYS;
1056}
1057
Russell King - ARM Linuxaa88cda2011-07-21 17:13:28 +01001058static u32 pl08x_width(enum dma_slave_buswidth width)
1059{
1060 switch (width) {
1061 case DMA_SLAVE_BUSWIDTH_1_BYTE:
1062 return PL080_WIDTH_8BIT;
1063 case DMA_SLAVE_BUSWIDTH_2_BYTES:
1064 return PL080_WIDTH_16BIT;
1065 case DMA_SLAVE_BUSWIDTH_4_BYTES:
1066 return PL080_WIDTH_32BIT;
Vinod Koulf32807f2011-07-25 19:22:01 +05301067 default:
1068 return ~0;
Russell King - ARM Linuxaa88cda2011-07-21 17:13:28 +01001069 }
Russell King - ARM Linuxaa88cda2011-07-21 17:13:28 +01001070}
1071
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001072static u32 pl08x_burst(u32 maxburst)
1073{
1074 int i;
1075
1076 for (i = 0; i < ARRAY_SIZE(burst_sizes); i++)
1077 if (burst_sizes[i].burstwords <= maxburst)
1078 break;
1079
1080 return burst_sizes[i].reg;
1081}
1082
Russell King - ARM Linuxf0fd9442011-01-03 22:45:57 +00001083static int dma_set_runtime_config(struct dma_chan *chan,
1084 struct dma_slave_config *config)
Linus Walleije8689e62010-09-28 15:57:37 +02001085{
1086 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1087 struct pl08x_driver_data *pl08x = plchan->host;
Linus Walleije8689e62010-09-28 15:57:37 +02001088 enum dma_slave_buswidth addr_width;
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001089 u32 width, burst, maxburst;
Linus Walleije8689e62010-09-28 15:57:37 +02001090 u32 cctl = 0;
Linus Walleije8689e62010-09-28 15:57:37 +02001091
Russell King - ARM Linuxb7f75862011-01-03 22:46:17 +00001092 if (!plchan->slave)
1093 return -EINVAL;
1094
Linus Walleije8689e62010-09-28 15:57:37 +02001095 /* Transfer direction */
1096 plchan->runtime_direction = config->direction;
Vinod Kouldb8196d2011-10-13 22:34:23 +05301097 if (config->direction == DMA_MEM_TO_DEV) {
Linus Walleije8689e62010-09-28 15:57:37 +02001098 addr_width = config->dst_addr_width;
1099 maxburst = config->dst_maxburst;
Vinod Kouldb8196d2011-10-13 22:34:23 +05301100 } else if (config->direction == DMA_DEV_TO_MEM) {
Linus Walleije8689e62010-09-28 15:57:37 +02001101 addr_width = config->src_addr_width;
1102 maxburst = config->src_maxburst;
1103 } else {
1104 dev_err(&pl08x->adev->dev,
1105 "bad runtime_config: alien transfer direction\n");
Russell King - ARM Linuxf0fd9442011-01-03 22:45:57 +00001106 return -EINVAL;
Linus Walleije8689e62010-09-28 15:57:37 +02001107 }
1108
Russell King - ARM Linuxaa88cda2011-07-21 17:13:28 +01001109 width = pl08x_width(addr_width);
1110 if (width == ~0) {
Linus Walleije8689e62010-09-28 15:57:37 +02001111 dev_err(&pl08x->adev->dev,
1112 "bad runtime_config: alien address width\n");
Russell King - ARM Linuxf0fd9442011-01-03 22:45:57 +00001113 return -EINVAL;
Linus Walleije8689e62010-09-28 15:57:37 +02001114 }
1115
Russell King - ARM Linuxaa88cda2011-07-21 17:13:28 +01001116 cctl |= width << PL080_CONTROL_SWIDTH_SHIFT;
1117 cctl |= width << PL080_CONTROL_DWIDTH_SHIFT;
1118
Linus Walleije8689e62010-09-28 15:57:37 +02001119 /*
Russell King - ARM Linux4440aac2011-01-03 22:30:44 +00001120 * If this channel will only request single transfers, set this
1121 * down to ONE element. Also select one element if no maxburst
1122 * is specified.
Linus Walleije8689e62010-09-28 15:57:37 +02001123 */
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001124 if (plchan->cd->single)
1125 maxburst = 1;
1126
1127 burst = pl08x_burst(maxburst);
1128 cctl |= burst << PL080_CONTROL_SB_SIZE_SHIFT;
1129 cctl |= burst << PL080_CONTROL_DB_SIZE_SHIFT;
Linus Walleije8689e62010-09-28 15:57:37 +02001130
Viresh Kumar8c9f7aa2012-02-01 16:12:20 +05301131 plchan->device_fc = config->device_fc;
1132
Vinod Kouldb8196d2011-10-13 22:34:23 +05301133 if (plchan->runtime_direction == DMA_DEV_TO_MEM) {
Russell King - ARM Linuxb207b4d2011-07-21 17:12:27 +01001134 plchan->src_addr = config->src_addr;
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001135 plchan->src_cctl = pl08x_cctl(cctl) | PL080_CONTROL_DST_INCR |
1136 pl08x_select_bus(plchan->cd->periph_buses,
1137 pl08x->mem_buses);
Russell King - ARM Linuxb207b4d2011-07-21 17:12:27 +01001138 } else {
1139 plchan->dst_addr = config->dst_addr;
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001140 plchan->dst_cctl = pl08x_cctl(cctl) | PL080_CONTROL_SRC_INCR |
1141 pl08x_select_bus(pl08x->mem_buses,
1142 plchan->cd->periph_buses);
Russell King - ARM Linuxb207b4d2011-07-21 17:12:27 +01001143 }
Russell King - ARM Linuxf0fd9442011-01-03 22:45:57 +00001144
Linus Walleije8689e62010-09-28 15:57:37 +02001145 dev_dbg(&pl08x->adev->dev,
1146 "configured channel %s (%s) for %s, data width %d, "
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001147 "maxburst %d words, LE, CCTL=0x%08x\n",
Linus Walleije8689e62010-09-28 15:57:37 +02001148 dma_chan_name(chan), plchan->name,
Vinod Kouldb8196d2011-10-13 22:34:23 +05301149 (config->direction == DMA_DEV_TO_MEM) ? "RX" : "TX",
Linus Walleije8689e62010-09-28 15:57:37 +02001150 addr_width,
1151 maxburst,
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001152 cctl);
Russell King - ARM Linuxf0fd9442011-01-03 22:45:57 +00001153
1154 return 0;
Linus Walleije8689e62010-09-28 15:57:37 +02001155}
1156
1157/*
1158 * Slave transactions callback to the slave device to allow
1159 * synchronization of slave DMA signals with the DMAC enable
1160 */
1161static void pl08x_issue_pending(struct dma_chan *chan)
1162{
1163 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
Linus Walleije8689e62010-09-28 15:57:37 +02001164 unsigned long flags;
1165
1166 spin_lock_irqsave(&plchan->lock, flags);
Russell King - ARM Linux9c0bb432011-01-03 22:32:05 +00001167 /* Something is already active, or we're waiting for a channel... */
1168 if (plchan->at || plchan->state == PL08X_CHAN_WAITING) {
1169 spin_unlock_irqrestore(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001170 return;
Russell King - ARM Linux9c0bb432011-01-03 22:32:05 +00001171 }
Linus Walleije8689e62010-09-28 15:57:37 +02001172
1173 /* Take the first element in the queue and execute it */
Russell King - ARM Linux15c17232011-01-03 22:44:36 +00001174 if (!list_empty(&plchan->pend_list)) {
Linus Walleije8689e62010-09-28 15:57:37 +02001175 struct pl08x_txd *next;
1176
Russell King - ARM Linux15c17232011-01-03 22:44:36 +00001177 next = list_first_entry(&plchan->pend_list,
Linus Walleije8689e62010-09-28 15:57:37 +02001178 struct pl08x_txd,
1179 node);
1180 list_del(&next->node);
Linus Walleije8689e62010-09-28 15:57:37 +02001181 plchan->state = PL08X_CHAN_RUNNING;
1182
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +00001183 pl08x_start_txd(plchan, next);
Linus Walleije8689e62010-09-28 15:57:37 +02001184 }
1185
1186 spin_unlock_irqrestore(&plchan->lock, flags);
1187}
1188
1189static int pl08x_prep_channel_resources(struct pl08x_dma_chan *plchan,
1190 struct pl08x_txd *txd)
1191{
Linus Walleije8689e62010-09-28 15:57:37 +02001192 struct pl08x_driver_data *pl08x = plchan->host;
Russell King - ARM Linuxc370e592011-01-03 22:45:37 +00001193 unsigned long flags;
1194 int num_llis, ret;
Linus Walleije8689e62010-09-28 15:57:37 +02001195
1196 num_llis = pl08x_fill_llis_for_desc(pl08x, txd);
Russell King - ARM Linuxdafa7312011-01-03 22:31:45 +00001197 if (!num_llis) {
Viresh Kumar57001a62011-08-05 15:32:45 +05301198 spin_lock_irqsave(&plchan->lock, flags);
1199 pl08x_free_txd(pl08x, txd);
1200 spin_unlock_irqrestore(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001201 return -EINVAL;
Russell King - ARM Linuxdafa7312011-01-03 22:31:45 +00001202 }
Linus Walleije8689e62010-09-28 15:57:37 +02001203
Russell King - ARM Linuxc370e592011-01-03 22:45:37 +00001204 spin_lock_irqsave(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001205
Linus Walleije8689e62010-09-28 15:57:37 +02001206 /*
1207 * See if we already have a physical channel allocated,
1208 * else this is the time to try to get one.
1209 */
1210 ret = prep_phy_channel(plchan, txd);
1211 if (ret) {
1212 /*
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +00001213 * No physical channel was available.
1214 *
1215 * memcpy transfers can be sorted out at submission time.
1216 *
1217 * Slave transfers may have been denied due to platform
1218 * channel muxing restrictions. Since there is no guarantee
1219 * that this will ever be resolved, and the signal must be
1220 * acquired AFTER acquiring the physical channel, we will let
1221 * them be NACK:ed with -EBUSY here. The drivers can retry
1222 * the prep() call if they are eager on doing this using DMA.
Linus Walleije8689e62010-09-28 15:57:37 +02001223 */
1224 if (plchan->slave) {
1225 pl08x_free_txd_list(pl08x, plchan);
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +00001226 pl08x_free_txd(pl08x, txd);
Russell King - ARM Linuxc370e592011-01-03 22:45:37 +00001227 spin_unlock_irqrestore(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001228 return -EBUSY;
1229 }
Linus Walleije8689e62010-09-28 15:57:37 +02001230 } else
1231 /*
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001232 * Else we're all set, paused and ready to roll, status
1233 * will switch to PL08X_CHAN_RUNNING when we call
1234 * issue_pending(). If there is something running on the
1235 * channel already we don't change its state.
Linus Walleije8689e62010-09-28 15:57:37 +02001236 */
1237 if (plchan->state == PL08X_CHAN_IDLE)
1238 plchan->state = PL08X_CHAN_PAUSED;
1239
Russell King - ARM Linuxc370e592011-01-03 22:45:37 +00001240 spin_unlock_irqrestore(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001241
1242 return 0;
1243}
1244
Russell King - ARM Linuxc0428792011-01-03 22:43:56 +00001245static struct pl08x_txd *pl08x_get_txd(struct pl08x_dma_chan *plchan,
1246 unsigned long flags)
Russell King - ARM Linuxac3cd202011-01-03 22:35:49 +00001247{
Viresh Kumarb201c112011-08-05 15:32:29 +05301248 struct pl08x_txd *txd = kzalloc(sizeof(*txd), GFP_NOWAIT);
Russell King - ARM Linuxac3cd202011-01-03 22:35:49 +00001249
1250 if (txd) {
1251 dma_async_tx_descriptor_init(&txd->tx, &plchan->chan);
Russell King - ARM Linuxc0428792011-01-03 22:43:56 +00001252 txd->tx.flags = flags;
Russell King - ARM Linuxac3cd202011-01-03 22:35:49 +00001253 txd->tx.tx_submit = pl08x_tx_submit;
1254 INIT_LIST_HEAD(&txd->node);
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301255 INIT_LIST_HEAD(&txd->dsg_list);
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001256
1257 /* Always enable error and terminal interrupts */
1258 txd->ccfg = PL080_CONFIG_ERR_IRQ_MASK |
1259 PL080_CONFIG_TC_IRQ_MASK;
Russell King - ARM Linuxac3cd202011-01-03 22:35:49 +00001260 }
1261 return txd;
1262}
1263
Linus Walleije8689e62010-09-28 15:57:37 +02001264/*
1265 * Initialize a descriptor to be used by memcpy submit
1266 */
1267static struct dma_async_tx_descriptor *pl08x_prep_dma_memcpy(
1268 struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
1269 size_t len, unsigned long flags)
1270{
1271 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1272 struct pl08x_driver_data *pl08x = plchan->host;
1273 struct pl08x_txd *txd;
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301274 struct pl08x_sg *dsg;
Linus Walleije8689e62010-09-28 15:57:37 +02001275 int ret;
1276
Russell King - ARM Linuxc0428792011-01-03 22:43:56 +00001277 txd = pl08x_get_txd(plchan, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001278 if (!txd) {
1279 dev_err(&pl08x->adev->dev,
1280 "%s no memory for descriptor\n", __func__);
1281 return NULL;
1282 }
1283
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301284 dsg = kzalloc(sizeof(struct pl08x_sg), GFP_NOWAIT);
1285 if (!dsg) {
1286 pl08x_free_txd(pl08x, txd);
1287 dev_err(&pl08x->adev->dev, "%s no memory for pl080 sg\n",
1288 __func__);
1289 return NULL;
1290 }
1291 list_add_tail(&dsg->node, &txd->dsg_list);
1292
Linus Walleije8689e62010-09-28 15:57:37 +02001293 txd->direction = DMA_NONE;
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301294 dsg->src_addr = src;
1295 dsg->dst_addr = dest;
1296 dsg->len = len;
Linus Walleije8689e62010-09-28 15:57:37 +02001297
1298 /* Set platform data for m2m */
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001299 txd->ccfg |= PL080_FLOW_MEM2MEM << PL080_CONFIG_FLOW_CONTROL_SHIFT;
Russell King - ARM Linuxc7da9a52011-01-03 22:40:53 +00001300 txd->cctl = pl08x->pd->memcpy_channel.cctl &
1301 ~(PL080_CONTROL_DST_AHB2 | PL080_CONTROL_SRC_AHB2);
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001302
Linus Walleije8689e62010-09-28 15:57:37 +02001303 /* Both to be incremented or the code will break */
Russell King - ARM Linux70b5ed62011-01-03 22:40:13 +00001304 txd->cctl |= PL080_CONTROL_SRC_INCR | PL080_CONTROL_DST_INCR;
Russell King - ARM Linuxc7da9a52011-01-03 22:40:53 +00001305
Russell King - ARM Linuxc7da9a52011-01-03 22:40:53 +00001306 if (pl08x->vd->dualmaster)
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001307 txd->cctl |= pl08x_select_bus(pl08x->mem_buses,
1308 pl08x->mem_buses);
Linus Walleije8689e62010-09-28 15:57:37 +02001309
Linus Walleije8689e62010-09-28 15:57:37 +02001310 ret = pl08x_prep_channel_resources(plchan, txd);
1311 if (ret)
1312 return NULL;
Linus Walleije8689e62010-09-28 15:57:37 +02001313
1314 return &txd->tx;
1315}
1316
Russell King - ARM Linux3e2a0372011-01-03 22:32:46 +00001317static struct dma_async_tx_descriptor *pl08x_prep_slave_sg(
Linus Walleije8689e62010-09-28 15:57:37 +02001318 struct dma_chan *chan, struct scatterlist *sgl,
Vinod Kouldb8196d2011-10-13 22:34:23 +05301319 unsigned int sg_len, enum dma_transfer_direction direction,
Alexandre Bounine185ecb52012-03-08 15:35:13 -05001320 unsigned long flags, void *context)
Linus Walleije8689e62010-09-28 15:57:37 +02001321{
1322 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1323 struct pl08x_driver_data *pl08x = plchan->host;
1324 struct pl08x_txd *txd;
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301325 struct pl08x_sg *dsg;
1326 struct scatterlist *sg;
1327 dma_addr_t slave_addr;
Viresh Kumar0a235652011-08-05 15:32:42 +05301328 int ret, tmp;
Linus Walleije8689e62010-09-28 15:57:37 +02001329
Linus Walleije8689e62010-09-28 15:57:37 +02001330 dev_dbg(&pl08x->adev->dev, "%s prepare transaction of %d bytes from %s\n",
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301331 __func__, sgl->length, plchan->name);
Linus Walleije8689e62010-09-28 15:57:37 +02001332
Russell King - ARM Linuxc0428792011-01-03 22:43:56 +00001333 txd = pl08x_get_txd(plchan, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001334 if (!txd) {
1335 dev_err(&pl08x->adev->dev, "%s no txd\n", __func__);
1336 return NULL;
1337 }
1338
Linus Walleije8689e62010-09-28 15:57:37 +02001339 if (direction != plchan->runtime_direction)
1340 dev_err(&pl08x->adev->dev, "%s DMA setup does not match "
1341 "the direction configured for the PrimeCell\n",
1342 __func__);
1343
1344 /*
1345 * Set up addresses, the PrimeCell configured address
1346 * will take precedence since this may configure the
1347 * channel target address dynamically at runtime.
1348 */
1349 txd->direction = direction;
Russell King - ARM Linuxc7da9a52011-01-03 22:40:53 +00001350
Vinod Kouldb8196d2011-10-13 22:34:23 +05301351 if (direction == DMA_MEM_TO_DEV) {
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001352 txd->cctl = plchan->dst_cctl;
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301353 slave_addr = plchan->dst_addr;
Vinod Kouldb8196d2011-10-13 22:34:23 +05301354 } else if (direction == DMA_DEV_TO_MEM) {
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001355 txd->cctl = plchan->src_cctl;
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301356 slave_addr = plchan->src_addr;
Linus Walleije8689e62010-09-28 15:57:37 +02001357 } else {
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301358 pl08x_free_txd(pl08x, txd);
Linus Walleije8689e62010-09-28 15:57:37 +02001359 dev_err(&pl08x->adev->dev,
1360 "%s direction unsupported\n", __func__);
1361 return NULL;
1362 }
Linus Walleije8689e62010-09-28 15:57:37 +02001363
Viresh Kumar8c9f7aa2012-02-01 16:12:20 +05301364 if (plchan->device_fc)
Vinod Kouldb8196d2011-10-13 22:34:23 +05301365 tmp = (direction == DMA_MEM_TO_DEV) ? PL080_FLOW_MEM2PER_PER :
Viresh Kumar0a235652011-08-05 15:32:42 +05301366 PL080_FLOW_PER2MEM_PER;
1367 else
Vinod Kouldb8196d2011-10-13 22:34:23 +05301368 tmp = (direction == DMA_MEM_TO_DEV) ? PL080_FLOW_MEM2PER :
Viresh Kumar0a235652011-08-05 15:32:42 +05301369 PL080_FLOW_PER2MEM;
1370
1371 txd->ccfg |= tmp << PL080_CONFIG_FLOW_CONTROL_SHIFT;
1372
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301373 for_each_sg(sgl, sg, sg_len, tmp) {
1374 dsg = kzalloc(sizeof(struct pl08x_sg), GFP_NOWAIT);
1375 if (!dsg) {
1376 pl08x_free_txd(pl08x, txd);
1377 dev_err(&pl08x->adev->dev, "%s no mem for pl080 sg\n",
1378 __func__);
1379 return NULL;
1380 }
1381 list_add_tail(&dsg->node, &txd->dsg_list);
1382
1383 dsg->len = sg_dma_len(sg);
Vinod Kouldb8196d2011-10-13 22:34:23 +05301384 if (direction == DMA_MEM_TO_DEV) {
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301385 dsg->src_addr = sg_phys(sg);
1386 dsg->dst_addr = slave_addr;
1387 } else {
1388 dsg->src_addr = slave_addr;
1389 dsg->dst_addr = sg_phys(sg);
1390 }
1391 }
1392
Linus Walleije8689e62010-09-28 15:57:37 +02001393 ret = pl08x_prep_channel_resources(plchan, txd);
1394 if (ret)
1395 return NULL;
Linus Walleije8689e62010-09-28 15:57:37 +02001396
1397 return &txd->tx;
1398}
1399
1400static int pl08x_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
1401 unsigned long arg)
1402{
1403 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1404 struct pl08x_driver_data *pl08x = plchan->host;
1405 unsigned long flags;
1406 int ret = 0;
1407
1408 /* Controls applicable to inactive channels */
1409 if (cmd == DMA_SLAVE_CONFIG) {
Russell King - ARM Linuxf0fd9442011-01-03 22:45:57 +00001410 return dma_set_runtime_config(chan,
1411 (struct dma_slave_config *)arg);
Linus Walleije8689e62010-09-28 15:57:37 +02001412 }
1413
1414 /*
1415 * Anything succeeds on channels with no physical allocation and
1416 * no queued transfers.
1417 */
1418 spin_lock_irqsave(&plchan->lock, flags);
1419 if (!plchan->phychan && !plchan->at) {
1420 spin_unlock_irqrestore(&plchan->lock, flags);
1421 return 0;
1422 }
1423
1424 switch (cmd) {
1425 case DMA_TERMINATE_ALL:
1426 plchan->state = PL08X_CHAN_IDLE;
1427
1428 if (plchan->phychan) {
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +00001429 pl08x_terminate_phy_chan(pl08x, plchan->phychan);
Linus Walleije8689e62010-09-28 15:57:37 +02001430
1431 /*
1432 * Mark physical channel as free and free any slave
1433 * signal
1434 */
Russell King - ARM Linux8c8cc2b2011-01-03 22:36:09 +00001435 release_phy_channel(plchan);
Linus Walleije8689e62010-09-28 15:57:37 +02001436 }
Linus Walleije8689e62010-09-28 15:57:37 +02001437 /* Dequeue jobs and free LLIs */
1438 if (plchan->at) {
1439 pl08x_free_txd(pl08x, plchan->at);
1440 plchan->at = NULL;
1441 }
1442 /* Dequeue jobs not yet fired as well */
1443 pl08x_free_txd_list(pl08x, plchan);
1444 break;
1445 case DMA_PAUSE:
1446 pl08x_pause_phy_chan(plchan->phychan);
1447 plchan->state = PL08X_CHAN_PAUSED;
1448 break;
1449 case DMA_RESUME:
1450 pl08x_resume_phy_chan(plchan->phychan);
1451 plchan->state = PL08X_CHAN_RUNNING;
1452 break;
1453 default:
1454 /* Unknown command */
1455 ret = -ENXIO;
1456 break;
1457 }
1458
1459 spin_unlock_irqrestore(&plchan->lock, flags);
1460
1461 return ret;
1462}
1463
1464bool pl08x_filter_id(struct dma_chan *chan, void *chan_id)
1465{
Russell King - ARM Linux7703eac2011-08-31 09:34:35 +01001466 struct pl08x_dma_chan *plchan;
Linus Walleije8689e62010-09-28 15:57:37 +02001467 char *name = chan_id;
1468
Russell King - ARM Linux7703eac2011-08-31 09:34:35 +01001469 /* Reject channels for devices not bound to this driver */
1470 if (chan->device->dev->driver != &pl08x_amba_driver.drv)
1471 return false;
1472
1473 plchan = to_pl08x_chan(chan);
1474
Linus Walleije8689e62010-09-28 15:57:37 +02001475 /* Check that the channel is not taken! */
1476 if (!strcmp(plchan->name, name))
1477 return true;
1478
1479 return false;
1480}
1481
1482/*
1483 * Just check that the device is there and active
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001484 * TODO: turn this bit on/off depending on the number of physical channels
1485 * actually used, if it is zero... well shut it off. That will save some
1486 * power. Cut the clock at the same time.
Linus Walleije8689e62010-09-28 15:57:37 +02001487 */
1488static void pl08x_ensure_on(struct pl08x_driver_data *pl08x)
1489{
Linus Walleijaffa1152012-04-12 09:01:49 +02001490 /* The Nomadik variant does not have the config register */
1491 if (pl08x->vd->nomadik)
1492 return;
Viresh Kumar48a59ef2011-08-05 15:32:34 +05301493 writel(PL080_CONFIG_ENABLE, pl08x->base + PL080_CONFIG);
Linus Walleije8689e62010-09-28 15:57:37 +02001494}
1495
Russell King - ARM Linux3d992e12011-01-03 22:44:16 +00001496static void pl08x_unmap_buffers(struct pl08x_txd *txd)
1497{
1498 struct device *dev = txd->tx.chan->device->dev;
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301499 struct pl08x_sg *dsg;
Russell King - ARM Linux3d992e12011-01-03 22:44:16 +00001500
1501 if (!(txd->tx.flags & DMA_COMPL_SKIP_SRC_UNMAP)) {
1502 if (txd->tx.flags & DMA_COMPL_SRC_UNMAP_SINGLE)
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301503 list_for_each_entry(dsg, &txd->dsg_list, node)
1504 dma_unmap_single(dev, dsg->src_addr, dsg->len,
1505 DMA_TO_DEVICE);
1506 else {
1507 list_for_each_entry(dsg, &txd->dsg_list, node)
1508 dma_unmap_page(dev, dsg->src_addr, dsg->len,
1509 DMA_TO_DEVICE);
1510 }
Russell King - ARM Linux3d992e12011-01-03 22:44:16 +00001511 }
1512 if (!(txd->tx.flags & DMA_COMPL_SKIP_DEST_UNMAP)) {
1513 if (txd->tx.flags & DMA_COMPL_DEST_UNMAP_SINGLE)
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301514 list_for_each_entry(dsg, &txd->dsg_list, node)
1515 dma_unmap_single(dev, dsg->dst_addr, dsg->len,
1516 DMA_FROM_DEVICE);
Russell King - ARM Linux3d992e12011-01-03 22:44:16 +00001517 else
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301518 list_for_each_entry(dsg, &txd->dsg_list, node)
1519 dma_unmap_page(dev, dsg->dst_addr, dsg->len,
1520 DMA_FROM_DEVICE);
Russell King - ARM Linux3d992e12011-01-03 22:44:16 +00001521 }
1522}
1523
Linus Walleije8689e62010-09-28 15:57:37 +02001524static void pl08x_tasklet(unsigned long data)
1525{
1526 struct pl08x_dma_chan *plchan = (struct pl08x_dma_chan *) data;
Linus Walleije8689e62010-09-28 15:57:37 +02001527 struct pl08x_driver_data *pl08x = plchan->host;
Russell King - ARM Linux858c21c2011-01-03 22:41:34 +00001528 struct pl08x_txd *txd;
Russell King - ARM Linuxbf072af2011-01-03 22:31:24 +00001529 unsigned long flags;
Linus Walleije8689e62010-09-28 15:57:37 +02001530
Russell King - ARM Linuxbf072af2011-01-03 22:31:24 +00001531 spin_lock_irqsave(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001532
Russell King - ARM Linux858c21c2011-01-03 22:41:34 +00001533 txd = plchan->at;
1534 plchan->at = NULL;
1535
1536 if (txd) {
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001537 /* Update last completed */
Russell King - ARM Linuxf7fbce02012-03-06 22:35:07 +00001538 dma_cookie_complete(&txd->tx);
Linus Walleije8689e62010-09-28 15:57:37 +02001539 }
Russell King - ARM Linux8087aac2011-01-03 22:45:17 +00001540
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001541 /* If a new descriptor is queued, set it up plchan->at is NULL here */
Russell King - ARM Linux15c17232011-01-03 22:44:36 +00001542 if (!list_empty(&plchan->pend_list)) {
Linus Walleije8689e62010-09-28 15:57:37 +02001543 struct pl08x_txd *next;
1544
Russell King - ARM Linux15c17232011-01-03 22:44:36 +00001545 next = list_first_entry(&plchan->pend_list,
Linus Walleije8689e62010-09-28 15:57:37 +02001546 struct pl08x_txd,
1547 node);
1548 list_del(&next->node);
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +00001549
1550 pl08x_start_txd(plchan, next);
Russell King - ARM Linux8087aac2011-01-03 22:45:17 +00001551 } else if (plchan->phychan_hold) {
1552 /*
1553 * This channel is still in use - we have a new txd being
1554 * prepared and will soon be queued. Don't give up the
1555 * physical channel.
1556 */
Linus Walleije8689e62010-09-28 15:57:37 +02001557 } else {
1558 struct pl08x_dma_chan *waiting = NULL;
1559
1560 /*
1561 * No more jobs, so free up the physical channel
1562 * Free any allocated signal on slave transfers too
1563 */
Russell King - ARM Linux8c8cc2b2011-01-03 22:36:09 +00001564 release_phy_channel(plchan);
Linus Walleije8689e62010-09-28 15:57:37 +02001565 plchan->state = PL08X_CHAN_IDLE;
1566
1567 /*
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001568 * And NOW before anyone else can grab that free:d up
1569 * physical channel, see if there is some memcpy pending
1570 * that seriously needs to start because of being stacked
1571 * up while we were choking the physical channels with data.
Linus Walleije8689e62010-09-28 15:57:37 +02001572 */
1573 list_for_each_entry(waiting, &pl08x->memcpy.channels,
1574 chan.device_node) {
Viresh Kumar3e27ee82011-08-05 15:32:27 +05301575 if (waiting->state == PL08X_CHAN_WAITING &&
1576 waiting->waiting != NULL) {
Linus Walleije8689e62010-09-28 15:57:37 +02001577 int ret;
1578
1579 /* This should REALLY not fail now */
1580 ret = prep_phy_channel(waiting,
1581 waiting->waiting);
1582 BUG_ON(ret);
Russell King - ARM Linux8087aac2011-01-03 22:45:17 +00001583 waiting->phychan_hold--;
Linus Walleije8689e62010-09-28 15:57:37 +02001584 waiting->state = PL08X_CHAN_RUNNING;
1585 waiting->waiting = NULL;
1586 pl08x_issue_pending(&waiting->chan);
1587 break;
1588 }
1589 }
1590 }
1591
Russell King - ARM Linuxbf072af2011-01-03 22:31:24 +00001592 spin_unlock_irqrestore(&plchan->lock, flags);
Russell King - ARM Linux858c21c2011-01-03 22:41:34 +00001593
Russell King - ARM Linux3d992e12011-01-03 22:44:16 +00001594 if (txd) {
1595 dma_async_tx_callback callback = txd->tx.callback;
1596 void *callback_param = txd->tx.callback_param;
1597
1598 /* Don't try to unmap buffers on slave channels */
1599 if (!plchan->slave)
1600 pl08x_unmap_buffers(txd);
1601
1602 /* Free the descriptor */
1603 spin_lock_irqsave(&plchan->lock, flags);
1604 pl08x_free_txd(pl08x, txd);
1605 spin_unlock_irqrestore(&plchan->lock, flags);
1606
1607 /* Callback to signal completion */
1608 if (callback)
1609 callback(callback_param);
1610 }
Linus Walleije8689e62010-09-28 15:57:37 +02001611}
1612
1613static irqreturn_t pl08x_irq(int irq, void *dev)
1614{
1615 struct pl08x_driver_data *pl08x = dev;
Viresh Kumar28da2832011-08-05 15:32:36 +05301616 u32 mask = 0, err, tc, i;
Linus Walleije8689e62010-09-28 15:57:37 +02001617
Viresh Kumar28da2832011-08-05 15:32:36 +05301618 /* check & clear - ERR & TC interrupts */
1619 err = readl(pl08x->base + PL080_ERR_STATUS);
1620 if (err) {
1621 dev_err(&pl08x->adev->dev, "%s error interrupt, register value 0x%08x\n",
1622 __func__, err);
1623 writel(err, pl08x->base + PL080_ERR_CLEAR);
Linus Walleije8689e62010-09-28 15:57:37 +02001624 }
Linus Walleijd29bf012012-04-09 22:53:21 +02001625 tc = readl(pl08x->base + PL080_TC_STATUS);
Viresh Kumar28da2832011-08-05 15:32:36 +05301626 if (tc)
1627 writel(tc, pl08x->base + PL080_TC_CLEAR);
1628
1629 if (!err && !tc)
1630 return IRQ_NONE;
1631
Linus Walleije8689e62010-09-28 15:57:37 +02001632 for (i = 0; i < pl08x->vd->channels; i++) {
Viresh Kumar28da2832011-08-05 15:32:36 +05301633 if (((1 << i) & err) || ((1 << i) & tc)) {
Linus Walleije8689e62010-09-28 15:57:37 +02001634 /* Locate physical channel */
1635 struct pl08x_phy_chan *phychan = &pl08x->phy_chans[i];
1636 struct pl08x_dma_chan *plchan = phychan->serving;
1637
Viresh Kumar28da2832011-08-05 15:32:36 +05301638 if (!plchan) {
1639 dev_err(&pl08x->adev->dev,
1640 "%s Error TC interrupt on unused channel: 0x%08x\n",
1641 __func__, i);
1642 continue;
1643 }
1644
Linus Walleije8689e62010-09-28 15:57:37 +02001645 /* Schedule tasklet on this channel */
1646 tasklet_schedule(&plchan->tasklet);
Linus Walleije8689e62010-09-28 15:57:37 +02001647 mask |= (1 << i);
1648 }
1649 }
Linus Walleije8689e62010-09-28 15:57:37 +02001650
1651 return mask ? IRQ_HANDLED : IRQ_NONE;
1652}
1653
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001654static void pl08x_dma_slave_init(struct pl08x_dma_chan *chan)
1655{
1656 u32 cctl = pl08x_cctl(chan->cd->cctl);
1657
1658 chan->slave = true;
1659 chan->name = chan->cd->bus_id;
1660 chan->src_addr = chan->cd->addr;
1661 chan->dst_addr = chan->cd->addr;
1662 chan->src_cctl = cctl | PL080_CONTROL_DST_INCR |
1663 pl08x_select_bus(chan->cd->periph_buses, chan->host->mem_buses);
1664 chan->dst_cctl = cctl | PL080_CONTROL_SRC_INCR |
1665 pl08x_select_bus(chan->host->mem_buses, chan->cd->periph_buses);
1666}
1667
Linus Walleije8689e62010-09-28 15:57:37 +02001668/*
1669 * Initialise the DMAC memcpy/slave channels.
1670 * Make a local wrapper to hold required data
1671 */
1672static int pl08x_dma_init_virtual_channels(struct pl08x_driver_data *pl08x,
Viresh Kumar3e27ee82011-08-05 15:32:27 +05301673 struct dma_device *dmadev, unsigned int channels, bool slave)
Linus Walleije8689e62010-09-28 15:57:37 +02001674{
1675 struct pl08x_dma_chan *chan;
1676 int i;
1677
1678 INIT_LIST_HEAD(&dmadev->channels);
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001679
Linus Walleije8689e62010-09-28 15:57:37 +02001680 /*
1681 * Register as many many memcpy as we have physical channels,
1682 * we won't always be able to use all but the code will have
1683 * to cope with that situation.
1684 */
1685 for (i = 0; i < channels; i++) {
Viresh Kumarb201c112011-08-05 15:32:29 +05301686 chan = kzalloc(sizeof(*chan), GFP_KERNEL);
Linus Walleije8689e62010-09-28 15:57:37 +02001687 if (!chan) {
1688 dev_err(&pl08x->adev->dev,
1689 "%s no memory for channel\n", __func__);
1690 return -ENOMEM;
1691 }
1692
1693 chan->host = pl08x;
1694 chan->state = PL08X_CHAN_IDLE;
1695
1696 if (slave) {
Linus Walleije8689e62010-09-28 15:57:37 +02001697 chan->cd = &pl08x->pd->slave_channels[i];
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001698 pl08x_dma_slave_init(chan);
Linus Walleije8689e62010-09-28 15:57:37 +02001699 } else {
1700 chan->cd = &pl08x->pd->memcpy_channel;
1701 chan->name = kasprintf(GFP_KERNEL, "memcpy%d", i);
1702 if (!chan->name) {
1703 kfree(chan);
1704 return -ENOMEM;
1705 }
1706 }
Russell King - ARM Linuxb58b6b52011-01-03 22:34:48 +00001707 if (chan->cd->circular_buffer) {
1708 dev_err(&pl08x->adev->dev,
1709 "channel %s: circular buffers not supported\n",
1710 chan->name);
1711 kfree(chan);
1712 continue;
1713 }
Viresh Kumar175a5e62011-08-05 15:32:32 +05301714 dev_dbg(&pl08x->adev->dev,
Linus Walleije8689e62010-09-28 15:57:37 +02001715 "initialize virtual channel \"%s\"\n",
1716 chan->name);
1717
1718 chan->chan.device = dmadev;
Russell King - ARM Linuxd3ee98cdc2012-03-06 22:35:47 +00001719 dma_cookie_init(&chan->chan);
Linus Walleije8689e62010-09-28 15:57:37 +02001720
1721 spin_lock_init(&chan->lock);
Russell King - ARM Linux15c17232011-01-03 22:44:36 +00001722 INIT_LIST_HEAD(&chan->pend_list);
Linus Walleije8689e62010-09-28 15:57:37 +02001723 tasklet_init(&chan->tasklet, pl08x_tasklet,
1724 (unsigned long) chan);
1725
1726 list_add_tail(&chan->chan.device_node, &dmadev->channels);
1727 }
1728 dev_info(&pl08x->adev->dev, "initialized %d virtual %s channels\n",
1729 i, slave ? "slave" : "memcpy");
1730 return i;
1731}
1732
1733static void pl08x_free_virtual_channels(struct dma_device *dmadev)
1734{
1735 struct pl08x_dma_chan *chan = NULL;
1736 struct pl08x_dma_chan *next;
1737
1738 list_for_each_entry_safe(chan,
1739 next, &dmadev->channels, chan.device_node) {
1740 list_del(&chan->chan.device_node);
1741 kfree(chan);
1742 }
1743}
1744
1745#ifdef CONFIG_DEBUG_FS
1746static const char *pl08x_state_str(enum pl08x_dma_chan_state state)
1747{
1748 switch (state) {
1749 case PL08X_CHAN_IDLE:
1750 return "idle";
1751 case PL08X_CHAN_RUNNING:
1752 return "running";
1753 case PL08X_CHAN_PAUSED:
1754 return "paused";
1755 case PL08X_CHAN_WAITING:
1756 return "waiting";
1757 default:
1758 break;
1759 }
1760 return "UNKNOWN STATE";
1761}
1762
1763static int pl08x_debugfs_show(struct seq_file *s, void *data)
1764{
1765 struct pl08x_driver_data *pl08x = s->private;
1766 struct pl08x_dma_chan *chan;
1767 struct pl08x_phy_chan *ch;
1768 unsigned long flags;
1769 int i;
1770
1771 seq_printf(s, "PL08x physical channels:\n");
1772 seq_printf(s, "CHANNEL:\tUSER:\n");
1773 seq_printf(s, "--------\t-----\n");
1774 for (i = 0; i < pl08x->vd->channels; i++) {
1775 struct pl08x_dma_chan *virt_chan;
1776
1777 ch = &pl08x->phy_chans[i];
1778
1779 spin_lock_irqsave(&ch->lock, flags);
1780 virt_chan = ch->serving;
1781
Linus Walleijaffa1152012-04-12 09:01:49 +02001782 seq_printf(s, "%d\t\t%s%s\n",
1783 ch->id,
1784 virt_chan ? virt_chan->name : "(none)",
1785 ch->locked ? " LOCKED" : "");
Linus Walleije8689e62010-09-28 15:57:37 +02001786
1787 spin_unlock_irqrestore(&ch->lock, flags);
1788 }
1789
1790 seq_printf(s, "\nPL08x virtual memcpy channels:\n");
1791 seq_printf(s, "CHANNEL:\tSTATE:\n");
1792 seq_printf(s, "--------\t------\n");
1793 list_for_each_entry(chan, &pl08x->memcpy.channels, chan.device_node) {
Russell King - ARM Linux3e2a0372011-01-03 22:32:46 +00001794 seq_printf(s, "%s\t\t%s\n", chan->name,
Linus Walleije8689e62010-09-28 15:57:37 +02001795 pl08x_state_str(chan->state));
1796 }
1797
1798 seq_printf(s, "\nPL08x virtual slave channels:\n");
1799 seq_printf(s, "CHANNEL:\tSTATE:\n");
1800 seq_printf(s, "--------\t------\n");
1801 list_for_each_entry(chan, &pl08x->slave.channels, chan.device_node) {
Russell King - ARM Linux3e2a0372011-01-03 22:32:46 +00001802 seq_printf(s, "%s\t\t%s\n", chan->name,
Linus Walleije8689e62010-09-28 15:57:37 +02001803 pl08x_state_str(chan->state));
1804 }
1805
1806 return 0;
1807}
1808
1809static int pl08x_debugfs_open(struct inode *inode, struct file *file)
1810{
1811 return single_open(file, pl08x_debugfs_show, inode->i_private);
1812}
1813
1814static const struct file_operations pl08x_debugfs_operations = {
1815 .open = pl08x_debugfs_open,
1816 .read = seq_read,
1817 .llseek = seq_lseek,
1818 .release = single_release,
1819};
1820
1821static void init_pl08x_debugfs(struct pl08x_driver_data *pl08x)
1822{
1823 /* Expose a simple debugfs interface to view all clocks */
Viresh Kumar3e27ee82011-08-05 15:32:27 +05301824 (void) debugfs_create_file(dev_name(&pl08x->adev->dev),
1825 S_IFREG | S_IRUGO, NULL, pl08x,
1826 &pl08x_debugfs_operations);
Linus Walleije8689e62010-09-28 15:57:37 +02001827}
1828
1829#else
1830static inline void init_pl08x_debugfs(struct pl08x_driver_data *pl08x)
1831{
1832}
1833#endif
1834
Russell Kingaa25afa2011-02-19 15:55:00 +00001835static int pl08x_probe(struct amba_device *adev, const struct amba_id *id)
Linus Walleije8689e62010-09-28 15:57:37 +02001836{
1837 struct pl08x_driver_data *pl08x;
Russell King - ARM Linuxf96ca9ec2011-01-03 22:35:08 +00001838 const struct vendor_data *vd = id->data;
Linus Walleije8689e62010-09-28 15:57:37 +02001839 int ret = 0;
1840 int i;
1841
1842 ret = amba_request_regions(adev, NULL);
1843 if (ret)
1844 return ret;
1845
1846 /* Create the driver state holder */
Viresh Kumarb201c112011-08-05 15:32:29 +05301847 pl08x = kzalloc(sizeof(*pl08x), GFP_KERNEL);
Linus Walleije8689e62010-09-28 15:57:37 +02001848 if (!pl08x) {
1849 ret = -ENOMEM;
1850 goto out_no_pl08x;
1851 }
1852
Viresh Kumarb7b60182011-08-05 15:32:33 +05301853 pm_runtime_set_active(&adev->dev);
1854 pm_runtime_enable(&adev->dev);
1855
Linus Walleije8689e62010-09-28 15:57:37 +02001856 /* Initialize memcpy engine */
1857 dma_cap_set(DMA_MEMCPY, pl08x->memcpy.cap_mask);
1858 pl08x->memcpy.dev = &adev->dev;
1859 pl08x->memcpy.device_alloc_chan_resources = pl08x_alloc_chan_resources;
1860 pl08x->memcpy.device_free_chan_resources = pl08x_free_chan_resources;
1861 pl08x->memcpy.device_prep_dma_memcpy = pl08x_prep_dma_memcpy;
1862 pl08x->memcpy.device_prep_dma_interrupt = pl08x_prep_dma_interrupt;
1863 pl08x->memcpy.device_tx_status = pl08x_dma_tx_status;
1864 pl08x->memcpy.device_issue_pending = pl08x_issue_pending;
1865 pl08x->memcpy.device_control = pl08x_control;
1866
1867 /* Initialize slave engine */
1868 dma_cap_set(DMA_SLAVE, pl08x->slave.cap_mask);
1869 pl08x->slave.dev = &adev->dev;
1870 pl08x->slave.device_alloc_chan_resources = pl08x_alloc_chan_resources;
1871 pl08x->slave.device_free_chan_resources = pl08x_free_chan_resources;
1872 pl08x->slave.device_prep_dma_interrupt = pl08x_prep_dma_interrupt;
1873 pl08x->slave.device_tx_status = pl08x_dma_tx_status;
1874 pl08x->slave.device_issue_pending = pl08x_issue_pending;
1875 pl08x->slave.device_prep_slave_sg = pl08x_prep_slave_sg;
1876 pl08x->slave.device_control = pl08x_control;
1877
1878 /* Get the platform data */
1879 pl08x->pd = dev_get_platdata(&adev->dev);
1880 if (!pl08x->pd) {
1881 dev_err(&adev->dev, "no platform data supplied\n");
1882 goto out_no_platdata;
1883 }
1884
1885 /* Assign useful pointers to the driver state */
1886 pl08x->adev = adev;
1887 pl08x->vd = vd;
1888
Russell King - ARM Linux30749cb2011-01-03 22:41:13 +00001889 /* By default, AHB1 only. If dualmaster, from platform */
1890 pl08x->lli_buses = PL08X_AHB1;
1891 pl08x->mem_buses = PL08X_AHB1;
1892 if (pl08x->vd->dualmaster) {
1893 pl08x->lli_buses = pl08x->pd->lli_buses;
1894 pl08x->mem_buses = pl08x->pd->mem_buses;
1895 }
1896
Linus Walleije8689e62010-09-28 15:57:37 +02001897 /* A DMA memory pool for LLIs, align on 1-byte boundary */
1898 pl08x->pool = dma_pool_create(DRIVER_NAME, &pl08x->adev->dev,
1899 PL08X_LLI_TSFR_SIZE, PL08X_ALIGN, 0);
1900 if (!pl08x->pool) {
1901 ret = -ENOMEM;
1902 goto out_no_lli_pool;
1903 }
1904
1905 spin_lock_init(&pl08x->lock);
1906
1907 pl08x->base = ioremap(adev->res.start, resource_size(&adev->res));
1908 if (!pl08x->base) {
1909 ret = -ENOMEM;
1910 goto out_no_ioremap;
1911 }
1912
1913 /* Turn on the PL08x */
1914 pl08x_ensure_on(pl08x);
1915
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001916 /* Attach the interrupt handler */
Linus Walleije8689e62010-09-28 15:57:37 +02001917 writel(0x000000FF, pl08x->base + PL080_ERR_CLEAR);
1918 writel(0x000000FF, pl08x->base + PL080_TC_CLEAR);
1919
1920 ret = request_irq(adev->irq[0], pl08x_irq, IRQF_DISABLED,
Russell King - ARM Linuxb05cd8f2011-01-03 22:33:26 +00001921 DRIVER_NAME, pl08x);
Linus Walleije8689e62010-09-28 15:57:37 +02001922 if (ret) {
1923 dev_err(&adev->dev, "%s failed to request interrupt %d\n",
1924 __func__, adev->irq[0]);
1925 goto out_no_irq;
1926 }
1927
1928 /* Initialize physical channels */
Linus Walleijaffa1152012-04-12 09:01:49 +02001929 pl08x->phy_chans = kzalloc((vd->channels * sizeof(*pl08x->phy_chans)),
Linus Walleije8689e62010-09-28 15:57:37 +02001930 GFP_KERNEL);
1931 if (!pl08x->phy_chans) {
1932 dev_err(&adev->dev, "%s failed to allocate "
1933 "physical channel holders\n",
1934 __func__);
1935 goto out_no_phychans;
1936 }
1937
1938 for (i = 0; i < vd->channels; i++) {
1939 struct pl08x_phy_chan *ch = &pl08x->phy_chans[i];
1940
1941 ch->id = i;
1942 ch->base = pl08x->base + PL080_Cx_BASE(i);
1943 spin_lock_init(&ch->lock);
Linus Walleije8689e62010-09-28 15:57:37 +02001944 ch->signal = -1;
Linus Walleijaffa1152012-04-12 09:01:49 +02001945
1946 /*
1947 * Nomadik variants can have channels that are locked
1948 * down for the secure world only. Lock up these channels
1949 * by perpetually serving a dummy virtual channel.
1950 */
1951 if (vd->nomadik) {
1952 u32 val;
1953
1954 val = readl(ch->base + PL080_CH_CONFIG);
1955 if (val & (PL080N_CONFIG_ITPROT | PL080N_CONFIG_SECPROT)) {
1956 dev_info(&adev->dev, "physical channel %d reserved for secure access only\n", i);
1957 ch->locked = true;
1958 }
1959 }
1960
Viresh Kumar175a5e62011-08-05 15:32:32 +05301961 dev_dbg(&adev->dev, "physical channel %d is %s\n",
1962 i, pl08x_phy_channel_busy(ch) ? "BUSY" : "FREE");
Linus Walleije8689e62010-09-28 15:57:37 +02001963 }
1964
1965 /* Register as many memcpy channels as there are physical channels */
1966 ret = pl08x_dma_init_virtual_channels(pl08x, &pl08x->memcpy,
1967 pl08x->vd->channels, false);
1968 if (ret <= 0) {
1969 dev_warn(&pl08x->adev->dev,
1970 "%s failed to enumerate memcpy channels - %d\n",
1971 __func__, ret);
1972 goto out_no_memcpy;
1973 }
1974 pl08x->memcpy.chancnt = ret;
1975
1976 /* Register slave channels */
1977 ret = pl08x_dma_init_virtual_channels(pl08x, &pl08x->slave,
Viresh Kumar3e27ee82011-08-05 15:32:27 +05301978 pl08x->pd->num_slave_channels, true);
Linus Walleije8689e62010-09-28 15:57:37 +02001979 if (ret <= 0) {
1980 dev_warn(&pl08x->adev->dev,
1981 "%s failed to enumerate slave channels - %d\n",
1982 __func__, ret);
1983 goto out_no_slave;
1984 }
1985 pl08x->slave.chancnt = ret;
1986
1987 ret = dma_async_device_register(&pl08x->memcpy);
1988 if (ret) {
1989 dev_warn(&pl08x->adev->dev,
1990 "%s failed to register memcpy as an async device - %d\n",
1991 __func__, ret);
1992 goto out_no_memcpy_reg;
1993 }
1994
1995 ret = dma_async_device_register(&pl08x->slave);
1996 if (ret) {
1997 dev_warn(&pl08x->adev->dev,
1998 "%s failed to register slave as an async device - %d\n",
1999 __func__, ret);
2000 goto out_no_slave_reg;
2001 }
2002
2003 amba_set_drvdata(adev, pl08x);
2004 init_pl08x_debugfs(pl08x);
Russell King - ARM Linuxb05cd8f2011-01-03 22:33:26 +00002005 dev_info(&pl08x->adev->dev, "DMA: PL%03x rev%u at 0x%08llx irq %d\n",
2006 amba_part(adev), amba_rev(adev),
2007 (unsigned long long)adev->res.start, adev->irq[0]);
Viresh Kumarb7b60182011-08-05 15:32:33 +05302008
2009 pm_runtime_put(&adev->dev);
Linus Walleije8689e62010-09-28 15:57:37 +02002010 return 0;
2011
2012out_no_slave_reg:
2013 dma_async_device_unregister(&pl08x->memcpy);
2014out_no_memcpy_reg:
2015 pl08x_free_virtual_channels(&pl08x->slave);
2016out_no_slave:
2017 pl08x_free_virtual_channels(&pl08x->memcpy);
2018out_no_memcpy:
2019 kfree(pl08x->phy_chans);
2020out_no_phychans:
2021 free_irq(adev->irq[0], pl08x);
2022out_no_irq:
2023 iounmap(pl08x->base);
2024out_no_ioremap:
2025 dma_pool_destroy(pl08x->pool);
2026out_no_lli_pool:
2027out_no_platdata:
Viresh Kumarb7b60182011-08-05 15:32:33 +05302028 pm_runtime_put(&adev->dev);
2029 pm_runtime_disable(&adev->dev);
2030
Linus Walleije8689e62010-09-28 15:57:37 +02002031 kfree(pl08x);
2032out_no_pl08x:
2033 amba_release_regions(adev);
2034 return ret;
2035}
2036
2037/* PL080 has 8 channels and the PL080 have just 2 */
2038static struct vendor_data vendor_pl080 = {
Linus Walleije8689e62010-09-28 15:57:37 +02002039 .channels = 8,
2040 .dualmaster = true,
2041};
2042
Linus Walleijaffa1152012-04-12 09:01:49 +02002043static struct vendor_data vendor_nomadik = {
2044 .channels = 8,
2045 .dualmaster = true,
2046 .nomadik = true,
2047};
2048
Linus Walleije8689e62010-09-28 15:57:37 +02002049static struct vendor_data vendor_pl081 = {
Linus Walleije8689e62010-09-28 15:57:37 +02002050 .channels = 2,
2051 .dualmaster = false,
2052};
2053
2054static struct amba_id pl08x_ids[] = {
2055 /* PL080 */
2056 {
2057 .id = 0x00041080,
2058 .mask = 0x000fffff,
2059 .data = &vendor_pl080,
2060 },
2061 /* PL081 */
2062 {
2063 .id = 0x00041081,
2064 .mask = 0x000fffff,
2065 .data = &vendor_pl081,
2066 },
2067 /* Nomadik 8815 PL080 variant */
2068 {
Linus Walleijaffa1152012-04-12 09:01:49 +02002069 .id = 0x00280080,
Linus Walleije8689e62010-09-28 15:57:37 +02002070 .mask = 0x00ffffff,
Linus Walleijaffa1152012-04-12 09:01:49 +02002071 .data = &vendor_nomadik,
Linus Walleije8689e62010-09-28 15:57:37 +02002072 },
2073 { 0, 0 },
2074};
2075
Dave Martin037566d2011-10-05 15:15:20 +01002076MODULE_DEVICE_TABLE(amba, pl08x_ids);
2077
Linus Walleije8689e62010-09-28 15:57:37 +02002078static struct amba_driver pl08x_amba_driver = {
2079 .drv.name = DRIVER_NAME,
2080 .id_table = pl08x_ids,
2081 .probe = pl08x_probe,
2082};
2083
2084static int __init pl08x_init(void)
2085{
2086 int retval;
2087 retval = amba_driver_register(&pl08x_amba_driver);
2088 if (retval)
2089 printk(KERN_WARNING DRIVER_NAME
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +00002090 "failed to register as an AMBA device (%d)\n",
Linus Walleije8689e62010-09-28 15:57:37 +02002091 retval);
2092 return retval;
2093}
2094subsys_initcall(pl08x_init);