blob: ae4eeb3bfa549262c00d8af5e9401339f07ba991 [file] [log] [blame]
Michael Buesche4d6b792007-09-18 15:39:42 -04001/*
2
3 Broadcom B43 wireless driver
4
5 Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>
Stefano Brivio1f21ad22007-11-06 22:49:20 +01006 Copyright (c) 2005 Stefano Brivio <stefano.brivio@polimi.it>
Michael Büscheb032b92011-07-04 20:50:05 +02007 Copyright (c) 2005-2009 Michael Buesch <m@bues.ch>
Michael Buesche4d6b792007-09-18 15:39:42 -04008 Copyright (c) 2005 Danny van Dyk <kugelfang@gentoo.org>
9 Copyright (c) 2005 Andreas Jaggi <andreas.jaggi@waterwave.ch>
Rafał Miłecki108f4f32011-09-03 21:01:02 +020010 Copyright (c) 2010-2011 Rafał Miłecki <zajec5@gmail.com>
Michael Buesche4d6b792007-09-18 15:39:42 -040011
Albert Herranz3dbba8e2009-09-10 19:34:49 +020012 SDIO support
13 Copyright (c) 2009 Albert Herranz <albert_herranz@yahoo.es>
14
Michael Buesche4d6b792007-09-18 15:39:42 -040015 Some parts of the code in this file are derived from the ipw2200
16 driver Copyright(c) 2003 - 2004 Intel Corporation.
17
18 This program is free software; you can redistribute it and/or modify
19 it under the terms of the GNU General Public License as published by
20 the Free Software Foundation; either version 2 of the License, or
21 (at your option) any later version.
22
23 This program is distributed in the hope that it will be useful,
24 but WITHOUT ANY WARRANTY; without even the implied warranty of
25 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
26 GNU General Public License for more details.
27
28 You should have received a copy of the GNU General Public License
29 along with this program; see the file COPYING. If not, write to
30 the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
31 Boston, MA 02110-1301, USA.
32
33*/
34
35#include <linux/delay.h>
36#include <linux/init.h>
Paul Gortmakerac5c24e92011-08-30 14:18:44 -040037#include <linux/module.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040038#include <linux/if_arp.h>
39#include <linux/etherdevice.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040040#include <linux/firmware.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040041#include <linux/workqueue.h>
42#include <linux/skbuff.h>
Andrew Morton96cf49a2008-02-04 22:27:19 -080043#include <linux/io.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040044#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090045#include <linux/slab.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040046#include <asm/unaligned.h>
47
48#include "b43.h"
49#include "main.h"
50#include "debugfs.h"
Michael Bueschef1a6282008-08-27 18:53:02 +020051#include "phy_common.h"
52#include "phy_g.h"
Michael Buesch3d0da752008-08-30 02:27:19 +020053#include "phy_n.h"
Michael Buesche4d6b792007-09-18 15:39:42 -040054#include "dma.h"
Michael Buesch5100d5a2008-03-29 21:01:16 +010055#include "pio.h"
Michael Buesche4d6b792007-09-18 15:39:42 -040056#include "sysfs.h"
57#include "xmit.h"
Michael Buesche4d6b792007-09-18 15:39:42 -040058#include "lo.h"
59#include "pcmcia.h"
Albert Herranz3dbba8e2009-09-10 19:34:49 +020060#include "sdio.h"
61#include <linux/mmc/sdio_func.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040062
63MODULE_DESCRIPTION("Broadcom B43 wireless driver");
64MODULE_AUTHOR("Martin Langer");
65MODULE_AUTHOR("Stefano Brivio");
66MODULE_AUTHOR("Michael Buesch");
Gábor Stefanik0136e512009-08-28 22:32:17 +020067MODULE_AUTHOR("Gábor Stefanik");
Rafał Miłecki108f4f32011-09-03 21:01:02 +020068MODULE_AUTHOR("Rafał Miłecki");
Michael Buesche4d6b792007-09-18 15:39:42 -040069MODULE_LICENSE("GPL");
70
Tim Gardner6021e082010-01-07 11:10:38 -070071MODULE_FIRMWARE("b43/ucode11.fw");
72MODULE_FIRMWARE("b43/ucode13.fw");
73MODULE_FIRMWARE("b43/ucode14.fw");
74MODULE_FIRMWARE("b43/ucode15.fw");
Rafał Miłeckif6158392011-04-19 22:49:29 +020075MODULE_FIRMWARE("b43/ucode16_mimo.fw");
Tim Gardner6021e082010-01-07 11:10:38 -070076MODULE_FIRMWARE("b43/ucode5.fw");
77MODULE_FIRMWARE("b43/ucode9.fw");
Michael Buesche4d6b792007-09-18 15:39:42 -040078
79static int modparam_bad_frames_preempt;
80module_param_named(bad_frames_preempt, modparam_bad_frames_preempt, int, 0444);
81MODULE_PARM_DESC(bad_frames_preempt,
82 "enable(1) / disable(0) Bad Frames Preemption");
83
Michael Buesche4d6b792007-09-18 15:39:42 -040084static char modparam_fwpostfix[16];
85module_param_string(fwpostfix, modparam_fwpostfix, 16, 0444);
86MODULE_PARM_DESC(fwpostfix, "Postfix for the .fw files to load.");
87
Michael Buesche4d6b792007-09-18 15:39:42 -040088static int modparam_hwpctl;
89module_param_named(hwpctl, modparam_hwpctl, int, 0444);
90MODULE_PARM_DESC(hwpctl, "Enable hardware-side power control (default off)");
91
92static int modparam_nohwcrypt;
93module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
94MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
95
gregor kowski035d0242009-08-19 22:35:45 +020096static int modparam_hwtkip;
97module_param_named(hwtkip, modparam_hwtkip, int, 0444);
98MODULE_PARM_DESC(hwtkip, "Enable hardware tkip.");
99
Michael Buesch403a3a12009-06-08 21:04:57 +0200100static int modparam_qos = 1;
101module_param_named(qos, modparam_qos, int, 0444);
Michael Buesche6f5b932008-03-05 21:18:49 +0100102MODULE_PARM_DESC(qos, "Enable QOS support (default on)");
103
Michael Buesch1855ba72008-04-18 20:51:41 +0200104static int modparam_btcoex = 1;
105module_param_named(btcoex, modparam_btcoex, int, 0444);
Gábor Stefanikc71dbd32009-08-28 22:34:21 +0200106MODULE_PARM_DESC(btcoex, "Enable Bluetooth coexistence (default on)");
Michael Buesch1855ba72008-04-18 20:51:41 +0200107
Michael Buesch060210f2009-01-25 15:49:59 +0100108int b43_modparam_verbose = B43_VERBOSITY_DEFAULT;
109module_param_named(verbose, b43_modparam_verbose, int, 0644);
110MODULE_PARM_DESC(verbose, "Log message verbosity: 0=error, 1=warn, 2=info(default), 3=debug");
111
Rafał Miłeckidf766262011-08-16 12:14:07 +0200112static int b43_modparam_pio = 0;
Linus Torvalds9e3bd912010-02-26 10:34:27 -0800113module_param_named(pio, b43_modparam_pio, int, 0644);
114MODULE_PARM_DESC(pio, "Use PIO accesses by default: 0=DMA, 1=PIO");
Michael Buesche6f5b932008-03-05 21:18:49 +0100115
Rafał Miłecki3c65ab62011-06-02 09:56:04 +0200116#ifdef CONFIG_B43_BCMA
117static const struct bcma_device_id b43_bcma_tbl[] = {
Hauke Mehrtensc027ed42011-07-23 13:57:34 +0200118 BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x11, BCMA_ANY_CLASS),
John W. Linville4f3d09d2012-01-11 15:50:15 -0500119#ifdef CONFIG_B43_BCMA_EXTRA
Rafał Miłecki3c65ab62011-06-02 09:56:04 +0200120 BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x17, BCMA_ANY_CLASS),
121 BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x18, BCMA_ANY_CLASS),
John W. Linville4f3d09d2012-01-11 15:50:15 -0500122#endif
Rafał Miłecki3c65ab62011-06-02 09:56:04 +0200123 BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x1D, BCMA_ANY_CLASS),
124 BCMA_CORETABLE_END
125};
126MODULE_DEVICE_TABLE(bcma, b43_bcma_tbl);
127#endif
128
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +0200129#ifdef CONFIG_B43_SSB
Michael Buesche4d6b792007-09-18 15:39:42 -0400130static const struct ssb_device_id b43_ssb_tbl[] = {
131 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 5),
132 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 6),
133 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 7),
134 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 9),
135 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 10),
Michael Bueschd5c71e42008-01-04 17:06:29 +0100136 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 11),
Rafał Miłecki003d6d22010-01-15 12:10:53 +0100137 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 12),
Larry Finger013978b2007-11-26 10:29:47 -0600138 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 13),
Michael Buesch6b1c7c62008-12-25 00:39:28 +0100139 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 15),
Johannes Berg92d61282008-12-24 12:44:09 +0100140 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 16),
Michael Buesche4d6b792007-09-18 15:39:42 -0400141 SSB_DEVTABLE_END
142};
Michael Buesche4d6b792007-09-18 15:39:42 -0400143MODULE_DEVICE_TABLE(ssb, b43_ssb_tbl);
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +0200144#endif
Michael Buesche4d6b792007-09-18 15:39:42 -0400145
146/* Channel and ratetables are shared for all devices.
147 * They can't be const, because ieee80211 puts some precalculated
148 * data in there. This data is the same for all devices, so we don't
149 * get concurrency issues */
150#define RATETAB_ENT(_rateid, _flags) \
Johannes Berg8318d782008-01-24 19:38:38 +0100151 { \
152 .bitrate = B43_RATE_TO_BASE100KBPS(_rateid), \
153 .hw_value = (_rateid), \
154 .flags = (_flags), \
Michael Buesche4d6b792007-09-18 15:39:42 -0400155 }
Johannes Berg8318d782008-01-24 19:38:38 +0100156
157/*
158 * NOTE: When changing this, sync with xmit.c's
159 * b43_plcp_get_bitrate_idx_* functions!
160 */
Michael Buesche4d6b792007-09-18 15:39:42 -0400161static struct ieee80211_rate __b43_ratetable[] = {
Johannes Berg8318d782008-01-24 19:38:38 +0100162 RATETAB_ENT(B43_CCK_RATE_1MB, 0),
163 RATETAB_ENT(B43_CCK_RATE_2MB, IEEE80211_RATE_SHORT_PREAMBLE),
164 RATETAB_ENT(B43_CCK_RATE_5MB, IEEE80211_RATE_SHORT_PREAMBLE),
165 RATETAB_ENT(B43_CCK_RATE_11MB, IEEE80211_RATE_SHORT_PREAMBLE),
166 RATETAB_ENT(B43_OFDM_RATE_6MB, 0),
167 RATETAB_ENT(B43_OFDM_RATE_9MB, 0),
168 RATETAB_ENT(B43_OFDM_RATE_12MB, 0),
169 RATETAB_ENT(B43_OFDM_RATE_18MB, 0),
170 RATETAB_ENT(B43_OFDM_RATE_24MB, 0),
171 RATETAB_ENT(B43_OFDM_RATE_36MB, 0),
172 RATETAB_ENT(B43_OFDM_RATE_48MB, 0),
173 RATETAB_ENT(B43_OFDM_RATE_54MB, 0),
Michael Buesche4d6b792007-09-18 15:39:42 -0400174};
175
176#define b43_a_ratetable (__b43_ratetable + 4)
177#define b43_a_ratetable_size 8
178#define b43_b_ratetable (__b43_ratetable + 0)
179#define b43_b_ratetable_size 4
180#define b43_g_ratetable (__b43_ratetable + 0)
181#define b43_g_ratetable_size 12
182
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100183#define CHAN4G(_channel, _freq, _flags) { \
184 .band = IEEE80211_BAND_2GHZ, \
185 .center_freq = (_freq), \
186 .hw_value = (_channel), \
187 .flags = (_flags), \
188 .max_antenna_gain = 0, \
189 .max_power = 30, \
190}
Michael Buesch96c755a2008-01-06 00:09:46 +0100191static struct ieee80211_channel b43_2ghz_chantable[] = {
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100192 CHAN4G(1, 2412, 0),
193 CHAN4G(2, 2417, 0),
194 CHAN4G(3, 2422, 0),
195 CHAN4G(4, 2427, 0),
196 CHAN4G(5, 2432, 0),
197 CHAN4G(6, 2437, 0),
198 CHAN4G(7, 2442, 0),
199 CHAN4G(8, 2447, 0),
200 CHAN4G(9, 2452, 0),
201 CHAN4G(10, 2457, 0),
202 CHAN4G(11, 2462, 0),
203 CHAN4G(12, 2467, 0),
204 CHAN4G(13, 2472, 0),
205 CHAN4G(14, 2484, 0),
206};
207#undef CHAN4G
208
209#define CHAN5G(_channel, _flags) { \
210 .band = IEEE80211_BAND_5GHZ, \
211 .center_freq = 5000 + (5 * (_channel)), \
212 .hw_value = (_channel), \
213 .flags = (_flags), \
214 .max_antenna_gain = 0, \
215 .max_power = 30, \
216}
217static struct ieee80211_channel b43_5ghz_nphy_chantable[] = {
218 CHAN5G(32, 0), CHAN5G(34, 0),
219 CHAN5G(36, 0), CHAN5G(38, 0),
220 CHAN5G(40, 0), CHAN5G(42, 0),
221 CHAN5G(44, 0), CHAN5G(46, 0),
222 CHAN5G(48, 0), CHAN5G(50, 0),
223 CHAN5G(52, 0), CHAN5G(54, 0),
224 CHAN5G(56, 0), CHAN5G(58, 0),
225 CHAN5G(60, 0), CHAN5G(62, 0),
226 CHAN5G(64, 0), CHAN5G(66, 0),
227 CHAN5G(68, 0), CHAN5G(70, 0),
228 CHAN5G(72, 0), CHAN5G(74, 0),
229 CHAN5G(76, 0), CHAN5G(78, 0),
230 CHAN5G(80, 0), CHAN5G(82, 0),
231 CHAN5G(84, 0), CHAN5G(86, 0),
232 CHAN5G(88, 0), CHAN5G(90, 0),
233 CHAN5G(92, 0), CHAN5G(94, 0),
234 CHAN5G(96, 0), CHAN5G(98, 0),
235 CHAN5G(100, 0), CHAN5G(102, 0),
236 CHAN5G(104, 0), CHAN5G(106, 0),
237 CHAN5G(108, 0), CHAN5G(110, 0),
238 CHAN5G(112, 0), CHAN5G(114, 0),
239 CHAN5G(116, 0), CHAN5G(118, 0),
240 CHAN5G(120, 0), CHAN5G(122, 0),
241 CHAN5G(124, 0), CHAN5G(126, 0),
242 CHAN5G(128, 0), CHAN5G(130, 0),
243 CHAN5G(132, 0), CHAN5G(134, 0),
244 CHAN5G(136, 0), CHAN5G(138, 0),
245 CHAN5G(140, 0), CHAN5G(142, 0),
246 CHAN5G(144, 0), CHAN5G(145, 0),
247 CHAN5G(146, 0), CHAN5G(147, 0),
248 CHAN5G(148, 0), CHAN5G(149, 0),
249 CHAN5G(150, 0), CHAN5G(151, 0),
250 CHAN5G(152, 0), CHAN5G(153, 0),
251 CHAN5G(154, 0), CHAN5G(155, 0),
252 CHAN5G(156, 0), CHAN5G(157, 0),
253 CHAN5G(158, 0), CHAN5G(159, 0),
254 CHAN5G(160, 0), CHAN5G(161, 0),
255 CHAN5G(162, 0), CHAN5G(163, 0),
256 CHAN5G(164, 0), CHAN5G(165, 0),
257 CHAN5G(166, 0), CHAN5G(168, 0),
258 CHAN5G(170, 0), CHAN5G(172, 0),
259 CHAN5G(174, 0), CHAN5G(176, 0),
260 CHAN5G(178, 0), CHAN5G(180, 0),
261 CHAN5G(182, 0), CHAN5G(184, 0),
262 CHAN5G(186, 0), CHAN5G(188, 0),
263 CHAN5G(190, 0), CHAN5G(192, 0),
264 CHAN5G(194, 0), CHAN5G(196, 0),
265 CHAN5G(198, 0), CHAN5G(200, 0),
266 CHAN5G(202, 0), CHAN5G(204, 0),
267 CHAN5G(206, 0), CHAN5G(208, 0),
268 CHAN5G(210, 0), CHAN5G(212, 0),
269 CHAN5G(214, 0), CHAN5G(216, 0),
270 CHAN5G(218, 0), CHAN5G(220, 0),
271 CHAN5G(222, 0), CHAN5G(224, 0),
272 CHAN5G(226, 0), CHAN5G(228, 0),
Michael Buesche4d6b792007-09-18 15:39:42 -0400273};
274
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100275static struct ieee80211_channel b43_5ghz_aphy_chantable[] = {
276 CHAN5G(34, 0), CHAN5G(36, 0),
277 CHAN5G(38, 0), CHAN5G(40, 0),
278 CHAN5G(42, 0), CHAN5G(44, 0),
279 CHAN5G(46, 0), CHAN5G(48, 0),
280 CHAN5G(52, 0), CHAN5G(56, 0),
281 CHAN5G(60, 0), CHAN5G(64, 0),
282 CHAN5G(100, 0), CHAN5G(104, 0),
283 CHAN5G(108, 0), CHAN5G(112, 0),
284 CHAN5G(116, 0), CHAN5G(120, 0),
285 CHAN5G(124, 0), CHAN5G(128, 0),
286 CHAN5G(132, 0), CHAN5G(136, 0),
287 CHAN5G(140, 0), CHAN5G(149, 0),
288 CHAN5G(153, 0), CHAN5G(157, 0),
289 CHAN5G(161, 0), CHAN5G(165, 0),
290 CHAN5G(184, 0), CHAN5G(188, 0),
291 CHAN5G(192, 0), CHAN5G(196, 0),
292 CHAN5G(200, 0), CHAN5G(204, 0),
293 CHAN5G(208, 0), CHAN5G(212, 0),
294 CHAN5G(216, 0),
295};
296#undef CHAN5G
297
298static struct ieee80211_supported_band b43_band_5GHz_nphy = {
299 .band = IEEE80211_BAND_5GHZ,
300 .channels = b43_5ghz_nphy_chantable,
301 .n_channels = ARRAY_SIZE(b43_5ghz_nphy_chantable),
302 .bitrates = b43_a_ratetable,
303 .n_bitrates = b43_a_ratetable_size,
Michael Buesche4d6b792007-09-18 15:39:42 -0400304};
Johannes Berg8318d782008-01-24 19:38:38 +0100305
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100306static struct ieee80211_supported_band b43_band_5GHz_aphy = {
307 .band = IEEE80211_BAND_5GHZ,
308 .channels = b43_5ghz_aphy_chantable,
309 .n_channels = ARRAY_SIZE(b43_5ghz_aphy_chantable),
310 .bitrates = b43_a_ratetable,
311 .n_bitrates = b43_a_ratetable_size,
Johannes Berg8318d782008-01-24 19:38:38 +0100312};
Michael Buesche4d6b792007-09-18 15:39:42 -0400313
Johannes Berg8318d782008-01-24 19:38:38 +0100314static struct ieee80211_supported_band b43_band_2GHz = {
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100315 .band = IEEE80211_BAND_2GHZ,
316 .channels = b43_2ghz_chantable,
317 .n_channels = ARRAY_SIZE(b43_2ghz_chantable),
318 .bitrates = b43_g_ratetable,
319 .n_bitrates = b43_g_ratetable_size,
Johannes Berg8318d782008-01-24 19:38:38 +0100320};
321
Michael Buesche4d6b792007-09-18 15:39:42 -0400322static void b43_wireless_core_exit(struct b43_wldev *dev);
323static int b43_wireless_core_init(struct b43_wldev *dev);
Michael Buesch36dbd952009-09-04 22:51:29 +0200324static struct b43_wldev * b43_wireless_core_stop(struct b43_wldev *dev);
Michael Buesche4d6b792007-09-18 15:39:42 -0400325static int b43_wireless_core_start(struct b43_wldev *dev);
Felix Fietkau2a190322011-08-10 13:50:30 -0600326static void b43_op_bss_info_changed(struct ieee80211_hw *hw,
327 struct ieee80211_vif *vif,
328 struct ieee80211_bss_conf *conf,
329 u32 changed);
Michael Buesche4d6b792007-09-18 15:39:42 -0400330
331static int b43_ratelimit(struct b43_wl *wl)
332{
333 if (!wl || !wl->current_dev)
334 return 1;
335 if (b43_status(wl->current_dev) < B43_STAT_STARTED)
336 return 1;
337 /* We are up and running.
338 * Ratelimit the messages to avoid DoS over the net. */
339 return net_ratelimit();
340}
341
342void b43info(struct b43_wl *wl, const char *fmt, ...)
343{
Joe Perches5b736d42010-11-09 16:35:18 -0800344 struct va_format vaf;
Michael Buesche4d6b792007-09-18 15:39:42 -0400345 va_list args;
346
Michael Buesch060210f2009-01-25 15:49:59 +0100347 if (b43_modparam_verbose < B43_VERBOSITY_INFO)
348 return;
Michael Buesche4d6b792007-09-18 15:39:42 -0400349 if (!b43_ratelimit(wl))
350 return;
Joe Perches5b736d42010-11-09 16:35:18 -0800351
Michael Buesche4d6b792007-09-18 15:39:42 -0400352 va_start(args, fmt);
Joe Perches5b736d42010-11-09 16:35:18 -0800353
354 vaf.fmt = fmt;
355 vaf.va = &args;
356
357 printk(KERN_INFO "b43-%s: %pV",
358 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
359
Michael Buesche4d6b792007-09-18 15:39:42 -0400360 va_end(args);
361}
362
363void b43err(struct b43_wl *wl, const char *fmt, ...)
364{
Joe Perches5b736d42010-11-09 16:35:18 -0800365 struct va_format vaf;
Michael Buesche4d6b792007-09-18 15:39:42 -0400366 va_list args;
367
Michael Buesch060210f2009-01-25 15:49:59 +0100368 if (b43_modparam_verbose < B43_VERBOSITY_ERROR)
369 return;
Michael Buesche4d6b792007-09-18 15:39:42 -0400370 if (!b43_ratelimit(wl))
371 return;
Joe Perches5b736d42010-11-09 16:35:18 -0800372
Michael Buesche4d6b792007-09-18 15:39:42 -0400373 va_start(args, fmt);
Joe Perches5b736d42010-11-09 16:35:18 -0800374
375 vaf.fmt = fmt;
376 vaf.va = &args;
377
378 printk(KERN_ERR "b43-%s ERROR: %pV",
379 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
380
Michael Buesche4d6b792007-09-18 15:39:42 -0400381 va_end(args);
382}
383
384void b43warn(struct b43_wl *wl, const char *fmt, ...)
385{
Joe Perches5b736d42010-11-09 16:35:18 -0800386 struct va_format vaf;
Michael Buesche4d6b792007-09-18 15:39:42 -0400387 va_list args;
388
Michael Buesch060210f2009-01-25 15:49:59 +0100389 if (b43_modparam_verbose < B43_VERBOSITY_WARN)
390 return;
Michael Buesche4d6b792007-09-18 15:39:42 -0400391 if (!b43_ratelimit(wl))
392 return;
Joe Perches5b736d42010-11-09 16:35:18 -0800393
Michael Buesche4d6b792007-09-18 15:39:42 -0400394 va_start(args, fmt);
Joe Perches5b736d42010-11-09 16:35:18 -0800395
396 vaf.fmt = fmt;
397 vaf.va = &args;
398
399 printk(KERN_WARNING "b43-%s warning: %pV",
400 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
401
Michael Buesche4d6b792007-09-18 15:39:42 -0400402 va_end(args);
403}
404
Michael Buesche4d6b792007-09-18 15:39:42 -0400405void b43dbg(struct b43_wl *wl, const char *fmt, ...)
406{
Joe Perches5b736d42010-11-09 16:35:18 -0800407 struct va_format vaf;
Michael Buesche4d6b792007-09-18 15:39:42 -0400408 va_list args;
409
Michael Buesch060210f2009-01-25 15:49:59 +0100410 if (b43_modparam_verbose < B43_VERBOSITY_DEBUG)
411 return;
Joe Perches5b736d42010-11-09 16:35:18 -0800412
Michael Buesche4d6b792007-09-18 15:39:42 -0400413 va_start(args, fmt);
Joe Perches5b736d42010-11-09 16:35:18 -0800414
415 vaf.fmt = fmt;
416 vaf.va = &args;
417
418 printk(KERN_DEBUG "b43-%s debug: %pV",
419 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
420
Michael Buesche4d6b792007-09-18 15:39:42 -0400421 va_end(args);
422}
Michael Buesche4d6b792007-09-18 15:39:42 -0400423
424static void b43_ram_write(struct b43_wldev *dev, u16 offset, u32 val)
425{
426 u32 macctl;
427
428 B43_WARN_ON(offset % 4 != 0);
429
430 macctl = b43_read32(dev, B43_MMIO_MACCTL);
431 if (macctl & B43_MACCTL_BE)
432 val = swab32(val);
433
434 b43_write32(dev, B43_MMIO_RAM_CONTROL, offset);
435 mmiowb();
436 b43_write32(dev, B43_MMIO_RAM_DATA, val);
437}
438
Michael Buesch280d0e12007-12-26 18:26:17 +0100439static inline void b43_shm_control_word(struct b43_wldev *dev,
440 u16 routing, u16 offset)
Michael Buesche4d6b792007-09-18 15:39:42 -0400441{
442 u32 control;
443
444 /* "offset" is the WORD offset. */
Michael Buesche4d6b792007-09-18 15:39:42 -0400445 control = routing;
446 control <<= 16;
447 control |= offset;
448 b43_write32(dev, B43_MMIO_SHM_CONTROL, control);
449}
450
Michael Buesch69eddc82009-09-04 22:57:26 +0200451u32 b43_shm_read32(struct b43_wldev *dev, u16 routing, u16 offset)
Michael Buesche4d6b792007-09-18 15:39:42 -0400452{
453 u32 ret;
454
455 if (routing == B43_SHM_SHARED) {
456 B43_WARN_ON(offset & 0x0001);
457 if (offset & 0x0003) {
458 /* Unaligned access */
459 b43_shm_control_word(dev, routing, offset >> 2);
460 ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
Michael Buesche4d6b792007-09-18 15:39:42 -0400461 b43_shm_control_word(dev, routing, (offset >> 2) + 1);
Michael Bueschf62ae6c2009-07-31 20:51:41 +0200462 ret |= ((u32)b43_read16(dev, B43_MMIO_SHM_DATA)) << 16;
Michael Buesche4d6b792007-09-18 15:39:42 -0400463
Michael Buesch280d0e12007-12-26 18:26:17 +0100464 goto out;
Michael Buesche4d6b792007-09-18 15:39:42 -0400465 }
466 offset >>= 2;
467 }
468 b43_shm_control_word(dev, routing, offset);
469 ret = b43_read32(dev, B43_MMIO_SHM_DATA);
Michael Buesch280d0e12007-12-26 18:26:17 +0100470out:
Michael Buesch6bbc3212008-06-19 19:33:51 +0200471 return ret;
472}
473
Michael Buesch69eddc82009-09-04 22:57:26 +0200474u16 b43_shm_read16(struct b43_wldev *dev, u16 routing, u16 offset)
Michael Buesche4d6b792007-09-18 15:39:42 -0400475{
476 u16 ret;
477
478 if (routing == B43_SHM_SHARED) {
479 B43_WARN_ON(offset & 0x0001);
480 if (offset & 0x0003) {
481 /* Unaligned access */
482 b43_shm_control_word(dev, routing, offset >> 2);
483 ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
484
Michael Buesch280d0e12007-12-26 18:26:17 +0100485 goto out;
Michael Buesche4d6b792007-09-18 15:39:42 -0400486 }
487 offset >>= 2;
488 }
489 b43_shm_control_word(dev, routing, offset);
490 ret = b43_read16(dev, B43_MMIO_SHM_DATA);
Michael Buesch280d0e12007-12-26 18:26:17 +0100491out:
Michael Buesch6bbc3212008-06-19 19:33:51 +0200492 return ret;
493}
494
Michael Buesch69eddc82009-09-04 22:57:26 +0200495void b43_shm_write32(struct b43_wldev *dev, u16 routing, u16 offset, u32 value)
Michael Buesche4d6b792007-09-18 15:39:42 -0400496{
497 if (routing == B43_SHM_SHARED) {
498 B43_WARN_ON(offset & 0x0001);
499 if (offset & 0x0003) {
500 /* Unaligned access */
501 b43_shm_control_word(dev, routing, offset >> 2);
Michael Buesche4d6b792007-09-18 15:39:42 -0400502 b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED,
Michael Bueschf62ae6c2009-07-31 20:51:41 +0200503 value & 0xFFFF);
Michael Buesche4d6b792007-09-18 15:39:42 -0400504 b43_shm_control_word(dev, routing, (offset >> 2) + 1);
Michael Bueschf62ae6c2009-07-31 20:51:41 +0200505 b43_write16(dev, B43_MMIO_SHM_DATA,
506 (value >> 16) & 0xFFFF);
Michael Buesch6bbc3212008-06-19 19:33:51 +0200507 return;
Michael Buesche4d6b792007-09-18 15:39:42 -0400508 }
509 offset >>= 2;
510 }
511 b43_shm_control_word(dev, routing, offset);
Michael Buesche4d6b792007-09-18 15:39:42 -0400512 b43_write32(dev, B43_MMIO_SHM_DATA, value);
Michael Buesch6bbc3212008-06-19 19:33:51 +0200513}
514
Michael Buesch69eddc82009-09-04 22:57:26 +0200515void b43_shm_write16(struct b43_wldev *dev, u16 routing, u16 offset, u16 value)
Michael Buesch6bbc3212008-06-19 19:33:51 +0200516{
517 if (routing == B43_SHM_SHARED) {
518 B43_WARN_ON(offset & 0x0001);
519 if (offset & 0x0003) {
520 /* Unaligned access */
521 b43_shm_control_word(dev, routing, offset >> 2);
522 b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED, value);
523 return;
524 }
525 offset >>= 2;
526 }
527 b43_shm_control_word(dev, routing, offset);
528 b43_write16(dev, B43_MMIO_SHM_DATA, value);
529}
530
Michael Buesche4d6b792007-09-18 15:39:42 -0400531/* Read HostFlags */
John Daiker99da1852009-02-24 02:16:42 -0800532u64 b43_hf_read(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -0400533{
Michael Buesch35f0d352008-02-13 14:31:08 +0100534 u64 ret;
Michael Buesche4d6b792007-09-18 15:39:42 -0400535
Rafał Miłecki6e6a2cd2012-07-25 16:58:38 +0200536 ret = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF3);
Michael Buesche4d6b792007-09-18 15:39:42 -0400537 ret <<= 16;
Rafał Miłecki6e6a2cd2012-07-25 16:58:38 +0200538 ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF2);
Michael Buesch35f0d352008-02-13 14:31:08 +0100539 ret <<= 16;
Rafał Miłecki6e6a2cd2012-07-25 16:58:38 +0200540 ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF1);
Michael Buesche4d6b792007-09-18 15:39:42 -0400541
542 return ret;
543}
544
545/* Write HostFlags */
Michael Buesch35f0d352008-02-13 14:31:08 +0100546void b43_hf_write(struct b43_wldev *dev, u64 value)
Michael Buesche4d6b792007-09-18 15:39:42 -0400547{
Michael Buesch35f0d352008-02-13 14:31:08 +0100548 u16 lo, mi, hi;
549
550 lo = (value & 0x00000000FFFFULL);
551 mi = (value & 0x0000FFFF0000ULL) >> 16;
552 hi = (value & 0xFFFF00000000ULL) >> 32;
Rafał Miłecki6e6a2cd2012-07-25 16:58:38 +0200553 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF1, lo);
554 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF2, mi);
555 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF3, hi);
Michael Buesche4d6b792007-09-18 15:39:42 -0400556}
557
Michael Buesch403a3a12009-06-08 21:04:57 +0200558/* Read the firmware capabilities bitmask (Opensource firmware only) */
559static u16 b43_fwcapa_read(struct b43_wldev *dev)
560{
561 B43_WARN_ON(!dev->fw.opensource);
562 return b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_FWCAPA);
563}
564
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100565void b43_tsf_read(struct b43_wldev *dev, u64 *tsf)
Michael Buesche4d6b792007-09-18 15:39:42 -0400566{
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100567 u32 low, high;
Michael Buesche4d6b792007-09-18 15:39:42 -0400568
Rafał Miłecki21d889d2011-05-18 02:06:38 +0200569 B43_WARN_ON(dev->dev->core_rev < 3);
Michael Buesche4d6b792007-09-18 15:39:42 -0400570
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100571 /* The hardware guarantees us an atomic read, if we
572 * read the low register first. */
573 low = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_LOW);
574 high = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_HIGH);
Michael Buesche4d6b792007-09-18 15:39:42 -0400575
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100576 *tsf = high;
577 *tsf <<= 32;
578 *tsf |= low;
Michael Buesche4d6b792007-09-18 15:39:42 -0400579}
580
581static void b43_time_lock(struct b43_wldev *dev)
582{
Rafał Miłecki50566352012-01-02 19:31:21 +0100583 b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_TBTTHOLD);
Michael Buesche4d6b792007-09-18 15:39:42 -0400584 /* Commit the write */
585 b43_read32(dev, B43_MMIO_MACCTL);
586}
587
588static void b43_time_unlock(struct b43_wldev *dev)
589{
Rafał Miłecki50566352012-01-02 19:31:21 +0100590 b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_TBTTHOLD, 0);
Michael Buesche4d6b792007-09-18 15:39:42 -0400591 /* Commit the write */
592 b43_read32(dev, B43_MMIO_MACCTL);
593}
594
595static void b43_tsf_write_locked(struct b43_wldev *dev, u64 tsf)
596{
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100597 u32 low, high;
Michael Buesche4d6b792007-09-18 15:39:42 -0400598
Rafał Miłecki21d889d2011-05-18 02:06:38 +0200599 B43_WARN_ON(dev->dev->core_rev < 3);
Michael Buesche4d6b792007-09-18 15:39:42 -0400600
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100601 low = tsf;
602 high = (tsf >> 32);
603 /* The hardware guarantees us an atomic write, if we
604 * write the low register first. */
605 b43_write32(dev, B43_MMIO_REV3PLUS_TSF_LOW, low);
606 mmiowb();
607 b43_write32(dev, B43_MMIO_REV3PLUS_TSF_HIGH, high);
608 mmiowb();
Michael Buesche4d6b792007-09-18 15:39:42 -0400609}
610
611void b43_tsf_write(struct b43_wldev *dev, u64 tsf)
612{
613 b43_time_lock(dev);
614 b43_tsf_write_locked(dev, tsf);
615 b43_time_unlock(dev);
616}
617
618static
John Daiker99da1852009-02-24 02:16:42 -0800619void b43_macfilter_set(struct b43_wldev *dev, u16 offset, const u8 *mac)
Michael Buesche4d6b792007-09-18 15:39:42 -0400620{
621 static const u8 zero_addr[ETH_ALEN] = { 0 };
622 u16 data;
623
624 if (!mac)
625 mac = zero_addr;
626
627 offset |= 0x0020;
628 b43_write16(dev, B43_MMIO_MACFILTER_CONTROL, offset);
629
630 data = mac[0];
631 data |= mac[1] << 8;
632 b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
633 data = mac[2];
634 data |= mac[3] << 8;
635 b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
636 data = mac[4];
637 data |= mac[5] << 8;
638 b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
639}
640
641static void b43_write_mac_bssid_templates(struct b43_wldev *dev)
642{
643 const u8 *mac;
644 const u8 *bssid;
645 u8 mac_bssid[ETH_ALEN * 2];
646 int i;
647 u32 tmp;
648
649 bssid = dev->wl->bssid;
650 mac = dev->wl->mac_addr;
651
652 b43_macfilter_set(dev, B43_MACFILTER_BSSID, bssid);
653
654 memcpy(mac_bssid, mac, ETH_ALEN);
655 memcpy(mac_bssid + ETH_ALEN, bssid, ETH_ALEN);
656
657 /* Write our MAC address and BSSID to template ram */
658 for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32)) {
659 tmp = (u32) (mac_bssid[i + 0]);
660 tmp |= (u32) (mac_bssid[i + 1]) << 8;
661 tmp |= (u32) (mac_bssid[i + 2]) << 16;
662 tmp |= (u32) (mac_bssid[i + 3]) << 24;
663 b43_ram_write(dev, 0x20 + i, tmp);
664 }
665}
666
Johannes Berg4150c572007-09-17 01:29:23 -0400667static void b43_upload_card_macaddress(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -0400668{
Michael Buesche4d6b792007-09-18 15:39:42 -0400669 b43_write_mac_bssid_templates(dev);
Johannes Berg4150c572007-09-17 01:29:23 -0400670 b43_macfilter_set(dev, B43_MACFILTER_SELF, dev->wl->mac_addr);
Michael Buesche4d6b792007-09-18 15:39:42 -0400671}
672
673static void b43_set_slot_time(struct b43_wldev *dev, u16 slot_time)
674{
675 /* slot_time is in usec. */
Larry Fingerb6c3f5b2010-02-02 10:08:19 -0600676 /* This test used to exit for all but a G PHY. */
677 if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
Michael Buesche4d6b792007-09-18 15:39:42 -0400678 return;
Larry Fingerb6c3f5b2010-02-02 10:08:19 -0600679 b43_write16(dev, B43_MMIO_IFSSLOT, 510 + slot_time);
680 /* Shared memory location 0x0010 is the slot time and should be
681 * set to slot_time; however, this register is initially 0 and changing
682 * the value adversely affects the transmit rate for BCM4311
683 * devices. Until this behavior is unterstood, delete this step
684 *
685 * b43_shm_write16(dev, B43_SHM_SHARED, 0x0010, slot_time);
686 */
Michael Buesche4d6b792007-09-18 15:39:42 -0400687}
688
689static void b43_short_slot_timing_enable(struct b43_wldev *dev)
690{
691 b43_set_slot_time(dev, 9);
Michael Buesche4d6b792007-09-18 15:39:42 -0400692}
693
694static void b43_short_slot_timing_disable(struct b43_wldev *dev)
695{
696 b43_set_slot_time(dev, 20);
Michael Buesche4d6b792007-09-18 15:39:42 -0400697}
698
Michael Buesche4d6b792007-09-18 15:39:42 -0400699/* DummyTransmission function, as documented on
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200700 * http://bcm-v4.sipsolutions.net/802.11/DummyTransmission
Michael Buesche4d6b792007-09-18 15:39:42 -0400701 */
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200702void b43_dummy_transmission(struct b43_wldev *dev, bool ofdm, bool pa_on)
Michael Buesche4d6b792007-09-18 15:39:42 -0400703{
704 struct b43_phy *phy = &dev->phy;
705 unsigned int i, max_loop;
706 u16 value;
707 u32 buffer[5] = {
708 0x00000000,
709 0x00D40000,
710 0x00000000,
711 0x01000000,
712 0x00000000,
713 };
714
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200715 if (ofdm) {
Michael Buesche4d6b792007-09-18 15:39:42 -0400716 max_loop = 0x1E;
717 buffer[0] = 0x000201CC;
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200718 } else {
Michael Buesche4d6b792007-09-18 15:39:42 -0400719 max_loop = 0xFA;
720 buffer[0] = 0x000B846E;
Michael Buesche4d6b792007-09-18 15:39:42 -0400721 }
722
723 for (i = 0; i < 5; i++)
724 b43_ram_write(dev, i * 4, buffer[i]);
725
Rafał Miłecki7955d872011-09-21 21:44:13 +0200726 b43_write16(dev, B43_MMIO_XMTSEL, 0x0000);
727
Rafał Miłecki21d889d2011-05-18 02:06:38 +0200728 if (dev->dev->core_rev < 11)
Rafał Miłecki7955d872011-09-21 21:44:13 +0200729 b43_write16(dev, B43_MMIO_WEPCTL, 0x0000);
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200730 else
Rafał Miłecki7955d872011-09-21 21:44:13 +0200731 b43_write16(dev, B43_MMIO_WEPCTL, 0x0100);
732
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200733 value = (ofdm ? 0x41 : 0x40);
Rafał Miłecki7955d872011-09-21 21:44:13 +0200734 b43_write16(dev, B43_MMIO_TXE0_PHYCTL, value);
Rafał Miłecki93dbd822011-09-21 21:44:14 +0200735 if (phy->type == B43_PHYTYPE_N || phy->type == B43_PHYTYPE_LP ||
736 phy->type == B43_PHYTYPE_LCN)
Rafał Miłecki7955d872011-09-21 21:44:13 +0200737 b43_write16(dev, B43_MMIO_TXE0_PHYCTL1, 0x1A02);
738
739 b43_write16(dev, B43_MMIO_TXE0_WM_0, 0x0000);
740 b43_write16(dev, B43_MMIO_TXE0_WM_1, 0x0000);
741
742 b43_write16(dev, B43_MMIO_XMTTPLATETXPTR, 0x0000);
743 b43_write16(dev, B43_MMIO_XMTTXCNT, 0x0014);
744 b43_write16(dev, B43_MMIO_XMTSEL, 0x0826);
745 b43_write16(dev, B43_MMIO_TXE0_CTL, 0x0000);
Rafał Miłecki93dbd822011-09-21 21:44:14 +0200746
747 if (!pa_on && phy->type == B43_PHYTYPE_N)
748 ; /*b43_nphy_pa_override(dev, false) */
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200749
750 switch (phy->type) {
751 case B43_PHYTYPE_N:
Rafał Miłecki93dbd822011-09-21 21:44:14 +0200752 case B43_PHYTYPE_LCN:
Rafał Miłecki7955d872011-09-21 21:44:13 +0200753 b43_write16(dev, B43_MMIO_TXE0_AUX, 0x00D0);
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200754 break;
755 case B43_PHYTYPE_LP:
Rafał Miłecki7955d872011-09-21 21:44:13 +0200756 b43_write16(dev, B43_MMIO_TXE0_AUX, 0x0050);
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200757 break;
758 default:
Rafał Miłecki7955d872011-09-21 21:44:13 +0200759 b43_write16(dev, B43_MMIO_TXE0_AUX, 0x0030);
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200760 }
Rafał Miłecki93dbd822011-09-21 21:44:14 +0200761 b43_read16(dev, B43_MMIO_TXE0_AUX);
Michael Buesche4d6b792007-09-18 15:39:42 -0400762
763 if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
764 b43_radio_write16(dev, 0x0051, 0x0017);
765 for (i = 0x00; i < max_loop; i++) {
Rafał Miłecki7955d872011-09-21 21:44:13 +0200766 value = b43_read16(dev, B43_MMIO_TXE0_STATUS);
Michael Buesche4d6b792007-09-18 15:39:42 -0400767 if (value & 0x0080)
768 break;
769 udelay(10);
770 }
771 for (i = 0x00; i < 0x0A; i++) {
Rafał Miłecki7955d872011-09-21 21:44:13 +0200772 value = b43_read16(dev, B43_MMIO_TXE0_STATUS);
Michael Buesche4d6b792007-09-18 15:39:42 -0400773 if (value & 0x0400)
774 break;
775 udelay(10);
776 }
Larry Finger1d280dd2008-09-29 14:19:29 -0500777 for (i = 0x00; i < 0x19; i++) {
Rafał Miłecki7955d872011-09-21 21:44:13 +0200778 value = b43_read16(dev, B43_MMIO_IFSSTAT);
Michael Buesche4d6b792007-09-18 15:39:42 -0400779 if (!(value & 0x0100))
780 break;
781 udelay(10);
782 }
783 if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
784 b43_radio_write16(dev, 0x0051, 0x0037);
785}
786
787static void key_write(struct b43_wldev *dev,
John Daiker99da1852009-02-24 02:16:42 -0800788 u8 index, u8 algorithm, const u8 *key)
Michael Buesche4d6b792007-09-18 15:39:42 -0400789{
790 unsigned int i;
791 u32 offset;
792 u16 value;
793 u16 kidx;
794
795 /* Key index/algo block */
796 kidx = b43_kidx_to_fw(dev, index);
797 value = ((kidx << 4) | algorithm);
798 b43_shm_write16(dev, B43_SHM_SHARED,
799 B43_SHM_SH_KEYIDXBLOCK + (kidx * 2), value);
800
801 /* Write the key to the Key Table Pointer offset */
802 offset = dev->ktp + (index * B43_SEC_KEYSIZE);
803 for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
804 value = key[i];
805 value |= (u16) (key[i + 1]) << 8;
806 b43_shm_write16(dev, B43_SHM_SHARED, offset + i, value);
807 }
808}
809
John Daiker99da1852009-02-24 02:16:42 -0800810static void keymac_write(struct b43_wldev *dev, u8 index, const u8 *addr)
Michael Buesche4d6b792007-09-18 15:39:42 -0400811{
812 u32 addrtmp[2] = { 0, 0, };
Michael Buesch66d2d082009-08-06 10:36:50 +0200813 u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
Michael Buesche4d6b792007-09-18 15:39:42 -0400814
815 if (b43_new_kidx_api(dev))
Michael Buesch66d2d082009-08-06 10:36:50 +0200816 pairwise_keys_start = B43_NR_GROUP_KEYS;
Michael Buesche4d6b792007-09-18 15:39:42 -0400817
Michael Buesch66d2d082009-08-06 10:36:50 +0200818 B43_WARN_ON(index < pairwise_keys_start);
819 /* We have four default TX keys and possibly four default RX keys.
Michael Buesche4d6b792007-09-18 15:39:42 -0400820 * Physical mac 0 is mapped to physical key 4 or 8, depending
821 * on the firmware version.
822 * So we must adjust the index here.
823 */
Michael Buesch66d2d082009-08-06 10:36:50 +0200824 index -= pairwise_keys_start;
825 B43_WARN_ON(index >= B43_NR_PAIRWISE_KEYS);
Michael Buesche4d6b792007-09-18 15:39:42 -0400826
827 if (addr) {
828 addrtmp[0] = addr[0];
829 addrtmp[0] |= ((u32) (addr[1]) << 8);
830 addrtmp[0] |= ((u32) (addr[2]) << 16);
831 addrtmp[0] |= ((u32) (addr[3]) << 24);
832 addrtmp[1] = addr[4];
833 addrtmp[1] |= ((u32) (addr[5]) << 8);
834 }
835
Michael Buesch66d2d082009-08-06 10:36:50 +0200836 /* Receive match transmitter address (RCMTA) mechanism */
837 b43_shm_write32(dev, B43_SHM_RCMTA,
838 (index * 2) + 0, addrtmp[0]);
839 b43_shm_write16(dev, B43_SHM_RCMTA,
840 (index * 2) + 1, addrtmp[1]);
Michael Buesche4d6b792007-09-18 15:39:42 -0400841}
842
gregor kowski035d0242009-08-19 22:35:45 +0200843/* The ucode will use phase1 key with TEK key to decrypt rx packets.
844 * When a packet is received, the iv32 is checked.
845 * - if it doesn't the packet is returned without modification (and software
846 * decryption can be done). That's what happen when iv16 wrap.
847 * - if it does, the rc4 key is computed, and decryption is tried.
848 * Either it will success and B43_RX_MAC_DEC is returned,
849 * either it fails and B43_RX_MAC_DEC|B43_RX_MAC_DECERR is returned
850 * and the packet is not usable (it got modified by the ucode).
851 * So in order to never have B43_RX_MAC_DECERR, we should provide
852 * a iv32 and phase1key that match. Because we drop packets in case of
853 * B43_RX_MAC_DECERR, if we have a correct iv32 but a wrong phase1key, all
854 * packets will be lost without higher layer knowing (ie no resync possible
855 * until next wrap).
856 *
857 * NOTE : this should support 50 key like RCMTA because
858 * (B43_SHM_SH_KEYIDXBLOCK - B43_SHM_SH_TKIPTSCTTAK)/14 = 50
859 */
860static void rx_tkip_phase1_write(struct b43_wldev *dev, u8 index, u32 iv32,
861 u16 *phase1key)
862{
863 unsigned int i;
864 u32 offset;
865 u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
866
867 if (!modparam_hwtkip)
868 return;
869
870 if (b43_new_kidx_api(dev))
871 pairwise_keys_start = B43_NR_GROUP_KEYS;
872
873 B43_WARN_ON(index < pairwise_keys_start);
874 /* We have four default TX keys and possibly four default RX keys.
875 * Physical mac 0 is mapped to physical key 4 or 8, depending
876 * on the firmware version.
877 * So we must adjust the index here.
878 */
879 index -= pairwise_keys_start;
880 B43_WARN_ON(index >= B43_NR_PAIRWISE_KEYS);
881
882 if (b43_debug(dev, B43_DBG_KEYS)) {
883 b43dbg(dev->wl, "rx_tkip_phase1_write : idx 0x%x, iv32 0x%x\n",
884 index, iv32);
885 }
886 /* Write the key to the RX tkip shared mem */
887 offset = B43_SHM_SH_TKIPTSCTTAK + index * (10 + 4);
888 for (i = 0; i < 10; i += 2) {
889 b43_shm_write16(dev, B43_SHM_SHARED, offset + i,
890 phase1key ? phase1key[i / 2] : 0);
891 }
892 b43_shm_write16(dev, B43_SHM_SHARED, offset + i, iv32);
893 b43_shm_write16(dev, B43_SHM_SHARED, offset + i + 2, iv32 >> 16);
894}
895
896static void b43_op_update_tkip_key(struct ieee80211_hw *hw,
Johannes Bergb3fbdcf2010-01-21 11:40:47 +0100897 struct ieee80211_vif *vif,
898 struct ieee80211_key_conf *keyconf,
899 struct ieee80211_sta *sta,
900 u32 iv32, u16 *phase1key)
gregor kowski035d0242009-08-19 22:35:45 +0200901{
902 struct b43_wl *wl = hw_to_b43_wl(hw);
903 struct b43_wldev *dev;
904 int index = keyconf->hw_key_idx;
905
906 if (B43_WARN_ON(!modparam_hwtkip))
907 return;
908
Michael Buesch96869a32010-01-24 13:13:32 +0100909 /* This is only called from the RX path through mac80211, where
910 * our mutex is already locked. */
911 B43_WARN_ON(!mutex_is_locked(&wl->mutex));
gregor kowski035d0242009-08-19 22:35:45 +0200912 dev = wl->current_dev;
Michael Buesch96869a32010-01-24 13:13:32 +0100913 B43_WARN_ON(!dev || b43_status(dev) < B43_STAT_INITIALIZED);
gregor kowski035d0242009-08-19 22:35:45 +0200914
915 keymac_write(dev, index, NULL); /* First zero out mac to avoid race */
916
917 rx_tkip_phase1_write(dev, index, iv32, phase1key);
Johannes Bergb3fbdcf2010-01-21 11:40:47 +0100918 /* only pairwise TKIP keys are supported right now */
919 if (WARN_ON(!sta))
Michael Buesch96869a32010-01-24 13:13:32 +0100920 return;
Johannes Bergb3fbdcf2010-01-21 11:40:47 +0100921 keymac_write(dev, index, sta->addr);
gregor kowski035d0242009-08-19 22:35:45 +0200922}
923
Michael Buesche4d6b792007-09-18 15:39:42 -0400924static void do_key_write(struct b43_wldev *dev,
925 u8 index, u8 algorithm,
John Daiker99da1852009-02-24 02:16:42 -0800926 const u8 *key, size_t key_len, const u8 *mac_addr)
Michael Buesche4d6b792007-09-18 15:39:42 -0400927{
928 u8 buf[B43_SEC_KEYSIZE] = { 0, };
Michael Buesch66d2d082009-08-06 10:36:50 +0200929 u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
Michael Buesche4d6b792007-09-18 15:39:42 -0400930
931 if (b43_new_kidx_api(dev))
Michael Buesch66d2d082009-08-06 10:36:50 +0200932 pairwise_keys_start = B43_NR_GROUP_KEYS;
Michael Buesche4d6b792007-09-18 15:39:42 -0400933
Michael Buesch66d2d082009-08-06 10:36:50 +0200934 B43_WARN_ON(index >= ARRAY_SIZE(dev->key));
Michael Buesche4d6b792007-09-18 15:39:42 -0400935 B43_WARN_ON(key_len > B43_SEC_KEYSIZE);
936
Michael Buesch66d2d082009-08-06 10:36:50 +0200937 if (index >= pairwise_keys_start)
Michael Buesche4d6b792007-09-18 15:39:42 -0400938 keymac_write(dev, index, NULL); /* First zero out mac. */
gregor kowski035d0242009-08-19 22:35:45 +0200939 if (algorithm == B43_SEC_ALGO_TKIP) {
940 /*
941 * We should provide an initial iv32, phase1key pair.
942 * We could start with iv32=0 and compute the corresponding
943 * phase1key, but this means calling ieee80211_get_tkip_key
944 * with a fake skb (or export other tkip function).
945 * Because we are lazy we hope iv32 won't start with
946 * 0xffffffff and let's b43_op_update_tkip_key provide a
947 * correct pair.
948 */
949 rx_tkip_phase1_write(dev, index, 0xffffffff, (u16*)buf);
950 } else if (index >= pairwise_keys_start) /* clear it */
951 rx_tkip_phase1_write(dev, index, 0, NULL);
Michael Buesche4d6b792007-09-18 15:39:42 -0400952 if (key)
953 memcpy(buf, key, key_len);
954 key_write(dev, index, algorithm, buf);
Michael Buesch66d2d082009-08-06 10:36:50 +0200955 if (index >= pairwise_keys_start)
Michael Buesche4d6b792007-09-18 15:39:42 -0400956 keymac_write(dev, index, mac_addr);
957
958 dev->key[index].algorithm = algorithm;
959}
960
961static int b43_key_write(struct b43_wldev *dev,
962 int index, u8 algorithm,
John Daiker99da1852009-02-24 02:16:42 -0800963 const u8 *key, size_t key_len,
964 const u8 *mac_addr,
Michael Buesche4d6b792007-09-18 15:39:42 -0400965 struct ieee80211_key_conf *keyconf)
966{
967 int i;
Michael Buesch66d2d082009-08-06 10:36:50 +0200968 int pairwise_keys_start;
Michael Buesche4d6b792007-09-18 15:39:42 -0400969
gregor kowski035d0242009-08-19 22:35:45 +0200970 /* For ALG_TKIP the key is encoded as a 256-bit (32 byte) data block:
971 * - Temporal Encryption Key (128 bits)
972 * - Temporal Authenticator Tx MIC Key (64 bits)
973 * - Temporal Authenticator Rx MIC Key (64 bits)
974 *
975 * Hardware only store TEK
976 */
977 if (algorithm == B43_SEC_ALGO_TKIP && key_len == 32)
978 key_len = 16;
Michael Buesche4d6b792007-09-18 15:39:42 -0400979 if (key_len > B43_SEC_KEYSIZE)
980 return -EINVAL;
Michael Buesch66d2d082009-08-06 10:36:50 +0200981 for (i = 0; i < ARRAY_SIZE(dev->key); i++) {
Michael Buesche4d6b792007-09-18 15:39:42 -0400982 /* Check that we don't already have this key. */
983 B43_WARN_ON(dev->key[i].keyconf == keyconf);
984 }
985 if (index < 0) {
Michael Buesche808e582008-12-19 21:30:52 +0100986 /* Pairwise key. Get an empty slot for the key. */
Michael Buesche4d6b792007-09-18 15:39:42 -0400987 if (b43_new_kidx_api(dev))
Michael Buesch66d2d082009-08-06 10:36:50 +0200988 pairwise_keys_start = B43_NR_GROUP_KEYS;
Michael Buesche4d6b792007-09-18 15:39:42 -0400989 else
Michael Buesch66d2d082009-08-06 10:36:50 +0200990 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
991 for (i = pairwise_keys_start;
992 i < pairwise_keys_start + B43_NR_PAIRWISE_KEYS;
993 i++) {
994 B43_WARN_ON(i >= ARRAY_SIZE(dev->key));
Michael Buesche4d6b792007-09-18 15:39:42 -0400995 if (!dev->key[i].keyconf) {
996 /* found empty */
997 index = i;
998 break;
999 }
1000 }
1001 if (index < 0) {
Michael Buesche808e582008-12-19 21:30:52 +01001002 b43warn(dev->wl, "Out of hardware key memory\n");
Michael Buesche4d6b792007-09-18 15:39:42 -04001003 return -ENOSPC;
1004 }
1005 } else
1006 B43_WARN_ON(index > 3);
1007
1008 do_key_write(dev, index, algorithm, key, key_len, mac_addr);
1009 if ((index <= 3) && !b43_new_kidx_api(dev)) {
1010 /* Default RX key */
1011 B43_WARN_ON(mac_addr);
1012 do_key_write(dev, index + 4, algorithm, key, key_len, NULL);
1013 }
1014 keyconf->hw_key_idx = index;
1015 dev->key[index].keyconf = keyconf;
1016
1017 return 0;
1018}
1019
1020static int b43_key_clear(struct b43_wldev *dev, int index)
1021{
Michael Buesch66d2d082009-08-06 10:36:50 +02001022 if (B43_WARN_ON((index < 0) || (index >= ARRAY_SIZE(dev->key))))
Michael Buesche4d6b792007-09-18 15:39:42 -04001023 return -EINVAL;
1024 do_key_write(dev, index, B43_SEC_ALGO_NONE,
1025 NULL, B43_SEC_KEYSIZE, NULL);
1026 if ((index <= 3) && !b43_new_kidx_api(dev)) {
1027 do_key_write(dev, index + 4, B43_SEC_ALGO_NONE,
1028 NULL, B43_SEC_KEYSIZE, NULL);
1029 }
1030 dev->key[index].keyconf = NULL;
1031
1032 return 0;
1033}
1034
1035static void b43_clear_keys(struct b43_wldev *dev)
1036{
Michael Buesch66d2d082009-08-06 10:36:50 +02001037 int i, count;
Michael Buesche4d6b792007-09-18 15:39:42 -04001038
Michael Buesch66d2d082009-08-06 10:36:50 +02001039 if (b43_new_kidx_api(dev))
1040 count = B43_NR_GROUP_KEYS + B43_NR_PAIRWISE_KEYS;
1041 else
1042 count = B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS;
1043 for (i = 0; i < count; i++)
Michael Buesche4d6b792007-09-18 15:39:42 -04001044 b43_key_clear(dev, i);
1045}
1046
Michael Buesch9cf7f242008-12-19 20:24:30 +01001047static void b43_dump_keymemory(struct b43_wldev *dev)
1048{
Michael Buesch66d2d082009-08-06 10:36:50 +02001049 unsigned int i, index, count, offset, pairwise_keys_start;
Michael Buesch9cf7f242008-12-19 20:24:30 +01001050 u8 mac[ETH_ALEN];
1051 u16 algo;
1052 u32 rcmta0;
1053 u16 rcmta1;
1054 u64 hf;
1055 struct b43_key *key;
1056
1057 if (!b43_debug(dev, B43_DBG_KEYS))
1058 return;
1059
1060 hf = b43_hf_read(dev);
1061 b43dbg(dev->wl, "Hardware key memory dump: USEDEFKEYS=%u\n",
1062 !!(hf & B43_HF_USEDEFKEYS));
Michael Buesch66d2d082009-08-06 10:36:50 +02001063 if (b43_new_kidx_api(dev)) {
1064 pairwise_keys_start = B43_NR_GROUP_KEYS;
1065 count = B43_NR_GROUP_KEYS + B43_NR_PAIRWISE_KEYS;
1066 } else {
1067 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
1068 count = B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS;
1069 }
1070 for (index = 0; index < count; index++) {
Michael Buesch9cf7f242008-12-19 20:24:30 +01001071 key = &(dev->key[index]);
1072 printk(KERN_DEBUG "Key slot %02u: %s",
1073 index, (key->keyconf == NULL) ? " " : "*");
1074 offset = dev->ktp + (index * B43_SEC_KEYSIZE);
1075 for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
1076 u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, offset + i);
1077 printk("%02X%02X", (tmp & 0xFF), ((tmp >> 8) & 0xFF));
1078 }
1079
1080 algo = b43_shm_read16(dev, B43_SHM_SHARED,
1081 B43_SHM_SH_KEYIDXBLOCK + (index * 2));
1082 printk(" Algo: %04X/%02X", algo, key->algorithm);
1083
Michael Buesch66d2d082009-08-06 10:36:50 +02001084 if (index >= pairwise_keys_start) {
gregor kowski035d0242009-08-19 22:35:45 +02001085 if (key->algorithm == B43_SEC_ALGO_TKIP) {
1086 printk(" TKIP: ");
1087 offset = B43_SHM_SH_TKIPTSCTTAK + (index - 4) * (10 + 4);
1088 for (i = 0; i < 14; i += 2) {
1089 u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, offset + i);
1090 printk("%02X%02X", (tmp & 0xFF), ((tmp >> 8) & 0xFF));
1091 }
1092 }
Michael Buesch9cf7f242008-12-19 20:24:30 +01001093 rcmta0 = b43_shm_read32(dev, B43_SHM_RCMTA,
Michael Buesch66d2d082009-08-06 10:36:50 +02001094 ((index - pairwise_keys_start) * 2) + 0);
Michael Buesch9cf7f242008-12-19 20:24:30 +01001095 rcmta1 = b43_shm_read16(dev, B43_SHM_RCMTA,
Michael Buesch66d2d082009-08-06 10:36:50 +02001096 ((index - pairwise_keys_start) * 2) + 1);
Michael Buesch9cf7f242008-12-19 20:24:30 +01001097 *((__le32 *)(&mac[0])) = cpu_to_le32(rcmta0);
1098 *((__le16 *)(&mac[4])) = cpu_to_le16(rcmta1);
Johannes Berge91d8332009-07-15 17:21:41 +02001099 printk(" MAC: %pM", mac);
Michael Buesch9cf7f242008-12-19 20:24:30 +01001100 } else
1101 printk(" DEFAULT KEY");
1102 printk("\n");
1103 }
1104}
1105
Michael Buesche4d6b792007-09-18 15:39:42 -04001106void b43_power_saving_ctl_bits(struct b43_wldev *dev, unsigned int ps_flags)
1107{
1108 u32 macctl;
1109 u16 ucstat;
1110 bool hwps;
1111 bool awake;
1112 int i;
1113
1114 B43_WARN_ON((ps_flags & B43_PS_ENABLED) &&
1115 (ps_flags & B43_PS_DISABLED));
1116 B43_WARN_ON((ps_flags & B43_PS_AWAKE) && (ps_flags & B43_PS_ASLEEP));
1117
1118 if (ps_flags & B43_PS_ENABLED) {
Rusty Russell3db1cd52011-12-19 13:56:45 +00001119 hwps = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04001120 } else if (ps_flags & B43_PS_DISABLED) {
Rusty Russell3db1cd52011-12-19 13:56:45 +00001121 hwps = false;
Michael Buesche4d6b792007-09-18 15:39:42 -04001122 } else {
1123 //TODO: If powersave is not off and FIXME is not set and we are not in adhoc
1124 // and thus is not an AP and we are associated, set bit 25
1125 }
1126 if (ps_flags & B43_PS_AWAKE) {
Rusty Russell3db1cd52011-12-19 13:56:45 +00001127 awake = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04001128 } else if (ps_flags & B43_PS_ASLEEP) {
Rusty Russell3db1cd52011-12-19 13:56:45 +00001129 awake = false;
Michael Buesche4d6b792007-09-18 15:39:42 -04001130 } else {
1131 //TODO: If the device is awake or this is an AP, or we are scanning, or FIXME,
1132 // or we are associated, or FIXME, or the latest PS-Poll packet sent was
1133 // successful, set bit26
1134 }
1135
1136/* FIXME: For now we force awake-on and hwps-off */
Rusty Russell3db1cd52011-12-19 13:56:45 +00001137 hwps = false;
1138 awake = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04001139
1140 macctl = b43_read32(dev, B43_MMIO_MACCTL);
1141 if (hwps)
1142 macctl |= B43_MACCTL_HWPS;
1143 else
1144 macctl &= ~B43_MACCTL_HWPS;
1145 if (awake)
1146 macctl |= B43_MACCTL_AWAKE;
1147 else
1148 macctl &= ~B43_MACCTL_AWAKE;
1149 b43_write32(dev, B43_MMIO_MACCTL, macctl);
1150 /* Commit write */
1151 b43_read32(dev, B43_MMIO_MACCTL);
Rafał Miłecki21d889d2011-05-18 02:06:38 +02001152 if (awake && dev->dev->core_rev >= 5) {
Michael Buesche4d6b792007-09-18 15:39:42 -04001153 /* Wait for the microcode to wake up. */
1154 for (i = 0; i < 100; i++) {
1155 ucstat = b43_shm_read16(dev, B43_SHM_SHARED,
1156 B43_SHM_SH_UCODESTAT);
1157 if (ucstat != B43_SHM_SH_UCODESTAT_SLEEP)
1158 break;
1159 udelay(10);
1160 }
1161 }
1162}
1163
Rafał Miłecki42c9a452011-07-06 15:45:27 +02001164#ifdef CONFIG_B43_BCMA
Rafał Miłecki49173592011-07-17 01:06:06 +02001165static void b43_bcma_phy_reset(struct b43_wldev *dev)
1166{
1167 u32 flags;
1168
1169 /* Put PHY into reset */
1170 flags = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
1171 flags |= B43_BCMA_IOCTL_PHY_RESET;
1172 flags |= B43_BCMA_IOCTL_PHY_BW_20MHZ; /* Make 20 MHz def */
1173 bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, flags);
1174 udelay(2);
1175
1176 /* Take PHY out of reset */
1177 flags = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
1178 flags &= ~B43_BCMA_IOCTL_PHY_RESET;
1179 flags |= BCMA_IOCTL_FGC;
1180 bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, flags);
1181 udelay(1);
1182
1183 /* Do not force clock anymore */
1184 flags = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
1185 flags &= ~BCMA_IOCTL_FGC;
1186 bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, flags);
1187 udelay(1);
1188}
1189
Rafał Miłecki42c9a452011-07-06 15:45:27 +02001190static void b43_bcma_wireless_core_reset(struct b43_wldev *dev, bool gmode)
1191{
Rafał Miłecki88cceab2013-02-26 10:07:57 +01001192 u32 req = B43_BCMA_CLKCTLST_80211_PLL_REQ |
1193 B43_BCMA_CLKCTLST_PHY_PLL_REQ;
1194 u32 status = B43_BCMA_CLKCTLST_80211_PLL_ST |
1195 B43_BCMA_CLKCTLST_PHY_PLL_ST;
1196
Rafał Miłecki49173592011-07-17 01:06:06 +02001197 b43_device_enable(dev, B43_BCMA_IOCTL_PHY_CLKEN);
1198 bcma_core_set_clockmode(dev->dev->bdev, BCMA_CLKMODE_FAST);
1199 b43_bcma_phy_reset(dev);
Rafał Miłecki88cceab2013-02-26 10:07:57 +01001200 bcma_core_pll_ctl(dev->dev->bdev, req, status, true);
Rafał Miłecki42c9a452011-07-06 15:45:27 +02001201}
1202#endif
1203
Rafał Miłecki4da909e2011-06-02 01:07:12 +02001204static void b43_ssb_wireless_core_reset(struct b43_wldev *dev, bool gmode)
Michael Buesche4d6b792007-09-18 15:39:42 -04001205{
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02001206 struct ssb_device *sdev = dev->dev->sdev;
Michael Buesche4d6b792007-09-18 15:39:42 -04001207 u32 tmslow;
Rafał Miłecki4da909e2011-06-02 01:07:12 +02001208 u32 flags = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04001209
Rafał Miłecki4da909e2011-06-02 01:07:12 +02001210 if (gmode)
1211 flags |= B43_TMSLOW_GMODE;
Michael Buesche4d6b792007-09-18 15:39:42 -04001212 flags |= B43_TMSLOW_PHYCLKEN;
1213 flags |= B43_TMSLOW_PHYRESET;
Rafał Miłecki42ab1352010-12-09 20:56:01 +01001214 if (dev->phy.type == B43_PHYTYPE_N)
1215 flags |= B43_TMSLOW_PHY_BANDWIDTH_20MHZ; /* Make 20 MHz def */
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02001216 b43_device_enable(dev, flags);
Michael Buesche4d6b792007-09-18 15:39:42 -04001217 msleep(2); /* Wait for the PLL to turn on. */
1218
1219 /* Now take the PHY out of Reset again */
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02001220 tmslow = ssb_read32(sdev, SSB_TMSLOW);
Michael Buesche4d6b792007-09-18 15:39:42 -04001221 tmslow |= SSB_TMSLOW_FGC;
1222 tmslow &= ~B43_TMSLOW_PHYRESET;
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02001223 ssb_write32(sdev, SSB_TMSLOW, tmslow);
1224 ssb_read32(sdev, SSB_TMSLOW); /* flush */
Michael Buesche4d6b792007-09-18 15:39:42 -04001225 msleep(1);
1226 tmslow &= ~SSB_TMSLOW_FGC;
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02001227 ssb_write32(sdev, SSB_TMSLOW, tmslow);
1228 ssb_read32(sdev, SSB_TMSLOW); /* flush */
Michael Buesche4d6b792007-09-18 15:39:42 -04001229 msleep(1);
Rafał Miłecki14952982011-05-17 18:57:28 +02001230}
1231
Rafał Miłecki4da909e2011-06-02 01:07:12 +02001232void b43_wireless_core_reset(struct b43_wldev *dev, bool gmode)
Rafał Miłecki14952982011-05-17 18:57:28 +02001233{
1234 u32 macctl;
1235
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02001236 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02001237#ifdef CONFIG_B43_BCMA
1238 case B43_BUS_BCMA:
1239 b43_bcma_wireless_core_reset(dev, gmode);
1240 break;
1241#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02001242#ifdef CONFIG_B43_SSB
1243 case B43_BUS_SSB:
1244 b43_ssb_wireless_core_reset(dev, gmode);
1245 break;
1246#endif
1247 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001248
Michael Bueschfb111372008-09-02 13:00:34 +02001249 /* Turn Analog ON, but only if we already know the PHY-type.
1250 * This protects against very early setup where we don't know the
1251 * PHY-type, yet. wireless_core_reset will be called once again later,
1252 * when we know the PHY-type. */
1253 if (dev->phy.ops)
Michael Bueschcb24f572008-09-03 12:12:20 +02001254 dev->phy.ops->switch_analog(dev, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04001255
1256 macctl = b43_read32(dev, B43_MMIO_MACCTL);
1257 macctl &= ~B43_MACCTL_GMODE;
Rafał Miłecki4da909e2011-06-02 01:07:12 +02001258 if (gmode)
Michael Buesche4d6b792007-09-18 15:39:42 -04001259 macctl |= B43_MACCTL_GMODE;
1260 macctl |= B43_MACCTL_IHR_ENABLED;
1261 b43_write32(dev, B43_MMIO_MACCTL, macctl);
1262}
1263
1264static void handle_irq_transmit_status(struct b43_wldev *dev)
1265{
1266 u32 v0, v1;
1267 u16 tmp;
1268 struct b43_txstatus stat;
1269
1270 while (1) {
1271 v0 = b43_read32(dev, B43_MMIO_XMITSTAT_0);
1272 if (!(v0 & 0x00000001))
1273 break;
1274 v1 = b43_read32(dev, B43_MMIO_XMITSTAT_1);
1275
1276 stat.cookie = (v0 >> 16);
1277 stat.seq = (v1 & 0x0000FFFF);
1278 stat.phy_stat = ((v1 & 0x00FF0000) >> 16);
1279 tmp = (v0 & 0x0000FFFF);
1280 stat.frame_count = ((tmp & 0xF000) >> 12);
1281 stat.rts_count = ((tmp & 0x0F00) >> 8);
1282 stat.supp_reason = ((tmp & 0x001C) >> 2);
1283 stat.pm_indicated = !!(tmp & 0x0080);
1284 stat.intermediate = !!(tmp & 0x0040);
1285 stat.for_ampdu = !!(tmp & 0x0020);
1286 stat.acked = !!(tmp & 0x0002);
1287
1288 b43_handle_txstatus(dev, &stat);
1289 }
1290}
1291
1292static void drain_txstatus_queue(struct b43_wldev *dev)
1293{
1294 u32 dummy;
1295
Rafał Miłecki21d889d2011-05-18 02:06:38 +02001296 if (dev->dev->core_rev < 5)
Michael Buesche4d6b792007-09-18 15:39:42 -04001297 return;
1298 /* Read all entries from the microcode TXstatus FIFO
1299 * and throw them away.
1300 */
1301 while (1) {
1302 dummy = b43_read32(dev, B43_MMIO_XMITSTAT_0);
1303 if (!(dummy & 0x00000001))
1304 break;
1305 dummy = b43_read32(dev, B43_MMIO_XMITSTAT_1);
1306 }
1307}
1308
1309static u32 b43_jssi_read(struct b43_wldev *dev)
1310{
1311 u32 val = 0;
1312
1313 val = b43_shm_read16(dev, B43_SHM_SHARED, 0x08A);
1314 val <<= 16;
1315 val |= b43_shm_read16(dev, B43_SHM_SHARED, 0x088);
1316
1317 return val;
1318}
1319
1320static void b43_jssi_write(struct b43_wldev *dev, u32 jssi)
1321{
1322 b43_shm_write16(dev, B43_SHM_SHARED, 0x088, (jssi & 0x0000FFFF));
1323 b43_shm_write16(dev, B43_SHM_SHARED, 0x08A, (jssi & 0xFFFF0000) >> 16);
1324}
1325
1326static void b43_generate_noise_sample(struct b43_wldev *dev)
1327{
1328 b43_jssi_write(dev, 0x7F7F7F7F);
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01001329 b43_write32(dev, B43_MMIO_MACCMD,
1330 b43_read32(dev, B43_MMIO_MACCMD) | B43_MACCMD_BGNOISE);
Michael Buesche4d6b792007-09-18 15:39:42 -04001331}
1332
1333static void b43_calculate_link_quality(struct b43_wldev *dev)
1334{
1335 /* Top half of Link Quality calculation. */
1336
Michael Bueschef1a6282008-08-27 18:53:02 +02001337 if (dev->phy.type != B43_PHYTYPE_G)
1338 return;
Michael Buesche4d6b792007-09-18 15:39:42 -04001339 if (dev->noisecalc.calculation_running)
1340 return;
Rusty Russell3db1cd52011-12-19 13:56:45 +00001341 dev->noisecalc.calculation_running = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04001342 dev->noisecalc.nr_samples = 0;
1343
1344 b43_generate_noise_sample(dev);
1345}
1346
1347static void handle_irq_noise(struct b43_wldev *dev)
1348{
Michael Bueschef1a6282008-08-27 18:53:02 +02001349 struct b43_phy_g *phy = dev->phy.g;
Michael Buesche4d6b792007-09-18 15:39:42 -04001350 u16 tmp;
1351 u8 noise[4];
1352 u8 i, j;
1353 s32 average;
1354
1355 /* Bottom half of Link Quality calculation. */
1356
Michael Bueschef1a6282008-08-27 18:53:02 +02001357 if (dev->phy.type != B43_PHYTYPE_G)
1358 return;
1359
Michael Buesch98a3b2f2008-06-12 12:36:29 +02001360 /* Possible race condition: It might be possible that the user
1361 * changed to a different channel in the meantime since we
1362 * started the calculation. We ignore that fact, since it's
1363 * not really that much of a problem. The background noise is
1364 * an estimation only anyway. Slightly wrong results will get damped
1365 * by the averaging of the 8 sample rounds. Additionally the
1366 * value is shortlived. So it will be replaced by the next noise
1367 * calculation round soon. */
1368
Michael Buesche4d6b792007-09-18 15:39:42 -04001369 B43_WARN_ON(!dev->noisecalc.calculation_running);
Michael Buesch1a094042007-09-20 11:13:40 -07001370 *((__le32 *)noise) = cpu_to_le32(b43_jssi_read(dev));
Michael Buesche4d6b792007-09-18 15:39:42 -04001371 if (noise[0] == 0x7F || noise[1] == 0x7F ||
1372 noise[2] == 0x7F || noise[3] == 0x7F)
1373 goto generate_new;
1374
1375 /* Get the noise samples. */
1376 B43_WARN_ON(dev->noisecalc.nr_samples >= 8);
1377 i = dev->noisecalc.nr_samples;
Harvey Harrisoncdbf0842008-05-02 13:47:48 -07001378 noise[0] = clamp_val(noise[0], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
1379 noise[1] = clamp_val(noise[1], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
1380 noise[2] = clamp_val(noise[2], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
1381 noise[3] = clamp_val(noise[3], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04001382 dev->noisecalc.samples[i][0] = phy->nrssi_lt[noise[0]];
1383 dev->noisecalc.samples[i][1] = phy->nrssi_lt[noise[1]];
1384 dev->noisecalc.samples[i][2] = phy->nrssi_lt[noise[2]];
1385 dev->noisecalc.samples[i][3] = phy->nrssi_lt[noise[3]];
1386 dev->noisecalc.nr_samples++;
1387 if (dev->noisecalc.nr_samples == 8) {
1388 /* Calculate the Link Quality by the noise samples. */
1389 average = 0;
1390 for (i = 0; i < 8; i++) {
1391 for (j = 0; j < 4; j++)
1392 average += dev->noisecalc.samples[i][j];
1393 }
1394 average /= (8 * 4);
1395 average *= 125;
1396 average += 64;
1397 average /= 128;
1398 tmp = b43_shm_read16(dev, B43_SHM_SHARED, 0x40C);
1399 tmp = (tmp / 128) & 0x1F;
1400 if (tmp >= 8)
1401 average += 2;
1402 else
1403 average -= 25;
1404 if (tmp == 8)
1405 average -= 72;
1406 else
1407 average -= 48;
1408
1409 dev->stats.link_noise = average;
Rusty Russell3db1cd52011-12-19 13:56:45 +00001410 dev->noisecalc.calculation_running = false;
Michael Buesche4d6b792007-09-18 15:39:42 -04001411 return;
1412 }
Michael Buesch98a3b2f2008-06-12 12:36:29 +02001413generate_new:
Michael Buesche4d6b792007-09-18 15:39:42 -04001414 b43_generate_noise_sample(dev);
1415}
1416
1417static void handle_irq_tbtt_indication(struct b43_wldev *dev)
1418{
Johannes Berg05c914f2008-09-11 00:01:58 +02001419 if (b43_is_mode(dev->wl, NL80211_IFTYPE_AP)) {
Michael Buesche4d6b792007-09-18 15:39:42 -04001420 ///TODO: PS TBTT
1421 } else {
1422 if (1 /*FIXME: the last PSpoll frame was sent successfully */ )
1423 b43_power_saving_ctl_bits(dev, 0);
1424 }
Johannes Berg05c914f2008-09-11 00:01:58 +02001425 if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC))
Rusty Russell3db1cd52011-12-19 13:56:45 +00001426 dev->dfq_valid = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04001427}
1428
1429static void handle_irq_atim_end(struct b43_wldev *dev)
1430{
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01001431 if (dev->dfq_valid) {
1432 b43_write32(dev, B43_MMIO_MACCMD,
1433 b43_read32(dev, B43_MMIO_MACCMD)
1434 | B43_MACCMD_DFQ_VALID);
Rusty Russell3db1cd52011-12-19 13:56:45 +00001435 dev->dfq_valid = false;
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01001436 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001437}
1438
1439static void handle_irq_pmq(struct b43_wldev *dev)
1440{
1441 u32 tmp;
1442
1443 //TODO: AP mode.
1444
1445 while (1) {
1446 tmp = b43_read32(dev, B43_MMIO_PS_STATUS);
1447 if (!(tmp & 0x00000008))
1448 break;
1449 }
1450 /* 16bit write is odd, but correct. */
1451 b43_write16(dev, B43_MMIO_PS_STATUS, 0x0002);
1452}
1453
1454static void b43_write_template_common(struct b43_wldev *dev,
John Daiker99da1852009-02-24 02:16:42 -08001455 const u8 *data, u16 size,
Michael Buesche4d6b792007-09-18 15:39:42 -04001456 u16 ram_offset,
1457 u16 shm_size_offset, u8 rate)
1458{
1459 u32 i, tmp;
1460 struct b43_plcp_hdr4 plcp;
1461
1462 plcp.data = 0;
1463 b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate);
1464 b43_ram_write(dev, ram_offset, le32_to_cpu(plcp.data));
1465 ram_offset += sizeof(u32);
1466 /* The PLCP is 6 bytes long, but we only wrote 4 bytes, yet.
1467 * So leave the first two bytes of the next write blank.
1468 */
1469 tmp = (u32) (data[0]) << 16;
1470 tmp |= (u32) (data[1]) << 24;
1471 b43_ram_write(dev, ram_offset, tmp);
1472 ram_offset += sizeof(u32);
1473 for (i = 2; i < size; i += sizeof(u32)) {
1474 tmp = (u32) (data[i + 0]);
1475 if (i + 1 < size)
1476 tmp |= (u32) (data[i + 1]) << 8;
1477 if (i + 2 < size)
1478 tmp |= (u32) (data[i + 2]) << 16;
1479 if (i + 3 < size)
1480 tmp |= (u32) (data[i + 3]) << 24;
1481 b43_ram_write(dev, ram_offset + i - 2, tmp);
1482 }
1483 b43_shm_write16(dev, B43_SHM_SHARED, shm_size_offset,
1484 size + sizeof(struct b43_plcp_hdr6));
1485}
1486
Michael Buesch5042c502008-04-05 15:05:00 +02001487/* Check if the use of the antenna that ieee80211 told us to
1488 * use is possible. This will fall back to DEFAULT.
1489 * "antenna_nr" is the antenna identifier we got from ieee80211. */
1490u8 b43_ieee80211_antenna_sanitize(struct b43_wldev *dev,
1491 u8 antenna_nr)
1492{
1493 u8 antenna_mask;
1494
1495 if (antenna_nr == 0) {
1496 /* Zero means "use default antenna". That's always OK. */
1497 return 0;
1498 }
1499
1500 /* Get the mask of available antennas. */
1501 if (dev->phy.gmode)
Rafał Miłecki05814832011-05-18 02:06:39 +02001502 antenna_mask = dev->dev->bus_sprom->ant_available_bg;
Michael Buesch5042c502008-04-05 15:05:00 +02001503 else
Rafał Miłecki05814832011-05-18 02:06:39 +02001504 antenna_mask = dev->dev->bus_sprom->ant_available_a;
Michael Buesch5042c502008-04-05 15:05:00 +02001505
1506 if (!(antenna_mask & (1 << (antenna_nr - 1)))) {
1507 /* This antenna is not available. Fall back to default. */
1508 return 0;
1509 }
1510
1511 return antenna_nr;
1512}
1513
Michael Buesch5042c502008-04-05 15:05:00 +02001514/* Convert a b43 antenna number value to the PHY TX control value. */
1515static u16 b43_antenna_to_phyctl(int antenna)
1516{
1517 switch (antenna) {
1518 case B43_ANTENNA0:
1519 return B43_TXH_PHY_ANT0;
1520 case B43_ANTENNA1:
1521 return B43_TXH_PHY_ANT1;
1522 case B43_ANTENNA2:
1523 return B43_TXH_PHY_ANT2;
1524 case B43_ANTENNA3:
1525 return B43_TXH_PHY_ANT3;
Gábor Stefanik64e368b2009-08-27 22:49:49 +02001526 case B43_ANTENNA_AUTO0:
1527 case B43_ANTENNA_AUTO1:
Michael Buesch5042c502008-04-05 15:05:00 +02001528 return B43_TXH_PHY_ANT01AUTO;
1529 }
1530 B43_WARN_ON(1);
1531 return 0;
1532}
1533
Michael Buesche4d6b792007-09-18 15:39:42 -04001534static void b43_write_beacon_template(struct b43_wldev *dev,
1535 u16 ram_offset,
Michael Buesch5042c502008-04-05 15:05:00 +02001536 u16 shm_size_offset)
Michael Buesche4d6b792007-09-18 15:39:42 -04001537{
Michael Buesch47f76ca2007-12-27 22:15:11 +01001538 unsigned int i, len, variable_len;
Michael Buesche66fee62007-12-26 17:47:10 +01001539 const struct ieee80211_mgmt *bcn;
1540 const u8 *ie;
Rusty Russell3db1cd52011-12-19 13:56:45 +00001541 bool tim_found = false;
Michael Buesch5042c502008-04-05 15:05:00 +02001542 unsigned int rate;
1543 u16 ctl;
1544 int antenna;
Johannes Berge039fa42008-05-15 12:55:29 +02001545 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(dev->wl->current_beacon);
Michael Buesche4d6b792007-09-18 15:39:42 -04001546
Michael Buesche66fee62007-12-26 17:47:10 +01001547 bcn = (const struct ieee80211_mgmt *)(dev->wl->current_beacon->data);
1548 len = min((size_t) dev->wl->current_beacon->len,
Michael Buesche4d6b792007-09-18 15:39:42 -04001549 0x200 - sizeof(struct b43_plcp_hdr6));
Johannes Berge039fa42008-05-15 12:55:29 +02001550 rate = ieee80211_get_tx_rate(dev->wl->hw, info)->hw_value;
Michael Buesche66fee62007-12-26 17:47:10 +01001551
1552 b43_write_template_common(dev, (const u8 *)bcn,
Michael Buesche4d6b792007-09-18 15:39:42 -04001553 len, ram_offset, shm_size_offset, rate);
Michael Buesche66fee62007-12-26 17:47:10 +01001554
Michael Buesch5042c502008-04-05 15:05:00 +02001555 /* Write the PHY TX control parameters. */
Johannes Berg0f4ac382008-10-09 12:18:04 +02001556 antenna = B43_ANTENNA_DEFAULT;
Michael Buesch5042c502008-04-05 15:05:00 +02001557 antenna = b43_antenna_to_phyctl(antenna);
1558 ctl = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL);
1559 /* We can't send beacons with short preamble. Would get PHY errors. */
1560 ctl &= ~B43_TXH_PHY_SHORTPRMBL;
1561 ctl &= ~B43_TXH_PHY_ANT;
1562 ctl &= ~B43_TXH_PHY_ENC;
1563 ctl |= antenna;
1564 if (b43_is_cck_rate(rate))
1565 ctl |= B43_TXH_PHY_ENC_CCK;
1566 else
1567 ctl |= B43_TXH_PHY_ENC_OFDM;
1568 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
1569
Michael Buesche66fee62007-12-26 17:47:10 +01001570 /* Find the position of the TIM and the DTIM_period value
1571 * and write them to SHM. */
1572 ie = bcn->u.beacon.variable;
Michael Buesch47f76ca2007-12-27 22:15:11 +01001573 variable_len = len - offsetof(struct ieee80211_mgmt, u.beacon.variable);
1574 for (i = 0; i < variable_len - 2; ) {
Michael Buesche66fee62007-12-26 17:47:10 +01001575 uint8_t ie_id, ie_len;
1576
1577 ie_id = ie[i];
1578 ie_len = ie[i + 1];
1579 if (ie_id == 5) {
1580 u16 tim_position;
1581 u16 dtim_period;
1582 /* This is the TIM Information Element */
1583
1584 /* Check whether the ie_len is in the beacon data range. */
Michael Buesch47f76ca2007-12-27 22:15:11 +01001585 if (variable_len < ie_len + 2 + i)
Michael Buesche66fee62007-12-26 17:47:10 +01001586 break;
1587 /* A valid TIM is at least 4 bytes long. */
1588 if (ie_len < 4)
1589 break;
Rusty Russell3db1cd52011-12-19 13:56:45 +00001590 tim_found = true;
Michael Buesche66fee62007-12-26 17:47:10 +01001591
1592 tim_position = sizeof(struct b43_plcp_hdr6);
1593 tim_position += offsetof(struct ieee80211_mgmt, u.beacon.variable);
1594 tim_position += i;
1595
1596 dtim_period = ie[i + 3];
1597
1598 b43_shm_write16(dev, B43_SHM_SHARED,
1599 B43_SHM_SH_TIMBPOS, tim_position);
1600 b43_shm_write16(dev, B43_SHM_SHARED,
1601 B43_SHM_SH_DTIMPER, dtim_period);
1602 break;
1603 }
1604 i += ie_len + 2;
1605 }
1606 if (!tim_found) {
Johannes Berg04dea132008-05-20 12:10:49 +02001607 /*
1608 * If ucode wants to modify TIM do it behind the beacon, this
1609 * will happen, for example, when doing mesh networking.
1610 */
1611 b43_shm_write16(dev, B43_SHM_SHARED,
1612 B43_SHM_SH_TIMBPOS,
1613 len + sizeof(struct b43_plcp_hdr6));
1614 b43_shm_write16(dev, B43_SHM_SHARED,
1615 B43_SHM_SH_DTIMPER, 0);
1616 }
1617 b43dbg(dev->wl, "Updated beacon template at 0x%x\n", ram_offset);
Michael Buesche4d6b792007-09-18 15:39:42 -04001618}
1619
Michael Buesch6b4bec012008-05-20 12:16:28 +02001620static void b43_upload_beacon0(struct b43_wldev *dev)
1621{
1622 struct b43_wl *wl = dev->wl;
1623
1624 if (wl->beacon0_uploaded)
1625 return;
1626 b43_write_beacon_template(dev, 0x68, 0x18);
Rusty Russell3db1cd52011-12-19 13:56:45 +00001627 wl->beacon0_uploaded = true;
Michael Buesch6b4bec012008-05-20 12:16:28 +02001628}
1629
1630static void b43_upload_beacon1(struct b43_wldev *dev)
1631{
1632 struct b43_wl *wl = dev->wl;
1633
1634 if (wl->beacon1_uploaded)
1635 return;
1636 b43_write_beacon_template(dev, 0x468, 0x1A);
Rusty Russell3db1cd52011-12-19 13:56:45 +00001637 wl->beacon1_uploaded = true;
Michael Buesch6b4bec012008-05-20 12:16:28 +02001638}
1639
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001640static void handle_irq_beacon(struct b43_wldev *dev)
1641{
1642 struct b43_wl *wl = dev->wl;
1643 u32 cmd, beacon0_valid, beacon1_valid;
1644
Johannes Berg05c914f2008-09-11 00:01:58 +02001645 if (!b43_is_mode(wl, NL80211_IFTYPE_AP) &&
Manual Munz8c235162011-09-18 18:24:03 -05001646 !b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) &&
1647 !b43_is_mode(wl, NL80211_IFTYPE_ADHOC))
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001648 return;
1649
1650 /* This is the bottom half of the asynchronous beacon update. */
1651
1652 /* Ignore interrupt in the future. */
Michael Buesch13790722009-04-08 21:26:27 +02001653 dev->irq_mask &= ~B43_IRQ_BEACON;
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001654
1655 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1656 beacon0_valid = (cmd & B43_MACCMD_BEACON0_VALID);
1657 beacon1_valid = (cmd & B43_MACCMD_BEACON1_VALID);
1658
1659 /* Schedule interrupt manually, if busy. */
1660 if (beacon0_valid && beacon1_valid) {
1661 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_BEACON);
Michael Buesch13790722009-04-08 21:26:27 +02001662 dev->irq_mask |= B43_IRQ_BEACON;
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001663 return;
1664 }
1665
Michael Buesch6b4bec012008-05-20 12:16:28 +02001666 if (unlikely(wl->beacon_templates_virgin)) {
1667 /* We never uploaded a beacon before.
1668 * Upload both templates now, but only mark one valid. */
Rusty Russell3db1cd52011-12-19 13:56:45 +00001669 wl->beacon_templates_virgin = false;
Michael Buesch6b4bec012008-05-20 12:16:28 +02001670 b43_upload_beacon0(dev);
1671 b43_upload_beacon1(dev);
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001672 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1673 cmd |= B43_MACCMD_BEACON0_VALID;
1674 b43_write32(dev, B43_MMIO_MACCMD, cmd);
Michael Buesch6b4bec012008-05-20 12:16:28 +02001675 } else {
1676 if (!beacon0_valid) {
1677 b43_upload_beacon0(dev);
1678 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1679 cmd |= B43_MACCMD_BEACON0_VALID;
1680 b43_write32(dev, B43_MMIO_MACCMD, cmd);
1681 } else if (!beacon1_valid) {
1682 b43_upload_beacon1(dev);
1683 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1684 cmd |= B43_MACCMD_BEACON1_VALID;
1685 b43_write32(dev, B43_MMIO_MACCMD, cmd);
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001686 }
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001687 }
1688}
1689
Michael Buesch36dbd952009-09-04 22:51:29 +02001690static void b43_do_beacon_update_trigger_work(struct b43_wldev *dev)
1691{
1692 u32 old_irq_mask = dev->irq_mask;
1693
1694 /* update beacon right away or defer to irq */
1695 handle_irq_beacon(dev);
1696 if (old_irq_mask != dev->irq_mask) {
1697 /* The handler updated the IRQ mask. */
1698 B43_WARN_ON(!dev->irq_mask);
1699 if (b43_read32(dev, B43_MMIO_GEN_IRQ_MASK)) {
1700 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
1701 } else {
1702 /* Device interrupts are currently disabled. That means
1703 * we just ran the hardirq handler and scheduled the
1704 * IRQ thread. The thread will write the IRQ mask when
1705 * it finished, so there's nothing to do here. Writing
1706 * the mask _here_ would incorrectly re-enable IRQs. */
1707 }
1708 }
1709}
1710
Michael Buescha82d9922008-04-04 21:40:06 +02001711static void b43_beacon_update_trigger_work(struct work_struct *work)
1712{
1713 struct b43_wl *wl = container_of(work, struct b43_wl,
1714 beacon_update_trigger);
1715 struct b43_wldev *dev;
1716
1717 mutex_lock(&wl->mutex);
1718 dev = wl->current_dev;
1719 if (likely(dev && (b43_status(dev) >= B43_STAT_INITIALIZED))) {
Rafał Miłecki505fb012011-05-19 15:11:27 +02001720 if (b43_bus_host_is_sdio(dev->dev)) {
Michael Buesch36dbd952009-09-04 22:51:29 +02001721 /* wl->mutex is enough. */
1722 b43_do_beacon_update_trigger_work(dev);
1723 mmiowb();
1724 } else {
1725 spin_lock_irq(&wl->hardirq_lock);
1726 b43_do_beacon_update_trigger_work(dev);
1727 mmiowb();
1728 spin_unlock_irq(&wl->hardirq_lock);
1729 }
Michael Buescha82d9922008-04-04 21:40:06 +02001730 }
1731 mutex_unlock(&wl->mutex);
1732}
1733
Michael Bueschd4df6f12007-12-26 18:04:14 +01001734/* Asynchronously update the packet templates in template RAM.
Michael Buesch36dbd952009-09-04 22:51:29 +02001735 * Locking: Requires wl->mutex to be locked. */
Johannes Berg9d139c82008-07-09 14:40:37 +02001736static void b43_update_templates(struct b43_wl *wl)
Michael Buesche4d6b792007-09-18 15:39:42 -04001737{
Johannes Berg9d139c82008-07-09 14:40:37 +02001738 struct sk_buff *beacon;
1739
Michael Buesche66fee62007-12-26 17:47:10 +01001740 /* This is the top half of the ansynchronous beacon update.
1741 * The bottom half is the beacon IRQ.
1742 * Beacon update must be asynchronous to avoid sending an
1743 * invalid beacon. This can happen for example, if the firmware
1744 * transmits a beacon while we are updating it. */
Michael Buesche4d6b792007-09-18 15:39:42 -04001745
Johannes Berg9d139c82008-07-09 14:40:37 +02001746 /* We could modify the existing beacon and set the aid bit in
1747 * the TIM field, but that would probably require resizing and
1748 * moving of data within the beacon template.
1749 * Simply request a new beacon and let mac80211 do the hard work. */
1750 beacon = ieee80211_beacon_get(wl->hw, wl->vif);
1751 if (unlikely(!beacon))
1752 return;
1753
Michael Buesche66fee62007-12-26 17:47:10 +01001754 if (wl->current_beacon)
1755 dev_kfree_skb_any(wl->current_beacon);
1756 wl->current_beacon = beacon;
Rusty Russell3db1cd52011-12-19 13:56:45 +00001757 wl->beacon0_uploaded = false;
1758 wl->beacon1_uploaded = false;
Luis R. Rodriguez42935ec2009-07-29 20:08:07 -04001759 ieee80211_queue_work(wl->hw, &wl->beacon_update_trigger);
Michael Buesche4d6b792007-09-18 15:39:42 -04001760}
1761
Michael Buesche4d6b792007-09-18 15:39:42 -04001762static void b43_set_beacon_int(struct b43_wldev *dev, u16 beacon_int)
1763{
1764 b43_time_lock(dev);
Rafał Miłecki21d889d2011-05-18 02:06:38 +02001765 if (dev->dev->core_rev >= 3) {
Michael Buescha82d9922008-04-04 21:40:06 +02001766 b43_write32(dev, B43_MMIO_TSF_CFP_REP, (beacon_int << 16));
1767 b43_write32(dev, B43_MMIO_TSF_CFP_START, (beacon_int << 10));
Michael Buesche4d6b792007-09-18 15:39:42 -04001768 } else {
1769 b43_write16(dev, 0x606, (beacon_int >> 6));
1770 b43_write16(dev, 0x610, beacon_int);
1771 }
1772 b43_time_unlock(dev);
Michael Buescha82d9922008-04-04 21:40:06 +02001773 b43dbg(dev->wl, "Set beacon interval to %u\n", beacon_int);
Michael Buesche4d6b792007-09-18 15:39:42 -04001774}
1775
Michael Bueschafa83e22008-05-19 23:51:37 +02001776static void b43_handle_firmware_panic(struct b43_wldev *dev)
1777{
1778 u16 reason;
1779
1780 /* Read the register that contains the reason code for the panic. */
1781 reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_FWPANIC_REASON_REG);
1782 b43err(dev->wl, "Whoopsy, firmware panic! Reason: %u\n", reason);
1783
1784 switch (reason) {
1785 default:
1786 b43dbg(dev->wl, "The panic reason is unknown.\n");
1787 /* fallthrough */
1788 case B43_FWPANIC_DIE:
1789 /* Do not restart the controller or firmware.
1790 * The device is nonfunctional from now on.
1791 * Restarting would result in this panic to trigger again,
1792 * so we avoid that recursion. */
1793 break;
1794 case B43_FWPANIC_RESTART:
1795 b43_controller_restart(dev, "Microcode panic");
1796 break;
1797 }
1798}
1799
Michael Buesche4d6b792007-09-18 15:39:42 -04001800static void handle_irq_ucode_debug(struct b43_wldev *dev)
1801{
Michael Buesche48b0ee2008-05-17 22:44:35 +02001802 unsigned int i, cnt;
Michael Buesch53c06852008-05-20 00:24:36 +02001803 u16 reason, marker_id, marker_line;
Michael Buesche48b0ee2008-05-17 22:44:35 +02001804 __le16 *buf;
1805
1806 /* The proprietary firmware doesn't have this IRQ. */
1807 if (!dev->fw.opensource)
1808 return;
1809
Michael Bueschafa83e22008-05-19 23:51:37 +02001810 /* Read the register that contains the reason code for this IRQ. */
1811 reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_DEBUGIRQ_REASON_REG);
1812
Michael Buesche48b0ee2008-05-17 22:44:35 +02001813 switch (reason) {
1814 case B43_DEBUGIRQ_PANIC:
Michael Bueschafa83e22008-05-19 23:51:37 +02001815 b43_handle_firmware_panic(dev);
Michael Buesche48b0ee2008-05-17 22:44:35 +02001816 break;
1817 case B43_DEBUGIRQ_DUMP_SHM:
1818 if (!B43_DEBUG)
1819 break; /* Only with driver debugging enabled. */
1820 buf = kmalloc(4096, GFP_ATOMIC);
1821 if (!buf) {
1822 b43dbg(dev->wl, "SHM-dump: Failed to allocate memory\n");
1823 goto out;
1824 }
1825 for (i = 0; i < 4096; i += 2) {
1826 u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, i);
1827 buf[i / 2] = cpu_to_le16(tmp);
1828 }
1829 b43info(dev->wl, "Shared memory dump:\n");
1830 print_hex_dump(KERN_INFO, "", DUMP_PREFIX_OFFSET,
1831 16, 2, buf, 4096, 1);
1832 kfree(buf);
1833 break;
1834 case B43_DEBUGIRQ_DUMP_REGS:
1835 if (!B43_DEBUG)
1836 break; /* Only with driver debugging enabled. */
1837 b43info(dev->wl, "Microcode register dump:\n");
1838 for (i = 0, cnt = 0; i < 64; i++) {
1839 u16 tmp = b43_shm_read16(dev, B43_SHM_SCRATCH, i);
1840 if (cnt == 0)
1841 printk(KERN_INFO);
1842 printk("r%02u: 0x%04X ", i, tmp);
1843 cnt++;
1844 if (cnt == 6) {
1845 printk("\n");
1846 cnt = 0;
1847 }
1848 }
1849 printk("\n");
1850 break;
Michael Buesch53c06852008-05-20 00:24:36 +02001851 case B43_DEBUGIRQ_MARKER:
1852 if (!B43_DEBUG)
1853 break; /* Only with driver debugging enabled. */
1854 marker_id = b43_shm_read16(dev, B43_SHM_SCRATCH,
1855 B43_MARKER_ID_REG);
1856 marker_line = b43_shm_read16(dev, B43_SHM_SCRATCH,
1857 B43_MARKER_LINE_REG);
1858 b43info(dev->wl, "The firmware just executed the MARKER(%u) "
1859 "at line number %u\n",
1860 marker_id, marker_line);
1861 break;
Michael Buesche48b0ee2008-05-17 22:44:35 +02001862 default:
1863 b43dbg(dev->wl, "Debug-IRQ triggered for unknown reason: %u\n",
1864 reason);
1865 }
1866out:
Michael Bueschafa83e22008-05-19 23:51:37 +02001867 /* Acknowledge the debug-IRQ, so the firmware can continue. */
1868 b43_shm_write16(dev, B43_SHM_SCRATCH,
1869 B43_DEBUGIRQ_REASON_REG, B43_DEBUGIRQ_ACK);
Michael Buesche4d6b792007-09-18 15:39:42 -04001870}
1871
Michael Buesch36dbd952009-09-04 22:51:29 +02001872static void b43_do_interrupt_thread(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04001873{
1874 u32 reason;
1875 u32 dma_reason[ARRAY_SIZE(dev->dma_reason)];
1876 u32 merged_dma_reason = 0;
Michael Buesch21954c32007-09-27 15:31:40 +02001877 int i;
Michael Buesche4d6b792007-09-18 15:39:42 -04001878
Michael Buesch36dbd952009-09-04 22:51:29 +02001879 if (unlikely(b43_status(dev) != B43_STAT_STARTED))
1880 return;
Michael Buesche4d6b792007-09-18 15:39:42 -04001881
1882 reason = dev->irq_reason;
1883 for (i = 0; i < ARRAY_SIZE(dma_reason); i++) {
1884 dma_reason[i] = dev->dma_reason[i];
1885 merged_dma_reason |= dma_reason[i];
1886 }
1887
1888 if (unlikely(reason & B43_IRQ_MAC_TXERR))
1889 b43err(dev->wl, "MAC transmission error\n");
1890
Stefano Brivio00e0b8c2007-11-25 11:10:33 +01001891 if (unlikely(reason & B43_IRQ_PHY_TXERR)) {
Michael Buesche4d6b792007-09-18 15:39:42 -04001892 b43err(dev->wl, "PHY transmission error\n");
Stefano Brivio00e0b8c2007-11-25 11:10:33 +01001893 rmb();
1894 if (unlikely(atomic_dec_and_test(&dev->phy.txerr_cnt))) {
1895 atomic_set(&dev->phy.txerr_cnt,
1896 B43_PHY_TX_BADNESS_LIMIT);
1897 b43err(dev->wl, "Too many PHY TX errors, "
1898 "restarting the controller\n");
1899 b43_controller_restart(dev, "PHY TX errors");
1900 }
1901 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001902
1903 if (unlikely(merged_dma_reason & (B43_DMAIRQ_FATALMASK |
1904 B43_DMAIRQ_NONFATALMASK))) {
1905 if (merged_dma_reason & B43_DMAIRQ_FATALMASK) {
1906 b43err(dev->wl, "Fatal DMA error: "
1907 "0x%08X, 0x%08X, 0x%08X, "
1908 "0x%08X, 0x%08X, 0x%08X\n",
1909 dma_reason[0], dma_reason[1],
1910 dma_reason[2], dma_reason[3],
1911 dma_reason[4], dma_reason[5]);
Larry Finger214ac9a2009-12-09 13:25:56 -06001912 b43err(dev->wl, "This device does not support DMA "
Larry Fingerbb64d952010-06-19 08:29:08 -05001913 "on your system. It will now be switched to PIO.\n");
Linus Torvalds9e3bd912010-02-26 10:34:27 -08001914 /* Fall back to PIO transfers if we get fatal DMA errors! */
Rusty Russell3db1cd52011-12-19 13:56:45 +00001915 dev->use_pio = true;
Linus Torvalds9e3bd912010-02-26 10:34:27 -08001916 b43_controller_restart(dev, "DMA error");
Michael Buesche4d6b792007-09-18 15:39:42 -04001917 return;
1918 }
1919 if (merged_dma_reason & B43_DMAIRQ_NONFATALMASK) {
1920 b43err(dev->wl, "DMA error: "
1921 "0x%08X, 0x%08X, 0x%08X, "
1922 "0x%08X, 0x%08X, 0x%08X\n",
1923 dma_reason[0], dma_reason[1],
1924 dma_reason[2], dma_reason[3],
1925 dma_reason[4], dma_reason[5]);
1926 }
1927 }
1928
1929 if (unlikely(reason & B43_IRQ_UCODE_DEBUG))
1930 handle_irq_ucode_debug(dev);
1931 if (reason & B43_IRQ_TBTT_INDI)
1932 handle_irq_tbtt_indication(dev);
1933 if (reason & B43_IRQ_ATIM_END)
1934 handle_irq_atim_end(dev);
1935 if (reason & B43_IRQ_BEACON)
1936 handle_irq_beacon(dev);
1937 if (reason & B43_IRQ_PMQ)
1938 handle_irq_pmq(dev);
Michael Buesch21954c32007-09-27 15:31:40 +02001939 if (reason & B43_IRQ_TXFIFO_FLUSH_OK)
1940 ;/* TODO */
1941 if (reason & B43_IRQ_NOISESAMPLE_OK)
Michael Buesche4d6b792007-09-18 15:39:42 -04001942 handle_irq_noise(dev);
1943
1944 /* Check the DMA reason registers for received data. */
Michael Buesch5100d5a2008-03-29 21:01:16 +01001945 if (dma_reason[0] & B43_DMAIRQ_RX_DONE) {
1946 if (b43_using_pio_transfers(dev))
1947 b43_pio_rx(dev->pio.rx_queue);
1948 else
1949 b43_dma_rx(dev->dma.rx_ring);
1950 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001951 B43_WARN_ON(dma_reason[1] & B43_DMAIRQ_RX_DONE);
1952 B43_WARN_ON(dma_reason[2] & B43_DMAIRQ_RX_DONE);
Michael Bueschb27faf82008-03-06 16:32:46 +01001953 B43_WARN_ON(dma_reason[3] & B43_DMAIRQ_RX_DONE);
Michael Buesche4d6b792007-09-18 15:39:42 -04001954 B43_WARN_ON(dma_reason[4] & B43_DMAIRQ_RX_DONE);
1955 B43_WARN_ON(dma_reason[5] & B43_DMAIRQ_RX_DONE);
1956
Michael Buesch21954c32007-09-27 15:31:40 +02001957 if (reason & B43_IRQ_TX_OK)
Michael Buesche4d6b792007-09-18 15:39:42 -04001958 handle_irq_transmit_status(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04001959
Michael Buesch36dbd952009-09-04 22:51:29 +02001960 /* Re-enable interrupts on the device by restoring the current interrupt mask. */
Michael Buesch13790722009-04-08 21:26:27 +02001961 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
Michael Buesch990b86f2009-09-12 00:48:03 +02001962
1963#if B43_DEBUG
1964 if (b43_debug(dev, B43_DBG_VERBOSESTATS)) {
1965 dev->irq_count++;
1966 for (i = 0; i < ARRAY_SIZE(dev->irq_bit_count); i++) {
1967 if (reason & (1 << i))
1968 dev->irq_bit_count[i]++;
1969 }
1970 }
1971#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04001972}
1973
Michael Buesch36dbd952009-09-04 22:51:29 +02001974/* Interrupt thread handler. Handles device interrupts in thread context. */
1975static irqreturn_t b43_interrupt_thread_handler(int irq, void *dev_id)
Michael Buesche4d6b792007-09-18 15:39:42 -04001976{
Michael Buesche4d6b792007-09-18 15:39:42 -04001977 struct b43_wldev *dev = dev_id;
Michael Buesch36dbd952009-09-04 22:51:29 +02001978
1979 mutex_lock(&dev->wl->mutex);
1980 b43_do_interrupt_thread(dev);
1981 mmiowb();
1982 mutex_unlock(&dev->wl->mutex);
1983
1984 return IRQ_HANDLED;
1985}
1986
1987static irqreturn_t b43_do_interrupt(struct b43_wldev *dev)
1988{
Michael Buesche4d6b792007-09-18 15:39:42 -04001989 u32 reason;
1990
Michael Buesch36dbd952009-09-04 22:51:29 +02001991 /* This code runs under wl->hardirq_lock, but _only_ on non-SDIO busses.
1992 * On SDIO, this runs under wl->mutex. */
Michael Buesche4d6b792007-09-18 15:39:42 -04001993
Michael Buesche4d6b792007-09-18 15:39:42 -04001994 reason = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
1995 if (reason == 0xffffffff) /* shared IRQ */
Michael Buesch36dbd952009-09-04 22:51:29 +02001996 return IRQ_NONE;
Michael Buesch13790722009-04-08 21:26:27 +02001997 reason &= dev->irq_mask;
Michael Buesche4d6b792007-09-18 15:39:42 -04001998 if (!reason)
Sebastian Andrzej Siewiorcae56142011-07-07 21:58:10 +02001999 return IRQ_NONE;
Michael Buesche4d6b792007-09-18 15:39:42 -04002000
2001 dev->dma_reason[0] = b43_read32(dev, B43_MMIO_DMA0_REASON)
2002 & 0x0001DC00;
2003 dev->dma_reason[1] = b43_read32(dev, B43_MMIO_DMA1_REASON)
2004 & 0x0000DC00;
2005 dev->dma_reason[2] = b43_read32(dev, B43_MMIO_DMA2_REASON)
2006 & 0x0000DC00;
2007 dev->dma_reason[3] = b43_read32(dev, B43_MMIO_DMA3_REASON)
2008 & 0x0001DC00;
2009 dev->dma_reason[4] = b43_read32(dev, B43_MMIO_DMA4_REASON)
2010 & 0x0000DC00;
Michael Buesch13790722009-04-08 21:26:27 +02002011/* Unused ring
Michael Buesche4d6b792007-09-18 15:39:42 -04002012 dev->dma_reason[5] = b43_read32(dev, B43_MMIO_DMA5_REASON)
2013 & 0x0000DC00;
Michael Buesch13790722009-04-08 21:26:27 +02002014*/
Michael Buesche4d6b792007-09-18 15:39:42 -04002015
Michael Buesch36dbd952009-09-04 22:51:29 +02002016 /* ACK the interrupt. */
2017 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, reason);
2018 b43_write32(dev, B43_MMIO_DMA0_REASON, dev->dma_reason[0]);
2019 b43_write32(dev, B43_MMIO_DMA1_REASON, dev->dma_reason[1]);
2020 b43_write32(dev, B43_MMIO_DMA2_REASON, dev->dma_reason[2]);
2021 b43_write32(dev, B43_MMIO_DMA3_REASON, dev->dma_reason[3]);
2022 b43_write32(dev, B43_MMIO_DMA4_REASON, dev->dma_reason[4]);
2023/* Unused ring
2024 b43_write32(dev, B43_MMIO_DMA5_REASON, dev->dma_reason[5]);
2025*/
2026
2027 /* Disable IRQs on the device. The IRQ thread handler will re-enable them. */
Michael Buesch13790722009-04-08 21:26:27 +02002028 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
Michael Buesch36dbd952009-09-04 22:51:29 +02002029 /* Save the reason bitmasks for the IRQ thread handler. */
Michael Buesche4d6b792007-09-18 15:39:42 -04002030 dev->irq_reason = reason;
Michael Buesch36dbd952009-09-04 22:51:29 +02002031
2032 return IRQ_WAKE_THREAD;
2033}
2034
2035/* Interrupt handler top-half. This runs with interrupts disabled. */
2036static irqreturn_t b43_interrupt_handler(int irq, void *dev_id)
2037{
2038 struct b43_wldev *dev = dev_id;
2039 irqreturn_t ret;
2040
2041 if (unlikely(b43_status(dev) < B43_STAT_STARTED))
2042 return IRQ_NONE;
2043
2044 spin_lock(&dev->wl->hardirq_lock);
2045 ret = b43_do_interrupt(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002046 mmiowb();
Michael Buesch36dbd952009-09-04 22:51:29 +02002047 spin_unlock(&dev->wl->hardirq_lock);
Michael Buesche4d6b792007-09-18 15:39:42 -04002048
2049 return ret;
2050}
2051
Albert Herranz3dbba8e2009-09-10 19:34:49 +02002052/* SDIO interrupt handler. This runs in process context. */
2053static void b43_sdio_interrupt_handler(struct b43_wldev *dev)
2054{
2055 struct b43_wl *wl = dev->wl;
Albert Herranz3dbba8e2009-09-10 19:34:49 +02002056 irqreturn_t ret;
2057
Albert Herranz3dbba8e2009-09-10 19:34:49 +02002058 mutex_lock(&wl->mutex);
Albert Herranz3dbba8e2009-09-10 19:34:49 +02002059
2060 ret = b43_do_interrupt(dev);
2061 if (ret == IRQ_WAKE_THREAD)
2062 b43_do_interrupt_thread(dev);
2063
Albert Herranz3dbba8e2009-09-10 19:34:49 +02002064 mutex_unlock(&wl->mutex);
2065}
2066
Michael Buesch1a9f5092009-01-23 21:21:51 +01002067void b43_do_release_fw(struct b43_firmware_file *fw)
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002068{
2069 release_firmware(fw->data);
2070 fw->data = NULL;
2071 fw->filename = NULL;
2072}
2073
Michael Buesche4d6b792007-09-18 15:39:42 -04002074static void b43_release_firmware(struct b43_wldev *dev)
2075{
Michael Buesch1a9f5092009-01-23 21:21:51 +01002076 b43_do_release_fw(&dev->fw.ucode);
2077 b43_do_release_fw(&dev->fw.pcm);
2078 b43_do_release_fw(&dev->fw.initvals);
2079 b43_do_release_fw(&dev->fw.initvals_band);
Michael Buesche4d6b792007-09-18 15:39:42 -04002080}
2081
Michael Buescheb189d8b2008-01-28 14:47:41 -08002082static void b43_print_fw_helptext(struct b43_wl *wl, bool error)
Michael Buesche4d6b792007-09-18 15:39:42 -04002083{
Hannes Ederfc68ed42009-02-14 11:50:06 +00002084 const char text[] =
2085 "You must go to " \
2086 "http://wireless.kernel.org/en/users/Drivers/b43#devicefirmware " \
2087 "and download the correct firmware for this driver version. " \
2088 "Please carefully read all instructions on this website.\n";
Michael Buescheb189d8b2008-01-28 14:47:41 -08002089
Michael Buescheb189d8b2008-01-28 14:47:41 -08002090 if (error)
2091 b43err(wl, text);
2092 else
2093 b43warn(wl, text);
Michael Buesche4d6b792007-09-18 15:39:42 -04002094}
2095
Larry Finger5e20a4b2012-12-20 15:55:01 -06002096static void b43_fw_cb(const struct firmware *firmware, void *context)
2097{
2098 struct b43_request_fw_context *ctx = context;
2099
2100 ctx->blob = firmware;
2101 complete(&ctx->fw_load_complete);
2102}
2103
Michael Buesch1a9f5092009-01-23 21:21:51 +01002104int b43_do_request_fw(struct b43_request_fw_context *ctx,
2105 const char *name,
Larry Finger5e20a4b2012-12-20 15:55:01 -06002106 struct b43_firmware_file *fw, bool async)
Michael Buesche4d6b792007-09-18 15:39:42 -04002107{
Michael Buesche4d6b792007-09-18 15:39:42 -04002108 struct b43_fw_header *hdr;
2109 u32 size;
2110 int err;
2111
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002112 if (!name) {
2113 /* Don't fetch anything. Free possibly cached firmware. */
Michael Buesch1a9f5092009-01-23 21:21:51 +01002114 /* FIXME: We should probably keep it anyway, to save some headache
2115 * on suspend/resume with multiband devices. */
2116 b43_do_release_fw(fw);
Michael Buesche4d6b792007-09-18 15:39:42 -04002117 return 0;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002118 }
2119 if (fw->filename) {
Michael Buesch1a9f5092009-01-23 21:21:51 +01002120 if ((fw->type == ctx->req_type) &&
2121 (strcmp(fw->filename, name) == 0))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002122 return 0; /* Already have this fw. */
2123 /* Free the cached firmware first. */
Michael Buesch1a9f5092009-01-23 21:21:51 +01002124 /* FIXME: We should probably do this later after we successfully
2125 * got the new fw. This could reduce headache with multiband devices.
2126 * We could also redesign this to cache the firmware for all possible
2127 * bands all the time. */
2128 b43_do_release_fw(fw);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002129 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002130
Michael Buesch1a9f5092009-01-23 21:21:51 +01002131 switch (ctx->req_type) {
2132 case B43_FWTYPE_PROPRIETARY:
2133 snprintf(ctx->fwname, sizeof(ctx->fwname),
2134 "b43%s/%s.fw",
2135 modparam_fwpostfix, name);
2136 break;
2137 case B43_FWTYPE_OPENSOURCE:
2138 snprintf(ctx->fwname, sizeof(ctx->fwname),
2139 "b43-open%s/%s.fw",
2140 modparam_fwpostfix, name);
2141 break;
2142 default:
2143 B43_WARN_ON(1);
2144 return -ENOSYS;
2145 }
Larry Finger5e20a4b2012-12-20 15:55:01 -06002146 if (async) {
2147 /* do this part asynchronously */
2148 init_completion(&ctx->fw_load_complete);
2149 err = request_firmware_nowait(THIS_MODULE, 1, ctx->fwname,
2150 ctx->dev->dev->dev, GFP_KERNEL,
2151 ctx, b43_fw_cb);
2152 if (err < 0) {
2153 pr_err("Unable to load firmware\n");
2154 return err;
2155 }
2156 /* stall here until fw ready */
2157 wait_for_completion(&ctx->fw_load_complete);
2158 if (ctx->blob)
2159 goto fw_ready;
2160 /* On some ARM systems, the async request will fail, but the next sync
2161 * request works. For this reason, we dall through here
2162 */
2163 }
2164 err = request_firmware(&ctx->blob, ctx->fwname,
2165 ctx->dev->dev->dev);
Michael Buesch68217832008-05-17 23:43:57 +02002166 if (err == -ENOENT) {
Michael Buesch1a9f5092009-01-23 21:21:51 +01002167 snprintf(ctx->errors[ctx->req_type],
2168 sizeof(ctx->errors[ctx->req_type]),
Larry Finger5e20a4b2012-12-20 15:55:01 -06002169 "Firmware file \"%s\" not found\n",
2170 ctx->fwname);
Michael Buesch68217832008-05-17 23:43:57 +02002171 return err;
2172 } else if (err) {
Michael Buesch1a9f5092009-01-23 21:21:51 +01002173 snprintf(ctx->errors[ctx->req_type],
2174 sizeof(ctx->errors[ctx->req_type]),
2175 "Firmware file \"%s\" request failed (err=%d)\n",
2176 ctx->fwname, err);
Michael Buesche4d6b792007-09-18 15:39:42 -04002177 return err;
2178 }
Larry Finger5e20a4b2012-12-20 15:55:01 -06002179fw_ready:
2180 if (ctx->blob->size < sizeof(struct b43_fw_header))
Michael Buesche4d6b792007-09-18 15:39:42 -04002181 goto err_format;
Larry Finger5e20a4b2012-12-20 15:55:01 -06002182 hdr = (struct b43_fw_header *)(ctx->blob->data);
Michael Buesche4d6b792007-09-18 15:39:42 -04002183 switch (hdr->type) {
2184 case B43_FW_TYPE_UCODE:
2185 case B43_FW_TYPE_PCM:
2186 size = be32_to_cpu(hdr->size);
Larry Finger5e20a4b2012-12-20 15:55:01 -06002187 if (size != ctx->blob->size - sizeof(struct b43_fw_header))
Michael Buesche4d6b792007-09-18 15:39:42 -04002188 goto err_format;
2189 /* fallthrough */
2190 case B43_FW_TYPE_IV:
2191 if (hdr->ver != 1)
2192 goto err_format;
2193 break;
2194 default:
2195 goto err_format;
2196 }
2197
Larry Finger5e20a4b2012-12-20 15:55:01 -06002198 fw->data = ctx->blob;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002199 fw->filename = name;
Michael Buesch1a9f5092009-01-23 21:21:51 +01002200 fw->type = ctx->req_type;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002201
2202 return 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04002203
2204err_format:
Michael Buesch1a9f5092009-01-23 21:21:51 +01002205 snprintf(ctx->errors[ctx->req_type],
2206 sizeof(ctx->errors[ctx->req_type]),
2207 "Firmware file \"%s\" format error.\n", ctx->fwname);
Larry Finger5e20a4b2012-12-20 15:55:01 -06002208 release_firmware(ctx->blob);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002209
Michael Buesche4d6b792007-09-18 15:39:42 -04002210 return -EPROTO;
2211}
2212
Michael Buesch1a9f5092009-01-23 21:21:51 +01002213static int b43_try_request_fw(struct b43_request_fw_context *ctx)
Michael Buesche4d6b792007-09-18 15:39:42 -04002214{
Michael Buesch1a9f5092009-01-23 21:21:51 +01002215 struct b43_wldev *dev = ctx->dev;
2216 struct b43_firmware *fw = &ctx->dev->fw;
Rafał Miłecki21d889d2011-05-18 02:06:38 +02002217 const u8 rev = ctx->dev->dev->core_rev;
Michael Buesche4d6b792007-09-18 15:39:42 -04002218 const char *filename;
2219 u32 tmshigh;
2220 int err;
2221
Rafał Miłecki8b9bda72011-07-07 18:58:24 +02002222 /* Files for HT and LCN were found by trying one by one */
2223
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002224 /* Get microcode */
Rafał Miłecki6ff1e5c2011-07-06 17:41:55 +02002225 if ((rev >= 5) && (rev <= 10)) {
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002226 filename = "ucode5";
Rafał Miłecki6ff1e5c2011-07-06 17:41:55 +02002227 } else if ((rev >= 11) && (rev <= 12)) {
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002228 filename = "ucode11";
Rafał Miłecki6ff1e5c2011-07-06 17:41:55 +02002229 } else if (rev == 13) {
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002230 filename = "ucode13";
Rafał Miłecki6ff1e5c2011-07-06 17:41:55 +02002231 } else if (rev == 14) {
Gábor Stefanik759b9732009-08-14 14:39:53 +02002232 filename = "ucode14";
Rafał Miłecki6ff1e5c2011-07-06 17:41:55 +02002233 } else if (rev == 15) {
Gábor Stefanik759b9732009-08-14 14:39:53 +02002234 filename = "ucode15";
Rafał Miłecki6ff1e5c2011-07-06 17:41:55 +02002235 } else {
2236 switch (dev->phy.type) {
2237 case B43_PHYTYPE_N:
2238 if (rev >= 16)
2239 filename = "ucode16_mimo";
2240 else
2241 goto err_no_ucode;
2242 break;
Rafał Miłecki8b9bda72011-07-07 18:58:24 +02002243 case B43_PHYTYPE_HT:
2244 if (rev == 29)
2245 filename = "ucode29_mimo";
2246 else
2247 goto err_no_ucode;
2248 break;
2249 case B43_PHYTYPE_LCN:
2250 if (rev == 24)
2251 filename = "ucode24_mimo";
2252 else
2253 goto err_no_ucode;
2254 break;
Rafał Miłecki6ff1e5c2011-07-06 17:41:55 +02002255 default:
2256 goto err_no_ucode;
2257 }
2258 }
Larry Finger5e20a4b2012-12-20 15:55:01 -06002259 err = b43_do_request_fw(ctx, filename, &fw->ucode, true);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002260 if (err)
2261 goto err_load;
2262
2263 /* Get PCM code */
2264 if ((rev >= 5) && (rev <= 10))
2265 filename = "pcm5";
2266 else if (rev >= 11)
2267 filename = NULL;
2268 else
2269 goto err_no_pcm;
Rusty Russell3db1cd52011-12-19 13:56:45 +00002270 fw->pcm_request_failed = false;
Larry Finger5e20a4b2012-12-20 15:55:01 -06002271 err = b43_do_request_fw(ctx, filename, &fw->pcm, false);
Michael Buesch68217832008-05-17 23:43:57 +02002272 if (err == -ENOENT) {
2273 /* We did not find a PCM file? Not fatal, but
2274 * core rev <= 10 must do without hwcrypto then. */
Rusty Russell3db1cd52011-12-19 13:56:45 +00002275 fw->pcm_request_failed = true;
Michael Buesch68217832008-05-17 23:43:57 +02002276 } else if (err)
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002277 goto err_load;
2278
2279 /* Get initvals */
2280 switch (dev->phy.type) {
2281 case B43_PHYTYPE_A:
2282 if ((rev >= 5) && (rev <= 10)) {
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02002283 tmshigh = ssb_read32(dev->dev->sdev, SSB_TMSHIGH);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002284 if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
2285 filename = "a0g1initvals5";
2286 else
2287 filename = "a0g0initvals5";
2288 } else
2289 goto err_no_initvals;
2290 break;
2291 case B43_PHYTYPE_G:
Michael Buesche4d6b792007-09-18 15:39:42 -04002292 if ((rev >= 5) && (rev <= 10))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002293 filename = "b0g0initvals5";
Michael Buesche4d6b792007-09-18 15:39:42 -04002294 else if (rev >= 13)
Larry.Finger@lwfinger.nete9304882008-05-15 14:07:36 -05002295 filename = "b0g0initvals13";
Michael Buesche4d6b792007-09-18 15:39:42 -04002296 else
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002297 goto err_no_initvals;
2298 break;
2299 case B43_PHYTYPE_N:
Rafał Miłeckie41596a2010-12-21 11:50:19 +01002300 if (rev >= 16)
2301 filename = "n0initvals16";
2302 else if ((rev >= 11) && (rev <= 12))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002303 filename = "n0initvals11";
2304 else
2305 goto err_no_initvals;
2306 break;
Gábor Stefanik759b9732009-08-14 14:39:53 +02002307 case B43_PHYTYPE_LP:
2308 if (rev == 13)
2309 filename = "lp0initvals13";
2310 else if (rev == 14)
2311 filename = "lp0initvals14";
2312 else if (rev >= 15)
2313 filename = "lp0initvals15";
2314 else
2315 goto err_no_initvals;
2316 break;
Rafał Miłecki8b9bda72011-07-07 18:58:24 +02002317 case B43_PHYTYPE_HT:
2318 if (rev == 29)
2319 filename = "ht0initvals29";
2320 else
2321 goto err_no_initvals;
2322 break;
2323 case B43_PHYTYPE_LCN:
2324 if (rev == 24)
2325 filename = "lcn0initvals24";
2326 else
2327 goto err_no_initvals;
2328 break;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002329 default:
2330 goto err_no_initvals;
Michael Buesche4d6b792007-09-18 15:39:42 -04002331 }
Larry Finger5e20a4b2012-12-20 15:55:01 -06002332 err = b43_do_request_fw(ctx, filename, &fw->initvals, false);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002333 if (err)
2334 goto err_load;
2335
2336 /* Get bandswitch initvals */
2337 switch (dev->phy.type) {
2338 case B43_PHYTYPE_A:
2339 if ((rev >= 5) && (rev <= 10)) {
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02002340 tmshigh = ssb_read32(dev->dev->sdev, SSB_TMSHIGH);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002341 if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
2342 filename = "a0g1bsinitvals5";
2343 else
2344 filename = "a0g0bsinitvals5";
2345 } else if (rev >= 11)
2346 filename = NULL;
2347 else
2348 goto err_no_initvals;
2349 break;
2350 case B43_PHYTYPE_G:
Michael Buesche4d6b792007-09-18 15:39:42 -04002351 if ((rev >= 5) && (rev <= 10))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002352 filename = "b0g0bsinitvals5";
Michael Buesche4d6b792007-09-18 15:39:42 -04002353 else if (rev >= 11)
2354 filename = NULL;
2355 else
Michael Buesche4d6b792007-09-18 15:39:42 -04002356 goto err_no_initvals;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002357 break;
2358 case B43_PHYTYPE_N:
Rafał Miłeckie41596a2010-12-21 11:50:19 +01002359 if (rev >= 16)
2360 filename = "n0bsinitvals16";
2361 else if ((rev >= 11) && (rev <= 12))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002362 filename = "n0bsinitvals11";
2363 else
Michael Buesche4d6b792007-09-18 15:39:42 -04002364 goto err_no_initvals;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002365 break;
Gábor Stefanik759b9732009-08-14 14:39:53 +02002366 case B43_PHYTYPE_LP:
2367 if (rev == 13)
2368 filename = "lp0bsinitvals13";
2369 else if (rev == 14)
2370 filename = "lp0bsinitvals14";
2371 else if (rev >= 15)
2372 filename = "lp0bsinitvals15";
2373 else
2374 goto err_no_initvals;
2375 break;
Rafał Miłecki8b9bda72011-07-07 18:58:24 +02002376 case B43_PHYTYPE_HT:
2377 if (rev == 29)
2378 filename = "ht0bsinitvals29";
2379 else
2380 goto err_no_initvals;
2381 break;
2382 case B43_PHYTYPE_LCN:
2383 if (rev == 24)
2384 filename = "lcn0bsinitvals24";
2385 else
2386 goto err_no_initvals;
2387 break;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002388 default:
2389 goto err_no_initvals;
Michael Buesche4d6b792007-09-18 15:39:42 -04002390 }
Larry Finger5e20a4b2012-12-20 15:55:01 -06002391 err = b43_do_request_fw(ctx, filename, &fw->initvals_band, false);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002392 if (err)
2393 goto err_load;
Michael Buesche4d6b792007-09-18 15:39:42 -04002394
Johannes Berg097b0e12012-07-17 17:12:29 +02002395 fw->opensource = (ctx->req_type == B43_FWTYPE_OPENSOURCE);
2396
Michael Buesche4d6b792007-09-18 15:39:42 -04002397 return 0;
2398
Michael Buesche4d6b792007-09-18 15:39:42 -04002399err_no_ucode:
Michael Buesch1a9f5092009-01-23 21:21:51 +01002400 err = ctx->fatal_failure = -EOPNOTSUPP;
2401 b43err(dev->wl, "The driver does not know which firmware (ucode) "
2402 "is required for your device (wl-core rev %u)\n", rev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002403 goto error;
2404
2405err_no_pcm:
Michael Buesch1a9f5092009-01-23 21:21:51 +01002406 err = ctx->fatal_failure = -EOPNOTSUPP;
2407 b43err(dev->wl, "The driver does not know which firmware (PCM) "
2408 "is required for your device (wl-core rev %u)\n", rev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002409 goto error;
2410
2411err_no_initvals:
Michael Buesch1a9f5092009-01-23 21:21:51 +01002412 err = ctx->fatal_failure = -EOPNOTSUPP;
2413 b43err(dev->wl, "The driver does not know which firmware (initvals) "
2414 "is required for your device (wl-core rev %u)\n", rev);
2415 goto error;
2416
2417err_load:
2418 /* We failed to load this firmware image. The error message
2419 * already is in ctx->errors. Return and let our caller decide
2420 * what to do. */
Michael Buesche4d6b792007-09-18 15:39:42 -04002421 goto error;
2422
2423error:
2424 b43_release_firmware(dev);
2425 return err;
2426}
2427
Larry Finger6b6fa582012-03-08 22:27:46 -06002428static int b43_one_core_attach(struct b43_bus_dev *dev, struct b43_wl *wl);
2429static void b43_one_core_detach(struct b43_bus_dev *dev);
2430
2431static void b43_request_firmware(struct work_struct *work)
Michael Buesch1a9f5092009-01-23 21:21:51 +01002432{
Larry Finger6b6fa582012-03-08 22:27:46 -06002433 struct b43_wl *wl = container_of(work,
2434 struct b43_wl, firmware_load);
2435 struct b43_wldev *dev = wl->current_dev;
Michael Buesch1a9f5092009-01-23 21:21:51 +01002436 struct b43_request_fw_context *ctx;
2437 unsigned int i;
2438 int err;
2439 const char *errmsg;
2440
2441 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
2442 if (!ctx)
Larry Finger6b6fa582012-03-08 22:27:46 -06002443 return;
Michael Buesch1a9f5092009-01-23 21:21:51 +01002444 ctx->dev = dev;
2445
2446 ctx->req_type = B43_FWTYPE_PROPRIETARY;
2447 err = b43_try_request_fw(ctx);
2448 if (!err)
Larry Finger6b6fa582012-03-08 22:27:46 -06002449 goto start_ieee80211; /* Successfully loaded it. */
2450 /* Was fw version known? */
2451 if (ctx->fatal_failure)
Michael Buesch1a9f5092009-01-23 21:21:51 +01002452 goto out;
2453
Larry Finger6b6fa582012-03-08 22:27:46 -06002454 /* proprietary fw not found, try open source */
Michael Buesch1a9f5092009-01-23 21:21:51 +01002455 ctx->req_type = B43_FWTYPE_OPENSOURCE;
2456 err = b43_try_request_fw(ctx);
2457 if (!err)
Larry Finger6b6fa582012-03-08 22:27:46 -06002458 goto start_ieee80211; /* Successfully loaded it. */
2459 if(ctx->fatal_failure)
Michael Buesch1a9f5092009-01-23 21:21:51 +01002460 goto out;
2461
2462 /* Could not find a usable firmware. Print the errors. */
2463 for (i = 0; i < B43_NR_FWTYPES; i++) {
2464 errmsg = ctx->errors[i];
2465 if (strlen(errmsg))
2466 b43err(dev->wl, errmsg);
2467 }
2468 b43_print_fw_helptext(dev->wl, 1);
Larry Finger6b6fa582012-03-08 22:27:46 -06002469 goto out;
2470
2471start_ieee80211:
Johannes Berg097b0e12012-07-17 17:12:29 +02002472 wl->hw->queues = B43_QOS_QUEUE_NUM;
2473 if (!modparam_qos || dev->fw.opensource)
2474 wl->hw->queues = 1;
2475
Larry Finger6b6fa582012-03-08 22:27:46 -06002476 err = ieee80211_register_hw(wl->hw);
2477 if (err)
2478 goto err_one_core_detach;
Oleksij Rempele64add22012-06-05 20:39:32 +02002479 wl->hw_registred = true;
Larry Finger6b6fa582012-03-08 22:27:46 -06002480 b43_leds_register(wl->current_dev);
2481 goto out;
2482
2483err_one_core_detach:
2484 b43_one_core_detach(dev->dev);
Michael Buesch1a9f5092009-01-23 21:21:51 +01002485
2486out:
2487 kfree(ctx);
Michael Buesch1a9f5092009-01-23 21:21:51 +01002488}
2489
Michael Buesche4d6b792007-09-18 15:39:42 -04002490static int b43_upload_microcode(struct b43_wldev *dev)
2491{
John W. Linville652caa52010-07-29 13:27:28 -04002492 struct wiphy *wiphy = dev->wl->hw->wiphy;
Michael Buesche4d6b792007-09-18 15:39:42 -04002493 const size_t hdr_len = sizeof(struct b43_fw_header);
2494 const __be32 *data;
2495 unsigned int i, len;
2496 u16 fwrev, fwpatch, fwdate, fwtime;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002497 u32 tmp, macctl;
Michael Buesche4d6b792007-09-18 15:39:42 -04002498 int err = 0;
2499
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002500 /* Jump the microcode PSM to offset 0 */
2501 macctl = b43_read32(dev, B43_MMIO_MACCTL);
2502 B43_WARN_ON(macctl & B43_MACCTL_PSM_RUN);
2503 macctl |= B43_MACCTL_PSM_JMP0;
2504 b43_write32(dev, B43_MMIO_MACCTL, macctl);
2505 /* Zero out all microcode PSM registers and shared memory. */
2506 for (i = 0; i < 64; i++)
2507 b43_shm_write16(dev, B43_SHM_SCRATCH, i, 0);
2508 for (i = 0; i < 4096; i += 2)
2509 b43_shm_write16(dev, B43_SHM_SHARED, i, 0);
2510
Michael Buesche4d6b792007-09-18 15:39:42 -04002511 /* Upload Microcode. */
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002512 data = (__be32 *) (dev->fw.ucode.data->data + hdr_len);
2513 len = (dev->fw.ucode.data->size - hdr_len) / sizeof(__be32);
Michael Buesche4d6b792007-09-18 15:39:42 -04002514 b43_shm_control_word(dev, B43_SHM_UCODE | B43_SHM_AUTOINC_W, 0x0000);
2515 for (i = 0; i < len; i++) {
2516 b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
2517 udelay(10);
2518 }
2519
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002520 if (dev->fw.pcm.data) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002521 /* Upload PCM data. */
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002522 data = (__be32 *) (dev->fw.pcm.data->data + hdr_len);
2523 len = (dev->fw.pcm.data->size - hdr_len) / sizeof(__be32);
Michael Buesche4d6b792007-09-18 15:39:42 -04002524 b43_shm_control_word(dev, B43_SHM_HW, 0x01EA);
2525 b43_write32(dev, B43_MMIO_SHM_DATA, 0x00004000);
2526 /* No need for autoinc bit in SHM_HW */
2527 b43_shm_control_word(dev, B43_SHM_HW, 0x01EB);
2528 for (i = 0; i < len; i++) {
2529 b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
2530 udelay(10);
2531 }
2532 }
2533
2534 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_ALL);
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002535
2536 /* Start the microcode PSM */
Rafał Miłecki50566352012-01-02 19:31:21 +01002537 b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_PSM_JMP0,
2538 B43_MACCTL_PSM_RUN);
Michael Buesche4d6b792007-09-18 15:39:42 -04002539
2540 /* Wait for the microcode to load and respond */
2541 i = 0;
2542 while (1) {
2543 tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2544 if (tmp == B43_IRQ_MAC_SUSPENDED)
2545 break;
2546 i++;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002547 if (i >= 20) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002548 b43err(dev->wl, "Microcode not responding\n");
Michael Buescheb189d8b2008-01-28 14:47:41 -08002549 b43_print_fw_helptext(dev->wl, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002550 err = -ENODEV;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002551 goto error;
Michael Buesche4d6b792007-09-18 15:39:42 -04002552 }
Michael Buesche175e992009-09-11 18:31:32 +02002553 msleep(50);
Michael Buesche4d6b792007-09-18 15:39:42 -04002554 }
2555 b43_read32(dev, B43_MMIO_GEN_IRQ_REASON); /* dummy read */
2556
2557 /* Get and check the revisions. */
2558 fwrev = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEREV);
2559 fwpatch = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEPATCH);
2560 fwdate = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEDATE);
2561 fwtime = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODETIME);
2562
2563 if (fwrev <= 0x128) {
2564 b43err(dev->wl, "YOUR FIRMWARE IS TOO OLD. Firmware from "
2565 "binary drivers older than version 4.x is unsupported. "
2566 "You must upgrade your firmware files.\n");
Michael Buescheb189d8b2008-01-28 14:47:41 -08002567 b43_print_fw_helptext(dev->wl, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002568 err = -EOPNOTSUPP;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002569 goto error;
Michael Buesche4d6b792007-09-18 15:39:42 -04002570 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002571 dev->fw.rev = fwrev;
2572 dev->fw.patch = fwpatch;
Rafał Miłecki5d852902011-08-11 15:07:16 +02002573 if (dev->fw.rev >= 598)
2574 dev->fw.hdr_format = B43_FW_HDR_598;
2575 else if (dev->fw.rev >= 410)
Rafał Miłeckiefe02492011-08-11 15:07:15 +02002576 dev->fw.hdr_format = B43_FW_HDR_410;
2577 else
2578 dev->fw.hdr_format = B43_FW_HDR_351;
Johannes Berg097b0e12012-07-17 17:12:29 +02002579 WARN_ON(dev->fw.opensource != (fwdate == 0xFFFF));
Michael Buesche48b0ee2008-05-17 22:44:35 +02002580
Johannes Berg097b0e12012-07-17 17:12:29 +02002581 dev->qos_enabled = dev->wl->hw->queues > 1;
Michael Buesch403a3a12009-06-08 21:04:57 +02002582 /* Default to firmware/hardware crypto acceleration. */
Rusty Russell3db1cd52011-12-19 13:56:45 +00002583 dev->hwcrypto_enabled = true;
Michael Buesch403a3a12009-06-08 21:04:57 +02002584
Michael Buesche48b0ee2008-05-17 22:44:35 +02002585 if (dev->fw.opensource) {
Michael Buesch403a3a12009-06-08 21:04:57 +02002586 u16 fwcapa;
2587
Michael Buesche48b0ee2008-05-17 22:44:35 +02002588 /* Patchlevel info is encoded in the "time" field. */
2589 dev->fw.patch = fwtime;
Michael Buesch403a3a12009-06-08 21:04:57 +02002590 b43info(dev->wl, "Loading OpenSource firmware version %u.%u\n",
2591 dev->fw.rev, dev->fw.patch);
2592
2593 fwcapa = b43_fwcapa_read(dev);
2594 if (!(fwcapa & B43_FWCAPA_HWCRYPTO) || dev->fw.pcm_request_failed) {
2595 b43info(dev->wl, "Hardware crypto acceleration not supported by firmware\n");
2596 /* Disable hardware crypto and fall back to software crypto. */
Rusty Russell3db1cd52011-12-19 13:56:45 +00002597 dev->hwcrypto_enabled = false;
Michael Buesch403a3a12009-06-08 21:04:57 +02002598 }
Johannes Berg097b0e12012-07-17 17:12:29 +02002599 /* adding QoS support should use an offline discovery mechanism */
2600 WARN(fwcapa & B43_FWCAPA_QOS, "QoS in OpenFW not supported\n");
Michael Buesche48b0ee2008-05-17 22:44:35 +02002601 } else {
2602 b43info(dev->wl, "Loading firmware version %u.%u "
2603 "(20%.2i-%.2i-%.2i %.2i:%.2i:%.2i)\n",
2604 fwrev, fwpatch,
2605 (fwdate >> 12) & 0xF, (fwdate >> 8) & 0xF, fwdate & 0xFF,
2606 (fwtime >> 11) & 0x1F, (fwtime >> 5) & 0x3F, fwtime & 0x1F);
Michael Buesch68217832008-05-17 23:43:57 +02002607 if (dev->fw.pcm_request_failed) {
2608 b43warn(dev->wl, "No \"pcm5.fw\" firmware file found. "
2609 "Hardware accelerated cryptography is disabled.\n");
2610 b43_print_fw_helptext(dev->wl, 0);
2611 }
Michael Buesche48b0ee2008-05-17 22:44:35 +02002612 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002613
John W. Linville652caa52010-07-29 13:27:28 -04002614 snprintf(wiphy->fw_version, sizeof(wiphy->fw_version), "%u.%u",
2615 dev->fw.rev, dev->fw.patch);
Rafał Miłecki21d889d2011-05-18 02:06:38 +02002616 wiphy->hw_version = dev->dev->core_id;
John W. Linville652caa52010-07-29 13:27:28 -04002617
Rafał Miłeckiefe02492011-08-11 15:07:15 +02002618 if (dev->fw.hdr_format == B43_FW_HDR_351) {
Michael Bueschc5572892008-12-27 18:26:39 +01002619 /* We're over the deadline, but we keep support for old fw
2620 * until it turns out to be in major conflict with something new. */
Michael Buescheb189d8b2008-01-28 14:47:41 -08002621 b43warn(dev->wl, "You are using an old firmware image. "
Michael Bueschc5572892008-12-27 18:26:39 +01002622 "Support for old firmware will be removed soon "
2623 "(official deadline was July 2008).\n");
Michael Buescheb189d8b2008-01-28 14:47:41 -08002624 b43_print_fw_helptext(dev->wl, 0);
2625 }
2626
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002627 return 0;
2628
2629error:
Rafał Miłecki50566352012-01-02 19:31:21 +01002630 /* Stop the microcode PSM. */
2631 b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_PSM_RUN,
2632 B43_MACCTL_PSM_JMP0);
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002633
Michael Buesche4d6b792007-09-18 15:39:42 -04002634 return err;
2635}
2636
2637static int b43_write_initvals(struct b43_wldev *dev,
2638 const struct b43_iv *ivals,
2639 size_t count,
2640 size_t array_size)
2641{
2642 const struct b43_iv *iv;
2643 u16 offset;
2644 size_t i;
2645 bool bit32;
2646
2647 BUILD_BUG_ON(sizeof(struct b43_iv) != 6);
2648 iv = ivals;
2649 for (i = 0; i < count; i++) {
2650 if (array_size < sizeof(iv->offset_size))
2651 goto err_format;
2652 array_size -= sizeof(iv->offset_size);
2653 offset = be16_to_cpu(iv->offset_size);
2654 bit32 = !!(offset & B43_IV_32BIT);
2655 offset &= B43_IV_OFFSET_MASK;
2656 if (offset >= 0x1000)
2657 goto err_format;
2658 if (bit32) {
2659 u32 value;
2660
2661 if (array_size < sizeof(iv->data.d32))
2662 goto err_format;
2663 array_size -= sizeof(iv->data.d32);
2664
Harvey Harrison533dd1b2008-04-29 01:03:36 -07002665 value = get_unaligned_be32(&iv->data.d32);
Michael Buesche4d6b792007-09-18 15:39:42 -04002666 b43_write32(dev, offset, value);
2667
2668 iv = (const struct b43_iv *)((const uint8_t *)iv +
2669 sizeof(__be16) +
2670 sizeof(__be32));
2671 } else {
2672 u16 value;
2673
2674 if (array_size < sizeof(iv->data.d16))
2675 goto err_format;
2676 array_size -= sizeof(iv->data.d16);
2677
2678 value = be16_to_cpu(iv->data.d16);
2679 b43_write16(dev, offset, value);
2680
2681 iv = (const struct b43_iv *)((const uint8_t *)iv +
2682 sizeof(__be16) +
2683 sizeof(__be16));
2684 }
2685 }
2686 if (array_size)
2687 goto err_format;
2688
2689 return 0;
2690
2691err_format:
2692 b43err(dev->wl, "Initial Values Firmware file-format error.\n");
Michael Buescheb189d8b2008-01-28 14:47:41 -08002693 b43_print_fw_helptext(dev->wl, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002694
2695 return -EPROTO;
2696}
2697
2698static int b43_upload_initvals(struct b43_wldev *dev)
2699{
2700 const size_t hdr_len = sizeof(struct b43_fw_header);
2701 const struct b43_fw_header *hdr;
2702 struct b43_firmware *fw = &dev->fw;
2703 const struct b43_iv *ivals;
2704 size_t count;
2705 int err;
2706
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002707 hdr = (const struct b43_fw_header *)(fw->initvals.data->data);
2708 ivals = (const struct b43_iv *)(fw->initvals.data->data + hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002709 count = be32_to_cpu(hdr->size);
2710 err = b43_write_initvals(dev, ivals, count,
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002711 fw->initvals.data->size - hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002712 if (err)
2713 goto out;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002714 if (fw->initvals_band.data) {
2715 hdr = (const struct b43_fw_header *)(fw->initvals_band.data->data);
2716 ivals = (const struct b43_iv *)(fw->initvals_band.data->data + hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002717 count = be32_to_cpu(hdr->size);
2718 err = b43_write_initvals(dev, ivals, count,
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002719 fw->initvals_band.data->size - hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002720 if (err)
2721 goto out;
2722 }
2723out:
2724
2725 return err;
2726}
2727
2728/* Initialize the GPIOs
2729 * http://bcm-specs.sipsolutions.net/GPIO
2730 */
Rafał Miłeckic4a2a082011-05-17 18:57:27 +02002731static struct ssb_device *b43_ssb_gpio_dev(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04002732{
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02002733 struct ssb_bus *bus = dev->dev->sdev->bus;
Rafał Miłeckic4a2a082011-05-17 18:57:27 +02002734
2735#ifdef CONFIG_SSB_DRIVER_PCICORE
2736 return (bus->chipco.dev ? bus->chipco.dev : bus->pcicore.dev);
2737#else
2738 return bus->chipco.dev;
2739#endif
2740}
2741
Michael Buesche4d6b792007-09-18 15:39:42 -04002742static int b43_gpio_init(struct b43_wldev *dev)
2743{
Rafał Miłeckic4a2a082011-05-17 18:57:27 +02002744 struct ssb_device *gpiodev;
Michael Buesche4d6b792007-09-18 15:39:42 -04002745 u32 mask, set;
2746
Rafał Miłecki50566352012-01-02 19:31:21 +01002747 b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_GPOUTSMSK, 0);
2748 b43_maskset16(dev, B43_MMIO_GPIO_MASK, ~0, 0xF);
Michael Buesche4d6b792007-09-18 15:39:42 -04002749
2750 mask = 0x0000001F;
2751 set = 0x0000000F;
Rafał Miłeckic244e082011-05-18 02:06:41 +02002752 if (dev->dev->chip_id == 0x4301) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002753 mask |= 0x0060;
2754 set |= 0x0060;
Rafał Miłecki828afd22012-07-23 22:57:01 +02002755 } else if (dev->dev->chip_id == 0x5354) {
2756 /* Don't allow overtaking buttons GPIOs */
2757 set &= 0x2; /* 0x2 is LED GPIO on BCM5354 */
Michael Buesche4d6b792007-09-18 15:39:42 -04002758 }
Rafał Miłecki828afd22012-07-23 22:57:01 +02002759
Michael Buesche4d6b792007-09-18 15:39:42 -04002760 if (0 /* FIXME: conditional unknown */ ) {
2761 b43_write16(dev, B43_MMIO_GPIO_MASK,
2762 b43_read16(dev, B43_MMIO_GPIO_MASK)
2763 | 0x0100);
Rafał Miłecki828afd22012-07-23 22:57:01 +02002764 /* BT Coexistance Input */
2765 mask |= 0x0080;
2766 set |= 0x0080;
2767 /* BT Coexistance Out */
2768 mask |= 0x0100;
2769 set |= 0x0100;
Michael Buesche4d6b792007-09-18 15:39:42 -04002770 }
Rafał Miłecki05814832011-05-18 02:06:39 +02002771 if (dev->dev->bus_sprom->boardflags_lo & B43_BFL_PACTRL) {
Rafał Miłecki828afd22012-07-23 22:57:01 +02002772 /* PA is controlled by gpio 9, let ucode handle it */
Michael Buesche4d6b792007-09-18 15:39:42 -04002773 b43_write16(dev, B43_MMIO_GPIO_MASK,
2774 b43_read16(dev, B43_MMIO_GPIO_MASK)
2775 | 0x0200);
2776 mask |= 0x0200;
2777 set |= 0x0200;
2778 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002779
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02002780 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02002781#ifdef CONFIG_B43_BCMA
2782 case B43_BUS_BCMA:
Hauke Mehrtens0a64bae2013-03-21 16:19:45 +01002783 bcma_chipco_gpio_control(&dev->dev->bdev->bus->drv_cc, mask, set);
Rafał Miłecki42c9a452011-07-06 15:45:27 +02002784 break;
2785#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02002786#ifdef CONFIG_B43_SSB
2787 case B43_BUS_SSB:
2788 gpiodev = b43_ssb_gpio_dev(dev);
2789 if (gpiodev)
2790 ssb_write32(gpiodev, B43_GPIO_CONTROL,
2791 (ssb_read32(gpiodev, B43_GPIO_CONTROL)
Rafał Miłecki828afd22012-07-23 22:57:01 +02002792 & ~mask) | set);
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02002793 break;
2794#endif
2795 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002796
2797 return 0;
2798}
2799
2800/* Turn off all GPIO stuff. Call this on module unload, for example. */
2801static void b43_gpio_cleanup(struct b43_wldev *dev)
2802{
Rafał Miłeckic4a2a082011-05-17 18:57:27 +02002803 struct ssb_device *gpiodev;
Michael Buesche4d6b792007-09-18 15:39:42 -04002804
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02002805 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02002806#ifdef CONFIG_B43_BCMA
2807 case B43_BUS_BCMA:
Hauke Mehrtens0a64bae2013-03-21 16:19:45 +01002808 bcma_chipco_gpio_control(&dev->dev->bdev->bus->drv_cc, ~0, 0);
Rafał Miłecki42c9a452011-07-06 15:45:27 +02002809 break;
2810#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02002811#ifdef CONFIG_B43_SSB
2812 case B43_BUS_SSB:
2813 gpiodev = b43_ssb_gpio_dev(dev);
2814 if (gpiodev)
2815 ssb_write32(gpiodev, B43_GPIO_CONTROL, 0);
2816 break;
2817#endif
2818 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002819}
2820
2821/* http://bcm-specs.sipsolutions.net/EnableMac */
Michael Bueschf5eda472008-04-20 16:03:32 +02002822void b43_mac_enable(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04002823{
Michael Buesch923fd702008-06-20 18:02:08 +02002824 if (b43_debug(dev, B43_DBG_FIRMWARE)) {
2825 u16 fwstate;
2826
2827 fwstate = b43_shm_read16(dev, B43_SHM_SHARED,
2828 B43_SHM_SH_UCODESTAT);
2829 if ((fwstate != B43_SHM_SH_UCODESTAT_SUSP) &&
2830 (fwstate != B43_SHM_SH_UCODESTAT_SLEEP)) {
2831 b43err(dev->wl, "b43_mac_enable(): The firmware "
2832 "should be suspended, but current state is %u\n",
2833 fwstate);
2834 }
2835 }
2836
Michael Buesche4d6b792007-09-18 15:39:42 -04002837 dev->mac_suspended--;
2838 B43_WARN_ON(dev->mac_suspended < 0);
2839 if (dev->mac_suspended == 0) {
Rafał Miłecki50566352012-01-02 19:31:21 +01002840 b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_ENABLED);
Michael Buesche4d6b792007-09-18 15:39:42 -04002841 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON,
2842 B43_IRQ_MAC_SUSPENDED);
2843 /* Commit writes */
2844 b43_read32(dev, B43_MMIO_MACCTL);
2845 b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2846 b43_power_saving_ctl_bits(dev, 0);
2847 }
2848}
2849
2850/* http://bcm-specs.sipsolutions.net/SuspendMAC */
Michael Bueschf5eda472008-04-20 16:03:32 +02002851void b43_mac_suspend(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04002852{
2853 int i;
2854 u32 tmp;
2855
Michael Buesch05b64b32007-09-28 16:19:03 +02002856 might_sleep();
Michael Buesche4d6b792007-09-18 15:39:42 -04002857 B43_WARN_ON(dev->mac_suspended < 0);
Michael Buesch05b64b32007-09-28 16:19:03 +02002858
Michael Buesche4d6b792007-09-18 15:39:42 -04002859 if (dev->mac_suspended == 0) {
2860 b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
Rafał Miłecki50566352012-01-02 19:31:21 +01002861 b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_ENABLED, 0);
Michael Buesche4d6b792007-09-18 15:39:42 -04002862 /* force pci to flush the write */
2863 b43_read32(dev, B43_MMIO_MACCTL);
Michael Bueschba380012008-04-15 21:13:36 +02002864 for (i = 35; i; i--) {
2865 tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2866 if (tmp & B43_IRQ_MAC_SUSPENDED)
2867 goto out;
2868 udelay(10);
2869 }
2870 /* Hm, it seems this will take some time. Use msleep(). */
Michael Buesch05b64b32007-09-28 16:19:03 +02002871 for (i = 40; i; i--) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002872 tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2873 if (tmp & B43_IRQ_MAC_SUSPENDED)
2874 goto out;
Michael Buesch05b64b32007-09-28 16:19:03 +02002875 msleep(1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002876 }
2877 b43err(dev->wl, "MAC suspend failed\n");
2878 }
Michael Buesch05b64b32007-09-28 16:19:03 +02002879out:
Michael Buesche4d6b792007-09-18 15:39:42 -04002880 dev->mac_suspended++;
2881}
2882
Rafał Miłecki858a1652011-05-10 16:05:33 +02002883/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MacPhyClkSet */
2884void b43_mac_phy_clock_set(struct b43_wldev *dev, bool on)
2885{
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02002886 u32 tmp;
2887
2888 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02002889#ifdef CONFIG_B43_BCMA
2890 case B43_BUS_BCMA:
Rafał Miłecki36677872011-07-16 18:27:55 +02002891 tmp = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
Rafał Miłecki42c9a452011-07-06 15:45:27 +02002892 if (on)
2893 tmp |= B43_BCMA_IOCTL_MACPHYCLKEN;
2894 else
2895 tmp &= ~B43_BCMA_IOCTL_MACPHYCLKEN;
Rafał Miłecki36677872011-07-16 18:27:55 +02002896 bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, tmp);
Rafał Miłecki42c9a452011-07-06 15:45:27 +02002897 break;
2898#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02002899#ifdef CONFIG_B43_SSB
2900 case B43_BUS_SSB:
2901 tmp = ssb_read32(dev->dev->sdev, SSB_TMSLOW);
2902 if (on)
2903 tmp |= B43_TMSLOW_MACPHYCLKEN;
2904 else
2905 tmp &= ~B43_TMSLOW_MACPHYCLKEN;
2906 ssb_write32(dev->dev->sdev, SSB_TMSLOW, tmp);
2907 break;
2908#endif
2909 }
Rafał Miłecki858a1652011-05-10 16:05:33 +02002910}
2911
Michael Buesche4d6b792007-09-18 15:39:42 -04002912static void b43_adjust_opmode(struct b43_wldev *dev)
2913{
2914 struct b43_wl *wl = dev->wl;
2915 u32 ctl;
2916 u16 cfp_pretbtt;
2917
2918 ctl = b43_read32(dev, B43_MMIO_MACCTL);
2919 /* Reset status to STA infrastructure mode. */
2920 ctl &= ~B43_MACCTL_AP;
2921 ctl &= ~B43_MACCTL_KEEP_CTL;
2922 ctl &= ~B43_MACCTL_KEEP_BADPLCP;
2923 ctl &= ~B43_MACCTL_KEEP_BAD;
2924 ctl &= ~B43_MACCTL_PROMISC;
Johannes Berg4150c572007-09-17 01:29:23 -04002925 ctl &= ~B43_MACCTL_BEACPROMISC;
Michael Buesche4d6b792007-09-18 15:39:42 -04002926 ctl |= B43_MACCTL_INFRA;
2927
Johannes Berg05c914f2008-09-11 00:01:58 +02002928 if (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
2929 b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT))
Johannes Berg4150c572007-09-17 01:29:23 -04002930 ctl |= B43_MACCTL_AP;
Johannes Berg05c914f2008-09-11 00:01:58 +02002931 else if (b43_is_mode(wl, NL80211_IFTYPE_ADHOC))
Johannes Berg4150c572007-09-17 01:29:23 -04002932 ctl &= ~B43_MACCTL_INFRA;
2933
2934 if (wl->filter_flags & FIF_CONTROL)
Michael Buesche4d6b792007-09-18 15:39:42 -04002935 ctl |= B43_MACCTL_KEEP_CTL;
Johannes Berg4150c572007-09-17 01:29:23 -04002936 if (wl->filter_flags & FIF_FCSFAIL)
2937 ctl |= B43_MACCTL_KEEP_BAD;
2938 if (wl->filter_flags & FIF_PLCPFAIL)
2939 ctl |= B43_MACCTL_KEEP_BADPLCP;
2940 if (wl->filter_flags & FIF_PROMISC_IN_BSS)
Michael Buesche4d6b792007-09-18 15:39:42 -04002941 ctl |= B43_MACCTL_PROMISC;
Johannes Berg4150c572007-09-17 01:29:23 -04002942 if (wl->filter_flags & FIF_BCN_PRBRESP_PROMISC)
2943 ctl |= B43_MACCTL_BEACPROMISC;
2944
Michael Buesche4d6b792007-09-18 15:39:42 -04002945 /* Workaround: On old hardware the HW-MAC-address-filter
2946 * doesn't work properly, so always run promisc in filter
2947 * it in software. */
Rafał Miłecki21d889d2011-05-18 02:06:38 +02002948 if (dev->dev->core_rev <= 4)
Michael Buesche4d6b792007-09-18 15:39:42 -04002949 ctl |= B43_MACCTL_PROMISC;
2950
2951 b43_write32(dev, B43_MMIO_MACCTL, ctl);
2952
2953 cfp_pretbtt = 2;
2954 if ((ctl & B43_MACCTL_INFRA) && !(ctl & B43_MACCTL_AP)) {
Rafał Miłeckic244e082011-05-18 02:06:41 +02002955 if (dev->dev->chip_id == 0x4306 &&
2956 dev->dev->chip_rev == 3)
Michael Buesche4d6b792007-09-18 15:39:42 -04002957 cfp_pretbtt = 100;
2958 else
2959 cfp_pretbtt = 50;
2960 }
2961 b43_write16(dev, 0x612, cfp_pretbtt);
Michael Buesch09ebe2f2009-09-12 00:52:48 +02002962
2963 /* FIXME: We don't currently implement the PMQ mechanism,
2964 * so always disable it. If we want to implement PMQ,
2965 * we need to enable it here (clear DISCPMQ) in AP mode.
2966 */
Rafał Miłecki50566352012-01-02 19:31:21 +01002967 if (0 /* ctl & B43_MACCTL_AP */)
2968 b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_DISCPMQ, 0);
2969 else
2970 b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_DISCPMQ);
Michael Buesche4d6b792007-09-18 15:39:42 -04002971}
2972
2973static void b43_rate_memory_write(struct b43_wldev *dev, u16 rate, int is_ofdm)
2974{
2975 u16 offset;
2976
2977 if (is_ofdm) {
2978 offset = 0x480;
2979 offset += (b43_plcp_get_ratecode_ofdm(rate) & 0x000F) * 2;
2980 } else {
2981 offset = 0x4C0;
2982 offset += (b43_plcp_get_ratecode_cck(rate) & 0x000F) * 2;
2983 }
2984 b43_shm_write16(dev, B43_SHM_SHARED, offset + 0x20,
2985 b43_shm_read16(dev, B43_SHM_SHARED, offset));
2986}
2987
2988static void b43_rate_memory_init(struct b43_wldev *dev)
2989{
2990 switch (dev->phy.type) {
2991 case B43_PHYTYPE_A:
2992 case B43_PHYTYPE_G:
Michael Buesch53a6e232008-01-13 21:23:44 +01002993 case B43_PHYTYPE_N:
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02002994 case B43_PHYTYPE_LP:
Rafał Miłecki6a461c22011-08-12 00:03:25 +02002995 case B43_PHYTYPE_HT:
Rafał Miłecki0b4ff452011-08-31 23:36:16 +02002996 case B43_PHYTYPE_LCN:
Michael Buesche4d6b792007-09-18 15:39:42 -04002997 b43_rate_memory_write(dev, B43_OFDM_RATE_6MB, 1);
2998 b43_rate_memory_write(dev, B43_OFDM_RATE_12MB, 1);
2999 b43_rate_memory_write(dev, B43_OFDM_RATE_18MB, 1);
3000 b43_rate_memory_write(dev, B43_OFDM_RATE_24MB, 1);
3001 b43_rate_memory_write(dev, B43_OFDM_RATE_36MB, 1);
3002 b43_rate_memory_write(dev, B43_OFDM_RATE_48MB, 1);
3003 b43_rate_memory_write(dev, B43_OFDM_RATE_54MB, 1);
3004 if (dev->phy.type == B43_PHYTYPE_A)
3005 break;
3006 /* fallthrough */
3007 case B43_PHYTYPE_B:
3008 b43_rate_memory_write(dev, B43_CCK_RATE_1MB, 0);
3009 b43_rate_memory_write(dev, B43_CCK_RATE_2MB, 0);
3010 b43_rate_memory_write(dev, B43_CCK_RATE_5MB, 0);
3011 b43_rate_memory_write(dev, B43_CCK_RATE_11MB, 0);
3012 break;
3013 default:
3014 B43_WARN_ON(1);
3015 }
3016}
3017
Michael Buesch5042c502008-04-05 15:05:00 +02003018/* Set the default values for the PHY TX Control Words. */
3019static void b43_set_phytxctl_defaults(struct b43_wldev *dev)
3020{
3021 u16 ctl = 0;
3022
3023 ctl |= B43_TXH_PHY_ENC_CCK;
3024 ctl |= B43_TXH_PHY_ANT01AUTO;
3025 ctl |= B43_TXH_PHY_TXPWR;
3026
3027 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
3028 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, ctl);
3029 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, ctl);
3030}
3031
Michael Buesche4d6b792007-09-18 15:39:42 -04003032/* Set the TX-Antenna for management frames sent by firmware. */
3033static void b43_mgmtframe_txantenna(struct b43_wldev *dev, int antenna)
3034{
Michael Buesch5042c502008-04-05 15:05:00 +02003035 u16 ant;
Michael Buesche4d6b792007-09-18 15:39:42 -04003036 u16 tmp;
3037
Michael Buesch5042c502008-04-05 15:05:00 +02003038 ant = b43_antenna_to_phyctl(antenna);
Michael Buesche4d6b792007-09-18 15:39:42 -04003039
Michael Buesche4d6b792007-09-18 15:39:42 -04003040 /* For ACK/CTS */
3041 tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL);
Michael Buescheb189d8b2008-01-28 14:47:41 -08003042 tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
Michael Buesche4d6b792007-09-18 15:39:42 -04003043 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, tmp);
3044 /* For Probe Resposes */
3045 tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL);
Michael Buescheb189d8b2008-01-28 14:47:41 -08003046 tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
Michael Buesche4d6b792007-09-18 15:39:42 -04003047 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, tmp);
3048}
3049
3050/* This is the opposite of b43_chip_init() */
3051static void b43_chip_exit(struct b43_wldev *dev)
3052{
Michael Bueschfb111372008-09-02 13:00:34 +02003053 b43_phy_exit(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003054 b43_gpio_cleanup(dev);
3055 /* firmware is released later */
3056}
3057
3058/* Initialize the chip
3059 * http://bcm-specs.sipsolutions.net/ChipInit
3060 */
3061static int b43_chip_init(struct b43_wldev *dev)
3062{
3063 struct b43_phy *phy = &dev->phy;
Michael Bueschef1a6282008-08-27 18:53:02 +02003064 int err;
Rafał Miłecki858a1652011-05-10 16:05:33 +02003065 u32 macctl;
Michael Buesche4d6b792007-09-18 15:39:42 -04003066 u16 value16;
3067
Michael Buesch1f7d87b2008-01-22 20:23:34 +01003068 /* Initialize the MAC control */
3069 macctl = B43_MACCTL_IHR_ENABLED | B43_MACCTL_SHM_ENABLED;
3070 if (dev->phy.gmode)
3071 macctl |= B43_MACCTL_GMODE;
3072 macctl |= B43_MACCTL_INFRA;
3073 b43_write32(dev, B43_MMIO_MACCTL, macctl);
Michael Buesche4d6b792007-09-18 15:39:42 -04003074
Michael Buesche4d6b792007-09-18 15:39:42 -04003075 err = b43_upload_microcode(dev);
3076 if (err)
3077 goto out; /* firmware is released later */
3078
3079 err = b43_gpio_init(dev);
3080 if (err)
3081 goto out; /* firmware is released later */
Michael Buesch21954c32007-09-27 15:31:40 +02003082
Michael Buesche4d6b792007-09-18 15:39:42 -04003083 err = b43_upload_initvals(dev);
3084 if (err)
Larry Finger1a8d1222007-12-14 13:59:11 +01003085 goto err_gpio_clean;
Michael Buesche4d6b792007-09-18 15:39:42 -04003086
Michael Buesch0b7dcd92008-09-03 12:31:54 +02003087 /* Turn the Analog on and initialize the PHY. */
3088 phy->ops->switch_analog(dev, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04003089 err = b43_phy_init(dev);
3090 if (err)
Michael Bueschef1a6282008-08-27 18:53:02 +02003091 goto err_gpio_clean;
Michael Buesche4d6b792007-09-18 15:39:42 -04003092
Michael Bueschef1a6282008-08-27 18:53:02 +02003093 /* Disable Interference Mitigation. */
3094 if (phy->ops->interf_mitigation)
3095 phy->ops->interf_mitigation(dev, B43_INTERFMODE_NONE);
Michael Buesche4d6b792007-09-18 15:39:42 -04003096
Michael Bueschef1a6282008-08-27 18:53:02 +02003097 /* Select the antennae */
3098 if (phy->ops->set_rx_antenna)
3099 phy->ops->set_rx_antenna(dev, B43_ANTENNA_DEFAULT);
Michael Buesche4d6b792007-09-18 15:39:42 -04003100 b43_mgmtframe_txantenna(dev, B43_ANTENNA_DEFAULT);
3101
3102 if (phy->type == B43_PHYTYPE_B) {
3103 value16 = b43_read16(dev, 0x005E);
3104 value16 |= 0x0004;
3105 b43_write16(dev, 0x005E, value16);
3106 }
3107 b43_write32(dev, 0x0100, 0x01000000);
Rafał Miłecki21d889d2011-05-18 02:06:38 +02003108 if (dev->dev->core_rev < 5)
Michael Buesche4d6b792007-09-18 15:39:42 -04003109 b43_write32(dev, 0x010C, 0x01000000);
3110
Rafał Miłecki50566352012-01-02 19:31:21 +01003111 b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_INFRA, 0);
3112 b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_INFRA);
Michael Buesche4d6b792007-09-18 15:39:42 -04003113
Michael Buesche4d6b792007-09-18 15:39:42 -04003114 /* Probe Response Timeout value */
3115 /* FIXME: Default to 0, has to be set by ioctl probably... :-/ */
3116 b43_shm_write16(dev, B43_SHM_SHARED, 0x0074, 0x0000);
3117
3118 /* Initially set the wireless operation mode. */
3119 b43_adjust_opmode(dev);
3120
Rafał Miłecki21d889d2011-05-18 02:06:38 +02003121 if (dev->dev->core_rev < 3) {
Michael Buesche4d6b792007-09-18 15:39:42 -04003122 b43_write16(dev, 0x060E, 0x0000);
3123 b43_write16(dev, 0x0610, 0x8000);
3124 b43_write16(dev, 0x0604, 0x0000);
3125 b43_write16(dev, 0x0606, 0x0200);
3126 } else {
3127 b43_write32(dev, 0x0188, 0x80000000);
3128 b43_write32(dev, 0x018C, 0x02000000);
3129 }
3130 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, 0x00004000);
3131 b43_write32(dev, B43_MMIO_DMA0_IRQ_MASK, 0x0001DC00);
3132 b43_write32(dev, B43_MMIO_DMA1_IRQ_MASK, 0x0000DC00);
3133 b43_write32(dev, B43_MMIO_DMA2_IRQ_MASK, 0x0000DC00);
3134 b43_write32(dev, B43_MMIO_DMA3_IRQ_MASK, 0x0001DC00);
3135 b43_write32(dev, B43_MMIO_DMA4_IRQ_MASK, 0x0000DC00);
3136 b43_write32(dev, B43_MMIO_DMA5_IRQ_MASK, 0x0000DC00);
3137
Rafał Miłecki858a1652011-05-10 16:05:33 +02003138 b43_mac_phy_clock_set(dev, true);
Michael Buesche4d6b792007-09-18 15:39:42 -04003139
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02003140 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02003141#ifdef CONFIG_B43_BCMA
3142 case B43_BUS_BCMA:
3143 /* FIXME: 0xE74 is quite common, but should be read from CC */
3144 b43_write16(dev, B43_MMIO_POWERUP_DELAY, 0xE74);
3145 break;
3146#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02003147#ifdef CONFIG_B43_SSB
3148 case B43_BUS_SSB:
3149 b43_write16(dev, B43_MMIO_POWERUP_DELAY,
3150 dev->dev->sdev->bus->chipco.fast_pwrup_delay);
3151 break;
3152#endif
3153 }
Michael Buesche4d6b792007-09-18 15:39:42 -04003154
3155 err = 0;
3156 b43dbg(dev->wl, "Chip initialized\n");
Michael Buesch21954c32007-09-27 15:31:40 +02003157out:
Michael Buesche4d6b792007-09-18 15:39:42 -04003158 return err;
3159
Larry Finger1a8d1222007-12-14 13:59:11 +01003160err_gpio_clean:
Michael Buesche4d6b792007-09-18 15:39:42 -04003161 b43_gpio_cleanup(dev);
Michael Buesch21954c32007-09-27 15:31:40 +02003162 return err;
Michael Buesche4d6b792007-09-18 15:39:42 -04003163}
3164
Michael Buesche4d6b792007-09-18 15:39:42 -04003165static void b43_periodic_every60sec(struct b43_wldev *dev)
3166{
Michael Bueschef1a6282008-08-27 18:53:02 +02003167 const struct b43_phy_operations *ops = dev->phy.ops;
Michael Buesche4d6b792007-09-18 15:39:42 -04003168
Michael Bueschef1a6282008-08-27 18:53:02 +02003169 if (ops->pwork_60sec)
3170 ops->pwork_60sec(dev);
Michael Buesch18c8ade2008-08-28 19:33:40 +02003171
3172 /* Force check the TX power emission now. */
3173 b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME);
Michael Buesche4d6b792007-09-18 15:39:42 -04003174}
3175
3176static void b43_periodic_every30sec(struct b43_wldev *dev)
3177{
3178 /* Update device statistics. */
3179 b43_calculate_link_quality(dev);
3180}
3181
3182static void b43_periodic_every15sec(struct b43_wldev *dev)
3183{
3184 struct b43_phy *phy = &dev->phy;
Michael Buesch9b839a72008-06-20 17:44:02 +02003185 u16 wdr;
3186
3187 if (dev->fw.opensource) {
3188 /* Check if the firmware is still alive.
3189 * It will reset the watchdog counter to 0 in its idle loop. */
3190 wdr = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_WATCHDOG_REG);
3191 if (unlikely(wdr)) {
3192 b43err(dev->wl, "Firmware watchdog: The firmware died!\n");
3193 b43_controller_restart(dev, "Firmware watchdog");
3194 return;
3195 } else {
3196 b43_shm_write16(dev, B43_SHM_SCRATCH,
3197 B43_WATCHDOG_REG, 1);
3198 }
3199 }
Michael Buesche4d6b792007-09-18 15:39:42 -04003200
Michael Bueschef1a6282008-08-27 18:53:02 +02003201 if (phy->ops->pwork_15sec)
3202 phy->ops->pwork_15sec(dev);
3203
Stefano Brivio00e0b8c2007-11-25 11:10:33 +01003204 atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
3205 wmb();
Michael Buesch990b86f2009-09-12 00:48:03 +02003206
3207#if B43_DEBUG
3208 if (b43_debug(dev, B43_DBG_VERBOSESTATS)) {
3209 unsigned int i;
3210
3211 b43dbg(dev->wl, "Stats: %7u IRQs/sec, %7u TX/sec, %7u RX/sec\n",
3212 dev->irq_count / 15,
3213 dev->tx_count / 15,
3214 dev->rx_count / 15);
3215 dev->irq_count = 0;
3216 dev->tx_count = 0;
3217 dev->rx_count = 0;
3218 for (i = 0; i < ARRAY_SIZE(dev->irq_bit_count); i++) {
3219 if (dev->irq_bit_count[i]) {
3220 b43dbg(dev->wl, "Stats: %7u IRQ-%02u/sec (0x%08X)\n",
3221 dev->irq_bit_count[i] / 15, i, (1 << i));
3222 dev->irq_bit_count[i] = 0;
3223 }
3224 }
3225 }
3226#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04003227}
3228
Michael Buesche4d6b792007-09-18 15:39:42 -04003229static void do_periodic_work(struct b43_wldev *dev)
3230{
3231 unsigned int state;
3232
3233 state = dev->periodic_state;
Michael Buesch42bb4cd2007-09-28 14:22:33 +02003234 if (state % 4 == 0)
Michael Buesche4d6b792007-09-18 15:39:42 -04003235 b43_periodic_every60sec(dev);
Michael Buesch42bb4cd2007-09-28 14:22:33 +02003236 if (state % 2 == 0)
Michael Buesche4d6b792007-09-18 15:39:42 -04003237 b43_periodic_every30sec(dev);
Michael Buesch42bb4cd2007-09-28 14:22:33 +02003238 b43_periodic_every15sec(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003239}
3240
Michael Buesch05b64b32007-09-28 16:19:03 +02003241/* Periodic work locking policy:
3242 * The whole periodic work handler is protected by
3243 * wl->mutex. If another lock is needed somewhere in the
Uwe Kleine-König21ae2952009-10-07 15:21:09 +02003244 * pwork callchain, it's acquired in-place, where it's needed.
Michael Buesche4d6b792007-09-18 15:39:42 -04003245 */
Michael Buesche4d6b792007-09-18 15:39:42 -04003246static void b43_periodic_work_handler(struct work_struct *work)
3247{
Michael Buesch05b64b32007-09-28 16:19:03 +02003248 struct b43_wldev *dev = container_of(work, struct b43_wldev,
3249 periodic_work.work);
3250 struct b43_wl *wl = dev->wl;
3251 unsigned long delay;
Michael Buesche4d6b792007-09-18 15:39:42 -04003252
Michael Buesch05b64b32007-09-28 16:19:03 +02003253 mutex_lock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003254
3255 if (unlikely(b43_status(dev) != B43_STAT_STARTED))
3256 goto out;
3257 if (b43_debug(dev, B43_DBG_PWORK_STOP))
3258 goto out_requeue;
3259
Michael Buesch05b64b32007-09-28 16:19:03 +02003260 do_periodic_work(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003261
Michael Buesche4d6b792007-09-18 15:39:42 -04003262 dev->periodic_state++;
Michael Buesch42bb4cd2007-09-28 14:22:33 +02003263out_requeue:
Michael Buesche4d6b792007-09-18 15:39:42 -04003264 if (b43_debug(dev, B43_DBG_PWORK_FAST))
3265 delay = msecs_to_jiffies(50);
3266 else
Anton Blanchard82cd6822007-10-15 00:42:23 -05003267 delay = round_jiffies_relative(HZ * 15);
Luis R. Rodriguez42935ec2009-07-29 20:08:07 -04003268 ieee80211_queue_delayed_work(wl->hw, &dev->periodic_work, delay);
Michael Buesch42bb4cd2007-09-28 14:22:33 +02003269out:
Michael Buesch05b64b32007-09-28 16:19:03 +02003270 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003271}
3272
3273static void b43_periodic_tasks_setup(struct b43_wldev *dev)
3274{
3275 struct delayed_work *work = &dev->periodic_work;
3276
3277 dev->periodic_state = 0;
3278 INIT_DELAYED_WORK(work, b43_periodic_work_handler);
Luis R. Rodriguez42935ec2009-07-29 20:08:07 -04003279 ieee80211_queue_delayed_work(dev->wl->hw, work, 0);
Michael Buesche4d6b792007-09-18 15:39:42 -04003280}
3281
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003282/* Check if communication with the device works correctly. */
Michael Buesche4d6b792007-09-18 15:39:42 -04003283static int b43_validate_chipaccess(struct b43_wldev *dev)
3284{
Michael Bueschf62ae6c2009-07-31 20:51:41 +02003285 u32 v, backup0, backup4;
Michael Buesche4d6b792007-09-18 15:39:42 -04003286
Michael Bueschf62ae6c2009-07-31 20:51:41 +02003287 backup0 = b43_shm_read32(dev, B43_SHM_SHARED, 0);
3288 backup4 = b43_shm_read32(dev, B43_SHM_SHARED, 4);
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003289
3290 /* Check for read/write and endianness problems. */
Michael Buesche4d6b792007-09-18 15:39:42 -04003291 b43_shm_write32(dev, B43_SHM_SHARED, 0, 0x55AAAA55);
3292 if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0x55AAAA55)
3293 goto error;
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003294 b43_shm_write32(dev, B43_SHM_SHARED, 0, 0xAA5555AA);
3295 if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0xAA5555AA)
Michael Buesche4d6b792007-09-18 15:39:42 -04003296 goto error;
3297
Michael Bueschf62ae6c2009-07-31 20:51:41 +02003298 /* Check if unaligned 32bit SHM_SHARED access works properly.
3299 * However, don't bail out on failure, because it's noncritical. */
3300 b43_shm_write16(dev, B43_SHM_SHARED, 0, 0x1122);
3301 b43_shm_write16(dev, B43_SHM_SHARED, 2, 0x3344);
3302 b43_shm_write16(dev, B43_SHM_SHARED, 4, 0x5566);
3303 b43_shm_write16(dev, B43_SHM_SHARED, 6, 0x7788);
3304 if (b43_shm_read32(dev, B43_SHM_SHARED, 2) != 0x55663344)
3305 b43warn(dev->wl, "Unaligned 32bit SHM read access is broken\n");
3306 b43_shm_write32(dev, B43_SHM_SHARED, 2, 0xAABBCCDD);
3307 if (b43_shm_read16(dev, B43_SHM_SHARED, 0) != 0x1122 ||
3308 b43_shm_read16(dev, B43_SHM_SHARED, 2) != 0xCCDD ||
3309 b43_shm_read16(dev, B43_SHM_SHARED, 4) != 0xAABB ||
3310 b43_shm_read16(dev, B43_SHM_SHARED, 6) != 0x7788)
3311 b43warn(dev->wl, "Unaligned 32bit SHM write access is broken\n");
3312
3313 b43_shm_write32(dev, B43_SHM_SHARED, 0, backup0);
3314 b43_shm_write32(dev, B43_SHM_SHARED, 4, backup4);
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003315
Rafał Miłecki21d889d2011-05-18 02:06:38 +02003316 if ((dev->dev->core_rev >= 3) && (dev->dev->core_rev <= 10)) {
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003317 /* The 32bit register shadows the two 16bit registers
3318 * with update sideeffects. Validate this. */
3319 b43_write16(dev, B43_MMIO_TSF_CFP_START, 0xAAAA);
3320 b43_write32(dev, B43_MMIO_TSF_CFP_START, 0xCCCCBBBB);
3321 if (b43_read16(dev, B43_MMIO_TSF_CFP_START_LOW) != 0xBBBB)
3322 goto error;
3323 if (b43_read16(dev, B43_MMIO_TSF_CFP_START_HIGH) != 0xCCCC)
3324 goto error;
3325 }
3326 b43_write32(dev, B43_MMIO_TSF_CFP_START, 0);
3327
3328 v = b43_read32(dev, B43_MMIO_MACCTL);
3329 v |= B43_MACCTL_GMODE;
3330 if (v != (B43_MACCTL_GMODE | B43_MACCTL_IHR_ENABLED))
Michael Buesche4d6b792007-09-18 15:39:42 -04003331 goto error;
3332
3333 return 0;
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003334error:
Michael Buesche4d6b792007-09-18 15:39:42 -04003335 b43err(dev->wl, "Failed to validate the chipaccess\n");
3336 return -ENODEV;
3337}
3338
3339static void b43_security_init(struct b43_wldev *dev)
3340{
Michael Buesche4d6b792007-09-18 15:39:42 -04003341 dev->ktp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_KTP);
3342 /* KTP is a word address, but we address SHM bytewise.
3343 * So multiply by two.
3344 */
3345 dev->ktp *= 2;
Michael Buesch66d2d082009-08-06 10:36:50 +02003346 /* Number of RCMTA address slots */
3347 b43_write16(dev, B43_MMIO_RCMTA_COUNT, B43_NR_PAIRWISE_KEYS);
3348 /* Clear the key memory. */
Michael Buesche4d6b792007-09-18 15:39:42 -04003349 b43_clear_keys(dev);
3350}
3351
Michael Buesch616de352009-03-29 13:19:31 +02003352#ifdef CONFIG_B43_HWRNG
John Daiker99da1852009-02-24 02:16:42 -08003353static int b43_rng_read(struct hwrng *rng, u32 *data)
Michael Buesche4d6b792007-09-18 15:39:42 -04003354{
3355 struct b43_wl *wl = (struct b43_wl *)rng->priv;
Michael Buescha78b3bb2009-09-11 21:44:05 +02003356 struct b43_wldev *dev;
3357 int count = -ENODEV;
Michael Buesche4d6b792007-09-18 15:39:42 -04003358
Michael Buescha78b3bb2009-09-11 21:44:05 +02003359 mutex_lock(&wl->mutex);
3360 dev = wl->current_dev;
3361 if (likely(dev && b43_status(dev) >= B43_STAT_INITIALIZED)) {
3362 *data = b43_read16(dev, B43_MMIO_RNG);
3363 count = sizeof(u16);
3364 }
3365 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003366
Michael Buescha78b3bb2009-09-11 21:44:05 +02003367 return count;
Michael Buesche4d6b792007-09-18 15:39:42 -04003368}
Michael Buesch616de352009-03-29 13:19:31 +02003369#endif /* CONFIG_B43_HWRNG */
Michael Buesche4d6b792007-09-18 15:39:42 -04003370
Rafael J. Wysockib844eba2008-03-23 20:28:24 +01003371static void b43_rng_exit(struct b43_wl *wl)
Michael Buesche4d6b792007-09-18 15:39:42 -04003372{
Michael Buesch616de352009-03-29 13:19:31 +02003373#ifdef CONFIG_B43_HWRNG
Michael Buesche4d6b792007-09-18 15:39:42 -04003374 if (wl->rng_initialized)
Rafael J. Wysockib844eba2008-03-23 20:28:24 +01003375 hwrng_unregister(&wl->rng);
Michael Buesch616de352009-03-29 13:19:31 +02003376#endif /* CONFIG_B43_HWRNG */
Michael Buesche4d6b792007-09-18 15:39:42 -04003377}
3378
3379static int b43_rng_init(struct b43_wl *wl)
3380{
Michael Buesch616de352009-03-29 13:19:31 +02003381 int err = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04003382
Michael Buesch616de352009-03-29 13:19:31 +02003383#ifdef CONFIG_B43_HWRNG
Michael Buesche4d6b792007-09-18 15:39:42 -04003384 snprintf(wl->rng_name, ARRAY_SIZE(wl->rng_name),
3385 "%s_%s", KBUILD_MODNAME, wiphy_name(wl->hw->wiphy));
3386 wl->rng.name = wl->rng_name;
3387 wl->rng.data_read = b43_rng_read;
3388 wl->rng.priv = (unsigned long)wl;
Rusty Russell3db1cd52011-12-19 13:56:45 +00003389 wl->rng_initialized = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04003390 err = hwrng_register(&wl->rng);
3391 if (err) {
Rusty Russell3db1cd52011-12-19 13:56:45 +00003392 wl->rng_initialized = false;
Michael Buesche4d6b792007-09-18 15:39:42 -04003393 b43err(wl, "Failed to register the random "
3394 "number generator (%d)\n", err);
3395 }
Michael Buesch616de352009-03-29 13:19:31 +02003396#endif /* CONFIG_B43_HWRNG */
Michael Buesche4d6b792007-09-18 15:39:42 -04003397
3398 return err;
3399}
3400
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003401static void b43_tx_work(struct work_struct *work)
Michael Buesche4d6b792007-09-18 15:39:42 -04003402{
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003403 struct b43_wl *wl = container_of(work, struct b43_wl, tx_work);
3404 struct b43_wldev *dev;
3405 struct sk_buff *skb;
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01003406 int queue_num;
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003407 int err = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04003408
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003409 mutex_lock(&wl->mutex);
3410 dev = wl->current_dev;
3411 if (unlikely(!dev || b43_status(dev) < B43_STAT_STARTED)) {
3412 mutex_unlock(&wl->mutex);
3413 return;
Michael Buesch5100d5a2008-03-29 21:01:16 +01003414 }
Michael Buesch21a75d72008-04-25 19:29:08 +02003415
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01003416 for (queue_num = 0; queue_num < B43_QOS_QUEUE_NUM; queue_num++) {
3417 while (skb_queue_len(&wl->tx_queue[queue_num])) {
3418 skb = skb_dequeue(&wl->tx_queue[queue_num]);
3419 if (b43_using_pio_transfers(dev))
3420 err = b43_pio_tx(dev, skb);
3421 else
3422 err = b43_dma_tx(dev, skb);
3423 if (err == -ENOSPC) {
3424 wl->tx_queue_stopped[queue_num] = 1;
3425 ieee80211_stop_queue(wl->hw, queue_num);
3426 skb_queue_head(&wl->tx_queue[queue_num], skb);
3427 break;
3428 }
3429 if (unlikely(err))
Felix Fietkau78f18df2012-12-10 17:40:21 +01003430 ieee80211_free_txskb(wl->hw, skb);
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01003431 err = 0;
3432 }
Michael Buesch21a75d72008-04-25 19:29:08 +02003433
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01003434 if (!err)
3435 wl->tx_queue_stopped[queue_num] = 0;
Michael Buesch21a75d72008-04-25 19:29:08 +02003436 }
3437
Michael Buesch990b86f2009-09-12 00:48:03 +02003438#if B43_DEBUG
3439 dev->tx_count++;
3440#endif
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003441 mutex_unlock(&wl->mutex);
3442}
Michael Buesch21a75d72008-04-25 19:29:08 +02003443
Johannes Berg7bb45682011-02-24 14:42:06 +01003444static void b43_op_tx(struct ieee80211_hw *hw,
Thomas Huehn36323f82012-07-23 21:33:42 +02003445 struct ieee80211_tx_control *control,
3446 struct sk_buff *skb)
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003447{
3448 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Bueschc9e8eae2008-06-15 15:17:29 +02003449
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003450 if (unlikely(skb->len < 2 + 2 + 6)) {
3451 /* Too short, this can't be a valid frame. */
Felix Fietkau78f18df2012-12-10 17:40:21 +01003452 ieee80211_free_txskb(hw, skb);
Johannes Berg7bb45682011-02-24 14:42:06 +01003453 return;
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003454 }
3455 B43_WARN_ON(skb_shinfo(skb)->nr_frags);
3456
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01003457 skb_queue_tail(&wl->tx_queue[skb->queue_mapping], skb);
3458 if (!wl->tx_queue_stopped[skb->queue_mapping]) {
3459 ieee80211_queue_work(wl->hw, &wl->tx_work);
3460 } else {
3461 ieee80211_stop_queue(wl->hw, skb->queue_mapping);
3462 }
Michael Buesche4d6b792007-09-18 15:39:42 -04003463}
3464
Michael Buesche6f5b932008-03-05 21:18:49 +01003465static void b43_qos_params_upload(struct b43_wldev *dev,
3466 const struct ieee80211_tx_queue_params *p,
3467 u16 shm_offset)
3468{
3469 u16 params[B43_NR_QOSPARAMS];
Johannes Berg0b576642008-07-15 02:08:24 -07003470 int bslots, tmp;
Michael Buesche6f5b932008-03-05 21:18:49 +01003471 unsigned int i;
3472
Michael Bueschb0544eb2009-09-06 15:42:45 +02003473 if (!dev->qos_enabled)
3474 return;
3475
Johannes Berg0b576642008-07-15 02:08:24 -07003476 bslots = b43_read16(dev, B43_MMIO_RNG) & p->cw_min;
Michael Buesche6f5b932008-03-05 21:18:49 +01003477
3478 memset(&params, 0, sizeof(params));
3479
3480 params[B43_QOSPARAM_TXOP] = p->txop * 32;
Johannes Berg0b576642008-07-15 02:08:24 -07003481 params[B43_QOSPARAM_CWMIN] = p->cw_min;
3482 params[B43_QOSPARAM_CWMAX] = p->cw_max;
3483 params[B43_QOSPARAM_CWCUR] = p->cw_min;
3484 params[B43_QOSPARAM_AIFS] = p->aifs;
Michael Buesche6f5b932008-03-05 21:18:49 +01003485 params[B43_QOSPARAM_BSLOTS] = bslots;
Johannes Berg0b576642008-07-15 02:08:24 -07003486 params[B43_QOSPARAM_REGGAP] = bslots + p->aifs;
Michael Buesche6f5b932008-03-05 21:18:49 +01003487
3488 for (i = 0; i < ARRAY_SIZE(params); i++) {
3489 if (i == B43_QOSPARAM_STATUS) {
3490 tmp = b43_shm_read16(dev, B43_SHM_SHARED,
3491 shm_offset + (i * 2));
3492 /* Mark the parameters as updated. */
3493 tmp |= 0x100;
3494 b43_shm_write16(dev, B43_SHM_SHARED,
3495 shm_offset + (i * 2),
3496 tmp);
3497 } else {
3498 b43_shm_write16(dev, B43_SHM_SHARED,
3499 shm_offset + (i * 2),
3500 params[i]);
3501 }
3502 }
3503}
3504
Michael Bueschc40c1122008-09-06 16:21:47 +02003505/* Mapping of mac80211 queue numbers to b43 QoS SHM offsets. */
3506static const u16 b43_qos_shm_offsets[] = {
3507 /* [mac80211-queue-nr] = SHM_OFFSET, */
3508 [0] = B43_QOS_VOICE,
3509 [1] = B43_QOS_VIDEO,
3510 [2] = B43_QOS_BESTEFFORT,
3511 [3] = B43_QOS_BACKGROUND,
3512};
3513
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003514/* Update all QOS parameters in hardware. */
3515static void b43_qos_upload_all(struct b43_wldev *dev)
Michael Buesche6f5b932008-03-05 21:18:49 +01003516{
3517 struct b43_wl *wl = dev->wl;
3518 struct b43_qos_params *params;
Michael Buesche6f5b932008-03-05 21:18:49 +01003519 unsigned int i;
3520
Michael Bueschb0544eb2009-09-06 15:42:45 +02003521 if (!dev->qos_enabled)
3522 return;
3523
Michael Bueschc40c1122008-09-06 16:21:47 +02003524 BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
3525 ARRAY_SIZE(wl->qos_params));
Michael Buesche6f5b932008-03-05 21:18:49 +01003526
3527 b43_mac_suspend(dev);
Michael Buesche6f5b932008-03-05 21:18:49 +01003528 for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
3529 params = &(wl->qos_params[i]);
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003530 b43_qos_params_upload(dev, &(params->p),
3531 b43_qos_shm_offsets[i]);
Michael Buesche6f5b932008-03-05 21:18:49 +01003532 }
Michael Buesche6f5b932008-03-05 21:18:49 +01003533 b43_mac_enable(dev);
3534}
3535
3536static void b43_qos_clear(struct b43_wl *wl)
3537{
3538 struct b43_qos_params *params;
3539 unsigned int i;
3540
Michael Bueschc40c1122008-09-06 16:21:47 +02003541 /* Initialize QoS parameters to sane defaults. */
3542
3543 BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
3544 ARRAY_SIZE(wl->qos_params));
3545
Michael Buesche6f5b932008-03-05 21:18:49 +01003546 for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
3547 params = &(wl->qos_params[i]);
3548
Michael Bueschc40c1122008-09-06 16:21:47 +02003549 switch (b43_qos_shm_offsets[i]) {
3550 case B43_QOS_VOICE:
3551 params->p.txop = 0;
3552 params->p.aifs = 2;
3553 params->p.cw_min = 0x0001;
3554 params->p.cw_max = 0x0001;
3555 break;
3556 case B43_QOS_VIDEO:
3557 params->p.txop = 0;
3558 params->p.aifs = 2;
3559 params->p.cw_min = 0x0001;
3560 params->p.cw_max = 0x0001;
3561 break;
3562 case B43_QOS_BESTEFFORT:
3563 params->p.txop = 0;
3564 params->p.aifs = 3;
3565 params->p.cw_min = 0x0001;
3566 params->p.cw_max = 0x03FF;
3567 break;
3568 case B43_QOS_BACKGROUND:
3569 params->p.txop = 0;
3570 params->p.aifs = 7;
3571 params->p.cw_min = 0x0001;
3572 params->p.cw_max = 0x03FF;
3573 break;
3574 default:
3575 B43_WARN_ON(1);
3576 }
Michael Buesche6f5b932008-03-05 21:18:49 +01003577 }
3578}
3579
3580/* Initialize the core's QOS capabilities */
3581static void b43_qos_init(struct b43_wldev *dev)
3582{
Michael Bueschb0544eb2009-09-06 15:42:45 +02003583 if (!dev->qos_enabled) {
3584 /* Disable QOS support. */
3585 b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_EDCF);
3586 b43_write16(dev, B43_MMIO_IFSCTL,
3587 b43_read16(dev, B43_MMIO_IFSCTL)
3588 & ~B43_MMIO_IFSCTL_USE_EDCF);
3589 b43dbg(dev->wl, "QoS disabled\n");
3590 return;
3591 }
3592
Michael Buesche6f5b932008-03-05 21:18:49 +01003593 /* Upload the current QOS parameters. */
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003594 b43_qos_upload_all(dev);
Michael Buesche6f5b932008-03-05 21:18:49 +01003595
3596 /* Enable QOS support. */
3597 b43_hf_write(dev, b43_hf_read(dev) | B43_HF_EDCF);
3598 b43_write16(dev, B43_MMIO_IFSCTL,
3599 b43_read16(dev, B43_MMIO_IFSCTL)
3600 | B43_MMIO_IFSCTL_USE_EDCF);
Michael Bueschb0544eb2009-09-06 15:42:45 +02003601 b43dbg(dev->wl, "QoS enabled\n");
Michael Buesche6f5b932008-03-05 21:18:49 +01003602}
3603
Eliad Peller8a3a3c82011-10-02 10:15:52 +02003604static int b43_op_conf_tx(struct ieee80211_hw *hw,
3605 struct ieee80211_vif *vif, u16 _queue,
Michael Buesch40faacc2007-10-28 16:29:32 +01003606 const struct ieee80211_tx_queue_params *params)
Michael Buesche4d6b792007-09-18 15:39:42 -04003607{
Michael Buesche6f5b932008-03-05 21:18:49 +01003608 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003609 struct b43_wldev *dev;
Michael Buesche6f5b932008-03-05 21:18:49 +01003610 unsigned int queue = (unsigned int)_queue;
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003611 int err = -ENODEV;
Michael Buesche6f5b932008-03-05 21:18:49 +01003612
3613 if (queue >= ARRAY_SIZE(wl->qos_params)) {
3614 /* Queue not available or don't support setting
3615 * params on this queue. Return success to not
3616 * confuse mac80211. */
3617 return 0;
3618 }
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003619 BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
3620 ARRAY_SIZE(wl->qos_params));
Michael Buesche6f5b932008-03-05 21:18:49 +01003621
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003622 mutex_lock(&wl->mutex);
3623 dev = wl->current_dev;
3624 if (unlikely(!dev || (b43_status(dev) < B43_STAT_INITIALIZED)))
3625 goto out_unlock;
Michael Buesche6f5b932008-03-05 21:18:49 +01003626
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003627 memcpy(&(wl->qos_params[queue].p), params, sizeof(*params));
3628 b43_mac_suspend(dev);
3629 b43_qos_params_upload(dev, &(wl->qos_params[queue].p),
3630 b43_qos_shm_offsets[queue]);
3631 b43_mac_enable(dev);
3632 err = 0;
Michael Buesche6f5b932008-03-05 21:18:49 +01003633
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003634out_unlock:
3635 mutex_unlock(&wl->mutex);
3636
3637 return err;
Michael Buesche4d6b792007-09-18 15:39:42 -04003638}
3639
Michael Buesch40faacc2007-10-28 16:29:32 +01003640static int b43_op_get_stats(struct ieee80211_hw *hw,
3641 struct ieee80211_low_level_stats *stats)
Michael Buesche4d6b792007-09-18 15:39:42 -04003642{
3643 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Buesche4d6b792007-09-18 15:39:42 -04003644
Michael Buesch36dbd952009-09-04 22:51:29 +02003645 mutex_lock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003646 memcpy(stats, &wl->ieee_stats, sizeof(*stats));
Michael Buesch36dbd952009-09-04 22:51:29 +02003647 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003648
3649 return 0;
3650}
3651
Eliad Peller37a41b42011-09-21 14:06:11 +03003652static u64 b43_op_get_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003653{
3654 struct b43_wl *wl = hw_to_b43_wl(hw);
3655 struct b43_wldev *dev;
3656 u64 tsf;
3657
3658 mutex_lock(&wl->mutex);
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003659 dev = wl->current_dev;
3660
3661 if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED))
3662 b43_tsf_read(dev, &tsf);
3663 else
3664 tsf = 0;
3665
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003666 mutex_unlock(&wl->mutex);
3667
3668 return tsf;
3669}
3670
Eliad Peller37a41b42011-09-21 14:06:11 +03003671static void b43_op_set_tsf(struct ieee80211_hw *hw,
3672 struct ieee80211_vif *vif, u64 tsf)
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003673{
3674 struct b43_wl *wl = hw_to_b43_wl(hw);
3675 struct b43_wldev *dev;
3676
3677 mutex_lock(&wl->mutex);
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003678 dev = wl->current_dev;
3679
3680 if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED))
3681 b43_tsf_write(dev, tsf);
3682
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003683 mutex_unlock(&wl->mutex);
3684}
3685
Michael Buesche4d6b792007-09-18 15:39:42 -04003686static void b43_put_phy_into_reset(struct b43_wldev *dev)
3687{
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02003688 u32 tmp;
Michael Buesche4d6b792007-09-18 15:39:42 -04003689
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02003690 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02003691#ifdef CONFIG_B43_BCMA
3692 case B43_BUS_BCMA:
3693 b43err(dev->wl,
3694 "Putting PHY into reset not supported on BCMA\n");
3695 break;
3696#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02003697#ifdef CONFIG_B43_SSB
3698 case B43_BUS_SSB:
3699 tmp = ssb_read32(dev->dev->sdev, SSB_TMSLOW);
3700 tmp &= ~B43_TMSLOW_GMODE;
3701 tmp |= B43_TMSLOW_PHYRESET;
3702 tmp |= SSB_TMSLOW_FGC;
3703 ssb_write32(dev->dev->sdev, SSB_TMSLOW, tmp);
3704 msleep(1);
Michael Buesche4d6b792007-09-18 15:39:42 -04003705
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02003706 tmp = ssb_read32(dev->dev->sdev, SSB_TMSLOW);
3707 tmp &= ~SSB_TMSLOW_FGC;
3708 tmp |= B43_TMSLOW_PHYRESET;
3709 ssb_write32(dev->dev->sdev, SSB_TMSLOW, tmp);
3710 msleep(1);
3711
3712 break;
3713#endif
3714 }
Michael Buesche4d6b792007-09-18 15:39:42 -04003715}
3716
John Daiker99da1852009-02-24 02:16:42 -08003717static const char *band_to_string(enum ieee80211_band band)
Michael Buesche4d6b792007-09-18 15:39:42 -04003718{
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003719 switch (band) {
3720 case IEEE80211_BAND_5GHZ:
3721 return "5";
3722 case IEEE80211_BAND_2GHZ:
3723 return "2.4";
3724 default:
3725 break;
3726 }
3727 B43_WARN_ON(1);
3728 return "";
3729}
3730
3731/* Expects wl->mutex locked */
3732static int b43_switch_band(struct b43_wl *wl, struct ieee80211_channel *chan)
3733{
3734 struct b43_wldev *up_dev = NULL;
Michael Buesche4d6b792007-09-18 15:39:42 -04003735 struct b43_wldev *down_dev;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003736 struct b43_wldev *d;
Michael Buesche4d6b792007-09-18 15:39:42 -04003737 int err;
John W. Linville922d8a02009-01-12 14:40:20 -05003738 bool uninitialized_var(gmode);
Michael Buesche4d6b792007-09-18 15:39:42 -04003739 int prev_status;
3740
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003741 /* Find a device and PHY which supports the band. */
3742 list_for_each_entry(d, &wl->devlist, list) {
3743 switch (chan->band) {
3744 case IEEE80211_BAND_5GHZ:
3745 if (d->phy.supports_5ghz) {
3746 up_dev = d;
Rusty Russell3db1cd52011-12-19 13:56:45 +00003747 gmode = false;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003748 }
3749 break;
3750 case IEEE80211_BAND_2GHZ:
3751 if (d->phy.supports_2ghz) {
3752 up_dev = d;
Rusty Russell3db1cd52011-12-19 13:56:45 +00003753 gmode = true;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003754 }
3755 break;
3756 default:
3757 B43_WARN_ON(1);
3758 return -EINVAL;
3759 }
3760 if (up_dev)
3761 break;
3762 }
3763 if (!up_dev) {
3764 b43err(wl, "Could not find a device for %s-GHz band operation\n",
3765 band_to_string(chan->band));
3766 return -ENODEV;
Michael Buesche4d6b792007-09-18 15:39:42 -04003767 }
3768 if ((up_dev == wl->current_dev) &&
3769 (!!wl->current_dev->phy.gmode == !!gmode)) {
3770 /* This device is already running. */
3771 return 0;
3772 }
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003773 b43dbg(wl, "Switching to %s-GHz band\n",
3774 band_to_string(chan->band));
Michael Buesche4d6b792007-09-18 15:39:42 -04003775 down_dev = wl->current_dev;
3776
3777 prev_status = b43_status(down_dev);
3778 /* Shutdown the currently running core. */
3779 if (prev_status >= B43_STAT_STARTED)
Michael Buesch36dbd952009-09-04 22:51:29 +02003780 down_dev = b43_wireless_core_stop(down_dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003781 if (prev_status >= B43_STAT_INITIALIZED)
3782 b43_wireless_core_exit(down_dev);
3783
3784 if (down_dev != up_dev) {
3785 /* We switch to a different core, so we put PHY into
3786 * RESET on the old core. */
3787 b43_put_phy_into_reset(down_dev);
3788 }
3789
3790 /* Now start the new core. */
3791 up_dev->phy.gmode = gmode;
3792 if (prev_status >= B43_STAT_INITIALIZED) {
3793 err = b43_wireless_core_init(up_dev);
3794 if (err) {
3795 b43err(wl, "Fatal: Could not initialize device for "
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003796 "selected %s-GHz band\n",
3797 band_to_string(chan->band));
Michael Buesche4d6b792007-09-18 15:39:42 -04003798 goto init_failure;
3799 }
3800 }
3801 if (prev_status >= B43_STAT_STARTED) {
3802 err = b43_wireless_core_start(up_dev);
3803 if (err) {
Anatol Pomozov02b7d832012-06-23 15:54:34 -07003804 b43err(wl, "Fatal: Could not start device for "
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003805 "selected %s-GHz band\n",
3806 band_to_string(chan->band));
Michael Buesche4d6b792007-09-18 15:39:42 -04003807 b43_wireless_core_exit(up_dev);
3808 goto init_failure;
3809 }
3810 }
3811 B43_WARN_ON(b43_status(up_dev) != prev_status);
3812
3813 wl->current_dev = up_dev;
3814
3815 return 0;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003816init_failure:
Michael Buesche4d6b792007-09-18 15:39:42 -04003817 /* Whoops, failed to init the new core. No core is operating now. */
3818 wl->current_dev = NULL;
3819 return err;
3820}
3821
Johannes Berg9124b072008-10-14 19:17:54 +02003822/* Write the short and long frame retry limit values. */
3823static void b43_set_retry_limits(struct b43_wldev *dev,
3824 unsigned int short_retry,
3825 unsigned int long_retry)
3826{
3827 /* The retry limit is a 4-bit counter. Enforce this to avoid overflowing
3828 * the chip-internal counter. */
3829 short_retry = min(short_retry, (unsigned int)0xF);
3830 long_retry = min(long_retry, (unsigned int)0xF);
3831
3832 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_SRLIMIT,
3833 short_retry);
3834 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_LRLIMIT,
3835 long_retry);
3836}
3837
Johannes Berge8975582008-10-09 12:18:51 +02003838static int b43_op_config(struct ieee80211_hw *hw, u32 changed)
Michael Buesche4d6b792007-09-18 15:39:42 -04003839{
3840 struct b43_wl *wl = hw_to_b43_wl(hw);
3841 struct b43_wldev *dev;
3842 struct b43_phy *phy;
Johannes Berge8975582008-10-09 12:18:51 +02003843 struct ieee80211_conf *conf = &hw->conf;
Michael Buesch9db1f6d2007-12-22 21:54:20 +01003844 int antenna;
Michael Buesche4d6b792007-09-18 15:39:42 -04003845 int err = 0;
Felix Fietkau2a190322011-08-10 13:50:30 -06003846 bool reload_bss = false;
Michael Buesche4d6b792007-09-18 15:39:42 -04003847
Michael Buesche4d6b792007-09-18 15:39:42 -04003848 mutex_lock(&wl->mutex);
3849
Felix Fietkau2a190322011-08-10 13:50:30 -06003850 dev = wl->current_dev;
3851
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003852 /* Switch the band (if necessary). This might change the active core. */
3853 err = b43_switch_band(wl, conf->channel);
Michael Buesche4d6b792007-09-18 15:39:42 -04003854 if (err)
3855 goto out_unlock_mutex;
Felix Fietkau2a190322011-08-10 13:50:30 -06003856
3857 /* Need to reload all settings if the core changed */
3858 if (dev != wl->current_dev) {
3859 dev = wl->current_dev;
3860 changed = ~0;
3861 reload_bss = true;
3862 }
3863
Michael Buesche4d6b792007-09-18 15:39:42 -04003864 phy = &dev->phy;
3865
Rafał Miłeckiaa4c7b22010-01-22 01:53:12 +01003866 if (conf_is_ht(conf))
3867 phy->is_40mhz =
3868 (conf_is_ht40_minus(conf) || conf_is_ht40_plus(conf));
3869 else
3870 phy->is_40mhz = false;
3871
Michael Bueschd10d0e52008-12-18 22:13:39 +01003872 b43_mac_suspend(dev);
3873
Johannes Berg9124b072008-10-14 19:17:54 +02003874 if (changed & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
3875 b43_set_retry_limits(dev, conf->short_frame_max_tx_count,
3876 conf->long_frame_max_tx_count);
3877 changed &= ~IEEE80211_CONF_CHANGE_RETRY_LIMITS;
3878 if (!changed)
Michael Bueschd10d0e52008-12-18 22:13:39 +01003879 goto out_mac_enable;
Michael Buesche4d6b792007-09-18 15:39:42 -04003880
3881 /* Switch to the requested channel.
3882 * The firmware takes care of races with the TX handler. */
Johannes Berg8318d782008-01-24 19:38:38 +01003883 if (conf->channel->hw_value != phy->channel)
Michael Bueschef1a6282008-08-27 18:53:02 +02003884 b43_switch_channel(dev, conf->channel->hw_value);
Michael Buesche4d6b792007-09-18 15:39:42 -04003885
Johannes Berg0869aea2009-10-28 10:03:35 +01003886 dev->wl->radiotap_enabled = !!(conf->flags & IEEE80211_CONF_MONITOR);
Johannes Bergd42ce842007-11-23 14:50:51 +01003887
Michael Buesche4d6b792007-09-18 15:39:42 -04003888 /* Adjust the desired TX power level. */
3889 if (conf->power_level != 0) {
Michael Buesch18c8ade2008-08-28 19:33:40 +02003890 if (conf->power_level != phy->desired_txpower) {
3891 phy->desired_txpower = conf->power_level;
3892 b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME |
3893 B43_TXPWR_IGNORE_TSSI);
Michael Buesche4d6b792007-09-18 15:39:42 -04003894 }
3895 }
3896
3897 /* Antennas for RX and management frame TX. */
Johannes Berg0f4ac382008-10-09 12:18:04 +02003898 antenna = B43_ANTENNA_DEFAULT;
Michael Buesch9db1f6d2007-12-22 21:54:20 +01003899 b43_mgmtframe_txantenna(dev, antenna);
Johannes Berg0f4ac382008-10-09 12:18:04 +02003900 antenna = B43_ANTENNA_DEFAULT;
Michael Bueschef1a6282008-08-27 18:53:02 +02003901 if (phy->ops->set_rx_antenna)
3902 phy->ops->set_rx_antenna(dev, antenna);
Michael Buesche4d6b792007-09-18 15:39:42 -04003903
Larry Fingerfd4973c2009-06-20 12:58:11 -05003904 if (wl->radio_enabled != phy->radio_on) {
3905 if (wl->radio_enabled) {
Johannes Berg19d337d2009-06-02 13:01:37 +02003906 b43_software_rfkill(dev, false);
Michael Bueschfda9abc2007-09-20 22:14:18 +02003907 b43info(dev->wl, "Radio turned on by software\n");
3908 if (!dev->radio_hw_enable) {
3909 b43info(dev->wl, "The hardware RF-kill button "
3910 "still turns the radio physically off. "
3911 "Press the button to turn it on.\n");
3912 }
3913 } else {
Johannes Berg19d337d2009-06-02 13:01:37 +02003914 b43_software_rfkill(dev, true);
Michael Bueschfda9abc2007-09-20 22:14:18 +02003915 b43info(dev->wl, "Radio turned off by software\n");
3916 }
3917 }
3918
Michael Bueschd10d0e52008-12-18 22:13:39 +01003919out_mac_enable:
3920 b43_mac_enable(dev);
3921out_unlock_mutex:
Michael Buesche4d6b792007-09-18 15:39:42 -04003922 mutex_unlock(&wl->mutex);
3923
Felix Fietkau2a190322011-08-10 13:50:30 -06003924 if (wl->vif && reload_bss)
3925 b43_op_bss_info_changed(hw, wl->vif, &wl->vif->bss_conf, ~0);
3926
Michael Buesche4d6b792007-09-18 15:39:42 -04003927 return err;
3928}
3929
Johannes Berg881d9482009-01-21 15:13:48 +01003930static void b43_update_basic_rates(struct b43_wldev *dev, u32 brates)
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003931{
3932 struct ieee80211_supported_band *sband =
3933 dev->wl->hw->wiphy->bands[b43_current_band(dev->wl)];
3934 struct ieee80211_rate *rate;
3935 int i;
3936 u16 basic, direct, offset, basic_offset, rateptr;
3937
3938 for (i = 0; i < sband->n_bitrates; i++) {
3939 rate = &sband->bitrates[i];
3940
3941 if (b43_is_cck_rate(rate->hw_value)) {
3942 direct = B43_SHM_SH_CCKDIRECT;
3943 basic = B43_SHM_SH_CCKBASIC;
3944 offset = b43_plcp_get_ratecode_cck(rate->hw_value);
3945 offset &= 0xF;
3946 } else {
3947 direct = B43_SHM_SH_OFDMDIRECT;
3948 basic = B43_SHM_SH_OFDMBASIC;
3949 offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
3950 offset &= 0xF;
3951 }
3952
3953 rate = ieee80211_get_response_rate(sband, brates, rate->bitrate);
3954
3955 if (b43_is_cck_rate(rate->hw_value)) {
3956 basic_offset = b43_plcp_get_ratecode_cck(rate->hw_value);
3957 basic_offset &= 0xF;
3958 } else {
3959 basic_offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
3960 basic_offset &= 0xF;
3961 }
3962
3963 /*
3964 * Get the pointer that we need to point to
3965 * from the direct map
3966 */
3967 rateptr = b43_shm_read16(dev, B43_SHM_SHARED,
3968 direct + 2 * basic_offset);
3969 /* and write it to the basic map */
3970 b43_shm_write16(dev, B43_SHM_SHARED, basic + 2 * offset,
3971 rateptr);
3972 }
3973}
3974
3975static void b43_op_bss_info_changed(struct ieee80211_hw *hw,
3976 struct ieee80211_vif *vif,
3977 struct ieee80211_bss_conf *conf,
3978 u32 changed)
3979{
3980 struct b43_wl *wl = hw_to_b43_wl(hw);
3981 struct b43_wldev *dev;
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003982
3983 mutex_lock(&wl->mutex);
3984
3985 dev = wl->current_dev;
Michael Bueschd10d0e52008-12-18 22:13:39 +01003986 if (!dev || b43_status(dev) < B43_STAT_STARTED)
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003987 goto out_unlock_mutex;
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003988
3989 B43_WARN_ON(wl->vif != vif);
3990
3991 if (changed & BSS_CHANGED_BSSID) {
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003992 if (conf->bssid)
3993 memcpy(wl->bssid, conf->bssid, ETH_ALEN);
3994 else
3995 memset(wl->bssid, 0, ETH_ALEN);
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003996 }
3997
Johannes Berg3f0d8432009-05-18 10:53:18 +02003998 if (b43_status(dev) >= B43_STAT_INITIALIZED) {
3999 if (changed & BSS_CHANGED_BEACON &&
4000 (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
4001 b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) ||
4002 b43_is_mode(wl, NL80211_IFTYPE_ADHOC)))
4003 b43_update_templates(wl);
4004
4005 if (changed & BSS_CHANGED_BSSID)
4006 b43_write_mac_bssid_templates(dev);
4007 }
Johannes Berg3f0d8432009-05-18 10:53:18 +02004008
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01004009 b43_mac_suspend(dev);
4010
Johannes Berg57c4d7b2009-04-23 16:10:04 +02004011 /* Update templates for AP/mesh mode. */
4012 if (changed & BSS_CHANGED_BEACON_INT &&
4013 (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
4014 b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) ||
Felix Fietkau2a190322011-08-10 13:50:30 -06004015 b43_is_mode(wl, NL80211_IFTYPE_ADHOC)) &&
4016 conf->beacon_int)
Johannes Berg57c4d7b2009-04-23 16:10:04 +02004017 b43_set_beacon_int(dev, conf->beacon_int);
4018
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01004019 if (changed & BSS_CHANGED_BASIC_RATES)
4020 b43_update_basic_rates(dev, conf->basic_rates);
4021
4022 if (changed & BSS_CHANGED_ERP_SLOT) {
4023 if (conf->use_short_slot)
4024 b43_short_slot_timing_enable(dev);
4025 else
4026 b43_short_slot_timing_disable(dev);
4027 }
4028
4029 b43_mac_enable(dev);
Michael Bueschd10d0e52008-12-18 22:13:39 +01004030out_unlock_mutex:
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01004031 mutex_unlock(&wl->mutex);
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01004032}
4033
Michael Buesch40faacc2007-10-28 16:29:32 +01004034static int b43_op_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +01004035 struct ieee80211_vif *vif, struct ieee80211_sta *sta,
4036 struct ieee80211_key_conf *key)
Michael Buesche4d6b792007-09-18 15:39:42 -04004037{
4038 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01004039 struct b43_wldev *dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04004040 u8 algorithm;
4041 u8 index;
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01004042 int err;
Michael Buesch060210f2009-01-25 15:49:59 +01004043 static const u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
Michael Buesche4d6b792007-09-18 15:39:42 -04004044
4045 if (modparam_nohwcrypt)
4046 return -ENOSPC; /* User disabled HW-crypto */
4047
Antonio Quartulli78f9c852012-04-01 00:35:40 +03004048 if ((vif->type == NL80211_IFTYPE_ADHOC ||
4049 vif->type == NL80211_IFTYPE_MESH_POINT) &&
4050 (key->cipher == WLAN_CIPHER_SUITE_TKIP ||
4051 key->cipher == WLAN_CIPHER_SUITE_CCMP) &&
4052 !(key->flags & IEEE80211_KEY_FLAG_PAIRWISE)) {
4053 /*
4054 * For now, disable hw crypto for the RSN IBSS group keys. This
4055 * could be optimized in the future, but until that gets
4056 * implemented, use of software crypto for group addressed
4057 * frames is a acceptable to allow RSN IBSS to be used.
4058 */
4059 return -EOPNOTSUPP;
4060 }
4061
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01004062 mutex_lock(&wl->mutex);
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01004063
4064 dev = wl->current_dev;
4065 err = -ENODEV;
4066 if (!dev || b43_status(dev) < B43_STAT_INITIALIZED)
4067 goto out_unlock;
4068
Michael Buesch403a3a12009-06-08 21:04:57 +02004069 if (dev->fw.pcm_request_failed || !dev->hwcrypto_enabled) {
Michael Buesch68217832008-05-17 23:43:57 +02004070 /* We don't have firmware for the crypto engine.
4071 * Must use software-crypto. */
4072 err = -EOPNOTSUPP;
4073 goto out_unlock;
4074 }
4075
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01004076 err = -EINVAL;
Johannes Berg97359d12010-08-10 09:46:38 +02004077 switch (key->cipher) {
4078 case WLAN_CIPHER_SUITE_WEP40:
4079 algorithm = B43_SEC_ALGO_WEP40;
Michael Buesche4d6b792007-09-18 15:39:42 -04004080 break;
Johannes Berg97359d12010-08-10 09:46:38 +02004081 case WLAN_CIPHER_SUITE_WEP104:
4082 algorithm = B43_SEC_ALGO_WEP104;
4083 break;
4084 case WLAN_CIPHER_SUITE_TKIP:
Michael Buesche4d6b792007-09-18 15:39:42 -04004085 algorithm = B43_SEC_ALGO_TKIP;
4086 break;
Johannes Berg97359d12010-08-10 09:46:38 +02004087 case WLAN_CIPHER_SUITE_CCMP:
Michael Buesche4d6b792007-09-18 15:39:42 -04004088 algorithm = B43_SEC_ALGO_AES;
4089 break;
4090 default:
4091 B43_WARN_ON(1);
Michael Buesche4d6b792007-09-18 15:39:42 -04004092 goto out_unlock;
4093 }
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01004094 index = (u8) (key->keyidx);
4095 if (index > 3)
4096 goto out_unlock;
Michael Buesche4d6b792007-09-18 15:39:42 -04004097
4098 switch (cmd) {
4099 case SET_KEY:
gregor kowski035d0242009-08-19 22:35:45 +02004100 if (algorithm == B43_SEC_ALGO_TKIP &&
4101 (!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE) ||
4102 !modparam_hwtkip)) {
4103 /* We support only pairwise key */
Michael Buesche4d6b792007-09-18 15:39:42 -04004104 err = -EOPNOTSUPP;
4105 goto out_unlock;
4106 }
4107
Michael Buesche808e582008-12-19 21:30:52 +01004108 if (key->flags & IEEE80211_KEY_FLAG_PAIRWISE) {
Johannes Bergdc822b52008-12-29 12:55:09 +01004109 if (WARN_ON(!sta)) {
4110 err = -EOPNOTSUPP;
4111 goto out_unlock;
4112 }
Michael Buesche808e582008-12-19 21:30:52 +01004113 /* Pairwise key with an assigned MAC address. */
Michael Buesche4d6b792007-09-18 15:39:42 -04004114 err = b43_key_write(dev, -1, algorithm,
Johannes Bergdc822b52008-12-29 12:55:09 +01004115 key->key, key->keylen,
4116 sta->addr, key);
Michael Buesche808e582008-12-19 21:30:52 +01004117 } else {
4118 /* Group key */
4119 err = b43_key_write(dev, index, algorithm,
4120 key->key, key->keylen, NULL, key);
Michael Buesche4d6b792007-09-18 15:39:42 -04004121 }
4122 if (err)
4123 goto out_unlock;
4124
4125 if (algorithm == B43_SEC_ALGO_WEP40 ||
4126 algorithm == B43_SEC_ALGO_WEP104) {
4127 b43_hf_write(dev, b43_hf_read(dev) | B43_HF_USEDEFKEYS);
4128 } else {
4129 b43_hf_write(dev,
4130 b43_hf_read(dev) & ~B43_HF_USEDEFKEYS);
4131 }
4132 key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
gregor kowski035d0242009-08-19 22:35:45 +02004133 if (algorithm == B43_SEC_ALGO_TKIP)
4134 key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
Michael Buesche4d6b792007-09-18 15:39:42 -04004135 break;
4136 case DISABLE_KEY: {
4137 err = b43_key_clear(dev, key->hw_key_idx);
4138 if (err)
4139 goto out_unlock;
4140 break;
4141 }
4142 default:
4143 B43_WARN_ON(1);
4144 }
Michael Buesch9cf7f242008-12-19 20:24:30 +01004145
Michael Buesche4d6b792007-09-18 15:39:42 -04004146out_unlock:
Michael Buesche4d6b792007-09-18 15:39:42 -04004147 if (!err) {
4148 b43dbg(wl, "%s hardware based encryption for keyidx: %d, "
Johannes Berge1749612008-10-27 15:59:26 -07004149 "mac: %pM\n",
Michael Buesche4d6b792007-09-18 15:39:42 -04004150 cmd == SET_KEY ? "Using" : "Disabling", key->keyidx,
Larry Fingera1d882102009-01-14 11:15:25 -06004151 sta ? sta->addr : bcast_addr);
Michael Buesch9cf7f242008-12-19 20:24:30 +01004152 b43_dump_keymemory(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004153 }
Michael Buesch9cf7f242008-12-19 20:24:30 +01004154 mutex_unlock(&wl->mutex);
4155
Michael Buesche4d6b792007-09-18 15:39:42 -04004156 return err;
4157}
4158
Michael Buesch40faacc2007-10-28 16:29:32 +01004159static void b43_op_configure_filter(struct ieee80211_hw *hw,
4160 unsigned int changed, unsigned int *fflags,
Johannes Berg3ac64be2009-08-17 16:16:53 +02004161 u64 multicast)
Michael Buesche4d6b792007-09-18 15:39:42 -04004162{
4163 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Buesch36dbd952009-09-04 22:51:29 +02004164 struct b43_wldev *dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04004165
Michael Buesch36dbd952009-09-04 22:51:29 +02004166 mutex_lock(&wl->mutex);
4167 dev = wl->current_dev;
Johannes Berg4150c572007-09-17 01:29:23 -04004168 if (!dev) {
4169 *fflags = 0;
Michael Buesch36dbd952009-09-04 22:51:29 +02004170 goto out_unlock;
Michael Buesche4d6b792007-09-18 15:39:42 -04004171 }
Johannes Berg4150c572007-09-17 01:29:23 -04004172
Johannes Berg4150c572007-09-17 01:29:23 -04004173 *fflags &= FIF_PROMISC_IN_BSS |
4174 FIF_ALLMULTI |
4175 FIF_FCSFAIL |
4176 FIF_PLCPFAIL |
4177 FIF_CONTROL |
4178 FIF_OTHER_BSS |
4179 FIF_BCN_PRBRESP_PROMISC;
4180
4181 changed &= FIF_PROMISC_IN_BSS |
4182 FIF_ALLMULTI |
4183 FIF_FCSFAIL |
4184 FIF_PLCPFAIL |
4185 FIF_CONTROL |
4186 FIF_OTHER_BSS |
4187 FIF_BCN_PRBRESP_PROMISC;
4188
4189 wl->filter_flags = *fflags;
4190
4191 if (changed && b43_status(dev) >= B43_STAT_INITIALIZED)
4192 b43_adjust_opmode(dev);
Michael Buesch36dbd952009-09-04 22:51:29 +02004193
4194out_unlock:
4195 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04004196}
4197
Michael Buesch36dbd952009-09-04 22:51:29 +02004198/* Locking: wl->mutex
4199 * Returns the current dev. This might be different from the passed in dev,
4200 * because the core might be gone away while we unlocked the mutex. */
4201static struct b43_wldev * b43_wireless_core_stop(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04004202{
Larry Finger9a53bf52011-08-27 15:53:42 -05004203 struct b43_wl *wl;
Michael Buesch36dbd952009-09-04 22:51:29 +02004204 struct b43_wldev *orig_dev;
Michael Buesch49d965c2009-10-03 00:57:58 +02004205 u32 mask;
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01004206 int queue_num;
Michael Buesche4d6b792007-09-18 15:39:42 -04004207
Larry Finger9a53bf52011-08-27 15:53:42 -05004208 if (!dev)
4209 return NULL;
4210 wl = dev->wl;
Michael Buesch36dbd952009-09-04 22:51:29 +02004211redo:
4212 if (!dev || b43_status(dev) < B43_STAT_STARTED)
4213 return dev;
Stefano Brivioa19d12d2007-11-07 18:16:11 +01004214
Michael Bueschf5d40ee2009-09-04 22:53:18 +02004215 /* Cancel work. Unlock to avoid deadlocks. */
Michael Buesche4d6b792007-09-18 15:39:42 -04004216 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04004217 cancel_delayed_work_sync(&dev->periodic_work);
Michael Bueschf5d40ee2009-09-04 22:53:18 +02004218 cancel_work_sync(&wl->tx_work);
Michael Buesche4d6b792007-09-18 15:39:42 -04004219 mutex_lock(&wl->mutex);
Michael Buesch36dbd952009-09-04 22:51:29 +02004220 dev = wl->current_dev;
4221 if (!dev || b43_status(dev) < B43_STAT_STARTED) {
4222 /* Whoops, aliens ate up the device while we were unlocked. */
4223 return dev;
4224 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004225
Michael Buesch36dbd952009-09-04 22:51:29 +02004226 /* Disable interrupts on the device. */
4227 b43_set_status(dev, B43_STAT_INITIALIZED);
Rafał Miłecki505fb012011-05-19 15:11:27 +02004228 if (b43_bus_host_is_sdio(dev->dev)) {
Michael Buesch36dbd952009-09-04 22:51:29 +02004229 /* wl->mutex is locked. That is enough. */
4230 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
4231 b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* Flush */
4232 } else {
4233 spin_lock_irq(&wl->hardirq_lock);
4234 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
4235 b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* Flush */
4236 spin_unlock_irq(&wl->hardirq_lock);
4237 }
Michael Buesch176e9f62009-09-11 23:04:04 +02004238 /* Synchronize and free the interrupt handlers. Unlock to avoid deadlocks. */
Michael Buesch36dbd952009-09-04 22:51:29 +02004239 orig_dev = dev;
4240 mutex_unlock(&wl->mutex);
Rafał Miłecki505fb012011-05-19 15:11:27 +02004241 if (b43_bus_host_is_sdio(dev->dev)) {
Michael Buesch176e9f62009-09-11 23:04:04 +02004242 b43_sdio_free_irq(dev);
4243 } else {
Rafał Miłeckia18c7152011-05-18 02:06:40 +02004244 synchronize_irq(dev->dev->irq);
4245 free_irq(dev->dev->irq, dev);
Michael Buesch176e9f62009-09-11 23:04:04 +02004246 }
Michael Buesch36dbd952009-09-04 22:51:29 +02004247 mutex_lock(&wl->mutex);
4248 dev = wl->current_dev;
4249 if (!dev)
4250 return dev;
4251 if (dev != orig_dev) {
4252 if (b43_status(dev) >= B43_STAT_STARTED)
4253 goto redo;
4254 return dev;
4255 }
Michael Buesch49d965c2009-10-03 00:57:58 +02004256 mask = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
4257 B43_WARN_ON(mask != 0xFFFFFFFF && mask);
Michael Buesch36dbd952009-09-04 22:51:29 +02004258
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01004259 /* Drain all TX queues. */
4260 for (queue_num = 0; queue_num < B43_QOS_QUEUE_NUM; queue_num++) {
Felix Fietkau78f18df2012-12-10 17:40:21 +01004261 while (skb_queue_len(&wl->tx_queue[queue_num])) {
4262 struct sk_buff *skb;
4263
4264 skb = skb_dequeue(&wl->tx_queue[queue_num]);
4265 ieee80211_free_txskb(wl->hw, skb);
4266 }
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01004267 }
Michael Bueschf5d40ee2009-09-04 22:53:18 +02004268
Michael Buesche4d6b792007-09-18 15:39:42 -04004269 b43_mac_suspend(dev);
Michael Buescha78b3bb2009-09-11 21:44:05 +02004270 b43_leds_exit(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004271 b43dbg(wl, "Wireless interface stopped\n");
Michael Buesch36dbd952009-09-04 22:51:29 +02004272
4273 return dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04004274}
4275
4276/* Locking: wl->mutex */
4277static int b43_wireless_core_start(struct b43_wldev *dev)
4278{
4279 int err;
4280
4281 B43_WARN_ON(b43_status(dev) != B43_STAT_INITIALIZED);
4282
4283 drain_txstatus_queue(dev);
Rafał Miłecki505fb012011-05-19 15:11:27 +02004284 if (b43_bus_host_is_sdio(dev->dev)) {
Albert Herranz3dbba8e2009-09-10 19:34:49 +02004285 err = b43_sdio_request_irq(dev, b43_sdio_interrupt_handler);
4286 if (err) {
4287 b43err(dev->wl, "Cannot request SDIO IRQ\n");
4288 goto out;
4289 }
4290 } else {
Rafał Miłeckia18c7152011-05-18 02:06:40 +02004291 err = request_threaded_irq(dev->dev->irq, b43_interrupt_handler,
Albert Herranz3dbba8e2009-09-10 19:34:49 +02004292 b43_interrupt_thread_handler,
4293 IRQF_SHARED, KBUILD_MODNAME, dev);
4294 if (err) {
Rafał Miłeckidedb1eb2011-05-14 00:04:38 +02004295 b43err(dev->wl, "Cannot request IRQ-%d\n",
Rafał Miłeckia18c7152011-05-18 02:06:40 +02004296 dev->dev->irq);
Albert Herranz3dbba8e2009-09-10 19:34:49 +02004297 goto out;
4298 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004299 }
4300
4301 /* We are ready to run. */
Larry Finger0866b032010-02-03 13:33:44 -06004302 ieee80211_wake_queues(dev->wl->hw);
Michael Buesche4d6b792007-09-18 15:39:42 -04004303 b43_set_status(dev, B43_STAT_STARTED);
4304
4305 /* Start data flow (TX/RX). */
4306 b43_mac_enable(dev);
Michael Buesch13790722009-04-08 21:26:27 +02004307 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
Michael Buesche4d6b792007-09-18 15:39:42 -04004308
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004309 /* Start maintenance work */
Michael Buesche4d6b792007-09-18 15:39:42 -04004310 b43_periodic_tasks_setup(dev);
4311
Michael Buescha78b3bb2009-09-11 21:44:05 +02004312 b43_leds_init(dev);
4313
Michael Buesche4d6b792007-09-18 15:39:42 -04004314 b43dbg(dev->wl, "Wireless interface started\n");
Michael Buescha78b3bb2009-09-11 21:44:05 +02004315out:
Michael Buesche4d6b792007-09-18 15:39:42 -04004316 return err;
4317}
4318
Rafał Miłecki2fdf8c52012-07-26 08:16:01 +02004319static char *b43_phy_name(struct b43_wldev *dev, u8 phy_type)
4320{
4321 switch (phy_type) {
4322 case B43_PHYTYPE_A:
4323 return "A";
4324 case B43_PHYTYPE_B:
4325 return "B";
4326 case B43_PHYTYPE_G:
4327 return "G";
4328 case B43_PHYTYPE_N:
4329 return "N";
4330 case B43_PHYTYPE_LP:
4331 return "LP";
4332 case B43_PHYTYPE_SSLPN:
4333 return "SSLPN";
4334 case B43_PHYTYPE_HT:
4335 return "HT";
4336 case B43_PHYTYPE_LCN:
4337 return "LCN";
4338 case B43_PHYTYPE_LCNXN:
4339 return "LCNXN";
4340 case B43_PHYTYPE_LCN40:
4341 return "LCN40";
4342 case B43_PHYTYPE_AC:
4343 return "AC";
4344 }
4345 return "UNKNOWN";
4346}
4347
Michael Buesche4d6b792007-09-18 15:39:42 -04004348/* Get PHY and RADIO versioning numbers */
4349static int b43_phy_versioning(struct b43_wldev *dev)
4350{
4351 struct b43_phy *phy = &dev->phy;
4352 u32 tmp;
4353 u8 analog_type;
4354 u8 phy_type;
4355 u8 phy_rev;
4356 u16 radio_manuf;
4357 u16 radio_ver;
4358 u16 radio_rev;
4359 int unsupported = 0;
4360
4361 /* Get PHY versioning */
4362 tmp = b43_read16(dev, B43_MMIO_PHY_VER);
4363 analog_type = (tmp & B43_PHYVER_ANALOG) >> B43_PHYVER_ANALOG_SHIFT;
4364 phy_type = (tmp & B43_PHYVER_TYPE) >> B43_PHYVER_TYPE_SHIFT;
4365 phy_rev = (tmp & B43_PHYVER_VERSION);
4366 switch (phy_type) {
4367 case B43_PHYTYPE_A:
4368 if (phy_rev >= 4)
4369 unsupported = 1;
4370 break;
4371 case B43_PHYTYPE_B:
4372 if (phy_rev != 2 && phy_rev != 4 && phy_rev != 6
4373 && phy_rev != 7)
4374 unsupported = 1;
4375 break;
4376 case B43_PHYTYPE_G:
Larry Finger013978b2007-11-26 10:29:47 -06004377 if (phy_rev > 9)
Michael Buesche4d6b792007-09-18 15:39:42 -04004378 unsupported = 1;
4379 break;
Rafał Miłecki692d2c02010-12-07 21:56:00 +01004380#ifdef CONFIG_B43_PHY_N
Michael Bueschd5c71e42008-01-04 17:06:29 +01004381 case B43_PHYTYPE_N:
Rafał Miłeckiab72efd2010-12-21 21:29:44 +01004382 if (phy_rev > 9)
Michael Bueschd5c71e42008-01-04 17:06:29 +01004383 unsupported = 1;
4384 break;
4385#endif
Michael Buesch6b1c7c62008-12-25 00:39:28 +01004386#ifdef CONFIG_B43_PHY_LP
4387 case B43_PHYTYPE_LP:
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02004388 if (phy_rev > 2)
Michael Buesch6b1c7c62008-12-25 00:39:28 +01004389 unsupported = 1;
4390 break;
4391#endif
Rafał Miłeckid7520b12011-06-13 16:20:06 +02004392#ifdef CONFIG_B43_PHY_HT
4393 case B43_PHYTYPE_HT:
4394 if (phy_rev > 1)
4395 unsupported = 1;
4396 break;
4397#endif
Rafał Miłecki1d738e62011-07-07 15:25:27 +02004398#ifdef CONFIG_B43_PHY_LCN
4399 case B43_PHYTYPE_LCN:
4400 if (phy_rev > 1)
4401 unsupported = 1;
4402 break;
4403#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04004404 default:
4405 unsupported = 1;
Joe Perches6403eab2011-06-03 11:51:20 +00004406 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004407 if (unsupported) {
Rafał Miłecki2fdf8c52012-07-26 08:16:01 +02004408 b43err(dev->wl, "FOUND UNSUPPORTED PHY (Analog %u, Type %d (%s), Revision %u)\n",
4409 analog_type, phy_type, b43_phy_name(dev, phy_type),
4410 phy_rev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004411 return -EOPNOTSUPP;
4412 }
Rafał Miłecki2fdf8c52012-07-26 08:16:01 +02004413 b43info(dev->wl, "Found PHY: Analog %u, Type %d (%s), Revision %u\n",
4414 analog_type, phy_type, b43_phy_name(dev, phy_type), phy_rev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004415
4416 /* Get RADIO versioning */
Rafał Miłecki3fd48502011-07-06 20:27:24 +02004417 if (dev->dev->core_rev >= 24) {
Rafał Miłecki544e5d82011-07-06 20:27:25 +02004418 u16 radio24[3];
4419
4420 for (tmp = 0; tmp < 3; tmp++) {
4421 b43_write16(dev, B43_MMIO_RADIO24_CONTROL, tmp);
4422 radio24[tmp] = b43_read16(dev, B43_MMIO_RADIO24_DATA);
4423 }
4424
4425 /* Broadcom uses "id" for our "ver" and has separated "ver" */
4426 /* radio_ver = (radio24[0] & 0xF0) >> 4; */
4427
4428 radio_manuf = 0x17F;
4429 radio_ver = (radio24[2] << 8) | radio24[1];
4430 radio_rev = (radio24[0] & 0xF);
Michael Buesche4d6b792007-09-18 15:39:42 -04004431 } else {
Rafał Miłecki3fd48502011-07-06 20:27:24 +02004432 if (dev->dev->chip_id == 0x4317) {
4433 if (dev->dev->chip_rev == 0)
4434 tmp = 0x3205017F;
4435 else if (dev->dev->chip_rev == 1)
4436 tmp = 0x4205017F;
4437 else
4438 tmp = 0x5205017F;
4439 } else {
4440 b43_write16(dev, B43_MMIO_RADIO_CONTROL,
4441 B43_RADIOCTL_ID);
4442 tmp = b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
4443 b43_write16(dev, B43_MMIO_RADIO_CONTROL,
4444 B43_RADIOCTL_ID);
4445 tmp |= (u32)b43_read16(dev, B43_MMIO_RADIO_DATA_HIGH)
4446 << 16;
4447 }
4448 radio_manuf = (tmp & 0x00000FFF);
4449 radio_ver = (tmp & 0x0FFFF000) >> 12;
4450 radio_rev = (tmp & 0xF0000000) >> 28;
Michael Buesche4d6b792007-09-18 15:39:42 -04004451 }
Rafał Miłecki3fd48502011-07-06 20:27:24 +02004452
Michael Buesch96c755a2008-01-06 00:09:46 +01004453 if (radio_manuf != 0x17F /* Broadcom */)
4454 unsupported = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04004455 switch (phy_type) {
4456 case B43_PHYTYPE_A:
4457 if (radio_ver != 0x2060)
4458 unsupported = 1;
4459 if (radio_rev != 1)
4460 unsupported = 1;
4461 if (radio_manuf != 0x17F)
4462 unsupported = 1;
4463 break;
4464 case B43_PHYTYPE_B:
4465 if ((radio_ver & 0xFFF0) != 0x2050)
4466 unsupported = 1;
4467 break;
4468 case B43_PHYTYPE_G:
4469 if (radio_ver != 0x2050)
4470 unsupported = 1;
4471 break;
Michael Buesch96c755a2008-01-06 00:09:46 +01004472 case B43_PHYTYPE_N:
Johannes Bergbb519be2008-12-24 15:26:40 +01004473 if (radio_ver != 0x2055 && radio_ver != 0x2056)
Michael Buesch96c755a2008-01-06 00:09:46 +01004474 unsupported = 1;
4475 break;
Michael Buesch6b1c7c62008-12-25 00:39:28 +01004476 case B43_PHYTYPE_LP:
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02004477 if (radio_ver != 0x2062 && radio_ver != 0x2063)
Michael Buesch6b1c7c62008-12-25 00:39:28 +01004478 unsupported = 1;
4479 break;
Rafał Miłeckid7520b12011-06-13 16:20:06 +02004480 case B43_PHYTYPE_HT:
4481 if (radio_ver != 0x2059)
4482 unsupported = 1;
4483 break;
Rafał Miłecki1d738e62011-07-07 15:25:27 +02004484 case B43_PHYTYPE_LCN:
4485 if (radio_ver != 0x2064)
4486 unsupported = 1;
4487 break;
Michael Buesche4d6b792007-09-18 15:39:42 -04004488 default:
4489 B43_WARN_ON(1);
4490 }
4491 if (unsupported) {
4492 b43err(dev->wl, "FOUND UNSUPPORTED RADIO "
4493 "(Manuf 0x%X, Version 0x%X, Revision %u)\n",
4494 radio_manuf, radio_ver, radio_rev);
4495 return -EOPNOTSUPP;
4496 }
4497 b43dbg(dev->wl, "Found Radio: Manuf 0x%X, Version 0x%X, Revision %u\n",
4498 radio_manuf, radio_ver, radio_rev);
4499
4500 phy->radio_manuf = radio_manuf;
4501 phy->radio_ver = radio_ver;
4502 phy->radio_rev = radio_rev;
4503
4504 phy->analog = analog_type;
4505 phy->type = phy_type;
4506 phy->rev = phy_rev;
4507
4508 return 0;
4509}
4510
4511static void setup_struct_phy_for_init(struct b43_wldev *dev,
4512 struct b43_phy *phy)
4513{
Michael Buesche4d6b792007-09-18 15:39:42 -04004514 phy->hardware_power_control = !!modparam_hwpctl;
Michael Buesch18c8ade2008-08-28 19:33:40 +02004515 phy->next_txpwr_check_time = jiffies;
Michael Buesch8ed7fc42007-12-09 22:34:59 +01004516 /* PHY TX errors counter. */
4517 atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
Michael Buesch591f3dc2009-03-31 12:27:32 +02004518
4519#if B43_DEBUG
Rusty Russell3db1cd52011-12-19 13:56:45 +00004520 phy->phy_locked = false;
4521 phy->radio_locked = false;
Michael Buesch591f3dc2009-03-31 12:27:32 +02004522#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04004523}
4524
4525static void setup_struct_wldev_for_init(struct b43_wldev *dev)
4526{
Rusty Russell3db1cd52011-12-19 13:56:45 +00004527 dev->dfq_valid = false;
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01004528
Michael Buesch6a724d62007-09-20 22:12:58 +02004529 /* Assume the radio is enabled. If it's not enabled, the state will
4530 * immediately get fixed on the first periodic work run. */
Rusty Russell3db1cd52011-12-19 13:56:45 +00004531 dev->radio_hw_enable = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04004532
4533 /* Stats */
4534 memset(&dev->stats, 0, sizeof(dev->stats));
4535
4536 setup_struct_phy_for_init(dev, &dev->phy);
4537
4538 /* IRQ related flags */
4539 dev->irq_reason = 0;
4540 memset(dev->dma_reason, 0, sizeof(dev->dma_reason));
Michael Buesch13790722009-04-08 21:26:27 +02004541 dev->irq_mask = B43_IRQ_MASKTEMPLATE;
Michael Buesch3e3ccb32009-03-19 19:27:21 +01004542 if (b43_modparam_verbose < B43_VERBOSITY_DEBUG)
Michael Buesch13790722009-04-08 21:26:27 +02004543 dev->irq_mask &= ~B43_IRQ_PHY_TXERR;
Michael Buesche4d6b792007-09-18 15:39:42 -04004544
4545 dev->mac_suspended = 1;
4546
4547 /* Noise calculation context */
4548 memset(&dev->noisecalc, 0, sizeof(dev->noisecalc));
4549}
4550
4551static void b43_bluetooth_coext_enable(struct b43_wldev *dev)
4552{
Rafał Miłecki05814832011-05-18 02:06:39 +02004553 struct ssb_sprom *sprom = dev->dev->bus_sprom;
Michael Buescha259d6a2008-04-18 21:06:37 +02004554 u64 hf;
Michael Buesche4d6b792007-09-18 15:39:42 -04004555
Michael Buesch1855ba72008-04-18 20:51:41 +02004556 if (!modparam_btcoex)
4557 return;
Larry Finger95de2842007-11-09 16:57:18 -06004558 if (!(sprom->boardflags_lo & B43_BFL_BTCOEXIST))
Michael Buesche4d6b792007-09-18 15:39:42 -04004559 return;
4560 if (dev->phy.type != B43_PHYTYPE_B && !dev->phy.gmode)
4561 return;
4562
4563 hf = b43_hf_read(dev);
Larry Finger95de2842007-11-09 16:57:18 -06004564 if (sprom->boardflags_lo & B43_BFL_BTCMOD)
Michael Buesche4d6b792007-09-18 15:39:42 -04004565 hf |= B43_HF_BTCOEXALT;
4566 else
4567 hf |= B43_HF_BTCOEX;
4568 b43_hf_write(dev, hf);
Michael Buesche4d6b792007-09-18 15:39:42 -04004569}
4570
4571static void b43_bluetooth_coext_disable(struct b43_wldev *dev)
Michael Buesch1855ba72008-04-18 20:51:41 +02004572{
4573 if (!modparam_btcoex)
4574 return;
4575 //TODO
Michael Buesche4d6b792007-09-18 15:39:42 -04004576}
4577
4578static void b43_imcfglo_timeouts_workaround(struct b43_wldev *dev)
4579{
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02004580 struct ssb_bus *bus;
Michael Buesche4d6b792007-09-18 15:39:42 -04004581 u32 tmp;
4582
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02004583 if (dev->dev->bus_type != B43_BUS_SSB)
4584 return;
4585
4586 bus = dev->dev->sdev->bus;
4587
Rafał Miłecki0fd82ea2011-05-11 02:10:59 +02004588 if ((bus->chip_id == 0x4311 && bus->chip_rev == 2) ||
4589 (bus->chip_id == 0x4312)) {
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02004590 tmp = ssb_read32(dev->dev->sdev, SSB_IMCFGLO);
Rafał Miłecki0fd82ea2011-05-11 02:10:59 +02004591 tmp &= ~SSB_IMCFGLO_REQTO;
4592 tmp &= ~SSB_IMCFGLO_SERTO;
4593 tmp |= 0x3;
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02004594 ssb_write32(dev->dev->sdev, SSB_IMCFGLO, tmp);
Rafał Miłecki0fd82ea2011-05-11 02:10:59 +02004595 ssb_commit_settings(bus);
Michael Buesche4d6b792007-09-18 15:39:42 -04004596 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004597}
4598
Michael Bueschd59f7202008-04-03 18:56:19 +02004599static void b43_set_synth_pu_delay(struct b43_wldev *dev, bool idle)
4600{
4601 u16 pu_delay;
4602
4603 /* The time value is in microseconds. */
4604 if (dev->phy.type == B43_PHYTYPE_A)
4605 pu_delay = 3700;
4606 else
4607 pu_delay = 1050;
Johannes Berg05c914f2008-09-11 00:01:58 +02004608 if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC) || idle)
Michael Bueschd59f7202008-04-03 18:56:19 +02004609 pu_delay = 500;
4610 if ((dev->phy.radio_ver == 0x2050) && (dev->phy.radio_rev == 8))
4611 pu_delay = max(pu_delay, (u16)2400);
4612
4613 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SPUWKUP, pu_delay);
4614}
4615
4616/* Set the TSF CFP pre-TargetBeaconTransmissionTime. */
4617static void b43_set_pretbtt(struct b43_wldev *dev)
4618{
4619 u16 pretbtt;
4620
4621 /* The time value is in microseconds. */
Johannes Berg05c914f2008-09-11 00:01:58 +02004622 if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC)) {
Michael Bueschd59f7202008-04-03 18:56:19 +02004623 pretbtt = 2;
4624 } else {
4625 if (dev->phy.type == B43_PHYTYPE_A)
4626 pretbtt = 120;
4627 else
4628 pretbtt = 250;
4629 }
4630 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRETBTT, pretbtt);
4631 b43_write16(dev, B43_MMIO_TSF_CFP_PRETBTT, pretbtt);
4632}
4633
Michael Buesche4d6b792007-09-18 15:39:42 -04004634/* Shutdown a wireless core */
4635/* Locking: wl->mutex */
4636static void b43_wireless_core_exit(struct b43_wldev *dev)
4637{
Michael Buesch36dbd952009-09-04 22:51:29 +02004638 B43_WARN_ON(dev && b43_status(dev) > B43_STAT_INITIALIZED);
4639 if (!dev || b43_status(dev) != B43_STAT_INITIALIZED)
Michael Buesche4d6b792007-09-18 15:39:42 -04004640 return;
John W. Linville84c164a2010-08-06 15:31:45 -04004641
4642 /* Unregister HW RNG driver */
4643 b43_rng_exit(dev->wl);
4644
Michael Buesche4d6b792007-09-18 15:39:42 -04004645 b43_set_status(dev, B43_STAT_UNINIT);
4646
Michael Buesch1f7d87b2008-01-22 20:23:34 +01004647 /* Stop the microcode PSM. */
Rafał Miłecki50566352012-01-02 19:31:21 +01004648 b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_PSM_RUN,
4649 B43_MACCTL_PSM_JMP0);
Michael Buesch1f7d87b2008-01-22 20:23:34 +01004650
Michael Buesche4d6b792007-09-18 15:39:42 -04004651 b43_dma_free(dev);
Michael Buesch5100d5a2008-03-29 21:01:16 +01004652 b43_pio_free(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004653 b43_chip_exit(dev);
Michael Bueschcb24f572008-09-03 12:12:20 +02004654 dev->phy.ops->switch_analog(dev, 0);
Michael Buesche66fee62007-12-26 17:47:10 +01004655 if (dev->wl->current_beacon) {
4656 dev_kfree_skb_any(dev->wl->current_beacon);
4657 dev->wl->current_beacon = NULL;
4658 }
4659
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02004660 b43_device_disable(dev, 0);
4661 b43_bus_may_powerdown(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004662}
4663
4664/* Initialize a wireless core */
4665static int b43_wireless_core_init(struct b43_wldev *dev)
4666{
Rafał Miłecki05814832011-05-18 02:06:39 +02004667 struct ssb_sprom *sprom = dev->dev->bus_sprom;
Michael Buesche4d6b792007-09-18 15:39:42 -04004668 struct b43_phy *phy = &dev->phy;
4669 int err;
Michael Buescha259d6a2008-04-18 21:06:37 +02004670 u64 hf;
Michael Buesche4d6b792007-09-18 15:39:42 -04004671
4672 B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
4673
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02004674 err = b43_bus_powerup(dev, 0);
Michael Buesche4d6b792007-09-18 15:39:42 -04004675 if (err)
4676 goto out;
Rafał Miłecki4da909e2011-06-02 01:07:12 +02004677 if (!b43_device_is_enabled(dev))
4678 b43_wireless_core_reset(dev, phy->gmode);
Michael Buesche4d6b792007-09-18 15:39:42 -04004679
Michael Bueschfb111372008-09-02 13:00:34 +02004680 /* Reset all data structures. */
Michael Buesche4d6b792007-09-18 15:39:42 -04004681 setup_struct_wldev_for_init(dev);
Michael Bueschfb111372008-09-02 13:00:34 +02004682 phy->ops->prepare_structs(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004683
4684 /* Enable IRQ routing to this device. */
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02004685 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02004686#ifdef CONFIG_B43_BCMA
4687 case B43_BUS_BCMA:
Hauke Mehrtensdfae7142012-09-29 20:40:18 +02004688 bcma_core_pci_irq_ctl(&dev->dev->bdev->bus->drv_pci[0],
Rafał Miłecki42c9a452011-07-06 15:45:27 +02004689 dev->dev->bdev, true);
4690 break;
4691#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02004692#ifdef CONFIG_B43_SSB
4693 case B43_BUS_SSB:
4694 ssb_pcicore_dev_irqvecs_enable(&dev->dev->sdev->bus->pcicore,
4695 dev->dev->sdev);
4696 break;
4697#endif
4698 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004699
4700 b43_imcfglo_timeouts_workaround(dev);
4701 b43_bluetooth_coext_disable(dev);
Michael Bueschfb111372008-09-02 13:00:34 +02004702 if (phy->ops->prepare_hardware) {
4703 err = phy->ops->prepare_hardware(dev);
Michael Bueschef1a6282008-08-27 18:53:02 +02004704 if (err)
Michael Bueschfb111372008-09-02 13:00:34 +02004705 goto err_busdown;
Michael Bueschef1a6282008-08-27 18:53:02 +02004706 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004707 err = b43_chip_init(dev);
4708 if (err)
Michael Bueschfb111372008-09-02 13:00:34 +02004709 goto err_busdown;
Michael Buesche4d6b792007-09-18 15:39:42 -04004710 b43_shm_write16(dev, B43_SHM_SHARED,
Rafał Miłecki21d889d2011-05-18 02:06:38 +02004711 B43_SHM_SH_WLCOREREV, dev->dev->core_rev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004712 hf = b43_hf_read(dev);
4713 if (phy->type == B43_PHYTYPE_G) {
4714 hf |= B43_HF_SYMW;
4715 if (phy->rev == 1)
4716 hf |= B43_HF_GDCW;
Larry Finger95de2842007-11-09 16:57:18 -06004717 if (sprom->boardflags_lo & B43_BFL_PACTRL)
Michael Buesche4d6b792007-09-18 15:39:42 -04004718 hf |= B43_HF_OFDMPABOOST;
Michael Buesch969d15c2009-02-20 14:27:15 +01004719 }
4720 if (phy->radio_ver == 0x2050) {
4721 if (phy->radio_rev == 6)
4722 hf |= B43_HF_4318TSSI;
4723 if (phy->radio_rev < 6)
4724 hf |= B43_HF_VCORECALC;
Michael Buesche4d6b792007-09-18 15:39:42 -04004725 }
Michael Buesch1cc8f472009-02-20 14:47:56 +01004726 if (sprom->boardflags_lo & B43_BFL_XTAL_NOSLOW)
4727 hf |= B43_HF_DSCRQ; /* Disable slowclock requests from ucode. */
Michael Buesch1a777332009-03-04 16:41:10 +01004728#ifdef CONFIG_SSB_DRIVER_PCICORE
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02004729 if (dev->dev->bus_type == B43_BUS_SSB &&
4730 dev->dev->sdev->bus->bustype == SSB_BUSTYPE_PCI &&
4731 dev->dev->sdev->bus->pcicore.dev->id.revision <= 10)
Michael Buesch88219052009-02-20 14:58:59 +01004732 hf |= B43_HF_PCISCW; /* PCI slow clock workaround. */
Michael Buesch1a777332009-03-04 16:41:10 +01004733#endif
Michael Buesch25d3ef52009-02-20 15:39:21 +01004734 hf &= ~B43_HF_SKCFPUP;
Michael Buesche4d6b792007-09-18 15:39:42 -04004735 b43_hf_write(dev, hf);
4736
Michael Buesch74cfdba2007-10-28 16:19:44 +01004737 b43_set_retry_limits(dev, B43_DEFAULT_SHORT_RETRY_LIMIT,
4738 B43_DEFAULT_LONG_RETRY_LIMIT);
Michael Buesche4d6b792007-09-18 15:39:42 -04004739 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SFFBLIM, 3);
4740 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_LFFBLIM, 2);
4741
4742 /* Disable sending probe responses from firmware.
4743 * Setting the MaxTime to one usec will always trigger
4744 * a timeout, so we never send any probe resp.
4745 * A timeout of zero is infinite. */
4746 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRMAXTIME, 1);
4747
4748 b43_rate_memory_init(dev);
Michael Buesch5042c502008-04-05 15:05:00 +02004749 b43_set_phytxctl_defaults(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004750
4751 /* Minimum Contention Window */
Daniel Nguc5a079f2010-03-23 00:52:44 +13004752 if (phy->type == B43_PHYTYPE_B)
Michael Buesche4d6b792007-09-18 15:39:42 -04004753 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0x1F);
Daniel Nguc5a079f2010-03-23 00:52:44 +13004754 else
Michael Buesche4d6b792007-09-18 15:39:42 -04004755 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0xF);
Michael Buesche4d6b792007-09-18 15:39:42 -04004756 /* Maximum Contention Window */
4757 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MAXCONT, 0x3FF);
4758
Rafał Miłecki505fb012011-05-19 15:11:27 +02004759 if (b43_bus_host_is_pcmcia(dev->dev) ||
Rafał Miłeckicbe1e822011-08-16 21:44:21 +02004760 b43_bus_host_is_sdio(dev->dev)) {
Rusty Russell3db1cd52011-12-19 13:56:45 +00004761 dev->__using_pio_transfers = true;
Rafał Miłeckicbe1e822011-08-16 21:44:21 +02004762 err = b43_pio_init(dev);
4763 } else if (dev->use_pio) {
4764 b43warn(dev->wl, "Forced PIO by use_pio module parameter. "
4765 "This should not be needed and will result in lower "
4766 "performance.\n");
Rusty Russell3db1cd52011-12-19 13:56:45 +00004767 dev->__using_pio_transfers = true;
Michael Buesch5100d5a2008-03-29 21:01:16 +01004768 err = b43_pio_init(dev);
4769 } else {
Rusty Russell3db1cd52011-12-19 13:56:45 +00004770 dev->__using_pio_transfers = false;
Michael Buesch5100d5a2008-03-29 21:01:16 +01004771 err = b43_dma_init(dev);
4772 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004773 if (err)
4774 goto err_chip_exit;
Michael Buesch03b29772007-12-26 14:41:30 +01004775 b43_qos_init(dev);
Michael Bueschd59f7202008-04-03 18:56:19 +02004776 b43_set_synth_pu_delay(dev, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04004777 b43_bluetooth_coext_enable(dev);
4778
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02004779 b43_bus_powerup(dev, !(sprom->boardflags_lo & B43_BFL_XTAL_NOSLOW));
Johannes Berg4150c572007-09-17 01:29:23 -04004780 b43_upload_card_macaddress(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004781 b43_security_init(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004782
Michael Buesch5ab95492009-09-10 20:31:46 +02004783 ieee80211_wake_queues(dev->wl->hw);
Michael Buesche4d6b792007-09-18 15:39:42 -04004784
4785 b43_set_status(dev, B43_STAT_INITIALIZED);
4786
John W. Linville84c164a2010-08-06 15:31:45 -04004787 /* Register HW RNG driver */
4788 b43_rng_init(dev->wl);
4789
Larry Finger1a8d1222007-12-14 13:59:11 +01004790out:
Michael Buesche4d6b792007-09-18 15:39:42 -04004791 return err;
4792
Michael Bueschef1a6282008-08-27 18:53:02 +02004793err_chip_exit:
Michael Buesche4d6b792007-09-18 15:39:42 -04004794 b43_chip_exit(dev);
Michael Bueschef1a6282008-08-27 18:53:02 +02004795err_busdown:
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02004796 b43_bus_may_powerdown(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004797 B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
4798 return err;
4799}
4800
Michael Buesch40faacc2007-10-28 16:29:32 +01004801static int b43_op_add_interface(struct ieee80211_hw *hw,
Johannes Berg1ed32e42009-12-23 13:15:45 +01004802 struct ieee80211_vif *vif)
Michael Buesche4d6b792007-09-18 15:39:42 -04004803{
4804 struct b43_wl *wl = hw_to_b43_wl(hw);
4805 struct b43_wldev *dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04004806 int err = -EOPNOTSUPP;
Johannes Berg4150c572007-09-17 01:29:23 -04004807
4808 /* TODO: allow WDS/AP devices to coexist */
4809
Johannes Berg1ed32e42009-12-23 13:15:45 +01004810 if (vif->type != NL80211_IFTYPE_AP &&
4811 vif->type != NL80211_IFTYPE_MESH_POINT &&
4812 vif->type != NL80211_IFTYPE_STATION &&
4813 vif->type != NL80211_IFTYPE_WDS &&
4814 vif->type != NL80211_IFTYPE_ADHOC)
Johannes Berg4150c572007-09-17 01:29:23 -04004815 return -EOPNOTSUPP;
Michael Buesche4d6b792007-09-18 15:39:42 -04004816
4817 mutex_lock(&wl->mutex);
Johannes Berg4150c572007-09-17 01:29:23 -04004818 if (wl->operating)
Michael Buesche4d6b792007-09-18 15:39:42 -04004819 goto out_mutex_unlock;
4820
Johannes Berg1ed32e42009-12-23 13:15:45 +01004821 b43dbg(wl, "Adding Interface type %d\n", vif->type);
Michael Buesche4d6b792007-09-18 15:39:42 -04004822
4823 dev = wl->current_dev;
Rusty Russell3db1cd52011-12-19 13:56:45 +00004824 wl->operating = true;
Johannes Berg1ed32e42009-12-23 13:15:45 +01004825 wl->vif = vif;
4826 wl->if_type = vif->type;
4827 memcpy(wl->mac_addr, vif->addr, ETH_ALEN);
Michael Buesche4d6b792007-09-18 15:39:42 -04004828
Michael Buesche4d6b792007-09-18 15:39:42 -04004829 b43_adjust_opmode(dev);
Michael Bueschd59f7202008-04-03 18:56:19 +02004830 b43_set_pretbtt(dev);
4831 b43_set_synth_pu_delay(dev, 0);
Johannes Berg4150c572007-09-17 01:29:23 -04004832 b43_upload_card_macaddress(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004833
4834 err = 0;
Johannes Berg4150c572007-09-17 01:29:23 -04004835 out_mutex_unlock:
Michael Buesche4d6b792007-09-18 15:39:42 -04004836 mutex_unlock(&wl->mutex);
4837
Felix Fietkau2a190322011-08-10 13:50:30 -06004838 if (err == 0)
4839 b43_op_bss_info_changed(hw, vif, &vif->bss_conf, ~0);
4840
Michael Buesche4d6b792007-09-18 15:39:42 -04004841 return err;
4842}
4843
Michael Buesch40faacc2007-10-28 16:29:32 +01004844static void b43_op_remove_interface(struct ieee80211_hw *hw,
Johannes Berg1ed32e42009-12-23 13:15:45 +01004845 struct ieee80211_vif *vif)
Michael Buesche4d6b792007-09-18 15:39:42 -04004846{
4847 struct b43_wl *wl = hw_to_b43_wl(hw);
Johannes Berg4150c572007-09-17 01:29:23 -04004848 struct b43_wldev *dev = wl->current_dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04004849
Johannes Berg1ed32e42009-12-23 13:15:45 +01004850 b43dbg(wl, "Removing Interface type %d\n", vif->type);
Michael Buesche4d6b792007-09-18 15:39:42 -04004851
4852 mutex_lock(&wl->mutex);
Johannes Berg4150c572007-09-17 01:29:23 -04004853
4854 B43_WARN_ON(!wl->operating);
Johannes Berg1ed32e42009-12-23 13:15:45 +01004855 B43_WARN_ON(wl->vif != vif);
Johannes Berg32bfd352007-12-19 01:31:26 +01004856 wl->vif = NULL;
Johannes Berg4150c572007-09-17 01:29:23 -04004857
Rusty Russell3db1cd52011-12-19 13:56:45 +00004858 wl->operating = false;
Johannes Berg4150c572007-09-17 01:29:23 -04004859
Johannes Berg4150c572007-09-17 01:29:23 -04004860 b43_adjust_opmode(dev);
4861 memset(wl->mac_addr, 0, ETH_ALEN);
4862 b43_upload_card_macaddress(dev);
Johannes Berg4150c572007-09-17 01:29:23 -04004863
4864 mutex_unlock(&wl->mutex);
4865}
4866
Michael Buesch40faacc2007-10-28 16:29:32 +01004867static int b43_op_start(struct ieee80211_hw *hw)
Johannes Berg4150c572007-09-17 01:29:23 -04004868{
4869 struct b43_wl *wl = hw_to_b43_wl(hw);
4870 struct b43_wldev *dev = wl->current_dev;
4871 int did_init = 0;
WANG Cong923403b2007-10-16 14:29:38 -07004872 int err = 0;
Johannes Berg4150c572007-09-17 01:29:23 -04004873
Michael Buesch7be1bb62008-01-23 21:10:56 +01004874 /* Kill all old instance specific information to make sure
4875 * the card won't use it in the short timeframe between start
4876 * and mac80211 reconfiguring it. */
4877 memset(wl->bssid, 0, ETH_ALEN);
4878 memset(wl->mac_addr, 0, ETH_ALEN);
4879 wl->filter_flags = 0;
Rusty Russell3db1cd52011-12-19 13:56:45 +00004880 wl->radiotap_enabled = false;
Michael Buesche6f5b932008-03-05 21:18:49 +01004881 b43_qos_clear(wl);
Rusty Russell3db1cd52011-12-19 13:56:45 +00004882 wl->beacon0_uploaded = false;
4883 wl->beacon1_uploaded = false;
4884 wl->beacon_templates_virgin = true;
4885 wl->radio_enabled = true;
Michael Buesch7be1bb62008-01-23 21:10:56 +01004886
Johannes Berg4150c572007-09-17 01:29:23 -04004887 mutex_lock(&wl->mutex);
4888
4889 if (b43_status(dev) < B43_STAT_INITIALIZED) {
4890 err = b43_wireless_core_init(dev);
Johannes Bergf41f3f32009-06-07 12:30:34 -05004891 if (err)
Johannes Berg4150c572007-09-17 01:29:23 -04004892 goto out_mutex_unlock;
4893 did_init = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04004894 }
4895
Johannes Berg4150c572007-09-17 01:29:23 -04004896 if (b43_status(dev) < B43_STAT_STARTED) {
4897 err = b43_wireless_core_start(dev);
4898 if (err) {
4899 if (did_init)
4900 b43_wireless_core_exit(dev);
4901 goto out_mutex_unlock;
4902 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004903 }
Johannes Berg4150c572007-09-17 01:29:23 -04004904
Johannes Bergf41f3f32009-06-07 12:30:34 -05004905 /* XXX: only do if device doesn't support rfkill irq */
4906 wiphy_rfkill_start_polling(hw->wiphy);
4907
Johannes Berg4150c572007-09-17 01:29:23 -04004908 out_mutex_unlock:
4909 mutex_unlock(&wl->mutex);
4910
Seth Forsheedbdedbd2012-04-25 17:28:00 -05004911 /*
4912 * Configuration may have been overwritten during initialization.
4913 * Reload the configuration, but only if initialization was
4914 * successful. Reloading the configuration after a failed init
4915 * may hang the system.
4916 */
4917 if (!err)
4918 b43_op_config(hw, ~0);
Felix Fietkau2a190322011-08-10 13:50:30 -06004919
Johannes Berg4150c572007-09-17 01:29:23 -04004920 return err;
4921}
4922
Michael Buesch40faacc2007-10-28 16:29:32 +01004923static void b43_op_stop(struct ieee80211_hw *hw)
Johannes Berg4150c572007-09-17 01:29:23 -04004924{
4925 struct b43_wl *wl = hw_to_b43_wl(hw);
4926 struct b43_wldev *dev = wl->current_dev;
4927
Michael Buescha82d9922008-04-04 21:40:06 +02004928 cancel_work_sync(&(wl->beacon_update_trigger));
Larry Finger1a8d1222007-12-14 13:59:11 +01004929
Guennadi Liakhovetskiccde8a42012-01-06 12:58:16 +01004930 if (!dev)
4931 goto out;
4932
Johannes Berg4150c572007-09-17 01:29:23 -04004933 mutex_lock(&wl->mutex);
Michael Buesch36dbd952009-09-04 22:51:29 +02004934 if (b43_status(dev) >= B43_STAT_STARTED) {
4935 dev = b43_wireless_core_stop(dev);
4936 if (!dev)
4937 goto out_unlock;
4938 }
Johannes Berg4150c572007-09-17 01:29:23 -04004939 b43_wireless_core_exit(dev);
Rusty Russell3db1cd52011-12-19 13:56:45 +00004940 wl->radio_enabled = false;
Michael Buesch36dbd952009-09-04 22:51:29 +02004941
4942out_unlock:
Michael Buesche4d6b792007-09-18 15:39:42 -04004943 mutex_unlock(&wl->mutex);
Guennadi Liakhovetskiccde8a42012-01-06 12:58:16 +01004944out:
Michael Buesch18c8ade2008-08-28 19:33:40 +02004945 cancel_work_sync(&(wl->txpower_adjust_work));
Michael Buesche4d6b792007-09-18 15:39:42 -04004946}
4947
Johannes Berg17741cd2008-09-11 00:02:02 +02004948static int b43_op_beacon_set_tim(struct ieee80211_hw *hw,
4949 struct ieee80211_sta *sta, bool set)
Michael Buesche66fee62007-12-26 17:47:10 +01004950{
4951 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Buesche66fee62007-12-26 17:47:10 +01004952
Felix Fietkau8f611282009-11-07 18:37:37 +01004953 /* FIXME: add locking */
Johannes Berg9d139c82008-07-09 14:40:37 +02004954 b43_update_templates(wl);
Michael Buesche66fee62007-12-26 17:47:10 +01004955
4956 return 0;
4957}
4958
Johannes Berg38968d02008-02-25 16:27:50 +01004959static void b43_op_sta_notify(struct ieee80211_hw *hw,
4960 struct ieee80211_vif *vif,
4961 enum sta_notify_cmd notify_cmd,
Johannes Berg17741cd2008-09-11 00:02:02 +02004962 struct ieee80211_sta *sta)
Johannes Berg38968d02008-02-25 16:27:50 +01004963{
4964 struct b43_wl *wl = hw_to_b43_wl(hw);
4965
4966 B43_WARN_ON(!vif || wl->vif != vif);
4967}
4968
Michael Buesch25d3ef52009-02-20 15:39:21 +01004969static void b43_op_sw_scan_start_notifier(struct ieee80211_hw *hw)
4970{
4971 struct b43_wl *wl = hw_to_b43_wl(hw);
4972 struct b43_wldev *dev;
4973
4974 mutex_lock(&wl->mutex);
4975 dev = wl->current_dev;
4976 if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED)) {
4977 /* Disable CFP update during scan on other channels. */
4978 b43_hf_write(dev, b43_hf_read(dev) | B43_HF_SKCFPUP);
4979 }
4980 mutex_unlock(&wl->mutex);
4981}
4982
4983static void b43_op_sw_scan_complete_notifier(struct ieee80211_hw *hw)
4984{
4985 struct b43_wl *wl = hw_to_b43_wl(hw);
4986 struct b43_wldev *dev;
4987
4988 mutex_lock(&wl->mutex);
4989 dev = wl->current_dev;
4990 if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED)) {
4991 /* Re-enable CFP update. */
4992 b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_SKCFPUP);
4993 }
4994 mutex_unlock(&wl->mutex);
4995}
4996
John W. Linville354b4f02010-04-29 15:56:06 -04004997static int b43_op_get_survey(struct ieee80211_hw *hw, int idx,
4998 struct survey_info *survey)
4999{
5000 struct b43_wl *wl = hw_to_b43_wl(hw);
5001 struct b43_wldev *dev = wl->current_dev;
5002 struct ieee80211_conf *conf = &hw->conf;
5003
5004 if (idx != 0)
5005 return -ENOENT;
5006
5007 survey->channel = conf->channel;
5008 survey->filled = SURVEY_INFO_NOISE_DBM;
5009 survey->noise = dev->stats.link_noise;
5010
5011 return 0;
5012}
5013
Michael Buesche4d6b792007-09-18 15:39:42 -04005014static const struct ieee80211_ops b43_hw_ops = {
Michael Buesch40faacc2007-10-28 16:29:32 +01005015 .tx = b43_op_tx,
5016 .conf_tx = b43_op_conf_tx,
5017 .add_interface = b43_op_add_interface,
5018 .remove_interface = b43_op_remove_interface,
5019 .config = b43_op_config,
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01005020 .bss_info_changed = b43_op_bss_info_changed,
Michael Buesch40faacc2007-10-28 16:29:32 +01005021 .configure_filter = b43_op_configure_filter,
5022 .set_key = b43_op_set_key,
gregor kowski035d0242009-08-19 22:35:45 +02005023 .update_tkip_key = b43_op_update_tkip_key,
Michael Buesch40faacc2007-10-28 16:29:32 +01005024 .get_stats = b43_op_get_stats,
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01005025 .get_tsf = b43_op_get_tsf,
5026 .set_tsf = b43_op_set_tsf,
Michael Buesch40faacc2007-10-28 16:29:32 +01005027 .start = b43_op_start,
5028 .stop = b43_op_stop,
Michael Buesche66fee62007-12-26 17:47:10 +01005029 .set_tim = b43_op_beacon_set_tim,
Johannes Berg38968d02008-02-25 16:27:50 +01005030 .sta_notify = b43_op_sta_notify,
Michael Buesch25d3ef52009-02-20 15:39:21 +01005031 .sw_scan_start = b43_op_sw_scan_start_notifier,
5032 .sw_scan_complete = b43_op_sw_scan_complete_notifier,
John W. Linville354b4f02010-04-29 15:56:06 -04005033 .get_survey = b43_op_get_survey,
Johannes Bergf41f3f32009-06-07 12:30:34 -05005034 .rfkill_poll = b43_rfkill_poll,
Michael Buesche4d6b792007-09-18 15:39:42 -04005035};
5036
5037/* Hard-reset the chip. Do not call this directly.
5038 * Use b43_controller_restart()
5039 */
5040static void b43_chip_reset(struct work_struct *work)
5041{
5042 struct b43_wldev *dev =
5043 container_of(work, struct b43_wldev, restart_work);
5044 struct b43_wl *wl = dev->wl;
5045 int err = 0;
5046 int prev_status;
5047
5048 mutex_lock(&wl->mutex);
5049
5050 prev_status = b43_status(dev);
5051 /* Bring the device down... */
Michael Buesch36dbd952009-09-04 22:51:29 +02005052 if (prev_status >= B43_STAT_STARTED) {
5053 dev = b43_wireless_core_stop(dev);
5054 if (!dev) {
5055 err = -ENODEV;
5056 goto out;
5057 }
5058 }
Michael Buesche4d6b792007-09-18 15:39:42 -04005059 if (prev_status >= B43_STAT_INITIALIZED)
5060 b43_wireless_core_exit(dev);
5061
5062 /* ...and up again. */
5063 if (prev_status >= B43_STAT_INITIALIZED) {
5064 err = b43_wireless_core_init(dev);
5065 if (err)
5066 goto out;
5067 }
5068 if (prev_status >= B43_STAT_STARTED) {
5069 err = b43_wireless_core_start(dev);
5070 if (err) {
5071 b43_wireless_core_exit(dev);
5072 goto out;
5073 }
5074 }
Michael Buesch3bf0a322008-05-22 16:32:16 +02005075out:
5076 if (err)
5077 wl->current_dev = NULL; /* Failed to init the dev. */
Michael Buesche4d6b792007-09-18 15:39:42 -04005078 mutex_unlock(&wl->mutex);
Felix Fietkau2a190322011-08-10 13:50:30 -06005079
5080 if (err) {
Michael Buesche4d6b792007-09-18 15:39:42 -04005081 b43err(wl, "Controller restart FAILED\n");
Felix Fietkau2a190322011-08-10 13:50:30 -06005082 return;
5083 }
5084
5085 /* reload configuration */
5086 b43_op_config(wl->hw, ~0);
5087 if (wl->vif)
5088 b43_op_bss_info_changed(wl->hw, wl->vif, &wl->vif->bss_conf, ~0);
5089
5090 b43info(wl, "Controller restarted\n");
Michael Buesche4d6b792007-09-18 15:39:42 -04005091}
5092
Michael Bueschbb1eeff2008-02-09 12:08:58 +01005093static int b43_setup_bands(struct b43_wldev *dev,
Michael Buesch96c755a2008-01-06 00:09:46 +01005094 bool have_2ghz_phy, bool have_5ghz_phy)
Michael Buesche4d6b792007-09-18 15:39:42 -04005095{
5096 struct ieee80211_hw *hw = dev->wl->hw;
Michael Buesche4d6b792007-09-18 15:39:42 -04005097
Michael Bueschbb1eeff2008-02-09 12:08:58 +01005098 if (have_2ghz_phy)
5099 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = &b43_band_2GHz;
5100 if (dev->phy.type == B43_PHYTYPE_N) {
5101 if (have_5ghz_phy)
5102 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_nphy;
5103 } else {
5104 if (have_5ghz_phy)
5105 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_aphy;
5106 }
Michael Buesche4d6b792007-09-18 15:39:42 -04005107
Michael Bueschbb1eeff2008-02-09 12:08:58 +01005108 dev->phy.supports_2ghz = have_2ghz_phy;
5109 dev->phy.supports_5ghz = have_5ghz_phy;
Michael Buesche4d6b792007-09-18 15:39:42 -04005110
5111 return 0;
5112}
5113
5114static void b43_wireless_core_detach(struct b43_wldev *dev)
5115{
5116 /* We release firmware that late to not be required to re-request
5117 * is all the time when we reinit the core. */
5118 b43_release_firmware(dev);
Michael Bueschfb111372008-09-02 13:00:34 +02005119 b43_phy_free(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005120}
5121
5122static int b43_wireless_core_attach(struct b43_wldev *dev)
5123{
5124 struct b43_wl *wl = dev->wl;
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02005125 struct pci_dev *pdev = NULL;
Michael Buesche4d6b792007-09-18 15:39:42 -04005126 int err;
Rafał Miłecki40c62262011-07-18 02:01:30 +02005127 u32 tmp;
Rusty Russell3db1cd52011-12-19 13:56:45 +00005128 bool have_2ghz_phy = false, have_5ghz_phy = false;
Michael Buesche4d6b792007-09-18 15:39:42 -04005129
5130 /* Do NOT do any device initialization here.
5131 * Do it in wireless_core_init() instead.
5132 * This function is for gathering basic information about the HW, only.
5133 * Also some structs may be set up here. But most likely you want to have
5134 * that in core_init(), too.
5135 */
5136
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02005137#ifdef CONFIG_B43_SSB
5138 if (dev->dev->bus_type == B43_BUS_SSB &&
5139 dev->dev->sdev->bus->bustype == SSB_BUSTYPE_PCI)
5140 pdev = dev->dev->sdev->bus->host_pci;
5141#endif
5142
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02005143 err = b43_bus_powerup(dev, 0);
Michael Buesche4d6b792007-09-18 15:39:42 -04005144 if (err) {
5145 b43err(wl, "Bus powerup failed\n");
5146 goto out;
5147 }
Michael Buesche4d6b792007-09-18 15:39:42 -04005148
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02005149 /* Get the PHY type. */
5150 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02005151#ifdef CONFIG_B43_BCMA
5152 case B43_BUS_BCMA:
Rafał Miłecki40c62262011-07-18 02:01:30 +02005153 tmp = bcma_aread32(dev->dev->bdev, BCMA_IOST);
5154 have_2ghz_phy = !!(tmp & B43_BCMA_IOST_2G_PHY);
5155 have_5ghz_phy = !!(tmp & B43_BCMA_IOST_5G_PHY);
Rafał Miłecki42c9a452011-07-06 15:45:27 +02005156 break;
5157#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02005158#ifdef CONFIG_B43_SSB
5159 case B43_BUS_SSB:
5160 if (dev->dev->core_rev >= 5) {
Rafał Miłecki40c62262011-07-18 02:01:30 +02005161 tmp = ssb_read32(dev->dev->sdev, SSB_TMSHIGH);
5162 have_2ghz_phy = !!(tmp & B43_TMSHIGH_HAVE_2GHZ_PHY);
5163 have_5ghz_phy = !!(tmp & B43_TMSHIGH_HAVE_5GHZ_PHY);
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02005164 } else
5165 B43_WARN_ON(1);
5166 break;
5167#endif
5168 }
Michael Buesche4d6b792007-09-18 15:39:42 -04005169
Michael Buesch96c755a2008-01-06 00:09:46 +01005170 dev->phy.gmode = have_2ghz_phy;
Rusty Russell3db1cd52011-12-19 13:56:45 +00005171 dev->phy.radio_on = true;
Rafał Miłecki4da909e2011-06-02 01:07:12 +02005172 b43_wireless_core_reset(dev, dev->phy.gmode);
Michael Buesche4d6b792007-09-18 15:39:42 -04005173
5174 err = b43_phy_versioning(dev);
5175 if (err)
Michael Buesch21954c32007-09-27 15:31:40 +02005176 goto err_powerdown;
Michael Buesche4d6b792007-09-18 15:39:42 -04005177 /* Check if this device supports multiband. */
5178 if (!pdev ||
5179 (pdev->device != 0x4312 &&
5180 pdev->device != 0x4319 && pdev->device != 0x4324)) {
5181 /* No multiband support. */
Rusty Russell3db1cd52011-12-19 13:56:45 +00005182 have_2ghz_phy = false;
5183 have_5ghz_phy = false;
Michael Buesche4d6b792007-09-18 15:39:42 -04005184 switch (dev->phy.type) {
5185 case B43_PHYTYPE_A:
Rusty Russell3db1cd52011-12-19 13:56:45 +00005186 have_5ghz_phy = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04005187 break;
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02005188 case B43_PHYTYPE_LP: //FIXME not always!
Gábor Stefanik86b28922009-08-16 20:22:41 +02005189#if 0 //FIXME enabling 5GHz causes a NULL pointer dereference
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02005190 have_5ghz_phy = 1;
Gábor Stefanik86b28922009-08-16 20:22:41 +02005191#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04005192 case B43_PHYTYPE_G:
Michael Buesch96c755a2008-01-06 00:09:46 +01005193 case B43_PHYTYPE_N:
Rafał Miłecki8b9bda72011-07-07 18:58:24 +02005194 case B43_PHYTYPE_HT:
5195 case B43_PHYTYPE_LCN:
Rusty Russell3db1cd52011-12-19 13:56:45 +00005196 have_2ghz_phy = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04005197 break;
5198 default:
5199 B43_WARN_ON(1);
5200 }
5201 }
Michael Buesch96c755a2008-01-06 00:09:46 +01005202 if (dev->phy.type == B43_PHYTYPE_A) {
5203 /* FIXME */
5204 b43err(wl, "IEEE 802.11a devices are unsupported\n");
5205 err = -EOPNOTSUPP;
5206 goto err_powerdown;
5207 }
Michael Buesch2e35af12008-04-27 19:06:18 +02005208 if (1 /* disable A-PHY */) {
5209 /* FIXME: For now we disable the A-PHY on multi-PHY devices. */
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02005210 if (dev->phy.type != B43_PHYTYPE_N &&
5211 dev->phy.type != B43_PHYTYPE_LP) {
Rusty Russell3db1cd52011-12-19 13:56:45 +00005212 have_2ghz_phy = true;
5213 have_5ghz_phy = false;
Michael Buesch2e35af12008-04-27 19:06:18 +02005214 }
5215 }
5216
Michael Bueschfb111372008-09-02 13:00:34 +02005217 err = b43_phy_allocate(dev);
5218 if (err)
5219 goto err_powerdown;
5220
Michael Buesch96c755a2008-01-06 00:09:46 +01005221 dev->phy.gmode = have_2ghz_phy;
Rafał Miłecki4da909e2011-06-02 01:07:12 +02005222 b43_wireless_core_reset(dev, dev->phy.gmode);
Michael Buesche4d6b792007-09-18 15:39:42 -04005223
5224 err = b43_validate_chipaccess(dev);
5225 if (err)
Michael Bueschfb111372008-09-02 13:00:34 +02005226 goto err_phy_free;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01005227 err = b43_setup_bands(dev, have_2ghz_phy, have_5ghz_phy);
Michael Buesche4d6b792007-09-18 15:39:42 -04005228 if (err)
Michael Bueschfb111372008-09-02 13:00:34 +02005229 goto err_phy_free;
Michael Buesche4d6b792007-09-18 15:39:42 -04005230
5231 /* Now set some default "current_dev" */
5232 if (!wl->current_dev)
5233 wl->current_dev = dev;
5234 INIT_WORK(&dev->restart_work, b43_chip_reset);
5235
Michael Bueschcb24f572008-09-03 12:12:20 +02005236 dev->phy.ops->switch_analog(dev, 0);
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02005237 b43_device_disable(dev, 0);
5238 b43_bus_may_powerdown(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005239
5240out:
5241 return err;
5242
Michael Bueschfb111372008-09-02 13:00:34 +02005243err_phy_free:
5244 b43_phy_free(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005245err_powerdown:
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02005246 b43_bus_may_powerdown(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005247 return err;
5248}
5249
Rafał Miłecki482f0532011-05-18 02:06:36 +02005250static void b43_one_core_detach(struct b43_bus_dev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04005251{
5252 struct b43_wldev *wldev;
5253 struct b43_wl *wl;
5254
Michael Buesch3bf0a322008-05-22 16:32:16 +02005255 /* Do not cancel ieee80211-workqueue based work here.
5256 * See comment in b43_remove(). */
5257
Rafał Miłecki74abacb2011-07-06 15:45:28 +02005258 wldev = b43_bus_get_wldev(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005259 wl = wldev->wl;
Michael Buesche4d6b792007-09-18 15:39:42 -04005260 b43_debugfs_remove_device(wldev);
5261 b43_wireless_core_detach(wldev);
5262 list_del(&wldev->list);
5263 wl->nr_devs--;
Rafał Miłecki74abacb2011-07-06 15:45:28 +02005264 b43_bus_set_wldev(dev, NULL);
Michael Buesche4d6b792007-09-18 15:39:42 -04005265 kfree(wldev);
5266}
5267
Rafał Miłecki482f0532011-05-18 02:06:36 +02005268static int b43_one_core_attach(struct b43_bus_dev *dev, struct b43_wl *wl)
Michael Buesche4d6b792007-09-18 15:39:42 -04005269{
5270 struct b43_wldev *wldev;
Michael Buesche4d6b792007-09-18 15:39:42 -04005271 int err = -ENOMEM;
5272
Michael Buesche4d6b792007-09-18 15:39:42 -04005273 wldev = kzalloc(sizeof(*wldev), GFP_KERNEL);
5274 if (!wldev)
5275 goto out;
5276
Linus Torvalds9e3bd912010-02-26 10:34:27 -08005277 wldev->use_pio = b43_modparam_pio;
Rafał Miłecki482f0532011-05-18 02:06:36 +02005278 wldev->dev = dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04005279 wldev->wl = wl;
5280 b43_set_status(wldev, B43_STAT_UNINIT);
5281 wldev->bad_frames_preempt = modparam_bad_frames_preempt;
Michael Buesche4d6b792007-09-18 15:39:42 -04005282 INIT_LIST_HEAD(&wldev->list);
5283
5284 err = b43_wireless_core_attach(wldev);
5285 if (err)
5286 goto err_kfree_wldev;
5287
5288 list_add(&wldev->list, &wl->devlist);
5289 wl->nr_devs++;
Rafał Miłecki74abacb2011-07-06 15:45:28 +02005290 b43_bus_set_wldev(dev, wldev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005291 b43_debugfs_add_device(wldev);
5292
5293 out:
5294 return err;
5295
5296 err_kfree_wldev:
5297 kfree(wldev);
5298 return err;
5299}
5300
Michael Buesch9fc38452008-04-19 16:53:00 +02005301#define IS_PDEV(pdev, _vendor, _device, _subvendor, _subdevice) ( \
5302 (pdev->vendor == PCI_VENDOR_ID_##_vendor) && \
5303 (pdev->device == _device) && \
5304 (pdev->subsystem_vendor == PCI_VENDOR_ID_##_subvendor) && \
5305 (pdev->subsystem_device == _subdevice) )
5306
Michael Buesche4d6b792007-09-18 15:39:42 -04005307static void b43_sprom_fixup(struct ssb_bus *bus)
5308{
Michael Buesch1855ba72008-04-18 20:51:41 +02005309 struct pci_dev *pdev;
5310
Michael Buesche4d6b792007-09-18 15:39:42 -04005311 /* boardflags workarounds */
5312 if (bus->boardinfo.vendor == SSB_BOARDVENDOR_DELL &&
Hauke Mehrtens5a20ef32012-04-29 02:04:06 +02005313 bus->chip_id == 0x4301 && bus->sprom.board_rev == 0x74)
Larry Finger95de2842007-11-09 16:57:18 -06005314 bus->sprom.boardflags_lo |= B43_BFL_BTCOEXIST;
Michael Buesche4d6b792007-09-18 15:39:42 -04005315 if (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
Hauke Mehrtens5a20ef32012-04-29 02:04:06 +02005316 bus->boardinfo.type == 0x4E && bus->sprom.board_rev > 0x40)
Larry Finger95de2842007-11-09 16:57:18 -06005317 bus->sprom.boardflags_lo |= B43_BFL_PACTRL;
Michael Buesch1855ba72008-04-18 20:51:41 +02005318 if (bus->bustype == SSB_BUSTYPE_PCI) {
5319 pdev = bus->host_pci;
Michael Buesch9fc38452008-04-19 16:53:00 +02005320 if (IS_PDEV(pdev, BROADCOM, 0x4318, ASUSTEK, 0x100F) ||
Larry Finger430cd472008-08-14 18:57:11 -05005321 IS_PDEV(pdev, BROADCOM, 0x4320, DELL, 0x0003) ||
Larry Finger570bdfb2008-09-26 08:23:00 -05005322 IS_PDEV(pdev, BROADCOM, 0x4320, HP, 0x12f8) ||
Michael Buesch9fc38452008-04-19 16:53:00 +02005323 IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0015) ||
Larry Fingera58d4522008-08-10 10:19:33 -05005324 IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0014) ||
Larry Finger3bb91bf2008-09-19 14:47:38 -05005325 IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0013) ||
5326 IS_PDEV(pdev, BROADCOM, 0x4320, MOTOROLA, 0x7010))
Michael Buesch1855ba72008-04-18 20:51:41 +02005327 bus->sprom.boardflags_lo &= ~B43_BFL_BTCOEXIST;
5328 }
Michael Buesche4d6b792007-09-18 15:39:42 -04005329}
5330
Rafał Miłecki482f0532011-05-18 02:06:36 +02005331static void b43_wireless_exit(struct b43_bus_dev *dev, struct b43_wl *wl)
Michael Buesche4d6b792007-09-18 15:39:42 -04005332{
5333 struct ieee80211_hw *hw = wl->hw;
5334
Rafał Miłecki482f0532011-05-18 02:06:36 +02005335 ssb_set_devtypedata(dev->sdev, NULL);
Michael Buesche4d6b792007-09-18 15:39:42 -04005336 ieee80211_free_hw(hw);
5337}
5338
Rafał Miłeckid1507052011-07-05 23:54:07 +02005339static struct b43_wl *b43_wireless_init(struct b43_bus_dev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04005340{
Rafał Miłeckid1507052011-07-05 23:54:07 +02005341 struct ssb_sprom *sprom = dev->bus_sprom;
Michael Buesche4d6b792007-09-18 15:39:42 -04005342 struct ieee80211_hw *hw;
5343 struct b43_wl *wl;
Rafał Miłecki2729df22011-07-18 22:45:58 +02005344 char chip_name[6];
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01005345 int queue_num;
Michael Buesche4d6b792007-09-18 15:39:42 -04005346
5347 hw = ieee80211_alloc_hw(sizeof(*wl), &b43_hw_ops);
5348 if (!hw) {
5349 b43err(NULL, "Could not allocate ieee80211 device\n");
Rafał Miłecki0355a342011-05-17 14:00:01 +02005350 return ERR_PTR(-ENOMEM);
Michael Buesche4d6b792007-09-18 15:39:42 -04005351 }
Michael Buesch403a3a12009-06-08 21:04:57 +02005352 wl = hw_to_b43_wl(hw);
Michael Buesche4d6b792007-09-18 15:39:42 -04005353
5354 /* fill hw info */
Johannes Berg605a0bd2008-07-15 10:10:01 +02005355 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
John W. Linvillef5c044e2010-04-30 15:37:00 -04005356 IEEE80211_HW_SIGNAL_DBM;
Bruno Randolf566bfe52008-05-08 19:15:40 +02005357
Luis R. Rodriguezf59ac042008-08-29 16:26:43 -07005358 hw->wiphy->interface_modes =
5359 BIT(NL80211_IFTYPE_AP) |
5360 BIT(NL80211_IFTYPE_MESH_POINT) |
5361 BIT(NL80211_IFTYPE_STATION) |
5362 BIT(NL80211_IFTYPE_WDS) |
5363 BIT(NL80211_IFTYPE_ADHOC);
5364
Antonio Quartulli78f9c852012-04-01 00:35:40 +03005365 hw->wiphy->flags |= WIPHY_FLAG_IBSS_RSN;
5366
Oleksij Rempele64add22012-06-05 20:39:32 +02005367 wl->hw_registred = false;
Johannes Berge6a98542008-10-21 12:40:02 +02005368 hw->max_rates = 2;
Michael Buesche4d6b792007-09-18 15:39:42 -04005369 SET_IEEE80211_DEV(hw, dev->dev);
Larry Finger95de2842007-11-09 16:57:18 -06005370 if (is_valid_ether_addr(sprom->et1mac))
5371 SET_IEEE80211_PERM_ADDR(hw, sprom->et1mac);
Michael Buesche4d6b792007-09-18 15:39:42 -04005372 else
Larry Finger95de2842007-11-09 16:57:18 -06005373 SET_IEEE80211_PERM_ADDR(hw, sprom->il0mac);
Michael Buesche4d6b792007-09-18 15:39:42 -04005374
Michael Buesch403a3a12009-06-08 21:04:57 +02005375 /* Initialize struct b43_wl */
Michael Buesche4d6b792007-09-18 15:39:42 -04005376 wl->hw = hw;
Michael Buesche4d6b792007-09-18 15:39:42 -04005377 mutex_init(&wl->mutex);
Michael Buesch36dbd952009-09-04 22:51:29 +02005378 spin_lock_init(&wl->hardirq_lock);
Michael Buesche4d6b792007-09-18 15:39:42 -04005379 INIT_LIST_HEAD(&wl->devlist);
Michael Buescha82d9922008-04-04 21:40:06 +02005380 INIT_WORK(&wl->beacon_update_trigger, b43_beacon_update_trigger_work);
Michael Buesch18c8ade2008-08-28 19:33:40 +02005381 INIT_WORK(&wl->txpower_adjust_work, b43_phy_txpower_adjust_work);
Michael Bueschf5d40ee2009-09-04 22:53:18 +02005382 INIT_WORK(&wl->tx_work, b43_tx_work);
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01005383
5384 /* Initialize queues and flags. */
5385 for (queue_num = 0; queue_num < B43_QOS_QUEUE_NUM; queue_num++) {
5386 skb_queue_head_init(&wl->tx_queue[queue_num]);
5387 wl->tx_queue_stopped[queue_num] = 0;
5388 }
Michael Buesche4d6b792007-09-18 15:39:42 -04005389
Rafał Miłecki2729df22011-07-18 22:45:58 +02005390 snprintf(chip_name, ARRAY_SIZE(chip_name),
5391 (dev->chip_id > 0x9999) ? "%d" : "%04X", dev->chip_id);
5392 b43info(wl, "Broadcom %s WLAN found (core revision %u)\n", chip_name,
5393 dev->core_rev);
Rafał Miłecki0355a342011-05-17 14:00:01 +02005394 return wl;
Michael Buesche4d6b792007-09-18 15:39:42 -04005395}
5396
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005397#ifdef CONFIG_B43_BCMA
5398static int b43_bcma_probe(struct bcma_device *core)
Michael Buesche4d6b792007-09-18 15:39:42 -04005399{
Rafał Miłecki397915c2011-07-06 19:03:46 +02005400 struct b43_bus_dev *dev;
Rafał Miłecki24aad3f2011-07-20 20:02:39 +02005401 struct b43_wl *wl;
5402 int err;
Rafał Miłecki397915c2011-07-06 19:03:46 +02005403
5404 dev = b43_bus_dev_bcma_init(core);
5405 if (!dev)
5406 return -ENODEV;
5407
Rafał Miłecki24aad3f2011-07-20 20:02:39 +02005408 wl = b43_wireless_init(dev);
5409 if (IS_ERR(wl)) {
5410 err = PTR_ERR(wl);
5411 goto bcma_out;
5412 }
5413
5414 err = b43_one_core_attach(dev, wl);
5415 if (err)
5416 goto bcma_err_wireless_exit;
5417
Larry Finger6b6fa582012-03-08 22:27:46 -06005418 /* setup and start work to load firmware */
5419 INIT_WORK(&wl->firmware_load, b43_request_firmware);
5420 schedule_work(&wl->firmware_load);
Rafał Miłecki24aad3f2011-07-20 20:02:39 +02005421
5422bcma_out:
5423 return err;
5424
Rafał Miłecki24aad3f2011-07-20 20:02:39 +02005425bcma_err_wireless_exit:
5426 ieee80211_free_hw(wl->hw);
5427 return err;
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005428}
5429
5430static void b43_bcma_remove(struct bcma_device *core)
5431{
Rafał Miłecki24aad3f2011-07-20 20:02:39 +02005432 struct b43_wldev *wldev = bcma_get_drvdata(core);
5433 struct b43_wl *wl = wldev->wl;
5434
5435 /* We must cancel any work here before unregistering from ieee80211,
5436 * as the ieee80211 unreg will destroy the workqueue. */
5437 cancel_work_sync(&wldev->restart_work);
Larry Finger63a02ce2013-02-25 06:09:24 +00005438 cancel_work_sync(&wl->firmware_load);
Rafał Miłecki24aad3f2011-07-20 20:02:39 +02005439
Oleksij Rempele64add22012-06-05 20:39:32 +02005440 B43_WARN_ON(!wl);
Larry Fingerf89ff642012-10-24 08:57:16 -05005441 if (!wldev->fw.ucode.data)
5442 return; /* NULL if firmware never loaded */
Oleksij Rempele64add22012-06-05 20:39:32 +02005443 if (wl->current_dev == wldev && wl->hw_registred) {
Oleksij Rempele64add22012-06-05 20:39:32 +02005444 b43_leds_stop(wldev);
5445 ieee80211_unregister_hw(wl->hw);
5446 }
Rafał Miłecki24aad3f2011-07-20 20:02:39 +02005447
5448 b43_one_core_detach(wldev->dev);
5449
5450 b43_leds_unregister(wl);
5451
5452 ieee80211_free_hw(wl->hw);
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005453}
5454
5455static struct bcma_driver b43_bcma_driver = {
5456 .name = KBUILD_MODNAME,
5457 .id_table = b43_bcma_tbl,
5458 .probe = b43_bcma_probe,
5459 .remove = b43_bcma_remove,
5460};
5461#endif
5462
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005463#ifdef CONFIG_B43_SSB
Rafał Miłeckiaa634182011-05-18 02:06:35 +02005464static
5465int b43_ssb_probe(struct ssb_device *sdev, const struct ssb_device_id *id)
Michael Buesche4d6b792007-09-18 15:39:42 -04005466{
Rafał Miłecki482f0532011-05-18 02:06:36 +02005467 struct b43_bus_dev *dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04005468 struct b43_wl *wl;
5469 int err;
5470 int first = 0;
5471
Rafał Miłecki482f0532011-05-18 02:06:36 +02005472 dev = b43_bus_dev_ssb_init(sdev);
Dan Carpenter5b49b352011-06-09 10:09:34 +03005473 if (!dev)
5474 return -ENOMEM;
Rafał Miłecki482f0532011-05-18 02:06:36 +02005475
Rafał Miłeckiaa634182011-05-18 02:06:35 +02005476 wl = ssb_get_devtypedata(sdev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005477 if (!wl) {
5478 /* Probing the first core. Must setup common struct b43_wl */
5479 first = 1;
Rafał Miłeckiaa634182011-05-18 02:06:35 +02005480 b43_sprom_fixup(sdev->bus);
Rafał Miłeckid1507052011-07-05 23:54:07 +02005481 wl = b43_wireless_init(dev);
Rafał Miłecki0355a342011-05-17 14:00:01 +02005482 if (IS_ERR(wl)) {
5483 err = PTR_ERR(wl);
Michael Buesche4d6b792007-09-18 15:39:42 -04005484 goto out;
Rafał Miłecki0355a342011-05-17 14:00:01 +02005485 }
Rafał Miłeckiaa634182011-05-18 02:06:35 +02005486 ssb_set_devtypedata(sdev, wl);
5487 B43_WARN_ON(ssb_get_devtypedata(sdev) != wl);
Michael Buesche4d6b792007-09-18 15:39:42 -04005488 }
5489 err = b43_one_core_attach(dev, wl);
5490 if (err)
5491 goto err_wireless_exit;
5492
Larry Finger6b6fa582012-03-08 22:27:46 -06005493 /* setup and start work to load firmware */
5494 INIT_WORK(&wl->firmware_load, b43_request_firmware);
5495 schedule_work(&wl->firmware_load);
Michael Buesche4d6b792007-09-18 15:39:42 -04005496
5497 out:
5498 return err;
5499
Michael Buesche4d6b792007-09-18 15:39:42 -04005500 err_wireless_exit:
5501 if (first)
5502 b43_wireless_exit(dev, wl);
5503 return err;
5504}
5505
Rafał Miłeckiaa634182011-05-18 02:06:35 +02005506static void b43_ssb_remove(struct ssb_device *sdev)
Michael Buesche4d6b792007-09-18 15:39:42 -04005507{
Rafał Miłeckiaa634182011-05-18 02:06:35 +02005508 struct b43_wl *wl = ssb_get_devtypedata(sdev);
5509 struct b43_wldev *wldev = ssb_get_drvdata(sdev);
Pavel Roskine61b52d2011-07-22 18:07:13 -04005510 struct b43_bus_dev *dev = wldev->dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04005511
Michael Buesch3bf0a322008-05-22 16:32:16 +02005512 /* We must cancel any work here before unregistering from ieee80211,
5513 * as the ieee80211 unreg will destroy the workqueue. */
5514 cancel_work_sync(&wldev->restart_work);
Larry Finger63a02ce2013-02-25 06:09:24 +00005515 cancel_work_sync(&wl->firmware_load);
Michael Buesch3bf0a322008-05-22 16:32:16 +02005516
Michael Buesche4d6b792007-09-18 15:39:42 -04005517 B43_WARN_ON(!wl);
Larry Fingerf89ff642012-10-24 08:57:16 -05005518 if (!wldev->fw.ucode.data)
5519 return; /* NULL if firmware never loaded */
Oleksij Rempele64add22012-06-05 20:39:32 +02005520 if (wl->current_dev == wldev && wl->hw_registred) {
Albert Herranz82905ac2009-09-16 00:26:19 +02005521 b43_leds_stop(wldev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005522 ieee80211_unregister_hw(wl->hw);
Michael Buesch403a3a12009-06-08 21:04:57 +02005523 }
Michael Buesche4d6b792007-09-18 15:39:42 -04005524
Pavel Roskine61b52d2011-07-22 18:07:13 -04005525 b43_one_core_detach(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005526
5527 if (list_empty(&wl->devlist)) {
Michael Buesch727c9882009-10-01 15:54:32 +02005528 b43_leds_unregister(wl);
Michael Buesche4d6b792007-09-18 15:39:42 -04005529 /* Last core on the chip unregistered.
5530 * We can destroy common struct b43_wl.
5531 */
Pavel Roskine61b52d2011-07-22 18:07:13 -04005532 b43_wireless_exit(dev, wl);
Michael Buesche4d6b792007-09-18 15:39:42 -04005533 }
5534}
5535
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005536static struct ssb_driver b43_ssb_driver = {
5537 .name = KBUILD_MODNAME,
5538 .id_table = b43_ssb_tbl,
5539 .probe = b43_ssb_probe,
5540 .remove = b43_ssb_remove,
5541};
5542#endif /* CONFIG_B43_SSB */
5543
Michael Buesche4d6b792007-09-18 15:39:42 -04005544/* Perform a hardware reset. This can be called from any context. */
5545void b43_controller_restart(struct b43_wldev *dev, const char *reason)
5546{
5547 /* Must avoid requeueing, if we are in shutdown. */
5548 if (b43_status(dev) < B43_STAT_INITIALIZED)
5549 return;
5550 b43info(dev->wl, "Controller RESET (%s) ...\n", reason);
Luis R. Rodriguez42935ec2009-07-29 20:08:07 -04005551 ieee80211_queue_work(dev->wl->hw, &dev->restart_work);
Michael Buesche4d6b792007-09-18 15:39:42 -04005552}
5553
Michael Buesch26bc7832008-02-09 00:18:35 +01005554static void b43_print_driverinfo(void)
5555{
5556 const char *feat_pci = "", *feat_pcmcia = "", *feat_nphy = "",
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005557 *feat_leds = "", *feat_sdio = "";
Michael Buesch26bc7832008-02-09 00:18:35 +01005558
5559#ifdef CONFIG_B43_PCI_AUTOSELECT
5560 feat_pci = "P";
5561#endif
5562#ifdef CONFIG_B43_PCMCIA
5563 feat_pcmcia = "M";
5564#endif
Rafał Miłecki692d2c02010-12-07 21:56:00 +01005565#ifdef CONFIG_B43_PHY_N
Michael Buesch26bc7832008-02-09 00:18:35 +01005566 feat_nphy = "N";
5567#endif
5568#ifdef CONFIG_B43_LEDS
5569 feat_leds = "L";
5570#endif
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005571#ifdef CONFIG_B43_SDIO
5572 feat_sdio = "S";
5573#endif
Michael Buesch26bc7832008-02-09 00:18:35 +01005574 printk(KERN_INFO "Broadcom 43xx driver loaded "
Michael Büsch8b0be902011-08-21 17:24:47 +02005575 "[ Features: %s%s%s%s%s ]\n",
Michael Buesch26bc7832008-02-09 00:18:35 +01005576 feat_pci, feat_pcmcia, feat_nphy,
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005577 feat_leds, feat_sdio);
Michael Buesch26bc7832008-02-09 00:18:35 +01005578}
5579
Michael Buesche4d6b792007-09-18 15:39:42 -04005580static int __init b43_init(void)
5581{
5582 int err;
5583
5584 b43_debugfs_init();
5585 err = b43_pcmcia_init();
5586 if (err)
5587 goto err_dfs_exit;
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005588 err = b43_sdio_init();
Michael Buesche4d6b792007-09-18 15:39:42 -04005589 if (err)
5590 goto err_pcmcia_exit;
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005591#ifdef CONFIG_B43_BCMA
5592 err = bcma_driver_register(&b43_bcma_driver);
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005593 if (err)
5594 goto err_sdio_exit;
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005595#endif
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005596#ifdef CONFIG_B43_SSB
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005597 err = ssb_driver_register(&b43_ssb_driver);
5598 if (err)
5599 goto err_bcma_driver_exit;
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005600#endif
Michael Buesch26bc7832008-02-09 00:18:35 +01005601 b43_print_driverinfo();
Michael Buesche4d6b792007-09-18 15:39:42 -04005602
5603 return err;
5604
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005605#ifdef CONFIG_B43_SSB
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005606err_bcma_driver_exit:
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005607#endif
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005608#ifdef CONFIG_B43_BCMA
5609 bcma_driver_unregister(&b43_bcma_driver);
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005610err_sdio_exit:
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005611#endif
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005612 b43_sdio_exit();
Michael Buesche4d6b792007-09-18 15:39:42 -04005613err_pcmcia_exit:
5614 b43_pcmcia_exit();
5615err_dfs_exit:
5616 b43_debugfs_exit();
5617 return err;
5618}
5619
5620static void __exit b43_exit(void)
5621{
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005622#ifdef CONFIG_B43_SSB
Michael Buesche4d6b792007-09-18 15:39:42 -04005623 ssb_driver_unregister(&b43_ssb_driver);
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005624#endif
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005625#ifdef CONFIG_B43_BCMA
5626 bcma_driver_unregister(&b43_bcma_driver);
5627#endif
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005628 b43_sdio_exit();
Michael Buesche4d6b792007-09-18 15:39:42 -04005629 b43_pcmcia_exit();
5630 b43_debugfs_exit();
5631}
5632
5633module_init(b43_init)
5634module_exit(b43_exit)