blob: 0bd26dbca09fa0d86e4b4bde94b410f3ebacfcaf [file] [log] [blame]
Bryan Wu1394f032007-05-06 14:50:22 -07001#
2# For a description of the syntax of this configuration file,
3# see Documentation/kbuild/kconfig-language.txt.
4#
5
Mike Frysinger53f8a252007-11-15 15:48:01 +08006mainmenu "Blackfin Kernel Configuration"
Bryan Wu1394f032007-05-06 14:50:22 -07007
Alan Jenkins9e1b9b82009-11-07 21:03:54 +00008config SYMBOL_PREFIX
9 string
10 default "_"
11
Bryan Wu1394f032007-05-06 14:50:22 -070012config MMU
Mike Frysingerbac7d892009-06-07 03:46:06 -040013 def_bool n
Bryan Wu1394f032007-05-06 14:50:22 -070014
15config FPU
Mike Frysingerbac7d892009-06-07 03:46:06 -040016 def_bool n
Bryan Wu1394f032007-05-06 14:50:22 -070017
18config RWSEM_GENERIC_SPINLOCK
Mike Frysingerbac7d892009-06-07 03:46:06 -040019 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -070020
21config RWSEM_XCHGADD_ALGORITHM
Mike Frysingerbac7d892009-06-07 03:46:06 -040022 def_bool n
Bryan Wu1394f032007-05-06 14:50:22 -070023
24config BLACKFIN
Mike Frysingerbac7d892009-06-07 03:46:06 -040025 def_bool y
Mike Frysinger1ee76d72009-06-10 04:45:29 -040026 select HAVE_FUNCTION_GRAPH_TRACER
Mike Frysinger1c873be2009-06-09 07:25:09 -040027 select HAVE_FUNCTION_TRACER
Sam Ravnborgec7748b2008-02-09 10:46:40 +010028 select HAVE_IDE
Mike Frysinger538067c2009-06-07 03:47:01 -040029 select HAVE_KERNEL_GZIP
30 select HAVE_KERNEL_BZIP2
31 select HAVE_KERNEL_LZMA
Mathieu Desnoyers42d4b832008-02-02 15:10:34 -050032 select HAVE_OPROFILE
Michael Hennericha4f0b32c2008-11-18 17:48:22 +080033 select ARCH_WANT_OPTIONAL_GPIOLIB
Bryan Wu1394f032007-05-06 14:50:22 -070034
Mike Frysingerddf9dda2009-06-13 07:42:58 -040035config GENERIC_CSUM
36 def_bool y
37
Mike Frysinger70f12562009-06-07 17:18:25 -040038config GENERIC_BUG
39 def_bool y
40 depends on BUG
41
Aubrey Lie3defff2007-05-21 18:09:11 +080042config ZONE_DMA
Mike Frysingerbac7d892009-06-07 03:46:06 -040043 def_bool y
Aubrey Lie3defff2007-05-21 18:09:11 +080044
Bryan Wu1394f032007-05-06 14:50:22 -070045config GENERIC_FIND_NEXT_BIT
Mike Frysingerbac7d892009-06-07 03:46:06 -040046 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -070047
Bryan Wu1394f032007-05-06 14:50:22 -070048config GENERIC_HARDIRQS
Mike Frysingerbac7d892009-06-07 03:46:06 -040049 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -070050
51config GENERIC_IRQ_PROBE
Mike Frysingerbac7d892009-06-07 03:46:06 -040052 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -070053
Michael Hennerich796dada2009-09-30 07:54:40 +000054config GENERIC_HARDIRQS_NO__DO_IRQ
55 def_bool y
56
Michael Hennerichb2d15832007-07-24 15:46:36 +080057config GENERIC_GPIO
Mike Frysingerbac7d892009-06-07 03:46:06 -040058 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -070059
60config FORCE_MAX_ZONEORDER
61 int
62 default "14"
63
64config GENERIC_CALIBRATE_DELAY
Mike Frysingerbac7d892009-06-07 03:46:06 -040065 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -070066
Mike Frysinger6fa68e72009-06-08 18:45:01 -040067config LOCKDEP_SUPPORT
68 def_bool y
69
Mike Frysingerc7b412f2009-06-08 18:44:45 -040070config STACKTRACE_SUPPORT
71 def_bool y
72
Mike Frysinger8f860012009-06-08 12:49:48 -040073config TRACE_IRQFLAGS_SUPPORT
74 def_bool y
Bryan Wu1394f032007-05-06 14:50:22 -070075
Bryan Wu1394f032007-05-06 14:50:22 -070076source "init/Kconfig"
Matt Helsleydc52ddc2008-10-18 20:27:21 -070077
Bryan Wu1394f032007-05-06 14:50:22 -070078source "kernel/Kconfig.preempt"
79
Matt Helsleydc52ddc2008-10-18 20:27:21 -070080source "kernel/Kconfig.freezer"
81
Bryan Wu1394f032007-05-06 14:50:22 -070082menu "Blackfin Processor Options"
83
84comment "Processor and Board Settings"
85
86choice
87 prompt "CPU"
88 default BF533
89
Bryan Wu2f6f4bc2008-11-18 17:48:21 +080090config BF512
91 bool "BF512"
92 help
93 BF512 Processor Support.
94
95config BF514
96 bool "BF514"
97 help
98 BF514 Processor Support.
99
100config BF516
101 bool "BF516"
102 help
103 BF516 Processor Support.
104
105config BF518
106 bool "BF518"
107 help
108 BF518 Processor Support.
109
Michael Hennerich59003142007-10-21 16:54:27 +0800110config BF522
111 bool "BF522"
112 help
113 BF522 Processor Support.
114
Mike Frysinger1545a112007-12-24 16:54:48 +0800115config BF523
116 bool "BF523"
117 help
118 BF523 Processor Support.
119
120config BF524
121 bool "BF524"
122 help
123 BF524 Processor Support.
124
Michael Hennerich59003142007-10-21 16:54:27 +0800125config BF525
126 bool "BF525"
127 help
128 BF525 Processor Support.
129
Mike Frysinger1545a112007-12-24 16:54:48 +0800130config BF526
131 bool "BF526"
132 help
133 BF526 Processor Support.
134
Michael Hennerich59003142007-10-21 16:54:27 +0800135config BF527
136 bool "BF527"
137 help
138 BF527 Processor Support.
139
Bryan Wu1394f032007-05-06 14:50:22 -0700140config BF531
141 bool "BF531"
142 help
143 BF531 Processor Support.
144
145config BF532
146 bool "BF532"
147 help
148 BF532 Processor Support.
149
150config BF533
151 bool "BF533"
152 help
153 BF533 Processor Support.
154
155config BF534
156 bool "BF534"
157 help
158 BF534 Processor Support.
159
160config BF536
161 bool "BF536"
162 help
163 BF536 Processor Support.
164
165config BF537
166 bool "BF537"
167 help
168 BF537 Processor Support.
169
Michael Hennerichdc26aec2008-11-18 17:48:22 +0800170config BF538
171 bool "BF538"
172 help
173 BF538 Processor Support.
174
175config BF539
176 bool "BF539"
177 help
178 BF539 Processor Support.
179
Mike Frysinger5df326a2009-11-16 23:49:41 +0000180config BF542_std
Roy Huang24a07a12007-07-12 22:41:45 +0800181 bool "BF542"
182 help
183 BF542 Processor Support.
184
Mike Frysinger2f89c062009-02-04 16:49:45 +0800185config BF542M
186 bool "BF542m"
187 help
188 BF542 Processor Support.
189
Mike Frysinger5df326a2009-11-16 23:49:41 +0000190config BF544_std
Roy Huang24a07a12007-07-12 22:41:45 +0800191 bool "BF544"
192 help
193 BF544 Processor Support.
194
Mike Frysinger2f89c062009-02-04 16:49:45 +0800195config BF544M
196 bool "BF544m"
197 help
198 BF544 Processor Support.
199
Mike Frysinger5df326a2009-11-16 23:49:41 +0000200config BF547_std
Mike Frysinger7c7fd172007-11-15 21:10:21 +0800201 bool "BF547"
202 help
203 BF547 Processor Support.
204
Mike Frysinger2f89c062009-02-04 16:49:45 +0800205config BF547M
206 bool "BF547m"
207 help
208 BF547 Processor Support.
209
Mike Frysinger5df326a2009-11-16 23:49:41 +0000210config BF548_std
Roy Huang24a07a12007-07-12 22:41:45 +0800211 bool "BF548"
212 help
213 BF548 Processor Support.
214
Mike Frysinger2f89c062009-02-04 16:49:45 +0800215config BF548M
216 bool "BF548m"
217 help
218 BF548 Processor Support.
219
Mike Frysinger5df326a2009-11-16 23:49:41 +0000220config BF549_std
Roy Huang24a07a12007-07-12 22:41:45 +0800221 bool "BF549"
222 help
223 BF549 Processor Support.
224
Mike Frysinger2f89c062009-02-04 16:49:45 +0800225config BF549M
226 bool "BF549m"
227 help
228 BF549 Processor Support.
229
Bryan Wu1394f032007-05-06 14:50:22 -0700230config BF561
231 bool "BF561"
232 help
Mike Frysingercd88b4d2008-10-09 12:03:22 +0800233 BF561 Processor Support.
Bryan Wu1394f032007-05-06 14:50:22 -0700234
235endchoice
236
Graf Yang46fa5ee2009-01-07 23:14:39 +0800237config SMP
238 depends on BF561
Yi Li0d152c22009-12-28 10:21:49 +0000239 select TICKSOURCE_CORETMR
Graf Yang46fa5ee2009-01-07 23:14:39 +0800240 bool "Symmetric multi-processing support"
241 ---help---
242 This enables support for systems with more than one CPU,
243 like the dual core BF561. If you have a system with only one
244 CPU, say N. If you have a system with more than one CPU, say Y.
245
246 If you don't know what to do here, say N.
247
248config NR_CPUS
249 int
250 depends on SMP
251 default 2 if BF561
252
253config IRQ_PER_CPU
254 bool
255 depends on SMP
256 default y
257
Graf Yangead9b112009-12-14 08:01:08 +0000258config HAVE_LEGACY_PER_CPU_AREA
259 def_bool y
260 depends on SMP
261
Mike Frysinger0c0497c2008-10-09 17:32:28 +0800262config BF_REV_MIN
263 int
Mike Frysinger2f89c062009-02-04 16:49:45 +0800264 default 0 if (BF51x || BF52x || (BF54x && !BF54xM))
Mike Frysinger0c0497c2008-10-09 17:32:28 +0800265 default 2 if (BF537 || BF536 || BF534)
Mike Frysinger2f89c062009-02-04 16:49:45 +0800266 default 3 if (BF561 || BF533 || BF532 || BF531 || BF54xM)
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800267 default 4 if (BF538 || BF539)
Mike Frysinger0c0497c2008-10-09 17:32:28 +0800268
269config BF_REV_MAX
270 int
Mike Frysinger2f89c062009-02-04 16:49:45 +0800271 default 2 if (BF51x || BF52x || (BF54x && !BF54xM))
272 default 3 if (BF537 || BF536 || BF534 || BF54xM)
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800273 default 5 if (BF561 || BF538 || BF539)
Mike Frysinger0c0497c2008-10-09 17:32:28 +0800274 default 6 if (BF533 || BF532 || BF531)
275
Bryan Wu1394f032007-05-06 14:50:22 -0700276choice
277 prompt "Silicon Rev"
Mike Frysingerf8b55652009-04-13 21:58:34 +0000278 default BF_REV_0_0 if (BF51x || BF52x)
279 default BF_REV_0_2 if (BF534 || BF536 || BF537 || (BF54x && !BF54xM))
Mike Frysinger2f89c062009-02-04 16:49:45 +0800280 default BF_REV_0_3 if (BF531 || BF532 || BF533 || BF54xM || BF561)
Roy Huang24a07a12007-07-12 22:41:45 +0800281
282config BF_REV_0_0
283 bool "0.0"
Mike Frysinger2f89c062009-02-04 16:49:45 +0800284 depends on (BF51x || BF52x || (BF54x && !BF54xM))
Michael Hennerich59003142007-10-21 16:54:27 +0800285
286config BF_REV_0_1
Mike Frysingerd07f4382007-11-15 15:49:17 +0800287 bool "0.1"
Mike Frysinger3d15f302009-06-15 16:21:44 +0000288 depends on (BF51x || BF52x || (BF54x && !BF54xM))
Bryan Wu1394f032007-05-06 14:50:22 -0700289
290config BF_REV_0_2
291 bool "0.2"
Mike Frysinger2f89c062009-02-04 16:49:45 +0800292 depends on (BF52x || BF537 || BF536 || BF534 || (BF54x && !BF54xM))
Bryan Wu1394f032007-05-06 14:50:22 -0700293
294config BF_REV_0_3
295 bool "0.3"
Mike Frysinger2f89c062009-02-04 16:49:45 +0800296 depends on (BF54xM || BF561 || BF537 || BF536 || BF534 || BF533 || BF532 || BF531)
Bryan Wu1394f032007-05-06 14:50:22 -0700297
298config BF_REV_0_4
299 bool "0.4"
Michael Hennerichdc26aec2008-11-18 17:48:22 +0800300 depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539)
Bryan Wu1394f032007-05-06 14:50:22 -0700301
302config BF_REV_0_5
303 bool "0.5"
Michael Hennerichdc26aec2008-11-18 17:48:22 +0800304 depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539)
Bryan Wu1394f032007-05-06 14:50:22 -0700305
Mike Frysinger49f72532008-10-09 12:06:27 +0800306config BF_REV_0_6
307 bool "0.6"
308 depends on (BF533 || BF532 || BF531)
309
Jie Zhangde3025f2007-06-25 18:04:12 +0800310config BF_REV_ANY
311 bool "any"
312
313config BF_REV_NONE
314 bool "none"
315
Bryan Wu1394f032007-05-06 14:50:22 -0700316endchoice
317
Roy Huang24a07a12007-07-12 22:41:45 +0800318config BF53x
319 bool
320 depends on (BF531 || BF532 || BF533 || BF534 || BF536 || BF537)
321 default y
322
Bryan Wu1394f032007-05-06 14:50:22 -0700323config MEM_GENERIC_BOARD
324 bool
325 depends on GENERIC_BOARD
326 default y
327
328config MEM_MT48LC64M4A2FB_7E
329 bool
330 depends on (BFIN533_STAMP)
331 default y
332
333config MEM_MT48LC16M16A2TG_75
334 bool
335 depends on (BFIN533_EZKIT || BFIN561_EZKIT \
Harald Krapfenbauer60584342009-09-10 15:12:08 +0000336 || BFIN533_BLUETECHNIX_CM || BFIN537_BLUETECHNIX_CM_E \
337 || BFIN537_BLUETECHNIX_CM_U || H8606_HVSISTEMAS \
338 || BFIN527_BLUETECHNIX_CM)
Bryan Wu1394f032007-05-06 14:50:22 -0700339 default y
340
341config MEM_MT48LC32M8A2_75
342 bool
Michael Hennerichdc26aec2008-11-18 17:48:22 +0800343 depends on (BFIN537_STAMP || PNAV10 || BFIN538_EZKIT)
Bryan Wu1394f032007-05-06 14:50:22 -0700344 default y
345
346config MEM_MT48LC8M32B2B5_7
347 bool
348 depends on (BFIN561_BLUETECHNIX_CM)
349 default y
350
Michael Hennerich59003142007-10-21 16:54:27 +0800351config MEM_MT48LC32M16A2TG_75
352 bool
Michael Hennerich6924dfb2009-12-07 13:41:28 +0000353 depends on (BFIN527_EZKIT || BFIN527_EZKIT_V2 || BFIN532_IP0X || BLACKSTAMP)
Michael Hennerich59003142007-10-21 16:54:27 +0800354 default y
355
Sonic Zhang49345402009-01-07 23:14:38 +0800356config MEM_MT48LC32M8A2_75
357 bool
358 depends on (BFIN518F_EZBRD)
359 default y
360
Graf Yangee48efb2009-06-18 04:32:04 +0000361config MEM_MT48H32M16LFCJ_75
362 bool
363 depends on (BFIN526_EZBRD)
364 default y
365
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800366source "arch/blackfin/mach-bf518/Kconfig"
Michael Hennerich59003142007-10-21 16:54:27 +0800367source "arch/blackfin/mach-bf527/Kconfig"
Bryan Wu1394f032007-05-06 14:50:22 -0700368source "arch/blackfin/mach-bf533/Kconfig"
369source "arch/blackfin/mach-bf561/Kconfig"
370source "arch/blackfin/mach-bf537/Kconfig"
Michael Hennerichdc26aec2008-11-18 17:48:22 +0800371source "arch/blackfin/mach-bf538/Kconfig"
Roy Huang24a07a12007-07-12 22:41:45 +0800372source "arch/blackfin/mach-bf548/Kconfig"
Bryan Wu1394f032007-05-06 14:50:22 -0700373
374menu "Board customizations"
375
376config CMDLINE_BOOL
377 bool "Default bootloader kernel arguments"
378
379config CMDLINE
380 string "Initial kernel command string"
381 depends on CMDLINE_BOOL
382 default "console=ttyBF0,57600"
383 help
384 If you don't have a boot loader capable of passing a command line string
385 to the kernel, you may specify one here. As a minimum, you should specify
386 the memory size and the root device (e.g., mem=8M, root=/dev/nfs).
387
Mike Frysinger5f004c22008-04-25 02:11:24 +0800388config BOOT_LOAD
389 hex "Kernel load address for booting"
390 default "0x1000"
391 range 0x1000 0x20000000
392 help
393 This option allows you to set the load address of the kernel.
394 This can be useful if you are on a board which has a small amount
395 of memory or you wish to reserve some memory at the beginning of
396 the address space.
397
398 Note that you need to keep this value above 4k (0x1000) as this
399 memory region is used to capture NULL pointer references as well
400 as some core kernel functions.
401
Michael Hennerich8cc71172008-10-13 14:45:06 +0800402config ROM_BASE
403 hex "Kernel ROM Base"
Mike Frysinger86249912008-11-18 17:48:22 +0800404 depends on ROMKERNEL
Michael Hennerich8cc71172008-10-13 14:45:06 +0800405 default "0x20040000"
406 range 0x20000000 0x20400000 if !(BF54x || BF561)
407 range 0x20000000 0x30000000 if (BF54x || BF561)
408 help
409
Robin Getzf16295e2007-08-03 18:07:17 +0800410comment "Clock/PLL Setup"
Bryan Wu1394f032007-05-06 14:50:22 -0700411
412config CLKIN_HZ
Sonic Zhang2fb6cb42008-04-25 04:39:28 +0800413 int "Frequency of the crystal on the board in Hz"
Mike Frysinger5d1617b2008-04-24 05:03:26 +0800414 default "10000000" if BFIN532_IP0X
Mike Frysingerd0cb9b42009-06-11 21:52:35 +0000415 default "11059200" if BFIN533_STAMP
416 default "24576000" if PNAV10
417 default "25000000" # most people use this
418 default "27000000" if BFIN533_EZKIT
419 default "30000000" if BFIN561_EZKIT
Bryan Wu1394f032007-05-06 14:50:22 -0700420 help
421 The frequency of CLKIN crystal oscillator on the board in Hz.
Sonic Zhang2fb6cb42008-04-25 04:39:28 +0800422 Warning: This value should match the crystal on the board. Otherwise,
423 peripherals won't work properly.
Bryan Wu1394f032007-05-06 14:50:22 -0700424
Robin Getzf16295e2007-08-03 18:07:17 +0800425config BFIN_KERNEL_CLOCK
426 bool "Re-program Clocks while Kernel boots?"
427 default n
428 help
429 This option decides if kernel clocks are re-programed from the
430 bootloader settings. If the clocks are not set, the SDRAM settings
431 are also not changed, and the Bootloader does 100% of the hardware
432 configuration.
433
434config PLL_BYPASS
Mike Frysingere4e9a7a2007-11-15 20:39:34 +0800435 bool "Bypass PLL"
436 depends on BFIN_KERNEL_CLOCK
437 default n
Robin Getzf16295e2007-08-03 18:07:17 +0800438
439config CLKIN_HALF
440 bool "Half Clock In"
441 depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
442 default n
443 help
444 If this is set the clock will be divided by 2, before it goes to the PLL.
445
446config VCO_MULT
447 int "VCO Multiplier"
448 depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
449 range 1 64
450 default "22" if BFIN533_EZKIT
451 default "45" if BFIN533_STAMP
Michael Hennerich6924dfb2009-12-07 13:41:28 +0000452 default "20" if (BFIN537_STAMP || BFIN527_EZKIT || BFIN527_EZKIT_V2 || BFIN548_EZKIT || BFIN548_BLUETECHNIX_CM || BFIN538_EZKIT)
Robin Getzf16295e2007-08-03 18:07:17 +0800453 default "22" if BFIN533_BLUETECHNIX_CM
Harald Krapfenbauer60584342009-09-10 15:12:08 +0000454 default "20" if (BFIN537_BLUETECHNIX_CM_E || BFIN537_BLUETECHNIX_CM_U || BFIN527_BLUETECHNIX_CM || BFIN561_BLUETECHNIX_CM)
Robin Getzf16295e2007-08-03 18:07:17 +0800455 default "20" if BFIN561_EZKIT
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800456 default "16" if (H8606_HVSISTEMAS || BLACKSTAMP || BFIN526_EZBRD || BFIN518F_EZBRD)
Robin Getzf16295e2007-08-03 18:07:17 +0800457 help
458 This controls the frequency of the on-chip PLL. This can be between 1 and 64.
459 PLL Frequency = (Crystal Frequency) * (this setting)
460
461choice
462 prompt "Core Clock Divider"
463 depends on BFIN_KERNEL_CLOCK
464 default CCLK_DIV_1
465 help
466 This sets the frequency of the core. It can be 1, 2, 4 or 8
467 Core Frequency = (PLL frequency) / (this setting)
468
469config CCLK_DIV_1
470 bool "1"
471
472config CCLK_DIV_2
473 bool "2"
474
475config CCLK_DIV_4
476 bool "4"
477
478config CCLK_DIV_8
479 bool "8"
480endchoice
481
482config SCLK_DIV
483 int "System Clock Divider"
484 depends on BFIN_KERNEL_CLOCK
485 range 1 15
Mike Frysinger5f004c22008-04-25 02:11:24 +0800486 default 5
Robin Getzf16295e2007-08-03 18:07:17 +0800487 help
488 This sets the frequency of the system clock (including SDRAM or DDR).
489 This can be between 1 and 15
490 System Clock = (PLL frequency) / (this setting)
491
Mike Frysinger5f004c22008-04-25 02:11:24 +0800492choice
493 prompt "DDR SDRAM Chip Type"
494 depends on BFIN_KERNEL_CLOCK
495 depends on BF54x
496 default MEM_MT46V32M16_5B
497
498config MEM_MT46V32M16_6T
499 bool "MT46V32M16_6T"
500
501config MEM_MT46V32M16_5B
502 bool "MT46V32M16_5B"
503endchoice
504
Michael Hennerich73feb5c2009-01-07 23:14:39 +0800505choice
506 prompt "DDR/SDRAM Timing"
507 depends on BFIN_KERNEL_CLOCK
508 default BFIN_KERNEL_CLOCK_MEMINIT_CALC
509 help
510 This option allows you to specify Blackfin SDRAM/DDR Timing parameters
511 The calculated SDRAM timing parameters may not be 100%
512 accurate - This option is therefore marked experimental.
513
514config BFIN_KERNEL_CLOCK_MEMINIT_CALC
515 bool "Calculate Timings (EXPERIMENTAL)"
516 depends on EXPERIMENTAL
517
518config BFIN_KERNEL_CLOCK_MEMINIT_SPEC
519 bool "Provide accurate Timings based on target SCLK"
520 help
521 Please consult the Blackfin Hardware Reference Manuals as well
522 as the memory device datasheet.
523 http://docs.blackfin.uclinux.org/doku.php?id=bfin:sdram
524endchoice
525
526menu "Memory Init Control"
527 depends on BFIN_KERNEL_CLOCK_MEMINIT_SPEC
528
529config MEM_DDRCTL0
530 depends on BF54x
531 hex "DDRCTL0"
532 default 0x0
533
534config MEM_DDRCTL1
535 depends on BF54x
536 hex "DDRCTL1"
537 default 0x0
538
539config MEM_DDRCTL2
540 depends on BF54x
541 hex "DDRCTL2"
542 default 0x0
543
544config MEM_EBIU_DDRQUE
545 depends on BF54x
546 hex "DDRQUE"
547 default 0x0
548
549config MEM_SDRRC
550 depends on !BF54x
551 hex "SDRRC"
552 default 0x0
553
554config MEM_SDGCTL
555 depends on !BF54x
556 hex "SDGCTL"
557 default 0x0
558endmenu
559
Robin Getzf16295e2007-08-03 18:07:17 +0800560#
561# Max & Min Speeds for various Chips
562#
563config MAX_VCO_HZ
564 int
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800565 default 400000000 if BF512
566 default 400000000 if BF514
567 default 400000000 if BF516
568 default 400000000 if BF518
Mike Frysinger7b062632009-08-11 21:27:09 +0000569 default 400000000 if BF522
570 default 600000000 if BF523
Mike Frysinger1545a112007-12-24 16:54:48 +0800571 default 400000000 if BF524
Robin Getzf16295e2007-08-03 18:07:17 +0800572 default 600000000 if BF525
Mike Frysinger1545a112007-12-24 16:54:48 +0800573 default 400000000 if BF526
Robin Getzf16295e2007-08-03 18:07:17 +0800574 default 600000000 if BF527
575 default 400000000 if BF531
576 default 400000000 if BF532
577 default 750000000 if BF533
578 default 500000000 if BF534
579 default 400000000 if BF536
580 default 600000000 if BF537
Robin Getzf72eecb2007-11-21 16:29:20 +0800581 default 533333333 if BF538
582 default 533333333 if BF539
Robin Getzf16295e2007-08-03 18:07:17 +0800583 default 600000000 if BF542
Robin Getzf72eecb2007-11-21 16:29:20 +0800584 default 533333333 if BF544
Mike Frysinger1545a112007-12-24 16:54:48 +0800585 default 600000000 if BF547
586 default 600000000 if BF548
Robin Getzf72eecb2007-11-21 16:29:20 +0800587 default 533333333 if BF549
Robin Getzf16295e2007-08-03 18:07:17 +0800588 default 600000000 if BF561
589
590config MIN_VCO_HZ
591 int
592 default 50000000
593
594config MAX_SCLK_HZ
595 int
Robin Getzf72eecb2007-11-21 16:29:20 +0800596 default 133333333
Robin Getzf16295e2007-08-03 18:07:17 +0800597
598config MIN_SCLK_HZ
599 int
600 default 27000000
601
602comment "Kernel Timer/Scheduler"
603
604source kernel/Kconfig.hz
605
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800606config GENERIC_TIME
john stultz10f03f12009-09-15 21:17:19 -0700607 def_bool y
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800608
609config GENERIC_CLOCKEVENTS
610 bool "Generic clock events"
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800611 default y
612
Yi Li0d152c22009-12-28 10:21:49 +0000613menu "Clock event device"
Graf Yang1fa9be72009-05-15 11:01:59 +0000614 depends on GENERIC_CLOCKEVENTS
Graf Yang1fa9be72009-05-15 11:01:59 +0000615config TICKSOURCE_GPTMR0
Yi Li0d152c22009-12-28 10:21:49 +0000616 bool "GPTimer0"
617 depends on !SMP
Graf Yang1fa9be72009-05-15 11:01:59 +0000618 select BFIN_GPTIMERS
Graf Yang1fa9be72009-05-15 11:01:59 +0000619
620config TICKSOURCE_CORETMR
Yi Li0d152c22009-12-28 10:21:49 +0000621 bool "Core timer"
622 default y
623endmenu
Graf Yang1fa9be72009-05-15 11:01:59 +0000624
Yi Li0d152c22009-12-28 10:21:49 +0000625menu "Clock souce"
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800626 depends on GENERIC_CLOCKEVENTS
Yi Li0d152c22009-12-28 10:21:49 +0000627config CYCLES_CLOCKSOURCE
628 bool "CYCLES"
629 default y
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800630 depends on !BFIN_SCRATCH_REG_CYCLES
Graf Yang1fa9be72009-05-15 11:01:59 +0000631 depends on !SMP
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800632 help
633 If you say Y here, you will enable support for using the 'cycles'
634 registers as a clock source. Doing so means you will be unable to
635 safely write to the 'cycles' register during runtime. You will
636 still be able to read it (such as for performance monitoring), but
637 writing the registers will most likely crash the kernel.
638
Graf Yang1fa9be72009-05-15 11:01:59 +0000639config GPTMR0_CLOCKSOURCE
Yi Li0d152c22009-12-28 10:21:49 +0000640 bool "GPTimer0"
Mike Frysinger3aca47c2009-06-18 19:40:47 +0000641 select BFIN_GPTIMERS
Graf Yang1fa9be72009-05-15 11:01:59 +0000642 depends on !TICKSOURCE_GPTMR0
Yi Li0d152c22009-12-28 10:21:49 +0000643endmenu
Graf Yang1fa9be72009-05-15 11:01:59 +0000644
john stultz10f03f12009-09-15 21:17:19 -0700645config ARCH_USES_GETTIMEOFFSET
646 depends on !GENERIC_CLOCKEVENTS
647 def_bool y
648
Vitja Makarov8b5f79f2008-02-29 12:24:23 +0800649source kernel/time/Kconfig
650
Mike Frysinger5f004c22008-04-25 02:11:24 +0800651comment "Misc"
Sonic Zhang971d5bc2008-01-27 16:32:31 +0800652
Mike Frysingerf0b5d122007-08-05 17:03:59 +0800653choice
654 prompt "Blackfin Exception Scratch Register"
655 default BFIN_SCRATCH_REG_RETN
656 help
657 Select the resource to reserve for the Exception handler:
658 - RETN: Non-Maskable Interrupt (NMI)
659 - RETE: Exception Return (JTAG/ICE)
660 - CYCLES: Performance counter
661
662 If you are unsure, please select "RETN".
663
664config BFIN_SCRATCH_REG_RETN
665 bool "RETN"
666 help
667 Use the RETN register in the Blackfin exception handler
668 as a stack scratch register. This means you cannot
669 safely use NMI on the Blackfin while running Linux, but
670 you can debug the system with a JTAG ICE and use the
671 CYCLES performance registers.
672
673 If you are unsure, please select "RETN".
674
675config BFIN_SCRATCH_REG_RETE
676 bool "RETE"
677 help
678 Use the RETE register in the Blackfin exception handler
679 as a stack scratch register. This means you cannot
680 safely use a JTAG ICE while debugging a Blackfin board,
681 but you can safely use the CYCLES performance registers
682 and the NMI.
683
684 If you are unsure, please select "RETN".
685
686config BFIN_SCRATCH_REG_CYCLES
687 bool "CYCLES"
688 help
689 Use the CYCLES register in the Blackfin exception handler
690 as a stack scratch register. This means you cannot
691 safely use the CYCLES performance registers on a Blackfin
692 board at anytime, but you can debug the system with a JTAG
693 ICE and use the NMI.
694
695 If you are unsure, please select "RETN".
696
697endchoice
698
Bryan Wu1394f032007-05-06 14:50:22 -0700699endmenu
700
701
702menu "Blackfin Kernel Optimizations"
Graf Yang46fa5ee2009-01-07 23:14:39 +0800703 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -0700704
Bryan Wu1394f032007-05-06 14:50:22 -0700705comment "Memory Optimizations"
706
707config I_ENTRY_L1
708 bool "Locate interrupt entry code in L1 Memory"
709 default y
710 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200711 If enabled, interrupt entry code (STORE/RESTORE CONTEXT) is linked
712 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700713
714config EXCPT_IRQ_SYSC_L1
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200715 bool "Locate entire ASM lowlevel exception / interrupt - Syscall and CPLB handler code in L1 Memory"
Bryan Wu1394f032007-05-06 14:50:22 -0700716 default y
717 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200718 If enabled, the entire ASM lowlevel exception and interrupt entry code
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800719 (STORE/RESTORE CONTEXT) is linked into L1 instruction memory.
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200720 (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700721
722config DO_IRQ_L1
723 bool "Locate frequently called do_irq dispatcher function in L1 Memory"
724 default y
725 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200726 If enabled, the frequently called do_irq dispatcher function is linked
727 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700728
729config CORE_TIMER_IRQ_L1
730 bool "Locate frequently called timer_interrupt() function in L1 Memory"
731 default y
732 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200733 If enabled, the frequently called timer_interrupt() function is linked
734 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700735
736config IDLE_L1
737 bool "Locate frequently idle function in L1 Memory"
738 default y
739 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200740 If enabled, the frequently called idle function is linked
741 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700742
743config SCHEDULE_L1
744 bool "Locate kernel schedule function in L1 Memory"
745 default y
746 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200747 If enabled, the frequently called kernel schedule is linked
748 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700749
750config ARITHMETIC_OPS_L1
751 bool "Locate kernel owned arithmetic functions in L1 Memory"
752 default y
753 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200754 If enabled, arithmetic functions are linked
755 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700756
757config ACCESS_OK_L1
758 bool "Locate access_ok function in L1 Memory"
759 default y
760 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200761 If enabled, the access_ok function is linked
762 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700763
764config MEMSET_L1
765 bool "Locate memset function in L1 Memory"
766 default y
767 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200768 If enabled, the memset function is linked
769 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700770
771config MEMCPY_L1
772 bool "Locate memcpy function in L1 Memory"
773 default y
774 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200775 If enabled, the memcpy function is linked
776 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700777
778config SYS_BFIN_SPINLOCK_L1
779 bool "Locate sys_bfin_spinlock function in L1 Memory"
780 default y
781 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200782 If enabled, sys_bfin_spinlock function is linked
783 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700784
785config IP_CHECKSUM_L1
786 bool "Locate IP Checksum function in L1 Memory"
787 default n
788 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200789 If enabled, the IP Checksum function is linked
790 into L1 instruction memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700791
792config CACHELINE_ALIGNED_L1
793 bool "Locate cacheline_aligned data to L1 Data Memory"
Michael Hennerich157cc5a2007-07-12 16:20:21 +0800794 default y if !BF54x
795 default n if BF54x
Bryan Wu1394f032007-05-06 14:50:22 -0700796 depends on !BF531
797 help
Matt LaPlante692105b2009-01-26 11:12:25 +0100798 If enabled, cacheline_aligned data is linked
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200799 into L1 data memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700800
801config SYSCALL_TAB_L1
802 bool "Locate Syscall Table L1 Data Memory"
803 default n
804 depends on !BF531
805 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200806 If enabled, the Syscall LUT is linked
807 into L1 data memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700808
809config CPLB_SWITCH_TAB_L1
810 bool "Locate CPLB Switch Tables L1 Data Memory"
811 default n
812 depends on !BF531
813 help
Matt LaPlante01dd2fb2007-10-20 01:34:40 +0200814 If enabled, the CPLB Switch Tables are linked
815 into L1 data memory. (less latency)
Bryan Wu1394f032007-05-06 14:50:22 -0700816
Graf Yangca87b7a2008-10-08 17:30:01 +0800817config APP_STACK_L1
818 bool "Support locating application stack in L1 Scratch Memory"
819 default y
820 help
821 If enabled the application stack can be located in L1
822 scratch memory (less latency).
823
824 Currently only works with FLAT binaries.
825
Mike Frysinger6ad2b842008-10-28 11:03:09 +0800826config EXCEPTION_L1_SCRATCH
827 bool "Locate exception stack in L1 Scratch Memory"
828 default n
Graf Yangf82e0a02009-04-08 08:30:22 +0000829 depends on !APP_STACK_L1
Mike Frysinger6ad2b842008-10-28 11:03:09 +0800830 help
831 Whenever an exception occurs, use the L1 Scratch memory for
832 stack storage. You cannot place the stacks of FLAT binaries
833 in L1 when using this option.
834
835 If you don't use L1 Scratch, then you should say Y here.
836
Robin Getz251383c2008-08-14 15:12:55 +0800837comment "Speed Optimizations"
838config BFIN_INS_LOWOVERHEAD
839 bool "ins[bwl] low overhead, higher interrupt latency"
840 default y
841 help
842 Reads on the Blackfin are speculative. In Blackfin terms, this means
843 they can be interrupted at any time (even after they have been issued
844 on to the external bus), and re-issued after the interrupt occurs.
845 For memory - this is not a big deal, since memory does not change if
846 it sees a read.
847
848 If a FIFO is sitting on the end of the read, it will see two reads,
849 when the core only sees one since the FIFO receives both the read
850 which is cancelled (and not delivered to the core) and the one which
851 is re-issued (which is delivered to the core).
852
853 To solve this, interrupts are turned off before reads occur to
854 I/O space. This option controls which the overhead/latency of
855 controlling interrupts during this time
856 "n" turns interrupts off every read
857 (higher overhead, but lower interrupt latency)
858 "y" turns interrupts off every loop
859 (low overhead, but longer interrupt latency)
860
861 default behavior is to leave this set to on (type "Y"). If you are experiencing
862 interrupt latency issues, it is safe and OK to turn this off.
863
Bryan Wu1394f032007-05-06 14:50:22 -0700864endmenu
865
Bryan Wu1394f032007-05-06 14:50:22 -0700866choice
867 prompt "Kernel executes from"
868 help
869 Choose the memory type that the kernel will be running in.
870
871config RAMKERNEL
872 bool "RAM"
873 help
874 The kernel will be resident in RAM when running.
875
876config ROMKERNEL
877 bool "ROM"
878 help
879 The kernel will be resident in FLASH/ROM when running.
880
881endchoice
882
883source "mm/Kconfig"
884
Mike Frysinger780431e2007-10-21 23:37:54 +0800885config BFIN_GPTIMERS
886 tristate "Enable Blackfin General Purpose Timers API"
887 default n
888 help
889 Enable support for the General Purpose Timers API. If you
890 are unsure, say N.
891
892 To compile this driver as a module, choose M here: the module
Pavel Machek4737f092009-06-05 00:44:53 +0200893 will be called gptimers.
Mike Frysinger780431e2007-10-21 23:37:54 +0800894
Bryan Wu1394f032007-05-06 14:50:22 -0700895choice
Mike Frysingerd292b002008-10-28 11:15:36 +0800896 prompt "Uncached DMA region"
Bryan Wu1394f032007-05-06 14:50:22 -0700897 default DMA_UNCACHED_1M
Cliff Cai86ad7932008-05-17 16:36:52 +0800898config DMA_UNCACHED_4M
899 bool "Enable 4M DMA region"
Bryan Wu1394f032007-05-06 14:50:22 -0700900config DMA_UNCACHED_2M
901 bool "Enable 2M DMA region"
902config DMA_UNCACHED_1M
903 bool "Enable 1M DMA region"
Barry Songc45c0652009-12-02 09:13:36 +0000904config DMA_UNCACHED_512K
905 bool "Enable 512K DMA region"
906config DMA_UNCACHED_256K
907 bool "Enable 256K DMA region"
908config DMA_UNCACHED_128K
909 bool "Enable 128K DMA region"
Bryan Wu1394f032007-05-06 14:50:22 -0700910config DMA_UNCACHED_NONE
911 bool "Disable DMA region"
912endchoice
913
914
915comment "Cache Support"
Jie Zhang41ba6532009-06-16 09:48:33 +0000916
Robin Getz3bebca22007-10-10 23:55:26 +0800917config BFIN_ICACHE
Bryan Wu1394f032007-05-06 14:50:22 -0700918 bool "Enable ICACHE"
Jie Zhang41ba6532009-06-16 09:48:33 +0000919 default y
Jie Zhang41ba6532009-06-16 09:48:33 +0000920config BFIN_EXTMEM_ICACHEABLE
921 bool "Enable ICACHE for external memory"
922 depends on BFIN_ICACHE
923 default y
924config BFIN_L2_ICACHEABLE
925 bool "Enable ICACHE for L2 SRAM"
926 depends on BFIN_ICACHE
927 depends on BF54x || BF561
928 default n
929
Robin Getz3bebca22007-10-10 23:55:26 +0800930config BFIN_DCACHE
Bryan Wu1394f032007-05-06 14:50:22 -0700931 bool "Enable DCACHE"
Jie Zhang41ba6532009-06-16 09:48:33 +0000932 default y
Robin Getz3bebca22007-10-10 23:55:26 +0800933config BFIN_DCACHE_BANKA
Bryan Wu1394f032007-05-06 14:50:22 -0700934 bool "Enable only 16k BankA DCACHE - BankB is SRAM"
Robin Getz3bebca22007-10-10 23:55:26 +0800935 depends on BFIN_DCACHE && !BF531
Bryan Wu1394f032007-05-06 14:50:22 -0700936 default n
Jie Zhang41ba6532009-06-16 09:48:33 +0000937config BFIN_EXTMEM_DCACHEABLE
938 bool "Enable DCACHE for external memory"
Robin Getz3bebca22007-10-10 23:55:26 +0800939 depends on BFIN_DCACHE
Jie Zhang41ba6532009-06-16 09:48:33 +0000940 default y
Graf Yang5ba76672009-05-07 04:09:15 +0000941choice
Jie Zhang41ba6532009-06-16 09:48:33 +0000942 prompt "External memory DCACHE policy"
943 depends on BFIN_EXTMEM_DCACHEABLE
944 default BFIN_EXTMEM_WRITEBACK if !SMP
945 default BFIN_EXTMEM_WRITETHROUGH if SMP
946config BFIN_EXTMEM_WRITEBACK
Graf Yang5ba76672009-05-07 04:09:15 +0000947 bool "Write back"
948 depends on !SMP
Jie Zhang41ba6532009-06-16 09:48:33 +0000949 help
950 Write Back Policy:
951 Cached data will be written back to SDRAM only when needed.
952 This can give a nice increase in performance, but beware of
953 broken drivers that do not properly invalidate/flush their
954 cache.
Graf Yang5ba76672009-05-07 04:09:15 +0000955
Jie Zhang41ba6532009-06-16 09:48:33 +0000956 Write Through Policy:
957 Cached data will always be written back to SDRAM when the
958 cache is updated. This is a completely safe setting, but
959 performance is worse than Write Back.
960
961 If you are unsure of the options and you want to be safe,
962 then go with Write Through.
963
964config BFIN_EXTMEM_WRITETHROUGH
Graf Yang5ba76672009-05-07 04:09:15 +0000965 bool "Write through"
Jie Zhang41ba6532009-06-16 09:48:33 +0000966 help
967 Write Back Policy:
968 Cached data will be written back to SDRAM only when needed.
969 This can give a nice increase in performance, but beware of
970 broken drivers that do not properly invalidate/flush their
971 cache.
Graf Yang5ba76672009-05-07 04:09:15 +0000972
Jie Zhang41ba6532009-06-16 09:48:33 +0000973 Write Through Policy:
974 Cached data will always be written back to SDRAM when the
975 cache is updated. This is a completely safe setting, but
976 performance is worse than Write Back.
977
978 If you are unsure of the options and you want to be safe,
979 then go with Write Through.
Graf Yang5ba76672009-05-07 04:09:15 +0000980
981endchoice
Sonic Zhangf099f392008-10-09 14:11:57 +0800982
Jie Zhang41ba6532009-06-16 09:48:33 +0000983config BFIN_L2_DCACHEABLE
984 bool "Enable DCACHE for L2 SRAM"
985 depends on BFIN_DCACHE
Sonic Zhang9c954f82009-06-30 09:48:03 +0000986 depends on (BF54x || BF561) && !SMP
Jie Zhang41ba6532009-06-16 09:48:33 +0000987 default n
988choice
989 prompt "L2 SRAM DCACHE policy"
990 depends on BFIN_L2_DCACHEABLE
991 default BFIN_L2_WRITEBACK
992config BFIN_L2_WRITEBACK
993 bool "Write back"
Jie Zhang41ba6532009-06-16 09:48:33 +0000994
995config BFIN_L2_WRITETHROUGH
996 bool "Write through"
Jie Zhang41ba6532009-06-16 09:48:33 +0000997endchoice
998
999
1000comment "Memory Protection Unit"
Bernd Schmidtb97b8a92008-01-27 18:39:16 +08001001config MPU
1002 bool "Enable the memory protection unit (EXPERIMENTAL)"
1003 default n
1004 help
1005 Use the processor's MPU to protect applications from accessing
1006 memory they do not own. This comes at a performance penalty
1007 and is recommended only for debugging.
1008
Matt LaPlante692105b2009-01-26 11:12:25 +01001009comment "Asynchronous Memory Configuration"
Bryan Wu1394f032007-05-06 14:50:22 -07001010
Mike Frysingerddf416b2007-10-10 18:06:47 +08001011menu "EBIU_AMGCTL Global Control"
Bryan Wu1394f032007-05-06 14:50:22 -07001012config C_AMCKEN
1013 bool "Enable CLKOUT"
1014 default y
1015
1016config C_CDPRIO
1017 bool "DMA has priority over core for ext. accesses"
1018 default n
1019
1020config C_B0PEN
1021 depends on BF561
1022 bool "Bank 0 16 bit packing enable"
1023 default y
1024
1025config C_B1PEN
1026 depends on BF561
1027 bool "Bank 1 16 bit packing enable"
1028 default y
1029
1030config C_B2PEN
1031 depends on BF561
1032 bool "Bank 2 16 bit packing enable"
1033 default y
1034
1035config C_B3PEN
1036 depends on BF561
1037 bool "Bank 3 16 bit packing enable"
1038 default n
1039
1040choice
Matt LaPlante692105b2009-01-26 11:12:25 +01001041 prompt "Enable Asynchronous Memory Banks"
Bryan Wu1394f032007-05-06 14:50:22 -07001042 default C_AMBEN_ALL
1043
1044config C_AMBEN
1045 bool "Disable All Banks"
1046
1047config C_AMBEN_B0
1048 bool "Enable Bank 0"
1049
1050config C_AMBEN_B0_B1
1051 bool "Enable Bank 0 & 1"
1052
1053config C_AMBEN_B0_B1_B2
1054 bool "Enable Bank 0 & 1 & 2"
1055
1056config C_AMBEN_ALL
1057 bool "Enable All Banks"
1058endchoice
1059endmenu
1060
1061menu "EBIU_AMBCTL Control"
1062config BANK_0
Mike Frysingerc8342f82009-03-31 00:18:35 +00001063 hex "Bank 0 (AMBCTL0.L)"
Bryan Wu1394f032007-05-06 14:50:22 -07001064 default 0x7BB0
Mike Frysingerc8342f82009-03-31 00:18:35 +00001065 help
1066 These are the low 16 bits of the EBIU_AMBCTL0 MMR which are
1067 used to control the Asynchronous Memory Bank 0 settings.
Bryan Wu1394f032007-05-06 14:50:22 -07001068
1069config BANK_1
Mike Frysingerc8342f82009-03-31 00:18:35 +00001070 hex "Bank 1 (AMBCTL0.H)"
Bryan Wu1394f032007-05-06 14:50:22 -07001071 default 0x7BB0
Michael Hennerich197fba52008-05-07 17:03:27 +08001072 default 0x5558 if BF54x
Mike Frysingerc8342f82009-03-31 00:18:35 +00001073 help
1074 These are the high 16 bits of the EBIU_AMBCTL0 MMR which are
1075 used to control the Asynchronous Memory Bank 1 settings.
Bryan Wu1394f032007-05-06 14:50:22 -07001076
1077config BANK_2
Mike Frysingerc8342f82009-03-31 00:18:35 +00001078 hex "Bank 2 (AMBCTL1.L)"
Bryan Wu1394f032007-05-06 14:50:22 -07001079 default 0x7BB0
Mike Frysingerc8342f82009-03-31 00:18:35 +00001080 help
1081 These are the low 16 bits of the EBIU_AMBCTL1 MMR which are
1082 used to control the Asynchronous Memory Bank 2 settings.
Bryan Wu1394f032007-05-06 14:50:22 -07001083
1084config BANK_3
Mike Frysingerc8342f82009-03-31 00:18:35 +00001085 hex "Bank 3 (AMBCTL1.H)"
Bryan Wu1394f032007-05-06 14:50:22 -07001086 default 0x99B3
Mike Frysingerc8342f82009-03-31 00:18:35 +00001087 help
1088 These are the high 16 bits of the EBIU_AMBCTL1 MMR which are
1089 used to control the Asynchronous Memory Bank 3 settings.
1090
Bryan Wu1394f032007-05-06 14:50:22 -07001091endmenu
1092
Sonic Zhange40540b2007-11-21 23:49:52 +08001093config EBIU_MBSCTLVAL
1094 hex "EBIU Bank Select Control Register"
1095 depends on BF54x
1096 default 0
1097
1098config EBIU_MODEVAL
1099 hex "Flash Memory Mode Control Register"
1100 depends on BF54x
1101 default 1
1102
1103config EBIU_FCTLVAL
1104 hex "Flash Memory Bank Control Register"
1105 depends on BF54x
1106 default 6
Bryan Wu1394f032007-05-06 14:50:22 -07001107endmenu
1108
1109#############################################################################
1110menu "Bus options (PCI, PCMCIA, EISA, MCA, ISA)"
1111
1112config PCI
1113 bool "PCI support"
Adrian Bunka95ca3b2008-08-27 10:55:05 +08001114 depends on BROKEN
Bryan Wu1394f032007-05-06 14:50:22 -07001115 help
1116 Support for PCI bus.
1117
1118source "drivers/pci/Kconfig"
1119
Bryan Wu1394f032007-05-06 14:50:22 -07001120source "drivers/pcmcia/Kconfig"
1121
1122source "drivers/pci/hotplug/Kconfig"
1123
1124endmenu
1125
1126menu "Executable file formats"
1127
1128source "fs/Kconfig.binfmt"
1129
1130endmenu
1131
1132menu "Power management options"
Graf Yangad461632009-08-07 03:52:54 +00001133 depends on !SMP
1134
Bryan Wu1394f032007-05-06 14:50:22 -07001135source "kernel/power/Kconfig"
1136
Johannes Bergf4cb5702007-12-08 02:14:00 +01001137config ARCH_SUSPEND_POSSIBLE
1138 def_bool y
Johannes Bergf4cb5702007-12-08 02:14:00 +01001139
Bryan Wu1394f032007-05-06 14:50:22 -07001140choice
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001141 prompt "Standby Power Saving Mode"
Bryan Wu1394f032007-05-06 14:50:22 -07001142 depends on PM
Michael Hennerichcfefe3c2008-02-09 04:12:37 +08001143 default PM_BFIN_SLEEP_DEEPER
1144config PM_BFIN_SLEEP_DEEPER
1145 bool "Sleep Deeper"
Bryan Wu1394f032007-05-06 14:50:22 -07001146 help
Michael Hennerichcfefe3c2008-02-09 04:12:37 +08001147 Sleep "Deeper" Mode (High Power Savings) - This mode reduces dynamic
1148 power dissipation by disabling the clock to the processor core (CCLK).
1149 Furthermore, Standby sets the internal power supply voltage (VDDINT)
1150 to 0.85 V to provide the greatest power savings, while preserving the
1151 processor state.
1152 The PLL and system clock (SCLK) continue to operate at a very low
1153 frequency of about 3.3 MHz. To preserve data integrity in the SDRAM,
1154 the SDRAM is put into Self Refresh Mode. Typically an external event
1155 such as GPIO interrupt or RTC activity wakes up the processor.
1156 Various Peripherals such as UART, SPORT, PPI may not function as
1157 normal during Sleep Deeper, due to the reduced SCLK frequency.
1158 When in the sleep mode, system DMA access to L1 memory is not supported.
Bryan Wu1394f032007-05-06 14:50:22 -07001159
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001160 If unsure, select "Sleep Deeper".
1161
Michael Hennerichcfefe3c2008-02-09 04:12:37 +08001162config PM_BFIN_SLEEP
1163 bool "Sleep"
1164 help
1165 Sleep Mode (High Power Savings) - The sleep mode reduces power
1166 dissipation by disabling the clock to the processor core (CCLK).
1167 The PLL and system clock (SCLK), however, continue to operate in
1168 this mode. Typically an external event or RTC activity will wake
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001169 up the processor. When in the sleep mode, system DMA access to L1
1170 memory is not supported.
1171
1172 If unsure, select "Sleep Deeper".
Bryan Wu1394f032007-05-06 14:50:22 -07001173endchoice
1174
Michael Hennerichcfefe3c2008-02-09 04:12:37 +08001175config PM_WAKEUP_BY_GPIO
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001176 bool "Allow Wakeup from Standby by GPIO"
Michael Hennerichff19fed2009-03-04 17:35:51 +08001177 depends on PM && !BF54x
Bryan Wu1394f032007-05-06 14:50:22 -07001178
1179config PM_WAKEUP_GPIO_NUMBER
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001180 int "GPIO number"
Bryan Wu1394f032007-05-06 14:50:22 -07001181 range 0 47
1182 depends on PM_WAKEUP_BY_GPIO
Mike Frysingerd1a33362008-11-18 17:48:22 +08001183 default 2
Bryan Wu1394f032007-05-06 14:50:22 -07001184
1185choice
1186 prompt "GPIO Polarity"
1187 depends on PM_WAKEUP_BY_GPIO
1188 default PM_WAKEUP_GPIO_POLAR_H
1189config PM_WAKEUP_GPIO_POLAR_H
1190 bool "Active High"
1191config PM_WAKEUP_GPIO_POLAR_L
1192 bool "Active Low"
1193config PM_WAKEUP_GPIO_POLAR_EDGE_F
1194 bool "Falling EDGE"
1195config PM_WAKEUP_GPIO_POLAR_EDGE_R
1196 bool "Rising EDGE"
1197config PM_WAKEUP_GPIO_POLAR_EDGE_B
1198 bool "Both EDGE"
1199endchoice
1200
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001201comment "Possible Suspend Mem / Hibernate Wake-Up Sources"
1202 depends on PM
1203
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001204config PM_BFIN_WAKE_PH6
1205 bool "Allow Wake-Up from on-chip PHY or PH6 GP"
Bryan Wu2f6f4bc2008-11-18 17:48:21 +08001206 depends on PM && (BF51x || BF52x || BF534 || BF536 || BF537)
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001207 default n
1208 help
1209 Enable PHY and PH6 GP Wake-Up (Voltage Regulator Power-Up)
1210
Michael Hennerich1efc80b2008-07-19 16:57:32 +08001211config PM_BFIN_WAKE_GP
1212 bool "Allow Wake-Up from GPIOs"
1213 depends on PM && BF54x
1214 default n
1215 help
1216 Enable General-Purpose Wake-Up (Voltage Regulator Power-Up)
Michael Hennerich19986282009-03-05 16:45:55 +08001217 (all processors, except ADSP-BF549). This option sets
1218 the general-purpose wake-up enable (GPWE) control bit to enable
1219 wake-up upon detection of an active low signal on the /GPW (PH7) pin.
1220 On ADSP-BF549 this option enables the the same functionality on the
1221 /MRXON pin also PH7.
1222
Bryan Wu1394f032007-05-06 14:50:22 -07001223endmenu
1224
Bryan Wu1394f032007-05-06 14:50:22 -07001225menu "CPU Frequency scaling"
Graf Yangad461632009-08-07 03:52:54 +00001226 depends on !SMP
Bryan Wu1394f032007-05-06 14:50:22 -07001227
1228source "drivers/cpufreq/Kconfig"
1229
Michael Hennerich5ad2ca52008-11-18 17:48:22 +08001230config BFIN_CPU_FREQ
1231 bool
1232 depends on CPU_FREQ
1233 select CPU_FREQ_TABLE
1234 default y
1235
Michael Hennerich14b03202008-05-07 11:41:26 +08001236config CPU_VOLTAGE
1237 bool "CPU Voltage scaling"
Michael Hennerich73feb5c2009-01-07 23:14:39 +08001238 depends on EXPERIMENTAL
Michael Hennerich14b03202008-05-07 11:41:26 +08001239 depends on CPU_FREQ
1240 default n
1241 help
1242 Say Y here if you want CPU voltage scaling according to the CPU frequency.
1243 This option violates the PLL BYPASS recommendation in the Blackfin Processor
Michael Hennerich73feb5c2009-01-07 23:14:39 +08001244 manuals. There is a theoretical risk that during VDDINT transitions
Michael Hennerich14b03202008-05-07 11:41:26 +08001245 the PLL may unlock.
1246
Bryan Wu1394f032007-05-06 14:50:22 -07001247endmenu
1248
Bryan Wu1394f032007-05-06 14:50:22 -07001249source "net/Kconfig"
1250
1251source "drivers/Kconfig"
1252
Mike Frysinger872d0242009-10-06 04:49:07 +00001253source "drivers/firmware/Kconfig"
1254
Bryan Wu1394f032007-05-06 14:50:22 -07001255source "fs/Kconfig"
1256
Mike Frysinger74ce8322007-11-21 23:50:49 +08001257source "arch/blackfin/Kconfig.debug"
Bryan Wu1394f032007-05-06 14:50:22 -07001258
1259source "security/Kconfig"
1260
1261source "crypto/Kconfig"
1262
1263source "lib/Kconfig"