blob: 5a86b77e508b6a2d1cb367b729931fa9282af564 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright © 2006-2007 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
23 * DEALINGS IN THE SOFTWARE.
24 *
25 * Authors:
26 * Eric Anholt <eric@anholt.net>
27 */
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/delay.h>
31#include "drmP.h"
32#include "drm.h"
33#include "drm_crtc.h"
ling.ma@intel.com2b8d33f72009-07-29 11:31:18 +080034#include "drm_edid.h"
Chris Wilsonea5b2132010-08-04 13:50:23 +010035#include "intel_drv.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "i915_drm.h"
37#include "i915_drv.h"
38#include "intel_sdvo_regs.h"
39
Zhenyu Wang14571b42010-03-30 14:06:33 +080040#define SDVO_TMDS_MASK (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_TMDS1)
41#define SDVO_RGB_MASK (SDVO_OUTPUT_RGB0 | SDVO_OUTPUT_RGB1)
42#define SDVO_LVDS_MASK (SDVO_OUTPUT_LVDS0 | SDVO_OUTPUT_LVDS1)
43#define SDVO_TV_MASK (SDVO_OUTPUT_CVBS0 | SDVO_OUTPUT_SVID0)
44
45#define SDVO_OUTPUT_MASK (SDVO_TMDS_MASK | SDVO_RGB_MASK | SDVO_LVDS_MASK |\
46 SDVO_TV_MASK)
47
48#define IS_TV(c) (c->output_flag & SDVO_TV_MASK)
49#define IS_LVDS(c) (c->output_flag & SDVO_LVDS_MASK)
Chris Wilson32aad862010-08-04 13:50:25 +010050#define IS_TV_OR_LVDS(c) (c->output_flag & (SDVO_TV_MASK | SDVO_LVDS_MASK))
Zhenyu Wang14571b42010-03-30 14:06:33 +080051
Jesse Barnes79e53942008-11-07 14:24:08 -080052
Chris Wilson2e88e402010-08-07 11:01:27 +010053static const char *tv_format_names[] = {
Zhao Yakuice6feab2009-08-24 13:50:26 +080054 "NTSC_M" , "NTSC_J" , "NTSC_443",
55 "PAL_B" , "PAL_D" , "PAL_G" ,
56 "PAL_H" , "PAL_I" , "PAL_M" ,
57 "PAL_N" , "PAL_NC" , "PAL_60" ,
58 "SECAM_B" , "SECAM_D" , "SECAM_G" ,
59 "SECAM_K" , "SECAM_K1", "SECAM_L" ,
60 "SECAM_60"
61};
62
63#define TV_FORMAT_NUM (sizeof(tv_format_names) / sizeof(*tv_format_names))
64
Chris Wilsonea5b2132010-08-04 13:50:23 +010065struct intel_sdvo {
66 struct intel_encoder base;
67
Chris Wilsonf899fc62010-07-20 15:44:45 -070068 struct i2c_adapter *i2c;
Keith Packardf9c10a92009-05-30 12:16:25 -070069 u8 slave_addr;
Jesse Barnese2f0ba92009-02-02 15:11:52 -080070
Chris Wilsone957d772010-09-24 12:52:03 +010071 struct i2c_adapter ddc;
72
Jesse Barnese2f0ba92009-02-02 15:11:52 -080073 /* Register for the SDVO device: SDVOB or SDVOC */
Eric Anholtc751ce42010-03-25 11:48:48 -070074 int sdvo_reg;
Jesse Barnes79e53942008-11-07 14:24:08 -080075
Jesse Barnese2f0ba92009-02-02 15:11:52 -080076 /* Active outputs controlled by this SDVO output */
77 uint16_t controlled_output;
Jesse Barnes79e53942008-11-07 14:24:08 -080078
Jesse Barnese2f0ba92009-02-02 15:11:52 -080079 /*
80 * Capabilities of the SDVO device returned by
81 * i830_sdvo_get_capabilities()
82 */
Jesse Barnes79e53942008-11-07 14:24:08 -080083 struct intel_sdvo_caps caps;
Jesse Barnese2f0ba92009-02-02 15:11:52 -080084
85 /* Pixel clock limitations reported by the SDVO device, in kHz */
Jesse Barnes79e53942008-11-07 14:24:08 -080086 int pixel_clock_min, pixel_clock_max;
87
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +080088 /*
89 * For multiple function SDVO device,
90 * this is for current attached outputs.
91 */
92 uint16_t attached_output;
93
Jesse Barnese2f0ba92009-02-02 15:11:52 -080094 /**
95 * This is set if we're going to treat the device as TV-out.
96 *
97 * While we have these nice friendly flags for output types that ought
98 * to decide this for us, the S-Video output on our HDMI+S-Video card
99 * shows up as RGB1 (VGA).
100 */
101 bool is_tv;
102
Zhao Yakuice6feab2009-08-24 13:50:26 +0800103 /* This is for current tv format name */
Chris Wilson40039752010-08-04 13:50:26 +0100104 int tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +0800105
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800106 /**
107 * This is set if we treat the device as HDMI, instead of DVI.
108 */
109 bool is_hdmi;
Chris Wilsonda79de92010-11-22 11:12:46 +0000110 bool has_hdmi_monitor;
111 bool has_hdmi_audio;
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800112
Ma Ling7086c872009-05-13 11:20:06 +0800113 /**
Chris Wilson6c9547f2010-08-25 10:05:17 +0100114 * This is set if we detect output of sdvo device as LVDS and
115 * have a valid fixed mode to use with the panel.
Ma Ling7086c872009-05-13 11:20:06 +0800116 */
117 bool is_lvds;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800118
119 /**
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800120 * This is sdvo fixed pannel mode pointer
121 */
122 struct drm_display_mode *sdvo_lvds_fixed_mode;
123
Eric Anholtc751ce42010-03-25 11:48:48 -0700124 /* DDC bus used by this SDVO encoder */
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800125 uint8_t ddc_bus;
126
Chris Wilson6c9547f2010-08-25 10:05:17 +0100127 /* Input timings for adjusted_mode */
128 struct intel_sdvo_dtd input_dtd;
Zhenyu Wang14571b42010-03-30 14:06:33 +0800129};
130
131struct intel_sdvo_connector {
Chris Wilson615fb932010-08-04 13:50:24 +0100132 struct intel_connector base;
133
Zhenyu Wang14571b42010-03-30 14:06:33 +0800134 /* Mark the type of connector */
135 uint16_t output_flag;
136
Chris Wilson7f36e7e2010-09-19 09:29:33 +0100137 int force_audio;
138
Zhenyu Wang14571b42010-03-30 14:06:33 +0800139 /* This contains all current supported TV format */
Chris Wilson40039752010-08-04 13:50:26 +0100140 u8 tv_format_supported[TV_FORMAT_NUM];
Zhenyu Wang14571b42010-03-30 14:06:33 +0800141 int format_supported_num;
Chris Wilsonc5521702010-08-04 13:50:28 +0100142 struct drm_property *tv_format;
Zhenyu Wang14571b42010-03-30 14:06:33 +0800143
Chris Wilson7f36e7e2010-09-19 09:29:33 +0100144 struct drm_property *force_audio_property;
145
Zhao Yakuib9219c52009-09-10 15:45:46 +0800146 /* add the property for the SDVO-TV */
Chris Wilsonc5521702010-08-04 13:50:28 +0100147 struct drm_property *left;
148 struct drm_property *right;
149 struct drm_property *top;
150 struct drm_property *bottom;
151 struct drm_property *hpos;
152 struct drm_property *vpos;
153 struct drm_property *contrast;
154 struct drm_property *saturation;
155 struct drm_property *hue;
156 struct drm_property *sharpness;
157 struct drm_property *flicker_filter;
158 struct drm_property *flicker_filter_adaptive;
159 struct drm_property *flicker_filter_2d;
160 struct drm_property *tv_chroma_filter;
161 struct drm_property *tv_luma_filter;
Chris Wilsone0442182010-08-04 13:50:29 +0100162 struct drm_property *dot_crawl;
Zhao Yakuib9219c52009-09-10 15:45:46 +0800163
164 /* add the property for the SDVO-TV/LVDS */
Chris Wilsonc5521702010-08-04 13:50:28 +0100165 struct drm_property *brightness;
Zhao Yakuib9219c52009-09-10 15:45:46 +0800166
167 /* Add variable to record current setting for the above property */
168 u32 left_margin, right_margin, top_margin, bottom_margin;
Chris Wilsonc5521702010-08-04 13:50:28 +0100169
Zhao Yakuib9219c52009-09-10 15:45:46 +0800170 /* this is to get the range of margin.*/
171 u32 max_hscan, max_vscan;
172 u32 max_hpos, cur_hpos;
173 u32 max_vpos, cur_vpos;
174 u32 cur_brightness, max_brightness;
175 u32 cur_contrast, max_contrast;
176 u32 cur_saturation, max_saturation;
177 u32 cur_hue, max_hue;
Chris Wilsonc5521702010-08-04 13:50:28 +0100178 u32 cur_sharpness, max_sharpness;
179 u32 cur_flicker_filter, max_flicker_filter;
180 u32 cur_flicker_filter_adaptive, max_flicker_filter_adaptive;
181 u32 cur_flicker_filter_2d, max_flicker_filter_2d;
182 u32 cur_tv_chroma_filter, max_tv_chroma_filter;
183 u32 cur_tv_luma_filter, max_tv_luma_filter;
Chris Wilsone0442182010-08-04 13:50:29 +0100184 u32 cur_dot_crawl, max_dot_crawl;
Jesse Barnes79e53942008-11-07 14:24:08 -0800185};
186
Chris Wilson890f3352010-09-14 16:46:59 +0100187static struct intel_sdvo *to_intel_sdvo(struct drm_encoder *encoder)
Chris Wilsonea5b2132010-08-04 13:50:23 +0100188{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100189 return container_of(encoder, struct intel_sdvo, base.base);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100190}
191
Chris Wilsondf0e9242010-09-09 16:20:55 +0100192static struct intel_sdvo *intel_attached_sdvo(struct drm_connector *connector)
193{
194 return container_of(intel_attached_encoder(connector),
195 struct intel_sdvo, base);
196}
197
Chris Wilson615fb932010-08-04 13:50:24 +0100198static struct intel_sdvo_connector *to_intel_sdvo_connector(struct drm_connector *connector)
199{
200 return container_of(to_intel_connector(connector), struct intel_sdvo_connector, base);
201}
202
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +0800203static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +0100204intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, uint16_t flags);
Chris Wilson32aad862010-08-04 13:50:25 +0100205static bool
206intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo,
207 struct intel_sdvo_connector *intel_sdvo_connector,
208 int type);
209static bool
210intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo,
211 struct intel_sdvo_connector *intel_sdvo_connector);
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +0800212
Jesse Barnes79e53942008-11-07 14:24:08 -0800213/**
214 * Writes the SDVOB or SDVOC with the given value, but always writes both
215 * SDVOB and SDVOC to work around apparent hardware issues (according to
216 * comments in the BIOS).
217 */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100218static void intel_sdvo_write_sdvox(struct intel_sdvo *intel_sdvo, u32 val)
Jesse Barnes79e53942008-11-07 14:24:08 -0800219{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100220 struct drm_device *dev = intel_sdvo->base.base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800221 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -0800222 u32 bval = val, cval = val;
223 int i;
224
Chris Wilsonea5b2132010-08-04 13:50:23 +0100225 if (intel_sdvo->sdvo_reg == PCH_SDVOB) {
226 I915_WRITE(intel_sdvo->sdvo_reg, val);
227 I915_READ(intel_sdvo->sdvo_reg);
Zhao Yakui461ed3c2010-03-30 15:11:33 +0800228 return;
229 }
230
Chris Wilsonea5b2132010-08-04 13:50:23 +0100231 if (intel_sdvo->sdvo_reg == SDVOB) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800232 cval = I915_READ(SDVOC);
233 } else {
234 bval = I915_READ(SDVOB);
235 }
236 /*
237 * Write the registers twice for luck. Sometimes,
238 * writing them only once doesn't appear to 'stick'.
239 * The BIOS does this too. Yay, magic
240 */
241 for (i = 0; i < 2; i++)
242 {
243 I915_WRITE(SDVOB, bval);
244 I915_READ(SDVOB);
245 I915_WRITE(SDVOC, cval);
246 I915_READ(SDVOC);
247 }
248}
249
Chris Wilson32aad862010-08-04 13:50:25 +0100250static bool intel_sdvo_read_byte(struct intel_sdvo *intel_sdvo, u8 addr, u8 *ch)
Jesse Barnes79e53942008-11-07 14:24:08 -0800251{
Jesse Barnes79e53942008-11-07 14:24:08 -0800252 struct i2c_msg msgs[] = {
253 {
Chris Wilsone957d772010-09-24 12:52:03 +0100254 .addr = intel_sdvo->slave_addr,
Jesse Barnes79e53942008-11-07 14:24:08 -0800255 .flags = 0,
256 .len = 1,
Chris Wilsone957d772010-09-24 12:52:03 +0100257 .buf = &addr,
Jesse Barnes79e53942008-11-07 14:24:08 -0800258 },
259 {
Chris Wilsone957d772010-09-24 12:52:03 +0100260 .addr = intel_sdvo->slave_addr,
Jesse Barnes79e53942008-11-07 14:24:08 -0800261 .flags = I2C_M_RD,
262 .len = 1,
Chris Wilsone957d772010-09-24 12:52:03 +0100263 .buf = ch,
Jesse Barnes79e53942008-11-07 14:24:08 -0800264 }
265 };
Chris Wilson32aad862010-08-04 13:50:25 +0100266 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800267
Chris Wilsonf899fc62010-07-20 15:44:45 -0700268 if ((ret = i2c_transfer(intel_sdvo->i2c, msgs, 2)) == 2)
Jesse Barnes79e53942008-11-07 14:24:08 -0800269 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -0800270
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800271 DRM_DEBUG_KMS("i2c transfer returned %d\n", ret);
Jesse Barnes79e53942008-11-07 14:24:08 -0800272 return false;
273}
274
Jesse Barnes79e53942008-11-07 14:24:08 -0800275#define SDVO_CMD_NAME_ENTRY(cmd) {cmd, #cmd}
276/** Mapping of command numbers to names, for debug output */
Tobias Klauser005568b2009-02-09 22:02:42 +0100277static const struct _sdvo_cmd_name {
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800278 u8 cmd;
Chris Wilson2e88e402010-08-07 11:01:27 +0100279 const char *name;
Jesse Barnes79e53942008-11-07 14:24:08 -0800280} sdvo_cmd_names[] = {
281 SDVO_CMD_NAME_ENTRY(SDVO_CMD_RESET),
282 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DEVICE_CAPS),
283 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FIRMWARE_REV),
284 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TRAINED_INPUTS),
285 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_OUTPUTS),
286 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_OUTPUTS),
287 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_IN_OUT_MAP),
288 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_IN_OUT_MAP),
289 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ATTACHED_DISPLAYS),
290 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HOT_PLUG_SUPPORT),
291 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_HOT_PLUG),
292 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_HOT_PLUG),
293 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INTERRUPT_EVENT_SOURCE),
294 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_INPUT),
295 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_OUTPUT),
296 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART1),
297 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART2),
298 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
299 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART2),
300 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
301 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART1),
302 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART2),
303 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART1),
304 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART2),
305 SDVO_CMD_NAME_ENTRY(SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING),
306 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1),
307 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2),
308 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE),
309 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_PIXEL_CLOCK_RANGE),
310 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_CLOCK_RATE_MULTS),
311 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CLOCK_RATE_MULT),
312 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CLOCK_RATE_MULT),
313 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_TV_FORMATS),
314 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_FORMAT),
315 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_FORMAT),
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800316 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_POWER_STATES),
317 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_POWER_STATE),
318 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODER_POWER_STATE),
319 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DISPLAY_POWER_STATE),
Jesse Barnes79e53942008-11-07 14:24:08 -0800320 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTROL_BUS_SWITCH),
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800321 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT),
322 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SCALED_HDTV_RESOLUTION_SUPPORT),
323 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS),
Chris Wilsonc5521702010-08-04 13:50:28 +0100324
Zhao Yakuib9219c52009-09-10 15:45:46 +0800325 /* Add the op code for SDVO enhancements */
Chris Wilsonc5521702010-08-04 13:50:28 +0100326 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HPOS),
327 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HPOS),
328 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HPOS),
329 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_VPOS),
330 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_VPOS),
331 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_VPOS),
Zhao Yakuib9219c52009-09-10 15:45:46 +0800332 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SATURATION),
333 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SATURATION),
334 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SATURATION),
335 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HUE),
336 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HUE),
337 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HUE),
338 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_CONTRAST),
339 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CONTRAST),
340 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTRAST),
341 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_BRIGHTNESS),
342 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_BRIGHTNESS),
343 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_BRIGHTNESS),
344 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_H),
345 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_H),
346 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_H),
347 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_V),
348 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_V),
349 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_V),
Chris Wilsonc5521702010-08-04 13:50:28 +0100350 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER),
351 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER),
352 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER),
353 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_ADAPTIVE),
354 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_ADAPTIVE),
355 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_ADAPTIVE),
356 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_2D),
357 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_2D),
358 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_2D),
359 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SHARPNESS),
360 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SHARPNESS),
361 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SHARPNESS),
362 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DOT_CRAWL),
363 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DOT_CRAWL),
364 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_CHROMA_FILTER),
365 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_CHROMA_FILTER),
366 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_CHROMA_FILTER),
367 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_LUMA_FILTER),
368 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_LUMA_FILTER),
369 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_LUMA_FILTER),
370
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800371 /* HDMI op code */
372 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPP_ENCODE),
373 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ENCODE),
374 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODE),
375 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_PIXEL_REPLI),
376 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PIXEL_REPLI),
377 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY_CAP),
378 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_COLORIMETRY),
379 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY),
380 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_ENCRYPT_PREFER),
381 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_AUDIO_STAT),
382 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_STAT),
383 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INDEX),
384 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_INDEX),
385 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INFO),
386 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_AV_SPLIT),
387 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_AV_SPLIT),
388 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_TXRATE),
389 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_TXRATE),
390 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_DATA),
391 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_DATA),
Jesse Barnes79e53942008-11-07 14:24:08 -0800392};
393
Zhao Yakui461ed3c2010-03-30 15:11:33 +0800394#define IS_SDVOB(reg) (reg == SDVOB || reg == PCH_SDVOB)
Chris Wilsonea5b2132010-08-04 13:50:23 +0100395#define SDVO_NAME(svdo) (IS_SDVOB((svdo)->sdvo_reg) ? "SDVOB" : "SDVOC")
Jesse Barnes79e53942008-11-07 14:24:08 -0800396
Chris Wilsonea5b2132010-08-04 13:50:23 +0100397static void intel_sdvo_debug_write(struct intel_sdvo *intel_sdvo, u8 cmd,
Chris Wilson32aad862010-08-04 13:50:25 +0100398 const void *args, int args_len)
Jesse Barnes79e53942008-11-07 14:24:08 -0800399{
Jesse Barnes79e53942008-11-07 14:24:08 -0800400 int i;
401
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800402 DRM_DEBUG_KMS("%s: W: %02X ",
Chris Wilsonea5b2132010-08-04 13:50:23 +0100403 SDVO_NAME(intel_sdvo), cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -0800404 for (i = 0; i < args_len; i++)
yakui_zhao342dc382009-06-02 14:12:00 +0800405 DRM_LOG_KMS("%02X ", ((u8 *)args)[i]);
Jesse Barnes79e53942008-11-07 14:24:08 -0800406 for (; i < 8; i++)
yakui_zhao342dc382009-06-02 14:12:00 +0800407 DRM_LOG_KMS(" ");
Kulikov Vasiliy04ad3272010-06-28 15:54:56 +0400408 for (i = 0; i < ARRAY_SIZE(sdvo_cmd_names); i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800409 if (cmd == sdvo_cmd_names[i].cmd) {
yakui_zhao342dc382009-06-02 14:12:00 +0800410 DRM_LOG_KMS("(%s)", sdvo_cmd_names[i].name);
Jesse Barnes79e53942008-11-07 14:24:08 -0800411 break;
412 }
413 }
Kulikov Vasiliy04ad3272010-06-28 15:54:56 +0400414 if (i == ARRAY_SIZE(sdvo_cmd_names))
yakui_zhao342dc382009-06-02 14:12:00 +0800415 DRM_LOG_KMS("(%02X)", cmd);
416 DRM_LOG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800417}
Jesse Barnes79e53942008-11-07 14:24:08 -0800418
Jesse Barnes79e53942008-11-07 14:24:08 -0800419static const char *cmd_status_names[] = {
420 "Power on",
421 "Success",
422 "Not supported",
423 "Invalid arg",
424 "Pending",
425 "Target not specified",
426 "Scaling not supported"
427};
428
Chris Wilsone957d772010-09-24 12:52:03 +0100429static bool intel_sdvo_write_cmd(struct intel_sdvo *intel_sdvo, u8 cmd,
430 const void *args, int args_len)
431{
432 u8 buf[args_len*2 + 2], status;
433 struct i2c_msg msgs[args_len + 3];
434 int i, ret;
435
436 intel_sdvo_debug_write(intel_sdvo, cmd, args, args_len);
437
438 for (i = 0; i < args_len; i++) {
439 msgs[i].addr = intel_sdvo->slave_addr;
440 msgs[i].flags = 0;
441 msgs[i].len = 2;
442 msgs[i].buf = buf + 2 *i;
443 buf[2*i + 0] = SDVO_I2C_ARG_0 - i;
444 buf[2*i + 1] = ((u8*)args)[i];
445 }
446 msgs[i].addr = intel_sdvo->slave_addr;
447 msgs[i].flags = 0;
448 msgs[i].len = 2;
449 msgs[i].buf = buf + 2*i;
450 buf[2*i + 0] = SDVO_I2C_OPCODE;
451 buf[2*i + 1] = cmd;
452
453 /* the following two are to read the response */
454 status = SDVO_I2C_CMD_STATUS;
455 msgs[i+1].addr = intel_sdvo->slave_addr;
456 msgs[i+1].flags = 0;
457 msgs[i+1].len = 1;
458 msgs[i+1].buf = &status;
459
460 msgs[i+2].addr = intel_sdvo->slave_addr;
461 msgs[i+2].flags = I2C_M_RD;
462 msgs[i+2].len = 1;
463 msgs[i+2].buf = &status;
464
465 ret = i2c_transfer(intel_sdvo->i2c, msgs, i+3);
466 if (ret < 0) {
467 DRM_DEBUG_KMS("I2c transfer returned %d\n", ret);
468 return false;
469 }
470 if (ret != i+3) {
471 /* failure in I2C transfer */
472 DRM_DEBUG_KMS("I2c transfer returned %d/%d\n", ret, i+3);
473 return false;
474 }
475
476 i = 3;
477 while (status == SDVO_CMD_STATUS_PENDING && i--) {
478 if (!intel_sdvo_read_byte(intel_sdvo,
479 SDVO_I2C_CMD_STATUS,
480 &status))
481 return false;
482 }
483 if (status != SDVO_CMD_STATUS_SUCCESS) {
484 DRM_DEBUG_KMS("command returns response %s [%d]\n",
485 status <= SDVO_CMD_STATUS_SCALING_NOT_SUPP ? cmd_status_names[status] : "???",
486 status);
487 return false;
488 }
489
490 return true;
491}
492
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100493static bool intel_sdvo_read_response(struct intel_sdvo *intel_sdvo,
494 void *response, int response_len)
Jesse Barnes79e53942008-11-07 14:24:08 -0800495{
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100496 u8 retry = 5;
497 u8 status;
Zhenyu Wang33b52962009-03-24 14:02:40 +0800498 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -0800499
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100500 /*
501 * The documentation states that all commands will be
502 * processed within 15µs, and that we need only poll
503 * the status byte a maximum of 3 times in order for the
504 * command to be complete.
505 *
506 * Check 5 times in case the hardware failed to read the docs.
507 */
508 do {
509 if (!intel_sdvo_read_byte(intel_sdvo,
510 SDVO_I2C_CMD_STATUS,
511 &status))
512 return false;
513 } while (status == SDVO_CMD_STATUS_PENDING && --retry);
514
Chris Wilsonea5b2132010-08-04 13:50:23 +0100515 DRM_DEBUG_KMS("%s: R: ", SDVO_NAME(intel_sdvo));
Jesse Barnes79e53942008-11-07 14:24:08 -0800516 if (status <= SDVO_CMD_STATUS_SCALING_NOT_SUPP)
yakui_zhao342dc382009-06-02 14:12:00 +0800517 DRM_LOG_KMS("(%s)", cmd_status_names[status]);
Jesse Barnes79e53942008-11-07 14:24:08 -0800518 else
yakui_zhao342dc382009-06-02 14:12:00 +0800519 DRM_LOG_KMS("(??? %d)", status);
Jesse Barnes79e53942008-11-07 14:24:08 -0800520
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100521 if (status != SDVO_CMD_STATUS_SUCCESS)
522 goto log_fail;
Jesse Barnes79e53942008-11-07 14:24:08 -0800523
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100524 /* Read the command response */
525 for (i = 0; i < response_len; i++) {
526 if (!intel_sdvo_read_byte(intel_sdvo,
527 SDVO_I2C_RETURN_0 + i,
528 &((u8 *)response)[i]))
529 goto log_fail;
Chris Wilsone957d772010-09-24 12:52:03 +0100530 DRM_LOG_KMS(" %02X", ((u8 *)response)[i]);
Jesse Barnes79e53942008-11-07 14:24:08 -0800531 }
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100532 DRM_LOG_KMS("\n");
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100533 return true;
534
535log_fail:
536 DRM_LOG_KMS("\n");
537 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800538}
539
Hannes Ederb358d0a2008-12-18 21:18:47 +0100540static int intel_sdvo_get_pixel_multiplier(struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800541{
542 if (mode->clock >= 100000)
543 return 1;
544 else if (mode->clock >= 50000)
545 return 2;
546 else
547 return 4;
548}
549
Chris Wilsone957d772010-09-24 12:52:03 +0100550static bool intel_sdvo_set_control_bus_switch(struct intel_sdvo *intel_sdvo,
551 u8 ddc_bus)
Jesse Barnes79e53942008-11-07 14:24:08 -0800552{
Chris Wilsone957d772010-09-24 12:52:03 +0100553 return intel_sdvo_write_cmd(intel_sdvo,
554 SDVO_CMD_SET_CONTROL_BUS_SWITCH,
555 &ddc_bus, 1);
Jesse Barnes79e53942008-11-07 14:24:08 -0800556}
557
Chris Wilson32aad862010-08-04 13:50:25 +0100558static bool intel_sdvo_set_value(struct intel_sdvo *intel_sdvo, u8 cmd, const void *data, int len)
559{
Chris Wilsone957d772010-09-24 12:52:03 +0100560 return intel_sdvo_write_cmd(intel_sdvo, cmd, data, len);
Chris Wilson32aad862010-08-04 13:50:25 +0100561}
562
563static bool
564intel_sdvo_get_value(struct intel_sdvo *intel_sdvo, u8 cmd, void *value, int len)
565{
566 if (!intel_sdvo_write_cmd(intel_sdvo, cmd, NULL, 0))
567 return false;
568
569 return intel_sdvo_read_response(intel_sdvo, value, len);
570}
571
572static bool intel_sdvo_set_target_input(struct intel_sdvo *intel_sdvo)
Jesse Barnes79e53942008-11-07 14:24:08 -0800573{
574 struct intel_sdvo_set_target_input_args targets = {0};
Chris Wilson32aad862010-08-04 13:50:25 +0100575 return intel_sdvo_set_value(intel_sdvo,
576 SDVO_CMD_SET_TARGET_INPUT,
577 &targets, sizeof(targets));
Jesse Barnes79e53942008-11-07 14:24:08 -0800578}
579
580/**
581 * Return whether each input is trained.
582 *
583 * This function is making an assumption about the layout of the response,
584 * which should be checked against the docs.
585 */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100586static bool intel_sdvo_get_trained_inputs(struct intel_sdvo *intel_sdvo, bool *input_1, bool *input_2)
Jesse Barnes79e53942008-11-07 14:24:08 -0800587{
588 struct intel_sdvo_get_trained_inputs_response response;
Jesse Barnes79e53942008-11-07 14:24:08 -0800589
Chris Wilson1a3665c2011-01-25 13:59:37 +0000590 BUILD_BUG_ON(sizeof(response) != 1);
Chris Wilson32aad862010-08-04 13:50:25 +0100591 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_TRAINED_INPUTS,
592 &response, sizeof(response)))
Jesse Barnes79e53942008-11-07 14:24:08 -0800593 return false;
594
595 *input_1 = response.input0_trained;
596 *input_2 = response.input1_trained;
597 return true;
598}
599
Chris Wilsonea5b2132010-08-04 13:50:23 +0100600static bool intel_sdvo_set_active_outputs(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800601 u16 outputs)
602{
Chris Wilson32aad862010-08-04 13:50:25 +0100603 return intel_sdvo_set_value(intel_sdvo,
604 SDVO_CMD_SET_ACTIVE_OUTPUTS,
605 &outputs, sizeof(outputs));
Jesse Barnes79e53942008-11-07 14:24:08 -0800606}
607
Chris Wilsonea5b2132010-08-04 13:50:23 +0100608static bool intel_sdvo_set_encoder_power_state(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800609 int mode)
610{
Chris Wilson32aad862010-08-04 13:50:25 +0100611 u8 state = SDVO_ENCODER_STATE_ON;
Jesse Barnes79e53942008-11-07 14:24:08 -0800612
613 switch (mode) {
614 case DRM_MODE_DPMS_ON:
615 state = SDVO_ENCODER_STATE_ON;
616 break;
617 case DRM_MODE_DPMS_STANDBY:
618 state = SDVO_ENCODER_STATE_STANDBY;
619 break;
620 case DRM_MODE_DPMS_SUSPEND:
621 state = SDVO_ENCODER_STATE_SUSPEND;
622 break;
623 case DRM_MODE_DPMS_OFF:
624 state = SDVO_ENCODER_STATE_OFF;
625 break;
626 }
627
Chris Wilson32aad862010-08-04 13:50:25 +0100628 return intel_sdvo_set_value(intel_sdvo,
629 SDVO_CMD_SET_ENCODER_POWER_STATE, &state, sizeof(state));
Jesse Barnes79e53942008-11-07 14:24:08 -0800630}
631
Chris Wilsonea5b2132010-08-04 13:50:23 +0100632static bool intel_sdvo_get_input_pixel_clock_range(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800633 int *clock_min,
634 int *clock_max)
635{
636 struct intel_sdvo_pixel_clock_range clocks;
Jesse Barnes79e53942008-11-07 14:24:08 -0800637
Chris Wilson1a3665c2011-01-25 13:59:37 +0000638 BUILD_BUG_ON(sizeof(clocks) != 4);
Chris Wilson32aad862010-08-04 13:50:25 +0100639 if (!intel_sdvo_get_value(intel_sdvo,
640 SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE,
641 &clocks, sizeof(clocks)))
Jesse Barnes79e53942008-11-07 14:24:08 -0800642 return false;
643
644 /* Convert the values from units of 10 kHz to kHz. */
645 *clock_min = clocks.min * 10;
646 *clock_max = clocks.max * 10;
Jesse Barnes79e53942008-11-07 14:24:08 -0800647 return true;
648}
649
Chris Wilsonea5b2132010-08-04 13:50:23 +0100650static bool intel_sdvo_set_target_output(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800651 u16 outputs)
652{
Chris Wilson32aad862010-08-04 13:50:25 +0100653 return intel_sdvo_set_value(intel_sdvo,
654 SDVO_CMD_SET_TARGET_OUTPUT,
655 &outputs, sizeof(outputs));
Jesse Barnes79e53942008-11-07 14:24:08 -0800656}
657
Chris Wilsonea5b2132010-08-04 13:50:23 +0100658static bool intel_sdvo_set_timing(struct intel_sdvo *intel_sdvo, u8 cmd,
Jesse Barnes79e53942008-11-07 14:24:08 -0800659 struct intel_sdvo_dtd *dtd)
660{
Chris Wilson32aad862010-08-04 13:50:25 +0100661 return intel_sdvo_set_value(intel_sdvo, cmd, &dtd->part1, sizeof(dtd->part1)) &&
662 intel_sdvo_set_value(intel_sdvo, cmd + 1, &dtd->part2, sizeof(dtd->part2));
Jesse Barnes79e53942008-11-07 14:24:08 -0800663}
664
Chris Wilsonea5b2132010-08-04 13:50:23 +0100665static bool intel_sdvo_set_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800666 struct intel_sdvo_dtd *dtd)
667{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100668 return intel_sdvo_set_timing(intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800669 SDVO_CMD_SET_INPUT_TIMINGS_PART1, dtd);
670}
671
Chris Wilsonea5b2132010-08-04 13:50:23 +0100672static bool intel_sdvo_set_output_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800673 struct intel_sdvo_dtd *dtd)
674{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100675 return intel_sdvo_set_timing(intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800676 SDVO_CMD_SET_OUTPUT_TIMINGS_PART1, dtd);
677}
678
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800679static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +0100680intel_sdvo_create_preferred_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800681 uint16_t clock,
682 uint16_t width,
683 uint16_t height)
684{
685 struct intel_sdvo_preferred_input_timing_args args;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800686
Zhenyu Wange642c6f2009-03-24 14:02:42 +0800687 memset(&args, 0, sizeof(args));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800688 args.clock = clock;
689 args.width = width;
690 args.height = height;
Zhenyu Wange642c6f2009-03-24 14:02:42 +0800691 args.interlace = 0;
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800692
Chris Wilsonea5b2132010-08-04 13:50:23 +0100693 if (intel_sdvo->is_lvds &&
694 (intel_sdvo->sdvo_lvds_fixed_mode->hdisplay != width ||
695 intel_sdvo->sdvo_lvds_fixed_mode->vdisplay != height))
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800696 args.scaled = 1;
697
Chris Wilson32aad862010-08-04 13:50:25 +0100698 return intel_sdvo_set_value(intel_sdvo,
699 SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING,
700 &args, sizeof(args));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800701}
702
Chris Wilsonea5b2132010-08-04 13:50:23 +0100703static bool intel_sdvo_get_preferred_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800704 struct intel_sdvo_dtd *dtd)
705{
Chris Wilson1a3665c2011-01-25 13:59:37 +0000706 BUILD_BUG_ON(sizeof(dtd->part1) != 8);
707 BUILD_BUG_ON(sizeof(dtd->part2) != 8);
Chris Wilson32aad862010-08-04 13:50:25 +0100708 return intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1,
709 &dtd->part1, sizeof(dtd->part1)) &&
710 intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2,
711 &dtd->part2, sizeof(dtd->part2));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800712}
Jesse Barnes79e53942008-11-07 14:24:08 -0800713
Chris Wilsonea5b2132010-08-04 13:50:23 +0100714static bool intel_sdvo_set_clock_rate_mult(struct intel_sdvo *intel_sdvo, u8 val)
Jesse Barnes79e53942008-11-07 14:24:08 -0800715{
Chris Wilson32aad862010-08-04 13:50:25 +0100716 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_CLOCK_RATE_MULT, &val, 1);
Jesse Barnes79e53942008-11-07 14:24:08 -0800717}
718
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800719static void intel_sdvo_get_dtd_from_mode(struct intel_sdvo_dtd *dtd,
Chris Wilson32aad862010-08-04 13:50:25 +0100720 const struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800721{
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800722 uint16_t width, height;
723 uint16_t h_blank_len, h_sync_len, v_blank_len, v_sync_len;
724 uint16_t h_sync_offset, v_sync_offset;
Jesse Barnes79e53942008-11-07 14:24:08 -0800725
726 width = mode->crtc_hdisplay;
727 height = mode->crtc_vdisplay;
728
729 /* do some mode translations */
730 h_blank_len = mode->crtc_hblank_end - mode->crtc_hblank_start;
731 h_sync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
732
733 v_blank_len = mode->crtc_vblank_end - mode->crtc_vblank_start;
734 v_sync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
735
736 h_sync_offset = mode->crtc_hsync_start - mode->crtc_hblank_start;
737 v_sync_offset = mode->crtc_vsync_start - mode->crtc_vblank_start;
738
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800739 dtd->part1.clock = mode->clock / 10;
740 dtd->part1.h_active = width & 0xff;
741 dtd->part1.h_blank = h_blank_len & 0xff;
742 dtd->part1.h_high = (((width >> 8) & 0xf) << 4) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800743 ((h_blank_len >> 8) & 0xf);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800744 dtd->part1.v_active = height & 0xff;
745 dtd->part1.v_blank = v_blank_len & 0xff;
746 dtd->part1.v_high = (((height >> 8) & 0xf) << 4) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800747 ((v_blank_len >> 8) & 0xf);
748
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800749 dtd->part2.h_sync_off = h_sync_offset & 0xff;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800750 dtd->part2.h_sync_width = h_sync_len & 0xff;
751 dtd->part2.v_sync_off_width = (v_sync_offset & 0xf) << 4 |
Jesse Barnes79e53942008-11-07 14:24:08 -0800752 (v_sync_len & 0xf);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800753 dtd->part2.sync_off_width_high = ((h_sync_offset & 0x300) >> 2) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800754 ((h_sync_len & 0x300) >> 4) | ((v_sync_offset & 0x30) >> 2) |
755 ((v_sync_len & 0x30) >> 4);
756
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800757 dtd->part2.dtd_flags = 0x18;
Jesse Barnes79e53942008-11-07 14:24:08 -0800758 if (mode->flags & DRM_MODE_FLAG_PHSYNC)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800759 dtd->part2.dtd_flags |= 0x2;
Jesse Barnes79e53942008-11-07 14:24:08 -0800760 if (mode->flags & DRM_MODE_FLAG_PVSYNC)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800761 dtd->part2.dtd_flags |= 0x4;
Jesse Barnes79e53942008-11-07 14:24:08 -0800762
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800763 dtd->part2.sdvo_flags = 0;
764 dtd->part2.v_sync_off_high = v_sync_offset & 0xc0;
765 dtd->part2.reserved = 0;
766}
Jesse Barnes79e53942008-11-07 14:24:08 -0800767
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800768static void intel_sdvo_get_mode_from_dtd(struct drm_display_mode * mode,
Chris Wilson32aad862010-08-04 13:50:25 +0100769 const struct intel_sdvo_dtd *dtd)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800770{
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800771 mode->hdisplay = dtd->part1.h_active;
772 mode->hdisplay += ((dtd->part1.h_high >> 4) & 0x0f) << 8;
773 mode->hsync_start = mode->hdisplay + dtd->part2.h_sync_off;
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800774 mode->hsync_start += (dtd->part2.sync_off_width_high & 0xc0) << 2;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800775 mode->hsync_end = mode->hsync_start + dtd->part2.h_sync_width;
776 mode->hsync_end += (dtd->part2.sync_off_width_high & 0x30) << 4;
777 mode->htotal = mode->hdisplay + dtd->part1.h_blank;
778 mode->htotal += (dtd->part1.h_high & 0xf) << 8;
779
780 mode->vdisplay = dtd->part1.v_active;
781 mode->vdisplay += ((dtd->part1.v_high >> 4) & 0x0f) << 8;
782 mode->vsync_start = mode->vdisplay;
783 mode->vsync_start += (dtd->part2.v_sync_off_width >> 4) & 0xf;
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800784 mode->vsync_start += (dtd->part2.sync_off_width_high & 0x0c) << 2;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800785 mode->vsync_start += dtd->part2.v_sync_off_high & 0xc0;
786 mode->vsync_end = mode->vsync_start +
787 (dtd->part2.v_sync_off_width & 0xf);
788 mode->vsync_end += (dtd->part2.sync_off_width_high & 0x3) << 4;
789 mode->vtotal = mode->vdisplay + dtd->part1.v_blank;
790 mode->vtotal += (dtd->part1.v_high & 0xf) << 8;
791
792 mode->clock = dtd->part1.clock * 10;
793
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800794 mode->flags &= ~(DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800795 if (dtd->part2.dtd_flags & 0x2)
796 mode->flags |= DRM_MODE_FLAG_PHSYNC;
797 if (dtd->part2.dtd_flags & 0x4)
798 mode->flags |= DRM_MODE_FLAG_PVSYNC;
799}
800
Chris Wilsone27d8532010-10-22 09:15:22 +0100801static bool intel_sdvo_check_supp_encode(struct intel_sdvo *intel_sdvo)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800802{
Chris Wilsone27d8532010-10-22 09:15:22 +0100803 struct intel_sdvo_encode encode;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800804
Chris Wilson1a3665c2011-01-25 13:59:37 +0000805 BUILD_BUG_ON(sizeof(encode) != 2);
Chris Wilsone27d8532010-10-22 09:15:22 +0100806 return intel_sdvo_get_value(intel_sdvo,
807 SDVO_CMD_GET_SUPP_ENCODE,
808 &encode, sizeof(encode));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800809}
810
Chris Wilsonea5b2132010-08-04 13:50:23 +0100811static bool intel_sdvo_set_encode(struct intel_sdvo *intel_sdvo,
Eric Anholtc751ce42010-03-25 11:48:48 -0700812 uint8_t mode)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800813{
Chris Wilson32aad862010-08-04 13:50:25 +0100814 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_ENCODE, &mode, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800815}
816
Chris Wilsonea5b2132010-08-04 13:50:23 +0100817static bool intel_sdvo_set_colorimetry(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800818 uint8_t mode)
819{
Chris Wilson32aad862010-08-04 13:50:25 +0100820 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_COLORIMETRY, &mode, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800821}
822
823#if 0
Chris Wilsonea5b2132010-08-04 13:50:23 +0100824static void intel_sdvo_dump_hdmi_buf(struct intel_sdvo *intel_sdvo)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800825{
826 int i, j;
827 uint8_t set_buf_index[2];
828 uint8_t av_split;
829 uint8_t buf_size;
830 uint8_t buf[48];
831 uint8_t *pos;
832
Chris Wilson32aad862010-08-04 13:50:25 +0100833 intel_sdvo_get_value(encoder, SDVO_CMD_GET_HBUF_AV_SPLIT, &av_split, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800834
835 for (i = 0; i <= av_split; i++) {
836 set_buf_index[0] = i; set_buf_index[1] = 0;
Eric Anholtc751ce42010-03-25 11:48:48 -0700837 intel_sdvo_write_cmd(encoder, SDVO_CMD_SET_HBUF_INDEX,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800838 set_buf_index, 2);
Eric Anholtc751ce42010-03-25 11:48:48 -0700839 intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_INFO, NULL, 0);
840 intel_sdvo_read_response(encoder, &buf_size, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800841
842 pos = buf;
843 for (j = 0; j <= buf_size; j += 8) {
Eric Anholtc751ce42010-03-25 11:48:48 -0700844 intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_DATA,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800845 NULL, 0);
Eric Anholtc751ce42010-03-25 11:48:48 -0700846 intel_sdvo_read_response(encoder, pos, 8);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800847 pos += 8;
848 }
849 }
850}
851#endif
852
David Härdeman3c17fe42010-09-24 21:44:32 +0200853static bool intel_sdvo_set_avi_infoframe(struct intel_sdvo *intel_sdvo)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800854{
855 struct dip_infoframe avi_if = {
856 .type = DIP_TYPE_AVI,
David Härdeman3c17fe42010-09-24 21:44:32 +0200857 .ver = DIP_VERSION_AVI,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800858 .len = DIP_LEN_AVI,
859 };
David Härdeman3c17fe42010-09-24 21:44:32 +0200860 uint8_t tx_rate = SDVO_HBUF_TX_VSYNC;
861 uint8_t set_buf_index[2] = { 1, 0 };
862 uint64_t *data = (uint64_t *)&avi_if;
863 unsigned i;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800864
David Härdeman3c17fe42010-09-24 21:44:32 +0200865 intel_dip_infoframe_csum(&avi_if);
866
867 if (!intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_SET_HBUF_INDEX,
868 set_buf_index, 2))
869 return false;
870
871 for (i = 0; i < sizeof(avi_if); i += 8) {
872 if (!intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_SET_HBUF_DATA,
873 data, 8))
874 return false;
875 data++;
876 }
877
878 return intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_SET_HBUF_TXRATE,
879 &tx_rate, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800880}
881
Chris Wilson32aad862010-08-04 13:50:25 +0100882static bool intel_sdvo_set_tv_format(struct intel_sdvo *intel_sdvo)
Zhenyu Wang7026d4a2009-03-24 14:02:43 +0800883{
Zhao Yakuice6feab2009-08-24 13:50:26 +0800884 struct intel_sdvo_tv_format format;
Chris Wilson40039752010-08-04 13:50:26 +0100885 uint32_t format_map;
Zhao Yakuice6feab2009-08-24 13:50:26 +0800886
Chris Wilson40039752010-08-04 13:50:26 +0100887 format_map = 1 << intel_sdvo->tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +0800888 memset(&format, 0, sizeof(format));
Chris Wilson32aad862010-08-04 13:50:25 +0100889 memcpy(&format, &format_map, min(sizeof(format), sizeof(format_map)));
Zhao Yakuice6feab2009-08-24 13:50:26 +0800890
Chris Wilson32aad862010-08-04 13:50:25 +0100891 BUILD_BUG_ON(sizeof(format) != 6);
892 return intel_sdvo_set_value(intel_sdvo,
893 SDVO_CMD_SET_TV_FORMAT,
894 &format, sizeof(format));
895}
Zhao Yakuice6feab2009-08-24 13:50:26 +0800896
Chris Wilson32aad862010-08-04 13:50:25 +0100897static bool
898intel_sdvo_set_output_timings_from_mode(struct intel_sdvo *intel_sdvo,
899 struct drm_display_mode *mode)
900{
901 struct intel_sdvo_dtd output_dtd;
902
903 if (!intel_sdvo_set_target_output(intel_sdvo,
904 intel_sdvo->attached_output))
905 return false;
906
907 intel_sdvo_get_dtd_from_mode(&output_dtd, mode);
908 if (!intel_sdvo_set_output_timing(intel_sdvo, &output_dtd))
909 return false;
910
911 return true;
912}
913
914static bool
915intel_sdvo_set_input_timings_for_mode(struct intel_sdvo *intel_sdvo,
916 struct drm_display_mode *mode,
917 struct drm_display_mode *adjusted_mode)
918{
Chris Wilson32aad862010-08-04 13:50:25 +0100919 /* Reset the input timing to the screen. Assume always input 0. */
920 if (!intel_sdvo_set_target_input(intel_sdvo))
921 return false;
922
923 if (!intel_sdvo_create_preferred_input_timing(intel_sdvo,
924 mode->clock / 10,
925 mode->hdisplay,
926 mode->vdisplay))
927 return false;
928
929 if (!intel_sdvo_get_preferred_input_timing(intel_sdvo,
Chris Wilson6c9547f2010-08-25 10:05:17 +0100930 &intel_sdvo->input_dtd))
Chris Wilson32aad862010-08-04 13:50:25 +0100931 return false;
932
Chris Wilson6c9547f2010-08-25 10:05:17 +0100933 intel_sdvo_get_mode_from_dtd(adjusted_mode, &intel_sdvo->input_dtd);
Chris Wilson32aad862010-08-04 13:50:25 +0100934
935 drm_mode_set_crtcinfo(adjusted_mode, 0);
Chris Wilson32aad862010-08-04 13:50:25 +0100936 return true;
Zhenyu Wang7026d4a2009-03-24 14:02:43 +0800937}
938
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800939static bool intel_sdvo_mode_fixup(struct drm_encoder *encoder,
940 struct drm_display_mode *mode,
941 struct drm_display_mode *adjusted_mode)
942{
Chris Wilson890f3352010-09-14 16:46:59 +0100943 struct intel_sdvo *intel_sdvo = to_intel_sdvo(encoder);
Chris Wilson6c9547f2010-08-25 10:05:17 +0100944 int multiplier;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800945
Chris Wilson32aad862010-08-04 13:50:25 +0100946 /* We need to construct preferred input timings based on our
947 * output timings. To do that, we have to set the output
948 * timings, even though this isn't really the right place in
949 * the sequence to do it. Oh well.
950 */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100951 if (intel_sdvo->is_tv) {
Chris Wilson32aad862010-08-04 13:50:25 +0100952 if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo, mode))
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800953 return false;
Chris Wilson32aad862010-08-04 13:50:25 +0100954
Pavel Roskinc74696b2010-09-02 14:46:34 -0400955 (void) intel_sdvo_set_input_timings_for_mode(intel_sdvo,
956 mode,
957 adjusted_mode);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100958 } else if (intel_sdvo->is_lvds) {
Chris Wilson32aad862010-08-04 13:50:25 +0100959 if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo,
Chris Wilson6c9547f2010-08-25 10:05:17 +0100960 intel_sdvo->sdvo_lvds_fixed_mode))
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800961 return false;
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800962
Pavel Roskinc74696b2010-09-02 14:46:34 -0400963 (void) intel_sdvo_set_input_timings_for_mode(intel_sdvo,
964 mode,
965 adjusted_mode);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800966 }
Chris Wilson32aad862010-08-04 13:50:25 +0100967
968 /* Make the CRTC code factor in the SDVO pixel multiplier. The
Chris Wilson6c9547f2010-08-25 10:05:17 +0100969 * SDVO device will factor out the multiplier during mode_set.
Chris Wilson32aad862010-08-04 13:50:25 +0100970 */
Chris Wilson6c9547f2010-08-25 10:05:17 +0100971 multiplier = intel_sdvo_get_pixel_multiplier(adjusted_mode);
972 intel_mode_set_pixel_multiplier(adjusted_mode, multiplier);
Chris Wilson32aad862010-08-04 13:50:25 +0100973
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800974 return true;
975}
976
977static void intel_sdvo_mode_set(struct drm_encoder *encoder,
978 struct drm_display_mode *mode,
979 struct drm_display_mode *adjusted_mode)
980{
981 struct drm_device *dev = encoder->dev;
982 struct drm_i915_private *dev_priv = dev->dev_private;
983 struct drm_crtc *crtc = encoder->crtc;
984 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson890f3352010-09-14 16:46:59 +0100985 struct intel_sdvo *intel_sdvo = to_intel_sdvo(encoder);
Chris Wilson6c9547f2010-08-25 10:05:17 +0100986 u32 sdvox;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800987 struct intel_sdvo_in_out_map in_out;
988 struct intel_sdvo_dtd input_dtd;
Chris Wilson6c9547f2010-08-25 10:05:17 +0100989 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
990 int rate;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800991
992 if (!mode)
993 return;
994
995 /* First, set the input mapping for the first input to our controlled
996 * output. This is only correct if we're a single-input device, in
997 * which case the first input is the output from the appropriate SDVO
998 * channel on the motherboard. In a two-input device, the first input
999 * will be SDVOB and the second SDVOC.
1000 */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001001 in_out.in0 = intel_sdvo->attached_output;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001002 in_out.in1 = 0;
1003
Pavel Roskinc74696b2010-09-02 14:46:34 -04001004 intel_sdvo_set_value(intel_sdvo,
1005 SDVO_CMD_SET_IN_OUT_MAP,
1006 &in_out, sizeof(in_out));
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001007
Chris Wilson6c9547f2010-08-25 10:05:17 +01001008 /* Set the output timings to the screen */
1009 if (!intel_sdvo_set_target_output(intel_sdvo,
1010 intel_sdvo->attached_output))
1011 return;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001012
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001013 /* We have tried to get input timing in mode_fixup, and filled into
Chris Wilson6c9547f2010-08-25 10:05:17 +01001014 * adjusted_mode.
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001015 */
Chris Wilson6c9547f2010-08-25 10:05:17 +01001016 if (intel_sdvo->is_tv || intel_sdvo->is_lvds) {
1017 input_dtd = intel_sdvo->input_dtd;
1018 } else {
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001019 /* Set the output timing to the screen */
Chris Wilson32aad862010-08-04 13:50:25 +01001020 if (!intel_sdvo_set_target_output(intel_sdvo,
1021 intel_sdvo->attached_output))
1022 return;
1023
Chris Wilson6c9547f2010-08-25 10:05:17 +01001024 intel_sdvo_get_dtd_from_mode(&input_dtd, adjusted_mode);
Pavel Roskinc74696b2010-09-02 14:46:34 -04001025 (void) intel_sdvo_set_output_timing(intel_sdvo, &input_dtd);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001026 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001027
1028 /* Set the input timing to the screen. Assume always input 0. */
Chris Wilson32aad862010-08-04 13:50:25 +01001029 if (!intel_sdvo_set_target_input(intel_sdvo))
1030 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08001031
Chris Wilson97aaf912011-01-04 20:10:52 +00001032 if (intel_sdvo->has_hdmi_monitor) {
1033 intel_sdvo_set_encode(intel_sdvo, SDVO_ENCODE_HDMI);
1034 intel_sdvo_set_colorimetry(intel_sdvo,
1035 SDVO_COLORIMETRY_RGB256);
1036 intel_sdvo_set_avi_infoframe(intel_sdvo);
1037 } else
1038 intel_sdvo_set_encode(intel_sdvo, SDVO_ENCODE_DVI);
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001039
Chris Wilson6c9547f2010-08-25 10:05:17 +01001040 if (intel_sdvo->is_tv &&
1041 !intel_sdvo_set_tv_format(intel_sdvo))
1042 return;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001043
Pavel Roskinc74696b2010-09-02 14:46:34 -04001044 (void) intel_sdvo_set_input_timing(intel_sdvo, &input_dtd);
Jesse Barnes79e53942008-11-07 14:24:08 -08001045
Chris Wilson6c9547f2010-08-25 10:05:17 +01001046 switch (pixel_multiplier) {
1047 default:
Chris Wilson32aad862010-08-04 13:50:25 +01001048 case 1: rate = SDVO_CLOCK_RATE_MULT_1X; break;
1049 case 2: rate = SDVO_CLOCK_RATE_MULT_2X; break;
1050 case 4: rate = SDVO_CLOCK_RATE_MULT_4X; break;
Jesse Barnes79e53942008-11-07 14:24:08 -08001051 }
Chris Wilson32aad862010-08-04 13:50:25 +01001052 if (!intel_sdvo_set_clock_rate_mult(intel_sdvo, rate))
1053 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08001054
1055 /* Set the SDVO control regs. */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001056 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson6714afb2010-12-17 04:10:51 +00001057 sdvox = 0;
1058 if (INTEL_INFO(dev)->gen < 5)
1059 sdvox |= SDVO_BORDER_ENABLE;
Adam Jackson81a14b42010-07-16 14:46:32 -04001060 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1061 sdvox |= SDVO_VSYNC_ACTIVE_HIGH;
1062 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1063 sdvox |= SDVO_HSYNC_ACTIVE_HIGH;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001064 } else {
Chris Wilson6c9547f2010-08-25 10:05:17 +01001065 sdvox = I915_READ(intel_sdvo->sdvo_reg);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001066 switch (intel_sdvo->sdvo_reg) {
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001067 case SDVOB:
1068 sdvox &= SDVOB_PRESERVE_MASK;
1069 break;
1070 case SDVOC:
1071 sdvox &= SDVOC_PRESERVE_MASK;
1072 break;
1073 }
1074 sdvox |= (9 << 19) | SDVO_BORDER_ENABLE;
1075 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001076 if (intel_crtc->pipe == 1)
1077 sdvox |= SDVO_PIPE_B_SELECT;
Chris Wilsonda79de92010-11-22 11:12:46 +00001078 if (intel_sdvo->has_hdmi_audio)
Chris Wilson6c9547f2010-08-25 10:05:17 +01001079 sdvox |= SDVO_AUDIO_ENABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -08001080
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001081 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001082 /* done in crtc_mode_set as the dpll_md reg must be written early */
1083 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
1084 /* done in crtc_mode_set as it lives inside the dpll register */
Jesse Barnes79e53942008-11-07 14:24:08 -08001085 } else {
Chris Wilson6c9547f2010-08-25 10:05:17 +01001086 sdvox |= (pixel_multiplier - 1) << SDVO_PORT_MULTIPLY_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08001087 }
1088
Chris Wilson6714afb2010-12-17 04:10:51 +00001089 if (input_dtd.part2.sdvo_flags & SDVO_NEED_TO_STALL &&
1090 INTEL_INFO(dev)->gen < 5)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001091 sdvox |= SDVO_STALL_SELECT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001092 intel_sdvo_write_sdvox(intel_sdvo, sdvox);
Jesse Barnes79e53942008-11-07 14:24:08 -08001093}
1094
1095static void intel_sdvo_dpms(struct drm_encoder *encoder, int mode)
1096{
1097 struct drm_device *dev = encoder->dev;
1098 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson890f3352010-09-14 16:46:59 +01001099 struct intel_sdvo *intel_sdvo = to_intel_sdvo(encoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001100 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08001101 u32 temp;
1102
1103 if (mode != DRM_MODE_DPMS_ON) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001104 intel_sdvo_set_active_outputs(intel_sdvo, 0);
Jesse Barnes79e53942008-11-07 14:24:08 -08001105 if (0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001106 intel_sdvo_set_encoder_power_state(intel_sdvo, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08001107
1108 if (mode == DRM_MODE_DPMS_OFF) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001109 temp = I915_READ(intel_sdvo->sdvo_reg);
Jesse Barnes79e53942008-11-07 14:24:08 -08001110 if ((temp & SDVO_ENABLE) != 0) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001111 intel_sdvo_write_sdvox(intel_sdvo, temp & ~SDVO_ENABLE);
Jesse Barnes79e53942008-11-07 14:24:08 -08001112 }
1113 }
1114 } else {
1115 bool input1, input2;
1116 int i;
1117 u8 status;
1118
Chris Wilsonea5b2132010-08-04 13:50:23 +01001119 temp = I915_READ(intel_sdvo->sdvo_reg);
Jesse Barnes79e53942008-11-07 14:24:08 -08001120 if ((temp & SDVO_ENABLE) == 0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001121 intel_sdvo_write_sdvox(intel_sdvo, temp | SDVO_ENABLE);
Jesse Barnes79e53942008-11-07 14:24:08 -08001122 for (i = 0; i < 2; i++)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001123 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08001124
Chris Wilson32aad862010-08-04 13:50:25 +01001125 status = intel_sdvo_get_trained_inputs(intel_sdvo, &input1, &input2);
Jesse Barnes79e53942008-11-07 14:24:08 -08001126 /* Warn if the device reported failure to sync.
1127 * A lot of SDVO devices fail to notify of sync, but it's
1128 * a given it the status is a success, we succeeded.
1129 */
1130 if (status == SDVO_CMD_STATUS_SUCCESS && !input1) {
Zhao Yakui8a4c47f2009-07-20 13:48:04 +08001131 DRM_DEBUG_KMS("First %s output reported failure to "
Chris Wilsonea5b2132010-08-04 13:50:23 +01001132 "sync\n", SDVO_NAME(intel_sdvo));
Jesse Barnes79e53942008-11-07 14:24:08 -08001133 }
1134
1135 if (0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001136 intel_sdvo_set_encoder_power_state(intel_sdvo, mode);
1137 intel_sdvo_set_active_outputs(intel_sdvo, intel_sdvo->attached_output);
Jesse Barnes79e53942008-11-07 14:24:08 -08001138 }
1139 return;
1140}
1141
Jesse Barnes79e53942008-11-07 14:24:08 -08001142static int intel_sdvo_mode_valid(struct drm_connector *connector,
1143 struct drm_display_mode *mode)
1144{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001145 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001146
1147 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
1148 return MODE_NO_DBLESCAN;
1149
Chris Wilsonea5b2132010-08-04 13:50:23 +01001150 if (intel_sdvo->pixel_clock_min > mode->clock)
Jesse Barnes79e53942008-11-07 14:24:08 -08001151 return MODE_CLOCK_LOW;
1152
Chris Wilsonea5b2132010-08-04 13:50:23 +01001153 if (intel_sdvo->pixel_clock_max < mode->clock)
Jesse Barnes79e53942008-11-07 14:24:08 -08001154 return MODE_CLOCK_HIGH;
1155
Chris Wilson85454232010-08-08 14:28:23 +01001156 if (intel_sdvo->is_lvds) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001157 if (mode->hdisplay > intel_sdvo->sdvo_lvds_fixed_mode->hdisplay)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001158 return MODE_PANEL;
1159
Chris Wilsonea5b2132010-08-04 13:50:23 +01001160 if (mode->vdisplay > intel_sdvo->sdvo_lvds_fixed_mode->vdisplay)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001161 return MODE_PANEL;
1162 }
1163
Jesse Barnes79e53942008-11-07 14:24:08 -08001164 return MODE_OK;
1165}
1166
Chris Wilsonea5b2132010-08-04 13:50:23 +01001167static bool intel_sdvo_get_capabilities(struct intel_sdvo *intel_sdvo, struct intel_sdvo_caps *caps)
Jesse Barnes79e53942008-11-07 14:24:08 -08001168{
Chris Wilson1a3665c2011-01-25 13:59:37 +00001169 BUILD_BUG_ON(sizeof(*caps) != 8);
Chris Wilsone957d772010-09-24 12:52:03 +01001170 if (!intel_sdvo_get_value(intel_sdvo,
1171 SDVO_CMD_GET_DEVICE_CAPS,
1172 caps, sizeof(*caps)))
1173 return false;
1174
1175 DRM_DEBUG_KMS("SDVO capabilities:\n"
1176 " vendor_id: %d\n"
1177 " device_id: %d\n"
1178 " device_rev_id: %d\n"
1179 " sdvo_version_major: %d\n"
1180 " sdvo_version_minor: %d\n"
1181 " sdvo_inputs_mask: %d\n"
1182 " smooth_scaling: %d\n"
1183 " sharp_scaling: %d\n"
1184 " up_scaling: %d\n"
1185 " down_scaling: %d\n"
1186 " stall_support: %d\n"
1187 " output_flags: %d\n",
1188 caps->vendor_id,
1189 caps->device_id,
1190 caps->device_rev_id,
1191 caps->sdvo_version_major,
1192 caps->sdvo_version_minor,
1193 caps->sdvo_inputs_mask,
1194 caps->smooth_scaling,
1195 caps->sharp_scaling,
1196 caps->up_scaling,
1197 caps->down_scaling,
1198 caps->stall_support,
1199 caps->output_flags);
1200
1201 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08001202}
1203
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001204/* No use! */
1205#if 0
Jesse Barnes79e53942008-11-07 14:24:08 -08001206struct drm_connector* intel_sdvo_find(struct drm_device *dev, int sdvoB)
1207{
1208 struct drm_connector *connector = NULL;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001209 struct intel_sdvo *iout = NULL;
1210 struct intel_sdvo *sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -08001211
1212 /* find the sdvo connector */
1213 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001214 iout = to_intel_sdvo(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001215
1216 if (iout->type != INTEL_OUTPUT_SDVO)
1217 continue;
1218
1219 sdvo = iout->dev_priv;
1220
Eric Anholtc751ce42010-03-25 11:48:48 -07001221 if (sdvo->sdvo_reg == SDVOB && sdvoB)
Jesse Barnes79e53942008-11-07 14:24:08 -08001222 return connector;
1223
Eric Anholtc751ce42010-03-25 11:48:48 -07001224 if (sdvo->sdvo_reg == SDVOC && !sdvoB)
Jesse Barnes79e53942008-11-07 14:24:08 -08001225 return connector;
1226
1227 }
1228
1229 return NULL;
1230}
1231
1232int intel_sdvo_supports_hotplug(struct drm_connector *connector)
1233{
1234 u8 response[2];
1235 u8 status;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001236 struct intel_sdvo *intel_sdvo;
Zhao Yakui8a4c47f2009-07-20 13:48:04 +08001237 DRM_DEBUG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08001238
1239 if (!connector)
1240 return 0;
1241
Chris Wilsonea5b2132010-08-04 13:50:23 +01001242 intel_sdvo = to_intel_sdvo(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001243
Chris Wilson32aad862010-08-04 13:50:25 +01001244 return intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_HOT_PLUG_SUPPORT,
1245 &response, 2) && response[0];
Jesse Barnes79e53942008-11-07 14:24:08 -08001246}
1247
1248void intel_sdvo_set_hotplug(struct drm_connector *connector, int on)
1249{
1250 u8 response[2];
1251 u8 status;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001252 struct intel_sdvo *intel_sdvo = to_intel_sdvo(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001253
Chris Wilsonea5b2132010-08-04 13:50:23 +01001254 intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_GET_ACTIVE_HOT_PLUG, NULL, 0);
1255 intel_sdvo_read_response(intel_sdvo, &response, 2);
Jesse Barnes79e53942008-11-07 14:24:08 -08001256
1257 if (on) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001258 intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_GET_HOT_PLUG_SUPPORT, NULL, 0);
1259 status = intel_sdvo_read_response(intel_sdvo, &response, 2);
Jesse Barnes79e53942008-11-07 14:24:08 -08001260
Chris Wilsonea5b2132010-08-04 13:50:23 +01001261 intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_SET_ACTIVE_HOT_PLUG, &response, 2);
Jesse Barnes79e53942008-11-07 14:24:08 -08001262 } else {
1263 response[0] = 0;
1264 response[1] = 0;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001265 intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_SET_ACTIVE_HOT_PLUG, &response, 2);
Jesse Barnes79e53942008-11-07 14:24:08 -08001266 }
1267
Chris Wilsonea5b2132010-08-04 13:50:23 +01001268 intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_GET_ACTIVE_HOT_PLUG, NULL, 0);
1269 intel_sdvo_read_response(intel_sdvo, &response, 2);
Jesse Barnes79e53942008-11-07 14:24:08 -08001270}
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001271#endif
Jesse Barnes79e53942008-11-07 14:24:08 -08001272
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001273static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01001274intel_sdvo_multifunc_encoder(struct intel_sdvo *intel_sdvo)
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001275{
Chris Wilsonbc652122011-01-25 13:28:29 +00001276 /* Is there more than one type of output? */
1277 int caps = intel_sdvo->caps.output_flags & 0xf;
1278 return caps & -caps;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001279}
1280
Chris Wilsonf899fc62010-07-20 15:44:45 -07001281static struct edid *
Chris Wilsone957d772010-09-24 12:52:03 +01001282intel_sdvo_get_edid(struct drm_connector *connector)
Chris Wilsonf899fc62010-07-20 15:44:45 -07001283{
Chris Wilsone957d772010-09-24 12:52:03 +01001284 struct intel_sdvo *sdvo = intel_attached_sdvo(connector);
1285 return drm_get_edid(connector, &sdvo->ddc);
Chris Wilsonf899fc62010-07-20 15:44:45 -07001286}
1287
Chris Wilsonff482d82010-09-15 10:40:38 +01001288/* Mac mini hack -- use the same DDC as the analog connector */
1289static struct edid *
1290intel_sdvo_get_analog_edid(struct drm_connector *connector)
1291{
Chris Wilsonf899fc62010-07-20 15:44:45 -07001292 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Chris Wilsonff482d82010-09-15 10:40:38 +01001293
Chris Wilson0c1dab82010-11-23 22:37:01 +00001294 return drm_get_edid(connector,
1295 &dev_priv->gmbus[dev_priv->crt_ddc_pin].adapter);
Chris Wilsonff482d82010-09-15 10:40:38 +01001296}
1297
ling.ma@intel.com2b8d33f72009-07-29 11:31:18 +08001298enum drm_connector_status
Adam Jackson149c36a2010-04-29 14:05:18 -04001299intel_sdvo_hdmi_sink_detect(struct drm_connector *connector)
Ma Ling9dff6af2009-04-02 13:13:26 +08001300{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001301 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Chris Wilson9d1a9032010-09-14 17:58:19 +01001302 enum drm_connector_status status;
1303 struct edid *edid;
Ma Ling9dff6af2009-04-02 13:13:26 +08001304
Chris Wilsone957d772010-09-24 12:52:03 +01001305 edid = intel_sdvo_get_edid(connector);
Keith Packard57cdaf92009-09-04 13:07:54 +08001306
Chris Wilsonea5b2132010-08-04 13:50:23 +01001307 if (edid == NULL && intel_sdvo_multifunc_encoder(intel_sdvo)) {
Chris Wilsone957d772010-09-24 12:52:03 +01001308 u8 ddc, saved_ddc = intel_sdvo->ddc_bus;
Chris Wilson9d1a9032010-09-14 17:58:19 +01001309
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001310 /*
1311 * Don't use the 1 as the argument of DDC bus switch to get
1312 * the EDID. It is used for SDVO SPD ROM.
1313 */
Chris Wilson9d1a9032010-09-14 17:58:19 +01001314 for (ddc = intel_sdvo->ddc_bus >> 1; ddc > 1; ddc >>= 1) {
Chris Wilsone957d772010-09-24 12:52:03 +01001315 intel_sdvo->ddc_bus = ddc;
1316 edid = intel_sdvo_get_edid(connector);
1317 if (edid)
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001318 break;
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001319 }
Chris Wilsone957d772010-09-24 12:52:03 +01001320 /*
1321 * If we found the EDID on the other bus,
1322 * assume that is the correct DDC bus.
1323 */
1324 if (edid == NULL)
1325 intel_sdvo->ddc_bus = saved_ddc;
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001326 }
Chris Wilson9d1a9032010-09-14 17:58:19 +01001327
1328 /*
1329 * When there is no edid and no monitor is connected with VGA
1330 * port, try to use the CRT ddc to read the EDID for DVI-connector.
Keith Packard57cdaf92009-09-04 13:07:54 +08001331 */
Chris Wilsonff482d82010-09-15 10:40:38 +01001332 if (edid == NULL)
1333 edid = intel_sdvo_get_analog_edid(connector);
Adam Jackson149c36a2010-04-29 14:05:18 -04001334
Chris Wilson2f551c82010-09-15 10:42:50 +01001335 status = connector_status_unknown;
Ma Ling9dff6af2009-04-02 13:13:26 +08001336 if (edid != NULL) {
Adam Jackson149c36a2010-04-29 14:05:18 -04001337 /* DDC bus is shared, match EDID to connector type */
Chris Wilson9d1a9032010-09-14 17:58:19 +01001338 if (edid->input & DRM_EDID_INPUT_DIGITAL) {
1339 status = connector_status_connected;
Chris Wilsonda79de92010-11-22 11:12:46 +00001340 if (intel_sdvo->is_hdmi) {
1341 intel_sdvo->has_hdmi_monitor = drm_detect_hdmi_monitor(edid);
1342 intel_sdvo->has_hdmi_audio = drm_detect_monitor_audio(edid);
1343 }
Chris Wilson9d1a9032010-09-14 17:58:19 +01001344 }
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001345 connector->display_info.raw_edid = NULL;
Chris Wilson9d1a9032010-09-14 17:58:19 +01001346 kfree(edid);
1347 }
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001348
1349 if (status == connector_status_connected) {
1350 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
1351 if (intel_sdvo_connector->force_audio)
Chris Wilsonda79de92010-11-22 11:12:46 +00001352 intel_sdvo->has_hdmi_audio = intel_sdvo_connector->force_audio > 0;
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001353 }
1354
ling.ma@intel.com2b8d33f72009-07-29 11:31:18 +08001355 return status;
Ma Ling9dff6af2009-04-02 13:13:26 +08001356}
1357
Chris Wilson7b334fc2010-09-09 23:51:02 +01001358static enum drm_connector_status
Chris Wilson930a9e22010-09-14 11:07:23 +01001359intel_sdvo_detect(struct drm_connector *connector, bool force)
Jesse Barnes79e53942008-11-07 14:24:08 -08001360{
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001361 uint16_t response;
Chris Wilsondf0e9242010-09-09 16:20:55 +01001362 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Chris Wilson615fb932010-08-04 13:50:24 +01001363 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Zhenyu Wang14571b42010-03-30 14:06:33 +08001364 enum drm_connector_status ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001365
Chris Wilson32aad862010-08-04 13:50:25 +01001366 if (!intel_sdvo_write_cmd(intel_sdvo,
Chris Wilsone957d772010-09-24 12:52:03 +01001367 SDVO_CMD_GET_ATTACHED_DISPLAYS, NULL, 0))
Chris Wilson32aad862010-08-04 13:50:25 +01001368 return connector_status_unknown;
Chris Wilsonba84cd12010-11-24 17:37:17 +00001369
1370 /* add 30ms delay when the output type might be TV */
1371 if (intel_sdvo->caps.output_flags &
1372 (SDVO_OUTPUT_SVID0 | SDVO_OUTPUT_CVBS0))
Zhao Yakuid09c23d2009-11-06 15:39:56 +08001373 mdelay(30);
Chris Wilsonba84cd12010-11-24 17:37:17 +00001374
Chris Wilson32aad862010-08-04 13:50:25 +01001375 if (!intel_sdvo_read_response(intel_sdvo, &response, 2))
1376 return connector_status_unknown;
Jesse Barnes79e53942008-11-07 14:24:08 -08001377
Chris Wilsone957d772010-09-24 12:52:03 +01001378 DRM_DEBUG_KMS("SDVO response %d %d [%x]\n",
1379 response & 0xff, response >> 8,
1380 intel_sdvo_connector->output_flag);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001381
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001382 if (response == 0)
Jesse Barnes79e53942008-11-07 14:24:08 -08001383 return connector_status_disconnected;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001384
Chris Wilsonea5b2132010-08-04 13:50:23 +01001385 intel_sdvo->attached_output = response;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001386
Chris Wilson97aaf912011-01-04 20:10:52 +00001387 intel_sdvo->has_hdmi_monitor = false;
1388 intel_sdvo->has_hdmi_audio = false;
1389
Chris Wilson615fb932010-08-04 13:50:24 +01001390 if ((intel_sdvo_connector->output_flag & response) == 0)
Zhenyu Wang14571b42010-03-30 14:06:33 +08001391 ret = connector_status_disconnected;
Adam Jackson149c36a2010-04-29 14:05:18 -04001392 else if (response & SDVO_TMDS_MASK)
1393 ret = intel_sdvo_hdmi_sink_detect(connector);
Zhenyu Wang14571b42010-03-30 14:06:33 +08001394 else
1395 ret = connector_status_connected;
1396
1397 /* May update encoder flag for like clock for SDVO TV, etc.*/
1398 if (ret == connector_status_connected) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001399 intel_sdvo->is_tv = false;
1400 intel_sdvo->is_lvds = false;
1401 intel_sdvo->base.needs_tv_clock = false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001402
1403 if (response & SDVO_TV_MASK) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001404 intel_sdvo->is_tv = true;
1405 intel_sdvo->base.needs_tv_clock = true;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001406 }
1407 if (response & SDVO_LVDS_MASK)
Chris Wilson85454232010-08-08 14:28:23 +01001408 intel_sdvo->is_lvds = intel_sdvo->sdvo_lvds_fixed_mode != NULL;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001409 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08001410
1411 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001412}
1413
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001414static void intel_sdvo_get_ddc_modes(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08001415{
Chris Wilsonff482d82010-09-15 10:40:38 +01001416 struct edid *edid;
Jesse Barnes79e53942008-11-07 14:24:08 -08001417
1418 /* set the bus switch and get the modes */
Chris Wilsone957d772010-09-24 12:52:03 +01001419 edid = intel_sdvo_get_edid(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001420
Keith Packard57cdaf92009-09-04 13:07:54 +08001421 /*
1422 * Mac mini hack. On this device, the DVI-I connector shares one DDC
1423 * link between analog and digital outputs. So, if the regular SDVO
1424 * DDC fails, check to see if the analog output is disconnected, in
1425 * which case we'll look there for the digital DDC data.
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001426 */
Chris Wilsonf899fc62010-07-20 15:44:45 -07001427 if (edid == NULL)
1428 edid = intel_sdvo_get_analog_edid(connector);
1429
Chris Wilsonff482d82010-09-15 10:40:38 +01001430 if (edid != NULL) {
Chris Wilson0c1dab82010-11-23 22:37:01 +00001431 if (edid->input & DRM_EDID_INPUT_DIGITAL) {
1432 drm_mode_connector_update_edid_property(connector, edid);
1433 drm_add_edid_modes(connector, edid);
1434 }
Chris Wilsonff482d82010-09-15 10:40:38 +01001435 connector->display_info.raw_edid = NULL;
1436 kfree(edid);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001437 }
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001438}
1439
1440/*
1441 * Set of SDVO TV modes.
1442 * Note! This is in reply order (see loop in get_tv_modes).
1443 * XXX: all 60Hz refresh?
1444 */
1445struct drm_display_mode sdvo_tv_modes[] = {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001446 { DRM_MODE("320x200", DRM_MODE_TYPE_DRIVER, 5815, 320, 321, 384,
1447 416, 0, 200, 201, 232, 233, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001448 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001449 { DRM_MODE("320x240", DRM_MODE_TYPE_DRIVER, 6814, 320, 321, 384,
1450 416, 0, 240, 241, 272, 273, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001451 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001452 { DRM_MODE("400x300", DRM_MODE_TYPE_DRIVER, 9910, 400, 401, 464,
1453 496, 0, 300, 301, 332, 333, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001454 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001455 { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 16913, 640, 641, 704,
1456 736, 0, 350, 351, 382, 383, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001457 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001458 { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 19121, 640, 641, 704,
1459 736, 0, 400, 401, 432, 433, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001460 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001461 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 22654, 640, 641, 704,
1462 736, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001463 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001464 { DRM_MODE("704x480", DRM_MODE_TYPE_DRIVER, 24624, 704, 705, 768,
1465 800, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001466 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001467 { DRM_MODE("704x576", DRM_MODE_TYPE_DRIVER, 29232, 704, 705, 768,
1468 800, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001469 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001470 { DRM_MODE("720x350", DRM_MODE_TYPE_DRIVER, 18751, 720, 721, 784,
1471 816, 0, 350, 351, 382, 383, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001472 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001473 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 21199, 720, 721, 784,
1474 816, 0, 400, 401, 432, 433, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001475 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001476 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 25116, 720, 721, 784,
1477 816, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001478 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001479 { DRM_MODE("720x540", DRM_MODE_TYPE_DRIVER, 28054, 720, 721, 784,
1480 816, 0, 540, 541, 572, 573, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001481 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001482 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 29816, 720, 721, 784,
1483 816, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001484 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001485 { DRM_MODE("768x576", DRM_MODE_TYPE_DRIVER, 31570, 768, 769, 832,
1486 864, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001487 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001488 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 34030, 800, 801, 864,
1489 896, 0, 600, 601, 632, 633, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001490 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001491 { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 36581, 832, 833, 896,
1492 928, 0, 624, 625, 656, 657, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001493 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001494 { DRM_MODE("920x766", DRM_MODE_TYPE_DRIVER, 48707, 920, 921, 984,
1495 1016, 0, 766, 767, 798, 799, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001496 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001497 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 53827, 1024, 1025, 1088,
1498 1120, 0, 768, 769, 800, 801, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001499 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001500 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 87265, 1280, 1281, 1344,
1501 1376, 0, 1024, 1025, 1056, 1057, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001502 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
1503};
1504
1505static void intel_sdvo_get_tv_modes(struct drm_connector *connector)
1506{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001507 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001508 struct intel_sdvo_sdtv_resolution_request tv_res;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001509 uint32_t reply = 0, format_map = 0;
1510 int i;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001511
1512 /* Read the list of supported input resolutions for the selected TV
1513 * format.
1514 */
Chris Wilson40039752010-08-04 13:50:26 +01001515 format_map = 1 << intel_sdvo->tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001516 memcpy(&tv_res, &format_map,
Chris Wilson32aad862010-08-04 13:50:25 +01001517 min(sizeof(format_map), sizeof(struct intel_sdvo_sdtv_resolution_request)));
Zhao Yakuice6feab2009-08-24 13:50:26 +08001518
Chris Wilson32aad862010-08-04 13:50:25 +01001519 if (!intel_sdvo_set_target_output(intel_sdvo, intel_sdvo->attached_output))
1520 return;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001521
Chris Wilson32aad862010-08-04 13:50:25 +01001522 BUILD_BUG_ON(sizeof(tv_res) != 3);
Chris Wilsone957d772010-09-24 12:52:03 +01001523 if (!intel_sdvo_write_cmd(intel_sdvo,
1524 SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT,
Chris Wilson32aad862010-08-04 13:50:25 +01001525 &tv_res, sizeof(tv_res)))
1526 return;
1527 if (!intel_sdvo_read_response(intel_sdvo, &reply, 3))
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001528 return;
1529
1530 for (i = 0; i < ARRAY_SIZE(sdvo_tv_modes); i++)
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001531 if (reply & (1 << i)) {
1532 struct drm_display_mode *nmode;
1533 nmode = drm_mode_duplicate(connector->dev,
Chris Wilson32aad862010-08-04 13:50:25 +01001534 &sdvo_tv_modes[i]);
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001535 if (nmode)
1536 drm_mode_probed_add(connector, nmode);
1537 }
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001538}
1539
Ma Ling7086c872009-05-13 11:20:06 +08001540static void intel_sdvo_get_lvds_modes(struct drm_connector *connector)
1541{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001542 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Ma Ling7086c872009-05-13 11:20:06 +08001543 struct drm_i915_private *dev_priv = connector->dev->dev_private;
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001544 struct drm_display_mode *newmode;
Ma Ling7086c872009-05-13 11:20:06 +08001545
1546 /*
1547 * Attempt to get the mode list from DDC.
1548 * Assume that the preferred modes are
1549 * arranged in priority order.
1550 */
Chris Wilsonf899fc62010-07-20 15:44:45 -07001551 intel_ddc_get_modes(connector, intel_sdvo->i2c);
Ma Ling7086c872009-05-13 11:20:06 +08001552 if (list_empty(&connector->probed_modes) == false)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001553 goto end;
Ma Ling7086c872009-05-13 11:20:06 +08001554
1555 /* Fetch modes from VBT */
1556 if (dev_priv->sdvo_lvds_vbt_mode != NULL) {
Ma Ling7086c872009-05-13 11:20:06 +08001557 newmode = drm_mode_duplicate(connector->dev,
1558 dev_priv->sdvo_lvds_vbt_mode);
1559 if (newmode != NULL) {
1560 /* Guarantee the mode is preferred */
1561 newmode->type = (DRM_MODE_TYPE_PREFERRED |
1562 DRM_MODE_TYPE_DRIVER);
1563 drm_mode_probed_add(connector, newmode);
1564 }
1565 }
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001566
1567end:
1568 list_for_each_entry(newmode, &connector->probed_modes, head) {
1569 if (newmode->type & DRM_MODE_TYPE_PREFERRED) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001570 intel_sdvo->sdvo_lvds_fixed_mode =
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001571 drm_mode_duplicate(connector->dev, newmode);
Chris Wilson6c9547f2010-08-25 10:05:17 +01001572
1573 drm_mode_set_crtcinfo(intel_sdvo->sdvo_lvds_fixed_mode,
1574 0);
1575
Chris Wilson85454232010-08-08 14:28:23 +01001576 intel_sdvo->is_lvds = true;
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001577 break;
1578 }
1579 }
1580
Ma Ling7086c872009-05-13 11:20:06 +08001581}
1582
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001583static int intel_sdvo_get_modes(struct drm_connector *connector)
1584{
Chris Wilson615fb932010-08-04 13:50:24 +01001585 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001586
Chris Wilson615fb932010-08-04 13:50:24 +01001587 if (IS_TV(intel_sdvo_connector))
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001588 intel_sdvo_get_tv_modes(connector);
Chris Wilson615fb932010-08-04 13:50:24 +01001589 else if (IS_LVDS(intel_sdvo_connector))
Ma Ling7086c872009-05-13 11:20:06 +08001590 intel_sdvo_get_lvds_modes(connector);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001591 else
1592 intel_sdvo_get_ddc_modes(connector);
1593
Chris Wilson32aad862010-08-04 13:50:25 +01001594 return !list_empty(&connector->probed_modes);
Jesse Barnes79e53942008-11-07 14:24:08 -08001595}
1596
Chris Wilsonfcc8d672010-08-04 13:50:27 +01001597static void
1598intel_sdvo_destroy_enhance_property(struct drm_connector *connector)
Zhao Yakuib9219c52009-09-10 15:45:46 +08001599{
Chris Wilson615fb932010-08-04 13:50:24 +01001600 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Zhao Yakuib9219c52009-09-10 15:45:46 +08001601 struct drm_device *dev = connector->dev;
1602
Chris Wilsonc5521702010-08-04 13:50:28 +01001603 if (intel_sdvo_connector->left)
1604 drm_property_destroy(dev, intel_sdvo_connector->left);
1605 if (intel_sdvo_connector->right)
1606 drm_property_destroy(dev, intel_sdvo_connector->right);
1607 if (intel_sdvo_connector->top)
1608 drm_property_destroy(dev, intel_sdvo_connector->top);
1609 if (intel_sdvo_connector->bottom)
1610 drm_property_destroy(dev, intel_sdvo_connector->bottom);
1611 if (intel_sdvo_connector->hpos)
1612 drm_property_destroy(dev, intel_sdvo_connector->hpos);
1613 if (intel_sdvo_connector->vpos)
1614 drm_property_destroy(dev, intel_sdvo_connector->vpos);
1615 if (intel_sdvo_connector->saturation)
1616 drm_property_destroy(dev, intel_sdvo_connector->saturation);
1617 if (intel_sdvo_connector->contrast)
1618 drm_property_destroy(dev, intel_sdvo_connector->contrast);
1619 if (intel_sdvo_connector->hue)
1620 drm_property_destroy(dev, intel_sdvo_connector->hue);
1621 if (intel_sdvo_connector->sharpness)
1622 drm_property_destroy(dev, intel_sdvo_connector->sharpness);
1623 if (intel_sdvo_connector->flicker_filter)
1624 drm_property_destroy(dev, intel_sdvo_connector->flicker_filter);
1625 if (intel_sdvo_connector->flicker_filter_2d)
1626 drm_property_destroy(dev, intel_sdvo_connector->flicker_filter_2d);
1627 if (intel_sdvo_connector->flicker_filter_adaptive)
1628 drm_property_destroy(dev, intel_sdvo_connector->flicker_filter_adaptive);
1629 if (intel_sdvo_connector->tv_luma_filter)
1630 drm_property_destroy(dev, intel_sdvo_connector->tv_luma_filter);
1631 if (intel_sdvo_connector->tv_chroma_filter)
1632 drm_property_destroy(dev, intel_sdvo_connector->tv_chroma_filter);
Chris Wilsone0442182010-08-04 13:50:29 +01001633 if (intel_sdvo_connector->dot_crawl)
1634 drm_property_destroy(dev, intel_sdvo_connector->dot_crawl);
Chris Wilsonc5521702010-08-04 13:50:28 +01001635 if (intel_sdvo_connector->brightness)
1636 drm_property_destroy(dev, intel_sdvo_connector->brightness);
Zhao Yakuib9219c52009-09-10 15:45:46 +08001637}
1638
Jesse Barnes79e53942008-11-07 14:24:08 -08001639static void intel_sdvo_destroy(struct drm_connector *connector)
1640{
Chris Wilson615fb932010-08-04 13:50:24 +01001641 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001642
Chris Wilsonc5521702010-08-04 13:50:28 +01001643 if (intel_sdvo_connector->tv_format)
Zhao Yakuice6feab2009-08-24 13:50:26 +08001644 drm_property_destroy(connector->dev,
Chris Wilsonc5521702010-08-04 13:50:28 +01001645 intel_sdvo_connector->tv_format);
Zhao Yakuice6feab2009-08-24 13:50:26 +08001646
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001647 intel_sdvo_destroy_enhance_property(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001648 drm_sysfs_connector_remove(connector);
1649 drm_connector_cleanup(connector);
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001650 kfree(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001651}
1652
Zhao Yakuice6feab2009-08-24 13:50:26 +08001653static int
1654intel_sdvo_set_property(struct drm_connector *connector,
1655 struct drm_property *property,
1656 uint64_t val)
1657{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001658 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Chris Wilson615fb932010-08-04 13:50:24 +01001659 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Zhao Yakuib9219c52009-09-10 15:45:46 +08001660 uint16_t temp_value;
Chris Wilson32aad862010-08-04 13:50:25 +01001661 uint8_t cmd;
1662 int ret;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001663
1664 ret = drm_connector_property_set_value(connector, property, val);
Chris Wilson32aad862010-08-04 13:50:25 +01001665 if (ret)
1666 return ret;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001667
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001668 if (property == intel_sdvo_connector->force_audio_property) {
1669 if (val == intel_sdvo_connector->force_audio)
1670 return 0;
1671
1672 intel_sdvo_connector->force_audio = val;
1673
Chris Wilsonda79de92010-11-22 11:12:46 +00001674 if (val > 0 && intel_sdvo->has_hdmi_audio)
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001675 return 0;
Chris Wilsonda79de92010-11-22 11:12:46 +00001676 if (val < 0 && !intel_sdvo->has_hdmi_audio)
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001677 return 0;
1678
Chris Wilsonda79de92010-11-22 11:12:46 +00001679 intel_sdvo->has_hdmi_audio = val > 0;
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001680 goto done;
1681 }
1682
Chris Wilsonc5521702010-08-04 13:50:28 +01001683#define CHECK_PROPERTY(name, NAME) \
1684 if (intel_sdvo_connector->name == property) { \
1685 if (intel_sdvo_connector->cur_##name == temp_value) return 0; \
1686 if (intel_sdvo_connector->max_##name < temp_value) return -EINVAL; \
1687 cmd = SDVO_CMD_SET_##NAME; \
1688 intel_sdvo_connector->cur_##name = temp_value; \
1689 goto set_value; \
1690 }
1691
1692 if (property == intel_sdvo_connector->tv_format) {
Chris Wilson32aad862010-08-04 13:50:25 +01001693 if (val >= TV_FORMAT_NUM)
1694 return -EINVAL;
1695
Chris Wilson40039752010-08-04 13:50:26 +01001696 if (intel_sdvo->tv_format_index ==
Chris Wilson615fb932010-08-04 13:50:24 +01001697 intel_sdvo_connector->tv_format_supported[val])
Chris Wilson32aad862010-08-04 13:50:25 +01001698 return 0;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001699
Chris Wilson40039752010-08-04 13:50:26 +01001700 intel_sdvo->tv_format_index = intel_sdvo_connector->tv_format_supported[val];
Chris Wilsonc5521702010-08-04 13:50:28 +01001701 goto done;
Chris Wilson32aad862010-08-04 13:50:25 +01001702 } else if (IS_TV_OR_LVDS(intel_sdvo_connector)) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08001703 temp_value = val;
Chris Wilsonc5521702010-08-04 13:50:28 +01001704 if (intel_sdvo_connector->left == property) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08001705 drm_connector_property_set_value(connector,
Chris Wilsonc5521702010-08-04 13:50:28 +01001706 intel_sdvo_connector->right, val);
Chris Wilson615fb932010-08-04 13:50:24 +01001707 if (intel_sdvo_connector->left_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01001708 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001709
Chris Wilson615fb932010-08-04 13:50:24 +01001710 intel_sdvo_connector->left_margin = temp_value;
1711 intel_sdvo_connector->right_margin = temp_value;
1712 temp_value = intel_sdvo_connector->max_hscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01001713 intel_sdvo_connector->left_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001714 cmd = SDVO_CMD_SET_OVERSCAN_H;
Chris Wilsonc5521702010-08-04 13:50:28 +01001715 goto set_value;
1716 } else if (intel_sdvo_connector->right == property) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08001717 drm_connector_property_set_value(connector,
Chris Wilsonc5521702010-08-04 13:50:28 +01001718 intel_sdvo_connector->left, val);
Chris Wilson615fb932010-08-04 13:50:24 +01001719 if (intel_sdvo_connector->right_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01001720 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001721
Chris Wilson615fb932010-08-04 13:50:24 +01001722 intel_sdvo_connector->left_margin = temp_value;
1723 intel_sdvo_connector->right_margin = temp_value;
1724 temp_value = intel_sdvo_connector->max_hscan -
1725 intel_sdvo_connector->left_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001726 cmd = SDVO_CMD_SET_OVERSCAN_H;
Chris Wilsonc5521702010-08-04 13:50:28 +01001727 goto set_value;
1728 } else if (intel_sdvo_connector->top == property) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08001729 drm_connector_property_set_value(connector,
Chris Wilsonc5521702010-08-04 13:50:28 +01001730 intel_sdvo_connector->bottom, val);
Chris Wilson615fb932010-08-04 13:50:24 +01001731 if (intel_sdvo_connector->top_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01001732 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001733
Chris Wilson615fb932010-08-04 13:50:24 +01001734 intel_sdvo_connector->top_margin = temp_value;
1735 intel_sdvo_connector->bottom_margin = temp_value;
1736 temp_value = intel_sdvo_connector->max_vscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01001737 intel_sdvo_connector->top_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001738 cmd = SDVO_CMD_SET_OVERSCAN_V;
Chris Wilsonc5521702010-08-04 13:50:28 +01001739 goto set_value;
1740 } else if (intel_sdvo_connector->bottom == property) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08001741 drm_connector_property_set_value(connector,
Chris Wilsonc5521702010-08-04 13:50:28 +01001742 intel_sdvo_connector->top, val);
Chris Wilson615fb932010-08-04 13:50:24 +01001743 if (intel_sdvo_connector->bottom_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01001744 return 0;
1745
Chris Wilson615fb932010-08-04 13:50:24 +01001746 intel_sdvo_connector->top_margin = temp_value;
1747 intel_sdvo_connector->bottom_margin = temp_value;
1748 temp_value = intel_sdvo_connector->max_vscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01001749 intel_sdvo_connector->top_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001750 cmd = SDVO_CMD_SET_OVERSCAN_V;
Chris Wilsonc5521702010-08-04 13:50:28 +01001751 goto set_value;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001752 }
Chris Wilsonc5521702010-08-04 13:50:28 +01001753 CHECK_PROPERTY(hpos, HPOS)
1754 CHECK_PROPERTY(vpos, VPOS)
1755 CHECK_PROPERTY(saturation, SATURATION)
1756 CHECK_PROPERTY(contrast, CONTRAST)
1757 CHECK_PROPERTY(hue, HUE)
1758 CHECK_PROPERTY(brightness, BRIGHTNESS)
1759 CHECK_PROPERTY(sharpness, SHARPNESS)
1760 CHECK_PROPERTY(flicker_filter, FLICKER_FILTER)
1761 CHECK_PROPERTY(flicker_filter_2d, FLICKER_FILTER_2D)
1762 CHECK_PROPERTY(flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE)
1763 CHECK_PROPERTY(tv_chroma_filter, TV_CHROMA_FILTER)
1764 CHECK_PROPERTY(tv_luma_filter, TV_LUMA_FILTER)
Chris Wilsone0442182010-08-04 13:50:29 +01001765 CHECK_PROPERTY(dot_crawl, DOT_CRAWL)
Zhao Yakuib9219c52009-09-10 15:45:46 +08001766 }
Chris Wilsonc5521702010-08-04 13:50:28 +01001767
1768 return -EINVAL; /* unknown property */
1769
1770set_value:
1771 if (!intel_sdvo_set_value(intel_sdvo, cmd, &temp_value, 2))
1772 return -EIO;
1773
1774
1775done:
Chris Wilsondf0e9242010-09-09 16:20:55 +01001776 if (intel_sdvo->base.base.crtc) {
1777 struct drm_crtc *crtc = intel_sdvo->base.base.crtc;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001778 drm_crtc_helper_set_mode(crtc, &crtc->mode, crtc->x,
Chris Wilsonc5521702010-08-04 13:50:28 +01001779 crtc->y, crtc->fb);
1780 }
1781
Chris Wilson32aad862010-08-04 13:50:25 +01001782 return 0;
Chris Wilsonc5521702010-08-04 13:50:28 +01001783#undef CHECK_PROPERTY
Zhao Yakuice6feab2009-08-24 13:50:26 +08001784}
1785
Jesse Barnes79e53942008-11-07 14:24:08 -08001786static const struct drm_encoder_helper_funcs intel_sdvo_helper_funcs = {
1787 .dpms = intel_sdvo_dpms,
1788 .mode_fixup = intel_sdvo_mode_fixup,
1789 .prepare = intel_encoder_prepare,
1790 .mode_set = intel_sdvo_mode_set,
1791 .commit = intel_encoder_commit,
1792};
1793
1794static const struct drm_connector_funcs intel_sdvo_connector_funcs = {
Keith Packardc9fb15f2009-05-30 20:42:28 -07001795 .dpms = drm_helper_connector_dpms,
Jesse Barnes79e53942008-11-07 14:24:08 -08001796 .detect = intel_sdvo_detect,
1797 .fill_modes = drm_helper_probe_single_connector_modes,
Zhao Yakuice6feab2009-08-24 13:50:26 +08001798 .set_property = intel_sdvo_set_property,
Jesse Barnes79e53942008-11-07 14:24:08 -08001799 .destroy = intel_sdvo_destroy,
1800};
1801
1802static const struct drm_connector_helper_funcs intel_sdvo_connector_helper_funcs = {
1803 .get_modes = intel_sdvo_get_modes,
1804 .mode_valid = intel_sdvo_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01001805 .best_encoder = intel_best_encoder,
Jesse Barnes79e53942008-11-07 14:24:08 -08001806};
1807
Hannes Ederb358d0a2008-12-18 21:18:47 +01001808static void intel_sdvo_enc_destroy(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08001809{
Chris Wilson890f3352010-09-14 16:46:59 +01001810 struct intel_sdvo *intel_sdvo = to_intel_sdvo(encoder);
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001811
Chris Wilsonea5b2132010-08-04 13:50:23 +01001812 if (intel_sdvo->sdvo_lvds_fixed_mode != NULL)
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001813 drm_mode_destroy(encoder->dev,
Chris Wilsonea5b2132010-08-04 13:50:23 +01001814 intel_sdvo->sdvo_lvds_fixed_mode);
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001815
Chris Wilsone957d772010-09-24 12:52:03 +01001816 i2c_del_adapter(&intel_sdvo->ddc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001817 intel_encoder_destroy(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08001818}
1819
1820static const struct drm_encoder_funcs intel_sdvo_enc_funcs = {
1821 .destroy = intel_sdvo_enc_destroy,
1822};
1823
Chris Wilsonb66d8422010-08-12 15:26:41 +01001824static void
1825intel_sdvo_guess_ddc_bus(struct intel_sdvo *sdvo)
1826{
1827 uint16_t mask = 0;
1828 unsigned int num_bits;
1829
1830 /* Make a mask of outputs less than or equal to our own priority in the
1831 * list.
1832 */
1833 switch (sdvo->controlled_output) {
1834 case SDVO_OUTPUT_LVDS1:
1835 mask |= SDVO_OUTPUT_LVDS1;
1836 case SDVO_OUTPUT_LVDS0:
1837 mask |= SDVO_OUTPUT_LVDS0;
1838 case SDVO_OUTPUT_TMDS1:
1839 mask |= SDVO_OUTPUT_TMDS1;
1840 case SDVO_OUTPUT_TMDS0:
1841 mask |= SDVO_OUTPUT_TMDS0;
1842 case SDVO_OUTPUT_RGB1:
1843 mask |= SDVO_OUTPUT_RGB1;
1844 case SDVO_OUTPUT_RGB0:
1845 mask |= SDVO_OUTPUT_RGB0;
1846 break;
1847 }
1848
1849 /* Count bits to find what number we are in the priority list. */
1850 mask &= sdvo->caps.output_flags;
1851 num_bits = hweight16(mask);
1852 /* If more than 3 outputs, default to DDC bus 3 for now. */
1853 if (num_bits > 3)
1854 num_bits = 3;
1855
1856 /* Corresponds to SDVO_CONTROL_BUS_DDCx */
1857 sdvo->ddc_bus = 1 << num_bits;
1858}
Jesse Barnes79e53942008-11-07 14:24:08 -08001859
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001860/**
1861 * Choose the appropriate DDC bus for control bus switch command for this
1862 * SDVO output based on the controlled output.
1863 *
1864 * DDC bus number assignment is in a priority order of RGB outputs, then TMDS
1865 * outputs, then LVDS outputs.
1866 */
1867static void
Adam Jacksonb1083332010-04-23 16:07:40 -04001868intel_sdvo_select_ddc_bus(struct drm_i915_private *dev_priv,
Chris Wilsonea5b2132010-08-04 13:50:23 +01001869 struct intel_sdvo *sdvo, u32 reg)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001870{
Adam Jacksonb1083332010-04-23 16:07:40 -04001871 struct sdvo_device_mapping *mapping;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001872
Adam Jacksonb1083332010-04-23 16:07:40 -04001873 if (IS_SDVOB(reg))
1874 mapping = &(dev_priv->sdvo_mappings[0]);
1875 else
1876 mapping = &(dev_priv->sdvo_mappings[1]);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001877
Chris Wilsonb66d8422010-08-12 15:26:41 +01001878 if (mapping->initialized)
1879 sdvo->ddc_bus = 1 << ((mapping->ddc_pin & 0xf0) >> 4);
1880 else
1881 intel_sdvo_guess_ddc_bus(sdvo);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001882}
1883
Chris Wilsone957d772010-09-24 12:52:03 +01001884static void
1885intel_sdvo_select_i2c_bus(struct drm_i915_private *dev_priv,
1886 struct intel_sdvo *sdvo, u32 reg)
1887{
1888 struct sdvo_device_mapping *mapping;
1889 u8 pin, speed;
1890
1891 if (IS_SDVOB(reg))
1892 mapping = &dev_priv->sdvo_mappings[0];
1893 else
1894 mapping = &dev_priv->sdvo_mappings[1];
1895
1896 pin = GMBUS_PORT_DPB;
1897 speed = GMBUS_RATE_1MHZ >> 8;
1898 if (mapping->initialized) {
1899 pin = mapping->i2c_pin;
1900 speed = mapping->i2c_speed;
1901 }
1902
Chris Wilson63abf3e2010-12-08 16:48:21 +00001903 if (pin < GMBUS_NUM_PORTS) {
1904 sdvo->i2c = &dev_priv->gmbus[pin].adapter;
1905 intel_gmbus_set_speed(sdvo->i2c, speed);
1906 intel_gmbus_force_bit(sdvo->i2c, true);
1907 } else
1908 sdvo->i2c = &dev_priv->gmbus[GMBUS_PORT_DPB].adapter;
Chris Wilsone957d772010-09-24 12:52:03 +01001909}
1910
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001911static bool
Chris Wilsone27d8532010-10-22 09:15:22 +01001912intel_sdvo_is_hdmi_connector(struct intel_sdvo *intel_sdvo, int device)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001913{
Chris Wilson97aaf912011-01-04 20:10:52 +00001914 return intel_sdvo_check_supp_encode(intel_sdvo);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001915}
1916
yakui_zhao714605e2009-05-31 17:18:07 +08001917static u8
Eric Anholtc751ce42010-03-25 11:48:48 -07001918intel_sdvo_get_slave_addr(struct drm_device *dev, int sdvo_reg)
yakui_zhao714605e2009-05-31 17:18:07 +08001919{
1920 struct drm_i915_private *dev_priv = dev->dev_private;
1921 struct sdvo_device_mapping *my_mapping, *other_mapping;
1922
Zhao Yakui461ed3c2010-03-30 15:11:33 +08001923 if (IS_SDVOB(sdvo_reg)) {
yakui_zhao714605e2009-05-31 17:18:07 +08001924 my_mapping = &dev_priv->sdvo_mappings[0];
1925 other_mapping = &dev_priv->sdvo_mappings[1];
1926 } else {
1927 my_mapping = &dev_priv->sdvo_mappings[1];
1928 other_mapping = &dev_priv->sdvo_mappings[0];
1929 }
1930
1931 /* If the BIOS described our SDVO device, take advantage of it. */
1932 if (my_mapping->slave_addr)
1933 return my_mapping->slave_addr;
1934
1935 /* If the BIOS only described a different SDVO device, use the
1936 * address that it isn't using.
1937 */
1938 if (other_mapping->slave_addr) {
1939 if (other_mapping->slave_addr == 0x70)
1940 return 0x72;
1941 else
1942 return 0x70;
1943 }
1944
1945 /* No SDVO device info is found for another DVO port,
1946 * so use mapping assumption we had before BIOS parsing.
1947 */
Zhao Yakui461ed3c2010-03-30 15:11:33 +08001948 if (IS_SDVOB(sdvo_reg))
yakui_zhao714605e2009-05-31 17:18:07 +08001949 return 0x70;
1950 else
1951 return 0x72;
1952}
1953
Zhenyu Wang14571b42010-03-30 14:06:33 +08001954static void
Chris Wilsondf0e9242010-09-09 16:20:55 +01001955intel_sdvo_connector_init(struct intel_sdvo_connector *connector,
1956 struct intel_sdvo *encoder)
Zhenyu Wang14571b42010-03-30 14:06:33 +08001957{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001958 drm_connector_init(encoder->base.base.dev,
1959 &connector->base.base,
1960 &intel_sdvo_connector_funcs,
1961 connector->base.base.connector_type);
Zhao Yakui6070a4a2010-02-08 21:35:12 +08001962
Chris Wilsondf0e9242010-09-09 16:20:55 +01001963 drm_connector_helper_add(&connector->base.base,
1964 &intel_sdvo_connector_helper_funcs);
Zhenyu Wang14571b42010-03-30 14:06:33 +08001965
Chris Wilsondf0e9242010-09-09 16:20:55 +01001966 connector->base.base.interlace_allowed = 0;
1967 connector->base.base.doublescan_allowed = 0;
1968 connector->base.base.display_info.subpixel_order = SubPixelHorizontalRGB;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001969
Chris Wilsondf0e9242010-09-09 16:20:55 +01001970 intel_connector_attach_encoder(&connector->base, &encoder->base);
1971 drm_sysfs_connector_add(&connector->base.base);
Zhenyu Wang14571b42010-03-30 14:06:33 +08001972}
1973
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001974static void
1975intel_sdvo_add_hdmi_properties(struct intel_sdvo_connector *connector)
1976{
1977 struct drm_device *dev = connector->base.base.dev;
1978
1979 connector->force_audio_property =
1980 drm_property_create(dev, DRM_MODE_PROP_RANGE, "force_audio", 2);
1981 if (connector->force_audio_property) {
1982 connector->force_audio_property->values[0] = -1;
1983 connector->force_audio_property->values[1] = 1;
1984 drm_connector_attach_property(&connector->base.base,
1985 connector->force_audio_property, 0);
1986 }
1987}
1988
Zhenyu Wang14571b42010-03-30 14:06:33 +08001989static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01001990intel_sdvo_dvi_init(struct intel_sdvo *intel_sdvo, int device)
Zhenyu Wang14571b42010-03-30 14:06:33 +08001991{
Chris Wilson4ef69c72010-09-09 15:14:28 +01001992 struct drm_encoder *encoder = &intel_sdvo->base.base;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001993 struct drm_connector *connector;
1994 struct intel_connector *intel_connector;
Chris Wilson615fb932010-08-04 13:50:24 +01001995 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001996
Chris Wilson615fb932010-08-04 13:50:24 +01001997 intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL);
1998 if (!intel_sdvo_connector)
Zhenyu Wang14571b42010-03-30 14:06:33 +08001999 return false;
2000
Zhenyu Wang14571b42010-03-30 14:06:33 +08002001 if (device == 0) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002002 intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS0;
Chris Wilson615fb932010-08-04 13:50:24 +01002003 intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS0;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002004 } else if (device == 1) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002005 intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS1;
Chris Wilson615fb932010-08-04 13:50:24 +01002006 intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS1;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002007 }
2008
Chris Wilson615fb932010-08-04 13:50:24 +01002009 intel_connector = &intel_sdvo_connector->base;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002010 connector = &intel_connector->base;
Dave Airlieeb1f8e42010-05-07 06:42:51 +00002011 connector->polled = DRM_CONNECTOR_POLL_CONNECT | DRM_CONNECTOR_POLL_DISCONNECT;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002012 encoder->encoder_type = DRM_MODE_ENCODER_TMDS;
2013 connector->connector_type = DRM_MODE_CONNECTOR_DVID;
2014
Chris Wilsone27d8532010-10-22 09:15:22 +01002015 if (intel_sdvo_is_hdmi_connector(intel_sdvo, device)) {
Zhenyu Wang14571b42010-03-30 14:06:33 +08002016 connector->connector_type = DRM_MODE_CONNECTOR_HDMIA;
Chris Wilsone27d8532010-10-22 09:15:22 +01002017 intel_sdvo->is_hdmi = true;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002018 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01002019 intel_sdvo->base.clone_mask = ((1 << INTEL_SDVO_NON_TV_CLONE_BIT) |
2020 (1 << INTEL_ANALOG_CLONE_BIT));
Zhenyu Wang14571b42010-03-30 14:06:33 +08002021
Chris Wilsondf0e9242010-09-09 16:20:55 +01002022 intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo);
Chris Wilsonf797d222010-12-23 09:43:48 +00002023 if (intel_sdvo->is_hdmi)
2024 intel_sdvo_add_hdmi_properties(intel_sdvo_connector);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002025
2026 return true;
2027}
2028
2029static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002030intel_sdvo_tv_init(struct intel_sdvo *intel_sdvo, int type)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002031{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002032 struct drm_encoder *encoder = &intel_sdvo->base.base;
2033 struct drm_connector *connector;
2034 struct intel_connector *intel_connector;
2035 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002036
Chris Wilson615fb932010-08-04 13:50:24 +01002037 intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL);
2038 if (!intel_sdvo_connector)
2039 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002040
Chris Wilson615fb932010-08-04 13:50:24 +01002041 intel_connector = &intel_sdvo_connector->base;
Chris Wilson4ef69c72010-09-09 15:14:28 +01002042 connector = &intel_connector->base;
2043 encoder->encoder_type = DRM_MODE_ENCODER_TVDAC;
2044 connector->connector_type = DRM_MODE_CONNECTOR_SVIDEO;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002045
Chris Wilson4ef69c72010-09-09 15:14:28 +01002046 intel_sdvo->controlled_output |= type;
2047 intel_sdvo_connector->output_flag = type;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002048
Chris Wilson4ef69c72010-09-09 15:14:28 +01002049 intel_sdvo->is_tv = true;
2050 intel_sdvo->base.needs_tv_clock = true;
2051 intel_sdvo->base.clone_mask = 1 << INTEL_SDVO_TV_CLONE_BIT;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002052
Chris Wilsondf0e9242010-09-09 16:20:55 +01002053 intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002054
Chris Wilson4ef69c72010-09-09 15:14:28 +01002055 if (!intel_sdvo_tv_create_property(intel_sdvo, intel_sdvo_connector, type))
Chris Wilson32aad862010-08-04 13:50:25 +01002056 goto err;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002057
Chris Wilson4ef69c72010-09-09 15:14:28 +01002058 if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector))
Chris Wilson32aad862010-08-04 13:50:25 +01002059 goto err;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002060
Chris Wilson4ef69c72010-09-09 15:14:28 +01002061 return true;
Chris Wilson32aad862010-08-04 13:50:25 +01002062
2063err:
Chris Wilson123d5c02010-09-23 16:15:21 +01002064 intel_sdvo_destroy(connector);
Chris Wilson32aad862010-08-04 13:50:25 +01002065 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002066}
2067
2068static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002069intel_sdvo_analog_init(struct intel_sdvo *intel_sdvo, int device)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002070{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002071 struct drm_encoder *encoder = &intel_sdvo->base.base;
2072 struct drm_connector *connector;
2073 struct intel_connector *intel_connector;
2074 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002075
Chris Wilson615fb932010-08-04 13:50:24 +01002076 intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL);
2077 if (!intel_sdvo_connector)
2078 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002079
Chris Wilson615fb932010-08-04 13:50:24 +01002080 intel_connector = &intel_sdvo_connector->base;
2081 connector = &intel_connector->base;
Chris Wilson4ef69c72010-09-09 15:14:28 +01002082 connector->polled = DRM_CONNECTOR_POLL_CONNECT;
2083 encoder->encoder_type = DRM_MODE_ENCODER_DAC;
2084 connector->connector_type = DRM_MODE_CONNECTOR_VGA;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002085
Chris Wilson4ef69c72010-09-09 15:14:28 +01002086 if (device == 0) {
2087 intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB0;
2088 intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB0;
2089 } else if (device == 1) {
2090 intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB1;
2091 intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB1;
2092 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08002093
Chris Wilson4ef69c72010-09-09 15:14:28 +01002094 intel_sdvo->base.clone_mask = ((1 << INTEL_SDVO_NON_TV_CLONE_BIT) |
2095 (1 << INTEL_ANALOG_CLONE_BIT));
2096
Chris Wilsondf0e9242010-09-09 16:20:55 +01002097 intel_sdvo_connector_init(intel_sdvo_connector,
2098 intel_sdvo);
Chris Wilson4ef69c72010-09-09 15:14:28 +01002099 return true;
2100}
2101
2102static bool
2103intel_sdvo_lvds_init(struct intel_sdvo *intel_sdvo, int device)
2104{
2105 struct drm_encoder *encoder = &intel_sdvo->base.base;
2106 struct drm_connector *connector;
2107 struct intel_connector *intel_connector;
2108 struct intel_sdvo_connector *intel_sdvo_connector;
2109
2110 intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL);
2111 if (!intel_sdvo_connector)
2112 return false;
2113
2114 intel_connector = &intel_sdvo_connector->base;
2115 connector = &intel_connector->base;
2116 encoder->encoder_type = DRM_MODE_ENCODER_LVDS;
2117 connector->connector_type = DRM_MODE_CONNECTOR_LVDS;
2118
2119 if (device == 0) {
2120 intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS0;
2121 intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS0;
2122 } else if (device == 1) {
2123 intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS1;
2124 intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS1;
2125 }
2126
2127 intel_sdvo->base.clone_mask = ((1 << INTEL_ANALOG_CLONE_BIT) |
Chris Wilsonea5b2132010-08-04 13:50:23 +01002128 (1 << INTEL_SDVO_LVDS_CLONE_BIT));
Zhenyu Wang14571b42010-03-30 14:06:33 +08002129
Chris Wilsondf0e9242010-09-09 16:20:55 +01002130 intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo);
Chris Wilson4ef69c72010-09-09 15:14:28 +01002131 if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector))
Chris Wilson32aad862010-08-04 13:50:25 +01002132 goto err;
2133
2134 return true;
2135
2136err:
Chris Wilson123d5c02010-09-23 16:15:21 +01002137 intel_sdvo_destroy(connector);
Chris Wilson32aad862010-08-04 13:50:25 +01002138 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002139}
Zhao Yakui6070a4a2010-02-08 21:35:12 +08002140
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002141static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002142intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, uint16_t flags)
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002143{
Chris Wilsonea5b2132010-08-04 13:50:23 +01002144 intel_sdvo->is_tv = false;
2145 intel_sdvo->base.needs_tv_clock = false;
2146 intel_sdvo->is_lvds = false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002147
Zhenyu Wang14571b42010-03-30 14:06:33 +08002148 /* SDVO requires XXX1 function may not exist unless it has XXX0 function.*/
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002149
Zhenyu Wang14571b42010-03-30 14:06:33 +08002150 if (flags & SDVO_OUTPUT_TMDS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002151 if (!intel_sdvo_dvi_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002152 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002153
Zhenyu Wang14571b42010-03-30 14:06:33 +08002154 if ((flags & SDVO_TMDS_MASK) == SDVO_TMDS_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002155 if (!intel_sdvo_dvi_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002156 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002157
Zhenyu Wang14571b42010-03-30 14:06:33 +08002158 /* TV has no XXX1 function block */
Zhenyu Wanga1f4b7ff2010-03-29 23:16:13 +08002159 if (flags & SDVO_OUTPUT_SVID0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002160 if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_SVID0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002161 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002162
Zhenyu Wang14571b42010-03-30 14:06:33 +08002163 if (flags & SDVO_OUTPUT_CVBS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002164 if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_CVBS0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002165 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002166
Zhenyu Wang14571b42010-03-30 14:06:33 +08002167 if (flags & SDVO_OUTPUT_RGB0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002168 if (!intel_sdvo_analog_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002169 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002170
Zhenyu Wang14571b42010-03-30 14:06:33 +08002171 if ((flags & SDVO_RGB_MASK) == SDVO_RGB_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002172 if (!intel_sdvo_analog_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002173 return false;
Zhao Yakui2dd87382010-01-27 16:32:46 +08002174
Zhenyu Wang14571b42010-03-30 14:06:33 +08002175 if (flags & SDVO_OUTPUT_LVDS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002176 if (!intel_sdvo_lvds_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002177 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002178
Zhenyu Wang14571b42010-03-30 14:06:33 +08002179 if ((flags & SDVO_LVDS_MASK) == SDVO_LVDS_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002180 if (!intel_sdvo_lvds_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002181 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002182
Zhenyu Wang14571b42010-03-30 14:06:33 +08002183 if ((flags & SDVO_OUTPUT_MASK) == 0) {
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002184 unsigned char bytes[2];
2185
Chris Wilsonea5b2132010-08-04 13:50:23 +01002186 intel_sdvo->controlled_output = 0;
2187 memcpy(bytes, &intel_sdvo->caps.output_flags, 2);
Dave Airlie51c8b402009-08-20 13:38:04 +10002188 DRM_DEBUG_KMS("%s: Unknown SDVO output type (0x%02x%02x)\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +01002189 SDVO_NAME(intel_sdvo),
Dave Airlie51c8b402009-08-20 13:38:04 +10002190 bytes[0], bytes[1]);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002191 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002192 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01002193 intel_sdvo->base.crtc_mask = (1 << 0) | (1 << 1);
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002194
Zhenyu Wang14571b42010-03-30 14:06:33 +08002195 return true;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002196}
2197
Chris Wilson32aad862010-08-04 13:50:25 +01002198static bool intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo,
2199 struct intel_sdvo_connector *intel_sdvo_connector,
2200 int type)
Zhao Yakuice6feab2009-08-24 13:50:26 +08002201{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002202 struct drm_device *dev = intel_sdvo->base.base.dev;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002203 struct intel_sdvo_tv_format format;
2204 uint32_t format_map, i;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002205
Chris Wilson32aad862010-08-04 13:50:25 +01002206 if (!intel_sdvo_set_target_output(intel_sdvo, type))
2207 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002208
Chris Wilson1a3665c2011-01-25 13:59:37 +00002209 BUILD_BUG_ON(sizeof(format) != 6);
Chris Wilson32aad862010-08-04 13:50:25 +01002210 if (!intel_sdvo_get_value(intel_sdvo,
2211 SDVO_CMD_GET_SUPPORTED_TV_FORMATS,
2212 &format, sizeof(format)))
2213 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002214
Chris Wilson32aad862010-08-04 13:50:25 +01002215 memcpy(&format_map, &format, min(sizeof(format_map), sizeof(format)));
Zhao Yakuice6feab2009-08-24 13:50:26 +08002216
2217 if (format_map == 0)
Chris Wilson32aad862010-08-04 13:50:25 +01002218 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002219
Chris Wilson615fb932010-08-04 13:50:24 +01002220 intel_sdvo_connector->format_supported_num = 0;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002221 for (i = 0 ; i < TV_FORMAT_NUM; i++)
Chris Wilson40039752010-08-04 13:50:26 +01002222 if (format_map & (1 << i))
2223 intel_sdvo_connector->tv_format_supported[intel_sdvo_connector->format_supported_num++] = i;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002224
2225
Chris Wilsonc5521702010-08-04 13:50:28 +01002226 intel_sdvo_connector->tv_format =
Chris Wilson32aad862010-08-04 13:50:25 +01002227 drm_property_create(dev, DRM_MODE_PROP_ENUM,
2228 "mode", intel_sdvo_connector->format_supported_num);
Chris Wilsonc5521702010-08-04 13:50:28 +01002229 if (!intel_sdvo_connector->tv_format)
Chris Wilsonfcc8d672010-08-04 13:50:27 +01002230 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002231
Chris Wilson615fb932010-08-04 13:50:24 +01002232 for (i = 0; i < intel_sdvo_connector->format_supported_num; i++)
Zhao Yakuice6feab2009-08-24 13:50:26 +08002233 drm_property_add_enum(
Chris Wilsonc5521702010-08-04 13:50:28 +01002234 intel_sdvo_connector->tv_format, i,
Chris Wilson40039752010-08-04 13:50:26 +01002235 i, tv_format_names[intel_sdvo_connector->tv_format_supported[i]]);
Zhao Yakuice6feab2009-08-24 13:50:26 +08002236
Chris Wilson40039752010-08-04 13:50:26 +01002237 intel_sdvo->tv_format_index = intel_sdvo_connector->tv_format_supported[0];
Chris Wilson32aad862010-08-04 13:50:25 +01002238 drm_connector_attach_property(&intel_sdvo_connector->base.base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002239 intel_sdvo_connector->tv_format, 0);
Chris Wilson32aad862010-08-04 13:50:25 +01002240 return true;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002241
2242}
2243
Chris Wilsonc5521702010-08-04 13:50:28 +01002244#define ENHANCEMENT(name, NAME) do { \
2245 if (enhancements.name) { \
2246 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_MAX_##NAME, &data_value, 4) || \
2247 !intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_##NAME, &response, 2)) \
2248 return false; \
2249 intel_sdvo_connector->max_##name = data_value[0]; \
2250 intel_sdvo_connector->cur_##name = response; \
2251 intel_sdvo_connector->name = \
2252 drm_property_create(dev, DRM_MODE_PROP_RANGE, #name, 2); \
2253 if (!intel_sdvo_connector->name) return false; \
2254 intel_sdvo_connector->name->values[0] = 0; \
2255 intel_sdvo_connector->name->values[1] = data_value[0]; \
2256 drm_connector_attach_property(connector, \
2257 intel_sdvo_connector->name, \
2258 intel_sdvo_connector->cur_##name); \
2259 DRM_DEBUG_KMS(#name ": max %d, default %d, current %d\n", \
2260 data_value[0], data_value[1], response); \
2261 } \
2262} while(0)
2263
2264static bool
2265intel_sdvo_create_enhance_property_tv(struct intel_sdvo *intel_sdvo,
2266 struct intel_sdvo_connector *intel_sdvo_connector,
2267 struct intel_sdvo_enhancements_reply enhancements)
Zhao Yakuib9219c52009-09-10 15:45:46 +08002268{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002269 struct drm_device *dev = intel_sdvo->base.base.dev;
Chris Wilson32aad862010-08-04 13:50:25 +01002270 struct drm_connector *connector = &intel_sdvo_connector->base.base;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002271 uint16_t response, data_value[2];
2272
Chris Wilsonc5521702010-08-04 13:50:28 +01002273 /* when horizontal overscan is supported, Add the left/right property */
2274 if (enhancements.overscan_h) {
2275 if (!intel_sdvo_get_value(intel_sdvo,
2276 SDVO_CMD_GET_MAX_OVERSCAN_H,
2277 &data_value, 4))
2278 return false;
2279
2280 if (!intel_sdvo_get_value(intel_sdvo,
2281 SDVO_CMD_GET_OVERSCAN_H,
2282 &response, 2))
2283 return false;
2284
2285 intel_sdvo_connector->max_hscan = data_value[0];
2286 intel_sdvo_connector->left_margin = data_value[0] - response;
2287 intel_sdvo_connector->right_margin = intel_sdvo_connector->left_margin;
2288 intel_sdvo_connector->left =
2289 drm_property_create(dev, DRM_MODE_PROP_RANGE,
2290 "left_margin", 2);
2291 if (!intel_sdvo_connector->left)
2292 return false;
2293
2294 intel_sdvo_connector->left->values[0] = 0;
2295 intel_sdvo_connector->left->values[1] = data_value[0];
2296 drm_connector_attach_property(connector,
2297 intel_sdvo_connector->left,
2298 intel_sdvo_connector->left_margin);
2299
2300 intel_sdvo_connector->right =
2301 drm_property_create(dev, DRM_MODE_PROP_RANGE,
2302 "right_margin", 2);
2303 if (!intel_sdvo_connector->right)
2304 return false;
2305
2306 intel_sdvo_connector->right->values[0] = 0;
2307 intel_sdvo_connector->right->values[1] = data_value[0];
2308 drm_connector_attach_property(connector,
2309 intel_sdvo_connector->right,
2310 intel_sdvo_connector->right_margin);
2311 DRM_DEBUG_KMS("h_overscan: max %d, "
2312 "default %d, current %d\n",
2313 data_value[0], data_value[1], response);
2314 }
2315
2316 if (enhancements.overscan_v) {
2317 if (!intel_sdvo_get_value(intel_sdvo,
2318 SDVO_CMD_GET_MAX_OVERSCAN_V,
2319 &data_value, 4))
2320 return false;
2321
2322 if (!intel_sdvo_get_value(intel_sdvo,
2323 SDVO_CMD_GET_OVERSCAN_V,
2324 &response, 2))
2325 return false;
2326
2327 intel_sdvo_connector->max_vscan = data_value[0];
2328 intel_sdvo_connector->top_margin = data_value[0] - response;
2329 intel_sdvo_connector->bottom_margin = intel_sdvo_connector->top_margin;
2330 intel_sdvo_connector->top =
2331 drm_property_create(dev, DRM_MODE_PROP_RANGE,
2332 "top_margin", 2);
2333 if (!intel_sdvo_connector->top)
2334 return false;
2335
2336 intel_sdvo_connector->top->values[0] = 0;
2337 intel_sdvo_connector->top->values[1] = data_value[0];
2338 drm_connector_attach_property(connector,
2339 intel_sdvo_connector->top,
2340 intel_sdvo_connector->top_margin);
2341
2342 intel_sdvo_connector->bottom =
2343 drm_property_create(dev, DRM_MODE_PROP_RANGE,
2344 "bottom_margin", 2);
2345 if (!intel_sdvo_connector->bottom)
2346 return false;
2347
2348 intel_sdvo_connector->bottom->values[0] = 0;
2349 intel_sdvo_connector->bottom->values[1] = data_value[0];
2350 drm_connector_attach_property(connector,
2351 intel_sdvo_connector->bottom,
2352 intel_sdvo_connector->bottom_margin);
2353 DRM_DEBUG_KMS("v_overscan: max %d, "
2354 "default %d, current %d\n",
2355 data_value[0], data_value[1], response);
2356 }
2357
2358 ENHANCEMENT(hpos, HPOS);
2359 ENHANCEMENT(vpos, VPOS);
2360 ENHANCEMENT(saturation, SATURATION);
2361 ENHANCEMENT(contrast, CONTRAST);
2362 ENHANCEMENT(hue, HUE);
2363 ENHANCEMENT(sharpness, SHARPNESS);
2364 ENHANCEMENT(brightness, BRIGHTNESS);
2365 ENHANCEMENT(flicker_filter, FLICKER_FILTER);
2366 ENHANCEMENT(flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE);
2367 ENHANCEMENT(flicker_filter_2d, FLICKER_FILTER_2D);
2368 ENHANCEMENT(tv_chroma_filter, TV_CHROMA_FILTER);
2369 ENHANCEMENT(tv_luma_filter, TV_LUMA_FILTER);
2370
Chris Wilsone0442182010-08-04 13:50:29 +01002371 if (enhancements.dot_crawl) {
2372 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_DOT_CRAWL, &response, 2))
2373 return false;
2374
2375 intel_sdvo_connector->max_dot_crawl = 1;
2376 intel_sdvo_connector->cur_dot_crawl = response & 0x1;
2377 intel_sdvo_connector->dot_crawl =
2378 drm_property_create(dev, DRM_MODE_PROP_RANGE, "dot_crawl", 2);
2379 if (!intel_sdvo_connector->dot_crawl)
2380 return false;
2381
2382 intel_sdvo_connector->dot_crawl->values[0] = 0;
2383 intel_sdvo_connector->dot_crawl->values[1] = 1;
2384 drm_connector_attach_property(connector,
2385 intel_sdvo_connector->dot_crawl,
2386 intel_sdvo_connector->cur_dot_crawl);
2387 DRM_DEBUG_KMS("dot crawl: current %d\n", response);
2388 }
2389
Chris Wilsonc5521702010-08-04 13:50:28 +01002390 return true;
2391}
2392
2393static bool
2394intel_sdvo_create_enhance_property_lvds(struct intel_sdvo *intel_sdvo,
2395 struct intel_sdvo_connector *intel_sdvo_connector,
2396 struct intel_sdvo_enhancements_reply enhancements)
2397{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002398 struct drm_device *dev = intel_sdvo->base.base.dev;
Chris Wilsonc5521702010-08-04 13:50:28 +01002399 struct drm_connector *connector = &intel_sdvo_connector->base.base;
2400 uint16_t response, data_value[2];
2401
2402 ENHANCEMENT(brightness, BRIGHTNESS);
2403
2404 return true;
2405}
2406#undef ENHANCEMENT
2407
2408static bool intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo,
2409 struct intel_sdvo_connector *intel_sdvo_connector)
2410{
2411 union {
2412 struct intel_sdvo_enhancements_reply reply;
2413 uint16_t response;
2414 } enhancements;
2415
Chris Wilson1a3665c2011-01-25 13:59:37 +00002416 BUILD_BUG_ON(sizeof(enhancements) != 2);
2417
Chris Wilsoncf9a2f32010-09-23 16:17:33 +01002418 enhancements.response = 0;
2419 intel_sdvo_get_value(intel_sdvo,
2420 SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS,
2421 &enhancements, sizeof(enhancements));
Chris Wilsonc5521702010-08-04 13:50:28 +01002422 if (enhancements.response == 0) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08002423 DRM_DEBUG_KMS("No enhancement is supported\n");
Chris Wilson32aad862010-08-04 13:50:25 +01002424 return true;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002425 }
Chris Wilson32aad862010-08-04 13:50:25 +01002426
Chris Wilsonc5521702010-08-04 13:50:28 +01002427 if (IS_TV(intel_sdvo_connector))
2428 return intel_sdvo_create_enhance_property_tv(intel_sdvo, intel_sdvo_connector, enhancements.reply);
2429 else if(IS_LVDS(intel_sdvo_connector))
2430 return intel_sdvo_create_enhance_property_lvds(intel_sdvo, intel_sdvo_connector, enhancements.reply);
2431 else
2432 return true;
Chris Wilsone957d772010-09-24 12:52:03 +01002433}
Chris Wilson32aad862010-08-04 13:50:25 +01002434
Chris Wilsone957d772010-09-24 12:52:03 +01002435static int intel_sdvo_ddc_proxy_xfer(struct i2c_adapter *adapter,
2436 struct i2c_msg *msgs,
2437 int num)
2438{
2439 struct intel_sdvo *sdvo = adapter->algo_data;
2440
2441 if (!intel_sdvo_set_control_bus_switch(sdvo, sdvo->ddc_bus))
2442 return -EIO;
2443
2444 return sdvo->i2c->algo->master_xfer(sdvo->i2c, msgs, num);
2445}
2446
2447static u32 intel_sdvo_ddc_proxy_func(struct i2c_adapter *adapter)
2448{
2449 struct intel_sdvo *sdvo = adapter->algo_data;
2450 return sdvo->i2c->algo->functionality(sdvo->i2c);
2451}
2452
2453static const struct i2c_algorithm intel_sdvo_ddc_proxy = {
2454 .master_xfer = intel_sdvo_ddc_proxy_xfer,
2455 .functionality = intel_sdvo_ddc_proxy_func
2456};
2457
2458static bool
2459intel_sdvo_init_ddc_proxy(struct intel_sdvo *sdvo,
2460 struct drm_device *dev)
2461{
2462 sdvo->ddc.owner = THIS_MODULE;
2463 sdvo->ddc.class = I2C_CLASS_DDC;
2464 snprintf(sdvo->ddc.name, I2C_NAME_SIZE, "SDVO DDC proxy");
2465 sdvo->ddc.dev.parent = &dev->pdev->dev;
2466 sdvo->ddc.algo_data = sdvo;
2467 sdvo->ddc.algo = &intel_sdvo_ddc_proxy;
2468
2469 return i2c_add_adapter(&sdvo->ddc) == 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002470}
2471
Eric Anholtc751ce42010-03-25 11:48:48 -07002472bool intel_sdvo_init(struct drm_device *dev, int sdvo_reg)
Jesse Barnes79e53942008-11-07 14:24:08 -08002473{
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002474 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt21d40d32010-03-25 11:11:14 -07002475 struct intel_encoder *intel_encoder;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002476 struct intel_sdvo *intel_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -08002477 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08002478
Chris Wilsonea5b2132010-08-04 13:50:23 +01002479 intel_sdvo = kzalloc(sizeof(struct intel_sdvo), GFP_KERNEL);
2480 if (!intel_sdvo)
Eric Anholt7d573822009-01-02 13:33:00 -08002481 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08002482
Chris Wilsone957d772010-09-24 12:52:03 +01002483 if (!intel_sdvo_init_ddc_proxy(intel_sdvo, dev)) {
2484 kfree(intel_sdvo);
2485 return false;
2486 }
2487
Chris Wilsonea5b2132010-08-04 13:50:23 +01002488 intel_sdvo->sdvo_reg = sdvo_reg;
Keith Packard308cd3a2009-06-14 11:56:18 -07002489
Chris Wilsonea5b2132010-08-04 13:50:23 +01002490 intel_encoder = &intel_sdvo->base;
Eric Anholt21d40d32010-03-25 11:11:14 -07002491 intel_encoder->type = INTEL_OUTPUT_SDVO;
Chris Wilson373a3cf2010-09-15 12:03:59 +01002492 /* encoder type will be decided later */
2493 drm_encoder_init(dev, &intel_encoder->base, &intel_sdvo_enc_funcs, 0);
Jesse Barnes79e53942008-11-07 14:24:08 -08002494
Chris Wilsone957d772010-09-24 12:52:03 +01002495 intel_sdvo->slave_addr = intel_sdvo_get_slave_addr(dev, sdvo_reg) >> 1;
2496 intel_sdvo_select_i2c_bus(dev_priv, intel_sdvo, sdvo_reg);
Jesse Barnes79e53942008-11-07 14:24:08 -08002497
Jesse Barnes79e53942008-11-07 14:24:08 -08002498 /* Read the regs to test if we can talk to the device */
2499 for (i = 0; i < 0x40; i++) {
Chris Wilsonf899fc62010-07-20 15:44:45 -07002500 u8 byte;
2501
2502 if (!intel_sdvo_read_byte(intel_sdvo, i, &byte)) {
Zhao Yakui8a4c47f2009-07-20 13:48:04 +08002503 DRM_DEBUG_KMS("No SDVO device found on SDVO%c\n",
Zhao Yakui461ed3c2010-03-30 15:11:33 +08002504 IS_SDVOB(sdvo_reg) ? 'B' : 'C');
Chris Wilsonf899fc62010-07-20 15:44:45 -07002505 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08002506 }
2507 }
2508
Chris Wilsonf899fc62010-07-20 15:44:45 -07002509 if (IS_SDVOB(sdvo_reg))
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002510 dev_priv->hotplug_supported_mask |= SDVOB_HOTPLUG_INT_STATUS;
Chris Wilsonf899fc62010-07-20 15:44:45 -07002511 else
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002512 dev_priv->hotplug_supported_mask |= SDVOC_HOTPLUG_INT_STATUS;
Ma Ling619ac3b2009-05-18 16:12:46 +08002513
Chris Wilson4ef69c72010-09-09 15:14:28 +01002514 drm_encoder_helper_add(&intel_encoder->base, &intel_sdvo_helper_funcs);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002515
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02002516 /* In default case sdvo lvds is false */
Chris Wilson32aad862010-08-04 13:50:25 +01002517 if (!intel_sdvo_get_capabilities(intel_sdvo, &intel_sdvo->caps))
Chris Wilsonf899fc62010-07-20 15:44:45 -07002518 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08002519
Chris Wilsonea5b2132010-08-04 13:50:23 +01002520 if (intel_sdvo_output_setup(intel_sdvo,
2521 intel_sdvo->caps.output_flags) != true) {
Dave Airlie51c8b402009-08-20 13:38:04 +10002522 DRM_DEBUG_KMS("SDVO output failed to setup on SDVO%c\n",
Zhao Yakui461ed3c2010-03-30 15:11:33 +08002523 IS_SDVOB(sdvo_reg) ? 'B' : 'C');
Chris Wilsonf899fc62010-07-20 15:44:45 -07002524 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08002525 }
2526
Chris Wilsonea5b2132010-08-04 13:50:23 +01002527 intel_sdvo_select_ddc_bus(dev_priv, intel_sdvo, sdvo_reg);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002528
Jesse Barnes79e53942008-11-07 14:24:08 -08002529 /* Set the input timing to the screen. Assume always input 0. */
Chris Wilson32aad862010-08-04 13:50:25 +01002530 if (!intel_sdvo_set_target_input(intel_sdvo))
Chris Wilsonf899fc62010-07-20 15:44:45 -07002531 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08002532
Chris Wilson32aad862010-08-04 13:50:25 +01002533 if (!intel_sdvo_get_input_pixel_clock_range(intel_sdvo,
2534 &intel_sdvo->pixel_clock_min,
2535 &intel_sdvo->pixel_clock_max))
Chris Wilsonf899fc62010-07-20 15:44:45 -07002536 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08002537
Zhao Yakui8a4c47f2009-07-20 13:48:04 +08002538 DRM_DEBUG_KMS("%s device VID/DID: %02X:%02X.%02X, "
yakui_zhao342dc382009-06-02 14:12:00 +08002539 "clock range %dMHz - %dMHz, "
2540 "input 1: %c, input 2: %c, "
2541 "output 1: %c, output 2: %c\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +01002542 SDVO_NAME(intel_sdvo),
2543 intel_sdvo->caps.vendor_id, intel_sdvo->caps.device_id,
2544 intel_sdvo->caps.device_rev_id,
2545 intel_sdvo->pixel_clock_min / 1000,
2546 intel_sdvo->pixel_clock_max / 1000,
2547 (intel_sdvo->caps.sdvo_inputs_mask & 0x1) ? 'Y' : 'N',
2548 (intel_sdvo->caps.sdvo_inputs_mask & 0x2) ? 'Y' : 'N',
yakui_zhao342dc382009-06-02 14:12:00 +08002549 /* check currently supported outputs */
Chris Wilsonea5b2132010-08-04 13:50:23 +01002550 intel_sdvo->caps.output_flags &
Jesse Barnes79e53942008-11-07 14:24:08 -08002551 (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_RGB0) ? 'Y' : 'N',
Chris Wilsonea5b2132010-08-04 13:50:23 +01002552 intel_sdvo->caps.output_flags &
Jesse Barnes79e53942008-11-07 14:24:08 -08002553 (SDVO_OUTPUT_TMDS1 | SDVO_OUTPUT_RGB1) ? 'Y' : 'N');
Eric Anholt7d573822009-01-02 13:33:00 -08002554 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08002555
Chris Wilsonf899fc62010-07-20 15:44:45 -07002556err:
Chris Wilson373a3cf2010-09-15 12:03:59 +01002557 drm_encoder_cleanup(&intel_encoder->base);
Chris Wilsone957d772010-09-24 12:52:03 +01002558 i2c_del_adapter(&intel_sdvo->ddc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002559 kfree(intel_sdvo);
Jesse Barnes79e53942008-11-07 14:24:08 -08002560
Eric Anholt7d573822009-01-02 13:33:00 -08002561 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08002562}