blob: ad4a55e4f6e89ac13db708384b3fd0ea2dedcece [file] [log] [blame]
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001/* bnx2x_main.c: Broadcom Everest network driver.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002 *
Dmitry Kravkov5de92402011-05-04 23:51:13 +00003 * Copyright (c) 2007-2011 Broadcom Corporation
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
Eilon Greenstein24e3fce2008-06-12 14:30:28 -07009 * Maintained by: Eilon Greenstein <eilong@broadcom.com>
10 * Written by: Eliezer Tamir
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011 * Based on code from Michael Chan's bnx2 driver
12 * UDP CSUM errata workaround by Arik Gendelman
Eilon Greensteinca003922009-08-12 22:53:28 -070013 * Slowpath and fastpath rework by Vladislav Zolotarov
Eliezer Tamirc14423f2008-02-28 11:49:42 -080014 * Statistics and Link management by Yitchak Gertner
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020015 *
16 */
17
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020018#include <linux/module.h>
19#include <linux/moduleparam.h>
20#include <linux/kernel.h>
21#include <linux/device.h> /* for dev_info() */
22#include <linux/timer.h>
23#include <linux/errno.h>
24#include <linux/ioport.h>
25#include <linux/slab.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020026#include <linux/interrupt.h>
27#include <linux/pci.h>
28#include <linux/init.h>
29#include <linux/netdevice.h>
30#include <linux/etherdevice.h>
31#include <linux/skbuff.h>
32#include <linux/dma-mapping.h>
33#include <linux/bitops.h>
34#include <linux/irq.h>
35#include <linux/delay.h>
36#include <asm/byteorder.h>
37#include <linux/time.h>
38#include <linux/ethtool.h>
39#include <linux/mii.h>
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080040#include <linux/if_vlan.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020041#include <net/ip.h>
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030042#include <net/ipv6.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020043#include <net/tcp.h>
44#include <net/checksum.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070045#include <net/ip6_checksum.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020046#include <linux/workqueue.h>
47#include <linux/crc32.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070048#include <linux/crc32c.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020049#include <linux/prefetch.h>
50#include <linux/zlib.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020051#include <linux/io.h>
Ben Hutchings45229b42009-11-07 11:53:39 +000052#include <linux/stringify.h>
David S. Miller7ab24bf2011-06-29 05:48:41 -070053#include <linux/vmalloc.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020054
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020055#include "bnx2x.h"
56#include "bnx2x_init.h"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070057#include "bnx2x_init_ops.h"
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000058#include "bnx2x_cmn.h"
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000059#include "bnx2x_dcb.h"
Vladislav Zolotarov042181f2011-06-14 01:33:39 +000060#include "bnx2x_sp.h"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020061
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070062#include <linux/firmware.h>
63#include "bnx2x_fw_file_hdr.h"
64/* FW files */
Ben Hutchings45229b42009-11-07 11:53:39 +000065#define FW_FILE_VERSION \
66 __stringify(BCM_5710_FW_MAJOR_VERSION) "." \
67 __stringify(BCM_5710_FW_MINOR_VERSION) "." \
68 __stringify(BCM_5710_FW_REVISION_VERSION) "." \
69 __stringify(BCM_5710_FW_ENGINEERING_VERSION)
Dmitry Kravkov560131f2010-10-06 03:18:47 +000070#define FW_FILE_NAME_E1 "bnx2x/bnx2x-e1-" FW_FILE_VERSION ".fw"
71#define FW_FILE_NAME_E1H "bnx2x/bnx2x-e1h-" FW_FILE_VERSION ".fw"
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000072#define FW_FILE_NAME_E2 "bnx2x/bnx2x-e2-" FW_FILE_VERSION ".fw"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070073
Eilon Greenstein34f80b02008-06-23 20:33:01 -070074/* Time in jiffies before concluding the transmitter is hung */
75#define TX_TIMEOUT (5*HZ)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020076
Andrew Morton53a10562008-02-09 23:16:41 -080077static char version[] __devinitdata =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030078 "Broadcom NetXtreme II 5771x/578xx 10/20-Gigabit Ethernet Driver "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020079 DRV_MODULE_NAME " " DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
80
Eilon Greenstein24e3fce2008-06-12 14:30:28 -070081MODULE_AUTHOR("Eliezer Tamir");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000082MODULE_DESCRIPTION("Broadcom NetXtreme II "
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030083 "BCM57710/57711/57711E/"
84 "57712/57712_MF/57800/57800_MF/57810/57810_MF/"
85 "57840/57840_MF Driver");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020086MODULE_LICENSE("GPL");
87MODULE_VERSION(DRV_MODULE_VERSION);
Ben Hutchings45229b42009-11-07 11:53:39 +000088MODULE_FIRMWARE(FW_FILE_NAME_E1);
89MODULE_FIRMWARE(FW_FILE_NAME_E1H);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000090MODULE_FIRMWARE(FW_FILE_NAME_E2);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020091
Eilon Greenstein555f6c72009-02-12 08:36:11 +000092static int multi_mode = 1;
93module_param(multi_mode, int, 0);
Eilon Greensteinca003922009-08-12 22:53:28 -070094MODULE_PARM_DESC(multi_mode, " Multi queue mode "
95 "(0 Disable; 1 Enable (default))");
96
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000097int num_queues;
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000098module_param(num_queues, int, 0);
99MODULE_PARM_DESC(num_queues, " Number of queues for multi_mode=1"
100 " (default is as a number of CPUs)");
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000101
Eilon Greenstein19680c42008-08-13 15:47:33 -0700102static int disable_tpa;
Eilon Greenstein19680c42008-08-13 15:47:33 -0700103module_param(disable_tpa, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000104MODULE_PARM_DESC(disable_tpa, " Disable the TPA (LRO) feature");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000105
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +0000106#define INT_MODE_INTx 1
107#define INT_MODE_MSI 2
Eilon Greenstein8badd272009-02-12 08:36:15 +0000108static int int_mode;
109module_param(int_mode, int, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300110MODULE_PARM_DESC(int_mode, " Force interrupt mode other than MSI-X "
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000111 "(1 INT#x; 2 MSI)");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000112
Eilon Greensteina18f5122009-08-12 08:23:26 +0000113static int dropless_fc;
114module_param(dropless_fc, int, 0);
115MODULE_PARM_DESC(dropless_fc, " Pause on exhausted host ring");
116
Eilon Greenstein9898f862009-02-12 08:38:27 +0000117static int poll;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200118module_param(poll, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000119MODULE_PARM_DESC(poll, " Use polling (for debug)");
Eilon Greenstein8d5726c2009-02-12 08:37:19 +0000120
121static int mrrs = -1;
122module_param(mrrs, int, 0);
123MODULE_PARM_DESC(mrrs, " Force Max Read Req Size (0..3) (for debug)");
124
Eilon Greenstein9898f862009-02-12 08:38:27 +0000125static int debug;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200126module_param(debug, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000127MODULE_PARM_DESC(debug, " Default debug msglevel");
128
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200129
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300130
131struct workqueue_struct *bnx2x_wq;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000132
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200133enum bnx2x_board_type {
134 BCM57710 = 0,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300135 BCM57711,
136 BCM57711E,
137 BCM57712,
138 BCM57712_MF,
139 BCM57800,
140 BCM57800_MF,
141 BCM57810,
142 BCM57810_MF,
143 BCM57840,
144 BCM57840_MF
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200145};
146
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700147/* indexed by board_type, above */
Andrew Morton53a10562008-02-09 23:16:41 -0800148static struct {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200149 char *name;
150} board_info[] __devinitdata = {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300151 { "Broadcom NetXtreme II BCM57710 10 Gigabit PCIe [Everest]" },
152 { "Broadcom NetXtreme II BCM57711 10 Gigabit PCIe" },
153 { "Broadcom NetXtreme II BCM57711E 10 Gigabit PCIe" },
154 { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet" },
155 { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet Multi Function" },
156 { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet" },
157 { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet Multi Function" },
158 { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet" },
159 { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet Multi Function" },
160 { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet" },
161 { "Broadcom NetXtreme II BCM57840 10/20 Gigabit "
162 "Ethernet Multi Function"}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200163};
164
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300165#ifndef PCI_DEVICE_ID_NX2_57710
166#define PCI_DEVICE_ID_NX2_57710 CHIP_NUM_57710
167#endif
168#ifndef PCI_DEVICE_ID_NX2_57711
169#define PCI_DEVICE_ID_NX2_57711 CHIP_NUM_57711
170#endif
171#ifndef PCI_DEVICE_ID_NX2_57711E
172#define PCI_DEVICE_ID_NX2_57711E CHIP_NUM_57711E
173#endif
174#ifndef PCI_DEVICE_ID_NX2_57712
175#define PCI_DEVICE_ID_NX2_57712 CHIP_NUM_57712
176#endif
177#ifndef PCI_DEVICE_ID_NX2_57712_MF
178#define PCI_DEVICE_ID_NX2_57712_MF CHIP_NUM_57712_MF
179#endif
180#ifndef PCI_DEVICE_ID_NX2_57800
181#define PCI_DEVICE_ID_NX2_57800 CHIP_NUM_57800
182#endif
183#ifndef PCI_DEVICE_ID_NX2_57800_MF
184#define PCI_DEVICE_ID_NX2_57800_MF CHIP_NUM_57800_MF
185#endif
186#ifndef PCI_DEVICE_ID_NX2_57810
187#define PCI_DEVICE_ID_NX2_57810 CHIP_NUM_57810
188#endif
189#ifndef PCI_DEVICE_ID_NX2_57810_MF
190#define PCI_DEVICE_ID_NX2_57810_MF CHIP_NUM_57810_MF
191#endif
192#ifndef PCI_DEVICE_ID_NX2_57840
193#define PCI_DEVICE_ID_NX2_57840 CHIP_NUM_57840
194#endif
195#ifndef PCI_DEVICE_ID_NX2_57840_MF
196#define PCI_DEVICE_ID_NX2_57840_MF CHIP_NUM_57840_MF
197#endif
Alexey Dobriyana3aa1882010-01-07 11:58:11 +0000198static DEFINE_PCI_DEVICE_TABLE(bnx2x_pci_tbl) = {
Eilon Greensteine4ed7112009-08-12 08:24:10 +0000199 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57710), BCM57710 },
200 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711), BCM57711 },
201 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711E), BCM57711E },
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000202 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712), BCM57712 },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300203 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712_MF), BCM57712_MF },
204 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800), BCM57800 },
205 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800_MF), BCM57800_MF },
206 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810), BCM57810 },
207 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810_MF), BCM57810_MF },
208 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840), BCM57840 },
209 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_MF), BCM57840_MF },
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200210 { 0 }
211};
212
213MODULE_DEVICE_TABLE(pci, bnx2x_pci_tbl);
214
215/****************************************************************************
216* General service functions
217****************************************************************************/
218
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300219static inline void __storm_memset_dma_mapping(struct bnx2x *bp,
220 u32 addr, dma_addr_t mapping)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000221{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300222 REG_WR(bp, addr, U64_LO(mapping));
223 REG_WR(bp, addr + 4, U64_HI(mapping));
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000224}
225
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300226static inline void storm_memset_spq_addr(struct bnx2x *bp,
227 dma_addr_t mapping, u16 abs_fid)
228{
229 u32 addr = XSEM_REG_FAST_MEMORY +
230 XSTORM_SPQ_PAGE_BASE_OFFSET(abs_fid);
231
232 __storm_memset_dma_mapping(bp, addr, mapping);
233}
234
235static inline void storm_memset_vf_to_pf(struct bnx2x *bp, u16 abs_fid,
236 u16 pf_id)
237{
238 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_VF_TO_PF_OFFSET(abs_fid),
239 pf_id);
240 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_VF_TO_PF_OFFSET(abs_fid),
241 pf_id);
242 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_VF_TO_PF_OFFSET(abs_fid),
243 pf_id);
244 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_VF_TO_PF_OFFSET(abs_fid),
245 pf_id);
246}
247
248static inline void storm_memset_func_en(struct bnx2x *bp, u16 abs_fid,
249 u8 enable)
250{
251 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(abs_fid),
252 enable);
253 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(abs_fid),
254 enable);
255 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(abs_fid),
256 enable);
257 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(abs_fid),
258 enable);
259}
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000260
261static inline void storm_memset_eq_data(struct bnx2x *bp,
262 struct event_ring_data *eq_data,
263 u16 pfid)
264{
265 size_t size = sizeof(struct event_ring_data);
266
267 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_DATA_OFFSET(pfid);
268
269 __storm_memset_struct(bp, addr, size, (u32 *)eq_data);
270}
271
272static inline void storm_memset_eq_prod(struct bnx2x *bp, u16 eq_prod,
273 u16 pfid)
274{
275 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_PROD_OFFSET(pfid);
276 REG_WR16(bp, addr, eq_prod);
277}
278
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200279/* used only at init
280 * locking is done by mcp
281 */
stephen hemminger8d962862010-10-21 07:50:56 +0000282static void bnx2x_reg_wr_ind(struct bnx2x *bp, u32 addr, u32 val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200283{
284 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
285 pci_write_config_dword(bp->pdev, PCICFG_GRC_DATA, val);
286 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
287 PCICFG_VENDOR_ID_OFFSET);
288}
289
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200290static u32 bnx2x_reg_rd_ind(struct bnx2x *bp, u32 addr)
291{
292 u32 val;
293
294 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
295 pci_read_config_dword(bp->pdev, PCICFG_GRC_DATA, &val);
296 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
297 PCICFG_VENDOR_ID_OFFSET);
298
299 return val;
300}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200301
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000302#define DMAE_DP_SRC_GRC "grc src_addr [%08x]"
303#define DMAE_DP_SRC_PCI "pci src_addr [%x:%08x]"
304#define DMAE_DP_DST_GRC "grc dst_addr [%08x]"
305#define DMAE_DP_DST_PCI "pci dst_addr [%x:%08x]"
306#define DMAE_DP_DST_NONE "dst_addr [none]"
307
stephen hemminger8d962862010-10-21 07:50:56 +0000308static void bnx2x_dp_dmae(struct bnx2x *bp, struct dmae_command *dmae,
309 int msglvl)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000310{
311 u32 src_type = dmae->opcode & DMAE_COMMAND_SRC;
312
313 switch (dmae->opcode & DMAE_COMMAND_DST) {
314 case DMAE_CMD_DST_PCI:
315 if (src_type == DMAE_CMD_SRC_PCI)
316 DP(msglvl, "DMAE: opcode 0x%08x\n"
317 "src [%x:%08x], len [%d*4], dst [%x:%08x]\n"
318 "comp_addr [%x:%08x], comp_val 0x%08x\n",
319 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
320 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo,
321 dmae->comp_addr_hi, dmae->comp_addr_lo,
322 dmae->comp_val);
323 else
324 DP(msglvl, "DMAE: opcode 0x%08x\n"
325 "src [%08x], len [%d*4], dst [%x:%08x]\n"
326 "comp_addr [%x:%08x], comp_val 0x%08x\n",
327 dmae->opcode, dmae->src_addr_lo >> 2,
328 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo,
329 dmae->comp_addr_hi, dmae->comp_addr_lo,
330 dmae->comp_val);
331 break;
332 case DMAE_CMD_DST_GRC:
333 if (src_type == DMAE_CMD_SRC_PCI)
334 DP(msglvl, "DMAE: opcode 0x%08x\n"
335 "src [%x:%08x], len [%d*4], dst_addr [%08x]\n"
336 "comp_addr [%x:%08x], comp_val 0x%08x\n",
337 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
338 dmae->len, dmae->dst_addr_lo >> 2,
339 dmae->comp_addr_hi, dmae->comp_addr_lo,
340 dmae->comp_val);
341 else
342 DP(msglvl, "DMAE: opcode 0x%08x\n"
343 "src [%08x], len [%d*4], dst [%08x]\n"
344 "comp_addr [%x:%08x], comp_val 0x%08x\n",
345 dmae->opcode, dmae->src_addr_lo >> 2,
346 dmae->len, dmae->dst_addr_lo >> 2,
347 dmae->comp_addr_hi, dmae->comp_addr_lo,
348 dmae->comp_val);
349 break;
350 default:
351 if (src_type == DMAE_CMD_SRC_PCI)
352 DP(msglvl, "DMAE: opcode 0x%08x\n"
353 DP_LEVEL "src_addr [%x:%08x] len [%d * 4] "
354 "dst_addr [none]\n"
355 DP_LEVEL "comp_addr [%x:%08x] comp_val 0x%08x\n",
356 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
357 dmae->len, dmae->comp_addr_hi, dmae->comp_addr_lo,
358 dmae->comp_val);
359 else
360 DP(msglvl, "DMAE: opcode 0x%08x\n"
361 DP_LEVEL "src_addr [%08x] len [%d * 4] "
362 "dst_addr [none]\n"
363 DP_LEVEL "comp_addr [%x:%08x] comp_val 0x%08x\n",
364 dmae->opcode, dmae->src_addr_lo >> 2,
365 dmae->len, dmae->comp_addr_hi, dmae->comp_addr_lo,
366 dmae->comp_val);
367 break;
368 }
369
370}
371
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200372/* copy command into DMAE command memory and set DMAE command go */
Dmitry Kravkov6c719d02010-07-27 12:36:15 +0000373void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200374{
375 u32 cmd_offset;
376 int i;
377
378 cmd_offset = (DMAE_REG_CMD_MEM + sizeof(struct dmae_command) * idx);
379 for (i = 0; i < (sizeof(struct dmae_command)/4); i++) {
380 REG_WR(bp, cmd_offset + i*4, *(((u32 *)dmae) + i));
381
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700382 DP(BNX2X_MSG_OFF, "DMAE cmd[%d].%d (0x%08x) : 0x%08x\n",
383 idx, i, cmd_offset + i*4, *(((u32 *)dmae) + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200384 }
385 REG_WR(bp, dmae_reg_go_c[idx], 1);
386}
387
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000388u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type)
389{
390 return opcode | ((comp_type << DMAE_COMMAND_C_DST_SHIFT) |
391 DMAE_CMD_C_ENABLE);
392}
393
394u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode)
395{
396 return opcode & ~DMAE_CMD_SRC_RESET;
397}
398
399u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type,
400 bool with_comp, u8 comp_type)
401{
402 u32 opcode = 0;
403
404 opcode |= ((src_type << DMAE_COMMAND_SRC_SHIFT) |
405 (dst_type << DMAE_COMMAND_DST_SHIFT));
406
407 opcode |= (DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET);
408
409 opcode |= (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0);
410 opcode |= ((BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT) |
411 (BP_E1HVN(bp) << DMAE_COMMAND_DST_VN_SHIFT));
412 opcode |= (DMAE_COM_SET_ERR << DMAE_COMMAND_ERR_POLICY_SHIFT);
413
414#ifdef __BIG_ENDIAN
415 opcode |= DMAE_CMD_ENDIANITY_B_DW_SWAP;
416#else
417 opcode |= DMAE_CMD_ENDIANITY_DW_SWAP;
418#endif
419 if (with_comp)
420 opcode = bnx2x_dmae_opcode_add_comp(opcode, comp_type);
421 return opcode;
422}
423
stephen hemminger8d962862010-10-21 07:50:56 +0000424static void bnx2x_prep_dmae_with_comp(struct bnx2x *bp,
425 struct dmae_command *dmae,
426 u8 src_type, u8 dst_type)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000427{
428 memset(dmae, 0, sizeof(struct dmae_command));
429
430 /* set the opcode */
431 dmae->opcode = bnx2x_dmae_opcode(bp, src_type, dst_type,
432 true, DMAE_COMP_PCI);
433
434 /* fill in the completion parameters */
435 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
436 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
437 dmae->comp_val = DMAE_COMP_VAL;
438}
439
440/* issue a dmae command over the init-channel and wailt for completion */
stephen hemminger8d962862010-10-21 07:50:56 +0000441static int bnx2x_issue_dmae_with_comp(struct bnx2x *bp,
442 struct dmae_command *dmae)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000443{
444 u32 *wb_comp = bnx2x_sp(bp, wb_comp);
Dmitry Kravkov5e374b52011-05-22 10:09:19 +0000445 int cnt = CHIP_REV_IS_SLOW(bp) ? (400000) : 4000;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000446 int rc = 0;
447
448 DP(BNX2X_MSG_OFF, "data before [0x%08x 0x%08x 0x%08x 0x%08x]\n",
449 bp->slowpath->wb_data[0], bp->slowpath->wb_data[1],
450 bp->slowpath->wb_data[2], bp->slowpath->wb_data[3]);
451
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300452 /*
453 * Lock the dmae channel. Disable BHs to prevent a dead-lock
454 * as long as this code is called both from syscall context and
455 * from ndo_set_rx_mode() flow that may be called from BH.
456 */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800457 spin_lock_bh(&bp->dmae_lock);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000458
459 /* reset completion */
460 *wb_comp = 0;
461
462 /* post the command on the channel used for initializations */
463 bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp));
464
465 /* wait for completion */
466 udelay(5);
467 while ((*wb_comp & ~DMAE_PCI_ERR_FLAG) != DMAE_COMP_VAL) {
468 DP(BNX2X_MSG_OFF, "wb_comp 0x%08x\n", *wb_comp);
469
470 if (!cnt) {
471 BNX2X_ERR("DMAE timeout!\n");
472 rc = DMAE_TIMEOUT;
473 goto unlock;
474 }
475 cnt--;
476 udelay(50);
477 }
478 if (*wb_comp & DMAE_PCI_ERR_FLAG) {
479 BNX2X_ERR("DMAE PCI error!\n");
480 rc = DMAE_PCI_ERROR;
481 }
482
483 DP(BNX2X_MSG_OFF, "data after [0x%08x 0x%08x 0x%08x 0x%08x]\n",
484 bp->slowpath->wb_data[0], bp->slowpath->wb_data[1],
485 bp->slowpath->wb_data[2], bp->slowpath->wb_data[3]);
486
487unlock:
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800488 spin_unlock_bh(&bp->dmae_lock);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000489 return rc;
490}
491
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700492void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
493 u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200494{
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000495 struct dmae_command dmae;
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700496
497 if (!bp->dmae_ready) {
498 u32 *data = bnx2x_sp(bp, wb_data[0]);
499
500 DP(BNX2X_MSG_OFF, "DMAE is not ready (dst_addr %08x len32 %d)"
501 " using indirect\n", dst_addr, len32);
502 bnx2x_init_ind_wr(bp, dst_addr, data, len32);
503 return;
504 }
505
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000506 /* set opcode and fixed command fields */
507 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_PCI, DMAE_DST_GRC);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200508
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000509 /* fill in addresses and len */
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000510 dmae.src_addr_lo = U64_LO(dma_addr);
511 dmae.src_addr_hi = U64_HI(dma_addr);
512 dmae.dst_addr_lo = dst_addr >> 2;
513 dmae.dst_addr_hi = 0;
514 dmae.len = len32;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200515
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000516 bnx2x_dp_dmae(bp, &dmae, BNX2X_MSG_OFF);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200517
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000518 /* issue the command and wait for completion */
519 bnx2x_issue_dmae_with_comp(bp, &dmae);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200520}
521
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700522void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200523{
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000524 struct dmae_command dmae;
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700525
526 if (!bp->dmae_ready) {
527 u32 *data = bnx2x_sp(bp, wb_data[0]);
528 int i;
529
530 DP(BNX2X_MSG_OFF, "DMAE is not ready (src_addr %08x len32 %d)"
531 " using indirect\n", src_addr, len32);
532 for (i = 0; i < len32; i++)
533 data[i] = bnx2x_reg_rd_ind(bp, src_addr + i*4);
534 return;
535 }
536
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000537 /* set opcode and fixed command fields */
538 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_GRC, DMAE_DST_PCI);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200539
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000540 /* fill in addresses and len */
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000541 dmae.src_addr_lo = src_addr >> 2;
542 dmae.src_addr_hi = 0;
543 dmae.dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_data));
544 dmae.dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_data));
545 dmae.len = len32;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200546
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000547 bnx2x_dp_dmae(bp, &dmae, BNX2X_MSG_OFF);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200548
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000549 /* issue the command and wait for completion */
550 bnx2x_issue_dmae_with_comp(bp, &dmae);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200551}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200552
stephen hemminger8d962862010-10-21 07:50:56 +0000553static void bnx2x_write_dmae_phys_len(struct bnx2x *bp, dma_addr_t phys_addr,
554 u32 addr, u32 len)
Eilon Greenstein573f2032009-08-12 08:24:14 +0000555{
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000556 int dmae_wr_max = DMAE_LEN32_WR_MAX(bp);
Eilon Greenstein573f2032009-08-12 08:24:14 +0000557 int offset = 0;
558
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000559 while (len > dmae_wr_max) {
Eilon Greenstein573f2032009-08-12 08:24:14 +0000560 bnx2x_write_dmae(bp, phys_addr + offset,
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000561 addr + offset, dmae_wr_max);
562 offset += dmae_wr_max * 4;
563 len -= dmae_wr_max;
Eilon Greenstein573f2032009-08-12 08:24:14 +0000564 }
565
566 bnx2x_write_dmae(bp, phys_addr + offset, addr + offset, len);
567}
568
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700569/* used only for slowpath so not inlined */
570static void bnx2x_wb_wr(struct bnx2x *bp, int reg, u32 val_hi, u32 val_lo)
571{
572 u32 wb_write[2];
573
574 wb_write[0] = val_hi;
575 wb_write[1] = val_lo;
576 REG_WR_DMAE(bp, reg, wb_write, 2);
577}
578
579#ifdef USE_WB_RD
580static u64 bnx2x_wb_rd(struct bnx2x *bp, int reg)
581{
582 u32 wb_data[2];
583
584 REG_RD_DMAE(bp, reg, wb_data, 2);
585
586 return HILO_U64(wb_data[0], wb_data[1]);
587}
588#endif
589
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200590static int bnx2x_mc_assert(struct bnx2x *bp)
591{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200592 char last_idx;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700593 int i, rc = 0;
594 u32 row0, row1, row2, row3;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200595
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700596 /* XSTORM */
597 last_idx = REG_RD8(bp, BAR_XSTRORM_INTMEM +
598 XSTORM_ASSERT_LIST_INDEX_OFFSET);
599 if (last_idx)
600 BNX2X_ERR("XSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200601
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700602 /* print the asserts */
603 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200604
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700605 row0 = REG_RD(bp, BAR_XSTRORM_INTMEM +
606 XSTORM_ASSERT_LIST_OFFSET(i));
607 row1 = REG_RD(bp, BAR_XSTRORM_INTMEM +
608 XSTORM_ASSERT_LIST_OFFSET(i) + 4);
609 row2 = REG_RD(bp, BAR_XSTRORM_INTMEM +
610 XSTORM_ASSERT_LIST_OFFSET(i) + 8);
611 row3 = REG_RD(bp, BAR_XSTRORM_INTMEM +
612 XSTORM_ASSERT_LIST_OFFSET(i) + 12);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200613
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700614 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
615 BNX2X_ERR("XSTORM_ASSERT_INDEX 0x%x = 0x%08x"
616 " 0x%08x 0x%08x 0x%08x\n",
617 i, row3, row2, row1, row0);
618 rc++;
619 } else {
620 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200621 }
622 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700623
624 /* TSTORM */
625 last_idx = REG_RD8(bp, BAR_TSTRORM_INTMEM +
626 TSTORM_ASSERT_LIST_INDEX_OFFSET);
627 if (last_idx)
628 BNX2X_ERR("TSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
629
630 /* print the asserts */
631 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
632
633 row0 = REG_RD(bp, BAR_TSTRORM_INTMEM +
634 TSTORM_ASSERT_LIST_OFFSET(i));
635 row1 = REG_RD(bp, BAR_TSTRORM_INTMEM +
636 TSTORM_ASSERT_LIST_OFFSET(i) + 4);
637 row2 = REG_RD(bp, BAR_TSTRORM_INTMEM +
638 TSTORM_ASSERT_LIST_OFFSET(i) + 8);
639 row3 = REG_RD(bp, BAR_TSTRORM_INTMEM +
640 TSTORM_ASSERT_LIST_OFFSET(i) + 12);
641
642 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
643 BNX2X_ERR("TSTORM_ASSERT_INDEX 0x%x = 0x%08x"
644 " 0x%08x 0x%08x 0x%08x\n",
645 i, row3, row2, row1, row0);
646 rc++;
647 } else {
648 break;
649 }
650 }
651
652 /* CSTORM */
653 last_idx = REG_RD8(bp, BAR_CSTRORM_INTMEM +
654 CSTORM_ASSERT_LIST_INDEX_OFFSET);
655 if (last_idx)
656 BNX2X_ERR("CSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
657
658 /* print the asserts */
659 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
660
661 row0 = REG_RD(bp, BAR_CSTRORM_INTMEM +
662 CSTORM_ASSERT_LIST_OFFSET(i));
663 row1 = REG_RD(bp, BAR_CSTRORM_INTMEM +
664 CSTORM_ASSERT_LIST_OFFSET(i) + 4);
665 row2 = REG_RD(bp, BAR_CSTRORM_INTMEM +
666 CSTORM_ASSERT_LIST_OFFSET(i) + 8);
667 row3 = REG_RD(bp, BAR_CSTRORM_INTMEM +
668 CSTORM_ASSERT_LIST_OFFSET(i) + 12);
669
670 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
671 BNX2X_ERR("CSTORM_ASSERT_INDEX 0x%x = 0x%08x"
672 " 0x%08x 0x%08x 0x%08x\n",
673 i, row3, row2, row1, row0);
674 rc++;
675 } else {
676 break;
677 }
678 }
679
680 /* USTORM */
681 last_idx = REG_RD8(bp, BAR_USTRORM_INTMEM +
682 USTORM_ASSERT_LIST_INDEX_OFFSET);
683 if (last_idx)
684 BNX2X_ERR("USTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
685
686 /* print the asserts */
687 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
688
689 row0 = REG_RD(bp, BAR_USTRORM_INTMEM +
690 USTORM_ASSERT_LIST_OFFSET(i));
691 row1 = REG_RD(bp, BAR_USTRORM_INTMEM +
692 USTORM_ASSERT_LIST_OFFSET(i) + 4);
693 row2 = REG_RD(bp, BAR_USTRORM_INTMEM +
694 USTORM_ASSERT_LIST_OFFSET(i) + 8);
695 row3 = REG_RD(bp, BAR_USTRORM_INTMEM +
696 USTORM_ASSERT_LIST_OFFSET(i) + 12);
697
698 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
699 BNX2X_ERR("USTORM_ASSERT_INDEX 0x%x = 0x%08x"
700 " 0x%08x 0x%08x 0x%08x\n",
701 i, row3, row2, row1, row0);
702 rc++;
703 } else {
704 break;
705 }
706 }
707
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200708 return rc;
709}
Eliezer Tamirc14423f2008-02-28 11:49:42 -0800710
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000711void bnx2x_fw_dump_lvl(struct bnx2x *bp, const char *lvl)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200712{
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000713 u32 addr, val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200714 u32 mark, offset;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +0000715 __be32 data[9];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200716 int word;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000717 u32 trace_shmem_base;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +0000718 if (BP_NOMCP(bp)) {
719 BNX2X_ERR("NO MCP - can not dump\n");
720 return;
721 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000722 netdev_printk(lvl, bp->dev, "bc %d.%d.%d\n",
723 (bp->common.bc_ver & 0xff0000) >> 16,
724 (bp->common.bc_ver & 0xff00) >> 8,
725 (bp->common.bc_ver & 0xff));
726
727 val = REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER);
728 if (val == REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER))
729 printk("%s" "MCP PC at 0x%x\n", lvl, val);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000730
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000731 if (BP_PATH(bp) == 0)
732 trace_shmem_base = bp->common.shmem_base;
733 else
734 trace_shmem_base = SHMEM2_RD(bp, other_shmem_base_addr);
735 addr = trace_shmem_base - 0x0800 + 4;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000736 mark = REG_RD(bp, addr);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000737 mark = (CHIP_IS_E1x(bp) ? MCP_REG_MCPR_SCRATCH : MCP_A_REG_MCPR_SCRATCH)
738 + ((mark + 0x3) & ~0x3) - 0x08000000;
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000739 printk("%s" "begin fw dump (mark 0x%x)\n", lvl, mark);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200740
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000741 printk("%s", lvl);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000742 for (offset = mark; offset <= trace_shmem_base; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200743 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000744 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200745 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000746 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200747 }
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000748 for (offset = addr + 4; offset <= mark; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200749 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000750 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200751 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000752 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200753 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000754 printk("%s" "end of fw dump\n", lvl);
755}
756
757static inline void bnx2x_fw_dump(struct bnx2x *bp)
758{
759 bnx2x_fw_dump_lvl(bp, KERN_ERR);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200760}
761
Dmitry Kravkov6c719d02010-07-27 12:36:15 +0000762void bnx2x_panic_dump(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200763{
764 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000765 u16 j;
766 struct hc_sp_status_block_data sp_sb_data;
767 int func = BP_FUNC(bp);
768#ifdef BNX2X_STOP_ON_ERROR
769 u16 start = 0, end = 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000770 u8 cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000771#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200772
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700773 bp->stats_state = STATS_STATE_DISABLED;
774 DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
775
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200776 BNX2X_ERR("begin crash dump -----------------\n");
777
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000778 /* Indices */
779 /* Common */
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000780 BNX2X_ERR("def_idx(0x%x) def_att_idx(0x%x) attn_state(0x%x)"
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300781 " spq_prod_idx(0x%x) next_stats_cnt(0x%x)\n",
782 bp->def_idx, bp->def_att_idx, bp->attn_state,
783 bp->spq_prod_idx, bp->stats_counter);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000784 BNX2X_ERR("DSB: attn bits(0x%x) ack(0x%x) id(0x%x) idx(0x%x)\n",
785 bp->def_status_blk->atten_status_block.attn_bits,
786 bp->def_status_blk->atten_status_block.attn_bits_ack,
787 bp->def_status_blk->atten_status_block.status_block_id,
788 bp->def_status_blk->atten_status_block.attn_bits_index);
789 BNX2X_ERR(" def (");
790 for (i = 0; i < HC_SP_SB_MAX_INDICES; i++)
791 pr_cont("0x%x%s",
792 bp->def_status_blk->sp_sb.index_values[i],
793 (i == HC_SP_SB_MAX_INDICES - 1) ? ") " : " ");
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000794
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000795 for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
796 *((u32 *)&sp_sb_data + i) = REG_RD(bp, BAR_CSTRORM_INTMEM +
797 CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
798 i*sizeof(u32));
799
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300800 pr_cont("igu_sb_id(0x%x) igu_seg_id(0x%x) "
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000801 "pf_id(0x%x) vnic_id(0x%x) "
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300802 "vf_id(0x%x) vf_valid (0x%x) "
803 "state(0x%x)\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000804 sp_sb_data.igu_sb_id,
805 sp_sb_data.igu_seg_id,
806 sp_sb_data.p_func.pf_id,
807 sp_sb_data.p_func.vnic_id,
808 sp_sb_data.p_func.vf_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300809 sp_sb_data.p_func.vf_valid,
810 sp_sb_data.state);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000811
812
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000813 for_each_eth_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000814 struct bnx2x_fastpath *fp = &bp->fp[i];
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000815 int loop;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000816 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000817 struct hc_status_block_data_e1x sb_data_e1x;
818 struct hc_status_block_sm *hc_sm_p =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300819 CHIP_IS_E1x(bp) ?
820 sb_data_e1x.common.state_machine :
821 sb_data_e2.common.state_machine;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000822 struct hc_index_data *hc_index_p =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300823 CHIP_IS_E1x(bp) ?
824 sb_data_e1x.index_data :
825 sb_data_e2.index_data;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000826 u8 data_size, cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000827 u32 *sb_data_p;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000828 struct bnx2x_fp_txdata txdata;
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000829
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000830 /* Rx */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000831 BNX2X_ERR("fp%d: rx_bd_prod(0x%x) rx_bd_cons(0x%x)"
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000832 " rx_comp_prod(0x%x)"
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000833 " rx_comp_cons(0x%x) *rx_cons_sb(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000834 i, fp->rx_bd_prod, fp->rx_bd_cons,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000835 fp->rx_comp_prod,
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000836 fp->rx_comp_cons, le16_to_cpu(*fp->rx_cons_sb));
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000837 BNX2X_ERR(" rx_sge_prod(0x%x) last_max_sge(0x%x)"
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000838 " fp_hc_idx(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000839 fp->rx_sge_prod, fp->last_max_sge,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000840 le16_to_cpu(fp->fp_hc_idx));
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000841
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000842 /* Tx */
Ariel Elior6383c0b2011-07-14 08:31:57 +0000843 for_each_cos_in_tx_queue(fp, cos)
844 {
845 txdata = fp->txdata[cos];
846 BNX2X_ERR("fp%d: tx_pkt_prod(0x%x) tx_pkt_cons(0x%x)"
847 " tx_bd_prod(0x%x) tx_bd_cons(0x%x)"
848 " *tx_cons_sb(0x%x)\n",
849 i, txdata.tx_pkt_prod,
850 txdata.tx_pkt_cons, txdata.tx_bd_prod,
851 txdata.tx_bd_cons,
852 le16_to_cpu(*txdata.tx_cons_sb));
853 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000854
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300855 loop = CHIP_IS_E1x(bp) ?
856 HC_SB_MAX_INDICES_E1X : HC_SB_MAX_INDICES_E2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000857
858 /* host sb data */
859
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000860#ifdef BCM_CNIC
861 if (IS_FCOE_FP(fp))
862 continue;
863#endif
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000864 BNX2X_ERR(" run indexes (");
865 for (j = 0; j < HC_SB_MAX_SM; j++)
866 pr_cont("0x%x%s",
867 fp->sb_running_index[j],
868 (j == HC_SB_MAX_SM - 1) ? ")" : " ");
869
870 BNX2X_ERR(" indexes (");
871 for (j = 0; j < loop; j++)
872 pr_cont("0x%x%s",
873 fp->sb_index_values[j],
874 (j == loop - 1) ? ")" : " ");
875 /* fw sb data */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300876 data_size = CHIP_IS_E1x(bp) ?
877 sizeof(struct hc_status_block_data_e1x) :
878 sizeof(struct hc_status_block_data_e2);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000879 data_size /= sizeof(u32);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300880 sb_data_p = CHIP_IS_E1x(bp) ?
881 (u32 *)&sb_data_e1x :
882 (u32 *)&sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000883 /* copy sb data in here */
884 for (j = 0; j < data_size; j++)
885 *(sb_data_p + j) = REG_RD(bp, BAR_CSTRORM_INTMEM +
886 CSTORM_STATUS_BLOCK_DATA_OFFSET(fp->fw_sb_id) +
887 j * sizeof(u32));
888
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300889 if (!CHIP_IS_E1x(bp)) {
890 pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) "
891 "vnic_id(0x%x) same_igu_sb_1b(0x%x) "
892 "state(0x%x)\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000893 sb_data_e2.common.p_func.pf_id,
894 sb_data_e2.common.p_func.vf_id,
895 sb_data_e2.common.p_func.vf_valid,
896 sb_data_e2.common.p_func.vnic_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300897 sb_data_e2.common.same_igu_sb_1b,
898 sb_data_e2.common.state);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000899 } else {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300900 pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) "
901 "vnic_id(0x%x) same_igu_sb_1b(0x%x) "
902 "state(0x%x)\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000903 sb_data_e1x.common.p_func.pf_id,
904 sb_data_e1x.common.p_func.vf_id,
905 sb_data_e1x.common.p_func.vf_valid,
906 sb_data_e1x.common.p_func.vnic_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300907 sb_data_e1x.common.same_igu_sb_1b,
908 sb_data_e1x.common.state);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000909 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000910
911 /* SB_SMs data */
912 for (j = 0; j < HC_SB_MAX_SM; j++) {
913 pr_cont("SM[%d] __flags (0x%x) "
914 "igu_sb_id (0x%x) igu_seg_id(0x%x) "
915 "time_to_expire (0x%x) "
916 "timer_value(0x%x)\n", j,
917 hc_sm_p[j].__flags,
918 hc_sm_p[j].igu_sb_id,
919 hc_sm_p[j].igu_seg_id,
920 hc_sm_p[j].time_to_expire,
921 hc_sm_p[j].timer_value);
922 }
923
924 /* Indecies data */
925 for (j = 0; j < loop; j++) {
926 pr_cont("INDEX[%d] flags (0x%x) "
927 "timeout (0x%x)\n", j,
928 hc_index_p[j].flags,
929 hc_index_p[j].timeout);
930 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000931 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200932
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000933#ifdef BNX2X_STOP_ON_ERROR
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000934 /* Rings */
935 /* Rx */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000936 for_each_rx_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000937 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200938
939 start = RX_BD(le16_to_cpu(*fp->rx_cons_sb) - 10);
940 end = RX_BD(le16_to_cpu(*fp->rx_cons_sb) + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000941 for (j = start; j != end; j = RX_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200942 u32 *rx_bd = (u32 *)&fp->rx_desc_ring[j];
943 struct sw_rx_bd *sw_bd = &fp->rx_buf_ring[j];
944
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000945 BNX2X_ERR("fp%d: rx_bd[%x]=[%x:%x] sw_bd=[%p]\n",
946 i, j, rx_bd[1], rx_bd[0], sw_bd->skb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200947 }
948
Eilon Greenstein3196a882008-08-13 15:58:49 -0700949 start = RX_SGE(fp->rx_sge_prod);
950 end = RX_SGE(fp->last_max_sge);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000951 for (j = start; j != end; j = RX_SGE(j + 1)) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700952 u32 *rx_sge = (u32 *)&fp->rx_sge_ring[j];
953 struct sw_rx_page *sw_page = &fp->rx_page_ring[j];
954
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000955 BNX2X_ERR("fp%d: rx_sge[%x]=[%x:%x] sw_page=[%p]\n",
956 i, j, rx_sge[1], rx_sge[0], sw_page->page);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700957 }
958
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200959 start = RCQ_BD(fp->rx_comp_cons - 10);
960 end = RCQ_BD(fp->rx_comp_cons + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000961 for (j = start; j != end; j = RCQ_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200962 u32 *cqe = (u32 *)&fp->rx_comp_ring[j];
963
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000964 BNX2X_ERR("fp%d: cqe[%x]=[%x:%x:%x:%x]\n",
965 i, j, cqe[0], cqe[1], cqe[2], cqe[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200966 }
967 }
968
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000969 /* Tx */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000970 for_each_tx_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000971 struct bnx2x_fastpath *fp = &bp->fp[i];
Ariel Elior6383c0b2011-07-14 08:31:57 +0000972 for_each_cos_in_tx_queue(fp, cos) {
973 struct bnx2x_fp_txdata *txdata = &fp->txdata[cos];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000974
Ariel Elior6383c0b2011-07-14 08:31:57 +0000975 start = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) - 10);
976 end = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) + 245);
977 for (j = start; j != end; j = TX_BD(j + 1)) {
978 struct sw_tx_bd *sw_bd =
979 &txdata->tx_buf_ring[j];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000980
Ariel Elior6383c0b2011-07-14 08:31:57 +0000981 BNX2X_ERR("fp%d: txdata %d, "
982 "packet[%x]=[%p,%x]\n",
983 i, cos, j, sw_bd->skb,
984 sw_bd->first_bd);
985 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000986
Ariel Elior6383c0b2011-07-14 08:31:57 +0000987 start = TX_BD(txdata->tx_bd_cons - 10);
988 end = TX_BD(txdata->tx_bd_cons + 254);
989 for (j = start; j != end; j = TX_BD(j + 1)) {
990 u32 *tx_bd = (u32 *)&txdata->tx_desc_ring[j];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000991
Ariel Elior6383c0b2011-07-14 08:31:57 +0000992 BNX2X_ERR("fp%d: txdata %d, tx_bd[%x]="
993 "[%x:%x:%x:%x]\n",
994 i, cos, j, tx_bd[0], tx_bd[1],
995 tx_bd[2], tx_bd[3]);
996 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000997 }
998 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000999#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001000 bnx2x_fw_dump(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001001 bnx2x_mc_assert(bp);
1002 BNX2X_ERR("end crash dump -----------------\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001003}
1004
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001005/*
1006 * FLR Support for E2
1007 *
1008 * bnx2x_pf_flr_clnup() is called during nic_load in the per function HW
1009 * initialization.
1010 */
1011#define FLR_WAIT_USEC 10000 /* 10 miliseconds */
1012#define FLR_WAIT_INTERAVAL 50 /* usec */
1013#define FLR_POLL_CNT (FLR_WAIT_USEC/FLR_WAIT_INTERAVAL) /* 200 */
1014
1015struct pbf_pN_buf_regs {
1016 int pN;
1017 u32 init_crd;
1018 u32 crd;
1019 u32 crd_freed;
1020};
1021
1022struct pbf_pN_cmd_regs {
1023 int pN;
1024 u32 lines_occup;
1025 u32 lines_freed;
1026};
1027
1028static void bnx2x_pbf_pN_buf_flushed(struct bnx2x *bp,
1029 struct pbf_pN_buf_regs *regs,
1030 u32 poll_count)
1031{
1032 u32 init_crd, crd, crd_start, crd_freed, crd_freed_start;
1033 u32 cur_cnt = poll_count;
1034
1035 crd_freed = crd_freed_start = REG_RD(bp, regs->crd_freed);
1036 crd = crd_start = REG_RD(bp, regs->crd);
1037 init_crd = REG_RD(bp, regs->init_crd);
1038
1039 DP(BNX2X_MSG_SP, "INIT CREDIT[%d] : %x\n", regs->pN, init_crd);
1040 DP(BNX2X_MSG_SP, "CREDIT[%d] : s:%x\n", regs->pN, crd);
1041 DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: s:%x\n", regs->pN, crd_freed);
1042
1043 while ((crd != init_crd) && ((u32)SUB_S32(crd_freed, crd_freed_start) <
1044 (init_crd - crd_start))) {
1045 if (cur_cnt--) {
1046 udelay(FLR_WAIT_INTERAVAL);
1047 crd = REG_RD(bp, regs->crd);
1048 crd_freed = REG_RD(bp, regs->crd_freed);
1049 } else {
1050 DP(BNX2X_MSG_SP, "PBF tx buffer[%d] timed out\n",
1051 regs->pN);
1052 DP(BNX2X_MSG_SP, "CREDIT[%d] : c:%x\n",
1053 regs->pN, crd);
1054 DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: c:%x\n",
1055 regs->pN, crd_freed);
1056 break;
1057 }
1058 }
1059 DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF tx buffer[%d]\n",
1060 poll_count-cur_cnt, FLR_WAIT_INTERAVAL, regs->pN);
1061}
1062
1063static void bnx2x_pbf_pN_cmd_flushed(struct bnx2x *bp,
1064 struct pbf_pN_cmd_regs *regs,
1065 u32 poll_count)
1066{
1067 u32 occup, to_free, freed, freed_start;
1068 u32 cur_cnt = poll_count;
1069
1070 occup = to_free = REG_RD(bp, regs->lines_occup);
1071 freed = freed_start = REG_RD(bp, regs->lines_freed);
1072
1073 DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n", regs->pN, occup);
1074 DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n", regs->pN, freed);
1075
1076 while (occup && ((u32)SUB_S32(freed, freed_start) < to_free)) {
1077 if (cur_cnt--) {
1078 udelay(FLR_WAIT_INTERAVAL);
1079 occup = REG_RD(bp, regs->lines_occup);
1080 freed = REG_RD(bp, regs->lines_freed);
1081 } else {
1082 DP(BNX2X_MSG_SP, "PBF cmd queue[%d] timed out\n",
1083 regs->pN);
1084 DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n",
1085 regs->pN, occup);
1086 DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n",
1087 regs->pN, freed);
1088 break;
1089 }
1090 }
1091 DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF cmd queue[%d]\n",
1092 poll_count-cur_cnt, FLR_WAIT_INTERAVAL, regs->pN);
1093}
1094
1095static inline u32 bnx2x_flr_clnup_reg_poll(struct bnx2x *bp, u32 reg,
1096 u32 expected, u32 poll_count)
1097{
1098 u32 cur_cnt = poll_count;
1099 u32 val;
1100
1101 while ((val = REG_RD(bp, reg)) != expected && cur_cnt--)
1102 udelay(FLR_WAIT_INTERAVAL);
1103
1104 return val;
1105}
1106
1107static inline int bnx2x_flr_clnup_poll_hw_counter(struct bnx2x *bp, u32 reg,
1108 char *msg, u32 poll_cnt)
1109{
1110 u32 val = bnx2x_flr_clnup_reg_poll(bp, reg, 0, poll_cnt);
1111 if (val != 0) {
1112 BNX2X_ERR("%s usage count=%d\n", msg, val);
1113 return 1;
1114 }
1115 return 0;
1116}
1117
1118static u32 bnx2x_flr_clnup_poll_count(struct bnx2x *bp)
1119{
1120 /* adjust polling timeout */
1121 if (CHIP_REV_IS_EMUL(bp))
1122 return FLR_POLL_CNT * 2000;
1123
1124 if (CHIP_REV_IS_FPGA(bp))
1125 return FLR_POLL_CNT * 120;
1126
1127 return FLR_POLL_CNT;
1128}
1129
1130static void bnx2x_tx_hw_flushed(struct bnx2x *bp, u32 poll_count)
1131{
1132 struct pbf_pN_cmd_regs cmd_regs[] = {
1133 {0, (CHIP_IS_E3B0(bp)) ?
1134 PBF_REG_TQ_OCCUPANCY_Q0 :
1135 PBF_REG_P0_TQ_OCCUPANCY,
1136 (CHIP_IS_E3B0(bp)) ?
1137 PBF_REG_TQ_LINES_FREED_CNT_Q0 :
1138 PBF_REG_P0_TQ_LINES_FREED_CNT},
1139 {1, (CHIP_IS_E3B0(bp)) ?
1140 PBF_REG_TQ_OCCUPANCY_Q1 :
1141 PBF_REG_P1_TQ_OCCUPANCY,
1142 (CHIP_IS_E3B0(bp)) ?
1143 PBF_REG_TQ_LINES_FREED_CNT_Q1 :
1144 PBF_REG_P1_TQ_LINES_FREED_CNT},
1145 {4, (CHIP_IS_E3B0(bp)) ?
1146 PBF_REG_TQ_OCCUPANCY_LB_Q :
1147 PBF_REG_P4_TQ_OCCUPANCY,
1148 (CHIP_IS_E3B0(bp)) ?
1149 PBF_REG_TQ_LINES_FREED_CNT_LB_Q :
1150 PBF_REG_P4_TQ_LINES_FREED_CNT}
1151 };
1152
1153 struct pbf_pN_buf_regs buf_regs[] = {
1154 {0, (CHIP_IS_E3B0(bp)) ?
1155 PBF_REG_INIT_CRD_Q0 :
1156 PBF_REG_P0_INIT_CRD ,
1157 (CHIP_IS_E3B0(bp)) ?
1158 PBF_REG_CREDIT_Q0 :
1159 PBF_REG_P0_CREDIT,
1160 (CHIP_IS_E3B0(bp)) ?
1161 PBF_REG_INTERNAL_CRD_FREED_CNT_Q0 :
1162 PBF_REG_P0_INTERNAL_CRD_FREED_CNT},
1163 {1, (CHIP_IS_E3B0(bp)) ?
1164 PBF_REG_INIT_CRD_Q1 :
1165 PBF_REG_P1_INIT_CRD,
1166 (CHIP_IS_E3B0(bp)) ?
1167 PBF_REG_CREDIT_Q1 :
1168 PBF_REG_P1_CREDIT,
1169 (CHIP_IS_E3B0(bp)) ?
1170 PBF_REG_INTERNAL_CRD_FREED_CNT_Q1 :
1171 PBF_REG_P1_INTERNAL_CRD_FREED_CNT},
1172 {4, (CHIP_IS_E3B0(bp)) ?
1173 PBF_REG_INIT_CRD_LB_Q :
1174 PBF_REG_P4_INIT_CRD,
1175 (CHIP_IS_E3B0(bp)) ?
1176 PBF_REG_CREDIT_LB_Q :
1177 PBF_REG_P4_CREDIT,
1178 (CHIP_IS_E3B0(bp)) ?
1179 PBF_REG_INTERNAL_CRD_FREED_CNT_LB_Q :
1180 PBF_REG_P4_INTERNAL_CRD_FREED_CNT},
1181 };
1182
1183 int i;
1184
1185 /* Verify the command queues are flushed P0, P1, P4 */
1186 for (i = 0; i < ARRAY_SIZE(cmd_regs); i++)
1187 bnx2x_pbf_pN_cmd_flushed(bp, &cmd_regs[i], poll_count);
1188
1189
1190 /* Verify the transmission buffers are flushed P0, P1, P4 */
1191 for (i = 0; i < ARRAY_SIZE(buf_regs); i++)
1192 bnx2x_pbf_pN_buf_flushed(bp, &buf_regs[i], poll_count);
1193}
1194
1195#define OP_GEN_PARAM(param) \
1196 (((param) << SDM_OP_GEN_COMP_PARAM_SHIFT) & SDM_OP_GEN_COMP_PARAM)
1197
1198#define OP_GEN_TYPE(type) \
1199 (((type) << SDM_OP_GEN_COMP_TYPE_SHIFT) & SDM_OP_GEN_COMP_TYPE)
1200
1201#define OP_GEN_AGG_VECT(index) \
1202 (((index) << SDM_OP_GEN_AGG_VECT_IDX_SHIFT) & SDM_OP_GEN_AGG_VECT_IDX)
1203
1204
1205static inline int bnx2x_send_final_clnup(struct bnx2x *bp, u8 clnup_func,
1206 u32 poll_cnt)
1207{
1208 struct sdm_op_gen op_gen = {0};
1209
1210 u32 comp_addr = BAR_CSTRORM_INTMEM +
1211 CSTORM_FINAL_CLEANUP_COMPLETE_OFFSET(clnup_func);
1212 int ret = 0;
1213
1214 if (REG_RD(bp, comp_addr)) {
1215 BNX2X_ERR("Cleanup complete is not 0\n");
1216 return 1;
1217 }
1218
1219 op_gen.command |= OP_GEN_PARAM(XSTORM_AGG_INT_FINAL_CLEANUP_INDEX);
1220 op_gen.command |= OP_GEN_TYPE(XSTORM_AGG_INT_FINAL_CLEANUP_COMP_TYPE);
1221 op_gen.command |= OP_GEN_AGG_VECT(clnup_func);
1222 op_gen.command |= 1 << SDM_OP_GEN_AGG_VECT_IDX_VALID_SHIFT;
1223
1224 DP(BNX2X_MSG_SP, "FW Final cleanup\n");
1225 REG_WR(bp, XSDM_REG_OPERATION_GEN, op_gen.command);
1226
1227 if (bnx2x_flr_clnup_reg_poll(bp, comp_addr, 1, poll_cnt) != 1) {
1228 BNX2X_ERR("FW final cleanup did not succeed\n");
1229 ret = 1;
1230 }
1231 /* Zero completion for nxt FLR */
1232 REG_WR(bp, comp_addr, 0);
1233
1234 return ret;
1235}
1236
1237static inline u8 bnx2x_is_pcie_pending(struct pci_dev *dev)
1238{
1239 int pos;
1240 u16 status;
1241
Jon Mason77c98e62011-06-27 07:45:12 +00001242 pos = pci_pcie_cap(dev);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001243 if (!pos)
1244 return false;
1245
1246 pci_read_config_word(dev, pos + PCI_EXP_DEVSTA, &status);
1247 return status & PCI_EXP_DEVSTA_TRPND;
1248}
1249
1250/* PF FLR specific routines
1251*/
1252static int bnx2x_poll_hw_usage_counters(struct bnx2x *bp, u32 poll_cnt)
1253{
1254
1255 /* wait for CFC PF usage-counter to zero (includes all the VFs) */
1256 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1257 CFC_REG_NUM_LCIDS_INSIDE_PF,
1258 "CFC PF usage counter timed out",
1259 poll_cnt))
1260 return 1;
1261
1262
1263 /* Wait for DQ PF usage-counter to zero (until DQ cleanup) */
1264 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1265 DORQ_REG_PF_USAGE_CNT,
1266 "DQ PF usage counter timed out",
1267 poll_cnt))
1268 return 1;
1269
1270 /* Wait for QM PF usage-counter to zero (until DQ cleanup) */
1271 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1272 QM_REG_PF_USG_CNT_0 + 4*BP_FUNC(bp),
1273 "QM PF usage counter timed out",
1274 poll_cnt))
1275 return 1;
1276
1277 /* Wait for Timer PF usage-counters to zero (until DQ cleanup) */
1278 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1279 TM_REG_LIN0_VNIC_UC + 4*BP_PORT(bp),
1280 "Timers VNIC usage counter timed out",
1281 poll_cnt))
1282 return 1;
1283 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1284 TM_REG_LIN0_NUM_SCANS + 4*BP_PORT(bp),
1285 "Timers NUM_SCANS usage counter timed out",
1286 poll_cnt))
1287 return 1;
1288
1289 /* Wait DMAE PF usage counter to zero */
1290 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1291 dmae_reg_go_c[INIT_DMAE_C(bp)],
1292 "DMAE dommand register timed out",
1293 poll_cnt))
1294 return 1;
1295
1296 return 0;
1297}
1298
1299static void bnx2x_hw_enable_status(struct bnx2x *bp)
1300{
1301 u32 val;
1302
1303 val = REG_RD(bp, CFC_REG_WEAK_ENABLE_PF);
1304 DP(BNX2X_MSG_SP, "CFC_REG_WEAK_ENABLE_PF is 0x%x\n", val);
1305
1306 val = REG_RD(bp, PBF_REG_DISABLE_PF);
1307 DP(BNX2X_MSG_SP, "PBF_REG_DISABLE_PF is 0x%x\n", val);
1308
1309 val = REG_RD(bp, IGU_REG_PCI_PF_MSI_EN);
1310 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSI_EN is 0x%x\n", val);
1311
1312 val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_EN);
1313 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_EN is 0x%x\n", val);
1314
1315 val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_FUNC_MASK);
1316 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_FUNC_MASK is 0x%x\n", val);
1317
1318 val = REG_RD(bp, PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR);
1319 DP(BNX2X_MSG_SP, "PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR is 0x%x\n", val);
1320
1321 val = REG_RD(bp, PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR);
1322 DP(BNX2X_MSG_SP, "PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR is 0x%x\n", val);
1323
1324 val = REG_RD(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER);
1325 DP(BNX2X_MSG_SP, "PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER is 0x%x\n",
1326 val);
1327}
1328
1329static int bnx2x_pf_flr_clnup(struct bnx2x *bp)
1330{
1331 u32 poll_cnt = bnx2x_flr_clnup_poll_count(bp);
1332
1333 DP(BNX2X_MSG_SP, "Cleanup after FLR PF[%d]\n", BP_ABS_FUNC(bp));
1334
1335 /* Re-enable PF target read access */
1336 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
1337
1338 /* Poll HW usage counters */
1339 if (bnx2x_poll_hw_usage_counters(bp, poll_cnt))
1340 return -EBUSY;
1341
1342 /* Zero the igu 'trailing edge' and 'leading edge' */
1343
1344 /* Send the FW cleanup command */
1345 if (bnx2x_send_final_clnup(bp, (u8)BP_FUNC(bp), poll_cnt))
1346 return -EBUSY;
1347
1348 /* ATC cleanup */
1349
1350 /* Verify TX hw is flushed */
1351 bnx2x_tx_hw_flushed(bp, poll_cnt);
1352
1353 /* Wait 100ms (not adjusted according to platform) */
1354 msleep(100);
1355
1356 /* Verify no pending pci transactions */
1357 if (bnx2x_is_pcie_pending(bp->pdev))
1358 BNX2X_ERR("PCIE Transactions still pending\n");
1359
1360 /* Debug */
1361 bnx2x_hw_enable_status(bp);
1362
1363 /*
1364 * Master enable - Due to WB DMAE writes performed before this
1365 * register is re-initialized as part of the regular function init
1366 */
1367 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
1368
1369 return 0;
1370}
1371
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001372static void bnx2x_hc_int_enable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001373{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001374 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001375 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
1376 u32 val = REG_RD(bp, addr);
1377 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +00001378 int msi = (bp->flags & USING_MSI_FLAG) ? 1 : 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001379
1380 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001381 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1382 HC_CONFIG_0_REG_INT_LINE_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001383 val |= (HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1384 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eilon Greenstein8badd272009-02-12 08:36:15 +00001385 } else if (msi) {
1386 val &= ~HC_CONFIG_0_REG_INT_LINE_EN_0;
1387 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1388 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1389 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001390 } else {
1391 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001392 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001393 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1394 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001395
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001396 if (!CHIP_IS_E1(bp)) {
1397 DP(NETIF_MSG_INTR, "write %x to HC %d (addr 0x%x)\n",
1398 val, port, addr);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001399
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001400 REG_WR(bp, addr, val);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001401
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001402 val &= ~HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0;
1403 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001404 }
1405
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001406 if (CHIP_IS_E1(bp))
1407 REG_WR(bp, HC_REG_INT_MASK + port*4, 0x1FFFF);
1408
Eilon Greenstein8badd272009-02-12 08:36:15 +00001409 DP(NETIF_MSG_INTR, "write %x to HC %d (addr 0x%x) mode %s\n",
1410 val, port, addr, (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001411
1412 REG_WR(bp, addr, val);
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00001413 /*
1414 * Ensure that HC_CONFIG is written before leading/trailing edge config
1415 */
1416 mmiowb();
1417 barrier();
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001418
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001419 if (!CHIP_IS_E1(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001420 /* init leading/trailing edge */
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00001421 if (IS_MF(bp)) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001422 val = (0xee0f | (1 << (BP_E1HVN(bp) + 4)));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001423 if (bp->port.pmf)
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001424 /* enable nig and gpio3 attention */
1425 val |= 0x1100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001426 } else
1427 val = 0xffff;
1428
1429 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
1430 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
1431 }
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00001432
1433 /* Make sure that interrupts are indeed enabled from here on */
1434 mmiowb();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001435}
1436
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001437static void bnx2x_igu_int_enable(struct bnx2x *bp)
1438{
1439 u32 val;
1440 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
1441 int msi = (bp->flags & USING_MSI_FLAG) ? 1 : 0;
1442
1443 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
1444
1445 if (msix) {
1446 val &= ~(IGU_PF_CONF_INT_LINE_EN |
1447 IGU_PF_CONF_SINGLE_ISR_EN);
1448 val |= (IGU_PF_CONF_FUNC_EN |
1449 IGU_PF_CONF_MSI_MSIX_EN |
1450 IGU_PF_CONF_ATTN_BIT_EN);
1451 } else if (msi) {
1452 val &= ~IGU_PF_CONF_INT_LINE_EN;
1453 val |= (IGU_PF_CONF_FUNC_EN |
1454 IGU_PF_CONF_MSI_MSIX_EN |
1455 IGU_PF_CONF_ATTN_BIT_EN |
1456 IGU_PF_CONF_SINGLE_ISR_EN);
1457 } else {
1458 val &= ~IGU_PF_CONF_MSI_MSIX_EN;
1459 val |= (IGU_PF_CONF_FUNC_EN |
1460 IGU_PF_CONF_INT_LINE_EN |
1461 IGU_PF_CONF_ATTN_BIT_EN |
1462 IGU_PF_CONF_SINGLE_ISR_EN);
1463 }
1464
1465 DP(NETIF_MSG_INTR, "write 0x%x to IGU mode %s\n",
1466 val, (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
1467
1468 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1469
1470 barrier();
1471
1472 /* init leading/trailing edge */
1473 if (IS_MF(bp)) {
1474 val = (0xee0f | (1 << (BP_E1HVN(bp) + 4)));
1475 if (bp->port.pmf)
1476 /* enable nig and gpio3 attention */
1477 val |= 0x1100;
1478 } else
1479 val = 0xffff;
1480
1481 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
1482 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
1483
1484 /* Make sure that interrupts are indeed enabled from here on */
1485 mmiowb();
1486}
1487
1488void bnx2x_int_enable(struct bnx2x *bp)
1489{
1490 if (bp->common.int_block == INT_BLOCK_HC)
1491 bnx2x_hc_int_enable(bp);
1492 else
1493 bnx2x_igu_int_enable(bp);
1494}
1495
1496static void bnx2x_hc_int_disable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001497{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001498 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001499 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
1500 u32 val = REG_RD(bp, addr);
1501
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001502 /*
1503 * in E1 we must use only PCI configuration space to disable
1504 * MSI/MSIX capablility
1505 * It's forbitten to disable IGU_PF_CONF_MSI_MSIX_EN in HC block
1506 */
1507 if (CHIP_IS_E1(bp)) {
1508 /* Since IGU_PF_CONF_MSI_MSIX_EN still always on
1509 * Use mask register to prevent from HC sending interrupts
1510 * after we exit the function
1511 */
1512 REG_WR(bp, HC_REG_INT_MASK + port*4, 0);
1513
1514 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1515 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1516 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
1517 } else
1518 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1519 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1520 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1521 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001522
1523 DP(NETIF_MSG_INTR, "write %x to HC %d (addr 0x%x)\n",
1524 val, port, addr);
1525
Eilon Greenstein8badd272009-02-12 08:36:15 +00001526 /* flush all outstanding writes */
1527 mmiowb();
1528
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001529 REG_WR(bp, addr, val);
1530 if (REG_RD(bp, addr) != val)
1531 BNX2X_ERR("BUG! proper val not read from IGU!\n");
1532}
1533
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001534static void bnx2x_igu_int_disable(struct bnx2x *bp)
1535{
1536 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
1537
1538 val &= ~(IGU_PF_CONF_MSI_MSIX_EN |
1539 IGU_PF_CONF_INT_LINE_EN |
1540 IGU_PF_CONF_ATTN_BIT_EN);
1541
1542 DP(NETIF_MSG_INTR, "write %x to IGU\n", val);
1543
1544 /* flush all outstanding writes */
1545 mmiowb();
1546
1547 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1548 if (REG_RD(bp, IGU_REG_PF_CONFIGURATION) != val)
1549 BNX2X_ERR("BUG! proper val not read from IGU!\n");
1550}
1551
Ariel Elior6383c0b2011-07-14 08:31:57 +00001552void bnx2x_int_disable(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001553{
1554 if (bp->common.int_block == INT_BLOCK_HC)
1555 bnx2x_hc_int_disable(bp);
1556 else
1557 bnx2x_igu_int_disable(bp);
1558}
1559
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001560void bnx2x_int_disable_sync(struct bnx2x *bp, int disable_hw)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001561{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001562 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +00001563 int i, offset;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001564
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07001565 if (disable_hw)
1566 /* prevent the HW from sending interrupts */
1567 bnx2x_int_disable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001568
1569 /* make sure all ISRs are done */
1570 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001571 synchronize_irq(bp->msix_table[0].vector);
1572 offset = 1;
Michael Chan37b091b2009-10-10 13:46:55 +00001573#ifdef BCM_CNIC
1574 offset++;
1575#endif
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001576 for_each_eth_queue(bp, i)
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00001577 synchronize_irq(bp->msix_table[offset++].vector);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001578 } else
1579 synchronize_irq(bp->pdev->irq);
1580
1581 /* make sure sp_task is not running */
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001582 cancel_delayed_work(&bp->sp_task);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00001583 cancel_delayed_work(&bp->period_task);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001584 flush_workqueue(bnx2x_wq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001585}
1586
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001587/* fast path */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001588
1589/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001590 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001591 */
1592
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001593/* Return true if succeeded to acquire the lock */
1594static bool bnx2x_trylock_hw_lock(struct bnx2x *bp, u32 resource)
1595{
1596 u32 lock_status;
1597 u32 resource_bit = (1 << resource);
1598 int func = BP_FUNC(bp);
1599 u32 hw_lock_control_reg;
1600
1601 DP(NETIF_MSG_HW, "Trying to take a lock on resource %d\n", resource);
1602
1603 /* Validating that the resource is within range */
1604 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
1605 DP(NETIF_MSG_HW,
1606 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1607 resource, HW_LOCK_MAX_RESOURCE_VALUE);
Eric Dumazet0fdf4d02010-08-26 22:03:53 -07001608 return false;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001609 }
1610
1611 if (func <= 5)
1612 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1613 else
1614 hw_lock_control_reg =
1615 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1616
1617 /* Try to acquire the lock */
1618 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1619 lock_status = REG_RD(bp, hw_lock_control_reg);
1620 if (lock_status & resource_bit)
1621 return true;
1622
1623 DP(NETIF_MSG_HW, "Failed to get a lock on resource %d\n", resource);
1624 return false;
1625}
1626
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001627/**
1628 * bnx2x_get_leader_lock_resource - get the recovery leader resource id
1629 *
1630 * @bp: driver handle
1631 *
1632 * Returns the recovery leader resource id according to the engine this function
1633 * belongs to. Currently only only 2 engines is supported.
1634 */
1635static inline int bnx2x_get_leader_lock_resource(struct bnx2x *bp)
1636{
1637 if (BP_PATH(bp))
1638 return HW_LOCK_RESOURCE_RECOVERY_LEADER_1;
1639 else
1640 return HW_LOCK_RESOURCE_RECOVERY_LEADER_0;
1641}
1642
1643/**
1644 * bnx2x_trylock_leader_lock- try to aquire a leader lock.
1645 *
1646 * @bp: driver handle
1647 *
1648 * Tries to aquire a leader lock for cuurent engine.
1649 */
1650static inline bool bnx2x_trylock_leader_lock(struct bnx2x *bp)
1651{
1652 return bnx2x_trylock_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
1653}
1654
Michael Chan993ac7b2009-10-10 13:46:56 +00001655#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001656static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err);
Michael Chan993ac7b2009-10-10 13:46:56 +00001657#endif
Eilon Greenstein3196a882008-08-13 15:58:49 -07001658
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001659void bnx2x_sp_event(struct bnx2x_fastpath *fp, union eth_rx_cqe *rr_cqe)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001660{
1661 struct bnx2x *bp = fp->bp;
1662 int cid = SW_CID(rr_cqe->ramrod_cqe.conn_and_cmd_data);
1663 int command = CQE_CMD(rr_cqe->ramrod_cqe.conn_and_cmd_data);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001664 enum bnx2x_queue_cmd drv_cmd = BNX2X_Q_CMD_MAX;
1665 struct bnx2x_queue_sp_obj *q_obj = &fp->q_obj;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001666
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001667 DP(BNX2X_MSG_SP,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001668 "fp %d cid %d got ramrod #%d state is %x type is %d\n",
Eilon Greenstein0626b892009-02-12 08:38:14 +00001669 fp->index, cid, command, bp->state,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001670 rr_cqe->ramrod_cqe.ramrod_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001671
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001672 switch (command) {
1673 case (RAMROD_CMD_ID_ETH_CLIENT_UPDATE):
1674 DP(NETIF_MSG_IFUP, "got UPDATE ramrod. CID %d\n", cid);
1675 drv_cmd = BNX2X_Q_CMD_UPDATE;
1676 break;
1677 case (RAMROD_CMD_ID_ETH_CLIENT_SETUP):
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001678 DP(NETIF_MSG_IFUP, "got MULTI[%d] setup ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001679 drv_cmd = BNX2X_Q_CMD_SETUP;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001680 break;
1681
Ariel Elior6383c0b2011-07-14 08:31:57 +00001682 case (RAMROD_CMD_ID_ETH_TX_QUEUE_SETUP):
1683 DP(NETIF_MSG_IFUP, "got MULTI[%d] tx-only setup ramrod\n", cid);
1684 drv_cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
1685 break;
1686
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001687 case (RAMROD_CMD_ID_ETH_HALT):
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001688 DP(NETIF_MSG_IFDOWN, "got MULTI[%d] halt ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001689 drv_cmd = BNX2X_Q_CMD_HALT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001690 break;
1691
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001692 case (RAMROD_CMD_ID_ETH_TERMINATE):
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001693 DP(NETIF_MSG_IFDOWN, "got MULTI[%d] teminate ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001694 drv_cmd = BNX2X_Q_CMD_TERMINATE;
1695 break;
1696
1697 case (RAMROD_CMD_ID_ETH_EMPTY):
1698 DP(NETIF_MSG_IFDOWN, "got MULTI[%d] empty ramrod\n", cid);
1699 drv_cmd = BNX2X_Q_CMD_EMPTY;
Eliezer Tamir49d66772008-02-28 11:53:13 -08001700 break;
1701
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001702 default:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001703 BNX2X_ERR("unexpected MC reply (%d) on fp[%d]\n",
1704 command, fp->index);
1705 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001706 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001707
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001708 if ((drv_cmd != BNX2X_Q_CMD_MAX) &&
1709 q_obj->complete_cmd(bp, q_obj, drv_cmd))
1710 /* q_obj->complete_cmd() failure means that this was
1711 * an unexpected completion.
1712 *
1713 * In this case we don't want to increase the bp->spq_left
1714 * because apparently we haven't sent this command the first
1715 * place.
1716 */
1717#ifdef BNX2X_STOP_ON_ERROR
1718 bnx2x_panic();
1719#else
1720 return;
1721#endif
1722
Dmitry Kravkov8fe23fb2010-10-06 03:27:41 +00001723 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08001724 atomic_inc(&bp->cq_spq_left);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001725 /* push the change in bp->spq_left and towards the memory */
1726 smp_mb__after_atomic_inc();
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001727
1728 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001729}
1730
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001731void bnx2x_update_rx_prod(struct bnx2x *bp, struct bnx2x_fastpath *fp,
1732 u16 bd_prod, u16 rx_comp_prod, u16 rx_sge_prod)
1733{
1734 u32 start = BAR_USTRORM_INTMEM + fp->ustorm_rx_prods_offset;
1735
1736 bnx2x_update_rx_prod_gen(bp, fp, bd_prod, rx_comp_prod, rx_sge_prod,
1737 start);
1738}
1739
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001740irqreturn_t bnx2x_interrupt(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001741{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001742 struct bnx2x *bp = netdev_priv(dev_instance);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001743 u16 status = bnx2x_ack_int(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001744 u16 mask;
Eilon Greensteinca003922009-08-12 22:53:28 -07001745 int i;
Ariel Elior6383c0b2011-07-14 08:31:57 +00001746 u8 cos;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001747
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001748 /* Return here if interrupt is shared and it's not for us */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001749 if (unlikely(status == 0)) {
1750 DP(NETIF_MSG_INTR, "not our interrupt!\n");
1751 return IRQ_NONE;
1752 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00001753 DP(NETIF_MSG_INTR, "got an interrupt status 0x%x\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001754
Eilon Greenstein3196a882008-08-13 15:58:49 -07001755#ifdef BNX2X_STOP_ON_ERROR
1756 if (unlikely(bp->panic))
1757 return IRQ_HANDLED;
1758#endif
1759
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001760 for_each_eth_queue(bp, i) {
Eilon Greensteinca003922009-08-12 22:53:28 -07001761 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001762
Ariel Elior6383c0b2011-07-14 08:31:57 +00001763 mask = 0x2 << (fp->index + CNIC_PRESENT);
Eilon Greensteinca003922009-08-12 22:53:28 -07001764 if (status & mask) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001765 /* Handle Rx or Tx according to SB id */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001766 prefetch(fp->rx_cons_sb);
Ariel Elior6383c0b2011-07-14 08:31:57 +00001767 for_each_cos_in_tx_queue(fp, cos)
1768 prefetch(fp->txdata[cos].tx_cons_sb);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001769 prefetch(&fp->sb_running_index[SM_RX_ID]);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001770 napi_schedule(&bnx2x_fp(bp, fp->index, napi));
Eilon Greensteinca003922009-08-12 22:53:28 -07001771 status &= ~mask;
1772 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001773 }
1774
Michael Chan993ac7b2009-10-10 13:46:56 +00001775#ifdef BCM_CNIC
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001776 mask = 0x2;
Michael Chan993ac7b2009-10-10 13:46:56 +00001777 if (status & (mask | 0x1)) {
1778 struct cnic_ops *c_ops = NULL;
1779
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001780 if (likely(bp->state == BNX2X_STATE_OPEN)) {
1781 rcu_read_lock();
1782 c_ops = rcu_dereference(bp->cnic_ops);
1783 if (c_ops)
1784 c_ops->cnic_handler(bp->cnic_data, NULL);
1785 rcu_read_unlock();
1786 }
Michael Chan993ac7b2009-10-10 13:46:56 +00001787
1788 status &= ~mask;
1789 }
1790#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001791
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001792 if (unlikely(status & 0x1)) {
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001793 queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001794
1795 status &= ~0x1;
1796 if (!status)
1797 return IRQ_HANDLED;
1798 }
1799
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00001800 if (unlikely(status))
1801 DP(NETIF_MSG_INTR, "got an unknown interrupt! (status 0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001802 status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001803
1804 return IRQ_HANDLED;
1805}
1806
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001807/* Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001808
1809/*
1810 * General service functions
1811 */
1812
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001813int bnx2x_acquire_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001814{
Eliezer Tamirf1410642008-02-28 11:51:50 -08001815 u32 lock_status;
1816 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001817 int func = BP_FUNC(bp);
1818 u32 hw_lock_control_reg;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001819 int cnt;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001820
1821 /* Validating that the resource is within range */
1822 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
1823 DP(NETIF_MSG_HW,
1824 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1825 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1826 return -EINVAL;
1827 }
1828
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001829 if (func <= 5) {
1830 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1831 } else {
1832 hw_lock_control_reg =
1833 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1834 }
1835
Eliezer Tamirf1410642008-02-28 11:51:50 -08001836 /* Validating that the resource is not already taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001837 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001838 if (lock_status & resource_bit) {
1839 DP(NETIF_MSG_HW, "lock_status 0x%x resource_bit 0x%x\n",
1840 lock_status, resource_bit);
1841 return -EEXIST;
1842 }
1843
Eilon Greenstein46230476b2008-08-25 15:23:30 -07001844 /* Try for 5 second every 5ms */
1845 for (cnt = 0; cnt < 1000; cnt++) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08001846 /* Try to acquire the lock */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001847 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1848 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001849 if (lock_status & resource_bit)
1850 return 0;
1851
1852 msleep(5);
1853 }
1854 DP(NETIF_MSG_HW, "Timeout\n");
1855 return -EAGAIN;
1856}
1857
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001858int bnx2x_release_leader_lock(struct bnx2x *bp)
1859{
1860 return bnx2x_release_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
1861}
1862
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001863int bnx2x_release_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001864{
1865 u32 lock_status;
1866 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001867 int func = BP_FUNC(bp);
1868 u32 hw_lock_control_reg;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001869
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001870 DP(NETIF_MSG_HW, "Releasing a lock on resource %d\n", resource);
1871
Eliezer Tamirf1410642008-02-28 11:51:50 -08001872 /* Validating that the resource is within range */
1873 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
1874 DP(NETIF_MSG_HW,
1875 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1876 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1877 return -EINVAL;
1878 }
1879
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001880 if (func <= 5) {
1881 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1882 } else {
1883 hw_lock_control_reg =
1884 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1885 }
1886
Eliezer Tamirf1410642008-02-28 11:51:50 -08001887 /* Validating that the resource is currently taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001888 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001889 if (!(lock_status & resource_bit)) {
1890 DP(NETIF_MSG_HW, "lock_status 0x%x resource_bit 0x%x\n",
1891 lock_status, resource_bit);
1892 return -EFAULT;
1893 }
1894
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001895 REG_WR(bp, hw_lock_control_reg, resource_bit);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001896 return 0;
1897}
1898
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001899
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001900int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port)
1901{
1902 /* The GPIO should be swapped if swap register is set and active */
1903 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
1904 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
1905 int gpio_shift = gpio_num +
1906 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1907 u32 gpio_mask = (1 << gpio_shift);
1908 u32 gpio_reg;
1909 int value;
1910
1911 if (gpio_num > MISC_REGISTERS_GPIO_3) {
1912 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
1913 return -EINVAL;
1914 }
1915
1916 /* read GPIO value */
1917 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
1918
1919 /* get the requested pin value */
1920 if ((gpio_reg & gpio_mask) == gpio_mask)
1921 value = 1;
1922 else
1923 value = 0;
1924
1925 DP(NETIF_MSG_LINK, "pin %d value 0x%x\n", gpio_num, value);
1926
1927 return value;
1928}
1929
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001930int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001931{
1932 /* The GPIO should be swapped if swap register is set and active */
1933 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001934 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001935 int gpio_shift = gpio_num +
1936 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1937 u32 gpio_mask = (1 << gpio_shift);
1938 u32 gpio_reg;
1939
1940 if (gpio_num > MISC_REGISTERS_GPIO_3) {
1941 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
1942 return -EINVAL;
1943 }
1944
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001945 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001946 /* read GPIO and mask except the float bits */
1947 gpio_reg = (REG_RD(bp, MISC_REG_GPIO) & MISC_REGISTERS_GPIO_FLOAT);
1948
1949 switch (mode) {
1950 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
1951 DP(NETIF_MSG_LINK, "Set GPIO %d (shift %d) -> output low\n",
1952 gpio_num, gpio_shift);
1953 /* clear FLOAT and set CLR */
1954 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1955 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_CLR_POS);
1956 break;
1957
1958 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
1959 DP(NETIF_MSG_LINK, "Set GPIO %d (shift %d) -> output high\n",
1960 gpio_num, gpio_shift);
1961 /* clear FLOAT and set SET */
1962 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1963 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_SET_POS);
1964 break;
1965
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001966 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
Eliezer Tamirf1410642008-02-28 11:51:50 -08001967 DP(NETIF_MSG_LINK, "Set GPIO %d (shift %d) -> input\n",
1968 gpio_num, gpio_shift);
1969 /* set FLOAT */
1970 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1971 break;
1972
1973 default:
1974 break;
1975 }
1976
1977 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001978 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001979
1980 return 0;
1981}
1982
Yaniv Rosner0d40f0d2011-06-14 01:34:27 +00001983int bnx2x_set_mult_gpio(struct bnx2x *bp, u8 pins, u32 mode)
1984{
1985 u32 gpio_reg = 0;
1986 int rc = 0;
1987
1988 /* Any port swapping should be handled by caller. */
1989
1990 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
1991 /* read GPIO and mask except the float bits */
1992 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
1993 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_FLOAT_POS);
1994 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_CLR_POS);
1995 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_SET_POS);
1996
1997 switch (mode) {
1998 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
1999 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output low\n", pins);
2000 /* set CLR */
2001 gpio_reg |= (pins << MISC_REGISTERS_GPIO_CLR_POS);
2002 break;
2003
2004 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
2005 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output high\n", pins);
2006 /* set SET */
2007 gpio_reg |= (pins << MISC_REGISTERS_GPIO_SET_POS);
2008 break;
2009
2010 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
2011 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> input\n", pins);
2012 /* set FLOAT */
2013 gpio_reg |= (pins << MISC_REGISTERS_GPIO_FLOAT_POS);
2014 break;
2015
2016 default:
2017 BNX2X_ERR("Invalid GPIO mode assignment %d\n", mode);
2018 rc = -EINVAL;
2019 break;
2020 }
2021
2022 if (rc == 0)
2023 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
2024
2025 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2026
2027 return rc;
2028}
2029
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002030int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
2031{
2032 /* The GPIO should be swapped if swap register is set and active */
2033 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
2034 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
2035 int gpio_shift = gpio_num +
2036 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2037 u32 gpio_mask = (1 << gpio_shift);
2038 u32 gpio_reg;
2039
2040 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2041 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2042 return -EINVAL;
2043 }
2044
2045 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2046 /* read GPIO int */
2047 gpio_reg = REG_RD(bp, MISC_REG_GPIO_INT);
2048
2049 switch (mode) {
2050 case MISC_REGISTERS_GPIO_INT_OUTPUT_CLR:
2051 DP(NETIF_MSG_LINK, "Clear GPIO INT %d (shift %d) -> "
2052 "output low\n", gpio_num, gpio_shift);
2053 /* clear SET and set CLR */
2054 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2055 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2056 break;
2057
2058 case MISC_REGISTERS_GPIO_INT_OUTPUT_SET:
2059 DP(NETIF_MSG_LINK, "Set GPIO INT %d (shift %d) -> "
2060 "output high\n", gpio_num, gpio_shift);
2061 /* clear CLR and set SET */
2062 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2063 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2064 break;
2065
2066 default:
2067 break;
2068 }
2069
2070 REG_WR(bp, MISC_REG_GPIO_INT, gpio_reg);
2071 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2072
2073 return 0;
2074}
2075
Eliezer Tamirf1410642008-02-28 11:51:50 -08002076static int bnx2x_set_spio(struct bnx2x *bp, int spio_num, u32 mode)
2077{
2078 u32 spio_mask = (1 << spio_num);
2079 u32 spio_reg;
2080
2081 if ((spio_num < MISC_REGISTERS_SPIO_4) ||
2082 (spio_num > MISC_REGISTERS_SPIO_7)) {
2083 BNX2X_ERR("Invalid SPIO %d\n", spio_num);
2084 return -EINVAL;
2085 }
2086
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002087 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002088 /* read SPIO and mask except the float bits */
2089 spio_reg = (REG_RD(bp, MISC_REG_SPIO) & MISC_REGISTERS_SPIO_FLOAT);
2090
2091 switch (mode) {
Eilon Greenstein6378c022008-08-13 15:59:25 -07002092 case MISC_REGISTERS_SPIO_OUTPUT_LOW:
Eliezer Tamirf1410642008-02-28 11:51:50 -08002093 DP(NETIF_MSG_LINK, "Set SPIO %d -> output low\n", spio_num);
2094 /* clear FLOAT and set CLR */
2095 spio_reg &= ~(spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
2096 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_CLR_POS);
2097 break;
2098
Eilon Greenstein6378c022008-08-13 15:59:25 -07002099 case MISC_REGISTERS_SPIO_OUTPUT_HIGH:
Eliezer Tamirf1410642008-02-28 11:51:50 -08002100 DP(NETIF_MSG_LINK, "Set SPIO %d -> output high\n", spio_num);
2101 /* clear FLOAT and set SET */
2102 spio_reg &= ~(spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
2103 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_SET_POS);
2104 break;
2105
2106 case MISC_REGISTERS_SPIO_INPUT_HI_Z:
2107 DP(NETIF_MSG_LINK, "Set SPIO %d -> input\n", spio_num);
2108 /* set FLOAT */
2109 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
2110 break;
2111
2112 default:
2113 break;
2114 }
2115
2116 REG_WR(bp, MISC_REG_SPIO, spio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002117 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002118
2119 return 0;
2120}
2121
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002122void bnx2x_calc_fc_adv(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002123{
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002124 u8 cfg_idx = bnx2x_get_link_cfg_idx(bp);
Eilon Greensteinad33ea32009-01-14 21:24:57 -08002125 switch (bp->link_vars.ieee_fc &
2126 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002127 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002128 bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002129 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002130 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002131
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002132 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002133 bp->port.advertising[cfg_idx] |= (ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002134 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002135 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002136
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002137 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002138 bp->port.advertising[cfg_idx] |= ADVERTISED_Asym_Pause;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002139 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002140
Eliezer Tamirf1410642008-02-28 11:51:50 -08002141 default:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002142 bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002143 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002144 break;
2145 }
2146}
2147
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002148u8 bnx2x_initial_phy_init(struct bnx2x *bp, int load_mode)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002149{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002150 if (!BP_NOMCP(bp)) {
2151 u8 rc;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002152 int cfx_idx = bnx2x_get_link_cfg_idx(bp);
2153 u16 req_line_speed = bp->link_params.req_line_speed[cfx_idx];
Yaniv Rosner1cb0c782011-07-24 03:53:21 +00002154 /*
2155 * Initialize link parameters structure variables
2156 * It is recommended to turn off RX FC for jumbo frames
2157 * for better performance
2158 */
2159 if (CHIP_IS_E1x(bp) && (bp->dev->mtu > 5000))
David S. Millerc0700f92008-12-16 23:53:20 -08002160 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_TX;
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07002161 else
David S. Millerc0700f92008-12-16 23:53:20 -08002162 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_BOTH;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002163
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002164 bnx2x_acquire_phy_lock(bp);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002165
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002166 if (load_mode == LOAD_DIAG) {
Yaniv Rosner1cb0c782011-07-24 03:53:21 +00002167 struct link_params *lp = &bp->link_params;
2168 lp->loopback_mode = LOOPBACK_XGXS;
2169 /* do PHY loopback at 10G speed, if possible */
2170 if (lp->req_line_speed[cfx_idx] < SPEED_10000) {
2171 if (lp->speed_cap_mask[cfx_idx] &
2172 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
2173 lp->req_line_speed[cfx_idx] =
2174 SPEED_10000;
2175 else
2176 lp->req_line_speed[cfx_idx] =
2177 SPEED_1000;
2178 }
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002179 }
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002180
Eilon Greenstein19680c42008-08-13 15:47:33 -07002181 rc = bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002182
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002183 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002184
Eilon Greenstein3c96c682009-01-14 21:25:31 -08002185 bnx2x_calc_fc_adv(bp);
2186
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002187 if (CHIP_REV_IS_SLOW(bp) && bp->link_vars.link_up) {
2188 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002189 bnx2x_link_report(bp);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00002190 } else
2191 queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002192 bp->link_params.req_line_speed[cfx_idx] = req_line_speed;
Eilon Greenstein19680c42008-08-13 15:47:33 -07002193 return rc;
2194 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00002195 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
Eilon Greenstein19680c42008-08-13 15:47:33 -07002196 return -EINVAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002197}
2198
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002199void bnx2x_link_set(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002200{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002201 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002202 bnx2x_acquire_phy_lock(bp);
Yaniv Rosner54c2fb72010-09-01 09:51:23 +00002203 bnx2x_link_reset(&bp->link_params, &bp->link_vars, 1);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002204 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002205 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002206
Eilon Greenstein19680c42008-08-13 15:47:33 -07002207 bnx2x_calc_fc_adv(bp);
2208 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002209 BNX2X_ERR("Bootcode is missing - can not set link\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002210}
2211
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002212static void bnx2x__link_reset(struct bnx2x *bp)
2213{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002214 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002215 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein589abe32009-02-12 08:36:55 +00002216 bnx2x_link_reset(&bp->link_params, &bp->link_vars, 1);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002217 bnx2x_release_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002218 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002219 BNX2X_ERR("Bootcode is missing - can not reset link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002220}
2221
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002222u8 bnx2x_link_test(struct bnx2x *bp, u8 is_serdes)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002223{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002224 u8 rc = 0;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002225
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002226 if (!BP_NOMCP(bp)) {
2227 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002228 rc = bnx2x_test_link(&bp->link_params, &bp->link_vars,
2229 is_serdes);
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002230 bnx2x_release_phy_lock(bp);
2231 } else
2232 BNX2X_ERR("Bootcode is missing - can not test link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002233
2234 return rc;
2235}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002236
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002237static void bnx2x_init_port_minmax(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002238{
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002239 u32 r_param = bp->link_vars.line_speed / 8;
2240 u32 fair_periodic_timeout_usec;
2241 u32 t_fair;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002242
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002243 memset(&(bp->cmng.rs_vars), 0,
2244 sizeof(struct rate_shaping_vars_per_port));
2245 memset(&(bp->cmng.fair_vars), 0, sizeof(struct fairness_vars_per_port));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002246
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002247 /* 100 usec in SDM ticks = 25 since each tick is 4 usec */
2248 bp->cmng.rs_vars.rs_periodic_timeout = RS_PERIODIC_TIMEOUT_USEC / 4;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002249
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002250 /* this is the threshold below which no timer arming will occur
2251 1.25 coefficient is for the threshold to be a little bigger
2252 than the real time, to compensate for timer in-accuracy */
2253 bp->cmng.rs_vars.rs_threshold =
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002254 (RS_PERIODIC_TIMEOUT_USEC * r_param * 5) / 4;
2255
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002256 /* resolution of fairness timer */
2257 fair_periodic_timeout_usec = QM_ARB_BYTES / r_param;
2258 /* for 10G it is 1000usec. for 1G it is 10000usec. */
2259 t_fair = T_FAIR_COEF / bp->link_vars.line_speed;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002260
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002261 /* this is the threshold below which we won't arm the timer anymore */
2262 bp->cmng.fair_vars.fair_threshold = QM_ARB_BYTES;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002263
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002264 /* we multiply by 1e3/8 to get bytes/msec.
2265 We don't want the credits to pass a credit
2266 of the t_fair*FAIR_MEM (algorithm resolution) */
2267 bp->cmng.fair_vars.upper_bound = r_param * t_fair * FAIR_MEM;
2268 /* since each tick is 4 usec */
2269 bp->cmng.fair_vars.fairness_timeout = fair_periodic_timeout_usec / 4;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002270}
2271
Eilon Greenstein2691d512009-08-12 08:22:08 +00002272/* Calculates the sum of vn_min_rates.
2273 It's needed for further normalizing of the min_rates.
2274 Returns:
2275 sum of vn_min_rates.
2276 or
2277 0 - if all the min_rates are 0.
2278 In the later case fainess algorithm should be deactivated.
2279 If not all min_rates are zero then those that are zeroes will be set to 1.
2280 */
2281static void bnx2x_calc_vn_weight_sum(struct bnx2x *bp)
2282{
2283 int all_zero = 1;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002284 int vn;
2285
2286 bp->vn_weight_sum = 0;
2287 for (vn = VN_0; vn < E1HVN_MAX; vn++) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002288 u32 vn_cfg = bp->mf_config[vn];
Eilon Greenstein2691d512009-08-12 08:22:08 +00002289 u32 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
2290 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
2291
2292 /* Skip hidden vns */
2293 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
2294 continue;
2295
2296 /* If min rate is zero - set it to 1 */
2297 if (!vn_min_rate)
2298 vn_min_rate = DEF_MIN_RATE;
2299 else
2300 all_zero = 0;
2301
2302 bp->vn_weight_sum += vn_min_rate;
2303 }
2304
Dmitry Kravkov30ae438b2011-06-14 01:33:13 +00002305 /* if ETS or all min rates are zeros - disable fairness */
2306 if (BNX2X_IS_ETS_ENABLED(bp)) {
2307 bp->cmng.flags.cmng_enables &=
2308 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
2309 DP(NETIF_MSG_IFUP, "Fairness will be disabled due to ETS\n");
2310 } else if (all_zero) {
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002311 bp->cmng.flags.cmng_enables &=
2312 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
2313 DP(NETIF_MSG_IFUP, "All MIN values are zeroes"
2314 " fairness will be disabled\n");
2315 } else
2316 bp->cmng.flags.cmng_enables |=
2317 CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002318}
2319
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002320static void bnx2x_init_vn_minmax(struct bnx2x *bp, int vn)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002321{
2322 struct rate_shaping_vars_per_vn m_rs_vn;
2323 struct fairness_vars_per_vn m_fair_vn;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002324 u32 vn_cfg = bp->mf_config[vn];
2325 int func = 2*vn + BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002326 u16 vn_min_rate, vn_max_rate;
2327 int i;
2328
2329 /* If function is hidden - set min and max to zeroes */
2330 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE) {
2331 vn_min_rate = 0;
2332 vn_max_rate = 0;
2333
2334 } else {
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002335 u32 maxCfg = bnx2x_extract_max_cfg(bp, vn_cfg);
2336
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002337 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
2338 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002339 /* If fairness is enabled (not all min rates are zeroes) and
2340 if current min rate is zero - set it to 1.
2341 This is a requirement of the algorithm. */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002342 if (bp->vn_weight_sum && (vn_min_rate == 0))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002343 vn_min_rate = DEF_MIN_RATE;
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002344
2345 if (IS_MF_SI(bp))
2346 /* maxCfg in percents of linkspeed */
2347 vn_max_rate = (bp->link_vars.line_speed * maxCfg) / 100;
2348 else
2349 /* maxCfg is absolute in 100Mb units */
2350 vn_max_rate = maxCfg * 100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002351 }
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002352
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002353 DP(NETIF_MSG_IFUP,
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002354 "func %d: vn_min_rate %d vn_max_rate %d vn_weight_sum %d\n",
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002355 func, vn_min_rate, vn_max_rate, bp->vn_weight_sum);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002356
2357 memset(&m_rs_vn, 0, sizeof(struct rate_shaping_vars_per_vn));
2358 memset(&m_fair_vn, 0, sizeof(struct fairness_vars_per_vn));
2359
2360 /* global vn counter - maximal Mbps for this vn */
2361 m_rs_vn.vn_counter.rate = vn_max_rate;
2362
2363 /* quota - number of bytes transmitted in this period */
2364 m_rs_vn.vn_counter.quota =
2365 (vn_max_rate * RS_PERIODIC_TIMEOUT_USEC) / 8;
2366
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002367 if (bp->vn_weight_sum) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002368 /* credit for each period of the fairness algorithm:
2369 number of bytes in T_FAIR (the vn share the port rate).
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002370 vn_weight_sum should not be larger than 10000, thus
2371 T_FAIR_COEF / (8 * vn_weight_sum) will always be greater
2372 than zero */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002373 m_fair_vn.vn_credit_delta =
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00002374 max_t(u32, (vn_min_rate * (T_FAIR_COEF /
2375 (8 * bp->vn_weight_sum))),
Dmitry Kravkovff80ee02011-02-28 03:37:11 +00002376 (bp->cmng.fair_vars.fair_threshold +
2377 MIN_ABOVE_THRESH));
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00002378 DP(NETIF_MSG_IFUP, "m_fair_vn.vn_credit_delta %d\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002379 m_fair_vn.vn_credit_delta);
2380 }
2381
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002382 /* Store it to internal memory */
2383 for (i = 0; i < sizeof(struct rate_shaping_vars_per_vn)/4; i++)
2384 REG_WR(bp, BAR_XSTRORM_INTMEM +
2385 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(func) + i * 4,
2386 ((u32 *)(&m_rs_vn))[i]);
2387
2388 for (i = 0; i < sizeof(struct fairness_vars_per_vn)/4; i++)
2389 REG_WR(bp, BAR_XSTRORM_INTMEM +
2390 XSTORM_FAIRNESS_PER_VN_VARS_OFFSET(func) + i * 4,
2391 ((u32 *)(&m_fair_vn))[i]);
2392}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002393
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002394static int bnx2x_get_cmng_fns_mode(struct bnx2x *bp)
2395{
2396 if (CHIP_REV_IS_SLOW(bp))
2397 return CMNG_FNS_NONE;
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00002398 if (IS_MF(bp))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002399 return CMNG_FNS_MINMAX;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002400
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002401 return CMNG_FNS_NONE;
2402}
2403
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002404void bnx2x_read_mf_cfg(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002405{
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002406 int vn, n = (CHIP_MODE_IS_4_PORT(bp) ? 2 : 1);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002407
2408 if (BP_NOMCP(bp))
2409 return; /* what should be the default bvalue in this case */
2410
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002411 /* For 2 port configuration the absolute function number formula
2412 * is:
2413 * abs_func = 2 * vn + BP_PORT + BP_PATH
2414 *
2415 * and there are 4 functions per port
2416 *
2417 * For 4 port configuration it is
2418 * abs_func = 4 * vn + 2 * BP_PORT + BP_PATH
2419 *
2420 * and there are 2 functions per port
2421 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002422 for (vn = VN_0; vn < E1HVN_MAX; vn++) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002423 int /*abs*/func = n * (2 * vn + BP_PORT(bp)) + BP_PATH(bp);
2424
2425 if (func >= E1H_FUNC_MAX)
2426 break;
2427
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002428 bp->mf_config[vn] =
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002429 MF_CFG_RD(bp, func_mf_config[func].config);
2430 }
2431}
2432
2433static void bnx2x_cmng_fns_init(struct bnx2x *bp, u8 read_cfg, u8 cmng_type)
2434{
2435
2436 if (cmng_type == CMNG_FNS_MINMAX) {
2437 int vn;
2438
2439 /* clear cmng_enables */
2440 bp->cmng.flags.cmng_enables = 0;
2441
2442 /* read mf conf from shmem */
2443 if (read_cfg)
2444 bnx2x_read_mf_cfg(bp);
2445
2446 /* Init rate shaping and fairness contexts */
2447 bnx2x_init_port_minmax(bp);
2448
2449 /* vn_weight_sum and enable fairness if not 0 */
2450 bnx2x_calc_vn_weight_sum(bp);
2451
2452 /* calculate and set min-max rate for each vn */
Dmitry Kravkovc4154f22011-03-06 10:49:25 +00002453 if (bp->port.pmf)
2454 for (vn = VN_0; vn < E1HVN_MAX; vn++)
2455 bnx2x_init_vn_minmax(bp, vn);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002456
2457 /* always enable rate shaping and fairness */
2458 bp->cmng.flags.cmng_enables |=
2459 CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN;
2460 if (!bp->vn_weight_sum)
2461 DP(NETIF_MSG_IFUP, "All MIN values are zeroes"
2462 " fairness will be disabled\n");
2463 return;
2464 }
2465
2466 /* rate shaping and fairness are disabled */
2467 DP(NETIF_MSG_IFUP,
2468 "rate shaping and fairness are disabled\n");
2469}
2470
2471static inline void bnx2x_link_sync_notify(struct bnx2x *bp)
2472{
2473 int port = BP_PORT(bp);
2474 int func;
2475 int vn;
2476
2477 /* Set the attention towards other drivers on the same port */
2478 for (vn = VN_0; vn < E1HVN_MAX; vn++) {
2479 if (vn == BP_E1HVN(bp))
2480 continue;
2481
2482 func = ((vn << 1) | port);
2483 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_0 +
2484 (LINK_SYNC_ATTENTION_BIT_FUNC_0 + func)*4, 1);
2485 }
2486}
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002487
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002488/* This function is called upon link interrupt */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002489static void bnx2x_link_attn(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002490{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002491 /* Make sure that we are synced with the current statistics */
2492 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2493
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002494 bnx2x_link_update(&bp->link_params, &bp->link_vars);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002495
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002496 if (bp->link_vars.link_up) {
2497
Eilon Greenstein1c063282009-02-12 08:36:43 +00002498 /* dropless flow control */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002499 if (!CHIP_IS_E1(bp) && bp->dropless_fc) {
Eilon Greenstein1c063282009-02-12 08:36:43 +00002500 int port = BP_PORT(bp);
2501 u32 pause_enabled = 0;
2502
2503 if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX)
2504 pause_enabled = 1;
2505
2506 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07002507 USTORM_ETH_PAUSE_ENABLED_OFFSET(port),
Eilon Greenstein1c063282009-02-12 08:36:43 +00002508 pause_enabled);
2509 }
2510
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002511 if (bp->link_vars.mac_type != MAC_TYPE_EMAC) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002512 struct host_port_stats *pstats;
2513
2514 pstats = bnx2x_sp(bp, port_stats);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002515 /* reset old mac stats */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002516 memset(&(pstats->mac_stx[0]), 0,
2517 sizeof(struct mac_stx));
2518 }
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002519 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002520 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2521 }
2522
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002523 if (bp->link_vars.link_up && bp->link_vars.line_speed) {
2524 int cmng_fns = bnx2x_get_cmng_fns_mode(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002525
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002526 if (cmng_fns != CMNG_FNS_NONE) {
2527 bnx2x_cmng_fns_init(bp, false, cmng_fns);
2528 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
2529 } else
2530 /* rate shaping and fairness are disabled */
2531 DP(NETIF_MSG_IFUP,
2532 "single function mode without fairness\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002533 }
Dmitry Kravkov9fdc3e92011-03-06 10:49:15 +00002534
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002535 __bnx2x_link_report(bp);
2536
Dmitry Kravkov9fdc3e92011-03-06 10:49:15 +00002537 if (IS_MF(bp))
2538 bnx2x_link_sync_notify(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002539}
2540
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002541void bnx2x__link_status_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002542{
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002543 if (bp->state != BNX2X_STATE_OPEN)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002544 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002545
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002546 bnx2x_link_status_update(&bp->link_params, &bp->link_vars);
2547
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002548 if (bp->link_vars.link_up)
2549 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2550 else
2551 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2552
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002553 /* indicate link status */
2554 bnx2x_link_report(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002555}
2556
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002557static void bnx2x_pmf_update(struct bnx2x *bp)
2558{
2559 int port = BP_PORT(bp);
2560 u32 val;
2561
2562 bp->port.pmf = 1;
2563 DP(NETIF_MSG_LINK, "pmf %d\n", bp->port.pmf);
2564
Yaniv Rosner3deb8162011-06-14 01:34:33 +00002565 /*
2566 * We need the mb() to ensure the ordering between the writing to
2567 * bp->port.pmf here and reading it from the bnx2x_periodic_task().
2568 */
2569 smp_mb();
2570
2571 /* queue a periodic task */
2572 queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
2573
Dmitry Kravkovef018542011-06-14 01:33:57 +00002574 bnx2x_dcbx_pmf_update(bp);
2575
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002576 /* enable nig attention */
2577 val = (0xff0f | (1 << (BP_E1HVN(bp) + 4)));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002578 if (bp->common.int_block == INT_BLOCK_HC) {
2579 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
2580 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002581 } else if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002582 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
2583 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
2584 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002585
2586 bnx2x_stats_handle(bp, STATS_EVENT_PMF);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002587}
2588
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002589/* end of Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002590
2591/* slow path */
2592
2593/*
2594 * General service functions
2595 */
2596
Eilon Greenstein2691d512009-08-12 08:22:08 +00002597/* send the MCP a request, block until there is a reply */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002598u32 bnx2x_fw_command(struct bnx2x *bp, u32 command, u32 param)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002599{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002600 int mb_idx = BP_FW_MB_IDX(bp);
Dmitry Kravkova5971d42011-05-25 04:55:51 +00002601 u32 seq;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002602 u32 rc = 0;
2603 u32 cnt = 1;
2604 u8 delay = CHIP_REV_IS_SLOW(bp) ? 100 : 10;
2605
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002606 mutex_lock(&bp->fw_mb_mutex);
Dmitry Kravkova5971d42011-05-25 04:55:51 +00002607 seq = ++bp->fw_seq;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002608 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_param, param);
2609 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_header, (command | seq));
2610
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00002611 DP(BNX2X_MSG_MCP, "wrote command (%x) to FW MB param 0x%08x\n",
2612 (command | seq), param);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002613
2614 do {
2615 /* let the FW do it's magic ... */
2616 msleep(delay);
2617
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002618 rc = SHMEM_RD(bp, func_mb[mb_idx].fw_mb_header);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002619
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002620 /* Give the FW up to 5 second (500*10ms) */
2621 } while ((seq != (rc & FW_MSG_SEQ_NUMBER_MASK)) && (cnt++ < 500));
Eilon Greenstein2691d512009-08-12 08:22:08 +00002622
2623 DP(BNX2X_MSG_MCP, "[after %d ms] read (%x) seq is (%x) from FW MB\n",
2624 cnt*delay, rc, seq);
2625
2626 /* is this a reply to our command? */
2627 if (seq == (rc & FW_MSG_SEQ_NUMBER_MASK))
2628 rc &= FW_MSG_CODE_MASK;
2629 else {
2630 /* FW BUG! */
2631 BNX2X_ERR("FW failed to respond!\n");
2632 bnx2x_fw_dump(bp);
2633 rc = 0;
2634 }
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002635 mutex_unlock(&bp->fw_mb_mutex);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002636
2637 return rc;
2638}
2639
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002640static u8 stat_counter_valid(struct bnx2x *bp, struct bnx2x_fastpath *fp)
2641{
2642#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002643 /* Statistics are not supported for CNIC Clients at the moment */
2644 if (IS_FCOE_FP(fp))
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002645 return false;
2646#endif
2647 return true;
2648}
2649
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002650void bnx2x_func_init(struct bnx2x *bp, struct bnx2x_func_init_params *p)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002651{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002652 if (CHIP_IS_E1x(bp)) {
2653 struct tstorm_eth_function_common_config tcfg = {0};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002654
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002655 storm_memset_func_cfg(bp, &tcfg, p->func_id);
2656 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002657
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002658 /* Enable the function in the FW */
2659 storm_memset_vf_to_pf(bp, p->func_id, p->pf_id);
2660 storm_memset_func_en(bp, p->func_id, 1);
2661
2662 /* spq */
2663 if (p->func_flgs & FUNC_FLG_SPQ) {
2664 storm_memset_spq_addr(bp, p->spq_map, p->func_id);
2665 REG_WR(bp, XSEM_REG_FAST_MEMORY +
2666 XSTORM_SPQ_PROD_OFFSET(p->func_id), p->spq_prod);
2667 }
2668}
2669
Ariel Elior6383c0b2011-07-14 08:31:57 +00002670/**
2671 * bnx2x_get_tx_only_flags - Return common flags
2672 *
2673 * @bp device handle
2674 * @fp queue handle
2675 * @zero_stats TRUE if statistics zeroing is needed
2676 *
2677 * Return the flags that are common for the Tx-only and not normal connections.
2678 */
2679static inline unsigned long bnx2x_get_common_flags(struct bnx2x *bp,
2680 struct bnx2x_fastpath *fp,
2681 bool zero_stats)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002682{
2683 unsigned long flags = 0;
2684
2685 /* PF driver will always initialize the Queue to an ACTIVE state */
2686 __set_bit(BNX2X_Q_FLG_ACTIVE, &flags);
2687
Ariel Elior6383c0b2011-07-14 08:31:57 +00002688 /* tx only connections collect statistics (on the same index as the
2689 * parent connection). The statistics are zeroed when the parent
2690 * connection is initialized.
2691 */
2692 if (stat_counter_valid(bp, fp)) {
2693 __set_bit(BNX2X_Q_FLG_STATS, &flags);
2694 if (zero_stats)
2695 __set_bit(BNX2X_Q_FLG_ZERO_STATS, &flags);
2696 }
2697
2698 return flags;
2699}
2700
2701static inline unsigned long bnx2x_get_q_flags(struct bnx2x *bp,
2702 struct bnx2x_fastpath *fp,
2703 bool leading)
2704{
2705 unsigned long flags = 0;
2706
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002707 /* calculate other queue flags */
2708 if (IS_MF_SD(bp))
2709 __set_bit(BNX2X_Q_FLG_OV, &flags);
2710
2711 if (IS_FCOE_FP(fp))
2712 __set_bit(BNX2X_Q_FLG_FCOE, &flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002713
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00002714 if (!fp->disable_tpa) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002715 __set_bit(BNX2X_Q_FLG_TPA, &flags);
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00002716 __set_bit(BNX2X_Q_FLG_TPA_IPV6, &flags);
2717 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002718
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002719 if (leading) {
2720 __set_bit(BNX2X_Q_FLG_LEADING_RSS, &flags);
2721 __set_bit(BNX2X_Q_FLG_MCAST, &flags);
2722 }
2723
2724 /* Always set HW VLAN stripping */
2725 __set_bit(BNX2X_Q_FLG_VLAN, &flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002726
Ariel Elior6383c0b2011-07-14 08:31:57 +00002727
2728 return flags | bnx2x_get_common_flags(bp, fp, true);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002729}
2730
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002731static void bnx2x_pf_q_prep_general(struct bnx2x *bp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00002732 struct bnx2x_fastpath *fp, struct bnx2x_general_setup_params *gen_init,
2733 u8 cos)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002734{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002735 gen_init->stat_id = bnx2x_stats_id(fp);
2736 gen_init->spcl_id = fp->cl_id;
2737
2738 /* Always use mini-jumbo MTU for FCoE L2 ring */
2739 if (IS_FCOE_FP(fp))
2740 gen_init->mtu = BNX2X_FCOE_MINI_JUMBO_MTU;
2741 else
2742 gen_init->mtu = bp->dev->mtu;
Ariel Elior6383c0b2011-07-14 08:31:57 +00002743
2744 gen_init->cos = cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002745}
2746
2747static void bnx2x_pf_rx_q_prep(struct bnx2x *bp,
2748 struct bnx2x_fastpath *fp, struct rxq_pause_params *pause,
2749 struct bnx2x_rxq_setup_params *rxq_init)
2750{
2751 u8 max_sge = 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002752 u16 sge_sz = 0;
2753 u16 tpa_agg_size = 0;
2754
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002755 if (!fp->disable_tpa) {
2756 pause->sge_th_hi = 250;
2757 pause->sge_th_lo = 150;
2758 tpa_agg_size = min_t(u32,
2759 (min_t(u32, 8, MAX_SKB_FRAGS) *
2760 SGE_PAGE_SIZE * PAGES_PER_SGE), 0xffff);
2761 max_sge = SGE_PAGE_ALIGN(bp->dev->mtu) >>
2762 SGE_PAGE_SHIFT;
2763 max_sge = ((max_sge + PAGES_PER_SGE - 1) &
2764 (~(PAGES_PER_SGE-1))) >> PAGES_PER_SGE_SHIFT;
2765 sge_sz = (u16)min_t(u32, SGE_PAGE_SIZE * PAGES_PER_SGE,
2766 0xffff);
2767 }
2768
2769 /* pause - not for e1 */
2770 if (!CHIP_IS_E1(bp)) {
2771 pause->bd_th_hi = 350;
2772 pause->bd_th_lo = 250;
2773 pause->rcq_th_hi = 350;
2774 pause->rcq_th_lo = 250;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002775
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002776 pause->pri_map = 1;
2777 }
2778
2779 /* rxq setup */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002780 rxq_init->dscr_map = fp->rx_desc_mapping;
2781 rxq_init->sge_map = fp->rx_sge_mapping;
2782 rxq_init->rcq_map = fp->rx_comp_mapping;
2783 rxq_init->rcq_np_map = fp->rx_comp_mapping + BCM_PAGE_SIZE;
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -08002784
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002785 /* This should be a maximum number of data bytes that may be
2786 * placed on the BD (not including paddings).
2787 */
2788 rxq_init->buf_sz = fp->rx_buf_size - BNX2X_FW_RX_ALIGN -
2789 IP_HEADER_ALIGNMENT_PADDING;
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -08002790
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002791 rxq_init->cl_qzone_id = fp->cl_qzone_id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002792 rxq_init->tpa_agg_sz = tpa_agg_size;
2793 rxq_init->sge_buf_sz = sge_sz;
2794 rxq_init->max_sges_pkt = max_sge;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002795 rxq_init->rss_engine_id = BP_FUNC(bp);
2796
2797 /* Maximum number or simultaneous TPA aggregation for this Queue.
2798 *
2799 * For PF Clients it should be the maximum avaliable number.
2800 * VF driver(s) may want to define it to a smaller value.
2801 */
2802 rxq_init->max_tpa_queues =
2803 (CHIP_IS_E1(bp) ? ETH_MAX_AGGREGATION_QUEUES_E1 :
2804 ETH_MAX_AGGREGATION_QUEUES_E1H_E2);
2805
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002806 rxq_init->cache_line_log = BNX2X_RX_ALIGN_SHIFT;
2807 rxq_init->fw_sb_id = fp->fw_sb_id;
2808
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002809 if (IS_FCOE_FP(fp))
2810 rxq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS;
2811 else
Ariel Elior6383c0b2011-07-14 08:31:57 +00002812 rxq_init->sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002813}
2814
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002815static void bnx2x_pf_tx_q_prep(struct bnx2x *bp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00002816 struct bnx2x_fastpath *fp, struct bnx2x_txq_setup_params *txq_init,
2817 u8 cos)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002818{
Ariel Elior6383c0b2011-07-14 08:31:57 +00002819 txq_init->dscr_map = fp->txdata[cos].tx_desc_mapping;
2820 txq_init->sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS + cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002821 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_NW;
2822 txq_init->fw_sb_id = fp->fw_sb_id;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002823
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002824 /*
2825 * set the tss leading client id for TX classfication ==
2826 * leading RSS client id
2827 */
2828 txq_init->tss_leading_cl_id = bnx2x_fp(bp, 0, cl_id);
2829
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002830 if (IS_FCOE_FP(fp)) {
2831 txq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS;
2832 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_FCOE;
2833 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002834}
2835
stephen hemminger8d962862010-10-21 07:50:56 +00002836static void bnx2x_pf_init(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002837{
2838 struct bnx2x_func_init_params func_init = {0};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002839 struct event_ring_data eq_data = { {0} };
2840 u16 flags;
2841
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002842 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002843 /* reset IGU PF statistics: MSIX + ATTN */
2844 /* PF */
2845 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
2846 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
2847 (CHIP_MODE_IS_4_PORT(bp) ?
2848 BP_FUNC(bp) : BP_VN(bp))*4, 0);
2849 /* ATTN */
2850 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
2851 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
2852 BNX2X_IGU_STAS_MSG_PF_CNT*4 +
2853 (CHIP_MODE_IS_4_PORT(bp) ?
2854 BP_FUNC(bp) : BP_VN(bp))*4, 0);
2855 }
2856
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002857 /* function setup flags */
2858 flags = (FUNC_FLG_STATS | FUNC_FLG_LEADING | FUNC_FLG_SPQ);
2859
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002860 /* This flag is relevant for E1x only.
2861 * E2 doesn't have a TPA configuration in a function level.
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002862 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002863 flags |= (bp->flags & TPA_ENABLE_FLAG) ? FUNC_FLG_TPA : 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002864
2865 func_init.func_flgs = flags;
2866 func_init.pf_id = BP_FUNC(bp);
2867 func_init.func_id = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002868 func_init.spq_map = bp->spq_mapping;
2869 func_init.spq_prod = bp->spq_prod_idx;
2870
2871 bnx2x_func_init(bp, &func_init);
2872
2873 memset(&(bp->cmng), 0, sizeof(struct cmng_struct_per_port));
2874
2875 /*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002876 * Congestion management values depend on the link rate
2877 * There is no active link so initial link rate is set to 10 Gbps.
2878 * When the link comes up The congestion management values are
2879 * re-calculated according to the actual link rate.
2880 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002881 bp->link_vars.line_speed = SPEED_10000;
2882 bnx2x_cmng_fns_init(bp, true, bnx2x_get_cmng_fns_mode(bp));
2883
2884 /* Only the PMF sets the HW */
2885 if (bp->port.pmf)
2886 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
2887
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002888 /* init Event Queue */
2889 eq_data.base_addr.hi = U64_HI(bp->eq_mapping);
2890 eq_data.base_addr.lo = U64_LO(bp->eq_mapping);
2891 eq_data.producer = bp->eq_prod;
2892 eq_data.index_id = HC_SP_INDEX_EQ_CONS;
2893 eq_data.sb_id = DEF_SB_ID;
2894 storm_memset_eq_data(bp, &eq_data, BP_FUNC(bp));
2895}
2896
2897
Eilon Greenstein2691d512009-08-12 08:22:08 +00002898static void bnx2x_e1h_disable(struct bnx2x *bp)
2899{
2900 int port = BP_PORT(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002901
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002902 bnx2x_tx_disable(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002903
2904 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002905}
2906
2907static void bnx2x_e1h_enable(struct bnx2x *bp)
2908{
2909 int port = BP_PORT(bp);
2910
2911 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
2912
Eilon Greenstein2691d512009-08-12 08:22:08 +00002913 /* Tx queue should be only reenabled */
2914 netif_tx_wake_all_queues(bp->dev);
2915
Eilon Greenstein061bc702009-10-15 00:18:47 -07002916 /*
2917 * Should not call netif_carrier_on since it will be called if the link
2918 * is up when checking for link state
2919 */
Eilon Greenstein2691d512009-08-12 08:22:08 +00002920}
2921
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002922/* called due to MCP event (on pmf):
2923 * reread new bandwidth configuration
2924 * configure FW
2925 * notify others function about the change
2926 */
2927static inline void bnx2x_config_mf_bw(struct bnx2x *bp)
2928{
2929 if (bp->link_vars.link_up) {
2930 bnx2x_cmng_fns_init(bp, true, CMNG_FNS_MINMAX);
2931 bnx2x_link_sync_notify(bp);
2932 }
2933 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
2934}
2935
2936static inline void bnx2x_set_mf_bw(struct bnx2x *bp)
2937{
2938 bnx2x_config_mf_bw(bp);
2939 bnx2x_fw_command(bp, DRV_MSG_CODE_SET_MF_BW_ACK, 0);
2940}
2941
Eilon Greenstein2691d512009-08-12 08:22:08 +00002942static void bnx2x_dcc_event(struct bnx2x *bp, u32 dcc_event)
2943{
Eilon Greenstein2691d512009-08-12 08:22:08 +00002944 DP(BNX2X_MSG_MCP, "dcc_event 0x%x\n", dcc_event);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002945
2946 if (dcc_event & DRV_STATUS_DCC_DISABLE_ENABLE_PF) {
2947
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002948 /*
2949 * This is the only place besides the function initialization
2950 * where the bp->flags can change so it is done without any
2951 * locks
2952 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002953 if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
Eilon Greenstein2691d512009-08-12 08:22:08 +00002954 DP(NETIF_MSG_IFDOWN, "mf_cfg function disabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002955 bp->flags |= MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002956
2957 bnx2x_e1h_disable(bp);
2958 } else {
2959 DP(NETIF_MSG_IFUP, "mf_cfg function enabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002960 bp->flags &= ~MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002961
2962 bnx2x_e1h_enable(bp);
2963 }
2964 dcc_event &= ~DRV_STATUS_DCC_DISABLE_ENABLE_PF;
2965 }
2966 if (dcc_event & DRV_STATUS_DCC_BANDWIDTH_ALLOCATION) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002967 bnx2x_config_mf_bw(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002968 dcc_event &= ~DRV_STATUS_DCC_BANDWIDTH_ALLOCATION;
2969 }
2970
2971 /* Report results to MCP */
2972 if (dcc_event)
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002973 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_FAILURE, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002974 else
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002975 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_OK, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002976}
2977
Michael Chan28912902009-10-10 13:46:53 +00002978/* must be called under the spq lock */
2979static inline struct eth_spe *bnx2x_sp_get_next(struct bnx2x *bp)
2980{
2981 struct eth_spe *next_spe = bp->spq_prod_bd;
2982
2983 if (bp->spq_prod_bd == bp->spq_last_bd) {
2984 bp->spq_prod_bd = bp->spq;
2985 bp->spq_prod_idx = 0;
2986 DP(NETIF_MSG_TIMER, "end of spq\n");
2987 } else {
2988 bp->spq_prod_bd++;
2989 bp->spq_prod_idx++;
2990 }
2991 return next_spe;
2992}
2993
2994/* must be called under the spq lock */
2995static inline void bnx2x_sp_prod_update(struct bnx2x *bp)
2996{
2997 int func = BP_FUNC(bp);
2998
Vladislav Zolotarov53e51e22011-07-19 01:45:02 +00002999 /*
3000 * Make sure that BD data is updated before writing the producer:
3001 * BD data is written to the memory, the producer is read from the
3002 * memory, thus we need a full memory barrier to ensure the ordering.
3003 */
3004 mb();
Michael Chan28912902009-10-10 13:46:53 +00003005
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003006 REG_WR16(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_PROD_OFFSET(func),
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00003007 bp->spq_prod_idx);
Michael Chan28912902009-10-10 13:46:53 +00003008 mmiowb();
3009}
3010
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003011/**
3012 * bnx2x_is_contextless_ramrod - check if the current command ends on EQ
3013 *
3014 * @cmd: command to check
3015 * @cmd_type: command type
3016 */
3017static inline bool bnx2x_is_contextless_ramrod(int cmd, int cmd_type)
3018{
3019 if ((cmd_type == NONE_CONNECTION_TYPE) ||
Ariel Elior6383c0b2011-07-14 08:31:57 +00003020 (cmd == RAMROD_CMD_ID_ETH_FORWARD_SETUP) ||
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003021 (cmd == RAMROD_CMD_ID_ETH_CLASSIFICATION_RULES) ||
3022 (cmd == RAMROD_CMD_ID_ETH_FILTER_RULES) ||
3023 (cmd == RAMROD_CMD_ID_ETH_MULTICAST_RULES) ||
3024 (cmd == RAMROD_CMD_ID_ETH_SET_MAC) ||
3025 (cmd == RAMROD_CMD_ID_ETH_RSS_UPDATE))
3026 return true;
3027 else
3028 return false;
3029
3030}
3031
3032
3033/**
3034 * bnx2x_sp_post - place a single command on an SP ring
3035 *
3036 * @bp: driver handle
3037 * @command: command to place (e.g. SETUP, FILTER_RULES, etc.)
3038 * @cid: SW CID the command is related to
3039 * @data_hi: command private data address (high 32 bits)
3040 * @data_lo: command private data address (low 32 bits)
3041 * @cmd_type: command type (e.g. NONE, ETH)
3042 *
3043 * SP data is handled as if it's always an address pair, thus data fields are
3044 * not swapped to little endian in upper functions. Instead this function swaps
3045 * data as if it's two u32 fields.
3046 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00003047int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003048 u32 data_hi, u32 data_lo, int cmd_type)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003049{
Michael Chan28912902009-10-10 13:46:53 +00003050 struct eth_spe *spe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003051 u16 type;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003052 bool common = bnx2x_is_contextless_ramrod(command, cmd_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003053
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003054#ifdef BNX2X_STOP_ON_ERROR
3055 if (unlikely(bp->panic))
3056 return -EIO;
3057#endif
3058
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003059 spin_lock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003060
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003061 if (common) {
3062 if (!atomic_read(&bp->eq_spq_left)) {
3063 BNX2X_ERR("BUG! EQ ring full!\n");
3064 spin_unlock_bh(&bp->spq_lock);
3065 bnx2x_panic();
3066 return -EBUSY;
3067 }
3068 } else if (!atomic_read(&bp->cq_spq_left)) {
3069 BNX2X_ERR("BUG! SPQ ring full!\n");
3070 spin_unlock_bh(&bp->spq_lock);
3071 bnx2x_panic();
3072 return -EBUSY;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003073 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08003074
Michael Chan28912902009-10-10 13:46:53 +00003075 spe = bnx2x_sp_get_next(bp);
3076
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003077 /* CID needs port number to be encoded int it */
Michael Chan28912902009-10-10 13:46:53 +00003078 spe->hdr.conn_and_cmd_data =
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003079 cpu_to_le32((command << SPE_HDR_CMD_ID_SHIFT) |
3080 HW_CID(bp, cid));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003081
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003082 type = (cmd_type << SPE_HDR_CONN_TYPE_SHIFT) & SPE_HDR_CONN_TYPE;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003083
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003084 type |= ((BP_FUNC(bp) << SPE_HDR_FUNCTION_ID_SHIFT) &
3085 SPE_HDR_FUNCTION_ID);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003086
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003087 spe->hdr.type = cpu_to_le16(type);
3088
3089 spe->data.update_data_addr.hi = cpu_to_le32(data_hi);
3090 spe->data.update_data_addr.lo = cpu_to_le32(data_lo);
3091
3092 /* stats ramrod has it's own slot on the spq */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003093 if (command != RAMROD_CMD_ID_COMMON_STAT_QUERY) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003094 /*
3095 * It's ok if the actual decrement is issued towards the memory
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003096 * somewhere between the spin_lock and spin_unlock. Thus no
3097 * more explict memory barrier is needed.
3098 */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003099 if (common)
3100 atomic_dec(&bp->eq_spq_left);
3101 else
3102 atomic_dec(&bp->cq_spq_left);
3103 }
3104
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003105
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003106 DP(BNX2X_MSG_SP/*NETIF_MSG_TIMER*/,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003107 "SPQE[%x] (%x:%x) command %d hw_cid %x data (%x:%x) "
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003108 "type(0x%x) left (ETH, COMMON) (%x,%x)\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003109 bp->spq_prod_idx, (u32)U64_HI(bp->spq_mapping),
3110 (u32)(U64_LO(bp->spq_mapping) +
3111 (void *)bp->spq_prod_bd - (void *)bp->spq), command,
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003112 HW_CID(bp, cid), data_hi, data_lo, type,
3113 atomic_read(&bp->cq_spq_left), atomic_read(&bp->eq_spq_left));
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003114
Michael Chan28912902009-10-10 13:46:53 +00003115 bnx2x_sp_prod_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003116 spin_unlock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003117 return 0;
3118}
3119
3120/* acquire split MCP access lock register */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003121static int bnx2x_acquire_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003122{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003123 u32 j, val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003124 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003125
3126 might_sleep();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003127 for (j = 0; j < 1000; j++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003128 val = (1UL << 31);
3129 REG_WR(bp, GRCBASE_MCP + 0x9c, val);
3130 val = REG_RD(bp, GRCBASE_MCP + 0x9c);
3131 if (val & (1L << 31))
3132 break;
3133
3134 msleep(5);
3135 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003136 if (!(val & (1L << 31))) {
Eilon Greenstein19680c42008-08-13 15:47:33 -07003137 BNX2X_ERR("Cannot acquire MCP access lock register\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003138 rc = -EBUSY;
3139 }
3140
3141 return rc;
3142}
3143
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003144/* release split MCP access lock register */
3145static void bnx2x_release_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003146{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003147 REG_WR(bp, GRCBASE_MCP + 0x9c, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003148}
3149
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003150#define BNX2X_DEF_SB_ATT_IDX 0x0001
3151#define BNX2X_DEF_SB_IDX 0x0002
3152
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003153static inline u16 bnx2x_update_dsb_idx(struct bnx2x *bp)
3154{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003155 struct host_sp_status_block *def_sb = bp->def_status_blk;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003156 u16 rc = 0;
3157
3158 barrier(); /* status block is written to by the chip */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003159 if (bp->def_att_idx != def_sb->atten_status_block.attn_bits_index) {
3160 bp->def_att_idx = def_sb->atten_status_block.attn_bits_index;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003161 rc |= BNX2X_DEF_SB_ATT_IDX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003162 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003163
3164 if (bp->def_idx != def_sb->sp_sb.running_index) {
3165 bp->def_idx = def_sb->sp_sb.running_index;
3166 rc |= BNX2X_DEF_SB_IDX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003167 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003168
3169 /* Do not reorder: indecies reading should complete before handling */
3170 barrier();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003171 return rc;
3172}
3173
3174/*
3175 * slow path service functions
3176 */
3177
3178static void bnx2x_attn_int_asserted(struct bnx2x *bp, u32 asserted)
3179{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003180 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003181 u32 aeu_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
3182 MISC_REG_AEU_MASK_ATTN_FUNC_0;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003183 u32 nig_int_mask_addr = port ? NIG_REG_MASK_INTERRUPT_PORT1 :
3184 NIG_REG_MASK_INTERRUPT_PORT0;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003185 u32 aeu_mask;
Eilon Greenstein87942b42009-02-12 08:36:49 +00003186 u32 nig_mask = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003187 u32 reg_addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003188
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003189 if (bp->attn_state & asserted)
3190 BNX2X_ERR("IGU ERROR\n");
3191
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003192 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
3193 aeu_mask = REG_RD(bp, aeu_addr);
3194
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003195 DP(NETIF_MSG_HW, "aeu_mask %x newly asserted %x\n",
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003196 aeu_mask, asserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003197 aeu_mask &= ~(asserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003198 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003199
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003200 REG_WR(bp, aeu_addr, aeu_mask);
3201 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003202
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003203 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003204 bp->attn_state |= asserted;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003205 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003206
3207 if (asserted & ATTN_HARD_WIRED_MASK) {
3208 if (asserted & ATTN_NIG_FOR_FUNC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003209
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003210 bnx2x_acquire_phy_lock(bp);
3211
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003212 /* save nig interrupt mask */
Eilon Greenstein87942b42009-02-12 08:36:49 +00003213 nig_mask = REG_RD(bp, nig_int_mask_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003214
Yaniv Rosner361c3912011-06-14 01:33:19 +00003215 /* If nig_mask is not set, no need to call the update
3216 * function.
3217 */
3218 if (nig_mask) {
3219 REG_WR(bp, nig_int_mask_addr, 0);
3220
3221 bnx2x_link_attn(bp);
3222 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003223
3224 /* handle unicore attn? */
3225 }
3226 if (asserted & ATTN_SW_TIMER_4_FUNC)
3227 DP(NETIF_MSG_HW, "ATTN_SW_TIMER_4_FUNC!\n");
3228
3229 if (asserted & GPIO_2_FUNC)
3230 DP(NETIF_MSG_HW, "GPIO_2_FUNC!\n");
3231
3232 if (asserted & GPIO_3_FUNC)
3233 DP(NETIF_MSG_HW, "GPIO_3_FUNC!\n");
3234
3235 if (asserted & GPIO_4_FUNC)
3236 DP(NETIF_MSG_HW, "GPIO_4_FUNC!\n");
3237
3238 if (port == 0) {
3239 if (asserted & ATTN_GENERAL_ATTN_1) {
3240 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_1!\n");
3241 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_1, 0x0);
3242 }
3243 if (asserted & ATTN_GENERAL_ATTN_2) {
3244 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_2!\n");
3245 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_2, 0x0);
3246 }
3247 if (asserted & ATTN_GENERAL_ATTN_3) {
3248 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_3!\n");
3249 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_3, 0x0);
3250 }
3251 } else {
3252 if (asserted & ATTN_GENERAL_ATTN_4) {
3253 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_4!\n");
3254 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_4, 0x0);
3255 }
3256 if (asserted & ATTN_GENERAL_ATTN_5) {
3257 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_5!\n");
3258 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_5, 0x0);
3259 }
3260 if (asserted & ATTN_GENERAL_ATTN_6) {
3261 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_6!\n");
3262 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_6, 0x0);
3263 }
3264 }
3265
3266 } /* if hardwired */
3267
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003268 if (bp->common.int_block == INT_BLOCK_HC)
3269 reg_addr = (HC_REG_COMMAND_REG + port*32 +
3270 COMMAND_REG_ATTN_BITS_SET);
3271 else
3272 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_SET_UPPER*8);
3273
3274 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", asserted,
3275 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
3276 REG_WR(bp, reg_addr, asserted);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003277
3278 /* now set back the mask */
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003279 if (asserted & ATTN_NIG_FOR_FUNC) {
Eilon Greenstein87942b42009-02-12 08:36:49 +00003280 REG_WR(bp, nig_int_mask_addr, nig_mask);
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003281 bnx2x_release_phy_lock(bp);
3282 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003283}
3284
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003285static inline void bnx2x_fan_failure(struct bnx2x *bp)
3286{
3287 int port = BP_PORT(bp);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003288 u32 ext_phy_config;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003289 /* mark the failure */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003290 ext_phy_config =
3291 SHMEM_RD(bp,
3292 dev_info.port_hw_config[port].external_phy_config);
3293
3294 ext_phy_config &= ~PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
3295 ext_phy_config |= PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003296 SHMEM_WR(bp, dev_info.port_hw_config[port].external_phy_config,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003297 ext_phy_config);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003298
3299 /* log the failure */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003300 netdev_err(bp->dev, "Fan Failure on Network Controller has caused"
3301 " the driver to shutdown the card to prevent permanent"
3302 " damage. Please contact OEM Support for assistance\n");
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003303}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00003304
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003305static inline void bnx2x_attn_int_deasserted0(struct bnx2x *bp, u32 attn)
3306{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003307 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003308 int reg_offset;
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00003309 u32 val;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003310
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003311 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
3312 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003313
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003314 if (attn & AEU_INPUTS_ATTN_BITS_SPIO5) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003315
3316 val = REG_RD(bp, reg_offset);
3317 val &= ~AEU_INPUTS_ATTN_BITS_SPIO5;
3318 REG_WR(bp, reg_offset, val);
3319
3320 BNX2X_ERR("SPIO5 hw attention\n");
3321
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003322 /* Fan failure attention */
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00003323 bnx2x_hw_reset_phy(&bp->link_params);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003324 bnx2x_fan_failure(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003325 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003326
Yaniv Rosner3deb8162011-06-14 01:34:33 +00003327 if ((attn & bp->link_vars.aeu_int_mask) && bp->port.pmf) {
Eilon Greenstein589abe32009-02-12 08:36:55 +00003328 bnx2x_acquire_phy_lock(bp);
3329 bnx2x_handle_module_detect_int(&bp->link_params);
3330 bnx2x_release_phy_lock(bp);
3331 }
3332
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003333 if (attn & HW_INTERRUT_ASSERT_SET_0) {
3334
3335 val = REG_RD(bp, reg_offset);
3336 val &= ~(attn & HW_INTERRUT_ASSERT_SET_0);
3337 REG_WR(bp, reg_offset, val);
3338
3339 BNX2X_ERR("FATAL HW block attention set0 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003340 (u32)(attn & HW_INTERRUT_ASSERT_SET_0));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003341 bnx2x_panic();
3342 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003343}
3344
3345static inline void bnx2x_attn_int_deasserted1(struct bnx2x *bp, u32 attn)
3346{
3347 u32 val;
3348
Eilon Greenstein0626b892009-02-12 08:38:14 +00003349 if (attn & AEU_INPUTS_ATTN_BITS_DOORBELLQ_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003350
3351 val = REG_RD(bp, DORQ_REG_DORQ_INT_STS_CLR);
3352 BNX2X_ERR("DB hw attention 0x%x\n", val);
3353 /* DORQ discard attention */
3354 if (val & 0x2)
3355 BNX2X_ERR("FATAL error from DORQ\n");
3356 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003357
3358 if (attn & HW_INTERRUT_ASSERT_SET_1) {
3359
3360 int port = BP_PORT(bp);
3361 int reg_offset;
3362
3363 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_1 :
3364 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_1);
3365
3366 val = REG_RD(bp, reg_offset);
3367 val &= ~(attn & HW_INTERRUT_ASSERT_SET_1);
3368 REG_WR(bp, reg_offset, val);
3369
3370 BNX2X_ERR("FATAL HW block attention set1 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003371 (u32)(attn & HW_INTERRUT_ASSERT_SET_1));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003372 bnx2x_panic();
3373 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003374}
3375
3376static inline void bnx2x_attn_int_deasserted2(struct bnx2x *bp, u32 attn)
3377{
3378 u32 val;
3379
3380 if (attn & AEU_INPUTS_ATTN_BITS_CFC_HW_INTERRUPT) {
3381
3382 val = REG_RD(bp, CFC_REG_CFC_INT_STS_CLR);
3383 BNX2X_ERR("CFC hw attention 0x%x\n", val);
3384 /* CFC error attention */
3385 if (val & 0x2)
3386 BNX2X_ERR("FATAL error from CFC\n");
3387 }
3388
3389 if (attn & AEU_INPUTS_ATTN_BITS_PXP_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003390 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003391 BNX2X_ERR("PXP hw attention-0 0x%x\n", val);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003392 /* RQ_USDMDP_FIFO_OVERFLOW */
3393 if (val & 0x18000)
3394 BNX2X_ERR("FATAL error from PXP\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003395
3396 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003397 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_1);
3398 BNX2X_ERR("PXP hw attention-1 0x%x\n", val);
3399 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003400 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003401
3402 if (attn & HW_INTERRUT_ASSERT_SET_2) {
3403
3404 int port = BP_PORT(bp);
3405 int reg_offset;
3406
3407 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_2 :
3408 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_2);
3409
3410 val = REG_RD(bp, reg_offset);
3411 val &= ~(attn & HW_INTERRUT_ASSERT_SET_2);
3412 REG_WR(bp, reg_offset, val);
3413
3414 BNX2X_ERR("FATAL HW block attention set2 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003415 (u32)(attn & HW_INTERRUT_ASSERT_SET_2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003416 bnx2x_panic();
3417 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003418}
3419
3420static inline void bnx2x_attn_int_deasserted3(struct bnx2x *bp, u32 attn)
3421{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003422 u32 val;
3423
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003424 if (attn & EVEREST_GEN_ATTN_IN_USE_MASK) {
3425
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003426 if (attn & BNX2X_PMF_LINK_ASSERT) {
3427 int func = BP_FUNC(bp);
3428
3429 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003430 bp->mf_config[BP_VN(bp)] = MF_CFG_RD(bp,
3431 func_mf_config[BP_ABS_FUNC(bp)].config);
3432 val = SHMEM_RD(bp,
3433 func_mb[BP_FW_MB_IDX(bp)].drv_status);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003434 if (val & DRV_STATUS_DCC_EVENT_MASK)
3435 bnx2x_dcc_event(bp,
3436 (val & DRV_STATUS_DCC_EVENT_MASK));
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003437
3438 if (val & DRV_STATUS_SET_MF_BW)
3439 bnx2x_set_mf_bw(bp);
3440
Eilon Greenstein2691d512009-08-12 08:22:08 +00003441 if ((bp->port.pmf == 0) && (val & DRV_STATUS_PMF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003442 bnx2x_pmf_update(bp);
3443
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00003444 if (bp->port.pmf &&
Shmulik Ravid785b9b12010-12-30 06:27:03 +00003445 (val & DRV_STATUS_DCBX_NEGOTIATION_RESULTS) &&
3446 bp->dcbx_enabled > 0)
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00003447 /* start dcbx state machine */
3448 bnx2x_dcbx_set_params(bp,
3449 BNX2X_DCBX_STATE_NEG_RECEIVED);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00003450 if (bp->link_vars.periodic_flags &
3451 PERIODIC_FLAGS_LINK_EVENT) {
3452 /* sync with link */
3453 bnx2x_acquire_phy_lock(bp);
3454 bp->link_vars.periodic_flags &=
3455 ~PERIODIC_FLAGS_LINK_EVENT;
3456 bnx2x_release_phy_lock(bp);
3457 if (IS_MF(bp))
3458 bnx2x_link_sync_notify(bp);
3459 bnx2x_link_report(bp);
3460 }
3461 /* Always call it here: bnx2x_link_report() will
3462 * prevent the link indication duplication.
3463 */
3464 bnx2x__link_status_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003465 } else if (attn & BNX2X_MC_ASSERT_BITS) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003466
3467 BNX2X_ERR("MC assert!\n");
3468 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_10, 0);
3469 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_9, 0);
3470 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_8, 0);
3471 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_7, 0);
3472 bnx2x_panic();
3473
3474 } else if (attn & BNX2X_MCP_ASSERT) {
3475
3476 BNX2X_ERR("MCP assert!\n");
3477 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_11, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003478 bnx2x_fw_dump(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003479
3480 } else
3481 BNX2X_ERR("Unknown HW assert! (attn 0x%x)\n", attn);
3482 }
3483
3484 if (attn & EVEREST_LATCHED_ATTN_IN_USE_MASK) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003485 BNX2X_ERR("LATCHED attention 0x%08x (masked)\n", attn);
3486 if (attn & BNX2X_GRC_TIMEOUT) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003487 val = CHIP_IS_E1(bp) ? 0 :
3488 REG_RD(bp, MISC_REG_GRC_TIMEOUT_ATTN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003489 BNX2X_ERR("GRC time-out 0x%08x\n", val);
3490 }
3491 if (attn & BNX2X_GRC_RSV) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003492 val = CHIP_IS_E1(bp) ? 0 :
3493 REG_RD(bp, MISC_REG_GRC_RSV_ATTN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003494 BNX2X_ERR("GRC reserved 0x%08x\n", val);
3495 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003496 REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL, 0x7ff);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003497 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003498}
3499
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003500/*
3501 * Bits map:
3502 * 0-7 - Engine0 load counter.
3503 * 8-15 - Engine1 load counter.
3504 * 16 - Engine0 RESET_IN_PROGRESS bit.
3505 * 17 - Engine1 RESET_IN_PROGRESS bit.
3506 * 18 - Engine0 ONE_IS_LOADED. Set when there is at least one active function
3507 * on the engine
3508 * 19 - Engine1 ONE_IS_LOADED.
3509 * 20 - Chip reset flow bit. When set none-leader must wait for both engines
3510 * leader to complete (check for both RESET_IN_PROGRESS bits and not for
3511 * just the one belonging to its engine).
3512 *
3513 */
3514#define BNX2X_RECOVERY_GLOB_REG MISC_REG_GENERIC_POR_1
3515
3516#define BNX2X_PATH0_LOAD_CNT_MASK 0x000000ff
3517#define BNX2X_PATH0_LOAD_CNT_SHIFT 0
3518#define BNX2X_PATH1_LOAD_CNT_MASK 0x0000ff00
3519#define BNX2X_PATH1_LOAD_CNT_SHIFT 8
3520#define BNX2X_PATH0_RST_IN_PROG_BIT 0x00010000
3521#define BNX2X_PATH1_RST_IN_PROG_BIT 0x00020000
3522#define BNX2X_GLOBAL_RESET_BIT 0x00040000
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00003523
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003524/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003525 * Set the GLOBAL_RESET bit.
3526 *
3527 * Should be run under rtnl lock
3528 */
3529void bnx2x_set_reset_global(struct bnx2x *bp)
3530{
3531 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3532
3533 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val | BNX2X_GLOBAL_RESET_BIT);
3534 barrier();
3535 mmiowb();
3536}
3537
3538/*
3539 * Clear the GLOBAL_RESET bit.
3540 *
3541 * Should be run under rtnl lock
3542 */
3543static inline void bnx2x_clear_reset_global(struct bnx2x *bp)
3544{
3545 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3546
3547 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val & (~BNX2X_GLOBAL_RESET_BIT));
3548 barrier();
3549 mmiowb();
3550}
3551
3552/*
3553 * Checks the GLOBAL_RESET bit.
3554 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003555 * should be run under rtnl lock
3556 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003557static inline bool bnx2x_reset_is_global(struct bnx2x *bp)
3558{
3559 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3560
3561 DP(NETIF_MSG_HW, "GEN_REG_VAL=0x%08x\n", val);
3562 return (val & BNX2X_GLOBAL_RESET_BIT) ? true : false;
3563}
3564
3565/*
3566 * Clear RESET_IN_PROGRESS bit for the current engine.
3567 *
3568 * Should be run under rtnl lock
3569 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003570static inline void bnx2x_set_reset_done(struct bnx2x *bp)
3571{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003572 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3573 u32 bit = BP_PATH(bp) ?
3574 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
3575
3576 /* Clear the bit */
3577 val &= ~bit;
3578 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003579 barrier();
3580 mmiowb();
3581}
3582
3583/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003584 * Set RESET_IN_PROGRESS for the current engine.
3585 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003586 * should be run under rtnl lock
3587 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003588void bnx2x_set_reset_in_progress(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003589{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003590 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3591 u32 bit = BP_PATH(bp) ?
3592 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
3593
3594 /* Set the bit */
3595 val |= bit;
3596 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003597 barrier();
3598 mmiowb();
3599}
3600
3601/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003602 * Checks the RESET_IN_PROGRESS bit for the given engine.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003603 * should be run under rtnl lock
3604 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003605bool bnx2x_reset_is_done(struct bnx2x *bp, int engine)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003606{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003607 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3608 u32 bit = engine ?
3609 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
3610
3611 /* return false if bit is set */
3612 return (val & bit) ? false : true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003613}
3614
3615/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003616 * Increment the load counter for the current engine.
3617 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003618 * should be run under rtnl lock
3619 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003620void bnx2x_inc_load_cnt(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003621{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003622 u32 val1, val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3623 u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
3624 BNX2X_PATH0_LOAD_CNT_MASK;
3625 u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
3626 BNX2X_PATH0_LOAD_CNT_SHIFT;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003627
3628 DP(NETIF_MSG_HW, "Old GEN_REG_VAL=0x%08x\n", val);
3629
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003630 /* get the current counter value */
3631 val1 = (val & mask) >> shift;
3632
3633 /* increment... */
3634 val1++;
3635
3636 /* clear the old value */
3637 val &= ~mask;
3638
3639 /* set the new one */
3640 val |= ((val1 << shift) & mask);
3641
3642 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003643 barrier();
3644 mmiowb();
3645}
3646
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003647/**
3648 * bnx2x_dec_load_cnt - decrement the load counter
3649 *
3650 * @bp: driver handle
3651 *
3652 * Should be run under rtnl lock.
3653 * Decrements the load counter for the current engine. Returns
3654 * the new counter value.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003655 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00003656u32 bnx2x_dec_load_cnt(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003657{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003658 u32 val1, val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3659 u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
3660 BNX2X_PATH0_LOAD_CNT_MASK;
3661 u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
3662 BNX2X_PATH0_LOAD_CNT_SHIFT;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003663
3664 DP(NETIF_MSG_HW, "Old GEN_REG_VAL=0x%08x\n", val);
3665
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003666 /* get the current counter value */
3667 val1 = (val & mask) >> shift;
3668
3669 /* decrement... */
3670 val1--;
3671
3672 /* clear the old value */
3673 val &= ~mask;
3674
3675 /* set the new one */
3676 val |= ((val1 << shift) & mask);
3677
3678 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003679 barrier();
3680 mmiowb();
3681
3682 return val1;
3683}
3684
3685/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003686 * Read the load counter for the current engine.
3687 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003688 * should be run under rtnl lock
3689 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003690static inline u32 bnx2x_get_load_cnt(struct bnx2x *bp, int engine)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003691{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003692 u32 mask = (engine ? BNX2X_PATH1_LOAD_CNT_MASK :
3693 BNX2X_PATH0_LOAD_CNT_MASK);
3694 u32 shift = (engine ? BNX2X_PATH1_LOAD_CNT_SHIFT :
3695 BNX2X_PATH0_LOAD_CNT_SHIFT);
3696 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3697
3698 DP(NETIF_MSG_HW, "GLOB_REG=0x%08x\n", val);
3699
3700 val = (val & mask) >> shift;
3701
3702 DP(NETIF_MSG_HW, "load_cnt for engine %d = %d\n", engine, val);
3703
3704 return val;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003705}
3706
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003707/*
3708 * Reset the load counter for the current engine.
3709 *
3710 * should be run under rtnl lock
3711 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003712static inline void bnx2x_clear_load_cnt(struct bnx2x *bp)
3713{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003714 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3715 u32 mask = (BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
3716 BNX2X_PATH0_LOAD_CNT_MASK);
3717
3718 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val & (~mask));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003719}
3720
3721static inline void _print_next_block(int idx, const char *blk)
3722{
3723 if (idx)
3724 pr_cont(", ");
3725 pr_cont("%s", blk);
3726}
3727
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003728static inline int bnx2x_check_blocks_with_parity0(u32 sig, int par_num,
3729 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003730{
3731 int i = 0;
3732 u32 cur_bit = 0;
3733 for (i = 0; sig; i++) {
3734 cur_bit = ((u32)0x1 << i);
3735 if (sig & cur_bit) {
3736 switch (cur_bit) {
3737 case AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003738 if (print)
3739 _print_next_block(par_num++, "BRB");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003740 break;
3741 case AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003742 if (print)
3743 _print_next_block(par_num++, "PARSER");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003744 break;
3745 case AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003746 if (print)
3747 _print_next_block(par_num++, "TSDM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003748 break;
3749 case AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003750 if (print)
3751 _print_next_block(par_num++,
3752 "SEARCHER");
3753 break;
3754 case AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR:
3755 if (print)
3756 _print_next_block(par_num++, "TCM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003757 break;
3758 case AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003759 if (print)
3760 _print_next_block(par_num++, "TSEMI");
3761 break;
3762 case AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR:
3763 if (print)
3764 _print_next_block(par_num++, "XPB");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003765 break;
3766 }
3767
3768 /* Clear the bit */
3769 sig &= ~cur_bit;
3770 }
3771 }
3772
3773 return par_num;
3774}
3775
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003776static inline int bnx2x_check_blocks_with_parity1(u32 sig, int par_num,
3777 bool *global, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003778{
3779 int i = 0;
3780 u32 cur_bit = 0;
3781 for (i = 0; sig; i++) {
3782 cur_bit = ((u32)0x1 << i);
3783 if (sig & cur_bit) {
3784 switch (cur_bit) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003785 case AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR:
3786 if (print)
3787 _print_next_block(par_num++, "PBF");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003788 break;
3789 case AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003790 if (print)
3791 _print_next_block(par_num++, "QM");
3792 break;
3793 case AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR:
3794 if (print)
3795 _print_next_block(par_num++, "TM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003796 break;
3797 case AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003798 if (print)
3799 _print_next_block(par_num++, "XSDM");
3800 break;
3801 case AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR:
3802 if (print)
3803 _print_next_block(par_num++, "XCM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003804 break;
3805 case AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003806 if (print)
3807 _print_next_block(par_num++, "XSEMI");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003808 break;
3809 case AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003810 if (print)
3811 _print_next_block(par_num++,
3812 "DOORBELLQ");
3813 break;
3814 case AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR:
3815 if (print)
3816 _print_next_block(par_num++, "NIG");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003817 break;
3818 case AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003819 if (print)
3820 _print_next_block(par_num++,
3821 "VAUX PCI CORE");
3822 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003823 break;
3824 case AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003825 if (print)
3826 _print_next_block(par_num++, "DEBUG");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003827 break;
3828 case AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003829 if (print)
3830 _print_next_block(par_num++, "USDM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003831 break;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00003832 case AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR:
3833 if (print)
3834 _print_next_block(par_num++, "UCM");
3835 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003836 case AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003837 if (print)
3838 _print_next_block(par_num++, "USEMI");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003839 break;
3840 case AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003841 if (print)
3842 _print_next_block(par_num++, "UPB");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003843 break;
3844 case AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003845 if (print)
3846 _print_next_block(par_num++, "CSDM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003847 break;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00003848 case AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR:
3849 if (print)
3850 _print_next_block(par_num++, "CCM");
3851 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003852 }
3853
3854 /* Clear the bit */
3855 sig &= ~cur_bit;
3856 }
3857 }
3858
3859 return par_num;
3860}
3861
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003862static inline int bnx2x_check_blocks_with_parity2(u32 sig, int par_num,
3863 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003864{
3865 int i = 0;
3866 u32 cur_bit = 0;
3867 for (i = 0; sig; i++) {
3868 cur_bit = ((u32)0x1 << i);
3869 if (sig & cur_bit) {
3870 switch (cur_bit) {
3871 case AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003872 if (print)
3873 _print_next_block(par_num++, "CSEMI");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003874 break;
3875 case AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003876 if (print)
3877 _print_next_block(par_num++, "PXP");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003878 break;
3879 case AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003880 if (print)
3881 _print_next_block(par_num++,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003882 "PXPPCICLOCKCLIENT");
3883 break;
3884 case AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003885 if (print)
3886 _print_next_block(par_num++, "CFC");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003887 break;
3888 case AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003889 if (print)
3890 _print_next_block(par_num++, "CDU");
3891 break;
3892 case AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR:
3893 if (print)
3894 _print_next_block(par_num++, "DMAE");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003895 break;
3896 case AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003897 if (print)
3898 _print_next_block(par_num++, "IGU");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003899 break;
3900 case AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003901 if (print)
3902 _print_next_block(par_num++, "MISC");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003903 break;
3904 }
3905
3906 /* Clear the bit */
3907 sig &= ~cur_bit;
3908 }
3909 }
3910
3911 return par_num;
3912}
3913
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003914static inline int bnx2x_check_blocks_with_parity3(u32 sig, int par_num,
3915 bool *global, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003916{
3917 int i = 0;
3918 u32 cur_bit = 0;
3919 for (i = 0; sig; i++) {
3920 cur_bit = ((u32)0x1 << i);
3921 if (sig & cur_bit) {
3922 switch (cur_bit) {
3923 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003924 if (print)
3925 _print_next_block(par_num++, "MCP ROM");
3926 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003927 break;
3928 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003929 if (print)
3930 _print_next_block(par_num++,
3931 "MCP UMP RX");
3932 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003933 break;
3934 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003935 if (print)
3936 _print_next_block(par_num++,
3937 "MCP UMP TX");
3938 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003939 break;
3940 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003941 if (print)
3942 _print_next_block(par_num++,
3943 "MCP SCPAD");
3944 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003945 break;
3946 }
3947
3948 /* Clear the bit */
3949 sig &= ~cur_bit;
3950 }
3951 }
3952
3953 return par_num;
3954}
3955
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00003956static inline int bnx2x_check_blocks_with_parity4(u32 sig, int par_num,
3957 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003958{
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00003959 int i = 0;
3960 u32 cur_bit = 0;
3961 for (i = 0; sig; i++) {
3962 cur_bit = ((u32)0x1 << i);
3963 if (sig & cur_bit) {
3964 switch (cur_bit) {
3965 case AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR:
3966 if (print)
3967 _print_next_block(par_num++, "PGLUE_B");
3968 break;
3969 case AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR:
3970 if (print)
3971 _print_next_block(par_num++, "ATC");
3972 break;
3973 }
3974
3975 /* Clear the bit */
3976 sig &= ~cur_bit;
3977 }
3978 }
3979
3980 return par_num;
3981}
3982
3983static inline bool bnx2x_parity_attn(struct bnx2x *bp, bool *global, bool print,
3984 u32 *sig)
3985{
3986 if ((sig[0] & HW_PRTY_ASSERT_SET_0) ||
3987 (sig[1] & HW_PRTY_ASSERT_SET_1) ||
3988 (sig[2] & HW_PRTY_ASSERT_SET_2) ||
3989 (sig[3] & HW_PRTY_ASSERT_SET_3) ||
3990 (sig[4] & HW_PRTY_ASSERT_SET_4)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003991 int par_num = 0;
3992 DP(NETIF_MSG_HW, "Was parity error: HW block parity attention: "
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00003993 "[0]:0x%08x [1]:0x%08x [2]:0x%08x [3]:0x%08x "
3994 "[4]:0x%08x\n",
3995 sig[0] & HW_PRTY_ASSERT_SET_0,
3996 sig[1] & HW_PRTY_ASSERT_SET_1,
3997 sig[2] & HW_PRTY_ASSERT_SET_2,
3998 sig[3] & HW_PRTY_ASSERT_SET_3,
3999 sig[4] & HW_PRTY_ASSERT_SET_4);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004000 if (print)
4001 netdev_err(bp->dev,
4002 "Parity errors detected in blocks: ");
4003 par_num = bnx2x_check_blocks_with_parity0(
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004004 sig[0] & HW_PRTY_ASSERT_SET_0, par_num, print);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004005 par_num = bnx2x_check_blocks_with_parity1(
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004006 sig[1] & HW_PRTY_ASSERT_SET_1, par_num, global, print);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004007 par_num = bnx2x_check_blocks_with_parity2(
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004008 sig[2] & HW_PRTY_ASSERT_SET_2, par_num, print);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004009 par_num = bnx2x_check_blocks_with_parity3(
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004010 sig[3] & HW_PRTY_ASSERT_SET_3, par_num, global, print);
4011 par_num = bnx2x_check_blocks_with_parity4(
4012 sig[4] & HW_PRTY_ASSERT_SET_4, par_num, print);
4013
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004014 if (print)
4015 pr_cont("\n");
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004016
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004017 return true;
4018 } else
4019 return false;
4020}
4021
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004022/**
4023 * bnx2x_chk_parity_attn - checks for parity attentions.
4024 *
4025 * @bp: driver handle
4026 * @global: true if there was a global attention
4027 * @print: show parity attention in syslog
4028 */
4029bool bnx2x_chk_parity_attn(struct bnx2x *bp, bool *global, bool print)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004030{
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004031 struct attn_route attn = { {0} };
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004032 int port = BP_PORT(bp);
4033
4034 attn.sig[0] = REG_RD(bp,
4035 MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 +
4036 port*4);
4037 attn.sig[1] = REG_RD(bp,
4038 MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 +
4039 port*4);
4040 attn.sig[2] = REG_RD(bp,
4041 MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 +
4042 port*4);
4043 attn.sig[3] = REG_RD(bp,
4044 MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 +
4045 port*4);
4046
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004047 if (!CHIP_IS_E1x(bp))
4048 attn.sig[4] = REG_RD(bp,
4049 MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 +
4050 port*4);
4051
4052 return bnx2x_parity_attn(bp, global, print, attn.sig);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004053}
4054
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004055
4056static inline void bnx2x_attn_int_deasserted4(struct bnx2x *bp, u32 attn)
4057{
4058 u32 val;
4059 if (attn & AEU_INPUTS_ATTN_BITS_PGLUE_HW_INTERRUPT) {
4060
4061 val = REG_RD(bp, PGLUE_B_REG_PGLUE_B_INT_STS_CLR);
4062 BNX2X_ERR("PGLUE hw attention 0x%x\n", val);
4063 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR)
4064 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_"
4065 "ADDRESS_ERROR\n");
4066 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR)
4067 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_"
4068 "INCORRECT_RCV_BEHAVIOR\n");
4069 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN)
4070 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_"
4071 "WAS_ERROR_ATTN\n");
4072 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN)
4073 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_"
4074 "VF_LENGTH_VIOLATION_ATTN\n");
4075 if (val &
4076 PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN)
4077 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_"
4078 "VF_GRC_SPACE_VIOLATION_ATTN\n");
4079 if (val &
4080 PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN)
4081 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_"
4082 "VF_MSIX_BAR_VIOLATION_ATTN\n");
4083 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN)
4084 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_"
4085 "TCPL_ERROR_ATTN\n");
4086 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN)
4087 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_"
4088 "TCPL_IN_TWO_RCBS_ATTN\n");
4089 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW)
4090 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_"
4091 "CSSNOOP_FIFO_OVERFLOW\n");
4092 }
4093 if (attn & AEU_INPUTS_ATTN_BITS_ATC_HW_INTERRUPT) {
4094 val = REG_RD(bp, ATC_REG_ATC_INT_STS_CLR);
4095 BNX2X_ERR("ATC hw attention 0x%x\n", val);
4096 if (val & ATC_ATC_INT_STS_REG_ADDRESS_ERROR)
4097 BNX2X_ERR("ATC_ATC_INT_STS_REG_ADDRESS_ERROR\n");
4098 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND)
4099 BNX2X_ERR("ATC_ATC_INT_STS_REG"
4100 "_ATC_TCPL_TO_NOT_PEND\n");
4101 if (val & ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS)
4102 BNX2X_ERR("ATC_ATC_INT_STS_REG_"
4103 "ATC_GPA_MULTIPLE_HITS\n");
4104 if (val & ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT)
4105 BNX2X_ERR("ATC_ATC_INT_STS_REG_"
4106 "ATC_RCPL_TO_EMPTY_CNT\n");
4107 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR)
4108 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR\n");
4109 if (val & ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU)
4110 BNX2X_ERR("ATC_ATC_INT_STS_REG_"
4111 "ATC_IREQ_LESS_THAN_STU\n");
4112 }
4113
4114 if (attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
4115 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)) {
4116 BNX2X_ERR("FATAL parity attention set4 0x%x\n",
4117 (u32)(attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
4118 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)));
4119 }
4120
4121}
4122
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004123static void bnx2x_attn_int_deasserted(struct bnx2x *bp, u32 deasserted)
4124{
4125 struct attn_route attn, *group_mask;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004126 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004127 int index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004128 u32 reg_addr;
4129 u32 val;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004130 u32 aeu_mask;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004131 bool global = false;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004132
4133 /* need to take HW lock because MCP or other port might also
4134 try to handle this event */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07004135 bnx2x_acquire_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004136
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004137 if (bnx2x_chk_parity_attn(bp, &global, true)) {
4138#ifndef BNX2X_STOP_ON_ERROR
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004139 bp->recovery_state = BNX2X_RECOVERY_INIT;
Ariel Elior7be08a72011-07-14 08:31:19 +00004140 schedule_delayed_work(&bp->sp_rtnl_task, 0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004141 /* Disable HW interrupts */
4142 bnx2x_int_disable(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004143 /* In case of parity errors don't handle attentions so that
4144 * other function would "see" parity errors.
4145 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004146#else
4147 bnx2x_panic();
4148#endif
4149 bnx2x_release_alr(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004150 return;
4151 }
4152
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004153 attn.sig[0] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + port*4);
4154 attn.sig[1] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 + port*4);
4155 attn.sig[2] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 + port*4);
4156 attn.sig[3] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 + port*4);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004157 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004158 attn.sig[4] =
4159 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 + port*4);
4160 else
4161 attn.sig[4] = 0;
4162
4163 DP(NETIF_MSG_HW, "attn: %08x %08x %08x %08x %08x\n",
4164 attn.sig[0], attn.sig[1], attn.sig[2], attn.sig[3], attn.sig[4]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004165
4166 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
4167 if (deasserted & (1 << index)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004168 group_mask = &bp->attn_group[index];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004169
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004170 DP(NETIF_MSG_HW, "group[%d]: %08x %08x "
4171 "%08x %08x %08x\n",
4172 index,
4173 group_mask->sig[0], group_mask->sig[1],
4174 group_mask->sig[2], group_mask->sig[3],
4175 group_mask->sig[4]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004176
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004177 bnx2x_attn_int_deasserted4(bp,
4178 attn.sig[4] & group_mask->sig[4]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004179 bnx2x_attn_int_deasserted3(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004180 attn.sig[3] & group_mask->sig[3]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004181 bnx2x_attn_int_deasserted1(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004182 attn.sig[1] & group_mask->sig[1]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004183 bnx2x_attn_int_deasserted2(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004184 attn.sig[2] & group_mask->sig[2]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004185 bnx2x_attn_int_deasserted0(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004186 attn.sig[0] & group_mask->sig[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004187 }
4188 }
4189
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07004190 bnx2x_release_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004191
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004192 if (bp->common.int_block == INT_BLOCK_HC)
4193 reg_addr = (HC_REG_COMMAND_REG + port*32 +
4194 COMMAND_REG_ATTN_BITS_CLR);
4195 else
4196 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_CLR_UPPER*8);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004197
4198 val = ~deasserted;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004199 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", val,
4200 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
Eilon Greenstein5c862842008-08-13 15:51:48 -07004201 REG_WR(bp, reg_addr, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004202
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004203 if (~bp->attn_state & deasserted)
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004204 BNX2X_ERR("IGU ERROR\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004205
4206 reg_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
4207 MISC_REG_AEU_MASK_ATTN_FUNC_0;
4208
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004209 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
4210 aeu_mask = REG_RD(bp, reg_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004211
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004212 DP(NETIF_MSG_HW, "aeu_mask %x newly deasserted %x\n",
4213 aeu_mask, deasserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004214 aeu_mask |= (deasserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004215 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
4216
4217 REG_WR(bp, reg_addr, aeu_mask);
4218 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004219
4220 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
4221 bp->attn_state &= ~deasserted;
4222 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
4223}
4224
4225static void bnx2x_attn_int(struct bnx2x *bp)
4226{
4227 /* read local copy of bits */
Eilon Greenstein68d59482009-01-14 21:27:36 -08004228 u32 attn_bits = le32_to_cpu(bp->def_status_blk->atten_status_block.
4229 attn_bits);
4230 u32 attn_ack = le32_to_cpu(bp->def_status_blk->atten_status_block.
4231 attn_bits_ack);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004232 u32 attn_state = bp->attn_state;
4233
4234 /* look for changed bits */
4235 u32 asserted = attn_bits & ~attn_ack & ~attn_state;
4236 u32 deasserted = ~attn_bits & attn_ack & attn_state;
4237
4238 DP(NETIF_MSG_HW,
4239 "attn_bits %x attn_ack %x asserted %x deasserted %x\n",
4240 attn_bits, attn_ack, asserted, deasserted);
4241
4242 if (~(attn_bits ^ attn_ack) & (attn_bits ^ attn_state))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004243 BNX2X_ERR("BAD attention state\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004244
4245 /* handle bits that were raised */
4246 if (asserted)
4247 bnx2x_attn_int_asserted(bp, asserted);
4248
4249 if (deasserted)
4250 bnx2x_attn_int_deasserted(bp, deasserted);
4251}
4252
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004253void bnx2x_igu_ack_sb(struct bnx2x *bp, u8 igu_sb_id, u8 segment,
4254 u16 index, u8 op, u8 update)
4255{
4256 u32 igu_addr = BAR_IGU_INTMEM + (IGU_CMD_INT_ACK_BASE + igu_sb_id)*8;
4257
4258 bnx2x_igu_ack_sb_gen(bp, igu_sb_id, segment, index, op, update,
4259 igu_addr);
4260}
4261
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004262static inline void bnx2x_update_eq_prod(struct bnx2x *bp, u16 prod)
4263{
4264 /* No memory barriers */
4265 storm_memset_eq_prod(bp, prod, BP_FUNC(bp));
4266 mmiowb(); /* keep prod updates ordered */
4267}
4268
4269#ifdef BCM_CNIC
4270static int bnx2x_cnic_handle_cfc_del(struct bnx2x *bp, u32 cid,
4271 union event_ring_elem *elem)
4272{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004273 u8 err = elem->message.error;
4274
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004275 if (!bp->cnic_eth_dev.starting_cid ||
Vladislav Zolotarovc3a8ce62011-05-22 10:08:09 +00004276 (cid < bp->cnic_eth_dev.starting_cid &&
4277 cid != bp->cnic_eth_dev.iscsi_l2_cid))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004278 return 1;
4279
4280 DP(BNX2X_MSG_SP, "got delete ramrod for CNIC CID %d\n", cid);
4281
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004282 if (unlikely(err)) {
4283
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004284 BNX2X_ERR("got delete ramrod for CNIC CID %d with error!\n",
4285 cid);
4286 bnx2x_panic_dump(bp);
4287 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004288 bnx2x_cnic_cfc_comp(bp, cid, err);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004289 return 0;
4290}
4291#endif
4292
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004293static inline void bnx2x_handle_mcast_eqe(struct bnx2x *bp)
4294{
4295 struct bnx2x_mcast_ramrod_params rparam;
4296 int rc;
4297
4298 memset(&rparam, 0, sizeof(rparam));
4299
4300 rparam.mcast_obj = &bp->mcast_obj;
4301
4302 netif_addr_lock_bh(bp->dev);
4303
4304 /* Clear pending state for the last command */
4305 bp->mcast_obj.raw.clear_pending(&bp->mcast_obj.raw);
4306
4307 /* If there are pending mcast commands - send them */
4308 if (bp->mcast_obj.check_pending(&bp->mcast_obj)) {
4309 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_CONT);
4310 if (rc < 0)
4311 BNX2X_ERR("Failed to send pending mcast commands: %d\n",
4312 rc);
4313 }
4314
4315 netif_addr_unlock_bh(bp->dev);
4316}
4317
4318static inline void bnx2x_handle_classification_eqe(struct bnx2x *bp,
4319 union event_ring_elem *elem)
4320{
4321 unsigned long ramrod_flags = 0;
4322 int rc = 0;
4323 u32 cid = elem->message.data.eth_event.echo & BNX2X_SWCID_MASK;
4324 struct bnx2x_vlan_mac_obj *vlan_mac_obj;
4325
4326 /* Always push next commands out, don't wait here */
4327 __set_bit(RAMROD_CONT, &ramrod_flags);
4328
4329 switch (elem->message.data.eth_event.echo >> BNX2X_SWCID_SHIFT) {
4330 case BNX2X_FILTER_MAC_PENDING:
4331#ifdef BCM_CNIC
4332 if (cid == BNX2X_ISCSI_ETH_CID)
4333 vlan_mac_obj = &bp->iscsi_l2_mac_obj;
4334 else
4335#endif
4336 vlan_mac_obj = &bp->fp[cid].mac_obj;
4337
4338 break;
4339 vlan_mac_obj = &bp->fp[cid].mac_obj;
4340
4341 case BNX2X_FILTER_MCAST_PENDING:
4342 /* This is only relevant for 57710 where multicast MACs are
4343 * configured as unicast MACs using the same ramrod.
4344 */
4345 bnx2x_handle_mcast_eqe(bp);
4346 return;
4347 default:
4348 BNX2X_ERR("Unsupported classification command: %d\n",
4349 elem->message.data.eth_event.echo);
4350 return;
4351 }
4352
4353 rc = vlan_mac_obj->complete(bp, vlan_mac_obj, elem, &ramrod_flags);
4354
4355 if (rc < 0)
4356 BNX2X_ERR("Failed to schedule new commands: %d\n", rc);
4357 else if (rc > 0)
4358 DP(BNX2X_MSG_SP, "Scheduled next pending commands...\n");
4359
4360}
4361
4362#ifdef BCM_CNIC
4363static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start);
4364#endif
4365
4366static inline void bnx2x_handle_rx_mode_eqe(struct bnx2x *bp)
4367{
4368 netif_addr_lock_bh(bp->dev);
4369
4370 clear_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
4371
4372 /* Send rx_mode command again if was requested */
4373 if (test_and_clear_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state))
4374 bnx2x_set_storm_rx_mode(bp);
4375#ifdef BCM_CNIC
4376 else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED,
4377 &bp->sp_state))
4378 bnx2x_set_iscsi_eth_rx_mode(bp, true);
4379 else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED,
4380 &bp->sp_state))
4381 bnx2x_set_iscsi_eth_rx_mode(bp, false);
4382#endif
4383
4384 netif_addr_unlock_bh(bp->dev);
4385}
4386
4387static inline struct bnx2x_queue_sp_obj *bnx2x_cid_to_q_obj(
4388 struct bnx2x *bp, u32 cid)
4389{
Ariel Elior6383c0b2011-07-14 08:31:57 +00004390 DP(BNX2X_MSG_SP, "retrieving fp from cid %d", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004391#ifdef BCM_CNIC
4392 if (cid == BNX2X_FCOE_ETH_CID)
4393 return &bnx2x_fcoe(bp, q_obj);
4394 else
4395#endif
Ariel Elior6383c0b2011-07-14 08:31:57 +00004396 return &bnx2x_fp(bp, CID_TO_FP(cid), q_obj);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004397}
4398
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004399static void bnx2x_eq_int(struct bnx2x *bp)
4400{
4401 u16 hw_cons, sw_cons, sw_prod;
4402 union event_ring_elem *elem;
4403 u32 cid;
4404 u8 opcode;
4405 int spqe_cnt = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004406 struct bnx2x_queue_sp_obj *q_obj;
4407 struct bnx2x_func_sp_obj *f_obj = &bp->func_obj;
4408 struct bnx2x_raw_obj *rss_raw = &bp->rss_conf_obj.raw;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004409
4410 hw_cons = le16_to_cpu(*bp->eq_cons_sb);
4411
4412 /* The hw_cos range is 1-255, 257 - the sw_cons range is 0-254, 256.
4413 * when we get the the next-page we nned to adjust so the loop
4414 * condition below will be met. The next element is the size of a
4415 * regular element and hence incrementing by 1
4416 */
4417 if ((hw_cons & EQ_DESC_MAX_PAGE) == EQ_DESC_MAX_PAGE)
4418 hw_cons++;
4419
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004420 /* This function may never run in parallel with itself for a
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004421 * specific bp, thus there is no need in "paired" read memory
4422 * barrier here.
4423 */
4424 sw_cons = bp->eq_cons;
4425 sw_prod = bp->eq_prod;
4426
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08004427 DP(BNX2X_MSG_SP, "EQ: hw_cons %u sw_cons %u bp->cq_spq_left %u\n",
4428 hw_cons, sw_cons, atomic_read(&bp->eq_spq_left));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004429
4430 for (; sw_cons != hw_cons;
4431 sw_prod = NEXT_EQ_IDX(sw_prod), sw_cons = NEXT_EQ_IDX(sw_cons)) {
4432
4433
4434 elem = &bp->eq_ring[EQ_DESC(sw_cons)];
4435
4436 cid = SW_CID(elem->message.data.cfc_del_event.cid);
4437 opcode = elem->message.opcode;
4438
4439
4440 /* handle eq element */
4441 switch (opcode) {
4442 case EVENT_RING_OPCODE_STAT_QUERY:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004443 DP(NETIF_MSG_TIMER, "got statistics comp event %d\n",
4444 bp->stats_comp++);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004445 /* nothing to do with stats comp */
4446 continue;
4447
4448 case EVENT_RING_OPCODE_CFC_DEL:
4449 /* handle according to cid range */
4450 /*
4451 * we may want to verify here that the bp state is
4452 * HALTING
4453 */
4454 DP(NETIF_MSG_IFDOWN,
4455 "got delete ramrod for MULTI[%d]\n", cid);
4456#ifdef BCM_CNIC
4457 if (!bnx2x_cnic_handle_cfc_del(bp, cid, elem))
4458 goto next_spqe;
4459#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004460 q_obj = bnx2x_cid_to_q_obj(bp, cid);
4461
4462 if (q_obj->complete_cmd(bp, q_obj, BNX2X_Q_CMD_CFC_DEL))
4463 break;
4464
4465
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004466
4467 goto next_spqe;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004468
4469 case EVENT_RING_OPCODE_STOP_TRAFFIC:
4470 DP(NETIF_MSG_IFUP, "got STOP TRAFFIC\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00004471 if (f_obj->complete_cmd(bp, f_obj,
4472 BNX2X_F_CMD_TX_STOP))
4473 break;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004474 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_PAUSED);
4475 goto next_spqe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004476
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004477 case EVENT_RING_OPCODE_START_TRAFFIC:
4478 DP(NETIF_MSG_IFUP, "got START TRAFFIC\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00004479 if (f_obj->complete_cmd(bp, f_obj,
4480 BNX2X_F_CMD_TX_START))
4481 break;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004482 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_RELEASED);
4483 goto next_spqe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004484 case EVENT_RING_OPCODE_FUNCTION_START:
4485 DP(NETIF_MSG_IFUP, "got FUNC_START ramrod\n");
4486 if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_START))
4487 break;
4488
4489 goto next_spqe;
4490
4491 case EVENT_RING_OPCODE_FUNCTION_STOP:
4492 DP(NETIF_MSG_IFDOWN, "got FUNC_STOP ramrod\n");
4493 if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_STOP))
4494 break;
4495
4496 goto next_spqe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004497 }
4498
4499 switch (opcode | bp->state) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004500 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
4501 BNX2X_STATE_OPEN):
4502 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004503 BNX2X_STATE_OPENING_WAIT4_PORT):
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004504 cid = elem->message.data.eth_event.echo &
4505 BNX2X_SWCID_MASK;
4506 DP(NETIF_MSG_IFUP, "got RSS_UPDATE ramrod. CID %d\n",
4507 cid);
4508 rss_raw->clear_pending(rss_raw);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004509 break;
4510
4511 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_OPEN):
4512 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_DIAG):
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004513 case (EVENT_RING_OPCODE_SET_MAC |
4514 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004515 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
4516 BNX2X_STATE_OPEN):
4517 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
4518 BNX2X_STATE_DIAG):
4519 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
4520 BNX2X_STATE_CLOSING_WAIT4_HALT):
4521 DP(NETIF_MSG_IFUP, "got (un)set mac ramrod\n");
4522 bnx2x_handle_classification_eqe(bp, elem);
4523 break;
4524
4525 case (EVENT_RING_OPCODE_MULTICAST_RULES |
4526 BNX2X_STATE_OPEN):
4527 case (EVENT_RING_OPCODE_MULTICAST_RULES |
4528 BNX2X_STATE_DIAG):
4529 case (EVENT_RING_OPCODE_MULTICAST_RULES |
4530 BNX2X_STATE_CLOSING_WAIT4_HALT):
4531 DP(NETIF_MSG_IFUP, "got mcast ramrod\n");
4532 bnx2x_handle_mcast_eqe(bp);
4533 break;
4534
4535 case (EVENT_RING_OPCODE_FILTERS_RULES |
4536 BNX2X_STATE_OPEN):
4537 case (EVENT_RING_OPCODE_FILTERS_RULES |
4538 BNX2X_STATE_DIAG):
4539 case (EVENT_RING_OPCODE_FILTERS_RULES |
4540 BNX2X_STATE_CLOSING_WAIT4_HALT):
4541 DP(NETIF_MSG_IFUP, "got rx_mode ramrod\n");
4542 bnx2x_handle_rx_mode_eqe(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004543 break;
4544 default:
4545 /* unknown event log error and continue */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004546 BNX2X_ERR("Unknown EQ event %d, bp->state 0x%x\n",
4547 elem->message.opcode, bp->state);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004548 }
4549next_spqe:
4550 spqe_cnt++;
4551 } /* for */
4552
Dmitry Kravkov8fe23fb2010-10-06 03:27:41 +00004553 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08004554 atomic_add(spqe_cnt, &bp->eq_spq_left);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004555
4556 bp->eq_cons = sw_cons;
4557 bp->eq_prod = sw_prod;
4558 /* Make sure that above mem writes were issued towards the memory */
4559 smp_wmb();
4560
4561 /* update producer */
4562 bnx2x_update_eq_prod(bp, bp->eq_prod);
4563}
4564
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004565static void bnx2x_sp_task(struct work_struct *work)
4566{
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08004567 struct bnx2x *bp = container_of(work, struct bnx2x, sp_task.work);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004568 u16 status;
4569
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004570 status = bnx2x_update_dsb_idx(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004571/* if (status == 0) */
4572/* BNX2X_ERR("spurious slowpath interrupt!\n"); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004573
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00004574 DP(NETIF_MSG_INTR, "got a slowpath interrupt (status 0x%x)\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004575
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004576 /* HW attentions */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004577 if (status & BNX2X_DEF_SB_ATT_IDX) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004578 bnx2x_attn_int(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004579 status &= ~BNX2X_DEF_SB_ATT_IDX;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00004580 }
4581
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004582 /* SP events: STAT_QUERY and others */
4583 if (status & BNX2X_DEF_SB_IDX) {
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004584#ifdef BCM_CNIC
4585 struct bnx2x_fastpath *fp = bnx2x_fcoe_fp(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004586
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004587 if ((!NO_FCOE(bp)) &&
Vladislav Zolotarov019dbb42011-07-19 01:43:25 +00004588 (bnx2x_has_rx_work(fp) || bnx2x_has_tx_work(fp))) {
4589 /*
4590 * Prevent local bottom-halves from running as
4591 * we are going to change the local NAPI list.
4592 */
4593 local_bh_disable();
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004594 napi_schedule(&bnx2x_fcoe(bp, napi));
Vladislav Zolotarov019dbb42011-07-19 01:43:25 +00004595 local_bh_enable();
4596 }
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004597#endif
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004598 /* Handle EQ completions */
4599 bnx2x_eq_int(bp);
4600
4601 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID,
4602 le16_to_cpu(bp->def_idx), IGU_INT_NOP, 1);
4603
4604 status &= ~BNX2X_DEF_SB_IDX;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00004605 }
4606
4607 if (unlikely(status))
4608 DP(NETIF_MSG_INTR, "got an unknown interrupt! (status 0x%x)\n",
4609 status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004610
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004611 bnx2x_ack_sb(bp, bp->igu_dsb_id, ATTENTION_ID,
4612 le16_to_cpu(bp->def_att_idx), IGU_INT_ENABLE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004613}
4614
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00004615irqreturn_t bnx2x_msix_sp_int(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004616{
4617 struct net_device *dev = dev_instance;
4618 struct bnx2x *bp = netdev_priv(dev);
4619
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004620 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0,
4621 IGU_INT_DISABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004622
4623#ifdef BNX2X_STOP_ON_ERROR
4624 if (unlikely(bp->panic))
4625 return IRQ_HANDLED;
4626#endif
4627
Michael Chan993ac7b2009-10-10 13:46:56 +00004628#ifdef BCM_CNIC
4629 {
4630 struct cnic_ops *c_ops;
4631
4632 rcu_read_lock();
4633 c_ops = rcu_dereference(bp->cnic_ops);
4634 if (c_ops)
4635 c_ops->cnic_handler(bp->cnic_data, NULL);
4636 rcu_read_unlock();
4637 }
4638#endif
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08004639 queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004640
4641 return IRQ_HANDLED;
4642}
4643
4644/* end of slow path */
4645
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004646
4647void bnx2x_drv_pulse(struct bnx2x *bp)
4648{
4649 SHMEM_WR(bp, func_mb[BP_FW_MB_IDX(bp)].drv_pulse_mb,
4650 bp->fw_drv_pulse_wr_seq);
4651}
4652
4653
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004654static void bnx2x_timer(unsigned long data)
4655{
Ariel Elior6383c0b2011-07-14 08:31:57 +00004656 u8 cos;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004657 struct bnx2x *bp = (struct bnx2x *) data;
4658
4659 if (!netif_running(bp->dev))
4660 return;
4661
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004662 if (poll) {
4663 struct bnx2x_fastpath *fp = &bp->fp[0];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004664
Ariel Elior6383c0b2011-07-14 08:31:57 +00004665 for_each_cos_in_tx_queue(fp, cos)
4666 bnx2x_tx_int(bp, &fp->txdata[cos]);
David S. Millerb8ee8322011-04-17 16:56:12 -07004667 bnx2x_rx_int(fp, 1000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004668 }
4669
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004670 if (!BP_NOMCP(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004671 int mb_idx = BP_FW_MB_IDX(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004672 u32 drv_pulse;
4673 u32 mcp_pulse;
4674
4675 ++bp->fw_drv_pulse_wr_seq;
4676 bp->fw_drv_pulse_wr_seq &= DRV_PULSE_SEQ_MASK;
4677 /* TBD - add SYSTEM_TIME */
4678 drv_pulse = bp->fw_drv_pulse_wr_seq;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004679 bnx2x_drv_pulse(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004680
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004681 mcp_pulse = (SHMEM_RD(bp, func_mb[mb_idx].mcp_pulse_mb) &
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004682 MCP_PULSE_SEQ_MASK);
4683 /* The delta between driver pulse and mcp response
4684 * should be 1 (before mcp response) or 0 (after mcp response)
4685 */
4686 if ((drv_pulse != mcp_pulse) &&
4687 (drv_pulse != ((mcp_pulse + 1) & MCP_PULSE_SEQ_MASK))) {
4688 /* someone lost a heartbeat... */
4689 BNX2X_ERR("drv_pulse (0x%x) != mcp_pulse (0x%x)\n",
4690 drv_pulse, mcp_pulse);
4691 }
4692 }
4693
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07004694 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004695 bnx2x_stats_handle(bp, STATS_EVENT_UPDATE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004696
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004697 mod_timer(&bp->timer, jiffies + bp->current_interval);
4698}
4699
4700/* end of Statistics */
4701
4702/* nic init */
4703
4704/*
4705 * nic init service functions
4706 */
4707
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004708static inline void bnx2x_fill(struct bnx2x *bp, u32 addr, int fill, u32 len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004709{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004710 u32 i;
4711 if (!(len%4) && !(addr%4))
4712 for (i = 0; i < len; i += 4)
4713 REG_WR(bp, addr + i, fill);
4714 else
4715 for (i = 0; i < len; i++)
4716 REG_WR8(bp, addr + i, fill);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004717
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004718}
4719
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004720/* helper: writes FP SP data to FW - data_size in dwords */
4721static inline void bnx2x_wr_fp_sb_data(struct bnx2x *bp,
4722 int fw_sb_id,
4723 u32 *sb_data_p,
4724 u32 data_size)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004725{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004726 int index;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004727 for (index = 0; index < data_size; index++)
4728 REG_WR(bp, BAR_CSTRORM_INTMEM +
4729 CSTORM_STATUS_BLOCK_DATA_OFFSET(fw_sb_id) +
4730 sizeof(u32)*index,
4731 *(sb_data_p + index));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004732}
4733
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004734static inline void bnx2x_zero_fp_sb(struct bnx2x *bp, int fw_sb_id)
4735{
4736 u32 *sb_data_p;
4737 u32 data_size = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004738 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004739 struct hc_status_block_data_e1x sb_data_e1x;
4740
4741 /* disable the function first */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004742 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004743 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004744 sb_data_e2.common.state = SB_DISABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004745 sb_data_e2.common.p_func.vf_valid = false;
4746 sb_data_p = (u32 *)&sb_data_e2;
4747 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
4748 } else {
4749 memset(&sb_data_e1x, 0,
4750 sizeof(struct hc_status_block_data_e1x));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004751 sb_data_e1x.common.state = SB_DISABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004752 sb_data_e1x.common.p_func.vf_valid = false;
4753 sb_data_p = (u32 *)&sb_data_e1x;
4754 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
4755 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004756 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
4757
4758 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
4759 CSTORM_STATUS_BLOCK_OFFSET(fw_sb_id), 0,
4760 CSTORM_STATUS_BLOCK_SIZE);
4761 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
4762 CSTORM_SYNC_BLOCK_OFFSET(fw_sb_id), 0,
4763 CSTORM_SYNC_BLOCK_SIZE);
4764}
4765
4766/* helper: writes SP SB data to FW */
4767static inline void bnx2x_wr_sp_sb_data(struct bnx2x *bp,
4768 struct hc_sp_status_block_data *sp_sb_data)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004769{
4770 int func = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004771 int i;
4772 for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
4773 REG_WR(bp, BAR_CSTRORM_INTMEM +
4774 CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
4775 i*sizeof(u32),
4776 *((u32 *)sp_sb_data + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004777}
4778
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004779static inline void bnx2x_zero_sp_sb(struct bnx2x *bp)
4780{
4781 int func = BP_FUNC(bp);
4782 struct hc_sp_status_block_data sp_sb_data;
4783 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
4784
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004785 sp_sb_data.state = SB_DISABLED;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004786 sp_sb_data.p_func.vf_valid = false;
4787
4788 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
4789
4790 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
4791 CSTORM_SP_STATUS_BLOCK_OFFSET(func), 0,
4792 CSTORM_SP_STATUS_BLOCK_SIZE);
4793 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
4794 CSTORM_SP_SYNC_BLOCK_OFFSET(func), 0,
4795 CSTORM_SP_SYNC_BLOCK_SIZE);
4796
4797}
4798
4799
4800static inline
4801void bnx2x_setup_ndsb_state_machine(struct hc_status_block_sm *hc_sm,
4802 int igu_sb_id, int igu_seg_id)
4803{
4804 hc_sm->igu_sb_id = igu_sb_id;
4805 hc_sm->igu_seg_id = igu_seg_id;
4806 hc_sm->timer_value = 0xFF;
4807 hc_sm->time_to_expire = 0xFFFFFFFF;
4808}
4809
stephen hemminger8d962862010-10-21 07:50:56 +00004810static void bnx2x_init_sb(struct bnx2x *bp, dma_addr_t mapping, int vfid,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004811 u8 vf_valid, int fw_sb_id, int igu_sb_id)
4812{
4813 int igu_seg_id;
4814
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004815 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004816 struct hc_status_block_data_e1x sb_data_e1x;
4817 struct hc_status_block_sm *hc_sm_p;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004818 int data_size;
4819 u32 *sb_data_p;
4820
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004821 if (CHIP_INT_MODE_IS_BC(bp))
4822 igu_seg_id = HC_SEG_ACCESS_NORM;
4823 else
4824 igu_seg_id = IGU_SEG_ACCESS_NORM;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004825
4826 bnx2x_zero_fp_sb(bp, fw_sb_id);
4827
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004828 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004829 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004830 sb_data_e2.common.state = SB_ENABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004831 sb_data_e2.common.p_func.pf_id = BP_FUNC(bp);
4832 sb_data_e2.common.p_func.vf_id = vfid;
4833 sb_data_e2.common.p_func.vf_valid = vf_valid;
4834 sb_data_e2.common.p_func.vnic_id = BP_VN(bp);
4835 sb_data_e2.common.same_igu_sb_1b = true;
4836 sb_data_e2.common.host_sb_addr.hi = U64_HI(mapping);
4837 sb_data_e2.common.host_sb_addr.lo = U64_LO(mapping);
4838 hc_sm_p = sb_data_e2.common.state_machine;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004839 sb_data_p = (u32 *)&sb_data_e2;
4840 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
4841 } else {
4842 memset(&sb_data_e1x, 0,
4843 sizeof(struct hc_status_block_data_e1x));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004844 sb_data_e1x.common.state = SB_ENABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004845 sb_data_e1x.common.p_func.pf_id = BP_FUNC(bp);
4846 sb_data_e1x.common.p_func.vf_id = 0xff;
4847 sb_data_e1x.common.p_func.vf_valid = false;
4848 sb_data_e1x.common.p_func.vnic_id = BP_VN(bp);
4849 sb_data_e1x.common.same_igu_sb_1b = true;
4850 sb_data_e1x.common.host_sb_addr.hi = U64_HI(mapping);
4851 sb_data_e1x.common.host_sb_addr.lo = U64_LO(mapping);
4852 hc_sm_p = sb_data_e1x.common.state_machine;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004853 sb_data_p = (u32 *)&sb_data_e1x;
4854 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
4855 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004856
4857 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_RX_ID],
4858 igu_sb_id, igu_seg_id);
4859 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_TX_ID],
4860 igu_sb_id, igu_seg_id);
4861
4862 DP(NETIF_MSG_HW, "Init FW SB %d\n", fw_sb_id);
4863
4864 /* write indecies to HW */
4865 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
4866}
4867
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004868static void bnx2x_update_coalesce_sb(struct bnx2x *bp, u8 fw_sb_id,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004869 u16 tx_usec, u16 rx_usec)
4870{
Ariel Elior6383c0b2011-07-14 08:31:57 +00004871 bnx2x_update_coalesce_sb_index(bp, fw_sb_id, HC_INDEX_ETH_RX_CQ_CONS,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004872 false, rx_usec);
Ariel Elior6383c0b2011-07-14 08:31:57 +00004873 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
4874 HC_INDEX_ETH_TX_CQ_CONS_COS0, false,
4875 tx_usec);
4876 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
4877 HC_INDEX_ETH_TX_CQ_CONS_COS1, false,
4878 tx_usec);
4879 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
4880 HC_INDEX_ETH_TX_CQ_CONS_COS2, false,
4881 tx_usec);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004882}
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004883
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004884static void bnx2x_init_def_sb(struct bnx2x *bp)
4885{
4886 struct host_sp_status_block *def_sb = bp->def_status_blk;
4887 dma_addr_t mapping = bp->def_status_blk_mapping;
4888 int igu_sp_sb_index;
4889 int igu_seg_id;
4890 int port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004891 int func = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004892 int reg_offset;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004893 u64 section;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004894 int index;
4895 struct hc_sp_status_block_data sp_sb_data;
4896 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
4897
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004898 if (CHIP_INT_MODE_IS_BC(bp)) {
4899 igu_sp_sb_index = DEF_SB_IGU_ID;
4900 igu_seg_id = HC_SEG_ACCESS_DEF;
4901 } else {
4902 igu_sp_sb_index = bp->igu_dsb_id;
4903 igu_seg_id = IGU_SEG_ACCESS_DEF;
4904 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004905
4906 /* ATTN */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004907 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004908 atten_status_block);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004909 def_sb->atten_status_block.status_block_id = igu_sp_sb_index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004910
Eliezer Tamir49d66772008-02-28 11:53:13 -08004911 bp->attn_state = 0;
4912
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004913 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
4914 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004915 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004916 int sindex;
4917 /* take care of sig[0]..sig[4] */
4918 for (sindex = 0; sindex < 4; sindex++)
4919 bp->attn_group[index].sig[sindex] =
4920 REG_RD(bp, reg_offset + sindex*0x4 + 0x10*index);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004921
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004922 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004923 /*
4924 * enable5 is separate from the rest of the registers,
4925 * and therefore the address skip is 4
4926 * and not 16 between the different groups
4927 */
4928 bp->attn_group[index].sig[4] = REG_RD(bp,
4929 reg_offset + 0x10 + 0x4*index);
4930 else
4931 bp->attn_group[index].sig[4] = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004932 }
4933
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004934 if (bp->common.int_block == INT_BLOCK_HC) {
4935 reg_offset = (port ? HC_REG_ATTN_MSG1_ADDR_L :
4936 HC_REG_ATTN_MSG0_ADDR_L);
4937
4938 REG_WR(bp, reg_offset, U64_LO(section));
4939 REG_WR(bp, reg_offset + 4, U64_HI(section));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004940 } else if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004941 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_L, U64_LO(section));
4942 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_H, U64_HI(section));
4943 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004944
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004945 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
4946 sp_sb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004947
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004948 bnx2x_zero_sp_sb(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004949
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004950 sp_sb_data.state = SB_ENABLED;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004951 sp_sb_data.host_sb_addr.lo = U64_LO(section);
4952 sp_sb_data.host_sb_addr.hi = U64_HI(section);
4953 sp_sb_data.igu_sb_id = igu_sp_sb_index;
4954 sp_sb_data.igu_seg_id = igu_seg_id;
4955 sp_sb_data.p_func.pf_id = func;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004956 sp_sb_data.p_func.vnic_id = BP_VN(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004957 sp_sb_data.p_func.vf_id = 0xff;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004958
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004959 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004960
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004961 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004962}
4963
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00004964void bnx2x_update_coalesce(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004965{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004966 int i;
4967
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004968 for_each_eth_queue(bp, i)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004969 bnx2x_update_coalesce_sb(bp, bp->fp[i].fw_sb_id,
Ariel Elior423cfa7e2011-03-14 13:43:22 -07004970 bp->tx_ticks, bp->rx_ticks);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004971}
4972
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004973static void bnx2x_init_sp_ring(struct bnx2x *bp)
4974{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004975 spin_lock_init(&bp->spq_lock);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08004976 atomic_set(&bp->cq_spq_left, MAX_SPQ_PENDING);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004977
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004978 bp->spq_prod_idx = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004979 bp->dsb_sp_prod = BNX2X_SP_DSB_INDEX;
4980 bp->spq_prod_bd = bp->spq;
4981 bp->spq_last_bd = bp->spq_prod_bd + MAX_SP_DESC_CNT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004982}
4983
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004984static void bnx2x_init_eq_ring(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004985{
4986 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004987 for (i = 1; i <= NUM_EQ_PAGES; i++) {
4988 union event_ring_elem *elem =
4989 &bp->eq_ring[EQ_DESC_CNT_PAGE * i - 1];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004990
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004991 elem->next_page.addr.hi =
4992 cpu_to_le32(U64_HI(bp->eq_mapping +
4993 BCM_PAGE_SIZE * (i % NUM_EQ_PAGES)));
4994 elem->next_page.addr.lo =
4995 cpu_to_le32(U64_LO(bp->eq_mapping +
4996 BCM_PAGE_SIZE*(i % NUM_EQ_PAGES)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004997 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004998 bp->eq_cons = 0;
4999 bp->eq_prod = NUM_EQ_DESC;
5000 bp->eq_cons_sb = BNX2X_EQ_INDEX;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005001 /* we want a warning message before it gets rought... */
5002 atomic_set(&bp->eq_spq_left,
5003 min_t(int, MAX_SP_DESC_CNT - MAX_SPQ_PENDING, NUM_EQ_DESC) - 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005004}
5005
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005006
5007/* called with netif_addr_lock_bh() */
5008void bnx2x_set_q_rx_mode(struct bnx2x *bp, u8 cl_id,
5009 unsigned long rx_mode_flags,
5010 unsigned long rx_accept_flags,
5011 unsigned long tx_accept_flags,
5012 unsigned long ramrod_flags)
Tom Herbertab532cf2011-02-16 10:27:02 +00005013{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005014 struct bnx2x_rx_mode_ramrod_params ramrod_param;
5015 int rc;
Tom Herbertab532cf2011-02-16 10:27:02 +00005016
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005017 memset(&ramrod_param, 0, sizeof(ramrod_param));
Tom Herbertab532cf2011-02-16 10:27:02 +00005018
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005019 /* Prepare ramrod parameters */
5020 ramrod_param.cid = 0;
5021 ramrod_param.cl_id = cl_id;
5022 ramrod_param.rx_mode_obj = &bp->rx_mode_obj;
5023 ramrod_param.func_id = BP_FUNC(bp);
5024
5025 ramrod_param.pstate = &bp->sp_state;
5026 ramrod_param.state = BNX2X_FILTER_RX_MODE_PENDING;
5027
5028 ramrod_param.rdata = bnx2x_sp(bp, rx_mode_rdata);
5029 ramrod_param.rdata_mapping = bnx2x_sp_mapping(bp, rx_mode_rdata);
5030
5031 set_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
5032
5033 ramrod_param.ramrod_flags = ramrod_flags;
5034 ramrod_param.rx_mode_flags = rx_mode_flags;
5035
5036 ramrod_param.rx_accept_flags = rx_accept_flags;
5037 ramrod_param.tx_accept_flags = tx_accept_flags;
5038
5039 rc = bnx2x_config_rx_mode(bp, &ramrod_param);
5040 if (rc < 0) {
5041 BNX2X_ERR("Set rx_mode %d failed\n", bp->rx_mode);
5042 return;
5043 }
5044}
5045
5046/* called with netif_addr_lock_bh() */
5047void bnx2x_set_storm_rx_mode(struct bnx2x *bp)
5048{
5049 unsigned long rx_mode_flags = 0, ramrod_flags = 0;
5050 unsigned long rx_accept_flags = 0, tx_accept_flags = 0;
5051
5052#ifdef BCM_CNIC
5053 if (!NO_FCOE(bp))
5054
5055 /* Configure rx_mode of FCoE Queue */
5056 __set_bit(BNX2X_RX_MODE_FCOE_ETH, &rx_mode_flags);
5057#endif
5058
5059 switch (bp->rx_mode) {
5060 case BNX2X_RX_MODE_NONE:
5061 /*
5062 * 'drop all' supersedes any accept flags that may have been
5063 * passed to the function.
5064 */
5065 break;
5066 case BNX2X_RX_MODE_NORMAL:
5067 __set_bit(BNX2X_ACCEPT_UNICAST, &rx_accept_flags);
5068 __set_bit(BNX2X_ACCEPT_MULTICAST, &rx_accept_flags);
5069 __set_bit(BNX2X_ACCEPT_BROADCAST, &rx_accept_flags);
5070
5071 /* internal switching mode */
5072 __set_bit(BNX2X_ACCEPT_UNICAST, &tx_accept_flags);
5073 __set_bit(BNX2X_ACCEPT_MULTICAST, &tx_accept_flags);
5074 __set_bit(BNX2X_ACCEPT_BROADCAST, &tx_accept_flags);
5075
5076 break;
5077 case BNX2X_RX_MODE_ALLMULTI:
5078 __set_bit(BNX2X_ACCEPT_UNICAST, &rx_accept_flags);
5079 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &rx_accept_flags);
5080 __set_bit(BNX2X_ACCEPT_BROADCAST, &rx_accept_flags);
5081
5082 /* internal switching mode */
5083 __set_bit(BNX2X_ACCEPT_UNICAST, &tx_accept_flags);
5084 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &tx_accept_flags);
5085 __set_bit(BNX2X_ACCEPT_BROADCAST, &tx_accept_flags);
5086
5087 break;
5088 case BNX2X_RX_MODE_PROMISC:
5089 /* According to deffinition of SI mode, iface in promisc mode
5090 * should receive matched and unmatched (in resolution of port)
5091 * unicast packets.
5092 */
5093 __set_bit(BNX2X_ACCEPT_UNMATCHED, &rx_accept_flags);
5094 __set_bit(BNX2X_ACCEPT_UNICAST, &rx_accept_flags);
5095 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &rx_accept_flags);
5096 __set_bit(BNX2X_ACCEPT_BROADCAST, &rx_accept_flags);
5097
5098 /* internal switching mode */
5099 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &tx_accept_flags);
5100 __set_bit(BNX2X_ACCEPT_BROADCAST, &tx_accept_flags);
5101
5102 if (IS_MF_SI(bp))
5103 __set_bit(BNX2X_ACCEPT_ALL_UNICAST, &tx_accept_flags);
5104 else
5105 __set_bit(BNX2X_ACCEPT_UNICAST, &tx_accept_flags);
5106
5107 break;
5108 default:
5109 BNX2X_ERR("Unknown rx_mode: %d\n", bp->rx_mode);
5110 return;
5111 }
5112
5113 if (bp->rx_mode != BNX2X_RX_MODE_NONE) {
5114 __set_bit(BNX2X_ACCEPT_ANY_VLAN, &rx_accept_flags);
5115 __set_bit(BNX2X_ACCEPT_ANY_VLAN, &tx_accept_flags);
5116 }
5117
5118 __set_bit(RAMROD_RX, &ramrod_flags);
5119 __set_bit(RAMROD_TX, &ramrod_flags);
5120
5121 bnx2x_set_q_rx_mode(bp, bp->fp->cl_id, rx_mode_flags, rx_accept_flags,
5122 tx_accept_flags, ramrod_flags);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005123}
5124
Eilon Greenstein471de712008-08-13 15:49:35 -07005125static void bnx2x_init_internal_common(struct bnx2x *bp)
5126{
5127 int i;
5128
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08005129 if (IS_MF_SI(bp))
5130 /*
5131 * In switch independent mode, the TSTORM needs to accept
5132 * packets that failed classification, since approximate match
5133 * mac addresses aren't written to NIG LLH
5134 */
5135 REG_WR8(bp, BAR_TSTRORM_INTMEM +
5136 TSTORM_ACCEPT_CLASSIFY_FAILED_OFFSET, 2);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005137 else if (!CHIP_IS_E1(bp)) /* 57710 doesn't support MF */
5138 REG_WR8(bp, BAR_TSTRORM_INTMEM +
5139 TSTORM_ACCEPT_CLASSIFY_FAILED_OFFSET, 0);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08005140
Eilon Greenstein471de712008-08-13 15:49:35 -07005141 /* Zero this manually as its initialization is
5142 currently missing in the initTool */
5143 for (i = 0; i < (USTORM_AGG_DATA_SIZE >> 2); i++)
5144 REG_WR(bp, BAR_USTRORM_INTMEM +
5145 USTORM_AGG_DATA_OFFSET + i * 4, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005146 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005147 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_IGU_MODE_OFFSET,
5148 CHIP_INT_MODE_IS_BC(bp) ?
5149 HC_IGU_BC_MODE : HC_IGU_NBC_MODE);
5150 }
Eilon Greenstein471de712008-08-13 15:49:35 -07005151}
5152
Eilon Greenstein471de712008-08-13 15:49:35 -07005153static void bnx2x_init_internal(struct bnx2x *bp, u32 load_code)
5154{
5155 switch (load_code) {
5156 case FW_MSG_CODE_DRV_LOAD_COMMON:
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005157 case FW_MSG_CODE_DRV_LOAD_COMMON_CHIP:
Eilon Greenstein471de712008-08-13 15:49:35 -07005158 bnx2x_init_internal_common(bp);
5159 /* no break */
5160
5161 case FW_MSG_CODE_DRV_LOAD_PORT:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005162 /* nothing to do */
Eilon Greenstein471de712008-08-13 15:49:35 -07005163 /* no break */
5164
5165 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005166 /* internal memory per function is
5167 initialized inside bnx2x_pf_init */
Eilon Greenstein471de712008-08-13 15:49:35 -07005168 break;
5169
5170 default:
5171 BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
5172 break;
5173 }
5174}
5175
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005176static inline u8 bnx2x_fp_igu_sb_id(struct bnx2x_fastpath *fp)
5177{
Ariel Elior6383c0b2011-07-14 08:31:57 +00005178 return fp->bp->igu_base_sb + fp->index + CNIC_PRESENT;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005179}
5180
5181static inline u8 bnx2x_fp_fw_sb_id(struct bnx2x_fastpath *fp)
5182{
Ariel Elior6383c0b2011-07-14 08:31:57 +00005183 return fp->bp->base_fw_ndsb + fp->index + CNIC_PRESENT;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005184}
5185
5186static inline u8 bnx2x_fp_cl_id(struct bnx2x_fastpath *fp)
5187{
5188 if (CHIP_IS_E1x(fp->bp))
5189 return BP_L_ID(fp->bp) + fp->index;
5190 else /* We want Client ID to be the same as IGU SB ID for 57712 */
5191 return bnx2x_fp_igu_sb_id(fp);
5192}
5193
Ariel Elior6383c0b2011-07-14 08:31:57 +00005194static void bnx2x_init_eth_fp(struct bnx2x *bp, int fp_idx)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005195{
5196 struct bnx2x_fastpath *fp = &bp->fp[fp_idx];
Ariel Elior6383c0b2011-07-14 08:31:57 +00005197 u8 cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005198 unsigned long q_type = 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +00005199 u32 cids[BNX2X_MULTI_TX_COS] = { 0 };
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005200
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00005201 fp->cid = fp_idx;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005202 fp->cl_id = bnx2x_fp_cl_id(fp);
5203 fp->fw_sb_id = bnx2x_fp_fw_sb_id(fp);
5204 fp->igu_sb_id = bnx2x_fp_igu_sb_id(fp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005205 /* qZone id equals to FW (per path) client id */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005206 fp->cl_qzone_id = bnx2x_fp_qzone_id(fp);
5207
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005208 /* init shortcut */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005209 fp->ustorm_rx_prods_offset = bnx2x_rx_ustorm_prods_offset(fp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005210 /* Setup SB indicies */
5211 fp->rx_cons_sb = BNX2X_RX_SB_INDEX;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005212
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005213 /* Configure Queue State object */
5214 __set_bit(BNX2X_Q_TYPE_HAS_RX, &q_type);
5215 __set_bit(BNX2X_Q_TYPE_HAS_TX, &q_type);
Ariel Elior6383c0b2011-07-14 08:31:57 +00005216
5217 BUG_ON(fp->max_cos > BNX2X_MULTI_TX_COS);
5218
5219 /* init tx data */
5220 for_each_cos_in_tx_queue(fp, cos) {
5221 bnx2x_init_txdata(bp, &fp->txdata[cos],
5222 CID_COS_TO_TX_ONLY_CID(fp->cid, cos),
5223 FP_COS_TO_TXQ(fp, cos),
5224 BNX2X_TX_SB_INDEX_BASE + cos);
5225 cids[cos] = fp->txdata[cos].cid;
5226 }
5227
5228 bnx2x_init_queue_obj(bp, &fp->q_obj, fp->cl_id, cids, fp->max_cos,
5229 BP_FUNC(bp), bnx2x_sp(bp, q_rdata),
5230 bnx2x_sp_mapping(bp, q_rdata), q_type);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005231
5232 /**
5233 * Configure classification DBs: Always enable Tx switching
5234 */
5235 bnx2x_init_vlan_mac_fp_objs(fp, BNX2X_OBJ_TYPE_RX_TX);
5236
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005237 DP(NETIF_MSG_IFUP, "queue[%d]: bnx2x_init_sb(%p,%p) "
5238 "cl_id %d fw_sb %d igu_sb %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005239 fp_idx, bp, fp->status_blk.e2_sb, fp->cl_id, fp->fw_sb_id,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005240 fp->igu_sb_id);
5241 bnx2x_init_sb(bp, fp->status_blk_mapping, BNX2X_VF_ID_INVALID, false,
5242 fp->fw_sb_id, fp->igu_sb_id);
5243
5244 bnx2x_update_fpsb_idx(fp);
5245}
5246
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005247void bnx2x_nic_init(struct bnx2x *bp, u32 load_code)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005248{
5249 int i;
5250
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00005251 for_each_eth_queue(bp, i)
Ariel Elior6383c0b2011-07-14 08:31:57 +00005252 bnx2x_init_eth_fp(bp, i);
Michael Chan37b091b2009-10-10 13:46:55 +00005253#ifdef BCM_CNIC
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00005254 if (!NO_FCOE(bp))
5255 bnx2x_init_fcoe_fp(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005256
5257 bnx2x_init_sb(bp, bp->cnic_sb_mapping,
5258 BNX2X_VF_ID_INVALID, false,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005259 bnx2x_cnic_fw_sb_id(bp), bnx2x_cnic_igu_sb_id(bp));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005260
Michael Chan37b091b2009-10-10 13:46:55 +00005261#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005262
Yaniv Rosner020c7e32011-05-31 21:28:43 +00005263 /* Initialize MOD_ABS interrupts */
5264 bnx2x_init_mod_abs_int(bp, &bp->link_vars, bp->common.chip_id,
5265 bp->common.shmem_base, bp->common.shmem2_base,
5266 BP_PORT(bp));
Eilon Greenstein16119782009-03-02 07:59:27 +00005267 /* ensure status block indices were read */
5268 rmb();
5269
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005270 bnx2x_init_def_sb(bp);
Eilon Greenstein5c862842008-08-13 15:51:48 -07005271 bnx2x_update_dsb_idx(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005272 bnx2x_init_rx_rings(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005273 bnx2x_init_tx_rings(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005274 bnx2x_init_sp_ring(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005275 bnx2x_init_eq_ring(bp);
Eilon Greenstein471de712008-08-13 15:49:35 -07005276 bnx2x_init_internal(bp, load_code);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005277 bnx2x_pf_init(bp);
Eilon Greenstein0ef00452009-01-14 21:31:08 -08005278 bnx2x_stats_init(bp);
5279
Eilon Greenstein0ef00452009-01-14 21:31:08 -08005280 /* flush all before enabling interrupts */
5281 mb();
5282 mmiowb();
5283
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08005284 bnx2x_int_enable(bp);
Eilon Greensteineb8da202009-07-21 05:47:30 +00005285
5286 /* Check for SPIO5 */
5287 bnx2x_attn_int_deasserted0(bp,
5288 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + BP_PORT(bp)*4) &
5289 AEU_INPUTS_ATTN_BITS_SPIO5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005290}
5291
5292/* end of nic init */
5293
5294/*
5295 * gzip service functions
5296 */
5297
5298static int bnx2x_gunzip_init(struct bnx2x *bp)
5299{
FUJITA Tomonori1a983142010-04-04 01:51:03 +00005300 bp->gunzip_buf = dma_alloc_coherent(&bp->pdev->dev, FW_BUF_SIZE,
5301 &bp->gunzip_mapping, GFP_KERNEL);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005302 if (bp->gunzip_buf == NULL)
5303 goto gunzip_nomem1;
5304
5305 bp->strm = kmalloc(sizeof(*bp->strm), GFP_KERNEL);
5306 if (bp->strm == NULL)
5307 goto gunzip_nomem2;
5308
David S. Miller7ab24bf2011-06-29 05:48:41 -07005309 bp->strm->workspace = vmalloc(zlib_inflate_workspacesize());
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005310 if (bp->strm->workspace == NULL)
5311 goto gunzip_nomem3;
5312
5313 return 0;
5314
5315gunzip_nomem3:
5316 kfree(bp->strm);
5317 bp->strm = NULL;
5318
5319gunzip_nomem2:
FUJITA Tomonori1a983142010-04-04 01:51:03 +00005320 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
5321 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005322 bp->gunzip_buf = NULL;
5323
5324gunzip_nomem1:
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005325 netdev_err(bp->dev, "Cannot allocate firmware buffer for"
5326 " un-compression\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005327 return -ENOMEM;
5328}
5329
5330static void bnx2x_gunzip_end(struct bnx2x *bp)
5331{
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00005332 if (bp->strm) {
David S. Miller7ab24bf2011-06-29 05:48:41 -07005333 vfree(bp->strm->workspace);
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00005334 kfree(bp->strm);
5335 bp->strm = NULL;
5336 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005337
5338 if (bp->gunzip_buf) {
FUJITA Tomonori1a983142010-04-04 01:51:03 +00005339 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
5340 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005341 bp->gunzip_buf = NULL;
5342 }
5343}
5344
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005345static int bnx2x_gunzip(struct bnx2x *bp, const u8 *zbuf, int len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005346{
5347 int n, rc;
5348
5349 /* check gzip header */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005350 if ((zbuf[0] != 0x1f) || (zbuf[1] != 0x8b) || (zbuf[2] != Z_DEFLATED)) {
5351 BNX2X_ERR("Bad gzip header\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005352 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005353 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005354
5355 n = 10;
5356
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005357#define FNAME 0x8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005358
5359 if (zbuf[3] & FNAME)
5360 while ((zbuf[n++] != 0) && (n < len));
5361
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005362 bp->strm->next_in = (typeof(bp->strm->next_in))zbuf + n;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005363 bp->strm->avail_in = len - n;
5364 bp->strm->next_out = bp->gunzip_buf;
5365 bp->strm->avail_out = FW_BUF_SIZE;
5366
5367 rc = zlib_inflateInit2(bp->strm, -MAX_WBITS);
5368 if (rc != Z_OK)
5369 return rc;
5370
5371 rc = zlib_inflate(bp->strm, Z_FINISH);
5372 if ((rc != Z_OK) && (rc != Z_STREAM_END))
Joe Perches7995c642010-02-17 15:01:52 +00005373 netdev_err(bp->dev, "Firmware decompression error: %s\n",
5374 bp->strm->msg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005375
5376 bp->gunzip_outlen = (FW_BUF_SIZE - bp->strm->avail_out);
5377 if (bp->gunzip_outlen & 0x3)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005378 netdev_err(bp->dev, "Firmware decompression error:"
5379 " gunzip_outlen (%d) not aligned\n",
5380 bp->gunzip_outlen);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005381 bp->gunzip_outlen >>= 2;
5382
5383 zlib_inflateEnd(bp->strm);
5384
5385 if (rc == Z_STREAM_END)
5386 return 0;
5387
5388 return rc;
5389}
5390
5391/* nic load/unload */
5392
5393/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005394 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005395 */
5396
5397/* send a NIG loopback debug packet */
5398static void bnx2x_lb_pckt(struct bnx2x *bp)
5399{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005400 u32 wb_write[3];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005401
5402 /* Ethernet source and destination addresses */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005403 wb_write[0] = 0x55555555;
5404 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005405 wb_write[2] = 0x20; /* SOP */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005406 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005407
5408 /* NON-IP protocol */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005409 wb_write[0] = 0x09000000;
5410 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005411 wb_write[2] = 0x10; /* EOP, eop_bvalid = 0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005412 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005413}
5414
5415/* some of the internal memories
5416 * are not directly readable from the driver
5417 * to test them we send debug packets
5418 */
5419static int bnx2x_int_mem_test(struct bnx2x *bp)
5420{
5421 int factor;
5422 int count, i;
5423 u32 val = 0;
5424
Eilon Greensteinad8d3942008-06-23 20:29:02 -07005425 if (CHIP_REV_IS_FPGA(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005426 factor = 120;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07005427 else if (CHIP_REV_IS_EMUL(bp))
5428 factor = 200;
5429 else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005430 factor = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005431
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005432 /* Disable inputs of parser neighbor blocks */
5433 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
5434 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
5435 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07005436 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005437
5438 /* Write 0 to parser credits for CFC search request */
5439 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
5440
5441 /* send Ethernet packet */
5442 bnx2x_lb_pckt(bp);
5443
5444 /* TODO do i reset NIG statistic? */
5445 /* Wait until NIG register shows 1 packet of size 0x10 */
5446 count = 1000 * factor;
5447 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005448
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005449 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
5450 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005451 if (val == 0x10)
5452 break;
5453
5454 msleep(10);
5455 count--;
5456 }
5457 if (val != 0x10) {
5458 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
5459 return -1;
5460 }
5461
5462 /* Wait until PRS register shows 1 packet */
5463 count = 1000 * factor;
5464 while (count) {
5465 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005466 if (val == 1)
5467 break;
5468
5469 msleep(10);
5470 count--;
5471 }
5472 if (val != 0x1) {
5473 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
5474 return -2;
5475 }
5476
5477 /* Reset and init BRB, PRS */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005478 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005479 msleep(50);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005480 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005481 msleep(50);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005482 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
5483 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005484
5485 DP(NETIF_MSG_HW, "part2\n");
5486
5487 /* Disable inputs of parser neighbor blocks */
5488 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
5489 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
5490 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07005491 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005492
5493 /* Write 0 to parser credits for CFC search request */
5494 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
5495
5496 /* send 10 Ethernet packets */
5497 for (i = 0; i < 10; i++)
5498 bnx2x_lb_pckt(bp);
5499
5500 /* Wait until NIG register shows 10 + 1
5501 packets of size 11*0x10 = 0xb0 */
5502 count = 1000 * factor;
5503 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005504
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005505 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
5506 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005507 if (val == 0xb0)
5508 break;
5509
5510 msleep(10);
5511 count--;
5512 }
5513 if (val != 0xb0) {
5514 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
5515 return -3;
5516 }
5517
5518 /* Wait until PRS register shows 2 packets */
5519 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
5520 if (val != 2)
5521 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
5522
5523 /* Write 1 to parser credits for CFC search request */
5524 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x1);
5525
5526 /* Wait until PRS register shows 3 packets */
5527 msleep(10 * factor);
5528 /* Wait until NIG register shows 1 packet of size 0x10 */
5529 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
5530 if (val != 3)
5531 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
5532
5533 /* clear NIG EOP FIFO */
5534 for (i = 0; i < 11; i++)
5535 REG_RD(bp, NIG_REG_INGRESS_EOP_LB_FIFO);
5536 val = REG_RD(bp, NIG_REG_INGRESS_EOP_LB_EMPTY);
5537 if (val != 1) {
5538 BNX2X_ERR("clear of NIG failed\n");
5539 return -4;
5540 }
5541
5542 /* Reset and init BRB, PRS, NIG */
5543 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
5544 msleep(50);
5545 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
5546 msleep(50);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005547 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
5548 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Michael Chan37b091b2009-10-10 13:46:55 +00005549#ifndef BCM_CNIC
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005550 /* set NIC mode */
5551 REG_WR(bp, PRS_REG_NIC_MODE, 1);
5552#endif
5553
5554 /* Enable inputs of parser neighbor blocks */
5555 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x7fffffff);
5556 REG_WR(bp, TCM_REG_PRS_IFEN, 0x1);
5557 REG_WR(bp, CFC_REG_DEBUG0, 0x0);
Eilon Greenstein3196a882008-08-13 15:58:49 -07005558 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005559
5560 DP(NETIF_MSG_HW, "done\n");
5561
5562 return 0; /* OK */
5563}
5564
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00005565static void bnx2x_enable_blocks_attention(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005566{
5567 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005568 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005569 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0x40);
5570 else
5571 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005572 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
5573 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005574 /*
5575 * mask read length error interrupts in brb for parser
5576 * (parsing unit and 'checksum and crc' unit)
5577 * these errors are legal (PU reads fixed length and CAC can cause
5578 * read length error on truncated packets)
5579 */
5580 REG_WR(bp, BRB1_REG_BRB1_INT_MASK, 0xFC00);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005581 REG_WR(bp, QM_REG_QM_INT_MASK, 0);
5582 REG_WR(bp, TM_REG_TM_INT_MASK, 0);
5583 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_0, 0);
5584 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_1, 0);
5585 REG_WR(bp, XCM_REG_XCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005586/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_0, 0); */
5587/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005588 REG_WR(bp, USDM_REG_USDM_INT_MASK_0, 0);
5589 REG_WR(bp, USDM_REG_USDM_INT_MASK_1, 0);
5590 REG_WR(bp, UCM_REG_UCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005591/* REG_WR(bp, USEM_REG_USEM_INT_MASK_0, 0); */
5592/* REG_WR(bp, USEM_REG_USEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005593 REG_WR(bp, GRCBASE_UPB + PB_REG_PB_INT_MASK, 0);
5594 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_0, 0);
5595 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_1, 0);
5596 REG_WR(bp, CCM_REG_CCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005597/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_0, 0); */
5598/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_1, 0); */
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00005599
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005600 if (CHIP_REV_IS_FPGA(bp))
5601 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, 0x580000);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005602 else if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005603 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0,
5604 (PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_OF
5605 | PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_AFT
5606 | PXP2_PXP2_INT_MASK_0_REG_PGL_PCIE_ATTN
5607 | PXP2_PXP2_INT_MASK_0_REG_PGL_READ_BLOCKED
5608 | PXP2_PXP2_INT_MASK_0_REG_PGL_WRITE_BLOCKED));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005609 else
5610 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, 0x480000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005611 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_0, 0);
5612 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_1, 0);
5613 REG_WR(bp, TCM_REG_TCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005614/* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_0, 0); */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005615
5616 if (!CHIP_IS_E1x(bp))
5617 /* enable VFC attentions: bits 11 and 12, bits 31:13 reserved */
5618 REG_WR(bp, TSEM_REG_TSEM_INT_MASK_1, 0x07ff);
5619
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005620 REG_WR(bp, CDU_REG_CDU_INT_MASK, 0);
5621 REG_WR(bp, DMAE_REG_DMAE_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005622/* REG_WR(bp, MISC_REG_MISC_INT_MASK, 0); */
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00005623 REG_WR(bp, PBF_REG_PBF_INT_MASK, 0x18); /* bit 3,4 masked */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005624}
5625
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00005626static void bnx2x_reset_common(struct bnx2x *bp)
5627{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005628 u32 val = 0x1400;
5629
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00005630 /* reset_common */
5631 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
5632 0xd3ffff7f);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005633
5634 if (CHIP_IS_E3(bp)) {
5635 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
5636 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
5637 }
5638
5639 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR, val);
5640}
5641
5642static void bnx2x_setup_dmae(struct bnx2x *bp)
5643{
5644 bp->dmae_ready = 0;
5645 spin_lock_init(&bp->dmae_lock);
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00005646}
5647
Eilon Greenstein573f2032009-08-12 08:24:14 +00005648static void bnx2x_init_pxp(struct bnx2x *bp)
5649{
5650 u16 devctl;
5651 int r_order, w_order;
5652
5653 pci_read_config_word(bp->pdev,
Jon Mason77c98e62011-06-27 07:45:12 +00005654 bp->pdev->pcie_cap + PCI_EXP_DEVCTL, &devctl);
Eilon Greenstein573f2032009-08-12 08:24:14 +00005655 DP(NETIF_MSG_HW, "read 0x%x from devctl\n", devctl);
5656 w_order = ((devctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
5657 if (bp->mrrs == -1)
5658 r_order = ((devctl & PCI_EXP_DEVCTL_READRQ) >> 12);
5659 else {
5660 DP(NETIF_MSG_HW, "force read order to %d\n", bp->mrrs);
5661 r_order = bp->mrrs;
5662 }
5663
5664 bnx2x_init_pxp_arb(bp, r_order, w_order);
5665}
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00005666
5667static void bnx2x_setup_fan_failure_detection(struct bnx2x *bp)
5668{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00005669 int is_required;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00005670 u32 val;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00005671 int port;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00005672
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00005673 if (BP_NOMCP(bp))
5674 return;
5675
5676 is_required = 0;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00005677 val = SHMEM_RD(bp, dev_info.shared_hw_config.config2) &
5678 SHARED_HW_CFG_FAN_FAILURE_MASK;
5679
5680 if (val == SHARED_HW_CFG_FAN_FAILURE_ENABLED)
5681 is_required = 1;
5682
5683 /*
5684 * The fan failure mechanism is usually related to the PHY type since
5685 * the power consumption of the board is affected by the PHY. Currently,
5686 * fan is required for most designs with SFX7101, BCM8727 and BCM8481.
5687 */
5688 else if (val == SHARED_HW_CFG_FAN_FAILURE_PHY_TYPE)
5689 for (port = PORT_0; port < PORT_MAX; port++) {
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00005690 is_required |=
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00005691 bnx2x_fan_failure_det_req(
5692 bp,
5693 bp->common.shmem_base,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00005694 bp->common.shmem2_base,
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00005695 port);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00005696 }
5697
5698 DP(NETIF_MSG_HW, "fan detection setting: %d\n", is_required);
5699
5700 if (is_required == 0)
5701 return;
5702
5703 /* Fan failure is indicated by SPIO 5 */
5704 bnx2x_set_spio(bp, MISC_REGISTERS_SPIO_5,
5705 MISC_REGISTERS_SPIO_INPUT_HI_Z);
5706
5707 /* set to active low mode */
5708 val = REG_RD(bp, MISC_REG_SPIO_INT);
5709 val |= ((1 << MISC_REGISTERS_SPIO_5) <<
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005710 MISC_REGISTERS_SPIO_INT_OLD_SET_POS);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00005711 REG_WR(bp, MISC_REG_SPIO_INT, val);
5712
5713 /* enable interrupt to signal the IGU */
5714 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
5715 val |= (1 << MISC_REGISTERS_SPIO_5);
5716 REG_WR(bp, MISC_REG_SPIO_EVENT_EN, val);
5717}
5718
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005719static void bnx2x_pretend_func(struct bnx2x *bp, u8 pretend_func_num)
5720{
5721 u32 offset = 0;
5722
5723 if (CHIP_IS_E1(bp))
5724 return;
5725 if (CHIP_IS_E1H(bp) && (pretend_func_num >= E1H_FUNC_MAX))
5726 return;
5727
5728 switch (BP_ABS_FUNC(bp)) {
5729 case 0:
5730 offset = PXP2_REG_PGL_PRETEND_FUNC_F0;
5731 break;
5732 case 1:
5733 offset = PXP2_REG_PGL_PRETEND_FUNC_F1;
5734 break;
5735 case 2:
5736 offset = PXP2_REG_PGL_PRETEND_FUNC_F2;
5737 break;
5738 case 3:
5739 offset = PXP2_REG_PGL_PRETEND_FUNC_F3;
5740 break;
5741 case 4:
5742 offset = PXP2_REG_PGL_PRETEND_FUNC_F4;
5743 break;
5744 case 5:
5745 offset = PXP2_REG_PGL_PRETEND_FUNC_F5;
5746 break;
5747 case 6:
5748 offset = PXP2_REG_PGL_PRETEND_FUNC_F6;
5749 break;
5750 case 7:
5751 offset = PXP2_REG_PGL_PRETEND_FUNC_F7;
5752 break;
5753 default:
5754 return;
5755 }
5756
5757 REG_WR(bp, offset, pretend_func_num);
5758 REG_RD(bp, offset);
5759 DP(NETIF_MSG_HW, "Pretending to func %d\n", pretend_func_num);
5760}
5761
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00005762void bnx2x_pf_disable(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005763{
5764 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
5765 val &= ~IGU_PF_CONF_FUNC_EN;
5766
5767 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
5768 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
5769 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 0);
5770}
5771
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005772static inline void bnx2x__common_init_phy(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005773{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005774 u32 shmem_base[2], shmem2_base[2];
5775 shmem_base[0] = bp->common.shmem_base;
5776 shmem2_base[0] = bp->common.shmem2_base;
5777 if (!CHIP_IS_E1x(bp)) {
5778 shmem_base[1] =
5779 SHMEM2_RD(bp, other_shmem_base_addr);
5780 shmem2_base[1] =
5781 SHMEM2_RD(bp, other_shmem2_base_addr);
5782 }
5783 bnx2x_acquire_phy_lock(bp);
5784 bnx2x_common_init_phy(bp, shmem_base, shmem2_base,
5785 bp->common.chip_id);
5786 bnx2x_release_phy_lock(bp);
5787}
5788
5789/**
5790 * bnx2x_init_hw_common - initialize the HW at the COMMON phase.
5791 *
5792 * @bp: driver handle
5793 */
5794static int bnx2x_init_hw_common(struct bnx2x *bp)
5795{
5796 u32 val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005797
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005798 DP(BNX2X_MSG_MCP, "starting common init func %d\n", BP_ABS_FUNC(bp));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005799
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00005800 bnx2x_reset_common(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005801 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0xffffffff);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005802
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005803 val = 0xfffc;
5804 if (CHIP_IS_E3(bp)) {
5805 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
5806 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
5807 }
5808 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005809
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005810 bnx2x_init_block(bp, BLOCK_MISC, PHASE_COMMON);
5811
5812 if (!CHIP_IS_E1x(bp)) {
5813 u8 abs_func_id;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005814
5815 /**
5816 * 4-port mode or 2-port mode we need to turn of master-enable
5817 * for everyone, after that, turn it back on for self.
5818 * so, we disregard multi-function or not, and always disable
5819 * for all functions on the given path, this means 0,2,4,6 for
5820 * path 0 and 1,3,5,7 for path 1
5821 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005822 for (abs_func_id = BP_PATH(bp);
5823 abs_func_id < E2_FUNC_MAX*2; abs_func_id += 2) {
5824 if (abs_func_id == BP_ABS_FUNC(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005825 REG_WR(bp,
5826 PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER,
5827 1);
5828 continue;
5829 }
5830
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005831 bnx2x_pretend_func(bp, abs_func_id);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005832 /* clear pf enable */
5833 bnx2x_pf_disable(bp);
5834 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
5835 }
5836 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005837
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005838 bnx2x_init_block(bp, BLOCK_PXP, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005839 if (CHIP_IS_E1(bp)) {
5840 /* enable HW interrupt from PXP on USDM overflow
5841 bit 16 on INT_MASK_0 */
5842 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005843 }
5844
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005845 bnx2x_init_block(bp, BLOCK_PXP2, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005846 bnx2x_init_pxp(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005847
5848#ifdef __BIG_ENDIAN
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005849 REG_WR(bp, PXP2_REG_RQ_QM_ENDIAN_M, 1);
5850 REG_WR(bp, PXP2_REG_RQ_TM_ENDIAN_M, 1);
5851 REG_WR(bp, PXP2_REG_RQ_SRC_ENDIAN_M, 1);
5852 REG_WR(bp, PXP2_REG_RQ_CDU_ENDIAN_M, 1);
5853 REG_WR(bp, PXP2_REG_RQ_DBG_ENDIAN_M, 1);
Eilon Greenstein8badd272009-02-12 08:36:15 +00005854 /* make sure this value is 0 */
5855 REG_WR(bp, PXP2_REG_RQ_HC_ENDIAN_M, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005856
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005857/* REG_WR(bp, PXP2_REG_RD_PBF_SWAP_MODE, 1); */
5858 REG_WR(bp, PXP2_REG_RD_QM_SWAP_MODE, 1);
5859 REG_WR(bp, PXP2_REG_RD_TM_SWAP_MODE, 1);
5860 REG_WR(bp, PXP2_REG_RD_SRC_SWAP_MODE, 1);
5861 REG_WR(bp, PXP2_REG_RD_CDURD_SWAP_MODE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005862#endif
5863
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005864 bnx2x_ilt_init_page_size(bp, INITOP_SET);
5865
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005866 if (CHIP_REV_IS_FPGA(bp) && CHIP_IS_E1H(bp))
5867 REG_WR(bp, PXP2_REG_PGL_TAGS_LIMIT, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005868
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005869 /* let the HW do it's magic ... */
5870 msleep(100);
5871 /* finish PXP init */
5872 val = REG_RD(bp, PXP2_REG_RQ_CFG_DONE);
5873 if (val != 1) {
5874 BNX2X_ERR("PXP2 CFG failed\n");
5875 return -EBUSY;
5876 }
5877 val = REG_RD(bp, PXP2_REG_RD_INIT_DONE);
5878 if (val != 1) {
5879 BNX2X_ERR("PXP2 RD_INIT failed\n");
5880 return -EBUSY;
5881 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005882
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005883 /* Timers bug workaround E2 only. We need to set the entire ILT to
5884 * have entries with value "0" and valid bit on.
5885 * This needs to be done by the first PF that is loaded in a path
5886 * (i.e. common phase)
5887 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005888 if (!CHIP_IS_E1x(bp)) {
5889/* In E2 there is a bug in the timers block that can cause function 6 / 7
5890 * (i.e. vnic3) to start even if it is marked as "scan-off".
5891 * This occurs when a different function (func2,3) is being marked
5892 * as "scan-off". Real-life scenario for example: if a driver is being
5893 * load-unloaded while func6,7 are down. This will cause the timer to access
5894 * the ilt, translate to a logical address and send a request to read/write.
5895 * Since the ilt for the function that is down is not valid, this will cause
5896 * a translation error which is unrecoverable.
5897 * The Workaround is intended to make sure that when this happens nothing fatal
5898 * will occur. The workaround:
5899 * 1. First PF driver which loads on a path will:
5900 * a. After taking the chip out of reset, by using pretend,
5901 * it will write "0" to the following registers of
5902 * the other vnics.
5903 * REG_WR(pdev, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
5904 * REG_WR(pdev, CFC_REG_WEAK_ENABLE_PF,0);
5905 * REG_WR(pdev, CFC_REG_STRONG_ENABLE_PF,0);
5906 * And for itself it will write '1' to
5907 * PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER to enable
5908 * dmae-operations (writing to pram for example.)
5909 * note: can be done for only function 6,7 but cleaner this
5910 * way.
5911 * b. Write zero+valid to the entire ILT.
5912 * c. Init the first_timers_ilt_entry, last_timers_ilt_entry of
5913 * VNIC3 (of that port). The range allocated will be the
5914 * entire ILT. This is needed to prevent ILT range error.
5915 * 2. Any PF driver load flow:
5916 * a. ILT update with the physical addresses of the allocated
5917 * logical pages.
5918 * b. Wait 20msec. - note that this timeout is needed to make
5919 * sure there are no requests in one of the PXP internal
5920 * queues with "old" ILT addresses.
5921 * c. PF enable in the PGLC.
5922 * d. Clear the was_error of the PF in the PGLC. (could have
5923 * occured while driver was down)
5924 * e. PF enable in the CFC (WEAK + STRONG)
5925 * f. Timers scan enable
5926 * 3. PF driver unload flow:
5927 * a. Clear the Timers scan_en.
5928 * b. Polling for scan_on=0 for that PF.
5929 * c. Clear the PF enable bit in the PXP.
5930 * d. Clear the PF enable in the CFC (WEAK + STRONG)
5931 * e. Write zero+valid to all ILT entries (The valid bit must
5932 * stay set)
5933 * f. If this is VNIC 3 of a port then also init
5934 * first_timers_ilt_entry to zero and last_timers_ilt_entry
5935 * to the last enrty in the ILT.
5936 *
5937 * Notes:
5938 * Currently the PF error in the PGLC is non recoverable.
5939 * In the future the there will be a recovery routine for this error.
5940 * Currently attention is masked.
5941 * Having an MCP lock on the load/unload process does not guarantee that
5942 * there is no Timer disable during Func6/7 enable. This is because the
5943 * Timers scan is currently being cleared by the MCP on FLR.
5944 * Step 2.d can be done only for PF6/7 and the driver can also check if
5945 * there is error before clearing it. But the flow above is simpler and
5946 * more general.
5947 * All ILT entries are written by zero+valid and not just PF6/7
5948 * ILT entries since in the future the ILT entries allocation for
5949 * PF-s might be dynamic.
5950 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005951 struct ilt_client_info ilt_cli;
5952 struct bnx2x_ilt ilt;
5953 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
5954 memset(&ilt, 0, sizeof(struct bnx2x_ilt));
5955
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04005956 /* initialize dummy TM client */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005957 ilt_cli.start = 0;
5958 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
5959 ilt_cli.client_num = ILT_CLIENT_TM;
5960
5961 /* Step 1: set zeroes to all ilt page entries with valid bit on
5962 * Step 2: set the timers first/last ilt entry to point
5963 * to the entire range to prevent ILT range error for 3rd/4th
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005964 * vnic (this code assumes existance of the vnic)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005965 *
5966 * both steps performed by call to bnx2x_ilt_client_init_op()
5967 * with dummy TM client
5968 *
5969 * we must use pretend since PXP2_REG_RQ_##blk##_FIRST_ILT
5970 * and his brother are split registers
5971 */
5972 bnx2x_pretend_func(bp, (BP_PATH(bp) + 6));
5973 bnx2x_ilt_client_init_op_ilt(bp, &ilt, &ilt_cli, INITOP_CLEAR);
5974 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
5975
5976 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN, BNX2X_PXP_DRAM_ALIGN);
5977 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_RD, BNX2X_PXP_DRAM_ALIGN);
5978 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_SEL, 1);
5979 }
5980
5981
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005982 REG_WR(bp, PXP2_REG_RQ_DISABLE_INPUTS, 0);
5983 REG_WR(bp, PXP2_REG_RD_DISABLE_INPUTS, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005984
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005985 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005986 int factor = CHIP_REV_IS_EMUL(bp) ? 1000 :
5987 (CHIP_REV_IS_FPGA(bp) ? 400 : 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005988 bnx2x_init_block(bp, BLOCK_PGLUE_B, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005989
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005990 bnx2x_init_block(bp, BLOCK_ATC, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005991
5992 /* let the HW do it's magic ... */
5993 do {
5994 msleep(200);
5995 val = REG_RD(bp, ATC_REG_ATC_INIT_DONE);
5996 } while (factor-- && (val != 1));
5997
5998 if (val != 1) {
5999 BNX2X_ERR("ATC_INIT failed\n");
6000 return -EBUSY;
6001 }
6002 }
6003
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006004 bnx2x_init_block(bp, BLOCK_DMAE, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006005
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006006 /* clean the DMAE memory */
6007 bp->dmae_ready = 1;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006008 bnx2x_init_fill(bp, TSEM_REG_PRAM, 0, 8, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006009
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006010 bnx2x_init_block(bp, BLOCK_TCM, PHASE_COMMON);
6011
6012 bnx2x_init_block(bp, BLOCK_UCM, PHASE_COMMON);
6013
6014 bnx2x_init_block(bp, BLOCK_CCM, PHASE_COMMON);
6015
6016 bnx2x_init_block(bp, BLOCK_XCM, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006017
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006018 bnx2x_read_dmae(bp, XSEM_REG_PASSIVE_BUFFER, 3);
6019 bnx2x_read_dmae(bp, CSEM_REG_PASSIVE_BUFFER, 3);
6020 bnx2x_read_dmae(bp, TSEM_REG_PASSIVE_BUFFER, 3);
6021 bnx2x_read_dmae(bp, USEM_REG_PASSIVE_BUFFER, 3);
6022
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006023 bnx2x_init_block(bp, BLOCK_QM, PHASE_COMMON);
Michael Chan37b091b2009-10-10 13:46:55 +00006024
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006025
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006026 /* QM queues pointers table */
6027 bnx2x_qm_init_ptr_table(bp, bp->qm_cid_count, INITOP_SET);
Michael Chan37b091b2009-10-10 13:46:55 +00006028
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006029 /* soft reset pulse */
6030 REG_WR(bp, QM_REG_SOFT_RESET, 1);
6031 REG_WR(bp, QM_REG_SOFT_RESET, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006032
Michael Chan37b091b2009-10-10 13:46:55 +00006033#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006034 bnx2x_init_block(bp, BLOCK_TM, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006035#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006036
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006037 bnx2x_init_block(bp, BLOCK_DORQ, PHASE_COMMON);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006038 REG_WR(bp, DORQ_REG_DPM_CID_OFST, BNX2X_DB_SHIFT);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006039 if (!CHIP_REV_IS_SLOW(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006040 /* enable hw interrupt from doorbell Q */
6041 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006042
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006043 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006044
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006045 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08006046 REG_WR(bp, PRS_REG_A_PRSU_20, 0xf);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006047
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006048 if (!CHIP_IS_E1(bp))
6049 REG_WR(bp, PRS_REG_E1HOV_MODE, bp->path_has_ovlan);
6050
6051 if (!CHIP_IS_E1x(bp) && !CHIP_IS_E3B0(bp))
6052 /* Bit-map indicating which L2 hdrs may appear
6053 * after the basic Ethernet header
6054 */
6055 REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC,
6056 bp->path_has_ovlan ? 7 : 6);
6057
6058 bnx2x_init_block(bp, BLOCK_TSDM, PHASE_COMMON);
6059 bnx2x_init_block(bp, BLOCK_CSDM, PHASE_COMMON);
6060 bnx2x_init_block(bp, BLOCK_USDM, PHASE_COMMON);
6061 bnx2x_init_block(bp, BLOCK_XSDM, PHASE_COMMON);
6062
6063 if (!CHIP_IS_E1x(bp)) {
6064 /* reset VFC memories */
6065 REG_WR(bp, TSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
6066 VFC_MEMORIES_RST_REG_CAM_RST |
6067 VFC_MEMORIES_RST_REG_RAM_RST);
6068 REG_WR(bp, XSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
6069 VFC_MEMORIES_RST_REG_CAM_RST |
6070 VFC_MEMORIES_RST_REG_RAM_RST);
6071
6072 msleep(20);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006073 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006074
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006075 bnx2x_init_block(bp, BLOCK_TSEM, PHASE_COMMON);
6076 bnx2x_init_block(bp, BLOCK_USEM, PHASE_COMMON);
6077 bnx2x_init_block(bp, BLOCK_CSEM, PHASE_COMMON);
6078 bnx2x_init_block(bp, BLOCK_XSEM, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006079
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006080 /* sync semi rtc */
6081 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
6082 0x80000000);
6083 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
6084 0x80000000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006085
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006086 bnx2x_init_block(bp, BLOCK_UPB, PHASE_COMMON);
6087 bnx2x_init_block(bp, BLOCK_XPB, PHASE_COMMON);
6088 bnx2x_init_block(bp, BLOCK_PBF, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006089
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006090 if (!CHIP_IS_E1x(bp))
6091 REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC,
6092 bp->path_has_ovlan ? 7 : 6);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006093
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006094 REG_WR(bp, SRC_REG_SOFT_RST, 1);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006095
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006096 bnx2x_init_block(bp, BLOCK_SRC, PHASE_COMMON);
6097
Michael Chan37b091b2009-10-10 13:46:55 +00006098#ifdef BCM_CNIC
6099 REG_WR(bp, SRC_REG_KEYSEARCH_0, 0x63285672);
6100 REG_WR(bp, SRC_REG_KEYSEARCH_1, 0x24b8f2cc);
6101 REG_WR(bp, SRC_REG_KEYSEARCH_2, 0x223aef9b);
6102 REG_WR(bp, SRC_REG_KEYSEARCH_3, 0x26001e3a);
6103 REG_WR(bp, SRC_REG_KEYSEARCH_4, 0x7ae91116);
6104 REG_WR(bp, SRC_REG_KEYSEARCH_5, 0x5ce5230b);
6105 REG_WR(bp, SRC_REG_KEYSEARCH_6, 0x298d8adf);
6106 REG_WR(bp, SRC_REG_KEYSEARCH_7, 0x6eb0ff09);
6107 REG_WR(bp, SRC_REG_KEYSEARCH_8, 0x1830f82f);
6108 REG_WR(bp, SRC_REG_KEYSEARCH_9, 0x01e46be7);
6109#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006110 REG_WR(bp, SRC_REG_SOFT_RST, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006111
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006112 if (sizeof(union cdu_context) != 1024)
6113 /* we currently assume that a context is 1024 bytes */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006114 dev_alert(&bp->pdev->dev, "please adjust the size "
6115 "of cdu_context(%ld)\n",
Joe Perches7995c642010-02-17 15:01:52 +00006116 (long)sizeof(union cdu_context));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006117
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006118 bnx2x_init_block(bp, BLOCK_CDU, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006119 val = (4 << 24) + (0 << 12) + 1024;
6120 REG_WR(bp, CDU_REG_CDU_GLOBAL_PARAMS, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006121
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006122 bnx2x_init_block(bp, BLOCK_CFC, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006123 REG_WR(bp, CFC_REG_INIT_REG, 0x7FF);
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08006124 /* enable context validation interrupt from CFC */
6125 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
6126
6127 /* set the thresholds to prevent CFC/CDU race */
6128 REG_WR(bp, CFC_REG_DEBUG0, 0x20020000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006129
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006130 bnx2x_init_block(bp, BLOCK_HC, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006131
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006132 if (!CHIP_IS_E1x(bp) && BP_NOMCP(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006133 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x36);
6134
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006135 bnx2x_init_block(bp, BLOCK_IGU, PHASE_COMMON);
6136 bnx2x_init_block(bp, BLOCK_MISC_AEU, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006137
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006138 /* Reset PCIE errors for debug */
6139 REG_WR(bp, 0x2814, 0xffffffff);
6140 REG_WR(bp, 0x3820, 0xffffffff);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006141
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006142 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006143 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_CONTROL_5,
6144 (PXPCS_TL_CONTROL_5_ERR_UNSPPORT1 |
6145 PXPCS_TL_CONTROL_5_ERR_UNSPPORT));
6146 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC345_STAT,
6147 (PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT4 |
6148 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT3 |
6149 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT2));
6150 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC678_STAT,
6151 (PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT7 |
6152 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT6 |
6153 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT5));
6154 }
6155
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006156 bnx2x_init_block(bp, BLOCK_NIG, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006157 if (!CHIP_IS_E1(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006158 /* in E3 this done in per-port section */
6159 if (!CHIP_IS_E3(bp))
6160 REG_WR(bp, NIG_REG_LLH_MF_MODE, IS_MF(bp));
6161 }
6162 if (CHIP_IS_E1H(bp))
6163 /* not applicable for E2 (and above ...) */
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08006164 REG_WR(bp, NIG_REG_LLH_E1HOV_MODE, IS_MF_SD(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006165
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006166 if (CHIP_REV_IS_SLOW(bp))
6167 msleep(200);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006168
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006169 /* finish CFC init */
6170 val = reg_poll(bp, CFC_REG_LL_INIT_DONE, 1, 100, 10);
6171 if (val != 1) {
6172 BNX2X_ERR("CFC LL_INIT failed\n");
6173 return -EBUSY;
6174 }
6175 val = reg_poll(bp, CFC_REG_AC_INIT_DONE, 1, 100, 10);
6176 if (val != 1) {
6177 BNX2X_ERR("CFC AC_INIT failed\n");
6178 return -EBUSY;
6179 }
6180 val = reg_poll(bp, CFC_REG_CAM_INIT_DONE, 1, 100, 10);
6181 if (val != 1) {
6182 BNX2X_ERR("CFC CAM_INIT failed\n");
6183 return -EBUSY;
6184 }
6185 REG_WR(bp, CFC_REG_DEBUG0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006186
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006187 if (CHIP_IS_E1(bp)) {
6188 /* read NIG statistic
6189 to see if this is our first up since powerup */
6190 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6191 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006192
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006193 /* do internal memory self test */
6194 if ((val == 0) && bnx2x_int_mem_test(bp)) {
6195 BNX2X_ERR("internal mem self test failed\n");
6196 return -EBUSY;
6197 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006198 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006199
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006200 bnx2x_setup_fan_failure_detection(bp);
6201
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006202 /* clear PXP2 attentions */
6203 REG_RD(bp, PXP2_REG_PXP2_INT_STS_CLR_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006204
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00006205 bnx2x_enable_blocks_attention(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00006206 bnx2x_enable_blocks_parity(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006207
Yaniv Rosner6bbca912008-08-13 15:57:28 -07006208 if (!BP_NOMCP(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006209 if (CHIP_IS_E1x(bp))
6210 bnx2x__common_init_phy(bp);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07006211 } else
6212 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
6213
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006214 return 0;
6215}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006216
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006217/**
6218 * bnx2x_init_hw_common_chip - init HW at the COMMON_CHIP phase.
6219 *
6220 * @bp: driver handle
6221 */
6222static int bnx2x_init_hw_common_chip(struct bnx2x *bp)
6223{
6224 int rc = bnx2x_init_hw_common(bp);
6225
6226 if (rc)
6227 return rc;
6228
6229 /* In E2 2-PORT mode, same ext phy is used for the two paths */
6230 if (!BP_NOMCP(bp))
6231 bnx2x__common_init_phy(bp);
6232
6233 return 0;
6234}
6235
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006236static int bnx2x_init_hw_port(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006237{
6238 int port = BP_PORT(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006239 int init_phase = port ? PHASE_PORT1 : PHASE_PORT0;
Eilon Greenstein1c063282009-02-12 08:36:43 +00006240 u32 low, high;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006241 u32 val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006242
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006243 bnx2x__link_reset(bp);
6244
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006245 DP(BNX2X_MSG_MCP, "starting port init port %d\n", port);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006246
6247 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006248
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006249 bnx2x_init_block(bp, BLOCK_MISC, init_phase);
6250 bnx2x_init_block(bp, BLOCK_PXP, init_phase);
6251 bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
Eilon Greensteinca003922009-08-12 22:53:28 -07006252
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006253 /* Timers bug workaround: disables the pf_master bit in pglue at
6254 * common phase, we need to enable it here before any dmae access are
6255 * attempted. Therefore we manually added the enable-master to the
6256 * port phase (it also happens in the function phase)
6257 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006258 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006259 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
6260
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006261 bnx2x_init_block(bp, BLOCK_ATC, init_phase);
6262 bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
6263 bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
6264 bnx2x_init_block(bp, BLOCK_QM, init_phase);
6265
6266 bnx2x_init_block(bp, BLOCK_TCM, init_phase);
6267 bnx2x_init_block(bp, BLOCK_UCM, init_phase);
6268 bnx2x_init_block(bp, BLOCK_CCM, init_phase);
6269 bnx2x_init_block(bp, BLOCK_XCM, init_phase);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006270
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006271 /* QM cid (connection) count */
6272 bnx2x_qm_init_cid_count(bp, bp->qm_cid_count, INITOP_SET);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006273
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006274#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006275 bnx2x_init_block(bp, BLOCK_TM, init_phase);
Michael Chan37b091b2009-10-10 13:46:55 +00006276 REG_WR(bp, TM_REG_LIN0_SCAN_TIME + port*4, 20);
6277 REG_WR(bp, TM_REG_LIN0_MAX_ACTIVE_CID + port*4, 31);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006278#endif
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006279
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006280 bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
Eilon Greenstein1c063282009-02-12 08:36:43 +00006281
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006282 if (CHIP_IS_E1(bp) || CHIP_IS_E1H(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006283 bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
6284
6285 if (IS_MF(bp))
6286 low = ((bp->flags & ONE_PORT_FLAG) ? 160 : 246);
6287 else if (bp->dev->mtu > 4096) {
6288 if (bp->flags & ONE_PORT_FLAG)
6289 low = 160;
6290 else {
6291 val = bp->dev->mtu;
6292 /* (24*1024 + val*4)/256 */
6293 low = 96 + (val/64) +
6294 ((val % 64) ? 1 : 0);
6295 }
6296 } else
6297 low = ((bp->flags & ONE_PORT_FLAG) ? 80 : 160);
6298 high = low + 56; /* 14*1024/256 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006299 REG_WR(bp, BRB1_REG_PAUSE_LOW_THRESHOLD_0 + port*4, low);
6300 REG_WR(bp, BRB1_REG_PAUSE_HIGH_THRESHOLD_0 + port*4, high);
6301 }
6302
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006303 if (CHIP_MODE_IS_4_PORT(bp))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006304 REG_WR(bp, (BP_PORT(bp) ?
6305 BRB1_REG_MAC_GUARANTIED_1 :
6306 BRB1_REG_MAC_GUARANTIED_0), 40);
Eilon Greenstein356e2382009-02-12 08:38:32 +00006307
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006308
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006309 bnx2x_init_block(bp, BLOCK_PRS, init_phase);
6310 if (CHIP_IS_E3B0(bp))
6311 /* Ovlan exists only if we are in multi-function +
6312 * switch-dependent mode, in switch-independent there
6313 * is no ovlan headers
6314 */
6315 REG_WR(bp, BP_PORT(bp) ?
6316 PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
6317 PRS_REG_HDRS_AFTER_BASIC_PORT_0,
6318 (bp->path_has_ovlan ? 7 : 6));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006319
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006320 bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
6321 bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
6322 bnx2x_init_block(bp, BLOCK_USDM, init_phase);
6323 bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
6324
6325 bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
6326 bnx2x_init_block(bp, BLOCK_USEM, init_phase);
6327 bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
6328 bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
6329
6330 bnx2x_init_block(bp, BLOCK_UPB, init_phase);
6331 bnx2x_init_block(bp, BLOCK_XPB, init_phase);
6332
6333 bnx2x_init_block(bp, BLOCK_PBF, init_phase);
6334
6335 if (CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006336 /* configure PBF to work without PAUSE mtu 9000 */
6337 REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006338
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006339 /* update threshold */
6340 REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, (9040/16));
6341 /* update init credit */
6342 REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, (9040/16) + 553 - 22);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006343
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006344 /* probe changes */
6345 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 1);
6346 udelay(50);
6347 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0);
6348 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006349
Michael Chan37b091b2009-10-10 13:46:55 +00006350#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006351 bnx2x_init_block(bp, BLOCK_SRC, init_phase);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006352#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006353 bnx2x_init_block(bp, BLOCK_CDU, init_phase);
6354 bnx2x_init_block(bp, BLOCK_CFC, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006355
6356 if (CHIP_IS_E1(bp)) {
6357 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
6358 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
6359 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006360 bnx2x_init_block(bp, BLOCK_HC, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006361
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006362 bnx2x_init_block(bp, BLOCK_IGU, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006363
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006364 bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006365 /* init aeu_mask_attn_func_0/1:
6366 * - SF mode: bits 3-7 are masked. only bits 0-2 are in use
6367 * - MF mode: bit 3 is masked. bits 0-2 are in use as in SF
6368 * bits 4-7 are used for "per vn group attention" */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00006369 val = IS_MF(bp) ? 0xF7 : 0x7;
6370 /* Enable DCBX attention for all but E1 */
6371 val |= CHIP_IS_E1(bp) ? 0 : 0x10;
6372 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006373
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006374 bnx2x_init_block(bp, BLOCK_NIG, init_phase);
Eilon Greenstein356e2382009-02-12 08:38:32 +00006375
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006376 if (!CHIP_IS_E1x(bp)) {
6377 /* Bit-map indicating which L2 hdrs may appear after the
6378 * basic Ethernet header
6379 */
6380 REG_WR(bp, BP_PORT(bp) ?
6381 NIG_REG_P1_HDRS_AFTER_BASIC :
6382 NIG_REG_P0_HDRS_AFTER_BASIC,
6383 IS_MF_SD(bp) ? 7 : 6);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006384
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006385 if (CHIP_IS_E3(bp))
6386 REG_WR(bp, BP_PORT(bp) ?
6387 NIG_REG_LLH1_MF_MODE :
6388 NIG_REG_LLH_MF_MODE, IS_MF(bp));
6389 }
6390 if (!CHIP_IS_E3(bp))
6391 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006392
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006393 if (!CHIP_IS_E1(bp)) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00006394 /* 0x2 disable mf_ov, 0x1 enable */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006395 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK_MF + port*4,
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08006396 (IS_MF_SD(bp) ? 0x1 : 0x2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006397
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006398 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006399 val = 0;
6400 switch (bp->mf_mode) {
6401 case MULTI_FUNCTION_SD:
6402 val = 1;
6403 break;
6404 case MULTI_FUNCTION_SI:
6405 val = 2;
6406 break;
6407 }
6408
6409 REG_WR(bp, (BP_PORT(bp) ? NIG_REG_LLH1_CLS_TYPE :
6410 NIG_REG_LLH0_CLS_TYPE), val);
6411 }
Eilon Greenstein1c063282009-02-12 08:36:43 +00006412 {
6413 REG_WR(bp, NIG_REG_LLFC_ENABLE_0 + port*4, 0);
6414 REG_WR(bp, NIG_REG_LLFC_OUT_EN_0 + port*4, 0);
6415 REG_WR(bp, NIG_REG_PAUSE_ENABLE_0 + port*4, 1);
6416 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006417 }
6418
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006419
6420 /* If SPIO5 is set to generate interrupts, enable it for this port */
6421 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
6422 if (val & (1 << MISC_REGISTERS_SPIO_5)) {
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006423 u32 reg_addr = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
6424 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
6425 val = REG_RD(bp, reg_addr);
Eliezer Tamirf1410642008-02-28 11:51:50 -08006426 val |= AEU_INPUTS_ATTN_BITS_SPIO5;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006427 REG_WR(bp, reg_addr, val);
Eliezer Tamirf1410642008-02-28 11:51:50 -08006428 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006429
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006430 return 0;
6431}
6432
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006433static void bnx2x_ilt_wr(struct bnx2x *bp, u32 index, dma_addr_t addr)
6434{
6435 int reg;
6436
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006437 if (CHIP_IS_E1(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006438 reg = PXP2_REG_RQ_ONCHIP_AT + index*8;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006439 else
6440 reg = PXP2_REG_RQ_ONCHIP_AT_B0 + index*8;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006441
6442 bnx2x_wb_wr(bp, reg, ONCHIP_ADDR1(addr), ONCHIP_ADDR2(addr));
6443}
6444
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006445static inline void bnx2x_igu_clear_sb(struct bnx2x *bp, u8 idu_sb_id)
6446{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006447 bnx2x_igu_clear_sb_gen(bp, BP_FUNC(bp), idu_sb_id, true /*PF*/);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006448}
6449
6450static inline void bnx2x_clear_func_ilt(struct bnx2x *bp, u32 func)
6451{
6452 u32 i, base = FUNC_ILT_BASE(func);
6453 for (i = base; i < base + ILT_PER_FUNC; i++)
6454 bnx2x_ilt_wr(bp, i, 0);
6455}
6456
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006457static int bnx2x_init_hw_func(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006458{
6459 int port = BP_PORT(bp);
6460 int func = BP_FUNC(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006461 int init_phase = PHASE_PF0 + func;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006462 struct bnx2x_ilt *ilt = BP_ILT(bp);
6463 u16 cdu_ilt_start;
Eilon Greenstein8badd272009-02-12 08:36:15 +00006464 u32 addr, val;
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00006465 u32 main_mem_base, main_mem_size, main_mem_prty_clr;
6466 int i, main_mem_width;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006467
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006468 DP(BNX2X_MSG_MCP, "starting func init func %d\n", func);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006469
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006470 /* FLR cleanup - hmmm */
6471 if (!CHIP_IS_E1x(bp))
6472 bnx2x_pf_flr_clnup(bp);
6473
Eilon Greenstein8badd272009-02-12 08:36:15 +00006474 /* set MSI reconfigure capability */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006475 if (bp->common.int_block == INT_BLOCK_HC) {
6476 addr = (port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0);
6477 val = REG_RD(bp, addr);
6478 val |= HC_CONFIG_0_REG_MSI_ATTN_EN_0;
6479 REG_WR(bp, addr, val);
6480 }
Eilon Greenstein8badd272009-02-12 08:36:15 +00006481
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006482 bnx2x_init_block(bp, BLOCK_PXP, init_phase);
6483 bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
6484
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006485 ilt = BP_ILT(bp);
6486 cdu_ilt_start = ilt->clients[ILT_CLIENT_CDU].start;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006487
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006488 for (i = 0; i < L2_ILT_LINES(bp); i++) {
6489 ilt->lines[cdu_ilt_start + i].page =
6490 bp->context.vcxt + (ILT_PAGE_CIDS * i);
6491 ilt->lines[cdu_ilt_start + i].page_mapping =
6492 bp->context.cxt_mapping + (CDU_ILT_PAGE_SZ * i);
6493 /* cdu ilt pages are allocated manually so there's no need to
6494 set the size */
6495 }
6496 bnx2x_ilt_init_op(bp, INITOP_SET);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006497
Michael Chan37b091b2009-10-10 13:46:55 +00006498#ifdef BCM_CNIC
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006499 bnx2x_src_init_t2(bp, bp->t2, bp->t2_mapping, SRC_CONN_NUM);
Michael Chan37b091b2009-10-10 13:46:55 +00006500
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006501 /* T1 hash bits value determines the T1 number of entries */
6502 REG_WR(bp, SRC_REG_NUMBER_HASH_BITS0 + port*4, SRC_HASH_BITS);
Michael Chan37b091b2009-10-10 13:46:55 +00006503#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006504
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006505#ifndef BCM_CNIC
6506 /* set NIC mode */
6507 REG_WR(bp, PRS_REG_NIC_MODE, 1);
6508#endif /* BCM_CNIC */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006509
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006510 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006511 u32 pf_conf = IGU_PF_CONF_FUNC_EN;
6512
6513 /* Turn on a single ISR mode in IGU if driver is going to use
6514 * INT#x or MSI
6515 */
6516 if (!(bp->flags & USING_MSIX_FLAG))
6517 pf_conf |= IGU_PF_CONF_SINGLE_ISR_EN;
6518 /*
6519 * Timers workaround bug: function init part.
6520 * Need to wait 20msec after initializing ILT,
6521 * needed to make sure there are no requests in
6522 * one of the PXP internal queues with "old" ILT addresses
6523 */
6524 msleep(20);
6525 /*
6526 * Master enable - Due to WB DMAE writes performed before this
6527 * register is re-initialized as part of the regular function
6528 * init
6529 */
6530 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
6531 /* Enable the function in IGU */
6532 REG_WR(bp, IGU_REG_PF_CONFIGURATION, pf_conf);
6533 }
6534
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006535 bp->dmae_ready = 1;
6536
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006537 bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006538
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006539 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006540 REG_WR(bp, PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR, func);
6541
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006542 bnx2x_init_block(bp, BLOCK_ATC, init_phase);
6543 bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
6544 bnx2x_init_block(bp, BLOCK_NIG, init_phase);
6545 bnx2x_init_block(bp, BLOCK_SRC, init_phase);
6546 bnx2x_init_block(bp, BLOCK_MISC, init_phase);
6547 bnx2x_init_block(bp, BLOCK_TCM, init_phase);
6548 bnx2x_init_block(bp, BLOCK_UCM, init_phase);
6549 bnx2x_init_block(bp, BLOCK_CCM, init_phase);
6550 bnx2x_init_block(bp, BLOCK_XCM, init_phase);
6551 bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
6552 bnx2x_init_block(bp, BLOCK_USEM, init_phase);
6553 bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
6554 bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006555
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006556 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006557 REG_WR(bp, QM_REG_PF_EN, 1);
6558
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006559 if (!CHIP_IS_E1x(bp)) {
6560 REG_WR(bp, TSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
6561 REG_WR(bp, USEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
6562 REG_WR(bp, CSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
6563 REG_WR(bp, XSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
6564 }
6565 bnx2x_init_block(bp, BLOCK_QM, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006566
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006567 bnx2x_init_block(bp, BLOCK_TM, init_phase);
6568 bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
6569 bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
6570 bnx2x_init_block(bp, BLOCK_PRS, init_phase);
6571 bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
6572 bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
6573 bnx2x_init_block(bp, BLOCK_USDM, init_phase);
6574 bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
6575 bnx2x_init_block(bp, BLOCK_UPB, init_phase);
6576 bnx2x_init_block(bp, BLOCK_XPB, init_phase);
6577 bnx2x_init_block(bp, BLOCK_PBF, init_phase);
6578 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006579 REG_WR(bp, PBF_REG_DISABLE_PF, 0);
6580
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006581 bnx2x_init_block(bp, BLOCK_CDU, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006582
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006583 bnx2x_init_block(bp, BLOCK_CFC, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006584
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006585 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006586 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 1);
6587
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00006588 if (IS_MF(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006589 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00006590 REG_WR(bp, NIG_REG_LLH0_FUNC_VLAN_ID + port*8, bp->mf_ov);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006591 }
6592
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006593 bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006594
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006595 /* HC init per function */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006596 if (bp->common.int_block == INT_BLOCK_HC) {
6597 if (CHIP_IS_E1H(bp)) {
6598 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
6599
6600 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
6601 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
6602 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006603 bnx2x_init_block(bp, BLOCK_HC, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006604
6605 } else {
6606 int num_segs, sb_idx, prod_offset;
6607
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006608 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
6609
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006610 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006611 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
6612 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
6613 }
6614
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006615 bnx2x_init_block(bp, BLOCK_IGU, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006616
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006617 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006618 int dsb_idx = 0;
6619 /**
6620 * Producer memory:
6621 * E2 mode: address 0-135 match to the mapping memory;
6622 * 136 - PF0 default prod; 137 - PF1 default prod;
6623 * 138 - PF2 default prod; 139 - PF3 default prod;
6624 * 140 - PF0 attn prod; 141 - PF1 attn prod;
6625 * 142 - PF2 attn prod; 143 - PF3 attn prod;
6626 * 144-147 reserved.
6627 *
6628 * E1.5 mode - In backward compatible mode;
6629 * for non default SB; each even line in the memory
6630 * holds the U producer and each odd line hold
6631 * the C producer. The first 128 producers are for
6632 * NDSB (PF0 - 0-31; PF1 - 32-63 and so on). The last 20
6633 * producers are for the DSB for each PF.
6634 * Each PF has five segments: (the order inside each
6635 * segment is PF0; PF1; PF2; PF3) - 128-131 U prods;
6636 * 132-135 C prods; 136-139 X prods; 140-143 T prods;
6637 * 144-147 attn prods;
6638 */
6639 /* non-default-status-blocks */
6640 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
6641 IGU_BC_NDSB_NUM_SEGS : IGU_NORM_NDSB_NUM_SEGS;
6642 for (sb_idx = 0; sb_idx < bp->igu_sb_cnt; sb_idx++) {
6643 prod_offset = (bp->igu_base_sb + sb_idx) *
6644 num_segs;
6645
6646 for (i = 0; i < num_segs; i++) {
6647 addr = IGU_REG_PROD_CONS_MEMORY +
6648 (prod_offset + i) * 4;
6649 REG_WR(bp, addr, 0);
6650 }
6651 /* send consumer update with value 0 */
6652 bnx2x_ack_sb(bp, bp->igu_base_sb + sb_idx,
6653 USTORM_ID, 0, IGU_INT_NOP, 1);
6654 bnx2x_igu_clear_sb(bp,
6655 bp->igu_base_sb + sb_idx);
6656 }
6657
6658 /* default-status-blocks */
6659 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
6660 IGU_BC_DSB_NUM_SEGS : IGU_NORM_DSB_NUM_SEGS;
6661
6662 if (CHIP_MODE_IS_4_PORT(bp))
6663 dsb_idx = BP_FUNC(bp);
6664 else
6665 dsb_idx = BP_E1HVN(bp);
6666
6667 prod_offset = (CHIP_INT_MODE_IS_BC(bp) ?
6668 IGU_BC_BASE_DSB_PROD + dsb_idx :
6669 IGU_NORM_BASE_DSB_PROD + dsb_idx);
6670
6671 for (i = 0; i < (num_segs * E1HVN_MAX);
6672 i += E1HVN_MAX) {
6673 addr = IGU_REG_PROD_CONS_MEMORY +
6674 (prod_offset + i)*4;
6675 REG_WR(bp, addr, 0);
6676 }
6677 /* send consumer update with 0 */
6678 if (CHIP_INT_MODE_IS_BC(bp)) {
6679 bnx2x_ack_sb(bp, bp->igu_dsb_id,
6680 USTORM_ID, 0, IGU_INT_NOP, 1);
6681 bnx2x_ack_sb(bp, bp->igu_dsb_id,
6682 CSTORM_ID, 0, IGU_INT_NOP, 1);
6683 bnx2x_ack_sb(bp, bp->igu_dsb_id,
6684 XSTORM_ID, 0, IGU_INT_NOP, 1);
6685 bnx2x_ack_sb(bp, bp->igu_dsb_id,
6686 TSTORM_ID, 0, IGU_INT_NOP, 1);
6687 bnx2x_ack_sb(bp, bp->igu_dsb_id,
6688 ATTENTION_ID, 0, IGU_INT_NOP, 1);
6689 } else {
6690 bnx2x_ack_sb(bp, bp->igu_dsb_id,
6691 USTORM_ID, 0, IGU_INT_NOP, 1);
6692 bnx2x_ack_sb(bp, bp->igu_dsb_id,
6693 ATTENTION_ID, 0, IGU_INT_NOP, 1);
6694 }
6695 bnx2x_igu_clear_sb(bp, bp->igu_dsb_id);
6696
6697 /* !!! these should become driver const once
6698 rf-tool supports split-68 const */
6699 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_LSB, 0);
6700 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_MSB, 0);
6701 REG_WR(bp, IGU_REG_SB_MASK_LSB, 0);
6702 REG_WR(bp, IGU_REG_SB_MASK_MSB, 0);
6703 REG_WR(bp, IGU_REG_PBA_STATUS_LSB, 0);
6704 REG_WR(bp, IGU_REG_PBA_STATUS_MSB, 0);
6705 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006706 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006707
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006708 /* Reset PCIE errors for debug */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006709 REG_WR(bp, 0x2114, 0xffffffff);
6710 REG_WR(bp, 0x2120, 0xffffffff);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006711
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00006712 if (CHIP_IS_E1x(bp)) {
6713 main_mem_size = HC_REG_MAIN_MEMORY_SIZE / 2; /*dwords*/
6714 main_mem_base = HC_REG_MAIN_MEMORY +
6715 BP_PORT(bp) * (main_mem_size * 4);
6716 main_mem_prty_clr = HC_REG_HC_PRTY_STS_CLR;
6717 main_mem_width = 8;
6718
6719 val = REG_RD(bp, main_mem_prty_clr);
6720 if (val)
6721 DP(BNX2X_MSG_MCP, "Hmmm... Parity errors in HC "
6722 "block during "
6723 "function init (0x%x)!\n", val);
6724
6725 /* Clear "false" parity errors in MSI-X table */
6726 for (i = main_mem_base;
6727 i < main_mem_base + main_mem_size * 4;
6728 i += main_mem_width) {
6729 bnx2x_read_dmae(bp, i, main_mem_width / 4);
6730 bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data),
6731 i, main_mem_width / 4);
6732 }
6733 /* Clear HC parity attention */
6734 REG_RD(bp, main_mem_prty_clr);
6735 }
6736
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006737#ifdef BNX2X_STOP_ON_ERROR
6738 /* Enable STORMs SP logging */
6739 REG_WR8(bp, BAR_USTRORM_INTMEM +
6740 USTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
6741 REG_WR8(bp, BAR_TSTRORM_INTMEM +
6742 TSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
6743 REG_WR8(bp, BAR_CSTRORM_INTMEM +
6744 CSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
6745 REG_WR8(bp, BAR_XSTRORM_INTMEM +
6746 XSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
6747#endif
6748
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006749 bnx2x_phy_probe(&bp->link_params);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006750
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006751 return 0;
6752}
6753
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006754
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00006755void bnx2x_free_mem(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006756{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006757 /* fastpath */
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00006758 bnx2x_free_fp_mem(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006759 /* end of fastpath */
6760
6761 BNX2X_PCI_FREE(bp->def_status_blk, bp->def_status_blk_mapping,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006762 sizeof(struct host_sp_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006763
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006764 BNX2X_PCI_FREE(bp->fw_stats, bp->fw_stats_mapping,
6765 bp->fw_stats_data_sz + bp->fw_stats_req_sz);
6766
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006767 BNX2X_PCI_FREE(bp->slowpath, bp->slowpath_mapping,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006768 sizeof(struct bnx2x_slowpath));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006769
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006770 BNX2X_PCI_FREE(bp->context.vcxt, bp->context.cxt_mapping,
6771 bp->context.size);
6772
6773 bnx2x_ilt_mem_op(bp, ILT_MEMOP_FREE);
6774
6775 BNX2X_FREE(bp->ilt->lines);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006776
Michael Chan37b091b2009-10-10 13:46:55 +00006777#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006778 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006779 BNX2X_PCI_FREE(bp->cnic_sb.e2_sb, bp->cnic_sb_mapping,
6780 sizeof(struct host_hc_status_block_e2));
6781 else
6782 BNX2X_PCI_FREE(bp->cnic_sb.e1x_sb, bp->cnic_sb_mapping,
6783 sizeof(struct host_hc_status_block_e1x));
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006784
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006785 BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, SRC_T2_SZ);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006786#endif
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006787
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006788 BNX2X_PCI_FREE(bp->spq, bp->spq_mapping, BCM_PAGE_SIZE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006789
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006790 BNX2X_PCI_FREE(bp->eq_ring, bp->eq_mapping,
6791 BCM_PAGE_SIZE * NUM_EQ_PAGES);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006792}
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006793
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006794static inline int bnx2x_alloc_fw_stats_mem(struct bnx2x *bp)
6795{
6796 int num_groups;
6797
6798 /* number of eth_queues */
6799 u8 num_queue_stats = BNX2X_NUM_ETH_QUEUES(bp);
6800
6801 /* Total number of FW statistics requests =
6802 * 1 for port stats + 1 for PF stats + num_eth_queues */
6803 bp->fw_stats_num = 2 + num_queue_stats;
6804
6805
6806 /* Request is built from stats_query_header and an array of
6807 * stats_query_cmd_group each of which contains
6808 * STATS_QUERY_CMD_COUNT rules. The real number or requests is
6809 * configured in the stats_query_header.
6810 */
6811 num_groups = (2 + num_queue_stats) / STATS_QUERY_CMD_COUNT +
6812 (((2 + num_queue_stats) % STATS_QUERY_CMD_COUNT) ? 1 : 0);
6813
6814 bp->fw_stats_req_sz = sizeof(struct stats_query_header) +
6815 num_groups * sizeof(struct stats_query_cmd_group);
6816
6817 /* Data for statistics requests + stats_conter
6818 *
6819 * stats_counter holds per-STORM counters that are incremented
6820 * when STORM has finished with the current request.
6821 */
6822 bp->fw_stats_data_sz = sizeof(struct per_port_stats) +
6823 sizeof(struct per_pf_stats) +
6824 sizeof(struct per_queue_stats) * num_queue_stats +
6825 sizeof(struct stats_counter);
6826
6827 BNX2X_PCI_ALLOC(bp->fw_stats, &bp->fw_stats_mapping,
6828 bp->fw_stats_data_sz + bp->fw_stats_req_sz);
6829
6830 /* Set shortcuts */
6831 bp->fw_stats_req = (struct bnx2x_fw_stats_req *)bp->fw_stats;
6832 bp->fw_stats_req_mapping = bp->fw_stats_mapping;
6833
6834 bp->fw_stats_data = (struct bnx2x_fw_stats_data *)
6835 ((u8 *)bp->fw_stats + bp->fw_stats_req_sz);
6836
6837 bp->fw_stats_data_mapping = bp->fw_stats_mapping +
6838 bp->fw_stats_req_sz;
6839 return 0;
6840
6841alloc_mem_err:
6842 BNX2X_PCI_FREE(bp->fw_stats, bp->fw_stats_mapping,
6843 bp->fw_stats_data_sz + bp->fw_stats_req_sz);
6844 return -ENOMEM;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006845}
6846
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006847
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00006848int bnx2x_alloc_mem(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006849{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006850#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006851 if (!CHIP_IS_E1x(bp))
6852 /* size = the status block + ramrod buffers */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006853 BNX2X_PCI_ALLOC(bp->cnic_sb.e2_sb, &bp->cnic_sb_mapping,
6854 sizeof(struct host_hc_status_block_e2));
6855 else
6856 BNX2X_PCI_ALLOC(bp->cnic_sb.e1x_sb, &bp->cnic_sb_mapping,
6857 sizeof(struct host_hc_status_block_e1x));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006858
6859 /* allocate searcher T2 table */
6860 BNX2X_PCI_ALLOC(bp->t2, &bp->t2_mapping, SRC_T2_SZ);
6861#endif
6862
6863
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006864 BNX2X_PCI_ALLOC(bp->def_status_blk, &bp->def_status_blk_mapping,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006865 sizeof(struct host_sp_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006866
6867 BNX2X_PCI_ALLOC(bp->slowpath, &bp->slowpath_mapping,
6868 sizeof(struct bnx2x_slowpath));
6869
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006870 /* Allocated memory for FW statistics */
6871 if (bnx2x_alloc_fw_stats_mem(bp))
6872 goto alloc_mem_err;
6873
Ariel Elior6383c0b2011-07-14 08:31:57 +00006874 bp->context.size = sizeof(union cdu_context) * BNX2X_L2_CID_COUNT(bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006875
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006876 BNX2X_PCI_ALLOC(bp->context.vcxt, &bp->context.cxt_mapping,
6877 bp->context.size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006878
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006879 BNX2X_ALLOC(bp->ilt->lines, sizeof(struct ilt_line) * ILT_MAX_LINES);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006880
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006881 if (bnx2x_ilt_mem_op(bp, ILT_MEMOP_ALLOC))
6882 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006883
6884 /* Slow path ring */
6885 BNX2X_PCI_ALLOC(bp->spq, &bp->spq_mapping, BCM_PAGE_SIZE);
6886
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006887 /* EQ */
6888 BNX2X_PCI_ALLOC(bp->eq_ring, &bp->eq_mapping,
6889 BCM_PAGE_SIZE * NUM_EQ_PAGES);
Tom Herbertab532cf2011-02-16 10:27:02 +00006890
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00006891
6892 /* fastpath */
6893 /* need to be done at the end, since it's self adjusting to amount
6894 * of memory available for RSS queues
6895 */
6896 if (bnx2x_alloc_fp_mem(bp))
6897 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006898 return 0;
6899
6900alloc_mem_err:
6901 bnx2x_free_mem(bp);
6902 return -ENOMEM;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006903}
6904
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006905/*
6906 * Init service functions
6907 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006908
6909int bnx2x_set_mac_one(struct bnx2x *bp, u8 *mac,
6910 struct bnx2x_vlan_mac_obj *obj, bool set,
6911 int mac_type, unsigned long *ramrod_flags)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006912{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006913 int rc;
6914 struct bnx2x_vlan_mac_ramrod_params ramrod_param;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006915
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006916 memset(&ramrod_param, 0, sizeof(ramrod_param));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006917
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006918 /* Fill general parameters */
6919 ramrod_param.vlan_mac_obj = obj;
6920 ramrod_param.ramrod_flags = *ramrod_flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006921
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006922 /* Fill a user request section if needed */
6923 if (!test_bit(RAMROD_CONT, ramrod_flags)) {
6924 memcpy(ramrod_param.user_req.u.mac.mac, mac, ETH_ALEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006925
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006926 __set_bit(mac_type, &ramrod_param.user_req.vlan_mac_flags);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006927
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006928 /* Set the command: ADD or DEL */
6929 if (set)
6930 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_ADD;
6931 else
6932 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_DEL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006933 }
6934
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006935 rc = bnx2x_config_vlan_mac(bp, &ramrod_param);
6936 if (rc < 0)
6937 BNX2X_ERR("%s MAC failed\n", (set ? "Set" : "Del"));
6938 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006939}
6940
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006941int bnx2x_del_all_macs(struct bnx2x *bp,
6942 struct bnx2x_vlan_mac_obj *mac_obj,
6943 int mac_type, bool wait_for_comp)
Michael Chane665bfd2009-10-10 13:46:54 +00006944{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006945 int rc;
6946 unsigned long ramrod_flags = 0, vlan_mac_flags = 0;
6947
6948 /* Wait for completion of requested */
6949 if (wait_for_comp)
6950 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
6951
6952 /* Set the mac type of addresses we want to clear */
6953 __set_bit(mac_type, &vlan_mac_flags);
6954
6955 rc = mac_obj->delete_all(bp, mac_obj, &vlan_mac_flags, &ramrod_flags);
6956 if (rc < 0)
6957 BNX2X_ERR("Failed to delete MACs: %d\n", rc);
6958
6959 return rc;
Michael Chane665bfd2009-10-10 13:46:54 +00006960}
6961
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006962int bnx2x_set_eth_mac(struct bnx2x *bp, bool set)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08006963{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006964 unsigned long ramrod_flags = 0;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08006965
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006966 DP(NETIF_MSG_IFUP, "Adding Eth MAC\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08006967
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006968 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
6969 /* Eth MAC is set on RSS leading client (fp[0]) */
6970 return bnx2x_set_mac_one(bp, bp->dev->dev_addr, &bp->fp->mac_obj, set,
6971 BNX2X_ETH_MAC, &ramrod_flags);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08006972}
6973
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006974int bnx2x_setup_leading(struct bnx2x *bp)
Michael Chane665bfd2009-10-10 13:46:54 +00006975{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006976 return bnx2x_setup_queue(bp, &bp->fp[0], 1);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006977}
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08006978
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00006979/**
Dmitry Kravkove8920672011-05-04 23:52:40 +00006980 * bnx2x_set_int_mode - configure interrupt mode
6981 *
6982 * @bp: driver handle
6983 *
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00006984 * In case of MSI-X it will also try to enable MSI-X.
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00006985 */
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +00006986static void __devinit bnx2x_set_int_mode(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006987{
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +00006988 switch (int_mode) {
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00006989 case INT_MODE_MSI:
6990 bnx2x_enable_msi(bp);
6991 /* falling through... */
6992 case INT_MODE_INTx:
Ariel Elior6383c0b2011-07-14 08:31:57 +00006993 bp->num_queues = 1 + NON_ETH_CONTEXT_USE;
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00006994 DP(NETIF_MSG_IFUP, "set number of queues to 1\n");
Eilon Greensteinca003922009-08-12 22:53:28 -07006995 break;
Eilon Greensteinca003922009-08-12 22:53:28 -07006996 default:
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00006997 /* Set number of queues according to bp->multi_mode value */
6998 bnx2x_set_num_queues(bp);
6999
7000 DP(NETIF_MSG_IFUP, "set number of queues to %d\n",
7001 bp->num_queues);
7002
7003 /* if we can't use MSI-X we only need one fp,
7004 * so try to enable MSI-X with the requested number of fp's
7005 * and fallback to MSI or legacy INTx with one fp
7006 */
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +00007007 if (bnx2x_enable_msix(bp)) {
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007008 /* failed to enable MSI-X */
7009 if (bp->multi_mode)
7010 DP(NETIF_MSG_IFUP,
7011 "Multi requested but failed to "
7012 "enable MSI-X (%d), "
7013 "set number of queues to %d\n",
7014 bp->num_queues,
Ariel Elior6383c0b2011-07-14 08:31:57 +00007015 1 + NON_ETH_CONTEXT_USE);
7016 bp->num_queues = 1 + NON_ETH_CONTEXT_USE;
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007017
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +00007018 /* Try to enable MSI */
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007019 if (!(bp->flags & DISABLE_MSI_FLAG))
7020 bnx2x_enable_msi(bp);
7021 }
Eilon Greensteinca003922009-08-12 22:53:28 -07007022 break;
7023 }
Eilon Greensteinca003922009-08-12 22:53:28 -07007024}
7025
Dmitry Kravkovc2bff632010-10-06 03:33:18 +00007026/* must be called prioir to any HW initializations */
7027static inline u16 bnx2x_cid_ilt_lines(struct bnx2x *bp)
7028{
7029 return L2_ILT_LINES(bp);
7030}
7031
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007032void bnx2x_ilt_set_info(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007033{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007034 struct ilt_client_info *ilt_client;
7035 struct bnx2x_ilt *ilt = BP_ILT(bp);
7036 u16 line = 0;
7037
7038 ilt->start_line = FUNC_ILT_BASE(BP_FUNC(bp));
7039 DP(BNX2X_MSG_SP, "ilt starts at line %d\n", ilt->start_line);
7040
7041 /* CDU */
7042 ilt_client = &ilt->clients[ILT_CLIENT_CDU];
7043 ilt_client->client_num = ILT_CLIENT_CDU;
7044 ilt_client->page_size = CDU_ILT_PAGE_SZ;
7045 ilt_client->flags = ILT_CLIENT_SKIP_MEM;
7046 ilt_client->start = line;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007047 line += bnx2x_cid_ilt_lines(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007048#ifdef BCM_CNIC
7049 line += CNIC_ILT_LINES;
7050#endif
7051 ilt_client->end = line - 1;
7052
7053 DP(BNX2X_MSG_SP, "ilt client[CDU]: start %d, end %d, psz 0x%x, "
7054 "flags 0x%x, hw psz %d\n",
7055 ilt_client->start,
7056 ilt_client->end,
7057 ilt_client->page_size,
7058 ilt_client->flags,
7059 ilog2(ilt_client->page_size >> 12));
7060
7061 /* QM */
7062 if (QM_INIT(bp->qm_cid_count)) {
7063 ilt_client = &ilt->clients[ILT_CLIENT_QM];
7064 ilt_client->client_num = ILT_CLIENT_QM;
7065 ilt_client->page_size = QM_ILT_PAGE_SZ;
7066 ilt_client->flags = 0;
7067 ilt_client->start = line;
7068
7069 /* 4 bytes for each cid */
7070 line += DIV_ROUND_UP(bp->qm_cid_count * QM_QUEUES_PER_FUNC * 4,
7071 QM_ILT_PAGE_SZ);
7072
7073 ilt_client->end = line - 1;
7074
7075 DP(BNX2X_MSG_SP, "ilt client[QM]: start %d, end %d, psz 0x%x, "
7076 "flags 0x%x, hw psz %d\n",
7077 ilt_client->start,
7078 ilt_client->end,
7079 ilt_client->page_size,
7080 ilt_client->flags,
7081 ilog2(ilt_client->page_size >> 12));
7082
7083 }
7084 /* SRC */
7085 ilt_client = &ilt->clients[ILT_CLIENT_SRC];
7086#ifdef BCM_CNIC
7087 ilt_client->client_num = ILT_CLIENT_SRC;
7088 ilt_client->page_size = SRC_ILT_PAGE_SZ;
7089 ilt_client->flags = 0;
7090 ilt_client->start = line;
7091 line += SRC_ILT_LINES;
7092 ilt_client->end = line - 1;
7093
7094 DP(BNX2X_MSG_SP, "ilt client[SRC]: start %d, end %d, psz 0x%x, "
7095 "flags 0x%x, hw psz %d\n",
7096 ilt_client->start,
7097 ilt_client->end,
7098 ilt_client->page_size,
7099 ilt_client->flags,
7100 ilog2(ilt_client->page_size >> 12));
7101
7102#else
7103 ilt_client->flags = (ILT_CLIENT_SKIP_INIT | ILT_CLIENT_SKIP_MEM);
7104#endif
7105
7106 /* TM */
7107 ilt_client = &ilt->clients[ILT_CLIENT_TM];
7108#ifdef BCM_CNIC
7109 ilt_client->client_num = ILT_CLIENT_TM;
7110 ilt_client->page_size = TM_ILT_PAGE_SZ;
7111 ilt_client->flags = 0;
7112 ilt_client->start = line;
7113 line += TM_ILT_LINES;
7114 ilt_client->end = line - 1;
7115
7116 DP(BNX2X_MSG_SP, "ilt client[TM]: start %d, end %d, psz 0x%x, "
7117 "flags 0x%x, hw psz %d\n",
7118 ilt_client->start,
7119 ilt_client->end,
7120 ilt_client->page_size,
7121 ilt_client->flags,
7122 ilog2(ilt_client->page_size >> 12));
7123
7124#else
7125 ilt_client->flags = (ILT_CLIENT_SKIP_INIT | ILT_CLIENT_SKIP_MEM);
7126#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007127 BUG_ON(line > ILT_MAX_LINES);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007128}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007129
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007130/**
7131 * bnx2x_pf_q_prep_init - prepare INIT transition parameters
7132 *
7133 * @bp: driver handle
7134 * @fp: pointer to fastpath
7135 * @init_params: pointer to parameters structure
7136 *
7137 * parameters configured:
7138 * - HC configuration
7139 * - Queue's CDU context
7140 */
7141static inline void bnx2x_pf_q_prep_init(struct bnx2x *bp,
7142 struct bnx2x_fastpath *fp, struct bnx2x_queue_init_params *init_params)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007143{
Ariel Elior6383c0b2011-07-14 08:31:57 +00007144
7145 u8 cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007146 /* FCoE Queue uses Default SB, thus has no HC capabilities */
7147 if (!IS_FCOE_FP(fp)) {
7148 __set_bit(BNX2X_Q_FLG_HC, &init_params->rx.flags);
7149 __set_bit(BNX2X_Q_FLG_HC, &init_params->tx.flags);
7150
7151 /* If HC is supporterd, enable host coalescing in the transition
7152 * to INIT state.
7153 */
7154 __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->rx.flags);
7155 __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->tx.flags);
7156
7157 /* HC rate */
7158 init_params->rx.hc_rate = bp->rx_ticks ?
7159 (1000000 / bp->rx_ticks) : 0;
7160 init_params->tx.hc_rate = bp->tx_ticks ?
7161 (1000000 / bp->tx_ticks) : 0;
7162
7163 /* FW SB ID */
7164 init_params->rx.fw_sb_id = init_params->tx.fw_sb_id =
7165 fp->fw_sb_id;
7166
7167 /*
7168 * CQ index among the SB indices: FCoE clients uses the default
7169 * SB, therefore it's different.
7170 */
Ariel Elior6383c0b2011-07-14 08:31:57 +00007171 init_params->rx.sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
7172 init_params->tx.sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007173 }
7174
Ariel Elior6383c0b2011-07-14 08:31:57 +00007175 /* set maximum number of COSs supported by this queue */
7176 init_params->max_cos = fp->max_cos;
7177
7178 DP(BNX2X_MSG_SP, "fp: %d setting queue params max cos to: %d",
7179 fp->index, init_params->max_cos);
7180
7181 /* set the context pointers queue object */
7182 for (cos = FIRST_TX_COS_INDEX; cos < init_params->max_cos; cos++)
7183 init_params->cxts[cos] =
7184 &bp->context.vcxt[fp->txdata[cos].cid].eth;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007185}
7186
Ariel Elior6383c0b2011-07-14 08:31:57 +00007187int bnx2x_setup_tx_only(struct bnx2x *bp, struct bnx2x_fastpath *fp,
7188 struct bnx2x_queue_state_params *q_params,
7189 struct bnx2x_queue_setup_tx_only_params *tx_only_params,
7190 int tx_index, bool leading)
7191{
7192 memset(tx_only_params, 0, sizeof(*tx_only_params));
7193
7194 /* Set the command */
7195 q_params->cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
7196
7197 /* Set tx-only QUEUE flags: don't zero statistics */
7198 tx_only_params->flags = bnx2x_get_common_flags(bp, fp, false);
7199
7200 /* choose the index of the cid to send the slow path on */
7201 tx_only_params->cid_index = tx_index;
7202
7203 /* Set general TX_ONLY_SETUP parameters */
7204 bnx2x_pf_q_prep_general(bp, fp, &tx_only_params->gen_params, tx_index);
7205
7206 /* Set Tx TX_ONLY_SETUP parameters */
7207 bnx2x_pf_tx_q_prep(bp, fp, &tx_only_params->txq_params, tx_index);
7208
7209 DP(BNX2X_MSG_SP, "preparing to send tx-only ramrod for connection:"
7210 "cos %d, primary cid %d, cid %d, "
7211 "client id %d, sp-client id %d, flags %lx",
7212 tx_index, q_params->q_obj->cids[FIRST_TX_COS_INDEX],
7213 q_params->q_obj->cids[tx_index], q_params->q_obj->cl_id,
7214 tx_only_params->gen_params.spcl_id, tx_only_params->flags);
7215
7216 /* send the ramrod */
7217 return bnx2x_queue_state_change(bp, q_params);
7218}
7219
7220
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007221/**
7222 * bnx2x_setup_queue - setup queue
7223 *
7224 * @bp: driver handle
7225 * @fp: pointer to fastpath
7226 * @leading: is leading
7227 *
7228 * This function performs 2 steps in a Queue state machine
7229 * actually: 1) RESET->INIT 2) INIT->SETUP
7230 */
7231
7232int bnx2x_setup_queue(struct bnx2x *bp, struct bnx2x_fastpath *fp,
7233 bool leading)
7234{
7235 struct bnx2x_queue_state_params q_params = {0};
7236 struct bnx2x_queue_setup_params *setup_params =
7237 &q_params.params.setup;
Ariel Elior6383c0b2011-07-14 08:31:57 +00007238 struct bnx2x_queue_setup_tx_only_params *tx_only_params =
7239 &q_params.params.tx_only;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007240 int rc;
Ariel Elior6383c0b2011-07-14 08:31:57 +00007241 u8 tx_index;
7242
7243 DP(BNX2X_MSG_SP, "setting up queue %d", fp->index);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007244
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00007245 /* reset IGU state skip FCoE L2 queue */
7246 if (!IS_FCOE_FP(fp))
7247 bnx2x_ack_sb(bp, fp->igu_sb_id, USTORM_ID, 0,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007248 IGU_INT_ENABLE, 0);
7249
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007250 q_params.q_obj = &fp->q_obj;
7251 /* We want to wait for completion in this context */
7252 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007253
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007254 /* Prepare the INIT parameters */
7255 bnx2x_pf_q_prep_init(bp, fp, &q_params.params.init);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00007256
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007257 /* Set the command */
7258 q_params.cmd = BNX2X_Q_CMD_INIT;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00007259
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007260 /* Change the state to INIT */
7261 rc = bnx2x_queue_state_change(bp, &q_params);
7262 if (rc) {
Ariel Elior6383c0b2011-07-14 08:31:57 +00007263 BNX2X_ERR("Queue(%d) INIT failed\n", fp->index);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007264 return rc;
7265 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007266
Ariel Elior6383c0b2011-07-14 08:31:57 +00007267 DP(BNX2X_MSG_SP, "init complete");
7268
7269
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007270 /* Now move the Queue to the SETUP state... */
7271 memset(setup_params, 0, sizeof(*setup_params));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007272
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007273 /* Set QUEUE flags */
7274 setup_params->flags = bnx2x_get_q_flags(bp, fp, leading);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007275
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007276 /* Set general SETUP parameters */
Ariel Elior6383c0b2011-07-14 08:31:57 +00007277 bnx2x_pf_q_prep_general(bp, fp, &setup_params->gen_params,
7278 FIRST_TX_COS_INDEX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007279
Ariel Elior6383c0b2011-07-14 08:31:57 +00007280 bnx2x_pf_rx_q_prep(bp, fp, &setup_params->pause_params,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007281 &setup_params->rxq_params);
7282
Ariel Elior6383c0b2011-07-14 08:31:57 +00007283 bnx2x_pf_tx_q_prep(bp, fp, &setup_params->txq_params,
7284 FIRST_TX_COS_INDEX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007285
7286 /* Set the command */
7287 q_params.cmd = BNX2X_Q_CMD_SETUP;
7288
7289 /* Change the state to SETUP */
7290 rc = bnx2x_queue_state_change(bp, &q_params);
Ariel Elior6383c0b2011-07-14 08:31:57 +00007291 if (rc) {
7292 BNX2X_ERR("Queue(%d) SETUP failed\n", fp->index);
7293 return rc;
7294 }
7295
7296 /* loop through the relevant tx-only indices */
7297 for (tx_index = FIRST_TX_ONLY_COS_INDEX;
7298 tx_index < fp->max_cos;
7299 tx_index++) {
7300
7301 /* prepare and send tx-only ramrod*/
7302 rc = bnx2x_setup_tx_only(bp, fp, &q_params,
7303 tx_only_params, tx_index, leading);
7304 if (rc) {
7305 BNX2X_ERR("Queue(%d.%d) TX_ONLY_SETUP failed\n",
7306 fp->index, tx_index);
7307 return rc;
7308 }
7309 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007310
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007311 return rc;
7312}
7313
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007314static int bnx2x_stop_queue(struct bnx2x *bp, int index)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007315{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007316 struct bnx2x_fastpath *fp = &bp->fp[index];
Ariel Elior6383c0b2011-07-14 08:31:57 +00007317 struct bnx2x_fp_txdata *txdata;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007318 struct bnx2x_queue_state_params q_params = {0};
Ariel Elior6383c0b2011-07-14 08:31:57 +00007319 int rc, tx_index;
7320
7321 DP(BNX2X_MSG_SP, "stopping queue %d cid %d", index, fp->cid);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007322
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007323 q_params.q_obj = &fp->q_obj;
7324 /* We want to wait for completion in this context */
7325 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007326
Ariel Elior6383c0b2011-07-14 08:31:57 +00007327
7328 /* close tx-only connections */
7329 for (tx_index = FIRST_TX_ONLY_COS_INDEX;
7330 tx_index < fp->max_cos;
7331 tx_index++){
7332
7333 /* ascertain this is a normal queue*/
7334 txdata = &fp->txdata[tx_index];
7335
7336 DP(BNX2X_MSG_SP, "stopping tx-only queue %d",
7337 txdata->txq_index);
7338
7339 /* send halt terminate on tx-only connection */
7340 q_params.cmd = BNX2X_Q_CMD_TERMINATE;
7341 memset(&q_params.params.terminate, 0,
7342 sizeof(q_params.params.terminate));
7343 q_params.params.terminate.cid_index = tx_index;
7344
7345 rc = bnx2x_queue_state_change(bp, &q_params);
7346 if (rc)
7347 return rc;
7348
7349 /* send halt terminate on tx-only connection */
7350 q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
7351 memset(&q_params.params.cfc_del, 0,
7352 sizeof(q_params.params.cfc_del));
7353 q_params.params.cfc_del.cid_index = tx_index;
7354 rc = bnx2x_queue_state_change(bp, &q_params);
7355 if (rc)
7356 return rc;
7357 }
7358 /* Stop the primary connection: */
7359 /* ...halt the connection */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007360 q_params.cmd = BNX2X_Q_CMD_HALT;
7361 rc = bnx2x_queue_state_change(bp, &q_params);
7362 if (rc)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007363 return rc;
7364
Ariel Elior6383c0b2011-07-14 08:31:57 +00007365 /* ...terminate the connection */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007366 q_params.cmd = BNX2X_Q_CMD_TERMINATE;
Ariel Elior6383c0b2011-07-14 08:31:57 +00007367 memset(&q_params.params.terminate, 0,
7368 sizeof(q_params.params.terminate));
7369 q_params.params.terminate.cid_index = FIRST_TX_COS_INDEX;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007370 rc = bnx2x_queue_state_change(bp, &q_params);
7371 if (rc)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007372 return rc;
Ariel Elior6383c0b2011-07-14 08:31:57 +00007373 /* ...delete cfc entry */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007374 q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
Ariel Elior6383c0b2011-07-14 08:31:57 +00007375 memset(&q_params.params.cfc_del, 0,
7376 sizeof(q_params.params.cfc_del));
7377 q_params.params.cfc_del.cid_index = FIRST_TX_COS_INDEX;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007378 return bnx2x_queue_state_change(bp, &q_params);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007379}
7380
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007381
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007382static void bnx2x_reset_func(struct bnx2x *bp)
7383{
7384 int port = BP_PORT(bp);
7385 int func = BP_FUNC(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007386 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007387
7388 /* Disable the function in the FW */
7389 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(func), 0);
7390 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(func), 0);
7391 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(func), 0);
7392 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(func), 0);
7393
7394 /* FP SBs */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00007395 for_each_eth_queue(bp, i) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007396 struct bnx2x_fastpath *fp = &bp->fp[i];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007397 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Ariel Elior6383c0b2011-07-14 08:31:57 +00007398 CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET(fp->fw_sb_id),
7399 SB_DISABLED);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007400 }
7401
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007402#ifdef BCM_CNIC
7403 /* CNIC SB */
7404 REG_WR8(bp, BAR_CSTRORM_INTMEM +
7405 CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET(bnx2x_cnic_fw_sb_id(bp)),
7406 SB_DISABLED);
7407#endif
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007408 /* SP SB */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007409 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Ariel Elior6383c0b2011-07-14 08:31:57 +00007410 CSTORM_SP_STATUS_BLOCK_DATA_STATE_OFFSET(func),
7411 SB_DISABLED);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007412
7413 for (i = 0; i < XSTORM_SPQ_DATA_SIZE / 4; i++)
7414 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_DATA_OFFSET(func),
7415 0);
Eliezer Tamir49d66772008-02-28 11:53:13 -08007416
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007417 /* Configure IGU */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007418 if (bp->common.int_block == INT_BLOCK_HC) {
7419 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
7420 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
7421 } else {
7422 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
7423 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
7424 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007425
Michael Chan37b091b2009-10-10 13:46:55 +00007426#ifdef BCM_CNIC
7427 /* Disable Timer scan */
7428 REG_WR(bp, TM_REG_EN_LINEAR0_TIMER + port*4, 0);
7429 /*
7430 * Wait for at least 10ms and up to 2 second for the timers scan to
7431 * complete
7432 */
7433 for (i = 0; i < 200; i++) {
7434 msleep(10);
7435 if (!REG_RD(bp, TM_REG_LIN0_SCAN_ON + port*4))
7436 break;
7437 }
7438#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007439 /* Clear ILT */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007440 bnx2x_clear_func_ilt(bp, func);
7441
7442 /* Timers workaround bug for E2: if this is vnic-3,
7443 * we need to set the entire ilt range for this timers.
7444 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007445 if (!CHIP_IS_E1x(bp) && BP_VN(bp) == 3) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007446 struct ilt_client_info ilt_cli;
7447 /* use dummy TM client */
7448 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
7449 ilt_cli.start = 0;
7450 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
7451 ilt_cli.client_num = ILT_CLIENT_TM;
7452
7453 bnx2x_ilt_boundry_init_op(bp, &ilt_cli, 0, INITOP_CLEAR);
7454 }
7455
7456 /* this assumes that reset_port() called before reset_func()*/
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007457 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007458 bnx2x_pf_disable(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007459
7460 bp->dmae_ready = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007461}
7462
7463static void bnx2x_reset_port(struct bnx2x *bp)
7464{
7465 int port = BP_PORT(bp);
7466 u32 val;
7467
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007468 /* Reset physical Link */
7469 bnx2x__link_reset(bp);
7470
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007471 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
7472
7473 /* Do not rcv packets to BRB */
7474 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK + port*4, 0x0);
7475 /* Do not direct rcv packets that are not for MCP to the BRB */
7476 REG_WR(bp, (port ? NIG_REG_LLH1_BRB1_NOT_MCP :
7477 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
7478
7479 /* Configure AEU */
7480 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, 0);
7481
7482 msleep(100);
7483 /* Check for BRB port occupancy */
7484 val = REG_RD(bp, BRB1_REG_PORT_NUM_OCC_BLOCKS_0 + port*4);
7485 if (val)
7486 DP(NETIF_MSG_IFDOWN,
Eilon Greenstein33471622008-08-13 15:59:08 -07007487 "BRB1 is not empty %d blocks are occupied\n", val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007488
7489 /* TODO: Close Doorbell port? */
7490}
7491
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007492static inline int bnx2x_reset_hw(struct bnx2x *bp, u32 load_code)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007493{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007494 struct bnx2x_func_state_params func_params = {0};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007495
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007496 /* Prepare parameters for function state transitions */
7497 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007498
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007499 func_params.f_obj = &bp->func_obj;
7500 func_params.cmd = BNX2X_F_CMD_HW_RESET;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007501
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007502 func_params.params.hw_init.load_phase = load_code;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007503
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007504 return bnx2x_func_state_change(bp, &func_params);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007505}
7506
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007507static inline int bnx2x_func_stop(struct bnx2x *bp)
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00007508{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007509 struct bnx2x_func_state_params func_params = {0};
7510 int rc;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00007511
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007512 /* Prepare parameters for function state transitions */
7513 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
7514 func_params.f_obj = &bp->func_obj;
7515 func_params.cmd = BNX2X_F_CMD_STOP;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00007516
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007517 /*
7518 * Try to stop the function the 'good way'. If fails (in case
7519 * of a parity error during bnx2x_chip_cleanup()) and we are
7520 * not in a debug mode, perform a state transaction in order to
7521 * enable further HW_RESET transaction.
7522 */
7523 rc = bnx2x_func_state_change(bp, &func_params);
7524 if (rc) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007525#ifdef BNX2X_STOP_ON_ERROR
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007526 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007527#else
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007528 BNX2X_ERR("FUNC_STOP ramrod failed. Running a dry "
7529 "transaction\n");
7530 __set_bit(RAMROD_DRV_CLR_ONLY, &func_params.ramrod_flags);
7531 return bnx2x_func_state_change(bp, &func_params);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007532#endif
Yitchak Gertner65abd742008-08-25 15:26:24 -07007533 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007534
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007535 return 0;
7536}
Yitchak Gertner65abd742008-08-25 15:26:24 -07007537
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007538/**
7539 * bnx2x_send_unload_req - request unload mode from the MCP.
7540 *
7541 * @bp: driver handle
7542 * @unload_mode: requested function's unload mode
7543 *
7544 * Return unload mode returned by the MCP: COMMON, PORT or FUNC.
7545 */
7546u32 bnx2x_send_unload_req(struct bnx2x *bp, int unload_mode)
7547{
7548 u32 reset_code = 0;
7549 int port = BP_PORT(bp);
7550
7551 /* Select the UNLOAD request mode */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007552 if (unload_mode == UNLOAD_NORMAL)
7553 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eliezer Tamir228241e2008-02-28 11:56:57 -08007554
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00007555 else if (bp->flags & NO_WOL_FLAG)
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007556 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007557
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00007558 else if (bp->wol) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007559 u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007560 u8 *mac_addr = bp->dev->dev_addr;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007561 u32 val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007562 /* The mac address is written to entries 1-4 to
7563 preserve entry 0 which is used by the PMF */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007564 u8 entry = (BP_E1HVN(bp) + 1)*8;
7565
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007566 val = (mac_addr[0] << 8) | mac_addr[1];
Eilon Greenstein3196a882008-08-13 15:58:49 -07007567 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007568
7569 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
7570 (mac_addr[4] << 8) | mac_addr[5];
Eilon Greenstein3196a882008-08-13 15:58:49 -07007571 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry + 4, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007572
7573 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_EN;
Eliezer Tamir228241e2008-02-28 11:56:57 -08007574
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007575 } else
7576 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
7577
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007578 /* Send the request to the MCP */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007579 if (!BP_NOMCP(bp))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007580 reset_code = bnx2x_fw_command(bp, reset_code, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007581 else {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007582 int path = BP_PATH(bp);
7583
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007584 DP(NETIF_MSG_IFDOWN, "NO MCP - load counts[%d] "
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007585 "%d, %d, %d\n",
7586 path, load_count[path][0], load_count[path][1],
7587 load_count[path][2]);
7588 load_count[path][0]--;
7589 load_count[path][1 + port]--;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007590 DP(NETIF_MSG_IFDOWN, "NO MCP - new load counts[%d] "
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007591 "%d, %d, %d\n",
7592 path, load_count[path][0], load_count[path][1],
7593 load_count[path][2]);
7594 if (load_count[path][0] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007595 reset_code = FW_MSG_CODE_DRV_UNLOAD_COMMON;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007596 else if (load_count[path][1 + port] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007597 reset_code = FW_MSG_CODE_DRV_UNLOAD_PORT;
7598 else
7599 reset_code = FW_MSG_CODE_DRV_UNLOAD_FUNCTION;
7600 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007601
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007602 return reset_code;
7603}
7604
7605/**
7606 * bnx2x_send_unload_done - send UNLOAD_DONE command to the MCP.
7607 *
7608 * @bp: driver handle
7609 */
7610void bnx2x_send_unload_done(struct bnx2x *bp)
7611{
7612 /* Report UNLOAD_DONE to MCP */
7613 if (!BP_NOMCP(bp))
7614 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, 0);
7615}
7616
Dmitry Kravkov6debea82011-07-19 01:42:04 +00007617static inline int bnx2x_func_wait_started(struct bnx2x *bp)
7618{
7619 int tout = 50;
7620 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
7621
7622 if (!bp->port.pmf)
7623 return 0;
7624
7625 /*
7626 * (assumption: No Attention from MCP at this stage)
7627 * PMF probably in the middle of TXdisable/enable transaction
7628 * 1. Sync IRS for default SB
7629 * 2. Sync SP queue - this guarantes us that attention handling started
7630 * 3. Wait, that TXdisable/enable transaction completes
7631 *
7632 * 1+2 guranty that if DCBx attention was scheduled it already changed
7633 * pending bit of transaction from STARTED-->TX_STOPPED, if we alredy
7634 * received complettion for the transaction the state is TX_STOPPED.
7635 * State will return to STARTED after completion of TX_STOPPED-->STARTED
7636 * transaction.
7637 */
7638
7639 /* make sure default SB ISR is done */
7640 if (msix)
7641 synchronize_irq(bp->msix_table[0].vector);
7642 else
7643 synchronize_irq(bp->pdev->irq);
7644
7645 flush_workqueue(bnx2x_wq);
7646
7647 while (bnx2x_func_get_state(bp, &bp->func_obj) !=
7648 BNX2X_F_STATE_STARTED && tout--)
7649 msleep(20);
7650
7651 if (bnx2x_func_get_state(bp, &bp->func_obj) !=
7652 BNX2X_F_STATE_STARTED) {
7653#ifdef BNX2X_STOP_ON_ERROR
7654 return -EBUSY;
7655#else
7656 /*
7657 * Failed to complete the transaction in a "good way"
7658 * Force both transactions with CLR bit
7659 */
7660 struct bnx2x_func_state_params func_params = {0};
7661
7662 DP(BNX2X_MSG_SP, "Hmmm... unexpected function state! "
7663 "Forcing STARTED-->TX_ST0PPED-->STARTED\n");
7664
7665 func_params.f_obj = &bp->func_obj;
7666 __set_bit(RAMROD_DRV_CLR_ONLY,
7667 &func_params.ramrod_flags);
7668
7669 /* STARTED-->TX_ST0PPED */
7670 func_params.cmd = BNX2X_F_CMD_TX_STOP;
7671 bnx2x_func_state_change(bp, &func_params);
7672
7673 /* TX_ST0PPED-->STARTED */
7674 func_params.cmd = BNX2X_F_CMD_TX_START;
7675 return bnx2x_func_state_change(bp, &func_params);
7676#endif
7677 }
7678
7679 return 0;
7680}
7681
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007682void bnx2x_chip_cleanup(struct bnx2x *bp, int unload_mode)
7683{
7684 int port = BP_PORT(bp);
Ariel Elior6383c0b2011-07-14 08:31:57 +00007685 int i, rc = 0;
7686 u8 cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007687 struct bnx2x_mcast_ramrod_params rparam = {0};
7688 u32 reset_code;
7689
7690 /* Wait until tx fastpath tasks complete */
7691 for_each_tx_queue(bp, i) {
7692 struct bnx2x_fastpath *fp = &bp->fp[i];
7693
Ariel Elior6383c0b2011-07-14 08:31:57 +00007694 for_each_cos_in_tx_queue(fp, cos)
7695 rc = bnx2x_clean_tx_queue(bp, &fp->txdata[cos]);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007696#ifdef BNX2X_STOP_ON_ERROR
7697 if (rc)
7698 return;
7699#endif
7700 }
7701
7702 /* Give HW time to discard old tx messages */
7703 usleep_range(1000, 1000);
7704
7705 /* Clean all ETH MACs */
7706 rc = bnx2x_del_all_macs(bp, &bp->fp[0].mac_obj, BNX2X_ETH_MAC, false);
7707 if (rc < 0)
7708 BNX2X_ERR("Failed to delete all ETH macs: %d\n", rc);
7709
7710 /* Clean up UC list */
7711 rc = bnx2x_del_all_macs(bp, &bp->fp[0].mac_obj, BNX2X_UC_LIST_MAC,
7712 true);
7713 if (rc < 0)
7714 BNX2X_ERR("Failed to schedule DEL commands for UC MACs list: "
7715 "%d\n", rc);
7716
7717 /* Disable LLH */
7718 if (!CHIP_IS_E1(bp))
7719 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
7720
7721 /* Set "drop all" (stop Rx).
7722 * We need to take a netif_addr_lock() here in order to prevent
7723 * a race between the completion code and this code.
7724 */
7725 netif_addr_lock_bh(bp->dev);
7726 /* Schedule the rx_mode command */
7727 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
7728 set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
7729 else
7730 bnx2x_set_storm_rx_mode(bp);
7731
7732 /* Cleanup multicast configuration */
7733 rparam.mcast_obj = &bp->mcast_obj;
7734 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
7735 if (rc < 0)
7736 BNX2X_ERR("Failed to send DEL multicast command: %d\n", rc);
7737
7738 netif_addr_unlock_bh(bp->dev);
7739
7740
Dmitry Kravkov6debea82011-07-19 01:42:04 +00007741
7742 /*
7743 * Send the UNLOAD_REQUEST to the MCP. This will return if
7744 * this function should perform FUNC, PORT or COMMON HW
7745 * reset.
7746 */
7747 reset_code = bnx2x_send_unload_req(bp, unload_mode);
7748
7749 /*
7750 * (assumption: No Attention from MCP at this stage)
7751 * PMF probably in the middle of TXdisable/enable transaction
7752 */
7753 rc = bnx2x_func_wait_started(bp);
7754 if (rc) {
7755 BNX2X_ERR("bnx2x_func_wait_started failed\n");
7756#ifdef BNX2X_STOP_ON_ERROR
7757 return;
7758#endif
7759 }
7760
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007761 /* Close multi and leading connections
7762 * Completions for ramrods are collected in a synchronous way
7763 */
7764 for_each_queue(bp, i)
7765 if (bnx2x_stop_queue(bp, i))
7766#ifdef BNX2X_STOP_ON_ERROR
7767 return;
7768#else
7769 goto unload_error;
7770#endif
7771 /* If SP settings didn't get completed so far - something
7772 * very wrong has happen.
7773 */
7774 if (!bnx2x_wait_sp_comp(bp, ~0x0UL))
7775 BNX2X_ERR("Hmmm... Common slow path ramrods got stuck!\n");
7776
7777#ifndef BNX2X_STOP_ON_ERROR
7778unload_error:
7779#endif
7780 rc = bnx2x_func_stop(bp);
7781 if (rc) {
7782 BNX2X_ERR("Function stop failed!\n");
7783#ifdef BNX2X_STOP_ON_ERROR
7784 return;
7785#endif
7786 }
7787
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007788 /* Disable HW interrupts, NAPI */
7789 bnx2x_netif_stop(bp, 1);
7790
7791 /* Release IRQs */
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007792 bnx2x_free_irq(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007793
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007794 /* Reset the chip */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007795 rc = bnx2x_reset_hw(bp, reset_code);
7796 if (rc)
7797 BNX2X_ERR("HW_RESET failed\n");
7798
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007799
7800 /* Report UNLOAD_DONE to MCP */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007801 bnx2x_send_unload_done(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007802}
7803
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00007804void bnx2x_disable_close_the_gate(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007805{
7806 u32 val;
7807
7808 DP(NETIF_MSG_HW, "Disabling \"close the gates\"\n");
7809
7810 if (CHIP_IS_E1(bp)) {
7811 int port = BP_PORT(bp);
7812 u32 addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
7813 MISC_REG_AEU_MASK_ATTN_FUNC_0;
7814
7815 val = REG_RD(bp, addr);
7816 val &= ~(0x300);
7817 REG_WR(bp, addr, val);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007818 } else {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007819 val = REG_RD(bp, MISC_REG_AEU_GENERAL_MASK);
7820 val &= ~(MISC_AEU_GENERAL_MASK_REG_AEU_PXP_CLOSE_MASK |
7821 MISC_AEU_GENERAL_MASK_REG_AEU_NIG_CLOSE_MASK);
7822 REG_WR(bp, MISC_REG_AEU_GENERAL_MASK, val);
7823 }
7824}
7825
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007826/* Close gates #2, #3 and #4: */
7827static void bnx2x_set_234_gates(struct bnx2x *bp, bool close)
7828{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007829 u32 val;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007830
7831 /* Gates #2 and #4a are closed/opened for "not E1" only */
7832 if (!CHIP_IS_E1(bp)) {
7833 /* #4 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007834 REG_WR(bp, PXP_REG_HST_DISCARD_DOORBELLS, !!close);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007835 /* #2 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007836 REG_WR(bp, PXP_REG_HST_DISCARD_INTERNAL_WRITES, !!close);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007837 }
7838
7839 /* #3 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007840 if (CHIP_IS_E1x(bp)) {
7841 /* Prevent interrupts from HC on both ports */
7842 val = REG_RD(bp, HC_REG_CONFIG_1);
7843 REG_WR(bp, HC_REG_CONFIG_1,
7844 (!close) ? (val | HC_CONFIG_1_REG_BLOCK_DISABLE_1) :
7845 (val & ~(u32)HC_CONFIG_1_REG_BLOCK_DISABLE_1));
7846
7847 val = REG_RD(bp, HC_REG_CONFIG_0);
7848 REG_WR(bp, HC_REG_CONFIG_0,
7849 (!close) ? (val | HC_CONFIG_0_REG_BLOCK_DISABLE_0) :
7850 (val & ~(u32)HC_CONFIG_0_REG_BLOCK_DISABLE_0));
7851 } else {
7852 /* Prevent incomming interrupts in IGU */
7853 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
7854
7855 REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION,
7856 (!close) ?
7857 (val | IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE) :
7858 (val & ~(u32)IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE));
7859 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007860
7861 DP(NETIF_MSG_HW, "%s gates #2, #3 and #4\n",
7862 close ? "closing" : "opening");
7863 mmiowb();
7864}
7865
7866#define SHARED_MF_CLP_MAGIC 0x80000000 /* `magic' bit */
7867
7868static void bnx2x_clp_reset_prep(struct bnx2x *bp, u32 *magic_val)
7869{
7870 /* Do some magic... */
7871 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
7872 *magic_val = val & SHARED_MF_CLP_MAGIC;
7873 MF_CFG_WR(bp, shared_mf_config.clp_mb, val | SHARED_MF_CLP_MAGIC);
7874}
7875
Dmitry Kravkove8920672011-05-04 23:52:40 +00007876/**
7877 * bnx2x_clp_reset_done - restore the value of the `magic' bit.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007878 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00007879 * @bp: driver handle
7880 * @magic_val: old value of the `magic' bit.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007881 */
7882static void bnx2x_clp_reset_done(struct bnx2x *bp, u32 magic_val)
7883{
7884 /* Restore the `magic' bit value... */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007885 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
7886 MF_CFG_WR(bp, shared_mf_config.clp_mb,
7887 (val & (~SHARED_MF_CLP_MAGIC)) | magic_val);
7888}
7889
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007890/**
Dmitry Kravkove8920672011-05-04 23:52:40 +00007891 * bnx2x_reset_mcp_prep - prepare for MCP reset.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007892 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00007893 * @bp: driver handle
7894 * @magic_val: old value of 'magic' bit.
7895 *
7896 * Takes care of CLP configurations.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007897 */
7898static void bnx2x_reset_mcp_prep(struct bnx2x *bp, u32 *magic_val)
7899{
7900 u32 shmem;
7901 u32 validity_offset;
7902
7903 DP(NETIF_MSG_HW, "Starting\n");
7904
7905 /* Set `magic' bit in order to save MF config */
7906 if (!CHIP_IS_E1(bp))
7907 bnx2x_clp_reset_prep(bp, magic_val);
7908
7909 /* Get shmem offset */
7910 shmem = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
7911 validity_offset = offsetof(struct shmem_region, validity_map[0]);
7912
7913 /* Clear validity map flags */
7914 if (shmem > 0)
7915 REG_WR(bp, shmem + validity_offset, 0);
7916}
7917
7918#define MCP_TIMEOUT 5000 /* 5 seconds (in ms) */
7919#define MCP_ONE_TIMEOUT 100 /* 100 ms */
7920
Dmitry Kravkove8920672011-05-04 23:52:40 +00007921/**
7922 * bnx2x_mcp_wait_one - wait for MCP_ONE_TIMEOUT
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007923 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00007924 * @bp: driver handle
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007925 */
7926static inline void bnx2x_mcp_wait_one(struct bnx2x *bp)
7927{
7928 /* special handling for emulation and FPGA,
7929 wait 10 times longer */
7930 if (CHIP_REV_IS_SLOW(bp))
7931 msleep(MCP_ONE_TIMEOUT*10);
7932 else
7933 msleep(MCP_ONE_TIMEOUT);
7934}
7935
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00007936/*
7937 * initializes bp->common.shmem_base and waits for validity signature to appear
7938 */
7939static int bnx2x_init_shmem(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007940{
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00007941 int cnt = 0;
7942 u32 val = 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007943
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00007944 do {
7945 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
7946 if (bp->common.shmem_base) {
7947 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
7948 if (val & SHR_MEM_VALIDITY_MB)
7949 return 0;
7950 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007951
7952 bnx2x_mcp_wait_one(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007953
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00007954 } while (cnt++ < (MCP_TIMEOUT / MCP_ONE_TIMEOUT));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007955
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00007956 BNX2X_ERR("BAD MCP validity signature\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007957
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00007958 return -ENODEV;
7959}
7960
7961static int bnx2x_reset_mcp_comp(struct bnx2x *bp, u32 magic_val)
7962{
7963 int rc = bnx2x_init_shmem(bp);
7964
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007965 /* Restore the `magic' bit value */
7966 if (!CHIP_IS_E1(bp))
7967 bnx2x_clp_reset_done(bp, magic_val);
7968
7969 return rc;
7970}
7971
7972static void bnx2x_pxp_prep(struct bnx2x *bp)
7973{
7974 if (!CHIP_IS_E1(bp)) {
7975 REG_WR(bp, PXP2_REG_RD_START_INIT, 0);
7976 REG_WR(bp, PXP2_REG_RQ_RBC_DONE, 0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007977 mmiowb();
7978 }
7979}
7980
7981/*
7982 * Reset the whole chip except for:
7983 * - PCIE core
7984 * - PCI Glue, PSWHST, PXP/PXP2 RF (all controlled by
7985 * one reset bit)
7986 * - IGU
7987 * - MISC (including AEU)
7988 * - GRC
7989 * - RBCN, RBCP
7990 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007991static void bnx2x_process_kill_chip_reset(struct bnx2x *bp, bool global)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007992{
7993 u32 not_reset_mask1, reset_mask1, not_reset_mask2, reset_mask2;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00007994 u32 global_bits2, stay_reset2;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007995
7996 /*
7997 * Bits that have to be set in reset_mask2 if we want to reset 'global'
7998 * (per chip) blocks.
7999 */
8000 global_bits2 =
8001 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CPU |
8002 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CORE;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008003
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008004 /* Don't reset the following blocks */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008005 not_reset_mask1 =
8006 MISC_REGISTERS_RESET_REG_1_RST_HC |
8007 MISC_REGISTERS_RESET_REG_1_RST_PXPV |
8008 MISC_REGISTERS_RESET_REG_1_RST_PXP;
8009
8010 not_reset_mask2 =
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008011 MISC_REGISTERS_RESET_REG_2_RST_PCI_MDIO |
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008012 MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE |
8013 MISC_REGISTERS_RESET_REG_2_RST_EMAC1_HARD_CORE |
8014 MISC_REGISTERS_RESET_REG_2_RST_MISC_CORE |
8015 MISC_REGISTERS_RESET_REG_2_RST_RBCN |
8016 MISC_REGISTERS_RESET_REG_2_RST_GRC |
8017 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_REG_HARD_CORE |
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008018 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_HARD_CORE_RST_B |
8019 MISC_REGISTERS_RESET_REG_2_RST_ATC |
8020 MISC_REGISTERS_RESET_REG_2_PGLC;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008021
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008022 /*
8023 * Keep the following blocks in reset:
8024 * - all xxMACs are handled by the bnx2x_link code.
8025 */
8026 stay_reset2 =
8027 MISC_REGISTERS_RESET_REG_2_RST_BMAC0 |
8028 MISC_REGISTERS_RESET_REG_2_RST_BMAC1 |
8029 MISC_REGISTERS_RESET_REG_2_RST_EMAC0 |
8030 MISC_REGISTERS_RESET_REG_2_RST_EMAC1 |
8031 MISC_REGISTERS_RESET_REG_2_UMAC0 |
8032 MISC_REGISTERS_RESET_REG_2_UMAC1 |
8033 MISC_REGISTERS_RESET_REG_2_XMAC |
8034 MISC_REGISTERS_RESET_REG_2_XMAC_SOFT;
8035
8036 /* Full reset masks according to the chip */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008037 reset_mask1 = 0xffffffff;
8038
8039 if (CHIP_IS_E1(bp))
8040 reset_mask2 = 0xffff;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008041 else if (CHIP_IS_E1H(bp))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008042 reset_mask2 = 0x1ffff;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008043 else if (CHIP_IS_E2(bp))
8044 reset_mask2 = 0xfffff;
8045 else /* CHIP_IS_E3 */
8046 reset_mask2 = 0x3ffffff;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008047
8048 /* Don't reset global blocks unless we need to */
8049 if (!global)
8050 reset_mask2 &= ~global_bits2;
8051
8052 /*
8053 * In case of attention in the QM, we need to reset PXP
8054 * (MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR) before QM
8055 * because otherwise QM reset would release 'close the gates' shortly
8056 * before resetting the PXP, then the PSWRQ would send a write
8057 * request to PGLUE. Then when PXP is reset, PGLUE would try to
8058 * read the payload data from PSWWR, but PSWWR would not
8059 * respond. The write queue in PGLUE would stuck, dmae commands
8060 * would not return. Therefore it's important to reset the second
8061 * reset register (containing the
8062 * MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR bit) before the
8063 * first one (containing the MISC_REGISTERS_RESET_REG_1_RST_QM
8064 * bit).
8065 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008066 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
8067 reset_mask2 & (~not_reset_mask2));
8068
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008069 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
8070 reset_mask1 & (~not_reset_mask1));
8071
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008072 barrier();
8073 mmiowb();
8074
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008075 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
8076 reset_mask2 & (~stay_reset2));
8077
8078 barrier();
8079 mmiowb();
8080
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008081 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, reset_mask1);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008082 mmiowb();
8083}
8084
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008085/**
8086 * bnx2x_er_poll_igu_vq - poll for pending writes bit.
8087 * It should get cleared in no more than 1s.
8088 *
8089 * @bp: driver handle
8090 *
8091 * It should get cleared in no more than 1s. Returns 0 if
8092 * pending writes bit gets cleared.
8093 */
8094static int bnx2x_er_poll_igu_vq(struct bnx2x *bp)
8095{
8096 u32 cnt = 1000;
8097 u32 pend_bits = 0;
8098
8099 do {
8100 pend_bits = REG_RD(bp, IGU_REG_PENDING_BITS_STATUS);
8101
8102 if (pend_bits == 0)
8103 break;
8104
8105 usleep_range(1000, 1000);
8106 } while (cnt-- > 0);
8107
8108 if (cnt <= 0) {
8109 BNX2X_ERR("Still pending IGU requests pend_bits=%x!\n",
8110 pend_bits);
8111 return -EBUSY;
8112 }
8113
8114 return 0;
8115}
8116
8117static int bnx2x_process_kill(struct bnx2x *bp, bool global)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008118{
8119 int cnt = 1000;
8120 u32 val = 0;
8121 u32 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1, pgl_exp_rom2;
8122
8123
8124 /* Empty the Tetris buffer, wait for 1s */
8125 do {
8126 sr_cnt = REG_RD(bp, PXP2_REG_RD_SR_CNT);
8127 blk_cnt = REG_RD(bp, PXP2_REG_RD_BLK_CNT);
8128 port_is_idle_0 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_0);
8129 port_is_idle_1 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_1);
8130 pgl_exp_rom2 = REG_RD(bp, PXP2_REG_PGL_EXP_ROM2);
8131 if ((sr_cnt == 0x7e) && (blk_cnt == 0xa0) &&
8132 ((port_is_idle_0 & 0x1) == 0x1) &&
8133 ((port_is_idle_1 & 0x1) == 0x1) &&
8134 (pgl_exp_rom2 == 0xffffffff))
8135 break;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008136 usleep_range(1000, 1000);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008137 } while (cnt-- > 0);
8138
8139 if (cnt <= 0) {
8140 DP(NETIF_MSG_HW, "Tetris buffer didn't get empty or there"
8141 " are still"
8142 " outstanding read requests after 1s!\n");
8143 DP(NETIF_MSG_HW, "sr_cnt=0x%08x, blk_cnt=0x%08x,"
8144 " port_is_idle_0=0x%08x,"
8145 " port_is_idle_1=0x%08x, pgl_exp_rom2=0x%08x\n",
8146 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1,
8147 pgl_exp_rom2);
8148 return -EAGAIN;
8149 }
8150
8151 barrier();
8152
8153 /* Close gates #2, #3 and #4 */
8154 bnx2x_set_234_gates(bp, true);
8155
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008156 /* Poll for IGU VQs for 57712 and newer chips */
8157 if (!CHIP_IS_E1x(bp) && bnx2x_er_poll_igu_vq(bp))
8158 return -EAGAIN;
8159
8160
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008161 /* TBD: Indicate that "process kill" is in progress to MCP */
8162
8163 /* Clear "unprepared" bit */
8164 REG_WR(bp, MISC_REG_UNPREPARED, 0);
8165 barrier();
8166
8167 /* Make sure all is written to the chip before the reset */
8168 mmiowb();
8169
8170 /* Wait for 1ms to empty GLUE and PCI-E core queues,
8171 * PSWHST, GRC and PSWRD Tetris buffer.
8172 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008173 usleep_range(1000, 1000);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008174
8175 /* Prepare to chip reset: */
8176 /* MCP */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008177 if (global)
8178 bnx2x_reset_mcp_prep(bp, &val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008179
8180 /* PXP */
8181 bnx2x_pxp_prep(bp);
8182 barrier();
8183
8184 /* reset the chip */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008185 bnx2x_process_kill_chip_reset(bp, global);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008186 barrier();
8187
8188 /* Recover after reset: */
8189 /* MCP */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008190 if (global && bnx2x_reset_mcp_comp(bp, val))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008191 return -EAGAIN;
8192
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008193 /* TBD: Add resetting the NO_MCP mode DB here */
8194
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008195 /* PXP */
8196 bnx2x_pxp_prep(bp);
8197
8198 /* Open the gates #2, #3 and #4 */
8199 bnx2x_set_234_gates(bp, false);
8200
8201 /* TBD: IGU/AEU preparation bring back the AEU/IGU to a
8202 * reset state, re-enable attentions. */
8203
8204 return 0;
8205}
8206
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008207int bnx2x_leader_reset(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008208{
8209 int rc = 0;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008210 bool global = bnx2x_reset_is_global(bp);
8211
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008212 /* Try to recover after the failure */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008213 if (bnx2x_process_kill(bp, global)) {
8214 netdev_err(bp->dev, "Something bad had happen on engine %d! "
8215 "Aii!\n", BP_PATH(bp));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008216 rc = -EAGAIN;
8217 goto exit_leader_reset;
8218 }
8219
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008220 /*
8221 * Clear RESET_IN_PROGRES and RESET_GLOBAL bits and update the driver
8222 * state.
8223 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008224 bnx2x_set_reset_done(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008225 if (global)
8226 bnx2x_clear_reset_global(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008227
8228exit_leader_reset:
8229 bp->is_leader = 0;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008230 bnx2x_release_leader_lock(bp);
8231 smp_mb();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008232 return rc;
8233}
8234
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008235static inline void bnx2x_recovery_failed(struct bnx2x *bp)
8236{
8237 netdev_err(bp->dev, "Recovery has failed. Power cycle is needed.\n");
8238
8239 /* Disconnect this device */
8240 netif_device_detach(bp->dev);
8241
8242 /*
8243 * Block ifup for all function on this engine until "process kill"
8244 * or power cycle.
8245 */
8246 bnx2x_set_reset_in_progress(bp);
8247
8248 /* Shut down the power */
8249 bnx2x_set_power_state(bp, PCI_D3hot);
8250
8251 bp->recovery_state = BNX2X_RECOVERY_FAILED;
8252
8253 smp_mb();
8254}
8255
8256/*
8257 * Assumption: runs under rtnl lock. This together with the fact
Ariel Elior6383c0b2011-07-14 08:31:57 +00008258 * that it's called only from bnx2x_sp_rtnl() ensure that it
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008259 * will never be called when netif_running(bp->dev) is false.
8260 */
8261static void bnx2x_parity_recover(struct bnx2x *bp)
8262{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008263 bool global = false;
8264
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008265 DP(NETIF_MSG_HW, "Handling parity\n");
8266 while (1) {
8267 switch (bp->recovery_state) {
8268 case BNX2X_RECOVERY_INIT:
8269 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_INIT\n");
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008270 bnx2x_chk_parity_attn(bp, &global, false);
8271
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008272 /* Try to get a LEADER_LOCK HW lock */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008273 if (bnx2x_trylock_leader_lock(bp)) {
8274 bnx2x_set_reset_in_progress(bp);
8275 /*
8276 * Check if there is a global attention and if
8277 * there was a global attention, set the global
8278 * reset bit.
8279 */
8280
8281 if (global)
8282 bnx2x_set_reset_global(bp);
8283
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008284 bp->is_leader = 1;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008285 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008286
8287 /* Stop the driver */
8288 /* If interface has been removed - break */
8289 if (bnx2x_nic_unload(bp, UNLOAD_RECOVERY))
8290 return;
8291
8292 bp->recovery_state = BNX2X_RECOVERY_WAIT;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008293
8294 /*
8295 * Reset MCP command sequence number and MCP mail box
8296 * sequence as we are going to reset the MCP.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008297 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008298 if (global) {
8299 bp->fw_seq = 0;
8300 bp->fw_drv_pulse_wr_seq = 0;
8301 }
8302
8303 /* Ensure "is_leader", MCP command sequence and
8304 * "recovery_state" update values are seen on other
8305 * CPUs.
8306 */
8307 smp_mb();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008308 break;
8309
8310 case BNX2X_RECOVERY_WAIT:
8311 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_WAIT\n");
8312 if (bp->is_leader) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008313 int other_engine = BP_PATH(bp) ? 0 : 1;
8314 u32 other_load_counter =
8315 bnx2x_get_load_cnt(bp, other_engine);
8316 u32 load_counter =
8317 bnx2x_get_load_cnt(bp, BP_PATH(bp));
8318 global = bnx2x_reset_is_global(bp);
8319
8320 /*
8321 * In case of a parity in a global block, let
8322 * the first leader that performs a
8323 * leader_reset() reset the global blocks in
8324 * order to clear global attentions. Otherwise
8325 * the the gates will remain closed for that
8326 * engine.
8327 */
8328 if (load_counter ||
8329 (global && other_load_counter)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008330 /* Wait until all other functions get
8331 * down.
8332 */
Ariel Elior7be08a72011-07-14 08:31:19 +00008333 schedule_delayed_work(&bp->sp_rtnl_task,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008334 HZ/10);
8335 return;
8336 } else {
8337 /* If all other functions got down -
8338 * try to bring the chip back to
8339 * normal. In any case it's an exit
8340 * point for a leader.
8341 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008342 if (bnx2x_leader_reset(bp)) {
8343 bnx2x_recovery_failed(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008344 return;
8345 }
8346
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008347 /* If we are here, means that the
8348 * leader has succeeded and doesn't
8349 * want to be a leader any more. Try
8350 * to continue as a none-leader.
8351 */
8352 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008353 }
8354 } else { /* non-leader */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008355 if (!bnx2x_reset_is_done(bp, BP_PATH(bp))) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008356 /* Try to get a LEADER_LOCK HW lock as
8357 * long as a former leader may have
8358 * been unloaded by the user or
8359 * released a leadership by another
8360 * reason.
8361 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008362 if (bnx2x_trylock_leader_lock(bp)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008363 /* I'm a leader now! Restart a
8364 * switch case.
8365 */
8366 bp->is_leader = 1;
8367 break;
8368 }
8369
Ariel Elior7be08a72011-07-14 08:31:19 +00008370 schedule_delayed_work(&bp->sp_rtnl_task,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008371 HZ/10);
8372 return;
8373
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008374 } else {
8375 /*
8376 * If there was a global attention, wait
8377 * for it to be cleared.
8378 */
8379 if (bnx2x_reset_is_global(bp)) {
8380 schedule_delayed_work(
Ariel Elior7be08a72011-07-14 08:31:19 +00008381 &bp->sp_rtnl_task,
8382 HZ/10);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008383 return;
8384 }
8385
8386 if (bnx2x_nic_load(bp, LOAD_NORMAL))
8387 bnx2x_recovery_failed(bp);
8388 else {
8389 bp->recovery_state =
8390 BNX2X_RECOVERY_DONE;
8391 smp_mb();
8392 }
8393
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008394 return;
8395 }
8396 }
8397 default:
8398 return;
8399 }
8400 }
8401}
8402
8403/* bnx2x_nic_unload() flushes the bnx2x_wq, thus reset task is
8404 * scheduled on a general queue in order to prevent a dead lock.
8405 */
Ariel Elior7be08a72011-07-14 08:31:19 +00008406static void bnx2x_sp_rtnl_task(struct work_struct *work)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008407{
Ariel Elior7be08a72011-07-14 08:31:19 +00008408 struct bnx2x *bp = container_of(work, struct bnx2x, sp_rtnl_task.work);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008409
8410 rtnl_lock();
8411
8412 if (!netif_running(bp->dev))
Ariel Elior7be08a72011-07-14 08:31:19 +00008413 goto sp_rtnl_exit;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008414
Ariel Elior6383c0b2011-07-14 08:31:57 +00008415 if (test_and_clear_bit(BNX2X_SP_RTNL_SETUP_TC, &bp->sp_rtnl_state))
8416 bnx2x_setup_tc(bp->dev, bp->dcbx_port_params.ets.num_of_cos);
8417
Ariel Elior7be08a72011-07-14 08:31:19 +00008418 /* if stop on error is defined no recovery flows should be executed */
8419#ifdef BNX2X_STOP_ON_ERROR
8420 BNX2X_ERR("recovery flow called but STOP_ON_ERROR defined "
8421 "so reset not done to allow debug dump,\n"
8422 "you will need to reboot when done\n");
8423 goto sp_rtnl_exit;
8424#endif
8425
8426 if (unlikely(bp->recovery_state != BNX2X_RECOVERY_DONE)) {
8427 /*
8428 * Clear TX_TIMEOUT bit as we are going to reset the function
8429 * anyway.
8430 */
8431 smp_mb__before_clear_bit();
8432 clear_bit(BNX2X_SP_RTNL_TX_TIMEOUT, &bp->sp_rtnl_state);
8433 smp_mb__after_clear_bit();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008434 bnx2x_parity_recover(bp);
Ariel Elior7be08a72011-07-14 08:31:19 +00008435 } else if (test_and_clear_bit(BNX2X_SP_RTNL_TX_TIMEOUT,
8436 &bp->sp_rtnl_state)){
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008437 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
8438 bnx2x_nic_load(bp, LOAD_NORMAL);
8439 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008440
Ariel Elior7be08a72011-07-14 08:31:19 +00008441sp_rtnl_exit:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008442 rtnl_unlock();
8443}
8444
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008445/* end of nic load/unload */
8446
Yaniv Rosner3deb8162011-06-14 01:34:33 +00008447static void bnx2x_period_task(struct work_struct *work)
8448{
8449 struct bnx2x *bp = container_of(work, struct bnx2x, period_task.work);
8450
8451 if (!netif_running(bp->dev))
8452 goto period_task_exit;
8453
8454 if (CHIP_REV_IS_SLOW(bp)) {
8455 BNX2X_ERR("period task called on emulation, ignoring\n");
8456 goto period_task_exit;
8457 }
8458
8459 bnx2x_acquire_phy_lock(bp);
8460 /*
8461 * The barrier is needed to ensure the ordering between the writing to
8462 * the bp->port.pmf in the bnx2x_nic_load() or bnx2x_pmf_update() and
8463 * the reading here.
8464 */
8465 smp_mb();
8466 if (bp->port.pmf) {
8467 bnx2x_period_func(&bp->link_params, &bp->link_vars);
8468
8469 /* Re-queue task in 1 sec */
8470 queue_delayed_work(bnx2x_wq, &bp->period_task, 1*HZ);
8471 }
8472
8473 bnx2x_release_phy_lock(bp);
8474period_task_exit:
8475 return;
8476}
8477
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008478/*
8479 * Init service functions
8480 */
8481
stephen hemminger8d962862010-10-21 07:50:56 +00008482static u32 bnx2x_get_pretend_reg(struct bnx2x *bp)
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00008483{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008484 u32 base = PXP2_REG_PGL_PRETEND_FUNC_F0;
8485 u32 stride = PXP2_REG_PGL_PRETEND_FUNC_F1 - base;
8486 return base + (BP_ABS_FUNC(bp)) * stride;
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00008487}
8488
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008489static void bnx2x_undi_int_disable_e1h(struct bnx2x *bp)
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00008490{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008491 u32 reg = bnx2x_get_pretend_reg(bp);
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00008492
8493 /* Flush all outstanding writes */
8494 mmiowb();
8495
8496 /* Pretend to be function 0 */
8497 REG_WR(bp, reg, 0);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008498 REG_RD(bp, reg); /* Flush the GRC transaction (in the chip) */
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00008499
8500 /* From now we are in the "like-E1" mode */
8501 bnx2x_int_disable(bp);
8502
8503 /* Flush all outstanding writes */
8504 mmiowb();
8505
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008506 /* Restore the original function */
8507 REG_WR(bp, reg, BP_ABS_FUNC(bp));
8508 REG_RD(bp, reg);
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00008509}
8510
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008511static inline void bnx2x_undi_int_disable(struct bnx2x *bp)
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00008512{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008513 if (CHIP_IS_E1(bp))
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00008514 bnx2x_int_disable(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008515 else
8516 bnx2x_undi_int_disable_e1h(bp);
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00008517}
8518
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008519static void __devinit bnx2x_undi_unload(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008520{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008521 u32 val;
8522
8523 /* Check if there is any driver already loaded */
8524 val = REG_RD(bp, MISC_REG_UNPREPARED);
8525 if (val == 0x1) {
8526 /* Check if it is the UNDI driver
8527 * UNDI driver initializes CID offset for normal bell to 0x7
8528 */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07008529 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_UNDI);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008530 val = REG_RD(bp, DORQ_REG_NORM_CID_OFST);
8531 if (val == 0x7) {
8532 u32 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008533 /* save our pf_num */
8534 int orig_pf_num = bp->pf_num;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008535 int port;
8536 u32 swap_en, swap_val, value;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008537
Eilon Greensteinb4661732009-01-14 06:43:56 +00008538 /* clear the UNDI indication */
8539 REG_WR(bp, DORQ_REG_NORM_CID_OFST, 0);
8540
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008541 BNX2X_DEV_INFO("UNDI is active! reset device\n");
8542
8543 /* try unload UNDI on port 0 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008544 bp->pf_num = 0;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008545 bp->fw_seq =
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008546 (SHMEM_RD(bp, func_mb[bp->pf_num].drv_mb_header) &
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008547 DRV_MSG_SEQ_NUMBER_MASK);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008548 reset_code = bnx2x_fw_command(bp, reset_code, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008549
8550 /* if UNDI is loaded on the other port */
8551 if (reset_code != FW_MSG_CODE_DRV_UNLOAD_COMMON) {
8552
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008553 /* send "DONE" for previous unload */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008554 bnx2x_fw_command(bp,
8555 DRV_MSG_CODE_UNLOAD_DONE, 0);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008556
8557 /* unload UNDI on port 1 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008558 bp->pf_num = 1;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008559 bp->fw_seq =
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008560 (SHMEM_RD(bp, func_mb[bp->pf_num].drv_mb_header) &
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008561 DRV_MSG_SEQ_NUMBER_MASK);
8562 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008563
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008564 bnx2x_fw_command(bp, reset_code, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008565 }
8566
Eilon Greensteinb4661732009-01-14 06:43:56 +00008567 /* now it's safe to release the lock */
8568 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_UNDI);
8569
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008570 bnx2x_undi_int_disable(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008571 port = BP_PORT(bp);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008572
8573 /* close input traffic and wait for it */
8574 /* Do not rcv packets to BRB */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008575 REG_WR(bp, (port ? NIG_REG_LLH1_BRB1_DRV_MASK :
8576 NIG_REG_LLH0_BRB1_DRV_MASK), 0x0);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008577 /* Do not direct rcv packets that are not for MCP to
8578 * the BRB */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008579 REG_WR(bp, (port ? NIG_REG_LLH1_BRB1_NOT_MCP :
8580 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008581 /* clear AEU */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008582 REG_WR(bp, (port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
8583 MISC_REG_AEU_MASK_ATTN_FUNC_0), 0);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008584 msleep(10);
8585
8586 /* save NIG port swap info */
8587 swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
8588 swap_en = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008589 /* reset device */
8590 REG_WR(bp,
8591 GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008592 0xd3ffffff);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008593
8594 value = 0x1400;
8595 if (CHIP_IS_E3(bp)) {
8596 value |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
8597 value |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
8598 }
8599
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008600 REG_WR(bp,
8601 GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008602 value);
8603
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008604 /* take the NIG out of reset and restore swap values */
8605 REG_WR(bp,
8606 GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
8607 MISC_REGISTERS_RESET_REG_1_RST_NIG);
8608 REG_WR(bp, NIG_REG_PORT_SWAP, swap_val);
8609 REG_WR(bp, NIG_REG_STRAP_OVERRIDE, swap_en);
8610
8611 /* send unload done to the MCP */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008612 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, 0);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008613
8614 /* restore our func and fw_seq */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008615 bp->pf_num = orig_pf_num;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008616 bp->fw_seq =
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008617 (SHMEM_RD(bp, func_mb[bp->pf_num].drv_mb_header) &
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008618 DRV_MSG_SEQ_NUMBER_MASK);
Eilon Greensteinb4661732009-01-14 06:43:56 +00008619 } else
8620 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_UNDI);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008621 }
8622}
8623
8624static void __devinit bnx2x_get_common_hwinfo(struct bnx2x *bp)
8625{
8626 u32 val, val2, val3, val4, id;
Eilon Greenstein72ce58c2008-08-13 15:52:46 -07008627 u16 pmc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008628
8629 /* Get the chip revision id and number. */
8630 /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
8631 val = REG_RD(bp, MISC_REG_CHIP_NUM);
8632 id = ((val & 0xffff) << 16);
8633 val = REG_RD(bp, MISC_REG_CHIP_REV);
8634 id |= ((val & 0xf) << 12);
8635 val = REG_RD(bp, MISC_REG_CHIP_METAL);
8636 id |= ((val & 0xff) << 4);
Eilon Greenstein5a40e082009-01-14 06:44:04 +00008637 val = REG_RD(bp, MISC_REG_BOND_ID);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008638 id |= (val & 0xf);
8639 bp->common.chip_id = id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008640
8641 /* Set doorbell size */
8642 bp->db_size = (1 << BNX2X_DB_SHIFT);
8643
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008644 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008645 val = REG_RD(bp, MISC_REG_PORT4MODE_EN_OVWR);
8646 if ((val & 1) == 0)
8647 val = REG_RD(bp, MISC_REG_PORT4MODE_EN);
8648 else
8649 val = (val >> 1) & 1;
8650 BNX2X_DEV_INFO("chip is in %s\n", val ? "4_PORT_MODE" :
8651 "2_PORT_MODE");
8652 bp->common.chip_port_mode = val ? CHIP_4_PORT_MODE :
8653 CHIP_2_PORT_MODE;
8654
8655 if (CHIP_MODE_IS_4_PORT(bp))
8656 bp->pfid = (bp->pf_num >> 1); /* 0..3 */
8657 else
8658 bp->pfid = (bp->pf_num & 0x6); /* 0, 2, 4, 6 */
8659 } else {
8660 bp->common.chip_port_mode = CHIP_PORT_MODE_NONE; /* N/A */
8661 bp->pfid = bp->pf_num; /* 0..7 */
8662 }
8663
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008664 bp->link_params.chip_id = bp->common.chip_id;
8665 BNX2X_DEV_INFO("chip ID is 0x%x\n", id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008666
Eilon Greenstein1c063282009-02-12 08:36:43 +00008667 val = (REG_RD(bp, 0x2874) & 0x55);
8668 if ((bp->common.chip_id & 0x1) ||
8669 (CHIP_IS_E1(bp) && val) || (CHIP_IS_E1H(bp) && (val == 0x55))) {
8670 bp->flags |= ONE_PORT_FLAG;
8671 BNX2X_DEV_INFO("single port device\n");
8672 }
8673
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008674 val = REG_RD(bp, MCP_REG_MCPR_NVM_CFG4);
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00008675 bp->common.flash_size = (BNX2X_NVRAM_1MB_SIZE <<
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008676 (val & MCPR_NVM_CFG4_FLASH_SIZE));
8677 BNX2X_DEV_INFO("flash_size 0x%x (%d)\n",
8678 bp->common.flash_size, bp->common.flash_size);
8679
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008680 bnx2x_init_shmem(bp);
8681
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008682
8683
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008684 bp->common.shmem2_base = REG_RD(bp, (BP_PATH(bp) ?
8685 MISC_REG_GENERIC_CR_1 :
8686 MISC_REG_GENERIC_CR_0));
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008687
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008688 bp->link_params.shmem_base = bp->common.shmem_base;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008689 bp->link_params.shmem2_base = bp->common.shmem2_base;
Eilon Greenstein2691d512009-08-12 08:22:08 +00008690 BNX2X_DEV_INFO("shmem offset 0x%x shmem2 offset 0x%x\n",
8691 bp->common.shmem_base, bp->common.shmem2_base);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008692
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008693 if (!bp->common.shmem_base) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008694 BNX2X_DEV_INFO("MCP not active\n");
8695 bp->flags |= NO_MCP_FLAG;
8696 return;
8697 }
8698
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008699 bp->common.hw_config = SHMEM_RD(bp, dev_info.shared_hw_config.config);
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00008700 BNX2X_DEV_INFO("hw_config 0x%08x\n", bp->common.hw_config);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008701
8702 bp->link_params.hw_led_mode = ((bp->common.hw_config &
8703 SHARED_HW_CFG_LED_MODE_MASK) >>
8704 SHARED_HW_CFG_LED_MODE_SHIFT);
8705
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00008706 bp->link_params.feature_config_flags = 0;
8707 val = SHMEM_RD(bp, dev_info.shared_feature_config.config);
8708 if (val & SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED)
8709 bp->link_params.feature_config_flags |=
8710 FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
8711 else
8712 bp->link_params.feature_config_flags &=
8713 ~FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
8714
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008715 val = SHMEM_RD(bp, dev_info.bc_rev) >> 8;
8716 bp->common.bc_ver = val;
8717 BNX2X_DEV_INFO("bc_ver %X\n", val);
8718 if (val < BNX2X_BC_VER) {
8719 /* for now only warn
8720 * later we might need to enforce this */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008721 BNX2X_ERR("This driver needs bc_ver %X but found %X, "
8722 "please upgrade BC\n", BNX2X_BC_VER, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008723 }
Eilon Greenstein4d295db2009-07-21 05:47:47 +00008724 bp->link_params.feature_config_flags |=
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008725 (val >= REQ_BC_VER_4_VRFY_FIRST_PHY_OPT_MDL) ?
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008726 FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY : 0;
8727
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008728 bp->link_params.feature_config_flags |=
8729 (val >= REQ_BC_VER_4_VRFY_SPECIFIC_PHY_OPT_MDL) ?
8730 FEATURE_CONFIG_BC_SUPPORTS_DUAL_PHY_OPT_MDL_VRFY : 0;
Eilon Greenstein72ce58c2008-08-13 15:52:46 -07008731
Yaniv Rosner85242ee2011-07-05 01:06:53 +00008732 bp->link_params.feature_config_flags |=
8733 (val >= REQ_BC_VER_4_SFP_TX_DISABLE_SUPPORTED) ?
8734 FEATURE_CONFIG_BC_SUPPORTS_SFP_TX_DISABLED : 0;
8735
Dmitry Kravkovf9a3ebb2011-05-04 23:49:11 +00008736 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_PMC, &pmc);
8737 bp->flags |= (pmc & PCI_PM_CAP_PME_D3cold) ? 0 : NO_WOL_FLAG;
8738
Eilon Greenstein72ce58c2008-08-13 15:52:46 -07008739 BNX2X_DEV_INFO("%sWoL capable\n",
Eilon Greensteinf5372252009-02-12 08:38:30 +00008740 (bp->flags & NO_WOL_FLAG) ? "not " : "");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008741
8742 val = SHMEM_RD(bp, dev_info.shared_hw_config.part_num);
8743 val2 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[4]);
8744 val3 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[8]);
8745 val4 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[12]);
8746
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00008747 dev_info(&bp->pdev->dev, "part number %X-%X-%X-%X\n",
8748 val, val2, val3, val4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008749}
8750
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008751#define IGU_FID(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_FID)
8752#define IGU_VEC(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_VECTOR)
8753
8754static void __devinit bnx2x_get_igu_cam_info(struct bnx2x *bp)
8755{
8756 int pfid = BP_FUNC(bp);
8757 int vn = BP_E1HVN(bp);
8758 int igu_sb_id;
8759 u32 val;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008760 u8 fid, igu_sb_cnt = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008761
8762 bp->igu_base_sb = 0xff;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008763 if (CHIP_INT_MODE_IS_BC(bp)) {
Ariel Elior6383c0b2011-07-14 08:31:57 +00008764 igu_sb_cnt = bp->igu_sb_cnt;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008765 bp->igu_base_sb = (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn) *
8766 FP_SB_MAX_E1x;
8767
8768 bp->igu_dsb_id = E1HVN_MAX * FP_SB_MAX_E1x +
8769 (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn);
8770
8771 return;
8772 }
8773
8774 /* IGU in normal mode - read CAM */
8775 for (igu_sb_id = 0; igu_sb_id < IGU_REG_MAPPING_MEMORY_SIZE;
8776 igu_sb_id++) {
8777 val = REG_RD(bp, IGU_REG_MAPPING_MEMORY + igu_sb_id * 4);
8778 if (!(val & IGU_REG_MAPPING_MEMORY_VALID))
8779 continue;
8780 fid = IGU_FID(val);
8781 if ((fid & IGU_FID_ENCODE_IS_PF)) {
8782 if ((fid & IGU_FID_PF_NUM_MASK) != pfid)
8783 continue;
8784 if (IGU_VEC(val) == 0)
8785 /* default status block */
8786 bp->igu_dsb_id = igu_sb_id;
8787 else {
8788 if (bp->igu_base_sb == 0xff)
8789 bp->igu_base_sb = igu_sb_id;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008790 igu_sb_cnt++;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008791 }
8792 }
8793 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008794
Ariel Elior6383c0b2011-07-14 08:31:57 +00008795#ifdef CONFIG_PCI_MSI
8796 /*
8797 * It's expected that number of CAM entries for this functions is equal
8798 * to the number evaluated based on the MSI-X table size. We want a
8799 * harsh warning if these values are different!
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008800 */
Ariel Elior6383c0b2011-07-14 08:31:57 +00008801 WARN_ON(bp->igu_sb_cnt != igu_sb_cnt);
8802#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008803
Ariel Elior6383c0b2011-07-14 08:31:57 +00008804 if (igu_sb_cnt == 0)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008805 BNX2X_ERR("CAM configuration error\n");
8806}
8807
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008808static void __devinit bnx2x_link_settings_supported(struct bnx2x *bp,
8809 u32 switch_cfg)
8810{
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008811 int cfg_size = 0, idx, port = BP_PORT(bp);
8812
8813 /* Aggregation of supported attributes of all external phys */
8814 bp->port.supported[0] = 0;
8815 bp->port.supported[1] = 0;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00008816 switch (bp->link_params.num_phys) {
8817 case 1:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008818 bp->port.supported[0] = bp->link_params.phy[INT_PHY].supported;
8819 cfg_size = 1;
8820 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00008821 case 2:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008822 bp->port.supported[0] = bp->link_params.phy[EXT_PHY1].supported;
8823 cfg_size = 1;
8824 break;
8825 case 3:
8826 if (bp->link_params.multi_phy_config &
8827 PORT_HW_CFG_PHY_SWAPPED_ENABLED) {
8828 bp->port.supported[1] =
8829 bp->link_params.phy[EXT_PHY1].supported;
8830 bp->port.supported[0] =
8831 bp->link_params.phy[EXT_PHY2].supported;
8832 } else {
8833 bp->port.supported[0] =
8834 bp->link_params.phy[EXT_PHY1].supported;
8835 bp->port.supported[1] =
8836 bp->link_params.phy[EXT_PHY2].supported;
8837 }
8838 cfg_size = 2;
8839 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00008840 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008841
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008842 if (!(bp->port.supported[0] || bp->port.supported[1])) {
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00008843 BNX2X_ERR("NVRAM config error. BAD phy config."
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008844 "PHY1 config 0x%x, PHY2 config 0x%x\n",
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00008845 SHMEM_RD(bp,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008846 dev_info.port_hw_config[port].external_phy_config),
8847 SHMEM_RD(bp,
8848 dev_info.port_hw_config[port].external_phy_config2));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008849 return;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008850 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008851
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008852 if (CHIP_IS_E3(bp))
8853 bp->port.phy_addr = REG_RD(bp, MISC_REG_WC0_CTRL_PHY_ADDR);
8854 else {
8855 switch (switch_cfg) {
8856 case SWITCH_CFG_1G:
8857 bp->port.phy_addr = REG_RD(
8858 bp, NIG_REG_SERDES0_CTRL_PHY_ADDR + port*0x10);
8859 break;
8860 case SWITCH_CFG_10G:
8861 bp->port.phy_addr = REG_RD(
8862 bp, NIG_REG_XGXS0_CTRL_PHY_ADDR + port*0x18);
8863 break;
8864 default:
8865 BNX2X_ERR("BAD switch_cfg link_config 0x%x\n",
8866 bp->port.link_config[0]);
8867 return;
8868 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008869 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008870 BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008871 /* mask what we support according to speed_cap_mask per configuration */
8872 for (idx = 0; idx < cfg_size; idx++) {
8873 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008874 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008875 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008876
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008877 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008878 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008879 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008880
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008881 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008882 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008883 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008884
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008885 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008886 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008887 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008888
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008889 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008890 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008891 bp->port.supported[idx] &= ~(SUPPORTED_1000baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008892 SUPPORTED_1000baseT_Full);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008893
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008894 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008895 PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008896 bp->port.supported[idx] &= ~SUPPORTED_2500baseX_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008897
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008898 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008899 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008900 bp->port.supported[idx] &= ~SUPPORTED_10000baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008901
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008902 }
8903
8904 BNX2X_DEV_INFO("supported 0x%x 0x%x\n", bp->port.supported[0],
8905 bp->port.supported[1]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008906}
8907
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008908static void __devinit bnx2x_link_settings_requested(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008909{
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008910 u32 link_config, idx, cfg_size = 0;
8911 bp->port.advertising[0] = 0;
8912 bp->port.advertising[1] = 0;
8913 switch (bp->link_params.num_phys) {
8914 case 1:
8915 case 2:
8916 cfg_size = 1;
8917 break;
8918 case 3:
8919 cfg_size = 2;
8920 break;
8921 }
8922 for (idx = 0; idx < cfg_size; idx++) {
8923 bp->link_params.req_duplex[idx] = DUPLEX_FULL;
8924 link_config = bp->port.link_config[idx];
8925 switch (link_config & PORT_FEATURE_LINK_SPEED_MASK) {
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008926 case PORT_FEATURE_LINK_SPEED_AUTO:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008927 if (bp->port.supported[idx] & SUPPORTED_Autoneg) {
8928 bp->link_params.req_line_speed[idx] =
8929 SPEED_AUTO_NEG;
8930 bp->port.advertising[idx] |=
8931 bp->port.supported[idx];
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008932 } else {
8933 /* force 10G, no AN */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008934 bp->link_params.req_line_speed[idx] =
8935 SPEED_10000;
8936 bp->port.advertising[idx] |=
8937 (ADVERTISED_10000baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008938 ADVERTISED_FIBRE);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008939 continue;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008940 }
8941 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008942
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008943 case PORT_FEATURE_LINK_SPEED_10M_FULL:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008944 if (bp->port.supported[idx] & SUPPORTED_10baseT_Full) {
8945 bp->link_params.req_line_speed[idx] =
8946 SPEED_10;
8947 bp->port.advertising[idx] |=
8948 (ADVERTISED_10baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008949 ADVERTISED_TP);
8950 } else {
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00008951 BNX2X_ERR("NVRAM config error. "
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008952 "Invalid link_config 0x%x"
8953 " speed_cap_mask 0x%x\n",
8954 link_config,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008955 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008956 return;
8957 }
8958 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008959
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008960 case PORT_FEATURE_LINK_SPEED_10M_HALF:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008961 if (bp->port.supported[idx] & SUPPORTED_10baseT_Half) {
8962 bp->link_params.req_line_speed[idx] =
8963 SPEED_10;
8964 bp->link_params.req_duplex[idx] =
8965 DUPLEX_HALF;
8966 bp->port.advertising[idx] |=
8967 (ADVERTISED_10baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008968 ADVERTISED_TP);
8969 } else {
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00008970 BNX2X_ERR("NVRAM config error. "
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008971 "Invalid link_config 0x%x"
8972 " speed_cap_mask 0x%x\n",
8973 link_config,
8974 bp->link_params.speed_cap_mask[idx]);
8975 return;
8976 }
8977 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008978
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008979 case PORT_FEATURE_LINK_SPEED_100M_FULL:
8980 if (bp->port.supported[idx] &
8981 SUPPORTED_100baseT_Full) {
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008982 bp->link_params.req_line_speed[idx] =
8983 SPEED_100;
8984 bp->port.advertising[idx] |=
8985 (ADVERTISED_100baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008986 ADVERTISED_TP);
8987 } else {
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00008988 BNX2X_ERR("NVRAM config error. "
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008989 "Invalid link_config 0x%x"
8990 " speed_cap_mask 0x%x\n",
8991 link_config,
8992 bp->link_params.speed_cap_mask[idx]);
8993 return;
8994 }
8995 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008996
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008997 case PORT_FEATURE_LINK_SPEED_100M_HALF:
8998 if (bp->port.supported[idx] &
8999 SUPPORTED_100baseT_Half) {
9000 bp->link_params.req_line_speed[idx] =
9001 SPEED_100;
9002 bp->link_params.req_duplex[idx] =
9003 DUPLEX_HALF;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009004 bp->port.advertising[idx] |=
9005 (ADVERTISED_100baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009006 ADVERTISED_TP);
9007 } else {
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00009008 BNX2X_ERR("NVRAM config error. "
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009009 "Invalid link_config 0x%x"
9010 " speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009011 link_config,
9012 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009013 return;
9014 }
9015 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009016
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009017 case PORT_FEATURE_LINK_SPEED_1G:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009018 if (bp->port.supported[idx] &
9019 SUPPORTED_1000baseT_Full) {
9020 bp->link_params.req_line_speed[idx] =
9021 SPEED_1000;
9022 bp->port.advertising[idx] |=
9023 (ADVERTISED_1000baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009024 ADVERTISED_TP);
9025 } else {
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00009026 BNX2X_ERR("NVRAM config error. "
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009027 "Invalid link_config 0x%x"
9028 " speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009029 link_config,
9030 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009031 return;
9032 }
9033 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009034
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009035 case PORT_FEATURE_LINK_SPEED_2_5G:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009036 if (bp->port.supported[idx] &
9037 SUPPORTED_2500baseX_Full) {
9038 bp->link_params.req_line_speed[idx] =
9039 SPEED_2500;
9040 bp->port.advertising[idx] |=
9041 (ADVERTISED_2500baseX_Full |
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009042 ADVERTISED_TP);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009043 } else {
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00009044 BNX2X_ERR("NVRAM config error. "
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009045 "Invalid link_config 0x%x"
9046 " speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009047 link_config,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009048 bp->link_params.speed_cap_mask[idx]);
9049 return;
9050 }
9051 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009052
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009053 case PORT_FEATURE_LINK_SPEED_10G_CX4:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009054 if (bp->port.supported[idx] &
9055 SUPPORTED_10000baseT_Full) {
9056 bp->link_params.req_line_speed[idx] =
9057 SPEED_10000;
9058 bp->port.advertising[idx] |=
9059 (ADVERTISED_10000baseT_Full |
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009060 ADVERTISED_FIBRE);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009061 } else {
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00009062 BNX2X_ERR("NVRAM config error. "
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009063 "Invalid link_config 0x%x"
9064 " speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009065 link_config,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009066 bp->link_params.speed_cap_mask[idx]);
9067 return;
9068 }
9069 break;
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00009070 case PORT_FEATURE_LINK_SPEED_20G:
9071 bp->link_params.req_line_speed[idx] = SPEED_20000;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009072
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00009073 break;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009074 default:
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00009075 BNX2X_ERR("NVRAM config error. "
9076 "BAD link speed link_config 0x%x\n",
9077 link_config);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009078 bp->link_params.req_line_speed[idx] =
9079 SPEED_AUTO_NEG;
9080 bp->port.advertising[idx] =
9081 bp->port.supported[idx];
9082 break;
9083 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009084
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009085 bp->link_params.req_flow_ctrl[idx] = (link_config &
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009086 PORT_FEATURE_FLOW_CONTROL_MASK);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009087 if ((bp->link_params.req_flow_ctrl[idx] ==
9088 BNX2X_FLOW_CTRL_AUTO) &&
9089 !(bp->port.supported[idx] & SUPPORTED_Autoneg)) {
9090 bp->link_params.req_flow_ctrl[idx] =
9091 BNX2X_FLOW_CTRL_NONE;
9092 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009093
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009094 BNX2X_DEV_INFO("req_line_speed %d req_duplex %d req_flow_ctrl"
9095 " 0x%x advertising 0x%x\n",
9096 bp->link_params.req_line_speed[idx],
9097 bp->link_params.req_duplex[idx],
9098 bp->link_params.req_flow_ctrl[idx],
9099 bp->port.advertising[idx]);
9100 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009101}
9102
Michael Chane665bfd2009-10-10 13:46:54 +00009103static void __devinit bnx2x_set_mac_buf(u8 *mac_buf, u32 mac_lo, u16 mac_hi)
9104{
9105 mac_hi = cpu_to_be16(mac_hi);
9106 mac_lo = cpu_to_be32(mac_lo);
9107 memcpy(mac_buf, &mac_hi, sizeof(mac_hi));
9108 memcpy(mac_buf + sizeof(mac_hi), &mac_lo, sizeof(mac_lo));
9109}
9110
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009111static void __devinit bnx2x_get_port_hwinfo(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009112{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009113 int port = BP_PORT(bp);
Eilon Greenstein589abe32009-02-12 08:36:55 +00009114 u32 config;
Joe Perches6f38ad92010-11-14 17:04:31 +00009115 u32 ext_phy_type, ext_phy_config;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009116
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009117 bp->link_params.bp = bp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009118 bp->link_params.port = port;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009119
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009120 bp->link_params.lane_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009121 SHMEM_RD(bp, dev_info.port_hw_config[port].lane_config);
Eilon Greenstein4d295db2009-07-21 05:47:47 +00009122
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009123 bp->link_params.speed_cap_mask[0] =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009124 SHMEM_RD(bp,
9125 dev_info.port_hw_config[port].speed_capability_mask);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009126 bp->link_params.speed_cap_mask[1] =
9127 SHMEM_RD(bp,
9128 dev_info.port_hw_config[port].speed_capability_mask2);
9129 bp->port.link_config[0] =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009130 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config);
9131
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009132 bp->port.link_config[1] =
9133 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config2);
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00009134
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009135 bp->link_params.multi_phy_config =
9136 SHMEM_RD(bp, dev_info.port_hw_config[port].multi_phy_config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +00009137 /* If the device is capable of WoL, set the default state according
9138 * to the HW
9139 */
Eilon Greenstein4d295db2009-07-21 05:47:47 +00009140 config = SHMEM_RD(bp, dev_info.port_feature_config[port].config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +00009141 bp->wol = (!(bp->flags & NO_WOL_FLAG) &&
9142 (config & PORT_FEATURE_WOL_ENABLED));
9143
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009144 BNX2X_DEV_INFO("lane_config 0x%08x "
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009145 "speed_cap_mask0 0x%08x link_config0 0x%08x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009146 bp->link_params.lane_config,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009147 bp->link_params.speed_cap_mask[0],
9148 bp->port.link_config[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009149
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009150 bp->link_params.switch_cfg = (bp->port.link_config[0] &
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009151 PORT_FEATURE_CONNECTED_SWITCH_MASK);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00009152 bnx2x_phy_probe(&bp->link_params);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009153 bnx2x_link_settings_supported(bp, bp->link_params.switch_cfg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009154
9155 bnx2x_link_settings_requested(bp);
9156
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009157 /*
9158 * If connected directly, work with the internal PHY, otherwise, work
9159 * with the external PHY
9160 */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00009161 ext_phy_config =
9162 SHMEM_RD(bp,
9163 dev_info.port_hw_config[port].external_phy_config);
9164 ext_phy_type = XGXS_EXT_PHY_TYPE(ext_phy_config);
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009165 if (ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT)
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00009166 bp->mdio.prtad = bp->port.phy_addr;
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009167
9168 else if ((ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE) &&
9169 (ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN))
9170 bp->mdio.prtad =
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00009171 XGXS_EXT_PHY_ADDR(ext_phy_config);
Yaniv Rosner5866df62011-01-30 04:15:07 +00009172
9173 /*
9174 * Check if hw lock is required to access MDC/MDIO bus to the PHY(s)
9175 * In MF mode, it is set to cover self test cases
9176 */
9177 if (IS_MF(bp))
9178 bp->port.need_hw_lock = 1;
9179 else
9180 bp->port.need_hw_lock = bnx2x_hw_lock_required(bp,
9181 bp->common.shmem_base,
9182 bp->common.shmem2_base);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009183}
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009184
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009185#ifdef BCM_CNIC
9186static void __devinit bnx2x_get_cnic_info(struct bnx2x *bp)
9187{
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +00009188 int port = BP_PORT(bp);
9189 int func = BP_ABS_FUNC(bp);
9190
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009191 u32 max_iscsi_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +00009192 drv_lic_key[port].max_iscsi_conn);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009193 u32 max_fcoe_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +00009194 drv_lic_key[port].max_fcoe_conn);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009195
9196 /* Get the number of maximum allowed iSCSI and FCoE connections */
9197 bp->cnic_eth_dev.max_iscsi_conn =
9198 (max_iscsi_conn & BNX2X_MAX_ISCSI_INIT_CONN_MASK) >>
9199 BNX2X_MAX_ISCSI_INIT_CONN_SHIFT;
9200
9201 bp->cnic_eth_dev.max_fcoe_conn =
9202 (max_fcoe_conn & BNX2X_MAX_FCOE_INIT_CONN_MASK) >>
9203 BNX2X_MAX_FCOE_INIT_CONN_SHIFT;
9204
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +00009205 /* Read the WWN: */
9206 if (!IS_MF(bp)) {
9207 /* Port info */
9208 bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
9209 SHMEM_RD(bp,
9210 dev_info.port_hw_config[port].
9211 fcoe_wwn_port_name_upper);
9212 bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
9213 SHMEM_RD(bp,
9214 dev_info.port_hw_config[port].
9215 fcoe_wwn_port_name_lower);
9216
9217 /* Node info */
9218 bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
9219 SHMEM_RD(bp,
9220 dev_info.port_hw_config[port].
9221 fcoe_wwn_node_name_upper);
9222 bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
9223 SHMEM_RD(bp,
9224 dev_info.port_hw_config[port].
9225 fcoe_wwn_node_name_lower);
9226 } else if (!IS_MF_SD(bp)) {
9227 u32 cfg = MF_CFG_RD(bp, func_ext_config[func].func_cfg);
9228
9229 /*
9230 * Read the WWN info only if the FCoE feature is enabled for
9231 * this function.
9232 */
9233 if (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD) {
9234 /* Port info */
9235 bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
9236 MF_CFG_RD(bp, func_ext_config[func].
9237 fcoe_wwn_port_name_upper);
9238 bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
9239 MF_CFG_RD(bp, func_ext_config[func].
9240 fcoe_wwn_port_name_lower);
9241
9242 /* Node info */
9243 bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
9244 MF_CFG_RD(bp, func_ext_config[func].
9245 fcoe_wwn_node_name_upper);
9246 bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
9247 MF_CFG_RD(bp, func_ext_config[func].
9248 fcoe_wwn_node_name_lower);
9249 }
9250 }
9251
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009252 BNX2X_DEV_INFO("max_iscsi_conn 0x%x max_fcoe_conn 0x%x\n",
9253 bp->cnic_eth_dev.max_iscsi_conn,
9254 bp->cnic_eth_dev.max_fcoe_conn);
9255
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +00009256 /*
9257 * If maximum allowed number of connections is zero -
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009258 * disable the feature.
9259 */
9260 if (!bp->cnic_eth_dev.max_iscsi_conn)
9261 bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
9262
9263 if (!bp->cnic_eth_dev.max_fcoe_conn)
9264 bp->flags |= NO_FCOE_FLAG;
9265}
9266#endif
9267
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009268static void __devinit bnx2x_get_mac_hwinfo(struct bnx2x *bp)
9269{
9270 u32 val, val2;
9271 int func = BP_ABS_FUNC(bp);
9272 int port = BP_PORT(bp);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009273#ifdef BCM_CNIC
9274 u8 *iscsi_mac = bp->cnic_eth_dev.iscsi_mac;
9275 u8 *fip_mac = bp->fip_mac;
9276#endif
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009277
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009278 /* Zero primary MAC configuration */
9279 memset(bp->dev->dev_addr, 0, ETH_ALEN);
9280
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009281 if (BP_NOMCP(bp)) {
9282 BNX2X_ERROR("warning: random MAC workaround active\n");
9283 random_ether_addr(bp->dev->dev_addr);
9284 } else if (IS_MF(bp)) {
9285 val2 = MF_CFG_RD(bp, func_mf_config[func].mac_upper);
9286 val = MF_CFG_RD(bp, func_mf_config[func].mac_lower);
9287 if ((val2 != FUNC_MF_CFG_UPPERMAC_DEFAULT) &&
9288 (val != FUNC_MF_CFG_LOWERMAC_DEFAULT))
9289 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
9290
9291#ifdef BCM_CNIC
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009292 /* iSCSI and FCoE NPAR MACs: if there is no either iSCSI or
9293 * FCoE MAC then the appropriate feature should be disabled.
9294 */
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009295 if (IS_MF_SI(bp)) {
9296 u32 cfg = MF_CFG_RD(bp, func_ext_config[func].func_cfg);
9297 if (cfg & MACP_FUNC_CFG_FLAGS_ISCSI_OFFLOAD) {
9298 val2 = MF_CFG_RD(bp, func_ext_config[func].
9299 iscsi_mac_addr_upper);
9300 val = MF_CFG_RD(bp, func_ext_config[func].
9301 iscsi_mac_addr_lower);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009302 bnx2x_set_mac_buf(iscsi_mac, val, val2);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009303 BNX2X_DEV_INFO("Read iSCSI MAC: "
9304 BNX2X_MAC_FMT"\n",
9305 BNX2X_MAC_PRN_LIST(iscsi_mac));
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009306 } else
9307 bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
9308
9309 if (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD) {
9310 val2 = MF_CFG_RD(bp, func_ext_config[func].
9311 fcoe_mac_addr_upper);
9312 val = MF_CFG_RD(bp, func_ext_config[func].
9313 fcoe_mac_addr_lower);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009314 bnx2x_set_mac_buf(fip_mac, val, val2);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009315 BNX2X_DEV_INFO("Read FCoE L2 MAC to "
9316 BNX2X_MAC_FMT"\n",
9317 BNX2X_MAC_PRN_LIST(fip_mac));
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009318
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009319 } else
9320 bp->flags |= NO_FCOE_FLAG;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009321 }
9322#endif
9323 } else {
9324 /* in SF read MACs from port configuration */
9325 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper);
9326 val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower);
9327 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
9328
9329#ifdef BCM_CNIC
9330 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
9331 iscsi_mac_upper);
9332 val = SHMEM_RD(bp, dev_info.port_hw_config[port].
9333 iscsi_mac_lower);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009334 bnx2x_set_mac_buf(iscsi_mac, val, val2);
Vladislav Zolotarovc03bd392011-07-21 07:57:52 +00009335
9336 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
9337 fcoe_fip_mac_upper);
9338 val = SHMEM_RD(bp, dev_info.port_hw_config[port].
9339 fcoe_fip_mac_lower);
9340 bnx2x_set_mac_buf(fip_mac, val, val2);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009341#endif
9342 }
9343
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009344 memcpy(bp->link_params.mac_addr, bp->dev->dev_addr, ETH_ALEN);
9345 memcpy(bp->dev->perm_addr, bp->dev->dev_addr, ETH_ALEN);
Michael Chan37b091b2009-10-10 13:46:55 +00009346
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00009347#ifdef BCM_CNIC
Vladislav Zolotarovc03bd392011-07-21 07:57:52 +00009348 /* Set the FCoE MAC in MF_SD mode */
9349 if (!CHIP_IS_E1x(bp) && IS_MF_SD(bp))
9350 memcpy(fip_mac, bp->dev->dev_addr, ETH_ALEN);
Dmitry Kravkov426b9242011-05-04 23:49:53 +00009351
9352 /* Disable iSCSI if MAC configuration is
9353 * invalid.
9354 */
9355 if (!is_valid_ether_addr(iscsi_mac)) {
9356 bp->flags |= NO_ISCSI_FLAG;
9357 memset(iscsi_mac, 0, ETH_ALEN);
9358 }
9359
9360 /* Disable FCoE if MAC configuration is
9361 * invalid.
9362 */
9363 if (!is_valid_ether_addr(fip_mac)) {
9364 bp->flags |= NO_FCOE_FLAG;
9365 memset(bp->fip_mac, 0, ETH_ALEN);
9366 }
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00009367#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009368
9369 if (!is_valid_ether_addr(bp->dev->dev_addr))
9370 dev_err(&bp->pdev->dev,
9371 "bad Ethernet MAC address configuration: "
9372 BNX2X_MAC_FMT", change it manually before bringing up "
9373 "the appropriate network interface\n",
9374 BNX2X_MAC_PRN_LIST(bp->dev->dev_addr));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009375}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009376
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009377static int __devinit bnx2x_get_hwinfo(struct bnx2x *bp)
9378{
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009379 int /*abs*/func = BP_ABS_FUNC(bp);
David S. Millerb8ee8322011-04-17 16:56:12 -07009380 int vn;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009381 u32 val = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009382 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009383
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009384 bnx2x_get_common_hwinfo(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009385
Ariel Elior6383c0b2011-07-14 08:31:57 +00009386 /*
9387 * initialize IGU parameters
9388 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009389 if (CHIP_IS_E1x(bp)) {
9390 bp->common.int_block = INT_BLOCK_HC;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009391
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009392 bp->igu_dsb_id = DEF_SB_IGU_ID;
9393 bp->igu_base_sb = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009394 } else {
9395 bp->common.int_block = INT_BLOCK_IGU;
9396 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009397
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009398 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009399 int tout = 5000;
9400
9401 BNX2X_DEV_INFO("FORCING Normal Mode\n");
9402
9403 val &= ~(IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN);
9404 REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION, val);
9405 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x7f);
9406
9407 while (tout && REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
9408 tout--;
9409 usleep_range(1000, 1000);
9410 }
9411
9412 if (REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
9413 dev_err(&bp->pdev->dev,
9414 "FORCING Normal Mode failed!!!\n");
9415 return -EPERM;
9416 }
9417 }
9418
9419 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
9420 BNX2X_DEV_INFO("IGU Backward Compatible Mode\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009421 bp->common.int_block |= INT_BLOCK_MODE_BW_COMP;
9422 } else
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009423 BNX2X_DEV_INFO("IGU Normal Mode\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009424
9425 bnx2x_get_igu_cam_info(bp);
9426
9427 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009428
9429 /*
9430 * set base FW non-default (fast path) status block id, this value is
9431 * used to initialize the fw_sb_id saved on the fp/queue structure to
9432 * determine the id used by the FW.
9433 */
9434 if (CHIP_IS_E1x(bp))
9435 bp->base_fw_ndsb = BP_PORT(bp) * FP_SB_MAX_E1x + BP_L_ID(bp);
9436 else /*
9437 * 57712 - we currently use one FW SB per IGU SB (Rx and Tx of
9438 * the same queue are indicated on the same IGU SB). So we prefer
9439 * FW and IGU SBs to be the same value.
9440 */
9441 bp->base_fw_ndsb = bp->igu_base_sb;
9442
9443 BNX2X_DEV_INFO("igu_dsb_id %d igu_base_sb %d igu_sb_cnt %d\n"
9444 "base_fw_ndsb %d\n", bp->igu_dsb_id, bp->igu_base_sb,
9445 bp->igu_sb_cnt, bp->base_fw_ndsb);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009446
9447 /*
9448 * Initialize MF configuration
9449 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009450
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00009451 bp->mf_ov = 0;
9452 bp->mf_mode = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009453 vn = BP_E1HVN(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009454
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009455 if (!CHIP_IS_E1(bp) && !BP_NOMCP(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009456 BNX2X_DEV_INFO("shmem2base 0x%x, size %d, mfcfg offset %d\n",
9457 bp->common.shmem2_base, SHMEM2_RD(bp, size),
9458 (u32)offsetof(struct shmem2_region, mf_cfg_addr));
9459
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009460 if (SHMEM2_HAS(bp, mf_cfg_addr))
9461 bp->common.mf_cfg_base = SHMEM2_RD(bp, mf_cfg_addr);
9462 else
9463 bp->common.mf_cfg_base = bp->common.shmem_base +
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009464 offsetof(struct shmem_region, func_mb) +
9465 E1H_FUNC_MAX * sizeof(struct drv_func_mb);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009466 /*
9467 * get mf configuration:
Lucas De Marchi25985ed2011-03-30 22:57:33 -03009468 * 1. existence of MF configuration
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009469 * 2. MAC address must be legal (check only upper bytes)
9470 * for Switch-Independent mode;
9471 * OVLAN must be legal for Switch-Dependent mode
9472 * 3. SF_MODE configures specific MF mode
9473 */
9474 if (bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
9475 /* get mf configuration */
9476 val = SHMEM_RD(bp,
9477 dev_info.shared_feature_config.config);
9478 val &= SHARED_FEAT_CFG_FORCE_SF_MODE_MASK;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009479
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009480 switch (val) {
9481 case SHARED_FEAT_CFG_FORCE_SF_MODE_SWITCH_INDEPT:
9482 val = MF_CFG_RD(bp, func_mf_config[func].
9483 mac_upper);
9484 /* check for legal mac (upper bytes)*/
9485 if (val != 0xffff) {
9486 bp->mf_mode = MULTI_FUNCTION_SI;
9487 bp->mf_config[vn] = MF_CFG_RD(bp,
9488 func_mf_config[func].config);
9489 } else
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009490 BNX2X_DEV_INFO("illegal MAC address "
9491 "for SI\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009492 break;
9493 case SHARED_FEAT_CFG_FORCE_SF_MODE_MF_ALLOWED:
9494 /* get OV configuration */
9495 val = MF_CFG_RD(bp,
9496 func_mf_config[FUNC_0].e1hov_tag);
9497 val &= FUNC_MF_CFG_E1HOV_TAG_MASK;
9498
9499 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
9500 bp->mf_mode = MULTI_FUNCTION_SD;
9501 bp->mf_config[vn] = MF_CFG_RD(bp,
9502 func_mf_config[func].config);
9503 } else
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00009504 BNX2X_DEV_INFO("illegal OV for SD\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009505 break;
9506 default:
9507 /* Unknown configuration: reset mf_config */
9508 bp->mf_config[vn] = 0;
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00009509 BNX2X_DEV_INFO("unkown MF mode 0x%x\n", val);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009510 }
9511 }
9512
Eilon Greenstein2691d512009-08-12 08:22:08 +00009513 BNX2X_DEV_INFO("%s function mode\n",
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00009514 IS_MF(bp) ? "multi" : "single");
Eilon Greenstein2691d512009-08-12 08:22:08 +00009515
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009516 switch (bp->mf_mode) {
9517 case MULTI_FUNCTION_SD:
9518 val = MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
9519 FUNC_MF_CFG_E1HOV_TAG_MASK;
Eilon Greenstein2691d512009-08-12 08:22:08 +00009520 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00009521 bp->mf_ov = val;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009522 bp->path_has_ovlan = true;
9523
9524 BNX2X_DEV_INFO("MF OV for func %d is %d "
9525 "(0x%04x)\n", func, bp->mf_ov,
9526 bp->mf_ov);
Eilon Greenstein2691d512009-08-12 08:22:08 +00009527 } else {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009528 dev_err(&bp->pdev->dev,
9529 "No valid MF OV for func %d, "
9530 "aborting\n", func);
9531 return -EPERM;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009532 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009533 break;
9534 case MULTI_FUNCTION_SI:
9535 BNX2X_DEV_INFO("func %d is in MF "
9536 "switch-independent mode\n", func);
9537 break;
9538 default:
9539 if (vn) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009540 dev_err(&bp->pdev->dev,
9541 "VN %d is in a single function mode, "
9542 "aborting\n", vn);
9543 return -EPERM;
Eilon Greenstein2691d512009-08-12 08:22:08 +00009544 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009545 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009546 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009547
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009548 /* check if other port on the path needs ovlan:
9549 * Since MF configuration is shared between ports
9550 * Possible mixed modes are only
9551 * {SF, SI} {SF, SD} {SD, SF} {SI, SF}
9552 */
9553 if (CHIP_MODE_IS_4_PORT(bp) &&
9554 !bp->path_has_ovlan &&
9555 !IS_MF(bp) &&
9556 bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
9557 u8 other_port = !BP_PORT(bp);
9558 u8 other_func = BP_PATH(bp) + 2*other_port;
9559 val = MF_CFG_RD(bp,
9560 func_mf_config[other_func].e1hov_tag);
9561 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT)
9562 bp->path_has_ovlan = true;
9563 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009564 }
9565
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009566 /* adjust igu_sb_cnt to MF for E1x */
9567 if (CHIP_IS_E1x(bp) && IS_MF(bp))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009568 bp->igu_sb_cnt /= E1HVN_MAX;
9569
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009570 /* port info */
9571 bnx2x_get_port_hwinfo(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009572
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009573 if (!BP_NOMCP(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009574 bp->fw_seq =
9575 (SHMEM_RD(bp, func_mb[BP_FW_MB_IDX(bp)].drv_mb_header) &
9576 DRV_MSG_SEQ_NUMBER_MASK);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009577 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
9578 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009579
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009580 /* Get MAC addresses */
9581 bnx2x_get_mac_hwinfo(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009582
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009583#ifdef BCM_CNIC
9584 bnx2x_get_cnic_info(bp);
9585#endif
9586
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009587 /* Get current FW pulse sequence */
9588 if (!BP_NOMCP(bp)) {
9589 int mb_idx = BP_FW_MB_IDX(bp);
9590
9591 bp->fw_drv_pulse_wr_seq =
9592 (SHMEM_RD(bp, func_mb[mb_idx].drv_pulse_mb) &
9593 DRV_PULSE_SEQ_MASK);
9594 BNX2X_DEV_INFO("drv_pulse 0x%x\n", bp->fw_drv_pulse_wr_seq);
9595 }
9596
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009597 return rc;
9598}
9599
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +00009600static void __devinit bnx2x_read_fwinfo(struct bnx2x *bp)
9601{
9602 int cnt, i, block_end, rodi;
9603 char vpd_data[BNX2X_VPD_LEN+1];
9604 char str_id_reg[VENDOR_ID_LEN+1];
9605 char str_id_cap[VENDOR_ID_LEN+1];
9606 u8 len;
9607
9608 cnt = pci_read_vpd(bp->pdev, 0, BNX2X_VPD_LEN, vpd_data);
9609 memset(bp->fw_ver, 0, sizeof(bp->fw_ver));
9610
9611 if (cnt < BNX2X_VPD_LEN)
9612 goto out_not_found;
9613
9614 i = pci_vpd_find_tag(vpd_data, 0, BNX2X_VPD_LEN,
9615 PCI_VPD_LRDT_RO_DATA);
9616 if (i < 0)
9617 goto out_not_found;
9618
9619
9620 block_end = i + PCI_VPD_LRDT_TAG_SIZE +
9621 pci_vpd_lrdt_size(&vpd_data[i]);
9622
9623 i += PCI_VPD_LRDT_TAG_SIZE;
9624
9625 if (block_end > BNX2X_VPD_LEN)
9626 goto out_not_found;
9627
9628 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
9629 PCI_VPD_RO_KEYWORD_MFR_ID);
9630 if (rodi < 0)
9631 goto out_not_found;
9632
9633 len = pci_vpd_info_field_size(&vpd_data[rodi]);
9634
9635 if (len != VENDOR_ID_LEN)
9636 goto out_not_found;
9637
9638 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
9639
9640 /* vendor specific info */
9641 snprintf(str_id_reg, VENDOR_ID_LEN + 1, "%04x", PCI_VENDOR_ID_DELL);
9642 snprintf(str_id_cap, VENDOR_ID_LEN + 1, "%04X", PCI_VENDOR_ID_DELL);
9643 if (!strncmp(str_id_reg, &vpd_data[rodi], VENDOR_ID_LEN) ||
9644 !strncmp(str_id_cap, &vpd_data[rodi], VENDOR_ID_LEN)) {
9645
9646 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
9647 PCI_VPD_RO_KEYWORD_VENDOR0);
9648 if (rodi >= 0) {
9649 len = pci_vpd_info_field_size(&vpd_data[rodi]);
9650
9651 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
9652
9653 if (len < 32 && (len + rodi) <= BNX2X_VPD_LEN) {
9654 memcpy(bp->fw_ver, &vpd_data[rodi], len);
9655 bp->fw_ver[len] = ' ';
9656 }
9657 }
9658 return;
9659 }
9660out_not_found:
9661 return;
9662}
9663
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009664static void __devinit bnx2x_set_modes_bitmap(struct bnx2x *bp)
9665{
9666 u32 flags = 0;
9667
9668 if (CHIP_REV_IS_FPGA(bp))
9669 SET_FLAGS(flags, MODE_FPGA);
9670 else if (CHIP_REV_IS_EMUL(bp))
9671 SET_FLAGS(flags, MODE_EMUL);
9672 else
9673 SET_FLAGS(flags, MODE_ASIC);
9674
9675 if (CHIP_MODE_IS_4_PORT(bp))
9676 SET_FLAGS(flags, MODE_PORT4);
9677 else
9678 SET_FLAGS(flags, MODE_PORT2);
9679
9680 if (CHIP_IS_E2(bp))
9681 SET_FLAGS(flags, MODE_E2);
9682 else if (CHIP_IS_E3(bp)) {
9683 SET_FLAGS(flags, MODE_E3);
9684 if (CHIP_REV(bp) == CHIP_REV_Ax)
9685 SET_FLAGS(flags, MODE_E3_A0);
Ariel Elior6383c0b2011-07-14 08:31:57 +00009686 else /*if (CHIP_REV(bp) == CHIP_REV_Bx)*/
9687 SET_FLAGS(flags, MODE_E3_B0 | MODE_COS3);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009688 }
9689
9690 if (IS_MF(bp)) {
9691 SET_FLAGS(flags, MODE_MF);
9692 switch (bp->mf_mode) {
9693 case MULTI_FUNCTION_SD:
9694 SET_FLAGS(flags, MODE_MF_SD);
9695 break;
9696 case MULTI_FUNCTION_SI:
9697 SET_FLAGS(flags, MODE_MF_SI);
9698 break;
9699 }
9700 } else
9701 SET_FLAGS(flags, MODE_SF);
9702
9703#if defined(__LITTLE_ENDIAN)
9704 SET_FLAGS(flags, MODE_LITTLE_ENDIAN);
9705#else /*(__BIG_ENDIAN)*/
9706 SET_FLAGS(flags, MODE_BIG_ENDIAN);
9707#endif
9708 INIT_MODE_FLAGS(bp) = flags;
9709}
9710
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009711static int __devinit bnx2x_init_bp(struct bnx2x *bp)
9712{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009713 int func;
Eilon Greenstein87942b42009-02-12 08:36:49 +00009714 int timer_interval;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009715 int rc;
9716
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009717 mutex_init(&bp->port.phy_mutex);
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07009718 mutex_init(&bp->fw_mb_mutex);
David S. Millerbb7e95c2010-07-27 21:01:35 -07009719 spin_lock_init(&bp->stats_lock);
Michael Chan993ac7b2009-10-10 13:46:56 +00009720#ifdef BCM_CNIC
9721 mutex_init(&bp->cnic_mutex);
9722#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009723
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08009724 INIT_DELAYED_WORK(&bp->sp_task, bnx2x_sp_task);
Ariel Elior7be08a72011-07-14 08:31:19 +00009725 INIT_DELAYED_WORK(&bp->sp_rtnl_task, bnx2x_sp_rtnl_task);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00009726 INIT_DELAYED_WORK(&bp->period_task, bnx2x_period_task);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009727 rc = bnx2x_get_hwinfo(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009728 if (rc)
9729 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009730
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009731 bnx2x_set_modes_bitmap(bp);
9732
9733 rc = bnx2x_alloc_mem_bp(bp);
9734 if (rc)
9735 return rc;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009736
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +00009737 bnx2x_read_fwinfo(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009738
9739 func = BP_FUNC(bp);
9740
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009741 /* need to reset chip if undi was active */
9742 if (!BP_NOMCP(bp))
9743 bnx2x_undi_unload(bp);
9744
9745 if (CHIP_REV_IS_FPGA(bp))
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009746 dev_err(&bp->pdev->dev, "FPGA detected\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009747
9748 if (BP_NOMCP(bp) && (func == 0))
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009749 dev_err(&bp->pdev->dev, "MCP disabled, "
9750 "must load devices in order!\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009751
Eilon Greenstein555f6c72009-02-12 08:36:11 +00009752 bp->multi_mode = multi_mode;
Eilon Greenstein555f6c72009-02-12 08:36:11 +00009753
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07009754 /* Set TPA flags */
9755 if (disable_tpa) {
9756 bp->flags &= ~TPA_ENABLE_FLAG;
9757 bp->dev->features &= ~NETIF_F_LRO;
9758 } else {
9759 bp->flags |= TPA_ENABLE_FLAG;
9760 bp->dev->features |= NETIF_F_LRO;
9761 }
Dmitry Kravkov5d7cd492010-07-27 12:32:19 +00009762 bp->disable_tpa = disable_tpa;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07009763
Eilon Greensteina18f5122009-08-12 08:23:26 +00009764 if (CHIP_IS_E1(bp))
9765 bp->dropless_fc = 0;
9766 else
9767 bp->dropless_fc = dropless_fc;
9768
Eilon Greenstein8d5726c2009-02-12 08:37:19 +00009769 bp->mrrs = mrrs;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07009770
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009771 bp->tx_ring_size = MAX_TX_AVAIL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009772
Eilon Greenstein7d323bf2009-11-09 06:09:35 +00009773 /* make sure that the numbers are in the right granularity */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009774 bp->tx_ticks = (50 / BNX2X_BTR) * BNX2X_BTR;
9775 bp->rx_ticks = (25 / BNX2X_BTR) * BNX2X_BTR;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009776
Eilon Greenstein87942b42009-02-12 08:36:49 +00009777 timer_interval = (CHIP_REV_IS_SLOW(bp) ? 5*HZ : HZ);
9778 bp->current_interval = (poll ? poll : timer_interval);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009779
9780 init_timer(&bp->timer);
9781 bp->timer.expires = jiffies + bp->current_interval;
9782 bp->timer.data = (unsigned long) bp;
9783 bp->timer.function = bnx2x_timer;
9784
Shmulik Ravid785b9b12010-12-30 06:27:03 +00009785 bnx2x_dcbx_set_state(bp, true, BNX2X_DCBX_ENABLED_ON_NEG_ON);
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00009786 bnx2x_dcbx_init_params(bp);
9787
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009788#ifdef BCM_CNIC
9789 if (CHIP_IS_E1x(bp))
9790 bp->cnic_base_cl_id = FP_SB_MAX_E1x;
9791 else
9792 bp->cnic_base_cl_id = FP_SB_MAX_E2;
9793#endif
9794
Ariel Elior6383c0b2011-07-14 08:31:57 +00009795 /* multiple tx priority */
9796 if (CHIP_IS_E1x(bp))
9797 bp->max_cos = BNX2X_MULTI_TX_COS_E1X;
9798 if (CHIP_IS_E2(bp) || CHIP_IS_E3A0(bp))
9799 bp->max_cos = BNX2X_MULTI_TX_COS_E2_E3A0;
9800 if (CHIP_IS_E3B0(bp))
9801 bp->max_cos = BNX2X_MULTI_TX_COS_E3B0;
9802
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009803 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009804}
9805
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009806
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00009807/****************************************************************************
9808* General service functions
9809****************************************************************************/
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009810
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009811/*
9812 * net_device service functions
9813 */
9814
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009815/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009816static int bnx2x_open(struct net_device *dev)
9817{
9818 struct bnx2x *bp = netdev_priv(dev);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009819 bool global = false;
9820 int other_engine = BP_PATH(bp) ? 0 : 1;
9821 u32 other_load_counter, load_counter;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009822
Eilon Greenstein6eccabb2009-01-22 03:37:48 +00009823 netif_carrier_off(dev);
9824
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009825 bnx2x_set_power_state(bp, PCI_D0);
9826
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009827 other_load_counter = bnx2x_get_load_cnt(bp, other_engine);
9828 load_counter = bnx2x_get_load_cnt(bp, BP_PATH(bp));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009829
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009830 /*
9831 * If parity had happen during the unload, then attentions
9832 * and/or RECOVERY_IN_PROGRES may still be set. In this case we
9833 * want the first function loaded on the current engine to
9834 * complete the recovery.
9835 */
9836 if (!bnx2x_reset_is_done(bp, BP_PATH(bp)) ||
9837 bnx2x_chk_parity_attn(bp, &global, true))
9838 do {
9839 /*
9840 * If there are attentions and they are in a global
9841 * blocks, set the GLOBAL_RESET bit regardless whether
9842 * it will be this function that will complete the
9843 * recovery or not.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009844 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009845 if (global)
9846 bnx2x_set_reset_global(bp);
9847
9848 /*
9849 * Only the first function on the current engine should
9850 * try to recover in open. In case of attentions in
9851 * global blocks only the first in the chip should try
9852 * to recover.
9853 */
9854 if ((!load_counter &&
9855 (!global || !other_load_counter)) &&
9856 bnx2x_trylock_leader_lock(bp) &&
9857 !bnx2x_leader_reset(bp)) {
9858 netdev_info(bp->dev, "Recovered in open\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009859 break;
9860 }
9861
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009862 /* recovery has failed... */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009863 bnx2x_set_power_state(bp, PCI_D3hot);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009864 bp->recovery_state = BNX2X_RECOVERY_FAILED;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009865
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009866 netdev_err(bp->dev, "Recovery flow hasn't been properly"
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009867 " completed yet. Try again later. If u still see this"
9868 " message after a few retries then power cycle is"
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009869 " required.\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009870
9871 return -EAGAIN;
9872 } while (0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009873
9874 bp->recovery_state = BNX2X_RECOVERY_DONE;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009875 return bnx2x_nic_load(bp, LOAD_OPEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009876}
9877
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009878/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009879static int bnx2x_close(struct net_device *dev)
9880{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009881 struct bnx2x *bp = netdev_priv(dev);
9882
9883 /* Unload the driver, release IRQs */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009884 bnx2x_nic_unload(bp, UNLOAD_CLOSE);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009885
9886 /* Power off */
Vladislav Zolotarovd3dbfee2010-04-19 01:14:49 +00009887 bnx2x_set_power_state(bp, PCI_D3hot);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009888
9889 return 0;
9890}
9891
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009892static inline int bnx2x_init_mcast_macs_list(struct bnx2x *bp,
9893 struct bnx2x_mcast_ramrod_params *p)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08009894{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009895 int mc_count = netdev_mc_count(bp->dev);
9896 struct bnx2x_mcast_list_elem *mc_mac =
9897 kzalloc(sizeof(*mc_mac) * mc_count, GFP_ATOMIC);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08009898 struct netdev_hw_addr *ha;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08009899
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009900 if (!mc_mac)
9901 return -ENOMEM;
9902
9903 INIT_LIST_HEAD(&p->mcast_list);
9904
9905 netdev_for_each_mc_addr(ha, bp->dev) {
9906 mc_mac->mac = bnx2x_mc_addr(ha);
9907 list_add_tail(&mc_mac->link, &p->mcast_list);
9908 mc_mac++;
9909 }
9910
9911 p->mcast_list_len = mc_count;
9912
9913 return 0;
9914}
9915
9916static inline void bnx2x_free_mcast_macs_list(
9917 struct bnx2x_mcast_ramrod_params *p)
9918{
9919 struct bnx2x_mcast_list_elem *mc_mac =
9920 list_first_entry(&p->mcast_list, struct bnx2x_mcast_list_elem,
9921 link);
9922
9923 WARN_ON(!mc_mac);
9924 kfree(mc_mac);
9925}
9926
9927/**
9928 * bnx2x_set_uc_list - configure a new unicast MACs list.
9929 *
9930 * @bp: driver handle
9931 *
9932 * We will use zero (0) as a MAC type for these MACs.
9933 */
9934static inline int bnx2x_set_uc_list(struct bnx2x *bp)
9935{
9936 int rc;
9937 struct net_device *dev = bp->dev;
9938 struct netdev_hw_addr *ha;
9939 struct bnx2x_vlan_mac_obj *mac_obj = &bp->fp->mac_obj;
9940 unsigned long ramrod_flags = 0;
9941
9942 /* First schedule a cleanup up of old configuration */
9943 rc = bnx2x_del_all_macs(bp, mac_obj, BNX2X_UC_LIST_MAC, false);
9944 if (rc < 0) {
9945 BNX2X_ERR("Failed to schedule DELETE operations: %d\n", rc);
9946 return rc;
9947 }
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08009948
9949 netdev_for_each_uc_addr(ha, dev) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009950 rc = bnx2x_set_mac_one(bp, bnx2x_uc_addr(ha), mac_obj, true,
9951 BNX2X_UC_LIST_MAC, &ramrod_flags);
9952 if (rc < 0) {
9953 BNX2X_ERR("Failed to schedule ADD operations: %d\n",
9954 rc);
9955 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08009956 }
9957 }
9958
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009959 /* Execute the pending commands */
9960 __set_bit(RAMROD_CONT, &ramrod_flags);
9961 return bnx2x_set_mac_one(bp, NULL, mac_obj, false /* don't care */,
9962 BNX2X_UC_LIST_MAC, &ramrod_flags);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08009963}
9964
9965static inline int bnx2x_set_mc_list(struct bnx2x *bp)
9966{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009967 struct net_device *dev = bp->dev;
9968 struct bnx2x_mcast_ramrod_params rparam = {0};
9969 int rc = 0;
9970
9971 rparam.mcast_obj = &bp->mcast_obj;
9972
9973 /* first, clear all configured multicast MACs */
9974 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
9975 if (rc < 0) {
9976 BNX2X_ERR("Failed to clear multicast "
9977 "configuration: %d\n", rc);
9978 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08009979 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009980
9981 /* then, configure a new MACs list */
9982 if (netdev_mc_count(dev)) {
9983 rc = bnx2x_init_mcast_macs_list(bp, &rparam);
9984 if (rc) {
9985 BNX2X_ERR("Failed to create multicast MACs "
9986 "list: %d\n", rc);
9987 return rc;
9988 }
9989
9990 /* Now add the new MACs */
9991 rc = bnx2x_config_mcast(bp, &rparam,
9992 BNX2X_MCAST_CMD_ADD);
9993 if (rc < 0)
9994 BNX2X_ERR("Failed to set a new multicast "
9995 "configuration: %d\n", rc);
9996
9997 bnx2x_free_mcast_macs_list(&rparam);
9998 }
9999
10000 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010001}
10002
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010003
10004/* If bp->state is OPEN, should be called with netif_addr_lock_bh() */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000010005void bnx2x_set_rx_mode(struct net_device *dev)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010006{
10007 struct bnx2x *bp = netdev_priv(dev);
10008 u32 rx_mode = BNX2X_RX_MODE_NORMAL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010009
10010 if (bp->state != BNX2X_STATE_OPEN) {
10011 DP(NETIF_MSG_IFUP, "state is %x, returning\n", bp->state);
10012 return;
10013 }
10014
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010015 DP(NETIF_MSG_IFUP, "dev->flags = %x\n", bp->dev->flags);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010016
10017 if (dev->flags & IFF_PROMISC)
10018 rx_mode = BNX2X_RX_MODE_PROMISC;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010019 else if ((dev->flags & IFF_ALLMULTI) ||
10020 ((netdev_mc_count(dev) > BNX2X_MAX_MULTICAST) &&
10021 CHIP_IS_E1(bp)))
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010022 rx_mode = BNX2X_RX_MODE_ALLMULTI;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010023 else {
10024 /* some multicasts */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010025 if (bnx2x_set_mc_list(bp) < 0)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010026 rx_mode = BNX2X_RX_MODE_ALLMULTI;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010027
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010028 if (bnx2x_set_uc_list(bp) < 0)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010029 rx_mode = BNX2X_RX_MODE_PROMISC;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010030 }
10031
10032 bp->rx_mode = rx_mode;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010033
10034 /* Schedule the rx_mode command */
10035 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state)) {
10036 set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
10037 return;
10038 }
10039
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010040 bnx2x_set_storm_rx_mode(bp);
10041}
10042
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010043/* called with rtnl_lock */
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010044static int bnx2x_mdio_read(struct net_device *netdev, int prtad,
10045 int devad, u16 addr)
10046{
10047 struct bnx2x *bp = netdev_priv(netdev);
10048 u16 value;
10049 int rc;
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010050
10051 DP(NETIF_MSG_LINK, "mdio_read: prtad 0x%x, devad 0x%x, addr 0x%x\n",
10052 prtad, devad, addr);
10053
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010054 /* The HW expects different devad if CL22 is used */
10055 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
10056
10057 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +000010058 rc = bnx2x_phy_read(&bp->link_params, prtad, devad, addr, &value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010059 bnx2x_release_phy_lock(bp);
10060 DP(NETIF_MSG_LINK, "mdio_read_val 0x%x rc = 0x%x\n", value, rc);
10061
10062 if (!rc)
10063 rc = value;
10064 return rc;
10065}
10066
10067/* called with rtnl_lock */
10068static int bnx2x_mdio_write(struct net_device *netdev, int prtad, int devad,
10069 u16 addr, u16 value)
10070{
10071 struct bnx2x *bp = netdev_priv(netdev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010072 int rc;
10073
10074 DP(NETIF_MSG_LINK, "mdio_write: prtad 0x%x, devad 0x%x, addr 0x%x,"
10075 " value 0x%x\n", prtad, devad, addr, value);
10076
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010077 /* The HW expects different devad if CL22 is used */
10078 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
10079
10080 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +000010081 rc = bnx2x_phy_write(&bp->link_params, prtad, devad, addr, value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010082 bnx2x_release_phy_lock(bp);
10083 return rc;
10084}
10085
10086/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010087static int bnx2x_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
10088{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010089 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010090 struct mii_ioctl_data *mdio = if_mii(ifr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010091
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010092 DP(NETIF_MSG_LINK, "ioctl: phy id 0x%x, reg 0x%x, val_in 0x%x\n",
10093 mdio->phy_id, mdio->reg_num, mdio->val_in);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010094
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010095 if (!netif_running(dev))
10096 return -EAGAIN;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010097
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010098 return mdio_mii_ioctl(&bp->mdio, mdio, cmd);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010099}
10100
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +000010101#ifdef CONFIG_NET_POLL_CONTROLLER
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010102static void poll_bnx2x(struct net_device *dev)
10103{
10104 struct bnx2x *bp = netdev_priv(dev);
10105
10106 disable_irq(bp->pdev->irq);
10107 bnx2x_interrupt(bp->pdev->irq, dev);
10108 enable_irq(bp->pdev->irq);
10109}
10110#endif
10111
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080010112static const struct net_device_ops bnx2x_netdev_ops = {
10113 .ndo_open = bnx2x_open,
10114 .ndo_stop = bnx2x_close,
10115 .ndo_start_xmit = bnx2x_start_xmit,
Vladislav Zolotarov8307fa32010-12-13 05:44:09 +000010116 .ndo_select_queue = bnx2x_select_queue,
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010117 .ndo_set_rx_mode = bnx2x_set_rx_mode,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080010118 .ndo_set_mac_address = bnx2x_change_mac_addr,
10119 .ndo_validate_addr = eth_validate_addr,
10120 .ndo_do_ioctl = bnx2x_ioctl,
10121 .ndo_change_mtu = bnx2x_change_mtu,
Michał Mirosław66371c42011-04-12 09:38:23 +000010122 .ndo_fix_features = bnx2x_fix_features,
10123 .ndo_set_features = bnx2x_set_features,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080010124 .ndo_tx_timeout = bnx2x_tx_timeout,
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +000010125#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080010126 .ndo_poll_controller = poll_bnx2x,
10127#endif
Ariel Elior6383c0b2011-07-14 08:31:57 +000010128 .ndo_setup_tc = bnx2x_setup_tc,
10129
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010130#if defined(NETDEV_FCOE_WWNN) && defined(BCM_CNIC)
10131 .ndo_fcoe_get_wwn = bnx2x_fcoe_get_wwn,
10132#endif
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080010133};
10134
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010135static inline int bnx2x_set_coherency_mask(struct bnx2x *bp)
10136{
10137 struct device *dev = &bp->pdev->dev;
10138
10139 if (dma_set_mask(dev, DMA_BIT_MASK(64)) == 0) {
10140 bp->flags |= USING_DAC_FLAG;
10141 if (dma_set_coherent_mask(dev, DMA_BIT_MASK(64)) != 0) {
10142 dev_err(dev, "dma_set_coherent_mask failed, "
10143 "aborting\n");
10144 return -EIO;
10145 }
10146 } else if (dma_set_mask(dev, DMA_BIT_MASK(32)) != 0) {
10147 dev_err(dev, "System does not support DMA, aborting\n");
10148 return -EIO;
10149 }
10150
10151 return 0;
10152}
10153
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010154static int __devinit bnx2x_init_dev(struct pci_dev *pdev,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010155 struct net_device *dev,
10156 unsigned long board_type)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010157{
10158 struct bnx2x *bp;
10159 int rc;
10160
10161 SET_NETDEV_DEV(dev, &pdev->dev);
10162 bp = netdev_priv(dev);
10163
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010164 bp->dev = dev;
10165 bp->pdev = pdev;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010166 bp->flags = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010167 bp->pf_num = PCI_FUNC(pdev->devfn);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010168
10169 rc = pci_enable_device(pdev);
10170 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010171 dev_err(&bp->pdev->dev,
10172 "Cannot enable PCI device, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010173 goto err_out;
10174 }
10175
10176 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010177 dev_err(&bp->pdev->dev,
10178 "Cannot find PCI device base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010179 rc = -ENODEV;
10180 goto err_out_disable;
10181 }
10182
10183 if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010184 dev_err(&bp->pdev->dev, "Cannot find second PCI device"
10185 " base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010186 rc = -ENODEV;
10187 goto err_out_disable;
10188 }
10189
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010190 if (atomic_read(&pdev->enable_cnt) == 1) {
10191 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
10192 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010193 dev_err(&bp->pdev->dev,
10194 "Cannot obtain PCI resources, aborting\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010195 goto err_out_disable;
10196 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010197
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010198 pci_set_master(pdev);
10199 pci_save_state(pdev);
10200 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010201
10202 bp->pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
10203 if (bp->pm_cap == 0) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010204 dev_err(&bp->pdev->dev,
10205 "Cannot find power management capability, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010206 rc = -EIO;
10207 goto err_out_release;
10208 }
10209
Jon Mason77c98e62011-06-27 07:45:12 +000010210 if (!pci_is_pcie(pdev)) {
10211 dev_err(&bp->pdev->dev, "Not PCI Express, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010212 rc = -EIO;
10213 goto err_out_release;
10214 }
10215
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010216 rc = bnx2x_set_coherency_mask(bp);
10217 if (rc)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010218 goto err_out_release;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010219
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010220 dev->mem_start = pci_resource_start(pdev, 0);
10221 dev->base_addr = dev->mem_start;
10222 dev->mem_end = pci_resource_end(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010223
10224 dev->irq = pdev->irq;
10225
Arjan van de Ven275f1652008-10-20 21:42:39 -070010226 bp->regview = pci_ioremap_bar(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010227 if (!bp->regview) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010228 dev_err(&bp->pdev->dev,
10229 "Cannot map register space, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010230 rc = -ENOMEM;
10231 goto err_out_release;
10232 }
10233
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010234 bnx2x_set_power_state(bp, PCI_D0);
10235
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010236 /* clean indirect addresses */
10237 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
10238 PCICFG_VENDOR_ID_OFFSET);
10239 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F0 + BP_PORT(bp)*16, 0);
10240 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F0 + BP_PORT(bp)*16, 0);
10241 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F0 + BP_PORT(bp)*16, 0);
10242 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F0 + BP_PORT(bp)*16, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010243
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010244 /**
10245 * Enable internal target-read (in case we are probed after PF FLR).
10246 * Must be done prior to any BAR read access
10247 */
10248 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
10249
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010250 /* Reset the load counter */
10251 bnx2x_clear_load_cnt(bp);
10252
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010253 dev->watchdog_timeo = TX_TIMEOUT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010254
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080010255 dev->netdev_ops = &bnx2x_netdev_ops;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +000010256 bnx2x_set_ethtool_ops(dev);
Michał Mirosław66371c42011-04-12 09:38:23 +000010257
10258 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
10259 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 |
10260 NETIF_F_RXCSUM | NETIF_F_LRO | NETIF_F_HW_VLAN_TX;
10261
10262 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
10263 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 | NETIF_F_HIGHDMA;
10264
10265 dev->features |= dev->hw_features | NETIF_F_HW_VLAN_RX;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010266 if (bp->flags & USING_DAC_FLAG)
10267 dev->features |= NETIF_F_HIGHDMA;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010268
Mahesh Bandewar538dd2e2011-05-13 15:08:49 +000010269 /* Add Loopback capability to the device */
10270 dev->hw_features |= NETIF_F_LOOPBACK;
10271
Shmulik Ravid98507672011-02-28 12:19:55 -080010272#ifdef BCM_DCBNL
Shmulik Ravid785b9b12010-12-30 06:27:03 +000010273 dev->dcbnl_ops = &bnx2x_dcbnl_ops;
10274#endif
10275
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010276 /* get_port_hwinfo() will set prtad and mmds properly */
10277 bp->mdio.prtad = MDIO_PRTAD_NONE;
10278 bp->mdio.mmds = 0;
10279 bp->mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
10280 bp->mdio.dev = dev;
10281 bp->mdio.mdio_read = bnx2x_mdio_read;
10282 bp->mdio.mdio_write = bnx2x_mdio_write;
10283
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010284 return 0;
10285
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010286err_out_release:
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010287 if (atomic_read(&pdev->enable_cnt) == 1)
10288 pci_release_regions(pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010289
10290err_out_disable:
10291 pci_disable_device(pdev);
10292 pci_set_drvdata(pdev, NULL);
10293
10294err_out:
10295 return rc;
10296}
10297
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000010298static void __devinit bnx2x_get_pcie_width_speed(struct bnx2x *bp,
10299 int *width, int *speed)
Eliezer Tamir25047952008-02-28 11:50:16 -080010300{
10301 u32 val = REG_RD(bp, PCICFG_OFFSET + PCICFG_LINK_CONTROL);
10302
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000010303 *width = (val & PCICFG_LINK_WIDTH) >> PCICFG_LINK_WIDTH_SHIFT;
10304
10305 /* return value of 1=2.5GHz 2=5GHz */
10306 *speed = (val & PCICFG_LINK_SPEED) >> PCICFG_LINK_SPEED_SHIFT;
Eliezer Tamir25047952008-02-28 11:50:16 -080010307}
10308
Dmitry Kravkov6891dd22010-08-03 21:49:40 +000010309static int bnx2x_check_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010310{
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000010311 const struct firmware *firmware = bp->firmware;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010312 struct bnx2x_fw_file_hdr *fw_hdr;
10313 struct bnx2x_fw_file_section *sections;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010314 u32 offset, len, num_ops;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000010315 u16 *ops_offsets;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010316 int i;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000010317 const u8 *fw_ver;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010318
10319 if (firmware->size < sizeof(struct bnx2x_fw_file_hdr))
10320 return -EINVAL;
10321
10322 fw_hdr = (struct bnx2x_fw_file_hdr *)firmware->data;
10323 sections = (struct bnx2x_fw_file_section *)fw_hdr;
10324
10325 /* Make sure none of the offsets and sizes make us read beyond
10326 * the end of the firmware data */
10327 for (i = 0; i < sizeof(*fw_hdr) / sizeof(*sections); i++) {
10328 offset = be32_to_cpu(sections[i].offset);
10329 len = be32_to_cpu(sections[i].len);
10330 if (offset + len > firmware->size) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010331 dev_err(&bp->pdev->dev,
10332 "Section %d length is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010333 return -EINVAL;
10334 }
10335 }
10336
10337 /* Likewise for the init_ops offsets */
10338 offset = be32_to_cpu(fw_hdr->init_ops_offsets.offset);
10339 ops_offsets = (u16 *)(firmware->data + offset);
10340 num_ops = be32_to_cpu(fw_hdr->init_ops.len) / sizeof(struct raw_op);
10341
10342 for (i = 0; i < be32_to_cpu(fw_hdr->init_ops_offsets.len) / 2; i++) {
10343 if (be16_to_cpu(ops_offsets[i]) > num_ops) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010344 dev_err(&bp->pdev->dev,
10345 "Section offset %d is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010346 return -EINVAL;
10347 }
10348 }
10349
10350 /* Check FW version */
10351 offset = be32_to_cpu(fw_hdr->fw_version.offset);
10352 fw_ver = firmware->data + offset;
10353 if ((fw_ver[0] != BCM_5710_FW_MAJOR_VERSION) ||
10354 (fw_ver[1] != BCM_5710_FW_MINOR_VERSION) ||
10355 (fw_ver[2] != BCM_5710_FW_REVISION_VERSION) ||
10356 (fw_ver[3] != BCM_5710_FW_ENGINEERING_VERSION)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010357 dev_err(&bp->pdev->dev,
10358 "Bad FW version:%d.%d.%d.%d. Should be %d.%d.%d.%d\n",
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010359 fw_ver[0], fw_ver[1], fw_ver[2],
10360 fw_ver[3], BCM_5710_FW_MAJOR_VERSION,
10361 BCM_5710_FW_MINOR_VERSION,
10362 BCM_5710_FW_REVISION_VERSION,
10363 BCM_5710_FW_ENGINEERING_VERSION);
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000010364 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010365 }
10366
10367 return 0;
10368}
10369
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000010370static inline void be32_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010371{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000010372 const __be32 *source = (const __be32 *)_source;
10373 u32 *target = (u32 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010374 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010375
10376 for (i = 0; i < n/4; i++)
10377 target[i] = be32_to_cpu(source[i]);
10378}
10379
10380/*
10381 Ops array is stored in the following format:
10382 {op(8bit), offset(24bit, big endian), data(32bit, big endian)}
10383 */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000010384static inline void bnx2x_prep_ops(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010385{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000010386 const __be32 *source = (const __be32 *)_source;
10387 struct raw_op *target = (struct raw_op *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010388 u32 i, j, tmp;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010389
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000010390 for (i = 0, j = 0; i < n/8; i++, j += 2) {
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010391 tmp = be32_to_cpu(source[j]);
10392 target[i].op = (tmp >> 24) & 0xff;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010393 target[i].offset = tmp & 0xffffff;
10394 target[i].raw_data = be32_to_cpu(source[j + 1]);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010395 }
10396}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000010397
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010398/**
10399 * IRO array is stored in the following format:
10400 * {base(24bit), m1(16bit), m2(16bit), m3(16bit), size(16bit) }
10401 */
10402static inline void bnx2x_prep_iro(const u8 *_source, u8 *_target, u32 n)
10403{
10404 const __be32 *source = (const __be32 *)_source;
10405 struct iro *target = (struct iro *)_target;
10406 u32 i, j, tmp;
10407
10408 for (i = 0, j = 0; i < n/sizeof(struct iro); i++) {
10409 target[i].base = be32_to_cpu(source[j]);
10410 j++;
10411 tmp = be32_to_cpu(source[j]);
10412 target[i].m1 = (tmp >> 16) & 0xffff;
10413 target[i].m2 = tmp & 0xffff;
10414 j++;
10415 tmp = be32_to_cpu(source[j]);
10416 target[i].m3 = (tmp >> 16) & 0xffff;
10417 target[i].size = tmp & 0xffff;
10418 j++;
10419 }
10420}
10421
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000010422static inline void be16_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010423{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000010424 const __be16 *source = (const __be16 *)_source;
10425 u16 *target = (u16 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010426 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010427
10428 for (i = 0; i < n/2; i++)
10429 target[i] = be16_to_cpu(source[i]);
10430}
10431
Joe Perches7995c642010-02-17 15:01:52 +000010432#define BNX2X_ALLOC_AND_SET(arr, lbl, func) \
10433do { \
10434 u32 len = be32_to_cpu(fw_hdr->arr.len); \
10435 bp->arr = kmalloc(len, GFP_KERNEL); \
10436 if (!bp->arr) { \
10437 pr_err("Failed to allocate %d bytes for "#arr"\n", len); \
10438 goto lbl; \
10439 } \
10440 func(bp->firmware->data + be32_to_cpu(fw_hdr->arr.offset), \
10441 (u8 *)bp->arr, len); \
10442} while (0)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010443
Dmitry Kravkov6891dd22010-08-03 21:49:40 +000010444int bnx2x_init_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010445{
Ben Hutchings45229b42009-11-07 11:53:39 +000010446 const char *fw_file_name;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010447 struct bnx2x_fw_file_hdr *fw_hdr;
Ben Hutchings45229b42009-11-07 11:53:39 +000010448 int rc;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010449
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010450 if (CHIP_IS_E1(bp))
Ben Hutchings45229b42009-11-07 11:53:39 +000010451 fw_file_name = FW_FILE_NAME_E1;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010452 else if (CHIP_IS_E1H(bp))
Ben Hutchings45229b42009-11-07 11:53:39 +000010453 fw_file_name = FW_FILE_NAME_E1H;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010454 else if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010455 fw_file_name = FW_FILE_NAME_E2;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010456 else {
Dmitry Kravkov6891dd22010-08-03 21:49:40 +000010457 BNX2X_ERR("Unsupported chip revision\n");
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010458 return -EINVAL;
10459 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010460
Dmitry Kravkov6891dd22010-08-03 21:49:40 +000010461 BNX2X_DEV_INFO("Loading %s\n", fw_file_name);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010462
Dmitry Kravkov6891dd22010-08-03 21:49:40 +000010463 rc = request_firmware(&bp->firmware, fw_file_name, &bp->pdev->dev);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010464 if (rc) {
Dmitry Kravkov6891dd22010-08-03 21:49:40 +000010465 BNX2X_ERR("Can't load firmware file %s\n", fw_file_name);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010466 goto request_firmware_exit;
10467 }
10468
10469 rc = bnx2x_check_firmware(bp);
10470 if (rc) {
Dmitry Kravkov6891dd22010-08-03 21:49:40 +000010471 BNX2X_ERR("Corrupt firmware file %s\n", fw_file_name);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010472 goto request_firmware_exit;
10473 }
10474
10475 fw_hdr = (struct bnx2x_fw_file_hdr *)bp->firmware->data;
10476
10477 /* Initialize the pointers to the init arrays */
10478 /* Blob */
10479 BNX2X_ALLOC_AND_SET(init_data, request_firmware_exit, be32_to_cpu_n);
10480
10481 /* Opcodes */
10482 BNX2X_ALLOC_AND_SET(init_ops, init_ops_alloc_err, bnx2x_prep_ops);
10483
10484 /* Offsets */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000010485 BNX2X_ALLOC_AND_SET(init_ops_offsets, init_offsets_alloc_err,
10486 be16_to_cpu_n);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010487
10488 /* STORMs firmware */
Eilon Greenstein573f2032009-08-12 08:24:14 +000010489 INIT_TSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
10490 be32_to_cpu(fw_hdr->tsem_int_table_data.offset);
10491 INIT_TSEM_PRAM_DATA(bp) = bp->firmware->data +
10492 be32_to_cpu(fw_hdr->tsem_pram_data.offset);
10493 INIT_USEM_INT_TABLE_DATA(bp) = bp->firmware->data +
10494 be32_to_cpu(fw_hdr->usem_int_table_data.offset);
10495 INIT_USEM_PRAM_DATA(bp) = bp->firmware->data +
10496 be32_to_cpu(fw_hdr->usem_pram_data.offset);
10497 INIT_XSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
10498 be32_to_cpu(fw_hdr->xsem_int_table_data.offset);
10499 INIT_XSEM_PRAM_DATA(bp) = bp->firmware->data +
10500 be32_to_cpu(fw_hdr->xsem_pram_data.offset);
10501 INIT_CSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
10502 be32_to_cpu(fw_hdr->csem_int_table_data.offset);
10503 INIT_CSEM_PRAM_DATA(bp) = bp->firmware->data +
10504 be32_to_cpu(fw_hdr->csem_pram_data.offset);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010505 /* IRO */
10506 BNX2X_ALLOC_AND_SET(iro_arr, iro_alloc_err, bnx2x_prep_iro);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010507
10508 return 0;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000010509
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010510iro_alloc_err:
10511 kfree(bp->init_ops_offsets);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010512init_offsets_alloc_err:
10513 kfree(bp->init_ops);
10514init_ops_alloc_err:
10515 kfree(bp->init_data);
10516request_firmware_exit:
10517 release_firmware(bp->firmware);
10518
10519 return rc;
10520}
10521
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010522static void bnx2x_release_firmware(struct bnx2x *bp)
10523{
10524 kfree(bp->init_ops_offsets);
10525 kfree(bp->init_ops);
10526 kfree(bp->init_data);
10527 release_firmware(bp->firmware);
10528}
10529
10530
10531static struct bnx2x_func_sp_drv_ops bnx2x_func_sp_drv = {
10532 .init_hw_cmn_chip = bnx2x_init_hw_common_chip,
10533 .init_hw_cmn = bnx2x_init_hw_common,
10534 .init_hw_port = bnx2x_init_hw_port,
10535 .init_hw_func = bnx2x_init_hw_func,
10536
10537 .reset_hw_cmn = bnx2x_reset_common,
10538 .reset_hw_port = bnx2x_reset_port,
10539 .reset_hw_func = bnx2x_reset_func,
10540
10541 .gunzip_init = bnx2x_gunzip_init,
10542 .gunzip_end = bnx2x_gunzip_end,
10543
10544 .init_fw = bnx2x_init_firmware,
10545 .release_fw = bnx2x_release_firmware,
10546};
10547
10548void bnx2x__init_func_obj(struct bnx2x *bp)
10549{
10550 /* Prepare DMAE related driver resources */
10551 bnx2x_setup_dmae(bp);
10552
10553 bnx2x_init_func_obj(bp, &bp->func_obj,
10554 bnx2x_sp(bp, func_rdata),
10555 bnx2x_sp_mapping(bp, func_rdata),
10556 &bnx2x_func_sp_drv);
10557}
10558
10559/* must be called after sriov-enable */
Ariel Elior6383c0b2011-07-14 08:31:57 +000010560static inline int bnx2x_set_qm_cid_count(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010561{
Ariel Elior6383c0b2011-07-14 08:31:57 +000010562 int cid_count = BNX2X_L2_CID_COUNT(bp);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010563
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010564#ifdef BCM_CNIC
10565 cid_count += CNIC_CID_MAX;
10566#endif
10567 return roundup(cid_count, QM_CID_ROUND);
10568}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010569
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010570/**
Ariel Elior6383c0b2011-07-14 08:31:57 +000010571 * bnx2x_get_num_none_def_sbs - return the number of none default SBs
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010572 *
10573 * @dev: pci device
10574 *
10575 */
Ariel Elior6383c0b2011-07-14 08:31:57 +000010576static inline int bnx2x_get_num_non_def_sbs(struct pci_dev *pdev)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010577{
10578 int pos;
10579 u16 control;
10580
10581 pos = pci_find_capability(pdev, PCI_CAP_ID_MSIX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010582
Ariel Elior6383c0b2011-07-14 08:31:57 +000010583 /*
10584 * If MSI-X is not supported - return number of SBs needed to support
10585 * one fast path queue: one FP queue + SB for CNIC
10586 */
10587 if (!pos)
10588 return 1 + CNIC_PRESENT;
10589
10590 /*
10591 * The value in the PCI configuration space is the index of the last
10592 * entry, namely one less than the actual size of the table, which is
10593 * exactly what we want to return from this function: number of all SBs
10594 * without the default SB.
10595 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010596 pci_read_config_word(pdev, pos + PCI_MSI_FLAGS, &control);
Ariel Elior6383c0b2011-07-14 08:31:57 +000010597 return control & PCI_MSIX_FLAGS_QSIZE;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010598}
10599
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010600static int __devinit bnx2x_init_one(struct pci_dev *pdev,
10601 const struct pci_device_id *ent)
10602{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010603 struct net_device *dev = NULL;
10604 struct bnx2x *bp;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000010605 int pcie_width, pcie_speed;
Ariel Elior6383c0b2011-07-14 08:31:57 +000010606 int rc, max_non_def_sbs;
10607 int rx_count, tx_count, rss_count;
10608 /*
10609 * An estimated maximum supported CoS number according to the chip
10610 * version.
10611 * We will try to roughly estimate the maximum number of CoSes this chip
10612 * may support in order to minimize the memory allocated for Tx
10613 * netdev_queue's. This number will be accurately calculated during the
10614 * initialization of bp->max_cos based on the chip versions AND chip
10615 * revision in the bnx2x_init_bp().
10616 */
10617 u8 max_cos_est = 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010618
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010619 switch (ent->driver_data) {
10620 case BCM57710:
10621 case BCM57711:
10622 case BCM57711E:
Ariel Elior6383c0b2011-07-14 08:31:57 +000010623 max_cos_est = BNX2X_MULTI_TX_COS_E1X;
10624 break;
10625
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010626 case BCM57712:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010627 case BCM57712_MF:
Ariel Elior6383c0b2011-07-14 08:31:57 +000010628 max_cos_est = BNX2X_MULTI_TX_COS_E2_E3A0;
10629 break;
10630
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010631 case BCM57800:
10632 case BCM57800_MF:
10633 case BCM57810:
10634 case BCM57810_MF:
10635 case BCM57840:
10636 case BCM57840_MF:
Ariel Elior6383c0b2011-07-14 08:31:57 +000010637 max_cos_est = BNX2X_MULTI_TX_COS_E3B0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010638 break;
10639
10640 default:
10641 pr_err("Unknown board_type (%ld), aborting\n",
10642 ent->driver_data);
Vasiliy Kulikov870634b2010-11-14 10:08:34 +000010643 return -ENODEV;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010644 }
10645
Ariel Elior6383c0b2011-07-14 08:31:57 +000010646 max_non_def_sbs = bnx2x_get_num_non_def_sbs(pdev);
10647
10648 /* !!! FIXME !!!
10649 * Do not allow the maximum SB count to grow above 16
10650 * since Special CIDs starts from 16*BNX2X_MULTI_TX_COS=48.
10651 * We will use the FP_SB_MAX_E1x macro for this matter.
10652 */
10653 max_non_def_sbs = min_t(int, FP_SB_MAX_E1x, max_non_def_sbs);
10654
10655 WARN_ON(!max_non_def_sbs);
10656
10657 /* Maximum number of RSS queues: one IGU SB goes to CNIC */
10658 rss_count = max_non_def_sbs - CNIC_PRESENT;
10659
10660 /* Maximum number of netdev Rx queues: RSS + FCoE L2 */
10661 rx_count = rss_count + FCOE_PRESENT;
10662
10663 /*
10664 * Maximum number of netdev Tx queues:
10665 * Maximum TSS queues * Maximum supported number of CoS + FCoE L2
10666 */
10667 tx_count = MAX_TXQS_PER_COS * max_cos_est + FCOE_PRESENT;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010668
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010669 /* dev zeroed in init_etherdev */
Ariel Elior6383c0b2011-07-14 08:31:57 +000010670 dev = alloc_etherdev_mqs(sizeof(*bp), tx_count, rx_count);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010671 if (!dev) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010672 dev_err(&pdev->dev, "Cannot allocate net device\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010673 return -ENOMEM;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010674 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010675
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010676 bp = netdev_priv(dev);
Ariel Elior6383c0b2011-07-14 08:31:57 +000010677
10678 DP(NETIF_MSG_DRV, "Allocated netdev with %d tx and %d rx queues\n",
10679 tx_count, rx_count);
10680
10681 bp->igu_sb_cnt = max_non_def_sbs;
Joe Perches7995c642010-02-17 15:01:52 +000010682 bp->msg_enable = debug;
Eilon Greensteindf4770de2009-08-12 08:23:28 +000010683 pci_set_drvdata(pdev, dev);
10684
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010685 rc = bnx2x_init_dev(pdev, dev, ent->driver_data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010686 if (rc < 0) {
10687 free_netdev(dev);
10688 return rc;
10689 }
10690
Ariel Elior6383c0b2011-07-14 08:31:57 +000010691 DP(NETIF_MSG_DRV, "max_non_def_sbs %d", max_non_def_sbs);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010692
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010693 rc = bnx2x_init_bp(bp);
Eilon Greenstein693fc0d2009-01-14 06:43:52 +000010694 if (rc)
10695 goto init_one_exit;
10696
Ariel Elior6383c0b2011-07-14 08:31:57 +000010697 /*
10698 * Map doorbels here as we need the real value of bp->max_cos which
10699 * is initialized in bnx2x_init_bp().
10700 */
10701 bp->doorbells = ioremap_nocache(pci_resource_start(pdev, 2),
10702 min_t(u64, BNX2X_DB_SIZE(bp),
10703 pci_resource_len(pdev, 2)));
10704 if (!bp->doorbells) {
10705 dev_err(&bp->pdev->dev,
10706 "Cannot map doorbell space, aborting\n");
10707 rc = -ENOMEM;
10708 goto init_one_exit;
10709 }
10710
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010711 /* calc qm_cid_count */
Ariel Elior6383c0b2011-07-14 08:31:57 +000010712 bp->qm_cid_count = bnx2x_set_qm_cid_count(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010713
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000010714#ifdef BCM_CNIC
Dmitry Kravkov928ad222011-07-19 01:46:11 +000010715 /* disable FCOE L2 queue for E1x and E3*/
10716 if (CHIP_IS_E1x(bp) || CHIP_IS_E3(bp))
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000010717 bp->flags |= NO_FCOE_FLAG;
10718
10719#endif
10720
Lucas De Marchi25985ed2011-03-30 22:57:33 -030010721 /* Configure interrupt mode: try to enable MSI-X/MSI if
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000010722 * needed, set bp->num_queues appropriately.
10723 */
10724 bnx2x_set_int_mode(bp);
10725
10726 /* Add all NAPI objects */
10727 bnx2x_add_all_napi(bp);
10728
Vladislav Zolotarovb3400072010-11-24 11:09:50 -080010729 rc = register_netdev(dev);
10730 if (rc) {
10731 dev_err(&pdev->dev, "Cannot register net device\n");
10732 goto init_one_exit;
10733 }
10734
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000010735#ifdef BCM_CNIC
10736 if (!NO_FCOE(bp)) {
10737 /* Add storage MAC address */
10738 rtnl_lock();
10739 dev_addr_add(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
10740 rtnl_unlock();
10741 }
10742#endif
10743
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000010744 bnx2x_get_pcie_width_speed(bp, &pcie_width, &pcie_speed);
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000010745
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010746 netdev_info(dev, "%s (%c%d) PCI-E x%d %s found at mem %lx,"
10747 " IRQ %d, ", board_info[ent->driver_data].name,
10748 (CHIP_REV(bp) >> 12) + 'A', (CHIP_METAL(bp) >> 4),
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010749 pcie_width,
10750 ((!CHIP_IS_E2(bp) && pcie_speed == 2) ||
10751 (CHIP_IS_E2(bp) && pcie_speed == 1)) ?
10752 "5GHz (Gen2)" : "2.5GHz",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010753 dev->base_addr, bp->pdev->irq);
10754 pr_cont("node addr %pM\n", dev->dev_addr);
Eilon Greensteinc0162012009-03-02 08:01:05 +000010755
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010756 return 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010757
10758init_one_exit:
10759 if (bp->regview)
10760 iounmap(bp->regview);
10761
10762 if (bp->doorbells)
10763 iounmap(bp->doorbells);
10764
10765 free_netdev(dev);
10766
10767 if (atomic_read(&pdev->enable_cnt) == 1)
10768 pci_release_regions(pdev);
10769
10770 pci_disable_device(pdev);
10771 pci_set_drvdata(pdev, NULL);
10772
10773 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010774}
10775
10776static void __devexit bnx2x_remove_one(struct pci_dev *pdev)
10777{
10778 struct net_device *dev = pci_get_drvdata(pdev);
Eliezer Tamir228241e2008-02-28 11:56:57 -080010779 struct bnx2x *bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010780
Eliezer Tamir228241e2008-02-28 11:56:57 -080010781 if (!dev) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010782 dev_err(&pdev->dev, "BAD net device from bnx2x_init_one\n");
Eliezer Tamir228241e2008-02-28 11:56:57 -080010783 return;
10784 }
Eliezer Tamir228241e2008-02-28 11:56:57 -080010785 bp = netdev_priv(dev);
10786
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000010787#ifdef BCM_CNIC
10788 /* Delete storage MAC address */
10789 if (!NO_FCOE(bp)) {
10790 rtnl_lock();
10791 dev_addr_del(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
10792 rtnl_unlock();
10793 }
10794#endif
10795
Shmulik Ravid98507672011-02-28 12:19:55 -080010796#ifdef BCM_DCBNL
10797 /* Delete app tlvs from dcbnl */
10798 bnx2x_dcbnl_update_applist(bp, true);
10799#endif
10800
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010801 unregister_netdev(dev);
10802
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000010803 /* Delete all NAPI objects */
10804 bnx2x_del_all_napi(bp);
10805
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000010806 /* Power on: we can't let PCI layer write to us while we are in D3 */
10807 bnx2x_set_power_state(bp, PCI_D0);
10808
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000010809 /* Disable MSI/MSI-X */
10810 bnx2x_disable_msi(bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010811
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000010812 /* Power off */
10813 bnx2x_set_power_state(bp, PCI_D3hot);
10814
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010815 /* Make sure RESET task is not scheduled before continuing */
Ariel Elior7be08a72011-07-14 08:31:19 +000010816 cancel_delayed_work_sync(&bp->sp_rtnl_task);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010817
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010818 if (bp->regview)
10819 iounmap(bp->regview);
10820
10821 if (bp->doorbells)
10822 iounmap(bp->doorbells);
10823
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010824 bnx2x_free_mem_bp(bp);
10825
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010826 free_netdev(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010827
10828 if (atomic_read(&pdev->enable_cnt) == 1)
10829 pci_release_regions(pdev);
10830
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010831 pci_disable_device(pdev);
10832 pci_set_drvdata(pdev, NULL);
10833}
10834
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010835static int bnx2x_eeh_nic_unload(struct bnx2x *bp)
10836{
10837 int i;
10838
10839 bp->state = BNX2X_STATE_ERROR;
10840
10841 bp->rx_mode = BNX2X_RX_MODE_NONE;
10842
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010843#ifdef BCM_CNIC
10844 bnx2x_cnic_notify(bp, CNIC_CTL_STOP_CMD);
10845#endif
10846 /* Stop Tx */
10847 bnx2x_tx_disable(bp);
10848
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010849 bnx2x_netif_stop(bp, 0);
10850
10851 del_timer_sync(&bp->timer);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010852
10853 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010854
10855 /* Release IRQs */
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000010856 bnx2x_free_irq(bp);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010857
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010858 /* Free SKBs, SGEs, TPA pool and driver internals */
10859 bnx2x_free_skbs(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010860
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000010861 for_each_rx_queue(bp, i)
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010862 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000010863
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010864 bnx2x_free_mem(bp);
10865
10866 bp->state = BNX2X_STATE_CLOSED;
10867
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010868 netif_carrier_off(bp->dev);
10869
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010870 return 0;
10871}
10872
10873static void bnx2x_eeh_recover(struct bnx2x *bp)
10874{
10875 u32 val;
10876
10877 mutex_init(&bp->port.phy_mutex);
10878
10879 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
10880 bp->link_params.shmem_base = bp->common.shmem_base;
10881 BNX2X_DEV_INFO("shmem offset is 0x%x\n", bp->common.shmem_base);
10882
10883 if (!bp->common.shmem_base ||
10884 (bp->common.shmem_base < 0xA0000) ||
10885 (bp->common.shmem_base >= 0xC0000)) {
10886 BNX2X_DEV_INFO("MCP not active\n");
10887 bp->flags |= NO_MCP_FLAG;
10888 return;
10889 }
10890
10891 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
10892 if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
10893 != (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
10894 BNX2X_ERR("BAD MCP validity signature\n");
10895
10896 if (!BP_NOMCP(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010897 bp->fw_seq =
10898 (SHMEM_RD(bp, func_mb[BP_FW_MB_IDX(bp)].drv_mb_header) &
10899 DRV_MSG_SEQ_NUMBER_MASK);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010900 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
10901 }
10902}
10903
Wendy Xiong493adb12008-06-23 20:36:22 -070010904/**
10905 * bnx2x_io_error_detected - called when PCI error is detected
10906 * @pdev: Pointer to PCI device
10907 * @state: The current pci connection state
10908 *
10909 * This function is called after a PCI bus error affecting
10910 * this device has been detected.
10911 */
10912static pci_ers_result_t bnx2x_io_error_detected(struct pci_dev *pdev,
10913 pci_channel_state_t state)
10914{
10915 struct net_device *dev = pci_get_drvdata(pdev);
10916 struct bnx2x *bp = netdev_priv(dev);
10917
10918 rtnl_lock();
10919
10920 netif_device_detach(dev);
10921
Dean Nelson07ce50e2009-07-31 09:13:25 +000010922 if (state == pci_channel_io_perm_failure) {
10923 rtnl_unlock();
10924 return PCI_ERS_RESULT_DISCONNECT;
10925 }
10926
Wendy Xiong493adb12008-06-23 20:36:22 -070010927 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010928 bnx2x_eeh_nic_unload(bp);
Wendy Xiong493adb12008-06-23 20:36:22 -070010929
10930 pci_disable_device(pdev);
10931
10932 rtnl_unlock();
10933
10934 /* Request a slot reset */
10935 return PCI_ERS_RESULT_NEED_RESET;
10936}
10937
10938/**
10939 * bnx2x_io_slot_reset - called after the PCI bus has been reset
10940 * @pdev: Pointer to PCI device
10941 *
10942 * Restart the card from scratch, as if from a cold-boot.
10943 */
10944static pci_ers_result_t bnx2x_io_slot_reset(struct pci_dev *pdev)
10945{
10946 struct net_device *dev = pci_get_drvdata(pdev);
10947 struct bnx2x *bp = netdev_priv(dev);
10948
10949 rtnl_lock();
10950
10951 if (pci_enable_device(pdev)) {
10952 dev_err(&pdev->dev,
10953 "Cannot re-enable PCI device after reset\n");
10954 rtnl_unlock();
10955 return PCI_ERS_RESULT_DISCONNECT;
10956 }
10957
10958 pci_set_master(pdev);
10959 pci_restore_state(pdev);
10960
10961 if (netif_running(dev))
10962 bnx2x_set_power_state(bp, PCI_D0);
10963
10964 rtnl_unlock();
10965
10966 return PCI_ERS_RESULT_RECOVERED;
10967}
10968
10969/**
10970 * bnx2x_io_resume - called when traffic can start flowing again
10971 * @pdev: Pointer to PCI device
10972 *
10973 * This callback is called when the error recovery driver tells us that
10974 * its OK to resume normal operation.
10975 */
10976static void bnx2x_io_resume(struct pci_dev *pdev)
10977{
10978 struct net_device *dev = pci_get_drvdata(pdev);
10979 struct bnx2x *bp = netdev_priv(dev);
10980
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010981 if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000010982 netdev_err(bp->dev, "Handling parity error recovery. "
10983 "Try again later\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010984 return;
10985 }
10986
Wendy Xiong493adb12008-06-23 20:36:22 -070010987 rtnl_lock();
10988
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010989 bnx2x_eeh_recover(bp);
10990
Wendy Xiong493adb12008-06-23 20:36:22 -070010991 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010992 bnx2x_nic_load(bp, LOAD_NORMAL);
Wendy Xiong493adb12008-06-23 20:36:22 -070010993
10994 netif_device_attach(dev);
10995
10996 rtnl_unlock();
10997}
10998
10999static struct pci_error_handlers bnx2x_err_handler = {
11000 .error_detected = bnx2x_io_error_detected,
Eilon Greenstein356e2382009-02-12 08:38:32 +000011001 .slot_reset = bnx2x_io_slot_reset,
11002 .resume = bnx2x_io_resume,
Wendy Xiong493adb12008-06-23 20:36:22 -070011003};
11004
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011005static struct pci_driver bnx2x_pci_driver = {
Wendy Xiong493adb12008-06-23 20:36:22 -070011006 .name = DRV_MODULE_NAME,
11007 .id_table = bnx2x_pci_tbl,
11008 .probe = bnx2x_init_one,
11009 .remove = __devexit_p(bnx2x_remove_one),
11010 .suspend = bnx2x_suspend,
11011 .resume = bnx2x_resume,
11012 .err_handler = &bnx2x_err_handler,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011013};
11014
11015static int __init bnx2x_init(void)
11016{
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000011017 int ret;
11018
Joe Perches7995c642010-02-17 15:01:52 +000011019 pr_info("%s", version);
Eilon Greenstein938cf542009-08-12 08:23:37 +000011020
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080011021 bnx2x_wq = create_singlethread_workqueue("bnx2x");
11022 if (bnx2x_wq == NULL) {
Joe Perches7995c642010-02-17 15:01:52 +000011023 pr_err("Cannot create workqueue\n");
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080011024 return -ENOMEM;
11025 }
11026
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000011027 ret = pci_register_driver(&bnx2x_pci_driver);
11028 if (ret) {
Joe Perches7995c642010-02-17 15:01:52 +000011029 pr_err("Cannot register driver\n");
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000011030 destroy_workqueue(bnx2x_wq);
11031 }
11032 return ret;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011033}
11034
11035static void __exit bnx2x_cleanup(void)
11036{
11037 pci_unregister_driver(&bnx2x_pci_driver);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080011038
11039 destroy_workqueue(bnx2x_wq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011040}
11041
Yaniv Rosner3deb8162011-06-14 01:34:33 +000011042void bnx2x_notify_link_changed(struct bnx2x *bp)
11043{
11044 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + BP_FUNC(bp)*sizeof(u32), 1);
11045}
11046
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011047module_init(bnx2x_init);
11048module_exit(bnx2x_cleanup);
11049
Michael Chan993ac7b2009-10-10 13:46:56 +000011050#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011051/**
11052 * bnx2x_set_iscsi_eth_mac_addr - set iSCSI MAC(s).
11053 *
11054 * @bp: driver handle
11055 * @set: set or clear the CAM entry
11056 *
11057 * This function will wait until the ramdord completion returns.
11058 * Return 0 if success, -ENODEV if ramrod doesn't return.
11059 */
11060static inline int bnx2x_set_iscsi_eth_mac_addr(struct bnx2x *bp)
11061{
11062 unsigned long ramrod_flags = 0;
11063
11064 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
11065 return bnx2x_set_mac_one(bp, bp->cnic_eth_dev.iscsi_mac,
11066 &bp->iscsi_l2_mac_obj, true,
11067 BNX2X_ISCSI_ETH_MAC, &ramrod_flags);
11068}
Michael Chan993ac7b2009-10-10 13:46:56 +000011069
11070/* count denotes the number of new completions we have seen */
11071static void bnx2x_cnic_sp_post(struct bnx2x *bp, int count)
11072{
11073 struct eth_spe *spe;
11074
11075#ifdef BNX2X_STOP_ON_ERROR
11076 if (unlikely(bp->panic))
11077 return;
11078#endif
11079
11080 spin_lock_bh(&bp->spq_lock);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011081 BUG_ON(bp->cnic_spq_pending < count);
Michael Chan993ac7b2009-10-10 13:46:56 +000011082 bp->cnic_spq_pending -= count;
11083
Michael Chan993ac7b2009-10-10 13:46:56 +000011084
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011085 for (; bp->cnic_kwq_pending; bp->cnic_kwq_pending--) {
11086 u16 type = (le16_to_cpu(bp->cnic_kwq_cons->hdr.type)
11087 & SPE_HDR_CONN_TYPE) >>
11088 SPE_HDR_CONN_TYPE_SHIFT;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011089 u8 cmd = (le32_to_cpu(bp->cnic_kwq_cons->hdr.conn_and_cmd_data)
11090 >> SPE_HDR_CMD_ID_SHIFT) & 0xff;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011091
11092 /* Set validation for iSCSI L2 client before sending SETUP
11093 * ramrod
11094 */
11095 if (type == ETH_CONNECTION_TYPE) {
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011096 if (cmd == RAMROD_CMD_ID_ETH_CLIENT_SETUP)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011097 bnx2x_set_ctx_validation(bp, &bp->context.
11098 vcxt[BNX2X_ISCSI_ETH_CID].eth,
11099 BNX2X_ISCSI_ETH_CID);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011100 }
11101
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011102 /*
11103 * There may be not more than 8 L2, not more than 8 L5 SPEs
11104 * and in the air. We also check that number of outstanding
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011105 * COMMON ramrods is not more than the EQ and SPQ can
11106 * accommodate.
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011107 */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011108 if (type == ETH_CONNECTION_TYPE) {
11109 if (!atomic_read(&bp->cq_spq_left))
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011110 break;
11111 else
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011112 atomic_dec(&bp->cq_spq_left);
11113 } else if (type == NONE_CONNECTION_TYPE) {
11114 if (!atomic_read(&bp->eq_spq_left))
11115 break;
11116 else
11117 atomic_dec(&bp->eq_spq_left);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000011118 } else if ((type == ISCSI_CONNECTION_TYPE) ||
11119 (type == FCOE_CONNECTION_TYPE)) {
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011120 if (bp->cnic_spq_pending >=
11121 bp->cnic_eth_dev.max_kwqe_pending)
11122 break;
11123 else
11124 bp->cnic_spq_pending++;
11125 } else {
11126 BNX2X_ERR("Unknown SPE type: %d\n", type);
11127 bnx2x_panic();
Michael Chan993ac7b2009-10-10 13:46:56 +000011128 break;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011129 }
Michael Chan993ac7b2009-10-10 13:46:56 +000011130
11131 spe = bnx2x_sp_get_next(bp);
11132 *spe = *bp->cnic_kwq_cons;
11133
Michael Chan993ac7b2009-10-10 13:46:56 +000011134 DP(NETIF_MSG_TIMER, "pending on SPQ %d, on KWQ %d count %d\n",
11135 bp->cnic_spq_pending, bp->cnic_kwq_pending, count);
11136
11137 if (bp->cnic_kwq_cons == bp->cnic_kwq_last)
11138 bp->cnic_kwq_cons = bp->cnic_kwq;
11139 else
11140 bp->cnic_kwq_cons++;
11141 }
11142 bnx2x_sp_prod_update(bp);
11143 spin_unlock_bh(&bp->spq_lock);
11144}
11145
11146static int bnx2x_cnic_sp_queue(struct net_device *dev,
11147 struct kwqe_16 *kwqes[], u32 count)
11148{
11149 struct bnx2x *bp = netdev_priv(dev);
11150 int i;
11151
11152#ifdef BNX2X_STOP_ON_ERROR
11153 if (unlikely(bp->panic))
11154 return -EIO;
11155#endif
11156
11157 spin_lock_bh(&bp->spq_lock);
11158
11159 for (i = 0; i < count; i++) {
11160 struct eth_spe *spe = (struct eth_spe *)kwqes[i];
11161
11162 if (bp->cnic_kwq_pending == MAX_SP_DESC_CNT)
11163 break;
11164
11165 *bp->cnic_kwq_prod = *spe;
11166
11167 bp->cnic_kwq_pending++;
11168
11169 DP(NETIF_MSG_TIMER, "L5 SPQE %x %x %x:%x pos %d\n",
11170 spe->hdr.conn_and_cmd_data, spe->hdr.type,
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011171 spe->data.update_data_addr.hi,
11172 spe->data.update_data_addr.lo,
Michael Chan993ac7b2009-10-10 13:46:56 +000011173 bp->cnic_kwq_pending);
11174
11175 if (bp->cnic_kwq_prod == bp->cnic_kwq_last)
11176 bp->cnic_kwq_prod = bp->cnic_kwq;
11177 else
11178 bp->cnic_kwq_prod++;
11179 }
11180
11181 spin_unlock_bh(&bp->spq_lock);
11182
11183 if (bp->cnic_spq_pending < bp->cnic_eth_dev.max_kwqe_pending)
11184 bnx2x_cnic_sp_post(bp, 0);
11185
11186 return i;
11187}
11188
11189static int bnx2x_cnic_ctl_send(struct bnx2x *bp, struct cnic_ctl_info *ctl)
11190{
11191 struct cnic_ops *c_ops;
11192 int rc = 0;
11193
11194 mutex_lock(&bp->cnic_mutex);
Eric Dumazet13707f92011-01-26 19:28:23 +000011195 c_ops = rcu_dereference_protected(bp->cnic_ops,
11196 lockdep_is_held(&bp->cnic_mutex));
Michael Chan993ac7b2009-10-10 13:46:56 +000011197 if (c_ops)
11198 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
11199 mutex_unlock(&bp->cnic_mutex);
11200
11201 return rc;
11202}
11203
11204static int bnx2x_cnic_ctl_send_bh(struct bnx2x *bp, struct cnic_ctl_info *ctl)
11205{
11206 struct cnic_ops *c_ops;
11207 int rc = 0;
11208
11209 rcu_read_lock();
11210 c_ops = rcu_dereference(bp->cnic_ops);
11211 if (c_ops)
11212 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
11213 rcu_read_unlock();
11214
11215 return rc;
11216}
11217
11218/*
11219 * for commands that have no data
11220 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000011221int bnx2x_cnic_notify(struct bnx2x *bp, int cmd)
Michael Chan993ac7b2009-10-10 13:46:56 +000011222{
11223 struct cnic_ctl_info ctl = {0};
11224
11225 ctl.cmd = cmd;
11226
11227 return bnx2x_cnic_ctl_send(bp, &ctl);
11228}
11229
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011230static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err)
Michael Chan993ac7b2009-10-10 13:46:56 +000011231{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011232 struct cnic_ctl_info ctl = {0};
Michael Chan993ac7b2009-10-10 13:46:56 +000011233
11234 /* first we tell CNIC and only then we count this as a completion */
11235 ctl.cmd = CNIC_CTL_COMPLETION_CMD;
11236 ctl.data.comp.cid = cid;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011237 ctl.data.comp.error = err;
Michael Chan993ac7b2009-10-10 13:46:56 +000011238
11239 bnx2x_cnic_ctl_send_bh(bp, &ctl);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011240 bnx2x_cnic_sp_post(bp, 0);
Michael Chan993ac7b2009-10-10 13:46:56 +000011241}
11242
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011243
11244/* Called with netif_addr_lock_bh() taken.
11245 * Sets an rx_mode config for an iSCSI ETH client.
11246 * Doesn't block.
11247 * Completion should be checked outside.
11248 */
11249static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start)
11250{
11251 unsigned long accept_flags = 0, ramrod_flags = 0;
11252 u8 cl_id = bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
11253 int sched_state = BNX2X_FILTER_ISCSI_ETH_STOP_SCHED;
11254
11255 if (start) {
11256 /* Start accepting on iSCSI L2 ring. Accept all multicasts
11257 * because it's the only way for UIO Queue to accept
11258 * multicasts (in non-promiscuous mode only one Queue per
11259 * function will receive multicast packets (leading in our
11260 * case).
11261 */
11262 __set_bit(BNX2X_ACCEPT_UNICAST, &accept_flags);
11263 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &accept_flags);
11264 __set_bit(BNX2X_ACCEPT_BROADCAST, &accept_flags);
11265 __set_bit(BNX2X_ACCEPT_ANY_VLAN, &accept_flags);
11266
11267 /* Clear STOP_PENDING bit if START is requested */
11268 clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &bp->sp_state);
11269
11270 sched_state = BNX2X_FILTER_ISCSI_ETH_START_SCHED;
11271 } else
11272 /* Clear START_PENDING bit if STOP is requested */
11273 clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &bp->sp_state);
11274
11275 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
11276 set_bit(sched_state, &bp->sp_state);
11277 else {
11278 __set_bit(RAMROD_RX, &ramrod_flags);
11279 bnx2x_set_q_rx_mode(bp, cl_id, 0, accept_flags, 0,
11280 ramrod_flags);
11281 }
11282}
11283
11284
Michael Chan993ac7b2009-10-10 13:46:56 +000011285static int bnx2x_drv_ctl(struct net_device *dev, struct drv_ctl_info *ctl)
11286{
11287 struct bnx2x *bp = netdev_priv(dev);
11288 int rc = 0;
11289
11290 switch (ctl->cmd) {
11291 case DRV_CTL_CTXTBL_WR_CMD: {
11292 u32 index = ctl->data.io.offset;
11293 dma_addr_t addr = ctl->data.io.dma_addr;
11294
11295 bnx2x_ilt_wr(bp, index, addr);
11296 break;
11297 }
11298
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011299 case DRV_CTL_RET_L5_SPQ_CREDIT_CMD: {
11300 int count = ctl->data.credit.credit_count;
Michael Chan993ac7b2009-10-10 13:46:56 +000011301
11302 bnx2x_cnic_sp_post(bp, count);
11303 break;
11304 }
11305
11306 /* rtnl_lock is held. */
11307 case DRV_CTL_START_L2_CMD: {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011308 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
11309 unsigned long sp_bits = 0;
Michael Chan993ac7b2009-10-10 13:46:56 +000011310
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011311 /* Configure the iSCSI classification object */
11312 bnx2x_init_mac_obj(bp, &bp->iscsi_l2_mac_obj,
11313 cp->iscsi_l2_client_id,
11314 cp->iscsi_l2_cid, BP_FUNC(bp),
11315 bnx2x_sp(bp, mac_rdata),
11316 bnx2x_sp_mapping(bp, mac_rdata),
11317 BNX2X_FILTER_MAC_PENDING,
11318 &bp->sp_state, BNX2X_OBJ_TYPE_RX,
11319 &bp->macs_pool);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000011320
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011321 /* Set iSCSI MAC address */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011322 rc = bnx2x_set_iscsi_eth_mac_addr(bp);
11323 if (rc)
11324 break;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011325
11326 mmiowb();
11327 barrier();
11328
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011329 /* Start accepting on iSCSI L2 ring */
11330
11331 netif_addr_lock_bh(dev);
11332 bnx2x_set_iscsi_eth_rx_mode(bp, true);
11333 netif_addr_unlock_bh(dev);
11334
11335 /* bits to wait on */
11336 __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
11337 __set_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &sp_bits);
11338
11339 if (!bnx2x_wait_sp_comp(bp, sp_bits))
11340 BNX2X_ERR("rx_mode completion timed out!\n");
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011341
Michael Chan993ac7b2009-10-10 13:46:56 +000011342 break;
11343 }
11344
11345 /* rtnl_lock is held. */
11346 case DRV_CTL_STOP_L2_CMD: {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011347 unsigned long sp_bits = 0;
Michael Chan993ac7b2009-10-10 13:46:56 +000011348
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011349 /* Stop accepting on iSCSI L2 ring */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011350 netif_addr_lock_bh(dev);
11351 bnx2x_set_iscsi_eth_rx_mode(bp, false);
11352 netif_addr_unlock_bh(dev);
11353
11354 /* bits to wait on */
11355 __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
11356 __set_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &sp_bits);
11357
11358 if (!bnx2x_wait_sp_comp(bp, sp_bits))
11359 BNX2X_ERR("rx_mode completion timed out!\n");
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011360
11361 mmiowb();
11362 barrier();
11363
11364 /* Unset iSCSI L2 MAC */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011365 rc = bnx2x_del_all_macs(bp, &bp->iscsi_l2_mac_obj,
11366 BNX2X_ISCSI_ETH_MAC, true);
Michael Chan993ac7b2009-10-10 13:46:56 +000011367 break;
11368 }
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011369 case DRV_CTL_RET_L2_SPQ_CREDIT_CMD: {
11370 int count = ctl->data.credit.credit_count;
11371
11372 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011373 atomic_add(count, &bp->cq_spq_left);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011374 smp_mb__after_atomic_inc();
11375 break;
11376 }
Michael Chan993ac7b2009-10-10 13:46:56 +000011377
11378 default:
11379 BNX2X_ERR("unknown command %x\n", ctl->cmd);
11380 rc = -EINVAL;
11381 }
11382
11383 return rc;
11384}
11385
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000011386void bnx2x_setup_cnic_irq_info(struct bnx2x *bp)
Michael Chan993ac7b2009-10-10 13:46:56 +000011387{
11388 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
11389
11390 if (bp->flags & USING_MSIX_FLAG) {
11391 cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
11392 cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
11393 cp->irq_arr[0].vector = bp->msix_table[1].vector;
11394 } else {
11395 cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
11396 cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
11397 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011398 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011399 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e2_sb;
11400 else
11401 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e1x_sb;
11402
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011403 cp->irq_arr[0].status_blk_num = bnx2x_cnic_fw_sb_id(bp);
11404 cp->irq_arr[0].status_blk_num2 = bnx2x_cnic_igu_sb_id(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000011405 cp->irq_arr[1].status_blk = bp->def_status_blk;
11406 cp->irq_arr[1].status_blk_num = DEF_SB_ID;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011407 cp->irq_arr[1].status_blk_num2 = DEF_SB_IGU_ID;
Michael Chan993ac7b2009-10-10 13:46:56 +000011408
11409 cp->num_irq = 2;
11410}
11411
11412static int bnx2x_register_cnic(struct net_device *dev, struct cnic_ops *ops,
11413 void *data)
11414{
11415 struct bnx2x *bp = netdev_priv(dev);
11416 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
11417
11418 if (ops == NULL)
11419 return -EINVAL;
11420
Michael Chan993ac7b2009-10-10 13:46:56 +000011421 bp->cnic_kwq = kzalloc(PAGE_SIZE, GFP_KERNEL);
11422 if (!bp->cnic_kwq)
11423 return -ENOMEM;
11424
11425 bp->cnic_kwq_cons = bp->cnic_kwq;
11426 bp->cnic_kwq_prod = bp->cnic_kwq;
11427 bp->cnic_kwq_last = bp->cnic_kwq + MAX_SP_DESC_CNT;
11428
11429 bp->cnic_spq_pending = 0;
11430 bp->cnic_kwq_pending = 0;
11431
11432 bp->cnic_data = data;
11433
11434 cp->num_irq = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011435 cp->drv_state |= CNIC_DRV_STATE_REGD;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011436 cp->iro_arr = bp->iro_arr;
Michael Chan993ac7b2009-10-10 13:46:56 +000011437
Michael Chan993ac7b2009-10-10 13:46:56 +000011438 bnx2x_setup_cnic_irq_info(bp);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011439
Michael Chan993ac7b2009-10-10 13:46:56 +000011440 rcu_assign_pointer(bp->cnic_ops, ops);
11441
11442 return 0;
11443}
11444
11445static int bnx2x_unregister_cnic(struct net_device *dev)
11446{
11447 struct bnx2x *bp = netdev_priv(dev);
11448 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
11449
11450 mutex_lock(&bp->cnic_mutex);
Michael Chan993ac7b2009-10-10 13:46:56 +000011451 cp->drv_state = 0;
11452 rcu_assign_pointer(bp->cnic_ops, NULL);
11453 mutex_unlock(&bp->cnic_mutex);
11454 synchronize_rcu();
11455 kfree(bp->cnic_kwq);
11456 bp->cnic_kwq = NULL;
11457
11458 return 0;
11459}
11460
11461struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev)
11462{
11463 struct bnx2x *bp = netdev_priv(dev);
11464 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
11465
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011466 /* If both iSCSI and FCoE are disabled - return NULL in
11467 * order to indicate CNIC that it should not try to work
11468 * with this device.
11469 */
11470 if (NO_ISCSI(bp) && NO_FCOE(bp))
11471 return NULL;
11472
Michael Chan993ac7b2009-10-10 13:46:56 +000011473 cp->drv_owner = THIS_MODULE;
11474 cp->chip_id = CHIP_ID(bp);
11475 cp->pdev = bp->pdev;
11476 cp->io_base = bp->regview;
11477 cp->io_base2 = bp->doorbells;
11478 cp->max_kwqe_pending = 8;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011479 cp->ctx_blk_size = CDU_ILT_PAGE_SZ;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011480 cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) +
11481 bnx2x_cid_ilt_lines(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000011482 cp->ctx_tbl_len = CNIC_ILT_LINES;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011483 cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS;
Michael Chan993ac7b2009-10-10 13:46:56 +000011484 cp->drv_submit_kwqes_16 = bnx2x_cnic_sp_queue;
11485 cp->drv_ctl = bnx2x_drv_ctl;
11486 cp->drv_register_cnic = bnx2x_register_cnic;
11487 cp->drv_unregister_cnic = bnx2x_unregister_cnic;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000011488 cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011489 cp->iscsi_l2_client_id =
11490 bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011491 cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID;
Michael Chan993ac7b2009-10-10 13:46:56 +000011492
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011493 if (NO_ISCSI_OOO(bp))
11494 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO;
11495
11496 if (NO_ISCSI(bp))
11497 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI;
11498
11499 if (NO_FCOE(bp))
11500 cp->drv_state |= CNIC_DRV_STATE_NO_FCOE;
11501
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011502 DP(BNX2X_MSG_SP, "page_size %d, tbl_offset %d, tbl_lines %d, "
11503 "starting cid %d\n",
11504 cp->ctx_blk_size,
11505 cp->ctx_tbl_offset,
11506 cp->ctx_tbl_len,
11507 cp->starting_cid);
Michael Chan993ac7b2009-10-10 13:46:56 +000011508 return cp;
11509}
11510EXPORT_SYMBOL(bnx2x_cnic_probe);
11511
11512#endif /* BCM_CNIC */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011513