blob: 214b86b8b132c5b9d42b6590a2209f1a8bc70cdb [file] [log] [blame]
Mark Brown2159ad92012-10-11 11:54:02 +09001/*
2 * wm_adsp.c -- Wolfson ADSP support
3 *
4 * Copyright 2012 Wolfson Microelectronics plc
5 *
6 * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13#include <linux/module.h>
14#include <linux/moduleparam.h>
15#include <linux/init.h>
16#include <linux/delay.h>
17#include <linux/firmware.h>
Mark Browncf17c832013-01-30 14:37:23 +080018#include <linux/list.h>
Mark Brown2159ad92012-10-11 11:54:02 +090019#include <linux/pm.h>
20#include <linux/pm_runtime.h>
21#include <linux/regmap.h>
Mark Brown973838a2012-11-28 17:20:32 +000022#include <linux/regulator/consumer.h>
Mark Brown2159ad92012-10-11 11:54:02 +090023#include <linux/slab.h>
Charles Keepaxcdcd7f72014-11-14 15:40:45 +000024#include <linux/vmalloc.h>
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +010025#include <linux/workqueue.h>
Mark Brown2159ad92012-10-11 11:54:02 +090026#include <sound/core.h>
27#include <sound/pcm.h>
28#include <sound/pcm_params.h>
29#include <sound/soc.h>
30#include <sound/jack.h>
31#include <sound/initval.h>
32#include <sound/tlv.h>
33
34#include <linux/mfd/arizona/registers.h>
35
Mark Browndc914282013-02-18 19:09:23 +000036#include "arizona.h"
Mark Brown2159ad92012-10-11 11:54:02 +090037#include "wm_adsp.h"
38
39#define adsp_crit(_dsp, fmt, ...) \
40 dev_crit(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
41#define adsp_err(_dsp, fmt, ...) \
42 dev_err(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
43#define adsp_warn(_dsp, fmt, ...) \
44 dev_warn(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
45#define adsp_info(_dsp, fmt, ...) \
46 dev_info(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
47#define adsp_dbg(_dsp, fmt, ...) \
48 dev_dbg(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
49
50#define ADSP1_CONTROL_1 0x00
51#define ADSP1_CONTROL_2 0x02
52#define ADSP1_CONTROL_3 0x03
53#define ADSP1_CONTROL_4 0x04
54#define ADSP1_CONTROL_5 0x06
55#define ADSP1_CONTROL_6 0x07
56#define ADSP1_CONTROL_7 0x08
57#define ADSP1_CONTROL_8 0x09
58#define ADSP1_CONTROL_9 0x0A
59#define ADSP1_CONTROL_10 0x0B
60#define ADSP1_CONTROL_11 0x0C
61#define ADSP1_CONTROL_12 0x0D
62#define ADSP1_CONTROL_13 0x0F
63#define ADSP1_CONTROL_14 0x10
64#define ADSP1_CONTROL_15 0x11
65#define ADSP1_CONTROL_16 0x12
66#define ADSP1_CONTROL_17 0x13
67#define ADSP1_CONTROL_18 0x14
68#define ADSP1_CONTROL_19 0x16
69#define ADSP1_CONTROL_20 0x17
70#define ADSP1_CONTROL_21 0x18
71#define ADSP1_CONTROL_22 0x1A
72#define ADSP1_CONTROL_23 0x1B
73#define ADSP1_CONTROL_24 0x1C
74#define ADSP1_CONTROL_25 0x1E
75#define ADSP1_CONTROL_26 0x20
76#define ADSP1_CONTROL_27 0x21
77#define ADSP1_CONTROL_28 0x22
78#define ADSP1_CONTROL_29 0x23
79#define ADSP1_CONTROL_30 0x24
80#define ADSP1_CONTROL_31 0x26
81
82/*
83 * ADSP1 Control 19
84 */
85#define ADSP1_WDMA_BUFFER_LENGTH_MASK 0x00FF /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
86#define ADSP1_WDMA_BUFFER_LENGTH_SHIFT 0 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
87#define ADSP1_WDMA_BUFFER_LENGTH_WIDTH 8 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
88
89
90/*
91 * ADSP1 Control 30
92 */
93#define ADSP1_DBG_CLK_ENA 0x0008 /* DSP1_DBG_CLK_ENA */
94#define ADSP1_DBG_CLK_ENA_MASK 0x0008 /* DSP1_DBG_CLK_ENA */
95#define ADSP1_DBG_CLK_ENA_SHIFT 3 /* DSP1_DBG_CLK_ENA */
96#define ADSP1_DBG_CLK_ENA_WIDTH 1 /* DSP1_DBG_CLK_ENA */
97#define ADSP1_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
98#define ADSP1_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
99#define ADSP1_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
100#define ADSP1_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
101#define ADSP1_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
102#define ADSP1_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
103#define ADSP1_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
104#define ADSP1_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
105#define ADSP1_START 0x0001 /* DSP1_START */
106#define ADSP1_START_MASK 0x0001 /* DSP1_START */
107#define ADSP1_START_SHIFT 0 /* DSP1_START */
108#define ADSP1_START_WIDTH 1 /* DSP1_START */
109
Chris Rattray94e205b2013-01-18 08:43:09 +0000110/*
111 * ADSP1 Control 31
112 */
113#define ADSP1_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
114#define ADSP1_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
115#define ADSP1_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
116
Mark Brown2d30b572013-01-28 20:18:17 +0800117#define ADSP2_CONTROL 0x0
118#define ADSP2_CLOCKING 0x1
119#define ADSP2_STATUS1 0x4
120#define ADSP2_WDMA_CONFIG_1 0x30
121#define ADSP2_WDMA_CONFIG_2 0x31
122#define ADSP2_RDMA_CONFIG_1 0x34
Mark Brown2159ad92012-10-11 11:54:02 +0900123
Richard Fitzgerald10337b02015-05-29 10:23:07 +0100124#define ADSP2_SCRATCH0 0x40
125#define ADSP2_SCRATCH1 0x41
126#define ADSP2_SCRATCH2 0x42
127#define ADSP2_SCRATCH3 0x43
128
Mark Brown2159ad92012-10-11 11:54:02 +0900129/*
130 * ADSP2 Control
131 */
132
133#define ADSP2_MEM_ENA 0x0010 /* DSP1_MEM_ENA */
134#define ADSP2_MEM_ENA_MASK 0x0010 /* DSP1_MEM_ENA */
135#define ADSP2_MEM_ENA_SHIFT 4 /* DSP1_MEM_ENA */
136#define ADSP2_MEM_ENA_WIDTH 1 /* DSP1_MEM_ENA */
137#define ADSP2_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
138#define ADSP2_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
139#define ADSP2_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
140#define ADSP2_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
141#define ADSP2_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
142#define ADSP2_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
143#define ADSP2_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
144#define ADSP2_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
145#define ADSP2_START 0x0001 /* DSP1_START */
146#define ADSP2_START_MASK 0x0001 /* DSP1_START */
147#define ADSP2_START_SHIFT 0 /* DSP1_START */
148#define ADSP2_START_WIDTH 1 /* DSP1_START */
149
150/*
Mark Brown973838a2012-11-28 17:20:32 +0000151 * ADSP2 clocking
152 */
153#define ADSP2_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
154#define ADSP2_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
155#define ADSP2_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
156
157/*
Mark Brown2159ad92012-10-11 11:54:02 +0900158 * ADSP2 Status 1
159 */
160#define ADSP2_RAM_RDY 0x0001
161#define ADSP2_RAM_RDY_MASK 0x0001
162#define ADSP2_RAM_RDY_SHIFT 0
163#define ADSP2_RAM_RDY_WIDTH 1
164
Mark Browncf17c832013-01-30 14:37:23 +0800165struct wm_adsp_buf {
166 struct list_head list;
167 void *buf;
168};
169
170static struct wm_adsp_buf *wm_adsp_buf_alloc(const void *src, size_t len,
171 struct list_head *list)
172{
173 struct wm_adsp_buf *buf = kzalloc(sizeof(*buf), GFP_KERNEL);
174
175 if (buf == NULL)
176 return NULL;
177
Charles Keepaxcdcd7f72014-11-14 15:40:45 +0000178 buf->buf = vmalloc(len);
Mark Browncf17c832013-01-30 14:37:23 +0800179 if (!buf->buf) {
Charles Keepaxcdcd7f72014-11-14 15:40:45 +0000180 vfree(buf);
Mark Browncf17c832013-01-30 14:37:23 +0800181 return NULL;
182 }
Charles Keepaxcdcd7f72014-11-14 15:40:45 +0000183 memcpy(buf->buf, src, len);
Mark Browncf17c832013-01-30 14:37:23 +0800184
185 if (list)
186 list_add_tail(&buf->list, list);
187
188 return buf;
189}
190
191static void wm_adsp_buf_free(struct list_head *list)
192{
193 while (!list_empty(list)) {
194 struct wm_adsp_buf *buf = list_first_entry(list,
195 struct wm_adsp_buf,
196 list);
197 list_del(&buf->list);
Charles Keepaxcdcd7f72014-11-14 15:40:45 +0000198 vfree(buf->buf);
Mark Browncf17c832013-01-30 14:37:23 +0800199 kfree(buf);
200 }
201}
202
Mark Brown36e8fe92013-01-25 17:47:48 +0800203#define WM_ADSP_NUM_FW 4
Mark Brown1023dbd2013-01-11 22:58:28 +0000204
Mark Browndd84f922013-03-08 15:25:58 +0800205#define WM_ADSP_FW_MBC_VSS 0
206#define WM_ADSP_FW_TX 1
207#define WM_ADSP_FW_TX_SPK 2
208#define WM_ADSP_FW_RX_ANC 3
209
Mark Brown1023dbd2013-01-11 22:58:28 +0000210static const char *wm_adsp_fw_text[WM_ADSP_NUM_FW] = {
Mark Browndd84f922013-03-08 15:25:58 +0800211 [WM_ADSP_FW_MBC_VSS] = "MBC/VSS",
212 [WM_ADSP_FW_TX] = "Tx",
213 [WM_ADSP_FW_TX_SPK] = "Tx Speaker",
214 [WM_ADSP_FW_RX_ANC] = "Rx ANC",
Mark Brown1023dbd2013-01-11 22:58:28 +0000215};
216
217static struct {
218 const char *file;
219} wm_adsp_fw[WM_ADSP_NUM_FW] = {
Mark Browndd84f922013-03-08 15:25:58 +0800220 [WM_ADSP_FW_MBC_VSS] = { .file = "mbc-vss" },
221 [WM_ADSP_FW_TX] = { .file = "tx" },
222 [WM_ADSP_FW_TX_SPK] = { .file = "tx-spk" },
223 [WM_ADSP_FW_RX_ANC] = { .file = "rx-anc" },
Mark Brown1023dbd2013-01-11 22:58:28 +0000224};
225
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100226struct wm_coeff_ctl_ops {
227 int (*xget)(struct snd_kcontrol *kcontrol,
228 struct snd_ctl_elem_value *ucontrol);
229 int (*xput)(struct snd_kcontrol *kcontrol,
230 struct snd_ctl_elem_value *ucontrol);
231 int (*xinfo)(struct snd_kcontrol *kcontrol,
232 struct snd_ctl_elem_info *uinfo);
233};
234
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100235struct wm_coeff_ctl {
236 const char *name;
Charles Keepax23237362015-04-13 13:28:02 +0100237 const char *fw_name;
Charles Keepax3809f002015-04-13 13:27:54 +0100238 struct wm_adsp_alg_region alg_region;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100239 struct wm_coeff_ctl_ops ops;
Charles Keepax3809f002015-04-13 13:27:54 +0100240 struct wm_adsp *dsp;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100241 unsigned int enabled:1;
242 struct list_head list;
243 void *cache;
Charles Keepax23237362015-04-13 13:28:02 +0100244 unsigned int offset;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100245 size_t len;
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +0100246 unsigned int set:1;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100247 struct snd_kcontrol *kcontrol;
Charles Keepax26c22a12015-04-20 13:52:45 +0100248 unsigned int flags;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100249};
250
Mark Brown1023dbd2013-01-11 22:58:28 +0000251static int wm_adsp_fw_get(struct snd_kcontrol *kcontrol,
252 struct snd_ctl_elem_value *ucontrol)
253{
Lars-Peter Clausenea53bf72014-03-18 09:02:04 +0100254 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
Mark Brown1023dbd2013-01-11 22:58:28 +0000255 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
Charles Keepax3809f002015-04-13 13:27:54 +0100256 struct wm_adsp *dsp = snd_soc_codec_get_drvdata(codec);
Mark Brown1023dbd2013-01-11 22:58:28 +0000257
Charles Keepax3809f002015-04-13 13:27:54 +0100258 ucontrol->value.integer.value[0] = dsp[e->shift_l].fw;
Mark Brown1023dbd2013-01-11 22:58:28 +0000259
260 return 0;
261}
262
263static int wm_adsp_fw_put(struct snd_kcontrol *kcontrol,
264 struct snd_ctl_elem_value *ucontrol)
265{
Lars-Peter Clausenea53bf72014-03-18 09:02:04 +0100266 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
Mark Brown1023dbd2013-01-11 22:58:28 +0000267 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
Charles Keepax3809f002015-04-13 13:27:54 +0100268 struct wm_adsp *dsp = snd_soc_codec_get_drvdata(codec);
Mark Brown1023dbd2013-01-11 22:58:28 +0000269
Charles Keepax3809f002015-04-13 13:27:54 +0100270 if (ucontrol->value.integer.value[0] == dsp[e->shift_l].fw)
Mark Brown1023dbd2013-01-11 22:58:28 +0000271 return 0;
272
273 if (ucontrol->value.integer.value[0] >= WM_ADSP_NUM_FW)
274 return -EINVAL;
275
Charles Keepax3809f002015-04-13 13:27:54 +0100276 if (dsp[e->shift_l].running)
Mark Brown1023dbd2013-01-11 22:58:28 +0000277 return -EBUSY;
278
Charles Keepax3809f002015-04-13 13:27:54 +0100279 dsp[e->shift_l].fw = ucontrol->value.integer.value[0];
Mark Brown1023dbd2013-01-11 22:58:28 +0000280
281 return 0;
282}
283
284static const struct soc_enum wm_adsp_fw_enum[] = {
285 SOC_ENUM_SINGLE(0, 0, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
286 SOC_ENUM_SINGLE(0, 1, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
287 SOC_ENUM_SINGLE(0, 2, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
288 SOC_ENUM_SINGLE(0, 3, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
289};
290
Mark Brownb6ed61cf2013-03-29 18:00:24 +0000291const struct snd_kcontrol_new wm_adsp1_fw_controls[] = {
Mark Brown1023dbd2013-01-11 22:58:28 +0000292 SOC_ENUM_EXT("DSP1 Firmware", wm_adsp_fw_enum[0],
293 wm_adsp_fw_get, wm_adsp_fw_put),
294 SOC_ENUM_EXT("DSP2 Firmware", wm_adsp_fw_enum[1],
295 wm_adsp_fw_get, wm_adsp_fw_put),
296 SOC_ENUM_EXT("DSP3 Firmware", wm_adsp_fw_enum[2],
297 wm_adsp_fw_get, wm_adsp_fw_put),
Mark Brownb6ed61cf2013-03-29 18:00:24 +0000298};
299EXPORT_SYMBOL_GPL(wm_adsp1_fw_controls);
300
Mark Brownb6ed61cf2013-03-29 18:00:24 +0000301static const struct soc_enum wm_adsp2_rate_enum[] = {
Mark Browndc914282013-02-18 19:09:23 +0000302 SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP1_CONTROL_1,
303 ARIZONA_DSP1_RATE_SHIFT, 0xf,
304 ARIZONA_RATE_ENUM_SIZE,
305 arizona_rate_text, arizona_rate_val),
306 SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP2_CONTROL_1,
307 ARIZONA_DSP1_RATE_SHIFT, 0xf,
308 ARIZONA_RATE_ENUM_SIZE,
309 arizona_rate_text, arizona_rate_val),
310 SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP3_CONTROL_1,
311 ARIZONA_DSP1_RATE_SHIFT, 0xf,
312 ARIZONA_RATE_ENUM_SIZE,
313 arizona_rate_text, arizona_rate_val),
Charles Keepax5be9c5b2013-06-14 14:19:36 +0100314 SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP4_CONTROL_1,
Mark Browndc914282013-02-18 19:09:23 +0000315 ARIZONA_DSP1_RATE_SHIFT, 0xf,
316 ARIZONA_RATE_ENUM_SIZE,
317 arizona_rate_text, arizona_rate_val),
318};
319
Richard Fitzgerald218e5082015-06-11 11:32:31 +0100320static const struct snd_kcontrol_new wm_adsp2_fw_controls[4][2] = {
321 {
322 SOC_ENUM_EXT("DSP1 Firmware", wm_adsp_fw_enum[0],
323 wm_adsp_fw_get, wm_adsp_fw_put),
324 SOC_ENUM("DSP1 Rate", wm_adsp2_rate_enum[0]),
325 },
326 {
327 SOC_ENUM_EXT("DSP2 Firmware", wm_adsp_fw_enum[1],
328 wm_adsp_fw_get, wm_adsp_fw_put),
329 SOC_ENUM("DSP2 Rate", wm_adsp2_rate_enum[1]),
330 },
331 {
332 SOC_ENUM_EXT("DSP3 Firmware", wm_adsp_fw_enum[2],
333 wm_adsp_fw_get, wm_adsp_fw_put),
334 SOC_ENUM("DSP3 Rate", wm_adsp2_rate_enum[2]),
335 },
336 {
337 SOC_ENUM_EXT("DSP4 Firmware", wm_adsp_fw_enum[3],
338 wm_adsp_fw_get, wm_adsp_fw_put),
339 SOC_ENUM("DSP4 Rate", wm_adsp2_rate_enum[3]),
340 },
Mark Brown1023dbd2013-01-11 22:58:28 +0000341};
Mark Brown2159ad92012-10-11 11:54:02 +0900342
343static struct wm_adsp_region const *wm_adsp_find_region(struct wm_adsp *dsp,
344 int type)
345{
346 int i;
347
348 for (i = 0; i < dsp->num_mems; i++)
349 if (dsp->mem[i].type == type)
350 return &dsp->mem[i];
351
352 return NULL;
353}
354
Charles Keepax3809f002015-04-13 13:27:54 +0100355static unsigned int wm_adsp_region_to_reg(struct wm_adsp_region const *mem,
Mark Brown45b9ee72013-01-08 16:02:06 +0000356 unsigned int offset)
357{
Charles Keepax3809f002015-04-13 13:27:54 +0100358 if (WARN_ON(!mem))
Takashi Iwai6c452bd2013-11-05 18:40:00 +0100359 return offset;
Charles Keepax3809f002015-04-13 13:27:54 +0100360 switch (mem->type) {
Mark Brown45b9ee72013-01-08 16:02:06 +0000361 case WMFW_ADSP1_PM:
Charles Keepax3809f002015-04-13 13:27:54 +0100362 return mem->base + (offset * 3);
Mark Brown45b9ee72013-01-08 16:02:06 +0000363 case WMFW_ADSP1_DM:
Charles Keepax3809f002015-04-13 13:27:54 +0100364 return mem->base + (offset * 2);
Mark Brown45b9ee72013-01-08 16:02:06 +0000365 case WMFW_ADSP2_XM:
Charles Keepax3809f002015-04-13 13:27:54 +0100366 return mem->base + (offset * 2);
Mark Brown45b9ee72013-01-08 16:02:06 +0000367 case WMFW_ADSP2_YM:
Charles Keepax3809f002015-04-13 13:27:54 +0100368 return mem->base + (offset * 2);
Mark Brown45b9ee72013-01-08 16:02:06 +0000369 case WMFW_ADSP1_ZM:
Charles Keepax3809f002015-04-13 13:27:54 +0100370 return mem->base + (offset * 2);
Mark Brown45b9ee72013-01-08 16:02:06 +0000371 default:
Takashi Iwai6c452bd2013-11-05 18:40:00 +0100372 WARN(1, "Unknown memory region type");
Mark Brown45b9ee72013-01-08 16:02:06 +0000373 return offset;
374 }
375}
376
Richard Fitzgerald10337b02015-05-29 10:23:07 +0100377static void wm_adsp2_show_fw_status(struct wm_adsp *dsp)
378{
379 u16 scratch[4];
380 int ret;
381
382 ret = regmap_raw_read(dsp->regmap, dsp->base + ADSP2_SCRATCH0,
383 scratch, sizeof(scratch));
384 if (ret) {
385 adsp_err(dsp, "Failed to read SCRATCH regs: %d\n", ret);
386 return;
387 }
388
389 adsp_dbg(dsp, "FW SCRATCH 0:0x%x 1:0x%x 2:0x%x 3:0x%x\n",
390 be16_to_cpu(scratch[0]),
391 be16_to_cpu(scratch[1]),
392 be16_to_cpu(scratch[2]),
393 be16_to_cpu(scratch[3]));
394}
395
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100396static int wm_coeff_info(struct snd_kcontrol *kcontrol,
397 struct snd_ctl_elem_info *uinfo)
398{
399 struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
400
401 uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
402 uinfo->count = ctl->len;
403 return 0;
404}
405
Charles Keepaxc9f8dd72015-04-13 13:27:58 +0100406static int wm_coeff_write_control(struct wm_coeff_ctl *ctl,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100407 const void *buf, size_t len)
408{
Charles Keepax3809f002015-04-13 13:27:54 +0100409 struct wm_adsp_alg_region *alg_region = &ctl->alg_region;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100410 const struct wm_adsp_region *mem;
Charles Keepax3809f002015-04-13 13:27:54 +0100411 struct wm_adsp *dsp = ctl->dsp;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100412 void *scratch;
413 int ret;
414 unsigned int reg;
415
Charles Keepax3809f002015-04-13 13:27:54 +0100416 mem = wm_adsp_find_region(dsp, alg_region->type);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100417 if (!mem) {
Charles Keepax3809f002015-04-13 13:27:54 +0100418 adsp_err(dsp, "No base for region %x\n",
419 alg_region->type);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100420 return -EINVAL;
421 }
422
Charles Keepax23237362015-04-13 13:28:02 +0100423 reg = ctl->alg_region.base + ctl->offset;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100424 reg = wm_adsp_region_to_reg(mem, reg);
425
426 scratch = kmemdup(buf, ctl->len, GFP_KERNEL | GFP_DMA);
427 if (!scratch)
428 return -ENOMEM;
429
Charles Keepax3809f002015-04-13 13:27:54 +0100430 ret = regmap_raw_write(dsp->regmap, reg, scratch,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100431 ctl->len);
432 if (ret) {
Charles Keepax3809f002015-04-13 13:27:54 +0100433 adsp_err(dsp, "Failed to write %zu bytes to %x: %d\n",
Dimitris Papastamos43bc3bf2013-11-01 15:56:52 +0000434 ctl->len, reg, ret);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100435 kfree(scratch);
436 return ret;
437 }
Charles Keepax3809f002015-04-13 13:27:54 +0100438 adsp_dbg(dsp, "Wrote %zu bytes to %x\n", ctl->len, reg);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100439
440 kfree(scratch);
441
442 return 0;
443}
444
445static int wm_coeff_put(struct snd_kcontrol *kcontrol,
446 struct snd_ctl_elem_value *ucontrol)
447{
448 struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
449 char *p = ucontrol->value.bytes.data;
450
451 memcpy(ctl->cache, p, ctl->len);
452
Nikesh Oswal65d17a92015-02-16 15:25:48 +0000453 ctl->set = 1;
454 if (!ctl->enabled)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100455 return 0;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100456
Charles Keepaxc9f8dd72015-04-13 13:27:58 +0100457 return wm_coeff_write_control(ctl, p, ctl->len);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100458}
459
Charles Keepaxc9f8dd72015-04-13 13:27:58 +0100460static int wm_coeff_read_control(struct wm_coeff_ctl *ctl,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100461 void *buf, size_t len)
462{
Charles Keepax3809f002015-04-13 13:27:54 +0100463 struct wm_adsp_alg_region *alg_region = &ctl->alg_region;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100464 const struct wm_adsp_region *mem;
Charles Keepax3809f002015-04-13 13:27:54 +0100465 struct wm_adsp *dsp = ctl->dsp;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100466 void *scratch;
467 int ret;
468 unsigned int reg;
469
Charles Keepax3809f002015-04-13 13:27:54 +0100470 mem = wm_adsp_find_region(dsp, alg_region->type);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100471 if (!mem) {
Charles Keepax3809f002015-04-13 13:27:54 +0100472 adsp_err(dsp, "No base for region %x\n",
473 alg_region->type);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100474 return -EINVAL;
475 }
476
Charles Keepax23237362015-04-13 13:28:02 +0100477 reg = ctl->alg_region.base + ctl->offset;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100478 reg = wm_adsp_region_to_reg(mem, reg);
479
480 scratch = kmalloc(ctl->len, GFP_KERNEL | GFP_DMA);
481 if (!scratch)
482 return -ENOMEM;
483
Charles Keepax3809f002015-04-13 13:27:54 +0100484 ret = regmap_raw_read(dsp->regmap, reg, scratch, ctl->len);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100485 if (ret) {
Charles Keepax3809f002015-04-13 13:27:54 +0100486 adsp_err(dsp, "Failed to read %zu bytes from %x: %d\n",
Dimitris Papastamos43bc3bf2013-11-01 15:56:52 +0000487 ctl->len, reg, ret);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100488 kfree(scratch);
489 return ret;
490 }
Charles Keepax3809f002015-04-13 13:27:54 +0100491 adsp_dbg(dsp, "Read %zu bytes from %x\n", ctl->len, reg);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100492
493 memcpy(buf, scratch, ctl->len);
494 kfree(scratch);
495
496 return 0;
497}
498
499static int wm_coeff_get(struct snd_kcontrol *kcontrol,
500 struct snd_ctl_elem_value *ucontrol)
501{
502 struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
503 char *p = ucontrol->value.bytes.data;
504
Charles Keepax26c22a12015-04-20 13:52:45 +0100505 if (ctl->flags & WMFW_CTL_FLAG_VOLATILE) {
506 if (ctl->enabled)
507 return wm_coeff_read_control(ctl, p, ctl->len);
508 else
509 return -EPERM;
510 }
511
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100512 memcpy(p, ctl->cache, ctl->len);
Charles Keepax26c22a12015-04-20 13:52:45 +0100513
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100514 return 0;
515}
516
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100517struct wmfw_ctl_work {
Charles Keepax3809f002015-04-13 13:27:54 +0100518 struct wm_adsp *dsp;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100519 struct wm_coeff_ctl *ctl;
520 struct work_struct work;
521};
522
Charles Keepax3809f002015-04-13 13:27:54 +0100523static int wmfw_add_ctl(struct wm_adsp *dsp, struct wm_coeff_ctl *ctl)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100524{
525 struct snd_kcontrol_new *kcontrol;
526 int ret;
527
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +0100528 if (!ctl || !ctl->name)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100529 return -EINVAL;
530
531 kcontrol = kzalloc(sizeof(*kcontrol), GFP_KERNEL);
532 if (!kcontrol)
533 return -ENOMEM;
534 kcontrol->iface = SNDRV_CTL_ELEM_IFACE_MIXER;
535
536 kcontrol->name = ctl->name;
537 kcontrol->info = wm_coeff_info;
538 kcontrol->get = wm_coeff_get;
539 kcontrol->put = wm_coeff_put;
540 kcontrol->private_value = (unsigned long)ctl;
541
Charles Keepax26c22a12015-04-20 13:52:45 +0100542 if (ctl->flags) {
543 if (ctl->flags & WMFW_CTL_FLAG_WRITEABLE)
544 kcontrol->access |= SNDRV_CTL_ELEM_ACCESS_WRITE;
545 if (ctl->flags & WMFW_CTL_FLAG_READABLE)
546 kcontrol->access |= SNDRV_CTL_ELEM_ACCESS_READ;
547 if (ctl->flags & WMFW_CTL_FLAG_VOLATILE)
548 kcontrol->access |= SNDRV_CTL_ELEM_ACCESS_VOLATILE;
549 }
550
Charles Keepax3809f002015-04-13 13:27:54 +0100551 ret = snd_soc_add_card_controls(dsp->card,
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +0100552 kcontrol, 1);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100553 if (ret < 0)
554 goto err_kcontrol;
555
556 kfree(kcontrol);
557
Charles Keepax3809f002015-04-13 13:27:54 +0100558 ctl->kcontrol = snd_soc_card_get_kcontrol(dsp->card,
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +0100559 ctl->name);
560
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100561 return 0;
562
563err_kcontrol:
564 kfree(kcontrol);
565 return ret;
566}
567
Charles Keepaxb21acc12015-04-13 13:28:01 +0100568static int wm_coeff_init_control_caches(struct wm_adsp *dsp)
569{
570 struct wm_coeff_ctl *ctl;
571 int ret;
572
573 list_for_each_entry(ctl, &dsp->ctl_list, list) {
574 if (!ctl->enabled || ctl->set)
575 continue;
Charles Keepax26c22a12015-04-20 13:52:45 +0100576 if (ctl->flags & WMFW_CTL_FLAG_VOLATILE)
577 continue;
578
Charles Keepaxb21acc12015-04-13 13:28:01 +0100579 ret = wm_coeff_read_control(ctl,
580 ctl->cache,
581 ctl->len);
582 if (ret < 0)
583 return ret;
584 }
585
586 return 0;
587}
588
589static int wm_coeff_sync_controls(struct wm_adsp *dsp)
590{
591 struct wm_coeff_ctl *ctl;
592 int ret;
593
594 list_for_each_entry(ctl, &dsp->ctl_list, list) {
595 if (!ctl->enabled)
596 continue;
Charles Keepax26c22a12015-04-20 13:52:45 +0100597 if (ctl->set && !(ctl->flags & WMFW_CTL_FLAG_VOLATILE)) {
Charles Keepaxb21acc12015-04-13 13:28:01 +0100598 ret = wm_coeff_write_control(ctl,
599 ctl->cache,
600 ctl->len);
601 if (ret < 0)
602 return ret;
603 }
604 }
605
606 return 0;
607}
608
609static void wm_adsp_ctl_work(struct work_struct *work)
610{
611 struct wmfw_ctl_work *ctl_work = container_of(work,
612 struct wmfw_ctl_work,
613 work);
614
615 wmfw_add_ctl(ctl_work->dsp, ctl_work->ctl);
616 kfree(ctl_work);
617}
618
619static int wm_adsp_create_control(struct wm_adsp *dsp,
620 const struct wm_adsp_alg_region *alg_region,
Charles Keepax23237362015-04-13 13:28:02 +0100621 unsigned int offset, unsigned int len,
Charles Keepax26c22a12015-04-20 13:52:45 +0100622 const char *subname, unsigned int subname_len,
623 unsigned int flags)
Charles Keepaxb21acc12015-04-13 13:28:01 +0100624{
625 struct wm_coeff_ctl *ctl;
626 struct wmfw_ctl_work *ctl_work;
627 char name[SNDRV_CTL_ELEM_ID_NAME_MAXLEN];
628 char *region_name;
629 int ret;
630
Charles Keepax26c22a12015-04-20 13:52:45 +0100631 if (flags & WMFW_CTL_FLAG_SYS)
632 return 0;
633
Charles Keepaxb21acc12015-04-13 13:28:01 +0100634 switch (alg_region->type) {
635 case WMFW_ADSP1_PM:
636 region_name = "PM";
637 break;
638 case WMFW_ADSP1_DM:
639 region_name = "DM";
640 break;
641 case WMFW_ADSP2_XM:
642 region_name = "XM";
643 break;
644 case WMFW_ADSP2_YM:
645 region_name = "YM";
646 break;
647 case WMFW_ADSP1_ZM:
648 region_name = "ZM";
649 break;
650 default:
Charles Keepax23237362015-04-13 13:28:02 +0100651 adsp_err(dsp, "Unknown region type: %d\n", alg_region->type);
Charles Keepaxb21acc12015-04-13 13:28:01 +0100652 return -EINVAL;
653 }
654
Charles Keepaxcb5b57a2015-04-13 13:28:04 +0100655 switch (dsp->fw_ver) {
656 case 0:
657 case 1:
658 snprintf(name, SNDRV_CTL_ELEM_ID_NAME_MAXLEN, "DSP%d %s %x",
659 dsp->num, region_name, alg_region->alg);
660 break;
661 default:
662 ret = snprintf(name, SNDRV_CTL_ELEM_ID_NAME_MAXLEN,
663 "DSP%d%c %.12s %x", dsp->num, *region_name,
664 wm_adsp_fw_text[dsp->fw], alg_region->alg);
665
666 /* Truncate the subname from the start if it is too long */
667 if (subname) {
668 int avail = SNDRV_CTL_ELEM_ID_NAME_MAXLEN - ret - 2;
669 int skip = 0;
670
671 if (subname_len > avail)
672 skip = subname_len - avail;
673
674 snprintf(name + ret,
675 SNDRV_CTL_ELEM_ID_NAME_MAXLEN - ret, " %.*s",
676 subname_len - skip, subname + skip);
677 }
678 break;
679 }
Charles Keepaxb21acc12015-04-13 13:28:01 +0100680
681 list_for_each_entry(ctl, &dsp->ctl_list,
682 list) {
683 if (!strcmp(ctl->name, name)) {
684 if (!ctl->enabled)
685 ctl->enabled = 1;
686 return 0;
687 }
688 }
689
690 ctl = kzalloc(sizeof(*ctl), GFP_KERNEL);
691 if (!ctl)
692 return -ENOMEM;
Charles Keepax23237362015-04-13 13:28:02 +0100693 ctl->fw_name = wm_adsp_fw_text[dsp->fw];
Charles Keepaxb21acc12015-04-13 13:28:01 +0100694 ctl->alg_region = *alg_region;
695 ctl->name = kmemdup(name, strlen(name) + 1, GFP_KERNEL);
696 if (!ctl->name) {
697 ret = -ENOMEM;
698 goto err_ctl;
699 }
700 ctl->enabled = 1;
701 ctl->set = 0;
702 ctl->ops.xget = wm_coeff_get;
703 ctl->ops.xput = wm_coeff_put;
704 ctl->dsp = dsp;
705
Charles Keepax26c22a12015-04-20 13:52:45 +0100706 ctl->flags = flags;
Charles Keepax23237362015-04-13 13:28:02 +0100707 ctl->offset = offset;
Charles Keepaxb21acc12015-04-13 13:28:01 +0100708 if (len > 512) {
709 adsp_warn(dsp, "Truncating control %s from %d\n",
710 ctl->name, len);
711 len = 512;
712 }
713 ctl->len = len;
714 ctl->cache = kzalloc(ctl->len, GFP_KERNEL);
715 if (!ctl->cache) {
716 ret = -ENOMEM;
717 goto err_ctl_name;
718 }
719
Charles Keepax23237362015-04-13 13:28:02 +0100720 list_add(&ctl->list, &dsp->ctl_list);
721
Charles Keepaxb21acc12015-04-13 13:28:01 +0100722 ctl_work = kzalloc(sizeof(*ctl_work), GFP_KERNEL);
723 if (!ctl_work) {
724 ret = -ENOMEM;
725 goto err_ctl_cache;
726 }
727
728 ctl_work->dsp = dsp;
729 ctl_work->ctl = ctl;
730 INIT_WORK(&ctl_work->work, wm_adsp_ctl_work);
731 schedule_work(&ctl_work->work);
732
733 return 0;
734
735err_ctl_cache:
736 kfree(ctl->cache);
737err_ctl_name:
738 kfree(ctl->name);
739err_ctl:
740 kfree(ctl);
741
742 return ret;
743}
744
Charles Keepax23237362015-04-13 13:28:02 +0100745struct wm_coeff_parsed_alg {
746 int id;
747 const u8 *name;
748 int name_len;
749 int ncoeff;
750};
751
752struct wm_coeff_parsed_coeff {
753 int offset;
754 int mem_type;
755 const u8 *name;
756 int name_len;
757 int ctl_type;
758 int flags;
759 int len;
760};
761
Charles Keepaxcb5b57a2015-04-13 13:28:04 +0100762static int wm_coeff_parse_string(int bytes, const u8 **pos, const u8 **str)
763{
764 int length;
765
766 switch (bytes) {
767 case 1:
768 length = **pos;
769 break;
770 case 2:
Charles Keepax8299ee82015-04-20 13:52:44 +0100771 length = le16_to_cpu(*((__le16 *)*pos));
Charles Keepaxcb5b57a2015-04-13 13:28:04 +0100772 break;
773 default:
774 return 0;
775 }
776
777 if (str)
778 *str = *pos + bytes;
779
780 *pos += ((length + bytes) + 3) & ~0x03;
781
782 return length;
783}
784
785static int wm_coeff_parse_int(int bytes, const u8 **pos)
786{
787 int val = 0;
788
789 switch (bytes) {
790 case 2:
Charles Keepax8299ee82015-04-20 13:52:44 +0100791 val = le16_to_cpu(*((__le16 *)*pos));
Charles Keepaxcb5b57a2015-04-13 13:28:04 +0100792 break;
793 case 4:
Charles Keepax8299ee82015-04-20 13:52:44 +0100794 val = le32_to_cpu(*((__le32 *)*pos));
Charles Keepaxcb5b57a2015-04-13 13:28:04 +0100795 break;
796 default:
797 break;
798 }
799
800 *pos += bytes;
801
802 return val;
803}
804
Charles Keepax23237362015-04-13 13:28:02 +0100805static inline void wm_coeff_parse_alg(struct wm_adsp *dsp, const u8 **data,
806 struct wm_coeff_parsed_alg *blk)
807{
808 const struct wmfw_adsp_alg_data *raw;
809
Charles Keepaxcb5b57a2015-04-13 13:28:04 +0100810 switch (dsp->fw_ver) {
811 case 0:
812 case 1:
813 raw = (const struct wmfw_adsp_alg_data *)*data;
814 *data = raw->data;
Charles Keepax23237362015-04-13 13:28:02 +0100815
Charles Keepaxcb5b57a2015-04-13 13:28:04 +0100816 blk->id = le32_to_cpu(raw->id);
817 blk->name = raw->name;
818 blk->name_len = strlen(raw->name);
819 blk->ncoeff = le32_to_cpu(raw->ncoeff);
820 break;
821 default:
822 blk->id = wm_coeff_parse_int(sizeof(raw->id), data);
823 blk->name_len = wm_coeff_parse_string(sizeof(u8), data,
824 &blk->name);
825 wm_coeff_parse_string(sizeof(u16), data, NULL);
826 blk->ncoeff = wm_coeff_parse_int(sizeof(raw->ncoeff), data);
827 break;
828 }
Charles Keepax23237362015-04-13 13:28:02 +0100829
830 adsp_dbg(dsp, "Algorithm ID: %#x\n", blk->id);
831 adsp_dbg(dsp, "Algorithm name: %.*s\n", blk->name_len, blk->name);
832 adsp_dbg(dsp, "# of coefficient descriptors: %#x\n", blk->ncoeff);
833}
834
835static inline void wm_coeff_parse_coeff(struct wm_adsp *dsp, const u8 **data,
836 struct wm_coeff_parsed_coeff *blk)
837{
838 const struct wmfw_adsp_coeff_data *raw;
Charles Keepaxcb5b57a2015-04-13 13:28:04 +0100839 const u8 *tmp;
840 int length;
Charles Keepax23237362015-04-13 13:28:02 +0100841
Charles Keepaxcb5b57a2015-04-13 13:28:04 +0100842 switch (dsp->fw_ver) {
843 case 0:
844 case 1:
845 raw = (const struct wmfw_adsp_coeff_data *)*data;
846 *data = *data + sizeof(raw->hdr) + le32_to_cpu(raw->hdr.size);
Charles Keepax23237362015-04-13 13:28:02 +0100847
Charles Keepaxcb5b57a2015-04-13 13:28:04 +0100848 blk->offset = le16_to_cpu(raw->hdr.offset);
849 blk->mem_type = le16_to_cpu(raw->hdr.type);
850 blk->name = raw->name;
851 blk->name_len = strlen(raw->name);
852 blk->ctl_type = le16_to_cpu(raw->ctl_type);
853 blk->flags = le16_to_cpu(raw->flags);
854 blk->len = le32_to_cpu(raw->len);
855 break;
856 default:
857 tmp = *data;
858 blk->offset = wm_coeff_parse_int(sizeof(raw->hdr.offset), &tmp);
859 blk->mem_type = wm_coeff_parse_int(sizeof(raw->hdr.type), &tmp);
860 length = wm_coeff_parse_int(sizeof(raw->hdr.size), &tmp);
861 blk->name_len = wm_coeff_parse_string(sizeof(u8), &tmp,
862 &blk->name);
863 wm_coeff_parse_string(sizeof(u8), &tmp, NULL);
864 wm_coeff_parse_string(sizeof(u16), &tmp, NULL);
865 blk->ctl_type = wm_coeff_parse_int(sizeof(raw->ctl_type), &tmp);
866 blk->flags = wm_coeff_parse_int(sizeof(raw->flags), &tmp);
867 blk->len = wm_coeff_parse_int(sizeof(raw->len), &tmp);
868
869 *data = *data + sizeof(raw->hdr) + length;
870 break;
871 }
Charles Keepax23237362015-04-13 13:28:02 +0100872
873 adsp_dbg(dsp, "\tCoefficient type: %#x\n", blk->mem_type);
874 adsp_dbg(dsp, "\tCoefficient offset: %#x\n", blk->offset);
875 adsp_dbg(dsp, "\tCoefficient name: %.*s\n", blk->name_len, blk->name);
876 adsp_dbg(dsp, "\tCoefficient flags: %#x\n", blk->flags);
877 adsp_dbg(dsp, "\tALSA control type: %#x\n", blk->ctl_type);
878 adsp_dbg(dsp, "\tALSA control len: %#x\n", blk->len);
879}
880
881static int wm_adsp_parse_coeff(struct wm_adsp *dsp,
882 const struct wmfw_region *region)
883{
884 struct wm_adsp_alg_region alg_region = {};
885 struct wm_coeff_parsed_alg alg_blk;
886 struct wm_coeff_parsed_coeff coeff_blk;
887 const u8 *data = region->data;
888 int i, ret;
889
890 wm_coeff_parse_alg(dsp, &data, &alg_blk);
891 for (i = 0; i < alg_blk.ncoeff; i++) {
892 wm_coeff_parse_coeff(dsp, &data, &coeff_blk);
893
894 switch (coeff_blk.ctl_type) {
895 case SNDRV_CTL_ELEM_TYPE_BYTES:
896 break;
897 default:
898 adsp_err(dsp, "Unknown control type: %d\n",
899 coeff_blk.ctl_type);
900 return -EINVAL;
901 }
902
903 alg_region.type = coeff_blk.mem_type;
904 alg_region.alg = alg_blk.id;
905
906 ret = wm_adsp_create_control(dsp, &alg_region,
907 coeff_blk.offset,
908 coeff_blk.len,
909 coeff_blk.name,
Charles Keepax26c22a12015-04-20 13:52:45 +0100910 coeff_blk.name_len,
911 coeff_blk.flags);
Charles Keepax23237362015-04-13 13:28:02 +0100912 if (ret < 0)
913 adsp_err(dsp, "Failed to create control: %.*s, %d\n",
914 coeff_blk.name_len, coeff_blk.name, ret);
915 }
916
917 return 0;
918}
919
Mark Brown2159ad92012-10-11 11:54:02 +0900920static int wm_adsp_load(struct wm_adsp *dsp)
921{
Mark Browncf17c832013-01-30 14:37:23 +0800922 LIST_HEAD(buf_list);
Mark Brown2159ad92012-10-11 11:54:02 +0900923 const struct firmware *firmware;
924 struct regmap *regmap = dsp->regmap;
925 unsigned int pos = 0;
926 const struct wmfw_header *header;
927 const struct wmfw_adsp1_sizes *adsp1_sizes;
928 const struct wmfw_adsp2_sizes *adsp2_sizes;
929 const struct wmfw_footer *footer;
930 const struct wmfw_region *region;
931 const struct wm_adsp_region *mem;
932 const char *region_name;
933 char *file, *text;
Mark Browncf17c832013-01-30 14:37:23 +0800934 struct wm_adsp_buf *buf;
Mark Brown2159ad92012-10-11 11:54:02 +0900935 unsigned int reg;
936 int regions = 0;
937 int ret, offset, type, sizes;
938
939 file = kzalloc(PAGE_SIZE, GFP_KERNEL);
940 if (file == NULL)
941 return -ENOMEM;
942
Mark Brown1023dbd2013-01-11 22:58:28 +0000943 snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.wmfw", dsp->part, dsp->num,
944 wm_adsp_fw[dsp->fw].file);
Mark Brown2159ad92012-10-11 11:54:02 +0900945 file[PAGE_SIZE - 1] = '\0';
946
947 ret = request_firmware(&firmware, file, dsp->dev);
948 if (ret != 0) {
949 adsp_err(dsp, "Failed to request '%s'\n", file);
950 goto out;
951 }
952 ret = -EINVAL;
953
954 pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
955 if (pos >= firmware->size) {
956 adsp_err(dsp, "%s: file too short, %zu bytes\n",
957 file, firmware->size);
958 goto out_fw;
959 }
960
961 header = (void*)&firmware->data[0];
962
963 if (memcmp(&header->magic[0], "WMFW", 4) != 0) {
964 adsp_err(dsp, "%s: invalid magic\n", file);
965 goto out_fw;
966 }
967
Charles Keepax23237362015-04-13 13:28:02 +0100968 switch (header->ver) {
969 case 0:
Charles Keepaxc61e59f2015-04-13 13:28:05 +0100970 adsp_warn(dsp, "%s: Depreciated file format %d\n",
971 file, header->ver);
972 break;
Charles Keepax23237362015-04-13 13:28:02 +0100973 case 1:
Charles Keepaxcb5b57a2015-04-13 13:28:04 +0100974 case 2:
Charles Keepax23237362015-04-13 13:28:02 +0100975 break;
976 default:
Mark Brown2159ad92012-10-11 11:54:02 +0900977 adsp_err(dsp, "%s: unknown file format %d\n",
978 file, header->ver);
979 goto out_fw;
980 }
Charles Keepax23237362015-04-13 13:28:02 +0100981
Dimitris Papastamos36269922013-11-01 15:56:57 +0000982 adsp_info(dsp, "Firmware version: %d\n", header->ver);
Charles Keepax23237362015-04-13 13:28:02 +0100983 dsp->fw_ver = header->ver;
Mark Brown2159ad92012-10-11 11:54:02 +0900984
985 if (header->core != dsp->type) {
986 adsp_err(dsp, "%s: invalid core %d != %d\n",
987 file, header->core, dsp->type);
988 goto out_fw;
989 }
990
991 switch (dsp->type) {
992 case WMFW_ADSP1:
993 pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
994 adsp1_sizes = (void *)&(header[1]);
995 footer = (void *)&(adsp1_sizes[1]);
996 sizes = sizeof(*adsp1_sizes);
997
998 adsp_dbg(dsp, "%s: %d DM, %d PM, %d ZM\n",
999 file, le32_to_cpu(adsp1_sizes->dm),
1000 le32_to_cpu(adsp1_sizes->pm),
1001 le32_to_cpu(adsp1_sizes->zm));
1002 break;
1003
1004 case WMFW_ADSP2:
1005 pos = sizeof(*header) + sizeof(*adsp2_sizes) + sizeof(*footer);
1006 adsp2_sizes = (void *)&(header[1]);
1007 footer = (void *)&(adsp2_sizes[1]);
1008 sizes = sizeof(*adsp2_sizes);
1009
1010 adsp_dbg(dsp, "%s: %d XM, %d YM %d PM, %d ZM\n",
1011 file, le32_to_cpu(adsp2_sizes->xm),
1012 le32_to_cpu(adsp2_sizes->ym),
1013 le32_to_cpu(adsp2_sizes->pm),
1014 le32_to_cpu(adsp2_sizes->zm));
1015 break;
1016
1017 default:
Takashi Iwai6c452bd2013-11-05 18:40:00 +01001018 WARN(1, "Unknown DSP type");
Mark Brown2159ad92012-10-11 11:54:02 +09001019 goto out_fw;
1020 }
1021
1022 if (le32_to_cpu(header->len) != sizeof(*header) +
1023 sizes + sizeof(*footer)) {
1024 adsp_err(dsp, "%s: unexpected header length %d\n",
1025 file, le32_to_cpu(header->len));
1026 goto out_fw;
1027 }
1028
1029 adsp_dbg(dsp, "%s: timestamp %llu\n", file,
1030 le64_to_cpu(footer->timestamp));
1031
1032 while (pos < firmware->size &&
1033 pos - firmware->size > sizeof(*region)) {
1034 region = (void *)&(firmware->data[pos]);
1035 region_name = "Unknown";
1036 reg = 0;
1037 text = NULL;
1038 offset = le32_to_cpu(region->offset) & 0xffffff;
1039 type = be32_to_cpu(region->type) & 0xff;
1040 mem = wm_adsp_find_region(dsp, type);
1041
1042 switch (type) {
1043 case WMFW_NAME_TEXT:
1044 region_name = "Firmware name";
1045 text = kzalloc(le32_to_cpu(region->len) + 1,
1046 GFP_KERNEL);
1047 break;
Charles Keepax23237362015-04-13 13:28:02 +01001048 case WMFW_ALGORITHM_DATA:
1049 region_name = "Algorithm";
1050 ret = wm_adsp_parse_coeff(dsp, region);
1051 if (ret != 0)
1052 goto out_fw;
1053 break;
Mark Brown2159ad92012-10-11 11:54:02 +09001054 case WMFW_INFO_TEXT:
1055 region_name = "Information";
1056 text = kzalloc(le32_to_cpu(region->len) + 1,
1057 GFP_KERNEL);
1058 break;
1059 case WMFW_ABSOLUTE:
1060 region_name = "Absolute";
1061 reg = offset;
1062 break;
1063 case WMFW_ADSP1_PM:
Mark Brown2159ad92012-10-11 11:54:02 +09001064 region_name = "PM";
Mark Brown45b9ee72013-01-08 16:02:06 +00001065 reg = wm_adsp_region_to_reg(mem, offset);
Mark Brown2159ad92012-10-11 11:54:02 +09001066 break;
1067 case WMFW_ADSP1_DM:
Mark Brown2159ad92012-10-11 11:54:02 +09001068 region_name = "DM";
Mark Brown45b9ee72013-01-08 16:02:06 +00001069 reg = wm_adsp_region_to_reg(mem, offset);
Mark Brown2159ad92012-10-11 11:54:02 +09001070 break;
1071 case WMFW_ADSP2_XM:
Mark Brown2159ad92012-10-11 11:54:02 +09001072 region_name = "XM";
Mark Brown45b9ee72013-01-08 16:02:06 +00001073 reg = wm_adsp_region_to_reg(mem, offset);
Mark Brown2159ad92012-10-11 11:54:02 +09001074 break;
1075 case WMFW_ADSP2_YM:
Mark Brown2159ad92012-10-11 11:54:02 +09001076 region_name = "YM";
Mark Brown45b9ee72013-01-08 16:02:06 +00001077 reg = wm_adsp_region_to_reg(mem, offset);
Mark Brown2159ad92012-10-11 11:54:02 +09001078 break;
1079 case WMFW_ADSP1_ZM:
Mark Brown2159ad92012-10-11 11:54:02 +09001080 region_name = "ZM";
Mark Brown45b9ee72013-01-08 16:02:06 +00001081 reg = wm_adsp_region_to_reg(mem, offset);
Mark Brown2159ad92012-10-11 11:54:02 +09001082 break;
1083 default:
1084 adsp_warn(dsp,
1085 "%s.%d: Unknown region type %x at %d(%x)\n",
1086 file, regions, type, pos, pos);
1087 break;
1088 }
1089
1090 adsp_dbg(dsp, "%s.%d: %d bytes at %d in %s\n", file,
1091 regions, le32_to_cpu(region->len), offset,
1092 region_name);
1093
1094 if (text) {
1095 memcpy(text, region->data, le32_to_cpu(region->len));
1096 adsp_info(dsp, "%s: %s\n", file, text);
1097 kfree(text);
1098 }
1099
1100 if (reg) {
Charles Keepaxcdcd7f72014-11-14 15:40:45 +00001101 buf = wm_adsp_buf_alloc(region->data,
1102 le32_to_cpu(region->len),
1103 &buf_list);
1104 if (!buf) {
1105 adsp_err(dsp, "Out of memory\n");
1106 ret = -ENOMEM;
1107 goto out_fw;
1108 }
Mark Browna76fefa2013-01-07 19:03:17 +00001109
Charles Keepaxcdcd7f72014-11-14 15:40:45 +00001110 ret = regmap_raw_write_async(regmap, reg, buf->buf,
1111 le32_to_cpu(region->len));
1112 if (ret != 0) {
1113 adsp_err(dsp,
1114 "%s.%d: Failed to write %d bytes at %d in %s: %d\n",
1115 file, regions,
1116 le32_to_cpu(region->len), offset,
1117 region_name, ret);
1118 goto out_fw;
Mark Brown2159ad92012-10-11 11:54:02 +09001119 }
1120 }
1121
1122 pos += le32_to_cpu(region->len) + sizeof(*region);
1123 regions++;
1124 }
Mark Browncf17c832013-01-30 14:37:23 +08001125
1126 ret = regmap_async_complete(regmap);
1127 if (ret != 0) {
1128 adsp_err(dsp, "Failed to complete async write: %d\n", ret);
1129 goto out_fw;
1130 }
1131
Mark Brown2159ad92012-10-11 11:54:02 +09001132 if (pos > firmware->size)
1133 adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
1134 file, regions, pos - firmware->size);
1135
1136out_fw:
Mark Browncf17c832013-01-30 14:37:23 +08001137 regmap_async_complete(regmap);
1138 wm_adsp_buf_free(&buf_list);
Mark Brown2159ad92012-10-11 11:54:02 +09001139 release_firmware(firmware);
1140out:
1141 kfree(file);
1142
1143 return ret;
1144}
1145
Charles Keepax23237362015-04-13 13:28:02 +01001146static void wm_adsp_ctl_fixup_base(struct wm_adsp *dsp,
1147 const struct wm_adsp_alg_region *alg_region)
1148{
1149 struct wm_coeff_ctl *ctl;
1150
1151 list_for_each_entry(ctl, &dsp->ctl_list, list) {
1152 if (ctl->fw_name == wm_adsp_fw_text[dsp->fw] &&
1153 alg_region->alg == ctl->alg_region.alg &&
1154 alg_region->type == ctl->alg_region.type) {
1155 ctl->alg_region.base = alg_region->base;
1156 }
1157 }
1158}
1159
Charles Keepax3809f002015-04-13 13:27:54 +01001160static void *wm_adsp_read_algs(struct wm_adsp *dsp, size_t n_algs,
Charles Keepaxb618a1852015-04-13 13:27:53 +01001161 unsigned int pos, unsigned int len)
Mark Browndb405172012-10-26 19:30:40 +01001162{
Charles Keepaxb618a1852015-04-13 13:27:53 +01001163 void *alg;
1164 int ret;
Mark Browndb405172012-10-26 19:30:40 +01001165 __be32 val;
Mark Browndb405172012-10-26 19:30:40 +01001166
Charles Keepax3809f002015-04-13 13:27:54 +01001167 if (n_algs == 0) {
Mark Browndb405172012-10-26 19:30:40 +01001168 adsp_err(dsp, "No algorithms\n");
Charles Keepaxb618a1852015-04-13 13:27:53 +01001169 return ERR_PTR(-EINVAL);
Mark Browndb405172012-10-26 19:30:40 +01001170 }
1171
Charles Keepax3809f002015-04-13 13:27:54 +01001172 if (n_algs > 1024) {
1173 adsp_err(dsp, "Algorithm count %zx excessive\n", n_algs);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001174 return ERR_PTR(-EINVAL);
Mark Brownd62f4bc2012-12-19 14:00:30 +00001175 }
1176
Mark Browndb405172012-10-26 19:30:40 +01001177 /* Read the terminator first to validate the length */
Charles Keepaxb618a1852015-04-13 13:27:53 +01001178 ret = regmap_raw_read(dsp->regmap, pos + len, &val, sizeof(val));
Mark Browndb405172012-10-26 19:30:40 +01001179 if (ret != 0) {
1180 adsp_err(dsp, "Failed to read algorithm list end: %d\n",
1181 ret);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001182 return ERR_PTR(ret);
Mark Browndb405172012-10-26 19:30:40 +01001183 }
1184
1185 if (be32_to_cpu(val) != 0xbedead)
1186 adsp_warn(dsp, "Algorithm list end %x 0x%x != 0xbeadead\n",
Charles Keepaxb618a1852015-04-13 13:27:53 +01001187 pos + len, be32_to_cpu(val));
Mark Browndb405172012-10-26 19:30:40 +01001188
Charles Keepaxb618a1852015-04-13 13:27:53 +01001189 alg = kzalloc(len * 2, GFP_KERNEL | GFP_DMA);
Mark Browndb405172012-10-26 19:30:40 +01001190 if (!alg)
Charles Keepaxb618a1852015-04-13 13:27:53 +01001191 return ERR_PTR(-ENOMEM);
Mark Browndb405172012-10-26 19:30:40 +01001192
Charles Keepaxb618a1852015-04-13 13:27:53 +01001193 ret = regmap_raw_read(dsp->regmap, pos, alg, len * 2);
Mark Browndb405172012-10-26 19:30:40 +01001194 if (ret != 0) {
1195 adsp_err(dsp, "Failed to read algorithm list: %d\n",
1196 ret);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001197 kfree(alg);
1198 return ERR_PTR(ret);
Mark Browndb405172012-10-26 19:30:40 +01001199 }
1200
Charles Keepaxb618a1852015-04-13 13:27:53 +01001201 return alg;
1202}
1203
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001204static struct wm_adsp_alg_region *wm_adsp_create_region(struct wm_adsp *dsp,
1205 int type, __be32 id,
1206 __be32 base)
1207{
1208 struct wm_adsp_alg_region *alg_region;
1209
1210 alg_region = kzalloc(sizeof(*alg_region), GFP_KERNEL);
1211 if (!alg_region)
1212 return ERR_PTR(-ENOMEM);
1213
1214 alg_region->type = type;
1215 alg_region->alg = be32_to_cpu(id);
1216 alg_region->base = be32_to_cpu(base);
1217
1218 list_add_tail(&alg_region->list, &dsp->alg_regions);
1219
Charles Keepax23237362015-04-13 13:28:02 +01001220 if (dsp->fw_ver > 0)
1221 wm_adsp_ctl_fixup_base(dsp, alg_region);
1222
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001223 return alg_region;
1224}
1225
Charles Keepaxb618a1852015-04-13 13:27:53 +01001226static int wm_adsp1_setup_algs(struct wm_adsp *dsp)
1227{
1228 struct wmfw_adsp1_id_hdr adsp1_id;
1229 struct wmfw_adsp1_alg_hdr *adsp1_alg;
Charles Keepax3809f002015-04-13 13:27:54 +01001230 struct wm_adsp_alg_region *alg_region;
Charles Keepaxb618a1852015-04-13 13:27:53 +01001231 const struct wm_adsp_region *mem;
1232 unsigned int pos, len;
Charles Keepax3809f002015-04-13 13:27:54 +01001233 size_t n_algs;
Charles Keepaxb618a1852015-04-13 13:27:53 +01001234 int i, ret;
1235
1236 mem = wm_adsp_find_region(dsp, WMFW_ADSP1_DM);
1237 if (WARN_ON(!mem))
1238 return -EINVAL;
1239
1240 ret = regmap_raw_read(dsp->regmap, mem->base, &adsp1_id,
1241 sizeof(adsp1_id));
1242 if (ret != 0) {
1243 adsp_err(dsp, "Failed to read algorithm info: %d\n",
1244 ret);
1245 return ret;
1246 }
1247
Charles Keepax3809f002015-04-13 13:27:54 +01001248 n_algs = be32_to_cpu(adsp1_id.n_algs);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001249 dsp->fw_id = be32_to_cpu(adsp1_id.fw.id);
1250 adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
1251 dsp->fw_id,
1252 (be32_to_cpu(adsp1_id.fw.ver) & 0xff0000) >> 16,
1253 (be32_to_cpu(adsp1_id.fw.ver) & 0xff00) >> 8,
1254 be32_to_cpu(adsp1_id.fw.ver) & 0xff,
Charles Keepax3809f002015-04-13 13:27:54 +01001255 n_algs);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001256
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001257 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_ZM,
1258 adsp1_id.fw.id, adsp1_id.zm);
1259 if (IS_ERR(alg_region))
1260 return PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001261
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001262 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_DM,
1263 adsp1_id.fw.id, adsp1_id.dm);
1264 if (IS_ERR(alg_region))
1265 return PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001266
1267 pos = sizeof(adsp1_id) / 2;
Charles Keepax3809f002015-04-13 13:27:54 +01001268 len = (sizeof(*adsp1_alg) * n_algs) / 2;
Charles Keepaxb618a1852015-04-13 13:27:53 +01001269
Charles Keepax3809f002015-04-13 13:27:54 +01001270 adsp1_alg = wm_adsp_read_algs(dsp, n_algs, mem->base + pos, len);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001271 if (IS_ERR(adsp1_alg))
1272 return PTR_ERR(adsp1_alg);
Mark Browndb405172012-10-26 19:30:40 +01001273
Charles Keepax3809f002015-04-13 13:27:54 +01001274 for (i = 0; i < n_algs; i++) {
Charles Keepaxb618a1852015-04-13 13:27:53 +01001275 adsp_info(dsp, "%d: ID %x v%d.%d.%d DM@%x ZM@%x\n",
1276 i, be32_to_cpu(adsp1_alg[i].alg.id),
1277 (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff0000) >> 16,
1278 (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff00) >> 8,
1279 be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff,
1280 be32_to_cpu(adsp1_alg[i].dm),
1281 be32_to_cpu(adsp1_alg[i].zm));
Mark Brown471f4882013-01-08 16:09:31 +00001282
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001283 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_DM,
1284 adsp1_alg[i].alg.id,
1285 adsp1_alg[i].dm);
1286 if (IS_ERR(alg_region)) {
1287 ret = PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001288 goto out;
1289 }
Charles Keepax23237362015-04-13 13:28:02 +01001290 if (dsp->fw_ver == 0) {
1291 if (i + 1 < n_algs) {
1292 len = be32_to_cpu(adsp1_alg[i + 1].dm);
1293 len -= be32_to_cpu(adsp1_alg[i].dm);
1294 len *= 4;
1295 wm_adsp_create_control(dsp, alg_region, 0,
Charles Keepax26c22a12015-04-20 13:52:45 +01001296 len, NULL, 0, 0);
Charles Keepax23237362015-04-13 13:28:02 +01001297 } else {
1298 adsp_warn(dsp, "Missing length info for region DM with ID %x\n",
1299 be32_to_cpu(adsp1_alg[i].alg.id));
1300 }
Charles Keepaxb618a1852015-04-13 13:27:53 +01001301 }
Mark Brown471f4882013-01-08 16:09:31 +00001302
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001303 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_ZM,
1304 adsp1_alg[i].alg.id,
1305 adsp1_alg[i].zm);
1306 if (IS_ERR(alg_region)) {
1307 ret = PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001308 goto out;
1309 }
Charles Keepax23237362015-04-13 13:28:02 +01001310 if (dsp->fw_ver == 0) {
1311 if (i + 1 < n_algs) {
1312 len = be32_to_cpu(adsp1_alg[i + 1].zm);
1313 len -= be32_to_cpu(adsp1_alg[i].zm);
1314 len *= 4;
1315 wm_adsp_create_control(dsp, alg_region, 0,
Charles Keepax26c22a12015-04-20 13:52:45 +01001316 len, NULL, 0, 0);
Charles Keepax23237362015-04-13 13:28:02 +01001317 } else {
1318 adsp_warn(dsp, "Missing length info for region ZM with ID %x\n",
1319 be32_to_cpu(adsp1_alg[i].alg.id));
1320 }
Mark Browndb405172012-10-26 19:30:40 +01001321 }
1322 }
1323
1324out:
Charles Keepaxb618a1852015-04-13 13:27:53 +01001325 kfree(adsp1_alg);
1326 return ret;
1327}
1328
1329static int wm_adsp2_setup_algs(struct wm_adsp *dsp)
1330{
1331 struct wmfw_adsp2_id_hdr adsp2_id;
1332 struct wmfw_adsp2_alg_hdr *adsp2_alg;
Charles Keepax3809f002015-04-13 13:27:54 +01001333 struct wm_adsp_alg_region *alg_region;
Charles Keepaxb618a1852015-04-13 13:27:53 +01001334 const struct wm_adsp_region *mem;
1335 unsigned int pos, len;
Charles Keepax3809f002015-04-13 13:27:54 +01001336 size_t n_algs;
Charles Keepaxb618a1852015-04-13 13:27:53 +01001337 int i, ret;
1338
1339 mem = wm_adsp_find_region(dsp, WMFW_ADSP2_XM);
1340 if (WARN_ON(!mem))
1341 return -EINVAL;
1342
1343 ret = regmap_raw_read(dsp->regmap, mem->base, &adsp2_id,
1344 sizeof(adsp2_id));
1345 if (ret != 0) {
1346 adsp_err(dsp, "Failed to read algorithm info: %d\n",
1347 ret);
1348 return ret;
1349 }
1350
Charles Keepax3809f002015-04-13 13:27:54 +01001351 n_algs = be32_to_cpu(adsp2_id.n_algs);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001352 dsp->fw_id = be32_to_cpu(adsp2_id.fw.id);
1353 adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
1354 dsp->fw_id,
1355 (be32_to_cpu(adsp2_id.fw.ver) & 0xff0000) >> 16,
1356 (be32_to_cpu(adsp2_id.fw.ver) & 0xff00) >> 8,
1357 be32_to_cpu(adsp2_id.fw.ver) & 0xff,
Charles Keepax3809f002015-04-13 13:27:54 +01001358 n_algs);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001359
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001360 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_XM,
1361 adsp2_id.fw.id, adsp2_id.xm);
1362 if (IS_ERR(alg_region))
1363 return PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001364
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001365 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_YM,
1366 adsp2_id.fw.id, adsp2_id.ym);
1367 if (IS_ERR(alg_region))
1368 return PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001369
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001370 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_ZM,
1371 adsp2_id.fw.id, adsp2_id.zm);
1372 if (IS_ERR(alg_region))
1373 return PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001374
1375 pos = sizeof(adsp2_id) / 2;
Charles Keepax3809f002015-04-13 13:27:54 +01001376 len = (sizeof(*adsp2_alg) * n_algs) / 2;
Charles Keepaxb618a1852015-04-13 13:27:53 +01001377
Charles Keepax3809f002015-04-13 13:27:54 +01001378 adsp2_alg = wm_adsp_read_algs(dsp, n_algs, mem->base + pos, len);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001379 if (IS_ERR(adsp2_alg))
1380 return PTR_ERR(adsp2_alg);
1381
Charles Keepax3809f002015-04-13 13:27:54 +01001382 for (i = 0; i < n_algs; i++) {
Charles Keepaxb618a1852015-04-13 13:27:53 +01001383 adsp_info(dsp,
1384 "%d: ID %x v%d.%d.%d XM@%x YM@%x ZM@%x\n",
1385 i, be32_to_cpu(adsp2_alg[i].alg.id),
1386 (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff0000) >> 16,
1387 (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff00) >> 8,
1388 be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff,
1389 be32_to_cpu(adsp2_alg[i].xm),
1390 be32_to_cpu(adsp2_alg[i].ym),
1391 be32_to_cpu(adsp2_alg[i].zm));
1392
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001393 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_XM,
1394 adsp2_alg[i].alg.id,
1395 adsp2_alg[i].xm);
1396 if (IS_ERR(alg_region)) {
1397 ret = PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001398 goto out;
1399 }
Charles Keepax23237362015-04-13 13:28:02 +01001400 if (dsp->fw_ver == 0) {
1401 if (i + 1 < n_algs) {
1402 len = be32_to_cpu(adsp2_alg[i + 1].xm);
1403 len -= be32_to_cpu(adsp2_alg[i].xm);
1404 len *= 4;
1405 wm_adsp_create_control(dsp, alg_region, 0,
Charles Keepax26c22a12015-04-20 13:52:45 +01001406 len, NULL, 0, 0);
Charles Keepax23237362015-04-13 13:28:02 +01001407 } else {
1408 adsp_warn(dsp, "Missing length info for region XM with ID %x\n",
1409 be32_to_cpu(adsp2_alg[i].alg.id));
1410 }
Charles Keepaxb618a1852015-04-13 13:27:53 +01001411 }
1412
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001413 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_YM,
1414 adsp2_alg[i].alg.id,
1415 adsp2_alg[i].ym);
1416 if (IS_ERR(alg_region)) {
1417 ret = PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001418 goto out;
1419 }
Charles Keepax23237362015-04-13 13:28:02 +01001420 if (dsp->fw_ver == 0) {
1421 if (i + 1 < n_algs) {
1422 len = be32_to_cpu(adsp2_alg[i + 1].ym);
1423 len -= be32_to_cpu(adsp2_alg[i].ym);
1424 len *= 4;
1425 wm_adsp_create_control(dsp, alg_region, 0,
Charles Keepax26c22a12015-04-20 13:52:45 +01001426 len, NULL, 0, 0);
Charles Keepax23237362015-04-13 13:28:02 +01001427 } else {
1428 adsp_warn(dsp, "Missing length info for region YM with ID %x\n",
1429 be32_to_cpu(adsp2_alg[i].alg.id));
1430 }
Charles Keepaxb618a1852015-04-13 13:27:53 +01001431 }
1432
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001433 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_ZM,
1434 adsp2_alg[i].alg.id,
1435 adsp2_alg[i].zm);
1436 if (IS_ERR(alg_region)) {
1437 ret = PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001438 goto out;
1439 }
Charles Keepax23237362015-04-13 13:28:02 +01001440 if (dsp->fw_ver == 0) {
1441 if (i + 1 < n_algs) {
1442 len = be32_to_cpu(adsp2_alg[i + 1].zm);
1443 len -= be32_to_cpu(adsp2_alg[i].zm);
1444 len *= 4;
1445 wm_adsp_create_control(dsp, alg_region, 0,
Charles Keepax26c22a12015-04-20 13:52:45 +01001446 len, NULL, 0, 0);
Charles Keepax23237362015-04-13 13:28:02 +01001447 } else {
1448 adsp_warn(dsp, "Missing length info for region ZM with ID %x\n",
1449 be32_to_cpu(adsp2_alg[i].alg.id));
1450 }
Charles Keepaxb618a1852015-04-13 13:27:53 +01001451 }
1452 }
1453
1454out:
1455 kfree(adsp2_alg);
Mark Browndb405172012-10-26 19:30:40 +01001456 return ret;
1457}
1458
Mark Brown2159ad92012-10-11 11:54:02 +09001459static int wm_adsp_load_coeff(struct wm_adsp *dsp)
1460{
Mark Browncf17c832013-01-30 14:37:23 +08001461 LIST_HEAD(buf_list);
Mark Brown2159ad92012-10-11 11:54:02 +09001462 struct regmap *regmap = dsp->regmap;
1463 struct wmfw_coeff_hdr *hdr;
1464 struct wmfw_coeff_item *blk;
1465 const struct firmware *firmware;
Mark Brown471f4882013-01-08 16:09:31 +00001466 const struct wm_adsp_region *mem;
1467 struct wm_adsp_alg_region *alg_region;
Mark Brown2159ad92012-10-11 11:54:02 +09001468 const char *region_name;
1469 int ret, pos, blocks, type, offset, reg;
1470 char *file;
Mark Browncf17c832013-01-30 14:37:23 +08001471 struct wm_adsp_buf *buf;
Mark Brown2159ad92012-10-11 11:54:02 +09001472
1473 file = kzalloc(PAGE_SIZE, GFP_KERNEL);
1474 if (file == NULL)
1475 return -ENOMEM;
1476
Mark Brown1023dbd2013-01-11 22:58:28 +00001477 snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.bin", dsp->part, dsp->num,
1478 wm_adsp_fw[dsp->fw].file);
Mark Brown2159ad92012-10-11 11:54:02 +09001479 file[PAGE_SIZE - 1] = '\0';
1480
1481 ret = request_firmware(&firmware, file, dsp->dev);
1482 if (ret != 0) {
1483 adsp_warn(dsp, "Failed to request '%s'\n", file);
1484 ret = 0;
1485 goto out;
1486 }
1487 ret = -EINVAL;
1488
1489 if (sizeof(*hdr) >= firmware->size) {
1490 adsp_err(dsp, "%s: file too short, %zu bytes\n",
1491 file, firmware->size);
1492 goto out_fw;
1493 }
1494
1495 hdr = (void*)&firmware->data[0];
1496 if (memcmp(hdr->magic, "WMDR", 4) != 0) {
1497 adsp_err(dsp, "%s: invalid magic\n", file);
Charles Keepaxa4cdbec2013-01-21 09:02:31 +00001498 goto out_fw;
Mark Brown2159ad92012-10-11 11:54:02 +09001499 }
1500
Mark Brownc7123262013-01-16 16:59:04 +09001501 switch (be32_to_cpu(hdr->rev) & 0xff) {
1502 case 1:
1503 break;
1504 default:
1505 adsp_err(dsp, "%s: Unsupported coefficient file format %d\n",
1506 file, be32_to_cpu(hdr->rev) & 0xff);
1507 ret = -EINVAL;
1508 goto out_fw;
1509 }
1510
Mark Brown2159ad92012-10-11 11:54:02 +09001511 adsp_dbg(dsp, "%s: v%d.%d.%d\n", file,
1512 (le32_to_cpu(hdr->ver) >> 16) & 0xff,
1513 (le32_to_cpu(hdr->ver) >> 8) & 0xff,
1514 le32_to_cpu(hdr->ver) & 0xff);
1515
1516 pos = le32_to_cpu(hdr->len);
1517
1518 blocks = 0;
1519 while (pos < firmware->size &&
1520 pos - firmware->size > sizeof(*blk)) {
1521 blk = (void*)(&firmware->data[pos]);
1522
Mark Brownc7123262013-01-16 16:59:04 +09001523 type = le16_to_cpu(blk->type);
1524 offset = le16_to_cpu(blk->offset);
Mark Brown2159ad92012-10-11 11:54:02 +09001525
1526 adsp_dbg(dsp, "%s.%d: %x v%d.%d.%d\n",
1527 file, blocks, le32_to_cpu(blk->id),
1528 (le32_to_cpu(blk->ver) >> 16) & 0xff,
1529 (le32_to_cpu(blk->ver) >> 8) & 0xff,
1530 le32_to_cpu(blk->ver) & 0xff);
1531 adsp_dbg(dsp, "%s.%d: %d bytes at 0x%x in %x\n",
1532 file, blocks, le32_to_cpu(blk->len), offset, type);
1533
1534 reg = 0;
1535 region_name = "Unknown";
1536 switch (type) {
Mark Brownc7123262013-01-16 16:59:04 +09001537 case (WMFW_NAME_TEXT << 8):
1538 case (WMFW_INFO_TEXT << 8):
Mark Brown2159ad92012-10-11 11:54:02 +09001539 break;
Mark Brownc7123262013-01-16 16:59:04 +09001540 case (WMFW_ABSOLUTE << 8):
Mark Brownf395a212013-03-05 22:39:54 +08001541 /*
1542 * Old files may use this for global
1543 * coefficients.
1544 */
1545 if (le32_to_cpu(blk->id) == dsp->fw_id &&
1546 offset == 0) {
1547 region_name = "global coefficients";
1548 mem = wm_adsp_find_region(dsp, type);
1549 if (!mem) {
1550 adsp_err(dsp, "No ZM\n");
1551 break;
1552 }
1553 reg = wm_adsp_region_to_reg(mem, 0);
1554
1555 } else {
1556 region_name = "register";
1557 reg = offset;
1558 }
Mark Brown2159ad92012-10-11 11:54:02 +09001559 break;
Mark Brown471f4882013-01-08 16:09:31 +00001560
1561 case WMFW_ADSP1_DM:
1562 case WMFW_ADSP1_ZM:
1563 case WMFW_ADSP2_XM:
1564 case WMFW_ADSP2_YM:
1565 adsp_dbg(dsp, "%s.%d: %d bytes in %x for %x\n",
1566 file, blocks, le32_to_cpu(blk->len),
1567 type, le32_to_cpu(blk->id));
1568
1569 mem = wm_adsp_find_region(dsp, type);
1570 if (!mem) {
1571 adsp_err(dsp, "No base for region %x\n", type);
1572 break;
1573 }
1574
1575 reg = 0;
1576 list_for_each_entry(alg_region,
1577 &dsp->alg_regions, list) {
1578 if (le32_to_cpu(blk->id) == alg_region->alg &&
1579 type == alg_region->type) {
Mark Brown338c5182013-01-24 00:35:48 +08001580 reg = alg_region->base;
Mark Brown471f4882013-01-08 16:09:31 +00001581 reg = wm_adsp_region_to_reg(mem,
1582 reg);
Mark Brown338c5182013-01-24 00:35:48 +08001583 reg += offset;
Charles Keepaxd733dc02013-11-28 16:37:51 +00001584 break;
Mark Brown471f4882013-01-08 16:09:31 +00001585 }
1586 }
1587
1588 if (reg == 0)
1589 adsp_err(dsp, "No %x for algorithm %x\n",
1590 type, le32_to_cpu(blk->id));
1591 break;
1592
Mark Brown2159ad92012-10-11 11:54:02 +09001593 default:
Mark Brown25c62f7e2013-01-20 19:02:19 +09001594 adsp_err(dsp, "%s.%d: Unknown region type %x at %d\n",
1595 file, blocks, type, pos);
Mark Brown2159ad92012-10-11 11:54:02 +09001596 break;
1597 }
1598
1599 if (reg) {
Mark Browncf17c832013-01-30 14:37:23 +08001600 buf = wm_adsp_buf_alloc(blk->data,
1601 le32_to_cpu(blk->len),
1602 &buf_list);
Mark Browna76fefa2013-01-07 19:03:17 +00001603 if (!buf) {
1604 adsp_err(dsp, "Out of memory\n");
Wei Yongjunf4b82812013-03-12 00:23:15 +08001605 ret = -ENOMEM;
1606 goto out_fw;
Mark Browna76fefa2013-01-07 19:03:17 +00001607 }
1608
Mark Brown20da6d52013-01-12 19:58:17 +00001609 adsp_dbg(dsp, "%s.%d: Writing %d bytes at %x\n",
1610 file, blocks, le32_to_cpu(blk->len),
1611 reg);
Mark Browncf17c832013-01-30 14:37:23 +08001612 ret = regmap_raw_write_async(regmap, reg, buf->buf,
1613 le32_to_cpu(blk->len));
Mark Brown2159ad92012-10-11 11:54:02 +09001614 if (ret != 0) {
1615 adsp_err(dsp,
Dimitris Papastamos43bc3bf2013-11-01 15:56:52 +00001616 "%s.%d: Failed to write to %x in %s: %d\n",
1617 file, blocks, reg, region_name, ret);
Mark Brown2159ad92012-10-11 11:54:02 +09001618 }
1619 }
1620
Charles Keepaxbe951012015-02-16 15:25:49 +00001621 pos += (le32_to_cpu(blk->len) + sizeof(*blk) + 3) & ~0x03;
Mark Brown2159ad92012-10-11 11:54:02 +09001622 blocks++;
1623 }
1624
Mark Browncf17c832013-01-30 14:37:23 +08001625 ret = regmap_async_complete(regmap);
1626 if (ret != 0)
1627 adsp_err(dsp, "Failed to complete async write: %d\n", ret);
1628
Mark Brown2159ad92012-10-11 11:54:02 +09001629 if (pos > firmware->size)
1630 adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
1631 file, blocks, pos - firmware->size);
1632
1633out_fw:
Charles Keepax9da7a5a2014-11-17 10:48:21 +00001634 regmap_async_complete(regmap);
Mark Brown2159ad92012-10-11 11:54:02 +09001635 release_firmware(firmware);
Mark Browncf17c832013-01-30 14:37:23 +08001636 wm_adsp_buf_free(&buf_list);
Mark Brown2159ad92012-10-11 11:54:02 +09001637out:
1638 kfree(file);
Wei Yongjunf4b82812013-03-12 00:23:15 +08001639 return ret;
Mark Brown2159ad92012-10-11 11:54:02 +09001640}
1641
Charles Keepax3809f002015-04-13 13:27:54 +01001642int wm_adsp1_init(struct wm_adsp *dsp)
Mark Brown5e7a7a22013-01-16 10:03:56 +09001643{
Charles Keepax3809f002015-04-13 13:27:54 +01001644 INIT_LIST_HEAD(&dsp->alg_regions);
Mark Brown5e7a7a22013-01-16 10:03:56 +09001645
1646 return 0;
1647}
1648EXPORT_SYMBOL_GPL(wm_adsp1_init);
1649
Mark Brown2159ad92012-10-11 11:54:02 +09001650int wm_adsp1_event(struct snd_soc_dapm_widget *w,
1651 struct snd_kcontrol *kcontrol,
1652 int event)
1653{
Lars-Peter Clausen72718512015-01-13 10:27:34 +01001654 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
Mark Brown2159ad92012-10-11 11:54:02 +09001655 struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
1656 struct wm_adsp *dsp = &dsps[w->shift];
Dimitris Papastamosb0101b42013-11-01 15:56:56 +00001657 struct wm_adsp_alg_region *alg_region;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001658 struct wm_coeff_ctl *ctl;
Mark Brown2159ad92012-10-11 11:54:02 +09001659 int ret;
Chris Rattray94e205b2013-01-18 08:43:09 +00001660 int val;
Mark Brown2159ad92012-10-11 11:54:02 +09001661
Lars-Peter Clausen00200102014-07-17 22:01:07 +02001662 dsp->card = codec->component.card;
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +01001663
Mark Brown2159ad92012-10-11 11:54:02 +09001664 switch (event) {
1665 case SND_SOC_DAPM_POST_PMU:
1666 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
1667 ADSP1_SYS_ENA, ADSP1_SYS_ENA);
1668
Chris Rattray94e205b2013-01-18 08:43:09 +00001669 /*
1670 * For simplicity set the DSP clock rate to be the
1671 * SYSCLK rate rather than making it configurable.
1672 */
1673 if(dsp->sysclk_reg) {
1674 ret = regmap_read(dsp->regmap, dsp->sysclk_reg, &val);
1675 if (ret != 0) {
1676 adsp_err(dsp, "Failed to read SYSCLK state: %d\n",
1677 ret);
1678 return ret;
1679 }
1680
1681 val = (val & dsp->sysclk_mask)
1682 >> dsp->sysclk_shift;
1683
1684 ret = regmap_update_bits(dsp->regmap,
1685 dsp->base + ADSP1_CONTROL_31,
1686 ADSP1_CLK_SEL_MASK, val);
1687 if (ret != 0) {
1688 adsp_err(dsp, "Failed to set clock rate: %d\n",
1689 ret);
1690 return ret;
1691 }
1692 }
1693
Mark Brown2159ad92012-10-11 11:54:02 +09001694 ret = wm_adsp_load(dsp);
1695 if (ret != 0)
1696 goto err;
1697
Charles Keepaxb618a1852015-04-13 13:27:53 +01001698 ret = wm_adsp1_setup_algs(dsp);
Mark Browndb405172012-10-26 19:30:40 +01001699 if (ret != 0)
1700 goto err;
1701
Mark Brown2159ad92012-10-11 11:54:02 +09001702 ret = wm_adsp_load_coeff(dsp);
1703 if (ret != 0)
1704 goto err;
1705
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +01001706 /* Initialize caches for enabled and unset controls */
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01001707 ret = wm_coeff_init_control_caches(dsp);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001708 if (ret != 0)
1709 goto err;
1710
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +01001711 /* Sync set controls */
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01001712 ret = wm_coeff_sync_controls(dsp);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001713 if (ret != 0)
1714 goto err;
1715
Mark Brown2159ad92012-10-11 11:54:02 +09001716 /* Start the core running */
1717 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
1718 ADSP1_CORE_ENA | ADSP1_START,
1719 ADSP1_CORE_ENA | ADSP1_START);
1720 break;
1721
1722 case SND_SOC_DAPM_PRE_PMD:
1723 /* Halt the core */
1724 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
1725 ADSP1_CORE_ENA | ADSP1_START, 0);
1726
1727 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_19,
1728 ADSP1_WDMA_BUFFER_LENGTH_MASK, 0);
1729
1730 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
1731 ADSP1_SYS_ENA, 0);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001732
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01001733 list_for_each_entry(ctl, &dsp->ctl_list, list)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001734 ctl->enabled = 0;
Dimitris Papastamosb0101b42013-11-01 15:56:56 +00001735
1736 while (!list_empty(&dsp->alg_regions)) {
1737 alg_region = list_first_entry(&dsp->alg_regions,
1738 struct wm_adsp_alg_region,
1739 list);
1740 list_del(&alg_region->list);
1741 kfree(alg_region);
1742 }
Mark Brown2159ad92012-10-11 11:54:02 +09001743 break;
1744
1745 default:
1746 break;
1747 }
1748
1749 return 0;
1750
1751err:
1752 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
1753 ADSP1_SYS_ENA, 0);
1754 return ret;
1755}
1756EXPORT_SYMBOL_GPL(wm_adsp1_event);
1757
1758static int wm_adsp2_ena(struct wm_adsp *dsp)
1759{
1760 unsigned int val;
1761 int ret, count;
1762
Mark Brown1552c322013-11-28 18:11:38 +00001763 ret = regmap_update_bits_async(dsp->regmap, dsp->base + ADSP2_CONTROL,
1764 ADSP2_SYS_ENA, ADSP2_SYS_ENA);
Mark Brown2159ad92012-10-11 11:54:02 +09001765 if (ret != 0)
1766 return ret;
1767
1768 /* Wait for the RAM to start, should be near instantaneous */
Charles Keepax939fd1e2013-12-18 09:25:49 +00001769 for (count = 0; count < 10; ++count) {
Mark Brown2159ad92012-10-11 11:54:02 +09001770 ret = regmap_read(dsp->regmap, dsp->base + ADSP2_STATUS1,
1771 &val);
1772 if (ret != 0)
1773 return ret;
Charles Keepax939fd1e2013-12-18 09:25:49 +00001774
1775 if (val & ADSP2_RAM_RDY)
1776 break;
1777
1778 msleep(1);
1779 }
Mark Brown2159ad92012-10-11 11:54:02 +09001780
1781 if (!(val & ADSP2_RAM_RDY)) {
1782 adsp_err(dsp, "Failed to start DSP RAM\n");
1783 return -EBUSY;
1784 }
1785
1786 adsp_dbg(dsp, "RAM ready after %d polls\n", count);
Mark Brown2159ad92012-10-11 11:54:02 +09001787
1788 return 0;
1789}
1790
Charles Keepax18b1a902014-01-09 09:06:54 +00001791static void wm_adsp2_boot_work(struct work_struct *work)
Charles Keepaxd8a64d62014-01-08 17:42:18 +00001792{
1793 struct wm_adsp *dsp = container_of(work,
1794 struct wm_adsp,
1795 boot_work);
1796 int ret;
1797 unsigned int val;
1798
1799 /*
1800 * For simplicity set the DSP clock rate to be the
1801 * SYSCLK rate rather than making it configurable.
1802 */
1803 ret = regmap_read(dsp->regmap, ARIZONA_SYSTEM_CLOCK_1, &val);
1804 if (ret != 0) {
1805 adsp_err(dsp, "Failed to read SYSCLK state: %d\n", ret);
1806 return;
1807 }
1808 val = (val & ARIZONA_SYSCLK_FREQ_MASK)
1809 >> ARIZONA_SYSCLK_FREQ_SHIFT;
1810
1811 ret = regmap_update_bits_async(dsp->regmap,
1812 dsp->base + ADSP2_CLOCKING,
1813 ADSP2_CLK_SEL_MASK, val);
1814 if (ret != 0) {
1815 adsp_err(dsp, "Failed to set clock rate: %d\n", ret);
1816 return;
1817 }
1818
Charles Keepaxd8a64d62014-01-08 17:42:18 +00001819 ret = wm_adsp2_ena(dsp);
1820 if (ret != 0)
1821 return;
1822
1823 ret = wm_adsp_load(dsp);
1824 if (ret != 0)
1825 goto err;
1826
Charles Keepaxb618a1852015-04-13 13:27:53 +01001827 ret = wm_adsp2_setup_algs(dsp);
Charles Keepaxd8a64d62014-01-08 17:42:18 +00001828 if (ret != 0)
1829 goto err;
1830
1831 ret = wm_adsp_load_coeff(dsp);
1832 if (ret != 0)
1833 goto err;
1834
1835 /* Initialize caches for enabled and unset controls */
1836 ret = wm_coeff_init_control_caches(dsp);
1837 if (ret != 0)
1838 goto err;
1839
1840 /* Sync set controls */
1841 ret = wm_coeff_sync_controls(dsp);
1842 if (ret != 0)
1843 goto err;
1844
Charles Keepaxd8a64d62014-01-08 17:42:18 +00001845 dsp->running = true;
1846
1847 return;
1848
1849err:
1850 regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
1851 ADSP2_SYS_ENA | ADSP2_CORE_ENA | ADSP2_START, 0);
1852}
1853
Charles Keepax12db5ed2014-01-08 17:42:19 +00001854int wm_adsp2_early_event(struct snd_soc_dapm_widget *w,
1855 struct snd_kcontrol *kcontrol, int event)
1856{
Lars-Peter Clausen72718512015-01-13 10:27:34 +01001857 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
Charles Keepax12db5ed2014-01-08 17:42:19 +00001858 struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
1859 struct wm_adsp *dsp = &dsps[w->shift];
1860
Lars-Peter Clausen00200102014-07-17 22:01:07 +02001861 dsp->card = codec->component.card;
Charles Keepax12db5ed2014-01-08 17:42:19 +00001862
1863 switch (event) {
1864 case SND_SOC_DAPM_PRE_PMU:
1865 queue_work(system_unbound_wq, &dsp->boot_work);
1866 break;
1867 default:
1868 break;
Charles Keepaxcab27252014-04-17 13:42:54 +01001869 }
Charles Keepax12db5ed2014-01-08 17:42:19 +00001870
1871 return 0;
1872}
1873EXPORT_SYMBOL_GPL(wm_adsp2_early_event);
1874
Mark Brown2159ad92012-10-11 11:54:02 +09001875int wm_adsp2_event(struct snd_soc_dapm_widget *w,
1876 struct snd_kcontrol *kcontrol, int event)
1877{
Lars-Peter Clausen72718512015-01-13 10:27:34 +01001878 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
Mark Brown2159ad92012-10-11 11:54:02 +09001879 struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
1880 struct wm_adsp *dsp = &dsps[w->shift];
Mark Brown471f4882013-01-08 16:09:31 +00001881 struct wm_adsp_alg_region *alg_region;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001882 struct wm_coeff_ctl *ctl;
Mark Brown2159ad92012-10-11 11:54:02 +09001883 int ret;
1884
1885 switch (event) {
1886 case SND_SOC_DAPM_POST_PMU:
Charles Keepaxd8a64d62014-01-08 17:42:18 +00001887 flush_work(&dsp->boot_work);
Mark Browndd49e2c2012-12-02 21:50:46 +09001888
Charles Keepaxd8a64d62014-01-08 17:42:18 +00001889 if (!dsp->running)
1890 return -EIO;
Mark Browndd49e2c2012-12-02 21:50:46 +09001891
Charles Keepaxd8a64d62014-01-08 17:42:18 +00001892 ret = regmap_update_bits(dsp->regmap,
1893 dsp->base + ADSP2_CONTROL,
Charles Keepax00e4c3b2014-11-18 16:25:27 +00001894 ADSP2_CORE_ENA | ADSP2_START,
1895 ADSP2_CORE_ENA | ADSP2_START);
Mark Brown2159ad92012-10-11 11:54:02 +09001896 if (ret != 0)
1897 goto err;
Mark Brown2159ad92012-10-11 11:54:02 +09001898 break;
1899
1900 case SND_SOC_DAPM_PRE_PMD:
Richard Fitzgerald10337b02015-05-29 10:23:07 +01001901 /* Log firmware state, it can be useful for analysis */
1902 wm_adsp2_show_fw_status(dsp);
1903
Mark Brown1023dbd2013-01-11 22:58:28 +00001904 dsp->running = false;
1905
Mark Brown2159ad92012-10-11 11:54:02 +09001906 regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
Mark Browna7f9be72012-11-28 19:53:59 +00001907 ADSP2_SYS_ENA | ADSP2_CORE_ENA |
1908 ADSP2_START, 0);
Mark Brown973838a2012-11-28 17:20:32 +00001909
Mark Brown2d30b572013-01-28 20:18:17 +08001910 /* Make sure DMAs are quiesced */
1911 regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_1, 0);
1912 regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_2, 0);
1913 regmap_write(dsp->regmap, dsp->base + ADSP2_RDMA_CONFIG_1, 0);
1914
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01001915 list_for_each_entry(ctl, &dsp->ctl_list, list)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001916 ctl->enabled = 0;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001917
Mark Brown471f4882013-01-08 16:09:31 +00001918 while (!list_empty(&dsp->alg_regions)) {
1919 alg_region = list_first_entry(&dsp->alg_regions,
1920 struct wm_adsp_alg_region,
1921 list);
1922 list_del(&alg_region->list);
1923 kfree(alg_region);
1924 }
Charles Keepaxddbc5ef2014-01-22 10:09:11 +00001925
1926 adsp_dbg(dsp, "Shutdown complete\n");
Mark Brown2159ad92012-10-11 11:54:02 +09001927 break;
1928
1929 default:
1930 break;
1931 }
1932
1933 return 0;
1934err:
1935 regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
Mark Browna7f9be72012-11-28 19:53:59 +00001936 ADSP2_SYS_ENA | ADSP2_CORE_ENA | ADSP2_START, 0);
Mark Brown2159ad92012-10-11 11:54:02 +09001937 return ret;
1938}
1939EXPORT_SYMBOL_GPL(wm_adsp2_event);
Mark Brown973838a2012-11-28 17:20:32 +00001940
Richard Fitzgeraldf5e2ce92015-06-11 11:32:30 +01001941int wm_adsp2_codec_probe(struct wm_adsp *dsp, struct snd_soc_codec *codec)
1942{
Richard Fitzgerald218e5082015-06-11 11:32:31 +01001943 return snd_soc_add_codec_controls(codec,
1944 wm_adsp2_fw_controls[dsp->num - 1],
1945 ARRAY_SIZE(wm_adsp2_fw_controls[0]));
Richard Fitzgeraldf5e2ce92015-06-11 11:32:30 +01001946}
1947EXPORT_SYMBOL_GPL(wm_adsp2_codec_probe);
1948
1949int wm_adsp2_codec_remove(struct wm_adsp *dsp, struct snd_soc_codec *codec)
1950{
1951 return 0;
1952}
1953EXPORT_SYMBOL_GPL(wm_adsp2_codec_remove);
1954
Richard Fitzgerald81ac58b2015-06-02 11:53:34 +01001955int wm_adsp2_init(struct wm_adsp *dsp)
Mark Brown973838a2012-11-28 17:20:32 +00001956{
1957 int ret;
1958
Mark Brown10a2b662012-12-02 21:37:00 +09001959 /*
1960 * Disable the DSP memory by default when in reset for a small
1961 * power saving.
1962 */
Charles Keepax3809f002015-04-13 13:27:54 +01001963 ret = regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
Mark Brown10a2b662012-12-02 21:37:00 +09001964 ADSP2_MEM_ENA, 0);
1965 if (ret != 0) {
Charles Keepax3809f002015-04-13 13:27:54 +01001966 adsp_err(dsp, "Failed to clear memory retention: %d\n", ret);
Mark Brown10a2b662012-12-02 21:37:00 +09001967 return ret;
1968 }
1969
Charles Keepax3809f002015-04-13 13:27:54 +01001970 INIT_LIST_HEAD(&dsp->alg_regions);
1971 INIT_LIST_HEAD(&dsp->ctl_list);
1972 INIT_WORK(&dsp->boot_work, wm_adsp2_boot_work);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001973
Mark Brown973838a2012-11-28 17:20:32 +00001974 return 0;
1975}
1976EXPORT_SYMBOL_GPL(wm_adsp2_init);
Praveen Diwakar0a37c6e2014-07-04 11:17:41 +05301977
1978MODULE_LICENSE("GPL v2");