blob: 87fcbf71b85a5b8b0d9df7e4bf79ae2cfb93a505 [file] [log] [blame]
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001/*
David Woodhouseea8ea462014-03-05 17:09:32 +00002 * Copyright © 2006-2014 Intel Corporation.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
David Woodhouseea8ea462014-03-05 17:09:32 +000013 * Authors: David Woodhouse <dwmw2@infradead.org>,
14 * Ashok Raj <ashok.raj@intel.com>,
15 * Shaohua Li <shaohua.li@intel.com>,
16 * Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>,
17 * Fenghua Yu <fenghua.yu@intel.com>
Joerg Roedel9f10e5b2015-06-12 09:57:06 +020018 * Joerg Roedel <jroedel@suse.de>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070019 */
20
Joerg Roedel9f10e5b2015-06-12 09:57:06 +020021#define pr_fmt(fmt) "DMAR: " fmt
22
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070023#include <linux/init.h>
24#include <linux/bitmap.h>
mark gross5e0d2a62008-03-04 15:22:08 -080025#include <linux/debugfs.h>
Paul Gortmaker54485c32011-10-29 10:26:25 -040026#include <linux/export.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070027#include <linux/slab.h>
28#include <linux/irq.h>
29#include <linux/interrupt.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070030#include <linux/spinlock.h>
31#include <linux/pci.h>
32#include <linux/dmar.h>
33#include <linux/dma-mapping.h>
34#include <linux/mempool.h>
Jiang Liu75f05562014-02-19 14:07:37 +080035#include <linux/memory.h>
Omer Pelegaa473242016-04-20 11:33:02 +030036#include <linux/cpu.h>
mark gross5e0d2a62008-03-04 15:22:08 -080037#include <linux/timer.h>
Dan Williamsdfddb962015-10-09 18:16:46 -040038#include <linux/io.h>
Kay, Allen M38717942008-09-09 18:37:29 +030039#include <linux/iova.h>
Joerg Roedel5d450802008-12-03 14:52:32 +010040#include <linux/iommu.h>
Kay, Allen M38717942008-09-09 18:37:29 +030041#include <linux/intel-iommu.h>
Rafael J. Wysocki134fac32011-03-23 22:16:14 +010042#include <linux/syscore_ops.h>
Shane Wang69575d32009-09-01 18:25:07 -070043#include <linux/tboot.h>
Stephen Rothwelladb2fe02009-08-31 15:24:23 +100044#include <linux/dmi.h>
Joerg Roedel5cdede22011-04-04 15:55:18 +020045#include <linux/pci-ats.h>
Tejun Heo0ee332c2011-12-08 10:22:09 -080046#include <linux/memblock.h>
Akinobu Mita36746432014-06-04 16:06:51 -070047#include <linux/dma-contiguous.h>
Joerg Roedel091d42e2015-06-12 11:56:10 +020048#include <linux/crash_dump.h>
Suresh Siddha8a8f4222012-03-30 11:47:08 -070049#include <asm/irq_remapping.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070050#include <asm/cacheflush.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090051#include <asm/iommu.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070052
Joerg Roedel078e1ee2012-09-26 12:44:43 +020053#include "irq_remapping.h"
54
Fenghua Yu5b6985c2008-10-16 18:02:32 -070055#define ROOT_SIZE VTD_PAGE_SIZE
56#define CONTEXT_SIZE VTD_PAGE_SIZE
57
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070058#define IS_GFX_DEVICE(pdev) ((pdev->class >> 16) == PCI_BASE_CLASS_DISPLAY)
David Woodhouse18436af2015-03-25 15:05:47 +000059#define IS_USB_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_SERIAL_USB)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070060#define IS_ISA_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_BRIDGE_ISA)
David Woodhousee0fc7e02009-09-30 09:12:17 -070061#define IS_AZALIA(pdev) ((pdev)->vendor == 0x8086 && (pdev)->device == 0x3a3e)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070062
63#define IOAPIC_RANGE_START (0xfee00000)
64#define IOAPIC_RANGE_END (0xfeefffff)
65#define IOVA_START_ADDR (0x1000)
66
67#define DEFAULT_DOMAIN_ADDRESS_WIDTH 48
68
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -070069#define MAX_AGAW_WIDTH 64
Jiang Liu5c645b32014-01-06 14:18:12 +080070#define MAX_AGAW_PFN_WIDTH (MAX_AGAW_WIDTH - VTD_PAGE_SHIFT)
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -070071
David Woodhouse2ebe3152009-09-19 07:34:04 -070072#define __DOMAIN_MAX_PFN(gaw) ((((uint64_t)1) << (gaw-VTD_PAGE_SHIFT)) - 1)
73#define __DOMAIN_MAX_ADDR(gaw) ((((uint64_t)1) << gaw) - 1)
74
75/* We limit DOMAIN_MAX_PFN to fit in an unsigned long, and DOMAIN_MAX_ADDR
76 to match. That way, we can use 'unsigned long' for PFNs with impunity. */
77#define DOMAIN_MAX_PFN(gaw) ((unsigned long) min_t(uint64_t, \
78 __DOMAIN_MAX_PFN(gaw), (unsigned long)-1))
79#define DOMAIN_MAX_ADDR(gaw) (((uint64_t)__DOMAIN_MAX_PFN(gaw)) << VTD_PAGE_SHIFT)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070080
Robin Murphy1b722502015-01-12 17:51:15 +000081/* IO virtual address start page frame number */
82#define IOVA_START_PFN (1)
83
Mark McLoughlinf27be032008-11-20 15:49:43 +000084#define IOVA_PFN(addr) ((addr) >> PAGE_SHIFT)
Yang Hongyang284901a2009-04-06 19:01:15 -070085#define DMA_32BIT_PFN IOVA_PFN(DMA_BIT_MASK(32))
Yang Hongyang6a355282009-04-06 19:01:13 -070086#define DMA_64BIT_PFN IOVA_PFN(DMA_BIT_MASK(64))
mark gross5e0d2a62008-03-04 15:22:08 -080087
Andrew Mortondf08cdc2010-09-22 13:05:11 -070088/* page table handling */
89#define LEVEL_STRIDE (9)
90#define LEVEL_MASK (((u64)1 << LEVEL_STRIDE) - 1)
91
Ohad Ben-Cohen6d1c56a2011-11-10 11:32:30 +020092/*
93 * This bitmap is used to advertise the page sizes our hardware support
94 * to the IOMMU core, which will then use this information to split
95 * physically contiguous memory regions it is mapping into page sizes
96 * that we support.
97 *
98 * Traditionally the IOMMU core just handed us the mappings directly,
99 * after making sure the size is an order of a 4KiB page and that the
100 * mapping has natural alignment.
101 *
102 * To retain this behavior, we currently advertise that we support
103 * all page sizes that are an order of 4KiB.
104 *
105 * If at some point we'd like to utilize the IOMMU core's new behavior,
106 * we could change this to advertise the real page sizes we support.
107 */
108#define INTEL_IOMMU_PGSIZES (~0xFFFUL)
109
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700110static inline int agaw_to_level(int agaw)
111{
112 return agaw + 2;
113}
114
115static inline int agaw_to_width(int agaw)
116{
Jiang Liu5c645b32014-01-06 14:18:12 +0800117 return min_t(int, 30 + agaw * LEVEL_STRIDE, MAX_AGAW_WIDTH);
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700118}
119
120static inline int width_to_agaw(int width)
121{
Jiang Liu5c645b32014-01-06 14:18:12 +0800122 return DIV_ROUND_UP(width - 30, LEVEL_STRIDE);
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700123}
124
125static inline unsigned int level_to_offset_bits(int level)
126{
127 return (level - 1) * LEVEL_STRIDE;
128}
129
130static inline int pfn_level_offset(unsigned long pfn, int level)
131{
132 return (pfn >> level_to_offset_bits(level)) & LEVEL_MASK;
133}
134
135static inline unsigned long level_mask(int level)
136{
137 return -1UL << level_to_offset_bits(level);
138}
139
140static inline unsigned long level_size(int level)
141{
142 return 1UL << level_to_offset_bits(level);
143}
144
145static inline unsigned long align_to_level(unsigned long pfn, int level)
146{
147 return (pfn + level_size(level) - 1) & level_mask(level);
148}
David Woodhousefd18de52009-05-10 23:57:41 +0100149
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100150static inline unsigned long lvl_to_nr_pages(unsigned int lvl)
151{
Jiang Liu5c645b32014-01-06 14:18:12 +0800152 return 1 << min_t(int, (lvl - 1) * LEVEL_STRIDE, MAX_AGAW_PFN_WIDTH);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100153}
154
David Woodhousedd4e8312009-06-27 16:21:20 +0100155/* VT-d pages must always be _smaller_ than MM pages. Otherwise things
156 are never going to work. */
157static inline unsigned long dma_to_mm_pfn(unsigned long dma_pfn)
158{
159 return dma_pfn >> (PAGE_SHIFT - VTD_PAGE_SHIFT);
160}
161
162static inline unsigned long mm_to_dma_pfn(unsigned long mm_pfn)
163{
164 return mm_pfn << (PAGE_SHIFT - VTD_PAGE_SHIFT);
165}
166static inline unsigned long page_to_dma_pfn(struct page *pg)
167{
168 return mm_to_dma_pfn(page_to_pfn(pg));
169}
170static inline unsigned long virt_to_dma_pfn(void *p)
171{
172 return page_to_dma_pfn(virt_to_page(p));
173}
174
Weidong Hand9630fe2008-12-08 11:06:32 +0800175/* global iommu list, set NULL for ignored DMAR units */
176static struct intel_iommu **g_iommus;
177
David Woodhousee0fc7e02009-09-30 09:12:17 -0700178static void __init check_tylersburg_isoch(void);
David Woodhouse9af88142009-02-13 23:18:03 +0000179static int rwbf_quirk;
180
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000181/*
Joseph Cihulab7792602011-05-03 00:08:37 -0700182 * set to 1 to panic kernel if can't successfully enable VT-d
183 * (used when kernel is launched w/ TXT)
184 */
185static int force_on = 0;
186
187/*
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000188 * 0: Present
189 * 1-11: Reserved
190 * 12-63: Context Ptr (12 - (haw-1))
191 * 64-127: Reserved
192 */
193struct root_entry {
David Woodhouse03ecc322015-02-13 14:35:21 +0000194 u64 lo;
195 u64 hi;
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000196};
197#define ROOT_ENTRY_NR (VTD_PAGE_SIZE/sizeof(struct root_entry))
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000198
Joerg Roedel091d42e2015-06-12 11:56:10 +0200199/*
200 * Take a root_entry and return the Lower Context Table Pointer (LCTP)
201 * if marked present.
202 */
203static phys_addr_t root_entry_lctp(struct root_entry *re)
204{
205 if (!(re->lo & 1))
206 return 0;
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000207
Joerg Roedel091d42e2015-06-12 11:56:10 +0200208 return re->lo & VTD_PAGE_MASK;
209}
210
211/*
212 * Take a root_entry and return the Upper Context Table Pointer (UCTP)
213 * if marked present.
214 */
215static phys_addr_t root_entry_uctp(struct root_entry *re)
216{
217 if (!(re->hi & 1))
218 return 0;
219
220 return re->hi & VTD_PAGE_MASK;
221}
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000222/*
223 * low 64 bits:
224 * 0: present
225 * 1: fault processing disable
226 * 2-3: translation type
227 * 12-63: address space root
228 * high 64 bits:
229 * 0-2: address width
230 * 3-6: aval
231 * 8-23: domain id
232 */
233struct context_entry {
234 u64 lo;
235 u64 hi;
236};
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000237
Joerg Roedelcf484d02015-06-12 12:21:46 +0200238static inline void context_clear_pasid_enable(struct context_entry *context)
239{
240 context->lo &= ~(1ULL << 11);
241}
242
243static inline bool context_pasid_enabled(struct context_entry *context)
244{
245 return !!(context->lo & (1ULL << 11));
246}
247
248static inline void context_set_copied(struct context_entry *context)
249{
250 context->hi |= (1ull << 3);
251}
252
253static inline bool context_copied(struct context_entry *context)
254{
255 return !!(context->hi & (1ULL << 3));
256}
257
258static inline bool __context_present(struct context_entry *context)
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000259{
260 return (context->lo & 1);
261}
Joerg Roedelcf484d02015-06-12 12:21:46 +0200262
263static inline bool context_present(struct context_entry *context)
264{
265 return context_pasid_enabled(context) ?
266 __context_present(context) :
267 __context_present(context) && !context_copied(context);
268}
269
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000270static inline void context_set_present(struct context_entry *context)
271{
272 context->lo |= 1;
273}
274
275static inline void context_set_fault_enable(struct context_entry *context)
276{
277 context->lo &= (((u64)-1) << 2) | 1;
278}
279
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000280static inline void context_set_translation_type(struct context_entry *context,
281 unsigned long value)
282{
283 context->lo &= (((u64)-1) << 4) | 3;
284 context->lo |= (value & 3) << 2;
285}
286
287static inline void context_set_address_root(struct context_entry *context,
288 unsigned long value)
289{
Li, Zhen-Hua1a2262f2014-11-05 15:30:19 +0800290 context->lo &= ~VTD_PAGE_MASK;
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000291 context->lo |= value & VTD_PAGE_MASK;
292}
293
294static inline void context_set_address_width(struct context_entry *context,
295 unsigned long value)
296{
297 context->hi |= value & 7;
298}
299
300static inline void context_set_domain_id(struct context_entry *context,
301 unsigned long value)
302{
303 context->hi |= (value & ((1 << 16) - 1)) << 8;
304}
305
Joerg Roedeldbcd8612015-06-12 12:02:09 +0200306static inline int context_domain_id(struct context_entry *c)
307{
308 return((c->hi >> 8) & 0xffff);
309}
310
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000311static inline void context_clear_entry(struct context_entry *context)
312{
313 context->lo = 0;
314 context->hi = 0;
315}
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000316
Mark McLoughlin622ba122008-11-20 15:49:46 +0000317/*
318 * 0: readable
319 * 1: writable
320 * 2-6: reserved
321 * 7: super page
Sheng Yang9cf066972009-03-18 15:33:07 +0800322 * 8-10: available
323 * 11: snoop behavior
Mark McLoughlin622ba122008-11-20 15:49:46 +0000324 * 12-63: Host physcial address
325 */
326struct dma_pte {
327 u64 val;
328};
Mark McLoughlin622ba122008-11-20 15:49:46 +0000329
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000330static inline void dma_clear_pte(struct dma_pte *pte)
331{
332 pte->val = 0;
333}
334
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000335static inline u64 dma_pte_addr(struct dma_pte *pte)
336{
David Woodhousec85994e2009-07-01 19:21:24 +0100337#ifdef CONFIG_64BIT
338 return pte->val & VTD_PAGE_MASK;
339#else
340 /* Must have a full atomic 64-bit read */
David Woodhouse1a8bd482010-08-10 01:38:53 +0100341 return __cmpxchg64(&pte->val, 0ULL, 0ULL) & VTD_PAGE_MASK;
David Woodhousec85994e2009-07-01 19:21:24 +0100342#endif
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000343}
344
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000345static inline bool dma_pte_present(struct dma_pte *pte)
346{
347 return (pte->val & 3) != 0;
348}
Mark McLoughlin622ba122008-11-20 15:49:46 +0000349
Allen Kay4399c8b2011-10-14 12:32:46 -0700350static inline bool dma_pte_superpage(struct dma_pte *pte)
351{
Joerg Roedelc3c75eb2014-07-04 11:19:10 +0200352 return (pte->val & DMA_PTE_LARGE_PAGE);
Allen Kay4399c8b2011-10-14 12:32:46 -0700353}
354
David Woodhouse75e6bf92009-07-02 11:21:16 +0100355static inline int first_pte_in_page(struct dma_pte *pte)
356{
357 return !((unsigned long)pte & ~VTD_PAGE_MASK);
358}
359
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700360/*
361 * This domain is a statically identity mapping domain.
362 * 1. This domain creats a static 1:1 mapping to all usable memory.
363 * 2. It maps to each iommu if successful.
364 * 3. Each iommu mapps to this domain if successful.
365 */
David Woodhouse19943b02009-08-04 16:19:20 +0100366static struct dmar_domain *si_domain;
367static int hw_pass_through = 1;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700368
Joerg Roedel28ccce02015-07-21 14:45:31 +0200369/*
370 * Domain represents a virtual machine, more than one devices
Weidong Han1ce28fe2008-12-08 16:35:39 +0800371 * across iommus may be owned in one domain, e.g. kvm guest.
372 */
Jiang Liuab8dfe22014-07-11 14:19:27 +0800373#define DOMAIN_FLAG_VIRTUAL_MACHINE (1 << 0)
Weidong Han1ce28fe2008-12-08 16:35:39 +0800374
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700375/* si_domain contains mulitple devices */
Jiang Liuab8dfe22014-07-11 14:19:27 +0800376#define DOMAIN_FLAG_STATIC_IDENTITY (1 << 1)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700377
Joerg Roedel29a27712015-07-21 17:17:12 +0200378#define for_each_domain_iommu(idx, domain) \
379 for (idx = 0; idx < g_num_of_iommus; idx++) \
380 if (domain->iommu_refcnt[idx])
381
Mark McLoughlin99126f72008-11-20 15:49:47 +0000382struct dmar_domain {
Suresh Siddha4c923d42009-10-02 11:01:24 -0700383 int nid; /* node id */
Joerg Roedel29a27712015-07-21 17:17:12 +0200384
385 unsigned iommu_refcnt[DMAR_UNITS_SUPPORTED];
386 /* Refcount of devices per iommu */
387
Mark McLoughlin99126f72008-11-20 15:49:47 +0000388
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +0200389 u16 iommu_did[DMAR_UNITS_SUPPORTED];
390 /* Domain ids per IOMMU. Use u16 since
391 * domain ids are 16 bit wide according
392 * to VT-d spec, section 9.3 */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000393
Omer Peleg0824c592016-04-20 19:03:35 +0300394 bool has_iotlb_device;
Joerg Roedel00a77de2015-03-26 13:43:08 +0100395 struct list_head devices; /* all devices' list */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000396 struct iova_domain iovad; /* iova's that belong to this domain */
397
398 struct dma_pte *pgd; /* virtual address */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000399 int gaw; /* max guest address width */
400
401 /* adjusted guest address width, 0 is level 2 30-bit */
402 int agaw;
403
Weidong Han3b5410e2008-12-08 09:17:15 +0800404 int flags; /* flags to find out type of domain */
Weidong Han8e6040972008-12-08 15:49:06 +0800405
406 int iommu_coherency;/* indicate coherency of iommu access */
Sheng Yang58c610b2009-03-18 15:33:05 +0800407 int iommu_snooping; /* indicate snooping control feature*/
Weidong Hanc7151a82008-12-08 22:51:37 +0800408 int iommu_count; /* reference count of iommu */
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100409 int iommu_superpage;/* Level of superpages supported:
410 0 == 4KiB (no superpages), 1 == 2MiB,
411 2 == 1GiB, 3 == 512GiB, 4 == 1TiB */
Weidong Hanfe40f1e2008-12-08 23:10:23 +0800412 u64 max_addr; /* maximum mapped address */
Joerg Roedel00a77de2015-03-26 13:43:08 +0100413
414 struct iommu_domain domain; /* generic domain data structure for
415 iommu core */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000416};
417
Mark McLoughlina647dac2008-11-20 15:49:48 +0000418/* PCI domain-device relationship */
419struct device_domain_info {
420 struct list_head link; /* link to domain siblings */
421 struct list_head global; /* link to global list */
David Woodhouse276dbf992009-04-04 01:45:37 +0100422 u8 bus; /* PCI bus number */
Mark McLoughlina647dac2008-11-20 15:49:48 +0000423 u8 devfn; /* PCI devfn number */
David Woodhouseb16d0cb2015-10-12 14:17:37 +0100424 u8 pasid_supported:3;
425 u8 pasid_enabled:1;
426 u8 pri_supported:1;
427 u8 pri_enabled:1;
428 u8 ats_supported:1;
429 u8 ats_enabled:1;
430 u8 ats_qdep;
David Woodhouse0bcb3e22014-03-06 17:12:03 +0000431 struct device *dev; /* it's NULL for PCIe-to-PCI bridge */
Yu Zhao93a23a72009-05-18 13:51:37 +0800432 struct intel_iommu *iommu; /* IOMMU used by this device */
Mark McLoughlina647dac2008-11-20 15:49:48 +0000433 struct dmar_domain *domain; /* pointer to domain */
434};
435
Jiang Liub94e4112014-02-19 14:07:25 +0800436struct dmar_rmrr_unit {
437 struct list_head list; /* list of rmrr units */
438 struct acpi_dmar_header *hdr; /* ACPI header */
439 u64 base_address; /* reserved base address*/
440 u64 end_address; /* reserved end address */
David Woodhouse832bd852014-03-07 15:08:36 +0000441 struct dmar_dev_scope *devices; /* target devices */
Jiang Liub94e4112014-02-19 14:07:25 +0800442 int devices_cnt; /* target device count */
443};
444
445struct dmar_atsr_unit {
446 struct list_head list; /* list of ATSR units */
447 struct acpi_dmar_header *hdr; /* ACPI header */
David Woodhouse832bd852014-03-07 15:08:36 +0000448 struct dmar_dev_scope *devices; /* target devices */
Jiang Liub94e4112014-02-19 14:07:25 +0800449 int devices_cnt; /* target device count */
450 u8 include_all:1; /* include all ports */
451};
452
453static LIST_HEAD(dmar_atsr_units);
454static LIST_HEAD(dmar_rmrr_units);
455
456#define for_each_rmrr_units(rmrr) \
457 list_for_each_entry(rmrr, &dmar_rmrr_units, list)
458
mark gross5e0d2a62008-03-04 15:22:08 -0800459static void flush_unmaps_timeout(unsigned long data);
460
Omer Peleg314f1dc2016-04-20 11:32:45 +0300461struct deferred_flush_entry {
Omer Peleg2aac6302016-04-20 11:33:57 +0300462 unsigned long iova_pfn;
Omer Peleg769530e2016-04-20 11:33:25 +0300463 unsigned long nrpages;
Omer Peleg314f1dc2016-04-20 11:32:45 +0300464 struct dmar_domain *domain;
465 struct page *freelist;
mark gross80b20dd2008-04-18 13:53:58 -0700466};
467
Omer Peleg314f1dc2016-04-20 11:32:45 +0300468#define HIGH_WATER_MARK 250
469struct deferred_flush_table {
470 int next;
471 struct deferred_flush_entry entries[HIGH_WATER_MARK];
472};
473
Omer Pelegaa473242016-04-20 11:33:02 +0300474struct deferred_flush_data {
475 spinlock_t lock;
476 int timer_on;
477 struct timer_list timer;
478 long size;
479 struct deferred_flush_table *tables;
480};
481
482DEFINE_PER_CPU(struct deferred_flush_data, deferred_flush);
mark gross80b20dd2008-04-18 13:53:58 -0700483
mark gross5e0d2a62008-03-04 15:22:08 -0800484/* bitmap for indexing intel_iommus */
mark gross5e0d2a62008-03-04 15:22:08 -0800485static int g_num_of_iommus;
486
Jiang Liu92d03cc2014-02-19 14:07:28 +0800487static void domain_exit(struct dmar_domain *domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700488static void domain_remove_dev_info(struct dmar_domain *domain);
Joerg Roedele6de0f82015-07-22 16:30:36 +0200489static void dmar_remove_one_dev_info(struct dmar_domain *domain,
490 struct device *dev);
Joerg Roedel127c7612015-07-23 17:44:46 +0200491static void __dmar_remove_one_dev_info(struct device_domain_info *info);
Joerg Roedel2452d9d2015-07-23 16:20:14 +0200492static void domain_context_clear(struct intel_iommu *iommu,
493 struct device *dev);
Jiang Liu2a46ddf2014-07-11 14:19:30 +0800494static int domain_detach_iommu(struct dmar_domain *domain,
495 struct intel_iommu *iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700496
Suresh Siddhad3f13812011-08-23 17:05:25 -0700497#ifdef CONFIG_INTEL_IOMMU_DEFAULT_ON
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800498int dmar_disabled = 0;
499#else
500int dmar_disabled = 1;
Suresh Siddhad3f13812011-08-23 17:05:25 -0700501#endif /*CONFIG_INTEL_IOMMU_DEFAULT_ON*/
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800502
Eugeni Dodonov8bc1f852011-11-23 16:42:14 -0200503int intel_iommu_enabled = 0;
504EXPORT_SYMBOL_GPL(intel_iommu_enabled);
505
David Woodhouse2d9e6672010-06-15 10:57:57 +0100506static int dmar_map_gfx = 1;
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700507static int dmar_forcedac;
mark gross5e0d2a62008-03-04 15:22:08 -0800508static int intel_iommu_strict;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100509static int intel_iommu_superpage = 1;
David Woodhousec83b2f22015-06-12 10:15:49 +0100510static int intel_iommu_ecs = 1;
David Woodhouseae853dd2015-09-09 11:58:59 +0100511static int intel_iommu_pasid28;
512static int iommu_identity_mapping;
David Woodhousec83b2f22015-06-12 10:15:49 +0100513
David Woodhouseae853dd2015-09-09 11:58:59 +0100514#define IDENTMAP_ALL 1
515#define IDENTMAP_GFX 2
516#define IDENTMAP_AZALIA 4
David Woodhousec83b2f22015-06-12 10:15:49 +0100517
David Woodhoused42fde72015-10-24 21:33:01 +0200518/* Broadwell and Skylake have broken ECS support — normal so-called "second
519 * level" translation of DMA requests-without-PASID doesn't actually happen
520 * unless you also set the NESTE bit in an extended context-entry. Which of
521 * course means that SVM doesn't work because it's trying to do nested
522 * translation of the physical addresses it finds in the process page tables,
523 * through the IOVA->phys mapping found in the "second level" page tables.
524 *
525 * The VT-d specification was retroactively changed to change the definition
526 * of the capability bits and pretend that Broadwell/Skylake never happened...
527 * but unfortunately the wrong bit was changed. It's ECS which is broken, but
528 * for some reason it was the PASID capability bit which was redefined (from
529 * bit 28 on BDW/SKL to bit 40 in future).
530 *
531 * So our test for ECS needs to eschew those implementations which set the old
532 * PASID capabiity bit 28, since those are the ones on which ECS is broken.
533 * Unless we are working around the 'pasid28' limitations, that is, by putting
534 * the device into passthrough mode for normal DMA and thus masking the bug.
535 */
David Woodhousec83b2f22015-06-12 10:15:49 +0100536#define ecs_enabled(iommu) (intel_iommu_ecs && ecap_ecs(iommu->ecap) && \
David Woodhoused42fde72015-10-24 21:33:01 +0200537 (intel_iommu_pasid28 || !ecap_broken_pasid(iommu->ecap)))
538/* PASID support is thus enabled if ECS is enabled and *either* of the old
539 * or new capability bits are set. */
540#define pasid_enabled(iommu) (ecs_enabled(iommu) && \
541 (ecap_pasid(iommu->ecap) || ecap_broken_pasid(iommu->ecap)))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700542
David Woodhousec0771df2011-10-14 20:59:46 +0100543int intel_iommu_gfx_mapped;
544EXPORT_SYMBOL_GPL(intel_iommu_gfx_mapped);
545
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700546#define DUMMY_DEVICE_DOMAIN_INFO ((struct device_domain_info *)(-1))
547static DEFINE_SPINLOCK(device_domain_lock);
548static LIST_HEAD(device_domain_list);
549
Thierry Redingb22f6432014-06-27 09:03:12 +0200550static const struct iommu_ops intel_iommu_ops;
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +0100551
Joerg Roedel4158c2e2015-06-12 10:14:02 +0200552static bool translation_pre_enabled(struct intel_iommu *iommu)
553{
554 return (iommu->flags & VTD_FLAG_TRANS_PRE_ENABLED);
555}
556
Joerg Roedel091d42e2015-06-12 11:56:10 +0200557static void clear_translation_pre_enabled(struct intel_iommu *iommu)
558{
559 iommu->flags &= ~VTD_FLAG_TRANS_PRE_ENABLED;
560}
561
Joerg Roedel4158c2e2015-06-12 10:14:02 +0200562static void init_translation_status(struct intel_iommu *iommu)
563{
564 u32 gsts;
565
566 gsts = readl(iommu->reg + DMAR_GSTS_REG);
567 if (gsts & DMA_GSTS_TES)
568 iommu->flags |= VTD_FLAG_TRANS_PRE_ENABLED;
569}
570
Joerg Roedel00a77de2015-03-26 13:43:08 +0100571/* Convert generic 'struct iommu_domain to private struct dmar_domain */
572static struct dmar_domain *to_dmar_domain(struct iommu_domain *dom)
573{
574 return container_of(dom, struct dmar_domain, domain);
575}
576
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700577static int __init intel_iommu_setup(char *str)
578{
579 if (!str)
580 return -EINVAL;
581 while (*str) {
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800582 if (!strncmp(str, "on", 2)) {
583 dmar_disabled = 0;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200584 pr_info("IOMMU enabled\n");
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800585 } else if (!strncmp(str, "off", 3)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700586 dmar_disabled = 1;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200587 pr_info("IOMMU disabled\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700588 } else if (!strncmp(str, "igfx_off", 8)) {
589 dmar_map_gfx = 0;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200590 pr_info("Disable GFX device mapping\n");
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700591 } else if (!strncmp(str, "forcedac", 8)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200592 pr_info("Forcing DAC for PCI devices\n");
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700593 dmar_forcedac = 1;
mark gross5e0d2a62008-03-04 15:22:08 -0800594 } else if (!strncmp(str, "strict", 6)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200595 pr_info("Disable batched IOTLB flush\n");
mark gross5e0d2a62008-03-04 15:22:08 -0800596 intel_iommu_strict = 1;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100597 } else if (!strncmp(str, "sp_off", 6)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200598 pr_info("Disable supported super page\n");
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100599 intel_iommu_superpage = 0;
David Woodhousec83b2f22015-06-12 10:15:49 +0100600 } else if (!strncmp(str, "ecs_off", 7)) {
601 printk(KERN_INFO
602 "Intel-IOMMU: disable extended context table support\n");
603 intel_iommu_ecs = 0;
David Woodhouseae853dd2015-09-09 11:58:59 +0100604 } else if (!strncmp(str, "pasid28", 7)) {
605 printk(KERN_INFO
606 "Intel-IOMMU: enable pre-production PASID support\n");
607 intel_iommu_pasid28 = 1;
608 iommu_identity_mapping |= IDENTMAP_GFX;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700609 }
610
611 str += strcspn(str, ",");
612 while (*str == ',')
613 str++;
614 }
615 return 0;
616}
617__setup("intel_iommu=", intel_iommu_setup);
618
619static struct kmem_cache *iommu_domain_cache;
620static struct kmem_cache *iommu_devinfo_cache;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700621
Joerg Roedel9452d5b2015-07-21 10:00:56 +0200622static struct dmar_domain* get_iommu_domain(struct intel_iommu *iommu, u16 did)
623{
Joerg Roedel8bf47812015-07-21 10:41:21 +0200624 struct dmar_domain **domains;
625 int idx = did >> 8;
626
627 domains = iommu->domains[idx];
628 if (!domains)
629 return NULL;
630
631 return domains[did & 0xff];
Joerg Roedel9452d5b2015-07-21 10:00:56 +0200632}
633
634static void set_iommu_domain(struct intel_iommu *iommu, u16 did,
635 struct dmar_domain *domain)
636{
Joerg Roedel8bf47812015-07-21 10:41:21 +0200637 struct dmar_domain **domains;
638 int idx = did >> 8;
639
640 if (!iommu->domains[idx]) {
641 size_t size = 256 * sizeof(struct dmar_domain *);
642 iommu->domains[idx] = kzalloc(size, GFP_ATOMIC);
643 }
644
645 domains = iommu->domains[idx];
646 if (WARN_ON(!domains))
647 return;
648 else
649 domains[did & 0xff] = domain;
Joerg Roedel9452d5b2015-07-21 10:00:56 +0200650}
651
Suresh Siddha4c923d42009-10-02 11:01:24 -0700652static inline void *alloc_pgtable_page(int node)
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700653{
Suresh Siddha4c923d42009-10-02 11:01:24 -0700654 struct page *page;
655 void *vaddr = NULL;
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700656
Suresh Siddha4c923d42009-10-02 11:01:24 -0700657 page = alloc_pages_node(node, GFP_ATOMIC | __GFP_ZERO, 0);
658 if (page)
659 vaddr = page_address(page);
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700660 return vaddr;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700661}
662
663static inline void free_pgtable_page(void *vaddr)
664{
665 free_page((unsigned long)vaddr);
666}
667
668static inline void *alloc_domain_mem(void)
669{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900670 return kmem_cache_alloc(iommu_domain_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700671}
672
Kay, Allen M38717942008-09-09 18:37:29 +0300673static void free_domain_mem(void *vaddr)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700674{
675 kmem_cache_free(iommu_domain_cache, vaddr);
676}
677
678static inline void * alloc_devinfo_mem(void)
679{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900680 return kmem_cache_alloc(iommu_devinfo_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700681}
682
683static inline void free_devinfo_mem(void *vaddr)
684{
685 kmem_cache_free(iommu_devinfo_cache, vaddr);
686}
687
Jiang Liuab8dfe22014-07-11 14:19:27 +0800688static inline int domain_type_is_vm(struct dmar_domain *domain)
689{
690 return domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE;
691}
692
Joerg Roedel28ccce02015-07-21 14:45:31 +0200693static inline int domain_type_is_si(struct dmar_domain *domain)
694{
695 return domain->flags & DOMAIN_FLAG_STATIC_IDENTITY;
696}
697
Jiang Liuab8dfe22014-07-11 14:19:27 +0800698static inline int domain_type_is_vm_or_si(struct dmar_domain *domain)
699{
700 return domain->flags & (DOMAIN_FLAG_VIRTUAL_MACHINE |
701 DOMAIN_FLAG_STATIC_IDENTITY);
702}
Weidong Han1b573682008-12-08 15:34:06 +0800703
Jiang Liu162d1b12014-07-11 14:19:35 +0800704static inline int domain_pfn_supported(struct dmar_domain *domain,
705 unsigned long pfn)
706{
707 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
708
709 return !(addr_width < BITS_PER_LONG && pfn >> addr_width);
710}
711
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700712static int __iommu_calculate_agaw(struct intel_iommu *iommu, int max_gaw)
Weidong Han1b573682008-12-08 15:34:06 +0800713{
714 unsigned long sagaw;
715 int agaw = -1;
716
717 sagaw = cap_sagaw(iommu->cap);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700718 for (agaw = width_to_agaw(max_gaw);
Weidong Han1b573682008-12-08 15:34:06 +0800719 agaw >= 0; agaw--) {
720 if (test_bit(agaw, &sagaw))
721 break;
722 }
723
724 return agaw;
725}
726
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700727/*
728 * Calculate max SAGAW for each iommu.
729 */
730int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
731{
732 return __iommu_calculate_agaw(iommu, MAX_AGAW_WIDTH);
733}
734
735/*
736 * calculate agaw for each iommu.
737 * "SAGAW" may be different across iommus, use a default agaw, and
738 * get a supported less agaw for iommus that don't support the default agaw.
739 */
740int iommu_calculate_agaw(struct intel_iommu *iommu)
741{
742 return __iommu_calculate_agaw(iommu, DEFAULT_DOMAIN_ADDRESS_WIDTH);
743}
744
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700745/* This functionin only returns single iommu in a domain */
Weidong Han8c11e792008-12-08 15:29:22 +0800746static struct intel_iommu *domain_get_iommu(struct dmar_domain *domain)
747{
748 int iommu_id;
749
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700750 /* si_domain and vm domain should not get here. */
Jiang Liuab8dfe22014-07-11 14:19:27 +0800751 BUG_ON(domain_type_is_vm_or_si(domain));
Joerg Roedel29a27712015-07-21 17:17:12 +0200752 for_each_domain_iommu(iommu_id, domain)
753 break;
754
Weidong Han8c11e792008-12-08 15:29:22 +0800755 if (iommu_id < 0 || iommu_id >= g_num_of_iommus)
756 return NULL;
757
758 return g_iommus[iommu_id];
759}
760
Weidong Han8e6040972008-12-08 15:49:06 +0800761static void domain_update_iommu_coherency(struct dmar_domain *domain)
762{
David Woodhoused0501962014-03-11 17:10:29 -0700763 struct dmar_drhd_unit *drhd;
764 struct intel_iommu *iommu;
Quentin Lambert2f119c72015-02-06 10:59:53 +0100765 bool found = false;
766 int i;
Weidong Han8e6040972008-12-08 15:49:06 +0800767
David Woodhoused0501962014-03-11 17:10:29 -0700768 domain->iommu_coherency = 1;
Weidong Han8e6040972008-12-08 15:49:06 +0800769
Joerg Roedel29a27712015-07-21 17:17:12 +0200770 for_each_domain_iommu(i, domain) {
Quentin Lambert2f119c72015-02-06 10:59:53 +0100771 found = true;
Weidong Han8e6040972008-12-08 15:49:06 +0800772 if (!ecap_coherent(g_iommus[i]->ecap)) {
773 domain->iommu_coherency = 0;
774 break;
775 }
Weidong Han8e6040972008-12-08 15:49:06 +0800776 }
David Woodhoused0501962014-03-11 17:10:29 -0700777 if (found)
778 return;
779
780 /* No hardware attached; use lowest common denominator */
781 rcu_read_lock();
782 for_each_active_iommu(iommu, drhd) {
783 if (!ecap_coherent(iommu->ecap)) {
784 domain->iommu_coherency = 0;
785 break;
786 }
787 }
788 rcu_read_unlock();
Weidong Han8e6040972008-12-08 15:49:06 +0800789}
790
Jiang Liu161f6932014-07-11 14:19:37 +0800791static int domain_update_iommu_snooping(struct intel_iommu *skip)
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100792{
Allen Kay8140a952011-10-14 12:32:17 -0700793 struct dmar_drhd_unit *drhd;
Jiang Liu161f6932014-07-11 14:19:37 +0800794 struct intel_iommu *iommu;
795 int ret = 1;
796
797 rcu_read_lock();
798 for_each_active_iommu(iommu, drhd) {
799 if (iommu != skip) {
800 if (!ecap_sc_support(iommu->ecap)) {
801 ret = 0;
802 break;
803 }
804 }
805 }
806 rcu_read_unlock();
807
808 return ret;
809}
810
811static int domain_update_iommu_superpage(struct intel_iommu *skip)
812{
813 struct dmar_drhd_unit *drhd;
814 struct intel_iommu *iommu;
Allen Kay8140a952011-10-14 12:32:17 -0700815 int mask = 0xf;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100816
817 if (!intel_iommu_superpage) {
Jiang Liu161f6932014-07-11 14:19:37 +0800818 return 0;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100819 }
820
Allen Kay8140a952011-10-14 12:32:17 -0700821 /* set iommu_superpage to the smallest common denominator */
Jiang Liu0e242612014-02-19 14:07:34 +0800822 rcu_read_lock();
Allen Kay8140a952011-10-14 12:32:17 -0700823 for_each_active_iommu(iommu, drhd) {
Jiang Liu161f6932014-07-11 14:19:37 +0800824 if (iommu != skip) {
825 mask &= cap_super_page_val(iommu->cap);
826 if (!mask)
827 break;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100828 }
829 }
Jiang Liu0e242612014-02-19 14:07:34 +0800830 rcu_read_unlock();
831
Jiang Liu161f6932014-07-11 14:19:37 +0800832 return fls(mask);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100833}
834
Sheng Yang58c610b2009-03-18 15:33:05 +0800835/* Some capabilities may be different across iommus */
836static void domain_update_iommu_cap(struct dmar_domain *domain)
837{
838 domain_update_iommu_coherency(domain);
Jiang Liu161f6932014-07-11 14:19:37 +0800839 domain->iommu_snooping = domain_update_iommu_snooping(NULL);
840 domain->iommu_superpage = domain_update_iommu_superpage(NULL);
Sheng Yang58c610b2009-03-18 15:33:05 +0800841}
842
David Woodhouse03ecc322015-02-13 14:35:21 +0000843static inline struct context_entry *iommu_context_addr(struct intel_iommu *iommu,
844 u8 bus, u8 devfn, int alloc)
845{
846 struct root_entry *root = &iommu->root_entry[bus];
847 struct context_entry *context;
848 u64 *entry;
849
Joerg Roedel4df4eab2015-08-25 10:54:28 +0200850 entry = &root->lo;
David Woodhousec83b2f22015-06-12 10:15:49 +0100851 if (ecs_enabled(iommu)) {
David Woodhouse03ecc322015-02-13 14:35:21 +0000852 if (devfn >= 0x80) {
853 devfn -= 0x80;
854 entry = &root->hi;
855 }
856 devfn *= 2;
857 }
David Woodhouse03ecc322015-02-13 14:35:21 +0000858 if (*entry & 1)
859 context = phys_to_virt(*entry & VTD_PAGE_MASK);
860 else {
861 unsigned long phy_addr;
862 if (!alloc)
863 return NULL;
864
865 context = alloc_pgtable_page(iommu->node);
866 if (!context)
867 return NULL;
868
869 __iommu_flush_cache(iommu, (void *)context, CONTEXT_SIZE);
870 phy_addr = virt_to_phys((void *)context);
871 *entry = phy_addr | 1;
872 __iommu_flush_cache(iommu, entry, sizeof(*entry));
873 }
874 return &context[devfn];
875}
876
David Woodhouse4ed6a542015-05-11 14:59:20 +0100877static int iommu_dummy(struct device *dev)
878{
879 return dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO;
880}
881
David Woodhouse156baca2014-03-09 14:00:57 -0700882static struct intel_iommu *device_to_iommu(struct device *dev, u8 *bus, u8 *devfn)
Weidong Hanc7151a82008-12-08 22:51:37 +0800883{
884 struct dmar_drhd_unit *drhd = NULL;
Jiang Liub683b232014-02-19 14:07:32 +0800885 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -0700886 struct device *tmp;
887 struct pci_dev *ptmp, *pdev = NULL;
Yijing Wangaa4d0662014-05-26 20:14:06 +0800888 u16 segment = 0;
Weidong Hanc7151a82008-12-08 22:51:37 +0800889 int i;
890
David Woodhouse4ed6a542015-05-11 14:59:20 +0100891 if (iommu_dummy(dev))
892 return NULL;
893
David Woodhouse156baca2014-03-09 14:00:57 -0700894 if (dev_is_pci(dev)) {
Ashok Raj1c387182016-10-21 15:32:05 -0700895 struct pci_dev *pf_pdev;
896
David Woodhouse156baca2014-03-09 14:00:57 -0700897 pdev = to_pci_dev(dev);
Ashok Raj1c387182016-10-21 15:32:05 -0700898 /* VFs aren't listed in scope tables; we need to look up
899 * the PF instead to find the IOMMU. */
900 pf_pdev = pci_physfn(pdev);
901 dev = &pf_pdev->dev;
David Woodhouse156baca2014-03-09 14:00:57 -0700902 segment = pci_domain_nr(pdev->bus);
Rafael J. Wysockica5b74d2015-03-16 23:49:08 +0100903 } else if (has_acpi_companion(dev))
David Woodhouse156baca2014-03-09 14:00:57 -0700904 dev = &ACPI_COMPANION(dev)->dev;
905
Jiang Liu0e242612014-02-19 14:07:34 +0800906 rcu_read_lock();
Jiang Liub683b232014-02-19 14:07:32 +0800907 for_each_active_iommu(iommu, drhd) {
David Woodhouse156baca2014-03-09 14:00:57 -0700908 if (pdev && segment != drhd->segment)
David Woodhouse276dbf992009-04-04 01:45:37 +0100909 continue;
Weidong Hanc7151a82008-12-08 22:51:37 +0800910
Jiang Liub683b232014-02-19 14:07:32 +0800911 for_each_active_dev_scope(drhd->devices,
David Woodhouse156baca2014-03-09 14:00:57 -0700912 drhd->devices_cnt, i, tmp) {
913 if (tmp == dev) {
Ashok Raj1c387182016-10-21 15:32:05 -0700914 /* For a VF use its original BDF# not that of the PF
915 * which we used for the IOMMU lookup. Strictly speaking
916 * we could do this for all PCI devices; we only need to
917 * get the BDF# from the scope table for ACPI matches. */
Koos Vriezen352c0212017-03-01 21:02:50 +0100918 if (pdev && pdev->is_virtfn)
Ashok Raj1c387182016-10-21 15:32:05 -0700919 goto got_pdev;
920
David Woodhouse156baca2014-03-09 14:00:57 -0700921 *bus = drhd->devices[i].bus;
922 *devfn = drhd->devices[i].devfn;
923 goto out;
924 }
925
926 if (!pdev || !dev_is_pci(tmp))
David Woodhouse832bd852014-03-07 15:08:36 +0000927 continue;
David Woodhouse156baca2014-03-09 14:00:57 -0700928
929 ptmp = to_pci_dev(tmp);
930 if (ptmp->subordinate &&
931 ptmp->subordinate->number <= pdev->bus->number &&
932 ptmp->subordinate->busn_res.end >= pdev->bus->number)
933 goto got_pdev;
David Woodhouse924b6232009-04-04 00:39:25 +0100934 }
Weidong Hanc7151a82008-12-08 22:51:37 +0800935
David Woodhouse156baca2014-03-09 14:00:57 -0700936 if (pdev && drhd->include_all) {
937 got_pdev:
938 *bus = pdev->bus->number;
939 *devfn = pdev->devfn;
Jiang Liub683b232014-02-19 14:07:32 +0800940 goto out;
David Woodhouse156baca2014-03-09 14:00:57 -0700941 }
Weidong Hanc7151a82008-12-08 22:51:37 +0800942 }
Jiang Liub683b232014-02-19 14:07:32 +0800943 iommu = NULL;
David Woodhouse156baca2014-03-09 14:00:57 -0700944 out:
Jiang Liu0e242612014-02-19 14:07:34 +0800945 rcu_read_unlock();
Weidong Hanc7151a82008-12-08 22:51:37 +0800946
Jiang Liub683b232014-02-19 14:07:32 +0800947 return iommu;
Weidong Hanc7151a82008-12-08 22:51:37 +0800948}
949
Weidong Han5331fe62008-12-08 23:00:00 +0800950static void domain_flush_cache(struct dmar_domain *domain,
951 void *addr, int size)
952{
953 if (!domain->iommu_coherency)
954 clflush_cache_range(addr, size);
955}
956
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700957static int device_context_mapped(struct intel_iommu *iommu, u8 bus, u8 devfn)
958{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700959 struct context_entry *context;
David Woodhouse03ecc322015-02-13 14:35:21 +0000960 int ret = 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700961 unsigned long flags;
962
963 spin_lock_irqsave(&iommu->lock, flags);
David Woodhouse03ecc322015-02-13 14:35:21 +0000964 context = iommu_context_addr(iommu, bus, devfn, 0);
965 if (context)
966 ret = context_present(context);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700967 spin_unlock_irqrestore(&iommu->lock, flags);
968 return ret;
969}
970
971static void clear_context_table(struct intel_iommu *iommu, u8 bus, u8 devfn)
972{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700973 struct context_entry *context;
974 unsigned long flags;
975
976 spin_lock_irqsave(&iommu->lock, flags);
David Woodhouse03ecc322015-02-13 14:35:21 +0000977 context = iommu_context_addr(iommu, bus, devfn, 0);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700978 if (context) {
David Woodhouse03ecc322015-02-13 14:35:21 +0000979 context_clear_entry(context);
980 __iommu_flush_cache(iommu, context, sizeof(*context));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700981 }
982 spin_unlock_irqrestore(&iommu->lock, flags);
983}
984
985static void free_context_table(struct intel_iommu *iommu)
986{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700987 int i;
988 unsigned long flags;
989 struct context_entry *context;
990
991 spin_lock_irqsave(&iommu->lock, flags);
992 if (!iommu->root_entry) {
993 goto out;
994 }
995 for (i = 0; i < ROOT_ENTRY_NR; i++) {
David Woodhouse03ecc322015-02-13 14:35:21 +0000996 context = iommu_context_addr(iommu, i, 0, 0);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700997 if (context)
998 free_pgtable_page(context);
David Woodhouse03ecc322015-02-13 14:35:21 +0000999
David Woodhousec83b2f22015-06-12 10:15:49 +01001000 if (!ecs_enabled(iommu))
David Woodhouse03ecc322015-02-13 14:35:21 +00001001 continue;
1002
1003 context = iommu_context_addr(iommu, i, 0x80, 0);
1004 if (context)
1005 free_pgtable_page(context);
1006
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001007 }
1008 free_pgtable_page(iommu->root_entry);
1009 iommu->root_entry = NULL;
1010out:
1011 spin_unlock_irqrestore(&iommu->lock, flags);
1012}
1013
David Woodhouseb026fd22009-06-28 10:37:25 +01001014static struct dma_pte *pfn_to_dma_pte(struct dmar_domain *domain,
David Woodhouse5cf0a762014-03-19 16:07:49 +00001015 unsigned long pfn, int *target_level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001016{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001017 struct dma_pte *parent, *pte = NULL;
1018 int level = agaw_to_level(domain->agaw);
Allen Kay4399c8b2011-10-14 12:32:46 -07001019 int offset;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001020
1021 BUG_ON(!domain->pgd);
Julian Stecklinaf9423602013-10-09 10:03:52 +02001022
Jiang Liu162d1b12014-07-11 14:19:35 +08001023 if (!domain_pfn_supported(domain, pfn))
Julian Stecklinaf9423602013-10-09 10:03:52 +02001024 /* Address beyond IOMMU's addressing capabilities. */
1025 return NULL;
1026
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001027 parent = domain->pgd;
1028
David Woodhouse5cf0a762014-03-19 16:07:49 +00001029 while (1) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001030 void *tmp_page;
1031
David Woodhouseb026fd22009-06-28 10:37:25 +01001032 offset = pfn_level_offset(pfn, level);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001033 pte = &parent[offset];
David Woodhouse5cf0a762014-03-19 16:07:49 +00001034 if (!*target_level && (dma_pte_superpage(pte) || !dma_pte_present(pte)))
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001035 break;
David Woodhouse5cf0a762014-03-19 16:07:49 +00001036 if (level == *target_level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001037 break;
1038
Mark McLoughlin19c239c2008-11-21 16:56:53 +00001039 if (!dma_pte_present(pte)) {
David Woodhousec85994e2009-07-01 19:21:24 +01001040 uint64_t pteval;
1041
Suresh Siddha4c923d42009-10-02 11:01:24 -07001042 tmp_page = alloc_pgtable_page(domain->nid);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001043
David Woodhouse206a73c12009-07-01 19:30:28 +01001044 if (!tmp_page)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001045 return NULL;
David Woodhouse206a73c12009-07-01 19:30:28 +01001046
David Woodhousec85994e2009-07-01 19:21:24 +01001047 domain_flush_cache(domain, tmp_page, VTD_PAGE_SIZE);
Benjamin LaHaise64de5af2009-09-16 21:05:55 -04001048 pteval = ((uint64_t)virt_to_dma_pfn(tmp_page) << VTD_PAGE_SHIFT) | DMA_PTE_READ | DMA_PTE_WRITE;
Yijing Wangeffad4b2014-05-26 20:13:47 +08001049 if (cmpxchg64(&pte->val, 0ULL, pteval))
David Woodhousec85994e2009-07-01 19:21:24 +01001050 /* Someone else set it while we were thinking; use theirs. */
1051 free_pgtable_page(tmp_page);
Yijing Wangeffad4b2014-05-26 20:13:47 +08001052 else
David Woodhousec85994e2009-07-01 19:21:24 +01001053 domain_flush_cache(domain, pte, sizeof(*pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001054 }
David Woodhouse5cf0a762014-03-19 16:07:49 +00001055 if (level == 1)
1056 break;
1057
Mark McLoughlin19c239c2008-11-21 16:56:53 +00001058 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001059 level--;
1060 }
1061
David Woodhouse5cf0a762014-03-19 16:07:49 +00001062 if (!*target_level)
1063 *target_level = level;
1064
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001065 return pte;
1066}
1067
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001068
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001069/* return address's pte at specific level */
David Woodhouse90dcfb52009-06-27 17:14:59 +01001070static struct dma_pte *dma_pfn_level_pte(struct dmar_domain *domain,
1071 unsigned long pfn,
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001072 int level, int *large_page)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001073{
1074 struct dma_pte *parent, *pte = NULL;
1075 int total = agaw_to_level(domain->agaw);
1076 int offset;
1077
1078 parent = domain->pgd;
1079 while (level <= total) {
David Woodhouse90dcfb52009-06-27 17:14:59 +01001080 offset = pfn_level_offset(pfn, total);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001081 pte = &parent[offset];
1082 if (level == total)
1083 return pte;
1084
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001085 if (!dma_pte_present(pte)) {
1086 *large_page = total;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001087 break;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001088 }
1089
Yijing Wange16922a2014-05-20 20:37:51 +08001090 if (dma_pte_superpage(pte)) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001091 *large_page = total;
1092 return pte;
1093 }
1094
Mark McLoughlin19c239c2008-11-21 16:56:53 +00001095 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001096 total--;
1097 }
1098 return NULL;
1099}
1100
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001101/* clear last level pte, a tlb flush should be followed */
David Woodhouse5cf0a762014-03-19 16:07:49 +00001102static void dma_pte_clear_range(struct dmar_domain *domain,
David Woodhouse595badf2009-06-27 22:09:11 +01001103 unsigned long start_pfn,
1104 unsigned long last_pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001105{
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001106 unsigned int large_page = 1;
David Woodhouse310a5ab2009-06-28 18:52:20 +01001107 struct dma_pte *first_pte, *pte;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001108
Jiang Liu162d1b12014-07-11 14:19:35 +08001109 BUG_ON(!domain_pfn_supported(domain, start_pfn));
1110 BUG_ON(!domain_pfn_supported(domain, last_pfn));
David Woodhouse59c36282009-09-19 07:36:28 -07001111 BUG_ON(start_pfn > last_pfn);
David Woodhouse66eae842009-06-27 19:00:32 +01001112
David Woodhouse04b18e62009-06-27 19:15:01 +01001113 /* we don't need lock here; nobody else touches the iova range */
David Woodhouse59c36282009-09-19 07:36:28 -07001114 do {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001115 large_page = 1;
1116 first_pte = pte = dma_pfn_level_pte(domain, start_pfn, 1, &large_page);
David Woodhouse310a5ab2009-06-28 18:52:20 +01001117 if (!pte) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001118 start_pfn = align_to_level(start_pfn + 1, large_page + 1);
David Woodhouse310a5ab2009-06-28 18:52:20 +01001119 continue;
1120 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001121 do {
David Woodhouse310a5ab2009-06-28 18:52:20 +01001122 dma_clear_pte(pte);
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001123 start_pfn += lvl_to_nr_pages(large_page);
David Woodhouse310a5ab2009-06-28 18:52:20 +01001124 pte++;
David Woodhouse75e6bf92009-07-02 11:21:16 +01001125 } while (start_pfn <= last_pfn && !first_pte_in_page(pte));
1126
David Woodhouse310a5ab2009-06-28 18:52:20 +01001127 domain_flush_cache(domain, first_pte,
1128 (void *)pte - (void *)first_pte);
David Woodhouse59c36282009-09-19 07:36:28 -07001129
1130 } while (start_pfn && start_pfn <= last_pfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001131}
1132
Alex Williamson3269ee02013-06-15 10:27:19 -06001133static void dma_pte_free_level(struct dmar_domain *domain, int level,
1134 struct dma_pte *pte, unsigned long pfn,
1135 unsigned long start_pfn, unsigned long last_pfn)
1136{
1137 pfn = max(start_pfn, pfn);
1138 pte = &pte[pfn_level_offset(pfn, level)];
1139
1140 do {
1141 unsigned long level_pfn;
1142 struct dma_pte *level_pte;
1143
1144 if (!dma_pte_present(pte) || dma_pte_superpage(pte))
1145 goto next;
1146
1147 level_pfn = pfn & level_mask(level - 1);
1148 level_pte = phys_to_virt(dma_pte_addr(pte));
1149
1150 if (level > 2)
1151 dma_pte_free_level(domain, level - 1, level_pte,
1152 level_pfn, start_pfn, last_pfn);
1153
1154 /* If range covers entire pagetable, free it */
1155 if (!(start_pfn > level_pfn ||
Alex Williamson08336fd2014-01-21 15:48:18 -08001156 last_pfn < level_pfn + level_size(level) - 1)) {
Alex Williamson3269ee02013-06-15 10:27:19 -06001157 dma_clear_pte(pte);
1158 domain_flush_cache(domain, pte, sizeof(*pte));
1159 free_pgtable_page(level_pte);
1160 }
1161next:
1162 pfn += level_size(level);
1163 } while (!first_pte_in_page(++pte) && pfn <= last_pfn);
1164}
1165
Michael S. Tsirkin3d1a2442016-03-23 20:34:19 +02001166/* clear last level (leaf) ptes and free page table pages. */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001167static void dma_pte_free_pagetable(struct dmar_domain *domain,
David Woodhoused794dc92009-06-28 00:27:49 +01001168 unsigned long start_pfn,
1169 unsigned long last_pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001170{
Jiang Liu162d1b12014-07-11 14:19:35 +08001171 BUG_ON(!domain_pfn_supported(domain, start_pfn));
1172 BUG_ON(!domain_pfn_supported(domain, last_pfn));
David Woodhouse59c36282009-09-19 07:36:28 -07001173 BUG_ON(start_pfn > last_pfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001174
Jiang Liud41a4ad2014-07-11 14:19:34 +08001175 dma_pte_clear_range(domain, start_pfn, last_pfn);
1176
David Woodhousef3a0a522009-06-30 03:40:07 +01001177 /* We don't need lock here; nobody else touches the iova range */
Alex Williamson3269ee02013-06-15 10:27:19 -06001178 dma_pte_free_level(domain, agaw_to_level(domain->agaw),
1179 domain->pgd, 0, start_pfn, last_pfn);
David Woodhouse6660c632009-06-27 22:41:00 +01001180
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001181 /* free pgd */
David Woodhoused794dc92009-06-28 00:27:49 +01001182 if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001183 free_pgtable_page(domain->pgd);
1184 domain->pgd = NULL;
1185 }
1186}
1187
David Woodhouseea8ea462014-03-05 17:09:32 +00001188/* When a page at a given level is being unlinked from its parent, we don't
1189 need to *modify* it at all. All we need to do is make a list of all the
1190 pages which can be freed just as soon as we've flushed the IOTLB and we
1191 know the hardware page-walk will no longer touch them.
1192 The 'pte' argument is the *parent* PTE, pointing to the page that is to
1193 be freed. */
1194static struct page *dma_pte_list_pagetables(struct dmar_domain *domain,
1195 int level, struct dma_pte *pte,
1196 struct page *freelist)
1197{
1198 struct page *pg;
1199
1200 pg = pfn_to_page(dma_pte_addr(pte) >> PAGE_SHIFT);
1201 pg->freelist = freelist;
1202 freelist = pg;
1203
1204 if (level == 1)
1205 return freelist;
1206
Jiang Liuadeb2592014-04-09 10:20:39 +08001207 pte = page_address(pg);
1208 do {
David Woodhouseea8ea462014-03-05 17:09:32 +00001209 if (dma_pte_present(pte) && !dma_pte_superpage(pte))
1210 freelist = dma_pte_list_pagetables(domain, level - 1,
1211 pte, freelist);
Jiang Liuadeb2592014-04-09 10:20:39 +08001212 pte++;
1213 } while (!first_pte_in_page(pte));
David Woodhouseea8ea462014-03-05 17:09:32 +00001214
1215 return freelist;
1216}
1217
1218static struct page *dma_pte_clear_level(struct dmar_domain *domain, int level,
1219 struct dma_pte *pte, unsigned long pfn,
1220 unsigned long start_pfn,
1221 unsigned long last_pfn,
1222 struct page *freelist)
1223{
1224 struct dma_pte *first_pte = NULL, *last_pte = NULL;
1225
1226 pfn = max(start_pfn, pfn);
1227 pte = &pte[pfn_level_offset(pfn, level)];
1228
1229 do {
1230 unsigned long level_pfn;
1231
1232 if (!dma_pte_present(pte))
1233 goto next;
1234
1235 level_pfn = pfn & level_mask(level);
1236
1237 /* If range covers entire pagetable, free it */
1238 if (start_pfn <= level_pfn &&
1239 last_pfn >= level_pfn + level_size(level) - 1) {
1240 /* These suborbinate page tables are going away entirely. Don't
1241 bother to clear them; we're just going to *free* them. */
1242 if (level > 1 && !dma_pte_superpage(pte))
1243 freelist = dma_pte_list_pagetables(domain, level - 1, pte, freelist);
1244
1245 dma_clear_pte(pte);
1246 if (!first_pte)
1247 first_pte = pte;
1248 last_pte = pte;
1249 } else if (level > 1) {
1250 /* Recurse down into a level that isn't *entirely* obsolete */
1251 freelist = dma_pte_clear_level(domain, level - 1,
1252 phys_to_virt(dma_pte_addr(pte)),
1253 level_pfn, start_pfn, last_pfn,
1254 freelist);
1255 }
1256next:
1257 pfn += level_size(level);
1258 } while (!first_pte_in_page(++pte) && pfn <= last_pfn);
1259
1260 if (first_pte)
1261 domain_flush_cache(domain, first_pte,
1262 (void *)++last_pte - (void *)first_pte);
1263
1264 return freelist;
1265}
1266
1267/* We can't just free the pages because the IOMMU may still be walking
1268 the page tables, and may have cached the intermediate levels. The
1269 pages can only be freed after the IOTLB flush has been done. */
Joerg Roedelb6904202015-08-13 11:32:18 +02001270static struct page *domain_unmap(struct dmar_domain *domain,
1271 unsigned long start_pfn,
1272 unsigned long last_pfn)
David Woodhouseea8ea462014-03-05 17:09:32 +00001273{
David Woodhouseea8ea462014-03-05 17:09:32 +00001274 struct page *freelist = NULL;
1275
Jiang Liu162d1b12014-07-11 14:19:35 +08001276 BUG_ON(!domain_pfn_supported(domain, start_pfn));
1277 BUG_ON(!domain_pfn_supported(domain, last_pfn));
David Woodhouseea8ea462014-03-05 17:09:32 +00001278 BUG_ON(start_pfn > last_pfn);
1279
1280 /* we don't need lock here; nobody else touches the iova range */
1281 freelist = dma_pte_clear_level(domain, agaw_to_level(domain->agaw),
1282 domain->pgd, 0, start_pfn, last_pfn, NULL);
1283
1284 /* free pgd */
1285 if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
1286 struct page *pgd_page = virt_to_page(domain->pgd);
1287 pgd_page->freelist = freelist;
1288 freelist = pgd_page;
1289
1290 domain->pgd = NULL;
1291 }
1292
1293 return freelist;
1294}
1295
Joerg Roedelb6904202015-08-13 11:32:18 +02001296static void dma_free_pagelist(struct page *freelist)
David Woodhouseea8ea462014-03-05 17:09:32 +00001297{
1298 struct page *pg;
1299
1300 while ((pg = freelist)) {
1301 freelist = pg->freelist;
1302 free_pgtable_page(page_address(pg));
1303 }
1304}
1305
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001306/* iommu handling */
1307static int iommu_alloc_root_entry(struct intel_iommu *iommu)
1308{
1309 struct root_entry *root;
1310 unsigned long flags;
1311
Suresh Siddha4c923d42009-10-02 11:01:24 -07001312 root = (struct root_entry *)alloc_pgtable_page(iommu->node);
Jiang Liuffebeb42014-11-09 22:48:02 +08001313 if (!root) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001314 pr_err("Allocating root entry for %s failed\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08001315 iommu->name);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001316 return -ENOMEM;
Jiang Liuffebeb42014-11-09 22:48:02 +08001317 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001318
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001319 __iommu_flush_cache(iommu, root, ROOT_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001320
1321 spin_lock_irqsave(&iommu->lock, flags);
1322 iommu->root_entry = root;
1323 spin_unlock_irqrestore(&iommu->lock, flags);
1324
1325 return 0;
1326}
1327
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001328static void iommu_set_root_entry(struct intel_iommu *iommu)
1329{
David Woodhouse03ecc322015-02-13 14:35:21 +00001330 u64 addr;
David Woodhousec416daa2009-05-10 20:30:58 +01001331 u32 sts;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001332 unsigned long flag;
1333
David Woodhouse03ecc322015-02-13 14:35:21 +00001334 addr = virt_to_phys(iommu->root_entry);
David Woodhousec83b2f22015-06-12 10:15:49 +01001335 if (ecs_enabled(iommu))
David Woodhouse03ecc322015-02-13 14:35:21 +00001336 addr |= DMA_RTADDR_RTT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001337
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001338 raw_spin_lock_irqsave(&iommu->register_lock, flag);
David Woodhouse03ecc322015-02-13 14:35:21 +00001339 dmar_writeq(iommu->reg + DMAR_RTADDR_REG, addr);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001340
David Woodhousec416daa2009-05-10 20:30:58 +01001341 writel(iommu->gcmd | DMA_GCMD_SRTP, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001342
1343 /* Make sure hardware complete it */
1344 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001345 readl, (sts & DMA_GSTS_RTPS), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001346
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001347 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001348}
1349
1350static void iommu_flush_write_buffer(struct intel_iommu *iommu)
1351{
1352 u32 val;
1353 unsigned long flag;
1354
David Woodhouse9af88142009-02-13 23:18:03 +00001355 if (!rwbf_quirk && !cap_rwbf(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001356 return;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001357
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001358 raw_spin_lock_irqsave(&iommu->register_lock, flag);
David Woodhouse462b60f2009-05-10 20:18:18 +01001359 writel(iommu->gcmd | DMA_GCMD_WBF, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001360
1361 /* Make sure hardware complete it */
1362 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001363 readl, (!(val & DMA_GSTS_WBFS)), val);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001364
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001365 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001366}
1367
1368/* return value determine if we need a write buffer flush */
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001369static void __iommu_flush_context(struct intel_iommu *iommu,
1370 u16 did, u16 source_id, u8 function_mask,
1371 u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001372{
1373 u64 val = 0;
1374 unsigned long flag;
1375
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001376 switch (type) {
1377 case DMA_CCMD_GLOBAL_INVL:
1378 val = DMA_CCMD_GLOBAL_INVL;
1379 break;
1380 case DMA_CCMD_DOMAIN_INVL:
1381 val = DMA_CCMD_DOMAIN_INVL|DMA_CCMD_DID(did);
1382 break;
1383 case DMA_CCMD_DEVICE_INVL:
1384 val = DMA_CCMD_DEVICE_INVL|DMA_CCMD_DID(did)
1385 | DMA_CCMD_SID(source_id) | DMA_CCMD_FM(function_mask);
1386 break;
1387 default:
1388 BUG();
1389 }
1390 val |= DMA_CCMD_ICC;
1391
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001392 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001393 dmar_writeq(iommu->reg + DMAR_CCMD_REG, val);
1394
1395 /* Make sure hardware complete it */
1396 IOMMU_WAIT_OP(iommu, DMAR_CCMD_REG,
1397 dmar_readq, (!(val & DMA_CCMD_ICC)), val);
1398
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001399 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001400}
1401
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001402/* return value determine if we need a write buffer flush */
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001403static void __iommu_flush_iotlb(struct intel_iommu *iommu, u16 did,
1404 u64 addr, unsigned int size_order, u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001405{
1406 int tlb_offset = ecap_iotlb_offset(iommu->ecap);
1407 u64 val = 0, val_iva = 0;
1408 unsigned long flag;
1409
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001410 switch (type) {
1411 case DMA_TLB_GLOBAL_FLUSH:
1412 /* global flush doesn't need set IVA_REG */
1413 val = DMA_TLB_GLOBAL_FLUSH|DMA_TLB_IVT;
1414 break;
1415 case DMA_TLB_DSI_FLUSH:
1416 val = DMA_TLB_DSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
1417 break;
1418 case DMA_TLB_PSI_FLUSH:
1419 val = DMA_TLB_PSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
David Woodhouseea8ea462014-03-05 17:09:32 +00001420 /* IH bit is passed in as part of address */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001421 val_iva = size_order | addr;
1422 break;
1423 default:
1424 BUG();
1425 }
1426 /* Note: set drain read/write */
1427#if 0
1428 /*
1429 * This is probably to be super secure.. Looks like we can
1430 * ignore it without any impact.
1431 */
1432 if (cap_read_drain(iommu->cap))
1433 val |= DMA_TLB_READ_DRAIN;
1434#endif
1435 if (cap_write_drain(iommu->cap))
1436 val |= DMA_TLB_WRITE_DRAIN;
1437
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001438 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001439 /* Note: Only uses first TLB reg currently */
1440 if (val_iva)
1441 dmar_writeq(iommu->reg + tlb_offset, val_iva);
1442 dmar_writeq(iommu->reg + tlb_offset + 8, val);
1443
1444 /* Make sure hardware complete it */
1445 IOMMU_WAIT_OP(iommu, tlb_offset + 8,
1446 dmar_readq, (!(val & DMA_TLB_IVT)), val);
1447
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001448 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001449
1450 /* check IOTLB invalidation granularity */
1451 if (DMA_TLB_IAIG(val) == 0)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001452 pr_err("Flush IOTLB failed\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001453 if (DMA_TLB_IAIG(val) != DMA_TLB_IIRG(type))
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001454 pr_debug("TLB flush request %Lx, actual %Lx\n",
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001455 (unsigned long long)DMA_TLB_IIRG(type),
1456 (unsigned long long)DMA_TLB_IAIG(val));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001457}
1458
David Woodhouse64ae8922014-03-09 12:52:30 -07001459static struct device_domain_info *
1460iommu_support_dev_iotlb (struct dmar_domain *domain, struct intel_iommu *iommu,
1461 u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001462{
Yu Zhao93a23a72009-05-18 13:51:37 +08001463 struct device_domain_info *info;
Yu Zhao93a23a72009-05-18 13:51:37 +08001464
Joerg Roedel55d94042015-07-22 16:50:40 +02001465 assert_spin_locked(&device_domain_lock);
1466
Yu Zhao93a23a72009-05-18 13:51:37 +08001467 if (!iommu->qi)
1468 return NULL;
1469
Yu Zhao93a23a72009-05-18 13:51:37 +08001470 list_for_each_entry(info, &domain->devices, link)
Jiang Liuc3b497c2014-07-11 14:19:25 +08001471 if (info->iommu == iommu && info->bus == bus &&
1472 info->devfn == devfn) {
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001473 if (info->ats_supported && info->dev)
1474 return info;
Yu Zhao93a23a72009-05-18 13:51:37 +08001475 break;
1476 }
Yu Zhao93a23a72009-05-18 13:51:37 +08001477
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001478 return NULL;
Yu Zhao93a23a72009-05-18 13:51:37 +08001479}
1480
Omer Peleg0824c592016-04-20 19:03:35 +03001481static void domain_update_iotlb(struct dmar_domain *domain)
1482{
1483 struct device_domain_info *info;
1484 bool has_iotlb_device = false;
1485
1486 assert_spin_locked(&device_domain_lock);
1487
1488 list_for_each_entry(info, &domain->devices, link) {
1489 struct pci_dev *pdev;
1490
1491 if (!info->dev || !dev_is_pci(info->dev))
1492 continue;
1493
1494 pdev = to_pci_dev(info->dev);
1495 if (pdev->ats_enabled) {
1496 has_iotlb_device = true;
1497 break;
1498 }
1499 }
1500
1501 domain->has_iotlb_device = has_iotlb_device;
1502}
1503
Yu Zhao93a23a72009-05-18 13:51:37 +08001504static void iommu_enable_dev_iotlb(struct device_domain_info *info)
1505{
Bjorn Helgaasfb0cc3a2015-07-20 09:10:36 -05001506 struct pci_dev *pdev;
1507
Omer Peleg0824c592016-04-20 19:03:35 +03001508 assert_spin_locked(&device_domain_lock);
1509
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001510 if (!info || !dev_is_pci(info->dev))
Yu Zhao93a23a72009-05-18 13:51:37 +08001511 return;
1512
Bjorn Helgaasfb0cc3a2015-07-20 09:10:36 -05001513 pdev = to_pci_dev(info->dev);
Bjorn Helgaasfb0cc3a2015-07-20 09:10:36 -05001514
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001515#ifdef CONFIG_INTEL_IOMMU_SVM
1516 /* The PCIe spec, in its wisdom, declares that the behaviour of
1517 the device if you enable PASID support after ATS support is
1518 undefined. So always enable PASID support on devices which
1519 have it, even if we can't yet know if we're ever going to
1520 use it. */
1521 if (info->pasid_supported && !pci_enable_pasid(pdev, info->pasid_supported & ~1))
1522 info->pasid_enabled = 1;
1523
1524 if (info->pri_supported && !pci_reset_pri(pdev) && !pci_enable_pri(pdev, 32))
1525 info->pri_enabled = 1;
1526#endif
1527 if (info->ats_supported && !pci_enable_ats(pdev, VTD_PAGE_SHIFT)) {
1528 info->ats_enabled = 1;
Omer Peleg0824c592016-04-20 19:03:35 +03001529 domain_update_iotlb(info->domain);
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001530 info->ats_qdep = pci_ats_queue_depth(pdev);
1531 }
Yu Zhao93a23a72009-05-18 13:51:37 +08001532}
1533
1534static void iommu_disable_dev_iotlb(struct device_domain_info *info)
1535{
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001536 struct pci_dev *pdev;
1537
Omer Peleg0824c592016-04-20 19:03:35 +03001538 assert_spin_locked(&device_domain_lock);
1539
Jeremy McNicollda972fb2016-01-14 21:33:06 -08001540 if (!dev_is_pci(info->dev))
Yu Zhao93a23a72009-05-18 13:51:37 +08001541 return;
1542
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001543 pdev = to_pci_dev(info->dev);
1544
1545 if (info->ats_enabled) {
1546 pci_disable_ats(pdev);
1547 info->ats_enabled = 0;
Omer Peleg0824c592016-04-20 19:03:35 +03001548 domain_update_iotlb(info->domain);
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001549 }
1550#ifdef CONFIG_INTEL_IOMMU_SVM
1551 if (info->pri_enabled) {
1552 pci_disable_pri(pdev);
1553 info->pri_enabled = 0;
1554 }
1555 if (info->pasid_enabled) {
1556 pci_disable_pasid(pdev);
1557 info->pasid_enabled = 0;
1558 }
1559#endif
Yu Zhao93a23a72009-05-18 13:51:37 +08001560}
1561
1562static void iommu_flush_dev_iotlb(struct dmar_domain *domain,
1563 u64 addr, unsigned mask)
1564{
1565 u16 sid, qdep;
1566 unsigned long flags;
1567 struct device_domain_info *info;
1568
Omer Peleg0824c592016-04-20 19:03:35 +03001569 if (!domain->has_iotlb_device)
1570 return;
1571
Yu Zhao93a23a72009-05-18 13:51:37 +08001572 spin_lock_irqsave(&device_domain_lock, flags);
1573 list_for_each_entry(info, &domain->devices, link) {
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001574 if (!info->ats_enabled)
Yu Zhao93a23a72009-05-18 13:51:37 +08001575 continue;
1576
1577 sid = info->bus << 8 | info->devfn;
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001578 qdep = info->ats_qdep;
Yu Zhao93a23a72009-05-18 13:51:37 +08001579 qi_flush_dev_iotlb(info->iommu, sid, qdep, addr, mask);
1580 }
1581 spin_unlock_irqrestore(&device_domain_lock, flags);
1582}
1583
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02001584static void iommu_flush_iotlb_psi(struct intel_iommu *iommu,
1585 struct dmar_domain *domain,
1586 unsigned long pfn, unsigned int pages,
1587 int ih, int map)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001588{
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001589 unsigned int mask = ilog2(__roundup_pow_of_two(pages));
David Woodhouse03d6a242009-06-28 15:33:46 +01001590 uint64_t addr = (uint64_t)pfn << VTD_PAGE_SHIFT;
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02001591 u16 did = domain->iommu_did[iommu->seq_id];
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001592
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001593 BUG_ON(pages == 0);
1594
David Woodhouseea8ea462014-03-05 17:09:32 +00001595 if (ih)
1596 ih = 1 << 6;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001597 /*
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001598 * Fallback to domain selective flush if no PSI support or the size is
1599 * too big.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001600 * PSI requires page size to be 2 ^ x, and the base address is naturally
1601 * aligned to the size
1602 */
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001603 if (!cap_pgsel_inv(iommu->cap) || mask > cap_max_amask_val(iommu->cap))
1604 iommu->flush.flush_iotlb(iommu, did, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001605 DMA_TLB_DSI_FLUSH);
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001606 else
David Woodhouseea8ea462014-03-05 17:09:32 +00001607 iommu->flush.flush_iotlb(iommu, did, addr | ih, mask,
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001608 DMA_TLB_PSI_FLUSH);
Yu Zhaobf92df32009-06-29 11:31:45 +08001609
1610 /*
Nadav Amit82653632010-04-01 13:24:40 +03001611 * In caching mode, changes of pages from non-present to present require
1612 * flush. However, device IOTLB doesn't need to be flushed in this case.
Yu Zhaobf92df32009-06-29 11:31:45 +08001613 */
Nadav Amit82653632010-04-01 13:24:40 +03001614 if (!cap_caching_mode(iommu->cap) || !map)
Joerg Roedel9452d5b2015-07-21 10:00:56 +02001615 iommu_flush_dev_iotlb(get_iommu_domain(iommu, did),
1616 addr, mask);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001617}
1618
mark grossf8bab732008-02-08 04:18:38 -08001619static void iommu_disable_protect_mem_regions(struct intel_iommu *iommu)
1620{
1621 u32 pmen;
1622 unsigned long flags;
1623
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001624 raw_spin_lock_irqsave(&iommu->register_lock, flags);
mark grossf8bab732008-02-08 04:18:38 -08001625 pmen = readl(iommu->reg + DMAR_PMEN_REG);
1626 pmen &= ~DMA_PMEN_EPM;
1627 writel(pmen, iommu->reg + DMAR_PMEN_REG);
1628
1629 /* wait for the protected region status bit to clear */
1630 IOMMU_WAIT_OP(iommu, DMAR_PMEN_REG,
1631 readl, !(pmen & DMA_PMEN_PRS), pmen);
1632
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001633 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
mark grossf8bab732008-02-08 04:18:38 -08001634}
1635
Jiang Liu2a41cce2014-07-11 14:19:33 +08001636static void iommu_enable_translation(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001637{
1638 u32 sts;
1639 unsigned long flags;
1640
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001641 raw_spin_lock_irqsave(&iommu->register_lock, flags);
David Woodhousec416daa2009-05-10 20:30:58 +01001642 iommu->gcmd |= DMA_GCMD_TE;
1643 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001644
1645 /* Make sure hardware complete it */
1646 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001647 readl, (sts & DMA_GSTS_TES), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001648
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001649 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001650}
1651
Jiang Liu2a41cce2014-07-11 14:19:33 +08001652static void iommu_disable_translation(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001653{
1654 u32 sts;
1655 unsigned long flag;
1656
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001657 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001658 iommu->gcmd &= ~DMA_GCMD_TE;
1659 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1660
1661 /* Make sure hardware complete it */
1662 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001663 readl, (!(sts & DMA_GSTS_TES)), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001664
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001665 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001666}
1667
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07001668
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001669static int iommu_init_domains(struct intel_iommu *iommu)
1670{
Joerg Roedel8bf47812015-07-21 10:41:21 +02001671 u32 ndomains, nlongs;
1672 size_t size;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001673
1674 ndomains = cap_ndoms(iommu->cap);
Joerg Roedel8bf47812015-07-21 10:41:21 +02001675 pr_debug("%s: Number of Domains supported <%d>\n",
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001676 iommu->name, ndomains);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001677 nlongs = BITS_TO_LONGS(ndomains);
1678
Donald Dutile94a91b52009-08-20 16:51:34 -04001679 spin_lock_init(&iommu->lock);
1680
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001681 iommu->domain_ids = kcalloc(nlongs, sizeof(unsigned long), GFP_KERNEL);
1682 if (!iommu->domain_ids) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001683 pr_err("%s: Allocating domain id array failed\n",
1684 iommu->name);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001685 return -ENOMEM;
1686 }
Joerg Roedel8bf47812015-07-21 10:41:21 +02001687
Wei Yang86f004c2016-05-21 02:41:51 +00001688 size = (ALIGN(ndomains, 256) >> 8) * sizeof(struct dmar_domain **);
Joerg Roedel8bf47812015-07-21 10:41:21 +02001689 iommu->domains = kzalloc(size, GFP_KERNEL);
1690
1691 if (iommu->domains) {
1692 size = 256 * sizeof(struct dmar_domain *);
1693 iommu->domains[0] = kzalloc(size, GFP_KERNEL);
1694 }
1695
1696 if (!iommu->domains || !iommu->domains[0]) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001697 pr_err("%s: Allocating domain array failed\n",
1698 iommu->name);
Jiang Liu852bdb02014-01-06 14:18:11 +08001699 kfree(iommu->domain_ids);
Joerg Roedel8bf47812015-07-21 10:41:21 +02001700 kfree(iommu->domains);
Jiang Liu852bdb02014-01-06 14:18:11 +08001701 iommu->domain_ids = NULL;
Joerg Roedel8bf47812015-07-21 10:41:21 +02001702 iommu->domains = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001703 return -ENOMEM;
1704 }
1705
Joerg Roedel8bf47812015-07-21 10:41:21 +02001706
1707
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001708 /*
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +02001709 * If Caching mode is set, then invalid translations are tagged
1710 * with domain-id 0, hence we need to pre-allocate it. We also
1711 * use domain-id 0 as a marker for non-allocated domain-id, so
1712 * make sure it is not used for a real domain.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001713 */
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +02001714 set_bit(0, iommu->domain_ids);
1715
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001716 return 0;
1717}
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001718
Jiang Liuffebeb42014-11-09 22:48:02 +08001719static void disable_dmar_iommu(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001720{
Joerg Roedel29a27712015-07-21 17:17:12 +02001721 struct device_domain_info *info, *tmp;
Joerg Roedel55d94042015-07-22 16:50:40 +02001722 unsigned long flags;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001723
Joerg Roedel29a27712015-07-21 17:17:12 +02001724 if (!iommu->domains || !iommu->domain_ids)
1725 return;
Jiang Liua4eaa862014-02-19 14:07:30 +08001726
Joerg Roedelbea64032016-11-08 15:08:26 +01001727again:
Joerg Roedel55d94042015-07-22 16:50:40 +02001728 spin_lock_irqsave(&device_domain_lock, flags);
Joerg Roedel29a27712015-07-21 17:17:12 +02001729 list_for_each_entry_safe(info, tmp, &device_domain_list, global) {
1730 struct dmar_domain *domain;
1731
1732 if (info->iommu != iommu)
1733 continue;
1734
1735 if (!info->dev || !info->domain)
1736 continue;
1737
1738 domain = info->domain;
1739
Joerg Roedelbea64032016-11-08 15:08:26 +01001740 __dmar_remove_one_dev_info(info);
Joerg Roedel29a27712015-07-21 17:17:12 +02001741
Joerg Roedelbea64032016-11-08 15:08:26 +01001742 if (!domain_type_is_vm_or_si(domain)) {
1743 /*
1744 * The domain_exit() function can't be called under
1745 * device_domain_lock, as it takes this lock itself.
1746 * So release the lock here and re-run the loop
1747 * afterwards.
1748 */
1749 spin_unlock_irqrestore(&device_domain_lock, flags);
Joerg Roedel29a27712015-07-21 17:17:12 +02001750 domain_exit(domain);
Joerg Roedelbea64032016-11-08 15:08:26 +01001751 goto again;
1752 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001753 }
Joerg Roedel55d94042015-07-22 16:50:40 +02001754 spin_unlock_irqrestore(&device_domain_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001755
1756 if (iommu->gcmd & DMA_GCMD_TE)
1757 iommu_disable_translation(iommu);
Jiang Liuffebeb42014-11-09 22:48:02 +08001758}
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001759
Jiang Liuffebeb42014-11-09 22:48:02 +08001760static void free_dmar_iommu(struct intel_iommu *iommu)
1761{
1762 if ((iommu->domains) && (iommu->domain_ids)) {
Wei Yang86f004c2016-05-21 02:41:51 +00001763 int elems = ALIGN(cap_ndoms(iommu->cap), 256) >> 8;
Joerg Roedel8bf47812015-07-21 10:41:21 +02001764 int i;
1765
1766 for (i = 0; i < elems; i++)
1767 kfree(iommu->domains[i]);
Jiang Liuffebeb42014-11-09 22:48:02 +08001768 kfree(iommu->domains);
1769 kfree(iommu->domain_ids);
1770 iommu->domains = NULL;
1771 iommu->domain_ids = NULL;
1772 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001773
Weidong Hand9630fe2008-12-08 11:06:32 +08001774 g_iommus[iommu->seq_id] = NULL;
1775
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001776 /* free context mapping */
1777 free_context_table(iommu);
David Woodhouse8a94ade2015-03-24 14:54:56 +00001778
1779#ifdef CONFIG_INTEL_IOMMU_SVM
David Woodhousea222a7f2015-10-07 23:35:18 +01001780 if (pasid_enabled(iommu)) {
1781 if (ecap_prs(iommu->ecap))
1782 intel_svm_finish_prq(iommu);
David Woodhouse8a94ade2015-03-24 14:54:56 +00001783 intel_svm_free_pasid_tables(iommu);
David Woodhousea222a7f2015-10-07 23:35:18 +01001784 }
David Woodhouse8a94ade2015-03-24 14:54:56 +00001785#endif
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001786}
1787
Jiang Liuab8dfe22014-07-11 14:19:27 +08001788static struct dmar_domain *alloc_domain(int flags)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001789{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001790 struct dmar_domain *domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001791
1792 domain = alloc_domain_mem();
1793 if (!domain)
1794 return NULL;
1795
Jiang Liuab8dfe22014-07-11 14:19:27 +08001796 memset(domain, 0, sizeof(*domain));
Suresh Siddha4c923d42009-10-02 11:01:24 -07001797 domain->nid = -1;
Jiang Liuab8dfe22014-07-11 14:19:27 +08001798 domain->flags = flags;
Omer Peleg0824c592016-04-20 19:03:35 +03001799 domain->has_iotlb_device = false;
Jiang Liu92d03cc2014-02-19 14:07:28 +08001800 INIT_LIST_HEAD(&domain->devices);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001801
1802 return domain;
1803}
1804
Joerg Roedeld160aca2015-07-22 11:52:53 +02001805/* Must be called with iommu->lock */
1806static int domain_attach_iommu(struct dmar_domain *domain,
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001807 struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001808{
Jiang Liu44bde612014-07-11 14:19:29 +08001809 unsigned long ndomains;
Joerg Roedel55d94042015-07-22 16:50:40 +02001810 int num;
Jiang Liu44bde612014-07-11 14:19:29 +08001811
Joerg Roedel55d94042015-07-22 16:50:40 +02001812 assert_spin_locked(&device_domain_lock);
Joerg Roedeld160aca2015-07-22 11:52:53 +02001813 assert_spin_locked(&iommu->lock);
Jiang Liu44bde612014-07-11 14:19:29 +08001814
Joerg Roedel29a27712015-07-21 17:17:12 +02001815 domain->iommu_refcnt[iommu->seq_id] += 1;
1816 domain->iommu_count += 1;
1817 if (domain->iommu_refcnt[iommu->seq_id] == 1) {
Jiang Liufb170fb2014-07-11 14:19:28 +08001818 ndomains = cap_ndoms(iommu->cap);
Joerg Roedeld160aca2015-07-22 11:52:53 +02001819 num = find_first_zero_bit(iommu->domain_ids, ndomains);
1820
1821 if (num >= ndomains) {
1822 pr_err("%s: No free domain ids\n", iommu->name);
1823 domain->iommu_refcnt[iommu->seq_id] -= 1;
1824 domain->iommu_count -= 1;
Joerg Roedel55d94042015-07-22 16:50:40 +02001825 return -ENOSPC;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001826 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001827
Joerg Roedeld160aca2015-07-22 11:52:53 +02001828 set_bit(num, iommu->domain_ids);
1829 set_iommu_domain(iommu, num, domain);
Jiang Liufb170fb2014-07-11 14:19:28 +08001830
Joerg Roedeld160aca2015-07-22 11:52:53 +02001831 domain->iommu_did[iommu->seq_id] = num;
1832 domain->nid = iommu->node;
1833
Jiang Liufb170fb2014-07-11 14:19:28 +08001834 domain_update_iommu_cap(domain);
1835 }
Joerg Roedeld160aca2015-07-22 11:52:53 +02001836
Joerg Roedel55d94042015-07-22 16:50:40 +02001837 return 0;
Jiang Liufb170fb2014-07-11 14:19:28 +08001838}
1839
1840static int domain_detach_iommu(struct dmar_domain *domain,
1841 struct intel_iommu *iommu)
1842{
Joerg Roedeld160aca2015-07-22 11:52:53 +02001843 int num, count = INT_MAX;
Jiang Liufb170fb2014-07-11 14:19:28 +08001844
Joerg Roedel55d94042015-07-22 16:50:40 +02001845 assert_spin_locked(&device_domain_lock);
Joerg Roedeld160aca2015-07-22 11:52:53 +02001846 assert_spin_locked(&iommu->lock);
Jiang Liufb170fb2014-07-11 14:19:28 +08001847
Joerg Roedel29a27712015-07-21 17:17:12 +02001848 domain->iommu_refcnt[iommu->seq_id] -= 1;
1849 count = --domain->iommu_count;
1850 if (domain->iommu_refcnt[iommu->seq_id] == 0) {
Joerg Roedeld160aca2015-07-22 11:52:53 +02001851 num = domain->iommu_did[iommu->seq_id];
1852 clear_bit(num, iommu->domain_ids);
1853 set_iommu_domain(iommu, num, NULL);
1854
Jiang Liufb170fb2014-07-11 14:19:28 +08001855 domain_update_iommu_cap(domain);
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +02001856 domain->iommu_did[iommu->seq_id] = 0;
Jiang Liufb170fb2014-07-11 14:19:28 +08001857 }
Jiang Liufb170fb2014-07-11 14:19:28 +08001858
1859 return count;
1860}
1861
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001862static struct iova_domain reserved_iova_list;
Mark Gross8a443df2008-03-04 14:59:31 -08001863static struct lock_class_key reserved_rbtree_key;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001864
Joseph Cihula51a63e62011-03-21 11:04:24 -07001865static int dmar_init_reserved_ranges(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001866{
1867 struct pci_dev *pdev = NULL;
1868 struct iova *iova;
1869 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001870
Robin Murphy0fb5fe82015-01-12 17:51:16 +00001871 init_iova_domain(&reserved_iova_list, VTD_PAGE_SIZE, IOVA_START_PFN,
1872 DMA_32BIT_PFN);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001873
Mark Gross8a443df2008-03-04 14:59:31 -08001874 lockdep_set_class(&reserved_iova_list.iova_rbtree_lock,
1875 &reserved_rbtree_key);
1876
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001877 /* IOAPIC ranges shouldn't be accessed by DMA */
1878 iova = reserve_iova(&reserved_iova_list, IOVA_PFN(IOAPIC_RANGE_START),
1879 IOVA_PFN(IOAPIC_RANGE_END));
Joseph Cihula51a63e62011-03-21 11:04:24 -07001880 if (!iova) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001881 pr_err("Reserve IOAPIC range failed\n");
Joseph Cihula51a63e62011-03-21 11:04:24 -07001882 return -ENODEV;
1883 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001884
1885 /* Reserve all PCI MMIO to avoid peer-to-peer access */
1886 for_each_pci_dev(pdev) {
1887 struct resource *r;
1888
1889 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
1890 r = &pdev->resource[i];
1891 if (!r->flags || !(r->flags & IORESOURCE_MEM))
1892 continue;
David Woodhouse1a4a4552009-06-28 16:00:42 +01001893 iova = reserve_iova(&reserved_iova_list,
1894 IOVA_PFN(r->start),
1895 IOVA_PFN(r->end));
Joseph Cihula51a63e62011-03-21 11:04:24 -07001896 if (!iova) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001897 pr_err("Reserve iova failed\n");
Joseph Cihula51a63e62011-03-21 11:04:24 -07001898 return -ENODEV;
1899 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001900 }
1901 }
Joseph Cihula51a63e62011-03-21 11:04:24 -07001902 return 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001903}
1904
1905static void domain_reserve_special_ranges(struct dmar_domain *domain)
1906{
1907 copy_reserved_iova(&reserved_iova_list, &domain->iovad);
1908}
1909
1910static inline int guestwidth_to_adjustwidth(int gaw)
1911{
1912 int agaw;
1913 int r = (gaw - 12) % 9;
1914
1915 if (r == 0)
1916 agaw = gaw;
1917 else
1918 agaw = gaw + 9 - r;
1919 if (agaw > 64)
1920 agaw = 64;
1921 return agaw;
1922}
1923
Joerg Roedeldc534b22015-07-22 12:44:02 +02001924static int domain_init(struct dmar_domain *domain, struct intel_iommu *iommu,
1925 int guest_width)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001926{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001927 int adjust_width, agaw;
1928 unsigned long sagaw;
1929
Robin Murphy0fb5fe82015-01-12 17:51:16 +00001930 init_iova_domain(&domain->iovad, VTD_PAGE_SIZE, IOVA_START_PFN,
1931 DMA_32BIT_PFN);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001932 domain_reserve_special_ranges(domain);
1933
1934 /* calculate AGAW */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001935 if (guest_width > cap_mgaw(iommu->cap))
1936 guest_width = cap_mgaw(iommu->cap);
1937 domain->gaw = guest_width;
1938 adjust_width = guestwidth_to_adjustwidth(guest_width);
1939 agaw = width_to_agaw(adjust_width);
1940 sagaw = cap_sagaw(iommu->cap);
1941 if (!test_bit(agaw, &sagaw)) {
1942 /* hardware doesn't support it, choose a bigger one */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001943 pr_debug("Hardware doesn't support agaw %d\n", agaw);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001944 agaw = find_next_bit(&sagaw, 5, agaw);
1945 if (agaw >= 5)
1946 return -ENODEV;
1947 }
1948 domain->agaw = agaw;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001949
Weidong Han8e6040972008-12-08 15:49:06 +08001950 if (ecap_coherent(iommu->ecap))
1951 domain->iommu_coherency = 1;
1952 else
1953 domain->iommu_coherency = 0;
1954
Sheng Yang58c610b2009-03-18 15:33:05 +08001955 if (ecap_sc_support(iommu->ecap))
1956 domain->iommu_snooping = 1;
1957 else
1958 domain->iommu_snooping = 0;
1959
David Woodhouse214e39a2014-03-19 10:38:49 +00001960 if (intel_iommu_superpage)
1961 domain->iommu_superpage = fls(cap_super_page_val(iommu->cap));
1962 else
1963 domain->iommu_superpage = 0;
1964
Suresh Siddha4c923d42009-10-02 11:01:24 -07001965 domain->nid = iommu->node;
Weidong Hanc7151a82008-12-08 22:51:37 +08001966
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001967 /* always allocate the top pgd */
Suresh Siddha4c923d42009-10-02 11:01:24 -07001968 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001969 if (!domain->pgd)
1970 return -ENOMEM;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001971 __iommu_flush_cache(iommu, domain->pgd, PAGE_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001972 return 0;
1973}
1974
1975static void domain_exit(struct dmar_domain *domain)
1976{
David Woodhouseea8ea462014-03-05 17:09:32 +00001977 struct page *freelist = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001978
1979 /* Domain 0 is reserved, so dont process it */
1980 if (!domain)
1981 return;
1982
Alex Williamson7b668352011-05-24 12:02:41 +01001983 /* Flush any lazy unmaps that may reference this domain */
Omer Pelegaa473242016-04-20 11:33:02 +03001984 if (!intel_iommu_strict) {
1985 int cpu;
1986
1987 for_each_possible_cpu(cpu)
1988 flush_unmaps_timeout(cpu);
1989 }
Alex Williamson7b668352011-05-24 12:02:41 +01001990
Joerg Roedeld160aca2015-07-22 11:52:53 +02001991 /* Remove associated devices and clear attached or cached domains */
1992 rcu_read_lock();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001993 domain_remove_dev_info(domain);
Joerg Roedeld160aca2015-07-22 11:52:53 +02001994 rcu_read_unlock();
Jiang Liu92d03cc2014-02-19 14:07:28 +08001995
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001996 /* destroy iovas */
1997 put_iova_domain(&domain->iovad);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001998
David Woodhouseea8ea462014-03-05 17:09:32 +00001999 freelist = domain_unmap(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002000
David Woodhouseea8ea462014-03-05 17:09:32 +00002001 dma_free_pagelist(freelist);
2002
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002003 free_domain_mem(domain);
2004}
2005
David Woodhouse64ae8922014-03-09 12:52:30 -07002006static int domain_context_mapping_one(struct dmar_domain *domain,
2007 struct intel_iommu *iommu,
Joerg Roedel28ccce02015-07-21 14:45:31 +02002008 u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002009{
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002010 u16 did = domain->iommu_did[iommu->seq_id];
Joerg Roedel28ccce02015-07-21 14:45:31 +02002011 int translation = CONTEXT_TT_MULTI_LEVEL;
2012 struct device_domain_info *info = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002013 struct context_entry *context;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002014 unsigned long flags;
Weidong Hanea6606b2008-12-08 23:08:15 +08002015 struct dma_pte *pgd;
Joerg Roedel55d94042015-07-22 16:50:40 +02002016 int ret, agaw;
Joerg Roedel28ccce02015-07-21 14:45:31 +02002017
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002018 WARN_ON(did == 0);
2019
Joerg Roedel28ccce02015-07-21 14:45:31 +02002020 if (hw_pass_through && domain_type_is_si(domain))
2021 translation = CONTEXT_TT_PASS_THROUGH;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002022
2023 pr_debug("Set context mapping for %02x:%02x.%d\n",
2024 bus, PCI_SLOT(devfn), PCI_FUNC(devfn));
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002025
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002026 BUG_ON(!domain->pgd);
Weidong Han5331fe62008-12-08 23:00:00 +08002027
Joerg Roedel55d94042015-07-22 16:50:40 +02002028 spin_lock_irqsave(&device_domain_lock, flags);
2029 spin_lock(&iommu->lock);
2030
2031 ret = -ENOMEM;
David Woodhouse03ecc322015-02-13 14:35:21 +00002032 context = iommu_context_addr(iommu, bus, devfn, 1);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002033 if (!context)
Joerg Roedel55d94042015-07-22 16:50:40 +02002034 goto out_unlock;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002035
Joerg Roedel55d94042015-07-22 16:50:40 +02002036 ret = 0;
2037 if (context_present(context))
2038 goto out_unlock;
Joerg Roedelcf484d02015-06-12 12:21:46 +02002039
Xunlei Pangafd7e2b2016-12-05 20:09:07 +08002040 /*
2041 * For kdump cases, old valid entries may be cached due to the
2042 * in-flight DMA and copied pgtable, but there is no unmapping
2043 * behaviour for them, thus we need an explicit cache flush for
2044 * the newly-mapped device. For kdump, at this point, the device
2045 * is supposed to finish reset at its driver probe stage, so no
2046 * in-flight DMA will exist, and we don't need to worry anymore
2047 * hereafter.
2048 */
2049 if (context_copied(context)) {
2050 u16 did_old = context_domain_id(context);
2051
KarimAllah Ahmed21f29502017-05-05 11:39:59 -07002052 if (did_old >= 0 && did_old < cap_ndoms(iommu->cap)) {
Xunlei Pangafd7e2b2016-12-05 20:09:07 +08002053 iommu->flush.flush_context(iommu, did_old,
2054 (((u16)bus) << 8) | devfn,
2055 DMA_CCMD_MASK_NOBIT,
2056 DMA_CCMD_DEVICE_INVL);
KarimAllah Ahmed21f29502017-05-05 11:39:59 -07002057 iommu->flush.flush_iotlb(iommu, did_old, 0, 0,
2058 DMA_TLB_DSI_FLUSH);
2059 }
Xunlei Pangafd7e2b2016-12-05 20:09:07 +08002060 }
2061
Weidong Hanea6606b2008-12-08 23:08:15 +08002062 pgd = domain->pgd;
2063
Joerg Roedelde24e552015-07-21 14:53:04 +02002064 context_clear_entry(context);
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002065 context_set_domain_id(context, did);
Weidong Hanea6606b2008-12-08 23:08:15 +08002066
Joerg Roedelde24e552015-07-21 14:53:04 +02002067 /*
2068 * Skip top levels of page tables for iommu which has less agaw
2069 * than default. Unnecessary for PT mode.
2070 */
Yu Zhao93a23a72009-05-18 13:51:37 +08002071 if (translation != CONTEXT_TT_PASS_THROUGH) {
Joerg Roedelde24e552015-07-21 14:53:04 +02002072 for (agaw = domain->agaw; agaw != iommu->agaw; agaw--) {
Joerg Roedel55d94042015-07-22 16:50:40 +02002073 ret = -ENOMEM;
Joerg Roedelde24e552015-07-21 14:53:04 +02002074 pgd = phys_to_virt(dma_pte_addr(pgd));
Joerg Roedel55d94042015-07-22 16:50:40 +02002075 if (!dma_pte_present(pgd))
2076 goto out_unlock;
Joerg Roedelde24e552015-07-21 14:53:04 +02002077 }
2078
David Woodhouse64ae8922014-03-09 12:52:30 -07002079 info = iommu_support_dev_iotlb(domain, iommu, bus, devfn);
David Woodhouseb16d0cb2015-10-12 14:17:37 +01002080 if (info && info->ats_supported)
2081 translation = CONTEXT_TT_DEV_IOTLB;
2082 else
2083 translation = CONTEXT_TT_MULTI_LEVEL;
Joerg Roedelde24e552015-07-21 14:53:04 +02002084
Yu Zhao93a23a72009-05-18 13:51:37 +08002085 context_set_address_root(context, virt_to_phys(pgd));
2086 context_set_address_width(context, iommu->agaw);
Joerg Roedelde24e552015-07-21 14:53:04 +02002087 } else {
2088 /*
2089 * In pass through mode, AW must be programmed to
2090 * indicate the largest AGAW value supported by
2091 * hardware. And ASR is ignored by hardware.
2092 */
2093 context_set_address_width(context, iommu->msagaw);
Yu Zhao93a23a72009-05-18 13:51:37 +08002094 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002095
2096 context_set_translation_type(context, translation);
Mark McLoughlinc07e7d22008-11-21 16:54:46 +00002097 context_set_fault_enable(context);
2098 context_set_present(context);
Weidong Han5331fe62008-12-08 23:00:00 +08002099 domain_flush_cache(domain, context, sizeof(*context));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002100
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002101 /*
2102 * It's a non-present to present mapping. If hardware doesn't cache
2103 * non-present entry we only need to flush the write-buffer. If the
2104 * _does_ cache non-present entries, then it does so in the special
2105 * domain #0, which we have to flush:
2106 */
2107 if (cap_caching_mode(iommu->cap)) {
2108 iommu->flush.flush_context(iommu, 0,
2109 (((u16)bus) << 8) | devfn,
2110 DMA_CCMD_MASK_NOBIT,
2111 DMA_CCMD_DEVICE_INVL);
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002112 iommu->flush.flush_iotlb(iommu, did, 0, 0, DMA_TLB_DSI_FLUSH);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002113 } else {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002114 iommu_flush_write_buffer(iommu);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002115 }
Yu Zhao93a23a72009-05-18 13:51:37 +08002116 iommu_enable_dev_iotlb(info);
Weidong Hanc7151a82008-12-08 22:51:37 +08002117
Joerg Roedel55d94042015-07-22 16:50:40 +02002118 ret = 0;
2119
2120out_unlock:
2121 spin_unlock(&iommu->lock);
2122 spin_unlock_irqrestore(&device_domain_lock, flags);
Jiang Liufb170fb2014-07-11 14:19:28 +08002123
Wei Yang5c365d12016-07-13 13:53:21 +00002124 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002125}
2126
Alex Williamson579305f2014-07-03 09:51:43 -06002127struct domain_context_mapping_data {
2128 struct dmar_domain *domain;
2129 struct intel_iommu *iommu;
Alex Williamson579305f2014-07-03 09:51:43 -06002130};
2131
2132static int domain_context_mapping_cb(struct pci_dev *pdev,
2133 u16 alias, void *opaque)
2134{
2135 struct domain_context_mapping_data *data = opaque;
2136
2137 return domain_context_mapping_one(data->domain, data->iommu,
Joerg Roedel28ccce02015-07-21 14:45:31 +02002138 PCI_BUS_NUM(alias), alias & 0xff);
Alex Williamson579305f2014-07-03 09:51:43 -06002139}
2140
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002141static int
Joerg Roedel28ccce02015-07-21 14:45:31 +02002142domain_context_mapping(struct dmar_domain *domain, struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002143{
David Woodhouse64ae8922014-03-09 12:52:30 -07002144 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -07002145 u8 bus, devfn;
Alex Williamson579305f2014-07-03 09:51:43 -06002146 struct domain_context_mapping_data data;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002147
David Woodhousee1f167f2014-03-09 15:24:46 -07002148 iommu = device_to_iommu(dev, &bus, &devfn);
David Woodhouse64ae8922014-03-09 12:52:30 -07002149 if (!iommu)
2150 return -ENODEV;
2151
Alex Williamson579305f2014-07-03 09:51:43 -06002152 if (!dev_is_pci(dev))
Joerg Roedel28ccce02015-07-21 14:45:31 +02002153 return domain_context_mapping_one(domain, iommu, bus, devfn);
Alex Williamson579305f2014-07-03 09:51:43 -06002154
2155 data.domain = domain;
2156 data.iommu = iommu;
Alex Williamson579305f2014-07-03 09:51:43 -06002157
2158 return pci_for_each_dma_alias(to_pci_dev(dev),
2159 &domain_context_mapping_cb, &data);
2160}
2161
2162static int domain_context_mapped_cb(struct pci_dev *pdev,
2163 u16 alias, void *opaque)
2164{
2165 struct intel_iommu *iommu = opaque;
2166
2167 return !device_context_mapped(iommu, PCI_BUS_NUM(alias), alias & 0xff);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002168}
2169
David Woodhousee1f167f2014-03-09 15:24:46 -07002170static int domain_context_mapped(struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002171{
Weidong Han5331fe62008-12-08 23:00:00 +08002172 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -07002173 u8 bus, devfn;
Weidong Han5331fe62008-12-08 23:00:00 +08002174
David Woodhousee1f167f2014-03-09 15:24:46 -07002175 iommu = device_to_iommu(dev, &bus, &devfn);
Weidong Han5331fe62008-12-08 23:00:00 +08002176 if (!iommu)
2177 return -ENODEV;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002178
Alex Williamson579305f2014-07-03 09:51:43 -06002179 if (!dev_is_pci(dev))
2180 return device_context_mapped(iommu, bus, devfn);
David Woodhousee1f167f2014-03-09 15:24:46 -07002181
Alex Williamson579305f2014-07-03 09:51:43 -06002182 return !pci_for_each_dma_alias(to_pci_dev(dev),
2183 domain_context_mapped_cb, iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002184}
2185
Fenghua Yuf5329592009-08-04 15:09:37 -07002186/* Returns a number of VTD pages, but aligned to MM page size */
2187static inline unsigned long aligned_nrpages(unsigned long host_addr,
2188 size_t size)
2189{
2190 host_addr &= ~PAGE_MASK;
2191 return PAGE_ALIGN(host_addr + size) >> VTD_PAGE_SHIFT;
2192}
2193
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002194/* Return largest possible superpage level for a given mapping */
2195static inline int hardware_largepage_caps(struct dmar_domain *domain,
2196 unsigned long iov_pfn,
2197 unsigned long phy_pfn,
2198 unsigned long pages)
2199{
2200 int support, level = 1;
2201 unsigned long pfnmerge;
2202
2203 support = domain->iommu_superpage;
2204
2205 /* To use a large page, the virtual *and* physical addresses
2206 must be aligned to 2MiB/1GiB/etc. Lower bits set in either
2207 of them will mean we have to use smaller pages. So just
2208 merge them and check both at once. */
2209 pfnmerge = iov_pfn | phy_pfn;
2210
2211 while (support && !(pfnmerge & ~VTD_STRIDE_MASK)) {
2212 pages >>= VTD_STRIDE_SHIFT;
2213 if (!pages)
2214 break;
2215 pfnmerge >>= VTD_STRIDE_SHIFT;
2216 level++;
2217 support--;
2218 }
2219 return level;
2220}
2221
David Woodhouse9051aa02009-06-29 12:30:54 +01002222static int __domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2223 struct scatterlist *sg, unsigned long phys_pfn,
2224 unsigned long nr_pages, int prot)
David Woodhousee1605492009-06-29 11:17:38 +01002225{
2226 struct dma_pte *first_pte = NULL, *pte = NULL;
David Woodhouse9051aa02009-06-29 12:30:54 +01002227 phys_addr_t uninitialized_var(pteval);
Jiang Liucc4f14a2014-11-26 09:42:10 +08002228 unsigned long sg_res = 0;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002229 unsigned int largepage_lvl = 0;
2230 unsigned long lvl_pages = 0;
David Woodhousee1605492009-06-29 11:17:38 +01002231
Jiang Liu162d1b12014-07-11 14:19:35 +08002232 BUG_ON(!domain_pfn_supported(domain, iov_pfn + nr_pages - 1));
David Woodhousee1605492009-06-29 11:17:38 +01002233
2234 if ((prot & (DMA_PTE_READ|DMA_PTE_WRITE)) == 0)
2235 return -EINVAL;
2236
2237 prot &= DMA_PTE_READ | DMA_PTE_WRITE | DMA_PTE_SNP;
2238
Jiang Liucc4f14a2014-11-26 09:42:10 +08002239 if (!sg) {
2240 sg_res = nr_pages;
David Woodhouse9051aa02009-06-29 12:30:54 +01002241 pteval = ((phys_addr_t)phys_pfn << VTD_PAGE_SHIFT) | prot;
2242 }
2243
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002244 while (nr_pages > 0) {
David Woodhousec85994e2009-07-01 19:21:24 +01002245 uint64_t tmp;
2246
David Woodhousee1605492009-06-29 11:17:38 +01002247 if (!sg_res) {
Fenghua Yuf5329592009-08-04 15:09:37 -07002248 sg_res = aligned_nrpages(sg->offset, sg->length);
David Woodhousee1605492009-06-29 11:17:38 +01002249 sg->dma_address = ((dma_addr_t)iov_pfn << VTD_PAGE_SHIFT) + sg->offset;
2250 sg->dma_length = sg->length;
Dan Williams3e6110f2015-12-15 12:54:06 -08002251 pteval = page_to_phys(sg_page(sg)) | prot;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002252 phys_pfn = pteval >> VTD_PAGE_SHIFT;
David Woodhousee1605492009-06-29 11:17:38 +01002253 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002254
David Woodhousee1605492009-06-29 11:17:38 +01002255 if (!pte) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002256 largepage_lvl = hardware_largepage_caps(domain, iov_pfn, phys_pfn, sg_res);
2257
David Woodhouse5cf0a762014-03-19 16:07:49 +00002258 first_pte = pte = pfn_to_dma_pte(domain, iov_pfn, &largepage_lvl);
David Woodhousee1605492009-06-29 11:17:38 +01002259 if (!pte)
2260 return -ENOMEM;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002261 /* It is large page*/
Woodhouse, David6491d4d2012-12-19 13:25:35 +00002262 if (largepage_lvl > 1) {
Christian Zanderba2374f2015-06-10 09:41:45 -07002263 unsigned long nr_superpages, end_pfn;
2264
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002265 pteval |= DMA_PTE_LARGE_PAGE;
Jiang Liud41a4ad2014-07-11 14:19:34 +08002266 lvl_pages = lvl_to_nr_pages(largepage_lvl);
Christian Zanderba2374f2015-06-10 09:41:45 -07002267
2268 nr_superpages = sg_res / lvl_pages;
2269 end_pfn = iov_pfn + nr_superpages * lvl_pages - 1;
2270
Jiang Liud41a4ad2014-07-11 14:19:34 +08002271 /*
2272 * Ensure that old small page tables are
Christian Zanderba2374f2015-06-10 09:41:45 -07002273 * removed to make room for superpage(s).
Jiang Liud41a4ad2014-07-11 14:19:34 +08002274 */
Christian Zanderba2374f2015-06-10 09:41:45 -07002275 dma_pte_free_pagetable(domain, iov_pfn, end_pfn);
Woodhouse, David6491d4d2012-12-19 13:25:35 +00002276 } else {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002277 pteval &= ~(uint64_t)DMA_PTE_LARGE_PAGE;
Woodhouse, David6491d4d2012-12-19 13:25:35 +00002278 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002279
David Woodhousee1605492009-06-29 11:17:38 +01002280 }
2281 /* We don't need lock here, nobody else
2282 * touches the iova range
2283 */
David Woodhouse7766a3f2009-07-01 20:27:03 +01002284 tmp = cmpxchg64_local(&pte->val, 0ULL, pteval);
David Woodhousec85994e2009-07-01 19:21:24 +01002285 if (tmp) {
David Woodhouse1bf20f02009-06-29 22:06:43 +01002286 static int dumps = 5;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002287 pr_crit("ERROR: DMA PTE for vPFN 0x%lx already set (to %llx not %llx)\n",
2288 iov_pfn, tmp, (unsigned long long)pteval);
David Woodhouse1bf20f02009-06-29 22:06:43 +01002289 if (dumps) {
2290 dumps--;
2291 debug_dma_dump_mappings(NULL);
2292 }
2293 WARN_ON(1);
2294 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002295
2296 lvl_pages = lvl_to_nr_pages(largepage_lvl);
2297
2298 BUG_ON(nr_pages < lvl_pages);
2299 BUG_ON(sg_res < lvl_pages);
2300
2301 nr_pages -= lvl_pages;
2302 iov_pfn += lvl_pages;
2303 phys_pfn += lvl_pages;
2304 pteval += lvl_pages * VTD_PAGE_SIZE;
2305 sg_res -= lvl_pages;
2306
2307 /* If the next PTE would be the first in a new page, then we
2308 need to flush the cache on the entries we've just written.
2309 And then we'll need to recalculate 'pte', so clear it and
2310 let it get set again in the if (!pte) block above.
2311
2312 If we're done (!nr_pages) we need to flush the cache too.
2313
2314 Also if we've been setting superpages, we may need to
2315 recalculate 'pte' and switch back to smaller pages for the
2316 end of the mapping, if the trailing size is not enough to
2317 use another superpage (i.e. sg_res < lvl_pages). */
David Woodhousee1605492009-06-29 11:17:38 +01002318 pte++;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002319 if (!nr_pages || first_pte_in_page(pte) ||
2320 (largepage_lvl > 1 && sg_res < lvl_pages)) {
David Woodhousee1605492009-06-29 11:17:38 +01002321 domain_flush_cache(domain, first_pte,
2322 (void *)pte - (void *)first_pte);
2323 pte = NULL;
2324 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002325
2326 if (!sg_res && nr_pages)
David Woodhousee1605492009-06-29 11:17:38 +01002327 sg = sg_next(sg);
2328 }
2329 return 0;
2330}
2331
David Woodhouse9051aa02009-06-29 12:30:54 +01002332static inline int domain_sg_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2333 struct scatterlist *sg, unsigned long nr_pages,
2334 int prot)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002335{
David Woodhouse9051aa02009-06-29 12:30:54 +01002336 return __domain_mapping(domain, iov_pfn, sg, 0, nr_pages, prot);
2337}
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002338
David Woodhouse9051aa02009-06-29 12:30:54 +01002339static inline int domain_pfn_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2340 unsigned long phys_pfn, unsigned long nr_pages,
2341 int prot)
2342{
2343 return __domain_mapping(domain, iov_pfn, NULL, phys_pfn, nr_pages, prot);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002344}
2345
Joerg Roedel2452d9d2015-07-23 16:20:14 +02002346static void domain_context_clear_one(struct intel_iommu *iommu, u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002347{
Weidong Hanc7151a82008-12-08 22:51:37 +08002348 if (!iommu)
2349 return;
Weidong Han8c11e792008-12-08 15:29:22 +08002350
2351 clear_context_table(iommu, bus, devfn);
2352 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002353 DMA_CCMD_GLOBAL_INVL);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002354 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002355}
2356
David Woodhouse109b9b02012-05-25 17:43:02 +01002357static inline void unlink_domain_info(struct device_domain_info *info)
2358{
2359 assert_spin_locked(&device_domain_lock);
2360 list_del(&info->link);
2361 list_del(&info->global);
2362 if (info->dev)
David Woodhouse0bcb3e22014-03-06 17:12:03 +00002363 info->dev->archdata.iommu = NULL;
David Woodhouse109b9b02012-05-25 17:43:02 +01002364}
2365
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002366static void domain_remove_dev_info(struct dmar_domain *domain)
2367{
Yijing Wang3a74ca02014-05-20 20:37:47 +08002368 struct device_domain_info *info, *tmp;
Jiang Liufb170fb2014-07-11 14:19:28 +08002369 unsigned long flags;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002370
2371 spin_lock_irqsave(&device_domain_lock, flags);
Joerg Roedel76f45fe2015-07-21 18:25:11 +02002372 list_for_each_entry_safe(info, tmp, &domain->devices, link)
Joerg Roedel127c7612015-07-23 17:44:46 +02002373 __dmar_remove_one_dev_info(info);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002374 spin_unlock_irqrestore(&device_domain_lock, flags);
2375}
2376
2377/*
2378 * find_domain
David Woodhouse1525a292014-03-06 16:19:30 +00002379 * Note: we use struct device->archdata.iommu stores the info
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002380 */
David Woodhouse1525a292014-03-06 16:19:30 +00002381static struct dmar_domain *find_domain(struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002382{
2383 struct device_domain_info *info;
2384
2385 /* No lock here, assumes no domain exit in normal case */
David Woodhouse1525a292014-03-06 16:19:30 +00002386 info = dev->archdata.iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002387 if (info)
2388 return info->domain;
2389 return NULL;
2390}
2391
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002392static inline struct device_domain_info *
Jiang Liu745f2582014-02-19 14:07:26 +08002393dmar_search_domain_by_dev_info(int segment, int bus, int devfn)
2394{
2395 struct device_domain_info *info;
2396
2397 list_for_each_entry(info, &device_domain_list, global)
David Woodhouse41e80dca2014-03-09 13:55:54 -07002398 if (info->iommu->segment == segment && info->bus == bus &&
Jiang Liu745f2582014-02-19 14:07:26 +08002399 info->devfn == devfn)
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002400 return info;
Jiang Liu745f2582014-02-19 14:07:26 +08002401
2402 return NULL;
2403}
2404
Joerg Roedel5db31562015-07-22 12:40:43 +02002405static struct dmar_domain *dmar_insert_one_dev_info(struct intel_iommu *iommu,
2406 int bus, int devfn,
2407 struct device *dev,
2408 struct dmar_domain *domain)
Jiang Liu745f2582014-02-19 14:07:26 +08002409{
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002410 struct dmar_domain *found = NULL;
Jiang Liu745f2582014-02-19 14:07:26 +08002411 struct device_domain_info *info;
2412 unsigned long flags;
Joerg Roedeld160aca2015-07-22 11:52:53 +02002413 int ret;
Jiang Liu745f2582014-02-19 14:07:26 +08002414
2415 info = alloc_devinfo_mem();
2416 if (!info)
David Woodhouseb718cd32014-03-09 13:11:33 -07002417 return NULL;
Jiang Liu745f2582014-02-19 14:07:26 +08002418
Jiang Liu745f2582014-02-19 14:07:26 +08002419 info->bus = bus;
2420 info->devfn = devfn;
David Woodhouseb16d0cb2015-10-12 14:17:37 +01002421 info->ats_supported = info->pasid_supported = info->pri_supported = 0;
2422 info->ats_enabled = info->pasid_enabled = info->pri_enabled = 0;
2423 info->ats_qdep = 0;
Jiang Liu745f2582014-02-19 14:07:26 +08002424 info->dev = dev;
2425 info->domain = domain;
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002426 info->iommu = iommu;
Jiang Liu745f2582014-02-19 14:07:26 +08002427
David Woodhouseb16d0cb2015-10-12 14:17:37 +01002428 if (dev && dev_is_pci(dev)) {
2429 struct pci_dev *pdev = to_pci_dev(info->dev);
2430
2431 if (ecap_dev_iotlb_support(iommu->ecap) &&
2432 pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS) &&
2433 dmar_find_matched_atsr_unit(pdev))
2434 info->ats_supported = 1;
2435
2436 if (ecs_enabled(iommu)) {
2437 if (pasid_enabled(iommu)) {
2438 int features = pci_pasid_features(pdev);
2439 if (features >= 0)
2440 info->pasid_supported = features | 1;
2441 }
2442
2443 if (info->ats_supported && ecap_prs(iommu->ecap) &&
2444 pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI))
2445 info->pri_supported = 1;
2446 }
2447 }
2448
Jiang Liu745f2582014-02-19 14:07:26 +08002449 spin_lock_irqsave(&device_domain_lock, flags);
2450 if (dev)
David Woodhouse0bcb3e22014-03-06 17:12:03 +00002451 found = find_domain(dev);
Joerg Roedelf303e502015-07-23 18:37:13 +02002452
2453 if (!found) {
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002454 struct device_domain_info *info2;
David Woodhouse41e80dca2014-03-09 13:55:54 -07002455 info2 = dmar_search_domain_by_dev_info(iommu->segment, bus, devfn);
Joerg Roedelf303e502015-07-23 18:37:13 +02002456 if (info2) {
2457 found = info2->domain;
2458 info2->dev = dev;
2459 }
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002460 }
Joerg Roedelf303e502015-07-23 18:37:13 +02002461
Jiang Liu745f2582014-02-19 14:07:26 +08002462 if (found) {
2463 spin_unlock_irqrestore(&device_domain_lock, flags);
2464 free_devinfo_mem(info);
David Woodhouseb718cd32014-03-09 13:11:33 -07002465 /* Caller must free the original domain */
2466 return found;
Jiang Liu745f2582014-02-19 14:07:26 +08002467 }
2468
Joerg Roedeld160aca2015-07-22 11:52:53 +02002469 spin_lock(&iommu->lock);
2470 ret = domain_attach_iommu(domain, iommu);
2471 spin_unlock(&iommu->lock);
2472
2473 if (ret) {
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002474 spin_unlock_irqrestore(&device_domain_lock, flags);
Sudip Mukherjee499f3aa2015-09-18 16:27:07 +05302475 free_devinfo_mem(info);
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002476 return NULL;
2477 }
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002478
David Woodhouseb718cd32014-03-09 13:11:33 -07002479 list_add(&info->link, &domain->devices);
2480 list_add(&info->global, &device_domain_list);
2481 if (dev)
2482 dev->archdata.iommu = info;
2483 spin_unlock_irqrestore(&device_domain_lock, flags);
2484
Joerg Roedelcc4e2572015-07-22 10:04:36 +02002485 if (dev && domain_context_mapping(domain, dev)) {
2486 pr_err("Domain context map for %s failed\n", dev_name(dev));
Joerg Roedele6de0f82015-07-22 16:30:36 +02002487 dmar_remove_one_dev_info(domain, dev);
Joerg Roedelcc4e2572015-07-22 10:04:36 +02002488 return NULL;
2489 }
2490
David Woodhouseb718cd32014-03-09 13:11:33 -07002491 return domain;
Jiang Liu745f2582014-02-19 14:07:26 +08002492}
2493
Alex Williamson579305f2014-07-03 09:51:43 -06002494static int get_last_alias(struct pci_dev *pdev, u16 alias, void *opaque)
2495{
2496 *(u16 *)opaque = alias;
2497 return 0;
2498}
2499
Joerg Roedel76208352016-08-25 14:25:12 +02002500static struct dmar_domain *find_or_alloc_domain(struct device *dev, int gaw)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002501{
Joerg Roedelcc4e2572015-07-22 10:04:36 +02002502 struct device_domain_info *info = NULL;
Joerg Roedel76208352016-08-25 14:25:12 +02002503 struct dmar_domain *domain = NULL;
Alex Williamson579305f2014-07-03 09:51:43 -06002504 struct intel_iommu *iommu;
Joerg Roedel08a7f452015-07-23 18:09:11 +02002505 u16 req_id, dma_alias;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002506 unsigned long flags;
Yijing Wangaa4d0662014-05-26 20:14:06 +08002507 u8 bus, devfn;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002508
David Woodhouse146922e2014-03-09 15:44:17 -07002509 iommu = device_to_iommu(dev, &bus, &devfn);
2510 if (!iommu)
Alex Williamson579305f2014-07-03 09:51:43 -06002511 return NULL;
2512
Joerg Roedel08a7f452015-07-23 18:09:11 +02002513 req_id = ((u16)bus << 8) | devfn;
2514
Alex Williamson579305f2014-07-03 09:51:43 -06002515 if (dev_is_pci(dev)) {
2516 struct pci_dev *pdev = to_pci_dev(dev);
2517
2518 pci_for_each_dma_alias(pdev, get_last_alias, &dma_alias);
2519
2520 spin_lock_irqsave(&device_domain_lock, flags);
2521 info = dmar_search_domain_by_dev_info(pci_domain_nr(pdev->bus),
2522 PCI_BUS_NUM(dma_alias),
2523 dma_alias & 0xff);
2524 if (info) {
2525 iommu = info->iommu;
2526 domain = info->domain;
2527 }
2528 spin_unlock_irqrestore(&device_domain_lock, flags);
2529
Joerg Roedel76208352016-08-25 14:25:12 +02002530 /* DMA alias already has a domain, use it */
Alex Williamson579305f2014-07-03 09:51:43 -06002531 if (info)
Joerg Roedel76208352016-08-25 14:25:12 +02002532 goto out;
Alex Williamson579305f2014-07-03 09:51:43 -06002533 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002534
David Woodhouse146922e2014-03-09 15:44:17 -07002535 /* Allocate and initialize new domain for the device */
Jiang Liuab8dfe22014-07-11 14:19:27 +08002536 domain = alloc_domain(0);
Jiang Liu745f2582014-02-19 14:07:26 +08002537 if (!domain)
Alex Williamson579305f2014-07-03 09:51:43 -06002538 return NULL;
Joerg Roedeldc534b22015-07-22 12:44:02 +02002539 if (domain_init(domain, iommu, gaw)) {
Alex Williamson579305f2014-07-03 09:51:43 -06002540 domain_exit(domain);
2541 return NULL;
2542 }
2543
Joerg Roedel76208352016-08-25 14:25:12 +02002544out:
Alex Williamson579305f2014-07-03 09:51:43 -06002545
Joerg Roedel76208352016-08-25 14:25:12 +02002546 return domain;
2547}
2548
2549static struct dmar_domain *set_domain_for_dev(struct device *dev,
2550 struct dmar_domain *domain)
2551{
2552 struct intel_iommu *iommu;
2553 struct dmar_domain *tmp;
2554 u16 req_id, dma_alias;
2555 u8 bus, devfn;
2556
2557 iommu = device_to_iommu(dev, &bus, &devfn);
2558 if (!iommu)
2559 return NULL;
2560
2561 req_id = ((u16)bus << 8) | devfn;
2562
2563 if (dev_is_pci(dev)) {
2564 struct pci_dev *pdev = to_pci_dev(dev);
2565
2566 pci_for_each_dma_alias(pdev, get_last_alias, &dma_alias);
2567
2568 /* register PCI DMA alias device */
2569 if (req_id != dma_alias) {
2570 tmp = dmar_insert_one_dev_info(iommu, PCI_BUS_NUM(dma_alias),
2571 dma_alias & 0xff, NULL, domain);
2572
2573 if (!tmp || tmp != domain)
2574 return tmp;
Alex Williamson579305f2014-07-03 09:51:43 -06002575 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002576 }
2577
Joerg Roedel5db31562015-07-22 12:40:43 +02002578 tmp = dmar_insert_one_dev_info(iommu, bus, devfn, dev, domain);
Joerg Roedel76208352016-08-25 14:25:12 +02002579 if (!tmp || tmp != domain)
2580 return tmp;
Alex Williamson579305f2014-07-03 09:51:43 -06002581
Joerg Roedel76208352016-08-25 14:25:12 +02002582 return domain;
2583}
2584
2585static struct dmar_domain *get_domain_for_dev(struct device *dev, int gaw)
2586{
2587 struct dmar_domain *domain, *tmp;
2588
2589 domain = find_domain(dev);
2590 if (domain)
2591 goto out;
2592
2593 domain = find_or_alloc_domain(dev, gaw);
2594 if (!domain)
2595 goto out;
2596
2597 tmp = set_domain_for_dev(dev, domain);
2598 if (!tmp || domain != tmp) {
Alex Williamson579305f2014-07-03 09:51:43 -06002599 domain_exit(domain);
2600 domain = tmp;
2601 }
David Woodhouseb718cd32014-03-09 13:11:33 -07002602
Joerg Roedel76208352016-08-25 14:25:12 +02002603out:
2604
David Woodhouseb718cd32014-03-09 13:11:33 -07002605 return domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002606}
2607
David Woodhouseb2132032009-06-26 18:50:28 +01002608static int iommu_domain_identity_map(struct dmar_domain *domain,
2609 unsigned long long start,
2610 unsigned long long end)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002611{
David Woodhousec5395d52009-06-28 16:35:56 +01002612 unsigned long first_vpfn = start >> VTD_PAGE_SHIFT;
2613 unsigned long last_vpfn = end >> VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002614
David Woodhousec5395d52009-06-28 16:35:56 +01002615 if (!reserve_iova(&domain->iovad, dma_to_mm_pfn(first_vpfn),
2616 dma_to_mm_pfn(last_vpfn))) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002617 pr_err("Reserving iova failed\n");
David Woodhouseb2132032009-06-26 18:50:28 +01002618 return -ENOMEM;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002619 }
2620
Joerg Roedelaf1089c2015-07-21 15:45:19 +02002621 pr_debug("Mapping reserved region %llx-%llx\n", start, end);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002622 /*
2623 * RMRR range might have overlap with physical memory range,
2624 * clear it first
2625 */
David Woodhousec5395d52009-06-28 16:35:56 +01002626 dma_pte_clear_range(domain, first_vpfn, last_vpfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002627
David Woodhousec5395d52009-06-28 16:35:56 +01002628 return domain_pfn_mapping(domain, first_vpfn, first_vpfn,
2629 last_vpfn - first_vpfn + 1,
David Woodhouse61df7442009-06-28 11:55:58 +01002630 DMA_PTE_READ|DMA_PTE_WRITE);
David Woodhouseb2132032009-06-26 18:50:28 +01002631}
2632
Joerg Roedeld66ce542015-09-23 19:00:10 +02002633static int domain_prepare_identity_map(struct device *dev,
2634 struct dmar_domain *domain,
2635 unsigned long long start,
2636 unsigned long long end)
David Woodhouseb2132032009-06-26 18:50:28 +01002637{
David Woodhouse19943b02009-08-04 16:19:20 +01002638 /* For _hardware_ passthrough, don't bother. But for software
2639 passthrough, we do it anyway -- it may indicate a memory
2640 range which is reserved in E820, so which didn't get set
2641 up to start with in si_domain */
2642 if (domain == si_domain && hw_pass_through) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002643 pr_warn("Ignoring identity map for HW passthrough device %s [0x%Lx - 0x%Lx]\n",
2644 dev_name(dev), start, end);
David Woodhouse19943b02009-08-04 16:19:20 +01002645 return 0;
2646 }
2647
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002648 pr_info("Setting identity map for device %s [0x%Lx - 0x%Lx]\n",
2649 dev_name(dev), start, end);
2650
David Woodhouse5595b522009-12-02 09:21:55 +00002651 if (end < start) {
2652 WARN(1, "Your BIOS is broken; RMRR ends before it starts!\n"
2653 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2654 dmi_get_system_info(DMI_BIOS_VENDOR),
2655 dmi_get_system_info(DMI_BIOS_VERSION),
2656 dmi_get_system_info(DMI_PRODUCT_VERSION));
Joerg Roedeld66ce542015-09-23 19:00:10 +02002657 return -EIO;
David Woodhouse5595b522009-12-02 09:21:55 +00002658 }
2659
David Woodhouse2ff729f2009-08-26 14:25:41 +01002660 if (end >> agaw_to_width(domain->agaw)) {
2661 WARN(1, "Your BIOS is broken; RMRR exceeds permitted address width (%d bits)\n"
2662 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2663 agaw_to_width(domain->agaw),
2664 dmi_get_system_info(DMI_BIOS_VENDOR),
2665 dmi_get_system_info(DMI_BIOS_VERSION),
2666 dmi_get_system_info(DMI_PRODUCT_VERSION));
Joerg Roedeld66ce542015-09-23 19:00:10 +02002667 return -EIO;
David Woodhouse2ff729f2009-08-26 14:25:41 +01002668 }
David Woodhouse19943b02009-08-04 16:19:20 +01002669
Joerg Roedeld66ce542015-09-23 19:00:10 +02002670 return iommu_domain_identity_map(domain, start, end);
2671}
2672
2673static int iommu_prepare_identity_map(struct device *dev,
2674 unsigned long long start,
2675 unsigned long long end)
2676{
2677 struct dmar_domain *domain;
2678 int ret;
2679
2680 domain = get_domain_for_dev(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
2681 if (!domain)
2682 return -ENOMEM;
2683
2684 ret = domain_prepare_identity_map(dev, domain, start, end);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002685 if (ret)
Joerg Roedeld66ce542015-09-23 19:00:10 +02002686 domain_exit(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002687
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002688 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002689}
2690
2691static inline int iommu_prepare_rmrr_dev(struct dmar_rmrr_unit *rmrr,
David Woodhouse0b9d9752014-03-09 15:48:15 -07002692 struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002693{
David Woodhouse0b9d9752014-03-09 15:48:15 -07002694 if (dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002695 return 0;
David Woodhouse0b9d9752014-03-09 15:48:15 -07002696 return iommu_prepare_identity_map(dev, rmrr->base_address,
2697 rmrr->end_address);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002698}
2699
Suresh Siddhad3f13812011-08-23 17:05:25 -07002700#ifdef CONFIG_INTEL_IOMMU_FLOPPY_WA
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002701static inline void iommu_prepare_isa(void)
2702{
2703 struct pci_dev *pdev;
2704 int ret;
2705
2706 pdev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
2707 if (!pdev)
2708 return;
2709
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002710 pr_info("Prepare 0-16MiB unity mapping for LPC\n");
David Woodhouse0b9d9752014-03-09 15:48:15 -07002711 ret = iommu_prepare_identity_map(&pdev->dev, 0, 16*1024*1024 - 1);
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002712
2713 if (ret)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002714 pr_err("Failed to create 0-16MiB identity map - floppy might not work\n");
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002715
Yijing Wang9b27e822014-05-20 20:37:52 +08002716 pci_dev_put(pdev);
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002717}
2718#else
2719static inline void iommu_prepare_isa(void)
2720{
2721 return;
2722}
Suresh Siddhad3f13812011-08-23 17:05:25 -07002723#endif /* !CONFIG_INTEL_IOMMU_FLPY_WA */
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002724
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002725static int md_domain_init(struct dmar_domain *domain, int guest_width);
David Woodhousec7ab48d2009-06-26 19:10:36 +01002726
Matt Kraai071e1372009-08-23 22:30:22 -07002727static int __init si_domain_init(int hw)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002728{
David Woodhousec7ab48d2009-06-26 19:10:36 +01002729 int nid, ret = 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002730
Jiang Liuab8dfe22014-07-11 14:19:27 +08002731 si_domain = alloc_domain(DOMAIN_FLAG_STATIC_IDENTITY);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002732 if (!si_domain)
2733 return -EFAULT;
2734
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002735 if (md_domain_init(si_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
2736 domain_exit(si_domain);
2737 return -EFAULT;
2738 }
2739
Joerg Roedel0dc79712015-07-21 15:40:06 +02002740 pr_debug("Identity mapping domain allocated\n");
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002741
David Woodhouse19943b02009-08-04 16:19:20 +01002742 if (hw)
2743 return 0;
2744
David Woodhousec7ab48d2009-06-26 19:10:36 +01002745 for_each_online_node(nid) {
Tejun Heod4bbf7e2011-11-28 09:46:22 -08002746 unsigned long start_pfn, end_pfn;
2747 int i;
2748
2749 for_each_mem_pfn_range(i, nid, &start_pfn, &end_pfn, NULL) {
2750 ret = iommu_domain_identity_map(si_domain,
2751 PFN_PHYS(start_pfn), PFN_PHYS(end_pfn));
2752 if (ret)
2753 return ret;
2754 }
David Woodhousec7ab48d2009-06-26 19:10:36 +01002755 }
2756
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002757 return 0;
2758}
2759
David Woodhouse9b226622014-03-09 14:03:28 -07002760static int identity_mapping(struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002761{
2762 struct device_domain_info *info;
2763
2764 if (likely(!iommu_identity_mapping))
2765 return 0;
2766
David Woodhouse9b226622014-03-09 14:03:28 -07002767 info = dev->archdata.iommu;
Mike Traviscb452a42011-05-28 13:15:03 -05002768 if (info && info != DUMMY_DEVICE_DOMAIN_INFO)
2769 return (info->domain == si_domain);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002770
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002771 return 0;
2772}
2773
Joerg Roedel28ccce02015-07-21 14:45:31 +02002774static int domain_add_dev_info(struct dmar_domain *domain, struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002775{
David Woodhouse0ac72662014-03-09 13:19:22 -07002776 struct dmar_domain *ndomain;
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002777 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -07002778 u8 bus, devfn;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002779
David Woodhouse5913c9b2014-03-09 16:27:31 -07002780 iommu = device_to_iommu(dev, &bus, &devfn);
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002781 if (!iommu)
2782 return -ENODEV;
2783
Joerg Roedel5db31562015-07-22 12:40:43 +02002784 ndomain = dmar_insert_one_dev_info(iommu, bus, devfn, dev, domain);
David Woodhouse0ac72662014-03-09 13:19:22 -07002785 if (ndomain != domain)
2786 return -EBUSY;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002787
2788 return 0;
2789}
2790
David Woodhouse0b9d9752014-03-09 15:48:15 -07002791static bool device_has_rmrr(struct device *dev)
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002792{
2793 struct dmar_rmrr_unit *rmrr;
David Woodhouse832bd852014-03-07 15:08:36 +00002794 struct device *tmp;
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002795 int i;
2796
Jiang Liu0e242612014-02-19 14:07:34 +08002797 rcu_read_lock();
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002798 for_each_rmrr_units(rmrr) {
Jiang Liub683b232014-02-19 14:07:32 +08002799 /*
2800 * Return TRUE if this RMRR contains the device that
2801 * is passed in.
2802 */
2803 for_each_active_dev_scope(rmrr->devices,
2804 rmrr->devices_cnt, i, tmp)
David Woodhouse0b9d9752014-03-09 15:48:15 -07002805 if (tmp == dev) {
Jiang Liu0e242612014-02-19 14:07:34 +08002806 rcu_read_unlock();
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002807 return true;
Jiang Liub683b232014-02-19 14:07:32 +08002808 }
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002809 }
Jiang Liu0e242612014-02-19 14:07:34 +08002810 rcu_read_unlock();
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002811 return false;
2812}
2813
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002814/*
2815 * There are a couple cases where we need to restrict the functionality of
2816 * devices associated with RMRRs. The first is when evaluating a device for
2817 * identity mapping because problems exist when devices are moved in and out
2818 * of domains and their respective RMRR information is lost. This means that
2819 * a device with associated RMRRs will never be in a "passthrough" domain.
2820 * The second is use of the device through the IOMMU API. This interface
2821 * expects to have full control of the IOVA space for the device. We cannot
2822 * satisfy both the requirement that RMRR access is maintained and have an
2823 * unencumbered IOVA space. We also have no ability to quiesce the device's
2824 * use of the RMRR space or even inform the IOMMU API user of the restriction.
2825 * We therefore prevent devices associated with an RMRR from participating in
2826 * the IOMMU API, which eliminates them from device assignment.
2827 *
2828 * In both cases we assume that PCI USB devices with RMRRs have them largely
2829 * for historical reasons and that the RMRR space is not actively used post
2830 * boot. This exclusion may change if vendors begin to abuse it.
David Woodhouse18436af2015-03-25 15:05:47 +00002831 *
2832 * The same exception is made for graphics devices, with the requirement that
2833 * any use of the RMRR regions will be torn down before assigning the device
2834 * to a guest.
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002835 */
2836static bool device_is_rmrr_locked(struct device *dev)
2837{
2838 if (!device_has_rmrr(dev))
2839 return false;
2840
2841 if (dev_is_pci(dev)) {
2842 struct pci_dev *pdev = to_pci_dev(dev);
2843
David Woodhouse18436af2015-03-25 15:05:47 +00002844 if (IS_USB_DEVICE(pdev) || IS_GFX_DEVICE(pdev))
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002845 return false;
2846 }
2847
2848 return true;
2849}
2850
David Woodhouse3bdb2592014-03-09 16:03:08 -07002851static int iommu_should_identity_map(struct device *dev, int startup)
David Woodhouse6941af22009-07-04 18:24:27 +01002852{
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002853
David Woodhouse3bdb2592014-03-09 16:03:08 -07002854 if (dev_is_pci(dev)) {
2855 struct pci_dev *pdev = to_pci_dev(dev);
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002856
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002857 if (device_is_rmrr_locked(dev))
David Woodhouse3bdb2592014-03-09 16:03:08 -07002858 return 0;
David Woodhousee0fc7e02009-09-30 09:12:17 -07002859
David Woodhouse3bdb2592014-03-09 16:03:08 -07002860 if ((iommu_identity_mapping & IDENTMAP_AZALIA) && IS_AZALIA(pdev))
2861 return 1;
David Woodhousee0fc7e02009-09-30 09:12:17 -07002862
David Woodhouse3bdb2592014-03-09 16:03:08 -07002863 if ((iommu_identity_mapping & IDENTMAP_GFX) && IS_GFX_DEVICE(pdev))
2864 return 1;
2865
2866 if (!(iommu_identity_mapping & IDENTMAP_ALL))
2867 return 0;
2868
2869 /*
2870 * We want to start off with all devices in the 1:1 domain, and
2871 * take them out later if we find they can't access all of memory.
2872 *
2873 * However, we can't do this for PCI devices behind bridges,
2874 * because all PCI devices behind the same bridge will end up
2875 * with the same source-id on their transactions.
2876 *
2877 * Practically speaking, we can't change things around for these
2878 * devices at run-time, because we can't be sure there'll be no
2879 * DMA transactions in flight for any of their siblings.
2880 *
2881 * So PCI devices (unless they're on the root bus) as well as
2882 * their parent PCI-PCI or PCIe-PCI bridges must be left _out_ of
2883 * the 1:1 domain, just in _case_ one of their siblings turns out
2884 * not to be able to map all of memory.
2885 */
2886 if (!pci_is_pcie(pdev)) {
2887 if (!pci_is_root_bus(pdev->bus))
2888 return 0;
2889 if (pdev->class >> 8 == PCI_CLASS_BRIDGE_PCI)
2890 return 0;
2891 } else if (pci_pcie_type(pdev) == PCI_EXP_TYPE_PCI_BRIDGE)
2892 return 0;
2893 } else {
2894 if (device_has_rmrr(dev))
2895 return 0;
2896 }
David Woodhouse6941af22009-07-04 18:24:27 +01002897
David Woodhouse3dfc8132009-07-04 19:11:08 +01002898 /*
David Woodhouse3dfc8132009-07-04 19:11:08 +01002899 * At boot time, we don't yet know if devices will be 64-bit capable.
David Woodhouse3bdb2592014-03-09 16:03:08 -07002900 * Assume that they will — if they turn out not to be, then we can
David Woodhouse3dfc8132009-07-04 19:11:08 +01002901 * take them out of the 1:1 domain later.
2902 */
Chris Wright8fcc5372011-05-28 13:15:02 -05002903 if (!startup) {
2904 /*
2905 * If the device's dma_mask is less than the system's memory
2906 * size then this is not a candidate for identity mapping.
2907 */
David Woodhouse3bdb2592014-03-09 16:03:08 -07002908 u64 dma_mask = *dev->dma_mask;
Chris Wright8fcc5372011-05-28 13:15:02 -05002909
David Woodhouse3bdb2592014-03-09 16:03:08 -07002910 if (dev->coherent_dma_mask &&
2911 dev->coherent_dma_mask < dma_mask)
2912 dma_mask = dev->coherent_dma_mask;
Chris Wright8fcc5372011-05-28 13:15:02 -05002913
David Woodhouse3bdb2592014-03-09 16:03:08 -07002914 return dma_mask >= dma_get_required_mask(dev);
Chris Wright8fcc5372011-05-28 13:15:02 -05002915 }
David Woodhouse6941af22009-07-04 18:24:27 +01002916
2917 return 1;
2918}
2919
David Woodhousecf04eee2014-03-21 16:49:04 +00002920static int __init dev_prepare_static_identity_mapping(struct device *dev, int hw)
2921{
2922 int ret;
2923
2924 if (!iommu_should_identity_map(dev, 1))
2925 return 0;
2926
Joerg Roedel28ccce02015-07-21 14:45:31 +02002927 ret = domain_add_dev_info(si_domain, dev);
David Woodhousecf04eee2014-03-21 16:49:04 +00002928 if (!ret)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002929 pr_info("%s identity mapping for device %s\n",
2930 hw ? "Hardware" : "Software", dev_name(dev));
David Woodhousecf04eee2014-03-21 16:49:04 +00002931 else if (ret == -ENODEV)
2932 /* device not associated with an iommu */
2933 ret = 0;
2934
2935 return ret;
2936}
2937
2938
Matt Kraai071e1372009-08-23 22:30:22 -07002939static int __init iommu_prepare_static_identity_mapping(int hw)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002940{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002941 struct pci_dev *pdev = NULL;
David Woodhousecf04eee2014-03-21 16:49:04 +00002942 struct dmar_drhd_unit *drhd;
2943 struct intel_iommu *iommu;
2944 struct device *dev;
2945 int i;
2946 int ret = 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002947
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002948 for_each_pci_dev(pdev) {
David Woodhousecf04eee2014-03-21 16:49:04 +00002949 ret = dev_prepare_static_identity_mapping(&pdev->dev, hw);
2950 if (ret)
2951 return ret;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002952 }
2953
David Woodhousecf04eee2014-03-21 16:49:04 +00002954 for_each_active_iommu(iommu, drhd)
2955 for_each_active_dev_scope(drhd->devices, drhd->devices_cnt, i, dev) {
2956 struct acpi_device_physical_node *pn;
2957 struct acpi_device *adev;
2958
2959 if (dev->bus != &acpi_bus_type)
2960 continue;
Joerg Roedel86080cc2015-06-12 12:27:16 +02002961
David Woodhousecf04eee2014-03-21 16:49:04 +00002962 adev= to_acpi_device(dev);
2963 mutex_lock(&adev->physical_node_lock);
2964 list_for_each_entry(pn, &adev->physical_node_list, node) {
2965 ret = dev_prepare_static_identity_mapping(pn->dev, hw);
2966 if (ret)
2967 break;
2968 }
2969 mutex_unlock(&adev->physical_node_lock);
2970 if (ret)
2971 return ret;
2972 }
2973
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002974 return 0;
2975}
2976
Jiang Liuffebeb42014-11-09 22:48:02 +08002977static void intel_iommu_init_qi(struct intel_iommu *iommu)
2978{
2979 /*
2980 * Start from the sane iommu hardware state.
2981 * If the queued invalidation is already initialized by us
2982 * (for example, while enabling interrupt-remapping) then
2983 * we got the things already rolling from a sane state.
2984 */
2985 if (!iommu->qi) {
2986 /*
2987 * Clear any previous faults.
2988 */
2989 dmar_fault(-1, iommu);
2990 /*
2991 * Disable queued invalidation if supported and already enabled
2992 * before OS handover.
2993 */
2994 dmar_disable_qi(iommu);
2995 }
2996
2997 if (dmar_enable_qi(iommu)) {
2998 /*
2999 * Queued Invalidate not enabled, use Register Based Invalidate
3000 */
3001 iommu->flush.flush_context = __iommu_flush_context;
3002 iommu->flush.flush_iotlb = __iommu_flush_iotlb;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003003 pr_info("%s: Using Register based invalidation\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08003004 iommu->name);
3005 } else {
3006 iommu->flush.flush_context = qi_flush_context;
3007 iommu->flush.flush_iotlb = qi_flush_iotlb;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003008 pr_info("%s: Using Queued invalidation\n", iommu->name);
Jiang Liuffebeb42014-11-09 22:48:02 +08003009 }
3010}
3011
Joerg Roedel091d42e2015-06-12 11:56:10 +02003012static int copy_context_table(struct intel_iommu *iommu,
Dan Williamsdfddb962015-10-09 18:16:46 -04003013 struct root_entry *old_re,
Joerg Roedel091d42e2015-06-12 11:56:10 +02003014 struct context_entry **tbl,
3015 int bus, bool ext)
3016{
Joerg Roedeldbcd8612015-06-12 12:02:09 +02003017 int tbl_idx, pos = 0, idx, devfn, ret = 0, did;
Joerg Roedel543c8dc2015-08-13 11:56:59 +02003018 struct context_entry *new_ce = NULL, ce;
Dan Williamsdfddb962015-10-09 18:16:46 -04003019 struct context_entry *old_ce = NULL;
Joerg Roedel543c8dc2015-08-13 11:56:59 +02003020 struct root_entry re;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003021 phys_addr_t old_ce_phys;
3022
3023 tbl_idx = ext ? bus * 2 : bus;
Dan Williamsdfddb962015-10-09 18:16:46 -04003024 memcpy(&re, old_re, sizeof(re));
Joerg Roedel091d42e2015-06-12 11:56:10 +02003025
3026 for (devfn = 0; devfn < 256; devfn++) {
3027 /* First calculate the correct index */
3028 idx = (ext ? devfn * 2 : devfn) % 256;
3029
3030 if (idx == 0) {
3031 /* First save what we may have and clean up */
3032 if (new_ce) {
3033 tbl[tbl_idx] = new_ce;
3034 __iommu_flush_cache(iommu, new_ce,
3035 VTD_PAGE_SIZE);
3036 pos = 1;
3037 }
3038
3039 if (old_ce)
3040 iounmap(old_ce);
3041
3042 ret = 0;
3043 if (devfn < 0x80)
Joerg Roedel543c8dc2015-08-13 11:56:59 +02003044 old_ce_phys = root_entry_lctp(&re);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003045 else
Joerg Roedel543c8dc2015-08-13 11:56:59 +02003046 old_ce_phys = root_entry_uctp(&re);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003047
3048 if (!old_ce_phys) {
3049 if (ext && devfn == 0) {
3050 /* No LCTP, try UCTP */
3051 devfn = 0x7f;
3052 continue;
3053 } else {
3054 goto out;
3055 }
3056 }
3057
3058 ret = -ENOMEM;
Dan Williamsdfddb962015-10-09 18:16:46 -04003059 old_ce = memremap(old_ce_phys, PAGE_SIZE,
3060 MEMREMAP_WB);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003061 if (!old_ce)
3062 goto out;
3063
3064 new_ce = alloc_pgtable_page(iommu->node);
3065 if (!new_ce)
3066 goto out_unmap;
3067
3068 ret = 0;
3069 }
3070
3071 /* Now copy the context entry */
Dan Williamsdfddb962015-10-09 18:16:46 -04003072 memcpy(&ce, old_ce + idx, sizeof(ce));
Joerg Roedel091d42e2015-06-12 11:56:10 +02003073
Joerg Roedelcf484d02015-06-12 12:21:46 +02003074 if (!__context_present(&ce))
Joerg Roedel091d42e2015-06-12 11:56:10 +02003075 continue;
3076
Joerg Roedeldbcd8612015-06-12 12:02:09 +02003077 did = context_domain_id(&ce);
3078 if (did >= 0 && did < cap_ndoms(iommu->cap))
3079 set_bit(did, iommu->domain_ids);
3080
Joerg Roedelcf484d02015-06-12 12:21:46 +02003081 /*
3082 * We need a marker for copied context entries. This
3083 * marker needs to work for the old format as well as
3084 * for extended context entries.
3085 *
3086 * Bit 67 of the context entry is used. In the old
3087 * format this bit is available to software, in the
3088 * extended format it is the PGE bit, but PGE is ignored
3089 * by HW if PASIDs are disabled (and thus still
3090 * available).
3091 *
3092 * So disable PASIDs first and then mark the entry
3093 * copied. This means that we don't copy PASID
3094 * translations from the old kernel, but this is fine as
3095 * faults there are not fatal.
3096 */
3097 context_clear_pasid_enable(&ce);
3098 context_set_copied(&ce);
3099
Joerg Roedel091d42e2015-06-12 11:56:10 +02003100 new_ce[idx] = ce;
3101 }
3102
3103 tbl[tbl_idx + pos] = new_ce;
3104
3105 __iommu_flush_cache(iommu, new_ce, VTD_PAGE_SIZE);
3106
3107out_unmap:
Dan Williamsdfddb962015-10-09 18:16:46 -04003108 memunmap(old_ce);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003109
3110out:
3111 return ret;
3112}
3113
3114static int copy_translation_tables(struct intel_iommu *iommu)
3115{
3116 struct context_entry **ctxt_tbls;
Dan Williamsdfddb962015-10-09 18:16:46 -04003117 struct root_entry *old_rt;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003118 phys_addr_t old_rt_phys;
3119 int ctxt_table_entries;
3120 unsigned long flags;
3121 u64 rtaddr_reg;
3122 int bus, ret;
Joerg Roedelc3361f22015-06-12 12:39:25 +02003123 bool new_ext, ext;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003124
3125 rtaddr_reg = dmar_readq(iommu->reg + DMAR_RTADDR_REG);
3126 ext = !!(rtaddr_reg & DMA_RTADDR_RTT);
Joerg Roedelc3361f22015-06-12 12:39:25 +02003127 new_ext = !!ecap_ecs(iommu->ecap);
3128
3129 /*
3130 * The RTT bit can only be changed when translation is disabled,
3131 * but disabling translation means to open a window for data
3132 * corruption. So bail out and don't copy anything if we would
3133 * have to change the bit.
3134 */
3135 if (new_ext != ext)
3136 return -EINVAL;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003137
3138 old_rt_phys = rtaddr_reg & VTD_PAGE_MASK;
3139 if (!old_rt_phys)
3140 return -EINVAL;
3141
Dan Williamsdfddb962015-10-09 18:16:46 -04003142 old_rt = memremap(old_rt_phys, PAGE_SIZE, MEMREMAP_WB);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003143 if (!old_rt)
3144 return -ENOMEM;
3145
3146 /* This is too big for the stack - allocate it from slab */
3147 ctxt_table_entries = ext ? 512 : 256;
3148 ret = -ENOMEM;
3149 ctxt_tbls = kzalloc(ctxt_table_entries * sizeof(void *), GFP_KERNEL);
3150 if (!ctxt_tbls)
3151 goto out_unmap;
3152
3153 for (bus = 0; bus < 256; bus++) {
3154 ret = copy_context_table(iommu, &old_rt[bus],
3155 ctxt_tbls, bus, ext);
3156 if (ret) {
3157 pr_err("%s: Failed to copy context table for bus %d\n",
3158 iommu->name, bus);
3159 continue;
3160 }
3161 }
3162
3163 spin_lock_irqsave(&iommu->lock, flags);
3164
3165 /* Context tables are copied, now write them to the root_entry table */
3166 for (bus = 0; bus < 256; bus++) {
3167 int idx = ext ? bus * 2 : bus;
3168 u64 val;
3169
3170 if (ctxt_tbls[idx]) {
3171 val = virt_to_phys(ctxt_tbls[idx]) | 1;
3172 iommu->root_entry[bus].lo = val;
3173 }
3174
3175 if (!ext || !ctxt_tbls[idx + 1])
3176 continue;
3177
3178 val = virt_to_phys(ctxt_tbls[idx + 1]) | 1;
3179 iommu->root_entry[bus].hi = val;
3180 }
3181
3182 spin_unlock_irqrestore(&iommu->lock, flags);
3183
3184 kfree(ctxt_tbls);
3185
3186 __iommu_flush_cache(iommu, iommu->root_entry, PAGE_SIZE);
3187
3188 ret = 0;
3189
3190out_unmap:
Dan Williamsdfddb962015-10-09 18:16:46 -04003191 memunmap(old_rt);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003192
3193 return ret;
3194}
3195
Joseph Cihulab7792602011-05-03 00:08:37 -07003196static int __init init_dmars(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003197{
3198 struct dmar_drhd_unit *drhd;
3199 struct dmar_rmrr_unit *rmrr;
Joerg Roedela87f4912015-06-12 12:32:54 +02003200 bool copied_tables = false;
David Woodhouse832bd852014-03-07 15:08:36 +00003201 struct device *dev;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003202 struct intel_iommu *iommu;
Omer Pelegaa473242016-04-20 11:33:02 +03003203 int i, ret, cpu;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003204
3205 /*
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003206 * for each drhd
3207 * allocate root
3208 * initialize and program root entry to not present
3209 * endfor
3210 */
3211 for_each_drhd_unit(drhd) {
mark gross5e0d2a62008-03-04 15:22:08 -08003212 /*
3213 * lock not needed as this is only incremented in the single
3214 * threaded kernel __init code path all other access are read
3215 * only
3216 */
Jiang Liu78d8e702014-11-09 22:47:57 +08003217 if (g_num_of_iommus < DMAR_UNITS_SUPPORTED) {
Mike Travis1b198bb2012-03-05 15:05:16 -08003218 g_num_of_iommus++;
3219 continue;
3220 }
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003221 pr_err_once("Exceeded %d IOMMUs\n", DMAR_UNITS_SUPPORTED);
mark gross5e0d2a62008-03-04 15:22:08 -08003222 }
3223
Jiang Liuffebeb42014-11-09 22:48:02 +08003224 /* Preallocate enough resources for IOMMU hot-addition */
3225 if (g_num_of_iommus < DMAR_UNITS_SUPPORTED)
3226 g_num_of_iommus = DMAR_UNITS_SUPPORTED;
3227
Weidong Hand9630fe2008-12-08 11:06:32 +08003228 g_iommus = kcalloc(g_num_of_iommus, sizeof(struct intel_iommu *),
3229 GFP_KERNEL);
3230 if (!g_iommus) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003231 pr_err("Allocating global iommu array failed\n");
Weidong Hand9630fe2008-12-08 11:06:32 +08003232 ret = -ENOMEM;
3233 goto error;
3234 }
3235
Omer Pelegaa473242016-04-20 11:33:02 +03003236 for_each_possible_cpu(cpu) {
3237 struct deferred_flush_data *dfd = per_cpu_ptr(&deferred_flush,
3238 cpu);
3239
3240 dfd->tables = kzalloc(g_num_of_iommus *
3241 sizeof(struct deferred_flush_table),
3242 GFP_KERNEL);
3243 if (!dfd->tables) {
3244 ret = -ENOMEM;
3245 goto free_g_iommus;
3246 }
3247
3248 spin_lock_init(&dfd->lock);
3249 setup_timer(&dfd->timer, flush_unmaps_timeout, cpu);
mark gross5e0d2a62008-03-04 15:22:08 -08003250 }
3251
Jiang Liu7c919772014-01-06 14:18:18 +08003252 for_each_active_iommu(iommu, drhd) {
Weidong Hand9630fe2008-12-08 11:06:32 +08003253 g_iommus[iommu->seq_id] = iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003254
Joerg Roedelb63d80d2015-06-12 09:14:34 +02003255 intel_iommu_init_qi(iommu);
3256
Suresh Siddhae61d98d2008-07-10 11:16:35 -07003257 ret = iommu_init_domains(iommu);
3258 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08003259 goto free_iommu;
Suresh Siddhae61d98d2008-07-10 11:16:35 -07003260
Joerg Roedel4158c2e2015-06-12 10:14:02 +02003261 init_translation_status(iommu);
3262
Joerg Roedel091d42e2015-06-12 11:56:10 +02003263 if (translation_pre_enabled(iommu) && !is_kdump_kernel()) {
3264 iommu_disable_translation(iommu);
3265 clear_translation_pre_enabled(iommu);
3266 pr_warn("Translation was enabled for %s but we are not in kdump mode\n",
3267 iommu->name);
3268 }
Joerg Roedel4158c2e2015-06-12 10:14:02 +02003269
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003270 /*
3271 * TBD:
3272 * we could share the same root & context tables
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003273 * among all IOMMU's. Need to Split it later.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003274 */
3275 ret = iommu_alloc_root_entry(iommu);
Jiang Liuffebeb42014-11-09 22:48:02 +08003276 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08003277 goto free_iommu;
Joerg Roedel5f0a7f72015-06-12 09:18:53 +02003278
Joerg Roedel091d42e2015-06-12 11:56:10 +02003279 if (translation_pre_enabled(iommu)) {
3280 pr_info("Translation already enabled - trying to copy translation structures\n");
3281
3282 ret = copy_translation_tables(iommu);
3283 if (ret) {
3284 /*
3285 * We found the IOMMU with translation
3286 * enabled - but failed to copy over the
3287 * old root-entry table. Try to proceed
3288 * by disabling translation now and
3289 * allocating a clean root-entry table.
3290 * This might cause DMAR faults, but
3291 * probably the dump will still succeed.
3292 */
3293 pr_err("Failed to copy translation tables from previous kernel for %s\n",
3294 iommu->name);
3295 iommu_disable_translation(iommu);
3296 clear_translation_pre_enabled(iommu);
3297 } else {
3298 pr_info("Copied translation tables from previous kernel for %s\n",
3299 iommu->name);
Joerg Roedela87f4912015-06-12 12:32:54 +02003300 copied_tables = true;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003301 }
3302 }
3303
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003304 if (!ecap_pass_through(iommu->ecap))
David Woodhouse19943b02009-08-04 16:19:20 +01003305 hw_pass_through = 0;
David Woodhouse8a94ade2015-03-24 14:54:56 +00003306#ifdef CONFIG_INTEL_IOMMU_SVM
3307 if (pasid_enabled(iommu))
3308 intel_svm_alloc_pasid_tables(iommu);
3309#endif
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003310 }
3311
Joerg Roedela4c34ff2016-06-17 11:29:48 +02003312 /*
3313 * Now that qi is enabled on all iommus, set the root entry and flush
3314 * caches. This is required on some Intel X58 chipsets, otherwise the
3315 * flush_context function will loop forever and the boot hangs.
3316 */
3317 for_each_active_iommu(iommu, drhd) {
3318 iommu_flush_write_buffer(iommu);
3319 iommu_set_root_entry(iommu);
3320 iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
3321 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
3322 }
3323
David Woodhouse19943b02009-08-04 16:19:20 +01003324 if (iommu_pass_through)
David Woodhousee0fc7e02009-09-30 09:12:17 -07003325 iommu_identity_mapping |= IDENTMAP_ALL;
3326
Suresh Siddhad3f13812011-08-23 17:05:25 -07003327#ifdef CONFIG_INTEL_IOMMU_BROKEN_GFX_WA
David Woodhousee0fc7e02009-09-30 09:12:17 -07003328 iommu_identity_mapping |= IDENTMAP_GFX;
David Woodhouse19943b02009-08-04 16:19:20 +01003329#endif
David Woodhousee0fc7e02009-09-30 09:12:17 -07003330
Ashok Raj24427cd2017-01-30 09:39:53 -08003331 check_tylersburg_isoch();
3332
Joerg Roedel86080cc2015-06-12 12:27:16 +02003333 if (iommu_identity_mapping) {
3334 ret = si_domain_init(hw_pass_through);
3335 if (ret)
3336 goto free_iommu;
3337 }
3338
David Woodhousee0fc7e02009-09-30 09:12:17 -07003339
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003340 /*
Joerg Roedela87f4912015-06-12 12:32:54 +02003341 * If we copied translations from a previous kernel in the kdump
3342 * case, we can not assign the devices to domains now, as that
3343 * would eliminate the old mappings. So skip this part and defer
3344 * the assignment to device driver initialization time.
3345 */
3346 if (copied_tables)
3347 goto domains_done;
3348
3349 /*
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003350 * If pass through is not set or not enabled, setup context entries for
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003351 * identity mappings for rmrr, gfx, and isa and may fall back to static
3352 * identity mapping if iommu_identity_mapping is set.
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003353 */
David Woodhouse19943b02009-08-04 16:19:20 +01003354 if (iommu_identity_mapping) {
3355 ret = iommu_prepare_static_identity_mapping(hw_pass_through);
3356 if (ret) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003357 pr_crit("Failed to setup IOMMU pass-through\n");
Jiang Liu989d51f2014-02-19 14:07:21 +08003358 goto free_iommu;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003359 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003360 }
David Woodhouse19943b02009-08-04 16:19:20 +01003361 /*
3362 * For each rmrr
3363 * for each dev attached to rmrr
3364 * do
3365 * locate drhd for dev, alloc domain for dev
3366 * allocate free domain
3367 * allocate page table entries for rmrr
3368 * if context not allocated for bus
3369 * allocate and init context
3370 * set present in root table for this bus
3371 * init context with domain, translation etc
3372 * endfor
3373 * endfor
3374 */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003375 pr_info("Setting RMRR:\n");
David Woodhouse19943b02009-08-04 16:19:20 +01003376 for_each_rmrr_units(rmrr) {
Jiang Liub683b232014-02-19 14:07:32 +08003377 /* some BIOS lists non-exist devices in DMAR table. */
3378 for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
David Woodhouse832bd852014-03-07 15:08:36 +00003379 i, dev) {
David Woodhouse0b9d9752014-03-09 15:48:15 -07003380 ret = iommu_prepare_rmrr_dev(rmrr, dev);
David Woodhouse19943b02009-08-04 16:19:20 +01003381 if (ret)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003382 pr_err("Mapping reserved region failed\n");
David Woodhouse19943b02009-08-04 16:19:20 +01003383 }
3384 }
3385
3386 iommu_prepare_isa();
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07003387
Joerg Roedela87f4912015-06-12 12:32:54 +02003388domains_done:
3389
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003390 /*
3391 * for each drhd
3392 * enable fault log
3393 * global invalidate context cache
3394 * global invalidate iotlb
3395 * enable translation
3396 */
Jiang Liu7c919772014-01-06 14:18:18 +08003397 for_each_iommu(iommu, drhd) {
Joseph Cihula51a63e62011-03-21 11:04:24 -07003398 if (drhd->ignored) {
3399 /*
3400 * we always have to disable PMRs or DMA may fail on
3401 * this device
3402 */
3403 if (force_on)
Jiang Liu7c919772014-01-06 14:18:18 +08003404 iommu_disable_protect_mem_regions(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003405 continue;
Joseph Cihula51a63e62011-03-21 11:04:24 -07003406 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003407
3408 iommu_flush_write_buffer(iommu);
3409
David Woodhousea222a7f2015-10-07 23:35:18 +01003410#ifdef CONFIG_INTEL_IOMMU_SVM
3411 if (pasid_enabled(iommu) && ecap_prs(iommu->ecap)) {
3412 ret = intel_svm_enable_prq(iommu);
3413 if (ret)
3414 goto free_iommu;
3415 }
3416#endif
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07003417 ret = dmar_set_interrupt(iommu);
3418 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08003419 goto free_iommu;
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07003420
Joerg Roedel8939ddf2015-06-12 14:40:01 +02003421 if (!translation_pre_enabled(iommu))
3422 iommu_enable_translation(iommu);
3423
David Woodhouseb94996c2009-09-19 15:28:12 -07003424 iommu_disable_protect_mem_regions(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003425 }
3426
3427 return 0;
Jiang Liu989d51f2014-02-19 14:07:21 +08003428
3429free_iommu:
Jiang Liuffebeb42014-11-09 22:48:02 +08003430 for_each_active_iommu(iommu, drhd) {
3431 disable_dmar_iommu(iommu);
Jiang Liua868e6b2014-01-06 14:18:20 +08003432 free_dmar_iommu(iommu);
Jiang Liuffebeb42014-11-09 22:48:02 +08003433 }
Jiang Liu989d51f2014-02-19 14:07:21 +08003434free_g_iommus:
Omer Pelegaa473242016-04-20 11:33:02 +03003435 for_each_possible_cpu(cpu)
3436 kfree(per_cpu_ptr(&deferred_flush, cpu)->tables);
Weidong Hand9630fe2008-12-08 11:06:32 +08003437 kfree(g_iommus);
Jiang Liu989d51f2014-02-19 14:07:21 +08003438error:
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003439 return ret;
3440}
3441
David Woodhouse5a5e02a2009-07-04 09:35:44 +01003442/* This takes a number of _MM_ pages, not VTD pages */
Omer Peleg2aac6302016-04-20 11:33:57 +03003443static unsigned long intel_alloc_iova(struct device *dev,
David Woodhouse875764d2009-06-28 21:20:51 +01003444 struct dmar_domain *domain,
3445 unsigned long nrpages, uint64_t dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003446{
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003447 unsigned long iova_pfn = 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003448
David Woodhouse875764d2009-06-28 21:20:51 +01003449 /* Restrict dma_mask to the width that the iommu can handle */
3450 dma_mask = min_t(uint64_t, DOMAIN_MAX_ADDR(domain->gaw), dma_mask);
Robin Murphy8f6429c2015-07-16 19:40:12 +01003451 /* Ensure we reserve the whole size-aligned region */
3452 nrpages = __roundup_pow_of_two(nrpages);
David Woodhouse875764d2009-06-28 21:20:51 +01003453
3454 if (!dmar_forcedac && dma_mask > DMA_BIT_MASK(32)) {
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003455 /*
3456 * First try to allocate an io virtual address in
Yang Hongyang284901a2009-04-06 19:01:15 -07003457 * DMA_BIT_MASK(32) and if that fails then try allocating
Joe Perches36098012007-12-17 11:40:11 -08003458 * from higher range
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003459 */
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003460 iova_pfn = alloc_iova_fast(&domain->iovad, nrpages,
3461 IOVA_PFN(DMA_BIT_MASK(32)));
3462 if (iova_pfn)
3463 return iova_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003464 }
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003465 iova_pfn = alloc_iova_fast(&domain->iovad, nrpages, IOVA_PFN(dma_mask));
3466 if (unlikely(!iova_pfn)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003467 pr_err("Allocating %ld-page iova for %s failed",
David Woodhouse207e3592014-03-09 16:12:32 -07003468 nrpages, dev_name(dev));
Omer Peleg2aac6302016-04-20 11:33:57 +03003469 return 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003470 }
3471
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003472 return iova_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003473}
3474
David Woodhoused4b709f2014-03-09 16:07:40 -07003475static struct dmar_domain *__get_valid_domain_for_dev(struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003476{
Joerg Roedel1c5ebba2016-08-25 13:52:51 +02003477 struct dmar_domain *domain, *tmp;
Joerg Roedelb1ce5b72015-09-23 19:16:01 +02003478 struct dmar_rmrr_unit *rmrr;
Joerg Roedelb1ce5b72015-09-23 19:16:01 +02003479 struct device *i_dev;
3480 int i, ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003481
Joerg Roedel1c5ebba2016-08-25 13:52:51 +02003482 domain = find_domain(dev);
3483 if (domain)
3484 goto out;
3485
3486 domain = find_or_alloc_domain(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
3487 if (!domain)
3488 goto out;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003489
Joerg Roedelb1ce5b72015-09-23 19:16:01 +02003490 /* We have a new domain - setup possible RMRRs for the device */
3491 rcu_read_lock();
3492 for_each_rmrr_units(rmrr) {
3493 for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
3494 i, i_dev) {
3495 if (i_dev != dev)
3496 continue;
3497
3498 ret = domain_prepare_identity_map(dev, domain,
3499 rmrr->base_address,
3500 rmrr->end_address);
3501 if (ret)
3502 dev_err(dev, "Mapping reserved region failed\n");
3503 }
3504 }
3505 rcu_read_unlock();
3506
Joerg Roedel1c5ebba2016-08-25 13:52:51 +02003507 tmp = set_domain_for_dev(dev, domain);
3508 if (!tmp || domain != tmp) {
3509 domain_exit(domain);
3510 domain = tmp;
3511 }
3512
3513out:
3514
3515 if (!domain)
3516 pr_err("Allocating domain for %s failed\n", dev_name(dev));
3517
3518
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003519 return domain;
3520}
3521
David Woodhoused4b709f2014-03-09 16:07:40 -07003522static inline struct dmar_domain *get_valid_domain_for_dev(struct device *dev)
David Woodhouse147202a2009-07-07 19:43:20 +01003523{
3524 struct device_domain_info *info;
3525
3526 /* No lock here, assumes no domain exit in normal case */
David Woodhoused4b709f2014-03-09 16:07:40 -07003527 info = dev->archdata.iommu;
David Woodhouse147202a2009-07-07 19:43:20 +01003528 if (likely(info))
3529 return info->domain;
3530
3531 return __get_valid_domain_for_dev(dev);
3532}
3533
David Woodhouseecb509e2014-03-09 16:29:55 -07003534/* Check if the dev needs to go through non-identity map and unmap process.*/
David Woodhouse73676832009-07-04 14:08:36 +01003535static int iommu_no_mapping(struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003536{
3537 int found;
3538
David Woodhouse3d891942014-03-06 15:59:26 +00003539 if (iommu_dummy(dev))
David Woodhouse1e4c64c2009-07-04 10:40:38 +01003540 return 1;
3541
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003542 if (!iommu_identity_mapping)
David Woodhouse1e4c64c2009-07-04 10:40:38 +01003543 return 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003544
David Woodhouse9b226622014-03-09 14:03:28 -07003545 found = identity_mapping(dev);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003546 if (found) {
David Woodhouseecb509e2014-03-09 16:29:55 -07003547 if (iommu_should_identity_map(dev, 0))
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003548 return 1;
3549 else {
3550 /*
3551 * 32 bit DMA is removed from si_domain and fall back
3552 * to non-identity mapping.
3553 */
Joerg Roedele6de0f82015-07-22 16:30:36 +02003554 dmar_remove_one_dev_info(si_domain, dev);
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003555 pr_info("32bit %s uses non-identity mapping\n",
3556 dev_name(dev));
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003557 return 0;
3558 }
3559 } else {
3560 /*
3561 * In case of a detached 64 bit DMA device from vm, the device
3562 * is put into si_domain for identity mapping.
3563 */
David Woodhouseecb509e2014-03-09 16:29:55 -07003564 if (iommu_should_identity_map(dev, 0)) {
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003565 int ret;
Joerg Roedel28ccce02015-07-21 14:45:31 +02003566 ret = domain_add_dev_info(si_domain, dev);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003567 if (!ret) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003568 pr_info("64bit %s uses identity mapping\n",
3569 dev_name(dev));
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003570 return 1;
3571 }
3572 }
3573 }
3574
David Woodhouse1e4c64c2009-07-04 10:40:38 +01003575 return 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003576}
3577
David Woodhouse5040a912014-03-09 16:14:00 -07003578static dma_addr_t __intel_map_single(struct device *dev, phys_addr_t paddr,
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003579 size_t size, int dir, u64 dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003580{
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003581 struct dmar_domain *domain;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003582 phys_addr_t start_paddr;
Omer Peleg2aac6302016-04-20 11:33:57 +03003583 unsigned long iova_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003584 int prot = 0;
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003585 int ret;
Weidong Han8c11e792008-12-08 15:29:22 +08003586 struct intel_iommu *iommu;
Fenghua Yu33041ec2009-08-04 15:10:59 -07003587 unsigned long paddr_pfn = paddr >> PAGE_SHIFT;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003588
3589 BUG_ON(dir == DMA_NONE);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003590
David Woodhouse5040a912014-03-09 16:14:00 -07003591 if (iommu_no_mapping(dev))
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003592 return paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003593
David Woodhouse5040a912014-03-09 16:14:00 -07003594 domain = get_valid_domain_for_dev(dev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003595 if (!domain)
3596 return 0;
3597
Weidong Han8c11e792008-12-08 15:29:22 +08003598 iommu = domain_get_iommu(domain);
David Woodhouse88cb6a72009-06-28 15:03:06 +01003599 size = aligned_nrpages(paddr, size);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003600
Omer Peleg2aac6302016-04-20 11:33:57 +03003601 iova_pfn = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size), dma_mask);
3602 if (!iova_pfn)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003603 goto error;
3604
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003605 /*
3606 * Check if DMAR supports zero-length reads on write only
3607 * mappings..
3608 */
3609 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08003610 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003611 prot |= DMA_PTE_READ;
3612 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
3613 prot |= DMA_PTE_WRITE;
3614 /*
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003615 * paddr - (paddr + size) might be partial page, we should map the whole
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003616 * page. Note: if two part of one page are separately mapped, we
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003617 * might have two guest_addr mapping to the same host paddr, but this
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003618 * is not a big problem
3619 */
Omer Peleg2aac6302016-04-20 11:33:57 +03003620 ret = domain_pfn_mapping(domain, mm_to_dma_pfn(iova_pfn),
Fenghua Yu33041ec2009-08-04 15:10:59 -07003621 mm_to_dma_pfn(paddr_pfn), size, prot);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003622 if (ret)
3623 goto error;
3624
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003625 /* it's a non-present to present mapping. Only flush if caching mode */
3626 if (cap_caching_mode(iommu->cap))
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02003627 iommu_flush_iotlb_psi(iommu, domain,
Omer Peleg2aac6302016-04-20 11:33:57 +03003628 mm_to_dma_pfn(iova_pfn),
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02003629 size, 0, 1);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003630 else
Weidong Han8c11e792008-12-08 15:29:22 +08003631 iommu_flush_write_buffer(iommu);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003632
Omer Peleg2aac6302016-04-20 11:33:57 +03003633 start_paddr = (phys_addr_t)iova_pfn << PAGE_SHIFT;
David Woodhouse03d6a242009-06-28 15:33:46 +01003634 start_paddr += paddr & ~PAGE_MASK;
3635 return start_paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003636
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003637error:
Omer Peleg2aac6302016-04-20 11:33:57 +03003638 if (iova_pfn)
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003639 free_iova_fast(&domain->iovad, iova_pfn, dma_to_mm_pfn(size));
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003640 pr_err("Device %s request: %zx@%llx dir %d --- failed\n",
David Woodhouse5040a912014-03-09 16:14:00 -07003641 dev_name(dev), size, (unsigned long long)paddr, dir);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003642 return 0;
3643}
3644
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003645static dma_addr_t intel_map_page(struct device *dev, struct page *page,
3646 unsigned long offset, size_t size,
3647 enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003648 unsigned long attrs)
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003649{
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003650 return __intel_map_single(dev, page_to_phys(page) + offset, size,
David Woodhouse46333e32014-03-10 20:01:21 -07003651 dir, *dev->dma_mask);
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003652}
3653
Omer Pelegaa473242016-04-20 11:33:02 +03003654static void flush_unmaps(struct deferred_flush_data *flush_data)
mark gross5e0d2a62008-03-04 15:22:08 -08003655{
mark gross80b20dd2008-04-18 13:53:58 -07003656 int i, j;
mark gross5e0d2a62008-03-04 15:22:08 -08003657
Omer Pelegaa473242016-04-20 11:33:02 +03003658 flush_data->timer_on = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08003659
3660 /* just flush them all */
3661 for (i = 0; i < g_num_of_iommus; i++) {
Weidong Hana2bb8452008-12-08 11:24:12 +08003662 struct intel_iommu *iommu = g_iommus[i];
Omer Pelegaa473242016-04-20 11:33:02 +03003663 struct deferred_flush_table *flush_table =
3664 &flush_data->tables[i];
Weidong Hana2bb8452008-12-08 11:24:12 +08003665 if (!iommu)
3666 continue;
Suresh Siddhac42d9f32008-07-10 11:16:36 -07003667
Omer Pelegaa473242016-04-20 11:33:02 +03003668 if (!flush_table->next)
Yu Zhao9dd2fe82009-05-18 13:51:36 +08003669 continue;
3670
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003671 /* In caching mode, global flushes turn emulation expensive */
3672 if (!cap_caching_mode(iommu->cap))
3673 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
Yu Zhao93a23a72009-05-18 13:51:37 +08003674 DMA_TLB_GLOBAL_FLUSH);
Omer Pelegaa473242016-04-20 11:33:02 +03003675 for (j = 0; j < flush_table->next; j++) {
Yu Zhao93a23a72009-05-18 13:51:37 +08003676 unsigned long mask;
Omer Peleg314f1dc2016-04-20 11:32:45 +03003677 struct deferred_flush_entry *entry =
Omer Pelegaa473242016-04-20 11:33:02 +03003678 &flush_table->entries[j];
Omer Peleg2aac6302016-04-20 11:33:57 +03003679 unsigned long iova_pfn = entry->iova_pfn;
Omer Peleg769530e2016-04-20 11:33:25 +03003680 unsigned long nrpages = entry->nrpages;
Omer Peleg314f1dc2016-04-20 11:32:45 +03003681 struct dmar_domain *domain = entry->domain;
3682 struct page *freelist = entry->freelist;
Yu Zhao93a23a72009-05-18 13:51:37 +08003683
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003684 /* On real hardware multiple invalidations are expensive */
3685 if (cap_caching_mode(iommu->cap))
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02003686 iommu_flush_iotlb_psi(iommu, domain,
Omer Peleg2aac6302016-04-20 11:33:57 +03003687 mm_to_dma_pfn(iova_pfn),
Omer Peleg769530e2016-04-20 11:33:25 +03003688 nrpages, !freelist, 0);
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003689 else {
Omer Peleg769530e2016-04-20 11:33:25 +03003690 mask = ilog2(nrpages);
Omer Peleg314f1dc2016-04-20 11:32:45 +03003691 iommu_flush_dev_iotlb(domain,
Omer Peleg2aac6302016-04-20 11:33:57 +03003692 (uint64_t)iova_pfn << PAGE_SHIFT, mask);
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003693 }
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003694 free_iova_fast(&domain->iovad, iova_pfn, nrpages);
Omer Peleg314f1dc2016-04-20 11:32:45 +03003695 if (freelist)
3696 dma_free_pagelist(freelist);
mark gross80b20dd2008-04-18 13:53:58 -07003697 }
Omer Pelegaa473242016-04-20 11:33:02 +03003698 flush_table->next = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08003699 }
3700
Omer Pelegaa473242016-04-20 11:33:02 +03003701 flush_data->size = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08003702}
3703
Omer Pelegaa473242016-04-20 11:33:02 +03003704static void flush_unmaps_timeout(unsigned long cpuid)
mark gross5e0d2a62008-03-04 15:22:08 -08003705{
Omer Pelegaa473242016-04-20 11:33:02 +03003706 struct deferred_flush_data *flush_data = per_cpu_ptr(&deferred_flush, cpuid);
mark gross80b20dd2008-04-18 13:53:58 -07003707 unsigned long flags;
3708
Omer Pelegaa473242016-04-20 11:33:02 +03003709 spin_lock_irqsave(&flush_data->lock, flags);
3710 flush_unmaps(flush_data);
3711 spin_unlock_irqrestore(&flush_data->lock, flags);
mark gross5e0d2a62008-03-04 15:22:08 -08003712}
3713
Omer Peleg2aac6302016-04-20 11:33:57 +03003714static void add_unmap(struct dmar_domain *dom, unsigned long iova_pfn,
Omer Peleg769530e2016-04-20 11:33:25 +03003715 unsigned long nrpages, struct page *freelist)
mark gross5e0d2a62008-03-04 15:22:08 -08003716{
3717 unsigned long flags;
Omer Peleg314f1dc2016-04-20 11:32:45 +03003718 int entry_id, iommu_id;
Weidong Han8c11e792008-12-08 15:29:22 +08003719 struct intel_iommu *iommu;
Omer Peleg314f1dc2016-04-20 11:32:45 +03003720 struct deferred_flush_entry *entry;
Omer Pelegaa473242016-04-20 11:33:02 +03003721 struct deferred_flush_data *flush_data;
3722 unsigned int cpuid;
mark gross5e0d2a62008-03-04 15:22:08 -08003723
Omer Pelegaa473242016-04-20 11:33:02 +03003724 cpuid = get_cpu();
3725 flush_data = per_cpu_ptr(&deferred_flush, cpuid);
3726
3727 /* Flush all CPUs' entries to avoid deferring too much. If
3728 * this becomes a bottleneck, can just flush us, and rely on
3729 * flush timer for the rest.
3730 */
3731 if (flush_data->size == HIGH_WATER_MARK) {
3732 int cpu;
3733
3734 for_each_online_cpu(cpu)
3735 flush_unmaps_timeout(cpu);
3736 }
3737
3738 spin_lock_irqsave(&flush_data->lock, flags);
mark gross80b20dd2008-04-18 13:53:58 -07003739
Weidong Han8c11e792008-12-08 15:29:22 +08003740 iommu = domain_get_iommu(dom);
3741 iommu_id = iommu->seq_id;
Suresh Siddhac42d9f32008-07-10 11:16:36 -07003742
Omer Pelegaa473242016-04-20 11:33:02 +03003743 entry_id = flush_data->tables[iommu_id].next;
3744 ++(flush_data->tables[iommu_id].next);
mark gross5e0d2a62008-03-04 15:22:08 -08003745
Omer Pelegaa473242016-04-20 11:33:02 +03003746 entry = &flush_data->tables[iommu_id].entries[entry_id];
Omer Peleg314f1dc2016-04-20 11:32:45 +03003747 entry->domain = dom;
Omer Peleg2aac6302016-04-20 11:33:57 +03003748 entry->iova_pfn = iova_pfn;
Omer Peleg769530e2016-04-20 11:33:25 +03003749 entry->nrpages = nrpages;
Omer Peleg314f1dc2016-04-20 11:32:45 +03003750 entry->freelist = freelist;
mark gross5e0d2a62008-03-04 15:22:08 -08003751
Omer Pelegaa473242016-04-20 11:33:02 +03003752 if (!flush_data->timer_on) {
3753 mod_timer(&flush_data->timer, jiffies + msecs_to_jiffies(10));
3754 flush_data->timer_on = 1;
mark gross5e0d2a62008-03-04 15:22:08 -08003755 }
Omer Pelegaa473242016-04-20 11:33:02 +03003756 flush_data->size++;
3757 spin_unlock_irqrestore(&flush_data->lock, flags);
3758
3759 put_cpu();
mark gross5e0d2a62008-03-04 15:22:08 -08003760}
3761
Omer Peleg769530e2016-04-20 11:33:25 +03003762static void intel_unmap(struct device *dev, dma_addr_t dev_addr, size_t size)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003763{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003764 struct dmar_domain *domain;
David Woodhoused794dc92009-06-28 00:27:49 +01003765 unsigned long start_pfn, last_pfn;
Omer Peleg769530e2016-04-20 11:33:25 +03003766 unsigned long nrpages;
Omer Peleg2aac6302016-04-20 11:33:57 +03003767 unsigned long iova_pfn;
Weidong Han8c11e792008-12-08 15:29:22 +08003768 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00003769 struct page *freelist;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003770
David Woodhouse73676832009-07-04 14:08:36 +01003771 if (iommu_no_mapping(dev))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003772 return;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003773
David Woodhouse1525a292014-03-06 16:19:30 +00003774 domain = find_domain(dev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003775 BUG_ON(!domain);
3776
Weidong Han8c11e792008-12-08 15:29:22 +08003777 iommu = domain_get_iommu(domain);
3778
Omer Peleg2aac6302016-04-20 11:33:57 +03003779 iova_pfn = IOVA_PFN(dev_addr);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003780
Omer Peleg769530e2016-04-20 11:33:25 +03003781 nrpages = aligned_nrpages(dev_addr, size);
Omer Peleg2aac6302016-04-20 11:33:57 +03003782 start_pfn = mm_to_dma_pfn(iova_pfn);
Omer Peleg769530e2016-04-20 11:33:25 +03003783 last_pfn = start_pfn + nrpages - 1;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003784
David Woodhoused794dc92009-06-28 00:27:49 +01003785 pr_debug("Device %s unmapping: pfn %lx-%lx\n",
David Woodhouse207e3592014-03-09 16:12:32 -07003786 dev_name(dev), start_pfn, last_pfn);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003787
David Woodhouseea8ea462014-03-05 17:09:32 +00003788 freelist = domain_unmap(domain, start_pfn, last_pfn);
David Woodhoused794dc92009-06-28 00:27:49 +01003789
mark gross5e0d2a62008-03-04 15:22:08 -08003790 if (intel_iommu_strict) {
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02003791 iommu_flush_iotlb_psi(iommu, domain, start_pfn,
Omer Peleg769530e2016-04-20 11:33:25 +03003792 nrpages, !freelist, 0);
mark gross5e0d2a62008-03-04 15:22:08 -08003793 /* free iova */
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003794 free_iova_fast(&domain->iovad, iova_pfn, dma_to_mm_pfn(nrpages));
David Woodhouseea8ea462014-03-05 17:09:32 +00003795 dma_free_pagelist(freelist);
mark gross5e0d2a62008-03-04 15:22:08 -08003796 } else {
Omer Peleg2aac6302016-04-20 11:33:57 +03003797 add_unmap(domain, iova_pfn, nrpages, freelist);
mark gross5e0d2a62008-03-04 15:22:08 -08003798 /*
3799 * queue up the release of the unmap to save the 1/6th of the
3800 * cpu used up by the iotlb flush operation...
3801 */
mark gross5e0d2a62008-03-04 15:22:08 -08003802 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003803}
3804
Jiang Liud41a4ad2014-07-11 14:19:34 +08003805static void intel_unmap_page(struct device *dev, dma_addr_t dev_addr,
3806 size_t size, enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003807 unsigned long attrs)
Jiang Liud41a4ad2014-07-11 14:19:34 +08003808{
Omer Peleg769530e2016-04-20 11:33:25 +03003809 intel_unmap(dev, dev_addr, size);
Jiang Liud41a4ad2014-07-11 14:19:34 +08003810}
3811
David Woodhouse5040a912014-03-09 16:14:00 -07003812static void *intel_alloc_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003813 dma_addr_t *dma_handle, gfp_t flags,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003814 unsigned long attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003815{
Akinobu Mita36746432014-06-04 16:06:51 -07003816 struct page *page = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003817 int order;
3818
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003819 size = PAGE_ALIGN(size);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003820 order = get_order(size);
Alex Williamsone8bb9102009-11-04 15:59:34 -07003821
David Woodhouse5040a912014-03-09 16:14:00 -07003822 if (!iommu_no_mapping(dev))
Alex Williamsone8bb9102009-11-04 15:59:34 -07003823 flags &= ~(GFP_DMA | GFP_DMA32);
David Woodhouse5040a912014-03-09 16:14:00 -07003824 else if (dev->coherent_dma_mask < dma_get_required_mask(dev)) {
3825 if (dev->coherent_dma_mask < DMA_BIT_MASK(32))
Alex Williamsone8bb9102009-11-04 15:59:34 -07003826 flags |= GFP_DMA;
3827 else
3828 flags |= GFP_DMA32;
3829 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003830
Mel Gormand0164ad2015-11-06 16:28:21 -08003831 if (gfpflags_allow_blocking(flags)) {
Akinobu Mita36746432014-06-04 16:06:51 -07003832 unsigned int count = size >> PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003833
Akinobu Mita36746432014-06-04 16:06:51 -07003834 page = dma_alloc_from_contiguous(dev, count, order);
3835 if (page && iommu_no_mapping(dev) &&
3836 page_to_phys(page) + size > dev->coherent_dma_mask) {
3837 dma_release_from_contiguous(dev, page, count);
3838 page = NULL;
3839 }
3840 }
3841
3842 if (!page)
3843 page = alloc_pages(flags, order);
3844 if (!page)
3845 return NULL;
3846 memset(page_address(page), 0, size);
3847
3848 *dma_handle = __intel_map_single(dev, page_to_phys(page), size,
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003849 DMA_BIDIRECTIONAL,
David Woodhouse5040a912014-03-09 16:14:00 -07003850 dev->coherent_dma_mask);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003851 if (*dma_handle)
Akinobu Mita36746432014-06-04 16:06:51 -07003852 return page_address(page);
3853 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
3854 __free_pages(page, order);
3855
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003856 return NULL;
3857}
3858
David Woodhouse5040a912014-03-09 16:14:00 -07003859static void intel_free_coherent(struct device *dev, size_t size, void *vaddr,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003860 dma_addr_t dma_handle, unsigned long attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003861{
3862 int order;
Akinobu Mita36746432014-06-04 16:06:51 -07003863 struct page *page = virt_to_page(vaddr);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003864
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003865 size = PAGE_ALIGN(size);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003866 order = get_order(size);
3867
Omer Peleg769530e2016-04-20 11:33:25 +03003868 intel_unmap(dev, dma_handle, size);
Akinobu Mita36746432014-06-04 16:06:51 -07003869 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
3870 __free_pages(page, order);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003871}
3872
David Woodhouse5040a912014-03-09 16:14:00 -07003873static void intel_unmap_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09003874 int nelems, enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003875 unsigned long attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003876{
Omer Peleg769530e2016-04-20 11:33:25 +03003877 dma_addr_t startaddr = sg_dma_address(sglist) & PAGE_MASK;
3878 unsigned long nrpages = 0;
3879 struct scatterlist *sg;
3880 int i;
3881
3882 for_each_sg(sglist, sg, nelems, i) {
3883 nrpages += aligned_nrpages(sg_dma_address(sg), sg_dma_len(sg));
3884 }
3885
3886 intel_unmap(dev, startaddr, nrpages << VTD_PAGE_SHIFT);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003887}
3888
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003889static int intel_nontranslate_map_sg(struct device *hddev,
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003890 struct scatterlist *sglist, int nelems, int dir)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003891{
3892 int i;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003893 struct scatterlist *sg;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003894
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003895 for_each_sg(sglist, sg, nelems, i) {
FUJITA Tomonori12d4d402007-10-23 09:32:25 +02003896 BUG_ON(!sg_page(sg));
Dan Williams3e6110f2015-12-15 12:54:06 -08003897 sg->dma_address = page_to_phys(sg_page(sg)) + sg->offset;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003898 sg->dma_length = sg->length;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003899 }
3900 return nelems;
3901}
3902
David Woodhouse5040a912014-03-09 16:14:00 -07003903static int intel_map_sg(struct device *dev, struct scatterlist *sglist, int nelems,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003904 enum dma_data_direction dir, unsigned long attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003905{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003906 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003907 struct dmar_domain *domain;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003908 size_t size = 0;
3909 int prot = 0;
Omer Peleg2aac6302016-04-20 11:33:57 +03003910 unsigned long iova_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003911 int ret;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003912 struct scatterlist *sg;
David Woodhouseb536d242009-06-28 14:49:31 +01003913 unsigned long start_vpfn;
Weidong Han8c11e792008-12-08 15:29:22 +08003914 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003915
3916 BUG_ON(dir == DMA_NONE);
David Woodhouse5040a912014-03-09 16:14:00 -07003917 if (iommu_no_mapping(dev))
3918 return intel_nontranslate_map_sg(dev, sglist, nelems, dir);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003919
David Woodhouse5040a912014-03-09 16:14:00 -07003920 domain = get_valid_domain_for_dev(dev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003921 if (!domain)
3922 return 0;
3923
Weidong Han8c11e792008-12-08 15:29:22 +08003924 iommu = domain_get_iommu(domain);
3925
David Woodhouseb536d242009-06-28 14:49:31 +01003926 for_each_sg(sglist, sg, nelems, i)
David Woodhouse88cb6a72009-06-28 15:03:06 +01003927 size += aligned_nrpages(sg->offset, sg->length);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003928
Omer Peleg2aac6302016-04-20 11:33:57 +03003929 iova_pfn = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size),
David Woodhouse5040a912014-03-09 16:14:00 -07003930 *dev->dma_mask);
Omer Peleg2aac6302016-04-20 11:33:57 +03003931 if (!iova_pfn) {
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003932 sglist->dma_length = 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003933 return 0;
3934 }
3935
3936 /*
3937 * Check if DMAR supports zero-length reads on write only
3938 * mappings..
3939 */
3940 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08003941 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003942 prot |= DMA_PTE_READ;
3943 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
3944 prot |= DMA_PTE_WRITE;
3945
Omer Peleg2aac6302016-04-20 11:33:57 +03003946 start_vpfn = mm_to_dma_pfn(iova_pfn);
David Woodhousee1605492009-06-29 11:17:38 +01003947
Fenghua Yuf5329592009-08-04 15:09:37 -07003948 ret = domain_sg_mapping(domain, start_vpfn, sglist, size, prot);
David Woodhousee1605492009-06-29 11:17:38 +01003949 if (unlikely(ret)) {
David Woodhousee1605492009-06-29 11:17:38 +01003950 dma_pte_free_pagetable(domain, start_vpfn,
3951 start_vpfn + size - 1);
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003952 free_iova_fast(&domain->iovad, iova_pfn, dma_to_mm_pfn(size));
David Woodhousee1605492009-06-29 11:17:38 +01003953 return 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003954 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003955
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003956 /* it's a non-present to present mapping. Only flush if caching mode */
3957 if (cap_caching_mode(iommu->cap))
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02003958 iommu_flush_iotlb_psi(iommu, domain, start_vpfn, size, 0, 1);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003959 else
Weidong Han8c11e792008-12-08 15:29:22 +08003960 iommu_flush_write_buffer(iommu);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003961
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003962 return nelems;
3963}
3964
FUJITA Tomonoridfb805e2009-01-28 21:53:17 +09003965static int intel_mapping_error(struct device *dev, dma_addr_t dma_addr)
3966{
3967 return !dma_addr;
3968}
3969
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09003970struct dma_map_ops intel_dma_ops = {
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003971 .alloc = intel_alloc_coherent,
3972 .free = intel_free_coherent,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003973 .map_sg = intel_map_sg,
3974 .unmap_sg = intel_unmap_sg,
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003975 .map_page = intel_map_page,
3976 .unmap_page = intel_unmap_page,
FUJITA Tomonoridfb805e2009-01-28 21:53:17 +09003977 .mapping_error = intel_mapping_error,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003978};
3979
3980static inline int iommu_domain_cache_init(void)
3981{
3982 int ret = 0;
3983
3984 iommu_domain_cache = kmem_cache_create("iommu_domain",
3985 sizeof(struct dmar_domain),
3986 0,
3987 SLAB_HWCACHE_ALIGN,
3988
3989 NULL);
3990 if (!iommu_domain_cache) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003991 pr_err("Couldn't create iommu_domain cache\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003992 ret = -ENOMEM;
3993 }
3994
3995 return ret;
3996}
3997
3998static inline int iommu_devinfo_cache_init(void)
3999{
4000 int ret = 0;
4001
4002 iommu_devinfo_cache = kmem_cache_create("iommu_devinfo",
4003 sizeof(struct device_domain_info),
4004 0,
4005 SLAB_HWCACHE_ALIGN,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004006 NULL);
4007 if (!iommu_devinfo_cache) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004008 pr_err("Couldn't create devinfo cache\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004009 ret = -ENOMEM;
4010 }
4011
4012 return ret;
4013}
4014
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004015static int __init iommu_init_mempool(void)
4016{
4017 int ret;
Sakari Ailusae1ff3d2015-07-13 14:31:28 +03004018 ret = iova_cache_get();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004019 if (ret)
4020 return ret;
4021
4022 ret = iommu_domain_cache_init();
4023 if (ret)
4024 goto domain_error;
4025
4026 ret = iommu_devinfo_cache_init();
4027 if (!ret)
4028 return ret;
4029
4030 kmem_cache_destroy(iommu_domain_cache);
4031domain_error:
Sakari Ailusae1ff3d2015-07-13 14:31:28 +03004032 iova_cache_put();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004033
4034 return -ENOMEM;
4035}
4036
4037static void __init iommu_exit_mempool(void)
4038{
4039 kmem_cache_destroy(iommu_devinfo_cache);
4040 kmem_cache_destroy(iommu_domain_cache);
Sakari Ailusae1ff3d2015-07-13 14:31:28 +03004041 iova_cache_put();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004042}
4043
Dan Williams556ab452010-07-23 15:47:56 -07004044static void quirk_ioat_snb_local_iommu(struct pci_dev *pdev)
4045{
4046 struct dmar_drhd_unit *drhd;
4047 u32 vtbar;
4048 int rc;
4049
4050 /* We know that this device on this chipset has its own IOMMU.
4051 * If we find it under a different IOMMU, then the BIOS is lying
4052 * to us. Hope that the IOMMU for this device is actually
4053 * disabled, and it needs no translation...
4054 */
4055 rc = pci_bus_read_config_dword(pdev->bus, PCI_DEVFN(0, 0), 0xb0, &vtbar);
4056 if (rc) {
4057 /* "can't" happen */
4058 dev_info(&pdev->dev, "failed to run vt-d quirk\n");
4059 return;
4060 }
4061 vtbar &= 0xffff0000;
4062
4063 /* we know that the this iommu should be at offset 0xa000 from vtbar */
4064 drhd = dmar_find_matched_drhd_unit(pdev);
4065 if (WARN_TAINT_ONCE(!drhd || drhd->reg_base_addr - vtbar != 0xa000,
4066 TAINT_FIRMWARE_WORKAROUND,
4067 "BIOS assigned incorrect VT-d unit for Intel(R) QuickData Technology device\n"))
4068 pdev->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
4069}
4070DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB, quirk_ioat_snb_local_iommu);
4071
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004072static void __init init_no_remapping_devices(void)
4073{
4074 struct dmar_drhd_unit *drhd;
David Woodhouse832bd852014-03-07 15:08:36 +00004075 struct device *dev;
Jiang Liub683b232014-02-19 14:07:32 +08004076 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004077
4078 for_each_drhd_unit(drhd) {
4079 if (!drhd->include_all) {
Jiang Liub683b232014-02-19 14:07:32 +08004080 for_each_active_dev_scope(drhd->devices,
4081 drhd->devices_cnt, i, dev)
4082 break;
David Woodhouse832bd852014-03-07 15:08:36 +00004083 /* ignore DMAR unit if no devices exist */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004084 if (i == drhd->devices_cnt)
4085 drhd->ignored = 1;
4086 }
4087 }
4088
Jiang Liu7c919772014-01-06 14:18:18 +08004089 for_each_active_drhd_unit(drhd) {
Jiang Liu7c919772014-01-06 14:18:18 +08004090 if (drhd->include_all)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004091 continue;
4092
Jiang Liub683b232014-02-19 14:07:32 +08004093 for_each_active_dev_scope(drhd->devices,
4094 drhd->devices_cnt, i, dev)
David Woodhouse832bd852014-03-07 15:08:36 +00004095 if (!dev_is_pci(dev) || !IS_GFX_DEVICE(to_pci_dev(dev)))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004096 break;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004097 if (i < drhd->devices_cnt)
4098 continue;
4099
David Woodhousec0771df2011-10-14 20:59:46 +01004100 /* This IOMMU has *only* gfx devices. Either bypass it or
4101 set the gfx_mapped flag, as appropriate */
4102 if (dmar_map_gfx) {
4103 intel_iommu_gfx_mapped = 1;
4104 } else {
4105 drhd->ignored = 1;
Jiang Liub683b232014-02-19 14:07:32 +08004106 for_each_active_dev_scope(drhd->devices,
4107 drhd->devices_cnt, i, dev)
David Woodhouse832bd852014-03-07 15:08:36 +00004108 dev->archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004109 }
4110 }
4111}
4112
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004113#ifdef CONFIG_SUSPEND
4114static int init_iommu_hw(void)
4115{
4116 struct dmar_drhd_unit *drhd;
4117 struct intel_iommu *iommu = NULL;
4118
4119 for_each_active_iommu(iommu, drhd)
4120 if (iommu->qi)
4121 dmar_reenable_qi(iommu);
4122
Joseph Cihulab7792602011-05-03 00:08:37 -07004123 for_each_iommu(iommu, drhd) {
4124 if (drhd->ignored) {
4125 /*
4126 * we always have to disable PMRs or DMA may fail on
4127 * this device
4128 */
4129 if (force_on)
4130 iommu_disable_protect_mem_regions(iommu);
4131 continue;
4132 }
4133
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004134 iommu_flush_write_buffer(iommu);
4135
4136 iommu_set_root_entry(iommu);
4137
4138 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01004139 DMA_CCMD_GLOBAL_INVL);
Jiang Liu2a41cce2014-07-11 14:19:33 +08004140 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
4141 iommu_enable_translation(iommu);
David Woodhouseb94996c2009-09-19 15:28:12 -07004142 iommu_disable_protect_mem_regions(iommu);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004143 }
4144
4145 return 0;
4146}
4147
4148static void iommu_flush_all(void)
4149{
4150 struct dmar_drhd_unit *drhd;
4151 struct intel_iommu *iommu;
4152
4153 for_each_active_iommu(iommu, drhd) {
4154 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01004155 DMA_CCMD_GLOBAL_INVL);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004156 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01004157 DMA_TLB_GLOBAL_FLUSH);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004158 }
4159}
4160
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004161static int iommu_suspend(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004162{
4163 struct dmar_drhd_unit *drhd;
4164 struct intel_iommu *iommu = NULL;
4165 unsigned long flag;
4166
4167 for_each_active_iommu(iommu, drhd) {
4168 iommu->iommu_state = kzalloc(sizeof(u32) * MAX_SR_DMAR_REGS,
4169 GFP_ATOMIC);
4170 if (!iommu->iommu_state)
4171 goto nomem;
4172 }
4173
4174 iommu_flush_all();
4175
4176 for_each_active_iommu(iommu, drhd) {
4177 iommu_disable_translation(iommu);
4178
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02004179 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004180
4181 iommu->iommu_state[SR_DMAR_FECTL_REG] =
4182 readl(iommu->reg + DMAR_FECTL_REG);
4183 iommu->iommu_state[SR_DMAR_FEDATA_REG] =
4184 readl(iommu->reg + DMAR_FEDATA_REG);
4185 iommu->iommu_state[SR_DMAR_FEADDR_REG] =
4186 readl(iommu->reg + DMAR_FEADDR_REG);
4187 iommu->iommu_state[SR_DMAR_FEUADDR_REG] =
4188 readl(iommu->reg + DMAR_FEUADDR_REG);
4189
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02004190 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004191 }
4192 return 0;
4193
4194nomem:
4195 for_each_active_iommu(iommu, drhd)
4196 kfree(iommu->iommu_state);
4197
4198 return -ENOMEM;
4199}
4200
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004201static void iommu_resume(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004202{
4203 struct dmar_drhd_unit *drhd;
4204 struct intel_iommu *iommu = NULL;
4205 unsigned long flag;
4206
4207 if (init_iommu_hw()) {
Joseph Cihulab7792602011-05-03 00:08:37 -07004208 if (force_on)
4209 panic("tboot: IOMMU setup failed, DMAR can not resume!\n");
4210 else
4211 WARN(1, "IOMMU setup failed, DMAR can not resume!\n");
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004212 return;
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004213 }
4214
4215 for_each_active_iommu(iommu, drhd) {
4216
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02004217 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004218
4219 writel(iommu->iommu_state[SR_DMAR_FECTL_REG],
4220 iommu->reg + DMAR_FECTL_REG);
4221 writel(iommu->iommu_state[SR_DMAR_FEDATA_REG],
4222 iommu->reg + DMAR_FEDATA_REG);
4223 writel(iommu->iommu_state[SR_DMAR_FEADDR_REG],
4224 iommu->reg + DMAR_FEADDR_REG);
4225 writel(iommu->iommu_state[SR_DMAR_FEUADDR_REG],
4226 iommu->reg + DMAR_FEUADDR_REG);
4227
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02004228 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004229 }
4230
4231 for_each_active_iommu(iommu, drhd)
4232 kfree(iommu->iommu_state);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004233}
4234
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004235static struct syscore_ops iommu_syscore_ops = {
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004236 .resume = iommu_resume,
4237 .suspend = iommu_suspend,
4238};
4239
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004240static void __init init_iommu_pm_ops(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004241{
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004242 register_syscore_ops(&iommu_syscore_ops);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004243}
4244
4245#else
Rafael J. Wysocki99592ba2011-06-07 21:32:31 +02004246static inline void init_iommu_pm_ops(void) {}
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004247#endif /* CONFIG_PM */
4248
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004249
Jiang Liuc2a0b532014-11-09 22:47:56 +08004250int __init dmar_parse_one_rmrr(struct acpi_dmar_header *header, void *arg)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004251{
4252 struct acpi_dmar_reserved_memory *rmrr;
4253 struct dmar_rmrr_unit *rmrru;
4254
4255 rmrru = kzalloc(sizeof(*rmrru), GFP_KERNEL);
4256 if (!rmrru)
4257 return -ENOMEM;
4258
4259 rmrru->hdr = header;
4260 rmrr = (struct acpi_dmar_reserved_memory *)header;
4261 rmrru->base_address = rmrr->base_address;
4262 rmrru->end_address = rmrr->end_address;
Jiang Liu2e455282014-02-19 14:07:36 +08004263 rmrru->devices = dmar_alloc_dev_scope((void *)(rmrr + 1),
4264 ((void *)rmrr) + rmrr->header.length,
4265 &rmrru->devices_cnt);
4266 if (rmrru->devices_cnt && rmrru->devices == NULL) {
4267 kfree(rmrru);
4268 return -ENOMEM;
4269 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004270
Jiang Liu2e455282014-02-19 14:07:36 +08004271 list_add(&rmrru->list, &dmar_rmrr_units);
4272
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004273 return 0;
4274}
4275
Jiang Liu6b197242014-11-09 22:47:58 +08004276static struct dmar_atsr_unit *dmar_find_atsr(struct acpi_dmar_atsr *atsr)
4277{
4278 struct dmar_atsr_unit *atsru;
4279 struct acpi_dmar_atsr *tmp;
4280
4281 list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
4282 tmp = (struct acpi_dmar_atsr *)atsru->hdr;
4283 if (atsr->segment != tmp->segment)
4284 continue;
4285 if (atsr->header.length != tmp->header.length)
4286 continue;
4287 if (memcmp(atsr, tmp, atsr->header.length) == 0)
4288 return atsru;
4289 }
4290
4291 return NULL;
4292}
4293
4294int dmar_parse_one_atsr(struct acpi_dmar_header *hdr, void *arg)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004295{
4296 struct acpi_dmar_atsr *atsr;
4297 struct dmar_atsr_unit *atsru;
4298
Jiang Liu6b197242014-11-09 22:47:58 +08004299 if (system_state != SYSTEM_BOOTING && !intel_iommu_enabled)
4300 return 0;
4301
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004302 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
Jiang Liu6b197242014-11-09 22:47:58 +08004303 atsru = dmar_find_atsr(atsr);
4304 if (atsru)
4305 return 0;
4306
4307 atsru = kzalloc(sizeof(*atsru) + hdr->length, GFP_KERNEL);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004308 if (!atsru)
4309 return -ENOMEM;
4310
Jiang Liu6b197242014-11-09 22:47:58 +08004311 /*
4312 * If memory is allocated from slab by ACPI _DSM method, we need to
4313 * copy the memory content because the memory buffer will be freed
4314 * on return.
4315 */
4316 atsru->hdr = (void *)(atsru + 1);
4317 memcpy(atsru->hdr, hdr, hdr->length);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004318 atsru->include_all = atsr->flags & 0x1;
Jiang Liu2e455282014-02-19 14:07:36 +08004319 if (!atsru->include_all) {
4320 atsru->devices = dmar_alloc_dev_scope((void *)(atsr + 1),
4321 (void *)atsr + atsr->header.length,
4322 &atsru->devices_cnt);
4323 if (atsru->devices_cnt && atsru->devices == NULL) {
4324 kfree(atsru);
4325 return -ENOMEM;
4326 }
4327 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004328
Jiang Liu0e242612014-02-19 14:07:34 +08004329 list_add_rcu(&atsru->list, &dmar_atsr_units);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004330
4331 return 0;
4332}
4333
Jiang Liu9bdc5312014-01-06 14:18:27 +08004334static void intel_iommu_free_atsr(struct dmar_atsr_unit *atsru)
4335{
4336 dmar_free_dev_scope(&atsru->devices, &atsru->devices_cnt);
4337 kfree(atsru);
4338}
4339
Jiang Liu6b197242014-11-09 22:47:58 +08004340int dmar_release_one_atsr(struct acpi_dmar_header *hdr, void *arg)
4341{
4342 struct acpi_dmar_atsr *atsr;
4343 struct dmar_atsr_unit *atsru;
4344
4345 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
4346 atsru = dmar_find_atsr(atsr);
4347 if (atsru) {
4348 list_del_rcu(&atsru->list);
4349 synchronize_rcu();
4350 intel_iommu_free_atsr(atsru);
4351 }
4352
4353 return 0;
4354}
4355
4356int dmar_check_one_atsr(struct acpi_dmar_header *hdr, void *arg)
4357{
4358 int i;
4359 struct device *dev;
4360 struct acpi_dmar_atsr *atsr;
4361 struct dmar_atsr_unit *atsru;
4362
4363 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
4364 atsru = dmar_find_atsr(atsr);
4365 if (!atsru)
4366 return 0;
4367
Linus Torvalds194dc872016-07-27 20:03:31 -07004368 if (!atsru->include_all && atsru->devices && atsru->devices_cnt) {
Jiang Liu6b197242014-11-09 22:47:58 +08004369 for_each_active_dev_scope(atsru->devices, atsru->devices_cnt,
4370 i, dev)
4371 return -EBUSY;
Linus Torvalds194dc872016-07-27 20:03:31 -07004372 }
Jiang Liu6b197242014-11-09 22:47:58 +08004373
4374 return 0;
4375}
4376
Jiang Liuffebeb42014-11-09 22:48:02 +08004377static int intel_iommu_add(struct dmar_drhd_unit *dmaru)
4378{
4379 int sp, ret = 0;
4380 struct intel_iommu *iommu = dmaru->iommu;
4381
4382 if (g_iommus[iommu->seq_id])
4383 return 0;
4384
4385 if (hw_pass_through && !ecap_pass_through(iommu->ecap)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004386 pr_warn("%s: Doesn't support hardware pass through.\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08004387 iommu->name);
4388 return -ENXIO;
4389 }
4390 if (!ecap_sc_support(iommu->ecap) &&
4391 domain_update_iommu_snooping(iommu)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004392 pr_warn("%s: Doesn't support snooping.\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08004393 iommu->name);
4394 return -ENXIO;
4395 }
4396 sp = domain_update_iommu_superpage(iommu) - 1;
4397 if (sp >= 0 && !(cap_super_page_val(iommu->cap) & (1 << sp))) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004398 pr_warn("%s: Doesn't support large page.\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08004399 iommu->name);
4400 return -ENXIO;
4401 }
4402
4403 /*
4404 * Disable translation if already enabled prior to OS handover.
4405 */
4406 if (iommu->gcmd & DMA_GCMD_TE)
4407 iommu_disable_translation(iommu);
4408
4409 g_iommus[iommu->seq_id] = iommu;
4410 ret = iommu_init_domains(iommu);
4411 if (ret == 0)
4412 ret = iommu_alloc_root_entry(iommu);
4413 if (ret)
4414 goto out;
4415
David Woodhouse8a94ade2015-03-24 14:54:56 +00004416#ifdef CONFIG_INTEL_IOMMU_SVM
4417 if (pasid_enabled(iommu))
4418 intel_svm_alloc_pasid_tables(iommu);
4419#endif
4420
Jiang Liuffebeb42014-11-09 22:48:02 +08004421 if (dmaru->ignored) {
4422 /*
4423 * we always have to disable PMRs or DMA may fail on this device
4424 */
4425 if (force_on)
4426 iommu_disable_protect_mem_regions(iommu);
4427 return 0;
4428 }
4429
4430 intel_iommu_init_qi(iommu);
4431 iommu_flush_write_buffer(iommu);
David Woodhousea222a7f2015-10-07 23:35:18 +01004432
4433#ifdef CONFIG_INTEL_IOMMU_SVM
4434 if (pasid_enabled(iommu) && ecap_prs(iommu->ecap)) {
4435 ret = intel_svm_enable_prq(iommu);
4436 if (ret)
4437 goto disable_iommu;
4438 }
4439#endif
Jiang Liuffebeb42014-11-09 22:48:02 +08004440 ret = dmar_set_interrupt(iommu);
4441 if (ret)
4442 goto disable_iommu;
4443
4444 iommu_set_root_entry(iommu);
4445 iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
4446 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
4447 iommu_enable_translation(iommu);
4448
Jiang Liuffebeb42014-11-09 22:48:02 +08004449 iommu_disable_protect_mem_regions(iommu);
4450 return 0;
4451
4452disable_iommu:
4453 disable_dmar_iommu(iommu);
4454out:
4455 free_dmar_iommu(iommu);
4456 return ret;
4457}
4458
Jiang Liu6b197242014-11-09 22:47:58 +08004459int dmar_iommu_hotplug(struct dmar_drhd_unit *dmaru, bool insert)
4460{
Jiang Liuffebeb42014-11-09 22:48:02 +08004461 int ret = 0;
4462 struct intel_iommu *iommu = dmaru->iommu;
4463
4464 if (!intel_iommu_enabled)
4465 return 0;
4466 if (iommu == NULL)
4467 return -EINVAL;
4468
4469 if (insert) {
4470 ret = intel_iommu_add(dmaru);
4471 } else {
4472 disable_dmar_iommu(iommu);
4473 free_dmar_iommu(iommu);
4474 }
4475
4476 return ret;
Jiang Liu6b197242014-11-09 22:47:58 +08004477}
4478
Jiang Liu9bdc5312014-01-06 14:18:27 +08004479static void intel_iommu_free_dmars(void)
4480{
4481 struct dmar_rmrr_unit *rmrru, *rmrr_n;
4482 struct dmar_atsr_unit *atsru, *atsr_n;
4483
4484 list_for_each_entry_safe(rmrru, rmrr_n, &dmar_rmrr_units, list) {
4485 list_del(&rmrru->list);
4486 dmar_free_dev_scope(&rmrru->devices, &rmrru->devices_cnt);
4487 kfree(rmrru);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004488 }
4489
Jiang Liu9bdc5312014-01-06 14:18:27 +08004490 list_for_each_entry_safe(atsru, atsr_n, &dmar_atsr_units, list) {
4491 list_del(&atsru->list);
4492 intel_iommu_free_atsr(atsru);
4493 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004494}
4495
4496int dmar_find_matched_atsr_unit(struct pci_dev *dev)
4497{
Jiang Liub683b232014-02-19 14:07:32 +08004498 int i, ret = 1;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004499 struct pci_bus *bus;
David Woodhouse832bd852014-03-07 15:08:36 +00004500 struct pci_dev *bridge = NULL;
4501 struct device *tmp;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004502 struct acpi_dmar_atsr *atsr;
4503 struct dmar_atsr_unit *atsru;
4504
4505 dev = pci_physfn(dev);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004506 for (bus = dev->bus; bus; bus = bus->parent) {
Jiang Liub5f82dd2014-02-19 14:07:31 +08004507 bridge = bus->self;
David Woodhoused14053b2015-10-15 09:28:06 +01004508 /* If it's an integrated device, allow ATS */
4509 if (!bridge)
4510 return 1;
4511 /* Connected via non-PCIe: no ATS */
4512 if (!pci_is_pcie(bridge) ||
Yijing Wang62f87c02012-07-24 17:20:03 +08004513 pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004514 return 0;
David Woodhoused14053b2015-10-15 09:28:06 +01004515 /* If we found the root port, look it up in the ATSR */
Jiang Liub5f82dd2014-02-19 14:07:31 +08004516 if (pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004517 break;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004518 }
4519
Jiang Liu0e242612014-02-19 14:07:34 +08004520 rcu_read_lock();
Jiang Liub5f82dd2014-02-19 14:07:31 +08004521 list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
4522 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
4523 if (atsr->segment != pci_domain_nr(dev->bus))
4524 continue;
4525
Jiang Liub683b232014-02-19 14:07:32 +08004526 for_each_dev_scope(atsru->devices, atsru->devices_cnt, i, tmp)
David Woodhouse832bd852014-03-07 15:08:36 +00004527 if (tmp == &bridge->dev)
Jiang Liub683b232014-02-19 14:07:32 +08004528 goto out;
Jiang Liub5f82dd2014-02-19 14:07:31 +08004529
4530 if (atsru->include_all)
Jiang Liub683b232014-02-19 14:07:32 +08004531 goto out;
Jiang Liub5f82dd2014-02-19 14:07:31 +08004532 }
Jiang Liub683b232014-02-19 14:07:32 +08004533 ret = 0;
4534out:
Jiang Liu0e242612014-02-19 14:07:34 +08004535 rcu_read_unlock();
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004536
Jiang Liub683b232014-02-19 14:07:32 +08004537 return ret;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004538}
4539
Jiang Liu59ce0512014-02-19 14:07:35 +08004540int dmar_iommu_notify_scope_dev(struct dmar_pci_notify_info *info)
4541{
4542 int ret = 0;
4543 struct dmar_rmrr_unit *rmrru;
4544 struct dmar_atsr_unit *atsru;
4545 struct acpi_dmar_atsr *atsr;
4546 struct acpi_dmar_reserved_memory *rmrr;
4547
4548 if (!intel_iommu_enabled && system_state != SYSTEM_BOOTING)
4549 return 0;
4550
4551 list_for_each_entry(rmrru, &dmar_rmrr_units, list) {
4552 rmrr = container_of(rmrru->hdr,
4553 struct acpi_dmar_reserved_memory, header);
4554 if (info->event == BUS_NOTIFY_ADD_DEVICE) {
4555 ret = dmar_insert_dev_scope(info, (void *)(rmrr + 1),
4556 ((void *)rmrr) + rmrr->header.length,
4557 rmrr->segment, rmrru->devices,
4558 rmrru->devices_cnt);
Jiang Liu27e24952014-06-20 15:08:06 +08004559 if(ret < 0)
Jiang Liu59ce0512014-02-19 14:07:35 +08004560 return ret;
Joerg Roedele6a8c9b2016-02-29 23:49:47 +01004561 } else if (info->event == BUS_NOTIFY_REMOVED_DEVICE) {
Jiang Liu27e24952014-06-20 15:08:06 +08004562 dmar_remove_dev_scope(info, rmrr->segment,
4563 rmrru->devices, rmrru->devices_cnt);
Jiang Liu59ce0512014-02-19 14:07:35 +08004564 }
4565 }
4566
4567 list_for_each_entry(atsru, &dmar_atsr_units, list) {
4568 if (atsru->include_all)
4569 continue;
4570
4571 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
4572 if (info->event == BUS_NOTIFY_ADD_DEVICE) {
4573 ret = dmar_insert_dev_scope(info, (void *)(atsr + 1),
4574 (void *)atsr + atsr->header.length,
4575 atsr->segment, atsru->devices,
4576 atsru->devices_cnt);
4577 if (ret > 0)
4578 break;
4579 else if(ret < 0)
4580 return ret;
Joerg Roedele6a8c9b2016-02-29 23:49:47 +01004581 } else if (info->event == BUS_NOTIFY_REMOVED_DEVICE) {
Jiang Liu59ce0512014-02-19 14:07:35 +08004582 if (dmar_remove_dev_scope(info, atsr->segment,
4583 atsru->devices, atsru->devices_cnt))
4584 break;
4585 }
4586 }
4587
4588 return 0;
4589}
4590
Fenghua Yu99dcade2009-11-11 07:23:06 -08004591/*
4592 * Here we only respond to action of unbound device from driver.
4593 *
4594 * Added device is not attached to its DMAR domain here yet. That will happen
4595 * when mapping the device to iova.
4596 */
4597static int device_notifier(struct notifier_block *nb,
4598 unsigned long action, void *data)
4599{
4600 struct device *dev = data;
Fenghua Yu99dcade2009-11-11 07:23:06 -08004601 struct dmar_domain *domain;
4602
David Woodhouse3d891942014-03-06 15:59:26 +00004603 if (iommu_dummy(dev))
David Woodhouse44cd6132009-12-02 10:18:30 +00004604 return 0;
4605
Joerg Roedel1196c2f2014-09-30 13:02:03 +02004606 if (action != BUS_NOTIFY_REMOVED_DEVICE)
Jiang Liu7e7dfab2014-02-19 14:07:23 +08004607 return 0;
4608
David Woodhouse1525a292014-03-06 16:19:30 +00004609 domain = find_domain(dev);
Fenghua Yu99dcade2009-11-11 07:23:06 -08004610 if (!domain)
4611 return 0;
4612
Joerg Roedele6de0f82015-07-22 16:30:36 +02004613 dmar_remove_one_dev_info(domain, dev);
Jiang Liuab8dfe22014-07-11 14:19:27 +08004614 if (!domain_type_is_vm_or_si(domain) && list_empty(&domain->devices))
Jiang Liu7e7dfab2014-02-19 14:07:23 +08004615 domain_exit(domain);
Alex Williamsona97590e2011-03-04 14:52:16 -07004616
Fenghua Yu99dcade2009-11-11 07:23:06 -08004617 return 0;
4618}
4619
4620static struct notifier_block device_nb = {
4621 .notifier_call = device_notifier,
4622};
4623
Jiang Liu75f05562014-02-19 14:07:37 +08004624static int intel_iommu_memory_notifier(struct notifier_block *nb,
4625 unsigned long val, void *v)
4626{
4627 struct memory_notify *mhp = v;
4628 unsigned long long start, end;
4629 unsigned long start_vpfn, last_vpfn;
4630
4631 switch (val) {
4632 case MEM_GOING_ONLINE:
4633 start = mhp->start_pfn << PAGE_SHIFT;
4634 end = ((mhp->start_pfn + mhp->nr_pages) << PAGE_SHIFT) - 1;
4635 if (iommu_domain_identity_map(si_domain, start, end)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004636 pr_warn("Failed to build identity map for [%llx-%llx]\n",
Jiang Liu75f05562014-02-19 14:07:37 +08004637 start, end);
4638 return NOTIFY_BAD;
4639 }
4640 break;
4641
4642 case MEM_OFFLINE:
4643 case MEM_CANCEL_ONLINE:
4644 start_vpfn = mm_to_dma_pfn(mhp->start_pfn);
4645 last_vpfn = mm_to_dma_pfn(mhp->start_pfn + mhp->nr_pages - 1);
4646 while (start_vpfn <= last_vpfn) {
4647 struct iova *iova;
4648 struct dmar_drhd_unit *drhd;
4649 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00004650 struct page *freelist;
Jiang Liu75f05562014-02-19 14:07:37 +08004651
4652 iova = find_iova(&si_domain->iovad, start_vpfn);
4653 if (iova == NULL) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004654 pr_debug("Failed get IOVA for PFN %lx\n",
Jiang Liu75f05562014-02-19 14:07:37 +08004655 start_vpfn);
4656 break;
4657 }
4658
4659 iova = split_and_remove_iova(&si_domain->iovad, iova,
4660 start_vpfn, last_vpfn);
4661 if (iova == NULL) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004662 pr_warn("Failed to split IOVA PFN [%lx-%lx]\n",
Jiang Liu75f05562014-02-19 14:07:37 +08004663 start_vpfn, last_vpfn);
4664 return NOTIFY_BAD;
4665 }
4666
David Woodhouseea8ea462014-03-05 17:09:32 +00004667 freelist = domain_unmap(si_domain, iova->pfn_lo,
4668 iova->pfn_hi);
4669
Jiang Liu75f05562014-02-19 14:07:37 +08004670 rcu_read_lock();
4671 for_each_active_iommu(iommu, drhd)
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02004672 iommu_flush_iotlb_psi(iommu, si_domain,
Jiang Liua156ef92014-07-11 14:19:36 +08004673 iova->pfn_lo, iova_size(iova),
David Woodhouseea8ea462014-03-05 17:09:32 +00004674 !freelist, 0);
Jiang Liu75f05562014-02-19 14:07:37 +08004675 rcu_read_unlock();
David Woodhouseea8ea462014-03-05 17:09:32 +00004676 dma_free_pagelist(freelist);
Jiang Liu75f05562014-02-19 14:07:37 +08004677
4678 start_vpfn = iova->pfn_hi + 1;
4679 free_iova_mem(iova);
4680 }
4681 break;
4682 }
4683
4684 return NOTIFY_OK;
4685}
4686
4687static struct notifier_block intel_iommu_memory_nb = {
4688 .notifier_call = intel_iommu_memory_notifier,
4689 .priority = 0
4690};
4691
Omer Peleg22e2f9f2016-04-20 11:34:11 +03004692static void free_all_cpu_cached_iovas(unsigned int cpu)
4693{
4694 int i;
4695
4696 for (i = 0; i < g_num_of_iommus; i++) {
4697 struct intel_iommu *iommu = g_iommus[i];
4698 struct dmar_domain *domain;
Aaron Campbell0caa7612016-07-02 21:23:24 -03004699 int did;
Omer Peleg22e2f9f2016-04-20 11:34:11 +03004700
4701 if (!iommu)
4702 continue;
4703
Jan Niehusmann3bd4f912016-06-06 14:20:11 +02004704 for (did = 0; did < cap_ndoms(iommu->cap); did++) {
Aaron Campbell0caa7612016-07-02 21:23:24 -03004705 domain = get_iommu_domain(iommu, (u16)did);
Omer Peleg22e2f9f2016-04-20 11:34:11 +03004706
4707 if (!domain)
4708 continue;
4709 free_cpu_cached_iovas(cpu, &domain->iovad);
4710 }
4711 }
4712}
4713
Omer Pelegaa473242016-04-20 11:33:02 +03004714static int intel_iommu_cpu_notifier(struct notifier_block *nfb,
4715 unsigned long action, void *v)
4716{
4717 unsigned int cpu = (unsigned long)v;
4718
4719 switch (action) {
4720 case CPU_DEAD:
4721 case CPU_DEAD_FROZEN:
Omer Peleg22e2f9f2016-04-20 11:34:11 +03004722 free_all_cpu_cached_iovas(cpu);
Omer Pelegaa473242016-04-20 11:33:02 +03004723 flush_unmaps_timeout(cpu);
4724 break;
4725 }
4726 return NOTIFY_OK;
4727}
4728
4729static struct notifier_block intel_iommu_cpu_nb = {
4730 .notifier_call = intel_iommu_cpu_notifier,
4731};
Alex Williamsona5459cf2014-06-12 16:12:31 -06004732
4733static ssize_t intel_iommu_show_version(struct device *dev,
4734 struct device_attribute *attr,
4735 char *buf)
4736{
4737 struct intel_iommu *iommu = dev_get_drvdata(dev);
4738 u32 ver = readl(iommu->reg + DMAR_VER_REG);
4739 return sprintf(buf, "%d:%d\n",
4740 DMAR_VER_MAJOR(ver), DMAR_VER_MINOR(ver));
4741}
4742static DEVICE_ATTR(version, S_IRUGO, intel_iommu_show_version, NULL);
4743
4744static ssize_t intel_iommu_show_address(struct device *dev,
4745 struct device_attribute *attr,
4746 char *buf)
4747{
4748 struct intel_iommu *iommu = dev_get_drvdata(dev);
4749 return sprintf(buf, "%llx\n", iommu->reg_phys);
4750}
4751static DEVICE_ATTR(address, S_IRUGO, intel_iommu_show_address, NULL);
4752
4753static ssize_t intel_iommu_show_cap(struct device *dev,
4754 struct device_attribute *attr,
4755 char *buf)
4756{
4757 struct intel_iommu *iommu = dev_get_drvdata(dev);
4758 return sprintf(buf, "%llx\n", iommu->cap);
4759}
4760static DEVICE_ATTR(cap, S_IRUGO, intel_iommu_show_cap, NULL);
4761
4762static ssize_t intel_iommu_show_ecap(struct device *dev,
4763 struct device_attribute *attr,
4764 char *buf)
4765{
4766 struct intel_iommu *iommu = dev_get_drvdata(dev);
4767 return sprintf(buf, "%llx\n", iommu->ecap);
4768}
4769static DEVICE_ATTR(ecap, S_IRUGO, intel_iommu_show_ecap, NULL);
4770
Alex Williamson2238c082015-07-14 15:24:53 -06004771static ssize_t intel_iommu_show_ndoms(struct device *dev,
4772 struct device_attribute *attr,
4773 char *buf)
4774{
4775 struct intel_iommu *iommu = dev_get_drvdata(dev);
4776 return sprintf(buf, "%ld\n", cap_ndoms(iommu->cap));
4777}
4778static DEVICE_ATTR(domains_supported, S_IRUGO, intel_iommu_show_ndoms, NULL);
4779
4780static ssize_t intel_iommu_show_ndoms_used(struct device *dev,
4781 struct device_attribute *attr,
4782 char *buf)
4783{
4784 struct intel_iommu *iommu = dev_get_drvdata(dev);
4785 return sprintf(buf, "%d\n", bitmap_weight(iommu->domain_ids,
4786 cap_ndoms(iommu->cap)));
4787}
4788static DEVICE_ATTR(domains_used, S_IRUGO, intel_iommu_show_ndoms_used, NULL);
4789
Alex Williamsona5459cf2014-06-12 16:12:31 -06004790static struct attribute *intel_iommu_attrs[] = {
4791 &dev_attr_version.attr,
4792 &dev_attr_address.attr,
4793 &dev_attr_cap.attr,
4794 &dev_attr_ecap.attr,
Alex Williamson2238c082015-07-14 15:24:53 -06004795 &dev_attr_domains_supported.attr,
4796 &dev_attr_domains_used.attr,
Alex Williamsona5459cf2014-06-12 16:12:31 -06004797 NULL,
4798};
4799
4800static struct attribute_group intel_iommu_group = {
4801 .name = "intel-iommu",
4802 .attrs = intel_iommu_attrs,
4803};
4804
4805const struct attribute_group *intel_iommu_groups[] = {
4806 &intel_iommu_group,
4807 NULL,
4808};
4809
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004810int __init intel_iommu_init(void)
4811{
Jiang Liu9bdc5312014-01-06 14:18:27 +08004812 int ret = -ENODEV;
Takao Indoh3a93c842013-04-23 17:35:03 +09004813 struct dmar_drhd_unit *drhd;
Jiang Liu7c919772014-01-06 14:18:18 +08004814 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004815
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004816 /* VT-d is required for a TXT/tboot launch, so enforce that */
4817 force_on = tboot_force_iommu();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004818
Jiang Liu3a5670e2014-02-19 14:07:33 +08004819 if (iommu_init_mempool()) {
4820 if (force_on)
4821 panic("tboot: Failed to initialize iommu memory\n");
4822 return -ENOMEM;
4823 }
4824
4825 down_write(&dmar_global_lock);
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004826 if (dmar_table_init()) {
4827 if (force_on)
4828 panic("tboot: Failed to initialize DMAR table\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08004829 goto out_free_dmar;
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004830 }
4831
Suresh Siddhac2c72862011-08-23 17:05:19 -07004832 if (dmar_dev_scope_init() < 0) {
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004833 if (force_on)
4834 panic("tboot: Failed to initialize DMAR device scope\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08004835 goto out_free_dmar;
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004836 }
Suresh Siddha1886e8a2008-07-10 11:16:37 -07004837
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09004838 if (no_iommu || dmar_disabled)
Jiang Liu9bdc5312014-01-06 14:18:27 +08004839 goto out_free_dmar;
Suresh Siddha2ae21012008-07-10 11:16:43 -07004840
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004841 if (list_empty(&dmar_rmrr_units))
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004842 pr_info("No RMRR found\n");
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004843
4844 if (list_empty(&dmar_atsr_units))
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004845 pr_info("No ATSR found\n");
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004846
Joseph Cihula51a63e62011-03-21 11:04:24 -07004847 if (dmar_init_reserved_ranges()) {
4848 if (force_on)
4849 panic("tboot: Failed to reserve iommu ranges\n");
Jiang Liu3a5670e2014-02-19 14:07:33 +08004850 goto out_free_reserved_range;
Joseph Cihula51a63e62011-03-21 11:04:24 -07004851 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004852
4853 init_no_remapping_devices();
4854
Joseph Cihulab7792602011-05-03 00:08:37 -07004855 ret = init_dmars();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004856 if (ret) {
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004857 if (force_on)
4858 panic("tboot: Failed to initialize DMARs\n");
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004859 pr_err("Initialization failed\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08004860 goto out_free_reserved_range;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004861 }
Jiang Liu3a5670e2014-02-19 14:07:33 +08004862 up_write(&dmar_global_lock);
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004863 pr_info("Intel(R) Virtualization Technology for Directed I/O\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004864
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09004865#ifdef CONFIG_SWIOTLB
4866 swiotlb = 0;
4867#endif
David Woodhouse19943b02009-08-04 16:19:20 +01004868 dma_ops = &intel_dma_ops;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07004869
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004870 init_iommu_pm_ops();
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004871
Alex Williamsona5459cf2014-06-12 16:12:31 -06004872 for_each_active_iommu(iommu, drhd)
4873 iommu->iommu_dev = iommu_device_create(NULL, iommu,
4874 intel_iommu_groups,
Kees Cook2439d4a2015-07-24 16:27:57 -07004875 "%s", iommu->name);
Alex Williamsona5459cf2014-06-12 16:12:31 -06004876
Joerg Roedel4236d97d2011-09-06 17:56:07 +02004877 bus_set_iommu(&pci_bus_type, &intel_iommu_ops);
Fenghua Yu99dcade2009-11-11 07:23:06 -08004878 bus_register_notifier(&pci_bus_type, &device_nb);
Jiang Liu75f05562014-02-19 14:07:37 +08004879 if (si_domain && !hw_pass_through)
4880 register_memory_notifier(&intel_iommu_memory_nb);
Omer Pelegaa473242016-04-20 11:33:02 +03004881 register_hotcpu_notifier(&intel_iommu_cpu_nb);
Fenghua Yu99dcade2009-11-11 07:23:06 -08004882
Eugeni Dodonov8bc1f852011-11-23 16:42:14 -02004883 intel_iommu_enabled = 1;
4884
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004885 return 0;
Jiang Liu9bdc5312014-01-06 14:18:27 +08004886
4887out_free_reserved_range:
4888 put_iova_domain(&reserved_iova_list);
Jiang Liu9bdc5312014-01-06 14:18:27 +08004889out_free_dmar:
4890 intel_iommu_free_dmars();
Jiang Liu3a5670e2014-02-19 14:07:33 +08004891 up_write(&dmar_global_lock);
4892 iommu_exit_mempool();
Jiang Liu9bdc5312014-01-06 14:18:27 +08004893 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004894}
Keshavamurthy, Anil Se8204822007-10-21 16:41:55 -07004895
Joerg Roedel2452d9d2015-07-23 16:20:14 +02004896static int domain_context_clear_one_cb(struct pci_dev *pdev, u16 alias, void *opaque)
Alex Williamson579305f2014-07-03 09:51:43 -06004897{
4898 struct intel_iommu *iommu = opaque;
4899
Joerg Roedel2452d9d2015-07-23 16:20:14 +02004900 domain_context_clear_one(iommu, PCI_BUS_NUM(alias), alias & 0xff);
Alex Williamson579305f2014-07-03 09:51:43 -06004901 return 0;
4902}
4903
4904/*
4905 * NB - intel-iommu lacks any sort of reference counting for the users of
4906 * dependent devices. If multiple endpoints have intersecting dependent
4907 * devices, unbinding the driver from any one of them will possibly leave
4908 * the others unable to operate.
4909 */
Joerg Roedel2452d9d2015-07-23 16:20:14 +02004910static void domain_context_clear(struct intel_iommu *iommu, struct device *dev)
Han, Weidong3199aa62009-02-26 17:31:12 +08004911{
David Woodhouse0bcb3e22014-03-06 17:12:03 +00004912 if (!iommu || !dev || !dev_is_pci(dev))
Han, Weidong3199aa62009-02-26 17:31:12 +08004913 return;
4914
Joerg Roedel2452d9d2015-07-23 16:20:14 +02004915 pci_for_each_dma_alias(to_pci_dev(dev), &domain_context_clear_one_cb, iommu);
Han, Weidong3199aa62009-02-26 17:31:12 +08004916}
4917
Joerg Roedel127c7612015-07-23 17:44:46 +02004918static void __dmar_remove_one_dev_info(struct device_domain_info *info)
Weidong Hanc7151a82008-12-08 22:51:37 +08004919{
Weidong Hanc7151a82008-12-08 22:51:37 +08004920 struct intel_iommu *iommu;
4921 unsigned long flags;
Weidong Hanc7151a82008-12-08 22:51:37 +08004922
Joerg Roedel55d94042015-07-22 16:50:40 +02004923 assert_spin_locked(&device_domain_lock);
4924
Joerg Roedelb608ac32015-07-21 18:19:08 +02004925 if (WARN_ON(!info))
Weidong Hanc7151a82008-12-08 22:51:37 +08004926 return;
4927
Joerg Roedel127c7612015-07-23 17:44:46 +02004928 iommu = info->iommu;
4929
4930 if (info->dev) {
4931 iommu_disable_dev_iotlb(info);
4932 domain_context_clear(iommu, info->dev);
4933 }
4934
Joerg Roedelb608ac32015-07-21 18:19:08 +02004935 unlink_domain_info(info);
Roland Dreier3e7abe22011-07-20 06:22:21 -07004936
Joerg Roedeld160aca2015-07-22 11:52:53 +02004937 spin_lock_irqsave(&iommu->lock, flags);
Joerg Roedel127c7612015-07-23 17:44:46 +02004938 domain_detach_iommu(info->domain, iommu);
Joerg Roedeld160aca2015-07-22 11:52:53 +02004939 spin_unlock_irqrestore(&iommu->lock, flags);
Joerg Roedel127c7612015-07-23 17:44:46 +02004940
4941 free_devinfo_mem(info);
Weidong Hanc7151a82008-12-08 22:51:37 +08004942}
4943
Joerg Roedel55d94042015-07-22 16:50:40 +02004944static void dmar_remove_one_dev_info(struct dmar_domain *domain,
4945 struct device *dev)
4946{
Joerg Roedel127c7612015-07-23 17:44:46 +02004947 struct device_domain_info *info;
Joerg Roedel55d94042015-07-22 16:50:40 +02004948 unsigned long flags;
4949
Weidong Hanc7151a82008-12-08 22:51:37 +08004950 spin_lock_irqsave(&device_domain_lock, flags);
Joerg Roedel127c7612015-07-23 17:44:46 +02004951 info = dev->archdata.iommu;
4952 __dmar_remove_one_dev_info(info);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004953 spin_unlock_irqrestore(&device_domain_lock, flags);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004954}
4955
4956static int md_domain_init(struct dmar_domain *domain, int guest_width)
4957{
4958 int adjust_width;
4959
Robin Murphy0fb5fe82015-01-12 17:51:16 +00004960 init_iova_domain(&domain->iovad, VTD_PAGE_SIZE, IOVA_START_PFN,
4961 DMA_32BIT_PFN);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004962 domain_reserve_special_ranges(domain);
4963
4964 /* calculate AGAW */
4965 domain->gaw = guest_width;
4966 adjust_width = guestwidth_to_adjustwidth(guest_width);
4967 domain->agaw = width_to_agaw(adjust_width);
4968
Weidong Han5e98c4b2008-12-08 23:03:27 +08004969 domain->iommu_coherency = 0;
Sheng Yangc5b15252009-08-06 13:31:56 +08004970 domain->iommu_snooping = 0;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01004971 domain->iommu_superpage = 0;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004972 domain->max_addr = 0;
Weidong Han5e98c4b2008-12-08 23:03:27 +08004973
4974 /* always allocate the top pgd */
Suresh Siddha4c923d42009-10-02 11:01:24 -07004975 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004976 if (!domain->pgd)
4977 return -ENOMEM;
4978 domain_flush_cache(domain, domain->pgd, PAGE_SIZE);
4979 return 0;
4980}
4981
Joerg Roedel00a77de2015-03-26 13:43:08 +01004982static struct iommu_domain *intel_iommu_domain_alloc(unsigned type)
Kay, Allen M38717942008-09-09 18:37:29 +03004983{
Joerg Roedel5d450802008-12-03 14:52:32 +01004984 struct dmar_domain *dmar_domain;
Joerg Roedel00a77de2015-03-26 13:43:08 +01004985 struct iommu_domain *domain;
4986
4987 if (type != IOMMU_DOMAIN_UNMANAGED)
4988 return NULL;
Kay, Allen M38717942008-09-09 18:37:29 +03004989
Jiang Liuab8dfe22014-07-11 14:19:27 +08004990 dmar_domain = alloc_domain(DOMAIN_FLAG_VIRTUAL_MACHINE);
Joerg Roedel5d450802008-12-03 14:52:32 +01004991 if (!dmar_domain) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004992 pr_err("Can't allocate dmar_domain\n");
Joerg Roedel00a77de2015-03-26 13:43:08 +01004993 return NULL;
Kay, Allen M38717942008-09-09 18:37:29 +03004994 }
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07004995 if (md_domain_init(dmar_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004996 pr_err("Domain initialization failed\n");
Jiang Liu92d03cc2014-02-19 14:07:28 +08004997 domain_exit(dmar_domain);
Joerg Roedel00a77de2015-03-26 13:43:08 +01004998 return NULL;
Kay, Allen M38717942008-09-09 18:37:29 +03004999 }
Allen Kay8140a952011-10-14 12:32:17 -07005000 domain_update_iommu_cap(dmar_domain);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005001
Joerg Roedel00a77de2015-03-26 13:43:08 +01005002 domain = &dmar_domain->domain;
Joerg Roedel8a0e7152012-01-26 19:40:54 +01005003 domain->geometry.aperture_start = 0;
5004 domain->geometry.aperture_end = __DOMAIN_MAX_ADDR(dmar_domain->gaw);
5005 domain->geometry.force_aperture = true;
5006
Joerg Roedel00a77de2015-03-26 13:43:08 +01005007 return domain;
Kay, Allen M38717942008-09-09 18:37:29 +03005008}
Kay, Allen M38717942008-09-09 18:37:29 +03005009
Joerg Roedel00a77de2015-03-26 13:43:08 +01005010static void intel_iommu_domain_free(struct iommu_domain *domain)
Kay, Allen M38717942008-09-09 18:37:29 +03005011{
Joerg Roedel00a77de2015-03-26 13:43:08 +01005012 domain_exit(to_dmar_domain(domain));
Kay, Allen M38717942008-09-09 18:37:29 +03005013}
Kay, Allen M38717942008-09-09 18:37:29 +03005014
Joerg Roedel4c5478c2008-12-03 14:58:24 +01005015static int intel_iommu_attach_device(struct iommu_domain *domain,
5016 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03005017{
Joerg Roedel00a77de2015-03-26 13:43:08 +01005018 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005019 struct intel_iommu *iommu;
5020 int addr_width;
David Woodhouse156baca2014-03-09 14:00:57 -07005021 u8 bus, devfn;
Kay, Allen M38717942008-09-09 18:37:29 +03005022
Alex Williamsonc875d2c2014-07-03 09:57:02 -06005023 if (device_is_rmrr_locked(dev)) {
5024 dev_warn(dev, "Device is ineligible for IOMMU domain attach due to platform RMRR requirement. Contact your platform vendor.\n");
5025 return -EPERM;
5026 }
5027
David Woodhouse7207d8f2014-03-09 16:31:06 -07005028 /* normally dev is not mapped */
5029 if (unlikely(domain_context_mapped(dev))) {
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005030 struct dmar_domain *old_domain;
5031
David Woodhouse1525a292014-03-06 16:19:30 +00005032 old_domain = find_domain(dev);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005033 if (old_domain) {
Joerg Roedeld160aca2015-07-22 11:52:53 +02005034 rcu_read_lock();
Joerg Roedelde7e8882015-07-22 11:58:07 +02005035 dmar_remove_one_dev_info(old_domain, dev);
Joerg Roedeld160aca2015-07-22 11:52:53 +02005036 rcu_read_unlock();
Joerg Roedel62c22162014-12-09 12:56:45 +01005037
5038 if (!domain_type_is_vm_or_si(old_domain) &&
5039 list_empty(&old_domain->devices))
5040 domain_exit(old_domain);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005041 }
5042 }
5043
David Woodhouse156baca2014-03-09 14:00:57 -07005044 iommu = device_to_iommu(dev, &bus, &devfn);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005045 if (!iommu)
5046 return -ENODEV;
5047
5048 /* check if this iommu agaw is sufficient for max mapped address */
5049 addr_width = agaw_to_width(iommu->agaw);
Tom Lyona99c47a2010-05-17 08:20:45 +01005050 if (addr_width > cap_mgaw(iommu->cap))
5051 addr_width = cap_mgaw(iommu->cap);
5052
5053 if (dmar_domain->max_addr > (1LL << addr_width)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005054 pr_err("%s: iommu width (%d) is not "
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005055 "sufficient for the mapped address (%llx)\n",
Tom Lyona99c47a2010-05-17 08:20:45 +01005056 __func__, addr_width, dmar_domain->max_addr);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005057 return -EFAULT;
5058 }
Tom Lyona99c47a2010-05-17 08:20:45 +01005059 dmar_domain->gaw = addr_width;
5060
5061 /*
5062 * Knock out extra levels of page tables if necessary
5063 */
5064 while (iommu->agaw < dmar_domain->agaw) {
5065 struct dma_pte *pte;
5066
5067 pte = dmar_domain->pgd;
5068 if (dma_pte_present(pte)) {
Sheng Yang25cbff12010-06-12 19:21:42 +08005069 dmar_domain->pgd = (struct dma_pte *)
5070 phys_to_virt(dma_pte_addr(pte));
Jan Kiszka7a661012010-11-02 08:05:51 +01005071 free_pgtable_page(pte);
Tom Lyona99c47a2010-05-17 08:20:45 +01005072 }
5073 dmar_domain->agaw--;
5074 }
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005075
Joerg Roedel28ccce02015-07-21 14:45:31 +02005076 return domain_add_dev_info(dmar_domain, dev);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005077}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005078
Joerg Roedel4c5478c2008-12-03 14:58:24 +01005079static void intel_iommu_detach_device(struct iommu_domain *domain,
5080 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03005081{
Joerg Roedele6de0f82015-07-22 16:30:36 +02005082 dmar_remove_one_dev_info(to_dmar_domain(domain), dev);
Kay, Allen M38717942008-09-09 18:37:29 +03005083}
Kay, Allen M38717942008-09-09 18:37:29 +03005084
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01005085static int intel_iommu_map(struct iommu_domain *domain,
5086 unsigned long iova, phys_addr_t hpa,
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02005087 size_t size, int iommu_prot)
Kay, Allen M38717942008-09-09 18:37:29 +03005088{
Joerg Roedel00a77de2015-03-26 13:43:08 +01005089 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005090 u64 max_addr;
Joerg Roedeldde57a22008-12-03 15:04:09 +01005091 int prot = 0;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005092 int ret;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005093
Joerg Roedeldde57a22008-12-03 15:04:09 +01005094 if (iommu_prot & IOMMU_READ)
5095 prot |= DMA_PTE_READ;
5096 if (iommu_prot & IOMMU_WRITE)
5097 prot |= DMA_PTE_WRITE;
Sheng Yang9cf066972009-03-18 15:33:07 +08005098 if ((iommu_prot & IOMMU_CACHE) && dmar_domain->iommu_snooping)
5099 prot |= DMA_PTE_SNP;
Joerg Roedeldde57a22008-12-03 15:04:09 +01005100
David Woodhouse163cc522009-06-28 00:51:17 +01005101 max_addr = iova + size;
Joerg Roedeldde57a22008-12-03 15:04:09 +01005102 if (dmar_domain->max_addr < max_addr) {
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005103 u64 end;
5104
5105 /* check if minimum agaw is sufficient for mapped address */
Tom Lyon8954da12010-05-17 08:19:52 +01005106 end = __DOMAIN_MAX_ADDR(dmar_domain->gaw) + 1;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005107 if (end < max_addr) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005108 pr_err("%s: iommu width (%d) is not "
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005109 "sufficient for the mapped address (%llx)\n",
Tom Lyon8954da12010-05-17 08:19:52 +01005110 __func__, dmar_domain->gaw, max_addr);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005111 return -EFAULT;
5112 }
Joerg Roedeldde57a22008-12-03 15:04:09 +01005113 dmar_domain->max_addr = max_addr;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005114 }
David Woodhousead051222009-06-28 14:22:28 +01005115 /* Round up size to next multiple of PAGE_SIZE, if it and
5116 the low bits of hpa would take us onto the next page */
David Woodhouse88cb6a72009-06-28 15:03:06 +01005117 size = aligned_nrpages(hpa, size);
David Woodhousead051222009-06-28 14:22:28 +01005118 ret = domain_pfn_mapping(dmar_domain, iova >> VTD_PAGE_SHIFT,
5119 hpa >> VTD_PAGE_SHIFT, size, prot);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005120 return ret;
Kay, Allen M38717942008-09-09 18:37:29 +03005121}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005122
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02005123static size_t intel_iommu_unmap(struct iommu_domain *domain,
David Woodhouseea8ea462014-03-05 17:09:32 +00005124 unsigned long iova, size_t size)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005125{
Joerg Roedel00a77de2015-03-26 13:43:08 +01005126 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
David Woodhouseea8ea462014-03-05 17:09:32 +00005127 struct page *freelist = NULL;
5128 struct intel_iommu *iommu;
5129 unsigned long start_pfn, last_pfn;
5130 unsigned int npages;
Joerg Roedel42e8c182015-07-21 15:50:02 +02005131 int iommu_id, level = 0;
Sheng Yang4b99d352009-07-08 11:52:52 +01005132
David Woodhouse5cf0a762014-03-19 16:07:49 +00005133 /* Cope with horrid API which requires us to unmap more than the
5134 size argument if it happens to be a large-page mapping. */
Joerg Roedeldc02e462015-08-13 11:15:13 +02005135 BUG_ON(!pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level));
David Woodhouse5cf0a762014-03-19 16:07:49 +00005136
5137 if (size < VTD_PAGE_SIZE << level_to_offset_bits(level))
5138 size = VTD_PAGE_SIZE << level_to_offset_bits(level);
5139
David Woodhouseea8ea462014-03-05 17:09:32 +00005140 start_pfn = iova >> VTD_PAGE_SHIFT;
5141 last_pfn = (iova + size - 1) >> VTD_PAGE_SHIFT;
5142
5143 freelist = domain_unmap(dmar_domain, start_pfn, last_pfn);
5144
5145 npages = last_pfn - start_pfn + 1;
5146
Joerg Roedel29a27712015-07-21 17:17:12 +02005147 for_each_domain_iommu(iommu_id, dmar_domain) {
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02005148 iommu = g_iommus[iommu_id];
David Woodhouseea8ea462014-03-05 17:09:32 +00005149
Joerg Roedel42e8c182015-07-21 15:50:02 +02005150 iommu_flush_iotlb_psi(g_iommus[iommu_id], dmar_domain,
5151 start_pfn, npages, !freelist, 0);
David Woodhouseea8ea462014-03-05 17:09:32 +00005152 }
5153
5154 dma_free_pagelist(freelist);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005155
David Woodhouse163cc522009-06-28 00:51:17 +01005156 if (dmar_domain->max_addr == iova + size)
5157 dmar_domain->max_addr = iova;
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01005158
David Woodhouse5cf0a762014-03-19 16:07:49 +00005159 return size;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005160}
Kay, Allen M38717942008-09-09 18:37:29 +03005161
Joerg Roedeld14d6572008-12-03 15:06:57 +01005162static phys_addr_t intel_iommu_iova_to_phys(struct iommu_domain *domain,
Varun Sethibb5547ac2013-03-29 01:23:58 +05305163 dma_addr_t iova)
Kay, Allen M38717942008-09-09 18:37:29 +03005164{
Joerg Roedel00a77de2015-03-26 13:43:08 +01005165 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
Kay, Allen M38717942008-09-09 18:37:29 +03005166 struct dma_pte *pte;
David Woodhouse5cf0a762014-03-19 16:07:49 +00005167 int level = 0;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005168 u64 phys = 0;
Kay, Allen M38717942008-09-09 18:37:29 +03005169
David Woodhouse5cf0a762014-03-19 16:07:49 +00005170 pte = pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level);
Kay, Allen M38717942008-09-09 18:37:29 +03005171 if (pte)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005172 phys = dma_pte_addr(pte);
Kay, Allen M38717942008-09-09 18:37:29 +03005173
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005174 return phys;
Kay, Allen M38717942008-09-09 18:37:29 +03005175}
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01005176
Joerg Roedel5d587b82014-09-05 10:50:45 +02005177static bool intel_iommu_capable(enum iommu_cap cap)
Sheng Yangdbb9fd82009-03-18 15:33:06 +08005178{
Sheng Yangdbb9fd82009-03-18 15:33:06 +08005179 if (cap == IOMMU_CAP_CACHE_COHERENCY)
Joerg Roedel5d587b82014-09-05 10:50:45 +02005180 return domain_update_iommu_snooping(NULL) == 1;
Tom Lyon323f99c2010-07-02 16:56:14 -04005181 if (cap == IOMMU_CAP_INTR_REMAP)
Joerg Roedel5d587b82014-09-05 10:50:45 +02005182 return irq_remapping_enabled == 1;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08005183
Joerg Roedel5d587b82014-09-05 10:50:45 +02005184 return false;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08005185}
5186
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005187static int intel_iommu_add_device(struct device *dev)
Alex Williamson70ae6f02011-10-21 15:56:11 -04005188{
Alex Williamsona5459cf2014-06-12 16:12:31 -06005189 struct intel_iommu *iommu;
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005190 struct iommu_group *group;
David Woodhouse156baca2014-03-09 14:00:57 -07005191 u8 bus, devfn;
Alex Williamson70ae6f02011-10-21 15:56:11 -04005192
Alex Williamsona5459cf2014-06-12 16:12:31 -06005193 iommu = device_to_iommu(dev, &bus, &devfn);
5194 if (!iommu)
Alex Williamson70ae6f02011-10-21 15:56:11 -04005195 return -ENODEV;
5196
Alex Williamsona5459cf2014-06-12 16:12:31 -06005197 iommu_device_link(iommu->iommu_dev, dev);
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005198
Alex Williamsone17f9ff2014-07-03 09:51:37 -06005199 group = iommu_group_get_for_dev(dev);
Alex Williamson783f1572012-05-30 14:19:43 -06005200
Alex Williamsone17f9ff2014-07-03 09:51:37 -06005201 if (IS_ERR(group))
5202 return PTR_ERR(group);
Alex Williamson70ae6f02011-10-21 15:56:11 -04005203
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005204 iommu_group_put(group);
Alex Williamsone17f9ff2014-07-03 09:51:37 -06005205 return 0;
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005206}
5207
5208static void intel_iommu_remove_device(struct device *dev)
5209{
Alex Williamsona5459cf2014-06-12 16:12:31 -06005210 struct intel_iommu *iommu;
5211 u8 bus, devfn;
5212
5213 iommu = device_to_iommu(dev, &bus, &devfn);
5214 if (!iommu)
5215 return;
5216
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005217 iommu_group_remove_device(dev);
Alex Williamsona5459cf2014-06-12 16:12:31 -06005218
5219 iommu_device_unlink(iommu->iommu_dev, dev);
Alex Williamson70ae6f02011-10-21 15:56:11 -04005220}
5221
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005222#ifdef CONFIG_INTEL_IOMMU_SVM
Jacob Panef414592016-12-06 10:14:23 -08005223#define MAX_NR_PASID_BITS (20)
5224static inline unsigned long intel_iommu_get_pts(struct intel_iommu *iommu)
5225{
5226 /*
5227 * Convert ecap_pss to extend context entry pts encoding, also
5228 * respect the soft pasid_max value set by the iommu.
5229 * - number of PASID bits = ecap_pss + 1
5230 * - number of PASID table entries = 2^(pts + 5)
5231 * Therefore, pts = ecap_pss - 4
5232 * e.g. KBL ecap_pss = 0x13, PASID has 20 bits, pts = 15
5233 */
5234 if (ecap_pss(iommu->ecap) < 5)
5235 return 0;
5236
5237 /* pasid_max is encoded as actual number of entries not the bits */
5238 return find_first_bit((unsigned long *)&iommu->pasid_max,
5239 MAX_NR_PASID_BITS) - 5;
5240}
5241
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005242int intel_iommu_enable_pasid(struct intel_iommu *iommu, struct intel_svm_dev *sdev)
5243{
5244 struct device_domain_info *info;
5245 struct context_entry *context;
5246 struct dmar_domain *domain;
5247 unsigned long flags;
5248 u64 ctx_lo;
5249 int ret;
5250
5251 domain = get_valid_domain_for_dev(sdev->dev);
5252 if (!domain)
5253 return -EINVAL;
5254
5255 spin_lock_irqsave(&device_domain_lock, flags);
5256 spin_lock(&iommu->lock);
5257
5258 ret = -EINVAL;
5259 info = sdev->dev->archdata.iommu;
5260 if (!info || !info->pasid_supported)
5261 goto out;
5262
5263 context = iommu_context_addr(iommu, info->bus, info->devfn, 0);
5264 if (WARN_ON(!context))
5265 goto out;
5266
5267 ctx_lo = context[0].lo;
5268
5269 sdev->did = domain->iommu_did[iommu->seq_id];
5270 sdev->sid = PCI_DEVID(info->bus, info->devfn);
5271
5272 if (!(ctx_lo & CONTEXT_PASIDE)) {
5273 context[1].hi = (u64)virt_to_phys(iommu->pasid_state_table);
Jacob Panef414592016-12-06 10:14:23 -08005274 context[1].lo = (u64)virt_to_phys(iommu->pasid_table) |
5275 intel_iommu_get_pts(iommu);
5276
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005277 wmb();
5278 /* CONTEXT_TT_MULTI_LEVEL and CONTEXT_TT_DEV_IOTLB are both
5279 * extended to permit requests-with-PASID if the PASIDE bit
5280 * is set. which makes sense. For CONTEXT_TT_PASS_THROUGH,
5281 * however, the PASIDE bit is ignored and requests-with-PASID
5282 * are unconditionally blocked. Which makes less sense.
5283 * So convert from CONTEXT_TT_PASS_THROUGH to one of the new
5284 * "guest mode" translation types depending on whether ATS
5285 * is available or not. Annoyingly, we can't use the new
5286 * modes *unless* PASIDE is set. */
5287 if ((ctx_lo & CONTEXT_TT_MASK) == (CONTEXT_TT_PASS_THROUGH << 2)) {
5288 ctx_lo &= ~CONTEXT_TT_MASK;
5289 if (info->ats_supported)
5290 ctx_lo |= CONTEXT_TT_PT_PASID_DEV_IOTLB << 2;
5291 else
5292 ctx_lo |= CONTEXT_TT_PT_PASID << 2;
5293 }
5294 ctx_lo |= CONTEXT_PASIDE;
David Woodhouse907fea32015-10-13 14:11:13 +01005295 if (iommu->pasid_state_table)
5296 ctx_lo |= CONTEXT_DINVE;
David Woodhousea222a7f2015-10-07 23:35:18 +01005297 if (info->pri_supported)
5298 ctx_lo |= CONTEXT_PRS;
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005299 context[0].lo = ctx_lo;
5300 wmb();
5301 iommu->flush.flush_context(iommu, sdev->did, sdev->sid,
5302 DMA_CCMD_MASK_NOBIT,
5303 DMA_CCMD_DEVICE_INVL);
5304 }
5305
5306 /* Enable PASID support in the device, if it wasn't already */
5307 if (!info->pasid_enabled)
5308 iommu_enable_dev_iotlb(info);
5309
5310 if (info->ats_enabled) {
5311 sdev->dev_iotlb = 1;
5312 sdev->qdep = info->ats_qdep;
5313 if (sdev->qdep >= QI_DEV_EIOTLB_MAX_INVS)
5314 sdev->qdep = 0;
5315 }
5316 ret = 0;
5317
5318 out:
5319 spin_unlock(&iommu->lock);
5320 spin_unlock_irqrestore(&device_domain_lock, flags);
5321
5322 return ret;
5323}
5324
5325struct intel_iommu *intel_svm_device_to_iommu(struct device *dev)
5326{
5327 struct intel_iommu *iommu;
5328 u8 bus, devfn;
5329
5330 if (iommu_dummy(dev)) {
5331 dev_warn(dev,
5332 "No IOMMU translation for device; cannot enable SVM\n");
5333 return NULL;
5334 }
5335
5336 iommu = device_to_iommu(dev, &bus, &devfn);
5337 if ((!iommu)) {
Sudeep Duttb9997e32015-10-18 20:54:37 -07005338 dev_err(dev, "No IOMMU for device; cannot enable SVM\n");
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005339 return NULL;
5340 }
5341
5342 if (!iommu->pasid_table) {
Sudeep Duttb9997e32015-10-18 20:54:37 -07005343 dev_err(dev, "PASID not enabled on IOMMU; cannot enable SVM\n");
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005344 return NULL;
5345 }
5346
5347 return iommu;
5348}
5349#endif /* CONFIG_INTEL_IOMMU_SVM */
5350
Thierry Redingb22f6432014-06-27 09:03:12 +02005351static const struct iommu_ops intel_iommu_ops = {
Joerg Roedel5d587b82014-09-05 10:50:45 +02005352 .capable = intel_iommu_capable,
Joerg Roedel00a77de2015-03-26 13:43:08 +01005353 .domain_alloc = intel_iommu_domain_alloc,
5354 .domain_free = intel_iommu_domain_free,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01005355 .attach_dev = intel_iommu_attach_device,
5356 .detach_dev = intel_iommu_detach_device,
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01005357 .map = intel_iommu_map,
5358 .unmap = intel_iommu_unmap,
Olav Haugan315786e2014-10-25 09:55:16 -07005359 .map_sg = default_iommu_map_sg,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01005360 .iova_to_phys = intel_iommu_iova_to_phys,
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005361 .add_device = intel_iommu_add_device,
5362 .remove_device = intel_iommu_remove_device,
Joerg Roedela960fad2015-10-21 23:51:39 +02005363 .device_group = pci_device_group,
Ohad Ben-Cohen6d1c56a2011-11-10 11:32:30 +02005364 .pgsize_bitmap = INTEL_IOMMU_PGSIZES,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01005365};
David Woodhouse9af88142009-02-13 23:18:03 +00005366
Daniel Vetter94526182013-01-20 23:50:13 +01005367static void quirk_iommu_g4x_gfx(struct pci_dev *dev)
5368{
5369 /* G4x/GM45 integrated gfx dmar support is totally busted. */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005370 pr_info("Disabling IOMMU for graphics on this chipset\n");
Daniel Vetter94526182013-01-20 23:50:13 +01005371 dmar_map_gfx = 0;
5372}
5373
5374DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_g4x_gfx);
5375DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_g4x_gfx);
5376DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_g4x_gfx);
5377DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_g4x_gfx);
5378DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_g4x_gfx);
5379DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_g4x_gfx);
5380DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_g4x_gfx);
5381
Greg Kroah-Hartmand34d6512012-12-21 15:05:21 -08005382static void quirk_iommu_rwbf(struct pci_dev *dev)
David Woodhouse9af88142009-02-13 23:18:03 +00005383{
5384 /*
5385 * Mobile 4 Series Chipset neglects to set RWBF capability,
Daniel Vetter210561f2013-01-21 19:48:59 +01005386 * but needs it. Same seems to hold for the desktop versions.
David Woodhouse9af88142009-02-13 23:18:03 +00005387 */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005388 pr_info("Forcing write-buffer flush capability\n");
David Woodhouse9af88142009-02-13 23:18:03 +00005389 rwbf_quirk = 1;
5390}
5391
5392DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_rwbf);
Daniel Vetter210561f2013-01-21 19:48:59 +01005393DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_rwbf);
5394DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_rwbf);
5395DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_rwbf);
5396DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_rwbf);
5397DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_rwbf);
5398DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_rwbf);
David Woodhousee0fc7e02009-09-30 09:12:17 -07005399
Adam Jacksoneecfd572010-08-25 21:17:34 +01005400#define GGC 0x52
5401#define GGC_MEMORY_SIZE_MASK (0xf << 8)
5402#define GGC_MEMORY_SIZE_NONE (0x0 << 8)
5403#define GGC_MEMORY_SIZE_1M (0x1 << 8)
5404#define GGC_MEMORY_SIZE_2M (0x3 << 8)
5405#define GGC_MEMORY_VT_ENABLED (0x8 << 8)
5406#define GGC_MEMORY_SIZE_2M_VT (0x9 << 8)
5407#define GGC_MEMORY_SIZE_3M_VT (0xa << 8)
5408#define GGC_MEMORY_SIZE_4M_VT (0xb << 8)
5409
Greg Kroah-Hartmand34d6512012-12-21 15:05:21 -08005410static void quirk_calpella_no_shadow_gtt(struct pci_dev *dev)
David Woodhouse9eecabc2010-09-21 22:28:23 +01005411{
5412 unsigned short ggc;
5413
Adam Jacksoneecfd572010-08-25 21:17:34 +01005414 if (pci_read_config_word(dev, GGC, &ggc))
David Woodhouse9eecabc2010-09-21 22:28:23 +01005415 return;
5416
Adam Jacksoneecfd572010-08-25 21:17:34 +01005417 if (!(ggc & GGC_MEMORY_VT_ENABLED)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005418 pr_info("BIOS has allocated no shadow GTT; disabling IOMMU for graphics\n");
David Woodhouse9eecabc2010-09-21 22:28:23 +01005419 dmar_map_gfx = 0;
David Woodhouse6fbcfb32011-09-25 19:11:14 -07005420 } else if (dmar_map_gfx) {
5421 /* we have to ensure the gfx device is idle before we flush */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005422 pr_info("Disabling batched IOTLB flush on Ironlake\n");
David Woodhouse6fbcfb32011-09-25 19:11:14 -07005423 intel_iommu_strict = 1;
5424 }
David Woodhouse9eecabc2010-09-21 22:28:23 +01005425}
5426DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0040, quirk_calpella_no_shadow_gtt);
5427DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0044, quirk_calpella_no_shadow_gtt);
5428DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0062, quirk_calpella_no_shadow_gtt);
5429DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x006a, quirk_calpella_no_shadow_gtt);
5430
David Woodhousee0fc7e02009-09-30 09:12:17 -07005431/* On Tylersburg chipsets, some BIOSes have been known to enable the
5432 ISOCH DMAR unit for the Azalia sound device, but not give it any
5433 TLB entries, which causes it to deadlock. Check for that. We do
5434 this in a function called from init_dmars(), instead of in a PCI
5435 quirk, because we don't want to print the obnoxious "BIOS broken"
5436 message if VT-d is actually disabled.
5437*/
5438static void __init check_tylersburg_isoch(void)
5439{
5440 struct pci_dev *pdev;
5441 uint32_t vtisochctrl;
5442
5443 /* If there's no Azalia in the system anyway, forget it. */
5444 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x3a3e, NULL);
5445 if (!pdev)
5446 return;
5447 pci_dev_put(pdev);
5448
5449 /* System Management Registers. Might be hidden, in which case
5450 we can't do the sanity check. But that's OK, because the
5451 known-broken BIOSes _don't_ actually hide it, so far. */
5452 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x342e, NULL);
5453 if (!pdev)
5454 return;
5455
5456 if (pci_read_config_dword(pdev, 0x188, &vtisochctrl)) {
5457 pci_dev_put(pdev);
5458 return;
5459 }
5460
5461 pci_dev_put(pdev);
5462
5463 /* If Azalia DMA is routed to the non-isoch DMAR unit, fine. */
5464 if (vtisochctrl & 1)
5465 return;
5466
5467 /* Drop all bits other than the number of TLB entries */
5468 vtisochctrl &= 0x1c;
5469
5470 /* If we have the recommended number of TLB entries (16), fine. */
5471 if (vtisochctrl == 0x10)
5472 return;
5473
5474 /* Zero TLB entries? You get to ride the short bus to school. */
5475 if (!vtisochctrl) {
5476 WARN(1, "Your BIOS is broken; DMA routed to ISOCH DMAR unit but no TLB space.\n"
5477 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
5478 dmi_get_system_info(DMI_BIOS_VENDOR),
5479 dmi_get_system_info(DMI_BIOS_VERSION),
5480 dmi_get_system_info(DMI_PRODUCT_VERSION));
5481 iommu_identity_mapping |= IDENTMAP_AZALIA;
5482 return;
5483 }
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005484
5485 pr_warn("Recommended TLB entries for ISOCH unit is 16; your BIOS set %d\n",
David Woodhousee0fc7e02009-09-30 09:12:17 -07005486 vtisochctrl);
5487}