blob: ef93f6285aa23fd168b87aeb1fa315b9ec3d83a3 [file] [log] [blame]
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001/*
2 * RTL8XXXU mac80211 USB driver
3 *
4 * Copyright (c) 2014 - 2015 Jes Sorensen <Jes.Sorensen@redhat.com>
5 *
6 * Portions, notably calibration code:
7 * Copyright(c) 2007 - 2011 Realtek Corporation. All rights reserved.
8 *
9 * This driver was written as a replacement for the vendor provided
10 * rtl8723au driver. As the Realtek 8xxx chips are very similar in
11 * their programming interface, I have started adding support for
12 * additional 8xxx chips like the 8192cu, 8188cus, etc.
13 *
14 * This program is free software; you can redistribute it and/or modify it
15 * under the terms of version 2 of the GNU General Public License as
16 * published by the Free Software Foundation.
17 *
18 * This program is distributed in the hope that it will be useful, but WITHOUT
19 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
20 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
21 * more details.
22 */
23
24#include <linux/init.h>
25#include <linux/kernel.h>
26#include <linux/sched.h>
27#include <linux/errno.h>
28#include <linux/slab.h>
29#include <linux/module.h>
30#include <linux/spinlock.h>
31#include <linux/list.h>
32#include <linux/usb.h>
33#include <linux/netdevice.h>
34#include <linux/etherdevice.h>
35#include <linux/ethtool.h>
36#include <linux/wireless.h>
37#include <linux/firmware.h>
38#include <linux/moduleparam.h>
39#include <net/mac80211.h>
40#include "rtl8xxxu.h"
41#include "rtl8xxxu_regs.h"
42
43#define DRIVER_NAME "rtl8xxxu"
44
Jes Sorensen3307d842016-02-29 17:03:59 -050045static int rtl8xxxu_debug = RTL8XXXU_DEBUG_EFUSE;
Jes Sorensen26f1fad2015-10-14 20:44:51 -040046static bool rtl8xxxu_ht40_2g;
47
48MODULE_AUTHOR("Jes Sorensen <Jes.Sorensen@redhat.com>");
49MODULE_DESCRIPTION("RTL8XXXu USB mac80211 Wireless LAN Driver");
50MODULE_LICENSE("GPL");
51MODULE_FIRMWARE("rtlwifi/rtl8723aufw_A.bin");
52MODULE_FIRMWARE("rtlwifi/rtl8723aufw_B.bin");
53MODULE_FIRMWARE("rtlwifi/rtl8723aufw_B_NoBT.bin");
54MODULE_FIRMWARE("rtlwifi/rtl8192cufw_A.bin");
55MODULE_FIRMWARE("rtlwifi/rtl8192cufw_B.bin");
56MODULE_FIRMWARE("rtlwifi/rtl8192cufw_TMSC.bin");
Jes Sorensenb001e082016-02-29 17:04:02 -050057MODULE_FIRMWARE("rtlwifi/rtl8192eu_nic.bin");
Jes Sorensen35a741f2016-02-29 17:04:10 -050058MODULE_FIRMWARE("rtlwifi/rtl8723bu_nic.bin");
59MODULE_FIRMWARE("rtlwifi/rtl8723bu_bt.bin");
Jes Sorensen26f1fad2015-10-14 20:44:51 -040060
61module_param_named(debug, rtl8xxxu_debug, int, 0600);
62MODULE_PARM_DESC(debug, "Set debug mask");
63module_param_named(ht40_2g, rtl8xxxu_ht40_2g, bool, 0600);
64MODULE_PARM_DESC(ht40_2g, "Enable HT40 support on the 2.4GHz band");
65
66#define USB_VENDOR_ID_REALTEK 0x0bda
67/* Minimum IEEE80211_MAX_FRAME_LEN */
68#define RTL_RX_BUFFER_SIZE IEEE80211_MAX_FRAME_LEN
69#define RTL8XXXU_RX_URBS 32
70#define RTL8XXXU_RX_URB_PENDING_WATER 8
71#define RTL8XXXU_TX_URBS 64
72#define RTL8XXXU_TX_URB_LOW_WATER 25
73#define RTL8XXXU_TX_URB_HIGH_WATER 32
74
75static int rtl8xxxu_submit_rx_urb(struct rtl8xxxu_priv *priv,
76 struct rtl8xxxu_rx_urb *rx_urb);
77
78static struct ieee80211_rate rtl8xxxu_rates[] = {
79 { .bitrate = 10, .hw_value = DESC_RATE_1M, .flags = 0 },
80 { .bitrate = 20, .hw_value = DESC_RATE_2M, .flags = 0 },
81 { .bitrate = 55, .hw_value = DESC_RATE_5_5M, .flags = 0 },
82 { .bitrate = 110, .hw_value = DESC_RATE_11M, .flags = 0 },
83 { .bitrate = 60, .hw_value = DESC_RATE_6M, .flags = 0 },
84 { .bitrate = 90, .hw_value = DESC_RATE_9M, .flags = 0 },
85 { .bitrate = 120, .hw_value = DESC_RATE_12M, .flags = 0 },
86 { .bitrate = 180, .hw_value = DESC_RATE_18M, .flags = 0 },
87 { .bitrate = 240, .hw_value = DESC_RATE_24M, .flags = 0 },
88 { .bitrate = 360, .hw_value = DESC_RATE_36M, .flags = 0 },
89 { .bitrate = 480, .hw_value = DESC_RATE_48M, .flags = 0 },
90 { .bitrate = 540, .hw_value = DESC_RATE_54M, .flags = 0 },
91};
92
93static struct ieee80211_channel rtl8xxxu_channels_2g[] = {
Johannes Berg57fbcce2016-04-12 15:56:15 +020094 { .band = NL80211_BAND_2GHZ, .center_freq = 2412,
Jes Sorensen26f1fad2015-10-14 20:44:51 -040095 .hw_value = 1, .max_power = 30 },
Johannes Berg57fbcce2016-04-12 15:56:15 +020096 { .band = NL80211_BAND_2GHZ, .center_freq = 2417,
Jes Sorensen26f1fad2015-10-14 20:44:51 -040097 .hw_value = 2, .max_power = 30 },
Johannes Berg57fbcce2016-04-12 15:56:15 +020098 { .band = NL80211_BAND_2GHZ, .center_freq = 2422,
Jes Sorensen26f1fad2015-10-14 20:44:51 -040099 .hw_value = 3, .max_power = 30 },
Johannes Berg57fbcce2016-04-12 15:56:15 +0200100 { .band = NL80211_BAND_2GHZ, .center_freq = 2427,
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400101 .hw_value = 4, .max_power = 30 },
Johannes Berg57fbcce2016-04-12 15:56:15 +0200102 { .band = NL80211_BAND_2GHZ, .center_freq = 2432,
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400103 .hw_value = 5, .max_power = 30 },
Johannes Berg57fbcce2016-04-12 15:56:15 +0200104 { .band = NL80211_BAND_2GHZ, .center_freq = 2437,
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400105 .hw_value = 6, .max_power = 30 },
Johannes Berg57fbcce2016-04-12 15:56:15 +0200106 { .band = NL80211_BAND_2GHZ, .center_freq = 2442,
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400107 .hw_value = 7, .max_power = 30 },
Johannes Berg57fbcce2016-04-12 15:56:15 +0200108 { .band = NL80211_BAND_2GHZ, .center_freq = 2447,
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400109 .hw_value = 8, .max_power = 30 },
Johannes Berg57fbcce2016-04-12 15:56:15 +0200110 { .band = NL80211_BAND_2GHZ, .center_freq = 2452,
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400111 .hw_value = 9, .max_power = 30 },
Johannes Berg57fbcce2016-04-12 15:56:15 +0200112 { .band = NL80211_BAND_2GHZ, .center_freq = 2457,
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400113 .hw_value = 10, .max_power = 30 },
Johannes Berg57fbcce2016-04-12 15:56:15 +0200114 { .band = NL80211_BAND_2GHZ, .center_freq = 2462,
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400115 .hw_value = 11, .max_power = 30 },
Johannes Berg57fbcce2016-04-12 15:56:15 +0200116 { .band = NL80211_BAND_2GHZ, .center_freq = 2467,
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400117 .hw_value = 12, .max_power = 30 },
Johannes Berg57fbcce2016-04-12 15:56:15 +0200118 { .band = NL80211_BAND_2GHZ, .center_freq = 2472,
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400119 .hw_value = 13, .max_power = 30 },
Johannes Berg57fbcce2016-04-12 15:56:15 +0200120 { .band = NL80211_BAND_2GHZ, .center_freq = 2484,
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400121 .hw_value = 14, .max_power = 30 }
122};
123
124static struct ieee80211_supported_band rtl8xxxu_supported_band = {
125 .channels = rtl8xxxu_channels_2g,
126 .n_channels = ARRAY_SIZE(rtl8xxxu_channels_2g),
127 .bitrates = rtl8xxxu_rates,
128 .n_bitrates = ARRAY_SIZE(rtl8xxxu_rates),
129};
130
131static struct rtl8xxxu_reg8val rtl8723a_mac_init_table[] = {
132 {0x420, 0x80}, {0x423, 0x00}, {0x430, 0x00}, {0x431, 0x00},
133 {0x432, 0x00}, {0x433, 0x01}, {0x434, 0x04}, {0x435, 0x05},
134 {0x436, 0x06}, {0x437, 0x07}, {0x438, 0x00}, {0x439, 0x00},
135 {0x43a, 0x00}, {0x43b, 0x01}, {0x43c, 0x04}, {0x43d, 0x05},
136 {0x43e, 0x06}, {0x43f, 0x07}, {0x440, 0x5d}, {0x441, 0x01},
137 {0x442, 0x00}, {0x444, 0x15}, {0x445, 0xf0}, {0x446, 0x0f},
138 {0x447, 0x00}, {0x458, 0x41}, {0x459, 0xa8}, {0x45a, 0x72},
139 {0x45b, 0xb9}, {0x460, 0x66}, {0x461, 0x66}, {0x462, 0x08},
140 {0x463, 0x03}, {0x4c8, 0xff}, {0x4c9, 0x08}, {0x4cc, 0xff},
141 {0x4cd, 0xff}, {0x4ce, 0x01}, {0x500, 0x26}, {0x501, 0xa2},
142 {0x502, 0x2f}, {0x503, 0x00}, {0x504, 0x28}, {0x505, 0xa3},
143 {0x506, 0x5e}, {0x507, 0x00}, {0x508, 0x2b}, {0x509, 0xa4},
144 {0x50a, 0x5e}, {0x50b, 0x00}, {0x50c, 0x4f}, {0x50d, 0xa4},
145 {0x50e, 0x00}, {0x50f, 0x00}, {0x512, 0x1c}, {0x514, 0x0a},
146 {0x515, 0x10}, {0x516, 0x0a}, {0x517, 0x10}, {0x51a, 0x16},
147 {0x524, 0x0f}, {0x525, 0x4f}, {0x546, 0x40}, {0x547, 0x00},
148 {0x550, 0x10}, {0x551, 0x10}, {0x559, 0x02}, {0x55a, 0x02},
149 {0x55d, 0xff}, {0x605, 0x30}, {0x608, 0x0e}, {0x609, 0x2a},
150 {0x652, 0x20}, {0x63c, 0x0a}, {0x63d, 0x0a}, {0x63e, 0x0e},
151 {0x63f, 0x0e}, {0x66e, 0x05}, {0x700, 0x21}, {0x701, 0x43},
152 {0x702, 0x65}, {0x703, 0x87}, {0x708, 0x21}, {0x709, 0x43},
153 {0x70a, 0x65}, {0x70b, 0x87}, {0xffff, 0xff},
154};
155
Jes Sorensenb7dd8ff2016-02-29 17:04:17 -0500156static struct rtl8xxxu_reg8val rtl8723b_mac_init_table[] = {
157 {0x02f, 0x30}, {0x035, 0x00}, {0x039, 0x08}, {0x04e, 0xe0},
158 {0x064, 0x00}, {0x067, 0x20}, {0x428, 0x0a}, {0x429, 0x10},
159 {0x430, 0x00}, {0x431, 0x00},
160 {0x432, 0x00}, {0x433, 0x01}, {0x434, 0x04}, {0x435, 0x05},
161 {0x436, 0x07}, {0x437, 0x08}, {0x43c, 0x04}, {0x43d, 0x05},
162 {0x43e, 0x07}, {0x43f, 0x08}, {0x440, 0x5d}, {0x441, 0x01},
163 {0x442, 0x00}, {0x444, 0x10}, {0x445, 0x00}, {0x446, 0x00},
164 {0x447, 0x00}, {0x448, 0x00}, {0x449, 0xf0}, {0x44a, 0x0f},
165 {0x44b, 0x3e}, {0x44c, 0x10}, {0x44d, 0x00}, {0x44e, 0x00},
166 {0x44f, 0x00}, {0x450, 0x00}, {0x451, 0xf0}, {0x452, 0x0f},
167 {0x453, 0x00}, {0x456, 0x5e}, {0x460, 0x66}, {0x461, 0x66},
168 {0x4c8, 0xff}, {0x4c9, 0x08}, {0x4cc, 0xff},
169 {0x4cd, 0xff}, {0x4ce, 0x01}, {0x500, 0x26}, {0x501, 0xa2},
170 {0x502, 0x2f}, {0x503, 0x00}, {0x504, 0x28}, {0x505, 0xa3},
171 {0x506, 0x5e}, {0x507, 0x00}, {0x508, 0x2b}, {0x509, 0xa4},
172 {0x50a, 0x5e}, {0x50b, 0x00}, {0x50c, 0x4f}, {0x50d, 0xa4},
173 {0x50e, 0x00}, {0x50f, 0x00}, {0x512, 0x1c}, {0x514, 0x0a},
174 {0x516, 0x0a}, {0x525, 0x4f},
175 {0x550, 0x10}, {0x551, 0x10}, {0x559, 0x02}, {0x55c, 0x50},
176 {0x55d, 0xff}, {0x605, 0x30}, {0x608, 0x0e}, {0x609, 0x2a},
177 {0x620, 0xff}, {0x621, 0xff}, {0x622, 0xff}, {0x623, 0xff},
178 {0x624, 0xff}, {0x625, 0xff}, {0x626, 0xff}, {0x627, 0xff},
179 {0x638, 0x50}, {0x63c, 0x0a}, {0x63d, 0x0a}, {0x63e, 0x0e},
180 {0x63f, 0x0e}, {0x640, 0x40}, {0x642, 0x40}, {0x643, 0x00},
181 {0x652, 0xc8}, {0x66e, 0x05}, {0x700, 0x21}, {0x701, 0x43},
182 {0x702, 0x65}, {0x703, 0x87}, {0x708, 0x21}, {0x709, 0x43},
183 {0x70a, 0x65}, {0x70b, 0x87}, {0x765, 0x18}, {0x76e, 0x04},
184 {0xffff, 0xff},
185};
186
Jes Sorensenc606e662016-04-07 14:19:16 -0400187static struct rtl8xxxu_reg8val rtl8192e_mac_init_table[] = {
188 {0x011, 0xeb}, {0x012, 0x07}, {0x014, 0x75}, {0x303, 0xa7},
189 {0x428, 0x0a}, {0x429, 0x10}, {0x430, 0x00}, {0x431, 0x00},
190 {0x432, 0x00}, {0x433, 0x01}, {0x434, 0x04}, {0x435, 0x05},
191 {0x436, 0x07}, {0x437, 0x08}, {0x43c, 0x04}, {0x43d, 0x05},
192 {0x43e, 0x07}, {0x43f, 0x08}, {0x440, 0x5d}, {0x441, 0x01},
193 {0x442, 0x00}, {0x444, 0x10}, {0x445, 0x00}, {0x446, 0x00},
194 {0x447, 0x00}, {0x448, 0x00}, {0x449, 0xf0}, {0x44a, 0x0f},
195 {0x44b, 0x3e}, {0x44c, 0x10}, {0x44d, 0x00}, {0x44e, 0x00},
196 {0x44f, 0x00}, {0x450, 0x00}, {0x451, 0xf0}, {0x452, 0x0f},
197 {0x453, 0x00}, {0x456, 0x5e}, {0x460, 0x66}, {0x461, 0x66},
198 {0x4c8, 0xff}, {0x4c9, 0x08}, {0x4cc, 0xff}, {0x4cd, 0xff},
199 {0x4ce, 0x01}, {0x500, 0x26}, {0x501, 0xa2}, {0x502, 0x2f},
200 {0x503, 0x00}, {0x504, 0x28}, {0x505, 0xa3}, {0x506, 0x5e},
201 {0x507, 0x00}, {0x508, 0x2b}, {0x509, 0xa4}, {0x50a, 0x5e},
202 {0x50b, 0x00}, {0x50c, 0x4f}, {0x50d, 0xa4}, {0x50e, 0x00},
203 {0x50f, 0x00}, {0x512, 0x1c}, {0x514, 0x0a}, {0x516, 0x0a},
204 {0x525, 0x4f}, {0x540, 0x12}, {0x541, 0x64}, {0x550, 0x10},
205 {0x551, 0x10}, {0x559, 0x02}, {0x55c, 0x50}, {0x55d, 0xff},
206 {0x605, 0x30}, {0x608, 0x0e}, {0x609, 0x2a}, {0x620, 0xff},
207 {0x621, 0xff}, {0x622, 0xff}, {0x623, 0xff}, {0x624, 0xff},
208 {0x625, 0xff}, {0x626, 0xff}, {0x627, 0xff}, {0x638, 0x50},
209 {0x63c, 0x0a}, {0x63d, 0x0a}, {0x63e, 0x0e}, {0x63f, 0x0e},
210 {0x640, 0x40}, {0x642, 0x40}, {0x643, 0x00}, {0x652, 0xc8},
211 {0x66e, 0x05}, {0x700, 0x21}, {0x701, 0x43}, {0x702, 0x65},
212 {0x703, 0x87}, {0x708, 0x21}, {0x709, 0x43}, {0x70a, 0x65},
213 {0x70b, 0x87},
214 {0xffff, 0xff},
215};
216
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400217static struct rtl8xxxu_reg32val rtl8723a_phy_1t_init_table[] = {
218 {0x800, 0x80040000}, {0x804, 0x00000003},
219 {0x808, 0x0000fc00}, {0x80c, 0x0000000a},
220 {0x810, 0x10001331}, {0x814, 0x020c3d10},
221 {0x818, 0x02200385}, {0x81c, 0x00000000},
222 {0x820, 0x01000100}, {0x824, 0x00390004},
223 {0x828, 0x00000000}, {0x82c, 0x00000000},
224 {0x830, 0x00000000}, {0x834, 0x00000000},
225 {0x838, 0x00000000}, {0x83c, 0x00000000},
226 {0x840, 0x00010000}, {0x844, 0x00000000},
227 {0x848, 0x00000000}, {0x84c, 0x00000000},
228 {0x850, 0x00000000}, {0x854, 0x00000000},
229 {0x858, 0x569a569a}, {0x85c, 0x001b25a4},
230 {0x860, 0x66f60110}, {0x864, 0x061f0130},
231 {0x868, 0x00000000}, {0x86c, 0x32323200},
232 {0x870, 0x07000760}, {0x874, 0x22004000},
233 {0x878, 0x00000808}, {0x87c, 0x00000000},
234 {0x880, 0xc0083070}, {0x884, 0x000004d5},
235 {0x888, 0x00000000}, {0x88c, 0xccc000c0},
236 {0x890, 0x00000800}, {0x894, 0xfffffffe},
237 {0x898, 0x40302010}, {0x89c, 0x00706050},
238 {0x900, 0x00000000}, {0x904, 0x00000023},
239 {0x908, 0x00000000}, {0x90c, 0x81121111},
240 {0xa00, 0x00d047c8}, {0xa04, 0x80ff000c},
241 {0xa08, 0x8c838300}, {0xa0c, 0x2e68120f},
242 {0xa10, 0x9500bb78}, {0xa14, 0x11144028},
243 {0xa18, 0x00881117}, {0xa1c, 0x89140f00},
244 {0xa20, 0x1a1b0000}, {0xa24, 0x090e1317},
245 {0xa28, 0x00000204}, {0xa2c, 0x00d30000},
246 {0xa70, 0x101fbf00}, {0xa74, 0x00000007},
247 {0xa78, 0x00000900},
248 {0xc00, 0x48071d40}, {0xc04, 0x03a05611},
249 {0xc08, 0x000000e4}, {0xc0c, 0x6c6c6c6c},
250 {0xc10, 0x08800000}, {0xc14, 0x40000100},
251 {0xc18, 0x08800000}, {0xc1c, 0x40000100},
252 {0xc20, 0x00000000}, {0xc24, 0x00000000},
253 {0xc28, 0x00000000}, {0xc2c, 0x00000000},
254 {0xc30, 0x69e9ac44}, {0xc34, 0x469652af},
255 {0xc38, 0x49795994}, {0xc3c, 0x0a97971c},
256 {0xc40, 0x1f7c403f}, {0xc44, 0x000100b7},
257 {0xc48, 0xec020107}, {0xc4c, 0x007f037f},
258 {0xc50, 0x69543420}, {0xc54, 0x43bc0094},
259 {0xc58, 0x69543420}, {0xc5c, 0x433c0094},
260 {0xc60, 0x00000000}, {0xc64, 0x7112848b},
261 {0xc68, 0x47c00bff}, {0xc6c, 0x00000036},
262 {0xc70, 0x2c7f000d}, {0xc74, 0x018610db},
263 {0xc78, 0x0000001f}, {0xc7c, 0x00b91612},
264 {0xc80, 0x40000100}, {0xc84, 0x20f60000},
265 {0xc88, 0x40000100}, {0xc8c, 0x20200000},
266 {0xc90, 0x00121820}, {0xc94, 0x00000000},
267 {0xc98, 0x00121820}, {0xc9c, 0x00007f7f},
268 {0xca0, 0x00000000}, {0xca4, 0x00000080},
269 {0xca8, 0x00000000}, {0xcac, 0x00000000},
270 {0xcb0, 0x00000000}, {0xcb4, 0x00000000},
271 {0xcb8, 0x00000000}, {0xcbc, 0x28000000},
272 {0xcc0, 0x00000000}, {0xcc4, 0x00000000},
273 {0xcc8, 0x00000000}, {0xccc, 0x00000000},
274 {0xcd0, 0x00000000}, {0xcd4, 0x00000000},
275 {0xcd8, 0x64b22427}, {0xcdc, 0x00766932},
276 {0xce0, 0x00222222}, {0xce4, 0x00000000},
277 {0xce8, 0x37644302}, {0xcec, 0x2f97d40c},
278 {0xd00, 0x00080740}, {0xd04, 0x00020401},
279 {0xd08, 0x0000907f}, {0xd0c, 0x20010201},
280 {0xd10, 0xa0633333}, {0xd14, 0x3333bc43},
281 {0xd18, 0x7a8f5b6b}, {0xd2c, 0xcc979975},
282 {0xd30, 0x00000000}, {0xd34, 0x80608000},
283 {0xd38, 0x00000000}, {0xd3c, 0x00027293},
284 {0xd40, 0x00000000}, {0xd44, 0x00000000},
285 {0xd48, 0x00000000}, {0xd4c, 0x00000000},
286 {0xd50, 0x6437140a}, {0xd54, 0x00000000},
287 {0xd58, 0x00000000}, {0xd5c, 0x30032064},
288 {0xd60, 0x4653de68}, {0xd64, 0x04518a3c},
289 {0xd68, 0x00002101}, {0xd6c, 0x2a201c16},
290 {0xd70, 0x1812362e}, {0xd74, 0x322c2220},
291 {0xd78, 0x000e3c24}, {0xe00, 0x2a2a2a2a},
292 {0xe04, 0x2a2a2a2a}, {0xe08, 0x03902a2a},
293 {0xe10, 0x2a2a2a2a}, {0xe14, 0x2a2a2a2a},
294 {0xe18, 0x2a2a2a2a}, {0xe1c, 0x2a2a2a2a},
295 {0xe28, 0x00000000}, {0xe30, 0x1000dc1f},
296 {0xe34, 0x10008c1f}, {0xe38, 0x02140102},
297 {0xe3c, 0x681604c2}, {0xe40, 0x01007c00},
298 {0xe44, 0x01004800}, {0xe48, 0xfb000000},
299 {0xe4c, 0x000028d1}, {0xe50, 0x1000dc1f},
300 {0xe54, 0x10008c1f}, {0xe58, 0x02140102},
301 {0xe5c, 0x28160d05}, {0xe60, 0x00000008},
302 {0xe68, 0x001b25a4}, {0xe6c, 0x631b25a0},
303 {0xe70, 0x631b25a0}, {0xe74, 0x081b25a0},
304 {0xe78, 0x081b25a0}, {0xe7c, 0x081b25a0},
305 {0xe80, 0x081b25a0}, {0xe84, 0x631b25a0},
306 {0xe88, 0x081b25a0}, {0xe8c, 0x631b25a0},
307 {0xed0, 0x631b25a0}, {0xed4, 0x631b25a0},
308 {0xed8, 0x631b25a0}, {0xedc, 0x001b25a0},
309 {0xee0, 0x001b25a0}, {0xeec, 0x6b1b25a0},
310 {0xf14, 0x00000003}, {0xf4c, 0x00000000},
311 {0xf00, 0x00000300},
312 {0xffff, 0xffffffff},
313};
314
Jes Sorensen36c32582016-02-29 17:04:14 -0500315static struct rtl8xxxu_reg32val rtl8723b_phy_1t_init_table[] = {
316 {0x800, 0x80040000}, {0x804, 0x00000003},
317 {0x808, 0x0000fc00}, {0x80c, 0x0000000a},
318 {0x810, 0x10001331}, {0x814, 0x020c3d10},
319 {0x818, 0x02200385}, {0x81c, 0x00000000},
320 {0x820, 0x01000100}, {0x824, 0x00190204},
321 {0x828, 0x00000000}, {0x82c, 0x00000000},
322 {0x830, 0x00000000}, {0x834, 0x00000000},
323 {0x838, 0x00000000}, {0x83c, 0x00000000},
324 {0x840, 0x00010000}, {0x844, 0x00000000},
325 {0x848, 0x00000000}, {0x84c, 0x00000000},
326 {0x850, 0x00000000}, {0x854, 0x00000000},
327 {0x858, 0x569a11a9}, {0x85c, 0x01000014},
328 {0x860, 0x66f60110}, {0x864, 0x061f0649},
329 {0x868, 0x00000000}, {0x86c, 0x27272700},
330 {0x870, 0x07000760}, {0x874, 0x25004000},
331 {0x878, 0x00000808}, {0x87c, 0x00000000},
332 {0x880, 0xb0000c1c}, {0x884, 0x00000001},
333 {0x888, 0x00000000}, {0x88c, 0xccc000c0},
334 {0x890, 0x00000800}, {0x894, 0xfffffffe},
335 {0x898, 0x40302010}, {0x89c, 0x00706050},
336 {0x900, 0x00000000}, {0x904, 0x00000023},
337 {0x908, 0x00000000}, {0x90c, 0x81121111},
338 {0x910, 0x00000002}, {0x914, 0x00000201},
339 {0xa00, 0x00d047c8}, {0xa04, 0x80ff800c},
340 {0xa08, 0x8c838300}, {0xa0c, 0x2e7f120f},
341 {0xa10, 0x9500bb78}, {0xa14, 0x1114d028},
342 {0xa18, 0x00881117}, {0xa1c, 0x89140f00},
343 {0xa20, 0x1a1b0000}, {0xa24, 0x090e1317},
344 {0xa28, 0x00000204}, {0xa2c, 0x00d30000},
345 {0xa70, 0x101fbf00}, {0xa74, 0x00000007},
346 {0xa78, 0x00000900}, {0xa7c, 0x225b0606},
347 {0xa80, 0x21806490}, {0xb2c, 0x00000000},
348 {0xc00, 0x48071d40}, {0xc04, 0x03a05611},
349 {0xc08, 0x000000e4}, {0xc0c, 0x6c6c6c6c},
350 {0xc10, 0x08800000}, {0xc14, 0x40000100},
351 {0xc18, 0x08800000}, {0xc1c, 0x40000100},
352 {0xc20, 0x00000000}, {0xc24, 0x00000000},
353 {0xc28, 0x00000000}, {0xc2c, 0x00000000},
354 {0xc30, 0x69e9ac44}, {0xc34, 0x469652af},
355 {0xc38, 0x49795994}, {0xc3c, 0x0a97971c},
356 {0xc40, 0x1f7c403f}, {0xc44, 0x000100b7},
357 {0xc48, 0xec020107}, {0xc4c, 0x007f037f},
358 {0xc50, 0x69553420}, {0xc54, 0x43bc0094},
359 {0xc58, 0x00013149}, {0xc5c, 0x00250492},
360 {0xc60, 0x00000000}, {0xc64, 0x7112848b},
361 {0xc68, 0x47c00bff}, {0xc6c, 0x00000036},
362 {0xc70, 0x2c7f000d}, {0xc74, 0x020610db},
363 {0xc78, 0x0000001f}, {0xc7c, 0x00b91612},
364 {0xc80, 0x390000e4}, {0xc84, 0x20f60000},
365 {0xc88, 0x40000100}, {0xc8c, 0x20200000},
366 {0xc90, 0x00020e1a}, {0xc94, 0x00000000},
367 {0xc98, 0x00020e1a}, {0xc9c, 0x00007f7f},
368 {0xca0, 0x00000000}, {0xca4, 0x000300a0},
369 {0xca8, 0x00000000}, {0xcac, 0x00000000},
370 {0xcb0, 0x00000000}, {0xcb4, 0x00000000},
371 {0xcb8, 0x00000000}, {0xcbc, 0x28000000},
372 {0xcc0, 0x00000000}, {0xcc4, 0x00000000},
373 {0xcc8, 0x00000000}, {0xccc, 0x00000000},
374 {0xcd0, 0x00000000}, {0xcd4, 0x00000000},
375 {0xcd8, 0x64b22427}, {0xcdc, 0x00766932},
376 {0xce0, 0x00222222}, {0xce4, 0x00000000},
377 {0xce8, 0x37644302}, {0xcec, 0x2f97d40c},
378 {0xd00, 0x00000740}, {0xd04, 0x40020401},
379 {0xd08, 0x0000907f}, {0xd0c, 0x20010201},
380 {0xd10, 0xa0633333}, {0xd14, 0x3333bc53},
381 {0xd18, 0x7a8f5b6f}, {0xd2c, 0xcc979975},
382 {0xd30, 0x00000000}, {0xd34, 0x80608000},
383 {0xd38, 0x00000000}, {0xd3c, 0x00127353},
384 {0xd40, 0x00000000}, {0xd44, 0x00000000},
385 {0xd48, 0x00000000}, {0xd4c, 0x00000000},
386 {0xd50, 0x6437140a}, {0xd54, 0x00000000},
387 {0xd58, 0x00000282}, {0xd5c, 0x30032064},
388 {0xd60, 0x4653de68}, {0xd64, 0x04518a3c},
389 {0xd68, 0x00002101}, {0xd6c, 0x2a201c16},
390 {0xd70, 0x1812362e}, {0xd74, 0x322c2220},
391 {0xd78, 0x000e3c24}, {0xe00, 0x2d2d2d2d},
392 {0xe04, 0x2d2d2d2d}, {0xe08, 0x0390272d},
393 {0xe10, 0x2d2d2d2d}, {0xe14, 0x2d2d2d2d},
394 {0xe18, 0x2d2d2d2d}, {0xe1c, 0x2d2d2d2d},
395 {0xe28, 0x00000000}, {0xe30, 0x1000dc1f},
396 {0xe34, 0x10008c1f}, {0xe38, 0x02140102},
397 {0xe3c, 0x681604c2}, {0xe40, 0x01007c00},
398 {0xe44, 0x01004800}, {0xe48, 0xfb000000},
399 {0xe4c, 0x000028d1}, {0xe50, 0x1000dc1f},
400 {0xe54, 0x10008c1f}, {0xe58, 0x02140102},
401 {0xe5c, 0x28160d05}, {0xe60, 0x00000008},
402 {0xe68, 0x001b2556}, {0xe6c, 0x00c00096},
403 {0xe70, 0x00c00096}, {0xe74, 0x01000056},
404 {0xe78, 0x01000014}, {0xe7c, 0x01000056},
405 {0xe80, 0x01000014}, {0xe84, 0x00c00096},
406 {0xe88, 0x01000056}, {0xe8c, 0x00c00096},
407 {0xed0, 0x00c00096}, {0xed4, 0x00c00096},
408 {0xed8, 0x00c00096}, {0xedc, 0x000000d6},
409 {0xee0, 0x000000d6}, {0xeec, 0x01c00016},
410 {0xf14, 0x00000003}, {0xf4c, 0x00000000},
411 {0xf00, 0x00000300},
412 {0x820, 0x01000100}, {0x800, 0x83040000},
413 {0xffff, 0xffffffff},
414};
415
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400416static struct rtl8xxxu_reg32val rtl8192cu_phy_2t_init_table[] = {
417 {0x024, 0x0011800f}, {0x028, 0x00ffdb83},
418 {0x800, 0x80040002}, {0x804, 0x00000003},
419 {0x808, 0x0000fc00}, {0x80c, 0x0000000a},
420 {0x810, 0x10000330}, {0x814, 0x020c3d10},
421 {0x818, 0x02200385}, {0x81c, 0x00000000},
422 {0x820, 0x01000100}, {0x824, 0x00390004},
423 {0x828, 0x01000100}, {0x82c, 0x00390004},
424 {0x830, 0x27272727}, {0x834, 0x27272727},
425 {0x838, 0x27272727}, {0x83c, 0x27272727},
426 {0x840, 0x00010000}, {0x844, 0x00010000},
427 {0x848, 0x27272727}, {0x84c, 0x27272727},
428 {0x850, 0x00000000}, {0x854, 0x00000000},
429 {0x858, 0x569a569a}, {0x85c, 0x0c1b25a4},
430 {0x860, 0x66e60230}, {0x864, 0x061f0130},
431 {0x868, 0x27272727}, {0x86c, 0x2b2b2b27},
432 {0x870, 0x07000700}, {0x874, 0x22184000},
433 {0x878, 0x08080808}, {0x87c, 0x00000000},
434 {0x880, 0xc0083070}, {0x884, 0x000004d5},
435 {0x888, 0x00000000}, {0x88c, 0xcc0000c0},
436 {0x890, 0x00000800}, {0x894, 0xfffffffe},
437 {0x898, 0x40302010}, {0x89c, 0x00706050},
438 {0x900, 0x00000000}, {0x904, 0x00000023},
439 {0x908, 0x00000000}, {0x90c, 0x81121313},
440 {0xa00, 0x00d047c8}, {0xa04, 0x80ff000c},
441 {0xa08, 0x8c838300}, {0xa0c, 0x2e68120f},
442 {0xa10, 0x9500bb78}, {0xa14, 0x11144028},
443 {0xa18, 0x00881117}, {0xa1c, 0x89140f00},
444 {0xa20, 0x1a1b0000}, {0xa24, 0x090e1317},
445 {0xa28, 0x00000204}, {0xa2c, 0x00d30000},
446 {0xa70, 0x101fbf00}, {0xa74, 0x00000007},
447 {0xc00, 0x48071d40}, {0xc04, 0x03a05633},
448 {0xc08, 0x000000e4}, {0xc0c, 0x6c6c6c6c},
449 {0xc10, 0x08800000}, {0xc14, 0x40000100},
450 {0xc18, 0x08800000}, {0xc1c, 0x40000100},
451 {0xc20, 0x00000000}, {0xc24, 0x00000000},
452 {0xc28, 0x00000000}, {0xc2c, 0x00000000},
453 {0xc30, 0x69e9ac44}, {0xc34, 0x469652cf},
454 {0xc38, 0x49795994}, {0xc3c, 0x0a97971c},
455 {0xc40, 0x1f7c403f}, {0xc44, 0x000100b7},
456 {0xc48, 0xec020107}, {0xc4c, 0x007f037f},
457 {0xc50, 0x69543420}, {0xc54, 0x43bc0094},
458 {0xc58, 0x69543420}, {0xc5c, 0x433c0094},
459 {0xc60, 0x00000000}, {0xc64, 0x5116848b},
460 {0xc68, 0x47c00bff}, {0xc6c, 0x00000036},
461 {0xc70, 0x2c7f000d}, {0xc74, 0x2186115b},
462 {0xc78, 0x0000001f}, {0xc7c, 0x00b99612},
463 {0xc80, 0x40000100}, {0xc84, 0x20f60000},
464 {0xc88, 0x40000100}, {0xc8c, 0xa0e40000},
465 {0xc90, 0x00121820}, {0xc94, 0x00000000},
466 {0xc98, 0x00121820}, {0xc9c, 0x00007f7f},
467 {0xca0, 0x00000000}, {0xca4, 0x00000080},
468 {0xca8, 0x00000000}, {0xcac, 0x00000000},
469 {0xcb0, 0x00000000}, {0xcb4, 0x00000000},
470 {0xcb8, 0x00000000}, {0xcbc, 0x28000000},
471 {0xcc0, 0x00000000}, {0xcc4, 0x00000000},
472 {0xcc8, 0x00000000}, {0xccc, 0x00000000},
473 {0xcd0, 0x00000000}, {0xcd4, 0x00000000},
474 {0xcd8, 0x64b22427}, {0xcdc, 0x00766932},
475 {0xce0, 0x00222222}, {0xce4, 0x00000000},
476 {0xce8, 0x37644302}, {0xcec, 0x2f97d40c},
477 {0xd00, 0x00080740}, {0xd04, 0x00020403},
478 {0xd08, 0x0000907f}, {0xd0c, 0x20010201},
479 {0xd10, 0xa0633333}, {0xd14, 0x3333bc43},
480 {0xd18, 0x7a8f5b6b}, {0xd2c, 0xcc979975},
481 {0xd30, 0x00000000}, {0xd34, 0x80608000},
482 {0xd38, 0x00000000}, {0xd3c, 0x00027293},
483 {0xd40, 0x00000000}, {0xd44, 0x00000000},
484 {0xd48, 0x00000000}, {0xd4c, 0x00000000},
485 {0xd50, 0x6437140a}, {0xd54, 0x00000000},
486 {0xd58, 0x00000000}, {0xd5c, 0x30032064},
487 {0xd60, 0x4653de68}, {0xd64, 0x04518a3c},
488 {0xd68, 0x00002101}, {0xd6c, 0x2a201c16},
489 {0xd70, 0x1812362e}, {0xd74, 0x322c2220},
490 {0xd78, 0x000e3c24}, {0xe00, 0x2a2a2a2a},
491 {0xe04, 0x2a2a2a2a}, {0xe08, 0x03902a2a},
492 {0xe10, 0x2a2a2a2a}, {0xe14, 0x2a2a2a2a},
493 {0xe18, 0x2a2a2a2a}, {0xe1c, 0x2a2a2a2a},
494 {0xe28, 0x00000000}, {0xe30, 0x1000dc1f},
495 {0xe34, 0x10008c1f}, {0xe38, 0x02140102},
496 {0xe3c, 0x681604c2}, {0xe40, 0x01007c00},
497 {0xe44, 0x01004800}, {0xe48, 0xfb000000},
498 {0xe4c, 0x000028d1}, {0xe50, 0x1000dc1f},
499 {0xe54, 0x10008c1f}, {0xe58, 0x02140102},
500 {0xe5c, 0x28160d05}, {0xe60, 0x00000010},
501 {0xe68, 0x001b25a4}, {0xe6c, 0x63db25a4},
502 {0xe70, 0x63db25a4}, {0xe74, 0x0c1b25a4},
503 {0xe78, 0x0c1b25a4}, {0xe7c, 0x0c1b25a4},
504 {0xe80, 0x0c1b25a4}, {0xe84, 0x63db25a4},
505 {0xe88, 0x0c1b25a4}, {0xe8c, 0x63db25a4},
506 {0xed0, 0x63db25a4}, {0xed4, 0x63db25a4},
507 {0xed8, 0x63db25a4}, {0xedc, 0x001b25a4},
508 {0xee0, 0x001b25a4}, {0xeec, 0x6fdb25a4},
509 {0xf14, 0x00000003}, {0xf4c, 0x00000000},
510 {0xf00, 0x00000300},
511 {0xffff, 0xffffffff},
512};
513
514static struct rtl8xxxu_reg32val rtl8188ru_phy_1t_highpa_table[] = {
515 {0x024, 0x0011800f}, {0x028, 0x00ffdb83},
516 {0x040, 0x000c0004}, {0x800, 0x80040000},
517 {0x804, 0x00000001}, {0x808, 0x0000fc00},
518 {0x80c, 0x0000000a}, {0x810, 0x10005388},
519 {0x814, 0x020c3d10}, {0x818, 0x02200385},
520 {0x81c, 0x00000000}, {0x820, 0x01000100},
521 {0x824, 0x00390204}, {0x828, 0x00000000},
522 {0x82c, 0x00000000}, {0x830, 0x00000000},
523 {0x834, 0x00000000}, {0x838, 0x00000000},
524 {0x83c, 0x00000000}, {0x840, 0x00010000},
525 {0x844, 0x00000000}, {0x848, 0x00000000},
526 {0x84c, 0x00000000}, {0x850, 0x00000000},
527 {0x854, 0x00000000}, {0x858, 0x569a569a},
528 {0x85c, 0x001b25a4}, {0x860, 0x66e60230},
529 {0x864, 0x061f0130}, {0x868, 0x00000000},
530 {0x86c, 0x20202000}, {0x870, 0x03000300},
531 {0x874, 0x22004000}, {0x878, 0x00000808},
532 {0x87c, 0x00ffc3f1}, {0x880, 0xc0083070},
533 {0x884, 0x000004d5}, {0x888, 0x00000000},
534 {0x88c, 0xccc000c0}, {0x890, 0x00000800},
535 {0x894, 0xfffffffe}, {0x898, 0x40302010},
536 {0x89c, 0x00706050}, {0x900, 0x00000000},
537 {0x904, 0x00000023}, {0x908, 0x00000000},
538 {0x90c, 0x81121111}, {0xa00, 0x00d047c8},
539 {0xa04, 0x80ff000c}, {0xa08, 0x8c838300},
540 {0xa0c, 0x2e68120f}, {0xa10, 0x9500bb78},
541 {0xa14, 0x11144028}, {0xa18, 0x00881117},
542 {0xa1c, 0x89140f00}, {0xa20, 0x15160000},
543 {0xa24, 0x070b0f12}, {0xa28, 0x00000104},
544 {0xa2c, 0x00d30000}, {0xa70, 0x101fbf00},
545 {0xa74, 0x00000007}, {0xc00, 0x48071d40},
546 {0xc04, 0x03a05611}, {0xc08, 0x000000e4},
547 {0xc0c, 0x6c6c6c6c}, {0xc10, 0x08800000},
548 {0xc14, 0x40000100}, {0xc18, 0x08800000},
549 {0xc1c, 0x40000100}, {0xc20, 0x00000000},
550 {0xc24, 0x00000000}, {0xc28, 0x00000000},
551 {0xc2c, 0x00000000}, {0xc30, 0x69e9ac44},
552 {0xc34, 0x469652cf}, {0xc38, 0x49795994},
553 {0xc3c, 0x0a97971c}, {0xc40, 0x1f7c403f},
554 {0xc44, 0x000100b7}, {0xc48, 0xec020107},
555 {0xc4c, 0x007f037f}, {0xc50, 0x6954342e},
556 {0xc54, 0x43bc0094}, {0xc58, 0x6954342f},
557 {0xc5c, 0x433c0094}, {0xc60, 0x00000000},
558 {0xc64, 0x5116848b}, {0xc68, 0x47c00bff},
559 {0xc6c, 0x00000036}, {0xc70, 0x2c46000d},
560 {0xc74, 0x018610db}, {0xc78, 0x0000001f},
561 {0xc7c, 0x00b91612}, {0xc80, 0x24000090},
562 {0xc84, 0x20f60000}, {0xc88, 0x24000090},
563 {0xc8c, 0x20200000}, {0xc90, 0x00121820},
564 {0xc94, 0x00000000}, {0xc98, 0x00121820},
565 {0xc9c, 0x00007f7f}, {0xca0, 0x00000000},
566 {0xca4, 0x00000080}, {0xca8, 0x00000000},
567 {0xcac, 0x00000000}, {0xcb0, 0x00000000},
568 {0xcb4, 0x00000000}, {0xcb8, 0x00000000},
569 {0xcbc, 0x28000000}, {0xcc0, 0x00000000},
570 {0xcc4, 0x00000000}, {0xcc8, 0x00000000},
571 {0xccc, 0x00000000}, {0xcd0, 0x00000000},
572 {0xcd4, 0x00000000}, {0xcd8, 0x64b22427},
573 {0xcdc, 0x00766932}, {0xce0, 0x00222222},
574 {0xce4, 0x00000000}, {0xce8, 0x37644302},
575 {0xcec, 0x2f97d40c}, {0xd00, 0x00080740},
576 {0xd04, 0x00020401}, {0xd08, 0x0000907f},
577 {0xd0c, 0x20010201}, {0xd10, 0xa0633333},
578 {0xd14, 0x3333bc43}, {0xd18, 0x7a8f5b6b},
579 {0xd2c, 0xcc979975}, {0xd30, 0x00000000},
580 {0xd34, 0x80608000}, {0xd38, 0x00000000},
581 {0xd3c, 0x00027293}, {0xd40, 0x00000000},
582 {0xd44, 0x00000000}, {0xd48, 0x00000000},
583 {0xd4c, 0x00000000}, {0xd50, 0x6437140a},
584 {0xd54, 0x00000000}, {0xd58, 0x00000000},
585 {0xd5c, 0x30032064}, {0xd60, 0x4653de68},
586 {0xd64, 0x04518a3c}, {0xd68, 0x00002101},
587 {0xd6c, 0x2a201c16}, {0xd70, 0x1812362e},
588 {0xd74, 0x322c2220}, {0xd78, 0x000e3c24},
589 {0xe00, 0x24242424}, {0xe04, 0x24242424},
590 {0xe08, 0x03902024}, {0xe10, 0x24242424},
591 {0xe14, 0x24242424}, {0xe18, 0x24242424},
592 {0xe1c, 0x24242424}, {0xe28, 0x00000000},
593 {0xe30, 0x1000dc1f}, {0xe34, 0x10008c1f},
594 {0xe38, 0x02140102}, {0xe3c, 0x681604c2},
595 {0xe40, 0x01007c00}, {0xe44, 0x01004800},
596 {0xe48, 0xfb000000}, {0xe4c, 0x000028d1},
597 {0xe50, 0x1000dc1f}, {0xe54, 0x10008c1f},
598 {0xe58, 0x02140102}, {0xe5c, 0x28160d05},
599 {0xe60, 0x00000008}, {0xe68, 0x001b25a4},
600 {0xe6c, 0x631b25a0}, {0xe70, 0x631b25a0},
601 {0xe74, 0x081b25a0}, {0xe78, 0x081b25a0},
602 {0xe7c, 0x081b25a0}, {0xe80, 0x081b25a0},
603 {0xe84, 0x631b25a0}, {0xe88, 0x081b25a0},
604 {0xe8c, 0x631b25a0}, {0xed0, 0x631b25a0},
605 {0xed4, 0x631b25a0}, {0xed8, 0x631b25a0},
606 {0xedc, 0x001b25a0}, {0xee0, 0x001b25a0},
607 {0xeec, 0x6b1b25a0}, {0xee8, 0x31555448},
608 {0xf14, 0x00000003}, {0xf4c, 0x00000000},
609 {0xf00, 0x00000300},
610 {0xffff, 0xffffffff},
611};
612
Jes Sorensenae14c5d2016-04-07 14:19:21 -0400613static struct rtl8xxxu_reg32val rtl8192eu_phy_init_table[] = {
614 {0x800, 0x80040000}, {0x804, 0x00000003},
615 {0x808, 0x0000fc00}, {0x80c, 0x0000000a},
616 {0x810, 0x10001331}, {0x814, 0x020c3d10},
617 {0x818, 0x02220385}, {0x81c, 0x00000000},
618 {0x820, 0x01000100}, {0x824, 0x00390204},
619 {0x828, 0x01000100}, {0x82c, 0x00390204},
620 {0x830, 0x32323232}, {0x834, 0x30303030},
621 {0x838, 0x30303030}, {0x83c, 0x30303030},
622 {0x840, 0x00010000}, {0x844, 0x00010000},
623 {0x848, 0x28282828}, {0x84c, 0x28282828},
624 {0x850, 0x00000000}, {0x854, 0x00000000},
625 {0x858, 0x009a009a}, {0x85c, 0x01000014},
626 {0x860, 0x66f60000}, {0x864, 0x061f0000},
627 {0x868, 0x30303030}, {0x86c, 0x30303030},
628 {0x870, 0x00000000}, {0x874, 0x55004200},
629 {0x878, 0x08080808}, {0x87c, 0x00000000},
630 {0x880, 0xb0000c1c}, {0x884, 0x00000001},
631 {0x888, 0x00000000}, {0x88c, 0xcc0000c0},
632 {0x890, 0x00000800}, {0x894, 0xfffffffe},
633 {0x898, 0x40302010}, {0x900, 0x00000000},
634 {0x904, 0x00000023}, {0x908, 0x00000000},
635 {0x90c, 0x81121313}, {0x910, 0x806c0001},
636 {0x914, 0x00000001}, {0x918, 0x00000000},
637 {0x91c, 0x00010000}, {0x924, 0x00000001},
638 {0x928, 0x00000000}, {0x92c, 0x00000000},
639 {0x930, 0x00000000}, {0x934, 0x00000000},
640 {0x938, 0x00000000}, {0x93c, 0x00000000},
641 {0x940, 0x00000000}, {0x944, 0x00000000},
642 {0x94c, 0x00000008}, {0xa00, 0x00d0c7c8},
643 {0xa04, 0x81ff000c}, {0xa08, 0x8c838300},
644 {0xa0c, 0x2e68120f}, {0xa10, 0x95009b78},
645 {0xa14, 0x1114d028}, {0xa18, 0x00881117},
646 {0xa1c, 0x89140f00}, {0xa20, 0x1a1b0000},
647 {0xa24, 0x090e1317}, {0xa28, 0x00000204},
648 {0xa2c, 0x00d30000}, {0xa70, 0x101fff00},
649 {0xa74, 0x00000007}, {0xa78, 0x00000900},
650 {0xa7c, 0x225b0606}, {0xa80, 0x218075b1},
651 {0xb38, 0x00000000}, {0xc00, 0x48071d40},
652 {0xc04, 0x03a05633}, {0xc08, 0x000000e4},
653 {0xc0c, 0x6c6c6c6c}, {0xc10, 0x08800000},
654 {0xc14, 0x40000100}, {0xc18, 0x08800000},
655 {0xc1c, 0x40000100}, {0xc20, 0x00000000},
656 {0xc24, 0x00000000}, {0xc28, 0x00000000},
657 {0xc2c, 0x00000000}, {0xc30, 0x69e9ac47},
658 {0xc34, 0x469652af}, {0xc38, 0x49795994},
659 {0xc3c, 0x0a97971c}, {0xc40, 0x1f7c403f},
660 {0xc44, 0x000100b7}, {0xc48, 0xec020107},
661 {0xc4c, 0x007f037f},
662#ifdef EXT_PA_8192EU
663 /* External PA or external LNA */
664 {0xc50, 0x00340220},
665#else
666 {0xc50, 0x00340020},
667#endif
668 {0xc54, 0x0080801f},
669#ifdef EXT_PA_8192EU
670 /* External PA or external LNA */
671 {0xc58, 0x00000220},
672#else
673 {0xc58, 0x00000020},
674#endif
675 {0xc5c, 0x00248492}, {0xc60, 0x00000000},
676 {0xc64, 0x7112848b}, {0xc68, 0x47c00bff},
677 {0xc6c, 0x00000036}, {0xc70, 0x00000600},
678 {0xc74, 0x02013169}, {0xc78, 0x0000001f},
679 {0xc7c, 0x00b91612},
680#ifdef EXT_PA_8192EU
681 /* External PA or external LNA */
682 {0xc80, 0x2d4000b5},
683#else
684 {0xc80, 0x40000100},
685#endif
686 {0xc84, 0x21f60000},
687#ifdef EXT_PA_8192EU
688 /* External PA or external LNA */
689 {0xc88, 0x2d4000b5},
690#else
691 {0xc88, 0x40000100},
692#endif
693 {0xc8c, 0xa0e40000}, {0xc90, 0x00121820},
694 {0xc94, 0x00000000}, {0xc98, 0x00121820},
695 {0xc9c, 0x00007f7f}, {0xca0, 0x00000000},
696 {0xca4, 0x000300a0}, {0xca8, 0x00000000},
697 {0xcac, 0x00000000}, {0xcb0, 0x00000000},
698 {0xcb4, 0x00000000}, {0xcb8, 0x00000000},
699 {0xcbc, 0x28000000}, {0xcc0, 0x00000000},
700 {0xcc4, 0x00000000}, {0xcc8, 0x00000000},
701 {0xccc, 0x00000000}, {0xcd0, 0x00000000},
702 {0xcd4, 0x00000000}, {0xcd8, 0x64b22427},
703 {0xcdc, 0x00766932}, {0xce0, 0x00222222},
704 {0xce4, 0x00040000}, {0xce8, 0x77644302},
705 {0xcec, 0x2f97d40c}, {0xd00, 0x00080740},
706 {0xd04, 0x00020403}, {0xd08, 0x0000907f},
707 {0xd0c, 0x20010201}, {0xd10, 0xa0633333},
708 {0xd14, 0x3333bc43}, {0xd18, 0x7a8f5b6b},
709 {0xd1c, 0x0000007f}, {0xd2c, 0xcc979975},
710 {0xd30, 0x00000000}, {0xd34, 0x80608000},
711 {0xd38, 0x00000000}, {0xd3c, 0x00127353},
712 {0xd40, 0x00000000}, {0xd44, 0x00000000},
713 {0xd48, 0x00000000}, {0xd4c, 0x00000000},
714 {0xd50, 0x6437140a}, {0xd54, 0x00000000},
715 {0xd58, 0x00000282}, {0xd5c, 0x30032064},
716 {0xd60, 0x4653de68}, {0xd64, 0x04518a3c},
717 {0xd68, 0x00002101}, {0xd6c, 0x2a201c16},
718 {0xd70, 0x1812362e}, {0xd74, 0x322c2220},
719 {0xd78, 0x000e3c24}, {0xd80, 0x01081008},
720 {0xd84, 0x00000800}, {0xd88, 0xf0b50000},
721 {0xe00, 0x30303030}, {0xe04, 0x30303030},
722 {0xe08, 0x03903030}, {0xe10, 0x30303030},
723 {0xe14, 0x30303030}, {0xe18, 0x30303030},
724 {0xe1c, 0x30303030}, {0xe28, 0x00000000},
725 {0xe30, 0x1000dc1f}, {0xe34, 0x10008c1f},
726 {0xe38, 0x02140102}, {0xe3c, 0x681604c2},
727 {0xe40, 0x01007c00}, {0xe44, 0x01004800},
728 {0xe48, 0xfb000000}, {0xe4c, 0x000028d1},
729 {0xe50, 0x1000dc1f}, {0xe54, 0x10008c1f},
730 {0xe58, 0x02140102}, {0xe5c, 0x28160d05},
731 {0xe60, 0x00000008}, {0xe68, 0x0fc05656},
732 {0xe6c, 0x03c09696}, {0xe70, 0x03c09696},
733 {0xe74, 0x0c005656}, {0xe78, 0x0c005656},
734 {0xe7c, 0x0c005656}, {0xe80, 0x0c005656},
735 {0xe84, 0x03c09696}, {0xe88, 0x0c005656},
736 {0xe8c, 0x03c09696}, {0xed0, 0x03c09696},
737 {0xed4, 0x03c09696}, {0xed8, 0x03c09696},
738 {0xedc, 0x0000d6d6}, {0xee0, 0x0000d6d6},
739 {0xeec, 0x0fc01616}, {0xee4, 0xb0000c1c},
740 {0xee8, 0x00000001}, {0xf14, 0x00000003},
741 {0xf4c, 0x00000000}, {0xf00, 0x00000300},
742 {0xffff, 0xffffffff},
743};
744
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400745static struct rtl8xxxu_reg32val rtl8xxx_agc_standard_table[] = {
746 {0xc78, 0x7b000001}, {0xc78, 0x7b010001},
747 {0xc78, 0x7b020001}, {0xc78, 0x7b030001},
748 {0xc78, 0x7b040001}, {0xc78, 0x7b050001},
749 {0xc78, 0x7a060001}, {0xc78, 0x79070001},
750 {0xc78, 0x78080001}, {0xc78, 0x77090001},
751 {0xc78, 0x760a0001}, {0xc78, 0x750b0001},
752 {0xc78, 0x740c0001}, {0xc78, 0x730d0001},
753 {0xc78, 0x720e0001}, {0xc78, 0x710f0001},
754 {0xc78, 0x70100001}, {0xc78, 0x6f110001},
755 {0xc78, 0x6e120001}, {0xc78, 0x6d130001},
756 {0xc78, 0x6c140001}, {0xc78, 0x6b150001},
757 {0xc78, 0x6a160001}, {0xc78, 0x69170001},
758 {0xc78, 0x68180001}, {0xc78, 0x67190001},
759 {0xc78, 0x661a0001}, {0xc78, 0x651b0001},
760 {0xc78, 0x641c0001}, {0xc78, 0x631d0001},
761 {0xc78, 0x621e0001}, {0xc78, 0x611f0001},
762 {0xc78, 0x60200001}, {0xc78, 0x49210001},
763 {0xc78, 0x48220001}, {0xc78, 0x47230001},
764 {0xc78, 0x46240001}, {0xc78, 0x45250001},
765 {0xc78, 0x44260001}, {0xc78, 0x43270001},
766 {0xc78, 0x42280001}, {0xc78, 0x41290001},
767 {0xc78, 0x402a0001}, {0xc78, 0x262b0001},
768 {0xc78, 0x252c0001}, {0xc78, 0x242d0001},
769 {0xc78, 0x232e0001}, {0xc78, 0x222f0001},
770 {0xc78, 0x21300001}, {0xc78, 0x20310001},
771 {0xc78, 0x06320001}, {0xc78, 0x05330001},
772 {0xc78, 0x04340001}, {0xc78, 0x03350001},
773 {0xc78, 0x02360001}, {0xc78, 0x01370001},
774 {0xc78, 0x00380001}, {0xc78, 0x00390001},
775 {0xc78, 0x003a0001}, {0xc78, 0x003b0001},
776 {0xc78, 0x003c0001}, {0xc78, 0x003d0001},
777 {0xc78, 0x003e0001}, {0xc78, 0x003f0001},
778 {0xc78, 0x7b400001}, {0xc78, 0x7b410001},
779 {0xc78, 0x7b420001}, {0xc78, 0x7b430001},
780 {0xc78, 0x7b440001}, {0xc78, 0x7b450001},
781 {0xc78, 0x7a460001}, {0xc78, 0x79470001},
782 {0xc78, 0x78480001}, {0xc78, 0x77490001},
783 {0xc78, 0x764a0001}, {0xc78, 0x754b0001},
784 {0xc78, 0x744c0001}, {0xc78, 0x734d0001},
785 {0xc78, 0x724e0001}, {0xc78, 0x714f0001},
786 {0xc78, 0x70500001}, {0xc78, 0x6f510001},
787 {0xc78, 0x6e520001}, {0xc78, 0x6d530001},
788 {0xc78, 0x6c540001}, {0xc78, 0x6b550001},
789 {0xc78, 0x6a560001}, {0xc78, 0x69570001},
790 {0xc78, 0x68580001}, {0xc78, 0x67590001},
791 {0xc78, 0x665a0001}, {0xc78, 0x655b0001},
792 {0xc78, 0x645c0001}, {0xc78, 0x635d0001},
793 {0xc78, 0x625e0001}, {0xc78, 0x615f0001},
794 {0xc78, 0x60600001}, {0xc78, 0x49610001},
795 {0xc78, 0x48620001}, {0xc78, 0x47630001},
796 {0xc78, 0x46640001}, {0xc78, 0x45650001},
797 {0xc78, 0x44660001}, {0xc78, 0x43670001},
798 {0xc78, 0x42680001}, {0xc78, 0x41690001},
799 {0xc78, 0x406a0001}, {0xc78, 0x266b0001},
800 {0xc78, 0x256c0001}, {0xc78, 0x246d0001},
801 {0xc78, 0x236e0001}, {0xc78, 0x226f0001},
802 {0xc78, 0x21700001}, {0xc78, 0x20710001},
803 {0xc78, 0x06720001}, {0xc78, 0x05730001},
804 {0xc78, 0x04740001}, {0xc78, 0x03750001},
805 {0xc78, 0x02760001}, {0xc78, 0x01770001},
806 {0xc78, 0x00780001}, {0xc78, 0x00790001},
807 {0xc78, 0x007a0001}, {0xc78, 0x007b0001},
808 {0xc78, 0x007c0001}, {0xc78, 0x007d0001},
809 {0xc78, 0x007e0001}, {0xc78, 0x007f0001},
810 {0xc78, 0x3800001e}, {0xc78, 0x3801001e},
811 {0xc78, 0x3802001e}, {0xc78, 0x3803001e},
812 {0xc78, 0x3804001e}, {0xc78, 0x3805001e},
813 {0xc78, 0x3806001e}, {0xc78, 0x3807001e},
814 {0xc78, 0x3808001e}, {0xc78, 0x3c09001e},
815 {0xc78, 0x3e0a001e}, {0xc78, 0x400b001e},
816 {0xc78, 0x440c001e}, {0xc78, 0x480d001e},
817 {0xc78, 0x4c0e001e}, {0xc78, 0x500f001e},
818 {0xc78, 0x5210001e}, {0xc78, 0x5611001e},
819 {0xc78, 0x5a12001e}, {0xc78, 0x5e13001e},
820 {0xc78, 0x6014001e}, {0xc78, 0x6015001e},
821 {0xc78, 0x6016001e}, {0xc78, 0x6217001e},
822 {0xc78, 0x6218001e}, {0xc78, 0x6219001e},
823 {0xc78, 0x621a001e}, {0xc78, 0x621b001e},
824 {0xc78, 0x621c001e}, {0xc78, 0x621d001e},
825 {0xc78, 0x621e001e}, {0xc78, 0x621f001e},
826 {0xffff, 0xffffffff}
827};
828
829static struct rtl8xxxu_reg32val rtl8xxx_agc_highpa_table[] = {
830 {0xc78, 0x7b000001}, {0xc78, 0x7b010001},
831 {0xc78, 0x7b020001}, {0xc78, 0x7b030001},
832 {0xc78, 0x7b040001}, {0xc78, 0x7b050001},
833 {0xc78, 0x7b060001}, {0xc78, 0x7b070001},
834 {0xc78, 0x7b080001}, {0xc78, 0x7a090001},
835 {0xc78, 0x790a0001}, {0xc78, 0x780b0001},
836 {0xc78, 0x770c0001}, {0xc78, 0x760d0001},
837 {0xc78, 0x750e0001}, {0xc78, 0x740f0001},
838 {0xc78, 0x73100001}, {0xc78, 0x72110001},
839 {0xc78, 0x71120001}, {0xc78, 0x70130001},
840 {0xc78, 0x6f140001}, {0xc78, 0x6e150001},
841 {0xc78, 0x6d160001}, {0xc78, 0x6c170001},
842 {0xc78, 0x6b180001}, {0xc78, 0x6a190001},
843 {0xc78, 0x691a0001}, {0xc78, 0x681b0001},
844 {0xc78, 0x671c0001}, {0xc78, 0x661d0001},
845 {0xc78, 0x651e0001}, {0xc78, 0x641f0001},
846 {0xc78, 0x63200001}, {0xc78, 0x62210001},
847 {0xc78, 0x61220001}, {0xc78, 0x60230001},
848 {0xc78, 0x46240001}, {0xc78, 0x45250001},
849 {0xc78, 0x44260001}, {0xc78, 0x43270001},
850 {0xc78, 0x42280001}, {0xc78, 0x41290001},
851 {0xc78, 0x402a0001}, {0xc78, 0x262b0001},
852 {0xc78, 0x252c0001}, {0xc78, 0x242d0001},
853 {0xc78, 0x232e0001}, {0xc78, 0x222f0001},
854 {0xc78, 0x21300001}, {0xc78, 0x20310001},
855 {0xc78, 0x06320001}, {0xc78, 0x05330001},
856 {0xc78, 0x04340001}, {0xc78, 0x03350001},
857 {0xc78, 0x02360001}, {0xc78, 0x01370001},
858 {0xc78, 0x00380001}, {0xc78, 0x00390001},
859 {0xc78, 0x003a0001}, {0xc78, 0x003b0001},
860 {0xc78, 0x003c0001}, {0xc78, 0x003d0001},
861 {0xc78, 0x003e0001}, {0xc78, 0x003f0001},
862 {0xc78, 0x7b400001}, {0xc78, 0x7b410001},
863 {0xc78, 0x7b420001}, {0xc78, 0x7b430001},
864 {0xc78, 0x7b440001}, {0xc78, 0x7b450001},
865 {0xc78, 0x7b460001}, {0xc78, 0x7b470001},
866 {0xc78, 0x7b480001}, {0xc78, 0x7a490001},
867 {0xc78, 0x794a0001}, {0xc78, 0x784b0001},
868 {0xc78, 0x774c0001}, {0xc78, 0x764d0001},
869 {0xc78, 0x754e0001}, {0xc78, 0x744f0001},
870 {0xc78, 0x73500001}, {0xc78, 0x72510001},
871 {0xc78, 0x71520001}, {0xc78, 0x70530001},
872 {0xc78, 0x6f540001}, {0xc78, 0x6e550001},
873 {0xc78, 0x6d560001}, {0xc78, 0x6c570001},
874 {0xc78, 0x6b580001}, {0xc78, 0x6a590001},
875 {0xc78, 0x695a0001}, {0xc78, 0x685b0001},
876 {0xc78, 0x675c0001}, {0xc78, 0x665d0001},
877 {0xc78, 0x655e0001}, {0xc78, 0x645f0001},
878 {0xc78, 0x63600001}, {0xc78, 0x62610001},
879 {0xc78, 0x61620001}, {0xc78, 0x60630001},
880 {0xc78, 0x46640001}, {0xc78, 0x45650001},
881 {0xc78, 0x44660001}, {0xc78, 0x43670001},
882 {0xc78, 0x42680001}, {0xc78, 0x41690001},
883 {0xc78, 0x406a0001}, {0xc78, 0x266b0001},
884 {0xc78, 0x256c0001}, {0xc78, 0x246d0001},
885 {0xc78, 0x236e0001}, {0xc78, 0x226f0001},
886 {0xc78, 0x21700001}, {0xc78, 0x20710001},
887 {0xc78, 0x06720001}, {0xc78, 0x05730001},
888 {0xc78, 0x04740001}, {0xc78, 0x03750001},
889 {0xc78, 0x02760001}, {0xc78, 0x01770001},
890 {0xc78, 0x00780001}, {0xc78, 0x00790001},
891 {0xc78, 0x007a0001}, {0xc78, 0x007b0001},
892 {0xc78, 0x007c0001}, {0xc78, 0x007d0001},
893 {0xc78, 0x007e0001}, {0xc78, 0x007f0001},
894 {0xc78, 0x3800001e}, {0xc78, 0x3801001e},
895 {0xc78, 0x3802001e}, {0xc78, 0x3803001e},
896 {0xc78, 0x3804001e}, {0xc78, 0x3805001e},
897 {0xc78, 0x3806001e}, {0xc78, 0x3807001e},
898 {0xc78, 0x3808001e}, {0xc78, 0x3c09001e},
899 {0xc78, 0x3e0a001e}, {0xc78, 0x400b001e},
900 {0xc78, 0x440c001e}, {0xc78, 0x480d001e},
901 {0xc78, 0x4c0e001e}, {0xc78, 0x500f001e},
902 {0xc78, 0x5210001e}, {0xc78, 0x5611001e},
903 {0xc78, 0x5a12001e}, {0xc78, 0x5e13001e},
904 {0xc78, 0x6014001e}, {0xc78, 0x6015001e},
905 {0xc78, 0x6016001e}, {0xc78, 0x6217001e},
906 {0xc78, 0x6218001e}, {0xc78, 0x6219001e},
907 {0xc78, 0x621a001e}, {0xc78, 0x621b001e},
908 {0xc78, 0x621c001e}, {0xc78, 0x621d001e},
909 {0xc78, 0x621e001e}, {0xc78, 0x621f001e},
910 {0xffff, 0xffffffff}
911};
912
Jes Sorensenb9f498e2016-02-29 17:04:18 -0500913static struct rtl8xxxu_reg32val rtl8xxx_agc_8723bu_table[] = {
914 {0xc78, 0xfd000001}, {0xc78, 0xfc010001},
915 {0xc78, 0xfb020001}, {0xc78, 0xfa030001},
916 {0xc78, 0xf9040001}, {0xc78, 0xf8050001},
917 {0xc78, 0xf7060001}, {0xc78, 0xf6070001},
918 {0xc78, 0xf5080001}, {0xc78, 0xf4090001},
919 {0xc78, 0xf30a0001}, {0xc78, 0xf20b0001},
920 {0xc78, 0xf10c0001}, {0xc78, 0xf00d0001},
921 {0xc78, 0xef0e0001}, {0xc78, 0xee0f0001},
922 {0xc78, 0xed100001}, {0xc78, 0xec110001},
923 {0xc78, 0xeb120001}, {0xc78, 0xea130001},
924 {0xc78, 0xe9140001}, {0xc78, 0xe8150001},
925 {0xc78, 0xe7160001}, {0xc78, 0xe6170001},
926 {0xc78, 0xe5180001}, {0xc78, 0xe4190001},
927 {0xc78, 0xe31a0001}, {0xc78, 0xa51b0001},
928 {0xc78, 0xa41c0001}, {0xc78, 0xa31d0001},
929 {0xc78, 0x671e0001}, {0xc78, 0x661f0001},
930 {0xc78, 0x65200001}, {0xc78, 0x64210001},
931 {0xc78, 0x63220001}, {0xc78, 0x4a230001},
932 {0xc78, 0x49240001}, {0xc78, 0x48250001},
933 {0xc78, 0x47260001}, {0xc78, 0x46270001},
934 {0xc78, 0x45280001}, {0xc78, 0x44290001},
935 {0xc78, 0x432a0001}, {0xc78, 0x422b0001},
936 {0xc78, 0x292c0001}, {0xc78, 0x282d0001},
937 {0xc78, 0x272e0001}, {0xc78, 0x262f0001},
938 {0xc78, 0x0a300001}, {0xc78, 0x09310001},
939 {0xc78, 0x08320001}, {0xc78, 0x07330001},
940 {0xc78, 0x06340001}, {0xc78, 0x05350001},
941 {0xc78, 0x04360001}, {0xc78, 0x03370001},
942 {0xc78, 0x02380001}, {0xc78, 0x01390001},
943 {0xc78, 0x013a0001}, {0xc78, 0x013b0001},
944 {0xc78, 0x013c0001}, {0xc78, 0x013d0001},
945 {0xc78, 0x013e0001}, {0xc78, 0x013f0001},
946 {0xc78, 0xfc400001}, {0xc78, 0xfb410001},
947 {0xc78, 0xfa420001}, {0xc78, 0xf9430001},
948 {0xc78, 0xf8440001}, {0xc78, 0xf7450001},
949 {0xc78, 0xf6460001}, {0xc78, 0xf5470001},
950 {0xc78, 0xf4480001}, {0xc78, 0xf3490001},
951 {0xc78, 0xf24a0001}, {0xc78, 0xf14b0001},
952 {0xc78, 0xf04c0001}, {0xc78, 0xef4d0001},
953 {0xc78, 0xee4e0001}, {0xc78, 0xed4f0001},
954 {0xc78, 0xec500001}, {0xc78, 0xeb510001},
955 {0xc78, 0xea520001}, {0xc78, 0xe9530001},
956 {0xc78, 0xe8540001}, {0xc78, 0xe7550001},
957 {0xc78, 0xe6560001}, {0xc78, 0xe5570001},
958 {0xc78, 0xe4580001}, {0xc78, 0xe3590001},
959 {0xc78, 0xa65a0001}, {0xc78, 0xa55b0001},
960 {0xc78, 0xa45c0001}, {0xc78, 0xa35d0001},
961 {0xc78, 0x675e0001}, {0xc78, 0x665f0001},
962 {0xc78, 0x65600001}, {0xc78, 0x64610001},
963 {0xc78, 0x63620001}, {0xc78, 0x62630001},
964 {0xc78, 0x61640001}, {0xc78, 0x48650001},
965 {0xc78, 0x47660001}, {0xc78, 0x46670001},
966 {0xc78, 0x45680001}, {0xc78, 0x44690001},
967 {0xc78, 0x436a0001}, {0xc78, 0x426b0001},
968 {0xc78, 0x286c0001}, {0xc78, 0x276d0001},
969 {0xc78, 0x266e0001}, {0xc78, 0x256f0001},
970 {0xc78, 0x24700001}, {0xc78, 0x09710001},
971 {0xc78, 0x08720001}, {0xc78, 0x07730001},
972 {0xc78, 0x06740001}, {0xc78, 0x05750001},
973 {0xc78, 0x04760001}, {0xc78, 0x03770001},
974 {0xc78, 0x02780001}, {0xc78, 0x01790001},
975 {0xc78, 0x017a0001}, {0xc78, 0x017b0001},
976 {0xc78, 0x017c0001}, {0xc78, 0x017d0001},
977 {0xc78, 0x017e0001}, {0xc78, 0x017f0001},
978 {0xc50, 0x69553422},
979 {0xc50, 0x69553420},
980 {0x824, 0x00390204},
981 {0xffff, 0xffffffff}
982};
983
Jes Sorensene2932782016-04-07 14:19:20 -0400984static struct rtl8xxxu_reg32val rtl8xxx_agc_8192eu_std_table[] = {
985 {0xc78, 0xfb000001}, {0xc78, 0xfb010001},
986 {0xc78, 0xfb020001}, {0xc78, 0xfb030001},
987 {0xc78, 0xfb040001}, {0xc78, 0xfb050001},
988 {0xc78, 0xfa060001}, {0xc78, 0xf9070001},
989 {0xc78, 0xf8080001}, {0xc78, 0xf7090001},
990 {0xc78, 0xf60a0001}, {0xc78, 0xf50b0001},
991 {0xc78, 0xf40c0001}, {0xc78, 0xf30d0001},
992 {0xc78, 0xf20e0001}, {0xc78, 0xf10f0001},
993 {0xc78, 0xf0100001}, {0xc78, 0xef110001},
994 {0xc78, 0xee120001}, {0xc78, 0xed130001},
995 {0xc78, 0xec140001}, {0xc78, 0xeb150001},
996 {0xc78, 0xea160001}, {0xc78, 0xe9170001},
997 {0xc78, 0xe8180001}, {0xc78, 0xe7190001},
998 {0xc78, 0xc81a0001}, {0xc78, 0xc71b0001},
999 {0xc78, 0xc61c0001}, {0xc78, 0x071d0001},
1000 {0xc78, 0x061e0001}, {0xc78, 0x051f0001},
1001 {0xc78, 0x04200001}, {0xc78, 0x03210001},
1002 {0xc78, 0xaa220001}, {0xc78, 0xa9230001},
1003 {0xc78, 0xa8240001}, {0xc78, 0xa7250001},
1004 {0xc78, 0xa6260001}, {0xc78, 0x85270001},
1005 {0xc78, 0x84280001}, {0xc78, 0x83290001},
1006 {0xc78, 0x252a0001}, {0xc78, 0x242b0001},
1007 {0xc78, 0x232c0001}, {0xc78, 0x222d0001},
1008 {0xc78, 0x672e0001}, {0xc78, 0x662f0001},
1009 {0xc78, 0x65300001}, {0xc78, 0x64310001},
1010 {0xc78, 0x63320001}, {0xc78, 0x62330001},
1011 {0xc78, 0x61340001}, {0xc78, 0x45350001},
1012 {0xc78, 0x44360001}, {0xc78, 0x43370001},
1013 {0xc78, 0x42380001}, {0xc78, 0x41390001},
1014 {0xc78, 0x403a0001}, {0xc78, 0x403b0001},
1015 {0xc78, 0x403c0001}, {0xc78, 0x403d0001},
1016 {0xc78, 0x403e0001}, {0xc78, 0x403f0001},
1017 {0xc78, 0xfb400001}, {0xc78, 0xfb410001},
1018 {0xc78, 0xfb420001}, {0xc78, 0xfb430001},
1019 {0xc78, 0xfb440001}, {0xc78, 0xfb450001},
1020 {0xc78, 0xfa460001}, {0xc78, 0xf9470001},
1021 {0xc78, 0xf8480001}, {0xc78, 0xf7490001},
1022 {0xc78, 0xf64a0001}, {0xc78, 0xf54b0001},
1023 {0xc78, 0xf44c0001}, {0xc78, 0xf34d0001},
1024 {0xc78, 0xf24e0001}, {0xc78, 0xf14f0001},
1025 {0xc78, 0xf0500001}, {0xc78, 0xef510001},
1026 {0xc78, 0xee520001}, {0xc78, 0xed530001},
1027 {0xc78, 0xec540001}, {0xc78, 0xeb550001},
1028 {0xc78, 0xea560001}, {0xc78, 0xe9570001},
1029 {0xc78, 0xe8580001}, {0xc78, 0xe7590001},
1030 {0xc78, 0xe65a0001}, {0xc78, 0xe55b0001},
1031 {0xc78, 0xe45c0001}, {0xc78, 0xe35d0001},
1032 {0xc78, 0xe25e0001}, {0xc78, 0xe15f0001},
1033 {0xc78, 0x8a600001}, {0xc78, 0x89610001},
1034 {0xc78, 0x88620001}, {0xc78, 0x87630001},
1035 {0xc78, 0x86640001}, {0xc78, 0x85650001},
1036 {0xc78, 0x84660001}, {0xc78, 0x83670001},
1037 {0xc78, 0x82680001}, {0xc78, 0x6b690001},
1038 {0xc78, 0x6a6a0001}, {0xc78, 0x696b0001},
1039 {0xc78, 0x686c0001}, {0xc78, 0x676d0001},
1040 {0xc78, 0x666e0001}, {0xc78, 0x656f0001},
1041 {0xc78, 0x64700001}, {0xc78, 0x63710001},
1042 {0xc78, 0x62720001}, {0xc78, 0x61730001},
1043 {0xc78, 0x49740001}, {0xc78, 0x48750001},
1044 {0xc78, 0x47760001}, {0xc78, 0x46770001},
1045 {0xc78, 0x45780001}, {0xc78, 0x44790001},
1046 {0xc78, 0x437a0001}, {0xc78, 0x427b0001},
1047 {0xc78, 0x417c0001}, {0xc78, 0x407d0001},
1048 {0xc78, 0x407e0001}, {0xc78, 0x407f0001},
1049 {0xc50, 0x00040022}, {0xc50, 0x00040020},
1050 {0xffff, 0xffffffff}
1051};
1052
1053static struct rtl8xxxu_reg32val rtl8xxx_agc_8192eu_highpa_table[] = {
1054 {0xc78, 0xfa000001}, {0xc78, 0xf9010001},
1055 {0xc78, 0xf8020001}, {0xc78, 0xf7030001},
1056 {0xc78, 0xf6040001}, {0xc78, 0xf5050001},
1057 {0xc78, 0xf4060001}, {0xc78, 0xf3070001},
1058 {0xc78, 0xf2080001}, {0xc78, 0xf1090001},
1059 {0xc78, 0xf00a0001}, {0xc78, 0xef0b0001},
1060 {0xc78, 0xee0c0001}, {0xc78, 0xed0d0001},
1061 {0xc78, 0xec0e0001}, {0xc78, 0xeb0f0001},
1062 {0xc78, 0xea100001}, {0xc78, 0xe9110001},
1063 {0xc78, 0xe8120001}, {0xc78, 0xe7130001},
1064 {0xc78, 0xe6140001}, {0xc78, 0xe5150001},
1065 {0xc78, 0xe4160001}, {0xc78, 0xe3170001},
1066 {0xc78, 0xe2180001}, {0xc78, 0xe1190001},
1067 {0xc78, 0x8a1a0001}, {0xc78, 0x891b0001},
1068 {0xc78, 0x881c0001}, {0xc78, 0x871d0001},
1069 {0xc78, 0x861e0001}, {0xc78, 0x851f0001},
1070 {0xc78, 0x84200001}, {0xc78, 0x83210001},
1071 {0xc78, 0x82220001}, {0xc78, 0x6a230001},
1072 {0xc78, 0x69240001}, {0xc78, 0x68250001},
1073 {0xc78, 0x67260001}, {0xc78, 0x66270001},
1074 {0xc78, 0x65280001}, {0xc78, 0x64290001},
1075 {0xc78, 0x632a0001}, {0xc78, 0x622b0001},
1076 {0xc78, 0x612c0001}, {0xc78, 0x602d0001},
1077 {0xc78, 0x472e0001}, {0xc78, 0x462f0001},
1078 {0xc78, 0x45300001}, {0xc78, 0x44310001},
1079 {0xc78, 0x43320001}, {0xc78, 0x42330001},
1080 {0xc78, 0x41340001}, {0xc78, 0x40350001},
1081 {0xc78, 0x40360001}, {0xc78, 0x40370001},
1082 {0xc78, 0x40380001}, {0xc78, 0x40390001},
1083 {0xc78, 0x403a0001}, {0xc78, 0x403b0001},
1084 {0xc78, 0x403c0001}, {0xc78, 0x403d0001},
1085 {0xc78, 0x403e0001}, {0xc78, 0x403f0001},
1086 {0xc78, 0xfa400001}, {0xc78, 0xf9410001},
1087 {0xc78, 0xf8420001}, {0xc78, 0xf7430001},
1088 {0xc78, 0xf6440001}, {0xc78, 0xf5450001},
1089 {0xc78, 0xf4460001}, {0xc78, 0xf3470001},
1090 {0xc78, 0xf2480001}, {0xc78, 0xf1490001},
1091 {0xc78, 0xf04a0001}, {0xc78, 0xef4b0001},
1092 {0xc78, 0xee4c0001}, {0xc78, 0xed4d0001},
1093 {0xc78, 0xec4e0001}, {0xc78, 0xeb4f0001},
1094 {0xc78, 0xea500001}, {0xc78, 0xe9510001},
1095 {0xc78, 0xe8520001}, {0xc78, 0xe7530001},
1096 {0xc78, 0xe6540001}, {0xc78, 0xe5550001},
1097 {0xc78, 0xe4560001}, {0xc78, 0xe3570001},
1098 {0xc78, 0xe2580001}, {0xc78, 0xe1590001},
1099 {0xc78, 0x8a5a0001}, {0xc78, 0x895b0001},
1100 {0xc78, 0x885c0001}, {0xc78, 0x875d0001},
1101 {0xc78, 0x865e0001}, {0xc78, 0x855f0001},
1102 {0xc78, 0x84600001}, {0xc78, 0x83610001},
1103 {0xc78, 0x82620001}, {0xc78, 0x6a630001},
1104 {0xc78, 0x69640001}, {0xc78, 0x68650001},
1105 {0xc78, 0x67660001}, {0xc78, 0x66670001},
1106 {0xc78, 0x65680001}, {0xc78, 0x64690001},
1107 {0xc78, 0x636a0001}, {0xc78, 0x626b0001},
1108 {0xc78, 0x616c0001}, {0xc78, 0x606d0001},
1109 {0xc78, 0x476e0001}, {0xc78, 0x466f0001},
1110 {0xc78, 0x45700001}, {0xc78, 0x44710001},
1111 {0xc78, 0x43720001}, {0xc78, 0x42730001},
1112 {0xc78, 0x41740001}, {0xc78, 0x40750001},
1113 {0xc78, 0x40760001}, {0xc78, 0x40770001},
1114 {0xc78, 0x40780001}, {0xc78, 0x40790001},
1115 {0xc78, 0x407a0001}, {0xc78, 0x407b0001},
1116 {0xc78, 0x407c0001}, {0xc78, 0x407d0001},
1117 {0xc78, 0x407e0001}, {0xc78, 0x407f0001},
1118 {0xc50, 0x00040222}, {0xc50, 0x00040220},
1119 {0xffff, 0xffffffff}
1120};
1121
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001122static struct rtl8xxxu_rfregval rtl8723au_radioa_1t_init_table[] = {
1123 {0x00, 0x00030159}, {0x01, 0x00031284},
1124 {0x02, 0x00098000}, {0x03, 0x00039c63},
1125 {0x04, 0x000210e7}, {0x09, 0x0002044f},
1126 {0x0a, 0x0001a3f1}, {0x0b, 0x00014787},
1127 {0x0c, 0x000896fe}, {0x0d, 0x0000e02c},
1128 {0x0e, 0x00039ce7}, {0x0f, 0x00000451},
1129 {0x19, 0x00000000}, {0x1a, 0x00030355},
1130 {0x1b, 0x00060a00}, {0x1c, 0x000fc378},
1131 {0x1d, 0x000a1250}, {0x1e, 0x0000024f},
1132 {0x1f, 0x00000000}, {0x20, 0x0000b614},
1133 {0x21, 0x0006c000}, {0x22, 0x00000000},
1134 {0x23, 0x00001558}, {0x24, 0x00000060},
1135 {0x25, 0x00000483}, {0x26, 0x0004f000},
1136 {0x27, 0x000ec7d9}, {0x28, 0x00057730},
1137 {0x29, 0x00004783}, {0x2a, 0x00000001},
1138 {0x2b, 0x00021334}, {0x2a, 0x00000000},
1139 {0x2b, 0x00000054}, {0x2a, 0x00000001},
1140 {0x2b, 0x00000808}, {0x2b, 0x00053333},
1141 {0x2c, 0x0000000c}, {0x2a, 0x00000002},
1142 {0x2b, 0x00000808}, {0x2b, 0x0005b333},
1143 {0x2c, 0x0000000d}, {0x2a, 0x00000003},
1144 {0x2b, 0x00000808}, {0x2b, 0x00063333},
1145 {0x2c, 0x0000000d}, {0x2a, 0x00000004},
1146 {0x2b, 0x00000808}, {0x2b, 0x0006b333},
1147 {0x2c, 0x0000000d}, {0x2a, 0x00000005},
1148 {0x2b, 0x00000808}, {0x2b, 0x00073333},
1149 {0x2c, 0x0000000d}, {0x2a, 0x00000006},
1150 {0x2b, 0x00000709}, {0x2b, 0x0005b333},
1151 {0x2c, 0x0000000d}, {0x2a, 0x00000007},
1152 {0x2b, 0x00000709}, {0x2b, 0x00063333},
1153 {0x2c, 0x0000000d}, {0x2a, 0x00000008},
1154 {0x2b, 0x0000060a}, {0x2b, 0x0004b333},
1155 {0x2c, 0x0000000d}, {0x2a, 0x00000009},
1156 {0x2b, 0x0000060a}, {0x2b, 0x00053333},
1157 {0x2c, 0x0000000d}, {0x2a, 0x0000000a},
1158 {0x2b, 0x0000060a}, {0x2b, 0x0005b333},
1159 {0x2c, 0x0000000d}, {0x2a, 0x0000000b},
1160 {0x2b, 0x0000060a}, {0x2b, 0x00063333},
1161 {0x2c, 0x0000000d}, {0x2a, 0x0000000c},
1162 {0x2b, 0x0000060a}, {0x2b, 0x0006b333},
1163 {0x2c, 0x0000000d}, {0x2a, 0x0000000d},
1164 {0x2b, 0x0000060a}, {0x2b, 0x00073333},
1165 {0x2c, 0x0000000d}, {0x2a, 0x0000000e},
1166 {0x2b, 0x0000050b}, {0x2b, 0x00066666},
1167 {0x2c, 0x0000001a}, {0x2a, 0x000e0000},
1168 {0x10, 0x0004000f}, {0x11, 0x000e31fc},
1169 {0x10, 0x0006000f}, {0x11, 0x000ff9f8},
1170 {0x10, 0x0002000f}, {0x11, 0x000203f9},
1171 {0x10, 0x0003000f}, {0x11, 0x000ff500},
1172 {0x10, 0x00000000}, {0x11, 0x00000000},
1173 {0x10, 0x0008000f}, {0x11, 0x0003f100},
1174 {0x10, 0x0009000f}, {0x11, 0x00023100},
1175 {0x12, 0x00032000}, {0x12, 0x00071000},
1176 {0x12, 0x000b0000}, {0x12, 0x000fc000},
1177 {0x13, 0x000287b3}, {0x13, 0x000244b7},
1178 {0x13, 0x000204ab}, {0x13, 0x0001c49f},
1179 {0x13, 0x00018493}, {0x13, 0x0001429b},
1180 {0x13, 0x00010299}, {0x13, 0x0000c29c},
1181 {0x13, 0x000081a0}, {0x13, 0x000040ac},
1182 {0x13, 0x00000020}, {0x14, 0x0001944c},
1183 {0x14, 0x00059444}, {0x14, 0x0009944c},
1184 {0x14, 0x000d9444}, {0x15, 0x0000f474},
1185 {0x15, 0x0004f477}, {0x15, 0x0008f455},
1186 {0x15, 0x000cf455}, {0x16, 0x00000339},
1187 {0x16, 0x00040339}, {0x16, 0x00080339},
1188 {0x16, 0x000c0366}, {0x00, 0x00010159},
1189 {0x18, 0x0000f401}, {0xfe, 0x00000000},
1190 {0xfe, 0x00000000}, {0x1f, 0x00000003},
1191 {0xfe, 0x00000000}, {0xfe, 0x00000000},
1192 {0x1e, 0x00000247}, {0x1f, 0x00000000},
1193 {0x00, 0x00030159},
1194 {0xff, 0xffffffff}
1195};
1196
Jes Sorensen22a31d42016-02-29 17:04:15 -05001197static struct rtl8xxxu_rfregval rtl8723bu_radioa_1t_init_table[] = {
1198 {0x00, 0x00010000}, {0xb0, 0x000dffe0},
1199 {0xfe, 0x00000000}, {0xfe, 0x00000000},
1200 {0xfe, 0x00000000}, {0xb1, 0x00000018},
1201 {0xfe, 0x00000000}, {0xfe, 0x00000000},
1202 {0xfe, 0x00000000}, {0xb2, 0x00084c00},
1203 {0xb5, 0x0000d2cc}, {0xb6, 0x000925aa},
1204 {0xb7, 0x00000010}, {0xb8, 0x0000907f},
1205 {0x5c, 0x00000002}, {0x7c, 0x00000002},
1206 {0x7e, 0x00000005}, {0x8b, 0x0006fc00},
1207 {0xb0, 0x000ff9f0}, {0x1c, 0x000739d2},
1208 {0x1e, 0x00000000}, {0xdf, 0x00000780},
1209 {0x50, 0x00067435},
1210 /*
1211 * The 8723bu vendor driver indicates that bit 8 should be set in
1212 * 0x51 for package types TFBGA90, TFBGA80, and TFBGA79. However
1213 * they never actually check the package type - and just default
1214 * to not setting it.
1215 */
1216 {0x51, 0x0006b04e},
1217 {0x52, 0x000007d2}, {0x53, 0x00000000},
1218 {0x54, 0x00050400}, {0x55, 0x0004026e},
1219 {0xdd, 0x0000004c}, {0x70, 0x00067435},
1220 /*
1221 * 0x71 has same package type condition as for register 0x51
1222 */
1223 {0x71, 0x0006b04e},
1224 {0x72, 0x000007d2}, {0x73, 0x00000000},
1225 {0x74, 0x00050400}, {0x75, 0x0004026e},
1226 {0xef, 0x00000100}, {0x34, 0x0000add7},
1227 {0x35, 0x00005c00}, {0x34, 0x00009dd4},
1228 {0x35, 0x00005000}, {0x34, 0x00008dd1},
1229 {0x35, 0x00004400}, {0x34, 0x00007dce},
1230 {0x35, 0x00003800}, {0x34, 0x00006cd1},
1231 {0x35, 0x00004400}, {0x34, 0x00005cce},
1232 {0x35, 0x00003800}, {0x34, 0x000048ce},
1233 {0x35, 0x00004400}, {0x34, 0x000034ce},
1234 {0x35, 0x00003800}, {0x34, 0x00002451},
1235 {0x35, 0x00004400}, {0x34, 0x0000144e},
1236 {0x35, 0x00003800}, {0x34, 0x00000051},
1237 {0x35, 0x00004400}, {0xef, 0x00000000},
1238 {0xef, 0x00000100}, {0xed, 0x00000010},
1239 {0x44, 0x0000add7}, {0x44, 0x00009dd4},
1240 {0x44, 0x00008dd1}, {0x44, 0x00007dce},
1241 {0x44, 0x00006cc1}, {0x44, 0x00005cce},
1242 {0x44, 0x000044d1}, {0x44, 0x000034ce},
1243 {0x44, 0x00002451}, {0x44, 0x0000144e},
1244 {0x44, 0x00000051}, {0xef, 0x00000000},
1245 {0xed, 0x00000000}, {0x7f, 0x00020080},
1246 {0xef, 0x00002000}, {0x3b, 0x000380ef},
1247 {0x3b, 0x000302fe}, {0x3b, 0x00028ce6},
1248 {0x3b, 0x000200bc}, {0x3b, 0x000188a5},
1249 {0x3b, 0x00010fbc}, {0x3b, 0x00008f71},
1250 {0x3b, 0x00000900}, {0xef, 0x00000000},
1251 {0xed, 0x00000001}, {0x40, 0x000380ef},
1252 {0x40, 0x000302fe}, {0x40, 0x00028ce6},
1253 {0x40, 0x000200bc}, {0x40, 0x000188a5},
1254 {0x40, 0x00010fbc}, {0x40, 0x00008f71},
1255 {0x40, 0x00000900}, {0xed, 0x00000000},
1256 {0x82, 0x00080000}, {0x83, 0x00008000},
1257 {0x84, 0x00048d80}, {0x85, 0x00068000},
1258 {0xa2, 0x00080000}, {0xa3, 0x00008000},
1259 {0xa4, 0x00048d80}, {0xa5, 0x00068000},
1260 {0xed, 0x00000002}, {0xef, 0x00000002},
1261 {0x56, 0x00000032}, {0x76, 0x00000032},
1262 {0x01, 0x00000780},
1263 {0xff, 0xffffffff}
1264};
1265
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001266static struct rtl8xxxu_rfregval rtl8192cu_radioa_2t_init_table[] = {
1267 {0x00, 0x00030159}, {0x01, 0x00031284},
1268 {0x02, 0x00098000}, {0x03, 0x00018c63},
1269 {0x04, 0x000210e7}, {0x09, 0x0002044f},
1270 {0x0a, 0x0001adb1}, {0x0b, 0x00054867},
1271 {0x0c, 0x0008992e}, {0x0d, 0x0000e52c},
1272 {0x0e, 0x00039ce7}, {0x0f, 0x00000451},
1273 {0x19, 0x00000000}, {0x1a, 0x00010255},
1274 {0x1b, 0x00060a00}, {0x1c, 0x000fc378},
1275 {0x1d, 0x000a1250}, {0x1e, 0x0004445f},
1276 {0x1f, 0x00080001}, {0x20, 0x0000b614},
1277 {0x21, 0x0006c000}, {0x22, 0x00000000},
1278 {0x23, 0x00001558}, {0x24, 0x00000060},
1279 {0x25, 0x00000483}, {0x26, 0x0004f000},
1280 {0x27, 0x000ec7d9}, {0x28, 0x000577c0},
1281 {0x29, 0x00004783}, {0x2a, 0x00000001},
1282 {0x2b, 0x00021334}, {0x2a, 0x00000000},
1283 {0x2b, 0x00000054}, {0x2a, 0x00000001},
1284 {0x2b, 0x00000808}, {0x2b, 0x00053333},
1285 {0x2c, 0x0000000c}, {0x2a, 0x00000002},
1286 {0x2b, 0x00000808}, {0x2b, 0x0005b333},
1287 {0x2c, 0x0000000d}, {0x2a, 0x00000003},
1288 {0x2b, 0x00000808}, {0x2b, 0x00063333},
1289 {0x2c, 0x0000000d}, {0x2a, 0x00000004},
1290 {0x2b, 0x00000808}, {0x2b, 0x0006b333},
1291 {0x2c, 0x0000000d}, {0x2a, 0x00000005},
1292 {0x2b, 0x00000808}, {0x2b, 0x00073333},
1293 {0x2c, 0x0000000d}, {0x2a, 0x00000006},
1294 {0x2b, 0x00000709}, {0x2b, 0x0005b333},
1295 {0x2c, 0x0000000d}, {0x2a, 0x00000007},
1296 {0x2b, 0x00000709}, {0x2b, 0x00063333},
1297 {0x2c, 0x0000000d}, {0x2a, 0x00000008},
1298 {0x2b, 0x0000060a}, {0x2b, 0x0004b333},
1299 {0x2c, 0x0000000d}, {0x2a, 0x00000009},
1300 {0x2b, 0x0000060a}, {0x2b, 0x00053333},
1301 {0x2c, 0x0000000d}, {0x2a, 0x0000000a},
1302 {0x2b, 0x0000060a}, {0x2b, 0x0005b333},
1303 {0x2c, 0x0000000d}, {0x2a, 0x0000000b},
1304 {0x2b, 0x0000060a}, {0x2b, 0x00063333},
1305 {0x2c, 0x0000000d}, {0x2a, 0x0000000c},
1306 {0x2b, 0x0000060a}, {0x2b, 0x0006b333},
1307 {0x2c, 0x0000000d}, {0x2a, 0x0000000d},
1308 {0x2b, 0x0000060a}, {0x2b, 0x00073333},
1309 {0x2c, 0x0000000d}, {0x2a, 0x0000000e},
1310 {0x2b, 0x0000050b}, {0x2b, 0x00066666},
1311 {0x2c, 0x0000001a}, {0x2a, 0x000e0000},
1312 {0x10, 0x0004000f}, {0x11, 0x000e31fc},
1313 {0x10, 0x0006000f}, {0x11, 0x000ff9f8},
1314 {0x10, 0x0002000f}, {0x11, 0x000203f9},
1315 {0x10, 0x0003000f}, {0x11, 0x000ff500},
1316 {0x10, 0x00000000}, {0x11, 0x00000000},
1317 {0x10, 0x0008000f}, {0x11, 0x0003f100},
1318 {0x10, 0x0009000f}, {0x11, 0x00023100},
1319 {0x12, 0x00032000}, {0x12, 0x00071000},
1320 {0x12, 0x000b0000}, {0x12, 0x000fc000},
1321 {0x13, 0x000287b3}, {0x13, 0x000244b7},
1322 {0x13, 0x000204ab}, {0x13, 0x0001c49f},
1323 {0x13, 0x00018493}, {0x13, 0x0001429b},
1324 {0x13, 0x00010299}, {0x13, 0x0000c29c},
1325 {0x13, 0x000081a0}, {0x13, 0x000040ac},
1326 {0x13, 0x00000020}, {0x14, 0x0001944c},
1327 {0x14, 0x00059444}, {0x14, 0x0009944c},
1328 {0x14, 0x000d9444}, {0x15, 0x0000f424},
1329 {0x15, 0x0004f424}, {0x15, 0x0008f424},
1330 {0x15, 0x000cf424}, {0x16, 0x000e0330},
1331 {0x16, 0x000a0330}, {0x16, 0x00060330},
1332 {0x16, 0x00020330}, {0x00, 0x00010159},
1333 {0x18, 0x0000f401}, {0xfe, 0x00000000},
1334 {0xfe, 0x00000000}, {0x1f, 0x00080003},
1335 {0xfe, 0x00000000}, {0xfe, 0x00000000},
1336 {0x1e, 0x00044457}, {0x1f, 0x00080000},
1337 {0x00, 0x00030159},
1338 {0xff, 0xffffffff}
1339};
1340
1341static struct rtl8xxxu_rfregval rtl8192cu_radiob_2t_init_table[] = {
1342 {0x00, 0x00030159}, {0x01, 0x00031284},
1343 {0x02, 0x00098000}, {0x03, 0x00018c63},
1344 {0x04, 0x000210e7}, {0x09, 0x0002044f},
1345 {0x0a, 0x0001adb1}, {0x0b, 0x00054867},
1346 {0x0c, 0x0008992e}, {0x0d, 0x0000e52c},
1347 {0x0e, 0x00039ce7}, {0x0f, 0x00000451},
1348 {0x12, 0x00032000}, {0x12, 0x00071000},
1349 {0x12, 0x000b0000}, {0x12, 0x000fc000},
1350 {0x13, 0x000287af}, {0x13, 0x000244b7},
1351 {0x13, 0x000204ab}, {0x13, 0x0001c49f},
1352 {0x13, 0x00018493}, {0x13, 0x00014297},
1353 {0x13, 0x00010295}, {0x13, 0x0000c298},
1354 {0x13, 0x0000819c}, {0x13, 0x000040a8},
1355 {0x13, 0x0000001c}, {0x14, 0x0001944c},
1356 {0x14, 0x00059444}, {0x14, 0x0009944c},
1357 {0x14, 0x000d9444}, {0x15, 0x0000f424},
1358 {0x15, 0x0004f424}, {0x15, 0x0008f424},
1359 {0x15, 0x000cf424}, {0x16, 0x000e0330},
1360 {0x16, 0x000a0330}, {0x16, 0x00060330},
1361 {0x16, 0x00020330},
1362 {0xff, 0xffffffff}
1363};
1364
1365static struct rtl8xxxu_rfregval rtl8192cu_radioa_1t_init_table[] = {
1366 {0x00, 0x00030159}, {0x01, 0x00031284},
1367 {0x02, 0x00098000}, {0x03, 0x00018c63},
1368 {0x04, 0x000210e7}, {0x09, 0x0002044f},
1369 {0x0a, 0x0001adb1}, {0x0b, 0x00054867},
1370 {0x0c, 0x0008992e}, {0x0d, 0x0000e52c},
1371 {0x0e, 0x00039ce7}, {0x0f, 0x00000451},
1372 {0x19, 0x00000000}, {0x1a, 0x00010255},
1373 {0x1b, 0x00060a00}, {0x1c, 0x000fc378},
1374 {0x1d, 0x000a1250}, {0x1e, 0x0004445f},
1375 {0x1f, 0x00080001}, {0x20, 0x0000b614},
1376 {0x21, 0x0006c000}, {0x22, 0x00000000},
1377 {0x23, 0x00001558}, {0x24, 0x00000060},
1378 {0x25, 0x00000483}, {0x26, 0x0004f000},
1379 {0x27, 0x000ec7d9}, {0x28, 0x000577c0},
1380 {0x29, 0x00004783}, {0x2a, 0x00000001},
1381 {0x2b, 0x00021334}, {0x2a, 0x00000000},
1382 {0x2b, 0x00000054}, {0x2a, 0x00000001},
1383 {0x2b, 0x00000808}, {0x2b, 0x00053333},
1384 {0x2c, 0x0000000c}, {0x2a, 0x00000002},
1385 {0x2b, 0x00000808}, {0x2b, 0x0005b333},
1386 {0x2c, 0x0000000d}, {0x2a, 0x00000003},
1387 {0x2b, 0x00000808}, {0x2b, 0x00063333},
1388 {0x2c, 0x0000000d}, {0x2a, 0x00000004},
1389 {0x2b, 0x00000808}, {0x2b, 0x0006b333},
1390 {0x2c, 0x0000000d}, {0x2a, 0x00000005},
1391 {0x2b, 0x00000808}, {0x2b, 0x00073333},
1392 {0x2c, 0x0000000d}, {0x2a, 0x00000006},
1393 {0x2b, 0x00000709}, {0x2b, 0x0005b333},
1394 {0x2c, 0x0000000d}, {0x2a, 0x00000007},
1395 {0x2b, 0x00000709}, {0x2b, 0x00063333},
1396 {0x2c, 0x0000000d}, {0x2a, 0x00000008},
1397 {0x2b, 0x0000060a}, {0x2b, 0x0004b333},
1398 {0x2c, 0x0000000d}, {0x2a, 0x00000009},
1399 {0x2b, 0x0000060a}, {0x2b, 0x00053333},
1400 {0x2c, 0x0000000d}, {0x2a, 0x0000000a},
1401 {0x2b, 0x0000060a}, {0x2b, 0x0005b333},
1402 {0x2c, 0x0000000d}, {0x2a, 0x0000000b},
1403 {0x2b, 0x0000060a}, {0x2b, 0x00063333},
1404 {0x2c, 0x0000000d}, {0x2a, 0x0000000c},
1405 {0x2b, 0x0000060a}, {0x2b, 0x0006b333},
1406 {0x2c, 0x0000000d}, {0x2a, 0x0000000d},
1407 {0x2b, 0x0000060a}, {0x2b, 0x00073333},
1408 {0x2c, 0x0000000d}, {0x2a, 0x0000000e},
1409 {0x2b, 0x0000050b}, {0x2b, 0x00066666},
1410 {0x2c, 0x0000001a}, {0x2a, 0x000e0000},
1411 {0x10, 0x0004000f}, {0x11, 0x000e31fc},
1412 {0x10, 0x0006000f}, {0x11, 0x000ff9f8},
1413 {0x10, 0x0002000f}, {0x11, 0x000203f9},
1414 {0x10, 0x0003000f}, {0x11, 0x000ff500},
1415 {0x10, 0x00000000}, {0x11, 0x00000000},
1416 {0x10, 0x0008000f}, {0x11, 0x0003f100},
1417 {0x10, 0x0009000f}, {0x11, 0x00023100},
1418 {0x12, 0x00032000}, {0x12, 0x00071000},
1419 {0x12, 0x000b0000}, {0x12, 0x000fc000},
1420 {0x13, 0x000287b3}, {0x13, 0x000244b7},
1421 {0x13, 0x000204ab}, {0x13, 0x0001c49f},
1422 {0x13, 0x00018493}, {0x13, 0x0001429b},
1423 {0x13, 0x00010299}, {0x13, 0x0000c29c},
1424 {0x13, 0x000081a0}, {0x13, 0x000040ac},
1425 {0x13, 0x00000020}, {0x14, 0x0001944c},
1426 {0x14, 0x00059444}, {0x14, 0x0009944c},
1427 {0x14, 0x000d9444}, {0x15, 0x0000f405},
1428 {0x15, 0x0004f405}, {0x15, 0x0008f405},
1429 {0x15, 0x000cf405}, {0x16, 0x000e0330},
1430 {0x16, 0x000a0330}, {0x16, 0x00060330},
1431 {0x16, 0x00020330}, {0x00, 0x00010159},
1432 {0x18, 0x0000f401}, {0xfe, 0x00000000},
1433 {0xfe, 0x00000000}, {0x1f, 0x00080003},
1434 {0xfe, 0x00000000}, {0xfe, 0x00000000},
1435 {0x1e, 0x00044457}, {0x1f, 0x00080000},
1436 {0x00, 0x00030159},
1437 {0xff, 0xffffffff}
1438};
1439
1440static struct rtl8xxxu_rfregval rtl8188ru_radioa_1t_highpa_table[] = {
1441 {0x00, 0x00030159}, {0x01, 0x00031284},
1442 {0x02, 0x00098000}, {0x03, 0x00018c63},
1443 {0x04, 0x000210e7}, {0x09, 0x0002044f},
1444 {0x0a, 0x0001adb0}, {0x0b, 0x00054867},
1445 {0x0c, 0x0008992e}, {0x0d, 0x0000e529},
1446 {0x0e, 0x00039ce7}, {0x0f, 0x00000451},
1447 {0x19, 0x00000000}, {0x1a, 0x00000255},
1448 {0x1b, 0x00060a00}, {0x1c, 0x000fc378},
1449 {0x1d, 0x000a1250}, {0x1e, 0x0004445f},
1450 {0x1f, 0x00080001}, {0x20, 0x0000b614},
1451 {0x21, 0x0006c000}, {0x22, 0x0000083c},
1452 {0x23, 0x00001558}, {0x24, 0x00000060},
1453 {0x25, 0x00000483}, {0x26, 0x0004f000},
1454 {0x27, 0x000ec7d9}, {0x28, 0x000977c0},
1455 {0x29, 0x00004783}, {0x2a, 0x00000001},
1456 {0x2b, 0x00021334}, {0x2a, 0x00000000},
1457 {0x2b, 0x00000054}, {0x2a, 0x00000001},
1458 {0x2b, 0x00000808}, {0x2b, 0x00053333},
1459 {0x2c, 0x0000000c}, {0x2a, 0x00000002},
1460 {0x2b, 0x00000808}, {0x2b, 0x0005b333},
1461 {0x2c, 0x0000000d}, {0x2a, 0x00000003},
1462 {0x2b, 0x00000808}, {0x2b, 0x00063333},
1463 {0x2c, 0x0000000d}, {0x2a, 0x00000004},
1464 {0x2b, 0x00000808}, {0x2b, 0x0006b333},
1465 {0x2c, 0x0000000d}, {0x2a, 0x00000005},
1466 {0x2b, 0x00000808}, {0x2b, 0x00073333},
1467 {0x2c, 0x0000000d}, {0x2a, 0x00000006},
1468 {0x2b, 0x00000709}, {0x2b, 0x0005b333},
1469 {0x2c, 0x0000000d}, {0x2a, 0x00000007},
1470 {0x2b, 0x00000709}, {0x2b, 0x00063333},
1471 {0x2c, 0x0000000d}, {0x2a, 0x00000008},
1472 {0x2b, 0x0000060a}, {0x2b, 0x0004b333},
1473 {0x2c, 0x0000000d}, {0x2a, 0x00000009},
1474 {0x2b, 0x0000060a}, {0x2b, 0x00053333},
1475 {0x2c, 0x0000000d}, {0x2a, 0x0000000a},
1476 {0x2b, 0x0000060a}, {0x2b, 0x0005b333},
1477 {0x2c, 0x0000000d}, {0x2a, 0x0000000b},
1478 {0x2b, 0x0000060a}, {0x2b, 0x00063333},
1479 {0x2c, 0x0000000d}, {0x2a, 0x0000000c},
1480 {0x2b, 0x0000060a}, {0x2b, 0x0006b333},
1481 {0x2c, 0x0000000d}, {0x2a, 0x0000000d},
1482 {0x2b, 0x0000060a}, {0x2b, 0x00073333},
1483 {0x2c, 0x0000000d}, {0x2a, 0x0000000e},
1484 {0x2b, 0x0000050b}, {0x2b, 0x00066666},
1485 {0x2c, 0x0000001a}, {0x2a, 0x000e0000},
1486 {0x10, 0x0004000f}, {0x11, 0x000e31fc},
1487 {0x10, 0x0006000f}, {0x11, 0x000ff9f8},
1488 {0x10, 0x0002000f}, {0x11, 0x000203f9},
1489 {0x10, 0x0003000f}, {0x11, 0x000ff500},
1490 {0x10, 0x00000000}, {0x11, 0x00000000},
1491 {0x10, 0x0008000f}, {0x11, 0x0003f100},
1492 {0x10, 0x0009000f}, {0x11, 0x00023100},
1493 {0x12, 0x000d8000}, {0x12, 0x00090000},
1494 {0x12, 0x00051000}, {0x12, 0x00012000},
1495 {0x13, 0x00028fb4}, {0x13, 0x00024fa8},
1496 {0x13, 0x000207a4}, {0x13, 0x0001c3b0},
1497 {0x13, 0x000183a4}, {0x13, 0x00014398},
1498 {0x13, 0x000101a4}, {0x13, 0x0000c198},
1499 {0x13, 0x000080a4}, {0x13, 0x00004098},
1500 {0x13, 0x00000000}, {0x14, 0x0001944c},
1501 {0x14, 0x00059444}, {0x14, 0x0009944c},
1502 {0x14, 0x000d9444}, {0x15, 0x0000f405},
1503 {0x15, 0x0004f405}, {0x15, 0x0008f405},
1504 {0x15, 0x000cf405}, {0x16, 0x000e0330},
1505 {0x16, 0x000a0330}, {0x16, 0x00060330},
1506 {0x16, 0x00020330}, {0x00, 0x00010159},
1507 {0x18, 0x0000f401}, {0xfe, 0x00000000},
1508 {0xfe, 0x00000000}, {0x1f, 0x00080003},
1509 {0xfe, 0x00000000}, {0xfe, 0x00000000},
1510 {0x1e, 0x00044457}, {0x1f, 0x00080000},
1511 {0x00, 0x00030159},
1512 {0xff, 0xffffffff}
1513};
1514
Jes Sorensen19102f82016-04-07 14:19:19 -04001515static struct rtl8xxxu_rfregval rtl8192eu_radioa_init_table[] = {
1516 {0x7f, 0x00000082}, {0x81, 0x0003fc00},
1517 {0x00, 0x00030000}, {0x08, 0x00008400},
1518 {0x18, 0x00000407}, {0x19, 0x00000012},
1519 {0x1b, 0x00000064}, {0x1e, 0x00080009},
1520 {0x1f, 0x00000880}, {0x2f, 0x0001a060},
1521 {0x3f, 0x00000000}, {0x42, 0x000060c0},
1522 {0x57, 0x000d0000}, {0x58, 0x000be180},
1523 {0x67, 0x00001552}, {0x83, 0x00000000},
1524 {0xb0, 0x000ff9f1}, {0xb1, 0x00055418},
1525 {0xb2, 0x0008cc00}, {0xb4, 0x00043083},
1526 {0xb5, 0x00008166}, {0xb6, 0x0000803e},
1527 {0xb7, 0x0001c69f}, {0xb8, 0x0000407f},
1528 {0xb9, 0x00080001}, {0xba, 0x00040001},
1529 {0xbb, 0x00000400}, {0xbf, 0x000c0000},
1530 {0xc2, 0x00002400}, {0xc3, 0x00000009},
1531 {0xc4, 0x00040c91}, {0xc5, 0x00099999},
1532 {0xc6, 0x000000a3}, {0xc7, 0x00088820},
1533 {0xc8, 0x00076c06}, {0xc9, 0x00000000},
1534 {0xca, 0x00080000}, {0xdf, 0x00000180},
1535 {0xef, 0x000001a0}, {0x51, 0x00069545},
1536 {0x52, 0x0007e45e}, {0x53, 0x00000071},
1537 {0x56, 0x00051ff3}, {0x35, 0x000000a8},
1538 {0x35, 0x000001e2}, {0x35, 0x000002a8},
1539 {0x36, 0x00001c24}, {0x36, 0x00009c24},
1540 {0x36, 0x00011c24}, {0x36, 0x00019c24},
1541 {0x18, 0x00000c07}, {0x5a, 0x00048000},
1542 {0x19, 0x000739d0},
1543#ifdef EXT_PA_8192EU
1544 /* External PA or external LNA */
1545 {0x34, 0x0000a093}, {0x34, 0x0000908f},
1546 {0x34, 0x0000808c}, {0x34, 0x0000704d},
1547 {0x34, 0x0000604a}, {0x34, 0x00005047},
1548 {0x34, 0x0000400a}, {0x34, 0x00003007},
1549 {0x34, 0x00002004}, {0x34, 0x00001001},
1550 {0x34, 0x00000000},
1551#else
1552 /* Regular */
1553 {0x34, 0x0000add7}, {0x34, 0x00009dd4},
1554 {0x34, 0x00008dd1}, {0x34, 0x00007dce},
1555 {0x34, 0x00006dcb}, {0x34, 0x00005dc8},
1556 {0x34, 0x00004dc5}, {0x34, 0x000034cc},
1557 {0x34, 0x0000244f}, {0x34, 0x0000144c},
1558 {0x34, 0x00000014},
1559#endif
1560 {0x00, 0x00030159},
1561 {0x84, 0x00068180},
1562 {0x86, 0x0000014e},
1563 {0x87, 0x00048e00},
1564 {0x8e, 0x00065540},
1565 {0x8f, 0x00088000},
1566 {0xef, 0x000020a0},
1567#ifdef EXT_PA_8192EU
1568 /* External PA or external LNA */
1569 {0x3b, 0x000f07b0},
1570#else
1571 {0x3b, 0x000f02b0},
1572#endif
1573 {0x3b, 0x000ef7b0}, {0x3b, 0x000d4fb0},
1574 {0x3b, 0x000cf060}, {0x3b, 0x000b0090},
1575 {0x3b, 0x000a0080}, {0x3b, 0x00090080},
1576 {0x3b, 0x0008f780},
1577#ifdef EXT_PA_8192EU
1578 /* External PA or external LNA */
1579 {0x3b, 0x000787b0},
1580#else
1581 {0x3b, 0x00078730},
1582#endif
1583 {0x3b, 0x00060fb0}, {0x3b, 0x0005ffa0},
1584 {0x3b, 0x00040620}, {0x3b, 0x00037090},
1585 {0x3b, 0x00020080}, {0x3b, 0x0001f060},
1586 {0x3b, 0x0000ffb0}, {0xef, 0x000000a0},
1587 {0xfe, 0x00000000}, {0x18, 0x0000fc07},
1588 {0xfe, 0x00000000}, {0xfe, 0x00000000},
1589 {0xfe, 0x00000000}, {0xfe, 0x00000000},
1590 {0x1e, 0x00000001}, {0x1f, 0x00080000},
1591 {0x00, 0x00033e70},
1592 {0xff, 0xffffffff}
1593};
1594
1595static struct rtl8xxxu_rfregval rtl8192eu_radiob_init_table[] = {
1596 {0x7f, 0x00000082}, {0x81, 0x0003fc00},
1597 {0x00, 0x00030000}, {0x08, 0x00008400},
1598 {0x18, 0x00000407}, {0x19, 0x00000012},
1599 {0x1b, 0x00000064}, {0x1e, 0x00080009},
1600 {0x1f, 0x00000880}, {0x2f, 0x0001a060},
1601 {0x3f, 0x00000000}, {0x42, 0x000060c0},
1602 {0x57, 0x000d0000}, {0x58, 0x000be180},
1603 {0x67, 0x00001552}, {0x7f, 0x00000082},
1604 {0x81, 0x0003f000}, {0x83, 0x00000000},
1605 {0xdf, 0x00000180}, {0xef, 0x000001a0},
1606 {0x51, 0x00069545}, {0x52, 0x0007e42e},
1607 {0x53, 0x00000071}, {0x56, 0x00051ff3},
1608 {0x35, 0x000000a8}, {0x35, 0x000001e0},
1609 {0x35, 0x000002a8}, {0x36, 0x00001ca8},
1610 {0x36, 0x00009c24}, {0x36, 0x00011c24},
1611 {0x36, 0x00019c24}, {0x18, 0x00000c07},
1612 {0x5a, 0x00048000}, {0x19, 0x000739d0},
1613#ifdef EXT_PA_8192EU
1614 /* External PA or external LNA */
1615 {0x34, 0x0000a093}, {0x34, 0x0000908f},
1616 {0x34, 0x0000808c}, {0x34, 0x0000704d},
1617 {0x34, 0x0000604a}, {0x34, 0x00005047},
1618 {0x34, 0x0000400a}, {0x34, 0x00003007},
1619 {0x34, 0x00002004}, {0x34, 0x00001001},
1620 {0x34, 0x00000000},
1621#else
1622 {0x34, 0x0000add7}, {0x34, 0x00009dd4},
1623 {0x34, 0x00008dd1}, {0x34, 0x00007dce},
1624 {0x34, 0x00006dcb}, {0x34, 0x00005dc8},
1625 {0x34, 0x00004dc5}, {0x34, 0x000034cc},
1626 {0x34, 0x0000244f}, {0x34, 0x0000144c},
1627 {0x34, 0x00000014},
1628#endif
1629 {0x00, 0x00030159}, {0x84, 0x00068180},
1630 {0x86, 0x000000ce}, {0x87, 0x00048a00},
1631 {0x8e, 0x00065540}, {0x8f, 0x00088000},
1632 {0xef, 0x000020a0},
1633#ifdef EXT_PA_8192EU
1634 /* External PA or external LNA */
1635 {0x3b, 0x000f07b0},
1636#else
1637 {0x3b, 0x000f02b0},
1638#endif
1639
1640 {0x3b, 0x000ef7b0}, {0x3b, 0x000d4fb0},
1641 {0x3b, 0x000cf060}, {0x3b, 0x000b0090},
1642 {0x3b, 0x000a0080}, {0x3b, 0x00090080},
1643 {0x3b, 0x0008f780},
1644#ifdef EXT_PA_8192EU
1645 /* External PA or external LNA */
1646 {0x3b, 0x000787b0},
1647#else
1648 {0x3b, 0x00078730},
1649#endif
1650 {0x3b, 0x00060fb0}, {0x3b, 0x0005ffa0},
1651 {0x3b, 0x00040620}, {0x3b, 0x00037090},
1652 {0x3b, 0x00020080}, {0x3b, 0x0001f060},
1653 {0x3b, 0x0000ffb0}, {0xef, 0x000000a0},
1654 {0x00, 0x00010159}, {0xfe, 0x00000000},
1655 {0xfe, 0x00000000}, {0xfe, 0x00000000},
1656 {0xfe, 0x00000000}, {0x1e, 0x00000001},
1657 {0x1f, 0x00080000}, {0x00, 0x00033e70},
1658 {0xff, 0xffffffff}
1659};
1660
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001661static struct rtl8xxxu_rfregs rtl8xxxu_rfregs[] = {
1662 { /* RF_A */
1663 .hssiparm1 = REG_FPGA0_XA_HSSI_PARM1,
1664 .hssiparm2 = REG_FPGA0_XA_HSSI_PARM2,
1665 .lssiparm = REG_FPGA0_XA_LSSI_PARM,
1666 .hspiread = REG_HSPI_XA_READBACK,
1667 .lssiread = REG_FPGA0_XA_LSSI_READBACK,
1668 .rf_sw_ctrl = REG_FPGA0_XA_RF_SW_CTRL,
1669 },
1670 { /* RF_B */
1671 .hssiparm1 = REG_FPGA0_XB_HSSI_PARM1,
1672 .hssiparm2 = REG_FPGA0_XB_HSSI_PARM2,
1673 .lssiparm = REG_FPGA0_XB_LSSI_PARM,
1674 .hspiread = REG_HSPI_XB_READBACK,
1675 .lssiread = REG_FPGA0_XB_LSSI_READBACK,
1676 .rf_sw_ctrl = REG_FPGA0_XB_RF_SW_CTRL,
1677 },
1678};
1679
1680static const u32 rtl8723au_iqk_phy_iq_bb_reg[RTL8XXXU_BB_REGS] = {
1681 REG_OFDM0_XA_RX_IQ_IMBALANCE,
1682 REG_OFDM0_XB_RX_IQ_IMBALANCE,
1683 REG_OFDM0_ENERGY_CCA_THRES,
1684 REG_OFDM0_AGCR_SSI_TABLE,
1685 REG_OFDM0_XA_TX_IQ_IMBALANCE,
1686 REG_OFDM0_XB_TX_IQ_IMBALANCE,
1687 REG_OFDM0_XC_TX_AFE,
1688 REG_OFDM0_XD_TX_AFE,
1689 REG_OFDM0_RX_IQ_EXT_ANTA
1690};
1691
1692static u8 rtl8xxxu_read8(struct rtl8xxxu_priv *priv, u16 addr)
1693{
1694 struct usb_device *udev = priv->udev;
1695 int len;
1696 u8 data;
1697
1698 mutex_lock(&priv->usb_buf_mutex);
1699 len = usb_control_msg(udev, usb_rcvctrlpipe(udev, 0),
1700 REALTEK_USB_CMD_REQ, REALTEK_USB_READ,
1701 addr, 0, &priv->usb_buf.val8, sizeof(u8),
1702 RTW_USB_CONTROL_MSG_TIMEOUT);
1703 data = priv->usb_buf.val8;
1704 mutex_unlock(&priv->usb_buf_mutex);
1705
1706 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_REG_READ)
1707 dev_info(&udev->dev, "%s(%04x) = 0x%02x, len %i\n",
1708 __func__, addr, data, len);
1709 return data;
1710}
1711
1712static u16 rtl8xxxu_read16(struct rtl8xxxu_priv *priv, u16 addr)
1713{
1714 struct usb_device *udev = priv->udev;
1715 int len;
1716 u16 data;
1717
1718 mutex_lock(&priv->usb_buf_mutex);
1719 len = usb_control_msg(udev, usb_rcvctrlpipe(udev, 0),
1720 REALTEK_USB_CMD_REQ, REALTEK_USB_READ,
1721 addr, 0, &priv->usb_buf.val16, sizeof(u16),
1722 RTW_USB_CONTROL_MSG_TIMEOUT);
1723 data = le16_to_cpu(priv->usb_buf.val16);
1724 mutex_unlock(&priv->usb_buf_mutex);
1725
1726 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_REG_READ)
1727 dev_info(&udev->dev, "%s(%04x) = 0x%04x, len %i\n",
1728 __func__, addr, data, len);
1729 return data;
1730}
1731
1732static u32 rtl8xxxu_read32(struct rtl8xxxu_priv *priv, u16 addr)
1733{
1734 struct usb_device *udev = priv->udev;
1735 int len;
1736 u32 data;
1737
1738 mutex_lock(&priv->usb_buf_mutex);
1739 len = usb_control_msg(udev, usb_rcvctrlpipe(udev, 0),
1740 REALTEK_USB_CMD_REQ, REALTEK_USB_READ,
1741 addr, 0, &priv->usb_buf.val32, sizeof(u32),
1742 RTW_USB_CONTROL_MSG_TIMEOUT);
1743 data = le32_to_cpu(priv->usb_buf.val32);
1744 mutex_unlock(&priv->usb_buf_mutex);
1745
1746 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_REG_READ)
1747 dev_info(&udev->dev, "%s(%04x) = 0x%08x, len %i\n",
1748 __func__, addr, data, len);
1749 return data;
1750}
1751
1752static int rtl8xxxu_write8(struct rtl8xxxu_priv *priv, u16 addr, u8 val)
1753{
1754 struct usb_device *udev = priv->udev;
1755 int ret;
1756
1757 mutex_lock(&priv->usb_buf_mutex);
1758 priv->usb_buf.val8 = val;
1759 ret = usb_control_msg(udev, usb_sndctrlpipe(udev, 0),
1760 REALTEK_USB_CMD_REQ, REALTEK_USB_WRITE,
1761 addr, 0, &priv->usb_buf.val8, sizeof(u8),
1762 RTW_USB_CONTROL_MSG_TIMEOUT);
1763
1764 mutex_unlock(&priv->usb_buf_mutex);
1765
1766 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_REG_WRITE)
1767 dev_info(&udev->dev, "%s(%04x) = 0x%02x\n",
1768 __func__, addr, val);
1769 return ret;
1770}
1771
1772static int rtl8xxxu_write16(struct rtl8xxxu_priv *priv, u16 addr, u16 val)
1773{
1774 struct usb_device *udev = priv->udev;
1775 int ret;
1776
1777 mutex_lock(&priv->usb_buf_mutex);
1778 priv->usb_buf.val16 = cpu_to_le16(val);
1779 ret = usb_control_msg(udev, usb_sndctrlpipe(udev, 0),
1780 REALTEK_USB_CMD_REQ, REALTEK_USB_WRITE,
1781 addr, 0, &priv->usb_buf.val16, sizeof(u16),
1782 RTW_USB_CONTROL_MSG_TIMEOUT);
1783 mutex_unlock(&priv->usb_buf_mutex);
1784
1785 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_REG_WRITE)
1786 dev_info(&udev->dev, "%s(%04x) = 0x%04x\n",
1787 __func__, addr, val);
1788 return ret;
1789}
1790
1791static int rtl8xxxu_write32(struct rtl8xxxu_priv *priv, u16 addr, u32 val)
1792{
1793 struct usb_device *udev = priv->udev;
1794 int ret;
1795
1796 mutex_lock(&priv->usb_buf_mutex);
1797 priv->usb_buf.val32 = cpu_to_le32(val);
1798 ret = usb_control_msg(udev, usb_sndctrlpipe(udev, 0),
1799 REALTEK_USB_CMD_REQ, REALTEK_USB_WRITE,
1800 addr, 0, &priv->usb_buf.val32, sizeof(u32),
1801 RTW_USB_CONTROL_MSG_TIMEOUT);
1802 mutex_unlock(&priv->usb_buf_mutex);
1803
1804 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_REG_WRITE)
1805 dev_info(&udev->dev, "%s(%04x) = 0x%08x\n",
1806 __func__, addr, val);
1807 return ret;
1808}
1809
1810static int
1811rtl8xxxu_writeN(struct rtl8xxxu_priv *priv, u16 addr, u8 *buf, u16 len)
1812{
1813 struct usb_device *udev = priv->udev;
1814 int blocksize = priv->fops->writeN_block_size;
1815 int ret, i, count, remainder;
1816
1817 count = len / blocksize;
1818 remainder = len % blocksize;
1819
1820 for (i = 0; i < count; i++) {
1821 ret = usb_control_msg(udev, usb_sndctrlpipe(udev, 0),
1822 REALTEK_USB_CMD_REQ, REALTEK_USB_WRITE,
1823 addr, 0, buf, blocksize,
1824 RTW_USB_CONTROL_MSG_TIMEOUT);
1825 if (ret != blocksize)
1826 goto write_error;
1827
1828 addr += blocksize;
1829 buf += blocksize;
1830 }
1831
1832 if (remainder) {
1833 ret = usb_control_msg(udev, usb_sndctrlpipe(udev, 0),
1834 REALTEK_USB_CMD_REQ, REALTEK_USB_WRITE,
1835 addr, 0, buf, remainder,
1836 RTW_USB_CONTROL_MSG_TIMEOUT);
1837 if (ret != remainder)
1838 goto write_error;
1839 }
1840
1841 return len;
1842
1843write_error:
1844 dev_info(&udev->dev,
1845 "%s: Failed to write block at addr: %04x size: %04x\n",
1846 __func__, addr, blocksize);
1847 return -EAGAIN;
1848}
1849
1850static u32 rtl8xxxu_read_rfreg(struct rtl8xxxu_priv *priv,
1851 enum rtl8xxxu_rfpath path, u8 reg)
1852{
1853 u32 hssia, val32, retval;
1854
1855 hssia = rtl8xxxu_read32(priv, REG_FPGA0_XA_HSSI_PARM2);
1856 if (path != RF_A)
1857 val32 = rtl8xxxu_read32(priv, rtl8xxxu_rfregs[path].hssiparm2);
1858 else
1859 val32 = hssia;
1860
1861 val32 &= ~FPGA0_HSSI_PARM2_ADDR_MASK;
1862 val32 |= (reg << FPGA0_HSSI_PARM2_ADDR_SHIFT);
1863 val32 |= FPGA0_HSSI_PARM2_EDGE_READ;
1864 hssia &= ~FPGA0_HSSI_PARM2_EDGE_READ;
1865 rtl8xxxu_write32(priv, REG_FPGA0_XA_HSSI_PARM2, hssia);
1866
1867 udelay(10);
1868
1869 rtl8xxxu_write32(priv, rtl8xxxu_rfregs[path].hssiparm2, val32);
1870 udelay(100);
1871
1872 hssia |= FPGA0_HSSI_PARM2_EDGE_READ;
1873 rtl8xxxu_write32(priv, REG_FPGA0_XA_HSSI_PARM2, hssia);
1874 udelay(10);
1875
1876 val32 = rtl8xxxu_read32(priv, rtl8xxxu_rfregs[path].hssiparm1);
1877 if (val32 & FPGA0_HSSI_PARM1_PI)
1878 retval = rtl8xxxu_read32(priv, rtl8xxxu_rfregs[path].hspiread);
1879 else
1880 retval = rtl8xxxu_read32(priv, rtl8xxxu_rfregs[path].lssiread);
1881
1882 retval &= 0xfffff;
1883
1884 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_RFREG_READ)
1885 dev_info(&priv->udev->dev, "%s(%02x) = 0x%06x\n",
1886 __func__, reg, retval);
1887 return retval;
1888}
1889
Jes Sorensen22a31d42016-02-29 17:04:15 -05001890/*
1891 * The RTL8723BU driver indicates that registers 0xb2 and 0xb6 can
1892 * have write issues in high temperature conditions. We may have to
1893 * retry writing them.
1894 */
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001895static int rtl8xxxu_write_rfreg(struct rtl8xxxu_priv *priv,
1896 enum rtl8xxxu_rfpath path, u8 reg, u32 data)
1897{
1898 int ret, retval;
Jes Sorensen2949b9e2016-04-07 14:19:25 -04001899 u32 dataaddr, val32;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001900
1901 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_RFREG_WRITE)
1902 dev_info(&priv->udev->dev, "%s(%02x) = 0x%06x\n",
1903 __func__, reg, data);
1904
1905 data &= FPGA0_LSSI_PARM_DATA_MASK;
1906 dataaddr = (reg << FPGA0_LSSI_PARM_ADDR_SHIFT) | data;
1907
Jes Sorensen2949b9e2016-04-07 14:19:25 -04001908 if (priv->rtl_chip == RTL8192E) {
1909 val32 = rtl8xxxu_read32(priv, REG_FPGA0_POWER_SAVE);
1910 val32 &= ~0x20000;
1911 rtl8xxxu_write32(priv, REG_FPGA0_POWER_SAVE, val32);
1912 }
1913
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001914 /* Use XB for path B */
1915 ret = rtl8xxxu_write32(priv, rtl8xxxu_rfregs[path].lssiparm, dataaddr);
1916 if (ret != sizeof(dataaddr))
1917 retval = -EIO;
1918 else
1919 retval = 0;
1920
1921 udelay(1);
1922
Jes Sorensen2949b9e2016-04-07 14:19:25 -04001923 if (priv->rtl_chip == RTL8192E) {
1924 val32 = rtl8xxxu_read32(priv, REG_FPGA0_POWER_SAVE);
1925 val32 |= 0x20000;
1926 rtl8xxxu_write32(priv, REG_FPGA0_POWER_SAVE, val32);
1927 }
1928
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001929 return retval;
1930}
1931
Jes Sorensen8da91572016-02-29 17:04:29 -05001932static int rtl8723a_h2c_cmd(struct rtl8xxxu_priv *priv,
1933 struct h2c_cmd *h2c, int len)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001934{
1935 struct device *dev = &priv->udev->dev;
1936 int mbox_nr, retry, retval = 0;
1937 int mbox_reg, mbox_ext_reg;
1938 u8 val8;
1939
1940 mutex_lock(&priv->h2c_mutex);
1941
1942 mbox_nr = priv->next_mbox;
1943 mbox_reg = REG_HMBOX_0 + (mbox_nr * 4);
Jes Sorensened35d092016-02-29 17:04:19 -05001944 mbox_ext_reg = priv->fops->mbox_ext_reg +
1945 (mbox_nr * priv->fops->mbox_ext_width);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001946
1947 /*
1948 * MBOX ready?
1949 */
1950 retry = 100;
1951 do {
1952 val8 = rtl8xxxu_read8(priv, REG_HMTFR);
1953 if (!(val8 & BIT(mbox_nr)))
1954 break;
1955 } while (retry--);
1956
1957 if (!retry) {
Jes Sorensenc7a5a192016-02-29 17:04:30 -05001958 dev_info(dev, "%s: Mailbox busy\n", __func__);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001959 retval = -EBUSY;
1960 goto error;
1961 }
1962
1963 /*
1964 * Need to swap as it's being swapped again by rtl8xxxu_write16/32()
1965 */
Jes Sorensen8da91572016-02-29 17:04:29 -05001966 if (len > sizeof(u32)) {
Jes Sorensened35d092016-02-29 17:04:19 -05001967 if (priv->fops->mbox_ext_width == 4) {
1968 rtl8xxxu_write32(priv, mbox_ext_reg,
1969 le32_to_cpu(h2c->raw_wide.ext));
1970 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_H2C)
1971 dev_info(dev, "H2C_EXT %08x\n",
1972 le32_to_cpu(h2c->raw_wide.ext));
1973 } else {
1974 rtl8xxxu_write16(priv, mbox_ext_reg,
1975 le16_to_cpu(h2c->raw.ext));
1976 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_H2C)
1977 dev_info(dev, "H2C_EXT %04x\n",
1978 le16_to_cpu(h2c->raw.ext));
1979 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001980 }
1981 rtl8xxxu_write32(priv, mbox_reg, le32_to_cpu(h2c->raw.data));
1982 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_H2C)
1983 dev_info(dev, "H2C %08x\n", le32_to_cpu(h2c->raw.data));
1984
1985 priv->next_mbox = (mbox_nr + 1) % H2C_MAX_MBOX;
1986
1987error:
1988 mutex_unlock(&priv->h2c_mutex);
1989 return retval;
1990}
1991
Jes Sorensen394f1bd2016-02-29 17:04:49 -05001992static void rtl8723bu_write_btreg(struct rtl8xxxu_priv *priv, u8 reg, u8 data)
1993{
1994 struct h2c_cmd h2c;
1995 int reqnum = 0;
1996
1997 memset(&h2c, 0, sizeof(struct h2c_cmd));
1998 h2c.bt_mp_oper.cmd = H2C_8723B_BT_MP_OPER;
1999 h2c.bt_mp_oper.operreq = 0 | (reqnum << 4);
2000 h2c.bt_mp_oper.opcode = BT_MP_OP_WRITE_REG_VALUE;
2001 h2c.bt_mp_oper.data = data;
2002 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.bt_mp_oper));
2003
2004 reqnum++;
2005 memset(&h2c, 0, sizeof(struct h2c_cmd));
2006 h2c.bt_mp_oper.cmd = H2C_8723B_BT_MP_OPER;
2007 h2c.bt_mp_oper.operreq = 0 | (reqnum << 4);
2008 h2c.bt_mp_oper.opcode = BT_MP_OP_WRITE_REG_VALUE;
2009 h2c.bt_mp_oper.addr = reg;
2010 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.bt_mp_oper));
2011}
2012
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002013static void rtl8723a_enable_rf(struct rtl8xxxu_priv *priv)
2014{
2015 u8 val8;
2016 u32 val32;
2017
2018 val8 = rtl8xxxu_read8(priv, REG_SPS0_CTRL);
2019 val8 |= BIT(0) | BIT(3);
2020 rtl8xxxu_write8(priv, REG_SPS0_CTRL, val8);
2021
2022 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XAB_RF_PARM);
2023 val32 &= ~(BIT(4) | BIT(5));
2024 val32 |= BIT(3);
2025 if (priv->rf_paths == 2) {
2026 val32 &= ~(BIT(20) | BIT(21));
2027 val32 |= BIT(19);
2028 }
2029 rtl8xxxu_write32(priv, REG_FPGA0_XAB_RF_PARM, val32);
2030
2031 val32 = rtl8xxxu_read32(priv, REG_OFDM0_TRX_PATH_ENABLE);
2032 val32 &= ~OFDM_RF_PATH_TX_MASK;
2033 if (priv->tx_paths == 2)
2034 val32 |= OFDM_RF_PATH_TX_A | OFDM_RF_PATH_TX_B;
Jes Sorensenba17d822016-03-31 17:08:39 -04002035 else if (priv->rtl_chip == RTL8192C || priv->rtl_chip == RTL8191C)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002036 val32 |= OFDM_RF_PATH_TX_B;
2037 else
2038 val32 |= OFDM_RF_PATH_TX_A;
2039 rtl8xxxu_write32(priv, REG_OFDM0_TRX_PATH_ENABLE, val32);
2040
2041 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
2042 val32 &= ~FPGA_RF_MODE_JAPAN;
2043 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
2044
2045 if (priv->rf_paths == 2)
2046 rtl8xxxu_write32(priv, REG_RX_WAIT_CCA, 0x63db25a0);
2047 else
2048 rtl8xxxu_write32(priv, REG_RX_WAIT_CCA, 0x631b25a0);
2049
2050 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_AC, 0x32d95);
2051 if (priv->rf_paths == 2)
2052 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_AC, 0x32d95);
2053
2054 rtl8xxxu_write8(priv, REG_TXPAUSE, 0x00);
2055}
2056
2057static void rtl8723a_disable_rf(struct rtl8xxxu_priv *priv)
2058{
2059 u8 sps0;
2060 u32 val32;
2061
2062 rtl8xxxu_write8(priv, REG_TXPAUSE, 0xff);
2063
2064 sps0 = rtl8xxxu_read8(priv, REG_SPS0_CTRL);
2065
2066 /* RF RX code for preamble power saving */
2067 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XAB_RF_PARM);
2068 val32 &= ~(BIT(3) | BIT(4) | BIT(5));
2069 if (priv->rf_paths == 2)
2070 val32 &= ~(BIT(19) | BIT(20) | BIT(21));
2071 rtl8xxxu_write32(priv, REG_FPGA0_XAB_RF_PARM, val32);
2072
2073 /* Disable TX for four paths */
2074 val32 = rtl8xxxu_read32(priv, REG_OFDM0_TRX_PATH_ENABLE);
2075 val32 &= ~OFDM_RF_PATH_TX_MASK;
2076 rtl8xxxu_write32(priv, REG_OFDM0_TRX_PATH_ENABLE, val32);
2077
2078 /* Enable power saving */
2079 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
2080 val32 |= FPGA_RF_MODE_JAPAN;
2081 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
2082
2083 /* AFE control register to power down bits [30:22] */
2084 if (priv->rf_paths == 2)
2085 rtl8xxxu_write32(priv, REG_RX_WAIT_CCA, 0x00db25a0);
2086 else
2087 rtl8xxxu_write32(priv, REG_RX_WAIT_CCA, 0x001b25a0);
2088
2089 /* Power down RF module */
2090 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_AC, 0);
2091 if (priv->rf_paths == 2)
2092 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_AC, 0);
2093
2094 sps0 &= ~(BIT(0) | BIT(3));
2095 rtl8xxxu_write8(priv, REG_SPS0_CTRL, sps0);
2096}
2097
2098
2099static void rtl8723a_stop_tx_beacon(struct rtl8xxxu_priv *priv)
2100{
2101 u8 val8;
2102
2103 val8 = rtl8xxxu_read8(priv, REG_FWHW_TXQ_CTRL + 2);
2104 val8 &= ~BIT(6);
2105 rtl8xxxu_write8(priv, REG_FWHW_TXQ_CTRL + 2, val8);
2106
2107 rtl8xxxu_write8(priv, REG_TBTT_PROHIBIT + 1, 0x64);
2108 val8 = rtl8xxxu_read8(priv, REG_TBTT_PROHIBIT + 2);
2109 val8 &= ~BIT(0);
2110 rtl8xxxu_write8(priv, REG_TBTT_PROHIBIT + 2, val8);
2111}
2112
2113
2114/*
2115 * The rtl8723a has 3 channel groups for it's efuse settings. It only
2116 * supports the 2.4GHz band, so channels 1 - 14:
2117 * group 0: channels 1 - 3
2118 * group 1: channels 4 - 9
2119 * group 2: channels 10 - 14
2120 *
2121 * Note: We index from 0 in the code
2122 */
2123static int rtl8723a_channel_to_group(int channel)
2124{
2125 int group;
2126
2127 if (channel < 4)
2128 group = 0;
2129 else if (channel < 10)
2130 group = 1;
2131 else
2132 group = 2;
2133
2134 return group;
2135}
2136
Jes Sorensen9e247722016-04-07 14:19:23 -04002137/*
2138 * Valid for rtl8723bu and rtl8192eu
2139 */
Jes Sorensene796dab2016-02-29 17:05:19 -05002140static int rtl8723b_channel_to_group(int channel)
2141{
2142 int group;
2143
2144 if (channel < 3)
2145 group = 0;
2146 else if (channel < 6)
2147 group = 1;
2148 else if (channel < 9)
2149 group = 2;
2150 else if (channel < 12)
2151 group = 3;
2152 else
2153 group = 4;
2154
2155 return group;
2156}
2157
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002158static void rtl8723au_config_channel(struct ieee80211_hw *hw)
2159{
2160 struct rtl8xxxu_priv *priv = hw->priv;
2161 u32 val32, rsr;
2162 u8 val8, opmode;
2163 bool ht = true;
2164 int sec_ch_above, channel;
2165 int i;
2166
2167 opmode = rtl8xxxu_read8(priv, REG_BW_OPMODE);
2168 rsr = rtl8xxxu_read32(priv, REG_RESPONSE_RATE_SET);
2169 channel = hw->conf.chandef.chan->hw_value;
2170
2171 switch (hw->conf.chandef.width) {
2172 case NL80211_CHAN_WIDTH_20_NOHT:
2173 ht = false;
2174 case NL80211_CHAN_WIDTH_20:
2175 opmode |= BW_OPMODE_20MHZ;
2176 rtl8xxxu_write8(priv, REG_BW_OPMODE, opmode);
2177
2178 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
2179 val32 &= ~FPGA_RF_MODE;
2180 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
2181
2182 val32 = rtl8xxxu_read32(priv, REG_FPGA1_RF_MODE);
2183 val32 &= ~FPGA_RF_MODE;
2184 rtl8xxxu_write32(priv, REG_FPGA1_RF_MODE, val32);
2185
2186 val32 = rtl8xxxu_read32(priv, REG_FPGA0_ANALOG2);
2187 val32 |= FPGA0_ANALOG2_20MHZ;
2188 rtl8xxxu_write32(priv, REG_FPGA0_ANALOG2, val32);
2189 break;
2190 case NL80211_CHAN_WIDTH_40:
2191 if (hw->conf.chandef.center_freq1 >
2192 hw->conf.chandef.chan->center_freq) {
2193 sec_ch_above = 1;
2194 channel += 2;
2195 } else {
2196 sec_ch_above = 0;
2197 channel -= 2;
2198 }
2199
2200 opmode &= ~BW_OPMODE_20MHZ;
2201 rtl8xxxu_write8(priv, REG_BW_OPMODE, opmode);
2202 rsr &= ~RSR_RSC_BANDWIDTH_40M;
2203 if (sec_ch_above)
2204 rsr |= RSR_RSC_UPPER_SUB_CHANNEL;
2205 else
2206 rsr |= RSR_RSC_LOWER_SUB_CHANNEL;
2207 rtl8xxxu_write32(priv, REG_RESPONSE_RATE_SET, rsr);
2208
2209 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
2210 val32 |= FPGA_RF_MODE;
2211 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
2212
2213 val32 = rtl8xxxu_read32(priv, REG_FPGA1_RF_MODE);
2214 val32 |= FPGA_RF_MODE;
2215 rtl8xxxu_write32(priv, REG_FPGA1_RF_MODE, val32);
2216
2217 /*
2218 * Set Control channel to upper or lower. These settings
2219 * are required only for 40MHz
2220 */
2221 val32 = rtl8xxxu_read32(priv, REG_CCK0_SYSTEM);
2222 val32 &= ~CCK0_SIDEBAND;
2223 if (!sec_ch_above)
2224 val32 |= CCK0_SIDEBAND;
2225 rtl8xxxu_write32(priv, REG_CCK0_SYSTEM, val32);
2226
2227 val32 = rtl8xxxu_read32(priv, REG_OFDM1_LSTF);
2228 val32 &= ~OFDM_LSTF_PRIME_CH_MASK; /* 0xc00 */
2229 if (sec_ch_above)
2230 val32 |= OFDM_LSTF_PRIME_CH_LOW;
2231 else
2232 val32 |= OFDM_LSTF_PRIME_CH_HIGH;
2233 rtl8xxxu_write32(priv, REG_OFDM1_LSTF, val32);
2234
2235 val32 = rtl8xxxu_read32(priv, REG_FPGA0_ANALOG2);
2236 val32 &= ~FPGA0_ANALOG2_20MHZ;
2237 rtl8xxxu_write32(priv, REG_FPGA0_ANALOG2, val32);
2238
2239 val32 = rtl8xxxu_read32(priv, REG_FPGA0_POWER_SAVE);
2240 val32 &= ~(FPGA0_PS_LOWER_CHANNEL | FPGA0_PS_UPPER_CHANNEL);
2241 if (sec_ch_above)
2242 val32 |= FPGA0_PS_UPPER_CHANNEL;
2243 else
2244 val32 |= FPGA0_PS_LOWER_CHANNEL;
2245 rtl8xxxu_write32(priv, REG_FPGA0_POWER_SAVE, val32);
2246 break;
2247
2248 default:
2249 break;
2250 }
2251
2252 for (i = RF_A; i < priv->rf_paths; i++) {
2253 val32 = rtl8xxxu_read_rfreg(priv, i, RF6052_REG_MODE_AG);
2254 val32 &= ~MODE_AG_CHANNEL_MASK;
2255 val32 |= channel;
2256 rtl8xxxu_write_rfreg(priv, i, RF6052_REG_MODE_AG, val32);
2257 }
2258
2259 if (ht)
2260 val8 = 0x0e;
2261 else
2262 val8 = 0x0a;
2263
2264 rtl8xxxu_write8(priv, REG_SIFS_CCK + 1, val8);
2265 rtl8xxxu_write8(priv, REG_SIFS_OFDM + 1, val8);
2266
2267 rtl8xxxu_write16(priv, REG_R2T_SIFS, 0x0808);
2268 rtl8xxxu_write16(priv, REG_T2T_SIFS, 0x0a0a);
2269
2270 for (i = RF_A; i < priv->rf_paths; i++) {
2271 val32 = rtl8xxxu_read_rfreg(priv, i, RF6052_REG_MODE_AG);
2272 if (hw->conf.chandef.width == NL80211_CHAN_WIDTH_40)
2273 val32 &= ~MODE_AG_CHANNEL_20MHZ;
2274 else
2275 val32 |= MODE_AG_CHANNEL_20MHZ;
2276 rtl8xxxu_write_rfreg(priv, i, RF6052_REG_MODE_AG, val32);
2277 }
2278}
2279
Jes Sorensenc3f95062016-02-29 17:04:40 -05002280static void rtl8723bu_config_channel(struct ieee80211_hw *hw)
2281{
2282 struct rtl8xxxu_priv *priv = hw->priv;
2283 u32 val32, rsr;
Jes Sorensen368633c2016-02-29 17:04:42 -05002284 u8 val8, subchannel;
Jes Sorensenc3f95062016-02-29 17:04:40 -05002285 u16 rf_mode_bw;
2286 bool ht = true;
2287 int sec_ch_above, channel;
2288 int i;
2289
2290 rf_mode_bw = rtl8xxxu_read16(priv, REG_WMAC_TRXPTCL_CTL);
2291 rf_mode_bw &= ~WMAC_TRXPTCL_CTL_BW_MASK;
2292 rsr = rtl8xxxu_read32(priv, REG_RESPONSE_RATE_SET);
2293 channel = hw->conf.chandef.chan->hw_value;
2294
2295/* Hack */
2296 subchannel = 0;
2297
2298 switch (hw->conf.chandef.width) {
2299 case NL80211_CHAN_WIDTH_20_NOHT:
2300 ht = false;
2301 case NL80211_CHAN_WIDTH_20:
2302 rf_mode_bw |= WMAC_TRXPTCL_CTL_BW_20;
2303 subchannel = 0;
2304
2305 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
2306 val32 &= ~FPGA_RF_MODE;
2307 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
2308
2309 val32 = rtl8xxxu_read32(priv, REG_FPGA1_RF_MODE);
2310 val32 &= ~FPGA_RF_MODE;
2311 rtl8xxxu_write32(priv, REG_FPGA1_RF_MODE, val32);
2312
2313 val32 = rtl8xxxu_read32(priv, REG_OFDM0_TX_PSDO_NOISE_WEIGHT);
2314 val32 &= ~(BIT(30) | BIT(31));
2315 rtl8xxxu_write32(priv, REG_OFDM0_TX_PSDO_NOISE_WEIGHT, val32);
2316
2317 break;
2318 case NL80211_CHAN_WIDTH_40:
2319 rf_mode_bw |= WMAC_TRXPTCL_CTL_BW_40;
2320
2321 if (hw->conf.chandef.center_freq1 >
2322 hw->conf.chandef.chan->center_freq) {
2323 sec_ch_above = 1;
2324 channel += 2;
2325 } else {
2326 sec_ch_above = 0;
2327 channel -= 2;
2328 }
2329
2330 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
2331 val32 |= FPGA_RF_MODE;
2332 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
2333
2334 val32 = rtl8xxxu_read32(priv, REG_FPGA1_RF_MODE);
2335 val32 |= FPGA_RF_MODE;
2336 rtl8xxxu_write32(priv, REG_FPGA1_RF_MODE, val32);
2337
2338 /*
2339 * Set Control channel to upper or lower. These settings
2340 * are required only for 40MHz
2341 */
2342 val32 = rtl8xxxu_read32(priv, REG_CCK0_SYSTEM);
2343 val32 &= ~CCK0_SIDEBAND;
2344 if (!sec_ch_above)
2345 val32 |= CCK0_SIDEBAND;
2346 rtl8xxxu_write32(priv, REG_CCK0_SYSTEM, val32);
2347
2348 val32 = rtl8xxxu_read32(priv, REG_OFDM1_LSTF);
2349 val32 &= ~OFDM_LSTF_PRIME_CH_MASK; /* 0xc00 */
2350 if (sec_ch_above)
2351 val32 |= OFDM_LSTF_PRIME_CH_LOW;
2352 else
2353 val32 |= OFDM_LSTF_PRIME_CH_HIGH;
2354 rtl8xxxu_write32(priv, REG_OFDM1_LSTF, val32);
2355
2356 val32 = rtl8xxxu_read32(priv, REG_FPGA0_POWER_SAVE);
2357 val32 &= ~(FPGA0_PS_LOWER_CHANNEL | FPGA0_PS_UPPER_CHANNEL);
2358 if (sec_ch_above)
2359 val32 |= FPGA0_PS_UPPER_CHANNEL;
2360 else
2361 val32 |= FPGA0_PS_LOWER_CHANNEL;
2362 rtl8xxxu_write32(priv, REG_FPGA0_POWER_SAVE, val32);
2363 break;
2364 case NL80211_CHAN_WIDTH_80:
2365 rf_mode_bw |= WMAC_TRXPTCL_CTL_BW_80;
2366 break;
2367 default:
2368 break;
2369 }
2370
2371 for (i = RF_A; i < priv->rf_paths; i++) {
2372 val32 = rtl8xxxu_read_rfreg(priv, i, RF6052_REG_MODE_AG);
2373 val32 &= ~MODE_AG_CHANNEL_MASK;
2374 val32 |= channel;
2375 rtl8xxxu_write_rfreg(priv, i, RF6052_REG_MODE_AG, val32);
2376 }
2377
2378 rtl8xxxu_write16(priv, REG_WMAC_TRXPTCL_CTL, rf_mode_bw);
2379 rtl8xxxu_write8(priv, REG_DATA_SUBCHANNEL, subchannel);
2380
2381 if (ht)
2382 val8 = 0x0e;
2383 else
2384 val8 = 0x0a;
2385
2386 rtl8xxxu_write8(priv, REG_SIFS_CCK + 1, val8);
2387 rtl8xxxu_write8(priv, REG_SIFS_OFDM + 1, val8);
2388
2389 rtl8xxxu_write16(priv, REG_R2T_SIFS, 0x0808);
2390 rtl8xxxu_write16(priv, REG_T2T_SIFS, 0x0a0a);
2391
2392 for (i = RF_A; i < priv->rf_paths; i++) {
2393 val32 = rtl8xxxu_read_rfreg(priv, i, RF6052_REG_MODE_AG);
2394 val32 &= ~MODE_AG_BW_MASK;
2395 switch(hw->conf.chandef.width) {
2396 case NL80211_CHAN_WIDTH_80:
2397 val32 |= MODE_AG_BW_80MHZ_8723B;
2398 break;
2399 case NL80211_CHAN_WIDTH_40:
2400 val32 |= MODE_AG_BW_40MHZ_8723B;
2401 break;
2402 default:
2403 val32 |= MODE_AG_BW_20MHZ_8723B;
2404 break;
2405 }
2406 rtl8xxxu_write_rfreg(priv, i, RF6052_REG_MODE_AG, val32);
2407 }
2408}
2409
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002410static void
2411rtl8723a_set_tx_power(struct rtl8xxxu_priv *priv, int channel, bool ht40)
2412{
2413 u8 cck[RTL8723A_MAX_RF_PATHS], ofdm[RTL8723A_MAX_RF_PATHS];
2414 u8 ofdmbase[RTL8723A_MAX_RF_PATHS], mcsbase[RTL8723A_MAX_RF_PATHS];
2415 u32 val32, ofdm_a, ofdm_b, mcs_a, mcs_b;
2416 u8 val8;
2417 int group, i;
2418
2419 group = rtl8723a_channel_to_group(channel);
2420
2421 cck[0] = priv->cck_tx_power_index_A[group];
2422 cck[1] = priv->cck_tx_power_index_B[group];
2423
2424 ofdm[0] = priv->ht40_1s_tx_power_index_A[group];
2425 ofdm[1] = priv->ht40_1s_tx_power_index_B[group];
2426
2427 ofdmbase[0] = ofdm[0] + priv->ofdm_tx_power_index_diff[group].a;
2428 ofdmbase[1] = ofdm[1] + priv->ofdm_tx_power_index_diff[group].b;
2429
2430 mcsbase[0] = ofdm[0];
2431 mcsbase[1] = ofdm[1];
2432 if (!ht40) {
2433 mcsbase[0] += priv->ht20_tx_power_index_diff[group].a;
2434 mcsbase[1] += priv->ht20_tx_power_index_diff[group].b;
2435 }
2436
2437 if (priv->tx_paths > 1) {
2438 if (ofdm[0] > priv->ht40_2s_tx_power_index_diff[group].a)
2439 ofdm[0] -= priv->ht40_2s_tx_power_index_diff[group].a;
2440 if (ofdm[1] > priv->ht40_2s_tx_power_index_diff[group].b)
2441 ofdm[1] -= priv->ht40_2s_tx_power_index_diff[group].b;
2442 }
2443
2444 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_CHANNEL)
2445 dev_info(&priv->udev->dev,
2446 "%s: Setting TX power CCK A: %02x, "
2447 "CCK B: %02x, OFDM A: %02x, OFDM B: %02x\n",
2448 __func__, cck[0], cck[1], ofdm[0], ofdm[1]);
2449
2450 for (i = 0; i < RTL8723A_MAX_RF_PATHS; i++) {
2451 if (cck[i] > RF6052_MAX_TX_PWR)
2452 cck[i] = RF6052_MAX_TX_PWR;
2453 if (ofdm[i] > RF6052_MAX_TX_PWR)
2454 ofdm[i] = RF6052_MAX_TX_PWR;
2455 }
2456
2457 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_A_CCK1_MCS32);
2458 val32 &= 0xffff00ff;
2459 val32 |= (cck[0] << 8);
2460 rtl8xxxu_write32(priv, REG_TX_AGC_A_CCK1_MCS32, val32);
2461
2462 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11);
2463 val32 &= 0xff;
2464 val32 |= ((cck[0] << 8) | (cck[0] << 16) | (cck[0] << 24));
2465 rtl8xxxu_write32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11, val32);
2466
2467 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11);
2468 val32 &= 0xffffff00;
2469 val32 |= cck[1];
2470 rtl8xxxu_write32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11, val32);
2471
2472 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_B_CCK1_55_MCS32);
2473 val32 &= 0xff;
2474 val32 |= ((cck[1] << 8) | (cck[1] << 16) | (cck[1] << 24));
2475 rtl8xxxu_write32(priv, REG_TX_AGC_B_CCK1_55_MCS32, val32);
2476
2477 ofdm_a = ofdmbase[0] | ofdmbase[0] << 8 |
2478 ofdmbase[0] << 16 | ofdmbase[0] << 24;
2479 ofdm_b = ofdmbase[1] | ofdmbase[1] << 8 |
2480 ofdmbase[1] << 16 | ofdmbase[1] << 24;
2481 rtl8xxxu_write32(priv, REG_TX_AGC_A_RATE18_06, ofdm_a);
2482 rtl8xxxu_write32(priv, REG_TX_AGC_B_RATE18_06, ofdm_b);
2483
2484 rtl8xxxu_write32(priv, REG_TX_AGC_A_RATE54_24, ofdm_a);
2485 rtl8xxxu_write32(priv, REG_TX_AGC_B_RATE54_24, ofdm_b);
2486
2487 mcs_a = mcsbase[0] | mcsbase[0] << 8 |
2488 mcsbase[0] << 16 | mcsbase[0] << 24;
2489 mcs_b = mcsbase[1] | mcsbase[1] << 8 |
2490 mcsbase[1] << 16 | mcsbase[1] << 24;
2491
2492 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS03_MCS00, mcs_a);
2493 rtl8xxxu_write32(priv, REG_TX_AGC_B_MCS03_MCS00, mcs_b);
2494
2495 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS07_MCS04, mcs_a);
2496 rtl8xxxu_write32(priv, REG_TX_AGC_B_MCS07_MCS04, mcs_b);
2497
2498 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS11_MCS08, mcs_a);
2499 rtl8xxxu_write32(priv, REG_TX_AGC_B_MCS11_MCS08, mcs_b);
2500
2501 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS15_MCS12, mcs_a);
2502 for (i = 0; i < 3; i++) {
2503 if (i != 2)
2504 val8 = (mcsbase[0] > 8) ? (mcsbase[0] - 8) : 0;
2505 else
2506 val8 = (mcsbase[0] > 6) ? (mcsbase[0] - 6) : 0;
2507 rtl8xxxu_write8(priv, REG_OFDM0_XC_TX_IQ_IMBALANCE + i, val8);
2508 }
2509 rtl8xxxu_write32(priv, REG_TX_AGC_B_MCS15_MCS12, mcs_b);
2510 for (i = 0; i < 3; i++) {
2511 if (i != 2)
2512 val8 = (mcsbase[1] > 8) ? (mcsbase[1] - 8) : 0;
2513 else
2514 val8 = (mcsbase[1] > 6) ? (mcsbase[1] - 6) : 0;
2515 rtl8xxxu_write8(priv, REG_OFDM0_XD_TX_IQ_IMBALANCE + i, val8);
2516 }
2517}
2518
Jes Sorensene796dab2016-02-29 17:05:19 -05002519static void
2520rtl8723b_set_tx_power(struct rtl8xxxu_priv *priv, int channel, bool ht40)
2521{
Jes Sorensen1d3cc442016-02-29 17:05:24 -05002522 u32 val32, ofdm, mcs;
2523 u8 cck, ofdmbase, mcsbase;
Jes Sorensen54bed432016-02-29 17:05:23 -05002524 int group, tx_idx;
Jes Sorensene796dab2016-02-29 17:05:19 -05002525
Jes Sorensen54bed432016-02-29 17:05:23 -05002526 tx_idx = 0;
Jes Sorensene796dab2016-02-29 17:05:19 -05002527 group = rtl8723b_channel_to_group(channel);
Jes Sorensen54bed432016-02-29 17:05:23 -05002528
2529 cck = priv->cck_tx_power_index_B[group];
2530 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_A_CCK1_MCS32);
2531 val32 &= 0xffff00ff;
2532 val32 |= (cck << 8);
2533 rtl8xxxu_write32(priv, REG_TX_AGC_A_CCK1_MCS32, val32);
2534
2535 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11);
2536 val32 &= 0xff;
2537 val32 |= ((cck << 8) | (cck << 16) | (cck << 24));
2538 rtl8xxxu_write32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11, val32);
2539
2540 ofdmbase = priv->ht40_1s_tx_power_index_B[group];
2541 ofdmbase += priv->ofdm_tx_power_diff[tx_idx].b;
2542 ofdm = ofdmbase | ofdmbase << 8 | ofdmbase << 16 | ofdmbase << 24;
2543
2544 rtl8xxxu_write32(priv, REG_TX_AGC_A_RATE18_06, ofdm);
2545 rtl8xxxu_write32(priv, REG_TX_AGC_A_RATE54_24, ofdm);
Jes Sorensen1d3cc442016-02-29 17:05:24 -05002546
2547 mcsbase = priv->ht40_1s_tx_power_index_B[group];
2548 if (ht40)
2549 mcsbase += priv->ht40_tx_power_diff[tx_idx++].b;
2550 else
2551 mcsbase += priv->ht20_tx_power_diff[tx_idx++].b;
2552 mcs = mcsbase | mcsbase << 8 | mcsbase << 16 | mcsbase << 24;
2553
2554 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS03_MCS00, mcs);
2555 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS07_MCS04, mcs);
Jes Sorensene796dab2016-02-29 17:05:19 -05002556}
2557
Jes Sorensen57e42a22016-04-14 14:58:49 -04002558static void
2559rtl8192e_set_tx_power(struct rtl8xxxu_priv *priv, int channel, bool ht40)
2560{
2561 u32 val32, ofdm, mcs;
2562 u8 cck, ofdmbase, mcsbase;
2563 int group, tx_idx;
2564
2565 tx_idx = 0;
2566 group = rtl8723b_channel_to_group(channel);
2567
2568 cck = priv->cck_tx_power_index_A[group];
2569
2570 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_A_CCK1_MCS32);
2571 val32 &= 0xffff00ff;
2572 val32 |= (cck << 8);
2573 rtl8xxxu_write32(priv, REG_TX_AGC_A_CCK1_MCS32, val32);
2574
2575 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11);
2576 val32 &= 0xff;
2577 val32 |= ((cck << 8) | (cck << 16) | (cck << 24));
2578 rtl8xxxu_write32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11, val32);
2579
2580 ofdmbase = priv->ht40_1s_tx_power_index_A[group];
2581 ofdmbase += priv->ofdm_tx_power_diff[tx_idx].a;
2582 ofdm = ofdmbase | ofdmbase << 8 | ofdmbase << 16 | ofdmbase << 24;
2583
2584 rtl8xxxu_write32(priv, REG_TX_AGC_A_RATE18_06, ofdm);
2585 rtl8xxxu_write32(priv, REG_TX_AGC_A_RATE54_24, ofdm);
2586
2587 mcsbase = priv->ht40_1s_tx_power_index_A[group];
2588 if (ht40)
2589 mcsbase += priv->ht40_tx_power_diff[tx_idx++].a;
2590 else
2591 mcsbase += priv->ht20_tx_power_diff[tx_idx++].a;
2592 mcs = mcsbase | mcsbase << 8 | mcsbase << 16 | mcsbase << 24;
2593
2594 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS03_MCS00, mcs);
2595 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS07_MCS04, mcs);
2596 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS11_MCS08, mcs);
2597 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS15_MCS12, mcs);
2598
2599 if (priv->tx_paths > 1) {
2600 cck = priv->cck_tx_power_index_B[group];
2601
2602 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_B_CCK1_55_MCS32);
2603 val32 &= 0xff;
2604 val32 |= ((cck << 8) | (cck << 16) | (cck << 24));
2605 rtl8xxxu_write32(priv, REG_TX_AGC_B_CCK1_55_MCS32, val32);
2606
2607 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11);
2608 val32 &= 0xffffff00;
2609 val32 |= cck;
2610 rtl8xxxu_write32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11, val32);
2611
2612 ofdmbase = priv->ht40_1s_tx_power_index_B[group];
2613 ofdmbase += priv->ofdm_tx_power_diff[tx_idx].b;
2614 ofdm = ofdmbase | ofdmbase << 8 |
2615 ofdmbase << 16 | ofdmbase << 24;
2616
2617 rtl8xxxu_write32(priv, REG_TX_AGC_B_RATE18_06, ofdm);
2618 rtl8xxxu_write32(priv, REG_TX_AGC_B_RATE54_24, ofdm);
2619
2620 mcsbase = priv->ht40_1s_tx_power_index_B[group];
2621 if (ht40)
2622 mcsbase += priv->ht40_tx_power_diff[tx_idx++].b;
2623 else
2624 mcsbase += priv->ht20_tx_power_diff[tx_idx++].b;
2625 mcs = mcsbase | mcsbase << 8 | mcsbase << 16 | mcsbase << 24;
2626
2627 rtl8xxxu_write32(priv, REG_TX_AGC_B_MCS03_MCS00, mcs);
2628 rtl8xxxu_write32(priv, REG_TX_AGC_B_MCS07_MCS04, mcs);
2629 rtl8xxxu_write32(priv, REG_TX_AGC_B_MCS11_MCS08, mcs);
2630 rtl8xxxu_write32(priv, REG_TX_AGC_B_MCS15_MCS12, mcs);
2631 }
2632}
2633
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002634static void rtl8xxxu_set_linktype(struct rtl8xxxu_priv *priv,
2635 enum nl80211_iftype linktype)
2636{
Jes Sorensena26703f2016-02-03 13:39:56 -05002637 u8 val8;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002638
Jes Sorensena26703f2016-02-03 13:39:56 -05002639 val8 = rtl8xxxu_read8(priv, REG_MSR);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002640 val8 &= ~MSR_LINKTYPE_MASK;
2641
2642 switch (linktype) {
2643 case NL80211_IFTYPE_UNSPECIFIED:
2644 val8 |= MSR_LINKTYPE_NONE;
2645 break;
2646 case NL80211_IFTYPE_ADHOC:
2647 val8 |= MSR_LINKTYPE_ADHOC;
2648 break;
2649 case NL80211_IFTYPE_STATION:
2650 val8 |= MSR_LINKTYPE_STATION;
2651 break;
2652 case NL80211_IFTYPE_AP:
2653 val8 |= MSR_LINKTYPE_AP;
2654 break;
2655 default:
2656 goto out;
2657 }
2658
2659 rtl8xxxu_write8(priv, REG_MSR, val8);
2660out:
2661 return;
2662}
2663
2664static void
2665rtl8xxxu_set_retry(struct rtl8xxxu_priv *priv, u16 short_retry, u16 long_retry)
2666{
2667 u16 val16;
2668
2669 val16 = ((short_retry << RETRY_LIMIT_SHORT_SHIFT) &
2670 RETRY_LIMIT_SHORT_MASK) |
2671 ((long_retry << RETRY_LIMIT_LONG_SHIFT) &
2672 RETRY_LIMIT_LONG_MASK);
2673
2674 rtl8xxxu_write16(priv, REG_RETRY_LIMIT, val16);
2675}
2676
2677static void
2678rtl8xxxu_set_spec_sifs(struct rtl8xxxu_priv *priv, u16 cck, u16 ofdm)
2679{
2680 u16 val16;
2681
2682 val16 = ((cck << SPEC_SIFS_CCK_SHIFT) & SPEC_SIFS_CCK_MASK) |
2683 ((ofdm << SPEC_SIFS_OFDM_SHIFT) & SPEC_SIFS_OFDM_MASK);
2684
2685 rtl8xxxu_write16(priv, REG_SPEC_SIFS, val16);
2686}
2687
2688static void rtl8xxxu_print_chipinfo(struct rtl8xxxu_priv *priv)
2689{
2690 struct device *dev = &priv->udev->dev;
2691 char *cut;
2692
2693 switch (priv->chip_cut) {
2694 case 0:
2695 cut = "A";
2696 break;
2697 case 1:
2698 cut = "B";
2699 break;
Jes Sorensen0e5d4352016-02-29 17:04:00 -05002700 case 2:
2701 cut = "C";
2702 break;
2703 case 3:
2704 cut = "D";
2705 break;
2706 case 4:
2707 cut = "E";
2708 break;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002709 default:
2710 cut = "unknown";
2711 }
2712
2713 dev_info(dev,
2714 "RTL%s rev %s (%s) %iT%iR, TX queues %i, WiFi=%i, BT=%i, GPS=%i, HI PA=%i\n",
Jes Sorensen0e5d4352016-02-29 17:04:00 -05002715 priv->chip_name, cut, priv->chip_vendor, priv->tx_paths,
2716 priv->rx_paths, priv->ep_tx_count, priv->has_wifi,
2717 priv->has_bluetooth, priv->has_gps, priv->hi_pa);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002718
2719 dev_info(dev, "RTL%s MAC: %pM\n", priv->chip_name, priv->mac_addr);
2720}
2721
2722static int rtl8xxxu_identify_chip(struct rtl8xxxu_priv *priv)
2723{
2724 struct device *dev = &priv->udev->dev;
2725 u32 val32, bonding;
2726 u16 val16;
2727
2728 val32 = rtl8xxxu_read32(priv, REG_SYS_CFG);
2729 priv->chip_cut = (val32 & SYS_CFG_CHIP_VERSION_MASK) >>
2730 SYS_CFG_CHIP_VERSION_SHIFT;
2731 if (val32 & SYS_CFG_TRP_VAUX_EN) {
2732 dev_info(dev, "Unsupported test chip\n");
2733 return -ENOTSUPP;
2734 }
2735
2736 if (val32 & SYS_CFG_BT_FUNC) {
Jes Sorensen35a741f2016-02-29 17:04:10 -05002737 if (priv->chip_cut >= 3) {
2738 sprintf(priv->chip_name, "8723BU");
Jes Sorensenba17d822016-03-31 17:08:39 -04002739 priv->rtl_chip = RTL8723B;
Jes Sorensen35a741f2016-02-29 17:04:10 -05002740 } else {
2741 sprintf(priv->chip_name, "8723AU");
Jes Sorensen0e28b972016-02-29 17:04:13 -05002742 priv->usb_interrupts = 1;
Jes Sorensenba17d822016-03-31 17:08:39 -04002743 priv->rtl_chip = RTL8723A;
Jes Sorensen35a741f2016-02-29 17:04:10 -05002744 }
2745
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002746 priv->rf_paths = 1;
2747 priv->rx_paths = 1;
2748 priv->tx_paths = 1;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002749
2750 val32 = rtl8xxxu_read32(priv, REG_MULTI_FUNC_CTRL);
2751 if (val32 & MULTI_WIFI_FUNC_EN)
2752 priv->has_wifi = 1;
2753 if (val32 & MULTI_BT_FUNC_EN)
2754 priv->has_bluetooth = 1;
2755 if (val32 & MULTI_GPS_FUNC_EN)
2756 priv->has_gps = 1;
Jakub Sitnicki38451992016-02-03 13:39:49 -05002757 priv->is_multi_func = 1;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002758 } else if (val32 & SYS_CFG_TYPE_ID) {
2759 bonding = rtl8xxxu_read32(priv, REG_HPON_FSM);
2760 bonding &= HPON_FSM_BONDING_MASK;
Jes Sorensen55c0b6a2016-04-14 14:58:50 -04002761 if (priv->fops->tx_desc_size ==
2762 sizeof(struct rtl8xxxu_txdesc40)) {
Jes Sorensen0e5d4352016-02-29 17:04:00 -05002763 if (bonding == HPON_FSM_BONDING_1T2R) {
2764 sprintf(priv->chip_name, "8191EU");
2765 priv->rf_paths = 2;
2766 priv->rx_paths = 2;
2767 priv->tx_paths = 1;
Jes Sorensenba17d822016-03-31 17:08:39 -04002768 priv->rtl_chip = RTL8191E;
Jes Sorensen0e5d4352016-02-29 17:04:00 -05002769 } else {
2770 sprintf(priv->chip_name, "8192EU");
2771 priv->rf_paths = 2;
2772 priv->rx_paths = 2;
2773 priv->tx_paths = 2;
Jes Sorensenba17d822016-03-31 17:08:39 -04002774 priv->rtl_chip = RTL8192E;
Jes Sorensen0e5d4352016-02-29 17:04:00 -05002775 }
2776 } else if (bonding == HPON_FSM_BONDING_1T2R) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002777 sprintf(priv->chip_name, "8191CU");
2778 priv->rf_paths = 2;
2779 priv->rx_paths = 2;
2780 priv->tx_paths = 1;
Jes Sorensen0e28b972016-02-29 17:04:13 -05002781 priv->usb_interrupts = 1;
Jes Sorensenba17d822016-03-31 17:08:39 -04002782 priv->rtl_chip = RTL8191C;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002783 } else {
2784 sprintf(priv->chip_name, "8192CU");
2785 priv->rf_paths = 2;
2786 priv->rx_paths = 2;
2787 priv->tx_paths = 2;
Jes Sorensen0e28b972016-02-29 17:04:13 -05002788 priv->usb_interrupts = 1;
Jes Sorensenba17d822016-03-31 17:08:39 -04002789 priv->rtl_chip = RTL8192C;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002790 }
2791 priv->has_wifi = 1;
2792 } else {
2793 sprintf(priv->chip_name, "8188CU");
2794 priv->rf_paths = 1;
2795 priv->rx_paths = 1;
2796 priv->tx_paths = 1;
Jes Sorensenba17d822016-03-31 17:08:39 -04002797 priv->rtl_chip = RTL8188C;
Jes Sorensen0e28b972016-02-29 17:04:13 -05002798 priv->usb_interrupts = 1;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002799 priv->has_wifi = 1;
2800 }
2801
Jes Sorensenba17d822016-03-31 17:08:39 -04002802 switch (priv->rtl_chip) {
2803 case RTL8188E:
2804 case RTL8192E:
2805 case RTL8723B:
Jes Sorensen0e5d4352016-02-29 17:04:00 -05002806 switch (val32 & SYS_CFG_VENDOR_EXT_MASK) {
2807 case SYS_CFG_VENDOR_ID_TSMC:
2808 sprintf(priv->chip_vendor, "TSMC");
2809 break;
2810 case SYS_CFG_VENDOR_ID_SMIC:
2811 sprintf(priv->chip_vendor, "SMIC");
2812 priv->vendor_smic = 1;
2813 break;
2814 case SYS_CFG_VENDOR_ID_UMC:
2815 sprintf(priv->chip_vendor, "UMC");
2816 priv->vendor_umc = 1;
2817 break;
2818 default:
2819 sprintf(priv->chip_vendor, "unknown");
2820 }
2821 break;
2822 default:
2823 if (val32 & SYS_CFG_VENDOR_ID) {
2824 sprintf(priv->chip_vendor, "UMC");
2825 priv->vendor_umc = 1;
2826 } else {
2827 sprintf(priv->chip_vendor, "TSMC");
2828 }
2829 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002830
2831 val32 = rtl8xxxu_read32(priv, REG_GPIO_OUTSTS);
2832 priv->rom_rev = (val32 & GPIO_RF_RL_ID) >> 28;
2833
2834 val16 = rtl8xxxu_read16(priv, REG_NORMAL_SIE_EP_TX);
2835 if (val16 & NORMAL_SIE_EP_TX_HIGH_MASK) {
2836 priv->ep_tx_high_queue = 1;
2837 priv->ep_tx_count++;
2838 }
2839
2840 if (val16 & NORMAL_SIE_EP_TX_NORMAL_MASK) {
2841 priv->ep_tx_normal_queue = 1;
2842 priv->ep_tx_count++;
2843 }
2844
2845 if (val16 & NORMAL_SIE_EP_TX_LOW_MASK) {
2846 priv->ep_tx_low_queue = 1;
2847 priv->ep_tx_count++;
2848 }
2849
2850 /*
2851 * Fallback for devices that do not provide REG_NORMAL_SIE_EP_TX
2852 */
2853 if (!priv->ep_tx_count) {
2854 switch (priv->nr_out_eps) {
Jes Sorensen35a741f2016-02-29 17:04:10 -05002855 case 4:
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002856 case 3:
2857 priv->ep_tx_low_queue = 1;
2858 priv->ep_tx_count++;
2859 case 2:
2860 priv->ep_tx_normal_queue = 1;
2861 priv->ep_tx_count++;
2862 case 1:
2863 priv->ep_tx_high_queue = 1;
2864 priv->ep_tx_count++;
2865 break;
2866 default:
2867 dev_info(dev, "Unsupported USB TX end-points\n");
2868 return -ENOTSUPP;
2869 }
2870 }
2871
2872 return 0;
2873}
2874
2875static int rtl8723au_parse_efuse(struct rtl8xxxu_priv *priv)
2876{
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002877 struct rtl8723au_efuse *efuse = &priv->efuse_wifi.efuse8723;
2878
2879 if (efuse->rtl_id != cpu_to_le16(0x8129))
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002880 return -EINVAL;
2881
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002882 ether_addr_copy(priv->mac_addr, efuse->mac_addr);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002883
2884 memcpy(priv->cck_tx_power_index_A,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002885 efuse->cck_tx_power_index_A,
Jes Sorensen3e84f932016-02-29 17:05:20 -05002886 sizeof(efuse->cck_tx_power_index_A));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002887 memcpy(priv->cck_tx_power_index_B,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002888 efuse->cck_tx_power_index_B,
Jes Sorensen3e84f932016-02-29 17:05:20 -05002889 sizeof(efuse->cck_tx_power_index_B));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002890
2891 memcpy(priv->ht40_1s_tx_power_index_A,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002892 efuse->ht40_1s_tx_power_index_A,
Jes Sorensen3e84f932016-02-29 17:05:20 -05002893 sizeof(efuse->ht40_1s_tx_power_index_A));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002894 memcpy(priv->ht40_1s_tx_power_index_B,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002895 efuse->ht40_1s_tx_power_index_B,
Jes Sorensen3e84f932016-02-29 17:05:20 -05002896 sizeof(efuse->ht40_1s_tx_power_index_B));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002897
2898 memcpy(priv->ht20_tx_power_index_diff,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002899 efuse->ht20_tx_power_index_diff,
Jes Sorensen3e84f932016-02-29 17:05:20 -05002900 sizeof(efuse->ht20_tx_power_index_diff));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002901 memcpy(priv->ofdm_tx_power_index_diff,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002902 efuse->ofdm_tx_power_index_diff,
Jes Sorensen3e84f932016-02-29 17:05:20 -05002903 sizeof(efuse->ofdm_tx_power_index_diff));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002904
2905 memcpy(priv->ht40_max_power_offset,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002906 efuse->ht40_max_power_offset,
Jes Sorensen3e84f932016-02-29 17:05:20 -05002907 sizeof(efuse->ht40_max_power_offset));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002908 memcpy(priv->ht20_max_power_offset,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002909 efuse->ht20_max_power_offset,
Jes Sorensen3e84f932016-02-29 17:05:20 -05002910 sizeof(efuse->ht20_max_power_offset));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002911
Jes Sorensen4ef22eb2016-02-29 17:04:55 -05002912 if (priv->efuse_wifi.efuse8723.version >= 0x01) {
2913 priv->has_xtalk = 1;
2914 priv->xtalk = priv->efuse_wifi.efuse8723.xtal_k & 0x3f;
2915 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002916 dev_info(&priv->udev->dev, "Vendor: %.7s\n",
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002917 efuse->vendor_name);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002918 dev_info(&priv->udev->dev, "Product: %.41s\n",
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002919 efuse->device_name);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002920 return 0;
2921}
2922
Jes Sorensen3c836d62016-02-29 17:04:11 -05002923static int rtl8723bu_parse_efuse(struct rtl8xxxu_priv *priv)
2924{
Jes Sorensenb8ba8602016-02-29 17:04:28 -05002925 struct rtl8723bu_efuse *efuse = &priv->efuse_wifi.efuse8723bu;
Jes Sorensen3be26992016-02-29 17:05:22 -05002926 int i;
Jes Sorensenb8ba8602016-02-29 17:04:28 -05002927
2928 if (efuse->rtl_id != cpu_to_le16(0x8129))
Jes Sorensen3c836d62016-02-29 17:04:11 -05002929 return -EINVAL;
2930
Jes Sorensenb8ba8602016-02-29 17:04:28 -05002931 ether_addr_copy(priv->mac_addr, efuse->mac_addr);
Jes Sorensen3c836d62016-02-29 17:04:11 -05002932
Jes Sorensen3be26992016-02-29 17:05:22 -05002933 memcpy(priv->cck_tx_power_index_A, efuse->tx_power_index_A.cck_base,
2934 sizeof(efuse->tx_power_index_A.cck_base));
2935 memcpy(priv->cck_tx_power_index_B, efuse->tx_power_index_B.cck_base,
2936 sizeof(efuse->tx_power_index_B.cck_base));
2937
2938 memcpy(priv->ht40_1s_tx_power_index_A,
2939 efuse->tx_power_index_A.ht40_base,
2940 sizeof(efuse->tx_power_index_A.ht40_base));
2941 memcpy(priv->ht40_1s_tx_power_index_B,
2942 efuse->tx_power_index_B.ht40_base,
2943 sizeof(efuse->tx_power_index_B.ht40_base));
2944
2945 priv->ofdm_tx_power_diff[0].a =
2946 efuse->tx_power_index_A.ht20_ofdm_1s_diff.a;
2947 priv->ofdm_tx_power_diff[0].b =
2948 efuse->tx_power_index_B.ht20_ofdm_1s_diff.a;
2949
2950 priv->ht20_tx_power_diff[0].a =
2951 efuse->tx_power_index_A.ht20_ofdm_1s_diff.b;
2952 priv->ht20_tx_power_diff[0].b =
2953 efuse->tx_power_index_B.ht20_ofdm_1s_diff.b;
2954
2955 priv->ht40_tx_power_diff[0].a = 0;
2956 priv->ht40_tx_power_diff[0].b = 0;
2957
2958 for (i = 1; i < RTL8723B_TX_COUNT; i++) {
2959 priv->ofdm_tx_power_diff[i].a =
2960 efuse->tx_power_index_A.pwr_diff[i - 1].ofdm;
2961 priv->ofdm_tx_power_diff[i].b =
2962 efuse->tx_power_index_B.pwr_diff[i - 1].ofdm;
2963
2964 priv->ht20_tx_power_diff[i].a =
2965 efuse->tx_power_index_A.pwr_diff[i - 1].ht20;
2966 priv->ht20_tx_power_diff[i].b =
2967 efuse->tx_power_index_B.pwr_diff[i - 1].ht20;
2968
2969 priv->ht40_tx_power_diff[i].a =
2970 efuse->tx_power_index_A.pwr_diff[i - 1].ht40;
2971 priv->ht40_tx_power_diff[i].b =
2972 efuse->tx_power_index_B.pwr_diff[i - 1].ht40;
2973 }
2974
Jes Sorensen4ef22eb2016-02-29 17:04:55 -05002975 priv->has_xtalk = 1;
2976 priv->xtalk = priv->efuse_wifi.efuse8723bu.xtal_k & 0x3f;
2977
Jes Sorensenb8ba8602016-02-29 17:04:28 -05002978 dev_info(&priv->udev->dev, "Vendor: %.7s\n", efuse->vendor_name);
2979 dev_info(&priv->udev->dev, "Product: %.41s\n", efuse->device_name);
Jes Sorensen3c836d62016-02-29 17:04:11 -05002980
2981 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_EFUSE) {
2982 int i;
2983 unsigned char *raw = priv->efuse_wifi.raw;
2984
2985 dev_info(&priv->udev->dev,
2986 "%s: dumping efuse (0x%02zx bytes):\n",
2987 __func__, sizeof(struct rtl8723bu_efuse));
2988 for (i = 0; i < sizeof(struct rtl8723bu_efuse); i += 8) {
2989 dev_info(&priv->udev->dev, "%02x: "
2990 "%02x %02x %02x %02x %02x %02x %02x %02x\n", i,
2991 raw[i], raw[i + 1], raw[i + 2],
2992 raw[i + 3], raw[i + 4], raw[i + 5],
2993 raw[i + 6], raw[i + 7]);
2994 }
2995 }
2996
2997 return 0;
2998}
2999
Kalle Valoc0963772015-10-25 18:24:38 +02003000#ifdef CONFIG_RTL8XXXU_UNTESTED
3001
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003002static int rtl8192cu_parse_efuse(struct rtl8xxxu_priv *priv)
3003{
Jakub Sitnicki49594442016-02-29 17:04:26 -05003004 struct rtl8192cu_efuse *efuse = &priv->efuse_wifi.efuse8192;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003005 int i;
3006
Jakub Sitnicki49594442016-02-29 17:04:26 -05003007 if (efuse->rtl_id != cpu_to_le16(0x8129))
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003008 return -EINVAL;
3009
Jakub Sitnicki49594442016-02-29 17:04:26 -05003010 ether_addr_copy(priv->mac_addr, efuse->mac_addr);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003011
3012 memcpy(priv->cck_tx_power_index_A,
Jakub Sitnicki49594442016-02-29 17:04:26 -05003013 efuse->cck_tx_power_index_A,
Jes Sorensen3e84f932016-02-29 17:05:20 -05003014 sizeof(efuse->cck_tx_power_index_A));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003015 memcpy(priv->cck_tx_power_index_B,
Jakub Sitnicki49594442016-02-29 17:04:26 -05003016 efuse->cck_tx_power_index_B,
Jes Sorensen3e84f932016-02-29 17:05:20 -05003017 sizeof(efuse->cck_tx_power_index_B));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003018
3019 memcpy(priv->ht40_1s_tx_power_index_A,
Jakub Sitnicki49594442016-02-29 17:04:26 -05003020 efuse->ht40_1s_tx_power_index_A,
Jes Sorensen3e84f932016-02-29 17:05:20 -05003021 sizeof(efuse->ht40_1s_tx_power_index_A));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003022 memcpy(priv->ht40_1s_tx_power_index_B,
Jakub Sitnicki49594442016-02-29 17:04:26 -05003023 efuse->ht40_1s_tx_power_index_B,
Jes Sorensen3e84f932016-02-29 17:05:20 -05003024 sizeof(efuse->ht40_1s_tx_power_index_B));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003025 memcpy(priv->ht40_2s_tx_power_index_diff,
Jakub Sitnicki49594442016-02-29 17:04:26 -05003026 efuse->ht40_2s_tx_power_index_diff,
Jes Sorensen3e84f932016-02-29 17:05:20 -05003027 sizeof(efuse->ht40_2s_tx_power_index_diff));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003028
3029 memcpy(priv->ht20_tx_power_index_diff,
Jakub Sitnicki49594442016-02-29 17:04:26 -05003030 efuse->ht20_tx_power_index_diff,
Jes Sorensen3e84f932016-02-29 17:05:20 -05003031 sizeof(efuse->ht20_tx_power_index_diff));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003032 memcpy(priv->ofdm_tx_power_index_diff,
Jakub Sitnicki49594442016-02-29 17:04:26 -05003033 efuse->ofdm_tx_power_index_diff,
Jes Sorensen3e84f932016-02-29 17:05:20 -05003034 sizeof(efuse->ofdm_tx_power_index_diff));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003035
3036 memcpy(priv->ht40_max_power_offset,
Jakub Sitnicki49594442016-02-29 17:04:26 -05003037 efuse->ht40_max_power_offset,
Jes Sorensen3e84f932016-02-29 17:05:20 -05003038 sizeof(efuse->ht40_max_power_offset));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003039 memcpy(priv->ht20_max_power_offset,
Jakub Sitnicki49594442016-02-29 17:04:26 -05003040 efuse->ht20_max_power_offset,
Jes Sorensen3e84f932016-02-29 17:05:20 -05003041 sizeof(efuse->ht20_max_power_offset));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003042
3043 dev_info(&priv->udev->dev, "Vendor: %.7s\n",
Jakub Sitnicki49594442016-02-29 17:04:26 -05003044 efuse->vendor_name);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003045 dev_info(&priv->udev->dev, "Product: %.20s\n",
Jakub Sitnicki49594442016-02-29 17:04:26 -05003046 efuse->device_name);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003047
Jakub Sitnicki49594442016-02-29 17:04:26 -05003048 if (efuse->rf_regulatory & 0x20) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003049 sprintf(priv->chip_name, "8188RU");
3050 priv->hi_pa = 1;
3051 }
3052
3053 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_EFUSE) {
3054 unsigned char *raw = priv->efuse_wifi.raw;
3055
3056 dev_info(&priv->udev->dev,
3057 "%s: dumping efuse (0x%02zx bytes):\n",
3058 __func__, sizeof(struct rtl8192cu_efuse));
3059 for (i = 0; i < sizeof(struct rtl8192cu_efuse); i += 8) {
3060 dev_info(&priv->udev->dev, "%02x: "
3061 "%02x %02x %02x %02x %02x %02x %02x %02x\n", i,
3062 raw[i], raw[i + 1], raw[i + 2],
3063 raw[i + 3], raw[i + 4], raw[i + 5],
3064 raw[i + 6], raw[i + 7]);
3065 }
3066 }
3067 return 0;
3068}
3069
Kalle Valoc0963772015-10-25 18:24:38 +02003070#endif
3071
Jes Sorensen3307d842016-02-29 17:03:59 -05003072static int rtl8192eu_parse_efuse(struct rtl8xxxu_priv *priv)
3073{
Jes Sorensenb7dda34d2016-02-29 17:04:27 -05003074 struct rtl8192eu_efuse *efuse = &priv->efuse_wifi.efuse8192eu;
Jes Sorensen3307d842016-02-29 17:03:59 -05003075 int i;
3076
Jes Sorensenb7dda34d2016-02-29 17:04:27 -05003077 if (efuse->rtl_id != cpu_to_le16(0x8129))
Jes Sorensen3307d842016-02-29 17:03:59 -05003078 return -EINVAL;
3079
Jes Sorensenb7dda34d2016-02-29 17:04:27 -05003080 ether_addr_copy(priv->mac_addr, efuse->mac_addr);
Jes Sorensen3307d842016-02-29 17:03:59 -05003081
Jes Sorensen9e247722016-04-07 14:19:23 -04003082 memcpy(priv->cck_tx_power_index_A, efuse->tx_power_index_A.cck_base,
3083 sizeof(efuse->tx_power_index_A.cck_base));
3084 memcpy(priv->cck_tx_power_index_B, efuse->tx_power_index_B.cck_base,
3085 sizeof(efuse->tx_power_index_B.cck_base));
3086
3087 memcpy(priv->ht40_1s_tx_power_index_A,
3088 efuse->tx_power_index_A.ht40_base,
3089 sizeof(efuse->tx_power_index_A.ht40_base));
3090 memcpy(priv->ht40_1s_tx_power_index_B,
3091 efuse->tx_power_index_B.ht40_base,
3092 sizeof(efuse->tx_power_index_B.ht40_base));
3093
3094 priv->ht20_tx_power_diff[0].a =
3095 efuse->tx_power_index_A.ht20_ofdm_1s_diff.b;
3096 priv->ht20_tx_power_diff[0].b =
3097 efuse->tx_power_index_B.ht20_ofdm_1s_diff.b;
3098
3099 priv->ht40_tx_power_diff[0].a = 0;
3100 priv->ht40_tx_power_diff[0].b = 0;
3101
3102 for (i = 1; i < RTL8723B_TX_COUNT; i++) {
3103 priv->ofdm_tx_power_diff[i].a =
3104 efuse->tx_power_index_A.pwr_diff[i - 1].ofdm;
3105 priv->ofdm_tx_power_diff[i].b =
3106 efuse->tx_power_index_B.pwr_diff[i - 1].ofdm;
3107
3108 priv->ht20_tx_power_diff[i].a =
3109 efuse->tx_power_index_A.pwr_diff[i - 1].ht20;
3110 priv->ht20_tx_power_diff[i].b =
3111 efuse->tx_power_index_B.pwr_diff[i - 1].ht20;
3112
3113 priv->ht40_tx_power_diff[i].a =
3114 efuse->tx_power_index_A.pwr_diff[i - 1].ht40;
3115 priv->ht40_tx_power_diff[i].b =
3116 efuse->tx_power_index_B.pwr_diff[i - 1].ht40;
3117 }
3118
Jes Sorensen4ef22eb2016-02-29 17:04:55 -05003119 priv->has_xtalk = 1;
3120 priv->xtalk = priv->efuse_wifi.efuse8192eu.xtal_k & 0x3f;
3121
Jes Sorensenb7dda34d2016-02-29 17:04:27 -05003122 dev_info(&priv->udev->dev, "Vendor: %.7s\n", efuse->vendor_name);
3123 dev_info(&priv->udev->dev, "Product: %.11s\n", efuse->device_name);
3124 dev_info(&priv->udev->dev, "Serial: %.11s\n", efuse->serial);
Jes Sorensen3307d842016-02-29 17:03:59 -05003125
3126 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_EFUSE) {
3127 unsigned char *raw = priv->efuse_wifi.raw;
3128
3129 dev_info(&priv->udev->dev,
3130 "%s: dumping efuse (0x%02zx bytes):\n",
3131 __func__, sizeof(struct rtl8192eu_efuse));
3132 for (i = 0; i < sizeof(struct rtl8192eu_efuse); i += 8) {
3133 dev_info(&priv->udev->dev, "%02x: "
3134 "%02x %02x %02x %02x %02x %02x %02x %02x\n", i,
3135 raw[i], raw[i + 1], raw[i + 2],
3136 raw[i + 3], raw[i + 4], raw[i + 5],
3137 raw[i + 6], raw[i + 7]);
3138 }
3139 }
Jes Sorensenccfe1e82016-02-29 17:05:51 -05003140 /*
3141 * Temporarily disable 8192eu support
3142 */
3143 return -EINVAL;
Jes Sorensen0e5d4352016-02-29 17:04:00 -05003144 return 0;
Jes Sorensen3307d842016-02-29 17:03:59 -05003145}
3146
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003147static int
3148rtl8xxxu_read_efuse8(struct rtl8xxxu_priv *priv, u16 offset, u8 *data)
3149{
3150 int i;
3151 u8 val8;
3152 u32 val32;
3153
3154 /* Write Address */
3155 rtl8xxxu_write8(priv, REG_EFUSE_CTRL + 1, offset & 0xff);
3156 val8 = rtl8xxxu_read8(priv, REG_EFUSE_CTRL + 2);
3157 val8 &= 0xfc;
3158 val8 |= (offset >> 8) & 0x03;
3159 rtl8xxxu_write8(priv, REG_EFUSE_CTRL + 2, val8);
3160
3161 val8 = rtl8xxxu_read8(priv, REG_EFUSE_CTRL + 3);
3162 rtl8xxxu_write8(priv, REG_EFUSE_CTRL + 3, val8 & 0x7f);
3163
3164 /* Poll for data read */
3165 val32 = rtl8xxxu_read32(priv, REG_EFUSE_CTRL);
3166 for (i = 0; i < RTL8XXXU_MAX_REG_POLL; i++) {
3167 val32 = rtl8xxxu_read32(priv, REG_EFUSE_CTRL);
3168 if (val32 & BIT(31))
3169 break;
3170 }
3171
3172 if (i == RTL8XXXU_MAX_REG_POLL)
3173 return -EIO;
3174
3175 udelay(50);
3176 val32 = rtl8xxxu_read32(priv, REG_EFUSE_CTRL);
3177
3178 *data = val32 & 0xff;
3179 return 0;
3180}
3181
3182static int rtl8xxxu_read_efuse(struct rtl8xxxu_priv *priv)
3183{
3184 struct device *dev = &priv->udev->dev;
3185 int i, ret = 0;
3186 u8 val8, word_mask, header, extheader;
3187 u16 val16, efuse_addr, offset;
3188 u32 val32;
3189
3190 val16 = rtl8xxxu_read16(priv, REG_9346CR);
3191 if (val16 & EEPROM_ENABLE)
3192 priv->has_eeprom = 1;
3193 if (val16 & EEPROM_BOOT)
3194 priv->boot_eeprom = 1;
3195
Jakub Sitnicki38451992016-02-03 13:39:49 -05003196 if (priv->is_multi_func) {
3197 val32 = rtl8xxxu_read32(priv, REG_EFUSE_TEST);
3198 val32 = (val32 & ~EFUSE_SELECT_MASK) | EFUSE_WIFI_SELECT;
3199 rtl8xxxu_write32(priv, REG_EFUSE_TEST, val32);
3200 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003201
3202 dev_dbg(dev, "Booting from %s\n",
3203 priv->boot_eeprom ? "EEPROM" : "EFUSE");
3204
3205 rtl8xxxu_write8(priv, REG_EFUSE_ACCESS, EFUSE_ACCESS_ENABLE);
3206
3207 /* 1.2V Power: From VDDON with Power Cut(0x0000[15]), default valid */
3208 val16 = rtl8xxxu_read16(priv, REG_SYS_ISO_CTRL);
3209 if (!(val16 & SYS_ISO_PWC_EV12V)) {
3210 val16 |= SYS_ISO_PWC_EV12V;
3211 rtl8xxxu_write16(priv, REG_SYS_ISO_CTRL, val16);
3212 }
3213 /* Reset: 0x0000[28], default valid */
3214 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
3215 if (!(val16 & SYS_FUNC_ELDR)) {
3216 val16 |= SYS_FUNC_ELDR;
3217 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
3218 }
3219
3220 /*
3221 * Clock: Gated(0x0008[5]) 8M(0x0008[1]) clock from ANA, default valid
3222 */
3223 val16 = rtl8xxxu_read16(priv, REG_SYS_CLKR);
3224 if (!(val16 & SYS_CLK_LOADER_ENABLE) || !(val16 & SYS_CLK_ANA8M)) {
3225 val16 |= (SYS_CLK_LOADER_ENABLE | SYS_CLK_ANA8M);
3226 rtl8xxxu_write16(priv, REG_SYS_CLKR, val16);
3227 }
3228
3229 /* Default value is 0xff */
Jes Sorensen3307d842016-02-29 17:03:59 -05003230 memset(priv->efuse_wifi.raw, 0xff, EFUSE_MAP_LEN);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003231
3232 efuse_addr = 0;
3233 while (efuse_addr < EFUSE_REAL_CONTENT_LEN_8723A) {
Jakub Sitnickif6c47702016-02-29 17:04:23 -05003234 u16 map_addr;
3235
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003236 ret = rtl8xxxu_read_efuse8(priv, efuse_addr++, &header);
3237 if (ret || header == 0xff)
3238 goto exit;
3239
3240 if ((header & 0x1f) == 0x0f) { /* extended header */
3241 offset = (header & 0xe0) >> 5;
3242
3243 ret = rtl8xxxu_read_efuse8(priv, efuse_addr++,
3244 &extheader);
3245 if (ret)
3246 goto exit;
3247 /* All words disabled */
3248 if ((extheader & 0x0f) == 0x0f)
3249 continue;
3250
3251 offset |= ((extheader & 0xf0) >> 1);
3252 word_mask = extheader & 0x0f;
3253 } else {
3254 offset = (header >> 4) & 0x0f;
3255 word_mask = header & 0x0f;
3256 }
3257
Jakub Sitnickif6c47702016-02-29 17:04:23 -05003258 /* Get word enable value from PG header */
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003259
Jakub Sitnickif6c47702016-02-29 17:04:23 -05003260 /* We have 8 bits to indicate validity */
3261 map_addr = offset * 8;
3262 if (map_addr >= EFUSE_MAP_LEN) {
3263 dev_warn(dev, "%s: Illegal map_addr (%04x), "
3264 "efuse corrupt!\n",
3265 __func__, map_addr);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003266 ret = -EINVAL;
3267 goto exit;
3268 }
Jakub Sitnickif6c47702016-02-29 17:04:23 -05003269 for (i = 0; i < EFUSE_MAX_WORD_UNIT; i++) {
3270 /* Check word enable condition in the section */
Jakub Sitnicki32a39dd2016-02-29 17:04:24 -05003271 if (word_mask & BIT(i)) {
Jakub Sitnickif6c47702016-02-29 17:04:23 -05003272 map_addr += 2;
Jakub Sitnicki32a39dd2016-02-29 17:04:24 -05003273 continue;
3274 }
3275
3276 ret = rtl8xxxu_read_efuse8(priv, efuse_addr++, &val8);
3277 if (ret)
3278 goto exit;
3279 priv->efuse_wifi.raw[map_addr++] = val8;
3280
3281 ret = rtl8xxxu_read_efuse8(priv, efuse_addr++, &val8);
3282 if (ret)
3283 goto exit;
3284 priv->efuse_wifi.raw[map_addr++] = val8;
Jakub Sitnickif6c47702016-02-29 17:04:23 -05003285 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003286 }
3287
3288exit:
3289 rtl8xxxu_write8(priv, REG_EFUSE_ACCESS, EFUSE_ACCESS_DISABLE);
3290
3291 return ret;
3292}
3293
Jes Sorensend48fe602016-02-03 13:39:44 -05003294static void rtl8xxxu_reset_8051(struct rtl8xxxu_priv *priv)
3295{
3296 u8 val8;
3297 u16 sys_func;
3298
3299 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL + 1);
Jes Sorensen53b381c2016-02-03 13:39:57 -05003300 val8 &= ~BIT(0);
Jes Sorensend48fe602016-02-03 13:39:44 -05003301 rtl8xxxu_write8(priv, REG_RSV_CTRL + 1, val8);
Jes Sorensen7d4ccb82016-02-29 17:05:50 -05003302
Jes Sorensend48fe602016-02-03 13:39:44 -05003303 sys_func = rtl8xxxu_read16(priv, REG_SYS_FUNC);
3304 sys_func &= ~SYS_FUNC_CPU_ENABLE;
3305 rtl8xxxu_write16(priv, REG_SYS_FUNC, sys_func);
Jes Sorensen7d4ccb82016-02-29 17:05:50 -05003306
Jes Sorensend48fe602016-02-03 13:39:44 -05003307 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL + 1);
Jes Sorensen53b381c2016-02-03 13:39:57 -05003308 val8 |= BIT(0);
Jes Sorensend48fe602016-02-03 13:39:44 -05003309 rtl8xxxu_write8(priv, REG_RSV_CTRL + 1, val8);
Jes Sorensen7d4ccb82016-02-29 17:05:50 -05003310
3311 sys_func |= SYS_FUNC_CPU_ENABLE;
3312 rtl8xxxu_write16(priv, REG_SYS_FUNC, sys_func);
3313}
3314
3315static void rtl8723bu_reset_8051(struct rtl8xxxu_priv *priv)
3316{
3317 u8 val8;
3318 u16 sys_func;
3319
3320 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL);
3321 val8 &= ~BIT(1);
3322 rtl8xxxu_write8(priv, REG_RSV_CTRL, val8);
3323
3324 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL + 1);
3325 val8 &= ~BIT(0);
3326 rtl8xxxu_write8(priv, REG_RSV_CTRL + 1, val8);
3327
3328 sys_func = rtl8xxxu_read16(priv, REG_SYS_FUNC);
3329 sys_func &= ~SYS_FUNC_CPU_ENABLE;
3330 rtl8xxxu_write16(priv, REG_SYS_FUNC, sys_func);
3331
3332 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL);
3333 val8 &= ~BIT(1);
3334 rtl8xxxu_write8(priv, REG_RSV_CTRL, val8);
3335
3336 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL + 1);
3337 val8 |= BIT(0);
3338 rtl8xxxu_write8(priv, REG_RSV_CTRL + 1, val8);
3339
Jes Sorensend48fe602016-02-03 13:39:44 -05003340 sys_func |= SYS_FUNC_CPU_ENABLE;
3341 rtl8xxxu_write16(priv, REG_SYS_FUNC, sys_func);
3342}
3343
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003344static int rtl8xxxu_start_firmware(struct rtl8xxxu_priv *priv)
3345{
3346 struct device *dev = &priv->udev->dev;
3347 int ret = 0, i;
3348 u32 val32;
3349
3350 /* Poll checksum report */
3351 for (i = 0; i < RTL8XXXU_FIRMWARE_POLL_MAX; i++) {
3352 val32 = rtl8xxxu_read32(priv, REG_MCU_FW_DL);
3353 if (val32 & MCU_FW_DL_CSUM_REPORT)
3354 break;
3355 }
3356
3357 if (i == RTL8XXXU_FIRMWARE_POLL_MAX) {
3358 dev_warn(dev, "Firmware checksum poll timed out\n");
3359 ret = -EAGAIN;
3360 goto exit;
3361 }
3362
3363 val32 = rtl8xxxu_read32(priv, REG_MCU_FW_DL);
3364 val32 |= MCU_FW_DL_READY;
3365 val32 &= ~MCU_WINT_INIT_READY;
3366 rtl8xxxu_write32(priv, REG_MCU_FW_DL, val32);
3367
Jes Sorensend48fe602016-02-03 13:39:44 -05003368 /*
3369 * Reset the 8051 in order for the firmware to start running,
3370 * otherwise it won't come up on the 8192eu
3371 */
Jes Sorensen7d4ccb82016-02-29 17:05:50 -05003372 priv->fops->reset_8051(priv);
Jes Sorensend48fe602016-02-03 13:39:44 -05003373
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003374 /* Wait for firmware to become ready */
3375 for (i = 0; i < RTL8XXXU_FIRMWARE_POLL_MAX; i++) {
3376 val32 = rtl8xxxu_read32(priv, REG_MCU_FW_DL);
3377 if (val32 & MCU_WINT_INIT_READY)
3378 break;
3379
3380 udelay(100);
3381 }
3382
3383 if (i == RTL8XXXU_FIRMWARE_POLL_MAX) {
3384 dev_warn(dev, "Firmware failed to start\n");
3385 ret = -EAGAIN;
3386 goto exit;
3387 }
3388
Jes Sorensen3a4be6a2016-02-29 17:04:58 -05003389 /*
3390 * Init H2C command
3391 */
Jes Sorensenba17d822016-03-31 17:08:39 -04003392 if (priv->rtl_chip == RTL8723B)
Jes Sorensen3a4be6a2016-02-29 17:04:58 -05003393 rtl8xxxu_write8(priv, REG_HMTFR, 0x0f);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003394exit:
3395 return ret;
3396}
3397
3398static int rtl8xxxu_download_firmware(struct rtl8xxxu_priv *priv)
3399{
3400 int pages, remainder, i, ret;
Jes Sorensend48fe602016-02-03 13:39:44 -05003401 u8 val8;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003402 u16 val16;
3403 u32 val32;
3404 u8 *fwptr;
3405
3406 val8 = rtl8xxxu_read8(priv, REG_SYS_FUNC + 1);
3407 val8 |= 4;
3408 rtl8xxxu_write8(priv, REG_SYS_FUNC + 1, val8);
3409
3410 /* 8051 enable */
3411 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
Jes Sorensen43154f62016-02-03 13:39:35 -05003412 val16 |= SYS_FUNC_CPU_ENABLE;
3413 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003414
Jes Sorensen216202a2016-02-03 13:39:37 -05003415 val8 = rtl8xxxu_read8(priv, REG_MCU_FW_DL);
3416 if (val8 & MCU_FW_RAM_SEL) {
3417 pr_info("do the RAM reset\n");
3418 rtl8xxxu_write8(priv, REG_MCU_FW_DL, 0x00);
Jes Sorensen7d4ccb82016-02-29 17:05:50 -05003419 priv->fops->reset_8051(priv);
Jes Sorensen216202a2016-02-03 13:39:37 -05003420 }
3421
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003422 /* MCU firmware download enable */
3423 val8 = rtl8xxxu_read8(priv, REG_MCU_FW_DL);
Jes Sorensenef1c0492016-02-03 13:39:36 -05003424 val8 |= MCU_FW_DL_ENABLE;
3425 rtl8xxxu_write8(priv, REG_MCU_FW_DL, val8);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003426
3427 /* 8051 reset */
3428 val32 = rtl8xxxu_read32(priv, REG_MCU_FW_DL);
Jes Sorensenef1c0492016-02-03 13:39:36 -05003429 val32 &= ~BIT(19);
3430 rtl8xxxu_write32(priv, REG_MCU_FW_DL, val32);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003431
3432 /* Reset firmware download checksum */
3433 val8 = rtl8xxxu_read8(priv, REG_MCU_FW_DL);
Jes Sorensenef1c0492016-02-03 13:39:36 -05003434 val8 |= MCU_FW_DL_CSUM_REPORT;
3435 rtl8xxxu_write8(priv, REG_MCU_FW_DL, val8);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003436
3437 pages = priv->fw_size / RTL_FW_PAGE_SIZE;
3438 remainder = priv->fw_size % RTL_FW_PAGE_SIZE;
3439
3440 fwptr = priv->fw_data->data;
3441
3442 for (i = 0; i < pages; i++) {
3443 val8 = rtl8xxxu_read8(priv, REG_MCU_FW_DL + 2) & 0xF8;
Jes Sorensenef1c0492016-02-03 13:39:36 -05003444 val8 |= i;
3445 rtl8xxxu_write8(priv, REG_MCU_FW_DL + 2, val8);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003446
3447 ret = rtl8xxxu_writeN(priv, REG_FW_START_ADDRESS,
3448 fwptr, RTL_FW_PAGE_SIZE);
3449 if (ret != RTL_FW_PAGE_SIZE) {
3450 ret = -EAGAIN;
3451 goto fw_abort;
3452 }
3453
3454 fwptr += RTL_FW_PAGE_SIZE;
3455 }
3456
3457 if (remainder) {
3458 val8 = rtl8xxxu_read8(priv, REG_MCU_FW_DL + 2) & 0xF8;
Jes Sorensenef1c0492016-02-03 13:39:36 -05003459 val8 |= i;
3460 rtl8xxxu_write8(priv, REG_MCU_FW_DL + 2, val8);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003461 ret = rtl8xxxu_writeN(priv, REG_FW_START_ADDRESS,
3462 fwptr, remainder);
3463 if (ret != remainder) {
3464 ret = -EAGAIN;
3465 goto fw_abort;
3466 }
3467 }
3468
3469 ret = 0;
3470fw_abort:
3471 /* MCU firmware download disable */
3472 val16 = rtl8xxxu_read16(priv, REG_MCU_FW_DL);
Jes Sorensenef1c0492016-02-03 13:39:36 -05003473 val16 &= ~MCU_FW_DL_ENABLE;
3474 rtl8xxxu_write16(priv, REG_MCU_FW_DL, val16);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003475
3476 return ret;
3477}
3478
3479static int rtl8xxxu_load_firmware(struct rtl8xxxu_priv *priv, char *fw_name)
3480{
3481 struct device *dev = &priv->udev->dev;
3482 const struct firmware *fw;
3483 int ret = 0;
3484 u16 signature;
3485
3486 dev_info(dev, "%s: Loading firmware %s\n", DRIVER_NAME, fw_name);
3487 if (request_firmware(&fw, fw_name, &priv->udev->dev)) {
3488 dev_warn(dev, "request_firmware(%s) failed\n", fw_name);
3489 ret = -EAGAIN;
3490 goto exit;
3491 }
3492 if (!fw) {
3493 dev_warn(dev, "Firmware data not available\n");
3494 ret = -EINVAL;
3495 goto exit;
3496 }
3497
3498 priv->fw_data = kmemdup(fw->data, fw->size, GFP_KERNEL);
Tobias Klauser98e27cb2016-02-03 13:39:43 -05003499 if (!priv->fw_data) {
3500 ret = -ENOMEM;
3501 goto exit;
3502 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003503 priv->fw_size = fw->size - sizeof(struct rtl8xxxu_firmware_header);
3504
3505 signature = le16_to_cpu(priv->fw_data->signature);
3506 switch (signature & 0xfff0) {
Jes Sorensen0e5d4352016-02-29 17:04:00 -05003507 case 0x92e0:
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003508 case 0x92c0:
3509 case 0x88c0:
Jes Sorensen35a741f2016-02-29 17:04:10 -05003510 case 0x5300:
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003511 case 0x2300:
3512 break;
3513 default:
3514 ret = -EINVAL;
3515 dev_warn(dev, "%s: Invalid firmware signature: 0x%04x\n",
3516 __func__, signature);
3517 }
3518
3519 dev_info(dev, "Firmware revision %i.%i (signature 0x%04x)\n",
3520 le16_to_cpu(priv->fw_data->major_version),
3521 priv->fw_data->minor_version, signature);
3522
3523exit:
3524 release_firmware(fw);
3525 return ret;
3526}
3527
3528static int rtl8723au_load_firmware(struct rtl8xxxu_priv *priv)
3529{
3530 char *fw_name;
3531 int ret;
3532
3533 switch (priv->chip_cut) {
3534 case 0:
3535 fw_name = "rtlwifi/rtl8723aufw_A.bin";
3536 break;
3537 case 1:
3538 if (priv->enable_bluetooth)
3539 fw_name = "rtlwifi/rtl8723aufw_B.bin";
3540 else
3541 fw_name = "rtlwifi/rtl8723aufw_B_NoBT.bin";
3542
3543 break;
3544 default:
3545 return -EINVAL;
3546 }
3547
3548 ret = rtl8xxxu_load_firmware(priv, fw_name);
3549 return ret;
3550}
3551
Jes Sorensen35a741f2016-02-29 17:04:10 -05003552static int rtl8723bu_load_firmware(struct rtl8xxxu_priv *priv)
3553{
3554 char *fw_name;
3555 int ret;
3556
3557 if (priv->enable_bluetooth)
3558 fw_name = "rtlwifi/rtl8723bu_bt.bin";
3559 else
3560 fw_name = "rtlwifi/rtl8723bu_nic.bin";
3561
3562 ret = rtl8xxxu_load_firmware(priv, fw_name);
3563 return ret;
3564}
3565
Kalle Valoc0963772015-10-25 18:24:38 +02003566#ifdef CONFIG_RTL8XXXU_UNTESTED
3567
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003568static int rtl8192cu_load_firmware(struct rtl8xxxu_priv *priv)
3569{
3570 char *fw_name;
3571 int ret;
3572
3573 if (!priv->vendor_umc)
3574 fw_name = "rtlwifi/rtl8192cufw_TMSC.bin";
Jes Sorensenba17d822016-03-31 17:08:39 -04003575 else if (priv->chip_cut || priv->rtl_chip == RTL8192C)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003576 fw_name = "rtlwifi/rtl8192cufw_B.bin";
3577 else
3578 fw_name = "rtlwifi/rtl8192cufw_A.bin";
3579
3580 ret = rtl8xxxu_load_firmware(priv, fw_name);
3581
3582 return ret;
3583}
3584
Kalle Valoc0963772015-10-25 18:24:38 +02003585#endif
3586
Jes Sorensen3307d842016-02-29 17:03:59 -05003587static int rtl8192eu_load_firmware(struct rtl8xxxu_priv *priv)
3588{
3589 char *fw_name;
3590 int ret;
3591
Jes Sorensen0e5d4352016-02-29 17:04:00 -05003592 fw_name = "rtlwifi/rtl8192eu_nic.bin";
Jes Sorensen3307d842016-02-29 17:03:59 -05003593
3594 ret = rtl8xxxu_load_firmware(priv, fw_name);
3595
3596 return ret;
3597}
3598
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003599static void rtl8xxxu_firmware_self_reset(struct rtl8xxxu_priv *priv)
3600{
3601 u16 val16;
3602 int i = 100;
3603
3604 /* Inform 8051 to perform reset */
3605 rtl8xxxu_write8(priv, REG_HMTFR + 3, 0x20);
3606
3607 for (i = 100; i > 0; i--) {
3608 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
3609
3610 if (!(val16 & SYS_FUNC_CPU_ENABLE)) {
3611 dev_dbg(&priv->udev->dev,
3612 "%s: Firmware self reset success!\n", __func__);
3613 break;
3614 }
3615 udelay(50);
3616 }
3617
3618 if (!i) {
3619 /* Force firmware reset */
3620 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
3621 val16 &= ~SYS_FUNC_CPU_ENABLE;
3622 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
3623 }
3624}
3625
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05003626static void rtl8723bu_phy_init_antenna_selection(struct rtl8xxxu_priv *priv)
3627{
3628 u32 val32;
3629
Jes Sorensen70bc1e22016-04-07 14:19:31 -04003630 val32 = rtl8xxxu_read32(priv, REG_PAD_CTRL1);
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05003631 val32 &= ~(BIT(20) | BIT(24));
Jes Sorensen70bc1e22016-04-07 14:19:31 -04003632 rtl8xxxu_write32(priv, REG_PAD_CTRL1, val32);
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05003633
3634 val32 = rtl8xxxu_read32(priv, REG_GPIO_MUXCFG);
3635 val32 &= ~BIT(4);
Jes Sorensen3a4be6a2016-02-29 17:04:58 -05003636 rtl8xxxu_write32(priv, REG_GPIO_MUXCFG, val32);
3637
3638 val32 = rtl8xxxu_read32(priv, REG_GPIO_MUXCFG);
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05003639 val32 |= BIT(3);
3640 rtl8xxxu_write32(priv, REG_GPIO_MUXCFG, val32);
3641
3642 val32 = rtl8xxxu_read32(priv, REG_LEDCFG0);
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05003643 val32 |= BIT(24);
3644 rtl8xxxu_write32(priv, REG_LEDCFG0, val32);
3645
Jes Sorensen3a4be6a2016-02-29 17:04:58 -05003646 val32 = rtl8xxxu_read32(priv, REG_LEDCFG0);
3647 val32 &= ~BIT(23);
3648 rtl8xxxu_write32(priv, REG_LEDCFG0, val32);
3649
Jes Sorensen120e6272016-02-29 17:05:14 -05003650 val32 = rtl8xxxu_read32(priv, REG_RFE_BUFFER);
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05003651 val32 |= (BIT(0) | BIT(1));
Jes Sorensen120e6272016-02-29 17:05:14 -05003652 rtl8xxxu_write32(priv, REG_RFE_BUFFER, val32);
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05003653
Jes Sorensen59b74392016-02-29 17:05:15 -05003654 val32 = rtl8xxxu_read32(priv, REG_RFE_CTRL_ANTA_SRC);
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05003655 val32 &= 0xffffff00;
3656 val32 |= 0x77;
Jes Sorensen59b74392016-02-29 17:05:15 -05003657 rtl8xxxu_write32(priv, REG_RFE_CTRL_ANTA_SRC, val32);
Jes Sorensen3a4be6a2016-02-29 17:04:58 -05003658
3659 val32 = rtl8xxxu_read32(priv, REG_PWR_DATA);
3660 val32 |= PWR_DATA_EEPRPAD_RFE_CTRL_EN;
3661 rtl8xxxu_write32(priv, REG_PWR_DATA, val32);
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05003662}
3663
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003664static int
Jes Sorensenc606e662016-04-07 14:19:16 -04003665rtl8xxxu_init_mac(struct rtl8xxxu_priv *priv)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003666{
Jes Sorensenc606e662016-04-07 14:19:16 -04003667 struct rtl8xxxu_reg8val *array = priv->fops->mactable;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003668 int i, ret;
3669 u16 reg;
3670 u8 val;
3671
3672 for (i = 0; ; i++) {
3673 reg = array[i].reg;
3674 val = array[i].val;
3675
3676 if (reg == 0xffff && val == 0xff)
3677 break;
3678
3679 ret = rtl8xxxu_write8(priv, reg, val);
3680 if (ret != 1) {
3681 dev_warn(&priv->udev->dev,
Jes Sorensenc606e662016-04-07 14:19:16 -04003682 "Failed to initialize MAC "
3683 "(reg: %04x, val %02x)\n", reg, val);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003684 return -EAGAIN;
3685 }
3686 }
3687
Jes Sorensen8a594852016-04-07 14:19:26 -04003688 if (priv->rtl_chip != RTL8723B && priv->rtl_chip != RTL8192E)
Jes Sorensen8baf6702016-02-29 17:04:54 -05003689 rtl8xxxu_write8(priv, REG_MAX_AGGR_NUM, 0x0a);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003690
3691 return 0;
3692}
3693
3694static int rtl8xxxu_init_phy_regs(struct rtl8xxxu_priv *priv,
3695 struct rtl8xxxu_reg32val *array)
3696{
3697 int i, ret;
3698 u16 reg;
3699 u32 val;
3700
3701 for (i = 0; ; i++) {
3702 reg = array[i].reg;
3703 val = array[i].val;
3704
3705 if (reg == 0xffff && val == 0xffffffff)
3706 break;
3707
3708 ret = rtl8xxxu_write32(priv, reg, val);
3709 if (ret != sizeof(val)) {
3710 dev_warn(&priv->udev->dev,
3711 "Failed to initialize PHY\n");
3712 return -EAGAIN;
3713 }
3714 udelay(1);
3715 }
3716
3717 return 0;
3718}
3719
Jes Sorensencb877252016-04-14 14:58:57 -04003720static void rtl8723au_init_phy_bb(struct rtl8xxxu_priv *priv)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003721{
Jes Sorensenb84cac12016-04-14 14:59:00 -04003722 u8 val8, ldoa15, ldov12d, lpldo, ldohci12;
Jes Sorensen04313eb2016-02-29 17:04:51 -05003723 u16 val16;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003724 u32 val32;
3725
Jes Sorensencb877252016-04-14 14:58:57 -04003726 val8 = rtl8xxxu_read8(priv, REG_AFE_PLL_CTRL);
3727 udelay(2);
3728 val8 |= AFE_PLL_320_ENABLE;
3729 rtl8xxxu_write8(priv, REG_AFE_PLL_CTRL, val8);
3730 udelay(2);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003731
Jes Sorensencb877252016-04-14 14:58:57 -04003732 rtl8xxxu_write8(priv, REG_AFE_PLL_CTRL + 1, 0xff);
3733 udelay(2);
Jes Sorensen8baf6702016-02-29 17:04:54 -05003734
Jes Sorensencb877252016-04-14 14:58:57 -04003735 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
3736 val16 |= SYS_FUNC_BB_GLB_RSTN | SYS_FUNC_BBRSTB;
3737 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003738
Jes Sorensencb877252016-04-14 14:58:57 -04003739 val32 = rtl8xxxu_read32(priv, REG_AFE_XTAL_CTRL);
3740 val32 &= ~AFE_XTAL_RF_GATE;
3741 if (priv->has_bluetooth)
3742 val32 &= ~AFE_XTAL_BT_GATE;
3743 rtl8xxxu_write32(priv, REG_AFE_XTAL_CTRL, val32);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003744
3745 /* 6. 0x1f[7:0] = 0x07 */
3746 val8 = RF_ENABLE | RF_RSTB | RF_SDMRSTB;
3747 rtl8xxxu_write8(priv, REG_RF_CTRL, val8);
3748
Jes Sorensencb877252016-04-14 14:58:57 -04003749 if (priv->hi_pa)
Jes Sorensenabd71bd2016-04-07 14:19:22 -04003750 rtl8xxxu_init_phy_regs(priv, rtl8188ru_phy_1t_highpa_table);
3751 else if (priv->tx_paths == 2)
3752 rtl8xxxu_init_phy_regs(priv, rtl8192cu_phy_2t_init_table);
3753 else
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003754 rtl8xxxu_init_phy_regs(priv, rtl8723a_phy_1t_init_table);
3755
Jes Sorensenba17d822016-03-31 17:08:39 -04003756 if (priv->rtl_chip == RTL8188C && priv->hi_pa &&
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003757 priv->vendor_umc && priv->chip_cut == 1)
3758 rtl8xxxu_write8(priv, REG_OFDM0_AGC_PARM1 + 2, 0x50);
Jes Sorensenc82f8d12016-04-14 14:58:59 -04003759
3760 if (priv->hi_pa)
3761 rtl8xxxu_init_phy_regs(priv, rtl8xxx_agc_highpa_table);
3762 else
3763 rtl8xxxu_init_phy_regs(priv, rtl8xxx_agc_standard_table);
Jes Sorensenb84cac12016-04-14 14:59:00 -04003764
3765 ldoa15 = LDOA15_ENABLE | LDOA15_OBUF;
3766 ldov12d = LDOV12D_ENABLE | BIT(2) | (2 << LDOV12D_VADJ_SHIFT);
3767 ldohci12 = 0x57;
3768 lpldo = 1;
3769 val32 = (lpldo << 24) | (ldohci12 << 16) | (ldov12d << 8) | ldoa15;
3770 rtl8xxxu_write32(priv, REG_LDOA15_CTRL, val32);
Jes Sorensencb877252016-04-14 14:58:57 -04003771}
3772
3773static void rtl8723bu_init_phy_bb(struct rtl8xxxu_priv *priv)
3774{
3775 u8 val8;
3776 u16 val16;
3777
3778 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
3779 val16 |= SYS_FUNC_BB_GLB_RSTN | SYS_FUNC_BBRSTB | SYS_FUNC_DIO_RF;
3780 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
3781
3782 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00);
3783
3784 /* 6. 0x1f[7:0] = 0x07 */
3785 val8 = RF_ENABLE | RF_RSTB | RF_SDMRSTB;
3786 rtl8xxxu_write8(priv, REG_RF_CTRL, val8);
3787
3788 /* Why? */
3789 rtl8xxxu_write8(priv, REG_SYS_FUNC, 0xe3);
3790 rtl8xxxu_write8(priv, REG_AFE_XTAL_CTRL + 1, 0x80);
3791 rtl8xxxu_init_phy_regs(priv, rtl8723b_phy_1t_init_table);
Jes Sorensenc82f8d12016-04-14 14:58:59 -04003792
3793 rtl8xxxu_init_phy_regs(priv, rtl8xxx_agc_8723bu_table);
Jes Sorensencb877252016-04-14 14:58:57 -04003794}
3795
3796static void rtl8192eu_init_phy_bb(struct rtl8xxxu_priv *priv)
3797{
3798 u8 val8;
3799 u16 val16;
3800
3801 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
3802 val16 |= SYS_FUNC_BB_GLB_RSTN | SYS_FUNC_BBRSTB | SYS_FUNC_DIO_RF;
3803 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
3804
3805 /* 6. 0x1f[7:0] = 0x07 */
3806 val8 = RF_ENABLE | RF_RSTB | RF_SDMRSTB;
3807 rtl8xxxu_write8(priv, REG_RF_CTRL, val8);
3808
3809 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
3810 val16 |= (SYS_FUNC_USBA | SYS_FUNC_USBD | SYS_FUNC_DIO_RF |
3811 SYS_FUNC_BB_GLB_RSTN | SYS_FUNC_BBRSTB);
3812 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
3813 val8 = RF_ENABLE | RF_RSTB | RF_SDMRSTB;
3814 rtl8xxxu_write8(priv, REG_RF_CTRL, val8);
3815 rtl8xxxu_init_phy_regs(priv, rtl8192eu_phy_init_table);
Jes Sorensenc82f8d12016-04-14 14:58:59 -04003816
3817 if (priv->hi_pa)
3818 rtl8xxxu_init_phy_regs(priv, rtl8xxx_agc_8192eu_highpa_table);
3819 else
3820 rtl8xxxu_init_phy_regs(priv, rtl8xxx_agc_8192eu_std_table);
Jes Sorensencb877252016-04-14 14:58:57 -04003821}
3822
3823/*
3824 * Most of this is black magic retrieved from the old rtl8723au driver
3825 */
3826static int rtl8xxxu_init_phy_bb(struct rtl8xxxu_priv *priv)
3827{
Jes Sorensenb84cac12016-04-14 14:59:00 -04003828 u8 val8;
Jes Sorensencb877252016-04-14 14:58:57 -04003829 u32 val32;
3830
3831 priv->fops->init_phy_bb(priv);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003832
3833 if (priv->tx_paths == 1 && priv->rx_paths == 2) {
3834 /*
3835 * For 1T2R boards, patch the registers.
3836 *
3837 * It looks like 8191/2 1T2R boards use path B for TX
3838 */
3839 val32 = rtl8xxxu_read32(priv, REG_FPGA0_TX_INFO);
3840 val32 &= ~(BIT(0) | BIT(1));
3841 val32 |= BIT(1);
3842 rtl8xxxu_write32(priv, REG_FPGA0_TX_INFO, val32);
3843
3844 val32 = rtl8xxxu_read32(priv, REG_FPGA1_TX_INFO);
3845 val32 &= ~0x300033;
3846 val32 |= 0x200022;
3847 rtl8xxxu_write32(priv, REG_FPGA1_TX_INFO, val32);
3848
3849 val32 = rtl8xxxu_read32(priv, REG_CCK0_AFE_SETTING);
Jes Sorensenbd8fe402016-04-14 14:58:56 -04003850 val32 &= ~CCK0_AFE_RX_MASK;
Jes Sorensen90683082016-04-14 14:58:55 -04003851 val32 &= 0x00ffffff;
Jes Sorensenbd8fe402016-04-14 14:58:56 -04003852 val32 |= 0x40000000;
3853 val32 |= CCK0_AFE_RX_ANT_B;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003854 rtl8xxxu_write32(priv, REG_CCK0_AFE_SETTING, val32);
3855
3856 val32 = rtl8xxxu_read32(priv, REG_OFDM0_TRX_PATH_ENABLE);
3857 val32 &= ~(OFDM_RF_PATH_RX_MASK | OFDM_RF_PATH_TX_MASK);
3858 val32 |= (OFDM_RF_PATH_RX_A | OFDM_RF_PATH_RX_B |
3859 OFDM_RF_PATH_TX_B);
3860 rtl8xxxu_write32(priv, REG_OFDM0_TRX_PATH_ENABLE, val32);
3861
3862 val32 = rtl8xxxu_read32(priv, REG_OFDM0_AGC_PARM1);
3863 val32 &= ~(BIT(4) | BIT(5));
3864 val32 |= BIT(4);
3865 rtl8xxxu_write32(priv, REG_OFDM0_AGC_PARM1, val32);
3866
3867 val32 = rtl8xxxu_read32(priv, REG_TX_CCK_RFON);
3868 val32 &= ~(BIT(27) | BIT(26));
3869 val32 |= BIT(27);
3870 rtl8xxxu_write32(priv, REG_TX_CCK_RFON, val32);
3871
3872 val32 = rtl8xxxu_read32(priv, REG_TX_CCK_BBON);
3873 val32 &= ~(BIT(27) | BIT(26));
3874 val32 |= BIT(27);
3875 rtl8xxxu_write32(priv, REG_TX_CCK_BBON, val32);
3876
3877 val32 = rtl8xxxu_read32(priv, REG_TX_OFDM_RFON);
3878 val32 &= ~(BIT(27) | BIT(26));
3879 val32 |= BIT(27);
3880 rtl8xxxu_write32(priv, REG_TX_OFDM_RFON, val32);
3881
3882 val32 = rtl8xxxu_read32(priv, REG_TX_OFDM_BBON);
3883 val32 &= ~(BIT(27) | BIT(26));
3884 val32 |= BIT(27);
3885 rtl8xxxu_write32(priv, REG_TX_OFDM_BBON, val32);
3886
3887 val32 = rtl8xxxu_read32(priv, REG_TX_TO_TX);
3888 val32 &= ~(BIT(27) | BIT(26));
3889 val32 |= BIT(27);
3890 rtl8xxxu_write32(priv, REG_TX_TO_TX, val32);
3891 }
3892
Jes Sorensen4ef22eb2016-02-29 17:04:55 -05003893 if (priv->has_xtalk) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003894 val32 = rtl8xxxu_read32(priv, REG_MAC_PHY_CTRL);
3895
Jes Sorensen4ef22eb2016-02-29 17:04:55 -05003896 val8 = priv->xtalk;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003897 val32 &= 0xff000fff;
3898 val32 |= ((val8 | (val8 << 6)) << 12);
3899
3900 rtl8xxxu_write32(priv, REG_MAC_PHY_CTRL, val32);
3901 }
3902
Jes Sorensen8a594852016-04-07 14:19:26 -04003903 if (priv->rtl_chip == RTL8192E)
3904 rtl8xxxu_write32(priv, REG_AFE_XTAL_CTRL, 0x000f81fb);
3905
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003906 return 0;
3907}
3908
3909static int rtl8xxxu_init_rf_regs(struct rtl8xxxu_priv *priv,
3910 struct rtl8xxxu_rfregval *array,
3911 enum rtl8xxxu_rfpath path)
3912{
3913 int i, ret;
3914 u8 reg;
3915 u32 val;
3916
3917 for (i = 0; ; i++) {
3918 reg = array[i].reg;
3919 val = array[i].val;
3920
3921 if (reg == 0xff && val == 0xffffffff)
3922 break;
3923
3924 switch (reg) {
3925 case 0xfe:
3926 msleep(50);
3927 continue;
3928 case 0xfd:
3929 mdelay(5);
3930 continue;
3931 case 0xfc:
3932 mdelay(1);
3933 continue;
3934 case 0xfb:
3935 udelay(50);
3936 continue;
3937 case 0xfa:
3938 udelay(5);
3939 continue;
3940 case 0xf9:
3941 udelay(1);
3942 continue;
3943 }
3944
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003945 ret = rtl8xxxu_write_rfreg(priv, path, reg, val);
3946 if (ret) {
3947 dev_warn(&priv->udev->dev,
3948 "Failed to initialize RF\n");
3949 return -EAGAIN;
3950 }
3951 udelay(1);
3952 }
3953
3954 return 0;
3955}
3956
3957static int rtl8xxxu_init_phy_rf(struct rtl8xxxu_priv *priv,
3958 struct rtl8xxxu_rfregval *table,
3959 enum rtl8xxxu_rfpath path)
3960{
3961 u32 val32;
3962 u16 val16, rfsi_rfenv;
3963 u16 reg_sw_ctrl, reg_int_oe, reg_hssi_parm2;
3964
3965 switch (path) {
3966 case RF_A:
3967 reg_sw_ctrl = REG_FPGA0_XA_RF_SW_CTRL;
3968 reg_int_oe = REG_FPGA0_XA_RF_INT_OE;
3969 reg_hssi_parm2 = REG_FPGA0_XA_HSSI_PARM2;
3970 break;
3971 case RF_B:
3972 reg_sw_ctrl = REG_FPGA0_XB_RF_SW_CTRL;
3973 reg_int_oe = REG_FPGA0_XB_RF_INT_OE;
3974 reg_hssi_parm2 = REG_FPGA0_XB_HSSI_PARM2;
3975 break;
3976 default:
3977 dev_err(&priv->udev->dev, "%s:Unsupported RF path %c\n",
3978 __func__, path + 'A');
3979 return -EINVAL;
3980 }
3981 /* For path B, use XB */
3982 rfsi_rfenv = rtl8xxxu_read16(priv, reg_sw_ctrl);
3983 rfsi_rfenv &= FPGA0_RF_RFENV;
3984
3985 /*
3986 * These two we might be able to optimize into one
3987 */
3988 val32 = rtl8xxxu_read32(priv, reg_int_oe);
3989 val32 |= BIT(20); /* 0x10 << 16 */
3990 rtl8xxxu_write32(priv, reg_int_oe, val32);
3991 udelay(1);
3992
3993 val32 = rtl8xxxu_read32(priv, reg_int_oe);
3994 val32 |= BIT(4);
3995 rtl8xxxu_write32(priv, reg_int_oe, val32);
3996 udelay(1);
3997
3998 /*
3999 * These two we might be able to optimize into one
4000 */
4001 val32 = rtl8xxxu_read32(priv, reg_hssi_parm2);
4002 val32 &= ~FPGA0_HSSI_3WIRE_ADDR_LEN;
4003 rtl8xxxu_write32(priv, reg_hssi_parm2, val32);
4004 udelay(1);
4005
4006 val32 = rtl8xxxu_read32(priv, reg_hssi_parm2);
4007 val32 &= ~FPGA0_HSSI_3WIRE_DATA_LEN;
4008 rtl8xxxu_write32(priv, reg_hssi_parm2, val32);
4009 udelay(1);
4010
4011 rtl8xxxu_init_rf_regs(priv, table, path);
4012
4013 /* For path B, use XB */
4014 val16 = rtl8xxxu_read16(priv, reg_sw_ctrl);
4015 val16 &= ~FPGA0_RF_RFENV;
4016 val16 |= rfsi_rfenv;
4017 rtl8xxxu_write16(priv, reg_sw_ctrl, val16);
4018
4019 return 0;
4020}
4021
4022static int rtl8xxxu_llt_write(struct rtl8xxxu_priv *priv, u8 address, u8 data)
4023{
4024 int ret = -EBUSY;
4025 int count = 0;
4026 u32 value;
4027
4028 value = LLT_OP_WRITE | address << 8 | data;
4029
4030 rtl8xxxu_write32(priv, REG_LLT_INIT, value);
4031
4032 do {
4033 value = rtl8xxxu_read32(priv, REG_LLT_INIT);
4034 if ((value & LLT_OP_MASK) == LLT_OP_INACTIVE) {
4035 ret = 0;
4036 break;
4037 }
4038 } while (count++ < 20);
4039
4040 return ret;
4041}
4042
4043static int rtl8xxxu_init_llt_table(struct rtl8xxxu_priv *priv, u8 last_tx_page)
4044{
4045 int ret;
4046 int i;
4047
4048 for (i = 0; i < last_tx_page; i++) {
4049 ret = rtl8xxxu_llt_write(priv, i, i + 1);
4050 if (ret)
4051 goto exit;
4052 }
4053
4054 ret = rtl8xxxu_llt_write(priv, last_tx_page, 0xff);
4055 if (ret)
4056 goto exit;
4057
4058 /* Mark remaining pages as a ring buffer */
4059 for (i = last_tx_page + 1; i < 0xff; i++) {
4060 ret = rtl8xxxu_llt_write(priv, i, (i + 1));
4061 if (ret)
4062 goto exit;
4063 }
4064
4065 /* Let last entry point to the start entry of ring buffer */
4066 ret = rtl8xxxu_llt_write(priv, 0xff, last_tx_page + 1);
4067 if (ret)
4068 goto exit;
4069
4070exit:
4071 return ret;
4072}
4073
Jes Sorensen74b99be2016-02-29 17:04:04 -05004074static int rtl8xxxu_auto_llt_table(struct rtl8xxxu_priv *priv, u8 last_tx_page)
4075{
4076 u32 val32;
4077 int ret = 0;
4078 int i;
4079
4080 val32 = rtl8xxxu_read32(priv, REG_AUTO_LLT);
Jes Sorensen74b99be2016-02-29 17:04:04 -05004081 val32 |= AUTO_LLT_INIT_LLT;
4082 rtl8xxxu_write32(priv, REG_AUTO_LLT, val32);
4083
4084 for (i = 500; i; i--) {
4085 val32 = rtl8xxxu_read32(priv, REG_AUTO_LLT);
4086 if (!(val32 & AUTO_LLT_INIT_LLT))
4087 break;
4088 usleep_range(2, 4);
4089 }
4090
Jes Sorensen4de24812016-02-29 17:04:07 -05004091 if (!i) {
Jes Sorensen74b99be2016-02-29 17:04:04 -05004092 ret = -EBUSY;
4093 dev_warn(&priv->udev->dev, "LLT table init failed\n");
4094 }
Jes Sorensen74b99be2016-02-29 17:04:04 -05004095
4096 return ret;
4097}
4098
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004099static int rtl8xxxu_init_queue_priority(struct rtl8xxxu_priv *priv)
4100{
4101 u16 val16, hi, lo;
4102 u16 hiq, mgq, bkq, beq, viq, voq;
4103 int hip, mgp, bkp, bep, vip, vop;
4104 int ret = 0;
4105
4106 switch (priv->ep_tx_count) {
4107 case 1:
4108 if (priv->ep_tx_high_queue) {
4109 hi = TRXDMA_QUEUE_HIGH;
4110 } else if (priv->ep_tx_low_queue) {
4111 hi = TRXDMA_QUEUE_LOW;
4112 } else if (priv->ep_tx_normal_queue) {
4113 hi = TRXDMA_QUEUE_NORMAL;
4114 } else {
4115 hi = 0;
4116 ret = -EINVAL;
4117 }
4118
4119 hiq = hi;
4120 mgq = hi;
4121 bkq = hi;
4122 beq = hi;
4123 viq = hi;
4124 voq = hi;
4125
4126 hip = 0;
4127 mgp = 0;
4128 bkp = 0;
4129 bep = 0;
4130 vip = 0;
4131 vop = 0;
4132 break;
4133 case 2:
4134 if (priv->ep_tx_high_queue && priv->ep_tx_low_queue) {
4135 hi = TRXDMA_QUEUE_HIGH;
4136 lo = TRXDMA_QUEUE_LOW;
4137 } else if (priv->ep_tx_normal_queue && priv->ep_tx_low_queue) {
4138 hi = TRXDMA_QUEUE_NORMAL;
4139 lo = TRXDMA_QUEUE_LOW;
4140 } else if (priv->ep_tx_high_queue && priv->ep_tx_normal_queue) {
4141 hi = TRXDMA_QUEUE_HIGH;
4142 lo = TRXDMA_QUEUE_NORMAL;
4143 } else {
4144 ret = -EINVAL;
4145 hi = 0;
4146 lo = 0;
4147 }
4148
4149 hiq = hi;
4150 mgq = hi;
4151 bkq = lo;
4152 beq = lo;
4153 viq = hi;
4154 voq = hi;
4155
4156 hip = 0;
4157 mgp = 0;
4158 bkp = 1;
4159 bep = 1;
4160 vip = 0;
4161 vop = 0;
4162 break;
4163 case 3:
4164 beq = TRXDMA_QUEUE_LOW;
4165 bkq = TRXDMA_QUEUE_LOW;
4166 viq = TRXDMA_QUEUE_NORMAL;
4167 voq = TRXDMA_QUEUE_HIGH;
4168 mgq = TRXDMA_QUEUE_HIGH;
4169 hiq = TRXDMA_QUEUE_HIGH;
4170
4171 hip = hiq ^ 3;
4172 mgp = mgq ^ 3;
4173 bkp = bkq ^ 3;
4174 bep = beq ^ 3;
4175 vip = viq ^ 3;
4176 vop = viq ^ 3;
4177 break;
4178 default:
4179 ret = -EINVAL;
4180 }
4181
4182 /*
4183 * None of the vendor drivers are configuring the beacon
4184 * queue here .... why?
4185 */
4186 if (!ret) {
4187 val16 = rtl8xxxu_read16(priv, REG_TRXDMA_CTRL);
4188 val16 &= 0x7;
4189 val16 |= (voq << TRXDMA_CTRL_VOQ_SHIFT) |
4190 (viq << TRXDMA_CTRL_VIQ_SHIFT) |
4191 (beq << TRXDMA_CTRL_BEQ_SHIFT) |
4192 (bkq << TRXDMA_CTRL_BKQ_SHIFT) |
4193 (mgq << TRXDMA_CTRL_MGQ_SHIFT) |
4194 (hiq << TRXDMA_CTRL_HIQ_SHIFT);
4195 rtl8xxxu_write16(priv, REG_TRXDMA_CTRL, val16);
4196
4197 priv->pipe_out[TXDESC_QUEUE_VO] =
4198 usb_sndbulkpipe(priv->udev, priv->out_ep[vop]);
4199 priv->pipe_out[TXDESC_QUEUE_VI] =
4200 usb_sndbulkpipe(priv->udev, priv->out_ep[vip]);
4201 priv->pipe_out[TXDESC_QUEUE_BE] =
4202 usb_sndbulkpipe(priv->udev, priv->out_ep[bep]);
4203 priv->pipe_out[TXDESC_QUEUE_BK] =
4204 usb_sndbulkpipe(priv->udev, priv->out_ep[bkp]);
4205 priv->pipe_out[TXDESC_QUEUE_BEACON] =
4206 usb_sndbulkpipe(priv->udev, priv->out_ep[0]);
4207 priv->pipe_out[TXDESC_QUEUE_MGNT] =
4208 usb_sndbulkpipe(priv->udev, priv->out_ep[mgp]);
4209 priv->pipe_out[TXDESC_QUEUE_HIGH] =
4210 usb_sndbulkpipe(priv->udev, priv->out_ep[hip]);
4211 priv->pipe_out[TXDESC_QUEUE_CMD] =
4212 usb_sndbulkpipe(priv->udev, priv->out_ep[0]);
4213 }
4214
4215 return ret;
4216}
4217
4218static void rtl8xxxu_fill_iqk_matrix_a(struct rtl8xxxu_priv *priv,
4219 bool iqk_ok, int result[][8],
4220 int candidate, bool tx_only)
4221{
4222 u32 oldval, x, tx0_a, reg;
4223 int y, tx0_c;
4224 u32 val32;
4225
4226 if (!iqk_ok)
4227 return;
4228
4229 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_TX_IQ_IMBALANCE);
4230 oldval = val32 >> 22;
4231
4232 x = result[candidate][0];
4233 if ((x & 0x00000200) != 0)
4234 x = x | 0xfffffc00;
4235 tx0_a = (x * oldval) >> 8;
4236
4237 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_TX_IQ_IMBALANCE);
4238 val32 &= ~0x3ff;
4239 val32 |= tx0_a;
4240 rtl8xxxu_write32(priv, REG_OFDM0_XA_TX_IQ_IMBALANCE, val32);
4241
4242 val32 = rtl8xxxu_read32(priv, REG_OFDM0_ENERGY_CCA_THRES);
4243 val32 &= ~BIT(31);
4244 if ((x * oldval >> 7) & 0x1)
4245 val32 |= BIT(31);
4246 rtl8xxxu_write32(priv, REG_OFDM0_ENERGY_CCA_THRES, val32);
4247
4248 y = result[candidate][1];
4249 if ((y & 0x00000200) != 0)
4250 y = y | 0xfffffc00;
4251 tx0_c = (y * oldval) >> 8;
4252
4253 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XC_TX_AFE);
4254 val32 &= ~0xf0000000;
4255 val32 |= (((tx0_c & 0x3c0) >> 6) << 28);
4256 rtl8xxxu_write32(priv, REG_OFDM0_XC_TX_AFE, val32);
4257
4258 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_TX_IQ_IMBALANCE);
4259 val32 &= ~0x003f0000;
4260 val32 |= ((tx0_c & 0x3f) << 16);
4261 rtl8xxxu_write32(priv, REG_OFDM0_XA_TX_IQ_IMBALANCE, val32);
4262
4263 val32 = rtl8xxxu_read32(priv, REG_OFDM0_ENERGY_CCA_THRES);
4264 val32 &= ~BIT(29);
4265 if ((y * oldval >> 7) & 0x1)
4266 val32 |= BIT(29);
4267 rtl8xxxu_write32(priv, REG_OFDM0_ENERGY_CCA_THRES, val32);
4268
4269 if (tx_only) {
4270 dev_dbg(&priv->udev->dev, "%s: only TX\n", __func__);
4271 return;
4272 }
4273
4274 reg = result[candidate][2];
4275
4276 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_RX_IQ_IMBALANCE);
4277 val32 &= ~0x3ff;
4278 val32 |= (reg & 0x3ff);
4279 rtl8xxxu_write32(priv, REG_OFDM0_XA_RX_IQ_IMBALANCE, val32);
4280
4281 reg = result[candidate][3] & 0x3F;
4282
4283 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_RX_IQ_IMBALANCE);
4284 val32 &= ~0xfc00;
4285 val32 |= ((reg << 10) & 0xfc00);
4286 rtl8xxxu_write32(priv, REG_OFDM0_XA_RX_IQ_IMBALANCE, val32);
4287
4288 reg = (result[candidate][3] >> 6) & 0xF;
4289
4290 val32 = rtl8xxxu_read32(priv, REG_OFDM0_RX_IQ_EXT_ANTA);
4291 val32 &= ~0xf0000000;
4292 val32 |= (reg << 28);
4293 rtl8xxxu_write32(priv, REG_OFDM0_RX_IQ_EXT_ANTA, val32);
4294}
4295
4296static void rtl8xxxu_fill_iqk_matrix_b(struct rtl8xxxu_priv *priv,
4297 bool iqk_ok, int result[][8],
4298 int candidate, bool tx_only)
4299{
4300 u32 oldval, x, tx1_a, reg;
4301 int y, tx1_c;
4302 u32 val32;
4303
4304 if (!iqk_ok)
4305 return;
4306
4307 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_TX_IQ_IMBALANCE);
4308 oldval = val32 >> 22;
4309
4310 x = result[candidate][4];
4311 if ((x & 0x00000200) != 0)
4312 x = x | 0xfffffc00;
4313 tx1_a = (x * oldval) >> 8;
4314
4315 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_TX_IQ_IMBALANCE);
4316 val32 &= ~0x3ff;
4317 val32 |= tx1_a;
4318 rtl8xxxu_write32(priv, REG_OFDM0_XB_TX_IQ_IMBALANCE, val32);
4319
4320 val32 = rtl8xxxu_read32(priv, REG_OFDM0_ENERGY_CCA_THRES);
4321 val32 &= ~BIT(27);
4322 if ((x * oldval >> 7) & 0x1)
4323 val32 |= BIT(27);
4324 rtl8xxxu_write32(priv, REG_OFDM0_ENERGY_CCA_THRES, val32);
4325
4326 y = result[candidate][5];
4327 if ((y & 0x00000200) != 0)
4328 y = y | 0xfffffc00;
4329 tx1_c = (y * oldval) >> 8;
4330
4331 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XD_TX_AFE);
4332 val32 &= ~0xf0000000;
4333 val32 |= (((tx1_c & 0x3c0) >> 6) << 28);
4334 rtl8xxxu_write32(priv, REG_OFDM0_XD_TX_AFE, val32);
4335
4336 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_TX_IQ_IMBALANCE);
4337 val32 &= ~0x003f0000;
4338 val32 |= ((tx1_c & 0x3f) << 16);
4339 rtl8xxxu_write32(priv, REG_OFDM0_XB_TX_IQ_IMBALANCE, val32);
4340
4341 val32 = rtl8xxxu_read32(priv, REG_OFDM0_ENERGY_CCA_THRES);
4342 val32 &= ~BIT(25);
4343 if ((y * oldval >> 7) & 0x1)
4344 val32 |= BIT(25);
4345 rtl8xxxu_write32(priv, REG_OFDM0_ENERGY_CCA_THRES, val32);
4346
4347 if (tx_only) {
4348 dev_dbg(&priv->udev->dev, "%s: only TX\n", __func__);
4349 return;
4350 }
4351
4352 reg = result[candidate][6];
4353
4354 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_RX_IQ_IMBALANCE);
4355 val32 &= ~0x3ff;
4356 val32 |= (reg & 0x3ff);
4357 rtl8xxxu_write32(priv, REG_OFDM0_XB_RX_IQ_IMBALANCE, val32);
4358
4359 reg = result[candidate][7] & 0x3f;
4360
4361 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_RX_IQ_IMBALANCE);
4362 val32 &= ~0xfc00;
4363 val32 |= ((reg << 10) & 0xfc00);
4364 rtl8xxxu_write32(priv, REG_OFDM0_XB_RX_IQ_IMBALANCE, val32);
4365
4366 reg = (result[candidate][7] >> 6) & 0xf;
4367
4368 val32 = rtl8xxxu_read32(priv, REG_OFDM0_AGCR_SSI_TABLE);
4369 val32 &= ~0x0000f000;
4370 val32 |= (reg << 12);
4371 rtl8xxxu_write32(priv, REG_OFDM0_AGCR_SSI_TABLE, val32);
4372}
4373
4374#define MAX_TOLERANCE 5
4375
4376static bool rtl8xxxu_simularity_compare(struct rtl8xxxu_priv *priv,
4377 int result[][8], int c1, int c2)
4378{
4379 u32 i, j, diff, simubitmap, bound = 0;
4380 int candidate[2] = {-1, -1}; /* for path A and path B */
4381 bool retval = true;
4382
4383 if (priv->tx_paths > 1)
4384 bound = 8;
4385 else
4386 bound = 4;
4387
4388 simubitmap = 0;
4389
4390 for (i = 0; i < bound; i++) {
4391 diff = (result[c1][i] > result[c2][i]) ?
4392 (result[c1][i] - result[c2][i]) :
4393 (result[c2][i] - result[c1][i]);
4394 if (diff > MAX_TOLERANCE) {
4395 if ((i == 2 || i == 6) && !simubitmap) {
4396 if (result[c1][i] + result[c1][i + 1] == 0)
4397 candidate[(i / 4)] = c2;
4398 else if (result[c2][i] + result[c2][i + 1] == 0)
4399 candidate[(i / 4)] = c1;
4400 else
4401 simubitmap = simubitmap | (1 << i);
4402 } else {
4403 simubitmap = simubitmap | (1 << i);
4404 }
4405 }
4406 }
4407
4408 if (simubitmap == 0) {
4409 for (i = 0; i < (bound / 4); i++) {
4410 if (candidate[i] >= 0) {
4411 for (j = i * 4; j < (i + 1) * 4 - 2; j++)
4412 result[3][j] = result[candidate[i]][j];
4413 retval = false;
4414 }
4415 }
4416 return retval;
4417 } else if (!(simubitmap & 0x0f)) {
4418 /* path A OK */
4419 for (i = 0; i < 4; i++)
4420 result[3][i] = result[c1][i];
4421 } else if (!(simubitmap & 0xf0) && priv->tx_paths > 1) {
4422 /* path B OK */
4423 for (i = 4; i < 8; i++)
4424 result[3][i] = result[c1][i];
4425 }
4426
4427 return false;
4428}
4429
Jes Sorensene1547c52016-02-29 17:04:35 -05004430static bool rtl8723bu_simularity_compare(struct rtl8xxxu_priv *priv,
4431 int result[][8], int c1, int c2)
4432{
4433 u32 i, j, diff, simubitmap, bound = 0;
4434 int candidate[2] = {-1, -1}; /* for path A and path B */
4435 int tmp1, tmp2;
4436 bool retval = true;
4437
4438 if (priv->tx_paths > 1)
4439 bound = 8;
4440 else
4441 bound = 4;
4442
4443 simubitmap = 0;
4444
4445 for (i = 0; i < bound; i++) {
4446 if (i & 1) {
4447 if ((result[c1][i] & 0x00000200))
4448 tmp1 = result[c1][i] | 0xfffffc00;
4449 else
4450 tmp1 = result[c1][i];
4451
4452 if ((result[c2][i]& 0x00000200))
4453 tmp2 = result[c2][i] | 0xfffffc00;
4454 else
4455 tmp2 = result[c2][i];
4456 } else {
4457 tmp1 = result[c1][i];
4458 tmp2 = result[c2][i];
4459 }
4460
4461 diff = (tmp1 > tmp2) ? (tmp1 - tmp2) : (tmp2 - tmp1);
4462
4463 if (diff > MAX_TOLERANCE) {
4464 if ((i == 2 || i == 6) && !simubitmap) {
4465 if (result[c1][i] + result[c1][i + 1] == 0)
4466 candidate[(i / 4)] = c2;
4467 else if (result[c2][i] + result[c2][i + 1] == 0)
4468 candidate[(i / 4)] = c1;
4469 else
4470 simubitmap = simubitmap | (1 << i);
4471 } else {
4472 simubitmap = simubitmap | (1 << i);
4473 }
4474 }
4475 }
4476
4477 if (simubitmap == 0) {
4478 for (i = 0; i < (bound / 4); i++) {
4479 if (candidate[i] >= 0) {
4480 for (j = i * 4; j < (i + 1) * 4 - 2; j++)
4481 result[3][j] = result[candidate[i]][j];
4482 retval = false;
4483 }
4484 }
4485 return retval;
4486 } else {
4487 if (!(simubitmap & 0x03)) {
4488 /* path A TX OK */
4489 for (i = 0; i < 2; i++)
4490 result[3][i] = result[c1][i];
4491 }
4492
4493 if (!(simubitmap & 0x0c)) {
4494 /* path A RX OK */
4495 for (i = 2; i < 4; i++)
4496 result[3][i] = result[c1][i];
4497 }
4498
4499 if (!(simubitmap & 0x30) && priv->tx_paths > 1) {
4500 /* path B RX OK */
4501 for (i = 4; i < 6; i++)
4502 result[3][i] = result[c1][i];
4503 }
4504
4505 if (!(simubitmap & 0x30) && priv->tx_paths > 1) {
4506 /* path B RX OK */
4507 for (i = 6; i < 8; i++)
4508 result[3][i] = result[c1][i];
4509 }
4510 }
4511
4512 return false;
4513}
4514
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004515static void
4516rtl8xxxu_save_mac_regs(struct rtl8xxxu_priv *priv, const u32 *reg, u32 *backup)
4517{
4518 int i;
4519
4520 for (i = 0; i < (RTL8XXXU_MAC_REGS - 1); i++)
4521 backup[i] = rtl8xxxu_read8(priv, reg[i]);
4522
4523 backup[i] = rtl8xxxu_read32(priv, reg[i]);
4524}
4525
4526static void rtl8xxxu_restore_mac_regs(struct rtl8xxxu_priv *priv,
4527 const u32 *reg, u32 *backup)
4528{
4529 int i;
4530
4531 for (i = 0; i < (RTL8XXXU_MAC_REGS - 1); i++)
4532 rtl8xxxu_write8(priv, reg[i], backup[i]);
4533
4534 rtl8xxxu_write32(priv, reg[i], backup[i]);
4535}
4536
4537static void rtl8xxxu_save_regs(struct rtl8xxxu_priv *priv, const u32 *regs,
4538 u32 *backup, int count)
4539{
4540 int i;
4541
4542 for (i = 0; i < count; i++)
4543 backup[i] = rtl8xxxu_read32(priv, regs[i]);
4544}
4545
4546static void rtl8xxxu_restore_regs(struct rtl8xxxu_priv *priv, const u32 *regs,
4547 u32 *backup, int count)
4548{
4549 int i;
4550
4551 for (i = 0; i < count; i++)
4552 rtl8xxxu_write32(priv, regs[i], backup[i]);
4553}
4554
4555
4556static void rtl8xxxu_path_adda_on(struct rtl8xxxu_priv *priv, const u32 *regs,
4557 bool path_a_on)
4558{
4559 u32 path_on;
4560 int i;
4561
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004562 if (priv->tx_paths == 1) {
Jes Sorensen8634af52016-02-29 17:04:33 -05004563 path_on = priv->fops->adda_1t_path_on;
4564 rtl8xxxu_write32(priv, regs[0], priv->fops->adda_1t_init);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004565 } else {
Jes Sorensen8634af52016-02-29 17:04:33 -05004566 path_on = path_a_on ? priv->fops->adda_2t_path_on_a :
4567 priv->fops->adda_2t_path_on_b;
4568
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004569 rtl8xxxu_write32(priv, regs[0], path_on);
4570 }
4571
4572 for (i = 1 ; i < RTL8XXXU_ADDA_REGS ; i++)
4573 rtl8xxxu_write32(priv, regs[i], path_on);
4574}
4575
4576static void rtl8xxxu_mac_calibration(struct rtl8xxxu_priv *priv,
4577 const u32 *regs, u32 *backup)
4578{
4579 int i = 0;
4580
4581 rtl8xxxu_write8(priv, regs[i], 0x3f);
4582
4583 for (i = 1 ; i < (RTL8XXXU_MAC_REGS - 1); i++)
4584 rtl8xxxu_write8(priv, regs[i], (u8)(backup[i] & ~BIT(3)));
4585
4586 rtl8xxxu_write8(priv, regs[i], (u8)(backup[i] & ~BIT(5)));
4587}
4588
4589static int rtl8xxxu_iqk_path_a(struct rtl8xxxu_priv *priv)
4590{
4591 u32 reg_eac, reg_e94, reg_e9c, reg_ea4, val32;
4592 int result = 0;
4593
4594 /* path-A IQK setting */
4595 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x10008c1f);
4596 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x10008c1f);
4597 rtl8xxxu_write32(priv, REG_TX_IQK_PI_A, 0x82140102);
4598
4599 val32 = (priv->rf_paths > 1) ? 0x28160202 :
4600 /*IS_81xxC_VENDOR_UMC_B_CUT(pHalData->VersionID)?0x28160202: */
4601 0x28160502;
4602 rtl8xxxu_write32(priv, REG_RX_IQK_PI_A, val32);
4603
4604 /* path-B IQK setting */
4605 if (priv->rf_paths > 1) {
4606 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x10008c22);
4607 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x10008c22);
4608 rtl8xxxu_write32(priv, REG_TX_IQK_PI_B, 0x82140102);
4609 rtl8xxxu_write32(priv, REG_RX_IQK_PI_B, 0x28160202);
4610 }
4611
4612 /* LO calibration setting */
4613 rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x001028d1);
4614
4615 /* One shot, path A LOK & IQK */
4616 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf9000000);
4617 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
4618
4619 mdelay(1);
4620
4621 /* Check failed */
4622 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
4623 reg_e94 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_A);
4624 reg_e9c = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_A);
4625 reg_ea4 = rtl8xxxu_read32(priv, REG_RX_POWER_BEFORE_IQK_A_2);
4626
4627 if (!(reg_eac & BIT(28)) &&
4628 ((reg_e94 & 0x03ff0000) != 0x01420000) &&
4629 ((reg_e9c & 0x03ff0000) != 0x00420000))
4630 result |= 0x01;
4631 else /* If TX not OK, ignore RX */
4632 goto out;
4633
4634 /* If TX is OK, check whether RX is OK */
4635 if (!(reg_eac & BIT(27)) &&
4636 ((reg_ea4 & 0x03ff0000) != 0x01320000) &&
4637 ((reg_eac & 0x03ff0000) != 0x00360000))
4638 result |= 0x02;
4639 else
4640 dev_warn(&priv->udev->dev, "%s: Path A RX IQK failed!\n",
4641 __func__);
4642out:
4643 return result;
4644}
4645
4646static int rtl8xxxu_iqk_path_b(struct rtl8xxxu_priv *priv)
4647{
4648 u32 reg_eac, reg_eb4, reg_ebc, reg_ec4, reg_ecc;
4649 int result = 0;
4650
4651 /* One shot, path B LOK & IQK */
4652 rtl8xxxu_write32(priv, REG_IQK_AGC_CONT, 0x00000002);
4653 rtl8xxxu_write32(priv, REG_IQK_AGC_CONT, 0x00000000);
4654
4655 mdelay(1);
4656
4657 /* Check failed */
4658 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
4659 reg_eb4 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_B);
4660 reg_ebc = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_B);
4661 reg_ec4 = rtl8xxxu_read32(priv, REG_RX_POWER_BEFORE_IQK_B_2);
4662 reg_ecc = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_B_2);
4663
4664 if (!(reg_eac & BIT(31)) &&
4665 ((reg_eb4 & 0x03ff0000) != 0x01420000) &&
4666 ((reg_ebc & 0x03ff0000) != 0x00420000))
4667 result |= 0x01;
4668 else
4669 goto out;
4670
4671 if (!(reg_eac & BIT(30)) &&
4672 (((reg_ec4 & 0x03ff0000) >> 16) != 0x132) &&
4673 (((reg_ecc & 0x03ff0000) >> 16) != 0x36))
4674 result |= 0x02;
4675 else
4676 dev_warn(&priv->udev->dev, "%s: Path B RX IQK failed!\n",
4677 __func__);
4678out:
4679 return result;
4680}
4681
Jes Sorensene1547c52016-02-29 17:04:35 -05004682static int rtl8723bu_iqk_path_a(struct rtl8xxxu_priv *priv)
4683{
4684 u32 reg_eac, reg_e94, reg_e9c, path_sel, val32;
4685 int result = 0;
4686
4687 path_sel = rtl8xxxu_read32(priv, REG_S0S1_PATH_SWITCH);
4688
4689 /*
4690 * Leave IQK mode
4691 */
4692 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4693 val32 &= 0x000000ff;
4694 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4695
4696 /*
4697 * Enable path A PA in TX IQK mode
4698 */
4699 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_WE_LUT);
4700 val32 |= 0x80000;
4701 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_WE_LUT, val32);
4702 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_RCK_OS, 0x20000);
4703 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G1, 0x0003f);
4704 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G2, 0xc7f87);
4705
4706 /*
4707 * Tx IQK setting
4708 */
4709 rtl8xxxu_write32(priv, REG_TX_IQK, 0x01007c00);
4710 rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
4711
4712 /* path-A IQK setting */
4713 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x18008c1c);
4714 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x38008c1c);
4715 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x38008c1c);
4716 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x38008c1c);
4717
4718 rtl8xxxu_write32(priv, REG_TX_IQK_PI_A, 0x821403ea);
4719 rtl8xxxu_write32(priv, REG_RX_IQK_PI_A, 0x28110000);
4720 rtl8xxxu_write32(priv, REG_TX_IQK_PI_B, 0x82110000);
4721 rtl8xxxu_write32(priv, REG_RX_IQK_PI_B, 0x28110000);
4722
4723 /* LO calibration setting */
4724 rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x00462911);
4725
4726 /*
4727 * Enter IQK mode
4728 */
4729 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4730 val32 &= 0x000000ff;
4731 val32 |= 0x80800000;
4732 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4733
4734 /*
4735 * The vendor driver indicates the USB module is always using
4736 * S0S1 path 1 for the 8723bu. This may be different for 8192eu
4737 */
4738 if (priv->rf_paths > 1)
4739 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00000000);
4740 else
4741 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00000280);
4742
4743 /*
4744 * Bit 12 seems to be BT_GRANT, and is only found in the 8723bu.
4745 * No trace of this in the 8192eu or 8188eu vendor drivers.
4746 */
4747 rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, 0x00000800);
4748
4749 /* One shot, path A LOK & IQK */
4750 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf9000000);
4751 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
4752
4753 mdelay(1);
4754
4755 /* Restore Ant Path */
4756 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, path_sel);
4757#ifdef RTL8723BU_BT
4758 /* GNT_BT = 1 */
4759 rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, 0x00001800);
4760#endif
4761
4762 /*
4763 * Leave IQK mode
4764 */
4765 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4766 val32 &= 0x000000ff;
4767 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4768
4769 /* Check failed */
4770 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
4771 reg_e94 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_A);
4772 reg_e9c = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_A);
4773
4774 val32 = (reg_e9c >> 16) & 0x3ff;
4775 if (val32 & 0x200)
4776 val32 = 0x400 - val32;
4777
4778 if (!(reg_eac & BIT(28)) &&
4779 ((reg_e94 & 0x03ff0000) != 0x01420000) &&
4780 ((reg_e9c & 0x03ff0000) != 0x00420000) &&
4781 ((reg_e94 & 0x03ff0000) < 0x01100000) &&
4782 ((reg_e94 & 0x03ff0000) > 0x00f00000) &&
4783 val32 < 0xf)
4784 result |= 0x01;
4785 else /* If TX not OK, ignore RX */
4786 goto out;
4787
4788out:
4789 return result;
4790}
4791
4792static int rtl8723bu_rx_iqk_path_a(struct rtl8xxxu_priv *priv)
4793{
4794 u32 reg_ea4, reg_eac, reg_e94, reg_e9c, path_sel, val32;
4795 int result = 0;
4796
4797 path_sel = rtl8xxxu_read32(priv, REG_S0S1_PATH_SWITCH);
4798
4799 /*
4800 * Leave IQK mode
4801 */
4802 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4803 val32 &= 0x000000ff;
4804 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4805
4806 /*
4807 * Enable path A PA in TX IQK mode
4808 */
4809 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_WE_LUT);
4810 val32 |= 0x80000;
4811 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_WE_LUT, val32);
4812 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_RCK_OS, 0x30000);
4813 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G1, 0x0001f);
4814 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G2, 0xf7fb7);
4815
4816 /*
4817 * Tx IQK setting
4818 */
4819 rtl8xxxu_write32(priv, REG_TX_IQK, 0x01007c00);
4820 rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
4821
4822 /* path-A IQK setting */
4823 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x18008c1c);
4824 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x38008c1c);
4825 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x38008c1c);
4826 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x38008c1c);
4827
4828 rtl8xxxu_write32(priv, REG_TX_IQK_PI_A, 0x82160ff0);
4829 rtl8xxxu_write32(priv, REG_RX_IQK_PI_A, 0x28110000);
4830 rtl8xxxu_write32(priv, REG_TX_IQK_PI_B, 0x82110000);
4831 rtl8xxxu_write32(priv, REG_RX_IQK_PI_B, 0x28110000);
4832
4833 /* LO calibration setting */
4834 rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x0046a911);
4835
4836 /*
4837 * Enter IQK mode
4838 */
4839 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4840 val32 &= 0x000000ff;
4841 val32 |= 0x80800000;
4842 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4843
4844 /*
4845 * The vendor driver indicates the USB module is always using
4846 * S0S1 path 1 for the 8723bu. This may be different for 8192eu
4847 */
4848 if (priv->rf_paths > 1)
4849 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00000000);
4850 else
4851 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00000280);
4852
4853 /*
4854 * Bit 12 seems to be BT_GRANT, and is only found in the 8723bu.
4855 * No trace of this in the 8192eu or 8188eu vendor drivers.
4856 */
4857 rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, 0x00000800);
4858
4859 /* One shot, path A LOK & IQK */
4860 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf9000000);
4861 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
4862
4863 mdelay(1);
4864
4865 /* Restore Ant Path */
4866 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, path_sel);
4867#ifdef RTL8723BU_BT
4868 /* GNT_BT = 1 */
4869 rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, 0x00001800);
4870#endif
4871
4872 /*
4873 * Leave IQK mode
4874 */
4875 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4876 val32 &= 0x000000ff;
4877 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4878
4879 /* Check failed */
4880 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
4881 reg_e94 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_A);
4882 reg_e9c = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_A);
4883
4884 val32 = (reg_e9c >> 16) & 0x3ff;
4885 if (val32 & 0x200)
4886 val32 = 0x400 - val32;
4887
4888 if (!(reg_eac & BIT(28)) &&
4889 ((reg_e94 & 0x03ff0000) != 0x01420000) &&
4890 ((reg_e9c & 0x03ff0000) != 0x00420000) &&
4891 ((reg_e94 & 0x03ff0000) < 0x01100000) &&
4892 ((reg_e94 & 0x03ff0000) > 0x00f00000) &&
4893 val32 < 0xf)
4894 result |= 0x01;
4895 else /* If TX not OK, ignore RX */
4896 goto out;
4897
4898 val32 = 0x80007c00 | (reg_e94 &0x3ff0000) |
4899 ((reg_e9c & 0x3ff0000) >> 16);
4900 rtl8xxxu_write32(priv, REG_TX_IQK, val32);
4901
4902 /*
4903 * Modify RX IQK mode
4904 */
4905 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4906 val32 &= 0x000000ff;
4907 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4908 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_WE_LUT);
4909 val32 |= 0x80000;
4910 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_WE_LUT, val32);
4911 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_RCK_OS, 0x30000);
4912 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G1, 0x0001f);
4913 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G2, 0xf7d77);
4914
4915 /*
4916 * PA, PAD setting
4917 */
4918 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_DF, 0xf80);
4919 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_55, 0x4021f);
4920
4921 /*
4922 * RX IQK setting
4923 */
4924 rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
4925
4926 /* path-A IQK setting */
4927 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x38008c1c);
4928 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x18008c1c);
4929 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x38008c1c);
4930 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x38008c1c);
4931
4932 rtl8xxxu_write32(priv, REG_TX_IQK_PI_A, 0x82110000);
4933 rtl8xxxu_write32(priv, REG_RX_IQK_PI_A, 0x2816001f);
4934 rtl8xxxu_write32(priv, REG_TX_IQK_PI_B, 0x82110000);
4935 rtl8xxxu_write32(priv, REG_RX_IQK_PI_B, 0x28110000);
4936
4937 /* LO calibration setting */
4938 rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x0046a8d1);
4939
4940 /*
4941 * Enter IQK mode
4942 */
4943 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4944 val32 &= 0x000000ff;
4945 val32 |= 0x80800000;
4946 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4947
4948 if (priv->rf_paths > 1)
4949 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00000000);
4950 else
4951 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00000280);
4952
4953 /*
4954 * Disable BT
4955 */
4956 rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, 0x00000800);
4957
4958 /* One shot, path A LOK & IQK */
4959 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf9000000);
4960 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
4961
4962 mdelay(1);
4963
4964 /* Restore Ant Path */
4965 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, path_sel);
4966#ifdef RTL8723BU_BT
4967 /* GNT_BT = 1 */
4968 rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, 0x00001800);
4969#endif
4970
4971 /*
4972 * Leave IQK mode
4973 */
4974 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4975 val32 &= 0x000000ff;
4976 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4977
4978 /* Check failed */
4979 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
4980 reg_ea4 = rtl8xxxu_read32(priv, REG_RX_POWER_BEFORE_IQK_A_2);
4981
4982 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_DF, 0x780);
4983
4984 val32 = (reg_eac >> 16) & 0x3ff;
4985 if (val32 & 0x200)
4986 val32 = 0x400 - val32;
4987
4988 if (!(reg_eac & BIT(27)) &&
4989 ((reg_ea4 & 0x03ff0000) != 0x01320000) &&
4990 ((reg_eac & 0x03ff0000) != 0x00360000) &&
4991 ((reg_ea4 & 0x03ff0000) < 0x01100000) &&
4992 ((reg_ea4 & 0x03ff0000) > 0x00f00000) &&
4993 val32 < 0xf)
4994 result |= 0x02;
4995 else /* If TX not OK, ignore RX */
4996 goto out;
4997out:
4998 return result;
4999}
5000
Jes Sorensenf991f4e2016-04-07 14:19:32 -04005001static int rtl8192eu_iqk_path_a(struct rtl8xxxu_priv *priv)
5002{
5003 u32 reg_eac, reg_e94, reg_e9c;
5004 int result = 0;
5005
5006 /*
5007 * TX IQK
5008 * PA/PAD controlled by 0x0
5009 */
5010 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
5011 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_DF, 0x00180);
5012 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
5013
5014 /* Path A IQK setting */
5015 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x18008c1c);
5016 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x38008c1c);
5017 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x38008c1c);
5018 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x38008c1c);
5019
5020 rtl8xxxu_write32(priv, REG_TX_IQK_PI_A, 0x82140303);
5021 rtl8xxxu_write32(priv, REG_RX_IQK_PI_A, 0x68160000);
5022
5023 /* LO calibration setting */
5024 rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x00462911);
5025
5026 /* One shot, path A LOK & IQK */
5027 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf9000000);
5028 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
5029
5030 mdelay(10);
5031
5032 /* Check failed */
5033 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
5034 reg_e94 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_A);
5035 reg_e9c = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_A);
5036
5037 if (!(reg_eac & BIT(28)) &&
5038 ((reg_e94 & 0x03ff0000) != 0x01420000) &&
5039 ((reg_e9c & 0x03ff0000) != 0x00420000))
5040 result |= 0x01;
5041
5042 return result;
5043}
5044
5045static int rtl8192eu_rx_iqk_path_a(struct rtl8xxxu_priv *priv)
5046{
5047 u32 reg_ea4, reg_eac, reg_e94, reg_e9c, val32;
5048 int result = 0;
5049
5050 /* Leave IQK mode */
5051 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00);
5052
5053 /* Enable path A PA in TX IQK mode */
5054 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_WE_LUT, 0x800a0);
5055 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_RCK_OS, 0x30000);
5056 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G1, 0x0000f);
5057 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G2, 0xf117b);
5058
5059 /* PA/PAD control by 0x56, and set = 0x0 */
5060 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_DF, 0x00980);
5061 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_56, 0x51000);
5062
5063 /* Enter IQK mode */
5064 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
5065
5066 /* TX IQK setting */
5067 rtl8xxxu_write32(priv, REG_TX_IQK, 0x01007c00);
5068 rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
5069
5070 /* path-A IQK setting */
5071 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x18008c1c);
5072 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x38008c1c);
5073 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x38008c1c);
5074 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x38008c1c);
5075
5076 rtl8xxxu_write32(priv, REG_TX_IQK_PI_A, 0x82160c1f);
5077 rtl8xxxu_write32(priv, REG_RX_IQK_PI_A, 0x68160c1f);
5078
5079 /* LO calibration setting */
5080 rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x0046a911);
5081
5082 /* One shot, path A LOK & IQK */
5083 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xfa000000);
5084 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
5085
5086 mdelay(10);
5087
5088 /* Check failed */
5089 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
5090 reg_e94 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_A);
5091 reg_e9c = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_A);
5092
5093 if (!(reg_eac & BIT(28)) &&
5094 ((reg_e94 & 0x03ff0000) != 0x01420000) &&
5095 ((reg_e9c & 0x03ff0000) != 0x00420000)) {
5096 result |= 0x01;
5097 } else {
5098 /* PA/PAD controlled by 0x0 */
5099 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
5100 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_DF, 0x180);
5101 goto out;
5102 }
5103
5104 val32 = 0x80007c00 |
5105 (reg_e94 & 0x03ff0000) | ((reg_e9c >> 16) & 0x03ff);
5106 rtl8xxxu_write32(priv, REG_TX_IQK, val32);
5107
5108 /* Modify RX IQK mode table */
5109 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
5110
5111 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_WE_LUT, 0x800a0);
5112 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_RCK_OS, 0x30000);
5113 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G1, 0x0000f);
5114 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G2, 0xf7ffa);
5115
5116 /* PA/PAD control by 0x56, and set = 0x0 */
5117 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_DF, 0x00980);
5118 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_56, 0x51000);
5119
5120 /* Enter IQK mode */
5121 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
5122
5123 /* IQK setting */
5124 rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
5125
5126 /* Path A IQK setting */
5127 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x38008c1c);
5128 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x18008c1c);
5129 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x38008c1c);
5130 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x38008c1c);
5131
5132 rtl8xxxu_write32(priv, REG_TX_IQK_PI_A, 0x82160c1f);
5133 rtl8xxxu_write32(priv, REG_RX_IQK_PI_A, 0x28160c1f);
5134
5135 /* LO calibration setting */
5136 rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x0046a891);
5137
5138 /* One shot, path A LOK & IQK */
5139 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xfa000000);
5140 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
5141
5142 mdelay(10);
5143
5144 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
5145 reg_ea4 = rtl8xxxu_read32(priv, REG_RX_POWER_BEFORE_IQK_A_2);
5146
5147 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
5148 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_DF, 0x180);
5149
5150 if (!(reg_eac & BIT(27)) &&
5151 ((reg_ea4 & 0x03ff0000) != 0x01320000) &&
5152 ((reg_eac & 0x03ff0000) != 0x00360000))
5153 result |= 0x02;
5154 else
5155 dev_warn(&priv->udev->dev, "%s: Path A RX IQK failed!\n",
5156 __func__);
5157
5158out:
5159 return result;
5160}
5161
5162static int rtl8192eu_iqk_path_b(struct rtl8xxxu_priv *priv)
5163{
5164 u32 reg_eac, reg_eb4, reg_ebc;
5165 int result = 0;
5166
5167 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
5168 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_UNKNOWN_DF, 0x00180);
5169 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
5170
5171 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
5172 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
5173
5174 /* Path B IQK setting */
5175 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x38008c1c);
5176 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x38008c1c);
5177 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x18008c1c);
5178 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x38008c1c);
5179
5180 rtl8xxxu_write32(priv, REG_TX_IQK_PI_B, 0x821403e2);
5181 rtl8xxxu_write32(priv, REG_RX_IQK_PI_B, 0x68160000);
5182
5183 /* LO calibration setting */
5184 rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x00492911);
5185
5186 /* One shot, path A LOK & IQK */
5187 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xfa000000);
5188 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
5189
5190 mdelay(1);
5191
5192 /* Check failed */
5193 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
5194 reg_eb4 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_B);
5195 reg_ebc = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_B);
5196
5197 if (!(reg_eac & BIT(31)) &&
5198 ((reg_eb4 & 0x03ff0000) != 0x01420000) &&
5199 ((reg_ebc & 0x03ff0000) != 0x00420000))
5200 result |= 0x01;
5201 else
5202 dev_warn(&priv->udev->dev, "%s: Path B IQK failed!\n",
5203 __func__);
5204
5205 return result;
5206}
5207
5208static int rtl8192eu_rx_iqk_path_b(struct rtl8xxxu_priv *priv)
5209{
5210 u32 reg_eac, reg_eb4, reg_ebc, reg_ec4, reg_ecc, val32;
5211 int result = 0;
5212
5213 /* Leave IQK mode */
5214 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
5215
5216 /* Enable path A PA in TX IQK mode */
5217 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_WE_LUT, 0x800a0);
5218 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_RCK_OS, 0x30000);
5219 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_TXPA_G1, 0x0000f);
5220 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_TXPA_G2, 0xf117b);
5221
5222 /* PA/PAD control by 0x56, and set = 0x0 */
5223 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_UNKNOWN_DF, 0x00980);
5224 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_UNKNOWN_56, 0x51000);
5225
5226 /* Enter IQK mode */
5227 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
5228
5229 /* TX IQK setting */
5230 rtl8xxxu_write32(priv, REG_TX_IQK, 0x01007c00);
5231 rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
5232
5233 /* path-A IQK setting */
5234 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x38008c1c);
5235 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x38008c1c);
5236 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x18008c1c);
5237 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x38008c1c);
5238
5239 rtl8xxxu_write32(priv, REG_TX_IQK_PI_B, 0x82160c1f);
5240 rtl8xxxu_write32(priv, REG_RX_IQK_PI_B, 0x68160c1f);
5241
5242 /* LO calibration setting */
5243 rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x0046a911);
5244
5245 /* One shot, path A LOK & IQK */
5246 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xfa000000);
5247 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
5248
5249 mdelay(10);
5250
5251 /* Check failed */
5252 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
5253 reg_eb4 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_B);
5254 reg_ebc = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_B);
5255
5256 if (!(reg_eac & BIT(31)) &&
5257 ((reg_eb4 & 0x03ff0000) != 0x01420000) &&
5258 ((reg_ebc & 0x03ff0000) != 0x00420000)) {
5259 result |= 0x01;
5260 } else {
5261 /*
5262 * PA/PAD controlled by 0x0
5263 * Vendor driver restores RF_A here which I believe is a bug
5264 */
5265 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
5266 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_UNKNOWN_DF, 0x180);
5267 goto out;
5268 }
5269
5270 val32 = 0x80007c00 |
5271 (reg_eb4 & 0x03ff0000) | ((reg_ebc >> 16) & 0x03ff);
5272 rtl8xxxu_write32(priv, REG_TX_IQK, val32);
5273
5274 /* Modify RX IQK mode table */
5275 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
5276
5277 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_WE_LUT, 0x800a0);
5278 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_RCK_OS, 0x30000);
5279 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_TXPA_G1, 0x0000f);
5280 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_TXPA_G2, 0xf7ffa);
5281
5282 /* PA/PAD control by 0x56, and set = 0x0 */
5283 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_UNKNOWN_DF, 0x00980);
5284 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_UNKNOWN_56, 0x51000);
5285
5286 /* Enter IQK mode */
5287 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
5288
5289 /* IQK setting */
5290 rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
5291
5292 /* Path A IQK setting */
5293 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x38008c1c);
5294 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x38008c1c);
5295 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x38008c1c);
5296 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x18008c1c);
5297
5298 rtl8xxxu_write32(priv, REG_TX_IQK_PI_A, 0x82160c1f);
5299 rtl8xxxu_write32(priv, REG_RX_IQK_PI_A, 0x28160c1f);
5300
5301 /* LO calibration setting */
5302 rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x0046a891);
5303
5304 /* One shot, path A LOK & IQK */
5305 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xfa000000);
5306 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
5307
5308 mdelay(10);
5309
5310 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
5311 reg_ec4 = rtl8xxxu_read32(priv, REG_RX_POWER_BEFORE_IQK_B_2);
5312 reg_ecc = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_B_2);
5313
5314 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
5315 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_UNKNOWN_DF, 0x180);
5316
5317 if (!(reg_eac & BIT(30)) &&
5318 ((reg_ec4 & 0x03ff0000) != 0x01320000) &&
5319 ((reg_ecc & 0x03ff0000) != 0x00360000))
5320 result |= 0x02;
5321 else
5322 dev_warn(&priv->udev->dev, "%s: Path B RX IQK failed!\n",
5323 __func__);
5324
5325out:
5326 return result;
5327}
5328
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005329static void rtl8xxxu_phy_iqcalibrate(struct rtl8xxxu_priv *priv,
5330 int result[][8], int t)
5331{
5332 struct device *dev = &priv->udev->dev;
5333 u32 i, val32;
5334 int path_a_ok, path_b_ok;
5335 int retry = 2;
5336 const u32 adda_regs[RTL8XXXU_ADDA_REGS] = {
5337 REG_FPGA0_XCD_SWITCH_CTRL, REG_BLUETOOTH,
5338 REG_RX_WAIT_CCA, REG_TX_CCK_RFON,
5339 REG_TX_CCK_BBON, REG_TX_OFDM_RFON,
5340 REG_TX_OFDM_BBON, REG_TX_TO_RX,
5341 REG_TX_TO_TX, REG_RX_CCK,
5342 REG_RX_OFDM, REG_RX_WAIT_RIFS,
5343 REG_RX_TO_RX, REG_STANDBY,
5344 REG_SLEEP, REG_PMPD_ANAEN
5345 };
5346 const u32 iqk_mac_regs[RTL8XXXU_MAC_REGS] = {
5347 REG_TXPAUSE, REG_BEACON_CTRL,
5348 REG_BEACON_CTRL_1, REG_GPIO_MUXCFG
5349 };
5350 const u32 iqk_bb_regs[RTL8XXXU_BB_REGS] = {
5351 REG_OFDM0_TRX_PATH_ENABLE, REG_OFDM0_TR_MUX_PAR,
5352 REG_FPGA0_XCD_RF_SW_CTRL, REG_CONFIG_ANT_A, REG_CONFIG_ANT_B,
5353 REG_FPGA0_XAB_RF_SW_CTRL, REG_FPGA0_XA_RF_INT_OE,
5354 REG_FPGA0_XB_RF_INT_OE, REG_FPGA0_RF_MODE
5355 };
5356
5357 /*
5358 * Note: IQ calibration must be performed after loading
5359 * PHY_REG.txt , and radio_a, radio_b.txt
5360 */
5361
5362 if (t == 0) {
5363 /* Save ADDA parameters, turn Path A ADDA on */
5364 rtl8xxxu_save_regs(priv, adda_regs, priv->adda_backup,
5365 RTL8XXXU_ADDA_REGS);
5366 rtl8xxxu_save_mac_regs(priv, iqk_mac_regs, priv->mac_backup);
5367 rtl8xxxu_save_regs(priv, iqk_bb_regs,
5368 priv->bb_backup, RTL8XXXU_BB_REGS);
5369 }
5370
5371 rtl8xxxu_path_adda_on(priv, adda_regs, true);
5372
5373 if (t == 0) {
5374 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XA_HSSI_PARM1);
5375 if (val32 & FPGA0_HSSI_PARM1_PI)
5376 priv->pi_enabled = 1;
5377 }
5378
5379 if (!priv->pi_enabled) {
5380 /* Switch BB to PI mode to do IQ Calibration. */
5381 rtl8xxxu_write32(priv, REG_FPGA0_XA_HSSI_PARM1, 0x01000100);
5382 rtl8xxxu_write32(priv, REG_FPGA0_XB_HSSI_PARM1, 0x01000100);
5383 }
5384
5385 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
5386 val32 &= ~FPGA_RF_MODE_CCK;
5387 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
5388
5389 rtl8xxxu_write32(priv, REG_OFDM0_TRX_PATH_ENABLE, 0x03a05600);
5390 rtl8xxxu_write32(priv, REG_OFDM0_TR_MUX_PAR, 0x000800e4);
5391 rtl8xxxu_write32(priv, REG_FPGA0_XCD_RF_SW_CTRL, 0x22204000);
5392
5393 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XAB_RF_SW_CTRL);
5394 val32 |= (FPGA0_RF_PAPE | (FPGA0_RF_PAPE << FPGA0_RF_BD_CTRL_SHIFT));
5395 rtl8xxxu_write32(priv, REG_FPGA0_XAB_RF_SW_CTRL, val32);
5396
5397 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XA_RF_INT_OE);
5398 val32 &= ~BIT(10);
5399 rtl8xxxu_write32(priv, REG_FPGA0_XA_RF_INT_OE, val32);
5400 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XB_RF_INT_OE);
5401 val32 &= ~BIT(10);
5402 rtl8xxxu_write32(priv, REG_FPGA0_XB_RF_INT_OE, val32);
5403
5404 if (priv->tx_paths > 1) {
5405 rtl8xxxu_write32(priv, REG_FPGA0_XA_LSSI_PARM, 0x00010000);
5406 rtl8xxxu_write32(priv, REG_FPGA0_XB_LSSI_PARM, 0x00010000);
5407 }
5408
5409 /* MAC settings */
5410 rtl8xxxu_mac_calibration(priv, iqk_mac_regs, priv->mac_backup);
5411
5412 /* Page B init */
5413 rtl8xxxu_write32(priv, REG_CONFIG_ANT_A, 0x00080000);
5414
5415 if (priv->tx_paths > 1)
5416 rtl8xxxu_write32(priv, REG_CONFIG_ANT_B, 0x00080000);
5417
5418 /* IQ calibration setting */
5419 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
5420 rtl8xxxu_write32(priv, REG_TX_IQK, 0x01007c00);
5421 rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
5422
5423 for (i = 0; i < retry; i++) {
5424 path_a_ok = rtl8xxxu_iqk_path_a(priv);
5425 if (path_a_ok == 0x03) {
5426 val32 = rtl8xxxu_read32(priv,
5427 REG_TX_POWER_BEFORE_IQK_A);
5428 result[t][0] = (val32 >> 16) & 0x3ff;
5429 val32 = rtl8xxxu_read32(priv,
5430 REG_TX_POWER_AFTER_IQK_A);
5431 result[t][1] = (val32 >> 16) & 0x3ff;
5432 val32 = rtl8xxxu_read32(priv,
5433 REG_RX_POWER_BEFORE_IQK_A_2);
5434 result[t][2] = (val32 >> 16) & 0x3ff;
5435 val32 = rtl8xxxu_read32(priv,
5436 REG_RX_POWER_AFTER_IQK_A_2);
5437 result[t][3] = (val32 >> 16) & 0x3ff;
5438 break;
5439 } else if (i == (retry - 1) && path_a_ok == 0x01) {
5440 /* TX IQK OK */
5441 dev_dbg(dev, "%s: Path A IQK Only Tx Success!!\n",
5442 __func__);
5443
5444 val32 = rtl8xxxu_read32(priv,
5445 REG_TX_POWER_BEFORE_IQK_A);
5446 result[t][0] = (val32 >> 16) & 0x3ff;
5447 val32 = rtl8xxxu_read32(priv,
5448 REG_TX_POWER_AFTER_IQK_A);
5449 result[t][1] = (val32 >> 16) & 0x3ff;
5450 }
5451 }
5452
5453 if (!path_a_ok)
5454 dev_dbg(dev, "%s: Path A IQK failed!\n", __func__);
5455
5456 if (priv->tx_paths > 1) {
5457 /*
5458 * Path A into standby
5459 */
5460 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x0);
5461 rtl8xxxu_write32(priv, REG_FPGA0_XA_LSSI_PARM, 0x00010000);
5462 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
5463
5464 /* Turn Path B ADDA on */
5465 rtl8xxxu_path_adda_on(priv, adda_regs, false);
5466
5467 for (i = 0; i < retry; i++) {
5468 path_b_ok = rtl8xxxu_iqk_path_b(priv);
5469 if (path_b_ok == 0x03) {
5470 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_B);
5471 result[t][4] = (val32 >> 16) & 0x3ff;
5472 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_B);
5473 result[t][5] = (val32 >> 16) & 0x3ff;
5474 val32 = rtl8xxxu_read32(priv, REG_RX_POWER_BEFORE_IQK_B_2);
5475 result[t][6] = (val32 >> 16) & 0x3ff;
5476 val32 = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_B_2);
5477 result[t][7] = (val32 >> 16) & 0x3ff;
5478 break;
5479 } else if (i == (retry - 1) && path_b_ok == 0x01) {
5480 /* TX IQK OK */
5481 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_B);
5482 result[t][4] = (val32 >> 16) & 0x3ff;
5483 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_B);
5484 result[t][5] = (val32 >> 16) & 0x3ff;
5485 }
5486 }
5487
5488 if (!path_b_ok)
5489 dev_dbg(dev, "%s: Path B IQK failed!\n", __func__);
5490 }
5491
5492 /* Back to BB mode, load original value */
5493 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0);
5494
5495 if (t) {
5496 if (!priv->pi_enabled) {
5497 /*
5498 * Switch back BB to SI mode after finishing
5499 * IQ Calibration
5500 */
5501 val32 = 0x01000000;
5502 rtl8xxxu_write32(priv, REG_FPGA0_XA_HSSI_PARM1, val32);
5503 rtl8xxxu_write32(priv, REG_FPGA0_XB_HSSI_PARM1, val32);
5504 }
5505
5506 /* Reload ADDA power saving parameters */
5507 rtl8xxxu_restore_regs(priv, adda_regs, priv->adda_backup,
5508 RTL8XXXU_ADDA_REGS);
5509
5510 /* Reload MAC parameters */
5511 rtl8xxxu_restore_mac_regs(priv, iqk_mac_regs, priv->mac_backup);
5512
5513 /* Reload BB parameters */
5514 rtl8xxxu_restore_regs(priv, iqk_bb_regs,
5515 priv->bb_backup, RTL8XXXU_BB_REGS);
5516
5517 /* Restore RX initial gain */
5518 rtl8xxxu_write32(priv, REG_FPGA0_XA_LSSI_PARM, 0x00032ed3);
5519
5520 if (priv->tx_paths > 1) {
5521 rtl8xxxu_write32(priv, REG_FPGA0_XB_LSSI_PARM,
5522 0x00032ed3);
5523 }
5524
5525 /* Load 0xe30 IQC default value */
5526 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x01008c00);
5527 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x01008c00);
5528 }
5529}
5530
Jes Sorensene1547c52016-02-29 17:04:35 -05005531static void rtl8723bu_phy_iqcalibrate(struct rtl8xxxu_priv *priv,
5532 int result[][8], int t)
5533{
5534 struct device *dev = &priv->udev->dev;
5535 u32 i, val32;
5536 int path_a_ok /*, path_b_ok */;
5537 int retry = 2;
5538 const u32 adda_regs[RTL8XXXU_ADDA_REGS] = {
5539 REG_FPGA0_XCD_SWITCH_CTRL, REG_BLUETOOTH,
5540 REG_RX_WAIT_CCA, REG_TX_CCK_RFON,
5541 REG_TX_CCK_BBON, REG_TX_OFDM_RFON,
5542 REG_TX_OFDM_BBON, REG_TX_TO_RX,
5543 REG_TX_TO_TX, REG_RX_CCK,
5544 REG_RX_OFDM, REG_RX_WAIT_RIFS,
5545 REG_RX_TO_RX, REG_STANDBY,
5546 REG_SLEEP, REG_PMPD_ANAEN
5547 };
5548 const u32 iqk_mac_regs[RTL8XXXU_MAC_REGS] = {
5549 REG_TXPAUSE, REG_BEACON_CTRL,
5550 REG_BEACON_CTRL_1, REG_GPIO_MUXCFG
5551 };
5552 const u32 iqk_bb_regs[RTL8XXXU_BB_REGS] = {
5553 REG_OFDM0_TRX_PATH_ENABLE, REG_OFDM0_TR_MUX_PAR,
5554 REG_FPGA0_XCD_RF_SW_CTRL, REG_CONFIG_ANT_A, REG_CONFIG_ANT_B,
5555 REG_FPGA0_XAB_RF_SW_CTRL, REG_FPGA0_XA_RF_INT_OE,
5556 REG_FPGA0_XB_RF_INT_OE, REG_FPGA0_RF_MODE
5557 };
5558 u8 xa_agc = rtl8xxxu_read32(priv, REG_OFDM0_XA_AGC_CORE1) & 0xff;
5559 u8 xb_agc = rtl8xxxu_read32(priv, REG_OFDM0_XB_AGC_CORE1) & 0xff;
5560
5561 /*
5562 * Note: IQ calibration must be performed after loading
5563 * PHY_REG.txt , and radio_a, radio_b.txt
5564 */
5565
5566 if (t == 0) {
5567 /* Save ADDA parameters, turn Path A ADDA on */
5568 rtl8xxxu_save_regs(priv, adda_regs, priv->adda_backup,
5569 RTL8XXXU_ADDA_REGS);
5570 rtl8xxxu_save_mac_regs(priv, iqk_mac_regs, priv->mac_backup);
5571 rtl8xxxu_save_regs(priv, iqk_bb_regs,
5572 priv->bb_backup, RTL8XXXU_BB_REGS);
5573 }
5574
5575 rtl8xxxu_path_adda_on(priv, adda_regs, true);
5576
5577 /* MAC settings */
5578 rtl8xxxu_mac_calibration(priv, iqk_mac_regs, priv->mac_backup);
5579
5580 val32 = rtl8xxxu_read32(priv, REG_CCK0_AFE_SETTING);
5581 val32 |= 0x0f000000;
5582 rtl8xxxu_write32(priv, REG_CCK0_AFE_SETTING, val32);
5583
5584 rtl8xxxu_write32(priv, REG_OFDM0_TRX_PATH_ENABLE, 0x03a05600);
5585 rtl8xxxu_write32(priv, REG_OFDM0_TR_MUX_PAR, 0x000800e4);
5586 rtl8xxxu_write32(priv, REG_FPGA0_XCD_RF_SW_CTRL, 0x22204000);
5587
Jes Sorensene1547c52016-02-29 17:04:35 -05005588 /*
5589 * RX IQ calibration setting for 8723B D cut large current issue
5590 * when leaving IPS
5591 */
5592 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
5593 val32 &= 0x000000ff;
5594 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
5595
5596 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_WE_LUT);
5597 val32 |= 0x80000;
5598 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_WE_LUT, val32);
5599
5600 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_RCK_OS, 0x30000);
5601 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G1, 0x0001f);
5602 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G2, 0xf7fb7);
5603
5604 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_ED);
5605 val32 |= 0x20;
5606 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_ED, val32);
5607
5608 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_43, 0x60fbd);
5609
5610 for (i = 0; i < retry; i++) {
5611 path_a_ok = rtl8723bu_iqk_path_a(priv);
5612 if (path_a_ok == 0x01) {
5613 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
5614 val32 &= 0x000000ff;
5615 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
5616
Jes Sorensene1547c52016-02-29 17:04:35 -05005617 val32 = rtl8xxxu_read32(priv,
5618 REG_TX_POWER_BEFORE_IQK_A);
5619 result[t][0] = (val32 >> 16) & 0x3ff;
5620 val32 = rtl8xxxu_read32(priv,
5621 REG_TX_POWER_AFTER_IQK_A);
5622 result[t][1] = (val32 >> 16) & 0x3ff;
5623
5624 break;
5625 }
5626 }
5627
5628 if (!path_a_ok)
5629 dev_dbg(dev, "%s: Path A TX IQK failed!\n", __func__);
5630
5631 for (i = 0; i < retry; i++) {
5632 path_a_ok = rtl8723bu_rx_iqk_path_a(priv);
5633 if (path_a_ok == 0x03) {
5634 val32 = rtl8xxxu_read32(priv,
5635 REG_RX_POWER_BEFORE_IQK_A_2);
5636 result[t][2] = (val32 >> 16) & 0x3ff;
5637 val32 = rtl8xxxu_read32(priv,
5638 REG_RX_POWER_AFTER_IQK_A_2);
5639 result[t][3] = (val32 >> 16) & 0x3ff;
5640
5641 break;
5642 }
5643 }
5644
5645 if (!path_a_ok)
5646 dev_dbg(dev, "%s: Path A RX IQK failed!\n", __func__);
5647
5648 if (priv->tx_paths > 1) {
5649#if 1
5650 dev_warn(dev, "%s: Path B not supported\n", __func__);
5651#else
5652
5653 /*
5654 * Path A into standby
5655 */
5656 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
5657 val32 &= 0x000000ff;
5658 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
5659 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_AC, 0x10000);
5660
5661 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
5662 val32 &= 0x000000ff;
5663 val32 |= 0x80800000;
5664 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
5665
5666 /* Turn Path B ADDA on */
5667 rtl8xxxu_path_adda_on(priv, adda_regs, false);
5668
5669 for (i = 0; i < retry; i++) {
5670 path_b_ok = rtl8xxxu_iqk_path_b(priv);
5671 if (path_b_ok == 0x03) {
5672 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_B);
5673 result[t][4] = (val32 >> 16) & 0x3ff;
5674 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_B);
5675 result[t][5] = (val32 >> 16) & 0x3ff;
5676 break;
5677 }
5678 }
5679
5680 if (!path_b_ok)
5681 dev_dbg(dev, "%s: Path B IQK failed!\n", __func__);
5682
5683 for (i = 0; i < retry; i++) {
5684 path_b_ok = rtl8723bu_rx_iqk_path_b(priv);
5685 if (path_a_ok == 0x03) {
5686 val32 = rtl8xxxu_read32(priv,
5687 REG_RX_POWER_BEFORE_IQK_B_2);
5688 result[t][6] = (val32 >> 16) & 0x3ff;
5689 val32 = rtl8xxxu_read32(priv,
5690 REG_RX_POWER_AFTER_IQK_B_2);
5691 result[t][7] = (val32 >> 16) & 0x3ff;
5692 break;
5693 }
5694 }
5695
5696 if (!path_b_ok)
5697 dev_dbg(dev, "%s: Path B RX IQK failed!\n", __func__);
5698#endif
5699 }
5700
5701 /* Back to BB mode, load original value */
5702 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
5703 val32 &= 0x000000ff;
5704 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
5705
5706 if (t) {
5707 /* Reload ADDA power saving parameters */
5708 rtl8xxxu_restore_regs(priv, adda_regs, priv->adda_backup,
5709 RTL8XXXU_ADDA_REGS);
5710
5711 /* Reload MAC parameters */
5712 rtl8xxxu_restore_mac_regs(priv, iqk_mac_regs, priv->mac_backup);
5713
5714 /* Reload BB parameters */
5715 rtl8xxxu_restore_regs(priv, iqk_bb_regs,
5716 priv->bb_backup, RTL8XXXU_BB_REGS);
5717
5718 /* Restore RX initial gain */
5719 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_AGC_CORE1);
5720 val32 &= 0xffffff00;
5721 rtl8xxxu_write32(priv, REG_OFDM0_XA_AGC_CORE1, val32 | 0x50);
5722 rtl8xxxu_write32(priv, REG_OFDM0_XA_AGC_CORE1, val32 | xa_agc);
5723
5724 if (priv->tx_paths > 1) {
5725 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_AGC_CORE1);
5726 val32 &= 0xffffff00;
5727 rtl8xxxu_write32(priv, REG_OFDM0_XB_AGC_CORE1,
5728 val32 | 0x50);
5729 rtl8xxxu_write32(priv, REG_OFDM0_XB_AGC_CORE1,
5730 val32 | xb_agc);
5731 }
5732
5733 /* Load 0xe30 IQC default value */
5734 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x01008c00);
5735 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x01008c00);
5736 }
5737}
5738
Jes Sorensenf991f4e2016-04-07 14:19:32 -04005739static void rtl8192eu_phy_iqcalibrate(struct rtl8xxxu_priv *priv,
5740 int result[][8], int t)
5741{
5742 struct device *dev = &priv->udev->dev;
5743 u32 i, val32;
5744 int path_a_ok, path_b_ok;
5745 int retry = 2;
5746 const u32 adda_regs[RTL8XXXU_ADDA_REGS] = {
5747 REG_FPGA0_XCD_SWITCH_CTRL, REG_BLUETOOTH,
5748 REG_RX_WAIT_CCA, REG_TX_CCK_RFON,
5749 REG_TX_CCK_BBON, REG_TX_OFDM_RFON,
5750 REG_TX_OFDM_BBON, REG_TX_TO_RX,
5751 REG_TX_TO_TX, REG_RX_CCK,
5752 REG_RX_OFDM, REG_RX_WAIT_RIFS,
5753 REG_RX_TO_RX, REG_STANDBY,
5754 REG_SLEEP, REG_PMPD_ANAEN
5755 };
5756 const u32 iqk_mac_regs[RTL8XXXU_MAC_REGS] = {
5757 REG_TXPAUSE, REG_BEACON_CTRL,
5758 REG_BEACON_CTRL_1, REG_GPIO_MUXCFG
5759 };
5760 const u32 iqk_bb_regs[RTL8XXXU_BB_REGS] = {
5761 REG_OFDM0_TRX_PATH_ENABLE, REG_OFDM0_TR_MUX_PAR,
5762 REG_FPGA0_XCD_RF_SW_CTRL, REG_CONFIG_ANT_A, REG_CONFIG_ANT_B,
5763 REG_FPGA0_XAB_RF_SW_CTRL, REG_FPGA0_XA_RF_INT_OE,
5764 REG_FPGA0_XB_RF_INT_OE, REG_CCK0_AFE_SETTING
5765 };
5766 u8 xa_agc = rtl8xxxu_read32(priv, REG_OFDM0_XA_AGC_CORE1) & 0xff;
5767 u8 xb_agc = rtl8xxxu_read32(priv, REG_OFDM0_XB_AGC_CORE1) & 0xff;
5768
5769 /*
5770 * Note: IQ calibration must be performed after loading
5771 * PHY_REG.txt , and radio_a, radio_b.txt
5772 */
5773
5774 if (t == 0) {
5775 /* Save ADDA parameters, turn Path A ADDA on */
5776 rtl8xxxu_save_regs(priv, adda_regs, priv->adda_backup,
5777 RTL8XXXU_ADDA_REGS);
5778 rtl8xxxu_save_mac_regs(priv, iqk_mac_regs, priv->mac_backup);
5779 rtl8xxxu_save_regs(priv, iqk_bb_regs,
5780 priv->bb_backup, RTL8XXXU_BB_REGS);
5781 }
5782
5783 rtl8xxxu_path_adda_on(priv, adda_regs, true);
5784
5785 /* MAC settings */
5786 rtl8xxxu_mac_calibration(priv, iqk_mac_regs, priv->mac_backup);
5787
5788 val32 = rtl8xxxu_read32(priv, REG_CCK0_AFE_SETTING);
5789 val32 |= 0x0f000000;
5790 rtl8xxxu_write32(priv, REG_CCK0_AFE_SETTING, val32);
5791
5792 rtl8xxxu_write32(priv, REG_OFDM0_TRX_PATH_ENABLE, 0x03a05600);
5793 rtl8xxxu_write32(priv, REG_OFDM0_TR_MUX_PAR, 0x000800e4);
5794 rtl8xxxu_write32(priv, REG_FPGA0_XCD_RF_SW_CTRL, 0x22208200);
5795
5796 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XAB_RF_SW_CTRL);
5797 val32 |= (FPGA0_RF_PAPE | (FPGA0_RF_PAPE << FPGA0_RF_BD_CTRL_SHIFT));
5798 rtl8xxxu_write32(priv, REG_FPGA0_XAB_RF_SW_CTRL, val32);
5799
5800 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XA_RF_INT_OE);
5801 val32 |= BIT(10);
5802 rtl8xxxu_write32(priv, REG_FPGA0_XA_RF_INT_OE, val32);
5803 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XB_RF_INT_OE);
5804 val32 |= BIT(10);
5805 rtl8xxxu_write32(priv, REG_FPGA0_XB_RF_INT_OE, val32);
5806
5807 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
5808 rtl8xxxu_write32(priv, REG_TX_IQK, 0x01007c00);
5809 rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
5810
5811 for (i = 0; i < retry; i++) {
5812 path_a_ok = rtl8192eu_iqk_path_a(priv);
5813 if (path_a_ok == 0x01) {
5814 val32 = rtl8xxxu_read32(priv,
5815 REG_TX_POWER_BEFORE_IQK_A);
5816 result[t][0] = (val32 >> 16) & 0x3ff;
5817 val32 = rtl8xxxu_read32(priv,
5818 REG_TX_POWER_AFTER_IQK_A);
5819 result[t][1] = (val32 >> 16) & 0x3ff;
5820
5821 break;
5822 }
5823 }
5824
5825 if (!path_a_ok)
5826 dev_dbg(dev, "%s: Path A TX IQK failed!\n", __func__);
5827
5828 for (i = 0; i < retry; i++) {
5829 path_a_ok = rtl8192eu_rx_iqk_path_a(priv);
5830 if (path_a_ok == 0x03) {
5831 val32 = rtl8xxxu_read32(priv,
5832 REG_RX_POWER_BEFORE_IQK_A_2);
5833 result[t][2] = (val32 >> 16) & 0x3ff;
5834 val32 = rtl8xxxu_read32(priv,
5835 REG_RX_POWER_AFTER_IQK_A_2);
5836 result[t][3] = (val32 >> 16) & 0x3ff;
5837
5838 break;
5839 }
5840 }
5841
5842 if (!path_a_ok)
5843 dev_dbg(dev, "%s: Path A RX IQK failed!\n", __func__);
5844
5845 if (priv->rf_paths > 1) {
Jes Sorensenf991f4e2016-04-07 14:19:32 -04005846 /* Path A into standby */
5847 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
5848 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_AC, 0x10000);
5849 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
5850
5851 /* Turn Path B ADDA on */
5852 rtl8xxxu_path_adda_on(priv, adda_regs, false);
5853
5854 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
5855 rtl8xxxu_write32(priv, REG_TX_IQK, 0x01007c00);
5856 rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
5857
5858 for (i = 0; i < retry; i++) {
5859 path_b_ok = rtl8192eu_iqk_path_b(priv);
5860 if (path_b_ok == 0x01) {
5861 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_B);
5862 result[t][4] = (val32 >> 16) & 0x3ff;
5863 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_B);
5864 result[t][5] = (val32 >> 16) & 0x3ff;
5865 break;
5866 }
5867 }
5868
5869 if (!path_b_ok)
5870 dev_dbg(dev, "%s: Path B IQK failed!\n", __func__);
5871
5872 for (i = 0; i < retry; i++) {
5873 path_b_ok = rtl8192eu_rx_iqk_path_b(priv);
5874 if (path_a_ok == 0x03) {
5875 val32 = rtl8xxxu_read32(priv,
5876 REG_RX_POWER_BEFORE_IQK_B_2);
5877 result[t][6] = (val32 >> 16) & 0x3ff;
5878 val32 = rtl8xxxu_read32(priv,
5879 REG_RX_POWER_AFTER_IQK_B_2);
5880 result[t][7] = (val32 >> 16) & 0x3ff;
5881 break;
5882 }
5883 }
5884
5885 if (!path_b_ok)
5886 dev_dbg(dev, "%s: Path B RX IQK failed!\n", __func__);
5887 }
5888
5889 /* Back to BB mode, load original value */
5890 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
5891
5892 if (t) {
5893 /* Reload ADDA power saving parameters */
5894 rtl8xxxu_restore_regs(priv, adda_regs, priv->adda_backup,
5895 RTL8XXXU_ADDA_REGS);
5896
5897 /* Reload MAC parameters */
5898 rtl8xxxu_restore_mac_regs(priv, iqk_mac_regs, priv->mac_backup);
5899
5900 /* Reload BB parameters */
5901 rtl8xxxu_restore_regs(priv, iqk_bb_regs,
5902 priv->bb_backup, RTL8XXXU_BB_REGS);
5903
5904 /* Restore RX initial gain */
5905 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_AGC_CORE1);
5906 val32 &= 0xffffff00;
5907 rtl8xxxu_write32(priv, REG_OFDM0_XA_AGC_CORE1, val32 | 0x50);
5908 rtl8xxxu_write32(priv, REG_OFDM0_XA_AGC_CORE1, val32 | xa_agc);
5909
5910 if (priv->rf_paths > 1) {
5911 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_AGC_CORE1);
5912 val32 &= 0xffffff00;
5913 rtl8xxxu_write32(priv, REG_OFDM0_XB_AGC_CORE1,
5914 val32 | 0x50);
5915 rtl8xxxu_write32(priv, REG_OFDM0_XB_AGC_CORE1,
5916 val32 | xb_agc);
5917 }
5918
5919 /* Load 0xe30 IQC default value */
5920 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x01008c00);
5921 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x01008c00);
5922 }
5923}
5924
Jes Sorensenc7a5a192016-02-29 17:04:30 -05005925static void rtl8xxxu_prepare_calibrate(struct rtl8xxxu_priv *priv, u8 start)
5926{
5927 struct h2c_cmd h2c;
5928
5929 if (priv->fops->mbox_ext_width < 4)
5930 return;
5931
5932 memset(&h2c, 0, sizeof(struct h2c_cmd));
5933 h2c.bt_wlan_calibration.cmd = H2C_8723B_BT_WLAN_CALIBRATION;
5934 h2c.bt_wlan_calibration.data = start;
5935
5936 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.bt_wlan_calibration));
5937}
5938
Jes Sorensene1547c52016-02-29 17:04:35 -05005939static void rtl8723au_phy_iq_calibrate(struct rtl8xxxu_priv *priv)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005940{
5941 struct device *dev = &priv->udev->dev;
5942 int result[4][8]; /* last is final result */
5943 int i, candidate;
5944 bool path_a_ok, path_b_ok;
5945 u32 reg_e94, reg_e9c, reg_ea4, reg_eac;
5946 u32 reg_eb4, reg_ebc, reg_ec4, reg_ecc;
5947 s32 reg_tmp = 0;
5948 bool simu;
5949
Jes Sorensenc7a5a192016-02-29 17:04:30 -05005950 rtl8xxxu_prepare_calibrate(priv, 1);
5951
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005952 memset(result, 0, sizeof(result));
5953 candidate = -1;
5954
5955 path_a_ok = false;
5956 path_b_ok = false;
5957
5958 rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
5959
5960 for (i = 0; i < 3; i++) {
5961 rtl8xxxu_phy_iqcalibrate(priv, result, i);
5962
5963 if (i == 1) {
5964 simu = rtl8xxxu_simularity_compare(priv, result, 0, 1);
5965 if (simu) {
5966 candidate = 0;
5967 break;
5968 }
5969 }
5970
5971 if (i == 2) {
5972 simu = rtl8xxxu_simularity_compare(priv, result, 0, 2);
5973 if (simu) {
5974 candidate = 0;
5975 break;
5976 }
5977
5978 simu = rtl8xxxu_simularity_compare(priv, result, 1, 2);
5979 if (simu) {
5980 candidate = 1;
5981 } else {
5982 for (i = 0; i < 8; i++)
5983 reg_tmp += result[3][i];
5984
5985 if (reg_tmp)
5986 candidate = 3;
5987 else
5988 candidate = -1;
5989 }
5990 }
5991 }
5992
5993 for (i = 0; i < 4; i++) {
5994 reg_e94 = result[i][0];
5995 reg_e9c = result[i][1];
5996 reg_ea4 = result[i][2];
5997 reg_eac = result[i][3];
5998 reg_eb4 = result[i][4];
5999 reg_ebc = result[i][5];
6000 reg_ec4 = result[i][6];
6001 reg_ecc = result[i][7];
6002 }
6003
6004 if (candidate >= 0) {
6005 reg_e94 = result[candidate][0];
6006 priv->rege94 = reg_e94;
6007 reg_e9c = result[candidate][1];
6008 priv->rege9c = reg_e9c;
6009 reg_ea4 = result[candidate][2];
6010 reg_eac = result[candidate][3];
6011 reg_eb4 = result[candidate][4];
6012 priv->regeb4 = reg_eb4;
6013 reg_ebc = result[candidate][5];
6014 priv->regebc = reg_ebc;
6015 reg_ec4 = result[candidate][6];
6016 reg_ecc = result[candidate][7];
6017 dev_dbg(dev, "%s: candidate is %x\n", __func__, candidate);
6018 dev_dbg(dev,
6019 "%s: e94 =%x e9c=%x ea4=%x eac=%x eb4=%x ebc=%x ec4=%x "
6020 "ecc=%x\n ", __func__, reg_e94, reg_e9c,
6021 reg_ea4, reg_eac, reg_eb4, reg_ebc, reg_ec4, reg_ecc);
6022 path_a_ok = true;
6023 path_b_ok = true;
6024 } else {
6025 reg_e94 = reg_eb4 = priv->rege94 = priv->regeb4 = 0x100;
6026 reg_e9c = reg_ebc = priv->rege9c = priv->regebc = 0x0;
6027 }
6028
6029 if (reg_e94 && candidate >= 0)
6030 rtl8xxxu_fill_iqk_matrix_a(priv, path_a_ok, result,
6031 candidate, (reg_ea4 == 0));
6032
6033 if (priv->tx_paths > 1 && reg_eb4)
6034 rtl8xxxu_fill_iqk_matrix_b(priv, path_b_ok, result,
6035 candidate, (reg_ec4 == 0));
6036
6037 rtl8xxxu_save_regs(priv, rtl8723au_iqk_phy_iq_bb_reg,
6038 priv->bb_recovery_backup, RTL8XXXU_BB_REGS);
Jes Sorensenc7a5a192016-02-29 17:04:30 -05006039
6040 rtl8xxxu_prepare_calibrate(priv, 0);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006041}
6042
Jes Sorensene1547c52016-02-29 17:04:35 -05006043static void rtl8723bu_phy_iq_calibrate(struct rtl8xxxu_priv *priv)
6044{
6045 struct device *dev = &priv->udev->dev;
6046 int result[4][8]; /* last is final result */
6047 int i, candidate;
6048 bool path_a_ok, path_b_ok;
6049 u32 reg_e94, reg_e9c, reg_ea4, reg_eac;
6050 u32 reg_eb4, reg_ebc, reg_ec4, reg_ecc;
6051 u32 val32, bt_control;
6052 s32 reg_tmp = 0;
6053 bool simu;
6054
6055 rtl8xxxu_prepare_calibrate(priv, 1);
6056
6057 memset(result, 0, sizeof(result));
6058 candidate = -1;
6059
6060 path_a_ok = false;
6061 path_b_ok = false;
6062
6063 bt_control = rtl8xxxu_read32(priv, REG_BT_CONTROL_8723BU);
6064
6065 for (i = 0; i < 3; i++) {
6066 rtl8723bu_phy_iqcalibrate(priv, result, i);
6067
6068 if (i == 1) {
6069 simu = rtl8723bu_simularity_compare(priv, result, 0, 1);
6070 if (simu) {
6071 candidate = 0;
6072 break;
6073 }
6074 }
6075
6076 if (i == 2) {
6077 simu = rtl8723bu_simularity_compare(priv, result, 0, 2);
6078 if (simu) {
6079 candidate = 0;
6080 break;
6081 }
6082
6083 simu = rtl8723bu_simularity_compare(priv, result, 1, 2);
6084 if (simu) {
6085 candidate = 1;
6086 } else {
6087 for (i = 0; i < 8; i++)
6088 reg_tmp += result[3][i];
6089
6090 if (reg_tmp)
6091 candidate = 3;
6092 else
6093 candidate = -1;
6094 }
6095 }
6096 }
6097
6098 for (i = 0; i < 4; i++) {
6099 reg_e94 = result[i][0];
6100 reg_e9c = result[i][1];
6101 reg_ea4 = result[i][2];
6102 reg_eac = result[i][3];
6103 reg_eb4 = result[i][4];
6104 reg_ebc = result[i][5];
6105 reg_ec4 = result[i][6];
6106 reg_ecc = result[i][7];
6107 }
6108
6109 if (candidate >= 0) {
6110 reg_e94 = result[candidate][0];
6111 priv->rege94 = reg_e94;
6112 reg_e9c = result[candidate][1];
6113 priv->rege9c = reg_e9c;
6114 reg_ea4 = result[candidate][2];
6115 reg_eac = result[candidate][3];
6116 reg_eb4 = result[candidate][4];
6117 priv->regeb4 = reg_eb4;
6118 reg_ebc = result[candidate][5];
6119 priv->regebc = reg_ebc;
6120 reg_ec4 = result[candidate][6];
6121 reg_ecc = result[candidate][7];
6122 dev_dbg(dev, "%s: candidate is %x\n", __func__, candidate);
6123 dev_dbg(dev,
6124 "%s: e94 =%x e9c=%x ea4=%x eac=%x eb4=%x ebc=%x ec4=%x "
6125 "ecc=%x\n ", __func__, reg_e94, reg_e9c,
6126 reg_ea4, reg_eac, reg_eb4, reg_ebc, reg_ec4, reg_ecc);
6127 path_a_ok = true;
6128 path_b_ok = true;
6129 } else {
6130 reg_e94 = reg_eb4 = priv->rege94 = priv->regeb4 = 0x100;
6131 reg_e9c = reg_ebc = priv->rege9c = priv->regebc = 0x0;
6132 }
6133
6134 if (reg_e94 && candidate >= 0)
6135 rtl8xxxu_fill_iqk_matrix_a(priv, path_a_ok, result,
6136 candidate, (reg_ea4 == 0));
6137
6138 if (priv->tx_paths > 1 && reg_eb4)
6139 rtl8xxxu_fill_iqk_matrix_b(priv, path_b_ok, result,
6140 candidate, (reg_ec4 == 0));
6141
6142 rtl8xxxu_save_regs(priv, rtl8723au_iqk_phy_iq_bb_reg,
6143 priv->bb_recovery_backup, RTL8XXXU_BB_REGS);
6144
6145 rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, bt_control);
6146
6147 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_WE_LUT);
6148 val32 |= 0x80000;
6149 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_WE_LUT, val32);
6150 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_RCK_OS, 0x18000);
6151 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G1, 0x0001f);
6152 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G2, 0xe6177);
6153 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_ED);
6154 val32 |= 0x20;
6155 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_ED, val32);
6156 rtl8xxxu_write_rfreg(priv, RF_A, 0x43, 0x300bd);
6157
Jes Sorensen15f9dc92016-04-14 14:58:54 -04006158 if (priv->rf_paths > 1)
6159 dev_dbg(dev, "%s: 8723BU 2T not supported\n", __func__);
6160
Jes Sorensene1547c52016-02-29 17:04:35 -05006161 rtl8xxxu_prepare_calibrate(priv, 0);
6162}
6163
Jes Sorensenf991f4e2016-04-07 14:19:32 -04006164static void rtl8192eu_phy_iq_calibrate(struct rtl8xxxu_priv *priv)
6165{
6166 struct device *dev = &priv->udev->dev;
6167 int result[4][8]; /* last is final result */
6168 int i, candidate;
6169 bool path_a_ok, path_b_ok;
6170 u32 reg_e94, reg_e9c, reg_ea4, reg_eac;
6171 u32 reg_eb4, reg_ebc, reg_ec4, reg_ecc;
6172 bool simu;
6173
6174 memset(result, 0, sizeof(result));
6175 candidate = -1;
6176
6177 path_a_ok = false;
6178 path_b_ok = false;
6179
6180 for (i = 0; i < 3; i++) {
6181 rtl8192eu_phy_iqcalibrate(priv, result, i);
6182
6183 if (i == 1) {
6184 simu = rtl8723bu_simularity_compare(priv, result, 0, 1);
6185 if (simu) {
6186 candidate = 0;
6187 break;
6188 }
6189 }
6190
6191 if (i == 2) {
6192 simu = rtl8723bu_simularity_compare(priv, result, 0, 2);
6193 if (simu) {
6194 candidate = 0;
6195 break;
6196 }
6197
6198 simu = rtl8723bu_simularity_compare(priv, result, 1, 2);
6199 if (simu)
6200 candidate = 1;
6201 else
6202 candidate = 3;
6203 }
6204 }
6205
6206 for (i = 0; i < 4; i++) {
6207 reg_e94 = result[i][0];
6208 reg_e9c = result[i][1];
6209 reg_ea4 = result[i][2];
6210 reg_eac = result[i][3];
6211 reg_eb4 = result[i][4];
6212 reg_ebc = result[i][5];
6213 reg_ec4 = result[i][6];
6214 reg_ecc = result[i][7];
6215 }
6216
6217 if (candidate >= 0) {
6218 reg_e94 = result[candidate][0];
6219 priv->rege94 = reg_e94;
6220 reg_e9c = result[candidate][1];
6221 priv->rege9c = reg_e9c;
6222 reg_ea4 = result[candidate][2];
6223 reg_eac = result[candidate][3];
6224 reg_eb4 = result[candidate][4];
6225 priv->regeb4 = reg_eb4;
6226 reg_ebc = result[candidate][5];
6227 priv->regebc = reg_ebc;
6228 reg_ec4 = result[candidate][6];
6229 reg_ecc = result[candidate][7];
6230 dev_dbg(dev, "%s: candidate is %x\n", __func__, candidate);
6231 dev_dbg(dev,
6232 "%s: e94 =%x e9c=%x ea4=%x eac=%x eb4=%x ebc=%x ec4=%x "
6233 "ecc=%x\n ", __func__, reg_e94, reg_e9c,
6234 reg_ea4, reg_eac, reg_eb4, reg_ebc, reg_ec4, reg_ecc);
6235 path_a_ok = true;
6236 path_b_ok = true;
6237 } else {
6238 reg_e94 = reg_eb4 = priv->rege94 = priv->regeb4 = 0x100;
6239 reg_e9c = reg_ebc = priv->rege9c = priv->regebc = 0x0;
6240 }
6241
6242 if (reg_e94 && candidate >= 0)
6243 rtl8xxxu_fill_iqk_matrix_a(priv, path_a_ok, result,
6244 candidate, (reg_ea4 == 0));
6245
6246 if (priv->rf_paths > 1)
6247 rtl8xxxu_fill_iqk_matrix_b(priv, path_b_ok, result,
6248 candidate, (reg_ec4 == 0));
6249
6250 rtl8xxxu_save_regs(priv, rtl8723au_iqk_phy_iq_bb_reg,
6251 priv->bb_recovery_backup, RTL8XXXU_BB_REGS);
6252}
6253
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006254static void rtl8723a_phy_lc_calibrate(struct rtl8xxxu_priv *priv)
6255{
6256 u32 val32;
6257 u32 rf_amode, rf_bmode = 0, lstf;
6258
6259 /* Check continuous TX and Packet TX */
6260 lstf = rtl8xxxu_read32(priv, REG_OFDM1_LSTF);
6261
6262 if (lstf & OFDM_LSTF_MASK) {
6263 /* Disable all continuous TX */
6264 val32 = lstf & ~OFDM_LSTF_MASK;
6265 rtl8xxxu_write32(priv, REG_OFDM1_LSTF, val32);
6266
6267 /* Read original RF mode Path A */
6268 rf_amode = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_AC);
6269
6270 /* Set RF mode to standby Path A */
6271 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_AC,
6272 (rf_amode & 0x8ffff) | 0x10000);
6273
6274 /* Path-B */
6275 if (priv->tx_paths > 1) {
6276 rf_bmode = rtl8xxxu_read_rfreg(priv, RF_B,
6277 RF6052_REG_AC);
6278
6279 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_AC,
6280 (rf_bmode & 0x8ffff) | 0x10000);
6281 }
6282 } else {
6283 /* Deal with Packet TX case */
6284 /* block all queues */
6285 rtl8xxxu_write8(priv, REG_TXPAUSE, 0xff);
6286 }
6287
6288 /* Start LC calibration */
Jes Sorensen0d698de2016-02-29 17:04:36 -05006289 if (priv->fops->has_s0s1)
6290 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_S0S1, 0xdfbe0);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006291 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_MODE_AG);
6292 val32 |= 0x08000;
6293 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_MODE_AG, val32);
6294
6295 msleep(100);
6296
Jes Sorensen0d698de2016-02-29 17:04:36 -05006297 if (priv->fops->has_s0s1)
6298 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_S0S1, 0xdffe0);
6299
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006300 /* Restore original parameters */
6301 if (lstf & OFDM_LSTF_MASK) {
6302 /* Path-A */
6303 rtl8xxxu_write32(priv, REG_OFDM1_LSTF, lstf);
6304 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_AC, rf_amode);
6305
6306 /* Path-B */
6307 if (priv->tx_paths > 1)
6308 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_AC,
6309 rf_bmode);
6310 } else /* Deal with Packet TX case */
6311 rtl8xxxu_write8(priv, REG_TXPAUSE, 0x00);
6312}
6313
6314static int rtl8xxxu_set_mac(struct rtl8xxxu_priv *priv)
6315{
6316 int i;
6317 u16 reg;
6318
6319 reg = REG_MACID;
6320
6321 for (i = 0; i < ETH_ALEN; i++)
6322 rtl8xxxu_write8(priv, reg + i, priv->mac_addr[i]);
6323
6324 return 0;
6325}
6326
6327static int rtl8xxxu_set_bssid(struct rtl8xxxu_priv *priv, const u8 *bssid)
6328{
6329 int i;
6330 u16 reg;
6331
6332 dev_dbg(&priv->udev->dev, "%s: (%pM)\n", __func__, bssid);
6333
6334 reg = REG_BSSID;
6335
6336 for (i = 0; i < ETH_ALEN; i++)
6337 rtl8xxxu_write8(priv, reg + i, bssid[i]);
6338
6339 return 0;
6340}
6341
6342static void
6343rtl8xxxu_set_ampdu_factor(struct rtl8xxxu_priv *priv, u8 ampdu_factor)
6344{
6345 u8 vals[4] = { 0x41, 0xa8, 0x72, 0xb9 };
6346 u8 max_agg = 0xf;
6347 int i;
6348
6349 ampdu_factor = 1 << (ampdu_factor + 2);
6350 if (ampdu_factor > max_agg)
6351 ampdu_factor = max_agg;
6352
6353 for (i = 0; i < 4; i++) {
6354 if ((vals[i] & 0xf0) > (ampdu_factor << 4))
6355 vals[i] = (vals[i] & 0x0f) | (ampdu_factor << 4);
6356
6357 if ((vals[i] & 0x0f) > ampdu_factor)
6358 vals[i] = (vals[i] & 0xf0) | ampdu_factor;
6359
6360 rtl8xxxu_write8(priv, REG_AGGLEN_LMT + i, vals[i]);
6361 }
6362}
6363
6364static void rtl8xxxu_set_ampdu_min_space(struct rtl8xxxu_priv *priv, u8 density)
6365{
6366 u8 val8;
6367
6368 val8 = rtl8xxxu_read8(priv, REG_AMPDU_MIN_SPACE);
6369 val8 &= 0xf8;
6370 val8 |= density;
6371 rtl8xxxu_write8(priv, REG_AMPDU_MIN_SPACE, val8);
6372}
6373
6374static int rtl8xxxu_active_to_emu(struct rtl8xxxu_priv *priv)
6375{
6376 u8 val8;
6377 int count, ret;
6378
6379 /* Start of rtl8723AU_card_enable_flow */
6380 /* Act to Cardemu sequence*/
6381 /* Turn off RF */
6382 rtl8xxxu_write8(priv, REG_RF_CTRL, 0);
6383
6384 /* 0x004E[7] = 0, switch DPDT_SEL_P output from register 0x0065[2] */
6385 val8 = rtl8xxxu_read8(priv, REG_LEDCFG2);
6386 val8 &= ~LEDCFG2_DPDT_SELECT;
6387 rtl8xxxu_write8(priv, REG_LEDCFG2, val8);
6388
6389 /* 0x0005[1] = 1 turn off MAC by HW state machine*/
6390 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6391 val8 |= BIT(1);
6392 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
6393
6394 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
6395 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6396 if ((val8 & BIT(1)) == 0)
6397 break;
6398 udelay(10);
6399 }
6400
6401 if (!count) {
6402 dev_warn(&priv->udev->dev, "%s: Disabling MAC timed out\n",
6403 __func__);
6404 ret = -EBUSY;
6405 goto exit;
6406 }
6407
6408 /* 0x0000[5] = 1 analog Ips to digital, 1:isolation */
6409 val8 = rtl8xxxu_read8(priv, REG_SYS_ISO_CTRL);
6410 val8 |= SYS_ISO_ANALOG_IPS;
6411 rtl8xxxu_write8(priv, REG_SYS_ISO_CTRL, val8);
6412
6413 /* 0x0020[0] = 0 disable LDOA12 MACRO block*/
6414 val8 = rtl8xxxu_read8(priv, REG_LDOA15_CTRL);
6415 val8 &= ~LDOA15_ENABLE;
6416 rtl8xxxu_write8(priv, REG_LDOA15_CTRL, val8);
6417
6418exit:
6419 return ret;
6420}
6421
Jes Sorensenfe37d5f2016-02-29 17:05:47 -05006422static int rtl8723bu_active_to_emu(struct rtl8xxxu_priv *priv)
6423{
6424 u8 val8;
6425 u16 val16;
6426 u32 val32;
6427 int count, ret;
6428
6429 /* Turn off RF */
6430 rtl8xxxu_write8(priv, REG_RF_CTRL, 0);
6431
6432 /* Enable rising edge triggering interrupt */
6433 val16 = rtl8xxxu_read16(priv, REG_GPIO_INTM);
6434 val16 &= ~GPIO_INTM_EDGE_TRIG_IRQ;
6435 rtl8xxxu_write16(priv, REG_GPIO_INTM, val16);
6436
6437 /* Release WLON reset 0x04[16]= 1*/
6438 val32 = rtl8xxxu_read32(priv, REG_GPIO_INTM);
6439 val32 |= APS_FSMCO_WLON_RESET;
6440 rtl8xxxu_write32(priv, REG_GPIO_INTM, val32);
6441
6442 /* 0x0005[1] = 1 turn off MAC by HW state machine*/
6443 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6444 val8 |= BIT(1);
6445 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
6446
6447 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
6448 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6449 if ((val8 & BIT(1)) == 0)
6450 break;
6451 udelay(10);
6452 }
6453
6454 if (!count) {
6455 dev_warn(&priv->udev->dev, "%s: Disabling MAC timed out\n",
6456 __func__);
6457 ret = -EBUSY;
6458 goto exit;
6459 }
6460
6461 /* Enable BT control XTAL setting */
6462 val8 = rtl8xxxu_read8(priv, REG_AFE_MISC);
6463 val8 &= ~AFE_MISC_WL_XTAL_CTRL;
6464 rtl8xxxu_write8(priv, REG_AFE_MISC, val8);
6465
6466 /* 0x0000[5] = 1 analog Ips to digital, 1:isolation */
6467 val8 = rtl8xxxu_read8(priv, REG_SYS_ISO_CTRL);
6468 val8 |= SYS_ISO_ANALOG_IPS;
6469 rtl8xxxu_write8(priv, REG_SYS_ISO_CTRL, val8);
6470
6471 /* 0x0020[0] = 0 disable LDOA12 MACRO block*/
6472 val8 = rtl8xxxu_read8(priv, REG_LDOA15_CTRL);
6473 val8 &= ~LDOA15_ENABLE;
6474 rtl8xxxu_write8(priv, REG_LDOA15_CTRL, val8);
6475
6476exit:
6477 return ret;
6478}
6479
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006480static int rtl8xxxu_active_to_lps(struct rtl8xxxu_priv *priv)
6481{
6482 u8 val8;
6483 u8 val32;
6484 int count, ret;
6485
6486 rtl8xxxu_write8(priv, REG_TXPAUSE, 0xff);
6487
6488 /*
6489 * Poll - wait for RX packet to complete
6490 */
6491 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
6492 val32 = rtl8xxxu_read32(priv, 0x5f8);
6493 if (!val32)
6494 break;
6495 udelay(10);
6496 }
6497
6498 if (!count) {
6499 dev_warn(&priv->udev->dev,
6500 "%s: RX poll timed out (0x05f8)\n", __func__);
6501 ret = -EBUSY;
6502 goto exit;
6503 }
6504
6505 /* Disable CCK and OFDM, clock gated */
6506 val8 = rtl8xxxu_read8(priv, REG_SYS_FUNC);
6507 val8 &= ~SYS_FUNC_BBRSTB;
6508 rtl8xxxu_write8(priv, REG_SYS_FUNC, val8);
6509
6510 udelay(2);
6511
6512 /* Reset baseband */
6513 val8 = rtl8xxxu_read8(priv, REG_SYS_FUNC);
6514 val8 &= ~SYS_FUNC_BB_GLB_RSTN;
6515 rtl8xxxu_write8(priv, REG_SYS_FUNC, val8);
6516
6517 /* Reset MAC TRX */
6518 val8 = rtl8xxxu_read8(priv, REG_CR);
6519 val8 = CR_HCI_TXDMA_ENABLE | CR_HCI_RXDMA_ENABLE;
6520 rtl8xxxu_write8(priv, REG_CR, val8);
6521
6522 /* Reset MAC TRX */
6523 val8 = rtl8xxxu_read8(priv, REG_CR + 1);
6524 val8 &= ~BIT(1); /* CR_SECURITY_ENABLE */
6525 rtl8xxxu_write8(priv, REG_CR + 1, val8);
6526
6527 /* Respond TX OK to scheduler */
6528 val8 = rtl8xxxu_read8(priv, REG_DUAL_TSF_RST);
6529 val8 |= DUAL_TSF_TX_OK;
6530 rtl8xxxu_write8(priv, REG_DUAL_TSF_RST, val8);
6531
6532exit:
6533 return ret;
6534}
6535
Jes Sorensenc05a9db2016-02-29 17:04:03 -05006536static void rtl8723a_disabled_to_emu(struct rtl8xxxu_priv *priv)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006537{
6538 u8 val8;
6539
6540 /* Clear suspend enable and power down enable*/
6541 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6542 val8 &= ~(BIT(3) | BIT(7));
6543 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
6544
6545 /* 0x48[16] = 0 to disable GPIO9 as EXT WAKEUP*/
6546 val8 = rtl8xxxu_read8(priv, REG_GPIO_INTM + 2);
6547 val8 &= ~BIT(0);
6548 rtl8xxxu_write8(priv, REG_GPIO_INTM + 2, val8);
6549
6550 /* 0x04[12:11] = 11 enable WL suspend*/
6551 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6552 val8 &= ~(BIT(3) | BIT(4));
6553 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
6554}
6555
Jes Sorensenc05a9db2016-02-29 17:04:03 -05006556static void rtl8192e_disabled_to_emu(struct rtl8xxxu_priv *priv)
6557{
6558 u8 val8;
6559
6560 /* Clear suspend enable and power down enable*/
6561 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6562 val8 &= ~(BIT(3) | BIT(4));
6563 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
6564}
6565
6566static int rtl8192e_emu_to_active(struct rtl8xxxu_priv *priv)
6567{
6568 u8 val8;
6569 u32 val32;
6570 int count, ret = 0;
6571
6572 /* disable HWPDN 0x04[15]=0*/
6573 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6574 val8 &= ~BIT(7);
6575 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
6576
6577 /* disable SW LPS 0x04[10]= 0 */
6578 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6579 val8 &= ~BIT(2);
6580 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
6581
6582 /* disable WL suspend*/
6583 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6584 val8 &= ~(BIT(3) | BIT(4));
6585 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
6586
6587 /* wait till 0x04[17] = 1 power ready*/
6588 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
6589 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
6590 if (val32 & BIT(17))
6591 break;
6592
6593 udelay(10);
6594 }
6595
6596 if (!count) {
6597 ret = -EBUSY;
6598 goto exit;
6599 }
6600
6601 /* We should be able to optimize the following three entries into one */
6602
6603 /* release WLON reset 0x04[16]= 1*/
6604 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 2);
6605 val8 |= BIT(0);
6606 rtl8xxxu_write8(priv, REG_APS_FSMCO + 2, val8);
6607
6608 /* set, then poll until 0 */
6609 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
6610 val32 |= APS_FSMCO_MAC_ENABLE;
6611 rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
6612
6613 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
6614 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
6615 if ((val32 & APS_FSMCO_MAC_ENABLE) == 0) {
6616 ret = 0;
6617 break;
6618 }
6619 udelay(10);
6620 }
6621
6622 if (!count) {
6623 ret = -EBUSY;
6624 goto exit;
6625 }
6626
6627exit:
6628 return ret;
6629}
6630
6631static int rtl8723a_emu_to_active(struct rtl8xxxu_priv *priv)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006632{
6633 u8 val8;
6634 u32 val32;
6635 int count, ret = 0;
6636
6637 /* 0x20[0] = 1 enable LDOA12 MACRO block for all interface*/
6638 val8 = rtl8xxxu_read8(priv, REG_LDOA15_CTRL);
6639 val8 |= LDOA15_ENABLE;
6640 rtl8xxxu_write8(priv, REG_LDOA15_CTRL, val8);
6641
6642 /* 0x67[0] = 0 to disable BT_GPS_SEL pins*/
6643 val8 = rtl8xxxu_read8(priv, 0x0067);
6644 val8 &= ~BIT(4);
6645 rtl8xxxu_write8(priv, 0x0067, val8);
6646
6647 mdelay(1);
6648
6649 /* 0x00[5] = 0 release analog Ips to digital, 1:isolation */
6650 val8 = rtl8xxxu_read8(priv, REG_SYS_ISO_CTRL);
6651 val8 &= ~SYS_ISO_ANALOG_IPS;
6652 rtl8xxxu_write8(priv, REG_SYS_ISO_CTRL, val8);
6653
6654 /* disable SW LPS 0x04[10]= 0 */
6655 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6656 val8 &= ~BIT(2);
6657 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
6658
6659 /* wait till 0x04[17] = 1 power ready*/
6660 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
6661 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
6662 if (val32 & BIT(17))
6663 break;
6664
6665 udelay(10);
6666 }
6667
6668 if (!count) {
6669 ret = -EBUSY;
6670 goto exit;
6671 }
6672
6673 /* We should be able to optimize the following three entries into one */
6674
6675 /* release WLON reset 0x04[16]= 1*/
6676 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 2);
6677 val8 |= BIT(0);
6678 rtl8xxxu_write8(priv, REG_APS_FSMCO + 2, val8);
6679
6680 /* disable HWPDN 0x04[15]= 0*/
6681 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6682 val8 &= ~BIT(7);
6683 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
6684
6685 /* disable WL suspend*/
6686 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6687 val8 &= ~(BIT(3) | BIT(4));
6688 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
6689
6690 /* set, then poll until 0 */
6691 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
6692 val32 |= APS_FSMCO_MAC_ENABLE;
6693 rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
6694
6695 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
6696 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
6697 if ((val32 & APS_FSMCO_MAC_ENABLE) == 0) {
6698 ret = 0;
6699 break;
6700 }
6701 udelay(10);
6702 }
6703
6704 if (!count) {
6705 ret = -EBUSY;
6706 goto exit;
6707 }
6708
6709 /* 0x4C[23] = 0x4E[7] = 1, switch DPDT_SEL_P output from WL BB */
6710 /*
6711 * Note: Vendor driver actually clears this bit, despite the
6712 * documentation claims it's being set!
6713 */
6714 val8 = rtl8xxxu_read8(priv, REG_LEDCFG2);
6715 val8 |= LEDCFG2_DPDT_SELECT;
6716 val8 &= ~LEDCFG2_DPDT_SELECT;
6717 rtl8xxxu_write8(priv, REG_LEDCFG2, val8);
6718
6719exit:
6720 return ret;
6721}
6722
Jes Sorensen42836db2016-02-29 17:04:52 -05006723static int rtl8723b_emu_to_active(struct rtl8xxxu_priv *priv)
6724{
6725 u8 val8;
6726 u32 val32;
6727 int count, ret = 0;
6728
6729 /* 0x20[0] = 1 enable LDOA12 MACRO block for all interface */
6730 val8 = rtl8xxxu_read8(priv, REG_LDOA15_CTRL);
6731 val8 |= LDOA15_ENABLE;
6732 rtl8xxxu_write8(priv, REG_LDOA15_CTRL, val8);
6733
6734 /* 0x67[0] = 0 to disable BT_GPS_SEL pins*/
6735 val8 = rtl8xxxu_read8(priv, 0x0067);
6736 val8 &= ~BIT(4);
6737 rtl8xxxu_write8(priv, 0x0067, val8);
6738
6739 mdelay(1);
6740
6741 /* 0x00[5] = 0 release analog Ips to digital, 1:isolation */
6742 val8 = rtl8xxxu_read8(priv, REG_SYS_ISO_CTRL);
6743 val8 &= ~SYS_ISO_ANALOG_IPS;
6744 rtl8xxxu_write8(priv, REG_SYS_ISO_CTRL, val8);
6745
6746 /* Disable SW LPS 0x04[10]= 0 */
6747 val32 = rtl8xxxu_read8(priv, REG_APS_FSMCO);
6748 val32 &= ~APS_FSMCO_SW_LPS;
6749 rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
6750
6751 /* Wait until 0x04[17] = 1 power ready */
6752 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
6753 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
6754 if (val32 & BIT(17))
6755 break;
6756
6757 udelay(10);
6758 }
6759
6760 if (!count) {
6761 ret = -EBUSY;
6762 goto exit;
6763 }
6764
6765 /* We should be able to optimize the following three entries into one */
6766
6767 /* Release WLON reset 0x04[16]= 1*/
6768 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
6769 val32 |= APS_FSMCO_WLON_RESET;
6770 rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
6771
6772 /* Disable HWPDN 0x04[15]= 0*/
6773 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
6774 val32 &= ~APS_FSMCO_HW_POWERDOWN;
6775 rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
6776
6777 /* Disable WL suspend*/
6778 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
6779 val32 &= ~(APS_FSMCO_HW_SUSPEND | APS_FSMCO_PCIE);
6780 rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
6781
6782 /* Set, then poll until 0 */
6783 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
6784 val32 |= APS_FSMCO_MAC_ENABLE;
6785 rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
6786
6787 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
6788 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
6789 if ((val32 & APS_FSMCO_MAC_ENABLE) == 0) {
6790 ret = 0;
6791 break;
6792 }
6793 udelay(10);
6794 }
6795
6796 if (!count) {
6797 ret = -EBUSY;
6798 goto exit;
6799 }
6800
6801 /* Enable WL control XTAL setting */
6802 val8 = rtl8xxxu_read8(priv, REG_AFE_MISC);
6803 val8 |= AFE_MISC_WL_XTAL_CTRL;
6804 rtl8xxxu_write8(priv, REG_AFE_MISC, val8);
6805
6806 /* Enable falling edge triggering interrupt */
6807 val8 = rtl8xxxu_read8(priv, REG_GPIO_INTM + 1);
6808 val8 |= BIT(1);
6809 rtl8xxxu_write8(priv, REG_GPIO_INTM + 1, val8);
6810
6811 /* Enable GPIO9 interrupt mode */
6812 val8 = rtl8xxxu_read8(priv, REG_GPIO_IO_SEL_2 + 1);
6813 val8 |= BIT(1);
6814 rtl8xxxu_write8(priv, REG_GPIO_IO_SEL_2 + 1, val8);
6815
6816 /* Enable GPIO9 input mode */
6817 val8 = rtl8xxxu_read8(priv, REG_GPIO_IO_SEL_2);
6818 val8 &= ~BIT(1);
6819 rtl8xxxu_write8(priv, REG_GPIO_IO_SEL_2, val8);
6820
6821 /* Enable HSISR GPIO[C:0] interrupt */
6822 val8 = rtl8xxxu_read8(priv, REG_HSIMR);
6823 val8 |= BIT(0);
6824 rtl8xxxu_write8(priv, REG_HSIMR, val8);
6825
6826 /* Enable HSISR GPIO9 interrupt */
6827 val8 = rtl8xxxu_read8(priv, REG_HSIMR + 2);
6828 val8 |= BIT(1);
6829 rtl8xxxu_write8(priv, REG_HSIMR + 2, val8);
6830
6831 val8 = rtl8xxxu_read8(priv, REG_MULTI_FUNC_CTRL);
6832 val8 |= MULTI_WIFI_HW_ROF_EN;
6833 rtl8xxxu_write8(priv, REG_MULTI_FUNC_CTRL, val8);
6834
6835 /* For GPIO9 internal pull high setting BIT(14) */
6836 val8 = rtl8xxxu_read8(priv, REG_MULTI_FUNC_CTRL + 1);
6837 val8 |= BIT(6);
6838 rtl8xxxu_write8(priv, REG_MULTI_FUNC_CTRL + 1, val8);
6839
6840exit:
6841 return ret;
6842}
6843
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006844static int rtl8xxxu_emu_to_disabled(struct rtl8xxxu_priv *priv)
6845{
6846 u8 val8;
6847
6848 /* 0x0007[7:0] = 0x20 SOP option to disable BG/MB */
6849 rtl8xxxu_write8(priv, REG_APS_FSMCO + 3, 0x20);
6850
6851 /* 0x04[12:11] = 01 enable WL suspend */
6852 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6853 val8 &= ~BIT(4);
6854 val8 |= BIT(3);
6855 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
6856
6857 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6858 val8 |= BIT(7);
6859 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
6860
6861 /* 0x48[16] = 1 to enable GPIO9 as EXT wakeup */
6862 val8 = rtl8xxxu_read8(priv, REG_GPIO_INTM + 2);
6863 val8 |= BIT(0);
6864 rtl8xxxu_write8(priv, REG_GPIO_INTM + 2, val8);
6865
6866 return 0;
6867}
6868
Jes Sorensen430b4542016-02-29 17:05:48 -05006869static int rtl8xxxu_flush_fifo(struct rtl8xxxu_priv *priv)
6870{
Jes Sorensen145428e2016-02-29 17:05:49 -05006871 struct device *dev = &priv->udev->dev;
Jes Sorensen430b4542016-02-29 17:05:48 -05006872 u32 val32;
6873 int retry, retval;
6874
6875 rtl8xxxu_write8(priv, REG_TXPAUSE, 0xff);
6876
6877 val32 = rtl8xxxu_read32(priv, REG_RXPKT_NUM);
6878 val32 |= RXPKT_NUM_RW_RELEASE_EN;
6879 rtl8xxxu_write32(priv, REG_RXPKT_NUM, val32);
6880
6881 retry = 100;
6882 retval = -EBUSY;
6883
6884 do {
6885 val32 = rtl8xxxu_read32(priv, REG_RXPKT_NUM);
6886 if (val32 & RXPKT_NUM_RXDMA_IDLE) {
6887 retval = 0;
6888 break;
6889 }
6890 } while (retry--);
6891
6892 rtl8xxxu_write16(priv, REG_RQPN_NPQ, 0);
6893 rtl8xxxu_write32(priv, REG_RQPN, 0x80000000);
6894 mdelay(2);
Jes Sorensen145428e2016-02-29 17:05:49 -05006895
6896 if (!retry)
6897 dev_warn(dev, "Failed to flush FIFO\n");
Jes Sorensen430b4542016-02-29 17:05:48 -05006898
6899 return retval;
6900}
6901
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006902static int rtl8723au_power_on(struct rtl8xxxu_priv *priv)
6903{
6904 u8 val8;
6905 u16 val16;
6906 u32 val32;
6907 int ret;
6908
6909 /*
6910 * RSV_CTRL 0x001C[7:0] = 0x00, unlock ISO/CLK/Power control register
6911 */
6912 rtl8xxxu_write8(priv, REG_RSV_CTRL, 0x0);
6913
Jes Sorensenc05a9db2016-02-29 17:04:03 -05006914 rtl8723a_disabled_to_emu(priv);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006915
Jes Sorensenc05a9db2016-02-29 17:04:03 -05006916 ret = rtl8723a_emu_to_active(priv);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006917 if (ret)
6918 goto exit;
6919
6920 /*
6921 * 0x0004[19] = 1, reset 8051
6922 */
6923 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 2);
6924 val8 |= BIT(3);
6925 rtl8xxxu_write8(priv, REG_APS_FSMCO + 2, val8);
6926
6927 /*
6928 * Enable MAC DMA/WMAC/SCHEDULE/SEC block
6929 * Set CR bit10 to enable 32k calibration.
6930 */
6931 val16 = rtl8xxxu_read16(priv, REG_CR);
6932 val16 |= (CR_HCI_TXDMA_ENABLE | CR_HCI_RXDMA_ENABLE |
6933 CR_TXDMA_ENABLE | CR_RXDMA_ENABLE |
6934 CR_PROTOCOL_ENABLE | CR_SCHEDULE_ENABLE |
6935 CR_MAC_TX_ENABLE | CR_MAC_RX_ENABLE |
6936 CR_SECURITY_ENABLE | CR_CALTIMER_ENABLE);
6937 rtl8xxxu_write16(priv, REG_CR, val16);
6938
6939 /* For EFuse PG */
6940 val32 = rtl8xxxu_read32(priv, REG_EFUSE_CTRL);
6941 val32 &= ~(BIT(28) | BIT(29) | BIT(30));
6942 val32 |= (0x06 << 28);
6943 rtl8xxxu_write32(priv, REG_EFUSE_CTRL, val32);
6944exit:
6945 return ret;
6946}
6947
Jes Sorensen42836db2016-02-29 17:04:52 -05006948static int rtl8723bu_power_on(struct rtl8xxxu_priv *priv)
6949{
6950 u8 val8;
6951 u16 val16;
6952 u32 val32;
6953 int ret;
6954
6955 rtl8723a_disabled_to_emu(priv);
6956
6957 ret = rtl8723b_emu_to_active(priv);
6958 if (ret)
6959 goto exit;
6960
6961 /*
6962 * Enable MAC DMA/WMAC/SCHEDULE/SEC block
6963 * Set CR bit10 to enable 32k calibration.
6964 */
6965 val16 = rtl8xxxu_read16(priv, REG_CR);
6966 val16 |= (CR_HCI_TXDMA_ENABLE | CR_HCI_RXDMA_ENABLE |
6967 CR_TXDMA_ENABLE | CR_RXDMA_ENABLE |
6968 CR_PROTOCOL_ENABLE | CR_SCHEDULE_ENABLE |
6969 CR_MAC_TX_ENABLE | CR_MAC_RX_ENABLE |
6970 CR_SECURITY_ENABLE | CR_CALTIMER_ENABLE);
6971 rtl8xxxu_write16(priv, REG_CR, val16);
6972
6973 /*
6974 * BT coexist power on settings. This is identical for 1 and 2
6975 * antenna parts.
6976 */
6977 rtl8xxxu_write8(priv, REG_PAD_CTRL1 + 3, 0x20);
6978
6979 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
6980 val16 |= SYS_FUNC_BBRSTB | SYS_FUNC_BB_GLB_RSTN;
6981 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
6982
6983 rtl8xxxu_write8(priv, REG_BT_CONTROL_8723BU + 1, 0x18);
6984 rtl8xxxu_write8(priv, REG_WLAN_ACT_CONTROL_8723B, 0x04);
6985 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00);
6986 /* Antenna inverse */
6987 rtl8xxxu_write8(priv, 0xfe08, 0x01);
6988
6989 val16 = rtl8xxxu_read16(priv, REG_PWR_DATA);
6990 val16 |= PWR_DATA_EEPRPAD_RFE_CTRL_EN;
6991 rtl8xxxu_write16(priv, REG_PWR_DATA, val16);
6992
6993 val32 = rtl8xxxu_read32(priv, REG_LEDCFG0);
6994 val32 |= LEDCFG0_DPDT_SELECT;
6995 rtl8xxxu_write32(priv, REG_LEDCFG0, val32);
6996
6997 val8 = rtl8xxxu_read8(priv, REG_PAD_CTRL1);
6998 val8 &= ~PAD_CTRL1_SW_DPDT_SEL_DATA;
6999 rtl8xxxu_write8(priv, REG_PAD_CTRL1, val8);
7000exit:
7001 return ret;
7002}
7003
Kalle Valoc0963772015-10-25 18:24:38 +02007004#ifdef CONFIG_RTL8XXXU_UNTESTED
7005
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007006static int rtl8192cu_power_on(struct rtl8xxxu_priv *priv)
7007{
7008 u8 val8;
7009 u16 val16;
7010 u32 val32;
7011 int i;
7012
7013 for (i = 100; i; i--) {
7014 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO);
7015 if (val8 & APS_FSMCO_PFM_ALDN)
7016 break;
7017 }
7018
7019 if (!i) {
7020 pr_info("%s: Poll failed\n", __func__);
7021 return -ENODEV;
7022 }
7023
7024 /*
7025 * RSV_CTRL 0x001C[7:0] = 0x00, unlock ISO/CLK/Power control register
7026 */
7027 rtl8xxxu_write8(priv, REG_RSV_CTRL, 0x0);
7028 rtl8xxxu_write8(priv, REG_SPS0_CTRL, 0x2b);
7029 udelay(100);
7030
7031 val8 = rtl8xxxu_read8(priv, REG_LDOV12D_CTRL);
7032 if (!(val8 & LDOV12D_ENABLE)) {
7033 pr_info("%s: Enabling LDOV12D (%02x)\n", __func__, val8);
7034 val8 |= LDOV12D_ENABLE;
7035 rtl8xxxu_write8(priv, REG_LDOV12D_CTRL, val8);
7036
7037 udelay(100);
7038
7039 val8 = rtl8xxxu_read8(priv, REG_SYS_ISO_CTRL);
7040 val8 &= ~SYS_ISO_MD2PP;
7041 rtl8xxxu_write8(priv, REG_SYS_ISO_CTRL, val8);
7042 }
7043
7044 /*
7045 * Auto enable WLAN
7046 */
7047 val16 = rtl8xxxu_read16(priv, REG_APS_FSMCO);
7048 val16 |= APS_FSMCO_MAC_ENABLE;
7049 rtl8xxxu_write16(priv, REG_APS_FSMCO, val16);
7050
7051 for (i = 1000; i; i--) {
7052 val16 = rtl8xxxu_read16(priv, REG_APS_FSMCO);
7053 if (!(val16 & APS_FSMCO_MAC_ENABLE))
7054 break;
7055 }
7056 if (!i) {
7057 pr_info("%s: FSMCO_MAC_ENABLE poll failed\n", __func__);
7058 return -EBUSY;
7059 }
7060
7061 /*
7062 * Enable radio, GPIO, LED
7063 */
7064 val16 = APS_FSMCO_HW_SUSPEND | APS_FSMCO_ENABLE_POWERDOWN |
7065 APS_FSMCO_PFM_ALDN;
7066 rtl8xxxu_write16(priv, REG_APS_FSMCO, val16);
7067
7068 /*
7069 * Release RF digital isolation
7070 */
7071 val16 = rtl8xxxu_read16(priv, REG_SYS_ISO_CTRL);
7072 val16 &= ~SYS_ISO_DIOR;
7073 rtl8xxxu_write16(priv, REG_SYS_ISO_CTRL, val16);
7074
7075 val8 = rtl8xxxu_read8(priv, REG_APSD_CTRL);
7076 val8 &= ~APSD_CTRL_OFF;
7077 rtl8xxxu_write8(priv, REG_APSD_CTRL, val8);
7078 for (i = 200; i; i--) {
7079 val8 = rtl8xxxu_read8(priv, REG_APSD_CTRL);
7080 if (!(val8 & APSD_CTRL_OFF_STATUS))
7081 break;
7082 }
7083
7084 if (!i) {
7085 pr_info("%s: APSD_CTRL poll failed\n", __func__);
7086 return -EBUSY;
7087 }
7088
7089 /*
7090 * Enable MAC DMA/WMAC/SCHEDULE/SEC block
7091 */
7092 val16 = rtl8xxxu_read16(priv, REG_CR);
7093 val16 |= CR_HCI_TXDMA_ENABLE | CR_HCI_RXDMA_ENABLE |
7094 CR_TXDMA_ENABLE | CR_RXDMA_ENABLE | CR_PROTOCOL_ENABLE |
7095 CR_SCHEDULE_ENABLE | CR_MAC_TX_ENABLE | CR_MAC_RX_ENABLE;
7096 rtl8xxxu_write16(priv, REG_CR, val16);
7097
7098 /*
7099 * Workaround for 8188RU LNA power leakage problem.
7100 */
Jes Sorensenba17d822016-03-31 17:08:39 -04007101 if (priv->rtl_chip == RTL8188C && priv->hi_pa) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007102 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XCD_RF_PARM);
7103 val32 &= ~BIT(1);
7104 rtl8xxxu_write32(priv, REG_FPGA0_XCD_RF_PARM, val32);
7105 }
7106 return 0;
7107}
7108
Kalle Valoc0963772015-10-25 18:24:38 +02007109#endif
7110
Jes Sorensen28e460b02016-04-07 14:19:33 -04007111/*
7112 * This is needed for 8723bu as well, presumable
7113 */
7114static void rtl8192e_crystal_afe_adjust(struct rtl8xxxu_priv *priv)
7115{
7116 u8 val8;
7117 u32 val32;
7118
7119 /*
7120 * 40Mhz crystal source, MAC 0x28[2]=0
7121 */
7122 val8 = rtl8xxxu_read8(priv, REG_AFE_PLL_CTRL);
7123 val8 &= 0xfb;
7124 rtl8xxxu_write8(priv, REG_AFE_PLL_CTRL, val8);
7125
7126 val32 = rtl8xxxu_read32(priv, REG_AFE_CTRL4);
7127 val32 &= 0xfffffc7f;
7128 rtl8xxxu_write32(priv, REG_AFE_CTRL4, val32);
7129
7130 /*
7131 * 92e AFE parameter
7132 * AFE PLL KVCO selection, MAC 0x28[6]=1
7133 */
7134 val8 = rtl8xxxu_read8(priv, REG_AFE_PLL_CTRL);
7135 val8 &= 0xbf;
7136 rtl8xxxu_write8(priv, REG_AFE_PLL_CTRL, val8);
7137
7138 /*
7139 * AFE PLL KVCO selection, MAC 0x78[21]=0
7140 */
7141 val32 = rtl8xxxu_read32(priv, REG_AFE_CTRL4);
7142 val32 &= 0xffdfffff;
7143 rtl8xxxu_write32(priv, REG_AFE_CTRL4, val32);
7144}
7145
Jes Sorensenc05a9db2016-02-29 17:04:03 -05007146static int rtl8192eu_power_on(struct rtl8xxxu_priv *priv)
7147{
7148 u16 val16;
7149 u32 val32;
7150 int ret;
7151
7152 ret = 0;
7153
7154 val32 = rtl8xxxu_read32(priv, REG_SYS_CFG);
7155 if (val32 & SYS_CFG_SPS_LDO_SEL) {
7156 rtl8xxxu_write8(priv, REG_LDO_SW_CTRL, 0xc3);
7157 } else {
7158 /*
7159 * Raise 1.2V voltage
7160 */
7161 val32 = rtl8xxxu_read32(priv, REG_8192E_LDOV12_CTRL);
7162 val32 &= 0xff0fffff;
7163 val32 |= 0x00500000;
7164 rtl8xxxu_write32(priv, REG_8192E_LDOV12_CTRL, val32);
7165 rtl8xxxu_write8(priv, REG_LDO_SW_CTRL, 0x83);
7166 }
7167
Jes Sorensen28e460b02016-04-07 14:19:33 -04007168 /*
7169 * Adjust AFE before enabling PLL
7170 */
7171 rtl8192e_crystal_afe_adjust(priv);
Jes Sorensenc05a9db2016-02-29 17:04:03 -05007172 rtl8192e_disabled_to_emu(priv);
7173
7174 ret = rtl8192e_emu_to_active(priv);
7175 if (ret)
7176 goto exit;
7177
7178 rtl8xxxu_write16(priv, REG_CR, 0x0000);
7179
7180 /*
7181 * Enable MAC DMA/WMAC/SCHEDULE/SEC block
7182 * Set CR bit10 to enable 32k calibration.
7183 */
7184 val16 = rtl8xxxu_read16(priv, REG_CR);
7185 val16 |= (CR_HCI_TXDMA_ENABLE | CR_HCI_RXDMA_ENABLE |
7186 CR_TXDMA_ENABLE | CR_RXDMA_ENABLE |
7187 CR_PROTOCOL_ENABLE | CR_SCHEDULE_ENABLE |
7188 CR_MAC_TX_ENABLE | CR_MAC_RX_ENABLE |
7189 CR_SECURITY_ENABLE | CR_CALTIMER_ENABLE);
7190 rtl8xxxu_write16(priv, REG_CR, val16);
7191
7192exit:
7193 return ret;
7194}
7195
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007196static void rtl8xxxu_power_off(struct rtl8xxxu_priv *priv)
7197{
7198 u8 val8;
7199 u16 val16;
7200 u32 val32;
7201
7202 /*
7203 * Workaround for 8188RU LNA power leakage problem.
7204 */
Jes Sorensenba17d822016-03-31 17:08:39 -04007205 if (priv->rtl_chip == RTL8188C && priv->hi_pa) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007206 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XCD_RF_PARM);
7207 val32 |= BIT(1);
7208 rtl8xxxu_write32(priv, REG_FPGA0_XCD_RF_PARM, val32);
7209 }
7210
Jes Sorensen430b4542016-02-29 17:05:48 -05007211 rtl8xxxu_flush_fifo(priv);
7212
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007213 rtl8xxxu_active_to_lps(priv);
7214
7215 /* Turn off RF */
7216 rtl8xxxu_write8(priv, REG_RF_CTRL, 0x00);
7217
7218 /* Reset Firmware if running in RAM */
7219 if (rtl8xxxu_read8(priv, REG_MCU_FW_DL) & MCU_FW_RAM_SEL)
7220 rtl8xxxu_firmware_self_reset(priv);
7221
7222 /* Reset MCU */
7223 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
7224 val16 &= ~SYS_FUNC_CPU_ENABLE;
7225 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
7226
7227 /* Reset MCU ready status */
7228 rtl8xxxu_write8(priv, REG_MCU_FW_DL, 0x00);
7229
7230 rtl8xxxu_active_to_emu(priv);
7231 rtl8xxxu_emu_to_disabled(priv);
7232
7233 /* Reset MCU IO Wrapper */
7234 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL + 1);
7235 val8 &= ~BIT(0);
7236 rtl8xxxu_write8(priv, REG_RSV_CTRL + 1, val8);
7237
7238 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL + 1);
7239 val8 |= BIT(0);
7240 rtl8xxxu_write8(priv, REG_RSV_CTRL + 1, val8);
7241
7242 /* RSV_CTRL 0x1C[7:0] = 0x0e lock ISO/CLK/Power control register */
7243 rtl8xxxu_write8(priv, REG_RSV_CTRL, 0x0e);
7244}
7245
Jes Sorensenfe37d5f2016-02-29 17:05:47 -05007246static void rtl8723bu_power_off(struct rtl8xxxu_priv *priv)
7247{
7248 u8 val8;
7249 u16 val16;
7250
Jes Sorensen430b4542016-02-29 17:05:48 -05007251 rtl8xxxu_flush_fifo(priv);
7252
Jes Sorensenfe37d5f2016-02-29 17:05:47 -05007253 /*
7254 * Disable TX report timer
7255 */
7256 val8 = rtl8xxxu_read8(priv, REG_TX_REPORT_CTRL);
7257 val8 &= ~TX_REPORT_CTRL_TIMER_ENABLE;
7258 rtl8xxxu_write8(priv, REG_TX_REPORT_CTRL, val8);
7259
7260 rtl8xxxu_write16(priv, REG_CR, 0x0000);
7261
7262 rtl8xxxu_active_to_lps(priv);
7263
7264 /* Reset Firmware if running in RAM */
7265 if (rtl8xxxu_read8(priv, REG_MCU_FW_DL) & MCU_FW_RAM_SEL)
7266 rtl8xxxu_firmware_self_reset(priv);
7267
7268 /* Reset MCU */
7269 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
7270 val16 &= ~SYS_FUNC_CPU_ENABLE;
7271 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
7272
7273 /* Reset MCU ready status */
7274 rtl8xxxu_write8(priv, REG_MCU_FW_DL, 0x00);
7275
7276 rtl8723bu_active_to_emu(priv);
7277 rtl8xxxu_emu_to_disabled(priv);
7278}
7279
Jes Sorensena3a5dac2016-02-29 17:05:16 -05007280#ifdef NEED_PS_TDMA
Jes Sorensen3ca7b322016-02-29 17:04:43 -05007281static void rtl8723bu_set_ps_tdma(struct rtl8xxxu_priv *priv,
7282 u8 arg1, u8 arg2, u8 arg3, u8 arg4, u8 arg5)
7283{
7284 struct h2c_cmd h2c;
7285
7286 memset(&h2c, 0, sizeof(struct h2c_cmd));
7287 h2c.b_type_dma.cmd = H2C_8723B_B_TYPE_TDMA;
7288 h2c.b_type_dma.data1 = arg1;
7289 h2c.b_type_dma.data2 = arg2;
7290 h2c.b_type_dma.data3 = arg3;
7291 h2c.b_type_dma.data4 = arg4;
7292 h2c.b_type_dma.data5 = arg5;
7293 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.b_type_dma));
7294}
Jes Sorensena3a5dac2016-02-29 17:05:16 -05007295#endif
Jes Sorensen3ca7b322016-02-29 17:04:43 -05007296
Jes Sorensen0290e7d2016-02-29 17:05:44 -05007297static void rtl8723b_enable_rf(struct rtl8xxxu_priv *priv)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007298{
Jes Sorensenf37e9222016-02-29 17:04:41 -05007299 struct h2c_cmd h2c;
7300 u32 val32;
7301 u8 val8;
7302
7303 /*
7304 * No indication anywhere as to what 0x0790 does. The 2 antenna
7305 * vendor code preserves bits 6-7 here.
7306 */
7307 rtl8xxxu_write8(priv, 0x0790, 0x05);
7308 /*
7309 * 0x0778 seems to be related to enabling the number of antennas
7310 * In the vendor driver halbtc8723b2ant_InitHwConfig() sets it
7311 * to 0x03, while halbtc8723b1ant_InitHwConfig() sets it to 0x01
7312 */
7313 rtl8xxxu_write8(priv, 0x0778, 0x01);
7314
7315 val8 = rtl8xxxu_read8(priv, REG_GPIO_MUXCFG);
7316 val8 |= BIT(5);
7317 rtl8xxxu_write8(priv, REG_GPIO_MUXCFG, val8);
7318
7319 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_IQADJ_G1, 0x780);
7320
Jes Sorensen394f1bd2016-02-29 17:04:49 -05007321 rtl8723bu_write_btreg(priv, 0x3c, 0x15); /* BT TRx Mask on */
7322
Jes Sorensenf37e9222016-02-29 17:04:41 -05007323 /*
7324 * Set BT grant to low
7325 */
7326 memset(&h2c, 0, sizeof(struct h2c_cmd));
7327 h2c.bt_grant.cmd = H2C_8723B_BT_GRANT;
7328 h2c.bt_grant.data = 0;
7329 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.bt_grant));
7330
7331 /*
7332 * WLAN action by PTA
7333 */
Jes Sorensenfc1c89b2016-02-29 17:05:12 -05007334 rtl8xxxu_write8(priv, REG_WLAN_ACT_CONTROL_8723B, 0x04);
Jes Sorensenf37e9222016-02-29 17:04:41 -05007335
7336 /*
7337 * BT select S0/S1 controlled by WiFi
7338 */
7339 val8 = rtl8xxxu_read8(priv, 0x0067);
7340 val8 |= BIT(5);
7341 rtl8xxxu_write8(priv, 0x0067, val8);
7342
7343 val32 = rtl8xxxu_read32(priv, REG_PWR_DATA);
Jes Sorensen37f44dc2016-02-29 17:05:45 -05007344 val32 |= PWR_DATA_EEPRPAD_RFE_CTRL_EN;
Jes Sorensenf37e9222016-02-29 17:04:41 -05007345 rtl8xxxu_write32(priv, REG_PWR_DATA, val32);
7346
7347 /*
7348 * Bits 6/7 are marked in/out ... but for what?
7349 */
7350 rtl8xxxu_write8(priv, 0x0974, 0xff);
7351
Jes Sorensen120e6272016-02-29 17:05:14 -05007352 val32 = rtl8xxxu_read32(priv, REG_RFE_BUFFER);
Jes Sorensenf37e9222016-02-29 17:04:41 -05007353 val32 |= (BIT(0) | BIT(1));
Jes Sorensen120e6272016-02-29 17:05:14 -05007354 rtl8xxxu_write32(priv, REG_RFE_BUFFER, val32);
Jes Sorensenf37e9222016-02-29 17:04:41 -05007355
7356 rtl8xxxu_write8(priv, REG_RFE_CTRL_ANTA_SRC, 0x77);
7357
7358 val32 = rtl8xxxu_read32(priv, REG_LEDCFG0);
7359 val32 &= ~BIT(24);
7360 val32 |= BIT(23);
7361 rtl8xxxu_write32(priv, REG_LEDCFG0, val32);
7362
7363 /*
7364 * Fix external switch Main->S1, Aux->S0
7365 */
7366 val8 = rtl8xxxu_read8(priv, REG_PAD_CTRL1);
7367 val8 &= ~BIT(0);
7368 rtl8xxxu_write8(priv, REG_PAD_CTRL1, val8);
7369
7370 memset(&h2c, 0, sizeof(struct h2c_cmd));
7371 h2c.ant_sel_rsv.cmd = H2C_8723B_ANT_SEL_RSV;
7372 h2c.ant_sel_rsv.ant_inverse = 1;
7373 h2c.ant_sel_rsv.int_switch_type = 0;
7374 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.ant_sel_rsv));
7375
7376 /*
7377 * 0x280, 0x00, 0x200, 0x80 - not clear
7378 */
Jes Sorensen3ca7b322016-02-29 17:04:43 -05007379 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00);
7380
7381 /*
7382 * Software control, antenna at WiFi side
7383 */
Jes Sorensena3a5dac2016-02-29 17:05:16 -05007384#ifdef NEED_PS_TDMA
Jes Sorensena228a5d2016-02-29 17:04:45 -05007385 rtl8723bu_set_ps_tdma(priv, 0x08, 0x00, 0x00, 0x00, 0x00);
Jes Sorensena3a5dac2016-02-29 17:05:16 -05007386#endif
7387
7388 rtl8xxxu_write32(priv, REG_BT_COEX_TABLE1, 0x55555555);
7389 rtl8xxxu_write32(priv, REG_BT_COEX_TABLE2, 0x55555555);
7390 rtl8xxxu_write32(priv, REG_BT_COEX_TABLE3, 0x00ffffff);
7391 rtl8xxxu_write8(priv, REG_BT_COEX_TABLE4, 0x03);
Jes Sorensen3ca7b322016-02-29 17:04:43 -05007392
Jes Sorensen6b9eae02016-02-29 17:04:50 -05007393 memset(&h2c, 0, sizeof(struct h2c_cmd));
7394 h2c.bt_info.cmd = H2C_8723B_BT_INFO;
7395 h2c.bt_info.data = BIT(0);
7396 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.bt_info));
7397
Jes Sorensen6b9eae02016-02-29 17:04:50 -05007398 memset(&h2c, 0, sizeof(struct h2c_cmd));
7399 h2c.ignore_wlan.cmd = H2C_8723B_BT_IGNORE_WLANACT;
7400 h2c.ignore_wlan.data = 0;
7401 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.ignore_wlan));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007402}
7403
Jes Sorensenfc89a412016-02-29 17:05:46 -05007404static void rtl8723b_disable_rf(struct rtl8xxxu_priv *priv)
7405{
7406 u32 val32;
7407
7408 rtl8xxxu_write8(priv, REG_TXPAUSE, 0xff);
7409
7410 val32 = rtl8xxxu_read32(priv, REG_RX_WAIT_CCA);
7411 val32 &= ~(BIT(22) | BIT(23));
7412 rtl8xxxu_write32(priv, REG_RX_WAIT_CCA, val32);
7413}
7414
Jes Sorensen3e88ca42016-02-29 17:05:08 -05007415static void rtl8723bu_init_aggregation(struct rtl8xxxu_priv *priv)
7416{
7417 u32 agg_rx;
7418 u8 agg_ctrl;
7419
7420 /*
7421 * For now simply disable RX aggregation
7422 */
7423 agg_ctrl = rtl8xxxu_read8(priv, REG_TRXDMA_CTRL);
7424 agg_ctrl &= ~TRXDMA_CTRL_RXDMA_AGG_EN;
7425
7426 agg_rx = rtl8xxxu_read32(priv, REG_RXDMA_AGG_PG_TH);
7427 agg_rx &= ~RXDMA_USB_AGG_ENABLE;
7428 agg_rx &= ~0xff0f;
7429
7430 rtl8xxxu_write8(priv, REG_TRXDMA_CTRL, agg_ctrl);
7431 rtl8xxxu_write32(priv, REG_RXDMA_AGG_PG_TH, agg_rx);
7432}
7433
Jes Sorensen9c79bf92016-02-29 17:05:10 -05007434static void rtl8723bu_init_statistics(struct rtl8xxxu_priv *priv)
7435{
7436 u32 val32;
7437
7438 /* Time duration for NHM unit: 4us, 0x2710=40ms */
7439 rtl8xxxu_write16(priv, REG_NHM_TIMER_8723B + 2, 0x2710);
7440 rtl8xxxu_write16(priv, REG_NHM_TH9_TH10_8723B + 2, 0xffff);
7441 rtl8xxxu_write32(priv, REG_NHM_TH3_TO_TH0_8723B, 0xffffff52);
7442 rtl8xxxu_write32(priv, REG_NHM_TH7_TO_TH4_8723B, 0xffffffff);
7443 /* TH8 */
7444 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
7445 val32 |= 0xff;
7446 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
7447 /* Enable CCK */
7448 val32 = rtl8xxxu_read32(priv, REG_NHM_TH9_TH10_8723B);
7449 val32 |= BIT(8) | BIT(9) | BIT(10);
7450 rtl8xxxu_write32(priv, REG_NHM_TH9_TH10_8723B, val32);
7451 /* Max power amongst all RX antennas */
7452 val32 = rtl8xxxu_read32(priv, REG_OFDM0_FA_RSTC);
7453 val32 |= BIT(7);
7454 rtl8xxxu_write32(priv, REG_OFDM0_FA_RSTC, val32);
7455}
7456
Jes Sorensen89c2a092016-04-14 14:58:44 -04007457static void rtl8xxxu_old_init_queue_reserved_page(struct rtl8xxxu_priv *priv)
7458{
7459 u8 val8;
7460 u32 val32;
7461
7462 if (priv->ep_tx_normal_queue)
7463 val8 = TX_PAGE_NUM_NORM_PQ;
7464 else
7465 val8 = 0;
7466
7467 rtl8xxxu_write8(priv, REG_RQPN_NPQ, val8);
7468
7469 val32 = (TX_PAGE_NUM_PUBQ << RQPN_PUB_PQ_SHIFT) | RQPN_LOAD;
7470
7471 if (priv->ep_tx_high_queue)
7472 val32 |= (TX_PAGE_NUM_HI_PQ << RQPN_HI_PQ_SHIFT);
7473 if (priv->ep_tx_low_queue)
7474 val32 |= (TX_PAGE_NUM_LO_PQ << RQPN_LO_PQ_SHIFT);
7475
7476 rtl8xxxu_write32(priv, REG_RQPN, val32);
7477}
7478
7479static void rtl8xxxu_init_queue_reserved_page(struct rtl8xxxu_priv *priv)
7480{
7481 struct rtl8xxxu_fileops *fops = priv->fops;
7482 u32 hq, lq, nq, eq, pubq;
7483 u32 val32;
7484
7485 hq = 0;
7486 lq = 0;
7487 nq = 0;
7488 eq = 0;
7489 pubq = 0;
7490
7491 if (priv->ep_tx_high_queue)
7492 hq = fops->page_num_hi;
7493 if (priv->ep_tx_low_queue)
7494 lq = fops->page_num_lo;
7495 if (priv->ep_tx_normal_queue)
7496 nq = fops->page_num_norm;
7497
7498 val32 = (nq << RQPN_NPQ_SHIFT) | (eq << RQPN_EPQ_SHIFT);
7499 rtl8xxxu_write32(priv, REG_RQPN_NPQ, val32);
7500
7501 pubq = fops->total_page_num - hq - lq - nq;
7502
7503 val32 = RQPN_LOAD;
7504 val32 |= (hq << RQPN_HI_PQ_SHIFT);
7505 val32 |= (lq << RQPN_LO_PQ_SHIFT);
7506 val32 |= (pubq << RQPN_PUB_PQ_SHIFT);
7507
7508 rtl8xxxu_write32(priv, REG_RQPN, val32);
7509}
7510
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007511static int rtl8xxxu_init_device(struct ieee80211_hw *hw)
7512{
7513 struct rtl8xxxu_priv *priv = hw->priv;
7514 struct device *dev = &priv->udev->dev;
7515 struct rtl8xxxu_rfregval *rftable;
7516 bool macpower;
7517 int ret;
7518 u8 val8;
7519 u16 val16;
7520 u32 val32;
7521
7522 /* Check if MAC is already powered on */
7523 val8 = rtl8xxxu_read8(priv, REG_CR);
7524
7525 /*
7526 * Fix 92DU-VC S3 hang with the reason is that secondary mac is not
7527 * initialized. First MAC returns 0xea, second MAC returns 0x00
7528 */
7529 if (val8 == 0xea)
7530 macpower = false;
7531 else
7532 macpower = true;
7533
7534 ret = priv->fops->power_on(priv);
7535 if (ret < 0) {
7536 dev_warn(dev, "%s: Failed power on\n", __func__);
7537 goto exit;
7538 }
7539
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007540 if (!macpower) {
Jes Sorensen89c2a092016-04-14 14:58:44 -04007541 if (priv->fops->total_page_num)
7542 rtl8xxxu_init_queue_reserved_page(priv);
Jes Sorensen59b24da2016-04-14 14:58:43 -04007543 else
Jes Sorensen89c2a092016-04-14 14:58:44 -04007544 rtl8xxxu_old_init_queue_reserved_page(priv);
Jes Sorensen07bb46b2016-02-29 17:04:05 -05007545 }
7546
Jes Sorensen59b24da2016-04-14 14:58:43 -04007547 ret = rtl8xxxu_init_queue_priority(priv);
7548 dev_dbg(dev, "%s: init_queue_priority %i\n", __func__, ret);
7549 if (ret)
7550 goto exit;
7551
7552 /*
7553 * Set RX page boundary
7554 */
Jes Sorensen24e8e7e2016-04-14 14:59:01 -04007555 rtl8xxxu_write16(priv, REG_TRXFF_BNDY + 2, priv->fops->trxff_boundary);
Jes Sorensen59b24da2016-04-14 14:58:43 -04007556
Jes Sorensena47b9d42016-02-29 17:04:06 -05007557 ret = rtl8xxxu_download_firmware(priv);
7558 dev_dbg(dev, "%s: download_fiwmare %i\n", __func__, ret);
7559 if (ret)
7560 goto exit;
7561 ret = rtl8xxxu_start_firmware(priv);
7562 dev_dbg(dev, "%s: start_fiwmare %i\n", __func__, ret);
7563 if (ret)
7564 goto exit;
7565
Jes Sorensen6431ea02016-02-29 17:04:21 -05007566 /* Solve too many protocol error on USB bus */
7567 /* Can't do this for 8188/8192 UMC A cut parts */
Jes Sorensenba17d822016-03-31 17:08:39 -04007568 if (priv->rtl_chip == RTL8723A ||
7569 ((priv->rtl_chip == RTL8192C || priv->rtl_chip == RTL8191C ||
7570 priv->rtl_chip == RTL8188C) &&
Jes Sorensen6431ea02016-02-29 17:04:21 -05007571 (priv->chip_cut || !priv->vendor_umc))) {
7572 rtl8xxxu_write8(priv, 0xfe40, 0xe6);
7573 rtl8xxxu_write8(priv, 0xfe41, 0x94);
7574 rtl8xxxu_write8(priv, 0xfe42, 0x80);
7575
7576 rtl8xxxu_write8(priv, 0xfe40, 0xe0);
7577 rtl8xxxu_write8(priv, 0xfe41, 0x19);
7578 rtl8xxxu_write8(priv, 0xfe42, 0x80);
7579
7580 rtl8xxxu_write8(priv, 0xfe40, 0xe5);
7581 rtl8xxxu_write8(priv, 0xfe41, 0x91);
7582 rtl8xxxu_write8(priv, 0xfe42, 0x80);
7583
7584 rtl8xxxu_write8(priv, 0xfe40, 0xe2);
7585 rtl8xxxu_write8(priv, 0xfe41, 0x81);
7586 rtl8xxxu_write8(priv, 0xfe42, 0x80);
7587 }
7588
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05007589 if (priv->fops->phy_init_antenna_selection)
7590 priv->fops->phy_init_antenna_selection(priv);
7591
Jes Sorensenc606e662016-04-07 14:19:16 -04007592 ret = rtl8xxxu_init_mac(priv);
Jes Sorensenb7dd8ff2016-02-29 17:04:17 -05007593
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007594 dev_dbg(dev, "%s: init_mac %i\n", __func__, ret);
7595 if (ret)
7596 goto exit;
7597
7598 ret = rtl8xxxu_init_phy_bb(priv);
7599 dev_dbg(dev, "%s: init_phy_bb %i\n", __func__, ret);
7600 if (ret)
7601 goto exit;
7602
Jes Sorensenba17d822016-03-31 17:08:39 -04007603 switch(priv->rtl_chip) {
7604 case RTL8723A:
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007605 rftable = rtl8723au_radioa_1t_init_table;
7606 ret = rtl8xxxu_init_phy_rf(priv, rftable, RF_A);
7607 break;
Jes Sorensenba17d822016-03-31 17:08:39 -04007608 case RTL8723B:
Jes Sorensen22a31d42016-02-29 17:04:15 -05007609 rftable = rtl8723bu_radioa_1t_init_table;
7610 ret = rtl8xxxu_init_phy_rf(priv, rftable, RF_A);
Jes Sorensen5ac61782016-02-29 17:05:05 -05007611 /*
7612 * PHY LCK
7613 */
7614 rtl8xxxu_write_rfreg(priv, RF_A, 0xb0, 0xdfbe0);
7615 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_MODE_AG, 0x8c01);
7616 msleep(200);
7617 rtl8xxxu_write_rfreg(priv, RF_A, 0xb0, 0xdffe0);
Jes Sorensen22a31d42016-02-29 17:04:15 -05007618 break;
Jes Sorensenba17d822016-03-31 17:08:39 -04007619 case RTL8188C:
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007620 if (priv->hi_pa)
7621 rftable = rtl8188ru_radioa_1t_highpa_table;
7622 else
7623 rftable = rtl8192cu_radioa_1t_init_table;
7624 ret = rtl8xxxu_init_phy_rf(priv, rftable, RF_A);
7625 break;
Jes Sorensenba17d822016-03-31 17:08:39 -04007626 case RTL8191C:
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007627 rftable = rtl8192cu_radioa_1t_init_table;
7628 ret = rtl8xxxu_init_phy_rf(priv, rftable, RF_A);
7629 break;
Jes Sorensenba17d822016-03-31 17:08:39 -04007630 case RTL8192C:
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007631 rftable = rtl8192cu_radioa_2t_init_table;
7632 ret = rtl8xxxu_init_phy_rf(priv, rftable, RF_A);
7633 if (ret)
7634 break;
7635 rftable = rtl8192cu_radiob_2t_init_table;
7636 ret = rtl8xxxu_init_phy_rf(priv, rftable, RF_B);
7637 break;
Jes Sorensen19102f82016-04-07 14:19:19 -04007638 case RTL8192E:
7639 rftable = rtl8192eu_radioa_init_table;
7640 ret = rtl8xxxu_init_phy_rf(priv, rftable, RF_A);
7641 if (ret)
7642 break;
7643 rftable = rtl8192eu_radiob_init_table;
7644 ret = rtl8xxxu_init_phy_rf(priv, rftable, RF_B);
7645 break;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007646 default:
7647 ret = -EINVAL;
7648 }
7649
7650 if (ret)
7651 goto exit;
7652
Jes Sorensenc1578632016-04-14 14:58:42 -04007653 /* RFSW Control - clear bit 14 ?? */
Jes Sorensenb8169012016-04-14 14:58:47 -04007654 if (priv->rtl_chip != RTL8723B && priv->rtl_chip != RTL8192E)
Jes Sorensenc1578632016-04-14 14:58:42 -04007655 rtl8xxxu_write32(priv, REG_FPGA0_TX_INFO, 0x00000003);
7656 /* 0x07000760 */
7657 if (priv->rtl_chip == RTL8192E) {
7658 val32 = 0;
7659 } else {
7660 val32 = FPGA0_RF_TRSW | FPGA0_RF_TRSWB | FPGA0_RF_ANTSW |
7661 FPGA0_RF_ANTSWB | FPGA0_RF_PAPE |
7662 ((FPGA0_RF_ANTSW | FPGA0_RF_ANTSWB | FPGA0_RF_PAPE) <<
7663 FPGA0_RF_BD_CTRL_SHIFT);
7664 }
7665 rtl8xxxu_write32(priv, REG_FPGA0_XAB_RF_SW_CTRL, val32);
7666 /* 0x860[6:5]= 00 - why? - this sets antenna B */
7667 if (priv->rtl_chip != RTL8192E)
7668 rtl8xxxu_write32(priv, REG_FPGA0_XA_RF_INT_OE, 0x66f60210);
7669
7670 priv->rf_mode_ag[0] = rtl8xxxu_read_rfreg(priv, RF_A,
7671 RF6052_REG_MODE_AG);
7672
Jes Sorensenf2a41632016-02-29 17:05:09 -05007673 if (!macpower) {
Jes Sorensen1f1b20f2016-02-29 17:05:00 -05007674 /*
7675 * Set TX buffer boundary
7676 */
Jes Sorensen80805aa2016-04-07 14:19:18 -04007677 if (priv->rtl_chip == RTL8192E)
7678 val8 = TX_TOTAL_PAGE_NUM_8192E + 1;
7679 else
7680 val8 = TX_TOTAL_PAGE_NUM + 1;
Jes Sorensen1f1b20f2016-02-29 17:05:00 -05007681
Jes Sorensenba17d822016-03-31 17:08:39 -04007682 if (priv->rtl_chip == RTL8723B)
Jes Sorensen1f1b20f2016-02-29 17:05:00 -05007683 val8 -= 1;
7684
7685 rtl8xxxu_write8(priv, REG_TXPKTBUF_BCNQ_BDNY, val8);
7686 rtl8xxxu_write8(priv, REG_TXPKTBUF_MGQ_BDNY, val8);
7687 rtl8xxxu_write8(priv, REG_TXPKTBUF_WMAC_LBK_BF_HD, val8);
7688 rtl8xxxu_write8(priv, REG_TRXFF_BNDY, val8);
7689 rtl8xxxu_write8(priv, REG_TDECTRL + 1, val8);
7690 }
7691
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007692 /*
7693 * Transfer page size is always 128
7694 */
Jes Sorensenba17d822016-03-31 17:08:39 -04007695 if (priv->rtl_chip == RTL8723B)
Jes Sorensenb87212c2016-02-29 17:05:01 -05007696 val8 = (PBP_PAGE_SIZE_256 << PBP_PAGE_SIZE_RX_SHIFT) |
7697 (PBP_PAGE_SIZE_256 << PBP_PAGE_SIZE_TX_SHIFT);
7698 else
7699 val8 = (PBP_PAGE_SIZE_128 << PBP_PAGE_SIZE_RX_SHIFT) |
7700 (PBP_PAGE_SIZE_128 << PBP_PAGE_SIZE_TX_SHIFT);
Jes Sorensen2e7c7b32016-04-14 14:58:46 -04007701 if (priv->rtl_chip != RTL8192E)
7702 rtl8xxxu_write8(priv, REG_PBP, val8);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007703
Jes Sorensen59b24da2016-04-14 14:58:43 -04007704 dev_dbg(dev, "%s: macpower %i\n", __func__, macpower);
7705 if (!macpower) {
7706 ret = priv->fops->llt_init(priv, TX_TOTAL_PAGE_NUM);
7707 if (ret) {
7708 dev_warn(dev, "%s: LLT table init failed\n", __func__);
7709 goto exit;
7710 }
7711
7712 /*
Jes Sorensen0486e802016-04-14 14:58:45 -04007713 * Chip specific quirks
7714 */
7715 if (priv->rtl_chip == RTL8723A) {
7716 /* Fix USB interface interference issue */
7717 rtl8xxxu_write8(priv, 0xfe40, 0xe0);
7718 rtl8xxxu_write8(priv, 0xfe41, 0x8d);
7719 rtl8xxxu_write8(priv, 0xfe42, 0x80);
7720 rtl8xxxu_write32(priv, REG_TXDMA_OFFSET_CHK, 0xfd0320);
7721
7722 /* Reduce 80M spur */
7723 rtl8xxxu_write32(priv, REG_AFE_XTAL_CTRL, 0x0381808d);
7724 rtl8xxxu_write32(priv, REG_AFE_PLL_CTRL, 0xf0ffff83);
7725 rtl8xxxu_write32(priv, REG_AFE_PLL_CTRL, 0xf0ffff82);
7726 rtl8xxxu_write32(priv, REG_AFE_PLL_CTRL, 0xf0ffff83);
7727 } else {
7728 val32 = rtl8xxxu_read32(priv, REG_TXDMA_OFFSET_CHK);
7729 val32 |= TXDMA_OFFSET_DROP_DATA_EN;
7730 rtl8xxxu_write32(priv, REG_TXDMA_OFFSET_CHK, val32);
7731 }
7732
7733 /*
Jes Sorensen59b24da2016-04-14 14:58:43 -04007734 * Presumably this is for 8188EU as well
7735 * Enable TX report and TX report timer
7736 */
7737 if (priv->rtl_chip == RTL8723B) {
7738 val8 = rtl8xxxu_read8(priv, REG_TX_REPORT_CTRL);
7739 val8 |= TX_REPORT_CTRL_TIMER_ENABLE;
7740 rtl8xxxu_write8(priv, REG_TX_REPORT_CTRL, val8);
7741 /* Set MAX RPT MACID */
7742 rtl8xxxu_write8(priv, REG_TX_REPORT_CTRL + 1, 0x02);
7743 /* TX report Timer. Unit: 32us */
7744 rtl8xxxu_write16(priv, REG_TX_REPORT_TIME, 0xcdf0);
7745
7746 /* tmp ps ? */
7747 val8 = rtl8xxxu_read8(priv, 0xa3);
7748 val8 &= 0xf8;
7749 rtl8xxxu_write8(priv, 0xa3, val8);
7750 }
7751 }
7752
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007753 /*
7754 * Unit in 8 bytes, not obvious what it is used for
7755 */
7756 rtl8xxxu_write8(priv, REG_RX_DRVINFO_SZ, 4);
7757
Jes Sorensen57e5e2e2016-04-07 14:19:27 -04007758 if (priv->rtl_chip == RTL8192E) {
7759 rtl8xxxu_write32(priv, REG_HIMR0, 0x00);
7760 rtl8xxxu_write32(priv, REG_HIMR1, 0x00);
7761 } else {
7762 /*
7763 * Enable all interrupts - not obvious USB needs to do this
7764 */
7765 rtl8xxxu_write32(priv, REG_HISR, 0xffffffff);
7766 rtl8xxxu_write32(priv, REG_HIMR, 0xffffffff);
7767 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007768
7769 rtl8xxxu_set_mac(priv);
7770 rtl8xxxu_set_linktype(priv, NL80211_IFTYPE_STATION);
7771
7772 /*
7773 * Configure initial WMAC settings
7774 */
7775 val32 = RCR_ACCEPT_PHYS_MATCH | RCR_ACCEPT_MCAST | RCR_ACCEPT_BCAST |
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007776 RCR_ACCEPT_MGMT_FRAME | RCR_HTC_LOC_CTRL |
7777 RCR_APPEND_PHYSTAT | RCR_APPEND_ICV | RCR_APPEND_MIC;
7778 rtl8xxxu_write32(priv, REG_RCR, val32);
7779
7780 /*
7781 * Accept all multicast
7782 */
7783 rtl8xxxu_write32(priv, REG_MAR, 0xffffffff);
7784 rtl8xxxu_write32(priv, REG_MAR + 4, 0xffffffff);
7785
7786 /*
7787 * Init adaptive controls
7788 */
7789 val32 = rtl8xxxu_read32(priv, REG_RESPONSE_RATE_SET);
7790 val32 &= ~RESPONSE_RATE_BITMAP_ALL;
7791 val32 |= RESPONSE_RATE_RRSR_CCK_ONLY_1M;
7792 rtl8xxxu_write32(priv, REG_RESPONSE_RATE_SET, val32);
7793
7794 /* CCK = 0x0a, OFDM = 0x10 */
7795 rtl8xxxu_set_spec_sifs(priv, 0x10, 0x10);
7796 rtl8xxxu_set_retry(priv, 0x30, 0x30);
7797 rtl8xxxu_set_spec_sifs(priv, 0x0a, 0x10);
7798
7799 /*
7800 * Init EDCA
7801 */
7802 rtl8xxxu_write16(priv, REG_MAC_SPEC_SIFS, 0x100a);
7803
7804 /* Set CCK SIFS */
7805 rtl8xxxu_write16(priv, REG_SIFS_CCK, 0x100a);
7806
7807 /* Set OFDM SIFS */
7808 rtl8xxxu_write16(priv, REG_SIFS_OFDM, 0x100a);
7809
7810 /* TXOP */
7811 rtl8xxxu_write32(priv, REG_EDCA_BE_PARAM, 0x005ea42b);
7812 rtl8xxxu_write32(priv, REG_EDCA_BK_PARAM, 0x0000a44f);
7813 rtl8xxxu_write32(priv, REG_EDCA_VI_PARAM, 0x005ea324);
7814 rtl8xxxu_write32(priv, REG_EDCA_VO_PARAM, 0x002fa226);
7815
7816 /* Set data auto rate fallback retry count */
7817 rtl8xxxu_write32(priv, REG_DARFRC, 0x00000000);
7818 rtl8xxxu_write32(priv, REG_DARFRC + 4, 0x10080404);
7819 rtl8xxxu_write32(priv, REG_RARFRC, 0x04030201);
7820 rtl8xxxu_write32(priv, REG_RARFRC + 4, 0x08070605);
7821
7822 val8 = rtl8xxxu_read8(priv, REG_FWHW_TXQ_CTRL);
7823 val8 |= FWHW_TXQ_CTRL_AMPDU_RETRY;
7824 rtl8xxxu_write8(priv, REG_FWHW_TXQ_CTRL, val8);
7825
7826 /* Set ACK timeout */
7827 rtl8xxxu_write8(priv, REG_ACKTO, 0x40);
7828
7829 /*
7830 * Initialize beacon parameters
7831 */
7832 val16 = BEACON_DISABLE_TSF_UPDATE | (BEACON_DISABLE_TSF_UPDATE << 8);
7833 rtl8xxxu_write16(priv, REG_BEACON_CTRL, val16);
7834 rtl8xxxu_write16(priv, REG_TBTT_PROHIBIT, 0x6404);
7835 rtl8xxxu_write8(priv, REG_DRIVER_EARLY_INT, DRIVER_EARLY_INT_TIME);
7836 rtl8xxxu_write8(priv, REG_BEACON_DMA_TIME, BEACON_DMA_ATIME_INT_TIME);
7837 rtl8xxxu_write16(priv, REG_BEACON_TCFG, 0x660F);
7838
7839 /*
Jes Sorensenc3690602016-02-29 17:05:03 -05007840 * Initialize burst parameters
7841 */
Jes Sorensenba17d822016-03-31 17:08:39 -04007842 if (priv->rtl_chip == RTL8723B) {
Jes Sorensenc3690602016-02-29 17:05:03 -05007843 /*
7844 * For USB high speed set 512B packets
7845 */
7846 val8 = rtl8xxxu_read8(priv, REG_RXDMA_PRO_8723B);
7847 val8 &= ~(BIT(4) | BIT(5));
7848 val8 |= BIT(4);
7849 val8 |= BIT(1) | BIT(2) | BIT(3);
7850 rtl8xxxu_write8(priv, REG_RXDMA_PRO_8723B, val8);
7851
7852 /*
7853 * For USB high speed set 512B packets
7854 */
7855 val8 = rtl8xxxu_read8(priv, REG_HT_SINGLE_AMPDU_8723B);
7856 val8 |= BIT(7);
7857 rtl8xxxu_write8(priv, REG_HT_SINGLE_AMPDU_8723B, val8);
7858
7859 rtl8xxxu_write16(priv, REG_MAX_AGGR_NUM, 0x0c14);
7860 rtl8xxxu_write8(priv, REG_AMPDU_MAX_TIME_8723B, 0x5e);
7861 rtl8xxxu_write32(priv, REG_AGGLEN_LMT, 0xffffffff);
7862 rtl8xxxu_write8(priv, REG_RX_PKT_LIMIT, 0x18);
7863 rtl8xxxu_write8(priv, REG_PIFS, 0x00);
7864 rtl8xxxu_write8(priv, REG_USTIME_TSF_8723B, 0x50);
7865 rtl8xxxu_write8(priv, REG_USTIME_EDCA, 0x50);
7866
7867 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL);
7868 val8 |= BIT(5) | BIT(6);
7869 rtl8xxxu_write8(priv, REG_RSV_CTRL, val8);
7870 }
7871
Jes Sorensen3e88ca42016-02-29 17:05:08 -05007872 if (priv->fops->init_aggregation)
7873 priv->fops->init_aggregation(priv);
7874
Jes Sorensenc3690602016-02-29 17:05:03 -05007875 /*
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007876 * Enable CCK and OFDM block
7877 */
7878 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
7879 val32 |= (FPGA_RF_MODE_CCK | FPGA_RF_MODE_OFDM);
7880 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
7881
7882 /*
7883 * Invalidate all CAM entries - bit 30 is undocumented
7884 */
7885 rtl8xxxu_write32(priv, REG_CAM_CMD, CAM_CMD_POLLING | BIT(30));
7886
7887 /*
7888 * Start out with default power levels for channel 6, 20MHz
7889 */
Jes Sorensene796dab2016-02-29 17:05:19 -05007890 priv->fops->set_tx_power(priv, 1, false);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007891
7892 /* Let the 8051 take control of antenna setting */
Jes Sorensen5bdb6b02016-04-14 14:58:48 -04007893 if (priv->rtl_chip != RTL8192E) {
7894 val8 = rtl8xxxu_read8(priv, REG_LEDCFG2);
7895 val8 |= LEDCFG2_DPDT_SELECT;
7896 rtl8xxxu_write8(priv, REG_LEDCFG2, val8);
7897 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007898
7899 rtl8xxxu_write8(priv, REG_HWSEQ_CTRL, 0xff);
7900
7901 /* Disable BAR - not sure if this has any effect on USB */
7902 rtl8xxxu_write32(priv, REG_BAR_MODE_CTRL, 0x0201ffff);
7903
7904 rtl8xxxu_write16(priv, REG_FAST_EDCA_CTRL, 0);
7905
Jes Sorensen9c79bf92016-02-29 17:05:10 -05007906 if (priv->fops->init_statistics)
7907 priv->fops->init_statistics(priv);
7908
Jes Sorensenb052b7f2016-04-07 14:19:30 -04007909 if (priv->rtl_chip == RTL8192E) {
7910 /*
7911 * 0x4c6[3] 1: RTS BW = Data BW
7912 * 0: RTS BW depends on CCA / secondary CCA result.
7913 */
7914 val8 = rtl8xxxu_read8(priv, REG_QUEUE_CTRL);
7915 val8 &= ~BIT(3);
7916 rtl8xxxu_write8(priv, REG_QUEUE_CTRL, val8);
7917 /*
7918 * Reset USB mode switch setting
7919 */
7920 rtl8xxxu_write8(priv, REG_ACLK_MON, 0x00);
7921 }
7922
Jes Sorensenfa0f2d42016-02-29 17:04:37 -05007923 rtl8723a_phy_lc_calibrate(priv);
7924
Jes Sorensene1547c52016-02-29 17:04:35 -05007925 priv->fops->phy_iq_calibrate(priv);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007926
7927 /*
7928 * This should enable thermal meter
7929 */
Jes Sorensen55c0b6a2016-04-14 14:58:50 -04007930 if (priv->fops->tx_desc_size == sizeof(struct rtl8xxxu_txdesc40))
Jes Sorensen72143b92016-02-29 17:05:25 -05007931 rtl8xxxu_write_rfreg(priv,
7932 RF_A, RF6052_REG_T_METER_8723B, 0x37cf8);
7933 else
7934 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_T_METER, 0x60);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007935
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007936 /* Set NAV_UPPER to 30000us */
7937 val8 = ((30000 + NAV_UPPER_UNIT - 1) / NAV_UPPER_UNIT);
7938 rtl8xxxu_write8(priv, REG_NAV_UPPER, val8);
7939
Jes Sorensenba17d822016-03-31 17:08:39 -04007940 if (priv->rtl_chip == RTL8723A) {
Jes Sorensen4042e612016-02-03 13:40:01 -05007941 /*
7942 * 2011/03/09 MH debug only, UMC-B cut pass 2500 S5 test,
7943 * but we need to find root cause.
7944 * This is 8723au only.
7945 */
7946 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
7947 if ((val32 & 0xff000000) != 0x83000000) {
7948 val32 |= FPGA_RF_MODE_CCK;
7949 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
7950 }
Jes Sorensen3021e512016-04-07 14:19:28 -04007951 } else if (priv->rtl_chip == RTL8192E) {
7952 rtl8xxxu_write8(priv, REG_USB_HRPWM, 0x00);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007953 }
7954
7955 val32 = rtl8xxxu_read32(priv, REG_FWHW_TXQ_CTRL);
7956 val32 |= FWHW_TXQ_CTRL_XMIT_MGMT_ACK;
7957 /* ack for xmit mgmt frames. */
7958 rtl8xxxu_write32(priv, REG_FWHW_TXQ_CTRL, val32);
7959
Jes Sorensene1394fe2016-04-07 14:19:29 -04007960 if (priv->rtl_chip == RTL8192E) {
7961 /*
7962 * Fix LDPC rx hang issue.
7963 */
7964 val32 = rtl8xxxu_read32(priv, REG_AFE_MISC);
7965 rtl8xxxu_write8(priv, REG_8192E_LDOV12_CTRL, 0x75);
7966 val32 &= 0xfff00fff;
7967 val32 |= 0x0007e000;
7968 rtl8xxxu_write32(priv, REG_8192E_LDOV12_CTRL, val32);
7969 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007970exit:
7971 return ret;
7972}
7973
7974static void rtl8xxxu_disable_device(struct ieee80211_hw *hw)
7975{
7976 struct rtl8xxxu_priv *priv = hw->priv;
7977
Jes Sorensenfe37d5f2016-02-29 17:05:47 -05007978 priv->fops->power_off(priv);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007979}
7980
7981static void rtl8xxxu_cam_write(struct rtl8xxxu_priv *priv,
7982 struct ieee80211_key_conf *key, const u8 *mac)
7983{
7984 u32 cmd, val32, addr, ctrl;
7985 int j, i, tmp_debug;
7986
7987 tmp_debug = rtl8xxxu_debug;
7988 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_KEY)
7989 rtl8xxxu_debug |= RTL8XXXU_DEBUG_REG_WRITE;
7990
7991 /*
7992 * This is a bit of a hack - the lower bits of the cipher
7993 * suite selector happens to match the cipher index in the CAM
7994 */
7995 addr = key->keyidx << CAM_CMD_KEY_SHIFT;
7996 ctrl = (key->cipher & 0x0f) << 2 | key->keyidx | CAM_WRITE_VALID;
7997
7998 for (j = 5; j >= 0; j--) {
7999 switch (j) {
8000 case 0:
8001 val32 = ctrl | (mac[0] << 16) | (mac[1] << 24);
8002 break;
8003 case 1:
8004 val32 = mac[2] | (mac[3] << 8) |
8005 (mac[4] << 16) | (mac[5] << 24);
8006 break;
8007 default:
8008 i = (j - 2) << 2;
8009 val32 = key->key[i] | (key->key[i + 1] << 8) |
8010 key->key[i + 2] << 16 | key->key[i + 3] << 24;
8011 break;
8012 }
8013
8014 rtl8xxxu_write32(priv, REG_CAM_WRITE, val32);
8015 cmd = CAM_CMD_POLLING | CAM_CMD_WRITE | (addr + j);
8016 rtl8xxxu_write32(priv, REG_CAM_CMD, cmd);
8017 udelay(100);
8018 }
8019
8020 rtl8xxxu_debug = tmp_debug;
8021}
8022
8023static void rtl8xxxu_sw_scan_start(struct ieee80211_hw *hw,
Jes Sorensen56e43742016-02-03 13:39:50 -05008024 struct ieee80211_vif *vif, const u8 *mac)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008025{
8026 struct rtl8xxxu_priv *priv = hw->priv;
8027 u8 val8;
8028
8029 val8 = rtl8xxxu_read8(priv, REG_BEACON_CTRL);
8030 val8 |= BEACON_DISABLE_TSF_UPDATE;
8031 rtl8xxxu_write8(priv, REG_BEACON_CTRL, val8);
8032}
8033
8034static void rtl8xxxu_sw_scan_complete(struct ieee80211_hw *hw,
8035 struct ieee80211_vif *vif)
8036{
8037 struct rtl8xxxu_priv *priv = hw->priv;
8038 u8 val8;
8039
8040 val8 = rtl8xxxu_read8(priv, REG_BEACON_CTRL);
8041 val8 &= ~BEACON_DISABLE_TSF_UPDATE;
8042 rtl8xxxu_write8(priv, REG_BEACON_CTRL, val8);
8043}
8044
Jes Sorensenf653e692016-02-29 17:05:38 -05008045static void rtl8723au_update_rate_mask(struct rtl8xxxu_priv *priv,
8046 u32 ramask, int sgi)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008047{
8048 struct h2c_cmd h2c;
8049
Jes Sorensenf653e692016-02-29 17:05:38 -05008050 memset(&h2c, 0, sizeof(struct h2c_cmd));
8051
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008052 h2c.ramask.cmd = H2C_SET_RATE_MASK;
8053 h2c.ramask.mask_lo = cpu_to_le16(ramask & 0xffff);
8054 h2c.ramask.mask_hi = cpu_to_le16(ramask >> 16);
8055
8056 h2c.ramask.arg = 0x80;
8057 if (sgi)
8058 h2c.ramask.arg |= 0x20;
8059
Jes Sorensen7ff8c1a2016-02-29 17:04:32 -05008060 dev_dbg(&priv->udev->dev, "%s: rate mask %08x, arg %02x, size %zi\n",
Jes Sorensen8da91572016-02-29 17:04:29 -05008061 __func__, ramask, h2c.ramask.arg, sizeof(h2c.ramask));
8062 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.ramask));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008063}
8064
Jes Sorensenf653e692016-02-29 17:05:38 -05008065static void rtl8723bu_update_rate_mask(struct rtl8xxxu_priv *priv,
8066 u32 ramask, int sgi)
8067{
8068 struct h2c_cmd h2c;
8069 u8 bw = 0;
8070
8071 memset(&h2c, 0, sizeof(struct h2c_cmd));
8072
8073 h2c.b_macid_cfg.cmd = H2C_8723B_MACID_CFG_RAID;
8074 h2c.b_macid_cfg.ramask0 = ramask & 0xff;
8075 h2c.b_macid_cfg.ramask1 = (ramask >> 8) & 0xff;
8076 h2c.b_macid_cfg.ramask2 = (ramask >> 16) & 0xff;
8077 h2c.b_macid_cfg.ramask3 = (ramask >> 24) & 0xff;
8078
8079 h2c.ramask.arg = 0x80;
8080 h2c.b_macid_cfg.data1 = 0;
8081 if (sgi)
8082 h2c.b_macid_cfg.data1 |= BIT(7);
8083
8084 h2c.b_macid_cfg.data2 = bw;
8085
8086 dev_dbg(&priv->udev->dev, "%s: rate mask %08x, arg %02x, size %zi\n",
8087 __func__, ramask, h2c.ramask.arg, sizeof(h2c.b_macid_cfg));
8088 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.b_macid_cfg));
8089}
8090
Jes Sorensen7d794ea2016-02-29 17:05:39 -05008091static void rtl8723au_report_connect(struct rtl8xxxu_priv *priv,
8092 u8 macid, bool connect)
8093{
8094 struct h2c_cmd h2c;
8095
8096 memset(&h2c, 0, sizeof(struct h2c_cmd));
8097
8098 h2c.joinbss.cmd = H2C_JOIN_BSS_REPORT;
8099
8100 if (connect)
8101 h2c.joinbss.data = H2C_JOIN_BSS_CONNECT;
8102 else
8103 h2c.joinbss.data = H2C_JOIN_BSS_DISCONNECT;
8104
8105 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.joinbss));
8106}
8107
8108static void rtl8723bu_report_connect(struct rtl8xxxu_priv *priv,
8109 u8 macid, bool connect)
8110{
8111 struct h2c_cmd h2c;
8112
8113 memset(&h2c, 0, sizeof(struct h2c_cmd));
8114
8115 h2c.media_status_rpt.cmd = H2C_8723B_MEDIA_STATUS_RPT;
8116 if (connect)
8117 h2c.media_status_rpt.parm |= BIT(0);
8118 else
8119 h2c.media_status_rpt.parm &= ~BIT(0);
8120
8121 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.media_status_rpt));
8122}
8123
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008124static void rtl8xxxu_set_basic_rates(struct rtl8xxxu_priv *priv, u32 rate_cfg)
8125{
8126 u32 val32;
8127 u8 rate_idx = 0;
8128
8129 rate_cfg &= RESPONSE_RATE_BITMAP_ALL;
8130
8131 val32 = rtl8xxxu_read32(priv, REG_RESPONSE_RATE_SET);
8132 val32 &= ~RESPONSE_RATE_BITMAP_ALL;
8133 val32 |= rate_cfg;
8134 rtl8xxxu_write32(priv, REG_RESPONSE_RATE_SET, val32);
8135
8136 dev_dbg(&priv->udev->dev, "%s: rates %08x\n", __func__, rate_cfg);
8137
8138 while (rate_cfg) {
8139 rate_cfg = (rate_cfg >> 1);
8140 rate_idx++;
8141 }
8142 rtl8xxxu_write8(priv, REG_INIRTS_RATE_SEL, rate_idx);
8143}
8144
8145static void
8146rtl8xxxu_bss_info_changed(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
8147 struct ieee80211_bss_conf *bss_conf, u32 changed)
8148{
8149 struct rtl8xxxu_priv *priv = hw->priv;
8150 struct device *dev = &priv->udev->dev;
8151 struct ieee80211_sta *sta;
8152 u32 val32;
8153 u8 val8;
8154
8155 if (changed & BSS_CHANGED_ASSOC) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008156 dev_dbg(dev, "Changed ASSOC: %i!\n", bss_conf->assoc);
8157
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008158 rtl8xxxu_set_linktype(priv, vif->type);
8159
8160 if (bss_conf->assoc) {
8161 u32 ramask;
8162 int sgi = 0;
8163
8164 rcu_read_lock();
8165 sta = ieee80211_find_sta(vif, bss_conf->bssid);
8166 if (!sta) {
8167 dev_info(dev, "%s: ASSOC no sta found\n",
8168 __func__);
8169 rcu_read_unlock();
8170 goto error;
8171 }
8172
8173 if (sta->ht_cap.ht_supported)
8174 dev_info(dev, "%s: HT supported\n", __func__);
8175 if (sta->vht_cap.vht_supported)
8176 dev_info(dev, "%s: VHT supported\n", __func__);
8177
8178 /* TODO: Set bits 28-31 for rate adaptive id */
8179 ramask = (sta->supp_rates[0] & 0xfff) |
8180 sta->ht_cap.mcs.rx_mask[0] << 12 |
8181 sta->ht_cap.mcs.rx_mask[1] << 20;
8182 if (sta->ht_cap.cap &
8183 (IEEE80211_HT_CAP_SGI_40 | IEEE80211_HT_CAP_SGI_20))
8184 sgi = 1;
8185 rcu_read_unlock();
8186
Jes Sorensenf653e692016-02-29 17:05:38 -05008187 priv->fops->update_rate_mask(priv, ramask, sgi);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008188
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008189 rtl8xxxu_write8(priv, REG_BCN_MAX_ERR, 0xff);
8190
8191 rtl8723a_stop_tx_beacon(priv);
8192
8193 /* joinbss sequence */
8194 rtl8xxxu_write16(priv, REG_BCN_PSR_RPT,
8195 0xc000 | bss_conf->aid);
8196
Jes Sorensen7d794ea2016-02-29 17:05:39 -05008197 priv->fops->report_connect(priv, 0, true);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008198 } else {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008199 val8 = rtl8xxxu_read8(priv, REG_BEACON_CTRL);
8200 val8 |= BEACON_DISABLE_TSF_UPDATE;
8201 rtl8xxxu_write8(priv, REG_BEACON_CTRL, val8);
8202
Jes Sorensen7d794ea2016-02-29 17:05:39 -05008203 priv->fops->report_connect(priv, 0, false);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008204 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008205 }
8206
8207 if (changed & BSS_CHANGED_ERP_PREAMBLE) {
8208 dev_dbg(dev, "Changed ERP_PREAMBLE: Use short preamble %i\n",
8209 bss_conf->use_short_preamble);
8210 val32 = rtl8xxxu_read32(priv, REG_RESPONSE_RATE_SET);
8211 if (bss_conf->use_short_preamble)
8212 val32 |= RSR_ACK_SHORT_PREAMBLE;
8213 else
8214 val32 &= ~RSR_ACK_SHORT_PREAMBLE;
8215 rtl8xxxu_write32(priv, REG_RESPONSE_RATE_SET, val32);
8216 }
8217
8218 if (changed & BSS_CHANGED_ERP_SLOT) {
8219 dev_dbg(dev, "Changed ERP_SLOT: short_slot_time %i\n",
8220 bss_conf->use_short_slot);
8221
8222 if (bss_conf->use_short_slot)
8223 val8 = 9;
8224 else
8225 val8 = 20;
8226 rtl8xxxu_write8(priv, REG_SLOT, val8);
8227 }
8228
8229 if (changed & BSS_CHANGED_BSSID) {
8230 dev_dbg(dev, "Changed BSSID!\n");
8231 rtl8xxxu_set_bssid(priv, bss_conf->bssid);
8232 }
8233
8234 if (changed & BSS_CHANGED_BASIC_RATES) {
8235 dev_dbg(dev, "Changed BASIC_RATES!\n");
8236 rtl8xxxu_set_basic_rates(priv, bss_conf->basic_rates);
8237 }
8238error:
8239 return;
8240}
8241
8242static u32 rtl8xxxu_80211_to_rtl_queue(u32 queue)
8243{
8244 u32 rtlqueue;
8245
8246 switch (queue) {
8247 case IEEE80211_AC_VO:
8248 rtlqueue = TXDESC_QUEUE_VO;
8249 break;
8250 case IEEE80211_AC_VI:
8251 rtlqueue = TXDESC_QUEUE_VI;
8252 break;
8253 case IEEE80211_AC_BE:
8254 rtlqueue = TXDESC_QUEUE_BE;
8255 break;
8256 case IEEE80211_AC_BK:
8257 rtlqueue = TXDESC_QUEUE_BK;
8258 break;
8259 default:
8260 rtlqueue = TXDESC_QUEUE_BE;
8261 }
8262
8263 return rtlqueue;
8264}
8265
8266static u32 rtl8xxxu_queue_select(struct ieee80211_hw *hw, struct sk_buff *skb)
8267{
8268 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
8269 u32 queue;
8270
8271 if (ieee80211_is_mgmt(hdr->frame_control))
8272 queue = TXDESC_QUEUE_MGNT;
8273 else
8274 queue = rtl8xxxu_80211_to_rtl_queue(skb_get_queue_mapping(skb));
8275
8276 return queue;
8277}
8278
Jes Sorensen179e1742016-02-29 17:05:27 -05008279/*
8280 * Despite newer chips 8723b/8812/8821 having a larger TX descriptor
8281 * format. The descriptor checksum is still only calculated over the
8282 * initial 32 bytes of the descriptor!
8283 */
Jes Sorensendbb28962016-03-31 17:08:33 -04008284static void rtl8xxxu_calc_tx_desc_csum(struct rtl8xxxu_txdesc32 *tx_desc)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008285{
8286 __le16 *ptr = (__le16 *)tx_desc;
8287 u16 csum = 0;
8288 int i;
8289
8290 /*
8291 * Clear csum field before calculation, as the csum field is
8292 * in the middle of the struct.
8293 */
8294 tx_desc->csum = cpu_to_le16(0);
8295
Jes Sorensendbb28962016-03-31 17:08:33 -04008296 for (i = 0; i < (sizeof(struct rtl8xxxu_txdesc32) / sizeof(u16)); i++)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008297 csum = csum ^ le16_to_cpu(ptr[i]);
8298
8299 tx_desc->csum |= cpu_to_le16(csum);
8300}
8301
8302static void rtl8xxxu_free_tx_resources(struct rtl8xxxu_priv *priv)
8303{
8304 struct rtl8xxxu_tx_urb *tx_urb, *tmp;
8305 unsigned long flags;
8306
8307 spin_lock_irqsave(&priv->tx_urb_lock, flags);
8308 list_for_each_entry_safe(tx_urb, tmp, &priv->tx_urb_free_list, list) {
8309 list_del(&tx_urb->list);
8310 priv->tx_urb_free_count--;
8311 usb_free_urb(&tx_urb->urb);
8312 }
8313 spin_unlock_irqrestore(&priv->tx_urb_lock, flags);
8314}
8315
8316static struct rtl8xxxu_tx_urb *
8317rtl8xxxu_alloc_tx_urb(struct rtl8xxxu_priv *priv)
8318{
8319 struct rtl8xxxu_tx_urb *tx_urb;
8320 unsigned long flags;
8321
8322 spin_lock_irqsave(&priv->tx_urb_lock, flags);
8323 tx_urb = list_first_entry_or_null(&priv->tx_urb_free_list,
8324 struct rtl8xxxu_tx_urb, list);
8325 if (tx_urb) {
8326 list_del(&tx_urb->list);
8327 priv->tx_urb_free_count--;
8328 if (priv->tx_urb_free_count < RTL8XXXU_TX_URB_LOW_WATER &&
8329 !priv->tx_stopped) {
8330 priv->tx_stopped = true;
8331 ieee80211_stop_queues(priv->hw);
8332 }
8333 }
8334
8335 spin_unlock_irqrestore(&priv->tx_urb_lock, flags);
8336
8337 return tx_urb;
8338}
8339
8340static void rtl8xxxu_free_tx_urb(struct rtl8xxxu_priv *priv,
8341 struct rtl8xxxu_tx_urb *tx_urb)
8342{
8343 unsigned long flags;
8344
8345 INIT_LIST_HEAD(&tx_urb->list);
8346
8347 spin_lock_irqsave(&priv->tx_urb_lock, flags);
8348
8349 list_add(&tx_urb->list, &priv->tx_urb_free_list);
8350 priv->tx_urb_free_count++;
8351 if (priv->tx_urb_free_count > RTL8XXXU_TX_URB_HIGH_WATER &&
8352 priv->tx_stopped) {
8353 priv->tx_stopped = false;
8354 ieee80211_wake_queues(priv->hw);
8355 }
8356
8357 spin_unlock_irqrestore(&priv->tx_urb_lock, flags);
8358}
8359
8360static void rtl8xxxu_tx_complete(struct urb *urb)
8361{
8362 struct sk_buff *skb = (struct sk_buff *)urb->context;
8363 struct ieee80211_tx_info *tx_info;
8364 struct ieee80211_hw *hw;
Jes Sorensen179e1742016-02-29 17:05:27 -05008365 struct rtl8xxxu_priv *priv;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008366 struct rtl8xxxu_tx_urb *tx_urb =
8367 container_of(urb, struct rtl8xxxu_tx_urb, urb);
8368
8369 tx_info = IEEE80211_SKB_CB(skb);
8370 hw = tx_info->rate_driver_data[0];
Jes Sorensen179e1742016-02-29 17:05:27 -05008371 priv = hw->priv;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008372
Jes Sorensen179e1742016-02-29 17:05:27 -05008373 skb_pull(skb, priv->fops->tx_desc_size);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008374
8375 ieee80211_tx_info_clear_status(tx_info);
8376 tx_info->status.rates[0].idx = -1;
8377 tx_info->status.rates[0].count = 0;
8378
8379 if (!urb->status)
8380 tx_info->flags |= IEEE80211_TX_STAT_ACK;
8381
8382 ieee80211_tx_status_irqsafe(hw, skb);
8383
Jes Sorensen179e1742016-02-29 17:05:27 -05008384 rtl8xxxu_free_tx_urb(priv, tx_urb);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008385}
8386
8387static void rtl8xxxu_dump_action(struct device *dev,
8388 struct ieee80211_hdr *hdr)
8389{
8390 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)hdr;
8391 u16 cap, timeout;
8392
8393 if (!(rtl8xxxu_debug & RTL8XXXU_DEBUG_ACTION))
8394 return;
8395
8396 switch (mgmt->u.action.u.addba_resp.action_code) {
8397 case WLAN_ACTION_ADDBA_RESP:
8398 cap = le16_to_cpu(mgmt->u.action.u.addba_resp.capab);
8399 timeout = le16_to_cpu(mgmt->u.action.u.addba_resp.timeout);
8400 dev_info(dev, "WLAN_ACTION_ADDBA_RESP: "
8401 "timeout %i, tid %02x, buf_size %02x, policy %02x, "
8402 "status %02x\n",
8403 timeout,
8404 (cap & IEEE80211_ADDBA_PARAM_TID_MASK) >> 2,
8405 (cap & IEEE80211_ADDBA_PARAM_BUF_SIZE_MASK) >> 6,
8406 (cap >> 1) & 0x1,
8407 le16_to_cpu(mgmt->u.action.u.addba_resp.status));
8408 break;
8409 case WLAN_ACTION_ADDBA_REQ:
8410 cap = le16_to_cpu(mgmt->u.action.u.addba_req.capab);
8411 timeout = le16_to_cpu(mgmt->u.action.u.addba_req.timeout);
8412 dev_info(dev, "WLAN_ACTION_ADDBA_REQ: "
8413 "timeout %i, tid %02x, buf_size %02x, policy %02x\n",
8414 timeout,
8415 (cap & IEEE80211_ADDBA_PARAM_TID_MASK) >> 2,
8416 (cap & IEEE80211_ADDBA_PARAM_BUF_SIZE_MASK) >> 6,
8417 (cap >> 1) & 0x1);
8418 break;
8419 default:
8420 dev_info(dev, "action frame %02x\n",
8421 mgmt->u.action.u.addba_resp.action_code);
8422 break;
8423 }
8424}
8425
8426static void rtl8xxxu_tx(struct ieee80211_hw *hw,
8427 struct ieee80211_tx_control *control,
8428 struct sk_buff *skb)
8429{
8430 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
8431 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
8432 struct ieee80211_rate *tx_rate = ieee80211_get_tx_rate(hw, tx_info);
8433 struct rtl8xxxu_priv *priv = hw->priv;
Jes Sorensendbb28962016-03-31 17:08:33 -04008434 struct rtl8xxxu_txdesc32 *tx_desc;
8435 struct rtl8xxxu_txdesc40 *tx_desc40;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008436 struct rtl8xxxu_tx_urb *tx_urb;
8437 struct ieee80211_sta *sta = NULL;
8438 struct ieee80211_vif *vif = tx_info->control.vif;
8439 struct device *dev = &priv->udev->dev;
8440 u32 queue, rate;
8441 u16 pktlen = skb->len;
8442 u16 seq_number;
8443 u16 rate_flag = tx_info->control.rates[0].flags;
Jes Sorensen179e1742016-02-29 17:05:27 -05008444 int tx_desc_size = priv->fops->tx_desc_size;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008445 int ret;
Jes Sorensencc2646d2016-02-29 17:05:32 -05008446 bool usedesc40, ampdu_enable;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008447
Jes Sorensen179e1742016-02-29 17:05:27 -05008448 if (skb_headroom(skb) < tx_desc_size) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008449 dev_warn(dev,
8450 "%s: Not enough headroom (%i) for tx descriptor\n",
8451 __func__, skb_headroom(skb));
8452 goto error;
8453 }
8454
Jes Sorensen179e1742016-02-29 17:05:27 -05008455 if (unlikely(skb->len > (65535 - tx_desc_size))) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008456 dev_warn(dev, "%s: Trying to send over-sized skb (%i)\n",
8457 __func__, skb->len);
8458 goto error;
8459 }
8460
8461 tx_urb = rtl8xxxu_alloc_tx_urb(priv);
8462 if (!tx_urb) {
8463 dev_warn(dev, "%s: Unable to allocate tx urb\n", __func__);
8464 goto error;
8465 }
8466
8467 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_TX)
8468 dev_info(dev, "%s: TX rate: %d (%d), pkt size %d\n",
8469 __func__, tx_rate->bitrate, tx_rate->hw_value, pktlen);
8470
8471 if (ieee80211_is_action(hdr->frame_control))
8472 rtl8xxxu_dump_action(dev, hdr);
8473
Jes Sorensencc2646d2016-02-29 17:05:32 -05008474 usedesc40 = (tx_desc_size == 40);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008475 tx_info->rate_driver_data[0] = hw;
8476
8477 if (control && control->sta)
8478 sta = control->sta;
8479
Jes Sorensendbb28962016-03-31 17:08:33 -04008480 tx_desc = (struct rtl8xxxu_txdesc32 *)skb_push(skb, tx_desc_size);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008481
Jes Sorensen179e1742016-02-29 17:05:27 -05008482 memset(tx_desc, 0, tx_desc_size);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008483 tx_desc->pkt_size = cpu_to_le16(pktlen);
Jes Sorensen179e1742016-02-29 17:05:27 -05008484 tx_desc->pkt_offset = tx_desc_size;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008485
8486 tx_desc->txdw0 =
8487 TXDESC_OWN | TXDESC_FIRST_SEGMENT | TXDESC_LAST_SEGMENT;
8488 if (is_multicast_ether_addr(ieee80211_get_DA(hdr)) ||
8489 is_broadcast_ether_addr(ieee80211_get_DA(hdr)))
8490 tx_desc->txdw0 |= TXDESC_BROADMULTICAST;
8491
8492 queue = rtl8xxxu_queue_select(hw, skb);
8493 tx_desc->txdw1 = cpu_to_le32(queue << TXDESC_QUEUE_SHIFT);
8494
8495 if (tx_info->control.hw_key) {
8496 switch (tx_info->control.hw_key->cipher) {
8497 case WLAN_CIPHER_SUITE_WEP40:
8498 case WLAN_CIPHER_SUITE_WEP104:
8499 case WLAN_CIPHER_SUITE_TKIP:
8500 tx_desc->txdw1 |= cpu_to_le32(TXDESC_SEC_RC4);
8501 break;
8502 case WLAN_CIPHER_SUITE_CCMP:
8503 tx_desc->txdw1 |= cpu_to_le32(TXDESC_SEC_AES);
8504 break;
8505 default:
8506 break;
8507 }
8508 }
8509
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008510 /* (tx_info->flags & IEEE80211_TX_CTL_AMPDU) && */
Jes Sorensena40ace42016-02-29 17:05:31 -05008511 ampdu_enable = false;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008512 if (ieee80211_is_data_qos(hdr->frame_control) && sta) {
8513 if (sta->ht_cap.ht_supported) {
8514 u32 ampdu, val32;
8515
8516 ampdu = (u32)sta->ht_cap.ampdu_density;
8517 val32 = ampdu << TXDESC_AMPDU_DENSITY_SHIFT;
8518 tx_desc->txdw2 |= cpu_to_le32(val32);
Jes Sorensence2d1db2016-02-29 17:05:30 -05008519
Jes Sorensena40ace42016-02-29 17:05:31 -05008520 ampdu_enable = true;
8521 }
8522 }
8523
Jes Sorensen4c683602016-02-29 17:05:35 -05008524 if (rate_flag & IEEE80211_TX_RC_MCS)
8525 rate = tx_info->control.rates[0].idx + DESC_RATE_MCS0;
8526 else
8527 rate = tx_rate->hw_value;
8528
Jes Sorensencc2646d2016-02-29 17:05:32 -05008529 seq_number = IEEE80211_SEQ_TO_SN(le16_to_cpu(hdr->seq_ctrl));
8530 if (!usedesc40) {
Jes Sorensen4c683602016-02-29 17:05:35 -05008531 tx_desc->txdw5 = cpu_to_le32(rate);
8532
8533 if (ieee80211_is_data(hdr->frame_control))
8534 tx_desc->txdw5 |= cpu_to_le32(0x0001ff00);
8535
Jes Sorensencc2646d2016-02-29 17:05:32 -05008536 tx_desc->txdw3 =
Jes Sorensen33f37242016-03-31 17:08:34 -04008537 cpu_to_le32((u32)seq_number << TXDESC32_SEQ_SHIFT);
Jes Sorensencc2646d2016-02-29 17:05:32 -05008538
Jes Sorensena40ace42016-02-29 17:05:31 -05008539 if (ampdu_enable)
Jes Sorensen33f37242016-03-31 17:08:34 -04008540 tx_desc->txdw1 |= cpu_to_le32(TXDESC32_AGG_ENABLE);
Jes Sorensena40ace42016-02-29 17:05:31 -05008541 else
Jes Sorensen33f37242016-03-31 17:08:34 -04008542 tx_desc->txdw1 |= cpu_to_le32(TXDESC32_AGG_BREAK);
Jes Sorensen4c683602016-02-29 17:05:35 -05008543
8544 if (ieee80211_is_mgmt(hdr->frame_control)) {
8545 tx_desc->txdw5 = cpu_to_le32(tx_rate->hw_value);
8546 tx_desc->txdw4 |=
Jes Sorensen33f37242016-03-31 17:08:34 -04008547 cpu_to_le32(TXDESC32_USE_DRIVER_RATE);
Jes Sorensen4c683602016-02-29 17:05:35 -05008548 tx_desc->txdw5 |=
Jes Sorensen33f37242016-03-31 17:08:34 -04008549 cpu_to_le32(6 << TXDESC32_RETRY_LIMIT_SHIFT);
Jes Sorensen4c683602016-02-29 17:05:35 -05008550 tx_desc->txdw5 |=
Jes Sorensen33f37242016-03-31 17:08:34 -04008551 cpu_to_le32(TXDESC32_RETRY_LIMIT_ENABLE);
Jes Sorensen4c683602016-02-29 17:05:35 -05008552 }
8553
8554 if (ieee80211_is_data_qos(hdr->frame_control))
Jes Sorensen33f37242016-03-31 17:08:34 -04008555 tx_desc->txdw4 |= cpu_to_le32(TXDESC32_QOS);
Jes Sorensen4c683602016-02-29 17:05:35 -05008556
8557 if (rate_flag & IEEE80211_TX_RC_USE_SHORT_PREAMBLE ||
8558 (sta && vif && vif->bss_conf.use_short_preamble))
Jes Sorensen33f37242016-03-31 17:08:34 -04008559 tx_desc->txdw4 |= cpu_to_le32(TXDESC32_SHORT_PREAMBLE);
Jes Sorensen4c683602016-02-29 17:05:35 -05008560
8561 if (rate_flag & IEEE80211_TX_RC_SHORT_GI ||
8562 (ieee80211_is_data_qos(hdr->frame_control) &&
8563 sta && sta->ht_cap.cap &
8564 (IEEE80211_HT_CAP_SGI_40 | IEEE80211_HT_CAP_SGI_20))) {
Jes Sorensen1df1de32016-03-31 17:08:36 -04008565 tx_desc->txdw5 |= cpu_to_le32(TXDESC32_SHORT_GI);
Jes Sorensen4c683602016-02-29 17:05:35 -05008566 }
8567
8568 if (rate_flag & IEEE80211_TX_RC_USE_RTS_CTS) {
8569 /*
8570 * Use RTS rate 24M - does the mac80211 tell
8571 * us which to use?
8572 */
8573 tx_desc->txdw4 |=
8574 cpu_to_le32(DESC_RATE_24M <<
Jes Sorensen33f37242016-03-31 17:08:34 -04008575 TXDESC32_RTS_RATE_SHIFT);
Jes Sorensen4c683602016-02-29 17:05:35 -05008576 tx_desc->txdw4 |=
Jes Sorensen33f37242016-03-31 17:08:34 -04008577 cpu_to_le32(TXDESC32_RTS_CTS_ENABLE);
8578 tx_desc->txdw4 |= cpu_to_le32(TXDESC32_HW_RTS_ENABLE);
Jes Sorensen4c683602016-02-29 17:05:35 -05008579 }
Jes Sorensena40ace42016-02-29 17:05:31 -05008580 } else {
Jes Sorensendbb28962016-03-31 17:08:33 -04008581 tx_desc40 = (struct rtl8xxxu_txdesc40 *)tx_desc;
Jes Sorensencc2646d2016-02-29 17:05:32 -05008582
Jes Sorensen4c683602016-02-29 17:05:35 -05008583 tx_desc40->txdw4 = cpu_to_le32(rate);
8584 if (ieee80211_is_data(hdr->frame_control)) {
8585 tx_desc->txdw4 |=
8586 cpu_to_le32(0x1f <<
Jes Sorensen33f37242016-03-31 17:08:34 -04008587 TXDESC40_DATA_RATE_FB_SHIFT);
Jes Sorensen4c683602016-02-29 17:05:35 -05008588 }
8589
Jes Sorensencc2646d2016-02-29 17:05:32 -05008590 tx_desc40->txdw9 =
Jes Sorensen33f37242016-03-31 17:08:34 -04008591 cpu_to_le32((u32)seq_number << TXDESC40_SEQ_SHIFT);
Jes Sorensencc2646d2016-02-29 17:05:32 -05008592
Jes Sorensena40ace42016-02-29 17:05:31 -05008593 if (ampdu_enable)
Jes Sorensen33f37242016-03-31 17:08:34 -04008594 tx_desc40->txdw2 |= cpu_to_le32(TXDESC40_AGG_ENABLE);
Jes Sorensena40ace42016-02-29 17:05:31 -05008595 else
Jes Sorensen33f37242016-03-31 17:08:34 -04008596 tx_desc40->txdw2 |= cpu_to_le32(TXDESC40_AGG_BREAK);
Jes Sorensen4c683602016-02-29 17:05:35 -05008597
8598 if (ieee80211_is_mgmt(hdr->frame_control)) {
8599 tx_desc40->txdw4 = cpu_to_le32(tx_rate->hw_value);
8600 tx_desc40->txdw3 |=
Jes Sorensen33f37242016-03-31 17:08:34 -04008601 cpu_to_le32(TXDESC40_USE_DRIVER_RATE);
Jes Sorensen4c683602016-02-29 17:05:35 -05008602 tx_desc40->txdw4 |=
Jes Sorensen33f37242016-03-31 17:08:34 -04008603 cpu_to_le32(6 << TXDESC40_RETRY_LIMIT_SHIFT);
Jes Sorensen4c683602016-02-29 17:05:35 -05008604 tx_desc40->txdw4 |=
Jes Sorensen33f37242016-03-31 17:08:34 -04008605 cpu_to_le32(TXDESC40_RETRY_LIMIT_ENABLE);
Jes Sorensen4c683602016-02-29 17:05:35 -05008606 }
8607
8608 if (rate_flag & IEEE80211_TX_RC_USE_SHORT_PREAMBLE ||
8609 (sta && vif && vif->bss_conf.use_short_preamble))
8610 tx_desc40->txdw5 |=
Jes Sorensen33f37242016-03-31 17:08:34 -04008611 cpu_to_le32(TXDESC40_SHORT_PREAMBLE);
Jes Sorensen4c683602016-02-29 17:05:35 -05008612
8613 if (rate_flag & IEEE80211_TX_RC_USE_RTS_CTS) {
8614 /*
8615 * Use RTS rate 24M - does the mac80211 tell
8616 * us which to use?
8617 */
8618 tx_desc->txdw4 |=
8619 cpu_to_le32(DESC_RATE_24M <<
Jes Sorensen33f37242016-03-31 17:08:34 -04008620 TXDESC40_RTS_RATE_SHIFT);
8621 tx_desc->txdw3 |= cpu_to_le32(TXDESC40_RTS_CTS_ENABLE);
8622 tx_desc->txdw3 |= cpu_to_le32(TXDESC40_HW_RTS_ENABLE);
Jes Sorensen4c683602016-02-29 17:05:35 -05008623 }
Jes Sorensen69794942016-02-29 17:05:43 -05008624 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008625
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008626 rtl8xxxu_calc_tx_desc_csum(tx_desc);
8627
8628 usb_fill_bulk_urb(&tx_urb->urb, priv->udev, priv->pipe_out[queue],
8629 skb->data, skb->len, rtl8xxxu_tx_complete, skb);
8630
8631 usb_anchor_urb(&tx_urb->urb, &priv->tx_anchor);
8632 ret = usb_submit_urb(&tx_urb->urb, GFP_ATOMIC);
8633 if (ret) {
8634 usb_unanchor_urb(&tx_urb->urb);
8635 rtl8xxxu_free_tx_urb(priv, tx_urb);
8636 goto error;
8637 }
8638 return;
8639error:
8640 dev_kfree_skb(skb);
8641}
8642
8643static void rtl8xxxu_rx_parse_phystats(struct rtl8xxxu_priv *priv,
8644 struct ieee80211_rx_status *rx_status,
Jes Sorensen87957082016-02-29 17:05:42 -05008645 struct rtl8723au_phy_stats *phy_stats,
8646 u32 rxmcs)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008647{
8648 if (phy_stats->sgi_en)
8649 rx_status->flag |= RX_FLAG_SHORT_GI;
8650
Jes Sorensen87957082016-02-29 17:05:42 -05008651 if (rxmcs < DESC_RATE_6M) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008652 /*
8653 * Handle PHY stats for CCK rates
8654 */
8655 u8 cck_agc_rpt = phy_stats->cck_agc_rpt_ofdm_cfosho_a;
8656
8657 switch (cck_agc_rpt & 0xc0) {
8658 case 0xc0:
8659 rx_status->signal = -46 - (cck_agc_rpt & 0x3e);
8660 break;
8661 case 0x80:
8662 rx_status->signal = -26 - (cck_agc_rpt & 0x3e);
8663 break;
8664 case 0x40:
8665 rx_status->signal = -12 - (cck_agc_rpt & 0x3e);
8666 break;
8667 case 0x00:
8668 rx_status->signal = 16 - (cck_agc_rpt & 0x3e);
8669 break;
8670 }
8671 } else {
8672 rx_status->signal =
8673 (phy_stats->cck_sig_qual_ofdm_pwdb_all >> 1) - 110;
8674 }
8675}
8676
8677static void rtl8xxxu_free_rx_resources(struct rtl8xxxu_priv *priv)
8678{
8679 struct rtl8xxxu_rx_urb *rx_urb, *tmp;
8680 unsigned long flags;
8681
8682 spin_lock_irqsave(&priv->rx_urb_lock, flags);
8683
8684 list_for_each_entry_safe(rx_urb, tmp,
8685 &priv->rx_urb_pending_list, list) {
8686 list_del(&rx_urb->list);
8687 priv->rx_urb_pending_count--;
8688 usb_free_urb(&rx_urb->urb);
8689 }
8690
8691 spin_unlock_irqrestore(&priv->rx_urb_lock, flags);
8692}
8693
8694static void rtl8xxxu_queue_rx_urb(struct rtl8xxxu_priv *priv,
8695 struct rtl8xxxu_rx_urb *rx_urb)
8696{
8697 struct sk_buff *skb;
8698 unsigned long flags;
8699 int pending = 0;
8700
8701 spin_lock_irqsave(&priv->rx_urb_lock, flags);
8702
8703 if (!priv->shutdown) {
8704 list_add_tail(&rx_urb->list, &priv->rx_urb_pending_list);
8705 priv->rx_urb_pending_count++;
8706 pending = priv->rx_urb_pending_count;
8707 } else {
8708 skb = (struct sk_buff *)rx_urb->urb.context;
8709 dev_kfree_skb(skb);
8710 usb_free_urb(&rx_urb->urb);
8711 }
8712
8713 spin_unlock_irqrestore(&priv->rx_urb_lock, flags);
8714
8715 if (pending > RTL8XXXU_RX_URB_PENDING_WATER)
8716 schedule_work(&priv->rx_urb_wq);
8717}
8718
8719static void rtl8xxxu_rx_urb_work(struct work_struct *work)
8720{
8721 struct rtl8xxxu_priv *priv;
8722 struct rtl8xxxu_rx_urb *rx_urb, *tmp;
8723 struct list_head local;
8724 struct sk_buff *skb;
8725 unsigned long flags;
8726 int ret;
8727
8728 priv = container_of(work, struct rtl8xxxu_priv, rx_urb_wq);
8729 INIT_LIST_HEAD(&local);
8730
8731 spin_lock_irqsave(&priv->rx_urb_lock, flags);
8732
8733 list_splice_init(&priv->rx_urb_pending_list, &local);
8734 priv->rx_urb_pending_count = 0;
8735
8736 spin_unlock_irqrestore(&priv->rx_urb_lock, flags);
8737
8738 list_for_each_entry_safe(rx_urb, tmp, &local, list) {
8739 list_del_init(&rx_urb->list);
8740 ret = rtl8xxxu_submit_rx_urb(priv, rx_urb);
8741 /*
8742 * If out of memory or temporary error, put it back on the
8743 * queue and try again. Otherwise the device is dead/gone
8744 * and we should drop it.
8745 */
8746 switch (ret) {
8747 case 0:
8748 break;
8749 case -ENOMEM:
8750 case -EAGAIN:
8751 rtl8xxxu_queue_rx_urb(priv, rx_urb);
8752 break;
8753 default:
8754 pr_info("failed to requeue urb %i\n", ret);
8755 skb = (struct sk_buff *)rx_urb->urb.context;
8756 dev_kfree_skb(skb);
8757 usb_free_urb(&rx_urb->urb);
8758 }
8759 }
8760}
8761
Jes Sorensena49c7ce2016-04-14 14:58:52 -04008762static int rtl8xxxu_parse_rxdesc16(struct rtl8xxxu_priv *priv,
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008763 struct sk_buff *skb,
8764 struct ieee80211_rx_status *rx_status)
8765{
Jes Sorensena49c7ce2016-04-14 14:58:52 -04008766 struct rtl8xxxu_rxdesc16 *rx_desc =
8767 (struct rtl8xxxu_rxdesc16 *)skb->data;
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008768 struct rtl8723au_phy_stats *phy_stats;
Jes Sorensen2cb79eb2016-04-14 14:58:51 -04008769 __le32 *_rx_desc_le = (__le32 *)skb->data;
8770 u32 *_rx_desc = (u32 *)skb->data;
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008771 int drvinfo_sz, desc_shift;
Jes Sorensen2cb79eb2016-04-14 14:58:51 -04008772 int i;
8773
Jes Sorensena49c7ce2016-04-14 14:58:52 -04008774 for (i = 0; i < (sizeof(struct rtl8xxxu_rxdesc16) / sizeof(u32)); i++)
Jes Sorensen2cb79eb2016-04-14 14:58:51 -04008775 _rx_desc[i] = le32_to_cpu(_rx_desc_le[i]);
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008776
Jes Sorensena49c7ce2016-04-14 14:58:52 -04008777 skb_pull(skb, sizeof(struct rtl8xxxu_rxdesc16));
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008778
8779 phy_stats = (struct rtl8723au_phy_stats *)skb->data;
8780
8781 drvinfo_sz = rx_desc->drvinfo_sz * 8;
8782 desc_shift = rx_desc->shift;
8783 skb_pull(skb, drvinfo_sz + desc_shift);
8784
8785 if (rx_desc->phy_stats)
Jes Sorensen87957082016-02-29 17:05:42 -05008786 rtl8xxxu_rx_parse_phystats(priv, rx_status, phy_stats,
8787 rx_desc->rxmcs);
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008788
8789 rx_status->mactime = le32_to_cpu(rx_desc->tsfl);
8790 rx_status->flag |= RX_FLAG_MACTIME_START;
8791
8792 if (!rx_desc->swdec)
8793 rx_status->flag |= RX_FLAG_DECRYPTED;
8794 if (rx_desc->crc32)
8795 rx_status->flag |= RX_FLAG_FAILED_FCS_CRC;
8796 if (rx_desc->bw)
8797 rx_status->flag |= RX_FLAG_40MHZ;
8798
8799 if (rx_desc->rxht) {
8800 rx_status->flag |= RX_FLAG_HT;
8801 rx_status->rate_idx = rx_desc->rxmcs - DESC_RATE_MCS0;
8802 } else {
8803 rx_status->rate_idx = rx_desc->rxmcs;
8804 }
8805
8806 return RX_TYPE_DATA_PKT;
8807}
8808
Jes Sorensena49c7ce2016-04-14 14:58:52 -04008809static int rtl8xxxu_parse_rxdesc24(struct rtl8xxxu_priv *priv,
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008810 struct sk_buff *skb,
8811 struct ieee80211_rx_status *rx_status)
8812{
Jes Sorensena49c7ce2016-04-14 14:58:52 -04008813 struct rtl8xxxu_rxdesc24 *rx_desc =
8814 (struct rtl8xxxu_rxdesc24 *)skb->data;
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008815 struct rtl8723au_phy_stats *phy_stats;
Jes Sorensen2cb79eb2016-04-14 14:58:51 -04008816 __le32 *_rx_desc_le = (__le32 *)skb->data;
8817 u32 *_rx_desc = (u32 *)skb->data;
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008818 int drvinfo_sz, desc_shift;
Jes Sorensen2cb79eb2016-04-14 14:58:51 -04008819 int i;
8820
Jes Sorensena49c7ce2016-04-14 14:58:52 -04008821 for (i = 0; i < (sizeof(struct rtl8xxxu_rxdesc24) / sizeof(u32)); i++)
Jes Sorensen2cb79eb2016-04-14 14:58:51 -04008822 _rx_desc[i] = le32_to_cpu(_rx_desc_le[i]);
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008823
Jes Sorensena49c7ce2016-04-14 14:58:52 -04008824 skb_pull(skb, sizeof(struct rtl8xxxu_rxdesc24));
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008825
8826 phy_stats = (struct rtl8723au_phy_stats *)skb->data;
8827
8828 drvinfo_sz = rx_desc->drvinfo_sz * 8;
8829 desc_shift = rx_desc->shift;
8830 skb_pull(skb, drvinfo_sz + desc_shift);
8831
Jes Sorensene975b872016-02-29 17:05:36 -05008832 if (rx_desc->rpt_sel) {
8833 struct device *dev = &priv->udev->dev;
8834 dev_dbg(dev, "%s: C2H packet\n", __func__);
8835 return RX_TYPE_C2H;
8836 }
8837
Jes Sorensen87957082016-02-29 17:05:42 -05008838 if (rx_desc->phy_stats)
8839 rtl8xxxu_rx_parse_phystats(priv, rx_status, phy_stats,
8840 rx_desc->rxmcs);
8841
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008842 rx_status->mactime = le32_to_cpu(rx_desc->tsfl);
8843 rx_status->flag |= RX_FLAG_MACTIME_START;
8844
8845 if (!rx_desc->swdec)
8846 rx_status->flag |= RX_FLAG_DECRYPTED;
8847 if (rx_desc->crc32)
8848 rx_status->flag |= RX_FLAG_FAILED_FCS_CRC;
8849 if (rx_desc->bw)
8850 rx_status->flag |= RX_FLAG_40MHZ;
8851
8852 if (rx_desc->rxmcs >= DESC_RATE_MCS0) {
8853 rx_status->flag |= RX_FLAG_HT;
8854 rx_status->rate_idx = rx_desc->rxmcs - DESC_RATE_MCS0;
8855 } else {
8856 rx_status->rate_idx = rx_desc->rxmcs;
8857 }
8858
Jes Sorensene975b872016-02-29 17:05:36 -05008859 return RX_TYPE_DATA_PKT;
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008860}
8861
Jes Sorensenb2b43b72016-02-29 17:04:48 -05008862static void rtl8723bu_handle_c2h(struct rtl8xxxu_priv *priv,
8863 struct sk_buff *skb)
8864{
8865 struct rtl8723bu_c2h *c2h = (struct rtl8723bu_c2h *)skb->data;
8866 struct device *dev = &priv->udev->dev;
8867 int len;
8868
8869 len = skb->len - 2;
8870
Jes Sorensen5e00d502016-02-29 17:05:28 -05008871 dev_dbg(dev, "C2H ID %02x seq %02x, len %02x source %02x\n",
8872 c2h->id, c2h->seq, len, c2h->bt_info.response_source);
Jes Sorensenb2b43b72016-02-29 17:04:48 -05008873
8874 switch(c2h->id) {
8875 case C2H_8723B_BT_INFO:
8876 if (c2h->bt_info.response_source >
8877 BT_INFO_SRC_8723B_BT_ACTIVE_SEND)
Jes Sorensen5e00d502016-02-29 17:05:28 -05008878 dev_dbg(dev, "C2H_BT_INFO WiFi only firmware\n");
Jes Sorensenb2b43b72016-02-29 17:04:48 -05008879 else
Jes Sorensen5e00d502016-02-29 17:05:28 -05008880 dev_dbg(dev, "C2H_BT_INFO BT/WiFi coexist firmware\n");
Jes Sorensenb2b43b72016-02-29 17:04:48 -05008881
8882 if (c2h->bt_info.bt_has_reset)
Jes Sorensen5e00d502016-02-29 17:05:28 -05008883 dev_dbg(dev, "BT has been reset\n");
Jes Sorensen394f1bd2016-02-29 17:04:49 -05008884 if (c2h->bt_info.tx_rx_mask)
Jes Sorensen5e00d502016-02-29 17:05:28 -05008885 dev_dbg(dev, "BT TRx mask\n");
Jes Sorensenb2b43b72016-02-29 17:04:48 -05008886
8887 break;
Jes Sorensen394f1bd2016-02-29 17:04:49 -05008888 case C2H_8723B_BT_MP_INFO:
Jes Sorensen5e00d502016-02-29 17:05:28 -05008889 dev_dbg(dev, "C2H_MP_INFO ext ID %02x, status %02x\n",
8890 c2h->bt_mp_info.ext_id, c2h->bt_mp_info.status);
Jes Sorensen394f1bd2016-02-29 17:04:49 -05008891 break;
Jes Sorensen55a18dd2016-02-29 17:05:41 -05008892 case C2H_8723B_RA_REPORT:
8893 dev_dbg(dev,
8894 "C2H RA RPT: rate %02x, unk %i, macid %02x, noise %i\n",
8895 c2h->ra_report.rate, c2h->ra_report.dummy0_0,
8896 c2h->ra_report.macid, c2h->ra_report.noisy_state);
8897 break;
Jes Sorensenb2b43b72016-02-29 17:04:48 -05008898 default:
Jes Sorensen739dc9f2016-02-29 17:05:40 -05008899 dev_info(dev, "Unhandled C2H event %02x seq %02x\n",
8900 c2h->id, c2h->seq);
8901 print_hex_dump(KERN_INFO, "C2H content: ", DUMP_PREFIX_NONE,
8902 16, 1, c2h->raw.payload, len, false);
Jes Sorensenb2b43b72016-02-29 17:04:48 -05008903 break;
8904 }
8905}
8906
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008907static void rtl8xxxu_rx_complete(struct urb *urb)
8908{
8909 struct rtl8xxxu_rx_urb *rx_urb =
8910 container_of(urb, struct rtl8xxxu_rx_urb, urb);
8911 struct ieee80211_hw *hw = rx_urb->hw;
8912 struct rtl8xxxu_priv *priv = hw->priv;
8913 struct sk_buff *skb = (struct sk_buff *)urb->context;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008914 struct ieee80211_rx_status *rx_status = IEEE80211_SKB_RXCB(skb);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008915 struct device *dev = &priv->udev->dev;
Jes Sorensen2cb79eb2016-04-14 14:58:51 -04008916 int rx_type;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008917
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008918 skb_put(skb, urb->actual_length);
8919
8920 if (urb->status == 0) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008921 memset(rx_status, 0, sizeof(struct ieee80211_rx_status));
8922
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008923 rx_type = priv->fops->parse_rx_desc(priv, skb, rx_status);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008924
8925 rx_status->freq = hw->conf.chandef.chan->center_freq;
8926 rx_status->band = hw->conf.chandef.chan->band;
8927
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008928 if (rx_type == RX_TYPE_DATA_PKT)
8929 ieee80211_rx_irqsafe(hw, skb);
Jes Sorensenb2b43b72016-02-29 17:04:48 -05008930 else {
8931 rtl8723bu_handle_c2h(priv, skb);
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008932 dev_kfree_skb(skb);
Jes Sorensenb2b43b72016-02-29 17:04:48 -05008933 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008934
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008935 skb = NULL;
8936 rx_urb->urb.context = NULL;
8937 rtl8xxxu_queue_rx_urb(priv, rx_urb);
8938 } else {
8939 dev_dbg(dev, "%s: status %i\n", __func__, urb->status);
8940 goto cleanup;
8941 }
8942 return;
8943
8944cleanup:
8945 usb_free_urb(urb);
8946 dev_kfree_skb(skb);
8947 return;
8948}
8949
8950static int rtl8xxxu_submit_rx_urb(struct rtl8xxxu_priv *priv,
8951 struct rtl8xxxu_rx_urb *rx_urb)
8952{
8953 struct sk_buff *skb;
8954 int skb_size;
Jes Sorensena49c7ce2016-04-14 14:58:52 -04008955 int ret, rx_desc_sz;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008956
Jes Sorensena49c7ce2016-04-14 14:58:52 -04008957 rx_desc_sz = priv->fops->rx_desc_size;
8958 skb_size = rx_desc_sz + RTL_RX_BUFFER_SIZE;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008959 skb = __netdev_alloc_skb(NULL, skb_size, GFP_KERNEL);
8960 if (!skb)
8961 return -ENOMEM;
8962
Jes Sorensena49c7ce2016-04-14 14:58:52 -04008963 memset(skb->data, 0, rx_desc_sz);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008964 usb_fill_bulk_urb(&rx_urb->urb, priv->udev, priv->pipe_in, skb->data,
8965 skb_size, rtl8xxxu_rx_complete, skb);
8966 usb_anchor_urb(&rx_urb->urb, &priv->rx_anchor);
8967 ret = usb_submit_urb(&rx_urb->urb, GFP_ATOMIC);
8968 if (ret)
8969 usb_unanchor_urb(&rx_urb->urb);
8970 return ret;
8971}
8972
8973static void rtl8xxxu_int_complete(struct urb *urb)
8974{
8975 struct rtl8xxxu_priv *priv = (struct rtl8xxxu_priv *)urb->context;
8976 struct device *dev = &priv->udev->dev;
8977 int ret;
8978
8979 dev_dbg(dev, "%s: status %i\n", __func__, urb->status);
8980 if (urb->status == 0) {
8981 usb_anchor_urb(urb, &priv->int_anchor);
8982 ret = usb_submit_urb(urb, GFP_ATOMIC);
8983 if (ret)
8984 usb_unanchor_urb(urb);
8985 } else {
8986 dev_info(dev, "%s: Error %i\n", __func__, urb->status);
8987 }
8988}
8989
8990
8991static int rtl8xxxu_submit_int_urb(struct ieee80211_hw *hw)
8992{
8993 struct rtl8xxxu_priv *priv = hw->priv;
8994 struct urb *urb;
8995 u32 val32;
8996 int ret;
8997
8998 urb = usb_alloc_urb(0, GFP_KERNEL);
8999 if (!urb)
9000 return -ENOMEM;
9001
9002 usb_fill_int_urb(urb, priv->udev, priv->pipe_interrupt,
9003 priv->int_buf, USB_INTR_CONTENT_LENGTH,
9004 rtl8xxxu_int_complete, priv, 1);
9005 usb_anchor_urb(urb, &priv->int_anchor);
9006 ret = usb_submit_urb(urb, GFP_KERNEL);
9007 if (ret) {
9008 usb_unanchor_urb(urb);
9009 goto error;
9010 }
9011
9012 val32 = rtl8xxxu_read32(priv, REG_USB_HIMR);
9013 val32 |= USB_HIMR_CPWM;
9014 rtl8xxxu_write32(priv, REG_USB_HIMR, val32);
9015
9016error:
9017 return ret;
9018}
9019
9020static int rtl8xxxu_add_interface(struct ieee80211_hw *hw,
9021 struct ieee80211_vif *vif)
9022{
9023 struct rtl8xxxu_priv *priv = hw->priv;
9024 int ret;
9025 u8 val8;
9026
9027 switch (vif->type) {
9028 case NL80211_IFTYPE_STATION:
9029 rtl8723a_stop_tx_beacon(priv);
9030
9031 val8 = rtl8xxxu_read8(priv, REG_BEACON_CTRL);
9032 val8 |= BEACON_ATIM | BEACON_FUNCTION_ENABLE |
9033 BEACON_DISABLE_TSF_UPDATE;
9034 rtl8xxxu_write8(priv, REG_BEACON_CTRL, val8);
9035 ret = 0;
9036 break;
9037 default:
9038 ret = -EOPNOTSUPP;
9039 }
9040
9041 rtl8xxxu_set_linktype(priv, vif->type);
9042
9043 return ret;
9044}
9045
9046static void rtl8xxxu_remove_interface(struct ieee80211_hw *hw,
9047 struct ieee80211_vif *vif)
9048{
9049 struct rtl8xxxu_priv *priv = hw->priv;
9050
9051 dev_dbg(&priv->udev->dev, "%s\n", __func__);
9052}
9053
9054static int rtl8xxxu_config(struct ieee80211_hw *hw, u32 changed)
9055{
9056 struct rtl8xxxu_priv *priv = hw->priv;
9057 struct device *dev = &priv->udev->dev;
9058 u16 val16;
9059 int ret = 0, channel;
9060 bool ht40;
9061
9062 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_CHANNEL)
9063 dev_info(dev,
9064 "%s: channel: %i (changed %08x chandef.width %02x)\n",
9065 __func__, hw->conf.chandef.chan->hw_value,
9066 changed, hw->conf.chandef.width);
9067
9068 if (changed & IEEE80211_CONF_CHANGE_RETRY_LIMITS) {
9069 val16 = ((hw->conf.long_frame_max_tx_count <<
9070 RETRY_LIMIT_LONG_SHIFT) & RETRY_LIMIT_LONG_MASK) |
9071 ((hw->conf.short_frame_max_tx_count <<
9072 RETRY_LIMIT_SHORT_SHIFT) & RETRY_LIMIT_SHORT_MASK);
9073 rtl8xxxu_write16(priv, REG_RETRY_LIMIT, val16);
9074 }
9075
9076 if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
9077 switch (hw->conf.chandef.width) {
9078 case NL80211_CHAN_WIDTH_20_NOHT:
9079 case NL80211_CHAN_WIDTH_20:
9080 ht40 = false;
9081 break;
9082 case NL80211_CHAN_WIDTH_40:
9083 ht40 = true;
9084 break;
9085 default:
9086 ret = -ENOTSUPP;
9087 goto exit;
9088 }
9089
9090 channel = hw->conf.chandef.chan->hw_value;
9091
Jes Sorensene796dab2016-02-29 17:05:19 -05009092 priv->fops->set_tx_power(priv, channel, ht40);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009093
Jes Sorensen1ea8e842016-02-29 17:05:04 -05009094 priv->fops->config_channel(hw);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009095 }
9096
9097exit:
9098 return ret;
9099}
9100
9101static int rtl8xxxu_conf_tx(struct ieee80211_hw *hw,
9102 struct ieee80211_vif *vif, u16 queue,
9103 const struct ieee80211_tx_queue_params *param)
9104{
9105 struct rtl8xxxu_priv *priv = hw->priv;
9106 struct device *dev = &priv->udev->dev;
9107 u32 val32;
9108 u8 aifs, acm_ctrl, acm_bit;
9109
9110 aifs = param->aifs;
9111
9112 val32 = aifs |
9113 fls(param->cw_min) << EDCA_PARAM_ECW_MIN_SHIFT |
9114 fls(param->cw_max) << EDCA_PARAM_ECW_MAX_SHIFT |
9115 (u32)param->txop << EDCA_PARAM_TXOP_SHIFT;
9116
9117 acm_ctrl = rtl8xxxu_read8(priv, REG_ACM_HW_CTRL);
9118 dev_dbg(dev,
9119 "%s: IEEE80211 queue %02x val %08x, acm %i, acm_ctrl %02x\n",
9120 __func__, queue, val32, param->acm, acm_ctrl);
9121
9122 switch (queue) {
9123 case IEEE80211_AC_VO:
9124 acm_bit = ACM_HW_CTRL_VO;
9125 rtl8xxxu_write32(priv, REG_EDCA_VO_PARAM, val32);
9126 break;
9127 case IEEE80211_AC_VI:
9128 acm_bit = ACM_HW_CTRL_VI;
9129 rtl8xxxu_write32(priv, REG_EDCA_VI_PARAM, val32);
9130 break;
9131 case IEEE80211_AC_BE:
9132 acm_bit = ACM_HW_CTRL_BE;
9133 rtl8xxxu_write32(priv, REG_EDCA_BE_PARAM, val32);
9134 break;
9135 case IEEE80211_AC_BK:
9136 acm_bit = ACM_HW_CTRL_BK;
9137 rtl8xxxu_write32(priv, REG_EDCA_BK_PARAM, val32);
9138 break;
9139 default:
9140 acm_bit = 0;
9141 break;
9142 }
9143
9144 if (param->acm)
9145 acm_ctrl |= acm_bit;
9146 else
9147 acm_ctrl &= ~acm_bit;
9148 rtl8xxxu_write8(priv, REG_ACM_HW_CTRL, acm_ctrl);
9149
9150 return 0;
9151}
9152
9153static void rtl8xxxu_configure_filter(struct ieee80211_hw *hw,
9154 unsigned int changed_flags,
9155 unsigned int *total_flags, u64 multicast)
9156{
9157 struct rtl8xxxu_priv *priv = hw->priv;
Bruno Randolf3bed4bf2016-02-03 13:39:51 -05009158 u32 rcr = rtl8xxxu_read32(priv, REG_RCR);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009159
9160 dev_dbg(&priv->udev->dev, "%s: changed_flags %08x, total_flags %08x\n",
9161 __func__, changed_flags, *total_flags);
9162
Bruno Randolf3bed4bf2016-02-03 13:39:51 -05009163 /*
9164 * FIF_ALLMULTI ignored as all multicast frames are accepted (REG_MAR)
9165 */
9166
9167 if (*total_flags & FIF_FCSFAIL)
9168 rcr |= RCR_ACCEPT_CRC32;
9169 else
9170 rcr &= ~RCR_ACCEPT_CRC32;
9171
9172 /*
9173 * FIF_PLCPFAIL not supported?
9174 */
9175
9176 if (*total_flags & FIF_BCN_PRBRESP_PROMISC)
9177 rcr &= ~RCR_CHECK_BSSID_BEACON;
9178 else
9179 rcr |= RCR_CHECK_BSSID_BEACON;
9180
9181 if (*total_flags & FIF_CONTROL)
9182 rcr |= RCR_ACCEPT_CTRL_FRAME;
9183 else
9184 rcr &= ~RCR_ACCEPT_CTRL_FRAME;
9185
9186 if (*total_flags & FIF_OTHER_BSS) {
9187 rcr |= RCR_ACCEPT_AP;
9188 rcr &= ~RCR_CHECK_BSSID_MATCH;
9189 } else {
9190 rcr &= ~RCR_ACCEPT_AP;
9191 rcr |= RCR_CHECK_BSSID_MATCH;
9192 }
9193
9194 if (*total_flags & FIF_PSPOLL)
9195 rcr |= RCR_ACCEPT_PM;
9196 else
9197 rcr &= ~RCR_ACCEPT_PM;
9198
9199 /*
9200 * FIF_PROBE_REQ ignored as probe requests always seem to be accepted
9201 */
9202
9203 rtl8xxxu_write32(priv, REG_RCR, rcr);
9204
Jes Sorensen755bda12016-02-03 13:39:54 -05009205 *total_flags &= (FIF_ALLMULTI | FIF_FCSFAIL | FIF_BCN_PRBRESP_PROMISC |
9206 FIF_CONTROL | FIF_OTHER_BSS | FIF_PSPOLL |
9207 FIF_PROBE_REQ);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009208}
9209
9210static int rtl8xxxu_set_rts_threshold(struct ieee80211_hw *hw, u32 rts)
9211{
9212 if (rts > 2347)
9213 return -EINVAL;
9214
9215 return 0;
9216}
9217
9218static int rtl8xxxu_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
9219 struct ieee80211_vif *vif,
9220 struct ieee80211_sta *sta,
9221 struct ieee80211_key_conf *key)
9222{
9223 struct rtl8xxxu_priv *priv = hw->priv;
9224 struct device *dev = &priv->udev->dev;
9225 u8 mac_addr[ETH_ALEN];
9226 u8 val8;
9227 u16 val16;
9228 u32 val32;
9229 int retval = -EOPNOTSUPP;
9230
9231 dev_dbg(dev, "%s: cmd %02x, cipher %08x, index %i\n",
9232 __func__, cmd, key->cipher, key->keyidx);
9233
9234 if (vif->type != NL80211_IFTYPE_STATION)
9235 return -EOPNOTSUPP;
9236
9237 if (key->keyidx > 3)
9238 return -EOPNOTSUPP;
9239
9240 switch (key->cipher) {
9241 case WLAN_CIPHER_SUITE_WEP40:
9242 case WLAN_CIPHER_SUITE_WEP104:
9243
9244 break;
9245 case WLAN_CIPHER_SUITE_CCMP:
9246 key->flags |= IEEE80211_KEY_FLAG_SW_MGMT_TX;
9247 break;
9248 case WLAN_CIPHER_SUITE_TKIP:
9249 key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
9250 default:
9251 return -EOPNOTSUPP;
9252 }
9253
9254 if (key->flags & IEEE80211_KEY_FLAG_PAIRWISE) {
9255 dev_dbg(dev, "%s: pairwise key\n", __func__);
9256 ether_addr_copy(mac_addr, sta->addr);
9257 } else {
9258 dev_dbg(dev, "%s: group key\n", __func__);
9259 eth_broadcast_addr(mac_addr);
9260 }
9261
9262 val16 = rtl8xxxu_read16(priv, REG_CR);
9263 val16 |= CR_SECURITY_ENABLE;
9264 rtl8xxxu_write16(priv, REG_CR, val16);
9265
9266 val8 = SEC_CFG_TX_SEC_ENABLE | SEC_CFG_TXBC_USE_DEFKEY |
9267 SEC_CFG_RX_SEC_ENABLE | SEC_CFG_RXBC_USE_DEFKEY;
9268 val8 |= SEC_CFG_TX_USE_DEFKEY | SEC_CFG_RX_USE_DEFKEY;
9269 rtl8xxxu_write8(priv, REG_SECURITY_CFG, val8);
9270
9271 switch (cmd) {
9272 case SET_KEY:
9273 key->hw_key_idx = key->keyidx;
9274 key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
9275 rtl8xxxu_cam_write(priv, key, mac_addr);
9276 retval = 0;
9277 break;
9278 case DISABLE_KEY:
9279 rtl8xxxu_write32(priv, REG_CAM_WRITE, 0x00000000);
9280 val32 = CAM_CMD_POLLING | CAM_CMD_WRITE |
9281 key->keyidx << CAM_CMD_KEY_SHIFT;
9282 rtl8xxxu_write32(priv, REG_CAM_CMD, val32);
9283 retval = 0;
9284 break;
9285 default:
9286 dev_warn(dev, "%s: Unsupported command %02x\n", __func__, cmd);
9287 }
9288
9289 return retval;
9290}
9291
9292static int
9293rtl8xxxu_ampdu_action(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
Sara Sharon50ea05e2015-12-30 16:06:04 +02009294 struct ieee80211_ampdu_params *params)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009295{
9296 struct rtl8xxxu_priv *priv = hw->priv;
9297 struct device *dev = &priv->udev->dev;
9298 u8 ampdu_factor, ampdu_density;
Sara Sharon50ea05e2015-12-30 16:06:04 +02009299 struct ieee80211_sta *sta = params->sta;
9300 enum ieee80211_ampdu_mlme_action action = params->action;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009301
9302 switch (action) {
9303 case IEEE80211_AMPDU_TX_START:
9304 dev_info(dev, "%s: IEEE80211_AMPDU_TX_START\n", __func__);
9305 ampdu_factor = sta->ht_cap.ampdu_factor;
9306 ampdu_density = sta->ht_cap.ampdu_density;
9307 rtl8xxxu_set_ampdu_factor(priv, ampdu_factor);
9308 rtl8xxxu_set_ampdu_min_space(priv, ampdu_density);
9309 dev_dbg(dev,
9310 "Changed HT: ampdu_factor %02x, ampdu_density %02x\n",
9311 ampdu_factor, ampdu_density);
9312 break;
9313 case IEEE80211_AMPDU_TX_STOP_FLUSH:
9314 dev_info(dev, "%s: IEEE80211_AMPDU_TX_STOP_FLUSH\n", __func__);
9315 rtl8xxxu_set_ampdu_factor(priv, 0);
9316 rtl8xxxu_set_ampdu_min_space(priv, 0);
9317 break;
9318 case IEEE80211_AMPDU_TX_STOP_FLUSH_CONT:
9319 dev_info(dev, "%s: IEEE80211_AMPDU_TX_STOP_FLUSH_CONT\n",
9320 __func__);
9321 rtl8xxxu_set_ampdu_factor(priv, 0);
9322 rtl8xxxu_set_ampdu_min_space(priv, 0);
9323 break;
9324 case IEEE80211_AMPDU_RX_START:
9325 dev_info(dev, "%s: IEEE80211_AMPDU_RX_START\n", __func__);
9326 break;
9327 case IEEE80211_AMPDU_RX_STOP:
9328 dev_info(dev, "%s: IEEE80211_AMPDU_RX_STOP\n", __func__);
9329 break;
9330 default:
9331 break;
9332 }
9333 return 0;
9334}
9335
9336static int rtl8xxxu_start(struct ieee80211_hw *hw)
9337{
9338 struct rtl8xxxu_priv *priv = hw->priv;
9339 struct rtl8xxxu_rx_urb *rx_urb;
9340 struct rtl8xxxu_tx_urb *tx_urb;
9341 unsigned long flags;
9342 int ret, i;
9343
9344 ret = 0;
9345
9346 init_usb_anchor(&priv->rx_anchor);
9347 init_usb_anchor(&priv->tx_anchor);
9348 init_usb_anchor(&priv->int_anchor);
9349
Jes Sorensendb08de92016-02-29 17:05:17 -05009350 priv->fops->enable_rf(priv);
Jes Sorensen0e28b972016-02-29 17:04:13 -05009351 if (priv->usb_interrupts) {
9352 ret = rtl8xxxu_submit_int_urb(hw);
9353 if (ret)
9354 goto exit;
9355 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009356
9357 for (i = 0; i < RTL8XXXU_TX_URBS; i++) {
9358 tx_urb = kmalloc(sizeof(struct rtl8xxxu_tx_urb), GFP_KERNEL);
9359 if (!tx_urb) {
9360 if (!i)
9361 ret = -ENOMEM;
9362
9363 goto error_out;
9364 }
9365 usb_init_urb(&tx_urb->urb);
9366 INIT_LIST_HEAD(&tx_urb->list);
9367 tx_urb->hw = hw;
9368 list_add(&tx_urb->list, &priv->tx_urb_free_list);
9369 priv->tx_urb_free_count++;
9370 }
9371
9372 priv->tx_stopped = false;
9373
9374 spin_lock_irqsave(&priv->rx_urb_lock, flags);
9375 priv->shutdown = false;
9376 spin_unlock_irqrestore(&priv->rx_urb_lock, flags);
9377
9378 for (i = 0; i < RTL8XXXU_RX_URBS; i++) {
9379 rx_urb = kmalloc(sizeof(struct rtl8xxxu_rx_urb), GFP_KERNEL);
9380 if (!rx_urb) {
9381 if (!i)
9382 ret = -ENOMEM;
9383
9384 goto error_out;
9385 }
9386 usb_init_urb(&rx_urb->urb);
9387 INIT_LIST_HEAD(&rx_urb->list);
9388 rx_urb->hw = hw;
9389
9390 ret = rtl8xxxu_submit_rx_urb(priv, rx_urb);
9391 }
9392exit:
9393 /*
Bruno Randolfc85ea112016-02-03 13:39:55 -05009394 * Accept all data and mgmt frames
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009395 */
Bruno Randolfc85ea112016-02-03 13:39:55 -05009396 rtl8xxxu_write16(priv, REG_RXFLTMAP2, 0xffff);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009397 rtl8xxxu_write16(priv, REG_RXFLTMAP0, 0xffff);
9398
9399 rtl8xxxu_write32(priv, REG_OFDM0_XA_AGC_CORE1, 0x6954341e);
9400
9401 return ret;
9402
9403error_out:
9404 rtl8xxxu_free_tx_resources(priv);
9405 /*
9406 * Disable all data and mgmt frames
9407 */
9408 rtl8xxxu_write16(priv, REG_RXFLTMAP2, 0x0000);
9409 rtl8xxxu_write16(priv, REG_RXFLTMAP0, 0x0000);
9410
9411 return ret;
9412}
9413
9414static void rtl8xxxu_stop(struct ieee80211_hw *hw)
9415{
9416 struct rtl8xxxu_priv *priv = hw->priv;
9417 unsigned long flags;
9418
9419 rtl8xxxu_write8(priv, REG_TXPAUSE, 0xff);
9420
9421 rtl8xxxu_write16(priv, REG_RXFLTMAP0, 0x0000);
9422 rtl8xxxu_write16(priv, REG_RXFLTMAP2, 0x0000);
9423
9424 spin_lock_irqsave(&priv->rx_urb_lock, flags);
9425 priv->shutdown = true;
9426 spin_unlock_irqrestore(&priv->rx_urb_lock, flags);
9427
9428 usb_kill_anchored_urbs(&priv->rx_anchor);
9429 usb_kill_anchored_urbs(&priv->tx_anchor);
Jes Sorensen0e28b972016-02-29 17:04:13 -05009430 if (priv->usb_interrupts)
9431 usb_kill_anchored_urbs(&priv->int_anchor);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009432
Jes Sorensenfc89a412016-02-29 17:05:46 -05009433 priv->fops->disable_rf(priv);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009434
9435 /*
9436 * Disable interrupts
9437 */
Jes Sorensen0e28b972016-02-29 17:04:13 -05009438 if (priv->usb_interrupts)
9439 rtl8xxxu_write32(priv, REG_USB_HIMR, 0);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009440
9441 rtl8xxxu_free_rx_resources(priv);
9442 rtl8xxxu_free_tx_resources(priv);
9443}
9444
9445static const struct ieee80211_ops rtl8xxxu_ops = {
9446 .tx = rtl8xxxu_tx,
9447 .add_interface = rtl8xxxu_add_interface,
9448 .remove_interface = rtl8xxxu_remove_interface,
9449 .config = rtl8xxxu_config,
9450 .conf_tx = rtl8xxxu_conf_tx,
9451 .bss_info_changed = rtl8xxxu_bss_info_changed,
9452 .configure_filter = rtl8xxxu_configure_filter,
9453 .set_rts_threshold = rtl8xxxu_set_rts_threshold,
9454 .start = rtl8xxxu_start,
9455 .stop = rtl8xxxu_stop,
9456 .sw_scan_start = rtl8xxxu_sw_scan_start,
9457 .sw_scan_complete = rtl8xxxu_sw_scan_complete,
9458 .set_key = rtl8xxxu_set_key,
9459 .ampdu_action = rtl8xxxu_ampdu_action,
9460};
9461
9462static int rtl8xxxu_parse_usb(struct rtl8xxxu_priv *priv,
9463 struct usb_interface *interface)
9464{
9465 struct usb_interface_descriptor *interface_desc;
9466 struct usb_host_interface *host_interface;
9467 struct usb_endpoint_descriptor *endpoint;
9468 struct device *dev = &priv->udev->dev;
9469 int i, j = 0, endpoints;
9470 u8 dir, xtype, num;
9471 int ret = 0;
9472
9473 host_interface = &interface->altsetting[0];
9474 interface_desc = &host_interface->desc;
9475 endpoints = interface_desc->bNumEndpoints;
9476
9477 for (i = 0; i < endpoints; i++) {
9478 endpoint = &host_interface->endpoint[i].desc;
9479
9480 dir = endpoint->bEndpointAddress & USB_ENDPOINT_DIR_MASK;
9481 num = usb_endpoint_num(endpoint);
9482 xtype = usb_endpoint_type(endpoint);
9483 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_USB)
9484 dev_dbg(dev,
9485 "%s: endpoint: dir %02x, # %02x, type %02x\n",
9486 __func__, dir, num, xtype);
9487 if (usb_endpoint_dir_in(endpoint) &&
9488 usb_endpoint_xfer_bulk(endpoint)) {
9489 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_USB)
9490 dev_dbg(dev, "%s: in endpoint num %i\n",
9491 __func__, num);
9492
9493 if (priv->pipe_in) {
9494 dev_warn(dev,
9495 "%s: Too many IN pipes\n", __func__);
9496 ret = -EINVAL;
9497 goto exit;
9498 }
9499
9500 priv->pipe_in = usb_rcvbulkpipe(priv->udev, num);
9501 }
9502
9503 if (usb_endpoint_dir_in(endpoint) &&
9504 usb_endpoint_xfer_int(endpoint)) {
9505 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_USB)
9506 dev_dbg(dev, "%s: interrupt endpoint num %i\n",
9507 __func__, num);
9508
9509 if (priv->pipe_interrupt) {
9510 dev_warn(dev, "%s: Too many INTERRUPT pipes\n",
9511 __func__);
9512 ret = -EINVAL;
9513 goto exit;
9514 }
9515
9516 priv->pipe_interrupt = usb_rcvintpipe(priv->udev, num);
9517 }
9518
9519 if (usb_endpoint_dir_out(endpoint) &&
9520 usb_endpoint_xfer_bulk(endpoint)) {
9521 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_USB)
9522 dev_dbg(dev, "%s: out endpoint num %i\n",
9523 __func__, num);
9524 if (j >= RTL8XXXU_OUT_ENDPOINTS) {
9525 dev_warn(dev,
9526 "%s: Too many OUT pipes\n", __func__);
9527 ret = -EINVAL;
9528 goto exit;
9529 }
9530 priv->out_ep[j++] = num;
9531 }
9532 }
9533exit:
9534 priv->nr_out_eps = j;
9535 return ret;
9536}
9537
9538static int rtl8xxxu_probe(struct usb_interface *interface,
9539 const struct usb_device_id *id)
9540{
9541 struct rtl8xxxu_priv *priv;
9542 struct ieee80211_hw *hw;
9543 struct usb_device *udev;
9544 struct ieee80211_supported_band *sband;
9545 int ret = 0;
9546 int untested = 1;
9547
9548 udev = usb_get_dev(interface_to_usbdev(interface));
9549
9550 switch (id->idVendor) {
9551 case USB_VENDOR_ID_REALTEK:
9552 switch(id->idProduct) {
9553 case 0x1724:
9554 case 0x8176:
9555 case 0x8178:
9556 case 0x817f:
9557 untested = 0;
9558 break;
9559 }
9560 break;
9561 case 0x7392:
9562 if (id->idProduct == 0x7811)
9563 untested = 0;
9564 break;
9565 default:
9566 break;
9567 }
9568
9569 if (untested) {
Jes Sorenseneaa4d142016-02-29 17:04:31 -05009570 rtl8xxxu_debug |= RTL8XXXU_DEBUG_EFUSE;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009571 dev_info(&udev->dev,
9572 "This Realtek USB WiFi dongle (0x%04x:0x%04x) is untested!\n",
9573 id->idVendor, id->idProduct);
9574 dev_info(&udev->dev,
9575 "Please report results to Jes.Sorensen@gmail.com\n");
9576 }
9577
9578 hw = ieee80211_alloc_hw(sizeof(struct rtl8xxxu_priv), &rtl8xxxu_ops);
9579 if (!hw) {
9580 ret = -ENOMEM;
9581 goto exit;
9582 }
9583
9584 priv = hw->priv;
9585 priv->hw = hw;
9586 priv->udev = udev;
9587 priv->fops = (struct rtl8xxxu_fileops *)id->driver_info;
9588 mutex_init(&priv->usb_buf_mutex);
9589 mutex_init(&priv->h2c_mutex);
9590 INIT_LIST_HEAD(&priv->tx_urb_free_list);
9591 spin_lock_init(&priv->tx_urb_lock);
9592 INIT_LIST_HEAD(&priv->rx_urb_pending_list);
9593 spin_lock_init(&priv->rx_urb_lock);
9594 INIT_WORK(&priv->rx_urb_wq, rtl8xxxu_rx_urb_work);
9595
9596 usb_set_intfdata(interface, hw);
9597
9598 ret = rtl8xxxu_parse_usb(priv, interface);
9599 if (ret)
9600 goto exit;
9601
9602 ret = rtl8xxxu_identify_chip(priv);
9603 if (ret) {
9604 dev_err(&udev->dev, "Fatal - failed to identify chip\n");
9605 goto exit;
9606 }
9607
9608 ret = rtl8xxxu_read_efuse(priv);
9609 if (ret) {
9610 dev_err(&udev->dev, "Fatal - failed to read EFuse\n");
9611 goto exit;
9612 }
9613
9614 ret = priv->fops->parse_efuse(priv);
9615 if (ret) {
9616 dev_err(&udev->dev, "Fatal - failed to parse EFuse\n");
9617 goto exit;
9618 }
9619
9620 rtl8xxxu_print_chipinfo(priv);
9621
9622 ret = priv->fops->load_firmware(priv);
9623 if (ret) {
9624 dev_err(&udev->dev, "Fatal - failed to load firmware\n");
9625 goto exit;
9626 }
9627
9628 ret = rtl8xxxu_init_device(hw);
9629
9630 hw->wiphy->max_scan_ssids = 1;
9631 hw->wiphy->max_scan_ie_len = IEEE80211_MAX_DATA_LEN;
9632 hw->wiphy->interface_modes = BIT(NL80211_IFTYPE_STATION);
9633 hw->queues = 4;
9634
9635 sband = &rtl8xxxu_supported_band;
9636 sband->ht_cap.ht_supported = true;
9637 sband->ht_cap.ampdu_factor = IEEE80211_HT_MAX_AMPDU_64K;
9638 sband->ht_cap.ampdu_density = IEEE80211_HT_MPDU_DENSITY_16;
9639 sband->ht_cap.cap = IEEE80211_HT_CAP_SGI_20 | IEEE80211_HT_CAP_SGI_40;
9640 memset(&sband->ht_cap.mcs, 0, sizeof(sband->ht_cap.mcs));
9641 sband->ht_cap.mcs.rx_mask[0] = 0xff;
9642 sband->ht_cap.mcs.rx_mask[4] = 0x01;
9643 if (priv->rf_paths > 1) {
9644 sband->ht_cap.mcs.rx_mask[1] = 0xff;
9645 sband->ht_cap.cap |= IEEE80211_HT_CAP_SGI_40;
9646 }
9647 sband->ht_cap.mcs.tx_params = IEEE80211_HT_MCS_TX_DEFINED;
9648 /*
9649 * Some APs will negotiate HT20_40 in a noisy environment leading
9650 * to miserable performance. Rather than defaulting to this, only
9651 * enable it if explicitly requested at module load time.
9652 */
9653 if (rtl8xxxu_ht40_2g) {
9654 dev_info(&udev->dev, "Enabling HT_20_40 on the 2.4GHz band\n");
9655 sband->ht_cap.cap |= IEEE80211_HT_CAP_SUP_WIDTH_20_40;
9656 }
Johannes Berg57fbcce2016-04-12 15:56:15 +02009657 hw->wiphy->bands[NL80211_BAND_2GHZ] = sband;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009658
9659 hw->wiphy->rts_threshold = 2347;
9660
9661 SET_IEEE80211_DEV(priv->hw, &interface->dev);
9662 SET_IEEE80211_PERM_ADDR(hw, priv->mac_addr);
9663
Jes Sorensen179e1742016-02-29 17:05:27 -05009664 hw->extra_tx_headroom = priv->fops->tx_desc_size;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009665 ieee80211_hw_set(hw, SIGNAL_DBM);
9666 /*
9667 * The firmware handles rate control
9668 */
9669 ieee80211_hw_set(hw, HAS_RATE_CONTROL);
9670 ieee80211_hw_set(hw, AMPDU_AGGREGATION);
9671
9672 ret = ieee80211_register_hw(priv->hw);
9673 if (ret) {
9674 dev_err(&udev->dev, "%s: Failed to register: %i\n",
9675 __func__, ret);
9676 goto exit;
9677 }
9678
9679exit:
9680 if (ret < 0)
9681 usb_put_dev(udev);
9682 return ret;
9683}
9684
9685static void rtl8xxxu_disconnect(struct usb_interface *interface)
9686{
9687 struct rtl8xxxu_priv *priv;
9688 struct ieee80211_hw *hw;
9689
9690 hw = usb_get_intfdata(interface);
9691 priv = hw->priv;
9692
9693 rtl8xxxu_disable_device(hw);
9694 usb_set_intfdata(interface, NULL);
9695
9696 dev_info(&priv->udev->dev, "disconnecting\n");
9697
9698 ieee80211_unregister_hw(hw);
9699
9700 kfree(priv->fw_data);
9701 mutex_destroy(&priv->usb_buf_mutex);
9702 mutex_destroy(&priv->h2c_mutex);
9703
9704 usb_put_dev(priv->udev);
9705 ieee80211_free_hw(hw);
9706}
9707
9708static struct rtl8xxxu_fileops rtl8723au_fops = {
9709 .parse_efuse = rtl8723au_parse_efuse,
9710 .load_firmware = rtl8723au_load_firmware,
9711 .power_on = rtl8723au_power_on,
Jes Sorensenfe37d5f2016-02-29 17:05:47 -05009712 .power_off = rtl8xxxu_power_off,
Jes Sorensen7d4ccb82016-02-29 17:05:50 -05009713 .reset_8051 = rtl8xxxu_reset_8051,
Jes Sorensen74b99be2016-02-29 17:04:04 -05009714 .llt_init = rtl8xxxu_init_llt_table,
Jes Sorensencb877252016-04-14 14:58:57 -04009715 .init_phy_bb = rtl8723au_init_phy_bb,
Jes Sorensene1547c52016-02-29 17:04:35 -05009716 .phy_iq_calibrate = rtl8723au_phy_iq_calibrate,
Jes Sorensenc3f95062016-02-29 17:04:40 -05009717 .config_channel = rtl8723au_config_channel,
Jes Sorensena49c7ce2016-04-14 14:58:52 -04009718 .parse_rx_desc = rtl8xxxu_parse_rxdesc16,
Jes Sorensendb08de92016-02-29 17:05:17 -05009719 .enable_rf = rtl8723a_enable_rf,
Jes Sorensenfc89a412016-02-29 17:05:46 -05009720 .disable_rf = rtl8723a_disable_rf,
Jes Sorensene796dab2016-02-29 17:05:19 -05009721 .set_tx_power = rtl8723a_set_tx_power,
Jes Sorensenf653e692016-02-29 17:05:38 -05009722 .update_rate_mask = rtl8723au_update_rate_mask,
Jes Sorensen7d794ea2016-02-29 17:05:39 -05009723 .report_connect = rtl8723au_report_connect,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009724 .writeN_block_size = 1024,
Jes Sorensened35d092016-02-29 17:04:19 -05009725 .mbox_ext_reg = REG_HMBOX_EXT_0,
9726 .mbox_ext_width = 2,
Jes Sorensendbb28962016-03-31 17:08:33 -04009727 .tx_desc_size = sizeof(struct rtl8xxxu_txdesc32),
Jes Sorensena49c7ce2016-04-14 14:58:52 -04009728 .rx_desc_size = sizeof(struct rtl8xxxu_rxdesc16),
Jes Sorensen8634af52016-02-29 17:04:33 -05009729 .adda_1t_init = 0x0b1b25a0,
9730 .adda_1t_path_on = 0x0bdb25a0,
9731 .adda_2t_path_on_a = 0x04db25a4,
9732 .adda_2t_path_on_b = 0x0b1b25a4,
Jes Sorensen24e8e7e2016-04-14 14:59:01 -04009733 .trxff_boundary = 0x27ff,
Jes Sorensenc606e662016-04-07 14:19:16 -04009734 .mactable = rtl8723a_mac_init_table,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009735};
9736
Jes Sorensen35a741f2016-02-29 17:04:10 -05009737static struct rtl8xxxu_fileops rtl8723bu_fops = {
Jes Sorensen3c836d62016-02-29 17:04:11 -05009738 .parse_efuse = rtl8723bu_parse_efuse,
Jes Sorensen35a741f2016-02-29 17:04:10 -05009739 .load_firmware = rtl8723bu_load_firmware,
Jes Sorensen42836db2016-02-29 17:04:52 -05009740 .power_on = rtl8723bu_power_on,
Jes Sorensenfe37d5f2016-02-29 17:05:47 -05009741 .power_off = rtl8723bu_power_off,
Jes Sorensen7d4ccb82016-02-29 17:05:50 -05009742 .reset_8051 = rtl8723bu_reset_8051,
Jes Sorensen35a741f2016-02-29 17:04:10 -05009743 .llt_init = rtl8xxxu_auto_llt_table,
Jes Sorensencb877252016-04-14 14:58:57 -04009744 .init_phy_bb = rtl8723bu_init_phy_bb,
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05009745 .phy_init_antenna_selection = rtl8723bu_phy_init_antenna_selection,
Jes Sorensene1547c52016-02-29 17:04:35 -05009746 .phy_iq_calibrate = rtl8723bu_phy_iq_calibrate,
Jes Sorensenc3f95062016-02-29 17:04:40 -05009747 .config_channel = rtl8723bu_config_channel,
Jes Sorensena49c7ce2016-04-14 14:58:52 -04009748 .parse_rx_desc = rtl8xxxu_parse_rxdesc24,
Jes Sorensen3e88ca42016-02-29 17:05:08 -05009749 .init_aggregation = rtl8723bu_init_aggregation,
Jes Sorensen9c79bf92016-02-29 17:05:10 -05009750 .init_statistics = rtl8723bu_init_statistics,
Jes Sorensendb08de92016-02-29 17:05:17 -05009751 .enable_rf = rtl8723b_enable_rf,
Jes Sorensenfc89a412016-02-29 17:05:46 -05009752 .disable_rf = rtl8723b_disable_rf,
Jes Sorensene796dab2016-02-29 17:05:19 -05009753 .set_tx_power = rtl8723b_set_tx_power,
Jes Sorensenf653e692016-02-29 17:05:38 -05009754 .update_rate_mask = rtl8723bu_update_rate_mask,
Jes Sorensen7d794ea2016-02-29 17:05:39 -05009755 .report_connect = rtl8723bu_report_connect,
Jes Sorensenadfc0122016-02-29 17:04:12 -05009756 .writeN_block_size = 1024,
Jes Sorensened35d092016-02-29 17:04:19 -05009757 .mbox_ext_reg = REG_HMBOX_EXT0_8723B,
9758 .mbox_ext_width = 4,
Jes Sorensendbb28962016-03-31 17:08:33 -04009759 .tx_desc_size = sizeof(struct rtl8xxxu_txdesc40),
Jes Sorensena49c7ce2016-04-14 14:58:52 -04009760 .rx_desc_size = sizeof(struct rtl8xxxu_rxdesc24),
Jes Sorensen0d698de2016-02-29 17:04:36 -05009761 .has_s0s1 = 1,
Jes Sorensen8634af52016-02-29 17:04:33 -05009762 .adda_1t_init = 0x01c00014,
9763 .adda_1t_path_on = 0x01c00014,
9764 .adda_2t_path_on_a = 0x01c00014,
9765 .adda_2t_path_on_b = 0x01c00014,
Jes Sorensen24e8e7e2016-04-14 14:59:01 -04009766 .trxff_boundary = 0x3f7f,
Jes Sorensenc606e662016-04-07 14:19:16 -04009767 .mactable = rtl8723b_mac_init_table,
Jes Sorensen35a741f2016-02-29 17:04:10 -05009768};
9769
Kalle Valoc0963772015-10-25 18:24:38 +02009770#ifdef CONFIG_RTL8XXXU_UNTESTED
9771
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009772static struct rtl8xxxu_fileops rtl8192cu_fops = {
9773 .parse_efuse = rtl8192cu_parse_efuse,
9774 .load_firmware = rtl8192cu_load_firmware,
9775 .power_on = rtl8192cu_power_on,
Jes Sorensenfe37d5f2016-02-29 17:05:47 -05009776 .power_off = rtl8xxxu_power_off,
Jes Sorensen7d4ccb82016-02-29 17:05:50 -05009777 .reset_8051 = rtl8xxxu_reset_8051,
Jes Sorensen74b99be2016-02-29 17:04:04 -05009778 .llt_init = rtl8xxxu_init_llt_table,
Jes Sorensencb877252016-04-14 14:58:57 -04009779 .init_phy_bb = rtl8723au_init_phy_bb,
Jes Sorensene1547c52016-02-29 17:04:35 -05009780 .phy_iq_calibrate = rtl8723au_phy_iq_calibrate,
Jes Sorensenc3f95062016-02-29 17:04:40 -05009781 .config_channel = rtl8723au_config_channel,
Jes Sorensena49c7ce2016-04-14 14:58:52 -04009782 .parse_rx_desc = rtl8xxxu_parse_rxdesc16,
Jes Sorensendb08de92016-02-29 17:05:17 -05009783 .enable_rf = rtl8723a_enable_rf,
Jes Sorensenfc89a412016-02-29 17:05:46 -05009784 .disable_rf = rtl8723a_disable_rf,
Jes Sorensene796dab2016-02-29 17:05:19 -05009785 .set_tx_power = rtl8723a_set_tx_power,
Jes Sorensenf653e692016-02-29 17:05:38 -05009786 .update_rate_mask = rtl8723au_update_rate_mask,
Jes Sorensen7d794ea2016-02-29 17:05:39 -05009787 .report_connect = rtl8723au_report_connect,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009788 .writeN_block_size = 128,
Jes Sorensened35d092016-02-29 17:04:19 -05009789 .mbox_ext_reg = REG_HMBOX_EXT_0,
9790 .mbox_ext_width = 2,
Jes Sorensendbb28962016-03-31 17:08:33 -04009791 .tx_desc_size = sizeof(struct rtl8xxxu_txdesc32),
Jes Sorensena49c7ce2016-04-14 14:58:52 -04009792 .rx_desc_size = sizeof(struct rtl8xxxu_rxdesc16),
Jes Sorensen8634af52016-02-29 17:04:33 -05009793 .adda_1t_init = 0x0b1b25a0,
9794 .adda_1t_path_on = 0x0bdb25a0,
9795 .adda_2t_path_on_a = 0x04db25a4,
9796 .adda_2t_path_on_b = 0x0b1b25a4,
Jes Sorensen24e8e7e2016-04-14 14:59:01 -04009797 .trxff_boundary = 0x27ff,
Jes Sorensenc606e662016-04-07 14:19:16 -04009798 .mactable = rtl8723a_mac_init_table,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009799};
9800
Kalle Valoc0963772015-10-25 18:24:38 +02009801#endif
9802
Jes Sorensen3307d842016-02-29 17:03:59 -05009803static struct rtl8xxxu_fileops rtl8192eu_fops = {
9804 .parse_efuse = rtl8192eu_parse_efuse,
9805 .load_firmware = rtl8192eu_load_firmware,
Jes Sorensenc05a9db2016-02-29 17:04:03 -05009806 .power_on = rtl8192eu_power_on,
Jes Sorensenfe37d5f2016-02-29 17:05:47 -05009807 .power_off = rtl8xxxu_power_off,
Jes Sorensen7d4ccb82016-02-29 17:05:50 -05009808 .reset_8051 = rtl8xxxu_reset_8051,
Jes Sorensen74b99be2016-02-29 17:04:04 -05009809 .llt_init = rtl8xxxu_auto_llt_table,
Jes Sorensencb877252016-04-14 14:58:57 -04009810 .init_phy_bb = rtl8192eu_init_phy_bb,
Jes Sorensenf991f4e2016-04-07 14:19:32 -04009811 .phy_iq_calibrate = rtl8192eu_phy_iq_calibrate,
Jes Sorensenc3f95062016-02-29 17:04:40 -05009812 .config_channel = rtl8723bu_config_channel,
Jes Sorensena49c7ce2016-04-14 14:58:52 -04009813 .parse_rx_desc = rtl8xxxu_parse_rxdesc24,
Jes Sorensendb08de92016-02-29 17:05:17 -05009814 .enable_rf = rtl8723b_enable_rf,
Jes Sorensenfc89a412016-02-29 17:05:46 -05009815 .disable_rf = rtl8723b_disable_rf,
Jes Sorensen57e42a22016-04-14 14:58:49 -04009816 .set_tx_power = rtl8192e_set_tx_power,
Jes Sorensen91cbe4e2016-03-31 17:08:41 -04009817 .update_rate_mask = rtl8723bu_update_rate_mask,
9818 .report_connect = rtl8723bu_report_connect,
Jes Sorensenc05a9db2016-02-29 17:04:03 -05009819 .writeN_block_size = 128,
Jes Sorensened35d092016-02-29 17:04:19 -05009820 .mbox_ext_reg = REG_HMBOX_EXT0_8723B,
9821 .mbox_ext_width = 4,
Jes Sorensenf3fc2512016-03-31 17:08:37 -04009822 .tx_desc_size = sizeof(struct rtl8xxxu_txdesc40),
Jes Sorensena49c7ce2016-04-14 14:58:52 -04009823 .rx_desc_size = sizeof(struct rtl8xxxu_rxdesc24),
Jes Sorensen55c0b6a2016-04-14 14:58:50 -04009824 .has_s0s1 = 0,
Jes Sorensen8634af52016-02-29 17:04:33 -05009825 .adda_1t_init = 0x0fc01616,
9826 .adda_1t_path_on = 0x0fc01616,
9827 .adda_2t_path_on_a = 0x0fc01616,
9828 .adda_2t_path_on_b = 0x0fc01616,
Jes Sorensen24e8e7e2016-04-14 14:59:01 -04009829 .trxff_boundary = 0x3cff,
Jes Sorensenc606e662016-04-07 14:19:16 -04009830 .mactable = rtl8192e_mac_init_table,
Jes Sorensen89c2a092016-04-14 14:58:44 -04009831 .total_page_num = TX_TOTAL_PAGE_NUM_8192E,
9832 .page_num_hi = TX_PAGE_NUM_HI_PQ_8192E,
9833 .page_num_lo = TX_PAGE_NUM_LO_PQ_8192E,
9834 .page_num_norm = TX_PAGE_NUM_NORM_PQ_8192E,
Jes Sorensen3307d842016-02-29 17:03:59 -05009835};
9836
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009837static struct usb_device_id dev_table[] = {
9838{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x8724, 0xff, 0xff, 0xff),
9839 .driver_info = (unsigned long)&rtl8723au_fops},
9840{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x1724, 0xff, 0xff, 0xff),
9841 .driver_info = (unsigned long)&rtl8723au_fops},
9842{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x0724, 0xff, 0xff, 0xff),
9843 .driver_info = (unsigned long)&rtl8723au_fops},
Jes Sorensen3307d842016-02-29 17:03:59 -05009844{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x818b, 0xff, 0xff, 0xff),
9845 .driver_info = (unsigned long)&rtl8192eu_fops},
Jes Sorensen35a741f2016-02-29 17:04:10 -05009846{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0xb720, 0xff, 0xff, 0xff),
9847 .driver_info = (unsigned long)&rtl8723bu_fops},
Kalle Valo033695b2015-10-23 20:27:58 +03009848#ifdef CONFIG_RTL8XXXU_UNTESTED
9849/* Still supported by rtlwifi */
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009850{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x8176, 0xff, 0xff, 0xff),
9851 .driver_info = (unsigned long)&rtl8192cu_fops},
9852{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x8178, 0xff, 0xff, 0xff),
9853 .driver_info = (unsigned long)&rtl8192cu_fops},
9854{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x817f, 0xff, 0xff, 0xff),
9855 .driver_info = (unsigned long)&rtl8192cu_fops},
9856/* Tested by Larry Finger */
9857{USB_DEVICE_AND_INTERFACE_INFO(0x7392, 0x7811, 0xff, 0xff, 0xff),
9858 .driver_info = (unsigned long)&rtl8192cu_fops},
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009859/* Currently untested 8188 series devices */
9860{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x8191, 0xff, 0xff, 0xff),
9861 .driver_info = (unsigned long)&rtl8192cu_fops},
9862{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x8170, 0xff, 0xff, 0xff),
9863 .driver_info = (unsigned long)&rtl8192cu_fops},
9864{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x8177, 0xff, 0xff, 0xff),
9865 .driver_info = (unsigned long)&rtl8192cu_fops},
9866{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x817a, 0xff, 0xff, 0xff),
9867 .driver_info = (unsigned long)&rtl8192cu_fops},
9868{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x817b, 0xff, 0xff, 0xff),
9869 .driver_info = (unsigned long)&rtl8192cu_fops},
9870{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x817d, 0xff, 0xff, 0xff),
9871 .driver_info = (unsigned long)&rtl8192cu_fops},
9872{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x817e, 0xff, 0xff, 0xff),
9873 .driver_info = (unsigned long)&rtl8192cu_fops},
9874{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x818a, 0xff, 0xff, 0xff),
9875 .driver_info = (unsigned long)&rtl8192cu_fops},
9876{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x317f, 0xff, 0xff, 0xff),
9877 .driver_info = (unsigned long)&rtl8192cu_fops},
9878{USB_DEVICE_AND_INTERFACE_INFO(0x1058, 0x0631, 0xff, 0xff, 0xff),
9879 .driver_info = (unsigned long)&rtl8192cu_fops},
9880{USB_DEVICE_AND_INTERFACE_INFO(0x04bb, 0x094c, 0xff, 0xff, 0xff),
9881 .driver_info = (unsigned long)&rtl8192cu_fops},
9882{USB_DEVICE_AND_INTERFACE_INFO(0x050d, 0x1102, 0xff, 0xff, 0xff),
9883 .driver_info = (unsigned long)&rtl8192cu_fops},
9884{USB_DEVICE_AND_INTERFACE_INFO(0x06f8, 0xe033, 0xff, 0xff, 0xff),
9885 .driver_info = (unsigned long)&rtl8192cu_fops},
9886{USB_DEVICE_AND_INTERFACE_INFO(0x07b8, 0x8189, 0xff, 0xff, 0xff),
9887 .driver_info = (unsigned long)&rtl8192cu_fops},
9888{USB_DEVICE_AND_INTERFACE_INFO(0x0846, 0x9041, 0xff, 0xff, 0xff),
9889 .driver_info = (unsigned long)&rtl8192cu_fops},
9890{USB_DEVICE_AND_INTERFACE_INFO(0x0b05, 0x17ba, 0xff, 0xff, 0xff),
9891 .driver_info = (unsigned long)&rtl8192cu_fops},
9892{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x1e1e, 0xff, 0xff, 0xff),
9893 .driver_info = (unsigned long)&rtl8192cu_fops},
9894{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x5088, 0xff, 0xff, 0xff),
9895 .driver_info = (unsigned long)&rtl8192cu_fops},
9896{USB_DEVICE_AND_INTERFACE_INFO(0x0df6, 0x0052, 0xff, 0xff, 0xff),
9897 .driver_info = (unsigned long)&rtl8192cu_fops},
9898{USB_DEVICE_AND_INTERFACE_INFO(0x0df6, 0x005c, 0xff, 0xff, 0xff),
9899 .driver_info = (unsigned long)&rtl8192cu_fops},
9900{USB_DEVICE_AND_INTERFACE_INFO(0x0eb0, 0x9071, 0xff, 0xff, 0xff),
9901 .driver_info = (unsigned long)&rtl8192cu_fops},
9902{USB_DEVICE_AND_INTERFACE_INFO(0x103c, 0x1629, 0xff, 0xff, 0xff),
9903 .driver_info = (unsigned long)&rtl8192cu_fops},
9904{USB_DEVICE_AND_INTERFACE_INFO(0x13d3, 0x3357, 0xff, 0xff, 0xff),
9905 .driver_info = (unsigned long)&rtl8192cu_fops},
9906{USB_DEVICE_AND_INTERFACE_INFO(0x2001, 0x3308, 0xff, 0xff, 0xff),
9907 .driver_info = (unsigned long)&rtl8192cu_fops},
9908{USB_DEVICE_AND_INTERFACE_INFO(0x2001, 0x330b, 0xff, 0xff, 0xff),
9909 .driver_info = (unsigned long)&rtl8192cu_fops},
9910{USB_DEVICE_AND_INTERFACE_INFO(0x2019, 0x4902, 0xff, 0xff, 0xff),
9911 .driver_info = (unsigned long)&rtl8192cu_fops},
9912{USB_DEVICE_AND_INTERFACE_INFO(0x2019, 0xab2a, 0xff, 0xff, 0xff),
9913 .driver_info = (unsigned long)&rtl8192cu_fops},
9914{USB_DEVICE_AND_INTERFACE_INFO(0x2019, 0xab2e, 0xff, 0xff, 0xff),
9915 .driver_info = (unsigned long)&rtl8192cu_fops},
9916{USB_DEVICE_AND_INTERFACE_INFO(0x2019, 0xed17, 0xff, 0xff, 0xff),
9917 .driver_info = (unsigned long)&rtl8192cu_fops},
9918{USB_DEVICE_AND_INTERFACE_INFO(0x20f4, 0x648b, 0xff, 0xff, 0xff),
9919 .driver_info = (unsigned long)&rtl8192cu_fops},
9920{USB_DEVICE_AND_INTERFACE_INFO(0x4855, 0x0090, 0xff, 0xff, 0xff),
9921 .driver_info = (unsigned long)&rtl8192cu_fops},
9922{USB_DEVICE_AND_INTERFACE_INFO(0x4856, 0x0091, 0xff, 0xff, 0xff),
9923 .driver_info = (unsigned long)&rtl8192cu_fops},
9924{USB_DEVICE_AND_INTERFACE_INFO(0xcdab, 0x8010, 0xff, 0xff, 0xff),
9925 .driver_info = (unsigned long)&rtl8192cu_fops},
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009926{USB_DEVICE_AND_INTERFACE_INFO(0x04f2, 0xaff7, 0xff, 0xff, 0xff),
9927 .driver_info = (unsigned long)&rtl8192cu_fops},
9928{USB_DEVICE_AND_INTERFACE_INFO(0x04f2, 0xaff9, 0xff, 0xff, 0xff),
9929 .driver_info = (unsigned long)&rtl8192cu_fops},
9930{USB_DEVICE_AND_INTERFACE_INFO(0x04f2, 0xaffa, 0xff, 0xff, 0xff),
9931 .driver_info = (unsigned long)&rtl8192cu_fops},
9932{USB_DEVICE_AND_INTERFACE_INFO(0x04f2, 0xaff8, 0xff, 0xff, 0xff),
9933 .driver_info = (unsigned long)&rtl8192cu_fops},
9934{USB_DEVICE_AND_INTERFACE_INFO(0x04f2, 0xaffb, 0xff, 0xff, 0xff),
9935 .driver_info = (unsigned long)&rtl8192cu_fops},
9936{USB_DEVICE_AND_INTERFACE_INFO(0x04f2, 0xaffc, 0xff, 0xff, 0xff),
9937 .driver_info = (unsigned long)&rtl8192cu_fops},
9938{USB_DEVICE_AND_INTERFACE_INFO(0x2019, 0x1201, 0xff, 0xff, 0xff),
9939 .driver_info = (unsigned long)&rtl8192cu_fops},
9940/* Currently untested 8192 series devices */
9941{USB_DEVICE_AND_INTERFACE_INFO(0x04bb, 0x0950, 0xff, 0xff, 0xff),
9942 .driver_info = (unsigned long)&rtl8192cu_fops},
9943{USB_DEVICE_AND_INTERFACE_INFO(0x050d, 0x1004, 0xff, 0xff, 0xff),
9944 .driver_info = (unsigned long)&rtl8192cu_fops},
9945{USB_DEVICE_AND_INTERFACE_INFO(0x050d, 0x2102, 0xff, 0xff, 0xff),
9946 .driver_info = (unsigned long)&rtl8192cu_fops},
9947{USB_DEVICE_AND_INTERFACE_INFO(0x050d, 0x2103, 0xff, 0xff, 0xff),
9948 .driver_info = (unsigned long)&rtl8192cu_fops},
9949{USB_DEVICE_AND_INTERFACE_INFO(0x0586, 0x341f, 0xff, 0xff, 0xff),
9950 .driver_info = (unsigned long)&rtl8192cu_fops},
9951{USB_DEVICE_AND_INTERFACE_INFO(0x06f8, 0xe035, 0xff, 0xff, 0xff),
9952 .driver_info = (unsigned long)&rtl8192cu_fops},
9953{USB_DEVICE_AND_INTERFACE_INFO(0x0b05, 0x17ab, 0xff, 0xff, 0xff),
9954 .driver_info = (unsigned long)&rtl8192cu_fops},
9955{USB_DEVICE_AND_INTERFACE_INFO(0x0df6, 0x0061, 0xff, 0xff, 0xff),
9956 .driver_info = (unsigned long)&rtl8192cu_fops},
9957{USB_DEVICE_AND_INTERFACE_INFO(0x0df6, 0x0070, 0xff, 0xff, 0xff),
9958 .driver_info = (unsigned long)&rtl8192cu_fops},
9959{USB_DEVICE_AND_INTERFACE_INFO(0x0789, 0x016d, 0xff, 0xff, 0xff),
9960 .driver_info = (unsigned long)&rtl8192cu_fops},
9961{USB_DEVICE_AND_INTERFACE_INFO(0x07aa, 0x0056, 0xff, 0xff, 0xff),
9962 .driver_info = (unsigned long)&rtl8192cu_fops},
9963{USB_DEVICE_AND_INTERFACE_INFO(0x07b8, 0x8178, 0xff, 0xff, 0xff),
9964 .driver_info = (unsigned long)&rtl8192cu_fops},
9965{USB_DEVICE_AND_INTERFACE_INFO(0x0846, 0x9021, 0xff, 0xff, 0xff),
9966 .driver_info = (unsigned long)&rtl8192cu_fops},
9967{USB_DEVICE_AND_INTERFACE_INFO(0x0846, 0xf001, 0xff, 0xff, 0xff),
9968 .driver_info = (unsigned long)&rtl8192cu_fops},
9969{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x2e2e, 0xff, 0xff, 0xff),
9970 .driver_info = (unsigned long)&rtl8192cu_fops},
9971{USB_DEVICE_AND_INTERFACE_INFO(0x0e66, 0x0019, 0xff, 0xff, 0xff),
9972 .driver_info = (unsigned long)&rtl8192cu_fops},
9973{USB_DEVICE_AND_INTERFACE_INFO(0x0e66, 0x0020, 0xff, 0xff, 0xff),
9974 .driver_info = (unsigned long)&rtl8192cu_fops},
9975{USB_DEVICE_AND_INTERFACE_INFO(0x2001, 0x3307, 0xff, 0xff, 0xff),
9976 .driver_info = (unsigned long)&rtl8192cu_fops},
9977{USB_DEVICE_AND_INTERFACE_INFO(0x2001, 0x3309, 0xff, 0xff, 0xff),
9978 .driver_info = (unsigned long)&rtl8192cu_fops},
9979{USB_DEVICE_AND_INTERFACE_INFO(0x2001, 0x330a, 0xff, 0xff, 0xff),
9980 .driver_info = (unsigned long)&rtl8192cu_fops},
9981{USB_DEVICE_AND_INTERFACE_INFO(0x2019, 0xab2b, 0xff, 0xff, 0xff),
9982 .driver_info = (unsigned long)&rtl8192cu_fops},
9983{USB_DEVICE_AND_INTERFACE_INFO(0x20f4, 0x624d, 0xff, 0xff, 0xff),
9984 .driver_info = (unsigned long)&rtl8192cu_fops},
9985{USB_DEVICE_AND_INTERFACE_INFO(0x2357, 0x0100, 0xff, 0xff, 0xff),
9986 .driver_info = (unsigned long)&rtl8192cu_fops},
9987{USB_DEVICE_AND_INTERFACE_INFO(0x4855, 0x0091, 0xff, 0xff, 0xff),
9988 .driver_info = (unsigned long)&rtl8192cu_fops},
9989{USB_DEVICE_AND_INTERFACE_INFO(0x7392, 0x7822, 0xff, 0xff, 0xff),
9990 .driver_info = (unsigned long)&rtl8192cu_fops},
9991#endif
9992{ }
9993};
9994
9995static struct usb_driver rtl8xxxu_driver = {
9996 .name = DRIVER_NAME,
9997 .probe = rtl8xxxu_probe,
9998 .disconnect = rtl8xxxu_disconnect,
9999 .id_table = dev_table,
10000 .disable_hub_initiated_lpm = 1,
10001};
10002
10003static int __init rtl8xxxu_module_init(void)
10004{
10005 int res;
10006
10007 res = usb_register(&rtl8xxxu_driver);
10008 if (res < 0)
10009 pr_err(DRIVER_NAME ": usb_register() failed (%i)\n", res);
10010
10011 return res;
10012}
10013
10014static void __exit rtl8xxxu_module_exit(void)
10015{
10016 usb_deregister(&rtl8xxxu_driver);
10017}
10018
10019
10020MODULE_DEVICE_TABLE(usb, dev_table);
10021
10022module_init(rtl8xxxu_module_init);
10023module_exit(rtl8xxxu_module_exit);