blob: 2201ca70af24d57c1d51986f5f2ff0d42ab89c86 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * drivers/mtd/nand.c
3 *
4 * Overview:
5 * This is the generic MTD driver for NAND flash devices. It should be
6 * capable of working with almost all NAND chips currently available.
7 * Basic support for AG-AND chips is provided.
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00008 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 * Additional technical information is available on
maximilian attems8b2b4032007-07-28 13:07:16 +020010 * http://www.linux-mtd.infradead.org/doc/nand.html
Thomas Gleixner61b03bd2005-11-07 11:15:49 +000011 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070012 * Copyright (C) 2000 Steven J. Hill (sjhill@realitydiluted.com)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +020013 * 2002-2006 Thomas Gleixner (tglx@linutronix.de)
Linus Torvalds1da177e2005-04-16 15:20:36 -070014 *
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +020015 * Credits:
Thomas Gleixner61b03bd2005-11-07 11:15:49 +000016 * David Woodhouse for adding multichip support
17 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070018 * Aleph One Ltd. and Toby Churchill Ltd. for supporting the
19 * rework for 2K page size chips
20 *
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +020021 * TODO:
Linus Torvalds1da177e2005-04-16 15:20:36 -070022 * Enable cached programming for 2k page size chips
23 * Check, if mtd->ecctype should be set to MTD_ECC_HW
24 * if we have HW ecc support.
25 * The AG-AND chips have nice features for speed improvement,
26 * which are not supported yet. Read / program 4 pages in one go.
Artem Bityutskiyc0b8ba72007-07-23 16:06:50 +030027 * BBT table is not serialized, has to be fixed
Linus Torvalds1da177e2005-04-16 15:20:36 -070028 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070029 * This program is free software; you can redistribute it and/or modify
30 * it under the terms of the GNU General Public License version 2 as
31 * published by the Free Software Foundation.
32 *
33 */
34
David Woodhouse552d9202006-05-14 01:20:46 +010035#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include <linux/delay.h>
37#include <linux/errno.h>
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +020038#include <linux/err.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070039#include <linux/sched.h>
40#include <linux/slab.h>
41#include <linux/types.h>
42#include <linux/mtd/mtd.h>
43#include <linux/mtd/nand.h>
44#include <linux/mtd/nand_ecc.h>
Ivan Djelic193bd402011-03-11 11:05:33 +010045#include <linux/mtd/nand_bch.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <linux/interrupt.h>
47#include <linux/bitops.h>
Richard Purdie8fe833c2006-03-31 02:31:14 -080048#include <linux/leds.h>
Florian Fainelli7351d3a2010-09-07 13:23:45 +020049#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51#ifdef CONFIG_MTD_PARTITIONS
52#include <linux/mtd/partitions.h>
53#endif
54
55/* Define default oob placement schemes for large and small page devices */
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020056static struct nand_ecclayout nand_oob_8 = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070057 .eccbytes = 3,
58 .eccpos = {0, 1, 2},
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020059 .oobfree = {
60 {.offset = 3,
61 .length = 2},
62 {.offset = 6,
Florian Fainellif8ac0412010-09-07 13:23:43 +020063 .length = 2} }
Linus Torvalds1da177e2005-04-16 15:20:36 -070064};
65
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020066static struct nand_ecclayout nand_oob_16 = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070067 .eccbytes = 6,
68 .eccpos = {0, 1, 2, 3, 6, 7},
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020069 .oobfree = {
70 {.offset = 8,
Florian Fainellif8ac0412010-09-07 13:23:43 +020071 . length = 8} }
Linus Torvalds1da177e2005-04-16 15:20:36 -070072};
73
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020074static struct nand_ecclayout nand_oob_64 = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070075 .eccbytes = 24,
76 .eccpos = {
David Woodhousee0c7d762006-05-13 18:07:53 +010077 40, 41, 42, 43, 44, 45, 46, 47,
78 48, 49, 50, 51, 52, 53, 54, 55,
79 56, 57, 58, 59, 60, 61, 62, 63},
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020080 .oobfree = {
81 {.offset = 2,
Florian Fainellif8ac0412010-09-07 13:23:43 +020082 .length = 38} }
Linus Torvalds1da177e2005-04-16 15:20:36 -070083};
84
Thomas Gleixner81ec5362007-12-12 17:27:03 +010085static struct nand_ecclayout nand_oob_128 = {
86 .eccbytes = 48,
87 .eccpos = {
88 80, 81, 82, 83, 84, 85, 86, 87,
89 88, 89, 90, 91, 92, 93, 94, 95,
90 96, 97, 98, 99, 100, 101, 102, 103,
91 104, 105, 106, 107, 108, 109, 110, 111,
92 112, 113, 114, 115, 116, 117, 118, 119,
93 120, 121, 122, 123, 124, 125, 126, 127},
94 .oobfree = {
95 {.offset = 2,
Florian Fainellif8ac0412010-09-07 13:23:43 +020096 .length = 78} }
Thomas Gleixner81ec5362007-12-12 17:27:03 +010097};
98
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +020099static int nand_get_device(struct nand_chip *chip, struct mtd_info *mtd,
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200100 int new_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101
Thomas Gleixner8593fbc2006-05-29 03:26:58 +0200102static int nand_do_write_oob(struct mtd_info *mtd, loff_t to,
103 struct mtd_oob_ops *ops);
104
Thomas Gleixnerd470a972006-05-23 23:48:57 +0200105/*
Joe Perches8e87d782008-02-03 17:22:34 +0200106 * For devices which display every fart in the system on a separate LED. Is
Thomas Gleixnerd470a972006-05-23 23:48:57 +0200107 * compiled away when LED support is disabled.
108 */
109DEFINE_LED_TRIGGER(nand_led_trigger);
110
Vimal Singh6fe5a6a2010-02-03 14:12:24 +0530111static int check_offs_len(struct mtd_info *mtd,
112 loff_t ofs, uint64_t len)
113{
114 struct nand_chip *chip = mtd->priv;
115 int ret = 0;
116
117 /* Start address must align on block boundary */
118 if (ofs & ((1 << chip->phys_erase_shift) - 1)) {
119 DEBUG(MTD_DEBUG_LEVEL0, "%s: Unaligned address\n", __func__);
120 ret = -EINVAL;
121 }
122
123 /* Length must align on block boundary */
124 if (len & ((1 << chip->phys_erase_shift) - 1)) {
125 DEBUG(MTD_DEBUG_LEVEL0, "%s: Length not block aligned\n",
126 __func__);
127 ret = -EINVAL;
128 }
129
130 /* Do not allow past end of device */
131 if (ofs + len > mtd->size) {
132 DEBUG(MTD_DEBUG_LEVEL0, "%s: Past end of device\n",
133 __func__);
134 ret = -EINVAL;
135 }
136
137 return ret;
138}
139
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140/**
141 * nand_release_device - [GENERIC] release chip
142 * @mtd: MTD device structure
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000143 *
144 * Deselect, release chip lock and wake up anyone waiting on the device
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145 */
David Woodhousee0c7d762006-05-13 18:07:53 +0100146static void nand_release_device(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200148 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149
150 /* De-select the NAND device */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200151 chip->select_chip(mtd, -1);
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100152
Thomas Gleixnera36ed292006-05-23 11:37:03 +0200153 /* Release the controller and the chip */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200154 spin_lock(&chip->controller->lock);
155 chip->controller->active = NULL;
156 chip->state = FL_READY;
157 wake_up(&chip->controller->wq);
158 spin_unlock(&chip->controller->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159}
160
161/**
162 * nand_read_byte - [DEFAULT] read one byte from the chip
163 * @mtd: MTD device structure
164 *
165 * Default read function for 8bit buswith
166 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200167static uint8_t nand_read_byte(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200169 struct nand_chip *chip = mtd->priv;
170 return readb(chip->IO_ADDR_R);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171}
172
173/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174 * nand_read_byte16 - [DEFAULT] read one byte endianess aware from the chip
175 * @mtd: MTD device structure
176 *
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000177 * Default read function for 16bit buswith with
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178 * endianess conversion
179 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200180static uint8_t nand_read_byte16(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200182 struct nand_chip *chip = mtd->priv;
183 return (uint8_t) cpu_to_le16(readw(chip->IO_ADDR_R));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184}
185
186/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187 * nand_read_word - [DEFAULT] read one word from the chip
188 * @mtd: MTD device structure
189 *
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000190 * Default read function for 16bit buswith without
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191 * endianess conversion
192 */
193static u16 nand_read_word(struct mtd_info *mtd)
194{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200195 struct nand_chip *chip = mtd->priv;
196 return readw(chip->IO_ADDR_R);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197}
198
199/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200 * nand_select_chip - [DEFAULT] control CE line
201 * @mtd: MTD device structure
Randy Dunlap844d3b42006-06-28 21:48:27 -0700202 * @chipnr: chipnumber to select, -1 for deselect
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203 *
204 * Default select function for 1 chip devices.
205 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200206static void nand_select_chip(struct mtd_info *mtd, int chipnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200208 struct nand_chip *chip = mtd->priv;
209
210 switch (chipnr) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211 case -1:
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200212 chip->cmd_ctrl(mtd, NAND_CMD_NONE, 0 | NAND_CTRL_CHANGE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213 break;
214 case 0:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215 break;
216
217 default:
218 BUG();
219 }
220}
221
222/**
223 * nand_write_buf - [DEFAULT] write buffer to chip
224 * @mtd: MTD device structure
225 * @buf: data buffer
226 * @len: number of bytes to write
227 *
228 * Default write function for 8bit buswith
229 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200230static void nand_write_buf(struct mtd_info *mtd, const uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231{
232 int i;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200233 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234
David Woodhousee0c7d762006-05-13 18:07:53 +0100235 for (i = 0; i < len; i++)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200236 writeb(buf[i], chip->IO_ADDR_W);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237}
238
239/**
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000240 * nand_read_buf - [DEFAULT] read chip data into buffer
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241 * @mtd: MTD device structure
242 * @buf: buffer to store date
243 * @len: number of bytes to read
244 *
245 * Default read function for 8bit buswith
246 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200247static void nand_read_buf(struct mtd_info *mtd, uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248{
249 int i;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200250 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251
David Woodhousee0c7d762006-05-13 18:07:53 +0100252 for (i = 0; i < len; i++)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200253 buf[i] = readb(chip->IO_ADDR_R);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254}
255
256/**
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000257 * nand_verify_buf - [DEFAULT] Verify chip data against buffer
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258 * @mtd: MTD device structure
259 * @buf: buffer containing the data to compare
260 * @len: number of bytes to compare
261 *
262 * Default verify function for 8bit buswith
263 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200264static int nand_verify_buf(struct mtd_info *mtd, const uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265{
266 int i;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200267 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268
David Woodhousee0c7d762006-05-13 18:07:53 +0100269 for (i = 0; i < len; i++)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200270 if (buf[i] != readb(chip->IO_ADDR_R))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272 return 0;
273}
274
275/**
276 * nand_write_buf16 - [DEFAULT] write buffer to chip
277 * @mtd: MTD device structure
278 * @buf: data buffer
279 * @len: number of bytes to write
280 *
281 * Default write function for 16bit buswith
282 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200283static void nand_write_buf16(struct mtd_info *mtd, const uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284{
285 int i;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200286 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287 u16 *p = (u16 *) buf;
288 len >>= 1;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000289
David Woodhousee0c7d762006-05-13 18:07:53 +0100290 for (i = 0; i < len; i++)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200291 writew(p[i], chip->IO_ADDR_W);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000292
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293}
294
295/**
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000296 * nand_read_buf16 - [DEFAULT] read chip data into buffer
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297 * @mtd: MTD device structure
298 * @buf: buffer to store date
299 * @len: number of bytes to read
300 *
301 * Default read function for 16bit buswith
302 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200303static void nand_read_buf16(struct mtd_info *mtd, uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304{
305 int i;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200306 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307 u16 *p = (u16 *) buf;
308 len >>= 1;
309
David Woodhousee0c7d762006-05-13 18:07:53 +0100310 for (i = 0; i < len; i++)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200311 p[i] = readw(chip->IO_ADDR_R);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312}
313
314/**
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000315 * nand_verify_buf16 - [DEFAULT] Verify chip data against buffer
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316 * @mtd: MTD device structure
317 * @buf: buffer containing the data to compare
318 * @len: number of bytes to compare
319 *
320 * Default verify function for 16bit buswith
321 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200322static int nand_verify_buf16(struct mtd_info *mtd, const uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323{
324 int i;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200325 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326 u16 *p = (u16 *) buf;
327 len >>= 1;
328
David Woodhousee0c7d762006-05-13 18:07:53 +0100329 for (i = 0; i < len; i++)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200330 if (p[i] != readw(chip->IO_ADDR_R))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331 return -EFAULT;
332
333 return 0;
334}
335
336/**
337 * nand_block_bad - [DEFAULT] Read bad block marker from the chip
338 * @mtd: MTD device structure
339 * @ofs: offset from device start
340 * @getchip: 0, if the chip is already selected
341 *
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000342 * Check, if the block is bad.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343 */
344static int nand_block_bad(struct mtd_info *mtd, loff_t ofs, int getchip)
345{
346 int page, chipnr, res = 0;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200347 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348 u16 bad;
349
Brian Norris30fe8112010-06-23 13:36:02 -0700350 if (chip->options & NAND_BBT_SCANLASTPAGE)
Kevin Cernekeeb60b08b2010-05-04 20:58:10 -0700351 ofs += mtd->erasesize - mtd->writesize;
352
Thomas Knobloch1a12f462007-05-03 07:39:37 +0100353 page = (int)(ofs >> chip->page_shift) & chip->pagemask;
354
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355 if (getchip) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200356 chipnr = (int)(ofs >> chip->chip_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200358 nand_get_device(chip, mtd, FL_READING);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359
360 /* Select the NAND device */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200361 chip->select_chip(mtd, chipnr);
Thomas Knobloch1a12f462007-05-03 07:39:37 +0100362 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200364 if (chip->options & NAND_BUSWIDTH_16) {
365 chip->cmdfunc(mtd, NAND_CMD_READOOB, chip->badblockpos & 0xFE,
Thomas Knobloch1a12f462007-05-03 07:39:37 +0100366 page);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200367 bad = cpu_to_le16(chip->read_word(mtd));
368 if (chip->badblockpos & 0x1)
Vitaly Wool49196f32005-11-02 16:54:46 +0000369 bad >>= 8;
Maxim Levitskye0b58d02010-02-22 20:39:38 +0200370 else
371 bad &= 0xFF;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372 } else {
Thomas Knobloch1a12f462007-05-03 07:39:37 +0100373 chip->cmdfunc(mtd, NAND_CMD_READOOB, chip->badblockpos, page);
Maxim Levitskye0b58d02010-02-22 20:39:38 +0200374 bad = chip->read_byte(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000376
Maxim Levitskye0b58d02010-02-22 20:39:38 +0200377 if (likely(chip->badblockbits == 8))
378 res = bad != 0xFF;
379 else
380 res = hweight8(bad) < chip->badblockbits;
381
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200382 if (getchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383 nand_release_device(mtd);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000384
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385 return res;
386}
387
388/**
389 * nand_default_block_markbad - [DEFAULT] mark a block bad
390 * @mtd: MTD device structure
391 * @ofs: offset from device start
392 *
393 * This is the default implementation, which can be overridden by
394 * a hardware specific driver.
395*/
396static int nand_default_block_markbad(struct mtd_info *mtd, loff_t ofs)
397{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200398 struct nand_chip *chip = mtd->priv;
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200399 uint8_t buf[2] = { 0, 0 };
Brian Norris02ed70b2010-07-21 16:53:47 -0700400 int block, ret, i = 0;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000401
Brian Norris30fe8112010-06-23 13:36:02 -0700402 if (chip->options & NAND_BBT_SCANLASTPAGE)
Kevin Cernekeeb60b08b2010-05-04 20:58:10 -0700403 ofs += mtd->erasesize - mtd->writesize;
404
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405 /* Get block number */
Andre Renaud4226b512007-04-17 13:50:59 -0400406 block = (int)(ofs >> chip->bbt_erase_shift);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200407 if (chip->bbt)
408 chip->bbt[block >> 2] |= 0x01 << ((block & 0x03) << 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409
410 /* Do we have a flash based bad block table ? */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200411 if (chip->options & NAND_USE_FLASH_BBT)
Thomas Gleixnerf1a28c02006-05-30 00:37:34 +0200412 ret = nand_update_bbt(mtd, ofs);
413 else {
Artem Bityutskiyc0b8ba72007-07-23 16:06:50 +0300414 nand_get_device(chip, mtd, FL_WRITING);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000415
Brian Norris02ed70b2010-07-21 16:53:47 -0700416 /* Write to first two pages and to byte 1 and 6 if necessary.
417 * If we write to more than one location, the first error
418 * encountered quits the procedure. We write two bytes per
419 * location, so we dont have to mess with 16 bit access.
420 */
421 do {
422 chip->ops.len = chip->ops.ooblen = 2;
423 chip->ops.datbuf = NULL;
424 chip->ops.oobbuf = buf;
425 chip->ops.ooboffs = chip->badblockpos & ~0x01;
426
427 ret = nand_do_write_oob(mtd, ofs, &chip->ops);
428
429 if (!ret && (chip->options & NAND_BBT_SCANBYTE1AND6)) {
430 chip->ops.ooboffs = NAND_SMALL_BADBLOCK_POS
431 & ~0x01;
432 ret = nand_do_write_oob(mtd, ofs, &chip->ops);
433 }
434 i++;
435 ofs += mtd->writesize;
436 } while (!ret && (chip->options & NAND_BBT_SCAN2NDPAGE) &&
437 i < 2);
438
Artem Bityutskiyc0b8ba72007-07-23 16:06:50 +0300439 nand_release_device(mtd);
Thomas Gleixnerf1a28c02006-05-30 00:37:34 +0200440 }
441 if (!ret)
442 mtd->ecc_stats.badblocks++;
Artem Bityutskiyc0b8ba72007-07-23 16:06:50 +0300443
Thomas Gleixnerf1a28c02006-05-30 00:37:34 +0200444 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445}
446
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000447/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448 * nand_check_wp - [GENERIC] check if the chip is write protected
449 * @mtd: MTD device structure
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000450 * Check, if the device is write protected
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451 *
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000452 * The function expects, that the device is already selected
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453 */
David Woodhousee0c7d762006-05-13 18:07:53 +0100454static int nand_check_wp(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200456 struct nand_chip *chip = mtd->priv;
Maxim Levitsky93edbad2010-02-22 20:39:40 +0200457
458 /* broken xD cards report WP despite being writable */
459 if (chip->options & NAND_BROKEN_XD)
460 return 0;
461
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462 /* Check the WP bit */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200463 chip->cmdfunc(mtd, NAND_CMD_STATUS, -1, -1);
464 return (chip->read_byte(mtd) & NAND_STATUS_WP) ? 0 : 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465}
466
467/**
468 * nand_block_checkbad - [GENERIC] Check if a block is marked bad
469 * @mtd: MTD device structure
470 * @ofs: offset from device start
471 * @getchip: 0, if the chip is already selected
472 * @allowbbt: 1, if its allowed to access the bbt area
473 *
474 * Check, if the block is bad. Either by reading the bad block table or
475 * calling of the scan function.
476 */
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200477static int nand_block_checkbad(struct mtd_info *mtd, loff_t ofs, int getchip,
478 int allowbbt)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200480 struct nand_chip *chip = mtd->priv;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000481
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200482 if (!chip->bbt)
483 return chip->block_bad(mtd, ofs, getchip);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000484
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485 /* Return info from the table */
David Woodhousee0c7d762006-05-13 18:07:53 +0100486 return nand_isbad_bbt(mtd, ofs, allowbbt);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487}
488
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200489/**
490 * panic_nand_wait_ready - [GENERIC] Wait for the ready pin after commands.
491 * @mtd: MTD device structure
492 * @timeo: Timeout
493 *
494 * Helper function for nand_wait_ready used when needing to wait in interrupt
495 * context.
496 */
497static void panic_nand_wait_ready(struct mtd_info *mtd, unsigned long timeo)
498{
499 struct nand_chip *chip = mtd->priv;
500 int i;
501
502 /* Wait for the device to get ready */
503 for (i = 0; i < timeo; i++) {
504 if (chip->dev_ready(mtd))
505 break;
506 touch_softlockup_watchdog();
507 mdelay(1);
508 }
509}
510
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000511/*
Thomas Gleixner3b887752005-02-22 21:56:49 +0000512 * Wait for the ready pin, after a command
513 * The timeout is catched later.
514 */
David Woodhouse4b648b02006-09-25 17:05:24 +0100515void nand_wait_ready(struct mtd_info *mtd)
Thomas Gleixner3b887752005-02-22 21:56:49 +0000516{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200517 struct nand_chip *chip = mtd->priv;
David Woodhousee0c7d762006-05-13 18:07:53 +0100518 unsigned long timeo = jiffies + 2;
Thomas Gleixner3b887752005-02-22 21:56:49 +0000519
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200520 /* 400ms timeout */
521 if (in_interrupt() || oops_in_progress)
522 return panic_nand_wait_ready(mtd, 400);
523
Richard Purdie8fe833c2006-03-31 02:31:14 -0800524 led_trigger_event(nand_led_trigger, LED_FULL);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000525 /* wait until command is processed or timeout occures */
526 do {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200527 if (chip->dev_ready(mtd))
Richard Purdie8fe833c2006-03-31 02:31:14 -0800528 break;
Ingo Molnar8446f1d2005-09-06 15:16:27 -0700529 touch_softlockup_watchdog();
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000530 } while (time_before(jiffies, timeo));
Richard Purdie8fe833c2006-03-31 02:31:14 -0800531 led_trigger_event(nand_led_trigger, LED_OFF);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000532}
David Woodhouse4b648b02006-09-25 17:05:24 +0100533EXPORT_SYMBOL_GPL(nand_wait_ready);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000534
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535/**
536 * nand_command - [DEFAULT] Send command to NAND device
537 * @mtd: MTD device structure
538 * @command: the command to be sent
539 * @column: the column address for this command, -1 if none
540 * @page_addr: the page address for this command, -1 if none
541 *
542 * Send command to NAND device. This function is used for small page
543 * devices (256/512 Bytes per page)
544 */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200545static void nand_command(struct mtd_info *mtd, unsigned int command,
546 int column, int page_addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200548 register struct nand_chip *chip = mtd->priv;
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200549 int ctrl = NAND_CTRL_CLE | NAND_CTRL_CHANGE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551 /*
552 * Write out the command to the device.
553 */
554 if (command == NAND_CMD_SEQIN) {
555 int readcmd;
556
Joern Engel28318772006-05-22 23:18:05 +0200557 if (column >= mtd->writesize) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700558 /* OOB area */
Joern Engel28318772006-05-22 23:18:05 +0200559 column -= mtd->writesize;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560 readcmd = NAND_CMD_READOOB;
561 } else if (column < 256) {
562 /* First 256 bytes --> READ0 */
563 readcmd = NAND_CMD_READ0;
564 } else {
565 column -= 256;
566 readcmd = NAND_CMD_READ1;
567 }
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200568 chip->cmd_ctrl(mtd, readcmd, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200569 ctrl &= ~NAND_CTRL_CHANGE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700570 }
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200571 chip->cmd_ctrl(mtd, command, ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200573 /*
574 * Address cycle, when necessary
575 */
576 ctrl = NAND_CTRL_ALE | NAND_CTRL_CHANGE;
577 /* Serially input address */
578 if (column != -1) {
579 /* Adjust columns for 16 bit buswidth */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200580 if (chip->options & NAND_BUSWIDTH_16)
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200581 column >>= 1;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200582 chip->cmd_ctrl(mtd, column, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200583 ctrl &= ~NAND_CTRL_CHANGE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700584 }
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200585 if (page_addr != -1) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200586 chip->cmd_ctrl(mtd, page_addr, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200587 ctrl &= ~NAND_CTRL_CHANGE;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200588 chip->cmd_ctrl(mtd, page_addr >> 8, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200589 /* One more address cycle for devices > 32MiB */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200590 if (chip->chipsize > (32 << 20))
591 chip->cmd_ctrl(mtd, page_addr >> 16, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200592 }
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200593 chip->cmd_ctrl(mtd, NAND_CMD_NONE, NAND_NCE | NAND_CTRL_CHANGE);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000594
595 /*
596 * program and erase have their own busy handlers
Linus Torvalds1da177e2005-04-16 15:20:36 -0700597 * status and sequential in needs no delay
David Woodhousee0c7d762006-05-13 18:07:53 +0100598 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599 switch (command) {
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000600
Linus Torvalds1da177e2005-04-16 15:20:36 -0700601 case NAND_CMD_PAGEPROG:
602 case NAND_CMD_ERASE1:
603 case NAND_CMD_ERASE2:
604 case NAND_CMD_SEQIN:
605 case NAND_CMD_STATUS:
606 return;
607
608 case NAND_CMD_RESET:
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200609 if (chip->dev_ready)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610 break;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200611 udelay(chip->chip_delay);
612 chip->cmd_ctrl(mtd, NAND_CMD_STATUS,
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200613 NAND_CTRL_CLE | NAND_CTRL_CHANGE);
Thomas Gleixner12efdde2006-05-24 22:57:09 +0200614 chip->cmd_ctrl(mtd,
615 NAND_CMD_NONE, NAND_NCE | NAND_CTRL_CHANGE);
Florian Fainellif8ac0412010-09-07 13:23:43 +0200616 while (!(chip->read_byte(mtd) & NAND_STATUS_READY))
617 ;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700618 return;
619
David Woodhousee0c7d762006-05-13 18:07:53 +0100620 /* This applies to read commands */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621 default:
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000622 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623 * If we don't have access to the busy pin, we apply the given
624 * command delay
David Woodhousee0c7d762006-05-13 18:07:53 +0100625 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200626 if (!chip->dev_ready) {
627 udelay(chip->chip_delay);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628 return;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000629 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631 /* Apply this short delay always to ensure that we do wait tWB in
632 * any case on any machine. */
David Woodhousee0c7d762006-05-13 18:07:53 +0100633 ndelay(100);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000634
635 nand_wait_ready(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700636}
637
638/**
639 * nand_command_lp - [DEFAULT] Send command to NAND large page device
640 * @mtd: MTD device structure
641 * @command: the command to be sent
642 * @column: the column address for this command, -1 if none
643 * @page_addr: the page address for this command, -1 if none
644 *
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200645 * Send command to NAND device. This is the version for the new large page
646 * devices We dont have the separate regions as we have in the small page
647 * devices. We must emulate NAND_CMD_READOOB to keep the code compatible.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648 */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200649static void nand_command_lp(struct mtd_info *mtd, unsigned int command,
650 int column, int page_addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200652 register struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653
654 /* Emulate NAND_CMD_READOOB */
655 if (command == NAND_CMD_READOOB) {
Joern Engel28318772006-05-22 23:18:05 +0200656 column += mtd->writesize;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657 command = NAND_CMD_READ0;
658 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000659
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200660 /* Command latch cycle */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200661 chip->cmd_ctrl(mtd, command & 0xff,
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200662 NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663
664 if (column != -1 || page_addr != -1) {
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200665 int ctrl = NAND_CTRL_CHANGE | NAND_NCE | NAND_ALE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666
667 /* Serially input address */
668 if (column != -1) {
669 /* Adjust columns for 16 bit buswidth */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200670 if (chip->options & NAND_BUSWIDTH_16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671 column >>= 1;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200672 chip->cmd_ctrl(mtd, column, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200673 ctrl &= ~NAND_CTRL_CHANGE;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200674 chip->cmd_ctrl(mtd, column >> 8, ctrl);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000675 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676 if (page_addr != -1) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200677 chip->cmd_ctrl(mtd, page_addr, ctrl);
678 chip->cmd_ctrl(mtd, page_addr >> 8,
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200679 NAND_NCE | NAND_ALE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680 /* One more address cycle for devices > 128MiB */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200681 if (chip->chipsize > (128 << 20))
682 chip->cmd_ctrl(mtd, page_addr >> 16,
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200683 NAND_NCE | NAND_ALE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685 }
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200686 chip->cmd_ctrl(mtd, NAND_CMD_NONE, NAND_NCE | NAND_CTRL_CHANGE);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000687
688 /*
689 * program and erase have their own busy handlers
David A. Marlin30f464b2005-01-17 18:35:25 +0000690 * status, sequential in, and deplete1 need no delay
691 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692 switch (command) {
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000693
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694 case NAND_CMD_CACHEDPROG:
695 case NAND_CMD_PAGEPROG:
696 case NAND_CMD_ERASE1:
697 case NAND_CMD_ERASE2:
698 case NAND_CMD_SEQIN:
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200699 case NAND_CMD_RNDIN:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700 case NAND_CMD_STATUS:
David A. Marlin30f464b2005-01-17 18:35:25 +0000701 case NAND_CMD_DEPLETE1:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702 return;
703
David Woodhousee0c7d762006-05-13 18:07:53 +0100704 /*
705 * read error status commands require only a short delay
706 */
David A. Marlin30f464b2005-01-17 18:35:25 +0000707 case NAND_CMD_STATUS_ERROR:
708 case NAND_CMD_STATUS_ERROR0:
709 case NAND_CMD_STATUS_ERROR1:
710 case NAND_CMD_STATUS_ERROR2:
711 case NAND_CMD_STATUS_ERROR3:
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200712 udelay(chip->chip_delay);
David A. Marlin30f464b2005-01-17 18:35:25 +0000713 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714
715 case NAND_CMD_RESET:
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200716 if (chip->dev_ready)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717 break;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200718 udelay(chip->chip_delay);
Thomas Gleixner12efdde2006-05-24 22:57:09 +0200719 chip->cmd_ctrl(mtd, NAND_CMD_STATUS,
720 NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
721 chip->cmd_ctrl(mtd, NAND_CMD_NONE,
722 NAND_NCE | NAND_CTRL_CHANGE);
Florian Fainellif8ac0412010-09-07 13:23:43 +0200723 while (!(chip->read_byte(mtd) & NAND_STATUS_READY))
724 ;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725 return;
726
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200727 case NAND_CMD_RNDOUT:
728 /* No ready / busy check necessary */
729 chip->cmd_ctrl(mtd, NAND_CMD_RNDOUTSTART,
730 NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
731 chip->cmd_ctrl(mtd, NAND_CMD_NONE,
732 NAND_NCE | NAND_CTRL_CHANGE);
733 return;
734
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735 case NAND_CMD_READ0:
Thomas Gleixner12efdde2006-05-24 22:57:09 +0200736 chip->cmd_ctrl(mtd, NAND_CMD_READSTART,
737 NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
738 chip->cmd_ctrl(mtd, NAND_CMD_NONE,
739 NAND_NCE | NAND_CTRL_CHANGE);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000740
David Woodhousee0c7d762006-05-13 18:07:53 +0100741 /* This applies to read commands */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742 default:
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000743 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744 * If we don't have access to the busy pin, we apply the given
745 * command delay
David Woodhousee0c7d762006-05-13 18:07:53 +0100746 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200747 if (!chip->dev_ready) {
748 udelay(chip->chip_delay);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749 return;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000750 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751 }
Thomas Gleixner3b887752005-02-22 21:56:49 +0000752
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753 /* Apply this short delay always to ensure that we do wait tWB in
754 * any case on any machine. */
David Woodhousee0c7d762006-05-13 18:07:53 +0100755 ndelay(100);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000756
757 nand_wait_ready(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758}
759
760/**
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200761 * panic_nand_get_device - [GENERIC] Get chip for selected access
762 * @chip: the nand chip descriptor
763 * @mtd: MTD device structure
764 * @new_state: the state which is requested
765 *
766 * Used when in panic, no locks are taken.
767 */
768static void panic_nand_get_device(struct nand_chip *chip,
769 struct mtd_info *mtd, int new_state)
770{
771 /* Hardware controller shared among independend devices */
772 chip->controller->active = chip;
773 chip->state = new_state;
774}
775
776/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777 * nand_get_device - [GENERIC] Get chip for selected access
Randy Dunlap844d3b42006-06-28 21:48:27 -0700778 * @chip: the nand chip descriptor
Linus Torvalds1da177e2005-04-16 15:20:36 -0700779 * @mtd: MTD device structure
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000780 * @new_state: the state which is requested
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781 *
782 * Get the device and lock it for exclusive access
783 */
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200784static int
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200785nand_get_device(struct nand_chip *chip, struct mtd_info *mtd, int new_state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700786{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200787 spinlock_t *lock = &chip->controller->lock;
788 wait_queue_head_t *wq = &chip->controller->wq;
David Woodhousee0c7d762006-05-13 18:07:53 +0100789 DECLARE_WAITQUEUE(wait, current);
Florian Fainelli7351d3a2010-09-07 13:23:45 +0200790retry:
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100791 spin_lock(lock);
792
vimal singhb8b3ee92009-07-09 20:41:22 +0530793 /* Hardware controller shared among independent devices */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200794 if (!chip->controller->active)
795 chip->controller->active = chip;
Thomas Gleixnera36ed292006-05-23 11:37:03 +0200796
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200797 if (chip->controller->active == chip && chip->state == FL_READY) {
798 chip->state = new_state;
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100799 spin_unlock(lock);
Vitaly Wool962034f2005-09-15 14:58:53 +0100800 return 0;
801 }
802 if (new_state == FL_PM_SUSPENDED) {
Li Yang6b0d9a82009-11-17 14:45:49 -0800803 if (chip->controller->active->state == FL_PM_SUSPENDED) {
804 chip->state = FL_PM_SUSPENDED;
805 spin_unlock(lock);
806 return 0;
Li Yang6b0d9a82009-11-17 14:45:49 -0800807 }
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100808 }
809 set_current_state(TASK_UNINTERRUPTIBLE);
810 add_wait_queue(wq, &wait);
811 spin_unlock(lock);
812 schedule();
813 remove_wait_queue(wq, &wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700814 goto retry;
815}
816
817/**
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200818 * panic_nand_wait - [GENERIC] wait until the command is done
819 * @mtd: MTD device structure
820 * @chip: NAND chip structure
821 * @timeo: Timeout
822 *
823 * Wait for command done. This is a helper function for nand_wait used when
824 * we are in interrupt context. May happen when in panic and trying to write
Uwe Kleine-Königb5950762010-11-01 15:38:34 -0400825 * an oops through mtdoops.
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200826 */
827static void panic_nand_wait(struct mtd_info *mtd, struct nand_chip *chip,
828 unsigned long timeo)
829{
830 int i;
831 for (i = 0; i < timeo; i++) {
832 if (chip->dev_ready) {
833 if (chip->dev_ready(mtd))
834 break;
835 } else {
836 if (chip->read_byte(mtd) & NAND_STATUS_READY)
837 break;
838 }
839 mdelay(1);
Florian Fainellif8ac0412010-09-07 13:23:43 +0200840 }
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200841}
842
843/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844 * nand_wait - [DEFAULT] wait until the command is done
845 * @mtd: MTD device structure
Randy Dunlap844d3b42006-06-28 21:48:27 -0700846 * @chip: NAND chip structure
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847 *
848 * Wait for command done. This applies to erase and program only
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000849 * Erase can take up to 400ms and program up to 20ms according to
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850 * general NAND and SmartMedia specs
Randy Dunlap844d3b42006-06-28 21:48:27 -0700851 */
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200852static int nand_wait(struct mtd_info *mtd, struct nand_chip *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700853{
854
David Woodhousee0c7d762006-05-13 18:07:53 +0100855 unsigned long timeo = jiffies;
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200856 int status, state = chip->state;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000857
Linus Torvalds1da177e2005-04-16 15:20:36 -0700858 if (state == FL_ERASING)
David Woodhousee0c7d762006-05-13 18:07:53 +0100859 timeo += (HZ * 400) / 1000;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700860 else
David Woodhousee0c7d762006-05-13 18:07:53 +0100861 timeo += (HZ * 20) / 1000;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862
Richard Purdie8fe833c2006-03-31 02:31:14 -0800863 led_trigger_event(nand_led_trigger, LED_FULL);
864
Linus Torvalds1da177e2005-04-16 15:20:36 -0700865 /* Apply this short delay always to ensure that we do wait tWB in
866 * any case on any machine. */
David Woodhousee0c7d762006-05-13 18:07:53 +0100867 ndelay(100);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200869 if ((state == FL_ERASING) && (chip->options & NAND_IS_AND))
870 chip->cmdfunc(mtd, NAND_CMD_STATUS_MULTI, -1, -1);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000871 else
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200872 chip->cmdfunc(mtd, NAND_CMD_STATUS, -1, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700873
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200874 if (in_interrupt() || oops_in_progress)
875 panic_nand_wait(mtd, chip, timeo);
876 else {
877 while (time_before(jiffies, timeo)) {
878 if (chip->dev_ready) {
879 if (chip->dev_ready(mtd))
880 break;
881 } else {
882 if (chip->read_byte(mtd) & NAND_STATUS_READY)
883 break;
884 }
885 cond_resched();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700886 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700887 }
Richard Purdie8fe833c2006-03-31 02:31:14 -0800888 led_trigger_event(nand_led_trigger, LED_OFF);
889
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200890 status = (int)chip->read_byte(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700891 return status;
892}
893
894/**
Randy Dunlapb6d676d2010-08-10 18:02:50 -0700895 * __nand_unlock - [REPLACEABLE] unlocks specified locked blocks
Vimal Singh7d70f332010-02-08 15:50:49 +0530896 *
Randy Dunlapb6d676d2010-08-10 18:02:50 -0700897 * @mtd: mtd info
898 * @ofs: offset to start unlock from
899 * @len: length to unlock
900 * @invert: when = 0, unlock the range of blocks within the lower and
Vimal Singh7d70f332010-02-08 15:50:49 +0530901 * upper boundary address
Randy Dunlapb6d676d2010-08-10 18:02:50 -0700902 * when = 1, unlock the range of blocks outside the boundaries
Vimal Singh7d70f332010-02-08 15:50:49 +0530903 * of the lower and upper boundary address
904 *
Randy Dunlapb6d676d2010-08-10 18:02:50 -0700905 * return - unlock status
Vimal Singh7d70f332010-02-08 15:50:49 +0530906 */
907static int __nand_unlock(struct mtd_info *mtd, loff_t ofs,
908 uint64_t len, int invert)
909{
910 int ret = 0;
911 int status, page;
912 struct nand_chip *chip = mtd->priv;
913
914 /* Submit address of first page to unlock */
915 page = ofs >> chip->page_shift;
916 chip->cmdfunc(mtd, NAND_CMD_UNLOCK1, -1, page & chip->pagemask);
917
918 /* Submit address of last page to unlock */
919 page = (ofs + len) >> chip->page_shift;
920 chip->cmdfunc(mtd, NAND_CMD_UNLOCK2, -1,
921 (page | invert) & chip->pagemask);
922
923 /* Call wait ready function */
924 status = chip->waitfunc(mtd, chip);
925 udelay(1000);
926 /* See if device thinks it succeeded */
927 if (status & 0x01) {
928 DEBUG(MTD_DEBUG_LEVEL0, "%s: Error status = 0x%08x\n",
929 __func__, status);
930 ret = -EIO;
931 }
932
933 return ret;
934}
935
936/**
Randy Dunlapb6d676d2010-08-10 18:02:50 -0700937 * nand_unlock - [REPLACEABLE] unlocks specified locked blocks
Vimal Singh7d70f332010-02-08 15:50:49 +0530938 *
Randy Dunlapb6d676d2010-08-10 18:02:50 -0700939 * @mtd: mtd info
940 * @ofs: offset to start unlock from
941 * @len: length to unlock
Vimal Singh7d70f332010-02-08 15:50:49 +0530942 *
Randy Dunlapb6d676d2010-08-10 18:02:50 -0700943 * return - unlock status
Vimal Singh7d70f332010-02-08 15:50:49 +0530944 */
945int nand_unlock(struct mtd_info *mtd, loff_t ofs, uint64_t len)
946{
947 int ret = 0;
948 int chipnr;
949 struct nand_chip *chip = mtd->priv;
950
951 DEBUG(MTD_DEBUG_LEVEL3, "%s: start = 0x%012llx, len = %llu\n",
952 __func__, (unsigned long long)ofs, len);
953
954 if (check_offs_len(mtd, ofs, len))
955 ret = -EINVAL;
956
957 /* Align to last block address if size addresses end of the device */
958 if (ofs + len == mtd->size)
959 len -= mtd->erasesize;
960
961 nand_get_device(chip, mtd, FL_UNLOCKING);
962
963 /* Shift to get chip number */
964 chipnr = ofs >> chip->chip_shift;
965
966 chip->select_chip(mtd, chipnr);
967
968 /* Check, if it is write protected */
969 if (nand_check_wp(mtd)) {
970 DEBUG(MTD_DEBUG_LEVEL0, "%s: Device is write protected!!!\n",
971 __func__);
972 ret = -EIO;
973 goto out;
974 }
975
976 ret = __nand_unlock(mtd, ofs, len, 0);
977
978out:
Vimal Singh7d70f332010-02-08 15:50:49 +0530979 nand_release_device(mtd);
980
981 return ret;
982}
Florian Fainelli7351d3a2010-09-07 13:23:45 +0200983EXPORT_SYMBOL(nand_unlock);
Vimal Singh7d70f332010-02-08 15:50:49 +0530984
985/**
Randy Dunlapb6d676d2010-08-10 18:02:50 -0700986 * nand_lock - [REPLACEABLE] locks all blocks present in the device
Vimal Singh7d70f332010-02-08 15:50:49 +0530987 *
Randy Dunlapb6d676d2010-08-10 18:02:50 -0700988 * @mtd: mtd info
989 * @ofs: offset to start unlock from
990 * @len: length to unlock
Vimal Singh7d70f332010-02-08 15:50:49 +0530991 *
Randy Dunlapb6d676d2010-08-10 18:02:50 -0700992 * return - lock status
Vimal Singh7d70f332010-02-08 15:50:49 +0530993 *
Randy Dunlapb6d676d2010-08-10 18:02:50 -0700994 * This feature is not supported in many NAND parts. 'Micron' NAND parts
995 * do have this feature, but it allows only to lock all blocks, not for
Vimal Singh7d70f332010-02-08 15:50:49 +0530996 * specified range for block.
997 *
998 * Implementing 'lock' feature by making use of 'unlock', for now.
999 */
1000int nand_lock(struct mtd_info *mtd, loff_t ofs, uint64_t len)
1001{
1002 int ret = 0;
1003 int chipnr, status, page;
1004 struct nand_chip *chip = mtd->priv;
1005
1006 DEBUG(MTD_DEBUG_LEVEL3, "%s: start = 0x%012llx, len = %llu\n",
1007 __func__, (unsigned long long)ofs, len);
1008
1009 if (check_offs_len(mtd, ofs, len))
1010 ret = -EINVAL;
1011
1012 nand_get_device(chip, mtd, FL_LOCKING);
1013
1014 /* Shift to get chip number */
1015 chipnr = ofs >> chip->chip_shift;
1016
1017 chip->select_chip(mtd, chipnr);
1018
1019 /* Check, if it is write protected */
1020 if (nand_check_wp(mtd)) {
1021 DEBUG(MTD_DEBUG_LEVEL0, "%s: Device is write protected!!!\n",
1022 __func__);
1023 status = MTD_ERASE_FAILED;
1024 ret = -EIO;
1025 goto out;
1026 }
1027
1028 /* Submit address of first page to lock */
1029 page = ofs >> chip->page_shift;
1030 chip->cmdfunc(mtd, NAND_CMD_LOCK, -1, page & chip->pagemask);
1031
1032 /* Call wait ready function */
1033 status = chip->waitfunc(mtd, chip);
1034 udelay(1000);
1035 /* See if device thinks it succeeded */
1036 if (status & 0x01) {
1037 DEBUG(MTD_DEBUG_LEVEL0, "%s: Error status = 0x%08x\n",
1038 __func__, status);
1039 ret = -EIO;
1040 goto out;
1041 }
1042
1043 ret = __nand_unlock(mtd, ofs, len, 0x1);
1044
1045out:
Vimal Singh7d70f332010-02-08 15:50:49 +05301046 nand_release_device(mtd);
1047
1048 return ret;
1049}
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001050EXPORT_SYMBOL(nand_lock);
Vimal Singh7d70f332010-02-08 15:50:49 +05301051
1052/**
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001053 * nand_read_page_raw - [Intern] read raw page data without ecc
1054 * @mtd: mtd info structure
1055 * @chip: nand chip info structure
1056 * @buf: buffer to store read data
Jaswinder Singh Rajput58475fb2009-09-24 13:04:53 +01001057 * @page: page number to read
David Brownell52ff49d2009-03-04 12:01:36 -08001058 *
1059 * Not for syndrome calculating ecc controllers, which use a special oob layout
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001060 */
1061static int nand_read_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
Sneha Narnakaje46a8cf22009-09-18 12:51:46 -07001062 uint8_t *buf, int page)
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001063{
1064 chip->read_buf(mtd, buf, mtd->writesize);
1065 chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
1066 return 0;
1067}
1068
1069/**
David Brownell52ff49d2009-03-04 12:01:36 -08001070 * nand_read_page_raw_syndrome - [Intern] read raw page data without ecc
1071 * @mtd: mtd info structure
1072 * @chip: nand chip info structure
1073 * @buf: buffer to store read data
Jaswinder Singh Rajput58475fb2009-09-24 13:04:53 +01001074 * @page: page number to read
David Brownell52ff49d2009-03-04 12:01:36 -08001075 *
1076 * We need a special oob layout and handling even when OOB isn't used.
1077 */
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001078static int nand_read_page_raw_syndrome(struct mtd_info *mtd,
1079 struct nand_chip *chip,
1080 uint8_t *buf, int page)
David Brownell52ff49d2009-03-04 12:01:36 -08001081{
1082 int eccsize = chip->ecc.size;
1083 int eccbytes = chip->ecc.bytes;
1084 uint8_t *oob = chip->oob_poi;
1085 int steps, size;
1086
1087 for (steps = chip->ecc.steps; steps > 0; steps--) {
1088 chip->read_buf(mtd, buf, eccsize);
1089 buf += eccsize;
1090
1091 if (chip->ecc.prepad) {
1092 chip->read_buf(mtd, oob, chip->ecc.prepad);
1093 oob += chip->ecc.prepad;
1094 }
1095
1096 chip->read_buf(mtd, oob, eccbytes);
1097 oob += eccbytes;
1098
1099 if (chip->ecc.postpad) {
1100 chip->read_buf(mtd, oob, chip->ecc.postpad);
1101 oob += chip->ecc.postpad;
1102 }
1103 }
1104
1105 size = mtd->oobsize - (oob - chip->oob_poi);
1106 if (size)
1107 chip->read_buf(mtd, oob, size);
1108
1109 return 0;
1110}
1111
1112/**
Artem Bityutskiyd29ebdb2006-10-19 16:04:02 +03001113 * nand_read_page_swecc - [REPLACABLE] software ecc based page read function
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001114 * @mtd: mtd info structure
1115 * @chip: nand chip info structure
1116 * @buf: buffer to store read data
Jaswinder Singh Rajput58475fb2009-09-24 13:04:53 +01001117 * @page: page number to read
David A. Marlin068e3c02005-01-24 03:07:46 +00001118 */
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001119static int nand_read_page_swecc(struct mtd_info *mtd, struct nand_chip *chip,
Sneha Narnakaje46a8cf22009-09-18 12:51:46 -07001120 uint8_t *buf, int page)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001121{
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001122 int i, eccsize = chip->ecc.size;
1123 int eccbytes = chip->ecc.bytes;
1124 int eccsteps = chip->ecc.steps;
1125 uint8_t *p = buf;
David Woodhouse4bf63fc2006-09-25 17:08:04 +01001126 uint8_t *ecc_calc = chip->buffers->ecccalc;
1127 uint8_t *ecc_code = chip->buffers->ecccode;
Ben Dooks8b099a32007-05-28 19:17:54 +01001128 uint32_t *eccpos = chip->ecc.layout->eccpos;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001129
Sneha Narnakaje46a8cf22009-09-18 12:51:46 -07001130 chip->ecc.read_page_raw(mtd, chip, buf, page);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001131
1132 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize)
1133 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
1134
1135 for (i = 0; i < chip->ecc.total; i++)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001136 ecc_code[i] = chip->oob_poi[eccpos[i]];
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001137
1138 eccsteps = chip->ecc.steps;
1139 p = buf;
1140
1141 for (i = 0 ; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
1142 int stat;
1143
1144 stat = chip->ecc.correct(mtd, p, &ecc_code[i], &ecc_calc[i]);
Matt Reimerc32b8dc2007-10-17 14:33:23 -07001145 if (stat < 0)
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001146 mtd->ecc_stats.failed++;
1147 else
1148 mtd->ecc_stats.corrected += stat;
1149 }
1150 return 0;
Thomas Gleixner22c60f52005-04-04 19:56:32 +01001151}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001152
Linus Torvalds1da177e2005-04-16 15:20:36 -07001153/**
Alexey Korolev3d459552008-05-15 17:23:18 +01001154 * nand_read_subpage - [REPLACABLE] software ecc based sub-page read function
1155 * @mtd: mtd info structure
1156 * @chip: nand chip info structure
Alexey Korolev17c1d2b2008-08-20 22:32:08 +01001157 * @data_offs: offset of requested data within the page
1158 * @readlen: data length
1159 * @bufpoi: buffer to store read data
Alexey Korolev3d459552008-05-15 17:23:18 +01001160 */
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001161static int nand_read_subpage(struct mtd_info *mtd, struct nand_chip *chip,
1162 uint32_t data_offs, uint32_t readlen, uint8_t *bufpoi)
Alexey Korolev3d459552008-05-15 17:23:18 +01001163{
1164 int start_step, end_step, num_steps;
1165 uint32_t *eccpos = chip->ecc.layout->eccpos;
1166 uint8_t *p;
1167 int data_col_addr, i, gaps = 0;
1168 int datafrag_len, eccfrag_len, aligned_len, aligned_pos;
1169 int busw = (chip->options & NAND_BUSWIDTH_16) ? 2 : 1;
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001170 int index = 0;
Alexey Korolev3d459552008-05-15 17:23:18 +01001171
1172 /* Column address wihin the page aligned to ECC size (256bytes). */
1173 start_step = data_offs / chip->ecc.size;
1174 end_step = (data_offs + readlen - 1) / chip->ecc.size;
1175 num_steps = end_step - start_step + 1;
1176
1177 /* Data size aligned to ECC ecc.size*/
1178 datafrag_len = num_steps * chip->ecc.size;
1179 eccfrag_len = num_steps * chip->ecc.bytes;
1180
1181 data_col_addr = start_step * chip->ecc.size;
1182 /* If we read not a page aligned data */
1183 if (data_col_addr != 0)
1184 chip->cmdfunc(mtd, NAND_CMD_RNDOUT, data_col_addr, -1);
1185
1186 p = bufpoi + data_col_addr;
1187 chip->read_buf(mtd, p, datafrag_len);
1188
1189 /* Calculate ECC */
1190 for (i = 0; i < eccfrag_len ; i += chip->ecc.bytes, p += chip->ecc.size)
1191 chip->ecc.calculate(mtd, p, &chip->buffers->ecccalc[i]);
1192
1193 /* The performance is faster if to position offsets
1194 according to ecc.pos. Let make sure here that
1195 there are no gaps in ecc positions */
1196 for (i = 0; i < eccfrag_len - 1; i++) {
1197 if (eccpos[i + start_step * chip->ecc.bytes] + 1 !=
1198 eccpos[i + start_step * chip->ecc.bytes + 1]) {
1199 gaps = 1;
1200 break;
1201 }
1202 }
1203 if (gaps) {
1204 chip->cmdfunc(mtd, NAND_CMD_RNDOUT, mtd->writesize, -1);
1205 chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
1206 } else {
1207 /* send the command to read the particular ecc bytes */
1208 /* take care about buswidth alignment in read_buf */
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001209 index = start_step * chip->ecc.bytes;
1210
1211 aligned_pos = eccpos[index] & ~(busw - 1);
Alexey Korolev3d459552008-05-15 17:23:18 +01001212 aligned_len = eccfrag_len;
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001213 if (eccpos[index] & (busw - 1))
Alexey Korolev3d459552008-05-15 17:23:18 +01001214 aligned_len++;
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001215 if (eccpos[index + (num_steps * chip->ecc.bytes)] & (busw - 1))
Alexey Korolev3d459552008-05-15 17:23:18 +01001216 aligned_len++;
1217
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001218 chip->cmdfunc(mtd, NAND_CMD_RNDOUT,
1219 mtd->writesize + aligned_pos, -1);
Alexey Korolev3d459552008-05-15 17:23:18 +01001220 chip->read_buf(mtd, &chip->oob_poi[aligned_pos], aligned_len);
1221 }
1222
1223 for (i = 0; i < eccfrag_len; i++)
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001224 chip->buffers->ecccode[i] = chip->oob_poi[eccpos[i + index]];
Alexey Korolev3d459552008-05-15 17:23:18 +01001225
1226 p = bufpoi + data_col_addr;
1227 for (i = 0; i < eccfrag_len ; i += chip->ecc.bytes, p += chip->ecc.size) {
1228 int stat;
1229
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001230 stat = chip->ecc.correct(mtd, p,
1231 &chip->buffers->ecccode[i], &chip->buffers->ecccalc[i]);
Baruch Siach12c8eb92010-08-09 07:20:23 +03001232 if (stat < 0)
Alexey Korolev3d459552008-05-15 17:23:18 +01001233 mtd->ecc_stats.failed++;
1234 else
1235 mtd->ecc_stats.corrected += stat;
1236 }
1237 return 0;
1238}
1239
1240/**
Artem Bityutskiyd29ebdb2006-10-19 16:04:02 +03001241 * nand_read_page_hwecc - [REPLACABLE] hardware ecc based page read function
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001242 * @mtd: mtd info structure
1243 * @chip: nand chip info structure
1244 * @buf: buffer to store read data
Jaswinder Singh Rajput58475fb2009-09-24 13:04:53 +01001245 * @page: page number to read
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001246 *
1247 * Not for syndrome calculating ecc controllers which need a special oob layout
1248 */
1249static int nand_read_page_hwecc(struct mtd_info *mtd, struct nand_chip *chip,
Sneha Narnakaje46a8cf22009-09-18 12:51:46 -07001250 uint8_t *buf, int page)
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001251{
1252 int i, eccsize = chip->ecc.size;
1253 int eccbytes = chip->ecc.bytes;
1254 int eccsteps = chip->ecc.steps;
1255 uint8_t *p = buf;
David Woodhouse4bf63fc2006-09-25 17:08:04 +01001256 uint8_t *ecc_calc = chip->buffers->ecccalc;
1257 uint8_t *ecc_code = chip->buffers->ecccode;
Ben Dooks8b099a32007-05-28 19:17:54 +01001258 uint32_t *eccpos = chip->ecc.layout->eccpos;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001259
1260 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
1261 chip->ecc.hwctl(mtd, NAND_ECC_READ);
1262 chip->read_buf(mtd, p, eccsize);
1263 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
1264 }
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001265 chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001266
1267 for (i = 0; i < chip->ecc.total; i++)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001268 ecc_code[i] = chip->oob_poi[eccpos[i]];
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001269
1270 eccsteps = chip->ecc.steps;
1271 p = buf;
1272
1273 for (i = 0 ; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
1274 int stat;
1275
1276 stat = chip->ecc.correct(mtd, p, &ecc_code[i], &ecc_calc[i]);
Matt Reimerc32b8dc2007-10-17 14:33:23 -07001277 if (stat < 0)
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001278 mtd->ecc_stats.failed++;
1279 else
1280 mtd->ecc_stats.corrected += stat;
1281 }
1282 return 0;
1283}
1284
1285/**
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07001286 * nand_read_page_hwecc_oob_first - [REPLACABLE] hw ecc, read oob first
1287 * @mtd: mtd info structure
1288 * @chip: nand chip info structure
1289 * @buf: buffer to store read data
Jaswinder Singh Rajput58475fb2009-09-24 13:04:53 +01001290 * @page: page number to read
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07001291 *
1292 * Hardware ECC for large page chips, require OOB to be read first.
1293 * For this ECC mode, the write_page method is re-used from ECC_HW.
1294 * These methods read/write ECC from the OOB area, unlike the
1295 * ECC_HW_SYNDROME support with multiple ECC steps, follows the
1296 * "infix ECC" scheme and reads/writes ECC from the data area, by
1297 * overwriting the NAND manufacturer bad block markings.
1298 */
1299static int nand_read_page_hwecc_oob_first(struct mtd_info *mtd,
1300 struct nand_chip *chip, uint8_t *buf, int page)
1301{
1302 int i, eccsize = chip->ecc.size;
1303 int eccbytes = chip->ecc.bytes;
1304 int eccsteps = chip->ecc.steps;
1305 uint8_t *p = buf;
1306 uint8_t *ecc_code = chip->buffers->ecccode;
1307 uint32_t *eccpos = chip->ecc.layout->eccpos;
1308 uint8_t *ecc_calc = chip->buffers->ecccalc;
1309
1310 /* Read the OOB area first */
1311 chip->cmdfunc(mtd, NAND_CMD_READOOB, 0, page);
1312 chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
1313 chip->cmdfunc(mtd, NAND_CMD_READ0, 0, page);
1314
1315 for (i = 0; i < chip->ecc.total; i++)
1316 ecc_code[i] = chip->oob_poi[eccpos[i]];
1317
1318 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
1319 int stat;
1320
1321 chip->ecc.hwctl(mtd, NAND_ECC_READ);
1322 chip->read_buf(mtd, p, eccsize);
1323 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
1324
1325 stat = chip->ecc.correct(mtd, p, &ecc_code[i], NULL);
1326 if (stat < 0)
1327 mtd->ecc_stats.failed++;
1328 else
1329 mtd->ecc_stats.corrected += stat;
1330 }
1331 return 0;
1332}
1333
1334/**
Artem Bityutskiyd29ebdb2006-10-19 16:04:02 +03001335 * nand_read_page_syndrome - [REPLACABLE] hardware ecc syndrom based page read
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001336 * @mtd: mtd info structure
1337 * @chip: nand chip info structure
1338 * @buf: buffer to store read data
Jaswinder Singh Rajput58475fb2009-09-24 13:04:53 +01001339 * @page: page number to read
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001340 *
1341 * The hw generator calculates the error syndrome automatically. Therefor
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001342 * we need a special oob layout and handling.
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001343 */
1344static int nand_read_page_syndrome(struct mtd_info *mtd, struct nand_chip *chip,
Sneha Narnakaje46a8cf22009-09-18 12:51:46 -07001345 uint8_t *buf, int page)
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001346{
1347 int i, eccsize = chip->ecc.size;
1348 int eccbytes = chip->ecc.bytes;
1349 int eccsteps = chip->ecc.steps;
1350 uint8_t *p = buf;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001351 uint8_t *oob = chip->oob_poi;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001352
1353 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
1354 int stat;
1355
1356 chip->ecc.hwctl(mtd, NAND_ECC_READ);
1357 chip->read_buf(mtd, p, eccsize);
1358
1359 if (chip->ecc.prepad) {
1360 chip->read_buf(mtd, oob, chip->ecc.prepad);
1361 oob += chip->ecc.prepad;
1362 }
1363
1364 chip->ecc.hwctl(mtd, NAND_ECC_READSYN);
1365 chip->read_buf(mtd, oob, eccbytes);
1366 stat = chip->ecc.correct(mtd, p, oob, NULL);
1367
Matt Reimerc32b8dc2007-10-17 14:33:23 -07001368 if (stat < 0)
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001369 mtd->ecc_stats.failed++;
1370 else
1371 mtd->ecc_stats.corrected += stat;
1372
1373 oob += eccbytes;
1374
1375 if (chip->ecc.postpad) {
1376 chip->read_buf(mtd, oob, chip->ecc.postpad);
1377 oob += chip->ecc.postpad;
1378 }
1379 }
1380
1381 /* Calculate remaining oob bytes */
Vitaly Wool7e4178f2006-06-07 09:34:37 +04001382 i = mtd->oobsize - (oob - chip->oob_poi);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001383 if (i)
1384 chip->read_buf(mtd, oob, i);
1385
1386 return 0;
1387}
1388
1389/**
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001390 * nand_transfer_oob - [Internal] Transfer oob to client buffer
1391 * @chip: nand chip structure
Randy Dunlap844d3b42006-06-28 21:48:27 -07001392 * @oob: oob destination address
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001393 * @ops: oob ops structure
Vitaly Wool70145682006-11-03 18:20:38 +03001394 * @len: size of oob to transfer
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001395 */
1396static uint8_t *nand_transfer_oob(struct nand_chip *chip, uint8_t *oob,
Vitaly Wool70145682006-11-03 18:20:38 +03001397 struct mtd_oob_ops *ops, size_t len)
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001398{
Florian Fainellif8ac0412010-09-07 13:23:43 +02001399 switch (ops->mode) {
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001400
1401 case MTD_OOB_PLACE:
1402 case MTD_OOB_RAW:
1403 memcpy(oob, chip->oob_poi + ops->ooboffs, len);
1404 return oob + len;
1405
1406 case MTD_OOB_AUTO: {
1407 struct nand_oobfree *free = chip->ecc.layout->oobfree;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001408 uint32_t boffs = 0, roffs = ops->ooboffs;
1409 size_t bytes = 0;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001410
Florian Fainellif8ac0412010-09-07 13:23:43 +02001411 for (; free->length && len; free++, len -= bytes) {
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001412 /* Read request not from offset 0 ? */
1413 if (unlikely(roffs)) {
1414 if (roffs >= free->length) {
1415 roffs -= free->length;
1416 continue;
1417 }
1418 boffs = free->offset + roffs;
1419 bytes = min_t(size_t, len,
1420 (free->length - roffs));
1421 roffs = 0;
1422 } else {
1423 bytes = min_t(size_t, len, free->length);
1424 boffs = free->offset;
1425 }
1426 memcpy(oob, chip->oob_poi + boffs, bytes);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001427 oob += bytes;
1428 }
1429 return oob;
1430 }
1431 default:
1432 BUG();
1433 }
1434 return NULL;
1435}
1436
1437/**
1438 * nand_do_read_ops - [Internal] Read data with ECC
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001439 *
David A. Marlin068e3c02005-01-24 03:07:46 +00001440 * @mtd: MTD device structure
1441 * @from: offset to read from
Randy Dunlap844d3b42006-06-28 21:48:27 -07001442 * @ops: oob ops structure
David A. Marlin068e3c02005-01-24 03:07:46 +00001443 *
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001444 * Internal function. Called with chip held.
David A. Marlin068e3c02005-01-24 03:07:46 +00001445 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001446static int nand_do_read_ops(struct mtd_info *mtd, loff_t from,
1447 struct mtd_oob_ops *ops)
David A. Marlin068e3c02005-01-24 03:07:46 +00001448{
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001449 int chipnr, page, realpage, col, bytes, aligned;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001450 struct nand_chip *chip = mtd->priv;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001451 struct mtd_ecc_stats stats;
1452 int blkcheck = (1 << (chip->phys_erase_shift - chip->page_shift)) - 1;
1453 int sndcmd = 1;
1454 int ret = 0;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001455 uint32_t readlen = ops->len;
Vitaly Wool70145682006-11-03 18:20:38 +03001456 uint32_t oobreadlen = ops->ooblen;
Maxim Levitsky9aca3342010-02-22 20:39:35 +02001457 uint32_t max_oobsize = ops->mode == MTD_OOB_AUTO ?
1458 mtd->oobavail : mtd->oobsize;
1459
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001460 uint8_t *bufpoi, *oob, *buf;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001461
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001462 stats = mtd->ecc_stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001463
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001464 chipnr = (int)(from >> chip->chip_shift);
1465 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001466
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001467 realpage = (int)(from >> chip->page_shift);
1468 page = realpage & chip->pagemask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001469
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001470 col = (int)(from & (mtd->writesize - 1));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001471
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001472 buf = ops->datbuf;
1473 oob = ops->oobbuf;
1474
Florian Fainellif8ac0412010-09-07 13:23:43 +02001475 while (1) {
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001476 bytes = min(mtd->writesize - col, readlen);
1477 aligned = (bytes == mtd->writesize);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001478
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001479 /* Is the current page in the buffer ? */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001480 if (realpage != chip->pagebuf || oob) {
David Woodhouse4bf63fc2006-09-25 17:08:04 +01001481 bufpoi = aligned ? buf : chip->buffers->databuf;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001482
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001483 if (likely(sndcmd)) {
1484 chip->cmdfunc(mtd, NAND_CMD_READ0, 0x00, page);
1485 sndcmd = 0;
1486 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001487
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001488 /* Now read the page into the buffer */
David Woodhouse956e9442006-09-25 17:12:39 +01001489 if (unlikely(ops->mode == MTD_OOB_RAW))
Sneha Narnakaje46a8cf22009-09-18 12:51:46 -07001490 ret = chip->ecc.read_page_raw(mtd, chip,
1491 bufpoi, page);
Alexey Korolev3d459552008-05-15 17:23:18 +01001492 else if (!aligned && NAND_SUBPAGE_READ(chip) && !oob)
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001493 ret = chip->ecc.read_subpage(mtd, chip,
1494 col, bytes, bufpoi);
David Woodhouse956e9442006-09-25 17:12:39 +01001495 else
Sneha Narnakaje46a8cf22009-09-18 12:51:46 -07001496 ret = chip->ecc.read_page(mtd, chip, bufpoi,
1497 page);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001498 if (ret < 0)
David Woodhousee0c7d762006-05-13 18:07:53 +01001499 break;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001500
1501 /* Transfer not aligned data */
1502 if (!aligned) {
Artem Bityutskiyc1194c72010-09-03 22:01:16 +03001503 if (!NAND_SUBPAGE_READ(chip) && !oob &&
1504 !(mtd->ecc_stats.failed - stats.failed))
Alexey Korolev3d459552008-05-15 17:23:18 +01001505 chip->pagebuf = realpage;
David Woodhouse4bf63fc2006-09-25 17:08:04 +01001506 memcpy(buf, chip->buffers->databuf + col, bytes);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001507 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001508
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001509 buf += bytes;
1510
1511 if (unlikely(oob)) {
Maxim Levitsky9aca3342010-02-22 20:39:35 +02001512
Maxim Levitskyb64d39d2010-02-22 20:39:37 +02001513 int toread = min(oobreadlen, max_oobsize);
1514
1515 if (toread) {
1516 oob = nand_transfer_oob(chip,
1517 oob, ops, toread);
1518 oobreadlen -= toread;
1519 }
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001520 }
1521
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001522 if (!(chip->options & NAND_NO_READRDY)) {
1523 /*
1524 * Apply delay or wait for ready/busy pin. Do
1525 * this before the AUTOINCR check, so no
1526 * problems arise if a chip which does auto
1527 * increment is marked as NOAUTOINCR by the
1528 * board driver.
1529 */
1530 if (!chip->dev_ready)
1531 udelay(chip->chip_delay);
1532 else
1533 nand_wait_ready(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001534 }
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001535 } else {
David Woodhouse4bf63fc2006-09-25 17:08:04 +01001536 memcpy(buf, chip->buffers->databuf + col, bytes);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001537 buf += bytes;
1538 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001539
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001540 readlen -= bytes;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001541
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001542 if (!readlen)
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001543 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001544
1545 /* For subsequent reads align to page boundary. */
1546 col = 0;
1547 /* Increment page address */
1548 realpage++;
1549
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001550 page = realpage & chip->pagemask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001551 /* Check, if we cross a chip boundary */
1552 if (!page) {
1553 chipnr++;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001554 chip->select_chip(mtd, -1);
1555 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001556 }
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001557
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001558 /* Check, if the chip supports auto page increment
1559 * or if we have hit a block boundary.
David Woodhousee0c7d762006-05-13 18:07:53 +01001560 */
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001561 if (!NAND_CANAUTOINCR(chip) || !(page & blkcheck))
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001562 sndcmd = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001563 }
1564
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001565 ops->retlen = ops->len - (size_t) readlen;
Vitaly Wool70145682006-11-03 18:20:38 +03001566 if (oob)
1567 ops->oobretlen = ops->ooblen - oobreadlen;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001568
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001569 if (ret)
1570 return ret;
1571
Thomas Gleixner9a1fcdf2006-05-29 14:56:39 +02001572 if (mtd->ecc_stats.failed - stats.failed)
1573 return -EBADMSG;
1574
1575 return mtd->ecc_stats.corrected - stats.corrected ? -EUCLEAN : 0;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001576}
1577
1578/**
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001579 * nand_read - [MTD Interface] MTD compatibility function for nand_do_read_ecc
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001580 * @mtd: MTD device structure
1581 * @from: offset to read from
1582 * @len: number of bytes to read
1583 * @retlen: pointer to variable to store the number of read bytes
1584 * @buf: the databuffer to put data
1585 *
1586 * Get hold of the chip and call nand_do_read
1587 */
1588static int nand_read(struct mtd_info *mtd, loff_t from, size_t len,
1589 size_t *retlen, uint8_t *buf)
1590{
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001591 struct nand_chip *chip = mtd->priv;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001592 int ret;
1593
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001594 /* Do not allow reads past end of device */
1595 if ((from + len) > mtd->size)
1596 return -EINVAL;
1597 if (!len)
1598 return 0;
1599
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001600 nand_get_device(chip, mtd, FL_READING);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001601
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001602 chip->ops.len = len;
1603 chip->ops.datbuf = buf;
1604 chip->ops.oobbuf = NULL;
1605
1606 ret = nand_do_read_ops(mtd, from, &chip->ops);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001607
Richard Purdie7fd5aec2006-08-27 01:23:33 -07001608 *retlen = chip->ops.retlen;
1609
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001610 nand_release_device(mtd);
1611
1612 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001613}
1614
1615/**
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001616 * nand_read_oob_std - [REPLACABLE] the most common OOB data read function
1617 * @mtd: mtd info structure
1618 * @chip: nand chip info structure
1619 * @page: page number to read
1620 * @sndcmd: flag whether to issue read command or not
1621 */
1622static int nand_read_oob_std(struct mtd_info *mtd, struct nand_chip *chip,
1623 int page, int sndcmd)
1624{
1625 if (sndcmd) {
1626 chip->cmdfunc(mtd, NAND_CMD_READOOB, 0, page);
1627 sndcmd = 0;
1628 }
1629 chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
1630 return sndcmd;
1631}
1632
1633/**
1634 * nand_read_oob_syndrome - [REPLACABLE] OOB data read function for HW ECC
1635 * with syndromes
1636 * @mtd: mtd info structure
1637 * @chip: nand chip info structure
1638 * @page: page number to read
1639 * @sndcmd: flag whether to issue read command or not
1640 */
1641static int nand_read_oob_syndrome(struct mtd_info *mtd, struct nand_chip *chip,
1642 int page, int sndcmd)
1643{
1644 uint8_t *buf = chip->oob_poi;
1645 int length = mtd->oobsize;
1646 int chunk = chip->ecc.bytes + chip->ecc.prepad + chip->ecc.postpad;
1647 int eccsize = chip->ecc.size;
1648 uint8_t *bufpoi = buf;
1649 int i, toread, sndrnd = 0, pos;
1650
1651 chip->cmdfunc(mtd, NAND_CMD_READ0, chip->ecc.size, page);
1652 for (i = 0; i < chip->ecc.steps; i++) {
1653 if (sndrnd) {
1654 pos = eccsize + i * (eccsize + chunk);
1655 if (mtd->writesize > 512)
1656 chip->cmdfunc(mtd, NAND_CMD_RNDOUT, pos, -1);
1657 else
1658 chip->cmdfunc(mtd, NAND_CMD_READ0, pos, page);
1659 } else
1660 sndrnd = 1;
1661 toread = min_t(int, length, chunk);
1662 chip->read_buf(mtd, bufpoi, toread);
1663 bufpoi += toread;
1664 length -= toread;
1665 }
1666 if (length > 0)
1667 chip->read_buf(mtd, bufpoi, length);
1668
1669 return 1;
1670}
1671
1672/**
1673 * nand_write_oob_std - [REPLACABLE] the most common OOB data write function
1674 * @mtd: mtd info structure
1675 * @chip: nand chip info structure
1676 * @page: page number to write
1677 */
1678static int nand_write_oob_std(struct mtd_info *mtd, struct nand_chip *chip,
1679 int page)
1680{
1681 int status = 0;
1682 const uint8_t *buf = chip->oob_poi;
1683 int length = mtd->oobsize;
1684
1685 chip->cmdfunc(mtd, NAND_CMD_SEQIN, mtd->writesize, page);
1686 chip->write_buf(mtd, buf, length);
1687 /* Send command to program the OOB data */
1688 chip->cmdfunc(mtd, NAND_CMD_PAGEPROG, -1, -1);
1689
1690 status = chip->waitfunc(mtd, chip);
1691
Savin Zlobec0d420f92006-06-21 11:51:20 +02001692 return status & NAND_STATUS_FAIL ? -EIO : 0;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001693}
1694
1695/**
1696 * nand_write_oob_syndrome - [REPLACABLE] OOB data write function for HW ECC
1697 * with syndrome - only for large page flash !
1698 * @mtd: mtd info structure
1699 * @chip: nand chip info structure
1700 * @page: page number to write
1701 */
1702static int nand_write_oob_syndrome(struct mtd_info *mtd,
1703 struct nand_chip *chip, int page)
1704{
1705 int chunk = chip->ecc.bytes + chip->ecc.prepad + chip->ecc.postpad;
1706 int eccsize = chip->ecc.size, length = mtd->oobsize;
1707 int i, len, pos, status = 0, sndcmd = 0, steps = chip->ecc.steps;
1708 const uint8_t *bufpoi = chip->oob_poi;
1709
1710 /*
1711 * data-ecc-data-ecc ... ecc-oob
1712 * or
1713 * data-pad-ecc-pad-data-pad .... ecc-pad-oob
1714 */
1715 if (!chip->ecc.prepad && !chip->ecc.postpad) {
1716 pos = steps * (eccsize + chunk);
1717 steps = 0;
1718 } else
Vitaly Wool8b0036e2006-07-11 09:11:25 +02001719 pos = eccsize;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001720
1721 chip->cmdfunc(mtd, NAND_CMD_SEQIN, pos, page);
1722 for (i = 0; i < steps; i++) {
1723 if (sndcmd) {
1724 if (mtd->writesize <= 512) {
1725 uint32_t fill = 0xFFFFFFFF;
1726
1727 len = eccsize;
1728 while (len > 0) {
1729 int num = min_t(int, len, 4);
1730 chip->write_buf(mtd, (uint8_t *)&fill,
1731 num);
1732 len -= num;
1733 }
1734 } else {
1735 pos = eccsize + i * (eccsize + chunk);
1736 chip->cmdfunc(mtd, NAND_CMD_RNDIN, pos, -1);
1737 }
1738 } else
1739 sndcmd = 1;
1740 len = min_t(int, length, chunk);
1741 chip->write_buf(mtd, bufpoi, len);
1742 bufpoi += len;
1743 length -= len;
1744 }
1745 if (length > 0)
1746 chip->write_buf(mtd, bufpoi, length);
1747
1748 chip->cmdfunc(mtd, NAND_CMD_PAGEPROG, -1, -1);
1749 status = chip->waitfunc(mtd, chip);
1750
1751 return status & NAND_STATUS_FAIL ? -EIO : 0;
1752}
1753
1754/**
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001755 * nand_do_read_oob - [Intern] NAND read out-of-band
Linus Torvalds1da177e2005-04-16 15:20:36 -07001756 * @mtd: MTD device structure
1757 * @from: offset to read from
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001758 * @ops: oob operations description structure
Linus Torvalds1da177e2005-04-16 15:20:36 -07001759 *
1760 * NAND read out-of-band data from the spare area
1761 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001762static int nand_do_read_oob(struct mtd_info *mtd, loff_t from,
1763 struct mtd_oob_ops *ops)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001764{
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001765 int page, realpage, chipnr, sndcmd = 1;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001766 struct nand_chip *chip = mtd->priv;
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001767 int blkcheck = (1 << (chip->phys_erase_shift - chip->page_shift)) - 1;
Vitaly Wool70145682006-11-03 18:20:38 +03001768 int readlen = ops->ooblen;
1769 int len;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001770 uint8_t *buf = ops->oobbuf;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001771
vimal singh20d8e242009-07-07 15:49:49 +05301772 DEBUG(MTD_DEBUG_LEVEL3, "%s: from = 0x%08Lx, len = %i\n",
1773 __func__, (unsigned long long)from, readlen);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001774
Adrian Hunter03736152007-01-31 17:58:29 +02001775 if (ops->mode == MTD_OOB_AUTO)
Vitaly Wool70145682006-11-03 18:20:38 +03001776 len = chip->ecc.layout->oobavail;
Adrian Hunter03736152007-01-31 17:58:29 +02001777 else
1778 len = mtd->oobsize;
1779
1780 if (unlikely(ops->ooboffs >= len)) {
vimal singh20d8e242009-07-07 15:49:49 +05301781 DEBUG(MTD_DEBUG_LEVEL0, "%s: Attempt to start read "
1782 "outside oob\n", __func__);
Adrian Hunter03736152007-01-31 17:58:29 +02001783 return -EINVAL;
1784 }
1785
1786 /* Do not allow reads past end of device */
1787 if (unlikely(from >= mtd->size ||
1788 ops->ooboffs + readlen > ((mtd->size >> chip->page_shift) -
1789 (from >> chip->page_shift)) * len)) {
vimal singh20d8e242009-07-07 15:49:49 +05301790 DEBUG(MTD_DEBUG_LEVEL0, "%s: Attempt read beyond end "
1791 "of device\n", __func__);
Adrian Hunter03736152007-01-31 17:58:29 +02001792 return -EINVAL;
1793 }
Vitaly Wool70145682006-11-03 18:20:38 +03001794
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001795 chipnr = (int)(from >> chip->chip_shift);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001796 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001797
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001798 /* Shift to get page */
1799 realpage = (int)(from >> chip->page_shift);
1800 page = realpage & chip->pagemask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001801
Florian Fainellif8ac0412010-09-07 13:23:43 +02001802 while (1) {
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001803 sndcmd = chip->ecc.read_oob(mtd, chip, page, sndcmd);
Vitaly Wool70145682006-11-03 18:20:38 +03001804
1805 len = min(len, readlen);
1806 buf = nand_transfer_oob(chip, buf, ops, len);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001807
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001808 if (!(chip->options & NAND_NO_READRDY)) {
1809 /*
1810 * Apply delay or wait for ready/busy pin. Do this
1811 * before the AUTOINCR check, so no problems arise if a
1812 * chip which does auto increment is marked as
1813 * NOAUTOINCR by the board driver.
Thomas Gleixner19870da2005-07-15 14:53:51 +01001814 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001815 if (!chip->dev_ready)
1816 udelay(chip->chip_delay);
Thomas Gleixner19870da2005-07-15 14:53:51 +01001817 else
1818 nand_wait_ready(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001819 }
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001820
Vitaly Wool70145682006-11-03 18:20:38 +03001821 readlen -= len;
Savin Zlobec0d420f92006-06-21 11:51:20 +02001822 if (!readlen)
1823 break;
1824
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001825 /* Increment page address */
1826 realpage++;
1827
1828 page = realpage & chip->pagemask;
1829 /* Check, if we cross a chip boundary */
1830 if (!page) {
1831 chipnr++;
1832 chip->select_chip(mtd, -1);
1833 chip->select_chip(mtd, chipnr);
1834 }
1835
1836 /* Check, if the chip supports auto page increment
1837 * or if we have hit a block boundary.
1838 */
1839 if (!NAND_CANAUTOINCR(chip) || !(page & blkcheck))
1840 sndcmd = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001841 }
1842
Vitaly Wool70145682006-11-03 18:20:38 +03001843 ops->oobretlen = ops->ooblen;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001844 return 0;
1845}
1846
1847/**
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001848 * nand_read_oob - [MTD Interface] NAND read data and/or out-of-band
Linus Torvalds1da177e2005-04-16 15:20:36 -07001849 * @mtd: MTD device structure
Linus Torvalds1da177e2005-04-16 15:20:36 -07001850 * @from: offset to read from
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001851 * @ops: oob operation description structure
Linus Torvalds1da177e2005-04-16 15:20:36 -07001852 *
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001853 * NAND read data and/or out-of-band data
Linus Torvalds1da177e2005-04-16 15:20:36 -07001854 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001855static int nand_read_oob(struct mtd_info *mtd, loff_t from,
1856 struct mtd_oob_ops *ops)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001857{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001858 struct nand_chip *chip = mtd->priv;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001859 int ret = -ENOTSUPP;
1860
1861 ops->retlen = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001862
1863 /* Do not allow reads past end of device */
Vitaly Wool70145682006-11-03 18:20:38 +03001864 if (ops->datbuf && (from + ops->len) > mtd->size) {
vimal singh20d8e242009-07-07 15:49:49 +05301865 DEBUG(MTD_DEBUG_LEVEL0, "%s: Attempt read "
1866 "beyond end of device\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001867 return -EINVAL;
1868 }
1869
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001870 nand_get_device(chip, mtd, FL_READING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001871
Florian Fainellif8ac0412010-09-07 13:23:43 +02001872 switch (ops->mode) {
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001873 case MTD_OOB_PLACE:
1874 case MTD_OOB_AUTO:
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001875 case MTD_OOB_RAW:
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001876 break;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001877
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001878 default:
1879 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001880 }
1881
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001882 if (!ops->datbuf)
1883 ret = nand_do_read_oob(mtd, from, ops);
1884 else
1885 ret = nand_do_read_ops(mtd, from, ops);
1886
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001887out:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001888 nand_release_device(mtd);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001889 return ret;
1890}
1891
1892
1893/**
1894 * nand_write_page_raw - [Intern] raw page write function
1895 * @mtd: mtd info structure
1896 * @chip: nand chip info structure
1897 * @buf: data buffer
David Brownell52ff49d2009-03-04 12:01:36 -08001898 *
1899 * Not for syndrome calculating ecc controllers, which use a special oob layout
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001900 */
1901static void nand_write_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
1902 const uint8_t *buf)
1903{
1904 chip->write_buf(mtd, buf, mtd->writesize);
1905 chip->write_buf(mtd, chip->oob_poi, mtd->oobsize);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001906}
1907
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001908/**
David Brownell52ff49d2009-03-04 12:01:36 -08001909 * nand_write_page_raw_syndrome - [Intern] raw page write function
1910 * @mtd: mtd info structure
1911 * @chip: nand chip info structure
1912 * @buf: data buffer
1913 *
1914 * We need a special oob layout and handling even when ECC isn't checked.
1915 */
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001916static void nand_write_page_raw_syndrome(struct mtd_info *mtd,
1917 struct nand_chip *chip,
1918 const uint8_t *buf)
David Brownell52ff49d2009-03-04 12:01:36 -08001919{
1920 int eccsize = chip->ecc.size;
1921 int eccbytes = chip->ecc.bytes;
1922 uint8_t *oob = chip->oob_poi;
1923 int steps, size;
1924
1925 for (steps = chip->ecc.steps; steps > 0; steps--) {
1926 chip->write_buf(mtd, buf, eccsize);
1927 buf += eccsize;
1928
1929 if (chip->ecc.prepad) {
1930 chip->write_buf(mtd, oob, chip->ecc.prepad);
1931 oob += chip->ecc.prepad;
1932 }
1933
1934 chip->read_buf(mtd, oob, eccbytes);
1935 oob += eccbytes;
1936
1937 if (chip->ecc.postpad) {
1938 chip->write_buf(mtd, oob, chip->ecc.postpad);
1939 oob += chip->ecc.postpad;
1940 }
1941 }
1942
1943 size = mtd->oobsize - (oob - chip->oob_poi);
1944 if (size)
1945 chip->write_buf(mtd, oob, size);
1946}
1947/**
Artem Bityutskiyd29ebdb2006-10-19 16:04:02 +03001948 * nand_write_page_swecc - [REPLACABLE] software ecc based page write function
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001949 * @mtd: mtd info structure
1950 * @chip: nand chip info structure
1951 * @buf: data buffer
1952 */
1953static void nand_write_page_swecc(struct mtd_info *mtd, struct nand_chip *chip,
1954 const uint8_t *buf)
1955{
1956 int i, eccsize = chip->ecc.size;
1957 int eccbytes = chip->ecc.bytes;
1958 int eccsteps = chip->ecc.steps;
David Woodhouse4bf63fc2006-09-25 17:08:04 +01001959 uint8_t *ecc_calc = chip->buffers->ecccalc;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001960 const uint8_t *p = buf;
Ben Dooks8b099a32007-05-28 19:17:54 +01001961 uint32_t *eccpos = chip->ecc.layout->eccpos;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001962
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001963 /* Software ecc calculation */
1964 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize)
1965 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001966
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001967 for (i = 0; i < chip->ecc.total; i++)
1968 chip->oob_poi[eccpos[i]] = ecc_calc[i];
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001969
Thomas Gleixner90424de2007-04-05 11:44:05 +02001970 chip->ecc.write_page_raw(mtd, chip, buf);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001971}
1972
1973/**
Artem Bityutskiyd29ebdb2006-10-19 16:04:02 +03001974 * nand_write_page_hwecc - [REPLACABLE] hardware ecc based page write function
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001975 * @mtd: mtd info structure
1976 * @chip: nand chip info structure
1977 * @buf: data buffer
1978 */
1979static void nand_write_page_hwecc(struct mtd_info *mtd, struct nand_chip *chip,
1980 const uint8_t *buf)
1981{
1982 int i, eccsize = chip->ecc.size;
1983 int eccbytes = chip->ecc.bytes;
1984 int eccsteps = chip->ecc.steps;
David Woodhouse4bf63fc2006-09-25 17:08:04 +01001985 uint8_t *ecc_calc = chip->buffers->ecccalc;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001986 const uint8_t *p = buf;
Ben Dooks8b099a32007-05-28 19:17:54 +01001987 uint32_t *eccpos = chip->ecc.layout->eccpos;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001988
1989 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
1990 chip->ecc.hwctl(mtd, NAND_ECC_WRITE);
David Woodhouse29da9ce2006-05-26 23:05:44 +01001991 chip->write_buf(mtd, p, eccsize);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001992 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
1993 }
1994
1995 for (i = 0; i < chip->ecc.total; i++)
1996 chip->oob_poi[eccpos[i]] = ecc_calc[i];
1997
1998 chip->write_buf(mtd, chip->oob_poi, mtd->oobsize);
1999}
2000
2001/**
Artem Bityutskiyd29ebdb2006-10-19 16:04:02 +03002002 * nand_write_page_syndrome - [REPLACABLE] hardware ecc syndrom based page write
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002003 * @mtd: mtd info structure
2004 * @chip: nand chip info structure
2005 * @buf: data buffer
2006 *
2007 * The hw generator calculates the error syndrome automatically. Therefor
2008 * we need a special oob layout and handling.
2009 */
2010static void nand_write_page_syndrome(struct mtd_info *mtd,
2011 struct nand_chip *chip, const uint8_t *buf)
2012{
2013 int i, eccsize = chip->ecc.size;
2014 int eccbytes = chip->ecc.bytes;
2015 int eccsteps = chip->ecc.steps;
2016 const uint8_t *p = buf;
2017 uint8_t *oob = chip->oob_poi;
2018
2019 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
2020
2021 chip->ecc.hwctl(mtd, NAND_ECC_WRITE);
2022 chip->write_buf(mtd, p, eccsize);
2023
2024 if (chip->ecc.prepad) {
2025 chip->write_buf(mtd, oob, chip->ecc.prepad);
2026 oob += chip->ecc.prepad;
2027 }
2028
2029 chip->ecc.calculate(mtd, p, oob);
2030 chip->write_buf(mtd, oob, eccbytes);
2031 oob += eccbytes;
2032
2033 if (chip->ecc.postpad) {
2034 chip->write_buf(mtd, oob, chip->ecc.postpad);
2035 oob += chip->ecc.postpad;
2036 }
2037 }
2038
2039 /* Calculate remaining oob bytes */
Vitaly Wool7e4178f2006-06-07 09:34:37 +04002040 i = mtd->oobsize - (oob - chip->oob_poi);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002041 if (i)
2042 chip->write_buf(mtd, oob, i);
2043}
2044
2045/**
David Woodhouse956e9442006-09-25 17:12:39 +01002046 * nand_write_page - [REPLACEABLE] write one page
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002047 * @mtd: MTD device structure
2048 * @chip: NAND chip descriptor
2049 * @buf: the data to write
2050 * @page: page number to write
2051 * @cached: cached programming
Jesper Juhlefbfe96c2006-10-27 23:24:47 +02002052 * @raw: use _raw version of write_page
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002053 */
2054static int nand_write_page(struct mtd_info *mtd, struct nand_chip *chip,
David Woodhouse956e9442006-09-25 17:12:39 +01002055 const uint8_t *buf, int page, int cached, int raw)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002056{
2057 int status;
2058
2059 chip->cmdfunc(mtd, NAND_CMD_SEQIN, 0x00, page);
2060
David Woodhouse956e9442006-09-25 17:12:39 +01002061 if (unlikely(raw))
2062 chip->ecc.write_page_raw(mtd, chip, buf);
2063 else
2064 chip->ecc.write_page(mtd, chip, buf);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002065
2066 /*
2067 * Cached progamming disabled for now, Not sure if its worth the
2068 * trouble. The speed gain is not very impressive. (2.3->2.6Mib/s)
2069 */
2070 cached = 0;
2071
2072 if (!cached || !(chip->options & NAND_CACHEPRG)) {
2073
2074 chip->cmdfunc(mtd, NAND_CMD_PAGEPROG, -1, -1);
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002075 status = chip->waitfunc(mtd, chip);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002076 /*
2077 * See if operation failed and additional status checks are
2078 * available
2079 */
2080 if ((status & NAND_STATUS_FAIL) && (chip->errstat))
2081 status = chip->errstat(mtd, chip, FL_WRITING, status,
2082 page);
2083
2084 if (status & NAND_STATUS_FAIL)
2085 return -EIO;
2086 } else {
2087 chip->cmdfunc(mtd, NAND_CMD_CACHEDPROG, -1, -1);
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002088 status = chip->waitfunc(mtd, chip);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002089 }
2090
2091#ifdef CONFIG_MTD_NAND_VERIFY_WRITE
2092 /* Send command to read back the data */
2093 chip->cmdfunc(mtd, NAND_CMD_READ0, 0, page);
2094
2095 if (chip->verify_buf(mtd, buf, mtd->writesize))
2096 return -EIO;
2097#endif
2098 return 0;
2099}
2100
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002101/**
2102 * nand_fill_oob - [Internal] Transfer client buffer to oob
2103 * @chip: nand chip structure
2104 * @oob: oob data buffer
Randy Dunlapb6d676d2010-08-10 18:02:50 -07002105 * @len: oob data write length
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002106 * @ops: oob ops structure
2107 */
Maxim Levitsky782ce792010-02-22 20:39:36 +02002108static uint8_t *nand_fill_oob(struct nand_chip *chip, uint8_t *oob, size_t len,
2109 struct mtd_oob_ops *ops)
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002110{
Florian Fainellif8ac0412010-09-07 13:23:43 +02002111 switch (ops->mode) {
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002112
2113 case MTD_OOB_PLACE:
2114 case MTD_OOB_RAW:
2115 memcpy(chip->oob_poi + ops->ooboffs, oob, len);
2116 return oob + len;
2117
2118 case MTD_OOB_AUTO: {
2119 struct nand_oobfree *free = chip->ecc.layout->oobfree;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002120 uint32_t boffs = 0, woffs = ops->ooboffs;
2121 size_t bytes = 0;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002122
Florian Fainellif8ac0412010-09-07 13:23:43 +02002123 for (; free->length && len; free++, len -= bytes) {
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002124 /* Write request not from offset 0 ? */
2125 if (unlikely(woffs)) {
2126 if (woffs >= free->length) {
2127 woffs -= free->length;
2128 continue;
2129 }
2130 boffs = free->offset + woffs;
2131 bytes = min_t(size_t, len,
2132 (free->length - woffs));
2133 woffs = 0;
2134 } else {
2135 bytes = min_t(size_t, len, free->length);
2136 boffs = free->offset;
2137 }
Vitaly Wool8b0036e2006-07-11 09:11:25 +02002138 memcpy(chip->oob_poi + boffs, oob, bytes);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002139 oob += bytes;
2140 }
2141 return oob;
2142 }
2143 default:
2144 BUG();
2145 }
2146 return NULL;
2147}
2148
Florian Fainellif8ac0412010-09-07 13:23:43 +02002149#define NOTALIGNED(x) ((x & (chip->subpagesize - 1)) != 0)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002150
2151/**
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002152 * nand_do_write_ops - [Internal] NAND write with ECC
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002153 * @mtd: MTD device structure
2154 * @to: offset to write to
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002155 * @ops: oob operations description structure
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002156 *
2157 * NAND write with ECC
2158 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002159static int nand_do_write_ops(struct mtd_info *mtd, loff_t to,
2160 struct mtd_oob_ops *ops)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002161{
Thomas Gleixner29072b92006-09-28 15:38:36 +02002162 int chipnr, realpage, page, blockmask, column;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002163 struct nand_chip *chip = mtd->priv;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002164 uint32_t writelen = ops->len;
Maxim Levitsky782ce792010-02-22 20:39:36 +02002165
2166 uint32_t oobwritelen = ops->ooblen;
2167 uint32_t oobmaxlen = ops->mode == MTD_OOB_AUTO ?
2168 mtd->oobavail : mtd->oobsize;
2169
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002170 uint8_t *oob = ops->oobbuf;
2171 uint8_t *buf = ops->datbuf;
Thomas Gleixner29072b92006-09-28 15:38:36 +02002172 int ret, subpage;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002173
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002174 ops->retlen = 0;
Thomas Gleixner29072b92006-09-28 15:38:36 +02002175 if (!writelen)
2176 return 0;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002177
2178 /* reject writes, which are not page aligned */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002179 if (NOTALIGNED(to) || NOTALIGNED(ops->len)) {
vimal singh20d8e242009-07-07 15:49:49 +05302180 printk(KERN_NOTICE "%s: Attempt to write not "
2181 "page aligned data\n", __func__);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002182 return -EINVAL;
2183 }
2184
Thomas Gleixner29072b92006-09-28 15:38:36 +02002185 column = to & (mtd->writesize - 1);
2186 subpage = column || (writelen & (mtd->writesize - 1));
2187
2188 if (subpage && oob)
2189 return -EINVAL;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002190
Thomas Gleixner6a930962006-06-28 00:11:45 +02002191 chipnr = (int)(to >> chip->chip_shift);
2192 chip->select_chip(mtd, chipnr);
2193
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002194 /* Check, if it is write protected */
2195 if (nand_check_wp(mtd))
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002196 return -EIO;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002197
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002198 realpage = (int)(to >> chip->page_shift);
2199 page = realpage & chip->pagemask;
2200 blockmask = (1 << (chip->phys_erase_shift - chip->page_shift)) - 1;
2201
2202 /* Invalidate the page cache, when we write to the cached page */
2203 if (to <= (chip->pagebuf << chip->page_shift) &&
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002204 (chip->pagebuf << chip->page_shift) < (to + ops->len))
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002205 chip->pagebuf = -1;
2206
David Woodhouse7dcdcbef2006-10-21 17:09:53 +01002207 /* If we're not given explicit OOB data, let it be 0xFF */
2208 if (likely(!oob))
2209 memset(chip->oob_poi, 0xff, mtd->oobsize);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002210
Maxim Levitsky782ce792010-02-22 20:39:36 +02002211 /* Don't allow multipage oob writes with offset */
Jon Poveycdcf12b2010-09-30 20:41:34 +09002212 if (oob && ops->ooboffs && (ops->ooboffs + ops->ooblen > oobmaxlen))
Maxim Levitsky782ce792010-02-22 20:39:36 +02002213 return -EINVAL;
2214
Florian Fainellif8ac0412010-09-07 13:23:43 +02002215 while (1) {
Thomas Gleixner29072b92006-09-28 15:38:36 +02002216 int bytes = mtd->writesize;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002217 int cached = writelen > bytes && page != blockmask;
Thomas Gleixner29072b92006-09-28 15:38:36 +02002218 uint8_t *wbuf = buf;
2219
2220 /* Partial page write ? */
2221 if (unlikely(column || writelen < (mtd->writesize - 1))) {
2222 cached = 0;
2223 bytes = min_t(int, bytes - column, (int) writelen);
2224 chip->pagebuf = -1;
2225 memset(chip->buffers->databuf, 0xff, mtd->writesize);
2226 memcpy(&chip->buffers->databuf[column], buf, bytes);
2227 wbuf = chip->buffers->databuf;
2228 }
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002229
Maxim Levitsky782ce792010-02-22 20:39:36 +02002230 if (unlikely(oob)) {
2231 size_t len = min(oobwritelen, oobmaxlen);
2232 oob = nand_fill_oob(chip, oob, len, ops);
2233 oobwritelen -= len;
2234 }
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002235
Thomas Gleixner29072b92006-09-28 15:38:36 +02002236 ret = chip->write_page(mtd, chip, wbuf, page, cached,
David Woodhouse956e9442006-09-25 17:12:39 +01002237 (ops->mode == MTD_OOB_RAW));
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002238 if (ret)
2239 break;
2240
2241 writelen -= bytes;
2242 if (!writelen)
2243 break;
2244
Thomas Gleixner29072b92006-09-28 15:38:36 +02002245 column = 0;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002246 buf += bytes;
2247 realpage++;
2248
2249 page = realpage & chip->pagemask;
2250 /* Check, if we cross a chip boundary */
2251 if (!page) {
2252 chipnr++;
2253 chip->select_chip(mtd, -1);
2254 chip->select_chip(mtd, chipnr);
2255 }
2256 }
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002257
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002258 ops->retlen = ops->len - writelen;
Vitaly Wool70145682006-11-03 18:20:38 +03002259 if (unlikely(oob))
2260 ops->oobretlen = ops->ooblen;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002261 return ret;
2262}
2263
2264/**
Simon Kagstrom2af7c652009-10-05 15:55:52 +02002265 * panic_nand_write - [MTD Interface] NAND write with ECC
2266 * @mtd: MTD device structure
2267 * @to: offset to write to
2268 * @len: number of bytes to write
2269 * @retlen: pointer to variable to store the number of written bytes
2270 * @buf: the data to write
2271 *
2272 * NAND write with ECC. Used when performing writes in interrupt context, this
2273 * may for example be called by mtdoops when writing an oops while in panic.
2274 */
2275static int panic_nand_write(struct mtd_info *mtd, loff_t to, size_t len,
2276 size_t *retlen, const uint8_t *buf)
2277{
2278 struct nand_chip *chip = mtd->priv;
2279 int ret;
2280
2281 /* Do not allow reads past end of device */
2282 if ((to + len) > mtd->size)
2283 return -EINVAL;
2284 if (!len)
2285 return 0;
2286
2287 /* Wait for the device to get ready. */
2288 panic_nand_wait(mtd, chip, 400);
2289
2290 /* Grab the device. */
2291 panic_nand_get_device(chip, mtd, FL_WRITING);
2292
2293 chip->ops.len = len;
2294 chip->ops.datbuf = (uint8_t *)buf;
2295 chip->ops.oobbuf = NULL;
2296
2297 ret = nand_do_write_ops(mtd, to, &chip->ops);
2298
2299 *retlen = chip->ops.retlen;
2300 return ret;
2301}
2302
2303/**
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002304 * nand_write - [MTD Interface] NAND write with ECC
Linus Torvalds1da177e2005-04-16 15:20:36 -07002305 * @mtd: MTD device structure
2306 * @to: offset to write to
2307 * @len: number of bytes to write
2308 * @retlen: pointer to variable to store the number of written bytes
2309 * @buf: the data to write
2310 *
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002311 * NAND write with ECC
Linus Torvalds1da177e2005-04-16 15:20:36 -07002312 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002313static int nand_write(struct mtd_info *mtd, loff_t to, size_t len,
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02002314 size_t *retlen, const uint8_t *buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002315{
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002316 struct nand_chip *chip = mtd->priv;
2317 int ret;
2318
2319 /* Do not allow reads past end of device */
2320 if ((to + len) > mtd->size)
2321 return -EINVAL;
2322 if (!len)
2323 return 0;
2324
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002325 nand_get_device(chip, mtd, FL_WRITING);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002326
2327 chip->ops.len = len;
2328 chip->ops.datbuf = (uint8_t *)buf;
2329 chip->ops.oobbuf = NULL;
2330
2331 ret = nand_do_write_ops(mtd, to, &chip->ops);
2332
Richard Purdie7fd5aec2006-08-27 01:23:33 -07002333 *retlen = chip->ops.retlen;
2334
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002335 nand_release_device(mtd);
2336
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002337 return ret;
2338}
2339
2340/**
2341 * nand_do_write_oob - [MTD Interface] NAND write out-of-band
2342 * @mtd: MTD device structure
2343 * @to: offset to write to
2344 * @ops: oob operation description structure
2345 *
2346 * NAND write out-of-band
2347 */
2348static int nand_do_write_oob(struct mtd_info *mtd, loff_t to,
2349 struct mtd_oob_ops *ops)
2350{
Adrian Hunter03736152007-01-31 17:58:29 +02002351 int chipnr, page, status, len;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002352 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002353
vimal singh20d8e242009-07-07 15:49:49 +05302354 DEBUG(MTD_DEBUG_LEVEL3, "%s: to = 0x%08x, len = %i\n",
2355 __func__, (unsigned int)to, (int)ops->ooblen);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002356
Adrian Hunter03736152007-01-31 17:58:29 +02002357 if (ops->mode == MTD_OOB_AUTO)
2358 len = chip->ecc.layout->oobavail;
2359 else
2360 len = mtd->oobsize;
2361
Linus Torvalds1da177e2005-04-16 15:20:36 -07002362 /* Do not allow write past end of page */
Adrian Hunter03736152007-01-31 17:58:29 +02002363 if ((ops->ooboffs + ops->ooblen) > len) {
vimal singh20d8e242009-07-07 15:49:49 +05302364 DEBUG(MTD_DEBUG_LEVEL0, "%s: Attempt to write "
2365 "past end of page\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002366 return -EINVAL;
2367 }
2368
Adrian Hunter03736152007-01-31 17:58:29 +02002369 if (unlikely(ops->ooboffs >= len)) {
vimal singh20d8e242009-07-07 15:49:49 +05302370 DEBUG(MTD_DEBUG_LEVEL0, "%s: Attempt to start "
2371 "write outside oob\n", __func__);
Adrian Hunter03736152007-01-31 17:58:29 +02002372 return -EINVAL;
2373 }
2374
Jason Liu775adc32011-02-25 13:06:18 +08002375 /* Do not allow write past end of device */
Adrian Hunter03736152007-01-31 17:58:29 +02002376 if (unlikely(to >= mtd->size ||
2377 ops->ooboffs + ops->ooblen >
2378 ((mtd->size >> chip->page_shift) -
2379 (to >> chip->page_shift)) * len)) {
vimal singh20d8e242009-07-07 15:49:49 +05302380 DEBUG(MTD_DEBUG_LEVEL0, "%s: Attempt write beyond "
2381 "end of device\n", __func__);
Adrian Hunter03736152007-01-31 17:58:29 +02002382 return -EINVAL;
2383 }
2384
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02002385 chipnr = (int)(to >> chip->chip_shift);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002386 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002387
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02002388 /* Shift to get page */
2389 page = (int)(to >> chip->page_shift);
2390
2391 /*
2392 * Reset the chip. Some chips (like the Toshiba TC5832DC found in one
2393 * of my DiskOnChip 2000 test units) will clear the whole data page too
2394 * if we don't do this. I have no clue why, but I seem to have 'fixed'
2395 * it in the doc2000 driver in August 1999. dwmw2.
2396 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002397 chip->cmdfunc(mtd, NAND_CMD_RESET, -1, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002398
2399 /* Check, if it is write protected */
2400 if (nand_check_wp(mtd))
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002401 return -EROFS;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002402
Linus Torvalds1da177e2005-04-16 15:20:36 -07002403 /* Invalidate the page cache, if we write to the cached page */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002404 if (page == chip->pagebuf)
2405 chip->pagebuf = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002406
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002407 memset(chip->oob_poi, 0xff, mtd->oobsize);
Maxim Levitsky782ce792010-02-22 20:39:36 +02002408 nand_fill_oob(chip, ops->oobbuf, ops->ooblen, ops);
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002409 status = chip->ecc.write_oob(mtd, chip, page & chip->pagemask);
2410 memset(chip->oob_poi, 0xff, mtd->oobsize);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002411
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002412 if (status)
2413 return status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002414
Vitaly Wool70145682006-11-03 18:20:38 +03002415 ops->oobretlen = ops->ooblen;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002416
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002417 return 0;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002418}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002419
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002420/**
2421 * nand_write_oob - [MTD Interface] NAND write data and/or out-of-band
2422 * @mtd: MTD device structure
Randy Dunlap844d3b42006-06-28 21:48:27 -07002423 * @to: offset to write to
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002424 * @ops: oob operation description structure
2425 */
2426static int nand_write_oob(struct mtd_info *mtd, loff_t to,
2427 struct mtd_oob_ops *ops)
2428{
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002429 struct nand_chip *chip = mtd->priv;
2430 int ret = -ENOTSUPP;
2431
2432 ops->retlen = 0;
2433
2434 /* Do not allow writes past end of device */
Vitaly Wool70145682006-11-03 18:20:38 +03002435 if (ops->datbuf && (to + ops->len) > mtd->size) {
vimal singh20d8e242009-07-07 15:49:49 +05302436 DEBUG(MTD_DEBUG_LEVEL0, "%s: Attempt write beyond "
2437 "end of device\n", __func__);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002438 return -EINVAL;
2439 }
2440
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002441 nand_get_device(chip, mtd, FL_WRITING);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002442
Florian Fainellif8ac0412010-09-07 13:23:43 +02002443 switch (ops->mode) {
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002444 case MTD_OOB_PLACE:
2445 case MTD_OOB_AUTO:
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002446 case MTD_OOB_RAW:
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002447 break;
2448
2449 default:
2450 goto out;
2451 }
2452
2453 if (!ops->datbuf)
2454 ret = nand_do_write_oob(mtd, to, ops);
2455 else
2456 ret = nand_do_write_ops(mtd, to, ops);
2457
Florian Fainelli7351d3a2010-09-07 13:23:45 +02002458out:
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002459 nand_release_device(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002460 return ret;
2461}
2462
Linus Torvalds1da177e2005-04-16 15:20:36 -07002463/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002464 * single_erease_cmd - [GENERIC] NAND standard block erase command function
2465 * @mtd: MTD device structure
2466 * @page: the page address of the block which will be erased
2467 *
2468 * Standard erase command for NAND chips
2469 */
David Woodhousee0c7d762006-05-13 18:07:53 +01002470static void single_erase_cmd(struct mtd_info *mtd, int page)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002471{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002472 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002473 /* Send commands to erase a block */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002474 chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page);
2475 chip->cmdfunc(mtd, NAND_CMD_ERASE2, -1, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002476}
2477
2478/**
2479 * multi_erease_cmd - [GENERIC] AND specific block erase command function
2480 * @mtd: MTD device structure
2481 * @page: the page address of the block which will be erased
2482 *
2483 * AND multi block erase command function
2484 * Erase 4 consecutive blocks
2485 */
David Woodhousee0c7d762006-05-13 18:07:53 +01002486static void multi_erase_cmd(struct mtd_info *mtd, int page)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002487{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002488 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002489 /* Send commands to erase a block */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002490 chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page++);
2491 chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page++);
2492 chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page++);
2493 chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page);
2494 chip->cmdfunc(mtd, NAND_CMD_ERASE2, -1, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002495}
2496
2497/**
2498 * nand_erase - [MTD Interface] erase block(s)
2499 * @mtd: MTD device structure
2500 * @instr: erase instruction
2501 *
2502 * Erase one ore more blocks
2503 */
David Woodhousee0c7d762006-05-13 18:07:53 +01002504static int nand_erase(struct mtd_info *mtd, struct erase_info *instr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002505{
David Woodhousee0c7d762006-05-13 18:07:53 +01002506 return nand_erase_nand(mtd, instr, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002507}
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002508
David A. Marlin30f464b2005-01-17 18:35:25 +00002509#define BBT_PAGE_MASK 0xffffff3f
Linus Torvalds1da177e2005-04-16 15:20:36 -07002510/**
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002511 * nand_erase_nand - [Internal] erase block(s)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002512 * @mtd: MTD device structure
2513 * @instr: erase instruction
2514 * @allowbbt: allow erasing the bbt area
2515 *
2516 * Erase one ore more blocks
2517 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002518int nand_erase_nand(struct mtd_info *mtd, struct erase_info *instr,
2519 int allowbbt)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002520{
Adrian Hunter69423d92008-12-10 13:37:21 +00002521 int page, status, pages_per_block, ret, chipnr;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002522 struct nand_chip *chip = mtd->priv;
Florian Fainellif8ac0412010-09-07 13:23:43 +02002523 loff_t rewrite_bbt[NAND_MAX_CHIPS] = {0};
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002524 unsigned int bbt_masked_page = 0xffffffff;
Adrian Hunter69423d92008-12-10 13:37:21 +00002525 loff_t len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002526
vimal singh20d8e242009-07-07 15:49:49 +05302527 DEBUG(MTD_DEBUG_LEVEL3, "%s: start = 0x%012llx, len = %llu\n",
2528 __func__, (unsigned long long)instr->addr,
2529 (unsigned long long)instr->len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002530
Vimal Singh6fe5a6a2010-02-03 14:12:24 +05302531 if (check_offs_len(mtd, instr->addr, instr->len))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002532 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002533
Adrian Hunterbb0eb212008-08-12 12:40:50 +03002534 instr->fail_addr = MTD_FAIL_ADDR_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002535
2536 /* Grab the lock and see if the device is available */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002537 nand_get_device(chip, mtd, FL_ERASING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002538
2539 /* Shift to get first page */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002540 page = (int)(instr->addr >> chip->page_shift);
2541 chipnr = (int)(instr->addr >> chip->chip_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002542
2543 /* Calculate pages in each block */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002544 pages_per_block = 1 << (chip->phys_erase_shift - chip->page_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002545
2546 /* Select the NAND device */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002547 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002548
Linus Torvalds1da177e2005-04-16 15:20:36 -07002549 /* Check, if it is write protected */
2550 if (nand_check_wp(mtd)) {
vimal singh20d8e242009-07-07 15:49:49 +05302551 DEBUG(MTD_DEBUG_LEVEL0, "%s: Device is write protected!!!\n",
2552 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002553 instr->state = MTD_ERASE_FAILED;
2554 goto erase_exit;
2555 }
2556
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002557 /*
2558 * If BBT requires refresh, set the BBT page mask to see if the BBT
2559 * should be rewritten. Otherwise the mask is set to 0xffffffff which
2560 * can not be matched. This is also done when the bbt is actually
2561 * erased to avoid recusrsive updates
2562 */
2563 if (chip->options & BBT_AUTO_REFRESH && !allowbbt)
2564 bbt_masked_page = chip->bbt_td->pages[chipnr] & BBT_PAGE_MASK;
David A. Marlin30f464b2005-01-17 18:35:25 +00002565
Linus Torvalds1da177e2005-04-16 15:20:36 -07002566 /* Loop through the pages */
2567 len = instr->len;
2568
2569 instr->state = MTD_ERASING;
2570
2571 while (len) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002572 /*
2573 * heck if we have a bad block, we do not erase bad blocks !
2574 */
2575 if (nand_block_checkbad(mtd, ((loff_t) page) <<
2576 chip->page_shift, 0, allowbbt)) {
vimal singh20d8e242009-07-07 15:49:49 +05302577 printk(KERN_WARNING "%s: attempt to erase a bad block "
2578 "at page 0x%08x\n", __func__, page);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002579 instr->state = MTD_ERASE_FAILED;
2580 goto erase_exit;
2581 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002582
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002583 /*
2584 * Invalidate the page cache, if we erase the block which
2585 * contains the current cached page
2586 */
2587 if (page <= chip->pagebuf && chip->pagebuf <
2588 (page + pages_per_block))
2589 chip->pagebuf = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002590
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002591 chip->erase_cmd(mtd, page & chip->pagemask);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002592
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002593 status = chip->waitfunc(mtd, chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002594
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002595 /*
2596 * See if operation failed and additional status checks are
2597 * available
2598 */
2599 if ((status & NAND_STATUS_FAIL) && (chip->errstat))
2600 status = chip->errstat(mtd, chip, FL_ERASING,
2601 status, page);
David A. Marlin068e3c02005-01-24 03:07:46 +00002602
Linus Torvalds1da177e2005-04-16 15:20:36 -07002603 /* See if block erase succeeded */
David A. Marlina4ab4c52005-01-23 18:30:53 +00002604 if (status & NAND_STATUS_FAIL) {
vimal singh20d8e242009-07-07 15:49:49 +05302605 DEBUG(MTD_DEBUG_LEVEL0, "%s: Failed erase, "
2606 "page 0x%08x\n", __func__, page);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002607 instr->state = MTD_ERASE_FAILED;
Adrian Hunter69423d92008-12-10 13:37:21 +00002608 instr->fail_addr =
2609 ((loff_t)page << chip->page_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002610 goto erase_exit;
2611 }
David A. Marlin30f464b2005-01-17 18:35:25 +00002612
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002613 /*
2614 * If BBT requires refresh, set the BBT rewrite flag to the
2615 * page being erased
2616 */
2617 if (bbt_masked_page != 0xffffffff &&
2618 (page & BBT_PAGE_MASK) == bbt_masked_page)
Adrian Hunter69423d92008-12-10 13:37:21 +00002619 rewrite_bbt[chipnr] =
2620 ((loff_t)page << chip->page_shift);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002621
Linus Torvalds1da177e2005-04-16 15:20:36 -07002622 /* Increment page address and decrement length */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002623 len -= (1 << chip->phys_erase_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002624 page += pages_per_block;
2625
2626 /* Check, if we cross a chip boundary */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002627 if (len && !(page & chip->pagemask)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002628 chipnr++;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002629 chip->select_chip(mtd, -1);
2630 chip->select_chip(mtd, chipnr);
David A. Marlin30f464b2005-01-17 18:35:25 +00002631
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002632 /*
2633 * If BBT requires refresh and BBT-PERCHIP, set the BBT
2634 * page mask to see if this BBT should be rewritten
2635 */
2636 if (bbt_masked_page != 0xffffffff &&
2637 (chip->bbt_td->options & NAND_BBT_PERCHIP))
2638 bbt_masked_page = chip->bbt_td->pages[chipnr] &
2639 BBT_PAGE_MASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002640 }
2641 }
2642 instr->state = MTD_ERASE_DONE;
2643
Florian Fainelli7351d3a2010-09-07 13:23:45 +02002644erase_exit:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002645
2646 ret = instr->state == MTD_ERASE_DONE ? 0 : -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002647
2648 /* Deselect and wake up anyone waiting on the device */
2649 nand_release_device(mtd);
2650
David Woodhouse49defc02007-10-06 15:01:59 -04002651 /* Do call back function */
2652 if (!ret)
2653 mtd_erase_callback(instr);
2654
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002655 /*
2656 * If BBT requires refresh and erase was successful, rewrite any
2657 * selected bad block tables
2658 */
2659 if (bbt_masked_page == 0xffffffff || ret)
2660 return ret;
2661
2662 for (chipnr = 0; chipnr < chip->numchips; chipnr++) {
2663 if (!rewrite_bbt[chipnr])
2664 continue;
2665 /* update the BBT for chip */
vimal singh20d8e242009-07-07 15:49:49 +05302666 DEBUG(MTD_DEBUG_LEVEL0, "%s: nand_update_bbt "
2667 "(%d:0x%0llx 0x%0x)\n", __func__, chipnr,
2668 rewrite_bbt[chipnr], chip->bbt_td->pages[chipnr]);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002669 nand_update_bbt(mtd, rewrite_bbt[chipnr]);
David A. Marlin30f464b2005-01-17 18:35:25 +00002670 }
2671
Linus Torvalds1da177e2005-04-16 15:20:36 -07002672 /* Return more or less happy */
2673 return ret;
2674}
2675
2676/**
2677 * nand_sync - [MTD Interface] sync
2678 * @mtd: MTD device structure
2679 *
2680 * Sync is actually a wait for chip ready function
2681 */
David Woodhousee0c7d762006-05-13 18:07:53 +01002682static void nand_sync(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002683{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002684 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002685
vimal singh20d8e242009-07-07 15:49:49 +05302686 DEBUG(MTD_DEBUG_LEVEL3, "%s: called\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002687
2688 /* Grab the lock and see if the device is available */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002689 nand_get_device(chip, mtd, FL_SYNCING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002690 /* Release it and go back */
David Woodhousee0c7d762006-05-13 18:07:53 +01002691 nand_release_device(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002692}
2693
Linus Torvalds1da177e2005-04-16 15:20:36 -07002694/**
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002695 * nand_block_isbad - [MTD Interface] Check if block at offset is bad
Linus Torvalds1da177e2005-04-16 15:20:36 -07002696 * @mtd: MTD device structure
Randy Dunlap844d3b42006-06-28 21:48:27 -07002697 * @offs: offset relative to mtd start
Linus Torvalds1da177e2005-04-16 15:20:36 -07002698 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002699static int nand_block_isbad(struct mtd_info *mtd, loff_t offs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002700{
2701 /* Check for invalid offset */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002702 if (offs > mtd->size)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002703 return -EINVAL;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002704
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002705 return nand_block_checkbad(mtd, offs, 1, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002706}
2707
2708/**
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002709 * nand_block_markbad - [MTD Interface] Mark block at the given offset as bad
Linus Torvalds1da177e2005-04-16 15:20:36 -07002710 * @mtd: MTD device structure
2711 * @ofs: offset relative to mtd start
2712 */
David Woodhousee0c7d762006-05-13 18:07:53 +01002713static int nand_block_markbad(struct mtd_info *mtd, loff_t ofs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002714{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002715 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002716 int ret;
2717
Florian Fainellif8ac0412010-09-07 13:23:43 +02002718 ret = nand_block_isbad(mtd, ofs);
2719 if (ret) {
David Woodhousee0c7d762006-05-13 18:07:53 +01002720 /* If it was bad already, return success and do nothing. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002721 if (ret > 0)
2722 return 0;
David Woodhousee0c7d762006-05-13 18:07:53 +01002723 return ret;
2724 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002725
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002726 return chip->block_markbad(mtd, ofs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002727}
2728
2729/**
Vitaly Wool962034f2005-09-15 14:58:53 +01002730 * nand_suspend - [MTD Interface] Suspend the NAND flash
2731 * @mtd: MTD device structure
2732 */
2733static int nand_suspend(struct mtd_info *mtd)
2734{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002735 struct nand_chip *chip = mtd->priv;
Vitaly Wool962034f2005-09-15 14:58:53 +01002736
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002737 return nand_get_device(chip, mtd, FL_PM_SUSPENDED);
Vitaly Wool962034f2005-09-15 14:58:53 +01002738}
2739
2740/**
2741 * nand_resume - [MTD Interface] Resume the NAND flash
2742 * @mtd: MTD device structure
2743 */
2744static void nand_resume(struct mtd_info *mtd)
2745{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002746 struct nand_chip *chip = mtd->priv;
Vitaly Wool962034f2005-09-15 14:58:53 +01002747
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002748 if (chip->state == FL_PM_SUSPENDED)
Vitaly Wool962034f2005-09-15 14:58:53 +01002749 nand_release_device(mtd);
2750 else
vimal singh20d8e242009-07-07 15:49:49 +05302751 printk(KERN_ERR "%s called for a chip which is not "
2752 "in suspended state\n", __func__);
Vitaly Wool962034f2005-09-15 14:58:53 +01002753}
2754
Thomas Gleixnera36ed292006-05-23 11:37:03 +02002755/*
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002756 * Set default functions
2757 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002758static void nand_set_defaults(struct nand_chip *chip, int busw)
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002759{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002760 /* check for proper chip_delay setup, set 20us if not */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002761 if (!chip->chip_delay)
2762 chip->chip_delay = 20;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002763
2764 /* check, if a user supplied command function given */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002765 if (chip->cmdfunc == NULL)
2766 chip->cmdfunc = nand_command;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002767
2768 /* check, if a user supplied wait function given */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002769 if (chip->waitfunc == NULL)
2770 chip->waitfunc = nand_wait;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002771
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002772 if (!chip->select_chip)
2773 chip->select_chip = nand_select_chip;
2774 if (!chip->read_byte)
2775 chip->read_byte = busw ? nand_read_byte16 : nand_read_byte;
2776 if (!chip->read_word)
2777 chip->read_word = nand_read_word;
2778 if (!chip->block_bad)
2779 chip->block_bad = nand_block_bad;
2780 if (!chip->block_markbad)
2781 chip->block_markbad = nand_default_block_markbad;
2782 if (!chip->write_buf)
2783 chip->write_buf = busw ? nand_write_buf16 : nand_write_buf;
2784 if (!chip->read_buf)
2785 chip->read_buf = busw ? nand_read_buf16 : nand_read_buf;
2786 if (!chip->verify_buf)
2787 chip->verify_buf = busw ? nand_verify_buf16 : nand_verify_buf;
2788 if (!chip->scan_bbt)
2789 chip->scan_bbt = nand_default_bbt;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002790
2791 if (!chip->controller) {
2792 chip->controller = &chip->hwcontrol;
2793 spin_lock_init(&chip->controller->lock);
2794 init_waitqueue_head(&chip->controller->wq);
2795 }
2796
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002797}
2798
2799/*
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002800 * sanitize ONFI strings so we can safely print them
2801 */
2802static void sanitize_string(uint8_t *s, size_t len)
2803{
2804 ssize_t i;
2805
2806 /* null terminate */
2807 s[len - 1] = 0;
2808
2809 /* remove non printable chars */
2810 for (i = 0; i < len - 1; i++) {
2811 if (s[i] < ' ' || s[i] > 127)
2812 s[i] = '?';
2813 }
2814
2815 /* remove trailing spaces */
2816 strim(s);
2817}
2818
2819static u16 onfi_crc16(u16 crc, u8 const *p, size_t len)
2820{
2821 int i;
2822 while (len--) {
2823 crc ^= *p++ << 8;
2824 for (i = 0; i < 8; i++)
2825 crc = (crc << 1) ^ ((crc & 0x8000) ? 0x8005 : 0);
2826 }
2827
2828 return crc;
2829}
2830
2831/*
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002832 * Check if the NAND chip is ONFI compliant, returns 1 if it is, 0 otherwise
2833 */
2834static int nand_flash_detect_onfi(struct mtd_info *mtd, struct nand_chip *chip,
2835 int busw)
2836{
2837 struct nand_onfi_params *p = &chip->onfi_params;
2838 int i;
2839 int val;
2840
2841 /* try ONFI for unknow chip or LP */
2842 chip->cmdfunc(mtd, NAND_CMD_READID, 0x20, -1);
2843 if (chip->read_byte(mtd) != 'O' || chip->read_byte(mtd) != 'N' ||
2844 chip->read_byte(mtd) != 'F' || chip->read_byte(mtd) != 'I')
2845 return 0;
2846
2847 printk(KERN_INFO "ONFI flash detected\n");
2848 chip->cmdfunc(mtd, NAND_CMD_PARAM, 0, -1);
2849 for (i = 0; i < 3; i++) {
2850 chip->read_buf(mtd, (uint8_t *)p, sizeof(*p));
2851 if (onfi_crc16(ONFI_CRC_BASE, (uint8_t *)p, 254) ==
2852 le16_to_cpu(p->crc)) {
2853 printk(KERN_INFO "ONFI param page %d valid\n", i);
2854 break;
2855 }
2856 }
2857
2858 if (i == 3)
2859 return 0;
2860
2861 /* check version */
2862 val = le16_to_cpu(p->revision);
Brian Norrisb7b1a292010-12-12 00:23:33 -08002863 if (val & (1 << 5))
2864 chip->onfi_version = 23;
2865 else if (val & (1 << 4))
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002866 chip->onfi_version = 22;
2867 else if (val & (1 << 3))
2868 chip->onfi_version = 21;
2869 else if (val & (1 << 2))
2870 chip->onfi_version = 20;
Brian Norrisb7b1a292010-12-12 00:23:33 -08002871 else if (val & (1 << 1))
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002872 chip->onfi_version = 10;
Brian Norrisb7b1a292010-12-12 00:23:33 -08002873 else
2874 chip->onfi_version = 0;
2875
2876 if (!chip->onfi_version) {
2877 printk(KERN_INFO "%s: unsupported ONFI version: %d\n",
2878 __func__, val);
2879 return 0;
2880 }
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002881
2882 sanitize_string(p->manufacturer, sizeof(p->manufacturer));
2883 sanitize_string(p->model, sizeof(p->model));
2884 if (!mtd->name)
2885 mtd->name = p->model;
2886 mtd->writesize = le32_to_cpu(p->byte_per_page);
2887 mtd->erasesize = le32_to_cpu(p->pages_per_block) * mtd->writesize;
2888 mtd->oobsize = le16_to_cpu(p->spare_bytes_per_page);
David Woodhouse4ccb3b42010-12-03 16:36:34 +00002889 chip->chipsize = (uint64_t)le32_to_cpu(p->blocks_per_lun) * mtd->erasesize;
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002890 busw = 0;
2891 if (le16_to_cpu(p->features) & 1)
2892 busw = NAND_BUSWIDTH_16;
2893
2894 chip->options &= ~NAND_CHIPOPTIONS_MSK;
2895 chip->options |= (NAND_NO_READRDY |
2896 NAND_NO_AUTOINCR) & NAND_CHIPOPTIONS_MSK;
2897
2898 return 1;
2899}
2900
2901/*
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002902 * Get the flash and manufacturer id and lookup if the type is supported
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002903 */
2904static struct nand_flash_dev *nand_get_flash_type(struct mtd_info *mtd,
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002905 struct nand_chip *chip,
Florian Fainelli7351d3a2010-09-07 13:23:45 +02002906 int busw,
2907 int *maf_id, int *dev_id,
David Woodhouse5e81e882010-02-26 18:32:56 +00002908 struct nand_flash_dev *type)
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002909{
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002910 int i, maf_idx;
Kevin Cernekee426c4572010-05-04 20:58:03 -07002911 u8 id_data[8];
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002912 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002913
2914 /* Select the device */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002915 chip->select_chip(mtd, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002916
Karl Beldanef89a882008-09-15 14:37:29 +02002917 /*
2918 * Reset the chip, required by some chips (e.g. Micron MT29FxGxxxxx)
2919 * after power-up
2920 */
2921 chip->cmdfunc(mtd, NAND_CMD_RESET, -1, -1);
2922
Linus Torvalds1da177e2005-04-16 15:20:36 -07002923 /* Send the command for reading device ID */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002924 chip->cmdfunc(mtd, NAND_CMD_READID, 0x00, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002925
2926 /* Read manufacturer and device IDs */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002927 *maf_id = chip->read_byte(mtd);
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002928 *dev_id = chip->read_byte(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002929
Ben Dooksed8165c2008-04-14 14:58:58 +01002930 /* Try again to make sure, as some systems the bus-hold or other
2931 * interface concerns can cause random data which looks like a
2932 * possibly credible NAND flash to appear. If the two results do
2933 * not match, ignore the device completely.
2934 */
2935
2936 chip->cmdfunc(mtd, NAND_CMD_READID, 0x00, -1);
2937
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002938 for (i = 0; i < 2; i++)
Kevin Cernekee426c4572010-05-04 20:58:03 -07002939 id_data[i] = chip->read_byte(mtd);
Ben Dooksed8165c2008-04-14 14:58:58 +01002940
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002941 if (id_data[0] != *maf_id || id_data[1] != *dev_id) {
Ben Dooksed8165c2008-04-14 14:58:58 +01002942 printk(KERN_INFO "%s: second ID read did not match "
2943 "%02x,%02x against %02x,%02x\n", __func__,
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002944 *maf_id, *dev_id, id_data[0], id_data[1]);
Ben Dooksed8165c2008-04-14 14:58:58 +01002945 return ERR_PTR(-ENODEV);
2946 }
2947
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002948 if (!type)
David Woodhouse5e81e882010-02-26 18:32:56 +00002949 type = nand_flash_ids;
2950
2951 for (; type->name != NULL; type++)
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002952 if (*dev_id == type->id)
Florian Fainellif8ac0412010-09-07 13:23:43 +02002953 break;
David Woodhouse5e81e882010-02-26 18:32:56 +00002954
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002955 chip->onfi_version = 0;
2956 if (!type->name || !type->pagesize) {
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002957 /* Check is chip is ONFI compliant */
2958 ret = nand_flash_detect_onfi(mtd, chip, busw);
2959 if (ret)
2960 goto ident_done;
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002961 }
2962
2963 chip->cmdfunc(mtd, NAND_CMD_READID, 0x00, -1);
2964
2965 /* Read entire ID string */
2966
2967 for (i = 0; i < 8; i++)
2968 id_data[i] = chip->read_byte(mtd);
2969
David Woodhouse5e81e882010-02-26 18:32:56 +00002970 if (!type->name)
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002971 return ERR_PTR(-ENODEV);
2972
Thomas Gleixnerba0251f2006-05-27 01:02:13 +02002973 if (!mtd->name)
2974 mtd->name = type->name;
2975
Adrian Hunter69423d92008-12-10 13:37:21 +00002976 chip->chipsize = (uint64_t)type->chipsize << 20;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002977
Huang Shijie12a40a52010-09-27 10:43:53 +08002978 if (!type->pagesize && chip->init_size) {
2979 /* set the pagesize, oobsize, erasesize by the driver*/
2980 busw = chip->init_size(mtd, chip, id_data);
2981 } else if (!type->pagesize) {
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002982 int extid;
Thomas Gleixner29072b92006-09-28 15:38:36 +02002983 /* The 3rd id byte holds MLC / multichip data */
Kevin Cernekee426c4572010-05-04 20:58:03 -07002984 chip->cellinfo = id_data[2];
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002985 /* The 4th id byte is the important one */
Kevin Cernekee426c4572010-05-04 20:58:03 -07002986 extid = id_data[3];
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002987
Kevin Cernekee426c4572010-05-04 20:58:03 -07002988 /*
2989 * Field definitions are in the following datasheets:
2990 * Old style (4,5 byte ID): Samsung K9GAG08U0M (p.32)
Brian Norris34c5bf62010-08-20 10:50:43 -07002991 * New style (6 byte ID): Samsung K9GBG08U0M (p.40)
Kevin Cernekee426c4572010-05-04 20:58:03 -07002992 *
2993 * Check for wraparound + Samsung ID + nonzero 6th byte
2994 * to decide what to do.
2995 */
2996 if (id_data[0] == id_data[6] && id_data[1] == id_data[7] &&
2997 id_data[0] == NAND_MFR_SAMSUNG &&
Tilman Sauerbeckcfe3fda2010-08-20 14:01:47 -07002998 (chip->cellinfo & NAND_CI_CELLTYPE_MSK) &&
Kevin Cernekee426c4572010-05-04 20:58:03 -07002999 id_data[5] != 0x00) {
3000 /* Calc pagesize */
3001 mtd->writesize = 2048 << (extid & 0x03);
3002 extid >>= 2;
3003 /* Calc oobsize */
Brian Norris34c5bf62010-08-20 10:50:43 -07003004 switch (extid & 0x03) {
3005 case 1:
3006 mtd->oobsize = 128;
3007 break;
3008 case 2:
3009 mtd->oobsize = 218;
3010 break;
3011 case 3:
3012 mtd->oobsize = 400;
3013 break;
3014 default:
3015 mtd->oobsize = 436;
3016 break;
3017 }
Kevin Cernekee426c4572010-05-04 20:58:03 -07003018 extid >>= 2;
3019 /* Calc blocksize */
3020 mtd->erasesize = (128 * 1024) <<
3021 (((extid >> 1) & 0x04) | (extid & 0x03));
3022 busw = 0;
3023 } else {
3024 /* Calc pagesize */
3025 mtd->writesize = 1024 << (extid & 0x03);
3026 extid >>= 2;
3027 /* Calc oobsize */
3028 mtd->oobsize = (8 << (extid & 0x01)) *
3029 (mtd->writesize >> 9);
3030 extid >>= 2;
3031 /* Calc blocksize. Blocksize is multiples of 64KiB */
3032 mtd->erasesize = (64 * 1024) << (extid & 0x03);
3033 extid >>= 2;
3034 /* Get buswidth information */
3035 busw = (extid & 0x01) ? NAND_BUSWIDTH_16 : 0;
3036 }
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003037 } else {
3038 /*
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003039 * Old devices have chip data hardcoded in the device id table
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003040 */
Thomas Gleixnerba0251f2006-05-27 01:02:13 +02003041 mtd->erasesize = type->erasesize;
3042 mtd->writesize = type->pagesize;
Thomas Gleixner4cbb9b82006-05-23 12:37:31 +02003043 mtd->oobsize = mtd->writesize / 32;
Thomas Gleixnerba0251f2006-05-27 01:02:13 +02003044 busw = type->options & NAND_BUSWIDTH_16;
Brian Norris2173bae2010-08-19 08:11:02 -07003045
3046 /*
3047 * Check for Spansion/AMD ID + repeating 5th, 6th byte since
3048 * some Spansion chips have erasesize that conflicts with size
3049 * listed in nand_ids table
3050 * Data sheet (5 byte ID): Spansion S30ML-P ORNAND (p.39)
3051 */
3052 if (*maf_id == NAND_MFR_AMD && id_data[4] != 0x00 &&
3053 id_data[5] == 0x00 && id_data[6] == 0x00 &&
3054 id_data[7] == 0x00 && mtd->writesize == 512) {
3055 mtd->erasesize = 128 * 1024;
3056 mtd->erasesize <<= ((id_data[3] & 0x03) << 1);
3057 }
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003058 }
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003059 /* Get chip options, preserve non chip based options */
3060 chip->options &= ~NAND_CHIPOPTIONS_MSK;
3061 chip->options |= type->options & NAND_CHIPOPTIONS_MSK;
3062
3063 /* Check if chip is a not a samsung device. Do not clear the
3064 * options for chips which are not having an extended id.
3065 */
3066 if (*maf_id != NAND_MFR_SAMSUNG && !type->pagesize)
3067 chip->options &= ~NAND_SAMSUNG_LP_OPTIONS;
3068ident_done:
3069
3070 /*
3071 * Set chip as a default. Board drivers can override it, if necessary
3072 */
3073 chip->options |= NAND_NO_AUTOINCR;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003074
3075 /* Try to identify manufacturer */
David Woodhouse9a909862006-07-15 13:26:18 +01003076 for (maf_idx = 0; nand_manuf_ids[maf_idx].id != 0x0; maf_idx++) {
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003077 if (nand_manuf_ids[maf_idx].id == *maf_id)
3078 break;
3079 }
3080
3081 /*
3082 * Check, if buswidth is correct. Hardware drivers should set
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003083 * chip correct !
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003084 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003085 if (busw != (chip->options & NAND_BUSWIDTH_16)) {
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003086 printk(KERN_INFO "NAND device: Manufacturer ID:"
3087 " 0x%02x, Chip ID: 0x%02x (%s %s)\n", *maf_id,
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003088 *dev_id, nand_manuf_ids[maf_idx].name, mtd->name);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003089 printk(KERN_WARNING "NAND bus width %d instead %d bit\n",
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003090 (chip->options & NAND_BUSWIDTH_16) ? 16 : 8,
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003091 busw ? 16 : 8);
3092 return ERR_PTR(-EINVAL);
3093 }
3094
3095 /* Calculate the address shift from the page size */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003096 chip->page_shift = ffs(mtd->writesize) - 1;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003097 /* Convert chipsize to number of pages per chip -1. */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003098 chip->pagemask = (chip->chipsize >> chip->page_shift) - 1;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003099
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003100 chip->bbt_erase_shift = chip->phys_erase_shift =
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003101 ffs(mtd->erasesize) - 1;
Adrian Hunter69423d92008-12-10 13:37:21 +00003102 if (chip->chipsize & 0xffffffff)
3103 chip->chip_shift = ffs((unsigned)chip->chipsize) - 1;
Florian Fainelli7351d3a2010-09-07 13:23:45 +02003104 else {
3105 chip->chip_shift = ffs((unsigned)(chip->chipsize >> 32));
3106 chip->chip_shift += 32 - 1;
3107 }
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003108
Artem Bityutskiy26d9be12011-04-28 20:26:59 +03003109 chip->badblockbits = 8;
3110
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003111 /* Set the bad block position */
Brian Norris065a1ed2010-08-18 11:25:04 -07003112 if (mtd->writesize > 512 || (busw & NAND_BUSWIDTH_16))
Brian Norrisc7b28e22010-07-13 15:13:00 -07003113 chip->badblockpos = NAND_LARGE_BADBLOCK_POS;
Brian Norris065a1ed2010-08-18 11:25:04 -07003114 else
3115 chip->badblockpos = NAND_SMALL_BADBLOCK_POS;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003116
Kevin Cernekeeb60b08b2010-05-04 20:58:10 -07003117 /*
3118 * Bad block marker is stored in the last page of each block
Brian Norrisc7b28e22010-07-13 15:13:00 -07003119 * on Samsung and Hynix MLC devices; stored in first two pages
3120 * of each block on Micron devices with 2KiB pages and on
Brian Norris13ed7ae2010-08-20 12:36:12 -07003121 * SLC Samsung, Hynix, Toshiba and AMD/Spansion. All others scan
3122 * only the first page.
Kevin Cernekeeb60b08b2010-05-04 20:58:10 -07003123 */
3124 if ((chip->cellinfo & NAND_CI_CELLTYPE_MSK) &&
3125 (*maf_id == NAND_MFR_SAMSUNG ||
3126 *maf_id == NAND_MFR_HYNIX))
Brian Norris30fe8112010-06-23 13:36:02 -07003127 chip->options |= NAND_BBT_SCANLASTPAGE;
Brian Norrisc7b28e22010-07-13 15:13:00 -07003128 else if ((!(chip->cellinfo & NAND_CI_CELLTYPE_MSK) &&
3129 (*maf_id == NAND_MFR_SAMSUNG ||
3130 *maf_id == NAND_MFR_HYNIX ||
Brian Norris13ed7ae2010-08-20 12:36:12 -07003131 *maf_id == NAND_MFR_TOSHIBA ||
Brian Norrisc7b28e22010-07-13 15:13:00 -07003132 *maf_id == NAND_MFR_AMD)) ||
3133 (mtd->writesize == 2048 &&
3134 *maf_id == NAND_MFR_MICRON))
3135 chip->options |= NAND_BBT_SCAN2NDPAGE;
3136
Brian Norris58373ff2010-07-15 12:15:44 -07003137 /*
3138 * Numonyx/ST 2K pages, x8 bus use BOTH byte 1 and 6
3139 */
3140 if (!(busw & NAND_BUSWIDTH_16) &&
3141 *maf_id == NAND_MFR_STMICRO &&
3142 mtd->writesize == 2048) {
3143 chip->options |= NAND_BBT_SCANBYTE1AND6;
3144 chip->badblockpos = 0;
3145 }
Kevin Cernekeeb60b08b2010-05-04 20:58:10 -07003146
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003147 /* Check for AND chips with 4 page planes */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003148 if (chip->options & NAND_4PAGE_ARRAY)
3149 chip->erase_cmd = multi_erase_cmd;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003150 else
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003151 chip->erase_cmd = single_erase_cmd;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003152
3153 /* Do not replace user supplied command function ! */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003154 if (mtd->writesize > 512 && chip->cmdfunc == nand_command)
3155 chip->cmdfunc = nand_command_lp;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003156
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003157 /* TODO onfi flash name */
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003158 printk(KERN_INFO "NAND device: Manufacturer ID:"
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003159 " 0x%02x, Chip ID: 0x%02x (%s %s)\n", *maf_id, *dev_id,
3160 nand_manuf_ids[maf_idx].name,
Brian Norris0b524fb2010-12-12 00:23:32 -08003161 chip->onfi_version ? chip->onfi_params.model : type->name);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003162
3163 return type;
3164}
3165
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003166/**
David Woodhouse3b85c322006-09-25 17:06:53 +01003167 * nand_scan_ident - [NAND Interface] Scan for the NAND device
3168 * @mtd: MTD device structure
3169 * @maxchips: Number of chips to scan for
David Woodhouse5e81e882010-02-26 18:32:56 +00003170 * @table: Alternative NAND ID table
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003171 *
David Woodhouse3b85c322006-09-25 17:06:53 +01003172 * This is the first phase of the normal nand_scan() function. It
3173 * reads the flash ID and sets up MTD fields accordingly.
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003174 *
David Woodhouse3b85c322006-09-25 17:06:53 +01003175 * The mtd->owner field must be set to the module of the caller.
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003176 */
David Woodhouse5e81e882010-02-26 18:32:56 +00003177int nand_scan_ident(struct mtd_info *mtd, int maxchips,
3178 struct nand_flash_dev *table)
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003179{
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003180 int i, busw, nand_maf_id, nand_dev_id;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003181 struct nand_chip *chip = mtd->priv;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003182 struct nand_flash_dev *type;
3183
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003184 /* Get buswidth to select the correct functions */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003185 busw = chip->options & NAND_BUSWIDTH_16;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003186 /* Set the default functions */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003187 nand_set_defaults(chip, busw);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003188
3189 /* Read the flash type */
Florian Fainelli7351d3a2010-09-07 13:23:45 +02003190 type = nand_get_flash_type(mtd, chip, busw,
3191 &nand_maf_id, &nand_dev_id, table);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003192
3193 if (IS_ERR(type)) {
Ben Dooksb1c6e6d2009-11-02 18:12:33 +00003194 if (!(chip->options & NAND_SCAN_SILENT_NODEV))
3195 printk(KERN_WARNING "No NAND device found.\n");
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003196 chip->select_chip(mtd, -1);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003197 return PTR_ERR(type);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003198 }
3199
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003200 /* Check for a chip array */
David Woodhousee0c7d762006-05-13 18:07:53 +01003201 for (i = 1; i < maxchips; i++) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003202 chip->select_chip(mtd, i);
Karl Beldanef89a882008-09-15 14:37:29 +02003203 /* See comment in nand_get_flash_type for reset */
3204 chip->cmdfunc(mtd, NAND_CMD_RESET, -1, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003205 /* Send the command for reading device ID */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003206 chip->cmdfunc(mtd, NAND_CMD_READID, 0x00, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003207 /* Read manufacturer and device IDs */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003208 if (nand_maf_id != chip->read_byte(mtd) ||
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003209 nand_dev_id != chip->read_byte(mtd))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003210 break;
3211 }
3212 if (i > 1)
3213 printk(KERN_INFO "%d NAND chips detected\n", i);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003214
Linus Torvalds1da177e2005-04-16 15:20:36 -07003215 /* Store the number of chips and calc total size for mtd */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003216 chip->numchips = i;
3217 mtd->size = i * chip->chipsize;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003218
David Woodhouse3b85c322006-09-25 17:06:53 +01003219 return 0;
3220}
Florian Fainelli7351d3a2010-09-07 13:23:45 +02003221EXPORT_SYMBOL(nand_scan_ident);
David Woodhouse3b85c322006-09-25 17:06:53 +01003222
3223
3224/**
3225 * nand_scan_tail - [NAND Interface] Scan for the NAND device
3226 * @mtd: MTD device structure
David Woodhouse3b85c322006-09-25 17:06:53 +01003227 *
3228 * This is the second phase of the normal nand_scan() function. It
3229 * fills out all the uninitialized function pointers with the defaults
3230 * and scans for a bad block table if appropriate.
3231 */
3232int nand_scan_tail(struct mtd_info *mtd)
3233{
3234 int i;
3235 struct nand_chip *chip = mtd->priv;
3236
David Woodhouse4bf63fc2006-09-25 17:08:04 +01003237 if (!(chip->options & NAND_OWN_BUFFERS))
3238 chip->buffers = kmalloc(sizeof(*chip->buffers), GFP_KERNEL);
3239 if (!chip->buffers)
3240 return -ENOMEM;
3241
David Woodhouse7dcdcbef2006-10-21 17:09:53 +01003242 /* Set the internal oob buffer location, just after the page data */
David Woodhouse784f4d52006-10-22 01:47:45 +01003243 chip->oob_poi = chip->buffers->databuf + mtd->writesize;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003244
3245 /*
3246 * If no default placement scheme is given, select an appropriate one
3247 */
Ivan Djelic193bd402011-03-11 11:05:33 +01003248 if (!chip->ecc.layout && (chip->ecc.mode != NAND_ECC_SOFT_BCH)) {
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003249 switch (mtd->oobsize) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003250 case 8:
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02003251 chip->ecc.layout = &nand_oob_8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003252 break;
3253 case 16:
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02003254 chip->ecc.layout = &nand_oob_16;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003255 break;
3256 case 64:
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02003257 chip->ecc.layout = &nand_oob_64;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003258 break;
Thomas Gleixner81ec5362007-12-12 17:27:03 +01003259 case 128:
3260 chip->ecc.layout = &nand_oob_128;
3261 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003262 default:
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003263 printk(KERN_WARNING "No oob scheme defined for "
3264 "oobsize %d\n", mtd->oobsize);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003265 BUG();
3266 }
3267 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003268
David Woodhouse956e9442006-09-25 17:12:39 +01003269 if (!chip->write_page)
3270 chip->write_page = nand_write_page;
3271
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003272 /*
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003273 * check ECC mode, default to software if 3byte/512byte hardware ECC is
3274 * selected and we have 256 byte pagesize fallback to software ECC
David Woodhousee0c7d762006-05-13 18:07:53 +01003275 */
David Woodhouse956e9442006-09-25 17:12:39 +01003276
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003277 switch (chip->ecc.mode) {
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07003278 case NAND_ECC_HW_OOB_FIRST:
3279 /* Similar to NAND_ECC_HW, but a separate read_page handle */
3280 if (!chip->ecc.calculate || !chip->ecc.correct ||
3281 !chip->ecc.hwctl) {
3282 printk(KERN_WARNING "No ECC functions supplied; "
3283 "Hardware ECC not possible\n");
3284 BUG();
3285 }
3286 if (!chip->ecc.read_page)
3287 chip->ecc.read_page = nand_read_page_hwecc_oob_first;
3288
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02003289 case NAND_ECC_HW:
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003290 /* Use standard hwecc read page function ? */
3291 if (!chip->ecc.read_page)
3292 chip->ecc.read_page = nand_read_page_hwecc;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02003293 if (!chip->ecc.write_page)
3294 chip->ecc.write_page = nand_write_page_hwecc;
David Brownell52ff49d2009-03-04 12:01:36 -08003295 if (!chip->ecc.read_page_raw)
3296 chip->ecc.read_page_raw = nand_read_page_raw;
3297 if (!chip->ecc.write_page_raw)
3298 chip->ecc.write_page_raw = nand_write_page_raw;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003299 if (!chip->ecc.read_oob)
3300 chip->ecc.read_oob = nand_read_oob_std;
3301 if (!chip->ecc.write_oob)
3302 chip->ecc.write_oob = nand_write_oob_std;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003303
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02003304 case NAND_ECC_HW_SYNDROME:
Scott Wood78b65172007-12-13 11:15:28 -06003305 if ((!chip->ecc.calculate || !chip->ecc.correct ||
3306 !chip->ecc.hwctl) &&
3307 (!chip->ecc.read_page ||
Scott Wood1c45f602008-01-16 10:36:03 -06003308 chip->ecc.read_page == nand_read_page_hwecc ||
Scott Wood78b65172007-12-13 11:15:28 -06003309 !chip->ecc.write_page ||
Scott Wood1c45f602008-01-16 10:36:03 -06003310 chip->ecc.write_page == nand_write_page_hwecc)) {
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07003311 printk(KERN_WARNING "No ECC functions supplied; "
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02003312 "Hardware ECC not possible\n");
3313 BUG();
3314 }
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02003315 /* Use standard syndrome read/write page function ? */
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003316 if (!chip->ecc.read_page)
3317 chip->ecc.read_page = nand_read_page_syndrome;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02003318 if (!chip->ecc.write_page)
3319 chip->ecc.write_page = nand_write_page_syndrome;
David Brownell52ff49d2009-03-04 12:01:36 -08003320 if (!chip->ecc.read_page_raw)
3321 chip->ecc.read_page_raw = nand_read_page_raw_syndrome;
3322 if (!chip->ecc.write_page_raw)
3323 chip->ecc.write_page_raw = nand_write_page_raw_syndrome;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003324 if (!chip->ecc.read_oob)
3325 chip->ecc.read_oob = nand_read_oob_syndrome;
3326 if (!chip->ecc.write_oob)
3327 chip->ecc.write_oob = nand_write_oob_syndrome;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003328
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003329 if (mtd->writesize >= chip->ecc.size)
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02003330 break;
3331 printk(KERN_WARNING "%d byte HW ECC not possible on "
3332 "%d byte page size, fallback to SW ECC\n",
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003333 chip->ecc.size, mtd->writesize);
3334 chip->ecc.mode = NAND_ECC_SOFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003335
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02003336 case NAND_ECC_SOFT:
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003337 chip->ecc.calculate = nand_calculate_ecc;
3338 chip->ecc.correct = nand_correct_data;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003339 chip->ecc.read_page = nand_read_page_swecc;
Alexey Korolev3d459552008-05-15 17:23:18 +01003340 chip->ecc.read_subpage = nand_read_subpage;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02003341 chip->ecc.write_page = nand_write_page_swecc;
David Brownell52ff49d2009-03-04 12:01:36 -08003342 chip->ecc.read_page_raw = nand_read_page_raw;
3343 chip->ecc.write_page_raw = nand_write_page_raw;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003344 chip->ecc.read_oob = nand_read_oob_std;
3345 chip->ecc.write_oob = nand_write_oob_std;
Singh, Vimal9a732902008-12-12 00:10:57 +00003346 if (!chip->ecc.size)
3347 chip->ecc.size = 256;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003348 chip->ecc.bytes = 3;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003349 break;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003350
Ivan Djelic193bd402011-03-11 11:05:33 +01003351 case NAND_ECC_SOFT_BCH:
3352 if (!mtd_nand_has_bch()) {
3353 printk(KERN_WARNING "CONFIG_MTD_ECC_BCH not enabled\n");
3354 BUG();
3355 }
3356 chip->ecc.calculate = nand_bch_calculate_ecc;
3357 chip->ecc.correct = nand_bch_correct_data;
3358 chip->ecc.read_page = nand_read_page_swecc;
3359 chip->ecc.read_subpage = nand_read_subpage;
3360 chip->ecc.write_page = nand_write_page_swecc;
3361 chip->ecc.read_page_raw = nand_read_page_raw;
3362 chip->ecc.write_page_raw = nand_write_page_raw;
3363 chip->ecc.read_oob = nand_read_oob_std;
3364 chip->ecc.write_oob = nand_write_oob_std;
3365 /*
3366 * Board driver should supply ecc.size and ecc.bytes values to
3367 * select how many bits are correctable; see nand_bch_init()
3368 * for details.
3369 * Otherwise, default to 4 bits for large page devices
3370 */
3371 if (!chip->ecc.size && (mtd->oobsize >= 64)) {
3372 chip->ecc.size = 512;
3373 chip->ecc.bytes = 7;
3374 }
3375 chip->ecc.priv = nand_bch_init(mtd,
3376 chip->ecc.size,
3377 chip->ecc.bytes,
3378 &chip->ecc.layout);
3379 if (!chip->ecc.priv) {
3380 printk(KERN_WARNING "BCH ECC initialization failed!\n");
3381 BUG();
3382 }
3383 break;
3384
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003385 case NAND_ECC_NONE:
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003386 printk(KERN_WARNING "NAND_ECC_NONE selected by board driver. "
3387 "This is not recommended !!\n");
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003388 chip->ecc.read_page = nand_read_page_raw;
3389 chip->ecc.write_page = nand_write_page_raw;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003390 chip->ecc.read_oob = nand_read_oob_std;
David Brownell52ff49d2009-03-04 12:01:36 -08003391 chip->ecc.read_page_raw = nand_read_page_raw;
3392 chip->ecc.write_page_raw = nand_write_page_raw;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003393 chip->ecc.write_oob = nand_write_oob_std;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003394 chip->ecc.size = mtd->writesize;
3395 chip->ecc.bytes = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003396 break;
David Woodhouse956e9442006-09-25 17:12:39 +01003397
Linus Torvalds1da177e2005-04-16 15:20:36 -07003398 default:
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003399 printk(KERN_WARNING "Invalid NAND_ECC_MODE %d\n",
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003400 chip->ecc.mode);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003401 BUG();
3402 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003403
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003404 /*
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02003405 * The number of bytes available for a client to place data into
3406 * the out of band area
3407 */
3408 chip->ecc.layout->oobavail = 0;
David Brownell81d19b02009-04-21 19:51:20 -07003409 for (i = 0; chip->ecc.layout->oobfree[i].length
3410 && i < ARRAY_SIZE(chip->ecc.layout->oobfree); i++)
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02003411 chip->ecc.layout->oobavail +=
3412 chip->ecc.layout->oobfree[i].length;
Vitaly Wool1f922672007-03-06 16:56:34 +03003413 mtd->oobavail = chip->ecc.layout->oobavail;
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02003414
3415 /*
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003416 * Set the number of read / write steps for one page depending on ECC
3417 * mode
3418 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003419 chip->ecc.steps = mtd->writesize / chip->ecc.size;
Florian Fainellif8ac0412010-09-07 13:23:43 +02003420 if (chip->ecc.steps * chip->ecc.size != mtd->writesize) {
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02003421 printk(KERN_WARNING "Invalid ecc parameters\n");
3422 BUG();
Linus Torvalds1da177e2005-04-16 15:20:36 -07003423 }
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003424 chip->ecc.total = chip->ecc.steps * chip->ecc.bytes;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003425
Thomas Gleixner29072b92006-09-28 15:38:36 +02003426 /*
3427 * Allow subpage writes up to ecc.steps. Not possible for MLC
3428 * FLASH.
3429 */
3430 if (!(chip->options & NAND_NO_SUBPAGE_WRITE) &&
3431 !(chip->cellinfo & NAND_CI_CELLTYPE_MSK)) {
Florian Fainellif8ac0412010-09-07 13:23:43 +02003432 switch (chip->ecc.steps) {
Thomas Gleixner29072b92006-09-28 15:38:36 +02003433 case 2:
3434 mtd->subpage_sft = 1;
3435 break;
3436 case 4:
3437 case 8:
Thomas Gleixner81ec5362007-12-12 17:27:03 +01003438 case 16:
Thomas Gleixner29072b92006-09-28 15:38:36 +02003439 mtd->subpage_sft = 2;
3440 break;
3441 }
3442 }
3443 chip->subpagesize = mtd->writesize >> mtd->subpage_sft;
3444
Thomas Gleixner04bbd0e2006-05-25 09:45:29 +02003445 /* Initialize state */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003446 chip->state = FL_READY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003447
3448 /* De-select the device */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003449 chip->select_chip(mtd, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003450
3451 /* Invalidate the pagebuffer reference */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003452 chip->pagebuf = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003453
3454 /* Fill in remaining MTD driver data */
3455 mtd->type = MTD_NANDFLASH;
Maxim Levitsky93edbad2010-02-22 20:39:40 +02003456 mtd->flags = (chip->options & NAND_ROM) ? MTD_CAP_ROM :
3457 MTD_CAP_NANDFLASH;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003458 mtd->erase = nand_erase;
3459 mtd->point = NULL;
3460 mtd->unpoint = NULL;
3461 mtd->read = nand_read;
3462 mtd->write = nand_write;
Simon Kagstrom2af7c652009-10-05 15:55:52 +02003463 mtd->panic_write = panic_nand_write;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003464 mtd->read_oob = nand_read_oob;
3465 mtd->write_oob = nand_write_oob;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003466 mtd->sync = nand_sync;
3467 mtd->lock = NULL;
3468 mtd->unlock = NULL;
Vitaly Wool962034f2005-09-15 14:58:53 +01003469 mtd->suspend = nand_suspend;
3470 mtd->resume = nand_resume;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003471 mtd->block_isbad = nand_block_isbad;
3472 mtd->block_markbad = nand_block_markbad;
Anatolij Gustschincbcab652010-12-16 23:42:16 +01003473 mtd->writebufsize = mtd->writesize;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003474
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02003475 /* propagate ecc.layout to mtd_info */
3476 mtd->ecclayout = chip->ecc.layout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003477
Thomas Gleixner0040bf32005-02-09 12:20:00 +00003478 /* Check, if we should skip the bad block table scan */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003479 if (chip->options & NAND_SKIP_BBTSCAN)
Thomas Gleixner0040bf32005-02-09 12:20:00 +00003480 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003481
3482 /* Build bad block table */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003483 return chip->scan_bbt(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003484}
Florian Fainelli7351d3a2010-09-07 13:23:45 +02003485EXPORT_SYMBOL(nand_scan_tail);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003486
Rusty Russella6e6abd2009-03-31 13:05:31 -06003487/* is_module_text_address() isn't exported, and it's mostly a pointless
Florian Fainelli7351d3a2010-09-07 13:23:45 +02003488 * test if this is a module _anyway_ -- they'd have to try _really_ hard
3489 * to call us from in-kernel code if the core NAND support is modular. */
David Woodhouse3b85c322006-09-25 17:06:53 +01003490#ifdef MODULE
3491#define caller_is_module() (1)
3492#else
3493#define caller_is_module() \
Rusty Russella6e6abd2009-03-31 13:05:31 -06003494 is_module_text_address((unsigned long)__builtin_return_address(0))
David Woodhouse3b85c322006-09-25 17:06:53 +01003495#endif
3496
3497/**
3498 * nand_scan - [NAND Interface] Scan for the NAND device
3499 * @mtd: MTD device structure
3500 * @maxchips: Number of chips to scan for
3501 *
3502 * This fills out all the uninitialized function pointers
3503 * with the defaults.
3504 * The flash ID is read and the mtd/chip structures are
3505 * filled with the appropriate values.
3506 * The mtd->owner field must be set to the module of the caller
3507 *
3508 */
3509int nand_scan(struct mtd_info *mtd, int maxchips)
3510{
3511 int ret;
3512
3513 /* Many callers got this wrong, so check for it for a while... */
3514 if (!mtd->owner && caller_is_module()) {
vimal singh20d8e242009-07-07 15:49:49 +05303515 printk(KERN_CRIT "%s called with NULL mtd->owner!\n",
3516 __func__);
David Woodhouse3b85c322006-09-25 17:06:53 +01003517 BUG();
3518 }
3519
David Woodhouse5e81e882010-02-26 18:32:56 +00003520 ret = nand_scan_ident(mtd, maxchips, NULL);
David Woodhouse3b85c322006-09-25 17:06:53 +01003521 if (!ret)
3522 ret = nand_scan_tail(mtd);
3523 return ret;
3524}
Florian Fainelli7351d3a2010-09-07 13:23:45 +02003525EXPORT_SYMBOL(nand_scan);
David Woodhouse3b85c322006-09-25 17:06:53 +01003526
Linus Torvalds1da177e2005-04-16 15:20:36 -07003527/**
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003528 * nand_release - [NAND Interface] Free resources held by the NAND device
Linus Torvalds1da177e2005-04-16 15:20:36 -07003529 * @mtd: MTD device structure
3530*/
David Woodhousee0c7d762006-05-13 18:07:53 +01003531void nand_release(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003532{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003533 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003534
Ivan Djelic193bd402011-03-11 11:05:33 +01003535 if (chip->ecc.mode == NAND_ECC_SOFT_BCH)
3536 nand_bch_free((struct nand_bch_control *)chip->ecc.priv);
3537
Linus Torvalds1da177e2005-04-16 15:20:36 -07003538#ifdef CONFIG_MTD_PARTITIONS
3539 /* Deregister partitions */
David Woodhousee0c7d762006-05-13 18:07:53 +01003540 del_mtd_partitions(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003541#endif
3542 /* Deregister the device */
David Woodhousee0c7d762006-05-13 18:07:53 +01003543 del_mtd_device(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003544
Jesper Juhlfa671642005-11-07 01:01:27 -08003545 /* Free bad block table memory */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003546 kfree(chip->bbt);
David Woodhouse4bf63fc2006-09-25 17:08:04 +01003547 if (!(chip->options & NAND_OWN_BUFFERS))
3548 kfree(chip->buffers);
Brian Norris58373ff2010-07-15 12:15:44 -07003549
3550 /* Free bad block descriptor memory */
3551 if (chip->badblock_pattern && chip->badblock_pattern->options
3552 & NAND_BBT_DYNAMICSTRUCT)
3553 kfree(chip->badblock_pattern);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003554}
David Woodhousee0c7d762006-05-13 18:07:53 +01003555EXPORT_SYMBOL_GPL(nand_release);
Richard Purdie8fe833c2006-03-31 02:31:14 -08003556
3557static int __init nand_base_init(void)
3558{
3559 led_trigger_register_simple("nand-disk", &nand_led_trigger);
3560 return 0;
3561}
3562
3563static void __exit nand_base_exit(void)
3564{
3565 led_trigger_unregister_simple(nand_led_trigger);
3566}
3567
3568module_init(nand_base_init);
3569module_exit(nand_base_exit);
3570
David Woodhousee0c7d762006-05-13 18:07:53 +01003571MODULE_LICENSE("GPL");
Florian Fainelli7351d3a2010-09-07 13:23:45 +02003572MODULE_AUTHOR("Steven J. Hill <sjhill@realitydiluted.com>");
3573MODULE_AUTHOR("Thomas Gleixner <tglx@linutronix.de>");
David Woodhousee0c7d762006-05-13 18:07:53 +01003574MODULE_DESCRIPTION("Generic NAND flash driver code");