blob: a829c594975efdac97eb93010108d0373505d16e [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
37#include <sound/driver.h>
38#include <asm/io.h>
39#include <linux/delay.h>
40#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010041#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <linux/module.h>
43#include <linux/moduleparam.h>
44#include <linux/init.h>
45#include <linux/slab.h>
46#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010047#include <linux/mutex.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <sound/core.h>
49#include <sound/initval.h>
50#include "hda_codec.h"
51
52
Clemens Ladischb7fe4622005-10-04 08:46:51 +020053static int index = SNDRV_DEFAULT_IDX1;
54static char *id = SNDRV_DEFAULT_STR1;
55static char *model;
56static int position_fix;
Matt Porter954fa192005-11-29 14:46:01 +010057static int probe_mask = -1;
Takashi Iwai27346162006-01-12 18:28:44 +010058static int single_cmd;
Takashi Iwai134a11f2006-11-10 12:08:37 +010059static int enable_msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -070060
Clemens Ladischb7fe4622005-10-04 08:46:51 +020061module_param(index, int, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070062MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Clemens Ladischb7fe4622005-10-04 08:46:51 +020063module_param(id, charp, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070064MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Clemens Ladischb7fe4622005-10-04 08:46:51 +020065module_param(model, charp, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070066MODULE_PARM_DESC(model, "Use the given board model.");
Clemens Ladischb7fe4622005-10-04 08:46:51 +020067module_param(position_fix, int, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020068MODULE_PARM_DESC(position_fix, "Fix DMA pointer "
69 "(0 = auto, 1 = none, 2 = POSBUF, 3 = FIFO size).");
Takashi Iwai606ad752005-11-24 16:03:40 +010070module_param(probe_mask, int, 0444);
71MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Takashi Iwai27346162006-01-12 18:28:44 +010072module_param(single_cmd, bool, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020073MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
74 "(for debugging only).");
Takashi Iwai134a11f2006-11-10 12:08:37 +010075module_param(enable_msi, int, 0);
76MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai606ad752005-11-24 16:03:40 +010077
Takashi Iwaidee1b662007-08-13 16:10:30 +020078#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwaicb53c622007-08-10 17:21:45 +020079/* power_save option is defined in hda_codec.c */
Linus Torvalds1da177e2005-04-16 15:20:36 -070080
Takashi Iwaidee1b662007-08-13 16:10:30 +020081/* reset the HD-audio controller in power save mode.
82 * this may give more power-saving, but will take longer time to
83 * wake up.
84 */
85static int power_save_controller = 1;
86module_param(power_save_controller, bool, 0644);
87MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
88#endif
89
Takashi Iwai2b3e5842005-10-06 13:47:23 +020090/* just for backward compatibility */
91static int enable;
Takashi Iwai698444f2005-10-20 16:53:49 +020092module_param(enable, bool, 0444);
Takashi Iwai2b3e5842005-10-06 13:47:23 +020093
Linus Torvalds1da177e2005-04-16 15:20:36 -070094MODULE_LICENSE("GPL");
95MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
96 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -070097 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +020098 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +010099 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +0100100 "{Intel, ICH9},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200101 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200102 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200103 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200104 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200105 "{ATI, RS780},"
106 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100107 "{ATI, RV630},"
108 "{ATI, RV610},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200109 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200110 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200111 "{SiS, SIS966},"
112 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113MODULE_DESCRIPTION("Intel HDA driver");
114
115#define SFX "hda-intel: "
116
Takashi Iwaicb53c622007-08-10 17:21:45 +0200117
118/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119 * registers
120 */
121#define ICH6_REG_GCAP 0x00
122#define ICH6_REG_VMIN 0x02
123#define ICH6_REG_VMAJ 0x03
124#define ICH6_REG_OUTPAY 0x04
125#define ICH6_REG_INPAY 0x06
126#define ICH6_REG_GCTL 0x08
127#define ICH6_REG_WAKEEN 0x0c
128#define ICH6_REG_STATESTS 0x0e
129#define ICH6_REG_GSTS 0x10
130#define ICH6_REG_INTCTL 0x20
131#define ICH6_REG_INTSTS 0x24
132#define ICH6_REG_WALCLK 0x30
133#define ICH6_REG_SYNC 0x34
134#define ICH6_REG_CORBLBASE 0x40
135#define ICH6_REG_CORBUBASE 0x44
136#define ICH6_REG_CORBWP 0x48
137#define ICH6_REG_CORBRP 0x4A
138#define ICH6_REG_CORBCTL 0x4c
139#define ICH6_REG_CORBSTS 0x4d
140#define ICH6_REG_CORBSIZE 0x4e
141
142#define ICH6_REG_RIRBLBASE 0x50
143#define ICH6_REG_RIRBUBASE 0x54
144#define ICH6_REG_RIRBWP 0x58
145#define ICH6_REG_RINTCNT 0x5a
146#define ICH6_REG_RIRBCTL 0x5c
147#define ICH6_REG_RIRBSTS 0x5d
148#define ICH6_REG_RIRBSIZE 0x5e
149
150#define ICH6_REG_IC 0x60
151#define ICH6_REG_IR 0x64
152#define ICH6_REG_IRS 0x68
153#define ICH6_IRS_VALID (1<<1)
154#define ICH6_IRS_BUSY (1<<0)
155
156#define ICH6_REG_DPLBASE 0x70
157#define ICH6_REG_DPUBASE 0x74
158#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
159
160/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
161enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
162
163/* stream register offsets from stream base */
164#define ICH6_REG_SD_CTL 0x00
165#define ICH6_REG_SD_STS 0x03
166#define ICH6_REG_SD_LPIB 0x04
167#define ICH6_REG_SD_CBL 0x08
168#define ICH6_REG_SD_LVI 0x0c
169#define ICH6_REG_SD_FIFOW 0x0e
170#define ICH6_REG_SD_FIFOSIZE 0x10
171#define ICH6_REG_SD_FORMAT 0x12
172#define ICH6_REG_SD_BDLPL 0x18
173#define ICH6_REG_SD_BDLPU 0x1c
174
175/* PCI space */
176#define ICH6_PCIREG_TCSEL 0x44
177
178/*
179 * other constants
180 */
181
182/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200183/* ICH, ATI and VIA have 4 playback and 4 capture */
184#define ICH6_CAPTURE_INDEX 0
185#define ICH6_NUM_CAPTURE 4
186#define ICH6_PLAYBACK_INDEX 4
187#define ICH6_NUM_PLAYBACK 4
188
189/* ULI has 6 playback and 5 capture */
190#define ULI_CAPTURE_INDEX 0
191#define ULI_NUM_CAPTURE 5
192#define ULI_PLAYBACK_INDEX 5
193#define ULI_NUM_PLAYBACK 6
194
Felix Kuehling778b6e12006-05-17 11:22:21 +0200195/* ATI HDMI has 1 playback and 0 capture */
196#define ATIHDMI_CAPTURE_INDEX 0
197#define ATIHDMI_NUM_CAPTURE 0
198#define ATIHDMI_PLAYBACK_INDEX 0
199#define ATIHDMI_NUM_PLAYBACK 1
200
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200201/* this number is statically defined for simplicity */
202#define MAX_AZX_DEV 16
203
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200205#define BDL_SIZE PAGE_ALIGN(8192)
206#define AZX_MAX_FRAG (BDL_SIZE / (MAX_AZX_DEV * 16))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207/* max buffer size - no h/w limit, you can increase as you like */
208#define AZX_MAX_BUF_SIZE (1024*1024*1024)
209/* max number of PCM devics per card */
Takashi Iwaiec9e1c52005-09-07 13:29:22 +0200210#define AZX_MAX_AUDIO_PCMS 6
211#define AZX_MAX_MODEM_PCMS 2
212#define AZX_MAX_PCMS (AZX_MAX_AUDIO_PCMS + AZX_MAX_MODEM_PCMS)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213
214/* RIRB int mask: overrun[2], response[0] */
215#define RIRB_INT_RESPONSE 0x01
216#define RIRB_INT_OVERRUN 0x04
217#define RIRB_INT_MASK 0x05
218
219/* STATESTS int mask: SD2,SD1,SD0 */
Takashi Iwai19a982b2007-03-21 15:14:35 +0100220#define AZX_MAX_CODECS 3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221#define STATESTS_INT_MASK 0x07
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222
223/* SD_CTL bits */
224#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
225#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
226#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
227#define SD_CTL_STREAM_TAG_SHIFT 20
228
229/* SD_CTL and SD_STS */
230#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
231#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
232#define SD_INT_COMPLETE 0x04 /* completion interrupt */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200233#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
234 SD_INT_COMPLETE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235
236/* SD_STS */
237#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
238
239/* INTCTL and INTSTS */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200240#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
241#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
242#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243
Matt41e2fce2005-07-04 17:49:55 +0200244/* GCTL unsolicited response enable bit */
245#define ICH6_GCTL_UREN (1<<8)
246
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247/* GCTL reset bit */
248#define ICH6_GCTL_RESET (1<<0)
249
250/* CORB/RIRB control, read/write pointer */
251#define ICH6_RBCTL_DMA_EN 0x02 /* enable DMA */
252#define ICH6_RBCTL_IRQ_EN 0x01 /* enable IRQ */
253#define ICH6_RBRWP_CLR 0x8000 /* read/write pointer clear */
254/* below are so far hardcoded - should read registers in future */
255#define ICH6_MAX_CORB_ENTRIES 256
256#define ICH6_MAX_RIRB_ENTRIES 256
257
Takashi Iwaic74db862005-05-12 14:26:27 +0200258/* position fix mode */
259enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200260 POS_FIX_AUTO,
Takashi Iwaic74db862005-05-12 14:26:27 +0200261 POS_FIX_NONE,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200262 POS_FIX_POSBUF,
263 POS_FIX_FIFO,
Takashi Iwaic74db862005-05-12 14:26:27 +0200264};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265
Frederick Lif5d40b32005-05-12 14:55:20 +0200266/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200267#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
268#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
269
Vinod Gda3fca22005-09-13 18:49:12 +0200270/* Defines for Nvidia HDA support */
271#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
272#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Frederick Lif5d40b32005-05-12 14:55:20 +0200273
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275 */
276
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100277struct azx_dev {
Takashi Iwaid01ce992007-07-27 16:52:19 +0200278 u32 *bdl; /* virtual address of the BDL */
279 dma_addr_t bdl_addr; /* physical address of the BDL */
280 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281
Takashi Iwaid01ce992007-07-27 16:52:19 +0200282 unsigned int bufsize; /* size of the play buffer in bytes */
283 unsigned int fragsize; /* size of each period in bytes */
284 unsigned int frags; /* number for period in the play buffer */
285 unsigned int fifo_size; /* FIFO size */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286
Takashi Iwaid01ce992007-07-27 16:52:19 +0200287 void __iomem *sd_addr; /* stream descriptor pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288
Takashi Iwaid01ce992007-07-27 16:52:19 +0200289 u32 sd_int_sta_mask; /* stream int status mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290
291 /* pcm support */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200292 struct snd_pcm_substream *substream; /* assigned substream,
293 * set in PCM open
294 */
295 unsigned int format_val; /* format value to be set in the
296 * controller and the codec
297 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298 unsigned char stream_tag; /* assigned stream */
299 unsigned char index; /* stream index */
Takashi Iwai1a56f8d2006-02-16 19:51:10 +0100300 /* for sanity check of position buffer */
301 unsigned int period_intr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302
Pavel Machek927fc862006-08-31 17:03:43 +0200303 unsigned int opened :1;
304 unsigned int running :1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305};
306
307/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100308struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309 u32 *buf; /* CORB/RIRB buffer
310 * Each CORB entry is 4byte, RIRB is 8byte
311 */
312 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
313 /* for RIRB */
314 unsigned short rp, wp; /* read/write pointers */
315 int cmds; /* number of pending requests */
316 u32 res; /* last read value */
317};
318
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100319struct azx {
320 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321 struct pci_dev *pci;
322
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200323 /* chip type specific */
324 int driver_type;
325 int playback_streams;
326 int playback_index_offset;
327 int capture_streams;
328 int capture_index_offset;
329 int num_streams;
330
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331 /* pci resources */
332 unsigned long addr;
333 void __iomem *remap_addr;
334 int irq;
335
336 /* locks */
337 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100338 struct mutex open_mutex;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200340 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100341 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342
343 /* PCM */
344 unsigned int pcm_devs;
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100345 struct snd_pcm *pcm[AZX_MAX_PCMS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346
347 /* HD codec */
348 unsigned short codec_mask;
349 struct hda_bus *bus;
350
351 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100352 struct azx_rb corb;
353 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354
355 /* BDL, CORB/RIRB and position buffers */
356 struct snd_dma_buffer bdl;
357 struct snd_dma_buffer rb;
358 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200359
360 /* flags */
361 int position_fix;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200362 unsigned int running :1;
Pavel Machek927fc862006-08-31 17:03:43 +0200363 unsigned int initialized :1;
364 unsigned int single_cmd :1;
365 unsigned int polling_mode :1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200366 unsigned int msi :1;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200367
368 /* for debugging */
369 unsigned int last_cmd; /* last issued command (to sync) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370};
371
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200372/* driver types */
373enum {
374 AZX_DRIVER_ICH,
375 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200376 AZX_DRIVER_ATIHDMI,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200377 AZX_DRIVER_VIA,
378 AZX_DRIVER_SIS,
379 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200380 AZX_DRIVER_NVIDIA,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200381};
382
383static char *driver_short_names[] __devinitdata = {
384 [AZX_DRIVER_ICH] = "HDA Intel",
385 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200386 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200387 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
388 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200389 [AZX_DRIVER_ULI] = "HDA ULI M5461",
390 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200391};
392
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393/*
394 * macros for easy use
395 */
396#define azx_writel(chip,reg,value) \
397 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
398#define azx_readl(chip,reg) \
399 readl((chip)->remap_addr + ICH6_REG_##reg)
400#define azx_writew(chip,reg,value) \
401 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
402#define azx_readw(chip,reg) \
403 readw((chip)->remap_addr + ICH6_REG_##reg)
404#define azx_writeb(chip,reg,value) \
405 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
406#define azx_readb(chip,reg) \
407 readb((chip)->remap_addr + ICH6_REG_##reg)
408
409#define azx_sd_writel(dev,reg,value) \
410 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
411#define azx_sd_readl(dev,reg) \
412 readl((dev)->sd_addr + ICH6_REG_##reg)
413#define azx_sd_writew(dev,reg,value) \
414 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
415#define azx_sd_readw(dev,reg) \
416 readw((dev)->sd_addr + ICH6_REG_##reg)
417#define azx_sd_writeb(dev,reg,value) \
418 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
419#define azx_sd_readb(dev,reg) \
420 readb((dev)->sd_addr + ICH6_REG_##reg)
421
422/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100423#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424
425/* Get the upper 32bit of the given dma_addr_t
426 * Compiler should optimize and eliminate the code if dma_addr_t is 32bit
427 */
428#define upper_32bit(addr) (sizeof(addr) > 4 ? (u32)((addr) >> 32) : (u32)0)
429
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200430static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431
432/*
433 * Interface for HD codec
434 */
435
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436/*
437 * CORB / RIRB interface
438 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100439static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440{
441 int err;
442
443 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200444 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
445 snd_dma_pci_data(chip->pci),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446 PAGE_SIZE, &chip->rb);
447 if (err < 0) {
448 snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
449 return err;
450 }
451 return 0;
452}
453
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100454static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455{
456 /* CORB set up */
457 chip->corb.addr = chip->rb.addr;
458 chip->corb.buf = (u32 *)chip->rb.area;
459 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
460 azx_writel(chip, CORBUBASE, upper_32bit(chip->corb.addr));
461
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200462 /* set the corb size to 256 entries (ULI requires explicitly) */
463 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700464 /* set the corb write pointer to 0 */
465 azx_writew(chip, CORBWP, 0);
466 /* reset the corb hw read pointer */
467 azx_writew(chip, CORBRP, ICH6_RBRWP_CLR);
468 /* enable corb dma */
469 azx_writeb(chip, CORBCTL, ICH6_RBCTL_DMA_EN);
470
471 /* RIRB set up */
472 chip->rirb.addr = chip->rb.addr + 2048;
473 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
474 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
475 azx_writel(chip, RIRBUBASE, upper_32bit(chip->rirb.addr));
476
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200477 /* set the rirb size to 256 entries (ULI requires explicitly) */
478 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479 /* reset the rirb hw write pointer */
480 azx_writew(chip, RIRBWP, ICH6_RBRWP_CLR);
481 /* set N=1, get RIRB response interrupt for new entry */
482 azx_writew(chip, RINTCNT, 1);
483 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485 chip->rirb.rp = chip->rirb.cmds = 0;
486}
487
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100488static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489{
490 /* disable ringbuffer DMAs */
491 azx_writeb(chip, RIRBCTL, 0);
492 azx_writeb(chip, CORBCTL, 0);
493}
494
495/* send a command */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200496static int azx_corb_send_cmd(struct hda_codec *codec, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100498 struct azx *chip = codec->bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499 unsigned int wp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500
501 /* add command to corb */
502 wp = azx_readb(chip, CORBWP);
503 wp++;
504 wp %= ICH6_MAX_CORB_ENTRIES;
505
506 spin_lock_irq(&chip->reg_lock);
507 chip->rirb.cmds++;
508 chip->corb.buf[wp] = cpu_to_le32(val);
509 azx_writel(chip, CORBWP, wp);
510 spin_unlock_irq(&chip->reg_lock);
511
512 return 0;
513}
514
515#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
516
517/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100518static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519{
520 unsigned int rp, wp;
521 u32 res, res_ex;
522
523 wp = azx_readb(chip, RIRBWP);
524 if (wp == chip->rirb.wp)
525 return;
526 chip->rirb.wp = wp;
527
528 while (chip->rirb.rp != wp) {
529 chip->rirb.rp++;
530 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
531
532 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
533 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
534 res = le32_to_cpu(chip->rirb.buf[rp]);
535 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
536 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
537 else if (chip->rirb.cmds) {
538 chip->rirb.cmds--;
539 chip->rirb.res = res;
540 }
541 }
542}
543
544/* receive a response */
Takashi Iwai111d3af2006-02-16 18:17:58 +0100545static unsigned int azx_rirb_get_response(struct hda_codec *codec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700546{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100547 struct azx *chip = codec->bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200548 unsigned long timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200550 again:
551 timeout = jiffies + msecs_to_jiffies(1000);
552 do {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200553 if (chip->polling_mode) {
554 spin_lock_irq(&chip->reg_lock);
555 azx_update_rirb(chip);
556 spin_unlock_irq(&chip->reg_lock);
557 }
Takashi Iwaid01ce992007-07-27 16:52:19 +0200558 if (!chip->rirb.cmds)
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200559 return chip->rirb.res; /* the last value */
Linus Torvaldsd2389982008-01-08 11:46:37 -0800560 schedule_timeout_uninterruptible(1);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200561 } while (time_after_eq(timeout, jiffies));
562
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200563 if (chip->msi) {
564 snd_printk(KERN_WARNING "hda_intel: No response from codec, "
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200565 "disabling MSI: last cmd=0x%08x\n", chip->last_cmd);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200566 free_irq(chip->irq, chip);
567 chip->irq = -1;
568 pci_disable_msi(chip->pci);
569 chip->msi = 0;
570 if (azx_acquire_irq(chip, 1) < 0)
571 return -1;
572 goto again;
573 }
574
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200575 if (!chip->polling_mode) {
576 snd_printk(KERN_WARNING "hda_intel: azx_get_response timeout, "
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200577 "switching to polling mode: last cmd=0x%08x\n",
578 chip->last_cmd);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200579 chip->polling_mode = 1;
580 goto again;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700581 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200582
583 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200584 "switching to single_cmd mode: last cmd=0x%08x\n",
585 chip->last_cmd);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200586 chip->rirb.rp = azx_readb(chip, RIRBWP);
587 chip->rirb.cmds = 0;
588 /* switch to single_cmd mode */
589 chip->single_cmd = 1;
590 azx_free_cmd_io(chip);
591 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592}
593
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594/*
595 * Use the single immediate command instead of CORB/RIRB for simplicity
596 *
597 * Note: according to Intel, this is not preferred use. The command was
598 * intended for the BIOS only, and may get confused with unsolicited
599 * responses. So, we shouldn't use it for normal operation from the
600 * driver.
601 * I left the codes, however, for debugging/testing purposes.
602 */
603
Linus Torvalds1da177e2005-04-16 15:20:36 -0700604/* send a command */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200605static int azx_single_send_cmd(struct hda_codec *codec, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700606{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100607 struct azx *chip = codec->bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608 int timeout = 50;
609
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610 while (timeout--) {
611 /* check ICB busy bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200612 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613 /* Clear IRV valid bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200614 azx_writew(chip, IRS, azx_readw(chip, IRS) |
615 ICH6_IRS_VALID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700616 azx_writel(chip, IC, val);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200617 azx_writew(chip, IRS, azx_readw(chip, IRS) |
618 ICH6_IRS_BUSY);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700619 return 0;
620 }
621 udelay(1);
622 }
Takashi Iwaid01ce992007-07-27 16:52:19 +0200623 snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
624 azx_readw(chip, IRS), val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625 return -EIO;
626}
627
628/* receive a response */
Takashi Iwai27346162006-01-12 18:28:44 +0100629static unsigned int azx_single_get_response(struct hda_codec *codec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100631 struct azx *chip = codec->bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632 int timeout = 50;
633
634 while (timeout--) {
635 /* check IRV busy bit */
636 if (azx_readw(chip, IRS) & ICH6_IRS_VALID)
637 return azx_readl(chip, IR);
638 udelay(1);
639 }
Takashi Iwaid01ce992007-07-27 16:52:19 +0200640 snd_printd(SFX "get_response timeout: IRS=0x%x\n",
641 azx_readw(chip, IRS));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642 return (unsigned int)-1;
643}
644
Takashi Iwai111d3af2006-02-16 18:17:58 +0100645/*
646 * The below are the main callbacks from hda_codec.
647 *
648 * They are just the skeleton to call sub-callbacks according to the
649 * current setting of chip->single_cmd.
650 */
651
652/* send a command */
653static int azx_send_cmd(struct hda_codec *codec, hda_nid_t nid,
654 int direct, unsigned int verb,
655 unsigned int para)
656{
657 struct azx *chip = codec->bus->private_data;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200658 u32 val;
659
660 val = (u32)(codec->addr & 0x0f) << 28;
661 val |= (u32)direct << 27;
662 val |= (u32)nid << 20;
663 val |= verb << 8;
664 val |= para;
665 chip->last_cmd = val;
666
Takashi Iwai111d3af2006-02-16 18:17:58 +0100667 if (chip->single_cmd)
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200668 return azx_single_send_cmd(codec, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100669 else
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200670 return azx_corb_send_cmd(codec, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100671}
672
673/* get a response */
674static unsigned int azx_get_response(struct hda_codec *codec)
675{
676 struct azx *chip = codec->bus->private_data;
677 if (chip->single_cmd)
678 return azx_single_get_response(codec);
679 else
680 return azx_rirb_get_response(codec);
681}
682
Takashi Iwaicb53c622007-08-10 17:21:45 +0200683#ifdef CONFIG_SND_HDA_POWER_SAVE
684static void azx_power_notify(struct hda_codec *codec);
685#endif
Takashi Iwai111d3af2006-02-16 18:17:58 +0100686
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687/* reset codec link */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100688static int azx_reset(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689{
690 int count;
691
Danny Tholene8a7f132007-09-11 21:41:56 +0200692 /* clear STATESTS */
693 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
694
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695 /* reset controller */
696 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
697
698 count = 50;
699 while (azx_readb(chip, GCTL) && --count)
700 msleep(1);
701
702 /* delay for >= 100us for codec PLL to settle per spec
703 * Rev 0.9 section 5.5.1
704 */
705 msleep(1);
706
707 /* Bring controller out of reset */
708 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
709
710 count = 50;
Pavel Machek927fc862006-08-31 17:03:43 +0200711 while (!azx_readb(chip, GCTL) && --count)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712 msleep(1);
713
Pavel Machek927fc862006-08-31 17:03:43 +0200714 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715 msleep(1);
716
717 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +0200718 if (!azx_readb(chip, GCTL)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719 snd_printd("azx_reset: controller not ready!\n");
720 return -EBUSY;
721 }
722
Matt41e2fce2005-07-04 17:49:55 +0200723 /* Accept unsolicited responses */
724 azx_writel(chip, GCTL, azx_readl(chip, GCTL) | ICH6_GCTL_UREN);
725
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +0200727 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728 chip->codec_mask = azx_readw(chip, STATESTS);
729 snd_printdd("codec_mask = 0x%x\n", chip->codec_mask);
730 }
731
732 return 0;
733}
734
735
736/*
737 * Lowlevel interface
738 */
739
740/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100741static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742{
743 /* enable controller CIE and GIE */
744 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
745 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
746}
747
748/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100749static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750{
751 int i;
752
753 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200754 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100755 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700756 azx_sd_writeb(azx_dev, SD_CTL,
757 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
758 }
759
760 /* disable SIE for all streams */
761 azx_writeb(chip, INTCTL, 0);
762
763 /* disable controller CIE and GIE */
764 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
765 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
766}
767
768/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100769static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770{
771 int i;
772
773 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200774 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100775 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
777 }
778
779 /* clear STATESTS */
780 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
781
782 /* clear rirb status */
783 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
784
785 /* clear int status */
786 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
787}
788
789/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100790static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791{
792 /* enable SIE */
793 azx_writeb(chip, INTCTL,
794 azx_readb(chip, INTCTL) | (1 << azx_dev->index));
795 /* set DMA start and interrupt mask */
796 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
797 SD_CTL_DMA_START | SD_INT_MASK);
798}
799
800/* stop a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100801static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802{
803 /* stop DMA */
804 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
805 ~(SD_CTL_DMA_START | SD_INT_MASK));
806 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
807 /* disable SIE */
808 azx_writeb(chip, INTCTL,
809 azx_readb(chip, INTCTL) & ~(1 << azx_dev->index));
810}
811
812
813/*
Takashi Iwaicb53c622007-08-10 17:21:45 +0200814 * reset and start the controller registers
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100816static void azx_init_chip(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817{
Takashi Iwaicb53c622007-08-10 17:21:45 +0200818 if (chip->initialized)
819 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700820
821 /* reset controller */
822 azx_reset(chip);
823
824 /* initialize interrupts */
825 azx_int_clear(chip);
826 azx_int_enable(chip);
827
828 /* initialize the codec command I/O */
Pavel Machek927fc862006-08-31 17:03:43 +0200829 if (!chip->single_cmd)
Takashi Iwai27346162006-01-12 18:28:44 +0100830 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200832 /* program the position buffer */
833 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
834 azx_writel(chip, DPUBASE, upper_32bit(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +0200835
Takashi Iwaicb53c622007-08-10 17:21:45 +0200836 chip->initialized = 1;
837}
838
839/*
840 * initialize the PCI registers
841 */
842/* update bits in a PCI register byte */
843static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
844 unsigned char mask, unsigned char val)
845{
846 unsigned char data;
847
848 pci_read_config_byte(pci, reg, &data);
849 data &= ~mask;
850 data |= (val & mask);
851 pci_write_config_byte(pci, reg, data);
852}
853
854static void azx_init_pci(struct azx *chip)
855{
856 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
857 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
858 * Ensuring these bits are 0 clears playback static on some HD Audio
859 * codecs
860 */
861 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
862
Vinod Gda3fca22005-09-13 18:49:12 +0200863 switch (chip->driver_type) {
864 case AZX_DRIVER_ATI:
865 /* For ATI SB450 azalia HD audio, we need to enable snoop */
Takashi Iwaicb53c622007-08-10 17:21:45 +0200866 update_pci_byte(chip->pci,
867 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
868 0x07, ATI_SB450_HDAUDIO_ENABLE_SNOOP);
Vinod Gda3fca22005-09-13 18:49:12 +0200869 break;
870 case AZX_DRIVER_NVIDIA:
871 /* For NVIDIA HDA, enable snoop */
Takashi Iwaicb53c622007-08-10 17:21:45 +0200872 update_pci_byte(chip->pci,
873 NVIDIA_HDA_TRANSREG_ADDR,
874 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Vinod Gda3fca22005-09-13 18:49:12 +0200875 break;
876 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700877}
878
879
880/*
881 * interrupt handler
882 */
David Howells7d12e782006-10-05 14:55:46 +0100883static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700884{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100885 struct azx *chip = dev_id;
886 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700887 u32 status;
888 int i;
889
890 spin_lock(&chip->reg_lock);
891
892 status = azx_readl(chip, INTSTS);
893 if (status == 0) {
894 spin_unlock(&chip->reg_lock);
895 return IRQ_NONE;
896 }
897
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200898 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700899 azx_dev = &chip->azx_dev[i];
900 if (status & azx_dev->sd_int_sta_mask) {
901 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
902 if (azx_dev->substream && azx_dev->running) {
Takashi Iwai1a56f8d2006-02-16 19:51:10 +0100903 azx_dev->period_intr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700904 spin_unlock(&chip->reg_lock);
905 snd_pcm_period_elapsed(azx_dev->substream);
906 spin_lock(&chip->reg_lock);
907 }
908 }
909 }
910
911 /* clear rirb int */
912 status = azx_readb(chip, RIRBSTS);
913 if (status & RIRB_INT_MASK) {
Takashi Iwaid01ce992007-07-27 16:52:19 +0200914 if (!chip->single_cmd && (status & RIRB_INT_RESPONSE))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700915 azx_update_rirb(chip);
916 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
917 }
918
919#if 0
920 /* clear state status int */
921 if (azx_readb(chip, STATESTS) & 0x04)
922 azx_writeb(chip, STATESTS, 0x04);
923#endif
924 spin_unlock(&chip->reg_lock);
925
926 return IRQ_HANDLED;
927}
928
929
930/*
931 * set up BDL entries
932 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100933static void azx_setup_periods(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934{
935 u32 *bdl = azx_dev->bdl;
936 dma_addr_t dma_addr = azx_dev->substream->runtime->dma_addr;
937 int idx;
938
939 /* reset BDL address */
940 azx_sd_writel(azx_dev, SD_BDLPL, 0);
941 azx_sd_writel(azx_dev, SD_BDLPU, 0);
942
943 /* program the initial BDL entries */
944 for (idx = 0; idx < azx_dev->frags; idx++) {
945 unsigned int off = idx << 2; /* 4 dword step */
946 dma_addr_t addr = dma_addr + idx * azx_dev->fragsize;
947 /* program the address field of the BDL entry */
948 bdl[off] = cpu_to_le32((u32)addr);
949 bdl[off+1] = cpu_to_le32(upper_32bit(addr));
950
951 /* program the size field of the BDL entry */
952 bdl[off+2] = cpu_to_le32(azx_dev->fragsize);
953
954 /* program the IOC to enable interrupt when buffer completes */
955 bdl[off+3] = cpu_to_le32(0x01);
956 }
957}
958
959/*
960 * set up the SD for streaming
961 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100962static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700963{
964 unsigned char val;
965 int timeout;
966
967 /* make sure the run bit is zero for SD */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200968 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
969 ~SD_CTL_DMA_START);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700970 /* reset stream */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200971 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
972 SD_CTL_STREAM_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700973 udelay(3);
974 timeout = 300;
975 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
976 --timeout)
977 ;
978 val &= ~SD_CTL_STREAM_RESET;
979 azx_sd_writeb(azx_dev, SD_CTL, val);
980 udelay(3);
981
982 timeout = 300;
983 /* waiting for hardware to report that the stream is out of reset */
984 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
985 --timeout)
986 ;
987
988 /* program the stream_tag */
989 azx_sd_writel(azx_dev, SD_CTL,
Takashi Iwaid01ce992007-07-27 16:52:19 +0200990 (azx_sd_readl(azx_dev, SD_CTL) & ~SD_CTL_STREAM_TAG_MASK)|
Linus Torvalds1da177e2005-04-16 15:20:36 -0700991 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT));
992
993 /* program the length of samples in cyclic buffer */
994 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
995
996 /* program the stream format */
997 /* this value needs to be the same as the one programmed */
998 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
999
1000 /* program the stream LVI (last valid index) of the BDL */
1001 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
1002
1003 /* program the BDL address */
1004 /* lower BDL address */
1005 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl_addr);
1006 /* upper BDL address */
1007 azx_sd_writel(azx_dev, SD_BDLPU, upper_32bit(azx_dev->bdl_addr));
1008
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001009 /* enable the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001010 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1011 azx_writel(chip, DPLBASE,
1012 (u32)chip->posbuf.addr |ICH6_DPLBASE_ENABLE);
Takashi Iwaic74db862005-05-12 14:26:27 +02001013
Linus Torvalds1da177e2005-04-16 15:20:36 -07001014 /* set the interrupt enable bits in the descriptor control register */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001015 azx_sd_writel(azx_dev, SD_CTL,
1016 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001017
1018 return 0;
1019}
1020
1021
1022/*
1023 * Codec initialization
1024 */
1025
Takashi Iwaia9995a32007-03-12 21:30:46 +01001026static unsigned int azx_max_codecs[] __devinitdata = {
1027 [AZX_DRIVER_ICH] = 3,
1028 [AZX_DRIVER_ATI] = 4,
1029 [AZX_DRIVER_ATIHDMI] = 4,
1030 [AZX_DRIVER_VIA] = 3, /* FIXME: correct? */
1031 [AZX_DRIVER_SIS] = 3, /* FIXME: correct? */
1032 [AZX_DRIVER_ULI] = 3, /* FIXME: correct? */
1033 [AZX_DRIVER_NVIDIA] = 3, /* FIXME: correct? */
1034};
1035
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001036static int __devinit azx_codec_create(struct azx *chip, const char *model)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001037{
1038 struct hda_bus_template bus_temp;
Takashi Iwaibccad142007-04-24 12:23:53 +02001039 int c, codecs, audio_codecs, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001040
1041 memset(&bus_temp, 0, sizeof(bus_temp));
1042 bus_temp.private_data = chip;
1043 bus_temp.modelname = model;
1044 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001045 bus_temp.ops.command = azx_send_cmd;
1046 bus_temp.ops.get_response = azx_get_response;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001047#ifdef CONFIG_SND_HDA_POWER_SAVE
1048 bus_temp.ops.pm_notify = azx_power_notify;
1049#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001050
Takashi Iwaid01ce992007-07-27 16:52:19 +02001051 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1052 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001053 return err;
1054
Takashi Iwaibccad142007-04-24 12:23:53 +02001055 codecs = audio_codecs = 0;
Takashi Iwai19a982b2007-03-21 15:14:35 +01001056 for (c = 0; c < AZX_MAX_CODECS; c++) {
Takashi Iwai606ad752005-11-24 16:03:40 +01001057 if ((chip->codec_mask & (1 << c)) & probe_mask) {
Takashi Iwaibccad142007-04-24 12:23:53 +02001058 struct hda_codec *codec;
1059 err = snd_hda_codec_new(chip->bus, c, &codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001060 if (err < 0)
1061 continue;
1062 codecs++;
Takashi Iwaibccad142007-04-24 12:23:53 +02001063 if (codec->afg)
1064 audio_codecs++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001065 }
1066 }
Takashi Iwaibccad142007-04-24 12:23:53 +02001067 if (!audio_codecs) {
Takashi Iwai19a982b2007-03-21 15:14:35 +01001068 /* probe additional slots if no codec is found */
1069 for (; c < azx_max_codecs[chip->driver_type]; c++) {
1070 if ((chip->codec_mask & (1 << c)) & probe_mask) {
1071 err = snd_hda_codec_new(chip->bus, c, NULL);
1072 if (err < 0)
1073 continue;
1074 codecs++;
1075 }
1076 }
1077 }
1078 if (!codecs) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001079 snd_printk(KERN_ERR SFX "no codecs initialized\n");
1080 return -ENXIO;
1081 }
1082
1083 return 0;
1084}
1085
1086
1087/*
1088 * PCM support
1089 */
1090
1091/* assign a stream for the PCM */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001092static inline struct azx_dev *azx_assign_device(struct azx *chip, int stream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001093{
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001094 int dev, i, nums;
1095 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
1096 dev = chip->playback_index_offset;
1097 nums = chip->playback_streams;
1098 } else {
1099 dev = chip->capture_index_offset;
1100 nums = chip->capture_streams;
1101 }
1102 for (i = 0; i < nums; i++, dev++)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001103 if (!chip->azx_dev[dev].opened) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001104 chip->azx_dev[dev].opened = 1;
1105 return &chip->azx_dev[dev];
1106 }
1107 return NULL;
1108}
1109
1110/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001111static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001112{
1113 azx_dev->opened = 0;
1114}
1115
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001116static struct snd_pcm_hardware azx_pcm_hw = {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001117 .info = (SNDRV_PCM_INFO_MMAP |
1118 SNDRV_PCM_INFO_INTERLEAVED |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001119 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1120 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001121 /* No full-resume yet implemented */
1122 /* SNDRV_PCM_INFO_RESUME |*/
1123 SNDRV_PCM_INFO_PAUSE),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001124 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1125 .rates = SNDRV_PCM_RATE_48000,
1126 .rate_min = 48000,
1127 .rate_max = 48000,
1128 .channels_min = 2,
1129 .channels_max = 2,
1130 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1131 .period_bytes_min = 128,
1132 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1133 .periods_min = 2,
1134 .periods_max = AZX_MAX_FRAG,
1135 .fifo_size = 0,
1136};
1137
1138struct azx_pcm {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001139 struct azx *chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001140 struct hda_codec *codec;
1141 struct hda_pcm_stream *hinfo[2];
1142};
1143
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001144static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001145{
1146 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1147 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001148 struct azx *chip = apcm->chip;
1149 struct azx_dev *azx_dev;
1150 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001151 unsigned long flags;
1152 int err;
1153
Ingo Molnar62932df2006-01-16 16:34:20 +01001154 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001155 azx_dev = azx_assign_device(chip, substream->stream);
1156 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001157 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158 return -EBUSY;
1159 }
1160 runtime->hw = azx_pcm_hw;
1161 runtime->hw.channels_min = hinfo->channels_min;
1162 runtime->hw.channels_max = hinfo->channels_max;
1163 runtime->hw.formats = hinfo->formats;
1164 runtime->hw.rates = hinfo->rates;
1165 snd_pcm_limit_hw_rates(runtime);
1166 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001167 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
1168 128);
1169 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
1170 128);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001171 snd_hda_power_up(apcm->codec);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001172 err = hinfo->ops.open(hinfo, apcm->codec, substream);
1173 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001174 azx_release_device(azx_dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001175 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001176 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001177 return err;
1178 }
1179 spin_lock_irqsave(&chip->reg_lock, flags);
1180 azx_dev->substream = substream;
1181 azx_dev->running = 0;
1182 spin_unlock_irqrestore(&chip->reg_lock, flags);
1183
1184 runtime->private_data = azx_dev;
Ingo Molnar62932df2006-01-16 16:34:20 +01001185 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001186 return 0;
1187}
1188
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001189static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001190{
1191 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1192 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001193 struct azx *chip = apcm->chip;
1194 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001195 unsigned long flags;
1196
Ingo Molnar62932df2006-01-16 16:34:20 +01001197 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001198 spin_lock_irqsave(&chip->reg_lock, flags);
1199 azx_dev->substream = NULL;
1200 azx_dev->running = 0;
1201 spin_unlock_irqrestore(&chip->reg_lock, flags);
1202 azx_release_device(azx_dev);
1203 hinfo->ops.close(hinfo, apcm->codec, substream);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001204 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001205 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001206 return 0;
1207}
1208
Takashi Iwaid01ce992007-07-27 16:52:19 +02001209static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
1210 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001211{
Takashi Iwaid01ce992007-07-27 16:52:19 +02001212 return snd_pcm_lib_malloc_pages(substream,
1213 params_buffer_bytes(hw_params));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001214}
1215
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001216static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001217{
1218 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001219 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001220 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1221
1222 /* reset BDL address */
1223 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1224 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1225 azx_sd_writel(azx_dev, SD_CTL, 0);
1226
1227 hinfo->ops.cleanup(hinfo, apcm->codec, substream);
1228
1229 return snd_pcm_lib_free_pages(substream);
1230}
1231
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001232static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001233{
1234 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001235 struct azx *chip = apcm->chip;
1236 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001237 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001238 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001239
1240 azx_dev->bufsize = snd_pcm_lib_buffer_bytes(substream);
1241 azx_dev->fragsize = snd_pcm_lib_period_bytes(substream);
1242 azx_dev->frags = azx_dev->bufsize / azx_dev->fragsize;
1243 azx_dev->format_val = snd_hda_calc_stream_format(runtime->rate,
1244 runtime->channels,
1245 runtime->format,
1246 hinfo->maxbps);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001247 if (!azx_dev->format_val) {
1248 snd_printk(KERN_ERR SFX
1249 "invalid format_val, rate=%d, ch=%d, format=%d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001250 runtime->rate, runtime->channels, runtime->format);
1251 return -EINVAL;
1252 }
1253
Takashi Iwaid01ce992007-07-27 16:52:19 +02001254 snd_printdd("azx_pcm_prepare: bufsize=0x%x, fragsize=0x%x, "
1255 "format=0x%x\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001256 azx_dev->bufsize, azx_dev->fragsize, azx_dev->format_val);
1257 azx_setup_periods(azx_dev);
1258 azx_setup_controller(chip, azx_dev);
1259 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1260 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
1261 else
1262 azx_dev->fifo_size = 0;
1263
1264 return hinfo->ops.prepare(hinfo, apcm->codec, azx_dev->stream_tag,
1265 azx_dev->format_val, substream);
1266}
1267
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001268static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001269{
1270 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001271 struct azx_dev *azx_dev = get_azx_dev(substream);
1272 struct azx *chip = apcm->chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001273 int err = 0;
1274
1275 spin_lock(&chip->reg_lock);
1276 switch (cmd) {
1277 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1278 case SNDRV_PCM_TRIGGER_RESUME:
1279 case SNDRV_PCM_TRIGGER_START:
1280 azx_stream_start(chip, azx_dev);
1281 azx_dev->running = 1;
1282 break;
1283 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02001284 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001285 case SNDRV_PCM_TRIGGER_STOP:
1286 azx_stream_stop(chip, azx_dev);
1287 azx_dev->running = 0;
1288 break;
1289 default:
1290 err = -EINVAL;
1291 }
1292 spin_unlock(&chip->reg_lock);
1293 if (cmd == SNDRV_PCM_TRIGGER_PAUSE_PUSH ||
Jaroslav Kysela47123192005-08-15 20:53:07 +02001294 cmd == SNDRV_PCM_TRIGGER_SUSPEND ||
Linus Torvalds1da177e2005-04-16 15:20:36 -07001295 cmd == SNDRV_PCM_TRIGGER_STOP) {
1296 int timeout = 5000;
Takashi Iwaid01ce992007-07-27 16:52:19 +02001297 while ((azx_sd_readb(azx_dev, SD_CTL) & SD_CTL_DMA_START) &&
1298 --timeout)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001299 ;
1300 }
1301 return err;
1302}
1303
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001304static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001305{
Takashi Iwaic74db862005-05-12 14:26:27 +02001306 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001307 struct azx *chip = apcm->chip;
1308 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001309 unsigned int pos;
1310
Takashi Iwai1a56f8d2006-02-16 19:51:10 +01001311 if (chip->position_fix == POS_FIX_POSBUF ||
1312 chip->position_fix == POS_FIX_AUTO) {
Takashi Iwaic74db862005-05-12 14:26:27 +02001313 /* use the position buffer */
Takashi Iwai929861c2006-08-31 16:55:40 +02001314 pos = le32_to_cpu(*azx_dev->posbuf);
Takashi Iwai1a56f8d2006-02-16 19:51:10 +01001315 if (chip->position_fix == POS_FIX_AUTO &&
Takashi Iwaid01ce992007-07-27 16:52:19 +02001316 azx_dev->period_intr == 1 && !pos) {
Takashi Iwai1a56f8d2006-02-16 19:51:10 +01001317 printk(KERN_WARNING
1318 "hda-intel: Invalid position buffer, "
1319 "using LPIB read method instead.\n");
1320 chip->position_fix = POS_FIX_NONE;
1321 goto read_lpib;
1322 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001323 } else {
Takashi Iwai1a56f8d2006-02-16 19:51:10 +01001324 read_lpib:
Takashi Iwaic74db862005-05-12 14:26:27 +02001325 /* read LPIB */
1326 pos = azx_sd_readl(azx_dev, SD_LPIB);
1327 if (chip->position_fix == POS_FIX_FIFO)
1328 pos += azx_dev->fifo_size;
1329 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001330 if (pos >= azx_dev->bufsize)
1331 pos = 0;
1332 return bytes_to_frames(substream->runtime, pos);
1333}
1334
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001335static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001336 .open = azx_pcm_open,
1337 .close = azx_pcm_close,
1338 .ioctl = snd_pcm_lib_ioctl,
1339 .hw_params = azx_pcm_hw_params,
1340 .hw_free = azx_pcm_hw_free,
1341 .prepare = azx_pcm_prepare,
1342 .trigger = azx_pcm_trigger,
1343 .pointer = azx_pcm_pointer,
1344};
1345
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001346static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001347{
1348 kfree(pcm->private_data);
1349}
1350
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001351static int __devinit create_codec_pcm(struct azx *chip, struct hda_codec *codec,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001352 struct hda_pcm *cpcm, int pcm_dev)
1353{
1354 int err;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001355 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001356 struct azx_pcm *apcm;
1357
Takashi Iwaie08a0072006-09-07 17:52:14 +02001358 /* if no substreams are defined for both playback and capture,
1359 * it's just a placeholder. ignore it.
1360 */
1361 if (!cpcm->stream[0].substreams && !cpcm->stream[1].substreams)
1362 return 0;
1363
Linus Torvalds1da177e2005-04-16 15:20:36 -07001364 snd_assert(cpcm->name, return -EINVAL);
1365
1366 err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001367 cpcm->stream[0].substreams,
1368 cpcm->stream[1].substreams,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001369 &pcm);
1370 if (err < 0)
1371 return err;
1372 strcpy(pcm->name, cpcm->name);
1373 apcm = kmalloc(sizeof(*apcm), GFP_KERNEL);
1374 if (apcm == NULL)
1375 return -ENOMEM;
1376 apcm->chip = chip;
1377 apcm->codec = codec;
1378 apcm->hinfo[0] = &cpcm->stream[0];
1379 apcm->hinfo[1] = &cpcm->stream[1];
1380 pcm->private_data = apcm;
1381 pcm->private_free = azx_pcm_free;
1382 if (cpcm->stream[0].substreams)
1383 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &azx_pcm_ops);
1384 if (cpcm->stream[1].substreams)
1385 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &azx_pcm_ops);
1386 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV,
1387 snd_dma_pci_data(chip->pci),
Jaroslav Kyselab66b3cf2006-10-06 09:34:20 +02001388 1024 * 64, 1024 * 1024);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001389 chip->pcm[pcm_dev] = pcm;
Takashi Iwaie08a0072006-09-07 17:52:14 +02001390 if (chip->pcm_devs < pcm_dev + 1)
1391 chip->pcm_devs = pcm_dev + 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001392
1393 return 0;
1394}
1395
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001396static int __devinit azx_pcm_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001397{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001398 struct hda_codec *codec;
1399 int c, err;
1400 int pcm_dev;
1401
Takashi Iwaid01ce992007-07-27 16:52:19 +02001402 err = snd_hda_build_pcms(chip->bus);
1403 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001404 return err;
1405
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001406 /* create audio PCMs */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001407 pcm_dev = 0;
Matthias Kaehlcke33206e82007-09-17 14:40:04 +02001408 list_for_each_entry(codec, &chip->bus->codec_list, list) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001409 for (c = 0; c < codec->num_pcms; c++) {
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001410 if (codec->pcm_info[c].is_modem)
1411 continue; /* create later */
1412 if (pcm_dev >= AZX_MAX_AUDIO_PCMS) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001413 snd_printk(KERN_ERR SFX
1414 "Too many audio PCMs\n");
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001415 return -EINVAL;
1416 }
Takashi Iwaid01ce992007-07-27 16:52:19 +02001417 err = create_codec_pcm(chip, codec,
1418 &codec->pcm_info[c], pcm_dev);
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001419 if (err < 0)
1420 return err;
1421 pcm_dev++;
1422 }
1423 }
1424
1425 /* create modem PCMs */
1426 pcm_dev = AZX_MAX_AUDIO_PCMS;
Matthias Kaehlcke33206e82007-09-17 14:40:04 +02001427 list_for_each_entry(codec, &chip->bus->codec_list, list) {
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001428 for (c = 0; c < codec->num_pcms; c++) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001429 if (!codec->pcm_info[c].is_modem)
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001430 continue; /* already created */
Takashi Iwaia28f1cd2005-09-07 15:26:56 +02001431 if (pcm_dev >= AZX_MAX_PCMS) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001432 snd_printk(KERN_ERR SFX
1433 "Too many modem PCMs\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001434 return -EINVAL;
1435 }
Takashi Iwaid01ce992007-07-27 16:52:19 +02001436 err = create_codec_pcm(chip, codec,
1437 &codec->pcm_info[c], pcm_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001438 if (err < 0)
1439 return err;
Sasha Khapyorsky6632d192005-09-29 11:48:17 +02001440 chip->pcm[pcm_dev]->dev_class = SNDRV_PCM_CLASS_MODEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001441 pcm_dev++;
1442 }
1443 }
1444 return 0;
1445}
1446
1447/*
1448 * mixer creation - all stuff is implemented in hda module
1449 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001450static int __devinit azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001451{
1452 return snd_hda_build_controls(chip->bus);
1453}
1454
1455
1456/*
1457 * initialize SD streams
1458 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001459static int __devinit azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001460{
1461 int i;
1462
1463 /* initialize each stream (aka device)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001464 * assign the starting bdl address to each stream (device)
1465 * and initialize
Linus Torvalds1da177e2005-04-16 15:20:36 -07001466 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001467 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001468 unsigned int off = sizeof(u32) * (i * AZX_MAX_FRAG * 4);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001469 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001470 azx_dev->bdl = (u32 *)(chip->bdl.area + off);
1471 azx_dev->bdl_addr = chip->bdl.addr + off;
Takashi Iwai929861c2006-08-31 16:55:40 +02001472 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001473 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
1474 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
1475 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
1476 azx_dev->sd_int_sta_mask = 1 << i;
1477 /* stream tag: must be non-zero and unique */
1478 azx_dev->index = i;
1479 azx_dev->stream_tag = i + 1;
1480 }
1481
1482 return 0;
1483}
1484
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001485static int azx_acquire_irq(struct azx *chip, int do_disconnect)
1486{
Takashi Iwai437a5a42006-11-21 12:14:23 +01001487 if (request_irq(chip->pci->irq, azx_interrupt,
1488 chip->msi ? 0 : IRQF_SHARED,
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001489 "HDA Intel", chip)) {
1490 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
1491 "disabling device\n", chip->pci->irq);
1492 if (do_disconnect)
1493 snd_card_disconnect(chip->card);
1494 return -1;
1495 }
1496 chip->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +01001497 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001498 return 0;
1499}
1500
Linus Torvalds1da177e2005-04-16 15:20:36 -07001501
Takashi Iwaicb53c622007-08-10 17:21:45 +02001502static void azx_stop_chip(struct azx *chip)
1503{
Takashi Iwai95e99fd2007-08-13 15:29:04 +02001504 if (!chip->initialized)
Takashi Iwaicb53c622007-08-10 17:21:45 +02001505 return;
1506
1507 /* disable interrupts */
1508 azx_int_disable(chip);
1509 azx_int_clear(chip);
1510
1511 /* disable CORB/RIRB */
1512 azx_free_cmd_io(chip);
1513
1514 /* disable position buffer */
1515 azx_writel(chip, DPLBASE, 0);
1516 azx_writel(chip, DPUBASE, 0);
1517
1518 chip->initialized = 0;
1519}
1520
1521#ifdef CONFIG_SND_HDA_POWER_SAVE
1522/* power-up/down the controller */
1523static void azx_power_notify(struct hda_codec *codec)
1524{
1525 struct azx *chip = codec->bus->private_data;
1526 struct hda_codec *c;
1527 int power_on = 0;
1528
1529 list_for_each_entry(c, &codec->bus->codec_list, list) {
1530 if (c->power_on) {
1531 power_on = 1;
1532 break;
1533 }
1534 }
1535 if (power_on)
1536 azx_init_chip(chip);
Takashi Iwaidee1b662007-08-13 16:10:30 +02001537 else if (chip->running && power_save_controller)
Takashi Iwaicb53c622007-08-10 17:21:45 +02001538 azx_stop_chip(chip);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001539}
1540#endif /* CONFIG_SND_HDA_POWER_SAVE */
1541
Linus Torvalds1da177e2005-04-16 15:20:36 -07001542#ifdef CONFIG_PM
1543/*
1544 * power management
1545 */
Takashi Iwai421a1252005-11-17 16:11:09 +01001546static int azx_suspend(struct pci_dev *pci, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001547{
Takashi Iwai421a1252005-11-17 16:11:09 +01001548 struct snd_card *card = pci_get_drvdata(pci);
1549 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001550 int i;
1551
Takashi Iwai421a1252005-11-17 16:11:09 +01001552 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001553 for (i = 0; i < chip->pcm_devs; i++)
Takashi Iwai421a1252005-11-17 16:11:09 +01001554 snd_pcm_suspend_all(chip->pcm[i]);
Takashi Iwai0b7a2e92007-08-14 15:18:26 +02001555 if (chip->initialized)
1556 snd_hda_suspend(chip->bus, state);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001557 azx_stop_chip(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02001558 if (chip->irq >= 0) {
1559 synchronize_irq(chip->irq);
Takashi Iwai43001c92006-09-08 12:30:03 +02001560 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02001561 chip->irq = -1;
1562 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001563 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02001564 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01001565 pci_disable_device(pci);
1566 pci_save_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02001567 pci_set_power_state(pci, pci_choose_state(pci, state));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001568 return 0;
1569}
1570
Takashi Iwai421a1252005-11-17 16:11:09 +01001571static int azx_resume(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001572{
Takashi Iwai421a1252005-11-17 16:11:09 +01001573 struct snd_card *card = pci_get_drvdata(pci);
1574 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001575
Takashi Iwai30b35392006-10-11 18:52:53 +02001576 pci_set_power_state(pci, PCI_D0);
Takashi Iwai421a1252005-11-17 16:11:09 +01001577 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02001578 if (pci_enable_device(pci) < 0) {
1579 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
1580 "disabling device\n");
1581 snd_card_disconnect(card);
1582 return -EIO;
1583 }
1584 pci_set_master(pci);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001585 if (chip->msi)
1586 if (pci_enable_msi(pci) < 0)
1587 chip->msi = 0;
1588 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02001589 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001590 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02001591
1592 if (snd_hda_codecs_inuse(chip->bus))
1593 azx_init_chip(chip);
1594
Linus Torvalds1da177e2005-04-16 15:20:36 -07001595 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01001596 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001597 return 0;
1598}
1599#endif /* CONFIG_PM */
1600
1601
1602/*
1603 * destructor
1604 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001605static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001606{
Takashi Iwaice43fba2005-05-30 20:33:44 +02001607 if (chip->initialized) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001608 int i;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001609 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001610 azx_stream_stop(chip, &chip->azx_dev[i]);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001611 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001612 }
1613
Stephen Hemminger7376d012006-08-21 19:17:46 +02001614 if (chip->irq >= 0) {
Takashi Iwai30b35392006-10-11 18:52:53 +02001615 synchronize_irq(chip->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001616 free_irq(chip->irq, (void*)chip);
Stephen Hemminger7376d012006-08-21 19:17:46 +02001617 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001618 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02001619 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02001620 if (chip->remap_addr)
1621 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001622
1623 if (chip->bdl.area)
1624 snd_dma_free_pages(&chip->bdl);
1625 if (chip->rb.area)
1626 snd_dma_free_pages(&chip->rb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001627 if (chip->posbuf.area)
1628 snd_dma_free_pages(&chip->posbuf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001629 pci_release_regions(chip->pci);
1630 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001631 kfree(chip->azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001632 kfree(chip);
1633
1634 return 0;
1635}
1636
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001637static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001638{
1639 return azx_free(device->device_data);
1640}
1641
1642/*
Takashi Iwai3372a152007-02-01 15:46:50 +01001643 * white/black-listing for position_fix
1644 */
Ralf Baechle623ec042007-03-13 15:29:47 +01001645static struct snd_pci_quirk position_fix_list[] __devinitdata = {
Takashi Iwai3372a152007-02-01 15:46:50 +01001646 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_NONE),
Takashi Iwai0cb65f22007-08-16 12:32:45 +02001647 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_NONE),
Takashi Iwai3372a152007-02-01 15:46:50 +01001648 {}
1649};
1650
1651static int __devinit check_position_fix(struct azx *chip, int fix)
1652{
1653 const struct snd_pci_quirk *q;
1654
1655 if (fix == POS_FIX_AUTO) {
1656 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
1657 if (q) {
Takashi Iwai669ba272007-08-17 09:17:36 +02001658 printk(KERN_INFO
Takashi Iwai3372a152007-02-01 15:46:50 +01001659 "hda_intel: position_fix set to %d "
1660 "for device %04x:%04x\n",
1661 q->value, q->subvendor, q->subdevice);
1662 return q->value;
1663 }
1664 }
1665 return fix;
1666}
1667
1668/*
Takashi Iwai669ba272007-08-17 09:17:36 +02001669 * black-lists for probe_mask
1670 */
1671static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
1672 /* Thinkpad often breaks the controller communication when accessing
1673 * to the non-working (or non-existing) modem codec slot.
1674 */
1675 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
1676 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
1677 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
1678 {}
1679};
1680
1681static void __devinit check_probe_mask(struct azx *chip)
1682{
1683 const struct snd_pci_quirk *q;
1684
1685 if (probe_mask == -1) {
1686 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
1687 if (q) {
1688 printk(KERN_INFO
1689 "hda_intel: probe_mask set to 0x%x "
1690 "for device %04x:%04x\n",
1691 q->value, q->subvendor, q->subdevice);
1692 probe_mask = q->value;
1693 }
1694 }
1695}
1696
1697
1698/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001699 * constructor
1700 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001701static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
Takashi Iwai606ad752005-11-24 16:03:40 +01001702 int driver_type,
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001703 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001704{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001705 struct azx *chip;
Pavel Machek927fc862006-08-31 17:03:43 +02001706 int err;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001707 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001708 .dev_free = azx_dev_free,
1709 };
1710
1711 *rchip = NULL;
1712
Pavel Machek927fc862006-08-31 17:03:43 +02001713 err = pci_enable_device(pci);
1714 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001715 return err;
1716
Takashi Iwaie560d8d2005-09-09 14:21:46 +02001717 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02001718 if (!chip) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001719 snd_printk(KERN_ERR SFX "cannot allocate chip\n");
1720 pci_disable_device(pci);
1721 return -ENOMEM;
1722 }
1723
1724 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01001725 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001726 chip->card = card;
1727 chip->pci = pci;
1728 chip->irq = -1;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001729 chip->driver_type = driver_type;
Takashi Iwai134a11f2006-11-10 12:08:37 +01001730 chip->msi = enable_msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001731
Takashi Iwai3372a152007-02-01 15:46:50 +01001732 chip->position_fix = check_position_fix(chip, position_fix);
Takashi Iwai669ba272007-08-17 09:17:36 +02001733 check_probe_mask(chip);
Takashi Iwai3372a152007-02-01 15:46:50 +01001734
Takashi Iwai27346162006-01-12 18:28:44 +01001735 chip->single_cmd = single_cmd;
Takashi Iwaic74db862005-05-12 14:26:27 +02001736
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001737#if BITS_PER_LONG != 64
1738 /* Fix up base address on ULI M5461 */
1739 if (chip->driver_type == AZX_DRIVER_ULI) {
1740 u16 tmp3;
1741 pci_read_config_word(pci, 0x40, &tmp3);
1742 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
1743 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
1744 }
1745#endif
1746
Pavel Machek927fc862006-08-31 17:03:43 +02001747 err = pci_request_regions(pci, "ICH HD audio");
1748 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001749 kfree(chip);
1750 pci_disable_device(pci);
1751 return err;
1752 }
1753
Pavel Machek927fc862006-08-31 17:03:43 +02001754 chip->addr = pci_resource_start(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001755 chip->remap_addr = ioremap_nocache(chip->addr, pci_resource_len(pci,0));
1756 if (chip->remap_addr == NULL) {
1757 snd_printk(KERN_ERR SFX "ioremap error\n");
1758 err = -ENXIO;
1759 goto errout;
1760 }
1761
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001762 if (chip->msi)
1763 if (pci_enable_msi(pci) < 0)
1764 chip->msi = 0;
Stephen Hemminger7376d012006-08-21 19:17:46 +02001765
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001766 if (azx_acquire_irq(chip, 0) < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001767 err = -EBUSY;
1768 goto errout;
1769 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001770
1771 pci_set_master(pci);
1772 synchronize_irq(chip->irq);
1773
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001774 switch (chip->driver_type) {
1775 case AZX_DRIVER_ULI:
1776 chip->playback_streams = ULI_NUM_PLAYBACK;
1777 chip->capture_streams = ULI_NUM_CAPTURE;
1778 chip->playback_index_offset = ULI_PLAYBACK_INDEX;
1779 chip->capture_index_offset = ULI_CAPTURE_INDEX;
1780 break;
Felix Kuehling778b6e12006-05-17 11:22:21 +02001781 case AZX_DRIVER_ATIHDMI:
1782 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
1783 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
1784 chip->playback_index_offset = ATIHDMI_PLAYBACK_INDEX;
1785 chip->capture_index_offset = ATIHDMI_CAPTURE_INDEX;
1786 break;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001787 default:
1788 chip->playback_streams = ICH6_NUM_PLAYBACK;
1789 chip->capture_streams = ICH6_NUM_CAPTURE;
1790 chip->playback_index_offset = ICH6_PLAYBACK_INDEX;
1791 chip->capture_index_offset = ICH6_CAPTURE_INDEX;
1792 break;
1793 }
1794 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwaid01ce992007-07-27 16:52:19 +02001795 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
1796 GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02001797 if (!chip->azx_dev) {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001798 snd_printk(KERN_ERR "cannot malloc azx_dev\n");
1799 goto errout;
1800 }
1801
Linus Torvalds1da177e2005-04-16 15:20:36 -07001802 /* allocate memory for the BDL for each stream */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001803 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
1804 snd_dma_pci_data(chip->pci),
1805 BDL_SIZE, &chip->bdl);
1806 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001807 snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
1808 goto errout;
1809 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001810 /* allocate memory for the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001811 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
1812 snd_dma_pci_data(chip->pci),
1813 chip->num_streams * 8, &chip->posbuf);
1814 if (err < 0) {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001815 snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
1816 goto errout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001817 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001818 /* allocate CORB/RIRB */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001819 if (!chip->single_cmd) {
1820 err = azx_alloc_cmd_io(chip);
1821 if (err < 0)
Takashi Iwai27346162006-01-12 18:28:44 +01001822 goto errout;
Takashi Iwaid01ce992007-07-27 16:52:19 +02001823 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001824
1825 /* initialize streams */
1826 azx_init_stream(chip);
1827
1828 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02001829 azx_init_pci(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001830 azx_init_chip(chip);
1831
1832 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02001833 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001834 snd_printk(KERN_ERR SFX "no codecs found!\n");
1835 err = -ENODEV;
1836 goto errout;
1837 }
1838
Takashi Iwaid01ce992007-07-27 16:52:19 +02001839 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
1840 if (err <0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001841 snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
1842 goto errout;
1843 }
1844
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001845 strcpy(card->driver, "HDA-Intel");
1846 strcpy(card->shortname, driver_short_names[chip->driver_type]);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001847 sprintf(card->longname, "%s at 0x%lx irq %i",
1848 card->shortname, chip->addr, chip->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001849
Linus Torvalds1da177e2005-04-16 15:20:36 -07001850 *rchip = chip;
1851 return 0;
1852
1853 errout:
1854 azx_free(chip);
1855 return err;
1856}
1857
Takashi Iwaicb53c622007-08-10 17:21:45 +02001858static void power_down_all_codecs(struct azx *chip)
1859{
1860#ifdef CONFIG_SND_HDA_POWER_SAVE
1861 /* The codecs were powered up in snd_hda_codec_new().
1862 * Now all initialization done, so turn them down if possible
1863 */
1864 struct hda_codec *codec;
1865 list_for_each_entry(codec, &chip->bus->codec_list, list) {
1866 snd_hda_power_down(codec);
1867 }
1868#endif
1869}
1870
Takashi Iwaid01ce992007-07-27 16:52:19 +02001871static int __devinit azx_probe(struct pci_dev *pci,
1872 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001873{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001874 struct snd_card *card;
1875 struct azx *chip;
Pavel Machek927fc862006-08-31 17:03:43 +02001876 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001877
Clemens Ladischb7fe4622005-10-04 08:46:51 +02001878 card = snd_card_new(index, id, THIS_MODULE, 0);
Pavel Machek927fc862006-08-31 17:03:43 +02001879 if (!card) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001880 snd_printk(KERN_ERR SFX "Error creating card!\n");
1881 return -ENOMEM;
1882 }
1883
Pavel Machek927fc862006-08-31 17:03:43 +02001884 err = azx_create(card, pci, pci_id->driver_data, &chip);
1885 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001886 snd_card_free(card);
1887 return err;
1888 }
Takashi Iwai421a1252005-11-17 16:11:09 +01001889 card->private_data = chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001890
Linus Torvalds1da177e2005-04-16 15:20:36 -07001891 /* create codec instances */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001892 err = azx_codec_create(chip, model);
1893 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001894 snd_card_free(card);
1895 return err;
1896 }
1897
1898 /* create PCM streams */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001899 err = azx_pcm_create(chip);
1900 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001901 snd_card_free(card);
1902 return err;
1903 }
1904
1905 /* create mixer controls */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001906 err = azx_mixer_create(chip);
1907 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001908 snd_card_free(card);
1909 return err;
1910 }
1911
Linus Torvalds1da177e2005-04-16 15:20:36 -07001912 snd_card_set_dev(card, &pci->dev);
1913
Takashi Iwaid01ce992007-07-27 16:52:19 +02001914 err = snd_card_register(card);
1915 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001916 snd_card_free(card);
1917 return err;
1918 }
1919
1920 pci_set_drvdata(pci, card);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001921 chip->running = 1;
1922 power_down_all_codecs(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001923
1924 return err;
1925}
1926
1927static void __devexit azx_remove(struct pci_dev *pci)
1928{
1929 snd_card_free(pci_get_drvdata(pci));
1930 pci_set_drvdata(pci, NULL);
1931}
1932
1933/* PCI IDs */
Takashi Iwaif40b6892006-07-05 16:51:05 +02001934static struct pci_device_id azx_ids[] = {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001935 { 0x8086, 0x2668, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH6 */
1936 { 0x8086, 0x27d8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH7 */
1937 { 0x8086, 0x269a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ESB2 */
Jason Gastond2981392006-01-10 11:07:37 +01001938 { 0x8086, 0x284b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH8 */
Jason Gastonf9cc8a82006-11-22 11:53:52 +01001939 { 0x8086, 0x293e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH9 */
1940 { 0x8086, 0x293f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH9 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001941 { 0x1002, 0x437b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATI }, /* ATI SB450 */
Felix Kuehling89be83f2006-03-31 12:33:59 +02001942 { 0x1002, 0x4383, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATI }, /* ATI SB600 */
Felix Kuehling778b6e12006-05-17 11:22:21 +02001943 { 0x1002, 0x793b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS600 HDMI */
Felix Kuehling5b15c952006-10-16 12:49:47 +02001944 { 0x1002, 0x7919, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS690 HDMI */
Wolke Liue6db1112007-04-27 12:20:57 +02001945 { 0x1002, 0x960c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS780 HDMI */
1946 { 0x1002, 0xaa00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI R600 HDMI */
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +01001947 { 0x1002, 0xaa08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV630 HDMI */
1948 { 0x1002, 0xaa10, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV610 HDMI */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001949 { 0x1106, 0x3288, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_VIA }, /* VIA VT8251/VT8237A */
1950 { 0x1039, 0x7502, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_SIS }, /* SIS966 */
1951 { 0x10b9, 0x5461, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ULI }, /* ULI M5461 */
Peer Chen5b005a02006-10-31 15:33:42 +01001952 { 0x10de, 0x026c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP51 */
1953 { 0x10de, 0x0371, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP55 */
1954 { 0x10de, 0x03e4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP61 */
1955 { 0x10de, 0x03f0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP61 */
1956 { 0x10de, 0x044a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP65 */
1957 { 0x10de, 0x044b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP65 */
1958 { 0x10de, 0x055c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP67 */
1959 { 0x10de, 0x055d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP67 */
Peer Chen15cc4452007-06-08 13:55:10 +02001960 { 0x10de, 0x07fc, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP73 */
1961 { 0x10de, 0x07fd, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP73 */
1962 { 0x10de, 0x0774, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
1963 { 0x10de, 0x0775, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
1964 { 0x10de, 0x0776, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
1965 { 0x10de, 0x0777, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
Peer Chenc1071062007-09-21 18:20:25 +02001966 { 0x10de, 0x0ac0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP79 */
1967 { 0x10de, 0x0ac1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP79 */
1968 { 0x10de, 0x0ac2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP79 */
1969 { 0x10de, 0x0ac3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP79 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001970 { 0, }
1971};
1972MODULE_DEVICE_TABLE(pci, azx_ids);
1973
1974/* pci_driver definition */
1975static struct pci_driver driver = {
1976 .name = "HDA Intel",
1977 .id_table = azx_ids,
1978 .probe = azx_probe,
1979 .remove = __devexit_p(azx_remove),
Takashi Iwai421a1252005-11-17 16:11:09 +01001980#ifdef CONFIG_PM
1981 .suspend = azx_suspend,
1982 .resume = azx_resume,
1983#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001984};
1985
1986static int __init alsa_card_azx_init(void)
1987{
Takashi Iwai01d25d42005-04-11 16:58:24 +02001988 return pci_register_driver(&driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001989}
1990
1991static void __exit alsa_card_azx_exit(void)
1992{
1993 pci_unregister_driver(&driver);
1994}
1995
1996module_init(alsa_card_azx_init)
1997module_exit(alsa_card_azx_exit)