Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 1 | /* |
| 2 | * Copyright © 2012 Intel Corporation |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS |
| 21 | * IN THE SOFTWARE. |
| 22 | * |
| 23 | * Authors: |
| 24 | * Eugeni Dodonov <eugeni.dodonov@intel.com> |
| 25 | * |
| 26 | */ |
| 27 | |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 28 | #include <linux/cpufreq.h> |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 29 | #include "i915_drv.h" |
| 30 | #include "intel_drv.h" |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 31 | #include "../../../platform/x86/intel_ips.h" |
| 32 | #include <linux/module.h> |
Eugeni Dodonov | 85208be | 2012-04-16 22:20:34 -0300 | [diff] [blame] | 33 | |
Ben Widawsky | dc39fff | 2013-10-18 12:32:07 -0700 | [diff] [blame] | 34 | /** |
| 35 | * RC6 is a special power stage which allows the GPU to enter an very |
| 36 | * low-voltage mode when idle, using down to 0V while at this stage. This |
| 37 | * stage is entered automatically when the GPU is idle when RC6 support is |
| 38 | * enabled, and as soon as new workload arises GPU wakes up automatically as well. |
| 39 | * |
| 40 | * There are different RC6 modes available in Intel GPU, which differentiate |
| 41 | * among each other with the latency required to enter and leave RC6 and |
| 42 | * voltage consumed by the GPU in different states. |
| 43 | * |
| 44 | * The combination of the following flags define which states GPU is allowed |
| 45 | * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and |
| 46 | * RC6pp is deepest RC6. Their support by hardware varies according to the |
| 47 | * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one |
| 48 | * which brings the most power savings; deeper states save more power, but |
| 49 | * require higher latency to switch to and wake up. |
| 50 | */ |
| 51 | #define INTEL_RC6_ENABLE (1<<0) |
| 52 | #define INTEL_RC6p_ENABLE (1<<1) |
| 53 | #define INTEL_RC6pp_ENABLE (1<<2) |
| 54 | |
Imre Deak | a82abe4 | 2015-03-27 14:00:04 +0200 | [diff] [blame] | 55 | static void bxt_init_clock_gating(struct drm_device *dev) |
| 56 | { |
Imre Deak | 32608ca | 2015-03-11 11:10:27 +0200 | [diff] [blame] | 57 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 58 | |
Nick Hoath | a754615 | 2015-06-29 14:07:32 +0100 | [diff] [blame] | 59 | /* WaDisableSDEUnitClockGating:bxt */ |
| 60 | I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) | |
| 61 | GEN8_SDEUNIT_CLOCK_GATE_DISABLE); |
| 62 | |
Imre Deak | 32608ca | 2015-03-11 11:10:27 +0200 | [diff] [blame] | 63 | /* |
| 64 | * FIXME: |
Ben Widawsky | 868434c | 2015-03-11 10:49:32 +0200 | [diff] [blame] | 65 | * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only. |
Imre Deak | 32608ca | 2015-03-11 11:10:27 +0200 | [diff] [blame] | 66 | */ |
Imre Deak | 32608ca | 2015-03-11 11:10:27 +0200 | [diff] [blame] | 67 | I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) | |
Ben Widawsky | 868434c | 2015-03-11 10:49:32 +0200 | [diff] [blame] | 68 | GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ); |
Imre Deak | d965e7a | 2015-12-01 10:23:52 +0200 | [diff] [blame] | 69 | |
| 70 | /* |
| 71 | * Wa: Backlight PWM may stop in the asserted state, causing backlight |
| 72 | * to stay fully on. |
| 73 | */ |
| 74 | if (IS_BXT_REVID(dev_priv, BXT_REVID_B0, REVID_FOREVER)) |
| 75 | I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) | |
| 76 | PWM1_GATING_DIS | PWM2_GATING_DIS); |
Imre Deak | a82abe4 | 2015-03-27 14:00:04 +0200 | [diff] [blame] | 77 | } |
| 78 | |
Daniel Vetter | c921aba | 2012-04-26 23:28:17 +0200 | [diff] [blame] | 79 | static void i915_pineview_get_mem_freq(struct drm_device *dev) |
| 80 | { |
Jani Nikula | 50227e1 | 2014-03-31 14:27:21 +0300 | [diff] [blame] | 81 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | c921aba | 2012-04-26 23:28:17 +0200 | [diff] [blame] | 82 | u32 tmp; |
| 83 | |
| 84 | tmp = I915_READ(CLKCFG); |
| 85 | |
| 86 | switch (tmp & CLKCFG_FSB_MASK) { |
| 87 | case CLKCFG_FSB_533: |
| 88 | dev_priv->fsb_freq = 533; /* 133*4 */ |
| 89 | break; |
| 90 | case CLKCFG_FSB_800: |
| 91 | dev_priv->fsb_freq = 800; /* 200*4 */ |
| 92 | break; |
| 93 | case CLKCFG_FSB_667: |
| 94 | dev_priv->fsb_freq = 667; /* 167*4 */ |
| 95 | break; |
| 96 | case CLKCFG_FSB_400: |
| 97 | dev_priv->fsb_freq = 400; /* 100*4 */ |
| 98 | break; |
| 99 | } |
| 100 | |
| 101 | switch (tmp & CLKCFG_MEM_MASK) { |
| 102 | case CLKCFG_MEM_533: |
| 103 | dev_priv->mem_freq = 533; |
| 104 | break; |
| 105 | case CLKCFG_MEM_667: |
| 106 | dev_priv->mem_freq = 667; |
| 107 | break; |
| 108 | case CLKCFG_MEM_800: |
| 109 | dev_priv->mem_freq = 800; |
| 110 | break; |
| 111 | } |
| 112 | |
| 113 | /* detect pineview DDR3 setting */ |
| 114 | tmp = I915_READ(CSHRDDR3CTL); |
| 115 | dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0; |
| 116 | } |
| 117 | |
| 118 | static void i915_ironlake_get_mem_freq(struct drm_device *dev) |
| 119 | { |
Jani Nikula | 50227e1 | 2014-03-31 14:27:21 +0300 | [diff] [blame] | 120 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | c921aba | 2012-04-26 23:28:17 +0200 | [diff] [blame] | 121 | u16 ddrpll, csipll; |
| 122 | |
| 123 | ddrpll = I915_READ16(DDRMPLL1); |
| 124 | csipll = I915_READ16(CSIPLL0); |
| 125 | |
| 126 | switch (ddrpll & 0xff) { |
| 127 | case 0xc: |
| 128 | dev_priv->mem_freq = 800; |
| 129 | break; |
| 130 | case 0x10: |
| 131 | dev_priv->mem_freq = 1066; |
| 132 | break; |
| 133 | case 0x14: |
| 134 | dev_priv->mem_freq = 1333; |
| 135 | break; |
| 136 | case 0x18: |
| 137 | dev_priv->mem_freq = 1600; |
| 138 | break; |
| 139 | default: |
| 140 | DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n", |
| 141 | ddrpll & 0xff); |
| 142 | dev_priv->mem_freq = 0; |
| 143 | break; |
| 144 | } |
| 145 | |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 146 | dev_priv->ips.r_t = dev_priv->mem_freq; |
Daniel Vetter | c921aba | 2012-04-26 23:28:17 +0200 | [diff] [blame] | 147 | |
| 148 | switch (csipll & 0x3ff) { |
| 149 | case 0x00c: |
| 150 | dev_priv->fsb_freq = 3200; |
| 151 | break; |
| 152 | case 0x00e: |
| 153 | dev_priv->fsb_freq = 3733; |
| 154 | break; |
| 155 | case 0x010: |
| 156 | dev_priv->fsb_freq = 4266; |
| 157 | break; |
| 158 | case 0x012: |
| 159 | dev_priv->fsb_freq = 4800; |
| 160 | break; |
| 161 | case 0x014: |
| 162 | dev_priv->fsb_freq = 5333; |
| 163 | break; |
| 164 | case 0x016: |
| 165 | dev_priv->fsb_freq = 5866; |
| 166 | break; |
| 167 | case 0x018: |
| 168 | dev_priv->fsb_freq = 6400; |
| 169 | break; |
| 170 | default: |
| 171 | DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n", |
| 172 | csipll & 0x3ff); |
| 173 | dev_priv->fsb_freq = 0; |
| 174 | break; |
| 175 | } |
| 176 | |
| 177 | if (dev_priv->fsb_freq == 3200) { |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 178 | dev_priv->ips.c_m = 0; |
Daniel Vetter | c921aba | 2012-04-26 23:28:17 +0200 | [diff] [blame] | 179 | } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) { |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 180 | dev_priv->ips.c_m = 1; |
Daniel Vetter | c921aba | 2012-04-26 23:28:17 +0200 | [diff] [blame] | 181 | } else { |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 182 | dev_priv->ips.c_m = 2; |
Daniel Vetter | c921aba | 2012-04-26 23:28:17 +0200 | [diff] [blame] | 183 | } |
| 184 | } |
| 185 | |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 186 | static const struct cxsr_latency cxsr_latency_table[] = { |
| 187 | {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */ |
| 188 | {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */ |
| 189 | {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */ |
| 190 | {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */ |
| 191 | {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */ |
| 192 | |
| 193 | {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */ |
| 194 | {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */ |
| 195 | {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */ |
| 196 | {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */ |
| 197 | {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */ |
| 198 | |
| 199 | {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */ |
| 200 | {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */ |
| 201 | {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */ |
| 202 | {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */ |
| 203 | {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */ |
| 204 | |
| 205 | {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */ |
| 206 | {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */ |
| 207 | {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */ |
| 208 | {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */ |
| 209 | {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */ |
| 210 | |
| 211 | {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */ |
| 212 | {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */ |
| 213 | {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */ |
| 214 | {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */ |
| 215 | {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */ |
| 216 | |
| 217 | {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */ |
| 218 | {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */ |
| 219 | {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */ |
| 220 | {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */ |
| 221 | {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */ |
| 222 | }; |
| 223 | |
Daniel Vetter | 63c6227 | 2012-04-21 23:17:55 +0200 | [diff] [blame] | 224 | static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 225 | int is_ddr3, |
| 226 | int fsb, |
| 227 | int mem) |
| 228 | { |
| 229 | const struct cxsr_latency *latency; |
| 230 | int i; |
| 231 | |
| 232 | if (fsb == 0 || mem == 0) |
| 233 | return NULL; |
| 234 | |
| 235 | for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) { |
| 236 | latency = &cxsr_latency_table[i]; |
| 237 | if (is_desktop == latency->is_desktop && |
| 238 | is_ddr3 == latency->is_ddr3 && |
| 239 | fsb == latency->fsb_freq && mem == latency->mem_freq) |
| 240 | return latency; |
| 241 | } |
| 242 | |
| 243 | DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n"); |
| 244 | |
| 245 | return NULL; |
| 246 | } |
| 247 | |
Ville Syrjälä | fc1ac8d | 2015-03-05 21:19:52 +0200 | [diff] [blame] | 248 | static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable) |
| 249 | { |
| 250 | u32 val; |
| 251 | |
| 252 | mutex_lock(&dev_priv->rps.hw_lock); |
| 253 | |
| 254 | val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2); |
| 255 | if (enable) |
| 256 | val &= ~FORCE_DDR_HIGH_FREQ; |
| 257 | else |
| 258 | val |= FORCE_DDR_HIGH_FREQ; |
| 259 | val &= ~FORCE_DDR_LOW_FREQ; |
| 260 | val |= FORCE_DDR_FREQ_REQ_ACK; |
| 261 | vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val); |
| 262 | |
| 263 | if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) & |
| 264 | FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) |
| 265 | DRM_ERROR("timed out waiting for Punit DDR DVFS request\n"); |
| 266 | |
| 267 | mutex_unlock(&dev_priv->rps.hw_lock); |
| 268 | } |
| 269 | |
Ville Syrjälä | cfb4141 | 2015-03-05 21:19:51 +0200 | [diff] [blame] | 270 | static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable) |
| 271 | { |
| 272 | u32 val; |
| 273 | |
| 274 | mutex_lock(&dev_priv->rps.hw_lock); |
| 275 | |
| 276 | val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ); |
| 277 | if (enable) |
| 278 | val |= DSP_MAXFIFO_PM5_ENABLE; |
| 279 | else |
| 280 | val &= ~DSP_MAXFIFO_PM5_ENABLE; |
| 281 | vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val); |
| 282 | |
| 283 | mutex_unlock(&dev_priv->rps.hw_lock); |
| 284 | } |
| 285 | |
Ville Syrjälä | f499896 | 2015-03-10 17:02:21 +0200 | [diff] [blame] | 286 | #define FW_WM(value, plane) \ |
| 287 | (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK) |
| 288 | |
Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 289 | void intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable) |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 290 | { |
Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 291 | struct drm_device *dev = dev_priv->dev; |
| 292 | u32 val; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 293 | |
Wayne Boyer | 666a453 | 2015-12-09 12:29:35 -0800 | [diff] [blame] | 294 | if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) { |
Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 295 | I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0); |
Ville Syrjälä | a7a6c49 | 2015-06-24 22:00:01 +0300 | [diff] [blame] | 296 | POSTING_READ(FW_BLC_SELF_VLV); |
Ville Syrjälä | 852eb00 | 2015-06-24 22:00:07 +0300 | [diff] [blame] | 297 | dev_priv->wm.vlv.cxsr = enable; |
Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 298 | } else if (IS_G4X(dev) || IS_CRESTLINE(dev)) { |
| 299 | I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0); |
Ville Syrjälä | a7a6c49 | 2015-06-24 22:00:01 +0300 | [diff] [blame] | 300 | POSTING_READ(FW_BLC_SELF); |
Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 301 | } else if (IS_PINEVIEW(dev)) { |
| 302 | val = I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN; |
| 303 | val |= enable ? PINEVIEW_SELF_REFRESH_EN : 0; |
| 304 | I915_WRITE(DSPFW3, val); |
Ville Syrjälä | a7a6c49 | 2015-06-24 22:00:01 +0300 | [diff] [blame] | 305 | POSTING_READ(DSPFW3); |
Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 306 | } else if (IS_I945G(dev) || IS_I945GM(dev)) { |
| 307 | val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) : |
| 308 | _MASKED_BIT_DISABLE(FW_BLC_SELF_EN); |
| 309 | I915_WRITE(FW_BLC_SELF, val); |
Ville Syrjälä | a7a6c49 | 2015-06-24 22:00:01 +0300 | [diff] [blame] | 310 | POSTING_READ(FW_BLC_SELF); |
Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 311 | } else if (IS_I915GM(dev)) { |
| 312 | val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) : |
| 313 | _MASKED_BIT_DISABLE(INSTPM_SELF_EN); |
| 314 | I915_WRITE(INSTPM, val); |
Ville Syrjälä | a7a6c49 | 2015-06-24 22:00:01 +0300 | [diff] [blame] | 315 | POSTING_READ(INSTPM); |
Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 316 | } else { |
| 317 | return; |
| 318 | } |
| 319 | |
| 320 | DRM_DEBUG_KMS("memory self-refresh is %s\n", |
| 321 | enable ? "enabled" : "disabled"); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 322 | } |
| 323 | |
Ville Syrjälä | fc1ac8d | 2015-03-05 21:19:52 +0200 | [diff] [blame] | 324 | |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 325 | /* |
| 326 | * Latency for FIFO fetches is dependent on several factors: |
| 327 | * - memory configuration (speed, channels) |
| 328 | * - chipset |
| 329 | * - current MCH state |
| 330 | * It can be fairly high in some situations, so here we assume a fairly |
| 331 | * pessimal value. It's a tradeoff between extra memory fetches (if we |
| 332 | * set this value too high, the FIFO will fetch frequently to stay full) |
| 333 | * and power consumption (set it too low to save power and we might see |
| 334 | * FIFO underruns and display "flicker"). |
| 335 | * |
| 336 | * A value of 5us seems to be a good balance; safe for very low end |
| 337 | * platforms but not overly aggressive on lower latency configs. |
| 338 | */ |
Chris Wilson | 5aef600 | 2014-09-03 11:56:07 +0100 | [diff] [blame] | 339 | static const int pessimal_latency_ns = 5000; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 340 | |
Ville Syrjälä | b500472 | 2015-03-05 21:19:47 +0200 | [diff] [blame] | 341 | #define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \ |
| 342 | ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8)) |
| 343 | |
| 344 | static int vlv_get_fifo_size(struct drm_device *dev, |
| 345 | enum pipe pipe, int plane) |
| 346 | { |
| 347 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 348 | int sprite0_start, sprite1_start, size; |
| 349 | |
| 350 | switch (pipe) { |
| 351 | uint32_t dsparb, dsparb2, dsparb3; |
| 352 | case PIPE_A: |
| 353 | dsparb = I915_READ(DSPARB); |
| 354 | dsparb2 = I915_READ(DSPARB2); |
| 355 | sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0); |
| 356 | sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4); |
| 357 | break; |
| 358 | case PIPE_B: |
| 359 | dsparb = I915_READ(DSPARB); |
| 360 | dsparb2 = I915_READ(DSPARB2); |
| 361 | sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8); |
| 362 | sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12); |
| 363 | break; |
| 364 | case PIPE_C: |
| 365 | dsparb2 = I915_READ(DSPARB2); |
| 366 | dsparb3 = I915_READ(DSPARB3); |
| 367 | sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16); |
| 368 | sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20); |
| 369 | break; |
| 370 | default: |
| 371 | return 0; |
| 372 | } |
| 373 | |
| 374 | switch (plane) { |
| 375 | case 0: |
| 376 | size = sprite0_start; |
| 377 | break; |
| 378 | case 1: |
| 379 | size = sprite1_start - sprite0_start; |
| 380 | break; |
| 381 | case 2: |
| 382 | size = 512 - 1 - sprite1_start; |
| 383 | break; |
| 384 | default: |
| 385 | return 0; |
| 386 | } |
| 387 | |
| 388 | DRM_DEBUG_KMS("Pipe %c %s %c FIFO size: %d\n", |
| 389 | pipe_name(pipe), plane == 0 ? "primary" : "sprite", |
| 390 | plane == 0 ? plane_name(pipe) : sprite_name(pipe, plane - 1), |
| 391 | size); |
| 392 | |
| 393 | return size; |
| 394 | } |
| 395 | |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 396 | static int i9xx_get_fifo_size(struct drm_device *dev, int plane) |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 397 | { |
| 398 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 399 | uint32_t dsparb = I915_READ(DSPARB); |
| 400 | int size; |
| 401 | |
| 402 | size = dsparb & 0x7f; |
| 403 | if (plane) |
| 404 | size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size; |
| 405 | |
| 406 | DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb, |
| 407 | plane ? "B" : "A", size); |
| 408 | |
| 409 | return size; |
| 410 | } |
| 411 | |
Daniel Vetter | feb56b9 | 2013-12-14 20:38:30 -0200 | [diff] [blame] | 412 | static int i830_get_fifo_size(struct drm_device *dev, int plane) |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 413 | { |
| 414 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 415 | uint32_t dsparb = I915_READ(DSPARB); |
| 416 | int size; |
| 417 | |
| 418 | size = dsparb & 0x1ff; |
| 419 | if (plane) |
| 420 | size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size; |
| 421 | size >>= 1; /* Convert to cachelines */ |
| 422 | |
| 423 | DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb, |
| 424 | plane ? "B" : "A", size); |
| 425 | |
| 426 | return size; |
| 427 | } |
| 428 | |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 429 | static int i845_get_fifo_size(struct drm_device *dev, int plane) |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 430 | { |
| 431 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 432 | uint32_t dsparb = I915_READ(DSPARB); |
| 433 | int size; |
| 434 | |
| 435 | size = dsparb & 0x7f; |
| 436 | size >>= 2; /* Convert to cachelines */ |
| 437 | |
| 438 | DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb, |
| 439 | plane ? "B" : "A", |
| 440 | size); |
| 441 | |
| 442 | return size; |
| 443 | } |
| 444 | |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 445 | /* Pineview has different values for various configs */ |
| 446 | static const struct intel_watermark_params pineview_display_wm = { |
Ville Syrjälä | e0f0273 | 2014-06-05 19:15:50 +0300 | [diff] [blame] | 447 | .fifo_size = PINEVIEW_DISPLAY_FIFO, |
| 448 | .max_wm = PINEVIEW_MAX_WM, |
| 449 | .default_wm = PINEVIEW_DFT_WM, |
| 450 | .guard_size = PINEVIEW_GUARD_WM, |
| 451 | .cacheline_size = PINEVIEW_FIFO_LINE_SIZE, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 452 | }; |
| 453 | static const struct intel_watermark_params pineview_display_hplloff_wm = { |
Ville Syrjälä | e0f0273 | 2014-06-05 19:15:50 +0300 | [diff] [blame] | 454 | .fifo_size = PINEVIEW_DISPLAY_FIFO, |
| 455 | .max_wm = PINEVIEW_MAX_WM, |
| 456 | .default_wm = PINEVIEW_DFT_HPLLOFF_WM, |
| 457 | .guard_size = PINEVIEW_GUARD_WM, |
| 458 | .cacheline_size = PINEVIEW_FIFO_LINE_SIZE, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 459 | }; |
| 460 | static const struct intel_watermark_params pineview_cursor_wm = { |
Ville Syrjälä | e0f0273 | 2014-06-05 19:15:50 +0300 | [diff] [blame] | 461 | .fifo_size = PINEVIEW_CURSOR_FIFO, |
| 462 | .max_wm = PINEVIEW_CURSOR_MAX_WM, |
| 463 | .default_wm = PINEVIEW_CURSOR_DFT_WM, |
| 464 | .guard_size = PINEVIEW_CURSOR_GUARD_WM, |
| 465 | .cacheline_size = PINEVIEW_FIFO_LINE_SIZE, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 466 | }; |
| 467 | static const struct intel_watermark_params pineview_cursor_hplloff_wm = { |
Ville Syrjälä | e0f0273 | 2014-06-05 19:15:50 +0300 | [diff] [blame] | 468 | .fifo_size = PINEVIEW_CURSOR_FIFO, |
| 469 | .max_wm = PINEVIEW_CURSOR_MAX_WM, |
| 470 | .default_wm = PINEVIEW_CURSOR_DFT_WM, |
| 471 | .guard_size = PINEVIEW_CURSOR_GUARD_WM, |
| 472 | .cacheline_size = PINEVIEW_FIFO_LINE_SIZE, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 473 | }; |
| 474 | static const struct intel_watermark_params g4x_wm_info = { |
Ville Syrjälä | e0f0273 | 2014-06-05 19:15:50 +0300 | [diff] [blame] | 475 | .fifo_size = G4X_FIFO_SIZE, |
| 476 | .max_wm = G4X_MAX_WM, |
| 477 | .default_wm = G4X_MAX_WM, |
| 478 | .guard_size = 2, |
| 479 | .cacheline_size = G4X_FIFO_LINE_SIZE, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 480 | }; |
| 481 | static const struct intel_watermark_params g4x_cursor_wm_info = { |
Ville Syrjälä | e0f0273 | 2014-06-05 19:15:50 +0300 | [diff] [blame] | 482 | .fifo_size = I965_CURSOR_FIFO, |
| 483 | .max_wm = I965_CURSOR_MAX_WM, |
| 484 | .default_wm = I965_CURSOR_DFT_WM, |
| 485 | .guard_size = 2, |
| 486 | .cacheline_size = G4X_FIFO_LINE_SIZE, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 487 | }; |
| 488 | static const struct intel_watermark_params valleyview_wm_info = { |
Ville Syrjälä | e0f0273 | 2014-06-05 19:15:50 +0300 | [diff] [blame] | 489 | .fifo_size = VALLEYVIEW_FIFO_SIZE, |
| 490 | .max_wm = VALLEYVIEW_MAX_WM, |
| 491 | .default_wm = VALLEYVIEW_MAX_WM, |
| 492 | .guard_size = 2, |
| 493 | .cacheline_size = G4X_FIFO_LINE_SIZE, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 494 | }; |
| 495 | static const struct intel_watermark_params valleyview_cursor_wm_info = { |
Ville Syrjälä | e0f0273 | 2014-06-05 19:15:50 +0300 | [diff] [blame] | 496 | .fifo_size = I965_CURSOR_FIFO, |
| 497 | .max_wm = VALLEYVIEW_CURSOR_MAX_WM, |
| 498 | .default_wm = I965_CURSOR_DFT_WM, |
| 499 | .guard_size = 2, |
| 500 | .cacheline_size = G4X_FIFO_LINE_SIZE, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 501 | }; |
| 502 | static const struct intel_watermark_params i965_cursor_wm_info = { |
Ville Syrjälä | e0f0273 | 2014-06-05 19:15:50 +0300 | [diff] [blame] | 503 | .fifo_size = I965_CURSOR_FIFO, |
| 504 | .max_wm = I965_CURSOR_MAX_WM, |
| 505 | .default_wm = I965_CURSOR_DFT_WM, |
| 506 | .guard_size = 2, |
| 507 | .cacheline_size = I915_FIFO_LINE_SIZE, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 508 | }; |
| 509 | static const struct intel_watermark_params i945_wm_info = { |
Ville Syrjälä | e0f0273 | 2014-06-05 19:15:50 +0300 | [diff] [blame] | 510 | .fifo_size = I945_FIFO_SIZE, |
| 511 | .max_wm = I915_MAX_WM, |
| 512 | .default_wm = 1, |
| 513 | .guard_size = 2, |
| 514 | .cacheline_size = I915_FIFO_LINE_SIZE, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 515 | }; |
| 516 | static const struct intel_watermark_params i915_wm_info = { |
Ville Syrjälä | e0f0273 | 2014-06-05 19:15:50 +0300 | [diff] [blame] | 517 | .fifo_size = I915_FIFO_SIZE, |
| 518 | .max_wm = I915_MAX_WM, |
| 519 | .default_wm = 1, |
| 520 | .guard_size = 2, |
| 521 | .cacheline_size = I915_FIFO_LINE_SIZE, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 522 | }; |
Ville Syrjälä | 9d53910 | 2014-08-15 01:21:53 +0300 | [diff] [blame] | 523 | static const struct intel_watermark_params i830_a_wm_info = { |
Ville Syrjälä | e0f0273 | 2014-06-05 19:15:50 +0300 | [diff] [blame] | 524 | .fifo_size = I855GM_FIFO_SIZE, |
| 525 | .max_wm = I915_MAX_WM, |
| 526 | .default_wm = 1, |
| 527 | .guard_size = 2, |
| 528 | .cacheline_size = I830_FIFO_LINE_SIZE, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 529 | }; |
Ville Syrjälä | 9d53910 | 2014-08-15 01:21:53 +0300 | [diff] [blame] | 530 | static const struct intel_watermark_params i830_bc_wm_info = { |
| 531 | .fifo_size = I855GM_FIFO_SIZE, |
| 532 | .max_wm = I915_MAX_WM/2, |
| 533 | .default_wm = 1, |
| 534 | .guard_size = 2, |
| 535 | .cacheline_size = I830_FIFO_LINE_SIZE, |
| 536 | }; |
Daniel Vetter | feb56b9 | 2013-12-14 20:38:30 -0200 | [diff] [blame] | 537 | static const struct intel_watermark_params i845_wm_info = { |
Ville Syrjälä | e0f0273 | 2014-06-05 19:15:50 +0300 | [diff] [blame] | 538 | .fifo_size = I830_FIFO_SIZE, |
| 539 | .max_wm = I915_MAX_WM, |
| 540 | .default_wm = 1, |
| 541 | .guard_size = 2, |
| 542 | .cacheline_size = I830_FIFO_LINE_SIZE, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 543 | }; |
| 544 | |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 545 | /** |
| 546 | * intel_calculate_wm - calculate watermark level |
| 547 | * @clock_in_khz: pixel clock |
| 548 | * @wm: chip FIFO params |
| 549 | * @pixel_size: display pixel size |
| 550 | * @latency_ns: memory latency for the platform |
| 551 | * |
| 552 | * Calculate the watermark level (the level at which the display plane will |
| 553 | * start fetching from memory again). Each chip has a different display |
| 554 | * FIFO size and allocation, so the caller needs to figure that out and pass |
| 555 | * in the correct intel_watermark_params structure. |
| 556 | * |
| 557 | * As the pixel clock runs, the FIFO will be drained at a rate that depends |
| 558 | * on the pixel size. When it reaches the watermark level, it'll start |
| 559 | * fetching FIFO line sized based chunks from memory until the FIFO fills |
| 560 | * past the watermark point. If the FIFO drains completely, a FIFO underrun |
| 561 | * will occur, and a display engine hang could result. |
| 562 | */ |
| 563 | static unsigned long intel_calculate_wm(unsigned long clock_in_khz, |
| 564 | const struct intel_watermark_params *wm, |
| 565 | int fifo_size, |
| 566 | int pixel_size, |
| 567 | unsigned long latency_ns) |
| 568 | { |
| 569 | long entries_required, wm_size; |
| 570 | |
| 571 | /* |
| 572 | * Note: we need to make sure we don't overflow for various clock & |
| 573 | * latency values. |
| 574 | * clocks go from a few thousand to several hundred thousand. |
| 575 | * latency is usually a few thousand |
| 576 | */ |
| 577 | entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) / |
| 578 | 1000; |
| 579 | entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size); |
| 580 | |
| 581 | DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required); |
| 582 | |
| 583 | wm_size = fifo_size - (entries_required + wm->guard_size); |
| 584 | |
| 585 | DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size); |
| 586 | |
| 587 | /* Don't promote wm_size to unsigned... */ |
| 588 | if (wm_size > (long)wm->max_wm) |
| 589 | wm_size = wm->max_wm; |
| 590 | if (wm_size <= 0) |
| 591 | wm_size = wm->default_wm; |
Ville Syrjälä | d6feb19 | 2014-09-05 21:54:13 +0300 | [diff] [blame] | 592 | |
| 593 | /* |
| 594 | * Bspec seems to indicate that the value shouldn't be lower than |
| 595 | * 'burst size + 1'. Certainly 830 is quite unhappy with low values. |
| 596 | * Lets go for 8 which is the burst size since certain platforms |
| 597 | * already use a hardcoded 8 (which is what the spec says should be |
| 598 | * done). |
| 599 | */ |
| 600 | if (wm_size <= 8) |
| 601 | wm_size = 8; |
| 602 | |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 603 | return wm_size; |
| 604 | } |
| 605 | |
| 606 | static struct drm_crtc *single_enabled_crtc(struct drm_device *dev) |
| 607 | { |
| 608 | struct drm_crtc *crtc, *enabled = NULL; |
| 609 | |
Damien Lespiau | 70e1e0e | 2014-05-13 23:32:24 +0100 | [diff] [blame] | 610 | for_each_crtc(dev, crtc) { |
Chris Wilson | 3490ea5 | 2013-01-07 10:11:40 +0000 | [diff] [blame] | 611 | if (intel_crtc_active(crtc)) { |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 612 | if (enabled) |
| 613 | return NULL; |
| 614 | enabled = crtc; |
| 615 | } |
| 616 | } |
| 617 | |
| 618 | return enabled; |
| 619 | } |
| 620 | |
Ville Syrjälä | 46ba614 | 2013-09-10 11:40:40 +0300 | [diff] [blame] | 621 | static void pineview_update_wm(struct drm_crtc *unused_crtc) |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 622 | { |
Ville Syrjälä | 46ba614 | 2013-09-10 11:40:40 +0300 | [diff] [blame] | 623 | struct drm_device *dev = unused_crtc->dev; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 624 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 625 | struct drm_crtc *crtc; |
| 626 | const struct cxsr_latency *latency; |
| 627 | u32 reg; |
| 628 | unsigned long wm; |
| 629 | |
| 630 | latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3, |
| 631 | dev_priv->fsb_freq, dev_priv->mem_freq); |
| 632 | if (!latency) { |
| 633 | DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n"); |
Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 634 | intel_set_memory_cxsr(dev_priv, false); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 635 | return; |
| 636 | } |
| 637 | |
| 638 | crtc = single_enabled_crtc(dev); |
| 639 | if (crtc) { |
Ville Syrjälä | 7c5f93b | 2015-09-08 13:40:49 +0300 | [diff] [blame] | 640 | const struct drm_display_mode *adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode; |
Matt Roper | 59bea88 | 2015-02-27 10:12:01 -0800 | [diff] [blame] | 641 | int pixel_size = crtc->primary->state->fb->bits_per_pixel / 8; |
Ville Syrjälä | 7c5f93b | 2015-09-08 13:40:49 +0300 | [diff] [blame] | 642 | int clock = adjusted_mode->crtc_clock; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 643 | |
| 644 | /* Display SR */ |
| 645 | wm = intel_calculate_wm(clock, &pineview_display_wm, |
| 646 | pineview_display_wm.fifo_size, |
| 647 | pixel_size, latency->display_sr); |
| 648 | reg = I915_READ(DSPFW1); |
| 649 | reg &= ~DSPFW_SR_MASK; |
Ville Syrjälä | f499896 | 2015-03-10 17:02:21 +0200 | [diff] [blame] | 650 | reg |= FW_WM(wm, SR); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 651 | I915_WRITE(DSPFW1, reg); |
| 652 | DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg); |
| 653 | |
| 654 | /* cursor SR */ |
| 655 | wm = intel_calculate_wm(clock, &pineview_cursor_wm, |
| 656 | pineview_display_wm.fifo_size, |
| 657 | pixel_size, latency->cursor_sr); |
| 658 | reg = I915_READ(DSPFW3); |
| 659 | reg &= ~DSPFW_CURSOR_SR_MASK; |
Ville Syrjälä | f499896 | 2015-03-10 17:02:21 +0200 | [diff] [blame] | 660 | reg |= FW_WM(wm, CURSOR_SR); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 661 | I915_WRITE(DSPFW3, reg); |
| 662 | |
| 663 | /* Display HPLL off SR */ |
| 664 | wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm, |
| 665 | pineview_display_hplloff_wm.fifo_size, |
| 666 | pixel_size, latency->display_hpll_disable); |
| 667 | reg = I915_READ(DSPFW3); |
| 668 | reg &= ~DSPFW_HPLL_SR_MASK; |
Ville Syrjälä | f499896 | 2015-03-10 17:02:21 +0200 | [diff] [blame] | 669 | reg |= FW_WM(wm, HPLL_SR); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 670 | I915_WRITE(DSPFW3, reg); |
| 671 | |
| 672 | /* cursor HPLL off SR */ |
| 673 | wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm, |
| 674 | pineview_display_hplloff_wm.fifo_size, |
| 675 | pixel_size, latency->cursor_hpll_disable); |
| 676 | reg = I915_READ(DSPFW3); |
| 677 | reg &= ~DSPFW_HPLL_CURSOR_MASK; |
Ville Syrjälä | f499896 | 2015-03-10 17:02:21 +0200 | [diff] [blame] | 678 | reg |= FW_WM(wm, HPLL_CURSOR); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 679 | I915_WRITE(DSPFW3, reg); |
| 680 | DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg); |
| 681 | |
Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 682 | intel_set_memory_cxsr(dev_priv, true); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 683 | } else { |
Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 684 | intel_set_memory_cxsr(dev_priv, false); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 685 | } |
| 686 | } |
| 687 | |
| 688 | static bool g4x_compute_wm0(struct drm_device *dev, |
| 689 | int plane, |
| 690 | const struct intel_watermark_params *display, |
| 691 | int display_latency_ns, |
| 692 | const struct intel_watermark_params *cursor, |
| 693 | int cursor_latency_ns, |
| 694 | int *plane_wm, |
| 695 | int *cursor_wm) |
| 696 | { |
| 697 | struct drm_crtc *crtc; |
Ville Syrjälä | 4fe8590 | 2013-09-04 18:25:22 +0300 | [diff] [blame] | 698 | const struct drm_display_mode *adjusted_mode; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 699 | int htotal, hdisplay, clock, pixel_size; |
| 700 | int line_time_us, line_count; |
| 701 | int entries, tlb_miss; |
| 702 | |
| 703 | crtc = intel_get_crtc_for_plane(dev, plane); |
Chris Wilson | 3490ea5 | 2013-01-07 10:11:40 +0000 | [diff] [blame] | 704 | if (!intel_crtc_active(crtc)) { |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 705 | *cursor_wm = cursor->guard_size; |
| 706 | *plane_wm = display->guard_size; |
| 707 | return false; |
| 708 | } |
| 709 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 710 | adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode; |
Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 711 | clock = adjusted_mode->crtc_clock; |
Jesse Barnes | fec8cba | 2013-11-27 11:10:26 -0800 | [diff] [blame] | 712 | htotal = adjusted_mode->crtc_htotal; |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 713 | hdisplay = to_intel_crtc(crtc)->config->pipe_src_w; |
Matt Roper | 59bea88 | 2015-02-27 10:12:01 -0800 | [diff] [blame] | 714 | pixel_size = crtc->primary->state->fb->bits_per_pixel / 8; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 715 | |
| 716 | /* Use the small buffer method to calculate plane watermark */ |
| 717 | entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000; |
| 718 | tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8; |
| 719 | if (tlb_miss > 0) |
| 720 | entries += tlb_miss; |
| 721 | entries = DIV_ROUND_UP(entries, display->cacheline_size); |
| 722 | *plane_wm = entries + display->guard_size; |
| 723 | if (*plane_wm > (int)display->max_wm) |
| 724 | *plane_wm = display->max_wm; |
| 725 | |
| 726 | /* Use the large buffer method to calculate cursor watermark */ |
Ville Syrjälä | 922044c | 2014-02-14 14:18:57 +0200 | [diff] [blame] | 727 | line_time_us = max(htotal * 1000 / clock, 1); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 728 | line_count = (cursor_latency_ns / line_time_us + 1000) / 1000; |
Matt Roper | 3dd512f | 2015-02-27 10:12:00 -0800 | [diff] [blame] | 729 | entries = line_count * crtc->cursor->state->crtc_w * pixel_size; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 730 | tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8; |
| 731 | if (tlb_miss > 0) |
| 732 | entries += tlb_miss; |
| 733 | entries = DIV_ROUND_UP(entries, cursor->cacheline_size); |
| 734 | *cursor_wm = entries + cursor->guard_size; |
| 735 | if (*cursor_wm > (int)cursor->max_wm) |
| 736 | *cursor_wm = (int)cursor->max_wm; |
| 737 | |
| 738 | return true; |
| 739 | } |
| 740 | |
| 741 | /* |
| 742 | * Check the wm result. |
| 743 | * |
| 744 | * If any calculated watermark values is larger than the maximum value that |
| 745 | * can be programmed into the associated watermark register, that watermark |
| 746 | * must be disabled. |
| 747 | */ |
| 748 | static bool g4x_check_srwm(struct drm_device *dev, |
| 749 | int display_wm, int cursor_wm, |
| 750 | const struct intel_watermark_params *display, |
| 751 | const struct intel_watermark_params *cursor) |
| 752 | { |
| 753 | DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n", |
| 754 | display_wm, cursor_wm); |
| 755 | |
| 756 | if (display_wm > display->max_wm) { |
| 757 | DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n", |
| 758 | display_wm, display->max_wm); |
| 759 | return false; |
| 760 | } |
| 761 | |
| 762 | if (cursor_wm > cursor->max_wm) { |
| 763 | DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n", |
| 764 | cursor_wm, cursor->max_wm); |
| 765 | return false; |
| 766 | } |
| 767 | |
| 768 | if (!(display_wm || cursor_wm)) { |
| 769 | DRM_DEBUG_KMS("SR latency is 0, disabling\n"); |
| 770 | return false; |
| 771 | } |
| 772 | |
| 773 | return true; |
| 774 | } |
| 775 | |
| 776 | static bool g4x_compute_srwm(struct drm_device *dev, |
| 777 | int plane, |
| 778 | int latency_ns, |
| 779 | const struct intel_watermark_params *display, |
| 780 | const struct intel_watermark_params *cursor, |
| 781 | int *display_wm, int *cursor_wm) |
| 782 | { |
| 783 | struct drm_crtc *crtc; |
Ville Syrjälä | 4fe8590 | 2013-09-04 18:25:22 +0300 | [diff] [blame] | 784 | const struct drm_display_mode *adjusted_mode; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 785 | int hdisplay, htotal, pixel_size, clock; |
| 786 | unsigned long line_time_us; |
| 787 | int line_count, line_size; |
| 788 | int small, large; |
| 789 | int entries; |
| 790 | |
| 791 | if (!latency_ns) { |
| 792 | *display_wm = *cursor_wm = 0; |
| 793 | return false; |
| 794 | } |
| 795 | |
| 796 | crtc = intel_get_crtc_for_plane(dev, plane); |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 797 | adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode; |
Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 798 | clock = adjusted_mode->crtc_clock; |
Jesse Barnes | fec8cba | 2013-11-27 11:10:26 -0800 | [diff] [blame] | 799 | htotal = adjusted_mode->crtc_htotal; |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 800 | hdisplay = to_intel_crtc(crtc)->config->pipe_src_w; |
Matt Roper | 59bea88 | 2015-02-27 10:12:01 -0800 | [diff] [blame] | 801 | pixel_size = crtc->primary->state->fb->bits_per_pixel / 8; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 802 | |
Ville Syrjälä | 922044c | 2014-02-14 14:18:57 +0200 | [diff] [blame] | 803 | line_time_us = max(htotal * 1000 / clock, 1); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 804 | line_count = (latency_ns / line_time_us + 1000) / 1000; |
| 805 | line_size = hdisplay * pixel_size; |
| 806 | |
| 807 | /* Use the minimum of the small and large buffer method for primary */ |
| 808 | small = ((clock * pixel_size / 1000) * latency_ns) / 1000; |
| 809 | large = line_count * line_size; |
| 810 | |
| 811 | entries = DIV_ROUND_UP(min(small, large), display->cacheline_size); |
| 812 | *display_wm = entries + display->guard_size; |
| 813 | |
| 814 | /* calculate the self-refresh watermark for display cursor */ |
Matt Roper | 3dd512f | 2015-02-27 10:12:00 -0800 | [diff] [blame] | 815 | entries = line_count * pixel_size * crtc->cursor->state->crtc_w; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 816 | entries = DIV_ROUND_UP(entries, cursor->cacheline_size); |
| 817 | *cursor_wm = entries + cursor->guard_size; |
| 818 | |
| 819 | return g4x_check_srwm(dev, |
| 820 | *display_wm, *cursor_wm, |
| 821 | display, cursor); |
| 822 | } |
| 823 | |
Ville Syrjälä | 1566597 | 2015-03-10 16:16:28 +0200 | [diff] [blame] | 824 | #define FW_WM_VLV(value, plane) \ |
| 825 | (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV) |
| 826 | |
Ville Syrjälä | 0018fda | 2015-03-05 21:19:45 +0200 | [diff] [blame] | 827 | static void vlv_write_wm_values(struct intel_crtc *crtc, |
| 828 | const struct vlv_wm_values *wm) |
| 829 | { |
| 830 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
| 831 | enum pipe pipe = crtc->pipe; |
| 832 | |
| 833 | I915_WRITE(VLV_DDL(pipe), |
| 834 | (wm->ddl[pipe].cursor << DDL_CURSOR_SHIFT) | |
| 835 | (wm->ddl[pipe].sprite[1] << DDL_SPRITE_SHIFT(1)) | |
| 836 | (wm->ddl[pipe].sprite[0] << DDL_SPRITE_SHIFT(0)) | |
| 837 | (wm->ddl[pipe].primary << DDL_PLANE_SHIFT)); |
| 838 | |
Ville Syrjälä | ae80152 | 2015-03-05 21:19:49 +0200 | [diff] [blame] | 839 | I915_WRITE(DSPFW1, |
Ville Syrjälä | 1566597 | 2015-03-10 16:16:28 +0200 | [diff] [blame] | 840 | FW_WM(wm->sr.plane, SR) | |
| 841 | FW_WM(wm->pipe[PIPE_B].cursor, CURSORB) | |
| 842 | FW_WM_VLV(wm->pipe[PIPE_B].primary, PLANEB) | |
| 843 | FW_WM_VLV(wm->pipe[PIPE_A].primary, PLANEA)); |
Ville Syrjälä | ae80152 | 2015-03-05 21:19:49 +0200 | [diff] [blame] | 844 | I915_WRITE(DSPFW2, |
Ville Syrjälä | 1566597 | 2015-03-10 16:16:28 +0200 | [diff] [blame] | 845 | FW_WM_VLV(wm->pipe[PIPE_A].sprite[1], SPRITEB) | |
| 846 | FW_WM(wm->pipe[PIPE_A].cursor, CURSORA) | |
| 847 | FW_WM_VLV(wm->pipe[PIPE_A].sprite[0], SPRITEA)); |
Ville Syrjälä | ae80152 | 2015-03-05 21:19:49 +0200 | [diff] [blame] | 848 | I915_WRITE(DSPFW3, |
Ville Syrjälä | 1566597 | 2015-03-10 16:16:28 +0200 | [diff] [blame] | 849 | FW_WM(wm->sr.cursor, CURSOR_SR)); |
Ville Syrjälä | ae80152 | 2015-03-05 21:19:49 +0200 | [diff] [blame] | 850 | |
| 851 | if (IS_CHERRYVIEW(dev_priv)) { |
| 852 | I915_WRITE(DSPFW7_CHV, |
Ville Syrjälä | 1566597 | 2015-03-10 16:16:28 +0200 | [diff] [blame] | 853 | FW_WM_VLV(wm->pipe[PIPE_B].sprite[1], SPRITED) | |
| 854 | FW_WM_VLV(wm->pipe[PIPE_B].sprite[0], SPRITEC)); |
Ville Syrjälä | ae80152 | 2015-03-05 21:19:49 +0200 | [diff] [blame] | 855 | I915_WRITE(DSPFW8_CHV, |
Ville Syrjälä | 1566597 | 2015-03-10 16:16:28 +0200 | [diff] [blame] | 856 | FW_WM_VLV(wm->pipe[PIPE_C].sprite[1], SPRITEF) | |
| 857 | FW_WM_VLV(wm->pipe[PIPE_C].sprite[0], SPRITEE)); |
Ville Syrjälä | ae80152 | 2015-03-05 21:19:49 +0200 | [diff] [blame] | 858 | I915_WRITE(DSPFW9_CHV, |
Ville Syrjälä | 1566597 | 2015-03-10 16:16:28 +0200 | [diff] [blame] | 859 | FW_WM_VLV(wm->pipe[PIPE_C].primary, PLANEC) | |
| 860 | FW_WM(wm->pipe[PIPE_C].cursor, CURSORC)); |
Ville Syrjälä | ae80152 | 2015-03-05 21:19:49 +0200 | [diff] [blame] | 861 | I915_WRITE(DSPHOWM, |
Ville Syrjälä | 1566597 | 2015-03-10 16:16:28 +0200 | [diff] [blame] | 862 | FW_WM(wm->sr.plane >> 9, SR_HI) | |
| 863 | FW_WM(wm->pipe[PIPE_C].sprite[1] >> 8, SPRITEF_HI) | |
| 864 | FW_WM(wm->pipe[PIPE_C].sprite[0] >> 8, SPRITEE_HI) | |
| 865 | FW_WM(wm->pipe[PIPE_C].primary >> 8, PLANEC_HI) | |
| 866 | FW_WM(wm->pipe[PIPE_B].sprite[1] >> 8, SPRITED_HI) | |
| 867 | FW_WM(wm->pipe[PIPE_B].sprite[0] >> 8, SPRITEC_HI) | |
| 868 | FW_WM(wm->pipe[PIPE_B].primary >> 8, PLANEB_HI) | |
| 869 | FW_WM(wm->pipe[PIPE_A].sprite[1] >> 8, SPRITEB_HI) | |
| 870 | FW_WM(wm->pipe[PIPE_A].sprite[0] >> 8, SPRITEA_HI) | |
| 871 | FW_WM(wm->pipe[PIPE_A].primary >> 8, PLANEA_HI)); |
Ville Syrjälä | ae80152 | 2015-03-05 21:19:49 +0200 | [diff] [blame] | 872 | } else { |
| 873 | I915_WRITE(DSPFW7, |
Ville Syrjälä | 1566597 | 2015-03-10 16:16:28 +0200 | [diff] [blame] | 874 | FW_WM_VLV(wm->pipe[PIPE_B].sprite[1], SPRITED) | |
| 875 | FW_WM_VLV(wm->pipe[PIPE_B].sprite[0], SPRITEC)); |
Ville Syrjälä | ae80152 | 2015-03-05 21:19:49 +0200 | [diff] [blame] | 876 | I915_WRITE(DSPHOWM, |
Ville Syrjälä | 1566597 | 2015-03-10 16:16:28 +0200 | [diff] [blame] | 877 | FW_WM(wm->sr.plane >> 9, SR_HI) | |
| 878 | FW_WM(wm->pipe[PIPE_B].sprite[1] >> 8, SPRITED_HI) | |
| 879 | FW_WM(wm->pipe[PIPE_B].sprite[0] >> 8, SPRITEC_HI) | |
| 880 | FW_WM(wm->pipe[PIPE_B].primary >> 8, PLANEB_HI) | |
| 881 | FW_WM(wm->pipe[PIPE_A].sprite[1] >> 8, SPRITEB_HI) | |
| 882 | FW_WM(wm->pipe[PIPE_A].sprite[0] >> 8, SPRITEA_HI) | |
| 883 | FW_WM(wm->pipe[PIPE_A].primary >> 8, PLANEA_HI)); |
Ville Syrjälä | ae80152 | 2015-03-05 21:19:49 +0200 | [diff] [blame] | 884 | } |
| 885 | |
Ville Syrjälä | 2cb389b | 2015-06-24 22:00:10 +0300 | [diff] [blame] | 886 | /* zero (unused) WM1 watermarks */ |
| 887 | I915_WRITE(DSPFW4, 0); |
| 888 | I915_WRITE(DSPFW5, 0); |
| 889 | I915_WRITE(DSPFW6, 0); |
| 890 | I915_WRITE(DSPHOWM1, 0); |
| 891 | |
Ville Syrjälä | ae80152 | 2015-03-05 21:19:49 +0200 | [diff] [blame] | 892 | POSTING_READ(DSPFW1); |
Ville Syrjälä | 0018fda | 2015-03-05 21:19:45 +0200 | [diff] [blame] | 893 | } |
| 894 | |
Ville Syrjälä | 1566597 | 2015-03-10 16:16:28 +0200 | [diff] [blame] | 895 | #undef FW_WM_VLV |
| 896 | |
Ville Syrjälä | 6eb1a68 | 2015-06-24 22:00:03 +0300 | [diff] [blame] | 897 | enum vlv_wm_level { |
| 898 | VLV_WM_LEVEL_PM2, |
| 899 | VLV_WM_LEVEL_PM5, |
| 900 | VLV_WM_LEVEL_DDR_DVFS, |
Ville Syrjälä | 6eb1a68 | 2015-06-24 22:00:03 +0300 | [diff] [blame] | 901 | }; |
| 902 | |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 903 | /* latency must be in 0.1us units. */ |
| 904 | static unsigned int vlv_wm_method2(unsigned int pixel_rate, |
| 905 | unsigned int pipe_htotal, |
| 906 | unsigned int horiz_pixels, |
| 907 | unsigned int bytes_per_pixel, |
| 908 | unsigned int latency) |
| 909 | { |
| 910 | unsigned int ret; |
| 911 | |
| 912 | ret = (latency * pixel_rate) / (pipe_htotal * 10000); |
| 913 | ret = (ret + 1) * horiz_pixels * bytes_per_pixel; |
| 914 | ret = DIV_ROUND_UP(ret, 64); |
| 915 | |
| 916 | return ret; |
| 917 | } |
| 918 | |
| 919 | static void vlv_setup_wm_latency(struct drm_device *dev) |
| 920 | { |
| 921 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 922 | |
| 923 | /* all latencies in usec */ |
| 924 | dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3; |
| 925 | |
Ville Syrjälä | 58590c1 | 2015-09-08 21:05:12 +0300 | [diff] [blame] | 926 | dev_priv->wm.max_level = VLV_WM_LEVEL_PM2; |
| 927 | |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 928 | if (IS_CHERRYVIEW(dev_priv)) { |
| 929 | dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12; |
| 930 | dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33; |
Ville Syrjälä | 58590c1 | 2015-09-08 21:05:12 +0300 | [diff] [blame] | 931 | |
| 932 | dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS; |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 933 | } |
| 934 | } |
| 935 | |
| 936 | static uint16_t vlv_compute_wm_level(struct intel_plane *plane, |
| 937 | struct intel_crtc *crtc, |
| 938 | const struct intel_plane_state *state, |
| 939 | int level) |
| 940 | { |
| 941 | struct drm_i915_private *dev_priv = to_i915(plane->base.dev); |
| 942 | int clock, htotal, pixel_size, width, wm; |
| 943 | |
| 944 | if (dev_priv->wm.pri_latency[level] == 0) |
| 945 | return USHRT_MAX; |
| 946 | |
| 947 | if (!state->visible) |
| 948 | return 0; |
| 949 | |
| 950 | pixel_size = drm_format_plane_cpp(state->base.fb->pixel_format, 0); |
| 951 | clock = crtc->config->base.adjusted_mode.crtc_clock; |
| 952 | htotal = crtc->config->base.adjusted_mode.crtc_htotal; |
| 953 | width = crtc->config->pipe_src_w; |
| 954 | if (WARN_ON(htotal == 0)) |
| 955 | htotal = 1; |
| 956 | |
| 957 | if (plane->base.type == DRM_PLANE_TYPE_CURSOR) { |
| 958 | /* |
| 959 | * FIXME the formula gives values that are |
| 960 | * too big for the cursor FIFO, and hence we |
| 961 | * would never be able to use cursors. For |
| 962 | * now just hardcode the watermark. |
| 963 | */ |
| 964 | wm = 63; |
| 965 | } else { |
| 966 | wm = vlv_wm_method2(clock, htotal, width, pixel_size, |
| 967 | dev_priv->wm.pri_latency[level] * 10); |
| 968 | } |
| 969 | |
| 970 | return min_t(int, wm, USHRT_MAX); |
| 971 | } |
| 972 | |
Ville Syrjälä | 54f1b6e | 2015-06-24 22:00:05 +0300 | [diff] [blame] | 973 | static void vlv_compute_fifo(struct intel_crtc *crtc) |
| 974 | { |
| 975 | struct drm_device *dev = crtc->base.dev; |
| 976 | struct vlv_wm_state *wm_state = &crtc->wm_state; |
| 977 | struct intel_plane *plane; |
| 978 | unsigned int total_rate = 0; |
| 979 | const int fifo_size = 512 - 1; |
| 980 | int fifo_extra, fifo_left = fifo_size; |
| 981 | |
| 982 | for_each_intel_plane_on_crtc(dev, crtc, plane) { |
| 983 | struct intel_plane_state *state = |
| 984 | to_intel_plane_state(plane->base.state); |
| 985 | |
| 986 | if (plane->base.type == DRM_PLANE_TYPE_CURSOR) |
| 987 | continue; |
| 988 | |
| 989 | if (state->visible) { |
| 990 | wm_state->num_active_planes++; |
| 991 | total_rate += drm_format_plane_cpp(state->base.fb->pixel_format, 0); |
| 992 | } |
| 993 | } |
| 994 | |
| 995 | for_each_intel_plane_on_crtc(dev, crtc, plane) { |
| 996 | struct intel_plane_state *state = |
| 997 | to_intel_plane_state(plane->base.state); |
| 998 | unsigned int rate; |
| 999 | |
| 1000 | if (plane->base.type == DRM_PLANE_TYPE_CURSOR) { |
| 1001 | plane->wm.fifo_size = 63; |
| 1002 | continue; |
| 1003 | } |
| 1004 | |
| 1005 | if (!state->visible) { |
| 1006 | plane->wm.fifo_size = 0; |
| 1007 | continue; |
| 1008 | } |
| 1009 | |
| 1010 | rate = drm_format_plane_cpp(state->base.fb->pixel_format, 0); |
| 1011 | plane->wm.fifo_size = fifo_size * rate / total_rate; |
| 1012 | fifo_left -= plane->wm.fifo_size; |
| 1013 | } |
| 1014 | |
| 1015 | fifo_extra = DIV_ROUND_UP(fifo_left, wm_state->num_active_planes ?: 1); |
| 1016 | |
| 1017 | /* spread the remainder evenly */ |
| 1018 | for_each_intel_plane_on_crtc(dev, crtc, plane) { |
| 1019 | int plane_extra; |
| 1020 | |
| 1021 | if (fifo_left == 0) |
| 1022 | break; |
| 1023 | |
| 1024 | if (plane->base.type == DRM_PLANE_TYPE_CURSOR) |
| 1025 | continue; |
| 1026 | |
| 1027 | /* give it all to the first plane if none are active */ |
| 1028 | if (plane->wm.fifo_size == 0 && |
| 1029 | wm_state->num_active_planes) |
| 1030 | continue; |
| 1031 | |
| 1032 | plane_extra = min(fifo_extra, fifo_left); |
| 1033 | plane->wm.fifo_size += plane_extra; |
| 1034 | fifo_left -= plane_extra; |
| 1035 | } |
| 1036 | |
| 1037 | WARN_ON(fifo_left != 0); |
| 1038 | } |
| 1039 | |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1040 | static void vlv_invert_wms(struct intel_crtc *crtc) |
| 1041 | { |
| 1042 | struct vlv_wm_state *wm_state = &crtc->wm_state; |
| 1043 | int level; |
| 1044 | |
| 1045 | for (level = 0; level < wm_state->num_levels; level++) { |
| 1046 | struct drm_device *dev = crtc->base.dev; |
| 1047 | const int sr_fifo_size = INTEL_INFO(dev)->num_pipes * 512 - 1; |
| 1048 | struct intel_plane *plane; |
| 1049 | |
| 1050 | wm_state->sr[level].plane = sr_fifo_size - wm_state->sr[level].plane; |
| 1051 | wm_state->sr[level].cursor = 63 - wm_state->sr[level].cursor; |
| 1052 | |
| 1053 | for_each_intel_plane_on_crtc(dev, crtc, plane) { |
| 1054 | switch (plane->base.type) { |
| 1055 | int sprite; |
| 1056 | case DRM_PLANE_TYPE_CURSOR: |
| 1057 | wm_state->wm[level].cursor = plane->wm.fifo_size - |
| 1058 | wm_state->wm[level].cursor; |
| 1059 | break; |
| 1060 | case DRM_PLANE_TYPE_PRIMARY: |
| 1061 | wm_state->wm[level].primary = plane->wm.fifo_size - |
| 1062 | wm_state->wm[level].primary; |
| 1063 | break; |
| 1064 | case DRM_PLANE_TYPE_OVERLAY: |
| 1065 | sprite = plane->plane; |
| 1066 | wm_state->wm[level].sprite[sprite] = plane->wm.fifo_size - |
| 1067 | wm_state->wm[level].sprite[sprite]; |
| 1068 | break; |
| 1069 | } |
| 1070 | } |
| 1071 | } |
| 1072 | } |
| 1073 | |
Ville Syrjälä | 26e1fe4 | 2015-06-24 22:00:06 +0300 | [diff] [blame] | 1074 | static void vlv_compute_wm(struct intel_crtc *crtc) |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1075 | { |
| 1076 | struct drm_device *dev = crtc->base.dev; |
| 1077 | struct vlv_wm_state *wm_state = &crtc->wm_state; |
| 1078 | struct intel_plane *plane; |
| 1079 | int sr_fifo_size = INTEL_INFO(dev)->num_pipes * 512 - 1; |
| 1080 | int level; |
| 1081 | |
| 1082 | memset(wm_state, 0, sizeof(*wm_state)); |
| 1083 | |
Ville Syrjälä | 852eb00 | 2015-06-24 22:00:07 +0300 | [diff] [blame] | 1084 | wm_state->cxsr = crtc->pipe != PIPE_C && crtc->wm.cxsr_allowed; |
Ville Syrjälä | 58590c1 | 2015-09-08 21:05:12 +0300 | [diff] [blame] | 1085 | wm_state->num_levels = to_i915(dev)->wm.max_level + 1; |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1086 | |
| 1087 | wm_state->num_active_planes = 0; |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1088 | |
Ville Syrjälä | 54f1b6e | 2015-06-24 22:00:05 +0300 | [diff] [blame] | 1089 | vlv_compute_fifo(crtc); |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1090 | |
| 1091 | if (wm_state->num_active_planes != 1) |
| 1092 | wm_state->cxsr = false; |
| 1093 | |
| 1094 | if (wm_state->cxsr) { |
| 1095 | for (level = 0; level < wm_state->num_levels; level++) { |
| 1096 | wm_state->sr[level].plane = sr_fifo_size; |
| 1097 | wm_state->sr[level].cursor = 63; |
| 1098 | } |
| 1099 | } |
| 1100 | |
| 1101 | for_each_intel_plane_on_crtc(dev, crtc, plane) { |
| 1102 | struct intel_plane_state *state = |
| 1103 | to_intel_plane_state(plane->base.state); |
| 1104 | |
| 1105 | if (!state->visible) |
| 1106 | continue; |
| 1107 | |
| 1108 | /* normal watermarks */ |
| 1109 | for (level = 0; level < wm_state->num_levels; level++) { |
| 1110 | int wm = vlv_compute_wm_level(plane, crtc, state, level); |
| 1111 | int max_wm = plane->base.type == DRM_PLANE_TYPE_CURSOR ? 63 : 511; |
| 1112 | |
| 1113 | /* hack */ |
| 1114 | if (WARN_ON(level == 0 && wm > max_wm)) |
| 1115 | wm = max_wm; |
| 1116 | |
| 1117 | if (wm > plane->wm.fifo_size) |
| 1118 | break; |
| 1119 | |
| 1120 | switch (plane->base.type) { |
| 1121 | int sprite; |
| 1122 | case DRM_PLANE_TYPE_CURSOR: |
| 1123 | wm_state->wm[level].cursor = wm; |
| 1124 | break; |
| 1125 | case DRM_PLANE_TYPE_PRIMARY: |
| 1126 | wm_state->wm[level].primary = wm; |
| 1127 | break; |
| 1128 | case DRM_PLANE_TYPE_OVERLAY: |
| 1129 | sprite = plane->plane; |
| 1130 | wm_state->wm[level].sprite[sprite] = wm; |
| 1131 | break; |
| 1132 | } |
| 1133 | } |
| 1134 | |
| 1135 | wm_state->num_levels = level; |
| 1136 | |
| 1137 | if (!wm_state->cxsr) |
| 1138 | continue; |
| 1139 | |
| 1140 | /* maxfifo watermarks */ |
| 1141 | switch (plane->base.type) { |
| 1142 | int sprite, level; |
| 1143 | case DRM_PLANE_TYPE_CURSOR: |
| 1144 | for (level = 0; level < wm_state->num_levels; level++) |
| 1145 | wm_state->sr[level].cursor = |
Thomas Daniel | 5a37ed0 | 2015-10-23 14:55:38 +0100 | [diff] [blame] | 1146 | wm_state->wm[level].cursor; |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1147 | break; |
| 1148 | case DRM_PLANE_TYPE_PRIMARY: |
| 1149 | for (level = 0; level < wm_state->num_levels; level++) |
| 1150 | wm_state->sr[level].plane = |
| 1151 | min(wm_state->sr[level].plane, |
| 1152 | wm_state->wm[level].primary); |
| 1153 | break; |
| 1154 | case DRM_PLANE_TYPE_OVERLAY: |
| 1155 | sprite = plane->plane; |
| 1156 | for (level = 0; level < wm_state->num_levels; level++) |
| 1157 | wm_state->sr[level].plane = |
| 1158 | min(wm_state->sr[level].plane, |
| 1159 | wm_state->wm[level].sprite[sprite]); |
| 1160 | break; |
| 1161 | } |
| 1162 | } |
| 1163 | |
| 1164 | /* clear any (partially) filled invalid levels */ |
Ville Syrjälä | 58590c1 | 2015-09-08 21:05:12 +0300 | [diff] [blame] | 1165 | for (level = wm_state->num_levels; level < to_i915(dev)->wm.max_level + 1; level++) { |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1166 | memset(&wm_state->wm[level], 0, sizeof(wm_state->wm[level])); |
| 1167 | memset(&wm_state->sr[level], 0, sizeof(wm_state->sr[level])); |
| 1168 | } |
| 1169 | |
| 1170 | vlv_invert_wms(crtc); |
| 1171 | } |
| 1172 | |
Ville Syrjälä | 54f1b6e | 2015-06-24 22:00:05 +0300 | [diff] [blame] | 1173 | #define VLV_FIFO(plane, value) \ |
| 1174 | (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV) |
| 1175 | |
| 1176 | static void vlv_pipe_set_fifo_size(struct intel_crtc *crtc) |
| 1177 | { |
| 1178 | struct drm_device *dev = crtc->base.dev; |
| 1179 | struct drm_i915_private *dev_priv = to_i915(dev); |
| 1180 | struct intel_plane *plane; |
| 1181 | int sprite0_start = 0, sprite1_start = 0, fifo_size = 0; |
| 1182 | |
| 1183 | for_each_intel_plane_on_crtc(dev, crtc, plane) { |
| 1184 | if (plane->base.type == DRM_PLANE_TYPE_CURSOR) { |
| 1185 | WARN_ON(plane->wm.fifo_size != 63); |
| 1186 | continue; |
| 1187 | } |
| 1188 | |
| 1189 | if (plane->base.type == DRM_PLANE_TYPE_PRIMARY) |
| 1190 | sprite0_start = plane->wm.fifo_size; |
| 1191 | else if (plane->plane == 0) |
| 1192 | sprite1_start = sprite0_start + plane->wm.fifo_size; |
| 1193 | else |
| 1194 | fifo_size = sprite1_start + plane->wm.fifo_size; |
| 1195 | } |
| 1196 | |
| 1197 | WARN_ON(fifo_size != 512 - 1); |
| 1198 | |
| 1199 | DRM_DEBUG_KMS("Pipe %c FIFO split %d / %d / %d\n", |
| 1200 | pipe_name(crtc->pipe), sprite0_start, |
| 1201 | sprite1_start, fifo_size); |
| 1202 | |
| 1203 | switch (crtc->pipe) { |
| 1204 | uint32_t dsparb, dsparb2, dsparb3; |
| 1205 | case PIPE_A: |
| 1206 | dsparb = I915_READ(DSPARB); |
| 1207 | dsparb2 = I915_READ(DSPARB2); |
| 1208 | |
| 1209 | dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) | |
| 1210 | VLV_FIFO(SPRITEB, 0xff)); |
| 1211 | dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) | |
| 1212 | VLV_FIFO(SPRITEB, sprite1_start)); |
| 1213 | |
| 1214 | dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) | |
| 1215 | VLV_FIFO(SPRITEB_HI, 0x1)); |
| 1216 | dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) | |
| 1217 | VLV_FIFO(SPRITEB_HI, sprite1_start >> 8)); |
| 1218 | |
| 1219 | I915_WRITE(DSPARB, dsparb); |
| 1220 | I915_WRITE(DSPARB2, dsparb2); |
| 1221 | break; |
| 1222 | case PIPE_B: |
| 1223 | dsparb = I915_READ(DSPARB); |
| 1224 | dsparb2 = I915_READ(DSPARB2); |
| 1225 | |
| 1226 | dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) | |
| 1227 | VLV_FIFO(SPRITED, 0xff)); |
| 1228 | dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) | |
| 1229 | VLV_FIFO(SPRITED, sprite1_start)); |
| 1230 | |
| 1231 | dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) | |
| 1232 | VLV_FIFO(SPRITED_HI, 0xff)); |
| 1233 | dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) | |
| 1234 | VLV_FIFO(SPRITED_HI, sprite1_start >> 8)); |
| 1235 | |
| 1236 | I915_WRITE(DSPARB, dsparb); |
| 1237 | I915_WRITE(DSPARB2, dsparb2); |
| 1238 | break; |
| 1239 | case PIPE_C: |
| 1240 | dsparb3 = I915_READ(DSPARB3); |
| 1241 | dsparb2 = I915_READ(DSPARB2); |
| 1242 | |
| 1243 | dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) | |
| 1244 | VLV_FIFO(SPRITEF, 0xff)); |
| 1245 | dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) | |
| 1246 | VLV_FIFO(SPRITEF, sprite1_start)); |
| 1247 | |
| 1248 | dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) | |
| 1249 | VLV_FIFO(SPRITEF_HI, 0xff)); |
| 1250 | dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) | |
| 1251 | VLV_FIFO(SPRITEF_HI, sprite1_start >> 8)); |
| 1252 | |
| 1253 | I915_WRITE(DSPARB3, dsparb3); |
| 1254 | I915_WRITE(DSPARB2, dsparb2); |
| 1255 | break; |
| 1256 | default: |
| 1257 | break; |
| 1258 | } |
| 1259 | } |
| 1260 | |
| 1261 | #undef VLV_FIFO |
| 1262 | |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1263 | static void vlv_merge_wm(struct drm_device *dev, |
| 1264 | struct vlv_wm_values *wm) |
| 1265 | { |
| 1266 | struct intel_crtc *crtc; |
| 1267 | int num_active_crtcs = 0; |
| 1268 | |
Ville Syrjälä | 58590c1 | 2015-09-08 21:05:12 +0300 | [diff] [blame] | 1269 | wm->level = to_i915(dev)->wm.max_level; |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1270 | wm->cxsr = true; |
| 1271 | |
| 1272 | for_each_intel_crtc(dev, crtc) { |
| 1273 | const struct vlv_wm_state *wm_state = &crtc->wm_state; |
| 1274 | |
| 1275 | if (!crtc->active) |
| 1276 | continue; |
| 1277 | |
| 1278 | if (!wm_state->cxsr) |
| 1279 | wm->cxsr = false; |
| 1280 | |
| 1281 | num_active_crtcs++; |
| 1282 | wm->level = min_t(int, wm->level, wm_state->num_levels - 1); |
| 1283 | } |
| 1284 | |
| 1285 | if (num_active_crtcs != 1) |
| 1286 | wm->cxsr = false; |
| 1287 | |
Ville Syrjälä | 6f9c784 | 2015-06-24 22:00:08 +0300 | [diff] [blame] | 1288 | if (num_active_crtcs > 1) |
| 1289 | wm->level = VLV_WM_LEVEL_PM2; |
| 1290 | |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1291 | for_each_intel_crtc(dev, crtc) { |
| 1292 | struct vlv_wm_state *wm_state = &crtc->wm_state; |
| 1293 | enum pipe pipe = crtc->pipe; |
| 1294 | |
| 1295 | if (!crtc->active) |
| 1296 | continue; |
| 1297 | |
| 1298 | wm->pipe[pipe] = wm_state->wm[wm->level]; |
| 1299 | if (wm->cxsr) |
| 1300 | wm->sr = wm_state->sr[wm->level]; |
| 1301 | |
| 1302 | wm->ddl[pipe].primary = DDL_PRECISION_HIGH | 2; |
| 1303 | wm->ddl[pipe].sprite[0] = DDL_PRECISION_HIGH | 2; |
| 1304 | wm->ddl[pipe].sprite[1] = DDL_PRECISION_HIGH | 2; |
| 1305 | wm->ddl[pipe].cursor = DDL_PRECISION_HIGH | 2; |
| 1306 | } |
| 1307 | } |
| 1308 | |
| 1309 | static void vlv_update_wm(struct drm_crtc *crtc) |
| 1310 | { |
| 1311 | struct drm_device *dev = crtc->dev; |
| 1312 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1313 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 1314 | enum pipe pipe = intel_crtc->pipe; |
| 1315 | struct vlv_wm_values wm = {}; |
| 1316 | |
Ville Syrjälä | 26e1fe4 | 2015-06-24 22:00:06 +0300 | [diff] [blame] | 1317 | vlv_compute_wm(intel_crtc); |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1318 | vlv_merge_wm(dev, &wm); |
| 1319 | |
Ville Syrjälä | 54f1b6e | 2015-06-24 22:00:05 +0300 | [diff] [blame] | 1320 | if (memcmp(&dev_priv->wm.vlv, &wm, sizeof(wm)) == 0) { |
| 1321 | /* FIXME should be part of crtc atomic commit */ |
| 1322 | vlv_pipe_set_fifo_size(intel_crtc); |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1323 | return; |
Ville Syrjälä | 54f1b6e | 2015-06-24 22:00:05 +0300 | [diff] [blame] | 1324 | } |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1325 | |
| 1326 | if (wm.level < VLV_WM_LEVEL_DDR_DVFS && |
| 1327 | dev_priv->wm.vlv.level >= VLV_WM_LEVEL_DDR_DVFS) |
| 1328 | chv_set_memory_dvfs(dev_priv, false); |
| 1329 | |
| 1330 | if (wm.level < VLV_WM_LEVEL_PM5 && |
| 1331 | dev_priv->wm.vlv.level >= VLV_WM_LEVEL_PM5) |
| 1332 | chv_set_memory_pm5(dev_priv, false); |
| 1333 | |
Ville Syrjälä | 852eb00 | 2015-06-24 22:00:07 +0300 | [diff] [blame] | 1334 | if (!wm.cxsr && dev_priv->wm.vlv.cxsr) |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1335 | intel_set_memory_cxsr(dev_priv, false); |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1336 | |
Ville Syrjälä | 54f1b6e | 2015-06-24 22:00:05 +0300 | [diff] [blame] | 1337 | /* FIXME should be part of crtc atomic commit */ |
| 1338 | vlv_pipe_set_fifo_size(intel_crtc); |
| 1339 | |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1340 | vlv_write_wm_values(intel_crtc, &wm); |
| 1341 | |
| 1342 | DRM_DEBUG_KMS("Setting FIFO watermarks - %c: plane=%d, cursor=%d, " |
| 1343 | "sprite0=%d, sprite1=%d, SR: plane=%d, cursor=%d level=%d cxsr=%d\n", |
| 1344 | pipe_name(pipe), wm.pipe[pipe].primary, wm.pipe[pipe].cursor, |
| 1345 | wm.pipe[pipe].sprite[0], wm.pipe[pipe].sprite[1], |
| 1346 | wm.sr.plane, wm.sr.cursor, wm.level, wm.cxsr); |
| 1347 | |
Ville Syrjälä | 852eb00 | 2015-06-24 22:00:07 +0300 | [diff] [blame] | 1348 | if (wm.cxsr && !dev_priv->wm.vlv.cxsr) |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1349 | intel_set_memory_cxsr(dev_priv, true); |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 1350 | |
| 1351 | if (wm.level >= VLV_WM_LEVEL_PM5 && |
| 1352 | dev_priv->wm.vlv.level < VLV_WM_LEVEL_PM5) |
| 1353 | chv_set_memory_pm5(dev_priv, true); |
| 1354 | |
| 1355 | if (wm.level >= VLV_WM_LEVEL_DDR_DVFS && |
| 1356 | dev_priv->wm.vlv.level < VLV_WM_LEVEL_DDR_DVFS) |
| 1357 | chv_set_memory_dvfs(dev_priv, true); |
| 1358 | |
| 1359 | dev_priv->wm.vlv = wm; |
Ville Syrjälä | 3c2777f | 2014-06-26 17:03:06 +0300 | [diff] [blame] | 1360 | } |
| 1361 | |
Ville Syrjälä | ae80152 | 2015-03-05 21:19:49 +0200 | [diff] [blame] | 1362 | #define single_plane_enabled(mask) is_power_of_2(mask) |
| 1363 | |
Ville Syrjälä | 46ba614 | 2013-09-10 11:40:40 +0300 | [diff] [blame] | 1364 | static void g4x_update_wm(struct drm_crtc *crtc) |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1365 | { |
Ville Syrjälä | 46ba614 | 2013-09-10 11:40:40 +0300 | [diff] [blame] | 1366 | struct drm_device *dev = crtc->dev; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1367 | static const int sr_latency_ns = 12000; |
| 1368 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1369 | int planea_wm, planeb_wm, cursora_wm, cursorb_wm; |
| 1370 | int plane_sr, cursor_sr; |
| 1371 | unsigned int enabled = 0; |
Imre Deak | 9858425 | 2014-06-13 14:54:20 +0300 | [diff] [blame] | 1372 | bool cxsr_enabled; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1373 | |
Ville Syrjälä | 51cea1f | 2013-03-21 13:10:44 +0200 | [diff] [blame] | 1374 | if (g4x_compute_wm0(dev, PIPE_A, |
Chris Wilson | 5aef600 | 2014-09-03 11:56:07 +0100 | [diff] [blame] | 1375 | &g4x_wm_info, pessimal_latency_ns, |
| 1376 | &g4x_cursor_wm_info, pessimal_latency_ns, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1377 | &planea_wm, &cursora_wm)) |
Ville Syrjälä | 51cea1f | 2013-03-21 13:10:44 +0200 | [diff] [blame] | 1378 | enabled |= 1 << PIPE_A; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1379 | |
Ville Syrjälä | 51cea1f | 2013-03-21 13:10:44 +0200 | [diff] [blame] | 1380 | if (g4x_compute_wm0(dev, PIPE_B, |
Chris Wilson | 5aef600 | 2014-09-03 11:56:07 +0100 | [diff] [blame] | 1381 | &g4x_wm_info, pessimal_latency_ns, |
| 1382 | &g4x_cursor_wm_info, pessimal_latency_ns, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1383 | &planeb_wm, &cursorb_wm)) |
Ville Syrjälä | 51cea1f | 2013-03-21 13:10:44 +0200 | [diff] [blame] | 1384 | enabled |= 1 << PIPE_B; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1385 | |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1386 | if (single_plane_enabled(enabled) && |
| 1387 | g4x_compute_srwm(dev, ffs(enabled) - 1, |
| 1388 | sr_latency_ns, |
| 1389 | &g4x_wm_info, |
| 1390 | &g4x_cursor_wm_info, |
Chris Wilson | 52bd02d | 2012-12-07 10:43:24 +0000 | [diff] [blame] | 1391 | &plane_sr, &cursor_sr)) { |
Imre Deak | 9858425 | 2014-06-13 14:54:20 +0300 | [diff] [blame] | 1392 | cxsr_enabled = true; |
Chris Wilson | 52bd02d | 2012-12-07 10:43:24 +0000 | [diff] [blame] | 1393 | } else { |
Imre Deak | 9858425 | 2014-06-13 14:54:20 +0300 | [diff] [blame] | 1394 | cxsr_enabled = false; |
Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 1395 | intel_set_memory_cxsr(dev_priv, false); |
Chris Wilson | 52bd02d | 2012-12-07 10:43:24 +0000 | [diff] [blame] | 1396 | plane_sr = cursor_sr = 0; |
| 1397 | } |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1398 | |
Ville Syrjälä | a504345 | 2014-06-28 02:04:18 +0300 | [diff] [blame] | 1399 | DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, " |
| 1400 | "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n", |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1401 | planea_wm, cursora_wm, |
| 1402 | planeb_wm, cursorb_wm, |
| 1403 | plane_sr, cursor_sr); |
| 1404 | |
| 1405 | I915_WRITE(DSPFW1, |
Ville Syrjälä | f499896 | 2015-03-10 17:02:21 +0200 | [diff] [blame] | 1406 | FW_WM(plane_sr, SR) | |
| 1407 | FW_WM(cursorb_wm, CURSORB) | |
| 1408 | FW_WM(planeb_wm, PLANEB) | |
| 1409 | FW_WM(planea_wm, PLANEA)); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1410 | I915_WRITE(DSPFW2, |
Chris Wilson | 8c919b2 | 2012-12-04 16:33:19 +0000 | [diff] [blame] | 1411 | (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) | |
Ville Syrjälä | f499896 | 2015-03-10 17:02:21 +0200 | [diff] [blame] | 1412 | FW_WM(cursora_wm, CURSORA)); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1413 | /* HPLL off in SR has some issues on G4x... disable it */ |
| 1414 | I915_WRITE(DSPFW3, |
Chris Wilson | 8c919b2 | 2012-12-04 16:33:19 +0000 | [diff] [blame] | 1415 | (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) | |
Ville Syrjälä | f499896 | 2015-03-10 17:02:21 +0200 | [diff] [blame] | 1416 | FW_WM(cursor_sr, CURSOR_SR)); |
Imre Deak | 9858425 | 2014-06-13 14:54:20 +0300 | [diff] [blame] | 1417 | |
| 1418 | if (cxsr_enabled) |
| 1419 | intel_set_memory_cxsr(dev_priv, true); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1420 | } |
| 1421 | |
Ville Syrjälä | 46ba614 | 2013-09-10 11:40:40 +0300 | [diff] [blame] | 1422 | static void i965_update_wm(struct drm_crtc *unused_crtc) |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1423 | { |
Ville Syrjälä | 46ba614 | 2013-09-10 11:40:40 +0300 | [diff] [blame] | 1424 | struct drm_device *dev = unused_crtc->dev; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1425 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1426 | struct drm_crtc *crtc; |
| 1427 | int srwm = 1; |
| 1428 | int cursor_sr = 16; |
Imre Deak | 9858425 | 2014-06-13 14:54:20 +0300 | [diff] [blame] | 1429 | bool cxsr_enabled; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1430 | |
| 1431 | /* Calc sr entries for one plane configs */ |
| 1432 | crtc = single_enabled_crtc(dev); |
| 1433 | if (crtc) { |
| 1434 | /* self-refresh has much higher latency */ |
| 1435 | static const int sr_latency_ns = 12000; |
Ville Syrjälä | 124abe0 | 2015-09-08 13:40:45 +0300 | [diff] [blame] | 1436 | const struct drm_display_mode *adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode; |
Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 1437 | int clock = adjusted_mode->crtc_clock; |
Jesse Barnes | fec8cba | 2013-11-27 11:10:26 -0800 | [diff] [blame] | 1438 | int htotal = adjusted_mode->crtc_htotal; |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 1439 | int hdisplay = to_intel_crtc(crtc)->config->pipe_src_w; |
Matt Roper | 59bea88 | 2015-02-27 10:12:01 -0800 | [diff] [blame] | 1440 | int pixel_size = crtc->primary->state->fb->bits_per_pixel / 8; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1441 | unsigned long line_time_us; |
| 1442 | int entries; |
| 1443 | |
Ville Syrjälä | 922044c | 2014-02-14 14:18:57 +0200 | [diff] [blame] | 1444 | line_time_us = max(htotal * 1000 / clock, 1); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1445 | |
| 1446 | /* Use ns/us then divide to preserve precision */ |
| 1447 | entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) * |
| 1448 | pixel_size * hdisplay; |
| 1449 | entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE); |
| 1450 | srwm = I965_FIFO_SIZE - entries; |
| 1451 | if (srwm < 0) |
| 1452 | srwm = 1; |
| 1453 | srwm &= 0x1ff; |
| 1454 | DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n", |
| 1455 | entries, srwm); |
| 1456 | |
| 1457 | entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) * |
Matt Roper | 3dd512f | 2015-02-27 10:12:00 -0800 | [diff] [blame] | 1458 | pixel_size * crtc->cursor->state->crtc_w; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1459 | entries = DIV_ROUND_UP(entries, |
| 1460 | i965_cursor_wm_info.cacheline_size); |
| 1461 | cursor_sr = i965_cursor_wm_info.fifo_size - |
| 1462 | (entries + i965_cursor_wm_info.guard_size); |
| 1463 | |
| 1464 | if (cursor_sr > i965_cursor_wm_info.max_wm) |
| 1465 | cursor_sr = i965_cursor_wm_info.max_wm; |
| 1466 | |
| 1467 | DRM_DEBUG_KMS("self-refresh watermark: display plane %d " |
| 1468 | "cursor %d\n", srwm, cursor_sr); |
| 1469 | |
Imre Deak | 9858425 | 2014-06-13 14:54:20 +0300 | [diff] [blame] | 1470 | cxsr_enabled = true; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1471 | } else { |
Imre Deak | 9858425 | 2014-06-13 14:54:20 +0300 | [diff] [blame] | 1472 | cxsr_enabled = false; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1473 | /* Turn off self refresh if both pipes are enabled */ |
Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 1474 | intel_set_memory_cxsr(dev_priv, false); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1475 | } |
| 1476 | |
| 1477 | DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n", |
| 1478 | srwm); |
| 1479 | |
| 1480 | /* 965 has limitations... */ |
Ville Syrjälä | f499896 | 2015-03-10 17:02:21 +0200 | [diff] [blame] | 1481 | I915_WRITE(DSPFW1, FW_WM(srwm, SR) | |
| 1482 | FW_WM(8, CURSORB) | |
| 1483 | FW_WM(8, PLANEB) | |
| 1484 | FW_WM(8, PLANEA)); |
| 1485 | I915_WRITE(DSPFW2, FW_WM(8, CURSORA) | |
| 1486 | FW_WM(8, PLANEC_OLD)); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1487 | /* update cursor SR watermark */ |
Ville Syrjälä | f499896 | 2015-03-10 17:02:21 +0200 | [diff] [blame] | 1488 | I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR)); |
Imre Deak | 9858425 | 2014-06-13 14:54:20 +0300 | [diff] [blame] | 1489 | |
| 1490 | if (cxsr_enabled) |
| 1491 | intel_set_memory_cxsr(dev_priv, true); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1492 | } |
| 1493 | |
Ville Syrjälä | f499896 | 2015-03-10 17:02:21 +0200 | [diff] [blame] | 1494 | #undef FW_WM |
| 1495 | |
Ville Syrjälä | 46ba614 | 2013-09-10 11:40:40 +0300 | [diff] [blame] | 1496 | static void i9xx_update_wm(struct drm_crtc *unused_crtc) |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1497 | { |
Ville Syrjälä | 46ba614 | 2013-09-10 11:40:40 +0300 | [diff] [blame] | 1498 | struct drm_device *dev = unused_crtc->dev; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1499 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1500 | const struct intel_watermark_params *wm_info; |
| 1501 | uint32_t fwater_lo; |
| 1502 | uint32_t fwater_hi; |
| 1503 | int cwm, srwm = 1; |
| 1504 | int fifo_size; |
| 1505 | int planea_wm, planeb_wm; |
| 1506 | struct drm_crtc *crtc, *enabled = NULL; |
| 1507 | |
| 1508 | if (IS_I945GM(dev)) |
| 1509 | wm_info = &i945_wm_info; |
| 1510 | else if (!IS_GEN2(dev)) |
| 1511 | wm_info = &i915_wm_info; |
| 1512 | else |
Ville Syrjälä | 9d53910 | 2014-08-15 01:21:53 +0300 | [diff] [blame] | 1513 | wm_info = &i830_a_wm_info; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1514 | |
| 1515 | fifo_size = dev_priv->display.get_fifo_size(dev, 0); |
| 1516 | crtc = intel_get_crtc_for_plane(dev, 0); |
Chris Wilson | 3490ea5 | 2013-01-07 10:11:40 +0000 | [diff] [blame] | 1517 | if (intel_crtc_active(crtc)) { |
Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 1518 | const struct drm_display_mode *adjusted_mode; |
Matt Roper | 59bea88 | 2015-02-27 10:12:01 -0800 | [diff] [blame] | 1519 | int cpp = crtc->primary->state->fb->bits_per_pixel / 8; |
Chris Wilson | b9e0bda | 2012-10-22 12:32:15 +0100 | [diff] [blame] | 1520 | if (IS_GEN2(dev)) |
| 1521 | cpp = 4; |
| 1522 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 1523 | adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode; |
Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 1524 | planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock, |
Chris Wilson | b9e0bda | 2012-10-22 12:32:15 +0100 | [diff] [blame] | 1525 | wm_info, fifo_size, cpp, |
Chris Wilson | 5aef600 | 2014-09-03 11:56:07 +0100 | [diff] [blame] | 1526 | pessimal_latency_ns); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1527 | enabled = crtc; |
Ville Syrjälä | 9d53910 | 2014-08-15 01:21:53 +0300 | [diff] [blame] | 1528 | } else { |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1529 | planea_wm = fifo_size - wm_info->guard_size; |
Ville Syrjälä | 9d53910 | 2014-08-15 01:21:53 +0300 | [diff] [blame] | 1530 | if (planea_wm > (long)wm_info->max_wm) |
| 1531 | planea_wm = wm_info->max_wm; |
| 1532 | } |
| 1533 | |
| 1534 | if (IS_GEN2(dev)) |
| 1535 | wm_info = &i830_bc_wm_info; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1536 | |
| 1537 | fifo_size = dev_priv->display.get_fifo_size(dev, 1); |
| 1538 | crtc = intel_get_crtc_for_plane(dev, 1); |
Chris Wilson | 3490ea5 | 2013-01-07 10:11:40 +0000 | [diff] [blame] | 1539 | if (intel_crtc_active(crtc)) { |
Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 1540 | const struct drm_display_mode *adjusted_mode; |
Matt Roper | 59bea88 | 2015-02-27 10:12:01 -0800 | [diff] [blame] | 1541 | int cpp = crtc->primary->state->fb->bits_per_pixel / 8; |
Chris Wilson | b9e0bda | 2012-10-22 12:32:15 +0100 | [diff] [blame] | 1542 | if (IS_GEN2(dev)) |
| 1543 | cpp = 4; |
| 1544 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 1545 | adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode; |
Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 1546 | planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock, |
Chris Wilson | b9e0bda | 2012-10-22 12:32:15 +0100 | [diff] [blame] | 1547 | wm_info, fifo_size, cpp, |
Chris Wilson | 5aef600 | 2014-09-03 11:56:07 +0100 | [diff] [blame] | 1548 | pessimal_latency_ns); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1549 | if (enabled == NULL) |
| 1550 | enabled = crtc; |
| 1551 | else |
| 1552 | enabled = NULL; |
Ville Syrjälä | 9d53910 | 2014-08-15 01:21:53 +0300 | [diff] [blame] | 1553 | } else { |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1554 | planeb_wm = fifo_size - wm_info->guard_size; |
Ville Syrjälä | 9d53910 | 2014-08-15 01:21:53 +0300 | [diff] [blame] | 1555 | if (planeb_wm > (long)wm_info->max_wm) |
| 1556 | planeb_wm = wm_info->max_wm; |
| 1557 | } |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1558 | |
| 1559 | DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm); |
| 1560 | |
Daniel Vetter | 2ab1bc9 | 2014-04-07 08:54:21 +0200 | [diff] [blame] | 1561 | if (IS_I915GM(dev) && enabled) { |
Matt Roper | 2ff8fde | 2014-07-08 07:50:07 -0700 | [diff] [blame] | 1562 | struct drm_i915_gem_object *obj; |
Daniel Vetter | 2ab1bc9 | 2014-04-07 08:54:21 +0200 | [diff] [blame] | 1563 | |
Matt Roper | 59bea88 | 2015-02-27 10:12:01 -0800 | [diff] [blame] | 1564 | obj = intel_fb_obj(enabled->primary->state->fb); |
Daniel Vetter | 2ab1bc9 | 2014-04-07 08:54:21 +0200 | [diff] [blame] | 1565 | |
| 1566 | /* self-refresh seems busted with untiled */ |
Matt Roper | 2ff8fde | 2014-07-08 07:50:07 -0700 | [diff] [blame] | 1567 | if (obj->tiling_mode == I915_TILING_NONE) |
Daniel Vetter | 2ab1bc9 | 2014-04-07 08:54:21 +0200 | [diff] [blame] | 1568 | enabled = NULL; |
| 1569 | } |
| 1570 | |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1571 | /* |
| 1572 | * Overlay gets an aggressive default since video jitter is bad. |
| 1573 | */ |
| 1574 | cwm = 2; |
| 1575 | |
| 1576 | /* Play safe and disable self-refresh before adjusting watermarks. */ |
Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 1577 | intel_set_memory_cxsr(dev_priv, false); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1578 | |
| 1579 | /* Calc sr entries for one plane configs */ |
| 1580 | if (HAS_FW_BLC(dev) && enabled) { |
| 1581 | /* self-refresh has much higher latency */ |
| 1582 | static const int sr_latency_ns = 6000; |
Ville Syrjälä | 124abe0 | 2015-09-08 13:40:45 +0300 | [diff] [blame] | 1583 | const struct drm_display_mode *adjusted_mode = &to_intel_crtc(enabled)->config->base.adjusted_mode; |
Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 1584 | int clock = adjusted_mode->crtc_clock; |
Jesse Barnes | fec8cba | 2013-11-27 11:10:26 -0800 | [diff] [blame] | 1585 | int htotal = adjusted_mode->crtc_htotal; |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 1586 | int hdisplay = to_intel_crtc(enabled)->config->pipe_src_w; |
Matt Roper | 59bea88 | 2015-02-27 10:12:01 -0800 | [diff] [blame] | 1587 | int pixel_size = enabled->primary->state->fb->bits_per_pixel / 8; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1588 | unsigned long line_time_us; |
| 1589 | int entries; |
| 1590 | |
Ville Syrjälä | 922044c | 2014-02-14 14:18:57 +0200 | [diff] [blame] | 1591 | line_time_us = max(htotal * 1000 / clock, 1); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1592 | |
| 1593 | /* Use ns/us then divide to preserve precision */ |
| 1594 | entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) * |
| 1595 | pixel_size * hdisplay; |
| 1596 | entries = DIV_ROUND_UP(entries, wm_info->cacheline_size); |
| 1597 | DRM_DEBUG_KMS("self-refresh entries: %d\n", entries); |
| 1598 | srwm = wm_info->fifo_size - entries; |
| 1599 | if (srwm < 0) |
| 1600 | srwm = 1; |
| 1601 | |
| 1602 | if (IS_I945G(dev) || IS_I945GM(dev)) |
| 1603 | I915_WRITE(FW_BLC_SELF, |
| 1604 | FW_BLC_SELF_FIFO_MASK | (srwm & 0xff)); |
| 1605 | else if (IS_I915GM(dev)) |
| 1606 | I915_WRITE(FW_BLC_SELF, srwm & 0x3f); |
| 1607 | } |
| 1608 | |
| 1609 | DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n", |
| 1610 | planea_wm, planeb_wm, cwm, srwm); |
| 1611 | |
| 1612 | fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f); |
| 1613 | fwater_hi = (cwm & 0x1f); |
| 1614 | |
| 1615 | /* Set request length to 8 cachelines per fetch */ |
| 1616 | fwater_lo = fwater_lo | (1 << 24) | (1 << 8); |
| 1617 | fwater_hi = fwater_hi | (1 << 8); |
| 1618 | |
| 1619 | I915_WRITE(FW_BLC, fwater_lo); |
| 1620 | I915_WRITE(FW_BLC2, fwater_hi); |
| 1621 | |
Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 1622 | if (enabled) |
| 1623 | intel_set_memory_cxsr(dev_priv, true); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1624 | } |
| 1625 | |
Daniel Vetter | feb56b9 | 2013-12-14 20:38:30 -0200 | [diff] [blame] | 1626 | static void i845_update_wm(struct drm_crtc *unused_crtc) |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1627 | { |
Ville Syrjälä | 46ba614 | 2013-09-10 11:40:40 +0300 | [diff] [blame] | 1628 | struct drm_device *dev = unused_crtc->dev; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1629 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1630 | struct drm_crtc *crtc; |
Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 1631 | const struct drm_display_mode *adjusted_mode; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1632 | uint32_t fwater_lo; |
| 1633 | int planea_wm; |
| 1634 | |
| 1635 | crtc = single_enabled_crtc(dev); |
| 1636 | if (crtc == NULL) |
| 1637 | return; |
| 1638 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 1639 | adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode; |
Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 1640 | planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock, |
Daniel Vetter | feb56b9 | 2013-12-14 20:38:30 -0200 | [diff] [blame] | 1641 | &i845_wm_info, |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1642 | dev_priv->display.get_fifo_size(dev, 0), |
Chris Wilson | 5aef600 | 2014-09-03 11:56:07 +0100 | [diff] [blame] | 1643 | 4, pessimal_latency_ns); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 1644 | fwater_lo = I915_READ(FW_BLC) & ~0xfff; |
| 1645 | fwater_lo |= (3<<8) | planea_wm; |
| 1646 | |
| 1647 | DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm); |
| 1648 | |
| 1649 | I915_WRITE(FW_BLC, fwater_lo); |
| 1650 | } |
| 1651 | |
Ville Syrjälä | 8cfb340 | 2015-06-03 15:45:11 +0300 | [diff] [blame] | 1652 | uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1653 | { |
Chris Wilson | fd4daa9 | 2013-08-27 17:04:17 +0100 | [diff] [blame] | 1654 | uint32_t pixel_rate; |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1655 | |
Ville Syrjälä | 8cfb340 | 2015-06-03 15:45:11 +0300 | [diff] [blame] | 1656 | pixel_rate = pipe_config->base.adjusted_mode.crtc_clock; |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1657 | |
| 1658 | /* We only use IF-ID interlacing. If we ever use PF-ID we'll need to |
| 1659 | * adjust the pixel_rate here. */ |
| 1660 | |
Ville Syrjälä | 8cfb340 | 2015-06-03 15:45:11 +0300 | [diff] [blame] | 1661 | if (pipe_config->pch_pfit.enabled) { |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1662 | uint64_t pipe_w, pipe_h, pfit_w, pfit_h; |
Ville Syrjälä | 8cfb340 | 2015-06-03 15:45:11 +0300 | [diff] [blame] | 1663 | uint32_t pfit_size = pipe_config->pch_pfit.size; |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1664 | |
Ville Syrjälä | 8cfb340 | 2015-06-03 15:45:11 +0300 | [diff] [blame] | 1665 | pipe_w = pipe_config->pipe_src_w; |
| 1666 | pipe_h = pipe_config->pipe_src_h; |
| 1667 | |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1668 | pfit_w = (pfit_size >> 16) & 0xFFFF; |
| 1669 | pfit_h = pfit_size & 0xFFFF; |
| 1670 | if (pipe_w < pfit_w) |
| 1671 | pipe_w = pfit_w; |
| 1672 | if (pipe_h < pfit_h) |
| 1673 | pipe_h = pfit_h; |
| 1674 | |
| 1675 | pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h, |
| 1676 | pfit_w * pfit_h); |
| 1677 | } |
| 1678 | |
| 1679 | return pixel_rate; |
| 1680 | } |
| 1681 | |
Ville Syrjälä | 3712646 | 2013-08-01 16:18:55 +0300 | [diff] [blame] | 1682 | /* latency must be in 0.1us units. */ |
Ville Syrjälä | 2329704 | 2013-07-05 11:57:17 +0300 | [diff] [blame] | 1683 | static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t bytes_per_pixel, |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1684 | uint32_t latency) |
| 1685 | { |
| 1686 | uint64_t ret; |
| 1687 | |
Ville Syrjälä | 3312ba6 | 2013-08-01 16:18:53 +0300 | [diff] [blame] | 1688 | if (WARN(latency == 0, "Latency value missing\n")) |
| 1689 | return UINT_MAX; |
| 1690 | |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1691 | ret = (uint64_t) pixel_rate * bytes_per_pixel * latency; |
| 1692 | ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2; |
| 1693 | |
| 1694 | return ret; |
| 1695 | } |
| 1696 | |
Ville Syrjälä | 3712646 | 2013-08-01 16:18:55 +0300 | [diff] [blame] | 1697 | /* latency must be in 0.1us units. */ |
Ville Syrjälä | 2329704 | 2013-07-05 11:57:17 +0300 | [diff] [blame] | 1698 | static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal, |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1699 | uint32_t horiz_pixels, uint8_t bytes_per_pixel, |
| 1700 | uint32_t latency) |
| 1701 | { |
| 1702 | uint32_t ret; |
| 1703 | |
Ville Syrjälä | 3312ba6 | 2013-08-01 16:18:53 +0300 | [diff] [blame] | 1704 | if (WARN(latency == 0, "Latency value missing\n")) |
| 1705 | return UINT_MAX; |
| 1706 | |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1707 | ret = (latency * pixel_rate) / (pipe_htotal * 10000); |
| 1708 | ret = (ret + 1) * horiz_pixels * bytes_per_pixel; |
| 1709 | ret = DIV_ROUND_UP(ret, 64) + 2; |
| 1710 | return ret; |
| 1711 | } |
| 1712 | |
Ville Syrjälä | 2329704 | 2013-07-05 11:57:17 +0300 | [diff] [blame] | 1713 | static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels, |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 1714 | uint8_t bytes_per_pixel) |
| 1715 | { |
| 1716 | return DIV_ROUND_UP(pri_val * 64, horiz_pixels * bytes_per_pixel) + 2; |
| 1717 | } |
| 1718 | |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 1719 | struct ilk_wm_maximums { |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 1720 | uint16_t pri; |
| 1721 | uint16_t spr; |
| 1722 | uint16_t cur; |
| 1723 | uint16_t fbc; |
| 1724 | }; |
| 1725 | |
Ville Syrjälä | 3712646 | 2013-08-01 16:18:55 +0300 | [diff] [blame] | 1726 | /* |
| 1727 | * For both WM_PIPE and WM_LP. |
| 1728 | * mem_value must be in 0.1us units. |
| 1729 | */ |
Matt Roper | 7221fc3 | 2015-09-24 15:53:08 -0700 | [diff] [blame] | 1730 | static uint32_t ilk_compute_pri_wm(const struct intel_crtc_state *cstate, |
Matt Roper | 43d59ed | 2015-09-24 15:53:07 -0700 | [diff] [blame] | 1731 | const struct intel_plane_state *pstate, |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 1732 | uint32_t mem_value, |
| 1733 | bool is_lp) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1734 | { |
Matt Roper | 43d59ed | 2015-09-24 15:53:07 -0700 | [diff] [blame] | 1735 | int bpp = pstate->base.fb ? pstate->base.fb->bits_per_pixel / 8 : 0; |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 1736 | uint32_t method1, method2; |
| 1737 | |
Matt Roper | 7221fc3 | 2015-09-24 15:53:08 -0700 | [diff] [blame] | 1738 | if (!cstate->base.active || !pstate->visible) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1739 | return 0; |
| 1740 | |
Matt Roper | 7221fc3 | 2015-09-24 15:53:08 -0700 | [diff] [blame] | 1741 | method1 = ilk_wm_method1(ilk_pipe_pixel_rate(cstate), bpp, mem_value); |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 1742 | |
| 1743 | if (!is_lp) |
| 1744 | return method1; |
| 1745 | |
Matt Roper | 7221fc3 | 2015-09-24 15:53:08 -0700 | [diff] [blame] | 1746 | method2 = ilk_wm_method2(ilk_pipe_pixel_rate(cstate), |
| 1747 | cstate->base.adjusted_mode.crtc_htotal, |
Matt Roper | 43d59ed | 2015-09-24 15:53:07 -0700 | [diff] [blame] | 1748 | drm_rect_width(&pstate->dst), |
| 1749 | bpp, |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 1750 | mem_value); |
| 1751 | |
| 1752 | return min(method1, method2); |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1753 | } |
| 1754 | |
Ville Syrjälä | 3712646 | 2013-08-01 16:18:55 +0300 | [diff] [blame] | 1755 | /* |
| 1756 | * For both WM_PIPE and WM_LP. |
| 1757 | * mem_value must be in 0.1us units. |
| 1758 | */ |
Matt Roper | 7221fc3 | 2015-09-24 15:53:08 -0700 | [diff] [blame] | 1759 | static uint32_t ilk_compute_spr_wm(const struct intel_crtc_state *cstate, |
Matt Roper | 43d59ed | 2015-09-24 15:53:07 -0700 | [diff] [blame] | 1760 | const struct intel_plane_state *pstate, |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1761 | uint32_t mem_value) |
| 1762 | { |
Matt Roper | 43d59ed | 2015-09-24 15:53:07 -0700 | [diff] [blame] | 1763 | int bpp = pstate->base.fb ? pstate->base.fb->bits_per_pixel / 8 : 0; |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1764 | uint32_t method1, method2; |
| 1765 | |
Matt Roper | 7221fc3 | 2015-09-24 15:53:08 -0700 | [diff] [blame] | 1766 | if (!cstate->base.active || !pstate->visible) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1767 | return 0; |
| 1768 | |
Matt Roper | 7221fc3 | 2015-09-24 15:53:08 -0700 | [diff] [blame] | 1769 | method1 = ilk_wm_method1(ilk_pipe_pixel_rate(cstate), bpp, mem_value); |
| 1770 | method2 = ilk_wm_method2(ilk_pipe_pixel_rate(cstate), |
| 1771 | cstate->base.adjusted_mode.crtc_htotal, |
Matt Roper | 43d59ed | 2015-09-24 15:53:07 -0700 | [diff] [blame] | 1772 | drm_rect_width(&pstate->dst), |
| 1773 | bpp, |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1774 | mem_value); |
| 1775 | return min(method1, method2); |
| 1776 | } |
| 1777 | |
Ville Syrjälä | 3712646 | 2013-08-01 16:18:55 +0300 | [diff] [blame] | 1778 | /* |
| 1779 | * For both WM_PIPE and WM_LP. |
| 1780 | * mem_value must be in 0.1us units. |
| 1781 | */ |
Matt Roper | 7221fc3 | 2015-09-24 15:53:08 -0700 | [diff] [blame] | 1782 | static uint32_t ilk_compute_cur_wm(const struct intel_crtc_state *cstate, |
Matt Roper | 43d59ed | 2015-09-24 15:53:07 -0700 | [diff] [blame] | 1783 | const struct intel_plane_state *pstate, |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1784 | uint32_t mem_value) |
| 1785 | { |
Matt Roper | 43d59ed | 2015-09-24 15:53:07 -0700 | [diff] [blame] | 1786 | int bpp = pstate->base.fb ? pstate->base.fb->bits_per_pixel / 8 : 0; |
| 1787 | |
Matt Roper | 7221fc3 | 2015-09-24 15:53:08 -0700 | [diff] [blame] | 1788 | if (!cstate->base.active || !pstate->visible) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1789 | return 0; |
| 1790 | |
Matt Roper | 7221fc3 | 2015-09-24 15:53:08 -0700 | [diff] [blame] | 1791 | return ilk_wm_method2(ilk_pipe_pixel_rate(cstate), |
| 1792 | cstate->base.adjusted_mode.crtc_htotal, |
Matt Roper | 43d59ed | 2015-09-24 15:53:07 -0700 | [diff] [blame] | 1793 | drm_rect_width(&pstate->dst), |
| 1794 | bpp, |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 1795 | mem_value); |
| 1796 | } |
| 1797 | |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 1798 | /* Only for WM_LP. */ |
Matt Roper | 7221fc3 | 2015-09-24 15:53:08 -0700 | [diff] [blame] | 1799 | static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate, |
Matt Roper | 43d59ed | 2015-09-24 15:53:07 -0700 | [diff] [blame] | 1800 | const struct intel_plane_state *pstate, |
Ville Syrjälä | 1fda988 | 2013-07-05 11:57:19 +0300 | [diff] [blame] | 1801 | uint32_t pri_val) |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 1802 | { |
Matt Roper | 43d59ed | 2015-09-24 15:53:07 -0700 | [diff] [blame] | 1803 | int bpp = pstate->base.fb ? pstate->base.fb->bits_per_pixel / 8 : 0; |
| 1804 | |
Matt Roper | 7221fc3 | 2015-09-24 15:53:08 -0700 | [diff] [blame] | 1805 | if (!cstate->base.active || !pstate->visible) |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 1806 | return 0; |
| 1807 | |
Matt Roper | 43d59ed | 2015-09-24 15:53:07 -0700 | [diff] [blame] | 1808 | return ilk_wm_fbc(pri_val, drm_rect_width(&pstate->dst), bpp); |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 1809 | } |
| 1810 | |
Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 1811 | static unsigned int ilk_display_fifo_size(const struct drm_device *dev) |
| 1812 | { |
Ville Syrjälä | 416f472 | 2013-11-02 21:07:46 -0700 | [diff] [blame] | 1813 | if (INTEL_INFO(dev)->gen >= 8) |
| 1814 | return 3072; |
| 1815 | else if (INTEL_INFO(dev)->gen >= 7) |
Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 1816 | return 768; |
| 1817 | else |
| 1818 | return 512; |
| 1819 | } |
| 1820 | |
Ville Syrjälä | 4e97508 | 2014-03-07 18:32:11 +0200 | [diff] [blame] | 1821 | static unsigned int ilk_plane_wm_reg_max(const struct drm_device *dev, |
| 1822 | int level, bool is_sprite) |
| 1823 | { |
| 1824 | if (INTEL_INFO(dev)->gen >= 8) |
| 1825 | /* BDW primary/sprite plane watermarks */ |
| 1826 | return level == 0 ? 255 : 2047; |
| 1827 | else if (INTEL_INFO(dev)->gen >= 7) |
| 1828 | /* IVB/HSW primary/sprite plane watermarks */ |
| 1829 | return level == 0 ? 127 : 1023; |
| 1830 | else if (!is_sprite) |
| 1831 | /* ILK/SNB primary plane watermarks */ |
| 1832 | return level == 0 ? 127 : 511; |
| 1833 | else |
| 1834 | /* ILK/SNB sprite plane watermarks */ |
| 1835 | return level == 0 ? 63 : 255; |
| 1836 | } |
| 1837 | |
| 1838 | static unsigned int ilk_cursor_wm_reg_max(const struct drm_device *dev, |
| 1839 | int level) |
| 1840 | { |
| 1841 | if (INTEL_INFO(dev)->gen >= 7) |
| 1842 | return level == 0 ? 63 : 255; |
| 1843 | else |
| 1844 | return level == 0 ? 31 : 63; |
| 1845 | } |
| 1846 | |
| 1847 | static unsigned int ilk_fbc_wm_reg_max(const struct drm_device *dev) |
| 1848 | { |
| 1849 | if (INTEL_INFO(dev)->gen >= 8) |
| 1850 | return 31; |
| 1851 | else |
| 1852 | return 15; |
| 1853 | } |
| 1854 | |
Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 1855 | /* Calculate the maximum primary/sprite plane watermark */ |
| 1856 | static unsigned int ilk_plane_wm_max(const struct drm_device *dev, |
| 1857 | int level, |
Ville Syrjälä | 240264f | 2013-08-07 13:29:12 +0300 | [diff] [blame] | 1858 | const struct intel_wm_config *config, |
Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 1859 | enum intel_ddb_partitioning ddb_partitioning, |
| 1860 | bool is_sprite) |
| 1861 | { |
| 1862 | unsigned int fifo_size = ilk_display_fifo_size(dev); |
Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 1863 | |
| 1864 | /* if sprites aren't enabled, sprites get nothing */ |
Ville Syrjälä | 240264f | 2013-08-07 13:29:12 +0300 | [diff] [blame] | 1865 | if (is_sprite && !config->sprites_enabled) |
Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 1866 | return 0; |
| 1867 | |
| 1868 | /* HSW allows LP1+ watermarks even with multiple pipes */ |
Ville Syrjälä | 240264f | 2013-08-07 13:29:12 +0300 | [diff] [blame] | 1869 | if (level == 0 || config->num_pipes_active > 1) { |
Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 1870 | fifo_size /= INTEL_INFO(dev)->num_pipes; |
| 1871 | |
| 1872 | /* |
| 1873 | * For some reason the non self refresh |
| 1874 | * FIFO size is only half of the self |
| 1875 | * refresh FIFO size on ILK/SNB. |
| 1876 | */ |
| 1877 | if (INTEL_INFO(dev)->gen <= 6) |
| 1878 | fifo_size /= 2; |
| 1879 | } |
| 1880 | |
Ville Syrjälä | 240264f | 2013-08-07 13:29:12 +0300 | [diff] [blame] | 1881 | if (config->sprites_enabled) { |
Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 1882 | /* level 0 is always calculated with 1:1 split */ |
| 1883 | if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) { |
| 1884 | if (is_sprite) |
| 1885 | fifo_size *= 5; |
| 1886 | fifo_size /= 6; |
| 1887 | } else { |
| 1888 | fifo_size /= 2; |
| 1889 | } |
| 1890 | } |
| 1891 | |
| 1892 | /* clamp to max that the registers can hold */ |
Ville Syrjälä | 4e97508 | 2014-03-07 18:32:11 +0200 | [diff] [blame] | 1893 | return min(fifo_size, ilk_plane_wm_reg_max(dev, level, is_sprite)); |
Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 1894 | } |
| 1895 | |
| 1896 | /* Calculate the maximum cursor plane watermark */ |
| 1897 | static unsigned int ilk_cursor_wm_max(const struct drm_device *dev, |
Ville Syrjälä | 240264f | 2013-08-07 13:29:12 +0300 | [diff] [blame] | 1898 | int level, |
| 1899 | const struct intel_wm_config *config) |
Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 1900 | { |
| 1901 | /* HSW LP1+ watermarks w/ multiple pipes */ |
Ville Syrjälä | 240264f | 2013-08-07 13:29:12 +0300 | [diff] [blame] | 1902 | if (level > 0 && config->num_pipes_active > 1) |
Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 1903 | return 64; |
| 1904 | |
| 1905 | /* otherwise just report max that registers can hold */ |
Ville Syrjälä | 4e97508 | 2014-03-07 18:32:11 +0200 | [diff] [blame] | 1906 | return ilk_cursor_wm_reg_max(dev, level); |
Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 1907 | } |
| 1908 | |
Damien Lespiau | d34ff9c | 2014-01-06 19:17:23 +0000 | [diff] [blame] | 1909 | static void ilk_compute_wm_maximums(const struct drm_device *dev, |
Ville Syrjälä | 34982fe | 2013-10-09 19:18:09 +0300 | [diff] [blame] | 1910 | int level, |
| 1911 | const struct intel_wm_config *config, |
| 1912 | enum intel_ddb_partitioning ddb_partitioning, |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 1913 | struct ilk_wm_maximums *max) |
Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 1914 | { |
Ville Syrjälä | 240264f | 2013-08-07 13:29:12 +0300 | [diff] [blame] | 1915 | max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false); |
| 1916 | max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true); |
| 1917 | max->cur = ilk_cursor_wm_max(dev, level, config); |
Ville Syrjälä | 4e97508 | 2014-03-07 18:32:11 +0200 | [diff] [blame] | 1918 | max->fbc = ilk_fbc_wm_reg_max(dev); |
Ville Syrjälä | 158ae64 | 2013-08-07 13:28:19 +0300 | [diff] [blame] | 1919 | } |
| 1920 | |
Ville Syrjälä | a3cb404 | 2014-04-28 15:44:56 +0300 | [diff] [blame] | 1921 | static void ilk_compute_wm_reg_maximums(struct drm_device *dev, |
| 1922 | int level, |
| 1923 | struct ilk_wm_maximums *max) |
| 1924 | { |
| 1925 | max->pri = ilk_plane_wm_reg_max(dev, level, false); |
| 1926 | max->spr = ilk_plane_wm_reg_max(dev, level, true); |
| 1927 | max->cur = ilk_cursor_wm_reg_max(dev, level); |
| 1928 | max->fbc = ilk_fbc_wm_reg_max(dev); |
| 1929 | } |
| 1930 | |
Ville Syrjälä | d939565 | 2013-10-09 19:18:10 +0300 | [diff] [blame] | 1931 | static bool ilk_validate_wm_level(int level, |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 1932 | const struct ilk_wm_maximums *max, |
Ville Syrjälä | d939565 | 2013-10-09 19:18:10 +0300 | [diff] [blame] | 1933 | struct intel_wm_level *result) |
Ville Syrjälä | a9786a1 | 2013-08-07 13:24:47 +0300 | [diff] [blame] | 1934 | { |
| 1935 | bool ret; |
| 1936 | |
| 1937 | /* already determined to be invalid? */ |
| 1938 | if (!result->enable) |
| 1939 | return false; |
| 1940 | |
| 1941 | result->enable = result->pri_val <= max->pri && |
| 1942 | result->spr_val <= max->spr && |
| 1943 | result->cur_val <= max->cur; |
| 1944 | |
| 1945 | ret = result->enable; |
| 1946 | |
| 1947 | /* |
| 1948 | * HACK until we can pre-compute everything, |
| 1949 | * and thus fail gracefully if LP0 watermarks |
| 1950 | * are exceeded... |
| 1951 | */ |
| 1952 | if (level == 0 && !result->enable) { |
| 1953 | if (result->pri_val > max->pri) |
| 1954 | DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n", |
| 1955 | level, result->pri_val, max->pri); |
| 1956 | if (result->spr_val > max->spr) |
| 1957 | DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n", |
| 1958 | level, result->spr_val, max->spr); |
| 1959 | if (result->cur_val > max->cur) |
| 1960 | DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n", |
| 1961 | level, result->cur_val, max->cur); |
| 1962 | |
| 1963 | result->pri_val = min_t(uint32_t, result->pri_val, max->pri); |
| 1964 | result->spr_val = min_t(uint32_t, result->spr_val, max->spr); |
| 1965 | result->cur_val = min_t(uint32_t, result->cur_val, max->cur); |
| 1966 | result->enable = true; |
| 1967 | } |
| 1968 | |
Ville Syrjälä | a9786a1 | 2013-08-07 13:24:47 +0300 | [diff] [blame] | 1969 | return ret; |
| 1970 | } |
| 1971 | |
Damien Lespiau | d34ff9c | 2014-01-06 19:17:23 +0000 | [diff] [blame] | 1972 | static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv, |
Matt Roper | 43d59ed | 2015-09-24 15:53:07 -0700 | [diff] [blame] | 1973 | const struct intel_crtc *intel_crtc, |
Ville Syrjälä | 6f5ddd1 | 2013-08-06 22:24:02 +0300 | [diff] [blame] | 1974 | int level, |
Matt Roper | 7221fc3 | 2015-09-24 15:53:08 -0700 | [diff] [blame] | 1975 | struct intel_crtc_state *cstate, |
Matt Roper | 86c8bbb | 2015-09-24 15:53:16 -0700 | [diff] [blame] | 1976 | struct intel_plane_state *pristate, |
| 1977 | struct intel_plane_state *sprstate, |
| 1978 | struct intel_plane_state *curstate, |
Ville Syrjälä | 1fd527c | 2013-08-06 22:24:05 +0300 | [diff] [blame] | 1979 | struct intel_wm_level *result) |
Ville Syrjälä | 6f5ddd1 | 2013-08-06 22:24:02 +0300 | [diff] [blame] | 1980 | { |
| 1981 | uint16_t pri_latency = dev_priv->wm.pri_latency[level]; |
| 1982 | uint16_t spr_latency = dev_priv->wm.spr_latency[level]; |
| 1983 | uint16_t cur_latency = dev_priv->wm.cur_latency[level]; |
| 1984 | |
| 1985 | /* WM1+ latency values stored in 0.5us units */ |
| 1986 | if (level > 0) { |
| 1987 | pri_latency *= 5; |
| 1988 | spr_latency *= 5; |
| 1989 | cur_latency *= 5; |
| 1990 | } |
| 1991 | |
Matt Roper | 86c8bbb | 2015-09-24 15:53:16 -0700 | [diff] [blame] | 1992 | result->pri_val = ilk_compute_pri_wm(cstate, pristate, |
| 1993 | pri_latency, level); |
| 1994 | result->spr_val = ilk_compute_spr_wm(cstate, sprstate, spr_latency); |
| 1995 | result->cur_val = ilk_compute_cur_wm(cstate, curstate, cur_latency); |
| 1996 | result->fbc_val = ilk_compute_fbc_wm(cstate, pristate, result->pri_val); |
Ville Syrjälä | 6f5ddd1 | 2013-08-06 22:24:02 +0300 | [diff] [blame] | 1997 | result->enable = true; |
| 1998 | } |
| 1999 | |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2000 | static uint32_t |
| 2001 | hsw_compute_linetime_wm(struct drm_device *dev, struct drm_crtc *crtc) |
Eugeni Dodonov | 1f8eeab | 2012-05-09 15:37:24 -0300 | [diff] [blame] | 2002 | { |
| 2003 | struct drm_i915_private *dev_priv = dev->dev_private; |
Paulo Zanoni | 1011d8c | 2013-05-09 16:55:50 -0300 | [diff] [blame] | 2004 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Ville Syrjälä | 7c5f93b | 2015-09-08 13:40:49 +0300 | [diff] [blame] | 2005 | const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode; |
Paulo Zanoni | 85a02de | 2013-05-03 17:23:43 -0300 | [diff] [blame] | 2006 | u32 linetime, ips_linetime; |
Eugeni Dodonov | 1f8eeab | 2012-05-09 15:37:24 -0300 | [diff] [blame] | 2007 | |
Matt Roper | 3ef0028 | 2015-03-09 10:19:24 -0700 | [diff] [blame] | 2008 | if (!intel_crtc->active) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2009 | return 0; |
Paulo Zanoni | 1011d8c | 2013-05-09 16:55:50 -0300 | [diff] [blame] | 2010 | |
Eugeni Dodonov | 1f8eeab | 2012-05-09 15:37:24 -0300 | [diff] [blame] | 2011 | /* The WM are computed with base on how long it takes to fill a single |
| 2012 | * row at the given clock rate, multiplied by 8. |
| 2013 | * */ |
Ville Syrjälä | 124abe0 | 2015-09-08 13:40:45 +0300 | [diff] [blame] | 2014 | linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8, |
| 2015 | adjusted_mode->crtc_clock); |
| 2016 | ips_linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8, |
Ville Syrjälä | 05024da | 2015-06-03 15:45:08 +0300 | [diff] [blame] | 2017 | dev_priv->cdclk_freq); |
Eugeni Dodonov | 1f8eeab | 2012-05-09 15:37:24 -0300 | [diff] [blame] | 2018 | |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2019 | return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) | |
| 2020 | PIPE_WM_LINETIME_TIME(linetime); |
Eugeni Dodonov | 1f8eeab | 2012-05-09 15:37:24 -0300 | [diff] [blame] | 2021 | } |
| 2022 | |
Pradeep Bhat | 2af30a5 | 2014-11-04 17:06:38 +0000 | [diff] [blame] | 2023 | static void intel_read_wm_latency(struct drm_device *dev, uint16_t wm[8]) |
Ville Syrjälä | 12b134d | 2013-07-05 11:57:21 +0300 | [diff] [blame] | 2024 | { |
| 2025 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2026 | |
Pradeep Bhat | 2af30a5 | 2014-11-04 17:06:38 +0000 | [diff] [blame] | 2027 | if (IS_GEN9(dev)) { |
| 2028 | uint32_t val; |
Vandana Kannan | 4f94738 | 2014-11-04 17:06:47 +0000 | [diff] [blame] | 2029 | int ret, i; |
Vandana Kannan | 367294b | 2014-11-04 17:06:46 +0000 | [diff] [blame] | 2030 | int level, max_level = ilk_wm_max_level(dev); |
Pradeep Bhat | 2af30a5 | 2014-11-04 17:06:38 +0000 | [diff] [blame] | 2031 | |
| 2032 | /* read the first set of memory latencies[0:3] */ |
| 2033 | val = 0; /* data0 to be programmed to 0 for first set */ |
| 2034 | mutex_lock(&dev_priv->rps.hw_lock); |
| 2035 | ret = sandybridge_pcode_read(dev_priv, |
| 2036 | GEN9_PCODE_READ_MEM_LATENCY, |
| 2037 | &val); |
| 2038 | mutex_unlock(&dev_priv->rps.hw_lock); |
| 2039 | |
| 2040 | if (ret) { |
| 2041 | DRM_ERROR("SKL Mailbox read error = %d\n", ret); |
| 2042 | return; |
| 2043 | } |
| 2044 | |
| 2045 | wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK; |
| 2046 | wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) & |
| 2047 | GEN9_MEM_LATENCY_LEVEL_MASK; |
| 2048 | wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) & |
| 2049 | GEN9_MEM_LATENCY_LEVEL_MASK; |
| 2050 | wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) & |
| 2051 | GEN9_MEM_LATENCY_LEVEL_MASK; |
| 2052 | |
| 2053 | /* read the second set of memory latencies[4:7] */ |
| 2054 | val = 1; /* data0 to be programmed to 1 for second set */ |
| 2055 | mutex_lock(&dev_priv->rps.hw_lock); |
| 2056 | ret = sandybridge_pcode_read(dev_priv, |
| 2057 | GEN9_PCODE_READ_MEM_LATENCY, |
| 2058 | &val); |
| 2059 | mutex_unlock(&dev_priv->rps.hw_lock); |
| 2060 | if (ret) { |
| 2061 | DRM_ERROR("SKL Mailbox read error = %d\n", ret); |
| 2062 | return; |
| 2063 | } |
| 2064 | |
| 2065 | wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK; |
| 2066 | wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) & |
| 2067 | GEN9_MEM_LATENCY_LEVEL_MASK; |
| 2068 | wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) & |
| 2069 | GEN9_MEM_LATENCY_LEVEL_MASK; |
| 2070 | wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) & |
| 2071 | GEN9_MEM_LATENCY_LEVEL_MASK; |
| 2072 | |
Vandana Kannan | 367294b | 2014-11-04 17:06:46 +0000 | [diff] [blame] | 2073 | /* |
Damien Lespiau | 6f97235 | 2015-02-09 19:33:07 +0000 | [diff] [blame] | 2074 | * WaWmMemoryReadLatency:skl |
| 2075 | * |
Vandana Kannan | 367294b | 2014-11-04 17:06:46 +0000 | [diff] [blame] | 2076 | * punit doesn't take into account the read latency so we need |
| 2077 | * to add 2us to the various latency levels we retrieve from |
| 2078 | * the punit. |
| 2079 | * - W0 is a bit special in that it's the only level that |
| 2080 | * can't be disabled if we want to have display working, so |
| 2081 | * we always add 2us there. |
| 2082 | * - For levels >=1, punit returns 0us latency when they are |
| 2083 | * disabled, so we respect that and don't add 2us then |
Vandana Kannan | 4f94738 | 2014-11-04 17:06:47 +0000 | [diff] [blame] | 2084 | * |
| 2085 | * Additionally, if a level n (n > 1) has a 0us latency, all |
| 2086 | * levels m (m >= n) need to be disabled. We make sure to |
| 2087 | * sanitize the values out of the punit to satisfy this |
| 2088 | * requirement. |
Vandana Kannan | 367294b | 2014-11-04 17:06:46 +0000 | [diff] [blame] | 2089 | */ |
| 2090 | wm[0] += 2; |
| 2091 | for (level = 1; level <= max_level; level++) |
| 2092 | if (wm[level] != 0) |
| 2093 | wm[level] += 2; |
Vandana Kannan | 4f94738 | 2014-11-04 17:06:47 +0000 | [diff] [blame] | 2094 | else { |
| 2095 | for (i = level + 1; i <= max_level; i++) |
| 2096 | wm[i] = 0; |
Vandana Kannan | 367294b | 2014-11-04 17:06:46 +0000 | [diff] [blame] | 2097 | |
Vandana Kannan | 4f94738 | 2014-11-04 17:06:47 +0000 | [diff] [blame] | 2098 | break; |
| 2099 | } |
Pradeep Bhat | 2af30a5 | 2014-11-04 17:06:38 +0000 | [diff] [blame] | 2100 | } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) { |
Ville Syrjälä | 12b134d | 2013-07-05 11:57:21 +0300 | [diff] [blame] | 2101 | uint64_t sskpd = I915_READ64(MCH_SSKPD); |
| 2102 | |
| 2103 | wm[0] = (sskpd >> 56) & 0xFF; |
| 2104 | if (wm[0] == 0) |
| 2105 | wm[0] = sskpd & 0xF; |
Ville Syrjälä | e5d5019 | 2013-07-05 11:57:22 +0300 | [diff] [blame] | 2106 | wm[1] = (sskpd >> 4) & 0xFF; |
| 2107 | wm[2] = (sskpd >> 12) & 0xFF; |
| 2108 | wm[3] = (sskpd >> 20) & 0x1FF; |
| 2109 | wm[4] = (sskpd >> 32) & 0x1FF; |
Ville Syrjälä | 63cf9a1 | 2013-07-05 11:57:23 +0300 | [diff] [blame] | 2110 | } else if (INTEL_INFO(dev)->gen >= 6) { |
| 2111 | uint32_t sskpd = I915_READ(MCH_SSKPD); |
| 2112 | |
| 2113 | wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK; |
| 2114 | wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK; |
| 2115 | wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK; |
| 2116 | wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK; |
Ville Syrjälä | 3a88d0a | 2013-08-01 16:18:49 +0300 | [diff] [blame] | 2117 | } else if (INTEL_INFO(dev)->gen >= 5) { |
| 2118 | uint32_t mltr = I915_READ(MLTR_ILK); |
| 2119 | |
| 2120 | /* ILK primary LP0 latency is 700 ns */ |
| 2121 | wm[0] = 7; |
| 2122 | wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK; |
| 2123 | wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK; |
Ville Syrjälä | 12b134d | 2013-07-05 11:57:21 +0300 | [diff] [blame] | 2124 | } |
| 2125 | } |
| 2126 | |
Ville Syrjälä | 53615a5 | 2013-08-01 16:18:50 +0300 | [diff] [blame] | 2127 | static void intel_fixup_spr_wm_latency(struct drm_device *dev, uint16_t wm[5]) |
| 2128 | { |
| 2129 | /* ILK sprite LP0 latency is 1300 ns */ |
| 2130 | if (INTEL_INFO(dev)->gen == 5) |
| 2131 | wm[0] = 13; |
| 2132 | } |
| 2133 | |
| 2134 | static void intel_fixup_cur_wm_latency(struct drm_device *dev, uint16_t wm[5]) |
| 2135 | { |
| 2136 | /* ILK cursor LP0 latency is 1300 ns */ |
| 2137 | if (INTEL_INFO(dev)->gen == 5) |
| 2138 | wm[0] = 13; |
| 2139 | |
| 2140 | /* WaDoubleCursorLP3Latency:ivb */ |
| 2141 | if (IS_IVYBRIDGE(dev)) |
| 2142 | wm[3] *= 2; |
| 2143 | } |
| 2144 | |
Damien Lespiau | 546c81f | 2014-05-13 15:30:26 +0100 | [diff] [blame] | 2145 | int ilk_wm_max_level(const struct drm_device *dev) |
Ville Syrjälä | ad0d6dc | 2013-08-30 14:30:25 +0300 | [diff] [blame] | 2146 | { |
| 2147 | /* how many WM levels are we expecting */ |
Damien Lespiau | b6e742f | 2015-05-09 02:05:55 +0100 | [diff] [blame] | 2148 | if (INTEL_INFO(dev)->gen >= 9) |
Pradeep Bhat | 2af30a5 | 2014-11-04 17:06:38 +0000 | [diff] [blame] | 2149 | return 7; |
| 2150 | else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) |
Ville Syrjälä | ad0d6dc | 2013-08-30 14:30:25 +0300 | [diff] [blame] | 2151 | return 4; |
| 2152 | else if (INTEL_INFO(dev)->gen >= 6) |
| 2153 | return 3; |
| 2154 | else |
| 2155 | return 2; |
| 2156 | } |
Daniel Vetter | 7526ed7 | 2014-09-29 15:07:19 +0200 | [diff] [blame] | 2157 | |
Ville Syrjälä | 26ec971 | 2013-08-01 16:18:52 +0300 | [diff] [blame] | 2158 | static void intel_print_wm_latency(struct drm_device *dev, |
| 2159 | const char *name, |
Pradeep Bhat | 2af30a5 | 2014-11-04 17:06:38 +0000 | [diff] [blame] | 2160 | const uint16_t wm[8]) |
Ville Syrjälä | 26ec971 | 2013-08-01 16:18:52 +0300 | [diff] [blame] | 2161 | { |
Ville Syrjälä | ad0d6dc | 2013-08-30 14:30:25 +0300 | [diff] [blame] | 2162 | int level, max_level = ilk_wm_max_level(dev); |
Ville Syrjälä | 26ec971 | 2013-08-01 16:18:52 +0300 | [diff] [blame] | 2163 | |
| 2164 | for (level = 0; level <= max_level; level++) { |
| 2165 | unsigned int latency = wm[level]; |
| 2166 | |
| 2167 | if (latency == 0) { |
| 2168 | DRM_ERROR("%s WM%d latency not provided\n", |
| 2169 | name, level); |
| 2170 | continue; |
| 2171 | } |
| 2172 | |
Pradeep Bhat | 2af30a5 | 2014-11-04 17:06:38 +0000 | [diff] [blame] | 2173 | /* |
| 2174 | * - latencies are in us on gen9. |
| 2175 | * - before then, WM1+ latency values are in 0.5us units |
| 2176 | */ |
| 2177 | if (IS_GEN9(dev)) |
| 2178 | latency *= 10; |
| 2179 | else if (level > 0) |
Ville Syrjälä | 26ec971 | 2013-08-01 16:18:52 +0300 | [diff] [blame] | 2180 | latency *= 5; |
| 2181 | |
| 2182 | DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n", |
| 2183 | name, level, wm[level], |
| 2184 | latency / 10, latency % 10); |
| 2185 | } |
| 2186 | } |
| 2187 | |
Ville Syrjälä | e95a2f7 | 2014-05-08 15:09:19 +0300 | [diff] [blame] | 2188 | static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv, |
| 2189 | uint16_t wm[5], uint16_t min) |
| 2190 | { |
| 2191 | int level, max_level = ilk_wm_max_level(dev_priv->dev); |
| 2192 | |
| 2193 | if (wm[0] >= min) |
| 2194 | return false; |
| 2195 | |
| 2196 | wm[0] = max(wm[0], min); |
| 2197 | for (level = 1; level <= max_level; level++) |
| 2198 | wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5)); |
| 2199 | |
| 2200 | return true; |
| 2201 | } |
| 2202 | |
| 2203 | static void snb_wm_latency_quirk(struct drm_device *dev) |
| 2204 | { |
| 2205 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2206 | bool changed; |
| 2207 | |
| 2208 | /* |
| 2209 | * The BIOS provided WM memory latency values are often |
| 2210 | * inadequate for high resolution displays. Adjust them. |
| 2211 | */ |
| 2212 | changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) | |
| 2213 | ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) | |
| 2214 | ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12); |
| 2215 | |
| 2216 | if (!changed) |
| 2217 | return; |
| 2218 | |
| 2219 | DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n"); |
| 2220 | intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency); |
| 2221 | intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency); |
| 2222 | intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency); |
| 2223 | } |
| 2224 | |
Damien Lespiau | fa50ad6 | 2014-03-17 18:01:16 +0000 | [diff] [blame] | 2225 | static void ilk_setup_wm_latency(struct drm_device *dev) |
Ville Syrjälä | 53615a5 | 2013-08-01 16:18:50 +0300 | [diff] [blame] | 2226 | { |
| 2227 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2228 | |
| 2229 | intel_read_wm_latency(dev, dev_priv->wm.pri_latency); |
| 2230 | |
| 2231 | memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency, |
| 2232 | sizeof(dev_priv->wm.pri_latency)); |
| 2233 | memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency, |
| 2234 | sizeof(dev_priv->wm.pri_latency)); |
| 2235 | |
| 2236 | intel_fixup_spr_wm_latency(dev, dev_priv->wm.spr_latency); |
| 2237 | intel_fixup_cur_wm_latency(dev, dev_priv->wm.cur_latency); |
Ville Syrjälä | 26ec971 | 2013-08-01 16:18:52 +0300 | [diff] [blame] | 2238 | |
| 2239 | intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency); |
| 2240 | intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency); |
| 2241 | intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency); |
Ville Syrjälä | e95a2f7 | 2014-05-08 15:09:19 +0300 | [diff] [blame] | 2242 | |
| 2243 | if (IS_GEN6(dev)) |
| 2244 | snb_wm_latency_quirk(dev); |
Ville Syrjälä | 53615a5 | 2013-08-01 16:18:50 +0300 | [diff] [blame] | 2245 | } |
| 2246 | |
Pradeep Bhat | 2af30a5 | 2014-11-04 17:06:38 +0000 | [diff] [blame] | 2247 | static void skl_setup_wm_latency(struct drm_device *dev) |
| 2248 | { |
| 2249 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2250 | |
| 2251 | intel_read_wm_latency(dev, dev_priv->wm.skl_latency); |
| 2252 | intel_print_wm_latency(dev, "Gen9 Plane", dev_priv->wm.skl_latency); |
| 2253 | } |
| 2254 | |
Matt Roper | 261a27d | 2015-10-08 15:28:25 -0700 | [diff] [blame] | 2255 | /* Compute new watermarks for the pipe */ |
Matt Roper | 86c8bbb | 2015-09-24 15:53:16 -0700 | [diff] [blame] | 2256 | static int ilk_compute_pipe_wm(struct intel_crtc *intel_crtc, |
| 2257 | struct drm_atomic_state *state) |
Matt Roper | 261a27d | 2015-10-08 15:28:25 -0700 | [diff] [blame] | 2258 | { |
Matt Roper | 86c8bbb | 2015-09-24 15:53:16 -0700 | [diff] [blame] | 2259 | struct intel_pipe_wm *pipe_wm; |
| 2260 | struct drm_device *dev = intel_crtc->base.dev; |
Damien Lespiau | d34ff9c | 2014-01-06 19:17:23 +0000 | [diff] [blame] | 2261 | const struct drm_i915_private *dev_priv = dev->dev_private; |
Matt Roper | 86c8bbb | 2015-09-24 15:53:16 -0700 | [diff] [blame] | 2262 | struct intel_crtc_state *cstate = NULL; |
Matt Roper | 43d59ed | 2015-09-24 15:53:07 -0700 | [diff] [blame] | 2263 | struct intel_plane *intel_plane; |
Matt Roper | 86c8bbb | 2015-09-24 15:53:16 -0700 | [diff] [blame] | 2264 | struct drm_plane_state *ps; |
| 2265 | struct intel_plane_state *pristate = NULL; |
Matt Roper | 43d59ed | 2015-09-24 15:53:07 -0700 | [diff] [blame] | 2266 | struct intel_plane_state *sprstate = NULL; |
Matt Roper | 86c8bbb | 2015-09-24 15:53:16 -0700 | [diff] [blame] | 2267 | struct intel_plane_state *curstate = NULL; |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2268 | int level, max_level = ilk_wm_max_level(dev); |
| 2269 | /* LP0 watermark maximums depend on this pipe alone */ |
| 2270 | struct intel_wm_config config = { |
| 2271 | .num_pipes_active = 1, |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2272 | }; |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2273 | struct ilk_wm_maximums max; |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2274 | |
Matt Roper | 86c8bbb | 2015-09-24 15:53:16 -0700 | [diff] [blame] | 2275 | cstate = intel_atomic_get_crtc_state(state, intel_crtc); |
| 2276 | if (IS_ERR(cstate)) |
| 2277 | return PTR_ERR(cstate); |
| 2278 | |
| 2279 | pipe_wm = &cstate->wm.optimal.ilk; |
| 2280 | |
Matt Roper | 43d59ed | 2015-09-24 15:53:07 -0700 | [diff] [blame] | 2281 | for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) { |
Matt Roper | 86c8bbb | 2015-09-24 15:53:16 -0700 | [diff] [blame] | 2282 | ps = drm_atomic_get_plane_state(state, |
| 2283 | &intel_plane->base); |
| 2284 | if (IS_ERR(ps)) |
| 2285 | return PTR_ERR(ps); |
| 2286 | |
| 2287 | if (intel_plane->base.type == DRM_PLANE_TYPE_PRIMARY) |
| 2288 | pristate = to_intel_plane_state(ps); |
| 2289 | else if (intel_plane->base.type == DRM_PLANE_TYPE_OVERLAY) |
| 2290 | sprstate = to_intel_plane_state(ps); |
| 2291 | else if (intel_plane->base.type == DRM_PLANE_TYPE_CURSOR) |
| 2292 | curstate = to_intel_plane_state(ps); |
Matt Roper | 43d59ed | 2015-09-24 15:53:07 -0700 | [diff] [blame] | 2293 | } |
| 2294 | |
| 2295 | config.sprites_enabled = sprstate->visible; |
| 2296 | config.sprites_scaled = sprstate->visible && |
| 2297 | (drm_rect_width(&sprstate->dst) != drm_rect_width(&sprstate->src) >> 16 || |
| 2298 | drm_rect_height(&sprstate->dst) != drm_rect_height(&sprstate->src) >> 16); |
| 2299 | |
Matt Roper | 7221fc3 | 2015-09-24 15:53:08 -0700 | [diff] [blame] | 2300 | pipe_wm->pipe_enabled = cstate->base.active; |
Matt Roper | 86c8bbb | 2015-09-24 15:53:16 -0700 | [diff] [blame] | 2301 | pipe_wm->sprites_enabled = config.sprites_enabled; |
Matt Roper | 43d59ed | 2015-09-24 15:53:07 -0700 | [diff] [blame] | 2302 | pipe_wm->sprites_scaled = config.sprites_scaled; |
Ville Syrjälä | 2a44b76 | 2014-03-07 18:32:09 +0200 | [diff] [blame] | 2303 | |
Ville Syrjälä | 7b39a0b | 2013-12-05 15:51:30 +0200 | [diff] [blame] | 2304 | /* ILK/SNB: LP2+ watermarks only w/o sprites */ |
Matt Roper | 43d59ed | 2015-09-24 15:53:07 -0700 | [diff] [blame] | 2305 | if (INTEL_INFO(dev)->gen <= 6 && sprstate->visible) |
Ville Syrjälä | 7b39a0b | 2013-12-05 15:51:30 +0200 | [diff] [blame] | 2306 | max_level = 1; |
| 2307 | |
| 2308 | /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */ |
Matt Roper | 43d59ed | 2015-09-24 15:53:07 -0700 | [diff] [blame] | 2309 | if (config.sprites_scaled) |
Ville Syrjälä | 7b39a0b | 2013-12-05 15:51:30 +0200 | [diff] [blame] | 2310 | max_level = 0; |
| 2311 | |
Matt Roper | 86c8bbb | 2015-09-24 15:53:16 -0700 | [diff] [blame] | 2312 | ilk_compute_wm_level(dev_priv, intel_crtc, 0, cstate, |
| 2313 | pristate, sprstate, curstate, &pipe_wm->wm[0]); |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2314 | |
Ville Syrjälä | a42a571 | 2014-01-07 16:14:08 +0200 | [diff] [blame] | 2315 | if (IS_HASWELL(dev) || IS_BROADWELL(dev)) |
Matt Roper | 86c8bbb | 2015-09-24 15:53:16 -0700 | [diff] [blame] | 2316 | pipe_wm->linetime = hsw_compute_linetime_wm(dev, |
| 2317 | &intel_crtc->base); |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2318 | |
Ville Syrjälä | a3cb404 | 2014-04-28 15:44:56 +0300 | [diff] [blame] | 2319 | /* LP0 watermarks always use 1/2 DDB partitioning */ |
| 2320 | ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max); |
| 2321 | |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2322 | /* At least LP0 must be valid */ |
Ville Syrjälä | a3cb404 | 2014-04-28 15:44:56 +0300 | [diff] [blame] | 2323 | if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0])) |
Matt Roper | 86c8bbb | 2015-09-24 15:53:16 -0700 | [diff] [blame] | 2324 | return -EINVAL; |
Ville Syrjälä | a3cb404 | 2014-04-28 15:44:56 +0300 | [diff] [blame] | 2325 | |
| 2326 | ilk_compute_wm_reg_maximums(dev, 1, &max); |
| 2327 | |
| 2328 | for (level = 1; level <= max_level; level++) { |
| 2329 | struct intel_wm_level wm = {}; |
| 2330 | |
Matt Roper | 86c8bbb | 2015-09-24 15:53:16 -0700 | [diff] [blame] | 2331 | ilk_compute_wm_level(dev_priv, intel_crtc, level, cstate, |
| 2332 | pristate, sprstate, curstate, &wm); |
Ville Syrjälä | a3cb404 | 2014-04-28 15:44:56 +0300 | [diff] [blame] | 2333 | |
| 2334 | /* |
| 2335 | * Disable any watermark level that exceeds the |
| 2336 | * register maximums since such watermarks are |
| 2337 | * always invalid. |
| 2338 | */ |
| 2339 | if (!ilk_validate_wm_level(level, &max, &wm)) |
| 2340 | break; |
| 2341 | |
| 2342 | pipe_wm->wm[level] = wm; |
| 2343 | } |
| 2344 | |
Matt Roper | 86c8bbb | 2015-09-24 15:53:16 -0700 | [diff] [blame] | 2345 | return 0; |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2346 | } |
| 2347 | |
| 2348 | /* |
| 2349 | * Merge the watermarks from all active pipes for a specific level. |
| 2350 | */ |
| 2351 | static void ilk_merge_wm_level(struct drm_device *dev, |
| 2352 | int level, |
| 2353 | struct intel_wm_level *ret_wm) |
| 2354 | { |
| 2355 | const struct intel_crtc *intel_crtc; |
| 2356 | |
Ville Syrjälä | d52fea5 | 2014-04-28 15:44:57 +0300 | [diff] [blame] | 2357 | ret_wm->enable = true; |
| 2358 | |
Damien Lespiau | d3fcc80 | 2014-05-13 23:32:22 +0100 | [diff] [blame] | 2359 | for_each_intel_crtc(dev, intel_crtc) { |
Matt Roper | 4e0963c | 2015-09-24 15:53:15 -0700 | [diff] [blame] | 2360 | const struct intel_crtc_state *cstate = |
| 2361 | to_intel_crtc_state(intel_crtc->base.state); |
| 2362 | const struct intel_pipe_wm *active = &cstate->wm.optimal.ilk; |
Ville Syrjälä | fe392ef | 2014-03-07 18:32:10 +0200 | [diff] [blame] | 2363 | const struct intel_wm_level *wm = &active->wm[level]; |
| 2364 | |
| 2365 | if (!active->pipe_enabled) |
| 2366 | continue; |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2367 | |
Ville Syrjälä | d52fea5 | 2014-04-28 15:44:57 +0300 | [diff] [blame] | 2368 | /* |
| 2369 | * The watermark values may have been used in the past, |
| 2370 | * so we must maintain them in the registers for some |
| 2371 | * time even if the level is now disabled. |
| 2372 | */ |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2373 | if (!wm->enable) |
Ville Syrjälä | d52fea5 | 2014-04-28 15:44:57 +0300 | [diff] [blame] | 2374 | ret_wm->enable = false; |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2375 | |
| 2376 | ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val); |
| 2377 | ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val); |
| 2378 | ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val); |
| 2379 | ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val); |
| 2380 | } |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2381 | } |
| 2382 | |
| 2383 | /* |
| 2384 | * Merge all low power watermarks for all active pipes. |
| 2385 | */ |
| 2386 | static void ilk_wm_merge(struct drm_device *dev, |
Ville Syrjälä | 0ba22e2 | 2013-12-05 15:51:34 +0200 | [diff] [blame] | 2387 | const struct intel_wm_config *config, |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2388 | const struct ilk_wm_maximums *max, |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2389 | struct intel_pipe_wm *merged) |
| 2390 | { |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 2391 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2392 | int level, max_level = ilk_wm_max_level(dev); |
Ville Syrjälä | d52fea5 | 2014-04-28 15:44:57 +0300 | [diff] [blame] | 2393 | int last_enabled_level = max_level; |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2394 | |
Ville Syrjälä | 0ba22e2 | 2013-12-05 15:51:34 +0200 | [diff] [blame] | 2395 | /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */ |
| 2396 | if ((INTEL_INFO(dev)->gen <= 6 || IS_IVYBRIDGE(dev)) && |
| 2397 | config->num_pipes_active > 1) |
| 2398 | return; |
| 2399 | |
Ville Syrjälä | 6c8b6c2 | 2013-12-05 15:51:35 +0200 | [diff] [blame] | 2400 | /* ILK: FBC WM must be disabled always */ |
| 2401 | merged->fbc_wm_enabled = INTEL_INFO(dev)->gen >= 6; |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2402 | |
| 2403 | /* merge each WM1+ level */ |
| 2404 | for (level = 1; level <= max_level; level++) { |
| 2405 | struct intel_wm_level *wm = &merged->wm[level]; |
| 2406 | |
| 2407 | ilk_merge_wm_level(dev, level, wm); |
| 2408 | |
Ville Syrjälä | d52fea5 | 2014-04-28 15:44:57 +0300 | [diff] [blame] | 2409 | if (level > last_enabled_level) |
| 2410 | wm->enable = false; |
| 2411 | else if (!ilk_validate_wm_level(level, max, wm)) |
| 2412 | /* make sure all following levels get disabled */ |
| 2413 | last_enabled_level = level - 1; |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2414 | |
| 2415 | /* |
| 2416 | * The spec says it is preferred to disable |
| 2417 | * FBC WMs instead of disabling a WM level. |
| 2418 | */ |
| 2419 | if (wm->fbc_val > max->fbc) { |
Ville Syrjälä | d52fea5 | 2014-04-28 15:44:57 +0300 | [diff] [blame] | 2420 | if (wm->enable) |
| 2421 | merged->fbc_wm_enabled = false; |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2422 | wm->fbc_val = 0; |
| 2423 | } |
| 2424 | } |
Ville Syrjälä | 6c8b6c2 | 2013-12-05 15:51:35 +0200 | [diff] [blame] | 2425 | |
| 2426 | /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */ |
| 2427 | /* |
| 2428 | * FIXME this is racy. FBC might get enabled later. |
| 2429 | * What we should check here is whether FBC can be |
| 2430 | * enabled sometime later. |
| 2431 | */ |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 2432 | if (IS_GEN5(dev) && !merged->fbc_wm_enabled && |
Paulo Zanoni | 0e631ad | 2015-10-14 17:45:36 -0300 | [diff] [blame] | 2433 | intel_fbc_is_active(dev_priv)) { |
Ville Syrjälä | 6c8b6c2 | 2013-12-05 15:51:35 +0200 | [diff] [blame] | 2434 | for (level = 2; level <= max_level; level++) { |
| 2435 | struct intel_wm_level *wm = &merged->wm[level]; |
| 2436 | |
| 2437 | wm->enable = false; |
| 2438 | } |
| 2439 | } |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2440 | } |
| 2441 | |
Ville Syrjälä | b380ca3 | 2013-10-09 19:18:01 +0300 | [diff] [blame] | 2442 | static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm) |
| 2443 | { |
| 2444 | /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */ |
| 2445 | return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable); |
| 2446 | } |
| 2447 | |
Ville Syrjälä | a68d68e | 2013-12-05 15:51:29 +0200 | [diff] [blame] | 2448 | /* The value we need to program into the WM_LPx latency field */ |
| 2449 | static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level) |
| 2450 | { |
| 2451 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2452 | |
Ville Syrjälä | a42a571 | 2014-01-07 16:14:08 +0200 | [diff] [blame] | 2453 | if (IS_HASWELL(dev) || IS_BROADWELL(dev)) |
Ville Syrjälä | a68d68e | 2013-12-05 15:51:29 +0200 | [diff] [blame] | 2454 | return 2 * level; |
| 2455 | else |
| 2456 | return dev_priv->wm.pri_latency[level]; |
| 2457 | } |
| 2458 | |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2459 | static void ilk_compute_wm_results(struct drm_device *dev, |
Ville Syrjälä | 0362c78 | 2013-10-09 19:17:57 +0300 | [diff] [blame] | 2460 | const struct intel_pipe_wm *merged, |
Ville Syrjälä | 609cede | 2013-10-09 19:18:03 +0300 | [diff] [blame] | 2461 | enum intel_ddb_partitioning partitioning, |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2462 | struct ilk_wm_values *results) |
Paulo Zanoni | 1011d8c | 2013-05-09 16:55:50 -0300 | [diff] [blame] | 2463 | { |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2464 | struct intel_crtc *intel_crtc; |
| 2465 | int level, wm_lp; |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 2466 | |
Ville Syrjälä | 0362c78 | 2013-10-09 19:17:57 +0300 | [diff] [blame] | 2467 | results->enable_fbc_wm = merged->fbc_wm_enabled; |
Ville Syrjälä | 609cede | 2013-10-09 19:18:03 +0300 | [diff] [blame] | 2468 | results->partitioning = partitioning; |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 2469 | |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2470 | /* LP1+ register values */ |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 2471 | for (wm_lp = 1; wm_lp <= 3; wm_lp++) { |
Ville Syrjälä | 1fd527c | 2013-08-06 22:24:05 +0300 | [diff] [blame] | 2472 | const struct intel_wm_level *r; |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 2473 | |
Ville Syrjälä | b380ca3 | 2013-10-09 19:18:01 +0300 | [diff] [blame] | 2474 | level = ilk_wm_lp_to_level(wm_lp, merged); |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2475 | |
Ville Syrjälä | 0362c78 | 2013-10-09 19:17:57 +0300 | [diff] [blame] | 2476 | r = &merged->wm[level]; |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 2477 | |
Ville Syrjälä | d52fea5 | 2014-04-28 15:44:57 +0300 | [diff] [blame] | 2478 | /* |
| 2479 | * Maintain the watermark values even if the level is |
| 2480 | * disabled. Doing otherwise could cause underruns. |
| 2481 | */ |
| 2482 | results->wm_lp[wm_lp - 1] = |
Ville Syrjälä | a68d68e | 2013-12-05 15:51:29 +0200 | [diff] [blame] | 2483 | (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) | |
Ville Syrjälä | 416f472 | 2013-11-02 21:07:46 -0700 | [diff] [blame] | 2484 | (r->pri_val << WM1_LP_SR_SHIFT) | |
| 2485 | r->cur_val; |
| 2486 | |
Ville Syrjälä | d52fea5 | 2014-04-28 15:44:57 +0300 | [diff] [blame] | 2487 | if (r->enable) |
| 2488 | results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN; |
| 2489 | |
Ville Syrjälä | 416f472 | 2013-11-02 21:07:46 -0700 | [diff] [blame] | 2490 | if (INTEL_INFO(dev)->gen >= 8) |
| 2491 | results->wm_lp[wm_lp - 1] |= |
| 2492 | r->fbc_val << WM1_LP_FBC_SHIFT_BDW; |
| 2493 | else |
| 2494 | results->wm_lp[wm_lp - 1] |= |
| 2495 | r->fbc_val << WM1_LP_FBC_SHIFT; |
| 2496 | |
Ville Syrjälä | d52fea5 | 2014-04-28 15:44:57 +0300 | [diff] [blame] | 2497 | /* |
| 2498 | * Always set WM1S_LP_EN when spr_val != 0, even if the |
| 2499 | * level is disabled. Doing otherwise could cause underruns. |
| 2500 | */ |
Ville Syrjälä | 6cef2b8a | 2013-12-05 15:51:32 +0200 | [diff] [blame] | 2501 | if (INTEL_INFO(dev)->gen <= 6 && r->spr_val) { |
| 2502 | WARN_ON(wm_lp != 1); |
| 2503 | results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val; |
| 2504 | } else |
| 2505 | results->wm_lp_spr[wm_lp - 1] = r->spr_val; |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 2506 | } |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2507 | |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2508 | /* LP0 register values */ |
Damien Lespiau | d3fcc80 | 2014-05-13 23:32:22 +0100 | [diff] [blame] | 2509 | for_each_intel_crtc(dev, intel_crtc) { |
Matt Roper | 4e0963c | 2015-09-24 15:53:15 -0700 | [diff] [blame] | 2510 | const struct intel_crtc_state *cstate = |
| 2511 | to_intel_crtc_state(intel_crtc->base.state); |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2512 | enum pipe pipe = intel_crtc->pipe; |
Matt Roper | 4e0963c | 2015-09-24 15:53:15 -0700 | [diff] [blame] | 2513 | const struct intel_wm_level *r = &cstate->wm.optimal.ilk.wm[0]; |
Paulo Zanoni | 1011d8c | 2013-05-09 16:55:50 -0300 | [diff] [blame] | 2514 | |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2515 | if (WARN_ON(!r->enable)) |
| 2516 | continue; |
| 2517 | |
Matt Roper | 4e0963c | 2015-09-24 15:53:15 -0700 | [diff] [blame] | 2518 | results->wm_linetime[pipe] = cstate->wm.optimal.ilk.linetime; |
Ville Syrjälä | 0b2ae6d | 2013-10-09 19:17:55 +0300 | [diff] [blame] | 2519 | |
| 2520 | results->wm_pipe[pipe] = |
| 2521 | (r->pri_val << WM0_PIPE_PLANE_SHIFT) | |
| 2522 | (r->spr_val << WM0_PIPE_SPRITE_SHIFT) | |
| 2523 | r->cur_val; |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2524 | } |
| 2525 | } |
| 2526 | |
Paulo Zanoni | 861f338 | 2013-05-31 10:19:21 -0300 | [diff] [blame] | 2527 | /* Find the result with the highest level enabled. Check for enable_fbc_wm in |
| 2528 | * case both are at the same level. Prefer r1 in case they're the same. */ |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2529 | static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev, |
Ville Syrjälä | 198a1e9 | 2013-10-09 19:17:58 +0300 | [diff] [blame] | 2530 | struct intel_pipe_wm *r1, |
| 2531 | struct intel_pipe_wm *r2) |
Paulo Zanoni | 861f338 | 2013-05-31 10:19:21 -0300 | [diff] [blame] | 2532 | { |
Ville Syrjälä | 198a1e9 | 2013-10-09 19:17:58 +0300 | [diff] [blame] | 2533 | int level, max_level = ilk_wm_max_level(dev); |
| 2534 | int level1 = 0, level2 = 0; |
Paulo Zanoni | 861f338 | 2013-05-31 10:19:21 -0300 | [diff] [blame] | 2535 | |
Ville Syrjälä | 198a1e9 | 2013-10-09 19:17:58 +0300 | [diff] [blame] | 2536 | for (level = 1; level <= max_level; level++) { |
| 2537 | if (r1->wm[level].enable) |
| 2538 | level1 = level; |
| 2539 | if (r2->wm[level].enable) |
| 2540 | level2 = level; |
Paulo Zanoni | 861f338 | 2013-05-31 10:19:21 -0300 | [diff] [blame] | 2541 | } |
| 2542 | |
Ville Syrjälä | 198a1e9 | 2013-10-09 19:17:58 +0300 | [diff] [blame] | 2543 | if (level1 == level2) { |
| 2544 | if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled) |
Paulo Zanoni | 861f338 | 2013-05-31 10:19:21 -0300 | [diff] [blame] | 2545 | return r2; |
| 2546 | else |
| 2547 | return r1; |
Ville Syrjälä | 198a1e9 | 2013-10-09 19:17:58 +0300 | [diff] [blame] | 2548 | } else if (level1 > level2) { |
Paulo Zanoni | 861f338 | 2013-05-31 10:19:21 -0300 | [diff] [blame] | 2549 | return r1; |
| 2550 | } else { |
| 2551 | return r2; |
| 2552 | } |
| 2553 | } |
| 2554 | |
Ville Syrjälä | 49a687c | 2013-10-11 19:39:52 +0300 | [diff] [blame] | 2555 | /* dirty bits used to track which watermarks need changes */ |
| 2556 | #define WM_DIRTY_PIPE(pipe) (1 << (pipe)) |
| 2557 | #define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe))) |
| 2558 | #define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp))) |
| 2559 | #define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3)) |
| 2560 | #define WM_DIRTY_FBC (1 << 24) |
| 2561 | #define WM_DIRTY_DDB (1 << 25) |
| 2562 | |
Damien Lespiau | 055e393 | 2014-08-18 13:49:10 +0100 | [diff] [blame] | 2563 | static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv, |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2564 | const struct ilk_wm_values *old, |
| 2565 | const struct ilk_wm_values *new) |
Ville Syrjälä | 49a687c | 2013-10-11 19:39:52 +0300 | [diff] [blame] | 2566 | { |
| 2567 | unsigned int dirty = 0; |
| 2568 | enum pipe pipe; |
| 2569 | int wm_lp; |
| 2570 | |
Damien Lespiau | 055e393 | 2014-08-18 13:49:10 +0100 | [diff] [blame] | 2571 | for_each_pipe(dev_priv, pipe) { |
Ville Syrjälä | 49a687c | 2013-10-11 19:39:52 +0300 | [diff] [blame] | 2572 | if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) { |
| 2573 | dirty |= WM_DIRTY_LINETIME(pipe); |
| 2574 | /* Must disable LP1+ watermarks too */ |
| 2575 | dirty |= WM_DIRTY_LP_ALL; |
| 2576 | } |
| 2577 | |
| 2578 | if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) { |
| 2579 | dirty |= WM_DIRTY_PIPE(pipe); |
| 2580 | /* Must disable LP1+ watermarks too */ |
| 2581 | dirty |= WM_DIRTY_LP_ALL; |
| 2582 | } |
| 2583 | } |
| 2584 | |
| 2585 | if (old->enable_fbc_wm != new->enable_fbc_wm) { |
| 2586 | dirty |= WM_DIRTY_FBC; |
| 2587 | /* Must disable LP1+ watermarks too */ |
| 2588 | dirty |= WM_DIRTY_LP_ALL; |
| 2589 | } |
| 2590 | |
| 2591 | if (old->partitioning != new->partitioning) { |
| 2592 | dirty |= WM_DIRTY_DDB; |
| 2593 | /* Must disable LP1+ watermarks too */ |
| 2594 | dirty |= WM_DIRTY_LP_ALL; |
| 2595 | } |
| 2596 | |
| 2597 | /* LP1+ watermarks already deemed dirty, no need to continue */ |
| 2598 | if (dirty & WM_DIRTY_LP_ALL) |
| 2599 | return dirty; |
| 2600 | |
| 2601 | /* Find the lowest numbered LP1+ watermark in need of an update... */ |
| 2602 | for (wm_lp = 1; wm_lp <= 3; wm_lp++) { |
| 2603 | if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] || |
| 2604 | old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1]) |
| 2605 | break; |
| 2606 | } |
| 2607 | |
| 2608 | /* ...and mark it and all higher numbered LP1+ watermarks as dirty */ |
| 2609 | for (; wm_lp <= 3; wm_lp++) |
| 2610 | dirty |= WM_DIRTY_LP(wm_lp); |
| 2611 | |
| 2612 | return dirty; |
| 2613 | } |
| 2614 | |
Ville Syrjälä | 8553c18 | 2013-12-05 15:51:39 +0200 | [diff] [blame] | 2615 | static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv, |
| 2616 | unsigned int dirty) |
| 2617 | { |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2618 | struct ilk_wm_values *previous = &dev_priv->wm.hw; |
Ville Syrjälä | 8553c18 | 2013-12-05 15:51:39 +0200 | [diff] [blame] | 2619 | bool changed = false; |
| 2620 | |
| 2621 | if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) { |
| 2622 | previous->wm_lp[2] &= ~WM1_LP_SR_EN; |
| 2623 | I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]); |
| 2624 | changed = true; |
| 2625 | } |
| 2626 | if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) { |
| 2627 | previous->wm_lp[1] &= ~WM1_LP_SR_EN; |
| 2628 | I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]); |
| 2629 | changed = true; |
| 2630 | } |
| 2631 | if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) { |
| 2632 | previous->wm_lp[0] &= ~WM1_LP_SR_EN; |
| 2633 | I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]); |
| 2634 | changed = true; |
| 2635 | } |
| 2636 | |
| 2637 | /* |
| 2638 | * Don't touch WM1S_LP_EN here. |
| 2639 | * Doing so could cause underruns. |
| 2640 | */ |
| 2641 | |
| 2642 | return changed; |
| 2643 | } |
| 2644 | |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2645 | /* |
| 2646 | * The spec says we shouldn't write when we don't need, because every write |
| 2647 | * causes WMs to be re-evaluated, expending some power. |
| 2648 | */ |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2649 | static void ilk_write_wm_values(struct drm_i915_private *dev_priv, |
| 2650 | struct ilk_wm_values *results) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2651 | { |
Ville Syrjälä | ac9545f | 2013-12-05 15:51:28 +0200 | [diff] [blame] | 2652 | struct drm_device *dev = dev_priv->dev; |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 2653 | struct ilk_wm_values *previous = &dev_priv->wm.hw; |
Ville Syrjälä | 49a687c | 2013-10-11 19:39:52 +0300 | [diff] [blame] | 2654 | unsigned int dirty; |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2655 | uint32_t val; |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2656 | |
Damien Lespiau | 055e393 | 2014-08-18 13:49:10 +0100 | [diff] [blame] | 2657 | dirty = ilk_compute_wm_dirty(dev_priv, previous, results); |
Ville Syrjälä | 49a687c | 2013-10-11 19:39:52 +0300 | [diff] [blame] | 2658 | if (!dirty) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2659 | return; |
| 2660 | |
Ville Syrjälä | 8553c18 | 2013-12-05 15:51:39 +0200 | [diff] [blame] | 2661 | _ilk_disable_lp_wm(dev_priv, dirty); |
Ville Syrjälä | 6cef2b8a | 2013-12-05 15:51:32 +0200 | [diff] [blame] | 2662 | |
Ville Syrjälä | 49a687c | 2013-10-11 19:39:52 +0300 | [diff] [blame] | 2663 | if (dirty & WM_DIRTY_PIPE(PIPE_A)) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2664 | I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]); |
Ville Syrjälä | 49a687c | 2013-10-11 19:39:52 +0300 | [diff] [blame] | 2665 | if (dirty & WM_DIRTY_PIPE(PIPE_B)) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2666 | I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]); |
Ville Syrjälä | 49a687c | 2013-10-11 19:39:52 +0300 | [diff] [blame] | 2667 | if (dirty & WM_DIRTY_PIPE(PIPE_C)) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2668 | I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]); |
| 2669 | |
Ville Syrjälä | 49a687c | 2013-10-11 19:39:52 +0300 | [diff] [blame] | 2670 | if (dirty & WM_DIRTY_LINETIME(PIPE_A)) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2671 | I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]); |
Ville Syrjälä | 49a687c | 2013-10-11 19:39:52 +0300 | [diff] [blame] | 2672 | if (dirty & WM_DIRTY_LINETIME(PIPE_B)) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2673 | I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]); |
Ville Syrjälä | 49a687c | 2013-10-11 19:39:52 +0300 | [diff] [blame] | 2674 | if (dirty & WM_DIRTY_LINETIME(PIPE_C)) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2675 | I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]); |
| 2676 | |
Ville Syrjälä | 49a687c | 2013-10-11 19:39:52 +0300 | [diff] [blame] | 2677 | if (dirty & WM_DIRTY_DDB) { |
Ville Syrjälä | a42a571 | 2014-01-07 16:14:08 +0200 | [diff] [blame] | 2678 | if (IS_HASWELL(dev) || IS_BROADWELL(dev)) { |
Ville Syrjälä | ac9545f | 2013-12-05 15:51:28 +0200 | [diff] [blame] | 2679 | val = I915_READ(WM_MISC); |
| 2680 | if (results->partitioning == INTEL_DDB_PART_1_2) |
| 2681 | val &= ~WM_MISC_DATA_PARTITION_5_6; |
| 2682 | else |
| 2683 | val |= WM_MISC_DATA_PARTITION_5_6; |
| 2684 | I915_WRITE(WM_MISC, val); |
| 2685 | } else { |
| 2686 | val = I915_READ(DISP_ARB_CTL2); |
| 2687 | if (results->partitioning == INTEL_DDB_PART_1_2) |
| 2688 | val &= ~DISP_DATA_PARTITION_5_6; |
| 2689 | else |
| 2690 | val |= DISP_DATA_PARTITION_5_6; |
| 2691 | I915_WRITE(DISP_ARB_CTL2, val); |
| 2692 | } |
Paulo Zanoni | 1011d8c | 2013-05-09 16:55:50 -0300 | [diff] [blame] | 2693 | } |
| 2694 | |
Ville Syrjälä | 49a687c | 2013-10-11 19:39:52 +0300 | [diff] [blame] | 2695 | if (dirty & WM_DIRTY_FBC) { |
Paulo Zanoni | cca32e9 | 2013-05-31 11:45:06 -0300 | [diff] [blame] | 2696 | val = I915_READ(DISP_ARB_CTL); |
| 2697 | if (results->enable_fbc_wm) |
| 2698 | val &= ~DISP_FBC_WM_DIS; |
| 2699 | else |
| 2700 | val |= DISP_FBC_WM_DIS; |
| 2701 | I915_WRITE(DISP_ARB_CTL, val); |
| 2702 | } |
| 2703 | |
Imre Deak | 954911e | 2013-12-17 14:46:34 +0200 | [diff] [blame] | 2704 | if (dirty & WM_DIRTY_LP(1) && |
| 2705 | previous->wm_lp_spr[0] != results->wm_lp_spr[0]) |
| 2706 | I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]); |
| 2707 | |
| 2708 | if (INTEL_INFO(dev)->gen >= 7) { |
Ville Syrjälä | 6cef2b8a | 2013-12-05 15:51:32 +0200 | [diff] [blame] | 2709 | if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1]) |
| 2710 | I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]); |
| 2711 | if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2]) |
| 2712 | I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]); |
| 2713 | } |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2714 | |
Ville Syrjälä | facd619 | 2013-12-05 15:51:33 +0200 | [diff] [blame] | 2715 | if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0]) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2716 | I915_WRITE(WM1_LP_ILK, results->wm_lp[0]); |
Ville Syrjälä | facd619 | 2013-12-05 15:51:33 +0200 | [diff] [blame] | 2717 | if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1]) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2718 | I915_WRITE(WM2_LP_ILK, results->wm_lp[1]); |
Ville Syrjälä | facd619 | 2013-12-05 15:51:33 +0200 | [diff] [blame] | 2719 | if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2]) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2720 | I915_WRITE(WM3_LP_ILK, results->wm_lp[2]); |
Ville Syrjälä | 609cede | 2013-10-09 19:18:03 +0300 | [diff] [blame] | 2721 | |
| 2722 | dev_priv->wm.hw = *results; |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 2723 | } |
| 2724 | |
Ville Syrjälä | 8553c18 | 2013-12-05 15:51:39 +0200 | [diff] [blame] | 2725 | static bool ilk_disable_lp_wm(struct drm_device *dev) |
| 2726 | { |
| 2727 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2728 | |
| 2729 | return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL); |
| 2730 | } |
| 2731 | |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 2732 | /* |
| 2733 | * On gen9, we need to allocate Display Data Buffer (DDB) portions to the |
| 2734 | * different active planes. |
| 2735 | */ |
| 2736 | |
| 2737 | #define SKL_DDB_SIZE 896 /* in blocks */ |
Damien Lespiau | 43d735a | 2015-03-17 11:39:34 +0200 | [diff] [blame] | 2738 | #define BXT_DDB_SIZE 512 |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 2739 | |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 2740 | /* |
| 2741 | * Return the index of a plane in the SKL DDB and wm result arrays. Primary |
| 2742 | * plane is always in slot 0, cursor is always in slot I915_MAX_PLANES-1, and |
| 2743 | * other universal planes are in indices 1..n. Note that this may leave unused |
| 2744 | * indices between the top "sprite" plane and the cursor. |
| 2745 | */ |
| 2746 | static int |
| 2747 | skl_wm_plane_id(const struct intel_plane *plane) |
| 2748 | { |
| 2749 | switch (plane->base.type) { |
| 2750 | case DRM_PLANE_TYPE_PRIMARY: |
| 2751 | return 0; |
| 2752 | case DRM_PLANE_TYPE_CURSOR: |
| 2753 | return PLANE_CURSOR; |
| 2754 | case DRM_PLANE_TYPE_OVERLAY: |
| 2755 | return plane->plane + 1; |
| 2756 | default: |
| 2757 | MISSING_CASE(plane->base.type); |
| 2758 | return plane->plane; |
| 2759 | } |
| 2760 | } |
| 2761 | |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 2762 | static void |
| 2763 | skl_ddb_get_pipe_allocation_limits(struct drm_device *dev, |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 2764 | const struct intel_crtc_state *cstate, |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 2765 | const struct intel_wm_config *config, |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 2766 | struct skl_ddb_entry *alloc /* out */) |
| 2767 | { |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 2768 | struct drm_crtc *for_crtc = cstate->base.crtc; |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 2769 | struct drm_crtc *crtc; |
| 2770 | unsigned int pipe_size, ddb_size; |
| 2771 | int nth_active_pipe; |
| 2772 | |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 2773 | if (!cstate->base.active) { |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 2774 | alloc->start = 0; |
| 2775 | alloc->end = 0; |
| 2776 | return; |
| 2777 | } |
| 2778 | |
Damien Lespiau | 43d735a | 2015-03-17 11:39:34 +0200 | [diff] [blame] | 2779 | if (IS_BROXTON(dev)) |
| 2780 | ddb_size = BXT_DDB_SIZE; |
| 2781 | else |
| 2782 | ddb_size = SKL_DDB_SIZE; |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 2783 | |
| 2784 | ddb_size -= 4; /* 4 blocks for bypass path allocation */ |
| 2785 | |
| 2786 | nth_active_pipe = 0; |
| 2787 | for_each_crtc(dev, crtc) { |
Matt Roper | 3ef0028 | 2015-03-09 10:19:24 -0700 | [diff] [blame] | 2788 | if (!to_intel_crtc(crtc)->active) |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 2789 | continue; |
| 2790 | |
| 2791 | if (crtc == for_crtc) |
| 2792 | break; |
| 2793 | |
| 2794 | nth_active_pipe++; |
| 2795 | } |
| 2796 | |
| 2797 | pipe_size = ddb_size / config->num_pipes_active; |
| 2798 | alloc->start = nth_active_pipe * ddb_size / config->num_pipes_active; |
Damien Lespiau | 16160e3 | 2014-11-04 17:06:53 +0000 | [diff] [blame] | 2799 | alloc->end = alloc->start + pipe_size; |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 2800 | } |
| 2801 | |
| 2802 | static unsigned int skl_cursor_allocation(const struct intel_wm_config *config) |
| 2803 | { |
| 2804 | if (config->num_pipes_active == 1) |
| 2805 | return 32; |
| 2806 | |
| 2807 | return 8; |
| 2808 | } |
| 2809 | |
Damien Lespiau | a269c58 | 2014-11-04 17:06:49 +0000 | [diff] [blame] | 2810 | static void skl_ddb_entry_init_from_hw(struct skl_ddb_entry *entry, u32 reg) |
| 2811 | { |
| 2812 | entry->start = reg & 0x3ff; |
| 2813 | entry->end = (reg >> 16) & 0x3ff; |
Damien Lespiau | 16160e3 | 2014-11-04 17:06:53 +0000 | [diff] [blame] | 2814 | if (entry->end) |
| 2815 | entry->end += 1; |
Damien Lespiau | a269c58 | 2014-11-04 17:06:49 +0000 | [diff] [blame] | 2816 | } |
| 2817 | |
Damien Lespiau | 08db665 | 2014-11-04 17:06:52 +0000 | [diff] [blame] | 2818 | void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv, |
| 2819 | struct skl_ddb_allocation *ddb /* out */) |
Damien Lespiau | a269c58 | 2014-11-04 17:06:49 +0000 | [diff] [blame] | 2820 | { |
Damien Lespiau | a269c58 | 2014-11-04 17:06:49 +0000 | [diff] [blame] | 2821 | enum pipe pipe; |
| 2822 | int plane; |
| 2823 | u32 val; |
| 2824 | |
Maarten Lankhorst | b10f1b2 | 2015-10-22 13:56:34 +0200 | [diff] [blame] | 2825 | memset(ddb, 0, sizeof(*ddb)); |
| 2826 | |
Damien Lespiau | a269c58 | 2014-11-04 17:06:49 +0000 | [diff] [blame] | 2827 | for_each_pipe(dev_priv, pipe) { |
Maarten Lankhorst | b10f1b2 | 2015-10-22 13:56:34 +0200 | [diff] [blame] | 2828 | if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PIPE(pipe))) |
| 2829 | continue; |
| 2830 | |
Damien Lespiau | dd74078 | 2015-02-28 14:54:08 +0000 | [diff] [blame] | 2831 | for_each_plane(dev_priv, pipe, plane) { |
Damien Lespiau | a269c58 | 2014-11-04 17:06:49 +0000 | [diff] [blame] | 2832 | val = I915_READ(PLANE_BUF_CFG(pipe, plane)); |
| 2833 | skl_ddb_entry_init_from_hw(&ddb->plane[pipe][plane], |
| 2834 | val); |
| 2835 | } |
| 2836 | |
| 2837 | val = I915_READ(CUR_BUF_CFG(pipe)); |
Matt Roper | 4969d33 | 2015-09-24 15:53:10 -0700 | [diff] [blame] | 2838 | skl_ddb_entry_init_from_hw(&ddb->plane[pipe][PLANE_CURSOR], |
| 2839 | val); |
Damien Lespiau | a269c58 | 2014-11-04 17:06:49 +0000 | [diff] [blame] | 2840 | } |
| 2841 | } |
| 2842 | |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 2843 | static unsigned int |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 2844 | skl_plane_relative_data_rate(const struct intel_crtc_state *cstate, |
| 2845 | const struct drm_plane_state *pstate, |
| 2846 | int y) |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 2847 | { |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 2848 | struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc); |
| 2849 | struct drm_framebuffer *fb = pstate->fb; |
Chandra Konduru | 2cd601c | 2015-04-27 15:47:37 -0700 | [diff] [blame] | 2850 | |
| 2851 | /* for planar format */ |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 2852 | if (fb->pixel_format == DRM_FORMAT_NV12) { |
Chandra Konduru | 2cd601c | 2015-04-27 15:47:37 -0700 | [diff] [blame] | 2853 | if (y) /* y-plane data rate */ |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 2854 | return intel_crtc->config->pipe_src_w * |
| 2855 | intel_crtc->config->pipe_src_h * |
| 2856 | drm_format_plane_cpp(fb->pixel_format, 0); |
Chandra Konduru | 2cd601c | 2015-04-27 15:47:37 -0700 | [diff] [blame] | 2857 | else /* uv-plane data rate */ |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 2858 | return (intel_crtc->config->pipe_src_w/2) * |
| 2859 | (intel_crtc->config->pipe_src_h/2) * |
| 2860 | drm_format_plane_cpp(fb->pixel_format, 1); |
Chandra Konduru | 2cd601c | 2015-04-27 15:47:37 -0700 | [diff] [blame] | 2861 | } |
| 2862 | |
| 2863 | /* for packed formats */ |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 2864 | return intel_crtc->config->pipe_src_w * |
| 2865 | intel_crtc->config->pipe_src_h * |
| 2866 | drm_format_plane_cpp(fb->pixel_format, 0); |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 2867 | } |
| 2868 | |
| 2869 | /* |
| 2870 | * We don't overflow 32 bits. Worst case is 3 planes enabled, each fetching |
| 2871 | * a 8192x4096@32bpp framebuffer: |
| 2872 | * 3 * 4096 * 8192 * 4 < 2^32 |
| 2873 | */ |
| 2874 | static unsigned int |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 2875 | skl_get_total_relative_data_rate(const struct intel_crtc_state *cstate) |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 2876 | { |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 2877 | struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc); |
| 2878 | struct drm_device *dev = intel_crtc->base.dev; |
| 2879 | const struct intel_plane *intel_plane; |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 2880 | unsigned int total_data_rate = 0; |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 2881 | |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 2882 | for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) { |
| 2883 | const struct drm_plane_state *pstate = intel_plane->base.state; |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 2884 | |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 2885 | if (pstate->fb == NULL) |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 2886 | continue; |
| 2887 | |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 2888 | if (intel_plane->base.type == DRM_PLANE_TYPE_CURSOR) |
| 2889 | continue; |
| 2890 | |
| 2891 | /* packed/uv */ |
| 2892 | total_data_rate += skl_plane_relative_data_rate(cstate, |
| 2893 | pstate, |
| 2894 | 0); |
| 2895 | |
| 2896 | if (pstate->fb->pixel_format == DRM_FORMAT_NV12) |
| 2897 | /* y-plane */ |
| 2898 | total_data_rate += skl_plane_relative_data_rate(cstate, |
| 2899 | pstate, |
| 2900 | 1); |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 2901 | } |
| 2902 | |
| 2903 | return total_data_rate; |
| 2904 | } |
| 2905 | |
| 2906 | static void |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 2907 | skl_allocate_pipe_ddb(struct intel_crtc_state *cstate, |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 2908 | struct skl_ddb_allocation *ddb /* out */) |
| 2909 | { |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 2910 | struct drm_crtc *crtc = cstate->base.crtc; |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 2911 | struct drm_device *dev = crtc->dev; |
Matt Roper | aa36313 | 2015-09-24 15:53:18 -0700 | [diff] [blame] | 2912 | struct drm_i915_private *dev_priv = to_i915(dev); |
| 2913 | struct intel_wm_config *config = &dev_priv->wm.config; |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 2914 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 2915 | struct intel_plane *intel_plane; |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 2916 | enum pipe pipe = intel_crtc->pipe; |
Damien Lespiau | 34bb56a | 2014-11-04 17:07:01 +0000 | [diff] [blame] | 2917 | struct skl_ddb_entry *alloc = &ddb->pipe[pipe]; |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 2918 | uint16_t alloc_size, start, cursor_blocks; |
Damien Lespiau | 8095815 | 2015-02-09 13:35:10 +0000 | [diff] [blame] | 2919 | uint16_t minimum[I915_MAX_PLANES]; |
Chandra Konduru | 2cd601c | 2015-04-27 15:47:37 -0700 | [diff] [blame] | 2920 | uint16_t y_minimum[I915_MAX_PLANES]; |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 2921 | unsigned int total_data_rate; |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 2922 | |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 2923 | skl_ddb_get_pipe_allocation_limits(dev, cstate, config, alloc); |
Damien Lespiau | 34bb56a | 2014-11-04 17:07:01 +0000 | [diff] [blame] | 2924 | alloc_size = skl_ddb_entry_size(alloc); |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 2925 | if (alloc_size == 0) { |
| 2926 | memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe])); |
Matt Roper | 4969d33 | 2015-09-24 15:53:10 -0700 | [diff] [blame] | 2927 | memset(&ddb->plane[pipe][PLANE_CURSOR], 0, |
| 2928 | sizeof(ddb->plane[pipe][PLANE_CURSOR])); |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 2929 | return; |
| 2930 | } |
| 2931 | |
| 2932 | cursor_blocks = skl_cursor_allocation(config); |
Matt Roper | 4969d33 | 2015-09-24 15:53:10 -0700 | [diff] [blame] | 2933 | ddb->plane[pipe][PLANE_CURSOR].start = alloc->end - cursor_blocks; |
| 2934 | ddb->plane[pipe][PLANE_CURSOR].end = alloc->end; |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 2935 | |
| 2936 | alloc_size -= cursor_blocks; |
Damien Lespiau | 34bb56a | 2014-11-04 17:07:01 +0000 | [diff] [blame] | 2937 | alloc->end -= cursor_blocks; |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 2938 | |
Damien Lespiau | 8095815 | 2015-02-09 13:35:10 +0000 | [diff] [blame] | 2939 | /* 1. Allocate the mininum required blocks for each active plane */ |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 2940 | for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) { |
| 2941 | struct drm_plane *plane = &intel_plane->base; |
| 2942 | struct drm_framebuffer *fb = plane->state->fb; |
| 2943 | int id = skl_wm_plane_id(intel_plane); |
Damien Lespiau | 8095815 | 2015-02-09 13:35:10 +0000 | [diff] [blame] | 2944 | |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 2945 | if (fb == NULL) |
| 2946 | continue; |
| 2947 | if (plane->type == DRM_PLANE_TYPE_CURSOR) |
Damien Lespiau | 8095815 | 2015-02-09 13:35:10 +0000 | [diff] [blame] | 2948 | continue; |
| 2949 | |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 2950 | minimum[id] = 8; |
| 2951 | alloc_size -= minimum[id]; |
| 2952 | y_minimum[id] = (fb->pixel_format == DRM_FORMAT_NV12) ? 8 : 0; |
| 2953 | alloc_size -= y_minimum[id]; |
Damien Lespiau | 8095815 | 2015-02-09 13:35:10 +0000 | [diff] [blame] | 2954 | } |
| 2955 | |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 2956 | /* |
Damien Lespiau | 8095815 | 2015-02-09 13:35:10 +0000 | [diff] [blame] | 2957 | * 2. Distribute the remaining space in proportion to the amount of |
| 2958 | * data each plane needs to fetch from memory. |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 2959 | * |
| 2960 | * FIXME: we may not allocate every single block here. |
| 2961 | */ |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 2962 | total_data_rate = skl_get_total_relative_data_rate(cstate); |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 2963 | |
Damien Lespiau | 34bb56a | 2014-11-04 17:07:01 +0000 | [diff] [blame] | 2964 | start = alloc->start; |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 2965 | for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) { |
| 2966 | struct drm_plane *plane = &intel_plane->base; |
| 2967 | struct drm_plane_state *pstate = intel_plane->base.state; |
Chandra Konduru | 2cd601c | 2015-04-27 15:47:37 -0700 | [diff] [blame] | 2968 | unsigned int data_rate, y_data_rate; |
| 2969 | uint16_t plane_blocks, y_plane_blocks = 0; |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 2970 | int id = skl_wm_plane_id(intel_plane); |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 2971 | |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 2972 | if (pstate->fb == NULL) |
| 2973 | continue; |
| 2974 | if (plane->type == DRM_PLANE_TYPE_CURSOR) |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 2975 | continue; |
| 2976 | |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 2977 | data_rate = skl_plane_relative_data_rate(cstate, pstate, 0); |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 2978 | |
| 2979 | /* |
Chandra Konduru | 2cd601c | 2015-04-27 15:47:37 -0700 | [diff] [blame] | 2980 | * allocation for (packed formats) or (uv-plane part of planar format): |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 2981 | * promote the expression to 64 bits to avoid overflowing, the |
| 2982 | * result is < available as data_rate / total_data_rate < 1 |
| 2983 | */ |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 2984 | plane_blocks = minimum[id]; |
Damien Lespiau | 8095815 | 2015-02-09 13:35:10 +0000 | [diff] [blame] | 2985 | plane_blocks += div_u64((uint64_t)alloc_size * data_rate, |
| 2986 | total_data_rate); |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 2987 | |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 2988 | ddb->plane[pipe][id].start = start; |
| 2989 | ddb->plane[pipe][id].end = start + plane_blocks; |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 2990 | |
| 2991 | start += plane_blocks; |
Chandra Konduru | 2cd601c | 2015-04-27 15:47:37 -0700 | [diff] [blame] | 2992 | |
| 2993 | /* |
| 2994 | * allocation for y_plane part of planar format: |
| 2995 | */ |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 2996 | if (pstate->fb->pixel_format == DRM_FORMAT_NV12) { |
| 2997 | y_data_rate = skl_plane_relative_data_rate(cstate, |
| 2998 | pstate, |
| 2999 | 1); |
| 3000 | y_plane_blocks = y_minimum[id]; |
Chandra Konduru | 2cd601c | 2015-04-27 15:47:37 -0700 | [diff] [blame] | 3001 | y_plane_blocks += div_u64((uint64_t)alloc_size * y_data_rate, |
| 3002 | total_data_rate); |
| 3003 | |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 3004 | ddb->y_plane[pipe][id].start = start; |
| 3005 | ddb->y_plane[pipe][id].end = start + y_plane_blocks; |
Chandra Konduru | 2cd601c | 2015-04-27 15:47:37 -0700 | [diff] [blame] | 3006 | |
| 3007 | start += y_plane_blocks; |
| 3008 | } |
| 3009 | |
Damien Lespiau | b9cec07 | 2014-11-04 17:06:43 +0000 | [diff] [blame] | 3010 | } |
| 3011 | |
| 3012 | } |
| 3013 | |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 3014 | static uint32_t skl_pipe_pixel_rate(const struct intel_crtc_state *config) |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3015 | { |
| 3016 | /* TODO: Take into account the scalers once we support them */ |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 3017 | return config->base.adjusted_mode.crtc_clock; |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3018 | } |
| 3019 | |
| 3020 | /* |
| 3021 | * The max latency should be 257 (max the punit can code is 255 and we add 2us |
| 3022 | * for the read latency) and bytes_per_pixel should always be <= 8, so that |
| 3023 | * should allow pixel_rate up to ~2 GHz which seems sufficient since max |
| 3024 | * 2xcdclk is 1350 MHz and the pixel rate should never exceed that. |
| 3025 | */ |
| 3026 | static uint32_t skl_wm_method1(uint32_t pixel_rate, uint8_t bytes_per_pixel, |
| 3027 | uint32_t latency) |
| 3028 | { |
| 3029 | uint32_t wm_intermediate_val, ret; |
| 3030 | |
| 3031 | if (latency == 0) |
| 3032 | return UINT_MAX; |
| 3033 | |
Tvrtko Ursulin | d4c2aa6 | 2015-02-27 11:15:22 +0000 | [diff] [blame] | 3034 | wm_intermediate_val = latency * pixel_rate * bytes_per_pixel / 512; |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3035 | ret = DIV_ROUND_UP(wm_intermediate_val, 1000); |
| 3036 | |
| 3037 | return ret; |
| 3038 | } |
| 3039 | |
| 3040 | static uint32_t skl_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal, |
| 3041 | uint32_t horiz_pixels, uint8_t bytes_per_pixel, |
Tvrtko Ursulin | 0fda656 | 2015-02-27 15:12:35 +0000 | [diff] [blame] | 3042 | uint64_t tiling, uint32_t latency) |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3043 | { |
Tvrtko Ursulin | d4c2aa6 | 2015-02-27 11:15:22 +0000 | [diff] [blame] | 3044 | uint32_t ret; |
| 3045 | uint32_t plane_bytes_per_line, plane_blocks_per_line; |
| 3046 | uint32_t wm_intermediate_val; |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3047 | |
| 3048 | if (latency == 0) |
| 3049 | return UINT_MAX; |
| 3050 | |
| 3051 | plane_bytes_per_line = horiz_pixels * bytes_per_pixel; |
Tvrtko Ursulin | 0fda656 | 2015-02-27 15:12:35 +0000 | [diff] [blame] | 3052 | |
| 3053 | if (tiling == I915_FORMAT_MOD_Y_TILED || |
| 3054 | tiling == I915_FORMAT_MOD_Yf_TILED) { |
| 3055 | plane_bytes_per_line *= 4; |
| 3056 | plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512); |
| 3057 | plane_blocks_per_line /= 4; |
| 3058 | } else { |
| 3059 | plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512); |
| 3060 | } |
| 3061 | |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3062 | wm_intermediate_val = latency * pixel_rate; |
| 3063 | ret = DIV_ROUND_UP(wm_intermediate_val, pipe_htotal * 1000) * |
Tvrtko Ursulin | d4c2aa6 | 2015-02-27 11:15:22 +0000 | [diff] [blame] | 3064 | plane_blocks_per_line; |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3065 | |
| 3066 | return ret; |
| 3067 | } |
| 3068 | |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3069 | static bool skl_ddb_allocation_changed(const struct skl_ddb_allocation *new_ddb, |
| 3070 | const struct intel_crtc *intel_crtc) |
| 3071 | { |
| 3072 | struct drm_device *dev = intel_crtc->base.dev; |
| 3073 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 3074 | const struct skl_ddb_allocation *cur_ddb = &dev_priv->wm.skl_hw.ddb; |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3075 | |
Kumar, Mahesh | e6d9002 | 2015-10-23 09:41:34 -0700 | [diff] [blame] | 3076 | /* |
| 3077 | * If ddb allocation of pipes changed, it may require recalculation of |
| 3078 | * watermarks |
| 3079 | */ |
| 3080 | if (memcmp(new_ddb->pipe, cur_ddb->pipe, sizeof(new_ddb->pipe))) |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3081 | return true; |
| 3082 | |
| 3083 | return false; |
| 3084 | } |
| 3085 | |
Tvrtko Ursulin | d4c2aa6 | 2015-02-27 11:15:22 +0000 | [diff] [blame] | 3086 | static bool skl_compute_plane_wm(const struct drm_i915_private *dev_priv, |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 3087 | struct intel_crtc_state *cstate, |
| 3088 | struct intel_plane *intel_plane, |
Damien Lespiau | afb024a | 2014-11-04 17:06:59 +0000 | [diff] [blame] | 3089 | uint16_t ddb_allocation, |
Tvrtko Ursulin | d4c2aa6 | 2015-02-27 11:15:22 +0000 | [diff] [blame] | 3090 | int level, |
Damien Lespiau | afb024a | 2014-11-04 17:06:59 +0000 | [diff] [blame] | 3091 | uint16_t *out_blocks, /* out */ |
| 3092 | uint8_t *out_lines /* out */) |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3093 | { |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 3094 | struct drm_plane *plane = &intel_plane->base; |
| 3095 | struct drm_framebuffer *fb = plane->state->fb; |
Tvrtko Ursulin | d4c2aa6 | 2015-02-27 11:15:22 +0000 | [diff] [blame] | 3096 | uint32_t latency = dev_priv->wm.skl_latency[level]; |
| 3097 | uint32_t method1, method2; |
| 3098 | uint32_t plane_bytes_per_line, plane_blocks_per_line; |
| 3099 | uint32_t res_blocks, res_lines; |
| 3100 | uint32_t selected_result; |
Chandra Konduru | 2cd601c | 2015-04-27 15:47:37 -0700 | [diff] [blame] | 3101 | uint8_t bytes_per_pixel; |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3102 | |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 3103 | if (latency == 0 || !cstate->base.active || !fb) |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3104 | return false; |
| 3105 | |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 3106 | bytes_per_pixel = drm_format_plane_cpp(fb->pixel_format, 0); |
| 3107 | method1 = skl_wm_method1(skl_pipe_pixel_rate(cstate), |
Chandra Konduru | 2cd601c | 2015-04-27 15:47:37 -0700 | [diff] [blame] | 3108 | bytes_per_pixel, |
Tvrtko Ursulin | d4c2aa6 | 2015-02-27 11:15:22 +0000 | [diff] [blame] | 3109 | latency); |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 3110 | method2 = skl_wm_method2(skl_pipe_pixel_rate(cstate), |
| 3111 | cstate->base.adjusted_mode.crtc_htotal, |
| 3112 | cstate->pipe_src_w, |
Chandra Konduru | 2cd601c | 2015-04-27 15:47:37 -0700 | [diff] [blame] | 3113 | bytes_per_pixel, |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 3114 | fb->modifier[0], |
Tvrtko Ursulin | d4c2aa6 | 2015-02-27 11:15:22 +0000 | [diff] [blame] | 3115 | latency); |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3116 | |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 3117 | plane_bytes_per_line = cstate->pipe_src_w * bytes_per_pixel; |
Tvrtko Ursulin | d4c2aa6 | 2015-02-27 11:15:22 +0000 | [diff] [blame] | 3118 | plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512); |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3119 | |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 3120 | if (fb->modifier[0] == I915_FORMAT_MOD_Y_TILED || |
| 3121 | fb->modifier[0] == I915_FORMAT_MOD_Yf_TILED) { |
Tvrtko Ursulin | 1fc0a8f | 2015-03-23 11:10:38 +0000 | [diff] [blame] | 3122 | uint32_t min_scanlines = 4; |
| 3123 | uint32_t y_tile_minimum; |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 3124 | if (intel_rotation_90_or_270(plane->state->rotation)) { |
| 3125 | int bpp = (fb->pixel_format == DRM_FORMAT_NV12) ? |
| 3126 | drm_format_plane_cpp(fb->pixel_format, 1) : |
| 3127 | drm_format_plane_cpp(fb->pixel_format, 0); |
| 3128 | |
| 3129 | switch (bpp) { |
Tvrtko Ursulin | 1fc0a8f | 2015-03-23 11:10:38 +0000 | [diff] [blame] | 3130 | case 1: |
| 3131 | min_scanlines = 16; |
| 3132 | break; |
| 3133 | case 2: |
| 3134 | min_scanlines = 8; |
| 3135 | break; |
| 3136 | case 8: |
| 3137 | WARN(1, "Unsupported pixel depth for rotation"); |
kbuild test robot | 2f0b579 | 2015-03-26 22:30:21 +0800 | [diff] [blame] | 3138 | } |
Tvrtko Ursulin | 1fc0a8f | 2015-03-23 11:10:38 +0000 | [diff] [blame] | 3139 | } |
| 3140 | y_tile_minimum = plane_blocks_per_line * min_scanlines; |
Tvrtko Ursulin | 0fda656 | 2015-02-27 15:12:35 +0000 | [diff] [blame] | 3141 | selected_result = max(method2, y_tile_minimum); |
| 3142 | } else { |
| 3143 | if ((ddb_allocation / plane_blocks_per_line) >= 1) |
| 3144 | selected_result = min(method1, method2); |
| 3145 | else |
| 3146 | selected_result = method1; |
| 3147 | } |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3148 | |
Tvrtko Ursulin | d4c2aa6 | 2015-02-27 11:15:22 +0000 | [diff] [blame] | 3149 | res_blocks = selected_result + 1; |
| 3150 | res_lines = DIV_ROUND_UP(selected_result, plane_blocks_per_line); |
Damien Lespiau | e6d6617 | 2014-11-04 17:06:55 +0000 | [diff] [blame] | 3151 | |
Tvrtko Ursulin | 0fda656 | 2015-02-27 15:12:35 +0000 | [diff] [blame] | 3152 | if (level >= 1 && level <= 7) { |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 3153 | if (fb->modifier[0] == I915_FORMAT_MOD_Y_TILED || |
| 3154 | fb->modifier[0] == I915_FORMAT_MOD_Yf_TILED) |
Tvrtko Ursulin | 0fda656 | 2015-02-27 15:12:35 +0000 | [diff] [blame] | 3155 | res_lines += 4; |
| 3156 | else |
| 3157 | res_blocks++; |
| 3158 | } |
Tvrtko Ursulin | d4c2aa6 | 2015-02-27 11:15:22 +0000 | [diff] [blame] | 3159 | |
| 3160 | if (res_blocks >= ddb_allocation || res_lines > 31) |
Damien Lespiau | e6d6617 | 2014-11-04 17:06:55 +0000 | [diff] [blame] | 3161 | return false; |
| 3162 | |
| 3163 | *out_blocks = res_blocks; |
| 3164 | *out_lines = res_lines; |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3165 | |
| 3166 | return true; |
| 3167 | } |
| 3168 | |
| 3169 | static void skl_compute_wm_level(const struct drm_i915_private *dev_priv, |
| 3170 | struct skl_ddb_allocation *ddb, |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 3171 | struct intel_crtc_state *cstate, |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3172 | int level, |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3173 | struct skl_wm_level *result) |
| 3174 | { |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 3175 | struct drm_device *dev = dev_priv->dev; |
| 3176 | struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc); |
| 3177 | struct intel_plane *intel_plane; |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3178 | uint16_t ddb_blocks; |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 3179 | enum pipe pipe = intel_crtc->pipe; |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3180 | |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 3181 | for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) { |
| 3182 | int i = skl_wm_plane_id(intel_plane); |
| 3183 | |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3184 | ddb_blocks = skl_ddb_entry_size(&ddb->plane[pipe][i]); |
| 3185 | |
Tvrtko Ursulin | d4c2aa6 | 2015-02-27 11:15:22 +0000 | [diff] [blame] | 3186 | result->plane_en[i] = skl_compute_plane_wm(dev_priv, |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 3187 | cstate, |
| 3188 | intel_plane, |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3189 | ddb_blocks, |
Tvrtko Ursulin | d4c2aa6 | 2015-02-27 11:15:22 +0000 | [diff] [blame] | 3190 | level, |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3191 | &result->plane_res_b[i], |
| 3192 | &result->plane_res_l[i]); |
| 3193 | } |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3194 | } |
| 3195 | |
Damien Lespiau | 407b50f | 2014-11-04 17:06:57 +0000 | [diff] [blame] | 3196 | static uint32_t |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 3197 | skl_compute_linetime_wm(struct intel_crtc_state *cstate) |
Damien Lespiau | 407b50f | 2014-11-04 17:06:57 +0000 | [diff] [blame] | 3198 | { |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 3199 | if (!cstate->base.active) |
Damien Lespiau | 407b50f | 2014-11-04 17:06:57 +0000 | [diff] [blame] | 3200 | return 0; |
| 3201 | |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 3202 | if (WARN_ON(skl_pipe_pixel_rate(cstate) == 0)) |
Mika Kuoppala | 661abfc | 2015-07-16 19:36:51 +0300 | [diff] [blame] | 3203 | return 0; |
Damien Lespiau | 407b50f | 2014-11-04 17:06:57 +0000 | [diff] [blame] | 3204 | |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 3205 | return DIV_ROUND_UP(8 * cstate->base.adjusted_mode.crtc_htotal * 1000, |
| 3206 | skl_pipe_pixel_rate(cstate)); |
Damien Lespiau | 407b50f | 2014-11-04 17:06:57 +0000 | [diff] [blame] | 3207 | } |
| 3208 | |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 3209 | static void skl_compute_transition_wm(struct intel_crtc_state *cstate, |
Damien Lespiau | 9414f56 | 2014-11-04 17:06:58 +0000 | [diff] [blame] | 3210 | struct skl_wm_level *trans_wm /* out */) |
Damien Lespiau | 407b50f | 2014-11-04 17:06:57 +0000 | [diff] [blame] | 3211 | { |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 3212 | struct drm_crtc *crtc = cstate->base.crtc; |
Damien Lespiau | 9414f56 | 2014-11-04 17:06:58 +0000 | [diff] [blame] | 3213 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 3214 | struct intel_plane *intel_plane; |
Damien Lespiau | 9414f56 | 2014-11-04 17:06:58 +0000 | [diff] [blame] | 3215 | |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 3216 | if (!cstate->base.active) |
Damien Lespiau | 407b50f | 2014-11-04 17:06:57 +0000 | [diff] [blame] | 3217 | return; |
Damien Lespiau | 9414f56 | 2014-11-04 17:06:58 +0000 | [diff] [blame] | 3218 | |
| 3219 | /* Until we know more, just disable transition WMs */ |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 3220 | for_each_intel_plane_on_crtc(crtc->dev, intel_crtc, intel_plane) { |
| 3221 | int i = skl_wm_plane_id(intel_plane); |
| 3222 | |
Damien Lespiau | 9414f56 | 2014-11-04 17:06:58 +0000 | [diff] [blame] | 3223 | trans_wm->plane_en[i] = false; |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 3224 | } |
Damien Lespiau | 407b50f | 2014-11-04 17:06:57 +0000 | [diff] [blame] | 3225 | } |
| 3226 | |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 3227 | static void skl_compute_pipe_wm(struct intel_crtc_state *cstate, |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3228 | struct skl_ddb_allocation *ddb, |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3229 | struct skl_pipe_wm *pipe_wm) |
| 3230 | { |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 3231 | struct drm_device *dev = cstate->base.crtc->dev; |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3232 | const struct drm_i915_private *dev_priv = dev->dev_private; |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3233 | int level, max_level = ilk_wm_max_level(dev); |
| 3234 | |
| 3235 | for (level = 0; level <= max_level; level++) { |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 3236 | skl_compute_wm_level(dev_priv, ddb, cstate, |
| 3237 | level, &pipe_wm->wm[level]); |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3238 | } |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 3239 | pipe_wm->linetime = skl_compute_linetime_wm(cstate); |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3240 | |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 3241 | skl_compute_transition_wm(cstate, &pipe_wm->trans_wm); |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3242 | } |
| 3243 | |
| 3244 | static void skl_compute_wm_results(struct drm_device *dev, |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3245 | struct skl_pipe_wm *p_wm, |
| 3246 | struct skl_wm_values *r, |
| 3247 | struct intel_crtc *intel_crtc) |
| 3248 | { |
| 3249 | int level, max_level = ilk_wm_max_level(dev); |
| 3250 | enum pipe pipe = intel_crtc->pipe; |
Damien Lespiau | 9414f56 | 2014-11-04 17:06:58 +0000 | [diff] [blame] | 3251 | uint32_t temp; |
| 3252 | int i; |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3253 | |
| 3254 | for (level = 0; level <= max_level; level++) { |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3255 | for (i = 0; i < intel_num_planes(intel_crtc); i++) { |
| 3256 | temp = 0; |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3257 | |
| 3258 | temp |= p_wm->wm[level].plane_res_l[i] << |
| 3259 | PLANE_WM_LINES_SHIFT; |
| 3260 | temp |= p_wm->wm[level].plane_res_b[i]; |
| 3261 | if (p_wm->wm[level].plane_en[i]) |
| 3262 | temp |= PLANE_WM_EN; |
| 3263 | |
| 3264 | r->plane[pipe][i][level] = temp; |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3265 | } |
| 3266 | |
| 3267 | temp = 0; |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3268 | |
Matt Roper | 4969d33 | 2015-09-24 15:53:10 -0700 | [diff] [blame] | 3269 | temp |= p_wm->wm[level].plane_res_l[PLANE_CURSOR] << PLANE_WM_LINES_SHIFT; |
| 3270 | temp |= p_wm->wm[level].plane_res_b[PLANE_CURSOR]; |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3271 | |
Matt Roper | 4969d33 | 2015-09-24 15:53:10 -0700 | [diff] [blame] | 3272 | if (p_wm->wm[level].plane_en[PLANE_CURSOR]) |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3273 | temp |= PLANE_WM_EN; |
| 3274 | |
Matt Roper | 4969d33 | 2015-09-24 15:53:10 -0700 | [diff] [blame] | 3275 | r->plane[pipe][PLANE_CURSOR][level] = temp; |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3276 | |
| 3277 | } |
| 3278 | |
Damien Lespiau | 9414f56 | 2014-11-04 17:06:58 +0000 | [diff] [blame] | 3279 | /* transition WMs */ |
| 3280 | for (i = 0; i < intel_num_planes(intel_crtc); i++) { |
| 3281 | temp = 0; |
| 3282 | temp |= p_wm->trans_wm.plane_res_l[i] << PLANE_WM_LINES_SHIFT; |
| 3283 | temp |= p_wm->trans_wm.plane_res_b[i]; |
| 3284 | if (p_wm->trans_wm.plane_en[i]) |
| 3285 | temp |= PLANE_WM_EN; |
| 3286 | |
| 3287 | r->plane_trans[pipe][i] = temp; |
| 3288 | } |
| 3289 | |
| 3290 | temp = 0; |
Matt Roper | 4969d33 | 2015-09-24 15:53:10 -0700 | [diff] [blame] | 3291 | temp |= p_wm->trans_wm.plane_res_l[PLANE_CURSOR] << PLANE_WM_LINES_SHIFT; |
| 3292 | temp |= p_wm->trans_wm.plane_res_b[PLANE_CURSOR]; |
| 3293 | if (p_wm->trans_wm.plane_en[PLANE_CURSOR]) |
Damien Lespiau | 9414f56 | 2014-11-04 17:06:58 +0000 | [diff] [blame] | 3294 | temp |= PLANE_WM_EN; |
| 3295 | |
Matt Roper | 4969d33 | 2015-09-24 15:53:10 -0700 | [diff] [blame] | 3296 | r->plane_trans[pipe][PLANE_CURSOR] = temp; |
Damien Lespiau | 9414f56 | 2014-11-04 17:06:58 +0000 | [diff] [blame] | 3297 | |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3298 | r->wm_linetime[pipe] = p_wm->linetime; |
| 3299 | } |
| 3300 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3301 | static void skl_ddb_entry_write(struct drm_i915_private *dev_priv, |
| 3302 | i915_reg_t reg, |
Damien Lespiau | 16160e3 | 2014-11-04 17:06:53 +0000 | [diff] [blame] | 3303 | const struct skl_ddb_entry *entry) |
| 3304 | { |
| 3305 | if (entry->end) |
| 3306 | I915_WRITE(reg, (entry->end - 1) << 16 | entry->start); |
| 3307 | else |
| 3308 | I915_WRITE(reg, 0); |
| 3309 | } |
| 3310 | |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3311 | static void skl_write_wm_values(struct drm_i915_private *dev_priv, |
| 3312 | const struct skl_wm_values *new) |
| 3313 | { |
| 3314 | struct drm_device *dev = dev_priv->dev; |
| 3315 | struct intel_crtc *crtc; |
| 3316 | |
Jani Nikula | 19c8054 | 2015-12-16 12:48:16 +0200 | [diff] [blame] | 3317 | for_each_intel_crtc(dev, crtc) { |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3318 | int i, level, max_level = ilk_wm_max_level(dev); |
| 3319 | enum pipe pipe = crtc->pipe; |
| 3320 | |
Damien Lespiau | 5d374d9 | 2014-11-04 17:07:00 +0000 | [diff] [blame] | 3321 | if (!new->dirty[pipe]) |
| 3322 | continue; |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3323 | |
Damien Lespiau | 5d374d9 | 2014-11-04 17:07:00 +0000 | [diff] [blame] | 3324 | I915_WRITE(PIPE_WM_LINETIME(pipe), new->wm_linetime[pipe]); |
| 3325 | |
| 3326 | for (level = 0; level <= max_level; level++) { |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3327 | for (i = 0; i < intel_num_planes(crtc); i++) |
Damien Lespiau | 5d374d9 | 2014-11-04 17:07:00 +0000 | [diff] [blame] | 3328 | I915_WRITE(PLANE_WM(pipe, i, level), |
| 3329 | new->plane[pipe][i][level]); |
| 3330 | I915_WRITE(CUR_WM(pipe, level), |
Matt Roper | 4969d33 | 2015-09-24 15:53:10 -0700 | [diff] [blame] | 3331 | new->plane[pipe][PLANE_CURSOR][level]); |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3332 | } |
Damien Lespiau | 5d374d9 | 2014-11-04 17:07:00 +0000 | [diff] [blame] | 3333 | for (i = 0; i < intel_num_planes(crtc); i++) |
| 3334 | I915_WRITE(PLANE_WM_TRANS(pipe, i), |
| 3335 | new->plane_trans[pipe][i]); |
Matt Roper | 4969d33 | 2015-09-24 15:53:10 -0700 | [diff] [blame] | 3336 | I915_WRITE(CUR_WM_TRANS(pipe), |
| 3337 | new->plane_trans[pipe][PLANE_CURSOR]); |
Damien Lespiau | 5d374d9 | 2014-11-04 17:07:00 +0000 | [diff] [blame] | 3338 | |
Chandra Konduru | 2cd601c | 2015-04-27 15:47:37 -0700 | [diff] [blame] | 3339 | for (i = 0; i < intel_num_planes(crtc); i++) { |
Damien Lespiau | 5d374d9 | 2014-11-04 17:07:00 +0000 | [diff] [blame] | 3340 | skl_ddb_entry_write(dev_priv, |
| 3341 | PLANE_BUF_CFG(pipe, i), |
| 3342 | &new->ddb.plane[pipe][i]); |
Chandra Konduru | 2cd601c | 2015-04-27 15:47:37 -0700 | [diff] [blame] | 3343 | skl_ddb_entry_write(dev_priv, |
| 3344 | PLANE_NV12_BUF_CFG(pipe, i), |
| 3345 | &new->ddb.y_plane[pipe][i]); |
| 3346 | } |
Damien Lespiau | 5d374d9 | 2014-11-04 17:07:00 +0000 | [diff] [blame] | 3347 | |
| 3348 | skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe), |
Matt Roper | 4969d33 | 2015-09-24 15:53:10 -0700 | [diff] [blame] | 3349 | &new->ddb.plane[pipe][PLANE_CURSOR]); |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3350 | } |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3351 | } |
| 3352 | |
Damien Lespiau | 0e8fb7b | 2014-11-04 17:07:02 +0000 | [diff] [blame] | 3353 | /* |
| 3354 | * When setting up a new DDB allocation arrangement, we need to correctly |
| 3355 | * sequence the times at which the new allocations for the pipes are taken into |
| 3356 | * account or we'll have pipes fetching from space previously allocated to |
| 3357 | * another pipe. |
| 3358 | * |
| 3359 | * Roughly the sequence looks like: |
| 3360 | * 1. re-allocate the pipe(s) with the allocation being reduced and not |
| 3361 | * overlapping with a previous light-up pipe (another way to put it is: |
| 3362 | * pipes with their new allocation strickly included into their old ones). |
| 3363 | * 2. re-allocate the other pipes that get their allocation reduced |
| 3364 | * 3. allocate the pipes having their allocation increased |
| 3365 | * |
| 3366 | * Steps 1. and 2. are here to take care of the following case: |
| 3367 | * - Initially DDB looks like this: |
| 3368 | * | B | C | |
| 3369 | * - enable pipe A. |
| 3370 | * - pipe B has a reduced DDB allocation that overlaps with the old pipe C |
| 3371 | * allocation |
| 3372 | * | A | B | C | |
| 3373 | * |
| 3374 | * We need to sequence the re-allocation: C, B, A (and not B, C, A). |
| 3375 | */ |
| 3376 | |
Damien Lespiau | d21b795 | 2014-11-04 17:07:03 +0000 | [diff] [blame] | 3377 | static void |
| 3378 | skl_wm_flush_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, int pass) |
Damien Lespiau | 0e8fb7b | 2014-11-04 17:07:02 +0000 | [diff] [blame] | 3379 | { |
Damien Lespiau | 0e8fb7b | 2014-11-04 17:07:02 +0000 | [diff] [blame] | 3380 | int plane; |
| 3381 | |
Damien Lespiau | d21b795 | 2014-11-04 17:07:03 +0000 | [diff] [blame] | 3382 | DRM_DEBUG_KMS("flush pipe %c (pass %d)\n", pipe_name(pipe), pass); |
| 3383 | |
Damien Lespiau | dd74078 | 2015-02-28 14:54:08 +0000 | [diff] [blame] | 3384 | for_each_plane(dev_priv, pipe, plane) { |
Damien Lespiau | 0e8fb7b | 2014-11-04 17:07:02 +0000 | [diff] [blame] | 3385 | I915_WRITE(PLANE_SURF(pipe, plane), |
| 3386 | I915_READ(PLANE_SURF(pipe, plane))); |
| 3387 | } |
| 3388 | I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe))); |
| 3389 | } |
| 3390 | |
| 3391 | static bool |
| 3392 | skl_ddb_allocation_included(const struct skl_ddb_allocation *old, |
| 3393 | const struct skl_ddb_allocation *new, |
| 3394 | enum pipe pipe) |
| 3395 | { |
| 3396 | uint16_t old_size, new_size; |
| 3397 | |
| 3398 | old_size = skl_ddb_entry_size(&old->pipe[pipe]); |
| 3399 | new_size = skl_ddb_entry_size(&new->pipe[pipe]); |
| 3400 | |
| 3401 | return old_size != new_size && |
| 3402 | new->pipe[pipe].start >= old->pipe[pipe].start && |
| 3403 | new->pipe[pipe].end <= old->pipe[pipe].end; |
| 3404 | } |
| 3405 | |
| 3406 | static void skl_flush_wm_values(struct drm_i915_private *dev_priv, |
| 3407 | struct skl_wm_values *new_values) |
| 3408 | { |
| 3409 | struct drm_device *dev = dev_priv->dev; |
| 3410 | struct skl_ddb_allocation *cur_ddb, *new_ddb; |
Ville Syrjälä | c929cb4 | 2015-04-02 18:28:07 +0300 | [diff] [blame] | 3411 | bool reallocated[I915_MAX_PIPES] = {}; |
Damien Lespiau | 0e8fb7b | 2014-11-04 17:07:02 +0000 | [diff] [blame] | 3412 | struct intel_crtc *crtc; |
| 3413 | enum pipe pipe; |
| 3414 | |
| 3415 | new_ddb = &new_values->ddb; |
| 3416 | cur_ddb = &dev_priv->wm.skl_hw.ddb; |
| 3417 | |
| 3418 | /* |
| 3419 | * First pass: flush the pipes with the new allocation contained into |
| 3420 | * the old space. |
| 3421 | * |
| 3422 | * We'll wait for the vblank on those pipes to ensure we can safely |
| 3423 | * re-allocate the freed space without this pipe fetching from it. |
| 3424 | */ |
| 3425 | for_each_intel_crtc(dev, crtc) { |
| 3426 | if (!crtc->active) |
| 3427 | continue; |
| 3428 | |
| 3429 | pipe = crtc->pipe; |
| 3430 | |
| 3431 | if (!skl_ddb_allocation_included(cur_ddb, new_ddb, pipe)) |
| 3432 | continue; |
| 3433 | |
Damien Lespiau | d21b795 | 2014-11-04 17:07:03 +0000 | [diff] [blame] | 3434 | skl_wm_flush_pipe(dev_priv, pipe, 1); |
Damien Lespiau | 0e8fb7b | 2014-11-04 17:07:02 +0000 | [diff] [blame] | 3435 | intel_wait_for_vblank(dev, pipe); |
| 3436 | |
| 3437 | reallocated[pipe] = true; |
| 3438 | } |
| 3439 | |
| 3440 | |
| 3441 | /* |
| 3442 | * Second pass: flush the pipes that are having their allocation |
| 3443 | * reduced, but overlapping with a previous allocation. |
| 3444 | * |
| 3445 | * Here as well we need to wait for the vblank to make sure the freed |
| 3446 | * space is not used anymore. |
| 3447 | */ |
| 3448 | for_each_intel_crtc(dev, crtc) { |
| 3449 | if (!crtc->active) |
| 3450 | continue; |
| 3451 | |
| 3452 | pipe = crtc->pipe; |
| 3453 | |
| 3454 | if (reallocated[pipe]) |
| 3455 | continue; |
| 3456 | |
| 3457 | if (skl_ddb_entry_size(&new_ddb->pipe[pipe]) < |
| 3458 | skl_ddb_entry_size(&cur_ddb->pipe[pipe])) { |
Damien Lespiau | d21b795 | 2014-11-04 17:07:03 +0000 | [diff] [blame] | 3459 | skl_wm_flush_pipe(dev_priv, pipe, 2); |
Damien Lespiau | 0e8fb7b | 2014-11-04 17:07:02 +0000 | [diff] [blame] | 3460 | intel_wait_for_vblank(dev, pipe); |
Sonika Jindal | d9d8e6b | 2014-12-11 17:58:15 +0530 | [diff] [blame] | 3461 | reallocated[pipe] = true; |
Damien Lespiau | 0e8fb7b | 2014-11-04 17:07:02 +0000 | [diff] [blame] | 3462 | } |
Damien Lespiau | 0e8fb7b | 2014-11-04 17:07:02 +0000 | [diff] [blame] | 3463 | } |
| 3464 | |
| 3465 | /* |
| 3466 | * Third pass: flush the pipes that got more space allocated. |
| 3467 | * |
| 3468 | * We don't need to actively wait for the update here, next vblank |
| 3469 | * will just get more DDB space with the correct WM values. |
| 3470 | */ |
| 3471 | for_each_intel_crtc(dev, crtc) { |
| 3472 | if (!crtc->active) |
| 3473 | continue; |
| 3474 | |
| 3475 | pipe = crtc->pipe; |
| 3476 | |
| 3477 | /* |
| 3478 | * At this point, only the pipes more space than before are |
| 3479 | * left to re-allocate. |
| 3480 | */ |
| 3481 | if (reallocated[pipe]) |
| 3482 | continue; |
| 3483 | |
Damien Lespiau | d21b795 | 2014-11-04 17:07:03 +0000 | [diff] [blame] | 3484 | skl_wm_flush_pipe(dev_priv, pipe, 3); |
Damien Lespiau | 0e8fb7b | 2014-11-04 17:07:02 +0000 | [diff] [blame] | 3485 | } |
| 3486 | } |
| 3487 | |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3488 | static bool skl_update_pipe_wm(struct drm_crtc *crtc, |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3489 | struct skl_ddb_allocation *ddb, /* out */ |
| 3490 | struct skl_pipe_wm *pipe_wm /* out */) |
| 3491 | { |
| 3492 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 3493 | struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state); |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3494 | |
Matt Roper | aa36313 | 2015-09-24 15:53:18 -0700 | [diff] [blame] | 3495 | skl_allocate_pipe_ddb(cstate, ddb); |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 3496 | skl_compute_pipe_wm(cstate, ddb, pipe_wm); |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3497 | |
Matt Roper | 4e0963c | 2015-09-24 15:53:15 -0700 | [diff] [blame] | 3498 | if (!memcmp(&intel_crtc->wm.active.skl, pipe_wm, sizeof(*pipe_wm))) |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3499 | return false; |
| 3500 | |
Matt Roper | 4e0963c | 2015-09-24 15:53:15 -0700 | [diff] [blame] | 3501 | intel_crtc->wm.active.skl = *pipe_wm; |
Chandra Konduru | 2cd601c | 2015-04-27 15:47:37 -0700 | [diff] [blame] | 3502 | |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3503 | return true; |
| 3504 | } |
| 3505 | |
| 3506 | static void skl_update_other_pipe_wm(struct drm_device *dev, |
| 3507 | struct drm_crtc *crtc, |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3508 | struct skl_wm_values *r) |
| 3509 | { |
| 3510 | struct intel_crtc *intel_crtc; |
| 3511 | struct intel_crtc *this_crtc = to_intel_crtc(crtc); |
| 3512 | |
| 3513 | /* |
| 3514 | * If the WM update hasn't changed the allocation for this_crtc (the |
| 3515 | * crtc we are currently computing the new WM values for), other |
| 3516 | * enabled crtcs will keep the same allocation and we don't need to |
| 3517 | * recompute anything for them. |
| 3518 | */ |
| 3519 | if (!skl_ddb_allocation_changed(&r->ddb, this_crtc)) |
| 3520 | return; |
| 3521 | |
| 3522 | /* |
| 3523 | * Otherwise, because of this_crtc being freshly enabled/disabled, the |
| 3524 | * other active pipes need new DDB allocation and WM values. |
| 3525 | */ |
Jani Nikula | 19c8054 | 2015-12-16 12:48:16 +0200 | [diff] [blame] | 3526 | for_each_intel_crtc(dev, intel_crtc) { |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3527 | struct skl_pipe_wm pipe_wm = {}; |
| 3528 | bool wm_changed; |
| 3529 | |
| 3530 | if (this_crtc->pipe == intel_crtc->pipe) |
| 3531 | continue; |
| 3532 | |
| 3533 | if (!intel_crtc->active) |
| 3534 | continue; |
| 3535 | |
Matt Roper | aa36313 | 2015-09-24 15:53:18 -0700 | [diff] [blame] | 3536 | wm_changed = skl_update_pipe_wm(&intel_crtc->base, |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3537 | &r->ddb, &pipe_wm); |
| 3538 | |
| 3539 | /* |
| 3540 | * If we end up re-computing the other pipe WM values, it's |
| 3541 | * because it was really needed, so we expect the WM values to |
| 3542 | * be different. |
| 3543 | */ |
| 3544 | WARN_ON(!wm_changed); |
| 3545 | |
Matt Roper | 024c904 | 2015-09-24 15:53:11 -0700 | [diff] [blame] | 3546 | skl_compute_wm_results(dev, &pipe_wm, r, intel_crtc); |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3547 | r->dirty[intel_crtc->pipe] = true; |
| 3548 | } |
| 3549 | } |
| 3550 | |
Bob Paauwe | adda50b | 2015-07-21 10:42:53 -0700 | [diff] [blame] | 3551 | static void skl_clear_wm(struct skl_wm_values *watermarks, enum pipe pipe) |
| 3552 | { |
| 3553 | watermarks->wm_linetime[pipe] = 0; |
| 3554 | memset(watermarks->plane[pipe], 0, |
| 3555 | sizeof(uint32_t) * 8 * I915_MAX_PLANES); |
Bob Paauwe | adda50b | 2015-07-21 10:42:53 -0700 | [diff] [blame] | 3556 | memset(watermarks->plane_trans[pipe], |
| 3557 | 0, sizeof(uint32_t) * I915_MAX_PLANES); |
Matt Roper | 4969d33 | 2015-09-24 15:53:10 -0700 | [diff] [blame] | 3558 | watermarks->plane_trans[pipe][PLANE_CURSOR] = 0; |
Bob Paauwe | adda50b | 2015-07-21 10:42:53 -0700 | [diff] [blame] | 3559 | |
| 3560 | /* Clear ddb entries for pipe */ |
| 3561 | memset(&watermarks->ddb.pipe[pipe], 0, sizeof(struct skl_ddb_entry)); |
| 3562 | memset(&watermarks->ddb.plane[pipe], 0, |
| 3563 | sizeof(struct skl_ddb_entry) * I915_MAX_PLANES); |
| 3564 | memset(&watermarks->ddb.y_plane[pipe], 0, |
| 3565 | sizeof(struct skl_ddb_entry) * I915_MAX_PLANES); |
Matt Roper | 4969d33 | 2015-09-24 15:53:10 -0700 | [diff] [blame] | 3566 | memset(&watermarks->ddb.plane[pipe][PLANE_CURSOR], 0, |
| 3567 | sizeof(struct skl_ddb_entry)); |
Bob Paauwe | adda50b | 2015-07-21 10:42:53 -0700 | [diff] [blame] | 3568 | |
| 3569 | } |
| 3570 | |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3571 | static void skl_update_wm(struct drm_crtc *crtc) |
| 3572 | { |
| 3573 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 3574 | struct drm_device *dev = crtc->dev; |
| 3575 | struct drm_i915_private *dev_priv = dev->dev_private; |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3576 | struct skl_wm_values *results = &dev_priv->wm.skl_results; |
Matt Roper | 4e0963c | 2015-09-24 15:53:15 -0700 | [diff] [blame] | 3577 | struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state); |
| 3578 | struct skl_pipe_wm *pipe_wm = &cstate->wm.optimal.skl; |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3579 | |
Bob Paauwe | adda50b | 2015-07-21 10:42:53 -0700 | [diff] [blame] | 3580 | |
| 3581 | /* Clear all dirty flags */ |
| 3582 | memset(results->dirty, 0, sizeof(bool) * I915_MAX_PIPES); |
| 3583 | |
| 3584 | skl_clear_wm(results, intel_crtc->pipe); |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3585 | |
Matt Roper | aa36313 | 2015-09-24 15:53:18 -0700 | [diff] [blame] | 3586 | if (!skl_update_pipe_wm(crtc, &results->ddb, pipe_wm)) |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3587 | return; |
| 3588 | |
Matt Roper | 4e0963c | 2015-09-24 15:53:15 -0700 | [diff] [blame] | 3589 | skl_compute_wm_results(dev, pipe_wm, results, intel_crtc); |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3590 | results->dirty[intel_crtc->pipe] = true; |
| 3591 | |
Matt Roper | aa36313 | 2015-09-24 15:53:18 -0700 | [diff] [blame] | 3592 | skl_update_other_pipe_wm(dev, crtc, results); |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3593 | skl_write_wm_values(dev_priv, results); |
Damien Lespiau | 0e8fb7b | 2014-11-04 17:07:02 +0000 | [diff] [blame] | 3594 | skl_flush_wm_values(dev_priv, results); |
Damien Lespiau | 53b0deb | 2014-11-04 17:06:48 +0000 | [diff] [blame] | 3595 | |
| 3596 | /* store the new configuration */ |
| 3597 | dev_priv->wm.skl_hw = *results; |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 3598 | } |
| 3599 | |
Ville Syrjälä | b9d5c83 | 2015-09-24 15:53:14 -0700 | [diff] [blame] | 3600 | static void ilk_program_watermarks(struct drm_i915_private *dev_priv) |
Paulo Zanoni | 801bcff | 2013-05-31 10:08:35 -0300 | [diff] [blame] | 3601 | { |
Ville Syrjälä | b9d5c83 | 2015-09-24 15:53:14 -0700 | [diff] [blame] | 3602 | struct drm_device *dev = dev_priv->dev; |
| 3603 | struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm; |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 3604 | struct ilk_wm_maximums max; |
Matt Roper | aa36313 | 2015-09-24 15:53:18 -0700 | [diff] [blame] | 3605 | struct intel_wm_config *config = &dev_priv->wm.config; |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 3606 | struct ilk_wm_values results = {}; |
Ville Syrjälä | 77c122b | 2013-08-06 22:24:04 +0300 | [diff] [blame] | 3607 | enum intel_ddb_partitioning partitioning; |
Matt Roper | 261a27d | 2015-10-08 15:28:25 -0700 | [diff] [blame] | 3608 | |
Matt Roper | aa36313 | 2015-09-24 15:53:18 -0700 | [diff] [blame] | 3609 | ilk_compute_wm_maximums(dev, 1, config, INTEL_DDB_PART_1_2, &max); |
| 3610 | ilk_wm_merge(dev, config, &max, &lp_wm_1_2); |
Ville Syrjälä | 0362c78 | 2013-10-09 19:17:57 +0300 | [diff] [blame] | 3611 | |
Ville Syrjälä | a485bfb | 2013-10-09 19:17:59 +0300 | [diff] [blame] | 3612 | /* 5/6 split only in single pipe config on IVB+ */ |
Ville Syrjälä | ec98c8d | 2013-10-11 15:26:26 +0300 | [diff] [blame] | 3613 | if (INTEL_INFO(dev)->gen >= 7 && |
Matt Roper | aa36313 | 2015-09-24 15:53:18 -0700 | [diff] [blame] | 3614 | config->num_pipes_active == 1 && config->sprites_enabled) { |
| 3615 | ilk_compute_wm_maximums(dev, 1, config, INTEL_DDB_PART_5_6, &max); |
| 3616 | ilk_wm_merge(dev, config, &max, &lp_wm_5_6); |
Ville Syrjälä | a485bfb | 2013-10-09 19:17:59 +0300 | [diff] [blame] | 3617 | |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 3618 | best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6); |
Paulo Zanoni | 861f338 | 2013-05-31 10:19:21 -0300 | [diff] [blame] | 3619 | } else { |
Ville Syrjälä | 198a1e9 | 2013-10-09 19:17:58 +0300 | [diff] [blame] | 3620 | best_lp_wm = &lp_wm_1_2; |
Paulo Zanoni | 861f338 | 2013-05-31 10:19:21 -0300 | [diff] [blame] | 3621 | } |
| 3622 | |
Ville Syrjälä | 198a1e9 | 2013-10-09 19:17:58 +0300 | [diff] [blame] | 3623 | partitioning = (best_lp_wm == &lp_wm_1_2) ? |
Ville Syrjälä | 77c122b | 2013-08-06 22:24:04 +0300 | [diff] [blame] | 3624 | INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6; |
Paulo Zanoni | 861f338 | 2013-05-31 10:19:21 -0300 | [diff] [blame] | 3625 | |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 3626 | ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results); |
Ville Syrjälä | 609cede | 2013-10-09 19:18:03 +0300 | [diff] [blame] | 3627 | |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 3628 | ilk_write_wm_values(dev_priv, &results); |
Paulo Zanoni | 1011d8c | 2013-05-09 16:55:50 -0300 | [diff] [blame] | 3629 | } |
| 3630 | |
Ville Syrjälä | b9d5c83 | 2015-09-24 15:53:14 -0700 | [diff] [blame] | 3631 | static void ilk_update_wm(struct drm_crtc *crtc) |
| 3632 | { |
| 3633 | struct drm_i915_private *dev_priv = to_i915(crtc->dev); |
| 3634 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 3635 | struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state); |
Ville Syrjälä | b9d5c83 | 2015-09-24 15:53:14 -0700 | [diff] [blame] | 3636 | |
| 3637 | WARN_ON(cstate->base.active != intel_crtc->active); |
| 3638 | |
| 3639 | /* |
| 3640 | * IVB workaround: must disable low power watermarks for at least |
| 3641 | * one frame before enabling scaling. LP watermarks can be re-enabled |
| 3642 | * when scaling is disabled. |
| 3643 | * |
| 3644 | * WaCxSRDisabledForSpriteScaling:ivb |
| 3645 | */ |
| 3646 | if (cstate->disable_lp_wm) { |
| 3647 | ilk_disable_lp_wm(crtc->dev); |
| 3648 | intel_wait_for_vblank(crtc->dev, intel_crtc->pipe); |
| 3649 | } |
| 3650 | |
Matt Roper | 4e0963c | 2015-09-24 15:53:15 -0700 | [diff] [blame] | 3651 | intel_crtc->wm.active.ilk = cstate->wm.optimal.ilk; |
Ville Syrjälä | b9d5c83 | 2015-09-24 15:53:14 -0700 | [diff] [blame] | 3652 | |
| 3653 | ilk_program_watermarks(dev_priv); |
| 3654 | } |
| 3655 | |
Pradeep Bhat | 3078999 | 2014-11-04 17:06:45 +0000 | [diff] [blame] | 3656 | static void skl_pipe_wm_active_state(uint32_t val, |
| 3657 | struct skl_pipe_wm *active, |
| 3658 | bool is_transwm, |
| 3659 | bool is_cursor, |
| 3660 | int i, |
| 3661 | int level) |
| 3662 | { |
| 3663 | bool is_enabled = (val & PLANE_WM_EN) != 0; |
| 3664 | |
| 3665 | if (!is_transwm) { |
| 3666 | if (!is_cursor) { |
| 3667 | active->wm[level].plane_en[i] = is_enabled; |
| 3668 | active->wm[level].plane_res_b[i] = |
| 3669 | val & PLANE_WM_BLOCKS_MASK; |
| 3670 | active->wm[level].plane_res_l[i] = |
| 3671 | (val >> PLANE_WM_LINES_SHIFT) & |
| 3672 | PLANE_WM_LINES_MASK; |
| 3673 | } else { |
Matt Roper | 4969d33 | 2015-09-24 15:53:10 -0700 | [diff] [blame] | 3674 | active->wm[level].plane_en[PLANE_CURSOR] = is_enabled; |
| 3675 | active->wm[level].plane_res_b[PLANE_CURSOR] = |
Pradeep Bhat | 3078999 | 2014-11-04 17:06:45 +0000 | [diff] [blame] | 3676 | val & PLANE_WM_BLOCKS_MASK; |
Matt Roper | 4969d33 | 2015-09-24 15:53:10 -0700 | [diff] [blame] | 3677 | active->wm[level].plane_res_l[PLANE_CURSOR] = |
Pradeep Bhat | 3078999 | 2014-11-04 17:06:45 +0000 | [diff] [blame] | 3678 | (val >> PLANE_WM_LINES_SHIFT) & |
| 3679 | PLANE_WM_LINES_MASK; |
| 3680 | } |
| 3681 | } else { |
| 3682 | if (!is_cursor) { |
| 3683 | active->trans_wm.plane_en[i] = is_enabled; |
| 3684 | active->trans_wm.plane_res_b[i] = |
| 3685 | val & PLANE_WM_BLOCKS_MASK; |
| 3686 | active->trans_wm.plane_res_l[i] = |
| 3687 | (val >> PLANE_WM_LINES_SHIFT) & |
| 3688 | PLANE_WM_LINES_MASK; |
| 3689 | } else { |
Matt Roper | 4969d33 | 2015-09-24 15:53:10 -0700 | [diff] [blame] | 3690 | active->trans_wm.plane_en[PLANE_CURSOR] = is_enabled; |
| 3691 | active->trans_wm.plane_res_b[PLANE_CURSOR] = |
Pradeep Bhat | 3078999 | 2014-11-04 17:06:45 +0000 | [diff] [blame] | 3692 | val & PLANE_WM_BLOCKS_MASK; |
Matt Roper | 4969d33 | 2015-09-24 15:53:10 -0700 | [diff] [blame] | 3693 | active->trans_wm.plane_res_l[PLANE_CURSOR] = |
Pradeep Bhat | 3078999 | 2014-11-04 17:06:45 +0000 | [diff] [blame] | 3694 | (val >> PLANE_WM_LINES_SHIFT) & |
| 3695 | PLANE_WM_LINES_MASK; |
| 3696 | } |
| 3697 | } |
| 3698 | } |
| 3699 | |
| 3700 | static void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc) |
| 3701 | { |
| 3702 | struct drm_device *dev = crtc->dev; |
| 3703 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 3704 | struct skl_wm_values *hw = &dev_priv->wm.skl_hw; |
| 3705 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Matt Roper | 4e0963c | 2015-09-24 15:53:15 -0700 | [diff] [blame] | 3706 | struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state); |
| 3707 | struct skl_pipe_wm *active = &cstate->wm.optimal.skl; |
Pradeep Bhat | 3078999 | 2014-11-04 17:06:45 +0000 | [diff] [blame] | 3708 | enum pipe pipe = intel_crtc->pipe; |
| 3709 | int level, i, max_level; |
| 3710 | uint32_t temp; |
| 3711 | |
| 3712 | max_level = ilk_wm_max_level(dev); |
| 3713 | |
| 3714 | hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe)); |
| 3715 | |
| 3716 | for (level = 0; level <= max_level; level++) { |
| 3717 | for (i = 0; i < intel_num_planes(intel_crtc); i++) |
| 3718 | hw->plane[pipe][i][level] = |
| 3719 | I915_READ(PLANE_WM(pipe, i, level)); |
Matt Roper | 4969d33 | 2015-09-24 15:53:10 -0700 | [diff] [blame] | 3720 | hw->plane[pipe][PLANE_CURSOR][level] = I915_READ(CUR_WM(pipe, level)); |
Pradeep Bhat | 3078999 | 2014-11-04 17:06:45 +0000 | [diff] [blame] | 3721 | } |
| 3722 | |
| 3723 | for (i = 0; i < intel_num_planes(intel_crtc); i++) |
| 3724 | hw->plane_trans[pipe][i] = I915_READ(PLANE_WM_TRANS(pipe, i)); |
Matt Roper | 4969d33 | 2015-09-24 15:53:10 -0700 | [diff] [blame] | 3725 | hw->plane_trans[pipe][PLANE_CURSOR] = I915_READ(CUR_WM_TRANS(pipe)); |
Pradeep Bhat | 3078999 | 2014-11-04 17:06:45 +0000 | [diff] [blame] | 3726 | |
Matt Roper | 3ef0028 | 2015-03-09 10:19:24 -0700 | [diff] [blame] | 3727 | if (!intel_crtc->active) |
Pradeep Bhat | 3078999 | 2014-11-04 17:06:45 +0000 | [diff] [blame] | 3728 | return; |
| 3729 | |
| 3730 | hw->dirty[pipe] = true; |
| 3731 | |
| 3732 | active->linetime = hw->wm_linetime[pipe]; |
| 3733 | |
| 3734 | for (level = 0; level <= max_level; level++) { |
| 3735 | for (i = 0; i < intel_num_planes(intel_crtc); i++) { |
| 3736 | temp = hw->plane[pipe][i][level]; |
| 3737 | skl_pipe_wm_active_state(temp, active, false, |
| 3738 | false, i, level); |
| 3739 | } |
Matt Roper | 4969d33 | 2015-09-24 15:53:10 -0700 | [diff] [blame] | 3740 | temp = hw->plane[pipe][PLANE_CURSOR][level]; |
Pradeep Bhat | 3078999 | 2014-11-04 17:06:45 +0000 | [diff] [blame] | 3741 | skl_pipe_wm_active_state(temp, active, false, true, i, level); |
| 3742 | } |
| 3743 | |
| 3744 | for (i = 0; i < intel_num_planes(intel_crtc); i++) { |
| 3745 | temp = hw->plane_trans[pipe][i]; |
| 3746 | skl_pipe_wm_active_state(temp, active, true, false, i, 0); |
| 3747 | } |
| 3748 | |
Matt Roper | 4969d33 | 2015-09-24 15:53:10 -0700 | [diff] [blame] | 3749 | temp = hw->plane_trans[pipe][PLANE_CURSOR]; |
Pradeep Bhat | 3078999 | 2014-11-04 17:06:45 +0000 | [diff] [blame] | 3750 | skl_pipe_wm_active_state(temp, active, true, true, i, 0); |
Matt Roper | 4e0963c | 2015-09-24 15:53:15 -0700 | [diff] [blame] | 3751 | |
| 3752 | intel_crtc->wm.active.skl = *active; |
Pradeep Bhat | 3078999 | 2014-11-04 17:06:45 +0000 | [diff] [blame] | 3753 | } |
| 3754 | |
| 3755 | void skl_wm_get_hw_state(struct drm_device *dev) |
| 3756 | { |
Damien Lespiau | a269c58 | 2014-11-04 17:06:49 +0000 | [diff] [blame] | 3757 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 3758 | struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb; |
Pradeep Bhat | 3078999 | 2014-11-04 17:06:45 +0000 | [diff] [blame] | 3759 | struct drm_crtc *crtc; |
| 3760 | |
Damien Lespiau | a269c58 | 2014-11-04 17:06:49 +0000 | [diff] [blame] | 3761 | skl_ddb_get_hw_state(dev_priv, ddb); |
Pradeep Bhat | 3078999 | 2014-11-04 17:06:45 +0000 | [diff] [blame] | 3762 | list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) |
| 3763 | skl_pipe_wm_get_hw_state(crtc); |
| 3764 | } |
| 3765 | |
Ville Syrjälä | 243e6a4 | 2013-10-14 14:55:24 +0300 | [diff] [blame] | 3766 | static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc) |
| 3767 | { |
| 3768 | struct drm_device *dev = crtc->dev; |
| 3769 | struct drm_i915_private *dev_priv = dev->dev_private; |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 3770 | struct ilk_wm_values *hw = &dev_priv->wm.hw; |
Ville Syrjälä | 243e6a4 | 2013-10-14 14:55:24 +0300 | [diff] [blame] | 3771 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Matt Roper | 4e0963c | 2015-09-24 15:53:15 -0700 | [diff] [blame] | 3772 | struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state); |
| 3773 | struct intel_pipe_wm *active = &cstate->wm.optimal.ilk; |
Ville Syrjälä | 243e6a4 | 2013-10-14 14:55:24 +0300 | [diff] [blame] | 3774 | enum pipe pipe = intel_crtc->pipe; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 3775 | static const i915_reg_t wm0_pipe_reg[] = { |
Ville Syrjälä | 243e6a4 | 2013-10-14 14:55:24 +0300 | [diff] [blame] | 3776 | [PIPE_A] = WM0_PIPEA_ILK, |
| 3777 | [PIPE_B] = WM0_PIPEB_ILK, |
| 3778 | [PIPE_C] = WM0_PIPEC_IVB, |
| 3779 | }; |
| 3780 | |
| 3781 | hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]); |
Ville Syrjälä | a42a571 | 2014-01-07 16:14:08 +0200 | [diff] [blame] | 3782 | if (IS_HASWELL(dev) || IS_BROADWELL(dev)) |
Ville Syrjälä | ce0e071 | 2013-12-05 15:51:36 +0200 | [diff] [blame] | 3783 | hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe)); |
Ville Syrjälä | 243e6a4 | 2013-10-14 14:55:24 +0300 | [diff] [blame] | 3784 | |
Matt Roper | 3ef0028 | 2015-03-09 10:19:24 -0700 | [diff] [blame] | 3785 | active->pipe_enabled = intel_crtc->active; |
Ville Syrjälä | 2a44b76 | 2014-03-07 18:32:09 +0200 | [diff] [blame] | 3786 | |
| 3787 | if (active->pipe_enabled) { |
Ville Syrjälä | 243e6a4 | 2013-10-14 14:55:24 +0300 | [diff] [blame] | 3788 | u32 tmp = hw->wm_pipe[pipe]; |
| 3789 | |
| 3790 | /* |
| 3791 | * For active pipes LP0 watermark is marked as |
| 3792 | * enabled, and LP1+ watermaks as disabled since |
| 3793 | * we can't really reverse compute them in case |
| 3794 | * multiple pipes are active. |
| 3795 | */ |
| 3796 | active->wm[0].enable = true; |
| 3797 | active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT; |
| 3798 | active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT; |
| 3799 | active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK; |
| 3800 | active->linetime = hw->wm_linetime[pipe]; |
| 3801 | } else { |
| 3802 | int level, max_level = ilk_wm_max_level(dev); |
| 3803 | |
| 3804 | /* |
| 3805 | * For inactive pipes, all watermark levels |
| 3806 | * should be marked as enabled but zeroed, |
| 3807 | * which is what we'd compute them to. |
| 3808 | */ |
| 3809 | for (level = 0; level <= max_level; level++) |
| 3810 | active->wm[level].enable = true; |
| 3811 | } |
Matt Roper | 4e0963c | 2015-09-24 15:53:15 -0700 | [diff] [blame] | 3812 | |
| 3813 | intel_crtc->wm.active.ilk = *active; |
Ville Syrjälä | 243e6a4 | 2013-10-14 14:55:24 +0300 | [diff] [blame] | 3814 | } |
| 3815 | |
Ville Syrjälä | 6eb1a68 | 2015-06-24 22:00:03 +0300 | [diff] [blame] | 3816 | #define _FW_WM(value, plane) \ |
| 3817 | (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT) |
| 3818 | #define _FW_WM_VLV(value, plane) \ |
| 3819 | (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT) |
| 3820 | |
| 3821 | static void vlv_read_wm_values(struct drm_i915_private *dev_priv, |
| 3822 | struct vlv_wm_values *wm) |
| 3823 | { |
| 3824 | enum pipe pipe; |
| 3825 | uint32_t tmp; |
| 3826 | |
| 3827 | for_each_pipe(dev_priv, pipe) { |
| 3828 | tmp = I915_READ(VLV_DDL(pipe)); |
| 3829 | |
| 3830 | wm->ddl[pipe].primary = |
| 3831 | (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK); |
| 3832 | wm->ddl[pipe].cursor = |
| 3833 | (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK); |
| 3834 | wm->ddl[pipe].sprite[0] = |
| 3835 | (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK); |
| 3836 | wm->ddl[pipe].sprite[1] = |
| 3837 | (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK); |
| 3838 | } |
| 3839 | |
| 3840 | tmp = I915_READ(DSPFW1); |
| 3841 | wm->sr.plane = _FW_WM(tmp, SR); |
| 3842 | wm->pipe[PIPE_B].cursor = _FW_WM(tmp, CURSORB); |
| 3843 | wm->pipe[PIPE_B].primary = _FW_WM_VLV(tmp, PLANEB); |
| 3844 | wm->pipe[PIPE_A].primary = _FW_WM_VLV(tmp, PLANEA); |
| 3845 | |
| 3846 | tmp = I915_READ(DSPFW2); |
| 3847 | wm->pipe[PIPE_A].sprite[1] = _FW_WM_VLV(tmp, SPRITEB); |
| 3848 | wm->pipe[PIPE_A].cursor = _FW_WM(tmp, CURSORA); |
| 3849 | wm->pipe[PIPE_A].sprite[0] = _FW_WM_VLV(tmp, SPRITEA); |
| 3850 | |
| 3851 | tmp = I915_READ(DSPFW3); |
| 3852 | wm->sr.cursor = _FW_WM(tmp, CURSOR_SR); |
| 3853 | |
| 3854 | if (IS_CHERRYVIEW(dev_priv)) { |
| 3855 | tmp = I915_READ(DSPFW7_CHV); |
| 3856 | wm->pipe[PIPE_B].sprite[1] = _FW_WM_VLV(tmp, SPRITED); |
| 3857 | wm->pipe[PIPE_B].sprite[0] = _FW_WM_VLV(tmp, SPRITEC); |
| 3858 | |
| 3859 | tmp = I915_READ(DSPFW8_CHV); |
| 3860 | wm->pipe[PIPE_C].sprite[1] = _FW_WM_VLV(tmp, SPRITEF); |
| 3861 | wm->pipe[PIPE_C].sprite[0] = _FW_WM_VLV(tmp, SPRITEE); |
| 3862 | |
| 3863 | tmp = I915_READ(DSPFW9_CHV); |
| 3864 | wm->pipe[PIPE_C].primary = _FW_WM_VLV(tmp, PLANEC); |
| 3865 | wm->pipe[PIPE_C].cursor = _FW_WM(tmp, CURSORC); |
| 3866 | |
| 3867 | tmp = I915_READ(DSPHOWM); |
| 3868 | wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9; |
| 3869 | wm->pipe[PIPE_C].sprite[1] |= _FW_WM(tmp, SPRITEF_HI) << 8; |
| 3870 | wm->pipe[PIPE_C].sprite[0] |= _FW_WM(tmp, SPRITEE_HI) << 8; |
| 3871 | wm->pipe[PIPE_C].primary |= _FW_WM(tmp, PLANEC_HI) << 8; |
| 3872 | wm->pipe[PIPE_B].sprite[1] |= _FW_WM(tmp, SPRITED_HI) << 8; |
| 3873 | wm->pipe[PIPE_B].sprite[0] |= _FW_WM(tmp, SPRITEC_HI) << 8; |
| 3874 | wm->pipe[PIPE_B].primary |= _FW_WM(tmp, PLANEB_HI) << 8; |
| 3875 | wm->pipe[PIPE_A].sprite[1] |= _FW_WM(tmp, SPRITEB_HI) << 8; |
| 3876 | wm->pipe[PIPE_A].sprite[0] |= _FW_WM(tmp, SPRITEA_HI) << 8; |
| 3877 | wm->pipe[PIPE_A].primary |= _FW_WM(tmp, PLANEA_HI) << 8; |
| 3878 | } else { |
| 3879 | tmp = I915_READ(DSPFW7); |
| 3880 | wm->pipe[PIPE_B].sprite[1] = _FW_WM_VLV(tmp, SPRITED); |
| 3881 | wm->pipe[PIPE_B].sprite[0] = _FW_WM_VLV(tmp, SPRITEC); |
| 3882 | |
| 3883 | tmp = I915_READ(DSPHOWM); |
| 3884 | wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9; |
| 3885 | wm->pipe[PIPE_B].sprite[1] |= _FW_WM(tmp, SPRITED_HI) << 8; |
| 3886 | wm->pipe[PIPE_B].sprite[0] |= _FW_WM(tmp, SPRITEC_HI) << 8; |
| 3887 | wm->pipe[PIPE_B].primary |= _FW_WM(tmp, PLANEB_HI) << 8; |
| 3888 | wm->pipe[PIPE_A].sprite[1] |= _FW_WM(tmp, SPRITEB_HI) << 8; |
| 3889 | wm->pipe[PIPE_A].sprite[0] |= _FW_WM(tmp, SPRITEA_HI) << 8; |
| 3890 | wm->pipe[PIPE_A].primary |= _FW_WM(tmp, PLANEA_HI) << 8; |
| 3891 | } |
| 3892 | } |
| 3893 | |
| 3894 | #undef _FW_WM |
| 3895 | #undef _FW_WM_VLV |
| 3896 | |
| 3897 | void vlv_wm_get_hw_state(struct drm_device *dev) |
| 3898 | { |
| 3899 | struct drm_i915_private *dev_priv = to_i915(dev); |
| 3900 | struct vlv_wm_values *wm = &dev_priv->wm.vlv; |
| 3901 | struct intel_plane *plane; |
| 3902 | enum pipe pipe; |
| 3903 | u32 val; |
| 3904 | |
| 3905 | vlv_read_wm_values(dev_priv, wm); |
| 3906 | |
| 3907 | for_each_intel_plane(dev, plane) { |
| 3908 | switch (plane->base.type) { |
| 3909 | int sprite; |
| 3910 | case DRM_PLANE_TYPE_CURSOR: |
| 3911 | plane->wm.fifo_size = 63; |
| 3912 | break; |
| 3913 | case DRM_PLANE_TYPE_PRIMARY: |
| 3914 | plane->wm.fifo_size = vlv_get_fifo_size(dev, plane->pipe, 0); |
| 3915 | break; |
| 3916 | case DRM_PLANE_TYPE_OVERLAY: |
| 3917 | sprite = plane->plane; |
| 3918 | plane->wm.fifo_size = vlv_get_fifo_size(dev, plane->pipe, sprite + 1); |
| 3919 | break; |
| 3920 | } |
| 3921 | } |
| 3922 | |
| 3923 | wm->cxsr = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN; |
| 3924 | wm->level = VLV_WM_LEVEL_PM2; |
| 3925 | |
| 3926 | if (IS_CHERRYVIEW(dev_priv)) { |
| 3927 | mutex_lock(&dev_priv->rps.hw_lock); |
| 3928 | |
| 3929 | val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ); |
| 3930 | if (val & DSP_MAXFIFO_PM5_ENABLE) |
| 3931 | wm->level = VLV_WM_LEVEL_PM5; |
| 3932 | |
Ville Syrjälä | 58590c1 | 2015-09-08 21:05:12 +0300 | [diff] [blame] | 3933 | /* |
| 3934 | * If DDR DVFS is disabled in the BIOS, Punit |
| 3935 | * will never ack the request. So if that happens |
| 3936 | * assume we don't have to enable/disable DDR DVFS |
| 3937 | * dynamically. To test that just set the REQ_ACK |
| 3938 | * bit to poke the Punit, but don't change the |
| 3939 | * HIGH/LOW bits so that we don't actually change |
| 3940 | * the current state. |
| 3941 | */ |
Ville Syrjälä | 6eb1a68 | 2015-06-24 22:00:03 +0300 | [diff] [blame] | 3942 | val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2); |
Ville Syrjälä | 58590c1 | 2015-09-08 21:05:12 +0300 | [diff] [blame] | 3943 | val |= FORCE_DDR_FREQ_REQ_ACK; |
| 3944 | vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val); |
| 3945 | |
| 3946 | if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) & |
| 3947 | FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) { |
| 3948 | DRM_DEBUG_KMS("Punit not acking DDR DVFS request, " |
| 3949 | "assuming DDR DVFS is disabled\n"); |
| 3950 | dev_priv->wm.max_level = VLV_WM_LEVEL_PM5; |
| 3951 | } else { |
| 3952 | val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2); |
| 3953 | if ((val & FORCE_DDR_HIGH_FREQ) == 0) |
| 3954 | wm->level = VLV_WM_LEVEL_DDR_DVFS; |
| 3955 | } |
Ville Syrjälä | 6eb1a68 | 2015-06-24 22:00:03 +0300 | [diff] [blame] | 3956 | |
| 3957 | mutex_unlock(&dev_priv->rps.hw_lock); |
| 3958 | } |
| 3959 | |
| 3960 | for_each_pipe(dev_priv, pipe) |
| 3961 | DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n", |
| 3962 | pipe_name(pipe), wm->pipe[pipe].primary, wm->pipe[pipe].cursor, |
| 3963 | wm->pipe[pipe].sprite[0], wm->pipe[pipe].sprite[1]); |
| 3964 | |
| 3965 | DRM_DEBUG_KMS("Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n", |
| 3966 | wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr); |
| 3967 | } |
| 3968 | |
Ville Syrjälä | 243e6a4 | 2013-10-14 14:55:24 +0300 | [diff] [blame] | 3969 | void ilk_wm_get_hw_state(struct drm_device *dev) |
| 3970 | { |
| 3971 | struct drm_i915_private *dev_priv = dev->dev_private; |
Imre Deak | 820c198 | 2013-12-17 14:46:36 +0200 | [diff] [blame] | 3972 | struct ilk_wm_values *hw = &dev_priv->wm.hw; |
Ville Syrjälä | 243e6a4 | 2013-10-14 14:55:24 +0300 | [diff] [blame] | 3973 | struct drm_crtc *crtc; |
| 3974 | |
Damien Lespiau | 70e1e0e | 2014-05-13 23:32:24 +0100 | [diff] [blame] | 3975 | for_each_crtc(dev, crtc) |
Ville Syrjälä | 243e6a4 | 2013-10-14 14:55:24 +0300 | [diff] [blame] | 3976 | ilk_pipe_wm_get_hw_state(crtc); |
| 3977 | |
| 3978 | hw->wm_lp[0] = I915_READ(WM1_LP_ILK); |
| 3979 | hw->wm_lp[1] = I915_READ(WM2_LP_ILK); |
| 3980 | hw->wm_lp[2] = I915_READ(WM3_LP_ILK); |
| 3981 | |
| 3982 | hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK); |
Ville Syrjälä | cfa7698 | 2014-03-07 18:32:08 +0200 | [diff] [blame] | 3983 | if (INTEL_INFO(dev)->gen >= 7) { |
| 3984 | hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB); |
| 3985 | hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB); |
| 3986 | } |
Ville Syrjälä | 243e6a4 | 2013-10-14 14:55:24 +0300 | [diff] [blame] | 3987 | |
Ville Syrjälä | a42a571 | 2014-01-07 16:14:08 +0200 | [diff] [blame] | 3988 | if (IS_HASWELL(dev) || IS_BROADWELL(dev)) |
Ville Syrjälä | ac9545f | 2013-12-05 15:51:28 +0200 | [diff] [blame] | 3989 | hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ? |
| 3990 | INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2; |
| 3991 | else if (IS_IVYBRIDGE(dev)) |
| 3992 | hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ? |
| 3993 | INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2; |
Ville Syrjälä | 243e6a4 | 2013-10-14 14:55:24 +0300 | [diff] [blame] | 3994 | |
| 3995 | hw->enable_fbc_wm = |
| 3996 | !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS); |
| 3997 | } |
| 3998 | |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 3999 | /** |
| 4000 | * intel_update_watermarks - update FIFO watermark values based on current modes |
| 4001 | * |
| 4002 | * Calculate watermark values for the various WM regs based on current mode |
| 4003 | * and plane configuration. |
| 4004 | * |
| 4005 | * There are several cases to deal with here: |
| 4006 | * - normal (i.e. non-self-refresh) |
| 4007 | * - self-refresh (SR) mode |
| 4008 | * - lines are large relative to FIFO size (buffer can hold up to 2) |
| 4009 | * - lines are small relative to FIFO size (buffer can hold more than 2 |
| 4010 | * lines), so need to account for TLB latency |
| 4011 | * |
| 4012 | * The normal calculation is: |
| 4013 | * watermark = dotclock * bytes per pixel * latency |
| 4014 | * where latency is platform & configuration dependent (we assume pessimal |
| 4015 | * values here). |
| 4016 | * |
| 4017 | * The SR calculation is: |
| 4018 | * watermark = (trunc(latency/line time)+1) * surface width * |
| 4019 | * bytes per pixel |
| 4020 | * where |
| 4021 | * line time = htotal / dotclock |
| 4022 | * surface width = hdisplay for normal plane and 64 for cursor |
| 4023 | * and latency is assumed to be high, as above. |
| 4024 | * |
| 4025 | * The final value programmed to the register should always be rounded up, |
| 4026 | * and include an extra 2 entries to account for clock crossings. |
| 4027 | * |
| 4028 | * We don't use the sprite, so we can ignore that. And on Crestline we have |
| 4029 | * to set the non-SR watermarks to 8. |
| 4030 | */ |
Ville Syrjälä | 46ba614 | 2013-09-10 11:40:40 +0300 | [diff] [blame] | 4031 | void intel_update_watermarks(struct drm_crtc *crtc) |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 4032 | { |
Ville Syrjälä | 46ba614 | 2013-09-10 11:40:40 +0300 | [diff] [blame] | 4033 | struct drm_i915_private *dev_priv = crtc->dev->dev_private; |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 4034 | |
| 4035 | if (dev_priv->display.update_wm) |
Ville Syrjälä | 46ba614 | 2013-09-10 11:40:40 +0300 | [diff] [blame] | 4036 | dev_priv->display.update_wm(crtc); |
Eugeni Dodonov | b445e3b | 2012-04-16 22:20:35 -0300 | [diff] [blame] | 4037 | } |
| 4038 | |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 4039 | /** |
| 4040 | * Lock protecting IPS related data structures |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 4041 | */ |
| 4042 | DEFINE_SPINLOCK(mchdev_lock); |
| 4043 | |
| 4044 | /* Global for IPS driver to get at the current i915 device. Protected by |
| 4045 | * mchdev_lock. */ |
| 4046 | static struct drm_i915_private *i915_mch_dev; |
| 4047 | |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4048 | bool ironlake_set_drps(struct drm_device *dev, u8 val) |
| 4049 | { |
| 4050 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 4051 | u16 rgvswctl; |
| 4052 | |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 4053 | assert_spin_locked(&mchdev_lock); |
| 4054 | |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4055 | rgvswctl = I915_READ16(MEMSWCTL); |
| 4056 | if (rgvswctl & MEMCTL_CMD_STS) { |
| 4057 | DRM_DEBUG("gpu busy, RCS change rejected\n"); |
| 4058 | return false; /* still busy with another command */ |
| 4059 | } |
| 4060 | |
| 4061 | rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) | |
| 4062 | (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM; |
| 4063 | I915_WRITE16(MEMSWCTL, rgvswctl); |
| 4064 | POSTING_READ16(MEMSWCTL); |
| 4065 | |
| 4066 | rgvswctl |= MEMCTL_CMD_STS; |
| 4067 | I915_WRITE16(MEMSWCTL, rgvswctl); |
| 4068 | |
| 4069 | return true; |
| 4070 | } |
| 4071 | |
Daniel Vetter | 8090c6b | 2012-06-24 16:42:32 +0200 | [diff] [blame] | 4072 | static void ironlake_enable_drps(struct drm_device *dev) |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4073 | { |
| 4074 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 4075 | u32 rgvmodectl = I915_READ(MEMMODECTL); |
| 4076 | u8 fmax, fmin, fstart, vstart; |
| 4077 | |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 4078 | spin_lock_irq(&mchdev_lock); |
| 4079 | |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4080 | /* Enable temp reporting */ |
| 4081 | I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN); |
| 4082 | I915_WRITE16(TSC1, I915_READ(TSC1) | TSE); |
| 4083 | |
| 4084 | /* 100ms RC evaluation intervals */ |
| 4085 | I915_WRITE(RCUPEI, 100000); |
| 4086 | I915_WRITE(RCDNEI, 100000); |
| 4087 | |
| 4088 | /* Set max/min thresholds to 90ms and 80ms respectively */ |
| 4089 | I915_WRITE(RCBMAXAVG, 90000); |
| 4090 | I915_WRITE(RCBMINAVG, 80000); |
| 4091 | |
| 4092 | I915_WRITE(MEMIHYST, 1); |
| 4093 | |
| 4094 | /* Set up min, max, and cur for interrupt handling */ |
| 4095 | fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT; |
| 4096 | fmin = (rgvmodectl & MEMMODE_FMIN_MASK); |
| 4097 | fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >> |
| 4098 | MEMMODE_FSTART_SHIFT; |
| 4099 | |
Ville Syrjälä | 616847e | 2015-09-18 20:03:19 +0300 | [diff] [blame] | 4100 | vstart = (I915_READ(PXVFREQ(fstart)) & PXVFREQ_PX_MASK) >> |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4101 | PXVFREQ_PX_SHIFT; |
| 4102 | |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 4103 | dev_priv->ips.fmax = fmax; /* IPS callback will increase this */ |
| 4104 | dev_priv->ips.fstart = fstart; |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4105 | |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 4106 | dev_priv->ips.max_delay = fstart; |
| 4107 | dev_priv->ips.min_delay = fmin; |
| 4108 | dev_priv->ips.cur_delay = fstart; |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4109 | |
| 4110 | DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n", |
| 4111 | fmax, fmin, fstart); |
| 4112 | |
| 4113 | I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN); |
| 4114 | |
| 4115 | /* |
| 4116 | * Interrupts will be enabled in ironlake_irq_postinstall |
| 4117 | */ |
| 4118 | |
| 4119 | I915_WRITE(VIDSTART, vstart); |
| 4120 | POSTING_READ(VIDSTART); |
| 4121 | |
| 4122 | rgvmodectl |= MEMMODE_SWMODE_EN; |
| 4123 | I915_WRITE(MEMMODECTL, rgvmodectl); |
| 4124 | |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 4125 | if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10)) |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4126 | DRM_ERROR("stuck trying to change perf mode\n"); |
Daniel Vetter | dd92d8d | 2015-07-20 10:58:21 +0200 | [diff] [blame] | 4127 | mdelay(1); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4128 | |
| 4129 | ironlake_set_drps(dev, fstart); |
| 4130 | |
Ville Syrjälä | 7d81c3e | 2015-09-18 20:03:20 +0300 | [diff] [blame] | 4131 | dev_priv->ips.last_count1 = I915_READ(DMIEC) + |
| 4132 | I915_READ(DDREC) + I915_READ(CSIEC); |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 4133 | dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies); |
Ville Syrjälä | 7d81c3e | 2015-09-18 20:03:20 +0300 | [diff] [blame] | 4134 | dev_priv->ips.last_count2 = I915_READ(GFXEC); |
Thomas Gleixner | 5ed0bdf | 2014-07-16 21:05:06 +0000 | [diff] [blame] | 4135 | dev_priv->ips.last_time2 = ktime_get_raw_ns(); |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 4136 | |
| 4137 | spin_unlock_irq(&mchdev_lock); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4138 | } |
| 4139 | |
Daniel Vetter | 8090c6b | 2012-06-24 16:42:32 +0200 | [diff] [blame] | 4140 | static void ironlake_disable_drps(struct drm_device *dev) |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4141 | { |
| 4142 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 4143 | u16 rgvswctl; |
| 4144 | |
| 4145 | spin_lock_irq(&mchdev_lock); |
| 4146 | |
| 4147 | rgvswctl = I915_READ16(MEMSWCTL); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4148 | |
| 4149 | /* Ack interrupts, disable EFC interrupt */ |
| 4150 | I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN); |
| 4151 | I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG); |
| 4152 | I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT); |
| 4153 | I915_WRITE(DEIIR, DE_PCU_EVENT); |
| 4154 | I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT); |
| 4155 | |
| 4156 | /* Go back to the starting frequency */ |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 4157 | ironlake_set_drps(dev, dev_priv->ips.fstart); |
Daniel Vetter | dd92d8d | 2015-07-20 10:58:21 +0200 | [diff] [blame] | 4158 | mdelay(1); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4159 | rgvswctl |= MEMCTL_CMD_STS; |
| 4160 | I915_WRITE(MEMSWCTL, rgvswctl); |
Daniel Vetter | dd92d8d | 2015-07-20 10:58:21 +0200 | [diff] [blame] | 4161 | mdelay(1); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4162 | |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 4163 | spin_unlock_irq(&mchdev_lock); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4164 | } |
| 4165 | |
Daniel Vetter | acbe947 | 2012-07-26 11:50:05 +0200 | [diff] [blame] | 4166 | /* There's a funny hw issue where the hw returns all 0 when reading from |
| 4167 | * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value |
| 4168 | * ourselves, instead of doing a rmw cycle (which might result in us clearing |
| 4169 | * all limits and the gpu stuck at whatever frequency it is at atm). |
| 4170 | */ |
Akash Goel | 74ef117 | 2015-03-06 11:07:19 +0530 | [diff] [blame] | 4171 | static u32 intel_rps_limits(struct drm_i915_private *dev_priv, u8 val) |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4172 | { |
Chris Wilson | 7b9e0ae | 2012-04-28 08:56:39 +0100 | [diff] [blame] | 4173 | u32 limits; |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4174 | |
Daniel Vetter | 20b46e5 | 2012-07-26 11:16:14 +0200 | [diff] [blame] | 4175 | /* Only set the down limit when we've reached the lowest level to avoid |
| 4176 | * getting more interrupts, otherwise leave this clear. This prevents a |
| 4177 | * race in the hw when coming out of rc6: There's a tiny window where |
| 4178 | * the hw runs at the minimal clock before selecting the desired |
| 4179 | * frequency, if the down threshold expires in that window we will not |
| 4180 | * receive a down interrupt. */ |
Akash Goel | 74ef117 | 2015-03-06 11:07:19 +0530 | [diff] [blame] | 4181 | if (IS_GEN9(dev_priv->dev)) { |
| 4182 | limits = (dev_priv->rps.max_freq_softlimit) << 23; |
| 4183 | if (val <= dev_priv->rps.min_freq_softlimit) |
| 4184 | limits |= (dev_priv->rps.min_freq_softlimit) << 14; |
| 4185 | } else { |
| 4186 | limits = dev_priv->rps.max_freq_softlimit << 24; |
| 4187 | if (val <= dev_priv->rps.min_freq_softlimit) |
| 4188 | limits |= dev_priv->rps.min_freq_softlimit << 16; |
| 4189 | } |
Daniel Vetter | 20b46e5 | 2012-07-26 11:16:14 +0200 | [diff] [blame] | 4190 | |
| 4191 | return limits; |
| 4192 | } |
| 4193 | |
Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 4194 | static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val) |
| 4195 | { |
| 4196 | int new_power; |
Akash Goel | 8a58643 | 2015-03-06 11:07:18 +0530 | [diff] [blame] | 4197 | u32 threshold_up = 0, threshold_down = 0; /* in % */ |
| 4198 | u32 ei_up = 0, ei_down = 0; |
Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 4199 | |
| 4200 | new_power = dev_priv->rps.power; |
| 4201 | switch (dev_priv->rps.power) { |
| 4202 | case LOW_POWER: |
Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 4203 | if (val > dev_priv->rps.efficient_freq + 1 && val > dev_priv->rps.cur_freq) |
Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 4204 | new_power = BETWEEN; |
| 4205 | break; |
| 4206 | |
| 4207 | case BETWEEN: |
Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 4208 | if (val <= dev_priv->rps.efficient_freq && val < dev_priv->rps.cur_freq) |
Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 4209 | new_power = LOW_POWER; |
Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 4210 | else if (val >= dev_priv->rps.rp0_freq && val > dev_priv->rps.cur_freq) |
Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 4211 | new_power = HIGH_POWER; |
| 4212 | break; |
| 4213 | |
| 4214 | case HIGH_POWER: |
Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 4215 | if (val < (dev_priv->rps.rp1_freq + dev_priv->rps.rp0_freq) >> 1 && val < dev_priv->rps.cur_freq) |
Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 4216 | new_power = BETWEEN; |
| 4217 | break; |
| 4218 | } |
| 4219 | /* Max/min bins are special */ |
Chris Wilson | aed242f | 2015-03-18 09:48:21 +0000 | [diff] [blame] | 4220 | if (val <= dev_priv->rps.min_freq_softlimit) |
Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 4221 | new_power = LOW_POWER; |
Chris Wilson | aed242f | 2015-03-18 09:48:21 +0000 | [diff] [blame] | 4222 | if (val >= dev_priv->rps.max_freq_softlimit) |
Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 4223 | new_power = HIGH_POWER; |
| 4224 | if (new_power == dev_priv->rps.power) |
| 4225 | return; |
| 4226 | |
| 4227 | /* Note the units here are not exactly 1us, but 1280ns. */ |
| 4228 | switch (new_power) { |
| 4229 | case LOW_POWER: |
| 4230 | /* Upclock if more than 95% busy over 16ms */ |
Akash Goel | 8a58643 | 2015-03-06 11:07:18 +0530 | [diff] [blame] | 4231 | ei_up = 16000; |
| 4232 | threshold_up = 95; |
Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 4233 | |
| 4234 | /* Downclock if less than 85% busy over 32ms */ |
Akash Goel | 8a58643 | 2015-03-06 11:07:18 +0530 | [diff] [blame] | 4235 | ei_down = 32000; |
| 4236 | threshold_down = 85; |
Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 4237 | break; |
| 4238 | |
| 4239 | case BETWEEN: |
| 4240 | /* Upclock if more than 90% busy over 13ms */ |
Akash Goel | 8a58643 | 2015-03-06 11:07:18 +0530 | [diff] [blame] | 4241 | ei_up = 13000; |
| 4242 | threshold_up = 90; |
Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 4243 | |
| 4244 | /* Downclock if less than 75% busy over 32ms */ |
Akash Goel | 8a58643 | 2015-03-06 11:07:18 +0530 | [diff] [blame] | 4245 | ei_down = 32000; |
| 4246 | threshold_down = 75; |
Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 4247 | break; |
| 4248 | |
| 4249 | case HIGH_POWER: |
| 4250 | /* Upclock if more than 85% busy over 10ms */ |
Akash Goel | 8a58643 | 2015-03-06 11:07:18 +0530 | [diff] [blame] | 4251 | ei_up = 10000; |
| 4252 | threshold_up = 85; |
Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 4253 | |
| 4254 | /* Downclock if less than 60% busy over 32ms */ |
Akash Goel | 8a58643 | 2015-03-06 11:07:18 +0530 | [diff] [blame] | 4255 | ei_down = 32000; |
| 4256 | threshold_down = 60; |
Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 4257 | break; |
| 4258 | } |
| 4259 | |
Akash Goel | 8a58643 | 2015-03-06 11:07:18 +0530 | [diff] [blame] | 4260 | I915_WRITE(GEN6_RP_UP_EI, |
| 4261 | GT_INTERVAL_FROM_US(dev_priv, ei_up)); |
| 4262 | I915_WRITE(GEN6_RP_UP_THRESHOLD, |
| 4263 | GT_INTERVAL_FROM_US(dev_priv, (ei_up * threshold_up / 100))); |
| 4264 | |
| 4265 | I915_WRITE(GEN6_RP_DOWN_EI, |
| 4266 | GT_INTERVAL_FROM_US(dev_priv, ei_down)); |
| 4267 | I915_WRITE(GEN6_RP_DOWN_THRESHOLD, |
| 4268 | GT_INTERVAL_FROM_US(dev_priv, (ei_down * threshold_down / 100))); |
| 4269 | |
| 4270 | I915_WRITE(GEN6_RP_CONTROL, |
| 4271 | GEN6_RP_MEDIA_TURBO | |
| 4272 | GEN6_RP_MEDIA_HW_NORMAL_MODE | |
| 4273 | GEN6_RP_MEDIA_IS_GFX | |
| 4274 | GEN6_RP_ENABLE | |
| 4275 | GEN6_RP_UP_BUSY_AVG | |
| 4276 | GEN6_RP_DOWN_IDLE_AVG); |
| 4277 | |
Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 4278 | dev_priv->rps.power = new_power; |
Chris Wilson | 8fb5519 | 2015-04-07 16:20:28 +0100 | [diff] [blame] | 4279 | dev_priv->rps.up_threshold = threshold_up; |
| 4280 | dev_priv->rps.down_threshold = threshold_down; |
Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 4281 | dev_priv->rps.last_adj = 0; |
| 4282 | } |
| 4283 | |
Chris Wilson | 2876ce7 | 2014-03-28 08:03:34 +0000 | [diff] [blame] | 4284 | static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val) |
| 4285 | { |
| 4286 | u32 mask = 0; |
| 4287 | |
| 4288 | if (val > dev_priv->rps.min_freq_softlimit) |
Chris Wilson | 6f4b12f8 | 2015-03-18 09:48:23 +0000 | [diff] [blame] | 4289 | mask |= GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT; |
Chris Wilson | 2876ce7 | 2014-03-28 08:03:34 +0000 | [diff] [blame] | 4290 | if (val < dev_priv->rps.max_freq_softlimit) |
Chris Wilson | 6f4b12f8 | 2015-03-18 09:48:23 +0000 | [diff] [blame] | 4291 | mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_UP_THRESHOLD; |
Chris Wilson | 2876ce7 | 2014-03-28 08:03:34 +0000 | [diff] [blame] | 4292 | |
Chris Wilson | 7b3c29f | 2014-07-10 20:31:19 +0100 | [diff] [blame] | 4293 | mask &= dev_priv->pm_rps_events; |
| 4294 | |
Imre Deak | 59d02a1 | 2014-12-19 19:33:26 +0200 | [diff] [blame] | 4295 | return gen6_sanitize_rps_pm_mask(dev_priv, ~mask); |
Chris Wilson | 2876ce7 | 2014-03-28 08:03:34 +0000 | [diff] [blame] | 4296 | } |
| 4297 | |
Jeff McGee | b8a5ff8 | 2014-02-04 11:37:01 -0600 | [diff] [blame] | 4298 | /* gen6_set_rps is called to update the frequency request, but should also be |
| 4299 | * called when the range (min_delay and max_delay) is modified so that we can |
| 4300 | * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */ |
Ville Syrjälä | ffe02b4 | 2015-02-02 19:09:50 +0200 | [diff] [blame] | 4301 | static void gen6_set_rps(struct drm_device *dev, u8 val) |
Daniel Vetter | 20b46e5 | 2012-07-26 11:16:14 +0200 | [diff] [blame] | 4302 | { |
| 4303 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 7b9e0ae | 2012-04-28 08:56:39 +0100 | [diff] [blame] | 4304 | |
Sagar Arun Kamble | 23eafea | 2015-08-23 17:52:48 +0530 | [diff] [blame] | 4305 | /* WaGsvDisableTurbo: Workaround to disable turbo on BXT A* */ |
Jani Nikula | e87a005 | 2015-10-20 15:22:02 +0300 | [diff] [blame] | 4306 | if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) |
Sagar Arun Kamble | 23eafea | 2015-08-23 17:52:48 +0530 | [diff] [blame] | 4307 | return; |
| 4308 | |
Jesse Barnes | 4fc688c | 2012-11-02 11:14:01 -0700 | [diff] [blame] | 4309 | WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock)); |
Chris Wilson | aed242f | 2015-03-18 09:48:21 +0000 | [diff] [blame] | 4310 | WARN_ON(val > dev_priv->rps.max_freq); |
| 4311 | WARN_ON(val < dev_priv->rps.min_freq); |
Daniel Vetter | 004777c | 2012-08-09 15:07:01 +0200 | [diff] [blame] | 4312 | |
Chris Wilson | eb64cad | 2014-03-27 08:24:20 +0000 | [diff] [blame] | 4313 | /* min/max delay may still have been modified so be sure to |
| 4314 | * write the limits value. |
| 4315 | */ |
| 4316 | if (val != dev_priv->rps.cur_freq) { |
| 4317 | gen6_set_rps_thresholds(dev_priv, val); |
Jeff McGee | b8a5ff8 | 2014-02-04 11:37:01 -0600 | [diff] [blame] | 4318 | |
Akash Goel | 5704195 | 2015-03-06 11:07:17 +0530 | [diff] [blame] | 4319 | if (IS_GEN9(dev)) |
| 4320 | I915_WRITE(GEN6_RPNSWREQ, |
| 4321 | GEN9_FREQUENCY(val)); |
| 4322 | else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) |
Chris Wilson | eb64cad | 2014-03-27 08:24:20 +0000 | [diff] [blame] | 4323 | I915_WRITE(GEN6_RPNSWREQ, |
| 4324 | HSW_FREQUENCY(val)); |
| 4325 | else |
| 4326 | I915_WRITE(GEN6_RPNSWREQ, |
| 4327 | GEN6_FREQUENCY(val) | |
| 4328 | GEN6_OFFSET(0) | |
| 4329 | GEN6_AGGRESSIVE_TURBO); |
Jeff McGee | b8a5ff8 | 2014-02-04 11:37:01 -0600 | [diff] [blame] | 4330 | } |
Chris Wilson | 7b9e0ae | 2012-04-28 08:56:39 +0100 | [diff] [blame] | 4331 | |
Chris Wilson | 7b9e0ae | 2012-04-28 08:56:39 +0100 | [diff] [blame] | 4332 | /* Make sure we continue to get interrupts |
| 4333 | * until we hit the minimum or maximum frequencies. |
| 4334 | */ |
Akash Goel | 74ef117 | 2015-03-06 11:07:19 +0530 | [diff] [blame] | 4335 | I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, intel_rps_limits(dev_priv, val)); |
Chris Wilson | 2876ce7 | 2014-03-28 08:03:34 +0000 | [diff] [blame] | 4336 | I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val)); |
Chris Wilson | 7b9e0ae | 2012-04-28 08:56:39 +0100 | [diff] [blame] | 4337 | |
Ben Widawsky | d5570a7 | 2012-09-07 19:43:41 -0700 | [diff] [blame] | 4338 | POSTING_READ(GEN6_RPNSWREQ); |
| 4339 | |
Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 4340 | dev_priv->rps.cur_freq = val; |
Mika Kuoppala | 0f94592 | 2015-11-17 18:14:26 +0200 | [diff] [blame] | 4341 | trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val)); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4342 | } |
| 4343 | |
Ville Syrjälä | ffe02b4 | 2015-02-02 19:09:50 +0200 | [diff] [blame] | 4344 | static void valleyview_set_rps(struct drm_device *dev, u8 val) |
| 4345 | { |
| 4346 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 4347 | |
| 4348 | WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock)); |
Chris Wilson | aed242f | 2015-03-18 09:48:21 +0000 | [diff] [blame] | 4349 | WARN_ON(val > dev_priv->rps.max_freq); |
| 4350 | WARN_ON(val < dev_priv->rps.min_freq); |
Ville Syrjälä | ffe02b4 | 2015-02-02 19:09:50 +0200 | [diff] [blame] | 4351 | |
| 4352 | if (WARN_ONCE(IS_CHERRYVIEW(dev) && (val & 1), |
| 4353 | "Odd GPU freq value\n")) |
| 4354 | val &= ~1; |
| 4355 | |
Deepak S | cd25dd5 | 2015-07-10 18:31:40 +0530 | [diff] [blame] | 4356 | I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val)); |
| 4357 | |
Chris Wilson | 8fb5519 | 2015-04-07 16:20:28 +0100 | [diff] [blame] | 4358 | if (val != dev_priv->rps.cur_freq) { |
Ville Syrjälä | ffe02b4 | 2015-02-02 19:09:50 +0200 | [diff] [blame] | 4359 | vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val); |
Chris Wilson | 8fb5519 | 2015-04-07 16:20:28 +0100 | [diff] [blame] | 4360 | if (!IS_CHERRYVIEW(dev_priv)) |
| 4361 | gen6_set_rps_thresholds(dev_priv, val); |
| 4362 | } |
Ville Syrjälä | ffe02b4 | 2015-02-02 19:09:50 +0200 | [diff] [blame] | 4363 | |
Ville Syrjälä | ffe02b4 | 2015-02-02 19:09:50 +0200 | [diff] [blame] | 4364 | dev_priv->rps.cur_freq = val; |
| 4365 | trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val)); |
| 4366 | } |
| 4367 | |
Deepak S | a7f6e23 | 2015-05-09 18:04:44 +0530 | [diff] [blame] | 4368 | /* vlv_set_rps_idle: Set the frequency to idle, if Gfx clocks are down |
Deepak S | 76c3552f | 2014-01-30 23:08:16 +0530 | [diff] [blame] | 4369 | * |
| 4370 | * * If Gfx is Idle, then |
Deepak S | a7f6e23 | 2015-05-09 18:04:44 +0530 | [diff] [blame] | 4371 | * 1. Forcewake Media well. |
| 4372 | * 2. Request idle freq. |
| 4373 | * 3. Release Forcewake of Media well. |
Deepak S | 76c3552f | 2014-01-30 23:08:16 +0530 | [diff] [blame] | 4374 | */ |
| 4375 | static void vlv_set_rps_idle(struct drm_i915_private *dev_priv) |
| 4376 | { |
Chris Wilson | aed242f | 2015-03-18 09:48:21 +0000 | [diff] [blame] | 4377 | u32 val = dev_priv->rps.idle_freq; |
Deepak S | 5549d25 | 2014-06-28 11:26:11 +0530 | [diff] [blame] | 4378 | |
Chris Wilson | aed242f | 2015-03-18 09:48:21 +0000 | [diff] [blame] | 4379 | if (dev_priv->rps.cur_freq <= val) |
Deepak S | 76c3552f | 2014-01-30 23:08:16 +0530 | [diff] [blame] | 4380 | return; |
| 4381 | |
Deepak S | a7f6e23 | 2015-05-09 18:04:44 +0530 | [diff] [blame] | 4382 | /* Wake up the media well, as that takes a lot less |
| 4383 | * power than the Render well. */ |
| 4384 | intel_uncore_forcewake_get(dev_priv, FORCEWAKE_MEDIA); |
| 4385 | valleyview_set_rps(dev_priv->dev, val); |
| 4386 | intel_uncore_forcewake_put(dev_priv, FORCEWAKE_MEDIA); |
Deepak S | 76c3552f | 2014-01-30 23:08:16 +0530 | [diff] [blame] | 4387 | } |
| 4388 | |
Chris Wilson | 43cf3bf | 2015-03-18 09:48:22 +0000 | [diff] [blame] | 4389 | void gen6_rps_busy(struct drm_i915_private *dev_priv) |
| 4390 | { |
| 4391 | mutex_lock(&dev_priv->rps.hw_lock); |
| 4392 | if (dev_priv->rps.enabled) { |
| 4393 | if (dev_priv->pm_rps_events & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) |
| 4394 | gen6_rps_reset_ei(dev_priv); |
| 4395 | I915_WRITE(GEN6_PMINTRMSK, |
| 4396 | gen6_rps_pm_mask(dev_priv, dev_priv->rps.cur_freq)); |
| 4397 | } |
| 4398 | mutex_unlock(&dev_priv->rps.hw_lock); |
| 4399 | } |
| 4400 | |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 4401 | void gen6_rps_idle(struct drm_i915_private *dev_priv) |
| 4402 | { |
Damien Lespiau | 691bb71 | 2013-12-12 14:36:36 +0000 | [diff] [blame] | 4403 | struct drm_device *dev = dev_priv->dev; |
| 4404 | |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 4405 | mutex_lock(&dev_priv->rps.hw_lock); |
Chris Wilson | c0951f0 | 2013-10-10 21:58:50 +0100 | [diff] [blame] | 4406 | if (dev_priv->rps.enabled) { |
Wayne Boyer | 666a453 | 2015-12-09 12:29:35 -0800 | [diff] [blame] | 4407 | if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) |
Deepak S | 76c3552f | 2014-01-30 23:08:16 +0530 | [diff] [blame] | 4408 | vlv_set_rps_idle(dev_priv); |
Daniel Vetter | 7526ed7 | 2014-09-29 15:07:19 +0200 | [diff] [blame] | 4409 | else |
Chris Wilson | aed242f | 2015-03-18 09:48:21 +0000 | [diff] [blame] | 4410 | gen6_set_rps(dev_priv->dev, dev_priv->rps.idle_freq); |
Chris Wilson | c0951f0 | 2013-10-10 21:58:50 +0100 | [diff] [blame] | 4411 | dev_priv->rps.last_adj = 0; |
Chris Wilson | 43cf3bf | 2015-03-18 09:48:22 +0000 | [diff] [blame] | 4412 | I915_WRITE(GEN6_PMINTRMSK, 0xffffffff); |
Chris Wilson | c0951f0 | 2013-10-10 21:58:50 +0100 | [diff] [blame] | 4413 | } |
Chris Wilson | 8d3afd7 | 2015-05-21 21:01:47 +0100 | [diff] [blame] | 4414 | mutex_unlock(&dev_priv->rps.hw_lock); |
Chris Wilson | 1854d5c | 2015-04-07 16:20:32 +0100 | [diff] [blame] | 4415 | |
Chris Wilson | 8d3afd7 | 2015-05-21 21:01:47 +0100 | [diff] [blame] | 4416 | spin_lock(&dev_priv->rps.client_lock); |
Chris Wilson | 1854d5c | 2015-04-07 16:20:32 +0100 | [diff] [blame] | 4417 | while (!list_empty(&dev_priv->rps.clients)) |
| 4418 | list_del_init(dev_priv->rps.clients.next); |
Chris Wilson | 8d3afd7 | 2015-05-21 21:01:47 +0100 | [diff] [blame] | 4419 | spin_unlock(&dev_priv->rps.client_lock); |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 4420 | } |
| 4421 | |
Chris Wilson | 1854d5c | 2015-04-07 16:20:32 +0100 | [diff] [blame] | 4422 | void gen6_rps_boost(struct drm_i915_private *dev_priv, |
Chris Wilson | e61b995 | 2015-04-27 13:41:24 +0100 | [diff] [blame] | 4423 | struct intel_rps_client *rps, |
| 4424 | unsigned long submitted) |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 4425 | { |
Chris Wilson | 8d3afd7 | 2015-05-21 21:01:47 +0100 | [diff] [blame] | 4426 | /* This is intentionally racy! We peek at the state here, then |
| 4427 | * validate inside the RPS worker. |
| 4428 | */ |
| 4429 | if (!(dev_priv->mm.busy && |
| 4430 | dev_priv->rps.enabled && |
| 4431 | dev_priv->rps.cur_freq < dev_priv->rps.max_freq_softlimit)) |
| 4432 | return; |
Chris Wilson | 43cf3bf | 2015-03-18 09:48:22 +0000 | [diff] [blame] | 4433 | |
Chris Wilson | e61b995 | 2015-04-27 13:41:24 +0100 | [diff] [blame] | 4434 | /* Force a RPS boost (and don't count it against the client) if |
| 4435 | * the GPU is severely congested. |
| 4436 | */ |
Chris Wilson | d0bc54f | 2015-05-21 21:01:48 +0100 | [diff] [blame] | 4437 | if (rps && time_after(jiffies, submitted + DRM_I915_THROTTLE_JIFFIES)) |
Chris Wilson | e61b995 | 2015-04-27 13:41:24 +0100 | [diff] [blame] | 4438 | rps = NULL; |
| 4439 | |
Chris Wilson | 8d3afd7 | 2015-05-21 21:01:47 +0100 | [diff] [blame] | 4440 | spin_lock(&dev_priv->rps.client_lock); |
| 4441 | if (rps == NULL || list_empty(&rps->link)) { |
| 4442 | spin_lock_irq(&dev_priv->irq_lock); |
| 4443 | if (dev_priv->rps.interrupts_enabled) { |
| 4444 | dev_priv->rps.client_boost = true; |
| 4445 | queue_work(dev_priv->wq, &dev_priv->rps.work); |
| 4446 | } |
| 4447 | spin_unlock_irq(&dev_priv->irq_lock); |
Chris Wilson | 1854d5c | 2015-04-07 16:20:32 +0100 | [diff] [blame] | 4448 | |
Chris Wilson | 2e1b873 | 2015-04-27 13:41:22 +0100 | [diff] [blame] | 4449 | if (rps != NULL) { |
| 4450 | list_add(&rps->link, &dev_priv->rps.clients); |
| 4451 | rps->boosts++; |
Chris Wilson | 1854d5c | 2015-04-07 16:20:32 +0100 | [diff] [blame] | 4452 | } else |
| 4453 | dev_priv->rps.boosts++; |
Chris Wilson | c0951f0 | 2013-10-10 21:58:50 +0100 | [diff] [blame] | 4454 | } |
Chris Wilson | 8d3afd7 | 2015-05-21 21:01:47 +0100 | [diff] [blame] | 4455 | spin_unlock(&dev_priv->rps.client_lock); |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 4456 | } |
| 4457 | |
Ville Syrjälä | ffe02b4 | 2015-02-02 19:09:50 +0200 | [diff] [blame] | 4458 | void intel_set_rps(struct drm_device *dev, u8 val) |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 4459 | { |
Wayne Boyer | 666a453 | 2015-12-09 12:29:35 -0800 | [diff] [blame] | 4460 | if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) |
Ville Syrjälä | ffe02b4 | 2015-02-02 19:09:50 +0200 | [diff] [blame] | 4461 | valleyview_set_rps(dev, val); |
| 4462 | else |
| 4463 | gen6_set_rps(dev, val); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 4464 | } |
| 4465 | |
Zhe Wang | 20e4936 | 2014-11-04 17:07:05 +0000 | [diff] [blame] | 4466 | static void gen9_disable_rps(struct drm_device *dev) |
| 4467 | { |
| 4468 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 4469 | |
| 4470 | I915_WRITE(GEN6_RC_CONTROL, 0); |
Zhe Wang | 38c2352 | 2015-01-20 12:23:04 +0000 | [diff] [blame] | 4471 | I915_WRITE(GEN9_PG_ENABLE, 0); |
Zhe Wang | 20e4936 | 2014-11-04 17:07:05 +0000 | [diff] [blame] | 4472 | } |
| 4473 | |
Daniel Vetter | 44fc7d5 | 2013-07-12 22:43:27 +0200 | [diff] [blame] | 4474 | static void gen6_disable_rps(struct drm_device *dev) |
| 4475 | { |
| 4476 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 4477 | |
| 4478 | I915_WRITE(GEN6_RC_CONTROL, 0); |
| 4479 | I915_WRITE(GEN6_RPNSWREQ, 1 << 31); |
Daniel Vetter | 44fc7d5 | 2013-07-12 22:43:27 +0200 | [diff] [blame] | 4480 | } |
| 4481 | |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 4482 | static void cherryview_disable_rps(struct drm_device *dev) |
| 4483 | { |
| 4484 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 4485 | |
| 4486 | I915_WRITE(GEN6_RC_CONTROL, 0); |
| 4487 | } |
| 4488 | |
Jesse Barnes | d20d4f0 | 2013-04-23 10:09:28 -0700 | [diff] [blame] | 4489 | static void valleyview_disable_rps(struct drm_device *dev) |
| 4490 | { |
| 4491 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 4492 | |
Deepak S | 98a2e5f | 2014-08-18 10:35:27 -0700 | [diff] [blame] | 4493 | /* we're doing forcewake before Disabling RC6, |
| 4494 | * This what the BIOS expects when going into suspend */ |
Mika Kuoppala | 59bad94 | 2015-01-16 11:34:40 +0200 | [diff] [blame] | 4495 | intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL); |
Deepak S | 98a2e5f | 2014-08-18 10:35:27 -0700 | [diff] [blame] | 4496 | |
Jesse Barnes | d20d4f0 | 2013-04-23 10:09:28 -0700 | [diff] [blame] | 4497 | I915_WRITE(GEN6_RC_CONTROL, 0); |
Jesse Barnes | d20d4f0 | 2013-04-23 10:09:28 -0700 | [diff] [blame] | 4498 | |
Mika Kuoppala | 59bad94 | 2015-01-16 11:34:40 +0200 | [diff] [blame] | 4499 | intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL); |
Jesse Barnes | d20d4f0 | 2013-04-23 10:09:28 -0700 | [diff] [blame] | 4500 | } |
| 4501 | |
Ben Widawsky | dc39fff | 2013-10-18 12:32:07 -0700 | [diff] [blame] | 4502 | static void intel_print_rc6_info(struct drm_device *dev, u32 mode) |
| 4503 | { |
Wayne Boyer | 666a453 | 2015-12-09 12:29:35 -0800 | [diff] [blame] | 4504 | if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) { |
Imre Deak | 91ca689 | 2014-04-14 20:24:25 +0300 | [diff] [blame] | 4505 | if (mode & (GEN7_RC_CTL_TO_MODE | GEN6_RC_CTL_EI_MODE(1))) |
| 4506 | mode = GEN6_RC_CTL_RC6_ENABLE; |
| 4507 | else |
| 4508 | mode = 0; |
| 4509 | } |
Rodrigo Vivi | 58abf1d | 2014-10-07 07:06:50 -0700 | [diff] [blame] | 4510 | if (HAS_RC6p(dev)) |
| 4511 | DRM_DEBUG_KMS("Enabling RC6 states: RC6 %s RC6p %s RC6pp %s\n", |
| 4512 | (mode & GEN6_RC_CTL_RC6_ENABLE) ? "on" : "off", |
| 4513 | (mode & GEN6_RC_CTL_RC6p_ENABLE) ? "on" : "off", |
| 4514 | (mode & GEN6_RC_CTL_RC6pp_ENABLE) ? "on" : "off"); |
| 4515 | |
| 4516 | else |
| 4517 | DRM_DEBUG_KMS("Enabling RC6 states: RC6 %s\n", |
| 4518 | (mode & GEN6_RC_CTL_RC6_ENABLE) ? "on" : "off"); |
Ben Widawsky | dc39fff | 2013-10-18 12:32:07 -0700 | [diff] [blame] | 4519 | } |
| 4520 | |
Imre Deak | e6069ca | 2014-04-18 16:01:02 +0300 | [diff] [blame] | 4521 | static int sanitize_rc6_option(const struct drm_device *dev, int enable_rc6) |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4522 | { |
Daniel Vetter | e7d66d8 | 2015-06-15 23:23:54 +0200 | [diff] [blame] | 4523 | /* No RC6 before Ironlake and code is gone for ilk. */ |
| 4524 | if (INTEL_INFO(dev)->gen < 6) |
Imre Deak | e6069ca | 2014-04-18 16:01:02 +0300 | [diff] [blame] | 4525 | return 0; |
| 4526 | |
Daniel Vetter | 456470e | 2012-08-08 23:35:40 +0200 | [diff] [blame] | 4527 | /* Respect the kernel parameter if it is set */ |
Imre Deak | e6069ca | 2014-04-18 16:01:02 +0300 | [diff] [blame] | 4528 | if (enable_rc6 >= 0) { |
| 4529 | int mask; |
| 4530 | |
Rodrigo Vivi | 58abf1d | 2014-10-07 07:06:50 -0700 | [diff] [blame] | 4531 | if (HAS_RC6p(dev)) |
Imre Deak | e6069ca | 2014-04-18 16:01:02 +0300 | [diff] [blame] | 4532 | mask = INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE | |
| 4533 | INTEL_RC6pp_ENABLE; |
| 4534 | else |
| 4535 | mask = INTEL_RC6_ENABLE; |
| 4536 | |
| 4537 | if ((enable_rc6 & mask) != enable_rc6) |
Daniel Vetter | 8dfd1f0 | 2014-08-04 11:15:56 +0200 | [diff] [blame] | 4538 | DRM_DEBUG_KMS("Adjusting RC6 mask to %d (requested %d, valid %d)\n", |
| 4539 | enable_rc6 & mask, enable_rc6, mask); |
Imre Deak | e6069ca | 2014-04-18 16:01:02 +0300 | [diff] [blame] | 4540 | |
| 4541 | return enable_rc6 & mask; |
| 4542 | } |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4543 | |
Ben Widawsky | 8bade1a | 2014-01-28 20:25:39 -0800 | [diff] [blame] | 4544 | if (IS_IVYBRIDGE(dev)) |
Ben Widawsky | cca84a1 | 2014-01-28 20:25:38 -0800 | [diff] [blame] | 4545 | return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE); |
Ben Widawsky | 8bade1a | 2014-01-28 20:25:39 -0800 | [diff] [blame] | 4546 | |
| 4547 | return INTEL_RC6_ENABLE; |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4548 | } |
| 4549 | |
Imre Deak | e6069ca | 2014-04-18 16:01:02 +0300 | [diff] [blame] | 4550 | int intel_enable_rc6(const struct drm_device *dev) |
| 4551 | { |
| 4552 | return i915.enable_rc6; |
| 4553 | } |
| 4554 | |
Tom O'Rourke | 93ee292 | 2014-11-19 14:21:52 -0800 | [diff] [blame] | 4555 | static void gen6_init_rps_frequencies(struct drm_device *dev) |
Ben Widawsky | 3280e8b | 2014-03-31 17:16:42 -0700 | [diff] [blame] | 4556 | { |
Tom O'Rourke | 93ee292 | 2014-11-19 14:21:52 -0800 | [diff] [blame] | 4557 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 4558 | uint32_t rp_state_cap; |
| 4559 | u32 ddcc_status = 0; |
| 4560 | int ret; |
| 4561 | |
Ben Widawsky | 3280e8b | 2014-03-31 17:16:42 -0700 | [diff] [blame] | 4562 | /* All of these values are in units of 50MHz */ |
| 4563 | dev_priv->rps.cur_freq = 0; |
Tom O'Rourke | 93ee292 | 2014-11-19 14:21:52 -0800 | [diff] [blame] | 4564 | /* static values from HW: RP0 > RP1 > RPn (min_freq) */ |
Bob Paauwe | 3504056 | 2015-06-25 14:54:07 -0700 | [diff] [blame] | 4565 | if (IS_BROXTON(dev)) { |
| 4566 | rp_state_cap = I915_READ(BXT_RP_STATE_CAP); |
| 4567 | dev_priv->rps.rp0_freq = (rp_state_cap >> 16) & 0xff; |
| 4568 | dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff; |
| 4569 | dev_priv->rps.min_freq = (rp_state_cap >> 0) & 0xff; |
| 4570 | } else { |
| 4571 | rp_state_cap = I915_READ(GEN6_RP_STATE_CAP); |
| 4572 | dev_priv->rps.rp0_freq = (rp_state_cap >> 0) & 0xff; |
| 4573 | dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff; |
| 4574 | dev_priv->rps.min_freq = (rp_state_cap >> 16) & 0xff; |
| 4575 | } |
| 4576 | |
Ben Widawsky | 3280e8b | 2014-03-31 17:16:42 -0700 | [diff] [blame] | 4577 | /* hw_max = RP0 until we check for overclocking */ |
| 4578 | dev_priv->rps.max_freq = dev_priv->rps.rp0_freq; |
| 4579 | |
Tom O'Rourke | 93ee292 | 2014-11-19 14:21:52 -0800 | [diff] [blame] | 4580 | dev_priv->rps.efficient_freq = dev_priv->rps.rp1_freq; |
Rodrigo Vivi | ef11bdb | 2015-10-28 04:16:45 -0700 | [diff] [blame] | 4581 | if (IS_HASWELL(dev) || IS_BROADWELL(dev) || |
| 4582 | IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) { |
Tom O'Rourke | 93ee292 | 2014-11-19 14:21:52 -0800 | [diff] [blame] | 4583 | ret = sandybridge_pcode_read(dev_priv, |
| 4584 | HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL, |
| 4585 | &ddcc_status); |
| 4586 | if (0 == ret) |
| 4587 | dev_priv->rps.efficient_freq = |
Tom O'Rourke | 46efa4a | 2015-02-10 23:06:46 -0800 | [diff] [blame] | 4588 | clamp_t(u8, |
| 4589 | ((ddcc_status >> 8) & 0xff), |
| 4590 | dev_priv->rps.min_freq, |
| 4591 | dev_priv->rps.max_freq); |
Tom O'Rourke | 93ee292 | 2014-11-19 14:21:52 -0800 | [diff] [blame] | 4592 | } |
| 4593 | |
Rodrigo Vivi | ef11bdb | 2015-10-28 04:16:45 -0700 | [diff] [blame] | 4594 | if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) { |
Akash Goel | c5e0688 | 2015-06-29 14:50:19 +0530 | [diff] [blame] | 4595 | /* Store the frequency values in 16.66 MHZ units, which is |
| 4596 | the natural hardware unit for SKL */ |
| 4597 | dev_priv->rps.rp0_freq *= GEN9_FREQ_SCALER; |
| 4598 | dev_priv->rps.rp1_freq *= GEN9_FREQ_SCALER; |
| 4599 | dev_priv->rps.min_freq *= GEN9_FREQ_SCALER; |
| 4600 | dev_priv->rps.max_freq *= GEN9_FREQ_SCALER; |
| 4601 | dev_priv->rps.efficient_freq *= GEN9_FREQ_SCALER; |
| 4602 | } |
| 4603 | |
Chris Wilson | aed242f | 2015-03-18 09:48:21 +0000 | [diff] [blame] | 4604 | dev_priv->rps.idle_freq = dev_priv->rps.min_freq; |
| 4605 | |
Ben Widawsky | 3280e8b | 2014-03-31 17:16:42 -0700 | [diff] [blame] | 4606 | /* Preserve min/max settings in case of re-init */ |
| 4607 | if (dev_priv->rps.max_freq_softlimit == 0) |
| 4608 | dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq; |
| 4609 | |
Tom O'Rourke | 93ee292 | 2014-11-19 14:21:52 -0800 | [diff] [blame] | 4610 | if (dev_priv->rps.min_freq_softlimit == 0) { |
| 4611 | if (IS_HASWELL(dev) || IS_BROADWELL(dev)) |
| 4612 | dev_priv->rps.min_freq_softlimit = |
Ville Syrjälä | 813b5e6 | 2015-03-25 19:27:16 +0200 | [diff] [blame] | 4613 | max_t(int, dev_priv->rps.efficient_freq, |
| 4614 | intel_freq_opcode(dev_priv, 450)); |
Tom O'Rourke | 93ee292 | 2014-11-19 14:21:52 -0800 | [diff] [blame] | 4615 | else |
| 4616 | dev_priv->rps.min_freq_softlimit = |
| 4617 | dev_priv->rps.min_freq; |
| 4618 | } |
Ben Widawsky | 3280e8b | 2014-03-31 17:16:42 -0700 | [diff] [blame] | 4619 | } |
| 4620 | |
Jesse Barnes | b6fef0e | 2015-01-16 18:07:25 +0000 | [diff] [blame] | 4621 | /* See the Gen9_GT_PM_Programming_Guide doc for the below */ |
Zhe Wang | 20e4936 | 2014-11-04 17:07:05 +0000 | [diff] [blame] | 4622 | static void gen9_enable_rps(struct drm_device *dev) |
| 4623 | { |
| 4624 | struct drm_i915_private *dev_priv = dev->dev_private; |
Jesse Barnes | b6fef0e | 2015-01-16 18:07:25 +0000 | [diff] [blame] | 4625 | |
| 4626 | intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL); |
| 4627 | |
Damien Lespiau | ba1c554 | 2015-01-16 18:07:26 +0000 | [diff] [blame] | 4628 | gen6_init_rps_frequencies(dev); |
| 4629 | |
Sagar Arun Kamble | 23eafea | 2015-08-23 17:52:48 +0530 | [diff] [blame] | 4630 | /* WaGsvDisableTurbo: Workaround to disable turbo on BXT A* */ |
Jani Nikula | e87a005 | 2015-10-20 15:22:02 +0300 | [diff] [blame] | 4631 | if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) { |
Sagar Arun Kamble | 23eafea | 2015-08-23 17:52:48 +0530 | [diff] [blame] | 4632 | intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL); |
| 4633 | return; |
| 4634 | } |
| 4635 | |
Akash Goel | 0beb059 | 2015-03-06 11:07:20 +0530 | [diff] [blame] | 4636 | /* Program defaults and thresholds for RPS*/ |
| 4637 | I915_WRITE(GEN6_RC_VIDEO_FREQ, |
| 4638 | GEN9_FREQUENCY(dev_priv->rps.rp1_freq)); |
Jesse Barnes | b6fef0e | 2015-01-16 18:07:25 +0000 | [diff] [blame] | 4639 | |
Akash Goel | 0beb059 | 2015-03-06 11:07:20 +0530 | [diff] [blame] | 4640 | /* 1 second timeout*/ |
| 4641 | I915_WRITE(GEN6_RP_DOWN_TIMEOUT, |
| 4642 | GT_INTERVAL_FROM_US(dev_priv, 1000000)); |
| 4643 | |
Jesse Barnes | b6fef0e | 2015-01-16 18:07:25 +0000 | [diff] [blame] | 4644 | I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 0xa); |
Jesse Barnes | b6fef0e | 2015-01-16 18:07:25 +0000 | [diff] [blame] | 4645 | |
Akash Goel | 0beb059 | 2015-03-06 11:07:20 +0530 | [diff] [blame] | 4646 | /* Leaning on the below call to gen6_set_rps to program/setup the |
| 4647 | * Up/Down EI & threshold registers, as well as the RP_CONTROL, |
| 4648 | * RP_INTERRUPT_LIMITS & RPNSWREQ registers */ |
| 4649 | dev_priv->rps.power = HIGH_POWER; /* force a reset */ |
| 4650 | gen6_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit); |
Jesse Barnes | b6fef0e | 2015-01-16 18:07:25 +0000 | [diff] [blame] | 4651 | |
| 4652 | intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL); |
| 4653 | } |
| 4654 | |
| 4655 | static void gen9_enable_rc6(struct drm_device *dev) |
| 4656 | { |
| 4657 | struct drm_i915_private *dev_priv = dev->dev_private; |
Zhe Wang | 20e4936 | 2014-11-04 17:07:05 +0000 | [diff] [blame] | 4658 | struct intel_engine_cs *ring; |
| 4659 | uint32_t rc6_mask = 0; |
| 4660 | int unused; |
| 4661 | |
| 4662 | /* 1a: Software RC state - RC0 */ |
| 4663 | I915_WRITE(GEN6_RC_STATE, 0); |
| 4664 | |
| 4665 | /* 1b: Get forcewake during program sequence. Although the driver |
| 4666 | * hasn't enabled a state yet where we need forcewake, BIOS may have.*/ |
Mika Kuoppala | 59bad94 | 2015-01-16 11:34:40 +0200 | [diff] [blame] | 4667 | intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL); |
Zhe Wang | 20e4936 | 2014-11-04 17:07:05 +0000 | [diff] [blame] | 4668 | |
| 4669 | /* 2a: Disable RC states. */ |
| 4670 | I915_WRITE(GEN6_RC_CONTROL, 0); |
| 4671 | |
| 4672 | /* 2b: Program RC6 thresholds.*/ |
Sagar Arun Kamble | 63a4dec | 2015-09-12 10:17:53 +0530 | [diff] [blame] | 4673 | |
| 4674 | /* WaRsDoubleRc6WrlWithCoarsePowerGating: Doubling WRL only when CPG is enabled */ |
Mika Kuoppala | e7674b8 | 2015-12-07 18:29:45 +0200 | [diff] [blame] | 4675 | if (IS_SKYLAKE(dev)) |
Sagar Arun Kamble | 63a4dec | 2015-09-12 10:17:53 +0530 | [diff] [blame] | 4676 | I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 108 << 16); |
| 4677 | else |
| 4678 | I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16); |
Zhe Wang | 20e4936 | 2014-11-04 17:07:05 +0000 | [diff] [blame] | 4679 | I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */ |
| 4680 | I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */ |
| 4681 | for_each_ring(ring, dev_priv, unused) |
| 4682 | I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10); |
Sagar Arun Kamble | 97c322e | 2015-09-12 10:17:54 +0530 | [diff] [blame] | 4683 | |
| 4684 | if (HAS_GUC_UCODE(dev)) |
| 4685 | I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA); |
| 4686 | |
Zhe Wang | 20e4936 | 2014-11-04 17:07:05 +0000 | [diff] [blame] | 4687 | I915_WRITE(GEN6_RC_SLEEP, 0); |
Zhe Wang | 20e4936 | 2014-11-04 17:07:05 +0000 | [diff] [blame] | 4688 | |
Zhe Wang | 38c2352 | 2015-01-20 12:23:04 +0000 | [diff] [blame] | 4689 | /* 2c: Program Coarse Power Gating Policies. */ |
| 4690 | I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 25); |
| 4691 | I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 25); |
| 4692 | |
Zhe Wang | 20e4936 | 2014-11-04 17:07:05 +0000 | [diff] [blame] | 4693 | /* 3a: Enable RC6 */ |
| 4694 | if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE) |
| 4695 | rc6_mask = GEN6_RC_CTL_RC6_ENABLE; |
| 4696 | DRM_INFO("RC6 %s\n", (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ? |
| 4697 | "on" : "off"); |
Sagar Arun Kamble | 3e7732a | 2015-10-01 20:29:27 +0530 | [diff] [blame] | 4698 | /* WaRsUseTimeoutMode */ |
Jani Nikula | e87a005 | 2015-10-20 15:22:02 +0300 | [diff] [blame] | 4699 | if (IS_SKL_REVID(dev, 0, SKL_REVID_D0) || |
Tim Gore | cbdc12a | 2015-10-26 10:48:58 +0000 | [diff] [blame] | 4700 | IS_BXT_REVID(dev, 0, BXT_REVID_A1)) { |
Sagar Arun Kamble | 3e7732a | 2015-10-01 20:29:27 +0530 | [diff] [blame] | 4701 | I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us */ |
Sagar Arun Kamble | e3429cd | 2015-09-12 10:17:52 +0530 | [diff] [blame] | 4702 | I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE | |
| 4703 | GEN7_RC_CTL_TO_MODE | |
| 4704 | rc6_mask); |
Sagar Arun Kamble | 3e7732a | 2015-10-01 20:29:27 +0530 | [diff] [blame] | 4705 | } else { |
| 4706 | I915_WRITE(GEN6_RC6_THRESHOLD, 37500); /* 37.5/125ms per EI */ |
Sagar Arun Kamble | e3429cd | 2015-09-12 10:17:52 +0530 | [diff] [blame] | 4707 | I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE | |
| 4708 | GEN6_RC_CTL_EI_MODE(1) | |
| 4709 | rc6_mask); |
Sagar Arun Kamble | 3e7732a | 2015-10-01 20:29:27 +0530 | [diff] [blame] | 4710 | } |
Zhe Wang | 20e4936 | 2014-11-04 17:07:05 +0000 | [diff] [blame] | 4711 | |
Sagar Kamble | cb07bae | 2015-04-12 11:28:14 +0530 | [diff] [blame] | 4712 | /* |
| 4713 | * 3b: Enable Coarse Power Gating only when RC6 is enabled. |
Sagar Arun Kamble | f2d2fe9 | 2015-09-12 10:17:51 +0530 | [diff] [blame] | 4714 | * WaRsDisableCoarsePowerGating:skl,bxt - Render/Media PG need to be disabled with RC6. |
Sagar Kamble | cb07bae | 2015-04-12 11:28:14 +0530 | [diff] [blame] | 4715 | */ |
Jani Nikula | e87a005 | 2015-10-20 15:22:02 +0300 | [diff] [blame] | 4716 | if (IS_BXT_REVID(dev, 0, BXT_REVID_A1) || |
| 4717 | ((IS_SKL_GT3(dev) || IS_SKL_GT4(dev)) && |
Mika Kuoppala | 6686ece | 2015-12-07 18:29:44 +0200 | [diff] [blame] | 4718 | IS_SKL_REVID(dev, 0, SKL_REVID_F0))) |
Sagar Arun Kamble | f2d2fe9 | 2015-09-12 10:17:51 +0530 | [diff] [blame] | 4719 | I915_WRITE(GEN9_PG_ENABLE, 0); |
| 4720 | else |
| 4721 | I915_WRITE(GEN9_PG_ENABLE, (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ? |
| 4722 | (GEN9_RENDER_PG_ENABLE | GEN9_MEDIA_PG_ENABLE) : 0); |
Zhe Wang | 38c2352 | 2015-01-20 12:23:04 +0000 | [diff] [blame] | 4723 | |
Mika Kuoppala | 59bad94 | 2015-01-16 11:34:40 +0200 | [diff] [blame] | 4724 | intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL); |
Zhe Wang | 20e4936 | 2014-11-04 17:07:05 +0000 | [diff] [blame] | 4725 | |
| 4726 | } |
| 4727 | |
Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 4728 | static void gen8_enable_rps(struct drm_device *dev) |
| 4729 | { |
| 4730 | struct drm_i915_private *dev_priv = dev->dev_private; |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 4731 | struct intel_engine_cs *ring; |
Tom O'Rourke | 93ee292 | 2014-11-19 14:21:52 -0800 | [diff] [blame] | 4732 | uint32_t rc6_mask = 0; |
Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 4733 | int unused; |
| 4734 | |
| 4735 | /* 1a: Software RC state - RC0 */ |
| 4736 | I915_WRITE(GEN6_RC_STATE, 0); |
| 4737 | |
| 4738 | /* 1c & 1d: Get forcewake during program sequence. Although the driver |
| 4739 | * hasn't enabled a state yet where we need forcewake, BIOS may have.*/ |
Mika Kuoppala | 59bad94 | 2015-01-16 11:34:40 +0200 | [diff] [blame] | 4740 | intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL); |
Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 4741 | |
| 4742 | /* 2a: Disable RC states. */ |
| 4743 | I915_WRITE(GEN6_RC_CONTROL, 0); |
| 4744 | |
Tom O'Rourke | 93ee292 | 2014-11-19 14:21:52 -0800 | [diff] [blame] | 4745 | /* Initialize rps frequencies */ |
| 4746 | gen6_init_rps_frequencies(dev); |
Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 4747 | |
| 4748 | /* 2b: Program RC6 thresholds.*/ |
| 4749 | I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16); |
| 4750 | I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */ |
| 4751 | I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */ |
| 4752 | for_each_ring(ring, dev_priv, unused) |
| 4753 | I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10); |
| 4754 | I915_WRITE(GEN6_RC_SLEEP, 0); |
Tom O'Rourke | 0d68b25 | 2014-04-09 11:44:06 -0700 | [diff] [blame] | 4755 | if (IS_BROADWELL(dev)) |
| 4756 | I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */ |
| 4757 | else |
| 4758 | I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */ |
Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 4759 | |
| 4760 | /* 3: Enable RC6 */ |
| 4761 | if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE) |
| 4762 | rc6_mask = GEN6_RC_CTL_RC6_ENABLE; |
Ben Widawsky | abbf9d2 | 2014-01-28 20:25:41 -0800 | [diff] [blame] | 4763 | intel_print_rc6_info(dev, rc6_mask); |
Tom O'Rourke | 0d68b25 | 2014-04-09 11:44:06 -0700 | [diff] [blame] | 4764 | if (IS_BROADWELL(dev)) |
| 4765 | I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE | |
| 4766 | GEN7_RC_CTL_TO_MODE | |
| 4767 | rc6_mask); |
| 4768 | else |
| 4769 | I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE | |
| 4770 | GEN6_RC_CTL_EI_MODE(1) | |
| 4771 | rc6_mask); |
Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 4772 | |
| 4773 | /* 4 Program defaults and thresholds for RPS*/ |
Ben Widawsky | f9bdc58 | 2014-03-31 17:16:41 -0700 | [diff] [blame] | 4774 | I915_WRITE(GEN6_RPNSWREQ, |
| 4775 | HSW_FREQUENCY(dev_priv->rps.rp1_freq)); |
| 4776 | I915_WRITE(GEN6_RC_VIDEO_FREQ, |
| 4777 | HSW_FREQUENCY(dev_priv->rps.rp1_freq)); |
Daniel Vetter | 7526ed7 | 2014-09-29 15:07:19 +0200 | [diff] [blame] | 4778 | /* NB: Docs say 1s, and 1000000 - which aren't equivalent */ |
| 4779 | I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */ |
Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 4780 | |
Daniel Vetter | 7526ed7 | 2014-09-29 15:07:19 +0200 | [diff] [blame] | 4781 | /* Docs recommend 900MHz, and 300 MHz respectively */ |
| 4782 | I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, |
| 4783 | dev_priv->rps.max_freq_softlimit << 24 | |
| 4784 | dev_priv->rps.min_freq_softlimit << 16); |
Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 4785 | |
Daniel Vetter | 7526ed7 | 2014-09-29 15:07:19 +0200 | [diff] [blame] | 4786 | I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */ |
| 4787 | I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/ |
| 4788 | I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */ |
| 4789 | I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */ |
Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 4790 | |
Daniel Vetter | 7526ed7 | 2014-09-29 15:07:19 +0200 | [diff] [blame] | 4791 | I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10); |
Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 4792 | |
| 4793 | /* 5: Enable RPS */ |
Daniel Vetter | 7526ed7 | 2014-09-29 15:07:19 +0200 | [diff] [blame] | 4794 | I915_WRITE(GEN6_RP_CONTROL, |
| 4795 | GEN6_RP_MEDIA_TURBO | |
| 4796 | GEN6_RP_MEDIA_HW_NORMAL_MODE | |
| 4797 | GEN6_RP_MEDIA_IS_GFX | |
| 4798 | GEN6_RP_ENABLE | |
| 4799 | GEN6_RP_UP_BUSY_AVG | |
| 4800 | GEN6_RP_DOWN_IDLE_AVG); |
Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 4801 | |
Daniel Vetter | 7526ed7 | 2014-09-29 15:07:19 +0200 | [diff] [blame] | 4802 | /* 6: Ring frequency + overclocking (our driver does this later */ |
Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 4803 | |
Tom O'Rourke | c7f3153 | 2014-11-19 14:21:54 -0800 | [diff] [blame] | 4804 | dev_priv->rps.power = HIGH_POWER; /* force a reset */ |
Chris Wilson | aed242f | 2015-03-18 09:48:21 +0000 | [diff] [blame] | 4805 | gen6_set_rps(dev_priv->dev, dev_priv->rps.idle_freq); |
Daniel Vetter | 7526ed7 | 2014-09-29 15:07:19 +0200 | [diff] [blame] | 4806 | |
Mika Kuoppala | 59bad94 | 2015-01-16 11:34:40 +0200 | [diff] [blame] | 4807 | intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL); |
Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 4808 | } |
| 4809 | |
Daniel Vetter | 79f5b2c | 2012-06-24 16:42:33 +0200 | [diff] [blame] | 4810 | static void gen6_enable_rps(struct drm_device *dev) |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4811 | { |
Daniel Vetter | 79f5b2c | 2012-06-24 16:42:33 +0200 | [diff] [blame] | 4812 | struct drm_i915_private *dev_priv = dev->dev_private; |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 4813 | struct intel_engine_cs *ring; |
Ben Widawsky | d060c16 | 2014-03-19 18:31:08 -0700 | [diff] [blame] | 4814 | u32 rc6vids, pcu_mbox = 0, rc6_mask = 0; |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4815 | u32 gtfifodbg; |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4816 | int rc6_mode; |
Ben Widawsky | 42c0526 | 2012-09-26 10:34:00 -0700 | [diff] [blame] | 4817 | int i, ret; |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4818 | |
Jesse Barnes | 4fc688c | 2012-11-02 11:14:01 -0700 | [diff] [blame] | 4819 | WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock)); |
Daniel Vetter | 79f5b2c | 2012-06-24 16:42:33 +0200 | [diff] [blame] | 4820 | |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4821 | /* Here begins a magic sequence of register writes to enable |
| 4822 | * auto-downclocking. |
| 4823 | * |
| 4824 | * Perhaps there might be some value in exposing these to |
| 4825 | * userspace... |
| 4826 | */ |
| 4827 | I915_WRITE(GEN6_RC_STATE, 0); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4828 | |
| 4829 | /* Clear the DBG now so we don't confuse earlier errors */ |
| 4830 | if ((gtfifodbg = I915_READ(GTFIFODBG))) { |
| 4831 | DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg); |
| 4832 | I915_WRITE(GTFIFODBG, gtfifodbg); |
| 4833 | } |
| 4834 | |
Mika Kuoppala | 59bad94 | 2015-01-16 11:34:40 +0200 | [diff] [blame] | 4835 | intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4836 | |
Tom O'Rourke | 93ee292 | 2014-11-19 14:21:52 -0800 | [diff] [blame] | 4837 | /* Initialize rps frequencies */ |
| 4838 | gen6_init_rps_frequencies(dev); |
Jeff McGee | dd0a1aa | 2014-02-04 11:32:31 -0600 | [diff] [blame] | 4839 | |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4840 | /* disable the counters and set deterministic thresholds */ |
| 4841 | I915_WRITE(GEN6_RC_CONTROL, 0); |
| 4842 | |
| 4843 | I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16); |
| 4844 | I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30); |
| 4845 | I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30); |
| 4846 | I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); |
| 4847 | I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); |
| 4848 | |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 4849 | for_each_ring(ring, dev_priv, i) |
| 4850 | I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4851 | |
| 4852 | I915_WRITE(GEN6_RC_SLEEP, 0); |
| 4853 | I915_WRITE(GEN6_RC1e_THRESHOLD, 1000); |
Daniel Vetter | 29c78f6 | 2013-11-16 16:04:26 +0100 | [diff] [blame] | 4854 | if (IS_IVYBRIDGE(dev)) |
Stéphane Marchesin | 351aa56 | 2013-08-13 11:55:17 -0700 | [diff] [blame] | 4855 | I915_WRITE(GEN6_RC6_THRESHOLD, 125000); |
| 4856 | else |
| 4857 | I915_WRITE(GEN6_RC6_THRESHOLD, 50000); |
Stéphane Marchesin | 0920a48 | 2013-01-29 19:41:59 -0800 | [diff] [blame] | 4858 | I915_WRITE(GEN6_RC6p_THRESHOLD, 150000); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4859 | I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */ |
| 4860 | |
Eugeni Dodonov | 5a7dc92 | 2012-07-02 11:51:05 -0300 | [diff] [blame] | 4861 | /* Check if we are enabling RC6 */ |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4862 | rc6_mode = intel_enable_rc6(dev_priv->dev); |
| 4863 | if (rc6_mode & INTEL_RC6_ENABLE) |
| 4864 | rc6_mask |= GEN6_RC_CTL_RC6_ENABLE; |
| 4865 | |
Eugeni Dodonov | 5a7dc92 | 2012-07-02 11:51:05 -0300 | [diff] [blame] | 4866 | /* We don't use those on Haswell */ |
| 4867 | if (!IS_HASWELL(dev)) { |
| 4868 | if (rc6_mode & INTEL_RC6p_ENABLE) |
| 4869 | rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE; |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4870 | |
Eugeni Dodonov | 5a7dc92 | 2012-07-02 11:51:05 -0300 | [diff] [blame] | 4871 | if (rc6_mode & INTEL_RC6pp_ENABLE) |
| 4872 | rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE; |
| 4873 | } |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4874 | |
Ben Widawsky | dc39fff | 2013-10-18 12:32:07 -0700 | [diff] [blame] | 4875 | intel_print_rc6_info(dev, rc6_mask); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4876 | |
| 4877 | I915_WRITE(GEN6_RC_CONTROL, |
| 4878 | rc6_mask | |
| 4879 | GEN6_RC_CTL_EI_MODE(1) | |
| 4880 | GEN6_RC_CTL_HW_ENABLE); |
| 4881 | |
Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 4882 | /* Power down if completely idle for over 50ms */ |
| 4883 | I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4884 | I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4885 | |
Ben Widawsky | 42c0526 | 2012-09-26 10:34:00 -0700 | [diff] [blame] | 4886 | ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_MIN_FREQ_TABLE, 0); |
Ben Widawsky | d060c16 | 2014-03-19 18:31:08 -0700 | [diff] [blame] | 4887 | if (ret) |
Ben Widawsky | 42c0526 | 2012-09-26 10:34:00 -0700 | [diff] [blame] | 4888 | DRM_DEBUG_DRIVER("Failed to set the min frequency\n"); |
Ben Widawsky | d060c16 | 2014-03-19 18:31:08 -0700 | [diff] [blame] | 4889 | |
| 4890 | ret = sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &pcu_mbox); |
| 4891 | if (!ret && (pcu_mbox & (1<<31))) { /* OC supported */ |
| 4892 | DRM_DEBUG_DRIVER("Overclocking supported. Max: %dMHz, Overclock max: %dMHz\n", |
Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 4893 | (dev_priv->rps.max_freq_softlimit & 0xff) * 50, |
Ben Widawsky | d060c16 | 2014-03-19 18:31:08 -0700 | [diff] [blame] | 4894 | (pcu_mbox & 0xff) * 50); |
Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 4895 | dev_priv->rps.max_freq = pcu_mbox & 0xff; |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4896 | } |
| 4897 | |
Chris Wilson | dd75fdc | 2013-09-25 17:34:57 +0100 | [diff] [blame] | 4898 | dev_priv->rps.power = HIGH_POWER; /* force a reset */ |
Chris Wilson | aed242f | 2015-03-18 09:48:21 +0000 | [diff] [blame] | 4899 | gen6_set_rps(dev_priv->dev, dev_priv->rps.idle_freq); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4900 | |
Ben Widawsky | 31643d5 | 2012-09-26 10:34:01 -0700 | [diff] [blame] | 4901 | rc6vids = 0; |
| 4902 | ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids); |
| 4903 | if (IS_GEN6(dev) && ret) { |
| 4904 | DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n"); |
| 4905 | } else if (IS_GEN6(dev) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) { |
| 4906 | DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n", |
| 4907 | GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450); |
| 4908 | rc6vids &= 0xffff00; |
| 4909 | rc6vids |= GEN6_ENCODE_RC6_VID(450); |
| 4910 | ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids); |
| 4911 | if (ret) |
| 4912 | DRM_ERROR("Couldn't fix incorrect rc6 voltage\n"); |
| 4913 | } |
| 4914 | |
Mika Kuoppala | 59bad94 | 2015-01-16 11:34:40 +0200 | [diff] [blame] | 4915 | intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4916 | } |
| 4917 | |
Imre Deak | c2bc2fc | 2014-04-18 16:16:23 +0300 | [diff] [blame] | 4918 | static void __gen6_update_ring_freq(struct drm_device *dev) |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4919 | { |
Daniel Vetter | 79f5b2c | 2012-06-24 16:42:33 +0200 | [diff] [blame] | 4920 | struct drm_i915_private *dev_priv = dev->dev_private; |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4921 | int min_freq = 15; |
Chris Wilson | 3ebecd0 | 2013-04-12 19:10:13 +0100 | [diff] [blame] | 4922 | unsigned int gpu_freq; |
| 4923 | unsigned int max_ia_freq, min_ring_freq; |
Akash Goel | 4c8c774 | 2015-06-29 14:50:20 +0530 | [diff] [blame] | 4924 | unsigned int max_gpu_freq, min_gpu_freq; |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4925 | int scaling_factor = 180; |
Ben Widawsky | eda7964 | 2013-10-07 17:15:48 -0300 | [diff] [blame] | 4926 | struct cpufreq_policy *policy; |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4927 | |
Jesse Barnes | 4fc688c | 2012-11-02 11:14:01 -0700 | [diff] [blame] | 4928 | WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock)); |
Daniel Vetter | 79f5b2c | 2012-06-24 16:42:33 +0200 | [diff] [blame] | 4929 | |
Ben Widawsky | eda7964 | 2013-10-07 17:15:48 -0300 | [diff] [blame] | 4930 | policy = cpufreq_cpu_get(0); |
| 4931 | if (policy) { |
| 4932 | max_ia_freq = policy->cpuinfo.max_freq; |
| 4933 | cpufreq_cpu_put(policy); |
| 4934 | } else { |
| 4935 | /* |
| 4936 | * Default to measured freq if none found, PCU will ensure we |
| 4937 | * don't go over |
| 4938 | */ |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4939 | max_ia_freq = tsc_khz; |
Ben Widawsky | eda7964 | 2013-10-07 17:15:48 -0300 | [diff] [blame] | 4940 | } |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4941 | |
| 4942 | /* Convert from kHz to MHz */ |
| 4943 | max_ia_freq /= 1000; |
| 4944 | |
Ben Widawsky | 153b4b95 | 2013-10-22 22:05:09 -0700 | [diff] [blame] | 4945 | min_ring_freq = I915_READ(DCLK) & 0xf; |
Ben Widawsky | f6aca45 | 2013-10-02 09:25:02 -0700 | [diff] [blame] | 4946 | /* convert DDR frequency from units of 266.6MHz to bandwidth */ |
| 4947 | min_ring_freq = mult_frac(min_ring_freq, 8, 3); |
Chris Wilson | 3ebecd0 | 2013-04-12 19:10:13 +0100 | [diff] [blame] | 4948 | |
Rodrigo Vivi | ef11bdb | 2015-10-28 04:16:45 -0700 | [diff] [blame] | 4949 | if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) { |
Akash Goel | 4c8c774 | 2015-06-29 14:50:20 +0530 | [diff] [blame] | 4950 | /* Convert GT frequency to 50 HZ units */ |
| 4951 | min_gpu_freq = dev_priv->rps.min_freq / GEN9_FREQ_SCALER; |
| 4952 | max_gpu_freq = dev_priv->rps.max_freq / GEN9_FREQ_SCALER; |
| 4953 | } else { |
| 4954 | min_gpu_freq = dev_priv->rps.min_freq; |
| 4955 | max_gpu_freq = dev_priv->rps.max_freq; |
| 4956 | } |
| 4957 | |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4958 | /* |
| 4959 | * For each potential GPU frequency, load a ring frequency we'd like |
| 4960 | * to use for memory access. We do this by specifying the IA frequency |
| 4961 | * the PCU should use as a reference to determine the ring frequency. |
| 4962 | */ |
Akash Goel | 4c8c774 | 2015-06-29 14:50:20 +0530 | [diff] [blame] | 4963 | for (gpu_freq = max_gpu_freq; gpu_freq >= min_gpu_freq; gpu_freq--) { |
| 4964 | int diff = max_gpu_freq - gpu_freq; |
Chris Wilson | 3ebecd0 | 2013-04-12 19:10:13 +0100 | [diff] [blame] | 4965 | unsigned int ia_freq = 0, ring_freq = 0; |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4966 | |
Rodrigo Vivi | ef11bdb | 2015-10-28 04:16:45 -0700 | [diff] [blame] | 4967 | if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) { |
Akash Goel | 4c8c774 | 2015-06-29 14:50:20 +0530 | [diff] [blame] | 4968 | /* |
| 4969 | * ring_freq = 2 * GT. ring_freq is in 100MHz units |
| 4970 | * No floor required for ring frequency on SKL. |
| 4971 | */ |
| 4972 | ring_freq = gpu_freq; |
| 4973 | } else if (INTEL_INFO(dev)->gen >= 8) { |
Ben Widawsky | 46c764d | 2013-11-02 21:07:49 -0700 | [diff] [blame] | 4974 | /* max(2 * GT, DDR). NB: GT is 50MHz units */ |
| 4975 | ring_freq = max(min_ring_freq, gpu_freq); |
| 4976 | } else if (IS_HASWELL(dev)) { |
Ben Widawsky | f6aca45 | 2013-10-02 09:25:02 -0700 | [diff] [blame] | 4977 | ring_freq = mult_frac(gpu_freq, 5, 4); |
Chris Wilson | 3ebecd0 | 2013-04-12 19:10:13 +0100 | [diff] [blame] | 4978 | ring_freq = max(min_ring_freq, ring_freq); |
| 4979 | /* leave ia_freq as the default, chosen by cpufreq */ |
| 4980 | } else { |
| 4981 | /* On older processors, there is no separate ring |
| 4982 | * clock domain, so in order to boost the bandwidth |
| 4983 | * of the ring, we need to upclock the CPU (ia_freq). |
| 4984 | * |
| 4985 | * For GPU frequencies less than 750MHz, |
| 4986 | * just use the lowest ring freq. |
| 4987 | */ |
| 4988 | if (gpu_freq < min_freq) |
| 4989 | ia_freq = 800; |
| 4990 | else |
| 4991 | ia_freq = max_ia_freq - ((diff * scaling_factor) / 2); |
| 4992 | ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100); |
| 4993 | } |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 4994 | |
Ben Widawsky | 42c0526 | 2012-09-26 10:34:00 -0700 | [diff] [blame] | 4995 | sandybridge_pcode_write(dev_priv, |
| 4996 | GEN6_PCODE_WRITE_MIN_FREQ_TABLE, |
Chris Wilson | 3ebecd0 | 2013-04-12 19:10:13 +0100 | [diff] [blame] | 4997 | ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT | |
| 4998 | ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT | |
| 4999 | gpu_freq); |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 5000 | } |
Eugeni Dodonov | 2b4e57b | 2012-04-18 15:29:23 -0300 | [diff] [blame] | 5001 | } |
| 5002 | |
Imre Deak | c2bc2fc | 2014-04-18 16:16:23 +0300 | [diff] [blame] | 5003 | void gen6_update_ring_freq(struct drm_device *dev) |
| 5004 | { |
| 5005 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 5006 | |
Akash Goel | 97d3308 | 2015-06-29 14:50:23 +0530 | [diff] [blame] | 5007 | if (!HAS_CORE_RING_FREQ(dev)) |
Imre Deak | c2bc2fc | 2014-04-18 16:16:23 +0300 | [diff] [blame] | 5008 | return; |
| 5009 | |
| 5010 | mutex_lock(&dev_priv->rps.hw_lock); |
| 5011 | __gen6_update_ring_freq(dev); |
| 5012 | mutex_unlock(&dev_priv->rps.hw_lock); |
| 5013 | } |
| 5014 | |
Ville Syrjälä | 03af204 | 2014-06-28 02:03:53 +0300 | [diff] [blame] | 5015 | static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv) |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 5016 | { |
Deepak S | 095acd5 | 2015-01-17 11:05:59 +0530 | [diff] [blame] | 5017 | struct drm_device *dev = dev_priv->dev; |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 5018 | u32 val, rp0; |
| 5019 | |
Jani Nikula | 5b5929c | 2015-10-07 11:17:46 +0300 | [diff] [blame] | 5020 | val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE); |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 5021 | |
Jani Nikula | 5b5929c | 2015-10-07 11:17:46 +0300 | [diff] [blame] | 5022 | switch (INTEL_INFO(dev)->eu_total) { |
| 5023 | case 8: |
| 5024 | /* (2 * 4) config */ |
| 5025 | rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT); |
| 5026 | break; |
| 5027 | case 12: |
| 5028 | /* (2 * 6) config */ |
| 5029 | rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT); |
| 5030 | break; |
| 5031 | case 16: |
| 5032 | /* (2 * 8) config */ |
| 5033 | default: |
| 5034 | /* Setting (2 * 8) Min RP0 for any other combination */ |
| 5035 | rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT); |
| 5036 | break; |
Deepak S | 095acd5 | 2015-01-17 11:05:59 +0530 | [diff] [blame] | 5037 | } |
Jani Nikula | 5b5929c | 2015-10-07 11:17:46 +0300 | [diff] [blame] | 5038 | |
| 5039 | rp0 = (rp0 & FB_GFX_FREQ_FUSE_MASK); |
| 5040 | |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 5041 | return rp0; |
| 5042 | } |
| 5043 | |
| 5044 | static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv) |
| 5045 | { |
| 5046 | u32 val, rpe; |
| 5047 | |
| 5048 | val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG); |
| 5049 | rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK; |
| 5050 | |
| 5051 | return rpe; |
| 5052 | } |
| 5053 | |
Deepak S | 7707df4 | 2014-07-12 18:46:14 +0530 | [diff] [blame] | 5054 | static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv) |
| 5055 | { |
| 5056 | u32 val, rp1; |
| 5057 | |
Jani Nikula | 5b5929c | 2015-10-07 11:17:46 +0300 | [diff] [blame] | 5058 | val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE); |
| 5059 | rp1 = (val & FB_GFX_FREQ_FUSE_MASK); |
| 5060 | |
Deepak S | 7707df4 | 2014-07-12 18:46:14 +0530 | [diff] [blame] | 5061 | return rp1; |
| 5062 | } |
| 5063 | |
Deepak S | f8f2b00 | 2014-07-10 13:16:21 +0530 | [diff] [blame] | 5064 | static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv) |
| 5065 | { |
| 5066 | u32 val, rp1; |
| 5067 | |
| 5068 | val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE); |
| 5069 | |
| 5070 | rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT; |
| 5071 | |
| 5072 | return rp1; |
| 5073 | } |
| 5074 | |
Ville Syrjälä | 03af204 | 2014-06-28 02:03:53 +0300 | [diff] [blame] | 5075 | static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv) |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 5076 | { |
| 5077 | u32 val, rp0; |
| 5078 | |
Jani Nikula | 6493625 | 2013-05-22 15:36:20 +0300 | [diff] [blame] | 5079 | val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 5080 | |
| 5081 | rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT; |
| 5082 | /* Clamp to max */ |
| 5083 | rp0 = min_t(u32, rp0, 0xea); |
| 5084 | |
| 5085 | return rp0; |
| 5086 | } |
| 5087 | |
| 5088 | static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv) |
| 5089 | { |
| 5090 | u32 val, rpe; |
| 5091 | |
Jani Nikula | 6493625 | 2013-05-22 15:36:20 +0300 | [diff] [blame] | 5092 | val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 5093 | rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT; |
Jani Nikula | 6493625 | 2013-05-22 15:36:20 +0300 | [diff] [blame] | 5094 | val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 5095 | rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5; |
| 5096 | |
| 5097 | return rpe; |
| 5098 | } |
| 5099 | |
Ville Syrjälä | 03af204 | 2014-06-28 02:03:53 +0300 | [diff] [blame] | 5100 | static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv) |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 5101 | { |
Imre Deak | 3614603 | 2014-12-04 18:39:35 +0200 | [diff] [blame] | 5102 | u32 val; |
| 5103 | |
| 5104 | val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff; |
| 5105 | /* |
| 5106 | * According to the BYT Punit GPU turbo HAS 1.1.6.3 the minimum value |
| 5107 | * for the minimum frequency in GPLL mode is 0xc1. Contrary to this on |
| 5108 | * a BYT-M B0 the above register contains 0xbf. Moreover when setting |
| 5109 | * a frequency Punit will not allow values below 0xc0. Clamp it 0xc0 |
| 5110 | * to make sure it matches what Punit accepts. |
| 5111 | */ |
| 5112 | return max_t(u32, val, 0xc0); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 5113 | } |
| 5114 | |
Imre Deak | ae48434 | 2014-03-31 15:10:44 +0300 | [diff] [blame] | 5115 | /* Check that the pctx buffer wasn't move under us. */ |
| 5116 | static void valleyview_check_pctx(struct drm_i915_private *dev_priv) |
| 5117 | { |
| 5118 | unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095; |
| 5119 | |
| 5120 | WARN_ON(pctx_addr != dev_priv->mm.stolen_base + |
| 5121 | dev_priv->vlv_pctx->stolen->start); |
| 5122 | } |
| 5123 | |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 5124 | |
| 5125 | /* Check that the pcbr address is not empty. */ |
| 5126 | static void cherryview_check_pctx(struct drm_i915_private *dev_priv) |
| 5127 | { |
| 5128 | unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095; |
| 5129 | |
| 5130 | WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0); |
| 5131 | } |
| 5132 | |
| 5133 | static void cherryview_setup_pctx(struct drm_device *dev) |
| 5134 | { |
| 5135 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 5136 | unsigned long pctx_paddr, paddr; |
| 5137 | struct i915_gtt *gtt = &dev_priv->gtt; |
| 5138 | u32 pcbr; |
| 5139 | int pctx_size = 32*1024; |
| 5140 | |
| 5141 | WARN_ON(!mutex_is_locked(&dev->struct_mutex)); |
| 5142 | |
| 5143 | pcbr = I915_READ(VLV_PCBR); |
| 5144 | if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) { |
Ville Syrjälä | ce611ef | 2014-11-07 21:33:46 +0200 | [diff] [blame] | 5145 | DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n"); |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 5146 | paddr = (dev_priv->mm.stolen_base + |
| 5147 | (gtt->stolen_size - pctx_size)); |
| 5148 | |
| 5149 | pctx_paddr = (paddr & (~4095)); |
| 5150 | I915_WRITE(VLV_PCBR, pctx_paddr); |
| 5151 | } |
Ville Syrjälä | ce611ef | 2014-11-07 21:33:46 +0200 | [diff] [blame] | 5152 | |
| 5153 | DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR)); |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 5154 | } |
| 5155 | |
Jesse Barnes | c9cddff | 2013-05-08 10:45:13 -0700 | [diff] [blame] | 5156 | static void valleyview_setup_pctx(struct drm_device *dev) |
| 5157 | { |
| 5158 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 5159 | struct drm_i915_gem_object *pctx; |
| 5160 | unsigned long pctx_paddr; |
| 5161 | u32 pcbr; |
| 5162 | int pctx_size = 24*1024; |
| 5163 | |
Imre Deak | 17b0c1f | 2014-02-11 21:39:06 +0200 | [diff] [blame] | 5164 | WARN_ON(!mutex_is_locked(&dev->struct_mutex)); |
| 5165 | |
Jesse Barnes | c9cddff | 2013-05-08 10:45:13 -0700 | [diff] [blame] | 5166 | pcbr = I915_READ(VLV_PCBR); |
| 5167 | if (pcbr) { |
| 5168 | /* BIOS set it up already, grab the pre-alloc'd space */ |
| 5169 | int pcbr_offset; |
| 5170 | |
| 5171 | pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base; |
| 5172 | pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv->dev, |
| 5173 | pcbr_offset, |
Daniel Vetter | 190d6cd | 2013-07-04 13:06:28 +0200 | [diff] [blame] | 5174 | I915_GTT_OFFSET_NONE, |
Jesse Barnes | c9cddff | 2013-05-08 10:45:13 -0700 | [diff] [blame] | 5175 | pctx_size); |
| 5176 | goto out; |
| 5177 | } |
| 5178 | |
Ville Syrjälä | ce611ef | 2014-11-07 21:33:46 +0200 | [diff] [blame] | 5179 | DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n"); |
| 5180 | |
Jesse Barnes | c9cddff | 2013-05-08 10:45:13 -0700 | [diff] [blame] | 5181 | /* |
| 5182 | * From the Gunit register HAS: |
| 5183 | * The Gfx driver is expected to program this register and ensure |
| 5184 | * proper allocation within Gfx stolen memory. For example, this |
| 5185 | * register should be programmed such than the PCBR range does not |
| 5186 | * overlap with other ranges, such as the frame buffer, protected |
| 5187 | * memory, or any other relevant ranges. |
| 5188 | */ |
| 5189 | pctx = i915_gem_object_create_stolen(dev, pctx_size); |
| 5190 | if (!pctx) { |
| 5191 | DRM_DEBUG("not enough stolen space for PCTX, disabling\n"); |
| 5192 | return; |
| 5193 | } |
| 5194 | |
| 5195 | pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start; |
| 5196 | I915_WRITE(VLV_PCBR, pctx_paddr); |
| 5197 | |
| 5198 | out: |
Ville Syrjälä | ce611ef | 2014-11-07 21:33:46 +0200 | [diff] [blame] | 5199 | DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR)); |
Jesse Barnes | c9cddff | 2013-05-08 10:45:13 -0700 | [diff] [blame] | 5200 | dev_priv->vlv_pctx = pctx; |
| 5201 | } |
| 5202 | |
Imre Deak | ae48434 | 2014-03-31 15:10:44 +0300 | [diff] [blame] | 5203 | static void valleyview_cleanup_pctx(struct drm_device *dev) |
| 5204 | { |
| 5205 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 5206 | |
| 5207 | if (WARN_ON(!dev_priv->vlv_pctx)) |
| 5208 | return; |
| 5209 | |
| 5210 | drm_gem_object_unreference(&dev_priv->vlv_pctx->base); |
| 5211 | dev_priv->vlv_pctx = NULL; |
| 5212 | } |
| 5213 | |
Imre Deak | 4e80519 | 2014-04-14 20:24:41 +0300 | [diff] [blame] | 5214 | static void valleyview_init_gt_powersave(struct drm_device *dev) |
| 5215 | { |
| 5216 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ville Syrjälä | 2bb25c1 | 2014-08-18 14:42:44 +0300 | [diff] [blame] | 5217 | u32 val; |
Imre Deak | 4e80519 | 2014-04-14 20:24:41 +0300 | [diff] [blame] | 5218 | |
| 5219 | valleyview_setup_pctx(dev); |
| 5220 | |
| 5221 | mutex_lock(&dev_priv->rps.hw_lock); |
| 5222 | |
Ville Syrjälä | 2bb25c1 | 2014-08-18 14:42:44 +0300 | [diff] [blame] | 5223 | val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS); |
| 5224 | switch ((val >> 6) & 3) { |
| 5225 | case 0: |
| 5226 | case 1: |
| 5227 | dev_priv->mem_freq = 800; |
| 5228 | break; |
| 5229 | case 2: |
| 5230 | dev_priv->mem_freq = 1066; |
| 5231 | break; |
| 5232 | case 3: |
| 5233 | dev_priv->mem_freq = 1333; |
| 5234 | break; |
| 5235 | } |
Ville Syrjälä | 80b83b6 | 2014-11-10 22:55:14 +0200 | [diff] [blame] | 5236 | DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq); |
Ville Syrjälä | 2bb25c1 | 2014-08-18 14:42:44 +0300 | [diff] [blame] | 5237 | |
Imre Deak | 4e80519 | 2014-04-14 20:24:41 +0300 | [diff] [blame] | 5238 | dev_priv->rps.max_freq = valleyview_rps_max_freq(dev_priv); |
| 5239 | dev_priv->rps.rp0_freq = dev_priv->rps.max_freq; |
| 5240 | DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n", |
Ville Syrjälä | 7c59a9c1 | 2015-01-23 21:04:26 +0200 | [diff] [blame] | 5241 | intel_gpu_freq(dev_priv, dev_priv->rps.max_freq), |
Imre Deak | 4e80519 | 2014-04-14 20:24:41 +0300 | [diff] [blame] | 5242 | dev_priv->rps.max_freq); |
| 5243 | |
| 5244 | dev_priv->rps.efficient_freq = valleyview_rps_rpe_freq(dev_priv); |
| 5245 | DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n", |
Ville Syrjälä | 7c59a9c1 | 2015-01-23 21:04:26 +0200 | [diff] [blame] | 5246 | intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq), |
Imre Deak | 4e80519 | 2014-04-14 20:24:41 +0300 | [diff] [blame] | 5247 | dev_priv->rps.efficient_freq); |
| 5248 | |
Deepak S | f8f2b00 | 2014-07-10 13:16:21 +0530 | [diff] [blame] | 5249 | dev_priv->rps.rp1_freq = valleyview_rps_guar_freq(dev_priv); |
| 5250 | DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n", |
Ville Syrjälä | 7c59a9c1 | 2015-01-23 21:04:26 +0200 | [diff] [blame] | 5251 | intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq), |
Deepak S | f8f2b00 | 2014-07-10 13:16:21 +0530 | [diff] [blame] | 5252 | dev_priv->rps.rp1_freq); |
| 5253 | |
Imre Deak | 4e80519 | 2014-04-14 20:24:41 +0300 | [diff] [blame] | 5254 | dev_priv->rps.min_freq = valleyview_rps_min_freq(dev_priv); |
| 5255 | DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n", |
Ville Syrjälä | 7c59a9c1 | 2015-01-23 21:04:26 +0200 | [diff] [blame] | 5256 | intel_gpu_freq(dev_priv, dev_priv->rps.min_freq), |
Imre Deak | 4e80519 | 2014-04-14 20:24:41 +0300 | [diff] [blame] | 5257 | dev_priv->rps.min_freq); |
| 5258 | |
Chris Wilson | aed242f | 2015-03-18 09:48:21 +0000 | [diff] [blame] | 5259 | dev_priv->rps.idle_freq = dev_priv->rps.min_freq; |
| 5260 | |
Imre Deak | 4e80519 | 2014-04-14 20:24:41 +0300 | [diff] [blame] | 5261 | /* Preserve min/max settings in case of re-init */ |
| 5262 | if (dev_priv->rps.max_freq_softlimit == 0) |
| 5263 | dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq; |
| 5264 | |
| 5265 | if (dev_priv->rps.min_freq_softlimit == 0) |
| 5266 | dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq; |
| 5267 | |
| 5268 | mutex_unlock(&dev_priv->rps.hw_lock); |
| 5269 | } |
| 5270 | |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 5271 | static void cherryview_init_gt_powersave(struct drm_device *dev) |
| 5272 | { |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 5273 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ville Syrjälä | 2bb25c1 | 2014-08-18 14:42:44 +0300 | [diff] [blame] | 5274 | u32 val; |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 5275 | |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 5276 | cherryview_setup_pctx(dev); |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 5277 | |
| 5278 | mutex_lock(&dev_priv->rps.hw_lock); |
| 5279 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 5280 | mutex_lock(&dev_priv->sb_lock); |
Ville Syrjälä | c6e8f39 | 2014-11-07 21:33:43 +0200 | [diff] [blame] | 5281 | val = vlv_cck_read(dev_priv, CCK_FUSE_REG); |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 5282 | mutex_unlock(&dev_priv->sb_lock); |
Ville Syrjälä | c6e8f39 | 2014-11-07 21:33:43 +0200 | [diff] [blame] | 5283 | |
Ville Syrjälä | 2bb25c1 | 2014-08-18 14:42:44 +0300 | [diff] [blame] | 5284 | switch ((val >> 2) & 0x7) { |
Ville Syrjälä | 2bb25c1 | 2014-08-18 14:42:44 +0300 | [diff] [blame] | 5285 | case 3: |
Ville Syrjälä | 2bb25c1 | 2014-08-18 14:42:44 +0300 | [diff] [blame] | 5286 | dev_priv->mem_freq = 2000; |
| 5287 | break; |
Ville Syrjälä | bfa7df0 | 2015-09-24 23:29:18 +0300 | [diff] [blame] | 5288 | default: |
Ville Syrjälä | 2bb25c1 | 2014-08-18 14:42:44 +0300 | [diff] [blame] | 5289 | dev_priv->mem_freq = 1600; |
| 5290 | break; |
| 5291 | } |
Ville Syrjälä | 80b83b6 | 2014-11-10 22:55:14 +0200 | [diff] [blame] | 5292 | DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq); |
Ville Syrjälä | 2bb25c1 | 2014-08-18 14:42:44 +0300 | [diff] [blame] | 5293 | |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 5294 | dev_priv->rps.max_freq = cherryview_rps_max_freq(dev_priv); |
| 5295 | dev_priv->rps.rp0_freq = dev_priv->rps.max_freq; |
| 5296 | DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n", |
Ville Syrjälä | 7c59a9c1 | 2015-01-23 21:04:26 +0200 | [diff] [blame] | 5297 | intel_gpu_freq(dev_priv, dev_priv->rps.max_freq), |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 5298 | dev_priv->rps.max_freq); |
| 5299 | |
| 5300 | dev_priv->rps.efficient_freq = cherryview_rps_rpe_freq(dev_priv); |
| 5301 | DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n", |
Ville Syrjälä | 7c59a9c1 | 2015-01-23 21:04:26 +0200 | [diff] [blame] | 5302 | intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq), |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 5303 | dev_priv->rps.efficient_freq); |
| 5304 | |
Deepak S | 7707df4 | 2014-07-12 18:46:14 +0530 | [diff] [blame] | 5305 | dev_priv->rps.rp1_freq = cherryview_rps_guar_freq(dev_priv); |
| 5306 | DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n", |
Ville Syrjälä | 7c59a9c1 | 2015-01-23 21:04:26 +0200 | [diff] [blame] | 5307 | intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq), |
Deepak S | 7707df4 | 2014-07-12 18:46:14 +0530 | [diff] [blame] | 5308 | dev_priv->rps.rp1_freq); |
| 5309 | |
Deepak S | 5b7c91b | 2015-05-09 18:15:46 +0530 | [diff] [blame] | 5310 | /* PUnit validated range is only [RPe, RP0] */ |
| 5311 | dev_priv->rps.min_freq = dev_priv->rps.efficient_freq; |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 5312 | DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n", |
Ville Syrjälä | 7c59a9c1 | 2015-01-23 21:04:26 +0200 | [diff] [blame] | 5313 | intel_gpu_freq(dev_priv, dev_priv->rps.min_freq), |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 5314 | dev_priv->rps.min_freq); |
| 5315 | |
Ville Syrjälä | 1c14762 | 2014-08-18 14:42:43 +0300 | [diff] [blame] | 5316 | WARN_ONCE((dev_priv->rps.max_freq | |
| 5317 | dev_priv->rps.efficient_freq | |
| 5318 | dev_priv->rps.rp1_freq | |
| 5319 | dev_priv->rps.min_freq) & 1, |
| 5320 | "Odd GPU freq values\n"); |
| 5321 | |
Chris Wilson | aed242f | 2015-03-18 09:48:21 +0000 | [diff] [blame] | 5322 | dev_priv->rps.idle_freq = dev_priv->rps.min_freq; |
| 5323 | |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 5324 | /* Preserve min/max settings in case of re-init */ |
| 5325 | if (dev_priv->rps.max_freq_softlimit == 0) |
| 5326 | dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq; |
| 5327 | |
| 5328 | if (dev_priv->rps.min_freq_softlimit == 0) |
| 5329 | dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq; |
| 5330 | |
| 5331 | mutex_unlock(&dev_priv->rps.hw_lock); |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 5332 | } |
| 5333 | |
Imre Deak | 4e80519 | 2014-04-14 20:24:41 +0300 | [diff] [blame] | 5334 | static void valleyview_cleanup_gt_powersave(struct drm_device *dev) |
| 5335 | { |
| 5336 | valleyview_cleanup_pctx(dev); |
| 5337 | } |
| 5338 | |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 5339 | static void cherryview_enable_rps(struct drm_device *dev) |
| 5340 | { |
| 5341 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 5342 | struct intel_engine_cs *ring; |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 5343 | u32 gtfifodbg, val, rc6_mode = 0, pcbr; |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 5344 | int i; |
| 5345 | |
| 5346 | WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock)); |
| 5347 | |
| 5348 | gtfifodbg = I915_READ(GTFIFODBG); |
| 5349 | if (gtfifodbg) { |
| 5350 | DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n", |
| 5351 | gtfifodbg); |
| 5352 | I915_WRITE(GTFIFODBG, gtfifodbg); |
| 5353 | } |
| 5354 | |
| 5355 | cherryview_check_pctx(dev_priv); |
| 5356 | |
| 5357 | /* 1a & 1b: Get forcewake during program sequence. Although the driver |
| 5358 | * hasn't enabled a state yet where we need forcewake, BIOS may have.*/ |
Mika Kuoppala | 59bad94 | 2015-01-16 11:34:40 +0200 | [diff] [blame] | 5359 | intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL); |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 5360 | |
Ville Syrjälä | 160614a | 2015-01-19 13:50:47 +0200 | [diff] [blame] | 5361 | /* Disable RC states. */ |
| 5362 | I915_WRITE(GEN6_RC_CONTROL, 0); |
| 5363 | |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 5364 | /* 2a: Program RC6 thresholds.*/ |
| 5365 | I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16); |
| 5366 | I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */ |
| 5367 | I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */ |
| 5368 | |
| 5369 | for_each_ring(ring, dev_priv, i) |
| 5370 | I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10); |
| 5371 | I915_WRITE(GEN6_RC_SLEEP, 0); |
| 5372 | |
Deepak S | f4f71c7 | 2015-03-28 15:23:35 +0530 | [diff] [blame] | 5373 | /* TO threshold set to 500 us ( 0x186 * 1.28 us) */ |
| 5374 | I915_WRITE(GEN6_RC6_THRESHOLD, 0x186); |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 5375 | |
| 5376 | /* allows RC6 residency counter to work */ |
| 5377 | I915_WRITE(VLV_COUNTER_CONTROL, |
| 5378 | _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH | |
| 5379 | VLV_MEDIA_RC6_COUNT_EN | |
| 5380 | VLV_RENDER_RC6_COUNT_EN)); |
| 5381 | |
| 5382 | /* For now we assume BIOS is allocating and populating the PCBR */ |
| 5383 | pcbr = I915_READ(VLV_PCBR); |
| 5384 | |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 5385 | /* 3: Enable RC6 */ |
| 5386 | if ((intel_enable_rc6(dev) & INTEL_RC6_ENABLE) && |
| 5387 | (pcbr >> VLV_PCBR_ADDR_SHIFT)) |
Ville Syrjälä | af5a75a | 2015-01-19 13:50:50 +0200 | [diff] [blame] | 5388 | rc6_mode = GEN7_RC_CTL_TO_MODE; |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 5389 | |
| 5390 | I915_WRITE(GEN6_RC_CONTROL, rc6_mode); |
| 5391 | |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 5392 | /* 4 Program defaults and thresholds for RPS*/ |
Ville Syrjälä | 3cbdb48 | 2015-01-19 13:50:49 +0200 | [diff] [blame] | 5393 | I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000); |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 5394 | I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400); |
| 5395 | I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000); |
| 5396 | I915_WRITE(GEN6_RP_UP_EI, 66000); |
| 5397 | I915_WRITE(GEN6_RP_DOWN_EI, 350000); |
| 5398 | |
| 5399 | I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10); |
| 5400 | |
| 5401 | /* 5: Enable RPS */ |
| 5402 | I915_WRITE(GEN6_RP_CONTROL, |
| 5403 | GEN6_RP_MEDIA_HW_NORMAL_MODE | |
Ville Syrjälä | eb973a5 | 2015-01-21 19:37:59 +0200 | [diff] [blame] | 5404 | GEN6_RP_MEDIA_IS_GFX | |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 5405 | GEN6_RP_ENABLE | |
| 5406 | GEN6_RP_UP_BUSY_AVG | |
| 5407 | GEN6_RP_DOWN_IDLE_AVG); |
| 5408 | |
Deepak S | 3ef6234 | 2015-04-29 08:36:24 +0530 | [diff] [blame] | 5409 | /* Setting Fixed Bias */ |
| 5410 | val = VLV_OVERRIDE_EN | |
| 5411 | VLV_SOC_TDP_EN | |
| 5412 | CHV_BIAS_CPU_50_SOC_50; |
| 5413 | vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val); |
| 5414 | |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 5415 | val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS); |
| 5416 | |
Ville Syrjälä | 8d40c3a | 2014-11-07 21:33:45 +0200 | [diff] [blame] | 5417 | /* RPS code assumes GPLL is used */ |
| 5418 | WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n"); |
| 5419 | |
Jani Nikula | 742f491 | 2015-09-03 11:16:09 +0300 | [diff] [blame] | 5420 | DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE)); |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 5421 | DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val); |
| 5422 | |
| 5423 | dev_priv->rps.cur_freq = (val >> 8) & 0xff; |
| 5424 | DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n", |
Ville Syrjälä | 7c59a9c1 | 2015-01-23 21:04:26 +0200 | [diff] [blame] | 5425 | intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq), |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 5426 | dev_priv->rps.cur_freq); |
| 5427 | |
| 5428 | DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n", |
Ville Syrjälä | 7c59a9c1 | 2015-01-23 21:04:26 +0200 | [diff] [blame] | 5429 | intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq), |
Deepak S | 2b6b3a0 | 2014-05-27 15:59:30 +0530 | [diff] [blame] | 5430 | dev_priv->rps.efficient_freq); |
| 5431 | |
| 5432 | valleyview_set_rps(dev_priv->dev, dev_priv->rps.efficient_freq); |
| 5433 | |
Mika Kuoppala | 59bad94 | 2015-01-16 11:34:40 +0200 | [diff] [blame] | 5434 | intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL); |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 5435 | } |
| 5436 | |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 5437 | static void valleyview_enable_rps(struct drm_device *dev) |
| 5438 | { |
| 5439 | struct drm_i915_private *dev_priv = dev->dev_private; |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 5440 | struct intel_engine_cs *ring; |
Ben Widawsky | 2a5913a | 2014-03-19 18:31:13 -0700 | [diff] [blame] | 5441 | u32 gtfifodbg, val, rc6_mode = 0; |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 5442 | int i; |
| 5443 | |
| 5444 | WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock)); |
| 5445 | |
Imre Deak | ae48434 | 2014-03-31 15:10:44 +0300 | [diff] [blame] | 5446 | valleyview_check_pctx(dev_priv); |
| 5447 | |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 5448 | if ((gtfifodbg = I915_READ(GTFIFODBG))) { |
Jesse Barnes | f7d85c1 | 2013-09-27 10:40:54 -0700 | [diff] [blame] | 5449 | DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n", |
| 5450 | gtfifodbg); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 5451 | I915_WRITE(GTFIFODBG, gtfifodbg); |
| 5452 | } |
| 5453 | |
Deepak S | c8d9a59 | 2013-11-23 14:55:42 +0530 | [diff] [blame] | 5454 | /* If VLV, Forcewake all wells, else re-direct to regular path */ |
Mika Kuoppala | 59bad94 | 2015-01-16 11:34:40 +0200 | [diff] [blame] | 5455 | intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 5456 | |
Ville Syrjälä | 160614a | 2015-01-19 13:50:47 +0200 | [diff] [blame] | 5457 | /* Disable RC states. */ |
| 5458 | I915_WRITE(GEN6_RC_CONTROL, 0); |
| 5459 | |
Ville Syrjälä | cad725f | 2015-01-19 13:50:48 +0200 | [diff] [blame] | 5460 | I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 5461 | I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400); |
| 5462 | I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000); |
| 5463 | I915_WRITE(GEN6_RP_UP_EI, 66000); |
| 5464 | I915_WRITE(GEN6_RP_DOWN_EI, 350000); |
| 5465 | |
| 5466 | I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10); |
| 5467 | |
| 5468 | I915_WRITE(GEN6_RP_CONTROL, |
| 5469 | GEN6_RP_MEDIA_TURBO | |
| 5470 | GEN6_RP_MEDIA_HW_NORMAL_MODE | |
| 5471 | GEN6_RP_MEDIA_IS_GFX | |
| 5472 | GEN6_RP_ENABLE | |
| 5473 | GEN6_RP_UP_BUSY_AVG | |
| 5474 | GEN6_RP_DOWN_IDLE_CONT); |
| 5475 | |
| 5476 | I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000); |
| 5477 | I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); |
| 5478 | I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); |
| 5479 | |
| 5480 | for_each_ring(ring, dev_priv, i) |
| 5481 | I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10); |
| 5482 | |
Jesse Barnes | 2f0aa304 | 2013-11-15 09:32:11 -0800 | [diff] [blame] | 5483 | I915_WRITE(GEN6_RC6_THRESHOLD, 0x557); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 5484 | |
| 5485 | /* allows RC6 residency counter to work */ |
Jesse Barnes | 49798eb | 2013-09-26 17:55:57 -0700 | [diff] [blame] | 5486 | I915_WRITE(VLV_COUNTER_CONTROL, |
Deepak S | 31685c2 | 2014-07-03 17:33:01 -0400 | [diff] [blame] | 5487 | _MASKED_BIT_ENABLE(VLV_MEDIA_RC0_COUNT_EN | |
| 5488 | VLV_RENDER_RC0_COUNT_EN | |
Jesse Barnes | 49798eb | 2013-09-26 17:55:57 -0700 | [diff] [blame] | 5489 | VLV_MEDIA_RC6_COUNT_EN | |
| 5490 | VLV_RENDER_RC6_COUNT_EN)); |
Deepak S | 31685c2 | 2014-07-03 17:33:01 -0400 | [diff] [blame] | 5491 | |
Jesse Barnes | a2b23fe | 2013-09-19 09:33:13 -0700 | [diff] [blame] | 5492 | if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE) |
Jesse Barnes | 6b88f29 | 2013-11-15 09:32:12 -0800 | [diff] [blame] | 5493 | rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL; |
Ben Widawsky | dc39fff | 2013-10-18 12:32:07 -0700 | [diff] [blame] | 5494 | |
| 5495 | intel_print_rc6_info(dev, rc6_mode); |
| 5496 | |
Jesse Barnes | a2b23fe | 2013-09-19 09:33:13 -0700 | [diff] [blame] | 5497 | I915_WRITE(GEN6_RC_CONTROL, rc6_mode); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 5498 | |
Deepak S | 3ef6234 | 2015-04-29 08:36:24 +0530 | [diff] [blame] | 5499 | /* Setting Fixed Bias */ |
| 5500 | val = VLV_OVERRIDE_EN | |
| 5501 | VLV_SOC_TDP_EN | |
| 5502 | VLV_BIAS_CPU_125_SOC_875; |
| 5503 | vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val); |
| 5504 | |
Jani Nikula | 6493625 | 2013-05-22 15:36:20 +0300 | [diff] [blame] | 5505 | val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 5506 | |
Ville Syrjälä | 8d40c3a | 2014-11-07 21:33:45 +0200 | [diff] [blame] | 5507 | /* RPS code assumes GPLL is used */ |
| 5508 | WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n"); |
| 5509 | |
Jani Nikula | 742f491 | 2015-09-03 11:16:09 +0300 | [diff] [blame] | 5510 | DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE)); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 5511 | DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val); |
| 5512 | |
Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 5513 | dev_priv->rps.cur_freq = (val >> 8) & 0xff; |
Ville Syrjälä | 73008b9 | 2013-06-25 19:21:01 +0300 | [diff] [blame] | 5514 | DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n", |
Ville Syrjälä | 7c59a9c1 | 2015-01-23 21:04:26 +0200 | [diff] [blame] | 5515 | intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq), |
Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 5516 | dev_priv->rps.cur_freq); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 5517 | |
Ville Syrjälä | 73008b9 | 2013-06-25 19:21:01 +0300 | [diff] [blame] | 5518 | DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n", |
Ville Syrjälä | 7c59a9c1 | 2015-01-23 21:04:26 +0200 | [diff] [blame] | 5519 | intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq), |
Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 5520 | dev_priv->rps.efficient_freq); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 5521 | |
Ben Widawsky | b39fb29 | 2014-03-19 18:31:11 -0700 | [diff] [blame] | 5522 | valleyview_set_rps(dev_priv->dev, dev_priv->rps.efficient_freq); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 5523 | |
Mika Kuoppala | 59bad94 | 2015-01-16 11:34:40 +0200 | [diff] [blame] | 5524 | intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 5525 | } |
| 5526 | |
Eugeni Dodonov | dde1888 | 2012-04-18 15:29:24 -0300 | [diff] [blame] | 5527 | static unsigned long intel_pxfreq(u32 vidfreq) |
| 5528 | { |
| 5529 | unsigned long freq; |
| 5530 | int div = (vidfreq & 0x3f0000) >> 16; |
| 5531 | int post = (vidfreq & 0x3000) >> 12; |
| 5532 | int pre = (vidfreq & 0x7); |
| 5533 | |
| 5534 | if (!pre) |
| 5535 | return 0; |
| 5536 | |
| 5537 | freq = ((div * 133333) / ((1<<post) * pre)); |
| 5538 | |
| 5539 | return freq; |
| 5540 | } |
| 5541 | |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5542 | static const struct cparams { |
| 5543 | u16 i; |
| 5544 | u16 t; |
| 5545 | u16 m; |
| 5546 | u16 c; |
| 5547 | } cparams[] = { |
| 5548 | { 1, 1333, 301, 28664 }, |
| 5549 | { 1, 1066, 294, 24460 }, |
| 5550 | { 1, 800, 294, 25192 }, |
| 5551 | { 0, 1333, 276, 27605 }, |
| 5552 | { 0, 1066, 276, 27605 }, |
| 5553 | { 0, 800, 231, 23784 }, |
| 5554 | }; |
| 5555 | |
Chris Wilson | f531dcb | 2012-09-25 10:16:12 +0100 | [diff] [blame] | 5556 | static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv) |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5557 | { |
| 5558 | u64 total_count, diff, ret; |
| 5559 | u32 count1, count2, count3, m = 0, c = 0; |
| 5560 | unsigned long now = jiffies_to_msecs(jiffies), diff1; |
| 5561 | int i; |
| 5562 | |
Daniel Vetter | 02d7195 | 2012-08-09 16:44:54 +0200 | [diff] [blame] | 5563 | assert_spin_locked(&mchdev_lock); |
| 5564 | |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 5565 | diff1 = now - dev_priv->ips.last_time1; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5566 | |
| 5567 | /* Prevent division-by-zero if we are asking too fast. |
| 5568 | * Also, we don't get interesting results if we are polling |
| 5569 | * faster than once in 10ms, so just return the saved value |
| 5570 | * in such cases. |
| 5571 | */ |
| 5572 | if (diff1 <= 10) |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 5573 | return dev_priv->ips.chipset_power; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5574 | |
| 5575 | count1 = I915_READ(DMIEC); |
| 5576 | count2 = I915_READ(DDREC); |
| 5577 | count3 = I915_READ(CSIEC); |
| 5578 | |
| 5579 | total_count = count1 + count2 + count3; |
| 5580 | |
| 5581 | /* FIXME: handle per-counter overflow */ |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 5582 | if (total_count < dev_priv->ips.last_count1) { |
| 5583 | diff = ~0UL - dev_priv->ips.last_count1; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5584 | diff += total_count; |
| 5585 | } else { |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 5586 | diff = total_count - dev_priv->ips.last_count1; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5587 | } |
| 5588 | |
| 5589 | for (i = 0; i < ARRAY_SIZE(cparams); i++) { |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 5590 | if (cparams[i].i == dev_priv->ips.c_m && |
| 5591 | cparams[i].t == dev_priv->ips.r_t) { |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5592 | m = cparams[i].m; |
| 5593 | c = cparams[i].c; |
| 5594 | break; |
| 5595 | } |
| 5596 | } |
| 5597 | |
| 5598 | diff = div_u64(diff, diff1); |
| 5599 | ret = ((m * diff) + c); |
| 5600 | ret = div_u64(ret, 10); |
| 5601 | |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 5602 | dev_priv->ips.last_count1 = total_count; |
| 5603 | dev_priv->ips.last_time1 = now; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5604 | |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 5605 | dev_priv->ips.chipset_power = ret; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5606 | |
| 5607 | return ret; |
| 5608 | } |
| 5609 | |
Chris Wilson | f531dcb | 2012-09-25 10:16:12 +0100 | [diff] [blame] | 5610 | unsigned long i915_chipset_val(struct drm_i915_private *dev_priv) |
| 5611 | { |
Damien Lespiau | 3d13ef2 | 2014-02-07 19:12:47 +0000 | [diff] [blame] | 5612 | struct drm_device *dev = dev_priv->dev; |
Chris Wilson | f531dcb | 2012-09-25 10:16:12 +0100 | [diff] [blame] | 5613 | unsigned long val; |
| 5614 | |
Damien Lespiau | 3d13ef2 | 2014-02-07 19:12:47 +0000 | [diff] [blame] | 5615 | if (INTEL_INFO(dev)->gen != 5) |
Chris Wilson | f531dcb | 2012-09-25 10:16:12 +0100 | [diff] [blame] | 5616 | return 0; |
| 5617 | |
| 5618 | spin_lock_irq(&mchdev_lock); |
| 5619 | |
| 5620 | val = __i915_chipset_val(dev_priv); |
| 5621 | |
| 5622 | spin_unlock_irq(&mchdev_lock); |
| 5623 | |
| 5624 | return val; |
| 5625 | } |
| 5626 | |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5627 | unsigned long i915_mch_val(struct drm_i915_private *dev_priv) |
| 5628 | { |
| 5629 | unsigned long m, x, b; |
| 5630 | u32 tsfs; |
| 5631 | |
| 5632 | tsfs = I915_READ(TSFS); |
| 5633 | |
| 5634 | m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT); |
| 5635 | x = I915_READ8(TR1); |
| 5636 | |
| 5637 | b = tsfs & TSFS_INTR_MASK; |
| 5638 | |
| 5639 | return ((m * x) / 127) - b; |
| 5640 | } |
| 5641 | |
Mika Kuoppala | d972d6e | 2014-12-01 18:01:05 +0200 | [diff] [blame] | 5642 | static int _pxvid_to_vd(u8 pxvid) |
| 5643 | { |
| 5644 | if (pxvid == 0) |
| 5645 | return 0; |
| 5646 | |
| 5647 | if (pxvid >= 8 && pxvid < 31) |
| 5648 | pxvid = 31; |
| 5649 | |
| 5650 | return (pxvid + 2) * 125; |
| 5651 | } |
| 5652 | |
| 5653 | static u32 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid) |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5654 | { |
Damien Lespiau | 3d13ef2 | 2014-02-07 19:12:47 +0000 | [diff] [blame] | 5655 | struct drm_device *dev = dev_priv->dev; |
Mika Kuoppala | d972d6e | 2014-12-01 18:01:05 +0200 | [diff] [blame] | 5656 | const int vd = _pxvid_to_vd(pxvid); |
| 5657 | const int vm = vd - 1125; |
| 5658 | |
Damien Lespiau | 3d13ef2 | 2014-02-07 19:12:47 +0000 | [diff] [blame] | 5659 | if (INTEL_INFO(dev)->is_mobile) |
Mika Kuoppala | d972d6e | 2014-12-01 18:01:05 +0200 | [diff] [blame] | 5660 | return vm > 0 ? vm : 0; |
| 5661 | |
| 5662 | return vd; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5663 | } |
| 5664 | |
Daniel Vetter | 02d7195 | 2012-08-09 16:44:54 +0200 | [diff] [blame] | 5665 | static void __i915_update_gfx_val(struct drm_i915_private *dev_priv) |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5666 | { |
Thomas Gleixner | 5ed0bdf | 2014-07-16 21:05:06 +0000 | [diff] [blame] | 5667 | u64 now, diff, diffms; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5668 | u32 count; |
| 5669 | |
Daniel Vetter | 02d7195 | 2012-08-09 16:44:54 +0200 | [diff] [blame] | 5670 | assert_spin_locked(&mchdev_lock); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5671 | |
Thomas Gleixner | 5ed0bdf | 2014-07-16 21:05:06 +0000 | [diff] [blame] | 5672 | now = ktime_get_raw_ns(); |
| 5673 | diffms = now - dev_priv->ips.last_time2; |
| 5674 | do_div(diffms, NSEC_PER_MSEC); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5675 | |
| 5676 | /* Don't divide by 0 */ |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5677 | if (!diffms) |
| 5678 | return; |
| 5679 | |
| 5680 | count = I915_READ(GFXEC); |
| 5681 | |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 5682 | if (count < dev_priv->ips.last_count2) { |
| 5683 | diff = ~0UL - dev_priv->ips.last_count2; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5684 | diff += count; |
| 5685 | } else { |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 5686 | diff = count - dev_priv->ips.last_count2; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5687 | } |
| 5688 | |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 5689 | dev_priv->ips.last_count2 = count; |
| 5690 | dev_priv->ips.last_time2 = now; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5691 | |
| 5692 | /* More magic constants... */ |
| 5693 | diff = diff * 1181; |
| 5694 | diff = div_u64(diff, diffms * 10); |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 5695 | dev_priv->ips.gfx_power = diff; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5696 | } |
| 5697 | |
Daniel Vetter | 02d7195 | 2012-08-09 16:44:54 +0200 | [diff] [blame] | 5698 | void i915_update_gfx_val(struct drm_i915_private *dev_priv) |
| 5699 | { |
Damien Lespiau | 3d13ef2 | 2014-02-07 19:12:47 +0000 | [diff] [blame] | 5700 | struct drm_device *dev = dev_priv->dev; |
| 5701 | |
| 5702 | if (INTEL_INFO(dev)->gen != 5) |
Daniel Vetter | 02d7195 | 2012-08-09 16:44:54 +0200 | [diff] [blame] | 5703 | return; |
| 5704 | |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 5705 | spin_lock_irq(&mchdev_lock); |
Daniel Vetter | 02d7195 | 2012-08-09 16:44:54 +0200 | [diff] [blame] | 5706 | |
| 5707 | __i915_update_gfx_val(dev_priv); |
| 5708 | |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 5709 | spin_unlock_irq(&mchdev_lock); |
Daniel Vetter | 02d7195 | 2012-08-09 16:44:54 +0200 | [diff] [blame] | 5710 | } |
| 5711 | |
Chris Wilson | f531dcb | 2012-09-25 10:16:12 +0100 | [diff] [blame] | 5712 | static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv) |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5713 | { |
| 5714 | unsigned long t, corr, state1, corr2, state2; |
| 5715 | u32 pxvid, ext_v; |
| 5716 | |
Daniel Vetter | 02d7195 | 2012-08-09 16:44:54 +0200 | [diff] [blame] | 5717 | assert_spin_locked(&mchdev_lock); |
| 5718 | |
Ville Syrjälä | 616847e | 2015-09-18 20:03:19 +0300 | [diff] [blame] | 5719 | pxvid = I915_READ(PXVFREQ(dev_priv->rps.cur_freq)); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5720 | pxvid = (pxvid >> 24) & 0x7f; |
| 5721 | ext_v = pvid_to_extvid(dev_priv, pxvid); |
| 5722 | |
| 5723 | state1 = ext_v; |
| 5724 | |
| 5725 | t = i915_mch_val(dev_priv); |
| 5726 | |
| 5727 | /* Revel in the empirically derived constants */ |
| 5728 | |
| 5729 | /* Correction factor in 1/100000 units */ |
| 5730 | if (t > 80) |
| 5731 | corr = ((t * 2349) + 135940); |
| 5732 | else if (t >= 50) |
| 5733 | corr = ((t * 964) + 29317); |
| 5734 | else /* < 50 */ |
| 5735 | corr = ((t * 301) + 1004); |
| 5736 | |
| 5737 | corr = corr * ((150142 * state1) / 10000 - 78642); |
| 5738 | corr /= 100000; |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 5739 | corr2 = (corr * dev_priv->ips.corr); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5740 | |
| 5741 | state2 = (corr2 * state1) / 10000; |
| 5742 | state2 /= 100; /* convert to mW */ |
| 5743 | |
Daniel Vetter | 02d7195 | 2012-08-09 16:44:54 +0200 | [diff] [blame] | 5744 | __i915_update_gfx_val(dev_priv); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5745 | |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 5746 | return dev_priv->ips.gfx_power + state2; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5747 | } |
| 5748 | |
Chris Wilson | f531dcb | 2012-09-25 10:16:12 +0100 | [diff] [blame] | 5749 | unsigned long i915_gfx_val(struct drm_i915_private *dev_priv) |
| 5750 | { |
Damien Lespiau | 3d13ef2 | 2014-02-07 19:12:47 +0000 | [diff] [blame] | 5751 | struct drm_device *dev = dev_priv->dev; |
Chris Wilson | f531dcb | 2012-09-25 10:16:12 +0100 | [diff] [blame] | 5752 | unsigned long val; |
| 5753 | |
Damien Lespiau | 3d13ef2 | 2014-02-07 19:12:47 +0000 | [diff] [blame] | 5754 | if (INTEL_INFO(dev)->gen != 5) |
Chris Wilson | f531dcb | 2012-09-25 10:16:12 +0100 | [diff] [blame] | 5755 | return 0; |
| 5756 | |
| 5757 | spin_lock_irq(&mchdev_lock); |
| 5758 | |
| 5759 | val = __i915_gfx_val(dev_priv); |
| 5760 | |
| 5761 | spin_unlock_irq(&mchdev_lock); |
| 5762 | |
| 5763 | return val; |
| 5764 | } |
| 5765 | |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5766 | /** |
| 5767 | * i915_read_mch_val - return value for IPS use |
| 5768 | * |
| 5769 | * Calculate and return a value for the IPS driver to use when deciding whether |
| 5770 | * we have thermal and power headroom to increase CPU or GPU power budget. |
| 5771 | */ |
| 5772 | unsigned long i915_read_mch_val(void) |
| 5773 | { |
| 5774 | struct drm_i915_private *dev_priv; |
| 5775 | unsigned long chipset_val, graphics_val, ret = 0; |
| 5776 | |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 5777 | spin_lock_irq(&mchdev_lock); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5778 | if (!i915_mch_dev) |
| 5779 | goto out_unlock; |
| 5780 | dev_priv = i915_mch_dev; |
| 5781 | |
Chris Wilson | f531dcb | 2012-09-25 10:16:12 +0100 | [diff] [blame] | 5782 | chipset_val = __i915_chipset_val(dev_priv); |
| 5783 | graphics_val = __i915_gfx_val(dev_priv); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5784 | |
| 5785 | ret = chipset_val + graphics_val; |
| 5786 | |
| 5787 | out_unlock: |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 5788 | spin_unlock_irq(&mchdev_lock); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5789 | |
| 5790 | return ret; |
| 5791 | } |
| 5792 | EXPORT_SYMBOL_GPL(i915_read_mch_val); |
| 5793 | |
| 5794 | /** |
| 5795 | * i915_gpu_raise - raise GPU frequency limit |
| 5796 | * |
| 5797 | * Raise the limit; IPS indicates we have thermal headroom. |
| 5798 | */ |
| 5799 | bool i915_gpu_raise(void) |
| 5800 | { |
| 5801 | struct drm_i915_private *dev_priv; |
| 5802 | bool ret = true; |
| 5803 | |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 5804 | spin_lock_irq(&mchdev_lock); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5805 | if (!i915_mch_dev) { |
| 5806 | ret = false; |
| 5807 | goto out_unlock; |
| 5808 | } |
| 5809 | dev_priv = i915_mch_dev; |
| 5810 | |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 5811 | if (dev_priv->ips.max_delay > dev_priv->ips.fmax) |
| 5812 | dev_priv->ips.max_delay--; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5813 | |
| 5814 | out_unlock: |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 5815 | spin_unlock_irq(&mchdev_lock); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5816 | |
| 5817 | return ret; |
| 5818 | } |
| 5819 | EXPORT_SYMBOL_GPL(i915_gpu_raise); |
| 5820 | |
| 5821 | /** |
| 5822 | * i915_gpu_lower - lower GPU frequency limit |
| 5823 | * |
| 5824 | * IPS indicates we're close to a thermal limit, so throttle back the GPU |
| 5825 | * frequency maximum. |
| 5826 | */ |
| 5827 | bool i915_gpu_lower(void) |
| 5828 | { |
| 5829 | struct drm_i915_private *dev_priv; |
| 5830 | bool ret = true; |
| 5831 | |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 5832 | spin_lock_irq(&mchdev_lock); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5833 | if (!i915_mch_dev) { |
| 5834 | ret = false; |
| 5835 | goto out_unlock; |
| 5836 | } |
| 5837 | dev_priv = i915_mch_dev; |
| 5838 | |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 5839 | if (dev_priv->ips.max_delay < dev_priv->ips.min_delay) |
| 5840 | dev_priv->ips.max_delay++; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5841 | |
| 5842 | out_unlock: |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 5843 | spin_unlock_irq(&mchdev_lock); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5844 | |
| 5845 | return ret; |
| 5846 | } |
| 5847 | EXPORT_SYMBOL_GPL(i915_gpu_lower); |
| 5848 | |
| 5849 | /** |
| 5850 | * i915_gpu_busy - indicate GPU business to IPS |
| 5851 | * |
| 5852 | * Tell the IPS driver whether or not the GPU is busy. |
| 5853 | */ |
| 5854 | bool i915_gpu_busy(void) |
| 5855 | { |
| 5856 | struct drm_i915_private *dev_priv; |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 5857 | struct intel_engine_cs *ring; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5858 | bool ret = false; |
Chris Wilson | f047e39 | 2012-07-21 12:31:41 +0100 | [diff] [blame] | 5859 | int i; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5860 | |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 5861 | spin_lock_irq(&mchdev_lock); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5862 | if (!i915_mch_dev) |
| 5863 | goto out_unlock; |
| 5864 | dev_priv = i915_mch_dev; |
| 5865 | |
Chris Wilson | f047e39 | 2012-07-21 12:31:41 +0100 | [diff] [blame] | 5866 | for_each_ring(ring, dev_priv, i) |
| 5867 | ret |= !list_empty(&ring->request_list); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5868 | |
| 5869 | out_unlock: |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 5870 | spin_unlock_irq(&mchdev_lock); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5871 | |
| 5872 | return ret; |
| 5873 | } |
| 5874 | EXPORT_SYMBOL_GPL(i915_gpu_busy); |
| 5875 | |
| 5876 | /** |
| 5877 | * i915_gpu_turbo_disable - disable graphics turbo |
| 5878 | * |
| 5879 | * Disable graphics turbo by resetting the max frequency and setting the |
| 5880 | * current frequency to the default. |
| 5881 | */ |
| 5882 | bool i915_gpu_turbo_disable(void) |
| 5883 | { |
| 5884 | struct drm_i915_private *dev_priv; |
| 5885 | bool ret = true; |
| 5886 | |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 5887 | spin_lock_irq(&mchdev_lock); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5888 | if (!i915_mch_dev) { |
| 5889 | ret = false; |
| 5890 | goto out_unlock; |
| 5891 | } |
| 5892 | dev_priv = i915_mch_dev; |
| 5893 | |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 5894 | dev_priv->ips.max_delay = dev_priv->ips.fstart; |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5895 | |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 5896 | if (!ironlake_set_drps(dev_priv->dev, dev_priv->ips.fstart)) |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5897 | ret = false; |
| 5898 | |
| 5899 | out_unlock: |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 5900 | spin_unlock_irq(&mchdev_lock); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5901 | |
| 5902 | return ret; |
| 5903 | } |
| 5904 | EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable); |
| 5905 | |
| 5906 | /** |
| 5907 | * Tells the intel_ips driver that the i915 driver is now loaded, if |
| 5908 | * IPS got loaded first. |
| 5909 | * |
| 5910 | * This awkward dance is so that neither module has to depend on the |
| 5911 | * other in order for IPS to do the appropriate communication of |
| 5912 | * GPU turbo limits to i915. |
| 5913 | */ |
| 5914 | static void |
| 5915 | ips_ping_for_i915_load(void) |
| 5916 | { |
| 5917 | void (*link)(void); |
| 5918 | |
| 5919 | link = symbol_get(ips_link_to_i915_driver); |
| 5920 | if (link) { |
| 5921 | link(); |
| 5922 | symbol_put(ips_link_to_i915_driver); |
| 5923 | } |
| 5924 | } |
| 5925 | |
| 5926 | void intel_gpu_ips_init(struct drm_i915_private *dev_priv) |
| 5927 | { |
Daniel Vetter | 02d7195 | 2012-08-09 16:44:54 +0200 | [diff] [blame] | 5928 | /* We only register the i915 ips part with intel-ips once everything is |
| 5929 | * set up, to avoid intel-ips sneaking in and reading bogus values. */ |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 5930 | spin_lock_irq(&mchdev_lock); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5931 | i915_mch_dev = dev_priv; |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 5932 | spin_unlock_irq(&mchdev_lock); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5933 | |
| 5934 | ips_ping_for_i915_load(); |
| 5935 | } |
| 5936 | |
| 5937 | void intel_gpu_ips_teardown(void) |
| 5938 | { |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 5939 | spin_lock_irq(&mchdev_lock); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5940 | i915_mch_dev = NULL; |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 5941 | spin_unlock_irq(&mchdev_lock); |
Daniel Vetter | eb48eb0 | 2012-04-26 23:28:12 +0200 | [diff] [blame] | 5942 | } |
Deepak S | 76c3552f | 2014-01-30 23:08:16 +0530 | [diff] [blame] | 5943 | |
Daniel Vetter | 8090c6b | 2012-06-24 16:42:32 +0200 | [diff] [blame] | 5944 | static void intel_init_emon(struct drm_device *dev) |
Eugeni Dodonov | dde1888 | 2012-04-18 15:29:24 -0300 | [diff] [blame] | 5945 | { |
| 5946 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 5947 | u32 lcfuse; |
| 5948 | u8 pxw[16]; |
| 5949 | int i; |
| 5950 | |
| 5951 | /* Disable to program */ |
| 5952 | I915_WRITE(ECR, 0); |
| 5953 | POSTING_READ(ECR); |
| 5954 | |
| 5955 | /* Program energy weights for various events */ |
| 5956 | I915_WRITE(SDEW, 0x15040d00); |
| 5957 | I915_WRITE(CSIEW0, 0x007f0000); |
| 5958 | I915_WRITE(CSIEW1, 0x1e220004); |
| 5959 | I915_WRITE(CSIEW2, 0x04000004); |
| 5960 | |
| 5961 | for (i = 0; i < 5; i++) |
Ville Syrjälä | 616847e | 2015-09-18 20:03:19 +0300 | [diff] [blame] | 5962 | I915_WRITE(PEW(i), 0); |
Eugeni Dodonov | dde1888 | 2012-04-18 15:29:24 -0300 | [diff] [blame] | 5963 | for (i = 0; i < 3; i++) |
Ville Syrjälä | 616847e | 2015-09-18 20:03:19 +0300 | [diff] [blame] | 5964 | I915_WRITE(DEW(i), 0); |
Eugeni Dodonov | dde1888 | 2012-04-18 15:29:24 -0300 | [diff] [blame] | 5965 | |
| 5966 | /* Program P-state weights to account for frequency power adjustment */ |
| 5967 | for (i = 0; i < 16; i++) { |
Ville Syrjälä | 616847e | 2015-09-18 20:03:19 +0300 | [diff] [blame] | 5968 | u32 pxvidfreq = I915_READ(PXVFREQ(i)); |
Eugeni Dodonov | dde1888 | 2012-04-18 15:29:24 -0300 | [diff] [blame] | 5969 | unsigned long freq = intel_pxfreq(pxvidfreq); |
| 5970 | unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >> |
| 5971 | PXVFREQ_PX_SHIFT; |
| 5972 | unsigned long val; |
| 5973 | |
| 5974 | val = vid * vid; |
| 5975 | val *= (freq / 1000); |
| 5976 | val *= 255; |
| 5977 | val /= (127*127*900); |
| 5978 | if (val > 0xff) |
| 5979 | DRM_ERROR("bad pxval: %ld\n", val); |
| 5980 | pxw[i] = val; |
| 5981 | } |
| 5982 | /* Render standby states get 0 weight */ |
| 5983 | pxw[14] = 0; |
| 5984 | pxw[15] = 0; |
| 5985 | |
| 5986 | for (i = 0; i < 4; i++) { |
| 5987 | u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) | |
| 5988 | (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]); |
Ville Syrjälä | 616847e | 2015-09-18 20:03:19 +0300 | [diff] [blame] | 5989 | I915_WRITE(PXW(i), val); |
Eugeni Dodonov | dde1888 | 2012-04-18 15:29:24 -0300 | [diff] [blame] | 5990 | } |
| 5991 | |
| 5992 | /* Adjust magic regs to magic values (more experimental results) */ |
| 5993 | I915_WRITE(OGW0, 0); |
| 5994 | I915_WRITE(OGW1, 0); |
| 5995 | I915_WRITE(EG0, 0x00007f00); |
| 5996 | I915_WRITE(EG1, 0x0000000e); |
| 5997 | I915_WRITE(EG2, 0x000e0000); |
| 5998 | I915_WRITE(EG3, 0x68000300); |
| 5999 | I915_WRITE(EG4, 0x42000000); |
| 6000 | I915_WRITE(EG5, 0x00140031); |
| 6001 | I915_WRITE(EG6, 0); |
| 6002 | I915_WRITE(EG7, 0); |
| 6003 | |
| 6004 | for (i = 0; i < 8; i++) |
Ville Syrjälä | 616847e | 2015-09-18 20:03:19 +0300 | [diff] [blame] | 6005 | I915_WRITE(PXWL(i), 0); |
Eugeni Dodonov | dde1888 | 2012-04-18 15:29:24 -0300 | [diff] [blame] | 6006 | |
| 6007 | /* Enable PMON + select events */ |
| 6008 | I915_WRITE(ECR, 0x80000019); |
| 6009 | |
| 6010 | lcfuse = I915_READ(LCFUSE02); |
| 6011 | |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 6012 | dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK); |
Eugeni Dodonov | dde1888 | 2012-04-18 15:29:24 -0300 | [diff] [blame] | 6013 | } |
| 6014 | |
Imre Deak | ae48434 | 2014-03-31 15:10:44 +0300 | [diff] [blame] | 6015 | void intel_init_gt_powersave(struct drm_device *dev) |
| 6016 | { |
Imre Deak | b268c69 | 2015-12-15 20:10:31 +0200 | [diff] [blame] | 6017 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 6018 | |
Imre Deak | e6069ca | 2014-04-18 16:01:02 +0300 | [diff] [blame] | 6019 | i915.enable_rc6 = sanitize_rc6_option(dev, i915.enable_rc6); |
Imre Deak | b268c69 | 2015-12-15 20:10:31 +0200 | [diff] [blame] | 6020 | /* |
| 6021 | * RPM depends on RC6 to save restore the GT HW context, so make RC6 a |
| 6022 | * requirement. |
| 6023 | */ |
| 6024 | if (!i915.enable_rc6) { |
| 6025 | DRM_INFO("RC6 disabled, disabling runtime PM support\n"); |
| 6026 | intel_runtime_pm_get(dev_priv); |
| 6027 | } |
Imre Deak | e6069ca | 2014-04-18 16:01:02 +0300 | [diff] [blame] | 6028 | |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 6029 | if (IS_CHERRYVIEW(dev)) |
| 6030 | cherryview_init_gt_powersave(dev); |
| 6031 | else if (IS_VALLEYVIEW(dev)) |
Imre Deak | 4e80519 | 2014-04-14 20:24:41 +0300 | [diff] [blame] | 6032 | valleyview_init_gt_powersave(dev); |
Imre Deak | ae48434 | 2014-03-31 15:10:44 +0300 | [diff] [blame] | 6033 | } |
| 6034 | |
| 6035 | void intel_cleanup_gt_powersave(struct drm_device *dev) |
| 6036 | { |
Imre Deak | b268c69 | 2015-12-15 20:10:31 +0200 | [diff] [blame] | 6037 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 6038 | |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 6039 | if (IS_CHERRYVIEW(dev)) |
| 6040 | return; |
| 6041 | else if (IS_VALLEYVIEW(dev)) |
Imre Deak | 4e80519 | 2014-04-14 20:24:41 +0300 | [diff] [blame] | 6042 | valleyview_cleanup_gt_powersave(dev); |
Imre Deak | b268c69 | 2015-12-15 20:10:31 +0200 | [diff] [blame] | 6043 | |
| 6044 | if (!i915.enable_rc6) |
| 6045 | intel_runtime_pm_put(dev_priv); |
Imre Deak | ae48434 | 2014-03-31 15:10:44 +0300 | [diff] [blame] | 6046 | } |
| 6047 | |
Imre Deak | dbea3ce | 2014-12-15 18:59:28 +0200 | [diff] [blame] | 6048 | static void gen6_suspend_rps(struct drm_device *dev) |
| 6049 | { |
| 6050 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 6051 | |
| 6052 | flush_delayed_work(&dev_priv->rps.delayed_resume_work); |
| 6053 | |
Akash Goel | 4c2a889 | 2015-03-06 11:07:24 +0530 | [diff] [blame] | 6054 | gen6_disable_rps_interrupts(dev); |
Imre Deak | dbea3ce | 2014-12-15 18:59:28 +0200 | [diff] [blame] | 6055 | } |
| 6056 | |
Jesse Barnes | 156c7ca | 2014-06-12 08:35:45 -0700 | [diff] [blame] | 6057 | /** |
| 6058 | * intel_suspend_gt_powersave - suspend PM work and helper threads |
| 6059 | * @dev: drm device |
| 6060 | * |
| 6061 | * We don't want to disable RC6 or other features here, we just want |
| 6062 | * to make sure any work we've queued has finished and won't bother |
| 6063 | * us while we're suspended. |
| 6064 | */ |
| 6065 | void intel_suspend_gt_powersave(struct drm_device *dev) |
| 6066 | { |
| 6067 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 6068 | |
Imre Deak | d4d70aa | 2014-11-19 15:30:04 +0200 | [diff] [blame] | 6069 | if (INTEL_INFO(dev)->gen < 6) |
| 6070 | return; |
| 6071 | |
Imre Deak | dbea3ce | 2014-12-15 18:59:28 +0200 | [diff] [blame] | 6072 | gen6_suspend_rps(dev); |
Deepak S | b47adc1 | 2014-06-20 20:03:02 +0530 | [diff] [blame] | 6073 | |
| 6074 | /* Force GPU to min freq during suspend */ |
| 6075 | gen6_rps_idle(dev_priv); |
Jesse Barnes | 156c7ca | 2014-06-12 08:35:45 -0700 | [diff] [blame] | 6076 | } |
| 6077 | |
Daniel Vetter | 8090c6b | 2012-06-24 16:42:32 +0200 | [diff] [blame] | 6078 | void intel_disable_gt_powersave(struct drm_device *dev) |
| 6079 | { |
Jesse Barnes | 1a01ab3 | 2012-11-02 11:14:00 -0700 | [diff] [blame] | 6080 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 6081 | |
Daniel Vetter | 930ebb4 | 2012-06-29 23:32:16 +0200 | [diff] [blame] | 6082 | if (IS_IRONLAKE_M(dev)) { |
Daniel Vetter | 8090c6b | 2012-06-24 16:42:32 +0200 | [diff] [blame] | 6083 | ironlake_disable_drps(dev); |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 6084 | } else if (INTEL_INFO(dev)->gen >= 6) { |
Daniel Vetter | 10d8d36 | 2014-06-12 17:48:52 +0200 | [diff] [blame] | 6085 | intel_suspend_gt_powersave(dev); |
Imre Deak | e494837 | 2014-05-12 18:35:04 +0300 | [diff] [blame] | 6086 | |
Jesse Barnes | 4fc688c | 2012-11-02 11:14:01 -0700 | [diff] [blame] | 6087 | mutex_lock(&dev_priv->rps.hw_lock); |
Zhe Wang | 20e4936 | 2014-11-04 17:07:05 +0000 | [diff] [blame] | 6088 | if (INTEL_INFO(dev)->gen >= 9) |
| 6089 | gen9_disable_rps(dev); |
| 6090 | else if (IS_CHERRYVIEW(dev)) |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 6091 | cherryview_disable_rps(dev); |
| 6092 | else if (IS_VALLEYVIEW(dev)) |
Jesse Barnes | d20d4f0 | 2013-04-23 10:09:28 -0700 | [diff] [blame] | 6093 | valleyview_disable_rps(dev); |
| 6094 | else |
| 6095 | gen6_disable_rps(dev); |
Imre Deak | e534770 | 2014-11-19 15:30:02 +0200 | [diff] [blame] | 6096 | |
Chris Wilson | c0951f0 | 2013-10-10 21:58:50 +0100 | [diff] [blame] | 6097 | dev_priv->rps.enabled = false; |
Jesse Barnes | 4fc688c | 2012-11-02 11:14:01 -0700 | [diff] [blame] | 6098 | mutex_unlock(&dev_priv->rps.hw_lock); |
Daniel Vetter | 930ebb4 | 2012-06-29 23:32:16 +0200 | [diff] [blame] | 6099 | } |
Daniel Vetter | 8090c6b | 2012-06-24 16:42:32 +0200 | [diff] [blame] | 6100 | } |
| 6101 | |
Jesse Barnes | 1a01ab3 | 2012-11-02 11:14:00 -0700 | [diff] [blame] | 6102 | static void intel_gen6_powersave_work(struct work_struct *work) |
| 6103 | { |
| 6104 | struct drm_i915_private *dev_priv = |
| 6105 | container_of(work, struct drm_i915_private, |
| 6106 | rps.delayed_resume_work.work); |
| 6107 | struct drm_device *dev = dev_priv->dev; |
| 6108 | |
Jesse Barnes | 4fc688c | 2012-11-02 11:14:01 -0700 | [diff] [blame] | 6109 | mutex_lock(&dev_priv->rps.hw_lock); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 6110 | |
Akash Goel | 4c2a889 | 2015-03-06 11:07:24 +0530 | [diff] [blame] | 6111 | gen6_reset_rps_interrupts(dev); |
Imre Deak | 3cc134e | 2014-11-19 15:30:03 +0200 | [diff] [blame] | 6112 | |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 6113 | if (IS_CHERRYVIEW(dev)) { |
| 6114 | cherryview_enable_rps(dev); |
| 6115 | } else if (IS_VALLEYVIEW(dev)) { |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 6116 | valleyview_enable_rps(dev); |
Zhe Wang | 20e4936 | 2014-11-04 17:07:05 +0000 | [diff] [blame] | 6117 | } else if (INTEL_INFO(dev)->gen >= 9) { |
Jesse Barnes | b6fef0e | 2015-01-16 18:07:25 +0000 | [diff] [blame] | 6118 | gen9_enable_rc6(dev); |
Zhe Wang | 20e4936 | 2014-11-04 17:07:05 +0000 | [diff] [blame] | 6119 | gen9_enable_rps(dev); |
Rodrigo Vivi | ef11bdb | 2015-10-28 04:16:45 -0700 | [diff] [blame] | 6120 | if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) |
Akash Goel | cc017fb | 2015-06-29 14:50:21 +0530 | [diff] [blame] | 6121 | __gen6_update_ring_freq(dev); |
Ben Widawsky | 6edee7f | 2013-11-02 21:07:52 -0700 | [diff] [blame] | 6122 | } else if (IS_BROADWELL(dev)) { |
| 6123 | gen8_enable_rps(dev); |
Imre Deak | c2bc2fc | 2014-04-18 16:16:23 +0300 | [diff] [blame] | 6124 | __gen6_update_ring_freq(dev); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 6125 | } else { |
| 6126 | gen6_enable_rps(dev); |
Imre Deak | c2bc2fc | 2014-04-18 16:16:23 +0300 | [diff] [blame] | 6127 | __gen6_update_ring_freq(dev); |
Jesse Barnes | 0a073b8 | 2013-04-17 15:54:58 -0700 | [diff] [blame] | 6128 | } |
Chris Wilson | aed242f | 2015-03-18 09:48:21 +0000 | [diff] [blame] | 6129 | |
| 6130 | WARN_ON(dev_priv->rps.max_freq < dev_priv->rps.min_freq); |
| 6131 | WARN_ON(dev_priv->rps.idle_freq > dev_priv->rps.max_freq); |
| 6132 | |
| 6133 | WARN_ON(dev_priv->rps.efficient_freq < dev_priv->rps.min_freq); |
| 6134 | WARN_ON(dev_priv->rps.efficient_freq > dev_priv->rps.max_freq); |
| 6135 | |
Chris Wilson | c0951f0 | 2013-10-10 21:58:50 +0100 | [diff] [blame] | 6136 | dev_priv->rps.enabled = true; |
Imre Deak | 3cc134e | 2014-11-19 15:30:03 +0200 | [diff] [blame] | 6137 | |
Akash Goel | 4c2a889 | 2015-03-06 11:07:24 +0530 | [diff] [blame] | 6138 | gen6_enable_rps_interrupts(dev); |
Imre Deak | 3cc134e | 2014-11-19 15:30:03 +0200 | [diff] [blame] | 6139 | |
Jesse Barnes | 4fc688c | 2012-11-02 11:14:01 -0700 | [diff] [blame] | 6140 | mutex_unlock(&dev_priv->rps.hw_lock); |
Imre Deak | c6df39b | 2014-04-14 20:24:29 +0300 | [diff] [blame] | 6141 | |
| 6142 | intel_runtime_pm_put(dev_priv); |
Jesse Barnes | 1a01ab3 | 2012-11-02 11:14:00 -0700 | [diff] [blame] | 6143 | } |
| 6144 | |
Daniel Vetter | 8090c6b | 2012-06-24 16:42:32 +0200 | [diff] [blame] | 6145 | void intel_enable_gt_powersave(struct drm_device *dev) |
| 6146 | { |
Jesse Barnes | 1a01ab3 | 2012-11-02 11:14:00 -0700 | [diff] [blame] | 6147 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 6148 | |
Yu Zhang | f61018b | 2015-02-10 19:05:52 +0800 | [diff] [blame] | 6149 | /* Powersaving is controlled by the host when inside a VM */ |
| 6150 | if (intel_vgpu_active(dev)) |
| 6151 | return; |
| 6152 | |
Daniel Vetter | 8090c6b | 2012-06-24 16:42:32 +0200 | [diff] [blame] | 6153 | if (IS_IRONLAKE_M(dev)) { |
Imre Deak | dc1d013 | 2014-04-14 20:24:28 +0300 | [diff] [blame] | 6154 | mutex_lock(&dev->struct_mutex); |
Daniel Vetter | 8090c6b | 2012-06-24 16:42:32 +0200 | [diff] [blame] | 6155 | ironlake_enable_drps(dev); |
Daniel Vetter | 8090c6b | 2012-06-24 16:42:32 +0200 | [diff] [blame] | 6156 | intel_init_emon(dev); |
Imre Deak | dc1d013 | 2014-04-14 20:24:28 +0300 | [diff] [blame] | 6157 | mutex_unlock(&dev->struct_mutex); |
Deepak S | 3880774 | 2014-05-23 21:00:15 +0530 | [diff] [blame] | 6158 | } else if (INTEL_INFO(dev)->gen >= 6) { |
Jesse Barnes | 1a01ab3 | 2012-11-02 11:14:00 -0700 | [diff] [blame] | 6159 | /* |
| 6160 | * PCU communication is slow and this doesn't need to be |
| 6161 | * done at any specific time, so do this out of our fast path |
| 6162 | * to make resume and init faster. |
Imre Deak | c6df39b | 2014-04-14 20:24:29 +0300 | [diff] [blame] | 6163 | * |
| 6164 | * We depend on the HW RC6 power context save/restore |
| 6165 | * mechanism when entering D3 through runtime PM suspend. So |
| 6166 | * disable RPM until RPS/RC6 is properly setup. We can only |
| 6167 | * get here via the driver load/system resume/runtime resume |
| 6168 | * paths, so the _noresume version is enough (and in case of |
| 6169 | * runtime resume it's necessary). |
Jesse Barnes | 1a01ab3 | 2012-11-02 11:14:00 -0700 | [diff] [blame] | 6170 | */ |
Imre Deak | c6df39b | 2014-04-14 20:24:29 +0300 | [diff] [blame] | 6171 | if (schedule_delayed_work(&dev_priv->rps.delayed_resume_work, |
| 6172 | round_jiffies_up_relative(HZ))) |
| 6173 | intel_runtime_pm_get_noresume(dev_priv); |
Daniel Vetter | 8090c6b | 2012-06-24 16:42:32 +0200 | [diff] [blame] | 6174 | } |
| 6175 | } |
| 6176 | |
Imre Deak | c6df39b | 2014-04-14 20:24:29 +0300 | [diff] [blame] | 6177 | void intel_reset_gt_powersave(struct drm_device *dev) |
| 6178 | { |
| 6179 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 6180 | |
Imre Deak | dbea3ce | 2014-12-15 18:59:28 +0200 | [diff] [blame] | 6181 | if (INTEL_INFO(dev)->gen < 6) |
| 6182 | return; |
| 6183 | |
| 6184 | gen6_suspend_rps(dev); |
Imre Deak | c6df39b | 2014-04-14 20:24:29 +0300 | [diff] [blame] | 6185 | dev_priv->rps.enabled = false; |
Imre Deak | c6df39b | 2014-04-14 20:24:29 +0300 | [diff] [blame] | 6186 | } |
| 6187 | |
Daniel Vetter | 3107bd4 | 2012-10-31 22:52:31 +0100 | [diff] [blame] | 6188 | static void ibx_init_clock_gating(struct drm_device *dev) |
| 6189 | { |
| 6190 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 6191 | |
| 6192 | /* |
| 6193 | * On Ibex Peak and Cougar Point, we need to disable clock |
| 6194 | * gating for the panel power sequencer or it will fail to |
| 6195 | * start up when no ports are active. |
| 6196 | */ |
| 6197 | I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE); |
| 6198 | } |
| 6199 | |
Ville Syrjälä | 0e088b8 | 2013-06-07 10:47:04 +0300 | [diff] [blame] | 6200 | static void g4x_disable_trickle_feed(struct drm_device *dev) |
| 6201 | { |
| 6202 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ville Syrjälä | b12ce1d | 2015-05-26 20:27:23 +0300 | [diff] [blame] | 6203 | enum pipe pipe; |
Ville Syrjälä | 0e088b8 | 2013-06-07 10:47:04 +0300 | [diff] [blame] | 6204 | |
Damien Lespiau | 055e393 | 2014-08-18 13:49:10 +0100 | [diff] [blame] | 6205 | for_each_pipe(dev_priv, pipe) { |
Ville Syrjälä | 0e088b8 | 2013-06-07 10:47:04 +0300 | [diff] [blame] | 6206 | I915_WRITE(DSPCNTR(pipe), |
| 6207 | I915_READ(DSPCNTR(pipe)) | |
| 6208 | DISPPLANE_TRICKLE_FEED_DISABLE); |
Ville Syrjälä | b12ce1d | 2015-05-26 20:27:23 +0300 | [diff] [blame] | 6209 | |
| 6210 | I915_WRITE(DSPSURF(pipe), I915_READ(DSPSURF(pipe))); |
| 6211 | POSTING_READ(DSPSURF(pipe)); |
Ville Syrjälä | 0e088b8 | 2013-06-07 10:47:04 +0300 | [diff] [blame] | 6212 | } |
| 6213 | } |
| 6214 | |
Ville Syrjälä | 017636c | 2013-12-05 15:51:37 +0200 | [diff] [blame] | 6215 | static void ilk_init_lp_watermarks(struct drm_device *dev) |
| 6216 | { |
| 6217 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 6218 | |
| 6219 | I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN); |
| 6220 | I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN); |
| 6221 | I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN); |
| 6222 | |
| 6223 | /* |
| 6224 | * Don't touch WM1S_LP_EN here. |
| 6225 | * Doing so could cause underruns. |
| 6226 | */ |
| 6227 | } |
| 6228 | |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 6229 | static void ironlake_init_clock_gating(struct drm_device *dev) |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6230 | { |
| 6231 | struct drm_i915_private *dev_priv = dev->dev_private; |
Damien Lespiau | 231e54f | 2012-10-19 17:55:41 +0100 | [diff] [blame] | 6232 | uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE; |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6233 | |
Damien Lespiau | f1e8fa5 | 2013-06-07 17:41:09 +0100 | [diff] [blame] | 6234 | /* |
| 6235 | * Required for FBC |
| 6236 | * WaFbcDisableDpfcClockGating:ilk |
| 6237 | */ |
Damien Lespiau | 4d47e4f | 2012-10-19 17:55:42 +0100 | [diff] [blame] | 6238 | dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE | |
| 6239 | ILK_DPFCUNIT_CLOCK_GATE_DISABLE | |
| 6240 | ILK_DPFDUNIT_CLOCK_GATE_ENABLE; |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6241 | |
| 6242 | I915_WRITE(PCH_3DCGDIS0, |
| 6243 | MARIUNIT_CLOCK_GATE_DISABLE | |
| 6244 | SVSMUNIT_CLOCK_GATE_DISABLE); |
| 6245 | I915_WRITE(PCH_3DCGDIS1, |
| 6246 | VFMUNIT_CLOCK_GATE_DISABLE); |
| 6247 | |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6248 | /* |
| 6249 | * According to the spec the following bits should be set in |
| 6250 | * order to enable memory self-refresh |
| 6251 | * The bit 22/21 of 0x42004 |
| 6252 | * The bit 5 of 0x42020 |
| 6253 | * The bit 15 of 0x45000 |
| 6254 | */ |
| 6255 | I915_WRITE(ILK_DISPLAY_CHICKEN2, |
| 6256 | (I915_READ(ILK_DISPLAY_CHICKEN2) | |
| 6257 | ILK_DPARB_GATE | ILK_VSDPFD_FULL)); |
Damien Lespiau | 4d47e4f | 2012-10-19 17:55:42 +0100 | [diff] [blame] | 6258 | dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE; |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6259 | I915_WRITE(DISP_ARB_CTL, |
| 6260 | (I915_READ(DISP_ARB_CTL) | |
| 6261 | DISP_FBC_WM_DIS)); |
Ville Syrjälä | 017636c | 2013-12-05 15:51:37 +0200 | [diff] [blame] | 6262 | |
| 6263 | ilk_init_lp_watermarks(dev); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6264 | |
| 6265 | /* |
| 6266 | * Based on the document from hardware guys the following bits |
| 6267 | * should be set unconditionally in order to enable FBC. |
| 6268 | * The bit 22 of 0x42000 |
| 6269 | * The bit 22 of 0x42004 |
| 6270 | * The bit 7,8,9 of 0x42020. |
| 6271 | */ |
| 6272 | if (IS_IRONLAKE_M(dev)) { |
Damien Lespiau | 4bb3533 | 2013-06-14 15:23:24 +0100 | [diff] [blame] | 6273 | /* WaFbcAsynchFlipDisableFbcQueue:ilk */ |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6274 | I915_WRITE(ILK_DISPLAY_CHICKEN1, |
| 6275 | I915_READ(ILK_DISPLAY_CHICKEN1) | |
| 6276 | ILK_FBCQ_DIS); |
| 6277 | I915_WRITE(ILK_DISPLAY_CHICKEN2, |
| 6278 | I915_READ(ILK_DISPLAY_CHICKEN2) | |
| 6279 | ILK_DPARB_GATE); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6280 | } |
| 6281 | |
Damien Lespiau | 4d47e4f | 2012-10-19 17:55:42 +0100 | [diff] [blame] | 6282 | I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate); |
| 6283 | |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6284 | I915_WRITE(ILK_DISPLAY_CHICKEN2, |
| 6285 | I915_READ(ILK_DISPLAY_CHICKEN2) | |
| 6286 | ILK_ELPIN_409_SELECT); |
| 6287 | I915_WRITE(_3D_CHICKEN2, |
| 6288 | _3D_CHICKEN2_WM_READ_PIPELINED << 16 | |
| 6289 | _3D_CHICKEN2_WM_READ_PIPELINED); |
Daniel Vetter | 4358a37 | 2012-10-18 11:49:51 +0200 | [diff] [blame] | 6290 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 6291 | /* WaDisableRenderCachePipelinedFlush:ilk */ |
Daniel Vetter | 4358a37 | 2012-10-18 11:49:51 +0200 | [diff] [blame] | 6292 | I915_WRITE(CACHE_MODE_0, |
| 6293 | _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE)); |
Daniel Vetter | 3107bd4 | 2012-10-31 22:52:31 +0100 | [diff] [blame] | 6294 | |
Akash Goel | 4e04632 | 2014-04-04 17:14:38 +0530 | [diff] [blame] | 6295 | /* WaDisable_RenderCache_OperationalFlush:ilk */ |
| 6296 | I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE)); |
| 6297 | |
Ville Syrjälä | 0e088b8 | 2013-06-07 10:47:04 +0300 | [diff] [blame] | 6298 | g4x_disable_trickle_feed(dev); |
Ville Syrjälä | bdad2b2 | 2013-06-07 10:47:03 +0300 | [diff] [blame] | 6299 | |
Daniel Vetter | 3107bd4 | 2012-10-31 22:52:31 +0100 | [diff] [blame] | 6300 | ibx_init_clock_gating(dev); |
| 6301 | } |
| 6302 | |
| 6303 | static void cpt_init_clock_gating(struct drm_device *dev) |
| 6304 | { |
| 6305 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 6306 | int pipe; |
Paulo Zanoni | 3f704fa | 2013-04-08 15:48:07 -0300 | [diff] [blame] | 6307 | uint32_t val; |
Daniel Vetter | 3107bd4 | 2012-10-31 22:52:31 +0100 | [diff] [blame] | 6308 | |
| 6309 | /* |
| 6310 | * On Ibex Peak and Cougar Point, we need to disable clock |
| 6311 | * gating for the panel power sequencer or it will fail to |
| 6312 | * start up when no ports are active. |
| 6313 | */ |
Jesse Barnes | cd66407 | 2013-10-02 10:34:19 -0700 | [diff] [blame] | 6314 | I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE | |
| 6315 | PCH_DPLUNIT_CLOCK_GATE_DISABLE | |
| 6316 | PCH_CPUNIT_CLOCK_GATE_DISABLE); |
Daniel Vetter | 3107bd4 | 2012-10-31 22:52:31 +0100 | [diff] [blame] | 6317 | I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) | |
| 6318 | DPLS_EDP_PPS_FIX_DIS); |
Takashi Iwai | 335c07b | 2012-12-11 11:46:29 +0100 | [diff] [blame] | 6319 | /* The below fixes the weird display corruption, a few pixels shifted |
| 6320 | * downward, on (only) LVDS of some HP laptops with IVY. |
| 6321 | */ |
Damien Lespiau | 055e393 | 2014-08-18 13:49:10 +0100 | [diff] [blame] | 6322 | for_each_pipe(dev_priv, pipe) { |
Paulo Zanoni | dc4bd2d | 2013-04-08 15:48:08 -0300 | [diff] [blame] | 6323 | val = I915_READ(TRANS_CHICKEN2(pipe)); |
| 6324 | val |= TRANS_CHICKEN2_TIMING_OVERRIDE; |
| 6325 | val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED; |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 6326 | if (dev_priv->vbt.fdi_rx_polarity_inverted) |
Paulo Zanoni | 3f704fa | 2013-04-08 15:48:07 -0300 | [diff] [blame] | 6327 | val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED; |
Paulo Zanoni | dc4bd2d | 2013-04-08 15:48:08 -0300 | [diff] [blame] | 6328 | val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK; |
| 6329 | val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER; |
| 6330 | val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH; |
Paulo Zanoni | 3f704fa | 2013-04-08 15:48:07 -0300 | [diff] [blame] | 6331 | I915_WRITE(TRANS_CHICKEN2(pipe), val); |
| 6332 | } |
Daniel Vetter | 3107bd4 | 2012-10-31 22:52:31 +0100 | [diff] [blame] | 6333 | /* WADP0ClockGatingDisable */ |
Damien Lespiau | 055e393 | 2014-08-18 13:49:10 +0100 | [diff] [blame] | 6334 | for_each_pipe(dev_priv, pipe) { |
Daniel Vetter | 3107bd4 | 2012-10-31 22:52:31 +0100 | [diff] [blame] | 6335 | I915_WRITE(TRANS_CHICKEN1(pipe), |
| 6336 | TRANS_CHICKEN1_DP0UNIT_GC_DISABLE); |
| 6337 | } |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6338 | } |
| 6339 | |
Daniel Vetter | 1d7aaa0 | 2013-02-09 21:03:42 +0100 | [diff] [blame] | 6340 | static void gen6_check_mch_setup(struct drm_device *dev) |
| 6341 | { |
| 6342 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 6343 | uint32_t tmp; |
| 6344 | |
| 6345 | tmp = I915_READ(MCH_SSKPD); |
Daniel Vetter | df662a2 | 2014-08-04 11:17:25 +0200 | [diff] [blame] | 6346 | if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL) |
| 6347 | DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n", |
| 6348 | tmp); |
Daniel Vetter | 1d7aaa0 | 2013-02-09 21:03:42 +0100 | [diff] [blame] | 6349 | } |
| 6350 | |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 6351 | static void gen6_init_clock_gating(struct drm_device *dev) |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6352 | { |
| 6353 | struct drm_i915_private *dev_priv = dev->dev_private; |
Damien Lespiau | 231e54f | 2012-10-19 17:55:41 +0100 | [diff] [blame] | 6354 | uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE; |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6355 | |
Damien Lespiau | 231e54f | 2012-10-19 17:55:41 +0100 | [diff] [blame] | 6356 | I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6357 | |
| 6358 | I915_WRITE(ILK_DISPLAY_CHICKEN2, |
| 6359 | I915_READ(ILK_DISPLAY_CHICKEN2) | |
| 6360 | ILK_ELPIN_409_SELECT); |
| 6361 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 6362 | /* WaDisableHiZPlanesWhenMSAAEnabled:snb */ |
Daniel Vetter | 4283908 | 2012-12-14 23:38:28 +0100 | [diff] [blame] | 6363 | I915_WRITE(_3D_CHICKEN, |
| 6364 | _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB)); |
| 6365 | |
Akash Goel | 4e04632 | 2014-04-04 17:14:38 +0530 | [diff] [blame] | 6366 | /* WaDisable_RenderCache_OperationalFlush:snb */ |
| 6367 | I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE)); |
| 6368 | |
Ville Syrjälä | 8d85d27 | 2014-02-04 21:59:15 +0200 | [diff] [blame] | 6369 | /* |
| 6370 | * BSpec recoomends 8x4 when MSAA is used, |
| 6371 | * however in practice 16x4 seems fastest. |
Ville Syrjälä | c5c98a5 | 2014-02-05 12:43:47 +0200 | [diff] [blame] | 6372 | * |
| 6373 | * Note that PS/WM thread counts depend on the WIZ hashing |
| 6374 | * disable bit, which we don't touch here, but it's good |
| 6375 | * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM). |
Ville Syrjälä | 8d85d27 | 2014-02-04 21:59:15 +0200 | [diff] [blame] | 6376 | */ |
| 6377 | I915_WRITE(GEN6_GT_MODE, |
Damien Lespiau | 9853325 | 2014-12-08 17:33:51 +0000 | [diff] [blame] | 6378 | _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4)); |
Ville Syrjälä | 8d85d27 | 2014-02-04 21:59:15 +0200 | [diff] [blame] | 6379 | |
Ville Syrjälä | 017636c | 2013-12-05 15:51:37 +0200 | [diff] [blame] | 6380 | ilk_init_lp_watermarks(dev); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6381 | |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6382 | I915_WRITE(CACHE_MODE_0, |
Daniel Vetter | 5074329 | 2012-04-26 22:02:54 +0200 | [diff] [blame] | 6383 | _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB)); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6384 | |
| 6385 | I915_WRITE(GEN6_UCGCTL1, |
| 6386 | I915_READ(GEN6_UCGCTL1) | |
| 6387 | GEN6_BLBUNIT_CLOCK_GATE_DISABLE | |
| 6388 | GEN6_CSUNIT_CLOCK_GATE_DISABLE); |
| 6389 | |
| 6390 | /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock |
| 6391 | * gating disable must be set. Failure to set it results in |
| 6392 | * flickering pixels due to Z write ordering failures after |
| 6393 | * some amount of runtime in the Mesa "fire" demo, and Unigine |
| 6394 | * Sanctuary and Tropics, and apparently anything else with |
| 6395 | * alpha test or pixel discard. |
| 6396 | * |
| 6397 | * According to the spec, bit 11 (RCCUNIT) must also be set, |
| 6398 | * but we didn't debug actual testcases to find it out. |
Jesse Barnes | 0f846f8 | 2012-06-14 11:04:47 -0700 | [diff] [blame] | 6399 | * |
Ville Syrjälä | ef59318 | 2014-01-22 21:32:47 +0200 | [diff] [blame] | 6400 | * WaDisableRCCUnitClockGating:snb |
| 6401 | * WaDisableRCPBUnitClockGating:snb |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6402 | */ |
| 6403 | I915_WRITE(GEN6_UCGCTL2, |
| 6404 | GEN6_RCPBUNIT_CLOCK_GATE_DISABLE | |
| 6405 | GEN6_RCCUNIT_CLOCK_GATE_DISABLE); |
| 6406 | |
Ville Syrjälä | 5eb146d | 2014-02-04 21:59:16 +0200 | [diff] [blame] | 6407 | /* WaStripsFansDisableFastClipPerformanceFix:snb */ |
Ville Syrjälä | 743b57d | 2014-02-04 21:59:17 +0200 | [diff] [blame] | 6408 | I915_WRITE(_3D_CHICKEN3, |
| 6409 | _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL)); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6410 | |
| 6411 | /* |
Ville Syrjälä | e927ecd | 2014-02-04 21:59:18 +0200 | [diff] [blame] | 6412 | * Bspec says: |
| 6413 | * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and |
| 6414 | * 3DSTATE_SF number of SF output attributes is more than 16." |
| 6415 | */ |
| 6416 | I915_WRITE(_3D_CHICKEN3, |
| 6417 | _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH)); |
| 6418 | |
| 6419 | /* |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6420 | * According to the spec the following bits should be |
| 6421 | * set in order to enable memory self-refresh and fbc: |
| 6422 | * The bit21 and bit22 of 0x42000 |
| 6423 | * The bit21 and bit22 of 0x42004 |
| 6424 | * The bit5 and bit7 of 0x42020 |
| 6425 | * The bit14 of 0x70180 |
| 6426 | * The bit14 of 0x71180 |
Damien Lespiau | 4bb3533 | 2013-06-14 15:23:24 +0100 | [diff] [blame] | 6427 | * |
| 6428 | * WaFbcAsynchFlipDisableFbcQueue:snb |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6429 | */ |
| 6430 | I915_WRITE(ILK_DISPLAY_CHICKEN1, |
| 6431 | I915_READ(ILK_DISPLAY_CHICKEN1) | |
| 6432 | ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS); |
| 6433 | I915_WRITE(ILK_DISPLAY_CHICKEN2, |
| 6434 | I915_READ(ILK_DISPLAY_CHICKEN2) | |
| 6435 | ILK_DPARB_GATE | ILK_VSDPFD_FULL); |
Damien Lespiau | 231e54f | 2012-10-19 17:55:41 +0100 | [diff] [blame] | 6436 | I915_WRITE(ILK_DSPCLK_GATE_D, |
| 6437 | I915_READ(ILK_DSPCLK_GATE_D) | |
| 6438 | ILK_DPARBUNIT_CLOCK_GATE_ENABLE | |
| 6439 | ILK_DPFDUNIT_CLOCK_GATE_ENABLE); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6440 | |
Ville Syrjälä | 0e088b8 | 2013-06-07 10:47:04 +0300 | [diff] [blame] | 6441 | g4x_disable_trickle_feed(dev); |
Ben Widawsky | f8f2ac9 | 2012-10-03 19:34:24 -0700 | [diff] [blame] | 6442 | |
Daniel Vetter | 3107bd4 | 2012-10-31 22:52:31 +0100 | [diff] [blame] | 6443 | cpt_init_clock_gating(dev); |
Daniel Vetter | 1d7aaa0 | 2013-02-09 21:03:42 +0100 | [diff] [blame] | 6444 | |
| 6445 | gen6_check_mch_setup(dev); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6446 | } |
| 6447 | |
| 6448 | static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv) |
| 6449 | { |
| 6450 | uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE); |
| 6451 | |
Ville Syrjälä | 3aad905 | 2014-01-22 21:32:59 +0200 | [diff] [blame] | 6452 | /* |
Ville Syrjälä | 46680e0 | 2014-01-22 21:33:01 +0200 | [diff] [blame] | 6453 | * WaVSThreadDispatchOverride:ivb,vlv |
Ville Syrjälä | 3aad905 | 2014-01-22 21:32:59 +0200 | [diff] [blame] | 6454 | * |
| 6455 | * This actually overrides the dispatch |
| 6456 | * mode for all thread types. |
| 6457 | */ |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6458 | reg &= ~GEN7_FF_SCHED_MASK; |
| 6459 | reg |= GEN7_FF_TS_SCHED_HW; |
| 6460 | reg |= GEN7_FF_VS_SCHED_HW; |
| 6461 | reg |= GEN7_FF_DS_SCHED_HW; |
| 6462 | |
| 6463 | I915_WRITE(GEN7_FF_THREAD_MODE, reg); |
| 6464 | } |
| 6465 | |
Paulo Zanoni | 17a303e | 2012-11-20 15:12:07 -0200 | [diff] [blame] | 6466 | static void lpt_init_clock_gating(struct drm_device *dev) |
| 6467 | { |
| 6468 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 6469 | |
| 6470 | /* |
| 6471 | * TODO: this bit should only be enabled when really needed, then |
| 6472 | * disabled when not needed anymore in order to save power. |
| 6473 | */ |
Ville Syrjälä | c269952 | 2015-08-27 23:55:59 +0300 | [diff] [blame] | 6474 | if (HAS_PCH_LPT_LP(dev)) |
Paulo Zanoni | 17a303e | 2012-11-20 15:12:07 -0200 | [diff] [blame] | 6475 | I915_WRITE(SOUTH_DSPCLK_GATE_D, |
| 6476 | I915_READ(SOUTH_DSPCLK_GATE_D) | |
| 6477 | PCH_LP_PARTITION_LEVEL_DISABLE); |
Paulo Zanoni | 0a790cd | 2013-04-17 18:15:49 -0300 | [diff] [blame] | 6478 | |
| 6479 | /* WADPOClockGatingDisable:hsw */ |
Ville Syrjälä | 36c0d0c | 2015-09-18 20:03:31 +0300 | [diff] [blame] | 6480 | I915_WRITE(TRANS_CHICKEN1(PIPE_A), |
| 6481 | I915_READ(TRANS_CHICKEN1(PIPE_A)) | |
Paulo Zanoni | 0a790cd | 2013-04-17 18:15:49 -0300 | [diff] [blame] | 6482 | TRANS_CHICKEN1_DP0UNIT_GC_DISABLE); |
Paulo Zanoni | 17a303e | 2012-11-20 15:12:07 -0200 | [diff] [blame] | 6483 | } |
| 6484 | |
Imre Deak | 7d708ee | 2013-04-17 14:04:50 +0300 | [diff] [blame] | 6485 | static void lpt_suspend_hw(struct drm_device *dev) |
| 6486 | { |
| 6487 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 6488 | |
Ville Syrjälä | c269952 | 2015-08-27 23:55:59 +0300 | [diff] [blame] | 6489 | if (HAS_PCH_LPT_LP(dev)) { |
Imre Deak | 7d708ee | 2013-04-17 14:04:50 +0300 | [diff] [blame] | 6490 | uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D); |
| 6491 | |
| 6492 | val &= ~PCH_LP_PARTITION_LEVEL_DISABLE; |
| 6493 | I915_WRITE(SOUTH_DSPCLK_GATE_D, val); |
| 6494 | } |
| 6495 | } |
| 6496 | |
Paulo Zanoni | 47c2bd9 | 2014-08-21 17:09:37 -0300 | [diff] [blame] | 6497 | static void broadwell_init_clock_gating(struct drm_device *dev) |
Ben Widawsky | 1020a5c | 2013-11-02 21:07:06 -0700 | [diff] [blame] | 6498 | { |
| 6499 | struct drm_i915_private *dev_priv = dev->dev_private; |
Damien Lespiau | 07d27e2 | 2014-03-03 17:31:46 +0000 | [diff] [blame] | 6500 | enum pipe pipe; |
Ville Syrjälä | 4d487cf | 2015-05-19 20:32:56 +0300 | [diff] [blame] | 6501 | uint32_t misccpctl; |
Ben Widawsky | 1020a5c | 2013-11-02 21:07:06 -0700 | [diff] [blame] | 6502 | |
Ville Syrjälä | 7ad0dba | 2015-05-19 20:32:55 +0300 | [diff] [blame] | 6503 | ilk_init_lp_watermarks(dev); |
Ben Widawsky | 50ed5fb | 2013-11-02 21:07:40 -0700 | [diff] [blame] | 6504 | |
Ben Widawsky | ab57fff | 2013-12-12 15:28:04 -0800 | [diff] [blame] | 6505 | /* WaSwitchSolVfFArbitrationPriority:bdw */ |
Ben Widawsky | 50ed5fb | 2013-11-02 21:07:40 -0700 | [diff] [blame] | 6506 | I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL); |
Ben Widawsky | fe4ab3c | 2013-11-02 21:07:54 -0700 | [diff] [blame] | 6507 | |
Ben Widawsky | ab57fff | 2013-12-12 15:28:04 -0800 | [diff] [blame] | 6508 | /* WaPsrDPAMaskVBlankInSRD:bdw */ |
Ben Widawsky | fe4ab3c | 2013-11-02 21:07:54 -0700 | [diff] [blame] | 6509 | I915_WRITE(CHICKEN_PAR1_1, |
| 6510 | I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD); |
| 6511 | |
Ben Widawsky | ab57fff | 2013-12-12 15:28:04 -0800 | [diff] [blame] | 6512 | /* WaPsrDPRSUnmaskVBlankInSRD:bdw */ |
Damien Lespiau | 055e393 | 2014-08-18 13:49:10 +0100 | [diff] [blame] | 6513 | for_each_pipe(dev_priv, pipe) { |
Damien Lespiau | 07d27e2 | 2014-03-03 17:31:46 +0000 | [diff] [blame] | 6514 | I915_WRITE(CHICKEN_PIPESL_1(pipe), |
Ville Syrjälä | c7c6562 | 2014-03-05 13:05:45 +0200 | [diff] [blame] | 6515 | I915_READ(CHICKEN_PIPESL_1(pipe)) | |
Ville Syrjälä | 8f670bb | 2014-03-05 13:05:47 +0200 | [diff] [blame] | 6516 | BDW_DPRS_MASK_VBLANK_SRD); |
Ben Widawsky | fe4ab3c | 2013-11-02 21:07:54 -0700 | [diff] [blame] | 6517 | } |
Ben Widawsky | 63801f2 | 2013-12-12 17:26:03 -0800 | [diff] [blame] | 6518 | |
Ben Widawsky | ab57fff | 2013-12-12 15:28:04 -0800 | [diff] [blame] | 6519 | /* WaVSRefCountFullforceMissDisable:bdw */ |
| 6520 | /* WaDSRefCountFullforceMissDisable:bdw */ |
| 6521 | I915_WRITE(GEN7_FF_THREAD_MODE, |
| 6522 | I915_READ(GEN7_FF_THREAD_MODE) & |
| 6523 | ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME)); |
Ville Syrjälä | 36075a4 | 2014-02-04 21:59:21 +0200 | [diff] [blame] | 6524 | |
Ville Syrjälä | 295e8bb | 2014-02-27 21:59:01 +0200 | [diff] [blame] | 6525 | I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL, |
| 6526 | _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE)); |
Ville Syrjälä | 4f1ca9e | 2014-02-27 21:59:02 +0200 | [diff] [blame] | 6527 | |
| 6528 | /* WaDisableSDEUnitClockGating:bdw */ |
| 6529 | I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) | |
| 6530 | GEN8_SDEUNIT_CLOCK_GATE_DISABLE); |
Damien Lespiau | 5d70868 | 2014-03-26 18:41:51 +0000 | [diff] [blame] | 6531 | |
Ville Syrjälä | 4d487cf | 2015-05-19 20:32:56 +0300 | [diff] [blame] | 6532 | /* |
| 6533 | * WaProgramL3SqcReg1Default:bdw |
| 6534 | * WaTempDisableDOPClkGating:bdw |
| 6535 | */ |
| 6536 | misccpctl = I915_READ(GEN7_MISCCPCTL); |
| 6537 | I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); |
| 6538 | I915_WRITE(GEN8_L3SQCREG1, BDW_WA_L3SQCREG1_DEFAULT); |
| 6539 | I915_WRITE(GEN7_MISCCPCTL, misccpctl); |
| 6540 | |
Ville Syrjälä | 6d50b06 | 2015-05-19 20:32:57 +0300 | [diff] [blame] | 6541 | /* |
| 6542 | * WaGttCachingOffByDefault:bdw |
| 6543 | * GTT cache may not work with big pages, so if those |
| 6544 | * are ever enabled GTT cache may need to be disabled. |
| 6545 | */ |
| 6546 | I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL); |
| 6547 | |
Paulo Zanoni | 89d6b2b | 2014-08-21 17:09:36 -0300 | [diff] [blame] | 6548 | lpt_init_clock_gating(dev); |
Ben Widawsky | 1020a5c | 2013-11-02 21:07:06 -0700 | [diff] [blame] | 6549 | } |
| 6550 | |
Eugeni Dodonov | cad2a2d | 2012-07-02 11:51:09 -0300 | [diff] [blame] | 6551 | static void haswell_init_clock_gating(struct drm_device *dev) |
| 6552 | { |
| 6553 | struct drm_i915_private *dev_priv = dev->dev_private; |
Eugeni Dodonov | cad2a2d | 2012-07-02 11:51:09 -0300 | [diff] [blame] | 6554 | |
Ville Syrjälä | 017636c | 2013-12-05 15:51:37 +0200 | [diff] [blame] | 6555 | ilk_init_lp_watermarks(dev); |
Eugeni Dodonov | cad2a2d | 2012-07-02 11:51:09 -0300 | [diff] [blame] | 6556 | |
Francisco Jerez | f3fc488 | 2013-10-02 15:53:16 -0700 | [diff] [blame] | 6557 | /* L3 caching of data atomics doesn't work -- disable it. */ |
| 6558 | I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE); |
| 6559 | I915_WRITE(HSW_ROW_CHICKEN3, |
| 6560 | _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE)); |
| 6561 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 6562 | /* This is required by WaCatErrorRejectionIssue:hsw */ |
Eugeni Dodonov | cad2a2d | 2012-07-02 11:51:09 -0300 | [diff] [blame] | 6563 | I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG, |
| 6564 | I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) | |
| 6565 | GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB); |
| 6566 | |
Ville Syrjälä | e36ea7f | 2014-01-22 21:33:00 +0200 | [diff] [blame] | 6567 | /* WaVSRefCountFullforceMissDisable:hsw */ |
| 6568 | I915_WRITE(GEN7_FF_THREAD_MODE, |
| 6569 | I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME); |
Eugeni Dodonov | cad2a2d | 2012-07-02 11:51:09 -0300 | [diff] [blame] | 6570 | |
Akash Goel | 4e04632 | 2014-04-04 17:14:38 +0530 | [diff] [blame] | 6571 | /* WaDisable_RenderCache_OperationalFlush:hsw */ |
| 6572 | I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE)); |
| 6573 | |
Chia-I Wu | fe27c60 | 2014-01-28 13:29:33 +0800 | [diff] [blame] | 6574 | /* enable HiZ Raw Stall Optimization */ |
| 6575 | I915_WRITE(CACHE_MODE_0_GEN7, |
| 6576 | _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE)); |
| 6577 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 6578 | /* WaDisable4x2SubspanOptimization:hsw */ |
Eugeni Dodonov | cad2a2d | 2012-07-02 11:51:09 -0300 | [diff] [blame] | 6579 | I915_WRITE(CACHE_MODE_1, |
| 6580 | _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE)); |
Eugeni Dodonov | 1544d9d | 2012-07-02 11:51:10 -0300 | [diff] [blame] | 6581 | |
Ville Syrjälä | a12c496 | 2014-02-04 21:59:20 +0200 | [diff] [blame] | 6582 | /* |
| 6583 | * BSpec recommends 8x4 when MSAA is used, |
| 6584 | * however in practice 16x4 seems fastest. |
Ville Syrjälä | c5c98a5 | 2014-02-05 12:43:47 +0200 | [diff] [blame] | 6585 | * |
| 6586 | * Note that PS/WM thread counts depend on the WIZ hashing |
| 6587 | * disable bit, which we don't touch here, but it's good |
| 6588 | * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM). |
Ville Syrjälä | a12c496 | 2014-02-04 21:59:20 +0200 | [diff] [blame] | 6589 | */ |
| 6590 | I915_WRITE(GEN7_GT_MODE, |
Damien Lespiau | 9853325 | 2014-12-08 17:33:51 +0000 | [diff] [blame] | 6591 | _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4)); |
Ville Syrjälä | a12c496 | 2014-02-04 21:59:20 +0200 | [diff] [blame] | 6592 | |
Kenneth Graunke | 9441159 | 2014-12-31 16:23:00 -0800 | [diff] [blame] | 6593 | /* WaSampleCChickenBitEnable:hsw */ |
| 6594 | I915_WRITE(HALF_SLICE_CHICKEN3, |
| 6595 | _MASKED_BIT_ENABLE(HSW_SAMPLE_C_PERFORMANCE)); |
| 6596 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 6597 | /* WaSwitchSolVfFArbitrationPriority:hsw */ |
Ben Widawsky | e3dff58 | 2013-03-20 14:49:14 -0700 | [diff] [blame] | 6598 | I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL); |
| 6599 | |
Paulo Zanoni | 90a8864 | 2013-05-03 17:23:45 -0300 | [diff] [blame] | 6600 | /* WaRsPkgCStateDisplayPMReq:hsw */ |
| 6601 | I915_WRITE(CHICKEN_PAR1_1, |
| 6602 | I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES); |
Eugeni Dodonov | 1544d9d | 2012-07-02 11:51:10 -0300 | [diff] [blame] | 6603 | |
Paulo Zanoni | 17a303e | 2012-11-20 15:12:07 -0200 | [diff] [blame] | 6604 | lpt_init_clock_gating(dev); |
Eugeni Dodonov | cad2a2d | 2012-07-02 11:51:09 -0300 | [diff] [blame] | 6605 | } |
| 6606 | |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 6607 | static void ivybridge_init_clock_gating(struct drm_device *dev) |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6608 | { |
| 6609 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ben Widawsky | 2084822 | 2012-05-04 18:58:59 -0700 | [diff] [blame] | 6610 | uint32_t snpcr; |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6611 | |
Ville Syrjälä | 017636c | 2013-12-05 15:51:37 +0200 | [diff] [blame] | 6612 | ilk_init_lp_watermarks(dev); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6613 | |
Damien Lespiau | 231e54f | 2012-10-19 17:55:41 +0100 | [diff] [blame] | 6614 | I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6615 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 6616 | /* WaDisableEarlyCull:ivb */ |
Jesse Barnes | 87f8020 | 2012-10-02 17:43:41 -0500 | [diff] [blame] | 6617 | I915_WRITE(_3D_CHICKEN3, |
| 6618 | _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL)); |
| 6619 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 6620 | /* WaDisableBackToBackFlipFix:ivb */ |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6621 | I915_WRITE(IVB_CHICKEN3, |
| 6622 | CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE | |
| 6623 | CHICKEN3_DGMG_DONE_FIX_DISABLE); |
| 6624 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 6625 | /* WaDisablePSDDualDispatchEnable:ivb */ |
Jesse Barnes | 12f3382 | 2012-10-25 12:15:45 -0700 | [diff] [blame] | 6626 | if (IS_IVB_GT1(dev)) |
| 6627 | I915_WRITE(GEN7_HALF_SLICE_CHICKEN1, |
| 6628 | _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE)); |
Jesse Barnes | 12f3382 | 2012-10-25 12:15:45 -0700 | [diff] [blame] | 6629 | |
Akash Goel | 4e04632 | 2014-04-04 17:14:38 +0530 | [diff] [blame] | 6630 | /* WaDisable_RenderCache_OperationalFlush:ivb */ |
| 6631 | I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE)); |
| 6632 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 6633 | /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */ |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6634 | I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1, |
| 6635 | GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC); |
| 6636 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 6637 | /* WaApplyL3ControlAndL3ChickenMode:ivb */ |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6638 | I915_WRITE(GEN7_L3CNTLREG1, |
| 6639 | GEN7_WA_FOR_GEN7_L3_CONTROL); |
| 6640 | I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER, |
Jesse Barnes | 8ab4397 | 2012-10-25 12:15:42 -0700 | [diff] [blame] | 6641 | GEN7_WA_L3_CHICKEN_MODE); |
| 6642 | if (IS_IVB_GT1(dev)) |
| 6643 | I915_WRITE(GEN7_ROW_CHICKEN2, |
| 6644 | _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE)); |
Ville Syrjälä | 412236c | 2014-01-22 21:32:44 +0200 | [diff] [blame] | 6645 | else { |
| 6646 | /* must write both registers */ |
| 6647 | I915_WRITE(GEN7_ROW_CHICKEN2, |
| 6648 | _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE)); |
Jesse Barnes | 8ab4397 | 2012-10-25 12:15:42 -0700 | [diff] [blame] | 6649 | I915_WRITE(GEN7_ROW_CHICKEN2_GT2, |
| 6650 | _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE)); |
Ville Syrjälä | 412236c | 2014-01-22 21:32:44 +0200 | [diff] [blame] | 6651 | } |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6652 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 6653 | /* WaForceL3Serialization:ivb */ |
Jesse Barnes | 61939d9 | 2012-10-02 17:43:38 -0500 | [diff] [blame] | 6654 | I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) & |
| 6655 | ~L3SQ_URB_READ_CAM_MATCH_DISABLE); |
| 6656 | |
Ville Syrjälä | 1b80a19a | 2014-01-22 21:32:53 +0200 | [diff] [blame] | 6657 | /* |
Jesse Barnes | 0f846f8 | 2012-06-14 11:04:47 -0700 | [diff] [blame] | 6658 | * According to the spec, bit 13 (RCZUNIT) must be set on IVB. |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 6659 | * This implements the WaDisableRCZUnitClockGating:ivb workaround. |
Jesse Barnes | 0f846f8 | 2012-06-14 11:04:47 -0700 | [diff] [blame] | 6660 | */ |
| 6661 | I915_WRITE(GEN6_UCGCTL2, |
Ville Syrjälä | 28acf3b | 2014-01-22 21:32:48 +0200 | [diff] [blame] | 6662 | GEN6_RCZUNIT_CLOCK_GATE_DISABLE); |
Jesse Barnes | 0f846f8 | 2012-06-14 11:04:47 -0700 | [diff] [blame] | 6663 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 6664 | /* This is required by WaCatErrorRejectionIssue:ivb */ |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6665 | I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG, |
| 6666 | I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) | |
| 6667 | GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB); |
| 6668 | |
Ville Syrjälä | 0e088b8 | 2013-06-07 10:47:04 +0300 | [diff] [blame] | 6669 | g4x_disable_trickle_feed(dev); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6670 | |
| 6671 | gen7_setup_fixed_func_scheduler(dev_priv); |
Daniel Vetter | 97e1930 | 2012-04-24 16:00:21 +0200 | [diff] [blame] | 6672 | |
Chris Wilson | 2272134 | 2014-03-04 09:41:43 +0000 | [diff] [blame] | 6673 | if (0) { /* causes HiZ corruption on ivb:gt1 */ |
| 6674 | /* enable HiZ Raw Stall Optimization */ |
| 6675 | I915_WRITE(CACHE_MODE_0_GEN7, |
| 6676 | _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE)); |
| 6677 | } |
Chia-I Wu | 116f2b6 | 2014-01-28 13:29:34 +0800 | [diff] [blame] | 6678 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 6679 | /* WaDisable4x2SubspanOptimization:ivb */ |
Daniel Vetter | 97e1930 | 2012-04-24 16:00:21 +0200 | [diff] [blame] | 6680 | I915_WRITE(CACHE_MODE_1, |
| 6681 | _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE)); |
Ben Widawsky | 2084822 | 2012-05-04 18:58:59 -0700 | [diff] [blame] | 6682 | |
Ville Syrjälä | a607c1a | 2014-02-04 21:59:19 +0200 | [diff] [blame] | 6683 | /* |
| 6684 | * BSpec recommends 8x4 when MSAA is used, |
| 6685 | * however in practice 16x4 seems fastest. |
Ville Syrjälä | c5c98a5 | 2014-02-05 12:43:47 +0200 | [diff] [blame] | 6686 | * |
| 6687 | * Note that PS/WM thread counts depend on the WIZ hashing |
| 6688 | * disable bit, which we don't touch here, but it's good |
| 6689 | * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM). |
Ville Syrjälä | a607c1a | 2014-02-04 21:59:19 +0200 | [diff] [blame] | 6690 | */ |
| 6691 | I915_WRITE(GEN7_GT_MODE, |
Damien Lespiau | 9853325 | 2014-12-08 17:33:51 +0000 | [diff] [blame] | 6692 | _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4)); |
Ville Syrjälä | a607c1a | 2014-02-04 21:59:19 +0200 | [diff] [blame] | 6693 | |
Ben Widawsky | 2084822 | 2012-05-04 18:58:59 -0700 | [diff] [blame] | 6694 | snpcr = I915_READ(GEN6_MBCUNIT_SNPCR); |
| 6695 | snpcr &= ~GEN6_MBC_SNPCR_MASK; |
| 6696 | snpcr |= GEN6_MBC_SNPCR_MED; |
| 6697 | I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr); |
Daniel Vetter | 3107bd4 | 2012-10-31 22:52:31 +0100 | [diff] [blame] | 6698 | |
Ben Widawsky | ab5c608 | 2013-04-05 13:12:41 -0700 | [diff] [blame] | 6699 | if (!HAS_PCH_NOP(dev)) |
| 6700 | cpt_init_clock_gating(dev); |
Daniel Vetter | 1d7aaa0 | 2013-02-09 21:03:42 +0100 | [diff] [blame] | 6701 | |
| 6702 | gen6_check_mch_setup(dev); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6703 | } |
| 6704 | |
Ville Syrjälä | c6beb13 | 2015-03-05 21:19:48 +0200 | [diff] [blame] | 6705 | static void vlv_init_display_clock_gating(struct drm_i915_private *dev_priv) |
| 6706 | { |
| 6707 | I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE); |
| 6708 | |
| 6709 | /* |
| 6710 | * Disable trickle feed and enable pnd deadline calculation |
| 6711 | */ |
| 6712 | I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE); |
| 6713 | I915_WRITE(CBR1_VLV, 0); |
| 6714 | } |
| 6715 | |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 6716 | static void valleyview_init_clock_gating(struct drm_device *dev) |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6717 | { |
| 6718 | struct drm_i915_private *dev_priv = dev->dev_private; |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6719 | |
Ville Syrjälä | c6beb13 | 2015-03-05 21:19:48 +0200 | [diff] [blame] | 6720 | vlv_init_display_clock_gating(dev_priv); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6721 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 6722 | /* WaDisableEarlyCull:vlv */ |
Jesse Barnes | 87f8020 | 2012-10-02 17:43:41 -0500 | [diff] [blame] | 6723 | I915_WRITE(_3D_CHICKEN3, |
| 6724 | _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL)); |
| 6725 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 6726 | /* WaDisableBackToBackFlipFix:vlv */ |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6727 | I915_WRITE(IVB_CHICKEN3, |
| 6728 | CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE | |
| 6729 | CHICKEN3_DGMG_DONE_FIX_DISABLE); |
| 6730 | |
Ville Syrjälä | fad7d36 | 2014-01-22 21:32:39 +0200 | [diff] [blame] | 6731 | /* WaPsdDispatchEnable:vlv */ |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 6732 | /* WaDisablePSDDualDispatchEnable:vlv */ |
Jesse Barnes | 12f3382 | 2012-10-25 12:15:45 -0700 | [diff] [blame] | 6733 | I915_WRITE(GEN7_HALF_SLICE_CHICKEN1, |
Jesse Barnes | d3bc030 | 2013-03-08 10:45:51 -0800 | [diff] [blame] | 6734 | _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP | |
| 6735 | GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE)); |
Jesse Barnes | 12f3382 | 2012-10-25 12:15:45 -0700 | [diff] [blame] | 6736 | |
Akash Goel | 4e04632 | 2014-04-04 17:14:38 +0530 | [diff] [blame] | 6737 | /* WaDisable_RenderCache_OperationalFlush:vlv */ |
| 6738 | I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE)); |
| 6739 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 6740 | /* WaForceL3Serialization:vlv */ |
Jesse Barnes | 61939d9 | 2012-10-02 17:43:38 -0500 | [diff] [blame] | 6741 | I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) & |
| 6742 | ~L3SQ_URB_READ_CAM_MATCH_DISABLE); |
| 6743 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 6744 | /* WaDisableDopClockGating:vlv */ |
Jesse Barnes | 8ab4397 | 2012-10-25 12:15:42 -0700 | [diff] [blame] | 6745 | I915_WRITE(GEN7_ROW_CHICKEN2, |
| 6746 | _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE)); |
| 6747 | |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 6748 | /* This is required by WaCatErrorRejectionIssue:vlv */ |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6749 | I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG, |
| 6750 | I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) | |
| 6751 | GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB); |
| 6752 | |
Ville Syrjälä | 46680e0 | 2014-01-22 21:33:01 +0200 | [diff] [blame] | 6753 | gen7_setup_fixed_func_scheduler(dev_priv); |
| 6754 | |
Ville Syrjälä | 3c0edae | 2014-01-22 21:32:56 +0200 | [diff] [blame] | 6755 | /* |
Jesse Barnes | 0f846f8 | 2012-06-14 11:04:47 -0700 | [diff] [blame] | 6756 | * According to the spec, bit 13 (RCZUNIT) must be set on IVB. |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 6757 | * This implements the WaDisableRCZUnitClockGating:vlv workaround. |
Jesse Barnes | 0f846f8 | 2012-06-14 11:04:47 -0700 | [diff] [blame] | 6758 | */ |
| 6759 | I915_WRITE(GEN6_UCGCTL2, |
Ville Syrjälä | 3c0edae | 2014-01-22 21:32:56 +0200 | [diff] [blame] | 6760 | GEN6_RCZUNIT_CLOCK_GATE_DISABLE); |
Jesse Barnes | 0f846f8 | 2012-06-14 11:04:47 -0700 | [diff] [blame] | 6761 | |
Akash Goel | c98f506 | 2014-03-24 23:00:07 +0530 | [diff] [blame] | 6762 | /* WaDisableL3Bank2xClockGate:vlv |
| 6763 | * Disabling L3 clock gating- MMIO 940c[25] = 1 |
| 6764 | * Set bit 25, to disable L3_BANK_2x_CLK_GATING */ |
| 6765 | I915_WRITE(GEN7_UCGCTL4, |
| 6766 | I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE); |
Jesse Barnes | e3f33d4 | 2012-06-14 11:04:50 -0700 | [diff] [blame] | 6767 | |
Ville Syrjälä | afd58e7 | 2014-01-22 21:33:03 +0200 | [diff] [blame] | 6768 | /* |
| 6769 | * BSpec says this must be set, even though |
| 6770 | * WaDisable4x2SubspanOptimization isn't listed for VLV. |
| 6771 | */ |
Daniel Vetter | 6b26c86 | 2012-04-24 14:04:12 +0200 | [diff] [blame] | 6772 | I915_WRITE(CACHE_MODE_1, |
| 6773 | _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE)); |
Jesse Barnes | 7983117 | 2012-06-20 10:53:12 -0700 | [diff] [blame] | 6774 | |
| 6775 | /* |
Ville Syrjälä | da2518f | 2015-01-21 19:38:01 +0200 | [diff] [blame] | 6776 | * BSpec recommends 8x4 when MSAA is used, |
| 6777 | * however in practice 16x4 seems fastest. |
| 6778 | * |
| 6779 | * Note that PS/WM thread counts depend on the WIZ hashing |
| 6780 | * disable bit, which we don't touch here, but it's good |
| 6781 | * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM). |
| 6782 | */ |
| 6783 | I915_WRITE(GEN7_GT_MODE, |
| 6784 | _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4)); |
| 6785 | |
| 6786 | /* |
Ville Syrjälä | 031994e | 2014-01-22 21:32:46 +0200 | [diff] [blame] | 6787 | * WaIncreaseL3CreditsForVLVB0:vlv |
| 6788 | * This is the hardware default actually. |
| 6789 | */ |
| 6790 | I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE); |
| 6791 | |
| 6792 | /* |
Damien Lespiau | ecdb4eb7 | 2013-05-03 18:48:10 +0100 | [diff] [blame] | 6793 | * WaDisableVLVClockGating_VBIIssue:vlv |
Jesse Barnes | 2d80957 | 2012-10-25 12:15:44 -0700 | [diff] [blame] | 6794 | * Disable clock gating on th GCFG unit to prevent a delay |
| 6795 | * in the reporting of vblank events. |
| 6796 | */ |
Ville Syrjälä | 7a0d1ee | 2014-01-22 21:33:04 +0200 | [diff] [blame] | 6797 | I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6798 | } |
| 6799 | |
Ville Syrjälä | a4565da | 2014-04-09 13:28:10 +0300 | [diff] [blame] | 6800 | static void cherryview_init_clock_gating(struct drm_device *dev) |
| 6801 | { |
| 6802 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 6803 | |
Ville Syrjälä | c6beb13 | 2015-03-05 21:19:48 +0200 | [diff] [blame] | 6804 | vlv_init_display_clock_gating(dev_priv); |
Ville Syrjälä | dd811e7 | 2014-04-09 13:28:33 +0300 | [diff] [blame] | 6805 | |
Ville Syrjälä | 232ce33 | 2014-04-09 13:28:35 +0300 | [diff] [blame] | 6806 | /* WaVSRefCountFullforceMissDisable:chv */ |
| 6807 | /* WaDSRefCountFullforceMissDisable:chv */ |
| 6808 | I915_WRITE(GEN7_FF_THREAD_MODE, |
| 6809 | I915_READ(GEN7_FF_THREAD_MODE) & |
| 6810 | ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME)); |
Ville Syrjälä | acea6f9 | 2014-04-09 13:28:36 +0300 | [diff] [blame] | 6811 | |
| 6812 | /* WaDisableSemaphoreAndSyncFlipWait:chv */ |
| 6813 | I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL, |
| 6814 | _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE)); |
Ville Syrjälä | 0846697 | 2014-04-09 13:28:37 +0300 | [diff] [blame] | 6815 | |
| 6816 | /* WaDisableCSUnitClockGating:chv */ |
| 6817 | I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) | |
| 6818 | GEN6_CSUNIT_CLOCK_GATE_DISABLE); |
Ville Syrjälä | c631780 | 2014-04-09 13:28:38 +0300 | [diff] [blame] | 6819 | |
| 6820 | /* WaDisableSDEUnitClockGating:chv */ |
| 6821 | I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) | |
| 6822 | GEN8_SDEUNIT_CLOCK_GATE_DISABLE); |
Ville Syrjälä | 6d50b06 | 2015-05-19 20:32:57 +0300 | [diff] [blame] | 6823 | |
| 6824 | /* |
| 6825 | * GTT cache may not work with big pages, so if those |
| 6826 | * are ever enabled GTT cache may need to be disabled. |
| 6827 | */ |
| 6828 | I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL); |
Ville Syrjälä | a4565da | 2014-04-09 13:28:10 +0300 | [diff] [blame] | 6829 | } |
| 6830 | |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 6831 | static void g4x_init_clock_gating(struct drm_device *dev) |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6832 | { |
| 6833 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 6834 | uint32_t dspclk_gate; |
| 6835 | |
| 6836 | I915_WRITE(RENCLK_GATE_D1, 0); |
| 6837 | I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE | |
| 6838 | GS_UNIT_CLOCK_GATE_DISABLE | |
| 6839 | CL_UNIT_CLOCK_GATE_DISABLE); |
| 6840 | I915_WRITE(RAMCLK_GATE_D, 0); |
| 6841 | dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE | |
| 6842 | OVRUNIT_CLOCK_GATE_DISABLE | |
| 6843 | OVCUNIT_CLOCK_GATE_DISABLE; |
| 6844 | if (IS_GM45(dev)) |
| 6845 | dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE; |
| 6846 | I915_WRITE(DSPCLK_GATE_D, dspclk_gate); |
Daniel Vetter | 4358a37 | 2012-10-18 11:49:51 +0200 | [diff] [blame] | 6847 | |
| 6848 | /* WaDisableRenderCachePipelinedFlush */ |
| 6849 | I915_WRITE(CACHE_MODE_0, |
| 6850 | _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE)); |
Ville Syrjälä | de1aa62 | 2013-06-07 10:47:01 +0300 | [diff] [blame] | 6851 | |
Akash Goel | 4e04632 | 2014-04-04 17:14:38 +0530 | [diff] [blame] | 6852 | /* WaDisable_RenderCache_OperationalFlush:g4x */ |
| 6853 | I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE)); |
| 6854 | |
Ville Syrjälä | 0e088b8 | 2013-06-07 10:47:04 +0300 | [diff] [blame] | 6855 | g4x_disable_trickle_feed(dev); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6856 | } |
| 6857 | |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 6858 | static void crestline_init_clock_gating(struct drm_device *dev) |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6859 | { |
| 6860 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 6861 | |
| 6862 | I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE); |
| 6863 | I915_WRITE(RENCLK_GATE_D2, 0); |
| 6864 | I915_WRITE(DSPCLK_GATE_D, 0); |
| 6865 | I915_WRITE(RAMCLK_GATE_D, 0); |
| 6866 | I915_WRITE16(DEUC, 0); |
Ville Syrjälä | 20f9496 | 2013-06-07 10:47:02 +0300 | [diff] [blame] | 6867 | I915_WRITE(MI_ARB_STATE, |
| 6868 | _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE)); |
Akash Goel | 4e04632 | 2014-04-04 17:14:38 +0530 | [diff] [blame] | 6869 | |
| 6870 | /* WaDisable_RenderCache_OperationalFlush:gen4 */ |
| 6871 | I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE)); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6872 | } |
| 6873 | |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 6874 | static void broadwater_init_clock_gating(struct drm_device *dev) |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6875 | { |
| 6876 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 6877 | |
| 6878 | I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE | |
| 6879 | I965_RCC_CLOCK_GATE_DISABLE | |
| 6880 | I965_RCPB_CLOCK_GATE_DISABLE | |
| 6881 | I965_ISC_CLOCK_GATE_DISABLE | |
| 6882 | I965_FBC_CLOCK_GATE_DISABLE); |
| 6883 | I915_WRITE(RENCLK_GATE_D2, 0); |
Ville Syrjälä | 20f9496 | 2013-06-07 10:47:02 +0300 | [diff] [blame] | 6884 | I915_WRITE(MI_ARB_STATE, |
| 6885 | _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE)); |
Akash Goel | 4e04632 | 2014-04-04 17:14:38 +0530 | [diff] [blame] | 6886 | |
| 6887 | /* WaDisable_RenderCache_OperationalFlush:gen4 */ |
| 6888 | I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE)); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6889 | } |
| 6890 | |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 6891 | static void gen3_init_clock_gating(struct drm_device *dev) |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6892 | { |
| 6893 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 6894 | u32 dstate = I915_READ(D_STATE); |
| 6895 | |
| 6896 | dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING | |
| 6897 | DSTATE_DOT_CLOCK_GATING; |
| 6898 | I915_WRITE(D_STATE, dstate); |
Chris Wilson | 13a86b8 | 2012-04-24 14:51:43 +0100 | [diff] [blame] | 6899 | |
| 6900 | if (IS_PINEVIEW(dev)) |
| 6901 | I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY)); |
Daniel Vetter | 974a3b0 | 2012-09-09 11:54:16 +0200 | [diff] [blame] | 6902 | |
| 6903 | /* IIR "flip pending" means done if this bit is set */ |
| 6904 | I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE)); |
Ville Syrjälä | 12fabbcb9 | 2014-02-25 15:13:38 +0200 | [diff] [blame] | 6905 | |
| 6906 | /* interrupts should cause a wake up from C3 */ |
Ville Syrjälä | 3299254 | 2014-02-25 15:13:39 +0200 | [diff] [blame] | 6907 | I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN)); |
Ville Syrjälä | dbb4274 | 2014-02-25 15:13:41 +0200 | [diff] [blame] | 6908 | |
| 6909 | /* On GEN3 we really need to make sure the ARB C3 LP bit is set */ |
| 6910 | I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE)); |
Ville Syrjälä | 1038392 | 2014-08-15 01:21:54 +0300 | [diff] [blame] | 6911 | |
| 6912 | I915_WRITE(MI_ARB_STATE, |
| 6913 | _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE)); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6914 | } |
| 6915 | |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 6916 | static void i85x_init_clock_gating(struct drm_device *dev) |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6917 | { |
| 6918 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 6919 | |
| 6920 | I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE); |
Ville Syrjälä | 54e472a | 2014-02-25 15:13:40 +0200 | [diff] [blame] | 6921 | |
| 6922 | /* interrupts should cause a wake up from C3 */ |
| 6923 | I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) | |
| 6924 | _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE)); |
Ville Syrjälä | 1038392 | 2014-08-15 01:21:54 +0300 | [diff] [blame] | 6925 | |
| 6926 | I915_WRITE(MEM_MODE, |
| 6927 | _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE)); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6928 | } |
| 6929 | |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 6930 | static void i830_init_clock_gating(struct drm_device *dev) |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6931 | { |
| 6932 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 6933 | |
| 6934 | I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE); |
Ville Syrjälä | 1038392 | 2014-08-15 01:21:54 +0300 | [diff] [blame] | 6935 | |
| 6936 | I915_WRITE(MEM_MODE, |
| 6937 | _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) | |
| 6938 | _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE)); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6939 | } |
| 6940 | |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6941 | void intel_init_clock_gating(struct drm_device *dev) |
| 6942 | { |
| 6943 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 6944 | |
Damien Lespiau | c57e355 | 2015-02-09 19:33:05 +0000 | [diff] [blame] | 6945 | if (dev_priv->display.init_clock_gating) |
| 6946 | dev_priv->display.init_clock_gating(dev); |
Eugeni Dodonov | 6f1d69b | 2012-04-18 15:29:25 -0300 | [diff] [blame] | 6947 | } |
| 6948 | |
Imre Deak | 7d708ee | 2013-04-17 14:04:50 +0300 | [diff] [blame] | 6949 | void intel_suspend_hw(struct drm_device *dev) |
| 6950 | { |
| 6951 | if (HAS_PCH_LPT(dev)) |
| 6952 | lpt_suspend_hw(dev); |
| 6953 | } |
| 6954 | |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 6955 | /* Set up chip specific power management-related functions */ |
| 6956 | void intel_init_pm(struct drm_device *dev) |
| 6957 | { |
| 6958 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 6959 | |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 6960 | intel_fbc_init(dev_priv); |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 6961 | |
Daniel Vetter | c921aba | 2012-04-26 23:28:17 +0200 | [diff] [blame] | 6962 | /* For cxsr */ |
| 6963 | if (IS_PINEVIEW(dev)) |
| 6964 | i915_pineview_get_mem_freq(dev); |
| 6965 | else if (IS_GEN5(dev)) |
| 6966 | i915_ironlake_get_mem_freq(dev); |
| 6967 | |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 6968 | /* For FIFO watermark updates */ |
Damien Lespiau | f5ed50c | 2014-11-13 17:51:52 +0000 | [diff] [blame] | 6969 | if (INTEL_INFO(dev)->gen >= 9) { |
Pradeep Bhat | 2af30a5 | 2014-11-04 17:06:38 +0000 | [diff] [blame] | 6970 | skl_setup_wm_latency(dev); |
| 6971 | |
Imre Deak | a82abe4 | 2015-03-27 14:00:04 +0200 | [diff] [blame] | 6972 | if (IS_BROXTON(dev)) |
| 6973 | dev_priv->display.init_clock_gating = |
| 6974 | bxt_init_clock_gating; |
Pradeep Bhat | 2d41c0b | 2014-11-04 17:06:42 +0000 | [diff] [blame] | 6975 | dev_priv->display.update_wm = skl_update_wm; |
Damien Lespiau | c83155a | 2014-03-28 00:18:35 +0530 | [diff] [blame] | 6976 | } else if (HAS_PCH_SPLIT(dev)) { |
Damien Lespiau | fa50ad6 | 2014-03-17 18:01:16 +0000 | [diff] [blame] | 6977 | ilk_setup_wm_latency(dev); |
Ville Syrjälä | 53615a5 | 2013-08-01 16:18:50 +0300 | [diff] [blame] | 6978 | |
Ville Syrjälä | bd60254 | 2014-01-07 16:14:10 +0200 | [diff] [blame] | 6979 | if ((IS_GEN5(dev) && dev_priv->wm.pri_latency[1] && |
| 6980 | dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) || |
| 6981 | (!IS_GEN5(dev) && dev_priv->wm.pri_latency[0] && |
| 6982 | dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) { |
| 6983 | dev_priv->display.update_wm = ilk_update_wm; |
Matt Roper | 86c8bbb | 2015-09-24 15:53:16 -0700 | [diff] [blame] | 6984 | dev_priv->display.compute_pipe_wm = ilk_compute_pipe_wm; |
Ville Syrjälä | bd60254 | 2014-01-07 16:14:10 +0200 | [diff] [blame] | 6985 | } else { |
| 6986 | DRM_DEBUG_KMS("Failed to read display plane latency. " |
| 6987 | "Disable CxSR\n"); |
| 6988 | } |
| 6989 | |
| 6990 | if (IS_GEN5(dev)) |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 6991 | dev_priv->display.init_clock_gating = ironlake_init_clock_gating; |
Ville Syrjälä | bd60254 | 2014-01-07 16:14:10 +0200 | [diff] [blame] | 6992 | else if (IS_GEN6(dev)) |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 6993 | dev_priv->display.init_clock_gating = gen6_init_clock_gating; |
Ville Syrjälä | bd60254 | 2014-01-07 16:14:10 +0200 | [diff] [blame] | 6994 | else if (IS_IVYBRIDGE(dev)) |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 6995 | dev_priv->display.init_clock_gating = ivybridge_init_clock_gating; |
Ville Syrjälä | bd60254 | 2014-01-07 16:14:10 +0200 | [diff] [blame] | 6996 | else if (IS_HASWELL(dev)) |
Eugeni Dodonov | cad2a2d | 2012-07-02 11:51:09 -0300 | [diff] [blame] | 6997 | dev_priv->display.init_clock_gating = haswell_init_clock_gating; |
Ville Syrjälä | bd60254 | 2014-01-07 16:14:10 +0200 | [diff] [blame] | 6998 | else if (INTEL_INFO(dev)->gen == 8) |
Paulo Zanoni | 47c2bd9 | 2014-08-21 17:09:37 -0300 | [diff] [blame] | 6999 | dev_priv->display.init_clock_gating = broadwell_init_clock_gating; |
Ville Syrjälä | a4565da | 2014-04-09 13:28:10 +0300 | [diff] [blame] | 7000 | } else if (IS_CHERRYVIEW(dev)) { |
Ville Syrjälä | 262cd2e | 2015-06-24 22:00:04 +0300 | [diff] [blame] | 7001 | vlv_setup_wm_latency(dev); |
| 7002 | |
| 7003 | dev_priv->display.update_wm = vlv_update_wm; |
Ville Syrjälä | a4565da | 2014-04-09 13:28:10 +0300 | [diff] [blame] | 7004 | dev_priv->display.init_clock_gating = |
| 7005 | cherryview_init_clock_gating; |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 7006 | } else if (IS_VALLEYVIEW(dev)) { |
Ville Syrjälä | 26e1fe4 | 2015-06-24 22:00:06 +0300 | [diff] [blame] | 7007 | vlv_setup_wm_latency(dev); |
| 7008 | |
| 7009 | dev_priv->display.update_wm = vlv_update_wm; |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 7010 | dev_priv->display.init_clock_gating = |
| 7011 | valleyview_init_clock_gating; |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 7012 | } else if (IS_PINEVIEW(dev)) { |
| 7013 | if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev), |
| 7014 | dev_priv->is_ddr3, |
| 7015 | dev_priv->fsb_freq, |
| 7016 | dev_priv->mem_freq)) { |
| 7017 | DRM_INFO("failed to find known CxSR latency " |
| 7018 | "(found ddr%s fsb freq %d, mem freq %d), " |
| 7019 | "disabling CxSR\n", |
| 7020 | (dev_priv->is_ddr3 == 1) ? "3" : "2", |
| 7021 | dev_priv->fsb_freq, dev_priv->mem_freq); |
| 7022 | /* Disable CxSR and never update its watermark again */ |
Imre Deak | 5209b1f | 2014-07-01 12:36:17 +0300 | [diff] [blame] | 7023 | intel_set_memory_cxsr(dev_priv, false); |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 7024 | dev_priv->display.update_wm = NULL; |
| 7025 | } else |
| 7026 | dev_priv->display.update_wm = pineview_update_wm; |
| 7027 | dev_priv->display.init_clock_gating = gen3_init_clock_gating; |
| 7028 | } else if (IS_G4X(dev)) { |
| 7029 | dev_priv->display.update_wm = g4x_update_wm; |
| 7030 | dev_priv->display.init_clock_gating = g4x_init_clock_gating; |
| 7031 | } else if (IS_GEN4(dev)) { |
| 7032 | dev_priv->display.update_wm = i965_update_wm; |
| 7033 | if (IS_CRESTLINE(dev)) |
| 7034 | dev_priv->display.init_clock_gating = crestline_init_clock_gating; |
| 7035 | else if (IS_BROADWATER(dev)) |
| 7036 | dev_priv->display.init_clock_gating = broadwater_init_clock_gating; |
| 7037 | } else if (IS_GEN3(dev)) { |
| 7038 | dev_priv->display.update_wm = i9xx_update_wm; |
| 7039 | dev_priv->display.get_fifo_size = i9xx_get_fifo_size; |
| 7040 | dev_priv->display.init_clock_gating = gen3_init_clock_gating; |
Daniel Vetter | feb56b9 | 2013-12-14 20:38:30 -0200 | [diff] [blame] | 7041 | } else if (IS_GEN2(dev)) { |
| 7042 | if (INTEL_INFO(dev)->num_pipes == 1) { |
| 7043 | dev_priv->display.update_wm = i845_update_wm; |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 7044 | dev_priv->display.get_fifo_size = i845_get_fifo_size; |
Daniel Vetter | feb56b9 | 2013-12-14 20:38:30 -0200 | [diff] [blame] | 7045 | } else { |
| 7046 | dev_priv->display.update_wm = i9xx_update_wm; |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 7047 | dev_priv->display.get_fifo_size = i830_get_fifo_size; |
Daniel Vetter | feb56b9 | 2013-12-14 20:38:30 -0200 | [diff] [blame] | 7048 | } |
| 7049 | |
| 7050 | if (IS_I85X(dev) || IS_I865G(dev)) |
| 7051 | dev_priv->display.init_clock_gating = i85x_init_clock_gating; |
| 7052 | else |
| 7053 | dev_priv->display.init_clock_gating = i830_init_clock_gating; |
| 7054 | } else { |
| 7055 | DRM_ERROR("unexpected fall-through in intel_init_pm\n"); |
Eugeni Dodonov | 1fa6110 | 2012-04-18 15:29:26 -0300 | [diff] [blame] | 7056 | } |
| 7057 | } |
| 7058 | |
Tom O'Rourke | 151a49d | 2014-11-13 18:50:10 -0800 | [diff] [blame] | 7059 | int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val) |
Ben Widawsky | 42c0526 | 2012-09-26 10:34:00 -0700 | [diff] [blame] | 7060 | { |
Jesse Barnes | 4fc688c | 2012-11-02 11:14:01 -0700 | [diff] [blame] | 7061 | WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock)); |
Ben Widawsky | 42c0526 | 2012-09-26 10:34:00 -0700 | [diff] [blame] | 7062 | |
| 7063 | if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) { |
| 7064 | DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n"); |
| 7065 | return -EAGAIN; |
| 7066 | } |
| 7067 | |
| 7068 | I915_WRITE(GEN6_PCODE_DATA, *val); |
Damien Lespiau | dddab34 | 2014-11-13 17:51:50 +0000 | [diff] [blame] | 7069 | I915_WRITE(GEN6_PCODE_DATA1, 0); |
Ben Widawsky | 42c0526 | 2012-09-26 10:34:00 -0700 | [diff] [blame] | 7070 | I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox); |
| 7071 | |
| 7072 | if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0, |
| 7073 | 500)) { |
| 7074 | DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox); |
| 7075 | return -ETIMEDOUT; |
| 7076 | } |
| 7077 | |
| 7078 | *val = I915_READ(GEN6_PCODE_DATA); |
| 7079 | I915_WRITE(GEN6_PCODE_DATA, 0); |
| 7080 | |
| 7081 | return 0; |
| 7082 | } |
| 7083 | |
Tom O'Rourke | 151a49d | 2014-11-13 18:50:10 -0800 | [diff] [blame] | 7084 | int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val) |
Ben Widawsky | 42c0526 | 2012-09-26 10:34:00 -0700 | [diff] [blame] | 7085 | { |
Jesse Barnes | 4fc688c | 2012-11-02 11:14:01 -0700 | [diff] [blame] | 7086 | WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock)); |
Ben Widawsky | 42c0526 | 2012-09-26 10:34:00 -0700 | [diff] [blame] | 7087 | |
| 7088 | if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) { |
| 7089 | DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n"); |
| 7090 | return -EAGAIN; |
| 7091 | } |
| 7092 | |
| 7093 | I915_WRITE(GEN6_PCODE_DATA, val); |
| 7094 | I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox); |
| 7095 | |
| 7096 | if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0, |
| 7097 | 500)) { |
| 7098 | DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox); |
| 7099 | return -ETIMEDOUT; |
| 7100 | } |
| 7101 | |
| 7102 | I915_WRITE(GEN6_PCODE_DATA, 0); |
| 7103 | |
| 7104 | return 0; |
| 7105 | } |
Jesse Barnes | a0e4e19 | 2013-04-02 11:23:05 -0700 | [diff] [blame] | 7106 | |
Ville Syrjälä | dd06f88 | 2014-11-10 22:55:12 +0200 | [diff] [blame] | 7107 | static int vlv_gpu_freq_div(unsigned int czclk_freq) |
Jesse Barnes | 855ba3b | 2013-04-17 15:54:57 -0700 | [diff] [blame] | 7108 | { |
Ville Syrjälä | dd06f88 | 2014-11-10 22:55:12 +0200 | [diff] [blame] | 7109 | switch (czclk_freq) { |
| 7110 | case 200: |
| 7111 | return 10; |
| 7112 | case 267: |
| 7113 | return 12; |
| 7114 | case 320: |
| 7115 | case 333: |
Ville Syrjälä | dd06f88 | 2014-11-10 22:55:12 +0200 | [diff] [blame] | 7116 | return 16; |
Ville Syrjälä | ab3fb15 | 2014-11-10 22:55:15 +0200 | [diff] [blame] | 7117 | case 400: |
| 7118 | return 20; |
Jesse Barnes | 855ba3b | 2013-04-17 15:54:57 -0700 | [diff] [blame] | 7119 | default: |
| 7120 | return -1; |
| 7121 | } |
Ville Syrjälä | dd06f88 | 2014-11-10 22:55:12 +0200 | [diff] [blame] | 7122 | } |
Jesse Barnes | 855ba3b | 2013-04-17 15:54:57 -0700 | [diff] [blame] | 7123 | |
Ville Syrjälä | dd06f88 | 2014-11-10 22:55:12 +0200 | [diff] [blame] | 7124 | static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val) |
| 7125 | { |
Ville Syrjälä | bfa7df0 | 2015-09-24 23:29:18 +0300 | [diff] [blame] | 7126 | int div, czclk_freq = DIV_ROUND_CLOSEST(dev_priv->czclk_freq, 1000); |
Ville Syrjälä | dd06f88 | 2014-11-10 22:55:12 +0200 | [diff] [blame] | 7127 | |
| 7128 | div = vlv_gpu_freq_div(czclk_freq); |
| 7129 | if (div < 0) |
| 7130 | return div; |
| 7131 | |
| 7132 | return DIV_ROUND_CLOSEST(czclk_freq * (val + 6 - 0xbd), div); |
Jesse Barnes | 855ba3b | 2013-04-17 15:54:57 -0700 | [diff] [blame] | 7133 | } |
| 7134 | |
Fengguang Wu | b55dd64 | 2014-07-12 11:21:39 +0200 | [diff] [blame] | 7135 | static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val) |
Jesse Barnes | 855ba3b | 2013-04-17 15:54:57 -0700 | [diff] [blame] | 7136 | { |
Ville Syrjälä | bfa7df0 | 2015-09-24 23:29:18 +0300 | [diff] [blame] | 7137 | int mul, czclk_freq = DIV_ROUND_CLOSEST(dev_priv->czclk_freq, 1000); |
Jesse Barnes | 855ba3b | 2013-04-17 15:54:57 -0700 | [diff] [blame] | 7138 | |
Ville Syrjälä | dd06f88 | 2014-11-10 22:55:12 +0200 | [diff] [blame] | 7139 | mul = vlv_gpu_freq_div(czclk_freq); |
| 7140 | if (mul < 0) |
| 7141 | return mul; |
Jesse Barnes | 855ba3b | 2013-04-17 15:54:57 -0700 | [diff] [blame] | 7142 | |
Ville Syrjälä | dd06f88 | 2014-11-10 22:55:12 +0200 | [diff] [blame] | 7143 | return DIV_ROUND_CLOSEST(mul * val, czclk_freq) + 0xbd - 6; |
Jesse Barnes | 855ba3b | 2013-04-17 15:54:57 -0700 | [diff] [blame] | 7144 | } |
| 7145 | |
Fengguang Wu | b55dd64 | 2014-07-12 11:21:39 +0200 | [diff] [blame] | 7146 | static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val) |
Deepak S | 22b1b2f | 2014-07-12 14:54:33 +0530 | [diff] [blame] | 7147 | { |
Ville Syrjälä | bfa7df0 | 2015-09-24 23:29:18 +0300 | [diff] [blame] | 7148 | int div, czclk_freq = DIV_ROUND_CLOSEST(dev_priv->czclk_freq, 1000); |
Deepak S | 22b1b2f | 2014-07-12 14:54:33 +0530 | [diff] [blame] | 7149 | |
Ville Syrjälä | dd06f88 | 2014-11-10 22:55:12 +0200 | [diff] [blame] | 7150 | div = vlv_gpu_freq_div(czclk_freq) / 2; |
| 7151 | if (div < 0) |
| 7152 | return div; |
Deepak S | 22b1b2f | 2014-07-12 14:54:33 +0530 | [diff] [blame] | 7153 | |
Ville Syrjälä | dd06f88 | 2014-11-10 22:55:12 +0200 | [diff] [blame] | 7154 | return DIV_ROUND_CLOSEST(czclk_freq * val, 2 * div) / 2; |
Deepak S | 22b1b2f | 2014-07-12 14:54:33 +0530 | [diff] [blame] | 7155 | } |
| 7156 | |
Fengguang Wu | b55dd64 | 2014-07-12 11:21:39 +0200 | [diff] [blame] | 7157 | static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val) |
Deepak S | 22b1b2f | 2014-07-12 14:54:33 +0530 | [diff] [blame] | 7158 | { |
Ville Syrjälä | bfa7df0 | 2015-09-24 23:29:18 +0300 | [diff] [blame] | 7159 | int mul, czclk_freq = DIV_ROUND_CLOSEST(dev_priv->czclk_freq, 1000); |
Deepak S | 22b1b2f | 2014-07-12 14:54:33 +0530 | [diff] [blame] | 7160 | |
Ville Syrjälä | dd06f88 | 2014-11-10 22:55:12 +0200 | [diff] [blame] | 7161 | mul = vlv_gpu_freq_div(czclk_freq) / 2; |
| 7162 | if (mul < 0) |
| 7163 | return mul; |
Deepak S | 22b1b2f | 2014-07-12 14:54:33 +0530 | [diff] [blame] | 7164 | |
Ville Syrjälä | 1c14762 | 2014-08-18 14:42:43 +0300 | [diff] [blame] | 7165 | /* CHV needs even values */ |
Ville Syrjälä | dd06f88 | 2014-11-10 22:55:12 +0200 | [diff] [blame] | 7166 | return DIV_ROUND_CLOSEST(val * 2 * mul, czclk_freq) * 2; |
Deepak S | 22b1b2f | 2014-07-12 14:54:33 +0530 | [diff] [blame] | 7167 | } |
| 7168 | |
Ville Syrjälä | 616bc82 | 2015-01-23 21:04:25 +0200 | [diff] [blame] | 7169 | int intel_gpu_freq(struct drm_i915_private *dev_priv, int val) |
| 7170 | { |
Akash Goel | 80b6dda | 2015-03-06 11:07:15 +0530 | [diff] [blame] | 7171 | if (IS_GEN9(dev_priv->dev)) |
Mika Kuoppala | 500a3d2 | 2015-11-13 19:29:41 +0200 | [diff] [blame] | 7172 | return DIV_ROUND_CLOSEST(val * GT_FREQUENCY_MULTIPLIER, |
| 7173 | GEN9_FREQ_SCALER); |
Akash Goel | 80b6dda | 2015-03-06 11:07:15 +0530 | [diff] [blame] | 7174 | else if (IS_CHERRYVIEW(dev_priv->dev)) |
Ville Syrjälä | 616bc82 | 2015-01-23 21:04:25 +0200 | [diff] [blame] | 7175 | return chv_gpu_freq(dev_priv, val); |
| 7176 | else if (IS_VALLEYVIEW(dev_priv->dev)) |
| 7177 | return byt_gpu_freq(dev_priv, val); |
| 7178 | else |
| 7179 | return val * GT_FREQUENCY_MULTIPLIER; |
| 7180 | } |
| 7181 | |
Ville Syrjälä | 616bc82 | 2015-01-23 21:04:25 +0200 | [diff] [blame] | 7182 | int intel_freq_opcode(struct drm_i915_private *dev_priv, int val) |
| 7183 | { |
Akash Goel | 80b6dda | 2015-03-06 11:07:15 +0530 | [diff] [blame] | 7184 | if (IS_GEN9(dev_priv->dev)) |
Mika Kuoppala | 500a3d2 | 2015-11-13 19:29:41 +0200 | [diff] [blame] | 7185 | return DIV_ROUND_CLOSEST(val * GEN9_FREQ_SCALER, |
| 7186 | GT_FREQUENCY_MULTIPLIER); |
Akash Goel | 80b6dda | 2015-03-06 11:07:15 +0530 | [diff] [blame] | 7187 | else if (IS_CHERRYVIEW(dev_priv->dev)) |
Ville Syrjälä | 616bc82 | 2015-01-23 21:04:25 +0200 | [diff] [blame] | 7188 | return chv_freq_opcode(dev_priv, val); |
Deepak S | 22b1b2f | 2014-07-12 14:54:33 +0530 | [diff] [blame] | 7189 | else if (IS_VALLEYVIEW(dev_priv->dev)) |
Ville Syrjälä | 616bc82 | 2015-01-23 21:04:25 +0200 | [diff] [blame] | 7190 | return byt_freq_opcode(dev_priv, val); |
| 7191 | else |
Mika Kuoppala | 500a3d2 | 2015-11-13 19:29:41 +0200 | [diff] [blame] | 7192 | return DIV_ROUND_CLOSEST(val, GT_FREQUENCY_MULTIPLIER); |
Deepak S | 22b1b2f | 2014-07-12 14:54:33 +0530 | [diff] [blame] | 7193 | } |
| 7194 | |
Chris Wilson | 6ad790c | 2015-04-07 16:20:31 +0100 | [diff] [blame] | 7195 | struct request_boost { |
| 7196 | struct work_struct work; |
Daniel Vetter | eed29a5 | 2015-05-21 14:21:25 +0200 | [diff] [blame] | 7197 | struct drm_i915_gem_request *req; |
Chris Wilson | 6ad790c | 2015-04-07 16:20:31 +0100 | [diff] [blame] | 7198 | }; |
| 7199 | |
| 7200 | static void __intel_rps_boost_work(struct work_struct *work) |
| 7201 | { |
| 7202 | struct request_boost *boost = container_of(work, struct request_boost, work); |
Chris Wilson | e61b995 | 2015-04-27 13:41:24 +0100 | [diff] [blame] | 7203 | struct drm_i915_gem_request *req = boost->req; |
Chris Wilson | 6ad790c | 2015-04-07 16:20:31 +0100 | [diff] [blame] | 7204 | |
Chris Wilson | e61b995 | 2015-04-27 13:41:24 +0100 | [diff] [blame] | 7205 | if (!i915_gem_request_completed(req, true)) |
| 7206 | gen6_rps_boost(to_i915(req->ring->dev), NULL, |
| 7207 | req->emitted_jiffies); |
Chris Wilson | 6ad790c | 2015-04-07 16:20:31 +0100 | [diff] [blame] | 7208 | |
Chris Wilson | e61b995 | 2015-04-27 13:41:24 +0100 | [diff] [blame] | 7209 | i915_gem_request_unreference__unlocked(req); |
Chris Wilson | 6ad790c | 2015-04-07 16:20:31 +0100 | [diff] [blame] | 7210 | kfree(boost); |
| 7211 | } |
| 7212 | |
| 7213 | void intel_queue_rps_boost_for_request(struct drm_device *dev, |
Daniel Vetter | eed29a5 | 2015-05-21 14:21:25 +0200 | [diff] [blame] | 7214 | struct drm_i915_gem_request *req) |
Chris Wilson | 6ad790c | 2015-04-07 16:20:31 +0100 | [diff] [blame] | 7215 | { |
| 7216 | struct request_boost *boost; |
| 7217 | |
Daniel Vetter | eed29a5 | 2015-05-21 14:21:25 +0200 | [diff] [blame] | 7218 | if (req == NULL || INTEL_INFO(dev)->gen < 6) |
Chris Wilson | 6ad790c | 2015-04-07 16:20:31 +0100 | [diff] [blame] | 7219 | return; |
| 7220 | |
Chris Wilson | e61b995 | 2015-04-27 13:41:24 +0100 | [diff] [blame] | 7221 | if (i915_gem_request_completed(req, true)) |
| 7222 | return; |
| 7223 | |
Chris Wilson | 6ad790c | 2015-04-07 16:20:31 +0100 | [diff] [blame] | 7224 | boost = kmalloc(sizeof(*boost), GFP_ATOMIC); |
| 7225 | if (boost == NULL) |
| 7226 | return; |
| 7227 | |
Daniel Vetter | eed29a5 | 2015-05-21 14:21:25 +0200 | [diff] [blame] | 7228 | i915_gem_request_reference(req); |
| 7229 | boost->req = req; |
Chris Wilson | 6ad790c | 2015-04-07 16:20:31 +0100 | [diff] [blame] | 7230 | |
| 7231 | INIT_WORK(&boost->work, __intel_rps_boost_work); |
| 7232 | queue_work(to_i915(dev)->wq, &boost->work); |
| 7233 | } |
| 7234 | |
Daniel Vetter | f742a55 | 2013-12-06 10:17:53 +0100 | [diff] [blame] | 7235 | void intel_pm_setup(struct drm_device *dev) |
Chris Wilson | 907b28c | 2013-07-19 20:36:52 +0100 | [diff] [blame] | 7236 | { |
| 7237 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 7238 | |
Daniel Vetter | f742a55 | 2013-12-06 10:17:53 +0100 | [diff] [blame] | 7239 | mutex_init(&dev_priv->rps.hw_lock); |
Chris Wilson | 8d3afd7 | 2015-05-21 21:01:47 +0100 | [diff] [blame] | 7240 | spin_lock_init(&dev_priv->rps.client_lock); |
Daniel Vetter | f742a55 | 2013-12-06 10:17:53 +0100 | [diff] [blame] | 7241 | |
Chris Wilson | 907b28c | 2013-07-19 20:36:52 +0100 | [diff] [blame] | 7242 | INIT_DELAYED_WORK(&dev_priv->rps.delayed_resume_work, |
| 7243 | intel_gen6_powersave_work); |
Chris Wilson | 1854d5c | 2015-04-07 16:20:32 +0100 | [diff] [blame] | 7244 | INIT_LIST_HEAD(&dev_priv->rps.clients); |
Chris Wilson | 2e1b873 | 2015-04-27 13:41:22 +0100 | [diff] [blame] | 7245 | INIT_LIST_HEAD(&dev_priv->rps.semaphores.link); |
| 7246 | INIT_LIST_HEAD(&dev_priv->rps.mmioflips.link); |
Paulo Zanoni | 5d584b2 | 2014-03-07 20:08:15 -0300 | [diff] [blame] | 7247 | |
Paulo Zanoni | 33688d9 | 2014-03-07 20:08:19 -0300 | [diff] [blame] | 7248 | dev_priv->pm.suspended = false; |
Imre Deak | 1f814da | 2015-12-16 02:52:19 +0200 | [diff] [blame] | 7249 | atomic_set(&dev_priv->pm.wakeref_count, 0); |
Imre Deak | 2b19efe | 2015-12-15 20:10:37 +0200 | [diff] [blame^] | 7250 | atomic_set(&dev_priv->pm.atomic_seq, 0); |
Chris Wilson | 907b28c | 2013-07-19 20:36:52 +0100 | [diff] [blame] | 7251 | } |