blob: 6bf533100dad02455acdec48a2e65bb4166ee071 [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030029#include "i915_drv.h"
30#include "intel_drv.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020031#include "../../../platform/x86/intel_ips.h"
32#include <linux/module.h>
Paulo Zanonif9dcb0d2013-12-11 18:50:10 -020033#include <linux/vgaarb.h>
Damien Lespiauf4db9322013-06-24 22:59:50 +010034#include <drm/i915_powerwell.h>
Paulo Zanoni8a187452013-12-06 20:32:13 -020035#include <linux/pm_runtime.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030036
Ben Widawskydc39fff2013-10-18 12:32:07 -070037/**
38 * RC6 is a special power stage which allows the GPU to enter an very
39 * low-voltage mode when idle, using down to 0V while at this stage. This
40 * stage is entered automatically when the GPU is idle when RC6 support is
41 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
42 *
43 * There are different RC6 modes available in Intel GPU, which differentiate
44 * among each other with the latency required to enter and leave RC6 and
45 * voltage consumed by the GPU in different states.
46 *
47 * The combination of the following flags define which states GPU is allowed
48 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
49 * RC6pp is deepest RC6. Their support by hardware varies according to the
50 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
51 * which brings the most power savings; deeper states save more power, but
52 * require higher latency to switch to and wake up.
53 */
54#define INTEL_RC6_ENABLE (1<<0)
55#define INTEL_RC6p_ENABLE (1<<1)
56#define INTEL_RC6pp_ENABLE (1<<2)
57
Eugeni Dodonovf6750b32012-04-18 11:51:14 -030058/* FBC, or Frame Buffer Compression, is a technique employed to compress the
59 * framebuffer contents in-memory, aiming at reducing the required bandwidth
60 * during in-memory transfers and, therefore, reduce the power packet.
Eugeni Dodonov85208be2012-04-16 22:20:34 -030061 *
Eugeni Dodonovf6750b32012-04-18 11:51:14 -030062 * The benefits of FBC are mostly visible with solid backgrounds and
63 * variation-less patterns.
Eugeni Dodonov85208be2012-04-16 22:20:34 -030064 *
Eugeni Dodonovf6750b32012-04-18 11:51:14 -030065 * FBC-related functionality can be enabled by the means of the
66 * i915.i915_enable_fbc parameter
Eugeni Dodonov85208be2012-04-16 22:20:34 -030067 */
68
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030069static void i8xx_disable_fbc(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -030070{
71 struct drm_i915_private *dev_priv = dev->dev_private;
72 u32 fbc_ctl;
73
74 /* Disable compression */
75 fbc_ctl = I915_READ(FBC_CONTROL);
76 if ((fbc_ctl & FBC_CTL_EN) == 0)
77 return;
78
79 fbc_ctl &= ~FBC_CTL_EN;
80 I915_WRITE(FBC_CONTROL, fbc_ctl);
81
82 /* Wait for compressing bit to clear */
83 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
84 DRM_DEBUG_KMS("FBC idle timed out\n");
85 return;
86 }
87
88 DRM_DEBUG_KMS("disabled FBC\n");
89}
90
Ville Syrjälä993495a2013-12-12 17:27:40 +020091static void i8xx_enable_fbc(struct drm_crtc *crtc)
Eugeni Dodonov85208be2012-04-16 22:20:34 -030092{
93 struct drm_device *dev = crtc->dev;
94 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070095 struct drm_framebuffer *fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070096 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Eugeni Dodonov85208be2012-04-16 22:20:34 -030097 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
98 int cfb_pitch;
Ville Syrjälä7f2cf222014-01-23 16:49:11 +020099 int i;
Ville Syrjälä159f9872013-11-28 17:29:57 +0200100 u32 fbc_ctl;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300101
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700102 cfb_pitch = dev_priv->fbc.size / FBC_LL_SIZE;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300103 if (fb->pitches[0] < cfb_pitch)
104 cfb_pitch = fb->pitches[0];
105
Ville Syrjälä42a430f2013-11-28 17:29:56 +0200106 /* FBC_CTL wants 32B or 64B units */
107 if (IS_GEN2(dev))
108 cfb_pitch = (cfb_pitch / 32) - 1;
109 else
110 cfb_pitch = (cfb_pitch / 64) - 1;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300111
112 /* Clear old tags */
113 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
114 I915_WRITE(FBC_TAG + (i * 4), 0);
115
Ville Syrjälä159f9872013-11-28 17:29:57 +0200116 if (IS_GEN4(dev)) {
117 u32 fbc_ctl2;
118
119 /* Set it up... */
120 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
Ville Syrjälä7f2cf222014-01-23 16:49:11 +0200121 fbc_ctl2 |= FBC_CTL_PLANE(intel_crtc->plane);
Ville Syrjälä159f9872013-11-28 17:29:57 +0200122 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
123 I915_WRITE(FBC_FENCE_OFF, crtc->y);
124 }
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300125
126 /* enable it... */
Ville Syrjälä993495a2013-12-12 17:27:40 +0200127 fbc_ctl = I915_READ(FBC_CONTROL);
128 fbc_ctl &= 0x3fff << FBC_CTL_INTERVAL_SHIFT;
129 fbc_ctl |= FBC_CTL_EN | FBC_CTL_PERIODIC;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300130 if (IS_I945GM(dev))
131 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
132 fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300133 fbc_ctl |= obj->fence_reg;
134 I915_WRITE(FBC_CONTROL, fbc_ctl);
135
Ville Syrjälä5cd54102014-01-23 16:49:16 +0200136 DRM_DEBUG_KMS("enabled FBC, pitch %d, yoff %d, plane %c\n",
Ville Syrjälä84f44ce2013-04-17 17:48:49 +0300137 cfb_pitch, crtc->y, plane_name(intel_crtc->plane));
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300138}
139
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300140static bool i8xx_fbc_enabled(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300141{
142 struct drm_i915_private *dev_priv = dev->dev_private;
143
144 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
145}
146
Ville Syrjälä993495a2013-12-12 17:27:40 +0200147static void g4x_enable_fbc(struct drm_crtc *crtc)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300148{
149 struct drm_device *dev = crtc->dev;
150 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -0700151 struct drm_framebuffer *fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -0700152 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300153 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300154 u32 dpfc_ctl;
155
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200156 dpfc_ctl = DPFC_CTL_PLANE(intel_crtc->plane) | DPFC_SR_EN;
157 if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
158 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
159 else
160 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300161 dpfc_ctl |= DPFC_CTL_FENCE_EN | obj->fence_reg;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300162
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300163 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
164
165 /* enable it... */
Ville Syrjäläfe74c1a2014-01-23 16:49:13 +0200166 I915_WRITE(DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300167
Ville Syrjälä84f44ce2013-04-17 17:48:49 +0300168 DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300169}
170
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300171static void g4x_disable_fbc(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300172{
173 struct drm_i915_private *dev_priv = dev->dev_private;
174 u32 dpfc_ctl;
175
176 /* Disable compression */
177 dpfc_ctl = I915_READ(DPFC_CONTROL);
178 if (dpfc_ctl & DPFC_CTL_EN) {
179 dpfc_ctl &= ~DPFC_CTL_EN;
180 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
181
182 DRM_DEBUG_KMS("disabled FBC\n");
183 }
184}
185
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300186static bool g4x_fbc_enabled(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300187{
188 struct drm_i915_private *dev_priv = dev->dev_private;
189
190 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
191}
192
193static void sandybridge_blit_fbc_update(struct drm_device *dev)
194{
195 struct drm_i915_private *dev_priv = dev->dev_private;
196 u32 blt_ecoskpd;
197
198 /* Make sure blitter notifies FBC of writes */
Deepak S940aece2013-11-23 14:55:43 +0530199
200 /* Blitter is part of Media powerwell on VLV. No impact of
201 * his param in other platforms for now */
202 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_MEDIA);
Deepak Sc8d9a592013-11-23 14:55:42 +0530203
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300204 blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD);
205 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY <<
206 GEN6_BLITTER_LOCK_SHIFT;
207 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
208 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY;
209 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
210 blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY <<
211 GEN6_BLITTER_LOCK_SHIFT);
212 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
213 POSTING_READ(GEN6_BLITTER_ECOSKPD);
Deepak Sc8d9a592013-11-23 14:55:42 +0530214
Deepak S940aece2013-11-23 14:55:43 +0530215 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_MEDIA);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300216}
217
Ville Syrjälä993495a2013-12-12 17:27:40 +0200218static void ironlake_enable_fbc(struct drm_crtc *crtc)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300219{
220 struct drm_device *dev = crtc->dev;
221 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -0700222 struct drm_framebuffer *fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -0700223 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300224 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300225 u32 dpfc_ctl;
226
Ville Syrjälä46f3dab2014-01-23 16:49:14 +0200227 dpfc_ctl = DPFC_CTL_PLANE(intel_crtc->plane);
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200228 if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
Ben Widawsky5e59f712014-06-30 10:41:24 -0700229 dev_priv->fbc.threshold++;
230
231 switch (dev_priv->fbc.threshold) {
232 case 4:
233 case 3:
234 dpfc_ctl |= DPFC_CTL_LIMIT_4X;
235 break;
236 case 2:
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200237 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700238 break;
239 case 1:
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200240 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700241 break;
242 }
Ville Syrjäläd6293362013-11-21 21:29:45 +0200243 dpfc_ctl |= DPFC_CTL_FENCE_EN;
244 if (IS_GEN5(dev))
245 dpfc_ctl |= obj->fence_reg;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300246
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300247 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700248 I915_WRITE(ILK_FBC_RT_BASE, i915_gem_obj_ggtt_offset(obj) | ILK_FBC_RT_VALID);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300249 /* enable it... */
250 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
251
252 if (IS_GEN6(dev)) {
253 I915_WRITE(SNB_DPFC_CTL_SA,
254 SNB_CPU_FENCE_ENABLE | obj->fence_reg);
255 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
256 sandybridge_blit_fbc_update(dev);
257 }
258
Ville Syrjälä84f44ce2013-04-17 17:48:49 +0300259 DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300260}
261
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300262static void ironlake_disable_fbc(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300263{
264 struct drm_i915_private *dev_priv = dev->dev_private;
265 u32 dpfc_ctl;
266
267 /* Disable compression */
268 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
269 if (dpfc_ctl & DPFC_CTL_EN) {
270 dpfc_ctl &= ~DPFC_CTL_EN;
271 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
272
273 DRM_DEBUG_KMS("disabled FBC\n");
274 }
275}
276
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300277static bool ironlake_fbc_enabled(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300278{
279 struct drm_i915_private *dev_priv = dev->dev_private;
280
281 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
282}
283
Ville Syrjälä993495a2013-12-12 17:27:40 +0200284static void gen7_enable_fbc(struct drm_crtc *crtc)
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300285{
286 struct drm_device *dev = crtc->dev;
287 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -0700288 struct drm_framebuffer *fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -0700289 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300290 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200291 u32 dpfc_ctl;
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300292
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200293 dpfc_ctl = IVB_DPFC_CTL_PLANE(intel_crtc->plane);
294 if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
Ben Widawsky5e59f712014-06-30 10:41:24 -0700295 dev_priv->fbc.threshold++;
296
297 switch (dev_priv->fbc.threshold) {
298 case 4:
299 case 3:
300 dpfc_ctl |= DPFC_CTL_LIMIT_4X;
301 break;
302 case 2:
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200303 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700304 break;
305 case 1:
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200306 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700307 break;
308 }
309
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200310 dpfc_ctl |= IVB_DPFC_CTL_FENCE_EN;
311
Rodrigo Vivida46f932014-08-01 02:04:45 -0700312 if (dev_priv->fbc.false_color)
313 dpfc_ctl |= FBC_CTL_FALSE_COLOR;
314
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200315 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300316
Rodrigo Vivi891348b2013-05-06 19:37:36 -0300317 if (IS_IVYBRIDGE(dev)) {
Damien Lespiau7dd23ba2013-05-10 14:33:17 +0100318 /* WaFbcAsynchFlipDisableFbcQueue:ivb */
Ville Syrjälä2adb6db2014-03-05 13:05:46 +0200319 I915_WRITE(ILK_DISPLAY_CHICKEN1,
320 I915_READ(ILK_DISPLAY_CHICKEN1) |
321 ILK_FBCQ_DIS);
Rodrigo Vivi28554162013-05-06 19:37:37 -0300322 } else {
Ville Syrjälä2adb6db2014-03-05 13:05:46 +0200323 /* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */
Ville Syrjälä8f670bb2014-03-05 13:05:47 +0200324 I915_WRITE(CHICKEN_PIPESL_1(intel_crtc->pipe),
325 I915_READ(CHICKEN_PIPESL_1(intel_crtc->pipe)) |
326 HSW_FBCQ_DIS);
Rodrigo Vivi891348b2013-05-06 19:37:36 -0300327 }
Rodrigo Vivib74ea102013-05-09 14:08:38 -0300328
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300329 I915_WRITE(SNB_DPFC_CTL_SA,
330 SNB_CPU_FENCE_ENABLE | obj->fence_reg);
331 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
332
333 sandybridge_blit_fbc_update(dev);
334
Ville Syrjäläb19870e2013-11-06 23:02:25 +0200335 DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300336}
337
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300338bool intel_fbc_enabled(struct drm_device *dev)
339{
340 struct drm_i915_private *dev_priv = dev->dev_private;
341
342 if (!dev_priv->display.fbc_enabled)
343 return false;
344
345 return dev_priv->display.fbc_enabled(dev);
346}
347
Rodrigo Vivic5ad0112014-08-04 03:51:38 -0700348void gen8_fbc_sw_flush(struct drm_device *dev, u32 value)
349{
350 struct drm_i915_private *dev_priv = dev->dev_private;
351
352 if (!IS_GEN8(dev))
353 return;
354
355 I915_WRITE(MSG_FBC_REND_STATE, value);
356}
357
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300358static void intel_fbc_work_fn(struct work_struct *__work)
359{
360 struct intel_fbc_work *work =
361 container_of(to_delayed_work(__work),
362 struct intel_fbc_work, work);
363 struct drm_device *dev = work->crtc->dev;
364 struct drm_i915_private *dev_priv = dev->dev_private;
365
366 mutex_lock(&dev->struct_mutex);
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700367 if (work == dev_priv->fbc.fbc_work) {
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300368 /* Double check that we haven't switched fb without cancelling
369 * the prior work.
370 */
Matt Roperf4510a22014-04-01 15:22:40 -0700371 if (work->crtc->primary->fb == work->fb) {
Ville Syrjälä993495a2013-12-12 17:27:40 +0200372 dev_priv->display.enable_fbc(work->crtc);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300373
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700374 dev_priv->fbc.plane = to_intel_crtc(work->crtc)->plane;
Matt Roperf4510a22014-04-01 15:22:40 -0700375 dev_priv->fbc.fb_id = work->crtc->primary->fb->base.id;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700376 dev_priv->fbc.y = work->crtc->y;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300377 }
378
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700379 dev_priv->fbc.fbc_work = NULL;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300380 }
381 mutex_unlock(&dev->struct_mutex);
382
383 kfree(work);
384}
385
386static void intel_cancel_fbc_work(struct drm_i915_private *dev_priv)
387{
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700388 if (dev_priv->fbc.fbc_work == NULL)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300389 return;
390
391 DRM_DEBUG_KMS("cancelling pending FBC enable\n");
392
393 /* Synchronisation is provided by struct_mutex and checking of
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700394 * dev_priv->fbc.fbc_work, so we can perform the cancellation
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300395 * entirely asynchronously.
396 */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700397 if (cancel_delayed_work(&dev_priv->fbc.fbc_work->work))
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300398 /* tasklet was killed before being run, clean up */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700399 kfree(dev_priv->fbc.fbc_work);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300400
401 /* Mark the work as no longer wanted so that if it does
402 * wake-up (because the work was already running and waiting
403 * for our mutex), it will discover that is no longer
404 * necessary to run.
405 */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700406 dev_priv->fbc.fbc_work = NULL;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300407}
408
Ville Syrjälä993495a2013-12-12 17:27:40 +0200409static void intel_enable_fbc(struct drm_crtc *crtc)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300410{
411 struct intel_fbc_work *work;
412 struct drm_device *dev = crtc->dev;
413 struct drm_i915_private *dev_priv = dev->dev_private;
414
415 if (!dev_priv->display.enable_fbc)
416 return;
417
418 intel_cancel_fbc_work(dev_priv);
419
Daniel Vetterb14c5672013-09-19 12:18:32 +0200420 work = kzalloc(sizeof(*work), GFP_KERNEL);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300421 if (work == NULL) {
Paulo Zanoni6cdcb5e2013-06-12 17:27:29 -0300422 DRM_ERROR("Failed to allocate FBC work structure\n");
Ville Syrjälä993495a2013-12-12 17:27:40 +0200423 dev_priv->display.enable_fbc(crtc);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300424 return;
425 }
426
427 work->crtc = crtc;
Matt Roperf4510a22014-04-01 15:22:40 -0700428 work->fb = crtc->primary->fb;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300429 INIT_DELAYED_WORK(&work->work, intel_fbc_work_fn);
430
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700431 dev_priv->fbc.fbc_work = work;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300432
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300433 /* Delay the actual enabling to let pageflipping cease and the
434 * display to settle before starting the compression. Note that
435 * this delay also serves a second purpose: it allows for a
436 * vblank to pass after disabling the FBC before we attempt
437 * to modify the control registers.
438 *
439 * A more complicated solution would involve tracking vblanks
440 * following the termination of the page-flipping sequence
441 * and indeed performing the enable as a co-routine and not
442 * waiting synchronously upon the vblank.
Damien Lespiau7457d612013-06-07 17:41:07 +0100443 *
444 * WaFbcWaitForVBlankBeforeEnable:ilk,snb
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300445 */
446 schedule_delayed_work(&work->work, msecs_to_jiffies(50));
447}
448
449void intel_disable_fbc(struct drm_device *dev)
450{
451 struct drm_i915_private *dev_priv = dev->dev_private;
452
453 intel_cancel_fbc_work(dev_priv);
454
455 if (!dev_priv->display.disable_fbc)
456 return;
457
458 dev_priv->display.disable_fbc(dev);
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700459 dev_priv->fbc.plane = -1;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300460}
461
Chris Wilson29ebf902013-07-27 17:23:55 +0100462static bool set_no_fbc_reason(struct drm_i915_private *dev_priv,
463 enum no_fbc_reason reason)
464{
465 if (dev_priv->fbc.no_fbc_reason == reason)
466 return false;
467
468 dev_priv->fbc.no_fbc_reason = reason;
469 return true;
470}
471
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300472/**
473 * intel_update_fbc - enable/disable FBC as needed
474 * @dev: the drm_device
475 *
476 * Set up the framebuffer compression hardware at mode set time. We
477 * enable it if possible:
478 * - plane A only (on pre-965)
479 * - no pixel mulitply/line duplication
480 * - no alpha buffer discard
481 * - no dual wide
Paulo Zanonif85da862013-06-04 16:53:39 -0300482 * - framebuffer <= max_hdisplay in width, max_vdisplay in height
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300483 *
484 * We can't assume that any compression will take place (worst case),
485 * so the compressed buffer has to be the same size as the uncompressed
486 * one. It also must reside (along with the line length buffer) in
487 * stolen memory.
488 *
489 * We need to enable/disable FBC on a global basis.
490 */
491void intel_update_fbc(struct drm_device *dev)
492{
493 struct drm_i915_private *dev_priv = dev->dev_private;
494 struct drm_crtc *crtc = NULL, *tmp_crtc;
495 struct intel_crtc *intel_crtc;
496 struct drm_framebuffer *fb;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300497 struct drm_i915_gem_object *obj;
Ville Syrjäläef644fd2013-09-04 18:25:21 +0300498 const struct drm_display_mode *adjusted_mode;
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300499 unsigned int max_width, max_height;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300500
Daniel Vetter3a77c4c2014-01-10 08:50:12 +0100501 if (!HAS_FBC(dev)) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100502 set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300503 return;
Chris Wilson29ebf902013-07-27 17:23:55 +0100504 }
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300505
Jani Nikulad330a952014-01-21 11:24:25 +0200506 if (!i915.powersave) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100507 if (set_no_fbc_reason(dev_priv, FBC_MODULE_PARAM))
508 DRM_DEBUG_KMS("fbc disabled per module param\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300509 return;
Chris Wilson29ebf902013-07-27 17:23:55 +0100510 }
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300511
512 /*
513 * If FBC is already on, we just have to verify that we can
514 * keep it that way...
515 * Need to disable if:
516 * - more than one pipe is active
517 * - changing FBC params (stride, fence, mode)
518 * - new fb is too large to fit in compressed buffer
519 * - going to an unsupported config (interlace, pixel multiply, etc.)
520 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +0100521 for_each_crtc(dev, tmp_crtc) {
Chris Wilson3490ea52013-01-07 10:11:40 +0000522 if (intel_crtc_active(tmp_crtc) &&
Ville Syrjälä4c445e02013-10-09 17:24:58 +0300523 to_intel_crtc(tmp_crtc)->primary_enabled) {
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300524 if (crtc) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100525 if (set_no_fbc_reason(dev_priv, FBC_MULTIPLE_PIPES))
526 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300527 goto out_disable;
528 }
529 crtc = tmp_crtc;
530 }
531 }
532
Matt Roperf4510a22014-04-01 15:22:40 -0700533 if (!crtc || crtc->primary->fb == NULL) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100534 if (set_no_fbc_reason(dev_priv, FBC_NO_OUTPUT))
535 DRM_DEBUG_KMS("no output, disabling\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300536 goto out_disable;
537 }
538
539 intel_crtc = to_intel_crtc(crtc);
Matt Roperf4510a22014-04-01 15:22:40 -0700540 fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -0700541 obj = intel_fb_obj(fb);
Ville Syrjäläef644fd2013-09-04 18:25:21 +0300542 adjusted_mode = &intel_crtc->config.adjusted_mode;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300543
Chris Wilson03689202014-06-06 10:37:11 +0100544 if (i915.enable_fbc < 0) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100545 if (set_no_fbc_reason(dev_priv, FBC_CHIP_DEFAULT))
546 DRM_DEBUG_KMS("disabled per chip default\n");
Damien Lespiau8a5729a2013-06-24 16:22:02 +0100547 goto out_disable;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300548 }
Jani Nikulad330a952014-01-21 11:24:25 +0200549 if (!i915.enable_fbc) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100550 if (set_no_fbc_reason(dev_priv, FBC_MODULE_PARAM))
551 DRM_DEBUG_KMS("fbc disabled per module param\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300552 goto out_disable;
553 }
Ville Syrjäläef644fd2013-09-04 18:25:21 +0300554 if ((adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) ||
555 (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100556 if (set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED_MODE))
557 DRM_DEBUG_KMS("mode incompatible with compression, "
558 "disabling\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300559 goto out_disable;
560 }
Paulo Zanonif85da862013-06-04 16:53:39 -0300561
Daisy Sun032843a2014-06-16 15:48:18 -0700562 if (INTEL_INFO(dev)->gen >= 8 || IS_HASWELL(dev)) {
563 max_width = 4096;
564 max_height = 4096;
565 } else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300566 max_width = 4096;
567 max_height = 2048;
Paulo Zanonif85da862013-06-04 16:53:39 -0300568 } else {
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300569 max_width = 2048;
570 max_height = 1536;
Paulo Zanonif85da862013-06-04 16:53:39 -0300571 }
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300572 if (intel_crtc->config.pipe_src_w > max_width ||
573 intel_crtc->config.pipe_src_h > max_height) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100574 if (set_no_fbc_reason(dev_priv, FBC_MODE_TOO_LARGE))
575 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300576 goto out_disable;
577 }
Ben Widawsky8f94d242014-02-20 16:01:20 -0800578 if ((INTEL_INFO(dev)->gen < 4 || HAS_DDI(dev)) &&
Ville Syrjäläc5a44aa2013-11-28 17:29:58 +0200579 intel_crtc->plane != PLANE_A) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100580 if (set_no_fbc_reason(dev_priv, FBC_BAD_PLANE))
Ville Syrjäläc5a44aa2013-11-28 17:29:58 +0200581 DRM_DEBUG_KMS("plane not A, disabling compression\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300582 goto out_disable;
583 }
584
585 /* The use of a CPU fence is mandatory in order to detect writes
586 * by the CPU to the scanout and trigger updates to the FBC.
587 */
588 if (obj->tiling_mode != I915_TILING_X ||
589 obj->fence_reg == I915_FENCE_REG_NONE) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100590 if (set_no_fbc_reason(dev_priv, FBC_NOT_TILED))
591 DRM_DEBUG_KMS("framebuffer not tiled or fenced, disabling compression\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300592 goto out_disable;
593 }
Sonika Jindal48404c12014-08-22 14:06:04 +0530594 if (INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
595 to_intel_plane(crtc->primary)->rotation != BIT(DRM_ROTATE_0)) {
596 if (set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED_MODE))
597 DRM_DEBUG_KMS("Rotation unsupported, disabling\n");
598 goto out_disable;
599 }
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300600
601 /* If the kernel debugger is active, always disable compression */
602 if (in_dbg_master())
603 goto out_disable;
604
Matt Roper2ff8fde2014-07-08 07:50:07 -0700605 if (i915_gem_stolen_setup_compression(dev, obj->base.size,
Ben Widawsky5e59f712014-06-30 10:41:24 -0700606 drm_format_plane_cpp(fb->pixel_format, 0))) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100607 if (set_no_fbc_reason(dev_priv, FBC_STOLEN_TOO_SMALL))
608 DRM_DEBUG_KMS("framebuffer too large, disabling compression\n");
Chris Wilson11be49e2012-11-15 11:32:20 +0000609 goto out_disable;
610 }
611
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300612 /* If the scanout has not changed, don't modify the FBC settings.
613 * Note that we make the fundamental assumption that the fb->obj
614 * cannot be unpinned (and have its GTT offset and fence revoked)
615 * without first being decoupled from the scanout and FBC disabled.
616 */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700617 if (dev_priv->fbc.plane == intel_crtc->plane &&
618 dev_priv->fbc.fb_id == fb->base.id &&
619 dev_priv->fbc.y == crtc->y)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300620 return;
621
622 if (intel_fbc_enabled(dev)) {
623 /* We update FBC along two paths, after changing fb/crtc
624 * configuration (modeswitching) and after page-flipping
625 * finishes. For the latter, we know that not only did
626 * we disable the FBC at the start of the page-flip
627 * sequence, but also more than one vblank has passed.
628 *
629 * For the former case of modeswitching, it is possible
630 * to switch between two FBC valid configurations
631 * instantaneously so we do need to disable the FBC
632 * before we can modify its control registers. We also
633 * have to wait for the next vblank for that to take
634 * effect. However, since we delay enabling FBC we can
635 * assume that a vblank has passed since disabling and
636 * that we can safely alter the registers in the deferred
637 * callback.
638 *
639 * In the scenario that we go from a valid to invalid
640 * and then back to valid FBC configuration we have
641 * no strict enforcement that a vblank occurred since
642 * disabling the FBC. However, along all current pipe
643 * disabling paths we do need to wait for a vblank at
644 * some point. And we wait before enabling FBC anyway.
645 */
646 DRM_DEBUG_KMS("disabling active FBC for update\n");
647 intel_disable_fbc(dev);
648 }
649
Ville Syrjälä993495a2013-12-12 17:27:40 +0200650 intel_enable_fbc(crtc);
Chris Wilson29ebf902013-07-27 17:23:55 +0100651 dev_priv->fbc.no_fbc_reason = FBC_OK;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300652 return;
653
654out_disable:
655 /* Multiple disables should be harmless */
656 if (intel_fbc_enabled(dev)) {
657 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
658 intel_disable_fbc(dev);
659 }
Chris Wilson11be49e2012-11-15 11:32:20 +0000660 i915_gem_stolen_cleanup_compression(dev);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300661}
662
Daniel Vetterc921aba2012-04-26 23:28:17 +0200663static void i915_pineview_get_mem_freq(struct drm_device *dev)
664{
Jani Nikula50227e12014-03-31 14:27:21 +0300665 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200666 u32 tmp;
667
668 tmp = I915_READ(CLKCFG);
669
670 switch (tmp & CLKCFG_FSB_MASK) {
671 case CLKCFG_FSB_533:
672 dev_priv->fsb_freq = 533; /* 133*4 */
673 break;
674 case CLKCFG_FSB_800:
675 dev_priv->fsb_freq = 800; /* 200*4 */
676 break;
677 case CLKCFG_FSB_667:
678 dev_priv->fsb_freq = 667; /* 167*4 */
679 break;
680 case CLKCFG_FSB_400:
681 dev_priv->fsb_freq = 400; /* 100*4 */
682 break;
683 }
684
685 switch (tmp & CLKCFG_MEM_MASK) {
686 case CLKCFG_MEM_533:
687 dev_priv->mem_freq = 533;
688 break;
689 case CLKCFG_MEM_667:
690 dev_priv->mem_freq = 667;
691 break;
692 case CLKCFG_MEM_800:
693 dev_priv->mem_freq = 800;
694 break;
695 }
696
697 /* detect pineview DDR3 setting */
698 tmp = I915_READ(CSHRDDR3CTL);
699 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
700}
701
702static void i915_ironlake_get_mem_freq(struct drm_device *dev)
703{
Jani Nikula50227e12014-03-31 14:27:21 +0300704 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200705 u16 ddrpll, csipll;
706
707 ddrpll = I915_READ16(DDRMPLL1);
708 csipll = I915_READ16(CSIPLL0);
709
710 switch (ddrpll & 0xff) {
711 case 0xc:
712 dev_priv->mem_freq = 800;
713 break;
714 case 0x10:
715 dev_priv->mem_freq = 1066;
716 break;
717 case 0x14:
718 dev_priv->mem_freq = 1333;
719 break;
720 case 0x18:
721 dev_priv->mem_freq = 1600;
722 break;
723 default:
724 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
725 ddrpll & 0xff);
726 dev_priv->mem_freq = 0;
727 break;
728 }
729
Daniel Vetter20e4d402012-08-08 23:35:39 +0200730 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200731
732 switch (csipll & 0x3ff) {
733 case 0x00c:
734 dev_priv->fsb_freq = 3200;
735 break;
736 case 0x00e:
737 dev_priv->fsb_freq = 3733;
738 break;
739 case 0x010:
740 dev_priv->fsb_freq = 4266;
741 break;
742 case 0x012:
743 dev_priv->fsb_freq = 4800;
744 break;
745 case 0x014:
746 dev_priv->fsb_freq = 5333;
747 break;
748 case 0x016:
749 dev_priv->fsb_freq = 5866;
750 break;
751 case 0x018:
752 dev_priv->fsb_freq = 6400;
753 break;
754 default:
755 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
756 csipll & 0x3ff);
757 dev_priv->fsb_freq = 0;
758 break;
759 }
760
761 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200762 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200763 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200764 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200765 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200766 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200767 }
768}
769
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300770static const struct cxsr_latency cxsr_latency_table[] = {
771 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
772 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
773 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
774 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
775 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
776
777 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
778 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
779 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
780 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
781 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
782
783 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
784 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
785 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
786 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
787 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
788
789 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
790 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
791 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
792 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
793 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
794
795 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
796 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
797 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
798 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
799 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
800
801 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
802 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
803 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
804 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
805 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
806};
807
Daniel Vetter63c62272012-04-21 23:17:55 +0200808static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300809 int is_ddr3,
810 int fsb,
811 int mem)
812{
813 const struct cxsr_latency *latency;
814 int i;
815
816 if (fsb == 0 || mem == 0)
817 return NULL;
818
819 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
820 latency = &cxsr_latency_table[i];
821 if (is_desktop == latency->is_desktop &&
822 is_ddr3 == latency->is_ddr3 &&
823 fsb == latency->fsb_freq && mem == latency->mem_freq)
824 return latency;
825 }
826
827 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
828
829 return NULL;
830}
831
Imre Deak5209b1f2014-07-01 12:36:17 +0300832void intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300833{
Imre Deak5209b1f2014-07-01 12:36:17 +0300834 struct drm_device *dev = dev_priv->dev;
835 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300836
Imre Deak5209b1f2014-07-01 12:36:17 +0300837 if (IS_VALLEYVIEW(dev)) {
838 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
839 } else if (IS_G4X(dev) || IS_CRESTLINE(dev)) {
840 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
841 } else if (IS_PINEVIEW(dev)) {
842 val = I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN;
843 val |= enable ? PINEVIEW_SELF_REFRESH_EN : 0;
844 I915_WRITE(DSPFW3, val);
845 } else if (IS_I945G(dev) || IS_I945GM(dev)) {
846 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
847 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
848 I915_WRITE(FW_BLC_SELF, val);
849 } else if (IS_I915GM(dev)) {
850 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
851 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
852 I915_WRITE(INSTPM, val);
853 } else {
854 return;
855 }
856
857 DRM_DEBUG_KMS("memory self-refresh is %s\n",
858 enable ? "enabled" : "disabled");
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300859}
860
861/*
862 * Latency for FIFO fetches is dependent on several factors:
863 * - memory configuration (speed, channels)
864 * - chipset
865 * - current MCH state
866 * It can be fairly high in some situations, so here we assume a fairly
867 * pessimal value. It's a tradeoff between extra memory fetches (if we
868 * set this value too high, the FIFO will fetch frequently to stay full)
869 * and power consumption (set it too low to save power and we might see
870 * FIFO underruns and display "flicker").
871 *
872 * A value of 5us seems to be a good balance; safe for very low end
873 * platforms but not overly aggressive on lower latency configs.
874 */
875static const int latency_ns = 5000;
876
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300877static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300878{
879 struct drm_i915_private *dev_priv = dev->dev_private;
880 uint32_t dsparb = I915_READ(DSPARB);
881 int size;
882
883 size = dsparb & 0x7f;
884 if (plane)
885 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
886
887 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
888 plane ? "B" : "A", size);
889
890 return size;
891}
892
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200893static int i830_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300894{
895 struct drm_i915_private *dev_priv = dev->dev_private;
896 uint32_t dsparb = I915_READ(DSPARB);
897 int size;
898
899 size = dsparb & 0x1ff;
900 if (plane)
901 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
902 size >>= 1; /* Convert to cachelines */
903
904 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
905 plane ? "B" : "A", size);
906
907 return size;
908}
909
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300910static int i845_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300911{
912 struct drm_i915_private *dev_priv = dev->dev_private;
913 uint32_t dsparb = I915_READ(DSPARB);
914 int size;
915
916 size = dsparb & 0x7f;
917 size >>= 2; /* Convert to cachelines */
918
919 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
920 plane ? "B" : "A",
921 size);
922
923 return size;
924}
925
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300926/* Pineview has different values for various configs */
927static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300928 .fifo_size = PINEVIEW_DISPLAY_FIFO,
929 .max_wm = PINEVIEW_MAX_WM,
930 .default_wm = PINEVIEW_DFT_WM,
931 .guard_size = PINEVIEW_GUARD_WM,
932 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300933};
934static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300935 .fifo_size = PINEVIEW_DISPLAY_FIFO,
936 .max_wm = PINEVIEW_MAX_WM,
937 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
938 .guard_size = PINEVIEW_GUARD_WM,
939 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300940};
941static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300942 .fifo_size = PINEVIEW_CURSOR_FIFO,
943 .max_wm = PINEVIEW_CURSOR_MAX_WM,
944 .default_wm = PINEVIEW_CURSOR_DFT_WM,
945 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
946 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300947};
948static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300949 .fifo_size = PINEVIEW_CURSOR_FIFO,
950 .max_wm = PINEVIEW_CURSOR_MAX_WM,
951 .default_wm = PINEVIEW_CURSOR_DFT_WM,
952 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
953 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300954};
955static const struct intel_watermark_params g4x_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300956 .fifo_size = G4X_FIFO_SIZE,
957 .max_wm = G4X_MAX_WM,
958 .default_wm = G4X_MAX_WM,
959 .guard_size = 2,
960 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300961};
962static const struct intel_watermark_params g4x_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300963 .fifo_size = I965_CURSOR_FIFO,
964 .max_wm = I965_CURSOR_MAX_WM,
965 .default_wm = I965_CURSOR_DFT_WM,
966 .guard_size = 2,
967 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300968};
969static const struct intel_watermark_params valleyview_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300970 .fifo_size = VALLEYVIEW_FIFO_SIZE,
971 .max_wm = VALLEYVIEW_MAX_WM,
972 .default_wm = VALLEYVIEW_MAX_WM,
973 .guard_size = 2,
974 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300975};
976static const struct intel_watermark_params valleyview_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300977 .fifo_size = I965_CURSOR_FIFO,
978 .max_wm = VALLEYVIEW_CURSOR_MAX_WM,
979 .default_wm = I965_CURSOR_DFT_WM,
980 .guard_size = 2,
981 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300982};
983static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300984 .fifo_size = I965_CURSOR_FIFO,
985 .max_wm = I965_CURSOR_MAX_WM,
986 .default_wm = I965_CURSOR_DFT_WM,
987 .guard_size = 2,
988 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300989};
990static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300991 .fifo_size = I945_FIFO_SIZE,
992 .max_wm = I915_MAX_WM,
993 .default_wm = 1,
994 .guard_size = 2,
995 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300996};
997static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300998 .fifo_size = I915_FIFO_SIZE,
999 .max_wm = I915_MAX_WM,
1000 .default_wm = 1,
1001 .guard_size = 2,
1002 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001003};
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001004static const struct intel_watermark_params i830_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +03001005 .fifo_size = I855GM_FIFO_SIZE,
1006 .max_wm = I915_MAX_WM,
1007 .default_wm = 1,
1008 .guard_size = 2,
1009 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001010};
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001011static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +03001012 .fifo_size = I830_FIFO_SIZE,
1013 .max_wm = I915_MAX_WM,
1014 .default_wm = 1,
1015 .guard_size = 2,
1016 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001017};
1018
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001019/**
1020 * intel_calculate_wm - calculate watermark level
1021 * @clock_in_khz: pixel clock
1022 * @wm: chip FIFO params
1023 * @pixel_size: display pixel size
1024 * @latency_ns: memory latency for the platform
1025 *
1026 * Calculate the watermark level (the level at which the display plane will
1027 * start fetching from memory again). Each chip has a different display
1028 * FIFO size and allocation, so the caller needs to figure that out and pass
1029 * in the correct intel_watermark_params structure.
1030 *
1031 * As the pixel clock runs, the FIFO will be drained at a rate that depends
1032 * on the pixel size. When it reaches the watermark level, it'll start
1033 * fetching FIFO line sized based chunks from memory until the FIFO fills
1034 * past the watermark point. If the FIFO drains completely, a FIFO underrun
1035 * will occur, and a display engine hang could result.
1036 */
1037static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
1038 const struct intel_watermark_params *wm,
1039 int fifo_size,
1040 int pixel_size,
1041 unsigned long latency_ns)
1042{
1043 long entries_required, wm_size;
1044
1045 /*
1046 * Note: we need to make sure we don't overflow for various clock &
1047 * latency values.
1048 * clocks go from a few thousand to several hundred thousand.
1049 * latency is usually a few thousand
1050 */
1051 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
1052 1000;
1053 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
1054
1055 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
1056
1057 wm_size = fifo_size - (entries_required + wm->guard_size);
1058
1059 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
1060
1061 /* Don't promote wm_size to unsigned... */
1062 if (wm_size > (long)wm->max_wm)
1063 wm_size = wm->max_wm;
1064 if (wm_size <= 0)
1065 wm_size = wm->default_wm;
1066 return wm_size;
1067}
1068
1069static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
1070{
1071 struct drm_crtc *crtc, *enabled = NULL;
1072
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01001073 for_each_crtc(dev, crtc) {
Chris Wilson3490ea52013-01-07 10:11:40 +00001074 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001075 if (enabled)
1076 return NULL;
1077 enabled = crtc;
1078 }
1079 }
1080
1081 return enabled;
1082}
1083
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001084static void pineview_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001085{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001086 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001087 struct drm_i915_private *dev_priv = dev->dev_private;
1088 struct drm_crtc *crtc;
1089 const struct cxsr_latency *latency;
1090 u32 reg;
1091 unsigned long wm;
1092
1093 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
1094 dev_priv->fsb_freq, dev_priv->mem_freq);
1095 if (!latency) {
1096 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +03001097 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001098 return;
1099 }
1100
1101 crtc = single_enabled_crtc(dev);
1102 if (crtc) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001103 const struct drm_display_mode *adjusted_mode;
Matt Roperf4510a22014-04-01 15:22:40 -07001104 int pixel_size = crtc->primary->fb->bits_per_pixel / 8;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001105 int clock;
1106
1107 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
1108 clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001109
1110 /* Display SR */
1111 wm = intel_calculate_wm(clock, &pineview_display_wm,
1112 pineview_display_wm.fifo_size,
1113 pixel_size, latency->display_sr);
1114 reg = I915_READ(DSPFW1);
1115 reg &= ~DSPFW_SR_MASK;
1116 reg |= wm << DSPFW_SR_SHIFT;
1117 I915_WRITE(DSPFW1, reg);
1118 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
1119
1120 /* cursor SR */
1121 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
1122 pineview_display_wm.fifo_size,
1123 pixel_size, latency->cursor_sr);
1124 reg = I915_READ(DSPFW3);
1125 reg &= ~DSPFW_CURSOR_SR_MASK;
1126 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
1127 I915_WRITE(DSPFW3, reg);
1128
1129 /* Display HPLL off SR */
1130 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
1131 pineview_display_hplloff_wm.fifo_size,
1132 pixel_size, latency->display_hpll_disable);
1133 reg = I915_READ(DSPFW3);
1134 reg &= ~DSPFW_HPLL_SR_MASK;
1135 reg |= wm & DSPFW_HPLL_SR_MASK;
1136 I915_WRITE(DSPFW3, reg);
1137
1138 /* cursor HPLL off SR */
1139 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
1140 pineview_display_hplloff_wm.fifo_size,
1141 pixel_size, latency->cursor_hpll_disable);
1142 reg = I915_READ(DSPFW3);
1143 reg &= ~DSPFW_HPLL_CURSOR_MASK;
1144 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
1145 I915_WRITE(DSPFW3, reg);
1146 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
1147
Imre Deak5209b1f2014-07-01 12:36:17 +03001148 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001149 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +03001150 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001151 }
1152}
1153
1154static bool g4x_compute_wm0(struct drm_device *dev,
1155 int plane,
1156 const struct intel_watermark_params *display,
1157 int display_latency_ns,
1158 const struct intel_watermark_params *cursor,
1159 int cursor_latency_ns,
1160 int *plane_wm,
1161 int *cursor_wm)
1162{
1163 struct drm_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001164 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001165 int htotal, hdisplay, clock, pixel_size;
1166 int line_time_us, line_count;
1167 int entries, tlb_miss;
1168
1169 crtc = intel_get_crtc_for_plane(dev, plane);
Chris Wilson3490ea52013-01-07 10:11:40 +00001170 if (!intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001171 *cursor_wm = cursor->guard_size;
1172 *plane_wm = display->guard_size;
1173 return false;
1174 }
1175
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001176 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001177 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001178 htotal = adjusted_mode->crtc_htotal;
Ville Syrjälä37327ab2013-09-04 18:25:28 +03001179 hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
Matt Roperf4510a22014-04-01 15:22:40 -07001180 pixel_size = crtc->primary->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001181
1182 /* Use the small buffer method to calculate plane watermark */
1183 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
1184 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
1185 if (tlb_miss > 0)
1186 entries += tlb_miss;
1187 entries = DIV_ROUND_UP(entries, display->cacheline_size);
1188 *plane_wm = entries + display->guard_size;
1189 if (*plane_wm > (int)display->max_wm)
1190 *plane_wm = display->max_wm;
1191
1192 /* Use the large buffer method to calculate cursor watermark */
Ville Syrjälä922044c2014-02-14 14:18:57 +02001193 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001194 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
Chris Wilson7bb836d2014-03-26 12:38:14 +00001195 entries = line_count * to_intel_crtc(crtc)->cursor_width * pixel_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001196 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
1197 if (tlb_miss > 0)
1198 entries += tlb_miss;
1199 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
1200 *cursor_wm = entries + cursor->guard_size;
1201 if (*cursor_wm > (int)cursor->max_wm)
1202 *cursor_wm = (int)cursor->max_wm;
1203
1204 return true;
1205}
1206
1207/*
1208 * Check the wm result.
1209 *
1210 * If any calculated watermark values is larger than the maximum value that
1211 * can be programmed into the associated watermark register, that watermark
1212 * must be disabled.
1213 */
1214static bool g4x_check_srwm(struct drm_device *dev,
1215 int display_wm, int cursor_wm,
1216 const struct intel_watermark_params *display,
1217 const struct intel_watermark_params *cursor)
1218{
1219 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
1220 display_wm, cursor_wm);
1221
1222 if (display_wm > display->max_wm) {
1223 DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
1224 display_wm, display->max_wm);
1225 return false;
1226 }
1227
1228 if (cursor_wm > cursor->max_wm) {
1229 DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
1230 cursor_wm, cursor->max_wm);
1231 return false;
1232 }
1233
1234 if (!(display_wm || cursor_wm)) {
1235 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
1236 return false;
1237 }
1238
1239 return true;
1240}
1241
1242static bool g4x_compute_srwm(struct drm_device *dev,
1243 int plane,
1244 int latency_ns,
1245 const struct intel_watermark_params *display,
1246 const struct intel_watermark_params *cursor,
1247 int *display_wm, int *cursor_wm)
1248{
1249 struct drm_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001250 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001251 int hdisplay, htotal, pixel_size, clock;
1252 unsigned long line_time_us;
1253 int line_count, line_size;
1254 int small, large;
1255 int entries;
1256
1257 if (!latency_ns) {
1258 *display_wm = *cursor_wm = 0;
1259 return false;
1260 }
1261
1262 crtc = intel_get_crtc_for_plane(dev, plane);
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001263 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001264 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001265 htotal = adjusted_mode->crtc_htotal;
Ville Syrjälä37327ab2013-09-04 18:25:28 +03001266 hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
Matt Roperf4510a22014-04-01 15:22:40 -07001267 pixel_size = crtc->primary->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001268
Ville Syrjälä922044c2014-02-14 14:18:57 +02001269 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001270 line_count = (latency_ns / line_time_us + 1000) / 1000;
1271 line_size = hdisplay * pixel_size;
1272
1273 /* Use the minimum of the small and large buffer method for primary */
1274 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
1275 large = line_count * line_size;
1276
1277 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
1278 *display_wm = entries + display->guard_size;
1279
1280 /* calculate the self-refresh watermark for display cursor */
Chris Wilson7bb836d2014-03-26 12:38:14 +00001281 entries = line_count * pixel_size * to_intel_crtc(crtc)->cursor_width;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001282 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
1283 *cursor_wm = entries + cursor->guard_size;
1284
1285 return g4x_check_srwm(dev,
1286 *display_wm, *cursor_wm,
1287 display, cursor);
1288}
1289
Gajanan Bhat0948c262014-08-07 01:58:24 +05301290static bool vlv_compute_drain_latency(struct drm_crtc *crtc,
1291 int pixel_size,
1292 int *prec_mult,
1293 int *drain_latency)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001294{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001295 int entries;
Gajanan Bhat0948c262014-08-07 01:58:24 +05301296 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001297
Gajanan Bhat0948c262014-08-07 01:58:24 +05301298 if (WARN(clock == 0, "Pixel clock is zero!\n"))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001299 return false;
1300
Gajanan Bhat0948c262014-08-07 01:58:24 +05301301 if (WARN(pixel_size == 0, "Pixel size is zero!\n"))
1302 return false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001303
Gajanan Bhata398e9c2014-08-05 23:15:54 +05301304 entries = DIV_ROUND_UP(clock, 1000) * pixel_size;
Gajanan Bhat0948c262014-08-07 01:58:24 +05301305 *prec_mult = (entries > 128) ? DRAIN_LATENCY_PRECISION_64 :
1306 DRAIN_LATENCY_PRECISION_32;
1307 *drain_latency = (64 * (*prec_mult) * 4) / entries;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001308
Gajanan Bhata398e9c2014-08-05 23:15:54 +05301309 if (*drain_latency > DRAIN_LATENCY_MASK)
1310 *drain_latency = DRAIN_LATENCY_MASK;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001311
1312 return true;
1313}
1314
1315/*
1316 * Update drain latency registers of memory arbiter
1317 *
1318 * Valleyview SoC has a new memory arbiter and needs drain latency registers
1319 * to be programmed. Each plane has a drain latency multiplier and a drain
1320 * latency value.
1321 */
1322
Gajanan Bhat41aad812014-07-16 18:24:03 +05301323static void vlv_update_drain_latency(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001324{
Gajanan Bhat0948c262014-08-07 01:58:24 +05301325 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1326 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1327 int pixel_size;
1328 int drain_latency;
1329 enum pipe pipe = intel_crtc->pipe;
1330 int plane_prec, prec_mult, plane_dl;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001331
Gajanan Bhat0948c262014-08-07 01:58:24 +05301332 plane_dl = I915_READ(VLV_DDL(pipe)) & ~(DDL_PLANE_PRECISION_64 |
1333 DRAIN_LATENCY_MASK | DDL_CURSOR_PRECISION_64 |
1334 (DRAIN_LATENCY_MASK << DDL_CURSOR_SHIFT));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001335
Gajanan Bhat0948c262014-08-07 01:58:24 +05301336 if (!intel_crtc_active(crtc)) {
1337 I915_WRITE(VLV_DDL(pipe), plane_dl);
1338 return;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001339 }
1340
Gajanan Bhat0948c262014-08-07 01:58:24 +05301341 /* Primary plane Drain Latency */
1342 pixel_size = crtc->primary->fb->bits_per_pixel / 8; /* BPP */
1343 if (vlv_compute_drain_latency(crtc, pixel_size, &prec_mult, &drain_latency)) {
1344 plane_prec = (prec_mult == DRAIN_LATENCY_PRECISION_64) ?
1345 DDL_PLANE_PRECISION_64 :
1346 DDL_PLANE_PRECISION_32;
1347 plane_dl |= plane_prec | drain_latency;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001348 }
Gajanan Bhat0948c262014-08-07 01:58:24 +05301349
1350 /* Cursor Drain Latency
1351 * BPP is always 4 for cursor
1352 */
1353 pixel_size = 4;
1354
1355 /* Program cursor DL only if it is enabled */
1356 if (intel_crtc->cursor_base &&
1357 vlv_compute_drain_latency(crtc, pixel_size, &prec_mult, &drain_latency)) {
1358 plane_prec = (prec_mult == DRAIN_LATENCY_PRECISION_64) ?
1359 DDL_CURSOR_PRECISION_64 :
1360 DDL_CURSOR_PRECISION_32;
1361 plane_dl |= plane_prec | (drain_latency << DDL_CURSOR_SHIFT);
1362 }
1363
1364 I915_WRITE(VLV_DDL(pipe), plane_dl);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001365}
1366
1367#define single_plane_enabled(mask) is_power_of_2(mask)
1368
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001369static void valleyview_update_wm(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001370{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001371 struct drm_device *dev = crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001372 static const int sr_latency_ns = 12000;
1373 struct drm_i915_private *dev_priv = dev->dev_private;
1374 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1375 int plane_sr, cursor_sr;
Chris Wilsonaf6c4572012-12-11 12:01:43 +00001376 int ignore_plane_sr, ignore_cursor_sr;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001377 unsigned int enabled = 0;
Imre Deak98584252014-06-13 14:54:20 +03001378 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001379
Gajanan Bhat41aad812014-07-16 18:24:03 +05301380 vlv_update_drain_latency(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001381
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001382 if (g4x_compute_wm0(dev, PIPE_A,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001383 &valleyview_wm_info, latency_ns,
1384 &valleyview_cursor_wm_info, latency_ns,
1385 &planea_wm, &cursora_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001386 enabled |= 1 << PIPE_A;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001387
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001388 if (g4x_compute_wm0(dev, PIPE_B,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001389 &valleyview_wm_info, latency_ns,
1390 &valleyview_cursor_wm_info, latency_ns,
1391 &planeb_wm, &cursorb_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001392 enabled |= 1 << PIPE_B;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001393
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001394 if (single_plane_enabled(enabled) &&
1395 g4x_compute_srwm(dev, ffs(enabled) - 1,
1396 sr_latency_ns,
1397 &valleyview_wm_info,
1398 &valleyview_cursor_wm_info,
Chris Wilsonaf6c4572012-12-11 12:01:43 +00001399 &plane_sr, &ignore_cursor_sr) &&
1400 g4x_compute_srwm(dev, ffs(enabled) - 1,
1401 2*sr_latency_ns,
1402 &valleyview_wm_info,
1403 &valleyview_cursor_wm_info,
Chris Wilson52bd02d2012-12-07 10:43:24 +00001404 &ignore_plane_sr, &cursor_sr)) {
Imre Deak98584252014-06-13 14:54:20 +03001405 cxsr_enabled = true;
Chris Wilson52bd02d2012-12-07 10:43:24 +00001406 } else {
Imre Deak98584252014-06-13 14:54:20 +03001407 cxsr_enabled = false;
Imre Deak5209b1f2014-07-01 12:36:17 +03001408 intel_set_memory_cxsr(dev_priv, false);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001409 plane_sr = cursor_sr = 0;
1410 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001411
Ville Syrjäläa5043452014-06-28 02:04:18 +03001412 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1413 "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001414 planea_wm, cursora_wm,
1415 planeb_wm, cursorb_wm,
1416 plane_sr, cursor_sr);
1417
1418 I915_WRITE(DSPFW1,
1419 (plane_sr << DSPFW_SR_SHIFT) |
1420 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
1421 (planeb_wm << DSPFW_PLANEB_SHIFT) |
Ville Syrjälä0a560672014-06-11 16:51:18 +03001422 (planea_wm << DSPFW_PLANEA_SHIFT));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001423 I915_WRITE(DSPFW2,
Chris Wilson8c919b22012-12-04 16:33:19 +00001424 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001425 (cursora_wm << DSPFW_CURSORA_SHIFT));
1426 I915_WRITE(DSPFW3,
Chris Wilson8c919b22012-12-04 16:33:19 +00001427 (I915_READ(DSPFW3) & ~DSPFW_CURSOR_SR_MASK) |
1428 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Imre Deak98584252014-06-13 14:54:20 +03001429
1430 if (cxsr_enabled)
1431 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001432}
1433
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03001434static void cherryview_update_wm(struct drm_crtc *crtc)
1435{
1436 struct drm_device *dev = crtc->dev;
1437 static const int sr_latency_ns = 12000;
1438 struct drm_i915_private *dev_priv = dev->dev_private;
1439 int planea_wm, planeb_wm, planec_wm;
1440 int cursora_wm, cursorb_wm, cursorc_wm;
1441 int plane_sr, cursor_sr;
1442 int ignore_plane_sr, ignore_cursor_sr;
1443 unsigned int enabled = 0;
1444 bool cxsr_enabled;
1445
1446 vlv_update_drain_latency(crtc);
1447
1448 if (g4x_compute_wm0(dev, PIPE_A,
1449 &valleyview_wm_info, latency_ns,
1450 &valleyview_cursor_wm_info, latency_ns,
1451 &planea_wm, &cursora_wm))
1452 enabled |= 1 << PIPE_A;
1453
1454 if (g4x_compute_wm0(dev, PIPE_B,
1455 &valleyview_wm_info, latency_ns,
1456 &valleyview_cursor_wm_info, latency_ns,
1457 &planeb_wm, &cursorb_wm))
1458 enabled |= 1 << PIPE_B;
1459
1460 if (g4x_compute_wm0(dev, PIPE_C,
1461 &valleyview_wm_info, latency_ns,
1462 &valleyview_cursor_wm_info, latency_ns,
1463 &planec_wm, &cursorc_wm))
1464 enabled |= 1 << PIPE_C;
1465
1466 if (single_plane_enabled(enabled) &&
1467 g4x_compute_srwm(dev, ffs(enabled) - 1,
1468 sr_latency_ns,
1469 &valleyview_wm_info,
1470 &valleyview_cursor_wm_info,
1471 &plane_sr, &ignore_cursor_sr) &&
1472 g4x_compute_srwm(dev, ffs(enabled) - 1,
1473 2*sr_latency_ns,
1474 &valleyview_wm_info,
1475 &valleyview_cursor_wm_info,
1476 &ignore_plane_sr, &cursor_sr)) {
1477 cxsr_enabled = true;
1478 } else {
1479 cxsr_enabled = false;
1480 intel_set_memory_cxsr(dev_priv, false);
1481 plane_sr = cursor_sr = 0;
1482 }
1483
1484 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1485 "B: plane=%d, cursor=%d, C: plane=%d, cursor=%d, "
1486 "SR: plane=%d, cursor=%d\n",
1487 planea_wm, cursora_wm,
1488 planeb_wm, cursorb_wm,
1489 planec_wm, cursorc_wm,
1490 plane_sr, cursor_sr);
1491
1492 I915_WRITE(DSPFW1,
1493 (plane_sr << DSPFW_SR_SHIFT) |
1494 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
1495 (planeb_wm << DSPFW_PLANEB_SHIFT) |
1496 (planea_wm << DSPFW_PLANEA_SHIFT));
1497 I915_WRITE(DSPFW2,
1498 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
1499 (cursora_wm << DSPFW_CURSORA_SHIFT));
1500 I915_WRITE(DSPFW3,
1501 (I915_READ(DSPFW3) & ~DSPFW_CURSOR_SR_MASK) |
1502 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
1503 I915_WRITE(DSPFW9_CHV,
1504 (I915_READ(DSPFW9_CHV) & ~(DSPFW_PLANEC_MASK |
1505 DSPFW_CURSORC_MASK)) |
1506 (planec_wm << DSPFW_PLANEC_SHIFT) |
1507 (cursorc_wm << DSPFW_CURSORC_SHIFT));
1508
1509 if (cxsr_enabled)
1510 intel_set_memory_cxsr(dev_priv, true);
1511}
1512
Gajanan Bhat01e184c2014-08-07 17:03:30 +05301513static void valleyview_update_sprite_wm(struct drm_plane *plane,
1514 struct drm_crtc *crtc,
1515 uint32_t sprite_width,
1516 uint32_t sprite_height,
1517 int pixel_size,
1518 bool enabled, bool scaled)
1519{
1520 struct drm_device *dev = crtc->dev;
1521 struct drm_i915_private *dev_priv = dev->dev_private;
1522 int pipe = to_intel_plane(plane)->pipe;
1523 int sprite = to_intel_plane(plane)->plane;
1524 int drain_latency;
1525 int plane_prec;
1526 int sprite_dl;
1527 int prec_mult;
1528
1529 sprite_dl = I915_READ(VLV_DDL(pipe)) & ~(DDL_SPRITE_PRECISION_64(sprite) |
1530 (DRAIN_LATENCY_MASK << DDL_SPRITE_SHIFT(sprite)));
1531
1532 if (enabled && vlv_compute_drain_latency(crtc, pixel_size, &prec_mult,
1533 &drain_latency)) {
1534 plane_prec = (prec_mult == DRAIN_LATENCY_PRECISION_64) ?
1535 DDL_SPRITE_PRECISION_64(sprite) :
1536 DDL_SPRITE_PRECISION_32(sprite);
1537 sprite_dl |= plane_prec |
1538 (drain_latency << DDL_SPRITE_SHIFT(sprite));
1539 }
1540
1541 I915_WRITE(VLV_DDL(pipe), sprite_dl);
1542}
1543
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001544static void g4x_update_wm(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001545{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001546 struct drm_device *dev = crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001547 static const int sr_latency_ns = 12000;
1548 struct drm_i915_private *dev_priv = dev->dev_private;
1549 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1550 int plane_sr, cursor_sr;
1551 unsigned int enabled = 0;
Imre Deak98584252014-06-13 14:54:20 +03001552 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001553
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001554 if (g4x_compute_wm0(dev, PIPE_A,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001555 &g4x_wm_info, latency_ns,
1556 &g4x_cursor_wm_info, latency_ns,
1557 &planea_wm, &cursora_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001558 enabled |= 1 << PIPE_A;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001559
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001560 if (g4x_compute_wm0(dev, PIPE_B,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001561 &g4x_wm_info, latency_ns,
1562 &g4x_cursor_wm_info, latency_ns,
1563 &planeb_wm, &cursorb_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001564 enabled |= 1 << PIPE_B;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001565
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001566 if (single_plane_enabled(enabled) &&
1567 g4x_compute_srwm(dev, ffs(enabled) - 1,
1568 sr_latency_ns,
1569 &g4x_wm_info,
1570 &g4x_cursor_wm_info,
Chris Wilson52bd02d2012-12-07 10:43:24 +00001571 &plane_sr, &cursor_sr)) {
Imre Deak98584252014-06-13 14:54:20 +03001572 cxsr_enabled = true;
Chris Wilson52bd02d2012-12-07 10:43:24 +00001573 } else {
Imre Deak98584252014-06-13 14:54:20 +03001574 cxsr_enabled = false;
Imre Deak5209b1f2014-07-01 12:36:17 +03001575 intel_set_memory_cxsr(dev_priv, false);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001576 plane_sr = cursor_sr = 0;
1577 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001578
Ville Syrjäläa5043452014-06-28 02:04:18 +03001579 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1580 "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001581 planea_wm, cursora_wm,
1582 planeb_wm, cursorb_wm,
1583 plane_sr, cursor_sr);
1584
1585 I915_WRITE(DSPFW1,
1586 (plane_sr << DSPFW_SR_SHIFT) |
1587 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
1588 (planeb_wm << DSPFW_PLANEB_SHIFT) |
Ville Syrjälä0a560672014-06-11 16:51:18 +03001589 (planea_wm << DSPFW_PLANEA_SHIFT));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001590 I915_WRITE(DSPFW2,
Chris Wilson8c919b22012-12-04 16:33:19 +00001591 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001592 (cursora_wm << DSPFW_CURSORA_SHIFT));
1593 /* HPLL off in SR has some issues on G4x... disable it */
1594 I915_WRITE(DSPFW3,
Chris Wilson8c919b22012-12-04 16:33:19 +00001595 (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001596 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Imre Deak98584252014-06-13 14:54:20 +03001597
1598 if (cxsr_enabled)
1599 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001600}
1601
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001602static void i965_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001603{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001604 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001605 struct drm_i915_private *dev_priv = dev->dev_private;
1606 struct drm_crtc *crtc;
1607 int srwm = 1;
1608 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03001609 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001610
1611 /* Calc sr entries for one plane configs */
1612 crtc = single_enabled_crtc(dev);
1613 if (crtc) {
1614 /* self-refresh has much higher latency */
1615 static const int sr_latency_ns = 12000;
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001616 const struct drm_display_mode *adjusted_mode =
1617 &to_intel_crtc(crtc)->config.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001618 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001619 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjälä37327ab2013-09-04 18:25:28 +03001620 int hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
Matt Roperf4510a22014-04-01 15:22:40 -07001621 int pixel_size = crtc->primary->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001622 unsigned long line_time_us;
1623 int entries;
1624
Ville Syrjälä922044c2014-02-14 14:18:57 +02001625 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001626
1627 /* Use ns/us then divide to preserve precision */
1628 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
1629 pixel_size * hdisplay;
1630 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
1631 srwm = I965_FIFO_SIZE - entries;
1632 if (srwm < 0)
1633 srwm = 1;
1634 srwm &= 0x1ff;
1635 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
1636 entries, srwm);
1637
1638 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson7bb836d2014-03-26 12:38:14 +00001639 pixel_size * to_intel_crtc(crtc)->cursor_width;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001640 entries = DIV_ROUND_UP(entries,
1641 i965_cursor_wm_info.cacheline_size);
1642 cursor_sr = i965_cursor_wm_info.fifo_size -
1643 (entries + i965_cursor_wm_info.guard_size);
1644
1645 if (cursor_sr > i965_cursor_wm_info.max_wm)
1646 cursor_sr = i965_cursor_wm_info.max_wm;
1647
1648 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
1649 "cursor %d\n", srwm, cursor_sr);
1650
Imre Deak98584252014-06-13 14:54:20 +03001651 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001652 } else {
Imre Deak98584252014-06-13 14:54:20 +03001653 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001654 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03001655 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001656 }
1657
1658 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
1659 srwm);
1660
1661 /* 965 has limitations... */
1662 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) |
Ville Syrjälä0a560672014-06-11 16:51:18 +03001663 (8 << DSPFW_CURSORB_SHIFT) |
1664 (8 << DSPFW_PLANEB_SHIFT) |
1665 (8 << DSPFW_PLANEA_SHIFT));
1666 I915_WRITE(DSPFW2, (8 << DSPFW_CURSORA_SHIFT) |
1667 (8 << DSPFW_PLANEC_SHIFT_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001668 /* update cursor SR watermark */
1669 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Imre Deak98584252014-06-13 14:54:20 +03001670
1671 if (cxsr_enabled)
1672 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001673}
1674
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001675static void i9xx_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001676{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001677 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001678 struct drm_i915_private *dev_priv = dev->dev_private;
1679 const struct intel_watermark_params *wm_info;
1680 uint32_t fwater_lo;
1681 uint32_t fwater_hi;
1682 int cwm, srwm = 1;
1683 int fifo_size;
1684 int planea_wm, planeb_wm;
1685 struct drm_crtc *crtc, *enabled = NULL;
1686
1687 if (IS_I945GM(dev))
1688 wm_info = &i945_wm_info;
1689 else if (!IS_GEN2(dev))
1690 wm_info = &i915_wm_info;
1691 else
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001692 wm_info = &i830_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001693
1694 fifo_size = dev_priv->display.get_fifo_size(dev, 0);
1695 crtc = intel_get_crtc_for_plane(dev, 0);
Chris Wilson3490ea52013-01-07 10:11:40 +00001696 if (intel_crtc_active(crtc)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001697 const struct drm_display_mode *adjusted_mode;
Matt Roperf4510a22014-04-01 15:22:40 -07001698 int cpp = crtc->primary->fb->bits_per_pixel / 8;
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001699 if (IS_GEN2(dev))
1700 cpp = 4;
1701
Damien Lespiau241bfc32013-09-25 16:45:37 +01001702 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
1703 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001704 wm_info, fifo_size, cpp,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001705 latency_ns);
1706 enabled = crtc;
1707 } else
1708 planea_wm = fifo_size - wm_info->guard_size;
1709
1710 fifo_size = dev_priv->display.get_fifo_size(dev, 1);
1711 crtc = intel_get_crtc_for_plane(dev, 1);
Chris Wilson3490ea52013-01-07 10:11:40 +00001712 if (intel_crtc_active(crtc)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001713 const struct drm_display_mode *adjusted_mode;
Matt Roperf4510a22014-04-01 15:22:40 -07001714 int cpp = crtc->primary->fb->bits_per_pixel / 8;
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001715 if (IS_GEN2(dev))
1716 cpp = 4;
1717
Damien Lespiau241bfc32013-09-25 16:45:37 +01001718 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
1719 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001720 wm_info, fifo_size, cpp,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001721 latency_ns);
1722 if (enabled == NULL)
1723 enabled = crtc;
1724 else
1725 enabled = NULL;
1726 } else
1727 planeb_wm = fifo_size - wm_info->guard_size;
1728
1729 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
1730
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001731 if (IS_I915GM(dev) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07001732 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001733
Matt Roper2ff8fde2014-07-08 07:50:07 -07001734 obj = intel_fb_obj(enabled->primary->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001735
1736 /* self-refresh seems busted with untiled */
Matt Roper2ff8fde2014-07-08 07:50:07 -07001737 if (obj->tiling_mode == I915_TILING_NONE)
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001738 enabled = NULL;
1739 }
1740
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001741 /*
1742 * Overlay gets an aggressive default since video jitter is bad.
1743 */
1744 cwm = 2;
1745
1746 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03001747 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001748
1749 /* Calc sr entries for one plane configs */
1750 if (HAS_FW_BLC(dev) && enabled) {
1751 /* self-refresh has much higher latency */
1752 static const int sr_latency_ns = 6000;
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001753 const struct drm_display_mode *adjusted_mode =
1754 &to_intel_crtc(enabled)->config.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001755 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001756 int htotal = adjusted_mode->crtc_htotal;
Daniel Vetterf727b492013-11-20 15:02:10 +01001757 int hdisplay = to_intel_crtc(enabled)->config.pipe_src_w;
Matt Roperf4510a22014-04-01 15:22:40 -07001758 int pixel_size = enabled->primary->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001759 unsigned long line_time_us;
1760 int entries;
1761
Ville Syrjälä922044c2014-02-14 14:18:57 +02001762 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001763
1764 /* Use ns/us then divide to preserve precision */
1765 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
1766 pixel_size * hdisplay;
1767 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
1768 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
1769 srwm = wm_info->fifo_size - entries;
1770 if (srwm < 0)
1771 srwm = 1;
1772
1773 if (IS_I945G(dev) || IS_I945GM(dev))
1774 I915_WRITE(FW_BLC_SELF,
1775 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
1776 else if (IS_I915GM(dev))
1777 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
1778 }
1779
1780 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
1781 planea_wm, planeb_wm, cwm, srwm);
1782
1783 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
1784 fwater_hi = (cwm & 0x1f);
1785
1786 /* Set request length to 8 cachelines per fetch */
1787 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
1788 fwater_hi = fwater_hi | (1 << 8);
1789
1790 I915_WRITE(FW_BLC, fwater_lo);
1791 I915_WRITE(FW_BLC2, fwater_hi);
1792
Imre Deak5209b1f2014-07-01 12:36:17 +03001793 if (enabled)
1794 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001795}
1796
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001797static void i845_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001798{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001799 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001800 struct drm_i915_private *dev_priv = dev->dev_private;
1801 struct drm_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001802 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001803 uint32_t fwater_lo;
1804 int planea_wm;
1805
1806 crtc = single_enabled_crtc(dev);
1807 if (crtc == NULL)
1808 return;
1809
Damien Lespiau241bfc32013-09-25 16:45:37 +01001810 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
1811 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001812 &i845_wm_info,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001813 dev_priv->display.get_fifo_size(dev, 0),
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001814 4, latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001815 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
1816 fwater_lo |= (3<<8) | planea_wm;
1817
1818 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
1819
1820 I915_WRITE(FW_BLC, fwater_lo);
1821}
1822
Ville Syrjälä36587292013-07-05 11:57:16 +03001823static uint32_t ilk_pipe_pixel_rate(struct drm_device *dev,
1824 struct drm_crtc *crtc)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001825{
1826 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01001827 uint32_t pixel_rate;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001828
Damien Lespiau241bfc32013-09-25 16:45:37 +01001829 pixel_rate = intel_crtc->config.adjusted_mode.crtc_clock;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001830
1831 /* We only use IF-ID interlacing. If we ever use PF-ID we'll need to
1832 * adjust the pixel_rate here. */
1833
Chris Wilsonfd4daa92013-08-27 17:04:17 +01001834 if (intel_crtc->config.pch_pfit.enabled) {
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001835 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
Chris Wilsonfd4daa92013-08-27 17:04:17 +01001836 uint32_t pfit_size = intel_crtc->config.pch_pfit.size;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001837
Ville Syrjälä37327ab2013-09-04 18:25:28 +03001838 pipe_w = intel_crtc->config.pipe_src_w;
1839 pipe_h = intel_crtc->config.pipe_src_h;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001840 pfit_w = (pfit_size >> 16) & 0xFFFF;
1841 pfit_h = pfit_size & 0xFFFF;
1842 if (pipe_w < pfit_w)
1843 pipe_w = pfit_w;
1844 if (pipe_h < pfit_h)
1845 pipe_h = pfit_h;
1846
1847 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
1848 pfit_w * pfit_h);
1849 }
1850
1851 return pixel_rate;
1852}
1853
Ville Syrjälä37126462013-08-01 16:18:55 +03001854/* latency must be in 0.1us units. */
Ville Syrjälä23297042013-07-05 11:57:17 +03001855static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t bytes_per_pixel,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001856 uint32_t latency)
1857{
1858 uint64_t ret;
1859
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001860 if (WARN(latency == 0, "Latency value missing\n"))
1861 return UINT_MAX;
1862
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001863 ret = (uint64_t) pixel_rate * bytes_per_pixel * latency;
1864 ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2;
1865
1866 return ret;
1867}
1868
Ville Syrjälä37126462013-08-01 16:18:55 +03001869/* latency must be in 0.1us units. */
Ville Syrjälä23297042013-07-05 11:57:17 +03001870static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001871 uint32_t horiz_pixels, uint8_t bytes_per_pixel,
1872 uint32_t latency)
1873{
1874 uint32_t ret;
1875
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001876 if (WARN(latency == 0, "Latency value missing\n"))
1877 return UINT_MAX;
1878
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001879 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
1880 ret = (ret + 1) * horiz_pixels * bytes_per_pixel;
1881 ret = DIV_ROUND_UP(ret, 64) + 2;
1882 return ret;
1883}
1884
Ville Syrjälä23297042013-07-05 11:57:17 +03001885static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001886 uint8_t bytes_per_pixel)
1887{
1888 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * bytes_per_pixel) + 2;
1889}
1890
Imre Deak820c1982013-12-17 14:46:36 +02001891struct ilk_pipe_wm_parameters {
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001892 bool active;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001893 uint32_t pipe_htotal;
1894 uint32_t pixel_rate;
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001895 struct intel_plane_wm_parameters pri;
1896 struct intel_plane_wm_parameters spr;
1897 struct intel_plane_wm_parameters cur;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001898};
1899
Imre Deak820c1982013-12-17 14:46:36 +02001900struct ilk_wm_maximums {
Paulo Zanonicca32e92013-05-31 11:45:06 -03001901 uint16_t pri;
1902 uint16_t spr;
1903 uint16_t cur;
1904 uint16_t fbc;
1905};
1906
Ville Syrjälä240264f2013-08-07 13:29:12 +03001907/* used in computing the new watermarks state */
1908struct intel_wm_config {
1909 unsigned int num_pipes_active;
1910 bool sprites_enabled;
1911 bool sprites_scaled;
Ville Syrjälä240264f2013-08-07 13:29:12 +03001912};
1913
Ville Syrjälä37126462013-08-01 16:18:55 +03001914/*
1915 * For both WM_PIPE and WM_LP.
1916 * mem_value must be in 0.1us units.
1917 */
Imre Deak820c1982013-12-17 14:46:36 +02001918static uint32_t ilk_compute_pri_wm(const struct ilk_pipe_wm_parameters *params,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001919 uint32_t mem_value,
1920 bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001921{
Paulo Zanonicca32e92013-05-31 11:45:06 -03001922 uint32_t method1, method2;
1923
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001924 if (!params->active || !params->pri.enabled)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001925 return 0;
1926
Ville Syrjälä23297042013-07-05 11:57:17 +03001927 method1 = ilk_wm_method1(params->pixel_rate,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001928 params->pri.bytes_per_pixel,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001929 mem_value);
1930
1931 if (!is_lp)
1932 return method1;
1933
Ville Syrjälä23297042013-07-05 11:57:17 +03001934 method2 = ilk_wm_method2(params->pixel_rate,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001935 params->pipe_htotal,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001936 params->pri.horiz_pixels,
1937 params->pri.bytes_per_pixel,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001938 mem_value);
1939
1940 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001941}
1942
Ville Syrjälä37126462013-08-01 16:18:55 +03001943/*
1944 * For both WM_PIPE and WM_LP.
1945 * mem_value must be in 0.1us units.
1946 */
Imre Deak820c1982013-12-17 14:46:36 +02001947static uint32_t ilk_compute_spr_wm(const struct ilk_pipe_wm_parameters *params,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001948 uint32_t mem_value)
1949{
1950 uint32_t method1, method2;
1951
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001952 if (!params->active || !params->spr.enabled)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001953 return 0;
1954
Ville Syrjälä23297042013-07-05 11:57:17 +03001955 method1 = ilk_wm_method1(params->pixel_rate,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001956 params->spr.bytes_per_pixel,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001957 mem_value);
Ville Syrjälä23297042013-07-05 11:57:17 +03001958 method2 = ilk_wm_method2(params->pixel_rate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001959 params->pipe_htotal,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001960 params->spr.horiz_pixels,
1961 params->spr.bytes_per_pixel,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001962 mem_value);
1963 return min(method1, method2);
1964}
1965
Ville Syrjälä37126462013-08-01 16:18:55 +03001966/*
1967 * For both WM_PIPE and WM_LP.
1968 * mem_value must be in 0.1us units.
1969 */
Imre Deak820c1982013-12-17 14:46:36 +02001970static uint32_t ilk_compute_cur_wm(const struct ilk_pipe_wm_parameters *params,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001971 uint32_t mem_value)
1972{
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001973 if (!params->active || !params->cur.enabled)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001974 return 0;
1975
Ville Syrjälä23297042013-07-05 11:57:17 +03001976 return ilk_wm_method2(params->pixel_rate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001977 params->pipe_htotal,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001978 params->cur.horiz_pixels,
1979 params->cur.bytes_per_pixel,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001980 mem_value);
1981}
1982
Paulo Zanonicca32e92013-05-31 11:45:06 -03001983/* Only for WM_LP. */
Imre Deak820c1982013-12-17 14:46:36 +02001984static uint32_t ilk_compute_fbc_wm(const struct ilk_pipe_wm_parameters *params,
Ville Syrjälä1fda9882013-07-05 11:57:19 +03001985 uint32_t pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001986{
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001987 if (!params->active || !params->pri.enabled)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001988 return 0;
1989
Ville Syrjälä23297042013-07-05 11:57:17 +03001990 return ilk_wm_fbc(pri_val,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001991 params->pri.horiz_pixels,
1992 params->pri.bytes_per_pixel);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001993}
1994
Ville Syrjälä158ae642013-08-07 13:28:19 +03001995static unsigned int ilk_display_fifo_size(const struct drm_device *dev)
1996{
Ville Syrjälä416f4722013-11-02 21:07:46 -07001997 if (INTEL_INFO(dev)->gen >= 8)
1998 return 3072;
1999 else if (INTEL_INFO(dev)->gen >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002000 return 768;
2001 else
2002 return 512;
2003}
2004
Ville Syrjälä4e975082014-03-07 18:32:11 +02002005static unsigned int ilk_plane_wm_reg_max(const struct drm_device *dev,
2006 int level, bool is_sprite)
2007{
2008 if (INTEL_INFO(dev)->gen >= 8)
2009 /* BDW primary/sprite plane watermarks */
2010 return level == 0 ? 255 : 2047;
2011 else if (INTEL_INFO(dev)->gen >= 7)
2012 /* IVB/HSW primary/sprite plane watermarks */
2013 return level == 0 ? 127 : 1023;
2014 else if (!is_sprite)
2015 /* ILK/SNB primary plane watermarks */
2016 return level == 0 ? 127 : 511;
2017 else
2018 /* ILK/SNB sprite plane watermarks */
2019 return level == 0 ? 63 : 255;
2020}
2021
2022static unsigned int ilk_cursor_wm_reg_max(const struct drm_device *dev,
2023 int level)
2024{
2025 if (INTEL_INFO(dev)->gen >= 7)
2026 return level == 0 ? 63 : 255;
2027 else
2028 return level == 0 ? 31 : 63;
2029}
2030
2031static unsigned int ilk_fbc_wm_reg_max(const struct drm_device *dev)
2032{
2033 if (INTEL_INFO(dev)->gen >= 8)
2034 return 31;
2035 else
2036 return 15;
2037}
2038
Ville Syrjälä158ae642013-08-07 13:28:19 +03002039/* Calculate the maximum primary/sprite plane watermark */
2040static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
2041 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002042 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03002043 enum intel_ddb_partitioning ddb_partitioning,
2044 bool is_sprite)
2045{
2046 unsigned int fifo_size = ilk_display_fifo_size(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002047
2048 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002049 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002050 return 0;
2051
2052 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002053 if (level == 0 || config->num_pipes_active > 1) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03002054 fifo_size /= INTEL_INFO(dev)->num_pipes;
2055
2056 /*
2057 * For some reason the non self refresh
2058 * FIFO size is only half of the self
2059 * refresh FIFO size on ILK/SNB.
2060 */
2061 if (INTEL_INFO(dev)->gen <= 6)
2062 fifo_size /= 2;
2063 }
2064
Ville Syrjälä240264f2013-08-07 13:29:12 +03002065 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03002066 /* level 0 is always calculated with 1:1 split */
2067 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
2068 if (is_sprite)
2069 fifo_size *= 5;
2070 fifo_size /= 6;
2071 } else {
2072 fifo_size /= 2;
2073 }
2074 }
2075
2076 /* clamp to max that the registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02002077 return min(fifo_size, ilk_plane_wm_reg_max(dev, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03002078}
2079
2080/* Calculate the maximum cursor plane watermark */
2081static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002082 int level,
2083 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002084{
2085 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002086 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002087 return 64;
2088
2089 /* otherwise just report max that registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02002090 return ilk_cursor_wm_reg_max(dev, level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002091}
2092
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002093static void ilk_compute_wm_maximums(const struct drm_device *dev,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03002094 int level,
2095 const struct intel_wm_config *config,
2096 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002097 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002098{
Ville Syrjälä240264f2013-08-07 13:29:12 +03002099 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
2100 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
2101 max->cur = ilk_cursor_wm_max(dev, level, config);
Ville Syrjälä4e975082014-03-07 18:32:11 +02002102 max->fbc = ilk_fbc_wm_reg_max(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002103}
2104
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002105static void ilk_compute_wm_reg_maximums(struct drm_device *dev,
2106 int level,
2107 struct ilk_wm_maximums *max)
2108{
2109 max->pri = ilk_plane_wm_reg_max(dev, level, false);
2110 max->spr = ilk_plane_wm_reg_max(dev, level, true);
2111 max->cur = ilk_cursor_wm_reg_max(dev, level);
2112 max->fbc = ilk_fbc_wm_reg_max(dev);
2113}
2114
Ville Syrjäläd9395652013-10-09 19:18:10 +03002115static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02002116 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03002117 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002118{
2119 bool ret;
2120
2121 /* already determined to be invalid? */
2122 if (!result->enable)
2123 return false;
2124
2125 result->enable = result->pri_val <= max->pri &&
2126 result->spr_val <= max->spr &&
2127 result->cur_val <= max->cur;
2128
2129 ret = result->enable;
2130
2131 /*
2132 * HACK until we can pre-compute everything,
2133 * and thus fail gracefully if LP0 watermarks
2134 * are exceeded...
2135 */
2136 if (level == 0 && !result->enable) {
2137 if (result->pri_val > max->pri)
2138 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2139 level, result->pri_val, max->pri);
2140 if (result->spr_val > max->spr)
2141 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2142 level, result->spr_val, max->spr);
2143 if (result->cur_val > max->cur)
2144 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2145 level, result->cur_val, max->cur);
2146
2147 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
2148 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
2149 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
2150 result->enable = true;
2151 }
2152
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002153 return ret;
2154}
2155
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002156static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002157 int level,
Imre Deak820c1982013-12-17 14:46:36 +02002158 const struct ilk_pipe_wm_parameters *p,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002159 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002160{
2161 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
2162 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
2163 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
2164
2165 /* WM1+ latency values stored in 0.5us units */
2166 if (level > 0) {
2167 pri_latency *= 5;
2168 spr_latency *= 5;
2169 cur_latency *= 5;
2170 }
2171
2172 result->pri_val = ilk_compute_pri_wm(p, pri_latency, level);
2173 result->spr_val = ilk_compute_spr_wm(p, spr_latency);
2174 result->cur_val = ilk_compute_cur_wm(p, cur_latency);
2175 result->fbc_val = ilk_compute_fbc_wm(p, result->pri_val);
2176 result->enable = true;
2177}
2178
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002179static uint32_t
2180hsw_compute_linetime_wm(struct drm_device *dev, struct drm_crtc *crtc)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002181{
2182 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002183 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002184 struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002185 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002186
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002187 if (!intel_crtc_active(crtc))
2188 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002189
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002190 /* The WM are computed with base on how long it takes to fill a single
2191 * row at the given clock rate, multiplied by 8.
2192 * */
Jesse Barnesfec8cba2013-11-27 11:10:26 -08002193 linetime = DIV_ROUND_CLOSEST(mode->crtc_htotal * 1000 * 8,
2194 mode->crtc_clock);
2195 ips_linetime = DIV_ROUND_CLOSEST(mode->crtc_htotal * 1000 * 8,
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002196 intel_ddi_get_cdclk_freq(dev_priv));
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002197
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002198 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2199 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002200}
2201
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002202static void intel_read_wm_latency(struct drm_device *dev, uint16_t wm[5])
2203{
2204 struct drm_i915_private *dev_priv = dev->dev_private;
2205
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002206 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002207 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2208
2209 wm[0] = (sskpd >> 56) & 0xFF;
2210 if (wm[0] == 0)
2211 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002212 wm[1] = (sskpd >> 4) & 0xFF;
2213 wm[2] = (sskpd >> 12) & 0xFF;
2214 wm[3] = (sskpd >> 20) & 0x1FF;
2215 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002216 } else if (INTEL_INFO(dev)->gen >= 6) {
2217 uint32_t sskpd = I915_READ(MCH_SSKPD);
2218
2219 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2220 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2221 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2222 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002223 } else if (INTEL_INFO(dev)->gen >= 5) {
2224 uint32_t mltr = I915_READ(MLTR_ILK);
2225
2226 /* ILK primary LP0 latency is 700 ns */
2227 wm[0] = 7;
2228 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2229 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002230 }
2231}
2232
Ville Syrjälä53615a52013-08-01 16:18:50 +03002233static void intel_fixup_spr_wm_latency(struct drm_device *dev, uint16_t wm[5])
2234{
2235 /* ILK sprite LP0 latency is 1300 ns */
2236 if (INTEL_INFO(dev)->gen == 5)
2237 wm[0] = 13;
2238}
2239
2240static void intel_fixup_cur_wm_latency(struct drm_device *dev, uint16_t wm[5])
2241{
2242 /* ILK cursor LP0 latency is 1300 ns */
2243 if (INTEL_INFO(dev)->gen == 5)
2244 wm[0] = 13;
2245
2246 /* WaDoubleCursorLP3Latency:ivb */
2247 if (IS_IVYBRIDGE(dev))
2248 wm[3] *= 2;
2249}
2250
Damien Lespiau546c81f2014-05-13 15:30:26 +01002251int ilk_wm_max_level(const struct drm_device *dev)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002252{
2253 /* how many WM levels are we expecting */
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002254 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002255 return 4;
2256 else if (INTEL_INFO(dev)->gen >= 6)
2257 return 3;
2258 else
2259 return 2;
2260}
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002261static void intel_print_wm_latency(struct drm_device *dev,
2262 const char *name,
2263 const uint16_t wm[5])
2264{
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002265 int level, max_level = ilk_wm_max_level(dev);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002266
2267 for (level = 0; level <= max_level; level++) {
2268 unsigned int latency = wm[level];
2269
2270 if (latency == 0) {
2271 DRM_ERROR("%s WM%d latency not provided\n",
2272 name, level);
2273 continue;
2274 }
2275
2276 /* WM1+ latency values in 0.5us units */
2277 if (level > 0)
2278 latency *= 5;
2279
2280 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2281 name, level, wm[level],
2282 latency / 10, latency % 10);
2283 }
2284}
2285
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002286static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
2287 uint16_t wm[5], uint16_t min)
2288{
2289 int level, max_level = ilk_wm_max_level(dev_priv->dev);
2290
2291 if (wm[0] >= min)
2292 return false;
2293
2294 wm[0] = max(wm[0], min);
2295 for (level = 1; level <= max_level; level++)
2296 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
2297
2298 return true;
2299}
2300
2301static void snb_wm_latency_quirk(struct drm_device *dev)
2302{
2303 struct drm_i915_private *dev_priv = dev->dev_private;
2304 bool changed;
2305
2306 /*
2307 * The BIOS provided WM memory latency values are often
2308 * inadequate for high resolution displays. Adjust them.
2309 */
2310 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
2311 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
2312 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
2313
2314 if (!changed)
2315 return;
2316
2317 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
2318 intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
2319 intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
2320 intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
2321}
2322
Damien Lespiaufa50ad62014-03-17 18:01:16 +00002323static void ilk_setup_wm_latency(struct drm_device *dev)
Ville Syrjälä53615a52013-08-01 16:18:50 +03002324{
2325 struct drm_i915_private *dev_priv = dev->dev_private;
2326
2327 intel_read_wm_latency(dev, dev_priv->wm.pri_latency);
2328
2329 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
2330 sizeof(dev_priv->wm.pri_latency));
2331 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
2332 sizeof(dev_priv->wm.pri_latency));
2333
2334 intel_fixup_spr_wm_latency(dev, dev_priv->wm.spr_latency);
2335 intel_fixup_cur_wm_latency(dev, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002336
2337 intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
2338 intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
2339 intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002340
2341 if (IS_GEN6(dev))
2342 snb_wm_latency_quirk(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002343}
2344
Imre Deak820c1982013-12-17 14:46:36 +02002345static void ilk_compute_wm_parameters(struct drm_crtc *crtc,
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002346 struct ilk_pipe_wm_parameters *p)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002347{
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002348 struct drm_device *dev = crtc->dev;
2349 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2350 enum pipe pipe = intel_crtc->pipe;
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002351 struct drm_plane *plane;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002352
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002353 if (!intel_crtc_active(crtc))
2354 return;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002355
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002356 p->active = true;
2357 p->pipe_htotal = intel_crtc->config.adjusted_mode.crtc_htotal;
2358 p->pixel_rate = ilk_pipe_pixel_rate(dev, crtc);
2359 p->pri.bytes_per_pixel = crtc->primary->fb->bits_per_pixel / 8;
2360 p->cur.bytes_per_pixel = 4;
2361 p->pri.horiz_pixels = intel_crtc->config.pipe_src_w;
2362 p->cur.horiz_pixels = intel_crtc->cursor_width;
2363 /* TODO: for now, assume primary and cursor planes are always enabled. */
2364 p->pri.enabled = true;
2365 p->cur.enabled = true;
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002366
Matt Roperaf2b6532014-04-01 15:22:32 -07002367 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002368 struct intel_plane *intel_plane = to_intel_plane(plane);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002369
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002370 if (intel_plane->pipe == pipe) {
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002371 p->spr = intel_plane->wm;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002372 break;
2373 }
2374 }
2375}
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002376
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002377static void ilk_compute_wm_config(struct drm_device *dev,
2378 struct intel_wm_config *config)
2379{
2380 struct intel_crtc *intel_crtc;
2381
2382 /* Compute the currently _active_ config */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002383 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002384 const struct intel_pipe_wm *wm = &intel_crtc->wm.active;
2385
2386 if (!wm->pipe_enabled)
2387 continue;
2388
2389 config->sprites_enabled |= wm->sprites_enabled;
2390 config->sprites_scaled |= wm->sprites_scaled;
2391 config->num_pipes_active++;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002392 }
2393}
2394
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002395/* Compute new watermarks for the pipe */
2396static bool intel_compute_pipe_wm(struct drm_crtc *crtc,
Imre Deak820c1982013-12-17 14:46:36 +02002397 const struct ilk_pipe_wm_parameters *params,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002398 struct intel_pipe_wm *pipe_wm)
2399{
2400 struct drm_device *dev = crtc->dev;
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002401 const struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002402 int level, max_level = ilk_wm_max_level(dev);
2403 /* LP0 watermark maximums depend on this pipe alone */
2404 struct intel_wm_config config = {
2405 .num_pipes_active = 1,
2406 .sprites_enabled = params->spr.enabled,
2407 .sprites_scaled = params->spr.scaled,
2408 };
Imre Deak820c1982013-12-17 14:46:36 +02002409 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002410
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002411 pipe_wm->pipe_enabled = params->active;
2412 pipe_wm->sprites_enabled = params->spr.enabled;
2413 pipe_wm->sprites_scaled = params->spr.scaled;
2414
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002415 /* ILK/SNB: LP2+ watermarks only w/o sprites */
2416 if (INTEL_INFO(dev)->gen <= 6 && params->spr.enabled)
2417 max_level = 1;
2418
2419 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
2420 if (params->spr.scaled)
2421 max_level = 0;
2422
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002423 ilk_compute_wm_level(dev_priv, 0, params, &pipe_wm->wm[0]);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002424
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002425 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02002426 pipe_wm->linetime = hsw_compute_linetime_wm(dev, crtc);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002427
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002428 /* LP0 watermarks always use 1/2 DDB partitioning */
2429 ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
2430
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002431 /* At least LP0 must be valid */
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002432 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0]))
2433 return false;
2434
2435 ilk_compute_wm_reg_maximums(dev, 1, &max);
2436
2437 for (level = 1; level <= max_level; level++) {
2438 struct intel_wm_level wm = {};
2439
2440 ilk_compute_wm_level(dev_priv, level, params, &wm);
2441
2442 /*
2443 * Disable any watermark level that exceeds the
2444 * register maximums since such watermarks are
2445 * always invalid.
2446 */
2447 if (!ilk_validate_wm_level(level, &max, &wm))
2448 break;
2449
2450 pipe_wm->wm[level] = wm;
2451 }
2452
2453 return true;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002454}
2455
2456/*
2457 * Merge the watermarks from all active pipes for a specific level.
2458 */
2459static void ilk_merge_wm_level(struct drm_device *dev,
2460 int level,
2461 struct intel_wm_level *ret_wm)
2462{
2463 const struct intel_crtc *intel_crtc;
2464
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002465 ret_wm->enable = true;
2466
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002467 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02002468 const struct intel_pipe_wm *active = &intel_crtc->wm.active;
2469 const struct intel_wm_level *wm = &active->wm[level];
2470
2471 if (!active->pipe_enabled)
2472 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002473
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002474 /*
2475 * The watermark values may have been used in the past,
2476 * so we must maintain them in the registers for some
2477 * time even if the level is now disabled.
2478 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002479 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002480 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002481
2482 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
2483 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
2484 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
2485 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
2486 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002487}
2488
2489/*
2490 * Merge all low power watermarks for all active pipes.
2491 */
2492static void ilk_wm_merge(struct drm_device *dev,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002493 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02002494 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002495 struct intel_pipe_wm *merged)
2496{
2497 int level, max_level = ilk_wm_max_level(dev);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002498 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002499
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002500 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
2501 if ((INTEL_INFO(dev)->gen <= 6 || IS_IVYBRIDGE(dev)) &&
2502 config->num_pipes_active > 1)
2503 return;
2504
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002505 /* ILK: FBC WM must be disabled always */
2506 merged->fbc_wm_enabled = INTEL_INFO(dev)->gen >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002507
2508 /* merge each WM1+ level */
2509 for (level = 1; level <= max_level; level++) {
2510 struct intel_wm_level *wm = &merged->wm[level];
2511
2512 ilk_merge_wm_level(dev, level, wm);
2513
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002514 if (level > last_enabled_level)
2515 wm->enable = false;
2516 else if (!ilk_validate_wm_level(level, max, wm))
2517 /* make sure all following levels get disabled */
2518 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002519
2520 /*
2521 * The spec says it is preferred to disable
2522 * FBC WMs instead of disabling a WM level.
2523 */
2524 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002525 if (wm->enable)
2526 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002527 wm->fbc_val = 0;
2528 }
2529 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002530
2531 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
2532 /*
2533 * FIXME this is racy. FBC might get enabled later.
2534 * What we should check here is whether FBC can be
2535 * enabled sometime later.
2536 */
2537 if (IS_GEN5(dev) && !merged->fbc_wm_enabled && intel_fbc_enabled(dev)) {
2538 for (level = 2; level <= max_level; level++) {
2539 struct intel_wm_level *wm = &merged->wm[level];
2540
2541 wm->enable = false;
2542 }
2543 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002544}
2545
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002546static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
2547{
2548 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
2549 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
2550}
2551
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002552/* The value we need to program into the WM_LPx latency field */
2553static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
2554{
2555 struct drm_i915_private *dev_priv = dev->dev_private;
2556
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002557 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002558 return 2 * level;
2559 else
2560 return dev_priv->wm.pri_latency[level];
2561}
2562
Imre Deak820c1982013-12-17 14:46:36 +02002563static void ilk_compute_wm_results(struct drm_device *dev,
Ville Syrjälä0362c782013-10-09 19:17:57 +03002564 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03002565 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002566 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002567{
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002568 struct intel_crtc *intel_crtc;
2569 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002570
Ville Syrjälä0362c782013-10-09 19:17:57 +03002571 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03002572 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002573
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002574 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03002575 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002576 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002577
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002578 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002579
Ville Syrjälä0362c782013-10-09 19:17:57 +03002580 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03002581
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002582 /*
2583 * Maintain the watermark values even if the level is
2584 * disabled. Doing otherwise could cause underruns.
2585 */
2586 results->wm_lp[wm_lp - 1] =
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002587 (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07002588 (r->pri_val << WM1_LP_SR_SHIFT) |
2589 r->cur_val;
2590
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002591 if (r->enable)
2592 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
2593
Ville Syrjälä416f4722013-11-02 21:07:46 -07002594 if (INTEL_INFO(dev)->gen >= 8)
2595 results->wm_lp[wm_lp - 1] |=
2596 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
2597 else
2598 results->wm_lp[wm_lp - 1] |=
2599 r->fbc_val << WM1_LP_FBC_SHIFT;
2600
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002601 /*
2602 * Always set WM1S_LP_EN when spr_val != 0, even if the
2603 * level is disabled. Doing otherwise could cause underruns.
2604 */
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002605 if (INTEL_INFO(dev)->gen <= 6 && r->spr_val) {
2606 WARN_ON(wm_lp != 1);
2607 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
2608 } else
2609 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002610 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002611
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002612 /* LP0 register values */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002613 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002614 enum pipe pipe = intel_crtc->pipe;
2615 const struct intel_wm_level *r =
2616 &intel_crtc->wm.active.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002617
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002618 if (WARN_ON(!r->enable))
2619 continue;
2620
2621 results->wm_linetime[pipe] = intel_crtc->wm.active.linetime;
2622
2623 results->wm_pipe[pipe] =
2624 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
2625 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
2626 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002627 }
2628}
2629
Paulo Zanoni861f3382013-05-31 10:19:21 -03002630/* Find the result with the highest level enabled. Check for enable_fbc_wm in
2631 * case both are at the same level. Prefer r1 in case they're the same. */
Imre Deak820c1982013-12-17 14:46:36 +02002632static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002633 struct intel_pipe_wm *r1,
2634 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002635{
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002636 int level, max_level = ilk_wm_max_level(dev);
2637 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002638
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002639 for (level = 1; level <= max_level; level++) {
2640 if (r1->wm[level].enable)
2641 level1 = level;
2642 if (r2->wm[level].enable)
2643 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002644 }
2645
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002646 if (level1 == level2) {
2647 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002648 return r2;
2649 else
2650 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002651 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03002652 return r1;
2653 } else {
2654 return r2;
2655 }
2656}
2657
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002658/* dirty bits used to track which watermarks need changes */
2659#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
2660#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
2661#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
2662#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
2663#define WM_DIRTY_FBC (1 << 24)
2664#define WM_DIRTY_DDB (1 << 25)
2665
Damien Lespiau055e3932014-08-18 13:49:10 +01002666static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02002667 const struct ilk_wm_values *old,
2668 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002669{
2670 unsigned int dirty = 0;
2671 enum pipe pipe;
2672 int wm_lp;
2673
Damien Lespiau055e3932014-08-18 13:49:10 +01002674 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002675 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
2676 dirty |= WM_DIRTY_LINETIME(pipe);
2677 /* Must disable LP1+ watermarks too */
2678 dirty |= WM_DIRTY_LP_ALL;
2679 }
2680
2681 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
2682 dirty |= WM_DIRTY_PIPE(pipe);
2683 /* Must disable LP1+ watermarks too */
2684 dirty |= WM_DIRTY_LP_ALL;
2685 }
2686 }
2687
2688 if (old->enable_fbc_wm != new->enable_fbc_wm) {
2689 dirty |= WM_DIRTY_FBC;
2690 /* Must disable LP1+ watermarks too */
2691 dirty |= WM_DIRTY_LP_ALL;
2692 }
2693
2694 if (old->partitioning != new->partitioning) {
2695 dirty |= WM_DIRTY_DDB;
2696 /* Must disable LP1+ watermarks too */
2697 dirty |= WM_DIRTY_LP_ALL;
2698 }
2699
2700 /* LP1+ watermarks already deemed dirty, no need to continue */
2701 if (dirty & WM_DIRTY_LP_ALL)
2702 return dirty;
2703
2704 /* Find the lowest numbered LP1+ watermark in need of an update... */
2705 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
2706 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
2707 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
2708 break;
2709 }
2710
2711 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
2712 for (; wm_lp <= 3; wm_lp++)
2713 dirty |= WM_DIRTY_LP(wm_lp);
2714
2715 return dirty;
2716}
2717
Ville Syrjälä8553c182013-12-05 15:51:39 +02002718static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
2719 unsigned int dirty)
2720{
Imre Deak820c1982013-12-17 14:46:36 +02002721 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02002722 bool changed = false;
2723
2724 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
2725 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
2726 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
2727 changed = true;
2728 }
2729 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
2730 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
2731 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
2732 changed = true;
2733 }
2734 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
2735 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
2736 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
2737 changed = true;
2738 }
2739
2740 /*
2741 * Don't touch WM1S_LP_EN here.
2742 * Doing so could cause underruns.
2743 */
2744
2745 return changed;
2746}
2747
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002748/*
2749 * The spec says we shouldn't write when we don't need, because every write
2750 * causes WMs to be re-evaluated, expending some power.
2751 */
Imre Deak820c1982013-12-17 14:46:36 +02002752static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
2753 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002754{
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002755 struct drm_device *dev = dev_priv->dev;
Imre Deak820c1982013-12-17 14:46:36 +02002756 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002757 unsigned int dirty;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002758 uint32_t val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002759
Damien Lespiau055e3932014-08-18 13:49:10 +01002760 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002761 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002762 return;
2763
Ville Syrjälä8553c182013-12-05 15:51:39 +02002764 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002765
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002766 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002767 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002768 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002769 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002770 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002771 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
2772
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002773 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002774 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002775 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002776 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002777 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002778 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
2779
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002780 if (dirty & WM_DIRTY_DDB) {
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002781 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002782 val = I915_READ(WM_MISC);
2783 if (results->partitioning == INTEL_DDB_PART_1_2)
2784 val &= ~WM_MISC_DATA_PARTITION_5_6;
2785 else
2786 val |= WM_MISC_DATA_PARTITION_5_6;
2787 I915_WRITE(WM_MISC, val);
2788 } else {
2789 val = I915_READ(DISP_ARB_CTL2);
2790 if (results->partitioning == INTEL_DDB_PART_1_2)
2791 val &= ~DISP_DATA_PARTITION_5_6;
2792 else
2793 val |= DISP_DATA_PARTITION_5_6;
2794 I915_WRITE(DISP_ARB_CTL2, val);
2795 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002796 }
2797
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002798 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03002799 val = I915_READ(DISP_ARB_CTL);
2800 if (results->enable_fbc_wm)
2801 val &= ~DISP_FBC_WM_DIS;
2802 else
2803 val |= DISP_FBC_WM_DIS;
2804 I915_WRITE(DISP_ARB_CTL, val);
2805 }
2806
Imre Deak954911e2013-12-17 14:46:34 +02002807 if (dirty & WM_DIRTY_LP(1) &&
2808 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
2809 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
2810
2811 if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002812 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
2813 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
2814 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
2815 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
2816 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002817
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002818 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002819 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002820 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002821 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002822 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002823 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03002824
2825 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002826}
2827
Ville Syrjälä8553c182013-12-05 15:51:39 +02002828static bool ilk_disable_lp_wm(struct drm_device *dev)
2829{
2830 struct drm_i915_private *dev_priv = dev->dev_private;
2831
2832 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
2833}
2834
Imre Deak820c1982013-12-17 14:46:36 +02002835static void ilk_update_wm(struct drm_crtc *crtc)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002836{
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002837 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä46ba6142013-09-10 11:40:40 +03002838 struct drm_device *dev = crtc->dev;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002839 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak820c1982013-12-17 14:46:36 +02002840 struct ilk_wm_maximums max;
2841 struct ilk_pipe_wm_parameters params = {};
2842 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03002843 enum intel_ddb_partitioning partitioning;
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002844 struct intel_pipe_wm pipe_wm = {};
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002845 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03002846 struct intel_wm_config config = {};
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002847
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002848 ilk_compute_wm_parameters(crtc, &params);
Paulo Zanoni861f3382013-05-31 10:19:21 -03002849
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002850 intel_compute_pipe_wm(crtc, &params, &pipe_wm);
2851
2852 if (!memcmp(&intel_crtc->wm.active, &pipe_wm, sizeof(pipe_wm)))
2853 return;
2854
2855 intel_crtc->wm.active = pipe_wm;
2856
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002857 ilk_compute_wm_config(dev, &config);
2858
Ville Syrjälä34982fe2013-10-09 19:18:09 +03002859 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002860 ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03002861
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03002862 /* 5/6 split only in single pipe config on IVB+ */
Ville Syrjäläec98c8d2013-10-11 15:26:26 +03002863 if (INTEL_INFO(dev)->gen >= 7 &&
2864 config.num_pipes_active == 1 && config.sprites_enabled) {
Ville Syrjälä34982fe2013-10-09 19:18:09 +03002865 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002866 ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03002867
Imre Deak820c1982013-12-17 14:46:36 +02002868 best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03002869 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002870 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002871 }
2872
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002873 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03002874 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002875
Imre Deak820c1982013-12-17 14:46:36 +02002876 ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03002877
Imre Deak820c1982013-12-17 14:46:36 +02002878 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002879}
2880
Damien Lespiaued57cb82014-07-15 09:21:24 +02002881static void
2882ilk_update_sprite_wm(struct drm_plane *plane,
2883 struct drm_crtc *crtc,
2884 uint32_t sprite_width, uint32_t sprite_height,
2885 int pixel_size, bool enabled, bool scaled)
Paulo Zanoni526682e2013-05-24 11:59:18 -03002886{
Ville Syrjälä8553c182013-12-05 15:51:39 +02002887 struct drm_device *dev = plane->dev;
Ville Syrjäläadf3d352013-08-06 22:24:11 +03002888 struct intel_plane *intel_plane = to_intel_plane(plane);
Paulo Zanoni526682e2013-05-24 11:59:18 -03002889
Ville Syrjäläadf3d352013-08-06 22:24:11 +03002890 intel_plane->wm.enabled = enabled;
2891 intel_plane->wm.scaled = scaled;
2892 intel_plane->wm.horiz_pixels = sprite_width;
Damien Lespiaued57cb82014-07-15 09:21:24 +02002893 intel_plane->wm.vert_pixels = sprite_width;
Ville Syrjäläadf3d352013-08-06 22:24:11 +03002894 intel_plane->wm.bytes_per_pixel = pixel_size;
Paulo Zanoni526682e2013-05-24 11:59:18 -03002895
Ville Syrjälä8553c182013-12-05 15:51:39 +02002896 /*
2897 * IVB workaround: must disable low power watermarks for at least
2898 * one frame before enabling scaling. LP watermarks can be re-enabled
2899 * when scaling is disabled.
2900 *
2901 * WaCxSRDisabledForSpriteScaling:ivb
2902 */
2903 if (IS_IVYBRIDGE(dev) && scaled && ilk_disable_lp_wm(dev))
2904 intel_wait_for_vblank(dev, intel_plane->pipe);
2905
Imre Deak820c1982013-12-17 14:46:36 +02002906 ilk_update_wm(crtc);
Paulo Zanoni526682e2013-05-24 11:59:18 -03002907}
2908
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002909static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
2910{
2911 struct drm_device *dev = crtc->dev;
2912 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak820c1982013-12-17 14:46:36 +02002913 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002914 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2915 struct intel_pipe_wm *active = &intel_crtc->wm.active;
2916 enum pipe pipe = intel_crtc->pipe;
2917 static const unsigned int wm0_pipe_reg[] = {
2918 [PIPE_A] = WM0_PIPEA_ILK,
2919 [PIPE_B] = WM0_PIPEB_ILK,
2920 [PIPE_C] = WM0_PIPEC_IVB,
2921 };
2922
2923 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002924 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02002925 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002926
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002927 active->pipe_enabled = intel_crtc_active(crtc);
2928
2929 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002930 u32 tmp = hw->wm_pipe[pipe];
2931
2932 /*
2933 * For active pipes LP0 watermark is marked as
2934 * enabled, and LP1+ watermaks as disabled since
2935 * we can't really reverse compute them in case
2936 * multiple pipes are active.
2937 */
2938 active->wm[0].enable = true;
2939 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
2940 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
2941 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
2942 active->linetime = hw->wm_linetime[pipe];
2943 } else {
2944 int level, max_level = ilk_wm_max_level(dev);
2945
2946 /*
2947 * For inactive pipes, all watermark levels
2948 * should be marked as enabled but zeroed,
2949 * which is what we'd compute them to.
2950 */
2951 for (level = 0; level <= max_level; level++)
2952 active->wm[level].enable = true;
2953 }
2954}
2955
2956void ilk_wm_get_hw_state(struct drm_device *dev)
2957{
2958 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak820c1982013-12-17 14:46:36 +02002959 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002960 struct drm_crtc *crtc;
2961
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002962 for_each_crtc(dev, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002963 ilk_pipe_wm_get_hw_state(crtc);
2964
2965 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
2966 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
2967 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
2968
2969 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Ville Syrjäläcfa76982014-03-07 18:32:08 +02002970 if (INTEL_INFO(dev)->gen >= 7) {
2971 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
2972 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
2973 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002974
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002975 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002976 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
2977 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
2978 else if (IS_IVYBRIDGE(dev))
2979 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
2980 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002981
2982 hw->enable_fbc_wm =
2983 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
2984}
2985
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002986/**
2987 * intel_update_watermarks - update FIFO watermark values based on current modes
2988 *
2989 * Calculate watermark values for the various WM regs based on current mode
2990 * and plane configuration.
2991 *
2992 * There are several cases to deal with here:
2993 * - normal (i.e. non-self-refresh)
2994 * - self-refresh (SR) mode
2995 * - lines are large relative to FIFO size (buffer can hold up to 2)
2996 * - lines are small relative to FIFO size (buffer can hold more than 2
2997 * lines), so need to account for TLB latency
2998 *
2999 * The normal calculation is:
3000 * watermark = dotclock * bytes per pixel * latency
3001 * where latency is platform & configuration dependent (we assume pessimal
3002 * values here).
3003 *
3004 * The SR calculation is:
3005 * watermark = (trunc(latency/line time)+1) * surface width *
3006 * bytes per pixel
3007 * where
3008 * line time = htotal / dotclock
3009 * surface width = hdisplay for normal plane and 64 for cursor
3010 * and latency is assumed to be high, as above.
3011 *
3012 * The final value programmed to the register should always be rounded up,
3013 * and include an extra 2 entries to account for clock crossings.
3014 *
3015 * We don't use the sprite, so we can ignore that. And on Crestline we have
3016 * to set the non-SR watermarks to 8.
3017 */
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003018void intel_update_watermarks(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003019{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003020 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003021
3022 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003023 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003024}
3025
Ville Syrjäläadf3d352013-08-06 22:24:11 +03003026void intel_update_sprite_watermarks(struct drm_plane *plane,
3027 struct drm_crtc *crtc,
Damien Lespiaued57cb82014-07-15 09:21:24 +02003028 uint32_t sprite_width,
3029 uint32_t sprite_height,
3030 int pixel_size,
Ville Syrjälä39db4a42013-08-06 22:24:00 +03003031 bool enabled, bool scaled)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003032{
Ville Syrjäläadf3d352013-08-06 22:24:11 +03003033 struct drm_i915_private *dev_priv = plane->dev->dev_private;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003034
3035 if (dev_priv->display.update_sprite_wm)
Damien Lespiaued57cb82014-07-15 09:21:24 +02003036 dev_priv->display.update_sprite_wm(plane, crtc,
3037 sprite_width, sprite_height,
Ville Syrjälä39db4a42013-08-06 22:24:00 +03003038 pixel_size, enabled, scaled);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003039}
3040
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003041static struct drm_i915_gem_object *
3042intel_alloc_context_page(struct drm_device *dev)
3043{
3044 struct drm_i915_gem_object *ctx;
3045 int ret;
3046
3047 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
3048
3049 ctx = i915_gem_alloc_object(dev, 4096);
3050 if (!ctx) {
3051 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
3052 return NULL;
3053 }
3054
Daniel Vetterc69766f2014-02-14 14:01:17 +01003055 ret = i915_gem_obj_ggtt_pin(ctx, 4096, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003056 if (ret) {
3057 DRM_ERROR("failed to pin power context: %d\n", ret);
3058 goto err_unref;
3059 }
3060
3061 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
3062 if (ret) {
3063 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
3064 goto err_unpin;
3065 }
3066
3067 return ctx;
3068
3069err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003070 i915_gem_object_ggtt_unpin(ctx);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003071err_unref:
3072 drm_gem_object_unreference(&ctx->base);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003073 return NULL;
3074}
3075
Daniel Vetter92703882012-08-09 16:46:01 +02003076/**
3077 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02003078 */
3079DEFINE_SPINLOCK(mchdev_lock);
3080
3081/* Global for IPS driver to get at the current i915 device. Protected by
3082 * mchdev_lock. */
3083static struct drm_i915_private *i915_mch_dev;
3084
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003085bool ironlake_set_drps(struct drm_device *dev, u8 val)
3086{
3087 struct drm_i915_private *dev_priv = dev->dev_private;
3088 u16 rgvswctl;
3089
Daniel Vetter92703882012-08-09 16:46:01 +02003090 assert_spin_locked(&mchdev_lock);
3091
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003092 rgvswctl = I915_READ16(MEMSWCTL);
3093 if (rgvswctl & MEMCTL_CMD_STS) {
3094 DRM_DEBUG("gpu busy, RCS change rejected\n");
3095 return false; /* still busy with another command */
3096 }
3097
3098 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
3099 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
3100 I915_WRITE16(MEMSWCTL, rgvswctl);
3101 POSTING_READ16(MEMSWCTL);
3102
3103 rgvswctl |= MEMCTL_CMD_STS;
3104 I915_WRITE16(MEMSWCTL, rgvswctl);
3105
3106 return true;
3107}
3108
Daniel Vetter8090c6b2012-06-24 16:42:32 +02003109static void ironlake_enable_drps(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003110{
3111 struct drm_i915_private *dev_priv = dev->dev_private;
3112 u32 rgvmodectl = I915_READ(MEMMODECTL);
3113 u8 fmax, fmin, fstart, vstart;
3114
Daniel Vetter92703882012-08-09 16:46:01 +02003115 spin_lock_irq(&mchdev_lock);
3116
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003117 /* Enable temp reporting */
3118 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
3119 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
3120
3121 /* 100ms RC evaluation intervals */
3122 I915_WRITE(RCUPEI, 100000);
3123 I915_WRITE(RCDNEI, 100000);
3124
3125 /* Set max/min thresholds to 90ms and 80ms respectively */
3126 I915_WRITE(RCBMAXAVG, 90000);
3127 I915_WRITE(RCBMINAVG, 80000);
3128
3129 I915_WRITE(MEMIHYST, 1);
3130
3131 /* Set up min, max, and cur for interrupt handling */
3132 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
3133 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
3134 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
3135 MEMMODE_FSTART_SHIFT;
3136
3137 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
3138 PXVFREQ_PX_SHIFT;
3139
Daniel Vetter20e4d402012-08-08 23:35:39 +02003140 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
3141 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003142
Daniel Vetter20e4d402012-08-08 23:35:39 +02003143 dev_priv->ips.max_delay = fstart;
3144 dev_priv->ips.min_delay = fmin;
3145 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003146
3147 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
3148 fmax, fmin, fstart);
3149
3150 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
3151
3152 /*
3153 * Interrupts will be enabled in ironlake_irq_postinstall
3154 */
3155
3156 I915_WRITE(VIDSTART, vstart);
3157 POSTING_READ(VIDSTART);
3158
3159 rgvmodectl |= MEMMODE_SWMODE_EN;
3160 I915_WRITE(MEMMODECTL, rgvmodectl);
3161
Daniel Vetter92703882012-08-09 16:46:01 +02003162 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003163 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetter92703882012-08-09 16:46:01 +02003164 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003165
3166 ironlake_set_drps(dev, fstart);
3167
Daniel Vetter20e4d402012-08-08 23:35:39 +02003168 dev_priv->ips.last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003169 I915_READ(0x112e0);
Daniel Vetter20e4d402012-08-08 23:35:39 +02003170 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
3171 dev_priv->ips.last_count2 = I915_READ(0x112f4);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00003172 dev_priv->ips.last_time2 = ktime_get_raw_ns();
Daniel Vetter92703882012-08-09 16:46:01 +02003173
3174 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003175}
3176
Daniel Vetter8090c6b2012-06-24 16:42:32 +02003177static void ironlake_disable_drps(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003178{
3179 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter92703882012-08-09 16:46:01 +02003180 u16 rgvswctl;
3181
3182 spin_lock_irq(&mchdev_lock);
3183
3184 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003185
3186 /* Ack interrupts, disable EFC interrupt */
3187 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
3188 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
3189 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
3190 I915_WRITE(DEIIR, DE_PCU_EVENT);
3191 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
3192
3193 /* Go back to the starting frequency */
Daniel Vetter20e4d402012-08-08 23:35:39 +02003194 ironlake_set_drps(dev, dev_priv->ips.fstart);
Daniel Vetter92703882012-08-09 16:46:01 +02003195 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003196 rgvswctl |= MEMCTL_CMD_STS;
3197 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetter92703882012-08-09 16:46:01 +02003198 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003199
Daniel Vetter92703882012-08-09 16:46:01 +02003200 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003201}
3202
Daniel Vetteracbe9472012-07-26 11:50:05 +02003203/* There's a funny hw issue where the hw returns all 0 when reading from
3204 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
3205 * ourselves, instead of doing a rmw cycle (which might result in us clearing
3206 * all limits and the gpu stuck at whatever frequency it is at atm).
3207 */
Chris Wilson6917c7b2013-11-06 13:56:26 -02003208static u32 gen6_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003209{
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003210 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003211
Daniel Vetter20b46e52012-07-26 11:16:14 +02003212 /* Only set the down limit when we've reached the lowest level to avoid
3213 * getting more interrupts, otherwise leave this clear. This prevents a
3214 * race in the hw when coming out of rc6: There's a tiny window where
3215 * the hw runs at the minimal clock before selecting the desired
3216 * frequency, if the down threshold expires in that window we will not
3217 * receive a down interrupt. */
Ben Widawskyb39fb292014-03-19 18:31:11 -07003218 limits = dev_priv->rps.max_freq_softlimit << 24;
3219 if (val <= dev_priv->rps.min_freq_softlimit)
3220 limits |= dev_priv->rps.min_freq_softlimit << 16;
Daniel Vetter20b46e52012-07-26 11:16:14 +02003221
3222 return limits;
3223}
3224
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003225static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
3226{
3227 int new_power;
3228
Daisy Sunc76bb612014-08-11 11:08:38 -07003229 if (dev_priv->rps.is_bdw_sw_turbo)
3230 return;
3231
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003232 new_power = dev_priv->rps.power;
3233 switch (dev_priv->rps.power) {
3234 case LOW_POWER:
Ben Widawskyb39fb292014-03-19 18:31:11 -07003235 if (val > dev_priv->rps.efficient_freq + 1 && val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003236 new_power = BETWEEN;
3237 break;
3238
3239 case BETWEEN:
Ben Widawskyb39fb292014-03-19 18:31:11 -07003240 if (val <= dev_priv->rps.efficient_freq && val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003241 new_power = LOW_POWER;
Ben Widawskyb39fb292014-03-19 18:31:11 -07003242 else if (val >= dev_priv->rps.rp0_freq && val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003243 new_power = HIGH_POWER;
3244 break;
3245
3246 case HIGH_POWER:
Ben Widawskyb39fb292014-03-19 18:31:11 -07003247 if (val < (dev_priv->rps.rp1_freq + dev_priv->rps.rp0_freq) >> 1 && val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003248 new_power = BETWEEN;
3249 break;
3250 }
3251 /* Max/min bins are special */
Ben Widawskyb39fb292014-03-19 18:31:11 -07003252 if (val == dev_priv->rps.min_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003253 new_power = LOW_POWER;
Ben Widawskyb39fb292014-03-19 18:31:11 -07003254 if (val == dev_priv->rps.max_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003255 new_power = HIGH_POWER;
3256 if (new_power == dev_priv->rps.power)
3257 return;
3258
3259 /* Note the units here are not exactly 1us, but 1280ns. */
3260 switch (new_power) {
3261 case LOW_POWER:
3262 /* Upclock if more than 95% busy over 16ms */
3263 I915_WRITE(GEN6_RP_UP_EI, 12500);
3264 I915_WRITE(GEN6_RP_UP_THRESHOLD, 11800);
3265
3266 /* Downclock if less than 85% busy over 32ms */
3267 I915_WRITE(GEN6_RP_DOWN_EI, 25000);
3268 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 21250);
3269
3270 I915_WRITE(GEN6_RP_CONTROL,
3271 GEN6_RP_MEDIA_TURBO |
3272 GEN6_RP_MEDIA_HW_NORMAL_MODE |
3273 GEN6_RP_MEDIA_IS_GFX |
3274 GEN6_RP_ENABLE |
3275 GEN6_RP_UP_BUSY_AVG |
3276 GEN6_RP_DOWN_IDLE_AVG);
3277 break;
3278
3279 case BETWEEN:
3280 /* Upclock if more than 90% busy over 13ms */
3281 I915_WRITE(GEN6_RP_UP_EI, 10250);
3282 I915_WRITE(GEN6_RP_UP_THRESHOLD, 9225);
3283
3284 /* Downclock if less than 75% busy over 32ms */
3285 I915_WRITE(GEN6_RP_DOWN_EI, 25000);
3286 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 18750);
3287
3288 I915_WRITE(GEN6_RP_CONTROL,
3289 GEN6_RP_MEDIA_TURBO |
3290 GEN6_RP_MEDIA_HW_NORMAL_MODE |
3291 GEN6_RP_MEDIA_IS_GFX |
3292 GEN6_RP_ENABLE |
3293 GEN6_RP_UP_BUSY_AVG |
3294 GEN6_RP_DOWN_IDLE_AVG);
3295 break;
3296
3297 case HIGH_POWER:
3298 /* Upclock if more than 85% busy over 10ms */
3299 I915_WRITE(GEN6_RP_UP_EI, 8000);
3300 I915_WRITE(GEN6_RP_UP_THRESHOLD, 6800);
3301
3302 /* Downclock if less than 60% busy over 32ms */
3303 I915_WRITE(GEN6_RP_DOWN_EI, 25000);
3304 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 15000);
3305
3306 I915_WRITE(GEN6_RP_CONTROL,
3307 GEN6_RP_MEDIA_TURBO |
3308 GEN6_RP_MEDIA_HW_NORMAL_MODE |
3309 GEN6_RP_MEDIA_IS_GFX |
3310 GEN6_RP_ENABLE |
3311 GEN6_RP_UP_BUSY_AVG |
3312 GEN6_RP_DOWN_IDLE_AVG);
3313 break;
3314 }
3315
3316 dev_priv->rps.power = new_power;
3317 dev_priv->rps.last_adj = 0;
3318}
3319
Chris Wilson2876ce72014-03-28 08:03:34 +00003320static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
3321{
3322 u32 mask = 0;
3323
3324 if (val > dev_priv->rps.min_freq_softlimit)
3325 mask |= GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
3326 if (val < dev_priv->rps.max_freq_softlimit)
3327 mask |= GEN6_PM_RP_UP_THRESHOLD;
3328
Chris Wilson7b3c29f2014-07-10 20:31:19 +01003329 mask |= dev_priv->pm_rps_events & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED);
3330 mask &= dev_priv->pm_rps_events;
3331
Chris Wilson2876ce72014-03-28 08:03:34 +00003332 /* IVB and SNB hard hangs on looping batchbuffer
3333 * if GEN6_PM_UP_EI_EXPIRED is masked.
3334 */
3335 if (INTEL_INFO(dev_priv->dev)->gen <= 7 && !IS_HASWELL(dev_priv->dev))
3336 mask |= GEN6_PM_RP_UP_EI_EXPIRED;
3337
Deepak Sbaccd452014-05-15 20:58:09 +03003338 if (IS_GEN8(dev_priv->dev))
3339 mask |= GEN8_PMINTR_REDIRECT_TO_NON_DISP;
3340
Chris Wilson2876ce72014-03-28 08:03:34 +00003341 return ~mask;
3342}
3343
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06003344/* gen6_set_rps is called to update the frequency request, but should also be
3345 * called when the range (min_delay and max_delay) is modified so that we can
3346 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Daniel Vetter20b46e52012-07-26 11:16:14 +02003347void gen6_set_rps(struct drm_device *dev, u8 val)
3348{
3349 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003350
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003351 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawskyb39fb292014-03-19 18:31:11 -07003352 WARN_ON(val > dev_priv->rps.max_freq_softlimit);
3353 WARN_ON(val < dev_priv->rps.min_freq_softlimit);
Daniel Vetter004777c2012-08-09 15:07:01 +02003354
Chris Wilsoneb64cad2014-03-27 08:24:20 +00003355 /* min/max delay may still have been modified so be sure to
3356 * write the limits value.
3357 */
3358 if (val != dev_priv->rps.cur_freq) {
3359 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06003360
Ben Widawsky50e6a2a2014-03-31 17:16:43 -07003361 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00003362 I915_WRITE(GEN6_RPNSWREQ,
3363 HSW_FREQUENCY(val));
3364 else
3365 I915_WRITE(GEN6_RPNSWREQ,
3366 GEN6_FREQUENCY(val) |
3367 GEN6_OFFSET(0) |
3368 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06003369 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003370
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003371 /* Make sure we continue to get interrupts
3372 * until we hit the minimum or maximum frequencies.
3373 */
Chris Wilsoneb64cad2014-03-27 08:24:20 +00003374 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, gen6_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00003375 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003376
Ben Widawskyd5570a72012-09-07 19:43:41 -07003377 POSTING_READ(GEN6_RPNSWREQ);
3378
Ben Widawskyb39fb292014-03-19 18:31:11 -07003379 dev_priv->rps.cur_freq = val;
Daniel Vetterbe2cde92012-08-30 13:26:48 +02003380 trace_intel_gpu_freq_change(val * 50);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003381}
3382
Deepak S76c3552f2014-01-30 23:08:16 +05303383/* vlv_set_rps_idle: Set the frequency to Rpn if Gfx clocks are down
3384 *
3385 * * If Gfx is Idle, then
3386 * 1. Mask Turbo interrupts
3387 * 2. Bring up Gfx clock
3388 * 3. Change the freq to Rpn and wait till P-Unit updates freq
3389 * 4. Clear the Force GFX CLK ON bit so that Gfx can down
3390 * 5. Unmask Turbo interrupts
3391*/
3392static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
3393{
Deepak S5549d252014-06-28 11:26:11 +05303394 struct drm_device *dev = dev_priv->dev;
3395
3396 /* Latest VLV doesn't need to force the gfx clock */
3397 if (dev->pdev->revision >= 0xd) {
3398 valleyview_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
3399 return;
3400 }
3401
Deepak S76c3552f2014-01-30 23:08:16 +05303402 /*
3403 * When we are idle. Drop to min voltage state.
3404 */
3405
Ben Widawskyb39fb292014-03-19 18:31:11 -07003406 if (dev_priv->rps.cur_freq <= dev_priv->rps.min_freq_softlimit)
Deepak S76c3552f2014-01-30 23:08:16 +05303407 return;
3408
3409 /* Mask turbo interrupt so that they will not come in between */
3410 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
3411
Imre Deak650ad972014-04-18 16:35:02 +03003412 vlv_force_gfx_clock(dev_priv, true);
Deepak S76c3552f2014-01-30 23:08:16 +05303413
Ben Widawskyb39fb292014-03-19 18:31:11 -07003414 dev_priv->rps.cur_freq = dev_priv->rps.min_freq_softlimit;
Deepak S76c3552f2014-01-30 23:08:16 +05303415
3416 vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ,
Ben Widawskyb39fb292014-03-19 18:31:11 -07003417 dev_priv->rps.min_freq_softlimit);
Deepak S76c3552f2014-01-30 23:08:16 +05303418
3419 if (wait_for(((vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS))
3420 & GENFREQSTATUS) == 0, 5))
3421 DRM_ERROR("timed out waiting for Punit\n");
3422
Imre Deak650ad972014-04-18 16:35:02 +03003423 vlv_force_gfx_clock(dev_priv, false);
Deepak S76c3552f2014-01-30 23:08:16 +05303424
Chris Wilson2876ce72014-03-28 08:03:34 +00003425 I915_WRITE(GEN6_PMINTRMSK,
3426 gen6_rps_pm_mask(dev_priv, dev_priv->rps.cur_freq));
Deepak S76c3552f2014-01-30 23:08:16 +05303427}
3428
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003429void gen6_rps_idle(struct drm_i915_private *dev_priv)
3430{
Damien Lespiau691bb712013-12-12 14:36:36 +00003431 struct drm_device *dev = dev_priv->dev;
3432
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003433 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilsonc0951f02013-10-10 21:58:50 +01003434 if (dev_priv->rps.enabled) {
Deepak S34638112014-06-28 11:26:26 +05303435 if (IS_CHERRYVIEW(dev))
3436 valleyview_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
3437 else if (IS_VALLEYVIEW(dev))
Deepak S76c3552f2014-01-30 23:08:16 +05303438 vlv_set_rps_idle(dev_priv);
Daisy Sunc76bb612014-08-11 11:08:38 -07003439 else if (!dev_priv->rps.is_bdw_sw_turbo
3440 || atomic_read(&dev_priv->rps.sw_turbo.flip_received)){
Ben Widawskyb39fb292014-03-19 18:31:11 -07003441 gen6_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
Daisy Sunc76bb612014-08-11 11:08:38 -07003442 }
3443
Chris Wilsonc0951f02013-10-10 21:58:50 +01003444 dev_priv->rps.last_adj = 0;
3445 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003446 mutex_unlock(&dev_priv->rps.hw_lock);
3447}
3448
3449void gen6_rps_boost(struct drm_i915_private *dev_priv)
3450{
Damien Lespiau691bb712013-12-12 14:36:36 +00003451 struct drm_device *dev = dev_priv->dev;
3452
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003453 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilsonc0951f02013-10-10 21:58:50 +01003454 if (dev_priv->rps.enabled) {
Damien Lespiau691bb712013-12-12 14:36:36 +00003455 if (IS_VALLEYVIEW(dev))
Ben Widawskyb39fb292014-03-19 18:31:11 -07003456 valleyview_set_rps(dev_priv->dev, dev_priv->rps.max_freq_softlimit);
Daisy Sunc76bb612014-08-11 11:08:38 -07003457 else if (!dev_priv->rps.is_bdw_sw_turbo
3458 || atomic_read(&dev_priv->rps.sw_turbo.flip_received)){
Ben Widawskyb39fb292014-03-19 18:31:11 -07003459 gen6_set_rps(dev_priv->dev, dev_priv->rps.max_freq_softlimit);
Daisy Sunc76bb612014-08-11 11:08:38 -07003460 }
3461
Chris Wilsonc0951f02013-10-10 21:58:50 +01003462 dev_priv->rps.last_adj = 0;
3463 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003464 mutex_unlock(&dev_priv->rps.hw_lock);
3465}
3466
Jesse Barnes0a073b82013-04-17 15:54:58 -07003467void valleyview_set_rps(struct drm_device *dev, u8 val)
3468{
3469 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä7a670922013-06-25 19:21:06 +03003470
Jesse Barnes0a073b82013-04-17 15:54:58 -07003471 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawskyb39fb292014-03-19 18:31:11 -07003472 WARN_ON(val > dev_priv->rps.max_freq_softlimit);
3473 WARN_ON(val < dev_priv->rps.min_freq_softlimit);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003474
Ville Syrjälä73008b92013-06-25 19:21:01 +03003475 DRM_DEBUG_DRIVER("GPU freq request from %d MHz (%u) to %d MHz (%u)\n",
Ben Widawskyb39fb292014-03-19 18:31:11 -07003476 vlv_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
3477 dev_priv->rps.cur_freq,
Ville Syrjälä2ec38152013-11-05 22:42:29 +02003478 vlv_gpu_freq(dev_priv, val), val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003479
Ville Syrjälä1c147622014-08-18 14:42:43 +03003480 if (WARN_ONCE(IS_CHERRYVIEW(dev) && (val & 1),
3481 "Odd GPU freq value\n"))
3482 val &= ~1;
3483
Chris Wilson2876ce72014-03-28 08:03:34 +00003484 if (val != dev_priv->rps.cur_freq)
3485 vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003486
Imre Deak09c87db2014-04-03 20:02:42 +03003487 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Jesse Barnes0a073b82013-04-17 15:54:58 -07003488
Ben Widawskyb39fb292014-03-19 18:31:11 -07003489 dev_priv->rps.cur_freq = val;
Ville Syrjälä2ec38152013-11-05 22:42:29 +02003490 trace_intel_gpu_freq_change(vlv_gpu_freq(dev_priv, val));
Jesse Barnes0a073b82013-04-17 15:54:58 -07003491}
3492
Ben Widawsky09610212014-05-15 20:58:08 +03003493static void gen8_disable_rps_interrupts(struct drm_device *dev)
3494{
3495 struct drm_i915_private *dev_priv = dev->dev_private;
Daisy Sunc76bb612014-08-11 11:08:38 -07003496 if (IS_BROADWELL(dev) && dev_priv->rps.is_bdw_sw_turbo){
3497 if (atomic_read(&dev_priv->rps.sw_turbo.flip_received))
3498 del_timer(&dev_priv->rps.sw_turbo.flip_timer);
3499 dev_priv-> rps.is_bdw_sw_turbo = false;
3500 } else {
3501 I915_WRITE(GEN6_PMINTRMSK, ~GEN8_PMINTR_REDIRECT_TO_NON_DISP);
3502 I915_WRITE(GEN8_GT_IER(2), I915_READ(GEN8_GT_IER(2)) &
3503 ~dev_priv->pm_rps_events);
3504 /* Complete PM interrupt masking here doesn't race with the rps work
3505 * item again unmasking PM interrupts because that is using a different
3506 * register (GEN8_GT_IMR(2)) to mask PM interrupts. The only risk is in
3507 * leaving stale bits in GEN8_GT_IIR(2) and GEN8_GT_IMR(2) which
3508 * gen8_enable_rps will clean up. */
Ben Widawsky09610212014-05-15 20:58:08 +03003509
Daisy Sunc76bb612014-08-11 11:08:38 -07003510 spin_lock_irq(&dev_priv->irq_lock);
3511 dev_priv->rps.pm_iir = 0;
3512 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky09610212014-05-15 20:58:08 +03003513
Daisy Sunc76bb612014-08-11 11:08:38 -07003514 I915_WRITE(GEN8_GT_IIR(2), dev_priv->pm_rps_events);
3515 }
Ben Widawsky09610212014-05-15 20:58:08 +03003516}
3517
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003518static void gen6_disable_rps_interrupts(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003519{
3520 struct drm_i915_private *dev_priv = dev->dev_private;
3521
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003522 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
Deepak Sa6706b42014-03-15 20:23:22 +05303523 I915_WRITE(GEN6_PMIER, I915_READ(GEN6_PMIER) &
3524 ~dev_priv->pm_rps_events);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003525 /* Complete PM interrupt masking here doesn't race with the rps work
3526 * item again unmasking PM interrupts because that is using a different
3527 * register (PMIMR) to mask PM interrupts. The only risk is in leaving
3528 * stale bits in PMIIR and PMIMR which gen6_enable_rps will clean up. */
3529
Daniel Vetter59cdb632013-07-04 23:35:28 +02003530 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02003531 dev_priv->rps.pm_iir = 0;
Daniel Vetter59cdb632013-07-04 23:35:28 +02003532 spin_unlock_irq(&dev_priv->irq_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003533
Deepak Sa6706b42014-03-15 20:23:22 +05303534 I915_WRITE(GEN6_PMIIR, dev_priv->pm_rps_events);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003535}
3536
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003537static void gen6_disable_rps(struct drm_device *dev)
3538{
3539 struct drm_i915_private *dev_priv = dev->dev_private;
3540
3541 I915_WRITE(GEN6_RC_CONTROL, 0);
3542 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
3543
Ben Widawsky09610212014-05-15 20:58:08 +03003544 if (IS_BROADWELL(dev))
3545 gen8_disable_rps_interrupts(dev);
3546 else
3547 gen6_disable_rps_interrupts(dev);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003548}
3549
Deepak S38807742014-05-23 21:00:15 +05303550static void cherryview_disable_rps(struct drm_device *dev)
3551{
3552 struct drm_i915_private *dev_priv = dev->dev_private;
3553
3554 I915_WRITE(GEN6_RC_CONTROL, 0);
Deepak S3497a562014-07-10 13:16:26 +05303555
3556 gen8_disable_rps_interrupts(dev);
Deepak S38807742014-05-23 21:00:15 +05303557}
3558
Jesse Barnesd20d4f02013-04-23 10:09:28 -07003559static void valleyview_disable_rps(struct drm_device *dev)
3560{
3561 struct drm_i915_private *dev_priv = dev->dev_private;
3562
Deepak S98a2e5f2014-08-18 10:35:27 -07003563 /* we're doing forcewake before Disabling RC6,
3564 * This what the BIOS expects when going into suspend */
3565 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
3566
Jesse Barnesd20d4f02013-04-23 10:09:28 -07003567 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07003568
Deepak S98a2e5f2014-08-18 10:35:27 -07003569 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
3570
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003571 gen6_disable_rps_interrupts(dev);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07003572}
3573
Ben Widawskydc39fff2013-10-18 12:32:07 -07003574static void intel_print_rc6_info(struct drm_device *dev, u32 mode)
3575{
Imre Deak91ca6892014-04-14 20:24:25 +03003576 if (IS_VALLEYVIEW(dev)) {
3577 if (mode & (GEN7_RC_CTL_TO_MODE | GEN6_RC_CTL_EI_MODE(1)))
3578 mode = GEN6_RC_CTL_RC6_ENABLE;
3579 else
3580 mode = 0;
3581 }
Daniel Vetter8dfd1f02014-08-04 11:15:56 +02003582 DRM_DEBUG_KMS("Enabling RC6 states: RC6 %s, RC6p %s, RC6pp %s\n",
3583 (mode & GEN6_RC_CTL_RC6_ENABLE) ? "on" : "off",
3584 (mode & GEN6_RC_CTL_RC6p_ENABLE) ? "on" : "off",
3585 (mode & GEN6_RC_CTL_RC6pp_ENABLE) ? "on" : "off");
Ben Widawskydc39fff2013-10-18 12:32:07 -07003586}
3587
Imre Deake6069ca2014-04-18 16:01:02 +03003588static int sanitize_rc6_option(const struct drm_device *dev, int enable_rc6)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003589{
Damien Lespiaueb4926e2013-06-07 17:41:14 +01003590 /* No RC6 before Ironlake */
3591 if (INTEL_INFO(dev)->gen < 5)
3592 return 0;
3593
Imre Deake6069ca2014-04-18 16:01:02 +03003594 /* RC6 is only on Ironlake mobile not on desktop */
3595 if (INTEL_INFO(dev)->gen == 5 && !IS_IRONLAKE_M(dev))
3596 return 0;
3597
Daniel Vetter456470e2012-08-08 23:35:40 +02003598 /* Respect the kernel parameter if it is set */
Imre Deake6069ca2014-04-18 16:01:02 +03003599 if (enable_rc6 >= 0) {
3600 int mask;
3601
3602 if (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
3603 mask = INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE |
3604 INTEL_RC6pp_ENABLE;
3605 else
3606 mask = INTEL_RC6_ENABLE;
3607
3608 if ((enable_rc6 & mask) != enable_rc6)
Daniel Vetter8dfd1f02014-08-04 11:15:56 +02003609 DRM_DEBUG_KMS("Adjusting RC6 mask to %d (requested %d, valid %d)\n",
3610 enable_rc6 & mask, enable_rc6, mask);
Imre Deake6069ca2014-04-18 16:01:02 +03003611
3612 return enable_rc6 & mask;
3613 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003614
Chris Wilson6567d742012-11-10 10:00:06 +00003615 /* Disable RC6 on Ironlake */
3616 if (INTEL_INFO(dev)->gen == 5)
3617 return 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003618
Ben Widawsky8bade1a2014-01-28 20:25:39 -08003619 if (IS_IVYBRIDGE(dev))
Ben Widawskycca84a12014-01-28 20:25:38 -08003620 return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
Ben Widawsky8bade1a2014-01-28 20:25:39 -08003621
3622 return INTEL_RC6_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003623}
3624
Imre Deake6069ca2014-04-18 16:01:02 +03003625int intel_enable_rc6(const struct drm_device *dev)
3626{
3627 return i915.enable_rc6;
3628}
3629
Ben Widawsky09610212014-05-15 20:58:08 +03003630static void gen8_enable_rps_interrupts(struct drm_device *dev)
3631{
3632 struct drm_i915_private *dev_priv = dev->dev_private;
3633
3634 spin_lock_irq(&dev_priv->irq_lock);
3635 WARN_ON(dev_priv->rps.pm_iir);
Daniel Vetter480c8032014-07-16 09:49:40 +02003636 gen8_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Ben Widawsky09610212014-05-15 20:58:08 +03003637 I915_WRITE(GEN8_GT_IIR(2), dev_priv->pm_rps_events);
3638 spin_unlock_irq(&dev_priv->irq_lock);
3639}
3640
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003641static void gen6_enable_rps_interrupts(struct drm_device *dev)
3642{
3643 struct drm_i915_private *dev_priv = dev->dev_private;
3644
3645 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vettera0b33352013-07-04 23:35:34 +02003646 WARN_ON(dev_priv->rps.pm_iir);
Daniel Vetter480c8032014-07-16 09:49:40 +02003647 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Deepak Sa6706b42014-03-15 20:23:22 +05303648 I915_WRITE(GEN6_PMIIR, dev_priv->pm_rps_events);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003649 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003650}
3651
Ben Widawsky3280e8b2014-03-31 17:16:42 -07003652static void parse_rp_state_cap(struct drm_i915_private *dev_priv, u32 rp_state_cap)
3653{
3654 /* All of these values are in units of 50MHz */
3655 dev_priv->rps.cur_freq = 0;
3656 /* static values from HW: RP0 < RPe < RP1 < RPn (min_freq) */
3657 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
3658 dev_priv->rps.rp0_freq = (rp_state_cap >> 0) & 0xff;
3659 dev_priv->rps.min_freq = (rp_state_cap >> 16) & 0xff;
3660 /* XXX: only BYT has a special efficient freq */
3661 dev_priv->rps.efficient_freq = dev_priv->rps.rp1_freq;
3662 /* hw_max = RP0 until we check for overclocking */
3663 dev_priv->rps.max_freq = dev_priv->rps.rp0_freq;
3664
3665 /* Preserve min/max settings in case of re-init */
3666 if (dev_priv->rps.max_freq_softlimit == 0)
3667 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
3668
3669 if (dev_priv->rps.min_freq_softlimit == 0)
3670 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
3671}
3672
Daisy Sunc76bb612014-08-11 11:08:38 -07003673static void bdw_sw_calculate_freq(struct drm_device *dev,
3674 struct intel_rps_bdw_cal *c, u32 *cur_time, u32 *c0)
3675{
3676 struct drm_i915_private *dev_priv = dev->dev_private;
3677 u64 busy = 0;
3678 u32 busyness_pct = 0;
3679 u32 elapsed_time = 0;
3680 u16 new_freq = 0;
3681
3682 if (!c || !cur_time || !c0)
3683 return;
3684
3685 if (0 == c->last_c0)
3686 goto out;
3687
3688 /* Check Evaluation interval */
3689 elapsed_time = *cur_time - c->last_ts;
3690 if (elapsed_time < c->eval_interval)
3691 return;
3692
3693 mutex_lock(&dev_priv->rps.hw_lock);
3694
3695 /*
3696 * c0 unit in 32*1.28 usec, elapsed_time unit in 1 usec.
3697 * Whole busyness_pct calculation should be
3698 * busy = ((u64)(*c0 - c->last_c0) << 5 << 7) / 100;
3699 * busyness_pct = (u32)(busy * 100 / elapsed_time);
3700 * The final formula is to simplify CPU calculation
3701 */
3702 busy = (u64)(*c0 - c->last_c0) << 12;
3703 do_div(busy, elapsed_time);
3704 busyness_pct = (u32)busy;
3705
3706 if (c->is_up && busyness_pct >= c->it_threshold_pct)
3707 new_freq = (u16)dev_priv->rps.cur_freq + 3;
3708 if (!c->is_up && busyness_pct <= c->it_threshold_pct)
3709 new_freq = (u16)dev_priv->rps.cur_freq - 1;
3710
3711 /* Adjust to new frequency busyness and compare with threshold */
3712 if (0 != new_freq) {
3713 if (new_freq > dev_priv->rps.max_freq_softlimit)
3714 new_freq = dev_priv->rps.max_freq_softlimit;
3715 else if (new_freq < dev_priv->rps.min_freq_softlimit)
3716 new_freq = dev_priv->rps.min_freq_softlimit;
3717
3718 gen6_set_rps(dev, new_freq);
3719 }
3720
3721 mutex_unlock(&dev_priv->rps.hw_lock);
3722
3723out:
3724 c->last_c0 = *c0;
3725 c->last_ts = *cur_time;
3726}
3727
3728static void gen8_set_frequency_RP0(struct work_struct *work)
3729{
3730 struct intel_rps_bdw_turbo *p_bdw_turbo =
3731 container_of(work, struct intel_rps_bdw_turbo, work_max_freq);
3732 struct intel_gen6_power_mgmt *p_power_mgmt =
3733 container_of(p_bdw_turbo, struct intel_gen6_power_mgmt, sw_turbo);
3734 struct drm_i915_private *dev_priv =
3735 container_of(p_power_mgmt, struct drm_i915_private, rps);
3736
3737 mutex_lock(&dev_priv->rps.hw_lock);
3738 gen6_set_rps(dev_priv->dev, dev_priv->rps.rp0_freq);
3739 mutex_unlock(&dev_priv->rps.hw_lock);
3740}
3741
3742static void flip_active_timeout_handler(unsigned long var)
3743{
3744 struct drm_i915_private *dev_priv = (struct drm_i915_private *) var;
3745
3746 del_timer(&dev_priv->rps.sw_turbo.flip_timer);
3747 atomic_set(&dev_priv->rps.sw_turbo.flip_received, false);
3748
3749 queue_work(dev_priv->wq, &dev_priv->rps.sw_turbo.work_max_freq);
3750}
3751
3752void bdw_software_turbo(struct drm_device *dev)
3753{
3754 struct drm_i915_private *dev_priv = dev->dev_private;
3755
3756 u32 current_time = I915_READ(TIMESTAMP_CTR); /* unit in usec */
3757 u32 current_c0 = I915_READ(MCHBAR_PCU_C0); /* unit in 32*1.28 usec */
3758
3759 bdw_sw_calculate_freq(dev, &dev_priv->rps.sw_turbo.up,
3760 &current_time, &current_c0);
3761 bdw_sw_calculate_freq(dev, &dev_priv->rps.sw_turbo.down,
3762 &current_time, &current_c0);
3763}
3764
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003765static void gen8_enable_rps(struct drm_device *dev)
3766{
3767 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003768 struct intel_engine_cs *ring;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003769 uint32_t rc6_mask = 0, rp_state_cap;
Daisy Sunc76bb612014-08-11 11:08:38 -07003770 uint32_t threshold_up_pct, threshold_down_pct;
3771 uint32_t ei_up, ei_down; /* up and down evaluation interval */
3772 u32 rp_ctl_flag;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003773 int unused;
3774
Daisy Sunc76bb612014-08-11 11:08:38 -07003775 /* Use software Turbo for BDW */
3776 dev_priv->rps.is_bdw_sw_turbo = IS_BROADWELL(dev);
3777
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003778 /* 1a: Software RC state - RC0 */
3779 I915_WRITE(GEN6_RC_STATE, 0);
3780
3781 /* 1c & 1d: Get forcewake during program sequence. Although the driver
3782 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Deepak Sc8d9a592013-11-23 14:55:42 +05303783 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003784
3785 /* 2a: Disable RC states. */
3786 I915_WRITE(GEN6_RC_CONTROL, 0);
3787
3788 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Ben Widawsky3280e8b2014-03-31 17:16:42 -07003789 parse_rp_state_cap(dev_priv, rp_state_cap);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003790
3791 /* 2b: Program RC6 thresholds.*/
3792 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
3793 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
3794 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
3795 for_each_ring(ring, dev_priv, unused)
3796 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
3797 I915_WRITE(GEN6_RC_SLEEP, 0);
Tom O'Rourke0d68b252014-04-09 11:44:06 -07003798 if (IS_BROADWELL(dev))
3799 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
3800 else
3801 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003802
3803 /* 3: Enable RC6 */
3804 if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
3805 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Ben Widawskyabbf9d22014-01-28 20:25:41 -08003806 intel_print_rc6_info(dev, rc6_mask);
Tom O'Rourke0d68b252014-04-09 11:44:06 -07003807 if (IS_BROADWELL(dev))
3808 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
3809 GEN7_RC_CTL_TO_MODE |
3810 rc6_mask);
3811 else
3812 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
3813 GEN6_RC_CTL_EI_MODE(1) |
3814 rc6_mask);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003815
3816 /* 4 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07003817 I915_WRITE(GEN6_RPNSWREQ,
3818 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
3819 I915_WRITE(GEN6_RC_VIDEO_FREQ,
3820 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
Daisy Sunc76bb612014-08-11 11:08:38 -07003821 ei_up = 84480; /* 84.48ms */
3822 ei_down = 448000;
3823 threshold_up_pct = 90; /* x percent busy */
3824 threshold_down_pct = 70;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003825
Daisy Sunc76bb612014-08-11 11:08:38 -07003826 if (dev_priv->rps.is_bdw_sw_turbo) {
3827 dev_priv->rps.sw_turbo.up.it_threshold_pct = threshold_up_pct;
3828 dev_priv->rps.sw_turbo.up.eval_interval = ei_up;
3829 dev_priv->rps.sw_turbo.up.is_up = true;
3830 dev_priv->rps.sw_turbo.up.last_ts = 0;
3831 dev_priv->rps.sw_turbo.up.last_c0 = 0;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003832
Daisy Sunc76bb612014-08-11 11:08:38 -07003833 dev_priv->rps.sw_turbo.down.it_threshold_pct = threshold_down_pct;
3834 dev_priv->rps.sw_turbo.down.eval_interval = ei_down;
3835 dev_priv->rps.sw_turbo.down.is_up = false;
3836 dev_priv->rps.sw_turbo.down.last_ts = 0;
3837 dev_priv->rps.sw_turbo.down.last_c0 = 0;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003838
Daisy Sunc76bb612014-08-11 11:08:38 -07003839 /* Start the timer to track if flip comes*/
3840 dev_priv->rps.sw_turbo.timeout = 200*1000; /* in us */
3841
3842 init_timer(&dev_priv->rps.sw_turbo.flip_timer);
3843 dev_priv->rps.sw_turbo.flip_timer.function = flip_active_timeout_handler;
3844 dev_priv->rps.sw_turbo.flip_timer.data = (unsigned long) dev_priv;
3845 dev_priv->rps.sw_turbo.flip_timer.expires =
3846 usecs_to_jiffies(dev_priv->rps.sw_turbo.timeout) + jiffies;
3847 add_timer(&dev_priv->rps.sw_turbo.flip_timer);
3848 INIT_WORK(&dev_priv->rps.sw_turbo.work_max_freq, gen8_set_frequency_RP0);
3849
3850 atomic_set(&dev_priv->rps.sw_turbo.flip_received, true);
3851 } else {
3852 /* NB: Docs say 1s, and 1000000 - which aren't equivalent
3853 * 1 second timeout*/
3854 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, FREQ_1_28_US(1000000));
3855
3856 /* Docs recommend 900MHz, and 300 MHz respectively */
3857 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
3858 dev_priv->rps.max_freq_softlimit << 24 |
3859 dev_priv->rps.min_freq_softlimit << 16);
3860
3861 I915_WRITE(GEN6_RP_UP_THRESHOLD,
3862 FREQ_1_28_US(ei_up * threshold_up_pct / 100));
3863 I915_WRITE(GEN6_RP_DOWN_THRESHOLD,
3864 FREQ_1_28_US(ei_down * threshold_down_pct / 100));
3865 I915_WRITE(GEN6_RP_UP_EI,
3866 FREQ_1_28_US(ei_up));
3867 I915_WRITE(GEN6_RP_DOWN_EI,
3868 FREQ_1_28_US(ei_down));
3869
3870 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
3871 }
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003872
3873 /* 5: Enable RPS */
Daisy Sunc76bb612014-08-11 11:08:38 -07003874 rp_ctl_flag = GEN6_RP_MEDIA_TURBO |
3875 GEN6_RP_MEDIA_HW_NORMAL_MODE |
3876 GEN6_RP_MEDIA_IS_GFX |
3877 GEN6_RP_UP_BUSY_AVG |
3878 GEN6_RP_DOWN_IDLE_AVG;
3879 if (!dev_priv->rps.is_bdw_sw_turbo)
3880 rp_ctl_flag |= GEN6_RP_ENABLE;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003881
Daisy Sunc76bb612014-08-11 11:08:38 -07003882 I915_WRITE(GEN6_RP_CONTROL, rp_ctl_flag);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003883
Daisy Sunc76bb612014-08-11 11:08:38 -07003884 /* 6: Ring frequency + overclocking
3885 * (our driver does this later */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003886 gen6_set_rps(dev, (I915_READ(GEN6_GT_PERF_STATUS) & 0xff00) >> 8);
Daisy Sunc76bb612014-08-11 11:08:38 -07003887 if (!dev_priv->rps.is_bdw_sw_turbo)
3888 gen8_enable_rps_interrupts(dev);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003889
Deepak Sc8d9a592013-11-23 14:55:42 +05303890 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003891}
3892
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02003893static void gen6_enable_rps(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003894{
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02003895 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003896 struct intel_engine_cs *ring;
Ben Widawsky2a5913a2014-03-19 18:31:13 -07003897 u32 rp_state_cap;
Ben Widawskyd060c162014-03-19 18:31:08 -07003898 u32 rc6vids, pcu_mbox = 0, rc6_mask = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003899 u32 gtfifodbg;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003900 int rc6_mode;
Ben Widawsky42c05262012-09-26 10:34:00 -07003901 int i, ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003902
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003903 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02003904
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003905 /* Here begins a magic sequence of register writes to enable
3906 * auto-downclocking.
3907 *
3908 * Perhaps there might be some value in exposing these to
3909 * userspace...
3910 */
3911 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003912
3913 /* Clear the DBG now so we don't confuse earlier errors */
3914 if ((gtfifodbg = I915_READ(GTFIFODBG))) {
3915 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
3916 I915_WRITE(GTFIFODBG, gtfifodbg);
3917 }
3918
Deepak Sc8d9a592013-11-23 14:55:42 +05303919 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003920
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003921 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003922
Ben Widawsky3280e8b2014-03-31 17:16:42 -07003923 parse_rp_state_cap(dev_priv, rp_state_cap);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003924
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003925 /* disable the counters and set deterministic thresholds */
3926 I915_WRITE(GEN6_RC_CONTROL, 0);
3927
3928 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
3929 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
3930 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
3931 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
3932 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
3933
Chris Wilsonb4519512012-05-11 14:29:30 +01003934 for_each_ring(ring, dev_priv, i)
3935 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003936
3937 I915_WRITE(GEN6_RC_SLEEP, 0);
3938 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Daniel Vetter29c78f62013-11-16 16:04:26 +01003939 if (IS_IVYBRIDGE(dev))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07003940 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
3941 else
3942 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08003943 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003944 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
3945
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03003946 /* Check if we are enabling RC6 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003947 rc6_mode = intel_enable_rc6(dev_priv->dev);
3948 if (rc6_mode & INTEL_RC6_ENABLE)
3949 rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
3950
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03003951 /* We don't use those on Haswell */
3952 if (!IS_HASWELL(dev)) {
3953 if (rc6_mode & INTEL_RC6p_ENABLE)
3954 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003955
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03003956 if (rc6_mode & INTEL_RC6pp_ENABLE)
3957 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
3958 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003959
Ben Widawskydc39fff2013-10-18 12:32:07 -07003960 intel_print_rc6_info(dev, rc6_mask);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003961
3962 I915_WRITE(GEN6_RC_CONTROL,
3963 rc6_mask |
3964 GEN6_RC_CTL_EI_MODE(1) |
3965 GEN6_RC_CTL_HW_ENABLE);
3966
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003967 /* Power down if completely idle for over 50ms */
3968 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003969 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003970
Ben Widawsky42c05262012-09-26 10:34:00 -07003971 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_MIN_FREQ_TABLE, 0);
Ben Widawskyd060c162014-03-19 18:31:08 -07003972 if (ret)
Ben Widawsky42c05262012-09-26 10:34:00 -07003973 DRM_DEBUG_DRIVER("Failed to set the min frequency\n");
Ben Widawskyd060c162014-03-19 18:31:08 -07003974
3975 ret = sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &pcu_mbox);
3976 if (!ret && (pcu_mbox & (1<<31))) { /* OC supported */
3977 DRM_DEBUG_DRIVER("Overclocking supported. Max: %dMHz, Overclock max: %dMHz\n",
Ben Widawskyb39fb292014-03-19 18:31:11 -07003978 (dev_priv->rps.max_freq_softlimit & 0xff) * 50,
Ben Widawskyd060c162014-03-19 18:31:08 -07003979 (pcu_mbox & 0xff) * 50);
Ben Widawskyb39fb292014-03-19 18:31:11 -07003980 dev_priv->rps.max_freq = pcu_mbox & 0xff;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003981 }
3982
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003983 dev_priv->rps.power = HIGH_POWER; /* force a reset */
Ben Widawskyb39fb292014-03-19 18:31:11 -07003984 gen6_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003985
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003986 gen6_enable_rps_interrupts(dev);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003987
Ben Widawsky31643d52012-09-26 10:34:01 -07003988 rc6vids = 0;
3989 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
3990 if (IS_GEN6(dev) && ret) {
3991 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
3992 } else if (IS_GEN6(dev) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
3993 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
3994 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
3995 rc6vids &= 0xffff00;
3996 rc6vids |= GEN6_ENCODE_RC6_VID(450);
3997 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
3998 if (ret)
3999 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
4000 }
4001
Deepak Sc8d9a592013-11-23 14:55:42 +05304002 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004003}
4004
Imre Deakc2bc2fc2014-04-18 16:16:23 +03004005static void __gen6_update_ring_freq(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004006{
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02004007 struct drm_i915_private *dev_priv = dev->dev_private;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004008 int min_freq = 15;
Chris Wilson3ebecd02013-04-12 19:10:13 +01004009 unsigned int gpu_freq;
4010 unsigned int max_ia_freq, min_ring_freq;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004011 int scaling_factor = 180;
Ben Widawskyeda79642013-10-07 17:15:48 -03004012 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004013
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004014 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02004015
Ben Widawskyeda79642013-10-07 17:15:48 -03004016 policy = cpufreq_cpu_get(0);
4017 if (policy) {
4018 max_ia_freq = policy->cpuinfo.max_freq;
4019 cpufreq_cpu_put(policy);
4020 } else {
4021 /*
4022 * Default to measured freq if none found, PCU will ensure we
4023 * don't go over
4024 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004025 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03004026 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004027
4028 /* Convert from kHz to MHz */
4029 max_ia_freq /= 1000;
4030
Ben Widawsky153b4b952013-10-22 22:05:09 -07004031 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07004032 /* convert DDR frequency from units of 266.6MHz to bandwidth */
4033 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01004034
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004035 /*
4036 * For each potential GPU frequency, load a ring frequency we'd like
4037 * to use for memory access. We do this by specifying the IA frequency
4038 * the PCU should use as a reference to determine the ring frequency.
4039 */
Ben Widawskyb39fb292014-03-19 18:31:11 -07004040 for (gpu_freq = dev_priv->rps.max_freq_softlimit; gpu_freq >= dev_priv->rps.min_freq_softlimit;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004041 gpu_freq--) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07004042 int diff = dev_priv->rps.max_freq_softlimit - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01004043 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004044
Ben Widawsky46c764d2013-11-02 21:07:49 -07004045 if (INTEL_INFO(dev)->gen >= 8) {
4046 /* max(2 * GT, DDR). NB: GT is 50MHz units */
4047 ring_freq = max(min_ring_freq, gpu_freq);
4048 } else if (IS_HASWELL(dev)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07004049 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01004050 ring_freq = max(min_ring_freq, ring_freq);
4051 /* leave ia_freq as the default, chosen by cpufreq */
4052 } else {
4053 /* On older processors, there is no separate ring
4054 * clock domain, so in order to boost the bandwidth
4055 * of the ring, we need to upclock the CPU (ia_freq).
4056 *
4057 * For GPU frequencies less than 750MHz,
4058 * just use the lowest ring freq.
4059 */
4060 if (gpu_freq < min_freq)
4061 ia_freq = 800;
4062 else
4063 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
4064 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
4065 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004066
Ben Widawsky42c05262012-09-26 10:34:00 -07004067 sandybridge_pcode_write(dev_priv,
4068 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01004069 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
4070 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
4071 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004072 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004073}
4074
Imre Deakc2bc2fc2014-04-18 16:16:23 +03004075void gen6_update_ring_freq(struct drm_device *dev)
4076{
4077 struct drm_i915_private *dev_priv = dev->dev_private;
4078
4079 if (INTEL_INFO(dev)->gen < 6 || IS_VALLEYVIEW(dev))
4080 return;
4081
4082 mutex_lock(&dev_priv->rps.hw_lock);
4083 __gen6_update_ring_freq(dev);
4084 mutex_unlock(&dev_priv->rps.hw_lock);
4085}
4086
Ville Syrjälä03af2042014-06-28 02:03:53 +03004087static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05304088{
4089 u32 val, rp0;
4090
4091 val = vlv_punit_read(dev_priv, PUNIT_GPU_STATUS_REG);
4092 rp0 = (val >> PUNIT_GPU_STATUS_MAX_FREQ_SHIFT) & PUNIT_GPU_STATUS_MAX_FREQ_MASK;
4093
4094 return rp0;
4095}
4096
4097static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
4098{
4099 u32 val, rpe;
4100
4101 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
4102 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
4103
4104 return rpe;
4105}
4106
Deepak S7707df42014-07-12 18:46:14 +05304107static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
4108{
4109 u32 val, rp1;
4110
4111 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
4112 rp1 = (val >> PUNIT_GPU_STATUS_MAX_FREQ_SHIFT) & PUNIT_GPU_STATUS_MAX_FREQ_MASK;
4113
4114 return rp1;
4115}
4116
Ville Syrjälä03af2042014-06-28 02:03:53 +03004117static int cherryview_rps_min_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05304118{
4119 u32 val, rpn;
4120
4121 val = vlv_punit_read(dev_priv, PUNIT_GPU_STATUS_REG);
4122 rpn = (val >> PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT) & PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK;
4123 return rpn;
4124}
4125
Deepak Sf8f2b002014-07-10 13:16:21 +05304126static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
4127{
4128 u32 val, rp1;
4129
4130 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
4131
4132 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
4133
4134 return rp1;
4135}
4136
Ville Syrjälä03af2042014-06-28 02:03:53 +03004137static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07004138{
4139 u32 val, rp0;
4140
Jani Nikula64936252013-05-22 15:36:20 +03004141 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004142
4143 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
4144 /* Clamp to max */
4145 rp0 = min_t(u32, rp0, 0xea);
4146
4147 return rp0;
4148}
4149
4150static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
4151{
4152 u32 val, rpe;
4153
Jani Nikula64936252013-05-22 15:36:20 +03004154 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004155 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03004156 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004157 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
4158
4159 return rpe;
4160}
4161
Ville Syrjälä03af2042014-06-28 02:03:53 +03004162static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07004163{
Jani Nikula64936252013-05-22 15:36:20 +03004164 return vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
Jesse Barnes0a073b82013-04-17 15:54:58 -07004165}
4166
Imre Deakae484342014-03-31 15:10:44 +03004167/* Check that the pctx buffer wasn't move under us. */
4168static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
4169{
4170 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
4171
4172 WARN_ON(pctx_addr != dev_priv->mm.stolen_base +
4173 dev_priv->vlv_pctx->stolen->start);
4174}
4175
Deepak S38807742014-05-23 21:00:15 +05304176
4177/* Check that the pcbr address is not empty. */
4178static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
4179{
4180 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
4181
4182 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
4183}
4184
4185static void cherryview_setup_pctx(struct drm_device *dev)
4186{
4187 struct drm_i915_private *dev_priv = dev->dev_private;
4188 unsigned long pctx_paddr, paddr;
4189 struct i915_gtt *gtt = &dev_priv->gtt;
4190 u32 pcbr;
4191 int pctx_size = 32*1024;
4192
4193 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
4194
4195 pcbr = I915_READ(VLV_PCBR);
4196 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
4197 paddr = (dev_priv->mm.stolen_base +
4198 (gtt->stolen_size - pctx_size));
4199
4200 pctx_paddr = (paddr & (~4095));
4201 I915_WRITE(VLV_PCBR, pctx_paddr);
4202 }
4203}
4204
Jesse Barnesc9cddff2013-05-08 10:45:13 -07004205static void valleyview_setup_pctx(struct drm_device *dev)
4206{
4207 struct drm_i915_private *dev_priv = dev->dev_private;
4208 struct drm_i915_gem_object *pctx;
4209 unsigned long pctx_paddr;
4210 u32 pcbr;
4211 int pctx_size = 24*1024;
4212
Imre Deak17b0c1f2014-02-11 21:39:06 +02004213 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
4214
Jesse Barnesc9cddff2013-05-08 10:45:13 -07004215 pcbr = I915_READ(VLV_PCBR);
4216 if (pcbr) {
4217 /* BIOS set it up already, grab the pre-alloc'd space */
4218 int pcbr_offset;
4219
4220 pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
4221 pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv->dev,
4222 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02004223 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07004224 pctx_size);
4225 goto out;
4226 }
4227
4228 /*
4229 * From the Gunit register HAS:
4230 * The Gfx driver is expected to program this register and ensure
4231 * proper allocation within Gfx stolen memory. For example, this
4232 * register should be programmed such than the PCBR range does not
4233 * overlap with other ranges, such as the frame buffer, protected
4234 * memory, or any other relevant ranges.
4235 */
4236 pctx = i915_gem_object_create_stolen(dev, pctx_size);
4237 if (!pctx) {
4238 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
4239 return;
4240 }
4241
4242 pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
4243 I915_WRITE(VLV_PCBR, pctx_paddr);
4244
4245out:
4246 dev_priv->vlv_pctx = pctx;
4247}
4248
Imre Deakae484342014-03-31 15:10:44 +03004249static void valleyview_cleanup_pctx(struct drm_device *dev)
4250{
4251 struct drm_i915_private *dev_priv = dev->dev_private;
4252
4253 if (WARN_ON(!dev_priv->vlv_pctx))
4254 return;
4255
4256 drm_gem_object_unreference(&dev_priv->vlv_pctx->base);
4257 dev_priv->vlv_pctx = NULL;
4258}
4259
Imre Deak4e805192014-04-14 20:24:41 +03004260static void valleyview_init_gt_powersave(struct drm_device *dev)
4261{
4262 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03004263 u32 val;
Imre Deak4e805192014-04-14 20:24:41 +03004264
4265 valleyview_setup_pctx(dev);
4266
4267 mutex_lock(&dev_priv->rps.hw_lock);
4268
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03004269 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
4270 switch ((val >> 6) & 3) {
4271 case 0:
4272 case 1:
4273 dev_priv->mem_freq = 800;
4274 break;
4275 case 2:
4276 dev_priv->mem_freq = 1066;
4277 break;
4278 case 3:
4279 dev_priv->mem_freq = 1333;
4280 break;
4281 }
4282 DRM_DEBUG_DRIVER("DDR speed: %d MHz", dev_priv->mem_freq);
4283
Imre Deak4e805192014-04-14 20:24:41 +03004284 dev_priv->rps.max_freq = valleyview_rps_max_freq(dev_priv);
4285 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
4286 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
4287 vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq),
4288 dev_priv->rps.max_freq);
4289
4290 dev_priv->rps.efficient_freq = valleyview_rps_rpe_freq(dev_priv);
4291 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
4292 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
4293 dev_priv->rps.efficient_freq);
4294
Deepak Sf8f2b002014-07-10 13:16:21 +05304295 dev_priv->rps.rp1_freq = valleyview_rps_guar_freq(dev_priv);
4296 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
4297 vlv_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
4298 dev_priv->rps.rp1_freq);
4299
Imre Deak4e805192014-04-14 20:24:41 +03004300 dev_priv->rps.min_freq = valleyview_rps_min_freq(dev_priv);
4301 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
4302 vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq),
4303 dev_priv->rps.min_freq);
4304
4305 /* Preserve min/max settings in case of re-init */
4306 if (dev_priv->rps.max_freq_softlimit == 0)
4307 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
4308
4309 if (dev_priv->rps.min_freq_softlimit == 0)
4310 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
4311
4312 mutex_unlock(&dev_priv->rps.hw_lock);
4313}
4314
Deepak S38807742014-05-23 21:00:15 +05304315static void cherryview_init_gt_powersave(struct drm_device *dev)
4316{
Deepak S2b6b3a02014-05-27 15:59:30 +05304317 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03004318 u32 val;
Deepak S2b6b3a02014-05-27 15:59:30 +05304319
Deepak S38807742014-05-23 21:00:15 +05304320 cherryview_setup_pctx(dev);
Deepak S2b6b3a02014-05-27 15:59:30 +05304321
4322 mutex_lock(&dev_priv->rps.hw_lock);
4323
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03004324 val = vlv_punit_read(dev_priv, CCK_FUSE_REG);
4325 switch ((val >> 2) & 0x7) {
4326 case 0:
4327 case 1:
4328 dev_priv->rps.cz_freq = 200;
4329 dev_priv->mem_freq = 1600;
4330 break;
4331 case 2:
4332 dev_priv->rps.cz_freq = 267;
4333 dev_priv->mem_freq = 1600;
4334 break;
4335 case 3:
4336 dev_priv->rps.cz_freq = 333;
4337 dev_priv->mem_freq = 2000;
4338 break;
4339 case 4:
4340 dev_priv->rps.cz_freq = 320;
4341 dev_priv->mem_freq = 1600;
4342 break;
4343 case 5:
4344 dev_priv->rps.cz_freq = 400;
4345 dev_priv->mem_freq = 1600;
4346 break;
4347 }
4348 DRM_DEBUG_DRIVER("DDR speed: %d MHz", dev_priv->mem_freq);
4349
Deepak S2b6b3a02014-05-27 15:59:30 +05304350 dev_priv->rps.max_freq = cherryview_rps_max_freq(dev_priv);
4351 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
4352 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
4353 vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq),
4354 dev_priv->rps.max_freq);
4355
4356 dev_priv->rps.efficient_freq = cherryview_rps_rpe_freq(dev_priv);
4357 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
4358 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
4359 dev_priv->rps.efficient_freq);
4360
Deepak S7707df42014-07-12 18:46:14 +05304361 dev_priv->rps.rp1_freq = cherryview_rps_guar_freq(dev_priv);
4362 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
4363 vlv_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
4364 dev_priv->rps.rp1_freq);
4365
Deepak S2b6b3a02014-05-27 15:59:30 +05304366 dev_priv->rps.min_freq = cherryview_rps_min_freq(dev_priv);
4367 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
4368 vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq),
4369 dev_priv->rps.min_freq);
4370
Ville Syrjälä1c147622014-08-18 14:42:43 +03004371 WARN_ONCE((dev_priv->rps.max_freq |
4372 dev_priv->rps.efficient_freq |
4373 dev_priv->rps.rp1_freq |
4374 dev_priv->rps.min_freq) & 1,
4375 "Odd GPU freq values\n");
4376
Deepak S2b6b3a02014-05-27 15:59:30 +05304377 /* Preserve min/max settings in case of re-init */
4378 if (dev_priv->rps.max_freq_softlimit == 0)
4379 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
4380
4381 if (dev_priv->rps.min_freq_softlimit == 0)
4382 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
4383
4384 mutex_unlock(&dev_priv->rps.hw_lock);
Deepak S38807742014-05-23 21:00:15 +05304385}
4386
Imre Deak4e805192014-04-14 20:24:41 +03004387static void valleyview_cleanup_gt_powersave(struct drm_device *dev)
4388{
4389 valleyview_cleanup_pctx(dev);
4390}
4391
Deepak S38807742014-05-23 21:00:15 +05304392static void cherryview_enable_rps(struct drm_device *dev)
4393{
4394 struct drm_i915_private *dev_priv = dev->dev_private;
4395 struct intel_engine_cs *ring;
Deepak S2b6b3a02014-05-27 15:59:30 +05304396 u32 gtfifodbg, val, rc6_mode = 0, pcbr;
Deepak S38807742014-05-23 21:00:15 +05304397 int i;
4398
4399 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
4400
4401 gtfifodbg = I915_READ(GTFIFODBG);
4402 if (gtfifodbg) {
4403 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
4404 gtfifodbg);
4405 I915_WRITE(GTFIFODBG, gtfifodbg);
4406 }
4407
4408 cherryview_check_pctx(dev_priv);
4409
4410 /* 1a & 1b: Get forcewake during program sequence. Although the driver
4411 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
4412 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
4413
4414 /* 2a: Program RC6 thresholds.*/
4415 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
4416 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
4417 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
4418
4419 for_each_ring(ring, dev_priv, i)
4420 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
4421 I915_WRITE(GEN6_RC_SLEEP, 0);
4422
4423 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
4424
4425 /* allows RC6 residency counter to work */
4426 I915_WRITE(VLV_COUNTER_CONTROL,
4427 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
4428 VLV_MEDIA_RC6_COUNT_EN |
4429 VLV_RENDER_RC6_COUNT_EN));
4430
4431 /* For now we assume BIOS is allocating and populating the PCBR */
4432 pcbr = I915_READ(VLV_PCBR);
4433
4434 DRM_DEBUG_DRIVER("PCBR offset : 0x%x\n", pcbr);
4435
4436 /* 3: Enable RC6 */
4437 if ((intel_enable_rc6(dev) & INTEL_RC6_ENABLE) &&
4438 (pcbr >> VLV_PCBR_ADDR_SHIFT))
4439 rc6_mode = GEN6_RC_CTL_EI_MODE(1);
4440
4441 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
4442
Deepak S2b6b3a02014-05-27 15:59:30 +05304443 /* 4 Program defaults and thresholds for RPS*/
4444 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
4445 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
4446 I915_WRITE(GEN6_RP_UP_EI, 66000);
4447 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
4448
4449 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
4450
Tom O'Rourke7405f422014-06-10 16:26:34 -07004451 /* WaDisablePwrmtrEvent:chv (pre-production hw) */
4452 I915_WRITE(0xA80C, I915_READ(0xA80C) & 0x00ffffff);
4453 I915_WRITE(0xA810, I915_READ(0xA810) & 0xffffff00);
4454
Deepak S2b6b3a02014-05-27 15:59:30 +05304455 /* 5: Enable RPS */
4456 I915_WRITE(GEN6_RP_CONTROL,
4457 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Tom O'Rourke7405f422014-06-10 16:26:34 -07004458 GEN6_RP_MEDIA_IS_GFX | /* WaSetMaskForGfxBusyness:chv (pre-production hw ?) */
Deepak S2b6b3a02014-05-27 15:59:30 +05304459 GEN6_RP_ENABLE |
4460 GEN6_RP_UP_BUSY_AVG |
4461 GEN6_RP_DOWN_IDLE_AVG);
4462
4463 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
4464
4465 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", val & 0x10 ? "yes" : "no");
4466 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
4467
4468 dev_priv->rps.cur_freq = (val >> 8) & 0xff;
4469 DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
4470 vlv_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
4471 dev_priv->rps.cur_freq);
4472
4473 DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
4474 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
4475 dev_priv->rps.efficient_freq);
4476
4477 valleyview_set_rps(dev_priv->dev, dev_priv->rps.efficient_freq);
4478
Deepak S3497a562014-07-10 13:16:26 +05304479 gen8_enable_rps_interrupts(dev);
4480
Deepak S38807742014-05-23 21:00:15 +05304481 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
4482}
4483
Jesse Barnes0a073b82013-04-17 15:54:58 -07004484static void valleyview_enable_rps(struct drm_device *dev)
4485{
4486 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004487 struct intel_engine_cs *ring;
Ben Widawsky2a5913a2014-03-19 18:31:13 -07004488 u32 gtfifodbg, val, rc6_mode = 0;
Jesse Barnes0a073b82013-04-17 15:54:58 -07004489 int i;
4490
4491 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
4492
Imre Deakae484342014-03-31 15:10:44 +03004493 valleyview_check_pctx(dev_priv);
4494
Jesse Barnes0a073b82013-04-17 15:54:58 -07004495 if ((gtfifodbg = I915_READ(GTFIFODBG))) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07004496 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
4497 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004498 I915_WRITE(GTFIFODBG, gtfifodbg);
4499 }
4500
Deepak Sc8d9a592013-11-23 14:55:42 +05304501 /* If VLV, Forcewake all wells, else re-direct to regular path */
4502 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004503
4504 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
4505 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
4506 I915_WRITE(GEN6_RP_UP_EI, 66000);
4507 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
4508
4509 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Deepak S31685c22014-07-03 17:33:01 -04004510 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 0xf4240);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004511
4512 I915_WRITE(GEN6_RP_CONTROL,
4513 GEN6_RP_MEDIA_TURBO |
4514 GEN6_RP_MEDIA_HW_NORMAL_MODE |
4515 GEN6_RP_MEDIA_IS_GFX |
4516 GEN6_RP_ENABLE |
4517 GEN6_RP_UP_BUSY_AVG |
4518 GEN6_RP_DOWN_IDLE_CONT);
4519
4520 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
4521 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
4522 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
4523
4524 for_each_ring(ring, dev_priv, i)
4525 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
4526
Jesse Barnes2f0aa3042013-11-15 09:32:11 -08004527 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004528
4529 /* allows RC6 residency counter to work */
Jesse Barnes49798eb2013-09-26 17:55:57 -07004530 I915_WRITE(VLV_COUNTER_CONTROL,
Deepak S31685c22014-07-03 17:33:01 -04004531 _MASKED_BIT_ENABLE(VLV_MEDIA_RC0_COUNT_EN |
4532 VLV_RENDER_RC0_COUNT_EN |
Jesse Barnes49798eb2013-09-26 17:55:57 -07004533 VLV_MEDIA_RC6_COUNT_EN |
4534 VLV_RENDER_RC6_COUNT_EN));
Deepak S31685c22014-07-03 17:33:01 -04004535
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07004536 if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
Jesse Barnes6b88f292013-11-15 09:32:12 -08004537 rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL;
Ben Widawskydc39fff2013-10-18 12:32:07 -07004538
4539 intel_print_rc6_info(dev, rc6_mode);
4540
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07004541 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004542
Jani Nikula64936252013-05-22 15:36:20 +03004543 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004544
4545 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", val & 0x10 ? "yes" : "no");
4546 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
4547
Ben Widawskyb39fb292014-03-19 18:31:11 -07004548 dev_priv->rps.cur_freq = (val >> 8) & 0xff;
Ville Syrjälä73008b92013-06-25 19:21:01 +03004549 DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
Ben Widawskyb39fb292014-03-19 18:31:11 -07004550 vlv_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
4551 dev_priv->rps.cur_freq);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004552
Ville Syrjälä73008b92013-06-25 19:21:01 +03004553 DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
Ben Widawskyb39fb292014-03-19 18:31:11 -07004554 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
4555 dev_priv->rps.efficient_freq);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004556
Ben Widawskyb39fb292014-03-19 18:31:11 -07004557 valleyview_set_rps(dev_priv->dev, dev_priv->rps.efficient_freq);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004558
Daniel Vetter44fc7d52013-07-12 22:43:27 +02004559 gen6_enable_rps_interrupts(dev);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004560
Deepak Sc8d9a592013-11-23 14:55:42 +05304561 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004562}
4563
Daniel Vetter930ebb42012-06-29 23:32:16 +02004564void ironlake_teardown_rc6(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004565{
4566 struct drm_i915_private *dev_priv = dev->dev_private;
4567
Daniel Vetter3e373942012-11-02 19:55:04 +01004568 if (dev_priv->ips.renderctx) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004569 i915_gem_object_ggtt_unpin(dev_priv->ips.renderctx);
Daniel Vetter3e373942012-11-02 19:55:04 +01004570 drm_gem_object_unreference(&dev_priv->ips.renderctx->base);
4571 dev_priv->ips.renderctx = NULL;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004572 }
4573
Daniel Vetter3e373942012-11-02 19:55:04 +01004574 if (dev_priv->ips.pwrctx) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004575 i915_gem_object_ggtt_unpin(dev_priv->ips.pwrctx);
Daniel Vetter3e373942012-11-02 19:55:04 +01004576 drm_gem_object_unreference(&dev_priv->ips.pwrctx->base);
4577 dev_priv->ips.pwrctx = NULL;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004578 }
4579}
4580
Daniel Vetter930ebb42012-06-29 23:32:16 +02004581static void ironlake_disable_rc6(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004582{
4583 struct drm_i915_private *dev_priv = dev->dev_private;
4584
4585 if (I915_READ(PWRCTXA)) {
4586 /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
4587 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
4588 wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
4589 50);
4590
4591 I915_WRITE(PWRCTXA, 0);
4592 POSTING_READ(PWRCTXA);
4593
4594 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
4595 POSTING_READ(RSTDBYCTL);
4596 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004597}
4598
4599static int ironlake_setup_rc6(struct drm_device *dev)
4600{
4601 struct drm_i915_private *dev_priv = dev->dev_private;
4602
Daniel Vetter3e373942012-11-02 19:55:04 +01004603 if (dev_priv->ips.renderctx == NULL)
4604 dev_priv->ips.renderctx = intel_alloc_context_page(dev);
4605 if (!dev_priv->ips.renderctx)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004606 return -ENOMEM;
4607
Daniel Vetter3e373942012-11-02 19:55:04 +01004608 if (dev_priv->ips.pwrctx == NULL)
4609 dev_priv->ips.pwrctx = intel_alloc_context_page(dev);
4610 if (!dev_priv->ips.pwrctx) {
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004611 ironlake_teardown_rc6(dev);
4612 return -ENOMEM;
4613 }
4614
4615 return 0;
4616}
4617
Daniel Vetter930ebb42012-06-29 23:32:16 +02004618static void ironlake_enable_rc6(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004619{
4620 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004621 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Chris Wilson3e960502012-11-27 16:22:54 +00004622 bool was_interruptible;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004623 int ret;
4624
4625 /* rc6 disabled by default due to repeated reports of hanging during
4626 * boot and resume.
4627 */
4628 if (!intel_enable_rc6(dev))
4629 return;
4630
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02004631 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
4632
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004633 ret = ironlake_setup_rc6(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02004634 if (ret)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004635 return;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004636
Chris Wilson3e960502012-11-27 16:22:54 +00004637 was_interruptible = dev_priv->mm.interruptible;
4638 dev_priv->mm.interruptible = false;
4639
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004640 /*
4641 * GPU can automatically power down the render unit if given a page
4642 * to save state.
4643 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02004644 ret = intel_ring_begin(ring, 6);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004645 if (ret) {
4646 ironlake_teardown_rc6(dev);
Chris Wilson3e960502012-11-27 16:22:54 +00004647 dev_priv->mm.interruptible = was_interruptible;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004648 return;
4649 }
4650
Daniel Vetter6d90c952012-04-26 23:28:05 +02004651 intel_ring_emit(ring, MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
4652 intel_ring_emit(ring, MI_SET_CONTEXT);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07004653 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(dev_priv->ips.renderctx) |
Daniel Vetter6d90c952012-04-26 23:28:05 +02004654 MI_MM_SPACE_GTT |
4655 MI_SAVE_EXT_STATE_EN |
4656 MI_RESTORE_EXT_STATE_EN |
4657 MI_RESTORE_INHIBIT);
4658 intel_ring_emit(ring, MI_SUSPEND_FLUSH);
4659 intel_ring_emit(ring, MI_NOOP);
4660 intel_ring_emit(ring, MI_FLUSH);
4661 intel_ring_advance(ring);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004662
4663 /*
4664 * Wait for the command parser to advance past MI_SET_CONTEXT. The HW
4665 * does an implicit flush, combined with MI_FLUSH above, it should be
4666 * safe to assume that renderctx is valid
4667 */
Chris Wilson3e960502012-11-27 16:22:54 +00004668 ret = intel_ring_idle(ring);
4669 dev_priv->mm.interruptible = was_interruptible;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004670 if (ret) {
Jani Nikuladef27a52013-03-12 10:49:19 +02004671 DRM_ERROR("failed to enable ironlake power savings\n");
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004672 ironlake_teardown_rc6(dev);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004673 return;
4674 }
4675
Ben Widawskyf343c5f2013-07-05 14:41:04 -07004676 I915_WRITE(PWRCTXA, i915_gem_obj_ggtt_offset(dev_priv->ips.pwrctx) | PWRCTX_EN);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004677 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
Ben Widawskydc39fff2013-10-18 12:32:07 -07004678
Imre Deak91ca6892014-04-14 20:24:25 +03004679 intel_print_rc6_info(dev, GEN6_RC_CTL_RC6_ENABLE);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004680}
4681
Eugeni Dodonovdde18882012-04-18 15:29:24 -03004682static unsigned long intel_pxfreq(u32 vidfreq)
4683{
4684 unsigned long freq;
4685 int div = (vidfreq & 0x3f0000) >> 16;
4686 int post = (vidfreq & 0x3000) >> 12;
4687 int pre = (vidfreq & 0x7);
4688
4689 if (!pre)
4690 return 0;
4691
4692 freq = ((div * 133333) / ((1<<post) * pre));
4693
4694 return freq;
4695}
4696
Daniel Vettereb48eb02012-04-26 23:28:12 +02004697static const struct cparams {
4698 u16 i;
4699 u16 t;
4700 u16 m;
4701 u16 c;
4702} cparams[] = {
4703 { 1, 1333, 301, 28664 },
4704 { 1, 1066, 294, 24460 },
4705 { 1, 800, 294, 25192 },
4706 { 0, 1333, 276, 27605 },
4707 { 0, 1066, 276, 27605 },
4708 { 0, 800, 231, 23784 },
4709};
4710
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004711static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02004712{
4713 u64 total_count, diff, ret;
4714 u32 count1, count2, count3, m = 0, c = 0;
4715 unsigned long now = jiffies_to_msecs(jiffies), diff1;
4716 int i;
4717
Daniel Vetter02d71952012-08-09 16:44:54 +02004718 assert_spin_locked(&mchdev_lock);
4719
Daniel Vetter20e4d402012-08-08 23:35:39 +02004720 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004721
4722 /* Prevent division-by-zero if we are asking too fast.
4723 * Also, we don't get interesting results if we are polling
4724 * faster than once in 10ms, so just return the saved value
4725 * in such cases.
4726 */
4727 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02004728 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004729
4730 count1 = I915_READ(DMIEC);
4731 count2 = I915_READ(DDREC);
4732 count3 = I915_READ(CSIEC);
4733
4734 total_count = count1 + count2 + count3;
4735
4736 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02004737 if (total_count < dev_priv->ips.last_count1) {
4738 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004739 diff += total_count;
4740 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02004741 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004742 }
4743
4744 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02004745 if (cparams[i].i == dev_priv->ips.c_m &&
4746 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02004747 m = cparams[i].m;
4748 c = cparams[i].c;
4749 break;
4750 }
4751 }
4752
4753 diff = div_u64(diff, diff1);
4754 ret = ((m * diff) + c);
4755 ret = div_u64(ret, 10);
4756
Daniel Vetter20e4d402012-08-08 23:35:39 +02004757 dev_priv->ips.last_count1 = total_count;
4758 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004759
Daniel Vetter20e4d402012-08-08 23:35:39 +02004760 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004761
4762 return ret;
4763}
4764
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004765unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
4766{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00004767 struct drm_device *dev = dev_priv->dev;
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004768 unsigned long val;
4769
Damien Lespiau3d13ef22014-02-07 19:12:47 +00004770 if (INTEL_INFO(dev)->gen != 5)
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004771 return 0;
4772
4773 spin_lock_irq(&mchdev_lock);
4774
4775 val = __i915_chipset_val(dev_priv);
4776
4777 spin_unlock_irq(&mchdev_lock);
4778
4779 return val;
4780}
4781
Daniel Vettereb48eb02012-04-26 23:28:12 +02004782unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
4783{
4784 unsigned long m, x, b;
4785 u32 tsfs;
4786
4787 tsfs = I915_READ(TSFS);
4788
4789 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
4790 x = I915_READ8(TR1);
4791
4792 b = tsfs & TSFS_INTR_MASK;
4793
4794 return ((m * x) / 127) - b;
4795}
4796
4797static u16 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
4798{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00004799 struct drm_device *dev = dev_priv->dev;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004800 static const struct v_table {
4801 u16 vd; /* in .1 mil */
4802 u16 vm; /* in .1 mil */
4803 } v_table[] = {
4804 { 0, 0, },
4805 { 375, 0, },
4806 { 500, 0, },
4807 { 625, 0, },
4808 { 750, 0, },
4809 { 875, 0, },
4810 { 1000, 0, },
4811 { 1125, 0, },
4812 { 4125, 3000, },
4813 { 4125, 3000, },
4814 { 4125, 3000, },
4815 { 4125, 3000, },
4816 { 4125, 3000, },
4817 { 4125, 3000, },
4818 { 4125, 3000, },
4819 { 4125, 3000, },
4820 { 4125, 3000, },
4821 { 4125, 3000, },
4822 { 4125, 3000, },
4823 { 4125, 3000, },
4824 { 4125, 3000, },
4825 { 4125, 3000, },
4826 { 4125, 3000, },
4827 { 4125, 3000, },
4828 { 4125, 3000, },
4829 { 4125, 3000, },
4830 { 4125, 3000, },
4831 { 4125, 3000, },
4832 { 4125, 3000, },
4833 { 4125, 3000, },
4834 { 4125, 3000, },
4835 { 4125, 3000, },
4836 { 4250, 3125, },
4837 { 4375, 3250, },
4838 { 4500, 3375, },
4839 { 4625, 3500, },
4840 { 4750, 3625, },
4841 { 4875, 3750, },
4842 { 5000, 3875, },
4843 { 5125, 4000, },
4844 { 5250, 4125, },
4845 { 5375, 4250, },
4846 { 5500, 4375, },
4847 { 5625, 4500, },
4848 { 5750, 4625, },
4849 { 5875, 4750, },
4850 { 6000, 4875, },
4851 { 6125, 5000, },
4852 { 6250, 5125, },
4853 { 6375, 5250, },
4854 { 6500, 5375, },
4855 { 6625, 5500, },
4856 { 6750, 5625, },
4857 { 6875, 5750, },
4858 { 7000, 5875, },
4859 { 7125, 6000, },
4860 { 7250, 6125, },
4861 { 7375, 6250, },
4862 { 7500, 6375, },
4863 { 7625, 6500, },
4864 { 7750, 6625, },
4865 { 7875, 6750, },
4866 { 8000, 6875, },
4867 { 8125, 7000, },
4868 { 8250, 7125, },
4869 { 8375, 7250, },
4870 { 8500, 7375, },
4871 { 8625, 7500, },
4872 { 8750, 7625, },
4873 { 8875, 7750, },
4874 { 9000, 7875, },
4875 { 9125, 8000, },
4876 { 9250, 8125, },
4877 { 9375, 8250, },
4878 { 9500, 8375, },
4879 { 9625, 8500, },
4880 { 9750, 8625, },
4881 { 9875, 8750, },
4882 { 10000, 8875, },
4883 { 10125, 9000, },
4884 { 10250, 9125, },
4885 { 10375, 9250, },
4886 { 10500, 9375, },
4887 { 10625, 9500, },
4888 { 10750, 9625, },
4889 { 10875, 9750, },
4890 { 11000, 9875, },
4891 { 11125, 10000, },
4892 { 11250, 10125, },
4893 { 11375, 10250, },
4894 { 11500, 10375, },
4895 { 11625, 10500, },
4896 { 11750, 10625, },
4897 { 11875, 10750, },
4898 { 12000, 10875, },
4899 { 12125, 11000, },
4900 { 12250, 11125, },
4901 { 12375, 11250, },
4902 { 12500, 11375, },
4903 { 12625, 11500, },
4904 { 12750, 11625, },
4905 { 12875, 11750, },
4906 { 13000, 11875, },
4907 { 13125, 12000, },
4908 { 13250, 12125, },
4909 { 13375, 12250, },
4910 { 13500, 12375, },
4911 { 13625, 12500, },
4912 { 13750, 12625, },
4913 { 13875, 12750, },
4914 { 14000, 12875, },
4915 { 14125, 13000, },
4916 { 14250, 13125, },
4917 { 14375, 13250, },
4918 { 14500, 13375, },
4919 { 14625, 13500, },
4920 { 14750, 13625, },
4921 { 14875, 13750, },
4922 { 15000, 13875, },
4923 { 15125, 14000, },
4924 { 15250, 14125, },
4925 { 15375, 14250, },
4926 { 15500, 14375, },
4927 { 15625, 14500, },
4928 { 15750, 14625, },
4929 { 15875, 14750, },
4930 { 16000, 14875, },
4931 { 16125, 15000, },
4932 };
Damien Lespiau3d13ef22014-02-07 19:12:47 +00004933 if (INTEL_INFO(dev)->is_mobile)
Daniel Vettereb48eb02012-04-26 23:28:12 +02004934 return v_table[pxvid].vm;
4935 else
4936 return v_table[pxvid].vd;
4937}
4938
Daniel Vetter02d71952012-08-09 16:44:54 +02004939static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02004940{
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00004941 u64 now, diff, diffms;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004942 u32 count;
4943
Daniel Vetter02d71952012-08-09 16:44:54 +02004944 assert_spin_locked(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004945
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00004946 now = ktime_get_raw_ns();
4947 diffms = now - dev_priv->ips.last_time2;
4948 do_div(diffms, NSEC_PER_MSEC);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004949
4950 /* Don't divide by 0 */
Daniel Vettereb48eb02012-04-26 23:28:12 +02004951 if (!diffms)
4952 return;
4953
4954 count = I915_READ(GFXEC);
4955
Daniel Vetter20e4d402012-08-08 23:35:39 +02004956 if (count < dev_priv->ips.last_count2) {
4957 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004958 diff += count;
4959 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02004960 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004961 }
4962
Daniel Vetter20e4d402012-08-08 23:35:39 +02004963 dev_priv->ips.last_count2 = count;
4964 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004965
4966 /* More magic constants... */
4967 diff = diff * 1181;
4968 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02004969 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004970}
4971
Daniel Vetter02d71952012-08-09 16:44:54 +02004972void i915_update_gfx_val(struct drm_i915_private *dev_priv)
4973{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00004974 struct drm_device *dev = dev_priv->dev;
4975
4976 if (INTEL_INFO(dev)->gen != 5)
Daniel Vetter02d71952012-08-09 16:44:54 +02004977 return;
4978
Daniel Vetter92703882012-08-09 16:46:01 +02004979 spin_lock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02004980
4981 __i915_update_gfx_val(dev_priv);
4982
Daniel Vetter92703882012-08-09 16:46:01 +02004983 spin_unlock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02004984}
4985
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004986static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02004987{
4988 unsigned long t, corr, state1, corr2, state2;
4989 u32 pxvid, ext_v;
4990
Daniel Vetter02d71952012-08-09 16:44:54 +02004991 assert_spin_locked(&mchdev_lock);
4992
Ben Widawskyb39fb292014-03-19 18:31:11 -07004993 pxvid = I915_READ(PXVFREQ_BASE + (dev_priv->rps.cur_freq * 4));
Daniel Vettereb48eb02012-04-26 23:28:12 +02004994 pxvid = (pxvid >> 24) & 0x7f;
4995 ext_v = pvid_to_extvid(dev_priv, pxvid);
4996
4997 state1 = ext_v;
4998
4999 t = i915_mch_val(dev_priv);
5000
5001 /* Revel in the empirically derived constants */
5002
5003 /* Correction factor in 1/100000 units */
5004 if (t > 80)
5005 corr = ((t * 2349) + 135940);
5006 else if (t >= 50)
5007 corr = ((t * 964) + 29317);
5008 else /* < 50 */
5009 corr = ((t * 301) + 1004);
5010
5011 corr = corr * ((150142 * state1) / 10000 - 78642);
5012 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02005013 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005014
5015 state2 = (corr2 * state1) / 10000;
5016 state2 /= 100; /* convert to mW */
5017
Daniel Vetter02d71952012-08-09 16:44:54 +02005018 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005019
Daniel Vetter20e4d402012-08-08 23:35:39 +02005020 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005021}
5022
Chris Wilsonf531dcb2012-09-25 10:16:12 +01005023unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
5024{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005025 struct drm_device *dev = dev_priv->dev;
Chris Wilsonf531dcb2012-09-25 10:16:12 +01005026 unsigned long val;
5027
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005028 if (INTEL_INFO(dev)->gen != 5)
Chris Wilsonf531dcb2012-09-25 10:16:12 +01005029 return 0;
5030
5031 spin_lock_irq(&mchdev_lock);
5032
5033 val = __i915_gfx_val(dev_priv);
5034
5035 spin_unlock_irq(&mchdev_lock);
5036
5037 return val;
5038}
5039
Daniel Vettereb48eb02012-04-26 23:28:12 +02005040/**
5041 * i915_read_mch_val - return value for IPS use
5042 *
5043 * Calculate and return a value for the IPS driver to use when deciding whether
5044 * we have thermal and power headroom to increase CPU or GPU power budget.
5045 */
5046unsigned long i915_read_mch_val(void)
5047{
5048 struct drm_i915_private *dev_priv;
5049 unsigned long chipset_val, graphics_val, ret = 0;
5050
Daniel Vetter92703882012-08-09 16:46:01 +02005051 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005052 if (!i915_mch_dev)
5053 goto out_unlock;
5054 dev_priv = i915_mch_dev;
5055
Chris Wilsonf531dcb2012-09-25 10:16:12 +01005056 chipset_val = __i915_chipset_val(dev_priv);
5057 graphics_val = __i915_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005058
5059 ret = chipset_val + graphics_val;
5060
5061out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02005062 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005063
5064 return ret;
5065}
5066EXPORT_SYMBOL_GPL(i915_read_mch_val);
5067
5068/**
5069 * i915_gpu_raise - raise GPU frequency limit
5070 *
5071 * Raise the limit; IPS indicates we have thermal headroom.
5072 */
5073bool i915_gpu_raise(void)
5074{
5075 struct drm_i915_private *dev_priv;
5076 bool ret = true;
5077
Daniel Vetter92703882012-08-09 16:46:01 +02005078 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005079 if (!i915_mch_dev) {
5080 ret = false;
5081 goto out_unlock;
5082 }
5083 dev_priv = i915_mch_dev;
5084
Daniel Vetter20e4d402012-08-08 23:35:39 +02005085 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
5086 dev_priv->ips.max_delay--;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005087
5088out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02005089 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005090
5091 return ret;
5092}
5093EXPORT_SYMBOL_GPL(i915_gpu_raise);
5094
5095/**
5096 * i915_gpu_lower - lower GPU frequency limit
5097 *
5098 * IPS indicates we're close to a thermal limit, so throttle back the GPU
5099 * frequency maximum.
5100 */
5101bool i915_gpu_lower(void)
5102{
5103 struct drm_i915_private *dev_priv;
5104 bool ret = true;
5105
Daniel Vetter92703882012-08-09 16:46:01 +02005106 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005107 if (!i915_mch_dev) {
5108 ret = false;
5109 goto out_unlock;
5110 }
5111 dev_priv = i915_mch_dev;
5112
Daniel Vetter20e4d402012-08-08 23:35:39 +02005113 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
5114 dev_priv->ips.max_delay++;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005115
5116out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02005117 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005118
5119 return ret;
5120}
5121EXPORT_SYMBOL_GPL(i915_gpu_lower);
5122
5123/**
5124 * i915_gpu_busy - indicate GPU business to IPS
5125 *
5126 * Tell the IPS driver whether or not the GPU is busy.
5127 */
5128bool i915_gpu_busy(void)
5129{
5130 struct drm_i915_private *dev_priv;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01005131 struct intel_engine_cs *ring;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005132 bool ret = false;
Chris Wilsonf047e392012-07-21 12:31:41 +01005133 int i;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005134
Daniel Vetter92703882012-08-09 16:46:01 +02005135 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005136 if (!i915_mch_dev)
5137 goto out_unlock;
5138 dev_priv = i915_mch_dev;
5139
Chris Wilsonf047e392012-07-21 12:31:41 +01005140 for_each_ring(ring, dev_priv, i)
5141 ret |= !list_empty(&ring->request_list);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005142
5143out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02005144 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005145
5146 return ret;
5147}
5148EXPORT_SYMBOL_GPL(i915_gpu_busy);
5149
5150/**
5151 * i915_gpu_turbo_disable - disable graphics turbo
5152 *
5153 * Disable graphics turbo by resetting the max frequency and setting the
5154 * current frequency to the default.
5155 */
5156bool i915_gpu_turbo_disable(void)
5157{
5158 struct drm_i915_private *dev_priv;
5159 bool ret = true;
5160
Daniel Vetter92703882012-08-09 16:46:01 +02005161 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005162 if (!i915_mch_dev) {
5163 ret = false;
5164 goto out_unlock;
5165 }
5166 dev_priv = i915_mch_dev;
5167
Daniel Vetter20e4d402012-08-08 23:35:39 +02005168 dev_priv->ips.max_delay = dev_priv->ips.fstart;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005169
Daniel Vetter20e4d402012-08-08 23:35:39 +02005170 if (!ironlake_set_drps(dev_priv->dev, dev_priv->ips.fstart))
Daniel Vettereb48eb02012-04-26 23:28:12 +02005171 ret = false;
5172
5173out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02005174 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005175
5176 return ret;
5177}
5178EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
5179
5180/**
5181 * Tells the intel_ips driver that the i915 driver is now loaded, if
5182 * IPS got loaded first.
5183 *
5184 * This awkward dance is so that neither module has to depend on the
5185 * other in order for IPS to do the appropriate communication of
5186 * GPU turbo limits to i915.
5187 */
5188static void
5189ips_ping_for_i915_load(void)
5190{
5191 void (*link)(void);
5192
5193 link = symbol_get(ips_link_to_i915_driver);
5194 if (link) {
5195 link();
5196 symbol_put(ips_link_to_i915_driver);
5197 }
5198}
5199
5200void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
5201{
Daniel Vetter02d71952012-08-09 16:44:54 +02005202 /* We only register the i915 ips part with intel-ips once everything is
5203 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Daniel Vetter92703882012-08-09 16:46:01 +02005204 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005205 i915_mch_dev = dev_priv;
Daniel Vetter92703882012-08-09 16:46:01 +02005206 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005207
5208 ips_ping_for_i915_load();
5209}
5210
5211void intel_gpu_ips_teardown(void)
5212{
Daniel Vetter92703882012-08-09 16:46:01 +02005213 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005214 i915_mch_dev = NULL;
Daniel Vetter92703882012-08-09 16:46:01 +02005215 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005216}
Deepak S76c3552f2014-01-30 23:08:16 +05305217
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005218static void intel_init_emon(struct drm_device *dev)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03005219{
5220 struct drm_i915_private *dev_priv = dev->dev_private;
5221 u32 lcfuse;
5222 u8 pxw[16];
5223 int i;
5224
5225 /* Disable to program */
5226 I915_WRITE(ECR, 0);
5227 POSTING_READ(ECR);
5228
5229 /* Program energy weights for various events */
5230 I915_WRITE(SDEW, 0x15040d00);
5231 I915_WRITE(CSIEW0, 0x007f0000);
5232 I915_WRITE(CSIEW1, 0x1e220004);
5233 I915_WRITE(CSIEW2, 0x04000004);
5234
5235 for (i = 0; i < 5; i++)
5236 I915_WRITE(PEW + (i * 4), 0);
5237 for (i = 0; i < 3; i++)
5238 I915_WRITE(DEW + (i * 4), 0);
5239
5240 /* Program P-state weights to account for frequency power adjustment */
5241 for (i = 0; i < 16; i++) {
5242 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
5243 unsigned long freq = intel_pxfreq(pxvidfreq);
5244 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
5245 PXVFREQ_PX_SHIFT;
5246 unsigned long val;
5247
5248 val = vid * vid;
5249 val *= (freq / 1000);
5250 val *= 255;
5251 val /= (127*127*900);
5252 if (val > 0xff)
5253 DRM_ERROR("bad pxval: %ld\n", val);
5254 pxw[i] = val;
5255 }
5256 /* Render standby states get 0 weight */
5257 pxw[14] = 0;
5258 pxw[15] = 0;
5259
5260 for (i = 0; i < 4; i++) {
5261 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
5262 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
5263 I915_WRITE(PXW + (i * 4), val);
5264 }
5265
5266 /* Adjust magic regs to magic values (more experimental results) */
5267 I915_WRITE(OGW0, 0);
5268 I915_WRITE(OGW1, 0);
5269 I915_WRITE(EG0, 0x00007f00);
5270 I915_WRITE(EG1, 0x0000000e);
5271 I915_WRITE(EG2, 0x000e0000);
5272 I915_WRITE(EG3, 0x68000300);
5273 I915_WRITE(EG4, 0x42000000);
5274 I915_WRITE(EG5, 0x00140031);
5275 I915_WRITE(EG6, 0);
5276 I915_WRITE(EG7, 0);
5277
5278 for (i = 0; i < 8; i++)
5279 I915_WRITE(PXWL + (i * 4), 0);
5280
5281 /* Enable PMON + select events */
5282 I915_WRITE(ECR, 0x80000019);
5283
5284 lcfuse = I915_READ(LCFUSE02);
5285
Daniel Vetter20e4d402012-08-08 23:35:39 +02005286 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03005287}
5288
Imre Deakae484342014-03-31 15:10:44 +03005289void intel_init_gt_powersave(struct drm_device *dev)
5290{
Imre Deake6069ca2014-04-18 16:01:02 +03005291 i915.enable_rc6 = sanitize_rc6_option(dev, i915.enable_rc6);
5292
Deepak S38807742014-05-23 21:00:15 +05305293 if (IS_CHERRYVIEW(dev))
5294 cherryview_init_gt_powersave(dev);
5295 else if (IS_VALLEYVIEW(dev))
Imre Deak4e805192014-04-14 20:24:41 +03005296 valleyview_init_gt_powersave(dev);
Imre Deakae484342014-03-31 15:10:44 +03005297}
5298
5299void intel_cleanup_gt_powersave(struct drm_device *dev)
5300{
Deepak S38807742014-05-23 21:00:15 +05305301 if (IS_CHERRYVIEW(dev))
5302 return;
5303 else if (IS_VALLEYVIEW(dev))
Imre Deak4e805192014-04-14 20:24:41 +03005304 valleyview_cleanup_gt_powersave(dev);
Imre Deakae484342014-03-31 15:10:44 +03005305}
5306
Jesse Barnes156c7ca2014-06-12 08:35:45 -07005307/**
5308 * intel_suspend_gt_powersave - suspend PM work and helper threads
5309 * @dev: drm device
5310 *
5311 * We don't want to disable RC6 or other features here, we just want
5312 * to make sure any work we've queued has finished and won't bother
5313 * us while we're suspended.
5314 */
5315void intel_suspend_gt_powersave(struct drm_device *dev)
5316{
5317 struct drm_i915_private *dev_priv = dev->dev_private;
5318
5319 /* Interrupts should be disabled already to avoid re-arming. */
Jesse Barnes9df7575f2014-06-20 09:29:20 -07005320 WARN_ON(intel_irqs_enabled(dev_priv));
Jesse Barnes156c7ca2014-06-12 08:35:45 -07005321
5322 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
5323
5324 cancel_work_sync(&dev_priv->rps.work);
Deepak Sb47adc12014-06-20 20:03:02 +05305325
5326 /* Force GPU to min freq during suspend */
5327 gen6_rps_idle(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07005328}
5329
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005330void intel_disable_gt_powersave(struct drm_device *dev)
5331{
Jesse Barnes1a01ab32012-11-02 11:14:00 -07005332 struct drm_i915_private *dev_priv = dev->dev_private;
5333
Daniel Vetterfd0c0642013-04-24 11:13:35 +02005334 /* Interrupts should be disabled already to avoid re-arming. */
Jesse Barnes9df7575f2014-06-20 09:29:20 -07005335 WARN_ON(intel_irqs_enabled(dev_priv));
Daniel Vetterfd0c0642013-04-24 11:13:35 +02005336
Daniel Vetter930ebb42012-06-29 23:32:16 +02005337 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005338 ironlake_disable_drps(dev);
Daniel Vetter930ebb42012-06-29 23:32:16 +02005339 ironlake_disable_rc6(dev);
Deepak S38807742014-05-23 21:00:15 +05305340 } else if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter10d8d362014-06-12 17:48:52 +02005341 intel_suspend_gt_powersave(dev);
Imre Deake4948372014-05-12 18:35:04 +03005342
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005343 mutex_lock(&dev_priv->rps.hw_lock);
Deepak S38807742014-05-23 21:00:15 +05305344 if (IS_CHERRYVIEW(dev))
5345 cherryview_disable_rps(dev);
5346 else if (IS_VALLEYVIEW(dev))
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005347 valleyview_disable_rps(dev);
5348 else
5349 gen6_disable_rps(dev);
Chris Wilsonc0951f02013-10-10 21:58:50 +01005350 dev_priv->rps.enabled = false;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005351 mutex_unlock(&dev_priv->rps.hw_lock);
Daniel Vetter930ebb42012-06-29 23:32:16 +02005352 }
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005353}
5354
Jesse Barnes1a01ab32012-11-02 11:14:00 -07005355static void intel_gen6_powersave_work(struct work_struct *work)
5356{
5357 struct drm_i915_private *dev_priv =
5358 container_of(work, struct drm_i915_private,
5359 rps.delayed_resume_work.work);
5360 struct drm_device *dev = dev_priv->dev;
5361
Daisy Sunc76bb612014-08-11 11:08:38 -07005362 dev_priv->rps.is_bdw_sw_turbo = false;
5363
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005364 mutex_lock(&dev_priv->rps.hw_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005365
Deepak S38807742014-05-23 21:00:15 +05305366 if (IS_CHERRYVIEW(dev)) {
5367 cherryview_enable_rps(dev);
5368 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes0a073b82013-04-17 15:54:58 -07005369 valleyview_enable_rps(dev);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005370 } else if (IS_BROADWELL(dev)) {
5371 gen8_enable_rps(dev);
Imre Deakc2bc2fc2014-04-18 16:16:23 +03005372 __gen6_update_ring_freq(dev);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005373 } else {
5374 gen6_enable_rps(dev);
Imre Deakc2bc2fc2014-04-18 16:16:23 +03005375 __gen6_update_ring_freq(dev);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005376 }
Chris Wilsonc0951f02013-10-10 21:58:50 +01005377 dev_priv->rps.enabled = true;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005378 mutex_unlock(&dev_priv->rps.hw_lock);
Imre Deakc6df39b2014-04-14 20:24:29 +03005379
5380 intel_runtime_pm_put(dev_priv);
Jesse Barnes1a01ab32012-11-02 11:14:00 -07005381}
5382
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005383void intel_enable_gt_powersave(struct drm_device *dev)
5384{
Jesse Barnes1a01ab32012-11-02 11:14:00 -07005385 struct drm_i915_private *dev_priv = dev->dev_private;
5386
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005387 if (IS_IRONLAKE_M(dev)) {
Imre Deakdc1d0132014-04-14 20:24:28 +03005388 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005389 ironlake_enable_drps(dev);
5390 ironlake_enable_rc6(dev);
5391 intel_init_emon(dev);
Imre Deakdc1d0132014-04-14 20:24:28 +03005392 mutex_unlock(&dev->struct_mutex);
Deepak S38807742014-05-23 21:00:15 +05305393 } else if (INTEL_INFO(dev)->gen >= 6) {
Jesse Barnes1a01ab32012-11-02 11:14:00 -07005394 /*
5395 * PCU communication is slow and this doesn't need to be
5396 * done at any specific time, so do this out of our fast path
5397 * to make resume and init faster.
Imre Deakc6df39b2014-04-14 20:24:29 +03005398 *
5399 * We depend on the HW RC6 power context save/restore
5400 * mechanism when entering D3 through runtime PM suspend. So
5401 * disable RPM until RPS/RC6 is properly setup. We can only
5402 * get here via the driver load/system resume/runtime resume
5403 * paths, so the _noresume version is enough (and in case of
5404 * runtime resume it's necessary).
Jesse Barnes1a01ab32012-11-02 11:14:00 -07005405 */
Imre Deakc6df39b2014-04-14 20:24:29 +03005406 if (schedule_delayed_work(&dev_priv->rps.delayed_resume_work,
5407 round_jiffies_up_relative(HZ)))
5408 intel_runtime_pm_get_noresume(dev_priv);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005409 }
5410}
5411
Imre Deakc6df39b2014-04-14 20:24:29 +03005412void intel_reset_gt_powersave(struct drm_device *dev)
5413{
5414 struct drm_i915_private *dev_priv = dev->dev_private;
5415
5416 dev_priv->rps.enabled = false;
5417 intel_enable_gt_powersave(dev);
5418}
5419
Daniel Vetter3107bd42012-10-31 22:52:31 +01005420static void ibx_init_clock_gating(struct drm_device *dev)
5421{
5422 struct drm_i915_private *dev_priv = dev->dev_private;
5423
5424 /*
5425 * On Ibex Peak and Cougar Point, we need to disable clock
5426 * gating for the panel power sequencer or it will fail to
5427 * start up when no ports are active.
5428 */
5429 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
5430}
5431
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005432static void g4x_disable_trickle_feed(struct drm_device *dev)
5433{
5434 struct drm_i915_private *dev_priv = dev->dev_private;
5435 int pipe;
5436
Damien Lespiau055e3932014-08-18 13:49:10 +01005437 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005438 I915_WRITE(DSPCNTR(pipe),
5439 I915_READ(DSPCNTR(pipe)) |
5440 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03005441 intel_flush_primary_plane(dev_priv, pipe);
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005442 }
5443}
5444
Ville Syrjälä017636c2013-12-05 15:51:37 +02005445static void ilk_init_lp_watermarks(struct drm_device *dev)
5446{
5447 struct drm_i915_private *dev_priv = dev->dev_private;
5448
5449 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
5450 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
5451 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
5452
5453 /*
5454 * Don't touch WM1S_LP_EN here.
5455 * Doing so could cause underruns.
5456 */
5457}
5458
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005459static void ironlake_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005460{
5461 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau231e54f2012-10-19 17:55:41 +01005462 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005463
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01005464 /*
5465 * Required for FBC
5466 * WaFbcDisableDpfcClockGating:ilk
5467 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01005468 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
5469 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
5470 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005471
5472 I915_WRITE(PCH_3DCGDIS0,
5473 MARIUNIT_CLOCK_GATE_DISABLE |
5474 SVSMUNIT_CLOCK_GATE_DISABLE);
5475 I915_WRITE(PCH_3DCGDIS1,
5476 VFMUNIT_CLOCK_GATE_DISABLE);
5477
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005478 /*
5479 * According to the spec the following bits should be set in
5480 * order to enable memory self-refresh
5481 * The bit 22/21 of 0x42004
5482 * The bit 5 of 0x42020
5483 * The bit 15 of 0x45000
5484 */
5485 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5486 (I915_READ(ILK_DISPLAY_CHICKEN2) |
5487 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01005488 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005489 I915_WRITE(DISP_ARB_CTL,
5490 (I915_READ(DISP_ARB_CTL) |
5491 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02005492
5493 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005494
5495 /*
5496 * Based on the document from hardware guys the following bits
5497 * should be set unconditionally in order to enable FBC.
5498 * The bit 22 of 0x42000
5499 * The bit 22 of 0x42004
5500 * The bit 7,8,9 of 0x42020.
5501 */
5502 if (IS_IRONLAKE_M(dev)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01005503 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005504 I915_WRITE(ILK_DISPLAY_CHICKEN1,
5505 I915_READ(ILK_DISPLAY_CHICKEN1) |
5506 ILK_FBCQ_DIS);
5507 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5508 I915_READ(ILK_DISPLAY_CHICKEN2) |
5509 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005510 }
5511
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01005512 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
5513
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005514 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5515 I915_READ(ILK_DISPLAY_CHICKEN2) |
5516 ILK_ELPIN_409_SELECT);
5517 I915_WRITE(_3D_CHICKEN2,
5518 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
5519 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02005520
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005521 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02005522 I915_WRITE(CACHE_MODE_0,
5523 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01005524
Akash Goel4e046322014-04-04 17:14:38 +05305525 /* WaDisable_RenderCache_OperationalFlush:ilk */
5526 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5527
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005528 g4x_disable_trickle_feed(dev);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03005529
Daniel Vetter3107bd42012-10-31 22:52:31 +01005530 ibx_init_clock_gating(dev);
5531}
5532
5533static void cpt_init_clock_gating(struct drm_device *dev)
5534{
5535 struct drm_i915_private *dev_priv = dev->dev_private;
5536 int pipe;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03005537 uint32_t val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01005538
5539 /*
5540 * On Ibex Peak and Cougar Point, we need to disable clock
5541 * gating for the panel power sequencer or it will fail to
5542 * start up when no ports are active.
5543 */
Jesse Barnescd664072013-10-02 10:34:19 -07005544 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
5545 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
5546 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01005547 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
5548 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01005549 /* The below fixes the weird display corruption, a few pixels shifted
5550 * downward, on (only) LVDS of some HP laptops with IVY.
5551 */
Damien Lespiau055e3932014-08-18 13:49:10 +01005552 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03005553 val = I915_READ(TRANS_CHICKEN2(pipe));
5554 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
5555 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005556 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03005557 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03005558 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
5559 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
5560 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03005561 I915_WRITE(TRANS_CHICKEN2(pipe), val);
5562 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01005563 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01005564 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01005565 I915_WRITE(TRANS_CHICKEN1(pipe),
5566 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
5567 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005568}
5569
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01005570static void gen6_check_mch_setup(struct drm_device *dev)
5571{
5572 struct drm_i915_private *dev_priv = dev->dev_private;
5573 uint32_t tmp;
5574
5575 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02005576 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
5577 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
5578 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01005579}
5580
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005581static void gen6_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005582{
5583 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau231e54f2012-10-19 17:55:41 +01005584 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005585
Damien Lespiau231e54f2012-10-19 17:55:41 +01005586 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005587
5588 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5589 I915_READ(ILK_DISPLAY_CHICKEN2) |
5590 ILK_ELPIN_409_SELECT);
5591
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005592 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01005593 I915_WRITE(_3D_CHICKEN,
5594 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
5595
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005596 /* WaSetupGtModeTdRowDispatch:snb */
Daniel Vetter6547fbd2012-12-14 23:38:29 +01005597 if (IS_SNB_GT1(dev))
5598 I915_WRITE(GEN6_GT_MODE,
5599 _MASKED_BIT_ENABLE(GEN6_TD_FOUR_ROW_DISPATCH_DISABLE));
5600
Akash Goel4e046322014-04-04 17:14:38 +05305601 /* WaDisable_RenderCache_OperationalFlush:snb */
5602 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5603
Ville Syrjälä8d85d272014-02-04 21:59:15 +02005604 /*
5605 * BSpec recoomends 8x4 when MSAA is used,
5606 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02005607 *
5608 * Note that PS/WM thread counts depend on the WIZ hashing
5609 * disable bit, which we don't touch here, but it's good
5610 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02005611 */
5612 I915_WRITE(GEN6_GT_MODE,
5613 GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
5614
Ville Syrjälä017636c2013-12-05 15:51:37 +02005615 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005616
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005617 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02005618 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005619
5620 I915_WRITE(GEN6_UCGCTL1,
5621 I915_READ(GEN6_UCGCTL1) |
5622 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
5623 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
5624
5625 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
5626 * gating disable must be set. Failure to set it results in
5627 * flickering pixels due to Z write ordering failures after
5628 * some amount of runtime in the Mesa "fire" demo, and Unigine
5629 * Sanctuary and Tropics, and apparently anything else with
5630 * alpha test or pixel discard.
5631 *
5632 * According to the spec, bit 11 (RCCUNIT) must also be set,
5633 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07005634 *
Ville Syrjäläef593182014-01-22 21:32:47 +02005635 * WaDisableRCCUnitClockGating:snb
5636 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005637 */
5638 I915_WRITE(GEN6_UCGCTL2,
5639 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
5640 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
5641
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02005642 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02005643 I915_WRITE(_3D_CHICKEN3,
5644 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005645
5646 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02005647 * Bspec says:
5648 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
5649 * 3DSTATE_SF number of SF output attributes is more than 16."
5650 */
5651 I915_WRITE(_3D_CHICKEN3,
5652 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
5653
5654 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005655 * According to the spec the following bits should be
5656 * set in order to enable memory self-refresh and fbc:
5657 * The bit21 and bit22 of 0x42000
5658 * The bit21 and bit22 of 0x42004
5659 * The bit5 and bit7 of 0x42020
5660 * The bit14 of 0x70180
5661 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01005662 *
5663 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005664 */
5665 I915_WRITE(ILK_DISPLAY_CHICKEN1,
5666 I915_READ(ILK_DISPLAY_CHICKEN1) |
5667 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
5668 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5669 I915_READ(ILK_DISPLAY_CHICKEN2) |
5670 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01005671 I915_WRITE(ILK_DSPCLK_GATE_D,
5672 I915_READ(ILK_DSPCLK_GATE_D) |
5673 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
5674 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005675
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005676 g4x_disable_trickle_feed(dev);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07005677
Daniel Vetter3107bd42012-10-31 22:52:31 +01005678 cpt_init_clock_gating(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01005679
5680 gen6_check_mch_setup(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005681}
5682
5683static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
5684{
5685 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
5686
Ville Syrjälä3aad9052014-01-22 21:32:59 +02005687 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02005688 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02005689 *
5690 * This actually overrides the dispatch
5691 * mode for all thread types.
5692 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005693 reg &= ~GEN7_FF_SCHED_MASK;
5694 reg |= GEN7_FF_TS_SCHED_HW;
5695 reg |= GEN7_FF_VS_SCHED_HW;
5696 reg |= GEN7_FF_DS_SCHED_HW;
5697
5698 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
5699}
5700
Paulo Zanoni17a303e2012-11-20 15:12:07 -02005701static void lpt_init_clock_gating(struct drm_device *dev)
5702{
5703 struct drm_i915_private *dev_priv = dev->dev_private;
5704
5705 /*
5706 * TODO: this bit should only be enabled when really needed, then
5707 * disabled when not needed anymore in order to save power.
5708 */
5709 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
5710 I915_WRITE(SOUTH_DSPCLK_GATE_D,
5711 I915_READ(SOUTH_DSPCLK_GATE_D) |
5712 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03005713
5714 /* WADPOClockGatingDisable:hsw */
5715 I915_WRITE(_TRANSA_CHICKEN1,
5716 I915_READ(_TRANSA_CHICKEN1) |
5717 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02005718}
5719
Imre Deak7d708ee2013-04-17 14:04:50 +03005720static void lpt_suspend_hw(struct drm_device *dev)
5721{
5722 struct drm_i915_private *dev_priv = dev->dev_private;
5723
5724 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
5725 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
5726
5727 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
5728 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
5729 }
5730}
5731
Paulo Zanoni47c2bd92014-08-21 17:09:37 -03005732static void broadwell_init_clock_gating(struct drm_device *dev)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07005733{
5734 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00005735 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07005736
5737 I915_WRITE(WM3_LP_ILK, 0);
5738 I915_WRITE(WM2_LP_ILK, 0);
5739 I915_WRITE(WM1_LP_ILK, 0);
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07005740
5741 /* FIXME(BDW): Check all the w/a, some might only apply to
5742 * pre-production hw. */
5743
Kenneth Graunkec8966e12014-02-26 23:59:30 -08005744
Ben Widawsky4afe8d32013-11-02 21:07:55 -07005745 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_BWGTLB_DISABLE));
5746
Ben Widawsky7f88da02013-11-02 21:07:58 -07005747 I915_WRITE(_3D_CHICKEN3,
Michel Thierryb3f9ad92014-07-07 12:40:17 +01005748 _MASKED_BIT_ENABLE(_3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(2)));
Ben Widawsky7f88da02013-11-02 21:07:58 -07005749
Ben Widawsky242a4012014-04-18 18:04:29 -03005750
Ben Widawskyab57fff2013-12-12 15:28:04 -08005751 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07005752 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07005753
Ben Widawskyab57fff2013-12-12 15:28:04 -08005754 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07005755 I915_WRITE(CHICKEN_PAR1_1,
5756 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
5757
Ben Widawskyab57fff2013-12-12 15:28:04 -08005758 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01005759 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00005760 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02005761 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02005762 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07005763 }
Ben Widawsky63801f22013-12-12 17:26:03 -08005764
Ben Widawskyab57fff2013-12-12 15:28:04 -08005765 /* WaVSRefCountFullforceMissDisable:bdw */
5766 /* WaDSRefCountFullforceMissDisable:bdw */
5767 I915_WRITE(GEN7_FF_THREAD_MODE,
5768 I915_READ(GEN7_FF_THREAD_MODE) &
5769 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02005770
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02005771 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
5772 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02005773
5774 /* WaDisableSDEUnitClockGating:bdw */
5775 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
5776 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00005777
Paulo Zanoni89d6b2b2014-08-21 17:09:36 -03005778 lpt_init_clock_gating(dev);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07005779}
5780
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005781static void haswell_init_clock_gating(struct drm_device *dev)
5782{
5783 struct drm_i915_private *dev_priv = dev->dev_private;
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005784
Ville Syrjälä017636c2013-12-05 15:51:37 +02005785 ilk_init_lp_watermarks(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005786
Francisco Jerezf3fc4882013-10-02 15:53:16 -07005787 /* L3 caching of data atomics doesn't work -- disable it. */
5788 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
5789 I915_WRITE(HSW_ROW_CHICKEN3,
5790 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
5791
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005792 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005793 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
5794 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
5795 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
5796
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02005797 /* WaVSRefCountFullforceMissDisable:hsw */
5798 I915_WRITE(GEN7_FF_THREAD_MODE,
5799 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005800
Akash Goel4e046322014-04-04 17:14:38 +05305801 /* WaDisable_RenderCache_OperationalFlush:hsw */
5802 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5803
Chia-I Wufe27c602014-01-28 13:29:33 +08005804 /* enable HiZ Raw Stall Optimization */
5805 I915_WRITE(CACHE_MODE_0_GEN7,
5806 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
5807
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005808 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005809 I915_WRITE(CACHE_MODE_1,
5810 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03005811
Ville Syrjäläa12c4962014-02-04 21:59:20 +02005812 /*
5813 * BSpec recommends 8x4 when MSAA is used,
5814 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02005815 *
5816 * Note that PS/WM thread counts depend on the WIZ hashing
5817 * disable bit, which we don't touch here, but it's good
5818 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02005819 */
5820 I915_WRITE(GEN7_GT_MODE,
5821 GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
5822
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005823 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07005824 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
5825
Paulo Zanoni90a88642013-05-03 17:23:45 -03005826 /* WaRsPkgCStateDisplayPMReq:hsw */
5827 I915_WRITE(CHICKEN_PAR1_1,
5828 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03005829
Paulo Zanoni17a303e2012-11-20 15:12:07 -02005830 lpt_init_clock_gating(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005831}
5832
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005833static void ivybridge_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005834{
5835 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky20848222012-05-04 18:58:59 -07005836 uint32_t snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005837
Ville Syrjälä017636c2013-12-05 15:51:37 +02005838 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005839
Damien Lespiau231e54f2012-10-19 17:55:41 +01005840 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005841
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005842 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05005843 I915_WRITE(_3D_CHICKEN3,
5844 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
5845
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005846 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005847 I915_WRITE(IVB_CHICKEN3,
5848 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
5849 CHICKEN3_DGMG_DONE_FIX_DISABLE);
5850
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005851 /* WaDisablePSDDualDispatchEnable:ivb */
Jesse Barnes12f33822012-10-25 12:15:45 -07005852 if (IS_IVB_GT1(dev))
5853 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
5854 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07005855
Akash Goel4e046322014-04-04 17:14:38 +05305856 /* WaDisable_RenderCache_OperationalFlush:ivb */
5857 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5858
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005859 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005860 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
5861 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
5862
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005863 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005864 I915_WRITE(GEN7_L3CNTLREG1,
5865 GEN7_WA_FOR_GEN7_L3_CONTROL);
5866 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07005867 GEN7_WA_L3_CHICKEN_MODE);
5868 if (IS_IVB_GT1(dev))
5869 I915_WRITE(GEN7_ROW_CHICKEN2,
5870 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02005871 else {
5872 /* must write both registers */
5873 I915_WRITE(GEN7_ROW_CHICKEN2,
5874 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07005875 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
5876 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02005877 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005878
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005879 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05005880 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
5881 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
5882
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02005883 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07005884 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005885 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07005886 */
5887 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02005888 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07005889
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005890 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005891 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
5892 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
5893 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
5894
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005895 g4x_disable_trickle_feed(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005896
5897 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02005898
Chris Wilson22721342014-03-04 09:41:43 +00005899 if (0) { /* causes HiZ corruption on ivb:gt1 */
5900 /* enable HiZ Raw Stall Optimization */
5901 I915_WRITE(CACHE_MODE_0_GEN7,
5902 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
5903 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08005904
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005905 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02005906 I915_WRITE(CACHE_MODE_1,
5907 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07005908
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02005909 /*
5910 * BSpec recommends 8x4 when MSAA is used,
5911 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02005912 *
5913 * Note that PS/WM thread counts depend on the WIZ hashing
5914 * disable bit, which we don't touch here, but it's good
5915 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02005916 */
5917 I915_WRITE(GEN7_GT_MODE,
5918 GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
5919
Ben Widawsky20848222012-05-04 18:58:59 -07005920 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
5921 snpcr &= ~GEN6_MBC_SNPCR_MASK;
5922 snpcr |= GEN6_MBC_SNPCR_MED;
5923 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01005924
Ben Widawskyab5c6082013-04-05 13:12:41 -07005925 if (!HAS_PCH_NOP(dev))
5926 cpt_init_clock_gating(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01005927
5928 gen6_check_mch_setup(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005929}
5930
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005931static void valleyview_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005932{
5933 struct drm_i915_private *dev_priv = dev->dev_private;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005934
Ville Syrjäläd7fe0cc2013-05-21 18:01:50 +03005935 I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005936
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005937 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05005938 I915_WRITE(_3D_CHICKEN3,
5939 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
5940
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005941 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005942 I915_WRITE(IVB_CHICKEN3,
5943 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
5944 CHICKEN3_DGMG_DONE_FIX_DISABLE);
5945
Ville Syrjäläfad7d362014-01-22 21:32:39 +02005946 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005947 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07005948 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08005949 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
5950 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07005951
Akash Goel4e046322014-04-04 17:14:38 +05305952 /* WaDisable_RenderCache_OperationalFlush:vlv */
5953 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5954
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005955 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05005956 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
5957 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
5958
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005959 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07005960 I915_WRITE(GEN7_ROW_CHICKEN2,
5961 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
5962
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005963 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005964 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
5965 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
5966 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
5967
Ville Syrjälä46680e02014-01-22 21:33:01 +02005968 gen7_setup_fixed_func_scheduler(dev_priv);
5969
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02005970 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07005971 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005972 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07005973 */
5974 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02005975 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07005976
Akash Goelc98f5062014-03-24 23:00:07 +05305977 /* WaDisableL3Bank2xClockGate:vlv
5978 * Disabling L3 clock gating- MMIO 940c[25] = 1
5979 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
5980 I915_WRITE(GEN7_UCGCTL4,
5981 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07005982
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03005983 I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005984
Ville Syrjäläafd58e72014-01-22 21:33:03 +02005985 /*
5986 * BSpec says this must be set, even though
5987 * WaDisable4x2SubspanOptimization isn't listed for VLV.
5988 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02005989 I915_WRITE(CACHE_MODE_1,
5990 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07005991
5992 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02005993 * WaIncreaseL3CreditsForVLVB0:vlv
5994 * This is the hardware default actually.
5995 */
5996 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
5997
5998 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005999 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07006000 * Disable clock gating on th GCFG unit to prevent a delay
6001 * in the reporting of vblank events.
6002 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02006003 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006004}
6005
Ville Syrjäläa4565da2014-04-09 13:28:10 +03006006static void cherryview_init_clock_gating(struct drm_device *dev)
6007{
6008 struct drm_i915_private *dev_priv = dev->dev_private;
6009
6010 I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE);
6011
6012 I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
Ville Syrjälädd811e72014-04-09 13:28:33 +03006013
6014 /* WaDisablePartialInstShootdown:chv */
6015 I915_WRITE(GEN8_ROW_CHICKEN,
6016 _MASKED_BIT_ENABLE(PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE));
Ville Syrjäläa7068022014-04-09 13:28:34 +03006017
6018 /* WaDisableThreadStallDopClockGating:chv */
6019 I915_WRITE(GEN8_ROW_CHICKEN,
6020 _MASKED_BIT_ENABLE(STALL_DOP_GATING_DISABLE));
Ville Syrjälä232ce332014-04-09 13:28:35 +03006021
6022 /* WaVSRefCountFullforceMissDisable:chv */
6023 /* WaDSRefCountFullforceMissDisable:chv */
6024 I915_WRITE(GEN7_FF_THREAD_MODE,
6025 I915_READ(GEN7_FF_THREAD_MODE) &
6026 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03006027
6028 /* WaDisableSemaphoreAndSyncFlipWait:chv */
6029 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
6030 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03006031
6032 /* WaDisableCSUnitClockGating:chv */
6033 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
6034 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03006035
6036 /* WaDisableSDEUnitClockGating:chv */
6037 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
6038 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Rafael Barbalhoe0d34ce2014-04-09 13:28:40 +03006039
6040 /* WaDisableSamplerPowerBypass:chv (pre-production hw) */
6041 I915_WRITE(HALF_SLICE_CHICKEN3,
6042 _MASKED_BIT_ENABLE(GEN8_SAMPLER_POWER_BYPASS_DIS));
Ville Syrjäläe4443e42014-04-09 13:28:41 +03006043
6044 /* WaDisableGunitClockGating:chv (pre-production hw) */
6045 I915_WRITE(VLV_GUNIT_CLOCK_GATE, I915_READ(VLV_GUNIT_CLOCK_GATE) |
6046 GINT_DIS);
6047
6048 /* WaDisableFfDopClockGating:chv (pre-production hw) */
6049 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
6050 _MASKED_BIT_ENABLE(GEN8_FF_DOP_CLOCK_GATE_DISABLE));
6051
6052 /* WaDisableDopClockGating:chv (pre-production hw) */
6053 I915_WRITE(GEN7_ROW_CHICKEN2,
6054 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
6055 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
6056 GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03006057}
6058
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006059static void g4x_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006060{
6061 struct drm_i915_private *dev_priv = dev->dev_private;
6062 uint32_t dspclk_gate;
6063
6064 I915_WRITE(RENCLK_GATE_D1, 0);
6065 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
6066 GS_UNIT_CLOCK_GATE_DISABLE |
6067 CL_UNIT_CLOCK_GATE_DISABLE);
6068 I915_WRITE(RAMCLK_GATE_D, 0);
6069 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
6070 OVRUNIT_CLOCK_GATE_DISABLE |
6071 OVCUNIT_CLOCK_GATE_DISABLE;
6072 if (IS_GM45(dev))
6073 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
6074 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02006075
6076 /* WaDisableRenderCachePipelinedFlush */
6077 I915_WRITE(CACHE_MODE_0,
6078 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03006079
Akash Goel4e046322014-04-04 17:14:38 +05306080 /* WaDisable_RenderCache_OperationalFlush:g4x */
6081 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6082
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006083 g4x_disable_trickle_feed(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006084}
6085
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006086static void crestline_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006087{
6088 struct drm_i915_private *dev_priv = dev->dev_private;
6089
6090 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
6091 I915_WRITE(RENCLK_GATE_D2, 0);
6092 I915_WRITE(DSPCLK_GATE_D, 0);
6093 I915_WRITE(RAMCLK_GATE_D, 0);
6094 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03006095 I915_WRITE(MI_ARB_STATE,
6096 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05306097
6098 /* WaDisable_RenderCache_OperationalFlush:gen4 */
6099 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006100}
6101
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006102static void broadwater_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006103{
6104 struct drm_i915_private *dev_priv = dev->dev_private;
6105
6106 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
6107 I965_RCC_CLOCK_GATE_DISABLE |
6108 I965_RCPB_CLOCK_GATE_DISABLE |
6109 I965_ISC_CLOCK_GATE_DISABLE |
6110 I965_FBC_CLOCK_GATE_DISABLE);
6111 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03006112 I915_WRITE(MI_ARB_STATE,
6113 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05306114
6115 /* WaDisable_RenderCache_OperationalFlush:gen4 */
6116 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006117}
6118
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006119static void gen3_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006120{
6121 struct drm_i915_private *dev_priv = dev->dev_private;
6122 u32 dstate = I915_READ(D_STATE);
6123
6124 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
6125 DSTATE_DOT_CLOCK_GATING;
6126 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01006127
6128 if (IS_PINEVIEW(dev))
6129 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02006130
6131 /* IIR "flip pending" means done if this bit is set */
6132 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02006133
6134 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02006135 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02006136
6137 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
6138 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006139}
6140
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006141static void i85x_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006142{
6143 struct drm_i915_private *dev_priv = dev->dev_private;
6144
6145 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02006146
6147 /* interrupts should cause a wake up from C3 */
6148 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
6149 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006150}
6151
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006152static void i830_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006153{
6154 struct drm_i915_private *dev_priv = dev->dev_private;
6155
6156 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
6157}
6158
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006159void intel_init_clock_gating(struct drm_device *dev)
6160{
6161 struct drm_i915_private *dev_priv = dev->dev_private;
6162
6163 dev_priv->display.init_clock_gating(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006164}
6165
Imre Deak7d708ee2013-04-17 14:04:50 +03006166void intel_suspend_hw(struct drm_device *dev)
6167{
6168 if (HAS_PCH_LPT(dev))
6169 lpt_suspend_hw(dev);
6170}
6171
Imre Deakc1ca7272013-11-25 17:15:29 +02006172#define for_each_power_well(i, power_well, domain_mask, power_domains) \
6173 for (i = 0; \
6174 i < (power_domains)->power_well_count && \
6175 ((power_well) = &(power_domains)->power_wells[i]); \
6176 i++) \
6177 if ((power_well)->domains & (domain_mask))
6178
6179#define for_each_power_well_rev(i, power_well, domain_mask, power_domains) \
6180 for (i = (power_domains)->power_well_count - 1; \
6181 i >= 0 && ((power_well) = &(power_domains)->power_wells[i]);\
6182 i--) \
6183 if ((power_well)->domains & (domain_mask))
6184
Paulo Zanoni15d199e2013-03-22 14:14:13 -03006185/**
6186 * We should only use the power well if we explicitly asked the hardware to
6187 * enable it, so check if it's enabled and also check if we've requested it to
6188 * be enabled.
6189 */
Imre Deakda7e29b2014-02-18 00:02:02 +02006190static bool hsw_power_well_enabled(struct drm_i915_private *dev_priv,
Imre Deakc1ca7272013-11-25 17:15:29 +02006191 struct i915_power_well *power_well)
6192{
Imre Deakc1ca7272013-11-25 17:15:29 +02006193 return I915_READ(HSW_PWR_WELL_DRIVER) ==
6194 (HSW_PWR_WELL_ENABLE_REQUEST | HSW_PWR_WELL_STATE_ENABLED);
6195}
6196
Imre Deakbfafe932014-06-05 20:31:47 +03006197bool intel_display_power_enabled_unlocked(struct drm_i915_private *dev_priv,
6198 enum intel_display_power_domain domain)
Imre Deakddf9c532013-11-27 22:02:02 +02006199{
Imre Deakddf9c532013-11-27 22:02:02 +02006200 struct i915_power_domains *power_domains;
Imre Deakb8c000d2014-06-02 14:21:10 +03006201 struct i915_power_well *power_well;
6202 bool is_enabled;
6203 int i;
6204
6205 if (dev_priv->pm.suspended)
6206 return false;
Imre Deakddf9c532013-11-27 22:02:02 +02006207
6208 power_domains = &dev_priv->power_domains;
Imre Deakbfafe932014-06-05 20:31:47 +03006209
Imre Deakb8c000d2014-06-02 14:21:10 +03006210 is_enabled = true;
Imre Deakbfafe932014-06-05 20:31:47 +03006211
Imre Deakb8c000d2014-06-02 14:21:10 +03006212 for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
6213 if (power_well->always_on)
6214 continue;
Imre Deakddf9c532013-11-27 22:02:02 +02006215
Imre Deakbfafe932014-06-05 20:31:47 +03006216 if (!power_well->hw_enabled) {
Imre Deakb8c000d2014-06-02 14:21:10 +03006217 is_enabled = false;
6218 break;
6219 }
6220 }
Imre Deakbfafe932014-06-05 20:31:47 +03006221
Imre Deakb8c000d2014-06-02 14:21:10 +03006222 return is_enabled;
Imre Deakddf9c532013-11-27 22:02:02 +02006223}
6224
Imre Deakda7e29b2014-02-18 00:02:02 +02006225bool intel_display_power_enabled(struct drm_i915_private *dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03006226 enum intel_display_power_domain domain)
Paulo Zanoni15d199e2013-03-22 14:14:13 -03006227{
Imre Deakc1ca7272013-11-25 17:15:29 +02006228 struct i915_power_domains *power_domains;
Imre Deakbfafe932014-06-05 20:31:47 +03006229 bool ret;
Paulo Zanoni882244a2014-04-01 14:55:12 -03006230
Imre Deakc1ca7272013-11-25 17:15:29 +02006231 power_domains = &dev_priv->power_domains;
6232
Imre Deakc1ca7272013-11-25 17:15:29 +02006233 mutex_lock(&power_domains->lock);
Imre Deakbfafe932014-06-05 20:31:47 +03006234 ret = intel_display_power_enabled_unlocked(dev_priv, domain);
Imre Deakc1ca7272013-11-25 17:15:29 +02006235 mutex_unlock(&power_domains->lock);
6236
Imre Deakbfafe932014-06-05 20:31:47 +03006237 return ret;
Paulo Zanoni15d199e2013-03-22 14:14:13 -03006238}
6239
Imre Deak93c73e82014-02-18 00:02:19 +02006240/*
6241 * Starting with Haswell, we have a "Power Down Well" that can be turned off
6242 * when not needed anymore. We have 4 registers that can request the power well
6243 * to be enabled, and it will only be disabled if none of the registers is
6244 * requesting it to be enabled.
6245 */
Paulo Zanonid5e8fdc2013-12-11 18:50:09 -02006246static void hsw_power_well_post_enable(struct drm_i915_private *dev_priv)
6247{
6248 struct drm_device *dev = dev_priv->dev;
Paulo Zanonid5e8fdc2013-12-11 18:50:09 -02006249
Paulo Zanonif9dcb0d2013-12-11 18:50:10 -02006250 /*
6251 * After we re-enable the power well, if we touch VGA register 0x3d5
6252 * we'll get unclaimed register interrupts. This stops after we write
6253 * anything to the VGA MSR register. The vgacon module uses this
6254 * register all the time, so if we unbind our driver and, as a
6255 * consequence, bind vgacon, we'll get stuck in an infinite loop at
6256 * console_unlock(). So make here we touch the VGA MSR register, making
6257 * sure vgacon can keep working normally without triggering interrupts
6258 * and error messages.
6259 */
6260 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
6261 outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
6262 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
6263
Paulo Zanonid49bdb02014-07-04 11:50:31 -03006264 if (IS_BROADWELL(dev))
6265 gen8_irq_power_well_post_enable(dev_priv);
Paulo Zanonid5e8fdc2013-12-11 18:50:09 -02006266}
6267
Imre Deakda7e29b2014-02-18 00:02:02 +02006268static void hsw_set_power_well(struct drm_i915_private *dev_priv,
Imre Deakc1ca7272013-11-25 17:15:29 +02006269 struct i915_power_well *power_well, bool enable)
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03006270{
Paulo Zanonifa42e232013-01-25 16:59:11 -02006271 bool is_enabled, enable_requested;
6272 uint32_t tmp;
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03006273
Paulo Zanonifa42e232013-01-25 16:59:11 -02006274 tmp = I915_READ(HSW_PWR_WELL_DRIVER);
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03006275 is_enabled = tmp & HSW_PWR_WELL_STATE_ENABLED;
6276 enable_requested = tmp & HSW_PWR_WELL_ENABLE_REQUEST;
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03006277
Paulo Zanonifa42e232013-01-25 16:59:11 -02006278 if (enable) {
6279 if (!enable_requested)
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03006280 I915_WRITE(HSW_PWR_WELL_DRIVER,
6281 HSW_PWR_WELL_ENABLE_REQUEST);
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03006282
Paulo Zanonifa42e232013-01-25 16:59:11 -02006283 if (!is_enabled) {
6284 DRM_DEBUG_KMS("Enabling power well\n");
6285 if (wait_for((I915_READ(HSW_PWR_WELL_DRIVER) &
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03006286 HSW_PWR_WELL_STATE_ENABLED), 20))
Paulo Zanonifa42e232013-01-25 16:59:11 -02006287 DRM_ERROR("Timeout enabling power well\n");
6288 }
Ben Widawsky596cc112013-11-11 14:46:28 -08006289
Paulo Zanonid5e8fdc2013-12-11 18:50:09 -02006290 hsw_power_well_post_enable(dev_priv);
Paulo Zanonifa42e232013-01-25 16:59:11 -02006291 } else {
6292 if (enable_requested) {
6293 I915_WRITE(HSW_PWR_WELL_DRIVER, 0);
Paulo Zanoni9dbd8fe2013-07-23 10:48:11 -03006294 POSTING_READ(HSW_PWR_WELL_DRIVER);
Paulo Zanonifa42e232013-01-25 16:59:11 -02006295 DRM_DEBUG_KMS("Requesting to disable the power well\n");
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03006296 }
6297 }
Paulo Zanonifa42e232013-01-25 16:59:11 -02006298}
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03006299
Imre Deakc6cb5822014-03-04 19:22:55 +02006300static void hsw_power_well_sync_hw(struct drm_i915_private *dev_priv,
6301 struct i915_power_well *power_well)
6302{
6303 hsw_set_power_well(dev_priv, power_well, power_well->count > 0);
6304
6305 /*
6306 * We're taking over the BIOS, so clear any requests made by it since
6307 * the driver is in charge now.
6308 */
6309 if (I915_READ(HSW_PWR_WELL_BIOS) & HSW_PWR_WELL_ENABLE_REQUEST)
6310 I915_WRITE(HSW_PWR_WELL_BIOS, 0);
6311}
6312
6313static void hsw_power_well_enable(struct drm_i915_private *dev_priv,
6314 struct i915_power_well *power_well)
6315{
Imre Deakc6cb5822014-03-04 19:22:55 +02006316 hsw_set_power_well(dev_priv, power_well, true);
6317}
6318
6319static void hsw_power_well_disable(struct drm_i915_private *dev_priv,
6320 struct i915_power_well *power_well)
6321{
6322 hsw_set_power_well(dev_priv, power_well, false);
Imre Deakc6cb5822014-03-04 19:22:55 +02006323}
6324
Imre Deaka45f44662014-03-04 19:22:56 +02006325static void i9xx_always_on_power_well_noop(struct drm_i915_private *dev_priv,
6326 struct i915_power_well *power_well)
6327{
6328}
6329
6330static bool i9xx_always_on_power_well_enabled(struct drm_i915_private *dev_priv,
6331 struct i915_power_well *power_well)
6332{
6333 return true;
6334}
6335
Ville Syrjäläd2011dc2014-06-13 13:37:56 +03006336static void vlv_set_power_well(struct drm_i915_private *dev_priv,
6337 struct i915_power_well *power_well, bool enable)
Imre Deak77961eb2014-03-05 16:20:56 +02006338{
Ville Syrjäläd2011dc2014-06-13 13:37:56 +03006339 enum punit_power_well power_well_id = power_well->data;
Imre Deak77961eb2014-03-05 16:20:56 +02006340 u32 mask;
6341 u32 state;
6342 u32 ctrl;
6343
6344 mask = PUNIT_PWRGT_MASK(power_well_id);
6345 state = enable ? PUNIT_PWRGT_PWR_ON(power_well_id) :
6346 PUNIT_PWRGT_PWR_GATE(power_well_id);
6347
6348 mutex_lock(&dev_priv->rps.hw_lock);
6349
6350#define COND \
6351 ((vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask) == state)
6352
6353 if (COND)
6354 goto out;
6355
6356 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL);
6357 ctrl &= ~mask;
6358 ctrl |= state;
6359 vlv_punit_write(dev_priv, PUNIT_REG_PWRGT_CTRL, ctrl);
6360
6361 if (wait_for(COND, 100))
6362 DRM_ERROR("timout setting power well state %08x (%08x)\n",
6363 state,
6364 vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL));
6365
6366#undef COND
6367
6368out:
6369 mutex_unlock(&dev_priv->rps.hw_lock);
6370}
6371
6372static void vlv_power_well_sync_hw(struct drm_i915_private *dev_priv,
6373 struct i915_power_well *power_well)
6374{
6375 vlv_set_power_well(dev_priv, power_well, power_well->count > 0);
6376}
6377
6378static void vlv_power_well_enable(struct drm_i915_private *dev_priv,
6379 struct i915_power_well *power_well)
6380{
6381 vlv_set_power_well(dev_priv, power_well, true);
6382}
6383
6384static void vlv_power_well_disable(struct drm_i915_private *dev_priv,
6385 struct i915_power_well *power_well)
6386{
6387 vlv_set_power_well(dev_priv, power_well, false);
6388}
6389
6390static bool vlv_power_well_enabled(struct drm_i915_private *dev_priv,
6391 struct i915_power_well *power_well)
6392{
6393 int power_well_id = power_well->data;
6394 bool enabled = false;
6395 u32 mask;
6396 u32 state;
6397 u32 ctrl;
6398
6399 mask = PUNIT_PWRGT_MASK(power_well_id);
6400 ctrl = PUNIT_PWRGT_PWR_ON(power_well_id);
6401
6402 mutex_lock(&dev_priv->rps.hw_lock);
6403
6404 state = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask;
6405 /*
6406 * We only ever set the power-on and power-gate states, anything
6407 * else is unexpected.
6408 */
6409 WARN_ON(state != PUNIT_PWRGT_PWR_ON(power_well_id) &&
6410 state != PUNIT_PWRGT_PWR_GATE(power_well_id));
6411 if (state == ctrl)
6412 enabled = true;
6413
6414 /*
6415 * A transient state at this point would mean some unexpected party
6416 * is poking at the power controls too.
6417 */
6418 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL) & mask;
6419 WARN_ON(ctrl != state);
6420
6421 mutex_unlock(&dev_priv->rps.hw_lock);
6422
6423 return enabled;
6424}
6425
6426static void vlv_display_power_well_enable(struct drm_i915_private *dev_priv,
6427 struct i915_power_well *power_well)
6428{
6429 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
6430
6431 vlv_set_power_well(dev_priv, power_well, true);
6432
6433 spin_lock_irq(&dev_priv->irq_lock);
6434 valleyview_enable_display_irqs(dev_priv);
6435 spin_unlock_irq(&dev_priv->irq_lock);
6436
6437 /*
Imre Deak0d116a22014-04-25 13:19:05 +03006438 * During driver initialization/resume we can avoid restoring the
6439 * part of the HW/SW state that will be inited anyway explicitly.
Imre Deak77961eb2014-03-05 16:20:56 +02006440 */
Imre Deak0d116a22014-04-25 13:19:05 +03006441 if (dev_priv->power_domains.initializing)
6442 return;
6443
6444 intel_hpd_init(dev_priv->dev);
Imre Deak77961eb2014-03-05 16:20:56 +02006445
6446 i915_redisable_vga_power_on(dev_priv->dev);
6447}
6448
6449static void vlv_display_power_well_disable(struct drm_i915_private *dev_priv,
6450 struct i915_power_well *power_well)
6451{
Imre Deak77961eb2014-03-05 16:20:56 +02006452 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
6453
6454 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak77961eb2014-03-05 16:20:56 +02006455 valleyview_disable_display_irqs(dev_priv);
6456 spin_unlock_irq(&dev_priv->irq_lock);
6457
Imre Deak77961eb2014-03-05 16:20:56 +02006458 vlv_set_power_well(dev_priv, power_well, false);
6459}
6460
Ville Syrjäläaa519f22014-06-13 13:37:55 +03006461static void vlv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
6462 struct i915_power_well *power_well)
6463{
6464 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC);
6465
6466 /*
6467 * Enable the CRI clock source so we can get at the
6468 * display and the reference clock for VGA
6469 * hotplug / manual detection.
6470 */
6471 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
6472 DPLL_REFA_CLK_ENABLE_VLV | DPLL_INTEGRATED_CRI_CLK_VLV);
6473 udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
6474
6475 vlv_set_power_well(dev_priv, power_well, true);
6476
6477 /*
6478 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
6479 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
6480 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
6481 * b. The other bits such as sfr settings / modesel may all
6482 * be set to 0.
6483 *
6484 * This should only be done on init and resume from S3 with
6485 * both PLLs disabled, or we risk losing DPIO and PLL
6486 * synchronization.
6487 */
6488 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
6489}
6490
6491static void vlv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
6492 struct i915_power_well *power_well)
6493{
Ville Syrjäläaa519f22014-06-13 13:37:55 +03006494 enum pipe pipe;
6495
6496 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC);
6497
Damien Lespiau055e3932014-08-18 13:49:10 +01006498 for_each_pipe(dev_priv, pipe)
Ville Syrjäläaa519f22014-06-13 13:37:55 +03006499 assert_pll_disabled(dev_priv, pipe);
6500
6501 /* Assert common reset */
6502 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) & ~DPIO_CMNRST);
6503
6504 vlv_set_power_well(dev_priv, power_well, false);
6505}
6506
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03006507static void chv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
6508 struct i915_power_well *power_well)
6509{
6510 enum dpio_phy phy;
6511
6512 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC &&
6513 power_well->data != PUNIT_POWER_WELL_DPIO_CMN_D);
6514
6515 /*
6516 * Enable the CRI clock source so we can get at the
6517 * display and the reference clock for VGA
6518 * hotplug / manual detection.
6519 */
6520 if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
6521 phy = DPIO_PHY0;
6522 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
6523 DPLL_REFA_CLK_ENABLE_VLV);
6524 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
6525 DPLL_REFA_CLK_ENABLE_VLV | DPLL_INTEGRATED_CRI_CLK_VLV);
6526 } else {
6527 phy = DPIO_PHY1;
6528 I915_WRITE(DPLL(PIPE_C), I915_READ(DPLL(PIPE_C)) |
6529 DPLL_REFA_CLK_ENABLE_VLV | DPLL_INTEGRATED_CRI_CLK_VLV);
6530 }
6531 udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
6532 vlv_set_power_well(dev_priv, power_well, true);
6533
6534 /* Poll for phypwrgood signal */
6535 if (wait_for(I915_READ(DISPLAY_PHY_STATUS) & PHY_POWERGOOD(phy), 1))
6536 DRM_ERROR("Display PHY %d is not power up\n", phy);
6537
Ville Syrjäläefd814b2014-06-27 19:52:13 +03006538 I915_WRITE(DISPLAY_PHY_CONTROL, I915_READ(DISPLAY_PHY_CONTROL) |
6539 PHY_COM_LANE_RESET_DEASSERT(phy));
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03006540}
6541
6542static void chv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
6543 struct i915_power_well *power_well)
6544{
6545 enum dpio_phy phy;
6546
6547 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC &&
6548 power_well->data != PUNIT_POWER_WELL_DPIO_CMN_D);
6549
6550 if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
6551 phy = DPIO_PHY0;
6552 assert_pll_disabled(dev_priv, PIPE_A);
6553 assert_pll_disabled(dev_priv, PIPE_B);
6554 } else {
6555 phy = DPIO_PHY1;
6556 assert_pll_disabled(dev_priv, PIPE_C);
6557 }
6558
Ville Syrjäläefd814b2014-06-27 19:52:13 +03006559 I915_WRITE(DISPLAY_PHY_CONTROL, I915_READ(DISPLAY_PHY_CONTROL) &
6560 ~PHY_COM_LANE_RESET_DEASSERT(phy));
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03006561
6562 vlv_set_power_well(dev_priv, power_well, false);
6563}
6564
Ville Syrjälä26972b02014-06-28 02:04:11 +03006565static bool chv_pipe_power_well_enabled(struct drm_i915_private *dev_priv,
6566 struct i915_power_well *power_well)
6567{
6568 enum pipe pipe = power_well->data;
6569 bool enabled;
6570 u32 state, ctrl;
6571
6572 mutex_lock(&dev_priv->rps.hw_lock);
6573
6574 state = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe);
6575 /*
6576 * We only ever set the power-on and power-gate states, anything
6577 * else is unexpected.
6578 */
6579 WARN_ON(state != DP_SSS_PWR_ON(pipe) && state != DP_SSS_PWR_GATE(pipe));
6580 enabled = state == DP_SSS_PWR_ON(pipe);
6581
6582 /*
6583 * A transient state at this point would mean some unexpected party
6584 * is poking at the power controls too.
6585 */
6586 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSC_MASK(pipe);
6587 WARN_ON(ctrl << 16 != state);
6588
6589 mutex_unlock(&dev_priv->rps.hw_lock);
6590
6591 return enabled;
6592}
6593
6594static void chv_set_pipe_power_well(struct drm_i915_private *dev_priv,
6595 struct i915_power_well *power_well,
6596 bool enable)
6597{
6598 enum pipe pipe = power_well->data;
6599 u32 state;
6600 u32 ctrl;
6601
6602 state = enable ? DP_SSS_PWR_ON(pipe) : DP_SSS_PWR_GATE(pipe);
6603
6604 mutex_lock(&dev_priv->rps.hw_lock);
6605
6606#define COND \
6607 ((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe)) == state)
6608
6609 if (COND)
6610 goto out;
6611
6612 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6613 ctrl &= ~DP_SSC_MASK(pipe);
6614 ctrl |= enable ? DP_SSC_PWR_ON(pipe) : DP_SSC_PWR_GATE(pipe);
6615 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, ctrl);
6616
6617 if (wait_for(COND, 100))
6618 DRM_ERROR("timout setting power well state %08x (%08x)\n",
6619 state,
6620 vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ));
6621
6622#undef COND
6623
6624out:
6625 mutex_unlock(&dev_priv->rps.hw_lock);
6626}
6627
6628static void chv_pipe_power_well_sync_hw(struct drm_i915_private *dev_priv,
6629 struct i915_power_well *power_well)
6630{
6631 chv_set_pipe_power_well(dev_priv, power_well, power_well->count > 0);
6632}
6633
6634static void chv_pipe_power_well_enable(struct drm_i915_private *dev_priv,
6635 struct i915_power_well *power_well)
6636{
6637 WARN_ON_ONCE(power_well->data != PIPE_A &&
6638 power_well->data != PIPE_B &&
6639 power_well->data != PIPE_C);
6640
6641 chv_set_pipe_power_well(dev_priv, power_well, true);
6642}
6643
6644static void chv_pipe_power_well_disable(struct drm_i915_private *dev_priv,
6645 struct i915_power_well *power_well)
6646{
6647 WARN_ON_ONCE(power_well->data != PIPE_A &&
6648 power_well->data != PIPE_B &&
6649 power_well->data != PIPE_C);
6650
6651 chv_set_pipe_power_well(dev_priv, power_well, false);
6652}
6653
Imre Deak25eaa002014-03-04 19:23:06 +02006654static void check_power_well_state(struct drm_i915_private *dev_priv,
6655 struct i915_power_well *power_well)
6656{
6657 bool enabled = power_well->ops->is_enabled(dev_priv, power_well);
6658
6659 if (power_well->always_on || !i915.disable_power_well) {
6660 if (!enabled)
6661 goto mismatch;
6662
6663 return;
6664 }
6665
6666 if (enabled != (power_well->count > 0))
6667 goto mismatch;
6668
6669 return;
6670
6671mismatch:
6672 WARN(1, "state mismatch for '%s' (always_on %d hw state %d use-count %d disable_power_well %d\n",
6673 power_well->name, power_well->always_on, enabled,
6674 power_well->count, i915.disable_power_well);
6675}
6676
Imre Deakda7e29b2014-02-18 00:02:02 +02006677void intel_display_power_get(struct drm_i915_private *dev_priv,
Ville Syrjälä67656252013-09-16 17:38:28 +03006678 enum intel_display_power_domain domain)
6679{
Imre Deak83c00f552013-10-25 17:36:47 +03006680 struct i915_power_domains *power_domains;
Imre Deakc1ca7272013-11-25 17:15:29 +02006681 struct i915_power_well *power_well;
6682 int i;
Ville Syrjälä67656252013-09-16 17:38:28 +03006683
Paulo Zanoni9e6ea712014-03-07 20:08:06 -03006684 intel_runtime_pm_get(dev_priv);
6685
Imre Deak83c00f552013-10-25 17:36:47 +03006686 power_domains = &dev_priv->power_domains;
6687
6688 mutex_lock(&power_domains->lock);
Imre Deak1da51582013-11-25 17:15:35 +02006689
Imre Deak25eaa002014-03-04 19:23:06 +02006690 for_each_power_well(i, power_well, BIT(domain), power_domains) {
6691 if (!power_well->count++) {
6692 DRM_DEBUG_KMS("enabling %s\n", power_well->name);
Imre Deakc6cb5822014-03-04 19:22:55 +02006693 power_well->ops->enable(dev_priv, power_well);
Imre Deakbfafe932014-06-05 20:31:47 +03006694 power_well->hw_enabled = true;
Imre Deak25eaa002014-03-04 19:23:06 +02006695 }
6696
6697 check_power_well_state(dev_priv, power_well);
6698 }
Imre Deak1da51582013-11-25 17:15:35 +02006699
Imre Deakddf9c532013-11-27 22:02:02 +02006700 power_domains->domain_use_count[domain]++;
6701
Imre Deak83c00f552013-10-25 17:36:47 +03006702 mutex_unlock(&power_domains->lock);
Ville Syrjälä67656252013-09-16 17:38:28 +03006703}
6704
Imre Deakda7e29b2014-02-18 00:02:02 +02006705void intel_display_power_put(struct drm_i915_private *dev_priv,
Ville Syrjälä67656252013-09-16 17:38:28 +03006706 enum intel_display_power_domain domain)
6707{
Imre Deak83c00f552013-10-25 17:36:47 +03006708 struct i915_power_domains *power_domains;
Imre Deakc1ca7272013-11-25 17:15:29 +02006709 struct i915_power_well *power_well;
6710 int i;
Ville Syrjälä67656252013-09-16 17:38:28 +03006711
Imre Deak83c00f552013-10-25 17:36:47 +03006712 power_domains = &dev_priv->power_domains;
6713
6714 mutex_lock(&power_domains->lock);
Imre Deak1da51582013-11-25 17:15:35 +02006715
Imre Deak1da51582013-11-25 17:15:35 +02006716 WARN_ON(!power_domains->domain_use_count[domain]);
6717 power_domains->domain_use_count[domain]--;
Imre Deakddf9c532013-11-27 22:02:02 +02006718
Imre Deak70bf4072014-03-04 19:22:51 +02006719 for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
6720 WARN_ON(!power_well->count);
6721
Imre Deak25eaa002014-03-04 19:23:06 +02006722 if (!--power_well->count && i915.disable_power_well) {
6723 DRM_DEBUG_KMS("disabling %s\n", power_well->name);
Imre Deakbfafe932014-06-05 20:31:47 +03006724 power_well->hw_enabled = false;
Imre Deakc6cb5822014-03-04 19:22:55 +02006725 power_well->ops->disable(dev_priv, power_well);
Imre Deak25eaa002014-03-04 19:23:06 +02006726 }
6727
6728 check_power_well_state(dev_priv, power_well);
Imre Deak70bf4072014-03-04 19:22:51 +02006729 }
Imre Deak1da51582013-11-25 17:15:35 +02006730
Imre Deak83c00f552013-10-25 17:36:47 +03006731 mutex_unlock(&power_domains->lock);
Paulo Zanoni9e6ea712014-03-07 20:08:06 -03006732
6733 intel_runtime_pm_put(dev_priv);
Ville Syrjälä67656252013-09-16 17:38:28 +03006734}
6735
Imre Deak83c00f552013-10-25 17:36:47 +03006736static struct i915_power_domains *hsw_pwr;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006737
6738/* Display audio driver power well request */
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02006739int i915_request_power_well(void)
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006740{
Imre Deakb4ed4482013-10-25 17:36:49 +03006741 struct drm_i915_private *dev_priv;
6742
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02006743 if (!hsw_pwr)
6744 return -ENODEV;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006745
Imre Deakb4ed4482013-10-25 17:36:49 +03006746 dev_priv = container_of(hsw_pwr, struct drm_i915_private,
6747 power_domains);
Imre Deakda7e29b2014-02-18 00:02:02 +02006748 intel_display_power_get(dev_priv, POWER_DOMAIN_AUDIO);
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02006749 return 0;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006750}
6751EXPORT_SYMBOL_GPL(i915_request_power_well);
6752
6753/* Display audio driver power well release */
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02006754int i915_release_power_well(void)
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006755{
Imre Deakb4ed4482013-10-25 17:36:49 +03006756 struct drm_i915_private *dev_priv;
6757
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02006758 if (!hsw_pwr)
6759 return -ENODEV;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006760
Imre Deakb4ed4482013-10-25 17:36:49 +03006761 dev_priv = container_of(hsw_pwr, struct drm_i915_private,
6762 power_domains);
Imre Deakda7e29b2014-02-18 00:02:02 +02006763 intel_display_power_put(dev_priv, POWER_DOMAIN_AUDIO);
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02006764 return 0;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006765}
6766EXPORT_SYMBOL_GPL(i915_release_power_well);
6767
Jani Nikulac149dcb2014-07-04 10:00:37 +08006768/*
6769 * Private interface for the audio driver to get CDCLK in kHz.
6770 *
6771 * Caller must request power well using i915_request_power_well() prior to
6772 * making the call.
6773 */
6774int i915_get_cdclk_freq(void)
6775{
6776 struct drm_i915_private *dev_priv;
6777
6778 if (!hsw_pwr)
6779 return -ENODEV;
6780
6781 dev_priv = container_of(hsw_pwr, struct drm_i915_private,
6782 power_domains);
6783
6784 return intel_ddi_get_cdclk_freq(dev_priv);
6785}
6786EXPORT_SYMBOL_GPL(i915_get_cdclk_freq);
6787
6788
Imre Deakefcad912014-03-04 19:22:53 +02006789#define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1)
6790
6791#define HSW_ALWAYS_ON_POWER_DOMAINS ( \
6792 BIT(POWER_DOMAIN_PIPE_A) | \
Imre Deakf5938f32014-03-04 19:22:54 +02006793 BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
Imre Deak319be8a2014-03-04 19:22:57 +02006794 BIT(POWER_DOMAIN_PORT_DDI_A_2_LANES) | \
6795 BIT(POWER_DOMAIN_PORT_DDI_A_4_LANES) | \
6796 BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
6797 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
6798 BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
6799 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
6800 BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
6801 BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
6802 BIT(POWER_DOMAIN_PORT_CRT) | \
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03006803 BIT(POWER_DOMAIN_PLLS) | \
Imre Deakf5938f32014-03-04 19:22:54 +02006804 BIT(POWER_DOMAIN_INIT))
Imre Deakefcad912014-03-04 19:22:53 +02006805#define HSW_DISPLAY_POWER_DOMAINS ( \
6806 (POWER_DOMAIN_MASK & ~HSW_ALWAYS_ON_POWER_DOMAINS) | \
6807 BIT(POWER_DOMAIN_INIT))
6808
6809#define BDW_ALWAYS_ON_POWER_DOMAINS ( \
6810 HSW_ALWAYS_ON_POWER_DOMAINS | \
6811 BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER))
6812#define BDW_DISPLAY_POWER_DOMAINS ( \
6813 (POWER_DOMAIN_MASK & ~BDW_ALWAYS_ON_POWER_DOMAINS) | \
6814 BIT(POWER_DOMAIN_INIT))
6815
Imre Deak77961eb2014-03-05 16:20:56 +02006816#define VLV_ALWAYS_ON_POWER_DOMAINS BIT(POWER_DOMAIN_INIT)
6817#define VLV_DISPLAY_POWER_DOMAINS POWER_DOMAIN_MASK
6818
6819#define VLV_DPIO_CMN_BC_POWER_DOMAINS ( \
6820 BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
6821 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
6822 BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
6823 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
6824 BIT(POWER_DOMAIN_PORT_CRT) | \
6825 BIT(POWER_DOMAIN_INIT))
6826
6827#define VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS ( \
6828 BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
6829 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
6830 BIT(POWER_DOMAIN_INIT))
6831
6832#define VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS ( \
6833 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
6834 BIT(POWER_DOMAIN_INIT))
6835
6836#define VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS ( \
6837 BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
6838 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
6839 BIT(POWER_DOMAIN_INIT))
6840
6841#define VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS ( \
6842 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
6843 BIT(POWER_DOMAIN_INIT))
6844
Ville Syrjälä26972b02014-06-28 02:04:11 +03006845#define CHV_PIPE_A_POWER_DOMAINS ( \
6846 BIT(POWER_DOMAIN_PIPE_A) | \
6847 BIT(POWER_DOMAIN_INIT))
6848
6849#define CHV_PIPE_B_POWER_DOMAINS ( \
6850 BIT(POWER_DOMAIN_PIPE_B) | \
6851 BIT(POWER_DOMAIN_INIT))
6852
6853#define CHV_PIPE_C_POWER_DOMAINS ( \
6854 BIT(POWER_DOMAIN_PIPE_C) | \
6855 BIT(POWER_DOMAIN_INIT))
6856
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03006857#define CHV_DPIO_CMN_BC_POWER_DOMAINS ( \
6858 BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
6859 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
6860 BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
6861 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
6862 BIT(POWER_DOMAIN_INIT))
6863
6864#define CHV_DPIO_CMN_D_POWER_DOMAINS ( \
6865 BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
6866 BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
6867 BIT(POWER_DOMAIN_INIT))
6868
Ville Syrjälä2ce147f2014-06-28 02:04:13 +03006869#define CHV_DPIO_TX_D_LANES_01_POWER_DOMAINS ( \
6870 BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
6871 BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
6872 BIT(POWER_DOMAIN_INIT))
6873
6874#define CHV_DPIO_TX_D_LANES_23_POWER_DOMAINS ( \
6875 BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
6876 BIT(POWER_DOMAIN_INIT))
6877
Imre Deaka45f44662014-03-04 19:22:56 +02006878static const struct i915_power_well_ops i9xx_always_on_power_well_ops = {
6879 .sync_hw = i9xx_always_on_power_well_noop,
6880 .enable = i9xx_always_on_power_well_noop,
6881 .disable = i9xx_always_on_power_well_noop,
6882 .is_enabled = i9xx_always_on_power_well_enabled,
6883};
Imre Deakc6cb5822014-03-04 19:22:55 +02006884
Ville Syrjälä26972b02014-06-28 02:04:11 +03006885static const struct i915_power_well_ops chv_pipe_power_well_ops = {
6886 .sync_hw = chv_pipe_power_well_sync_hw,
6887 .enable = chv_pipe_power_well_enable,
6888 .disable = chv_pipe_power_well_disable,
6889 .is_enabled = chv_pipe_power_well_enabled,
6890};
6891
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03006892static const struct i915_power_well_ops chv_dpio_cmn_power_well_ops = {
6893 .sync_hw = vlv_power_well_sync_hw,
6894 .enable = chv_dpio_cmn_power_well_enable,
6895 .disable = chv_dpio_cmn_power_well_disable,
6896 .is_enabled = vlv_power_well_enabled,
6897};
6898
Imre Deak1c2256d2013-11-25 17:15:34 +02006899static struct i915_power_well i9xx_always_on_power_well[] = {
6900 {
6901 .name = "always-on",
6902 .always_on = 1,
6903 .domains = POWER_DOMAIN_MASK,
Imre Deakc6cb5822014-03-04 19:22:55 +02006904 .ops = &i9xx_always_on_power_well_ops,
Imre Deak1c2256d2013-11-25 17:15:34 +02006905 },
6906};
6907
Imre Deakc6cb5822014-03-04 19:22:55 +02006908static const struct i915_power_well_ops hsw_power_well_ops = {
6909 .sync_hw = hsw_power_well_sync_hw,
6910 .enable = hsw_power_well_enable,
6911 .disable = hsw_power_well_disable,
6912 .is_enabled = hsw_power_well_enabled,
6913};
6914
Imre Deakc1ca7272013-11-25 17:15:29 +02006915static struct i915_power_well hsw_power_wells[] = {
6916 {
Imre Deak6f3ef5d2013-11-25 17:15:30 +02006917 .name = "always-on",
6918 .always_on = 1,
6919 .domains = HSW_ALWAYS_ON_POWER_DOMAINS,
Imre Deakc6cb5822014-03-04 19:22:55 +02006920 .ops = &i9xx_always_on_power_well_ops,
Imre Deak6f3ef5d2013-11-25 17:15:30 +02006921 },
6922 {
Imre Deakc1ca7272013-11-25 17:15:29 +02006923 .name = "display",
Imre Deakefcad912014-03-04 19:22:53 +02006924 .domains = HSW_DISPLAY_POWER_DOMAINS,
Imre Deakc6cb5822014-03-04 19:22:55 +02006925 .ops = &hsw_power_well_ops,
Imre Deakc1ca7272013-11-25 17:15:29 +02006926 },
6927};
6928
6929static struct i915_power_well bdw_power_wells[] = {
6930 {
Imre Deak6f3ef5d2013-11-25 17:15:30 +02006931 .name = "always-on",
6932 .always_on = 1,
6933 .domains = BDW_ALWAYS_ON_POWER_DOMAINS,
Imre Deakc6cb5822014-03-04 19:22:55 +02006934 .ops = &i9xx_always_on_power_well_ops,
Imre Deak6f3ef5d2013-11-25 17:15:30 +02006935 },
6936 {
Imre Deakc1ca7272013-11-25 17:15:29 +02006937 .name = "display",
Imre Deakefcad912014-03-04 19:22:53 +02006938 .domains = BDW_DISPLAY_POWER_DOMAINS,
Imre Deakc6cb5822014-03-04 19:22:55 +02006939 .ops = &hsw_power_well_ops,
Imre Deakc1ca7272013-11-25 17:15:29 +02006940 },
6941};
6942
Imre Deak77961eb2014-03-05 16:20:56 +02006943static const struct i915_power_well_ops vlv_display_power_well_ops = {
6944 .sync_hw = vlv_power_well_sync_hw,
6945 .enable = vlv_display_power_well_enable,
6946 .disable = vlv_display_power_well_disable,
6947 .is_enabled = vlv_power_well_enabled,
6948};
6949
Ville Syrjäläaa519f22014-06-13 13:37:55 +03006950static const struct i915_power_well_ops vlv_dpio_cmn_power_well_ops = {
6951 .sync_hw = vlv_power_well_sync_hw,
6952 .enable = vlv_dpio_cmn_power_well_enable,
6953 .disable = vlv_dpio_cmn_power_well_disable,
6954 .is_enabled = vlv_power_well_enabled,
6955};
6956
Imre Deak77961eb2014-03-05 16:20:56 +02006957static const struct i915_power_well_ops vlv_dpio_power_well_ops = {
6958 .sync_hw = vlv_power_well_sync_hw,
6959 .enable = vlv_power_well_enable,
6960 .disable = vlv_power_well_disable,
6961 .is_enabled = vlv_power_well_enabled,
6962};
6963
6964static struct i915_power_well vlv_power_wells[] = {
6965 {
6966 .name = "always-on",
6967 .always_on = 1,
6968 .domains = VLV_ALWAYS_ON_POWER_DOMAINS,
6969 .ops = &i9xx_always_on_power_well_ops,
6970 },
6971 {
6972 .name = "display",
6973 .domains = VLV_DISPLAY_POWER_DOMAINS,
6974 .data = PUNIT_POWER_WELL_DISP2D,
6975 .ops = &vlv_display_power_well_ops,
6976 },
6977 {
Imre Deak77961eb2014-03-05 16:20:56 +02006978 .name = "dpio-tx-b-01",
6979 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
6980 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
6981 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
6982 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
6983 .ops = &vlv_dpio_power_well_ops,
6984 .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_01,
6985 },
6986 {
6987 .name = "dpio-tx-b-23",
6988 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
6989 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
6990 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
6991 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
6992 .ops = &vlv_dpio_power_well_ops,
6993 .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_23,
6994 },
6995 {
6996 .name = "dpio-tx-c-01",
6997 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
6998 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
6999 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
7000 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
7001 .ops = &vlv_dpio_power_well_ops,
7002 .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_01,
7003 },
7004 {
7005 .name = "dpio-tx-c-23",
7006 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
7007 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
7008 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
7009 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
7010 .ops = &vlv_dpio_power_well_ops,
7011 .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_23,
7012 },
Jesse Barnesf099a3c2014-05-23 13:16:43 -07007013 {
7014 .name = "dpio-common",
7015 .domains = VLV_DPIO_CMN_BC_POWER_DOMAINS,
7016 .data = PUNIT_POWER_WELL_DPIO_CMN_BC,
Ville Syrjäläaa519f22014-06-13 13:37:55 +03007017 .ops = &vlv_dpio_cmn_power_well_ops,
Jesse Barnesf099a3c2014-05-23 13:16:43 -07007018 },
Imre Deak77961eb2014-03-05 16:20:56 +02007019};
7020
Ville Syrjälä4811ff42014-06-28 02:04:07 +03007021static struct i915_power_well chv_power_wells[] = {
7022 {
7023 .name = "always-on",
7024 .always_on = 1,
7025 .domains = VLV_ALWAYS_ON_POWER_DOMAINS,
7026 .ops = &i9xx_always_on_power_well_ops,
7027 },
Ville Syrjäläf07057d2014-06-28 02:04:10 +03007028#if 0
7029 {
7030 .name = "display",
7031 .domains = VLV_DISPLAY_POWER_DOMAINS,
7032 .data = PUNIT_POWER_WELL_DISP2D,
7033 .ops = &vlv_display_power_well_ops,
7034 },
Ville Syrjälä26972b02014-06-28 02:04:11 +03007035 {
7036 .name = "pipe-a",
7037 .domains = CHV_PIPE_A_POWER_DOMAINS,
7038 .data = PIPE_A,
7039 .ops = &chv_pipe_power_well_ops,
7040 },
7041 {
7042 .name = "pipe-b",
7043 .domains = CHV_PIPE_B_POWER_DOMAINS,
7044 .data = PIPE_B,
7045 .ops = &chv_pipe_power_well_ops,
7046 },
7047 {
7048 .name = "pipe-c",
7049 .domains = CHV_PIPE_C_POWER_DOMAINS,
7050 .data = PIPE_C,
7051 .ops = &chv_pipe_power_well_ops,
7052 },
Ville Syrjäläf07057d2014-06-28 02:04:10 +03007053#endif
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03007054 {
7055 .name = "dpio-common-bc",
Ville Syrjälä3dd7b9742014-06-27 19:49:57 +03007056 /*
7057 * XXX: cmnreset for one PHY seems to disturb the other.
7058 * As a workaround keep both powered on at the same
7059 * time for now.
7060 */
7061 .domains = CHV_DPIO_CMN_BC_POWER_DOMAINS | CHV_DPIO_CMN_D_POWER_DOMAINS,
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03007062 .data = PUNIT_POWER_WELL_DPIO_CMN_BC,
7063 .ops = &chv_dpio_cmn_power_well_ops,
7064 },
7065 {
7066 .name = "dpio-common-d",
Ville Syrjälä3dd7b9742014-06-27 19:49:57 +03007067 /*
7068 * XXX: cmnreset for one PHY seems to disturb the other.
7069 * As a workaround keep both powered on at the same
7070 * time for now.
7071 */
7072 .domains = CHV_DPIO_CMN_BC_POWER_DOMAINS | CHV_DPIO_CMN_D_POWER_DOMAINS,
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03007073 .data = PUNIT_POWER_WELL_DPIO_CMN_D,
7074 .ops = &chv_dpio_cmn_power_well_ops,
7075 },
Ville Syrjälä82583562014-06-28 02:04:12 +03007076#if 0
7077 {
7078 .name = "dpio-tx-b-01",
7079 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
7080 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS,
7081 .ops = &vlv_dpio_power_well_ops,
7082 .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_01,
7083 },
7084 {
7085 .name = "dpio-tx-b-23",
7086 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
7087 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS,
7088 .ops = &vlv_dpio_power_well_ops,
7089 .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_23,
7090 },
7091 {
7092 .name = "dpio-tx-c-01",
7093 .domains = VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
7094 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
7095 .ops = &vlv_dpio_power_well_ops,
7096 .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_01,
7097 },
7098 {
7099 .name = "dpio-tx-c-23",
7100 .domains = VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
7101 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
7102 .ops = &vlv_dpio_power_well_ops,
7103 .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_23,
7104 },
Ville Syrjälä2ce147f2014-06-28 02:04:13 +03007105 {
7106 .name = "dpio-tx-d-01",
7107 .domains = CHV_DPIO_TX_D_LANES_01_POWER_DOMAINS |
7108 CHV_DPIO_TX_D_LANES_23_POWER_DOMAINS,
7109 .ops = &vlv_dpio_power_well_ops,
7110 .data = PUNIT_POWER_WELL_DPIO_TX_D_LANES_01,
7111 },
7112 {
7113 .name = "dpio-tx-d-23",
7114 .domains = CHV_DPIO_TX_D_LANES_01_POWER_DOMAINS |
7115 CHV_DPIO_TX_D_LANES_23_POWER_DOMAINS,
7116 .ops = &vlv_dpio_power_well_ops,
7117 .data = PUNIT_POWER_WELL_DPIO_TX_D_LANES_23,
7118 },
Ville Syrjälä82583562014-06-28 02:04:12 +03007119#endif
Ville Syrjälä4811ff42014-06-28 02:04:07 +03007120};
7121
Ville Syrjäläd2011dc2014-06-13 13:37:56 +03007122static struct i915_power_well *lookup_power_well(struct drm_i915_private *dev_priv,
7123 enum punit_power_well power_well_id)
7124{
7125 struct i915_power_domains *power_domains = &dev_priv->power_domains;
7126 struct i915_power_well *power_well;
7127 int i;
7128
7129 for_each_power_well(i, power_well, POWER_DOMAIN_MASK, power_domains) {
7130 if (power_well->data == power_well_id)
7131 return power_well;
7132 }
7133
7134 return NULL;
7135}
7136
Imre Deakc1ca7272013-11-25 17:15:29 +02007137#define set_power_wells(power_domains, __power_wells) ({ \
7138 (power_domains)->power_wells = (__power_wells); \
7139 (power_domains)->power_well_count = ARRAY_SIZE(__power_wells); \
7140})
7141
Imre Deakda7e29b2014-02-18 00:02:02 +02007142int intel_power_domains_init(struct drm_i915_private *dev_priv)
Wang Xingchaoa38911a2013-05-30 22:07:11 +08007143{
Imre Deak83c00f552013-10-25 17:36:47 +03007144 struct i915_power_domains *power_domains = &dev_priv->power_domains;
Imre Deakc1ca7272013-11-25 17:15:29 +02007145
Imre Deak83c00f552013-10-25 17:36:47 +03007146 mutex_init(&power_domains->lock);
Wang Xingchaoa38911a2013-05-30 22:07:11 +08007147
Imre Deakc1ca7272013-11-25 17:15:29 +02007148 /*
7149 * The enabling order will be from lower to higher indexed wells,
7150 * the disabling order is reversed.
7151 */
Imre Deakda7e29b2014-02-18 00:02:02 +02007152 if (IS_HASWELL(dev_priv->dev)) {
Imre Deakc1ca7272013-11-25 17:15:29 +02007153 set_power_wells(power_domains, hsw_power_wells);
7154 hsw_pwr = power_domains;
Imre Deakda7e29b2014-02-18 00:02:02 +02007155 } else if (IS_BROADWELL(dev_priv->dev)) {
Imre Deakc1ca7272013-11-25 17:15:29 +02007156 set_power_wells(power_domains, bdw_power_wells);
7157 hsw_pwr = power_domains;
Ville Syrjälä4811ff42014-06-28 02:04:07 +03007158 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
7159 set_power_wells(power_domains, chv_power_wells);
Imre Deak77961eb2014-03-05 16:20:56 +02007160 } else if (IS_VALLEYVIEW(dev_priv->dev)) {
7161 set_power_wells(power_domains, vlv_power_wells);
Imre Deakc1ca7272013-11-25 17:15:29 +02007162 } else {
Imre Deak1c2256d2013-11-25 17:15:34 +02007163 set_power_wells(power_domains, i9xx_always_on_power_well);
Imre Deakc1ca7272013-11-25 17:15:29 +02007164 }
Wang Xingchaoa38911a2013-05-30 22:07:11 +08007165
7166 return 0;
7167}
7168
Imre Deakda7e29b2014-02-18 00:02:02 +02007169void intel_power_domains_remove(struct drm_i915_private *dev_priv)
Wang Xingchaoa38911a2013-05-30 22:07:11 +08007170{
7171 hsw_pwr = NULL;
7172}
7173
Imre Deakda7e29b2014-02-18 00:02:02 +02007174static void intel_power_domains_resume(struct drm_i915_private *dev_priv)
Ville Syrjälä9cdb8262013-09-16 17:38:27 +03007175{
Imre Deak83c00f552013-10-25 17:36:47 +03007176 struct i915_power_domains *power_domains = &dev_priv->power_domains;
7177 struct i915_power_well *power_well;
Imre Deakc1ca7272013-11-25 17:15:29 +02007178 int i;
Ville Syrjälä9cdb8262013-09-16 17:38:27 +03007179
Imre Deak83c00f552013-10-25 17:36:47 +03007180 mutex_lock(&power_domains->lock);
Imre Deakbfafe932014-06-05 20:31:47 +03007181 for_each_power_well(i, power_well, POWER_DOMAIN_MASK, power_domains) {
Imre Deaka45f44662014-03-04 19:22:56 +02007182 power_well->ops->sync_hw(dev_priv, power_well);
Imre Deakbfafe932014-06-05 20:31:47 +03007183 power_well->hw_enabled = power_well->ops->is_enabled(dev_priv,
7184 power_well);
7185 }
Imre Deak83c00f552013-10-25 17:36:47 +03007186 mutex_unlock(&power_domains->lock);
Wang Xingchaoa38911a2013-05-30 22:07:11 +08007187}
7188
Ville Syrjäläd2011dc2014-06-13 13:37:56 +03007189static void vlv_cmnlane_wa(struct drm_i915_private *dev_priv)
7190{
7191 struct i915_power_well *cmn =
7192 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
7193 struct i915_power_well *disp2d =
7194 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DISP2D);
7195
7196 /* nothing to do if common lane is already off */
7197 if (!cmn->ops->is_enabled(dev_priv, cmn))
7198 return;
7199
7200 /* If the display might be already active skip this */
7201 if (disp2d->ops->is_enabled(dev_priv, disp2d) &&
7202 I915_READ(DPIO_CTL) & DPIO_CMNRST)
7203 return;
7204
7205 DRM_DEBUG_KMS("toggling display PHY side reset\n");
7206
7207 /* cmnlane needs DPLL registers */
7208 disp2d->ops->enable(dev_priv, disp2d);
7209
7210 /*
7211 * From VLV2A0_DP_eDP_HDMI_DPIO_driver_vbios_notes_11.docx:
7212 * Need to assert and de-assert PHY SB reset by gating the
7213 * common lane power, then un-gating it.
7214 * Simply ungating isn't enough to reset the PHY enough to get
7215 * ports and lanes running.
7216 */
7217 cmn->ops->disable(dev_priv, cmn);
7218}
7219
Imre Deakda7e29b2014-02-18 00:02:02 +02007220void intel_power_domains_init_hw(struct drm_i915_private *dev_priv)
Paulo Zanonifa42e232013-01-25 16:59:11 -02007221{
Ville Syrjäläd2011dc2014-06-13 13:37:56 +03007222 struct drm_device *dev = dev_priv->dev;
Imre Deak0d116a22014-04-25 13:19:05 +03007223 struct i915_power_domains *power_domains = &dev_priv->power_domains;
7224
7225 power_domains->initializing = true;
Ville Syrjäläd2011dc2014-06-13 13:37:56 +03007226
7227 if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
7228 mutex_lock(&power_domains->lock);
7229 vlv_cmnlane_wa(dev_priv);
7230 mutex_unlock(&power_domains->lock);
7231 }
7232
Paulo Zanonifa42e232013-01-25 16:59:11 -02007233 /* For now, we need the power well to be always enabled. */
Imre Deakda7e29b2014-02-18 00:02:02 +02007234 intel_display_set_init_power(dev_priv, true);
7235 intel_power_domains_resume(dev_priv);
Imre Deak0d116a22014-04-25 13:19:05 +03007236 power_domains->initializing = false;
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03007237}
7238
Paulo Zanonic67a4702013-08-19 13:18:09 -03007239void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv)
7240{
Paulo Zanonid361ae22014-03-07 20:08:12 -03007241 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007242}
7243
7244void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv)
7245{
Paulo Zanonid361ae22014-03-07 20:08:12 -03007246 intel_runtime_pm_put(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007247}
7248
Paulo Zanoni8a187452013-12-06 20:32:13 -02007249void intel_runtime_pm_get(struct drm_i915_private *dev_priv)
7250{
7251 struct drm_device *dev = dev_priv->dev;
7252 struct device *device = &dev->pdev->dev;
7253
7254 if (!HAS_RUNTIME_PM(dev))
7255 return;
7256
7257 pm_runtime_get_sync(device);
7258 WARN(dev_priv->pm.suspended, "Device still suspended.\n");
7259}
7260
Imre Deakc6df39b2014-04-14 20:24:29 +03007261void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv)
7262{
7263 struct drm_device *dev = dev_priv->dev;
7264 struct device *device = &dev->pdev->dev;
7265
7266 if (!HAS_RUNTIME_PM(dev))
7267 return;
7268
7269 WARN(dev_priv->pm.suspended, "Getting nosync-ref while suspended.\n");
7270 pm_runtime_get_noresume(device);
7271}
7272
Paulo Zanoni8a187452013-12-06 20:32:13 -02007273void intel_runtime_pm_put(struct drm_i915_private *dev_priv)
7274{
7275 struct drm_device *dev = dev_priv->dev;
7276 struct device *device = &dev->pdev->dev;
7277
7278 if (!HAS_RUNTIME_PM(dev))
7279 return;
7280
7281 pm_runtime_mark_last_busy(device);
7282 pm_runtime_put_autosuspend(device);
7283}
7284
7285void intel_init_runtime_pm(struct drm_i915_private *dev_priv)
7286{
7287 struct drm_device *dev = dev_priv->dev;
7288 struct device *device = &dev->pdev->dev;
7289
Paulo Zanoni8a187452013-12-06 20:32:13 -02007290 if (!HAS_RUNTIME_PM(dev))
7291 return;
7292
7293 pm_runtime_set_active(device);
7294
Imre Deakaeab0b52014-04-14 20:24:36 +03007295 /*
7296 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
7297 * requirement.
7298 */
7299 if (!intel_enable_rc6(dev)) {
7300 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
7301 return;
7302 }
7303
Paulo Zanoni8a187452013-12-06 20:32:13 -02007304 pm_runtime_set_autosuspend_delay(device, 10000); /* 10s */
7305 pm_runtime_mark_last_busy(device);
7306 pm_runtime_use_autosuspend(device);
Paulo Zanoniba0239e2014-03-07 20:08:07 -03007307
7308 pm_runtime_put_autosuspend(device);
Paulo Zanoni8a187452013-12-06 20:32:13 -02007309}
7310
7311void intel_fini_runtime_pm(struct drm_i915_private *dev_priv)
7312{
7313 struct drm_device *dev = dev_priv->dev;
7314 struct device *device = &dev->pdev->dev;
7315
7316 if (!HAS_RUNTIME_PM(dev))
7317 return;
7318
Imre Deakaeab0b52014-04-14 20:24:36 +03007319 if (!intel_enable_rc6(dev))
7320 return;
7321
Paulo Zanoni8a187452013-12-06 20:32:13 -02007322 /* Make sure we're not suspended first. */
7323 pm_runtime_get_sync(device);
7324 pm_runtime_disable(device);
7325}
7326
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007327/* Set up chip specific power management-related functions */
7328void intel_init_pm(struct drm_device *dev)
7329{
7330 struct drm_i915_private *dev_priv = dev->dev_private;
7331
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01007332 if (HAS_FBC(dev)) {
Ville Syrjälä40045462013-11-28 17:29:59 +02007333 if (INTEL_INFO(dev)->gen >= 7) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007334 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
Ville Syrjälä40045462013-11-28 17:29:59 +02007335 dev_priv->display.enable_fbc = gen7_enable_fbc;
7336 dev_priv->display.disable_fbc = ironlake_disable_fbc;
7337 } else if (INTEL_INFO(dev)->gen >= 5) {
7338 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
7339 dev_priv->display.enable_fbc = ironlake_enable_fbc;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007340 dev_priv->display.disable_fbc = ironlake_disable_fbc;
7341 } else if (IS_GM45(dev)) {
7342 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
7343 dev_priv->display.enable_fbc = g4x_enable_fbc;
7344 dev_priv->display.disable_fbc = g4x_disable_fbc;
Ville Syrjälä40045462013-11-28 17:29:59 +02007345 } else {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007346 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
7347 dev_priv->display.enable_fbc = i8xx_enable_fbc;
7348 dev_priv->display.disable_fbc = i8xx_disable_fbc;
Ville Syrjälä993495a2013-12-12 17:27:40 +02007349
7350 /* This value was pulled out of someone's hat */
7351 I915_WRITE(FBC_CONTROL, 500 << FBC_CTL_INTERVAL_SHIFT);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007352 }
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007353 }
7354
Daniel Vetterc921aba2012-04-26 23:28:17 +02007355 /* For cxsr */
7356 if (IS_PINEVIEW(dev))
7357 i915_pineview_get_mem_freq(dev);
7358 else if (IS_GEN5(dev))
7359 i915_ironlake_get_mem_freq(dev);
7360
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007361 /* For FIFO watermark updates */
7362 if (HAS_PCH_SPLIT(dev)) {
Damien Lespiaufa50ad62014-03-17 18:01:16 +00007363 ilk_setup_wm_latency(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03007364
Ville Syrjäläbd602542014-01-07 16:14:10 +02007365 if ((IS_GEN5(dev) && dev_priv->wm.pri_latency[1] &&
7366 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
7367 (!IS_GEN5(dev) && dev_priv->wm.pri_latency[0] &&
7368 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
7369 dev_priv->display.update_wm = ilk_update_wm;
7370 dev_priv->display.update_sprite_wm = ilk_update_sprite_wm;
7371 } else {
7372 DRM_DEBUG_KMS("Failed to read display plane latency. "
7373 "Disable CxSR\n");
7374 }
7375
7376 if (IS_GEN5(dev))
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007377 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007378 else if (IS_GEN6(dev))
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007379 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007380 else if (IS_IVYBRIDGE(dev))
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007381 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007382 else if (IS_HASWELL(dev))
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007383 dev_priv->display.init_clock_gating = haswell_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007384 else if (INTEL_INFO(dev)->gen == 8)
Paulo Zanoni47c2bd92014-08-21 17:09:37 -03007385 dev_priv->display.init_clock_gating = broadwell_init_clock_gating;
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007386 } else if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03007387 dev_priv->display.update_wm = cherryview_update_wm;
Gajanan Bhat01e184c2014-08-07 17:03:30 +05307388 dev_priv->display.update_sprite_wm = valleyview_update_sprite_wm;
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007389 dev_priv->display.init_clock_gating =
7390 cherryview_init_clock_gating;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007391 } else if (IS_VALLEYVIEW(dev)) {
7392 dev_priv->display.update_wm = valleyview_update_wm;
Gajanan Bhat01e184c2014-08-07 17:03:30 +05307393 dev_priv->display.update_sprite_wm = valleyview_update_sprite_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007394 dev_priv->display.init_clock_gating =
7395 valleyview_init_clock_gating;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007396 } else if (IS_PINEVIEW(dev)) {
7397 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
7398 dev_priv->is_ddr3,
7399 dev_priv->fsb_freq,
7400 dev_priv->mem_freq)) {
7401 DRM_INFO("failed to find known CxSR latency "
7402 "(found ddr%s fsb freq %d, mem freq %d), "
7403 "disabling CxSR\n",
7404 (dev_priv->is_ddr3 == 1) ? "3" : "2",
7405 dev_priv->fsb_freq, dev_priv->mem_freq);
7406 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03007407 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007408 dev_priv->display.update_wm = NULL;
7409 } else
7410 dev_priv->display.update_wm = pineview_update_wm;
7411 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
7412 } else if (IS_G4X(dev)) {
7413 dev_priv->display.update_wm = g4x_update_wm;
7414 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
7415 } else if (IS_GEN4(dev)) {
7416 dev_priv->display.update_wm = i965_update_wm;
7417 if (IS_CRESTLINE(dev))
7418 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
7419 else if (IS_BROADWATER(dev))
7420 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
7421 } else if (IS_GEN3(dev)) {
7422 dev_priv->display.update_wm = i9xx_update_wm;
7423 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
7424 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007425 } else if (IS_GEN2(dev)) {
7426 if (INTEL_INFO(dev)->num_pipes == 1) {
7427 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007428 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007429 } else {
7430 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007431 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007432 }
7433
7434 if (IS_I85X(dev) || IS_I865G(dev))
7435 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
7436 else
7437 dev_priv->display.init_clock_gating = i830_init_clock_gating;
7438 } else {
7439 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007440 }
7441}
7442
Ben Widawsky42c05262012-09-26 10:34:00 -07007443int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val)
7444{
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007445 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007446
7447 if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
7448 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
7449 return -EAGAIN;
7450 }
7451
7452 I915_WRITE(GEN6_PCODE_DATA, *val);
7453 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
7454
7455 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7456 500)) {
7457 DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
7458 return -ETIMEDOUT;
7459 }
7460
7461 *val = I915_READ(GEN6_PCODE_DATA);
7462 I915_WRITE(GEN6_PCODE_DATA, 0);
7463
7464 return 0;
7465}
7466
7467int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val)
7468{
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007469 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007470
7471 if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
7472 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
7473 return -EAGAIN;
7474 }
7475
7476 I915_WRITE(GEN6_PCODE_DATA, val);
7477 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
7478
7479 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7480 500)) {
7481 DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
7482 return -ETIMEDOUT;
7483 }
7484
7485 I915_WRITE(GEN6_PCODE_DATA, 0);
7486
7487 return 0;
7488}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07007489
Fengguang Wub55dd642014-07-12 11:21:39 +02007490static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007491{
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007492 int div;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007493
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007494 /* 4 x czclk */
Ville Syrjälä2ec38152013-11-05 22:42:29 +02007495 switch (dev_priv->mem_freq) {
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007496 case 800:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007497 div = 10;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007498 break;
7499 case 1066:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007500 div = 12;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007501 break;
7502 case 1333:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007503 div = 16;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007504 break;
7505 default:
7506 return -1;
7507 }
7508
Ville Syrjälä2ec38152013-11-05 22:42:29 +02007509 return DIV_ROUND_CLOSEST(dev_priv->mem_freq * (val + 6 - 0xbd), 4 * div);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007510}
7511
Fengguang Wub55dd642014-07-12 11:21:39 +02007512static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007513{
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007514 int mul;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007515
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007516 /* 4 x czclk */
Ville Syrjälä2ec38152013-11-05 22:42:29 +02007517 switch (dev_priv->mem_freq) {
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007518 case 800:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007519 mul = 10;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007520 break;
7521 case 1066:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007522 mul = 12;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007523 break;
7524 case 1333:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007525 mul = 16;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007526 break;
7527 default:
7528 return -1;
7529 }
7530
Ville Syrjälä2ec38152013-11-05 22:42:29 +02007531 return DIV_ROUND_CLOSEST(4 * mul * val, dev_priv->mem_freq) + 0xbd - 6;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007532}
7533
Fengguang Wub55dd642014-07-12 11:21:39 +02007534static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307535{
7536 int div, freq;
7537
7538 switch (dev_priv->rps.cz_freq) {
7539 case 200:
7540 div = 5;
7541 break;
7542 case 267:
7543 div = 6;
7544 break;
7545 case 320:
7546 case 333:
7547 case 400:
7548 div = 8;
7549 break;
7550 default:
7551 return -1;
7552 }
7553
7554 freq = (DIV_ROUND_CLOSEST((dev_priv->rps.cz_freq * val), 2 * div) / 2);
7555
7556 return freq;
7557}
7558
Fengguang Wub55dd642014-07-12 11:21:39 +02007559static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307560{
7561 int mul, opcode;
7562
7563 switch (dev_priv->rps.cz_freq) {
7564 case 200:
7565 mul = 5;
7566 break;
7567 case 267:
7568 mul = 6;
7569 break;
7570 case 320:
7571 case 333:
7572 case 400:
7573 mul = 8;
7574 break;
7575 default:
7576 return -1;
7577 }
7578
Ville Syrjälä1c147622014-08-18 14:42:43 +03007579 /* CHV needs even values */
Deepak S22b1b2f2014-07-12 14:54:33 +05307580 opcode = (DIV_ROUND_CLOSEST((val * 2 * mul), dev_priv->rps.cz_freq) * 2);
7581
7582 return opcode;
7583}
7584
7585int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val)
7586{
7587 int ret = -1;
7588
7589 if (IS_CHERRYVIEW(dev_priv->dev))
7590 ret = chv_gpu_freq(dev_priv, val);
7591 else if (IS_VALLEYVIEW(dev_priv->dev))
7592 ret = byt_gpu_freq(dev_priv, val);
7593
7594 return ret;
7595}
7596
7597int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val)
7598{
7599 int ret = -1;
7600
7601 if (IS_CHERRYVIEW(dev_priv->dev))
7602 ret = chv_freq_opcode(dev_priv, val);
7603 else if (IS_VALLEYVIEW(dev_priv->dev))
7604 ret = byt_freq_opcode(dev_priv, val);
7605
7606 return ret;
7607}
7608
Daniel Vetterf742a552013-12-06 10:17:53 +01007609void intel_pm_setup(struct drm_device *dev)
Chris Wilson907b28c2013-07-19 20:36:52 +01007610{
7611 struct drm_i915_private *dev_priv = dev->dev_private;
7612
Daniel Vetterf742a552013-12-06 10:17:53 +01007613 mutex_init(&dev_priv->rps.hw_lock);
7614
Chris Wilson907b28c2013-07-19 20:36:52 +01007615 INIT_DELAYED_WORK(&dev_priv->rps.delayed_resume_work,
7616 intel_gen6_powersave_work);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03007617
Paulo Zanoni33688d92014-03-07 20:08:19 -03007618 dev_priv->pm.suspended = false;
Jesse Barnes9df7575f2014-06-20 09:29:20 -07007619 dev_priv->pm._irqs_disabled = false;
Chris Wilson907b28c2013-07-19 20:36:52 +01007620}