blob: 38b61e4d17ae7086406afe4a387cc1896bb20e44 [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030029#include "i915_drv.h"
30#include "intel_drv.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020031#include "../../../platform/x86/intel_ips.h"
32#include <linux/module.h>
Paulo Zanonif9dcb0d2013-12-11 18:50:10 -020033#include <linux/vgaarb.h>
Damien Lespiauf4db9322013-06-24 22:59:50 +010034#include <drm/i915_powerwell.h>
Paulo Zanoni8a187452013-12-06 20:32:13 -020035#include <linux/pm_runtime.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030036
Ben Widawskydc39fff2013-10-18 12:32:07 -070037/**
38 * RC6 is a special power stage which allows the GPU to enter an very
39 * low-voltage mode when idle, using down to 0V while at this stage. This
40 * stage is entered automatically when the GPU is idle when RC6 support is
41 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
42 *
43 * There are different RC6 modes available in Intel GPU, which differentiate
44 * among each other with the latency required to enter and leave RC6 and
45 * voltage consumed by the GPU in different states.
46 *
47 * The combination of the following flags define which states GPU is allowed
48 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
49 * RC6pp is deepest RC6. Their support by hardware varies according to the
50 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
51 * which brings the most power savings; deeper states save more power, but
52 * require higher latency to switch to and wake up.
53 */
54#define INTEL_RC6_ENABLE (1<<0)
55#define INTEL_RC6p_ENABLE (1<<1)
56#define INTEL_RC6pp_ENABLE (1<<2)
57
Eugeni Dodonovf6750b32012-04-18 11:51:14 -030058/* FBC, or Frame Buffer Compression, is a technique employed to compress the
59 * framebuffer contents in-memory, aiming at reducing the required bandwidth
60 * during in-memory transfers and, therefore, reduce the power packet.
Eugeni Dodonov85208be2012-04-16 22:20:34 -030061 *
Eugeni Dodonovf6750b32012-04-18 11:51:14 -030062 * The benefits of FBC are mostly visible with solid backgrounds and
63 * variation-less patterns.
Eugeni Dodonov85208be2012-04-16 22:20:34 -030064 *
Eugeni Dodonovf6750b32012-04-18 11:51:14 -030065 * FBC-related functionality can be enabled by the means of the
66 * i915.i915_enable_fbc parameter
Eugeni Dodonov85208be2012-04-16 22:20:34 -030067 */
68
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030069static void i8xx_disable_fbc(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -030070{
71 struct drm_i915_private *dev_priv = dev->dev_private;
72 u32 fbc_ctl;
73
74 /* Disable compression */
75 fbc_ctl = I915_READ(FBC_CONTROL);
76 if ((fbc_ctl & FBC_CTL_EN) == 0)
77 return;
78
79 fbc_ctl &= ~FBC_CTL_EN;
80 I915_WRITE(FBC_CONTROL, fbc_ctl);
81
82 /* Wait for compressing bit to clear */
83 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
84 DRM_DEBUG_KMS("FBC idle timed out\n");
85 return;
86 }
87
88 DRM_DEBUG_KMS("disabled FBC\n");
89}
90
Ville Syrjälä993495a2013-12-12 17:27:40 +020091static void i8xx_enable_fbc(struct drm_crtc *crtc)
Eugeni Dodonov85208be2012-04-16 22:20:34 -030092{
93 struct drm_device *dev = crtc->dev;
94 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070095 struct drm_framebuffer *fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070096 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Eugeni Dodonov85208be2012-04-16 22:20:34 -030097 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
98 int cfb_pitch;
Ville Syrjälä7f2cf222014-01-23 16:49:11 +020099 int i;
Ville Syrjälä159f9872013-11-28 17:29:57 +0200100 u32 fbc_ctl;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300101
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700102 cfb_pitch = dev_priv->fbc.size / FBC_LL_SIZE;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300103 if (fb->pitches[0] < cfb_pitch)
104 cfb_pitch = fb->pitches[0];
105
Ville Syrjälä42a430f2013-11-28 17:29:56 +0200106 /* FBC_CTL wants 32B or 64B units */
107 if (IS_GEN2(dev))
108 cfb_pitch = (cfb_pitch / 32) - 1;
109 else
110 cfb_pitch = (cfb_pitch / 64) - 1;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300111
112 /* Clear old tags */
113 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
114 I915_WRITE(FBC_TAG + (i * 4), 0);
115
Ville Syrjälä159f9872013-11-28 17:29:57 +0200116 if (IS_GEN4(dev)) {
117 u32 fbc_ctl2;
118
119 /* Set it up... */
120 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
Ville Syrjälä7f2cf222014-01-23 16:49:11 +0200121 fbc_ctl2 |= FBC_CTL_PLANE(intel_crtc->plane);
Ville Syrjälä159f9872013-11-28 17:29:57 +0200122 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
123 I915_WRITE(FBC_FENCE_OFF, crtc->y);
124 }
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300125
126 /* enable it... */
Ville Syrjälä993495a2013-12-12 17:27:40 +0200127 fbc_ctl = I915_READ(FBC_CONTROL);
128 fbc_ctl &= 0x3fff << FBC_CTL_INTERVAL_SHIFT;
129 fbc_ctl |= FBC_CTL_EN | FBC_CTL_PERIODIC;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300130 if (IS_I945GM(dev))
131 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
132 fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300133 fbc_ctl |= obj->fence_reg;
134 I915_WRITE(FBC_CONTROL, fbc_ctl);
135
Ville Syrjälä5cd54102014-01-23 16:49:16 +0200136 DRM_DEBUG_KMS("enabled FBC, pitch %d, yoff %d, plane %c\n",
Ville Syrjälä84f44ce2013-04-17 17:48:49 +0300137 cfb_pitch, crtc->y, plane_name(intel_crtc->plane));
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300138}
139
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300140static bool i8xx_fbc_enabled(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300141{
142 struct drm_i915_private *dev_priv = dev->dev_private;
143
144 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
145}
146
Ville Syrjälä993495a2013-12-12 17:27:40 +0200147static void g4x_enable_fbc(struct drm_crtc *crtc)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300148{
149 struct drm_device *dev = crtc->dev;
150 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -0700151 struct drm_framebuffer *fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -0700152 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300153 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300154 u32 dpfc_ctl;
155
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200156 dpfc_ctl = DPFC_CTL_PLANE(intel_crtc->plane) | DPFC_SR_EN;
157 if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
158 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
159 else
160 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300161 dpfc_ctl |= DPFC_CTL_FENCE_EN | obj->fence_reg;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300162
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300163 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
164
165 /* enable it... */
Ville Syrjäläfe74c1a2014-01-23 16:49:13 +0200166 I915_WRITE(DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300167
Ville Syrjälä84f44ce2013-04-17 17:48:49 +0300168 DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300169}
170
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300171static void g4x_disable_fbc(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300172{
173 struct drm_i915_private *dev_priv = dev->dev_private;
174 u32 dpfc_ctl;
175
176 /* Disable compression */
177 dpfc_ctl = I915_READ(DPFC_CONTROL);
178 if (dpfc_ctl & DPFC_CTL_EN) {
179 dpfc_ctl &= ~DPFC_CTL_EN;
180 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
181
182 DRM_DEBUG_KMS("disabled FBC\n");
183 }
184}
185
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300186static bool g4x_fbc_enabled(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300187{
188 struct drm_i915_private *dev_priv = dev->dev_private;
189
190 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
191}
192
193static void sandybridge_blit_fbc_update(struct drm_device *dev)
194{
195 struct drm_i915_private *dev_priv = dev->dev_private;
196 u32 blt_ecoskpd;
197
198 /* Make sure blitter notifies FBC of writes */
Deepak S940aece2013-11-23 14:55:43 +0530199
200 /* Blitter is part of Media powerwell on VLV. No impact of
201 * his param in other platforms for now */
202 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_MEDIA);
Deepak Sc8d9a592013-11-23 14:55:42 +0530203
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300204 blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD);
205 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY <<
206 GEN6_BLITTER_LOCK_SHIFT;
207 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
208 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY;
209 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
210 blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY <<
211 GEN6_BLITTER_LOCK_SHIFT);
212 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
213 POSTING_READ(GEN6_BLITTER_ECOSKPD);
Deepak Sc8d9a592013-11-23 14:55:42 +0530214
Deepak S940aece2013-11-23 14:55:43 +0530215 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_MEDIA);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300216}
217
Ville Syrjälä993495a2013-12-12 17:27:40 +0200218static void ironlake_enable_fbc(struct drm_crtc *crtc)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300219{
220 struct drm_device *dev = crtc->dev;
221 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -0700222 struct drm_framebuffer *fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -0700223 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300224 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300225 u32 dpfc_ctl;
226
Ville Syrjälä46f3dab2014-01-23 16:49:14 +0200227 dpfc_ctl = DPFC_CTL_PLANE(intel_crtc->plane);
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200228 if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
Ben Widawsky5e59f712014-06-30 10:41:24 -0700229 dev_priv->fbc.threshold++;
230
231 switch (dev_priv->fbc.threshold) {
232 case 4:
233 case 3:
234 dpfc_ctl |= DPFC_CTL_LIMIT_4X;
235 break;
236 case 2:
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200237 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700238 break;
239 case 1:
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200240 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700241 break;
242 }
Ville Syrjäläd6293362013-11-21 21:29:45 +0200243 dpfc_ctl |= DPFC_CTL_FENCE_EN;
244 if (IS_GEN5(dev))
245 dpfc_ctl |= obj->fence_reg;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300246
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300247 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700248 I915_WRITE(ILK_FBC_RT_BASE, i915_gem_obj_ggtt_offset(obj) | ILK_FBC_RT_VALID);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300249 /* enable it... */
250 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
251
252 if (IS_GEN6(dev)) {
253 I915_WRITE(SNB_DPFC_CTL_SA,
254 SNB_CPU_FENCE_ENABLE | obj->fence_reg);
255 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
256 sandybridge_blit_fbc_update(dev);
257 }
258
Ville Syrjälä84f44ce2013-04-17 17:48:49 +0300259 DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300260}
261
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300262static void ironlake_disable_fbc(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300263{
264 struct drm_i915_private *dev_priv = dev->dev_private;
265 u32 dpfc_ctl;
266
267 /* Disable compression */
268 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
269 if (dpfc_ctl & DPFC_CTL_EN) {
270 dpfc_ctl &= ~DPFC_CTL_EN;
271 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
272
273 DRM_DEBUG_KMS("disabled FBC\n");
274 }
275}
276
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300277static bool ironlake_fbc_enabled(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300278{
279 struct drm_i915_private *dev_priv = dev->dev_private;
280
281 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
282}
283
Ville Syrjälä993495a2013-12-12 17:27:40 +0200284static void gen7_enable_fbc(struct drm_crtc *crtc)
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300285{
286 struct drm_device *dev = crtc->dev;
287 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -0700288 struct drm_framebuffer *fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -0700289 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300290 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200291 u32 dpfc_ctl;
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300292
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200293 dpfc_ctl = IVB_DPFC_CTL_PLANE(intel_crtc->plane);
294 if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
Ben Widawsky5e59f712014-06-30 10:41:24 -0700295 dev_priv->fbc.threshold++;
296
297 switch (dev_priv->fbc.threshold) {
298 case 4:
299 case 3:
300 dpfc_ctl |= DPFC_CTL_LIMIT_4X;
301 break;
302 case 2:
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200303 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700304 break;
305 case 1:
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200306 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700307 break;
308 }
309
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200310 dpfc_ctl |= IVB_DPFC_CTL_FENCE_EN;
311
Rodrigo Vivida46f932014-08-01 02:04:45 -0700312 if (dev_priv->fbc.false_color)
313 dpfc_ctl |= FBC_CTL_FALSE_COLOR;
314
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200315 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300316
Rodrigo Vivi891348b2013-05-06 19:37:36 -0300317 if (IS_IVYBRIDGE(dev)) {
Damien Lespiau7dd23ba2013-05-10 14:33:17 +0100318 /* WaFbcAsynchFlipDisableFbcQueue:ivb */
Ville Syrjälä2adb6db2014-03-05 13:05:46 +0200319 I915_WRITE(ILK_DISPLAY_CHICKEN1,
320 I915_READ(ILK_DISPLAY_CHICKEN1) |
321 ILK_FBCQ_DIS);
Rodrigo Vivi28554162013-05-06 19:37:37 -0300322 } else {
Ville Syrjälä2adb6db2014-03-05 13:05:46 +0200323 /* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */
Ville Syrjälä8f670bb2014-03-05 13:05:47 +0200324 I915_WRITE(CHICKEN_PIPESL_1(intel_crtc->pipe),
325 I915_READ(CHICKEN_PIPESL_1(intel_crtc->pipe)) |
326 HSW_FBCQ_DIS);
Rodrigo Vivi891348b2013-05-06 19:37:36 -0300327 }
Rodrigo Vivib74ea102013-05-09 14:08:38 -0300328
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300329 I915_WRITE(SNB_DPFC_CTL_SA,
330 SNB_CPU_FENCE_ENABLE | obj->fence_reg);
331 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
332
333 sandybridge_blit_fbc_update(dev);
334
Ville Syrjäläb19870e2013-11-06 23:02:25 +0200335 DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300336}
337
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300338bool intel_fbc_enabled(struct drm_device *dev)
339{
340 struct drm_i915_private *dev_priv = dev->dev_private;
341
342 if (!dev_priv->display.fbc_enabled)
343 return false;
344
345 return dev_priv->display.fbc_enabled(dev);
346}
347
Rodrigo Vivic5ad0112014-08-04 03:51:38 -0700348void gen8_fbc_sw_flush(struct drm_device *dev, u32 value)
349{
350 struct drm_i915_private *dev_priv = dev->dev_private;
351
352 if (!IS_GEN8(dev))
353 return;
354
355 I915_WRITE(MSG_FBC_REND_STATE, value);
356}
357
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300358static void intel_fbc_work_fn(struct work_struct *__work)
359{
360 struct intel_fbc_work *work =
361 container_of(to_delayed_work(__work),
362 struct intel_fbc_work, work);
363 struct drm_device *dev = work->crtc->dev;
364 struct drm_i915_private *dev_priv = dev->dev_private;
365
366 mutex_lock(&dev->struct_mutex);
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700367 if (work == dev_priv->fbc.fbc_work) {
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300368 /* Double check that we haven't switched fb without cancelling
369 * the prior work.
370 */
Matt Roperf4510a22014-04-01 15:22:40 -0700371 if (work->crtc->primary->fb == work->fb) {
Ville Syrjälä993495a2013-12-12 17:27:40 +0200372 dev_priv->display.enable_fbc(work->crtc);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300373
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700374 dev_priv->fbc.plane = to_intel_crtc(work->crtc)->plane;
Matt Roperf4510a22014-04-01 15:22:40 -0700375 dev_priv->fbc.fb_id = work->crtc->primary->fb->base.id;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700376 dev_priv->fbc.y = work->crtc->y;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300377 }
378
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700379 dev_priv->fbc.fbc_work = NULL;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300380 }
381 mutex_unlock(&dev->struct_mutex);
382
383 kfree(work);
384}
385
386static void intel_cancel_fbc_work(struct drm_i915_private *dev_priv)
387{
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700388 if (dev_priv->fbc.fbc_work == NULL)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300389 return;
390
391 DRM_DEBUG_KMS("cancelling pending FBC enable\n");
392
393 /* Synchronisation is provided by struct_mutex and checking of
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700394 * dev_priv->fbc.fbc_work, so we can perform the cancellation
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300395 * entirely asynchronously.
396 */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700397 if (cancel_delayed_work(&dev_priv->fbc.fbc_work->work))
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300398 /* tasklet was killed before being run, clean up */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700399 kfree(dev_priv->fbc.fbc_work);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300400
401 /* Mark the work as no longer wanted so that if it does
402 * wake-up (because the work was already running and waiting
403 * for our mutex), it will discover that is no longer
404 * necessary to run.
405 */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700406 dev_priv->fbc.fbc_work = NULL;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300407}
408
Ville Syrjälä993495a2013-12-12 17:27:40 +0200409static void intel_enable_fbc(struct drm_crtc *crtc)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300410{
411 struct intel_fbc_work *work;
412 struct drm_device *dev = crtc->dev;
413 struct drm_i915_private *dev_priv = dev->dev_private;
414
415 if (!dev_priv->display.enable_fbc)
416 return;
417
418 intel_cancel_fbc_work(dev_priv);
419
Daniel Vetterb14c5672013-09-19 12:18:32 +0200420 work = kzalloc(sizeof(*work), GFP_KERNEL);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300421 if (work == NULL) {
Paulo Zanoni6cdcb5e2013-06-12 17:27:29 -0300422 DRM_ERROR("Failed to allocate FBC work structure\n");
Ville Syrjälä993495a2013-12-12 17:27:40 +0200423 dev_priv->display.enable_fbc(crtc);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300424 return;
425 }
426
427 work->crtc = crtc;
Matt Roperf4510a22014-04-01 15:22:40 -0700428 work->fb = crtc->primary->fb;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300429 INIT_DELAYED_WORK(&work->work, intel_fbc_work_fn);
430
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700431 dev_priv->fbc.fbc_work = work;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300432
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300433 /* Delay the actual enabling to let pageflipping cease and the
434 * display to settle before starting the compression. Note that
435 * this delay also serves a second purpose: it allows for a
436 * vblank to pass after disabling the FBC before we attempt
437 * to modify the control registers.
438 *
439 * A more complicated solution would involve tracking vblanks
440 * following the termination of the page-flipping sequence
441 * and indeed performing the enable as a co-routine and not
442 * waiting synchronously upon the vblank.
Damien Lespiau7457d612013-06-07 17:41:07 +0100443 *
444 * WaFbcWaitForVBlankBeforeEnable:ilk,snb
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300445 */
446 schedule_delayed_work(&work->work, msecs_to_jiffies(50));
447}
448
449void intel_disable_fbc(struct drm_device *dev)
450{
451 struct drm_i915_private *dev_priv = dev->dev_private;
452
453 intel_cancel_fbc_work(dev_priv);
454
455 if (!dev_priv->display.disable_fbc)
456 return;
457
458 dev_priv->display.disable_fbc(dev);
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700459 dev_priv->fbc.plane = -1;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300460}
461
Chris Wilson29ebf902013-07-27 17:23:55 +0100462static bool set_no_fbc_reason(struct drm_i915_private *dev_priv,
463 enum no_fbc_reason reason)
464{
465 if (dev_priv->fbc.no_fbc_reason == reason)
466 return false;
467
468 dev_priv->fbc.no_fbc_reason = reason;
469 return true;
470}
471
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300472/**
473 * intel_update_fbc - enable/disable FBC as needed
474 * @dev: the drm_device
475 *
476 * Set up the framebuffer compression hardware at mode set time. We
477 * enable it if possible:
478 * - plane A only (on pre-965)
479 * - no pixel mulitply/line duplication
480 * - no alpha buffer discard
481 * - no dual wide
Paulo Zanonif85da862013-06-04 16:53:39 -0300482 * - framebuffer <= max_hdisplay in width, max_vdisplay in height
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300483 *
484 * We can't assume that any compression will take place (worst case),
485 * so the compressed buffer has to be the same size as the uncompressed
486 * one. It also must reside (along with the line length buffer) in
487 * stolen memory.
488 *
489 * We need to enable/disable FBC on a global basis.
490 */
491void intel_update_fbc(struct drm_device *dev)
492{
493 struct drm_i915_private *dev_priv = dev->dev_private;
494 struct drm_crtc *crtc = NULL, *tmp_crtc;
495 struct intel_crtc *intel_crtc;
496 struct drm_framebuffer *fb;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300497 struct drm_i915_gem_object *obj;
Ville Syrjäläef644fd2013-09-04 18:25:21 +0300498 const struct drm_display_mode *adjusted_mode;
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300499 unsigned int max_width, max_height;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300500
Daniel Vetter3a77c4c2014-01-10 08:50:12 +0100501 if (!HAS_FBC(dev)) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100502 set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300503 return;
Chris Wilson29ebf902013-07-27 17:23:55 +0100504 }
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300505
Jani Nikulad330a952014-01-21 11:24:25 +0200506 if (!i915.powersave) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100507 if (set_no_fbc_reason(dev_priv, FBC_MODULE_PARAM))
508 DRM_DEBUG_KMS("fbc disabled per module param\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300509 return;
Chris Wilson29ebf902013-07-27 17:23:55 +0100510 }
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300511
512 /*
513 * If FBC is already on, we just have to verify that we can
514 * keep it that way...
515 * Need to disable if:
516 * - more than one pipe is active
517 * - changing FBC params (stride, fence, mode)
518 * - new fb is too large to fit in compressed buffer
519 * - going to an unsupported config (interlace, pixel multiply, etc.)
520 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +0100521 for_each_crtc(dev, tmp_crtc) {
Chris Wilson3490ea52013-01-07 10:11:40 +0000522 if (intel_crtc_active(tmp_crtc) &&
Ville Syrjälä4c445e02013-10-09 17:24:58 +0300523 to_intel_crtc(tmp_crtc)->primary_enabled) {
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300524 if (crtc) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100525 if (set_no_fbc_reason(dev_priv, FBC_MULTIPLE_PIPES))
526 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300527 goto out_disable;
528 }
529 crtc = tmp_crtc;
530 }
531 }
532
Matt Roperf4510a22014-04-01 15:22:40 -0700533 if (!crtc || crtc->primary->fb == NULL) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100534 if (set_no_fbc_reason(dev_priv, FBC_NO_OUTPUT))
535 DRM_DEBUG_KMS("no output, disabling\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300536 goto out_disable;
537 }
538
539 intel_crtc = to_intel_crtc(crtc);
Matt Roperf4510a22014-04-01 15:22:40 -0700540 fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -0700541 obj = intel_fb_obj(fb);
Ville Syrjäläef644fd2013-09-04 18:25:21 +0300542 adjusted_mode = &intel_crtc->config.adjusted_mode;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300543
Chris Wilson03689202014-06-06 10:37:11 +0100544 if (i915.enable_fbc < 0) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100545 if (set_no_fbc_reason(dev_priv, FBC_CHIP_DEFAULT))
546 DRM_DEBUG_KMS("disabled per chip default\n");
Damien Lespiau8a5729a2013-06-24 16:22:02 +0100547 goto out_disable;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300548 }
Jani Nikulad330a952014-01-21 11:24:25 +0200549 if (!i915.enable_fbc) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100550 if (set_no_fbc_reason(dev_priv, FBC_MODULE_PARAM))
551 DRM_DEBUG_KMS("fbc disabled per module param\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300552 goto out_disable;
553 }
Ville Syrjäläef644fd2013-09-04 18:25:21 +0300554 if ((adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) ||
555 (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100556 if (set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED_MODE))
557 DRM_DEBUG_KMS("mode incompatible with compression, "
558 "disabling\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300559 goto out_disable;
560 }
Paulo Zanonif85da862013-06-04 16:53:39 -0300561
Daisy Sun032843a2014-06-16 15:48:18 -0700562 if (INTEL_INFO(dev)->gen >= 8 || IS_HASWELL(dev)) {
563 max_width = 4096;
564 max_height = 4096;
565 } else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300566 max_width = 4096;
567 max_height = 2048;
Paulo Zanonif85da862013-06-04 16:53:39 -0300568 } else {
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300569 max_width = 2048;
570 max_height = 1536;
Paulo Zanonif85da862013-06-04 16:53:39 -0300571 }
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300572 if (intel_crtc->config.pipe_src_w > max_width ||
573 intel_crtc->config.pipe_src_h > max_height) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100574 if (set_no_fbc_reason(dev_priv, FBC_MODE_TOO_LARGE))
575 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300576 goto out_disable;
577 }
Ben Widawsky8f94d242014-02-20 16:01:20 -0800578 if ((INTEL_INFO(dev)->gen < 4 || HAS_DDI(dev)) &&
Ville Syrjäläc5a44aa2013-11-28 17:29:58 +0200579 intel_crtc->plane != PLANE_A) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100580 if (set_no_fbc_reason(dev_priv, FBC_BAD_PLANE))
Ville Syrjäläc5a44aa2013-11-28 17:29:58 +0200581 DRM_DEBUG_KMS("plane not A, disabling compression\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300582 goto out_disable;
583 }
584
585 /* The use of a CPU fence is mandatory in order to detect writes
586 * by the CPU to the scanout and trigger updates to the FBC.
587 */
588 if (obj->tiling_mode != I915_TILING_X ||
589 obj->fence_reg == I915_FENCE_REG_NONE) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100590 if (set_no_fbc_reason(dev_priv, FBC_NOT_TILED))
591 DRM_DEBUG_KMS("framebuffer not tiled or fenced, disabling compression\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300592 goto out_disable;
593 }
Sonika Jindal48404c12014-08-22 14:06:04 +0530594 if (INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
595 to_intel_plane(crtc->primary)->rotation != BIT(DRM_ROTATE_0)) {
596 if (set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED_MODE))
597 DRM_DEBUG_KMS("Rotation unsupported, disabling\n");
598 goto out_disable;
599 }
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300600
601 /* If the kernel debugger is active, always disable compression */
602 if (in_dbg_master())
603 goto out_disable;
604
Matt Roper2ff8fde2014-07-08 07:50:07 -0700605 if (i915_gem_stolen_setup_compression(dev, obj->base.size,
Ben Widawsky5e59f712014-06-30 10:41:24 -0700606 drm_format_plane_cpp(fb->pixel_format, 0))) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100607 if (set_no_fbc_reason(dev_priv, FBC_STOLEN_TOO_SMALL))
608 DRM_DEBUG_KMS("framebuffer too large, disabling compression\n");
Chris Wilson11be49e2012-11-15 11:32:20 +0000609 goto out_disable;
610 }
611
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300612 /* If the scanout has not changed, don't modify the FBC settings.
613 * Note that we make the fundamental assumption that the fb->obj
614 * cannot be unpinned (and have its GTT offset and fence revoked)
615 * without first being decoupled from the scanout and FBC disabled.
616 */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700617 if (dev_priv->fbc.plane == intel_crtc->plane &&
618 dev_priv->fbc.fb_id == fb->base.id &&
619 dev_priv->fbc.y == crtc->y)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300620 return;
621
622 if (intel_fbc_enabled(dev)) {
623 /* We update FBC along two paths, after changing fb/crtc
624 * configuration (modeswitching) and after page-flipping
625 * finishes. For the latter, we know that not only did
626 * we disable the FBC at the start of the page-flip
627 * sequence, but also more than one vblank has passed.
628 *
629 * For the former case of modeswitching, it is possible
630 * to switch between two FBC valid configurations
631 * instantaneously so we do need to disable the FBC
632 * before we can modify its control registers. We also
633 * have to wait for the next vblank for that to take
634 * effect. However, since we delay enabling FBC we can
635 * assume that a vblank has passed since disabling and
636 * that we can safely alter the registers in the deferred
637 * callback.
638 *
639 * In the scenario that we go from a valid to invalid
640 * and then back to valid FBC configuration we have
641 * no strict enforcement that a vblank occurred since
642 * disabling the FBC. However, along all current pipe
643 * disabling paths we do need to wait for a vblank at
644 * some point. And we wait before enabling FBC anyway.
645 */
646 DRM_DEBUG_KMS("disabling active FBC for update\n");
647 intel_disable_fbc(dev);
648 }
649
Ville Syrjälä993495a2013-12-12 17:27:40 +0200650 intel_enable_fbc(crtc);
Chris Wilson29ebf902013-07-27 17:23:55 +0100651 dev_priv->fbc.no_fbc_reason = FBC_OK;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300652 return;
653
654out_disable:
655 /* Multiple disables should be harmless */
656 if (intel_fbc_enabled(dev)) {
657 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
658 intel_disable_fbc(dev);
659 }
Chris Wilson11be49e2012-11-15 11:32:20 +0000660 i915_gem_stolen_cleanup_compression(dev);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300661}
662
Daniel Vetterc921aba2012-04-26 23:28:17 +0200663static void i915_pineview_get_mem_freq(struct drm_device *dev)
664{
Jani Nikula50227e12014-03-31 14:27:21 +0300665 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200666 u32 tmp;
667
668 tmp = I915_READ(CLKCFG);
669
670 switch (tmp & CLKCFG_FSB_MASK) {
671 case CLKCFG_FSB_533:
672 dev_priv->fsb_freq = 533; /* 133*4 */
673 break;
674 case CLKCFG_FSB_800:
675 dev_priv->fsb_freq = 800; /* 200*4 */
676 break;
677 case CLKCFG_FSB_667:
678 dev_priv->fsb_freq = 667; /* 167*4 */
679 break;
680 case CLKCFG_FSB_400:
681 dev_priv->fsb_freq = 400; /* 100*4 */
682 break;
683 }
684
685 switch (tmp & CLKCFG_MEM_MASK) {
686 case CLKCFG_MEM_533:
687 dev_priv->mem_freq = 533;
688 break;
689 case CLKCFG_MEM_667:
690 dev_priv->mem_freq = 667;
691 break;
692 case CLKCFG_MEM_800:
693 dev_priv->mem_freq = 800;
694 break;
695 }
696
697 /* detect pineview DDR3 setting */
698 tmp = I915_READ(CSHRDDR3CTL);
699 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
700}
701
702static void i915_ironlake_get_mem_freq(struct drm_device *dev)
703{
Jani Nikula50227e12014-03-31 14:27:21 +0300704 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200705 u16 ddrpll, csipll;
706
707 ddrpll = I915_READ16(DDRMPLL1);
708 csipll = I915_READ16(CSIPLL0);
709
710 switch (ddrpll & 0xff) {
711 case 0xc:
712 dev_priv->mem_freq = 800;
713 break;
714 case 0x10:
715 dev_priv->mem_freq = 1066;
716 break;
717 case 0x14:
718 dev_priv->mem_freq = 1333;
719 break;
720 case 0x18:
721 dev_priv->mem_freq = 1600;
722 break;
723 default:
724 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
725 ddrpll & 0xff);
726 dev_priv->mem_freq = 0;
727 break;
728 }
729
Daniel Vetter20e4d402012-08-08 23:35:39 +0200730 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200731
732 switch (csipll & 0x3ff) {
733 case 0x00c:
734 dev_priv->fsb_freq = 3200;
735 break;
736 case 0x00e:
737 dev_priv->fsb_freq = 3733;
738 break;
739 case 0x010:
740 dev_priv->fsb_freq = 4266;
741 break;
742 case 0x012:
743 dev_priv->fsb_freq = 4800;
744 break;
745 case 0x014:
746 dev_priv->fsb_freq = 5333;
747 break;
748 case 0x016:
749 dev_priv->fsb_freq = 5866;
750 break;
751 case 0x018:
752 dev_priv->fsb_freq = 6400;
753 break;
754 default:
755 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
756 csipll & 0x3ff);
757 dev_priv->fsb_freq = 0;
758 break;
759 }
760
761 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200762 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200763 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200764 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200765 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200766 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200767 }
768}
769
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300770static const struct cxsr_latency cxsr_latency_table[] = {
771 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
772 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
773 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
774 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
775 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
776
777 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
778 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
779 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
780 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
781 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
782
783 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
784 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
785 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
786 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
787 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
788
789 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
790 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
791 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
792 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
793 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
794
795 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
796 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
797 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
798 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
799 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
800
801 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
802 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
803 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
804 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
805 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
806};
807
Daniel Vetter63c62272012-04-21 23:17:55 +0200808static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300809 int is_ddr3,
810 int fsb,
811 int mem)
812{
813 const struct cxsr_latency *latency;
814 int i;
815
816 if (fsb == 0 || mem == 0)
817 return NULL;
818
819 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
820 latency = &cxsr_latency_table[i];
821 if (is_desktop == latency->is_desktop &&
822 is_ddr3 == latency->is_ddr3 &&
823 fsb == latency->fsb_freq && mem == latency->mem_freq)
824 return latency;
825 }
826
827 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
828
829 return NULL;
830}
831
Imre Deak5209b1f2014-07-01 12:36:17 +0300832void intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300833{
Imre Deak5209b1f2014-07-01 12:36:17 +0300834 struct drm_device *dev = dev_priv->dev;
835 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300836
Imre Deak5209b1f2014-07-01 12:36:17 +0300837 if (IS_VALLEYVIEW(dev)) {
838 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
839 } else if (IS_G4X(dev) || IS_CRESTLINE(dev)) {
840 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
841 } else if (IS_PINEVIEW(dev)) {
842 val = I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN;
843 val |= enable ? PINEVIEW_SELF_REFRESH_EN : 0;
844 I915_WRITE(DSPFW3, val);
845 } else if (IS_I945G(dev) || IS_I945GM(dev)) {
846 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
847 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
848 I915_WRITE(FW_BLC_SELF, val);
849 } else if (IS_I915GM(dev)) {
850 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
851 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
852 I915_WRITE(INSTPM, val);
853 } else {
854 return;
855 }
856
857 DRM_DEBUG_KMS("memory self-refresh is %s\n",
858 enable ? "enabled" : "disabled");
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300859}
860
861/*
862 * Latency for FIFO fetches is dependent on several factors:
863 * - memory configuration (speed, channels)
864 * - chipset
865 * - current MCH state
866 * It can be fairly high in some situations, so here we assume a fairly
867 * pessimal value. It's a tradeoff between extra memory fetches (if we
868 * set this value too high, the FIFO will fetch frequently to stay full)
869 * and power consumption (set it too low to save power and we might see
870 * FIFO underruns and display "flicker").
871 *
872 * A value of 5us seems to be a good balance; safe for very low end
873 * platforms but not overly aggressive on lower latency configs.
874 */
875static const int latency_ns = 5000;
876
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300877static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300878{
879 struct drm_i915_private *dev_priv = dev->dev_private;
880 uint32_t dsparb = I915_READ(DSPARB);
881 int size;
882
883 size = dsparb & 0x7f;
884 if (plane)
885 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
886
887 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
888 plane ? "B" : "A", size);
889
890 return size;
891}
892
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200893static int i830_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300894{
895 struct drm_i915_private *dev_priv = dev->dev_private;
896 uint32_t dsparb = I915_READ(DSPARB);
897 int size;
898
899 size = dsparb & 0x1ff;
900 if (plane)
901 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
902 size >>= 1; /* Convert to cachelines */
903
904 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
905 plane ? "B" : "A", size);
906
907 return size;
908}
909
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300910static int i845_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300911{
912 struct drm_i915_private *dev_priv = dev->dev_private;
913 uint32_t dsparb = I915_READ(DSPARB);
914 int size;
915
916 size = dsparb & 0x7f;
917 size >>= 2; /* Convert to cachelines */
918
919 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
920 plane ? "B" : "A",
921 size);
922
923 return size;
924}
925
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300926/* Pineview has different values for various configs */
927static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300928 .fifo_size = PINEVIEW_DISPLAY_FIFO,
929 .max_wm = PINEVIEW_MAX_WM,
930 .default_wm = PINEVIEW_DFT_WM,
931 .guard_size = PINEVIEW_GUARD_WM,
932 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300933};
934static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300935 .fifo_size = PINEVIEW_DISPLAY_FIFO,
936 .max_wm = PINEVIEW_MAX_WM,
937 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
938 .guard_size = PINEVIEW_GUARD_WM,
939 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300940};
941static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300942 .fifo_size = PINEVIEW_CURSOR_FIFO,
943 .max_wm = PINEVIEW_CURSOR_MAX_WM,
944 .default_wm = PINEVIEW_CURSOR_DFT_WM,
945 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
946 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300947};
948static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300949 .fifo_size = PINEVIEW_CURSOR_FIFO,
950 .max_wm = PINEVIEW_CURSOR_MAX_WM,
951 .default_wm = PINEVIEW_CURSOR_DFT_WM,
952 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
953 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300954};
955static const struct intel_watermark_params g4x_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300956 .fifo_size = G4X_FIFO_SIZE,
957 .max_wm = G4X_MAX_WM,
958 .default_wm = G4X_MAX_WM,
959 .guard_size = 2,
960 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300961};
962static const struct intel_watermark_params g4x_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300963 .fifo_size = I965_CURSOR_FIFO,
964 .max_wm = I965_CURSOR_MAX_WM,
965 .default_wm = I965_CURSOR_DFT_WM,
966 .guard_size = 2,
967 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300968};
969static const struct intel_watermark_params valleyview_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300970 .fifo_size = VALLEYVIEW_FIFO_SIZE,
971 .max_wm = VALLEYVIEW_MAX_WM,
972 .default_wm = VALLEYVIEW_MAX_WM,
973 .guard_size = 2,
974 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300975};
976static const struct intel_watermark_params valleyview_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300977 .fifo_size = I965_CURSOR_FIFO,
978 .max_wm = VALLEYVIEW_CURSOR_MAX_WM,
979 .default_wm = I965_CURSOR_DFT_WM,
980 .guard_size = 2,
981 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300982};
983static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300984 .fifo_size = I965_CURSOR_FIFO,
985 .max_wm = I965_CURSOR_MAX_WM,
986 .default_wm = I965_CURSOR_DFT_WM,
987 .guard_size = 2,
988 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300989};
990static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300991 .fifo_size = I945_FIFO_SIZE,
992 .max_wm = I915_MAX_WM,
993 .default_wm = 1,
994 .guard_size = 2,
995 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300996};
997static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300998 .fifo_size = I915_FIFO_SIZE,
999 .max_wm = I915_MAX_WM,
1000 .default_wm = 1,
1001 .guard_size = 2,
1002 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001003};
Ville Syrjälä9d539102014-08-15 01:21:53 +03001004static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +03001005 .fifo_size = I855GM_FIFO_SIZE,
1006 .max_wm = I915_MAX_WM,
1007 .default_wm = 1,
1008 .guard_size = 2,
1009 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001010};
Ville Syrjälä9d539102014-08-15 01:21:53 +03001011static const struct intel_watermark_params i830_bc_wm_info = {
1012 .fifo_size = I855GM_FIFO_SIZE,
1013 .max_wm = I915_MAX_WM/2,
1014 .default_wm = 1,
1015 .guard_size = 2,
1016 .cacheline_size = I830_FIFO_LINE_SIZE,
1017};
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001018static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +03001019 .fifo_size = I830_FIFO_SIZE,
1020 .max_wm = I915_MAX_WM,
1021 .default_wm = 1,
1022 .guard_size = 2,
1023 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001024};
1025
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001026/**
1027 * intel_calculate_wm - calculate watermark level
1028 * @clock_in_khz: pixel clock
1029 * @wm: chip FIFO params
1030 * @pixel_size: display pixel size
1031 * @latency_ns: memory latency for the platform
1032 *
1033 * Calculate the watermark level (the level at which the display plane will
1034 * start fetching from memory again). Each chip has a different display
1035 * FIFO size and allocation, so the caller needs to figure that out and pass
1036 * in the correct intel_watermark_params structure.
1037 *
1038 * As the pixel clock runs, the FIFO will be drained at a rate that depends
1039 * on the pixel size. When it reaches the watermark level, it'll start
1040 * fetching FIFO line sized based chunks from memory until the FIFO fills
1041 * past the watermark point. If the FIFO drains completely, a FIFO underrun
1042 * will occur, and a display engine hang could result.
1043 */
1044static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
1045 const struct intel_watermark_params *wm,
1046 int fifo_size,
1047 int pixel_size,
1048 unsigned long latency_ns)
1049{
1050 long entries_required, wm_size;
1051
1052 /*
1053 * Note: we need to make sure we don't overflow for various clock &
1054 * latency values.
1055 * clocks go from a few thousand to several hundred thousand.
1056 * latency is usually a few thousand
1057 */
1058 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
1059 1000;
1060 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
1061
1062 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
1063
1064 wm_size = fifo_size - (entries_required + wm->guard_size);
1065
1066 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
1067
1068 /* Don't promote wm_size to unsigned... */
1069 if (wm_size > (long)wm->max_wm)
1070 wm_size = wm->max_wm;
1071 if (wm_size <= 0)
1072 wm_size = wm->default_wm;
1073 return wm_size;
1074}
1075
1076static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
1077{
1078 struct drm_crtc *crtc, *enabled = NULL;
1079
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01001080 for_each_crtc(dev, crtc) {
Chris Wilson3490ea52013-01-07 10:11:40 +00001081 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001082 if (enabled)
1083 return NULL;
1084 enabled = crtc;
1085 }
1086 }
1087
1088 return enabled;
1089}
1090
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001091static void pineview_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001092{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001093 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001094 struct drm_i915_private *dev_priv = dev->dev_private;
1095 struct drm_crtc *crtc;
1096 const struct cxsr_latency *latency;
1097 u32 reg;
1098 unsigned long wm;
1099
1100 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
1101 dev_priv->fsb_freq, dev_priv->mem_freq);
1102 if (!latency) {
1103 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +03001104 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001105 return;
1106 }
1107
1108 crtc = single_enabled_crtc(dev);
1109 if (crtc) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001110 const struct drm_display_mode *adjusted_mode;
Matt Roperf4510a22014-04-01 15:22:40 -07001111 int pixel_size = crtc->primary->fb->bits_per_pixel / 8;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001112 int clock;
1113
1114 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
1115 clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001116
1117 /* Display SR */
1118 wm = intel_calculate_wm(clock, &pineview_display_wm,
1119 pineview_display_wm.fifo_size,
1120 pixel_size, latency->display_sr);
1121 reg = I915_READ(DSPFW1);
1122 reg &= ~DSPFW_SR_MASK;
1123 reg |= wm << DSPFW_SR_SHIFT;
1124 I915_WRITE(DSPFW1, reg);
1125 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
1126
1127 /* cursor SR */
1128 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
1129 pineview_display_wm.fifo_size,
1130 pixel_size, latency->cursor_sr);
1131 reg = I915_READ(DSPFW3);
1132 reg &= ~DSPFW_CURSOR_SR_MASK;
1133 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
1134 I915_WRITE(DSPFW3, reg);
1135
1136 /* Display HPLL off SR */
1137 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
1138 pineview_display_hplloff_wm.fifo_size,
1139 pixel_size, latency->display_hpll_disable);
1140 reg = I915_READ(DSPFW3);
1141 reg &= ~DSPFW_HPLL_SR_MASK;
1142 reg |= wm & DSPFW_HPLL_SR_MASK;
1143 I915_WRITE(DSPFW3, reg);
1144
1145 /* cursor HPLL off SR */
1146 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
1147 pineview_display_hplloff_wm.fifo_size,
1148 pixel_size, latency->cursor_hpll_disable);
1149 reg = I915_READ(DSPFW3);
1150 reg &= ~DSPFW_HPLL_CURSOR_MASK;
1151 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
1152 I915_WRITE(DSPFW3, reg);
1153 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
1154
Imre Deak5209b1f2014-07-01 12:36:17 +03001155 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001156 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +03001157 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001158 }
1159}
1160
1161static bool g4x_compute_wm0(struct drm_device *dev,
1162 int plane,
1163 const struct intel_watermark_params *display,
1164 int display_latency_ns,
1165 const struct intel_watermark_params *cursor,
1166 int cursor_latency_ns,
1167 int *plane_wm,
1168 int *cursor_wm)
1169{
1170 struct drm_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001171 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001172 int htotal, hdisplay, clock, pixel_size;
1173 int line_time_us, line_count;
1174 int entries, tlb_miss;
1175
1176 crtc = intel_get_crtc_for_plane(dev, plane);
Chris Wilson3490ea52013-01-07 10:11:40 +00001177 if (!intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001178 *cursor_wm = cursor->guard_size;
1179 *plane_wm = display->guard_size;
1180 return false;
1181 }
1182
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001183 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001184 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001185 htotal = adjusted_mode->crtc_htotal;
Ville Syrjälä37327ab2013-09-04 18:25:28 +03001186 hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
Matt Roperf4510a22014-04-01 15:22:40 -07001187 pixel_size = crtc->primary->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001188
1189 /* Use the small buffer method to calculate plane watermark */
1190 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
1191 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
1192 if (tlb_miss > 0)
1193 entries += tlb_miss;
1194 entries = DIV_ROUND_UP(entries, display->cacheline_size);
1195 *plane_wm = entries + display->guard_size;
1196 if (*plane_wm > (int)display->max_wm)
1197 *plane_wm = display->max_wm;
1198
1199 /* Use the large buffer method to calculate cursor watermark */
Ville Syrjälä922044c2014-02-14 14:18:57 +02001200 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001201 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
Chris Wilson7bb836d2014-03-26 12:38:14 +00001202 entries = line_count * to_intel_crtc(crtc)->cursor_width * pixel_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001203 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
1204 if (tlb_miss > 0)
1205 entries += tlb_miss;
1206 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
1207 *cursor_wm = entries + cursor->guard_size;
1208 if (*cursor_wm > (int)cursor->max_wm)
1209 *cursor_wm = (int)cursor->max_wm;
1210
1211 return true;
1212}
1213
1214/*
1215 * Check the wm result.
1216 *
1217 * If any calculated watermark values is larger than the maximum value that
1218 * can be programmed into the associated watermark register, that watermark
1219 * must be disabled.
1220 */
1221static bool g4x_check_srwm(struct drm_device *dev,
1222 int display_wm, int cursor_wm,
1223 const struct intel_watermark_params *display,
1224 const struct intel_watermark_params *cursor)
1225{
1226 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
1227 display_wm, cursor_wm);
1228
1229 if (display_wm > display->max_wm) {
1230 DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
1231 display_wm, display->max_wm);
1232 return false;
1233 }
1234
1235 if (cursor_wm > cursor->max_wm) {
1236 DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
1237 cursor_wm, cursor->max_wm);
1238 return false;
1239 }
1240
1241 if (!(display_wm || cursor_wm)) {
1242 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
1243 return false;
1244 }
1245
1246 return true;
1247}
1248
1249static bool g4x_compute_srwm(struct drm_device *dev,
1250 int plane,
1251 int latency_ns,
1252 const struct intel_watermark_params *display,
1253 const struct intel_watermark_params *cursor,
1254 int *display_wm, int *cursor_wm)
1255{
1256 struct drm_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001257 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001258 int hdisplay, htotal, pixel_size, clock;
1259 unsigned long line_time_us;
1260 int line_count, line_size;
1261 int small, large;
1262 int entries;
1263
1264 if (!latency_ns) {
1265 *display_wm = *cursor_wm = 0;
1266 return false;
1267 }
1268
1269 crtc = intel_get_crtc_for_plane(dev, plane);
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001270 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001271 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001272 htotal = adjusted_mode->crtc_htotal;
Ville Syrjälä37327ab2013-09-04 18:25:28 +03001273 hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
Matt Roperf4510a22014-04-01 15:22:40 -07001274 pixel_size = crtc->primary->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001275
Ville Syrjälä922044c2014-02-14 14:18:57 +02001276 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001277 line_count = (latency_ns / line_time_us + 1000) / 1000;
1278 line_size = hdisplay * pixel_size;
1279
1280 /* Use the minimum of the small and large buffer method for primary */
1281 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
1282 large = line_count * line_size;
1283
1284 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
1285 *display_wm = entries + display->guard_size;
1286
1287 /* calculate the self-refresh watermark for display cursor */
Chris Wilson7bb836d2014-03-26 12:38:14 +00001288 entries = line_count * pixel_size * to_intel_crtc(crtc)->cursor_width;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001289 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
1290 *cursor_wm = entries + cursor->guard_size;
1291
1292 return g4x_check_srwm(dev,
1293 *display_wm, *cursor_wm,
1294 display, cursor);
1295}
1296
Gajanan Bhat0948c262014-08-07 01:58:24 +05301297static bool vlv_compute_drain_latency(struct drm_crtc *crtc,
1298 int pixel_size,
1299 int *prec_mult,
1300 int *drain_latency)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001301{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001302 int entries;
Gajanan Bhat0948c262014-08-07 01:58:24 +05301303 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001304
Gajanan Bhat0948c262014-08-07 01:58:24 +05301305 if (WARN(clock == 0, "Pixel clock is zero!\n"))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001306 return false;
1307
Gajanan Bhat0948c262014-08-07 01:58:24 +05301308 if (WARN(pixel_size == 0, "Pixel size is zero!\n"))
1309 return false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001310
Gajanan Bhata398e9c2014-08-05 23:15:54 +05301311 entries = DIV_ROUND_UP(clock, 1000) * pixel_size;
Gajanan Bhat0948c262014-08-07 01:58:24 +05301312 *prec_mult = (entries > 128) ? DRAIN_LATENCY_PRECISION_64 :
1313 DRAIN_LATENCY_PRECISION_32;
1314 *drain_latency = (64 * (*prec_mult) * 4) / entries;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001315
Gajanan Bhata398e9c2014-08-05 23:15:54 +05301316 if (*drain_latency > DRAIN_LATENCY_MASK)
1317 *drain_latency = DRAIN_LATENCY_MASK;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001318
1319 return true;
1320}
1321
1322/*
1323 * Update drain latency registers of memory arbiter
1324 *
1325 * Valleyview SoC has a new memory arbiter and needs drain latency registers
1326 * to be programmed. Each plane has a drain latency multiplier and a drain
1327 * latency value.
1328 */
1329
Gajanan Bhat41aad812014-07-16 18:24:03 +05301330static void vlv_update_drain_latency(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001331{
Gajanan Bhat0948c262014-08-07 01:58:24 +05301332 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1333 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1334 int pixel_size;
1335 int drain_latency;
1336 enum pipe pipe = intel_crtc->pipe;
1337 int plane_prec, prec_mult, plane_dl;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001338
Gajanan Bhat0948c262014-08-07 01:58:24 +05301339 plane_dl = I915_READ(VLV_DDL(pipe)) & ~(DDL_PLANE_PRECISION_64 |
1340 DRAIN_LATENCY_MASK | DDL_CURSOR_PRECISION_64 |
1341 (DRAIN_LATENCY_MASK << DDL_CURSOR_SHIFT));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001342
Gajanan Bhat0948c262014-08-07 01:58:24 +05301343 if (!intel_crtc_active(crtc)) {
1344 I915_WRITE(VLV_DDL(pipe), plane_dl);
1345 return;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001346 }
1347
Gajanan Bhat0948c262014-08-07 01:58:24 +05301348 /* Primary plane Drain Latency */
1349 pixel_size = crtc->primary->fb->bits_per_pixel / 8; /* BPP */
1350 if (vlv_compute_drain_latency(crtc, pixel_size, &prec_mult, &drain_latency)) {
1351 plane_prec = (prec_mult == DRAIN_LATENCY_PRECISION_64) ?
1352 DDL_PLANE_PRECISION_64 :
1353 DDL_PLANE_PRECISION_32;
1354 plane_dl |= plane_prec | drain_latency;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001355 }
Gajanan Bhat0948c262014-08-07 01:58:24 +05301356
1357 /* Cursor Drain Latency
1358 * BPP is always 4 for cursor
1359 */
1360 pixel_size = 4;
1361
1362 /* Program cursor DL only if it is enabled */
1363 if (intel_crtc->cursor_base &&
1364 vlv_compute_drain_latency(crtc, pixel_size, &prec_mult, &drain_latency)) {
1365 plane_prec = (prec_mult == DRAIN_LATENCY_PRECISION_64) ?
1366 DDL_CURSOR_PRECISION_64 :
1367 DDL_CURSOR_PRECISION_32;
1368 plane_dl |= plane_prec | (drain_latency << DDL_CURSOR_SHIFT);
1369 }
1370
1371 I915_WRITE(VLV_DDL(pipe), plane_dl);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001372}
1373
1374#define single_plane_enabled(mask) is_power_of_2(mask)
1375
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001376static void valleyview_update_wm(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001377{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001378 struct drm_device *dev = crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001379 static const int sr_latency_ns = 12000;
1380 struct drm_i915_private *dev_priv = dev->dev_private;
1381 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1382 int plane_sr, cursor_sr;
Chris Wilsonaf6c4572012-12-11 12:01:43 +00001383 int ignore_plane_sr, ignore_cursor_sr;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001384 unsigned int enabled = 0;
Imre Deak98584252014-06-13 14:54:20 +03001385 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001386
Gajanan Bhat41aad812014-07-16 18:24:03 +05301387 vlv_update_drain_latency(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001388
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001389 if (g4x_compute_wm0(dev, PIPE_A,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001390 &valleyview_wm_info, latency_ns,
1391 &valleyview_cursor_wm_info, latency_ns,
1392 &planea_wm, &cursora_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001393 enabled |= 1 << PIPE_A;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001394
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001395 if (g4x_compute_wm0(dev, PIPE_B,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001396 &valleyview_wm_info, latency_ns,
1397 &valleyview_cursor_wm_info, latency_ns,
1398 &planeb_wm, &cursorb_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001399 enabled |= 1 << PIPE_B;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001400
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001401 if (single_plane_enabled(enabled) &&
1402 g4x_compute_srwm(dev, ffs(enabled) - 1,
1403 sr_latency_ns,
1404 &valleyview_wm_info,
1405 &valleyview_cursor_wm_info,
Chris Wilsonaf6c4572012-12-11 12:01:43 +00001406 &plane_sr, &ignore_cursor_sr) &&
1407 g4x_compute_srwm(dev, ffs(enabled) - 1,
1408 2*sr_latency_ns,
1409 &valleyview_wm_info,
1410 &valleyview_cursor_wm_info,
Chris Wilson52bd02d2012-12-07 10:43:24 +00001411 &ignore_plane_sr, &cursor_sr)) {
Imre Deak98584252014-06-13 14:54:20 +03001412 cxsr_enabled = true;
Chris Wilson52bd02d2012-12-07 10:43:24 +00001413 } else {
Imre Deak98584252014-06-13 14:54:20 +03001414 cxsr_enabled = false;
Imre Deak5209b1f2014-07-01 12:36:17 +03001415 intel_set_memory_cxsr(dev_priv, false);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001416 plane_sr = cursor_sr = 0;
1417 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001418
Ville Syrjäläa5043452014-06-28 02:04:18 +03001419 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1420 "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001421 planea_wm, cursora_wm,
1422 planeb_wm, cursorb_wm,
1423 plane_sr, cursor_sr);
1424
1425 I915_WRITE(DSPFW1,
1426 (plane_sr << DSPFW_SR_SHIFT) |
1427 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
1428 (planeb_wm << DSPFW_PLANEB_SHIFT) |
Ville Syrjälä0a560672014-06-11 16:51:18 +03001429 (planea_wm << DSPFW_PLANEA_SHIFT));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001430 I915_WRITE(DSPFW2,
Chris Wilson8c919b22012-12-04 16:33:19 +00001431 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001432 (cursora_wm << DSPFW_CURSORA_SHIFT));
1433 I915_WRITE(DSPFW3,
Chris Wilson8c919b22012-12-04 16:33:19 +00001434 (I915_READ(DSPFW3) & ~DSPFW_CURSOR_SR_MASK) |
1435 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Imre Deak98584252014-06-13 14:54:20 +03001436
1437 if (cxsr_enabled)
1438 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001439}
1440
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03001441static void cherryview_update_wm(struct drm_crtc *crtc)
1442{
1443 struct drm_device *dev = crtc->dev;
1444 static const int sr_latency_ns = 12000;
1445 struct drm_i915_private *dev_priv = dev->dev_private;
1446 int planea_wm, planeb_wm, planec_wm;
1447 int cursora_wm, cursorb_wm, cursorc_wm;
1448 int plane_sr, cursor_sr;
1449 int ignore_plane_sr, ignore_cursor_sr;
1450 unsigned int enabled = 0;
1451 bool cxsr_enabled;
1452
1453 vlv_update_drain_latency(crtc);
1454
1455 if (g4x_compute_wm0(dev, PIPE_A,
1456 &valleyview_wm_info, latency_ns,
1457 &valleyview_cursor_wm_info, latency_ns,
1458 &planea_wm, &cursora_wm))
1459 enabled |= 1 << PIPE_A;
1460
1461 if (g4x_compute_wm0(dev, PIPE_B,
1462 &valleyview_wm_info, latency_ns,
1463 &valleyview_cursor_wm_info, latency_ns,
1464 &planeb_wm, &cursorb_wm))
1465 enabled |= 1 << PIPE_B;
1466
1467 if (g4x_compute_wm0(dev, PIPE_C,
1468 &valleyview_wm_info, latency_ns,
1469 &valleyview_cursor_wm_info, latency_ns,
1470 &planec_wm, &cursorc_wm))
1471 enabled |= 1 << PIPE_C;
1472
1473 if (single_plane_enabled(enabled) &&
1474 g4x_compute_srwm(dev, ffs(enabled) - 1,
1475 sr_latency_ns,
1476 &valleyview_wm_info,
1477 &valleyview_cursor_wm_info,
1478 &plane_sr, &ignore_cursor_sr) &&
1479 g4x_compute_srwm(dev, ffs(enabled) - 1,
1480 2*sr_latency_ns,
1481 &valleyview_wm_info,
1482 &valleyview_cursor_wm_info,
1483 &ignore_plane_sr, &cursor_sr)) {
1484 cxsr_enabled = true;
1485 } else {
1486 cxsr_enabled = false;
1487 intel_set_memory_cxsr(dev_priv, false);
1488 plane_sr = cursor_sr = 0;
1489 }
1490
1491 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1492 "B: plane=%d, cursor=%d, C: plane=%d, cursor=%d, "
1493 "SR: plane=%d, cursor=%d\n",
1494 planea_wm, cursora_wm,
1495 planeb_wm, cursorb_wm,
1496 planec_wm, cursorc_wm,
1497 plane_sr, cursor_sr);
1498
1499 I915_WRITE(DSPFW1,
1500 (plane_sr << DSPFW_SR_SHIFT) |
1501 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
1502 (planeb_wm << DSPFW_PLANEB_SHIFT) |
1503 (planea_wm << DSPFW_PLANEA_SHIFT));
1504 I915_WRITE(DSPFW2,
1505 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
1506 (cursora_wm << DSPFW_CURSORA_SHIFT));
1507 I915_WRITE(DSPFW3,
1508 (I915_READ(DSPFW3) & ~DSPFW_CURSOR_SR_MASK) |
1509 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
1510 I915_WRITE(DSPFW9_CHV,
1511 (I915_READ(DSPFW9_CHV) & ~(DSPFW_PLANEC_MASK |
1512 DSPFW_CURSORC_MASK)) |
1513 (planec_wm << DSPFW_PLANEC_SHIFT) |
1514 (cursorc_wm << DSPFW_CURSORC_SHIFT));
1515
1516 if (cxsr_enabled)
1517 intel_set_memory_cxsr(dev_priv, true);
1518}
1519
Gajanan Bhat01e184c2014-08-07 17:03:30 +05301520static void valleyview_update_sprite_wm(struct drm_plane *plane,
1521 struct drm_crtc *crtc,
1522 uint32_t sprite_width,
1523 uint32_t sprite_height,
1524 int pixel_size,
1525 bool enabled, bool scaled)
1526{
1527 struct drm_device *dev = crtc->dev;
1528 struct drm_i915_private *dev_priv = dev->dev_private;
1529 int pipe = to_intel_plane(plane)->pipe;
1530 int sprite = to_intel_plane(plane)->plane;
1531 int drain_latency;
1532 int plane_prec;
1533 int sprite_dl;
1534 int prec_mult;
1535
1536 sprite_dl = I915_READ(VLV_DDL(pipe)) & ~(DDL_SPRITE_PRECISION_64(sprite) |
1537 (DRAIN_LATENCY_MASK << DDL_SPRITE_SHIFT(sprite)));
1538
1539 if (enabled && vlv_compute_drain_latency(crtc, pixel_size, &prec_mult,
1540 &drain_latency)) {
1541 plane_prec = (prec_mult == DRAIN_LATENCY_PRECISION_64) ?
1542 DDL_SPRITE_PRECISION_64(sprite) :
1543 DDL_SPRITE_PRECISION_32(sprite);
1544 sprite_dl |= plane_prec |
1545 (drain_latency << DDL_SPRITE_SHIFT(sprite));
1546 }
1547
1548 I915_WRITE(VLV_DDL(pipe), sprite_dl);
1549}
1550
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001551static void g4x_update_wm(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001552{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001553 struct drm_device *dev = crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001554 static const int sr_latency_ns = 12000;
1555 struct drm_i915_private *dev_priv = dev->dev_private;
1556 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1557 int plane_sr, cursor_sr;
1558 unsigned int enabled = 0;
Imre Deak98584252014-06-13 14:54:20 +03001559 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001560
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001561 if (g4x_compute_wm0(dev, PIPE_A,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001562 &g4x_wm_info, latency_ns,
1563 &g4x_cursor_wm_info, latency_ns,
1564 &planea_wm, &cursora_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001565 enabled |= 1 << PIPE_A;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001566
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001567 if (g4x_compute_wm0(dev, PIPE_B,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001568 &g4x_wm_info, latency_ns,
1569 &g4x_cursor_wm_info, latency_ns,
1570 &planeb_wm, &cursorb_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001571 enabled |= 1 << PIPE_B;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001572
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001573 if (single_plane_enabled(enabled) &&
1574 g4x_compute_srwm(dev, ffs(enabled) - 1,
1575 sr_latency_ns,
1576 &g4x_wm_info,
1577 &g4x_cursor_wm_info,
Chris Wilson52bd02d2012-12-07 10:43:24 +00001578 &plane_sr, &cursor_sr)) {
Imre Deak98584252014-06-13 14:54:20 +03001579 cxsr_enabled = true;
Chris Wilson52bd02d2012-12-07 10:43:24 +00001580 } else {
Imre Deak98584252014-06-13 14:54:20 +03001581 cxsr_enabled = false;
Imre Deak5209b1f2014-07-01 12:36:17 +03001582 intel_set_memory_cxsr(dev_priv, false);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001583 plane_sr = cursor_sr = 0;
1584 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001585
Ville Syrjäläa5043452014-06-28 02:04:18 +03001586 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1587 "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001588 planea_wm, cursora_wm,
1589 planeb_wm, cursorb_wm,
1590 plane_sr, cursor_sr);
1591
1592 I915_WRITE(DSPFW1,
1593 (plane_sr << DSPFW_SR_SHIFT) |
1594 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
1595 (planeb_wm << DSPFW_PLANEB_SHIFT) |
Ville Syrjälä0a560672014-06-11 16:51:18 +03001596 (planea_wm << DSPFW_PLANEA_SHIFT));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001597 I915_WRITE(DSPFW2,
Chris Wilson8c919b22012-12-04 16:33:19 +00001598 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001599 (cursora_wm << DSPFW_CURSORA_SHIFT));
1600 /* HPLL off in SR has some issues on G4x... disable it */
1601 I915_WRITE(DSPFW3,
Chris Wilson8c919b22012-12-04 16:33:19 +00001602 (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001603 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Imre Deak98584252014-06-13 14:54:20 +03001604
1605 if (cxsr_enabled)
1606 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001607}
1608
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001609static void i965_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001610{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001611 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001612 struct drm_i915_private *dev_priv = dev->dev_private;
1613 struct drm_crtc *crtc;
1614 int srwm = 1;
1615 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03001616 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001617
1618 /* Calc sr entries for one plane configs */
1619 crtc = single_enabled_crtc(dev);
1620 if (crtc) {
1621 /* self-refresh has much higher latency */
1622 static const int sr_latency_ns = 12000;
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001623 const struct drm_display_mode *adjusted_mode =
1624 &to_intel_crtc(crtc)->config.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001625 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001626 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjälä37327ab2013-09-04 18:25:28 +03001627 int hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
Matt Roperf4510a22014-04-01 15:22:40 -07001628 int pixel_size = crtc->primary->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001629 unsigned long line_time_us;
1630 int entries;
1631
Ville Syrjälä922044c2014-02-14 14:18:57 +02001632 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001633
1634 /* Use ns/us then divide to preserve precision */
1635 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
1636 pixel_size * hdisplay;
1637 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
1638 srwm = I965_FIFO_SIZE - entries;
1639 if (srwm < 0)
1640 srwm = 1;
1641 srwm &= 0x1ff;
1642 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
1643 entries, srwm);
1644
1645 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson7bb836d2014-03-26 12:38:14 +00001646 pixel_size * to_intel_crtc(crtc)->cursor_width;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001647 entries = DIV_ROUND_UP(entries,
1648 i965_cursor_wm_info.cacheline_size);
1649 cursor_sr = i965_cursor_wm_info.fifo_size -
1650 (entries + i965_cursor_wm_info.guard_size);
1651
1652 if (cursor_sr > i965_cursor_wm_info.max_wm)
1653 cursor_sr = i965_cursor_wm_info.max_wm;
1654
1655 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
1656 "cursor %d\n", srwm, cursor_sr);
1657
Imre Deak98584252014-06-13 14:54:20 +03001658 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001659 } else {
Imre Deak98584252014-06-13 14:54:20 +03001660 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001661 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03001662 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001663 }
1664
1665 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
1666 srwm);
1667
1668 /* 965 has limitations... */
1669 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) |
Ville Syrjälä0a560672014-06-11 16:51:18 +03001670 (8 << DSPFW_CURSORB_SHIFT) |
1671 (8 << DSPFW_PLANEB_SHIFT) |
1672 (8 << DSPFW_PLANEA_SHIFT));
1673 I915_WRITE(DSPFW2, (8 << DSPFW_CURSORA_SHIFT) |
1674 (8 << DSPFW_PLANEC_SHIFT_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001675 /* update cursor SR watermark */
1676 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Imre Deak98584252014-06-13 14:54:20 +03001677
1678 if (cxsr_enabled)
1679 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001680}
1681
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001682static void i9xx_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001683{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001684 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001685 struct drm_i915_private *dev_priv = dev->dev_private;
1686 const struct intel_watermark_params *wm_info;
1687 uint32_t fwater_lo;
1688 uint32_t fwater_hi;
1689 int cwm, srwm = 1;
1690 int fifo_size;
1691 int planea_wm, planeb_wm;
1692 struct drm_crtc *crtc, *enabled = NULL;
1693
1694 if (IS_I945GM(dev))
1695 wm_info = &i945_wm_info;
1696 else if (!IS_GEN2(dev))
1697 wm_info = &i915_wm_info;
1698 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03001699 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001700
1701 fifo_size = dev_priv->display.get_fifo_size(dev, 0);
1702 crtc = intel_get_crtc_for_plane(dev, 0);
Chris Wilson3490ea52013-01-07 10:11:40 +00001703 if (intel_crtc_active(crtc)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001704 const struct drm_display_mode *adjusted_mode;
Matt Roperf4510a22014-04-01 15:22:40 -07001705 int cpp = crtc->primary->fb->bits_per_pixel / 8;
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001706 if (IS_GEN2(dev))
1707 cpp = 4;
1708
Damien Lespiau241bfc32013-09-25 16:45:37 +01001709 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
1710 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001711 wm_info, fifo_size, cpp,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001712 latency_ns);
1713 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001714 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001715 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001716 if (planea_wm > (long)wm_info->max_wm)
1717 planea_wm = wm_info->max_wm;
1718 }
1719
1720 if (IS_GEN2(dev))
1721 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001722
1723 fifo_size = dev_priv->display.get_fifo_size(dev, 1);
1724 crtc = intel_get_crtc_for_plane(dev, 1);
Chris Wilson3490ea52013-01-07 10:11:40 +00001725 if (intel_crtc_active(crtc)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001726 const struct drm_display_mode *adjusted_mode;
Matt Roperf4510a22014-04-01 15:22:40 -07001727 int cpp = crtc->primary->fb->bits_per_pixel / 8;
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001728 if (IS_GEN2(dev))
1729 cpp = 4;
1730
Damien Lespiau241bfc32013-09-25 16:45:37 +01001731 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
1732 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001733 wm_info, fifo_size, cpp,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001734 latency_ns);
1735 if (enabled == NULL)
1736 enabled = crtc;
1737 else
1738 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001739 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001740 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001741 if (planeb_wm > (long)wm_info->max_wm)
1742 planeb_wm = wm_info->max_wm;
1743 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001744
1745 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
1746
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001747 if (IS_I915GM(dev) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07001748 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001749
Matt Roper2ff8fde2014-07-08 07:50:07 -07001750 obj = intel_fb_obj(enabled->primary->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001751
1752 /* self-refresh seems busted with untiled */
Matt Roper2ff8fde2014-07-08 07:50:07 -07001753 if (obj->tiling_mode == I915_TILING_NONE)
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001754 enabled = NULL;
1755 }
1756
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001757 /*
1758 * Overlay gets an aggressive default since video jitter is bad.
1759 */
1760 cwm = 2;
1761
1762 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03001763 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001764
1765 /* Calc sr entries for one plane configs */
1766 if (HAS_FW_BLC(dev) && enabled) {
1767 /* self-refresh has much higher latency */
1768 static const int sr_latency_ns = 6000;
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001769 const struct drm_display_mode *adjusted_mode =
1770 &to_intel_crtc(enabled)->config.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001771 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001772 int htotal = adjusted_mode->crtc_htotal;
Daniel Vetterf727b492013-11-20 15:02:10 +01001773 int hdisplay = to_intel_crtc(enabled)->config.pipe_src_w;
Matt Roperf4510a22014-04-01 15:22:40 -07001774 int pixel_size = enabled->primary->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001775 unsigned long line_time_us;
1776 int entries;
1777
Ville Syrjälä922044c2014-02-14 14:18:57 +02001778 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001779
1780 /* Use ns/us then divide to preserve precision */
1781 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
1782 pixel_size * hdisplay;
1783 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
1784 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
1785 srwm = wm_info->fifo_size - entries;
1786 if (srwm < 0)
1787 srwm = 1;
1788
1789 if (IS_I945G(dev) || IS_I945GM(dev))
1790 I915_WRITE(FW_BLC_SELF,
1791 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
1792 else if (IS_I915GM(dev))
1793 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
1794 }
1795
1796 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
1797 planea_wm, planeb_wm, cwm, srwm);
1798
1799 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
1800 fwater_hi = (cwm & 0x1f);
1801
1802 /* Set request length to 8 cachelines per fetch */
1803 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
1804 fwater_hi = fwater_hi | (1 << 8);
1805
1806 I915_WRITE(FW_BLC, fwater_lo);
1807 I915_WRITE(FW_BLC2, fwater_hi);
1808
Imre Deak5209b1f2014-07-01 12:36:17 +03001809 if (enabled)
1810 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001811}
1812
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001813static void i845_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001814{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001815 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001816 struct drm_i915_private *dev_priv = dev->dev_private;
1817 struct drm_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001818 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001819 uint32_t fwater_lo;
1820 int planea_wm;
1821
1822 crtc = single_enabled_crtc(dev);
1823 if (crtc == NULL)
1824 return;
1825
Damien Lespiau241bfc32013-09-25 16:45:37 +01001826 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
1827 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001828 &i845_wm_info,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001829 dev_priv->display.get_fifo_size(dev, 0),
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001830 4, latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001831 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
1832 fwater_lo |= (3<<8) | planea_wm;
1833
1834 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
1835
1836 I915_WRITE(FW_BLC, fwater_lo);
1837}
1838
Ville Syrjälä36587292013-07-05 11:57:16 +03001839static uint32_t ilk_pipe_pixel_rate(struct drm_device *dev,
1840 struct drm_crtc *crtc)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001841{
1842 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01001843 uint32_t pixel_rate;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001844
Damien Lespiau241bfc32013-09-25 16:45:37 +01001845 pixel_rate = intel_crtc->config.adjusted_mode.crtc_clock;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001846
1847 /* We only use IF-ID interlacing. If we ever use PF-ID we'll need to
1848 * adjust the pixel_rate here. */
1849
Chris Wilsonfd4daa92013-08-27 17:04:17 +01001850 if (intel_crtc->config.pch_pfit.enabled) {
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001851 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
Chris Wilsonfd4daa92013-08-27 17:04:17 +01001852 uint32_t pfit_size = intel_crtc->config.pch_pfit.size;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001853
Ville Syrjälä37327ab2013-09-04 18:25:28 +03001854 pipe_w = intel_crtc->config.pipe_src_w;
1855 pipe_h = intel_crtc->config.pipe_src_h;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001856 pfit_w = (pfit_size >> 16) & 0xFFFF;
1857 pfit_h = pfit_size & 0xFFFF;
1858 if (pipe_w < pfit_w)
1859 pipe_w = pfit_w;
1860 if (pipe_h < pfit_h)
1861 pipe_h = pfit_h;
1862
1863 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
1864 pfit_w * pfit_h);
1865 }
1866
1867 return pixel_rate;
1868}
1869
Ville Syrjälä37126462013-08-01 16:18:55 +03001870/* latency must be in 0.1us units. */
Ville Syrjälä23297042013-07-05 11:57:17 +03001871static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t bytes_per_pixel,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001872 uint32_t latency)
1873{
1874 uint64_t ret;
1875
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001876 if (WARN(latency == 0, "Latency value missing\n"))
1877 return UINT_MAX;
1878
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001879 ret = (uint64_t) pixel_rate * bytes_per_pixel * latency;
1880 ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2;
1881
1882 return ret;
1883}
1884
Ville Syrjälä37126462013-08-01 16:18:55 +03001885/* latency must be in 0.1us units. */
Ville Syrjälä23297042013-07-05 11:57:17 +03001886static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001887 uint32_t horiz_pixels, uint8_t bytes_per_pixel,
1888 uint32_t latency)
1889{
1890 uint32_t ret;
1891
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001892 if (WARN(latency == 0, "Latency value missing\n"))
1893 return UINT_MAX;
1894
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001895 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
1896 ret = (ret + 1) * horiz_pixels * bytes_per_pixel;
1897 ret = DIV_ROUND_UP(ret, 64) + 2;
1898 return ret;
1899}
1900
Ville Syrjälä23297042013-07-05 11:57:17 +03001901static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001902 uint8_t bytes_per_pixel)
1903{
1904 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * bytes_per_pixel) + 2;
1905}
1906
Imre Deak820c1982013-12-17 14:46:36 +02001907struct ilk_pipe_wm_parameters {
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001908 bool active;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001909 uint32_t pipe_htotal;
1910 uint32_t pixel_rate;
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001911 struct intel_plane_wm_parameters pri;
1912 struct intel_plane_wm_parameters spr;
1913 struct intel_plane_wm_parameters cur;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001914};
1915
Imre Deak820c1982013-12-17 14:46:36 +02001916struct ilk_wm_maximums {
Paulo Zanonicca32e92013-05-31 11:45:06 -03001917 uint16_t pri;
1918 uint16_t spr;
1919 uint16_t cur;
1920 uint16_t fbc;
1921};
1922
Ville Syrjälä240264f2013-08-07 13:29:12 +03001923/* used in computing the new watermarks state */
1924struct intel_wm_config {
1925 unsigned int num_pipes_active;
1926 bool sprites_enabled;
1927 bool sprites_scaled;
Ville Syrjälä240264f2013-08-07 13:29:12 +03001928};
1929
Ville Syrjälä37126462013-08-01 16:18:55 +03001930/*
1931 * For both WM_PIPE and WM_LP.
1932 * mem_value must be in 0.1us units.
1933 */
Imre Deak820c1982013-12-17 14:46:36 +02001934static uint32_t ilk_compute_pri_wm(const struct ilk_pipe_wm_parameters *params,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001935 uint32_t mem_value,
1936 bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001937{
Paulo Zanonicca32e92013-05-31 11:45:06 -03001938 uint32_t method1, method2;
1939
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001940 if (!params->active || !params->pri.enabled)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001941 return 0;
1942
Ville Syrjälä23297042013-07-05 11:57:17 +03001943 method1 = ilk_wm_method1(params->pixel_rate,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001944 params->pri.bytes_per_pixel,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001945 mem_value);
1946
1947 if (!is_lp)
1948 return method1;
1949
Ville Syrjälä23297042013-07-05 11:57:17 +03001950 method2 = ilk_wm_method2(params->pixel_rate,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001951 params->pipe_htotal,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001952 params->pri.horiz_pixels,
1953 params->pri.bytes_per_pixel,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001954 mem_value);
1955
1956 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001957}
1958
Ville Syrjälä37126462013-08-01 16:18:55 +03001959/*
1960 * For both WM_PIPE and WM_LP.
1961 * mem_value must be in 0.1us units.
1962 */
Imre Deak820c1982013-12-17 14:46:36 +02001963static uint32_t ilk_compute_spr_wm(const struct ilk_pipe_wm_parameters *params,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001964 uint32_t mem_value)
1965{
1966 uint32_t method1, method2;
1967
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001968 if (!params->active || !params->spr.enabled)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001969 return 0;
1970
Ville Syrjälä23297042013-07-05 11:57:17 +03001971 method1 = ilk_wm_method1(params->pixel_rate,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001972 params->spr.bytes_per_pixel,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001973 mem_value);
Ville Syrjälä23297042013-07-05 11:57:17 +03001974 method2 = ilk_wm_method2(params->pixel_rate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001975 params->pipe_htotal,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001976 params->spr.horiz_pixels,
1977 params->spr.bytes_per_pixel,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001978 mem_value);
1979 return min(method1, method2);
1980}
1981
Ville Syrjälä37126462013-08-01 16:18:55 +03001982/*
1983 * For both WM_PIPE and WM_LP.
1984 * mem_value must be in 0.1us units.
1985 */
Imre Deak820c1982013-12-17 14:46:36 +02001986static uint32_t ilk_compute_cur_wm(const struct ilk_pipe_wm_parameters *params,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001987 uint32_t mem_value)
1988{
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001989 if (!params->active || !params->cur.enabled)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001990 return 0;
1991
Ville Syrjälä23297042013-07-05 11:57:17 +03001992 return ilk_wm_method2(params->pixel_rate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001993 params->pipe_htotal,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001994 params->cur.horiz_pixels,
1995 params->cur.bytes_per_pixel,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001996 mem_value);
1997}
1998
Paulo Zanonicca32e92013-05-31 11:45:06 -03001999/* Only for WM_LP. */
Imre Deak820c1982013-12-17 14:46:36 +02002000static uint32_t ilk_compute_fbc_wm(const struct ilk_pipe_wm_parameters *params,
Ville Syrjälä1fda9882013-07-05 11:57:19 +03002001 uint32_t pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002002{
Ville Syrjäläc35426d2013-08-07 13:29:50 +03002003 if (!params->active || !params->pri.enabled)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002004 return 0;
2005
Ville Syrjälä23297042013-07-05 11:57:17 +03002006 return ilk_wm_fbc(pri_val,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03002007 params->pri.horiz_pixels,
2008 params->pri.bytes_per_pixel);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002009}
2010
Ville Syrjälä158ae642013-08-07 13:28:19 +03002011static unsigned int ilk_display_fifo_size(const struct drm_device *dev)
2012{
Ville Syrjälä416f4722013-11-02 21:07:46 -07002013 if (INTEL_INFO(dev)->gen >= 8)
2014 return 3072;
2015 else if (INTEL_INFO(dev)->gen >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002016 return 768;
2017 else
2018 return 512;
2019}
2020
Ville Syrjälä4e975082014-03-07 18:32:11 +02002021static unsigned int ilk_plane_wm_reg_max(const struct drm_device *dev,
2022 int level, bool is_sprite)
2023{
2024 if (INTEL_INFO(dev)->gen >= 8)
2025 /* BDW primary/sprite plane watermarks */
2026 return level == 0 ? 255 : 2047;
2027 else if (INTEL_INFO(dev)->gen >= 7)
2028 /* IVB/HSW primary/sprite plane watermarks */
2029 return level == 0 ? 127 : 1023;
2030 else if (!is_sprite)
2031 /* ILK/SNB primary plane watermarks */
2032 return level == 0 ? 127 : 511;
2033 else
2034 /* ILK/SNB sprite plane watermarks */
2035 return level == 0 ? 63 : 255;
2036}
2037
2038static unsigned int ilk_cursor_wm_reg_max(const struct drm_device *dev,
2039 int level)
2040{
2041 if (INTEL_INFO(dev)->gen >= 7)
2042 return level == 0 ? 63 : 255;
2043 else
2044 return level == 0 ? 31 : 63;
2045}
2046
2047static unsigned int ilk_fbc_wm_reg_max(const struct drm_device *dev)
2048{
2049 if (INTEL_INFO(dev)->gen >= 8)
2050 return 31;
2051 else
2052 return 15;
2053}
2054
Ville Syrjälä158ae642013-08-07 13:28:19 +03002055/* Calculate the maximum primary/sprite plane watermark */
2056static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
2057 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002058 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03002059 enum intel_ddb_partitioning ddb_partitioning,
2060 bool is_sprite)
2061{
2062 unsigned int fifo_size = ilk_display_fifo_size(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002063
2064 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002065 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002066 return 0;
2067
2068 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002069 if (level == 0 || config->num_pipes_active > 1) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03002070 fifo_size /= INTEL_INFO(dev)->num_pipes;
2071
2072 /*
2073 * For some reason the non self refresh
2074 * FIFO size is only half of the self
2075 * refresh FIFO size on ILK/SNB.
2076 */
2077 if (INTEL_INFO(dev)->gen <= 6)
2078 fifo_size /= 2;
2079 }
2080
Ville Syrjälä240264f2013-08-07 13:29:12 +03002081 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03002082 /* level 0 is always calculated with 1:1 split */
2083 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
2084 if (is_sprite)
2085 fifo_size *= 5;
2086 fifo_size /= 6;
2087 } else {
2088 fifo_size /= 2;
2089 }
2090 }
2091
2092 /* clamp to max that the registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02002093 return min(fifo_size, ilk_plane_wm_reg_max(dev, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03002094}
2095
2096/* Calculate the maximum cursor plane watermark */
2097static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002098 int level,
2099 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002100{
2101 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002102 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002103 return 64;
2104
2105 /* otherwise just report max that registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02002106 return ilk_cursor_wm_reg_max(dev, level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002107}
2108
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002109static void ilk_compute_wm_maximums(const struct drm_device *dev,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03002110 int level,
2111 const struct intel_wm_config *config,
2112 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002113 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002114{
Ville Syrjälä240264f2013-08-07 13:29:12 +03002115 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
2116 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
2117 max->cur = ilk_cursor_wm_max(dev, level, config);
Ville Syrjälä4e975082014-03-07 18:32:11 +02002118 max->fbc = ilk_fbc_wm_reg_max(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002119}
2120
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002121static void ilk_compute_wm_reg_maximums(struct drm_device *dev,
2122 int level,
2123 struct ilk_wm_maximums *max)
2124{
2125 max->pri = ilk_plane_wm_reg_max(dev, level, false);
2126 max->spr = ilk_plane_wm_reg_max(dev, level, true);
2127 max->cur = ilk_cursor_wm_reg_max(dev, level);
2128 max->fbc = ilk_fbc_wm_reg_max(dev);
2129}
2130
Ville Syrjäläd9395652013-10-09 19:18:10 +03002131static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02002132 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03002133 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002134{
2135 bool ret;
2136
2137 /* already determined to be invalid? */
2138 if (!result->enable)
2139 return false;
2140
2141 result->enable = result->pri_val <= max->pri &&
2142 result->spr_val <= max->spr &&
2143 result->cur_val <= max->cur;
2144
2145 ret = result->enable;
2146
2147 /*
2148 * HACK until we can pre-compute everything,
2149 * and thus fail gracefully if LP0 watermarks
2150 * are exceeded...
2151 */
2152 if (level == 0 && !result->enable) {
2153 if (result->pri_val > max->pri)
2154 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2155 level, result->pri_val, max->pri);
2156 if (result->spr_val > max->spr)
2157 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2158 level, result->spr_val, max->spr);
2159 if (result->cur_val > max->cur)
2160 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2161 level, result->cur_val, max->cur);
2162
2163 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
2164 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
2165 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
2166 result->enable = true;
2167 }
2168
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002169 return ret;
2170}
2171
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002172static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002173 int level,
Imre Deak820c1982013-12-17 14:46:36 +02002174 const struct ilk_pipe_wm_parameters *p,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002175 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002176{
2177 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
2178 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
2179 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
2180
2181 /* WM1+ latency values stored in 0.5us units */
2182 if (level > 0) {
2183 pri_latency *= 5;
2184 spr_latency *= 5;
2185 cur_latency *= 5;
2186 }
2187
2188 result->pri_val = ilk_compute_pri_wm(p, pri_latency, level);
2189 result->spr_val = ilk_compute_spr_wm(p, spr_latency);
2190 result->cur_val = ilk_compute_cur_wm(p, cur_latency);
2191 result->fbc_val = ilk_compute_fbc_wm(p, result->pri_val);
2192 result->enable = true;
2193}
2194
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002195static uint32_t
2196hsw_compute_linetime_wm(struct drm_device *dev, struct drm_crtc *crtc)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002197{
2198 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002199 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002200 struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002201 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002202
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002203 if (!intel_crtc_active(crtc))
2204 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002205
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002206 /* The WM are computed with base on how long it takes to fill a single
2207 * row at the given clock rate, multiplied by 8.
2208 * */
Jesse Barnesfec8cba2013-11-27 11:10:26 -08002209 linetime = DIV_ROUND_CLOSEST(mode->crtc_htotal * 1000 * 8,
2210 mode->crtc_clock);
2211 ips_linetime = DIV_ROUND_CLOSEST(mode->crtc_htotal * 1000 * 8,
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002212 intel_ddi_get_cdclk_freq(dev_priv));
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002213
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002214 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2215 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002216}
2217
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002218static void intel_read_wm_latency(struct drm_device *dev, uint16_t wm[5])
2219{
2220 struct drm_i915_private *dev_priv = dev->dev_private;
2221
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002222 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002223 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2224
2225 wm[0] = (sskpd >> 56) & 0xFF;
2226 if (wm[0] == 0)
2227 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002228 wm[1] = (sskpd >> 4) & 0xFF;
2229 wm[2] = (sskpd >> 12) & 0xFF;
2230 wm[3] = (sskpd >> 20) & 0x1FF;
2231 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002232 } else if (INTEL_INFO(dev)->gen >= 6) {
2233 uint32_t sskpd = I915_READ(MCH_SSKPD);
2234
2235 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2236 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2237 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2238 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002239 } else if (INTEL_INFO(dev)->gen >= 5) {
2240 uint32_t mltr = I915_READ(MLTR_ILK);
2241
2242 /* ILK primary LP0 latency is 700 ns */
2243 wm[0] = 7;
2244 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2245 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002246 }
2247}
2248
Ville Syrjälä53615a52013-08-01 16:18:50 +03002249static void intel_fixup_spr_wm_latency(struct drm_device *dev, uint16_t wm[5])
2250{
2251 /* ILK sprite LP0 latency is 1300 ns */
2252 if (INTEL_INFO(dev)->gen == 5)
2253 wm[0] = 13;
2254}
2255
2256static void intel_fixup_cur_wm_latency(struct drm_device *dev, uint16_t wm[5])
2257{
2258 /* ILK cursor LP0 latency is 1300 ns */
2259 if (INTEL_INFO(dev)->gen == 5)
2260 wm[0] = 13;
2261
2262 /* WaDoubleCursorLP3Latency:ivb */
2263 if (IS_IVYBRIDGE(dev))
2264 wm[3] *= 2;
2265}
2266
Damien Lespiau546c81f2014-05-13 15:30:26 +01002267int ilk_wm_max_level(const struct drm_device *dev)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002268{
2269 /* how many WM levels are we expecting */
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002270 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002271 return 4;
2272 else if (INTEL_INFO(dev)->gen >= 6)
2273 return 3;
2274 else
2275 return 2;
2276}
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002277static void intel_print_wm_latency(struct drm_device *dev,
2278 const char *name,
2279 const uint16_t wm[5])
2280{
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002281 int level, max_level = ilk_wm_max_level(dev);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002282
2283 for (level = 0; level <= max_level; level++) {
2284 unsigned int latency = wm[level];
2285
2286 if (latency == 0) {
2287 DRM_ERROR("%s WM%d latency not provided\n",
2288 name, level);
2289 continue;
2290 }
2291
2292 /* WM1+ latency values in 0.5us units */
2293 if (level > 0)
2294 latency *= 5;
2295
2296 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2297 name, level, wm[level],
2298 latency / 10, latency % 10);
2299 }
2300}
2301
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002302static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
2303 uint16_t wm[5], uint16_t min)
2304{
2305 int level, max_level = ilk_wm_max_level(dev_priv->dev);
2306
2307 if (wm[0] >= min)
2308 return false;
2309
2310 wm[0] = max(wm[0], min);
2311 for (level = 1; level <= max_level; level++)
2312 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
2313
2314 return true;
2315}
2316
2317static void snb_wm_latency_quirk(struct drm_device *dev)
2318{
2319 struct drm_i915_private *dev_priv = dev->dev_private;
2320 bool changed;
2321
2322 /*
2323 * The BIOS provided WM memory latency values are often
2324 * inadequate for high resolution displays. Adjust them.
2325 */
2326 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
2327 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
2328 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
2329
2330 if (!changed)
2331 return;
2332
2333 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
2334 intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
2335 intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
2336 intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
2337}
2338
Damien Lespiaufa50ad62014-03-17 18:01:16 +00002339static void ilk_setup_wm_latency(struct drm_device *dev)
Ville Syrjälä53615a52013-08-01 16:18:50 +03002340{
2341 struct drm_i915_private *dev_priv = dev->dev_private;
2342
2343 intel_read_wm_latency(dev, dev_priv->wm.pri_latency);
2344
2345 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
2346 sizeof(dev_priv->wm.pri_latency));
2347 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
2348 sizeof(dev_priv->wm.pri_latency));
2349
2350 intel_fixup_spr_wm_latency(dev, dev_priv->wm.spr_latency);
2351 intel_fixup_cur_wm_latency(dev, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002352
2353 intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
2354 intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
2355 intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002356
2357 if (IS_GEN6(dev))
2358 snb_wm_latency_quirk(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002359}
2360
Imre Deak820c1982013-12-17 14:46:36 +02002361static void ilk_compute_wm_parameters(struct drm_crtc *crtc,
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002362 struct ilk_pipe_wm_parameters *p)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002363{
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002364 struct drm_device *dev = crtc->dev;
2365 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2366 enum pipe pipe = intel_crtc->pipe;
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002367 struct drm_plane *plane;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002368
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002369 if (!intel_crtc_active(crtc))
2370 return;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002371
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002372 p->active = true;
2373 p->pipe_htotal = intel_crtc->config.adjusted_mode.crtc_htotal;
2374 p->pixel_rate = ilk_pipe_pixel_rate(dev, crtc);
2375 p->pri.bytes_per_pixel = crtc->primary->fb->bits_per_pixel / 8;
2376 p->cur.bytes_per_pixel = 4;
2377 p->pri.horiz_pixels = intel_crtc->config.pipe_src_w;
2378 p->cur.horiz_pixels = intel_crtc->cursor_width;
2379 /* TODO: for now, assume primary and cursor planes are always enabled. */
2380 p->pri.enabled = true;
2381 p->cur.enabled = true;
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002382
Matt Roperaf2b6532014-04-01 15:22:32 -07002383 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002384 struct intel_plane *intel_plane = to_intel_plane(plane);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002385
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002386 if (intel_plane->pipe == pipe) {
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002387 p->spr = intel_plane->wm;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002388 break;
2389 }
2390 }
2391}
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002392
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002393static void ilk_compute_wm_config(struct drm_device *dev,
2394 struct intel_wm_config *config)
2395{
2396 struct intel_crtc *intel_crtc;
2397
2398 /* Compute the currently _active_ config */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002399 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002400 const struct intel_pipe_wm *wm = &intel_crtc->wm.active;
2401
2402 if (!wm->pipe_enabled)
2403 continue;
2404
2405 config->sprites_enabled |= wm->sprites_enabled;
2406 config->sprites_scaled |= wm->sprites_scaled;
2407 config->num_pipes_active++;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002408 }
2409}
2410
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002411/* Compute new watermarks for the pipe */
2412static bool intel_compute_pipe_wm(struct drm_crtc *crtc,
Imre Deak820c1982013-12-17 14:46:36 +02002413 const struct ilk_pipe_wm_parameters *params,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002414 struct intel_pipe_wm *pipe_wm)
2415{
2416 struct drm_device *dev = crtc->dev;
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002417 const struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002418 int level, max_level = ilk_wm_max_level(dev);
2419 /* LP0 watermark maximums depend on this pipe alone */
2420 struct intel_wm_config config = {
2421 .num_pipes_active = 1,
2422 .sprites_enabled = params->spr.enabled,
2423 .sprites_scaled = params->spr.scaled,
2424 };
Imre Deak820c1982013-12-17 14:46:36 +02002425 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002426
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002427 pipe_wm->pipe_enabled = params->active;
2428 pipe_wm->sprites_enabled = params->spr.enabled;
2429 pipe_wm->sprites_scaled = params->spr.scaled;
2430
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002431 /* ILK/SNB: LP2+ watermarks only w/o sprites */
2432 if (INTEL_INFO(dev)->gen <= 6 && params->spr.enabled)
2433 max_level = 1;
2434
2435 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
2436 if (params->spr.scaled)
2437 max_level = 0;
2438
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002439 ilk_compute_wm_level(dev_priv, 0, params, &pipe_wm->wm[0]);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002440
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002441 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02002442 pipe_wm->linetime = hsw_compute_linetime_wm(dev, crtc);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002443
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002444 /* LP0 watermarks always use 1/2 DDB partitioning */
2445 ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
2446
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002447 /* At least LP0 must be valid */
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002448 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0]))
2449 return false;
2450
2451 ilk_compute_wm_reg_maximums(dev, 1, &max);
2452
2453 for (level = 1; level <= max_level; level++) {
2454 struct intel_wm_level wm = {};
2455
2456 ilk_compute_wm_level(dev_priv, level, params, &wm);
2457
2458 /*
2459 * Disable any watermark level that exceeds the
2460 * register maximums since such watermarks are
2461 * always invalid.
2462 */
2463 if (!ilk_validate_wm_level(level, &max, &wm))
2464 break;
2465
2466 pipe_wm->wm[level] = wm;
2467 }
2468
2469 return true;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002470}
2471
2472/*
2473 * Merge the watermarks from all active pipes for a specific level.
2474 */
2475static void ilk_merge_wm_level(struct drm_device *dev,
2476 int level,
2477 struct intel_wm_level *ret_wm)
2478{
2479 const struct intel_crtc *intel_crtc;
2480
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002481 ret_wm->enable = true;
2482
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002483 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02002484 const struct intel_pipe_wm *active = &intel_crtc->wm.active;
2485 const struct intel_wm_level *wm = &active->wm[level];
2486
2487 if (!active->pipe_enabled)
2488 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002489
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002490 /*
2491 * The watermark values may have been used in the past,
2492 * so we must maintain them in the registers for some
2493 * time even if the level is now disabled.
2494 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002495 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002496 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002497
2498 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
2499 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
2500 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
2501 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
2502 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002503}
2504
2505/*
2506 * Merge all low power watermarks for all active pipes.
2507 */
2508static void ilk_wm_merge(struct drm_device *dev,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002509 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02002510 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002511 struct intel_pipe_wm *merged)
2512{
2513 int level, max_level = ilk_wm_max_level(dev);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002514 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002515
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002516 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
2517 if ((INTEL_INFO(dev)->gen <= 6 || IS_IVYBRIDGE(dev)) &&
2518 config->num_pipes_active > 1)
2519 return;
2520
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002521 /* ILK: FBC WM must be disabled always */
2522 merged->fbc_wm_enabled = INTEL_INFO(dev)->gen >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002523
2524 /* merge each WM1+ level */
2525 for (level = 1; level <= max_level; level++) {
2526 struct intel_wm_level *wm = &merged->wm[level];
2527
2528 ilk_merge_wm_level(dev, level, wm);
2529
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002530 if (level > last_enabled_level)
2531 wm->enable = false;
2532 else if (!ilk_validate_wm_level(level, max, wm))
2533 /* make sure all following levels get disabled */
2534 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002535
2536 /*
2537 * The spec says it is preferred to disable
2538 * FBC WMs instead of disabling a WM level.
2539 */
2540 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002541 if (wm->enable)
2542 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002543 wm->fbc_val = 0;
2544 }
2545 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002546
2547 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
2548 /*
2549 * FIXME this is racy. FBC might get enabled later.
2550 * What we should check here is whether FBC can be
2551 * enabled sometime later.
2552 */
2553 if (IS_GEN5(dev) && !merged->fbc_wm_enabled && intel_fbc_enabled(dev)) {
2554 for (level = 2; level <= max_level; level++) {
2555 struct intel_wm_level *wm = &merged->wm[level];
2556
2557 wm->enable = false;
2558 }
2559 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002560}
2561
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002562static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
2563{
2564 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
2565 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
2566}
2567
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002568/* The value we need to program into the WM_LPx latency field */
2569static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
2570{
2571 struct drm_i915_private *dev_priv = dev->dev_private;
2572
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002573 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002574 return 2 * level;
2575 else
2576 return dev_priv->wm.pri_latency[level];
2577}
2578
Imre Deak820c1982013-12-17 14:46:36 +02002579static void ilk_compute_wm_results(struct drm_device *dev,
Ville Syrjälä0362c782013-10-09 19:17:57 +03002580 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03002581 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002582 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002583{
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002584 struct intel_crtc *intel_crtc;
2585 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002586
Ville Syrjälä0362c782013-10-09 19:17:57 +03002587 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03002588 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002589
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002590 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03002591 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002592 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002593
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002594 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002595
Ville Syrjälä0362c782013-10-09 19:17:57 +03002596 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03002597
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002598 /*
2599 * Maintain the watermark values even if the level is
2600 * disabled. Doing otherwise could cause underruns.
2601 */
2602 results->wm_lp[wm_lp - 1] =
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002603 (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07002604 (r->pri_val << WM1_LP_SR_SHIFT) |
2605 r->cur_val;
2606
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002607 if (r->enable)
2608 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
2609
Ville Syrjälä416f4722013-11-02 21:07:46 -07002610 if (INTEL_INFO(dev)->gen >= 8)
2611 results->wm_lp[wm_lp - 1] |=
2612 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
2613 else
2614 results->wm_lp[wm_lp - 1] |=
2615 r->fbc_val << WM1_LP_FBC_SHIFT;
2616
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002617 /*
2618 * Always set WM1S_LP_EN when spr_val != 0, even if the
2619 * level is disabled. Doing otherwise could cause underruns.
2620 */
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002621 if (INTEL_INFO(dev)->gen <= 6 && r->spr_val) {
2622 WARN_ON(wm_lp != 1);
2623 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
2624 } else
2625 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002626 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002627
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002628 /* LP0 register values */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002629 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002630 enum pipe pipe = intel_crtc->pipe;
2631 const struct intel_wm_level *r =
2632 &intel_crtc->wm.active.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002633
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002634 if (WARN_ON(!r->enable))
2635 continue;
2636
2637 results->wm_linetime[pipe] = intel_crtc->wm.active.linetime;
2638
2639 results->wm_pipe[pipe] =
2640 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
2641 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
2642 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002643 }
2644}
2645
Paulo Zanoni861f3382013-05-31 10:19:21 -03002646/* Find the result with the highest level enabled. Check for enable_fbc_wm in
2647 * case both are at the same level. Prefer r1 in case they're the same. */
Imre Deak820c1982013-12-17 14:46:36 +02002648static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002649 struct intel_pipe_wm *r1,
2650 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002651{
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002652 int level, max_level = ilk_wm_max_level(dev);
2653 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002654
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002655 for (level = 1; level <= max_level; level++) {
2656 if (r1->wm[level].enable)
2657 level1 = level;
2658 if (r2->wm[level].enable)
2659 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002660 }
2661
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002662 if (level1 == level2) {
2663 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002664 return r2;
2665 else
2666 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002667 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03002668 return r1;
2669 } else {
2670 return r2;
2671 }
2672}
2673
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002674/* dirty bits used to track which watermarks need changes */
2675#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
2676#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
2677#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
2678#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
2679#define WM_DIRTY_FBC (1 << 24)
2680#define WM_DIRTY_DDB (1 << 25)
2681
Damien Lespiau055e3932014-08-18 13:49:10 +01002682static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02002683 const struct ilk_wm_values *old,
2684 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002685{
2686 unsigned int dirty = 0;
2687 enum pipe pipe;
2688 int wm_lp;
2689
Damien Lespiau055e3932014-08-18 13:49:10 +01002690 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002691 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
2692 dirty |= WM_DIRTY_LINETIME(pipe);
2693 /* Must disable LP1+ watermarks too */
2694 dirty |= WM_DIRTY_LP_ALL;
2695 }
2696
2697 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
2698 dirty |= WM_DIRTY_PIPE(pipe);
2699 /* Must disable LP1+ watermarks too */
2700 dirty |= WM_DIRTY_LP_ALL;
2701 }
2702 }
2703
2704 if (old->enable_fbc_wm != new->enable_fbc_wm) {
2705 dirty |= WM_DIRTY_FBC;
2706 /* Must disable LP1+ watermarks too */
2707 dirty |= WM_DIRTY_LP_ALL;
2708 }
2709
2710 if (old->partitioning != new->partitioning) {
2711 dirty |= WM_DIRTY_DDB;
2712 /* Must disable LP1+ watermarks too */
2713 dirty |= WM_DIRTY_LP_ALL;
2714 }
2715
2716 /* LP1+ watermarks already deemed dirty, no need to continue */
2717 if (dirty & WM_DIRTY_LP_ALL)
2718 return dirty;
2719
2720 /* Find the lowest numbered LP1+ watermark in need of an update... */
2721 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
2722 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
2723 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
2724 break;
2725 }
2726
2727 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
2728 for (; wm_lp <= 3; wm_lp++)
2729 dirty |= WM_DIRTY_LP(wm_lp);
2730
2731 return dirty;
2732}
2733
Ville Syrjälä8553c182013-12-05 15:51:39 +02002734static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
2735 unsigned int dirty)
2736{
Imre Deak820c1982013-12-17 14:46:36 +02002737 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02002738 bool changed = false;
2739
2740 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
2741 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
2742 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
2743 changed = true;
2744 }
2745 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
2746 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
2747 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
2748 changed = true;
2749 }
2750 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
2751 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
2752 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
2753 changed = true;
2754 }
2755
2756 /*
2757 * Don't touch WM1S_LP_EN here.
2758 * Doing so could cause underruns.
2759 */
2760
2761 return changed;
2762}
2763
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002764/*
2765 * The spec says we shouldn't write when we don't need, because every write
2766 * causes WMs to be re-evaluated, expending some power.
2767 */
Imre Deak820c1982013-12-17 14:46:36 +02002768static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
2769 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002770{
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002771 struct drm_device *dev = dev_priv->dev;
Imre Deak820c1982013-12-17 14:46:36 +02002772 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002773 unsigned int dirty;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002774 uint32_t val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002775
Damien Lespiau055e3932014-08-18 13:49:10 +01002776 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002777 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002778 return;
2779
Ville Syrjälä8553c182013-12-05 15:51:39 +02002780 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002781
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002782 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002783 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002784 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002785 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002786 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002787 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
2788
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002789 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002790 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002791 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002792 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002793 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002794 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
2795
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002796 if (dirty & WM_DIRTY_DDB) {
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002797 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002798 val = I915_READ(WM_MISC);
2799 if (results->partitioning == INTEL_DDB_PART_1_2)
2800 val &= ~WM_MISC_DATA_PARTITION_5_6;
2801 else
2802 val |= WM_MISC_DATA_PARTITION_5_6;
2803 I915_WRITE(WM_MISC, val);
2804 } else {
2805 val = I915_READ(DISP_ARB_CTL2);
2806 if (results->partitioning == INTEL_DDB_PART_1_2)
2807 val &= ~DISP_DATA_PARTITION_5_6;
2808 else
2809 val |= DISP_DATA_PARTITION_5_6;
2810 I915_WRITE(DISP_ARB_CTL2, val);
2811 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002812 }
2813
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002814 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03002815 val = I915_READ(DISP_ARB_CTL);
2816 if (results->enable_fbc_wm)
2817 val &= ~DISP_FBC_WM_DIS;
2818 else
2819 val |= DISP_FBC_WM_DIS;
2820 I915_WRITE(DISP_ARB_CTL, val);
2821 }
2822
Imre Deak954911e2013-12-17 14:46:34 +02002823 if (dirty & WM_DIRTY_LP(1) &&
2824 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
2825 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
2826
2827 if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002828 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
2829 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
2830 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
2831 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
2832 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002833
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002834 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002835 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002836 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002837 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002838 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002839 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03002840
2841 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002842}
2843
Ville Syrjälä8553c182013-12-05 15:51:39 +02002844static bool ilk_disable_lp_wm(struct drm_device *dev)
2845{
2846 struct drm_i915_private *dev_priv = dev->dev_private;
2847
2848 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
2849}
2850
Imre Deak820c1982013-12-17 14:46:36 +02002851static void ilk_update_wm(struct drm_crtc *crtc)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002852{
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002853 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä46ba6142013-09-10 11:40:40 +03002854 struct drm_device *dev = crtc->dev;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002855 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak820c1982013-12-17 14:46:36 +02002856 struct ilk_wm_maximums max;
2857 struct ilk_pipe_wm_parameters params = {};
2858 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03002859 enum intel_ddb_partitioning partitioning;
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002860 struct intel_pipe_wm pipe_wm = {};
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002861 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03002862 struct intel_wm_config config = {};
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002863
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002864 ilk_compute_wm_parameters(crtc, &params);
Paulo Zanoni861f3382013-05-31 10:19:21 -03002865
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002866 intel_compute_pipe_wm(crtc, &params, &pipe_wm);
2867
2868 if (!memcmp(&intel_crtc->wm.active, &pipe_wm, sizeof(pipe_wm)))
2869 return;
2870
2871 intel_crtc->wm.active = pipe_wm;
2872
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002873 ilk_compute_wm_config(dev, &config);
2874
Ville Syrjälä34982fe2013-10-09 19:18:09 +03002875 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002876 ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03002877
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03002878 /* 5/6 split only in single pipe config on IVB+ */
Ville Syrjäläec98c8d2013-10-11 15:26:26 +03002879 if (INTEL_INFO(dev)->gen >= 7 &&
2880 config.num_pipes_active == 1 && config.sprites_enabled) {
Ville Syrjälä34982fe2013-10-09 19:18:09 +03002881 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002882 ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03002883
Imre Deak820c1982013-12-17 14:46:36 +02002884 best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03002885 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002886 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002887 }
2888
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002889 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03002890 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002891
Imre Deak820c1982013-12-17 14:46:36 +02002892 ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03002893
Imre Deak820c1982013-12-17 14:46:36 +02002894 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002895}
2896
Damien Lespiaued57cb82014-07-15 09:21:24 +02002897static void
2898ilk_update_sprite_wm(struct drm_plane *plane,
2899 struct drm_crtc *crtc,
2900 uint32_t sprite_width, uint32_t sprite_height,
2901 int pixel_size, bool enabled, bool scaled)
Paulo Zanoni526682e2013-05-24 11:59:18 -03002902{
Ville Syrjälä8553c182013-12-05 15:51:39 +02002903 struct drm_device *dev = plane->dev;
Ville Syrjäläadf3d352013-08-06 22:24:11 +03002904 struct intel_plane *intel_plane = to_intel_plane(plane);
Paulo Zanoni526682e2013-05-24 11:59:18 -03002905
Ville Syrjäläadf3d352013-08-06 22:24:11 +03002906 intel_plane->wm.enabled = enabled;
2907 intel_plane->wm.scaled = scaled;
2908 intel_plane->wm.horiz_pixels = sprite_width;
Damien Lespiaued57cb82014-07-15 09:21:24 +02002909 intel_plane->wm.vert_pixels = sprite_width;
Ville Syrjäläadf3d352013-08-06 22:24:11 +03002910 intel_plane->wm.bytes_per_pixel = pixel_size;
Paulo Zanoni526682e2013-05-24 11:59:18 -03002911
Ville Syrjälä8553c182013-12-05 15:51:39 +02002912 /*
2913 * IVB workaround: must disable low power watermarks for at least
2914 * one frame before enabling scaling. LP watermarks can be re-enabled
2915 * when scaling is disabled.
2916 *
2917 * WaCxSRDisabledForSpriteScaling:ivb
2918 */
2919 if (IS_IVYBRIDGE(dev) && scaled && ilk_disable_lp_wm(dev))
2920 intel_wait_for_vblank(dev, intel_plane->pipe);
2921
Imre Deak820c1982013-12-17 14:46:36 +02002922 ilk_update_wm(crtc);
Paulo Zanoni526682e2013-05-24 11:59:18 -03002923}
2924
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002925static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
2926{
2927 struct drm_device *dev = crtc->dev;
2928 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak820c1982013-12-17 14:46:36 +02002929 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002930 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2931 struct intel_pipe_wm *active = &intel_crtc->wm.active;
2932 enum pipe pipe = intel_crtc->pipe;
2933 static const unsigned int wm0_pipe_reg[] = {
2934 [PIPE_A] = WM0_PIPEA_ILK,
2935 [PIPE_B] = WM0_PIPEB_ILK,
2936 [PIPE_C] = WM0_PIPEC_IVB,
2937 };
2938
2939 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002940 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02002941 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002942
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002943 active->pipe_enabled = intel_crtc_active(crtc);
2944
2945 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002946 u32 tmp = hw->wm_pipe[pipe];
2947
2948 /*
2949 * For active pipes LP0 watermark is marked as
2950 * enabled, and LP1+ watermaks as disabled since
2951 * we can't really reverse compute them in case
2952 * multiple pipes are active.
2953 */
2954 active->wm[0].enable = true;
2955 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
2956 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
2957 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
2958 active->linetime = hw->wm_linetime[pipe];
2959 } else {
2960 int level, max_level = ilk_wm_max_level(dev);
2961
2962 /*
2963 * For inactive pipes, all watermark levels
2964 * should be marked as enabled but zeroed,
2965 * which is what we'd compute them to.
2966 */
2967 for (level = 0; level <= max_level; level++)
2968 active->wm[level].enable = true;
2969 }
2970}
2971
2972void ilk_wm_get_hw_state(struct drm_device *dev)
2973{
2974 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak820c1982013-12-17 14:46:36 +02002975 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002976 struct drm_crtc *crtc;
2977
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002978 for_each_crtc(dev, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002979 ilk_pipe_wm_get_hw_state(crtc);
2980
2981 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
2982 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
2983 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
2984
2985 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Ville Syrjäläcfa76982014-03-07 18:32:08 +02002986 if (INTEL_INFO(dev)->gen >= 7) {
2987 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
2988 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
2989 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002990
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002991 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002992 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
2993 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
2994 else if (IS_IVYBRIDGE(dev))
2995 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
2996 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002997
2998 hw->enable_fbc_wm =
2999 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
3000}
3001
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003002/**
3003 * intel_update_watermarks - update FIFO watermark values based on current modes
3004 *
3005 * Calculate watermark values for the various WM regs based on current mode
3006 * and plane configuration.
3007 *
3008 * There are several cases to deal with here:
3009 * - normal (i.e. non-self-refresh)
3010 * - self-refresh (SR) mode
3011 * - lines are large relative to FIFO size (buffer can hold up to 2)
3012 * - lines are small relative to FIFO size (buffer can hold more than 2
3013 * lines), so need to account for TLB latency
3014 *
3015 * The normal calculation is:
3016 * watermark = dotclock * bytes per pixel * latency
3017 * where latency is platform & configuration dependent (we assume pessimal
3018 * values here).
3019 *
3020 * The SR calculation is:
3021 * watermark = (trunc(latency/line time)+1) * surface width *
3022 * bytes per pixel
3023 * where
3024 * line time = htotal / dotclock
3025 * surface width = hdisplay for normal plane and 64 for cursor
3026 * and latency is assumed to be high, as above.
3027 *
3028 * The final value programmed to the register should always be rounded up,
3029 * and include an extra 2 entries to account for clock crossings.
3030 *
3031 * We don't use the sprite, so we can ignore that. And on Crestline we have
3032 * to set the non-SR watermarks to 8.
3033 */
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003034void intel_update_watermarks(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003035{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003036 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003037
3038 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003039 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003040}
3041
Ville Syrjäläadf3d352013-08-06 22:24:11 +03003042void intel_update_sprite_watermarks(struct drm_plane *plane,
3043 struct drm_crtc *crtc,
Damien Lespiaued57cb82014-07-15 09:21:24 +02003044 uint32_t sprite_width,
3045 uint32_t sprite_height,
3046 int pixel_size,
Ville Syrjälä39db4a42013-08-06 22:24:00 +03003047 bool enabled, bool scaled)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003048{
Ville Syrjäläadf3d352013-08-06 22:24:11 +03003049 struct drm_i915_private *dev_priv = plane->dev->dev_private;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003050
3051 if (dev_priv->display.update_sprite_wm)
Damien Lespiaued57cb82014-07-15 09:21:24 +02003052 dev_priv->display.update_sprite_wm(plane, crtc,
3053 sprite_width, sprite_height,
Ville Syrjälä39db4a42013-08-06 22:24:00 +03003054 pixel_size, enabled, scaled);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003055}
3056
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003057static struct drm_i915_gem_object *
3058intel_alloc_context_page(struct drm_device *dev)
3059{
3060 struct drm_i915_gem_object *ctx;
3061 int ret;
3062
3063 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
3064
3065 ctx = i915_gem_alloc_object(dev, 4096);
3066 if (!ctx) {
3067 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
3068 return NULL;
3069 }
3070
Daniel Vetterc69766f2014-02-14 14:01:17 +01003071 ret = i915_gem_obj_ggtt_pin(ctx, 4096, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003072 if (ret) {
3073 DRM_ERROR("failed to pin power context: %d\n", ret);
3074 goto err_unref;
3075 }
3076
3077 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
3078 if (ret) {
3079 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
3080 goto err_unpin;
3081 }
3082
3083 return ctx;
3084
3085err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003086 i915_gem_object_ggtt_unpin(ctx);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003087err_unref:
3088 drm_gem_object_unreference(&ctx->base);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003089 return NULL;
3090}
3091
Daniel Vetter92703882012-08-09 16:46:01 +02003092/**
3093 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02003094 */
3095DEFINE_SPINLOCK(mchdev_lock);
3096
3097/* Global for IPS driver to get at the current i915 device. Protected by
3098 * mchdev_lock. */
3099static struct drm_i915_private *i915_mch_dev;
3100
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003101bool ironlake_set_drps(struct drm_device *dev, u8 val)
3102{
3103 struct drm_i915_private *dev_priv = dev->dev_private;
3104 u16 rgvswctl;
3105
Daniel Vetter92703882012-08-09 16:46:01 +02003106 assert_spin_locked(&mchdev_lock);
3107
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003108 rgvswctl = I915_READ16(MEMSWCTL);
3109 if (rgvswctl & MEMCTL_CMD_STS) {
3110 DRM_DEBUG("gpu busy, RCS change rejected\n");
3111 return false; /* still busy with another command */
3112 }
3113
3114 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
3115 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
3116 I915_WRITE16(MEMSWCTL, rgvswctl);
3117 POSTING_READ16(MEMSWCTL);
3118
3119 rgvswctl |= MEMCTL_CMD_STS;
3120 I915_WRITE16(MEMSWCTL, rgvswctl);
3121
3122 return true;
3123}
3124
Daniel Vetter8090c6b2012-06-24 16:42:32 +02003125static void ironlake_enable_drps(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003126{
3127 struct drm_i915_private *dev_priv = dev->dev_private;
3128 u32 rgvmodectl = I915_READ(MEMMODECTL);
3129 u8 fmax, fmin, fstart, vstart;
3130
Daniel Vetter92703882012-08-09 16:46:01 +02003131 spin_lock_irq(&mchdev_lock);
3132
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003133 /* Enable temp reporting */
3134 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
3135 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
3136
3137 /* 100ms RC evaluation intervals */
3138 I915_WRITE(RCUPEI, 100000);
3139 I915_WRITE(RCDNEI, 100000);
3140
3141 /* Set max/min thresholds to 90ms and 80ms respectively */
3142 I915_WRITE(RCBMAXAVG, 90000);
3143 I915_WRITE(RCBMINAVG, 80000);
3144
3145 I915_WRITE(MEMIHYST, 1);
3146
3147 /* Set up min, max, and cur for interrupt handling */
3148 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
3149 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
3150 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
3151 MEMMODE_FSTART_SHIFT;
3152
3153 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
3154 PXVFREQ_PX_SHIFT;
3155
Daniel Vetter20e4d402012-08-08 23:35:39 +02003156 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
3157 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003158
Daniel Vetter20e4d402012-08-08 23:35:39 +02003159 dev_priv->ips.max_delay = fstart;
3160 dev_priv->ips.min_delay = fmin;
3161 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003162
3163 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
3164 fmax, fmin, fstart);
3165
3166 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
3167
3168 /*
3169 * Interrupts will be enabled in ironlake_irq_postinstall
3170 */
3171
3172 I915_WRITE(VIDSTART, vstart);
3173 POSTING_READ(VIDSTART);
3174
3175 rgvmodectl |= MEMMODE_SWMODE_EN;
3176 I915_WRITE(MEMMODECTL, rgvmodectl);
3177
Daniel Vetter92703882012-08-09 16:46:01 +02003178 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003179 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetter92703882012-08-09 16:46:01 +02003180 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003181
3182 ironlake_set_drps(dev, fstart);
3183
Daniel Vetter20e4d402012-08-08 23:35:39 +02003184 dev_priv->ips.last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003185 I915_READ(0x112e0);
Daniel Vetter20e4d402012-08-08 23:35:39 +02003186 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
3187 dev_priv->ips.last_count2 = I915_READ(0x112f4);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00003188 dev_priv->ips.last_time2 = ktime_get_raw_ns();
Daniel Vetter92703882012-08-09 16:46:01 +02003189
3190 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003191}
3192
Daniel Vetter8090c6b2012-06-24 16:42:32 +02003193static void ironlake_disable_drps(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003194{
3195 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter92703882012-08-09 16:46:01 +02003196 u16 rgvswctl;
3197
3198 spin_lock_irq(&mchdev_lock);
3199
3200 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003201
3202 /* Ack interrupts, disable EFC interrupt */
3203 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
3204 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
3205 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
3206 I915_WRITE(DEIIR, DE_PCU_EVENT);
3207 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
3208
3209 /* Go back to the starting frequency */
Daniel Vetter20e4d402012-08-08 23:35:39 +02003210 ironlake_set_drps(dev, dev_priv->ips.fstart);
Daniel Vetter92703882012-08-09 16:46:01 +02003211 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003212 rgvswctl |= MEMCTL_CMD_STS;
3213 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetter92703882012-08-09 16:46:01 +02003214 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003215
Daniel Vetter92703882012-08-09 16:46:01 +02003216 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003217}
3218
Daniel Vetteracbe9472012-07-26 11:50:05 +02003219/* There's a funny hw issue where the hw returns all 0 when reading from
3220 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
3221 * ourselves, instead of doing a rmw cycle (which might result in us clearing
3222 * all limits and the gpu stuck at whatever frequency it is at atm).
3223 */
Chris Wilson6917c7b2013-11-06 13:56:26 -02003224static u32 gen6_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003225{
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003226 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003227
Daniel Vetter20b46e52012-07-26 11:16:14 +02003228 /* Only set the down limit when we've reached the lowest level to avoid
3229 * getting more interrupts, otherwise leave this clear. This prevents a
3230 * race in the hw when coming out of rc6: There's a tiny window where
3231 * the hw runs at the minimal clock before selecting the desired
3232 * frequency, if the down threshold expires in that window we will not
3233 * receive a down interrupt. */
Ben Widawskyb39fb292014-03-19 18:31:11 -07003234 limits = dev_priv->rps.max_freq_softlimit << 24;
3235 if (val <= dev_priv->rps.min_freq_softlimit)
3236 limits |= dev_priv->rps.min_freq_softlimit << 16;
Daniel Vetter20b46e52012-07-26 11:16:14 +02003237
3238 return limits;
3239}
3240
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003241static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
3242{
3243 int new_power;
3244
Daisy Sunc76bb612014-08-11 11:08:38 -07003245 if (dev_priv->rps.is_bdw_sw_turbo)
3246 return;
3247
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003248 new_power = dev_priv->rps.power;
3249 switch (dev_priv->rps.power) {
3250 case LOW_POWER:
Ben Widawskyb39fb292014-03-19 18:31:11 -07003251 if (val > dev_priv->rps.efficient_freq + 1 && val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003252 new_power = BETWEEN;
3253 break;
3254
3255 case BETWEEN:
Ben Widawskyb39fb292014-03-19 18:31:11 -07003256 if (val <= dev_priv->rps.efficient_freq && val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003257 new_power = LOW_POWER;
Ben Widawskyb39fb292014-03-19 18:31:11 -07003258 else if (val >= dev_priv->rps.rp0_freq && val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003259 new_power = HIGH_POWER;
3260 break;
3261
3262 case HIGH_POWER:
Ben Widawskyb39fb292014-03-19 18:31:11 -07003263 if (val < (dev_priv->rps.rp1_freq + dev_priv->rps.rp0_freq) >> 1 && val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003264 new_power = BETWEEN;
3265 break;
3266 }
3267 /* Max/min bins are special */
Ben Widawskyb39fb292014-03-19 18:31:11 -07003268 if (val == dev_priv->rps.min_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003269 new_power = LOW_POWER;
Ben Widawskyb39fb292014-03-19 18:31:11 -07003270 if (val == dev_priv->rps.max_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003271 new_power = HIGH_POWER;
3272 if (new_power == dev_priv->rps.power)
3273 return;
3274
3275 /* Note the units here are not exactly 1us, but 1280ns. */
3276 switch (new_power) {
3277 case LOW_POWER:
3278 /* Upclock if more than 95% busy over 16ms */
3279 I915_WRITE(GEN6_RP_UP_EI, 12500);
3280 I915_WRITE(GEN6_RP_UP_THRESHOLD, 11800);
3281
3282 /* Downclock if less than 85% busy over 32ms */
3283 I915_WRITE(GEN6_RP_DOWN_EI, 25000);
3284 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 21250);
3285
3286 I915_WRITE(GEN6_RP_CONTROL,
3287 GEN6_RP_MEDIA_TURBO |
3288 GEN6_RP_MEDIA_HW_NORMAL_MODE |
3289 GEN6_RP_MEDIA_IS_GFX |
3290 GEN6_RP_ENABLE |
3291 GEN6_RP_UP_BUSY_AVG |
3292 GEN6_RP_DOWN_IDLE_AVG);
3293 break;
3294
3295 case BETWEEN:
3296 /* Upclock if more than 90% busy over 13ms */
3297 I915_WRITE(GEN6_RP_UP_EI, 10250);
3298 I915_WRITE(GEN6_RP_UP_THRESHOLD, 9225);
3299
3300 /* Downclock if less than 75% busy over 32ms */
3301 I915_WRITE(GEN6_RP_DOWN_EI, 25000);
3302 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 18750);
3303
3304 I915_WRITE(GEN6_RP_CONTROL,
3305 GEN6_RP_MEDIA_TURBO |
3306 GEN6_RP_MEDIA_HW_NORMAL_MODE |
3307 GEN6_RP_MEDIA_IS_GFX |
3308 GEN6_RP_ENABLE |
3309 GEN6_RP_UP_BUSY_AVG |
3310 GEN6_RP_DOWN_IDLE_AVG);
3311 break;
3312
3313 case HIGH_POWER:
3314 /* Upclock if more than 85% busy over 10ms */
3315 I915_WRITE(GEN6_RP_UP_EI, 8000);
3316 I915_WRITE(GEN6_RP_UP_THRESHOLD, 6800);
3317
3318 /* Downclock if less than 60% busy over 32ms */
3319 I915_WRITE(GEN6_RP_DOWN_EI, 25000);
3320 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 15000);
3321
3322 I915_WRITE(GEN6_RP_CONTROL,
3323 GEN6_RP_MEDIA_TURBO |
3324 GEN6_RP_MEDIA_HW_NORMAL_MODE |
3325 GEN6_RP_MEDIA_IS_GFX |
3326 GEN6_RP_ENABLE |
3327 GEN6_RP_UP_BUSY_AVG |
3328 GEN6_RP_DOWN_IDLE_AVG);
3329 break;
3330 }
3331
3332 dev_priv->rps.power = new_power;
3333 dev_priv->rps.last_adj = 0;
3334}
3335
Chris Wilson2876ce72014-03-28 08:03:34 +00003336static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
3337{
3338 u32 mask = 0;
3339
3340 if (val > dev_priv->rps.min_freq_softlimit)
3341 mask |= GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
3342 if (val < dev_priv->rps.max_freq_softlimit)
3343 mask |= GEN6_PM_RP_UP_THRESHOLD;
3344
Chris Wilson7b3c29f2014-07-10 20:31:19 +01003345 mask |= dev_priv->pm_rps_events & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED);
3346 mask &= dev_priv->pm_rps_events;
3347
Chris Wilson2876ce72014-03-28 08:03:34 +00003348 /* IVB and SNB hard hangs on looping batchbuffer
3349 * if GEN6_PM_UP_EI_EXPIRED is masked.
3350 */
3351 if (INTEL_INFO(dev_priv->dev)->gen <= 7 && !IS_HASWELL(dev_priv->dev))
3352 mask |= GEN6_PM_RP_UP_EI_EXPIRED;
3353
Deepak Sbaccd452014-05-15 20:58:09 +03003354 if (IS_GEN8(dev_priv->dev))
3355 mask |= GEN8_PMINTR_REDIRECT_TO_NON_DISP;
3356
Chris Wilson2876ce72014-03-28 08:03:34 +00003357 return ~mask;
3358}
3359
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06003360/* gen6_set_rps is called to update the frequency request, but should also be
3361 * called when the range (min_delay and max_delay) is modified so that we can
3362 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Daniel Vetter20b46e52012-07-26 11:16:14 +02003363void gen6_set_rps(struct drm_device *dev, u8 val)
3364{
3365 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003366
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003367 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawskyb39fb292014-03-19 18:31:11 -07003368 WARN_ON(val > dev_priv->rps.max_freq_softlimit);
3369 WARN_ON(val < dev_priv->rps.min_freq_softlimit);
Daniel Vetter004777c2012-08-09 15:07:01 +02003370
Chris Wilsoneb64cad2014-03-27 08:24:20 +00003371 /* min/max delay may still have been modified so be sure to
3372 * write the limits value.
3373 */
3374 if (val != dev_priv->rps.cur_freq) {
3375 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06003376
Ben Widawsky50e6a2a2014-03-31 17:16:43 -07003377 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00003378 I915_WRITE(GEN6_RPNSWREQ,
3379 HSW_FREQUENCY(val));
3380 else
3381 I915_WRITE(GEN6_RPNSWREQ,
3382 GEN6_FREQUENCY(val) |
3383 GEN6_OFFSET(0) |
3384 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06003385 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003386
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003387 /* Make sure we continue to get interrupts
3388 * until we hit the minimum or maximum frequencies.
3389 */
Chris Wilsoneb64cad2014-03-27 08:24:20 +00003390 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, gen6_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00003391 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003392
Ben Widawskyd5570a72012-09-07 19:43:41 -07003393 POSTING_READ(GEN6_RPNSWREQ);
3394
Ben Widawskyb39fb292014-03-19 18:31:11 -07003395 dev_priv->rps.cur_freq = val;
Daniel Vetterbe2cde92012-08-30 13:26:48 +02003396 trace_intel_gpu_freq_change(val * 50);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003397}
3398
Deepak S76c3552f2014-01-30 23:08:16 +05303399/* vlv_set_rps_idle: Set the frequency to Rpn if Gfx clocks are down
3400 *
3401 * * If Gfx is Idle, then
3402 * 1. Mask Turbo interrupts
3403 * 2. Bring up Gfx clock
3404 * 3. Change the freq to Rpn and wait till P-Unit updates freq
3405 * 4. Clear the Force GFX CLK ON bit so that Gfx can down
3406 * 5. Unmask Turbo interrupts
3407*/
3408static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
3409{
Deepak S5549d252014-06-28 11:26:11 +05303410 struct drm_device *dev = dev_priv->dev;
3411
3412 /* Latest VLV doesn't need to force the gfx clock */
3413 if (dev->pdev->revision >= 0xd) {
3414 valleyview_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
3415 return;
3416 }
3417
Deepak S76c3552f2014-01-30 23:08:16 +05303418 /*
3419 * When we are idle. Drop to min voltage state.
3420 */
3421
Ben Widawskyb39fb292014-03-19 18:31:11 -07003422 if (dev_priv->rps.cur_freq <= dev_priv->rps.min_freq_softlimit)
Deepak S76c3552f2014-01-30 23:08:16 +05303423 return;
3424
3425 /* Mask turbo interrupt so that they will not come in between */
3426 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
3427
Imre Deak650ad972014-04-18 16:35:02 +03003428 vlv_force_gfx_clock(dev_priv, true);
Deepak S76c3552f2014-01-30 23:08:16 +05303429
Ben Widawskyb39fb292014-03-19 18:31:11 -07003430 dev_priv->rps.cur_freq = dev_priv->rps.min_freq_softlimit;
Deepak S76c3552f2014-01-30 23:08:16 +05303431
3432 vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ,
Ben Widawskyb39fb292014-03-19 18:31:11 -07003433 dev_priv->rps.min_freq_softlimit);
Deepak S76c3552f2014-01-30 23:08:16 +05303434
3435 if (wait_for(((vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS))
3436 & GENFREQSTATUS) == 0, 5))
3437 DRM_ERROR("timed out waiting for Punit\n");
3438
Imre Deak650ad972014-04-18 16:35:02 +03003439 vlv_force_gfx_clock(dev_priv, false);
Deepak S76c3552f2014-01-30 23:08:16 +05303440
Chris Wilson2876ce72014-03-28 08:03:34 +00003441 I915_WRITE(GEN6_PMINTRMSK,
3442 gen6_rps_pm_mask(dev_priv, dev_priv->rps.cur_freq));
Deepak S76c3552f2014-01-30 23:08:16 +05303443}
3444
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003445void gen6_rps_idle(struct drm_i915_private *dev_priv)
3446{
Damien Lespiau691bb712013-12-12 14:36:36 +00003447 struct drm_device *dev = dev_priv->dev;
3448
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003449 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilsonc0951f02013-10-10 21:58:50 +01003450 if (dev_priv->rps.enabled) {
Deepak S34638112014-06-28 11:26:26 +05303451 if (IS_CHERRYVIEW(dev))
3452 valleyview_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
3453 else if (IS_VALLEYVIEW(dev))
Deepak S76c3552f2014-01-30 23:08:16 +05303454 vlv_set_rps_idle(dev_priv);
Daisy Sunc76bb612014-08-11 11:08:38 -07003455 else if (!dev_priv->rps.is_bdw_sw_turbo
3456 || atomic_read(&dev_priv->rps.sw_turbo.flip_received)){
Ben Widawskyb39fb292014-03-19 18:31:11 -07003457 gen6_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
Daisy Sunc76bb612014-08-11 11:08:38 -07003458 }
3459
Chris Wilsonc0951f02013-10-10 21:58:50 +01003460 dev_priv->rps.last_adj = 0;
3461 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003462 mutex_unlock(&dev_priv->rps.hw_lock);
3463}
3464
3465void gen6_rps_boost(struct drm_i915_private *dev_priv)
3466{
Damien Lespiau691bb712013-12-12 14:36:36 +00003467 struct drm_device *dev = dev_priv->dev;
3468
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003469 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilsonc0951f02013-10-10 21:58:50 +01003470 if (dev_priv->rps.enabled) {
Damien Lespiau691bb712013-12-12 14:36:36 +00003471 if (IS_VALLEYVIEW(dev))
Ben Widawskyb39fb292014-03-19 18:31:11 -07003472 valleyview_set_rps(dev_priv->dev, dev_priv->rps.max_freq_softlimit);
Daisy Sunc76bb612014-08-11 11:08:38 -07003473 else if (!dev_priv->rps.is_bdw_sw_turbo
3474 || atomic_read(&dev_priv->rps.sw_turbo.flip_received)){
Ben Widawskyb39fb292014-03-19 18:31:11 -07003475 gen6_set_rps(dev_priv->dev, dev_priv->rps.max_freq_softlimit);
Daisy Sunc76bb612014-08-11 11:08:38 -07003476 }
3477
Chris Wilsonc0951f02013-10-10 21:58:50 +01003478 dev_priv->rps.last_adj = 0;
3479 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003480 mutex_unlock(&dev_priv->rps.hw_lock);
3481}
3482
Jesse Barnes0a073b82013-04-17 15:54:58 -07003483void valleyview_set_rps(struct drm_device *dev, u8 val)
3484{
3485 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä7a670922013-06-25 19:21:06 +03003486
Jesse Barnes0a073b82013-04-17 15:54:58 -07003487 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawskyb39fb292014-03-19 18:31:11 -07003488 WARN_ON(val > dev_priv->rps.max_freq_softlimit);
3489 WARN_ON(val < dev_priv->rps.min_freq_softlimit);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003490
Ville Syrjälä73008b92013-06-25 19:21:01 +03003491 DRM_DEBUG_DRIVER("GPU freq request from %d MHz (%u) to %d MHz (%u)\n",
Ben Widawskyb39fb292014-03-19 18:31:11 -07003492 vlv_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
3493 dev_priv->rps.cur_freq,
Ville Syrjälä2ec38152013-11-05 22:42:29 +02003494 vlv_gpu_freq(dev_priv, val), val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003495
Ville Syrjälä1c147622014-08-18 14:42:43 +03003496 if (WARN_ONCE(IS_CHERRYVIEW(dev) && (val & 1),
3497 "Odd GPU freq value\n"))
3498 val &= ~1;
3499
Chris Wilson2876ce72014-03-28 08:03:34 +00003500 if (val != dev_priv->rps.cur_freq)
3501 vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003502
Imre Deak09c87db2014-04-03 20:02:42 +03003503 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Jesse Barnes0a073b82013-04-17 15:54:58 -07003504
Ben Widawskyb39fb292014-03-19 18:31:11 -07003505 dev_priv->rps.cur_freq = val;
Ville Syrjälä2ec38152013-11-05 22:42:29 +02003506 trace_intel_gpu_freq_change(vlv_gpu_freq(dev_priv, val));
Jesse Barnes0a073b82013-04-17 15:54:58 -07003507}
3508
Ben Widawsky09610212014-05-15 20:58:08 +03003509static void gen8_disable_rps_interrupts(struct drm_device *dev)
3510{
3511 struct drm_i915_private *dev_priv = dev->dev_private;
Daisy Sunc76bb612014-08-11 11:08:38 -07003512 if (IS_BROADWELL(dev) && dev_priv->rps.is_bdw_sw_turbo){
3513 if (atomic_read(&dev_priv->rps.sw_turbo.flip_received))
3514 del_timer(&dev_priv->rps.sw_turbo.flip_timer);
3515 dev_priv-> rps.is_bdw_sw_turbo = false;
3516 } else {
3517 I915_WRITE(GEN6_PMINTRMSK, ~GEN8_PMINTR_REDIRECT_TO_NON_DISP);
3518 I915_WRITE(GEN8_GT_IER(2), I915_READ(GEN8_GT_IER(2)) &
3519 ~dev_priv->pm_rps_events);
3520 /* Complete PM interrupt masking here doesn't race with the rps work
3521 * item again unmasking PM interrupts because that is using a different
3522 * register (GEN8_GT_IMR(2)) to mask PM interrupts. The only risk is in
3523 * leaving stale bits in GEN8_GT_IIR(2) and GEN8_GT_IMR(2) which
3524 * gen8_enable_rps will clean up. */
Ben Widawsky09610212014-05-15 20:58:08 +03003525
Daisy Sunc76bb612014-08-11 11:08:38 -07003526 spin_lock_irq(&dev_priv->irq_lock);
3527 dev_priv->rps.pm_iir = 0;
3528 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky09610212014-05-15 20:58:08 +03003529
Daisy Sunc76bb612014-08-11 11:08:38 -07003530 I915_WRITE(GEN8_GT_IIR(2), dev_priv->pm_rps_events);
3531 }
Ben Widawsky09610212014-05-15 20:58:08 +03003532}
3533
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003534static void gen6_disable_rps_interrupts(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003535{
3536 struct drm_i915_private *dev_priv = dev->dev_private;
3537
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003538 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
Deepak Sa6706b42014-03-15 20:23:22 +05303539 I915_WRITE(GEN6_PMIER, I915_READ(GEN6_PMIER) &
3540 ~dev_priv->pm_rps_events);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003541 /* Complete PM interrupt masking here doesn't race with the rps work
3542 * item again unmasking PM interrupts because that is using a different
3543 * register (PMIMR) to mask PM interrupts. The only risk is in leaving
3544 * stale bits in PMIIR and PMIMR which gen6_enable_rps will clean up. */
3545
Daniel Vetter59cdb632013-07-04 23:35:28 +02003546 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02003547 dev_priv->rps.pm_iir = 0;
Daniel Vetter59cdb632013-07-04 23:35:28 +02003548 spin_unlock_irq(&dev_priv->irq_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003549
Deepak Sa6706b42014-03-15 20:23:22 +05303550 I915_WRITE(GEN6_PMIIR, dev_priv->pm_rps_events);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003551}
3552
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003553static void gen6_disable_rps(struct drm_device *dev)
3554{
3555 struct drm_i915_private *dev_priv = dev->dev_private;
3556
3557 I915_WRITE(GEN6_RC_CONTROL, 0);
3558 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
3559
Ben Widawsky09610212014-05-15 20:58:08 +03003560 if (IS_BROADWELL(dev))
3561 gen8_disable_rps_interrupts(dev);
3562 else
3563 gen6_disable_rps_interrupts(dev);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003564}
3565
Deepak S38807742014-05-23 21:00:15 +05303566static void cherryview_disable_rps(struct drm_device *dev)
3567{
3568 struct drm_i915_private *dev_priv = dev->dev_private;
3569
3570 I915_WRITE(GEN6_RC_CONTROL, 0);
Deepak S3497a562014-07-10 13:16:26 +05303571
3572 gen8_disable_rps_interrupts(dev);
Deepak S38807742014-05-23 21:00:15 +05303573}
3574
Jesse Barnesd20d4f02013-04-23 10:09:28 -07003575static void valleyview_disable_rps(struct drm_device *dev)
3576{
3577 struct drm_i915_private *dev_priv = dev->dev_private;
3578
Deepak S98a2e5f2014-08-18 10:35:27 -07003579 /* we're doing forcewake before Disabling RC6,
3580 * This what the BIOS expects when going into suspend */
3581 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
3582
Jesse Barnesd20d4f02013-04-23 10:09:28 -07003583 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07003584
Deepak S98a2e5f2014-08-18 10:35:27 -07003585 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
3586
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003587 gen6_disable_rps_interrupts(dev);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07003588}
3589
Ben Widawskydc39fff2013-10-18 12:32:07 -07003590static void intel_print_rc6_info(struct drm_device *dev, u32 mode)
3591{
Imre Deak91ca6892014-04-14 20:24:25 +03003592 if (IS_VALLEYVIEW(dev)) {
3593 if (mode & (GEN7_RC_CTL_TO_MODE | GEN6_RC_CTL_EI_MODE(1)))
3594 mode = GEN6_RC_CTL_RC6_ENABLE;
3595 else
3596 mode = 0;
3597 }
Daniel Vetter8dfd1f02014-08-04 11:15:56 +02003598 DRM_DEBUG_KMS("Enabling RC6 states: RC6 %s, RC6p %s, RC6pp %s\n",
3599 (mode & GEN6_RC_CTL_RC6_ENABLE) ? "on" : "off",
3600 (mode & GEN6_RC_CTL_RC6p_ENABLE) ? "on" : "off",
3601 (mode & GEN6_RC_CTL_RC6pp_ENABLE) ? "on" : "off");
Ben Widawskydc39fff2013-10-18 12:32:07 -07003602}
3603
Imre Deake6069ca2014-04-18 16:01:02 +03003604static int sanitize_rc6_option(const struct drm_device *dev, int enable_rc6)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003605{
Damien Lespiaueb4926e2013-06-07 17:41:14 +01003606 /* No RC6 before Ironlake */
3607 if (INTEL_INFO(dev)->gen < 5)
3608 return 0;
3609
Imre Deake6069ca2014-04-18 16:01:02 +03003610 /* RC6 is only on Ironlake mobile not on desktop */
3611 if (INTEL_INFO(dev)->gen == 5 && !IS_IRONLAKE_M(dev))
3612 return 0;
3613
Daniel Vetter456470e2012-08-08 23:35:40 +02003614 /* Respect the kernel parameter if it is set */
Imre Deake6069ca2014-04-18 16:01:02 +03003615 if (enable_rc6 >= 0) {
3616 int mask;
3617
3618 if (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
3619 mask = INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE |
3620 INTEL_RC6pp_ENABLE;
3621 else
3622 mask = INTEL_RC6_ENABLE;
3623
3624 if ((enable_rc6 & mask) != enable_rc6)
Daniel Vetter8dfd1f02014-08-04 11:15:56 +02003625 DRM_DEBUG_KMS("Adjusting RC6 mask to %d (requested %d, valid %d)\n",
3626 enable_rc6 & mask, enable_rc6, mask);
Imre Deake6069ca2014-04-18 16:01:02 +03003627
3628 return enable_rc6 & mask;
3629 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003630
Chris Wilson6567d742012-11-10 10:00:06 +00003631 /* Disable RC6 on Ironlake */
3632 if (INTEL_INFO(dev)->gen == 5)
3633 return 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003634
Ben Widawsky8bade1a2014-01-28 20:25:39 -08003635 if (IS_IVYBRIDGE(dev))
Ben Widawskycca84a12014-01-28 20:25:38 -08003636 return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
Ben Widawsky8bade1a2014-01-28 20:25:39 -08003637
3638 return INTEL_RC6_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003639}
3640
Imre Deake6069ca2014-04-18 16:01:02 +03003641int intel_enable_rc6(const struct drm_device *dev)
3642{
3643 return i915.enable_rc6;
3644}
3645
Ben Widawsky09610212014-05-15 20:58:08 +03003646static void gen8_enable_rps_interrupts(struct drm_device *dev)
3647{
3648 struct drm_i915_private *dev_priv = dev->dev_private;
3649
3650 spin_lock_irq(&dev_priv->irq_lock);
3651 WARN_ON(dev_priv->rps.pm_iir);
Daniel Vetter480c8032014-07-16 09:49:40 +02003652 gen8_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Ben Widawsky09610212014-05-15 20:58:08 +03003653 I915_WRITE(GEN8_GT_IIR(2), dev_priv->pm_rps_events);
3654 spin_unlock_irq(&dev_priv->irq_lock);
3655}
3656
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003657static void gen6_enable_rps_interrupts(struct drm_device *dev)
3658{
3659 struct drm_i915_private *dev_priv = dev->dev_private;
3660
3661 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vettera0b33352013-07-04 23:35:34 +02003662 WARN_ON(dev_priv->rps.pm_iir);
Daniel Vetter480c8032014-07-16 09:49:40 +02003663 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Deepak Sa6706b42014-03-15 20:23:22 +05303664 I915_WRITE(GEN6_PMIIR, dev_priv->pm_rps_events);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003665 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003666}
3667
Ben Widawsky3280e8b2014-03-31 17:16:42 -07003668static void parse_rp_state_cap(struct drm_i915_private *dev_priv, u32 rp_state_cap)
3669{
3670 /* All of these values are in units of 50MHz */
3671 dev_priv->rps.cur_freq = 0;
3672 /* static values from HW: RP0 < RPe < RP1 < RPn (min_freq) */
3673 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
3674 dev_priv->rps.rp0_freq = (rp_state_cap >> 0) & 0xff;
3675 dev_priv->rps.min_freq = (rp_state_cap >> 16) & 0xff;
3676 /* XXX: only BYT has a special efficient freq */
3677 dev_priv->rps.efficient_freq = dev_priv->rps.rp1_freq;
3678 /* hw_max = RP0 until we check for overclocking */
3679 dev_priv->rps.max_freq = dev_priv->rps.rp0_freq;
3680
3681 /* Preserve min/max settings in case of re-init */
3682 if (dev_priv->rps.max_freq_softlimit == 0)
3683 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
3684
3685 if (dev_priv->rps.min_freq_softlimit == 0)
3686 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
3687}
3688
Daisy Sunc76bb612014-08-11 11:08:38 -07003689static void bdw_sw_calculate_freq(struct drm_device *dev,
3690 struct intel_rps_bdw_cal *c, u32 *cur_time, u32 *c0)
3691{
3692 struct drm_i915_private *dev_priv = dev->dev_private;
3693 u64 busy = 0;
3694 u32 busyness_pct = 0;
3695 u32 elapsed_time = 0;
3696 u16 new_freq = 0;
3697
3698 if (!c || !cur_time || !c0)
3699 return;
3700
3701 if (0 == c->last_c0)
3702 goto out;
3703
3704 /* Check Evaluation interval */
3705 elapsed_time = *cur_time - c->last_ts;
3706 if (elapsed_time < c->eval_interval)
3707 return;
3708
3709 mutex_lock(&dev_priv->rps.hw_lock);
3710
3711 /*
3712 * c0 unit in 32*1.28 usec, elapsed_time unit in 1 usec.
3713 * Whole busyness_pct calculation should be
3714 * busy = ((u64)(*c0 - c->last_c0) << 5 << 7) / 100;
3715 * busyness_pct = (u32)(busy * 100 / elapsed_time);
3716 * The final formula is to simplify CPU calculation
3717 */
3718 busy = (u64)(*c0 - c->last_c0) << 12;
3719 do_div(busy, elapsed_time);
3720 busyness_pct = (u32)busy;
3721
3722 if (c->is_up && busyness_pct >= c->it_threshold_pct)
3723 new_freq = (u16)dev_priv->rps.cur_freq + 3;
3724 if (!c->is_up && busyness_pct <= c->it_threshold_pct)
3725 new_freq = (u16)dev_priv->rps.cur_freq - 1;
3726
3727 /* Adjust to new frequency busyness and compare with threshold */
3728 if (0 != new_freq) {
3729 if (new_freq > dev_priv->rps.max_freq_softlimit)
3730 new_freq = dev_priv->rps.max_freq_softlimit;
3731 else if (new_freq < dev_priv->rps.min_freq_softlimit)
3732 new_freq = dev_priv->rps.min_freq_softlimit;
3733
3734 gen6_set_rps(dev, new_freq);
3735 }
3736
3737 mutex_unlock(&dev_priv->rps.hw_lock);
3738
3739out:
3740 c->last_c0 = *c0;
3741 c->last_ts = *cur_time;
3742}
3743
3744static void gen8_set_frequency_RP0(struct work_struct *work)
3745{
3746 struct intel_rps_bdw_turbo *p_bdw_turbo =
3747 container_of(work, struct intel_rps_bdw_turbo, work_max_freq);
3748 struct intel_gen6_power_mgmt *p_power_mgmt =
3749 container_of(p_bdw_turbo, struct intel_gen6_power_mgmt, sw_turbo);
3750 struct drm_i915_private *dev_priv =
3751 container_of(p_power_mgmt, struct drm_i915_private, rps);
3752
3753 mutex_lock(&dev_priv->rps.hw_lock);
3754 gen6_set_rps(dev_priv->dev, dev_priv->rps.rp0_freq);
3755 mutex_unlock(&dev_priv->rps.hw_lock);
3756}
3757
3758static void flip_active_timeout_handler(unsigned long var)
3759{
3760 struct drm_i915_private *dev_priv = (struct drm_i915_private *) var;
3761
3762 del_timer(&dev_priv->rps.sw_turbo.flip_timer);
3763 atomic_set(&dev_priv->rps.sw_turbo.flip_received, false);
3764
3765 queue_work(dev_priv->wq, &dev_priv->rps.sw_turbo.work_max_freq);
3766}
3767
3768void bdw_software_turbo(struct drm_device *dev)
3769{
3770 struct drm_i915_private *dev_priv = dev->dev_private;
3771
3772 u32 current_time = I915_READ(TIMESTAMP_CTR); /* unit in usec */
3773 u32 current_c0 = I915_READ(MCHBAR_PCU_C0); /* unit in 32*1.28 usec */
3774
3775 bdw_sw_calculate_freq(dev, &dev_priv->rps.sw_turbo.up,
3776 &current_time, &current_c0);
3777 bdw_sw_calculate_freq(dev, &dev_priv->rps.sw_turbo.down,
3778 &current_time, &current_c0);
3779}
3780
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003781static void gen8_enable_rps(struct drm_device *dev)
3782{
3783 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003784 struct intel_engine_cs *ring;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003785 uint32_t rc6_mask = 0, rp_state_cap;
Daisy Sunc76bb612014-08-11 11:08:38 -07003786 uint32_t threshold_up_pct, threshold_down_pct;
3787 uint32_t ei_up, ei_down; /* up and down evaluation interval */
3788 u32 rp_ctl_flag;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003789 int unused;
3790
Daisy Sunc76bb612014-08-11 11:08:38 -07003791 /* Use software Turbo for BDW */
3792 dev_priv->rps.is_bdw_sw_turbo = IS_BROADWELL(dev);
3793
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003794 /* 1a: Software RC state - RC0 */
3795 I915_WRITE(GEN6_RC_STATE, 0);
3796
3797 /* 1c & 1d: Get forcewake during program sequence. Although the driver
3798 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Deepak Sc8d9a592013-11-23 14:55:42 +05303799 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003800
3801 /* 2a: Disable RC states. */
3802 I915_WRITE(GEN6_RC_CONTROL, 0);
3803
3804 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Ben Widawsky3280e8b2014-03-31 17:16:42 -07003805 parse_rp_state_cap(dev_priv, rp_state_cap);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003806
3807 /* 2b: Program RC6 thresholds.*/
3808 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
3809 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
3810 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
3811 for_each_ring(ring, dev_priv, unused)
3812 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
3813 I915_WRITE(GEN6_RC_SLEEP, 0);
Tom O'Rourke0d68b252014-04-09 11:44:06 -07003814 if (IS_BROADWELL(dev))
3815 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
3816 else
3817 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003818
3819 /* 3: Enable RC6 */
3820 if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
3821 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Ben Widawskyabbf9d22014-01-28 20:25:41 -08003822 intel_print_rc6_info(dev, rc6_mask);
Tom O'Rourke0d68b252014-04-09 11:44:06 -07003823 if (IS_BROADWELL(dev))
3824 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
3825 GEN7_RC_CTL_TO_MODE |
3826 rc6_mask);
3827 else
3828 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
3829 GEN6_RC_CTL_EI_MODE(1) |
3830 rc6_mask);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003831
3832 /* 4 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07003833 I915_WRITE(GEN6_RPNSWREQ,
3834 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
3835 I915_WRITE(GEN6_RC_VIDEO_FREQ,
3836 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
Daisy Sunc76bb612014-08-11 11:08:38 -07003837 ei_up = 84480; /* 84.48ms */
3838 ei_down = 448000;
3839 threshold_up_pct = 90; /* x percent busy */
3840 threshold_down_pct = 70;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003841
Daisy Sunc76bb612014-08-11 11:08:38 -07003842 if (dev_priv->rps.is_bdw_sw_turbo) {
3843 dev_priv->rps.sw_turbo.up.it_threshold_pct = threshold_up_pct;
3844 dev_priv->rps.sw_turbo.up.eval_interval = ei_up;
3845 dev_priv->rps.sw_turbo.up.is_up = true;
3846 dev_priv->rps.sw_turbo.up.last_ts = 0;
3847 dev_priv->rps.sw_turbo.up.last_c0 = 0;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003848
Daisy Sunc76bb612014-08-11 11:08:38 -07003849 dev_priv->rps.sw_turbo.down.it_threshold_pct = threshold_down_pct;
3850 dev_priv->rps.sw_turbo.down.eval_interval = ei_down;
3851 dev_priv->rps.sw_turbo.down.is_up = false;
3852 dev_priv->rps.sw_turbo.down.last_ts = 0;
3853 dev_priv->rps.sw_turbo.down.last_c0 = 0;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003854
Daisy Sunc76bb612014-08-11 11:08:38 -07003855 /* Start the timer to track if flip comes*/
3856 dev_priv->rps.sw_turbo.timeout = 200*1000; /* in us */
3857
3858 init_timer(&dev_priv->rps.sw_turbo.flip_timer);
3859 dev_priv->rps.sw_turbo.flip_timer.function = flip_active_timeout_handler;
3860 dev_priv->rps.sw_turbo.flip_timer.data = (unsigned long) dev_priv;
3861 dev_priv->rps.sw_turbo.flip_timer.expires =
3862 usecs_to_jiffies(dev_priv->rps.sw_turbo.timeout) + jiffies;
3863 add_timer(&dev_priv->rps.sw_turbo.flip_timer);
3864 INIT_WORK(&dev_priv->rps.sw_turbo.work_max_freq, gen8_set_frequency_RP0);
3865
3866 atomic_set(&dev_priv->rps.sw_turbo.flip_received, true);
3867 } else {
3868 /* NB: Docs say 1s, and 1000000 - which aren't equivalent
3869 * 1 second timeout*/
3870 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, FREQ_1_28_US(1000000));
3871
3872 /* Docs recommend 900MHz, and 300 MHz respectively */
3873 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
3874 dev_priv->rps.max_freq_softlimit << 24 |
3875 dev_priv->rps.min_freq_softlimit << 16);
3876
3877 I915_WRITE(GEN6_RP_UP_THRESHOLD,
3878 FREQ_1_28_US(ei_up * threshold_up_pct / 100));
3879 I915_WRITE(GEN6_RP_DOWN_THRESHOLD,
3880 FREQ_1_28_US(ei_down * threshold_down_pct / 100));
3881 I915_WRITE(GEN6_RP_UP_EI,
3882 FREQ_1_28_US(ei_up));
3883 I915_WRITE(GEN6_RP_DOWN_EI,
3884 FREQ_1_28_US(ei_down));
3885
3886 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
3887 }
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003888
3889 /* 5: Enable RPS */
Daisy Sunc76bb612014-08-11 11:08:38 -07003890 rp_ctl_flag = GEN6_RP_MEDIA_TURBO |
3891 GEN6_RP_MEDIA_HW_NORMAL_MODE |
3892 GEN6_RP_MEDIA_IS_GFX |
3893 GEN6_RP_UP_BUSY_AVG |
3894 GEN6_RP_DOWN_IDLE_AVG;
3895 if (!dev_priv->rps.is_bdw_sw_turbo)
3896 rp_ctl_flag |= GEN6_RP_ENABLE;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003897
Daisy Sunc76bb612014-08-11 11:08:38 -07003898 I915_WRITE(GEN6_RP_CONTROL, rp_ctl_flag);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003899
Daisy Sunc76bb612014-08-11 11:08:38 -07003900 /* 6: Ring frequency + overclocking
3901 * (our driver does this later */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003902 gen6_set_rps(dev, (I915_READ(GEN6_GT_PERF_STATUS) & 0xff00) >> 8);
Daisy Sunc76bb612014-08-11 11:08:38 -07003903 if (!dev_priv->rps.is_bdw_sw_turbo)
3904 gen8_enable_rps_interrupts(dev);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003905
Deepak Sc8d9a592013-11-23 14:55:42 +05303906 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003907}
3908
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02003909static void gen6_enable_rps(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003910{
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02003911 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003912 struct intel_engine_cs *ring;
Ben Widawsky2a5913a2014-03-19 18:31:13 -07003913 u32 rp_state_cap;
Ben Widawskyd060c162014-03-19 18:31:08 -07003914 u32 rc6vids, pcu_mbox = 0, rc6_mask = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003915 u32 gtfifodbg;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003916 int rc6_mode;
Ben Widawsky42c05262012-09-26 10:34:00 -07003917 int i, ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003918
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003919 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02003920
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003921 /* Here begins a magic sequence of register writes to enable
3922 * auto-downclocking.
3923 *
3924 * Perhaps there might be some value in exposing these to
3925 * userspace...
3926 */
3927 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003928
3929 /* Clear the DBG now so we don't confuse earlier errors */
3930 if ((gtfifodbg = I915_READ(GTFIFODBG))) {
3931 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
3932 I915_WRITE(GTFIFODBG, gtfifodbg);
3933 }
3934
Deepak Sc8d9a592013-11-23 14:55:42 +05303935 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003936
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003937 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003938
Ben Widawsky3280e8b2014-03-31 17:16:42 -07003939 parse_rp_state_cap(dev_priv, rp_state_cap);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003940
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003941 /* disable the counters and set deterministic thresholds */
3942 I915_WRITE(GEN6_RC_CONTROL, 0);
3943
3944 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
3945 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
3946 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
3947 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
3948 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
3949
Chris Wilsonb4519512012-05-11 14:29:30 +01003950 for_each_ring(ring, dev_priv, i)
3951 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003952
3953 I915_WRITE(GEN6_RC_SLEEP, 0);
3954 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Daniel Vetter29c78f62013-11-16 16:04:26 +01003955 if (IS_IVYBRIDGE(dev))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07003956 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
3957 else
3958 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08003959 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003960 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
3961
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03003962 /* Check if we are enabling RC6 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003963 rc6_mode = intel_enable_rc6(dev_priv->dev);
3964 if (rc6_mode & INTEL_RC6_ENABLE)
3965 rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
3966
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03003967 /* We don't use those on Haswell */
3968 if (!IS_HASWELL(dev)) {
3969 if (rc6_mode & INTEL_RC6p_ENABLE)
3970 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003971
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03003972 if (rc6_mode & INTEL_RC6pp_ENABLE)
3973 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
3974 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003975
Ben Widawskydc39fff2013-10-18 12:32:07 -07003976 intel_print_rc6_info(dev, rc6_mask);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003977
3978 I915_WRITE(GEN6_RC_CONTROL,
3979 rc6_mask |
3980 GEN6_RC_CTL_EI_MODE(1) |
3981 GEN6_RC_CTL_HW_ENABLE);
3982
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003983 /* Power down if completely idle for over 50ms */
3984 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003985 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003986
Ben Widawsky42c05262012-09-26 10:34:00 -07003987 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_MIN_FREQ_TABLE, 0);
Ben Widawskyd060c162014-03-19 18:31:08 -07003988 if (ret)
Ben Widawsky42c05262012-09-26 10:34:00 -07003989 DRM_DEBUG_DRIVER("Failed to set the min frequency\n");
Ben Widawskyd060c162014-03-19 18:31:08 -07003990
3991 ret = sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &pcu_mbox);
3992 if (!ret && (pcu_mbox & (1<<31))) { /* OC supported */
3993 DRM_DEBUG_DRIVER("Overclocking supported. Max: %dMHz, Overclock max: %dMHz\n",
Ben Widawskyb39fb292014-03-19 18:31:11 -07003994 (dev_priv->rps.max_freq_softlimit & 0xff) * 50,
Ben Widawskyd060c162014-03-19 18:31:08 -07003995 (pcu_mbox & 0xff) * 50);
Ben Widawskyb39fb292014-03-19 18:31:11 -07003996 dev_priv->rps.max_freq = pcu_mbox & 0xff;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003997 }
3998
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003999 dev_priv->rps.power = HIGH_POWER; /* force a reset */
Ben Widawskyb39fb292014-03-19 18:31:11 -07004000 gen6_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004001
Daniel Vetter44fc7d52013-07-12 22:43:27 +02004002 gen6_enable_rps_interrupts(dev);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004003
Ben Widawsky31643d52012-09-26 10:34:01 -07004004 rc6vids = 0;
4005 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
4006 if (IS_GEN6(dev) && ret) {
4007 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
4008 } else if (IS_GEN6(dev) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
4009 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
4010 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
4011 rc6vids &= 0xffff00;
4012 rc6vids |= GEN6_ENCODE_RC6_VID(450);
4013 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
4014 if (ret)
4015 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
4016 }
4017
Deepak Sc8d9a592013-11-23 14:55:42 +05304018 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004019}
4020
Imre Deakc2bc2fc2014-04-18 16:16:23 +03004021static void __gen6_update_ring_freq(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004022{
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02004023 struct drm_i915_private *dev_priv = dev->dev_private;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004024 int min_freq = 15;
Chris Wilson3ebecd02013-04-12 19:10:13 +01004025 unsigned int gpu_freq;
4026 unsigned int max_ia_freq, min_ring_freq;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004027 int scaling_factor = 180;
Ben Widawskyeda79642013-10-07 17:15:48 -03004028 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004029
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004030 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02004031
Ben Widawskyeda79642013-10-07 17:15:48 -03004032 policy = cpufreq_cpu_get(0);
4033 if (policy) {
4034 max_ia_freq = policy->cpuinfo.max_freq;
4035 cpufreq_cpu_put(policy);
4036 } else {
4037 /*
4038 * Default to measured freq if none found, PCU will ensure we
4039 * don't go over
4040 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004041 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03004042 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004043
4044 /* Convert from kHz to MHz */
4045 max_ia_freq /= 1000;
4046
Ben Widawsky153b4b952013-10-22 22:05:09 -07004047 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07004048 /* convert DDR frequency from units of 266.6MHz to bandwidth */
4049 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01004050
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004051 /*
4052 * For each potential GPU frequency, load a ring frequency we'd like
4053 * to use for memory access. We do this by specifying the IA frequency
4054 * the PCU should use as a reference to determine the ring frequency.
4055 */
Ben Widawskyb39fb292014-03-19 18:31:11 -07004056 for (gpu_freq = dev_priv->rps.max_freq_softlimit; gpu_freq >= dev_priv->rps.min_freq_softlimit;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004057 gpu_freq--) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07004058 int diff = dev_priv->rps.max_freq_softlimit - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01004059 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004060
Ben Widawsky46c764d2013-11-02 21:07:49 -07004061 if (INTEL_INFO(dev)->gen >= 8) {
4062 /* max(2 * GT, DDR). NB: GT is 50MHz units */
4063 ring_freq = max(min_ring_freq, gpu_freq);
4064 } else if (IS_HASWELL(dev)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07004065 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01004066 ring_freq = max(min_ring_freq, ring_freq);
4067 /* leave ia_freq as the default, chosen by cpufreq */
4068 } else {
4069 /* On older processors, there is no separate ring
4070 * clock domain, so in order to boost the bandwidth
4071 * of the ring, we need to upclock the CPU (ia_freq).
4072 *
4073 * For GPU frequencies less than 750MHz,
4074 * just use the lowest ring freq.
4075 */
4076 if (gpu_freq < min_freq)
4077 ia_freq = 800;
4078 else
4079 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
4080 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
4081 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004082
Ben Widawsky42c05262012-09-26 10:34:00 -07004083 sandybridge_pcode_write(dev_priv,
4084 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01004085 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
4086 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
4087 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004088 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004089}
4090
Imre Deakc2bc2fc2014-04-18 16:16:23 +03004091void gen6_update_ring_freq(struct drm_device *dev)
4092{
4093 struct drm_i915_private *dev_priv = dev->dev_private;
4094
4095 if (INTEL_INFO(dev)->gen < 6 || IS_VALLEYVIEW(dev))
4096 return;
4097
4098 mutex_lock(&dev_priv->rps.hw_lock);
4099 __gen6_update_ring_freq(dev);
4100 mutex_unlock(&dev_priv->rps.hw_lock);
4101}
4102
Ville Syrjälä03af2042014-06-28 02:03:53 +03004103static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05304104{
4105 u32 val, rp0;
4106
4107 val = vlv_punit_read(dev_priv, PUNIT_GPU_STATUS_REG);
4108 rp0 = (val >> PUNIT_GPU_STATUS_MAX_FREQ_SHIFT) & PUNIT_GPU_STATUS_MAX_FREQ_MASK;
4109
4110 return rp0;
4111}
4112
4113static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
4114{
4115 u32 val, rpe;
4116
4117 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
4118 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
4119
4120 return rpe;
4121}
4122
Deepak S7707df42014-07-12 18:46:14 +05304123static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
4124{
4125 u32 val, rp1;
4126
4127 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
4128 rp1 = (val >> PUNIT_GPU_STATUS_MAX_FREQ_SHIFT) & PUNIT_GPU_STATUS_MAX_FREQ_MASK;
4129
4130 return rp1;
4131}
4132
Ville Syrjälä03af2042014-06-28 02:03:53 +03004133static int cherryview_rps_min_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05304134{
4135 u32 val, rpn;
4136
4137 val = vlv_punit_read(dev_priv, PUNIT_GPU_STATUS_REG);
4138 rpn = (val >> PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT) & PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK;
4139 return rpn;
4140}
4141
Deepak Sf8f2b002014-07-10 13:16:21 +05304142static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
4143{
4144 u32 val, rp1;
4145
4146 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
4147
4148 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
4149
4150 return rp1;
4151}
4152
Ville Syrjälä03af2042014-06-28 02:03:53 +03004153static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07004154{
4155 u32 val, rp0;
4156
Jani Nikula64936252013-05-22 15:36:20 +03004157 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004158
4159 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
4160 /* Clamp to max */
4161 rp0 = min_t(u32, rp0, 0xea);
4162
4163 return rp0;
4164}
4165
4166static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
4167{
4168 u32 val, rpe;
4169
Jani Nikula64936252013-05-22 15:36:20 +03004170 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004171 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03004172 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004173 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
4174
4175 return rpe;
4176}
4177
Ville Syrjälä03af2042014-06-28 02:03:53 +03004178static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07004179{
Jani Nikula64936252013-05-22 15:36:20 +03004180 return vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
Jesse Barnes0a073b82013-04-17 15:54:58 -07004181}
4182
Imre Deakae484342014-03-31 15:10:44 +03004183/* Check that the pctx buffer wasn't move under us. */
4184static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
4185{
4186 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
4187
4188 WARN_ON(pctx_addr != dev_priv->mm.stolen_base +
4189 dev_priv->vlv_pctx->stolen->start);
4190}
4191
Deepak S38807742014-05-23 21:00:15 +05304192
4193/* Check that the pcbr address is not empty. */
4194static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
4195{
4196 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
4197
4198 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
4199}
4200
4201static void cherryview_setup_pctx(struct drm_device *dev)
4202{
4203 struct drm_i915_private *dev_priv = dev->dev_private;
4204 unsigned long pctx_paddr, paddr;
4205 struct i915_gtt *gtt = &dev_priv->gtt;
4206 u32 pcbr;
4207 int pctx_size = 32*1024;
4208
4209 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
4210
4211 pcbr = I915_READ(VLV_PCBR);
4212 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
4213 paddr = (dev_priv->mm.stolen_base +
4214 (gtt->stolen_size - pctx_size));
4215
4216 pctx_paddr = (paddr & (~4095));
4217 I915_WRITE(VLV_PCBR, pctx_paddr);
4218 }
4219}
4220
Jesse Barnesc9cddff2013-05-08 10:45:13 -07004221static void valleyview_setup_pctx(struct drm_device *dev)
4222{
4223 struct drm_i915_private *dev_priv = dev->dev_private;
4224 struct drm_i915_gem_object *pctx;
4225 unsigned long pctx_paddr;
4226 u32 pcbr;
4227 int pctx_size = 24*1024;
4228
Imre Deak17b0c1f2014-02-11 21:39:06 +02004229 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
4230
Jesse Barnesc9cddff2013-05-08 10:45:13 -07004231 pcbr = I915_READ(VLV_PCBR);
4232 if (pcbr) {
4233 /* BIOS set it up already, grab the pre-alloc'd space */
4234 int pcbr_offset;
4235
4236 pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
4237 pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv->dev,
4238 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02004239 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07004240 pctx_size);
4241 goto out;
4242 }
4243
4244 /*
4245 * From the Gunit register HAS:
4246 * The Gfx driver is expected to program this register and ensure
4247 * proper allocation within Gfx stolen memory. For example, this
4248 * register should be programmed such than the PCBR range does not
4249 * overlap with other ranges, such as the frame buffer, protected
4250 * memory, or any other relevant ranges.
4251 */
4252 pctx = i915_gem_object_create_stolen(dev, pctx_size);
4253 if (!pctx) {
4254 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
4255 return;
4256 }
4257
4258 pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
4259 I915_WRITE(VLV_PCBR, pctx_paddr);
4260
4261out:
4262 dev_priv->vlv_pctx = pctx;
4263}
4264
Imre Deakae484342014-03-31 15:10:44 +03004265static void valleyview_cleanup_pctx(struct drm_device *dev)
4266{
4267 struct drm_i915_private *dev_priv = dev->dev_private;
4268
4269 if (WARN_ON(!dev_priv->vlv_pctx))
4270 return;
4271
4272 drm_gem_object_unreference(&dev_priv->vlv_pctx->base);
4273 dev_priv->vlv_pctx = NULL;
4274}
4275
Imre Deak4e805192014-04-14 20:24:41 +03004276static void valleyview_init_gt_powersave(struct drm_device *dev)
4277{
4278 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03004279 u32 val;
Imre Deak4e805192014-04-14 20:24:41 +03004280
4281 valleyview_setup_pctx(dev);
4282
4283 mutex_lock(&dev_priv->rps.hw_lock);
4284
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03004285 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
4286 switch ((val >> 6) & 3) {
4287 case 0:
4288 case 1:
4289 dev_priv->mem_freq = 800;
4290 break;
4291 case 2:
4292 dev_priv->mem_freq = 1066;
4293 break;
4294 case 3:
4295 dev_priv->mem_freq = 1333;
4296 break;
4297 }
4298 DRM_DEBUG_DRIVER("DDR speed: %d MHz", dev_priv->mem_freq);
4299
Imre Deak4e805192014-04-14 20:24:41 +03004300 dev_priv->rps.max_freq = valleyview_rps_max_freq(dev_priv);
4301 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
4302 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
4303 vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq),
4304 dev_priv->rps.max_freq);
4305
4306 dev_priv->rps.efficient_freq = valleyview_rps_rpe_freq(dev_priv);
4307 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
4308 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
4309 dev_priv->rps.efficient_freq);
4310
Deepak Sf8f2b002014-07-10 13:16:21 +05304311 dev_priv->rps.rp1_freq = valleyview_rps_guar_freq(dev_priv);
4312 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
4313 vlv_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
4314 dev_priv->rps.rp1_freq);
4315
Imre Deak4e805192014-04-14 20:24:41 +03004316 dev_priv->rps.min_freq = valleyview_rps_min_freq(dev_priv);
4317 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
4318 vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq),
4319 dev_priv->rps.min_freq);
4320
4321 /* Preserve min/max settings in case of re-init */
4322 if (dev_priv->rps.max_freq_softlimit == 0)
4323 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
4324
4325 if (dev_priv->rps.min_freq_softlimit == 0)
4326 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
4327
4328 mutex_unlock(&dev_priv->rps.hw_lock);
4329}
4330
Deepak S38807742014-05-23 21:00:15 +05304331static void cherryview_init_gt_powersave(struct drm_device *dev)
4332{
Deepak S2b6b3a02014-05-27 15:59:30 +05304333 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03004334 u32 val;
Deepak S2b6b3a02014-05-27 15:59:30 +05304335
Deepak S38807742014-05-23 21:00:15 +05304336 cherryview_setup_pctx(dev);
Deepak S2b6b3a02014-05-27 15:59:30 +05304337
4338 mutex_lock(&dev_priv->rps.hw_lock);
4339
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03004340 val = vlv_punit_read(dev_priv, CCK_FUSE_REG);
4341 switch ((val >> 2) & 0x7) {
4342 case 0:
4343 case 1:
4344 dev_priv->rps.cz_freq = 200;
4345 dev_priv->mem_freq = 1600;
4346 break;
4347 case 2:
4348 dev_priv->rps.cz_freq = 267;
4349 dev_priv->mem_freq = 1600;
4350 break;
4351 case 3:
4352 dev_priv->rps.cz_freq = 333;
4353 dev_priv->mem_freq = 2000;
4354 break;
4355 case 4:
4356 dev_priv->rps.cz_freq = 320;
4357 dev_priv->mem_freq = 1600;
4358 break;
4359 case 5:
4360 dev_priv->rps.cz_freq = 400;
4361 dev_priv->mem_freq = 1600;
4362 break;
4363 }
4364 DRM_DEBUG_DRIVER("DDR speed: %d MHz", dev_priv->mem_freq);
4365
Deepak S2b6b3a02014-05-27 15:59:30 +05304366 dev_priv->rps.max_freq = cherryview_rps_max_freq(dev_priv);
4367 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
4368 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
4369 vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq),
4370 dev_priv->rps.max_freq);
4371
4372 dev_priv->rps.efficient_freq = cherryview_rps_rpe_freq(dev_priv);
4373 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
4374 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
4375 dev_priv->rps.efficient_freq);
4376
Deepak S7707df42014-07-12 18:46:14 +05304377 dev_priv->rps.rp1_freq = cherryview_rps_guar_freq(dev_priv);
4378 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
4379 vlv_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
4380 dev_priv->rps.rp1_freq);
4381
Deepak S2b6b3a02014-05-27 15:59:30 +05304382 dev_priv->rps.min_freq = cherryview_rps_min_freq(dev_priv);
4383 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
4384 vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq),
4385 dev_priv->rps.min_freq);
4386
Ville Syrjälä1c147622014-08-18 14:42:43 +03004387 WARN_ONCE((dev_priv->rps.max_freq |
4388 dev_priv->rps.efficient_freq |
4389 dev_priv->rps.rp1_freq |
4390 dev_priv->rps.min_freq) & 1,
4391 "Odd GPU freq values\n");
4392
Deepak S2b6b3a02014-05-27 15:59:30 +05304393 /* Preserve min/max settings in case of re-init */
4394 if (dev_priv->rps.max_freq_softlimit == 0)
4395 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
4396
4397 if (dev_priv->rps.min_freq_softlimit == 0)
4398 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
4399
4400 mutex_unlock(&dev_priv->rps.hw_lock);
Deepak S38807742014-05-23 21:00:15 +05304401}
4402
Imre Deak4e805192014-04-14 20:24:41 +03004403static void valleyview_cleanup_gt_powersave(struct drm_device *dev)
4404{
4405 valleyview_cleanup_pctx(dev);
4406}
4407
Deepak S38807742014-05-23 21:00:15 +05304408static void cherryview_enable_rps(struct drm_device *dev)
4409{
4410 struct drm_i915_private *dev_priv = dev->dev_private;
4411 struct intel_engine_cs *ring;
Deepak S2b6b3a02014-05-27 15:59:30 +05304412 u32 gtfifodbg, val, rc6_mode = 0, pcbr;
Deepak S38807742014-05-23 21:00:15 +05304413 int i;
4414
4415 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
4416
4417 gtfifodbg = I915_READ(GTFIFODBG);
4418 if (gtfifodbg) {
4419 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
4420 gtfifodbg);
4421 I915_WRITE(GTFIFODBG, gtfifodbg);
4422 }
4423
4424 cherryview_check_pctx(dev_priv);
4425
4426 /* 1a & 1b: Get forcewake during program sequence. Although the driver
4427 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
4428 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
4429
4430 /* 2a: Program RC6 thresholds.*/
4431 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
4432 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
4433 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
4434
4435 for_each_ring(ring, dev_priv, i)
4436 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
4437 I915_WRITE(GEN6_RC_SLEEP, 0);
4438
4439 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
4440
4441 /* allows RC6 residency counter to work */
4442 I915_WRITE(VLV_COUNTER_CONTROL,
4443 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
4444 VLV_MEDIA_RC6_COUNT_EN |
4445 VLV_RENDER_RC6_COUNT_EN));
4446
4447 /* For now we assume BIOS is allocating and populating the PCBR */
4448 pcbr = I915_READ(VLV_PCBR);
4449
4450 DRM_DEBUG_DRIVER("PCBR offset : 0x%x\n", pcbr);
4451
4452 /* 3: Enable RC6 */
4453 if ((intel_enable_rc6(dev) & INTEL_RC6_ENABLE) &&
4454 (pcbr >> VLV_PCBR_ADDR_SHIFT))
4455 rc6_mode = GEN6_RC_CTL_EI_MODE(1);
4456
4457 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
4458
Deepak S2b6b3a02014-05-27 15:59:30 +05304459 /* 4 Program defaults and thresholds for RPS*/
4460 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
4461 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
4462 I915_WRITE(GEN6_RP_UP_EI, 66000);
4463 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
4464
4465 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
4466
Tom O'Rourke7405f422014-06-10 16:26:34 -07004467 /* WaDisablePwrmtrEvent:chv (pre-production hw) */
4468 I915_WRITE(0xA80C, I915_READ(0xA80C) & 0x00ffffff);
4469 I915_WRITE(0xA810, I915_READ(0xA810) & 0xffffff00);
4470
Deepak S2b6b3a02014-05-27 15:59:30 +05304471 /* 5: Enable RPS */
4472 I915_WRITE(GEN6_RP_CONTROL,
4473 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Tom O'Rourke7405f422014-06-10 16:26:34 -07004474 GEN6_RP_MEDIA_IS_GFX | /* WaSetMaskForGfxBusyness:chv (pre-production hw ?) */
Deepak S2b6b3a02014-05-27 15:59:30 +05304475 GEN6_RP_ENABLE |
4476 GEN6_RP_UP_BUSY_AVG |
4477 GEN6_RP_DOWN_IDLE_AVG);
4478
4479 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
4480
4481 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", val & 0x10 ? "yes" : "no");
4482 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
4483
4484 dev_priv->rps.cur_freq = (val >> 8) & 0xff;
4485 DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
4486 vlv_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
4487 dev_priv->rps.cur_freq);
4488
4489 DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
4490 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
4491 dev_priv->rps.efficient_freq);
4492
4493 valleyview_set_rps(dev_priv->dev, dev_priv->rps.efficient_freq);
4494
Deepak S3497a562014-07-10 13:16:26 +05304495 gen8_enable_rps_interrupts(dev);
4496
Deepak S38807742014-05-23 21:00:15 +05304497 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
4498}
4499
Jesse Barnes0a073b82013-04-17 15:54:58 -07004500static void valleyview_enable_rps(struct drm_device *dev)
4501{
4502 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004503 struct intel_engine_cs *ring;
Ben Widawsky2a5913a2014-03-19 18:31:13 -07004504 u32 gtfifodbg, val, rc6_mode = 0;
Jesse Barnes0a073b82013-04-17 15:54:58 -07004505 int i;
4506
4507 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
4508
Imre Deakae484342014-03-31 15:10:44 +03004509 valleyview_check_pctx(dev_priv);
4510
Jesse Barnes0a073b82013-04-17 15:54:58 -07004511 if ((gtfifodbg = I915_READ(GTFIFODBG))) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07004512 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
4513 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004514 I915_WRITE(GTFIFODBG, gtfifodbg);
4515 }
4516
Deepak Sc8d9a592013-11-23 14:55:42 +05304517 /* If VLV, Forcewake all wells, else re-direct to regular path */
4518 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004519
4520 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
4521 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
4522 I915_WRITE(GEN6_RP_UP_EI, 66000);
4523 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
4524
4525 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Deepak S31685c22014-07-03 17:33:01 -04004526 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 0xf4240);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004527
4528 I915_WRITE(GEN6_RP_CONTROL,
4529 GEN6_RP_MEDIA_TURBO |
4530 GEN6_RP_MEDIA_HW_NORMAL_MODE |
4531 GEN6_RP_MEDIA_IS_GFX |
4532 GEN6_RP_ENABLE |
4533 GEN6_RP_UP_BUSY_AVG |
4534 GEN6_RP_DOWN_IDLE_CONT);
4535
4536 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
4537 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
4538 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
4539
4540 for_each_ring(ring, dev_priv, i)
4541 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
4542
Jesse Barnes2f0aa3042013-11-15 09:32:11 -08004543 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004544
4545 /* allows RC6 residency counter to work */
Jesse Barnes49798eb2013-09-26 17:55:57 -07004546 I915_WRITE(VLV_COUNTER_CONTROL,
Deepak S31685c22014-07-03 17:33:01 -04004547 _MASKED_BIT_ENABLE(VLV_MEDIA_RC0_COUNT_EN |
4548 VLV_RENDER_RC0_COUNT_EN |
Jesse Barnes49798eb2013-09-26 17:55:57 -07004549 VLV_MEDIA_RC6_COUNT_EN |
4550 VLV_RENDER_RC6_COUNT_EN));
Deepak S31685c22014-07-03 17:33:01 -04004551
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07004552 if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
Jesse Barnes6b88f292013-11-15 09:32:12 -08004553 rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL;
Ben Widawskydc39fff2013-10-18 12:32:07 -07004554
4555 intel_print_rc6_info(dev, rc6_mode);
4556
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07004557 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004558
Jani Nikula64936252013-05-22 15:36:20 +03004559 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004560
4561 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", val & 0x10 ? "yes" : "no");
4562 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
4563
Ben Widawskyb39fb292014-03-19 18:31:11 -07004564 dev_priv->rps.cur_freq = (val >> 8) & 0xff;
Ville Syrjälä73008b92013-06-25 19:21:01 +03004565 DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
Ben Widawskyb39fb292014-03-19 18:31:11 -07004566 vlv_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
4567 dev_priv->rps.cur_freq);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004568
Ville Syrjälä73008b92013-06-25 19:21:01 +03004569 DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
Ben Widawskyb39fb292014-03-19 18:31:11 -07004570 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
4571 dev_priv->rps.efficient_freq);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004572
Ben Widawskyb39fb292014-03-19 18:31:11 -07004573 valleyview_set_rps(dev_priv->dev, dev_priv->rps.efficient_freq);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004574
Daniel Vetter44fc7d52013-07-12 22:43:27 +02004575 gen6_enable_rps_interrupts(dev);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004576
Deepak Sc8d9a592013-11-23 14:55:42 +05304577 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004578}
4579
Daniel Vetter930ebb42012-06-29 23:32:16 +02004580void ironlake_teardown_rc6(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004581{
4582 struct drm_i915_private *dev_priv = dev->dev_private;
4583
Daniel Vetter3e373942012-11-02 19:55:04 +01004584 if (dev_priv->ips.renderctx) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004585 i915_gem_object_ggtt_unpin(dev_priv->ips.renderctx);
Daniel Vetter3e373942012-11-02 19:55:04 +01004586 drm_gem_object_unreference(&dev_priv->ips.renderctx->base);
4587 dev_priv->ips.renderctx = NULL;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004588 }
4589
Daniel Vetter3e373942012-11-02 19:55:04 +01004590 if (dev_priv->ips.pwrctx) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004591 i915_gem_object_ggtt_unpin(dev_priv->ips.pwrctx);
Daniel Vetter3e373942012-11-02 19:55:04 +01004592 drm_gem_object_unreference(&dev_priv->ips.pwrctx->base);
4593 dev_priv->ips.pwrctx = NULL;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004594 }
4595}
4596
Daniel Vetter930ebb42012-06-29 23:32:16 +02004597static void ironlake_disable_rc6(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004598{
4599 struct drm_i915_private *dev_priv = dev->dev_private;
4600
4601 if (I915_READ(PWRCTXA)) {
4602 /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
4603 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
4604 wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
4605 50);
4606
4607 I915_WRITE(PWRCTXA, 0);
4608 POSTING_READ(PWRCTXA);
4609
4610 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
4611 POSTING_READ(RSTDBYCTL);
4612 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004613}
4614
4615static int ironlake_setup_rc6(struct drm_device *dev)
4616{
4617 struct drm_i915_private *dev_priv = dev->dev_private;
4618
Daniel Vetter3e373942012-11-02 19:55:04 +01004619 if (dev_priv->ips.renderctx == NULL)
4620 dev_priv->ips.renderctx = intel_alloc_context_page(dev);
4621 if (!dev_priv->ips.renderctx)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004622 return -ENOMEM;
4623
Daniel Vetter3e373942012-11-02 19:55:04 +01004624 if (dev_priv->ips.pwrctx == NULL)
4625 dev_priv->ips.pwrctx = intel_alloc_context_page(dev);
4626 if (!dev_priv->ips.pwrctx) {
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004627 ironlake_teardown_rc6(dev);
4628 return -ENOMEM;
4629 }
4630
4631 return 0;
4632}
4633
Daniel Vetter930ebb42012-06-29 23:32:16 +02004634static void ironlake_enable_rc6(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004635{
4636 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004637 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Chris Wilson3e960502012-11-27 16:22:54 +00004638 bool was_interruptible;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004639 int ret;
4640
4641 /* rc6 disabled by default due to repeated reports of hanging during
4642 * boot and resume.
4643 */
4644 if (!intel_enable_rc6(dev))
4645 return;
4646
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02004647 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
4648
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004649 ret = ironlake_setup_rc6(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02004650 if (ret)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004651 return;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004652
Chris Wilson3e960502012-11-27 16:22:54 +00004653 was_interruptible = dev_priv->mm.interruptible;
4654 dev_priv->mm.interruptible = false;
4655
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004656 /*
4657 * GPU can automatically power down the render unit if given a page
4658 * to save state.
4659 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02004660 ret = intel_ring_begin(ring, 6);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004661 if (ret) {
4662 ironlake_teardown_rc6(dev);
Chris Wilson3e960502012-11-27 16:22:54 +00004663 dev_priv->mm.interruptible = was_interruptible;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004664 return;
4665 }
4666
Daniel Vetter6d90c952012-04-26 23:28:05 +02004667 intel_ring_emit(ring, MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
4668 intel_ring_emit(ring, MI_SET_CONTEXT);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07004669 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(dev_priv->ips.renderctx) |
Daniel Vetter6d90c952012-04-26 23:28:05 +02004670 MI_MM_SPACE_GTT |
4671 MI_SAVE_EXT_STATE_EN |
4672 MI_RESTORE_EXT_STATE_EN |
4673 MI_RESTORE_INHIBIT);
4674 intel_ring_emit(ring, MI_SUSPEND_FLUSH);
4675 intel_ring_emit(ring, MI_NOOP);
4676 intel_ring_emit(ring, MI_FLUSH);
4677 intel_ring_advance(ring);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004678
4679 /*
4680 * Wait for the command parser to advance past MI_SET_CONTEXT. The HW
4681 * does an implicit flush, combined with MI_FLUSH above, it should be
4682 * safe to assume that renderctx is valid
4683 */
Chris Wilson3e960502012-11-27 16:22:54 +00004684 ret = intel_ring_idle(ring);
4685 dev_priv->mm.interruptible = was_interruptible;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004686 if (ret) {
Jani Nikuladef27a52013-03-12 10:49:19 +02004687 DRM_ERROR("failed to enable ironlake power savings\n");
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004688 ironlake_teardown_rc6(dev);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004689 return;
4690 }
4691
Ben Widawskyf343c5f2013-07-05 14:41:04 -07004692 I915_WRITE(PWRCTXA, i915_gem_obj_ggtt_offset(dev_priv->ips.pwrctx) | PWRCTX_EN);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004693 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
Ben Widawskydc39fff2013-10-18 12:32:07 -07004694
Imre Deak91ca6892014-04-14 20:24:25 +03004695 intel_print_rc6_info(dev, GEN6_RC_CTL_RC6_ENABLE);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004696}
4697
Eugeni Dodonovdde18882012-04-18 15:29:24 -03004698static unsigned long intel_pxfreq(u32 vidfreq)
4699{
4700 unsigned long freq;
4701 int div = (vidfreq & 0x3f0000) >> 16;
4702 int post = (vidfreq & 0x3000) >> 12;
4703 int pre = (vidfreq & 0x7);
4704
4705 if (!pre)
4706 return 0;
4707
4708 freq = ((div * 133333) / ((1<<post) * pre));
4709
4710 return freq;
4711}
4712
Daniel Vettereb48eb02012-04-26 23:28:12 +02004713static const struct cparams {
4714 u16 i;
4715 u16 t;
4716 u16 m;
4717 u16 c;
4718} cparams[] = {
4719 { 1, 1333, 301, 28664 },
4720 { 1, 1066, 294, 24460 },
4721 { 1, 800, 294, 25192 },
4722 { 0, 1333, 276, 27605 },
4723 { 0, 1066, 276, 27605 },
4724 { 0, 800, 231, 23784 },
4725};
4726
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004727static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02004728{
4729 u64 total_count, diff, ret;
4730 u32 count1, count2, count3, m = 0, c = 0;
4731 unsigned long now = jiffies_to_msecs(jiffies), diff1;
4732 int i;
4733
Daniel Vetter02d71952012-08-09 16:44:54 +02004734 assert_spin_locked(&mchdev_lock);
4735
Daniel Vetter20e4d402012-08-08 23:35:39 +02004736 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004737
4738 /* Prevent division-by-zero if we are asking too fast.
4739 * Also, we don't get interesting results if we are polling
4740 * faster than once in 10ms, so just return the saved value
4741 * in such cases.
4742 */
4743 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02004744 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004745
4746 count1 = I915_READ(DMIEC);
4747 count2 = I915_READ(DDREC);
4748 count3 = I915_READ(CSIEC);
4749
4750 total_count = count1 + count2 + count3;
4751
4752 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02004753 if (total_count < dev_priv->ips.last_count1) {
4754 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004755 diff += total_count;
4756 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02004757 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004758 }
4759
4760 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02004761 if (cparams[i].i == dev_priv->ips.c_m &&
4762 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02004763 m = cparams[i].m;
4764 c = cparams[i].c;
4765 break;
4766 }
4767 }
4768
4769 diff = div_u64(diff, diff1);
4770 ret = ((m * diff) + c);
4771 ret = div_u64(ret, 10);
4772
Daniel Vetter20e4d402012-08-08 23:35:39 +02004773 dev_priv->ips.last_count1 = total_count;
4774 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004775
Daniel Vetter20e4d402012-08-08 23:35:39 +02004776 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004777
4778 return ret;
4779}
4780
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004781unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
4782{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00004783 struct drm_device *dev = dev_priv->dev;
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004784 unsigned long val;
4785
Damien Lespiau3d13ef22014-02-07 19:12:47 +00004786 if (INTEL_INFO(dev)->gen != 5)
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004787 return 0;
4788
4789 spin_lock_irq(&mchdev_lock);
4790
4791 val = __i915_chipset_val(dev_priv);
4792
4793 spin_unlock_irq(&mchdev_lock);
4794
4795 return val;
4796}
4797
Daniel Vettereb48eb02012-04-26 23:28:12 +02004798unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
4799{
4800 unsigned long m, x, b;
4801 u32 tsfs;
4802
4803 tsfs = I915_READ(TSFS);
4804
4805 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
4806 x = I915_READ8(TR1);
4807
4808 b = tsfs & TSFS_INTR_MASK;
4809
4810 return ((m * x) / 127) - b;
4811}
4812
4813static u16 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
4814{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00004815 struct drm_device *dev = dev_priv->dev;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004816 static const struct v_table {
4817 u16 vd; /* in .1 mil */
4818 u16 vm; /* in .1 mil */
4819 } v_table[] = {
4820 { 0, 0, },
4821 { 375, 0, },
4822 { 500, 0, },
4823 { 625, 0, },
4824 { 750, 0, },
4825 { 875, 0, },
4826 { 1000, 0, },
4827 { 1125, 0, },
4828 { 4125, 3000, },
4829 { 4125, 3000, },
4830 { 4125, 3000, },
4831 { 4125, 3000, },
4832 { 4125, 3000, },
4833 { 4125, 3000, },
4834 { 4125, 3000, },
4835 { 4125, 3000, },
4836 { 4125, 3000, },
4837 { 4125, 3000, },
4838 { 4125, 3000, },
4839 { 4125, 3000, },
4840 { 4125, 3000, },
4841 { 4125, 3000, },
4842 { 4125, 3000, },
4843 { 4125, 3000, },
4844 { 4125, 3000, },
4845 { 4125, 3000, },
4846 { 4125, 3000, },
4847 { 4125, 3000, },
4848 { 4125, 3000, },
4849 { 4125, 3000, },
4850 { 4125, 3000, },
4851 { 4125, 3000, },
4852 { 4250, 3125, },
4853 { 4375, 3250, },
4854 { 4500, 3375, },
4855 { 4625, 3500, },
4856 { 4750, 3625, },
4857 { 4875, 3750, },
4858 { 5000, 3875, },
4859 { 5125, 4000, },
4860 { 5250, 4125, },
4861 { 5375, 4250, },
4862 { 5500, 4375, },
4863 { 5625, 4500, },
4864 { 5750, 4625, },
4865 { 5875, 4750, },
4866 { 6000, 4875, },
4867 { 6125, 5000, },
4868 { 6250, 5125, },
4869 { 6375, 5250, },
4870 { 6500, 5375, },
4871 { 6625, 5500, },
4872 { 6750, 5625, },
4873 { 6875, 5750, },
4874 { 7000, 5875, },
4875 { 7125, 6000, },
4876 { 7250, 6125, },
4877 { 7375, 6250, },
4878 { 7500, 6375, },
4879 { 7625, 6500, },
4880 { 7750, 6625, },
4881 { 7875, 6750, },
4882 { 8000, 6875, },
4883 { 8125, 7000, },
4884 { 8250, 7125, },
4885 { 8375, 7250, },
4886 { 8500, 7375, },
4887 { 8625, 7500, },
4888 { 8750, 7625, },
4889 { 8875, 7750, },
4890 { 9000, 7875, },
4891 { 9125, 8000, },
4892 { 9250, 8125, },
4893 { 9375, 8250, },
4894 { 9500, 8375, },
4895 { 9625, 8500, },
4896 { 9750, 8625, },
4897 { 9875, 8750, },
4898 { 10000, 8875, },
4899 { 10125, 9000, },
4900 { 10250, 9125, },
4901 { 10375, 9250, },
4902 { 10500, 9375, },
4903 { 10625, 9500, },
4904 { 10750, 9625, },
4905 { 10875, 9750, },
4906 { 11000, 9875, },
4907 { 11125, 10000, },
4908 { 11250, 10125, },
4909 { 11375, 10250, },
4910 { 11500, 10375, },
4911 { 11625, 10500, },
4912 { 11750, 10625, },
4913 { 11875, 10750, },
4914 { 12000, 10875, },
4915 { 12125, 11000, },
4916 { 12250, 11125, },
4917 { 12375, 11250, },
4918 { 12500, 11375, },
4919 { 12625, 11500, },
4920 { 12750, 11625, },
4921 { 12875, 11750, },
4922 { 13000, 11875, },
4923 { 13125, 12000, },
4924 { 13250, 12125, },
4925 { 13375, 12250, },
4926 { 13500, 12375, },
4927 { 13625, 12500, },
4928 { 13750, 12625, },
4929 { 13875, 12750, },
4930 { 14000, 12875, },
4931 { 14125, 13000, },
4932 { 14250, 13125, },
4933 { 14375, 13250, },
4934 { 14500, 13375, },
4935 { 14625, 13500, },
4936 { 14750, 13625, },
4937 { 14875, 13750, },
4938 { 15000, 13875, },
4939 { 15125, 14000, },
4940 { 15250, 14125, },
4941 { 15375, 14250, },
4942 { 15500, 14375, },
4943 { 15625, 14500, },
4944 { 15750, 14625, },
4945 { 15875, 14750, },
4946 { 16000, 14875, },
4947 { 16125, 15000, },
4948 };
Damien Lespiau3d13ef22014-02-07 19:12:47 +00004949 if (INTEL_INFO(dev)->is_mobile)
Daniel Vettereb48eb02012-04-26 23:28:12 +02004950 return v_table[pxvid].vm;
4951 else
4952 return v_table[pxvid].vd;
4953}
4954
Daniel Vetter02d71952012-08-09 16:44:54 +02004955static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02004956{
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00004957 u64 now, diff, diffms;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004958 u32 count;
4959
Daniel Vetter02d71952012-08-09 16:44:54 +02004960 assert_spin_locked(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004961
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00004962 now = ktime_get_raw_ns();
4963 diffms = now - dev_priv->ips.last_time2;
4964 do_div(diffms, NSEC_PER_MSEC);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004965
4966 /* Don't divide by 0 */
Daniel Vettereb48eb02012-04-26 23:28:12 +02004967 if (!diffms)
4968 return;
4969
4970 count = I915_READ(GFXEC);
4971
Daniel Vetter20e4d402012-08-08 23:35:39 +02004972 if (count < dev_priv->ips.last_count2) {
4973 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004974 diff += count;
4975 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02004976 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004977 }
4978
Daniel Vetter20e4d402012-08-08 23:35:39 +02004979 dev_priv->ips.last_count2 = count;
4980 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004981
4982 /* More magic constants... */
4983 diff = diff * 1181;
4984 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02004985 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004986}
4987
Daniel Vetter02d71952012-08-09 16:44:54 +02004988void i915_update_gfx_val(struct drm_i915_private *dev_priv)
4989{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00004990 struct drm_device *dev = dev_priv->dev;
4991
4992 if (INTEL_INFO(dev)->gen != 5)
Daniel Vetter02d71952012-08-09 16:44:54 +02004993 return;
4994
Daniel Vetter92703882012-08-09 16:46:01 +02004995 spin_lock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02004996
4997 __i915_update_gfx_val(dev_priv);
4998
Daniel Vetter92703882012-08-09 16:46:01 +02004999 spin_unlock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02005000}
5001
Chris Wilsonf531dcb2012-09-25 10:16:12 +01005002static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02005003{
5004 unsigned long t, corr, state1, corr2, state2;
5005 u32 pxvid, ext_v;
5006
Daniel Vetter02d71952012-08-09 16:44:54 +02005007 assert_spin_locked(&mchdev_lock);
5008
Ben Widawskyb39fb292014-03-19 18:31:11 -07005009 pxvid = I915_READ(PXVFREQ_BASE + (dev_priv->rps.cur_freq * 4));
Daniel Vettereb48eb02012-04-26 23:28:12 +02005010 pxvid = (pxvid >> 24) & 0x7f;
5011 ext_v = pvid_to_extvid(dev_priv, pxvid);
5012
5013 state1 = ext_v;
5014
5015 t = i915_mch_val(dev_priv);
5016
5017 /* Revel in the empirically derived constants */
5018
5019 /* Correction factor in 1/100000 units */
5020 if (t > 80)
5021 corr = ((t * 2349) + 135940);
5022 else if (t >= 50)
5023 corr = ((t * 964) + 29317);
5024 else /* < 50 */
5025 corr = ((t * 301) + 1004);
5026
5027 corr = corr * ((150142 * state1) / 10000 - 78642);
5028 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02005029 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005030
5031 state2 = (corr2 * state1) / 10000;
5032 state2 /= 100; /* convert to mW */
5033
Daniel Vetter02d71952012-08-09 16:44:54 +02005034 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005035
Daniel Vetter20e4d402012-08-08 23:35:39 +02005036 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005037}
5038
Chris Wilsonf531dcb2012-09-25 10:16:12 +01005039unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
5040{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005041 struct drm_device *dev = dev_priv->dev;
Chris Wilsonf531dcb2012-09-25 10:16:12 +01005042 unsigned long val;
5043
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005044 if (INTEL_INFO(dev)->gen != 5)
Chris Wilsonf531dcb2012-09-25 10:16:12 +01005045 return 0;
5046
5047 spin_lock_irq(&mchdev_lock);
5048
5049 val = __i915_gfx_val(dev_priv);
5050
5051 spin_unlock_irq(&mchdev_lock);
5052
5053 return val;
5054}
5055
Daniel Vettereb48eb02012-04-26 23:28:12 +02005056/**
5057 * i915_read_mch_val - return value for IPS use
5058 *
5059 * Calculate and return a value for the IPS driver to use when deciding whether
5060 * we have thermal and power headroom to increase CPU or GPU power budget.
5061 */
5062unsigned long i915_read_mch_val(void)
5063{
5064 struct drm_i915_private *dev_priv;
5065 unsigned long chipset_val, graphics_val, ret = 0;
5066
Daniel Vetter92703882012-08-09 16:46:01 +02005067 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005068 if (!i915_mch_dev)
5069 goto out_unlock;
5070 dev_priv = i915_mch_dev;
5071
Chris Wilsonf531dcb2012-09-25 10:16:12 +01005072 chipset_val = __i915_chipset_val(dev_priv);
5073 graphics_val = __i915_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005074
5075 ret = chipset_val + graphics_val;
5076
5077out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02005078 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005079
5080 return ret;
5081}
5082EXPORT_SYMBOL_GPL(i915_read_mch_val);
5083
5084/**
5085 * i915_gpu_raise - raise GPU frequency limit
5086 *
5087 * Raise the limit; IPS indicates we have thermal headroom.
5088 */
5089bool i915_gpu_raise(void)
5090{
5091 struct drm_i915_private *dev_priv;
5092 bool ret = true;
5093
Daniel Vetter92703882012-08-09 16:46:01 +02005094 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005095 if (!i915_mch_dev) {
5096 ret = false;
5097 goto out_unlock;
5098 }
5099 dev_priv = i915_mch_dev;
5100
Daniel Vetter20e4d402012-08-08 23:35:39 +02005101 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
5102 dev_priv->ips.max_delay--;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005103
5104out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02005105 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005106
5107 return ret;
5108}
5109EXPORT_SYMBOL_GPL(i915_gpu_raise);
5110
5111/**
5112 * i915_gpu_lower - lower GPU frequency limit
5113 *
5114 * IPS indicates we're close to a thermal limit, so throttle back the GPU
5115 * frequency maximum.
5116 */
5117bool i915_gpu_lower(void)
5118{
5119 struct drm_i915_private *dev_priv;
5120 bool ret = true;
5121
Daniel Vetter92703882012-08-09 16:46:01 +02005122 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005123 if (!i915_mch_dev) {
5124 ret = false;
5125 goto out_unlock;
5126 }
5127 dev_priv = i915_mch_dev;
5128
Daniel Vetter20e4d402012-08-08 23:35:39 +02005129 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
5130 dev_priv->ips.max_delay++;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005131
5132out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02005133 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005134
5135 return ret;
5136}
5137EXPORT_SYMBOL_GPL(i915_gpu_lower);
5138
5139/**
5140 * i915_gpu_busy - indicate GPU business to IPS
5141 *
5142 * Tell the IPS driver whether or not the GPU is busy.
5143 */
5144bool i915_gpu_busy(void)
5145{
5146 struct drm_i915_private *dev_priv;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01005147 struct intel_engine_cs *ring;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005148 bool ret = false;
Chris Wilsonf047e392012-07-21 12:31:41 +01005149 int i;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005150
Daniel Vetter92703882012-08-09 16:46:01 +02005151 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005152 if (!i915_mch_dev)
5153 goto out_unlock;
5154 dev_priv = i915_mch_dev;
5155
Chris Wilsonf047e392012-07-21 12:31:41 +01005156 for_each_ring(ring, dev_priv, i)
5157 ret |= !list_empty(&ring->request_list);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005158
5159out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02005160 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005161
5162 return ret;
5163}
5164EXPORT_SYMBOL_GPL(i915_gpu_busy);
5165
5166/**
5167 * i915_gpu_turbo_disable - disable graphics turbo
5168 *
5169 * Disable graphics turbo by resetting the max frequency and setting the
5170 * current frequency to the default.
5171 */
5172bool i915_gpu_turbo_disable(void)
5173{
5174 struct drm_i915_private *dev_priv;
5175 bool ret = true;
5176
Daniel Vetter92703882012-08-09 16:46:01 +02005177 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005178 if (!i915_mch_dev) {
5179 ret = false;
5180 goto out_unlock;
5181 }
5182 dev_priv = i915_mch_dev;
5183
Daniel Vetter20e4d402012-08-08 23:35:39 +02005184 dev_priv->ips.max_delay = dev_priv->ips.fstart;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005185
Daniel Vetter20e4d402012-08-08 23:35:39 +02005186 if (!ironlake_set_drps(dev_priv->dev, dev_priv->ips.fstart))
Daniel Vettereb48eb02012-04-26 23:28:12 +02005187 ret = false;
5188
5189out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02005190 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005191
5192 return ret;
5193}
5194EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
5195
5196/**
5197 * Tells the intel_ips driver that the i915 driver is now loaded, if
5198 * IPS got loaded first.
5199 *
5200 * This awkward dance is so that neither module has to depend on the
5201 * other in order for IPS to do the appropriate communication of
5202 * GPU turbo limits to i915.
5203 */
5204static void
5205ips_ping_for_i915_load(void)
5206{
5207 void (*link)(void);
5208
5209 link = symbol_get(ips_link_to_i915_driver);
5210 if (link) {
5211 link();
5212 symbol_put(ips_link_to_i915_driver);
5213 }
5214}
5215
5216void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
5217{
Daniel Vetter02d71952012-08-09 16:44:54 +02005218 /* We only register the i915 ips part with intel-ips once everything is
5219 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Daniel Vetter92703882012-08-09 16:46:01 +02005220 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005221 i915_mch_dev = dev_priv;
Daniel Vetter92703882012-08-09 16:46:01 +02005222 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005223
5224 ips_ping_for_i915_load();
5225}
5226
5227void intel_gpu_ips_teardown(void)
5228{
Daniel Vetter92703882012-08-09 16:46:01 +02005229 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005230 i915_mch_dev = NULL;
Daniel Vetter92703882012-08-09 16:46:01 +02005231 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005232}
Deepak S76c3552f2014-01-30 23:08:16 +05305233
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005234static void intel_init_emon(struct drm_device *dev)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03005235{
5236 struct drm_i915_private *dev_priv = dev->dev_private;
5237 u32 lcfuse;
5238 u8 pxw[16];
5239 int i;
5240
5241 /* Disable to program */
5242 I915_WRITE(ECR, 0);
5243 POSTING_READ(ECR);
5244
5245 /* Program energy weights for various events */
5246 I915_WRITE(SDEW, 0x15040d00);
5247 I915_WRITE(CSIEW0, 0x007f0000);
5248 I915_WRITE(CSIEW1, 0x1e220004);
5249 I915_WRITE(CSIEW2, 0x04000004);
5250
5251 for (i = 0; i < 5; i++)
5252 I915_WRITE(PEW + (i * 4), 0);
5253 for (i = 0; i < 3; i++)
5254 I915_WRITE(DEW + (i * 4), 0);
5255
5256 /* Program P-state weights to account for frequency power adjustment */
5257 for (i = 0; i < 16; i++) {
5258 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
5259 unsigned long freq = intel_pxfreq(pxvidfreq);
5260 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
5261 PXVFREQ_PX_SHIFT;
5262 unsigned long val;
5263
5264 val = vid * vid;
5265 val *= (freq / 1000);
5266 val *= 255;
5267 val /= (127*127*900);
5268 if (val > 0xff)
5269 DRM_ERROR("bad pxval: %ld\n", val);
5270 pxw[i] = val;
5271 }
5272 /* Render standby states get 0 weight */
5273 pxw[14] = 0;
5274 pxw[15] = 0;
5275
5276 for (i = 0; i < 4; i++) {
5277 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
5278 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
5279 I915_WRITE(PXW + (i * 4), val);
5280 }
5281
5282 /* Adjust magic regs to magic values (more experimental results) */
5283 I915_WRITE(OGW0, 0);
5284 I915_WRITE(OGW1, 0);
5285 I915_WRITE(EG0, 0x00007f00);
5286 I915_WRITE(EG1, 0x0000000e);
5287 I915_WRITE(EG2, 0x000e0000);
5288 I915_WRITE(EG3, 0x68000300);
5289 I915_WRITE(EG4, 0x42000000);
5290 I915_WRITE(EG5, 0x00140031);
5291 I915_WRITE(EG6, 0);
5292 I915_WRITE(EG7, 0);
5293
5294 for (i = 0; i < 8; i++)
5295 I915_WRITE(PXWL + (i * 4), 0);
5296
5297 /* Enable PMON + select events */
5298 I915_WRITE(ECR, 0x80000019);
5299
5300 lcfuse = I915_READ(LCFUSE02);
5301
Daniel Vetter20e4d402012-08-08 23:35:39 +02005302 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03005303}
5304
Imre Deakae484342014-03-31 15:10:44 +03005305void intel_init_gt_powersave(struct drm_device *dev)
5306{
Imre Deake6069ca2014-04-18 16:01:02 +03005307 i915.enable_rc6 = sanitize_rc6_option(dev, i915.enable_rc6);
5308
Deepak S38807742014-05-23 21:00:15 +05305309 if (IS_CHERRYVIEW(dev))
5310 cherryview_init_gt_powersave(dev);
5311 else if (IS_VALLEYVIEW(dev))
Imre Deak4e805192014-04-14 20:24:41 +03005312 valleyview_init_gt_powersave(dev);
Imre Deakae484342014-03-31 15:10:44 +03005313}
5314
5315void intel_cleanup_gt_powersave(struct drm_device *dev)
5316{
Deepak S38807742014-05-23 21:00:15 +05305317 if (IS_CHERRYVIEW(dev))
5318 return;
5319 else if (IS_VALLEYVIEW(dev))
Imre Deak4e805192014-04-14 20:24:41 +03005320 valleyview_cleanup_gt_powersave(dev);
Imre Deakae484342014-03-31 15:10:44 +03005321}
5322
Jesse Barnes156c7ca2014-06-12 08:35:45 -07005323/**
5324 * intel_suspend_gt_powersave - suspend PM work and helper threads
5325 * @dev: drm device
5326 *
5327 * We don't want to disable RC6 or other features here, we just want
5328 * to make sure any work we've queued has finished and won't bother
5329 * us while we're suspended.
5330 */
5331void intel_suspend_gt_powersave(struct drm_device *dev)
5332{
5333 struct drm_i915_private *dev_priv = dev->dev_private;
5334
5335 /* Interrupts should be disabled already to avoid re-arming. */
Jesse Barnes9df7575f2014-06-20 09:29:20 -07005336 WARN_ON(intel_irqs_enabled(dev_priv));
Jesse Barnes156c7ca2014-06-12 08:35:45 -07005337
5338 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
5339
5340 cancel_work_sync(&dev_priv->rps.work);
Deepak Sb47adc12014-06-20 20:03:02 +05305341
5342 /* Force GPU to min freq during suspend */
5343 gen6_rps_idle(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07005344}
5345
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005346void intel_disable_gt_powersave(struct drm_device *dev)
5347{
Jesse Barnes1a01ab32012-11-02 11:14:00 -07005348 struct drm_i915_private *dev_priv = dev->dev_private;
5349
Daniel Vetterfd0c0642013-04-24 11:13:35 +02005350 /* Interrupts should be disabled already to avoid re-arming. */
Jesse Barnes9df7575f2014-06-20 09:29:20 -07005351 WARN_ON(intel_irqs_enabled(dev_priv));
Daniel Vetterfd0c0642013-04-24 11:13:35 +02005352
Daniel Vetter930ebb42012-06-29 23:32:16 +02005353 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005354 ironlake_disable_drps(dev);
Daniel Vetter930ebb42012-06-29 23:32:16 +02005355 ironlake_disable_rc6(dev);
Deepak S38807742014-05-23 21:00:15 +05305356 } else if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter10d8d362014-06-12 17:48:52 +02005357 intel_suspend_gt_powersave(dev);
Imre Deake4948372014-05-12 18:35:04 +03005358
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005359 mutex_lock(&dev_priv->rps.hw_lock);
Deepak S38807742014-05-23 21:00:15 +05305360 if (IS_CHERRYVIEW(dev))
5361 cherryview_disable_rps(dev);
5362 else if (IS_VALLEYVIEW(dev))
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005363 valleyview_disable_rps(dev);
5364 else
5365 gen6_disable_rps(dev);
Chris Wilsonc0951f02013-10-10 21:58:50 +01005366 dev_priv->rps.enabled = false;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005367 mutex_unlock(&dev_priv->rps.hw_lock);
Daniel Vetter930ebb42012-06-29 23:32:16 +02005368 }
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005369}
5370
Jesse Barnes1a01ab32012-11-02 11:14:00 -07005371static void intel_gen6_powersave_work(struct work_struct *work)
5372{
5373 struct drm_i915_private *dev_priv =
5374 container_of(work, struct drm_i915_private,
5375 rps.delayed_resume_work.work);
5376 struct drm_device *dev = dev_priv->dev;
5377
Daisy Sunc76bb612014-08-11 11:08:38 -07005378 dev_priv->rps.is_bdw_sw_turbo = false;
5379
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005380 mutex_lock(&dev_priv->rps.hw_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005381
Deepak S38807742014-05-23 21:00:15 +05305382 if (IS_CHERRYVIEW(dev)) {
5383 cherryview_enable_rps(dev);
5384 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes0a073b82013-04-17 15:54:58 -07005385 valleyview_enable_rps(dev);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005386 } else if (IS_BROADWELL(dev)) {
5387 gen8_enable_rps(dev);
Imre Deakc2bc2fc2014-04-18 16:16:23 +03005388 __gen6_update_ring_freq(dev);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005389 } else {
5390 gen6_enable_rps(dev);
Imre Deakc2bc2fc2014-04-18 16:16:23 +03005391 __gen6_update_ring_freq(dev);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005392 }
Chris Wilsonc0951f02013-10-10 21:58:50 +01005393 dev_priv->rps.enabled = true;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005394 mutex_unlock(&dev_priv->rps.hw_lock);
Imre Deakc6df39b2014-04-14 20:24:29 +03005395
5396 intel_runtime_pm_put(dev_priv);
Jesse Barnes1a01ab32012-11-02 11:14:00 -07005397}
5398
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005399void intel_enable_gt_powersave(struct drm_device *dev)
5400{
Jesse Barnes1a01ab32012-11-02 11:14:00 -07005401 struct drm_i915_private *dev_priv = dev->dev_private;
5402
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005403 if (IS_IRONLAKE_M(dev)) {
Imre Deakdc1d0132014-04-14 20:24:28 +03005404 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005405 ironlake_enable_drps(dev);
5406 ironlake_enable_rc6(dev);
5407 intel_init_emon(dev);
Imre Deakdc1d0132014-04-14 20:24:28 +03005408 mutex_unlock(&dev->struct_mutex);
Deepak S38807742014-05-23 21:00:15 +05305409 } else if (INTEL_INFO(dev)->gen >= 6) {
Jesse Barnes1a01ab32012-11-02 11:14:00 -07005410 /*
5411 * PCU communication is slow and this doesn't need to be
5412 * done at any specific time, so do this out of our fast path
5413 * to make resume and init faster.
Imre Deakc6df39b2014-04-14 20:24:29 +03005414 *
5415 * We depend on the HW RC6 power context save/restore
5416 * mechanism when entering D3 through runtime PM suspend. So
5417 * disable RPM until RPS/RC6 is properly setup. We can only
5418 * get here via the driver load/system resume/runtime resume
5419 * paths, so the _noresume version is enough (and in case of
5420 * runtime resume it's necessary).
Jesse Barnes1a01ab32012-11-02 11:14:00 -07005421 */
Imre Deakc6df39b2014-04-14 20:24:29 +03005422 if (schedule_delayed_work(&dev_priv->rps.delayed_resume_work,
5423 round_jiffies_up_relative(HZ)))
5424 intel_runtime_pm_get_noresume(dev_priv);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005425 }
5426}
5427
Imre Deakc6df39b2014-04-14 20:24:29 +03005428void intel_reset_gt_powersave(struct drm_device *dev)
5429{
5430 struct drm_i915_private *dev_priv = dev->dev_private;
5431
5432 dev_priv->rps.enabled = false;
5433 intel_enable_gt_powersave(dev);
5434}
5435
Daniel Vetter3107bd42012-10-31 22:52:31 +01005436static void ibx_init_clock_gating(struct drm_device *dev)
5437{
5438 struct drm_i915_private *dev_priv = dev->dev_private;
5439
5440 /*
5441 * On Ibex Peak and Cougar Point, we need to disable clock
5442 * gating for the panel power sequencer or it will fail to
5443 * start up when no ports are active.
5444 */
5445 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
5446}
5447
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005448static void g4x_disable_trickle_feed(struct drm_device *dev)
5449{
5450 struct drm_i915_private *dev_priv = dev->dev_private;
5451 int pipe;
5452
Damien Lespiau055e3932014-08-18 13:49:10 +01005453 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005454 I915_WRITE(DSPCNTR(pipe),
5455 I915_READ(DSPCNTR(pipe)) |
5456 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03005457 intel_flush_primary_plane(dev_priv, pipe);
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005458 }
5459}
5460
Ville Syrjälä017636c2013-12-05 15:51:37 +02005461static void ilk_init_lp_watermarks(struct drm_device *dev)
5462{
5463 struct drm_i915_private *dev_priv = dev->dev_private;
5464
5465 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
5466 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
5467 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
5468
5469 /*
5470 * Don't touch WM1S_LP_EN here.
5471 * Doing so could cause underruns.
5472 */
5473}
5474
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005475static void ironlake_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005476{
5477 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau231e54f2012-10-19 17:55:41 +01005478 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005479
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01005480 /*
5481 * Required for FBC
5482 * WaFbcDisableDpfcClockGating:ilk
5483 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01005484 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
5485 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
5486 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005487
5488 I915_WRITE(PCH_3DCGDIS0,
5489 MARIUNIT_CLOCK_GATE_DISABLE |
5490 SVSMUNIT_CLOCK_GATE_DISABLE);
5491 I915_WRITE(PCH_3DCGDIS1,
5492 VFMUNIT_CLOCK_GATE_DISABLE);
5493
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005494 /*
5495 * According to the spec the following bits should be set in
5496 * order to enable memory self-refresh
5497 * The bit 22/21 of 0x42004
5498 * The bit 5 of 0x42020
5499 * The bit 15 of 0x45000
5500 */
5501 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5502 (I915_READ(ILK_DISPLAY_CHICKEN2) |
5503 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01005504 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005505 I915_WRITE(DISP_ARB_CTL,
5506 (I915_READ(DISP_ARB_CTL) |
5507 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02005508
5509 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005510
5511 /*
5512 * Based on the document from hardware guys the following bits
5513 * should be set unconditionally in order to enable FBC.
5514 * The bit 22 of 0x42000
5515 * The bit 22 of 0x42004
5516 * The bit 7,8,9 of 0x42020.
5517 */
5518 if (IS_IRONLAKE_M(dev)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01005519 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005520 I915_WRITE(ILK_DISPLAY_CHICKEN1,
5521 I915_READ(ILK_DISPLAY_CHICKEN1) |
5522 ILK_FBCQ_DIS);
5523 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5524 I915_READ(ILK_DISPLAY_CHICKEN2) |
5525 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005526 }
5527
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01005528 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
5529
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005530 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5531 I915_READ(ILK_DISPLAY_CHICKEN2) |
5532 ILK_ELPIN_409_SELECT);
5533 I915_WRITE(_3D_CHICKEN2,
5534 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
5535 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02005536
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005537 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02005538 I915_WRITE(CACHE_MODE_0,
5539 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01005540
Akash Goel4e046322014-04-04 17:14:38 +05305541 /* WaDisable_RenderCache_OperationalFlush:ilk */
5542 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5543
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005544 g4x_disable_trickle_feed(dev);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03005545
Daniel Vetter3107bd42012-10-31 22:52:31 +01005546 ibx_init_clock_gating(dev);
5547}
5548
5549static void cpt_init_clock_gating(struct drm_device *dev)
5550{
5551 struct drm_i915_private *dev_priv = dev->dev_private;
5552 int pipe;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03005553 uint32_t val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01005554
5555 /*
5556 * On Ibex Peak and Cougar Point, we need to disable clock
5557 * gating for the panel power sequencer or it will fail to
5558 * start up when no ports are active.
5559 */
Jesse Barnescd664072013-10-02 10:34:19 -07005560 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
5561 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
5562 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01005563 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
5564 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01005565 /* The below fixes the weird display corruption, a few pixels shifted
5566 * downward, on (only) LVDS of some HP laptops with IVY.
5567 */
Damien Lespiau055e3932014-08-18 13:49:10 +01005568 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03005569 val = I915_READ(TRANS_CHICKEN2(pipe));
5570 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
5571 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005572 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03005573 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03005574 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
5575 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
5576 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03005577 I915_WRITE(TRANS_CHICKEN2(pipe), val);
5578 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01005579 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01005580 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01005581 I915_WRITE(TRANS_CHICKEN1(pipe),
5582 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
5583 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005584}
5585
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01005586static void gen6_check_mch_setup(struct drm_device *dev)
5587{
5588 struct drm_i915_private *dev_priv = dev->dev_private;
5589 uint32_t tmp;
5590
5591 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02005592 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
5593 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
5594 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01005595}
5596
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005597static void gen6_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005598{
5599 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau231e54f2012-10-19 17:55:41 +01005600 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005601
Damien Lespiau231e54f2012-10-19 17:55:41 +01005602 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005603
5604 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5605 I915_READ(ILK_DISPLAY_CHICKEN2) |
5606 ILK_ELPIN_409_SELECT);
5607
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005608 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01005609 I915_WRITE(_3D_CHICKEN,
5610 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
5611
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005612 /* WaSetupGtModeTdRowDispatch:snb */
Daniel Vetter6547fbd2012-12-14 23:38:29 +01005613 if (IS_SNB_GT1(dev))
5614 I915_WRITE(GEN6_GT_MODE,
5615 _MASKED_BIT_ENABLE(GEN6_TD_FOUR_ROW_DISPATCH_DISABLE));
5616
Akash Goel4e046322014-04-04 17:14:38 +05305617 /* WaDisable_RenderCache_OperationalFlush:snb */
5618 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5619
Ville Syrjälä8d85d272014-02-04 21:59:15 +02005620 /*
5621 * BSpec recoomends 8x4 when MSAA is used,
5622 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02005623 *
5624 * Note that PS/WM thread counts depend on the WIZ hashing
5625 * disable bit, which we don't touch here, but it's good
5626 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02005627 */
5628 I915_WRITE(GEN6_GT_MODE,
5629 GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
5630
Ville Syrjälä017636c2013-12-05 15:51:37 +02005631 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005632
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005633 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02005634 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005635
5636 I915_WRITE(GEN6_UCGCTL1,
5637 I915_READ(GEN6_UCGCTL1) |
5638 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
5639 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
5640
5641 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
5642 * gating disable must be set. Failure to set it results in
5643 * flickering pixels due to Z write ordering failures after
5644 * some amount of runtime in the Mesa "fire" demo, and Unigine
5645 * Sanctuary and Tropics, and apparently anything else with
5646 * alpha test or pixel discard.
5647 *
5648 * According to the spec, bit 11 (RCCUNIT) must also be set,
5649 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07005650 *
Ville Syrjäläef593182014-01-22 21:32:47 +02005651 * WaDisableRCCUnitClockGating:snb
5652 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005653 */
5654 I915_WRITE(GEN6_UCGCTL2,
5655 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
5656 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
5657
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02005658 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02005659 I915_WRITE(_3D_CHICKEN3,
5660 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005661
5662 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02005663 * Bspec says:
5664 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
5665 * 3DSTATE_SF number of SF output attributes is more than 16."
5666 */
5667 I915_WRITE(_3D_CHICKEN3,
5668 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
5669
5670 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005671 * According to the spec the following bits should be
5672 * set in order to enable memory self-refresh and fbc:
5673 * The bit21 and bit22 of 0x42000
5674 * The bit21 and bit22 of 0x42004
5675 * The bit5 and bit7 of 0x42020
5676 * The bit14 of 0x70180
5677 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01005678 *
5679 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005680 */
5681 I915_WRITE(ILK_DISPLAY_CHICKEN1,
5682 I915_READ(ILK_DISPLAY_CHICKEN1) |
5683 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
5684 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5685 I915_READ(ILK_DISPLAY_CHICKEN2) |
5686 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01005687 I915_WRITE(ILK_DSPCLK_GATE_D,
5688 I915_READ(ILK_DSPCLK_GATE_D) |
5689 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
5690 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005691
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005692 g4x_disable_trickle_feed(dev);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07005693
Daniel Vetter3107bd42012-10-31 22:52:31 +01005694 cpt_init_clock_gating(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01005695
5696 gen6_check_mch_setup(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005697}
5698
5699static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
5700{
5701 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
5702
Ville Syrjälä3aad9052014-01-22 21:32:59 +02005703 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02005704 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02005705 *
5706 * This actually overrides the dispatch
5707 * mode for all thread types.
5708 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005709 reg &= ~GEN7_FF_SCHED_MASK;
5710 reg |= GEN7_FF_TS_SCHED_HW;
5711 reg |= GEN7_FF_VS_SCHED_HW;
5712 reg |= GEN7_FF_DS_SCHED_HW;
5713
5714 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
5715}
5716
Paulo Zanoni17a303e2012-11-20 15:12:07 -02005717static void lpt_init_clock_gating(struct drm_device *dev)
5718{
5719 struct drm_i915_private *dev_priv = dev->dev_private;
5720
5721 /*
5722 * TODO: this bit should only be enabled when really needed, then
5723 * disabled when not needed anymore in order to save power.
5724 */
5725 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
5726 I915_WRITE(SOUTH_DSPCLK_GATE_D,
5727 I915_READ(SOUTH_DSPCLK_GATE_D) |
5728 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03005729
5730 /* WADPOClockGatingDisable:hsw */
5731 I915_WRITE(_TRANSA_CHICKEN1,
5732 I915_READ(_TRANSA_CHICKEN1) |
5733 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02005734}
5735
Imre Deak7d708ee2013-04-17 14:04:50 +03005736static void lpt_suspend_hw(struct drm_device *dev)
5737{
5738 struct drm_i915_private *dev_priv = dev->dev_private;
5739
5740 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
5741 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
5742
5743 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
5744 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
5745 }
5746}
5747
Paulo Zanoni47c2bd92014-08-21 17:09:37 -03005748static void broadwell_init_clock_gating(struct drm_device *dev)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07005749{
5750 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00005751 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07005752
5753 I915_WRITE(WM3_LP_ILK, 0);
5754 I915_WRITE(WM2_LP_ILK, 0);
5755 I915_WRITE(WM1_LP_ILK, 0);
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07005756
5757 /* FIXME(BDW): Check all the w/a, some might only apply to
5758 * pre-production hw. */
5759
Kenneth Graunkec8966e12014-02-26 23:59:30 -08005760
Ben Widawsky4afe8d32013-11-02 21:07:55 -07005761 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_BWGTLB_DISABLE));
5762
Ben Widawsky7f88da02013-11-02 21:07:58 -07005763 I915_WRITE(_3D_CHICKEN3,
Michel Thierryb3f9ad92014-07-07 12:40:17 +01005764 _MASKED_BIT_ENABLE(_3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(2)));
Ben Widawsky7f88da02013-11-02 21:07:58 -07005765
Ben Widawsky242a4012014-04-18 18:04:29 -03005766
Ben Widawskyab57fff2013-12-12 15:28:04 -08005767 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07005768 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07005769
Ben Widawskyab57fff2013-12-12 15:28:04 -08005770 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07005771 I915_WRITE(CHICKEN_PAR1_1,
5772 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
5773
Ben Widawskyab57fff2013-12-12 15:28:04 -08005774 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01005775 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00005776 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02005777 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02005778 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07005779 }
Ben Widawsky63801f22013-12-12 17:26:03 -08005780
Ben Widawskyab57fff2013-12-12 15:28:04 -08005781 /* WaVSRefCountFullforceMissDisable:bdw */
5782 /* WaDSRefCountFullforceMissDisable:bdw */
5783 I915_WRITE(GEN7_FF_THREAD_MODE,
5784 I915_READ(GEN7_FF_THREAD_MODE) &
5785 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02005786
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02005787 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
5788 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02005789
5790 /* WaDisableSDEUnitClockGating:bdw */
5791 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
5792 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00005793
Paulo Zanoni89d6b2b2014-08-21 17:09:36 -03005794 lpt_init_clock_gating(dev);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07005795}
5796
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005797static void haswell_init_clock_gating(struct drm_device *dev)
5798{
5799 struct drm_i915_private *dev_priv = dev->dev_private;
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005800
Ville Syrjälä017636c2013-12-05 15:51:37 +02005801 ilk_init_lp_watermarks(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005802
Francisco Jerezf3fc4882013-10-02 15:53:16 -07005803 /* L3 caching of data atomics doesn't work -- disable it. */
5804 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
5805 I915_WRITE(HSW_ROW_CHICKEN3,
5806 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
5807
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005808 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005809 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
5810 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
5811 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
5812
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02005813 /* WaVSRefCountFullforceMissDisable:hsw */
5814 I915_WRITE(GEN7_FF_THREAD_MODE,
5815 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005816
Akash Goel4e046322014-04-04 17:14:38 +05305817 /* WaDisable_RenderCache_OperationalFlush:hsw */
5818 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5819
Chia-I Wufe27c602014-01-28 13:29:33 +08005820 /* enable HiZ Raw Stall Optimization */
5821 I915_WRITE(CACHE_MODE_0_GEN7,
5822 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
5823
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005824 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005825 I915_WRITE(CACHE_MODE_1,
5826 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03005827
Ville Syrjäläa12c4962014-02-04 21:59:20 +02005828 /*
5829 * BSpec recommends 8x4 when MSAA is used,
5830 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02005831 *
5832 * Note that PS/WM thread counts depend on the WIZ hashing
5833 * disable bit, which we don't touch here, but it's good
5834 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02005835 */
5836 I915_WRITE(GEN7_GT_MODE,
5837 GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
5838
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005839 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07005840 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
5841
Paulo Zanoni90a88642013-05-03 17:23:45 -03005842 /* WaRsPkgCStateDisplayPMReq:hsw */
5843 I915_WRITE(CHICKEN_PAR1_1,
5844 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03005845
Paulo Zanoni17a303e2012-11-20 15:12:07 -02005846 lpt_init_clock_gating(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005847}
5848
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005849static void ivybridge_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005850{
5851 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky20848222012-05-04 18:58:59 -07005852 uint32_t snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005853
Ville Syrjälä017636c2013-12-05 15:51:37 +02005854 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005855
Damien Lespiau231e54f2012-10-19 17:55:41 +01005856 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005857
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005858 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05005859 I915_WRITE(_3D_CHICKEN3,
5860 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
5861
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005862 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005863 I915_WRITE(IVB_CHICKEN3,
5864 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
5865 CHICKEN3_DGMG_DONE_FIX_DISABLE);
5866
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005867 /* WaDisablePSDDualDispatchEnable:ivb */
Jesse Barnes12f33822012-10-25 12:15:45 -07005868 if (IS_IVB_GT1(dev))
5869 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
5870 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07005871
Akash Goel4e046322014-04-04 17:14:38 +05305872 /* WaDisable_RenderCache_OperationalFlush:ivb */
5873 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5874
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005875 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005876 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
5877 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
5878
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005879 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005880 I915_WRITE(GEN7_L3CNTLREG1,
5881 GEN7_WA_FOR_GEN7_L3_CONTROL);
5882 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07005883 GEN7_WA_L3_CHICKEN_MODE);
5884 if (IS_IVB_GT1(dev))
5885 I915_WRITE(GEN7_ROW_CHICKEN2,
5886 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02005887 else {
5888 /* must write both registers */
5889 I915_WRITE(GEN7_ROW_CHICKEN2,
5890 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07005891 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
5892 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02005893 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005894
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005895 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05005896 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
5897 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
5898
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02005899 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07005900 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005901 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07005902 */
5903 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02005904 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07005905
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005906 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005907 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
5908 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
5909 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
5910
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005911 g4x_disable_trickle_feed(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005912
5913 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02005914
Chris Wilson22721342014-03-04 09:41:43 +00005915 if (0) { /* causes HiZ corruption on ivb:gt1 */
5916 /* enable HiZ Raw Stall Optimization */
5917 I915_WRITE(CACHE_MODE_0_GEN7,
5918 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
5919 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08005920
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005921 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02005922 I915_WRITE(CACHE_MODE_1,
5923 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07005924
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02005925 /*
5926 * BSpec recommends 8x4 when MSAA is used,
5927 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02005928 *
5929 * Note that PS/WM thread counts depend on the WIZ hashing
5930 * disable bit, which we don't touch here, but it's good
5931 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02005932 */
5933 I915_WRITE(GEN7_GT_MODE,
5934 GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
5935
Ben Widawsky20848222012-05-04 18:58:59 -07005936 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
5937 snpcr &= ~GEN6_MBC_SNPCR_MASK;
5938 snpcr |= GEN6_MBC_SNPCR_MED;
5939 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01005940
Ben Widawskyab5c6082013-04-05 13:12:41 -07005941 if (!HAS_PCH_NOP(dev))
5942 cpt_init_clock_gating(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01005943
5944 gen6_check_mch_setup(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005945}
5946
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005947static void valleyview_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005948{
5949 struct drm_i915_private *dev_priv = dev->dev_private;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005950
Ville Syrjäläd7fe0cc2013-05-21 18:01:50 +03005951 I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005952
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005953 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05005954 I915_WRITE(_3D_CHICKEN3,
5955 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
5956
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005957 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005958 I915_WRITE(IVB_CHICKEN3,
5959 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
5960 CHICKEN3_DGMG_DONE_FIX_DISABLE);
5961
Ville Syrjäläfad7d362014-01-22 21:32:39 +02005962 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005963 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07005964 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08005965 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
5966 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07005967
Akash Goel4e046322014-04-04 17:14:38 +05305968 /* WaDisable_RenderCache_OperationalFlush:vlv */
5969 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5970
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005971 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05005972 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
5973 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
5974
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005975 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07005976 I915_WRITE(GEN7_ROW_CHICKEN2,
5977 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
5978
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005979 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005980 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
5981 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
5982 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
5983
Ville Syrjälä46680e02014-01-22 21:33:01 +02005984 gen7_setup_fixed_func_scheduler(dev_priv);
5985
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02005986 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07005987 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005988 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07005989 */
5990 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02005991 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07005992
Akash Goelc98f5062014-03-24 23:00:07 +05305993 /* WaDisableL3Bank2xClockGate:vlv
5994 * Disabling L3 clock gating- MMIO 940c[25] = 1
5995 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
5996 I915_WRITE(GEN7_UCGCTL4,
5997 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07005998
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03005999 I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006000
Ville Syrjäläafd58e72014-01-22 21:33:03 +02006001 /*
6002 * BSpec says this must be set, even though
6003 * WaDisable4x2SubspanOptimization isn't listed for VLV.
6004 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02006005 I915_WRITE(CACHE_MODE_1,
6006 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07006007
6008 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02006009 * WaIncreaseL3CreditsForVLVB0:vlv
6010 * This is the hardware default actually.
6011 */
6012 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
6013
6014 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006015 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07006016 * Disable clock gating on th GCFG unit to prevent a delay
6017 * in the reporting of vblank events.
6018 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02006019 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006020}
6021
Ville Syrjäläa4565da2014-04-09 13:28:10 +03006022static void cherryview_init_clock_gating(struct drm_device *dev)
6023{
6024 struct drm_i915_private *dev_priv = dev->dev_private;
6025
6026 I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE);
6027
6028 I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
Ville Syrjälädd811e72014-04-09 13:28:33 +03006029
Ville Syrjälä232ce332014-04-09 13:28:35 +03006030 /* WaVSRefCountFullforceMissDisable:chv */
6031 /* WaDSRefCountFullforceMissDisable:chv */
6032 I915_WRITE(GEN7_FF_THREAD_MODE,
6033 I915_READ(GEN7_FF_THREAD_MODE) &
6034 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03006035
6036 /* WaDisableSemaphoreAndSyncFlipWait:chv */
6037 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
6038 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03006039
6040 /* WaDisableCSUnitClockGating:chv */
6041 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
6042 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03006043
6044 /* WaDisableSDEUnitClockGating:chv */
6045 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
6046 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Rafael Barbalhoe0d34ce2014-04-09 13:28:40 +03006047
Ville Syrjäläe4443e42014-04-09 13:28:41 +03006048 /* WaDisableGunitClockGating:chv (pre-production hw) */
6049 I915_WRITE(VLV_GUNIT_CLOCK_GATE, I915_READ(VLV_GUNIT_CLOCK_GATE) |
6050 GINT_DIS);
6051
6052 /* WaDisableFfDopClockGating:chv (pre-production hw) */
6053 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
6054 _MASKED_BIT_ENABLE(GEN8_FF_DOP_CLOCK_GATE_DISABLE));
6055
6056 /* WaDisableDopClockGating:chv (pre-production hw) */
Ville Syrjäläe4443e42014-04-09 13:28:41 +03006057 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
6058 GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03006059}
6060
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006061static void g4x_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006062{
6063 struct drm_i915_private *dev_priv = dev->dev_private;
6064 uint32_t dspclk_gate;
6065
6066 I915_WRITE(RENCLK_GATE_D1, 0);
6067 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
6068 GS_UNIT_CLOCK_GATE_DISABLE |
6069 CL_UNIT_CLOCK_GATE_DISABLE);
6070 I915_WRITE(RAMCLK_GATE_D, 0);
6071 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
6072 OVRUNIT_CLOCK_GATE_DISABLE |
6073 OVCUNIT_CLOCK_GATE_DISABLE;
6074 if (IS_GM45(dev))
6075 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
6076 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02006077
6078 /* WaDisableRenderCachePipelinedFlush */
6079 I915_WRITE(CACHE_MODE_0,
6080 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03006081
Akash Goel4e046322014-04-04 17:14:38 +05306082 /* WaDisable_RenderCache_OperationalFlush:g4x */
6083 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6084
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006085 g4x_disable_trickle_feed(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006086}
6087
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006088static void crestline_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006089{
6090 struct drm_i915_private *dev_priv = dev->dev_private;
6091
6092 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
6093 I915_WRITE(RENCLK_GATE_D2, 0);
6094 I915_WRITE(DSPCLK_GATE_D, 0);
6095 I915_WRITE(RAMCLK_GATE_D, 0);
6096 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03006097 I915_WRITE(MI_ARB_STATE,
6098 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05306099
6100 /* WaDisable_RenderCache_OperationalFlush:gen4 */
6101 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006102}
6103
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006104static void broadwater_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006105{
6106 struct drm_i915_private *dev_priv = dev->dev_private;
6107
6108 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
6109 I965_RCC_CLOCK_GATE_DISABLE |
6110 I965_RCPB_CLOCK_GATE_DISABLE |
6111 I965_ISC_CLOCK_GATE_DISABLE |
6112 I965_FBC_CLOCK_GATE_DISABLE);
6113 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03006114 I915_WRITE(MI_ARB_STATE,
6115 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05306116
6117 /* WaDisable_RenderCache_OperationalFlush:gen4 */
6118 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006119}
6120
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006121static void gen3_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006122{
6123 struct drm_i915_private *dev_priv = dev->dev_private;
6124 u32 dstate = I915_READ(D_STATE);
6125
6126 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
6127 DSTATE_DOT_CLOCK_GATING;
6128 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01006129
6130 if (IS_PINEVIEW(dev))
6131 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02006132
6133 /* IIR "flip pending" means done if this bit is set */
6134 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02006135
6136 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02006137 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02006138
6139 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
6140 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006141}
6142
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006143static void i85x_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006144{
6145 struct drm_i915_private *dev_priv = dev->dev_private;
6146
6147 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02006148
6149 /* interrupts should cause a wake up from C3 */
6150 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
6151 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006152}
6153
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006154static void i830_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006155{
6156 struct drm_i915_private *dev_priv = dev->dev_private;
6157
6158 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
6159}
6160
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006161void intel_init_clock_gating(struct drm_device *dev)
6162{
6163 struct drm_i915_private *dev_priv = dev->dev_private;
6164
6165 dev_priv->display.init_clock_gating(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006166}
6167
Imre Deak7d708ee2013-04-17 14:04:50 +03006168void intel_suspend_hw(struct drm_device *dev)
6169{
6170 if (HAS_PCH_LPT(dev))
6171 lpt_suspend_hw(dev);
6172}
6173
Imre Deakc1ca7272013-11-25 17:15:29 +02006174#define for_each_power_well(i, power_well, domain_mask, power_domains) \
6175 for (i = 0; \
6176 i < (power_domains)->power_well_count && \
6177 ((power_well) = &(power_domains)->power_wells[i]); \
6178 i++) \
6179 if ((power_well)->domains & (domain_mask))
6180
6181#define for_each_power_well_rev(i, power_well, domain_mask, power_domains) \
6182 for (i = (power_domains)->power_well_count - 1; \
6183 i >= 0 && ((power_well) = &(power_domains)->power_wells[i]);\
6184 i--) \
6185 if ((power_well)->domains & (domain_mask))
6186
Paulo Zanoni15d199e2013-03-22 14:14:13 -03006187/**
6188 * We should only use the power well if we explicitly asked the hardware to
6189 * enable it, so check if it's enabled and also check if we've requested it to
6190 * be enabled.
6191 */
Imre Deakda7e29b2014-02-18 00:02:02 +02006192static bool hsw_power_well_enabled(struct drm_i915_private *dev_priv,
Imre Deakc1ca7272013-11-25 17:15:29 +02006193 struct i915_power_well *power_well)
6194{
Imre Deakc1ca7272013-11-25 17:15:29 +02006195 return I915_READ(HSW_PWR_WELL_DRIVER) ==
6196 (HSW_PWR_WELL_ENABLE_REQUEST | HSW_PWR_WELL_STATE_ENABLED);
6197}
6198
Imre Deakbfafe932014-06-05 20:31:47 +03006199bool intel_display_power_enabled_unlocked(struct drm_i915_private *dev_priv,
6200 enum intel_display_power_domain domain)
Imre Deakddf9c532013-11-27 22:02:02 +02006201{
Imre Deakddf9c532013-11-27 22:02:02 +02006202 struct i915_power_domains *power_domains;
Imre Deakb8c000d2014-06-02 14:21:10 +03006203 struct i915_power_well *power_well;
6204 bool is_enabled;
6205 int i;
6206
6207 if (dev_priv->pm.suspended)
6208 return false;
Imre Deakddf9c532013-11-27 22:02:02 +02006209
6210 power_domains = &dev_priv->power_domains;
Imre Deakbfafe932014-06-05 20:31:47 +03006211
Imre Deakb8c000d2014-06-02 14:21:10 +03006212 is_enabled = true;
Imre Deakbfafe932014-06-05 20:31:47 +03006213
Imre Deakb8c000d2014-06-02 14:21:10 +03006214 for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
6215 if (power_well->always_on)
6216 continue;
Imre Deakddf9c532013-11-27 22:02:02 +02006217
Imre Deakbfafe932014-06-05 20:31:47 +03006218 if (!power_well->hw_enabled) {
Imre Deakb8c000d2014-06-02 14:21:10 +03006219 is_enabled = false;
6220 break;
6221 }
6222 }
Imre Deakbfafe932014-06-05 20:31:47 +03006223
Imre Deakb8c000d2014-06-02 14:21:10 +03006224 return is_enabled;
Imre Deakddf9c532013-11-27 22:02:02 +02006225}
6226
Imre Deakda7e29b2014-02-18 00:02:02 +02006227bool intel_display_power_enabled(struct drm_i915_private *dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03006228 enum intel_display_power_domain domain)
Paulo Zanoni15d199e2013-03-22 14:14:13 -03006229{
Imre Deakc1ca7272013-11-25 17:15:29 +02006230 struct i915_power_domains *power_domains;
Imre Deakbfafe932014-06-05 20:31:47 +03006231 bool ret;
Paulo Zanoni882244a2014-04-01 14:55:12 -03006232
Imre Deakc1ca7272013-11-25 17:15:29 +02006233 power_domains = &dev_priv->power_domains;
6234
Imre Deakc1ca7272013-11-25 17:15:29 +02006235 mutex_lock(&power_domains->lock);
Imre Deakbfafe932014-06-05 20:31:47 +03006236 ret = intel_display_power_enabled_unlocked(dev_priv, domain);
Imre Deakc1ca7272013-11-25 17:15:29 +02006237 mutex_unlock(&power_domains->lock);
6238
Imre Deakbfafe932014-06-05 20:31:47 +03006239 return ret;
Paulo Zanoni15d199e2013-03-22 14:14:13 -03006240}
6241
Imre Deak93c73e82014-02-18 00:02:19 +02006242/*
6243 * Starting with Haswell, we have a "Power Down Well" that can be turned off
6244 * when not needed anymore. We have 4 registers that can request the power well
6245 * to be enabled, and it will only be disabled if none of the registers is
6246 * requesting it to be enabled.
6247 */
Paulo Zanonid5e8fdc2013-12-11 18:50:09 -02006248static void hsw_power_well_post_enable(struct drm_i915_private *dev_priv)
6249{
6250 struct drm_device *dev = dev_priv->dev;
Paulo Zanonid5e8fdc2013-12-11 18:50:09 -02006251
Paulo Zanonif9dcb0d2013-12-11 18:50:10 -02006252 /*
6253 * After we re-enable the power well, if we touch VGA register 0x3d5
6254 * we'll get unclaimed register interrupts. This stops after we write
6255 * anything to the VGA MSR register. The vgacon module uses this
6256 * register all the time, so if we unbind our driver and, as a
6257 * consequence, bind vgacon, we'll get stuck in an infinite loop at
6258 * console_unlock(). So make here we touch the VGA MSR register, making
6259 * sure vgacon can keep working normally without triggering interrupts
6260 * and error messages.
6261 */
6262 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
6263 outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
6264 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
6265
Paulo Zanonid49bdb02014-07-04 11:50:31 -03006266 if (IS_BROADWELL(dev))
6267 gen8_irq_power_well_post_enable(dev_priv);
Paulo Zanonid5e8fdc2013-12-11 18:50:09 -02006268}
6269
Imre Deakda7e29b2014-02-18 00:02:02 +02006270static void hsw_set_power_well(struct drm_i915_private *dev_priv,
Imre Deakc1ca7272013-11-25 17:15:29 +02006271 struct i915_power_well *power_well, bool enable)
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03006272{
Paulo Zanonifa42e232013-01-25 16:59:11 -02006273 bool is_enabled, enable_requested;
6274 uint32_t tmp;
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03006275
Paulo Zanonifa42e232013-01-25 16:59:11 -02006276 tmp = I915_READ(HSW_PWR_WELL_DRIVER);
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03006277 is_enabled = tmp & HSW_PWR_WELL_STATE_ENABLED;
6278 enable_requested = tmp & HSW_PWR_WELL_ENABLE_REQUEST;
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03006279
Paulo Zanonifa42e232013-01-25 16:59:11 -02006280 if (enable) {
6281 if (!enable_requested)
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03006282 I915_WRITE(HSW_PWR_WELL_DRIVER,
6283 HSW_PWR_WELL_ENABLE_REQUEST);
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03006284
Paulo Zanonifa42e232013-01-25 16:59:11 -02006285 if (!is_enabled) {
6286 DRM_DEBUG_KMS("Enabling power well\n");
6287 if (wait_for((I915_READ(HSW_PWR_WELL_DRIVER) &
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03006288 HSW_PWR_WELL_STATE_ENABLED), 20))
Paulo Zanonifa42e232013-01-25 16:59:11 -02006289 DRM_ERROR("Timeout enabling power well\n");
6290 }
Ben Widawsky596cc112013-11-11 14:46:28 -08006291
Paulo Zanonid5e8fdc2013-12-11 18:50:09 -02006292 hsw_power_well_post_enable(dev_priv);
Paulo Zanonifa42e232013-01-25 16:59:11 -02006293 } else {
6294 if (enable_requested) {
6295 I915_WRITE(HSW_PWR_WELL_DRIVER, 0);
Paulo Zanoni9dbd8fe2013-07-23 10:48:11 -03006296 POSTING_READ(HSW_PWR_WELL_DRIVER);
Paulo Zanonifa42e232013-01-25 16:59:11 -02006297 DRM_DEBUG_KMS("Requesting to disable the power well\n");
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03006298 }
6299 }
Paulo Zanonifa42e232013-01-25 16:59:11 -02006300}
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03006301
Imre Deakc6cb5822014-03-04 19:22:55 +02006302static void hsw_power_well_sync_hw(struct drm_i915_private *dev_priv,
6303 struct i915_power_well *power_well)
6304{
6305 hsw_set_power_well(dev_priv, power_well, power_well->count > 0);
6306
6307 /*
6308 * We're taking over the BIOS, so clear any requests made by it since
6309 * the driver is in charge now.
6310 */
6311 if (I915_READ(HSW_PWR_WELL_BIOS) & HSW_PWR_WELL_ENABLE_REQUEST)
6312 I915_WRITE(HSW_PWR_WELL_BIOS, 0);
6313}
6314
6315static void hsw_power_well_enable(struct drm_i915_private *dev_priv,
6316 struct i915_power_well *power_well)
6317{
Imre Deakc6cb5822014-03-04 19:22:55 +02006318 hsw_set_power_well(dev_priv, power_well, true);
6319}
6320
6321static void hsw_power_well_disable(struct drm_i915_private *dev_priv,
6322 struct i915_power_well *power_well)
6323{
6324 hsw_set_power_well(dev_priv, power_well, false);
Imre Deakc6cb5822014-03-04 19:22:55 +02006325}
6326
Imre Deaka45f44662014-03-04 19:22:56 +02006327static void i9xx_always_on_power_well_noop(struct drm_i915_private *dev_priv,
6328 struct i915_power_well *power_well)
6329{
6330}
6331
6332static bool i9xx_always_on_power_well_enabled(struct drm_i915_private *dev_priv,
6333 struct i915_power_well *power_well)
6334{
6335 return true;
6336}
6337
Ville Syrjäläd2011dc2014-06-13 13:37:56 +03006338static void vlv_set_power_well(struct drm_i915_private *dev_priv,
6339 struct i915_power_well *power_well, bool enable)
Imre Deak77961eb2014-03-05 16:20:56 +02006340{
Ville Syrjäläd2011dc2014-06-13 13:37:56 +03006341 enum punit_power_well power_well_id = power_well->data;
Imre Deak77961eb2014-03-05 16:20:56 +02006342 u32 mask;
6343 u32 state;
6344 u32 ctrl;
6345
6346 mask = PUNIT_PWRGT_MASK(power_well_id);
6347 state = enable ? PUNIT_PWRGT_PWR_ON(power_well_id) :
6348 PUNIT_PWRGT_PWR_GATE(power_well_id);
6349
6350 mutex_lock(&dev_priv->rps.hw_lock);
6351
6352#define COND \
6353 ((vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask) == state)
6354
6355 if (COND)
6356 goto out;
6357
6358 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL);
6359 ctrl &= ~mask;
6360 ctrl |= state;
6361 vlv_punit_write(dev_priv, PUNIT_REG_PWRGT_CTRL, ctrl);
6362
6363 if (wait_for(COND, 100))
6364 DRM_ERROR("timout setting power well state %08x (%08x)\n",
6365 state,
6366 vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL));
6367
6368#undef COND
6369
6370out:
6371 mutex_unlock(&dev_priv->rps.hw_lock);
6372}
6373
6374static void vlv_power_well_sync_hw(struct drm_i915_private *dev_priv,
6375 struct i915_power_well *power_well)
6376{
6377 vlv_set_power_well(dev_priv, power_well, power_well->count > 0);
6378}
6379
6380static void vlv_power_well_enable(struct drm_i915_private *dev_priv,
6381 struct i915_power_well *power_well)
6382{
6383 vlv_set_power_well(dev_priv, power_well, true);
6384}
6385
6386static void vlv_power_well_disable(struct drm_i915_private *dev_priv,
6387 struct i915_power_well *power_well)
6388{
6389 vlv_set_power_well(dev_priv, power_well, false);
6390}
6391
6392static bool vlv_power_well_enabled(struct drm_i915_private *dev_priv,
6393 struct i915_power_well *power_well)
6394{
6395 int power_well_id = power_well->data;
6396 bool enabled = false;
6397 u32 mask;
6398 u32 state;
6399 u32 ctrl;
6400
6401 mask = PUNIT_PWRGT_MASK(power_well_id);
6402 ctrl = PUNIT_PWRGT_PWR_ON(power_well_id);
6403
6404 mutex_lock(&dev_priv->rps.hw_lock);
6405
6406 state = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask;
6407 /*
6408 * We only ever set the power-on and power-gate states, anything
6409 * else is unexpected.
6410 */
6411 WARN_ON(state != PUNIT_PWRGT_PWR_ON(power_well_id) &&
6412 state != PUNIT_PWRGT_PWR_GATE(power_well_id));
6413 if (state == ctrl)
6414 enabled = true;
6415
6416 /*
6417 * A transient state at this point would mean some unexpected party
6418 * is poking at the power controls too.
6419 */
6420 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL) & mask;
6421 WARN_ON(ctrl != state);
6422
6423 mutex_unlock(&dev_priv->rps.hw_lock);
6424
6425 return enabled;
6426}
6427
6428static void vlv_display_power_well_enable(struct drm_i915_private *dev_priv,
6429 struct i915_power_well *power_well)
6430{
6431 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
6432
6433 vlv_set_power_well(dev_priv, power_well, true);
6434
6435 spin_lock_irq(&dev_priv->irq_lock);
6436 valleyview_enable_display_irqs(dev_priv);
6437 spin_unlock_irq(&dev_priv->irq_lock);
6438
6439 /*
Imre Deak0d116a22014-04-25 13:19:05 +03006440 * During driver initialization/resume we can avoid restoring the
6441 * part of the HW/SW state that will be inited anyway explicitly.
Imre Deak77961eb2014-03-05 16:20:56 +02006442 */
Imre Deak0d116a22014-04-25 13:19:05 +03006443 if (dev_priv->power_domains.initializing)
6444 return;
6445
6446 intel_hpd_init(dev_priv->dev);
Imre Deak77961eb2014-03-05 16:20:56 +02006447
6448 i915_redisable_vga_power_on(dev_priv->dev);
6449}
6450
6451static void vlv_display_power_well_disable(struct drm_i915_private *dev_priv,
6452 struct i915_power_well *power_well)
6453{
Imre Deak77961eb2014-03-05 16:20:56 +02006454 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
6455
6456 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak77961eb2014-03-05 16:20:56 +02006457 valleyview_disable_display_irqs(dev_priv);
6458 spin_unlock_irq(&dev_priv->irq_lock);
6459
Imre Deak77961eb2014-03-05 16:20:56 +02006460 vlv_set_power_well(dev_priv, power_well, false);
6461}
6462
Ville Syrjäläaa519f22014-06-13 13:37:55 +03006463static void vlv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
6464 struct i915_power_well *power_well)
6465{
6466 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC);
6467
6468 /*
6469 * Enable the CRI clock source so we can get at the
6470 * display and the reference clock for VGA
6471 * hotplug / manual detection.
6472 */
6473 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
6474 DPLL_REFA_CLK_ENABLE_VLV | DPLL_INTEGRATED_CRI_CLK_VLV);
6475 udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
6476
6477 vlv_set_power_well(dev_priv, power_well, true);
6478
6479 /*
6480 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
6481 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
6482 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
6483 * b. The other bits such as sfr settings / modesel may all
6484 * be set to 0.
6485 *
6486 * This should only be done on init and resume from S3 with
6487 * both PLLs disabled, or we risk losing DPIO and PLL
6488 * synchronization.
6489 */
6490 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
6491}
6492
6493static void vlv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
6494 struct i915_power_well *power_well)
6495{
Ville Syrjäläaa519f22014-06-13 13:37:55 +03006496 enum pipe pipe;
6497
6498 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC);
6499
Damien Lespiau055e3932014-08-18 13:49:10 +01006500 for_each_pipe(dev_priv, pipe)
Ville Syrjäläaa519f22014-06-13 13:37:55 +03006501 assert_pll_disabled(dev_priv, pipe);
6502
6503 /* Assert common reset */
6504 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) & ~DPIO_CMNRST);
6505
6506 vlv_set_power_well(dev_priv, power_well, false);
6507}
6508
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03006509static void chv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
6510 struct i915_power_well *power_well)
6511{
6512 enum dpio_phy phy;
6513
6514 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC &&
6515 power_well->data != PUNIT_POWER_WELL_DPIO_CMN_D);
6516
6517 /*
6518 * Enable the CRI clock source so we can get at the
6519 * display and the reference clock for VGA
6520 * hotplug / manual detection.
6521 */
6522 if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
6523 phy = DPIO_PHY0;
6524 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
6525 DPLL_REFA_CLK_ENABLE_VLV);
6526 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
6527 DPLL_REFA_CLK_ENABLE_VLV | DPLL_INTEGRATED_CRI_CLK_VLV);
6528 } else {
6529 phy = DPIO_PHY1;
6530 I915_WRITE(DPLL(PIPE_C), I915_READ(DPLL(PIPE_C)) |
6531 DPLL_REFA_CLK_ENABLE_VLV | DPLL_INTEGRATED_CRI_CLK_VLV);
6532 }
6533 udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
6534 vlv_set_power_well(dev_priv, power_well, true);
6535
6536 /* Poll for phypwrgood signal */
6537 if (wait_for(I915_READ(DISPLAY_PHY_STATUS) & PHY_POWERGOOD(phy), 1))
6538 DRM_ERROR("Display PHY %d is not power up\n", phy);
6539
Ville Syrjäläefd814b2014-06-27 19:52:13 +03006540 I915_WRITE(DISPLAY_PHY_CONTROL, I915_READ(DISPLAY_PHY_CONTROL) |
6541 PHY_COM_LANE_RESET_DEASSERT(phy));
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03006542}
6543
6544static void chv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
6545 struct i915_power_well *power_well)
6546{
6547 enum dpio_phy phy;
6548
6549 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC &&
6550 power_well->data != PUNIT_POWER_WELL_DPIO_CMN_D);
6551
6552 if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
6553 phy = DPIO_PHY0;
6554 assert_pll_disabled(dev_priv, PIPE_A);
6555 assert_pll_disabled(dev_priv, PIPE_B);
6556 } else {
6557 phy = DPIO_PHY1;
6558 assert_pll_disabled(dev_priv, PIPE_C);
6559 }
6560
Ville Syrjäläefd814b2014-06-27 19:52:13 +03006561 I915_WRITE(DISPLAY_PHY_CONTROL, I915_READ(DISPLAY_PHY_CONTROL) &
6562 ~PHY_COM_LANE_RESET_DEASSERT(phy));
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03006563
6564 vlv_set_power_well(dev_priv, power_well, false);
6565}
6566
Ville Syrjälä26972b02014-06-28 02:04:11 +03006567static bool chv_pipe_power_well_enabled(struct drm_i915_private *dev_priv,
6568 struct i915_power_well *power_well)
6569{
6570 enum pipe pipe = power_well->data;
6571 bool enabled;
6572 u32 state, ctrl;
6573
6574 mutex_lock(&dev_priv->rps.hw_lock);
6575
6576 state = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe);
6577 /*
6578 * We only ever set the power-on and power-gate states, anything
6579 * else is unexpected.
6580 */
6581 WARN_ON(state != DP_SSS_PWR_ON(pipe) && state != DP_SSS_PWR_GATE(pipe));
6582 enabled = state == DP_SSS_PWR_ON(pipe);
6583
6584 /*
6585 * A transient state at this point would mean some unexpected party
6586 * is poking at the power controls too.
6587 */
6588 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSC_MASK(pipe);
6589 WARN_ON(ctrl << 16 != state);
6590
6591 mutex_unlock(&dev_priv->rps.hw_lock);
6592
6593 return enabled;
6594}
6595
6596static void chv_set_pipe_power_well(struct drm_i915_private *dev_priv,
6597 struct i915_power_well *power_well,
6598 bool enable)
6599{
6600 enum pipe pipe = power_well->data;
6601 u32 state;
6602 u32 ctrl;
6603
6604 state = enable ? DP_SSS_PWR_ON(pipe) : DP_SSS_PWR_GATE(pipe);
6605
6606 mutex_lock(&dev_priv->rps.hw_lock);
6607
6608#define COND \
6609 ((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe)) == state)
6610
6611 if (COND)
6612 goto out;
6613
6614 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6615 ctrl &= ~DP_SSC_MASK(pipe);
6616 ctrl |= enable ? DP_SSC_PWR_ON(pipe) : DP_SSC_PWR_GATE(pipe);
6617 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, ctrl);
6618
6619 if (wait_for(COND, 100))
6620 DRM_ERROR("timout setting power well state %08x (%08x)\n",
6621 state,
6622 vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ));
6623
6624#undef COND
6625
6626out:
6627 mutex_unlock(&dev_priv->rps.hw_lock);
6628}
6629
6630static void chv_pipe_power_well_sync_hw(struct drm_i915_private *dev_priv,
6631 struct i915_power_well *power_well)
6632{
6633 chv_set_pipe_power_well(dev_priv, power_well, power_well->count > 0);
6634}
6635
6636static void chv_pipe_power_well_enable(struct drm_i915_private *dev_priv,
6637 struct i915_power_well *power_well)
6638{
6639 WARN_ON_ONCE(power_well->data != PIPE_A &&
6640 power_well->data != PIPE_B &&
6641 power_well->data != PIPE_C);
6642
6643 chv_set_pipe_power_well(dev_priv, power_well, true);
6644}
6645
6646static void chv_pipe_power_well_disable(struct drm_i915_private *dev_priv,
6647 struct i915_power_well *power_well)
6648{
6649 WARN_ON_ONCE(power_well->data != PIPE_A &&
6650 power_well->data != PIPE_B &&
6651 power_well->data != PIPE_C);
6652
6653 chv_set_pipe_power_well(dev_priv, power_well, false);
6654}
6655
Imre Deak25eaa002014-03-04 19:23:06 +02006656static void check_power_well_state(struct drm_i915_private *dev_priv,
6657 struct i915_power_well *power_well)
6658{
6659 bool enabled = power_well->ops->is_enabled(dev_priv, power_well);
6660
6661 if (power_well->always_on || !i915.disable_power_well) {
6662 if (!enabled)
6663 goto mismatch;
6664
6665 return;
6666 }
6667
6668 if (enabled != (power_well->count > 0))
6669 goto mismatch;
6670
6671 return;
6672
6673mismatch:
6674 WARN(1, "state mismatch for '%s' (always_on %d hw state %d use-count %d disable_power_well %d\n",
6675 power_well->name, power_well->always_on, enabled,
6676 power_well->count, i915.disable_power_well);
6677}
6678
Imre Deakda7e29b2014-02-18 00:02:02 +02006679void intel_display_power_get(struct drm_i915_private *dev_priv,
Ville Syrjälä67656252013-09-16 17:38:28 +03006680 enum intel_display_power_domain domain)
6681{
Imre Deak83c00f552013-10-25 17:36:47 +03006682 struct i915_power_domains *power_domains;
Imre Deakc1ca7272013-11-25 17:15:29 +02006683 struct i915_power_well *power_well;
6684 int i;
Ville Syrjälä67656252013-09-16 17:38:28 +03006685
Paulo Zanoni9e6ea712014-03-07 20:08:06 -03006686 intel_runtime_pm_get(dev_priv);
6687
Imre Deak83c00f552013-10-25 17:36:47 +03006688 power_domains = &dev_priv->power_domains;
6689
6690 mutex_lock(&power_domains->lock);
Imre Deak1da51582013-11-25 17:15:35 +02006691
Imre Deak25eaa002014-03-04 19:23:06 +02006692 for_each_power_well(i, power_well, BIT(domain), power_domains) {
6693 if (!power_well->count++) {
6694 DRM_DEBUG_KMS("enabling %s\n", power_well->name);
Imre Deakc6cb5822014-03-04 19:22:55 +02006695 power_well->ops->enable(dev_priv, power_well);
Imre Deakbfafe932014-06-05 20:31:47 +03006696 power_well->hw_enabled = true;
Imre Deak25eaa002014-03-04 19:23:06 +02006697 }
6698
6699 check_power_well_state(dev_priv, power_well);
6700 }
Imre Deak1da51582013-11-25 17:15:35 +02006701
Imre Deakddf9c532013-11-27 22:02:02 +02006702 power_domains->domain_use_count[domain]++;
6703
Imre Deak83c00f552013-10-25 17:36:47 +03006704 mutex_unlock(&power_domains->lock);
Ville Syrjälä67656252013-09-16 17:38:28 +03006705}
6706
Imre Deakda7e29b2014-02-18 00:02:02 +02006707void intel_display_power_put(struct drm_i915_private *dev_priv,
Ville Syrjälä67656252013-09-16 17:38:28 +03006708 enum intel_display_power_domain domain)
6709{
Imre Deak83c00f552013-10-25 17:36:47 +03006710 struct i915_power_domains *power_domains;
Imre Deakc1ca7272013-11-25 17:15:29 +02006711 struct i915_power_well *power_well;
6712 int i;
Ville Syrjälä67656252013-09-16 17:38:28 +03006713
Imre Deak83c00f552013-10-25 17:36:47 +03006714 power_domains = &dev_priv->power_domains;
6715
6716 mutex_lock(&power_domains->lock);
Imre Deak1da51582013-11-25 17:15:35 +02006717
Imre Deak1da51582013-11-25 17:15:35 +02006718 WARN_ON(!power_domains->domain_use_count[domain]);
6719 power_domains->domain_use_count[domain]--;
Imre Deakddf9c532013-11-27 22:02:02 +02006720
Imre Deak70bf4072014-03-04 19:22:51 +02006721 for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
6722 WARN_ON(!power_well->count);
6723
Imre Deak25eaa002014-03-04 19:23:06 +02006724 if (!--power_well->count && i915.disable_power_well) {
6725 DRM_DEBUG_KMS("disabling %s\n", power_well->name);
Imre Deakbfafe932014-06-05 20:31:47 +03006726 power_well->hw_enabled = false;
Imre Deakc6cb5822014-03-04 19:22:55 +02006727 power_well->ops->disable(dev_priv, power_well);
Imre Deak25eaa002014-03-04 19:23:06 +02006728 }
6729
6730 check_power_well_state(dev_priv, power_well);
Imre Deak70bf4072014-03-04 19:22:51 +02006731 }
Imre Deak1da51582013-11-25 17:15:35 +02006732
Imre Deak83c00f552013-10-25 17:36:47 +03006733 mutex_unlock(&power_domains->lock);
Paulo Zanoni9e6ea712014-03-07 20:08:06 -03006734
6735 intel_runtime_pm_put(dev_priv);
Ville Syrjälä67656252013-09-16 17:38:28 +03006736}
6737
Imre Deak83c00f552013-10-25 17:36:47 +03006738static struct i915_power_domains *hsw_pwr;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006739
6740/* Display audio driver power well request */
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02006741int i915_request_power_well(void)
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006742{
Imre Deakb4ed4482013-10-25 17:36:49 +03006743 struct drm_i915_private *dev_priv;
6744
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02006745 if (!hsw_pwr)
6746 return -ENODEV;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006747
Imre Deakb4ed4482013-10-25 17:36:49 +03006748 dev_priv = container_of(hsw_pwr, struct drm_i915_private,
6749 power_domains);
Imre Deakda7e29b2014-02-18 00:02:02 +02006750 intel_display_power_get(dev_priv, POWER_DOMAIN_AUDIO);
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02006751 return 0;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006752}
6753EXPORT_SYMBOL_GPL(i915_request_power_well);
6754
6755/* Display audio driver power well release */
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02006756int i915_release_power_well(void)
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006757{
Imre Deakb4ed4482013-10-25 17:36:49 +03006758 struct drm_i915_private *dev_priv;
6759
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02006760 if (!hsw_pwr)
6761 return -ENODEV;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006762
Imre Deakb4ed4482013-10-25 17:36:49 +03006763 dev_priv = container_of(hsw_pwr, struct drm_i915_private,
6764 power_domains);
Imre Deakda7e29b2014-02-18 00:02:02 +02006765 intel_display_power_put(dev_priv, POWER_DOMAIN_AUDIO);
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02006766 return 0;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006767}
6768EXPORT_SYMBOL_GPL(i915_release_power_well);
6769
Jani Nikulac149dcb2014-07-04 10:00:37 +08006770/*
6771 * Private interface for the audio driver to get CDCLK in kHz.
6772 *
6773 * Caller must request power well using i915_request_power_well() prior to
6774 * making the call.
6775 */
6776int i915_get_cdclk_freq(void)
6777{
6778 struct drm_i915_private *dev_priv;
6779
6780 if (!hsw_pwr)
6781 return -ENODEV;
6782
6783 dev_priv = container_of(hsw_pwr, struct drm_i915_private,
6784 power_domains);
6785
6786 return intel_ddi_get_cdclk_freq(dev_priv);
6787}
6788EXPORT_SYMBOL_GPL(i915_get_cdclk_freq);
6789
6790
Imre Deakefcad912014-03-04 19:22:53 +02006791#define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1)
6792
6793#define HSW_ALWAYS_ON_POWER_DOMAINS ( \
6794 BIT(POWER_DOMAIN_PIPE_A) | \
Imre Deakf5938f32014-03-04 19:22:54 +02006795 BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
Imre Deak319be8a2014-03-04 19:22:57 +02006796 BIT(POWER_DOMAIN_PORT_DDI_A_2_LANES) | \
6797 BIT(POWER_DOMAIN_PORT_DDI_A_4_LANES) | \
6798 BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
6799 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
6800 BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
6801 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
6802 BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
6803 BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
6804 BIT(POWER_DOMAIN_PORT_CRT) | \
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03006805 BIT(POWER_DOMAIN_PLLS) | \
Imre Deakf5938f32014-03-04 19:22:54 +02006806 BIT(POWER_DOMAIN_INIT))
Imre Deakefcad912014-03-04 19:22:53 +02006807#define HSW_DISPLAY_POWER_DOMAINS ( \
6808 (POWER_DOMAIN_MASK & ~HSW_ALWAYS_ON_POWER_DOMAINS) | \
6809 BIT(POWER_DOMAIN_INIT))
6810
6811#define BDW_ALWAYS_ON_POWER_DOMAINS ( \
6812 HSW_ALWAYS_ON_POWER_DOMAINS | \
6813 BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER))
6814#define BDW_DISPLAY_POWER_DOMAINS ( \
6815 (POWER_DOMAIN_MASK & ~BDW_ALWAYS_ON_POWER_DOMAINS) | \
6816 BIT(POWER_DOMAIN_INIT))
6817
Imre Deak77961eb2014-03-05 16:20:56 +02006818#define VLV_ALWAYS_ON_POWER_DOMAINS BIT(POWER_DOMAIN_INIT)
6819#define VLV_DISPLAY_POWER_DOMAINS POWER_DOMAIN_MASK
6820
6821#define VLV_DPIO_CMN_BC_POWER_DOMAINS ( \
6822 BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
6823 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
6824 BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
6825 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
6826 BIT(POWER_DOMAIN_PORT_CRT) | \
6827 BIT(POWER_DOMAIN_INIT))
6828
6829#define VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS ( \
6830 BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
6831 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
6832 BIT(POWER_DOMAIN_INIT))
6833
6834#define VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS ( \
6835 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
6836 BIT(POWER_DOMAIN_INIT))
6837
6838#define VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS ( \
6839 BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
6840 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
6841 BIT(POWER_DOMAIN_INIT))
6842
6843#define VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS ( \
6844 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
6845 BIT(POWER_DOMAIN_INIT))
6846
Ville Syrjälä26972b02014-06-28 02:04:11 +03006847#define CHV_PIPE_A_POWER_DOMAINS ( \
6848 BIT(POWER_DOMAIN_PIPE_A) | \
6849 BIT(POWER_DOMAIN_INIT))
6850
6851#define CHV_PIPE_B_POWER_DOMAINS ( \
6852 BIT(POWER_DOMAIN_PIPE_B) | \
6853 BIT(POWER_DOMAIN_INIT))
6854
6855#define CHV_PIPE_C_POWER_DOMAINS ( \
6856 BIT(POWER_DOMAIN_PIPE_C) | \
6857 BIT(POWER_DOMAIN_INIT))
6858
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03006859#define CHV_DPIO_CMN_BC_POWER_DOMAINS ( \
6860 BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
6861 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
6862 BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
6863 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
6864 BIT(POWER_DOMAIN_INIT))
6865
6866#define CHV_DPIO_CMN_D_POWER_DOMAINS ( \
6867 BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
6868 BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
6869 BIT(POWER_DOMAIN_INIT))
6870
Ville Syrjälä2ce147f2014-06-28 02:04:13 +03006871#define CHV_DPIO_TX_D_LANES_01_POWER_DOMAINS ( \
6872 BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
6873 BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
6874 BIT(POWER_DOMAIN_INIT))
6875
6876#define CHV_DPIO_TX_D_LANES_23_POWER_DOMAINS ( \
6877 BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
6878 BIT(POWER_DOMAIN_INIT))
6879
Imre Deaka45f44662014-03-04 19:22:56 +02006880static const struct i915_power_well_ops i9xx_always_on_power_well_ops = {
6881 .sync_hw = i9xx_always_on_power_well_noop,
6882 .enable = i9xx_always_on_power_well_noop,
6883 .disable = i9xx_always_on_power_well_noop,
6884 .is_enabled = i9xx_always_on_power_well_enabled,
6885};
Imre Deakc6cb5822014-03-04 19:22:55 +02006886
Ville Syrjälä26972b02014-06-28 02:04:11 +03006887static const struct i915_power_well_ops chv_pipe_power_well_ops = {
6888 .sync_hw = chv_pipe_power_well_sync_hw,
6889 .enable = chv_pipe_power_well_enable,
6890 .disable = chv_pipe_power_well_disable,
6891 .is_enabled = chv_pipe_power_well_enabled,
6892};
6893
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03006894static const struct i915_power_well_ops chv_dpio_cmn_power_well_ops = {
6895 .sync_hw = vlv_power_well_sync_hw,
6896 .enable = chv_dpio_cmn_power_well_enable,
6897 .disable = chv_dpio_cmn_power_well_disable,
6898 .is_enabled = vlv_power_well_enabled,
6899};
6900
Imre Deak1c2256d2013-11-25 17:15:34 +02006901static struct i915_power_well i9xx_always_on_power_well[] = {
6902 {
6903 .name = "always-on",
6904 .always_on = 1,
6905 .domains = POWER_DOMAIN_MASK,
Imre Deakc6cb5822014-03-04 19:22:55 +02006906 .ops = &i9xx_always_on_power_well_ops,
Imre Deak1c2256d2013-11-25 17:15:34 +02006907 },
6908};
6909
Imre Deakc6cb5822014-03-04 19:22:55 +02006910static const struct i915_power_well_ops hsw_power_well_ops = {
6911 .sync_hw = hsw_power_well_sync_hw,
6912 .enable = hsw_power_well_enable,
6913 .disable = hsw_power_well_disable,
6914 .is_enabled = hsw_power_well_enabled,
6915};
6916
Imre Deakc1ca7272013-11-25 17:15:29 +02006917static struct i915_power_well hsw_power_wells[] = {
6918 {
Imre Deak6f3ef5d2013-11-25 17:15:30 +02006919 .name = "always-on",
6920 .always_on = 1,
6921 .domains = HSW_ALWAYS_ON_POWER_DOMAINS,
Imre Deakc6cb5822014-03-04 19:22:55 +02006922 .ops = &i9xx_always_on_power_well_ops,
Imre Deak6f3ef5d2013-11-25 17:15:30 +02006923 },
6924 {
Imre Deakc1ca7272013-11-25 17:15:29 +02006925 .name = "display",
Imre Deakefcad912014-03-04 19:22:53 +02006926 .domains = HSW_DISPLAY_POWER_DOMAINS,
Imre Deakc6cb5822014-03-04 19:22:55 +02006927 .ops = &hsw_power_well_ops,
Imre Deakc1ca7272013-11-25 17:15:29 +02006928 },
6929};
6930
6931static struct i915_power_well bdw_power_wells[] = {
6932 {
Imre Deak6f3ef5d2013-11-25 17:15:30 +02006933 .name = "always-on",
6934 .always_on = 1,
6935 .domains = BDW_ALWAYS_ON_POWER_DOMAINS,
Imre Deakc6cb5822014-03-04 19:22:55 +02006936 .ops = &i9xx_always_on_power_well_ops,
Imre Deak6f3ef5d2013-11-25 17:15:30 +02006937 },
6938 {
Imre Deakc1ca7272013-11-25 17:15:29 +02006939 .name = "display",
Imre Deakefcad912014-03-04 19:22:53 +02006940 .domains = BDW_DISPLAY_POWER_DOMAINS,
Imre Deakc6cb5822014-03-04 19:22:55 +02006941 .ops = &hsw_power_well_ops,
Imre Deakc1ca7272013-11-25 17:15:29 +02006942 },
6943};
6944
Imre Deak77961eb2014-03-05 16:20:56 +02006945static const struct i915_power_well_ops vlv_display_power_well_ops = {
6946 .sync_hw = vlv_power_well_sync_hw,
6947 .enable = vlv_display_power_well_enable,
6948 .disable = vlv_display_power_well_disable,
6949 .is_enabled = vlv_power_well_enabled,
6950};
6951
Ville Syrjäläaa519f22014-06-13 13:37:55 +03006952static const struct i915_power_well_ops vlv_dpio_cmn_power_well_ops = {
6953 .sync_hw = vlv_power_well_sync_hw,
6954 .enable = vlv_dpio_cmn_power_well_enable,
6955 .disable = vlv_dpio_cmn_power_well_disable,
6956 .is_enabled = vlv_power_well_enabled,
6957};
6958
Imre Deak77961eb2014-03-05 16:20:56 +02006959static const struct i915_power_well_ops vlv_dpio_power_well_ops = {
6960 .sync_hw = vlv_power_well_sync_hw,
6961 .enable = vlv_power_well_enable,
6962 .disable = vlv_power_well_disable,
6963 .is_enabled = vlv_power_well_enabled,
6964};
6965
6966static struct i915_power_well vlv_power_wells[] = {
6967 {
6968 .name = "always-on",
6969 .always_on = 1,
6970 .domains = VLV_ALWAYS_ON_POWER_DOMAINS,
6971 .ops = &i9xx_always_on_power_well_ops,
6972 },
6973 {
6974 .name = "display",
6975 .domains = VLV_DISPLAY_POWER_DOMAINS,
6976 .data = PUNIT_POWER_WELL_DISP2D,
6977 .ops = &vlv_display_power_well_ops,
6978 },
6979 {
Imre Deak77961eb2014-03-05 16:20:56 +02006980 .name = "dpio-tx-b-01",
6981 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
6982 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
6983 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
6984 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
6985 .ops = &vlv_dpio_power_well_ops,
6986 .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_01,
6987 },
6988 {
6989 .name = "dpio-tx-b-23",
6990 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
6991 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
6992 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
6993 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
6994 .ops = &vlv_dpio_power_well_ops,
6995 .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_23,
6996 },
6997 {
6998 .name = "dpio-tx-c-01",
6999 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
7000 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
7001 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
7002 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
7003 .ops = &vlv_dpio_power_well_ops,
7004 .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_01,
7005 },
7006 {
7007 .name = "dpio-tx-c-23",
7008 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
7009 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
7010 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
7011 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
7012 .ops = &vlv_dpio_power_well_ops,
7013 .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_23,
7014 },
Jesse Barnesf099a3c2014-05-23 13:16:43 -07007015 {
7016 .name = "dpio-common",
7017 .domains = VLV_DPIO_CMN_BC_POWER_DOMAINS,
7018 .data = PUNIT_POWER_WELL_DPIO_CMN_BC,
Ville Syrjäläaa519f22014-06-13 13:37:55 +03007019 .ops = &vlv_dpio_cmn_power_well_ops,
Jesse Barnesf099a3c2014-05-23 13:16:43 -07007020 },
Imre Deak77961eb2014-03-05 16:20:56 +02007021};
7022
Ville Syrjälä4811ff42014-06-28 02:04:07 +03007023static struct i915_power_well chv_power_wells[] = {
7024 {
7025 .name = "always-on",
7026 .always_on = 1,
7027 .domains = VLV_ALWAYS_ON_POWER_DOMAINS,
7028 .ops = &i9xx_always_on_power_well_ops,
7029 },
Ville Syrjäläf07057d2014-06-28 02:04:10 +03007030#if 0
7031 {
7032 .name = "display",
7033 .domains = VLV_DISPLAY_POWER_DOMAINS,
7034 .data = PUNIT_POWER_WELL_DISP2D,
7035 .ops = &vlv_display_power_well_ops,
7036 },
Ville Syrjälä26972b02014-06-28 02:04:11 +03007037 {
7038 .name = "pipe-a",
7039 .domains = CHV_PIPE_A_POWER_DOMAINS,
7040 .data = PIPE_A,
7041 .ops = &chv_pipe_power_well_ops,
7042 },
7043 {
7044 .name = "pipe-b",
7045 .domains = CHV_PIPE_B_POWER_DOMAINS,
7046 .data = PIPE_B,
7047 .ops = &chv_pipe_power_well_ops,
7048 },
7049 {
7050 .name = "pipe-c",
7051 .domains = CHV_PIPE_C_POWER_DOMAINS,
7052 .data = PIPE_C,
7053 .ops = &chv_pipe_power_well_ops,
7054 },
Ville Syrjäläf07057d2014-06-28 02:04:10 +03007055#endif
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03007056 {
7057 .name = "dpio-common-bc",
Ville Syrjälä3dd7b9742014-06-27 19:49:57 +03007058 /*
7059 * XXX: cmnreset for one PHY seems to disturb the other.
7060 * As a workaround keep both powered on at the same
7061 * time for now.
7062 */
7063 .domains = CHV_DPIO_CMN_BC_POWER_DOMAINS | CHV_DPIO_CMN_D_POWER_DOMAINS,
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03007064 .data = PUNIT_POWER_WELL_DPIO_CMN_BC,
7065 .ops = &chv_dpio_cmn_power_well_ops,
7066 },
7067 {
7068 .name = "dpio-common-d",
Ville Syrjälä3dd7b9742014-06-27 19:49:57 +03007069 /*
7070 * XXX: cmnreset for one PHY seems to disturb the other.
7071 * As a workaround keep both powered on at the same
7072 * time for now.
7073 */
7074 .domains = CHV_DPIO_CMN_BC_POWER_DOMAINS | CHV_DPIO_CMN_D_POWER_DOMAINS,
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03007075 .data = PUNIT_POWER_WELL_DPIO_CMN_D,
7076 .ops = &chv_dpio_cmn_power_well_ops,
7077 },
Ville Syrjälä82583562014-06-28 02:04:12 +03007078#if 0
7079 {
7080 .name = "dpio-tx-b-01",
7081 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
7082 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS,
7083 .ops = &vlv_dpio_power_well_ops,
7084 .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_01,
7085 },
7086 {
7087 .name = "dpio-tx-b-23",
7088 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
7089 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS,
7090 .ops = &vlv_dpio_power_well_ops,
7091 .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_23,
7092 },
7093 {
7094 .name = "dpio-tx-c-01",
7095 .domains = VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
7096 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
7097 .ops = &vlv_dpio_power_well_ops,
7098 .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_01,
7099 },
7100 {
7101 .name = "dpio-tx-c-23",
7102 .domains = VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
7103 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
7104 .ops = &vlv_dpio_power_well_ops,
7105 .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_23,
7106 },
Ville Syrjälä2ce147f2014-06-28 02:04:13 +03007107 {
7108 .name = "dpio-tx-d-01",
7109 .domains = CHV_DPIO_TX_D_LANES_01_POWER_DOMAINS |
7110 CHV_DPIO_TX_D_LANES_23_POWER_DOMAINS,
7111 .ops = &vlv_dpio_power_well_ops,
7112 .data = PUNIT_POWER_WELL_DPIO_TX_D_LANES_01,
7113 },
7114 {
7115 .name = "dpio-tx-d-23",
7116 .domains = CHV_DPIO_TX_D_LANES_01_POWER_DOMAINS |
7117 CHV_DPIO_TX_D_LANES_23_POWER_DOMAINS,
7118 .ops = &vlv_dpio_power_well_ops,
7119 .data = PUNIT_POWER_WELL_DPIO_TX_D_LANES_23,
7120 },
Ville Syrjälä82583562014-06-28 02:04:12 +03007121#endif
Ville Syrjälä4811ff42014-06-28 02:04:07 +03007122};
7123
Ville Syrjäläd2011dc2014-06-13 13:37:56 +03007124static struct i915_power_well *lookup_power_well(struct drm_i915_private *dev_priv,
7125 enum punit_power_well power_well_id)
7126{
7127 struct i915_power_domains *power_domains = &dev_priv->power_domains;
7128 struct i915_power_well *power_well;
7129 int i;
7130
7131 for_each_power_well(i, power_well, POWER_DOMAIN_MASK, power_domains) {
7132 if (power_well->data == power_well_id)
7133 return power_well;
7134 }
7135
7136 return NULL;
7137}
7138
Imre Deakc1ca7272013-11-25 17:15:29 +02007139#define set_power_wells(power_domains, __power_wells) ({ \
7140 (power_domains)->power_wells = (__power_wells); \
7141 (power_domains)->power_well_count = ARRAY_SIZE(__power_wells); \
7142})
7143
Imre Deakda7e29b2014-02-18 00:02:02 +02007144int intel_power_domains_init(struct drm_i915_private *dev_priv)
Wang Xingchaoa38911a2013-05-30 22:07:11 +08007145{
Imre Deak83c00f552013-10-25 17:36:47 +03007146 struct i915_power_domains *power_domains = &dev_priv->power_domains;
Imre Deakc1ca7272013-11-25 17:15:29 +02007147
Imre Deak83c00f552013-10-25 17:36:47 +03007148 mutex_init(&power_domains->lock);
Wang Xingchaoa38911a2013-05-30 22:07:11 +08007149
Imre Deakc1ca7272013-11-25 17:15:29 +02007150 /*
7151 * The enabling order will be from lower to higher indexed wells,
7152 * the disabling order is reversed.
7153 */
Imre Deakda7e29b2014-02-18 00:02:02 +02007154 if (IS_HASWELL(dev_priv->dev)) {
Imre Deakc1ca7272013-11-25 17:15:29 +02007155 set_power_wells(power_domains, hsw_power_wells);
7156 hsw_pwr = power_domains;
Imre Deakda7e29b2014-02-18 00:02:02 +02007157 } else if (IS_BROADWELL(dev_priv->dev)) {
Imre Deakc1ca7272013-11-25 17:15:29 +02007158 set_power_wells(power_domains, bdw_power_wells);
7159 hsw_pwr = power_domains;
Ville Syrjälä4811ff42014-06-28 02:04:07 +03007160 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
7161 set_power_wells(power_domains, chv_power_wells);
Imre Deak77961eb2014-03-05 16:20:56 +02007162 } else if (IS_VALLEYVIEW(dev_priv->dev)) {
7163 set_power_wells(power_domains, vlv_power_wells);
Imre Deakc1ca7272013-11-25 17:15:29 +02007164 } else {
Imre Deak1c2256d2013-11-25 17:15:34 +02007165 set_power_wells(power_domains, i9xx_always_on_power_well);
Imre Deakc1ca7272013-11-25 17:15:29 +02007166 }
Wang Xingchaoa38911a2013-05-30 22:07:11 +08007167
7168 return 0;
7169}
7170
Imre Deakda7e29b2014-02-18 00:02:02 +02007171void intel_power_domains_remove(struct drm_i915_private *dev_priv)
Wang Xingchaoa38911a2013-05-30 22:07:11 +08007172{
7173 hsw_pwr = NULL;
7174}
7175
Imre Deakda7e29b2014-02-18 00:02:02 +02007176static void intel_power_domains_resume(struct drm_i915_private *dev_priv)
Ville Syrjälä9cdb8262013-09-16 17:38:27 +03007177{
Imre Deak83c00f552013-10-25 17:36:47 +03007178 struct i915_power_domains *power_domains = &dev_priv->power_domains;
7179 struct i915_power_well *power_well;
Imre Deakc1ca7272013-11-25 17:15:29 +02007180 int i;
Ville Syrjälä9cdb8262013-09-16 17:38:27 +03007181
Imre Deak83c00f552013-10-25 17:36:47 +03007182 mutex_lock(&power_domains->lock);
Imre Deakbfafe932014-06-05 20:31:47 +03007183 for_each_power_well(i, power_well, POWER_DOMAIN_MASK, power_domains) {
Imre Deaka45f44662014-03-04 19:22:56 +02007184 power_well->ops->sync_hw(dev_priv, power_well);
Imre Deakbfafe932014-06-05 20:31:47 +03007185 power_well->hw_enabled = power_well->ops->is_enabled(dev_priv,
7186 power_well);
7187 }
Imre Deak83c00f552013-10-25 17:36:47 +03007188 mutex_unlock(&power_domains->lock);
Wang Xingchaoa38911a2013-05-30 22:07:11 +08007189}
7190
Ville Syrjäläd2011dc2014-06-13 13:37:56 +03007191static void vlv_cmnlane_wa(struct drm_i915_private *dev_priv)
7192{
7193 struct i915_power_well *cmn =
7194 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
7195 struct i915_power_well *disp2d =
7196 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DISP2D);
7197
7198 /* nothing to do if common lane is already off */
7199 if (!cmn->ops->is_enabled(dev_priv, cmn))
7200 return;
7201
7202 /* If the display might be already active skip this */
7203 if (disp2d->ops->is_enabled(dev_priv, disp2d) &&
7204 I915_READ(DPIO_CTL) & DPIO_CMNRST)
7205 return;
7206
7207 DRM_DEBUG_KMS("toggling display PHY side reset\n");
7208
7209 /* cmnlane needs DPLL registers */
7210 disp2d->ops->enable(dev_priv, disp2d);
7211
7212 /*
7213 * From VLV2A0_DP_eDP_HDMI_DPIO_driver_vbios_notes_11.docx:
7214 * Need to assert and de-assert PHY SB reset by gating the
7215 * common lane power, then un-gating it.
7216 * Simply ungating isn't enough to reset the PHY enough to get
7217 * ports and lanes running.
7218 */
7219 cmn->ops->disable(dev_priv, cmn);
7220}
7221
Imre Deakda7e29b2014-02-18 00:02:02 +02007222void intel_power_domains_init_hw(struct drm_i915_private *dev_priv)
Paulo Zanonifa42e232013-01-25 16:59:11 -02007223{
Ville Syrjäläd2011dc2014-06-13 13:37:56 +03007224 struct drm_device *dev = dev_priv->dev;
Imre Deak0d116a22014-04-25 13:19:05 +03007225 struct i915_power_domains *power_domains = &dev_priv->power_domains;
7226
7227 power_domains->initializing = true;
Ville Syrjäläd2011dc2014-06-13 13:37:56 +03007228
7229 if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
7230 mutex_lock(&power_domains->lock);
7231 vlv_cmnlane_wa(dev_priv);
7232 mutex_unlock(&power_domains->lock);
7233 }
7234
Paulo Zanonifa42e232013-01-25 16:59:11 -02007235 /* For now, we need the power well to be always enabled. */
Imre Deakda7e29b2014-02-18 00:02:02 +02007236 intel_display_set_init_power(dev_priv, true);
7237 intel_power_domains_resume(dev_priv);
Imre Deak0d116a22014-04-25 13:19:05 +03007238 power_domains->initializing = false;
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03007239}
7240
Paulo Zanonic67a4702013-08-19 13:18:09 -03007241void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv)
7242{
Paulo Zanonid361ae22014-03-07 20:08:12 -03007243 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007244}
7245
7246void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv)
7247{
Paulo Zanonid361ae22014-03-07 20:08:12 -03007248 intel_runtime_pm_put(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007249}
7250
Paulo Zanoni8a187452013-12-06 20:32:13 -02007251void intel_runtime_pm_get(struct drm_i915_private *dev_priv)
7252{
7253 struct drm_device *dev = dev_priv->dev;
7254 struct device *device = &dev->pdev->dev;
7255
7256 if (!HAS_RUNTIME_PM(dev))
7257 return;
7258
7259 pm_runtime_get_sync(device);
7260 WARN(dev_priv->pm.suspended, "Device still suspended.\n");
7261}
7262
Imre Deakc6df39b2014-04-14 20:24:29 +03007263void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv)
7264{
7265 struct drm_device *dev = dev_priv->dev;
7266 struct device *device = &dev->pdev->dev;
7267
7268 if (!HAS_RUNTIME_PM(dev))
7269 return;
7270
7271 WARN(dev_priv->pm.suspended, "Getting nosync-ref while suspended.\n");
7272 pm_runtime_get_noresume(device);
7273}
7274
Paulo Zanoni8a187452013-12-06 20:32:13 -02007275void intel_runtime_pm_put(struct drm_i915_private *dev_priv)
7276{
7277 struct drm_device *dev = dev_priv->dev;
7278 struct device *device = &dev->pdev->dev;
7279
7280 if (!HAS_RUNTIME_PM(dev))
7281 return;
7282
7283 pm_runtime_mark_last_busy(device);
7284 pm_runtime_put_autosuspend(device);
7285}
7286
7287void intel_init_runtime_pm(struct drm_i915_private *dev_priv)
7288{
7289 struct drm_device *dev = dev_priv->dev;
7290 struct device *device = &dev->pdev->dev;
7291
Paulo Zanoni8a187452013-12-06 20:32:13 -02007292 if (!HAS_RUNTIME_PM(dev))
7293 return;
7294
7295 pm_runtime_set_active(device);
7296
Imre Deakaeab0b52014-04-14 20:24:36 +03007297 /*
7298 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
7299 * requirement.
7300 */
7301 if (!intel_enable_rc6(dev)) {
7302 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
7303 return;
7304 }
7305
Paulo Zanoni8a187452013-12-06 20:32:13 -02007306 pm_runtime_set_autosuspend_delay(device, 10000); /* 10s */
7307 pm_runtime_mark_last_busy(device);
7308 pm_runtime_use_autosuspend(device);
Paulo Zanoniba0239e2014-03-07 20:08:07 -03007309
7310 pm_runtime_put_autosuspend(device);
Paulo Zanoni8a187452013-12-06 20:32:13 -02007311}
7312
7313void intel_fini_runtime_pm(struct drm_i915_private *dev_priv)
7314{
7315 struct drm_device *dev = dev_priv->dev;
7316 struct device *device = &dev->pdev->dev;
7317
7318 if (!HAS_RUNTIME_PM(dev))
7319 return;
7320
Imre Deakaeab0b52014-04-14 20:24:36 +03007321 if (!intel_enable_rc6(dev))
7322 return;
7323
Paulo Zanoni8a187452013-12-06 20:32:13 -02007324 /* Make sure we're not suspended first. */
7325 pm_runtime_get_sync(device);
7326 pm_runtime_disable(device);
7327}
7328
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007329/* Set up chip specific power management-related functions */
7330void intel_init_pm(struct drm_device *dev)
7331{
7332 struct drm_i915_private *dev_priv = dev->dev_private;
7333
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01007334 if (HAS_FBC(dev)) {
Ville Syrjälä40045462013-11-28 17:29:59 +02007335 if (INTEL_INFO(dev)->gen >= 7) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007336 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
Ville Syrjälä40045462013-11-28 17:29:59 +02007337 dev_priv->display.enable_fbc = gen7_enable_fbc;
7338 dev_priv->display.disable_fbc = ironlake_disable_fbc;
7339 } else if (INTEL_INFO(dev)->gen >= 5) {
7340 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
7341 dev_priv->display.enable_fbc = ironlake_enable_fbc;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007342 dev_priv->display.disable_fbc = ironlake_disable_fbc;
7343 } else if (IS_GM45(dev)) {
7344 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
7345 dev_priv->display.enable_fbc = g4x_enable_fbc;
7346 dev_priv->display.disable_fbc = g4x_disable_fbc;
Ville Syrjälä40045462013-11-28 17:29:59 +02007347 } else {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007348 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
7349 dev_priv->display.enable_fbc = i8xx_enable_fbc;
7350 dev_priv->display.disable_fbc = i8xx_disable_fbc;
Ville Syrjälä993495a2013-12-12 17:27:40 +02007351
7352 /* This value was pulled out of someone's hat */
7353 I915_WRITE(FBC_CONTROL, 500 << FBC_CTL_INTERVAL_SHIFT);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007354 }
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007355 }
7356
Daniel Vetterc921aba2012-04-26 23:28:17 +02007357 /* For cxsr */
7358 if (IS_PINEVIEW(dev))
7359 i915_pineview_get_mem_freq(dev);
7360 else if (IS_GEN5(dev))
7361 i915_ironlake_get_mem_freq(dev);
7362
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007363 /* For FIFO watermark updates */
7364 if (HAS_PCH_SPLIT(dev)) {
Damien Lespiaufa50ad62014-03-17 18:01:16 +00007365 ilk_setup_wm_latency(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03007366
Ville Syrjäläbd602542014-01-07 16:14:10 +02007367 if ((IS_GEN5(dev) && dev_priv->wm.pri_latency[1] &&
7368 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
7369 (!IS_GEN5(dev) && dev_priv->wm.pri_latency[0] &&
7370 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
7371 dev_priv->display.update_wm = ilk_update_wm;
7372 dev_priv->display.update_sprite_wm = ilk_update_sprite_wm;
7373 } else {
7374 DRM_DEBUG_KMS("Failed to read display plane latency. "
7375 "Disable CxSR\n");
7376 }
7377
7378 if (IS_GEN5(dev))
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007379 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007380 else if (IS_GEN6(dev))
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007381 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007382 else if (IS_IVYBRIDGE(dev))
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007383 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007384 else if (IS_HASWELL(dev))
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007385 dev_priv->display.init_clock_gating = haswell_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007386 else if (INTEL_INFO(dev)->gen == 8)
Paulo Zanoni47c2bd92014-08-21 17:09:37 -03007387 dev_priv->display.init_clock_gating = broadwell_init_clock_gating;
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007388 } else if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03007389 dev_priv->display.update_wm = cherryview_update_wm;
Gajanan Bhat01e184c2014-08-07 17:03:30 +05307390 dev_priv->display.update_sprite_wm = valleyview_update_sprite_wm;
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007391 dev_priv->display.init_clock_gating =
7392 cherryview_init_clock_gating;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007393 } else if (IS_VALLEYVIEW(dev)) {
7394 dev_priv->display.update_wm = valleyview_update_wm;
Gajanan Bhat01e184c2014-08-07 17:03:30 +05307395 dev_priv->display.update_sprite_wm = valleyview_update_sprite_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007396 dev_priv->display.init_clock_gating =
7397 valleyview_init_clock_gating;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007398 } else if (IS_PINEVIEW(dev)) {
7399 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
7400 dev_priv->is_ddr3,
7401 dev_priv->fsb_freq,
7402 dev_priv->mem_freq)) {
7403 DRM_INFO("failed to find known CxSR latency "
7404 "(found ddr%s fsb freq %d, mem freq %d), "
7405 "disabling CxSR\n",
7406 (dev_priv->is_ddr3 == 1) ? "3" : "2",
7407 dev_priv->fsb_freq, dev_priv->mem_freq);
7408 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03007409 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007410 dev_priv->display.update_wm = NULL;
7411 } else
7412 dev_priv->display.update_wm = pineview_update_wm;
7413 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
7414 } else if (IS_G4X(dev)) {
7415 dev_priv->display.update_wm = g4x_update_wm;
7416 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
7417 } else if (IS_GEN4(dev)) {
7418 dev_priv->display.update_wm = i965_update_wm;
7419 if (IS_CRESTLINE(dev))
7420 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
7421 else if (IS_BROADWATER(dev))
7422 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
7423 } else if (IS_GEN3(dev)) {
7424 dev_priv->display.update_wm = i9xx_update_wm;
7425 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
7426 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007427 } else if (IS_GEN2(dev)) {
7428 if (INTEL_INFO(dev)->num_pipes == 1) {
7429 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007430 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007431 } else {
7432 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007433 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007434 }
7435
7436 if (IS_I85X(dev) || IS_I865G(dev))
7437 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
7438 else
7439 dev_priv->display.init_clock_gating = i830_init_clock_gating;
7440 } else {
7441 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007442 }
7443}
7444
Ben Widawsky42c05262012-09-26 10:34:00 -07007445int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val)
7446{
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007447 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007448
7449 if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
7450 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
7451 return -EAGAIN;
7452 }
7453
7454 I915_WRITE(GEN6_PCODE_DATA, *val);
7455 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
7456
7457 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7458 500)) {
7459 DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
7460 return -ETIMEDOUT;
7461 }
7462
7463 *val = I915_READ(GEN6_PCODE_DATA);
7464 I915_WRITE(GEN6_PCODE_DATA, 0);
7465
7466 return 0;
7467}
7468
7469int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val)
7470{
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007471 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007472
7473 if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
7474 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
7475 return -EAGAIN;
7476 }
7477
7478 I915_WRITE(GEN6_PCODE_DATA, val);
7479 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
7480
7481 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7482 500)) {
7483 DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
7484 return -ETIMEDOUT;
7485 }
7486
7487 I915_WRITE(GEN6_PCODE_DATA, 0);
7488
7489 return 0;
7490}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07007491
Fengguang Wub55dd642014-07-12 11:21:39 +02007492static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007493{
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007494 int div;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007495
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007496 /* 4 x czclk */
Ville Syrjälä2ec38152013-11-05 22:42:29 +02007497 switch (dev_priv->mem_freq) {
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007498 case 800:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007499 div = 10;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007500 break;
7501 case 1066:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007502 div = 12;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007503 break;
7504 case 1333:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007505 div = 16;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007506 break;
7507 default:
7508 return -1;
7509 }
7510
Ville Syrjälä2ec38152013-11-05 22:42:29 +02007511 return DIV_ROUND_CLOSEST(dev_priv->mem_freq * (val + 6 - 0xbd), 4 * div);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007512}
7513
Fengguang Wub55dd642014-07-12 11:21:39 +02007514static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007515{
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007516 int mul;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007517
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007518 /* 4 x czclk */
Ville Syrjälä2ec38152013-11-05 22:42:29 +02007519 switch (dev_priv->mem_freq) {
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007520 case 800:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007521 mul = 10;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007522 break;
7523 case 1066:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007524 mul = 12;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007525 break;
7526 case 1333:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007527 mul = 16;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007528 break;
7529 default:
7530 return -1;
7531 }
7532
Ville Syrjälä2ec38152013-11-05 22:42:29 +02007533 return DIV_ROUND_CLOSEST(4 * mul * val, dev_priv->mem_freq) + 0xbd - 6;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007534}
7535
Fengguang Wub55dd642014-07-12 11:21:39 +02007536static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307537{
7538 int div, freq;
7539
7540 switch (dev_priv->rps.cz_freq) {
7541 case 200:
7542 div = 5;
7543 break;
7544 case 267:
7545 div = 6;
7546 break;
7547 case 320:
7548 case 333:
7549 case 400:
7550 div = 8;
7551 break;
7552 default:
7553 return -1;
7554 }
7555
7556 freq = (DIV_ROUND_CLOSEST((dev_priv->rps.cz_freq * val), 2 * div) / 2);
7557
7558 return freq;
7559}
7560
Fengguang Wub55dd642014-07-12 11:21:39 +02007561static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307562{
7563 int mul, opcode;
7564
7565 switch (dev_priv->rps.cz_freq) {
7566 case 200:
7567 mul = 5;
7568 break;
7569 case 267:
7570 mul = 6;
7571 break;
7572 case 320:
7573 case 333:
7574 case 400:
7575 mul = 8;
7576 break;
7577 default:
7578 return -1;
7579 }
7580
Ville Syrjälä1c147622014-08-18 14:42:43 +03007581 /* CHV needs even values */
Deepak S22b1b2f2014-07-12 14:54:33 +05307582 opcode = (DIV_ROUND_CLOSEST((val * 2 * mul), dev_priv->rps.cz_freq) * 2);
7583
7584 return opcode;
7585}
7586
7587int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val)
7588{
7589 int ret = -1;
7590
7591 if (IS_CHERRYVIEW(dev_priv->dev))
7592 ret = chv_gpu_freq(dev_priv, val);
7593 else if (IS_VALLEYVIEW(dev_priv->dev))
7594 ret = byt_gpu_freq(dev_priv, val);
7595
7596 return ret;
7597}
7598
7599int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val)
7600{
7601 int ret = -1;
7602
7603 if (IS_CHERRYVIEW(dev_priv->dev))
7604 ret = chv_freq_opcode(dev_priv, val);
7605 else if (IS_VALLEYVIEW(dev_priv->dev))
7606 ret = byt_freq_opcode(dev_priv, val);
7607
7608 return ret;
7609}
7610
Daniel Vetterf742a552013-12-06 10:17:53 +01007611void intel_pm_setup(struct drm_device *dev)
Chris Wilson907b28c2013-07-19 20:36:52 +01007612{
7613 struct drm_i915_private *dev_priv = dev->dev_private;
7614
Daniel Vetterf742a552013-12-06 10:17:53 +01007615 mutex_init(&dev_priv->rps.hw_lock);
7616
Chris Wilson907b28c2013-07-19 20:36:52 +01007617 INIT_DELAYED_WORK(&dev_priv->rps.delayed_resume_work,
7618 intel_gen6_powersave_work);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03007619
Paulo Zanoni33688d92014-03-07 20:08:19 -03007620 dev_priv->pm.suspended = false;
Jesse Barnes9df7575f2014-06-20 09:29:20 -07007621 dev_priv->pm._irqs_disabled = false;
Chris Wilson907b28c2013-07-19 20:36:52 +01007622}