blob: 2253f878adf4a914eaef38a7e4606baa302e0547 [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030029#include "i915_drv.h"
30#include "intel_drv.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020031#include "../../../platform/x86/intel_ips.h"
32#include <linux/module.h>
Paulo Zanonif9dcb0d2013-12-11 18:50:10 -020033#include <linux/vgaarb.h>
Damien Lespiauf4db9322013-06-24 22:59:50 +010034#include <drm/i915_powerwell.h>
Paulo Zanoni8a187452013-12-06 20:32:13 -020035#include <linux/pm_runtime.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030036
Ben Widawskydc39fff2013-10-18 12:32:07 -070037/**
38 * RC6 is a special power stage which allows the GPU to enter an very
39 * low-voltage mode when idle, using down to 0V while at this stage. This
40 * stage is entered automatically when the GPU is idle when RC6 support is
41 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
42 *
43 * There are different RC6 modes available in Intel GPU, which differentiate
44 * among each other with the latency required to enter and leave RC6 and
45 * voltage consumed by the GPU in different states.
46 *
47 * The combination of the following flags define which states GPU is allowed
48 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
49 * RC6pp is deepest RC6. Their support by hardware varies according to the
50 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
51 * which brings the most power savings; deeper states save more power, but
52 * require higher latency to switch to and wake up.
53 */
54#define INTEL_RC6_ENABLE (1<<0)
55#define INTEL_RC6p_ENABLE (1<<1)
56#define INTEL_RC6pp_ENABLE (1<<2)
57
Eugeni Dodonovf6750b32012-04-18 11:51:14 -030058/* FBC, or Frame Buffer Compression, is a technique employed to compress the
59 * framebuffer contents in-memory, aiming at reducing the required bandwidth
60 * during in-memory transfers and, therefore, reduce the power packet.
Eugeni Dodonov85208be2012-04-16 22:20:34 -030061 *
Eugeni Dodonovf6750b32012-04-18 11:51:14 -030062 * The benefits of FBC are mostly visible with solid backgrounds and
63 * variation-less patterns.
Eugeni Dodonov85208be2012-04-16 22:20:34 -030064 *
Eugeni Dodonovf6750b32012-04-18 11:51:14 -030065 * FBC-related functionality can be enabled by the means of the
66 * i915.i915_enable_fbc parameter
Eugeni Dodonov85208be2012-04-16 22:20:34 -030067 */
68
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030069static void i8xx_disable_fbc(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -030070{
71 struct drm_i915_private *dev_priv = dev->dev_private;
72 u32 fbc_ctl;
73
74 /* Disable compression */
75 fbc_ctl = I915_READ(FBC_CONTROL);
76 if ((fbc_ctl & FBC_CTL_EN) == 0)
77 return;
78
79 fbc_ctl &= ~FBC_CTL_EN;
80 I915_WRITE(FBC_CONTROL, fbc_ctl);
81
82 /* Wait for compressing bit to clear */
83 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
84 DRM_DEBUG_KMS("FBC idle timed out\n");
85 return;
86 }
87
88 DRM_DEBUG_KMS("disabled FBC\n");
89}
90
Ville Syrjälä993495a2013-12-12 17:27:40 +020091static void i8xx_enable_fbc(struct drm_crtc *crtc)
Eugeni Dodonov85208be2012-04-16 22:20:34 -030092{
93 struct drm_device *dev = crtc->dev;
94 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070095 struct drm_framebuffer *fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070096 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Eugeni Dodonov85208be2012-04-16 22:20:34 -030097 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
98 int cfb_pitch;
Ville Syrjälä7f2cf222014-01-23 16:49:11 +020099 int i;
Ville Syrjälä159f9872013-11-28 17:29:57 +0200100 u32 fbc_ctl;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300101
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700102 cfb_pitch = dev_priv->fbc.size / FBC_LL_SIZE;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300103 if (fb->pitches[0] < cfb_pitch)
104 cfb_pitch = fb->pitches[0];
105
Ville Syrjälä42a430f2013-11-28 17:29:56 +0200106 /* FBC_CTL wants 32B or 64B units */
107 if (IS_GEN2(dev))
108 cfb_pitch = (cfb_pitch / 32) - 1;
109 else
110 cfb_pitch = (cfb_pitch / 64) - 1;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300111
112 /* Clear old tags */
113 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
114 I915_WRITE(FBC_TAG + (i * 4), 0);
115
Ville Syrjälä159f9872013-11-28 17:29:57 +0200116 if (IS_GEN4(dev)) {
117 u32 fbc_ctl2;
118
119 /* Set it up... */
120 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
Ville Syrjälä7f2cf222014-01-23 16:49:11 +0200121 fbc_ctl2 |= FBC_CTL_PLANE(intel_crtc->plane);
Ville Syrjälä159f9872013-11-28 17:29:57 +0200122 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
123 I915_WRITE(FBC_FENCE_OFF, crtc->y);
124 }
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300125
126 /* enable it... */
Ville Syrjälä993495a2013-12-12 17:27:40 +0200127 fbc_ctl = I915_READ(FBC_CONTROL);
128 fbc_ctl &= 0x3fff << FBC_CTL_INTERVAL_SHIFT;
129 fbc_ctl |= FBC_CTL_EN | FBC_CTL_PERIODIC;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300130 if (IS_I945GM(dev))
131 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
132 fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300133 fbc_ctl |= obj->fence_reg;
134 I915_WRITE(FBC_CONTROL, fbc_ctl);
135
Ville Syrjälä5cd54102014-01-23 16:49:16 +0200136 DRM_DEBUG_KMS("enabled FBC, pitch %d, yoff %d, plane %c\n",
Ville Syrjälä84f44ce2013-04-17 17:48:49 +0300137 cfb_pitch, crtc->y, plane_name(intel_crtc->plane));
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300138}
139
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300140static bool i8xx_fbc_enabled(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300141{
142 struct drm_i915_private *dev_priv = dev->dev_private;
143
144 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
145}
146
Ville Syrjälä993495a2013-12-12 17:27:40 +0200147static void g4x_enable_fbc(struct drm_crtc *crtc)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300148{
149 struct drm_device *dev = crtc->dev;
150 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -0700151 struct drm_framebuffer *fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -0700152 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300153 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300154 u32 dpfc_ctl;
155
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200156 dpfc_ctl = DPFC_CTL_PLANE(intel_crtc->plane) | DPFC_SR_EN;
157 if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
158 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
159 else
160 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300161 dpfc_ctl |= DPFC_CTL_FENCE_EN | obj->fence_reg;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300162
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300163 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
164
165 /* enable it... */
Ville Syrjäläfe74c1a2014-01-23 16:49:13 +0200166 I915_WRITE(DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300167
Ville Syrjälä84f44ce2013-04-17 17:48:49 +0300168 DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300169}
170
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300171static void g4x_disable_fbc(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300172{
173 struct drm_i915_private *dev_priv = dev->dev_private;
174 u32 dpfc_ctl;
175
176 /* Disable compression */
177 dpfc_ctl = I915_READ(DPFC_CONTROL);
178 if (dpfc_ctl & DPFC_CTL_EN) {
179 dpfc_ctl &= ~DPFC_CTL_EN;
180 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
181
182 DRM_DEBUG_KMS("disabled FBC\n");
183 }
184}
185
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300186static bool g4x_fbc_enabled(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300187{
188 struct drm_i915_private *dev_priv = dev->dev_private;
189
190 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
191}
192
193static void sandybridge_blit_fbc_update(struct drm_device *dev)
194{
195 struct drm_i915_private *dev_priv = dev->dev_private;
196 u32 blt_ecoskpd;
197
198 /* Make sure blitter notifies FBC of writes */
Deepak S940aece2013-11-23 14:55:43 +0530199
200 /* Blitter is part of Media powerwell on VLV. No impact of
201 * his param in other platforms for now */
202 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_MEDIA);
Deepak Sc8d9a592013-11-23 14:55:42 +0530203
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300204 blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD);
205 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY <<
206 GEN6_BLITTER_LOCK_SHIFT;
207 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
208 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY;
209 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
210 blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY <<
211 GEN6_BLITTER_LOCK_SHIFT);
212 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
213 POSTING_READ(GEN6_BLITTER_ECOSKPD);
Deepak Sc8d9a592013-11-23 14:55:42 +0530214
Deepak S940aece2013-11-23 14:55:43 +0530215 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_MEDIA);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300216}
217
Ville Syrjälä993495a2013-12-12 17:27:40 +0200218static void ironlake_enable_fbc(struct drm_crtc *crtc)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300219{
220 struct drm_device *dev = crtc->dev;
221 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -0700222 struct drm_framebuffer *fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -0700223 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300224 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300225 u32 dpfc_ctl;
226
Ville Syrjälä46f3dab2014-01-23 16:49:14 +0200227 dpfc_ctl = DPFC_CTL_PLANE(intel_crtc->plane);
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200228 if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
Ben Widawsky5e59f712014-06-30 10:41:24 -0700229 dev_priv->fbc.threshold++;
230
231 switch (dev_priv->fbc.threshold) {
232 case 4:
233 case 3:
234 dpfc_ctl |= DPFC_CTL_LIMIT_4X;
235 break;
236 case 2:
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200237 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700238 break;
239 case 1:
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200240 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700241 break;
242 }
Ville Syrjäläd6293362013-11-21 21:29:45 +0200243 dpfc_ctl |= DPFC_CTL_FENCE_EN;
244 if (IS_GEN5(dev))
245 dpfc_ctl |= obj->fence_reg;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300246
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300247 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700248 I915_WRITE(ILK_FBC_RT_BASE, i915_gem_obj_ggtt_offset(obj) | ILK_FBC_RT_VALID);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300249 /* enable it... */
250 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
251
252 if (IS_GEN6(dev)) {
253 I915_WRITE(SNB_DPFC_CTL_SA,
254 SNB_CPU_FENCE_ENABLE | obj->fence_reg);
255 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
256 sandybridge_blit_fbc_update(dev);
257 }
258
Ville Syrjälä84f44ce2013-04-17 17:48:49 +0300259 DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300260}
261
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300262static void ironlake_disable_fbc(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300263{
264 struct drm_i915_private *dev_priv = dev->dev_private;
265 u32 dpfc_ctl;
266
267 /* Disable compression */
268 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
269 if (dpfc_ctl & DPFC_CTL_EN) {
270 dpfc_ctl &= ~DPFC_CTL_EN;
271 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
272
273 DRM_DEBUG_KMS("disabled FBC\n");
274 }
275}
276
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300277static bool ironlake_fbc_enabled(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300278{
279 struct drm_i915_private *dev_priv = dev->dev_private;
280
281 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
282}
283
Ville Syrjälä993495a2013-12-12 17:27:40 +0200284static void gen7_enable_fbc(struct drm_crtc *crtc)
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300285{
286 struct drm_device *dev = crtc->dev;
287 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -0700288 struct drm_framebuffer *fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -0700289 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300290 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200291 u32 dpfc_ctl;
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300292
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200293 dpfc_ctl = IVB_DPFC_CTL_PLANE(intel_crtc->plane);
294 if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
Ben Widawsky5e59f712014-06-30 10:41:24 -0700295 dev_priv->fbc.threshold++;
296
297 switch (dev_priv->fbc.threshold) {
298 case 4:
299 case 3:
300 dpfc_ctl |= DPFC_CTL_LIMIT_4X;
301 break;
302 case 2:
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200303 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700304 break;
305 case 1:
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200306 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700307 break;
308 }
309
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200310 dpfc_ctl |= IVB_DPFC_CTL_FENCE_EN;
311
Rodrigo Vivida46f932014-08-01 02:04:45 -0700312 if (dev_priv->fbc.false_color)
313 dpfc_ctl |= FBC_CTL_FALSE_COLOR;
314
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200315 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300316
Rodrigo Vivi891348b2013-05-06 19:37:36 -0300317 if (IS_IVYBRIDGE(dev)) {
Damien Lespiau7dd23ba2013-05-10 14:33:17 +0100318 /* WaFbcAsynchFlipDisableFbcQueue:ivb */
Ville Syrjälä2adb6db2014-03-05 13:05:46 +0200319 I915_WRITE(ILK_DISPLAY_CHICKEN1,
320 I915_READ(ILK_DISPLAY_CHICKEN1) |
321 ILK_FBCQ_DIS);
Rodrigo Vivi28554162013-05-06 19:37:37 -0300322 } else {
Ville Syrjälä2adb6db2014-03-05 13:05:46 +0200323 /* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */
Ville Syrjälä8f670bb2014-03-05 13:05:47 +0200324 I915_WRITE(CHICKEN_PIPESL_1(intel_crtc->pipe),
325 I915_READ(CHICKEN_PIPESL_1(intel_crtc->pipe)) |
326 HSW_FBCQ_DIS);
Rodrigo Vivi891348b2013-05-06 19:37:36 -0300327 }
Rodrigo Vivib74ea102013-05-09 14:08:38 -0300328
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300329 I915_WRITE(SNB_DPFC_CTL_SA,
330 SNB_CPU_FENCE_ENABLE | obj->fence_reg);
331 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
332
333 sandybridge_blit_fbc_update(dev);
334
Ville Syrjäläb19870e2013-11-06 23:02:25 +0200335 DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300336}
337
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300338bool intel_fbc_enabled(struct drm_device *dev)
339{
340 struct drm_i915_private *dev_priv = dev->dev_private;
341
342 if (!dev_priv->display.fbc_enabled)
343 return false;
344
345 return dev_priv->display.fbc_enabled(dev);
346}
347
348static void intel_fbc_work_fn(struct work_struct *__work)
349{
350 struct intel_fbc_work *work =
351 container_of(to_delayed_work(__work),
352 struct intel_fbc_work, work);
353 struct drm_device *dev = work->crtc->dev;
354 struct drm_i915_private *dev_priv = dev->dev_private;
355
356 mutex_lock(&dev->struct_mutex);
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700357 if (work == dev_priv->fbc.fbc_work) {
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300358 /* Double check that we haven't switched fb without cancelling
359 * the prior work.
360 */
Matt Roperf4510a22014-04-01 15:22:40 -0700361 if (work->crtc->primary->fb == work->fb) {
Ville Syrjälä993495a2013-12-12 17:27:40 +0200362 dev_priv->display.enable_fbc(work->crtc);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300363
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700364 dev_priv->fbc.plane = to_intel_crtc(work->crtc)->plane;
Matt Roperf4510a22014-04-01 15:22:40 -0700365 dev_priv->fbc.fb_id = work->crtc->primary->fb->base.id;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700366 dev_priv->fbc.y = work->crtc->y;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300367 }
368
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700369 dev_priv->fbc.fbc_work = NULL;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300370 }
371 mutex_unlock(&dev->struct_mutex);
372
373 kfree(work);
374}
375
376static void intel_cancel_fbc_work(struct drm_i915_private *dev_priv)
377{
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700378 if (dev_priv->fbc.fbc_work == NULL)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300379 return;
380
381 DRM_DEBUG_KMS("cancelling pending FBC enable\n");
382
383 /* Synchronisation is provided by struct_mutex and checking of
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700384 * dev_priv->fbc.fbc_work, so we can perform the cancellation
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300385 * entirely asynchronously.
386 */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700387 if (cancel_delayed_work(&dev_priv->fbc.fbc_work->work))
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300388 /* tasklet was killed before being run, clean up */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700389 kfree(dev_priv->fbc.fbc_work);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300390
391 /* Mark the work as no longer wanted so that if it does
392 * wake-up (because the work was already running and waiting
393 * for our mutex), it will discover that is no longer
394 * necessary to run.
395 */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700396 dev_priv->fbc.fbc_work = NULL;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300397}
398
Ville Syrjälä993495a2013-12-12 17:27:40 +0200399static void intel_enable_fbc(struct drm_crtc *crtc)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300400{
401 struct intel_fbc_work *work;
402 struct drm_device *dev = crtc->dev;
403 struct drm_i915_private *dev_priv = dev->dev_private;
404
405 if (!dev_priv->display.enable_fbc)
406 return;
407
408 intel_cancel_fbc_work(dev_priv);
409
Daniel Vetterb14c5672013-09-19 12:18:32 +0200410 work = kzalloc(sizeof(*work), GFP_KERNEL);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300411 if (work == NULL) {
Paulo Zanoni6cdcb5e2013-06-12 17:27:29 -0300412 DRM_ERROR("Failed to allocate FBC work structure\n");
Ville Syrjälä993495a2013-12-12 17:27:40 +0200413 dev_priv->display.enable_fbc(crtc);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300414 return;
415 }
416
417 work->crtc = crtc;
Matt Roperf4510a22014-04-01 15:22:40 -0700418 work->fb = crtc->primary->fb;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300419 INIT_DELAYED_WORK(&work->work, intel_fbc_work_fn);
420
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700421 dev_priv->fbc.fbc_work = work;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300422
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300423 /* Delay the actual enabling to let pageflipping cease and the
424 * display to settle before starting the compression. Note that
425 * this delay also serves a second purpose: it allows for a
426 * vblank to pass after disabling the FBC before we attempt
427 * to modify the control registers.
428 *
429 * A more complicated solution would involve tracking vblanks
430 * following the termination of the page-flipping sequence
431 * and indeed performing the enable as a co-routine and not
432 * waiting synchronously upon the vblank.
Damien Lespiau7457d612013-06-07 17:41:07 +0100433 *
434 * WaFbcWaitForVBlankBeforeEnable:ilk,snb
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300435 */
436 schedule_delayed_work(&work->work, msecs_to_jiffies(50));
437}
438
439void intel_disable_fbc(struct drm_device *dev)
440{
441 struct drm_i915_private *dev_priv = dev->dev_private;
442
443 intel_cancel_fbc_work(dev_priv);
444
445 if (!dev_priv->display.disable_fbc)
446 return;
447
448 dev_priv->display.disable_fbc(dev);
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700449 dev_priv->fbc.plane = -1;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300450}
451
Chris Wilson29ebf902013-07-27 17:23:55 +0100452static bool set_no_fbc_reason(struct drm_i915_private *dev_priv,
453 enum no_fbc_reason reason)
454{
455 if (dev_priv->fbc.no_fbc_reason == reason)
456 return false;
457
458 dev_priv->fbc.no_fbc_reason = reason;
459 return true;
460}
461
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300462/**
463 * intel_update_fbc - enable/disable FBC as needed
464 * @dev: the drm_device
465 *
466 * Set up the framebuffer compression hardware at mode set time. We
467 * enable it if possible:
468 * - plane A only (on pre-965)
469 * - no pixel mulitply/line duplication
470 * - no alpha buffer discard
471 * - no dual wide
Paulo Zanonif85da862013-06-04 16:53:39 -0300472 * - framebuffer <= max_hdisplay in width, max_vdisplay in height
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300473 *
474 * We can't assume that any compression will take place (worst case),
475 * so the compressed buffer has to be the same size as the uncompressed
476 * one. It also must reside (along with the line length buffer) in
477 * stolen memory.
478 *
479 * We need to enable/disable FBC on a global basis.
480 */
481void intel_update_fbc(struct drm_device *dev)
482{
483 struct drm_i915_private *dev_priv = dev->dev_private;
484 struct drm_crtc *crtc = NULL, *tmp_crtc;
485 struct intel_crtc *intel_crtc;
486 struct drm_framebuffer *fb;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300487 struct drm_i915_gem_object *obj;
Ville Syrjäläef644fd2013-09-04 18:25:21 +0300488 const struct drm_display_mode *adjusted_mode;
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300489 unsigned int max_width, max_height;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300490
Daniel Vetter3a77c4c2014-01-10 08:50:12 +0100491 if (!HAS_FBC(dev)) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100492 set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300493 return;
Chris Wilson29ebf902013-07-27 17:23:55 +0100494 }
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300495
Jani Nikulad330a952014-01-21 11:24:25 +0200496 if (!i915.powersave) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100497 if (set_no_fbc_reason(dev_priv, FBC_MODULE_PARAM))
498 DRM_DEBUG_KMS("fbc disabled per module param\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300499 return;
Chris Wilson29ebf902013-07-27 17:23:55 +0100500 }
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300501
502 /*
503 * If FBC is already on, we just have to verify that we can
504 * keep it that way...
505 * Need to disable if:
506 * - more than one pipe is active
507 * - changing FBC params (stride, fence, mode)
508 * - new fb is too large to fit in compressed buffer
509 * - going to an unsupported config (interlace, pixel multiply, etc.)
510 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +0100511 for_each_crtc(dev, tmp_crtc) {
Chris Wilson3490ea52013-01-07 10:11:40 +0000512 if (intel_crtc_active(tmp_crtc) &&
Ville Syrjälä4c445e02013-10-09 17:24:58 +0300513 to_intel_crtc(tmp_crtc)->primary_enabled) {
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300514 if (crtc) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100515 if (set_no_fbc_reason(dev_priv, FBC_MULTIPLE_PIPES))
516 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300517 goto out_disable;
518 }
519 crtc = tmp_crtc;
520 }
521 }
522
Matt Roperf4510a22014-04-01 15:22:40 -0700523 if (!crtc || crtc->primary->fb == NULL) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100524 if (set_no_fbc_reason(dev_priv, FBC_NO_OUTPUT))
525 DRM_DEBUG_KMS("no output, disabling\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300526 goto out_disable;
527 }
528
529 intel_crtc = to_intel_crtc(crtc);
Matt Roperf4510a22014-04-01 15:22:40 -0700530 fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -0700531 obj = intel_fb_obj(fb);
Ville Syrjäläef644fd2013-09-04 18:25:21 +0300532 adjusted_mode = &intel_crtc->config.adjusted_mode;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300533
Chris Wilson03689202014-06-06 10:37:11 +0100534 if (i915.enable_fbc < 0) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100535 if (set_no_fbc_reason(dev_priv, FBC_CHIP_DEFAULT))
536 DRM_DEBUG_KMS("disabled per chip default\n");
Damien Lespiau8a5729a2013-06-24 16:22:02 +0100537 goto out_disable;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300538 }
Jani Nikulad330a952014-01-21 11:24:25 +0200539 if (!i915.enable_fbc) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100540 if (set_no_fbc_reason(dev_priv, FBC_MODULE_PARAM))
541 DRM_DEBUG_KMS("fbc disabled per module param\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300542 goto out_disable;
543 }
Ville Syrjäläef644fd2013-09-04 18:25:21 +0300544 if ((adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) ||
545 (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100546 if (set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED_MODE))
547 DRM_DEBUG_KMS("mode incompatible with compression, "
548 "disabling\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300549 goto out_disable;
550 }
Paulo Zanonif85da862013-06-04 16:53:39 -0300551
Daisy Sun032843a2014-06-16 15:48:18 -0700552 if (INTEL_INFO(dev)->gen >= 8 || IS_HASWELL(dev)) {
553 max_width = 4096;
554 max_height = 4096;
555 } else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300556 max_width = 4096;
557 max_height = 2048;
Paulo Zanonif85da862013-06-04 16:53:39 -0300558 } else {
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300559 max_width = 2048;
560 max_height = 1536;
Paulo Zanonif85da862013-06-04 16:53:39 -0300561 }
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300562 if (intel_crtc->config.pipe_src_w > max_width ||
563 intel_crtc->config.pipe_src_h > max_height) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100564 if (set_no_fbc_reason(dev_priv, FBC_MODE_TOO_LARGE))
565 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300566 goto out_disable;
567 }
Ben Widawsky8f94d242014-02-20 16:01:20 -0800568 if ((INTEL_INFO(dev)->gen < 4 || HAS_DDI(dev)) &&
Ville Syrjäläc5a44aa2013-11-28 17:29:58 +0200569 intel_crtc->plane != PLANE_A) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100570 if (set_no_fbc_reason(dev_priv, FBC_BAD_PLANE))
Ville Syrjäläc5a44aa2013-11-28 17:29:58 +0200571 DRM_DEBUG_KMS("plane not A, disabling compression\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300572 goto out_disable;
573 }
574
575 /* The use of a CPU fence is mandatory in order to detect writes
576 * by the CPU to the scanout and trigger updates to the FBC.
577 */
578 if (obj->tiling_mode != I915_TILING_X ||
579 obj->fence_reg == I915_FENCE_REG_NONE) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100580 if (set_no_fbc_reason(dev_priv, FBC_NOT_TILED))
581 DRM_DEBUG_KMS("framebuffer not tiled or fenced, disabling compression\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300582 goto out_disable;
583 }
Sonika Jindal48404c12014-08-22 14:06:04 +0530584 if (INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
585 to_intel_plane(crtc->primary)->rotation != BIT(DRM_ROTATE_0)) {
586 if (set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED_MODE))
587 DRM_DEBUG_KMS("Rotation unsupported, disabling\n");
588 goto out_disable;
589 }
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300590
591 /* If the kernel debugger is active, always disable compression */
592 if (in_dbg_master())
593 goto out_disable;
594
Matt Roper2ff8fde2014-07-08 07:50:07 -0700595 if (i915_gem_stolen_setup_compression(dev, obj->base.size,
Ben Widawsky5e59f712014-06-30 10:41:24 -0700596 drm_format_plane_cpp(fb->pixel_format, 0))) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100597 if (set_no_fbc_reason(dev_priv, FBC_STOLEN_TOO_SMALL))
598 DRM_DEBUG_KMS("framebuffer too large, disabling compression\n");
Chris Wilson11be49e2012-11-15 11:32:20 +0000599 goto out_disable;
600 }
601
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300602 /* If the scanout has not changed, don't modify the FBC settings.
603 * Note that we make the fundamental assumption that the fb->obj
604 * cannot be unpinned (and have its GTT offset and fence revoked)
605 * without first being decoupled from the scanout and FBC disabled.
606 */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700607 if (dev_priv->fbc.plane == intel_crtc->plane &&
608 dev_priv->fbc.fb_id == fb->base.id &&
609 dev_priv->fbc.y == crtc->y)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300610 return;
611
612 if (intel_fbc_enabled(dev)) {
613 /* We update FBC along two paths, after changing fb/crtc
614 * configuration (modeswitching) and after page-flipping
615 * finishes. For the latter, we know that not only did
616 * we disable the FBC at the start of the page-flip
617 * sequence, but also more than one vblank has passed.
618 *
619 * For the former case of modeswitching, it is possible
620 * to switch between two FBC valid configurations
621 * instantaneously so we do need to disable the FBC
622 * before we can modify its control registers. We also
623 * have to wait for the next vblank for that to take
624 * effect. However, since we delay enabling FBC we can
625 * assume that a vblank has passed since disabling and
626 * that we can safely alter the registers in the deferred
627 * callback.
628 *
629 * In the scenario that we go from a valid to invalid
630 * and then back to valid FBC configuration we have
631 * no strict enforcement that a vblank occurred since
632 * disabling the FBC. However, along all current pipe
633 * disabling paths we do need to wait for a vblank at
634 * some point. And we wait before enabling FBC anyway.
635 */
636 DRM_DEBUG_KMS("disabling active FBC for update\n");
637 intel_disable_fbc(dev);
638 }
639
Ville Syrjälä993495a2013-12-12 17:27:40 +0200640 intel_enable_fbc(crtc);
Chris Wilson29ebf902013-07-27 17:23:55 +0100641 dev_priv->fbc.no_fbc_reason = FBC_OK;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300642 return;
643
644out_disable:
645 /* Multiple disables should be harmless */
646 if (intel_fbc_enabled(dev)) {
647 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
648 intel_disable_fbc(dev);
649 }
Chris Wilson11be49e2012-11-15 11:32:20 +0000650 i915_gem_stolen_cleanup_compression(dev);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300651}
652
Daniel Vetterc921aba2012-04-26 23:28:17 +0200653static void i915_pineview_get_mem_freq(struct drm_device *dev)
654{
Jani Nikula50227e12014-03-31 14:27:21 +0300655 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200656 u32 tmp;
657
658 tmp = I915_READ(CLKCFG);
659
660 switch (tmp & CLKCFG_FSB_MASK) {
661 case CLKCFG_FSB_533:
662 dev_priv->fsb_freq = 533; /* 133*4 */
663 break;
664 case CLKCFG_FSB_800:
665 dev_priv->fsb_freq = 800; /* 200*4 */
666 break;
667 case CLKCFG_FSB_667:
668 dev_priv->fsb_freq = 667; /* 167*4 */
669 break;
670 case CLKCFG_FSB_400:
671 dev_priv->fsb_freq = 400; /* 100*4 */
672 break;
673 }
674
675 switch (tmp & CLKCFG_MEM_MASK) {
676 case CLKCFG_MEM_533:
677 dev_priv->mem_freq = 533;
678 break;
679 case CLKCFG_MEM_667:
680 dev_priv->mem_freq = 667;
681 break;
682 case CLKCFG_MEM_800:
683 dev_priv->mem_freq = 800;
684 break;
685 }
686
687 /* detect pineview DDR3 setting */
688 tmp = I915_READ(CSHRDDR3CTL);
689 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
690}
691
692static void i915_ironlake_get_mem_freq(struct drm_device *dev)
693{
Jani Nikula50227e12014-03-31 14:27:21 +0300694 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200695 u16 ddrpll, csipll;
696
697 ddrpll = I915_READ16(DDRMPLL1);
698 csipll = I915_READ16(CSIPLL0);
699
700 switch (ddrpll & 0xff) {
701 case 0xc:
702 dev_priv->mem_freq = 800;
703 break;
704 case 0x10:
705 dev_priv->mem_freq = 1066;
706 break;
707 case 0x14:
708 dev_priv->mem_freq = 1333;
709 break;
710 case 0x18:
711 dev_priv->mem_freq = 1600;
712 break;
713 default:
714 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
715 ddrpll & 0xff);
716 dev_priv->mem_freq = 0;
717 break;
718 }
719
Daniel Vetter20e4d402012-08-08 23:35:39 +0200720 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200721
722 switch (csipll & 0x3ff) {
723 case 0x00c:
724 dev_priv->fsb_freq = 3200;
725 break;
726 case 0x00e:
727 dev_priv->fsb_freq = 3733;
728 break;
729 case 0x010:
730 dev_priv->fsb_freq = 4266;
731 break;
732 case 0x012:
733 dev_priv->fsb_freq = 4800;
734 break;
735 case 0x014:
736 dev_priv->fsb_freq = 5333;
737 break;
738 case 0x016:
739 dev_priv->fsb_freq = 5866;
740 break;
741 case 0x018:
742 dev_priv->fsb_freq = 6400;
743 break;
744 default:
745 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
746 csipll & 0x3ff);
747 dev_priv->fsb_freq = 0;
748 break;
749 }
750
751 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200752 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200753 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200754 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200755 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200756 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200757 }
758}
759
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300760static const struct cxsr_latency cxsr_latency_table[] = {
761 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
762 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
763 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
764 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
765 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
766
767 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
768 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
769 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
770 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
771 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
772
773 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
774 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
775 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
776 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
777 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
778
779 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
780 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
781 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
782 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
783 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
784
785 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
786 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
787 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
788 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
789 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
790
791 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
792 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
793 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
794 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
795 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
796};
797
Daniel Vetter63c62272012-04-21 23:17:55 +0200798static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300799 int is_ddr3,
800 int fsb,
801 int mem)
802{
803 const struct cxsr_latency *latency;
804 int i;
805
806 if (fsb == 0 || mem == 0)
807 return NULL;
808
809 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
810 latency = &cxsr_latency_table[i];
811 if (is_desktop == latency->is_desktop &&
812 is_ddr3 == latency->is_ddr3 &&
813 fsb == latency->fsb_freq && mem == latency->mem_freq)
814 return latency;
815 }
816
817 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
818
819 return NULL;
820}
821
Imre Deak5209b1f2014-07-01 12:36:17 +0300822void intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300823{
Imre Deak5209b1f2014-07-01 12:36:17 +0300824 struct drm_device *dev = dev_priv->dev;
825 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300826
Imre Deak5209b1f2014-07-01 12:36:17 +0300827 if (IS_VALLEYVIEW(dev)) {
828 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
829 } else if (IS_G4X(dev) || IS_CRESTLINE(dev)) {
830 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
831 } else if (IS_PINEVIEW(dev)) {
832 val = I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN;
833 val |= enable ? PINEVIEW_SELF_REFRESH_EN : 0;
834 I915_WRITE(DSPFW3, val);
835 } else if (IS_I945G(dev) || IS_I945GM(dev)) {
836 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
837 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
838 I915_WRITE(FW_BLC_SELF, val);
839 } else if (IS_I915GM(dev)) {
840 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
841 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
842 I915_WRITE(INSTPM, val);
843 } else {
844 return;
845 }
846
847 DRM_DEBUG_KMS("memory self-refresh is %s\n",
848 enable ? "enabled" : "disabled");
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300849}
850
851/*
852 * Latency for FIFO fetches is dependent on several factors:
853 * - memory configuration (speed, channels)
854 * - chipset
855 * - current MCH state
856 * It can be fairly high in some situations, so here we assume a fairly
857 * pessimal value. It's a tradeoff between extra memory fetches (if we
858 * set this value too high, the FIFO will fetch frequently to stay full)
859 * and power consumption (set it too low to save power and we might see
860 * FIFO underruns and display "flicker").
861 *
862 * A value of 5us seems to be a good balance; safe for very low end
863 * platforms but not overly aggressive on lower latency configs.
864 */
865static const int latency_ns = 5000;
866
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300867static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300868{
869 struct drm_i915_private *dev_priv = dev->dev_private;
870 uint32_t dsparb = I915_READ(DSPARB);
871 int size;
872
873 size = dsparb & 0x7f;
874 if (plane)
875 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
876
877 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
878 plane ? "B" : "A", size);
879
880 return size;
881}
882
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200883static int i830_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300884{
885 struct drm_i915_private *dev_priv = dev->dev_private;
886 uint32_t dsparb = I915_READ(DSPARB);
887 int size;
888
889 size = dsparb & 0x1ff;
890 if (plane)
891 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
892 size >>= 1; /* Convert to cachelines */
893
894 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
895 plane ? "B" : "A", size);
896
897 return size;
898}
899
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300900static int i845_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300901{
902 struct drm_i915_private *dev_priv = dev->dev_private;
903 uint32_t dsparb = I915_READ(DSPARB);
904 int size;
905
906 size = dsparb & 0x7f;
907 size >>= 2; /* Convert to cachelines */
908
909 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
910 plane ? "B" : "A",
911 size);
912
913 return size;
914}
915
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300916/* Pineview has different values for various configs */
917static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300918 .fifo_size = PINEVIEW_DISPLAY_FIFO,
919 .max_wm = PINEVIEW_MAX_WM,
920 .default_wm = PINEVIEW_DFT_WM,
921 .guard_size = PINEVIEW_GUARD_WM,
922 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300923};
924static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300925 .fifo_size = PINEVIEW_DISPLAY_FIFO,
926 .max_wm = PINEVIEW_MAX_WM,
927 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
928 .guard_size = PINEVIEW_GUARD_WM,
929 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300930};
931static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300932 .fifo_size = PINEVIEW_CURSOR_FIFO,
933 .max_wm = PINEVIEW_CURSOR_MAX_WM,
934 .default_wm = PINEVIEW_CURSOR_DFT_WM,
935 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
936 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300937};
938static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300939 .fifo_size = PINEVIEW_CURSOR_FIFO,
940 .max_wm = PINEVIEW_CURSOR_MAX_WM,
941 .default_wm = PINEVIEW_CURSOR_DFT_WM,
942 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
943 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300944};
945static const struct intel_watermark_params g4x_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300946 .fifo_size = G4X_FIFO_SIZE,
947 .max_wm = G4X_MAX_WM,
948 .default_wm = G4X_MAX_WM,
949 .guard_size = 2,
950 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300951};
952static const struct intel_watermark_params g4x_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300953 .fifo_size = I965_CURSOR_FIFO,
954 .max_wm = I965_CURSOR_MAX_WM,
955 .default_wm = I965_CURSOR_DFT_WM,
956 .guard_size = 2,
957 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300958};
959static const struct intel_watermark_params valleyview_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300960 .fifo_size = VALLEYVIEW_FIFO_SIZE,
961 .max_wm = VALLEYVIEW_MAX_WM,
962 .default_wm = VALLEYVIEW_MAX_WM,
963 .guard_size = 2,
964 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300965};
966static const struct intel_watermark_params valleyview_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300967 .fifo_size = I965_CURSOR_FIFO,
968 .max_wm = VALLEYVIEW_CURSOR_MAX_WM,
969 .default_wm = I965_CURSOR_DFT_WM,
970 .guard_size = 2,
971 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300972};
973static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300974 .fifo_size = I965_CURSOR_FIFO,
975 .max_wm = I965_CURSOR_MAX_WM,
976 .default_wm = I965_CURSOR_DFT_WM,
977 .guard_size = 2,
978 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300979};
980static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300981 .fifo_size = I945_FIFO_SIZE,
982 .max_wm = I915_MAX_WM,
983 .default_wm = 1,
984 .guard_size = 2,
985 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300986};
987static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300988 .fifo_size = I915_FIFO_SIZE,
989 .max_wm = I915_MAX_WM,
990 .default_wm = 1,
991 .guard_size = 2,
992 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300993};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200994static const struct intel_watermark_params i830_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300995 .fifo_size = I855GM_FIFO_SIZE,
996 .max_wm = I915_MAX_WM,
997 .default_wm = 1,
998 .guard_size = 2,
999 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001000};
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001001static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +03001002 .fifo_size = I830_FIFO_SIZE,
1003 .max_wm = I915_MAX_WM,
1004 .default_wm = 1,
1005 .guard_size = 2,
1006 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001007};
1008
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001009/**
1010 * intel_calculate_wm - calculate watermark level
1011 * @clock_in_khz: pixel clock
1012 * @wm: chip FIFO params
1013 * @pixel_size: display pixel size
1014 * @latency_ns: memory latency for the platform
1015 *
1016 * Calculate the watermark level (the level at which the display plane will
1017 * start fetching from memory again). Each chip has a different display
1018 * FIFO size and allocation, so the caller needs to figure that out and pass
1019 * in the correct intel_watermark_params structure.
1020 *
1021 * As the pixel clock runs, the FIFO will be drained at a rate that depends
1022 * on the pixel size. When it reaches the watermark level, it'll start
1023 * fetching FIFO line sized based chunks from memory until the FIFO fills
1024 * past the watermark point. If the FIFO drains completely, a FIFO underrun
1025 * will occur, and a display engine hang could result.
1026 */
1027static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
1028 const struct intel_watermark_params *wm,
1029 int fifo_size,
1030 int pixel_size,
1031 unsigned long latency_ns)
1032{
1033 long entries_required, wm_size;
1034
1035 /*
1036 * Note: we need to make sure we don't overflow for various clock &
1037 * latency values.
1038 * clocks go from a few thousand to several hundred thousand.
1039 * latency is usually a few thousand
1040 */
1041 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
1042 1000;
1043 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
1044
1045 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
1046
1047 wm_size = fifo_size - (entries_required + wm->guard_size);
1048
1049 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
1050
1051 /* Don't promote wm_size to unsigned... */
1052 if (wm_size > (long)wm->max_wm)
1053 wm_size = wm->max_wm;
1054 if (wm_size <= 0)
1055 wm_size = wm->default_wm;
1056 return wm_size;
1057}
1058
1059static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
1060{
1061 struct drm_crtc *crtc, *enabled = NULL;
1062
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01001063 for_each_crtc(dev, crtc) {
Chris Wilson3490ea52013-01-07 10:11:40 +00001064 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001065 if (enabled)
1066 return NULL;
1067 enabled = crtc;
1068 }
1069 }
1070
1071 return enabled;
1072}
1073
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001074static void pineview_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001075{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001076 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001077 struct drm_i915_private *dev_priv = dev->dev_private;
1078 struct drm_crtc *crtc;
1079 const struct cxsr_latency *latency;
1080 u32 reg;
1081 unsigned long wm;
1082
1083 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
1084 dev_priv->fsb_freq, dev_priv->mem_freq);
1085 if (!latency) {
1086 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +03001087 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001088 return;
1089 }
1090
1091 crtc = single_enabled_crtc(dev);
1092 if (crtc) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001093 const struct drm_display_mode *adjusted_mode;
Matt Roperf4510a22014-04-01 15:22:40 -07001094 int pixel_size = crtc->primary->fb->bits_per_pixel / 8;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001095 int clock;
1096
1097 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
1098 clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001099
1100 /* Display SR */
1101 wm = intel_calculate_wm(clock, &pineview_display_wm,
1102 pineview_display_wm.fifo_size,
1103 pixel_size, latency->display_sr);
1104 reg = I915_READ(DSPFW1);
1105 reg &= ~DSPFW_SR_MASK;
1106 reg |= wm << DSPFW_SR_SHIFT;
1107 I915_WRITE(DSPFW1, reg);
1108 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
1109
1110 /* cursor SR */
1111 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
1112 pineview_display_wm.fifo_size,
1113 pixel_size, latency->cursor_sr);
1114 reg = I915_READ(DSPFW3);
1115 reg &= ~DSPFW_CURSOR_SR_MASK;
1116 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
1117 I915_WRITE(DSPFW3, reg);
1118
1119 /* Display HPLL off SR */
1120 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
1121 pineview_display_hplloff_wm.fifo_size,
1122 pixel_size, latency->display_hpll_disable);
1123 reg = I915_READ(DSPFW3);
1124 reg &= ~DSPFW_HPLL_SR_MASK;
1125 reg |= wm & DSPFW_HPLL_SR_MASK;
1126 I915_WRITE(DSPFW3, reg);
1127
1128 /* cursor HPLL off SR */
1129 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
1130 pineview_display_hplloff_wm.fifo_size,
1131 pixel_size, latency->cursor_hpll_disable);
1132 reg = I915_READ(DSPFW3);
1133 reg &= ~DSPFW_HPLL_CURSOR_MASK;
1134 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
1135 I915_WRITE(DSPFW3, reg);
1136 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
1137
Imre Deak5209b1f2014-07-01 12:36:17 +03001138 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001139 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +03001140 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001141 }
1142}
1143
1144static bool g4x_compute_wm0(struct drm_device *dev,
1145 int plane,
1146 const struct intel_watermark_params *display,
1147 int display_latency_ns,
1148 const struct intel_watermark_params *cursor,
1149 int cursor_latency_ns,
1150 int *plane_wm,
1151 int *cursor_wm)
1152{
1153 struct drm_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001154 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001155 int htotal, hdisplay, clock, pixel_size;
1156 int line_time_us, line_count;
1157 int entries, tlb_miss;
1158
1159 crtc = intel_get_crtc_for_plane(dev, plane);
Chris Wilson3490ea52013-01-07 10:11:40 +00001160 if (!intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001161 *cursor_wm = cursor->guard_size;
1162 *plane_wm = display->guard_size;
1163 return false;
1164 }
1165
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001166 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001167 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001168 htotal = adjusted_mode->crtc_htotal;
Ville Syrjälä37327ab2013-09-04 18:25:28 +03001169 hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
Matt Roperf4510a22014-04-01 15:22:40 -07001170 pixel_size = crtc->primary->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001171
1172 /* Use the small buffer method to calculate plane watermark */
1173 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
1174 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
1175 if (tlb_miss > 0)
1176 entries += tlb_miss;
1177 entries = DIV_ROUND_UP(entries, display->cacheline_size);
1178 *plane_wm = entries + display->guard_size;
1179 if (*plane_wm > (int)display->max_wm)
1180 *plane_wm = display->max_wm;
1181
1182 /* Use the large buffer method to calculate cursor watermark */
Ville Syrjälä922044c2014-02-14 14:18:57 +02001183 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001184 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
Chris Wilson7bb836d2014-03-26 12:38:14 +00001185 entries = line_count * to_intel_crtc(crtc)->cursor_width * pixel_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001186 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
1187 if (tlb_miss > 0)
1188 entries += tlb_miss;
1189 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
1190 *cursor_wm = entries + cursor->guard_size;
1191 if (*cursor_wm > (int)cursor->max_wm)
1192 *cursor_wm = (int)cursor->max_wm;
1193
1194 return true;
1195}
1196
1197/*
1198 * Check the wm result.
1199 *
1200 * If any calculated watermark values is larger than the maximum value that
1201 * can be programmed into the associated watermark register, that watermark
1202 * must be disabled.
1203 */
1204static bool g4x_check_srwm(struct drm_device *dev,
1205 int display_wm, int cursor_wm,
1206 const struct intel_watermark_params *display,
1207 const struct intel_watermark_params *cursor)
1208{
1209 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
1210 display_wm, cursor_wm);
1211
1212 if (display_wm > display->max_wm) {
1213 DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
1214 display_wm, display->max_wm);
1215 return false;
1216 }
1217
1218 if (cursor_wm > cursor->max_wm) {
1219 DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
1220 cursor_wm, cursor->max_wm);
1221 return false;
1222 }
1223
1224 if (!(display_wm || cursor_wm)) {
1225 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
1226 return false;
1227 }
1228
1229 return true;
1230}
1231
1232static bool g4x_compute_srwm(struct drm_device *dev,
1233 int plane,
1234 int latency_ns,
1235 const struct intel_watermark_params *display,
1236 const struct intel_watermark_params *cursor,
1237 int *display_wm, int *cursor_wm)
1238{
1239 struct drm_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001240 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001241 int hdisplay, htotal, pixel_size, clock;
1242 unsigned long line_time_us;
1243 int line_count, line_size;
1244 int small, large;
1245 int entries;
1246
1247 if (!latency_ns) {
1248 *display_wm = *cursor_wm = 0;
1249 return false;
1250 }
1251
1252 crtc = intel_get_crtc_for_plane(dev, plane);
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001253 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001254 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001255 htotal = adjusted_mode->crtc_htotal;
Ville Syrjälä37327ab2013-09-04 18:25:28 +03001256 hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
Matt Roperf4510a22014-04-01 15:22:40 -07001257 pixel_size = crtc->primary->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001258
Ville Syrjälä922044c2014-02-14 14:18:57 +02001259 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001260 line_count = (latency_ns / line_time_us + 1000) / 1000;
1261 line_size = hdisplay * pixel_size;
1262
1263 /* Use the minimum of the small and large buffer method for primary */
1264 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
1265 large = line_count * line_size;
1266
1267 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
1268 *display_wm = entries + display->guard_size;
1269
1270 /* calculate the self-refresh watermark for display cursor */
Chris Wilson7bb836d2014-03-26 12:38:14 +00001271 entries = line_count * pixel_size * to_intel_crtc(crtc)->cursor_width;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001272 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
1273 *cursor_wm = entries + cursor->guard_size;
1274
1275 return g4x_check_srwm(dev,
1276 *display_wm, *cursor_wm,
1277 display, cursor);
1278}
1279
Gajanan Bhat0948c262014-08-07 01:58:24 +05301280static bool vlv_compute_drain_latency(struct drm_crtc *crtc,
1281 int pixel_size,
1282 int *prec_mult,
1283 int *drain_latency)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001284{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001285 int entries;
Gajanan Bhat0948c262014-08-07 01:58:24 +05301286 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001287
Gajanan Bhat0948c262014-08-07 01:58:24 +05301288 if (WARN(clock == 0, "Pixel clock is zero!\n"))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001289 return false;
1290
Gajanan Bhat0948c262014-08-07 01:58:24 +05301291 if (WARN(pixel_size == 0, "Pixel size is zero!\n"))
1292 return false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001293
Gajanan Bhata398e9c2014-08-05 23:15:54 +05301294 entries = DIV_ROUND_UP(clock, 1000) * pixel_size;
Gajanan Bhat0948c262014-08-07 01:58:24 +05301295 *prec_mult = (entries > 128) ? DRAIN_LATENCY_PRECISION_64 :
1296 DRAIN_LATENCY_PRECISION_32;
1297 *drain_latency = (64 * (*prec_mult) * 4) / entries;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001298
Gajanan Bhata398e9c2014-08-05 23:15:54 +05301299 if (*drain_latency > DRAIN_LATENCY_MASK)
1300 *drain_latency = DRAIN_LATENCY_MASK;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001301
1302 return true;
1303}
1304
1305/*
1306 * Update drain latency registers of memory arbiter
1307 *
1308 * Valleyview SoC has a new memory arbiter and needs drain latency registers
1309 * to be programmed. Each plane has a drain latency multiplier and a drain
1310 * latency value.
1311 */
1312
Gajanan Bhat41aad812014-07-16 18:24:03 +05301313static void vlv_update_drain_latency(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001314{
Gajanan Bhat0948c262014-08-07 01:58:24 +05301315 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1316 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1317 int pixel_size;
1318 int drain_latency;
1319 enum pipe pipe = intel_crtc->pipe;
1320 int plane_prec, prec_mult, plane_dl;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001321
Gajanan Bhat0948c262014-08-07 01:58:24 +05301322 plane_dl = I915_READ(VLV_DDL(pipe)) & ~(DDL_PLANE_PRECISION_64 |
1323 DRAIN_LATENCY_MASK | DDL_CURSOR_PRECISION_64 |
1324 (DRAIN_LATENCY_MASK << DDL_CURSOR_SHIFT));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001325
Gajanan Bhat0948c262014-08-07 01:58:24 +05301326 if (!intel_crtc_active(crtc)) {
1327 I915_WRITE(VLV_DDL(pipe), plane_dl);
1328 return;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001329 }
1330
Gajanan Bhat0948c262014-08-07 01:58:24 +05301331 /* Primary plane Drain Latency */
1332 pixel_size = crtc->primary->fb->bits_per_pixel / 8; /* BPP */
1333 if (vlv_compute_drain_latency(crtc, pixel_size, &prec_mult, &drain_latency)) {
1334 plane_prec = (prec_mult == DRAIN_LATENCY_PRECISION_64) ?
1335 DDL_PLANE_PRECISION_64 :
1336 DDL_PLANE_PRECISION_32;
1337 plane_dl |= plane_prec | drain_latency;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001338 }
Gajanan Bhat0948c262014-08-07 01:58:24 +05301339
1340 /* Cursor Drain Latency
1341 * BPP is always 4 for cursor
1342 */
1343 pixel_size = 4;
1344
1345 /* Program cursor DL only if it is enabled */
1346 if (intel_crtc->cursor_base &&
1347 vlv_compute_drain_latency(crtc, pixel_size, &prec_mult, &drain_latency)) {
1348 plane_prec = (prec_mult == DRAIN_LATENCY_PRECISION_64) ?
1349 DDL_CURSOR_PRECISION_64 :
1350 DDL_CURSOR_PRECISION_32;
1351 plane_dl |= plane_prec | (drain_latency << DDL_CURSOR_SHIFT);
1352 }
1353
1354 I915_WRITE(VLV_DDL(pipe), plane_dl);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001355}
1356
1357#define single_plane_enabled(mask) is_power_of_2(mask)
1358
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001359static void valleyview_update_wm(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001360{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001361 struct drm_device *dev = crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001362 static const int sr_latency_ns = 12000;
1363 struct drm_i915_private *dev_priv = dev->dev_private;
1364 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1365 int plane_sr, cursor_sr;
Chris Wilsonaf6c4572012-12-11 12:01:43 +00001366 int ignore_plane_sr, ignore_cursor_sr;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001367 unsigned int enabled = 0;
Imre Deak98584252014-06-13 14:54:20 +03001368 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001369
Gajanan Bhat41aad812014-07-16 18:24:03 +05301370 vlv_update_drain_latency(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001371
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001372 if (g4x_compute_wm0(dev, PIPE_A,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001373 &valleyview_wm_info, latency_ns,
1374 &valleyview_cursor_wm_info, latency_ns,
1375 &planea_wm, &cursora_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001376 enabled |= 1 << PIPE_A;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001377
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001378 if (g4x_compute_wm0(dev, PIPE_B,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001379 &valleyview_wm_info, latency_ns,
1380 &valleyview_cursor_wm_info, latency_ns,
1381 &planeb_wm, &cursorb_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001382 enabled |= 1 << PIPE_B;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001383
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001384 if (single_plane_enabled(enabled) &&
1385 g4x_compute_srwm(dev, ffs(enabled) - 1,
1386 sr_latency_ns,
1387 &valleyview_wm_info,
1388 &valleyview_cursor_wm_info,
Chris Wilsonaf6c4572012-12-11 12:01:43 +00001389 &plane_sr, &ignore_cursor_sr) &&
1390 g4x_compute_srwm(dev, ffs(enabled) - 1,
1391 2*sr_latency_ns,
1392 &valleyview_wm_info,
1393 &valleyview_cursor_wm_info,
Chris Wilson52bd02d2012-12-07 10:43:24 +00001394 &ignore_plane_sr, &cursor_sr)) {
Imre Deak98584252014-06-13 14:54:20 +03001395 cxsr_enabled = true;
Chris Wilson52bd02d2012-12-07 10:43:24 +00001396 } else {
Imre Deak98584252014-06-13 14:54:20 +03001397 cxsr_enabled = false;
Imre Deak5209b1f2014-07-01 12:36:17 +03001398 intel_set_memory_cxsr(dev_priv, false);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001399 plane_sr = cursor_sr = 0;
1400 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001401
Ville Syrjäläa5043452014-06-28 02:04:18 +03001402 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1403 "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001404 planea_wm, cursora_wm,
1405 planeb_wm, cursorb_wm,
1406 plane_sr, cursor_sr);
1407
1408 I915_WRITE(DSPFW1,
1409 (plane_sr << DSPFW_SR_SHIFT) |
1410 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
1411 (planeb_wm << DSPFW_PLANEB_SHIFT) |
Ville Syrjälä0a560672014-06-11 16:51:18 +03001412 (planea_wm << DSPFW_PLANEA_SHIFT));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001413 I915_WRITE(DSPFW2,
Chris Wilson8c919b22012-12-04 16:33:19 +00001414 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001415 (cursora_wm << DSPFW_CURSORA_SHIFT));
1416 I915_WRITE(DSPFW3,
Chris Wilson8c919b22012-12-04 16:33:19 +00001417 (I915_READ(DSPFW3) & ~DSPFW_CURSOR_SR_MASK) |
1418 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Imre Deak98584252014-06-13 14:54:20 +03001419
1420 if (cxsr_enabled)
1421 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001422}
1423
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03001424static void cherryview_update_wm(struct drm_crtc *crtc)
1425{
1426 struct drm_device *dev = crtc->dev;
1427 static const int sr_latency_ns = 12000;
1428 struct drm_i915_private *dev_priv = dev->dev_private;
1429 int planea_wm, planeb_wm, planec_wm;
1430 int cursora_wm, cursorb_wm, cursorc_wm;
1431 int plane_sr, cursor_sr;
1432 int ignore_plane_sr, ignore_cursor_sr;
1433 unsigned int enabled = 0;
1434 bool cxsr_enabled;
1435
1436 vlv_update_drain_latency(crtc);
1437
1438 if (g4x_compute_wm0(dev, PIPE_A,
1439 &valleyview_wm_info, latency_ns,
1440 &valleyview_cursor_wm_info, latency_ns,
1441 &planea_wm, &cursora_wm))
1442 enabled |= 1 << PIPE_A;
1443
1444 if (g4x_compute_wm0(dev, PIPE_B,
1445 &valleyview_wm_info, latency_ns,
1446 &valleyview_cursor_wm_info, latency_ns,
1447 &planeb_wm, &cursorb_wm))
1448 enabled |= 1 << PIPE_B;
1449
1450 if (g4x_compute_wm0(dev, PIPE_C,
1451 &valleyview_wm_info, latency_ns,
1452 &valleyview_cursor_wm_info, latency_ns,
1453 &planec_wm, &cursorc_wm))
1454 enabled |= 1 << PIPE_C;
1455
1456 if (single_plane_enabled(enabled) &&
1457 g4x_compute_srwm(dev, ffs(enabled) - 1,
1458 sr_latency_ns,
1459 &valleyview_wm_info,
1460 &valleyview_cursor_wm_info,
1461 &plane_sr, &ignore_cursor_sr) &&
1462 g4x_compute_srwm(dev, ffs(enabled) - 1,
1463 2*sr_latency_ns,
1464 &valleyview_wm_info,
1465 &valleyview_cursor_wm_info,
1466 &ignore_plane_sr, &cursor_sr)) {
1467 cxsr_enabled = true;
1468 } else {
1469 cxsr_enabled = false;
1470 intel_set_memory_cxsr(dev_priv, false);
1471 plane_sr = cursor_sr = 0;
1472 }
1473
1474 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1475 "B: plane=%d, cursor=%d, C: plane=%d, cursor=%d, "
1476 "SR: plane=%d, cursor=%d\n",
1477 planea_wm, cursora_wm,
1478 planeb_wm, cursorb_wm,
1479 planec_wm, cursorc_wm,
1480 plane_sr, cursor_sr);
1481
1482 I915_WRITE(DSPFW1,
1483 (plane_sr << DSPFW_SR_SHIFT) |
1484 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
1485 (planeb_wm << DSPFW_PLANEB_SHIFT) |
1486 (planea_wm << DSPFW_PLANEA_SHIFT));
1487 I915_WRITE(DSPFW2,
1488 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
1489 (cursora_wm << DSPFW_CURSORA_SHIFT));
1490 I915_WRITE(DSPFW3,
1491 (I915_READ(DSPFW3) & ~DSPFW_CURSOR_SR_MASK) |
1492 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
1493 I915_WRITE(DSPFW9_CHV,
1494 (I915_READ(DSPFW9_CHV) & ~(DSPFW_PLANEC_MASK |
1495 DSPFW_CURSORC_MASK)) |
1496 (planec_wm << DSPFW_PLANEC_SHIFT) |
1497 (cursorc_wm << DSPFW_CURSORC_SHIFT));
1498
1499 if (cxsr_enabled)
1500 intel_set_memory_cxsr(dev_priv, true);
1501}
1502
Gajanan Bhat01e184c2014-08-07 17:03:30 +05301503static void valleyview_update_sprite_wm(struct drm_plane *plane,
1504 struct drm_crtc *crtc,
1505 uint32_t sprite_width,
1506 uint32_t sprite_height,
1507 int pixel_size,
1508 bool enabled, bool scaled)
1509{
1510 struct drm_device *dev = crtc->dev;
1511 struct drm_i915_private *dev_priv = dev->dev_private;
1512 int pipe = to_intel_plane(plane)->pipe;
1513 int sprite = to_intel_plane(plane)->plane;
1514 int drain_latency;
1515 int plane_prec;
1516 int sprite_dl;
1517 int prec_mult;
1518
1519 sprite_dl = I915_READ(VLV_DDL(pipe)) & ~(DDL_SPRITE_PRECISION_64(sprite) |
1520 (DRAIN_LATENCY_MASK << DDL_SPRITE_SHIFT(sprite)));
1521
1522 if (enabled && vlv_compute_drain_latency(crtc, pixel_size, &prec_mult,
1523 &drain_latency)) {
1524 plane_prec = (prec_mult == DRAIN_LATENCY_PRECISION_64) ?
1525 DDL_SPRITE_PRECISION_64(sprite) :
1526 DDL_SPRITE_PRECISION_32(sprite);
1527 sprite_dl |= plane_prec |
1528 (drain_latency << DDL_SPRITE_SHIFT(sprite));
1529 }
1530
1531 I915_WRITE(VLV_DDL(pipe), sprite_dl);
1532}
1533
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001534static void g4x_update_wm(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001535{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001536 struct drm_device *dev = crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001537 static const int sr_latency_ns = 12000;
1538 struct drm_i915_private *dev_priv = dev->dev_private;
1539 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1540 int plane_sr, cursor_sr;
1541 unsigned int enabled = 0;
Imre Deak98584252014-06-13 14:54:20 +03001542 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001543
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001544 if (g4x_compute_wm0(dev, PIPE_A,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001545 &g4x_wm_info, latency_ns,
1546 &g4x_cursor_wm_info, latency_ns,
1547 &planea_wm, &cursora_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001548 enabled |= 1 << PIPE_A;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001549
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001550 if (g4x_compute_wm0(dev, PIPE_B,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001551 &g4x_wm_info, latency_ns,
1552 &g4x_cursor_wm_info, latency_ns,
1553 &planeb_wm, &cursorb_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001554 enabled |= 1 << PIPE_B;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001555
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001556 if (single_plane_enabled(enabled) &&
1557 g4x_compute_srwm(dev, ffs(enabled) - 1,
1558 sr_latency_ns,
1559 &g4x_wm_info,
1560 &g4x_cursor_wm_info,
Chris Wilson52bd02d2012-12-07 10:43:24 +00001561 &plane_sr, &cursor_sr)) {
Imre Deak98584252014-06-13 14:54:20 +03001562 cxsr_enabled = true;
Chris Wilson52bd02d2012-12-07 10:43:24 +00001563 } else {
Imre Deak98584252014-06-13 14:54:20 +03001564 cxsr_enabled = false;
Imre Deak5209b1f2014-07-01 12:36:17 +03001565 intel_set_memory_cxsr(dev_priv, false);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001566 plane_sr = cursor_sr = 0;
1567 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001568
Ville Syrjäläa5043452014-06-28 02:04:18 +03001569 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1570 "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001571 planea_wm, cursora_wm,
1572 planeb_wm, cursorb_wm,
1573 plane_sr, cursor_sr);
1574
1575 I915_WRITE(DSPFW1,
1576 (plane_sr << DSPFW_SR_SHIFT) |
1577 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
1578 (planeb_wm << DSPFW_PLANEB_SHIFT) |
Ville Syrjälä0a560672014-06-11 16:51:18 +03001579 (planea_wm << DSPFW_PLANEA_SHIFT));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001580 I915_WRITE(DSPFW2,
Chris Wilson8c919b22012-12-04 16:33:19 +00001581 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001582 (cursora_wm << DSPFW_CURSORA_SHIFT));
1583 /* HPLL off in SR has some issues on G4x... disable it */
1584 I915_WRITE(DSPFW3,
Chris Wilson8c919b22012-12-04 16:33:19 +00001585 (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001586 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Imre Deak98584252014-06-13 14:54:20 +03001587
1588 if (cxsr_enabled)
1589 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001590}
1591
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001592static void i965_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001593{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001594 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001595 struct drm_i915_private *dev_priv = dev->dev_private;
1596 struct drm_crtc *crtc;
1597 int srwm = 1;
1598 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03001599 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001600
1601 /* Calc sr entries for one plane configs */
1602 crtc = single_enabled_crtc(dev);
1603 if (crtc) {
1604 /* self-refresh has much higher latency */
1605 static const int sr_latency_ns = 12000;
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001606 const struct drm_display_mode *adjusted_mode =
1607 &to_intel_crtc(crtc)->config.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001608 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001609 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjälä37327ab2013-09-04 18:25:28 +03001610 int hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
Matt Roperf4510a22014-04-01 15:22:40 -07001611 int pixel_size = crtc->primary->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001612 unsigned long line_time_us;
1613 int entries;
1614
Ville Syrjälä922044c2014-02-14 14:18:57 +02001615 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001616
1617 /* Use ns/us then divide to preserve precision */
1618 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
1619 pixel_size * hdisplay;
1620 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
1621 srwm = I965_FIFO_SIZE - entries;
1622 if (srwm < 0)
1623 srwm = 1;
1624 srwm &= 0x1ff;
1625 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
1626 entries, srwm);
1627
1628 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson7bb836d2014-03-26 12:38:14 +00001629 pixel_size * to_intel_crtc(crtc)->cursor_width;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001630 entries = DIV_ROUND_UP(entries,
1631 i965_cursor_wm_info.cacheline_size);
1632 cursor_sr = i965_cursor_wm_info.fifo_size -
1633 (entries + i965_cursor_wm_info.guard_size);
1634
1635 if (cursor_sr > i965_cursor_wm_info.max_wm)
1636 cursor_sr = i965_cursor_wm_info.max_wm;
1637
1638 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
1639 "cursor %d\n", srwm, cursor_sr);
1640
Imre Deak98584252014-06-13 14:54:20 +03001641 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001642 } else {
Imre Deak98584252014-06-13 14:54:20 +03001643 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001644 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03001645 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001646 }
1647
1648 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
1649 srwm);
1650
1651 /* 965 has limitations... */
1652 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) |
Ville Syrjälä0a560672014-06-11 16:51:18 +03001653 (8 << DSPFW_CURSORB_SHIFT) |
1654 (8 << DSPFW_PLANEB_SHIFT) |
1655 (8 << DSPFW_PLANEA_SHIFT));
1656 I915_WRITE(DSPFW2, (8 << DSPFW_CURSORA_SHIFT) |
1657 (8 << DSPFW_PLANEC_SHIFT_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001658 /* update cursor SR watermark */
1659 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Imre Deak98584252014-06-13 14:54:20 +03001660
1661 if (cxsr_enabled)
1662 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001663}
1664
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001665static void i9xx_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001666{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001667 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001668 struct drm_i915_private *dev_priv = dev->dev_private;
1669 const struct intel_watermark_params *wm_info;
1670 uint32_t fwater_lo;
1671 uint32_t fwater_hi;
1672 int cwm, srwm = 1;
1673 int fifo_size;
1674 int planea_wm, planeb_wm;
1675 struct drm_crtc *crtc, *enabled = NULL;
1676
1677 if (IS_I945GM(dev))
1678 wm_info = &i945_wm_info;
1679 else if (!IS_GEN2(dev))
1680 wm_info = &i915_wm_info;
1681 else
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001682 wm_info = &i830_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001683
1684 fifo_size = dev_priv->display.get_fifo_size(dev, 0);
1685 crtc = intel_get_crtc_for_plane(dev, 0);
Chris Wilson3490ea52013-01-07 10:11:40 +00001686 if (intel_crtc_active(crtc)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001687 const struct drm_display_mode *adjusted_mode;
Matt Roperf4510a22014-04-01 15:22:40 -07001688 int cpp = crtc->primary->fb->bits_per_pixel / 8;
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001689 if (IS_GEN2(dev))
1690 cpp = 4;
1691
Damien Lespiau241bfc32013-09-25 16:45:37 +01001692 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
1693 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001694 wm_info, fifo_size, cpp,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001695 latency_ns);
1696 enabled = crtc;
1697 } else
1698 planea_wm = fifo_size - wm_info->guard_size;
1699
1700 fifo_size = dev_priv->display.get_fifo_size(dev, 1);
1701 crtc = intel_get_crtc_for_plane(dev, 1);
Chris Wilson3490ea52013-01-07 10:11:40 +00001702 if (intel_crtc_active(crtc)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001703 const struct drm_display_mode *adjusted_mode;
Matt Roperf4510a22014-04-01 15:22:40 -07001704 int cpp = crtc->primary->fb->bits_per_pixel / 8;
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001705 if (IS_GEN2(dev))
1706 cpp = 4;
1707
Damien Lespiau241bfc32013-09-25 16:45:37 +01001708 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
1709 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001710 wm_info, fifo_size, cpp,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001711 latency_ns);
1712 if (enabled == NULL)
1713 enabled = crtc;
1714 else
1715 enabled = NULL;
1716 } else
1717 planeb_wm = fifo_size - wm_info->guard_size;
1718
1719 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
1720
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001721 if (IS_I915GM(dev) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07001722 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001723
Matt Roper2ff8fde2014-07-08 07:50:07 -07001724 obj = intel_fb_obj(enabled->primary->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001725
1726 /* self-refresh seems busted with untiled */
Matt Roper2ff8fde2014-07-08 07:50:07 -07001727 if (obj->tiling_mode == I915_TILING_NONE)
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001728 enabled = NULL;
1729 }
1730
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001731 /*
1732 * Overlay gets an aggressive default since video jitter is bad.
1733 */
1734 cwm = 2;
1735
1736 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03001737 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001738
1739 /* Calc sr entries for one plane configs */
1740 if (HAS_FW_BLC(dev) && enabled) {
1741 /* self-refresh has much higher latency */
1742 static const int sr_latency_ns = 6000;
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001743 const struct drm_display_mode *adjusted_mode =
1744 &to_intel_crtc(enabled)->config.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001745 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001746 int htotal = adjusted_mode->crtc_htotal;
Daniel Vetterf727b492013-11-20 15:02:10 +01001747 int hdisplay = to_intel_crtc(enabled)->config.pipe_src_w;
Matt Roperf4510a22014-04-01 15:22:40 -07001748 int pixel_size = enabled->primary->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001749 unsigned long line_time_us;
1750 int entries;
1751
Ville Syrjälä922044c2014-02-14 14:18:57 +02001752 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001753
1754 /* Use ns/us then divide to preserve precision */
1755 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
1756 pixel_size * hdisplay;
1757 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
1758 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
1759 srwm = wm_info->fifo_size - entries;
1760 if (srwm < 0)
1761 srwm = 1;
1762
1763 if (IS_I945G(dev) || IS_I945GM(dev))
1764 I915_WRITE(FW_BLC_SELF,
1765 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
1766 else if (IS_I915GM(dev))
1767 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
1768 }
1769
1770 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
1771 planea_wm, planeb_wm, cwm, srwm);
1772
1773 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
1774 fwater_hi = (cwm & 0x1f);
1775
1776 /* Set request length to 8 cachelines per fetch */
1777 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
1778 fwater_hi = fwater_hi | (1 << 8);
1779
1780 I915_WRITE(FW_BLC, fwater_lo);
1781 I915_WRITE(FW_BLC2, fwater_hi);
1782
Imre Deak5209b1f2014-07-01 12:36:17 +03001783 if (enabled)
1784 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001785}
1786
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001787static void i845_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001788{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001789 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001790 struct drm_i915_private *dev_priv = dev->dev_private;
1791 struct drm_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001792 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001793 uint32_t fwater_lo;
1794 int planea_wm;
1795
1796 crtc = single_enabled_crtc(dev);
1797 if (crtc == NULL)
1798 return;
1799
Damien Lespiau241bfc32013-09-25 16:45:37 +01001800 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
1801 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001802 &i845_wm_info,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001803 dev_priv->display.get_fifo_size(dev, 0),
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001804 4, latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001805 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
1806 fwater_lo |= (3<<8) | planea_wm;
1807
1808 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
1809
1810 I915_WRITE(FW_BLC, fwater_lo);
1811}
1812
Ville Syrjälä36587292013-07-05 11:57:16 +03001813static uint32_t ilk_pipe_pixel_rate(struct drm_device *dev,
1814 struct drm_crtc *crtc)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001815{
1816 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01001817 uint32_t pixel_rate;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001818
Damien Lespiau241bfc32013-09-25 16:45:37 +01001819 pixel_rate = intel_crtc->config.adjusted_mode.crtc_clock;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001820
1821 /* We only use IF-ID interlacing. If we ever use PF-ID we'll need to
1822 * adjust the pixel_rate here. */
1823
Chris Wilsonfd4daa92013-08-27 17:04:17 +01001824 if (intel_crtc->config.pch_pfit.enabled) {
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001825 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
Chris Wilsonfd4daa92013-08-27 17:04:17 +01001826 uint32_t pfit_size = intel_crtc->config.pch_pfit.size;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001827
Ville Syrjälä37327ab2013-09-04 18:25:28 +03001828 pipe_w = intel_crtc->config.pipe_src_w;
1829 pipe_h = intel_crtc->config.pipe_src_h;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001830 pfit_w = (pfit_size >> 16) & 0xFFFF;
1831 pfit_h = pfit_size & 0xFFFF;
1832 if (pipe_w < pfit_w)
1833 pipe_w = pfit_w;
1834 if (pipe_h < pfit_h)
1835 pipe_h = pfit_h;
1836
1837 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
1838 pfit_w * pfit_h);
1839 }
1840
1841 return pixel_rate;
1842}
1843
Ville Syrjälä37126462013-08-01 16:18:55 +03001844/* latency must be in 0.1us units. */
Ville Syrjälä23297042013-07-05 11:57:17 +03001845static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t bytes_per_pixel,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001846 uint32_t latency)
1847{
1848 uint64_t ret;
1849
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001850 if (WARN(latency == 0, "Latency value missing\n"))
1851 return UINT_MAX;
1852
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001853 ret = (uint64_t) pixel_rate * bytes_per_pixel * latency;
1854 ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2;
1855
1856 return ret;
1857}
1858
Ville Syrjälä37126462013-08-01 16:18:55 +03001859/* latency must be in 0.1us units. */
Ville Syrjälä23297042013-07-05 11:57:17 +03001860static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001861 uint32_t horiz_pixels, uint8_t bytes_per_pixel,
1862 uint32_t latency)
1863{
1864 uint32_t ret;
1865
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001866 if (WARN(latency == 0, "Latency value missing\n"))
1867 return UINT_MAX;
1868
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001869 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
1870 ret = (ret + 1) * horiz_pixels * bytes_per_pixel;
1871 ret = DIV_ROUND_UP(ret, 64) + 2;
1872 return ret;
1873}
1874
Ville Syrjälä23297042013-07-05 11:57:17 +03001875static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001876 uint8_t bytes_per_pixel)
1877{
1878 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * bytes_per_pixel) + 2;
1879}
1880
Imre Deak820c1982013-12-17 14:46:36 +02001881struct ilk_pipe_wm_parameters {
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001882 bool active;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001883 uint32_t pipe_htotal;
1884 uint32_t pixel_rate;
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001885 struct intel_plane_wm_parameters pri;
1886 struct intel_plane_wm_parameters spr;
1887 struct intel_plane_wm_parameters cur;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001888};
1889
Imre Deak820c1982013-12-17 14:46:36 +02001890struct ilk_wm_maximums {
Paulo Zanonicca32e92013-05-31 11:45:06 -03001891 uint16_t pri;
1892 uint16_t spr;
1893 uint16_t cur;
1894 uint16_t fbc;
1895};
1896
Ville Syrjälä240264f2013-08-07 13:29:12 +03001897/* used in computing the new watermarks state */
1898struct intel_wm_config {
1899 unsigned int num_pipes_active;
1900 bool sprites_enabled;
1901 bool sprites_scaled;
Ville Syrjälä240264f2013-08-07 13:29:12 +03001902};
1903
Ville Syrjälä37126462013-08-01 16:18:55 +03001904/*
1905 * For both WM_PIPE and WM_LP.
1906 * mem_value must be in 0.1us units.
1907 */
Imre Deak820c1982013-12-17 14:46:36 +02001908static uint32_t ilk_compute_pri_wm(const struct ilk_pipe_wm_parameters *params,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001909 uint32_t mem_value,
1910 bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001911{
Paulo Zanonicca32e92013-05-31 11:45:06 -03001912 uint32_t method1, method2;
1913
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001914 if (!params->active || !params->pri.enabled)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001915 return 0;
1916
Ville Syrjälä23297042013-07-05 11:57:17 +03001917 method1 = ilk_wm_method1(params->pixel_rate,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001918 params->pri.bytes_per_pixel,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001919 mem_value);
1920
1921 if (!is_lp)
1922 return method1;
1923
Ville Syrjälä23297042013-07-05 11:57:17 +03001924 method2 = ilk_wm_method2(params->pixel_rate,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001925 params->pipe_htotal,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001926 params->pri.horiz_pixels,
1927 params->pri.bytes_per_pixel,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001928 mem_value);
1929
1930 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001931}
1932
Ville Syrjälä37126462013-08-01 16:18:55 +03001933/*
1934 * For both WM_PIPE and WM_LP.
1935 * mem_value must be in 0.1us units.
1936 */
Imre Deak820c1982013-12-17 14:46:36 +02001937static uint32_t ilk_compute_spr_wm(const struct ilk_pipe_wm_parameters *params,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001938 uint32_t mem_value)
1939{
1940 uint32_t method1, method2;
1941
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001942 if (!params->active || !params->spr.enabled)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001943 return 0;
1944
Ville Syrjälä23297042013-07-05 11:57:17 +03001945 method1 = ilk_wm_method1(params->pixel_rate,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001946 params->spr.bytes_per_pixel,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001947 mem_value);
Ville Syrjälä23297042013-07-05 11:57:17 +03001948 method2 = ilk_wm_method2(params->pixel_rate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001949 params->pipe_htotal,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001950 params->spr.horiz_pixels,
1951 params->spr.bytes_per_pixel,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001952 mem_value);
1953 return min(method1, method2);
1954}
1955
Ville Syrjälä37126462013-08-01 16:18:55 +03001956/*
1957 * For both WM_PIPE and WM_LP.
1958 * mem_value must be in 0.1us units.
1959 */
Imre Deak820c1982013-12-17 14:46:36 +02001960static uint32_t ilk_compute_cur_wm(const struct ilk_pipe_wm_parameters *params,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001961 uint32_t mem_value)
1962{
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001963 if (!params->active || !params->cur.enabled)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001964 return 0;
1965
Ville Syrjälä23297042013-07-05 11:57:17 +03001966 return ilk_wm_method2(params->pixel_rate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001967 params->pipe_htotal,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001968 params->cur.horiz_pixels,
1969 params->cur.bytes_per_pixel,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001970 mem_value);
1971}
1972
Paulo Zanonicca32e92013-05-31 11:45:06 -03001973/* Only for WM_LP. */
Imre Deak820c1982013-12-17 14:46:36 +02001974static uint32_t ilk_compute_fbc_wm(const struct ilk_pipe_wm_parameters *params,
Ville Syrjälä1fda9882013-07-05 11:57:19 +03001975 uint32_t pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001976{
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001977 if (!params->active || !params->pri.enabled)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001978 return 0;
1979
Ville Syrjälä23297042013-07-05 11:57:17 +03001980 return ilk_wm_fbc(pri_val,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001981 params->pri.horiz_pixels,
1982 params->pri.bytes_per_pixel);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001983}
1984
Ville Syrjälä158ae642013-08-07 13:28:19 +03001985static unsigned int ilk_display_fifo_size(const struct drm_device *dev)
1986{
Ville Syrjälä416f4722013-11-02 21:07:46 -07001987 if (INTEL_INFO(dev)->gen >= 8)
1988 return 3072;
1989 else if (INTEL_INFO(dev)->gen >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001990 return 768;
1991 else
1992 return 512;
1993}
1994
Ville Syrjälä4e975082014-03-07 18:32:11 +02001995static unsigned int ilk_plane_wm_reg_max(const struct drm_device *dev,
1996 int level, bool is_sprite)
1997{
1998 if (INTEL_INFO(dev)->gen >= 8)
1999 /* BDW primary/sprite plane watermarks */
2000 return level == 0 ? 255 : 2047;
2001 else if (INTEL_INFO(dev)->gen >= 7)
2002 /* IVB/HSW primary/sprite plane watermarks */
2003 return level == 0 ? 127 : 1023;
2004 else if (!is_sprite)
2005 /* ILK/SNB primary plane watermarks */
2006 return level == 0 ? 127 : 511;
2007 else
2008 /* ILK/SNB sprite plane watermarks */
2009 return level == 0 ? 63 : 255;
2010}
2011
2012static unsigned int ilk_cursor_wm_reg_max(const struct drm_device *dev,
2013 int level)
2014{
2015 if (INTEL_INFO(dev)->gen >= 7)
2016 return level == 0 ? 63 : 255;
2017 else
2018 return level == 0 ? 31 : 63;
2019}
2020
2021static unsigned int ilk_fbc_wm_reg_max(const struct drm_device *dev)
2022{
2023 if (INTEL_INFO(dev)->gen >= 8)
2024 return 31;
2025 else
2026 return 15;
2027}
2028
Ville Syrjälä158ae642013-08-07 13:28:19 +03002029/* Calculate the maximum primary/sprite plane watermark */
2030static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
2031 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002032 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03002033 enum intel_ddb_partitioning ddb_partitioning,
2034 bool is_sprite)
2035{
2036 unsigned int fifo_size = ilk_display_fifo_size(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002037
2038 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002039 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002040 return 0;
2041
2042 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002043 if (level == 0 || config->num_pipes_active > 1) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03002044 fifo_size /= INTEL_INFO(dev)->num_pipes;
2045
2046 /*
2047 * For some reason the non self refresh
2048 * FIFO size is only half of the self
2049 * refresh FIFO size on ILK/SNB.
2050 */
2051 if (INTEL_INFO(dev)->gen <= 6)
2052 fifo_size /= 2;
2053 }
2054
Ville Syrjälä240264f2013-08-07 13:29:12 +03002055 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03002056 /* level 0 is always calculated with 1:1 split */
2057 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
2058 if (is_sprite)
2059 fifo_size *= 5;
2060 fifo_size /= 6;
2061 } else {
2062 fifo_size /= 2;
2063 }
2064 }
2065
2066 /* clamp to max that the registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02002067 return min(fifo_size, ilk_plane_wm_reg_max(dev, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03002068}
2069
2070/* Calculate the maximum cursor plane watermark */
2071static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002072 int level,
2073 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002074{
2075 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002076 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002077 return 64;
2078
2079 /* otherwise just report max that registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02002080 return ilk_cursor_wm_reg_max(dev, level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002081}
2082
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002083static void ilk_compute_wm_maximums(const struct drm_device *dev,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03002084 int level,
2085 const struct intel_wm_config *config,
2086 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002087 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002088{
Ville Syrjälä240264f2013-08-07 13:29:12 +03002089 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
2090 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
2091 max->cur = ilk_cursor_wm_max(dev, level, config);
Ville Syrjälä4e975082014-03-07 18:32:11 +02002092 max->fbc = ilk_fbc_wm_reg_max(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002093}
2094
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002095static void ilk_compute_wm_reg_maximums(struct drm_device *dev,
2096 int level,
2097 struct ilk_wm_maximums *max)
2098{
2099 max->pri = ilk_plane_wm_reg_max(dev, level, false);
2100 max->spr = ilk_plane_wm_reg_max(dev, level, true);
2101 max->cur = ilk_cursor_wm_reg_max(dev, level);
2102 max->fbc = ilk_fbc_wm_reg_max(dev);
2103}
2104
Ville Syrjäläd9395652013-10-09 19:18:10 +03002105static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02002106 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03002107 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002108{
2109 bool ret;
2110
2111 /* already determined to be invalid? */
2112 if (!result->enable)
2113 return false;
2114
2115 result->enable = result->pri_val <= max->pri &&
2116 result->spr_val <= max->spr &&
2117 result->cur_val <= max->cur;
2118
2119 ret = result->enable;
2120
2121 /*
2122 * HACK until we can pre-compute everything,
2123 * and thus fail gracefully if LP0 watermarks
2124 * are exceeded...
2125 */
2126 if (level == 0 && !result->enable) {
2127 if (result->pri_val > max->pri)
2128 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2129 level, result->pri_val, max->pri);
2130 if (result->spr_val > max->spr)
2131 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2132 level, result->spr_val, max->spr);
2133 if (result->cur_val > max->cur)
2134 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2135 level, result->cur_val, max->cur);
2136
2137 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
2138 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
2139 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
2140 result->enable = true;
2141 }
2142
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002143 return ret;
2144}
2145
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002146static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002147 int level,
Imre Deak820c1982013-12-17 14:46:36 +02002148 const struct ilk_pipe_wm_parameters *p,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002149 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002150{
2151 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
2152 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
2153 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
2154
2155 /* WM1+ latency values stored in 0.5us units */
2156 if (level > 0) {
2157 pri_latency *= 5;
2158 spr_latency *= 5;
2159 cur_latency *= 5;
2160 }
2161
2162 result->pri_val = ilk_compute_pri_wm(p, pri_latency, level);
2163 result->spr_val = ilk_compute_spr_wm(p, spr_latency);
2164 result->cur_val = ilk_compute_cur_wm(p, cur_latency);
2165 result->fbc_val = ilk_compute_fbc_wm(p, result->pri_val);
2166 result->enable = true;
2167}
2168
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002169static uint32_t
2170hsw_compute_linetime_wm(struct drm_device *dev, struct drm_crtc *crtc)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002171{
2172 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002173 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002174 struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002175 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002176
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002177 if (!intel_crtc_active(crtc))
2178 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002179
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002180 /* The WM are computed with base on how long it takes to fill a single
2181 * row at the given clock rate, multiplied by 8.
2182 * */
Jesse Barnesfec8cba2013-11-27 11:10:26 -08002183 linetime = DIV_ROUND_CLOSEST(mode->crtc_htotal * 1000 * 8,
2184 mode->crtc_clock);
2185 ips_linetime = DIV_ROUND_CLOSEST(mode->crtc_htotal * 1000 * 8,
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002186 intel_ddi_get_cdclk_freq(dev_priv));
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002187
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002188 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2189 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002190}
2191
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002192static void intel_read_wm_latency(struct drm_device *dev, uint16_t wm[5])
2193{
2194 struct drm_i915_private *dev_priv = dev->dev_private;
2195
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002196 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002197 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2198
2199 wm[0] = (sskpd >> 56) & 0xFF;
2200 if (wm[0] == 0)
2201 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002202 wm[1] = (sskpd >> 4) & 0xFF;
2203 wm[2] = (sskpd >> 12) & 0xFF;
2204 wm[3] = (sskpd >> 20) & 0x1FF;
2205 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002206 } else if (INTEL_INFO(dev)->gen >= 6) {
2207 uint32_t sskpd = I915_READ(MCH_SSKPD);
2208
2209 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2210 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2211 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2212 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002213 } else if (INTEL_INFO(dev)->gen >= 5) {
2214 uint32_t mltr = I915_READ(MLTR_ILK);
2215
2216 /* ILK primary LP0 latency is 700 ns */
2217 wm[0] = 7;
2218 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2219 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002220 }
2221}
2222
Ville Syrjälä53615a52013-08-01 16:18:50 +03002223static void intel_fixup_spr_wm_latency(struct drm_device *dev, uint16_t wm[5])
2224{
2225 /* ILK sprite LP0 latency is 1300 ns */
2226 if (INTEL_INFO(dev)->gen == 5)
2227 wm[0] = 13;
2228}
2229
2230static void intel_fixup_cur_wm_latency(struct drm_device *dev, uint16_t wm[5])
2231{
2232 /* ILK cursor LP0 latency is 1300 ns */
2233 if (INTEL_INFO(dev)->gen == 5)
2234 wm[0] = 13;
2235
2236 /* WaDoubleCursorLP3Latency:ivb */
2237 if (IS_IVYBRIDGE(dev))
2238 wm[3] *= 2;
2239}
2240
Damien Lespiau546c81f2014-05-13 15:30:26 +01002241int ilk_wm_max_level(const struct drm_device *dev)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002242{
2243 /* how many WM levels are we expecting */
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002244 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002245 return 4;
2246 else if (INTEL_INFO(dev)->gen >= 6)
2247 return 3;
2248 else
2249 return 2;
2250}
2251
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002252static void intel_print_wm_latency(struct drm_device *dev,
2253 const char *name,
2254 const uint16_t wm[5])
2255{
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002256 int level, max_level = ilk_wm_max_level(dev);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002257
2258 for (level = 0; level <= max_level; level++) {
2259 unsigned int latency = wm[level];
2260
2261 if (latency == 0) {
2262 DRM_ERROR("%s WM%d latency not provided\n",
2263 name, level);
2264 continue;
2265 }
2266
2267 /* WM1+ latency values in 0.5us units */
2268 if (level > 0)
2269 latency *= 5;
2270
2271 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2272 name, level, wm[level],
2273 latency / 10, latency % 10);
2274 }
2275}
2276
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002277static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
2278 uint16_t wm[5], uint16_t min)
2279{
2280 int level, max_level = ilk_wm_max_level(dev_priv->dev);
2281
2282 if (wm[0] >= min)
2283 return false;
2284
2285 wm[0] = max(wm[0], min);
2286 for (level = 1; level <= max_level; level++)
2287 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
2288
2289 return true;
2290}
2291
2292static void snb_wm_latency_quirk(struct drm_device *dev)
2293{
2294 struct drm_i915_private *dev_priv = dev->dev_private;
2295 bool changed;
2296
2297 /*
2298 * The BIOS provided WM memory latency values are often
2299 * inadequate for high resolution displays. Adjust them.
2300 */
2301 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
2302 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
2303 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
2304
2305 if (!changed)
2306 return;
2307
2308 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
2309 intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
2310 intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
2311 intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
2312}
2313
Damien Lespiaufa50ad62014-03-17 18:01:16 +00002314static void ilk_setup_wm_latency(struct drm_device *dev)
Ville Syrjälä53615a52013-08-01 16:18:50 +03002315{
2316 struct drm_i915_private *dev_priv = dev->dev_private;
2317
2318 intel_read_wm_latency(dev, dev_priv->wm.pri_latency);
2319
2320 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
2321 sizeof(dev_priv->wm.pri_latency));
2322 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
2323 sizeof(dev_priv->wm.pri_latency));
2324
2325 intel_fixup_spr_wm_latency(dev, dev_priv->wm.spr_latency);
2326 intel_fixup_cur_wm_latency(dev, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002327
2328 intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
2329 intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
2330 intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002331
2332 if (IS_GEN6(dev))
2333 snb_wm_latency_quirk(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002334}
2335
Imre Deak820c1982013-12-17 14:46:36 +02002336static void ilk_compute_wm_parameters(struct drm_crtc *crtc,
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002337 struct ilk_pipe_wm_parameters *p)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002338{
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002339 struct drm_device *dev = crtc->dev;
2340 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2341 enum pipe pipe = intel_crtc->pipe;
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002342 struct drm_plane *plane;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002343
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002344 if (!intel_crtc_active(crtc))
2345 return;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002346
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002347 p->active = true;
2348 p->pipe_htotal = intel_crtc->config.adjusted_mode.crtc_htotal;
2349 p->pixel_rate = ilk_pipe_pixel_rate(dev, crtc);
2350 p->pri.bytes_per_pixel = crtc->primary->fb->bits_per_pixel / 8;
2351 p->cur.bytes_per_pixel = 4;
2352 p->pri.horiz_pixels = intel_crtc->config.pipe_src_w;
2353 p->cur.horiz_pixels = intel_crtc->cursor_width;
2354 /* TODO: for now, assume primary and cursor planes are always enabled. */
2355 p->pri.enabled = true;
2356 p->cur.enabled = true;
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002357
Matt Roperaf2b6532014-04-01 15:22:32 -07002358 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002359 struct intel_plane *intel_plane = to_intel_plane(plane);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002360
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002361 if (intel_plane->pipe == pipe) {
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002362 p->spr = intel_plane->wm;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002363 break;
2364 }
2365 }
2366}
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002367
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002368static void ilk_compute_wm_config(struct drm_device *dev,
2369 struct intel_wm_config *config)
2370{
2371 struct intel_crtc *intel_crtc;
2372
2373 /* Compute the currently _active_ config */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002374 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002375 const struct intel_pipe_wm *wm = &intel_crtc->wm.active;
2376
2377 if (!wm->pipe_enabled)
2378 continue;
2379
2380 config->sprites_enabled |= wm->sprites_enabled;
2381 config->sprites_scaled |= wm->sprites_scaled;
2382 config->num_pipes_active++;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002383 }
2384}
2385
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002386/* Compute new watermarks for the pipe */
2387static bool intel_compute_pipe_wm(struct drm_crtc *crtc,
Imre Deak820c1982013-12-17 14:46:36 +02002388 const struct ilk_pipe_wm_parameters *params,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002389 struct intel_pipe_wm *pipe_wm)
2390{
2391 struct drm_device *dev = crtc->dev;
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002392 const struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002393 int level, max_level = ilk_wm_max_level(dev);
2394 /* LP0 watermark maximums depend on this pipe alone */
2395 struct intel_wm_config config = {
2396 .num_pipes_active = 1,
2397 .sprites_enabled = params->spr.enabled,
2398 .sprites_scaled = params->spr.scaled,
2399 };
Imre Deak820c1982013-12-17 14:46:36 +02002400 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002401
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002402 pipe_wm->pipe_enabled = params->active;
2403 pipe_wm->sprites_enabled = params->spr.enabled;
2404 pipe_wm->sprites_scaled = params->spr.scaled;
2405
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002406 /* ILK/SNB: LP2+ watermarks only w/o sprites */
2407 if (INTEL_INFO(dev)->gen <= 6 && params->spr.enabled)
2408 max_level = 1;
2409
2410 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
2411 if (params->spr.scaled)
2412 max_level = 0;
2413
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002414 ilk_compute_wm_level(dev_priv, 0, params, &pipe_wm->wm[0]);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002415
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002416 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02002417 pipe_wm->linetime = hsw_compute_linetime_wm(dev, crtc);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002418
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002419 /* LP0 watermarks always use 1/2 DDB partitioning */
2420 ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
2421
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002422 /* At least LP0 must be valid */
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002423 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0]))
2424 return false;
2425
2426 ilk_compute_wm_reg_maximums(dev, 1, &max);
2427
2428 for (level = 1; level <= max_level; level++) {
2429 struct intel_wm_level wm = {};
2430
2431 ilk_compute_wm_level(dev_priv, level, params, &wm);
2432
2433 /*
2434 * Disable any watermark level that exceeds the
2435 * register maximums since such watermarks are
2436 * always invalid.
2437 */
2438 if (!ilk_validate_wm_level(level, &max, &wm))
2439 break;
2440
2441 pipe_wm->wm[level] = wm;
2442 }
2443
2444 return true;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002445}
2446
2447/*
2448 * Merge the watermarks from all active pipes for a specific level.
2449 */
2450static void ilk_merge_wm_level(struct drm_device *dev,
2451 int level,
2452 struct intel_wm_level *ret_wm)
2453{
2454 const struct intel_crtc *intel_crtc;
2455
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002456 ret_wm->enable = true;
2457
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002458 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02002459 const struct intel_pipe_wm *active = &intel_crtc->wm.active;
2460 const struct intel_wm_level *wm = &active->wm[level];
2461
2462 if (!active->pipe_enabled)
2463 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002464
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002465 /*
2466 * The watermark values may have been used in the past,
2467 * so we must maintain them in the registers for some
2468 * time even if the level is now disabled.
2469 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002470 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002471 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002472
2473 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
2474 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
2475 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
2476 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
2477 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002478}
2479
2480/*
2481 * Merge all low power watermarks for all active pipes.
2482 */
2483static void ilk_wm_merge(struct drm_device *dev,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002484 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02002485 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002486 struct intel_pipe_wm *merged)
2487{
2488 int level, max_level = ilk_wm_max_level(dev);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002489 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002490
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002491 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
2492 if ((INTEL_INFO(dev)->gen <= 6 || IS_IVYBRIDGE(dev)) &&
2493 config->num_pipes_active > 1)
2494 return;
2495
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002496 /* ILK: FBC WM must be disabled always */
2497 merged->fbc_wm_enabled = INTEL_INFO(dev)->gen >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002498
2499 /* merge each WM1+ level */
2500 for (level = 1; level <= max_level; level++) {
2501 struct intel_wm_level *wm = &merged->wm[level];
2502
2503 ilk_merge_wm_level(dev, level, wm);
2504
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002505 if (level > last_enabled_level)
2506 wm->enable = false;
2507 else if (!ilk_validate_wm_level(level, max, wm))
2508 /* make sure all following levels get disabled */
2509 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002510
2511 /*
2512 * The spec says it is preferred to disable
2513 * FBC WMs instead of disabling a WM level.
2514 */
2515 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002516 if (wm->enable)
2517 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002518 wm->fbc_val = 0;
2519 }
2520 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002521
2522 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
2523 /*
2524 * FIXME this is racy. FBC might get enabled later.
2525 * What we should check here is whether FBC can be
2526 * enabled sometime later.
2527 */
2528 if (IS_GEN5(dev) && !merged->fbc_wm_enabled && intel_fbc_enabled(dev)) {
2529 for (level = 2; level <= max_level; level++) {
2530 struct intel_wm_level *wm = &merged->wm[level];
2531
2532 wm->enable = false;
2533 }
2534 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002535}
2536
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002537static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
2538{
2539 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
2540 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
2541}
2542
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002543/* The value we need to program into the WM_LPx latency field */
2544static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
2545{
2546 struct drm_i915_private *dev_priv = dev->dev_private;
2547
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002548 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002549 return 2 * level;
2550 else
2551 return dev_priv->wm.pri_latency[level];
2552}
2553
Imre Deak820c1982013-12-17 14:46:36 +02002554static void ilk_compute_wm_results(struct drm_device *dev,
Ville Syrjälä0362c782013-10-09 19:17:57 +03002555 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03002556 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002557 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002558{
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002559 struct intel_crtc *intel_crtc;
2560 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002561
Ville Syrjälä0362c782013-10-09 19:17:57 +03002562 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03002563 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002564
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002565 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03002566 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002567 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002568
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002569 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002570
Ville Syrjälä0362c782013-10-09 19:17:57 +03002571 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03002572
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002573 /*
2574 * Maintain the watermark values even if the level is
2575 * disabled. Doing otherwise could cause underruns.
2576 */
2577 results->wm_lp[wm_lp - 1] =
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002578 (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07002579 (r->pri_val << WM1_LP_SR_SHIFT) |
2580 r->cur_val;
2581
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002582 if (r->enable)
2583 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
2584
Ville Syrjälä416f4722013-11-02 21:07:46 -07002585 if (INTEL_INFO(dev)->gen >= 8)
2586 results->wm_lp[wm_lp - 1] |=
2587 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
2588 else
2589 results->wm_lp[wm_lp - 1] |=
2590 r->fbc_val << WM1_LP_FBC_SHIFT;
2591
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002592 /*
2593 * Always set WM1S_LP_EN when spr_val != 0, even if the
2594 * level is disabled. Doing otherwise could cause underruns.
2595 */
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002596 if (INTEL_INFO(dev)->gen <= 6 && r->spr_val) {
2597 WARN_ON(wm_lp != 1);
2598 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
2599 } else
2600 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002601 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002602
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002603 /* LP0 register values */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002604 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002605 enum pipe pipe = intel_crtc->pipe;
2606 const struct intel_wm_level *r =
2607 &intel_crtc->wm.active.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002608
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002609 if (WARN_ON(!r->enable))
2610 continue;
2611
2612 results->wm_linetime[pipe] = intel_crtc->wm.active.linetime;
2613
2614 results->wm_pipe[pipe] =
2615 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
2616 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
2617 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002618 }
2619}
2620
Paulo Zanoni861f3382013-05-31 10:19:21 -03002621/* Find the result with the highest level enabled. Check for enable_fbc_wm in
2622 * case both are at the same level. Prefer r1 in case they're the same. */
Imre Deak820c1982013-12-17 14:46:36 +02002623static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002624 struct intel_pipe_wm *r1,
2625 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002626{
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002627 int level, max_level = ilk_wm_max_level(dev);
2628 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002629
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002630 for (level = 1; level <= max_level; level++) {
2631 if (r1->wm[level].enable)
2632 level1 = level;
2633 if (r2->wm[level].enable)
2634 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002635 }
2636
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002637 if (level1 == level2) {
2638 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002639 return r2;
2640 else
2641 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002642 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03002643 return r1;
2644 } else {
2645 return r2;
2646 }
2647}
2648
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002649/* dirty bits used to track which watermarks need changes */
2650#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
2651#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
2652#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
2653#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
2654#define WM_DIRTY_FBC (1 << 24)
2655#define WM_DIRTY_DDB (1 << 25)
2656
Damien Lespiau055e3932014-08-18 13:49:10 +01002657static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02002658 const struct ilk_wm_values *old,
2659 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002660{
2661 unsigned int dirty = 0;
2662 enum pipe pipe;
2663 int wm_lp;
2664
Damien Lespiau055e3932014-08-18 13:49:10 +01002665 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002666 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
2667 dirty |= WM_DIRTY_LINETIME(pipe);
2668 /* Must disable LP1+ watermarks too */
2669 dirty |= WM_DIRTY_LP_ALL;
2670 }
2671
2672 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
2673 dirty |= WM_DIRTY_PIPE(pipe);
2674 /* Must disable LP1+ watermarks too */
2675 dirty |= WM_DIRTY_LP_ALL;
2676 }
2677 }
2678
2679 if (old->enable_fbc_wm != new->enable_fbc_wm) {
2680 dirty |= WM_DIRTY_FBC;
2681 /* Must disable LP1+ watermarks too */
2682 dirty |= WM_DIRTY_LP_ALL;
2683 }
2684
2685 if (old->partitioning != new->partitioning) {
2686 dirty |= WM_DIRTY_DDB;
2687 /* Must disable LP1+ watermarks too */
2688 dirty |= WM_DIRTY_LP_ALL;
2689 }
2690
2691 /* LP1+ watermarks already deemed dirty, no need to continue */
2692 if (dirty & WM_DIRTY_LP_ALL)
2693 return dirty;
2694
2695 /* Find the lowest numbered LP1+ watermark in need of an update... */
2696 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
2697 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
2698 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
2699 break;
2700 }
2701
2702 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
2703 for (; wm_lp <= 3; wm_lp++)
2704 dirty |= WM_DIRTY_LP(wm_lp);
2705
2706 return dirty;
2707}
2708
Ville Syrjälä8553c182013-12-05 15:51:39 +02002709static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
2710 unsigned int dirty)
2711{
Imre Deak820c1982013-12-17 14:46:36 +02002712 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02002713 bool changed = false;
2714
2715 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
2716 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
2717 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
2718 changed = true;
2719 }
2720 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
2721 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
2722 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
2723 changed = true;
2724 }
2725 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
2726 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
2727 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
2728 changed = true;
2729 }
2730
2731 /*
2732 * Don't touch WM1S_LP_EN here.
2733 * Doing so could cause underruns.
2734 */
2735
2736 return changed;
2737}
2738
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002739/*
2740 * The spec says we shouldn't write when we don't need, because every write
2741 * causes WMs to be re-evaluated, expending some power.
2742 */
Imre Deak820c1982013-12-17 14:46:36 +02002743static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
2744 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002745{
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002746 struct drm_device *dev = dev_priv->dev;
Imre Deak820c1982013-12-17 14:46:36 +02002747 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002748 unsigned int dirty;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002749 uint32_t val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002750
Damien Lespiau055e3932014-08-18 13:49:10 +01002751 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002752 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002753 return;
2754
Ville Syrjälä8553c182013-12-05 15:51:39 +02002755 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002756
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002757 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002758 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002759 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002760 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002761 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002762 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
2763
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002764 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002765 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002766 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002767 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002768 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002769 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
2770
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002771 if (dirty & WM_DIRTY_DDB) {
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002772 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002773 val = I915_READ(WM_MISC);
2774 if (results->partitioning == INTEL_DDB_PART_1_2)
2775 val &= ~WM_MISC_DATA_PARTITION_5_6;
2776 else
2777 val |= WM_MISC_DATA_PARTITION_5_6;
2778 I915_WRITE(WM_MISC, val);
2779 } else {
2780 val = I915_READ(DISP_ARB_CTL2);
2781 if (results->partitioning == INTEL_DDB_PART_1_2)
2782 val &= ~DISP_DATA_PARTITION_5_6;
2783 else
2784 val |= DISP_DATA_PARTITION_5_6;
2785 I915_WRITE(DISP_ARB_CTL2, val);
2786 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002787 }
2788
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002789 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03002790 val = I915_READ(DISP_ARB_CTL);
2791 if (results->enable_fbc_wm)
2792 val &= ~DISP_FBC_WM_DIS;
2793 else
2794 val |= DISP_FBC_WM_DIS;
2795 I915_WRITE(DISP_ARB_CTL, val);
2796 }
2797
Imre Deak954911e2013-12-17 14:46:34 +02002798 if (dirty & WM_DIRTY_LP(1) &&
2799 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
2800 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
2801
2802 if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002803 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
2804 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
2805 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
2806 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
2807 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002808
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002809 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002810 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002811 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002812 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002813 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002814 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03002815
2816 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002817}
2818
Ville Syrjälä8553c182013-12-05 15:51:39 +02002819static bool ilk_disable_lp_wm(struct drm_device *dev)
2820{
2821 struct drm_i915_private *dev_priv = dev->dev_private;
2822
2823 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
2824}
2825
Imre Deak820c1982013-12-17 14:46:36 +02002826static void ilk_update_wm(struct drm_crtc *crtc)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002827{
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002828 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä46ba6142013-09-10 11:40:40 +03002829 struct drm_device *dev = crtc->dev;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002830 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak820c1982013-12-17 14:46:36 +02002831 struct ilk_wm_maximums max;
2832 struct ilk_pipe_wm_parameters params = {};
2833 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03002834 enum intel_ddb_partitioning partitioning;
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002835 struct intel_pipe_wm pipe_wm = {};
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002836 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03002837 struct intel_wm_config config = {};
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002838
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002839 ilk_compute_wm_parameters(crtc, &params);
Paulo Zanoni861f3382013-05-31 10:19:21 -03002840
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002841 intel_compute_pipe_wm(crtc, &params, &pipe_wm);
2842
2843 if (!memcmp(&intel_crtc->wm.active, &pipe_wm, sizeof(pipe_wm)))
2844 return;
2845
2846 intel_crtc->wm.active = pipe_wm;
2847
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002848 ilk_compute_wm_config(dev, &config);
2849
Ville Syrjälä34982fe2013-10-09 19:18:09 +03002850 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002851 ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03002852
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03002853 /* 5/6 split only in single pipe config on IVB+ */
Ville Syrjäläec98c8d2013-10-11 15:26:26 +03002854 if (INTEL_INFO(dev)->gen >= 7 &&
2855 config.num_pipes_active == 1 && config.sprites_enabled) {
Ville Syrjälä34982fe2013-10-09 19:18:09 +03002856 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002857 ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03002858
Imre Deak820c1982013-12-17 14:46:36 +02002859 best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03002860 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002861 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002862 }
2863
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002864 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03002865 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002866
Imre Deak820c1982013-12-17 14:46:36 +02002867 ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03002868
Imre Deak820c1982013-12-17 14:46:36 +02002869 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002870}
2871
Damien Lespiaued57cb82014-07-15 09:21:24 +02002872static void
2873ilk_update_sprite_wm(struct drm_plane *plane,
2874 struct drm_crtc *crtc,
2875 uint32_t sprite_width, uint32_t sprite_height,
2876 int pixel_size, bool enabled, bool scaled)
Paulo Zanoni526682e2013-05-24 11:59:18 -03002877{
Ville Syrjälä8553c182013-12-05 15:51:39 +02002878 struct drm_device *dev = plane->dev;
Ville Syrjäläadf3d352013-08-06 22:24:11 +03002879 struct intel_plane *intel_plane = to_intel_plane(plane);
Paulo Zanoni526682e2013-05-24 11:59:18 -03002880
Ville Syrjäläadf3d352013-08-06 22:24:11 +03002881 intel_plane->wm.enabled = enabled;
2882 intel_plane->wm.scaled = scaled;
2883 intel_plane->wm.horiz_pixels = sprite_width;
Damien Lespiaued57cb82014-07-15 09:21:24 +02002884 intel_plane->wm.vert_pixels = sprite_width;
Ville Syrjäläadf3d352013-08-06 22:24:11 +03002885 intel_plane->wm.bytes_per_pixel = pixel_size;
Paulo Zanoni526682e2013-05-24 11:59:18 -03002886
Ville Syrjälä8553c182013-12-05 15:51:39 +02002887 /*
2888 * IVB workaround: must disable low power watermarks for at least
2889 * one frame before enabling scaling. LP watermarks can be re-enabled
2890 * when scaling is disabled.
2891 *
2892 * WaCxSRDisabledForSpriteScaling:ivb
2893 */
2894 if (IS_IVYBRIDGE(dev) && scaled && ilk_disable_lp_wm(dev))
2895 intel_wait_for_vblank(dev, intel_plane->pipe);
2896
Imre Deak820c1982013-12-17 14:46:36 +02002897 ilk_update_wm(crtc);
Paulo Zanoni526682e2013-05-24 11:59:18 -03002898}
2899
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002900static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
2901{
2902 struct drm_device *dev = crtc->dev;
2903 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak820c1982013-12-17 14:46:36 +02002904 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002905 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2906 struct intel_pipe_wm *active = &intel_crtc->wm.active;
2907 enum pipe pipe = intel_crtc->pipe;
2908 static const unsigned int wm0_pipe_reg[] = {
2909 [PIPE_A] = WM0_PIPEA_ILK,
2910 [PIPE_B] = WM0_PIPEB_ILK,
2911 [PIPE_C] = WM0_PIPEC_IVB,
2912 };
2913
2914 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002915 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02002916 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002917
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002918 active->pipe_enabled = intel_crtc_active(crtc);
2919
2920 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002921 u32 tmp = hw->wm_pipe[pipe];
2922
2923 /*
2924 * For active pipes LP0 watermark is marked as
2925 * enabled, and LP1+ watermaks as disabled since
2926 * we can't really reverse compute them in case
2927 * multiple pipes are active.
2928 */
2929 active->wm[0].enable = true;
2930 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
2931 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
2932 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
2933 active->linetime = hw->wm_linetime[pipe];
2934 } else {
2935 int level, max_level = ilk_wm_max_level(dev);
2936
2937 /*
2938 * For inactive pipes, all watermark levels
2939 * should be marked as enabled but zeroed,
2940 * which is what we'd compute them to.
2941 */
2942 for (level = 0; level <= max_level; level++)
2943 active->wm[level].enable = true;
2944 }
2945}
2946
2947void ilk_wm_get_hw_state(struct drm_device *dev)
2948{
2949 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak820c1982013-12-17 14:46:36 +02002950 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002951 struct drm_crtc *crtc;
2952
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002953 for_each_crtc(dev, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002954 ilk_pipe_wm_get_hw_state(crtc);
2955
2956 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
2957 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
2958 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
2959
2960 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Ville Syrjäläcfa76982014-03-07 18:32:08 +02002961 if (INTEL_INFO(dev)->gen >= 7) {
2962 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
2963 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
2964 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002965
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002966 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002967 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
2968 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
2969 else if (IS_IVYBRIDGE(dev))
2970 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
2971 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002972
2973 hw->enable_fbc_wm =
2974 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
2975}
2976
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03002977/**
2978 * intel_update_watermarks - update FIFO watermark values based on current modes
2979 *
2980 * Calculate watermark values for the various WM regs based on current mode
2981 * and plane configuration.
2982 *
2983 * There are several cases to deal with here:
2984 * - normal (i.e. non-self-refresh)
2985 * - self-refresh (SR) mode
2986 * - lines are large relative to FIFO size (buffer can hold up to 2)
2987 * - lines are small relative to FIFO size (buffer can hold more than 2
2988 * lines), so need to account for TLB latency
2989 *
2990 * The normal calculation is:
2991 * watermark = dotclock * bytes per pixel * latency
2992 * where latency is platform & configuration dependent (we assume pessimal
2993 * values here).
2994 *
2995 * The SR calculation is:
2996 * watermark = (trunc(latency/line time)+1) * surface width *
2997 * bytes per pixel
2998 * where
2999 * line time = htotal / dotclock
3000 * surface width = hdisplay for normal plane and 64 for cursor
3001 * and latency is assumed to be high, as above.
3002 *
3003 * The final value programmed to the register should always be rounded up,
3004 * and include an extra 2 entries to account for clock crossings.
3005 *
3006 * We don't use the sprite, so we can ignore that. And on Crestline we have
3007 * to set the non-SR watermarks to 8.
3008 */
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003009void intel_update_watermarks(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003010{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003011 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003012
3013 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003014 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003015}
3016
Ville Syrjäläadf3d352013-08-06 22:24:11 +03003017void intel_update_sprite_watermarks(struct drm_plane *plane,
3018 struct drm_crtc *crtc,
Damien Lespiaued57cb82014-07-15 09:21:24 +02003019 uint32_t sprite_width,
3020 uint32_t sprite_height,
3021 int pixel_size,
Ville Syrjälä39db4a42013-08-06 22:24:00 +03003022 bool enabled, bool scaled)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003023{
Ville Syrjäläadf3d352013-08-06 22:24:11 +03003024 struct drm_i915_private *dev_priv = plane->dev->dev_private;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003025
3026 if (dev_priv->display.update_sprite_wm)
Damien Lespiaued57cb82014-07-15 09:21:24 +02003027 dev_priv->display.update_sprite_wm(plane, crtc,
3028 sprite_width, sprite_height,
Ville Syrjälä39db4a42013-08-06 22:24:00 +03003029 pixel_size, enabled, scaled);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003030}
3031
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003032static struct drm_i915_gem_object *
3033intel_alloc_context_page(struct drm_device *dev)
3034{
3035 struct drm_i915_gem_object *ctx;
3036 int ret;
3037
3038 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
3039
3040 ctx = i915_gem_alloc_object(dev, 4096);
3041 if (!ctx) {
3042 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
3043 return NULL;
3044 }
3045
Daniel Vetterc69766f2014-02-14 14:01:17 +01003046 ret = i915_gem_obj_ggtt_pin(ctx, 4096, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003047 if (ret) {
3048 DRM_ERROR("failed to pin power context: %d\n", ret);
3049 goto err_unref;
3050 }
3051
3052 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
3053 if (ret) {
3054 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
3055 goto err_unpin;
3056 }
3057
3058 return ctx;
3059
3060err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003061 i915_gem_object_ggtt_unpin(ctx);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003062err_unref:
3063 drm_gem_object_unreference(&ctx->base);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003064 return NULL;
3065}
3066
Daniel Vetter92703882012-08-09 16:46:01 +02003067/**
3068 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02003069 */
3070DEFINE_SPINLOCK(mchdev_lock);
3071
3072/* Global for IPS driver to get at the current i915 device. Protected by
3073 * mchdev_lock. */
3074static struct drm_i915_private *i915_mch_dev;
3075
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003076bool ironlake_set_drps(struct drm_device *dev, u8 val)
3077{
3078 struct drm_i915_private *dev_priv = dev->dev_private;
3079 u16 rgvswctl;
3080
Daniel Vetter92703882012-08-09 16:46:01 +02003081 assert_spin_locked(&mchdev_lock);
3082
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003083 rgvswctl = I915_READ16(MEMSWCTL);
3084 if (rgvswctl & MEMCTL_CMD_STS) {
3085 DRM_DEBUG("gpu busy, RCS change rejected\n");
3086 return false; /* still busy with another command */
3087 }
3088
3089 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
3090 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
3091 I915_WRITE16(MEMSWCTL, rgvswctl);
3092 POSTING_READ16(MEMSWCTL);
3093
3094 rgvswctl |= MEMCTL_CMD_STS;
3095 I915_WRITE16(MEMSWCTL, rgvswctl);
3096
3097 return true;
3098}
3099
Daniel Vetter8090c6b2012-06-24 16:42:32 +02003100static void ironlake_enable_drps(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003101{
3102 struct drm_i915_private *dev_priv = dev->dev_private;
3103 u32 rgvmodectl = I915_READ(MEMMODECTL);
3104 u8 fmax, fmin, fstart, vstart;
3105
Daniel Vetter92703882012-08-09 16:46:01 +02003106 spin_lock_irq(&mchdev_lock);
3107
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003108 /* Enable temp reporting */
3109 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
3110 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
3111
3112 /* 100ms RC evaluation intervals */
3113 I915_WRITE(RCUPEI, 100000);
3114 I915_WRITE(RCDNEI, 100000);
3115
3116 /* Set max/min thresholds to 90ms and 80ms respectively */
3117 I915_WRITE(RCBMAXAVG, 90000);
3118 I915_WRITE(RCBMINAVG, 80000);
3119
3120 I915_WRITE(MEMIHYST, 1);
3121
3122 /* Set up min, max, and cur for interrupt handling */
3123 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
3124 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
3125 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
3126 MEMMODE_FSTART_SHIFT;
3127
3128 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
3129 PXVFREQ_PX_SHIFT;
3130
Daniel Vetter20e4d402012-08-08 23:35:39 +02003131 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
3132 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003133
Daniel Vetter20e4d402012-08-08 23:35:39 +02003134 dev_priv->ips.max_delay = fstart;
3135 dev_priv->ips.min_delay = fmin;
3136 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003137
3138 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
3139 fmax, fmin, fstart);
3140
3141 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
3142
3143 /*
3144 * Interrupts will be enabled in ironlake_irq_postinstall
3145 */
3146
3147 I915_WRITE(VIDSTART, vstart);
3148 POSTING_READ(VIDSTART);
3149
3150 rgvmodectl |= MEMMODE_SWMODE_EN;
3151 I915_WRITE(MEMMODECTL, rgvmodectl);
3152
Daniel Vetter92703882012-08-09 16:46:01 +02003153 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003154 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetter92703882012-08-09 16:46:01 +02003155 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003156
3157 ironlake_set_drps(dev, fstart);
3158
Daniel Vetter20e4d402012-08-08 23:35:39 +02003159 dev_priv->ips.last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003160 I915_READ(0x112e0);
Daniel Vetter20e4d402012-08-08 23:35:39 +02003161 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
3162 dev_priv->ips.last_count2 = I915_READ(0x112f4);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00003163 dev_priv->ips.last_time2 = ktime_get_raw_ns();
Daniel Vetter92703882012-08-09 16:46:01 +02003164
3165 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003166}
3167
Daniel Vetter8090c6b2012-06-24 16:42:32 +02003168static void ironlake_disable_drps(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003169{
3170 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter92703882012-08-09 16:46:01 +02003171 u16 rgvswctl;
3172
3173 spin_lock_irq(&mchdev_lock);
3174
3175 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003176
3177 /* Ack interrupts, disable EFC interrupt */
3178 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
3179 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
3180 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
3181 I915_WRITE(DEIIR, DE_PCU_EVENT);
3182 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
3183
3184 /* Go back to the starting frequency */
Daniel Vetter20e4d402012-08-08 23:35:39 +02003185 ironlake_set_drps(dev, dev_priv->ips.fstart);
Daniel Vetter92703882012-08-09 16:46:01 +02003186 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003187 rgvswctl |= MEMCTL_CMD_STS;
3188 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetter92703882012-08-09 16:46:01 +02003189 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003190
Daniel Vetter92703882012-08-09 16:46:01 +02003191 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003192}
3193
Daniel Vetteracbe9472012-07-26 11:50:05 +02003194/* There's a funny hw issue where the hw returns all 0 when reading from
3195 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
3196 * ourselves, instead of doing a rmw cycle (which might result in us clearing
3197 * all limits and the gpu stuck at whatever frequency it is at atm).
3198 */
Chris Wilson6917c7b2013-11-06 13:56:26 -02003199static u32 gen6_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003200{
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003201 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003202
Daniel Vetter20b46e52012-07-26 11:16:14 +02003203 /* Only set the down limit when we've reached the lowest level to avoid
3204 * getting more interrupts, otherwise leave this clear. This prevents a
3205 * race in the hw when coming out of rc6: There's a tiny window where
3206 * the hw runs at the minimal clock before selecting the desired
3207 * frequency, if the down threshold expires in that window we will not
3208 * receive a down interrupt. */
Ben Widawskyb39fb292014-03-19 18:31:11 -07003209 limits = dev_priv->rps.max_freq_softlimit << 24;
3210 if (val <= dev_priv->rps.min_freq_softlimit)
3211 limits |= dev_priv->rps.min_freq_softlimit << 16;
Daniel Vetter20b46e52012-07-26 11:16:14 +02003212
3213 return limits;
3214}
3215
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003216static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
3217{
3218 int new_power;
3219
3220 new_power = dev_priv->rps.power;
3221 switch (dev_priv->rps.power) {
3222 case LOW_POWER:
Ben Widawskyb39fb292014-03-19 18:31:11 -07003223 if (val > dev_priv->rps.efficient_freq + 1 && val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003224 new_power = BETWEEN;
3225 break;
3226
3227 case BETWEEN:
Ben Widawskyb39fb292014-03-19 18:31:11 -07003228 if (val <= dev_priv->rps.efficient_freq && val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003229 new_power = LOW_POWER;
Ben Widawskyb39fb292014-03-19 18:31:11 -07003230 else if (val >= dev_priv->rps.rp0_freq && val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003231 new_power = HIGH_POWER;
3232 break;
3233
3234 case HIGH_POWER:
Ben Widawskyb39fb292014-03-19 18:31:11 -07003235 if (val < (dev_priv->rps.rp1_freq + dev_priv->rps.rp0_freq) >> 1 && val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003236 new_power = BETWEEN;
3237 break;
3238 }
3239 /* Max/min bins are special */
Ben Widawskyb39fb292014-03-19 18:31:11 -07003240 if (val == dev_priv->rps.min_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003241 new_power = LOW_POWER;
Ben Widawskyb39fb292014-03-19 18:31:11 -07003242 if (val == dev_priv->rps.max_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003243 new_power = HIGH_POWER;
3244 if (new_power == dev_priv->rps.power)
3245 return;
3246
3247 /* Note the units here are not exactly 1us, but 1280ns. */
3248 switch (new_power) {
3249 case LOW_POWER:
3250 /* Upclock if more than 95% busy over 16ms */
3251 I915_WRITE(GEN6_RP_UP_EI, 12500);
3252 I915_WRITE(GEN6_RP_UP_THRESHOLD, 11800);
3253
3254 /* Downclock if less than 85% busy over 32ms */
3255 I915_WRITE(GEN6_RP_DOWN_EI, 25000);
3256 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 21250);
3257
3258 I915_WRITE(GEN6_RP_CONTROL,
3259 GEN6_RP_MEDIA_TURBO |
3260 GEN6_RP_MEDIA_HW_NORMAL_MODE |
3261 GEN6_RP_MEDIA_IS_GFX |
3262 GEN6_RP_ENABLE |
3263 GEN6_RP_UP_BUSY_AVG |
3264 GEN6_RP_DOWN_IDLE_AVG);
3265 break;
3266
3267 case BETWEEN:
3268 /* Upclock if more than 90% busy over 13ms */
3269 I915_WRITE(GEN6_RP_UP_EI, 10250);
3270 I915_WRITE(GEN6_RP_UP_THRESHOLD, 9225);
3271
3272 /* Downclock if less than 75% busy over 32ms */
3273 I915_WRITE(GEN6_RP_DOWN_EI, 25000);
3274 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 18750);
3275
3276 I915_WRITE(GEN6_RP_CONTROL,
3277 GEN6_RP_MEDIA_TURBO |
3278 GEN6_RP_MEDIA_HW_NORMAL_MODE |
3279 GEN6_RP_MEDIA_IS_GFX |
3280 GEN6_RP_ENABLE |
3281 GEN6_RP_UP_BUSY_AVG |
3282 GEN6_RP_DOWN_IDLE_AVG);
3283 break;
3284
3285 case HIGH_POWER:
3286 /* Upclock if more than 85% busy over 10ms */
3287 I915_WRITE(GEN6_RP_UP_EI, 8000);
3288 I915_WRITE(GEN6_RP_UP_THRESHOLD, 6800);
3289
3290 /* Downclock if less than 60% busy over 32ms */
3291 I915_WRITE(GEN6_RP_DOWN_EI, 25000);
3292 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 15000);
3293
3294 I915_WRITE(GEN6_RP_CONTROL,
3295 GEN6_RP_MEDIA_TURBO |
3296 GEN6_RP_MEDIA_HW_NORMAL_MODE |
3297 GEN6_RP_MEDIA_IS_GFX |
3298 GEN6_RP_ENABLE |
3299 GEN6_RP_UP_BUSY_AVG |
3300 GEN6_RP_DOWN_IDLE_AVG);
3301 break;
3302 }
3303
3304 dev_priv->rps.power = new_power;
3305 dev_priv->rps.last_adj = 0;
3306}
3307
Chris Wilson2876ce72014-03-28 08:03:34 +00003308static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
3309{
3310 u32 mask = 0;
3311
3312 if (val > dev_priv->rps.min_freq_softlimit)
3313 mask |= GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
3314 if (val < dev_priv->rps.max_freq_softlimit)
3315 mask |= GEN6_PM_RP_UP_THRESHOLD;
3316
Chris Wilson7b3c29f2014-07-10 20:31:19 +01003317 mask |= dev_priv->pm_rps_events & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED);
3318 mask &= dev_priv->pm_rps_events;
3319
Chris Wilson2876ce72014-03-28 08:03:34 +00003320 /* IVB and SNB hard hangs on looping batchbuffer
3321 * if GEN6_PM_UP_EI_EXPIRED is masked.
3322 */
3323 if (INTEL_INFO(dev_priv->dev)->gen <= 7 && !IS_HASWELL(dev_priv->dev))
3324 mask |= GEN6_PM_RP_UP_EI_EXPIRED;
3325
Deepak Sbaccd452014-05-15 20:58:09 +03003326 if (IS_GEN8(dev_priv->dev))
3327 mask |= GEN8_PMINTR_REDIRECT_TO_NON_DISP;
3328
Chris Wilson2876ce72014-03-28 08:03:34 +00003329 return ~mask;
3330}
3331
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06003332/* gen6_set_rps is called to update the frequency request, but should also be
3333 * called when the range (min_delay and max_delay) is modified so that we can
3334 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Daniel Vetter20b46e52012-07-26 11:16:14 +02003335void gen6_set_rps(struct drm_device *dev, u8 val)
3336{
3337 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003338
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003339 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawskyb39fb292014-03-19 18:31:11 -07003340 WARN_ON(val > dev_priv->rps.max_freq_softlimit);
3341 WARN_ON(val < dev_priv->rps.min_freq_softlimit);
Daniel Vetter004777c2012-08-09 15:07:01 +02003342
Chris Wilsoneb64cad2014-03-27 08:24:20 +00003343 /* min/max delay may still have been modified so be sure to
3344 * write the limits value.
3345 */
3346 if (val != dev_priv->rps.cur_freq) {
3347 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06003348
Ben Widawsky50e6a2a2014-03-31 17:16:43 -07003349 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00003350 I915_WRITE(GEN6_RPNSWREQ,
3351 HSW_FREQUENCY(val));
3352 else
3353 I915_WRITE(GEN6_RPNSWREQ,
3354 GEN6_FREQUENCY(val) |
3355 GEN6_OFFSET(0) |
3356 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06003357 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003358
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003359 /* Make sure we continue to get interrupts
3360 * until we hit the minimum or maximum frequencies.
3361 */
Chris Wilsoneb64cad2014-03-27 08:24:20 +00003362 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, gen6_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00003363 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003364
Ben Widawskyd5570a72012-09-07 19:43:41 -07003365 POSTING_READ(GEN6_RPNSWREQ);
3366
Ben Widawskyb39fb292014-03-19 18:31:11 -07003367 dev_priv->rps.cur_freq = val;
Daniel Vetterbe2cde92012-08-30 13:26:48 +02003368 trace_intel_gpu_freq_change(val * 50);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003369}
3370
Deepak S76c3552f2014-01-30 23:08:16 +05303371/* vlv_set_rps_idle: Set the frequency to Rpn if Gfx clocks are down
3372 *
3373 * * If Gfx is Idle, then
3374 * 1. Mask Turbo interrupts
3375 * 2. Bring up Gfx clock
3376 * 3. Change the freq to Rpn and wait till P-Unit updates freq
3377 * 4. Clear the Force GFX CLK ON bit so that Gfx can down
3378 * 5. Unmask Turbo interrupts
3379*/
3380static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
3381{
Deepak S5549d252014-06-28 11:26:11 +05303382 struct drm_device *dev = dev_priv->dev;
3383
3384 /* Latest VLV doesn't need to force the gfx clock */
3385 if (dev->pdev->revision >= 0xd) {
3386 valleyview_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
3387 return;
3388 }
3389
Deepak S76c3552f2014-01-30 23:08:16 +05303390 /*
3391 * When we are idle. Drop to min voltage state.
3392 */
3393
Ben Widawskyb39fb292014-03-19 18:31:11 -07003394 if (dev_priv->rps.cur_freq <= dev_priv->rps.min_freq_softlimit)
Deepak S76c3552f2014-01-30 23:08:16 +05303395 return;
3396
3397 /* Mask turbo interrupt so that they will not come in between */
3398 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
3399
Imre Deak650ad972014-04-18 16:35:02 +03003400 vlv_force_gfx_clock(dev_priv, true);
Deepak S76c3552f2014-01-30 23:08:16 +05303401
Ben Widawskyb39fb292014-03-19 18:31:11 -07003402 dev_priv->rps.cur_freq = dev_priv->rps.min_freq_softlimit;
Deepak S76c3552f2014-01-30 23:08:16 +05303403
3404 vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ,
Ben Widawskyb39fb292014-03-19 18:31:11 -07003405 dev_priv->rps.min_freq_softlimit);
Deepak S76c3552f2014-01-30 23:08:16 +05303406
3407 if (wait_for(((vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS))
3408 & GENFREQSTATUS) == 0, 5))
3409 DRM_ERROR("timed out waiting for Punit\n");
3410
Imre Deak650ad972014-04-18 16:35:02 +03003411 vlv_force_gfx_clock(dev_priv, false);
Deepak S76c3552f2014-01-30 23:08:16 +05303412
Chris Wilson2876ce72014-03-28 08:03:34 +00003413 I915_WRITE(GEN6_PMINTRMSK,
3414 gen6_rps_pm_mask(dev_priv, dev_priv->rps.cur_freq));
Deepak S76c3552f2014-01-30 23:08:16 +05303415}
3416
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003417void gen6_rps_idle(struct drm_i915_private *dev_priv)
3418{
Damien Lespiau691bb712013-12-12 14:36:36 +00003419 struct drm_device *dev = dev_priv->dev;
3420
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003421 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilsonc0951f02013-10-10 21:58:50 +01003422 if (dev_priv->rps.enabled) {
Deepak S34638112014-06-28 11:26:26 +05303423 if (IS_CHERRYVIEW(dev))
3424 valleyview_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
3425 else if (IS_VALLEYVIEW(dev))
Deepak S76c3552f2014-01-30 23:08:16 +05303426 vlv_set_rps_idle(dev_priv);
Chris Wilsonc0951f02013-10-10 21:58:50 +01003427 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07003428 gen6_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
Chris Wilsonc0951f02013-10-10 21:58:50 +01003429 dev_priv->rps.last_adj = 0;
3430 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003431 mutex_unlock(&dev_priv->rps.hw_lock);
3432}
3433
3434void gen6_rps_boost(struct drm_i915_private *dev_priv)
3435{
Damien Lespiau691bb712013-12-12 14:36:36 +00003436 struct drm_device *dev = dev_priv->dev;
3437
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003438 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilsonc0951f02013-10-10 21:58:50 +01003439 if (dev_priv->rps.enabled) {
Damien Lespiau691bb712013-12-12 14:36:36 +00003440 if (IS_VALLEYVIEW(dev))
Ben Widawskyb39fb292014-03-19 18:31:11 -07003441 valleyview_set_rps(dev_priv->dev, dev_priv->rps.max_freq_softlimit);
Chris Wilsonc0951f02013-10-10 21:58:50 +01003442 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07003443 gen6_set_rps(dev_priv->dev, dev_priv->rps.max_freq_softlimit);
Chris Wilsonc0951f02013-10-10 21:58:50 +01003444 dev_priv->rps.last_adj = 0;
3445 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003446 mutex_unlock(&dev_priv->rps.hw_lock);
3447}
3448
Jesse Barnes0a073b82013-04-17 15:54:58 -07003449void valleyview_set_rps(struct drm_device *dev, u8 val)
3450{
3451 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä7a670922013-06-25 19:21:06 +03003452
Jesse Barnes0a073b82013-04-17 15:54:58 -07003453 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawskyb39fb292014-03-19 18:31:11 -07003454 WARN_ON(val > dev_priv->rps.max_freq_softlimit);
3455 WARN_ON(val < dev_priv->rps.min_freq_softlimit);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003456
Ville Syrjälä73008b92013-06-25 19:21:01 +03003457 DRM_DEBUG_DRIVER("GPU freq request from %d MHz (%u) to %d MHz (%u)\n",
Ben Widawskyb39fb292014-03-19 18:31:11 -07003458 vlv_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
3459 dev_priv->rps.cur_freq,
Ville Syrjälä2ec38152013-11-05 22:42:29 +02003460 vlv_gpu_freq(dev_priv, val), val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003461
Chris Wilson2876ce72014-03-28 08:03:34 +00003462 if (val != dev_priv->rps.cur_freq)
3463 vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003464
Imre Deak09c87db2014-04-03 20:02:42 +03003465 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Jesse Barnes0a073b82013-04-17 15:54:58 -07003466
Ben Widawskyb39fb292014-03-19 18:31:11 -07003467 dev_priv->rps.cur_freq = val;
Ville Syrjälä2ec38152013-11-05 22:42:29 +02003468 trace_intel_gpu_freq_change(vlv_gpu_freq(dev_priv, val));
Jesse Barnes0a073b82013-04-17 15:54:58 -07003469}
3470
Ben Widawsky09610212014-05-15 20:58:08 +03003471static void gen8_disable_rps_interrupts(struct drm_device *dev)
3472{
3473 struct drm_i915_private *dev_priv = dev->dev_private;
3474
Mika Kuoppala992f1912014-05-16 13:44:12 +03003475 I915_WRITE(GEN6_PMINTRMSK, ~GEN8_PMINTR_REDIRECT_TO_NON_DISP);
Ben Widawsky09610212014-05-15 20:58:08 +03003476 I915_WRITE(GEN8_GT_IER(2), I915_READ(GEN8_GT_IER(2)) &
3477 ~dev_priv->pm_rps_events);
3478 /* Complete PM interrupt masking here doesn't race with the rps work
3479 * item again unmasking PM interrupts because that is using a different
3480 * register (GEN8_GT_IMR(2)) to mask PM interrupts. The only risk is in
3481 * leaving stale bits in GEN8_GT_IIR(2) and GEN8_GT_IMR(2) which
3482 * gen8_enable_rps will clean up. */
3483
3484 spin_lock_irq(&dev_priv->irq_lock);
3485 dev_priv->rps.pm_iir = 0;
3486 spin_unlock_irq(&dev_priv->irq_lock);
3487
3488 I915_WRITE(GEN8_GT_IIR(2), dev_priv->pm_rps_events);
3489}
3490
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003491static void gen6_disable_rps_interrupts(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003492{
3493 struct drm_i915_private *dev_priv = dev->dev_private;
3494
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003495 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
Deepak Sa6706b42014-03-15 20:23:22 +05303496 I915_WRITE(GEN6_PMIER, I915_READ(GEN6_PMIER) &
3497 ~dev_priv->pm_rps_events);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003498 /* Complete PM interrupt masking here doesn't race with the rps work
3499 * item again unmasking PM interrupts because that is using a different
3500 * register (PMIMR) to mask PM interrupts. The only risk is in leaving
3501 * stale bits in PMIIR and PMIMR which gen6_enable_rps will clean up. */
3502
Daniel Vetter59cdb632013-07-04 23:35:28 +02003503 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02003504 dev_priv->rps.pm_iir = 0;
Daniel Vetter59cdb632013-07-04 23:35:28 +02003505 spin_unlock_irq(&dev_priv->irq_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003506
Deepak Sa6706b42014-03-15 20:23:22 +05303507 I915_WRITE(GEN6_PMIIR, dev_priv->pm_rps_events);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003508}
3509
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003510static void gen6_disable_rps(struct drm_device *dev)
3511{
3512 struct drm_i915_private *dev_priv = dev->dev_private;
3513
3514 I915_WRITE(GEN6_RC_CONTROL, 0);
3515 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
3516
Ben Widawsky09610212014-05-15 20:58:08 +03003517 if (IS_BROADWELL(dev))
3518 gen8_disable_rps_interrupts(dev);
3519 else
3520 gen6_disable_rps_interrupts(dev);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003521}
3522
Deepak S38807742014-05-23 21:00:15 +05303523static void cherryview_disable_rps(struct drm_device *dev)
3524{
3525 struct drm_i915_private *dev_priv = dev->dev_private;
3526
3527 I915_WRITE(GEN6_RC_CONTROL, 0);
Deepak S3497a562014-07-10 13:16:26 +05303528
3529 gen8_disable_rps_interrupts(dev);
Deepak S38807742014-05-23 21:00:15 +05303530}
3531
Jesse Barnesd20d4f02013-04-23 10:09:28 -07003532static void valleyview_disable_rps(struct drm_device *dev)
3533{
3534 struct drm_i915_private *dev_priv = dev->dev_private;
3535
Deepak S98a2e5f2014-08-18 10:35:27 -07003536 /* we're doing forcewake before Disabling RC6,
3537 * This what the BIOS expects when going into suspend */
3538 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
3539
Jesse Barnesd20d4f02013-04-23 10:09:28 -07003540 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07003541
Deepak S98a2e5f2014-08-18 10:35:27 -07003542 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
3543
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003544 gen6_disable_rps_interrupts(dev);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07003545}
3546
Ben Widawskydc39fff2013-10-18 12:32:07 -07003547static void intel_print_rc6_info(struct drm_device *dev, u32 mode)
3548{
Imre Deak91ca6892014-04-14 20:24:25 +03003549 if (IS_VALLEYVIEW(dev)) {
3550 if (mode & (GEN7_RC_CTL_TO_MODE | GEN6_RC_CTL_EI_MODE(1)))
3551 mode = GEN6_RC_CTL_RC6_ENABLE;
3552 else
3553 mode = 0;
3554 }
Daniel Vetter8dfd1f02014-08-04 11:15:56 +02003555 DRM_DEBUG_KMS("Enabling RC6 states: RC6 %s, RC6p %s, RC6pp %s\n",
3556 (mode & GEN6_RC_CTL_RC6_ENABLE) ? "on" : "off",
3557 (mode & GEN6_RC_CTL_RC6p_ENABLE) ? "on" : "off",
3558 (mode & GEN6_RC_CTL_RC6pp_ENABLE) ? "on" : "off");
Ben Widawskydc39fff2013-10-18 12:32:07 -07003559}
3560
Imre Deake6069ca2014-04-18 16:01:02 +03003561static int sanitize_rc6_option(const struct drm_device *dev, int enable_rc6)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003562{
Damien Lespiaueb4926e2013-06-07 17:41:14 +01003563 /* No RC6 before Ironlake */
3564 if (INTEL_INFO(dev)->gen < 5)
3565 return 0;
3566
Imre Deake6069ca2014-04-18 16:01:02 +03003567 /* RC6 is only on Ironlake mobile not on desktop */
3568 if (INTEL_INFO(dev)->gen == 5 && !IS_IRONLAKE_M(dev))
3569 return 0;
3570
Daniel Vetter456470e2012-08-08 23:35:40 +02003571 /* Respect the kernel parameter if it is set */
Imre Deake6069ca2014-04-18 16:01:02 +03003572 if (enable_rc6 >= 0) {
3573 int mask;
3574
3575 if (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
3576 mask = INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE |
3577 INTEL_RC6pp_ENABLE;
3578 else
3579 mask = INTEL_RC6_ENABLE;
3580
3581 if ((enable_rc6 & mask) != enable_rc6)
Daniel Vetter8dfd1f02014-08-04 11:15:56 +02003582 DRM_DEBUG_KMS("Adjusting RC6 mask to %d (requested %d, valid %d)\n",
3583 enable_rc6 & mask, enable_rc6, mask);
Imre Deake6069ca2014-04-18 16:01:02 +03003584
3585 return enable_rc6 & mask;
3586 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003587
Chris Wilson6567d742012-11-10 10:00:06 +00003588 /* Disable RC6 on Ironlake */
3589 if (INTEL_INFO(dev)->gen == 5)
3590 return 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003591
Ben Widawsky8bade1a2014-01-28 20:25:39 -08003592 if (IS_IVYBRIDGE(dev))
Ben Widawskycca84a12014-01-28 20:25:38 -08003593 return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
Ben Widawsky8bade1a2014-01-28 20:25:39 -08003594
3595 return INTEL_RC6_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003596}
3597
Imre Deake6069ca2014-04-18 16:01:02 +03003598int intel_enable_rc6(const struct drm_device *dev)
3599{
3600 return i915.enable_rc6;
3601}
3602
Ben Widawsky09610212014-05-15 20:58:08 +03003603static void gen8_enable_rps_interrupts(struct drm_device *dev)
3604{
3605 struct drm_i915_private *dev_priv = dev->dev_private;
3606
3607 spin_lock_irq(&dev_priv->irq_lock);
3608 WARN_ON(dev_priv->rps.pm_iir);
Daniel Vetter480c8032014-07-16 09:49:40 +02003609 gen8_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Ben Widawsky09610212014-05-15 20:58:08 +03003610 I915_WRITE(GEN8_GT_IIR(2), dev_priv->pm_rps_events);
3611 spin_unlock_irq(&dev_priv->irq_lock);
3612}
3613
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003614static void gen6_enable_rps_interrupts(struct drm_device *dev)
3615{
3616 struct drm_i915_private *dev_priv = dev->dev_private;
3617
3618 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vettera0b33352013-07-04 23:35:34 +02003619 WARN_ON(dev_priv->rps.pm_iir);
Daniel Vetter480c8032014-07-16 09:49:40 +02003620 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Deepak Sa6706b42014-03-15 20:23:22 +05303621 I915_WRITE(GEN6_PMIIR, dev_priv->pm_rps_events);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003622 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003623}
3624
Ben Widawsky3280e8b2014-03-31 17:16:42 -07003625static void parse_rp_state_cap(struct drm_i915_private *dev_priv, u32 rp_state_cap)
3626{
3627 /* All of these values are in units of 50MHz */
3628 dev_priv->rps.cur_freq = 0;
3629 /* static values from HW: RP0 < RPe < RP1 < RPn (min_freq) */
3630 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
3631 dev_priv->rps.rp0_freq = (rp_state_cap >> 0) & 0xff;
3632 dev_priv->rps.min_freq = (rp_state_cap >> 16) & 0xff;
3633 /* XXX: only BYT has a special efficient freq */
3634 dev_priv->rps.efficient_freq = dev_priv->rps.rp1_freq;
3635 /* hw_max = RP0 until we check for overclocking */
3636 dev_priv->rps.max_freq = dev_priv->rps.rp0_freq;
3637
3638 /* Preserve min/max settings in case of re-init */
3639 if (dev_priv->rps.max_freq_softlimit == 0)
3640 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
3641
3642 if (dev_priv->rps.min_freq_softlimit == 0)
3643 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
3644}
3645
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003646static void gen8_enable_rps(struct drm_device *dev)
3647{
3648 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003649 struct intel_engine_cs *ring;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003650 uint32_t rc6_mask = 0, rp_state_cap;
3651 int unused;
3652
3653 /* 1a: Software RC state - RC0 */
3654 I915_WRITE(GEN6_RC_STATE, 0);
3655
3656 /* 1c & 1d: Get forcewake during program sequence. Although the driver
3657 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Deepak Sc8d9a592013-11-23 14:55:42 +05303658 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003659
3660 /* 2a: Disable RC states. */
3661 I915_WRITE(GEN6_RC_CONTROL, 0);
3662
3663 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Ben Widawsky3280e8b2014-03-31 17:16:42 -07003664 parse_rp_state_cap(dev_priv, rp_state_cap);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003665
3666 /* 2b: Program RC6 thresholds.*/
3667 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
3668 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
3669 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
3670 for_each_ring(ring, dev_priv, unused)
3671 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
3672 I915_WRITE(GEN6_RC_SLEEP, 0);
Tom O'Rourke0d68b252014-04-09 11:44:06 -07003673 if (IS_BROADWELL(dev))
3674 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
3675 else
3676 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003677
3678 /* 3: Enable RC6 */
3679 if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
3680 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Ben Widawskyabbf9d22014-01-28 20:25:41 -08003681 intel_print_rc6_info(dev, rc6_mask);
Tom O'Rourke0d68b252014-04-09 11:44:06 -07003682 if (IS_BROADWELL(dev))
3683 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
3684 GEN7_RC_CTL_TO_MODE |
3685 rc6_mask);
3686 else
3687 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
3688 GEN6_RC_CTL_EI_MODE(1) |
3689 rc6_mask);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003690
3691 /* 4 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07003692 I915_WRITE(GEN6_RPNSWREQ,
3693 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
3694 I915_WRITE(GEN6_RC_VIDEO_FREQ,
3695 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003696 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
3697 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
3698
3699 /* Docs recommend 900MHz, and 300 MHz respectively */
3700 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
Ben Widawskyb39fb292014-03-19 18:31:11 -07003701 dev_priv->rps.max_freq_softlimit << 24 |
3702 dev_priv->rps.min_freq_softlimit << 16);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003703
3704 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
3705 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
3706 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
3707 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
3708
3709 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
3710
3711 /* 5: Enable RPS */
3712 I915_WRITE(GEN6_RP_CONTROL,
3713 GEN6_RP_MEDIA_TURBO |
3714 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Tom O'Rourke223a6f22014-06-10 16:26:34 -07003715 GEN6_RP_MEDIA_IS_GFX |
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003716 GEN6_RP_ENABLE |
3717 GEN6_RP_UP_BUSY_AVG |
3718 GEN6_RP_DOWN_IDLE_AVG);
3719
3720 /* 6: Ring frequency + overclocking (our driver does this later */
3721
3722 gen6_set_rps(dev, (I915_READ(GEN6_GT_PERF_STATUS) & 0xff00) >> 8);
3723
Ben Widawsky09610212014-05-15 20:58:08 +03003724 gen8_enable_rps_interrupts(dev);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003725
Deepak Sc8d9a592013-11-23 14:55:42 +05303726 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003727}
3728
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02003729static void gen6_enable_rps(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003730{
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02003731 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003732 struct intel_engine_cs *ring;
Ben Widawsky2a5913a2014-03-19 18:31:13 -07003733 u32 rp_state_cap;
Ben Widawskyd060c162014-03-19 18:31:08 -07003734 u32 rc6vids, pcu_mbox = 0, rc6_mask = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003735 u32 gtfifodbg;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003736 int rc6_mode;
Ben Widawsky42c05262012-09-26 10:34:00 -07003737 int i, ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003738
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003739 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02003740
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003741 /* Here begins a magic sequence of register writes to enable
3742 * auto-downclocking.
3743 *
3744 * Perhaps there might be some value in exposing these to
3745 * userspace...
3746 */
3747 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003748
3749 /* Clear the DBG now so we don't confuse earlier errors */
3750 if ((gtfifodbg = I915_READ(GTFIFODBG))) {
3751 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
3752 I915_WRITE(GTFIFODBG, gtfifodbg);
3753 }
3754
Deepak Sc8d9a592013-11-23 14:55:42 +05303755 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003756
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003757 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003758
Ben Widawsky3280e8b2014-03-31 17:16:42 -07003759 parse_rp_state_cap(dev_priv, rp_state_cap);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003760
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003761 /* disable the counters and set deterministic thresholds */
3762 I915_WRITE(GEN6_RC_CONTROL, 0);
3763
3764 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
3765 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
3766 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
3767 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
3768 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
3769
Chris Wilsonb4519512012-05-11 14:29:30 +01003770 for_each_ring(ring, dev_priv, i)
3771 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003772
3773 I915_WRITE(GEN6_RC_SLEEP, 0);
3774 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Daniel Vetter29c78f62013-11-16 16:04:26 +01003775 if (IS_IVYBRIDGE(dev))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07003776 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
3777 else
3778 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08003779 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003780 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
3781
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03003782 /* Check if we are enabling RC6 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003783 rc6_mode = intel_enable_rc6(dev_priv->dev);
3784 if (rc6_mode & INTEL_RC6_ENABLE)
3785 rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
3786
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03003787 /* We don't use those on Haswell */
3788 if (!IS_HASWELL(dev)) {
3789 if (rc6_mode & INTEL_RC6p_ENABLE)
3790 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003791
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03003792 if (rc6_mode & INTEL_RC6pp_ENABLE)
3793 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
3794 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003795
Ben Widawskydc39fff2013-10-18 12:32:07 -07003796 intel_print_rc6_info(dev, rc6_mask);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003797
3798 I915_WRITE(GEN6_RC_CONTROL,
3799 rc6_mask |
3800 GEN6_RC_CTL_EI_MODE(1) |
3801 GEN6_RC_CTL_HW_ENABLE);
3802
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003803 /* Power down if completely idle for over 50ms */
3804 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003805 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003806
Ben Widawsky42c05262012-09-26 10:34:00 -07003807 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_MIN_FREQ_TABLE, 0);
Ben Widawskyd060c162014-03-19 18:31:08 -07003808 if (ret)
Ben Widawsky42c05262012-09-26 10:34:00 -07003809 DRM_DEBUG_DRIVER("Failed to set the min frequency\n");
Ben Widawskyd060c162014-03-19 18:31:08 -07003810
3811 ret = sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &pcu_mbox);
3812 if (!ret && (pcu_mbox & (1<<31))) { /* OC supported */
3813 DRM_DEBUG_DRIVER("Overclocking supported. Max: %dMHz, Overclock max: %dMHz\n",
Ben Widawskyb39fb292014-03-19 18:31:11 -07003814 (dev_priv->rps.max_freq_softlimit & 0xff) * 50,
Ben Widawskyd060c162014-03-19 18:31:08 -07003815 (pcu_mbox & 0xff) * 50);
Ben Widawskyb39fb292014-03-19 18:31:11 -07003816 dev_priv->rps.max_freq = pcu_mbox & 0xff;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003817 }
3818
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003819 dev_priv->rps.power = HIGH_POWER; /* force a reset */
Ben Widawskyb39fb292014-03-19 18:31:11 -07003820 gen6_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003821
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003822 gen6_enable_rps_interrupts(dev);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003823
Ben Widawsky31643d52012-09-26 10:34:01 -07003824 rc6vids = 0;
3825 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
3826 if (IS_GEN6(dev) && ret) {
3827 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
3828 } else if (IS_GEN6(dev) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
3829 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
3830 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
3831 rc6vids &= 0xffff00;
3832 rc6vids |= GEN6_ENCODE_RC6_VID(450);
3833 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
3834 if (ret)
3835 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
3836 }
3837
Deepak Sc8d9a592013-11-23 14:55:42 +05303838 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003839}
3840
Imre Deakc2bc2fc2014-04-18 16:16:23 +03003841static void __gen6_update_ring_freq(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003842{
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02003843 struct drm_i915_private *dev_priv = dev->dev_private;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003844 int min_freq = 15;
Chris Wilson3ebecd02013-04-12 19:10:13 +01003845 unsigned int gpu_freq;
3846 unsigned int max_ia_freq, min_ring_freq;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003847 int scaling_factor = 180;
Ben Widawskyeda79642013-10-07 17:15:48 -03003848 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003849
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003850 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02003851
Ben Widawskyeda79642013-10-07 17:15:48 -03003852 policy = cpufreq_cpu_get(0);
3853 if (policy) {
3854 max_ia_freq = policy->cpuinfo.max_freq;
3855 cpufreq_cpu_put(policy);
3856 } else {
3857 /*
3858 * Default to measured freq if none found, PCU will ensure we
3859 * don't go over
3860 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003861 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03003862 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003863
3864 /* Convert from kHz to MHz */
3865 max_ia_freq /= 1000;
3866
Ben Widawsky153b4b952013-10-22 22:05:09 -07003867 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07003868 /* convert DDR frequency from units of 266.6MHz to bandwidth */
3869 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01003870
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003871 /*
3872 * For each potential GPU frequency, load a ring frequency we'd like
3873 * to use for memory access. We do this by specifying the IA frequency
3874 * the PCU should use as a reference to determine the ring frequency.
3875 */
Ben Widawskyb39fb292014-03-19 18:31:11 -07003876 for (gpu_freq = dev_priv->rps.max_freq_softlimit; gpu_freq >= dev_priv->rps.min_freq_softlimit;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003877 gpu_freq--) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07003878 int diff = dev_priv->rps.max_freq_softlimit - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01003879 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003880
Ben Widawsky46c764d2013-11-02 21:07:49 -07003881 if (INTEL_INFO(dev)->gen >= 8) {
3882 /* max(2 * GT, DDR). NB: GT is 50MHz units */
3883 ring_freq = max(min_ring_freq, gpu_freq);
3884 } else if (IS_HASWELL(dev)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07003885 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01003886 ring_freq = max(min_ring_freq, ring_freq);
3887 /* leave ia_freq as the default, chosen by cpufreq */
3888 } else {
3889 /* On older processors, there is no separate ring
3890 * clock domain, so in order to boost the bandwidth
3891 * of the ring, we need to upclock the CPU (ia_freq).
3892 *
3893 * For GPU frequencies less than 750MHz,
3894 * just use the lowest ring freq.
3895 */
3896 if (gpu_freq < min_freq)
3897 ia_freq = 800;
3898 else
3899 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
3900 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
3901 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003902
Ben Widawsky42c05262012-09-26 10:34:00 -07003903 sandybridge_pcode_write(dev_priv,
3904 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01003905 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
3906 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
3907 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003908 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003909}
3910
Imre Deakc2bc2fc2014-04-18 16:16:23 +03003911void gen6_update_ring_freq(struct drm_device *dev)
3912{
3913 struct drm_i915_private *dev_priv = dev->dev_private;
3914
3915 if (INTEL_INFO(dev)->gen < 6 || IS_VALLEYVIEW(dev))
3916 return;
3917
3918 mutex_lock(&dev_priv->rps.hw_lock);
3919 __gen6_update_ring_freq(dev);
3920 mutex_unlock(&dev_priv->rps.hw_lock);
3921}
3922
Ville Syrjälä03af2042014-06-28 02:03:53 +03003923static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05303924{
3925 u32 val, rp0;
3926
3927 val = vlv_punit_read(dev_priv, PUNIT_GPU_STATUS_REG);
3928 rp0 = (val >> PUNIT_GPU_STATUS_MAX_FREQ_SHIFT) & PUNIT_GPU_STATUS_MAX_FREQ_MASK;
3929
3930 return rp0;
3931}
3932
3933static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
3934{
3935 u32 val, rpe;
3936
3937 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
3938 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
3939
3940 return rpe;
3941}
3942
Deepak S7707df42014-07-12 18:46:14 +05303943static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
3944{
3945 u32 val, rp1;
3946
3947 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
3948 rp1 = (val >> PUNIT_GPU_STATUS_MAX_FREQ_SHIFT) & PUNIT_GPU_STATUS_MAX_FREQ_MASK;
3949
3950 return rp1;
3951}
3952
Ville Syrjälä03af2042014-06-28 02:03:53 +03003953static int cherryview_rps_min_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05303954{
3955 u32 val, rpn;
3956
3957 val = vlv_punit_read(dev_priv, PUNIT_GPU_STATUS_REG);
3958 rpn = (val >> PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT) & PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK;
3959 return rpn;
3960}
3961
Deepak Sf8f2b002014-07-10 13:16:21 +05303962static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
3963{
3964 u32 val, rp1;
3965
3966 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
3967
3968 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
3969
3970 return rp1;
3971}
3972
Ville Syrjälä03af2042014-06-28 02:03:53 +03003973static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07003974{
3975 u32 val, rp0;
3976
Jani Nikula64936252013-05-22 15:36:20 +03003977 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003978
3979 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
3980 /* Clamp to max */
3981 rp0 = min_t(u32, rp0, 0xea);
3982
3983 return rp0;
3984}
3985
3986static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
3987{
3988 u32 val, rpe;
3989
Jani Nikula64936252013-05-22 15:36:20 +03003990 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003991 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03003992 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003993 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
3994
3995 return rpe;
3996}
3997
Ville Syrjälä03af2042014-06-28 02:03:53 +03003998static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07003999{
Jani Nikula64936252013-05-22 15:36:20 +03004000 return vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
Jesse Barnes0a073b82013-04-17 15:54:58 -07004001}
4002
Imre Deakae484342014-03-31 15:10:44 +03004003/* Check that the pctx buffer wasn't move under us. */
4004static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
4005{
4006 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
4007
4008 WARN_ON(pctx_addr != dev_priv->mm.stolen_base +
4009 dev_priv->vlv_pctx->stolen->start);
4010}
4011
Deepak S38807742014-05-23 21:00:15 +05304012
4013/* Check that the pcbr address is not empty. */
4014static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
4015{
4016 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
4017
4018 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
4019}
4020
4021static void cherryview_setup_pctx(struct drm_device *dev)
4022{
4023 struct drm_i915_private *dev_priv = dev->dev_private;
4024 unsigned long pctx_paddr, paddr;
4025 struct i915_gtt *gtt = &dev_priv->gtt;
4026 u32 pcbr;
4027 int pctx_size = 32*1024;
4028
4029 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
4030
4031 pcbr = I915_READ(VLV_PCBR);
4032 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
4033 paddr = (dev_priv->mm.stolen_base +
4034 (gtt->stolen_size - pctx_size));
4035
4036 pctx_paddr = (paddr & (~4095));
4037 I915_WRITE(VLV_PCBR, pctx_paddr);
4038 }
4039}
4040
Jesse Barnesc9cddff2013-05-08 10:45:13 -07004041static void valleyview_setup_pctx(struct drm_device *dev)
4042{
4043 struct drm_i915_private *dev_priv = dev->dev_private;
4044 struct drm_i915_gem_object *pctx;
4045 unsigned long pctx_paddr;
4046 u32 pcbr;
4047 int pctx_size = 24*1024;
4048
Imre Deak17b0c1f2014-02-11 21:39:06 +02004049 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
4050
Jesse Barnesc9cddff2013-05-08 10:45:13 -07004051 pcbr = I915_READ(VLV_PCBR);
4052 if (pcbr) {
4053 /* BIOS set it up already, grab the pre-alloc'd space */
4054 int pcbr_offset;
4055
4056 pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
4057 pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv->dev,
4058 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02004059 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07004060 pctx_size);
4061 goto out;
4062 }
4063
4064 /*
4065 * From the Gunit register HAS:
4066 * The Gfx driver is expected to program this register and ensure
4067 * proper allocation within Gfx stolen memory. For example, this
4068 * register should be programmed such than the PCBR range does not
4069 * overlap with other ranges, such as the frame buffer, protected
4070 * memory, or any other relevant ranges.
4071 */
4072 pctx = i915_gem_object_create_stolen(dev, pctx_size);
4073 if (!pctx) {
4074 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
4075 return;
4076 }
4077
4078 pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
4079 I915_WRITE(VLV_PCBR, pctx_paddr);
4080
4081out:
4082 dev_priv->vlv_pctx = pctx;
4083}
4084
Imre Deakae484342014-03-31 15:10:44 +03004085static void valleyview_cleanup_pctx(struct drm_device *dev)
4086{
4087 struct drm_i915_private *dev_priv = dev->dev_private;
4088
4089 if (WARN_ON(!dev_priv->vlv_pctx))
4090 return;
4091
4092 drm_gem_object_unreference(&dev_priv->vlv_pctx->base);
4093 dev_priv->vlv_pctx = NULL;
4094}
4095
Imre Deak4e805192014-04-14 20:24:41 +03004096static void valleyview_init_gt_powersave(struct drm_device *dev)
4097{
4098 struct drm_i915_private *dev_priv = dev->dev_private;
4099
4100 valleyview_setup_pctx(dev);
4101
4102 mutex_lock(&dev_priv->rps.hw_lock);
4103
4104 dev_priv->rps.max_freq = valleyview_rps_max_freq(dev_priv);
4105 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
4106 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
4107 vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq),
4108 dev_priv->rps.max_freq);
4109
4110 dev_priv->rps.efficient_freq = valleyview_rps_rpe_freq(dev_priv);
4111 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
4112 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
4113 dev_priv->rps.efficient_freq);
4114
Deepak Sf8f2b002014-07-10 13:16:21 +05304115 dev_priv->rps.rp1_freq = valleyview_rps_guar_freq(dev_priv);
4116 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
4117 vlv_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
4118 dev_priv->rps.rp1_freq);
4119
Imre Deak4e805192014-04-14 20:24:41 +03004120 dev_priv->rps.min_freq = valleyview_rps_min_freq(dev_priv);
4121 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
4122 vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq),
4123 dev_priv->rps.min_freq);
4124
4125 /* Preserve min/max settings in case of re-init */
4126 if (dev_priv->rps.max_freq_softlimit == 0)
4127 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
4128
4129 if (dev_priv->rps.min_freq_softlimit == 0)
4130 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
4131
4132 mutex_unlock(&dev_priv->rps.hw_lock);
4133}
4134
Deepak S38807742014-05-23 21:00:15 +05304135static void cherryview_init_gt_powersave(struct drm_device *dev)
4136{
Deepak S2b6b3a02014-05-27 15:59:30 +05304137 struct drm_i915_private *dev_priv = dev->dev_private;
4138
Deepak S38807742014-05-23 21:00:15 +05304139 cherryview_setup_pctx(dev);
Deepak S2b6b3a02014-05-27 15:59:30 +05304140
4141 mutex_lock(&dev_priv->rps.hw_lock);
4142
4143 dev_priv->rps.max_freq = cherryview_rps_max_freq(dev_priv);
4144 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
4145 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
4146 vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq),
4147 dev_priv->rps.max_freq);
4148
4149 dev_priv->rps.efficient_freq = cherryview_rps_rpe_freq(dev_priv);
4150 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
4151 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
4152 dev_priv->rps.efficient_freq);
4153
Deepak S7707df42014-07-12 18:46:14 +05304154 dev_priv->rps.rp1_freq = cherryview_rps_guar_freq(dev_priv);
4155 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
4156 vlv_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
4157 dev_priv->rps.rp1_freq);
4158
Deepak S2b6b3a02014-05-27 15:59:30 +05304159 dev_priv->rps.min_freq = cherryview_rps_min_freq(dev_priv);
4160 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
4161 vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq),
4162 dev_priv->rps.min_freq);
4163
4164 /* Preserve min/max settings in case of re-init */
4165 if (dev_priv->rps.max_freq_softlimit == 0)
4166 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
4167
4168 if (dev_priv->rps.min_freq_softlimit == 0)
4169 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
4170
4171 mutex_unlock(&dev_priv->rps.hw_lock);
Deepak S38807742014-05-23 21:00:15 +05304172}
4173
Imre Deak4e805192014-04-14 20:24:41 +03004174static void valleyview_cleanup_gt_powersave(struct drm_device *dev)
4175{
4176 valleyview_cleanup_pctx(dev);
4177}
4178
Deepak S38807742014-05-23 21:00:15 +05304179static void cherryview_enable_rps(struct drm_device *dev)
4180{
4181 struct drm_i915_private *dev_priv = dev->dev_private;
4182 struct intel_engine_cs *ring;
Deepak S2b6b3a02014-05-27 15:59:30 +05304183 u32 gtfifodbg, val, rc6_mode = 0, pcbr;
Deepak S38807742014-05-23 21:00:15 +05304184 int i;
4185
4186 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
4187
4188 gtfifodbg = I915_READ(GTFIFODBG);
4189 if (gtfifodbg) {
4190 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
4191 gtfifodbg);
4192 I915_WRITE(GTFIFODBG, gtfifodbg);
4193 }
4194
4195 cherryview_check_pctx(dev_priv);
4196
4197 /* 1a & 1b: Get forcewake during program sequence. Although the driver
4198 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
4199 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
4200
4201 /* 2a: Program RC6 thresholds.*/
4202 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
4203 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
4204 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
4205
4206 for_each_ring(ring, dev_priv, i)
4207 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
4208 I915_WRITE(GEN6_RC_SLEEP, 0);
4209
4210 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
4211
4212 /* allows RC6 residency counter to work */
4213 I915_WRITE(VLV_COUNTER_CONTROL,
4214 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
4215 VLV_MEDIA_RC6_COUNT_EN |
4216 VLV_RENDER_RC6_COUNT_EN));
4217
4218 /* For now we assume BIOS is allocating and populating the PCBR */
4219 pcbr = I915_READ(VLV_PCBR);
4220
4221 DRM_DEBUG_DRIVER("PCBR offset : 0x%x\n", pcbr);
4222
4223 /* 3: Enable RC6 */
4224 if ((intel_enable_rc6(dev) & INTEL_RC6_ENABLE) &&
4225 (pcbr >> VLV_PCBR_ADDR_SHIFT))
4226 rc6_mode = GEN6_RC_CTL_EI_MODE(1);
4227
4228 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
4229
Deepak S2b6b3a02014-05-27 15:59:30 +05304230 /* 4 Program defaults and thresholds for RPS*/
4231 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
4232 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
4233 I915_WRITE(GEN6_RP_UP_EI, 66000);
4234 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
4235
4236 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
4237
Tom O'Rourke7405f422014-06-10 16:26:34 -07004238 /* WaDisablePwrmtrEvent:chv (pre-production hw) */
4239 I915_WRITE(0xA80C, I915_READ(0xA80C) & 0x00ffffff);
4240 I915_WRITE(0xA810, I915_READ(0xA810) & 0xffffff00);
4241
Deepak S2b6b3a02014-05-27 15:59:30 +05304242 /* 5: Enable RPS */
4243 I915_WRITE(GEN6_RP_CONTROL,
4244 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Tom O'Rourke7405f422014-06-10 16:26:34 -07004245 GEN6_RP_MEDIA_IS_GFX | /* WaSetMaskForGfxBusyness:chv (pre-production hw ?) */
Deepak S2b6b3a02014-05-27 15:59:30 +05304246 GEN6_RP_ENABLE |
4247 GEN6_RP_UP_BUSY_AVG |
4248 GEN6_RP_DOWN_IDLE_AVG);
4249
4250 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
4251
4252 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", val & 0x10 ? "yes" : "no");
4253 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
4254
4255 dev_priv->rps.cur_freq = (val >> 8) & 0xff;
4256 DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
4257 vlv_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
4258 dev_priv->rps.cur_freq);
4259
4260 DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
4261 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
4262 dev_priv->rps.efficient_freq);
4263
4264 valleyview_set_rps(dev_priv->dev, dev_priv->rps.efficient_freq);
4265
Deepak S3497a562014-07-10 13:16:26 +05304266 gen8_enable_rps_interrupts(dev);
4267
Deepak S38807742014-05-23 21:00:15 +05304268 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
4269}
4270
Jesse Barnes0a073b82013-04-17 15:54:58 -07004271static void valleyview_enable_rps(struct drm_device *dev)
4272{
4273 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004274 struct intel_engine_cs *ring;
Ben Widawsky2a5913a2014-03-19 18:31:13 -07004275 u32 gtfifodbg, val, rc6_mode = 0;
Jesse Barnes0a073b82013-04-17 15:54:58 -07004276 int i;
4277
4278 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
4279
Imre Deakae484342014-03-31 15:10:44 +03004280 valleyview_check_pctx(dev_priv);
4281
Jesse Barnes0a073b82013-04-17 15:54:58 -07004282 if ((gtfifodbg = I915_READ(GTFIFODBG))) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07004283 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
4284 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004285 I915_WRITE(GTFIFODBG, gtfifodbg);
4286 }
4287
Deepak Sc8d9a592013-11-23 14:55:42 +05304288 /* If VLV, Forcewake all wells, else re-direct to regular path */
4289 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004290
4291 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
4292 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
4293 I915_WRITE(GEN6_RP_UP_EI, 66000);
4294 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
4295
4296 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Deepak S31685c22014-07-03 17:33:01 -04004297 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 0xf4240);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004298
4299 I915_WRITE(GEN6_RP_CONTROL,
4300 GEN6_RP_MEDIA_TURBO |
4301 GEN6_RP_MEDIA_HW_NORMAL_MODE |
4302 GEN6_RP_MEDIA_IS_GFX |
4303 GEN6_RP_ENABLE |
4304 GEN6_RP_UP_BUSY_AVG |
4305 GEN6_RP_DOWN_IDLE_CONT);
4306
4307 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
4308 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
4309 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
4310
4311 for_each_ring(ring, dev_priv, i)
4312 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
4313
Jesse Barnes2f0aa3042013-11-15 09:32:11 -08004314 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004315
4316 /* allows RC6 residency counter to work */
Jesse Barnes49798eb2013-09-26 17:55:57 -07004317 I915_WRITE(VLV_COUNTER_CONTROL,
Deepak S31685c22014-07-03 17:33:01 -04004318 _MASKED_BIT_ENABLE(VLV_MEDIA_RC0_COUNT_EN |
4319 VLV_RENDER_RC0_COUNT_EN |
Jesse Barnes49798eb2013-09-26 17:55:57 -07004320 VLV_MEDIA_RC6_COUNT_EN |
4321 VLV_RENDER_RC6_COUNT_EN));
Deepak S31685c22014-07-03 17:33:01 -04004322
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07004323 if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
Jesse Barnes6b88f292013-11-15 09:32:12 -08004324 rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL;
Ben Widawskydc39fff2013-10-18 12:32:07 -07004325
4326 intel_print_rc6_info(dev, rc6_mode);
4327
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07004328 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004329
Jani Nikula64936252013-05-22 15:36:20 +03004330 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004331
4332 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", val & 0x10 ? "yes" : "no");
4333 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
4334
Ben Widawskyb39fb292014-03-19 18:31:11 -07004335 dev_priv->rps.cur_freq = (val >> 8) & 0xff;
Ville Syrjälä73008b92013-06-25 19:21:01 +03004336 DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
Ben Widawskyb39fb292014-03-19 18:31:11 -07004337 vlv_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
4338 dev_priv->rps.cur_freq);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004339
Ville Syrjälä73008b92013-06-25 19:21:01 +03004340 DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
Ben Widawskyb39fb292014-03-19 18:31:11 -07004341 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
4342 dev_priv->rps.efficient_freq);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004343
Ben Widawskyb39fb292014-03-19 18:31:11 -07004344 valleyview_set_rps(dev_priv->dev, dev_priv->rps.efficient_freq);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004345
Daniel Vetter44fc7d52013-07-12 22:43:27 +02004346 gen6_enable_rps_interrupts(dev);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004347
Deepak Sc8d9a592013-11-23 14:55:42 +05304348 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004349}
4350
Daniel Vetter930ebb42012-06-29 23:32:16 +02004351void ironlake_teardown_rc6(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004352{
4353 struct drm_i915_private *dev_priv = dev->dev_private;
4354
Daniel Vetter3e373942012-11-02 19:55:04 +01004355 if (dev_priv->ips.renderctx) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004356 i915_gem_object_ggtt_unpin(dev_priv->ips.renderctx);
Daniel Vetter3e373942012-11-02 19:55:04 +01004357 drm_gem_object_unreference(&dev_priv->ips.renderctx->base);
4358 dev_priv->ips.renderctx = NULL;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004359 }
4360
Daniel Vetter3e373942012-11-02 19:55:04 +01004361 if (dev_priv->ips.pwrctx) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004362 i915_gem_object_ggtt_unpin(dev_priv->ips.pwrctx);
Daniel Vetter3e373942012-11-02 19:55:04 +01004363 drm_gem_object_unreference(&dev_priv->ips.pwrctx->base);
4364 dev_priv->ips.pwrctx = NULL;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004365 }
4366}
4367
Daniel Vetter930ebb42012-06-29 23:32:16 +02004368static void ironlake_disable_rc6(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004369{
4370 struct drm_i915_private *dev_priv = dev->dev_private;
4371
4372 if (I915_READ(PWRCTXA)) {
4373 /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
4374 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
4375 wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
4376 50);
4377
4378 I915_WRITE(PWRCTXA, 0);
4379 POSTING_READ(PWRCTXA);
4380
4381 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
4382 POSTING_READ(RSTDBYCTL);
4383 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004384}
4385
4386static int ironlake_setup_rc6(struct drm_device *dev)
4387{
4388 struct drm_i915_private *dev_priv = dev->dev_private;
4389
Daniel Vetter3e373942012-11-02 19:55:04 +01004390 if (dev_priv->ips.renderctx == NULL)
4391 dev_priv->ips.renderctx = intel_alloc_context_page(dev);
4392 if (!dev_priv->ips.renderctx)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004393 return -ENOMEM;
4394
Daniel Vetter3e373942012-11-02 19:55:04 +01004395 if (dev_priv->ips.pwrctx == NULL)
4396 dev_priv->ips.pwrctx = intel_alloc_context_page(dev);
4397 if (!dev_priv->ips.pwrctx) {
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004398 ironlake_teardown_rc6(dev);
4399 return -ENOMEM;
4400 }
4401
4402 return 0;
4403}
4404
Daniel Vetter930ebb42012-06-29 23:32:16 +02004405static void ironlake_enable_rc6(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004406{
4407 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004408 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Chris Wilson3e960502012-11-27 16:22:54 +00004409 bool was_interruptible;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004410 int ret;
4411
4412 /* rc6 disabled by default due to repeated reports of hanging during
4413 * boot and resume.
4414 */
4415 if (!intel_enable_rc6(dev))
4416 return;
4417
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02004418 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
4419
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004420 ret = ironlake_setup_rc6(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02004421 if (ret)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004422 return;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004423
Chris Wilson3e960502012-11-27 16:22:54 +00004424 was_interruptible = dev_priv->mm.interruptible;
4425 dev_priv->mm.interruptible = false;
4426
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004427 /*
4428 * GPU can automatically power down the render unit if given a page
4429 * to save state.
4430 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02004431 ret = intel_ring_begin(ring, 6);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004432 if (ret) {
4433 ironlake_teardown_rc6(dev);
Chris Wilson3e960502012-11-27 16:22:54 +00004434 dev_priv->mm.interruptible = was_interruptible;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004435 return;
4436 }
4437
Daniel Vetter6d90c952012-04-26 23:28:05 +02004438 intel_ring_emit(ring, MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
4439 intel_ring_emit(ring, MI_SET_CONTEXT);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07004440 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(dev_priv->ips.renderctx) |
Daniel Vetter6d90c952012-04-26 23:28:05 +02004441 MI_MM_SPACE_GTT |
4442 MI_SAVE_EXT_STATE_EN |
4443 MI_RESTORE_EXT_STATE_EN |
4444 MI_RESTORE_INHIBIT);
4445 intel_ring_emit(ring, MI_SUSPEND_FLUSH);
4446 intel_ring_emit(ring, MI_NOOP);
4447 intel_ring_emit(ring, MI_FLUSH);
4448 intel_ring_advance(ring);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004449
4450 /*
4451 * Wait for the command parser to advance past MI_SET_CONTEXT. The HW
4452 * does an implicit flush, combined with MI_FLUSH above, it should be
4453 * safe to assume that renderctx is valid
4454 */
Chris Wilson3e960502012-11-27 16:22:54 +00004455 ret = intel_ring_idle(ring);
4456 dev_priv->mm.interruptible = was_interruptible;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004457 if (ret) {
Jani Nikuladef27a52013-03-12 10:49:19 +02004458 DRM_ERROR("failed to enable ironlake power savings\n");
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004459 ironlake_teardown_rc6(dev);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004460 return;
4461 }
4462
Ben Widawskyf343c5f2013-07-05 14:41:04 -07004463 I915_WRITE(PWRCTXA, i915_gem_obj_ggtt_offset(dev_priv->ips.pwrctx) | PWRCTX_EN);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004464 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
Ben Widawskydc39fff2013-10-18 12:32:07 -07004465
Imre Deak91ca6892014-04-14 20:24:25 +03004466 intel_print_rc6_info(dev, GEN6_RC_CTL_RC6_ENABLE);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004467}
4468
Eugeni Dodonovdde18882012-04-18 15:29:24 -03004469static unsigned long intel_pxfreq(u32 vidfreq)
4470{
4471 unsigned long freq;
4472 int div = (vidfreq & 0x3f0000) >> 16;
4473 int post = (vidfreq & 0x3000) >> 12;
4474 int pre = (vidfreq & 0x7);
4475
4476 if (!pre)
4477 return 0;
4478
4479 freq = ((div * 133333) / ((1<<post) * pre));
4480
4481 return freq;
4482}
4483
Daniel Vettereb48eb02012-04-26 23:28:12 +02004484static const struct cparams {
4485 u16 i;
4486 u16 t;
4487 u16 m;
4488 u16 c;
4489} cparams[] = {
4490 { 1, 1333, 301, 28664 },
4491 { 1, 1066, 294, 24460 },
4492 { 1, 800, 294, 25192 },
4493 { 0, 1333, 276, 27605 },
4494 { 0, 1066, 276, 27605 },
4495 { 0, 800, 231, 23784 },
4496};
4497
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004498static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02004499{
4500 u64 total_count, diff, ret;
4501 u32 count1, count2, count3, m = 0, c = 0;
4502 unsigned long now = jiffies_to_msecs(jiffies), diff1;
4503 int i;
4504
Daniel Vetter02d71952012-08-09 16:44:54 +02004505 assert_spin_locked(&mchdev_lock);
4506
Daniel Vetter20e4d402012-08-08 23:35:39 +02004507 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004508
4509 /* Prevent division-by-zero if we are asking too fast.
4510 * Also, we don't get interesting results if we are polling
4511 * faster than once in 10ms, so just return the saved value
4512 * in such cases.
4513 */
4514 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02004515 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004516
4517 count1 = I915_READ(DMIEC);
4518 count2 = I915_READ(DDREC);
4519 count3 = I915_READ(CSIEC);
4520
4521 total_count = count1 + count2 + count3;
4522
4523 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02004524 if (total_count < dev_priv->ips.last_count1) {
4525 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004526 diff += total_count;
4527 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02004528 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004529 }
4530
4531 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02004532 if (cparams[i].i == dev_priv->ips.c_m &&
4533 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02004534 m = cparams[i].m;
4535 c = cparams[i].c;
4536 break;
4537 }
4538 }
4539
4540 diff = div_u64(diff, diff1);
4541 ret = ((m * diff) + c);
4542 ret = div_u64(ret, 10);
4543
Daniel Vetter20e4d402012-08-08 23:35:39 +02004544 dev_priv->ips.last_count1 = total_count;
4545 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004546
Daniel Vetter20e4d402012-08-08 23:35:39 +02004547 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004548
4549 return ret;
4550}
4551
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004552unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
4553{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00004554 struct drm_device *dev = dev_priv->dev;
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004555 unsigned long val;
4556
Damien Lespiau3d13ef22014-02-07 19:12:47 +00004557 if (INTEL_INFO(dev)->gen != 5)
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004558 return 0;
4559
4560 spin_lock_irq(&mchdev_lock);
4561
4562 val = __i915_chipset_val(dev_priv);
4563
4564 spin_unlock_irq(&mchdev_lock);
4565
4566 return val;
4567}
4568
Daniel Vettereb48eb02012-04-26 23:28:12 +02004569unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
4570{
4571 unsigned long m, x, b;
4572 u32 tsfs;
4573
4574 tsfs = I915_READ(TSFS);
4575
4576 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
4577 x = I915_READ8(TR1);
4578
4579 b = tsfs & TSFS_INTR_MASK;
4580
4581 return ((m * x) / 127) - b;
4582}
4583
4584static u16 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
4585{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00004586 struct drm_device *dev = dev_priv->dev;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004587 static const struct v_table {
4588 u16 vd; /* in .1 mil */
4589 u16 vm; /* in .1 mil */
4590 } v_table[] = {
4591 { 0, 0, },
4592 { 375, 0, },
4593 { 500, 0, },
4594 { 625, 0, },
4595 { 750, 0, },
4596 { 875, 0, },
4597 { 1000, 0, },
4598 { 1125, 0, },
4599 { 4125, 3000, },
4600 { 4125, 3000, },
4601 { 4125, 3000, },
4602 { 4125, 3000, },
4603 { 4125, 3000, },
4604 { 4125, 3000, },
4605 { 4125, 3000, },
4606 { 4125, 3000, },
4607 { 4125, 3000, },
4608 { 4125, 3000, },
4609 { 4125, 3000, },
4610 { 4125, 3000, },
4611 { 4125, 3000, },
4612 { 4125, 3000, },
4613 { 4125, 3000, },
4614 { 4125, 3000, },
4615 { 4125, 3000, },
4616 { 4125, 3000, },
4617 { 4125, 3000, },
4618 { 4125, 3000, },
4619 { 4125, 3000, },
4620 { 4125, 3000, },
4621 { 4125, 3000, },
4622 { 4125, 3000, },
4623 { 4250, 3125, },
4624 { 4375, 3250, },
4625 { 4500, 3375, },
4626 { 4625, 3500, },
4627 { 4750, 3625, },
4628 { 4875, 3750, },
4629 { 5000, 3875, },
4630 { 5125, 4000, },
4631 { 5250, 4125, },
4632 { 5375, 4250, },
4633 { 5500, 4375, },
4634 { 5625, 4500, },
4635 { 5750, 4625, },
4636 { 5875, 4750, },
4637 { 6000, 4875, },
4638 { 6125, 5000, },
4639 { 6250, 5125, },
4640 { 6375, 5250, },
4641 { 6500, 5375, },
4642 { 6625, 5500, },
4643 { 6750, 5625, },
4644 { 6875, 5750, },
4645 { 7000, 5875, },
4646 { 7125, 6000, },
4647 { 7250, 6125, },
4648 { 7375, 6250, },
4649 { 7500, 6375, },
4650 { 7625, 6500, },
4651 { 7750, 6625, },
4652 { 7875, 6750, },
4653 { 8000, 6875, },
4654 { 8125, 7000, },
4655 { 8250, 7125, },
4656 { 8375, 7250, },
4657 { 8500, 7375, },
4658 { 8625, 7500, },
4659 { 8750, 7625, },
4660 { 8875, 7750, },
4661 { 9000, 7875, },
4662 { 9125, 8000, },
4663 { 9250, 8125, },
4664 { 9375, 8250, },
4665 { 9500, 8375, },
4666 { 9625, 8500, },
4667 { 9750, 8625, },
4668 { 9875, 8750, },
4669 { 10000, 8875, },
4670 { 10125, 9000, },
4671 { 10250, 9125, },
4672 { 10375, 9250, },
4673 { 10500, 9375, },
4674 { 10625, 9500, },
4675 { 10750, 9625, },
4676 { 10875, 9750, },
4677 { 11000, 9875, },
4678 { 11125, 10000, },
4679 { 11250, 10125, },
4680 { 11375, 10250, },
4681 { 11500, 10375, },
4682 { 11625, 10500, },
4683 { 11750, 10625, },
4684 { 11875, 10750, },
4685 { 12000, 10875, },
4686 { 12125, 11000, },
4687 { 12250, 11125, },
4688 { 12375, 11250, },
4689 { 12500, 11375, },
4690 { 12625, 11500, },
4691 { 12750, 11625, },
4692 { 12875, 11750, },
4693 { 13000, 11875, },
4694 { 13125, 12000, },
4695 { 13250, 12125, },
4696 { 13375, 12250, },
4697 { 13500, 12375, },
4698 { 13625, 12500, },
4699 { 13750, 12625, },
4700 { 13875, 12750, },
4701 { 14000, 12875, },
4702 { 14125, 13000, },
4703 { 14250, 13125, },
4704 { 14375, 13250, },
4705 { 14500, 13375, },
4706 { 14625, 13500, },
4707 { 14750, 13625, },
4708 { 14875, 13750, },
4709 { 15000, 13875, },
4710 { 15125, 14000, },
4711 { 15250, 14125, },
4712 { 15375, 14250, },
4713 { 15500, 14375, },
4714 { 15625, 14500, },
4715 { 15750, 14625, },
4716 { 15875, 14750, },
4717 { 16000, 14875, },
4718 { 16125, 15000, },
4719 };
Damien Lespiau3d13ef22014-02-07 19:12:47 +00004720 if (INTEL_INFO(dev)->is_mobile)
Daniel Vettereb48eb02012-04-26 23:28:12 +02004721 return v_table[pxvid].vm;
4722 else
4723 return v_table[pxvid].vd;
4724}
4725
Daniel Vetter02d71952012-08-09 16:44:54 +02004726static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02004727{
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00004728 u64 now, diff, diffms;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004729 u32 count;
4730
Daniel Vetter02d71952012-08-09 16:44:54 +02004731 assert_spin_locked(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004732
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00004733 now = ktime_get_raw_ns();
4734 diffms = now - dev_priv->ips.last_time2;
4735 do_div(diffms, NSEC_PER_MSEC);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004736
4737 /* Don't divide by 0 */
Daniel Vettereb48eb02012-04-26 23:28:12 +02004738 if (!diffms)
4739 return;
4740
4741 count = I915_READ(GFXEC);
4742
Daniel Vetter20e4d402012-08-08 23:35:39 +02004743 if (count < dev_priv->ips.last_count2) {
4744 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004745 diff += count;
4746 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02004747 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004748 }
4749
Daniel Vetter20e4d402012-08-08 23:35:39 +02004750 dev_priv->ips.last_count2 = count;
4751 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004752
4753 /* More magic constants... */
4754 diff = diff * 1181;
4755 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02004756 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004757}
4758
Daniel Vetter02d71952012-08-09 16:44:54 +02004759void i915_update_gfx_val(struct drm_i915_private *dev_priv)
4760{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00004761 struct drm_device *dev = dev_priv->dev;
4762
4763 if (INTEL_INFO(dev)->gen != 5)
Daniel Vetter02d71952012-08-09 16:44:54 +02004764 return;
4765
Daniel Vetter92703882012-08-09 16:46:01 +02004766 spin_lock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02004767
4768 __i915_update_gfx_val(dev_priv);
4769
Daniel Vetter92703882012-08-09 16:46:01 +02004770 spin_unlock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02004771}
4772
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004773static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02004774{
4775 unsigned long t, corr, state1, corr2, state2;
4776 u32 pxvid, ext_v;
4777
Daniel Vetter02d71952012-08-09 16:44:54 +02004778 assert_spin_locked(&mchdev_lock);
4779
Ben Widawskyb39fb292014-03-19 18:31:11 -07004780 pxvid = I915_READ(PXVFREQ_BASE + (dev_priv->rps.cur_freq * 4));
Daniel Vettereb48eb02012-04-26 23:28:12 +02004781 pxvid = (pxvid >> 24) & 0x7f;
4782 ext_v = pvid_to_extvid(dev_priv, pxvid);
4783
4784 state1 = ext_v;
4785
4786 t = i915_mch_val(dev_priv);
4787
4788 /* Revel in the empirically derived constants */
4789
4790 /* Correction factor in 1/100000 units */
4791 if (t > 80)
4792 corr = ((t * 2349) + 135940);
4793 else if (t >= 50)
4794 corr = ((t * 964) + 29317);
4795 else /* < 50 */
4796 corr = ((t * 301) + 1004);
4797
4798 corr = corr * ((150142 * state1) / 10000 - 78642);
4799 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02004800 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004801
4802 state2 = (corr2 * state1) / 10000;
4803 state2 /= 100; /* convert to mW */
4804
Daniel Vetter02d71952012-08-09 16:44:54 +02004805 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004806
Daniel Vetter20e4d402012-08-08 23:35:39 +02004807 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004808}
4809
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004810unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
4811{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00004812 struct drm_device *dev = dev_priv->dev;
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004813 unsigned long val;
4814
Damien Lespiau3d13ef22014-02-07 19:12:47 +00004815 if (INTEL_INFO(dev)->gen != 5)
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004816 return 0;
4817
4818 spin_lock_irq(&mchdev_lock);
4819
4820 val = __i915_gfx_val(dev_priv);
4821
4822 spin_unlock_irq(&mchdev_lock);
4823
4824 return val;
4825}
4826
Daniel Vettereb48eb02012-04-26 23:28:12 +02004827/**
4828 * i915_read_mch_val - return value for IPS use
4829 *
4830 * Calculate and return a value for the IPS driver to use when deciding whether
4831 * we have thermal and power headroom to increase CPU or GPU power budget.
4832 */
4833unsigned long i915_read_mch_val(void)
4834{
4835 struct drm_i915_private *dev_priv;
4836 unsigned long chipset_val, graphics_val, ret = 0;
4837
Daniel Vetter92703882012-08-09 16:46:01 +02004838 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004839 if (!i915_mch_dev)
4840 goto out_unlock;
4841 dev_priv = i915_mch_dev;
4842
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004843 chipset_val = __i915_chipset_val(dev_priv);
4844 graphics_val = __i915_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004845
4846 ret = chipset_val + graphics_val;
4847
4848out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02004849 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004850
4851 return ret;
4852}
4853EXPORT_SYMBOL_GPL(i915_read_mch_val);
4854
4855/**
4856 * i915_gpu_raise - raise GPU frequency limit
4857 *
4858 * Raise the limit; IPS indicates we have thermal headroom.
4859 */
4860bool i915_gpu_raise(void)
4861{
4862 struct drm_i915_private *dev_priv;
4863 bool ret = true;
4864
Daniel Vetter92703882012-08-09 16:46:01 +02004865 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004866 if (!i915_mch_dev) {
4867 ret = false;
4868 goto out_unlock;
4869 }
4870 dev_priv = i915_mch_dev;
4871
Daniel Vetter20e4d402012-08-08 23:35:39 +02004872 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
4873 dev_priv->ips.max_delay--;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004874
4875out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02004876 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004877
4878 return ret;
4879}
4880EXPORT_SYMBOL_GPL(i915_gpu_raise);
4881
4882/**
4883 * i915_gpu_lower - lower GPU frequency limit
4884 *
4885 * IPS indicates we're close to a thermal limit, so throttle back the GPU
4886 * frequency maximum.
4887 */
4888bool i915_gpu_lower(void)
4889{
4890 struct drm_i915_private *dev_priv;
4891 bool ret = true;
4892
Daniel Vetter92703882012-08-09 16:46:01 +02004893 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004894 if (!i915_mch_dev) {
4895 ret = false;
4896 goto out_unlock;
4897 }
4898 dev_priv = i915_mch_dev;
4899
Daniel Vetter20e4d402012-08-08 23:35:39 +02004900 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
4901 dev_priv->ips.max_delay++;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004902
4903out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02004904 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004905
4906 return ret;
4907}
4908EXPORT_SYMBOL_GPL(i915_gpu_lower);
4909
4910/**
4911 * i915_gpu_busy - indicate GPU business to IPS
4912 *
4913 * Tell the IPS driver whether or not the GPU is busy.
4914 */
4915bool i915_gpu_busy(void)
4916{
4917 struct drm_i915_private *dev_priv;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004918 struct intel_engine_cs *ring;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004919 bool ret = false;
Chris Wilsonf047e392012-07-21 12:31:41 +01004920 int i;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004921
Daniel Vetter92703882012-08-09 16:46:01 +02004922 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004923 if (!i915_mch_dev)
4924 goto out_unlock;
4925 dev_priv = i915_mch_dev;
4926
Chris Wilsonf047e392012-07-21 12:31:41 +01004927 for_each_ring(ring, dev_priv, i)
4928 ret |= !list_empty(&ring->request_list);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004929
4930out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02004931 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004932
4933 return ret;
4934}
4935EXPORT_SYMBOL_GPL(i915_gpu_busy);
4936
4937/**
4938 * i915_gpu_turbo_disable - disable graphics turbo
4939 *
4940 * Disable graphics turbo by resetting the max frequency and setting the
4941 * current frequency to the default.
4942 */
4943bool i915_gpu_turbo_disable(void)
4944{
4945 struct drm_i915_private *dev_priv;
4946 bool ret = true;
4947
Daniel Vetter92703882012-08-09 16:46:01 +02004948 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004949 if (!i915_mch_dev) {
4950 ret = false;
4951 goto out_unlock;
4952 }
4953 dev_priv = i915_mch_dev;
4954
Daniel Vetter20e4d402012-08-08 23:35:39 +02004955 dev_priv->ips.max_delay = dev_priv->ips.fstart;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004956
Daniel Vetter20e4d402012-08-08 23:35:39 +02004957 if (!ironlake_set_drps(dev_priv->dev, dev_priv->ips.fstart))
Daniel Vettereb48eb02012-04-26 23:28:12 +02004958 ret = false;
4959
4960out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02004961 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004962
4963 return ret;
4964}
4965EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
4966
4967/**
4968 * Tells the intel_ips driver that the i915 driver is now loaded, if
4969 * IPS got loaded first.
4970 *
4971 * This awkward dance is so that neither module has to depend on the
4972 * other in order for IPS to do the appropriate communication of
4973 * GPU turbo limits to i915.
4974 */
4975static void
4976ips_ping_for_i915_load(void)
4977{
4978 void (*link)(void);
4979
4980 link = symbol_get(ips_link_to_i915_driver);
4981 if (link) {
4982 link();
4983 symbol_put(ips_link_to_i915_driver);
4984 }
4985}
4986
4987void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
4988{
Daniel Vetter02d71952012-08-09 16:44:54 +02004989 /* We only register the i915 ips part with intel-ips once everything is
4990 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Daniel Vetter92703882012-08-09 16:46:01 +02004991 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004992 i915_mch_dev = dev_priv;
Daniel Vetter92703882012-08-09 16:46:01 +02004993 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004994
4995 ips_ping_for_i915_load();
4996}
4997
4998void intel_gpu_ips_teardown(void)
4999{
Daniel Vetter92703882012-08-09 16:46:01 +02005000 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005001 i915_mch_dev = NULL;
Daniel Vetter92703882012-08-09 16:46:01 +02005002 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005003}
Deepak S76c3552f2014-01-30 23:08:16 +05305004
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005005static void intel_init_emon(struct drm_device *dev)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03005006{
5007 struct drm_i915_private *dev_priv = dev->dev_private;
5008 u32 lcfuse;
5009 u8 pxw[16];
5010 int i;
5011
5012 /* Disable to program */
5013 I915_WRITE(ECR, 0);
5014 POSTING_READ(ECR);
5015
5016 /* Program energy weights for various events */
5017 I915_WRITE(SDEW, 0x15040d00);
5018 I915_WRITE(CSIEW0, 0x007f0000);
5019 I915_WRITE(CSIEW1, 0x1e220004);
5020 I915_WRITE(CSIEW2, 0x04000004);
5021
5022 for (i = 0; i < 5; i++)
5023 I915_WRITE(PEW + (i * 4), 0);
5024 for (i = 0; i < 3; i++)
5025 I915_WRITE(DEW + (i * 4), 0);
5026
5027 /* Program P-state weights to account for frequency power adjustment */
5028 for (i = 0; i < 16; i++) {
5029 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
5030 unsigned long freq = intel_pxfreq(pxvidfreq);
5031 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
5032 PXVFREQ_PX_SHIFT;
5033 unsigned long val;
5034
5035 val = vid * vid;
5036 val *= (freq / 1000);
5037 val *= 255;
5038 val /= (127*127*900);
5039 if (val > 0xff)
5040 DRM_ERROR("bad pxval: %ld\n", val);
5041 pxw[i] = val;
5042 }
5043 /* Render standby states get 0 weight */
5044 pxw[14] = 0;
5045 pxw[15] = 0;
5046
5047 for (i = 0; i < 4; i++) {
5048 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
5049 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
5050 I915_WRITE(PXW + (i * 4), val);
5051 }
5052
5053 /* Adjust magic regs to magic values (more experimental results) */
5054 I915_WRITE(OGW0, 0);
5055 I915_WRITE(OGW1, 0);
5056 I915_WRITE(EG0, 0x00007f00);
5057 I915_WRITE(EG1, 0x0000000e);
5058 I915_WRITE(EG2, 0x000e0000);
5059 I915_WRITE(EG3, 0x68000300);
5060 I915_WRITE(EG4, 0x42000000);
5061 I915_WRITE(EG5, 0x00140031);
5062 I915_WRITE(EG6, 0);
5063 I915_WRITE(EG7, 0);
5064
5065 for (i = 0; i < 8; i++)
5066 I915_WRITE(PXWL + (i * 4), 0);
5067
5068 /* Enable PMON + select events */
5069 I915_WRITE(ECR, 0x80000019);
5070
5071 lcfuse = I915_READ(LCFUSE02);
5072
Daniel Vetter20e4d402012-08-08 23:35:39 +02005073 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03005074}
5075
Imre Deakae484342014-03-31 15:10:44 +03005076void intel_init_gt_powersave(struct drm_device *dev)
5077{
Imre Deake6069ca2014-04-18 16:01:02 +03005078 i915.enable_rc6 = sanitize_rc6_option(dev, i915.enable_rc6);
5079
Deepak S38807742014-05-23 21:00:15 +05305080 if (IS_CHERRYVIEW(dev))
5081 cherryview_init_gt_powersave(dev);
5082 else if (IS_VALLEYVIEW(dev))
Imre Deak4e805192014-04-14 20:24:41 +03005083 valleyview_init_gt_powersave(dev);
Imre Deakae484342014-03-31 15:10:44 +03005084}
5085
5086void intel_cleanup_gt_powersave(struct drm_device *dev)
5087{
Deepak S38807742014-05-23 21:00:15 +05305088 if (IS_CHERRYVIEW(dev))
5089 return;
5090 else if (IS_VALLEYVIEW(dev))
Imre Deak4e805192014-04-14 20:24:41 +03005091 valleyview_cleanup_gt_powersave(dev);
Imre Deakae484342014-03-31 15:10:44 +03005092}
5093
Jesse Barnes156c7ca2014-06-12 08:35:45 -07005094/**
5095 * intel_suspend_gt_powersave - suspend PM work and helper threads
5096 * @dev: drm device
5097 *
5098 * We don't want to disable RC6 or other features here, we just want
5099 * to make sure any work we've queued has finished and won't bother
5100 * us while we're suspended.
5101 */
5102void intel_suspend_gt_powersave(struct drm_device *dev)
5103{
5104 struct drm_i915_private *dev_priv = dev->dev_private;
5105
5106 /* Interrupts should be disabled already to avoid re-arming. */
Jesse Barnes9df7575f2014-06-20 09:29:20 -07005107 WARN_ON(intel_irqs_enabled(dev_priv));
Jesse Barnes156c7ca2014-06-12 08:35:45 -07005108
5109 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
5110
5111 cancel_work_sync(&dev_priv->rps.work);
Deepak Sb47adc12014-06-20 20:03:02 +05305112
5113 /* Force GPU to min freq during suspend */
5114 gen6_rps_idle(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07005115}
5116
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005117void intel_disable_gt_powersave(struct drm_device *dev)
5118{
Jesse Barnes1a01ab32012-11-02 11:14:00 -07005119 struct drm_i915_private *dev_priv = dev->dev_private;
5120
Daniel Vetterfd0c0642013-04-24 11:13:35 +02005121 /* Interrupts should be disabled already to avoid re-arming. */
Jesse Barnes9df7575f2014-06-20 09:29:20 -07005122 WARN_ON(intel_irqs_enabled(dev_priv));
Daniel Vetterfd0c0642013-04-24 11:13:35 +02005123
Daniel Vetter930ebb42012-06-29 23:32:16 +02005124 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005125 ironlake_disable_drps(dev);
Daniel Vetter930ebb42012-06-29 23:32:16 +02005126 ironlake_disable_rc6(dev);
Deepak S38807742014-05-23 21:00:15 +05305127 } else if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter10d8d362014-06-12 17:48:52 +02005128 intel_suspend_gt_powersave(dev);
Imre Deake4948372014-05-12 18:35:04 +03005129
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005130 mutex_lock(&dev_priv->rps.hw_lock);
Deepak S38807742014-05-23 21:00:15 +05305131 if (IS_CHERRYVIEW(dev))
5132 cherryview_disable_rps(dev);
5133 else if (IS_VALLEYVIEW(dev))
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005134 valleyview_disable_rps(dev);
5135 else
5136 gen6_disable_rps(dev);
Chris Wilsonc0951f02013-10-10 21:58:50 +01005137 dev_priv->rps.enabled = false;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005138 mutex_unlock(&dev_priv->rps.hw_lock);
Daniel Vetter930ebb42012-06-29 23:32:16 +02005139 }
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005140}
5141
Jesse Barnes1a01ab32012-11-02 11:14:00 -07005142static void intel_gen6_powersave_work(struct work_struct *work)
5143{
5144 struct drm_i915_private *dev_priv =
5145 container_of(work, struct drm_i915_private,
5146 rps.delayed_resume_work.work);
5147 struct drm_device *dev = dev_priv->dev;
5148
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005149 mutex_lock(&dev_priv->rps.hw_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005150
Deepak S38807742014-05-23 21:00:15 +05305151 if (IS_CHERRYVIEW(dev)) {
5152 cherryview_enable_rps(dev);
5153 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes0a073b82013-04-17 15:54:58 -07005154 valleyview_enable_rps(dev);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005155 } else if (IS_BROADWELL(dev)) {
5156 gen8_enable_rps(dev);
Imre Deakc2bc2fc2014-04-18 16:16:23 +03005157 __gen6_update_ring_freq(dev);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005158 } else {
5159 gen6_enable_rps(dev);
Imre Deakc2bc2fc2014-04-18 16:16:23 +03005160 __gen6_update_ring_freq(dev);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005161 }
Chris Wilsonc0951f02013-10-10 21:58:50 +01005162 dev_priv->rps.enabled = true;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005163 mutex_unlock(&dev_priv->rps.hw_lock);
Imre Deakc6df39b2014-04-14 20:24:29 +03005164
5165 intel_runtime_pm_put(dev_priv);
Jesse Barnes1a01ab32012-11-02 11:14:00 -07005166}
5167
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005168void intel_enable_gt_powersave(struct drm_device *dev)
5169{
Jesse Barnes1a01ab32012-11-02 11:14:00 -07005170 struct drm_i915_private *dev_priv = dev->dev_private;
5171
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005172 if (IS_IRONLAKE_M(dev)) {
Imre Deakdc1d0132014-04-14 20:24:28 +03005173 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005174 ironlake_enable_drps(dev);
5175 ironlake_enable_rc6(dev);
5176 intel_init_emon(dev);
Imre Deakdc1d0132014-04-14 20:24:28 +03005177 mutex_unlock(&dev->struct_mutex);
Deepak S38807742014-05-23 21:00:15 +05305178 } else if (INTEL_INFO(dev)->gen >= 6) {
Jesse Barnes1a01ab32012-11-02 11:14:00 -07005179 /*
5180 * PCU communication is slow and this doesn't need to be
5181 * done at any specific time, so do this out of our fast path
5182 * to make resume and init faster.
Imre Deakc6df39b2014-04-14 20:24:29 +03005183 *
5184 * We depend on the HW RC6 power context save/restore
5185 * mechanism when entering D3 through runtime PM suspend. So
5186 * disable RPM until RPS/RC6 is properly setup. We can only
5187 * get here via the driver load/system resume/runtime resume
5188 * paths, so the _noresume version is enough (and in case of
5189 * runtime resume it's necessary).
Jesse Barnes1a01ab32012-11-02 11:14:00 -07005190 */
Imre Deakc6df39b2014-04-14 20:24:29 +03005191 if (schedule_delayed_work(&dev_priv->rps.delayed_resume_work,
5192 round_jiffies_up_relative(HZ)))
5193 intel_runtime_pm_get_noresume(dev_priv);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005194 }
5195}
5196
Imre Deakc6df39b2014-04-14 20:24:29 +03005197void intel_reset_gt_powersave(struct drm_device *dev)
5198{
5199 struct drm_i915_private *dev_priv = dev->dev_private;
5200
5201 dev_priv->rps.enabled = false;
5202 intel_enable_gt_powersave(dev);
5203}
5204
Daniel Vetter3107bd42012-10-31 22:52:31 +01005205static void ibx_init_clock_gating(struct drm_device *dev)
5206{
5207 struct drm_i915_private *dev_priv = dev->dev_private;
5208
5209 /*
5210 * On Ibex Peak and Cougar Point, we need to disable clock
5211 * gating for the panel power sequencer or it will fail to
5212 * start up when no ports are active.
5213 */
5214 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
5215}
5216
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005217static void g4x_disable_trickle_feed(struct drm_device *dev)
5218{
5219 struct drm_i915_private *dev_priv = dev->dev_private;
5220 int pipe;
5221
Damien Lespiau055e3932014-08-18 13:49:10 +01005222 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005223 I915_WRITE(DSPCNTR(pipe),
5224 I915_READ(DSPCNTR(pipe)) |
5225 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03005226 intel_flush_primary_plane(dev_priv, pipe);
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005227 }
5228}
5229
Ville Syrjälä017636c2013-12-05 15:51:37 +02005230static void ilk_init_lp_watermarks(struct drm_device *dev)
5231{
5232 struct drm_i915_private *dev_priv = dev->dev_private;
5233
5234 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
5235 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
5236 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
5237
5238 /*
5239 * Don't touch WM1S_LP_EN here.
5240 * Doing so could cause underruns.
5241 */
5242}
5243
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005244static void ironlake_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005245{
5246 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau231e54f2012-10-19 17:55:41 +01005247 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005248
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01005249 /*
5250 * Required for FBC
5251 * WaFbcDisableDpfcClockGating:ilk
5252 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01005253 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
5254 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
5255 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005256
5257 I915_WRITE(PCH_3DCGDIS0,
5258 MARIUNIT_CLOCK_GATE_DISABLE |
5259 SVSMUNIT_CLOCK_GATE_DISABLE);
5260 I915_WRITE(PCH_3DCGDIS1,
5261 VFMUNIT_CLOCK_GATE_DISABLE);
5262
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005263 /*
5264 * According to the spec the following bits should be set in
5265 * order to enable memory self-refresh
5266 * The bit 22/21 of 0x42004
5267 * The bit 5 of 0x42020
5268 * The bit 15 of 0x45000
5269 */
5270 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5271 (I915_READ(ILK_DISPLAY_CHICKEN2) |
5272 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01005273 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005274 I915_WRITE(DISP_ARB_CTL,
5275 (I915_READ(DISP_ARB_CTL) |
5276 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02005277
5278 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005279
5280 /*
5281 * Based on the document from hardware guys the following bits
5282 * should be set unconditionally in order to enable FBC.
5283 * The bit 22 of 0x42000
5284 * The bit 22 of 0x42004
5285 * The bit 7,8,9 of 0x42020.
5286 */
5287 if (IS_IRONLAKE_M(dev)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01005288 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005289 I915_WRITE(ILK_DISPLAY_CHICKEN1,
5290 I915_READ(ILK_DISPLAY_CHICKEN1) |
5291 ILK_FBCQ_DIS);
5292 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5293 I915_READ(ILK_DISPLAY_CHICKEN2) |
5294 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005295 }
5296
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01005297 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
5298
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005299 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5300 I915_READ(ILK_DISPLAY_CHICKEN2) |
5301 ILK_ELPIN_409_SELECT);
5302 I915_WRITE(_3D_CHICKEN2,
5303 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
5304 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02005305
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005306 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02005307 I915_WRITE(CACHE_MODE_0,
5308 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01005309
Akash Goel4e046322014-04-04 17:14:38 +05305310 /* WaDisable_RenderCache_OperationalFlush:ilk */
5311 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5312
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005313 g4x_disable_trickle_feed(dev);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03005314
Daniel Vetter3107bd42012-10-31 22:52:31 +01005315 ibx_init_clock_gating(dev);
5316}
5317
5318static void cpt_init_clock_gating(struct drm_device *dev)
5319{
5320 struct drm_i915_private *dev_priv = dev->dev_private;
5321 int pipe;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03005322 uint32_t val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01005323
5324 /*
5325 * On Ibex Peak and Cougar Point, we need to disable clock
5326 * gating for the panel power sequencer or it will fail to
5327 * start up when no ports are active.
5328 */
Jesse Barnescd664072013-10-02 10:34:19 -07005329 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
5330 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
5331 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01005332 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
5333 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01005334 /* The below fixes the weird display corruption, a few pixels shifted
5335 * downward, on (only) LVDS of some HP laptops with IVY.
5336 */
Damien Lespiau055e3932014-08-18 13:49:10 +01005337 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03005338 val = I915_READ(TRANS_CHICKEN2(pipe));
5339 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
5340 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005341 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03005342 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03005343 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
5344 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
5345 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03005346 I915_WRITE(TRANS_CHICKEN2(pipe), val);
5347 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01005348 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01005349 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01005350 I915_WRITE(TRANS_CHICKEN1(pipe),
5351 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
5352 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005353}
5354
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01005355static void gen6_check_mch_setup(struct drm_device *dev)
5356{
5357 struct drm_i915_private *dev_priv = dev->dev_private;
5358 uint32_t tmp;
5359
5360 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02005361 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
5362 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
5363 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01005364}
5365
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005366static void gen6_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005367{
5368 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau231e54f2012-10-19 17:55:41 +01005369 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005370
Damien Lespiau231e54f2012-10-19 17:55:41 +01005371 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005372
5373 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5374 I915_READ(ILK_DISPLAY_CHICKEN2) |
5375 ILK_ELPIN_409_SELECT);
5376
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005377 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01005378 I915_WRITE(_3D_CHICKEN,
5379 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
5380
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005381 /* WaSetupGtModeTdRowDispatch:snb */
Daniel Vetter6547fbd2012-12-14 23:38:29 +01005382 if (IS_SNB_GT1(dev))
5383 I915_WRITE(GEN6_GT_MODE,
5384 _MASKED_BIT_ENABLE(GEN6_TD_FOUR_ROW_DISPATCH_DISABLE));
5385
Akash Goel4e046322014-04-04 17:14:38 +05305386 /* WaDisable_RenderCache_OperationalFlush:snb */
5387 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5388
Ville Syrjälä8d85d272014-02-04 21:59:15 +02005389 /*
5390 * BSpec recoomends 8x4 when MSAA is used,
5391 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02005392 *
5393 * Note that PS/WM thread counts depend on the WIZ hashing
5394 * disable bit, which we don't touch here, but it's good
5395 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02005396 */
5397 I915_WRITE(GEN6_GT_MODE,
5398 GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
5399
Ville Syrjälä017636c2013-12-05 15:51:37 +02005400 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005401
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005402 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02005403 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005404
5405 I915_WRITE(GEN6_UCGCTL1,
5406 I915_READ(GEN6_UCGCTL1) |
5407 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
5408 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
5409
5410 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
5411 * gating disable must be set. Failure to set it results in
5412 * flickering pixels due to Z write ordering failures after
5413 * some amount of runtime in the Mesa "fire" demo, and Unigine
5414 * Sanctuary and Tropics, and apparently anything else with
5415 * alpha test or pixel discard.
5416 *
5417 * According to the spec, bit 11 (RCCUNIT) must also be set,
5418 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07005419 *
Ville Syrjäläef593182014-01-22 21:32:47 +02005420 * WaDisableRCCUnitClockGating:snb
5421 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005422 */
5423 I915_WRITE(GEN6_UCGCTL2,
5424 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
5425 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
5426
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02005427 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02005428 I915_WRITE(_3D_CHICKEN3,
5429 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005430
5431 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02005432 * Bspec says:
5433 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
5434 * 3DSTATE_SF number of SF output attributes is more than 16."
5435 */
5436 I915_WRITE(_3D_CHICKEN3,
5437 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
5438
5439 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005440 * According to the spec the following bits should be
5441 * set in order to enable memory self-refresh and fbc:
5442 * The bit21 and bit22 of 0x42000
5443 * The bit21 and bit22 of 0x42004
5444 * The bit5 and bit7 of 0x42020
5445 * The bit14 of 0x70180
5446 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01005447 *
5448 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005449 */
5450 I915_WRITE(ILK_DISPLAY_CHICKEN1,
5451 I915_READ(ILK_DISPLAY_CHICKEN1) |
5452 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
5453 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5454 I915_READ(ILK_DISPLAY_CHICKEN2) |
5455 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01005456 I915_WRITE(ILK_DSPCLK_GATE_D,
5457 I915_READ(ILK_DSPCLK_GATE_D) |
5458 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
5459 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005460
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005461 g4x_disable_trickle_feed(dev);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07005462
Daniel Vetter3107bd42012-10-31 22:52:31 +01005463 cpt_init_clock_gating(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01005464
5465 gen6_check_mch_setup(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005466}
5467
5468static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
5469{
5470 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
5471
Ville Syrjälä3aad9052014-01-22 21:32:59 +02005472 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02005473 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02005474 *
5475 * This actually overrides the dispatch
5476 * mode for all thread types.
5477 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005478 reg &= ~GEN7_FF_SCHED_MASK;
5479 reg |= GEN7_FF_TS_SCHED_HW;
5480 reg |= GEN7_FF_VS_SCHED_HW;
5481 reg |= GEN7_FF_DS_SCHED_HW;
5482
5483 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
5484}
5485
Paulo Zanoni17a303e2012-11-20 15:12:07 -02005486static void lpt_init_clock_gating(struct drm_device *dev)
5487{
5488 struct drm_i915_private *dev_priv = dev->dev_private;
5489
5490 /*
5491 * TODO: this bit should only be enabled when really needed, then
5492 * disabled when not needed anymore in order to save power.
5493 */
5494 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
5495 I915_WRITE(SOUTH_DSPCLK_GATE_D,
5496 I915_READ(SOUTH_DSPCLK_GATE_D) |
5497 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03005498
5499 /* WADPOClockGatingDisable:hsw */
5500 I915_WRITE(_TRANSA_CHICKEN1,
5501 I915_READ(_TRANSA_CHICKEN1) |
5502 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02005503}
5504
Imre Deak7d708ee2013-04-17 14:04:50 +03005505static void lpt_suspend_hw(struct drm_device *dev)
5506{
5507 struct drm_i915_private *dev_priv = dev->dev_private;
5508
5509 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
5510 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
5511
5512 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
5513 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
5514 }
5515}
5516
Paulo Zanoni47c2bd92014-08-21 17:09:37 -03005517static void broadwell_init_clock_gating(struct drm_device *dev)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07005518{
5519 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00005520 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07005521
5522 I915_WRITE(WM3_LP_ILK, 0);
5523 I915_WRITE(WM2_LP_ILK, 0);
5524 I915_WRITE(WM1_LP_ILK, 0);
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07005525
5526 /* FIXME(BDW): Check all the w/a, some might only apply to
5527 * pre-production hw. */
5528
Kenneth Graunkec8966e12014-02-26 23:59:30 -08005529 /* WaDisablePartialInstShootdown:bdw */
5530 I915_WRITE(GEN8_ROW_CHICKEN,
5531 _MASKED_BIT_ENABLE(PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE));
5532
Kenneth Graunke1411e6a2014-02-26 23:59:31 -08005533 /* WaDisableThreadStallDopClockGating:bdw */
5534 /* FIXME: Unclear whether we really need this on production bdw. */
5535 I915_WRITE(GEN8_ROW_CHICKEN,
5536 _MASKED_BIT_ENABLE(STALL_DOP_GATING_DISABLE));
5537
Damien Lespiau4167e322014-01-16 16:51:35 +00005538 /*
5539 * This GEN8_CENTROID_PIXEL_OPT_DIS W/A is only needed for
5540 * pre-production hardware
5541 */
Ben Widawskyfd392b62013-11-04 22:52:39 -08005542 I915_WRITE(HALF_SLICE_CHICKEN3,
5543 _MASKED_BIT_ENABLE(GEN8_CENTROID_PIXEL_OPT_DIS));
Ben Widawskybf663472013-11-02 21:07:57 -07005544 I915_WRITE(HALF_SLICE_CHICKEN3,
5545 _MASKED_BIT_ENABLE(GEN8_SAMPLER_POWER_BYPASS_DIS));
Ben Widawsky4afe8d32013-11-02 21:07:55 -07005546 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_BWGTLB_DISABLE));
5547
Ben Widawsky7f88da02013-11-02 21:07:58 -07005548 I915_WRITE(_3D_CHICKEN3,
Michel Thierryb3f9ad92014-07-07 12:40:17 +01005549 _MASKED_BIT_ENABLE(_3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(2)));
Ben Widawsky7f88da02013-11-02 21:07:58 -07005550
Ben Widawskya75f3622013-11-02 21:07:59 -07005551 I915_WRITE(COMMON_SLICE_CHICKEN2,
5552 _MASKED_BIT_ENABLE(GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE));
5553
Ben Widawsky4c2e7a52013-11-02 21:08:00 -07005554 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
5555 _MASKED_BIT_ENABLE(GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE));
5556
Ben Widawsky242a4012014-04-18 18:04:29 -03005557 /* WaDisableDopClockGating:bdw May not be needed for production */
5558 I915_WRITE(GEN7_ROW_CHICKEN2,
5559 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
5560
Ben Widawskyab57fff2013-12-12 15:28:04 -08005561 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07005562 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07005563
Ben Widawskyab57fff2013-12-12 15:28:04 -08005564 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07005565 I915_WRITE(CHICKEN_PAR1_1,
5566 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
5567
Ben Widawskyab57fff2013-12-12 15:28:04 -08005568 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01005569 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00005570 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02005571 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02005572 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07005573 }
Ben Widawsky63801f22013-12-12 17:26:03 -08005574
5575 /* Use Force Non-Coherent whenever executing a 3D context. This is a
5576 * workaround for for a possible hang in the unlikely event a TLB
5577 * invalidation occurs during a PSD flush.
5578 */
5579 I915_WRITE(HDC_CHICKEN0,
5580 I915_READ(HDC_CHICKEN0) |
5581 _MASKED_BIT_ENABLE(HDC_FORCE_NON_COHERENT));
Ben Widawskyab57fff2013-12-12 15:28:04 -08005582
5583 /* WaVSRefCountFullforceMissDisable:bdw */
5584 /* WaDSRefCountFullforceMissDisable:bdw */
5585 I915_WRITE(GEN7_FF_THREAD_MODE,
5586 I915_READ(GEN7_FF_THREAD_MODE) &
5587 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02005588
5589 /*
5590 * BSpec recommends 8x4 when MSAA is used,
5591 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02005592 *
5593 * Note that PS/WM thread counts depend on the WIZ hashing
5594 * disable bit, which we don't touch here, but it's good
5595 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä36075a42014-02-04 21:59:21 +02005596 */
5597 I915_WRITE(GEN7_GT_MODE,
5598 GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02005599
5600 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
5601 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02005602
5603 /* WaDisableSDEUnitClockGating:bdw */
5604 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
5605 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00005606
5607 /* Wa4x4STCOptimizationDisable:bdw */
5608 I915_WRITE(CACHE_MODE_1,
5609 _MASKED_BIT_ENABLE(GEN8_4x4_STC_OPTIMIZATION_DISABLE));
Paulo Zanoni89d6b2b2014-08-21 17:09:36 -03005610
5611 lpt_init_clock_gating(dev);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07005612}
5613
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005614static void haswell_init_clock_gating(struct drm_device *dev)
5615{
5616 struct drm_i915_private *dev_priv = dev->dev_private;
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005617
Ville Syrjälä017636c2013-12-05 15:51:37 +02005618 ilk_init_lp_watermarks(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005619
Francisco Jerezf3fc4882013-10-02 15:53:16 -07005620 /* L3 caching of data atomics doesn't work -- disable it. */
5621 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
5622 I915_WRITE(HSW_ROW_CHICKEN3,
5623 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
5624
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005625 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005626 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
5627 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
5628 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
5629
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02005630 /* WaVSRefCountFullforceMissDisable:hsw */
5631 I915_WRITE(GEN7_FF_THREAD_MODE,
5632 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005633
Akash Goel4e046322014-04-04 17:14:38 +05305634 /* WaDisable_RenderCache_OperationalFlush:hsw */
5635 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5636
Chia-I Wufe27c602014-01-28 13:29:33 +08005637 /* enable HiZ Raw Stall Optimization */
5638 I915_WRITE(CACHE_MODE_0_GEN7,
5639 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
5640
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005641 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005642 I915_WRITE(CACHE_MODE_1,
5643 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03005644
Ville Syrjäläa12c4962014-02-04 21:59:20 +02005645 /*
5646 * BSpec recommends 8x4 when MSAA is used,
5647 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02005648 *
5649 * Note that PS/WM thread counts depend on the WIZ hashing
5650 * disable bit, which we don't touch here, but it's good
5651 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02005652 */
5653 I915_WRITE(GEN7_GT_MODE,
5654 GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
5655
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005656 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07005657 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
5658
Paulo Zanoni90a88642013-05-03 17:23:45 -03005659 /* WaRsPkgCStateDisplayPMReq:hsw */
5660 I915_WRITE(CHICKEN_PAR1_1,
5661 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03005662
Paulo Zanoni17a303e2012-11-20 15:12:07 -02005663 lpt_init_clock_gating(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005664}
5665
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005666static void ivybridge_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005667{
5668 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky20848222012-05-04 18:58:59 -07005669 uint32_t snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005670
Ville Syrjälä017636c2013-12-05 15:51:37 +02005671 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005672
Damien Lespiau231e54f2012-10-19 17:55:41 +01005673 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005674
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005675 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05005676 I915_WRITE(_3D_CHICKEN3,
5677 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
5678
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005679 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005680 I915_WRITE(IVB_CHICKEN3,
5681 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
5682 CHICKEN3_DGMG_DONE_FIX_DISABLE);
5683
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005684 /* WaDisablePSDDualDispatchEnable:ivb */
Jesse Barnes12f33822012-10-25 12:15:45 -07005685 if (IS_IVB_GT1(dev))
5686 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
5687 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07005688
Akash Goel4e046322014-04-04 17:14:38 +05305689 /* WaDisable_RenderCache_OperationalFlush:ivb */
5690 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5691
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005692 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005693 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
5694 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
5695
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005696 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005697 I915_WRITE(GEN7_L3CNTLREG1,
5698 GEN7_WA_FOR_GEN7_L3_CONTROL);
5699 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07005700 GEN7_WA_L3_CHICKEN_MODE);
5701 if (IS_IVB_GT1(dev))
5702 I915_WRITE(GEN7_ROW_CHICKEN2,
5703 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02005704 else {
5705 /* must write both registers */
5706 I915_WRITE(GEN7_ROW_CHICKEN2,
5707 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07005708 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
5709 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02005710 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005711
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005712 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05005713 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
5714 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
5715
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02005716 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07005717 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005718 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07005719 */
5720 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02005721 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07005722
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005723 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005724 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
5725 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
5726 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
5727
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005728 g4x_disable_trickle_feed(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005729
5730 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02005731
Chris Wilson22721342014-03-04 09:41:43 +00005732 if (0) { /* causes HiZ corruption on ivb:gt1 */
5733 /* enable HiZ Raw Stall Optimization */
5734 I915_WRITE(CACHE_MODE_0_GEN7,
5735 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
5736 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08005737
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005738 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02005739 I915_WRITE(CACHE_MODE_1,
5740 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07005741
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02005742 /*
5743 * BSpec recommends 8x4 when MSAA is used,
5744 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02005745 *
5746 * Note that PS/WM thread counts depend on the WIZ hashing
5747 * disable bit, which we don't touch here, but it's good
5748 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02005749 */
5750 I915_WRITE(GEN7_GT_MODE,
5751 GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
5752
Ben Widawsky20848222012-05-04 18:58:59 -07005753 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
5754 snpcr &= ~GEN6_MBC_SNPCR_MASK;
5755 snpcr |= GEN6_MBC_SNPCR_MED;
5756 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01005757
Ben Widawskyab5c6082013-04-05 13:12:41 -07005758 if (!HAS_PCH_NOP(dev))
5759 cpt_init_clock_gating(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01005760
5761 gen6_check_mch_setup(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005762}
5763
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005764static void valleyview_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005765{
5766 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes85b1d7b2013-11-04 11:52:45 -08005767 u32 val;
5768
5769 mutex_lock(&dev_priv->rps.hw_lock);
5770 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
5771 mutex_unlock(&dev_priv->rps.hw_lock);
5772 switch ((val >> 6) & 3) {
5773 case 0:
Deepak Sf6d51942014-04-03 21:01:28 +05305774 case 1:
Jesse Barnes85b1d7b2013-11-04 11:52:45 -08005775 dev_priv->mem_freq = 800;
5776 break;
Jesse Barnesf64a28a2013-11-04 16:07:00 -08005777 case 2:
Deepak Sf6d51942014-04-03 21:01:28 +05305778 dev_priv->mem_freq = 1066;
Jesse Barnes85b1d7b2013-11-04 11:52:45 -08005779 break;
Jesse Barnesf64a28a2013-11-04 16:07:00 -08005780 case 3:
Chon Ming Lee23259912013-11-07 15:23:26 +08005781 dev_priv->mem_freq = 1333;
Jesse Barnesf64a28a2013-11-04 16:07:00 -08005782 break;
Jesse Barnes85b1d7b2013-11-04 11:52:45 -08005783 }
5784 DRM_DEBUG_DRIVER("DDR speed: %d MHz", dev_priv->mem_freq);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005785
Ville Syrjäläd7fe0cc2013-05-21 18:01:50 +03005786 I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005787
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005788 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05005789 I915_WRITE(_3D_CHICKEN3,
5790 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
5791
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005792 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005793 I915_WRITE(IVB_CHICKEN3,
5794 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
5795 CHICKEN3_DGMG_DONE_FIX_DISABLE);
5796
Ville Syrjäläfad7d362014-01-22 21:32:39 +02005797 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005798 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07005799 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08005800 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
5801 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07005802
Akash Goel4e046322014-04-04 17:14:38 +05305803 /* WaDisable_RenderCache_OperationalFlush:vlv */
5804 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5805
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005806 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05005807 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
5808 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
5809
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005810 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07005811 I915_WRITE(GEN7_ROW_CHICKEN2,
5812 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
5813
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005814 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005815 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
5816 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
5817 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
5818
Ville Syrjälä46680e02014-01-22 21:33:01 +02005819 gen7_setup_fixed_func_scheduler(dev_priv);
5820
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02005821 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07005822 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005823 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07005824 */
5825 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02005826 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07005827
Akash Goelc98f5062014-03-24 23:00:07 +05305828 /* WaDisableL3Bank2xClockGate:vlv
5829 * Disabling L3 clock gating- MMIO 940c[25] = 1
5830 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
5831 I915_WRITE(GEN7_UCGCTL4,
5832 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07005833
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03005834 I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005835
Ville Syrjäläafd58e72014-01-22 21:33:03 +02005836 /*
5837 * BSpec says this must be set, even though
5838 * WaDisable4x2SubspanOptimization isn't listed for VLV.
5839 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02005840 I915_WRITE(CACHE_MODE_1,
5841 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07005842
5843 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02005844 * WaIncreaseL3CreditsForVLVB0:vlv
5845 * This is the hardware default actually.
5846 */
5847 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
5848
5849 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005850 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07005851 * Disable clock gating on th GCFG unit to prevent a delay
5852 * in the reporting of vblank events.
5853 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02005854 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005855}
5856
Ville Syrjäläa4565da2014-04-09 13:28:10 +03005857static void cherryview_init_clock_gating(struct drm_device *dev)
5858{
5859 struct drm_i915_private *dev_priv = dev->dev_private;
Deepak S67c3bf62014-07-10 13:16:24 +05305860 u32 val;
5861
5862 mutex_lock(&dev_priv->rps.hw_lock);
5863 val = vlv_punit_read(dev_priv, CCK_FUSE_REG);
5864 mutex_unlock(&dev_priv->rps.hw_lock);
5865 switch ((val >> 2) & 0x7) {
5866 case 0:
5867 case 1:
5868 dev_priv->rps.cz_freq = CHV_CZ_CLOCK_FREQ_MODE_200;
5869 dev_priv->mem_freq = 1600;
5870 break;
5871 case 2:
5872 dev_priv->rps.cz_freq = CHV_CZ_CLOCK_FREQ_MODE_267;
5873 dev_priv->mem_freq = 1600;
5874 break;
5875 case 3:
5876 dev_priv->rps.cz_freq = CHV_CZ_CLOCK_FREQ_MODE_333;
5877 dev_priv->mem_freq = 2000;
5878 break;
5879 case 4:
5880 dev_priv->rps.cz_freq = CHV_CZ_CLOCK_FREQ_MODE_320;
5881 dev_priv->mem_freq = 1600;
5882 break;
5883 case 5:
5884 dev_priv->rps.cz_freq = CHV_CZ_CLOCK_FREQ_MODE_400;
5885 dev_priv->mem_freq = 1600;
5886 break;
5887 }
5888 DRM_DEBUG_DRIVER("DDR speed: %d MHz", dev_priv->mem_freq);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03005889
5890 I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE);
5891
5892 I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
Ville Syrjälädd811e72014-04-09 13:28:33 +03005893
5894 /* WaDisablePartialInstShootdown:chv */
5895 I915_WRITE(GEN8_ROW_CHICKEN,
5896 _MASKED_BIT_ENABLE(PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE));
Ville Syrjäläa7068022014-04-09 13:28:34 +03005897
5898 /* WaDisableThreadStallDopClockGating:chv */
5899 I915_WRITE(GEN8_ROW_CHICKEN,
5900 _MASKED_BIT_ENABLE(STALL_DOP_GATING_DISABLE));
Ville Syrjälä232ce332014-04-09 13:28:35 +03005901
5902 /* WaVSRefCountFullforceMissDisable:chv */
5903 /* WaDSRefCountFullforceMissDisable:chv */
5904 I915_WRITE(GEN7_FF_THREAD_MODE,
5905 I915_READ(GEN7_FF_THREAD_MODE) &
5906 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03005907
5908 /* WaDisableSemaphoreAndSyncFlipWait:chv */
5909 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
5910 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03005911
5912 /* WaDisableCSUnitClockGating:chv */
5913 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
5914 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03005915
5916 /* WaDisableSDEUnitClockGating:chv */
5917 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
5918 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Rafael Barbalhoe0d34ce2014-04-09 13:28:40 +03005919
5920 /* WaDisableSamplerPowerBypass:chv (pre-production hw) */
5921 I915_WRITE(HALF_SLICE_CHICKEN3,
5922 _MASKED_BIT_ENABLE(GEN8_SAMPLER_POWER_BYPASS_DIS));
Ville Syrjäläe4443e42014-04-09 13:28:41 +03005923
5924 /* WaDisableGunitClockGating:chv (pre-production hw) */
5925 I915_WRITE(VLV_GUNIT_CLOCK_GATE, I915_READ(VLV_GUNIT_CLOCK_GATE) |
5926 GINT_DIS);
5927
5928 /* WaDisableFfDopClockGating:chv (pre-production hw) */
5929 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
5930 _MASKED_BIT_ENABLE(GEN8_FF_DOP_CLOCK_GATE_DISABLE));
5931
5932 /* WaDisableDopClockGating:chv (pre-production hw) */
5933 I915_WRITE(GEN7_ROW_CHICKEN2,
5934 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
5935 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
5936 GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03005937}
5938
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005939static void g4x_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005940{
5941 struct drm_i915_private *dev_priv = dev->dev_private;
5942 uint32_t dspclk_gate;
5943
5944 I915_WRITE(RENCLK_GATE_D1, 0);
5945 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
5946 GS_UNIT_CLOCK_GATE_DISABLE |
5947 CL_UNIT_CLOCK_GATE_DISABLE);
5948 I915_WRITE(RAMCLK_GATE_D, 0);
5949 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
5950 OVRUNIT_CLOCK_GATE_DISABLE |
5951 OVCUNIT_CLOCK_GATE_DISABLE;
5952 if (IS_GM45(dev))
5953 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
5954 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02005955
5956 /* WaDisableRenderCachePipelinedFlush */
5957 I915_WRITE(CACHE_MODE_0,
5958 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03005959
Akash Goel4e046322014-04-04 17:14:38 +05305960 /* WaDisable_RenderCache_OperationalFlush:g4x */
5961 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5962
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005963 g4x_disable_trickle_feed(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005964}
5965
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005966static void crestline_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005967{
5968 struct drm_i915_private *dev_priv = dev->dev_private;
5969
5970 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
5971 I915_WRITE(RENCLK_GATE_D2, 0);
5972 I915_WRITE(DSPCLK_GATE_D, 0);
5973 I915_WRITE(RAMCLK_GATE_D, 0);
5974 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03005975 I915_WRITE(MI_ARB_STATE,
5976 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05305977
5978 /* WaDisable_RenderCache_OperationalFlush:gen4 */
5979 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005980}
5981
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005982static void broadwater_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005983{
5984 struct drm_i915_private *dev_priv = dev->dev_private;
5985
5986 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
5987 I965_RCC_CLOCK_GATE_DISABLE |
5988 I965_RCPB_CLOCK_GATE_DISABLE |
5989 I965_ISC_CLOCK_GATE_DISABLE |
5990 I965_FBC_CLOCK_GATE_DISABLE);
5991 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03005992 I915_WRITE(MI_ARB_STATE,
5993 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05305994
5995 /* WaDisable_RenderCache_OperationalFlush:gen4 */
5996 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005997}
5998
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005999static void gen3_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006000{
6001 struct drm_i915_private *dev_priv = dev->dev_private;
6002 u32 dstate = I915_READ(D_STATE);
6003
6004 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
6005 DSTATE_DOT_CLOCK_GATING;
6006 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01006007
6008 if (IS_PINEVIEW(dev))
6009 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02006010
6011 /* IIR "flip pending" means done if this bit is set */
6012 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02006013
6014 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02006015 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02006016
6017 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
6018 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006019}
6020
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006021static void i85x_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006022{
6023 struct drm_i915_private *dev_priv = dev->dev_private;
6024
6025 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02006026
6027 /* interrupts should cause a wake up from C3 */
6028 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
6029 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006030}
6031
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006032static void i830_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006033{
6034 struct drm_i915_private *dev_priv = dev->dev_private;
6035
6036 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
6037}
6038
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006039void intel_init_clock_gating(struct drm_device *dev)
6040{
6041 struct drm_i915_private *dev_priv = dev->dev_private;
6042
6043 dev_priv->display.init_clock_gating(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006044}
6045
Imre Deak7d708ee2013-04-17 14:04:50 +03006046void intel_suspend_hw(struct drm_device *dev)
6047{
6048 if (HAS_PCH_LPT(dev))
6049 lpt_suspend_hw(dev);
6050}
6051
Imre Deakc1ca7272013-11-25 17:15:29 +02006052#define for_each_power_well(i, power_well, domain_mask, power_domains) \
6053 for (i = 0; \
6054 i < (power_domains)->power_well_count && \
6055 ((power_well) = &(power_domains)->power_wells[i]); \
6056 i++) \
6057 if ((power_well)->domains & (domain_mask))
6058
6059#define for_each_power_well_rev(i, power_well, domain_mask, power_domains) \
6060 for (i = (power_domains)->power_well_count - 1; \
6061 i >= 0 && ((power_well) = &(power_domains)->power_wells[i]);\
6062 i--) \
6063 if ((power_well)->domains & (domain_mask))
6064
Paulo Zanoni15d199e2013-03-22 14:14:13 -03006065/**
6066 * We should only use the power well if we explicitly asked the hardware to
6067 * enable it, so check if it's enabled and also check if we've requested it to
6068 * be enabled.
6069 */
Imre Deakda7e29b2014-02-18 00:02:02 +02006070static bool hsw_power_well_enabled(struct drm_i915_private *dev_priv,
Imre Deakc1ca7272013-11-25 17:15:29 +02006071 struct i915_power_well *power_well)
6072{
Imre Deakc1ca7272013-11-25 17:15:29 +02006073 return I915_READ(HSW_PWR_WELL_DRIVER) ==
6074 (HSW_PWR_WELL_ENABLE_REQUEST | HSW_PWR_WELL_STATE_ENABLED);
6075}
6076
Imre Deakbfafe932014-06-05 20:31:47 +03006077bool intel_display_power_enabled_unlocked(struct drm_i915_private *dev_priv,
6078 enum intel_display_power_domain domain)
Imre Deakddf9c532013-11-27 22:02:02 +02006079{
Imre Deakddf9c532013-11-27 22:02:02 +02006080 struct i915_power_domains *power_domains;
Imre Deakb8c000d2014-06-02 14:21:10 +03006081 struct i915_power_well *power_well;
6082 bool is_enabled;
6083 int i;
6084
6085 if (dev_priv->pm.suspended)
6086 return false;
Imre Deakddf9c532013-11-27 22:02:02 +02006087
6088 power_domains = &dev_priv->power_domains;
Imre Deakbfafe932014-06-05 20:31:47 +03006089
Imre Deakb8c000d2014-06-02 14:21:10 +03006090 is_enabled = true;
Imre Deakbfafe932014-06-05 20:31:47 +03006091
Imre Deakb8c000d2014-06-02 14:21:10 +03006092 for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
6093 if (power_well->always_on)
6094 continue;
Imre Deakddf9c532013-11-27 22:02:02 +02006095
Imre Deakbfafe932014-06-05 20:31:47 +03006096 if (!power_well->hw_enabled) {
Imre Deakb8c000d2014-06-02 14:21:10 +03006097 is_enabled = false;
6098 break;
6099 }
6100 }
Imre Deakbfafe932014-06-05 20:31:47 +03006101
Imre Deakb8c000d2014-06-02 14:21:10 +03006102 return is_enabled;
Imre Deakddf9c532013-11-27 22:02:02 +02006103}
6104
Imre Deakda7e29b2014-02-18 00:02:02 +02006105bool intel_display_power_enabled(struct drm_i915_private *dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03006106 enum intel_display_power_domain domain)
Paulo Zanoni15d199e2013-03-22 14:14:13 -03006107{
Imre Deakc1ca7272013-11-25 17:15:29 +02006108 struct i915_power_domains *power_domains;
Imre Deakbfafe932014-06-05 20:31:47 +03006109 bool ret;
Paulo Zanoni882244a2014-04-01 14:55:12 -03006110
Imre Deakc1ca7272013-11-25 17:15:29 +02006111 power_domains = &dev_priv->power_domains;
6112
Imre Deakc1ca7272013-11-25 17:15:29 +02006113 mutex_lock(&power_domains->lock);
Imre Deakbfafe932014-06-05 20:31:47 +03006114 ret = intel_display_power_enabled_unlocked(dev_priv, domain);
Imre Deakc1ca7272013-11-25 17:15:29 +02006115 mutex_unlock(&power_domains->lock);
6116
Imre Deakbfafe932014-06-05 20:31:47 +03006117 return ret;
Paulo Zanoni15d199e2013-03-22 14:14:13 -03006118}
6119
Imre Deak93c73e82014-02-18 00:02:19 +02006120/*
6121 * Starting with Haswell, we have a "Power Down Well" that can be turned off
6122 * when not needed anymore. We have 4 registers that can request the power well
6123 * to be enabled, and it will only be disabled if none of the registers is
6124 * requesting it to be enabled.
6125 */
Paulo Zanonid5e8fdc2013-12-11 18:50:09 -02006126static void hsw_power_well_post_enable(struct drm_i915_private *dev_priv)
6127{
6128 struct drm_device *dev = dev_priv->dev;
Paulo Zanonid5e8fdc2013-12-11 18:50:09 -02006129
Paulo Zanonif9dcb0d2013-12-11 18:50:10 -02006130 /*
6131 * After we re-enable the power well, if we touch VGA register 0x3d5
6132 * we'll get unclaimed register interrupts. This stops after we write
6133 * anything to the VGA MSR register. The vgacon module uses this
6134 * register all the time, so if we unbind our driver and, as a
6135 * consequence, bind vgacon, we'll get stuck in an infinite loop at
6136 * console_unlock(). So make here we touch the VGA MSR register, making
6137 * sure vgacon can keep working normally without triggering interrupts
6138 * and error messages.
6139 */
6140 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
6141 outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
6142 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
6143
Paulo Zanonid49bdb02014-07-04 11:50:31 -03006144 if (IS_BROADWELL(dev))
6145 gen8_irq_power_well_post_enable(dev_priv);
Paulo Zanonid5e8fdc2013-12-11 18:50:09 -02006146}
6147
Imre Deakda7e29b2014-02-18 00:02:02 +02006148static void hsw_set_power_well(struct drm_i915_private *dev_priv,
Imre Deakc1ca7272013-11-25 17:15:29 +02006149 struct i915_power_well *power_well, bool enable)
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03006150{
Paulo Zanonifa42e232013-01-25 16:59:11 -02006151 bool is_enabled, enable_requested;
6152 uint32_t tmp;
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03006153
Paulo Zanonifa42e232013-01-25 16:59:11 -02006154 tmp = I915_READ(HSW_PWR_WELL_DRIVER);
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03006155 is_enabled = tmp & HSW_PWR_WELL_STATE_ENABLED;
6156 enable_requested = tmp & HSW_PWR_WELL_ENABLE_REQUEST;
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03006157
Paulo Zanonifa42e232013-01-25 16:59:11 -02006158 if (enable) {
6159 if (!enable_requested)
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03006160 I915_WRITE(HSW_PWR_WELL_DRIVER,
6161 HSW_PWR_WELL_ENABLE_REQUEST);
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03006162
Paulo Zanonifa42e232013-01-25 16:59:11 -02006163 if (!is_enabled) {
6164 DRM_DEBUG_KMS("Enabling power well\n");
6165 if (wait_for((I915_READ(HSW_PWR_WELL_DRIVER) &
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03006166 HSW_PWR_WELL_STATE_ENABLED), 20))
Paulo Zanonifa42e232013-01-25 16:59:11 -02006167 DRM_ERROR("Timeout enabling power well\n");
6168 }
Ben Widawsky596cc112013-11-11 14:46:28 -08006169
Paulo Zanonid5e8fdc2013-12-11 18:50:09 -02006170 hsw_power_well_post_enable(dev_priv);
Paulo Zanonifa42e232013-01-25 16:59:11 -02006171 } else {
6172 if (enable_requested) {
6173 I915_WRITE(HSW_PWR_WELL_DRIVER, 0);
Paulo Zanoni9dbd8fe2013-07-23 10:48:11 -03006174 POSTING_READ(HSW_PWR_WELL_DRIVER);
Paulo Zanonifa42e232013-01-25 16:59:11 -02006175 DRM_DEBUG_KMS("Requesting to disable the power well\n");
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03006176 }
6177 }
Paulo Zanonifa42e232013-01-25 16:59:11 -02006178}
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03006179
Imre Deakc6cb5822014-03-04 19:22:55 +02006180static void hsw_power_well_sync_hw(struct drm_i915_private *dev_priv,
6181 struct i915_power_well *power_well)
6182{
6183 hsw_set_power_well(dev_priv, power_well, power_well->count > 0);
6184
6185 /*
6186 * We're taking over the BIOS, so clear any requests made by it since
6187 * the driver is in charge now.
6188 */
6189 if (I915_READ(HSW_PWR_WELL_BIOS) & HSW_PWR_WELL_ENABLE_REQUEST)
6190 I915_WRITE(HSW_PWR_WELL_BIOS, 0);
6191}
6192
6193static void hsw_power_well_enable(struct drm_i915_private *dev_priv,
6194 struct i915_power_well *power_well)
6195{
Imre Deakc6cb5822014-03-04 19:22:55 +02006196 hsw_set_power_well(dev_priv, power_well, true);
6197}
6198
6199static void hsw_power_well_disable(struct drm_i915_private *dev_priv,
6200 struct i915_power_well *power_well)
6201{
6202 hsw_set_power_well(dev_priv, power_well, false);
Imre Deakc6cb5822014-03-04 19:22:55 +02006203}
6204
Imre Deaka45f44662014-03-04 19:22:56 +02006205static void i9xx_always_on_power_well_noop(struct drm_i915_private *dev_priv,
6206 struct i915_power_well *power_well)
6207{
6208}
6209
6210static bool i9xx_always_on_power_well_enabled(struct drm_i915_private *dev_priv,
6211 struct i915_power_well *power_well)
6212{
6213 return true;
6214}
6215
Ville Syrjäläd2011dc2014-06-13 13:37:56 +03006216static void vlv_set_power_well(struct drm_i915_private *dev_priv,
6217 struct i915_power_well *power_well, bool enable)
Imre Deak77961eb2014-03-05 16:20:56 +02006218{
Ville Syrjäläd2011dc2014-06-13 13:37:56 +03006219 enum punit_power_well power_well_id = power_well->data;
Imre Deak77961eb2014-03-05 16:20:56 +02006220 u32 mask;
6221 u32 state;
6222 u32 ctrl;
6223
6224 mask = PUNIT_PWRGT_MASK(power_well_id);
6225 state = enable ? PUNIT_PWRGT_PWR_ON(power_well_id) :
6226 PUNIT_PWRGT_PWR_GATE(power_well_id);
6227
6228 mutex_lock(&dev_priv->rps.hw_lock);
6229
6230#define COND \
6231 ((vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask) == state)
6232
6233 if (COND)
6234 goto out;
6235
6236 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL);
6237 ctrl &= ~mask;
6238 ctrl |= state;
6239 vlv_punit_write(dev_priv, PUNIT_REG_PWRGT_CTRL, ctrl);
6240
6241 if (wait_for(COND, 100))
6242 DRM_ERROR("timout setting power well state %08x (%08x)\n",
6243 state,
6244 vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL));
6245
6246#undef COND
6247
6248out:
6249 mutex_unlock(&dev_priv->rps.hw_lock);
6250}
6251
6252static void vlv_power_well_sync_hw(struct drm_i915_private *dev_priv,
6253 struct i915_power_well *power_well)
6254{
6255 vlv_set_power_well(dev_priv, power_well, power_well->count > 0);
6256}
6257
6258static void vlv_power_well_enable(struct drm_i915_private *dev_priv,
6259 struct i915_power_well *power_well)
6260{
6261 vlv_set_power_well(dev_priv, power_well, true);
6262}
6263
6264static void vlv_power_well_disable(struct drm_i915_private *dev_priv,
6265 struct i915_power_well *power_well)
6266{
6267 vlv_set_power_well(dev_priv, power_well, false);
6268}
6269
6270static bool vlv_power_well_enabled(struct drm_i915_private *dev_priv,
6271 struct i915_power_well *power_well)
6272{
6273 int power_well_id = power_well->data;
6274 bool enabled = false;
6275 u32 mask;
6276 u32 state;
6277 u32 ctrl;
6278
6279 mask = PUNIT_PWRGT_MASK(power_well_id);
6280 ctrl = PUNIT_PWRGT_PWR_ON(power_well_id);
6281
6282 mutex_lock(&dev_priv->rps.hw_lock);
6283
6284 state = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask;
6285 /*
6286 * We only ever set the power-on and power-gate states, anything
6287 * else is unexpected.
6288 */
6289 WARN_ON(state != PUNIT_PWRGT_PWR_ON(power_well_id) &&
6290 state != PUNIT_PWRGT_PWR_GATE(power_well_id));
6291 if (state == ctrl)
6292 enabled = true;
6293
6294 /*
6295 * A transient state at this point would mean some unexpected party
6296 * is poking at the power controls too.
6297 */
6298 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL) & mask;
6299 WARN_ON(ctrl != state);
6300
6301 mutex_unlock(&dev_priv->rps.hw_lock);
6302
6303 return enabled;
6304}
6305
6306static void vlv_display_power_well_enable(struct drm_i915_private *dev_priv,
6307 struct i915_power_well *power_well)
6308{
6309 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
6310
6311 vlv_set_power_well(dev_priv, power_well, true);
6312
6313 spin_lock_irq(&dev_priv->irq_lock);
6314 valleyview_enable_display_irqs(dev_priv);
6315 spin_unlock_irq(&dev_priv->irq_lock);
6316
6317 /*
Imre Deak0d116a22014-04-25 13:19:05 +03006318 * During driver initialization/resume we can avoid restoring the
6319 * part of the HW/SW state that will be inited anyway explicitly.
Imre Deak77961eb2014-03-05 16:20:56 +02006320 */
Imre Deak0d116a22014-04-25 13:19:05 +03006321 if (dev_priv->power_domains.initializing)
6322 return;
6323
6324 intel_hpd_init(dev_priv->dev);
Imre Deak77961eb2014-03-05 16:20:56 +02006325
6326 i915_redisable_vga_power_on(dev_priv->dev);
6327}
6328
6329static void vlv_display_power_well_disable(struct drm_i915_private *dev_priv,
6330 struct i915_power_well *power_well)
6331{
Imre Deak77961eb2014-03-05 16:20:56 +02006332 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
6333
6334 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak77961eb2014-03-05 16:20:56 +02006335 valleyview_disable_display_irqs(dev_priv);
6336 spin_unlock_irq(&dev_priv->irq_lock);
6337
Imre Deak77961eb2014-03-05 16:20:56 +02006338 vlv_set_power_well(dev_priv, power_well, false);
6339}
6340
Ville Syrjäläaa519f22014-06-13 13:37:55 +03006341static void vlv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
6342 struct i915_power_well *power_well)
6343{
6344 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC);
6345
6346 /*
6347 * Enable the CRI clock source so we can get at the
6348 * display and the reference clock for VGA
6349 * hotplug / manual detection.
6350 */
6351 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
6352 DPLL_REFA_CLK_ENABLE_VLV | DPLL_INTEGRATED_CRI_CLK_VLV);
6353 udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
6354
6355 vlv_set_power_well(dev_priv, power_well, true);
6356
6357 /*
6358 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
6359 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
6360 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
6361 * b. The other bits such as sfr settings / modesel may all
6362 * be set to 0.
6363 *
6364 * This should only be done on init and resume from S3 with
6365 * both PLLs disabled, or we risk losing DPIO and PLL
6366 * synchronization.
6367 */
6368 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
6369}
6370
6371static void vlv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
6372 struct i915_power_well *power_well)
6373{
Ville Syrjäläaa519f22014-06-13 13:37:55 +03006374 enum pipe pipe;
6375
6376 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC);
6377
Damien Lespiau055e3932014-08-18 13:49:10 +01006378 for_each_pipe(dev_priv, pipe)
Ville Syrjäläaa519f22014-06-13 13:37:55 +03006379 assert_pll_disabled(dev_priv, pipe);
6380
6381 /* Assert common reset */
6382 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) & ~DPIO_CMNRST);
6383
6384 vlv_set_power_well(dev_priv, power_well, false);
6385}
6386
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03006387static void chv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
6388 struct i915_power_well *power_well)
6389{
6390 enum dpio_phy phy;
6391
6392 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC &&
6393 power_well->data != PUNIT_POWER_WELL_DPIO_CMN_D);
6394
6395 /*
6396 * Enable the CRI clock source so we can get at the
6397 * display and the reference clock for VGA
6398 * hotplug / manual detection.
6399 */
6400 if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
6401 phy = DPIO_PHY0;
6402 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
6403 DPLL_REFA_CLK_ENABLE_VLV);
6404 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
6405 DPLL_REFA_CLK_ENABLE_VLV | DPLL_INTEGRATED_CRI_CLK_VLV);
6406 } else {
6407 phy = DPIO_PHY1;
6408 I915_WRITE(DPLL(PIPE_C), I915_READ(DPLL(PIPE_C)) |
6409 DPLL_REFA_CLK_ENABLE_VLV | DPLL_INTEGRATED_CRI_CLK_VLV);
6410 }
6411 udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
6412 vlv_set_power_well(dev_priv, power_well, true);
6413
6414 /* Poll for phypwrgood signal */
6415 if (wait_for(I915_READ(DISPLAY_PHY_STATUS) & PHY_POWERGOOD(phy), 1))
6416 DRM_ERROR("Display PHY %d is not power up\n", phy);
6417
Ville Syrjäläefd814b2014-06-27 19:52:13 +03006418 I915_WRITE(DISPLAY_PHY_CONTROL, I915_READ(DISPLAY_PHY_CONTROL) |
6419 PHY_COM_LANE_RESET_DEASSERT(phy));
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03006420}
6421
6422static void chv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
6423 struct i915_power_well *power_well)
6424{
6425 enum dpio_phy phy;
6426
6427 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC &&
6428 power_well->data != PUNIT_POWER_WELL_DPIO_CMN_D);
6429
6430 if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
6431 phy = DPIO_PHY0;
6432 assert_pll_disabled(dev_priv, PIPE_A);
6433 assert_pll_disabled(dev_priv, PIPE_B);
6434 } else {
6435 phy = DPIO_PHY1;
6436 assert_pll_disabled(dev_priv, PIPE_C);
6437 }
6438
Ville Syrjäläefd814b2014-06-27 19:52:13 +03006439 I915_WRITE(DISPLAY_PHY_CONTROL, I915_READ(DISPLAY_PHY_CONTROL) &
6440 ~PHY_COM_LANE_RESET_DEASSERT(phy));
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03006441
6442 vlv_set_power_well(dev_priv, power_well, false);
6443}
6444
Ville Syrjälä26972b02014-06-28 02:04:11 +03006445static bool chv_pipe_power_well_enabled(struct drm_i915_private *dev_priv,
6446 struct i915_power_well *power_well)
6447{
6448 enum pipe pipe = power_well->data;
6449 bool enabled;
6450 u32 state, ctrl;
6451
6452 mutex_lock(&dev_priv->rps.hw_lock);
6453
6454 state = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe);
6455 /*
6456 * We only ever set the power-on and power-gate states, anything
6457 * else is unexpected.
6458 */
6459 WARN_ON(state != DP_SSS_PWR_ON(pipe) && state != DP_SSS_PWR_GATE(pipe));
6460 enabled = state == DP_SSS_PWR_ON(pipe);
6461
6462 /*
6463 * A transient state at this point would mean some unexpected party
6464 * is poking at the power controls too.
6465 */
6466 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSC_MASK(pipe);
6467 WARN_ON(ctrl << 16 != state);
6468
6469 mutex_unlock(&dev_priv->rps.hw_lock);
6470
6471 return enabled;
6472}
6473
6474static void chv_set_pipe_power_well(struct drm_i915_private *dev_priv,
6475 struct i915_power_well *power_well,
6476 bool enable)
6477{
6478 enum pipe pipe = power_well->data;
6479 u32 state;
6480 u32 ctrl;
6481
6482 state = enable ? DP_SSS_PWR_ON(pipe) : DP_SSS_PWR_GATE(pipe);
6483
6484 mutex_lock(&dev_priv->rps.hw_lock);
6485
6486#define COND \
6487 ((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe)) == state)
6488
6489 if (COND)
6490 goto out;
6491
6492 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6493 ctrl &= ~DP_SSC_MASK(pipe);
6494 ctrl |= enable ? DP_SSC_PWR_ON(pipe) : DP_SSC_PWR_GATE(pipe);
6495 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, ctrl);
6496
6497 if (wait_for(COND, 100))
6498 DRM_ERROR("timout setting power well state %08x (%08x)\n",
6499 state,
6500 vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ));
6501
6502#undef COND
6503
6504out:
6505 mutex_unlock(&dev_priv->rps.hw_lock);
6506}
6507
6508static void chv_pipe_power_well_sync_hw(struct drm_i915_private *dev_priv,
6509 struct i915_power_well *power_well)
6510{
6511 chv_set_pipe_power_well(dev_priv, power_well, power_well->count > 0);
6512}
6513
6514static void chv_pipe_power_well_enable(struct drm_i915_private *dev_priv,
6515 struct i915_power_well *power_well)
6516{
6517 WARN_ON_ONCE(power_well->data != PIPE_A &&
6518 power_well->data != PIPE_B &&
6519 power_well->data != PIPE_C);
6520
6521 chv_set_pipe_power_well(dev_priv, power_well, true);
6522}
6523
6524static void chv_pipe_power_well_disable(struct drm_i915_private *dev_priv,
6525 struct i915_power_well *power_well)
6526{
6527 WARN_ON_ONCE(power_well->data != PIPE_A &&
6528 power_well->data != PIPE_B &&
6529 power_well->data != PIPE_C);
6530
6531 chv_set_pipe_power_well(dev_priv, power_well, false);
6532}
6533
Imre Deak25eaa002014-03-04 19:23:06 +02006534static void check_power_well_state(struct drm_i915_private *dev_priv,
6535 struct i915_power_well *power_well)
6536{
6537 bool enabled = power_well->ops->is_enabled(dev_priv, power_well);
6538
6539 if (power_well->always_on || !i915.disable_power_well) {
6540 if (!enabled)
6541 goto mismatch;
6542
6543 return;
6544 }
6545
6546 if (enabled != (power_well->count > 0))
6547 goto mismatch;
6548
6549 return;
6550
6551mismatch:
6552 WARN(1, "state mismatch for '%s' (always_on %d hw state %d use-count %d disable_power_well %d\n",
6553 power_well->name, power_well->always_on, enabled,
6554 power_well->count, i915.disable_power_well);
6555}
6556
Imre Deakda7e29b2014-02-18 00:02:02 +02006557void intel_display_power_get(struct drm_i915_private *dev_priv,
Ville Syrjälä67656252013-09-16 17:38:28 +03006558 enum intel_display_power_domain domain)
6559{
Imre Deak83c00f552013-10-25 17:36:47 +03006560 struct i915_power_domains *power_domains;
Imre Deakc1ca7272013-11-25 17:15:29 +02006561 struct i915_power_well *power_well;
6562 int i;
Ville Syrjälä67656252013-09-16 17:38:28 +03006563
Paulo Zanoni9e6ea712014-03-07 20:08:06 -03006564 intel_runtime_pm_get(dev_priv);
6565
Imre Deak83c00f552013-10-25 17:36:47 +03006566 power_domains = &dev_priv->power_domains;
6567
6568 mutex_lock(&power_domains->lock);
Imre Deak1da51582013-11-25 17:15:35 +02006569
Imre Deak25eaa002014-03-04 19:23:06 +02006570 for_each_power_well(i, power_well, BIT(domain), power_domains) {
6571 if (!power_well->count++) {
6572 DRM_DEBUG_KMS("enabling %s\n", power_well->name);
Imre Deakc6cb5822014-03-04 19:22:55 +02006573 power_well->ops->enable(dev_priv, power_well);
Imre Deakbfafe932014-06-05 20:31:47 +03006574 power_well->hw_enabled = true;
Imre Deak25eaa002014-03-04 19:23:06 +02006575 }
6576
6577 check_power_well_state(dev_priv, power_well);
6578 }
Imre Deak1da51582013-11-25 17:15:35 +02006579
Imre Deakddf9c532013-11-27 22:02:02 +02006580 power_domains->domain_use_count[domain]++;
6581
Imre Deak83c00f552013-10-25 17:36:47 +03006582 mutex_unlock(&power_domains->lock);
Ville Syrjälä67656252013-09-16 17:38:28 +03006583}
6584
Imre Deakda7e29b2014-02-18 00:02:02 +02006585void intel_display_power_put(struct drm_i915_private *dev_priv,
Ville Syrjälä67656252013-09-16 17:38:28 +03006586 enum intel_display_power_domain domain)
6587{
Imre Deak83c00f552013-10-25 17:36:47 +03006588 struct i915_power_domains *power_domains;
Imre Deakc1ca7272013-11-25 17:15:29 +02006589 struct i915_power_well *power_well;
6590 int i;
Ville Syrjälä67656252013-09-16 17:38:28 +03006591
Imre Deak83c00f552013-10-25 17:36:47 +03006592 power_domains = &dev_priv->power_domains;
6593
6594 mutex_lock(&power_domains->lock);
Imre Deak1da51582013-11-25 17:15:35 +02006595
Imre Deak1da51582013-11-25 17:15:35 +02006596 WARN_ON(!power_domains->domain_use_count[domain]);
6597 power_domains->domain_use_count[domain]--;
Imre Deakddf9c532013-11-27 22:02:02 +02006598
Imre Deak70bf4072014-03-04 19:22:51 +02006599 for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
6600 WARN_ON(!power_well->count);
6601
Imre Deak25eaa002014-03-04 19:23:06 +02006602 if (!--power_well->count && i915.disable_power_well) {
6603 DRM_DEBUG_KMS("disabling %s\n", power_well->name);
Imre Deakbfafe932014-06-05 20:31:47 +03006604 power_well->hw_enabled = false;
Imre Deakc6cb5822014-03-04 19:22:55 +02006605 power_well->ops->disable(dev_priv, power_well);
Imre Deak25eaa002014-03-04 19:23:06 +02006606 }
6607
6608 check_power_well_state(dev_priv, power_well);
Imre Deak70bf4072014-03-04 19:22:51 +02006609 }
Imre Deak1da51582013-11-25 17:15:35 +02006610
Imre Deak83c00f552013-10-25 17:36:47 +03006611 mutex_unlock(&power_domains->lock);
Paulo Zanoni9e6ea712014-03-07 20:08:06 -03006612
6613 intel_runtime_pm_put(dev_priv);
Ville Syrjälä67656252013-09-16 17:38:28 +03006614}
6615
Imre Deak83c00f552013-10-25 17:36:47 +03006616static struct i915_power_domains *hsw_pwr;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006617
6618/* Display audio driver power well request */
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02006619int i915_request_power_well(void)
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006620{
Imre Deakb4ed4482013-10-25 17:36:49 +03006621 struct drm_i915_private *dev_priv;
6622
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02006623 if (!hsw_pwr)
6624 return -ENODEV;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006625
Imre Deakb4ed4482013-10-25 17:36:49 +03006626 dev_priv = container_of(hsw_pwr, struct drm_i915_private,
6627 power_domains);
Imre Deakda7e29b2014-02-18 00:02:02 +02006628 intel_display_power_get(dev_priv, POWER_DOMAIN_AUDIO);
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02006629 return 0;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006630}
6631EXPORT_SYMBOL_GPL(i915_request_power_well);
6632
6633/* Display audio driver power well release */
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02006634int i915_release_power_well(void)
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006635{
Imre Deakb4ed4482013-10-25 17:36:49 +03006636 struct drm_i915_private *dev_priv;
6637
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02006638 if (!hsw_pwr)
6639 return -ENODEV;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006640
Imre Deakb4ed4482013-10-25 17:36:49 +03006641 dev_priv = container_of(hsw_pwr, struct drm_i915_private,
6642 power_domains);
Imre Deakda7e29b2014-02-18 00:02:02 +02006643 intel_display_power_put(dev_priv, POWER_DOMAIN_AUDIO);
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02006644 return 0;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006645}
6646EXPORT_SYMBOL_GPL(i915_release_power_well);
6647
Jani Nikulac149dcb2014-07-04 10:00:37 +08006648/*
6649 * Private interface for the audio driver to get CDCLK in kHz.
6650 *
6651 * Caller must request power well using i915_request_power_well() prior to
6652 * making the call.
6653 */
6654int i915_get_cdclk_freq(void)
6655{
6656 struct drm_i915_private *dev_priv;
6657
6658 if (!hsw_pwr)
6659 return -ENODEV;
6660
6661 dev_priv = container_of(hsw_pwr, struct drm_i915_private,
6662 power_domains);
6663
6664 return intel_ddi_get_cdclk_freq(dev_priv);
6665}
6666EXPORT_SYMBOL_GPL(i915_get_cdclk_freq);
6667
6668
Imre Deakefcad912014-03-04 19:22:53 +02006669#define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1)
6670
6671#define HSW_ALWAYS_ON_POWER_DOMAINS ( \
6672 BIT(POWER_DOMAIN_PIPE_A) | \
Imre Deakf5938f32014-03-04 19:22:54 +02006673 BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
Imre Deak319be8a2014-03-04 19:22:57 +02006674 BIT(POWER_DOMAIN_PORT_DDI_A_2_LANES) | \
6675 BIT(POWER_DOMAIN_PORT_DDI_A_4_LANES) | \
6676 BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
6677 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
6678 BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
6679 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
6680 BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
6681 BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
6682 BIT(POWER_DOMAIN_PORT_CRT) | \
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03006683 BIT(POWER_DOMAIN_PLLS) | \
Imre Deakf5938f32014-03-04 19:22:54 +02006684 BIT(POWER_DOMAIN_INIT))
Imre Deakefcad912014-03-04 19:22:53 +02006685#define HSW_DISPLAY_POWER_DOMAINS ( \
6686 (POWER_DOMAIN_MASK & ~HSW_ALWAYS_ON_POWER_DOMAINS) | \
6687 BIT(POWER_DOMAIN_INIT))
6688
6689#define BDW_ALWAYS_ON_POWER_DOMAINS ( \
6690 HSW_ALWAYS_ON_POWER_DOMAINS | \
6691 BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER))
6692#define BDW_DISPLAY_POWER_DOMAINS ( \
6693 (POWER_DOMAIN_MASK & ~BDW_ALWAYS_ON_POWER_DOMAINS) | \
6694 BIT(POWER_DOMAIN_INIT))
6695
Imre Deak77961eb2014-03-05 16:20:56 +02006696#define VLV_ALWAYS_ON_POWER_DOMAINS BIT(POWER_DOMAIN_INIT)
6697#define VLV_DISPLAY_POWER_DOMAINS POWER_DOMAIN_MASK
6698
6699#define VLV_DPIO_CMN_BC_POWER_DOMAINS ( \
6700 BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
6701 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
6702 BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
6703 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
6704 BIT(POWER_DOMAIN_PORT_CRT) | \
6705 BIT(POWER_DOMAIN_INIT))
6706
6707#define VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS ( \
6708 BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
6709 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
6710 BIT(POWER_DOMAIN_INIT))
6711
6712#define VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS ( \
6713 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
6714 BIT(POWER_DOMAIN_INIT))
6715
6716#define VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS ( \
6717 BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
6718 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
6719 BIT(POWER_DOMAIN_INIT))
6720
6721#define VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS ( \
6722 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
6723 BIT(POWER_DOMAIN_INIT))
6724
Ville Syrjälä26972b02014-06-28 02:04:11 +03006725#define CHV_PIPE_A_POWER_DOMAINS ( \
6726 BIT(POWER_DOMAIN_PIPE_A) | \
6727 BIT(POWER_DOMAIN_INIT))
6728
6729#define CHV_PIPE_B_POWER_DOMAINS ( \
6730 BIT(POWER_DOMAIN_PIPE_B) | \
6731 BIT(POWER_DOMAIN_INIT))
6732
6733#define CHV_PIPE_C_POWER_DOMAINS ( \
6734 BIT(POWER_DOMAIN_PIPE_C) | \
6735 BIT(POWER_DOMAIN_INIT))
6736
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03006737#define CHV_DPIO_CMN_BC_POWER_DOMAINS ( \
6738 BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
6739 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
6740 BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
6741 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
6742 BIT(POWER_DOMAIN_INIT))
6743
6744#define CHV_DPIO_CMN_D_POWER_DOMAINS ( \
6745 BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
6746 BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
6747 BIT(POWER_DOMAIN_INIT))
6748
Ville Syrjälä2ce147f2014-06-28 02:04:13 +03006749#define CHV_DPIO_TX_D_LANES_01_POWER_DOMAINS ( \
6750 BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
6751 BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
6752 BIT(POWER_DOMAIN_INIT))
6753
6754#define CHV_DPIO_TX_D_LANES_23_POWER_DOMAINS ( \
6755 BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
6756 BIT(POWER_DOMAIN_INIT))
6757
Imre Deaka45f44662014-03-04 19:22:56 +02006758static const struct i915_power_well_ops i9xx_always_on_power_well_ops = {
6759 .sync_hw = i9xx_always_on_power_well_noop,
6760 .enable = i9xx_always_on_power_well_noop,
6761 .disable = i9xx_always_on_power_well_noop,
6762 .is_enabled = i9xx_always_on_power_well_enabled,
6763};
Imre Deakc6cb5822014-03-04 19:22:55 +02006764
Ville Syrjälä26972b02014-06-28 02:04:11 +03006765static const struct i915_power_well_ops chv_pipe_power_well_ops = {
6766 .sync_hw = chv_pipe_power_well_sync_hw,
6767 .enable = chv_pipe_power_well_enable,
6768 .disable = chv_pipe_power_well_disable,
6769 .is_enabled = chv_pipe_power_well_enabled,
6770};
6771
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03006772static const struct i915_power_well_ops chv_dpio_cmn_power_well_ops = {
6773 .sync_hw = vlv_power_well_sync_hw,
6774 .enable = chv_dpio_cmn_power_well_enable,
6775 .disable = chv_dpio_cmn_power_well_disable,
6776 .is_enabled = vlv_power_well_enabled,
6777};
6778
Imre Deak1c2256d2013-11-25 17:15:34 +02006779static struct i915_power_well i9xx_always_on_power_well[] = {
6780 {
6781 .name = "always-on",
6782 .always_on = 1,
6783 .domains = POWER_DOMAIN_MASK,
Imre Deakc6cb5822014-03-04 19:22:55 +02006784 .ops = &i9xx_always_on_power_well_ops,
Imre Deak1c2256d2013-11-25 17:15:34 +02006785 },
6786};
6787
Imre Deakc6cb5822014-03-04 19:22:55 +02006788static const struct i915_power_well_ops hsw_power_well_ops = {
6789 .sync_hw = hsw_power_well_sync_hw,
6790 .enable = hsw_power_well_enable,
6791 .disable = hsw_power_well_disable,
6792 .is_enabled = hsw_power_well_enabled,
6793};
6794
Imre Deakc1ca7272013-11-25 17:15:29 +02006795static struct i915_power_well hsw_power_wells[] = {
6796 {
Imre Deak6f3ef5d2013-11-25 17:15:30 +02006797 .name = "always-on",
6798 .always_on = 1,
6799 .domains = HSW_ALWAYS_ON_POWER_DOMAINS,
Imre Deakc6cb5822014-03-04 19:22:55 +02006800 .ops = &i9xx_always_on_power_well_ops,
Imre Deak6f3ef5d2013-11-25 17:15:30 +02006801 },
6802 {
Imre Deakc1ca7272013-11-25 17:15:29 +02006803 .name = "display",
Imre Deakefcad912014-03-04 19:22:53 +02006804 .domains = HSW_DISPLAY_POWER_DOMAINS,
Imre Deakc6cb5822014-03-04 19:22:55 +02006805 .ops = &hsw_power_well_ops,
Imre Deakc1ca7272013-11-25 17:15:29 +02006806 },
6807};
6808
6809static struct i915_power_well bdw_power_wells[] = {
6810 {
Imre Deak6f3ef5d2013-11-25 17:15:30 +02006811 .name = "always-on",
6812 .always_on = 1,
6813 .domains = BDW_ALWAYS_ON_POWER_DOMAINS,
Imre Deakc6cb5822014-03-04 19:22:55 +02006814 .ops = &i9xx_always_on_power_well_ops,
Imre Deak6f3ef5d2013-11-25 17:15:30 +02006815 },
6816 {
Imre Deakc1ca7272013-11-25 17:15:29 +02006817 .name = "display",
Imre Deakefcad912014-03-04 19:22:53 +02006818 .domains = BDW_DISPLAY_POWER_DOMAINS,
Imre Deakc6cb5822014-03-04 19:22:55 +02006819 .ops = &hsw_power_well_ops,
Imre Deakc1ca7272013-11-25 17:15:29 +02006820 },
6821};
6822
Imre Deak77961eb2014-03-05 16:20:56 +02006823static const struct i915_power_well_ops vlv_display_power_well_ops = {
6824 .sync_hw = vlv_power_well_sync_hw,
6825 .enable = vlv_display_power_well_enable,
6826 .disable = vlv_display_power_well_disable,
6827 .is_enabled = vlv_power_well_enabled,
6828};
6829
Ville Syrjäläaa519f22014-06-13 13:37:55 +03006830static const struct i915_power_well_ops vlv_dpio_cmn_power_well_ops = {
6831 .sync_hw = vlv_power_well_sync_hw,
6832 .enable = vlv_dpio_cmn_power_well_enable,
6833 .disable = vlv_dpio_cmn_power_well_disable,
6834 .is_enabled = vlv_power_well_enabled,
6835};
6836
Imre Deak77961eb2014-03-05 16:20:56 +02006837static const struct i915_power_well_ops vlv_dpio_power_well_ops = {
6838 .sync_hw = vlv_power_well_sync_hw,
6839 .enable = vlv_power_well_enable,
6840 .disable = vlv_power_well_disable,
6841 .is_enabled = vlv_power_well_enabled,
6842};
6843
6844static struct i915_power_well vlv_power_wells[] = {
6845 {
6846 .name = "always-on",
6847 .always_on = 1,
6848 .domains = VLV_ALWAYS_ON_POWER_DOMAINS,
6849 .ops = &i9xx_always_on_power_well_ops,
6850 },
6851 {
6852 .name = "display",
6853 .domains = VLV_DISPLAY_POWER_DOMAINS,
6854 .data = PUNIT_POWER_WELL_DISP2D,
6855 .ops = &vlv_display_power_well_ops,
6856 },
6857 {
Imre Deak77961eb2014-03-05 16:20:56 +02006858 .name = "dpio-tx-b-01",
6859 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
6860 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
6861 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
6862 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
6863 .ops = &vlv_dpio_power_well_ops,
6864 .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_01,
6865 },
6866 {
6867 .name = "dpio-tx-b-23",
6868 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
6869 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
6870 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
6871 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
6872 .ops = &vlv_dpio_power_well_ops,
6873 .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_23,
6874 },
6875 {
6876 .name = "dpio-tx-c-01",
6877 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
6878 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
6879 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
6880 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
6881 .ops = &vlv_dpio_power_well_ops,
6882 .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_01,
6883 },
6884 {
6885 .name = "dpio-tx-c-23",
6886 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
6887 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
6888 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
6889 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
6890 .ops = &vlv_dpio_power_well_ops,
6891 .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_23,
6892 },
Jesse Barnesf099a3c2014-05-23 13:16:43 -07006893 {
6894 .name = "dpio-common",
6895 .domains = VLV_DPIO_CMN_BC_POWER_DOMAINS,
6896 .data = PUNIT_POWER_WELL_DPIO_CMN_BC,
Ville Syrjäläaa519f22014-06-13 13:37:55 +03006897 .ops = &vlv_dpio_cmn_power_well_ops,
Jesse Barnesf099a3c2014-05-23 13:16:43 -07006898 },
Imre Deak77961eb2014-03-05 16:20:56 +02006899};
6900
Ville Syrjälä4811ff42014-06-28 02:04:07 +03006901static struct i915_power_well chv_power_wells[] = {
6902 {
6903 .name = "always-on",
6904 .always_on = 1,
6905 .domains = VLV_ALWAYS_ON_POWER_DOMAINS,
6906 .ops = &i9xx_always_on_power_well_ops,
6907 },
Ville Syrjäläf07057d2014-06-28 02:04:10 +03006908#if 0
6909 {
6910 .name = "display",
6911 .domains = VLV_DISPLAY_POWER_DOMAINS,
6912 .data = PUNIT_POWER_WELL_DISP2D,
6913 .ops = &vlv_display_power_well_ops,
6914 },
Ville Syrjälä26972b02014-06-28 02:04:11 +03006915 {
6916 .name = "pipe-a",
6917 .domains = CHV_PIPE_A_POWER_DOMAINS,
6918 .data = PIPE_A,
6919 .ops = &chv_pipe_power_well_ops,
6920 },
6921 {
6922 .name = "pipe-b",
6923 .domains = CHV_PIPE_B_POWER_DOMAINS,
6924 .data = PIPE_B,
6925 .ops = &chv_pipe_power_well_ops,
6926 },
6927 {
6928 .name = "pipe-c",
6929 .domains = CHV_PIPE_C_POWER_DOMAINS,
6930 .data = PIPE_C,
6931 .ops = &chv_pipe_power_well_ops,
6932 },
Ville Syrjäläf07057d2014-06-28 02:04:10 +03006933#endif
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03006934 {
6935 .name = "dpio-common-bc",
Ville Syrjälä3dd7b9742014-06-27 19:49:57 +03006936 /*
6937 * XXX: cmnreset for one PHY seems to disturb the other.
6938 * As a workaround keep both powered on at the same
6939 * time for now.
6940 */
6941 .domains = CHV_DPIO_CMN_BC_POWER_DOMAINS | CHV_DPIO_CMN_D_POWER_DOMAINS,
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03006942 .data = PUNIT_POWER_WELL_DPIO_CMN_BC,
6943 .ops = &chv_dpio_cmn_power_well_ops,
6944 },
6945 {
6946 .name = "dpio-common-d",
Ville Syrjälä3dd7b9742014-06-27 19:49:57 +03006947 /*
6948 * XXX: cmnreset for one PHY seems to disturb the other.
6949 * As a workaround keep both powered on at the same
6950 * time for now.
6951 */
6952 .domains = CHV_DPIO_CMN_BC_POWER_DOMAINS | CHV_DPIO_CMN_D_POWER_DOMAINS,
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03006953 .data = PUNIT_POWER_WELL_DPIO_CMN_D,
6954 .ops = &chv_dpio_cmn_power_well_ops,
6955 },
Ville Syrjälä82583562014-06-28 02:04:12 +03006956#if 0
6957 {
6958 .name = "dpio-tx-b-01",
6959 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
6960 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS,
6961 .ops = &vlv_dpio_power_well_ops,
6962 .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_01,
6963 },
6964 {
6965 .name = "dpio-tx-b-23",
6966 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
6967 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS,
6968 .ops = &vlv_dpio_power_well_ops,
6969 .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_23,
6970 },
6971 {
6972 .name = "dpio-tx-c-01",
6973 .domains = VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
6974 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
6975 .ops = &vlv_dpio_power_well_ops,
6976 .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_01,
6977 },
6978 {
6979 .name = "dpio-tx-c-23",
6980 .domains = VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
6981 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
6982 .ops = &vlv_dpio_power_well_ops,
6983 .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_23,
6984 },
Ville Syrjälä2ce147f2014-06-28 02:04:13 +03006985 {
6986 .name = "dpio-tx-d-01",
6987 .domains = CHV_DPIO_TX_D_LANES_01_POWER_DOMAINS |
6988 CHV_DPIO_TX_D_LANES_23_POWER_DOMAINS,
6989 .ops = &vlv_dpio_power_well_ops,
6990 .data = PUNIT_POWER_WELL_DPIO_TX_D_LANES_01,
6991 },
6992 {
6993 .name = "dpio-tx-d-23",
6994 .domains = CHV_DPIO_TX_D_LANES_01_POWER_DOMAINS |
6995 CHV_DPIO_TX_D_LANES_23_POWER_DOMAINS,
6996 .ops = &vlv_dpio_power_well_ops,
6997 .data = PUNIT_POWER_WELL_DPIO_TX_D_LANES_23,
6998 },
Ville Syrjälä82583562014-06-28 02:04:12 +03006999#endif
Ville Syrjälä4811ff42014-06-28 02:04:07 +03007000};
7001
Ville Syrjäläd2011dc2014-06-13 13:37:56 +03007002static struct i915_power_well *lookup_power_well(struct drm_i915_private *dev_priv,
7003 enum punit_power_well power_well_id)
7004{
7005 struct i915_power_domains *power_domains = &dev_priv->power_domains;
7006 struct i915_power_well *power_well;
7007 int i;
7008
7009 for_each_power_well(i, power_well, POWER_DOMAIN_MASK, power_domains) {
7010 if (power_well->data == power_well_id)
7011 return power_well;
7012 }
7013
7014 return NULL;
7015}
7016
Imre Deakc1ca7272013-11-25 17:15:29 +02007017#define set_power_wells(power_domains, __power_wells) ({ \
7018 (power_domains)->power_wells = (__power_wells); \
7019 (power_domains)->power_well_count = ARRAY_SIZE(__power_wells); \
7020})
7021
Imre Deakda7e29b2014-02-18 00:02:02 +02007022int intel_power_domains_init(struct drm_i915_private *dev_priv)
Wang Xingchaoa38911a2013-05-30 22:07:11 +08007023{
Imre Deak83c00f552013-10-25 17:36:47 +03007024 struct i915_power_domains *power_domains = &dev_priv->power_domains;
Imre Deakc1ca7272013-11-25 17:15:29 +02007025
Imre Deak83c00f552013-10-25 17:36:47 +03007026 mutex_init(&power_domains->lock);
Wang Xingchaoa38911a2013-05-30 22:07:11 +08007027
Imre Deakc1ca7272013-11-25 17:15:29 +02007028 /*
7029 * The enabling order will be from lower to higher indexed wells,
7030 * the disabling order is reversed.
7031 */
Imre Deakda7e29b2014-02-18 00:02:02 +02007032 if (IS_HASWELL(dev_priv->dev)) {
Imre Deakc1ca7272013-11-25 17:15:29 +02007033 set_power_wells(power_domains, hsw_power_wells);
7034 hsw_pwr = power_domains;
Imre Deakda7e29b2014-02-18 00:02:02 +02007035 } else if (IS_BROADWELL(dev_priv->dev)) {
Imre Deakc1ca7272013-11-25 17:15:29 +02007036 set_power_wells(power_domains, bdw_power_wells);
7037 hsw_pwr = power_domains;
Ville Syrjälä4811ff42014-06-28 02:04:07 +03007038 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
7039 set_power_wells(power_domains, chv_power_wells);
Imre Deak77961eb2014-03-05 16:20:56 +02007040 } else if (IS_VALLEYVIEW(dev_priv->dev)) {
7041 set_power_wells(power_domains, vlv_power_wells);
Imre Deakc1ca7272013-11-25 17:15:29 +02007042 } else {
Imre Deak1c2256d2013-11-25 17:15:34 +02007043 set_power_wells(power_domains, i9xx_always_on_power_well);
Imre Deakc1ca7272013-11-25 17:15:29 +02007044 }
Wang Xingchaoa38911a2013-05-30 22:07:11 +08007045
7046 return 0;
7047}
7048
Imre Deakda7e29b2014-02-18 00:02:02 +02007049void intel_power_domains_remove(struct drm_i915_private *dev_priv)
Wang Xingchaoa38911a2013-05-30 22:07:11 +08007050{
7051 hsw_pwr = NULL;
7052}
7053
Imre Deakda7e29b2014-02-18 00:02:02 +02007054static void intel_power_domains_resume(struct drm_i915_private *dev_priv)
Ville Syrjälä9cdb8262013-09-16 17:38:27 +03007055{
Imre Deak83c00f552013-10-25 17:36:47 +03007056 struct i915_power_domains *power_domains = &dev_priv->power_domains;
7057 struct i915_power_well *power_well;
Imre Deakc1ca7272013-11-25 17:15:29 +02007058 int i;
Ville Syrjälä9cdb8262013-09-16 17:38:27 +03007059
Imre Deak83c00f552013-10-25 17:36:47 +03007060 mutex_lock(&power_domains->lock);
Imre Deakbfafe932014-06-05 20:31:47 +03007061 for_each_power_well(i, power_well, POWER_DOMAIN_MASK, power_domains) {
Imre Deaka45f44662014-03-04 19:22:56 +02007062 power_well->ops->sync_hw(dev_priv, power_well);
Imre Deakbfafe932014-06-05 20:31:47 +03007063 power_well->hw_enabled = power_well->ops->is_enabled(dev_priv,
7064 power_well);
7065 }
Imre Deak83c00f552013-10-25 17:36:47 +03007066 mutex_unlock(&power_domains->lock);
Wang Xingchaoa38911a2013-05-30 22:07:11 +08007067}
7068
Ville Syrjäläd2011dc2014-06-13 13:37:56 +03007069static void vlv_cmnlane_wa(struct drm_i915_private *dev_priv)
7070{
7071 struct i915_power_well *cmn =
7072 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
7073 struct i915_power_well *disp2d =
7074 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DISP2D);
7075
7076 /* nothing to do if common lane is already off */
7077 if (!cmn->ops->is_enabled(dev_priv, cmn))
7078 return;
7079
7080 /* If the display might be already active skip this */
7081 if (disp2d->ops->is_enabled(dev_priv, disp2d) &&
7082 I915_READ(DPIO_CTL) & DPIO_CMNRST)
7083 return;
7084
7085 DRM_DEBUG_KMS("toggling display PHY side reset\n");
7086
7087 /* cmnlane needs DPLL registers */
7088 disp2d->ops->enable(dev_priv, disp2d);
7089
7090 /*
7091 * From VLV2A0_DP_eDP_HDMI_DPIO_driver_vbios_notes_11.docx:
7092 * Need to assert and de-assert PHY SB reset by gating the
7093 * common lane power, then un-gating it.
7094 * Simply ungating isn't enough to reset the PHY enough to get
7095 * ports and lanes running.
7096 */
7097 cmn->ops->disable(dev_priv, cmn);
7098}
7099
Imre Deakda7e29b2014-02-18 00:02:02 +02007100void intel_power_domains_init_hw(struct drm_i915_private *dev_priv)
Paulo Zanonifa42e232013-01-25 16:59:11 -02007101{
Ville Syrjäläd2011dc2014-06-13 13:37:56 +03007102 struct drm_device *dev = dev_priv->dev;
Imre Deak0d116a22014-04-25 13:19:05 +03007103 struct i915_power_domains *power_domains = &dev_priv->power_domains;
7104
7105 power_domains->initializing = true;
Ville Syrjäläd2011dc2014-06-13 13:37:56 +03007106
7107 if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
7108 mutex_lock(&power_domains->lock);
7109 vlv_cmnlane_wa(dev_priv);
7110 mutex_unlock(&power_domains->lock);
7111 }
7112
Paulo Zanonifa42e232013-01-25 16:59:11 -02007113 /* For now, we need the power well to be always enabled. */
Imre Deakda7e29b2014-02-18 00:02:02 +02007114 intel_display_set_init_power(dev_priv, true);
7115 intel_power_domains_resume(dev_priv);
Imre Deak0d116a22014-04-25 13:19:05 +03007116 power_domains->initializing = false;
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03007117}
7118
Paulo Zanonic67a4702013-08-19 13:18:09 -03007119void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv)
7120{
Paulo Zanonid361ae22014-03-07 20:08:12 -03007121 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007122}
7123
7124void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv)
7125{
Paulo Zanonid361ae22014-03-07 20:08:12 -03007126 intel_runtime_pm_put(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007127}
7128
Paulo Zanoni8a187452013-12-06 20:32:13 -02007129void intel_runtime_pm_get(struct drm_i915_private *dev_priv)
7130{
7131 struct drm_device *dev = dev_priv->dev;
7132 struct device *device = &dev->pdev->dev;
7133
7134 if (!HAS_RUNTIME_PM(dev))
7135 return;
7136
7137 pm_runtime_get_sync(device);
7138 WARN(dev_priv->pm.suspended, "Device still suspended.\n");
7139}
7140
Imre Deakc6df39b2014-04-14 20:24:29 +03007141void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv)
7142{
7143 struct drm_device *dev = dev_priv->dev;
7144 struct device *device = &dev->pdev->dev;
7145
7146 if (!HAS_RUNTIME_PM(dev))
7147 return;
7148
7149 WARN(dev_priv->pm.suspended, "Getting nosync-ref while suspended.\n");
7150 pm_runtime_get_noresume(device);
7151}
7152
Paulo Zanoni8a187452013-12-06 20:32:13 -02007153void intel_runtime_pm_put(struct drm_i915_private *dev_priv)
7154{
7155 struct drm_device *dev = dev_priv->dev;
7156 struct device *device = &dev->pdev->dev;
7157
7158 if (!HAS_RUNTIME_PM(dev))
7159 return;
7160
7161 pm_runtime_mark_last_busy(device);
7162 pm_runtime_put_autosuspend(device);
7163}
7164
7165void intel_init_runtime_pm(struct drm_i915_private *dev_priv)
7166{
7167 struct drm_device *dev = dev_priv->dev;
7168 struct device *device = &dev->pdev->dev;
7169
Paulo Zanoni8a187452013-12-06 20:32:13 -02007170 if (!HAS_RUNTIME_PM(dev))
7171 return;
7172
7173 pm_runtime_set_active(device);
7174
Imre Deakaeab0b52014-04-14 20:24:36 +03007175 /*
7176 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
7177 * requirement.
7178 */
7179 if (!intel_enable_rc6(dev)) {
7180 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
7181 return;
7182 }
7183
Paulo Zanoni8a187452013-12-06 20:32:13 -02007184 pm_runtime_set_autosuspend_delay(device, 10000); /* 10s */
7185 pm_runtime_mark_last_busy(device);
7186 pm_runtime_use_autosuspend(device);
Paulo Zanoniba0239e2014-03-07 20:08:07 -03007187
7188 pm_runtime_put_autosuspend(device);
Paulo Zanoni8a187452013-12-06 20:32:13 -02007189}
7190
7191void intel_fini_runtime_pm(struct drm_i915_private *dev_priv)
7192{
7193 struct drm_device *dev = dev_priv->dev;
7194 struct device *device = &dev->pdev->dev;
7195
7196 if (!HAS_RUNTIME_PM(dev))
7197 return;
7198
Imre Deakaeab0b52014-04-14 20:24:36 +03007199 if (!intel_enable_rc6(dev))
7200 return;
7201
Paulo Zanoni8a187452013-12-06 20:32:13 -02007202 /* Make sure we're not suspended first. */
7203 pm_runtime_get_sync(device);
7204 pm_runtime_disable(device);
7205}
7206
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007207/* Set up chip specific power management-related functions */
7208void intel_init_pm(struct drm_device *dev)
7209{
7210 struct drm_i915_private *dev_priv = dev->dev_private;
7211
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01007212 if (HAS_FBC(dev)) {
Ville Syrjälä40045462013-11-28 17:29:59 +02007213 if (INTEL_INFO(dev)->gen >= 7) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007214 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
Ville Syrjälä40045462013-11-28 17:29:59 +02007215 dev_priv->display.enable_fbc = gen7_enable_fbc;
7216 dev_priv->display.disable_fbc = ironlake_disable_fbc;
7217 } else if (INTEL_INFO(dev)->gen >= 5) {
7218 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
7219 dev_priv->display.enable_fbc = ironlake_enable_fbc;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007220 dev_priv->display.disable_fbc = ironlake_disable_fbc;
7221 } else if (IS_GM45(dev)) {
7222 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
7223 dev_priv->display.enable_fbc = g4x_enable_fbc;
7224 dev_priv->display.disable_fbc = g4x_disable_fbc;
Ville Syrjälä40045462013-11-28 17:29:59 +02007225 } else {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007226 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
7227 dev_priv->display.enable_fbc = i8xx_enable_fbc;
7228 dev_priv->display.disable_fbc = i8xx_disable_fbc;
Ville Syrjälä993495a2013-12-12 17:27:40 +02007229
7230 /* This value was pulled out of someone's hat */
7231 I915_WRITE(FBC_CONTROL, 500 << FBC_CTL_INTERVAL_SHIFT);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007232 }
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007233 }
7234
Daniel Vetterc921aba2012-04-26 23:28:17 +02007235 /* For cxsr */
7236 if (IS_PINEVIEW(dev))
7237 i915_pineview_get_mem_freq(dev);
7238 else if (IS_GEN5(dev))
7239 i915_ironlake_get_mem_freq(dev);
7240
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007241 /* For FIFO watermark updates */
7242 if (HAS_PCH_SPLIT(dev)) {
Damien Lespiaufa50ad62014-03-17 18:01:16 +00007243 ilk_setup_wm_latency(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03007244
Ville Syrjäläbd602542014-01-07 16:14:10 +02007245 if ((IS_GEN5(dev) && dev_priv->wm.pri_latency[1] &&
7246 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
7247 (!IS_GEN5(dev) && dev_priv->wm.pri_latency[0] &&
7248 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
7249 dev_priv->display.update_wm = ilk_update_wm;
7250 dev_priv->display.update_sprite_wm = ilk_update_sprite_wm;
7251 } else {
7252 DRM_DEBUG_KMS("Failed to read display plane latency. "
7253 "Disable CxSR\n");
7254 }
7255
7256 if (IS_GEN5(dev))
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007257 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007258 else if (IS_GEN6(dev))
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007259 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007260 else if (IS_IVYBRIDGE(dev))
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007261 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007262 else if (IS_HASWELL(dev))
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007263 dev_priv->display.init_clock_gating = haswell_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007264 else if (INTEL_INFO(dev)->gen == 8)
Paulo Zanoni47c2bd92014-08-21 17:09:37 -03007265 dev_priv->display.init_clock_gating = broadwell_init_clock_gating;
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007266 } else if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03007267 dev_priv->display.update_wm = cherryview_update_wm;
Gajanan Bhat01e184c2014-08-07 17:03:30 +05307268 dev_priv->display.update_sprite_wm = valleyview_update_sprite_wm;
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007269 dev_priv->display.init_clock_gating =
7270 cherryview_init_clock_gating;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007271 } else if (IS_VALLEYVIEW(dev)) {
7272 dev_priv->display.update_wm = valleyview_update_wm;
Gajanan Bhat01e184c2014-08-07 17:03:30 +05307273 dev_priv->display.update_sprite_wm = valleyview_update_sprite_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007274 dev_priv->display.init_clock_gating =
7275 valleyview_init_clock_gating;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007276 } else if (IS_PINEVIEW(dev)) {
7277 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
7278 dev_priv->is_ddr3,
7279 dev_priv->fsb_freq,
7280 dev_priv->mem_freq)) {
7281 DRM_INFO("failed to find known CxSR latency "
7282 "(found ddr%s fsb freq %d, mem freq %d), "
7283 "disabling CxSR\n",
7284 (dev_priv->is_ddr3 == 1) ? "3" : "2",
7285 dev_priv->fsb_freq, dev_priv->mem_freq);
7286 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03007287 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007288 dev_priv->display.update_wm = NULL;
7289 } else
7290 dev_priv->display.update_wm = pineview_update_wm;
7291 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
7292 } else if (IS_G4X(dev)) {
7293 dev_priv->display.update_wm = g4x_update_wm;
7294 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
7295 } else if (IS_GEN4(dev)) {
7296 dev_priv->display.update_wm = i965_update_wm;
7297 if (IS_CRESTLINE(dev))
7298 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
7299 else if (IS_BROADWATER(dev))
7300 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
7301 } else if (IS_GEN3(dev)) {
7302 dev_priv->display.update_wm = i9xx_update_wm;
7303 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
7304 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007305 } else if (IS_GEN2(dev)) {
7306 if (INTEL_INFO(dev)->num_pipes == 1) {
7307 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007308 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007309 } else {
7310 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007311 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007312 }
7313
7314 if (IS_I85X(dev) || IS_I865G(dev))
7315 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
7316 else
7317 dev_priv->display.init_clock_gating = i830_init_clock_gating;
7318 } else {
7319 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007320 }
7321}
7322
Ben Widawsky42c05262012-09-26 10:34:00 -07007323int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val)
7324{
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007325 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007326
7327 if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
7328 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
7329 return -EAGAIN;
7330 }
7331
7332 I915_WRITE(GEN6_PCODE_DATA, *val);
7333 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
7334
7335 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7336 500)) {
7337 DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
7338 return -ETIMEDOUT;
7339 }
7340
7341 *val = I915_READ(GEN6_PCODE_DATA);
7342 I915_WRITE(GEN6_PCODE_DATA, 0);
7343
7344 return 0;
7345}
7346
7347int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val)
7348{
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007349 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007350
7351 if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
7352 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
7353 return -EAGAIN;
7354 }
7355
7356 I915_WRITE(GEN6_PCODE_DATA, val);
7357 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
7358
7359 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7360 500)) {
7361 DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
7362 return -ETIMEDOUT;
7363 }
7364
7365 I915_WRITE(GEN6_PCODE_DATA, 0);
7366
7367 return 0;
7368}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07007369
Fengguang Wub55dd642014-07-12 11:21:39 +02007370static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007371{
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007372 int div;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007373
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007374 /* 4 x czclk */
Ville Syrjälä2ec38152013-11-05 22:42:29 +02007375 switch (dev_priv->mem_freq) {
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007376 case 800:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007377 div = 10;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007378 break;
7379 case 1066:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007380 div = 12;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007381 break;
7382 case 1333:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007383 div = 16;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007384 break;
7385 default:
7386 return -1;
7387 }
7388
Ville Syrjälä2ec38152013-11-05 22:42:29 +02007389 return DIV_ROUND_CLOSEST(dev_priv->mem_freq * (val + 6 - 0xbd), 4 * div);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007390}
7391
Fengguang Wub55dd642014-07-12 11:21:39 +02007392static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007393{
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007394 int mul;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007395
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007396 /* 4 x czclk */
Ville Syrjälä2ec38152013-11-05 22:42:29 +02007397 switch (dev_priv->mem_freq) {
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007398 case 800:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007399 mul = 10;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007400 break;
7401 case 1066:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007402 mul = 12;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007403 break;
7404 case 1333:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007405 mul = 16;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007406 break;
7407 default:
7408 return -1;
7409 }
7410
Ville Syrjälä2ec38152013-11-05 22:42:29 +02007411 return DIV_ROUND_CLOSEST(4 * mul * val, dev_priv->mem_freq) + 0xbd - 6;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007412}
7413
Fengguang Wub55dd642014-07-12 11:21:39 +02007414static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307415{
7416 int div, freq;
7417
7418 switch (dev_priv->rps.cz_freq) {
7419 case 200:
7420 div = 5;
7421 break;
7422 case 267:
7423 div = 6;
7424 break;
7425 case 320:
7426 case 333:
7427 case 400:
7428 div = 8;
7429 break;
7430 default:
7431 return -1;
7432 }
7433
7434 freq = (DIV_ROUND_CLOSEST((dev_priv->rps.cz_freq * val), 2 * div) / 2);
7435
7436 return freq;
7437}
7438
Fengguang Wub55dd642014-07-12 11:21:39 +02007439static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307440{
7441 int mul, opcode;
7442
7443 switch (dev_priv->rps.cz_freq) {
7444 case 200:
7445 mul = 5;
7446 break;
7447 case 267:
7448 mul = 6;
7449 break;
7450 case 320:
7451 case 333:
7452 case 400:
7453 mul = 8;
7454 break;
7455 default:
7456 return -1;
7457 }
7458
7459 opcode = (DIV_ROUND_CLOSEST((val * 2 * mul), dev_priv->rps.cz_freq) * 2);
7460
7461 return opcode;
7462}
7463
7464int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val)
7465{
7466 int ret = -1;
7467
7468 if (IS_CHERRYVIEW(dev_priv->dev))
7469 ret = chv_gpu_freq(dev_priv, val);
7470 else if (IS_VALLEYVIEW(dev_priv->dev))
7471 ret = byt_gpu_freq(dev_priv, val);
7472
7473 return ret;
7474}
7475
7476int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val)
7477{
7478 int ret = -1;
7479
7480 if (IS_CHERRYVIEW(dev_priv->dev))
7481 ret = chv_freq_opcode(dev_priv, val);
7482 else if (IS_VALLEYVIEW(dev_priv->dev))
7483 ret = byt_freq_opcode(dev_priv, val);
7484
7485 return ret;
7486}
7487
Daniel Vetterf742a552013-12-06 10:17:53 +01007488void intel_pm_setup(struct drm_device *dev)
Chris Wilson907b28c2013-07-19 20:36:52 +01007489{
7490 struct drm_i915_private *dev_priv = dev->dev_private;
7491
Daniel Vetterf742a552013-12-06 10:17:53 +01007492 mutex_init(&dev_priv->rps.hw_lock);
7493
Chris Wilson907b28c2013-07-19 20:36:52 +01007494 INIT_DELAYED_WORK(&dev_priv->rps.delayed_resume_work,
7495 intel_gen6_powersave_work);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03007496
Paulo Zanoni33688d92014-03-07 20:08:19 -03007497 dev_priv->pm.suspended = false;
Jesse Barnes9df7575f2014-06-20 09:29:20 -07007498 dev_priv->pm._irqs_disabled = false;
Chris Wilson907b28c2013-07-19 20:36:52 +01007499}