blob: 499dfcc51e7db083fc0a9750dbee1f2c9a1f4c9c [file] [log] [blame]
Rob Clarkc8afe682013-06-26 12:44:06 -04001/*
Dhaval Patel14d46ce2017-01-17 16:28:12 -08002 * Copyright (c) 2016-2017, The Linux Foundation. All rights reserved.
Rob Clarkc8afe682013-06-26 12:44:06 -04003 * Copyright (C) 2013 Red Hat
4 * Author: Rob Clark <robdclark@gmail.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published by
8 * the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
15 * You should have received a copy of the GNU General Public License along with
16 * this program. If not, see <http://www.gnu.org/licenses/>.
17 */
18
19#ifndef __MSM_DRV_H__
20#define __MSM_DRV_H__
21
22#include <linux/kernel.h>
23#include <linux/clk.h>
24#include <linux/cpufreq.h>
25#include <linux/module.h>
Rob Clark060530f2014-03-03 14:19:12 -050026#include <linux/component.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040027#include <linux/platform_device.h>
28#include <linux/pm.h>
29#include <linux/pm_runtime.h>
30#include <linux/slab.h>
31#include <linux/list.h>
32#include <linux/iommu.h>
33#include <linux/types.h>
Archit Taneja3d6df062015-06-09 14:17:22 +053034#include <linux/of_graph.h>
Archit Tanejae9fbdaf2015-11-18 12:15:14 +053035#include <linux/of_device.h>
Dhaval Patel1ac91032016-09-26 19:25:39 -070036#include <linux/sde_io_util.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040037#include <asm/sizes.h>
Sandeep Pandaf48c46a2016-10-24 09:48:50 +053038#include <linux/kthread.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040039
Rob Clarkc8afe682013-06-26 12:44:06 -040040#include <drm/drmP.h>
Rob Clarkcf3a7e42014-11-08 13:21:06 -050041#include <drm/drm_atomic.h>
42#include <drm/drm_atomic_helper.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040043#include <drm/drm_crtc_helper.h>
Rob Clarkcf3a7e42014-11-08 13:21:06 -050044#include <drm/drm_plane_helper.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040045#include <drm/drm_fb_helper.h>
Rob Clark7198e6b2013-07-19 12:59:32 -040046#include <drm/msm_drm.h>
Daniel Vetterd9fc9412014-09-23 15:46:53 +020047#include <drm/drm_gem.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040048
Dhaval Patel3949f032016-06-20 16:24:33 -070049#include "sde_power_handle.h"
50
51#define GET_MAJOR_REV(rev) ((rev) >> 28)
52#define GET_MINOR_REV(rev) (((rev) >> 16) & 0xFFF)
53#define GET_STEP_REV(rev) ((rev) & 0xFFFF)
Lloyd Atkinson154b6aa2016-05-24 17:11:37 -040054
Rob Clarkc8afe682013-06-26 12:44:06 -040055struct msm_kms;
Rob Clark7198e6b2013-07-19 12:59:32 -040056struct msm_gpu;
Rob Clark871d8122013-11-16 12:56:06 -050057struct msm_mmu;
Archit Taneja990a4002016-05-07 23:11:25 +053058struct msm_mdss;
Rob Clarka7d3c952014-05-30 14:47:38 -040059struct msm_rd_state;
Rob Clark70c70f02014-05-30 14:49:43 -040060struct msm_perf_state;
Rob Clarka7d3c952014-05-30 14:47:38 -040061struct msm_gem_submit;
Rob Clarkca762a82016-03-15 17:22:13 -040062struct msm_fence_context;
Rob Clarkfde5de62016-03-15 15:35:08 -040063struct msm_fence_cb;
Rob Clarkc8afe682013-06-26 12:44:06 -040064
Alan Kwong112a84f2016-05-24 20:49:21 -040065#define NUM_DOMAINS 4 /* one for KMS, then one per gpu core (?) */
Narendra Muppalla1b0b3352015-09-29 10:16:51 -070066#define MAX_CRTCS 8
Jeykumar Sankaran2e655032017-02-04 14:05:45 -080067#define MAX_PLANES 20
Narendra Muppalla1b0b3352015-09-29 10:16:51 -070068#define MAX_ENCODERS 8
69#define MAX_BRIDGES 8
70#define MAX_CONNECTORS 8
Rob Clark7198e6b2013-07-19 12:59:32 -040071
72struct msm_file_private {
73 /* currently we don't do anything useful with this.. but when
74 * per-context address spaces are supported we'd keep track of
75 * the context's page-tables here.
76 */
77 int dummy;
78};
Rob Clarkc8afe682013-06-26 12:44:06 -040079
jilai wang12987782015-06-25 17:37:42 -040080enum msm_mdp_plane_property {
Clarence Ip5e2a9222016-06-26 22:38:24 -040081 /* blob properties, always put these first */
Clarence Ipb43d4592016-09-08 14:21:35 -040082 PLANE_PROP_SCALER_V1,
abeykun48f407a2016-08-25 12:06:44 -040083 PLANE_PROP_SCALER_V2,
Clarence Ip5fc00c52016-09-23 15:03:34 -040084 PLANE_PROP_CSC_V1,
Dhaval Patel4e574842016-08-23 15:11:37 -070085 PLANE_PROP_INFO,
abeykun48f407a2016-08-25 12:06:44 -040086 PLANE_PROP_SCALER_LUT_ED,
87 PLANE_PROP_SCALER_LUT_CIR,
88 PLANE_PROP_SCALER_LUT_SEP,
Benet Clarkd009b1d2016-06-27 14:45:59 -070089 PLANE_PROP_SKIN_COLOR,
90 PLANE_PROP_SKY_COLOR,
91 PLANE_PROP_FOLIAGE_COLOR,
Clarence Ip5e2a9222016-06-26 22:38:24 -040092
93 /* # of blob properties */
94 PLANE_PROP_BLOBCOUNT,
95
Clarence Ipe78efb72016-06-24 18:35:21 -040096 /* range properties */
Clarence Ip5e2a9222016-06-26 22:38:24 -040097 PLANE_PROP_ZPOS = PLANE_PROP_BLOBCOUNT,
jilai wang12987782015-06-25 17:37:42 -040098 PLANE_PROP_ALPHA,
Clarence Ipcb410d42016-06-26 22:52:33 -040099 PLANE_PROP_COLOR_FILL,
Clarence Ipdedbba92016-09-27 17:43:10 -0400100 PLANE_PROP_H_DECIMATE,
101 PLANE_PROP_V_DECIMATE,
Clarence Ipcae1bb62016-07-07 12:07:13 -0400102 PLANE_PROP_INPUT_FENCE,
Benet Clarkeb1b4462016-06-27 14:43:06 -0700103 PLANE_PROP_HUE_ADJUST,
104 PLANE_PROP_SATURATION_ADJUST,
105 PLANE_PROP_VALUE_ADJUST,
106 PLANE_PROP_CONTRAST_ADJUST,
Veera Sundaram Sankaran02dd6ac2016-12-22 15:08:29 -0800107 PLANE_PROP_EXCL_RECT_V1,
Clarence Ipe78efb72016-06-24 18:35:21 -0400108
Clarence Ip5e2a9222016-06-26 22:38:24 -0400109 /* enum/bitmask properties */
110 PLANE_PROP_ROTATION,
111 PLANE_PROP_BLEND_OP,
112 PLANE_PROP_SRC_CONFIG,
Clarence Ipe78efb72016-06-24 18:35:21 -0400113
Clarence Ip5e2a9222016-06-26 22:38:24 -0400114 /* total # of properties */
115 PLANE_PROP_COUNT
jilai wang12987782015-06-25 17:37:42 -0400116};
117
Clarence Ip7a753bb2016-07-07 11:47:44 -0400118enum msm_mdp_crtc_property {
Dhaval Patele4a5dda2016-10-13 19:29:30 -0700119 CRTC_PROP_INFO,
120
Clarence Ip7a753bb2016-07-07 11:47:44 -0400121 /* # of blob properties */
122 CRTC_PROP_BLOBCOUNT,
123
124 /* range properties */
Clarence Ipcae1bb62016-07-07 12:07:13 -0400125 CRTC_PROP_INPUT_FENCE_TIMEOUT = CRTC_PROP_BLOBCOUNT,
Clarence Ip24f80662016-06-13 19:05:32 -0400126 CRTC_PROP_OUTPUT_FENCE,
Clarence Ip1d9728b2016-09-01 11:10:54 -0400127 CRTC_PROP_OUTPUT_FENCE_OFFSET,
Veera Sundaram Sankaran3171ff82017-01-04 14:34:47 -0800128 CRTC_PROP_DIM_LAYER_V1,
Clarence Ip7a753bb2016-07-07 11:47:44 -0400129
130 /* total # of properties */
131 CRTC_PROP_COUNT
132};
133
Clarence Ipdd8021c2016-07-20 16:39:47 -0400134enum msm_mdp_conn_property {
135 /* blob properties, always put these first */
136 CONNECTOR_PROP_SDE_INFO,
137
138 /* # of blob properties */
139 CONNECTOR_PROP_BLOBCOUNT,
140
141 /* range properties */
142 CONNECTOR_PROP_OUT_FB = CONNECTOR_PROP_BLOBCOUNT,
143 CONNECTOR_PROP_RETIRE_FENCE,
Alan Kwongbb27c092016-07-20 16:41:25 -0400144 CONNECTOR_PROP_DST_X,
145 CONNECTOR_PROP_DST_Y,
146 CONNECTOR_PROP_DST_W,
147 CONNECTOR_PROP_DST_H,
Clarence Ipdd8021c2016-07-20 16:39:47 -0400148
149 /* enum/bitmask properties */
Lloyd Atkinsonb6191972016-08-10 18:31:46 -0400150 CONNECTOR_PROP_TOPOLOGY_NAME,
151 CONNECTOR_PROP_TOPOLOGY_CONTROL,
Clarence Ipdd8021c2016-07-20 16:39:47 -0400152
153 /* total # of properties */
154 CONNECTOR_PROP_COUNT
155};
156
Hai Li78b1d472015-07-27 13:49:45 -0400157struct msm_vblank_ctrl {
Sandeep Pandaf48c46a2016-10-24 09:48:50 +0530158 struct kthread_work work;
Hai Li78b1d472015-07-27 13:49:45 -0400159 struct list_head event_list;
160 spinlock_t lock;
161};
162
Clarence Ipa4039322016-07-15 16:23:59 -0400163#define MAX_H_TILES_PER_DISPLAY 2
164
165/**
166 * enum msm_display_compression - compression method used for pixel stream
167 * @MSM_DISPLAY_COMPRESS_NONE: Pixel data is not compressed
168 * @MSM_DISPLAY_COMPRESS_DSC: DSC compresison is used
169 * @MSM_DISPLAY_COMPRESS_FBC: FBC compression is used
170 */
171enum msm_display_compression {
172 MSM_DISPLAY_COMPRESS_NONE,
173 MSM_DISPLAY_COMPRESS_DSC,
174 MSM_DISPLAY_COMPRESS_FBC,
175};
176
177/**
178 * enum msm_display_caps - features/capabilities supported by displays
179 * @MSM_DISPLAY_CAP_VID_MODE: Video or "active" mode supported
180 * @MSM_DISPLAY_CAP_CMD_MODE: Command mode supported
181 * @MSM_DISPLAY_CAP_HOT_PLUG: Hot plug detection supported
182 * @MSM_DISPLAY_CAP_EDID: EDID supported
183 */
184enum msm_display_caps {
185 MSM_DISPLAY_CAP_VID_MODE = BIT(0),
186 MSM_DISPLAY_CAP_CMD_MODE = BIT(1),
187 MSM_DISPLAY_CAP_HOT_PLUG = BIT(2),
188 MSM_DISPLAY_CAP_EDID = BIT(3),
189};
190
191/**
192 * struct msm_display_info - defines display properties
193 * @intf_type: DRM_MODE_CONNECTOR_ display type
194 * @capabilities: Bitmask of display flags
195 * @num_of_h_tiles: Number of horizontal tiles in case of split interface
196 * @h_tile_instance: Controller instance used per tile. Number of elements is
197 * based on num_of_h_tiles
198 * @is_connected: Set to true if display is connected
199 * @width_mm: Physical width
200 * @height_mm: Physical height
201 * @max_width: Max width of display. In case of hot pluggable display
202 * this is max width supported by controller
203 * @max_height: Max height of display. In case of hot pluggable display
204 * this is max height supported by controller
205 * @compression: Compression supported by the display
206 */
207struct msm_display_info {
208 int intf_type;
209 uint32_t capabilities;
210
211 uint32_t num_of_h_tiles;
212 uint32_t h_tile_instance[MAX_H_TILES_PER_DISPLAY];
213
214 bool is_connected;
215
216 unsigned int width_mm;
217 unsigned int height_mm;
218
219 uint32_t max_width;
220 uint32_t max_height;
221
222 enum msm_display_compression compression;
223};
224
Clarence Ip3649f8b2016-10-31 09:59:44 -0400225/**
226 * struct msm_drm_event - defines custom event notification struct
227 * @base: base object required for event notification by DRM framework.
228 * @event: event object required for event notification by DRM framework.
229 * @info: contains information of DRM object for which events has been
230 * requested.
231 * @data: memory location which contains response payload for event.
232 */
233struct msm_drm_event {
234 struct drm_pending_event base;
235 struct drm_event event;
Clarence Ip3649f8b2016-10-31 09:59:44 -0400236 u8 data[];
237};
Ajay Singh Parmar64c19192016-06-10 16:44:56 -0700238
Sandeep Pandaf48c46a2016-10-24 09:48:50 +0530239/* Commit thread specific structure */
240struct msm_drm_commit {
241 struct drm_device *dev;
242 struct task_struct *thread;
243 unsigned int crtc_id;
244 struct kthread_worker worker;
245};
246
Rob Clarkc8afe682013-06-26 12:44:06 -0400247struct msm_drm_private {
248
Rob Clark68209392016-05-17 16:19:32 -0400249 struct drm_device *dev;
250
Rob Clarkc8afe682013-06-26 12:44:06 -0400251 struct msm_kms *kms;
252
Dhaval Patel3949f032016-06-20 16:24:33 -0700253 struct sde_power_handle phandle;
254 struct sde_power_client *pclient;
255
Rob Clark060530f2014-03-03 14:19:12 -0500256 /* subordinate devices, if present: */
Rob Clark067fef32014-11-04 13:33:14 -0500257 struct platform_device *gpu_pdev;
258
Archit Taneja990a4002016-05-07 23:11:25 +0530259 /* top level MDSS wrapper device (for MDP5 only) */
260 struct msm_mdss *mdss;
261
Rob Clark067fef32014-11-04 13:33:14 -0500262 /* possibly this should be in the kms component, but it is
263 * shared by both mdp4 and mdp5..
264 */
265 struct hdmi *hdmi;
Rob Clark060530f2014-03-03 14:19:12 -0500266
Hai Liab5b0102015-01-07 18:47:44 -0500267 /* eDP is for mdp5 only, but kms has not been created
268 * when edp_bind() and edp_init() are called. Here is the only
269 * place to keep the edp instance.
270 */
271 struct msm_edp *edp;
272
Hai Lia6895542015-03-31 14:36:33 -0400273 /* DSI is shared by mdp4 and mdp5 */
274 struct msm_dsi *dsi[2];
275
Rob Clark7198e6b2013-07-19 12:59:32 -0400276 /* when we have more than one 'msm_gpu' these need to be an array: */
277 struct msm_gpu *gpu;
278 struct msm_file_private *lastctx;
279
Rob Clarkc8afe682013-06-26 12:44:06 -0400280 struct drm_fb_helper *fbdev;
281
Rob Clarka7d3c952014-05-30 14:47:38 -0400282 struct msm_rd_state *rd;
Rob Clark70c70f02014-05-30 14:49:43 -0400283 struct msm_perf_state *perf;
Rob Clarka7d3c952014-05-30 14:47:38 -0400284
Rob Clarkc8afe682013-06-26 12:44:06 -0400285 /* list of GEM objects: */
286 struct list_head inactive_list;
287
288 struct workqueue_struct *wq;
289
Rob Clarkf86afec2014-11-25 12:41:18 -0500290 /* crtcs pending async atomic updates: */
291 uint32_t pending_crtcs;
292 wait_queue_head_t pending_crtcs_event;
293
Rob Clark871d8122013-11-16 12:56:06 -0500294 /* registered MMUs: */
295 unsigned int num_mmus;
296 struct msm_mmu *mmus[NUM_DOMAINS];
Rob Clarkc8afe682013-06-26 12:44:06 -0400297
Rob Clarka8623912013-10-08 12:57:48 -0400298 unsigned int num_planes;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700299 struct drm_plane *planes[MAX_PLANES];
Rob Clarka8623912013-10-08 12:57:48 -0400300
Rob Clarkc8afe682013-06-26 12:44:06 -0400301 unsigned int num_crtcs;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700302 struct drm_crtc *crtcs[MAX_CRTCS];
Rob Clarkc8afe682013-06-26 12:44:06 -0400303
Sandeep Pandaf48c46a2016-10-24 09:48:50 +0530304 struct msm_drm_commit disp_thread[MAX_CRTCS];
305
Rob Clarkc8afe682013-06-26 12:44:06 -0400306 unsigned int num_encoders;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700307 struct drm_encoder *encoders[MAX_ENCODERS];
Rob Clarkc8afe682013-06-26 12:44:06 -0400308
Rob Clarka3376e32013-08-30 13:02:15 -0400309 unsigned int num_bridges;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700310 struct drm_bridge *bridges[MAX_BRIDGES];
Rob Clarka3376e32013-08-30 13:02:15 -0400311
Rob Clarkc8afe682013-06-26 12:44:06 -0400312 unsigned int num_connectors;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700313 struct drm_connector *connectors[MAX_CONNECTORS];
Rob Clark871d8122013-11-16 12:56:06 -0500314
jilai wang12987782015-06-25 17:37:42 -0400315 /* Properties */
Clarence Ipe78efb72016-06-24 18:35:21 -0400316 struct drm_property *plane_property[PLANE_PROP_COUNT];
Clarence Ip7a753bb2016-07-07 11:47:44 -0400317 struct drm_property *crtc_property[CRTC_PROP_COUNT];
Clarence Ipdd8021c2016-07-20 16:39:47 -0400318 struct drm_property *conn_property[CONNECTOR_PROP_COUNT];
jilai wang12987782015-06-25 17:37:42 -0400319
Gopikrishnaiah Anandane0e5e0c2016-05-25 11:05:33 -0700320 /* Color processing properties for the crtc */
321 struct drm_property **cp_property;
322
Rob Clark871d8122013-11-16 12:56:06 -0500323 /* VRAM carveout, used when no IOMMU: */
324 struct {
325 unsigned long size;
326 dma_addr_t paddr;
327 /* NOTE: mm managed at the page level, size is in # of pages
328 * and position mm_node->start is in # of pages:
329 */
330 struct drm_mm mm;
331 } vram;
Hai Li78b1d472015-07-27 13:49:45 -0400332
Rob Clarke1e9db22016-05-27 11:16:28 -0400333 struct notifier_block vmap_notifier;
Rob Clark68209392016-05-17 16:19:32 -0400334 struct shrinker shrinker;
335
Hai Li78b1d472015-07-27 13:49:45 -0400336 struct msm_vblank_ctrl vblank_ctrl;
Rob Clarkd78d3832016-08-22 15:28:38 -0400337
Dhaval Patel5200c602017-01-17 15:53:37 -0800338 /* task holding struct_mutex.. currently only used in submit path
339 * to detect and reject faults from copy_from_user() for submit
340 * ioctl.
341 */
342 struct task_struct *struct_mutex_task;
343
Lloyd Atkinson5d40d312016-09-06 08:34:13 -0400344 /* list of clients waiting for events */
345 struct list_head client_event_list;
Rob Clarkc8afe682013-06-26 12:44:06 -0400346};
347
348struct msm_format {
349 uint32_t pixel_format;
350};
351
Daniel Vetterb4274fb2014-11-26 17:02:18 +0100352int msm_atomic_check(struct drm_device *dev,
353 struct drm_atomic_state *state);
Dhaval Patel7a7d85d2016-08-26 16:35:34 -0700354/* callback from wq once fence has passed: */
355struct msm_fence_cb {
356 struct work_struct work;
357 uint32_t fence;
358 void (*func)(struct msm_fence_cb *cb);
359};
360
361void __msm_fence_worker(struct work_struct *work);
362
363#define INIT_FENCE_CB(_cb, _func) do { \
364 INIT_WORK(&(_cb)->work, __msm_fence_worker); \
365 (_cb)->func = _func; \
366 } while (0)
367
Rob Clarkcf3a7e42014-11-08 13:21:06 -0500368int msm_atomic_commit(struct drm_device *dev,
Maarten Lankhorsta3ccfb92016-04-26 16:11:38 +0200369 struct drm_atomic_state *state, bool nonblock);
Rob Clarkcf3a7e42014-11-08 13:21:06 -0500370
Rob Clark871d8122013-11-16 12:56:06 -0500371int msm_register_mmu(struct drm_device *dev, struct msm_mmu *mmu);
Lloyd Atkinson1e2497e2016-09-26 17:55:48 -0400372void msm_unregister_mmu(struct drm_device *dev, struct msm_mmu *mmu);
Rob Clarkc8afe682013-06-26 12:44:06 -0400373
Rob Clark40e68152016-05-03 09:50:26 -0400374void msm_gem_submit_free(struct msm_gem_submit *submit);
Rob Clark7198e6b2013-07-19 12:59:32 -0400375int msm_ioctl_gem_submit(struct drm_device *dev, void *data,
376 struct drm_file *file);
377
Rob Clark68209392016-05-17 16:19:32 -0400378void msm_gem_shrinker_init(struct drm_device *dev);
379void msm_gem_shrinker_cleanup(struct drm_device *dev);
380
Daniel Thompson77a147e2014-11-12 11:38:14 +0000381int msm_gem_mmap_obj(struct drm_gem_object *obj,
382 struct vm_area_struct *vma);
Rob Clarkc8afe682013-06-26 12:44:06 -0400383int msm_gem_mmap(struct file *filp, struct vm_area_struct *vma);
384int msm_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
385uint64_t msm_gem_mmap_offset(struct drm_gem_object *obj);
386int msm_gem_get_iova_locked(struct drm_gem_object *obj, int id,
387 uint32_t *iova);
388int msm_gem_get_iova(struct drm_gem_object *obj, int id, uint32_t *iova);
Rob Clark2638d902014-11-08 09:13:37 -0500389uint32_t msm_gem_iova(struct drm_gem_object *obj, int id);
Rob Clark05b84912013-09-28 11:28:35 -0400390struct page **msm_gem_get_pages(struct drm_gem_object *obj);
391void msm_gem_put_pages(struct drm_gem_object *obj);
Rob Clarkc8afe682013-06-26 12:44:06 -0400392void msm_gem_put_iova(struct drm_gem_object *obj, int id);
393int msm_gem_dumb_create(struct drm_file *file, struct drm_device *dev,
394 struct drm_mode_create_dumb *args);
Rob Clarkc8afe682013-06-26 12:44:06 -0400395int msm_gem_dumb_map_offset(struct drm_file *file, struct drm_device *dev,
396 uint32_t handle, uint64_t *offset);
Rob Clark05b84912013-09-28 11:28:35 -0400397struct sg_table *msm_gem_prime_get_sg_table(struct drm_gem_object *obj);
398void *msm_gem_prime_vmap(struct drm_gem_object *obj);
399void msm_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
Daniel Thompson77a147e2014-11-12 11:38:14 +0000400int msm_gem_prime_mmap(struct drm_gem_object *obj, struct vm_area_struct *vma);
Rob Clark05b84912013-09-28 11:28:35 -0400401struct drm_gem_object *msm_gem_prime_import_sg_table(struct drm_device *dev,
Maarten Lankhorstb5e9c1a2014-01-09 11:03:14 +0100402 struct dma_buf_attachment *attach, struct sg_table *sg);
Rob Clark05b84912013-09-28 11:28:35 -0400403int msm_gem_prime_pin(struct drm_gem_object *obj);
404void msm_gem_prime_unpin(struct drm_gem_object *obj);
Rob Clark18f23042016-05-26 16:24:35 -0400405void *msm_gem_get_vaddr_locked(struct drm_gem_object *obj);
406void *msm_gem_get_vaddr(struct drm_gem_object *obj);
407void msm_gem_put_vaddr_locked(struct drm_gem_object *obj);
408void msm_gem_put_vaddr(struct drm_gem_object *obj);
Rob Clark4cd33c42016-05-17 15:44:49 -0400409int msm_gem_madvise(struct drm_gem_object *obj, unsigned madv);
Rob Clark68209392016-05-17 16:19:32 -0400410void msm_gem_purge(struct drm_gem_object *obj);
Rob Clarke1e9db22016-05-27 11:16:28 -0400411void msm_gem_vunmap(struct drm_gem_object *obj);
Rob Clarkb6295f92016-03-15 18:26:28 -0400412int msm_gem_sync_object(struct drm_gem_object *obj,
413 struct msm_fence_context *fctx, bool exclusive);
Rob Clark7198e6b2013-07-19 12:59:32 -0400414void msm_gem_move_to_active(struct drm_gem_object *obj,
Rob Clarkb6295f92016-03-15 18:26:28 -0400415 struct msm_gpu *gpu, bool exclusive, struct fence *fence);
Rob Clark7198e6b2013-07-19 12:59:32 -0400416void msm_gem_move_to_inactive(struct drm_gem_object *obj);
Rob Clarkba00c3f2016-03-16 18:18:17 -0400417int msm_gem_cpu_prep(struct drm_gem_object *obj, uint32_t op, ktime_t *timeout);
Rob Clark7198e6b2013-07-19 12:59:32 -0400418int msm_gem_cpu_fini(struct drm_gem_object *obj);
Rob Clarkc8afe682013-06-26 12:44:06 -0400419void msm_gem_free_object(struct drm_gem_object *obj);
420int msm_gem_new_handle(struct drm_device *dev, struct drm_file *file,
421 uint32_t size, uint32_t flags, uint32_t *handle);
422struct drm_gem_object *msm_gem_new(struct drm_device *dev,
423 uint32_t size, uint32_t flags);
Rob Clark05b84912013-09-28 11:28:35 -0400424struct drm_gem_object *msm_gem_import(struct drm_device *dev,
Rob Clark79f0e202016-03-16 12:40:35 -0400425 struct dma_buf *dmabuf, struct sg_table *sgt);
Rob Clarkc8afe682013-06-26 12:44:06 -0400426
Rob Clark2638d902014-11-08 09:13:37 -0500427int msm_framebuffer_prepare(struct drm_framebuffer *fb, int id);
428void msm_framebuffer_cleanup(struct drm_framebuffer *fb, int id);
429uint32_t msm_framebuffer_iova(struct drm_framebuffer *fb, int id, int plane);
Rob Clarkc8afe682013-06-26 12:44:06 -0400430struct drm_gem_object *msm_framebuffer_bo(struct drm_framebuffer *fb, int plane);
431const struct msm_format *msm_framebuffer_format(struct drm_framebuffer *fb);
432struct drm_framebuffer *msm_framebuffer_init(struct drm_device *dev,
Ville Syrjälä1eb83452015-11-11 19:11:29 +0200433 const struct drm_mode_fb_cmd2 *mode_cmd, struct drm_gem_object **bos);
Rob Clarkc8afe682013-06-26 12:44:06 -0400434struct drm_framebuffer *msm_framebuffer_create(struct drm_device *dev,
Ville Syrjälä1eb83452015-11-11 19:11:29 +0200435 struct drm_file *file, const struct drm_mode_fb_cmd2 *mode_cmd);
Rob Clarkc8afe682013-06-26 12:44:06 -0400436
437struct drm_fb_helper *msm_fbdev_init(struct drm_device *dev);
Archit Taneja1aaa57f2016-02-25 11:19:45 +0530438void msm_fbdev_free(struct drm_device *dev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400439
Rob Clarkdada25b2013-12-01 12:12:54 -0500440struct hdmi;
Arnd Bergmannfcda50c2016-02-22 22:08:35 +0100441int msm_hdmi_modeset_init(struct hdmi *hdmi, struct drm_device *dev,
Rob Clark067fef32014-11-04 13:33:14 -0500442 struct drm_encoder *encoder);
Arnd Bergmannfcda50c2016-02-22 22:08:35 +0100443void __init msm_hdmi_register(void);
444void __exit msm_hdmi_unregister(void);
Rob Clarkc8afe682013-06-26 12:44:06 -0400445
Hai Li00453982014-12-12 14:41:17 -0500446struct msm_edp;
447void __init msm_edp_register(void);
448void __exit msm_edp_unregister(void);
449int msm_edp_modeset_init(struct msm_edp *edp, struct drm_device *dev,
450 struct drm_encoder *encoder);
451
Hai Lia6895542015-03-31 14:36:33 -0400452struct msm_dsi;
453enum msm_dsi_encoder_id {
454 MSM_DSI_VIDEO_ENCODER_ID = 0,
455 MSM_DSI_CMD_ENCODER_ID = 1,
456 MSM_DSI_ENCODER_NUM = 2
457};
458#ifdef CONFIG_DRM_MSM_DSI
459void __init msm_dsi_register(void);
460void __exit msm_dsi_unregister(void);
461int msm_dsi_modeset_init(struct msm_dsi *msm_dsi, struct drm_device *dev,
462 struct drm_encoder *encoders[MSM_DSI_ENCODER_NUM]);
463#else
464static inline void __init msm_dsi_register(void)
465{
466}
467static inline void __exit msm_dsi_unregister(void)
468{
469}
470static inline int msm_dsi_modeset_init(struct msm_dsi *msm_dsi,
471 struct drm_device *dev,
472 struct drm_encoder *encoders[MSM_DSI_ENCODER_NUM])
473{
474 return -EINVAL;
475}
476#endif
477
Archit Taneja1dd0a0b2016-05-30 16:36:50 +0530478void __init msm_mdp_register(void);
479void __exit msm_mdp_unregister(void);
480
Rob Clarkc8afe682013-06-26 12:44:06 -0400481#ifdef CONFIG_DEBUG_FS
482void msm_gem_describe(struct drm_gem_object *obj, struct seq_file *m);
483void msm_gem_describe_objects(struct list_head *list, struct seq_file *m);
484void msm_framebuffer_describe(struct drm_framebuffer *fb, struct seq_file *m);
Rob Clarka7d3c952014-05-30 14:47:38 -0400485int msm_debugfs_late_init(struct drm_device *dev);
486int msm_rd_debugfs_init(struct drm_minor *minor);
487void msm_rd_debugfs_cleanup(struct drm_minor *minor);
488void msm_rd_dump_submit(struct msm_gem_submit *submit);
Rob Clark70c70f02014-05-30 14:49:43 -0400489int msm_perf_debugfs_init(struct drm_minor *minor);
490void msm_perf_debugfs_cleanup(struct drm_minor *minor);
Rob Clarka7d3c952014-05-30 14:47:38 -0400491#else
492static inline int msm_debugfs_late_init(struct drm_device *dev) { return 0; }
493static inline void msm_rd_dump_submit(struct msm_gem_submit *submit) {}
Rob Clarkc8afe682013-06-26 12:44:06 -0400494#endif
495
496void __iomem *msm_ioremap(struct platform_device *pdev, const char *name,
497 const char *dbgname);
Lloyd Atkinson1a0c9172016-10-04 10:01:24 -0400498void msm_iounmap(struct platform_device *dev, void __iomem *addr);
Rob Clarkc8afe682013-06-26 12:44:06 -0400499void msm_writel(u32 data, void __iomem *addr);
500u32 msm_readl(const void __iomem *addr);
501
502#define DBG(fmt, ...) DRM_DEBUG(fmt"\n", ##__VA_ARGS__)
503#define VERB(fmt, ...) if (0) DRM_DEBUG(fmt"\n", ##__VA_ARGS__)
504
505static inline int align_pitch(int width, int bpp)
506{
507 int bytespp = (bpp + 7) / 8;
508 /* adreno needs pitch aligned to 32 pixels: */
509 return bytespp * ALIGN(width, 32);
510}
511
512/* for the generated headers: */
513#define INVALID_IDX(idx) ({BUG(); 0;})
Rob Clark7198e6b2013-07-19 12:59:32 -0400514#define fui(x) ({BUG(); 0;})
515#define util_float_to_half(x) ({BUG(); 0;})
516
Rob Clarkc8afe682013-06-26 12:44:06 -0400517
518#define FIELD(val, name) (((val) & name ## __MASK) >> name ## __SHIFT)
519
520/* for conditionally setting boolean flag(s): */
521#define COND(bool, val) ((bool) ? (val) : 0)
522
Rob Clark340ff412016-03-16 14:57:22 -0400523static inline unsigned long timeout_to_jiffies(const ktime_t *timeout)
524{
525 ktime_t now = ktime_get();
526 unsigned long remaining_jiffies;
527
528 if (ktime_compare(*timeout, now) < 0) {
529 remaining_jiffies = 0;
530 } else {
531 ktime_t rem = ktime_sub(*timeout, now);
532 struct timespec ts = ktime_to_timespec(rem);
533 remaining_jiffies = timespec_to_jiffies(&ts);
534 }
535
536 return remaining_jiffies;
537}
Rob Clarkc8afe682013-06-26 12:44:06 -0400538
539#endif /* __MSM_DRV_H__ */