blob: 0785ddbb3d465914313903d212b53943d6a8cc20 [file] [log] [blame]
Ben Widawsky254f9652012-06-04 14:42:42 -07001/*
2 * Copyright © 2011-2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 *
26 */
27
28/*
29 * This file implements HW context support. On gen5+ a HW context consists of an
30 * opaque GPU object which is referenced at times of context saves and restores.
31 * With RC6 enabled, the context is also referenced as the GPU enters and exists
32 * from RC6 (GPU has it's own internal power context, except on gen5). Though
33 * something like a context does exist for the media ring, the code only
34 * supports contexts for the render ring.
35 *
36 * In software, there is a distinction between contexts created by the user,
37 * and the default HW context. The default HW context is used by GPU clients
38 * that do not request setup of their own hardware context. The default
39 * context's state is never restored to help prevent programming errors. This
40 * would happen if a client ran and piggy-backed off another clients GPU state.
41 * The default context only exists to give the GPU some offset to load as the
42 * current to invoke a save of the context we actually care about. In fact, the
43 * code could likely be constructed, albeit in a more complicated fashion, to
44 * never use the default context, though that limits the driver's ability to
45 * swap out, and/or destroy other contexts.
46 *
47 * All other contexts are created as a request by the GPU client. These contexts
48 * store GPU state, and thus allow GPU clients to not re-emit state (and
49 * potentially query certain state) at any time. The kernel driver makes
50 * certain that the appropriate commands are inserted.
51 *
52 * The context life cycle is semi-complicated in that context BOs may live
53 * longer than the context itself because of the way the hardware, and object
54 * tracking works. Below is a very crude representation of the state machine
55 * describing the context life.
56 * refcount pincount active
57 * S0: initial state 0 0 0
58 * S1: context created 1 0 0
59 * S2: context is currently running 2 1 X
60 * S3: GPU referenced, but not current 2 0 1
61 * S4: context is current, but destroyed 1 1 0
62 * S5: like S3, but destroyed 1 0 1
63 *
64 * The most common (but not all) transitions:
65 * S0->S1: client creates a context
66 * S1->S2: client submits execbuf with context
67 * S2->S3: other clients submits execbuf with context
68 * S3->S1: context object was retired
69 * S3->S2: clients submits another execbuf
70 * S2->S4: context destroy called with current context
71 * S3->S5->S0: destroy path
72 * S4->S5->S0: destroy path on current context
73 *
74 * There are two confusing terms used above:
75 * The "current context" means the context which is currently running on the
Damien Lespiau508842a2013-08-30 14:40:26 +010076 * GPU. The GPU has loaded its state already and has stored away the gtt
Ben Widawsky254f9652012-06-04 14:42:42 -070077 * offset of the BO. The GPU is not actively referencing the data at this
78 * offset, but it will on the next context switch. The only way to avoid this
79 * is to do a GPU reset.
80 *
81 * An "active context' is one which was previously the "current context" and is
82 * on the active list waiting for the next context switch to occur. Until this
83 * happens, the object must remain at the same gtt offset. It is therefore
84 * possible to destroy a context, but it is still active.
85 *
86 */
87
David Howells760285e2012-10-02 18:01:07 +010088#include <drm/drmP.h>
89#include <drm/i915_drm.h>
Ben Widawsky254f9652012-06-04 14:42:42 -070090#include "i915_drv.h"
91
Ben Widawsky40521052012-06-04 14:42:43 -070092/* This is a HW constraint. The value below is the largest known requirement
93 * I've seen in a spec to date, and that was a workaround for a non-shipping
94 * part. It should be safe to decrease this, but it's more future proof as is.
95 */
Ben Widawskyb731d332013-12-06 14:10:59 -080096#define GEN6_CONTEXT_ALIGN (64<<10)
97#define GEN7_CONTEXT_ALIGN 4096
Ben Widawsky40521052012-06-04 14:42:43 -070098
Ben Widawsky67e3d2972013-12-06 14:11:01 -080099static int do_switch(struct intel_ring_buffer *ring,
100 struct i915_hw_context *to);
Ben Widawsky40521052012-06-04 14:42:43 -0700101
Ben Widawsky321f2ad2014-02-20 11:47:06 -0800102static void ppgtt_release(struct kref *kref)
103{
104 struct i915_hw_ppgtt *ppgtt = container_of(kref, struct i915_hw_ppgtt, ref);
105 struct drm_device *dev = ppgtt->base.dev;
106 struct drm_i915_private *dev_priv = dev->dev_private;
107 struct i915_address_space *vm = &ppgtt->base;
108
109 if (ppgtt == dev_priv->mm.aliasing_ppgtt ||
110 (list_empty(&vm->active_list) && list_empty(&vm->inactive_list))) {
111 ppgtt->base.cleanup(&ppgtt->base);
112 return;
113 }
114
115 /*
116 * Make sure vmas are unbound before we take down the drm_mm
117 *
118 * FIXME: Proper refcounting should take care of this, this shouldn't be
119 * needed at all.
120 */
121 if (!list_empty(&vm->active_list)) {
122 struct i915_vma *vma;
123
124 list_for_each_entry(vma, &vm->active_list, mm_list)
125 if (WARN_ON(list_empty(&vma->vma_link) ||
126 list_is_singular(&vma->vma_link)))
127 break;
128
129 i915_gem_evict_vm(&ppgtt->base, true);
130 } else {
131 i915_gem_retire_requests(dev);
132 i915_gem_evict_vm(&ppgtt->base, false);
133 }
134
135 ppgtt->base.cleanup(&ppgtt->base);
136}
137
Ben Widawskyb731d332013-12-06 14:10:59 -0800138static size_t get_context_alignment(struct drm_device *dev)
139{
140 if (IS_GEN6(dev))
141 return GEN6_CONTEXT_ALIGN;
142
143 return GEN7_CONTEXT_ALIGN;
144}
145
Ben Widawsky254f9652012-06-04 14:42:42 -0700146static int get_context_size(struct drm_device *dev)
147{
148 struct drm_i915_private *dev_priv = dev->dev_private;
149 int ret;
150 u32 reg;
151
152 switch (INTEL_INFO(dev)->gen) {
153 case 6:
154 reg = I915_READ(CXT_SIZE);
155 ret = GEN6_CXT_TOTAL_SIZE(reg) * 64;
156 break;
157 case 7:
Ben Widawsky4f91dd62012-07-18 10:10:09 -0700158 reg = I915_READ(GEN7_CXT_SIZE);
Ben Widawsky2e4291e2012-07-24 20:47:30 -0700159 if (IS_HASWELL(dev))
Ben Widawskya0de80a2013-06-25 21:53:40 -0700160 ret = HSW_CXT_TOTAL_SIZE;
Ben Widawsky2e4291e2012-07-24 20:47:30 -0700161 else
162 ret = GEN7_CXT_TOTAL_SIZE(reg) * 64;
Ben Widawsky254f9652012-06-04 14:42:42 -0700163 break;
Ben Widawsky88976442013-11-02 21:07:05 -0700164 case 8:
165 ret = GEN8_CXT_TOTAL_SIZE;
166 break;
Ben Widawsky254f9652012-06-04 14:42:42 -0700167 default:
168 BUG();
169 }
170
171 return ret;
172}
173
Mika Kuoppaladce32712013-04-30 13:30:33 +0300174void i915_gem_context_free(struct kref *ctx_ref)
Ben Widawsky40521052012-06-04 14:42:43 -0700175{
Mika Kuoppaladce32712013-04-30 13:30:33 +0300176 struct i915_hw_context *ctx = container_of(ctx_ref,
177 typeof(*ctx), ref);
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800178 struct i915_hw_ppgtt *ppgtt = NULL;
Ben Widawsky40521052012-06-04 14:42:43 -0700179
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800180 /* We refcount even the aliasing PPGTT to keep the code symmetric */
Ben Widawskyc5dc5ce2014-01-27 23:07:00 -0800181 if (USES_PPGTT(ctx->obj->base.dev))
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800182 ppgtt = ctx_to_ppgtt(ctx);
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800183
184 /* XXX: Free up the object before tearing down the address space, in
185 * case we're bound in the PPGTT */
Ben Widawsky40521052012-06-04 14:42:43 -0700186 drm_gem_object_unreference(&ctx->obj->base);
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800187
188 if (ppgtt)
189 kref_put(&ppgtt->ref, ppgtt_release);
190 list_del(&ctx->link);
Ben Widawsky40521052012-06-04 14:42:43 -0700191 kfree(ctx);
192}
193
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800194static struct i915_hw_ppgtt *
195create_vm_for_ctx(struct drm_device *dev, struct i915_hw_context *ctx)
196{
197 struct i915_hw_ppgtt *ppgtt;
198 int ret;
199
200 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
201 if (!ppgtt)
202 return ERR_PTR(-ENOMEM);
203
204 ret = i915_gem_init_ppgtt(dev, ppgtt);
205 if (ret) {
206 kfree(ppgtt);
207 return ERR_PTR(ret);
208 }
209
210 return ppgtt;
211}
212
Ben Widawsky146937e2012-06-29 10:30:39 -0700213static struct i915_hw_context *
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800214__create_hw_context(struct drm_device *dev,
Ben Widawsky146937e2012-06-29 10:30:39 -0700215 struct drm_i915_file_private *file_priv)
Ben Widawsky40521052012-06-04 14:42:43 -0700216{
217 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky146937e2012-06-29 10:30:39 -0700218 struct i915_hw_context *ctx;
Tejun Heoc8c470a2013-02-27 17:04:10 -0800219 int ret;
Ben Widawsky40521052012-06-04 14:42:43 -0700220
Ben Widawskyf94982b2012-11-10 10:56:04 -0800221 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
Ben Widawsky146937e2012-06-29 10:30:39 -0700222 if (ctx == NULL)
223 return ERR_PTR(-ENOMEM);
Ben Widawsky40521052012-06-04 14:42:43 -0700224
Mika Kuoppaladce32712013-04-30 13:30:33 +0300225 kref_init(&ctx->ref);
Ben Widawsky146937e2012-06-29 10:30:39 -0700226 ctx->obj = i915_gem_alloc_object(dev, dev_priv->hw_context_size);
Ben Widawskya33afea2013-09-17 21:12:45 -0700227 INIT_LIST_HEAD(&ctx->link);
Ben Widawsky146937e2012-06-29 10:30:39 -0700228 if (ctx->obj == NULL) {
229 kfree(ctx);
Ben Widawsky40521052012-06-04 14:42:43 -0700230 DRM_DEBUG_DRIVER("Context object allocated failed\n");
Ben Widawsky146937e2012-06-29 10:30:39 -0700231 return ERR_PTR(-ENOMEM);
Ben Widawsky40521052012-06-04 14:42:43 -0700232 }
233
Chris Wilson4615d4c2013-04-08 14:28:40 +0100234 if (INTEL_INFO(dev)->gen >= 7) {
235 ret = i915_gem_object_set_cache_level(ctx->obj,
Chris Wilson350ec882013-08-06 13:17:02 +0100236 I915_CACHE_L3_LLC);
Ben Widawskybb036412013-05-25 12:26:38 -0700237 /* Failure shouldn't ever happen this early */
238 if (WARN_ON(ret))
Chris Wilson4615d4c2013-04-08 14:28:40 +0100239 goto err_out;
240 }
241
Ben Widawskya33afea2013-09-17 21:12:45 -0700242 list_add_tail(&ctx->link, &dev_priv->context_list);
Ben Widawsky40521052012-06-04 14:42:43 -0700243
244 /* Default context will never have a file_priv */
245 if (file_priv == NULL)
Ben Widawsky146937e2012-06-29 10:30:39 -0700246 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700247
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800248 ret = idr_alloc(&file_priv->context_idr, ctx, DEFAULT_CONTEXT_ID, 0,
Tejun Heoc8c470a2013-02-27 17:04:10 -0800249 GFP_KERNEL);
250 if (ret < 0)
Ben Widawsky40521052012-06-04 14:42:43 -0700251 goto err_out;
Mika Kuoppaladce32712013-04-30 13:30:33 +0300252
253 ctx->file_priv = file_priv;
Tejun Heoc8c470a2013-02-27 17:04:10 -0800254 ctx->id = ret;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700255 /* NB: Mark all slices as needing a remap so that when the context first
256 * loads it will restore whatever remap state already exists. If there
257 * is no remap info, it will be a NOP. */
258 ctx->remap_slice = (1 << NUM_L3_SLICES(dev)) - 1;
Ben Widawsky40521052012-06-04 14:42:43 -0700259
Ben Widawsky146937e2012-06-29 10:30:39 -0700260 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700261
262err_out:
Mika Kuoppaladce32712013-04-30 13:30:33 +0300263 i915_gem_context_unreference(ctx);
Ben Widawsky146937e2012-06-29 10:30:39 -0700264 return ERR_PTR(ret);
Ben Widawsky40521052012-06-04 14:42:43 -0700265}
266
Ben Widawsky254f9652012-06-04 14:42:42 -0700267/**
268 * The default context needs to exist per ring that uses contexts. It stores the
269 * context state of the GPU for applications that don't utilize HW contexts, as
270 * well as an idle case.
271 */
Ben Widawskya45d0f62013-12-06 14:11:05 -0800272static struct i915_hw_context *
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800273i915_gem_create_context(struct drm_device *dev,
274 struct drm_i915_file_private *file_priv,
275 bool create_vm)
Ben Widawsky254f9652012-06-04 14:42:42 -0700276{
Chris Wilson42c3b602014-01-23 19:40:02 +0000277 const bool is_global_default_ctx = file_priv == NULL;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800278 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky40521052012-06-04 14:42:43 -0700279 struct i915_hw_context *ctx;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800280 int ret = 0;
Ben Widawsky40521052012-06-04 14:42:43 -0700281
Ben Widawskyb731d332013-12-06 14:10:59 -0800282 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
Ben Widawsky40521052012-06-04 14:42:43 -0700283
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800284 ctx = __create_hw_context(dev, file_priv);
Ben Widawsky146937e2012-06-29 10:30:39 -0700285 if (IS_ERR(ctx))
Ben Widawskya45d0f62013-12-06 14:11:05 -0800286 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700287
Chris Wilson42c3b602014-01-23 19:40:02 +0000288 if (is_global_default_ctx) {
289 /* We may need to do things with the shrinker which
290 * require us to immediately switch back to the default
291 * context. This can cause a problem as pinning the
292 * default context also requires GTT space which may not
293 * be available. To avoid this we always pin the default
294 * context.
295 */
296 ret = i915_gem_obj_ggtt_pin(ctx->obj,
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100297 get_context_alignment(dev), 0);
Chris Wilson42c3b602014-01-23 19:40:02 +0000298 if (ret) {
299 DRM_DEBUG_DRIVER("Couldn't pin %d\n", ret);
300 goto err_destroy;
301 }
302 }
303
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800304 if (create_vm) {
305 struct i915_hw_ppgtt *ppgtt = create_vm_for_ctx(dev, ctx);
306
307 if (IS_ERR_OR_NULL(ppgtt)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800308 DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n",
309 PTR_ERR(ppgtt));
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800310 ret = PTR_ERR(ppgtt);
Chris Wilson42c3b602014-01-23 19:40:02 +0000311 goto err_unpin;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800312 } else
313 ctx->vm = &ppgtt->base;
314
315 /* This case is reserved for the global default context and
316 * should only happen once. */
Chris Wilson42c3b602014-01-23 19:40:02 +0000317 if (is_global_default_ctx) {
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800318 if (WARN_ON(dev_priv->mm.aliasing_ppgtt)) {
319 ret = -EEXIST;
Chris Wilson42c3b602014-01-23 19:40:02 +0000320 goto err_unpin;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800321 }
322
323 dev_priv->mm.aliasing_ppgtt = ppgtt;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800324 }
Ben Widawskyc5dc5ce2014-01-27 23:07:00 -0800325 } else if (USES_PPGTT(dev)) {
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800326 /* For platforms which only have aliasing PPGTT, we fake the
327 * address space and refcounting. */
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800328 ctx->vm = &dev_priv->mm.aliasing_ppgtt->base;
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800329 kref_get(&dev_priv->mm.aliasing_ppgtt->ref);
330 } else
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800331 ctx->vm = &dev_priv->gtt.base;
332
Ben Widawskya45d0f62013-12-06 14:11:05 -0800333 return ctx;
Chris Wilson9a3b5302012-07-15 12:34:24 +0100334
Chris Wilson42c3b602014-01-23 19:40:02 +0000335err_unpin:
336 if (is_global_default_ctx)
337 i915_gem_object_ggtt_unpin(ctx->obj);
Chris Wilson9a3b5302012-07-15 12:34:24 +0100338err_destroy:
Mika Kuoppaladce32712013-04-30 13:30:33 +0300339 i915_gem_context_unreference(ctx);
Ben Widawskya45d0f62013-12-06 14:11:05 -0800340 return ERR_PTR(ret);
Ben Widawsky254f9652012-06-04 14:42:42 -0700341}
342
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800343void i915_gem_context_reset(struct drm_device *dev)
344{
345 struct drm_i915_private *dev_priv = dev->dev_private;
346 struct intel_ring_buffer *ring;
347 int i;
348
349 if (!HAS_HW_CONTEXTS(dev))
350 return;
351
352 /* Prevent the hardware from restoring the last context (which hung) on
353 * the next switch */
354 for (i = 0; i < I915_NUM_RINGS; i++) {
355 struct i915_hw_context *dctx;
356 if (!(INTEL_INFO(dev)->ring_mask & (1<<i)))
357 continue;
358
359 /* Do a fake switch to the default context */
360 ring = &dev_priv->ring[i];
361 dctx = ring->default_context;
362 if (WARN_ON(!dctx))
363 continue;
364
365 if (!ring->last_context)
366 continue;
367
368 if (ring->last_context == dctx)
369 continue;
370
371 if (i == RCS) {
372 WARN_ON(i915_gem_obj_ggtt_pin(dctx->obj,
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100373 get_context_alignment(dev), 0));
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800374 /* Fake a finish/inactive */
375 dctx->obj->base.write_domain = 0;
376 dctx->obj->active = 0;
377 }
378
379 i915_gem_context_unreference(ring->last_context);
380 i915_gem_context_reference(dctx);
381 ring->last_context = dctx;
382 }
383}
384
Ben Widawsky8245be32013-11-06 13:56:29 -0200385int i915_gem_context_init(struct drm_device *dev)
Ben Widawsky254f9652012-06-04 14:42:42 -0700386{
387 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800388 struct intel_ring_buffer *ring;
Ben Widawskya45d0f62013-12-06 14:11:05 -0800389 int i;
Ben Widawsky254f9652012-06-04 14:42:42 -0700390
Ben Widawsky8245be32013-11-06 13:56:29 -0200391 if (!HAS_HW_CONTEXTS(dev))
392 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700393
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800394 /* Init should only be called once per module load. Eventually the
395 * restriction on the context_disabled check can be loosened. */
396 if (WARN_ON(dev_priv->ring[RCS].default_context))
Ben Widawsky8245be32013-11-06 13:56:29 -0200397 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700398
Ben Widawsky07ea0d82013-02-07 13:34:19 -0800399 dev_priv->hw_context_size = round_up(get_context_size(dev), 4096);
Ben Widawsky254f9652012-06-04 14:42:42 -0700400
Ben Widawsky07ea0d82013-02-07 13:34:19 -0800401 if (dev_priv->hw_context_size > (1<<20)) {
Ben Widawskybb036412013-05-25 12:26:38 -0700402 DRM_DEBUG_DRIVER("Disabling HW Contexts; invalid size\n");
Ben Widawsky8245be32013-11-06 13:56:29 -0200403 return -E2BIG;
Ben Widawsky254f9652012-06-04 14:42:42 -0700404 }
405
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800406 dev_priv->ring[RCS].default_context =
Ben Widawskyc5dc5ce2014-01-27 23:07:00 -0800407 i915_gem_create_context(dev, NULL, USES_PPGTT(dev));
Ben Widawskya45d0f62013-12-06 14:11:05 -0800408
Ben Widawskya45d0f62013-12-06 14:11:05 -0800409 if (IS_ERR_OR_NULL(dev_priv->ring[RCS].default_context)) {
410 DRM_DEBUG_DRIVER("Disabling HW Contexts; create failed %ld\n",
411 PTR_ERR(dev_priv->ring[RCS].default_context));
412 return PTR_ERR(dev_priv->ring[RCS].default_context);
Ben Widawsky254f9652012-06-04 14:42:42 -0700413 }
414
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800415 for (i = RCS + 1; i < I915_NUM_RINGS; i++) {
416 if (!(INTEL_INFO(dev)->ring_mask & (1<<i)))
417 continue;
418
419 ring = &dev_priv->ring[i];
420
421 /* NB: RCS will hold a ref for all rings */
422 ring->default_context = dev_priv->ring[RCS].default_context;
423 }
424
Ben Widawsky254f9652012-06-04 14:42:42 -0700425 DRM_DEBUG_DRIVER("HW context support initialized\n");
Ben Widawsky8245be32013-11-06 13:56:29 -0200426 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700427}
428
429void i915_gem_context_fini(struct drm_device *dev)
430{
431 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppaladce32712013-04-30 13:30:33 +0300432 struct i915_hw_context *dctx = dev_priv->ring[RCS].default_context;
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800433 int i;
Ben Widawsky254f9652012-06-04 14:42:42 -0700434
Ben Widawsky8245be32013-11-06 13:56:29 -0200435 if (!HAS_HW_CONTEXTS(dev))
Ben Widawsky254f9652012-06-04 14:42:42 -0700436 return;
Ben Widawsky40521052012-06-04 14:42:43 -0700437
Daniel Vetter55a66622012-06-19 21:55:32 +0200438 /* The only known way to stop the gpu from accessing the hw context is
439 * to reset it. Do this as the very last operation to avoid confusing
440 * other code, leading to spurious errors. */
441 intel_gpu_reset(dev);
442
Mika Kuoppala168f8362013-05-03 16:29:08 +0300443 /* When default context is created and switched to, base object refcount
444 * will be 2 (+1 from object creation and +1 from do_switch()).
445 * i915_gem_context_fini() will be called after gpu_idle() has switched
446 * to default context. So we need to unreference the base object once
447 * to offset the do_switch part, so that i915_gem_context_unreference()
448 * can then free the base object correctly. */
Ben Widawsky71b76d02013-10-14 10:01:37 -0700449 WARN_ON(!dev_priv->ring[RCS].last_context);
450 if (dev_priv->ring[RCS].last_context == dctx) {
451 /* Fake switch to NULL context */
452 WARN_ON(dctx->obj->active);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800453 i915_gem_object_ggtt_unpin(dctx->obj);
Ben Widawsky71b76d02013-10-14 10:01:37 -0700454 i915_gem_context_unreference(dctx);
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800455 dev_priv->ring[RCS].last_context = NULL;
456 }
457
458 for (i = 0; i < I915_NUM_RINGS; i++) {
459 struct intel_ring_buffer *ring = &dev_priv->ring[i];
460 if (!(INTEL_INFO(dev)->ring_mask & (1<<i)))
461 continue;
462
463 if (ring->last_context)
464 i915_gem_context_unreference(ring->last_context);
465
466 ring->default_context = NULL;
Ben Widawsky0009e462013-12-06 14:11:02 -0800467 ring->last_context = NULL;
Ben Widawsky71b76d02013-10-14 10:01:37 -0700468 }
469
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800470 i915_gem_object_ggtt_unpin(dctx->obj);
Mika Kuoppaladce32712013-04-30 13:30:33 +0300471 i915_gem_context_unreference(dctx);
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800472 dev_priv->mm.aliasing_ppgtt = NULL;
Ben Widawsky254f9652012-06-04 14:42:42 -0700473}
474
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800475int i915_gem_context_enable(struct drm_i915_private *dev_priv)
476{
477 struct intel_ring_buffer *ring;
478 int ret, i;
479
480 if (!HAS_HW_CONTEXTS(dev_priv->dev))
481 return 0;
482
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800483 /* This is the only place the aliasing PPGTT gets enabled, which means
484 * it has to happen before we bail on reset */
485 if (dev_priv->mm.aliasing_ppgtt) {
486 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
487 ppgtt->enable(ppgtt);
488 }
489
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800490 /* FIXME: We should make this work, even in reset */
491 if (i915_reset_in_progress(&dev_priv->gpu_error))
492 return 0;
493
494 BUG_ON(!dev_priv->ring[RCS].default_context);
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800495
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800496 for_each_ring(ring, dev_priv, i) {
497 ret = do_switch(ring, ring->default_context);
498 if (ret)
499 return ret;
500 }
501
502 return 0;
503}
504
Ben Widawsky40521052012-06-04 14:42:43 -0700505static int context_idr_cleanup(int id, void *p, void *data)
506{
Daniel Vetter73c273e2012-06-19 20:27:39 +0200507 struct i915_hw_context *ctx = p;
Ben Widawsky40521052012-06-04 14:42:43 -0700508
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800509 /* Ignore the default context because close will handle it */
Mika Kuoppala3fac8972014-01-30 16:05:48 +0200510 if (i915_gem_context_is_default(ctx))
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800511 return 0;
Ben Widawsky40521052012-06-04 14:42:43 -0700512
Mika Kuoppaladce32712013-04-30 13:30:33 +0300513 i915_gem_context_unreference(ctx);
Ben Widawsky40521052012-06-04 14:42:43 -0700514 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700515}
516
Ben Widawskye422b882013-12-06 14:10:58 -0800517int i915_gem_context_open(struct drm_device *dev, struct drm_file *file)
518{
519 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawskyc4829722013-12-06 14:11:20 -0800520 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye422b882013-12-06 14:10:58 -0800521
Ben Widawskyc4829722013-12-06 14:11:20 -0800522 if (!HAS_HW_CONTEXTS(dev)) {
523 /* Cheat for hang stats */
524 file_priv->private_default_ctx =
525 kzalloc(sizeof(struct i915_hw_context), GFP_KERNEL);
Mika Kuoppala7f76b232014-01-31 17:00:28 +0200526
527 if (file_priv->private_default_ctx == NULL)
528 return -ENOMEM;
529
Ben Widawskyc4829722013-12-06 14:11:20 -0800530 file_priv->private_default_ctx->vm = &dev_priv->gtt.base;
Ben Widawskye422b882013-12-06 14:10:58 -0800531 return 0;
Ben Widawskyc4829722013-12-06 14:11:20 -0800532 }
Ben Widawskye422b882013-12-06 14:10:58 -0800533
534 idr_init(&file_priv->context_idr);
535
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800536 mutex_lock(&dev->struct_mutex);
537 file_priv->private_default_ctx =
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800538 i915_gem_create_context(dev, file_priv, USES_FULL_PPGTT(dev));
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800539 mutex_unlock(&dev->struct_mutex);
540
541 if (IS_ERR(file_priv->private_default_ctx)) {
542 idr_destroy(&file_priv->context_idr);
543 return PTR_ERR(file_priv->private_default_ctx);
544 }
545
Ben Widawskye422b882013-12-06 14:10:58 -0800546 return 0;
547}
548
Ben Widawsky254f9652012-06-04 14:42:42 -0700549void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
550{
Ben Widawsky40521052012-06-04 14:42:43 -0700551 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawsky254f9652012-06-04 14:42:42 -0700552
Ben Widawskyc4829722013-12-06 14:11:20 -0800553 if (!HAS_HW_CONTEXTS(dev)) {
554 kfree(file_priv->private_default_ctx);
Ben Widawskye422b882013-12-06 14:10:58 -0800555 return;
Ben Widawskyc4829722013-12-06 14:11:20 -0800556 }
Ben Widawskye422b882013-12-06 14:10:58 -0800557
Daniel Vetter73c273e2012-06-19 20:27:39 +0200558 idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800559 i915_gem_context_unreference(file_priv->private_default_ctx);
Ben Widawsky40521052012-06-04 14:42:43 -0700560 idr_destroy(&file_priv->context_idr);
Ben Widawsky40521052012-06-04 14:42:43 -0700561}
562
Ben Widawsky41bde552013-12-06 14:11:21 -0800563struct i915_hw_context *
Ben Widawsky40521052012-06-04 14:42:43 -0700564i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id)
565{
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000566 struct i915_hw_context *ctx;
567
Ben Widawsky41bde552013-12-06 14:11:21 -0800568 if (!HAS_HW_CONTEXTS(file_priv->dev_priv->dev))
569 return file_priv->private_default_ctx;
570
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000571 ctx = (struct i915_hw_context *)idr_find(&file_priv->context_idr, id);
572 if (!ctx)
573 return ERR_PTR(-ENOENT);
574
575 return ctx;
Ben Widawsky254f9652012-06-04 14:42:42 -0700576}
Ben Widawskye0556842012-06-04 14:42:46 -0700577
578static inline int
579mi_set_context(struct intel_ring_buffer *ring,
580 struct i915_hw_context *new_context,
581 u32 hw_flags)
582{
583 int ret;
584
Ben Widawsky12b02862012-06-04 14:42:50 -0700585 /* w/a: If Flush TLB Invalidation Mode is enabled, driver must do a TLB
586 * invalidation prior to MI_SET_CONTEXT. On GEN6 we don't set the value
587 * explicitly, so we rely on the value at ring init, stored in
588 * itlb_before_ctx_switch.
589 */
590 if (IS_GEN6(ring->dev) && ring->itlb_before_ctx_switch) {
Chris Wilsonac82ea22012-10-01 14:27:04 +0100591 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, 0);
Ben Widawsky12b02862012-06-04 14:42:50 -0700592 if (ret)
593 return ret;
594 }
595
Ben Widawskye37ec392012-06-04 14:42:48 -0700596 ret = intel_ring_begin(ring, 6);
Ben Widawskye0556842012-06-04 14:42:46 -0700597 if (ret)
598 return ret;
599
Damien Lespiau8693a822013-05-03 18:48:11 +0100600 /* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw */
Ben Widawskye37ec392012-06-04 14:42:48 -0700601 if (IS_GEN7(ring->dev))
602 intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_DISABLE);
603 else
604 intel_ring_emit(ring, MI_NOOP);
605
Ben Widawskye0556842012-06-04 14:42:46 -0700606 intel_ring_emit(ring, MI_NOOP);
607 intel_ring_emit(ring, MI_SET_CONTEXT);
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700608 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(new_context->obj) |
Ben Widawskye0556842012-06-04 14:42:46 -0700609 MI_MM_SPACE_GTT |
610 MI_SAVE_EXT_STATE_EN |
611 MI_RESTORE_EXT_STATE_EN |
612 hw_flags);
Ville Syrjälä2b7e8082014-01-22 21:32:43 +0200613 /*
614 * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP
615 * WaMiSetContext_Hang:snb,ivb,vlv
616 */
Ben Widawskye0556842012-06-04 14:42:46 -0700617 intel_ring_emit(ring, MI_NOOP);
618
Ben Widawskye37ec392012-06-04 14:42:48 -0700619 if (IS_GEN7(ring->dev))
620 intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_ENABLE);
621 else
622 intel_ring_emit(ring, MI_NOOP);
623
Ben Widawskye0556842012-06-04 14:42:46 -0700624 intel_ring_advance(ring);
625
626 return ret;
627}
628
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800629static int do_switch(struct intel_ring_buffer *ring,
630 struct i915_hw_context *to)
Ben Widawskye0556842012-06-04 14:42:46 -0700631{
Ben Widawsky6f65e292013-12-06 14:10:56 -0800632 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson112522f2013-05-02 16:48:07 +0300633 struct i915_hw_context *from = ring->last_context;
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800634 struct i915_hw_ppgtt *ppgtt = ctx_to_ppgtt(to);
Ben Widawskye0556842012-06-04 14:42:46 -0700635 u32 hw_flags = 0;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700636 int ret, i;
Ben Widawskye0556842012-06-04 14:42:46 -0700637
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800638 if (from != NULL && ring == &dev_priv->ring[RCS]) {
639 BUG_ON(from->obj == NULL);
640 BUG_ON(!i915_gem_obj_is_pinned(from->obj));
641 }
Ben Widawskye0556842012-06-04 14:42:46 -0700642
Ben Widawsky0009e462013-12-06 14:11:02 -0800643 if (from == to && from->last_ring == ring && !to->remap_slice)
Chris Wilson9a3b5302012-07-15 12:34:24 +0100644 return 0;
645
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800646 /* Trying to pin first makes error handling easier. */
647 if (ring == &dev_priv->ring[RCS]) {
648 ret = i915_gem_obj_ggtt_pin(to->obj,
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100649 get_context_alignment(ring->dev), 0);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800650 if (ret)
651 return ret;
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800652 }
653
Daniel Vetteracc240d2013-12-05 15:42:34 +0100654 /*
655 * Pin can switch back to the default context if we end up calling into
656 * evict_everything - as a last ditch gtt defrag effort that also
657 * switches to the default context. Hence we need to reload from here.
658 */
659 from = ring->last_context;
660
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800661 if (USES_FULL_PPGTT(ring->dev)) {
662 ret = ppgtt->switch_mm(ppgtt, ring, false);
663 if (ret)
664 goto unpin_out;
665 }
666
667 if (ring != &dev_priv->ring[RCS]) {
668 if (from)
669 i915_gem_context_unreference(from);
670 goto done;
671 }
672
Daniel Vetteracc240d2013-12-05 15:42:34 +0100673 /*
674 * Clear this page out of any CPU caches for coherent swap-in/out. Note
Chris Wilsond3373a22012-07-15 12:34:22 +0100675 * that thanks to write = false in this call and us not setting any gpu
676 * write domains when putting a context object onto the active list
677 * (when switching away from it), this won't block.
Daniel Vetteracc240d2013-12-05 15:42:34 +0100678 *
679 * XXX: We need a real interface to do this instead of trickery.
680 */
Chris Wilsond3373a22012-07-15 12:34:22 +0100681 ret = i915_gem_object_set_to_gtt_domain(to->obj, false);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800682 if (ret)
683 goto unpin_out;
Chris Wilsond3373a22012-07-15 12:34:22 +0100684
Ben Widawsky6f65e292013-12-06 14:10:56 -0800685 if (!to->obj->has_global_gtt_mapping) {
686 struct i915_vma *vma = i915_gem_obj_to_vma(to->obj,
687 &dev_priv->gtt.base);
688 vma->bind_vma(vma, to->obj->cache_level, GLOBAL_BIND);
689 }
Daniel Vetter3af7b852012-06-14 00:08:32 +0200690
Mika Kuoppala3fac8972014-01-30 16:05:48 +0200691 if (!to->is_initialized || i915_gem_context_is_default(to))
Ben Widawskye0556842012-06-04 14:42:46 -0700692 hw_flags |= MI_RESTORE_INHIBIT;
Ben Widawskye0556842012-06-04 14:42:46 -0700693
Ben Widawskye0556842012-06-04 14:42:46 -0700694 ret = mi_set_context(ring, to, hw_flags);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800695 if (ret)
696 goto unpin_out;
Ben Widawskye0556842012-06-04 14:42:46 -0700697
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700698 for (i = 0; i < MAX_L3_SLICES; i++) {
699 if (!(to->remap_slice & (1<<i)))
700 continue;
701
702 ret = i915_gem_l3_remap(ring, i);
703 /* If it failed, try again next round */
704 if (ret)
705 DRM_DEBUG_DRIVER("L3 remapping failed\n");
706 else
707 to->remap_slice &= ~(1<<i);
708 }
709
Ben Widawskye0556842012-06-04 14:42:46 -0700710 /* The backing object for the context is done after switching to the
711 * *next* context. Therefore we cannot retire the previous context until
712 * the next context has already started running. In fact, the below code
713 * is a bit suboptimal because the retiring can occur simply after the
714 * MI_SET_CONTEXT instead of when the next seqno has completed.
715 */
Chris Wilson112522f2013-05-02 16:48:07 +0300716 if (from != NULL) {
717 from->obj->base.read_domains = I915_GEM_DOMAIN_INSTRUCTION;
Ben Widawskye2d05a82013-09-24 09:57:58 -0700718 i915_vma_move_to_active(i915_gem_obj_to_ggtt(from->obj), ring);
Ben Widawskye0556842012-06-04 14:42:46 -0700719 /* As long as MI_SET_CONTEXT is serializing, ie. it flushes the
720 * whole damn pipeline, we don't need to explicitly mark the
721 * object dirty. The only exception is that the context must be
722 * correct in case the object gets swapped out. Ideally we'd be
723 * able to defer doing this until we know the object would be
724 * swapped, but there is no way to do that yet.
725 */
Chris Wilson112522f2013-05-02 16:48:07 +0300726 from->obj->dirty = 1;
727 BUG_ON(from->obj->ring != ring);
Chris Wilsonb259b312012-07-15 12:34:23 +0100728
Chris Wilsonc0321e22013-08-26 19:50:53 -0300729 /* obj is kept alive until the next request by its active ref */
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800730 i915_gem_object_ggtt_unpin(from->obj);
Chris Wilson112522f2013-05-02 16:48:07 +0300731 i915_gem_context_unreference(from);
Ben Widawskye0556842012-06-04 14:42:46 -0700732 }
733
Ben Widawskyad1d2192013-12-28 13:31:49 -0800734 to->is_initialized = true;
735
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800736done:
Chris Wilson112522f2013-05-02 16:48:07 +0300737 i915_gem_context_reference(to);
738 ring->last_context = to;
Ben Widawsky0009e462013-12-06 14:11:02 -0800739 to->last_ring = ring;
Ben Widawskye0556842012-06-04 14:42:46 -0700740
741 return 0;
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800742
743unpin_out:
744 if (ring->id == RCS)
745 i915_gem_object_ggtt_unpin(to->obj);
746 return ret;
Ben Widawskye0556842012-06-04 14:42:46 -0700747}
748
749/**
750 * i915_switch_context() - perform a GPU context switch.
751 * @ring: ring for which we'll execute the context switch
752 * @file_priv: file_priv associated with the context, may be NULL
753 * @id: context id number
Ben Widawskye0556842012-06-04 14:42:46 -0700754 *
755 * The context life cycle is simple. The context refcount is incremented and
756 * decremented by 1 and create and destroy. If the context is in use by the GPU,
757 * it will have a refoucnt > 1. This allows us to destroy the context abstract
758 * object while letting the normal object tracking destroy the backing BO.
759 */
760int i915_switch_context(struct intel_ring_buffer *ring,
761 struct drm_file *file,
Ben Widawsky41bde552013-12-06 14:11:21 -0800762 struct i915_hw_context *to)
Ben Widawskye0556842012-06-04 14:42:46 -0700763{
764 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Ben Widawskye0556842012-06-04 14:42:46 -0700765
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800766 WARN_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));
767
Ben Widawsky41bde552013-12-06 14:11:21 -0800768 BUG_ON(file && to == NULL);
Ben Widawskye0556842012-06-04 14:42:46 -0700769
Ben Widawskyc4829722013-12-06 14:11:20 -0800770 /* We have the fake context, but don't supports switching. */
771 if (!HAS_HW_CONTEXTS(ring->dev))
772 return 0;
773
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800774 return do_switch(ring, to);
Ben Widawskye0556842012-06-04 14:42:46 -0700775}
Ben Widawsky84624812012-06-04 14:42:54 -0700776
777int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
778 struct drm_file *file)
779{
Ben Widawsky84624812012-06-04 14:42:54 -0700780 struct drm_i915_gem_context_create *args = data;
781 struct drm_i915_file_private *file_priv = file->driver_priv;
782 struct i915_hw_context *ctx;
783 int ret;
784
Ben Widawsky8245be32013-11-06 13:56:29 -0200785 if (!HAS_HW_CONTEXTS(dev))
Daniel Vetter5fa8be62012-06-19 17:16:01 +0200786 return -ENODEV;
787
Ben Widawsky84624812012-06-04 14:42:54 -0700788 ret = i915_mutex_lock_interruptible(dev);
789 if (ret)
790 return ret;
791
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800792 ctx = i915_gem_create_context(dev, file_priv, USES_FULL_PPGTT(dev));
Ben Widawsky84624812012-06-04 14:42:54 -0700793 mutex_unlock(&dev->struct_mutex);
Dan Carpenterbe636382012-07-17 09:44:49 +0300794 if (IS_ERR(ctx))
795 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700796
797 args->ctx_id = ctx->id;
798 DRM_DEBUG_DRIVER("HW context %d created\n", args->ctx_id);
799
Dan Carpenterbe636382012-07-17 09:44:49 +0300800 return 0;
Ben Widawsky84624812012-06-04 14:42:54 -0700801}
802
803int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
804 struct drm_file *file)
805{
806 struct drm_i915_gem_context_destroy *args = data;
807 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawsky84624812012-06-04 14:42:54 -0700808 struct i915_hw_context *ctx;
809 int ret;
810
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800811 if (args->ctx_id == DEFAULT_CONTEXT_ID)
Ben Widawskyc2cf2412013-12-24 16:02:54 -0800812 return -ENOENT;
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800813
Ben Widawsky84624812012-06-04 14:42:54 -0700814 ret = i915_mutex_lock_interruptible(dev);
815 if (ret)
816 return ret;
817
818 ctx = i915_gem_context_get(file_priv, args->ctx_id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000819 if (IS_ERR(ctx)) {
Ben Widawsky84624812012-06-04 14:42:54 -0700820 mutex_unlock(&dev->struct_mutex);
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000821 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700822 }
823
Mika Kuoppaladce32712013-04-30 13:30:33 +0300824 idr_remove(&ctx->file_priv->context_idr, ctx->id);
825 i915_gem_context_unreference(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700826 mutex_unlock(&dev->struct_mutex);
827
828 DRM_DEBUG_DRIVER("HW context %d destroyed\n", args->ctx_id);
829 return 0;
830}