blob: 9c8ea2c1116db346f0ee05e0e4a247d10ee33554 [file] [log] [blame]
Brett Russ20f733e2005-09-01 18:26:17 -04001/*
2 * sata_mv.c - Marvell SATA support
3 *
Mark Lorde12bef52008-03-31 19:33:56 -04004 * Copyright 2008: Marvell Corporation, all rights reserved.
Jeff Garzik8b260242005-11-12 12:32:50 -05005 * Copyright 2005: EMC Corporation, all rights reserved.
Jeff Garzike2b1be52005-11-18 14:04:23 -05006 * Copyright 2005 Red Hat, Inc. All rights reserved.
Brett Russ20f733e2005-09-01 18:26:17 -04007 *
8 * Please ALWAYS copy linux-ide@vger.kernel.org on emails.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; version 2 of the License.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
22 *
23 */
24
Jeff Garzik4a05e202007-05-24 23:40:15 -040025/*
Mark Lord85afb932008-04-19 14:54:41 -040026 * sata_mv TODO list:
27 *
28 * --> Errata workaround for NCQ device errors.
29 *
30 * --> More errata workarounds for PCI-X.
31 *
32 * --> Complete a full errata audit for all chipsets to identify others.
33 *
34 * --> ATAPI support (Marvell claims the 60xx/70xx chips can do it).
35 *
Mark Lord85afb932008-04-19 14:54:41 -040036 * --> Develop a low-power-consumption strategy, and implement it.
37 *
38 * --> [Experiment, low priority] Investigate interrupt coalescing.
39 * Quite often, especially with PCI Message Signalled Interrupts (MSI),
40 * the overhead reduced by interrupt mitigation is quite often not
41 * worth the latency cost.
42 *
43 * --> [Experiment, Marvell value added] Is it possible to use target
44 * mode to cross-connect two Linux boxes with Marvell cards? If so,
45 * creating LibATA target mode support would be very interesting.
46 *
47 * Target mode, for those without docs, is the ability to directly
48 * connect two SATA ports.
49 */
Jeff Garzik4a05e202007-05-24 23:40:15 -040050
Brett Russ20f733e2005-09-01 18:26:17 -040051#include <linux/kernel.h>
52#include <linux/module.h>
53#include <linux/pci.h>
54#include <linux/init.h>
55#include <linux/blkdev.h>
56#include <linux/delay.h>
57#include <linux/interrupt.h>
Andrew Morton8d8b6002008-02-04 23:43:44 -080058#include <linux/dmapool.h>
Brett Russ20f733e2005-09-01 18:26:17 -040059#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050060#include <linux/device.h>
Saeed Bisharaf351b2d2008-02-01 18:08:03 -050061#include <linux/platform_device.h>
62#include <linux/ata_platform.h>
Lennert Buytenhek15a32632008-03-27 14:51:39 -040063#include <linux/mbus.h>
Mark Lordc46938c2008-05-02 14:02:28 -040064#include <linux/bitops.h>
Brett Russ20f733e2005-09-01 18:26:17 -040065#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050066#include <scsi/scsi_cmnd.h>
Jeff Garzik6c087722007-10-12 00:16:23 -040067#include <scsi/scsi_device.h>
Brett Russ20f733e2005-09-01 18:26:17 -040068#include <linux/libata.h>
Brett Russ20f733e2005-09-01 18:26:17 -040069
70#define DRV_NAME "sata_mv"
Mark Lord6d3c30e2009-01-21 10:31:29 -050071#define DRV_VERSION "1.25"
Brett Russ20f733e2005-09-01 18:26:17 -040072
73enum {
74 /* BAR's are enumerated in terms of pci_resource_start() terms */
75 MV_PRIMARY_BAR = 0, /* offset 0x10: memory space */
76 MV_IO_BAR = 2, /* offset 0x18: IO space */
77 MV_MISC_BAR = 3, /* offset 0x1c: FLASH, NVRAM, SRAM */
78
79 MV_MAJOR_REG_AREA_SZ = 0x10000, /* 64KB */
80 MV_MINOR_REG_AREA_SZ = 0x2000, /* 8KB */
81
82 MV_PCI_REG_BASE = 0,
83 MV_IRQ_COAL_REG_BASE = 0x18000, /* 6xxx part only */
Mark Lord615ab952006-05-19 16:24:56 -040084 MV_IRQ_COAL_CAUSE = (MV_IRQ_COAL_REG_BASE + 0x08),
85 MV_IRQ_COAL_CAUSE_LO = (MV_IRQ_COAL_REG_BASE + 0x88),
86 MV_IRQ_COAL_CAUSE_HI = (MV_IRQ_COAL_REG_BASE + 0x8c),
87 MV_IRQ_COAL_THRESHOLD = (MV_IRQ_COAL_REG_BASE + 0xcc),
88 MV_IRQ_COAL_TIME_THRESHOLD = (MV_IRQ_COAL_REG_BASE + 0xd0),
89
Brett Russ20f733e2005-09-01 18:26:17 -040090 MV_SATAHC0_REG_BASE = 0x20000,
Mark Lord8e7decd2008-05-02 02:07:51 -040091 MV_FLASH_CTL_OFS = 0x1046c,
92 MV_GPIO_PORT_CTL_OFS = 0x104f0,
93 MV_RESET_CFG_OFS = 0x180d8,
Brett Russ20f733e2005-09-01 18:26:17 -040094
95 MV_PCI_REG_SZ = MV_MAJOR_REG_AREA_SZ,
96 MV_SATAHC_REG_SZ = MV_MAJOR_REG_AREA_SZ,
97 MV_SATAHC_ARBTR_REG_SZ = MV_MINOR_REG_AREA_SZ, /* arbiter */
98 MV_PORT_REG_SZ = MV_MINOR_REG_AREA_SZ,
99
Brett Russ31961942005-09-30 01:36:00 -0400100 MV_MAX_Q_DEPTH = 32,
101 MV_MAX_Q_DEPTH_MASK = MV_MAX_Q_DEPTH - 1,
102
103 /* CRQB needs alignment on a 1KB boundary. Size == 1KB
104 * CRPB needs alignment on a 256B boundary. Size == 256B
Brett Russ31961942005-09-30 01:36:00 -0400105 * ePRD (SG) entries need alignment on a 16B boundary. Size == 16B
106 */
107 MV_CRQB_Q_SZ = (32 * MV_MAX_Q_DEPTH),
108 MV_CRPB_Q_SZ = (8 * MV_MAX_Q_DEPTH),
Mark Lordda2fa9b2008-01-26 18:32:45 -0500109 MV_MAX_SG_CT = 256,
Brett Russ31961942005-09-30 01:36:00 -0400110 MV_SG_TBL_SZ = (16 * MV_MAX_SG_CT),
Brett Russ31961942005-09-30 01:36:00 -0400111
Mark Lord352fab72008-04-19 14:43:42 -0400112 /* Determine hc from 0-7 port: hc = port >> MV_PORT_HC_SHIFT */
Brett Russ20f733e2005-09-01 18:26:17 -0400113 MV_PORT_HC_SHIFT = 2,
Mark Lord352fab72008-04-19 14:43:42 -0400114 MV_PORTS_PER_HC = (1 << MV_PORT_HC_SHIFT), /* 4 */
115 /* Determine hc port from 0-7 port: hardport = port & MV_PORT_MASK */
116 MV_PORT_MASK = (MV_PORTS_PER_HC - 1), /* 3 */
Brett Russ20f733e2005-09-01 18:26:17 -0400117
118 /* Host Flags */
119 MV_FLAG_DUAL_HC = (1 << 30), /* two SATA Host Controllers */
120 MV_FLAG_IRQ_COALESCE = (1 << 29), /* IRQ coalescing capability */
Saeed Bishara7bb3c522008-01-30 11:50:45 -1100121
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400122 MV_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Mark Lord91b1a842009-01-30 18:46:39 -0500123 ATA_FLAG_MMIO | ATA_FLAG_PIO_POLLING,
Mark Lordad3aef52008-05-14 09:21:43 -0400124
Mark Lord91b1a842009-01-30 18:46:39 -0500125 MV_GEN_I_FLAGS = MV_COMMON_FLAGS | ATA_FLAG_NO_ATAPI,
Brett Russ20f733e2005-09-01 18:26:17 -0400126
Mark Lord91b1a842009-01-30 18:46:39 -0500127 MV_GEN_II_FLAGS = MV_COMMON_FLAGS | MV_FLAG_IRQ_COALESCE |
Mark Lordad3aef52008-05-14 09:21:43 -0400128 ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA |
Mark Lord91b1a842009-01-30 18:46:39 -0500129 ATA_FLAG_NCQ | ATA_FLAG_NO_ATAPI,
130
131 MV_GEN_IIE_FLAGS = MV_GEN_II_FLAGS | ATA_FLAG_AN,
Mark Lordad3aef52008-05-14 09:21:43 -0400132
Brett Russ31961942005-09-30 01:36:00 -0400133 CRQB_FLAG_READ = (1 << 0),
134 CRQB_TAG_SHIFT = 1,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400135 CRQB_IOID_SHIFT = 6, /* CRQB Gen-II/IIE IO Id shift */
Mark Lorde12bef52008-03-31 19:33:56 -0400136 CRQB_PMP_SHIFT = 12, /* CRQB Gen-II/IIE PMP shift */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400137 CRQB_HOSTQ_SHIFT = 17, /* CRQB Gen-II/IIE HostQueTag shift */
Brett Russ31961942005-09-30 01:36:00 -0400138 CRQB_CMD_ADDR_SHIFT = 8,
139 CRQB_CMD_CS = (0x2 << 11),
140 CRQB_CMD_LAST = (1 << 15),
141
142 CRPB_FLAG_STATUS_SHIFT = 8,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400143 CRPB_IOID_SHIFT_6 = 5, /* CRPB Gen-II IO Id shift */
144 CRPB_IOID_SHIFT_7 = 7, /* CRPB Gen-IIE IO Id shift */
Brett Russ31961942005-09-30 01:36:00 -0400145
146 EPRD_FLAG_END_OF_TBL = (1 << 31),
147
Brett Russ20f733e2005-09-01 18:26:17 -0400148 /* PCI interface registers */
149
Brett Russ31961942005-09-30 01:36:00 -0400150 PCI_COMMAND_OFS = 0xc00,
Mark Lord8e7decd2008-05-02 02:07:51 -0400151 PCI_COMMAND_MRDTRIG = (1 << 7), /* PCI Master Read Trigger */
Brett Russ31961942005-09-30 01:36:00 -0400152
Brett Russ20f733e2005-09-01 18:26:17 -0400153 PCI_MAIN_CMD_STS_OFS = 0xd30,
154 STOP_PCI_MASTER = (1 << 2),
155 PCI_MASTER_EMPTY = (1 << 3),
156 GLOB_SFT_RST = (1 << 4),
157
Mark Lord8e7decd2008-05-02 02:07:51 -0400158 MV_PCI_MODE_OFS = 0xd00,
159 MV_PCI_MODE_MASK = 0x30,
160
Jeff Garzik522479f2005-11-12 22:14:02 -0500161 MV_PCI_EXP_ROM_BAR_CTL = 0xd2c,
162 MV_PCI_DISC_TIMER = 0xd04,
163 MV_PCI_MSI_TRIGGER = 0xc38,
164 MV_PCI_SERR_MASK = 0xc28,
Mark Lord8e7decd2008-05-02 02:07:51 -0400165 MV_PCI_XBAR_TMOUT_OFS = 0x1d04,
Jeff Garzik522479f2005-11-12 22:14:02 -0500166 MV_PCI_ERR_LOW_ADDRESS = 0x1d40,
167 MV_PCI_ERR_HIGH_ADDRESS = 0x1d44,
168 MV_PCI_ERR_ATTRIBUTE = 0x1d48,
169 MV_PCI_ERR_COMMAND = 0x1d50,
170
Mark Lord02a121d2007-12-01 13:07:22 -0500171 PCI_IRQ_CAUSE_OFS = 0x1d58,
172 PCI_IRQ_MASK_OFS = 0x1d5c,
Brett Russ20f733e2005-09-01 18:26:17 -0400173 PCI_UNMASK_ALL_IRQS = 0x7fffff, /* bits 22-0 */
174
Mark Lord02a121d2007-12-01 13:07:22 -0500175 PCIE_IRQ_CAUSE_OFS = 0x1900,
176 PCIE_IRQ_MASK_OFS = 0x1910,
Mark Lord646a4da2008-01-26 18:30:37 -0500177 PCIE_UNMASK_ALL_IRQS = 0x40a, /* assorted bits */
Mark Lord02a121d2007-12-01 13:07:22 -0500178
Mark Lord7368f912008-04-25 11:24:24 -0400179 /* Host Controller Main Interrupt Cause/Mask registers (1 per-chip) */
180 PCI_HC_MAIN_IRQ_CAUSE_OFS = 0x1d60,
181 PCI_HC_MAIN_IRQ_MASK_OFS = 0x1d64,
182 SOC_HC_MAIN_IRQ_CAUSE_OFS = 0x20020,
183 SOC_HC_MAIN_IRQ_MASK_OFS = 0x20024,
Mark Lord352fab72008-04-19 14:43:42 -0400184 ERR_IRQ = (1 << 0), /* shift by port # */
185 DONE_IRQ = (1 << 1), /* shift by port # */
Brett Russ20f733e2005-09-01 18:26:17 -0400186 HC0_IRQ_PEND = 0x1ff, /* bits 0-8 = HC0's ports */
187 HC_SHIFT = 9, /* bits 9-17 = HC1's ports */
188 PCI_ERR = (1 << 18),
189 TRAN_LO_DONE = (1 << 19), /* 6xxx: IRQ coalescing */
190 TRAN_HI_DONE = (1 << 20), /* 6xxx: IRQ coalescing */
Jeff Garzikfb621e22007-02-25 04:19:45 -0500191 PORTS_0_3_COAL_DONE = (1 << 8),
192 PORTS_4_7_COAL_DONE = (1 << 17),
Brett Russ20f733e2005-09-01 18:26:17 -0400193 PORTS_0_7_COAL_DONE = (1 << 21), /* 6xxx: IRQ coalescing */
194 GPIO_INT = (1 << 22),
195 SELF_INT = (1 << 23),
196 TWSI_INT = (1 << 24),
197 HC_MAIN_RSVD = (0x7f << 25), /* bits 31-25 */
Jeff Garzikfb621e22007-02-25 04:19:45 -0500198 HC_MAIN_RSVD_5 = (0x1fff << 19), /* bits 31-19 */
Mark Lorde12bef52008-03-31 19:33:56 -0400199 HC_MAIN_RSVD_SOC = (0x3fffffb << 6), /* bits 31-9, 7-6 */
Brett Russ20f733e2005-09-01 18:26:17 -0400200
201 /* SATAHC registers */
202 HC_CFG_OFS = 0,
203
204 HC_IRQ_CAUSE_OFS = 0x14,
Mark Lord352fab72008-04-19 14:43:42 -0400205 DMA_IRQ = (1 << 0), /* shift by port # */
206 HC_COAL_IRQ = (1 << 4), /* IRQ coalescing */
Brett Russ20f733e2005-09-01 18:26:17 -0400207 DEV_IRQ = (1 << 8), /* shift by port # */
208
209 /* Shadow block registers */
Brett Russ31961942005-09-30 01:36:00 -0400210 SHD_BLK_OFS = 0x100,
211 SHD_CTL_AST_OFS = 0x20, /* ofs from SHD_BLK_OFS */
Brett Russ20f733e2005-09-01 18:26:17 -0400212
213 /* SATA registers */
214 SATA_STATUS_OFS = 0x300, /* ctrl, err regs follow status */
215 SATA_ACTIVE_OFS = 0x350,
Mark Lord0c589122008-01-26 18:31:16 -0500216 SATA_FIS_IRQ_CAUSE_OFS = 0x364,
Mark Lordc443c502008-05-14 09:24:39 -0400217 SATA_FIS_IRQ_AN = (1 << 9), /* async notification */
Mark Lord17c5aab2008-04-16 14:56:51 -0400218
Mark Lorde12bef52008-03-31 19:33:56 -0400219 LTMODE_OFS = 0x30c,
Mark Lord17c5aab2008-04-16 14:56:51 -0400220 LTMODE_BIT8 = (1 << 8), /* unknown, but necessary */
221
Jeff Garzik47c2b672005-11-12 21:13:17 -0500222 PHY_MODE3 = 0x310,
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500223 PHY_MODE4 = 0x314,
Mark Lordba069e32008-05-31 16:46:34 -0400224 PHY_MODE4_CFG_MASK = 0x00000003, /* phy internal config field */
225 PHY_MODE4_CFG_VALUE = 0x00000001, /* phy internal config field */
226 PHY_MODE4_RSVD_ZEROS = 0x5de3fffa, /* Gen2e always write zeros */
227 PHY_MODE4_RSVD_ONES = 0x00000005, /* Gen2e always write ones */
228
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500229 PHY_MODE2 = 0x330,
Mark Lorde12bef52008-03-31 19:33:56 -0400230 SATA_IFCTL_OFS = 0x344,
Mark Lord8e7decd2008-05-02 02:07:51 -0400231 SATA_TESTCTL_OFS = 0x348,
Mark Lorde12bef52008-03-31 19:33:56 -0400232 SATA_IFSTAT_OFS = 0x34c,
233 VENDOR_UNIQUE_FIS_OFS = 0x35c,
Mark Lord17c5aab2008-04-16 14:56:51 -0400234
Mark Lord8e7decd2008-05-02 02:07:51 -0400235 FISCFG_OFS = 0x360,
236 FISCFG_WAIT_DEV_ERR = (1 << 8), /* wait for host on DevErr */
237 FISCFG_SINGLE_SYNC = (1 << 16), /* SYNC on DMA activation */
Mark Lord17c5aab2008-04-16 14:56:51 -0400238
Jeff Garzikc9d39132005-11-13 17:47:51 -0500239 MV5_PHY_MODE = 0x74,
Mark Lord8e7decd2008-05-02 02:07:51 -0400240 MV5_LTMODE_OFS = 0x30,
241 MV5_PHY_CTL_OFS = 0x0C,
242 SATA_INTERFACE_CFG_OFS = 0x050,
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500243
244 MV_M2_PREAMP_MASK = 0x7e0,
Brett Russ20f733e2005-09-01 18:26:17 -0400245
246 /* Port registers */
247 EDMA_CFG_OFS = 0,
Mark Lord0c589122008-01-26 18:31:16 -0500248 EDMA_CFG_Q_DEPTH = 0x1f, /* max device queue depth */
249 EDMA_CFG_NCQ = (1 << 5), /* for R/W FPDMA queued */
250 EDMA_CFG_NCQ_GO_ON_ERR = (1 << 14), /* continue on error */
251 EDMA_CFG_RD_BRST_EXT = (1 << 11), /* read burst 512B */
252 EDMA_CFG_WR_BUFF_LEN = (1 << 13), /* write buffer 512B */
Mark Lorde12bef52008-03-31 19:33:56 -0400253 EDMA_CFG_EDMA_FBS = (1 << 16), /* EDMA FIS-Based Switching */
254 EDMA_CFG_FBS = (1 << 26), /* FIS-Based Switching */
Brett Russ20f733e2005-09-01 18:26:17 -0400255
256 EDMA_ERR_IRQ_CAUSE_OFS = 0x8,
257 EDMA_ERR_IRQ_MASK_OFS = 0xc,
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400258 EDMA_ERR_D_PAR = (1 << 0), /* UDMA data parity err */
259 EDMA_ERR_PRD_PAR = (1 << 1), /* UDMA PRD parity err */
260 EDMA_ERR_DEV = (1 << 2), /* device error */
261 EDMA_ERR_DEV_DCON = (1 << 3), /* device disconnect */
262 EDMA_ERR_DEV_CON = (1 << 4), /* device connected */
263 EDMA_ERR_SERR = (1 << 5), /* SError bits [WBDST] raised */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400264 EDMA_ERR_SELF_DIS = (1 << 7), /* Gen II/IIE self-disable */
265 EDMA_ERR_SELF_DIS_5 = (1 << 8), /* Gen I self-disable */
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400266 EDMA_ERR_BIST_ASYNC = (1 << 8), /* BIST FIS or Async Notify */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400267 EDMA_ERR_TRANS_IRQ_7 = (1 << 8), /* Gen IIE transprt layer irq */
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400268 EDMA_ERR_CRQB_PAR = (1 << 9), /* CRQB parity error */
269 EDMA_ERR_CRPB_PAR = (1 << 10), /* CRPB parity error */
270 EDMA_ERR_INTRL_PAR = (1 << 11), /* internal parity error */
271 EDMA_ERR_IORDY = (1 << 12), /* IORdy timeout */
Mark Lord646a4da2008-01-26 18:30:37 -0500272
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400273 EDMA_ERR_LNK_CTRL_RX = (0xf << 13), /* link ctrl rx error */
Mark Lord646a4da2008-01-26 18:30:37 -0500274 EDMA_ERR_LNK_CTRL_RX_0 = (1 << 13), /* transient: CRC err */
275 EDMA_ERR_LNK_CTRL_RX_1 = (1 << 14), /* transient: FIFO err */
276 EDMA_ERR_LNK_CTRL_RX_2 = (1 << 15), /* fatal: caught SYNC */
277 EDMA_ERR_LNK_CTRL_RX_3 = (1 << 16), /* transient: FIS rx err */
278
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400279 EDMA_ERR_LNK_DATA_RX = (0xf << 17), /* link data rx error */
Mark Lord646a4da2008-01-26 18:30:37 -0500280
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400281 EDMA_ERR_LNK_CTRL_TX = (0x1f << 21), /* link ctrl tx error */
Mark Lord646a4da2008-01-26 18:30:37 -0500282 EDMA_ERR_LNK_CTRL_TX_0 = (1 << 21), /* transient: CRC err */
283 EDMA_ERR_LNK_CTRL_TX_1 = (1 << 22), /* transient: FIFO err */
284 EDMA_ERR_LNK_CTRL_TX_2 = (1 << 23), /* transient: caught SYNC */
285 EDMA_ERR_LNK_CTRL_TX_3 = (1 << 24), /* transient: caught DMAT */
286 EDMA_ERR_LNK_CTRL_TX_4 = (1 << 25), /* transient: FIS collision */
287
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400288 EDMA_ERR_LNK_DATA_TX = (0x1f << 26), /* link data tx error */
Mark Lord646a4da2008-01-26 18:30:37 -0500289
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400290 EDMA_ERR_TRANS_PROTO = (1 << 31), /* transport protocol error */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400291 EDMA_ERR_OVERRUN_5 = (1 << 5),
292 EDMA_ERR_UNDERRUN_5 = (1 << 6),
Mark Lord646a4da2008-01-26 18:30:37 -0500293
294 EDMA_ERR_IRQ_TRANSIENT = EDMA_ERR_LNK_CTRL_RX_0 |
295 EDMA_ERR_LNK_CTRL_RX_1 |
296 EDMA_ERR_LNK_CTRL_RX_3 |
Mark Lord85afb932008-04-19 14:54:41 -0400297 EDMA_ERR_LNK_CTRL_TX,
Mark Lord646a4da2008-01-26 18:30:37 -0500298
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400299 EDMA_EH_FREEZE = EDMA_ERR_D_PAR |
300 EDMA_ERR_PRD_PAR |
301 EDMA_ERR_DEV_DCON |
302 EDMA_ERR_DEV_CON |
303 EDMA_ERR_SERR |
304 EDMA_ERR_SELF_DIS |
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400305 EDMA_ERR_CRQB_PAR |
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400306 EDMA_ERR_CRPB_PAR |
307 EDMA_ERR_INTRL_PAR |
308 EDMA_ERR_IORDY |
309 EDMA_ERR_LNK_CTRL_RX_2 |
310 EDMA_ERR_LNK_DATA_RX |
311 EDMA_ERR_LNK_DATA_TX |
312 EDMA_ERR_TRANS_PROTO,
Mark Lorde12bef52008-03-31 19:33:56 -0400313
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400314 EDMA_EH_FREEZE_5 = EDMA_ERR_D_PAR |
315 EDMA_ERR_PRD_PAR |
316 EDMA_ERR_DEV_DCON |
317 EDMA_ERR_DEV_CON |
318 EDMA_ERR_OVERRUN_5 |
319 EDMA_ERR_UNDERRUN_5 |
320 EDMA_ERR_SELF_DIS_5 |
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400321 EDMA_ERR_CRQB_PAR |
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400322 EDMA_ERR_CRPB_PAR |
323 EDMA_ERR_INTRL_PAR |
324 EDMA_ERR_IORDY,
Brett Russ20f733e2005-09-01 18:26:17 -0400325
Brett Russ31961942005-09-30 01:36:00 -0400326 EDMA_REQ_Q_BASE_HI_OFS = 0x10,
327 EDMA_REQ_Q_IN_PTR_OFS = 0x14, /* also contains BASE_LO */
Brett Russ31961942005-09-30 01:36:00 -0400328
329 EDMA_REQ_Q_OUT_PTR_OFS = 0x18,
330 EDMA_REQ_Q_PTR_SHIFT = 5,
331
332 EDMA_RSP_Q_BASE_HI_OFS = 0x1c,
333 EDMA_RSP_Q_IN_PTR_OFS = 0x20,
334 EDMA_RSP_Q_OUT_PTR_OFS = 0x24, /* also contains BASE_LO */
Brett Russ31961942005-09-30 01:36:00 -0400335 EDMA_RSP_Q_PTR_SHIFT = 3,
336
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400337 EDMA_CMD_OFS = 0x28, /* EDMA command register */
338 EDMA_EN = (1 << 0), /* enable EDMA */
339 EDMA_DS = (1 << 1), /* disable EDMA; self-negated */
Mark Lord8e7decd2008-05-02 02:07:51 -0400340 EDMA_RESET = (1 << 2), /* reset eng/trans/link/phy */
Brett Russ20f733e2005-09-01 18:26:17 -0400341
Mark Lord8e7decd2008-05-02 02:07:51 -0400342 EDMA_STATUS_OFS = 0x30, /* EDMA engine status */
343 EDMA_STATUS_CACHE_EMPTY = (1 << 6), /* GenIIe command cache empty */
344 EDMA_STATUS_IDLE = (1 << 7), /* GenIIe EDMA enabled/idle */
345
346 EDMA_IORDY_TMOUT_OFS = 0x34,
347 EDMA_ARB_CFG_OFS = 0x38,
348
349 EDMA_HALTCOND_OFS = 0x60, /* GenIIe halt conditions */
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500350
Brett Russ31961942005-09-30 01:36:00 -0400351 /* Host private flags (hp_flags) */
352 MV_HP_FLAG_MSI = (1 << 0),
Jeff Garzik47c2b672005-11-12 21:13:17 -0500353 MV_HP_ERRATA_50XXB0 = (1 << 1),
354 MV_HP_ERRATA_50XXB2 = (1 << 2),
355 MV_HP_ERRATA_60X1B2 = (1 << 3),
356 MV_HP_ERRATA_60X1C0 = (1 << 4),
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400357 MV_HP_GEN_I = (1 << 6), /* Generation I: 50xx */
358 MV_HP_GEN_II = (1 << 7), /* Generation II: 60xx */
359 MV_HP_GEN_IIE = (1 << 8), /* Generation IIE: 6042/7042 */
Mark Lord02a121d2007-12-01 13:07:22 -0500360 MV_HP_PCIE = (1 << 9), /* PCIe bus/regs: 7042 */
Mark Lord616d4a92008-05-02 02:08:32 -0400361 MV_HP_CUT_THROUGH = (1 << 10), /* can use EDMA cut-through */
Mark Lord1f398472008-05-27 17:54:48 -0400362 MV_HP_FLAG_SOC = (1 << 11), /* SystemOnChip, no PCI */
Brett Russ20f733e2005-09-01 18:26:17 -0400363
Brett Russ31961942005-09-30 01:36:00 -0400364 /* Port private flags (pp_flags) */
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400365 MV_PP_FLAG_EDMA_EN = (1 << 0), /* is EDMA engine enabled? */
Mark Lord72109162008-01-26 18:31:33 -0500366 MV_PP_FLAG_NCQ_EN = (1 << 1), /* is EDMA set up for NCQ? */
Mark Lord00f42ea2008-05-02 02:11:45 -0400367 MV_PP_FLAG_FBS_EN = (1 << 2), /* is EDMA set up for FBS? */
Mark Lord29d187b2008-05-02 02:15:37 -0400368 MV_PP_FLAG_DELAYED_EH = (1 << 3), /* delayed dev err handling */
Brett Russ31961942005-09-30 01:36:00 -0400369};
370
Jeff Garzikee9ccdf2007-07-12 15:51:22 -0400371#define IS_GEN_I(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_I)
372#define IS_GEN_II(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_II)
Jeff Garzike4e7b892006-01-31 12:18:41 -0500373#define IS_GEN_IIE(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_IIE)
Mark Lord8e7decd2008-05-02 02:07:51 -0400374#define IS_PCIE(hpriv) ((hpriv)->hp_flags & MV_HP_PCIE)
Mark Lord1f398472008-05-27 17:54:48 -0400375#define IS_SOC(hpriv) ((hpriv)->hp_flags & MV_HP_FLAG_SOC)
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500376
Lennert Buytenhek15a32632008-03-27 14:51:39 -0400377#define WINDOW_CTRL(i) (0x20030 + ((i) << 4))
378#define WINDOW_BASE(i) (0x20034 + ((i) << 4))
379
Jeff Garzik095fec82005-11-12 09:50:49 -0500380enum {
Jeff Garzikbaf14aa2007-10-09 13:51:57 -0400381 /* DMA boundary 0xffff is required by the s/g splitting
382 * we need on /length/ in mv_fill-sg().
383 */
384 MV_DMA_BOUNDARY = 0xffffU,
Jeff Garzik095fec82005-11-12 09:50:49 -0500385
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400386 /* mask of register bits containing lower 32 bits
387 * of EDMA request queue DMA address
388 */
Jeff Garzik095fec82005-11-12 09:50:49 -0500389 EDMA_REQ_Q_BASE_LO_MASK = 0xfffffc00U,
390
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400391 /* ditto, for response queue */
Jeff Garzik095fec82005-11-12 09:50:49 -0500392 EDMA_RSP_Q_BASE_LO_MASK = 0xffffff00U,
393};
394
Jeff Garzik522479f2005-11-12 22:14:02 -0500395enum chip_type {
396 chip_504x,
397 chip_508x,
398 chip_5080,
399 chip_604x,
400 chip_608x,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500401 chip_6042,
402 chip_7042,
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500403 chip_soc,
Jeff Garzik522479f2005-11-12 22:14:02 -0500404};
405
Brett Russ31961942005-09-30 01:36:00 -0400406/* Command ReQuest Block: 32B */
407struct mv_crqb {
Mark Lorde1469872006-05-22 19:02:03 -0400408 __le32 sg_addr;
409 __le32 sg_addr_hi;
410 __le16 ctrl_flags;
411 __le16 ata_cmd[11];
Brett Russ31961942005-09-30 01:36:00 -0400412};
413
Jeff Garzike4e7b892006-01-31 12:18:41 -0500414struct mv_crqb_iie {
Mark Lorde1469872006-05-22 19:02:03 -0400415 __le32 addr;
416 __le32 addr_hi;
417 __le32 flags;
418 __le32 len;
419 __le32 ata_cmd[4];
Jeff Garzike4e7b892006-01-31 12:18:41 -0500420};
421
Brett Russ31961942005-09-30 01:36:00 -0400422/* Command ResPonse Block: 8B */
423struct mv_crpb {
Mark Lorde1469872006-05-22 19:02:03 -0400424 __le16 id;
425 __le16 flags;
426 __le32 tmstmp;
Brett Russ31961942005-09-30 01:36:00 -0400427};
428
429/* EDMA Physical Region Descriptor (ePRD); A.K.A. SG */
430struct mv_sg {
Mark Lorde1469872006-05-22 19:02:03 -0400431 __le32 addr;
432 __le32 flags_size;
433 __le32 addr_hi;
434 __le32 reserved;
Brett Russ20f733e2005-09-01 18:26:17 -0400435};
436
437struct mv_port_priv {
Brett Russ31961942005-09-30 01:36:00 -0400438 struct mv_crqb *crqb;
439 dma_addr_t crqb_dma;
440 struct mv_crpb *crpb;
441 dma_addr_t crpb_dma;
Mark Lordeb73d552008-01-29 13:24:00 -0500442 struct mv_sg *sg_tbl[MV_MAX_Q_DEPTH];
443 dma_addr_t sg_tbl_dma[MV_MAX_Q_DEPTH];
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400444
445 unsigned int req_idx;
446 unsigned int resp_idx;
447
Brett Russ31961942005-09-30 01:36:00 -0400448 u32 pp_flags;
Mark Lord29d187b2008-05-02 02:15:37 -0400449 unsigned int delayed_eh_pmp_map;
Brett Russ20f733e2005-09-01 18:26:17 -0400450};
451
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500452struct mv_port_signal {
453 u32 amps;
454 u32 pre;
455};
456
Mark Lord02a121d2007-12-01 13:07:22 -0500457struct mv_host_priv {
458 u32 hp_flags;
Mark Lord96e2c4872008-05-17 13:38:00 -0400459 u32 main_irq_mask;
Mark Lord02a121d2007-12-01 13:07:22 -0500460 struct mv_port_signal signal[8];
461 const struct mv_hw_ops *ops;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500462 int n_ports;
463 void __iomem *base;
Mark Lord7368f912008-04-25 11:24:24 -0400464 void __iomem *main_irq_cause_addr;
465 void __iomem *main_irq_mask_addr;
Mark Lord02a121d2007-12-01 13:07:22 -0500466 u32 irq_cause_ofs;
467 u32 irq_mask_ofs;
468 u32 unmask_all_irqs;
Mark Lordda2fa9b2008-01-26 18:32:45 -0500469 /*
470 * These consistent DMA memory pools give us guaranteed
471 * alignment for hardware-accessed data structures,
472 * and less memory waste in accomplishing the alignment.
473 */
474 struct dma_pool *crqb_pool;
475 struct dma_pool *crpb_pool;
476 struct dma_pool *sg_tbl_pool;
Mark Lord02a121d2007-12-01 13:07:22 -0500477};
478
Jeff Garzik47c2b672005-11-12 21:13:17 -0500479struct mv_hw_ops {
Jeff Garzik2a47ce02005-11-12 23:05:14 -0500480 void (*phy_errata)(struct mv_host_priv *hpriv, void __iomem *mmio,
481 unsigned int port);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500482 void (*enable_leds)(struct mv_host_priv *hpriv, void __iomem *mmio);
483 void (*read_preamp)(struct mv_host_priv *hpriv, int idx,
484 void __iomem *mmio);
Jeff Garzikc9d39132005-11-13 17:47:51 -0500485 int (*reset_hc)(struct mv_host_priv *hpriv, void __iomem *mmio,
486 unsigned int n_hc);
Jeff Garzik522479f2005-11-12 22:14:02 -0500487 void (*reset_flash)(struct mv_host_priv *hpriv, void __iomem *mmio);
Saeed Bishara7bb3c522008-01-30 11:50:45 -1100488 void (*reset_bus)(struct ata_host *host, void __iomem *mmio);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500489};
490
Tejun Heo82ef04f2008-07-31 17:02:40 +0900491static int mv_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val);
492static int mv_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val);
493static int mv5_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val);
494static int mv5_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val);
Brett Russ31961942005-09-30 01:36:00 -0400495static int mv_port_start(struct ata_port *ap);
496static void mv_port_stop(struct ata_port *ap);
Mark Lord3e4a1392008-05-02 02:10:02 -0400497static int mv_qc_defer(struct ata_queued_cmd *qc);
Brett Russ31961942005-09-30 01:36:00 -0400498static void mv_qc_prep(struct ata_queued_cmd *qc);
Jeff Garzike4e7b892006-01-31 12:18:41 -0500499static void mv_qc_prep_iie(struct ata_queued_cmd *qc);
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900500static unsigned int mv_qc_issue(struct ata_queued_cmd *qc);
Tejun Heoa1efdab2008-03-25 12:22:50 +0900501static int mv_hardreset(struct ata_link *link, unsigned int *class,
502 unsigned long deadline);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400503static void mv_eh_freeze(struct ata_port *ap);
504static void mv_eh_thaw(struct ata_port *ap);
Mark Lordf2738272008-01-26 18:32:29 -0500505static void mv6_dev_config(struct ata_device *dev);
Brett Russ20f733e2005-09-01 18:26:17 -0400506
Jeff Garzik2a47ce02005-11-12 23:05:14 -0500507static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
508 unsigned int port);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500509static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
510static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
511 void __iomem *mmio);
Jeff Garzikc9d39132005-11-13 17:47:51 -0500512static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
513 unsigned int n_hc);
Jeff Garzik522479f2005-11-12 22:14:02 -0500514static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
Saeed Bishara7bb3c522008-01-30 11:50:45 -1100515static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500516
Jeff Garzik2a47ce02005-11-12 23:05:14 -0500517static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
518 unsigned int port);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500519static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
520static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
521 void __iomem *mmio);
Jeff Garzikc9d39132005-11-13 17:47:51 -0500522static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
523 unsigned int n_hc);
Jeff Garzik522479f2005-11-12 22:14:02 -0500524static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500525static void mv_soc_enable_leds(struct mv_host_priv *hpriv,
526 void __iomem *mmio);
527static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx,
528 void __iomem *mmio);
529static int mv_soc_reset_hc(struct mv_host_priv *hpriv,
530 void __iomem *mmio, unsigned int n_hc);
531static void mv_soc_reset_flash(struct mv_host_priv *hpriv,
532 void __iomem *mmio);
533static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio);
Saeed Bishara7bb3c522008-01-30 11:50:45 -1100534static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio);
Mark Lorde12bef52008-03-31 19:33:56 -0400535static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500536 unsigned int port_no);
Mark Lorde12bef52008-03-31 19:33:56 -0400537static int mv_stop_edma(struct ata_port *ap);
Mark Lordb5624682008-03-31 19:34:40 -0400538static int mv_stop_edma_engine(void __iomem *port_mmio);
Mark Lord00b81232009-01-30 18:47:51 -0500539static void mv_edma_cfg(struct ata_port *ap, int want_ncq, int want_edma);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500540
Mark Lorde49856d2008-04-16 14:59:07 -0400541static void mv_pmp_select(struct ata_port *ap, int pmp);
542static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class,
543 unsigned long deadline);
544static int mv_softreset(struct ata_link *link, unsigned int *class,
545 unsigned long deadline);
Mark Lord29d187b2008-05-02 02:15:37 -0400546static void mv_pmp_error_handler(struct ata_port *ap);
Mark Lord4c299ca2008-05-02 02:16:20 -0400547static void mv_process_crpb_entries(struct ata_port *ap,
548 struct mv_port_priv *pp);
Brett Russ20f733e2005-09-01 18:26:17 -0400549
Mark Lordeb73d552008-01-29 13:24:00 -0500550/* .sg_tablesize is (MV_MAX_SG_CT / 2) in the structures below
551 * because we have to allow room for worst case splitting of
552 * PRDs for 64K boundaries in mv_fill_sg().
553 */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400554static struct scsi_host_template mv5_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900555 ATA_BASE_SHT(DRV_NAME),
Jeff Garzikbaf14aa2007-10-09 13:51:57 -0400556 .sg_tablesize = MV_MAX_SG_CT / 2,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400557 .dma_boundary = MV_DMA_BOUNDARY,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400558};
559
560static struct scsi_host_template mv6_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900561 ATA_NCQ_SHT(DRV_NAME),
Mark Lord138bfdd2008-01-26 18:33:18 -0500562 .can_queue = MV_MAX_Q_DEPTH - 1,
Jeff Garzikbaf14aa2007-10-09 13:51:57 -0400563 .sg_tablesize = MV_MAX_SG_CT / 2,
Brett Russ20f733e2005-09-01 18:26:17 -0400564 .dma_boundary = MV_DMA_BOUNDARY,
Brett Russ20f733e2005-09-01 18:26:17 -0400565};
566
Tejun Heo029cfd62008-03-25 12:22:49 +0900567static struct ata_port_operations mv5_ops = {
568 .inherits = &ata_sff_port_ops,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500569
Mark Lord3e4a1392008-05-02 02:10:02 -0400570 .qc_defer = mv_qc_defer,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500571 .qc_prep = mv_qc_prep,
572 .qc_issue = mv_qc_issue,
573
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400574 .freeze = mv_eh_freeze,
575 .thaw = mv_eh_thaw,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900576 .hardreset = mv_hardreset,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900577 .error_handler = ata_std_error_handler, /* avoid SFF EH */
Tejun Heo029cfd62008-03-25 12:22:49 +0900578 .post_internal_cmd = ATA_OP_NULL,
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400579
Jeff Garzikc9d39132005-11-13 17:47:51 -0500580 .scr_read = mv5_scr_read,
581 .scr_write = mv5_scr_write,
582
583 .port_start = mv_port_start,
584 .port_stop = mv_port_stop,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500585};
586
Tejun Heo029cfd62008-03-25 12:22:49 +0900587static struct ata_port_operations mv6_ops = {
588 .inherits = &mv5_ops,
Mark Lordf2738272008-01-26 18:32:29 -0500589 .dev_config = mv6_dev_config,
Brett Russ20f733e2005-09-01 18:26:17 -0400590 .scr_read = mv_scr_read,
591 .scr_write = mv_scr_write,
592
Mark Lorde49856d2008-04-16 14:59:07 -0400593 .pmp_hardreset = mv_pmp_hardreset,
594 .pmp_softreset = mv_softreset,
595 .softreset = mv_softreset,
Mark Lord29d187b2008-05-02 02:15:37 -0400596 .error_handler = mv_pmp_error_handler,
Brett Russ20f733e2005-09-01 18:26:17 -0400597};
598
Tejun Heo029cfd62008-03-25 12:22:49 +0900599static struct ata_port_operations mv_iie_ops = {
600 .inherits = &mv6_ops,
601 .dev_config = ATA_OP_NULL,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500602 .qc_prep = mv_qc_prep_iie,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500603};
604
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100605static const struct ata_port_info mv_port_info[] = {
Brett Russ20f733e2005-09-01 18:26:17 -0400606 { /* chip_504x */
Mark Lord91b1a842009-01-30 18:46:39 -0500607 .flags = MV_GEN_I_FLAGS,
Brett Russ31961942005-09-30 01:36:00 -0400608 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400609 .udma_mask = ATA_UDMA6,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500610 .port_ops = &mv5_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400611 },
612 { /* chip_508x */
Mark Lord91b1a842009-01-30 18:46:39 -0500613 .flags = MV_GEN_I_FLAGS | MV_FLAG_DUAL_HC,
Brett Russ31961942005-09-30 01:36:00 -0400614 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400615 .udma_mask = ATA_UDMA6,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500616 .port_ops = &mv5_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400617 },
Jeff Garzik47c2b672005-11-12 21:13:17 -0500618 { /* chip_5080 */
Mark Lord91b1a842009-01-30 18:46:39 -0500619 .flags = MV_GEN_I_FLAGS | MV_FLAG_DUAL_HC,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500620 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400621 .udma_mask = ATA_UDMA6,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500622 .port_ops = &mv5_ops,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500623 },
Brett Russ20f733e2005-09-01 18:26:17 -0400624 { /* chip_604x */
Mark Lord91b1a842009-01-30 18:46:39 -0500625 .flags = MV_GEN_II_FLAGS,
Brett Russ31961942005-09-30 01:36:00 -0400626 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400627 .udma_mask = ATA_UDMA6,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500628 .port_ops = &mv6_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400629 },
630 { /* chip_608x */
Mark Lord91b1a842009-01-30 18:46:39 -0500631 .flags = MV_GEN_II_FLAGS | MV_FLAG_DUAL_HC,
Brett Russ31961942005-09-30 01:36:00 -0400632 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400633 .udma_mask = ATA_UDMA6,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500634 .port_ops = &mv6_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400635 },
Jeff Garzike4e7b892006-01-31 12:18:41 -0500636 { /* chip_6042 */
Mark Lord91b1a842009-01-30 18:46:39 -0500637 .flags = MV_GEN_IIE_FLAGS,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500638 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400639 .udma_mask = ATA_UDMA6,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500640 .port_ops = &mv_iie_ops,
641 },
642 { /* chip_7042 */
Mark Lord91b1a842009-01-30 18:46:39 -0500643 .flags = MV_GEN_IIE_FLAGS,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500644 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400645 .udma_mask = ATA_UDMA6,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500646 .port_ops = &mv_iie_ops,
647 },
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500648 { /* chip_soc */
Mark Lord91b1a842009-01-30 18:46:39 -0500649 .flags = MV_GEN_IIE_FLAGS,
Mark Lord17c5aab2008-04-16 14:56:51 -0400650 .pio_mask = 0x1f, /* pio0-4 */
651 .udma_mask = ATA_UDMA6,
652 .port_ops = &mv_iie_ops,
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500653 },
Brett Russ20f733e2005-09-01 18:26:17 -0400654};
655
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500656static const struct pci_device_id mv_pci_tbl[] = {
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400657 { PCI_VDEVICE(MARVELL, 0x5040), chip_504x },
658 { PCI_VDEVICE(MARVELL, 0x5041), chip_504x },
659 { PCI_VDEVICE(MARVELL, 0x5080), chip_5080 },
660 { PCI_VDEVICE(MARVELL, 0x5081), chip_508x },
Mark Lord46c57842008-09-04 18:21:07 -0400661 /* RocketRAID 1720/174x have different identifiers */
662 { PCI_VDEVICE(TTI, 0x1720), chip_6042 },
Mark Lord44622542009-01-27 16:33:13 -0500663 { PCI_VDEVICE(TTI, 0x1740), chip_6042 },
664 { PCI_VDEVICE(TTI, 0x1742), chip_6042 },
Brett Russ20f733e2005-09-01 18:26:17 -0400665
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400666 { PCI_VDEVICE(MARVELL, 0x6040), chip_604x },
667 { PCI_VDEVICE(MARVELL, 0x6041), chip_604x },
668 { PCI_VDEVICE(MARVELL, 0x6042), chip_6042 },
669 { PCI_VDEVICE(MARVELL, 0x6080), chip_608x },
670 { PCI_VDEVICE(MARVELL, 0x6081), chip_608x },
Jeff Garzik29179532005-11-11 08:08:03 -0500671
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400672 { PCI_VDEVICE(ADAPTEC2, 0x0241), chip_604x },
673
Florian Attenbergerd9f9c6b2007-07-02 17:09:29 +0200674 /* Adaptec 1430SA */
675 { PCI_VDEVICE(ADAPTEC2, 0x0243), chip_7042 },
676
Mark Lord02a121d2007-12-01 13:07:22 -0500677 /* Marvell 7042 support */
Morrison, Tom6a3d5862007-03-06 02:38:10 -0800678 { PCI_VDEVICE(MARVELL, 0x7042), chip_7042 },
679
Mark Lord02a121d2007-12-01 13:07:22 -0500680 /* Highpoint RocketRAID PCIe series */
681 { PCI_VDEVICE(TTI, 0x2300), chip_7042 },
682 { PCI_VDEVICE(TTI, 0x2310), chip_7042 },
683
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400684 { } /* terminate list */
Brett Russ20f733e2005-09-01 18:26:17 -0400685};
686
Jeff Garzik47c2b672005-11-12 21:13:17 -0500687static const struct mv_hw_ops mv5xxx_ops = {
688 .phy_errata = mv5_phy_errata,
689 .enable_leds = mv5_enable_leds,
690 .read_preamp = mv5_read_preamp,
691 .reset_hc = mv5_reset_hc,
Jeff Garzik522479f2005-11-12 22:14:02 -0500692 .reset_flash = mv5_reset_flash,
693 .reset_bus = mv5_reset_bus,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500694};
695
696static const struct mv_hw_ops mv6xxx_ops = {
697 .phy_errata = mv6_phy_errata,
698 .enable_leds = mv6_enable_leds,
699 .read_preamp = mv6_read_preamp,
700 .reset_hc = mv6_reset_hc,
Jeff Garzik522479f2005-11-12 22:14:02 -0500701 .reset_flash = mv6_reset_flash,
702 .reset_bus = mv_reset_pci_bus,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500703};
704
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500705static const struct mv_hw_ops mv_soc_ops = {
706 .phy_errata = mv6_phy_errata,
707 .enable_leds = mv_soc_enable_leds,
708 .read_preamp = mv_soc_read_preamp,
709 .reset_hc = mv_soc_reset_hc,
710 .reset_flash = mv_soc_reset_flash,
711 .reset_bus = mv_soc_reset_bus,
712};
713
Brett Russ20f733e2005-09-01 18:26:17 -0400714/*
715 * Functions
716 */
717
718static inline void writelfl(unsigned long data, void __iomem *addr)
719{
720 writel(data, addr);
721 (void) readl(addr); /* flush to avoid PCI posted write */
722}
723
Jeff Garzikc9d39132005-11-13 17:47:51 -0500724static inline unsigned int mv_hc_from_port(unsigned int port)
725{
726 return port >> MV_PORT_HC_SHIFT;
727}
728
729static inline unsigned int mv_hardport_from_port(unsigned int port)
730{
731 return port & MV_PORT_MASK;
732}
733
Mark Lord1cfd19a2008-04-19 15:05:50 -0400734/*
735 * Consolidate some rather tricky bit shift calculations.
736 * This is hot-path stuff, so not a function.
737 * Simple code, with two return values, so macro rather than inline.
738 *
739 * port is the sole input, in range 0..7.
Mark Lord7368f912008-04-25 11:24:24 -0400740 * shift is one output, for use with main_irq_cause / main_irq_mask registers.
741 * hardport is the other output, in range 0..3.
Mark Lord1cfd19a2008-04-19 15:05:50 -0400742 *
743 * Note that port and hardport may be the same variable in some cases.
744 */
745#define MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport) \
746{ \
747 shift = mv_hc_from_port(port) * HC_SHIFT; \
748 hardport = mv_hardport_from_port(port); \
749 shift += hardport * 2; \
750}
751
Mark Lord352fab72008-04-19 14:43:42 -0400752static inline void __iomem *mv_hc_base(void __iomem *base, unsigned int hc)
753{
754 return (base + MV_SATAHC0_REG_BASE + (hc * MV_SATAHC_REG_SZ));
755}
756
Jeff Garzikc9d39132005-11-13 17:47:51 -0500757static inline void __iomem *mv_hc_base_from_port(void __iomem *base,
758 unsigned int port)
759{
760 return mv_hc_base(base, mv_hc_from_port(port));
761}
762
Brett Russ20f733e2005-09-01 18:26:17 -0400763static inline void __iomem *mv_port_base(void __iomem *base, unsigned int port)
764{
Jeff Garzikc9d39132005-11-13 17:47:51 -0500765 return mv_hc_base_from_port(base, port) +
Jeff Garzik8b260242005-11-12 12:32:50 -0500766 MV_SATAHC_ARBTR_REG_SZ +
Jeff Garzikc9d39132005-11-13 17:47:51 -0500767 (mv_hardport_from_port(port) * MV_PORT_REG_SZ);
Brett Russ20f733e2005-09-01 18:26:17 -0400768}
769
Mark Lorde12bef52008-03-31 19:33:56 -0400770static void __iomem *mv5_phy_base(void __iomem *mmio, unsigned int port)
771{
772 void __iomem *hc_mmio = mv_hc_base_from_port(mmio, port);
773 unsigned long ofs = (mv_hardport_from_port(port) + 1) * 0x100UL;
774
775 return hc_mmio + ofs;
776}
777
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500778static inline void __iomem *mv_host_base(struct ata_host *host)
779{
780 struct mv_host_priv *hpriv = host->private_data;
781 return hpriv->base;
782}
783
Brett Russ20f733e2005-09-01 18:26:17 -0400784static inline void __iomem *mv_ap_base(struct ata_port *ap)
785{
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500786 return mv_port_base(mv_host_base(ap->host), ap->port_no);
Brett Russ20f733e2005-09-01 18:26:17 -0400787}
788
Jeff Garzikcca39742006-08-24 03:19:22 -0400789static inline int mv_get_hc_count(unsigned long port_flags)
Brett Russ20f733e2005-09-01 18:26:17 -0400790{
Jeff Garzikcca39742006-08-24 03:19:22 -0400791 return ((port_flags & MV_FLAG_DUAL_HC) ? 2 : 1);
Brett Russ20f733e2005-09-01 18:26:17 -0400792}
793
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400794static void mv_set_edma_ptrs(void __iomem *port_mmio,
795 struct mv_host_priv *hpriv,
796 struct mv_port_priv *pp)
797{
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400798 u32 index;
799
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400800 /*
801 * initialize request queue
802 */
Mark Lordfcfb1f72008-04-19 15:06:40 -0400803 pp->req_idx &= MV_MAX_Q_DEPTH_MASK; /* paranoia */
804 index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400805
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400806 WARN_ON(pp->crqb_dma & 0x3ff);
807 writel((pp->crqb_dma >> 16) >> 16, port_mmio + EDMA_REQ_Q_BASE_HI_OFS);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400808 writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | index,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400809 port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
Mark Lord5cf73bf2008-05-27 17:58:56 -0400810 writelfl(index, port_mmio + EDMA_REQ_Q_OUT_PTR_OFS);
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400811
812 /*
813 * initialize response queue
814 */
Mark Lordfcfb1f72008-04-19 15:06:40 -0400815 pp->resp_idx &= MV_MAX_Q_DEPTH_MASK; /* paranoia */
816 index = pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400817
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400818 WARN_ON(pp->crpb_dma & 0xff);
819 writel((pp->crpb_dma >> 16) >> 16, port_mmio + EDMA_RSP_Q_BASE_HI_OFS);
Mark Lord5cf73bf2008-05-27 17:58:56 -0400820 writelfl(index, port_mmio + EDMA_RSP_Q_IN_PTR_OFS);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400821 writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | index,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400822 port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400823}
824
Mark Lordc4de5732008-05-17 13:35:21 -0400825static void mv_set_main_irq_mask(struct ata_host *host,
826 u32 disable_bits, u32 enable_bits)
827{
828 struct mv_host_priv *hpriv = host->private_data;
829 u32 old_mask, new_mask;
830
Mark Lord96e2c4872008-05-17 13:38:00 -0400831 old_mask = hpriv->main_irq_mask;
Mark Lordc4de5732008-05-17 13:35:21 -0400832 new_mask = (old_mask & ~disable_bits) | enable_bits;
Mark Lord96e2c4872008-05-17 13:38:00 -0400833 if (new_mask != old_mask) {
834 hpriv->main_irq_mask = new_mask;
Mark Lordc4de5732008-05-17 13:35:21 -0400835 writelfl(new_mask, hpriv->main_irq_mask_addr);
Mark Lord96e2c4872008-05-17 13:38:00 -0400836 }
Mark Lordc4de5732008-05-17 13:35:21 -0400837}
838
839static void mv_enable_port_irqs(struct ata_port *ap,
840 unsigned int port_bits)
841{
842 unsigned int shift, hardport, port = ap->port_no;
843 u32 disable_bits, enable_bits;
844
845 MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport);
846
847 disable_bits = (DONE_IRQ | ERR_IRQ) << shift;
848 enable_bits = port_bits << shift;
849 mv_set_main_irq_mask(ap->host, disable_bits, enable_bits);
850}
851
Mark Lord00b81232009-01-30 18:47:51 -0500852static void mv_clear_and_enable_port_irqs(struct ata_port *ap,
853 void __iomem *port_mmio,
854 unsigned int port_irqs)
855{
856 struct mv_host_priv *hpriv = ap->host->private_data;
857 int hardport = mv_hardport_from_port(ap->port_no);
858 void __iomem *hc_mmio = mv_hc_base_from_port(
859 mv_host_base(ap->host), ap->port_no);
860 u32 hc_irq_cause;
861
862 /* clear EDMA event indicators, if any */
863 writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
864
865 /* clear pending irq events */
866 hc_irq_cause = ~((DEV_IRQ | DMA_IRQ) << hardport);
867 writelfl(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS);
868
869 /* clear FIS IRQ Cause */
870 if (IS_GEN_IIE(hpriv))
871 writelfl(0, port_mmio + SATA_FIS_IRQ_CAUSE_OFS);
872
873 mv_enable_port_irqs(ap, port_irqs);
874}
875
Brett Russ05b308e2005-10-05 17:08:53 -0400876/**
Mark Lord00b81232009-01-30 18:47:51 -0500877 * mv_start_edma - Enable eDMA engine
Brett Russ05b308e2005-10-05 17:08:53 -0400878 * @base: port base address
879 * @pp: port private data
880 *
Tejun Heobeec7db2006-02-11 19:11:13 +0900881 * Verify the local cache of the eDMA state is accurate with a
882 * WARN_ON.
Brett Russ05b308e2005-10-05 17:08:53 -0400883 *
884 * LOCKING:
885 * Inherited from caller.
886 */
Mark Lord00b81232009-01-30 18:47:51 -0500887static void mv_start_edma(struct ata_port *ap, void __iomem *port_mmio,
Mark Lord72109162008-01-26 18:31:33 -0500888 struct mv_port_priv *pp, u8 protocol)
Brett Russ31961942005-09-30 01:36:00 -0400889{
Mark Lord72109162008-01-26 18:31:33 -0500890 int want_ncq = (protocol == ATA_PROT_NCQ);
891
892 if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
893 int using_ncq = ((pp->pp_flags & MV_PP_FLAG_NCQ_EN) != 0);
894 if (want_ncq != using_ncq)
Mark Lordb5624682008-03-31 19:34:40 -0400895 mv_stop_edma(ap);
Mark Lord72109162008-01-26 18:31:33 -0500896 }
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400897 if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) {
Mark Lord0c589122008-01-26 18:31:16 -0500898 struct mv_host_priv *hpriv = ap->host->private_data;
Mark Lord0c589122008-01-26 18:31:16 -0500899
Mark Lord00b81232009-01-30 18:47:51 -0500900 mv_edma_cfg(ap, want_ncq, 1);
Mark Lord0c589122008-01-26 18:31:16 -0500901
Mark Lordf630d562008-01-26 18:31:00 -0500902 mv_set_edma_ptrs(port_mmio, hpriv, pp);
Mark Lord00b81232009-01-30 18:47:51 -0500903 mv_clear_and_enable_port_irqs(ap, port_mmio, DONE_IRQ|ERR_IRQ);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400904
Mark Lordf630d562008-01-26 18:31:00 -0500905 writelfl(EDMA_EN, port_mmio + EDMA_CMD_OFS);
Brett Russafb0edd2005-10-05 17:08:42 -0400906 pp->pp_flags |= MV_PP_FLAG_EDMA_EN;
907 }
Brett Russ31961942005-09-30 01:36:00 -0400908}
909
Mark Lord9b2c4e02008-05-02 02:09:14 -0400910static void mv_wait_for_edma_empty_idle(struct ata_port *ap)
911{
912 void __iomem *port_mmio = mv_ap_base(ap);
913 const u32 empty_idle = (EDMA_STATUS_CACHE_EMPTY | EDMA_STATUS_IDLE);
914 const int per_loop = 5, timeout = (15 * 1000 / per_loop);
915 int i;
916
917 /*
918 * Wait for the EDMA engine to finish transactions in progress.
Mark Lordc46938c2008-05-02 14:02:28 -0400919 * No idea what a good "timeout" value might be, but measurements
920 * indicate that it often requires hundreds of microseconds
921 * with two drives in-use. So we use the 15msec value above
922 * as a rough guess at what even more drives might require.
Mark Lord9b2c4e02008-05-02 02:09:14 -0400923 */
924 for (i = 0; i < timeout; ++i) {
925 u32 edma_stat = readl(port_mmio + EDMA_STATUS_OFS);
926 if ((edma_stat & empty_idle) == empty_idle)
927 break;
928 udelay(per_loop);
929 }
930 /* ata_port_printk(ap, KERN_INFO, "%s: %u+ usecs\n", __func__, i); */
931}
932
Brett Russ05b308e2005-10-05 17:08:53 -0400933/**
Mark Lorde12bef52008-03-31 19:33:56 -0400934 * mv_stop_edma_engine - Disable eDMA engine
Mark Lordb5624682008-03-31 19:34:40 -0400935 * @port_mmio: io base address
Brett Russ05b308e2005-10-05 17:08:53 -0400936 *
937 * LOCKING:
938 * Inherited from caller.
939 */
Mark Lordb5624682008-03-31 19:34:40 -0400940static int mv_stop_edma_engine(void __iomem *port_mmio)
Brett Russ31961942005-09-30 01:36:00 -0400941{
Mark Lordb5624682008-03-31 19:34:40 -0400942 int i;
Brett Russ31961942005-09-30 01:36:00 -0400943
Mark Lordb5624682008-03-31 19:34:40 -0400944 /* Disable eDMA. The disable bit auto clears. */
945 writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS);
Jeff Garzik8b260242005-11-12 12:32:50 -0500946
Mark Lordb5624682008-03-31 19:34:40 -0400947 /* Wait for the chip to confirm eDMA is off. */
948 for (i = 10000; i > 0; i--) {
949 u32 reg = readl(port_mmio + EDMA_CMD_OFS);
Jeff Garzik4537deb2007-07-12 14:30:19 -0400950 if (!(reg & EDMA_EN))
Mark Lordb5624682008-03-31 19:34:40 -0400951 return 0;
952 udelay(10);
Brett Russ31961942005-09-30 01:36:00 -0400953 }
Mark Lordb5624682008-03-31 19:34:40 -0400954 return -EIO;
Brett Russ31961942005-09-30 01:36:00 -0400955}
956
Mark Lorde12bef52008-03-31 19:33:56 -0400957static int mv_stop_edma(struct ata_port *ap)
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400958{
Mark Lordb5624682008-03-31 19:34:40 -0400959 void __iomem *port_mmio = mv_ap_base(ap);
960 struct mv_port_priv *pp = ap->private_data;
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400961
Mark Lordb5624682008-03-31 19:34:40 -0400962 if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN))
963 return 0;
964 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
Mark Lord9b2c4e02008-05-02 02:09:14 -0400965 mv_wait_for_edma_empty_idle(ap);
Mark Lordb5624682008-03-31 19:34:40 -0400966 if (mv_stop_edma_engine(port_mmio)) {
967 ata_port_printk(ap, KERN_ERR, "Unable to stop eDMA\n");
968 return -EIO;
969 }
970 return 0;
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400971}
972
Jeff Garzik8a70f8d2005-10-05 17:19:47 -0400973#ifdef ATA_DEBUG
Brett Russ31961942005-09-30 01:36:00 -0400974static void mv_dump_mem(void __iomem *start, unsigned bytes)
975{
Brett Russ31961942005-09-30 01:36:00 -0400976 int b, w;
977 for (b = 0; b < bytes; ) {
978 DPRINTK("%p: ", start + b);
979 for (w = 0; b < bytes && w < 4; w++) {
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400980 printk("%08x ", readl(start + b));
Brett Russ31961942005-09-30 01:36:00 -0400981 b += sizeof(u32);
982 }
983 printk("\n");
984 }
Brett Russ31961942005-09-30 01:36:00 -0400985}
Jeff Garzik8a70f8d2005-10-05 17:19:47 -0400986#endif
987
Brett Russ31961942005-09-30 01:36:00 -0400988static void mv_dump_pci_cfg(struct pci_dev *pdev, unsigned bytes)
989{
990#ifdef ATA_DEBUG
991 int b, w;
992 u32 dw;
993 for (b = 0; b < bytes; ) {
994 DPRINTK("%02x: ", b);
995 for (w = 0; b < bytes && w < 4; w++) {
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400996 (void) pci_read_config_dword(pdev, b, &dw);
997 printk("%08x ", dw);
Brett Russ31961942005-09-30 01:36:00 -0400998 b += sizeof(u32);
999 }
1000 printk("\n");
1001 }
1002#endif
1003}
1004static void mv_dump_all_regs(void __iomem *mmio_base, int port,
1005 struct pci_dev *pdev)
1006{
1007#ifdef ATA_DEBUG
Jeff Garzik8b260242005-11-12 12:32:50 -05001008 void __iomem *hc_base = mv_hc_base(mmio_base,
Brett Russ31961942005-09-30 01:36:00 -04001009 port >> MV_PORT_HC_SHIFT);
1010 void __iomem *port_base;
1011 int start_port, num_ports, p, start_hc, num_hcs, hc;
1012
1013 if (0 > port) {
1014 start_hc = start_port = 0;
1015 num_ports = 8; /* shld be benign for 4 port devs */
1016 num_hcs = 2;
1017 } else {
1018 start_hc = port >> MV_PORT_HC_SHIFT;
1019 start_port = port;
1020 num_ports = num_hcs = 1;
1021 }
Jeff Garzik8b260242005-11-12 12:32:50 -05001022 DPRINTK("All registers for port(s) %u-%u:\n", start_port,
Brett Russ31961942005-09-30 01:36:00 -04001023 num_ports > 1 ? num_ports - 1 : start_port);
1024
1025 if (NULL != pdev) {
1026 DPRINTK("PCI config space regs:\n");
1027 mv_dump_pci_cfg(pdev, 0x68);
1028 }
1029 DPRINTK("PCI regs:\n");
1030 mv_dump_mem(mmio_base+0xc00, 0x3c);
1031 mv_dump_mem(mmio_base+0xd00, 0x34);
1032 mv_dump_mem(mmio_base+0xf00, 0x4);
1033 mv_dump_mem(mmio_base+0x1d00, 0x6c);
1034 for (hc = start_hc; hc < start_hc + num_hcs; hc++) {
Dan Alonid220c372006-04-10 23:20:22 -07001035 hc_base = mv_hc_base(mmio_base, hc);
Brett Russ31961942005-09-30 01:36:00 -04001036 DPRINTK("HC regs (HC %i):\n", hc);
1037 mv_dump_mem(hc_base, 0x1c);
1038 }
1039 for (p = start_port; p < start_port + num_ports; p++) {
1040 port_base = mv_port_base(mmio_base, p);
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001041 DPRINTK("EDMA regs (port %i):\n", p);
Brett Russ31961942005-09-30 01:36:00 -04001042 mv_dump_mem(port_base, 0x54);
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001043 DPRINTK("SATA regs (port %i):\n", p);
Brett Russ31961942005-09-30 01:36:00 -04001044 mv_dump_mem(port_base+0x300, 0x60);
1045 }
1046#endif
1047}
1048
Brett Russ20f733e2005-09-01 18:26:17 -04001049static unsigned int mv_scr_offset(unsigned int sc_reg_in)
1050{
1051 unsigned int ofs;
1052
1053 switch (sc_reg_in) {
1054 case SCR_STATUS:
1055 case SCR_CONTROL:
1056 case SCR_ERROR:
1057 ofs = SATA_STATUS_OFS + (sc_reg_in * sizeof(u32));
1058 break;
1059 case SCR_ACTIVE:
1060 ofs = SATA_ACTIVE_OFS; /* active is not with the others */
1061 break;
1062 default:
1063 ofs = 0xffffffffU;
1064 break;
1065 }
1066 return ofs;
1067}
1068
Tejun Heo82ef04f2008-07-31 17:02:40 +09001069static int mv_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val)
Brett Russ20f733e2005-09-01 18:26:17 -04001070{
1071 unsigned int ofs = mv_scr_offset(sc_reg_in);
1072
Tejun Heoda3dbb12007-07-16 14:29:40 +09001073 if (ofs != 0xffffffffU) {
Tejun Heo82ef04f2008-07-31 17:02:40 +09001074 *val = readl(mv_ap_base(link->ap) + ofs);
Tejun Heoda3dbb12007-07-16 14:29:40 +09001075 return 0;
1076 } else
1077 return -EINVAL;
Brett Russ20f733e2005-09-01 18:26:17 -04001078}
1079
Tejun Heo82ef04f2008-07-31 17:02:40 +09001080static int mv_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val)
Brett Russ20f733e2005-09-01 18:26:17 -04001081{
1082 unsigned int ofs = mv_scr_offset(sc_reg_in);
1083
Tejun Heoda3dbb12007-07-16 14:29:40 +09001084 if (ofs != 0xffffffffU) {
Tejun Heo82ef04f2008-07-31 17:02:40 +09001085 writelfl(val, mv_ap_base(link->ap) + ofs);
Tejun Heoda3dbb12007-07-16 14:29:40 +09001086 return 0;
1087 } else
1088 return -EINVAL;
Brett Russ20f733e2005-09-01 18:26:17 -04001089}
1090
Mark Lordf2738272008-01-26 18:32:29 -05001091static void mv6_dev_config(struct ata_device *adev)
1092{
1093 /*
Mark Lorde49856d2008-04-16 14:59:07 -04001094 * Deal with Gen-II ("mv6") hardware quirks/restrictions:
1095 *
1096 * Gen-II does not support NCQ over a port multiplier
1097 * (no FIS-based switching).
Mark Lordf2738272008-01-26 18:32:29 -05001098 */
Mark Lorde49856d2008-04-16 14:59:07 -04001099 if (adev->flags & ATA_DFLAG_NCQ) {
Mark Lord352fab72008-04-19 14:43:42 -04001100 if (sata_pmp_attached(adev->link->ap)) {
Mark Lorde49856d2008-04-16 14:59:07 -04001101 adev->flags &= ~ATA_DFLAG_NCQ;
Mark Lord352fab72008-04-19 14:43:42 -04001102 ata_dev_printk(adev, KERN_INFO,
1103 "NCQ disabled for command-based switching\n");
Mark Lord352fab72008-04-19 14:43:42 -04001104 }
Mark Lorde49856d2008-04-16 14:59:07 -04001105 }
Mark Lordf2738272008-01-26 18:32:29 -05001106}
1107
Mark Lord3e4a1392008-05-02 02:10:02 -04001108static int mv_qc_defer(struct ata_queued_cmd *qc)
1109{
1110 struct ata_link *link = qc->dev->link;
1111 struct ata_port *ap = link->ap;
1112 struct mv_port_priv *pp = ap->private_data;
1113
1114 /*
Mark Lord29d187b2008-05-02 02:15:37 -04001115 * Don't allow new commands if we're in a delayed EH state
1116 * for NCQ and/or FIS-based switching.
1117 */
1118 if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH)
1119 return ATA_DEFER_PORT;
1120 /*
Mark Lord3e4a1392008-05-02 02:10:02 -04001121 * If the port is completely idle, then allow the new qc.
1122 */
1123 if (ap->nr_active_links == 0)
1124 return 0;
1125
Tejun Heo4bdee6c2008-08-13 20:24:16 +09001126 /*
1127 * The port is operating in host queuing mode (EDMA) with NCQ
1128 * enabled, allow multiple NCQ commands. EDMA also allows
1129 * queueing multiple DMA commands but libata core currently
1130 * doesn't allow it.
1131 */
1132 if ((pp->pp_flags & MV_PP_FLAG_EDMA_EN) &&
1133 (pp->pp_flags & MV_PP_FLAG_NCQ_EN) && ata_is_ncq(qc->tf.protocol))
1134 return 0;
1135
Mark Lord3e4a1392008-05-02 02:10:02 -04001136 return ATA_DEFER_PORT;
1137}
1138
Mark Lord00f42ea2008-05-02 02:11:45 -04001139static void mv_config_fbs(void __iomem *port_mmio, int want_ncq, int want_fbs)
Mark Lorde49856d2008-04-16 14:59:07 -04001140{
Mark Lord00f42ea2008-05-02 02:11:45 -04001141 u32 new_fiscfg, old_fiscfg;
1142 u32 new_ltmode, old_ltmode;
1143 u32 new_haltcond, old_haltcond;
1144
1145 old_fiscfg = readl(port_mmio + FISCFG_OFS);
1146 old_ltmode = readl(port_mmio + LTMODE_OFS);
1147 old_haltcond = readl(port_mmio + EDMA_HALTCOND_OFS);
1148
1149 new_fiscfg = old_fiscfg & ~(FISCFG_SINGLE_SYNC | FISCFG_WAIT_DEV_ERR);
1150 new_ltmode = old_ltmode & ~LTMODE_BIT8;
1151 new_haltcond = old_haltcond | EDMA_ERR_DEV;
1152
1153 if (want_fbs) {
1154 new_fiscfg = old_fiscfg | FISCFG_SINGLE_SYNC;
1155 new_ltmode = old_ltmode | LTMODE_BIT8;
Mark Lord4c299ca2008-05-02 02:16:20 -04001156 if (want_ncq)
1157 new_haltcond &= ~EDMA_ERR_DEV;
1158 else
1159 new_fiscfg |= FISCFG_WAIT_DEV_ERR;
Mark Lorde49856d2008-04-16 14:59:07 -04001160 }
Mark Lord00f42ea2008-05-02 02:11:45 -04001161
Mark Lord8e7decd2008-05-02 02:07:51 -04001162 if (new_fiscfg != old_fiscfg)
1163 writelfl(new_fiscfg, port_mmio + FISCFG_OFS);
Mark Lorde49856d2008-04-16 14:59:07 -04001164 if (new_ltmode != old_ltmode)
1165 writelfl(new_ltmode, port_mmio + LTMODE_OFS);
Mark Lord00f42ea2008-05-02 02:11:45 -04001166 if (new_haltcond != old_haltcond)
1167 writelfl(new_haltcond, port_mmio + EDMA_HALTCOND_OFS);
Mark Lord0c589122008-01-26 18:31:16 -05001168}
Jeff Garzike4e7b892006-01-31 12:18:41 -05001169
Mark Lorddd2890f2008-05-02 02:10:56 -04001170static void mv_60x1_errata_sata25(struct ata_port *ap, int want_ncq)
1171{
1172 struct mv_host_priv *hpriv = ap->host->private_data;
1173 u32 old, new;
1174
1175 /* workaround for 88SX60x1 FEr SATA#25 (part 1) */
1176 old = readl(hpriv->base + MV_GPIO_PORT_CTL_OFS);
1177 if (want_ncq)
1178 new = old | (1 << 22);
1179 else
1180 new = old & ~(1 << 22);
1181 if (new != old)
1182 writel(new, hpriv->base + MV_GPIO_PORT_CTL_OFS);
1183}
1184
Mark Lord00b81232009-01-30 18:47:51 -05001185static void mv_edma_cfg(struct ata_port *ap, int want_ncq, int want_edma)
Jeff Garzike4e7b892006-01-31 12:18:41 -05001186{
1187 u32 cfg;
Mark Lorde12bef52008-03-31 19:33:56 -04001188 struct mv_port_priv *pp = ap->private_data;
1189 struct mv_host_priv *hpriv = ap->host->private_data;
1190 void __iomem *port_mmio = mv_ap_base(ap);
Jeff Garzike4e7b892006-01-31 12:18:41 -05001191
1192 /* set up non-NCQ EDMA configuration */
1193 cfg = EDMA_CFG_Q_DEPTH; /* always 0x1f for *all* chips */
Mark Lord00b81232009-01-30 18:47:51 -05001194 pp->pp_flags &= ~(MV_PP_FLAG_FBS_EN | MV_PP_FLAG_NCQ_EN);
Jeff Garzike4e7b892006-01-31 12:18:41 -05001195
1196 if (IS_GEN_I(hpriv))
1197 cfg |= (1 << 8); /* enab config burst size mask */
1198
Mark Lorddd2890f2008-05-02 02:10:56 -04001199 else if (IS_GEN_II(hpriv)) {
Jeff Garzike4e7b892006-01-31 12:18:41 -05001200 cfg |= EDMA_CFG_RD_BRST_EXT | EDMA_CFG_WR_BUFF_LEN;
Mark Lorddd2890f2008-05-02 02:10:56 -04001201 mv_60x1_errata_sata25(ap, want_ncq);
Jeff Garzike4e7b892006-01-31 12:18:41 -05001202
Mark Lorddd2890f2008-05-02 02:10:56 -04001203 } else if (IS_GEN_IIE(hpriv)) {
Mark Lord00f42ea2008-05-02 02:11:45 -04001204 int want_fbs = sata_pmp_attached(ap);
1205 /*
1206 * Possible future enhancement:
1207 *
1208 * The chip can use FBS with non-NCQ, if we allow it,
1209 * But first we need to have the error handling in place
1210 * for this mode (datasheet section 7.3.15.4.2.3).
1211 * So disallow non-NCQ FBS for now.
1212 */
1213 want_fbs &= want_ncq;
1214
1215 mv_config_fbs(port_mmio, want_ncq, want_fbs);
1216
1217 if (want_fbs) {
1218 pp->pp_flags |= MV_PP_FLAG_FBS_EN;
1219 cfg |= EDMA_CFG_EDMA_FBS; /* FIS-based switching */
1220 }
1221
Jeff Garzike728eab2007-02-25 02:53:41 -05001222 cfg |= (1 << 23); /* do not mask PM field in rx'd FIS */
Mark Lord00b81232009-01-30 18:47:51 -05001223 if (want_edma) {
1224 cfg |= (1 << 22); /* enab 4-entry host queue cache */
1225 if (!IS_SOC(hpriv))
1226 cfg |= (1 << 18); /* enab early completion */
1227 }
Mark Lord616d4a92008-05-02 02:08:32 -04001228 if (hpriv->hp_flags & MV_HP_CUT_THROUGH)
1229 cfg |= (1 << 17); /* enab cut-thru (dis stor&forwrd) */
Jeff Garzike4e7b892006-01-31 12:18:41 -05001230 }
1231
Mark Lord72109162008-01-26 18:31:33 -05001232 if (want_ncq) {
1233 cfg |= EDMA_CFG_NCQ;
1234 pp->pp_flags |= MV_PP_FLAG_NCQ_EN;
Mark Lord00b81232009-01-30 18:47:51 -05001235 }
Mark Lord72109162008-01-26 18:31:33 -05001236
Jeff Garzike4e7b892006-01-31 12:18:41 -05001237 writelfl(cfg, port_mmio + EDMA_CFG_OFS);
1238}
1239
Mark Lordda2fa9b2008-01-26 18:32:45 -05001240static void mv_port_free_dma_mem(struct ata_port *ap)
1241{
1242 struct mv_host_priv *hpriv = ap->host->private_data;
1243 struct mv_port_priv *pp = ap->private_data;
Mark Lordeb73d552008-01-29 13:24:00 -05001244 int tag;
Mark Lordda2fa9b2008-01-26 18:32:45 -05001245
1246 if (pp->crqb) {
1247 dma_pool_free(hpriv->crqb_pool, pp->crqb, pp->crqb_dma);
1248 pp->crqb = NULL;
1249 }
1250 if (pp->crpb) {
1251 dma_pool_free(hpriv->crpb_pool, pp->crpb, pp->crpb_dma);
1252 pp->crpb = NULL;
1253 }
Mark Lordeb73d552008-01-29 13:24:00 -05001254 /*
1255 * For GEN_I, there's no NCQ, so we have only a single sg_tbl.
1256 * For later hardware, we have one unique sg_tbl per NCQ tag.
1257 */
1258 for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
1259 if (pp->sg_tbl[tag]) {
1260 if (tag == 0 || !IS_GEN_I(hpriv))
1261 dma_pool_free(hpriv->sg_tbl_pool,
1262 pp->sg_tbl[tag],
1263 pp->sg_tbl_dma[tag]);
1264 pp->sg_tbl[tag] = NULL;
1265 }
Mark Lordda2fa9b2008-01-26 18:32:45 -05001266 }
1267}
1268
Brett Russ05b308e2005-10-05 17:08:53 -04001269/**
1270 * mv_port_start - Port specific init/start routine.
1271 * @ap: ATA channel to manipulate
1272 *
1273 * Allocate and point to DMA memory, init port private memory,
1274 * zero indices.
1275 *
1276 * LOCKING:
1277 * Inherited from caller.
1278 */
Brett Russ31961942005-09-30 01:36:00 -04001279static int mv_port_start(struct ata_port *ap)
1280{
Jeff Garzikcca39742006-08-24 03:19:22 -04001281 struct device *dev = ap->host->dev;
1282 struct mv_host_priv *hpriv = ap->host->private_data;
Brett Russ31961942005-09-30 01:36:00 -04001283 struct mv_port_priv *pp;
James Bottomleydde20202008-02-19 11:36:56 +01001284 int tag;
Brett Russ31961942005-09-30 01:36:00 -04001285
Tejun Heo24dc5f32007-01-20 16:00:28 +09001286 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
Jeff Garzik6037d6b2005-11-04 22:08:00 -05001287 if (!pp)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001288 return -ENOMEM;
Mark Lordda2fa9b2008-01-26 18:32:45 -05001289 ap->private_data = pp;
Brett Russ31961942005-09-30 01:36:00 -04001290
Mark Lordda2fa9b2008-01-26 18:32:45 -05001291 pp->crqb = dma_pool_alloc(hpriv->crqb_pool, GFP_KERNEL, &pp->crqb_dma);
1292 if (!pp->crqb)
1293 return -ENOMEM;
1294 memset(pp->crqb, 0, MV_CRQB_Q_SZ);
Brett Russ31961942005-09-30 01:36:00 -04001295
Mark Lordda2fa9b2008-01-26 18:32:45 -05001296 pp->crpb = dma_pool_alloc(hpriv->crpb_pool, GFP_KERNEL, &pp->crpb_dma);
1297 if (!pp->crpb)
1298 goto out_port_free_dma_mem;
1299 memset(pp->crpb, 0, MV_CRPB_Q_SZ);
Brett Russ31961942005-09-30 01:36:00 -04001300
Mark Lord3bd0a702008-06-18 12:11:16 -04001301 /* 6041/6081 Rev. "C0" (and newer) are okay with async notify */
1302 if (hpriv->hp_flags & MV_HP_ERRATA_60X1C0)
1303 ap->flags |= ATA_FLAG_AN;
Mark Lordeb73d552008-01-29 13:24:00 -05001304 /*
1305 * For GEN_I, there's no NCQ, so we only allocate a single sg_tbl.
1306 * For later hardware, we need one unique sg_tbl per NCQ tag.
1307 */
1308 for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
1309 if (tag == 0 || !IS_GEN_I(hpriv)) {
1310 pp->sg_tbl[tag] = dma_pool_alloc(hpriv->sg_tbl_pool,
1311 GFP_KERNEL, &pp->sg_tbl_dma[tag]);
1312 if (!pp->sg_tbl[tag])
1313 goto out_port_free_dma_mem;
1314 } else {
1315 pp->sg_tbl[tag] = pp->sg_tbl[0];
1316 pp->sg_tbl_dma[tag] = pp->sg_tbl_dma[0];
1317 }
1318 }
Brett Russ31961942005-09-30 01:36:00 -04001319 return 0;
Mark Lordda2fa9b2008-01-26 18:32:45 -05001320
1321out_port_free_dma_mem:
1322 mv_port_free_dma_mem(ap);
1323 return -ENOMEM;
Brett Russ31961942005-09-30 01:36:00 -04001324}
1325
Brett Russ05b308e2005-10-05 17:08:53 -04001326/**
1327 * mv_port_stop - Port specific cleanup/stop routine.
1328 * @ap: ATA channel to manipulate
1329 *
1330 * Stop DMA, cleanup port memory.
1331 *
1332 * LOCKING:
Jeff Garzikcca39742006-08-24 03:19:22 -04001333 * This routine uses the host lock to protect the DMA stop.
Brett Russ05b308e2005-10-05 17:08:53 -04001334 */
Brett Russ31961942005-09-30 01:36:00 -04001335static void mv_port_stop(struct ata_port *ap)
1336{
Mark Lorde12bef52008-03-31 19:33:56 -04001337 mv_stop_edma(ap);
Mark Lord88e675e2008-05-17 13:36:30 -04001338 mv_enable_port_irqs(ap, 0);
Mark Lordda2fa9b2008-01-26 18:32:45 -05001339 mv_port_free_dma_mem(ap);
Brett Russ31961942005-09-30 01:36:00 -04001340}
1341
Brett Russ05b308e2005-10-05 17:08:53 -04001342/**
1343 * mv_fill_sg - Fill out the Marvell ePRD (scatter gather) entries
1344 * @qc: queued command whose SG list to source from
1345 *
1346 * Populate the SG list and mark the last entry.
1347 *
1348 * LOCKING:
1349 * Inherited from caller.
1350 */
Jeff Garzik6c087722007-10-12 00:16:23 -04001351static void mv_fill_sg(struct ata_queued_cmd *qc)
Brett Russ31961942005-09-30 01:36:00 -04001352{
1353 struct mv_port_priv *pp = qc->ap->private_data;
Jeff Garzik972c26b2005-10-18 22:14:54 -04001354 struct scatterlist *sg;
Jeff Garzik3be6cbd2007-10-18 16:21:18 -04001355 struct mv_sg *mv_sg, *last_sg = NULL;
Tejun Heoff2aeb12007-12-05 16:43:11 +09001356 unsigned int si;
Brett Russ31961942005-09-30 01:36:00 -04001357
Mark Lordeb73d552008-01-29 13:24:00 -05001358 mv_sg = pp->sg_tbl[qc->tag];
Tejun Heoff2aeb12007-12-05 16:43:11 +09001359 for_each_sg(qc->sg, sg, qc->n_elem, si) {
Jeff Garzikd88184f2007-02-26 01:26:06 -05001360 dma_addr_t addr = sg_dma_address(sg);
1361 u32 sg_len = sg_dma_len(sg);
Brett Russ31961942005-09-30 01:36:00 -04001362
Olof Johansson4007b492007-10-02 20:45:27 -05001363 while (sg_len) {
1364 u32 offset = addr & 0xffff;
1365 u32 len = sg_len;
Brett Russ31961942005-09-30 01:36:00 -04001366
Mark Lord32cd11a2009-02-01 16:50:32 -05001367 if (offset + len > 0x10000)
Olof Johansson4007b492007-10-02 20:45:27 -05001368 len = 0x10000 - offset;
Jeff Garzik972c26b2005-10-18 22:14:54 -04001369
Olof Johansson4007b492007-10-02 20:45:27 -05001370 mv_sg->addr = cpu_to_le32(addr & 0xffffffff);
1371 mv_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
Jeff Garzik6c087722007-10-12 00:16:23 -04001372 mv_sg->flags_size = cpu_to_le32(len & 0xffff);
Mark Lord32cd11a2009-02-01 16:50:32 -05001373 mv_sg->reserved = 0;
Olof Johansson4007b492007-10-02 20:45:27 -05001374
1375 sg_len -= len;
1376 addr += len;
1377
Jeff Garzik3be6cbd2007-10-18 16:21:18 -04001378 last_sg = mv_sg;
Olof Johansson4007b492007-10-02 20:45:27 -05001379 mv_sg++;
Olof Johansson4007b492007-10-02 20:45:27 -05001380 }
Brett Russ31961942005-09-30 01:36:00 -04001381 }
Jeff Garzik3be6cbd2007-10-18 16:21:18 -04001382
1383 if (likely(last_sg))
1384 last_sg->flags_size |= cpu_to_le32(EPRD_FLAG_END_OF_TBL);
Mark Lord32cd11a2009-02-01 16:50:32 -05001385 mb(); /* ensure data structure is visible to the chipset */
Brett Russ31961942005-09-30 01:36:00 -04001386}
1387
Jeff Garzik5796d1c2007-10-26 00:03:37 -04001388static void mv_crqb_pack_cmd(__le16 *cmdw, u8 data, u8 addr, unsigned last)
Brett Russ31961942005-09-30 01:36:00 -04001389{
Mark Lord559eeda2006-05-19 16:40:15 -04001390 u16 tmp = data | (addr << CRQB_CMD_ADDR_SHIFT) | CRQB_CMD_CS |
Brett Russ31961942005-09-30 01:36:00 -04001391 (last ? CRQB_CMD_LAST : 0);
Mark Lord559eeda2006-05-19 16:40:15 -04001392 *cmdw = cpu_to_le16(tmp);
Brett Russ31961942005-09-30 01:36:00 -04001393}
1394
Brett Russ05b308e2005-10-05 17:08:53 -04001395/**
1396 * mv_qc_prep - Host specific command preparation.
1397 * @qc: queued command to prepare
1398 *
1399 * This routine simply redirects to the general purpose routine
1400 * if command is not DMA. Else, it handles prep of the CRQB
1401 * (command request block), does some sanity checking, and calls
1402 * the SG load routine.
1403 *
1404 * LOCKING:
1405 * Inherited from caller.
1406 */
Brett Russ31961942005-09-30 01:36:00 -04001407static void mv_qc_prep(struct ata_queued_cmd *qc)
1408{
1409 struct ata_port *ap = qc->ap;
1410 struct mv_port_priv *pp = ap->private_data;
Mark Lorde1469872006-05-22 19:02:03 -04001411 __le16 *cw;
Brett Russ31961942005-09-30 01:36:00 -04001412 struct ata_taskfile *tf;
1413 u16 flags = 0;
Mark Lorda6432432006-05-19 16:36:36 -04001414 unsigned in_index;
Brett Russ31961942005-09-30 01:36:00 -04001415
Mark Lord138bfdd2008-01-26 18:33:18 -05001416 if ((qc->tf.protocol != ATA_PROT_DMA) &&
1417 (qc->tf.protocol != ATA_PROT_NCQ))
Brett Russ31961942005-09-30 01:36:00 -04001418 return;
Brett Russ20f733e2005-09-01 18:26:17 -04001419
Brett Russ31961942005-09-30 01:36:00 -04001420 /* Fill in command request block
1421 */
Jeff Garzike4e7b892006-01-31 12:18:41 -05001422 if (!(qc->tf.flags & ATA_TFLAG_WRITE))
Brett Russ31961942005-09-30 01:36:00 -04001423 flags |= CRQB_FLAG_READ;
Tejun Heobeec7db2006-02-11 19:11:13 +09001424 WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
Brett Russ31961942005-09-30 01:36:00 -04001425 flags |= qc->tag << CRQB_TAG_SHIFT;
Mark Lorde49856d2008-04-16 14:59:07 -04001426 flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT;
Brett Russ31961942005-09-30 01:36:00 -04001427
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001428 /* get current queue index from software */
Mark Lordfcfb1f72008-04-19 15:06:40 -04001429 in_index = pp->req_idx;
Brett Russ31961942005-09-30 01:36:00 -04001430
Mark Lorda6432432006-05-19 16:36:36 -04001431 pp->crqb[in_index].sg_addr =
Mark Lordeb73d552008-01-29 13:24:00 -05001432 cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff);
Mark Lorda6432432006-05-19 16:36:36 -04001433 pp->crqb[in_index].sg_addr_hi =
Mark Lordeb73d552008-01-29 13:24:00 -05001434 cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16);
Mark Lorda6432432006-05-19 16:36:36 -04001435 pp->crqb[in_index].ctrl_flags = cpu_to_le16(flags);
1436
1437 cw = &pp->crqb[in_index].ata_cmd[0];
Brett Russ31961942005-09-30 01:36:00 -04001438 tf = &qc->tf;
1439
1440 /* Sadly, the CRQB cannot accomodate all registers--there are
1441 * only 11 bytes...so we must pick and choose required
1442 * registers based on the command. So, we drop feature and
1443 * hob_feature for [RW] DMA commands, but they are needed for
Mark Lordcd12e1f2009-01-19 18:06:28 -05001444 * NCQ. NCQ will drop hob_nsect, which is not needed there
1445 * (nsect is used only for the tag; feat/hob_feat hold true nsect).
Brett Russ31961942005-09-30 01:36:00 -04001446 */
1447 switch (tf->command) {
1448 case ATA_CMD_READ:
1449 case ATA_CMD_READ_EXT:
1450 case ATA_CMD_WRITE:
1451 case ATA_CMD_WRITE_EXT:
Jens Axboec15d85c2006-02-15 15:59:25 +01001452 case ATA_CMD_WRITE_FUA_EXT:
Brett Russ31961942005-09-30 01:36:00 -04001453 mv_crqb_pack_cmd(cw++, tf->hob_nsect, ATA_REG_NSECT, 0);
1454 break;
Brett Russ31961942005-09-30 01:36:00 -04001455 case ATA_CMD_FPDMA_READ:
1456 case ATA_CMD_FPDMA_WRITE:
Jeff Garzik8b260242005-11-12 12:32:50 -05001457 mv_crqb_pack_cmd(cw++, tf->hob_feature, ATA_REG_FEATURE, 0);
Brett Russ31961942005-09-30 01:36:00 -04001458 mv_crqb_pack_cmd(cw++, tf->feature, ATA_REG_FEATURE, 0);
1459 break;
Brett Russ31961942005-09-30 01:36:00 -04001460 default:
1461 /* The only other commands EDMA supports in non-queued and
1462 * non-NCQ mode are: [RW] STREAM DMA and W DMA FUA EXT, none
1463 * of which are defined/used by Linux. If we get here, this
1464 * driver needs work.
1465 *
1466 * FIXME: modify libata to give qc_prep a return value and
1467 * return error here.
1468 */
1469 BUG_ON(tf->command);
1470 break;
1471 }
1472 mv_crqb_pack_cmd(cw++, tf->nsect, ATA_REG_NSECT, 0);
1473 mv_crqb_pack_cmd(cw++, tf->hob_lbal, ATA_REG_LBAL, 0);
1474 mv_crqb_pack_cmd(cw++, tf->lbal, ATA_REG_LBAL, 0);
1475 mv_crqb_pack_cmd(cw++, tf->hob_lbam, ATA_REG_LBAM, 0);
1476 mv_crqb_pack_cmd(cw++, tf->lbam, ATA_REG_LBAM, 0);
1477 mv_crqb_pack_cmd(cw++, tf->hob_lbah, ATA_REG_LBAH, 0);
1478 mv_crqb_pack_cmd(cw++, tf->lbah, ATA_REG_LBAH, 0);
1479 mv_crqb_pack_cmd(cw++, tf->device, ATA_REG_DEVICE, 0);
1480 mv_crqb_pack_cmd(cw++, tf->command, ATA_REG_CMD, 1); /* last */
1481
Jeff Garzike4e7b892006-01-31 12:18:41 -05001482 if (!(qc->flags & ATA_QCFLAG_DMAMAP))
Brett Russ31961942005-09-30 01:36:00 -04001483 return;
Jeff Garzike4e7b892006-01-31 12:18:41 -05001484 mv_fill_sg(qc);
1485}
1486
1487/**
1488 * mv_qc_prep_iie - Host specific command preparation.
1489 * @qc: queued command to prepare
1490 *
1491 * This routine simply redirects to the general purpose routine
1492 * if command is not DMA. Else, it handles prep of the CRQB
1493 * (command request block), does some sanity checking, and calls
1494 * the SG load routine.
1495 *
1496 * LOCKING:
1497 * Inherited from caller.
1498 */
1499static void mv_qc_prep_iie(struct ata_queued_cmd *qc)
1500{
1501 struct ata_port *ap = qc->ap;
1502 struct mv_port_priv *pp = ap->private_data;
1503 struct mv_crqb_iie *crqb;
1504 struct ata_taskfile *tf;
Mark Lorda6432432006-05-19 16:36:36 -04001505 unsigned in_index;
Jeff Garzike4e7b892006-01-31 12:18:41 -05001506 u32 flags = 0;
1507
Mark Lord138bfdd2008-01-26 18:33:18 -05001508 if ((qc->tf.protocol != ATA_PROT_DMA) &&
1509 (qc->tf.protocol != ATA_PROT_NCQ))
Jeff Garzike4e7b892006-01-31 12:18:41 -05001510 return;
1511
Mark Lorde12bef52008-03-31 19:33:56 -04001512 /* Fill in Gen IIE command request block */
Jeff Garzike4e7b892006-01-31 12:18:41 -05001513 if (!(qc->tf.flags & ATA_TFLAG_WRITE))
1514 flags |= CRQB_FLAG_READ;
1515
Tejun Heobeec7db2006-02-11 19:11:13 +09001516 WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
Jeff Garzike4e7b892006-01-31 12:18:41 -05001517 flags |= qc->tag << CRQB_TAG_SHIFT;
Mark Lord8c0aeb42008-01-26 18:31:48 -05001518 flags |= qc->tag << CRQB_HOSTQ_SHIFT;
Mark Lorde49856d2008-04-16 14:59:07 -04001519 flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT;
Jeff Garzike4e7b892006-01-31 12:18:41 -05001520
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001521 /* get current queue index from software */
Mark Lordfcfb1f72008-04-19 15:06:40 -04001522 in_index = pp->req_idx;
Mark Lorda6432432006-05-19 16:36:36 -04001523
1524 crqb = (struct mv_crqb_iie *) &pp->crqb[in_index];
Mark Lordeb73d552008-01-29 13:24:00 -05001525 crqb->addr = cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff);
1526 crqb->addr_hi = cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16);
Jeff Garzike4e7b892006-01-31 12:18:41 -05001527 crqb->flags = cpu_to_le32(flags);
1528
1529 tf = &qc->tf;
1530 crqb->ata_cmd[0] = cpu_to_le32(
1531 (tf->command << 16) |
1532 (tf->feature << 24)
1533 );
1534 crqb->ata_cmd[1] = cpu_to_le32(
1535 (tf->lbal << 0) |
1536 (tf->lbam << 8) |
1537 (tf->lbah << 16) |
1538 (tf->device << 24)
1539 );
1540 crqb->ata_cmd[2] = cpu_to_le32(
1541 (tf->hob_lbal << 0) |
1542 (tf->hob_lbam << 8) |
1543 (tf->hob_lbah << 16) |
1544 (tf->hob_feature << 24)
1545 );
1546 crqb->ata_cmd[3] = cpu_to_le32(
1547 (tf->nsect << 0) |
1548 (tf->hob_nsect << 8)
1549 );
1550
1551 if (!(qc->flags & ATA_QCFLAG_DMAMAP))
1552 return;
Brett Russ31961942005-09-30 01:36:00 -04001553 mv_fill_sg(qc);
1554}
1555
Brett Russ05b308e2005-10-05 17:08:53 -04001556/**
1557 * mv_qc_issue - Initiate a command to the host
1558 * @qc: queued command to start
1559 *
1560 * This routine simply redirects to the general purpose routine
1561 * if command is not DMA. Else, it sanity checks our local
1562 * caches of the request producer/consumer indices then enables
1563 * DMA and bumps the request producer index.
1564 *
1565 * LOCKING:
1566 * Inherited from caller.
1567 */
Tejun Heo9a3d9eb2006-01-23 13:09:36 +09001568static unsigned int mv_qc_issue(struct ata_queued_cmd *qc)
Brett Russ31961942005-09-30 01:36:00 -04001569{
Mark Lordf48765c2009-01-30 18:48:41 -05001570 static int limit_warnings = 10;
Jeff Garzikc5d3e452007-07-11 18:30:50 -04001571 struct ata_port *ap = qc->ap;
1572 void __iomem *port_mmio = mv_ap_base(ap);
1573 struct mv_port_priv *pp = ap->private_data;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001574 u32 in_index;
Mark Lordf48765c2009-01-30 18:48:41 -05001575 unsigned int port_irqs = DONE_IRQ | ERR_IRQ;
Brett Russ31961942005-09-30 01:36:00 -04001576
Mark Lordf48765c2009-01-30 18:48:41 -05001577 switch (qc->tf.protocol) {
1578 case ATA_PROT_DMA:
1579 case ATA_PROT_NCQ:
1580 mv_start_edma(ap, port_mmio, pp, qc->tf.protocol);
1581 pp->req_idx = (pp->req_idx + 1) & MV_MAX_Q_DEPTH_MASK;
1582 in_index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT;
1583
1584 /* Write the request in pointer to kick the EDMA to life */
1585 writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | in_index,
1586 port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
1587 return 0;
1588
1589 case ATA_PROT_PIO:
Mark Lordc6112bd2008-06-18 12:13:02 -04001590 /*
1591 * Errata SATA#16, SATA#24: warn if multiple DRQs expected.
1592 *
1593 * Someday, we might implement special polling workarounds
1594 * for these, but it all seems rather unnecessary since we
1595 * normally use only DMA for commands which transfer more
1596 * than a single block of data.
1597 *
1598 * Much of the time, this could just work regardless.
1599 * So for now, just log the incident, and allow the attempt.
1600 */
Mark Lordc7843e82008-06-18 21:57:42 -04001601 if (limit_warnings > 0 && (qc->nbytes / qc->sect_size) > 1) {
Mark Lordc6112bd2008-06-18 12:13:02 -04001602 --limit_warnings;
1603 ata_link_printk(qc->dev->link, KERN_WARNING, DRV_NAME
1604 ": attempting PIO w/multiple DRQ: "
1605 "this may fail due to h/w errata\n");
1606 }
Mark Lordf48765c2009-01-30 18:48:41 -05001607 /* drop through */
1608 case ATAPI_PROT_PIO:
1609 port_irqs = ERR_IRQ; /* leave DONE_IRQ masked for PIO */
1610 /* drop through */
1611 default:
Mark Lord17c5aab2008-04-16 14:56:51 -04001612 /*
1613 * We're about to send a non-EDMA capable command to the
Brett Russ31961942005-09-30 01:36:00 -04001614 * port. Turn off EDMA so there won't be problems accessing
1615 * shadow block, etc registers.
1616 */
Mark Lordb5624682008-03-31 19:34:40 -04001617 mv_stop_edma(ap);
Mark Lordf48765c2009-01-30 18:48:41 -05001618 mv_edma_cfg(ap, 0, 0);
1619 mv_clear_and_enable_port_irqs(ap, mv_ap_base(ap), port_irqs);
Mark Lorde49856d2008-04-16 14:59:07 -04001620 mv_pmp_select(ap, qc->dev->link->pmp);
Tejun Heo9363c382008-04-07 22:47:16 +09001621 return ata_sff_qc_issue(qc);
Brett Russ31961942005-09-30 01:36:00 -04001622 }
Brett Russ31961942005-09-30 01:36:00 -04001623}
1624
Mark Lord8f767f82008-04-19 14:53:07 -04001625static struct ata_queued_cmd *mv_get_active_qc(struct ata_port *ap)
1626{
1627 struct mv_port_priv *pp = ap->private_data;
1628 struct ata_queued_cmd *qc;
1629
1630 if (pp->pp_flags & MV_PP_FLAG_NCQ_EN)
1631 return NULL;
1632 qc = ata_qc_from_tag(ap, ap->link.active_tag);
Mark Lord95db5052009-01-30 18:49:29 -05001633 if (qc) {
1634 if (qc->tf.flags & ATA_TFLAG_POLLING)
1635 qc = NULL;
1636 else if (!(qc->flags & ATA_QCFLAG_ACTIVE))
1637 qc = NULL;
1638 }
Mark Lord8f767f82008-04-19 14:53:07 -04001639 if (qc && (qc->tf.flags & ATA_TFLAG_POLLING))
1640 qc = NULL;
1641 return qc;
1642}
1643
Mark Lord29d187b2008-05-02 02:15:37 -04001644static void mv_pmp_error_handler(struct ata_port *ap)
1645{
1646 unsigned int pmp, pmp_map;
1647 struct mv_port_priv *pp = ap->private_data;
1648
1649 if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH) {
1650 /*
1651 * Perform NCQ error analysis on failed PMPs
1652 * before we freeze the port entirely.
1653 *
1654 * The failed PMPs are marked earlier by mv_pmp_eh_prep().
1655 */
1656 pmp_map = pp->delayed_eh_pmp_map;
1657 pp->pp_flags &= ~MV_PP_FLAG_DELAYED_EH;
1658 for (pmp = 0; pmp_map != 0; pmp++) {
1659 unsigned int this_pmp = (1 << pmp);
1660 if (pmp_map & this_pmp) {
1661 struct ata_link *link = &ap->pmp_link[pmp];
1662 pmp_map &= ~this_pmp;
1663 ata_eh_analyze_ncq_error(link);
1664 }
1665 }
1666 ata_port_freeze(ap);
1667 }
1668 sata_pmp_error_handler(ap);
1669}
1670
Mark Lord4c299ca2008-05-02 02:16:20 -04001671static unsigned int mv_get_err_pmp_map(struct ata_port *ap)
1672{
1673 void __iomem *port_mmio = mv_ap_base(ap);
1674
1675 return readl(port_mmio + SATA_TESTCTL_OFS) >> 16;
1676}
1677
Mark Lord4c299ca2008-05-02 02:16:20 -04001678static void mv_pmp_eh_prep(struct ata_port *ap, unsigned int pmp_map)
1679{
1680 struct ata_eh_info *ehi;
1681 unsigned int pmp;
1682
1683 /*
1684 * Initialize EH info for PMPs which saw device errors
1685 */
1686 ehi = &ap->link.eh_info;
1687 for (pmp = 0; pmp_map != 0; pmp++) {
1688 unsigned int this_pmp = (1 << pmp);
1689 if (pmp_map & this_pmp) {
1690 struct ata_link *link = &ap->pmp_link[pmp];
1691
1692 pmp_map &= ~this_pmp;
1693 ehi = &link->eh_info;
1694 ata_ehi_clear_desc(ehi);
1695 ata_ehi_push_desc(ehi, "dev err");
1696 ehi->err_mask |= AC_ERR_DEV;
1697 ehi->action |= ATA_EH_RESET;
1698 ata_link_abort(link);
1699 }
1700 }
1701}
1702
Mark Lord06aaca32008-05-19 09:01:24 -04001703static int mv_req_q_empty(struct ata_port *ap)
1704{
1705 void __iomem *port_mmio = mv_ap_base(ap);
1706 u32 in_ptr, out_ptr;
1707
1708 in_ptr = (readl(port_mmio + EDMA_REQ_Q_IN_PTR_OFS)
1709 >> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
1710 out_ptr = (readl(port_mmio + EDMA_REQ_Q_OUT_PTR_OFS)
1711 >> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
1712 return (in_ptr == out_ptr); /* 1 == queue_is_empty */
1713}
1714
Mark Lord4c299ca2008-05-02 02:16:20 -04001715static int mv_handle_fbs_ncq_dev_err(struct ata_port *ap)
1716{
1717 struct mv_port_priv *pp = ap->private_data;
1718 int failed_links;
1719 unsigned int old_map, new_map;
1720
1721 /*
1722 * Device error during FBS+NCQ operation:
1723 *
1724 * Set a port flag to prevent further I/O being enqueued.
1725 * Leave the EDMA running to drain outstanding commands from this port.
1726 * Perform the post-mortem/EH only when all responses are complete.
1727 * Follow recovery sequence from 6042/7042 datasheet (7.3.15.4.2.2).
1728 */
1729 if (!(pp->pp_flags & MV_PP_FLAG_DELAYED_EH)) {
1730 pp->pp_flags |= MV_PP_FLAG_DELAYED_EH;
1731 pp->delayed_eh_pmp_map = 0;
1732 }
1733 old_map = pp->delayed_eh_pmp_map;
1734 new_map = old_map | mv_get_err_pmp_map(ap);
1735
1736 if (old_map != new_map) {
1737 pp->delayed_eh_pmp_map = new_map;
1738 mv_pmp_eh_prep(ap, new_map & ~old_map);
1739 }
Mark Lordc46938c2008-05-02 14:02:28 -04001740 failed_links = hweight16(new_map);
Mark Lord4c299ca2008-05-02 02:16:20 -04001741
1742 ata_port_printk(ap, KERN_INFO, "%s: pmp_map=%04x qc_map=%04x "
1743 "failed_links=%d nr_active_links=%d\n",
1744 __func__, pp->delayed_eh_pmp_map,
1745 ap->qc_active, failed_links,
1746 ap->nr_active_links);
1747
Mark Lord06aaca32008-05-19 09:01:24 -04001748 if (ap->nr_active_links <= failed_links && mv_req_q_empty(ap)) {
Mark Lord4c299ca2008-05-02 02:16:20 -04001749 mv_process_crpb_entries(ap, pp);
1750 mv_stop_edma(ap);
1751 mv_eh_freeze(ap);
1752 ata_port_printk(ap, KERN_INFO, "%s: done\n", __func__);
1753 return 1; /* handled */
1754 }
1755 ata_port_printk(ap, KERN_INFO, "%s: waiting\n", __func__);
1756 return 1; /* handled */
1757}
1758
1759static int mv_handle_fbs_non_ncq_dev_err(struct ata_port *ap)
1760{
1761 /*
1762 * Possible future enhancement:
1763 *
1764 * FBS+non-NCQ operation is not yet implemented.
1765 * See related notes in mv_edma_cfg().
1766 *
1767 * Device error during FBS+non-NCQ operation:
1768 *
1769 * We need to snapshot the shadow registers for each failed command.
1770 * Follow recovery sequence from 6042/7042 datasheet (7.3.15.4.2.3).
1771 */
1772 return 0; /* not handled */
1773}
1774
1775static int mv_handle_dev_err(struct ata_port *ap, u32 edma_err_cause)
1776{
1777 struct mv_port_priv *pp = ap->private_data;
1778
1779 if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN))
1780 return 0; /* EDMA was not active: not handled */
1781 if (!(pp->pp_flags & MV_PP_FLAG_FBS_EN))
1782 return 0; /* FBS was not active: not handled */
1783
1784 if (!(edma_err_cause & EDMA_ERR_DEV))
1785 return 0; /* non DEV error: not handled */
1786 edma_err_cause &= ~EDMA_ERR_IRQ_TRANSIENT;
1787 if (edma_err_cause & ~(EDMA_ERR_DEV | EDMA_ERR_SELF_DIS))
1788 return 0; /* other problems: not handled */
1789
1790 if (pp->pp_flags & MV_PP_FLAG_NCQ_EN) {
1791 /*
1792 * EDMA should NOT have self-disabled for this case.
1793 * If it did, then something is wrong elsewhere,
1794 * and we cannot handle it here.
1795 */
1796 if (edma_err_cause & EDMA_ERR_SELF_DIS) {
1797 ata_port_printk(ap, KERN_WARNING,
1798 "%s: err_cause=0x%x pp_flags=0x%x\n",
1799 __func__, edma_err_cause, pp->pp_flags);
1800 return 0; /* not handled */
1801 }
1802 return mv_handle_fbs_ncq_dev_err(ap);
1803 } else {
1804 /*
1805 * EDMA should have self-disabled for this case.
1806 * If it did not, then something is wrong elsewhere,
1807 * and we cannot handle it here.
1808 */
1809 if (!(edma_err_cause & EDMA_ERR_SELF_DIS)) {
1810 ata_port_printk(ap, KERN_WARNING,
1811 "%s: err_cause=0x%x pp_flags=0x%x\n",
1812 __func__, edma_err_cause, pp->pp_flags);
1813 return 0; /* not handled */
1814 }
1815 return mv_handle_fbs_non_ncq_dev_err(ap);
1816 }
1817 return 0; /* not handled */
1818}
1819
Mark Lorda9010322008-05-02 02:14:02 -04001820static void mv_unexpected_intr(struct ata_port *ap, int edma_was_enabled)
Mark Lord8f767f82008-04-19 14:53:07 -04001821{
Mark Lord8f767f82008-04-19 14:53:07 -04001822 struct ata_eh_info *ehi = &ap->link.eh_info;
Mark Lorda9010322008-05-02 02:14:02 -04001823 char *when = "idle";
Mark Lord8f767f82008-04-19 14:53:07 -04001824
Mark Lord8f767f82008-04-19 14:53:07 -04001825 ata_ehi_clear_desc(ehi);
Mark Lorda9010322008-05-02 02:14:02 -04001826 if (!ap || (ap->flags & ATA_FLAG_DISABLED)) {
1827 when = "disabled";
1828 } else if (edma_was_enabled) {
1829 when = "EDMA enabled";
Mark Lord8f767f82008-04-19 14:53:07 -04001830 } else {
1831 struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag);
1832 if (qc && (qc->tf.flags & ATA_TFLAG_POLLING))
Mark Lorda9010322008-05-02 02:14:02 -04001833 when = "polling";
Mark Lord8f767f82008-04-19 14:53:07 -04001834 }
Mark Lorda9010322008-05-02 02:14:02 -04001835 ata_ehi_push_desc(ehi, "unexpected device interrupt while %s", when);
Mark Lord8f767f82008-04-19 14:53:07 -04001836 ehi->err_mask |= AC_ERR_OTHER;
1837 ehi->action |= ATA_EH_RESET;
1838 ata_port_freeze(ap);
1839}
1840
Brett Russ05b308e2005-10-05 17:08:53 -04001841/**
Brett Russ05b308e2005-10-05 17:08:53 -04001842 * mv_err_intr - Handle error interrupts on the port
1843 * @ap: ATA channel to manipulate
1844 *
Mark Lord8d073792008-04-19 15:07:49 -04001845 * Most cases require a full reset of the chip's state machine,
1846 * which also performs a COMRESET.
1847 * Also, if the port disabled DMA, update our cached copy to match.
Brett Russ05b308e2005-10-05 17:08:53 -04001848 *
1849 * LOCKING:
1850 * Inherited from caller.
1851 */
Mark Lord37b90462008-05-02 02:12:34 -04001852static void mv_err_intr(struct ata_port *ap)
Brett Russ20f733e2005-09-01 18:26:17 -04001853{
Brett Russ31961942005-09-30 01:36:00 -04001854 void __iomem *port_mmio = mv_ap_base(ap);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001855 u32 edma_err_cause, eh_freeze_mask, serr = 0;
Mark Lorde4006072008-05-14 09:19:30 -04001856 u32 fis_cause = 0;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001857 struct mv_port_priv *pp = ap->private_data;
1858 struct mv_host_priv *hpriv = ap->host->private_data;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001859 unsigned int action = 0, err_mask = 0;
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001860 struct ata_eh_info *ehi = &ap->link.eh_info;
Mark Lord37b90462008-05-02 02:12:34 -04001861 struct ata_queued_cmd *qc;
1862 int abort = 0;
Brett Russ20f733e2005-09-01 18:26:17 -04001863
Mark Lord8d073792008-04-19 15:07:49 -04001864 /*
Mark Lord37b90462008-05-02 02:12:34 -04001865 * Read and clear the SError and err_cause bits.
Mark Lorde4006072008-05-14 09:19:30 -04001866 * For GenIIe, if EDMA_ERR_TRANS_IRQ_7 is set, we also must read/clear
1867 * the FIS_IRQ_CAUSE register before clearing edma_err_cause.
Mark Lord8d073792008-04-19 15:07:49 -04001868 */
Mark Lord37b90462008-05-02 02:12:34 -04001869 sata_scr_read(&ap->link, SCR_ERROR, &serr);
1870 sata_scr_write_flush(&ap->link, SCR_ERROR, serr);
1871
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001872 edma_err_cause = readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
Mark Lorde4006072008-05-14 09:19:30 -04001873 if (IS_GEN_IIE(hpriv) && (edma_err_cause & EDMA_ERR_TRANS_IRQ_7)) {
1874 fis_cause = readl(port_mmio + SATA_FIS_IRQ_CAUSE_OFS);
1875 writelfl(~fis_cause, port_mmio + SATA_FIS_IRQ_CAUSE_OFS);
1876 }
Mark Lord8d073792008-04-19 15:07:49 -04001877 writelfl(~edma_err_cause, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001878
Mark Lord4c299ca2008-05-02 02:16:20 -04001879 if (edma_err_cause & EDMA_ERR_DEV) {
1880 /*
1881 * Device errors during FIS-based switching operation
1882 * require special handling.
1883 */
1884 if (mv_handle_dev_err(ap, edma_err_cause))
1885 return;
1886 }
1887
Mark Lord37b90462008-05-02 02:12:34 -04001888 qc = mv_get_active_qc(ap);
1889 ata_ehi_clear_desc(ehi);
1890 ata_ehi_push_desc(ehi, "edma_err_cause=%08x pp_flags=%08x",
1891 edma_err_cause, pp->pp_flags);
Mark Lorde4006072008-05-14 09:19:30 -04001892
Mark Lordc443c502008-05-14 09:24:39 -04001893 if (IS_GEN_IIE(hpriv) && (edma_err_cause & EDMA_ERR_TRANS_IRQ_7)) {
Mark Lorde4006072008-05-14 09:19:30 -04001894 ata_ehi_push_desc(ehi, "fis_cause=%08x", fis_cause);
Mark Lordc443c502008-05-14 09:24:39 -04001895 if (fis_cause & SATA_FIS_IRQ_AN) {
1896 u32 ec = edma_err_cause &
1897 ~(EDMA_ERR_TRANS_IRQ_7 | EDMA_ERR_IRQ_TRANSIENT);
1898 sata_async_notification(ap);
1899 if (!ec)
1900 return; /* Just an AN; no need for the nukes */
1901 ata_ehi_push_desc(ehi, "SDB notify");
1902 }
1903 }
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001904 /*
Mark Lord352fab72008-04-19 14:43:42 -04001905 * All generations share these EDMA error cause bits:
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001906 */
Mark Lord37b90462008-05-02 02:12:34 -04001907 if (edma_err_cause & EDMA_ERR_DEV) {
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001908 err_mask |= AC_ERR_DEV;
Mark Lord37b90462008-05-02 02:12:34 -04001909 action |= ATA_EH_RESET;
1910 ata_ehi_push_desc(ehi, "dev error");
1911 }
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001912 if (edma_err_cause & (EDMA_ERR_D_PAR | EDMA_ERR_PRD_PAR |
Jeff Garzik6c1153e2007-07-13 15:20:15 -04001913 EDMA_ERR_CRQB_PAR | EDMA_ERR_CRPB_PAR |
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001914 EDMA_ERR_INTRL_PAR)) {
1915 err_mask |= AC_ERR_ATA_BUS;
Tejun Heocf480622008-01-24 00:05:14 +09001916 action |= ATA_EH_RESET;
Tejun Heob64bbc32007-07-16 14:29:39 +09001917 ata_ehi_push_desc(ehi, "parity error");
Brett Russafb0edd2005-10-05 17:08:42 -04001918 }
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001919 if (edma_err_cause & (EDMA_ERR_DEV_DCON | EDMA_ERR_DEV_CON)) {
1920 ata_ehi_hotplugged(ehi);
1921 ata_ehi_push_desc(ehi, edma_err_cause & EDMA_ERR_DEV_DCON ?
Tejun Heob64bbc32007-07-16 14:29:39 +09001922 "dev disconnect" : "dev connect");
Tejun Heocf480622008-01-24 00:05:14 +09001923 action |= ATA_EH_RESET;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001924 }
1925
Mark Lord352fab72008-04-19 14:43:42 -04001926 /*
1927 * Gen-I has a different SELF_DIS bit,
1928 * different FREEZE bits, and no SERR bit:
1929 */
Jeff Garzikee9ccdf2007-07-12 15:51:22 -04001930 if (IS_GEN_I(hpriv)) {
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001931 eh_freeze_mask = EDMA_EH_FREEZE_5;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001932 if (edma_err_cause & EDMA_ERR_SELF_DIS_5) {
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001933 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
Tejun Heob64bbc32007-07-16 14:29:39 +09001934 ata_ehi_push_desc(ehi, "EDMA self-disable");
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001935 }
1936 } else {
1937 eh_freeze_mask = EDMA_EH_FREEZE;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001938 if (edma_err_cause & EDMA_ERR_SELF_DIS) {
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001939 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
Tejun Heob64bbc32007-07-16 14:29:39 +09001940 ata_ehi_push_desc(ehi, "EDMA self-disable");
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001941 }
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001942 if (edma_err_cause & EDMA_ERR_SERR) {
Mark Lord8d073792008-04-19 15:07:49 -04001943 ata_ehi_push_desc(ehi, "SError=%08x", serr);
1944 err_mask |= AC_ERR_ATA_BUS;
Tejun Heocf480622008-01-24 00:05:14 +09001945 action |= ATA_EH_RESET;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001946 }
1947 }
Brett Russ20f733e2005-09-01 18:26:17 -04001948
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001949 if (!err_mask) {
1950 err_mask = AC_ERR_OTHER;
Tejun Heocf480622008-01-24 00:05:14 +09001951 action |= ATA_EH_RESET;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001952 }
1953
1954 ehi->serror |= serr;
1955 ehi->action |= action;
1956
1957 if (qc)
1958 qc->err_mask |= err_mask;
1959 else
1960 ehi->err_mask |= err_mask;
1961
Mark Lord37b90462008-05-02 02:12:34 -04001962 if (err_mask == AC_ERR_DEV) {
1963 /*
1964 * Cannot do ata_port_freeze() here,
1965 * because it would kill PIO access,
1966 * which is needed for further diagnosis.
1967 */
1968 mv_eh_freeze(ap);
1969 abort = 1;
1970 } else if (edma_err_cause & eh_freeze_mask) {
1971 /*
1972 * Note to self: ata_port_freeze() calls ata_port_abort()
1973 */
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001974 ata_port_freeze(ap);
Mark Lord37b90462008-05-02 02:12:34 -04001975 } else {
1976 abort = 1;
1977 }
1978
1979 if (abort) {
1980 if (qc)
1981 ata_link_abort(qc->dev->link);
1982 else
1983 ata_port_abort(ap);
1984 }
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001985}
1986
Mark Lordfcfb1f72008-04-19 15:06:40 -04001987static void mv_process_crpb_response(struct ata_port *ap,
1988 struct mv_crpb *response, unsigned int tag, int ncq_enabled)
1989{
1990 struct ata_queued_cmd *qc = ata_qc_from_tag(ap, tag);
1991
1992 if (qc) {
1993 u8 ata_status;
1994 u16 edma_status = le16_to_cpu(response->flags);
1995 /*
1996 * edma_status from a response queue entry:
1997 * LSB is from EDMA_ERR_IRQ_CAUSE_OFS (non-NCQ only).
1998 * MSB is saved ATA status from command completion.
1999 */
2000 if (!ncq_enabled) {
2001 u8 err_cause = edma_status & 0xff & ~EDMA_ERR_DEV;
2002 if (err_cause) {
2003 /*
2004 * Error will be seen/handled by mv_err_intr().
2005 * So do nothing at all here.
2006 */
2007 return;
2008 }
2009 }
2010 ata_status = edma_status >> CRPB_FLAG_STATUS_SHIFT;
Mark Lord37b90462008-05-02 02:12:34 -04002011 if (!ac_err_mask(ata_status))
2012 ata_qc_complete(qc);
2013 /* else: leave it for mv_err_intr() */
Mark Lordfcfb1f72008-04-19 15:06:40 -04002014 } else {
2015 ata_port_printk(ap, KERN_ERR, "%s: no qc for tag=%d\n",
2016 __func__, tag);
2017 }
2018}
2019
2020static void mv_process_crpb_entries(struct ata_port *ap, struct mv_port_priv *pp)
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002021{
2022 void __iomem *port_mmio = mv_ap_base(ap);
2023 struct mv_host_priv *hpriv = ap->host->private_data;
Mark Lordfcfb1f72008-04-19 15:06:40 -04002024 u32 in_index;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002025 bool work_done = false;
Mark Lordfcfb1f72008-04-19 15:06:40 -04002026 int ncq_enabled = (pp->pp_flags & MV_PP_FLAG_NCQ_EN);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002027
Mark Lordfcfb1f72008-04-19 15:06:40 -04002028 /* Get the hardware queue position index */
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002029 in_index = (readl(port_mmio + EDMA_RSP_Q_IN_PTR_OFS)
2030 >> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
2031
Mark Lordfcfb1f72008-04-19 15:06:40 -04002032 /* Process new responses from since the last time we looked */
2033 while (in_index != pp->resp_idx) {
Jeff Garzik6c1153e2007-07-13 15:20:15 -04002034 unsigned int tag;
Mark Lordfcfb1f72008-04-19 15:06:40 -04002035 struct mv_crpb *response = &pp->crpb[pp->resp_idx];
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002036
Mark Lordfcfb1f72008-04-19 15:06:40 -04002037 pp->resp_idx = (pp->resp_idx + 1) & MV_MAX_Q_DEPTH_MASK;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002038
Mark Lordfcfb1f72008-04-19 15:06:40 -04002039 if (IS_GEN_I(hpriv)) {
2040 /* 50xx: no NCQ, only one command active at a time */
Tejun Heo9af5c9c2007-08-06 18:36:22 +09002041 tag = ap->link.active_tag;
Mark Lordfcfb1f72008-04-19 15:06:40 -04002042 } else {
2043 /* Gen II/IIE: get command tag from CRPB entry */
2044 tag = le16_to_cpu(response->id) & 0x1f;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002045 }
Mark Lordfcfb1f72008-04-19 15:06:40 -04002046 mv_process_crpb_response(ap, response, tag, ncq_enabled);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002047 work_done = true;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002048 }
2049
Mark Lord352fab72008-04-19 14:43:42 -04002050 /* Update the software queue position index in hardware */
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002051 if (work_done)
2052 writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) |
Mark Lordfcfb1f72008-04-19 15:06:40 -04002053 (pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT),
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002054 port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04002055}
2056
Mark Lorda9010322008-05-02 02:14:02 -04002057static void mv_port_intr(struct ata_port *ap, u32 port_cause)
2058{
2059 struct mv_port_priv *pp;
2060 int edma_was_enabled;
2061
2062 if (!ap || (ap->flags & ATA_FLAG_DISABLED)) {
2063 mv_unexpected_intr(ap, 0);
2064 return;
2065 }
2066 /*
2067 * Grab a snapshot of the EDMA_EN flag setting,
2068 * so that we have a consistent view for this port,
2069 * even if something we call of our routines changes it.
2070 */
2071 pp = ap->private_data;
2072 edma_was_enabled = (pp->pp_flags & MV_PP_FLAG_EDMA_EN);
2073 /*
2074 * Process completed CRPB response(s) before other events.
2075 */
2076 if (edma_was_enabled && (port_cause & DONE_IRQ)) {
2077 mv_process_crpb_entries(ap, pp);
Mark Lord4c299ca2008-05-02 02:16:20 -04002078 if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH)
2079 mv_handle_fbs_ncq_dev_err(ap);
Mark Lorda9010322008-05-02 02:14:02 -04002080 }
2081 /*
2082 * Handle chip-reported errors, or continue on to handle PIO.
2083 */
2084 if (unlikely(port_cause & ERR_IRQ)) {
2085 mv_err_intr(ap);
2086 } else if (!edma_was_enabled) {
2087 struct ata_queued_cmd *qc = mv_get_active_qc(ap);
2088 if (qc)
2089 ata_sff_host_intr(ap, qc);
2090 else
2091 mv_unexpected_intr(ap, edma_was_enabled);
2092 }
2093}
2094
Brett Russ05b308e2005-10-05 17:08:53 -04002095/**
2096 * mv_host_intr - Handle all interrupts on the given host controller
Jeff Garzikcca39742006-08-24 03:19:22 -04002097 * @host: host specific structure
Mark Lord7368f912008-04-25 11:24:24 -04002098 * @main_irq_cause: Main interrupt cause register for the chip.
Brett Russ05b308e2005-10-05 17:08:53 -04002099 *
2100 * LOCKING:
2101 * Inherited from caller.
2102 */
Mark Lord7368f912008-04-25 11:24:24 -04002103static int mv_host_intr(struct ata_host *host, u32 main_irq_cause)
Brett Russ20f733e2005-09-01 18:26:17 -04002104{
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002105 struct mv_host_priv *hpriv = host->private_data;
Mark Lordeabd5eb2008-05-02 02:13:27 -04002106 void __iomem *mmio = hpriv->base, *hc_mmio;
Mark Lorda3718c12008-04-19 15:07:18 -04002107 unsigned int handled = 0, port;
Brett Russ20f733e2005-09-01 18:26:17 -04002108
Mark Lorda3718c12008-04-19 15:07:18 -04002109 for (port = 0; port < hpriv->n_ports; port++) {
Jeff Garzikcca39742006-08-24 03:19:22 -04002110 struct ata_port *ap = host->ports[port];
Mark Lordeabd5eb2008-05-02 02:13:27 -04002111 unsigned int p, shift, hardport, port_cause;
2112
Mark Lorda3718c12008-04-19 15:07:18 -04002113 MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport);
Mark Lorda3718c12008-04-19 15:07:18 -04002114 /*
Mark Lordeabd5eb2008-05-02 02:13:27 -04002115 * Each hc within the host has its own hc_irq_cause register,
2116 * where the interrupting ports bits get ack'd.
Mark Lorda3718c12008-04-19 15:07:18 -04002117 */
Mark Lordeabd5eb2008-05-02 02:13:27 -04002118 if (hardport == 0) { /* first port on this hc ? */
2119 u32 hc_cause = (main_irq_cause >> shift) & HC0_IRQ_PEND;
2120 u32 port_mask, ack_irqs;
2121 /*
2122 * Skip this entire hc if nothing pending for any ports
2123 */
2124 if (!hc_cause) {
2125 port += MV_PORTS_PER_HC - 1;
2126 continue;
2127 }
2128 /*
2129 * We don't need/want to read the hc_irq_cause register,
2130 * because doing so hurts performance, and
2131 * main_irq_cause already gives us everything we need.
2132 *
2133 * But we do have to *write* to the hc_irq_cause to ack
2134 * the ports that we are handling this time through.
2135 *
2136 * This requires that we create a bitmap for those
2137 * ports which interrupted us, and use that bitmap
2138 * to ack (only) those ports via hc_irq_cause.
2139 */
2140 ack_irqs = 0;
2141 for (p = 0; p < MV_PORTS_PER_HC; ++p) {
2142 if ((port + p) >= hpriv->n_ports)
2143 break;
2144 port_mask = (DONE_IRQ | ERR_IRQ) << (p * 2);
2145 if (hc_cause & port_mask)
2146 ack_irqs |= (DMA_IRQ | DEV_IRQ) << p;
2147 }
Mark Lorda3718c12008-04-19 15:07:18 -04002148 hc_mmio = mv_hc_base_from_port(mmio, port);
Mark Lordeabd5eb2008-05-02 02:13:27 -04002149 writelfl(~ack_irqs, hc_mmio + HC_IRQ_CAUSE_OFS);
Mark Lorda3718c12008-04-19 15:07:18 -04002150 handled = 1;
2151 }
Mark Lorda9010322008-05-02 02:14:02 -04002152 /*
2153 * Handle interrupts signalled for this port:
2154 */
Mark Lordeabd5eb2008-05-02 02:13:27 -04002155 port_cause = (main_irq_cause >> shift) & (DONE_IRQ | ERR_IRQ);
Mark Lorda9010322008-05-02 02:14:02 -04002156 if (port_cause)
2157 mv_port_intr(ap, port_cause);
Brett Russ20f733e2005-09-01 18:26:17 -04002158 }
Mark Lorda3718c12008-04-19 15:07:18 -04002159 return handled;
Brett Russ20f733e2005-09-01 18:26:17 -04002160}
2161
Mark Lorda3718c12008-04-19 15:07:18 -04002162static int mv_pci_error(struct ata_host *host, void __iomem *mmio)
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002163{
Mark Lord02a121d2007-12-01 13:07:22 -05002164 struct mv_host_priv *hpriv = host->private_data;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002165 struct ata_port *ap;
2166 struct ata_queued_cmd *qc;
2167 struct ata_eh_info *ehi;
2168 unsigned int i, err_mask, printed = 0;
2169 u32 err_cause;
2170
Mark Lord02a121d2007-12-01 13:07:22 -05002171 err_cause = readl(mmio + hpriv->irq_cause_ofs);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002172
2173 dev_printk(KERN_ERR, host->dev, "PCI ERROR; PCI IRQ cause=0x%08x\n",
2174 err_cause);
2175
2176 DPRINTK("All regs @ PCI error\n");
2177 mv_dump_all_regs(mmio, -1, to_pci_dev(host->dev));
2178
Mark Lord02a121d2007-12-01 13:07:22 -05002179 writelfl(0, mmio + hpriv->irq_cause_ofs);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002180
2181 for (i = 0; i < host->n_ports; i++) {
2182 ap = host->ports[i];
Tejun Heo936fd732007-08-06 18:36:23 +09002183 if (!ata_link_offline(&ap->link)) {
Tejun Heo9af5c9c2007-08-06 18:36:22 +09002184 ehi = &ap->link.eh_info;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002185 ata_ehi_clear_desc(ehi);
2186 if (!printed++)
2187 ata_ehi_push_desc(ehi,
2188 "PCI err cause 0x%08x", err_cause);
2189 err_mask = AC_ERR_HOST_BUS;
Tejun Heocf480622008-01-24 00:05:14 +09002190 ehi->action = ATA_EH_RESET;
Tejun Heo9af5c9c2007-08-06 18:36:22 +09002191 qc = ata_qc_from_tag(ap, ap->link.active_tag);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002192 if (qc)
2193 qc->err_mask |= err_mask;
2194 else
2195 ehi->err_mask |= err_mask;
2196
2197 ata_port_freeze(ap);
2198 }
2199 }
Mark Lorda3718c12008-04-19 15:07:18 -04002200 return 1; /* handled */
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002201}
2202
Brett Russ05b308e2005-10-05 17:08:53 -04002203/**
Jeff Garzikc5d3e452007-07-11 18:30:50 -04002204 * mv_interrupt - Main interrupt event handler
Brett Russ05b308e2005-10-05 17:08:53 -04002205 * @irq: unused
2206 * @dev_instance: private data; in this case the host structure
Brett Russ05b308e2005-10-05 17:08:53 -04002207 *
2208 * Read the read only register to determine if any host
2209 * controllers have pending interrupts. If so, call lower level
2210 * routine to handle. Also check for PCI errors which are only
2211 * reported here.
2212 *
Jeff Garzik8b260242005-11-12 12:32:50 -05002213 * LOCKING:
Jeff Garzikcca39742006-08-24 03:19:22 -04002214 * This routine holds the host lock while processing pending
Brett Russ05b308e2005-10-05 17:08:53 -04002215 * interrupts.
2216 */
David Howells7d12e782006-10-05 14:55:46 +01002217static irqreturn_t mv_interrupt(int irq, void *dev_instance)
Brett Russ20f733e2005-09-01 18:26:17 -04002218{
Jeff Garzikcca39742006-08-24 03:19:22 -04002219 struct ata_host *host = dev_instance;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002220 struct mv_host_priv *hpriv = host->private_data;
Mark Lorda3718c12008-04-19 15:07:18 -04002221 unsigned int handled = 0;
Mark Lord6d3c30e2009-01-21 10:31:29 -05002222 int using_msi = hpriv->hp_flags & MV_HP_FLAG_MSI;
Mark Lord96e2c4872008-05-17 13:38:00 -04002223 u32 main_irq_cause, pending_irqs;
Brett Russ20f733e2005-09-01 18:26:17 -04002224
Mark Lord646a4da2008-01-26 18:30:37 -05002225 spin_lock(&host->lock);
Mark Lord6d3c30e2009-01-21 10:31:29 -05002226
2227 /* for MSI: block new interrupts while in here */
2228 if (using_msi)
2229 writel(0, hpriv->main_irq_mask_addr);
2230
Mark Lord7368f912008-04-25 11:24:24 -04002231 main_irq_cause = readl(hpriv->main_irq_cause_addr);
Mark Lord96e2c4872008-05-17 13:38:00 -04002232 pending_irqs = main_irq_cause & hpriv->main_irq_mask;
Mark Lord352fab72008-04-19 14:43:42 -04002233 /*
2234 * Deal with cases where we either have nothing pending, or have read
2235 * a bogus register value which can indicate HW removal or PCI fault.
Brett Russ20f733e2005-09-01 18:26:17 -04002236 */
Mark Lorda44253d2008-05-17 13:37:07 -04002237 if (pending_irqs && main_irq_cause != 0xffffffffU) {
Mark Lord1f398472008-05-27 17:54:48 -04002238 if (unlikely((pending_irqs & PCI_ERR) && !IS_SOC(hpriv)))
Mark Lorda3718c12008-04-19 15:07:18 -04002239 handled = mv_pci_error(host, hpriv->base);
2240 else
Mark Lorda44253d2008-05-17 13:37:07 -04002241 handled = mv_host_intr(host, pending_irqs);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002242 }
Mark Lord6d3c30e2009-01-21 10:31:29 -05002243
2244 /* for MSI: unmask; interrupt cause bits will retrigger now */
2245 if (using_msi)
2246 writel(hpriv->main_irq_mask, hpriv->main_irq_mask_addr);
2247
Mark Lord9d51af72009-03-10 16:28:51 -04002248 spin_unlock(&host->lock);
2249
Brett Russ20f733e2005-09-01 18:26:17 -04002250 return IRQ_RETVAL(handled);
2251}
2252
Jeff Garzikc9d39132005-11-13 17:47:51 -05002253static unsigned int mv5_scr_offset(unsigned int sc_reg_in)
2254{
2255 unsigned int ofs;
2256
2257 switch (sc_reg_in) {
2258 case SCR_STATUS:
2259 case SCR_ERROR:
2260 case SCR_CONTROL:
2261 ofs = sc_reg_in * sizeof(u32);
2262 break;
2263 default:
2264 ofs = 0xffffffffU;
2265 break;
2266 }
2267 return ofs;
2268}
2269
Tejun Heo82ef04f2008-07-31 17:02:40 +09002270static int mv5_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val)
Jeff Garzikc9d39132005-11-13 17:47:51 -05002271{
Tejun Heo82ef04f2008-07-31 17:02:40 +09002272 struct mv_host_priv *hpriv = link->ap->host->private_data;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002273 void __iomem *mmio = hpriv->base;
Tejun Heo82ef04f2008-07-31 17:02:40 +09002274 void __iomem *addr = mv5_phy_base(mmio, link->ap->port_no);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002275 unsigned int ofs = mv5_scr_offset(sc_reg_in);
2276
Tejun Heoda3dbb12007-07-16 14:29:40 +09002277 if (ofs != 0xffffffffU) {
2278 *val = readl(addr + ofs);
2279 return 0;
2280 } else
2281 return -EINVAL;
Jeff Garzikc9d39132005-11-13 17:47:51 -05002282}
2283
Tejun Heo82ef04f2008-07-31 17:02:40 +09002284static int mv5_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val)
Jeff Garzikc9d39132005-11-13 17:47:51 -05002285{
Tejun Heo82ef04f2008-07-31 17:02:40 +09002286 struct mv_host_priv *hpriv = link->ap->host->private_data;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002287 void __iomem *mmio = hpriv->base;
Tejun Heo82ef04f2008-07-31 17:02:40 +09002288 void __iomem *addr = mv5_phy_base(mmio, link->ap->port_no);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002289 unsigned int ofs = mv5_scr_offset(sc_reg_in);
2290
Tejun Heoda3dbb12007-07-16 14:29:40 +09002291 if (ofs != 0xffffffffU) {
Tejun Heo0d5ff562007-02-01 15:06:36 +09002292 writelfl(val, addr + ofs);
Tejun Heoda3dbb12007-07-16 14:29:40 +09002293 return 0;
2294 } else
2295 return -EINVAL;
Jeff Garzikc9d39132005-11-13 17:47:51 -05002296}
2297
Saeed Bishara7bb3c522008-01-30 11:50:45 -11002298static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio)
Jeff Garzik522479f2005-11-12 22:14:02 -05002299{
Saeed Bishara7bb3c522008-01-30 11:50:45 -11002300 struct pci_dev *pdev = to_pci_dev(host->dev);
Jeff Garzik522479f2005-11-12 22:14:02 -05002301 int early_5080;
2302
Auke Kok44c10132007-06-08 15:46:36 -07002303 early_5080 = (pdev->device == 0x5080) && (pdev->revision == 0);
Jeff Garzik522479f2005-11-12 22:14:02 -05002304
2305 if (!early_5080) {
2306 u32 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
2307 tmp |= (1 << 0);
2308 writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
2309 }
2310
Saeed Bishara7bb3c522008-01-30 11:50:45 -11002311 mv_reset_pci_bus(host, mmio);
Jeff Garzik522479f2005-11-12 22:14:02 -05002312}
2313
2314static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
2315{
Mark Lord8e7decd2008-05-02 02:07:51 -04002316 writel(0x0fcfffff, mmio + MV_FLASH_CTL_OFS);
Jeff Garzik522479f2005-11-12 22:14:02 -05002317}
2318
Jeff Garzik47c2b672005-11-12 21:13:17 -05002319static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002320 void __iomem *mmio)
2321{
Jeff Garzikc9d39132005-11-13 17:47:51 -05002322 void __iomem *phy_mmio = mv5_phy_base(mmio, idx);
2323 u32 tmp;
2324
2325 tmp = readl(phy_mmio + MV5_PHY_MODE);
2326
2327 hpriv->signal[idx].pre = tmp & 0x1800; /* bits 12:11 */
2328 hpriv->signal[idx].amps = tmp & 0xe0; /* bits 7:5 */
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002329}
2330
Jeff Garzik47c2b672005-11-12 21:13:17 -05002331static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002332{
Jeff Garzik522479f2005-11-12 22:14:02 -05002333 u32 tmp;
2334
Mark Lord8e7decd2008-05-02 02:07:51 -04002335 writel(0, mmio + MV_GPIO_PORT_CTL_OFS);
Jeff Garzik522479f2005-11-12 22:14:02 -05002336
2337 /* FIXME: handle MV_HP_ERRATA_50XXB2 errata */
2338
2339 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
2340 tmp |= ~(1 << 0);
2341 writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002342}
2343
Jeff Garzik2a47ce02005-11-12 23:05:14 -05002344static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
2345 unsigned int port)
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002346{
Jeff Garzikc9d39132005-11-13 17:47:51 -05002347 void __iomem *phy_mmio = mv5_phy_base(mmio, port);
2348 const u32 mask = (1<<12) | (1<<11) | (1<<7) | (1<<6) | (1<<5);
2349 u32 tmp;
2350 int fix_apm_sq = (hpriv->hp_flags & MV_HP_ERRATA_50XXB0);
2351
2352 if (fix_apm_sq) {
Mark Lord8e7decd2008-05-02 02:07:51 -04002353 tmp = readl(phy_mmio + MV5_LTMODE_OFS);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002354 tmp |= (1 << 19);
Mark Lord8e7decd2008-05-02 02:07:51 -04002355 writel(tmp, phy_mmio + MV5_LTMODE_OFS);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002356
Mark Lord8e7decd2008-05-02 02:07:51 -04002357 tmp = readl(phy_mmio + MV5_PHY_CTL_OFS);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002358 tmp &= ~0x3;
2359 tmp |= 0x1;
Mark Lord8e7decd2008-05-02 02:07:51 -04002360 writel(tmp, phy_mmio + MV5_PHY_CTL_OFS);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002361 }
2362
2363 tmp = readl(phy_mmio + MV5_PHY_MODE);
2364 tmp &= ~mask;
2365 tmp |= hpriv->signal[port].pre;
2366 tmp |= hpriv->signal[port].amps;
2367 writel(tmp, phy_mmio + MV5_PHY_MODE);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002368}
2369
Jeff Garzikc9d39132005-11-13 17:47:51 -05002370
2371#undef ZERO
2372#define ZERO(reg) writel(0, port_mmio + (reg))
2373static void mv5_reset_hc_port(struct mv_host_priv *hpriv, void __iomem *mmio,
2374 unsigned int port)
Jeff Garzik47c2b672005-11-12 21:13:17 -05002375{
Jeff Garzikc9d39132005-11-13 17:47:51 -05002376 void __iomem *port_mmio = mv_port_base(mmio, port);
2377
Mark Lorde12bef52008-03-31 19:33:56 -04002378 mv_reset_channel(hpriv, mmio, port);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002379
2380 ZERO(0x028); /* command */
2381 writel(0x11f, port_mmio + EDMA_CFG_OFS);
2382 ZERO(0x004); /* timer */
2383 ZERO(0x008); /* irq err cause */
2384 ZERO(0x00c); /* irq err mask */
2385 ZERO(0x010); /* rq bah */
2386 ZERO(0x014); /* rq inp */
2387 ZERO(0x018); /* rq outp */
2388 ZERO(0x01c); /* respq bah */
2389 ZERO(0x024); /* respq outp */
2390 ZERO(0x020); /* respq inp */
2391 ZERO(0x02c); /* test control */
Mark Lord8e7decd2008-05-02 02:07:51 -04002392 writel(0xbc, port_mmio + EDMA_IORDY_TMOUT_OFS);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002393}
2394#undef ZERO
2395
2396#define ZERO(reg) writel(0, hc_mmio + (reg))
2397static void mv5_reset_one_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
2398 unsigned int hc)
2399{
2400 void __iomem *hc_mmio = mv_hc_base(mmio, hc);
2401 u32 tmp;
2402
2403 ZERO(0x00c);
2404 ZERO(0x010);
2405 ZERO(0x014);
2406 ZERO(0x018);
2407
2408 tmp = readl(hc_mmio + 0x20);
2409 tmp &= 0x1c1c1c1c;
2410 tmp |= 0x03030303;
2411 writel(tmp, hc_mmio + 0x20);
2412}
2413#undef ZERO
2414
2415static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
2416 unsigned int n_hc)
2417{
2418 unsigned int hc, port;
2419
2420 for (hc = 0; hc < n_hc; hc++) {
2421 for (port = 0; port < MV_PORTS_PER_HC; port++)
2422 mv5_reset_hc_port(hpriv, mmio,
2423 (hc * MV_PORTS_PER_HC) + port);
2424
2425 mv5_reset_one_hc(hpriv, mmio, hc);
2426 }
2427
2428 return 0;
Jeff Garzik47c2b672005-11-12 21:13:17 -05002429}
2430
Jeff Garzik101ffae2005-11-12 22:17:49 -05002431#undef ZERO
2432#define ZERO(reg) writel(0, mmio + (reg))
Saeed Bishara7bb3c522008-01-30 11:50:45 -11002433static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio)
Jeff Garzik101ffae2005-11-12 22:17:49 -05002434{
Mark Lord02a121d2007-12-01 13:07:22 -05002435 struct mv_host_priv *hpriv = host->private_data;
Jeff Garzik101ffae2005-11-12 22:17:49 -05002436 u32 tmp;
2437
Mark Lord8e7decd2008-05-02 02:07:51 -04002438 tmp = readl(mmio + MV_PCI_MODE_OFS);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002439 tmp &= 0xff00ffff;
Mark Lord8e7decd2008-05-02 02:07:51 -04002440 writel(tmp, mmio + MV_PCI_MODE_OFS);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002441
2442 ZERO(MV_PCI_DISC_TIMER);
2443 ZERO(MV_PCI_MSI_TRIGGER);
Mark Lord8e7decd2008-05-02 02:07:51 -04002444 writel(0x000100ff, mmio + MV_PCI_XBAR_TMOUT_OFS);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002445 ZERO(MV_PCI_SERR_MASK);
Mark Lord02a121d2007-12-01 13:07:22 -05002446 ZERO(hpriv->irq_cause_ofs);
2447 ZERO(hpriv->irq_mask_ofs);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002448 ZERO(MV_PCI_ERR_LOW_ADDRESS);
2449 ZERO(MV_PCI_ERR_HIGH_ADDRESS);
2450 ZERO(MV_PCI_ERR_ATTRIBUTE);
2451 ZERO(MV_PCI_ERR_COMMAND);
2452}
2453#undef ZERO
2454
2455static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
2456{
2457 u32 tmp;
2458
2459 mv5_reset_flash(hpriv, mmio);
2460
Mark Lord8e7decd2008-05-02 02:07:51 -04002461 tmp = readl(mmio + MV_GPIO_PORT_CTL_OFS);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002462 tmp &= 0x3;
2463 tmp |= (1 << 5) | (1 << 6);
Mark Lord8e7decd2008-05-02 02:07:51 -04002464 writel(tmp, mmio + MV_GPIO_PORT_CTL_OFS);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002465}
2466
2467/**
2468 * mv6_reset_hc - Perform the 6xxx global soft reset
2469 * @mmio: base address of the HBA
2470 *
2471 * This routine only applies to 6xxx parts.
2472 *
2473 * LOCKING:
2474 * Inherited from caller.
2475 */
Jeff Garzikc9d39132005-11-13 17:47:51 -05002476static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
2477 unsigned int n_hc)
Jeff Garzik101ffae2005-11-12 22:17:49 -05002478{
2479 void __iomem *reg = mmio + PCI_MAIN_CMD_STS_OFS;
2480 int i, rc = 0;
2481 u32 t;
2482
2483 /* Following procedure defined in PCI "main command and status
2484 * register" table.
2485 */
2486 t = readl(reg);
2487 writel(t | STOP_PCI_MASTER, reg);
2488
2489 for (i = 0; i < 1000; i++) {
2490 udelay(1);
2491 t = readl(reg);
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002492 if (PCI_MASTER_EMPTY & t)
Jeff Garzik101ffae2005-11-12 22:17:49 -05002493 break;
Jeff Garzik101ffae2005-11-12 22:17:49 -05002494 }
2495 if (!(PCI_MASTER_EMPTY & t)) {
2496 printk(KERN_ERR DRV_NAME ": PCI master won't flush\n");
2497 rc = 1;
2498 goto done;
2499 }
2500
2501 /* set reset */
2502 i = 5;
2503 do {
2504 writel(t | GLOB_SFT_RST, reg);
2505 t = readl(reg);
2506 udelay(1);
2507 } while (!(GLOB_SFT_RST & t) && (i-- > 0));
2508
2509 if (!(GLOB_SFT_RST & t)) {
2510 printk(KERN_ERR DRV_NAME ": can't set global reset\n");
2511 rc = 1;
2512 goto done;
2513 }
2514
2515 /* clear reset and *reenable the PCI master* (not mentioned in spec) */
2516 i = 5;
2517 do {
2518 writel(t & ~(GLOB_SFT_RST | STOP_PCI_MASTER), reg);
2519 t = readl(reg);
2520 udelay(1);
2521 } while ((GLOB_SFT_RST & t) && (i-- > 0));
2522
2523 if (GLOB_SFT_RST & t) {
2524 printk(KERN_ERR DRV_NAME ": can't clear global reset\n");
2525 rc = 1;
2526 }
2527done:
2528 return rc;
2529}
2530
Jeff Garzik47c2b672005-11-12 21:13:17 -05002531static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002532 void __iomem *mmio)
2533{
2534 void __iomem *port_mmio;
2535 u32 tmp;
2536
Mark Lord8e7decd2008-05-02 02:07:51 -04002537 tmp = readl(mmio + MV_RESET_CFG_OFS);
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002538 if ((tmp & (1 << 0)) == 0) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05002539 hpriv->signal[idx].amps = 0x7 << 8;
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002540 hpriv->signal[idx].pre = 0x1 << 5;
2541 return;
2542 }
2543
2544 port_mmio = mv_port_base(mmio, idx);
2545 tmp = readl(port_mmio + PHY_MODE2);
2546
2547 hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */
2548 hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */
2549}
2550
Jeff Garzik47c2b672005-11-12 21:13:17 -05002551static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002552{
Mark Lord8e7decd2008-05-02 02:07:51 -04002553 writel(0x00000060, mmio + MV_GPIO_PORT_CTL_OFS);
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002554}
2555
Jeff Garzikc9d39132005-11-13 17:47:51 -05002556static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
Jeff Garzik2a47ce02005-11-12 23:05:14 -05002557 unsigned int port)
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002558{
Jeff Garzikc9d39132005-11-13 17:47:51 -05002559 void __iomem *port_mmio = mv_port_base(mmio, port);
2560
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002561 u32 hp_flags = hpriv->hp_flags;
Jeff Garzik47c2b672005-11-12 21:13:17 -05002562 int fix_phy_mode2 =
2563 hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002564 int fix_phy_mode4 =
Jeff Garzik47c2b672005-11-12 21:13:17 -05002565 hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
Mark Lord8c30a8b2008-05-27 17:56:31 -04002566 u32 m2, m3;
Jeff Garzik47c2b672005-11-12 21:13:17 -05002567
2568 if (fix_phy_mode2) {
2569 m2 = readl(port_mmio + PHY_MODE2);
2570 m2 &= ~(1 << 16);
2571 m2 |= (1 << 31);
2572 writel(m2, port_mmio + PHY_MODE2);
2573
2574 udelay(200);
2575
2576 m2 = readl(port_mmio + PHY_MODE2);
2577 m2 &= ~((1 << 16) | (1 << 31));
2578 writel(m2, port_mmio + PHY_MODE2);
2579
2580 udelay(200);
2581 }
2582
Mark Lord8c30a8b2008-05-27 17:56:31 -04002583 /*
2584 * Gen-II/IIe PHY_MODE3 errata RM#2:
2585 * Achieves better receiver noise performance than the h/w default:
2586 */
2587 m3 = readl(port_mmio + PHY_MODE3);
2588 m3 = (m3 & 0x1f) | (0x5555601 << 5);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002589
Mark Lord0388a8c2008-05-28 13:41:52 -04002590 /* Guideline 88F5182 (GL# SATA-S11) */
2591 if (IS_SOC(hpriv))
2592 m3 &= ~0x1c;
2593
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002594 if (fix_phy_mode4) {
Mark Lordba069e32008-05-31 16:46:34 -04002595 u32 m4 = readl(port_mmio + PHY_MODE4);
2596 /*
2597 * Enforce reserved-bit restrictions on GenIIe devices only.
2598 * For earlier chipsets, force only the internal config field
2599 * (workaround for errata FEr SATA#10 part 1).
2600 */
Mark Lord8c30a8b2008-05-27 17:56:31 -04002601 if (IS_GEN_IIE(hpriv))
Mark Lordba069e32008-05-31 16:46:34 -04002602 m4 = (m4 & ~PHY_MODE4_RSVD_ZEROS) | PHY_MODE4_RSVD_ONES;
2603 else
2604 m4 = (m4 & ~PHY_MODE4_CFG_MASK) | PHY_MODE4_CFG_VALUE;
Mark Lord8c30a8b2008-05-27 17:56:31 -04002605 writel(m4, port_mmio + PHY_MODE4);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002606 }
Mark Lordb406c7a2008-05-28 12:01:12 -04002607 /*
2608 * Workaround for 60x1-B2 errata SATA#13:
2609 * Any write to PHY_MODE4 (above) may corrupt PHY_MODE3,
2610 * so we must always rewrite PHY_MODE3 after PHY_MODE4.
2611 */
2612 writel(m3, port_mmio + PHY_MODE3);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002613
2614 /* Revert values of pre-emphasis and signal amps to the saved ones */
2615 m2 = readl(port_mmio + PHY_MODE2);
2616
2617 m2 &= ~MV_M2_PREAMP_MASK;
Jeff Garzik2a47ce02005-11-12 23:05:14 -05002618 m2 |= hpriv->signal[port].amps;
2619 m2 |= hpriv->signal[port].pre;
Jeff Garzik47c2b672005-11-12 21:13:17 -05002620 m2 &= ~(1 << 16);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002621
Jeff Garzike4e7b892006-01-31 12:18:41 -05002622 /* according to mvSata 3.6.1, some IIE values are fixed */
2623 if (IS_GEN_IIE(hpriv)) {
2624 m2 &= ~0xC30FF01F;
2625 m2 |= 0x0000900F;
2626 }
2627
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002628 writel(m2, port_mmio + PHY_MODE2);
2629}
2630
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002631/* TODO: use the generic LED interface to configure the SATA Presence */
2632/* & Acitivy LEDs on the board */
2633static void mv_soc_enable_leds(struct mv_host_priv *hpriv,
2634 void __iomem *mmio)
2635{
2636 return;
2637}
2638
2639static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx,
2640 void __iomem *mmio)
2641{
2642 void __iomem *port_mmio;
2643 u32 tmp;
2644
2645 port_mmio = mv_port_base(mmio, idx);
2646 tmp = readl(port_mmio + PHY_MODE2);
2647
2648 hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */
2649 hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */
2650}
2651
2652#undef ZERO
2653#define ZERO(reg) writel(0, port_mmio + (reg))
2654static void mv_soc_reset_hc_port(struct mv_host_priv *hpriv,
2655 void __iomem *mmio, unsigned int port)
2656{
2657 void __iomem *port_mmio = mv_port_base(mmio, port);
2658
Mark Lorde12bef52008-03-31 19:33:56 -04002659 mv_reset_channel(hpriv, mmio, port);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002660
2661 ZERO(0x028); /* command */
2662 writel(0x101f, port_mmio + EDMA_CFG_OFS);
2663 ZERO(0x004); /* timer */
2664 ZERO(0x008); /* irq err cause */
2665 ZERO(0x00c); /* irq err mask */
2666 ZERO(0x010); /* rq bah */
2667 ZERO(0x014); /* rq inp */
2668 ZERO(0x018); /* rq outp */
2669 ZERO(0x01c); /* respq bah */
2670 ZERO(0x024); /* respq outp */
2671 ZERO(0x020); /* respq inp */
2672 ZERO(0x02c); /* test control */
Mark Lord8e7decd2008-05-02 02:07:51 -04002673 writel(0xbc, port_mmio + EDMA_IORDY_TMOUT_OFS);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002674}
2675
2676#undef ZERO
2677
2678#define ZERO(reg) writel(0, hc_mmio + (reg))
2679static void mv_soc_reset_one_hc(struct mv_host_priv *hpriv,
2680 void __iomem *mmio)
2681{
2682 void __iomem *hc_mmio = mv_hc_base(mmio, 0);
2683
2684 ZERO(0x00c);
2685 ZERO(0x010);
2686 ZERO(0x014);
2687
2688}
2689
2690#undef ZERO
2691
2692static int mv_soc_reset_hc(struct mv_host_priv *hpriv,
2693 void __iomem *mmio, unsigned int n_hc)
2694{
2695 unsigned int port;
2696
2697 for (port = 0; port < hpriv->n_ports; port++)
2698 mv_soc_reset_hc_port(hpriv, mmio, port);
2699
2700 mv_soc_reset_one_hc(hpriv, mmio);
2701
2702 return 0;
2703}
2704
2705static void mv_soc_reset_flash(struct mv_host_priv *hpriv,
2706 void __iomem *mmio)
2707{
2708 return;
2709}
2710
2711static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio)
2712{
2713 return;
2714}
2715
Mark Lord8e7decd2008-05-02 02:07:51 -04002716static void mv_setup_ifcfg(void __iomem *port_mmio, int want_gen2i)
Mark Lordb67a1062008-03-31 19:35:13 -04002717{
Mark Lord8e7decd2008-05-02 02:07:51 -04002718 u32 ifcfg = readl(port_mmio + SATA_INTERFACE_CFG_OFS);
Mark Lordb67a1062008-03-31 19:35:13 -04002719
Mark Lord8e7decd2008-05-02 02:07:51 -04002720 ifcfg = (ifcfg & 0xf7f) | 0x9b1000; /* from chip spec */
Mark Lordb67a1062008-03-31 19:35:13 -04002721 if (want_gen2i)
Mark Lord8e7decd2008-05-02 02:07:51 -04002722 ifcfg |= (1 << 7); /* enable gen2i speed */
2723 writelfl(ifcfg, port_mmio + SATA_INTERFACE_CFG_OFS);
Mark Lordb67a1062008-03-31 19:35:13 -04002724}
2725
Mark Lorde12bef52008-03-31 19:33:56 -04002726static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio,
Jeff Garzikc9d39132005-11-13 17:47:51 -05002727 unsigned int port_no)
Brett Russ20f733e2005-09-01 18:26:17 -04002728{
Jeff Garzikc9d39132005-11-13 17:47:51 -05002729 void __iomem *port_mmio = mv_port_base(mmio, port_no);
Brett Russ20f733e2005-09-01 18:26:17 -04002730
Mark Lord8e7decd2008-05-02 02:07:51 -04002731 /*
2732 * The datasheet warns against setting EDMA_RESET when EDMA is active
2733 * (but doesn't say what the problem might be). So we first try
2734 * to disable the EDMA engine before doing the EDMA_RESET operation.
2735 */
Mark Lord0d8be5c2008-04-16 14:56:12 -04002736 mv_stop_edma_engine(port_mmio);
Mark Lord8e7decd2008-05-02 02:07:51 -04002737 writelfl(EDMA_RESET, port_mmio + EDMA_CMD_OFS);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002738
Mark Lordb67a1062008-03-31 19:35:13 -04002739 if (!IS_GEN_I(hpriv)) {
Mark Lord8e7decd2008-05-02 02:07:51 -04002740 /* Enable 3.0gb/s link speed: this survives EDMA_RESET */
2741 mv_setup_ifcfg(port_mmio, 1);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002742 }
Mark Lordb67a1062008-03-31 19:35:13 -04002743 /*
Mark Lord8e7decd2008-05-02 02:07:51 -04002744 * Strobing EDMA_RESET here causes a hard reset of the SATA transport,
Mark Lordb67a1062008-03-31 19:35:13 -04002745 * link, and physical layers. It resets all SATA interface registers
2746 * (except for SATA_INTERFACE_CFG), and issues a COMRESET to the dev.
Brett Russ20f733e2005-09-01 18:26:17 -04002747 */
Mark Lord8e7decd2008-05-02 02:07:51 -04002748 writelfl(EDMA_RESET, port_mmio + EDMA_CMD_OFS);
Mark Lordb67a1062008-03-31 19:35:13 -04002749 udelay(25); /* allow reset propagation */
Brett Russ31961942005-09-30 01:36:00 -04002750 writelfl(0, port_mmio + EDMA_CMD_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04002751
Jeff Garzikc9d39132005-11-13 17:47:51 -05002752 hpriv->ops->phy_errata(hpriv, mmio, port_no);
2753
Jeff Garzikee9ccdf2007-07-12 15:51:22 -04002754 if (IS_GEN_I(hpriv))
Jeff Garzikc9d39132005-11-13 17:47:51 -05002755 mdelay(1);
2756}
2757
Mark Lorde49856d2008-04-16 14:59:07 -04002758static void mv_pmp_select(struct ata_port *ap, int pmp)
Jeff Garzikc9d39132005-11-13 17:47:51 -05002759{
Mark Lorde49856d2008-04-16 14:59:07 -04002760 if (sata_pmp_supported(ap)) {
2761 void __iomem *port_mmio = mv_ap_base(ap);
2762 u32 reg = readl(port_mmio + SATA_IFCTL_OFS);
2763 int old = reg & 0xf;
Jeff Garzikc9d39132005-11-13 17:47:51 -05002764
Mark Lorde49856d2008-04-16 14:59:07 -04002765 if (old != pmp) {
2766 reg = (reg & ~0xf) | pmp;
2767 writelfl(reg, port_mmio + SATA_IFCTL_OFS);
2768 }
Tejun Heoda3dbb12007-07-16 14:29:40 +09002769 }
Brett Russ20f733e2005-09-01 18:26:17 -04002770}
2771
Mark Lorde49856d2008-04-16 14:59:07 -04002772static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class,
2773 unsigned long deadline)
Jeff Garzik22374672005-11-17 10:59:48 -05002774{
Mark Lorde49856d2008-04-16 14:59:07 -04002775 mv_pmp_select(link->ap, sata_srst_pmp(link));
2776 return sata_std_hardreset(link, class, deadline);
2777}
Jeff Garzik0ea9e172007-07-13 17:06:45 -04002778
Mark Lorde49856d2008-04-16 14:59:07 -04002779static int mv_softreset(struct ata_link *link, unsigned int *class,
2780 unsigned long deadline)
2781{
2782 mv_pmp_select(link->ap, sata_srst_pmp(link));
2783 return ata_sff_softreset(link, class, deadline);
Jeff Garzik22374672005-11-17 10:59:48 -05002784}
2785
Tejun Heocc0680a2007-08-06 18:36:23 +09002786static int mv_hardreset(struct ata_link *link, unsigned int *class,
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002787 unsigned long deadline)
2788{
Tejun Heocc0680a2007-08-06 18:36:23 +09002789 struct ata_port *ap = link->ap;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002790 struct mv_host_priv *hpriv = ap->host->private_data;
Mark Lordb5624682008-03-31 19:34:40 -04002791 struct mv_port_priv *pp = ap->private_data;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002792 void __iomem *mmio = hpriv->base;
Mark Lord0d8be5c2008-04-16 14:56:12 -04002793 int rc, attempts = 0, extra = 0;
2794 u32 sstatus;
2795 bool online;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002796
Mark Lorde12bef52008-03-31 19:33:56 -04002797 mv_reset_channel(hpriv, mmio, ap->port_no);
Mark Lordb5624682008-03-31 19:34:40 -04002798 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002799
Mark Lord0d8be5c2008-04-16 14:56:12 -04002800 /* Workaround for errata FEr SATA#10 (part 2) */
2801 do {
Mark Lord17c5aab2008-04-16 14:56:51 -04002802 const unsigned long *timing =
2803 sata_ehc_deb_timing(&link->eh_context);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002804
Mark Lord17c5aab2008-04-16 14:56:51 -04002805 rc = sata_link_hardreset(link, timing, deadline + extra,
2806 &online, NULL);
Mark Lord9dcffd92008-05-14 09:18:12 -04002807 rc = online ? -EAGAIN : rc;
Mark Lord17c5aab2008-04-16 14:56:51 -04002808 if (rc)
Mark Lord0d8be5c2008-04-16 14:56:12 -04002809 return rc;
Mark Lord0d8be5c2008-04-16 14:56:12 -04002810 sata_scr_read(link, SCR_STATUS, &sstatus);
2811 if (!IS_GEN_I(hpriv) && ++attempts >= 5 && sstatus == 0x121) {
2812 /* Force 1.5gb/s link speed and try again */
Mark Lord8e7decd2008-05-02 02:07:51 -04002813 mv_setup_ifcfg(mv_ap_base(ap), 0);
Mark Lord0d8be5c2008-04-16 14:56:12 -04002814 if (time_after(jiffies + HZ, deadline))
2815 extra = HZ; /* only extend it once, max */
2816 }
2817 } while (sstatus != 0x0 && sstatus != 0x113 && sstatus != 0x123);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002818
Mark Lord17c5aab2008-04-16 14:56:51 -04002819 return rc;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002820}
2821
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002822static void mv_eh_freeze(struct ata_port *ap)
Brett Russ20f733e2005-09-01 18:26:17 -04002823{
Mark Lord1cfd19a2008-04-19 15:05:50 -04002824 mv_stop_edma(ap);
Mark Lordc4de5732008-05-17 13:35:21 -04002825 mv_enable_port_irqs(ap, 0);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002826}
2827
2828static void mv_eh_thaw(struct ata_port *ap)
2829{
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002830 struct mv_host_priv *hpriv = ap->host->private_data;
Mark Lordc4de5732008-05-17 13:35:21 -04002831 unsigned int port = ap->port_no;
2832 unsigned int hardport = mv_hardport_from_port(port);
Mark Lord1cfd19a2008-04-19 15:05:50 -04002833 void __iomem *hc_mmio = mv_hc_base_from_port(hpriv->base, port);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002834 void __iomem *port_mmio = mv_ap_base(ap);
Mark Lordc4de5732008-05-17 13:35:21 -04002835 u32 hc_irq_cause;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002836
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002837 /* clear EDMA errors on this port */
2838 writel(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
2839
2840 /* clear pending irq events */
Mark Lordcae6edc2009-01-19 18:05:42 -05002841 hc_irq_cause = ~((DEV_IRQ | DMA_IRQ) << hardport);
Mark Lord1cfd19a2008-04-19 15:05:50 -04002842 writelfl(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002843
Mark Lord88e675e2008-05-17 13:36:30 -04002844 mv_enable_port_irqs(ap, ERR_IRQ);
Brett Russ31961942005-09-30 01:36:00 -04002845}
2846
Brett Russ05b308e2005-10-05 17:08:53 -04002847/**
2848 * mv_port_init - Perform some early initialization on a single port.
2849 * @port: libata data structure storing shadow register addresses
2850 * @port_mmio: base address of the port
2851 *
2852 * Initialize shadow register mmio addresses, clear outstanding
2853 * interrupts on the port, and unmask interrupts for the future
2854 * start of the port.
2855 *
2856 * LOCKING:
2857 * Inherited from caller.
2858 */
Brett Russ31961942005-09-30 01:36:00 -04002859static void mv_port_init(struct ata_ioports *port, void __iomem *port_mmio)
2860{
Tejun Heo0d5ff562007-02-01 15:06:36 +09002861 void __iomem *shd_base = port_mmio + SHD_BLK_OFS;
Brett Russ31961942005-09-30 01:36:00 -04002862 unsigned serr_ofs;
2863
Jeff Garzik8b260242005-11-12 12:32:50 -05002864 /* PIO related setup
Brett Russ31961942005-09-30 01:36:00 -04002865 */
2866 port->data_addr = shd_base + (sizeof(u32) * ATA_REG_DATA);
Jeff Garzik8b260242005-11-12 12:32:50 -05002867 port->error_addr =
Brett Russ31961942005-09-30 01:36:00 -04002868 port->feature_addr = shd_base + (sizeof(u32) * ATA_REG_ERR);
2869 port->nsect_addr = shd_base + (sizeof(u32) * ATA_REG_NSECT);
2870 port->lbal_addr = shd_base + (sizeof(u32) * ATA_REG_LBAL);
2871 port->lbam_addr = shd_base + (sizeof(u32) * ATA_REG_LBAM);
2872 port->lbah_addr = shd_base + (sizeof(u32) * ATA_REG_LBAH);
2873 port->device_addr = shd_base + (sizeof(u32) * ATA_REG_DEVICE);
Jeff Garzik8b260242005-11-12 12:32:50 -05002874 port->status_addr =
Brett Russ31961942005-09-30 01:36:00 -04002875 port->command_addr = shd_base + (sizeof(u32) * ATA_REG_STATUS);
2876 /* special case: control/altstatus doesn't have ATA_REG_ address */
2877 port->altstatus_addr = port->ctl_addr = shd_base + SHD_CTL_AST_OFS;
2878
2879 /* unused: */
Randy Dunlap8d9db2d2007-02-16 01:40:06 -08002880 port->cmd_addr = port->bmdma_addr = port->scr_addr = NULL;
Brett Russ20f733e2005-09-01 18:26:17 -04002881
Brett Russ31961942005-09-30 01:36:00 -04002882 /* Clear any currently outstanding port interrupt conditions */
2883 serr_ofs = mv_scr_offset(SCR_ERROR);
2884 writelfl(readl(port_mmio + serr_ofs), port_mmio + serr_ofs);
2885 writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
2886
Mark Lord646a4da2008-01-26 18:30:37 -05002887 /* unmask all non-transient EDMA error interrupts */
2888 writelfl(~EDMA_ERR_IRQ_TRANSIENT, port_mmio + EDMA_ERR_IRQ_MASK_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04002889
Jeff Garzik8b260242005-11-12 12:32:50 -05002890 VPRINTK("EDMA cfg=0x%08x EDMA IRQ err cause/mask=0x%08x/0x%08x\n",
Brett Russ31961942005-09-30 01:36:00 -04002891 readl(port_mmio + EDMA_CFG_OFS),
2892 readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS),
2893 readl(port_mmio + EDMA_ERR_IRQ_MASK_OFS));
Brett Russ20f733e2005-09-01 18:26:17 -04002894}
2895
Mark Lord616d4a92008-05-02 02:08:32 -04002896static unsigned int mv_in_pcix_mode(struct ata_host *host)
2897{
2898 struct mv_host_priv *hpriv = host->private_data;
2899 void __iomem *mmio = hpriv->base;
2900 u32 reg;
2901
Mark Lord1f398472008-05-27 17:54:48 -04002902 if (IS_SOC(hpriv) || !IS_PCIE(hpriv))
Mark Lord616d4a92008-05-02 02:08:32 -04002903 return 0; /* not PCI-X capable */
2904 reg = readl(mmio + MV_PCI_MODE_OFS);
2905 if ((reg & MV_PCI_MODE_MASK) == 0)
2906 return 0; /* conventional PCI mode */
2907 return 1; /* chip is in PCI-X mode */
2908}
2909
2910static int mv_pci_cut_through_okay(struct ata_host *host)
2911{
2912 struct mv_host_priv *hpriv = host->private_data;
2913 void __iomem *mmio = hpriv->base;
2914 u32 reg;
2915
2916 if (!mv_in_pcix_mode(host)) {
2917 reg = readl(mmio + PCI_COMMAND_OFS);
2918 if (reg & PCI_COMMAND_MRDTRIG)
2919 return 0; /* not okay */
2920 }
2921 return 1; /* okay */
2922}
2923
Tejun Heo4447d352007-04-17 23:44:08 +09002924static int mv_chip_id(struct ata_host *host, unsigned int board_idx)
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002925{
Tejun Heo4447d352007-04-17 23:44:08 +09002926 struct pci_dev *pdev = to_pci_dev(host->dev);
2927 struct mv_host_priv *hpriv = host->private_data;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002928 u32 hp_flags = hpriv->hp_flags;
2929
Jeff Garzik5796d1c2007-10-26 00:03:37 -04002930 switch (board_idx) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05002931 case chip_5080:
2932 hpriv->ops = &mv5xxx_ops;
Jeff Garzikee9ccdf2007-07-12 15:51:22 -04002933 hp_flags |= MV_HP_GEN_I;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002934
Auke Kok44c10132007-06-08 15:46:36 -07002935 switch (pdev->revision) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05002936 case 0x1:
2937 hp_flags |= MV_HP_ERRATA_50XXB0;
2938 break;
2939 case 0x3:
2940 hp_flags |= MV_HP_ERRATA_50XXB2;
2941 break;
2942 default:
2943 dev_printk(KERN_WARNING, &pdev->dev,
2944 "Applying 50XXB2 workarounds to unknown rev\n");
2945 hp_flags |= MV_HP_ERRATA_50XXB2;
2946 break;
2947 }
2948 break;
2949
2950 case chip_504x:
2951 case chip_508x:
2952 hpriv->ops = &mv5xxx_ops;
Jeff Garzikee9ccdf2007-07-12 15:51:22 -04002953 hp_flags |= MV_HP_GEN_I;
Jeff Garzik47c2b672005-11-12 21:13:17 -05002954
Auke Kok44c10132007-06-08 15:46:36 -07002955 switch (pdev->revision) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05002956 case 0x0:
2957 hp_flags |= MV_HP_ERRATA_50XXB0;
2958 break;
2959 case 0x3:
2960 hp_flags |= MV_HP_ERRATA_50XXB2;
2961 break;
2962 default:
2963 dev_printk(KERN_WARNING, &pdev->dev,
2964 "Applying B2 workarounds to unknown rev\n");
2965 hp_flags |= MV_HP_ERRATA_50XXB2;
2966 break;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002967 }
2968 break;
2969
2970 case chip_604x:
2971 case chip_608x:
Jeff Garzik47c2b672005-11-12 21:13:17 -05002972 hpriv->ops = &mv6xxx_ops;
Jeff Garzikee9ccdf2007-07-12 15:51:22 -04002973 hp_flags |= MV_HP_GEN_II;
Jeff Garzik47c2b672005-11-12 21:13:17 -05002974
Auke Kok44c10132007-06-08 15:46:36 -07002975 switch (pdev->revision) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05002976 case 0x7:
2977 hp_flags |= MV_HP_ERRATA_60X1B2;
2978 break;
2979 case 0x9:
2980 hp_flags |= MV_HP_ERRATA_60X1C0;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002981 break;
2982 default:
2983 dev_printk(KERN_WARNING, &pdev->dev,
Jeff Garzik47c2b672005-11-12 21:13:17 -05002984 "Applying B2 workarounds to unknown rev\n");
2985 hp_flags |= MV_HP_ERRATA_60X1B2;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002986 break;
2987 }
2988 break;
2989
Jeff Garzike4e7b892006-01-31 12:18:41 -05002990 case chip_7042:
Mark Lord616d4a92008-05-02 02:08:32 -04002991 hp_flags |= MV_HP_PCIE | MV_HP_CUT_THROUGH;
Mark Lord306b30f2007-12-04 14:07:52 -05002992 if (pdev->vendor == PCI_VENDOR_ID_TTI &&
2993 (pdev->device == 0x2300 || pdev->device == 0x2310))
2994 {
Mark Lord4e520032007-12-11 12:58:05 -05002995 /*
2996 * Highpoint RocketRAID PCIe 23xx series cards:
2997 *
2998 * Unconfigured drives are treated as "Legacy"
2999 * by the BIOS, and it overwrites sector 8 with
3000 * a "Lgcy" metadata block prior to Linux boot.
3001 *
3002 * Configured drives (RAID or JBOD) leave sector 8
3003 * alone, but instead overwrite a high numbered
3004 * sector for the RAID metadata. This sector can
3005 * be determined exactly, by truncating the physical
3006 * drive capacity to a nice even GB value.
3007 *
3008 * RAID metadata is at: (dev->n_sectors & ~0xfffff)
3009 *
3010 * Warn the user, lest they think we're just buggy.
3011 */
3012 printk(KERN_WARNING DRV_NAME ": Highpoint RocketRAID"
3013 " BIOS CORRUPTS DATA on all attached drives,"
3014 " regardless of if/how they are configured."
3015 " BEWARE!\n");
3016 printk(KERN_WARNING DRV_NAME ": For data safety, do not"
3017 " use sectors 8-9 on \"Legacy\" drives,"
3018 " and avoid the final two gigabytes on"
3019 " all RocketRAID BIOS initialized drives.\n");
Mark Lord306b30f2007-12-04 14:07:52 -05003020 }
Mark Lord8e7decd2008-05-02 02:07:51 -04003021 /* drop through */
Jeff Garzike4e7b892006-01-31 12:18:41 -05003022 case chip_6042:
3023 hpriv->ops = &mv6xxx_ops;
Jeff Garzike4e7b892006-01-31 12:18:41 -05003024 hp_flags |= MV_HP_GEN_IIE;
Mark Lord616d4a92008-05-02 02:08:32 -04003025 if (board_idx == chip_6042 && mv_pci_cut_through_okay(host))
3026 hp_flags |= MV_HP_CUT_THROUGH;
Jeff Garzike4e7b892006-01-31 12:18:41 -05003027
Auke Kok44c10132007-06-08 15:46:36 -07003028 switch (pdev->revision) {
Mark Lord5cf73bf2008-05-27 17:58:56 -04003029 case 0x2: /* Rev.B0: the first/only public release */
Jeff Garzike4e7b892006-01-31 12:18:41 -05003030 hp_flags |= MV_HP_ERRATA_60X1C0;
3031 break;
3032 default:
3033 dev_printk(KERN_WARNING, &pdev->dev,
3034 "Applying 60X1C0 workarounds to unknown rev\n");
3035 hp_flags |= MV_HP_ERRATA_60X1C0;
3036 break;
3037 }
3038 break;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003039 case chip_soc:
3040 hpriv->ops = &mv_soc_ops;
Saeed Bisharaeb3a55a2008-08-04 00:52:55 -11003041 hp_flags |= MV_HP_FLAG_SOC | MV_HP_GEN_IIE |
3042 MV_HP_ERRATA_60X1C0;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003043 break;
Jeff Garzike4e7b892006-01-31 12:18:41 -05003044
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003045 default:
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003046 dev_printk(KERN_ERR, host->dev,
Jeff Garzik5796d1c2007-10-26 00:03:37 -04003047 "BUG: invalid board index %u\n", board_idx);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003048 return 1;
3049 }
3050
3051 hpriv->hp_flags = hp_flags;
Mark Lord02a121d2007-12-01 13:07:22 -05003052 if (hp_flags & MV_HP_PCIE) {
3053 hpriv->irq_cause_ofs = PCIE_IRQ_CAUSE_OFS;
3054 hpriv->irq_mask_ofs = PCIE_IRQ_MASK_OFS;
3055 hpriv->unmask_all_irqs = PCIE_UNMASK_ALL_IRQS;
3056 } else {
3057 hpriv->irq_cause_ofs = PCI_IRQ_CAUSE_OFS;
3058 hpriv->irq_mask_ofs = PCI_IRQ_MASK_OFS;
3059 hpriv->unmask_all_irqs = PCI_UNMASK_ALL_IRQS;
3060 }
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003061
3062 return 0;
3063}
3064
Brett Russ05b308e2005-10-05 17:08:53 -04003065/**
Jeff Garzik47c2b672005-11-12 21:13:17 -05003066 * mv_init_host - Perform some early initialization of the host.
Tejun Heo4447d352007-04-17 23:44:08 +09003067 * @host: ATA host to initialize
3068 * @board_idx: controller index
Brett Russ05b308e2005-10-05 17:08:53 -04003069 *
3070 * If possible, do an early global reset of the host. Then do
3071 * our port init and clear/unmask all/relevant host interrupts.
3072 *
3073 * LOCKING:
3074 * Inherited from caller.
3075 */
Tejun Heo4447d352007-04-17 23:44:08 +09003076static int mv_init_host(struct ata_host *host, unsigned int board_idx)
Brett Russ20f733e2005-09-01 18:26:17 -04003077{
3078 int rc = 0, n_hc, port, hc;
Tejun Heo4447d352007-04-17 23:44:08 +09003079 struct mv_host_priv *hpriv = host->private_data;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003080 void __iomem *mmio = hpriv->base;
Jeff Garzik47c2b672005-11-12 21:13:17 -05003081
Tejun Heo4447d352007-04-17 23:44:08 +09003082 rc = mv_chip_id(host, board_idx);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003083 if (rc)
Mark Lord352fab72008-04-19 14:43:42 -04003084 goto done;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003085
Mark Lord1f398472008-05-27 17:54:48 -04003086 if (IS_SOC(hpriv)) {
Mark Lord7368f912008-04-25 11:24:24 -04003087 hpriv->main_irq_cause_addr = mmio + SOC_HC_MAIN_IRQ_CAUSE_OFS;
3088 hpriv->main_irq_mask_addr = mmio + SOC_HC_MAIN_IRQ_MASK_OFS;
Mark Lord1f398472008-05-27 17:54:48 -04003089 } else {
3090 hpriv->main_irq_cause_addr = mmio + PCI_HC_MAIN_IRQ_CAUSE_OFS;
3091 hpriv->main_irq_mask_addr = mmio + PCI_HC_MAIN_IRQ_MASK_OFS;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003092 }
Mark Lord352fab72008-04-19 14:43:42 -04003093
Thomas Reitmayr5d0fb2e2009-01-24 20:24:58 +01003094 /* initialize shadow irq mask with register's value */
3095 hpriv->main_irq_mask = readl(hpriv->main_irq_mask_addr);
3096
Mark Lord352fab72008-04-19 14:43:42 -04003097 /* global interrupt mask: 0 == mask everything */
Mark Lordc4de5732008-05-17 13:35:21 -04003098 mv_set_main_irq_mask(host, ~0, 0);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003099
Tejun Heo4447d352007-04-17 23:44:08 +09003100 n_hc = mv_get_hc_count(host->ports[0]->flags);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003101
Tejun Heo4447d352007-04-17 23:44:08 +09003102 for (port = 0; port < host->n_ports; port++)
Jeff Garzik47c2b672005-11-12 21:13:17 -05003103 hpriv->ops->read_preamp(hpriv, port, mmio);
Brett Russ20f733e2005-09-01 18:26:17 -04003104
Jeff Garzikc9d39132005-11-13 17:47:51 -05003105 rc = hpriv->ops->reset_hc(hpriv, mmio, n_hc);
Jeff Garzik47c2b672005-11-12 21:13:17 -05003106 if (rc)
Brett Russ20f733e2005-09-01 18:26:17 -04003107 goto done;
Brett Russ20f733e2005-09-01 18:26:17 -04003108
Jeff Garzik522479f2005-11-12 22:14:02 -05003109 hpriv->ops->reset_flash(hpriv, mmio);
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003110 hpriv->ops->reset_bus(host, mmio);
Jeff Garzik47c2b672005-11-12 21:13:17 -05003111 hpriv->ops->enable_leds(hpriv, mmio);
Brett Russ20f733e2005-09-01 18:26:17 -04003112
Tejun Heo4447d352007-04-17 23:44:08 +09003113 for (port = 0; port < host->n_ports; port++) {
Tejun Heocbcdd872007-08-18 13:14:55 +09003114 struct ata_port *ap = host->ports[port];
Jeff Garzik2a47ce02005-11-12 23:05:14 -05003115 void __iomem *port_mmio = mv_port_base(mmio, port);
Tejun Heocbcdd872007-08-18 13:14:55 +09003116
3117 mv_port_init(&ap->ioaddr, port_mmio);
3118
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003119#ifdef CONFIG_PCI
Mark Lord1f398472008-05-27 17:54:48 -04003120 if (!IS_SOC(hpriv)) {
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003121 unsigned int offset = port_mmio - mmio;
3122 ata_port_pbar_desc(ap, MV_PRIMARY_BAR, -1, "mmio");
3123 ata_port_pbar_desc(ap, MV_PRIMARY_BAR, offset, "port");
3124 }
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003125#endif
Brett Russ20f733e2005-09-01 18:26:17 -04003126 }
3127
3128 for (hc = 0; hc < n_hc; hc++) {
Brett Russ31961942005-09-30 01:36:00 -04003129 void __iomem *hc_mmio = mv_hc_base(mmio, hc);
3130
3131 VPRINTK("HC%i: HC config=0x%08x HC IRQ cause "
3132 "(before clear)=0x%08x\n", hc,
3133 readl(hc_mmio + HC_CFG_OFS),
3134 readl(hc_mmio + HC_IRQ_CAUSE_OFS));
3135
3136 /* Clear any currently outstanding hc interrupt conditions */
3137 writelfl(0, hc_mmio + HC_IRQ_CAUSE_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04003138 }
3139
Mark Lord6be96ac2009-02-19 10:38:04 -05003140 /* Clear any currently outstanding host interrupt conditions */
3141 writelfl(0, mmio + hpriv->irq_cause_ofs);
Brett Russ31961942005-09-30 01:36:00 -04003142
Mark Lord6be96ac2009-02-19 10:38:04 -05003143 /* and unmask interrupt generation for host regs */
3144 writelfl(hpriv->unmask_all_irqs, mmio + hpriv->irq_mask_ofs);
Jeff Garzikfb621e22007-02-25 04:19:45 -05003145
Mark Lord6be96ac2009-02-19 10:38:04 -05003146 /*
3147 * enable only global host interrupts for now.
3148 * The per-port interrupts get done later as ports are set up.
3149 */
3150 mv_set_main_irq_mask(host, 0, PCI_ERR);
Brett Russ31961942005-09-30 01:36:00 -04003151done:
Brett Russ20f733e2005-09-01 18:26:17 -04003152 return rc;
3153}
3154
Byron Bradleyfbf14e22008-02-10 21:17:30 +00003155static int mv_create_dma_pools(struct mv_host_priv *hpriv, struct device *dev)
3156{
3157 hpriv->crqb_pool = dmam_pool_create("crqb_q", dev, MV_CRQB_Q_SZ,
3158 MV_CRQB_Q_SZ, 0);
3159 if (!hpriv->crqb_pool)
3160 return -ENOMEM;
3161
3162 hpriv->crpb_pool = dmam_pool_create("crpb_q", dev, MV_CRPB_Q_SZ,
3163 MV_CRPB_Q_SZ, 0);
3164 if (!hpriv->crpb_pool)
3165 return -ENOMEM;
3166
3167 hpriv->sg_tbl_pool = dmam_pool_create("sg_tbl", dev, MV_SG_TBL_SZ,
3168 MV_SG_TBL_SZ, 0);
3169 if (!hpriv->sg_tbl_pool)
3170 return -ENOMEM;
3171
3172 return 0;
3173}
3174
Lennert Buytenhek15a32632008-03-27 14:51:39 -04003175static void mv_conf_mbus_windows(struct mv_host_priv *hpriv,
3176 struct mbus_dram_target_info *dram)
3177{
3178 int i;
3179
3180 for (i = 0; i < 4; i++) {
3181 writel(0, hpriv->base + WINDOW_CTRL(i));
3182 writel(0, hpriv->base + WINDOW_BASE(i));
3183 }
3184
3185 for (i = 0; i < dram->num_cs; i++) {
3186 struct mbus_dram_window *cs = dram->cs + i;
3187
3188 writel(((cs->size - 1) & 0xffff0000) |
3189 (cs->mbus_attr << 8) |
3190 (dram->mbus_dram_target_id << 4) | 1,
3191 hpriv->base + WINDOW_CTRL(i));
3192 writel(cs->base, hpriv->base + WINDOW_BASE(i));
3193 }
3194}
3195
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003196/**
3197 * mv_platform_probe - handle a positive probe of an soc Marvell
3198 * host
3199 * @pdev: platform device found
3200 *
3201 * LOCKING:
3202 * Inherited from caller.
3203 */
3204static int mv_platform_probe(struct platform_device *pdev)
3205{
3206 static int printed_version;
3207 const struct mv_sata_platform_data *mv_platform_data;
3208 const struct ata_port_info *ppi[] =
3209 { &mv_port_info[chip_soc], NULL };
3210 struct ata_host *host;
3211 struct mv_host_priv *hpriv;
3212 struct resource *res;
3213 int n_ports, rc;
3214
3215 if (!printed_version++)
3216 dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
3217
3218 /*
3219 * Simple resource validation ..
3220 */
3221 if (unlikely(pdev->num_resources != 2)) {
3222 dev_err(&pdev->dev, "invalid number of resources\n");
3223 return -EINVAL;
3224 }
3225
3226 /*
3227 * Get the register base first
3228 */
3229 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
3230 if (res == NULL)
3231 return -EINVAL;
3232
3233 /* allocate host */
3234 mv_platform_data = pdev->dev.platform_data;
3235 n_ports = mv_platform_data->n_ports;
3236
3237 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
3238 hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
3239
3240 if (!host || !hpriv)
3241 return -ENOMEM;
3242 host->private_data = hpriv;
3243 hpriv->n_ports = n_ports;
3244
3245 host->iomap = NULL;
Saeed Bisharaf1cb0ea2008-02-18 07:42:28 -11003246 hpriv->base = devm_ioremap(&pdev->dev, res->start,
3247 res->end - res->start + 1);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003248 hpriv->base -= MV_SATAHC0_REG_BASE;
3249
Lennert Buytenhek15a32632008-03-27 14:51:39 -04003250 /*
3251 * (Re-)program MBUS remapping windows if we are asked to.
3252 */
3253 if (mv_platform_data->dram != NULL)
3254 mv_conf_mbus_windows(hpriv, mv_platform_data->dram);
3255
Byron Bradleyfbf14e22008-02-10 21:17:30 +00003256 rc = mv_create_dma_pools(hpriv, &pdev->dev);
3257 if (rc)
3258 return rc;
3259
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003260 /* initialize adapter */
3261 rc = mv_init_host(host, chip_soc);
3262 if (rc)
3263 return rc;
3264
3265 dev_printk(KERN_INFO, &pdev->dev,
3266 "slots %u ports %d\n", (unsigned)MV_MAX_Q_DEPTH,
3267 host->n_ports);
3268
3269 return ata_host_activate(host, platform_get_irq(pdev, 0), mv_interrupt,
3270 IRQF_SHARED, &mv6_sht);
3271}
3272
3273/*
3274 *
3275 * mv_platform_remove - unplug a platform interface
3276 * @pdev: platform device
3277 *
3278 * A platform bus SATA device has been unplugged. Perform the needed
3279 * cleanup. Also called on module unload for any active devices.
3280 */
3281static int __devexit mv_platform_remove(struct platform_device *pdev)
3282{
3283 struct device *dev = &pdev->dev;
3284 struct ata_host *host = dev_get_drvdata(dev);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003285
3286 ata_host_detach(host);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003287 return 0;
3288}
3289
3290static struct platform_driver mv_platform_driver = {
3291 .probe = mv_platform_probe,
3292 .remove = __devexit_p(mv_platform_remove),
3293 .driver = {
3294 .name = DRV_NAME,
3295 .owner = THIS_MODULE,
3296 },
3297};
3298
3299
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003300#ifdef CONFIG_PCI
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003301static int mv_pci_init_one(struct pci_dev *pdev,
3302 const struct pci_device_id *ent);
3303
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003304
3305static struct pci_driver mv_pci_driver = {
3306 .name = DRV_NAME,
3307 .id_table = mv_pci_tbl,
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003308 .probe = mv_pci_init_one,
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003309 .remove = ata_pci_remove_one,
3310};
3311
3312/*
3313 * module options
3314 */
3315static int msi; /* Use PCI msi; either zero (off, default) or non-zero */
3316
3317
3318/* move to PCI layer or libata core? */
3319static int pci_go_64(struct pci_dev *pdev)
3320{
3321 int rc;
3322
3323 if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
3324 rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
3325 if (rc) {
3326 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
3327 if (rc) {
3328 dev_printk(KERN_ERR, &pdev->dev,
3329 "64-bit DMA enable failed\n");
3330 return rc;
3331 }
3332 }
3333 } else {
3334 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
3335 if (rc) {
3336 dev_printk(KERN_ERR, &pdev->dev,
3337 "32-bit DMA enable failed\n");
3338 return rc;
3339 }
3340 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
3341 if (rc) {
3342 dev_printk(KERN_ERR, &pdev->dev,
3343 "32-bit consistent DMA enable failed\n");
3344 return rc;
3345 }
3346 }
3347
3348 return rc;
3349}
3350
Brett Russ05b308e2005-10-05 17:08:53 -04003351/**
3352 * mv_print_info - Dump key info to kernel log for perusal.
Tejun Heo4447d352007-04-17 23:44:08 +09003353 * @host: ATA host to print info about
Brett Russ05b308e2005-10-05 17:08:53 -04003354 *
3355 * FIXME: complete this.
3356 *
3357 * LOCKING:
3358 * Inherited from caller.
3359 */
Tejun Heo4447d352007-04-17 23:44:08 +09003360static void mv_print_info(struct ata_host *host)
Brett Russ31961942005-09-30 01:36:00 -04003361{
Tejun Heo4447d352007-04-17 23:44:08 +09003362 struct pci_dev *pdev = to_pci_dev(host->dev);
3363 struct mv_host_priv *hpriv = host->private_data;
Auke Kok44c10132007-06-08 15:46:36 -07003364 u8 scc;
Jeff Garzikc1e4fe72007-07-09 12:29:31 -04003365 const char *scc_s, *gen;
Brett Russ31961942005-09-30 01:36:00 -04003366
3367 /* Use this to determine the HW stepping of the chip so we know
3368 * what errata to workaround
3369 */
Brett Russ31961942005-09-30 01:36:00 -04003370 pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &scc);
3371 if (scc == 0)
3372 scc_s = "SCSI";
3373 else if (scc == 0x01)
3374 scc_s = "RAID";
3375 else
Jeff Garzikc1e4fe72007-07-09 12:29:31 -04003376 scc_s = "?";
3377
3378 if (IS_GEN_I(hpriv))
3379 gen = "I";
3380 else if (IS_GEN_II(hpriv))
3381 gen = "II";
3382 else if (IS_GEN_IIE(hpriv))
3383 gen = "IIE";
3384 else
3385 gen = "?";
Brett Russ31961942005-09-30 01:36:00 -04003386
Jeff Garzika9524a72005-10-30 14:39:11 -05003387 dev_printk(KERN_INFO, &pdev->dev,
Jeff Garzikc1e4fe72007-07-09 12:29:31 -04003388 "Gen-%s %u slots %u ports %s mode IRQ via %s\n",
3389 gen, (unsigned)MV_MAX_Q_DEPTH, host->n_ports,
Brett Russ31961942005-09-30 01:36:00 -04003390 scc_s, (MV_HP_FLAG_MSI & hpriv->hp_flags) ? "MSI" : "INTx");
3391}
3392
Brett Russ05b308e2005-10-05 17:08:53 -04003393/**
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003394 * mv_pci_init_one - handle a positive probe of a PCI Marvell host
Brett Russ05b308e2005-10-05 17:08:53 -04003395 * @pdev: PCI device found
3396 * @ent: PCI device ID entry for the matched host
3397 *
3398 * LOCKING:
3399 * Inherited from caller.
3400 */
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003401static int mv_pci_init_one(struct pci_dev *pdev,
3402 const struct pci_device_id *ent)
Brett Russ20f733e2005-09-01 18:26:17 -04003403{
Jeff Garzik2dcb4072007-10-19 06:42:56 -04003404 static int printed_version;
Brett Russ20f733e2005-09-01 18:26:17 -04003405 unsigned int board_idx = (unsigned int)ent->driver_data;
Tejun Heo4447d352007-04-17 23:44:08 +09003406 const struct ata_port_info *ppi[] = { &mv_port_info[board_idx], NULL };
3407 struct ata_host *host;
3408 struct mv_host_priv *hpriv;
3409 int n_ports, rc;
Brett Russ20f733e2005-09-01 18:26:17 -04003410
Jeff Garzika9524a72005-10-30 14:39:11 -05003411 if (!printed_version++)
3412 dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
Brett Russ20f733e2005-09-01 18:26:17 -04003413
Tejun Heo4447d352007-04-17 23:44:08 +09003414 /* allocate host */
3415 n_ports = mv_get_hc_count(ppi[0]->flags) * MV_PORTS_PER_HC;
3416
3417 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
3418 hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
3419 if (!host || !hpriv)
3420 return -ENOMEM;
3421 host->private_data = hpriv;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003422 hpriv->n_ports = n_ports;
Tejun Heo4447d352007-04-17 23:44:08 +09003423
3424 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09003425 rc = pcim_enable_device(pdev);
3426 if (rc)
Brett Russ20f733e2005-09-01 18:26:17 -04003427 return rc;
Brett Russ20f733e2005-09-01 18:26:17 -04003428
Tejun Heo0d5ff562007-02-01 15:06:36 +09003429 rc = pcim_iomap_regions(pdev, 1 << MV_PRIMARY_BAR, DRV_NAME);
3430 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09003431 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09003432 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09003433 return rc;
Tejun Heo4447d352007-04-17 23:44:08 +09003434 host->iomap = pcim_iomap_table(pdev);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003435 hpriv->base = host->iomap[MV_PRIMARY_BAR];
Brett Russ20f733e2005-09-01 18:26:17 -04003436
Jeff Garzikd88184f2007-02-26 01:26:06 -05003437 rc = pci_go_64(pdev);
3438 if (rc)
3439 return rc;
3440
Mark Lordda2fa9b2008-01-26 18:32:45 -05003441 rc = mv_create_dma_pools(hpriv, &pdev->dev);
3442 if (rc)
3443 return rc;
3444
Brett Russ20f733e2005-09-01 18:26:17 -04003445 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09003446 rc = mv_init_host(host, board_idx);
Tejun Heo24dc5f32007-01-20 16:00:28 +09003447 if (rc)
3448 return rc;
Brett Russ20f733e2005-09-01 18:26:17 -04003449
Mark Lord6d3c30e2009-01-21 10:31:29 -05003450 /* Enable message-switched interrupts, if requested */
3451 if (msi && pci_enable_msi(pdev) == 0)
3452 hpriv->hp_flags |= MV_HP_FLAG_MSI;
Brett Russ20f733e2005-09-01 18:26:17 -04003453
Brett Russ31961942005-09-30 01:36:00 -04003454 mv_dump_pci_cfg(pdev, 0x68);
Tejun Heo4447d352007-04-17 23:44:08 +09003455 mv_print_info(host);
Brett Russ20f733e2005-09-01 18:26:17 -04003456
Tejun Heo4447d352007-04-17 23:44:08 +09003457 pci_set_master(pdev);
Jeff Garzikea8b4db2007-07-17 02:21:50 -04003458 pci_try_set_mwi(pdev);
Tejun Heo4447d352007-04-17 23:44:08 +09003459 return ata_host_activate(host, pdev->irq, mv_interrupt, IRQF_SHARED,
Jeff Garzikc5d3e452007-07-11 18:30:50 -04003460 IS_GEN_I(hpriv) ? &mv5_sht : &mv6_sht);
Brett Russ20f733e2005-09-01 18:26:17 -04003461}
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003462#endif
Brett Russ20f733e2005-09-01 18:26:17 -04003463
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003464static int mv_platform_probe(struct platform_device *pdev);
3465static int __devexit mv_platform_remove(struct platform_device *pdev);
3466
Brett Russ20f733e2005-09-01 18:26:17 -04003467static int __init mv_init(void)
3468{
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003469 int rc = -ENODEV;
3470#ifdef CONFIG_PCI
3471 rc = pci_register_driver(&mv_pci_driver);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003472 if (rc < 0)
3473 return rc;
3474#endif
3475 rc = platform_driver_register(&mv_platform_driver);
3476
3477#ifdef CONFIG_PCI
3478 if (rc < 0)
3479 pci_unregister_driver(&mv_pci_driver);
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003480#endif
3481 return rc;
Brett Russ20f733e2005-09-01 18:26:17 -04003482}
3483
3484static void __exit mv_exit(void)
3485{
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003486#ifdef CONFIG_PCI
Brett Russ20f733e2005-09-01 18:26:17 -04003487 pci_unregister_driver(&mv_pci_driver);
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003488#endif
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003489 platform_driver_unregister(&mv_platform_driver);
Brett Russ20f733e2005-09-01 18:26:17 -04003490}
3491
3492MODULE_AUTHOR("Brett Russ");
3493MODULE_DESCRIPTION("SCSI low-level driver for Marvell SATA controllers");
3494MODULE_LICENSE("GPL");
3495MODULE_DEVICE_TABLE(pci, mv_pci_tbl);
3496MODULE_VERSION(DRV_VERSION);
Mark Lord17c5aab2008-04-16 14:56:51 -04003497MODULE_ALIAS("platform:" DRV_NAME);
Brett Russ20f733e2005-09-01 18:26:17 -04003498
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003499#ifdef CONFIG_PCI
Jeff Garzikddef9bb2006-02-02 16:17:06 -05003500module_param(msi, int, 0444);
3501MODULE_PARM_DESC(msi, "Enable use of PCI MSI (0=off, 1=on)");
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003502#endif
Jeff Garzikddef9bb2006-02-02 16:17:06 -05003503
Brett Russ20f733e2005-09-01 18:26:17 -04003504module_init(mv_init);
3505module_exit(mv_exit);