blob: 5e91fbbedcefe1c11ea58cb3eb76e00fd40c3b81 [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Chris Wilson5eddb702010-09-11 13:48:45 +010028#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
Paulo Zanonia5c961d2012-10-24 15:59:34 -020029#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
Chris Wilson5eddb702010-09-11 13:48:45 +010030
Eugeni Dodonov2b139522012-03-29 12:32:22 -030031#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
32
Daniel Vetter6b26c862012-04-24 14:04:12 +020033#define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a))
34#define _MASKED_BIT_DISABLE(a) ((a) << 16)
35
Jesse Barnes585fb112008-07-29 11:54:06 -070036/*
37 * The Bridge device's PCI config space has information about the
38 * fb aperture size and the amount of pre-reserved memory.
Daniel Vetter95375b72010-09-24 20:54:39 +020039 * This is all handled in the intel-gtt.ko module. i915.ko only
40 * cares about the vga bit for the vga rbiter.
Jesse Barnes585fb112008-07-29 11:54:06 -070041 */
42#define INTEL_GMCH_CTRL 0x52
Dave Airlie28d52042009-09-21 14:33:58 +100043#define INTEL_GMCH_VGA_DISABLE (1 << 1)
Ben Widawskye76e9ae2012-11-04 09:21:27 -080044#define SNB_GMCH_CTRL 0x50
45#define SNB_GMCH_GGMS_SHIFT 8 /* GTT Graphics Memory Size */
46#define SNB_GMCH_GGMS_MASK 0x3
47#define SNB_GMCH_GMS_SHIFT 3 /* Graphics Mode Select */
48#define SNB_GMCH_GMS_MASK 0x1f
Ben Widawsky03752f52012-11-04 09:21:28 -080049#define IVB_GMCH_GMS_SHIFT 4
50#define IVB_GMCH_GMS_MASK 0xf
Ben Widawskye76e9ae2012-11-04 09:21:27 -080051
Zhenyu Wang14bc4902009-11-11 01:25:25 +080052
Jesse Barnes585fb112008-07-29 11:54:06 -070053/* PCI config space */
54
55#define HPLLCC 0xc0 /* 855 only */
Jesse Barnes652c3932009-08-17 13:31:43 -070056#define GC_CLOCK_CONTROL_MASK (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070057#define GC_CLOCK_133_200 (0 << 0)
58#define GC_CLOCK_100_200 (1 << 0)
59#define GC_CLOCK_100_133 (2 << 0)
60#define GC_CLOCK_166_250 (3 << 0)
Jesse Barnesf97108d2010-01-29 11:27:07 -080061#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -070062#define GCFGC 0xf0 /* 915+ only */
63#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
64#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
65#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
66#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -070067#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
68#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
69#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
70#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
71#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
72#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
73#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
74#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
75#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
76#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
77#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
78#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
79#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
80#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
81#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
82#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
83#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
84#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
85#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070086#define LBB 0xf4
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070087
88/* Graphics reset regs */
Kenneth Graunke0573ed42010-09-11 03:17:19 -070089#define I965_GDRST 0xc0 /* PCI config register */
90#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070091#define GRDOM_FULL (0<<2)
92#define GRDOM_RENDER (1<<2)
93#define GRDOM_MEDIA (3<<2)
Daniel Vetter5ccce182012-04-27 15:17:45 +020094#define GRDOM_RESET_ENABLE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -070095
Jesse Barnes07b7ddd2011-08-03 11:28:44 -070096#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
97#define GEN6_MBC_SNPCR_SHIFT 21
98#define GEN6_MBC_SNPCR_MASK (3<<21)
99#define GEN6_MBC_SNPCR_MAX (0<<21)
100#define GEN6_MBC_SNPCR_MED (1<<21)
101#define GEN6_MBC_SNPCR_LOW (2<<21)
102#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
103
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100104#define GEN6_MBCTL 0x0907c
105#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
106#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
107#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
108#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
109#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
110
Eric Anholtcff458c2010-11-18 09:31:14 +0800111#define GEN6_GDRST 0x941c
112#define GEN6_GRDOM_FULL (1 << 0)
113#define GEN6_GRDOM_RENDER (1 << 1)
114#define GEN6_GRDOM_MEDIA (1 << 2)
115#define GEN6_GRDOM_BLT (1 << 3)
116
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100117#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
118#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
119#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
120#define PP_DIR_DCLV_2G 0xffffffff
121
122#define GAM_ECOCHK 0x4090
123#define ECOCHK_SNB_BIT (1<<10)
Ben Widawskye3dff582013-03-20 14:49:14 -0700124#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100125#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
126#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
127
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200128#define GAC_ECO_BITS 0x14090
129#define ECOBITS_PPGTT_CACHE64B (3<<8)
130#define ECOBITS_PPGTT_CACHE4B (0<<8)
131
Daniel Vetterbe901a52012-04-11 20:42:39 +0200132#define GAB_CTL 0x24000
133#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
134
Jesse Barnes585fb112008-07-29 11:54:06 -0700135/* VGA stuff */
136
137#define VGA_ST01_MDA 0x3ba
138#define VGA_ST01_CGA 0x3da
139
140#define VGA_MSR_WRITE 0x3c2
141#define VGA_MSR_READ 0x3cc
142#define VGA_MSR_MEM_EN (1<<1)
143#define VGA_MSR_CGA_MODE (1<<0)
144
Ville Syrjälä56a12a52013-01-25 21:44:45 +0200145/*
146 * SR01 is the only VGA register touched on non-UMS setups.
147 * VLV doesn't do UMS, so the sequencer index/data registers
148 * are the only VGA registers which need to include
149 * display_mmio_offset.
150 */
151#define VGA_SR_INDEX (dev_priv->info->display_mmio_offset + 0x3c4)
Daniel Vetterf930ddd2012-11-21 15:55:21 +0100152#define SR01 1
Ville Syrjälä56a12a52013-01-25 21:44:45 +0200153#define VGA_SR_DATA (dev_priv->info->display_mmio_offset + 0x3c5)
Jesse Barnes585fb112008-07-29 11:54:06 -0700154
155#define VGA_AR_INDEX 0x3c0
156#define VGA_AR_VID_EN (1<<5)
157#define VGA_AR_DATA_WRITE 0x3c0
158#define VGA_AR_DATA_READ 0x3c1
159
160#define VGA_GR_INDEX 0x3ce
161#define VGA_GR_DATA 0x3cf
162/* GR05 */
163#define VGA_GR_MEM_READ_MODE_SHIFT 3
164#define VGA_GR_MEM_READ_MODE_PLANE 1
165/* GR06 */
166#define VGA_GR_MEM_MODE_MASK 0xc
167#define VGA_GR_MEM_MODE_SHIFT 2
168#define VGA_GR_MEM_A0000_AFFFF 0
169#define VGA_GR_MEM_A0000_BFFFF 1
170#define VGA_GR_MEM_B0000_B7FFF 2
171#define VGA_GR_MEM_B0000_BFFFF 3
172
173#define VGA_DACMASK 0x3c6
174#define VGA_DACRX 0x3c7
175#define VGA_DACWX 0x3c8
176#define VGA_DACDATA 0x3c9
177
178#define VGA_CR_INDEX_MDA 0x3b4
179#define VGA_CR_DATA_MDA 0x3b5
180#define VGA_CR_INDEX_CGA 0x3d4
181#define VGA_CR_DATA_CGA 0x3d5
182
183/*
184 * Memory interface instructions used by the kernel
185 */
186#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
187
188#define MI_NOOP MI_INSTR(0, 0)
189#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
190#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200191#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700192#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
193#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
194#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
195#define MI_FLUSH MI_INSTR(0x04, 0)
196#define MI_READ_FLUSH (1 << 0)
197#define MI_EXE_FLUSH (1 << 1)
198#define MI_NO_WRITE_FLUSH (1 << 2)
199#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
200#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
Zou Nan hai1cafd342010-06-25 13:40:24 +0800201#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
Jesse Barnes585fb112008-07-29 11:54:06 -0700202#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
Jesse Barnes88271da2011-01-05 12:01:24 -0800203#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
204#define MI_SUSPEND_FLUSH_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700205#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
Akshay Joshi0206e352011-08-16 15:34:10 -0400206#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200207#define MI_OVERLAY_CONTINUE (0x0<<21)
208#define MI_OVERLAY_ON (0x1<<21)
209#define MI_OVERLAY_OFF (0x2<<21)
Jesse Barnes585fb112008-07-29 11:54:06 -0700210#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500211#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700212#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500213#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
Daniel Vettercb05d8d2012-05-23 14:02:00 +0200214/* IVB has funny definitions for which plane to flip. */
215#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
216#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
217#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
218#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
219#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
220#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
Ben Widawskye37ec392012-06-04 14:42:48 -0700221#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
222#define MI_ARB_ENABLE (1<<0)
223#define MI_ARB_DISABLE (0<<0)
Daniel Vettercb05d8d2012-05-23 14:02:00 +0200224
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800225#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
226#define MI_MM_SPACE_GTT (1<<8)
227#define MI_MM_SPACE_PHYSICAL (0<<8)
228#define MI_SAVE_EXT_STATE_EN (1<<3)
229#define MI_RESTORE_EXT_STATE_EN (1<<2)
Jesse Barnes88271da2011-01-05 12:01:24 -0800230#define MI_FORCE_RESTORE (1<<1)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800231#define MI_RESTORE_INHIBIT (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700232#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
233#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
234#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
235#define MI_STORE_DWORD_INDEX_SHIFT 2
Daniel Vetterc6642782010-11-12 13:46:18 +0000236/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
237 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
238 * simply ignores the register load under certain conditions.
239 * - One can actually load arbitrary many arbitrary registers: Simply issue x
240 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
241 */
242#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*x-1)
Chris Wilson71a77e02011-02-02 12:13:49 +0000243#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
Jesse Barnes9a289772012-10-26 09:42:42 -0700244#define MI_FLUSH_DW_STORE_INDEX (1<<21)
245#define MI_INVALIDATE_TLB (1<<18)
246#define MI_FLUSH_DW_OP_STOREDW (1<<14)
247#define MI_INVALIDATE_BSD (1<<7)
248#define MI_FLUSH_DW_USE_GTT (1<<2)
249#define MI_FLUSH_DW_USE_PPGTT (0<<2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700250#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100251#define MI_BATCH_NON_SECURE (1)
252/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
253#define MI_BATCH_NON_SECURE_I965 (1<<8)
254#define MI_BATCH_PPGTT_HSW (1<<8)
255#define MI_BATCH_NON_SECURE_HSW (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700256#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
Chris Wilson65f56872012-04-17 16:38:12 +0100257#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000258#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
259#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
260#define MI_SEMAPHORE_UPDATE (1<<21)
261#define MI_SEMAPHORE_COMPARE (1<<20)
262#define MI_SEMAPHORE_REGISTER (1<<18)
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700263#define MI_SEMAPHORE_SYNC_RV (2<<16)
264#define MI_SEMAPHORE_SYNC_RB (0<<16)
265#define MI_SEMAPHORE_SYNC_VR (0<<16)
266#define MI_SEMAPHORE_SYNC_VB (2<<16)
267#define MI_SEMAPHORE_SYNC_BR (2<<16)
268#define MI_SEMAPHORE_SYNC_BV (0<<16)
269#define MI_SEMAPHORE_SYNC_INVALID (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700270/*
271 * 3D instructions used by the kernel
272 */
273#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
274
275#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
276#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
277#define SC_UPDATE_SCISSOR (0x1<<1)
278#define SC_ENABLE_MASK (0x1<<0)
279#define SC_ENABLE (0x1<<0)
280#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
281#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
282#define SCI_YMIN_MASK (0xffff<<16)
283#define SCI_XMIN_MASK (0xffff<<0)
284#define SCI_YMAX_MASK (0xffff<<16)
285#define SCI_XMAX_MASK (0xffff<<0)
286#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
287#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
288#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
289#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
290#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
291#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
292#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
293#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
294#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
295#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
296#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
297#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
298#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
299#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
300#define BLT_DEPTH_8 (0<<24)
301#define BLT_DEPTH_16_565 (1<<24)
302#define BLT_DEPTH_16_1555 (2<<24)
303#define BLT_DEPTH_32 (3<<24)
304#define BLT_ROP_GXCOPY (0xcc<<16)
305#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
306#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
307#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
308#define ASYNC_FLIP (1<<22)
309#define DISPLAY_PLANE_A (0<<20)
310#define DISPLAY_PLANE_B (1<<20)
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200311#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200312#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
Jesse Barnes8d315282011-10-16 10:23:31 +0200313#define PIPE_CONTROL_CS_STALL (1<<20)
Ben Widawskycc0f6392012-06-04 14:42:49 -0700314#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200315#define PIPE_CONTROL_QW_WRITE (1<<14)
316#define PIPE_CONTROL_DEPTH_STALL (1<<13)
317#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
Jesse Barnes8d315282011-10-16 10:23:31 +0200318#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200319#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
320#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
321#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
322#define PIPE_CONTROL_NOTIFY (1<<8)
Jesse Barnes8d315282011-10-16 10:23:31 +0200323#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
324#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
325#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200326#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
Jesse Barnes8d315282011-10-16 10:23:31 +0200327#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
Jesse Barnese552eb72010-04-21 11:39:23 -0700328#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
Jesse Barnes585fb112008-07-29 11:54:06 -0700329
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100330
331/*
332 * Reset registers
333 */
334#define DEBUG_RESET_I830 0x6070
335#define DEBUG_RESET_FULL (1<<7)
336#define DEBUG_RESET_RENDER (1<<8)
337#define DEBUG_RESET_DISPLAY (1<<9)
338
Jesse Barnes57f350b2012-03-28 13:39:25 -0700339/*
340 * DPIO - a special bus for various display related registers to hide behind:
341 * 0x800c: m1, m2, n, p1, p2, k dividers
342 * 0x8014: REF and SFR select
343 * 0x8014: N divider, VCO select
344 * 0x801c/3c: core clock bits
345 * 0x8048/68: low pass filter coefficients
346 * 0x8100: fast clock controls
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200347 *
348 * DPIO is VLV only.
Jesse Barnes57f350b2012-03-28 13:39:25 -0700349 */
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200350#define DPIO_PKT (VLV_DISPLAY_BASE + 0x2100)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700351#define DPIO_RID (0<<24)
352#define DPIO_OP_WRITE (1<<16)
353#define DPIO_OP_READ (0<<16)
354#define DPIO_PORTID (0x12<<8)
355#define DPIO_BYTE (0xf<<4)
356#define DPIO_BUSY (1<<0) /* status only */
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200357#define DPIO_DATA (VLV_DISPLAY_BASE + 0x2104)
358#define DPIO_REG (VLV_DISPLAY_BASE + 0x2108)
359#define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700360#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
361#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
362#define DPIO_SFR_BYPASS (1<<1)
363#define DPIO_RESET (1<<0)
364
365#define _DPIO_DIV_A 0x800c
366#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
367#define DPIO_K_SHIFT (24) /* 4 bits */
368#define DPIO_P1_SHIFT (21) /* 3 bits */
369#define DPIO_P2_SHIFT (16) /* 5 bits */
370#define DPIO_N_SHIFT (12) /* 4 bits */
371#define DPIO_ENABLE_CALIBRATION (1<<11)
372#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
373#define DPIO_M2DIV_MASK 0xff
374#define _DPIO_DIV_B 0x802c
375#define DPIO_DIV(pipe) _PIPE(pipe, _DPIO_DIV_A, _DPIO_DIV_B)
376
377#define _DPIO_REFSFR_A 0x8014
378#define DPIO_REFSEL_OVERRIDE 27
379#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
380#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
381#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530382#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700383#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
384#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
385#define _DPIO_REFSFR_B 0x8034
386#define DPIO_REFSFR(pipe) _PIPE(pipe, _DPIO_REFSFR_A, _DPIO_REFSFR_B)
387
388#define _DPIO_CORE_CLK_A 0x801c
389#define _DPIO_CORE_CLK_B 0x803c
390#define DPIO_CORE_CLK(pipe) _PIPE(pipe, _DPIO_CORE_CLK_A, _DPIO_CORE_CLK_B)
391
392#define _DPIO_LFP_COEFF_A 0x8048
393#define _DPIO_LFP_COEFF_B 0x8068
394#define DPIO_LFP_COEFF(pipe) _PIPE(pipe, _DPIO_LFP_COEFF_A, _DPIO_LFP_COEFF_B)
395
396#define DPIO_FASTCLK_DISABLE 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100397
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +0530398#define DPIO_DATA_CHANNEL1 0x8220
399#define DPIO_DATA_CHANNEL2 0x8420
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530400
Jesse Barnes585fb112008-07-29 11:54:06 -0700401/*
Jesse Barnesde151cf2008-11-12 10:03:55 -0800402 * Fence registers
403 */
404#define FENCE_REG_830_0 0x2000
Eric Anholtdc529a42009-03-10 22:34:49 -0700405#define FENCE_REG_945_8 0x3000
Jesse Barnesde151cf2008-11-12 10:03:55 -0800406#define I830_FENCE_START_MASK 0x07f80000
407#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -0800408#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800409#define I830_FENCE_PITCH_SHIFT 4
410#define I830_FENCE_REG_VALID (1<<0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +0200411#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -0700412#define I830_FENCE_MAX_PITCH_VAL 6
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200413#define I830_FENCE_MAX_SIZE_VAL (1<<8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800414
415#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -0800416#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800417
418#define FENCE_REG_965_0 0x03000
419#define I965_FENCE_PITCH_SHIFT 2
420#define I965_FENCE_TILING_Y_SHIFT 1
421#define I965_FENCE_REG_VALID (1<<0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200422#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -0800423
Eric Anholt4e901fd2009-10-26 16:44:17 -0700424#define FENCE_REG_SANDYBRIDGE_0 0x100000
425#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
426
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100427/* control register for cpu gtt access */
428#define TILECTL 0x101000
429#define TILECTL_SWZCTL (1 << 0)
430#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
431#define TILECTL_BACKSNOOP_DIS (1 << 3)
432
Jesse Barnesde151cf2008-11-12 10:03:55 -0800433/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700434 * Instruction and interrupt control regs
435 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700436#define PGTBL_ER 0x02024
Daniel Vetter333e9fe2010-08-02 16:24:01 +0200437#define RENDER_RING_BASE 0x02000
438#define BSD_RING_BASE 0x04000
439#define GEN6_BSD_RING_BASE 0x12000
Chris Wilson549f7362010-10-19 11:19:32 +0100440#define BLT_RING_BASE 0x22000
Daniel Vetter3d281d82010-09-24 21:14:22 +0200441#define RING_TAIL(base) ((base)+0x30)
442#define RING_HEAD(base) ((base)+0x34)
443#define RING_START(base) ((base)+0x38)
444#define RING_CTL(base) ((base)+0x3c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000445#define RING_SYNC_0(base) ((base)+0x40)
446#define RING_SYNC_1(base) ((base)+0x44)
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700447#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
448#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
449#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
450#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
451#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
452#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
Chris Wilson8fd26852010-12-08 18:40:43 +0000453#define RING_MAX_IDLE(base) ((base)+0x54)
Daniel Vetter3d281d82010-09-24 21:14:22 +0200454#define RING_HWS_PGA(base) ((base)+0x80)
455#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100456#define ARB_MODE 0x04030
457#define ARB_MODE_SWIZZLE_SNB (1<<4)
458#define ARB_MODE_SWIZZLE_IVB (1<<5)
Eric Anholt45930102011-05-06 17:12:35 -0700459#define RENDER_HWS_PGA_GEN7 (0x04080)
Daniel Vetter33f3f512011-12-14 13:57:39 +0100460#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
461#define DONE_REG 0x40b0
Eric Anholt45930102011-05-06 17:12:35 -0700462#define BSD_HWS_PGA_GEN7 (0x04180)
463#define BLT_HWS_PGA_GEN7 (0x04280)
Daniel Vetter3d281d82010-09-24 21:14:22 +0200464#define RING_ACTHD(base) ((base)+0x74)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000465#define RING_NOPID(base) ((base)+0x94)
Chris Wilson0f468322011-01-04 17:35:21 +0000466#define RING_IMR(base) ((base)+0xa8)
Ben Widawskyc0c7bab2012-07-12 11:01:05 -0700467#define RING_TIMESTAMP(base) ((base)+0x358)
Jesse Barnes585fb112008-07-29 11:54:06 -0700468#define TAIL_ADDR 0x001FFFF8
469#define HEAD_WRAP_COUNT 0xFFE00000
470#define HEAD_WRAP_ONE 0x00200000
471#define HEAD_ADDR 0x001FFFFC
472#define RING_NR_PAGES 0x001FF000
473#define RING_REPORT_MASK 0x00000006
474#define RING_REPORT_64K 0x00000002
475#define RING_REPORT_128K 0x00000004
476#define RING_NO_REPORT 0x00000000
477#define RING_VALID_MASK 0x00000001
478#define RING_VALID 0x00000001
479#define RING_INVALID 0x00000000
Chris Wilson4b60e5c2010-08-08 11:53:53 +0100480#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
481#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000482#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
Chris Wilson8168bd42010-11-11 17:54:52 +0000483#if 0
484#define PRB0_TAIL 0x02030
485#define PRB0_HEAD 0x02034
486#define PRB0_START 0x02038
487#define PRB0_CTL 0x0203c
Jesse Barnes585fb112008-07-29 11:54:06 -0700488#define PRB1_TAIL 0x02040 /* 915+ only */
489#define PRB1_HEAD 0x02044 /* 915+ only */
490#define PRB1_START 0x02048 /* 915+ only */
491#define PRB1_CTL 0x0204c /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +0000492#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700493#define IPEIR_I965 0x02064
494#define IPEHR_I965 0x02068
495#define INSTDONE_I965 0x0206c
Ben Widawskyd53bd482012-08-22 11:32:14 -0700496#define GEN7_INSTDONE_1 0x0206c
497#define GEN7_SC_INSTDONE 0x07100
498#define GEN7_SAMPLER_INSTDONE 0x0e160
499#define GEN7_ROW_INSTDONE 0x0e164
500#define I915_NUM_INSTDONE_REG 4
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100501#define RING_IPEIR(base) ((base)+0x64)
502#define RING_IPEHR(base) ((base)+0x68)
503#define RING_INSTDONE(base) ((base)+0x6c)
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100504#define RING_INSTPS(base) ((base)+0x70)
505#define RING_DMA_FADD(base) ((base)+0x78)
506#define RING_INSTPM(base) ((base)+0xc0)
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700507#define INSTPS 0x02070 /* 965+ only */
508#define INSTDONE1 0x0207c /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700509#define ACTHD_I965 0x02074
510#define HWS_PGA 0x02080
511#define HWS_ADDRESS_MASK 0xfffff000
512#define HWS_START_ADDRESS_SHIFT 4
Jesse Barnes97f5ab62009-10-08 10:16:48 -0700513#define PWRCTXA 0x2088 /* 965GM+ only */
514#define PWRCTX_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700515#define IPEIR 0x02088
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700516#define IPEHR 0x0208c
517#define INSTDONE 0x02090
Jesse Barnes585fb112008-07-29 11:54:06 -0700518#define NOPID 0x02094
519#define HWSTAM 0x02098
Daniel Vetter9d2f41f2012-04-02 21:41:45 +0200520#define DMA_FADD_I8XX 0x020d0
Eric Anholt71cf39b2010-03-08 23:41:55 -0800521
Chris Wilsonf4068392010-10-27 20:36:41 +0100522#define ERROR_GEN6 0x040a0
Ben Widawsky71e172e2012-08-20 16:15:13 -0700523#define GEN7_ERR_INT 0x44040
Ben Widawskyb4c145c2012-08-20 16:15:14 -0700524#define ERR_INT_MMIO_UNCLAIMED (1<<13)
Chris Wilsonf4068392010-10-27 20:36:41 +0100525
Paulo Zanoni3f1e1092013-02-18 19:00:21 -0300526#define FPGA_DBG 0x42300
527#define FPGA_DBG_RM_NOCLAIM (1<<31)
528
Chris Wilson0f3b6842013-01-15 12:05:55 +0000529#define DERRMR 0x44050
530
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700531/* GM45+ chicken bits -- debug workaround bits that may be required
532 * for various sorts of correct behavior. The top 16 bits of each are
533 * the enables for writing to the corresponding low bit.
534 */
535#define _3D_CHICKEN 0x02084
Daniel Vetter42839082012-12-14 23:38:28 +0100536#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700537#define _3D_CHICKEN2 0x0208c
538/* Disables pipelining of read flushes past the SF-WIZ interface.
539 * Required on all Ironlake steppings according to the B-Spec, but the
540 * particular danger of not doing so is not specified.
541 */
542# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
543#define _3D_CHICKEN3 0x02090
Jesse Barnes87f80202012-10-02 17:43:41 -0500544#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Kenneth Graunke26b6e442012-10-07 08:51:07 -0700545#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700546
Eric Anholt71cf39b2010-03-08 23:41:55 -0800547#define MI_MODE 0x0209c
548# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -0800549# define MI_FLUSH_ENABLE (1 << 12)
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000550# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
Eric Anholt71cf39b2010-03-08 23:41:55 -0800551
Ben Widawskyf8f2ac92012-10-03 19:34:24 -0700552#define GEN6_GT_MODE 0x20d0
Daniel Vetter6547fbd2012-12-14 23:38:29 +0100553#define GEN6_GT_MODE_HI (1 << 9)
554#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
Ben Widawskyf8f2ac92012-10-03 19:34:24 -0700555
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000556#define GFX_MODE 0x02520
Jesse Barnesb095cd02011-08-12 15:28:32 -0700557#define GFX_MODE_GEN7 0x0229c
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100558#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000559#define GFX_RUN_LIST_ENABLE (1<<15)
560#define GFX_TLB_INVALIDATE_ALWAYS (1<<13)
561#define GFX_SURFACE_FAULT_ENABLE (1<<12)
562#define GFX_REPLAY_MODE (1<<11)
563#define GFX_PSMI_GRANULARITY (1<<10)
564#define GFX_PPGTT_ENABLE (1<<9)
565
Daniel Vettera7e806d2012-07-11 16:27:55 +0200566#define VLV_DISPLAY_BASE 0x180000
567
Jesse Barnes585fb112008-07-29 11:54:06 -0700568#define SCPD0 0x0209c /* 915+ only */
569#define IER 0x020a0
570#define IIR 0x020a4
571#define IMR 0x020a8
572#define ISR 0x020ac
Ville Syrjälä07ec7ec2013-01-24 15:29:51 +0200573#define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
Jesse Barnes2d809572012-10-25 12:15:44 -0700574#define GCFG_DIS (1<<8)
Ville Syrjäläff763012013-01-24 15:29:52 +0200575#define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
576#define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
577#define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
578#define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
579#define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
Jesse Barnes585fb112008-07-29 11:54:06 -0700580#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
581#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
582#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800583#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
Jesse Barnes585fb112008-07-29 11:54:06 -0700584#define I915_HWB_OOM_INTERRUPT (1<<13)
585#define I915_SYNC_STATUS_INTERRUPT (1<<12)
586#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
587#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
588#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
589#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
590#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
591#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
592#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
593#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
594#define I915_DEBUG_INTERRUPT (1<<2)
595#define I915_USER_INTERRUPT (1<<1)
596#define I915_ASLE_INTERRUPT (1<<0)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800597#define I915_BSD_USER_INTERRUPT (1<<25)
Ville Syrjälä90a72f82013-02-19 23:16:44 +0200598#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700599#define EIR 0x020b0
600#define EMR 0x020b4
601#define ESR 0x020b8
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700602#define GM45_ERROR_PAGE_TABLE (1<<5)
603#define GM45_ERROR_MEM_PRIV (1<<4)
604#define I915_ERROR_PAGE_TABLE (1<<4)
605#define GM45_ERROR_CP_PRIV (1<<3)
606#define I915_ERROR_MEMORY_REFRESH (1<<1)
607#define I915_ERROR_INSTRUCTION (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700608#define INSTPM 0x020c0
Li Pengee980b82010-01-27 19:01:11 +0800609#define INSTPM_SELF_EN (1<<12) /* 915GM only */
Chris Wilson8692d00e2011-02-05 10:08:21 +0000610#define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts
611 will not assert AGPBUSY# and will only
612 be delivered when out of C3. */
Ben Widawsky84f9f932011-12-12 19:21:58 -0800613#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
Jesse Barnes585fb112008-07-29 11:54:06 -0700614#define ACTHD 0x020c8
615#define FW_BLC 0x020d8
Chris Wilson8692d00e2011-02-05 10:08:21 +0000616#define FW_BLC2 0x020dc
Jesse Barnes585fb112008-07-29 11:54:06 -0700617#define FW_BLC_SELF 0x020e0 /* 915+ only */
Li Pengee980b82010-01-27 19:01:11 +0800618#define FW_BLC_SELF_EN_MASK (1<<31)
619#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
620#define FW_BLC_SELF_EN (1<<15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +0800621#define MM_BURST_LENGTH 0x00700000
622#define MM_FIFO_WATERMARK 0x0001F000
623#define LM_BURST_LENGTH 0x00000700
624#define LM_FIFO_WATERMARK 0x0000001F
Jesse Barnes585fb112008-07-29 11:54:06 -0700625#define MI_ARB_STATE 0x020e4 /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -0700626
627/* Make render/texture TLB fetches lower priorty than associated data
628 * fetches. This is not turned on by default
629 */
630#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
631
632/* Isoch request wait on GTT enable (Display A/B/C streams).
633 * Make isoch requests stall on the TLB update. May cause
634 * display underruns (test mode only)
635 */
636#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
637
638/* Block grant count for isoch requests when block count is
639 * set to a finite value.
640 */
641#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
642#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
643#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
644#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
645#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
646
647/* Enable render writes to complete in C2/C3/C4 power states.
648 * If this isn't enabled, render writes are prevented in low
649 * power states. That seems bad to me.
650 */
651#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
652
653/* This acknowledges an async flip immediately instead
654 * of waiting for 2TLB fetches.
655 */
656#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
657
658/* Enables non-sequential data reads through arbiter
659 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400660#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -0700661
662/* Disable FSB snooping of cacheable write cycles from binner/render
663 * command stream
664 */
665#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
666
667/* Arbiter time slice for non-isoch streams */
668#define MI_ARB_TIME_SLICE_MASK (7 << 5)
669#define MI_ARB_TIME_SLICE_1 (0 << 5)
670#define MI_ARB_TIME_SLICE_2 (1 << 5)
671#define MI_ARB_TIME_SLICE_4 (2 << 5)
672#define MI_ARB_TIME_SLICE_6 (3 << 5)
673#define MI_ARB_TIME_SLICE_8 (4 << 5)
674#define MI_ARB_TIME_SLICE_10 (5 << 5)
675#define MI_ARB_TIME_SLICE_14 (6 << 5)
676#define MI_ARB_TIME_SLICE_16 (7 << 5)
677
678/* Low priority grace period page size */
679#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
680#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
681
682/* Disable display A/B trickle feed */
683#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
684
685/* Set display plane priority */
686#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
687#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
688
Jesse Barnes585fb112008-07-29 11:54:06 -0700689#define CACHE_MODE_0 0x02120 /* 915+ only */
Daniel Vetter4358a372012-10-18 11:49:51 +0200690#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
Jesse Barnes585fb112008-07-29 11:54:06 -0700691#define CM0_IZ_OPT_DISABLE (1<<6)
692#define CM0_ZR_OPT_DISABLE (1<<5)
Daniel Vetter009be662012-04-11 20:42:42 +0200693#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -0700694#define CM0_DEPTH_EVICT_DISABLE (1<<4)
695#define CM0_COLOR_EVICT_DISABLE (1<<3)
696#define CM0_DEPTH_WRITE_DISABLE (1<<1)
697#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
Chris Wilson9df30792010-02-18 10:24:56 +0000698#define BB_ADDR 0x02140 /* 8 bytes */
Jesse Barnes585fb112008-07-29 11:54:06 -0700699#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
Ben Widawsky0f9b91c2012-11-04 09:21:30 -0800700#define GFX_FLSH_CNTL_GEN6 0x101008
701#define GFX_FLSH_CNTL_EN (1<<0)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700702#define ECOSKPD 0x021d0
703#define ECO_GATING_CX_ONLY (1<<3)
704#define ECO_FLIP_DONE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700705
Jesse Barnesfb046852012-03-28 13:39:26 -0700706#define CACHE_MODE_1 0x7004 /* IVB+ */
707#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
708
Ben Widawskye2a1e2f2012-03-29 19:11:26 -0700709/* GEN6 interrupt control
710 * Note that the per-ring interrupt bits do alias with the global interrupt bits
711 * in GTIMR. */
Zhenyu Wanga1786bd2010-05-27 10:26:43 +0800712#define GEN6_RENDER_HWSTAM 0x2098
713#define GEN6_RENDER_IMR 0x20a8
714#define GEN6_RENDER_CONTEXT_SWITCH_INTERRUPT (1 << 8)
715#define GEN6_RENDER_PPGTT_PAGE_FAULT (1 << 7)
Nicolas Kaiser7aa69d22010-06-08 21:18:06 +0200716#define GEN6_RENDER_TIMEOUT_COUNTER_EXPIRED (1 << 6)
Zhenyu Wanga1786bd2010-05-27 10:26:43 +0800717#define GEN6_RENDER_L3_PARITY_ERROR (1 << 5)
718#define GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 4)
719#define GEN6_RENDER_COMMAND_PARSER_MASTER_ERROR (1 << 3)
720#define GEN6_RENDER_SYNC_STATUS (1 << 2)
721#define GEN6_RENDER_DEBUG_INTERRUPT (1 << 1)
722#define GEN6_RENDER_USER_INTERRUPT (1 << 0)
723
724#define GEN6_BLITTER_HWSTAM 0x22098
725#define GEN6_BLITTER_IMR 0x220a8
726#define GEN6_BLITTER_MI_FLUSH_DW_NOTIFY_INTERRUPT (1 << 26)
727#define GEN6_BLITTER_COMMAND_PARSER_MASTER_ERROR (1 << 25)
728#define GEN6_BLITTER_SYNC_STATUS (1 << 24)
729#define GEN6_BLITTER_USER_INTERRUPT (1 << 22)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100730
Jesse Barnes4efe0702011-01-18 11:25:41 -0800731#define GEN6_BLITTER_ECOSKPD 0x221d0
732#define GEN6_BLITTER_LOCK_SHIFT 16
733#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
734
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100735#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
Chris Wilson12f55812012-07-05 17:14:01 +0100736#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
737#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
738#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
739#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100740
Chris Wilsonec6a8902011-06-21 18:37:59 +0100741#define GEN6_BSD_HWSTAM 0x12098
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100742#define GEN6_BSD_IMR 0x120a8
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000743#define GEN6_BSD_USER_INTERRUPT (1 << 12)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100744
745#define GEN6_BSD_RNCID 0x12198
746
Ben Widawskya1e969e2012-04-14 18:41:32 -0700747#define GEN7_FF_THREAD_MODE 0x20a0
748#define GEN7_FF_SCHED_MASK 0x0077070
749#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
750#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
751#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
752#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
Ben Widawsky41c0b3a2013-01-26 11:52:00 -0800753#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
Ben Widawskya1e969e2012-04-14 18:41:32 -0700754#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
755#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
756#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
757#define GEN7_FF_VS_SCHED_HW (0x0<<12)
758#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
759#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
760#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
761#define GEN7_FF_DS_SCHED_HW (0x0<<4)
762
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100763/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700764 * Framebuffer compression (915+ only)
765 */
766
767#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
768#define FBC_LL_BASE 0x03204 /* 4k page aligned */
769#define FBC_CONTROL 0x03208
770#define FBC_CTL_EN (1<<31)
771#define FBC_CTL_PERIODIC (1<<30)
772#define FBC_CTL_INTERVAL_SHIFT (16)
773#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
Priit Laes49677902010-03-02 11:37:00 +0200774#define FBC_CTL_C3_IDLE (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700775#define FBC_CTL_STRIDE_SHIFT (5)
776#define FBC_CTL_FENCENO (1<<0)
777#define FBC_COMMAND 0x0320c
778#define FBC_CMD_COMPRESS (1<<0)
779#define FBC_STATUS 0x03210
780#define FBC_STAT_COMPRESSING (1<<31)
781#define FBC_STAT_COMPRESSED (1<<30)
782#define FBC_STAT_MODIFIED (1<<29)
783#define FBC_STAT_CURRENT_LINE (1<<0)
784#define FBC_CONTROL2 0x03214
785#define FBC_CTL_FENCE_DBL (0<<4)
786#define FBC_CTL_IDLE_IMM (0<<2)
787#define FBC_CTL_IDLE_FULL (1<<2)
788#define FBC_CTL_IDLE_LINE (2<<2)
789#define FBC_CTL_IDLE_DEBUG (3<<2)
790#define FBC_CTL_CPU_FENCE (1<<1)
791#define FBC_CTL_PLANEA (0<<0)
792#define FBC_CTL_PLANEB (1<<0)
793#define FBC_FENCE_OFF 0x0321b
Jesse Barnes80824002009-09-10 15:28:06 -0700794#define FBC_TAG 0x03300
Jesse Barnes585fb112008-07-29 11:54:06 -0700795
796#define FBC_LL_SIZE (1536)
797
Jesse Barnes74dff282009-09-14 15:39:40 -0700798/* Framebuffer compression for GM45+ */
799#define DPFC_CB_BASE 0x3200
800#define DPFC_CONTROL 0x3208
801#define DPFC_CTL_EN (1<<31)
802#define DPFC_CTL_PLANEA (0<<30)
803#define DPFC_CTL_PLANEB (1<<30)
804#define DPFC_CTL_FENCE_EN (1<<29)
Chris Wilson9ce9d062011-07-08 12:22:40 +0100805#define DPFC_CTL_PERSISTENT_MODE (1<<25)
Jesse Barnes74dff282009-09-14 15:39:40 -0700806#define DPFC_SR_EN (1<<10)
807#define DPFC_CTL_LIMIT_1X (0<<6)
808#define DPFC_CTL_LIMIT_2X (1<<6)
809#define DPFC_CTL_LIMIT_4X (2<<6)
810#define DPFC_RECOMP_CTL 0x320c
811#define DPFC_RECOMP_STALL_EN (1<<27)
812#define DPFC_RECOMP_STALL_WM_SHIFT (16)
813#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
814#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
815#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
816#define DPFC_STATUS 0x3210
817#define DPFC_INVAL_SEG_SHIFT (16)
818#define DPFC_INVAL_SEG_MASK (0x07ff0000)
819#define DPFC_COMP_SEG_SHIFT (0)
820#define DPFC_COMP_SEG_MASK (0x000003ff)
821#define DPFC_STATUS2 0x3214
822#define DPFC_FENCE_YOFF 0x3218
823#define DPFC_CHICKEN 0x3224
824#define DPFC_HT_MODIFY (1<<31)
825
Zhao Yakuib52eb4d2010-06-12 14:32:27 +0800826/* Framebuffer compression for Ironlake */
827#define ILK_DPFC_CB_BASE 0x43200
828#define ILK_DPFC_CONTROL 0x43208
829/* The bit 28-8 is reserved */
830#define DPFC_RESERVED (0x1FFFFF00)
831#define ILK_DPFC_RECOMP_CTL 0x4320c
832#define ILK_DPFC_STATUS 0x43210
833#define ILK_DPFC_FENCE_YOFF 0x43218
834#define ILK_DPFC_CHICKEN 0x43224
835#define ILK_FBC_RT_BASE 0x2128
836#define ILK_FBC_RT_VALID (1<<0)
837
838#define ILK_DISPLAY_CHICKEN1 0x42000
839#define ILK_FBCQ_DIS (1<<22)
Akshay Joshi0206e352011-08-16 15:34:10 -0400840#define ILK_PABSTRETCH_DIS (1<<21)
Yuanhan Liu13982612010-12-15 15:42:31 +0800841
Zhao Yakuib52eb4d2010-06-12 14:32:27 +0800842
Jesse Barnes585fb112008-07-29 11:54:06 -0700843/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +0800844 * Framebuffer compression for Sandybridge
845 *
846 * The following two registers are of type GTTMMADR
847 */
848#define SNB_DPFC_CTL_SA 0x100100
849#define SNB_CPU_FENCE_ENABLE (1<<29)
850#define DPFC_CPU_FENCE_OFFSET 0x100104
851
852
853/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700854 * GPIO regs
855 */
856#define GPIOA 0x5010
857#define GPIOB 0x5014
858#define GPIOC 0x5018
859#define GPIOD 0x501c
860#define GPIOE 0x5020
861#define GPIOF 0x5024
862#define GPIOG 0x5028
863#define GPIOH 0x502c
864# define GPIO_CLOCK_DIR_MASK (1 << 0)
865# define GPIO_CLOCK_DIR_IN (0 << 1)
866# define GPIO_CLOCK_DIR_OUT (1 << 1)
867# define GPIO_CLOCK_VAL_MASK (1 << 2)
868# define GPIO_CLOCK_VAL_OUT (1 << 3)
869# define GPIO_CLOCK_VAL_IN (1 << 4)
870# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
871# define GPIO_DATA_DIR_MASK (1 << 8)
872# define GPIO_DATA_DIR_IN (0 << 9)
873# define GPIO_DATA_DIR_OUT (1 << 9)
874# define GPIO_DATA_VAL_MASK (1 << 10)
875# define GPIO_DATA_VAL_OUT (1 << 11)
876# define GPIO_DATA_VAL_IN (1 << 12)
877# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
878
Chris Wilsonf899fc62010-07-20 15:44:45 -0700879#define GMBUS0 0x5100 /* clock/port select */
880#define GMBUS_RATE_100KHZ (0<<8)
881#define GMBUS_RATE_50KHZ (1<<8)
882#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
883#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
884#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
885#define GMBUS_PORT_DISABLED 0
886#define GMBUS_PORT_SSC 1
887#define GMBUS_PORT_VGADDC 2
888#define GMBUS_PORT_PANEL 3
889#define GMBUS_PORT_DPC 4 /* HDMIC */
890#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
Daniel Kurtze4fd17a2012-03-28 02:36:12 +0800891#define GMBUS_PORT_DPD 6 /* HDMID */
892#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
Daniel Kurtz2ed06c92012-03-28 02:36:15 +0800893#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
Chris Wilsonf899fc62010-07-20 15:44:45 -0700894#define GMBUS1 0x5104 /* command/status */
895#define GMBUS_SW_CLR_INT (1<<31)
896#define GMBUS_SW_RDY (1<<30)
897#define GMBUS_ENT (1<<29) /* enable timeout */
898#define GMBUS_CYCLE_NONE (0<<25)
899#define GMBUS_CYCLE_WAIT (1<<25)
900#define GMBUS_CYCLE_INDEX (2<<25)
901#define GMBUS_CYCLE_STOP (4<<25)
902#define GMBUS_BYTE_COUNT_SHIFT 16
903#define GMBUS_SLAVE_INDEX_SHIFT 8
904#define GMBUS_SLAVE_ADDR_SHIFT 1
905#define GMBUS_SLAVE_READ (1<<0)
906#define GMBUS_SLAVE_WRITE (0<<0)
907#define GMBUS2 0x5108 /* status */
908#define GMBUS_INUSE (1<<15)
909#define GMBUS_HW_WAIT_PHASE (1<<14)
910#define GMBUS_STALL_TIMEOUT (1<<13)
911#define GMBUS_INT (1<<12)
912#define GMBUS_HW_RDY (1<<11)
913#define GMBUS_SATOER (1<<10)
914#define GMBUS_ACTIVE (1<<9)
915#define GMBUS3 0x510c /* data buffer bytes 3-0 */
916#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
917#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
918#define GMBUS_NAK_EN (1<<3)
919#define GMBUS_IDLE_EN (1<<2)
920#define GMBUS_HW_WAIT_EN (1<<1)
921#define GMBUS_HW_RDY_EN (1<<0)
922#define GMBUS5 0x5120 /* byte index */
923#define GMBUS_2BYTE_INDEX_EN (1<<31)
Eric Anholtf0217c42009-12-01 11:56:30 -0800924
Jesse Barnes585fb112008-07-29 11:54:06 -0700925/*
926 * Clock control & power management
927 */
928
929#define VGA0 0x6000
930#define VGA1 0x6004
931#define VGA_PD 0x6010
932#define VGA0_PD_P2_DIV_4 (1 << 7)
933#define VGA0_PD_P1_DIV_2 (1 << 5)
934#define VGA0_PD_P1_SHIFT 0
935#define VGA0_PD_P1_MASK (0x1f << 0)
936#define VGA1_PD_P2_DIV_4 (1 << 15)
937#define VGA1_PD_P1_DIV_2 (1 << 13)
938#define VGA1_PD_P1_SHIFT 8
939#define VGA1_PD_P1_MASK (0x1f << 8)
Ville Syrjäläfc2de402013-01-25 21:44:41 +0200940#define _DPLL_A (dev_priv->info->display_mmio_offset + 0x6014)
941#define _DPLL_B (dev_priv->info->display_mmio_offset + 0x6018)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800942#define DPLL(pipe) _PIPE(pipe, _DPLL_A, _DPLL_B)
Jesse Barnes585fb112008-07-29 11:54:06 -0700943#define DPLL_VCO_ENABLE (1 << 31)
944#define DPLL_DVO_HIGH_SPEED (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -0700945#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -0700946#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -0700947#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -0700948#define DPLL_VGA_MODE_DIS (1 << 28)
949#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
950#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
951#define DPLL_MODE_MASK (3 << 26)
952#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
953#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
954#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
955#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
956#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
957#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500958#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700959#define DPLL_LOCK_VLV (1<<15)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -0700960#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700961
Jesse Barnes585fb112008-07-29 11:54:06 -0700962#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
963/*
964 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
965 * this field (only one bit may be set).
966 */
967#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
968#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500969#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -0700970/* i830, required in DVO non-gang */
971#define PLL_P2_DIVIDE_BY_4 (1 << 23)
972#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
973#define PLL_REF_INPUT_DREFCLK (0 << 13)
974#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
975#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
976#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
977#define PLL_REF_INPUT_MASK (3 << 13)
978#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500979/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +0800980# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
981# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
982# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
983# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
984# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
985
Jesse Barnes585fb112008-07-29 11:54:06 -0700986/*
987 * Parallel to Serial Load Pulse phase selection.
988 * Selects the phase for the 10X DPLL clock for the PCIe
989 * digital display port. The range is 4 to 13; 10 or more
990 * is just a flip delay. The default is 6
991 */
992#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
993#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
994/*
995 * SDVO multiplier for 945G/GM. Not used on 965.
996 */
997#define SDVO_MULTIPLIER_MASK 0x000000ff
998#define SDVO_MULTIPLIER_SHIFT_HIRES 4
999#define SDVO_MULTIPLIER_SHIFT_VGA 0
Ville Syrjäläfc2de402013-01-25 21:44:41 +02001000#define _DPLL_A_MD (dev_priv->info->display_mmio_offset + 0x601c) /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001001/*
1002 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
1003 *
1004 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
1005 */
1006#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
1007#define DPLL_MD_UDI_DIVIDER_SHIFT 24
1008/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
1009#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
1010#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
1011/*
1012 * SDVO/UDI pixel multiplier.
1013 *
1014 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
1015 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
1016 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
1017 * dummy bytes in the datastream at an increased clock rate, with both sides of
1018 * the link knowing how many bytes are fill.
1019 *
1020 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
1021 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
1022 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
1023 * through an SDVO command.
1024 *
1025 * This register field has values of multiplication factor minus 1, with
1026 * a maximum multiplier of 5 for SDVO.
1027 */
1028#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
1029#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
1030/*
1031 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1032 * This best be set to the default value (3) or the CRT won't work. No,
1033 * I don't entirely understand what this does...
1034 */
1035#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
1036#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Ville Syrjäläfc2de402013-01-25 21:44:41 +02001037#define _DPLL_B_MD (dev_priv->info->display_mmio_offset + 0x6020) /* 965+ only */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001038#define DPLL_MD(pipe) _PIPE(pipe, _DPLL_A_MD, _DPLL_B_MD)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001039
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001040#define _FPA0 0x06040
1041#define _FPA1 0x06044
1042#define _FPB0 0x06048
1043#define _FPB1 0x0604c
1044#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1045#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07001046#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001047#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07001048#define FP_N_DIV_SHIFT 16
1049#define FP_M1_DIV_MASK 0x00003f00
1050#define FP_M1_DIV_SHIFT 8
1051#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001052#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07001053#define FP_M2_DIV_SHIFT 0
1054#define DPLL_TEST 0x606c
1055#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1056#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1057#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1058#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1059#define DPLLB_TEST_N_BYPASS (1 << 19)
1060#define DPLLB_TEST_M_BYPASS (1 << 18)
1061#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1062#define DPLLA_TEST_N_BYPASS (1 << 3)
1063#define DPLLA_TEST_M_BYPASS (1 << 2)
1064#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1065#define D_STATE 0x6104
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001066#define DSTATE_GFX_RESET_I830 (1<<6)
Jesse Barnes652c3932009-08-17 13:31:43 -07001067#define DSTATE_PLL_D3_OFF (1<<3)
1068#define DSTATE_GFX_CLOCK_GATING (1<<1)
1069#define DSTATE_DOT_CLOCK_GATING (1<<0)
1070#define DSPCLK_GATE_D 0x6200
1071# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1072# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1073# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1074# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1075# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1076# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1077# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1078# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1079# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1080# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1081# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1082# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1083# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1084# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1085# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1086# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1087# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1088# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1089# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1090# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1091# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1092# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1093# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1094# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1095# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1096# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1097# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1098# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
1099/**
1100 * This bit must be set on the 830 to prevent hangs when turning off the
1101 * overlay scaler.
1102 */
1103# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1104# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1105# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1106# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1107# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1108
1109#define RENCLK_GATE_D1 0x6204
1110# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1111# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1112# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1113# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1114# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1115# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1116# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1117# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1118# define MAG_CLOCK_GATE_DISABLE (1 << 5)
1119/** This bit must be unset on 855,865 */
1120# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1121# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1122# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1123# define MECO_CLOCK_GATE_DISABLE (1 << 1)
1124/** This bit must be set on 855,865. */
1125# define SV_CLOCK_GATE_DISABLE (1 << 0)
1126# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1127# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1128# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1129# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1130# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1131# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1132# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1133# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1134# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1135# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1136# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1137# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1138# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1139# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1140# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1141# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1142# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1143
1144# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
1145/** This bit must always be set on 965G/965GM */
1146# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1147# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1148# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1149# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1150# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1151# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
1152/** This bit must always be set on 965G */
1153# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1154# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1155# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1156# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1157# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1158# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1159# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1160# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1161# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1162# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1163# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1164# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1165# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1166# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1167# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1168# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1169# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1170# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1171# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1172
1173#define RENCLK_GATE_D2 0x6208
1174#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1175#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1176#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
1177#define RAMCLK_GATE_D 0x6210 /* CRL only */
1178#define DEUC 0x6214 /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001179
Ville Syrjäläd88b2272013-01-24 15:29:48 +02001180#define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
Jesse Barnesceb04242012-03-28 13:39:22 -07001181#define FW_CSPWRDWNEN (1<<15)
1182
Jesse Barnes585fb112008-07-29 11:54:06 -07001183/*
1184 * Palette regs
1185 */
1186
Ville Syrjälä4b059982013-01-24 15:29:47 +02001187#define _PALETTE_A (dev_priv->info->display_mmio_offset + 0xa000)
1188#define _PALETTE_B (dev_priv->info->display_mmio_offset + 0xa800)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001189#define PALETTE(pipe) _PIPE(pipe, _PALETTE_A, _PALETTE_B)
Jesse Barnes585fb112008-07-29 11:54:06 -07001190
Eric Anholt673a3942008-07-30 12:06:12 -07001191/* MCH MMIO space */
1192
1193/*
1194 * MCHBAR mirror.
1195 *
1196 * This mirrors the MCHBAR MMIO space whose location is determined by
1197 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1198 * every way. It is not accessible from the CP register read instructions.
1199 *
1200 */
1201#define MCHBAR_MIRROR_BASE 0x10000
1202
Yuanhan Liu13982612010-12-15 15:42:31 +08001203#define MCHBAR_MIRROR_BASE_SNB 0x140000
1204
Eric Anholt673a3942008-07-30 12:06:12 -07001205/** 915-945 and GM965 MCH register controlling DRAM channel access */
1206#define DCC 0x10200
1207#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1208#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1209#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1210#define DCC_ADDRESSING_MODE_MASK (3 << 0)
1211#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08001212#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Eric Anholt673a3942008-07-30 12:06:12 -07001213
Li Peng95534262010-05-18 18:58:44 +08001214/** Pineview MCH register contains DDR3 setting */
1215#define CSHRDDR3CTL 0x101a8
1216#define CSHRDDR3CTL_DDR3 (1 << 2)
1217
Eric Anholt673a3942008-07-30 12:06:12 -07001218/** 965 MCH register controlling DRAM channel configuration */
1219#define C0DRB3 0x10206
1220#define C1DRB3 0x10606
1221
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001222/** snb MCH registers for reading the DRAM channel configuration */
1223#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
1224#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
1225#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
1226#define MAD_DIMM_ECC_MASK (0x3 << 24)
1227#define MAD_DIMM_ECC_OFF (0x0 << 24)
1228#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
1229#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
1230#define MAD_DIMM_ECC_ON (0x3 << 24)
1231#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
1232#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
1233#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
1234#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
1235#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
1236#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
1237#define MAD_DIMM_A_SELECT (0x1 << 16)
1238/* DIMM sizes are in multiples of 256mb. */
1239#define MAD_DIMM_B_SIZE_SHIFT 8
1240#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
1241#define MAD_DIMM_A_SIZE_SHIFT 0
1242#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
1243
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01001244/** snb MCH registers for priority tuning */
1245#define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1246#define MCH_SSKPD_WM0_MASK 0x3f
1247#define MCH_SSKPD_WM0_VAL 0xc
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001248
Keith Packardb11248d2009-06-11 22:28:56 -07001249/* Clocking configuration register */
1250#define CLKCFG 0x10c00
Shaohua Li7662c8b2009-06-26 11:23:55 +08001251#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07001252#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1253#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1254#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
1255#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
1256#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001257/* Note, below two are guess */
Keith Packardb11248d2009-06-11 22:28:56 -07001258#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001259#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
Keith Packardb11248d2009-06-11 22:28:56 -07001260#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08001261#define CLKCFG_MEM_533 (1 << 4)
1262#define CLKCFG_MEM_667 (2 << 4)
1263#define CLKCFG_MEM_800 (3 << 4)
1264#define CLKCFG_MEM_MASK (7 << 4)
1265
Jesse Barnesea056c12010-09-10 10:02:13 -07001266#define TSC1 0x11001
1267#define TSE (1<<0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07001268#define TR1 0x11006
1269#define TSFS 0x11020
1270#define TSFS_SLOPE_MASK 0x0000ff00
1271#define TSFS_SLOPE_SHIFT 8
1272#define TSFS_INTR_MASK 0x000000ff
1273
Jesse Barnesf97108d2010-01-29 11:27:07 -08001274#define CRSTANDVID 0x11100
1275#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1276#define PXVFREQ_PX_MASK 0x7f000000
1277#define PXVFREQ_PX_SHIFT 24
1278#define VIDFREQ_BASE 0x11110
1279#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
1280#define VIDFREQ2 0x11114
1281#define VIDFREQ3 0x11118
1282#define VIDFREQ4 0x1111c
1283#define VIDFREQ_P0_MASK 0x1f000000
1284#define VIDFREQ_P0_SHIFT 24
1285#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
1286#define VIDFREQ_P0_CSCLK_SHIFT 20
1287#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
1288#define VIDFREQ_P0_CRCLK_SHIFT 16
1289#define VIDFREQ_P1_MASK 0x00001f00
1290#define VIDFREQ_P1_SHIFT 8
1291#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1292#define VIDFREQ_P1_CSCLK_SHIFT 4
1293#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1294#define INTTOEXT_BASE_ILK 0x11300
1295#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
1296#define INTTOEXT_MAP3_SHIFT 24
1297#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
1298#define INTTOEXT_MAP2_SHIFT 16
1299#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
1300#define INTTOEXT_MAP1_SHIFT 8
1301#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
1302#define INTTOEXT_MAP0_SHIFT 0
1303#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1304#define MEMSWCTL 0x11170 /* Ironlake only */
1305#define MEMCTL_CMD_MASK 0xe000
1306#define MEMCTL_CMD_SHIFT 13
1307#define MEMCTL_CMD_RCLK_OFF 0
1308#define MEMCTL_CMD_RCLK_ON 1
1309#define MEMCTL_CMD_CHFREQ 2
1310#define MEMCTL_CMD_CHVID 3
1311#define MEMCTL_CMD_VMMOFF 4
1312#define MEMCTL_CMD_VMMON 5
1313#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1314 when command complete */
1315#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1316#define MEMCTL_FREQ_SHIFT 8
1317#define MEMCTL_SFCAVM (1<<7)
1318#define MEMCTL_TGT_VID_MASK 0x007f
1319#define MEMIHYST 0x1117c
1320#define MEMINTREN 0x11180 /* 16 bits */
1321#define MEMINT_RSEXIT_EN (1<<8)
1322#define MEMINT_CX_SUPR_EN (1<<7)
1323#define MEMINT_CONT_BUSY_EN (1<<6)
1324#define MEMINT_AVG_BUSY_EN (1<<5)
1325#define MEMINT_EVAL_CHG_EN (1<<4)
1326#define MEMINT_MON_IDLE_EN (1<<3)
1327#define MEMINT_UP_EVAL_EN (1<<2)
1328#define MEMINT_DOWN_EVAL_EN (1<<1)
1329#define MEMINT_SW_CMD_EN (1<<0)
1330#define MEMINTRSTR 0x11182 /* 16 bits */
1331#define MEM_RSEXIT_MASK 0xc000
1332#define MEM_RSEXIT_SHIFT 14
1333#define MEM_CONT_BUSY_MASK 0x3000
1334#define MEM_CONT_BUSY_SHIFT 12
1335#define MEM_AVG_BUSY_MASK 0x0c00
1336#define MEM_AVG_BUSY_SHIFT 10
1337#define MEM_EVAL_CHG_MASK 0x0300
1338#define MEM_EVAL_BUSY_SHIFT 8
1339#define MEM_MON_IDLE_MASK 0x00c0
1340#define MEM_MON_IDLE_SHIFT 6
1341#define MEM_UP_EVAL_MASK 0x0030
1342#define MEM_UP_EVAL_SHIFT 4
1343#define MEM_DOWN_EVAL_MASK 0x000c
1344#define MEM_DOWN_EVAL_SHIFT 2
1345#define MEM_SW_CMD_MASK 0x0003
1346#define MEM_INT_STEER_GFX 0
1347#define MEM_INT_STEER_CMR 1
1348#define MEM_INT_STEER_SMI 2
1349#define MEM_INT_STEER_SCI 3
1350#define MEMINTRSTS 0x11184
1351#define MEMINT_RSEXIT (1<<7)
1352#define MEMINT_CONT_BUSY (1<<6)
1353#define MEMINT_AVG_BUSY (1<<5)
1354#define MEMINT_EVAL_CHG (1<<4)
1355#define MEMINT_MON_IDLE (1<<3)
1356#define MEMINT_UP_EVAL (1<<2)
1357#define MEMINT_DOWN_EVAL (1<<1)
1358#define MEMINT_SW_CMD (1<<0)
1359#define MEMMODECTL 0x11190
1360#define MEMMODE_BOOST_EN (1<<31)
1361#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1362#define MEMMODE_BOOST_FREQ_SHIFT 24
1363#define MEMMODE_IDLE_MODE_MASK 0x00030000
1364#define MEMMODE_IDLE_MODE_SHIFT 16
1365#define MEMMODE_IDLE_MODE_EVAL 0
1366#define MEMMODE_IDLE_MODE_CONT 1
1367#define MEMMODE_HWIDLE_EN (1<<15)
1368#define MEMMODE_SWMODE_EN (1<<14)
1369#define MEMMODE_RCLK_GATE (1<<13)
1370#define MEMMODE_HW_UPDATE (1<<12)
1371#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1372#define MEMMODE_FSTART_SHIFT 8
1373#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1374#define MEMMODE_FMAX_SHIFT 4
1375#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1376#define RCBMAXAVG 0x1119c
1377#define MEMSWCTL2 0x1119e /* Cantiga only */
1378#define SWMEMCMD_RENDER_OFF (0 << 13)
1379#define SWMEMCMD_RENDER_ON (1 << 13)
1380#define SWMEMCMD_SWFREQ (2 << 13)
1381#define SWMEMCMD_TARVID (3 << 13)
1382#define SWMEMCMD_VRM_OFF (4 << 13)
1383#define SWMEMCMD_VRM_ON (5 << 13)
1384#define CMDSTS (1<<12)
1385#define SFCAVM (1<<11)
1386#define SWFREQ_MASK 0x0380 /* P0-7 */
1387#define SWFREQ_SHIFT 7
1388#define TARVID_MASK 0x001f
1389#define MEMSTAT_CTG 0x111a0
1390#define RCBMINAVG 0x111a0
1391#define RCUPEI 0x111b0
1392#define RCDNEI 0x111b4
Jesse Barnes88271da2011-01-05 12:01:24 -08001393#define RSTDBYCTL 0x111b8
1394#define RS1EN (1<<31)
1395#define RS2EN (1<<30)
1396#define RS3EN (1<<29)
1397#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
1398#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
1399#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
1400#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
1401#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
1402#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
1403#define RSX_STATUS_MASK (7<<20)
1404#define RSX_STATUS_ON (0<<20)
1405#define RSX_STATUS_RC1 (1<<20)
1406#define RSX_STATUS_RC1E (2<<20)
1407#define RSX_STATUS_RS1 (3<<20)
1408#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
1409#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
1410#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
1411#define RSX_STATUS_RSVD2 (7<<20)
1412#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
1413#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
1414#define JRSC (1<<17) /* rsx coupled to cpu c-state */
1415#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
1416#define RS1CONTSAV_MASK (3<<14)
1417#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
1418#define RS1CONTSAV_RSVD (1<<14)
1419#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
1420#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
1421#define NORMSLEXLAT_MASK (3<<12)
1422#define SLOW_RS123 (0<<12)
1423#define SLOW_RS23 (1<<12)
1424#define SLOW_RS3 (2<<12)
1425#define NORMAL_RS123 (3<<12)
1426#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
1427#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
1428#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
1429#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
1430#define RS_CSTATE_MASK (3<<4)
1431#define RS_CSTATE_C367_RS1 (0<<4)
1432#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
1433#define RS_CSTATE_RSVD (2<<4)
1434#define RS_CSTATE_C367_RS2 (3<<4)
1435#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
1436#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
Jesse Barnesf97108d2010-01-29 11:27:07 -08001437#define VIDCTL 0x111c0
1438#define VIDSTS 0x111c8
1439#define VIDSTART 0x111cc /* 8 bits */
1440#define MEMSTAT_ILK 0x111f8
1441#define MEMSTAT_VID_MASK 0x7f00
1442#define MEMSTAT_VID_SHIFT 8
1443#define MEMSTAT_PSTATE_MASK 0x00f8
1444#define MEMSTAT_PSTATE_SHIFT 3
1445#define MEMSTAT_MON_ACTV (1<<2)
1446#define MEMSTAT_SRC_CTL_MASK 0x0003
1447#define MEMSTAT_SRC_CTL_CORE 0
1448#define MEMSTAT_SRC_CTL_TRB 1
1449#define MEMSTAT_SRC_CTL_THM 2
1450#define MEMSTAT_SRC_CTL_STDBY 3
1451#define RCPREVBSYTUPAVG 0x113b8
1452#define RCPREVBSYTDNAVG 0x113bc
Jesse Barnesea056c12010-09-10 10:02:13 -07001453#define PMMISC 0x11214
1454#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
Jesse Barnes7648fa92010-05-20 14:28:11 -07001455#define SDEW 0x1124c
1456#define CSIEW0 0x11250
1457#define CSIEW1 0x11254
1458#define CSIEW2 0x11258
1459#define PEW 0x1125c
1460#define DEW 0x11270
1461#define MCHAFE 0x112c0
1462#define CSIEC 0x112e0
1463#define DMIEC 0x112e4
1464#define DDREC 0x112e8
1465#define PEG0EC 0x112ec
1466#define PEG1EC 0x112f0
1467#define GFXEC 0x112f4
1468#define RPPREVBSYTUPAVG 0x113b8
1469#define RPPREVBSYTDNAVG 0x113bc
1470#define ECR 0x11600
1471#define ECR_GPFE (1<<31)
1472#define ECR_IMONE (1<<30)
1473#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1474#define OGW0 0x11608
1475#define OGW1 0x1160c
1476#define EG0 0x11610
1477#define EG1 0x11614
1478#define EG2 0x11618
1479#define EG3 0x1161c
1480#define EG4 0x11620
1481#define EG5 0x11624
1482#define EG6 0x11628
1483#define EG7 0x1162c
1484#define PXW 0x11664
1485#define PXWL 0x11680
1486#define LCFUSE02 0x116c0
1487#define LCFUSE_HIV_MASK 0x000000ff
1488#define CSIPLL0 0x12c10
1489#define DDRMPLL1 0X12c20
Eric Anholt7d573822009-01-02 13:33:00 -08001490#define PEG_BAND_GAP_DATA 0x14d68
1491
Chris Wilsonc4de7b02012-07-02 11:51:03 -03001492#define GEN6_GT_THREAD_STATUS_REG 0x13805c
1493#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
1494#define GEN6_GT_THREAD_STATUS_CORE_MASK_HSW (0x7 | (0x07 << 16))
1495
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001496#define GEN6_GT_PERF_STATUS 0x145948
1497#define GEN6_RP_STATE_LIMITS 0x145994
1498#define GEN6_RP_STATE_CAP 0x145998
1499
Jesse Barnes585fb112008-07-29 11:54:06 -07001500/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08001501 * Logical Context regs
1502 */
1503#define CCID 0x2180
1504#define CCID_EN (1<<0)
Ben Widawskyfe1cc682012-06-04 14:42:41 -07001505#define CXT_SIZE 0x21a0
1506#define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
1507#define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
1508#define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
1509#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
1510#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
1511#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_POWER_SIZE(cxt_reg) + \
1512 GEN6_CXT_RING_SIZE(cxt_reg) + \
1513 GEN6_CXT_RENDER_SIZE(cxt_reg) + \
1514 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
1515 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ben Widawsky4f91dd62012-07-18 10:10:09 -07001516#define GEN7_CXT_SIZE 0x21a8
Ben Widawsky6a4ea122012-07-18 10:10:10 -07001517#define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
1518#define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
Ben Widawsky4f91dd62012-07-18 10:10:09 -07001519#define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
1520#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
1521#define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
1522#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
Ben Widawsky6a4ea122012-07-18 10:10:10 -07001523#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_POWER_SIZE(ctx_reg) + \
1524 GEN7_CXT_RING_SIZE(ctx_reg) + \
1525 GEN7_CXT_RENDER_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07001526 GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
1527 GEN7_CXT_GT1_SIZE(ctx_reg) + \
1528 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawsky2e4291e2012-07-24 20:47:30 -07001529#define HSW_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 26) & 0x3f)
1530#define HSW_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 23) & 0x7)
1531#define HSW_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 15) & 0xff)
1532#define HSW_CXT_TOTAL_SIZE(ctx_reg) (HSW_CXT_POWER_SIZE(ctx_reg) + \
1533 HSW_CXT_RING_SIZE(ctx_reg) + \
1534 HSW_CXT_RENDER_SIZE(ctx_reg) + \
1535 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
1536
Ben Widawskyfe1cc682012-06-04 14:42:41 -07001537
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08001538/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001539 * Overlay regs
1540 */
1541
1542#define OVADD 0x30000
1543#define DOVSTA 0x30008
1544#define OC_BUF (0x3<<20)
1545#define OGAMC5 0x30010
1546#define OGAMC4 0x30014
1547#define OGAMC3 0x30018
1548#define OGAMC2 0x3001c
1549#define OGAMC1 0x30020
1550#define OGAMC0 0x30024
1551
1552/*
1553 * Display engine regs
1554 */
1555
1556/* Pipe A timing regs */
Ville Syrjälä4e8e7eb2013-01-24 15:29:46 +02001557#define _HTOTAL_A (dev_priv->info->display_mmio_offset + 0x60000)
1558#define _HBLANK_A (dev_priv->info->display_mmio_offset + 0x60004)
1559#define _HSYNC_A (dev_priv->info->display_mmio_offset + 0x60008)
1560#define _VTOTAL_A (dev_priv->info->display_mmio_offset + 0x6000c)
1561#define _VBLANK_A (dev_priv->info->display_mmio_offset + 0x60010)
1562#define _VSYNC_A (dev_priv->info->display_mmio_offset + 0x60014)
1563#define _PIPEASRC (dev_priv->info->display_mmio_offset + 0x6001c)
1564#define _BCLRPAT_A (dev_priv->info->display_mmio_offset + 0x60020)
1565#define _VSYNCSHIFT_A (dev_priv->info->display_mmio_offset + 0x60028)
Jesse Barnes585fb112008-07-29 11:54:06 -07001566
1567/* Pipe B timing regs */
Ville Syrjälä4e8e7eb2013-01-24 15:29:46 +02001568#define _HTOTAL_B (dev_priv->info->display_mmio_offset + 0x61000)
1569#define _HBLANK_B (dev_priv->info->display_mmio_offset + 0x61004)
1570#define _HSYNC_B (dev_priv->info->display_mmio_offset + 0x61008)
1571#define _VTOTAL_B (dev_priv->info->display_mmio_offset + 0x6100c)
1572#define _VBLANK_B (dev_priv->info->display_mmio_offset + 0x61010)
1573#define _VSYNC_B (dev_priv->info->display_mmio_offset + 0x61014)
1574#define _PIPEBSRC (dev_priv->info->display_mmio_offset + 0x6101c)
1575#define _BCLRPAT_B (dev_priv->info->display_mmio_offset + 0x61020)
1576#define _VSYNCSHIFT_B (dev_priv->info->display_mmio_offset + 0x61028)
Daniel Vetter0529a0d2012-01-28 14:49:24 +01001577
Jesse Barnes585fb112008-07-29 11:54:06 -07001578
Paulo Zanonife2b8f92012-10-23 18:30:02 -02001579#define HTOTAL(trans) _TRANSCODER(trans, _HTOTAL_A, _HTOTAL_B)
1580#define HBLANK(trans) _TRANSCODER(trans, _HBLANK_A, _HBLANK_B)
1581#define HSYNC(trans) _TRANSCODER(trans, _HSYNC_A, _HSYNC_B)
1582#define VTOTAL(trans) _TRANSCODER(trans, _VTOTAL_A, _VTOTAL_B)
1583#define VBLANK(trans) _TRANSCODER(trans, _VBLANK_A, _VBLANK_B)
1584#define VSYNC(trans) _TRANSCODER(trans, _VSYNC_A, _VSYNC_B)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001585#define BCLRPAT(pipe) _PIPE(pipe, _BCLRPAT_A, _BCLRPAT_B)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02001586#define VSYNCSHIFT(trans) _TRANSCODER(trans, _VSYNCSHIFT_A, _VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01001587
Jesse Barnes585fb112008-07-29 11:54:06 -07001588/* VGA port control */
1589#define ADPA 0x61100
Daniel Vetterebc0fd82012-07-11 16:27:56 +02001590#define PCH_ADPA 0xe1100
Daniel Vetter540a8952012-07-11 16:27:57 +02001591#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02001592
Jesse Barnes585fb112008-07-29 11:54:06 -07001593#define ADPA_DAC_ENABLE (1<<31)
1594#define ADPA_DAC_DISABLE 0
1595#define ADPA_PIPE_SELECT_MASK (1<<30)
1596#define ADPA_PIPE_A_SELECT 0
1597#define ADPA_PIPE_B_SELECT (1<<30)
Keith Packard1519b992011-08-06 10:35:34 -07001598#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02001599/* CPT uses bits 29:30 for pch transcoder select */
1600#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
1601#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
1602#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
1603#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
1604#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
1605#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
1606#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
1607#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
1608#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
1609#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
1610#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
1611#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
1612#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
1613#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
1614#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
1615#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
1616#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
1617#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
1618#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07001619#define ADPA_USE_VGA_HVPOLARITY (1<<15)
1620#define ADPA_SETS_HVPOLARITY 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01001621#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07001622#define ADPA_VSYNC_CNTL_ENABLE 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01001623#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07001624#define ADPA_HSYNC_CNTL_ENABLE 0
1625#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
1626#define ADPA_VSYNC_ACTIVE_LOW 0
1627#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
1628#define ADPA_HSYNC_ACTIVE_LOW 0
1629#define ADPA_DPMS_MASK (~(3<<10))
1630#define ADPA_DPMS_ON (0<<10)
1631#define ADPA_DPMS_SUSPEND (1<<10)
1632#define ADPA_DPMS_STANDBY (2<<10)
1633#define ADPA_DPMS_OFF (3<<10)
1634
Chris Wilson939fe4d2010-10-09 10:33:26 +01001635
Jesse Barnes585fb112008-07-29 11:54:06 -07001636/* Hotplug control (945+ only) */
Ville Syrjälä67d62c52013-01-24 15:29:44 +02001637#define PORT_HOTPLUG_EN (dev_priv->info->display_mmio_offset + 0x61110)
Daniel Vetter26739f12013-02-07 12:42:32 +01001638#define PORTB_HOTPLUG_INT_EN (1 << 29)
1639#define PORTC_HOTPLUG_INT_EN (1 << 28)
1640#define PORTD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07001641#define SDVOB_HOTPLUG_INT_EN (1 << 26)
1642#define SDVOC_HOTPLUG_INT_EN (1 << 25)
1643#define TV_HOTPLUG_INT_EN (1 << 18)
1644#define CRT_HOTPLUG_INT_EN (1 << 9)
Egbert Eiche5868a32013-02-28 04:17:12 -05001645#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
1646 PORTC_HOTPLUG_INT_EN | \
1647 PORTD_HOTPLUG_INT_EN | \
1648 SDVOC_HOTPLUG_INT_EN | \
1649 SDVOB_HOTPLUG_INT_EN | \
1650 CRT_HOTPLUG_INT_EN)
Jesse Barnes585fb112008-07-29 11:54:06 -07001651#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08001652#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
1653/* must use period 64 on GM45 according to docs */
1654#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
1655#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
1656#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
1657#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
1658#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
1659#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
1660#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
1661#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
1662#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
1663#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
1664#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
1665#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07001666
Ville Syrjälä67d62c52013-01-24 15:29:44 +02001667#define PORT_HOTPLUG_STAT (dev_priv->info->display_mmio_offset + 0x61114)
Chris Wilson10f76a32012-05-11 18:01:32 +01001668/* HDMI/DP bits are gen4+ */
Daniel Vetter26739f12013-02-07 12:42:32 +01001669#define PORTB_HOTPLUG_LIVE_STATUS (1 << 29)
1670#define PORTC_HOTPLUG_LIVE_STATUS (1 << 28)
1671#define PORTD_HOTPLUG_LIVE_STATUS (1 << 27)
1672#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
1673#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
1674#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01001675/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07001676#define CRT_HOTPLUG_INT_STATUS (1 << 11)
1677#define TV_HOTPLUG_INT_STATUS (1 << 10)
1678#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
1679#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
1680#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
1681#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Chris Wilson084b6122012-05-11 18:01:33 +01001682/* SDVO is different across gen3/4 */
1683#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
1684#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
1685#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
1686#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
1687#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
1688#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05001689#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
1690 SDVOB_HOTPLUG_INT_STATUS_G4X | \
1691 SDVOC_HOTPLUG_INT_STATUS_G4X | \
1692 PORTB_HOTPLUG_INT_STATUS | \
1693 PORTC_HOTPLUG_INT_STATUS | \
1694 PORTD_HOTPLUG_INT_STATUS)
1695
1696#define HOTPLUG_INT_STATUS_I965 (CRT_HOTPLUG_INT_STATUS | \
1697 SDVOB_HOTPLUG_INT_STATUS_I965 | \
1698 SDVOC_HOTPLUG_INT_STATUS_I965 | \
1699 PORTB_HOTPLUG_INT_STATUS | \
1700 PORTC_HOTPLUG_INT_STATUS | \
1701 PORTD_HOTPLUG_INT_STATUS)
1702
1703#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
1704 SDVOB_HOTPLUG_INT_STATUS_I915 | \
1705 SDVOC_HOTPLUG_INT_STATUS_I915 | \
1706 PORTB_HOTPLUG_INT_STATUS | \
1707 PORTC_HOTPLUG_INT_STATUS | \
1708 PORTD_HOTPLUG_INT_STATUS)
Jesse Barnes585fb112008-07-29 11:54:06 -07001709
Paulo Zanonic20cd312013-02-19 16:21:45 -03001710/* SDVO and HDMI port control.
1711 * The same register may be used for SDVO or HDMI */
1712#define GEN3_SDVOB 0x61140
1713#define GEN3_SDVOC 0x61160
1714#define GEN4_HDMIB GEN3_SDVOB
1715#define GEN4_HDMIC GEN3_SDVOC
1716#define PCH_SDVOB 0xe1140
1717#define PCH_HDMIB PCH_SDVOB
1718#define PCH_HDMIC 0xe1150
1719#define PCH_HDMID 0xe1160
1720
1721/* Gen 3 SDVO bits: */
1722#define SDVO_ENABLE (1 << 31)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001723#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
1724#define SDVO_PIPE_SEL_MASK (1 << 30)
Paulo Zanonic20cd312013-02-19 16:21:45 -03001725#define SDVO_PIPE_B_SELECT (1 << 30)
1726#define SDVO_STALL_SELECT (1 << 29)
1727#define SDVO_INTERRUPT_ENABLE (1 << 26)
Jesse Barnes585fb112008-07-29 11:54:06 -07001728/**
1729 * 915G/GM SDVO pixel multiplier.
Jesse Barnes585fb112008-07-29 11:54:06 -07001730 * Programmed value is multiplier - 1, up to 5x.
Jesse Barnes585fb112008-07-29 11:54:06 -07001731 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
1732 */
Paulo Zanonic20cd312013-02-19 16:21:45 -03001733#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
Jesse Barnes585fb112008-07-29 11:54:06 -07001734#define SDVO_PORT_MULTIPLY_SHIFT 23
Paulo Zanonic20cd312013-02-19 16:21:45 -03001735#define SDVO_PHASE_SELECT_MASK (15 << 19)
1736#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
1737#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
1738#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
1739#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
1740#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
1741#define SDVO_DETECTED (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07001742/* Bits to be preserved when writing */
Paulo Zanonic20cd312013-02-19 16:21:45 -03001743#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
1744 SDVO_INTERRUPT_ENABLE)
1745#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
1746
1747/* Gen 4 SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03001748#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
Paulo Zanonic20cd312013-02-19 16:21:45 -03001749#define SDVO_ENCODING_SDVO (0 << 10)
1750#define SDVO_ENCODING_HDMI (2 << 10)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001751#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
1752#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03001753#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03001754#define SDVO_AUDIO_ENABLE (1 << 6)
1755/* VSYNC/HSYNC bits new with 965, default is to be set */
1756#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
1757#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
1758
1759/* Gen 5 (IBX) SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03001760#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03001761#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
1762
1763/* Gen 6 (CPT) SDVO/HDMI bits: */
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001764#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
1765#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
Paulo Zanonic20cd312013-02-19 16:21:45 -03001766
Jesse Barnes585fb112008-07-29 11:54:06 -07001767
1768/* DVO port control */
1769#define DVOA 0x61120
1770#define DVOB 0x61140
1771#define DVOC 0x61160
1772#define DVO_ENABLE (1 << 31)
1773#define DVO_PIPE_B_SELECT (1 << 30)
1774#define DVO_PIPE_STALL_UNUSED (0 << 28)
1775#define DVO_PIPE_STALL (1 << 28)
1776#define DVO_PIPE_STALL_TV (2 << 28)
1777#define DVO_PIPE_STALL_MASK (3 << 28)
1778#define DVO_USE_VGA_SYNC (1 << 15)
1779#define DVO_DATA_ORDER_I740 (0 << 14)
1780#define DVO_DATA_ORDER_FP (1 << 14)
1781#define DVO_VSYNC_DISABLE (1 << 11)
1782#define DVO_HSYNC_DISABLE (1 << 10)
1783#define DVO_VSYNC_TRISTATE (1 << 9)
1784#define DVO_HSYNC_TRISTATE (1 << 8)
1785#define DVO_BORDER_ENABLE (1 << 7)
1786#define DVO_DATA_ORDER_GBRG (1 << 6)
1787#define DVO_DATA_ORDER_RGGB (0 << 6)
1788#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
1789#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
1790#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
1791#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
1792#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
1793#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
1794#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
1795#define DVO_PRESERVE_MASK (0x7<<24)
1796#define DVOA_SRCDIM 0x61124
1797#define DVOB_SRCDIM 0x61144
1798#define DVOC_SRCDIM 0x61164
1799#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
1800#define DVO_SRCDIM_VERTICAL_SHIFT 0
1801
1802/* LVDS port control */
1803#define LVDS 0x61180
1804/*
1805 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
1806 * the DPLL semantics change when the LVDS is assigned to that pipe.
1807 */
1808#define LVDS_PORT_EN (1 << 31)
1809/* Selects pipe B for LVDS data. Must be set on pre-965. */
1810#define LVDS_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001811#define LVDS_PIPE_MASK (1 << 30)
Keith Packard1519b992011-08-06 10:35:34 -07001812#define LVDS_PIPE(pipe) ((pipe) << 30)
Zhao Yakui898822c2010-01-04 16:29:30 +08001813/* LVDS dithering flag on 965/g4x platform */
1814#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08001815/* LVDS sync polarity flags. Set to invert (i.e. negative) */
1816#define LVDS_VSYNC_POLARITY (1 << 21)
1817#define LVDS_HSYNC_POLARITY (1 << 20)
1818
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08001819/* Enable border for unscaled (or aspect-scaled) display */
1820#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07001821/*
1822 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
1823 * pixel.
1824 */
1825#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
1826#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
1827#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
1828/*
1829 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
1830 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
1831 * on.
1832 */
1833#define LVDS_A3_POWER_MASK (3 << 6)
1834#define LVDS_A3_POWER_DOWN (0 << 6)
1835#define LVDS_A3_POWER_UP (3 << 6)
1836/*
1837 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
1838 * is set.
1839 */
1840#define LVDS_CLKB_POWER_MASK (3 << 4)
1841#define LVDS_CLKB_POWER_DOWN (0 << 4)
1842#define LVDS_CLKB_POWER_UP (3 << 4)
1843/*
1844 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
1845 * setting for whether we are in dual-channel mode. The B3 pair will
1846 * additionally only be powered up when LVDS_A3_POWER_UP is set.
1847 */
1848#define LVDS_B0B3_POWER_MASK (3 << 2)
1849#define LVDS_B0B3_POWER_DOWN (0 << 2)
1850#define LVDS_B0B3_POWER_UP (3 << 2)
1851
David Härdeman3c17fe42010-09-24 21:44:32 +02001852/* Video Data Island Packet control */
1853#define VIDEO_DIP_DATA 0x61178
Paulo Zanoniadf00b22012-09-25 13:23:34 -03001854/* Read the description of VIDEO_DIP_DATA (before Haswel) or VIDEO_DIP_ECC
1855 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
1856 * of the infoframe structure specified by CEA-861. */
1857#define VIDEO_DIP_DATA_SIZE 32
David Härdeman3c17fe42010-09-24 21:44:32 +02001858#define VIDEO_DIP_CTL 0x61170
Paulo Zanoni2da8af52012-05-14 17:12:51 -03001859/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02001860#define VIDEO_DIP_ENABLE (1 << 31)
1861#define VIDEO_DIP_PORT_B (1 << 29)
1862#define VIDEO_DIP_PORT_C (2 << 29)
Paulo Zanoni4e89ee12012-05-04 17:18:26 -03001863#define VIDEO_DIP_PORT_D (3 << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03001864#define VIDEO_DIP_PORT_MASK (3 << 29)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03001865#define VIDEO_DIP_ENABLE_GCP (1 << 25)
David Härdeman3c17fe42010-09-24 21:44:32 +02001866#define VIDEO_DIP_ENABLE_AVI (1 << 21)
1867#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03001868#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
David Härdeman3c17fe42010-09-24 21:44:32 +02001869#define VIDEO_DIP_ENABLE_SPD (8 << 21)
1870#define VIDEO_DIP_SELECT_AVI (0 << 19)
1871#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
1872#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07001873#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02001874#define VIDEO_DIP_FREQ_ONCE (0 << 16)
1875#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
1876#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03001877#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03001878/* HSW and later: */
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03001879#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
1880#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03001881#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03001882#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
1883#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03001884#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02001885
Jesse Barnes585fb112008-07-29 11:54:06 -07001886/* Panel power sequencing */
1887#define PP_STATUS 0x61200
1888#define PP_ON (1 << 31)
1889/*
1890 * Indicates that all dependencies of the panel are on:
1891 *
1892 * - PLL enabled
1893 * - pipe enabled
1894 * - LVDS/DVOB/DVOC on
1895 */
1896#define PP_READY (1 << 30)
1897#define PP_SEQUENCE_NONE (0 << 28)
Keith Packard99ea7122011-11-01 19:57:50 -07001898#define PP_SEQUENCE_POWER_UP (1 << 28)
1899#define PP_SEQUENCE_POWER_DOWN (2 << 28)
1900#define PP_SEQUENCE_MASK (3 << 28)
1901#define PP_SEQUENCE_SHIFT 28
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001902#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001903#define PP_SEQUENCE_STATE_MASK 0x0000000f
Keith Packard99ea7122011-11-01 19:57:50 -07001904#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
1905#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
1906#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
1907#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
1908#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
1909#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
1910#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
1911#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
1912#define PP_SEQUENCE_STATE_RESET (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001913#define PP_CONTROL 0x61204
1914#define POWER_TARGET_ON (1 << 0)
1915#define PP_ON_DELAYS 0x61208
1916#define PP_OFF_DELAYS 0x6120c
1917#define PP_DIVISOR 0x61210
1918
1919/* Panel fitting */
Ville Syrjälä7e470ab2013-01-24 15:29:43 +02001920#define PFIT_CONTROL (dev_priv->info->display_mmio_offset + 0x61230)
Jesse Barnes585fb112008-07-29 11:54:06 -07001921#define PFIT_ENABLE (1 << 31)
1922#define PFIT_PIPE_MASK (3 << 29)
1923#define PFIT_PIPE_SHIFT 29
1924#define VERT_INTERP_DISABLE (0 << 10)
1925#define VERT_INTERP_BILINEAR (1 << 10)
1926#define VERT_INTERP_MASK (3 << 10)
1927#define VERT_AUTO_SCALE (1 << 9)
1928#define HORIZ_INTERP_DISABLE (0 << 6)
1929#define HORIZ_INTERP_BILINEAR (1 << 6)
1930#define HORIZ_INTERP_MASK (3 << 6)
1931#define HORIZ_AUTO_SCALE (1 << 5)
1932#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08001933#define PFIT_FILTER_FUZZY (0 << 24)
1934#define PFIT_SCALING_AUTO (0 << 26)
1935#define PFIT_SCALING_PROGRAMMED (1 << 26)
1936#define PFIT_SCALING_PILLAR (2 << 26)
1937#define PFIT_SCALING_LETTER (3 << 26)
Ville Syrjälä7e470ab2013-01-24 15:29:43 +02001938#define PFIT_PGM_RATIOS (dev_priv->info->display_mmio_offset + 0x61234)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08001939/* Pre-965 */
1940#define PFIT_VERT_SCALE_SHIFT 20
1941#define PFIT_VERT_SCALE_MASK 0xfff00000
1942#define PFIT_HORIZ_SCALE_SHIFT 4
1943#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
1944/* 965+ */
1945#define PFIT_VERT_SCALE_SHIFT_965 16
1946#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
1947#define PFIT_HORIZ_SCALE_SHIFT_965 0
1948#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
1949
Ville Syrjälä7e470ab2013-01-24 15:29:43 +02001950#define PFIT_AUTO_RATIOS (dev_priv->info->display_mmio_offset + 0x61238)
Jesse Barnes585fb112008-07-29 11:54:06 -07001951
1952/* Backlight control */
Jesse Barnes12569ad2013-03-08 10:45:59 -08001953#define BLC_PWM_CTL2 (dev_priv->info->display_mmio_offset + 0x61250) /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02001954#define BLM_PWM_ENABLE (1 << 31)
1955#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
1956#define BLM_PIPE_SELECT (1 << 29)
1957#define BLM_PIPE_SELECT_IVB (3 << 29)
1958#define BLM_PIPE_A (0 << 29)
1959#define BLM_PIPE_B (1 << 29)
1960#define BLM_PIPE_C (2 << 29) /* ivb + */
1961#define BLM_PIPE(pipe) ((pipe) << 29)
1962#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
1963#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
1964#define BLM_PHASE_IN_ENABLE (1 << 25)
1965#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
1966#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
1967#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
1968#define BLM_PHASE_IN_COUNT_SHIFT (8)
1969#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
1970#define BLM_PHASE_IN_INCR_SHIFT (0)
1971#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
Jesse Barnes12569ad2013-03-08 10:45:59 -08001972#define BLC_PWM_CTL (dev_priv->info->display_mmio_offset + 0x61254)
Takashi Iwaiba3820a2011-03-10 14:02:12 +01001973/*
1974 * This is the most significant 15 bits of the number of backlight cycles in a
1975 * complete cycle of the modulated backlight control.
1976 *
1977 * The actual value is this field multiplied by two.
1978 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02001979#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
1980#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
1981#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001982/*
1983 * This is the number of cycles out of the backlight modulation cycle for which
1984 * the backlight is on.
1985 *
1986 * This field must be no greater than the number of cycles in the complete
1987 * backlight modulation cycle.
1988 */
1989#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
1990#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02001991#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
1992#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001993
Jesse Barnes12569ad2013-03-08 10:45:59 -08001994#define BLC_HIST_CTL (dev_priv->info->display_mmio_offset + 0x61260)
Jesse Barnes0eb96d62009-10-14 12:33:41 -07001995
Daniel Vetter7cf41602012-06-05 10:07:09 +02001996/* New registers for PCH-split platforms. Safe where new bits show up, the
1997 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
1998#define BLC_PWM_CPU_CTL2 0x48250
1999#define BLC_PWM_CPU_CTL 0x48254
2000
2001/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
2002 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
2003#define BLC_PWM_PCH_CTL1 0xc8250
Daniel Vetter4b4147c2012-07-11 00:31:06 +02002004#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02002005#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
2006#define BLM_PCH_POLARITY (1 << 29)
2007#define BLC_PWM_PCH_CTL2 0xc8254
2008
Jesse Barnes585fb112008-07-29 11:54:06 -07002009/* TV port control */
2010#define TV_CTL 0x68000
2011/** Enables the TV encoder */
2012# define TV_ENC_ENABLE (1 << 31)
2013/** Sources the TV encoder input from pipe B instead of A. */
2014# define TV_ENC_PIPEB_SELECT (1 << 30)
2015/** Outputs composite video (DAC A only) */
2016# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
2017/** Outputs SVideo video (DAC B/C) */
2018# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
2019/** Outputs Component video (DAC A/B/C) */
2020# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
2021/** Outputs Composite and SVideo (DAC A/B/C) */
2022# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
2023# define TV_TRILEVEL_SYNC (1 << 21)
2024/** Enables slow sync generation (945GM only) */
2025# define TV_SLOW_SYNC (1 << 20)
2026/** Selects 4x oversampling for 480i and 576p */
2027# define TV_OVERSAMPLE_4X (0 << 18)
2028/** Selects 2x oversampling for 720p and 1080i */
2029# define TV_OVERSAMPLE_2X (1 << 18)
2030/** Selects no oversampling for 1080p */
2031# define TV_OVERSAMPLE_NONE (2 << 18)
2032/** Selects 8x oversampling */
2033# define TV_OVERSAMPLE_8X (3 << 18)
2034/** Selects progressive mode rather than interlaced */
2035# define TV_PROGRESSIVE (1 << 17)
2036/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
2037# define TV_PAL_BURST (1 << 16)
2038/** Field for setting delay of Y compared to C */
2039# define TV_YC_SKEW_MASK (7 << 12)
2040/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
2041# define TV_ENC_SDP_FIX (1 << 11)
2042/**
2043 * Enables a fix for the 915GM only.
2044 *
2045 * Not sure what it does.
2046 */
2047# define TV_ENC_C0_FIX (1 << 10)
2048/** Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08002049# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07002050# define TV_FUSE_STATE_MASK (3 << 4)
2051/** Read-only state that reports all features enabled */
2052# define TV_FUSE_STATE_ENABLED (0 << 4)
2053/** Read-only state that reports that Macrovision is disabled in hardware*/
2054# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
2055/** Read-only state that reports that TV-out is disabled in hardware. */
2056# define TV_FUSE_STATE_DISABLED (2 << 4)
2057/** Normal operation */
2058# define TV_TEST_MODE_NORMAL (0 << 0)
2059/** Encoder test pattern 1 - combo pattern */
2060# define TV_TEST_MODE_PATTERN_1 (1 << 0)
2061/** Encoder test pattern 2 - full screen vertical 75% color bars */
2062# define TV_TEST_MODE_PATTERN_2 (2 << 0)
2063/** Encoder test pattern 3 - full screen horizontal 75% color bars */
2064# define TV_TEST_MODE_PATTERN_3 (3 << 0)
2065/** Encoder test pattern 4 - random noise */
2066# define TV_TEST_MODE_PATTERN_4 (4 << 0)
2067/** Encoder test pattern 5 - linear color ramps */
2068# define TV_TEST_MODE_PATTERN_5 (5 << 0)
2069/**
2070 * This test mode forces the DACs to 50% of full output.
2071 *
2072 * This is used for load detection in combination with TVDAC_SENSE_MASK
2073 */
2074# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
2075# define TV_TEST_MODE_MASK (7 << 0)
2076
2077#define TV_DAC 0x68004
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01002078# define TV_DAC_SAVE 0x00ffff00
Jesse Barnes585fb112008-07-29 11:54:06 -07002079/**
2080 * Reports that DAC state change logic has reported change (RO).
2081 *
2082 * This gets cleared when TV_DAC_STATE_EN is cleared
2083*/
2084# define TVDAC_STATE_CHG (1 << 31)
2085# define TVDAC_SENSE_MASK (7 << 28)
2086/** Reports that DAC A voltage is above the detect threshold */
2087# define TVDAC_A_SENSE (1 << 30)
2088/** Reports that DAC B voltage is above the detect threshold */
2089# define TVDAC_B_SENSE (1 << 29)
2090/** Reports that DAC C voltage is above the detect threshold */
2091# define TVDAC_C_SENSE (1 << 28)
2092/**
2093 * Enables DAC state detection logic, for load-based TV detection.
2094 *
2095 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
2096 * to off, for load detection to work.
2097 */
2098# define TVDAC_STATE_CHG_EN (1 << 27)
2099/** Sets the DAC A sense value to high */
2100# define TVDAC_A_SENSE_CTL (1 << 26)
2101/** Sets the DAC B sense value to high */
2102# define TVDAC_B_SENSE_CTL (1 << 25)
2103/** Sets the DAC C sense value to high */
2104# define TVDAC_C_SENSE_CTL (1 << 24)
2105/** Overrides the ENC_ENABLE and DAC voltage levels */
2106# define DAC_CTL_OVERRIDE (1 << 7)
2107/** Sets the slew rate. Must be preserved in software */
2108# define ENC_TVDAC_SLEW_FAST (1 << 6)
2109# define DAC_A_1_3_V (0 << 4)
2110# define DAC_A_1_1_V (1 << 4)
2111# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08002112# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002113# define DAC_B_1_3_V (0 << 2)
2114# define DAC_B_1_1_V (1 << 2)
2115# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08002116# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002117# define DAC_C_1_3_V (0 << 0)
2118# define DAC_C_1_1_V (1 << 0)
2119# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08002120# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002121
2122/**
2123 * CSC coefficients are stored in a floating point format with 9 bits of
2124 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
2125 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
2126 * -1 (0x3) being the only legal negative value.
2127 */
2128#define TV_CSC_Y 0x68010
2129# define TV_RY_MASK 0x07ff0000
2130# define TV_RY_SHIFT 16
2131# define TV_GY_MASK 0x00000fff
2132# define TV_GY_SHIFT 0
2133
2134#define TV_CSC_Y2 0x68014
2135# define TV_BY_MASK 0x07ff0000
2136# define TV_BY_SHIFT 16
2137/**
2138 * Y attenuation for component video.
2139 *
2140 * Stored in 1.9 fixed point.
2141 */
2142# define TV_AY_MASK 0x000003ff
2143# define TV_AY_SHIFT 0
2144
2145#define TV_CSC_U 0x68018
2146# define TV_RU_MASK 0x07ff0000
2147# define TV_RU_SHIFT 16
2148# define TV_GU_MASK 0x000007ff
2149# define TV_GU_SHIFT 0
2150
2151#define TV_CSC_U2 0x6801c
2152# define TV_BU_MASK 0x07ff0000
2153# define TV_BU_SHIFT 16
2154/**
2155 * U attenuation for component video.
2156 *
2157 * Stored in 1.9 fixed point.
2158 */
2159# define TV_AU_MASK 0x000003ff
2160# define TV_AU_SHIFT 0
2161
2162#define TV_CSC_V 0x68020
2163# define TV_RV_MASK 0x0fff0000
2164# define TV_RV_SHIFT 16
2165# define TV_GV_MASK 0x000007ff
2166# define TV_GV_SHIFT 0
2167
2168#define TV_CSC_V2 0x68024
2169# define TV_BV_MASK 0x07ff0000
2170# define TV_BV_SHIFT 16
2171/**
2172 * V attenuation for component video.
2173 *
2174 * Stored in 1.9 fixed point.
2175 */
2176# define TV_AV_MASK 0x000007ff
2177# define TV_AV_SHIFT 0
2178
2179#define TV_CLR_KNOBS 0x68028
2180/** 2s-complement brightness adjustment */
2181# define TV_BRIGHTNESS_MASK 0xff000000
2182# define TV_BRIGHTNESS_SHIFT 24
2183/** Contrast adjustment, as a 2.6 unsigned floating point number */
2184# define TV_CONTRAST_MASK 0x00ff0000
2185# define TV_CONTRAST_SHIFT 16
2186/** Saturation adjustment, as a 2.6 unsigned floating point number */
2187# define TV_SATURATION_MASK 0x0000ff00
2188# define TV_SATURATION_SHIFT 8
2189/** Hue adjustment, as an integer phase angle in degrees */
2190# define TV_HUE_MASK 0x000000ff
2191# define TV_HUE_SHIFT 0
2192
2193#define TV_CLR_LEVEL 0x6802c
2194/** Controls the DAC level for black */
2195# define TV_BLACK_LEVEL_MASK 0x01ff0000
2196# define TV_BLACK_LEVEL_SHIFT 16
2197/** Controls the DAC level for blanking */
2198# define TV_BLANK_LEVEL_MASK 0x000001ff
2199# define TV_BLANK_LEVEL_SHIFT 0
2200
2201#define TV_H_CTL_1 0x68030
2202/** Number of pixels in the hsync. */
2203# define TV_HSYNC_END_MASK 0x1fff0000
2204# define TV_HSYNC_END_SHIFT 16
2205/** Total number of pixels minus one in the line (display and blanking). */
2206# define TV_HTOTAL_MASK 0x00001fff
2207# define TV_HTOTAL_SHIFT 0
2208
2209#define TV_H_CTL_2 0x68034
2210/** Enables the colorburst (needed for non-component color) */
2211# define TV_BURST_ENA (1 << 31)
2212/** Offset of the colorburst from the start of hsync, in pixels minus one. */
2213# define TV_HBURST_START_SHIFT 16
2214# define TV_HBURST_START_MASK 0x1fff0000
2215/** Length of the colorburst */
2216# define TV_HBURST_LEN_SHIFT 0
2217# define TV_HBURST_LEN_MASK 0x0001fff
2218
2219#define TV_H_CTL_3 0x68038
2220/** End of hblank, measured in pixels minus one from start of hsync */
2221# define TV_HBLANK_END_SHIFT 16
2222# define TV_HBLANK_END_MASK 0x1fff0000
2223/** Start of hblank, measured in pixels minus one from start of hsync */
2224# define TV_HBLANK_START_SHIFT 0
2225# define TV_HBLANK_START_MASK 0x0001fff
2226
2227#define TV_V_CTL_1 0x6803c
2228/** XXX */
2229# define TV_NBR_END_SHIFT 16
2230# define TV_NBR_END_MASK 0x07ff0000
2231/** XXX */
2232# define TV_VI_END_F1_SHIFT 8
2233# define TV_VI_END_F1_MASK 0x00003f00
2234/** XXX */
2235# define TV_VI_END_F2_SHIFT 0
2236# define TV_VI_END_F2_MASK 0x0000003f
2237
2238#define TV_V_CTL_2 0x68040
2239/** Length of vsync, in half lines */
2240# define TV_VSYNC_LEN_MASK 0x07ff0000
2241# define TV_VSYNC_LEN_SHIFT 16
2242/** Offset of the start of vsync in field 1, measured in one less than the
2243 * number of half lines.
2244 */
2245# define TV_VSYNC_START_F1_MASK 0x00007f00
2246# define TV_VSYNC_START_F1_SHIFT 8
2247/**
2248 * Offset of the start of vsync in field 2, measured in one less than the
2249 * number of half lines.
2250 */
2251# define TV_VSYNC_START_F2_MASK 0x0000007f
2252# define TV_VSYNC_START_F2_SHIFT 0
2253
2254#define TV_V_CTL_3 0x68044
2255/** Enables generation of the equalization signal */
2256# define TV_EQUAL_ENA (1 << 31)
2257/** Length of vsync, in half lines */
2258# define TV_VEQ_LEN_MASK 0x007f0000
2259# define TV_VEQ_LEN_SHIFT 16
2260/** Offset of the start of equalization in field 1, measured in one less than
2261 * the number of half lines.
2262 */
2263# define TV_VEQ_START_F1_MASK 0x0007f00
2264# define TV_VEQ_START_F1_SHIFT 8
2265/**
2266 * Offset of the start of equalization in field 2, measured in one less than
2267 * the number of half lines.
2268 */
2269# define TV_VEQ_START_F2_MASK 0x000007f
2270# define TV_VEQ_START_F2_SHIFT 0
2271
2272#define TV_V_CTL_4 0x68048
2273/**
2274 * Offset to start of vertical colorburst, measured in one less than the
2275 * number of lines from vertical start.
2276 */
2277# define TV_VBURST_START_F1_MASK 0x003f0000
2278# define TV_VBURST_START_F1_SHIFT 16
2279/**
2280 * Offset to the end of vertical colorburst, measured in one less than the
2281 * number of lines from the start of NBR.
2282 */
2283# define TV_VBURST_END_F1_MASK 0x000000ff
2284# define TV_VBURST_END_F1_SHIFT 0
2285
2286#define TV_V_CTL_5 0x6804c
2287/**
2288 * Offset to start of vertical colorburst, measured in one less than the
2289 * number of lines from vertical start.
2290 */
2291# define TV_VBURST_START_F2_MASK 0x003f0000
2292# define TV_VBURST_START_F2_SHIFT 16
2293/**
2294 * Offset to the end of vertical colorburst, measured in one less than the
2295 * number of lines from the start of NBR.
2296 */
2297# define TV_VBURST_END_F2_MASK 0x000000ff
2298# define TV_VBURST_END_F2_SHIFT 0
2299
2300#define TV_V_CTL_6 0x68050
2301/**
2302 * Offset to start of vertical colorburst, measured in one less than the
2303 * number of lines from vertical start.
2304 */
2305# define TV_VBURST_START_F3_MASK 0x003f0000
2306# define TV_VBURST_START_F3_SHIFT 16
2307/**
2308 * Offset to the end of vertical colorburst, measured in one less than the
2309 * number of lines from the start of NBR.
2310 */
2311# define TV_VBURST_END_F3_MASK 0x000000ff
2312# define TV_VBURST_END_F3_SHIFT 0
2313
2314#define TV_V_CTL_7 0x68054
2315/**
2316 * Offset to start of vertical colorburst, measured in one less than the
2317 * number of lines from vertical start.
2318 */
2319# define TV_VBURST_START_F4_MASK 0x003f0000
2320# define TV_VBURST_START_F4_SHIFT 16
2321/**
2322 * Offset to the end of vertical colorburst, measured in one less than the
2323 * number of lines from the start of NBR.
2324 */
2325# define TV_VBURST_END_F4_MASK 0x000000ff
2326# define TV_VBURST_END_F4_SHIFT 0
2327
2328#define TV_SC_CTL_1 0x68060
2329/** Turns on the first subcarrier phase generation DDA */
2330# define TV_SC_DDA1_EN (1 << 31)
2331/** Turns on the first subcarrier phase generation DDA */
2332# define TV_SC_DDA2_EN (1 << 30)
2333/** Turns on the first subcarrier phase generation DDA */
2334# define TV_SC_DDA3_EN (1 << 29)
2335/** Sets the subcarrier DDA to reset frequency every other field */
2336# define TV_SC_RESET_EVERY_2 (0 << 24)
2337/** Sets the subcarrier DDA to reset frequency every fourth field */
2338# define TV_SC_RESET_EVERY_4 (1 << 24)
2339/** Sets the subcarrier DDA to reset frequency every eighth field */
2340# define TV_SC_RESET_EVERY_8 (2 << 24)
2341/** Sets the subcarrier DDA to never reset the frequency */
2342# define TV_SC_RESET_NEVER (3 << 24)
2343/** Sets the peak amplitude of the colorburst.*/
2344# define TV_BURST_LEVEL_MASK 0x00ff0000
2345# define TV_BURST_LEVEL_SHIFT 16
2346/** Sets the increment of the first subcarrier phase generation DDA */
2347# define TV_SCDDA1_INC_MASK 0x00000fff
2348# define TV_SCDDA1_INC_SHIFT 0
2349
2350#define TV_SC_CTL_2 0x68064
2351/** Sets the rollover for the second subcarrier phase generation DDA */
2352# define TV_SCDDA2_SIZE_MASK 0x7fff0000
2353# define TV_SCDDA2_SIZE_SHIFT 16
2354/** Sets the increent of the second subcarrier phase generation DDA */
2355# define TV_SCDDA2_INC_MASK 0x00007fff
2356# define TV_SCDDA2_INC_SHIFT 0
2357
2358#define TV_SC_CTL_3 0x68068
2359/** Sets the rollover for the third subcarrier phase generation DDA */
2360# define TV_SCDDA3_SIZE_MASK 0x7fff0000
2361# define TV_SCDDA3_SIZE_SHIFT 16
2362/** Sets the increent of the third subcarrier phase generation DDA */
2363# define TV_SCDDA3_INC_MASK 0x00007fff
2364# define TV_SCDDA3_INC_SHIFT 0
2365
2366#define TV_WIN_POS 0x68070
2367/** X coordinate of the display from the start of horizontal active */
2368# define TV_XPOS_MASK 0x1fff0000
2369# define TV_XPOS_SHIFT 16
2370/** Y coordinate of the display from the start of vertical active (NBR) */
2371# define TV_YPOS_MASK 0x00000fff
2372# define TV_YPOS_SHIFT 0
2373
2374#define TV_WIN_SIZE 0x68074
2375/** Horizontal size of the display window, measured in pixels*/
2376# define TV_XSIZE_MASK 0x1fff0000
2377# define TV_XSIZE_SHIFT 16
2378/**
2379 * Vertical size of the display window, measured in pixels.
2380 *
2381 * Must be even for interlaced modes.
2382 */
2383# define TV_YSIZE_MASK 0x00000fff
2384# define TV_YSIZE_SHIFT 0
2385
2386#define TV_FILTER_CTL_1 0x68080
2387/**
2388 * Enables automatic scaling calculation.
2389 *
2390 * If set, the rest of the registers are ignored, and the calculated values can
2391 * be read back from the register.
2392 */
2393# define TV_AUTO_SCALE (1 << 31)
2394/**
2395 * Disables the vertical filter.
2396 *
2397 * This is required on modes more than 1024 pixels wide */
2398# define TV_V_FILTER_BYPASS (1 << 29)
2399/** Enables adaptive vertical filtering */
2400# define TV_VADAPT (1 << 28)
2401# define TV_VADAPT_MODE_MASK (3 << 26)
2402/** Selects the least adaptive vertical filtering mode */
2403# define TV_VADAPT_MODE_LEAST (0 << 26)
2404/** Selects the moderately adaptive vertical filtering mode */
2405# define TV_VADAPT_MODE_MODERATE (1 << 26)
2406/** Selects the most adaptive vertical filtering mode */
2407# define TV_VADAPT_MODE_MOST (3 << 26)
2408/**
2409 * Sets the horizontal scaling factor.
2410 *
2411 * This should be the fractional part of the horizontal scaling factor divided
2412 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
2413 *
2414 * (src width - 1) / ((oversample * dest width) - 1)
2415 */
2416# define TV_HSCALE_FRAC_MASK 0x00003fff
2417# define TV_HSCALE_FRAC_SHIFT 0
2418
2419#define TV_FILTER_CTL_2 0x68084
2420/**
2421 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2422 *
2423 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
2424 */
2425# define TV_VSCALE_INT_MASK 0x00038000
2426# define TV_VSCALE_INT_SHIFT 15
2427/**
2428 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2429 *
2430 * \sa TV_VSCALE_INT_MASK
2431 */
2432# define TV_VSCALE_FRAC_MASK 0x00007fff
2433# define TV_VSCALE_FRAC_SHIFT 0
2434
2435#define TV_FILTER_CTL_3 0x68088
2436/**
2437 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2438 *
2439 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
2440 *
2441 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2442 */
2443# define TV_VSCALE_IP_INT_MASK 0x00038000
2444# define TV_VSCALE_IP_INT_SHIFT 15
2445/**
2446 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2447 *
2448 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2449 *
2450 * \sa TV_VSCALE_IP_INT_MASK
2451 */
2452# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
2453# define TV_VSCALE_IP_FRAC_SHIFT 0
2454
2455#define TV_CC_CONTROL 0x68090
2456# define TV_CC_ENABLE (1 << 31)
2457/**
2458 * Specifies which field to send the CC data in.
2459 *
2460 * CC data is usually sent in field 0.
2461 */
2462# define TV_CC_FID_MASK (1 << 27)
2463# define TV_CC_FID_SHIFT 27
2464/** Sets the horizontal position of the CC data. Usually 135. */
2465# define TV_CC_HOFF_MASK 0x03ff0000
2466# define TV_CC_HOFF_SHIFT 16
2467/** Sets the vertical position of the CC data. Usually 21 */
2468# define TV_CC_LINE_MASK 0x0000003f
2469# define TV_CC_LINE_SHIFT 0
2470
2471#define TV_CC_DATA 0x68094
2472# define TV_CC_RDY (1 << 31)
2473/** Second word of CC data to be transmitted. */
2474# define TV_CC_DATA_2_MASK 0x007f0000
2475# define TV_CC_DATA_2_SHIFT 16
2476/** First word of CC data to be transmitted. */
2477# define TV_CC_DATA_1_MASK 0x0000007f
2478# define TV_CC_DATA_1_SHIFT 0
2479
2480#define TV_H_LUMA_0 0x68100
2481#define TV_H_LUMA_59 0x681ec
2482#define TV_H_CHROMA_0 0x68200
2483#define TV_H_CHROMA_59 0x682ec
2484#define TV_V_LUMA_0 0x68300
2485#define TV_V_LUMA_42 0x683a8
2486#define TV_V_CHROMA_0 0x68400
2487#define TV_V_CHROMA_42 0x684a8
2488
Keith Packard040d87f2009-05-30 20:42:33 -07002489/* Display Port */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002490#define DP_A 0x64000 /* eDP */
Keith Packard040d87f2009-05-30 20:42:33 -07002491#define DP_B 0x64100
2492#define DP_C 0x64200
2493#define DP_D 0x64300
2494
2495#define DP_PORT_EN (1 << 31)
2496#define DP_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08002497#define DP_PIPE_MASK (1 << 30)
2498
Keith Packard040d87f2009-05-30 20:42:33 -07002499/* Link training mode - select a suitable mode for each stage */
2500#define DP_LINK_TRAIN_PAT_1 (0 << 28)
2501#define DP_LINK_TRAIN_PAT_2 (1 << 28)
2502#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
2503#define DP_LINK_TRAIN_OFF (3 << 28)
2504#define DP_LINK_TRAIN_MASK (3 << 28)
2505#define DP_LINK_TRAIN_SHIFT 28
2506
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002507/* CPT Link training mode */
2508#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
2509#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
2510#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
2511#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
2512#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
2513#define DP_LINK_TRAIN_SHIFT_CPT 8
2514
Keith Packard040d87f2009-05-30 20:42:33 -07002515/* Signal voltages. These are mostly controlled by the other end */
2516#define DP_VOLTAGE_0_4 (0 << 25)
2517#define DP_VOLTAGE_0_6 (1 << 25)
2518#define DP_VOLTAGE_0_8 (2 << 25)
2519#define DP_VOLTAGE_1_2 (3 << 25)
2520#define DP_VOLTAGE_MASK (7 << 25)
2521#define DP_VOLTAGE_SHIFT 25
2522
2523/* Signal pre-emphasis levels, like voltages, the other end tells us what
2524 * they want
2525 */
2526#define DP_PRE_EMPHASIS_0 (0 << 22)
2527#define DP_PRE_EMPHASIS_3_5 (1 << 22)
2528#define DP_PRE_EMPHASIS_6 (2 << 22)
2529#define DP_PRE_EMPHASIS_9_5 (3 << 22)
2530#define DP_PRE_EMPHASIS_MASK (7 << 22)
2531#define DP_PRE_EMPHASIS_SHIFT 22
2532
2533/* How many wires to use. I guess 3 was too hard */
2534#define DP_PORT_WIDTH_1 (0 << 19)
2535#define DP_PORT_WIDTH_2 (1 << 19)
2536#define DP_PORT_WIDTH_4 (3 << 19)
2537#define DP_PORT_WIDTH_MASK (7 << 19)
2538
2539/* Mystic DPCD version 1.1 special mode */
2540#define DP_ENHANCED_FRAMING (1 << 18)
2541
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002542/* eDP */
2543#define DP_PLL_FREQ_270MHZ (0 << 16)
2544#define DP_PLL_FREQ_160MHZ (1 << 16)
2545#define DP_PLL_FREQ_MASK (3 << 16)
2546
Keith Packard040d87f2009-05-30 20:42:33 -07002547/** locked once port is enabled */
2548#define DP_PORT_REVERSAL (1 << 15)
2549
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002550/* eDP */
2551#define DP_PLL_ENABLE (1 << 14)
2552
Keith Packard040d87f2009-05-30 20:42:33 -07002553/** sends the clock on lane 15 of the PEG for debug */
2554#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
2555
2556#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002557#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07002558
2559/** limit RGB values to avoid confusing TVs */
2560#define DP_COLOR_RANGE_16_235 (1 << 8)
2561
2562/** Turn on the audio link */
2563#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
2564
2565/** vs and hs sync polarity */
2566#define DP_SYNC_VS_HIGH (1 << 4)
2567#define DP_SYNC_HS_HIGH (1 << 3)
2568
2569/** A fantasy */
2570#define DP_DETECTED (1 << 2)
2571
2572/** The aux channel provides a way to talk to the
2573 * signal sink for DDC etc. Max packet size supported
2574 * is 20 bytes in each direction, hence the 5 fixed
2575 * data registers
2576 */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002577#define DPA_AUX_CH_CTL 0x64010
2578#define DPA_AUX_CH_DATA1 0x64014
2579#define DPA_AUX_CH_DATA2 0x64018
2580#define DPA_AUX_CH_DATA3 0x6401c
2581#define DPA_AUX_CH_DATA4 0x64020
2582#define DPA_AUX_CH_DATA5 0x64024
2583
Keith Packard040d87f2009-05-30 20:42:33 -07002584#define DPB_AUX_CH_CTL 0x64110
2585#define DPB_AUX_CH_DATA1 0x64114
2586#define DPB_AUX_CH_DATA2 0x64118
2587#define DPB_AUX_CH_DATA3 0x6411c
2588#define DPB_AUX_CH_DATA4 0x64120
2589#define DPB_AUX_CH_DATA5 0x64124
2590
2591#define DPC_AUX_CH_CTL 0x64210
2592#define DPC_AUX_CH_DATA1 0x64214
2593#define DPC_AUX_CH_DATA2 0x64218
2594#define DPC_AUX_CH_DATA3 0x6421c
2595#define DPC_AUX_CH_DATA4 0x64220
2596#define DPC_AUX_CH_DATA5 0x64224
2597
2598#define DPD_AUX_CH_CTL 0x64310
2599#define DPD_AUX_CH_DATA1 0x64314
2600#define DPD_AUX_CH_DATA2 0x64318
2601#define DPD_AUX_CH_DATA3 0x6431c
2602#define DPD_AUX_CH_DATA4 0x64320
2603#define DPD_AUX_CH_DATA5 0x64324
2604
2605#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
2606#define DP_AUX_CH_CTL_DONE (1 << 30)
2607#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
2608#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
2609#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
2610#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
2611#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
2612#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
2613#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
2614#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
2615#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
2616#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
2617#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
2618#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
2619#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
2620#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
2621#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
2622#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
2623#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
2624#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
2625#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
2626
2627/*
2628 * Computing GMCH M and N values for the Display Port link
2629 *
2630 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
2631 *
2632 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
2633 *
2634 * The GMCH value is used internally
2635 *
2636 * bytes_per_pixel is the number of bytes coming out of the plane,
2637 * which is after the LUTs, so we want the bytes for our color format.
2638 * For our current usage, this is always 3, one byte for R, G and B.
2639 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002640#define _PIPEA_GMCH_DATA_M 0x70050
2641#define _PIPEB_GMCH_DATA_M 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07002642
2643/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
2644#define PIPE_GMCH_DATA_M_TU_SIZE_MASK (0x3f << 25)
2645#define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT 25
2646
2647#define PIPE_GMCH_DATA_M_MASK (0xffffff)
2648
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002649#define _PIPEA_GMCH_DATA_N 0x70054
2650#define _PIPEB_GMCH_DATA_N 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07002651#define PIPE_GMCH_DATA_N_MASK (0xffffff)
2652
2653/*
2654 * Computing Link M and N values for the Display Port link
2655 *
2656 * Link M / N = pixel_clock / ls_clk
2657 *
2658 * (the DP spec calls pixel_clock the 'strm_clk')
2659 *
2660 * The Link value is transmitted in the Main Stream
2661 * Attributes and VB-ID.
2662 */
2663
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002664#define _PIPEA_DP_LINK_M 0x70060
2665#define _PIPEB_DP_LINK_M 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07002666#define PIPEA_DP_LINK_M_MASK (0xffffff)
2667
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002668#define _PIPEA_DP_LINK_N 0x70064
2669#define _PIPEB_DP_LINK_N 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07002670#define PIPEA_DP_LINK_N_MASK (0xffffff)
2671
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002672#define PIPE_GMCH_DATA_M(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_M, _PIPEB_GMCH_DATA_M)
2673#define PIPE_GMCH_DATA_N(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_N, _PIPEB_GMCH_DATA_N)
2674#define PIPE_DP_LINK_M(pipe) _PIPE(pipe, _PIPEA_DP_LINK_M, _PIPEB_DP_LINK_M)
2675#define PIPE_DP_LINK_N(pipe) _PIPE(pipe, _PIPEA_DP_LINK_N, _PIPEB_DP_LINK_N)
2676
Jesse Barnes585fb112008-07-29 11:54:06 -07002677/* Display & cursor control */
2678
2679/* Pipe A */
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02002680#define _PIPEADSL (dev_priv->info->display_mmio_offset + 0x70000)
Paulo Zanoni837ba002012-05-04 17:18:14 -03002681#define DSL_LINEMASK_GEN2 0x00000fff
2682#define DSL_LINEMASK_GEN3 0x00001fff
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02002683#define _PIPEACONF (dev_priv->info->display_mmio_offset + 0x70008)
Chris Wilson5eddb702010-09-11 13:48:45 +01002684#define PIPECONF_ENABLE (1<<31)
2685#define PIPECONF_DISABLE 0
2686#define PIPECONF_DOUBLE_WIDE (1<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07002687#define I965_PIPECONF_ACTIVE (1<<30)
Chris Wilsonf47166d2012-03-22 15:00:50 +00002688#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
Chris Wilson5eddb702010-09-11 13:48:45 +01002689#define PIPECONF_SINGLE_WIDE 0
2690#define PIPECONF_PIPE_UNLOCKED 0
2691#define PIPECONF_PIPE_LOCKED (1<<25)
2692#define PIPECONF_PALETTE 0
2693#define PIPECONF_GAMMA (1<<24)
Jesse Barnes585fb112008-07-29 11:54:06 -07002694#define PIPECONF_FORCE_BORDER (1<<25)
Christian Schmidt59df7b12011-12-19 20:03:33 +01002695#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03002696#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01002697/* Note that pre-gen3 does not support interlaced display directly. Panel
2698 * fitting must be disabled on pre-ilk for interlaced. */
2699#define PIPECONF_PROGRESSIVE (0 << 21)
2700#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
2701#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
2702#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
2703#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
2704/* Ironlake and later have a complete new set of values for interlaced. PFIT
2705 * means panel fitter required, PF means progressive fetch, DBL means power
2706 * saving pixel doubling. */
2707#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
2708#define PIPECONF_INTERLACED_ILK (3 << 21)
2709#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
2710#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Jesse Barnes652c3932009-08-17 13:31:43 -07002711#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02002712#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002713#define PIPECONF_BPC_MASK (0x7 << 5)
2714#define PIPECONF_8BPC (0<<5)
2715#define PIPECONF_10BPC (1<<5)
2716#define PIPECONF_6BPC (2<<5)
2717#define PIPECONF_12BPC (3<<5)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07002718#define PIPECONF_DITHER_EN (1<<4)
2719#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
2720#define PIPECONF_DITHER_TYPE_SP (0<<2)
2721#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
2722#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
2723#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02002724#define _PIPEASTAT (dev_priv->info->display_mmio_offset + 0x70024)
Jesse Barnes585fb112008-07-29 11:54:06 -07002725#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002726#define SPRITE1_FLIPDONE_INT_EN_VLV (1UL<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07002727#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
2728#define PIPE_CRC_DONE_ENABLE (1UL<<28)
2729#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002730#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07002731#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
2732#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
2733#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
2734#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
Ville Syrjäläc70af1e2013-01-16 19:59:03 +02002735#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -07002736#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
2737#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
2738#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
2739#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
2740#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
2741#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002742#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07002743#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002744#define SPRITE1_FLIPDONE_INT_STATUS_VLV (1UL<<15)
Ville Syrjäläc70af1e2013-01-16 19:59:03 +02002745#define SPRITE0_FLIPDONE_INT_STATUS_VLV (1UL<<14)
Jesse Barnes585fb112008-07-29 11:54:06 -07002746#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
2747#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
2748#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002749#define PLANE_FLIPDONE_INT_STATUS_VLV (1UL<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07002750#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
2751#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
2752#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
2753#define PIPE_DPST_EVENT_STATUS (1UL<<7)
2754#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
2755#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
2756#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
2757#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
2758#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
2759#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
2760#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
2761
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002762#define PIPESRC(pipe) _PIPE(pipe, _PIPEASRC, _PIPEBSRC)
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002763#define PIPECONF(tran) _TRANSCODER(tran, _PIPEACONF, _PIPEBCONF)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002764#define PIPEDSL(pipe) _PIPE(pipe, _PIPEADSL, _PIPEBDSL)
2765#define PIPEFRAME(pipe) _PIPE(pipe, _PIPEAFRAMEHIGH, _PIPEBFRAMEHIGH)
2766#define PIPEFRAMEPIXEL(pipe) _PIPE(pipe, _PIPEAFRAMEPIXEL, _PIPEBFRAMEPIXEL)
2767#define PIPESTAT(pipe) _PIPE(pipe, _PIPEASTAT, _PIPEBSTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01002768
Ville Syrjäläb41fbda2013-01-24 15:29:41 +02002769#define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
Jesse Barnes79831172012-06-20 10:53:12 -07002770#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002771#define PIPEB_HLINE_INT_EN (1<<28)
2772#define PIPEB_VBLANK_INT_EN (1<<27)
2773#define SPRITED_FLIPDONE_INT_EN (1<<26)
2774#define SPRITEC_FLIPDONE_INT_EN (1<<25)
2775#define PLANEB_FLIPDONE_INT_EN (1<<24)
Jesse Barnes79831172012-06-20 10:53:12 -07002776#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002777#define PIPEA_HLINE_INT_EN (1<<20)
2778#define PIPEA_VBLANK_INT_EN (1<<19)
2779#define SPRITEB_FLIPDONE_INT_EN (1<<18)
2780#define SPRITEA_FLIPDONE_INT_EN (1<<17)
2781#define PLANEA_FLIPDONE_INT_EN (1<<16)
2782
Ville Syrjäläb41fbda2013-01-24 15:29:41 +02002783#define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV only */
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002784#define CURSORB_INVALID_GTT_INT_EN (1<<23)
2785#define CURSORA_INVALID_GTT_INT_EN (1<<22)
2786#define SPRITED_INVALID_GTT_INT_EN (1<<21)
2787#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
2788#define PLANEB_INVALID_GTT_INT_EN (1<<19)
2789#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
2790#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
2791#define PLANEA_INVALID_GTT_INT_EN (1<<16)
2792#define DPINVGTT_EN_MASK 0xff0000
2793#define CURSORB_INVALID_GTT_STATUS (1<<7)
2794#define CURSORA_INVALID_GTT_STATUS (1<<6)
2795#define SPRITED_INVALID_GTT_STATUS (1<<5)
2796#define SPRITEC_INVALID_GTT_STATUS (1<<4)
2797#define PLANEB_INVALID_GTT_STATUS (1<<3)
2798#define SPRITEB_INVALID_GTT_STATUS (1<<2)
2799#define SPRITEA_INVALID_GTT_STATUS (1<<1)
2800#define PLANEA_INVALID_GTT_STATUS (1<<0)
2801#define DPINVGTT_STATUS_MASK 0xff
2802
Jesse Barnes585fb112008-07-29 11:54:06 -07002803#define DSPARB 0x70030
2804#define DSPARB_CSTART_MASK (0x7f << 7)
2805#define DSPARB_CSTART_SHIFT 7
2806#define DSPARB_BSTART_MASK (0x7f)
2807#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08002808#define DSPARB_BEND_SHIFT 9 /* on 855 */
2809#define DSPARB_AEND_SHIFT 0
2810
Ville Syrjälä90f7da32013-01-24 15:29:39 +02002811#define DSPFW1 (dev_priv->info->display_mmio_offset + 0x70034)
Jesse Barnes0e442c62009-10-19 10:09:33 +09002812#define DSPFW_SR_SHIFT 23
Akshay Joshi0206e352011-08-16 15:34:10 -04002813#define DSPFW_SR_MASK (0x1ff<<23)
Jesse Barnes0e442c62009-10-19 10:09:33 +09002814#define DSPFW_CURSORB_SHIFT 16
Zhao Yakuid4294342010-03-22 22:45:36 +08002815#define DSPFW_CURSORB_MASK (0x3f<<16)
Jesse Barnes0e442c62009-10-19 10:09:33 +09002816#define DSPFW_PLANEB_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08002817#define DSPFW_PLANEB_MASK (0x7f<<8)
2818#define DSPFW_PLANEA_MASK (0x7f)
Ville Syrjälä90f7da32013-01-24 15:29:39 +02002819#define DSPFW2 (dev_priv->info->display_mmio_offset + 0x70038)
Jesse Barnes0e442c62009-10-19 10:09:33 +09002820#define DSPFW_CURSORA_MASK 0x00003f00
Zhao Yakui21bd7702010-01-13 14:10:50 +00002821#define DSPFW_CURSORA_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08002822#define DSPFW_PLANEC_MASK (0x7f)
Ville Syrjälä90f7da32013-01-24 15:29:39 +02002823#define DSPFW3 (dev_priv->info->display_mmio_offset + 0x7003c)
Jesse Barnes0e442c62009-10-19 10:09:33 +09002824#define DSPFW_HPLL_SR_EN (1<<31)
2825#define DSPFW_CURSOR_SR_SHIFT 24
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002826#define PINEVIEW_SELF_REFRESH_EN (1<<30)
Zhao Yakuid4294342010-03-22 22:45:36 +08002827#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
2828#define DSPFW_HPLL_CURSOR_SHIFT 16
2829#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
2830#define DSPFW_HPLL_SR_MASK (0x1ff)
Jesse Barnes12569ad2013-03-08 10:45:59 -08002831#define DSPFW4 (dev_priv->info->display_mmio_offset + 0x70070)
2832#define DSPFW7 (dev_priv->info->display_mmio_offset + 0x7007c)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002833
Gajanan Bhat12a3c052012-03-28 13:39:30 -07002834/* drain latency register values*/
2835#define DRAIN_LATENCY_PRECISION_32 32
2836#define DRAIN_LATENCY_PRECISION_16 16
Ville Syrjälä8f6d8ee2013-01-24 15:29:38 +02002837#define VLV_DDL1 (VLV_DISPLAY_BASE + 0x70050)
Gajanan Bhat12a3c052012-03-28 13:39:30 -07002838#define DDL_CURSORA_PRECISION_32 (1<<31)
2839#define DDL_CURSORA_PRECISION_16 (0<<31)
2840#define DDL_CURSORA_SHIFT 24
2841#define DDL_PLANEA_PRECISION_32 (1<<7)
2842#define DDL_PLANEA_PRECISION_16 (0<<7)
Ville Syrjälä8f6d8ee2013-01-24 15:29:38 +02002843#define VLV_DDL2 (VLV_DISPLAY_BASE + 0x70054)
Gajanan Bhat12a3c052012-03-28 13:39:30 -07002844#define DDL_CURSORB_PRECISION_32 (1<<31)
2845#define DDL_CURSORB_PRECISION_16 (0<<31)
2846#define DDL_CURSORB_SHIFT 24
2847#define DDL_PLANEB_PRECISION_32 (1<<7)
2848#define DDL_PLANEB_PRECISION_16 (0<<7)
2849
Shaohua Li7662c8b2009-06-26 11:23:55 +08002850/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09002851#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08002852#define I915_FIFO_LINE_SIZE 64
2853#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09002854
Jesse Barnesceb04242012-03-28 13:39:22 -07002855#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09002856#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08002857#define I965_FIFO_SIZE 512
2858#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08002859#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002860#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002861#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09002862
Jesse Barnesceb04242012-03-28 13:39:22 -07002863#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09002864#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08002865#define I915_MAX_WM 0x3f
2866
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002867#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
2868#define PINEVIEW_FIFO_LINE_SIZE 64
2869#define PINEVIEW_MAX_WM 0x1ff
2870#define PINEVIEW_DFT_WM 0x3f
2871#define PINEVIEW_DFT_HPLLOFF_WM 0
2872#define PINEVIEW_GUARD_WM 10
2873#define PINEVIEW_CURSOR_FIFO 64
2874#define PINEVIEW_CURSOR_MAX_WM 0x3f
2875#define PINEVIEW_CURSOR_DFT_WM 0
2876#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08002877
Jesse Barnesceb04242012-03-28 13:39:22 -07002878#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08002879#define I965_CURSOR_FIFO 64
2880#define I965_CURSOR_MAX_WM 32
2881#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002882
2883/* define the Watermark register on Ironlake */
2884#define WM0_PIPEA_ILK 0x45100
2885#define WM0_PIPE_PLANE_MASK (0x7f<<16)
2886#define WM0_PIPE_PLANE_SHIFT 16
2887#define WM0_PIPE_SPRITE_MASK (0x3f<<8)
2888#define WM0_PIPE_SPRITE_SHIFT 8
2889#define WM0_PIPE_CURSOR_MASK (0x1f)
2890
2891#define WM0_PIPEB_ILK 0x45104
Jesse Barnesd6c892d2011-10-12 15:36:42 -07002892#define WM0_PIPEC_IVB 0x45200
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002893#define WM1_LP_ILK 0x45108
2894#define WM1_LP_SR_EN (1<<31)
2895#define WM1_LP_LATENCY_SHIFT 24
2896#define WM1_LP_LATENCY_MASK (0x7f<<24)
Chris Wilson4ed765f2010-09-11 10:46:47 +01002897#define WM1_LP_FBC_MASK (0xf<<20)
2898#define WM1_LP_FBC_SHIFT 20
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002899#define WM1_LP_SR_MASK (0x1ff<<8)
2900#define WM1_LP_SR_SHIFT 8
2901#define WM1_LP_CURSOR_MASK (0x3f)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07002902#define WM2_LP_ILK 0x4510c
2903#define WM2_LP_EN (1<<31)
2904#define WM3_LP_ILK 0x45110
2905#define WM3_LP_EN (1<<31)
2906#define WM1S_LP_ILK 0x45120
Jesse Barnesb840d907f2011-12-13 13:19:38 -08002907#define WM2S_LP_IVB 0x45124
2908#define WM3S_LP_IVB 0x45128
Jesse Barnesdd8849c2010-09-09 11:58:02 -07002909#define WM1S_LP_EN (1<<31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002910
2911/* Memory latency timer register */
2912#define MLTR_ILK 0x11222
Jesse Barnesb79d4992010-12-21 13:10:23 -08002913#define MLTR_WM1_SHIFT 0
2914#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002915/* the unit of memory self-refresh latency time is 0.5us */
2916#define ILK_SRLT_MASK 0x3f
Jesse Barnesb79d4992010-12-21 13:10:23 -08002917#define ILK_LATENCY(shift) (I915_READ(MLTR_ILK) >> (shift) & ILK_SRLT_MASK)
2918#define ILK_READ_WM1_LATENCY() ILK_LATENCY(MLTR_WM1_SHIFT)
2919#define ILK_READ_WM2_LATENCY() ILK_LATENCY(MLTR_WM2_SHIFT)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002920
2921/* define the fifo size on Ironlake */
2922#define ILK_DISPLAY_FIFO 128
2923#define ILK_DISPLAY_MAXWM 64
2924#define ILK_DISPLAY_DFTWM 8
Zhao Yakuic936f442010-06-12 14:32:26 +08002925#define ILK_CURSOR_FIFO 32
2926#define ILK_CURSOR_MAXWM 16
2927#define ILK_CURSOR_DFTWM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002928
2929#define ILK_DISPLAY_SR_FIFO 512
2930#define ILK_DISPLAY_MAX_SRWM 0x1ff
2931#define ILK_DISPLAY_DFT_SRWM 0x3f
2932#define ILK_CURSOR_SR_FIFO 64
2933#define ILK_CURSOR_MAX_SRWM 0x3f
2934#define ILK_CURSOR_DFT_SRWM 8
2935
2936#define ILK_FIFO_LINE_SIZE 64
2937
Yuanhan Liu13982612010-12-15 15:42:31 +08002938/* define the WM info on Sandybridge */
2939#define SNB_DISPLAY_FIFO 128
2940#define SNB_DISPLAY_MAXWM 0x7f /* bit 16:22 */
2941#define SNB_DISPLAY_DFTWM 8
2942#define SNB_CURSOR_FIFO 32
2943#define SNB_CURSOR_MAXWM 0x1f /* bit 4:0 */
2944#define SNB_CURSOR_DFTWM 8
2945
2946#define SNB_DISPLAY_SR_FIFO 512
2947#define SNB_DISPLAY_MAX_SRWM 0x1ff /* bit 16:8 */
2948#define SNB_DISPLAY_DFT_SRWM 0x3f
2949#define SNB_CURSOR_SR_FIFO 64
2950#define SNB_CURSOR_MAX_SRWM 0x3f /* bit 5:0 */
2951#define SNB_CURSOR_DFT_SRWM 8
2952
2953#define SNB_FBC_MAX_SRWM 0xf /* bit 23:20 */
2954
2955#define SNB_FIFO_LINE_SIZE 64
2956
2957
2958/* the address where we get all kinds of latency value */
2959#define SSKPD 0x5d10
2960#define SSKPD_WM_MASK 0x3f
2961#define SSKPD_WM0_SHIFT 0
2962#define SSKPD_WM1_SHIFT 8
2963#define SSKPD_WM2_SHIFT 16
2964#define SSKPD_WM3_SHIFT 24
2965
2966#define SNB_LATENCY(shift) (I915_READ(MCHBAR_MIRROR_BASE_SNB + SSKPD) >> (shift) & SSKPD_WM_MASK)
2967#define SNB_READ_WM0_LATENCY() SNB_LATENCY(SSKPD_WM0_SHIFT)
2968#define SNB_READ_WM1_LATENCY() SNB_LATENCY(SSKPD_WM1_SHIFT)
2969#define SNB_READ_WM2_LATENCY() SNB_LATENCY(SSKPD_WM2_SHIFT)
2970#define SNB_READ_WM3_LATENCY() SNB_LATENCY(SSKPD_WM3_SHIFT)
2971
Jesse Barnes585fb112008-07-29 11:54:06 -07002972/*
2973 * The two pipe frame counter registers are not synchronized, so
2974 * reading a stable value is somewhat tricky. The following code
2975 * should work:
2976 *
2977 * do {
2978 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2979 * PIPE_FRAME_HIGH_SHIFT;
2980 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
2981 * PIPE_FRAME_LOW_SHIFT);
2982 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2983 * PIPE_FRAME_HIGH_SHIFT);
2984 * } while (high1 != high2);
2985 * frame = (high1 << 8) | low1;
2986 */
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02002987#define _PIPEAFRAMEHIGH (dev_priv->info->display_mmio_offset + 0x70040)
Jesse Barnes585fb112008-07-29 11:54:06 -07002988#define PIPE_FRAME_HIGH_MASK 0x0000ffff
2989#define PIPE_FRAME_HIGH_SHIFT 0
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02002990#define _PIPEAFRAMEPIXEL (dev_priv->info->display_mmio_offset + 0x70044)
Jesse Barnes585fb112008-07-29 11:54:06 -07002991#define PIPE_FRAME_LOW_MASK 0xff000000
2992#define PIPE_FRAME_LOW_SHIFT 24
2993#define PIPE_PIXEL_MASK 0x00ffffff
2994#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08002995/* GM45+ just has to be different */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002996#define _PIPEA_FRMCOUNT_GM45 0x70040
2997#define _PIPEA_FLIPCOUNT_GM45 0x70044
2998#define PIPE_FRMCOUNT_GM45(pipe) _PIPE(pipe, _PIPEA_FRMCOUNT_GM45, _PIPEB_FRMCOUNT_GM45)
Jesse Barnes585fb112008-07-29 11:54:06 -07002999
3000/* Cursor A & B regs */
Ville Syrjälä9dc33f32013-01-24 15:29:37 +02003001#define _CURACNTR (dev_priv->info->display_mmio_offset + 0x70080)
Jesse Barnes14b60392009-05-20 16:47:08 -04003002/* Old style CUR*CNTR flags (desktop 8xx) */
3003#define CURSOR_ENABLE 0x80000000
3004#define CURSOR_GAMMA_ENABLE 0x40000000
3005#define CURSOR_STRIDE_MASK 0x30000000
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003006#define CURSOR_PIPE_CSC_ENABLE (1<<24)
Jesse Barnes14b60392009-05-20 16:47:08 -04003007#define CURSOR_FORMAT_SHIFT 24
3008#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
3009#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
3010#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
3011#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
3012#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
3013#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
3014/* New style CUR*CNTR flags */
3015#define CURSOR_MODE 0x27
Jesse Barnes585fb112008-07-29 11:54:06 -07003016#define CURSOR_MODE_DISABLE 0x00
3017#define CURSOR_MODE_64_32B_AX 0x07
3018#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
Jesse Barnes14b60392009-05-20 16:47:08 -04003019#define MCURSOR_PIPE_SELECT (1 << 28)
3020#define MCURSOR_PIPE_A 0x00
3021#define MCURSOR_PIPE_B (1 << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07003022#define MCURSOR_GAMMA_ENABLE (1 << 26)
Ville Syrjälä9dc33f32013-01-24 15:29:37 +02003023#define _CURABASE (dev_priv->info->display_mmio_offset + 0x70084)
3024#define _CURAPOS (dev_priv->info->display_mmio_offset + 0x70088)
Jesse Barnes585fb112008-07-29 11:54:06 -07003025#define CURSOR_POS_MASK 0x007FF
3026#define CURSOR_POS_SIGN 0x8000
3027#define CURSOR_X_SHIFT 0
3028#define CURSOR_Y_SHIFT 16
Jesse Barnes14b60392009-05-20 16:47:08 -04003029#define CURSIZE 0x700a0
Ville Syrjälä9dc33f32013-01-24 15:29:37 +02003030#define _CURBCNTR (dev_priv->info->display_mmio_offset + 0x700c0)
3031#define _CURBBASE (dev_priv->info->display_mmio_offset + 0x700c4)
3032#define _CURBPOS (dev_priv->info->display_mmio_offset + 0x700c8)
Jesse Barnes585fb112008-07-29 11:54:06 -07003033
Jesse Barnes65a21cd2011-10-12 11:10:21 -07003034#define _CURBCNTR_IVB 0x71080
3035#define _CURBBASE_IVB 0x71084
3036#define _CURBPOS_IVB 0x71088
3037
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003038#define CURCNTR(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR)
3039#define CURBASE(pipe) _PIPE(pipe, _CURABASE, _CURBBASE)
3040#define CURPOS(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003041
Jesse Barnes65a21cd2011-10-12 11:10:21 -07003042#define CURCNTR_IVB(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR_IVB)
3043#define CURBASE_IVB(pipe) _PIPE(pipe, _CURABASE, _CURBBASE_IVB)
3044#define CURPOS_IVB(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS_IVB)
3045
Jesse Barnes585fb112008-07-29 11:54:06 -07003046/* Display A control */
Ville Syrjälä895abf02013-01-24 15:29:35 +02003047#define _DSPACNTR (dev_priv->info->display_mmio_offset + 0x70180)
Jesse Barnes585fb112008-07-29 11:54:06 -07003048#define DISPLAY_PLANE_ENABLE (1<<31)
3049#define DISPLAY_PLANE_DISABLE 0
3050#define DISPPLANE_GAMMA_ENABLE (1<<30)
3051#define DISPPLANE_GAMMA_DISABLE 0
3052#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02003053#define DISPPLANE_YUV422 (0x0<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07003054#define DISPPLANE_8BPP (0x2<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02003055#define DISPPLANE_BGRA555 (0x3<<26)
3056#define DISPPLANE_BGRX555 (0x4<<26)
3057#define DISPPLANE_BGRX565 (0x5<<26)
3058#define DISPPLANE_BGRX888 (0x6<<26)
3059#define DISPPLANE_BGRA888 (0x7<<26)
3060#define DISPPLANE_RGBX101010 (0x8<<26)
3061#define DISPPLANE_RGBA101010 (0x9<<26)
3062#define DISPPLANE_BGRX101010 (0xa<<26)
3063#define DISPPLANE_RGBX161616 (0xc<<26)
3064#define DISPPLANE_RGBX888 (0xe<<26)
3065#define DISPPLANE_RGBA888 (0xf<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07003066#define DISPPLANE_STEREO_ENABLE (1<<25)
3067#define DISPPLANE_STEREO_DISABLE 0
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003068#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb24e7172011-01-04 15:09:30 -08003069#define DISPPLANE_SEL_PIPE_SHIFT 24
3070#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07003071#define DISPPLANE_SEL_PIPE_A 0
Jesse Barnesb24e7172011-01-04 15:09:30 -08003072#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07003073#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
3074#define DISPPLANE_SRC_KEY_DISABLE 0
3075#define DISPPLANE_LINE_DOUBLE (1<<20)
3076#define DISPPLANE_NO_LINE_DOUBLE 0
3077#define DISPPLANE_STEREO_POLARITY_FIRST 0
3078#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003079#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
Jesse Barnesf5448472009-04-14 14:17:47 -07003080#define DISPPLANE_TILED (1<<10)
Ville Syrjälä895abf02013-01-24 15:29:35 +02003081#define _DSPAADDR (dev_priv->info->display_mmio_offset + 0x70184)
3082#define _DSPASTRIDE (dev_priv->info->display_mmio_offset + 0x70188)
3083#define _DSPAPOS (dev_priv->info->display_mmio_offset + 0x7018C) /* reserved */
3084#define _DSPASIZE (dev_priv->info->display_mmio_offset + 0x70190)
3085#define _DSPASURF (dev_priv->info->display_mmio_offset + 0x7019C) /* 965+ only */
3086#define _DSPATILEOFF (dev_priv->info->display_mmio_offset + 0x701A4) /* 965+ only */
3087#define _DSPAOFFSET (dev_priv->info->display_mmio_offset + 0x701A4) /* HSW */
3088#define _DSPASURFLIVE (dev_priv->info->display_mmio_offset + 0x701AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07003089
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003090#define DSPCNTR(plane) _PIPE(plane, _DSPACNTR, _DSPBCNTR)
3091#define DSPADDR(plane) _PIPE(plane, _DSPAADDR, _DSPBADDR)
3092#define DSPSTRIDE(plane) _PIPE(plane, _DSPASTRIDE, _DSPBSTRIDE)
3093#define DSPPOS(plane) _PIPE(plane, _DSPAPOS, _DSPBPOS)
3094#define DSPSIZE(plane) _PIPE(plane, _DSPASIZE, _DSPBSIZE)
3095#define DSPSURF(plane) _PIPE(plane, _DSPASURF, _DSPBSURF)
3096#define DSPTILEOFF(plane) _PIPE(plane, _DSPATILEOFF, _DSPBTILEOFF)
Daniel Vettere506a0c2012-07-05 12:17:29 +02003097#define DSPLINOFF(plane) DSPADDR(plane)
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00003098#define DSPOFFSET(plane) _PIPE(plane, _DSPAOFFSET, _DSPBOFFSET)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003099#define DSPSURFLIVE(plane) _PIPE(plane, _DSPASURFLIVE, _DSPBSURFLIVE)
Chris Wilson5eddb702010-09-11 13:48:45 +01003100
Armin Reese446f2542012-03-30 16:20:16 -07003101/* Display/Sprite base address macros */
3102#define DISP_BASEADDR_MASK (0xfffff000)
3103#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
3104#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
3105#define I915_MODIFY_DISPBASE(reg, gfx_addr) \
Daniel Vetterc2c75132012-07-05 12:17:30 +02003106 (I915_WRITE((reg), (gfx_addr) | I915_LO_DISPBASE(I915_READ(reg))))
Armin Reese446f2542012-03-30 16:20:16 -07003107
Jesse Barnes585fb112008-07-29 11:54:06 -07003108/* VBIOS flags */
Ville Syrjälä80a75f72013-01-24 15:29:33 +02003109#define SWF00 (dev_priv->info->display_mmio_offset + 0x71410)
3110#define SWF01 (dev_priv->info->display_mmio_offset + 0x71414)
3111#define SWF02 (dev_priv->info->display_mmio_offset + 0x71418)
3112#define SWF03 (dev_priv->info->display_mmio_offset + 0x7141c)
3113#define SWF04 (dev_priv->info->display_mmio_offset + 0x71420)
3114#define SWF05 (dev_priv->info->display_mmio_offset + 0x71424)
3115#define SWF06 (dev_priv->info->display_mmio_offset + 0x71428)
3116#define SWF10 (dev_priv->info->display_mmio_offset + 0x70410)
3117#define SWF11 (dev_priv->info->display_mmio_offset + 0x70414)
3118#define SWF14 (dev_priv->info->display_mmio_offset + 0x71420)
3119#define SWF30 (dev_priv->info->display_mmio_offset + 0x72414)
3120#define SWF31 (dev_priv->info->display_mmio_offset + 0x72418)
3121#define SWF32 (dev_priv->info->display_mmio_offset + 0x7241c)
Jesse Barnes585fb112008-07-29 11:54:06 -07003122
3123/* Pipe B */
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02003124#define _PIPEBDSL (dev_priv->info->display_mmio_offset + 0x71000)
3125#define _PIPEBCONF (dev_priv->info->display_mmio_offset + 0x71008)
3126#define _PIPEBSTAT (dev_priv->info->display_mmio_offset + 0x71024)
3127#define _PIPEBFRAMEHIGH (dev_priv->info->display_mmio_offset + 0x71040)
3128#define _PIPEBFRAMEPIXEL (dev_priv->info->display_mmio_offset + 0x71044)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003129#define _PIPEB_FRMCOUNT_GM45 0x71040
3130#define _PIPEB_FLIPCOUNT_GM45 0x71044
Jesse Barnes9880b7a2009-02-06 10:22:41 -08003131
Jesse Barnes585fb112008-07-29 11:54:06 -07003132
3133/* Display B control */
Ville Syrjälä895abf02013-01-24 15:29:35 +02003134#define _DSPBCNTR (dev_priv->info->display_mmio_offset + 0x71180)
Jesse Barnes585fb112008-07-29 11:54:06 -07003135#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
3136#define DISPPLANE_ALPHA_TRANS_DISABLE 0
3137#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
3138#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Ville Syrjälä895abf02013-01-24 15:29:35 +02003139#define _DSPBADDR (dev_priv->info->display_mmio_offset + 0x71184)
3140#define _DSPBSTRIDE (dev_priv->info->display_mmio_offset + 0x71188)
3141#define _DSPBPOS (dev_priv->info->display_mmio_offset + 0x7118C)
3142#define _DSPBSIZE (dev_priv->info->display_mmio_offset + 0x71190)
3143#define _DSPBSURF (dev_priv->info->display_mmio_offset + 0x7119C)
3144#define _DSPBTILEOFF (dev_priv->info->display_mmio_offset + 0x711A4)
3145#define _DSPBOFFSET (dev_priv->info->display_mmio_offset + 0x711A4)
3146#define _DSPBSURFLIVE (dev_priv->info->display_mmio_offset + 0x711AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07003147
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003148/* Sprite A control */
3149#define _DVSACNTR 0x72180
3150#define DVS_ENABLE (1<<31)
3151#define DVS_GAMMA_ENABLE (1<<30)
3152#define DVS_PIXFORMAT_MASK (3<<25)
3153#define DVS_FORMAT_YUV422 (0<<25)
3154#define DVS_FORMAT_RGBX101010 (1<<25)
3155#define DVS_FORMAT_RGBX888 (2<<25)
3156#define DVS_FORMAT_RGBX161616 (3<<25)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003157#define DVS_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003158#define DVS_SOURCE_KEY (1<<22)
Jesse Barnesab2f9df2012-02-27 12:40:10 -08003159#define DVS_RGB_ORDER_XBGR (1<<20)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003160#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
3161#define DVS_YUV_ORDER_YUYV (0<<16)
3162#define DVS_YUV_ORDER_UYVY (1<<16)
3163#define DVS_YUV_ORDER_YVYU (2<<16)
3164#define DVS_YUV_ORDER_VYUY (3<<16)
3165#define DVS_DEST_KEY (1<<2)
3166#define DVS_TRICKLE_FEED_DISABLE (1<<14)
3167#define DVS_TILED (1<<10)
3168#define _DVSALINOFF 0x72184
3169#define _DVSASTRIDE 0x72188
3170#define _DVSAPOS 0x7218c
3171#define _DVSASIZE 0x72190
3172#define _DVSAKEYVAL 0x72194
3173#define _DVSAKEYMSK 0x72198
3174#define _DVSASURF 0x7219c
3175#define _DVSAKEYMAXVAL 0x721a0
3176#define _DVSATILEOFF 0x721a4
3177#define _DVSASURFLIVE 0x721ac
3178#define _DVSASCALE 0x72204
3179#define DVS_SCALE_ENABLE (1<<31)
3180#define DVS_FILTER_MASK (3<<29)
3181#define DVS_FILTER_MEDIUM (0<<29)
3182#define DVS_FILTER_ENHANCING (1<<29)
3183#define DVS_FILTER_SOFTENING (2<<29)
3184#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3185#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
3186#define _DVSAGAMC 0x72300
3187
3188#define _DVSBCNTR 0x73180
3189#define _DVSBLINOFF 0x73184
3190#define _DVSBSTRIDE 0x73188
3191#define _DVSBPOS 0x7318c
3192#define _DVSBSIZE 0x73190
3193#define _DVSBKEYVAL 0x73194
3194#define _DVSBKEYMSK 0x73198
3195#define _DVSBSURF 0x7319c
3196#define _DVSBKEYMAXVAL 0x731a0
3197#define _DVSBTILEOFF 0x731a4
3198#define _DVSBSURFLIVE 0x731ac
3199#define _DVSBSCALE 0x73204
3200#define _DVSBGAMC 0x73300
3201
3202#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
3203#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
3204#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
3205#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
3206#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08003207#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003208#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
3209#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
3210#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08003211#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
3212#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003213#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003214
3215#define _SPRA_CTL 0x70280
3216#define SPRITE_ENABLE (1<<31)
3217#define SPRITE_GAMMA_ENABLE (1<<30)
3218#define SPRITE_PIXFORMAT_MASK (7<<25)
3219#define SPRITE_FORMAT_YUV422 (0<<25)
3220#define SPRITE_FORMAT_RGBX101010 (1<<25)
3221#define SPRITE_FORMAT_RGBX888 (2<<25)
3222#define SPRITE_FORMAT_RGBX161616 (3<<25)
3223#define SPRITE_FORMAT_YUV444 (4<<25)
3224#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003225#define SPRITE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003226#define SPRITE_SOURCE_KEY (1<<22)
3227#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
3228#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
3229#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
3230#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
3231#define SPRITE_YUV_ORDER_YUYV (0<<16)
3232#define SPRITE_YUV_ORDER_UYVY (1<<16)
3233#define SPRITE_YUV_ORDER_YVYU (2<<16)
3234#define SPRITE_YUV_ORDER_VYUY (3<<16)
3235#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
3236#define SPRITE_INT_GAMMA_ENABLE (1<<13)
3237#define SPRITE_TILED (1<<10)
3238#define SPRITE_DEST_KEY (1<<2)
3239#define _SPRA_LINOFF 0x70284
3240#define _SPRA_STRIDE 0x70288
3241#define _SPRA_POS 0x7028c
3242#define _SPRA_SIZE 0x70290
3243#define _SPRA_KEYVAL 0x70294
3244#define _SPRA_KEYMSK 0x70298
3245#define _SPRA_SURF 0x7029c
3246#define _SPRA_KEYMAX 0x702a0
3247#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01003248#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003249#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003250#define _SPRA_SCALE 0x70304
3251#define SPRITE_SCALE_ENABLE (1<<31)
3252#define SPRITE_FILTER_MASK (3<<29)
3253#define SPRITE_FILTER_MEDIUM (0<<29)
3254#define SPRITE_FILTER_ENHANCING (1<<29)
3255#define SPRITE_FILTER_SOFTENING (2<<29)
3256#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3257#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
3258#define _SPRA_GAMC 0x70400
3259
3260#define _SPRB_CTL 0x71280
3261#define _SPRB_LINOFF 0x71284
3262#define _SPRB_STRIDE 0x71288
3263#define _SPRB_POS 0x7128c
3264#define _SPRB_SIZE 0x71290
3265#define _SPRB_KEYVAL 0x71294
3266#define _SPRB_KEYMSK 0x71298
3267#define _SPRB_SURF 0x7129c
3268#define _SPRB_KEYMAX 0x712a0
3269#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01003270#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003271#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003272#define _SPRB_SCALE 0x71304
3273#define _SPRB_GAMC 0x71400
3274
3275#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
3276#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
3277#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
3278#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
3279#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
3280#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
3281#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
3282#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
3283#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
3284#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
Damien Lespiauc54173a2012-10-26 18:20:11 +01003285#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003286#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
3287#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003288#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003289
Jesse Barnes585fb112008-07-29 11:54:06 -07003290/* VBIOS regs */
3291#define VGACNTRL 0x71400
3292# define VGA_DISP_DISABLE (1 << 31)
3293# define VGA_2X_MODE (1 << 30)
3294# define VGA_PIPE_B_SELECT (1 << 29)
3295
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003296#define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
3297
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003298/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003299
3300#define CPU_VGACNTRL 0x41000
3301
3302#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
3303#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
3304#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
3305#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
3306#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
3307#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
3308#define DIGITAL_PORTA_NO_DETECT (0 << 0)
3309#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
3310#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
3311
3312/* refresh rate hardware control */
3313#define RR_HW_CTL 0x45300
3314#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
3315#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
3316
3317#define FDI_PLL_BIOS_0 0x46000
Chris Wilson021357a2010-09-07 20:54:59 +01003318#define FDI_PLL_FB_CLOCK_MASK 0xff
Zhenyu Wangb9055052009-06-05 15:38:38 +08003319#define FDI_PLL_BIOS_1 0x46004
3320#define FDI_PLL_BIOS_2 0x46008
3321#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
3322#define DISPLAY_PORT_PLL_BIOS_1 0x46010
3323#define DISPLAY_PORT_PLL_BIOS_2 0x46014
3324
Eric Anholt8956c8b2010-03-18 13:21:14 -07003325#define PCH_3DCGDIS0 0x46020
3326# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
3327# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
3328
Eric Anholt06f37752010-12-14 10:06:46 -08003329#define PCH_3DCGDIS1 0x46024
3330# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
3331
Zhenyu Wangb9055052009-06-05 15:38:38 +08003332#define FDI_PLL_FREQ_CTL 0x46030
3333#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
3334#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
3335#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
3336
3337
Ville Syrjäläaab17132013-01-24 15:29:32 +02003338#define _PIPEA_DATA_M1 (dev_priv->info->display_mmio_offset + 0x60030)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003339#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
3340#define TU_SIZE_MASK 0x7e000000
Chris Wilson5eddb702010-09-11 13:48:45 +01003341#define PIPE_DATA_M1_OFFSET 0
Ville Syrjäläaab17132013-01-24 15:29:32 +02003342#define _PIPEA_DATA_N1 (dev_priv->info->display_mmio_offset + 0x60034)
Chris Wilson5eddb702010-09-11 13:48:45 +01003343#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003344
Ville Syrjäläaab17132013-01-24 15:29:32 +02003345#define _PIPEA_DATA_M2 (dev_priv->info->display_mmio_offset + 0x60038)
Chris Wilson5eddb702010-09-11 13:48:45 +01003346#define PIPE_DATA_M2_OFFSET 0
Ville Syrjäläaab17132013-01-24 15:29:32 +02003347#define _PIPEA_DATA_N2 (dev_priv->info->display_mmio_offset + 0x6003c)
Chris Wilson5eddb702010-09-11 13:48:45 +01003348#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003349
Ville Syrjäläaab17132013-01-24 15:29:32 +02003350#define _PIPEA_LINK_M1 (dev_priv->info->display_mmio_offset + 0x60040)
Chris Wilson5eddb702010-09-11 13:48:45 +01003351#define PIPE_LINK_M1_OFFSET 0
Ville Syrjäläaab17132013-01-24 15:29:32 +02003352#define _PIPEA_LINK_N1 (dev_priv->info->display_mmio_offset + 0x60044)
Chris Wilson5eddb702010-09-11 13:48:45 +01003353#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003354
Ville Syrjäläaab17132013-01-24 15:29:32 +02003355#define _PIPEA_LINK_M2 (dev_priv->info->display_mmio_offset + 0x60048)
Chris Wilson5eddb702010-09-11 13:48:45 +01003356#define PIPE_LINK_M2_OFFSET 0
Ville Syrjäläaab17132013-01-24 15:29:32 +02003357#define _PIPEA_LINK_N2 (dev_priv->info->display_mmio_offset + 0x6004c)
Chris Wilson5eddb702010-09-11 13:48:45 +01003358#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003359
3360/* PIPEB timing regs are same start from 0x61000 */
3361
Ville Syrjäläaab17132013-01-24 15:29:32 +02003362#define _PIPEB_DATA_M1 (dev_priv->info->display_mmio_offset + 0x61030)
3363#define _PIPEB_DATA_N1 (dev_priv->info->display_mmio_offset + 0x61034)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003364
Ville Syrjäläaab17132013-01-24 15:29:32 +02003365#define _PIPEB_DATA_M2 (dev_priv->info->display_mmio_offset + 0x61038)
3366#define _PIPEB_DATA_N2 (dev_priv->info->display_mmio_offset + 0x6103c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003367
Ville Syrjäläaab17132013-01-24 15:29:32 +02003368#define _PIPEB_LINK_M1 (dev_priv->info->display_mmio_offset + 0x61040)
3369#define _PIPEB_LINK_N1 (dev_priv->info->display_mmio_offset + 0x61044)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003370
Ville Syrjäläaab17132013-01-24 15:29:32 +02003371#define _PIPEB_LINK_M2 (dev_priv->info->display_mmio_offset + 0x61048)
3372#define _PIPEB_LINK_N2 (dev_priv->info->display_mmio_offset + 0x6104c)
Chris Wilson5eddb702010-09-11 13:48:45 +01003373
Paulo Zanoniafe2fcf2012-10-23 18:30:01 -02003374#define PIPE_DATA_M1(tran) _TRANSCODER(tran, _PIPEA_DATA_M1, _PIPEB_DATA_M1)
3375#define PIPE_DATA_N1(tran) _TRANSCODER(tran, _PIPEA_DATA_N1, _PIPEB_DATA_N1)
3376#define PIPE_DATA_M2(tran) _TRANSCODER(tran, _PIPEA_DATA_M2, _PIPEB_DATA_M2)
3377#define PIPE_DATA_N2(tran) _TRANSCODER(tran, _PIPEA_DATA_N2, _PIPEB_DATA_N2)
3378#define PIPE_LINK_M1(tran) _TRANSCODER(tran, _PIPEA_LINK_M1, _PIPEB_LINK_M1)
3379#define PIPE_LINK_N1(tran) _TRANSCODER(tran, _PIPEA_LINK_N1, _PIPEB_LINK_N1)
3380#define PIPE_LINK_M2(tran) _TRANSCODER(tran, _PIPEA_LINK_M2, _PIPEB_LINK_M2)
3381#define PIPE_LINK_N2(tran) _TRANSCODER(tran, _PIPEA_LINK_N2, _PIPEB_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003382
3383/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003384/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
3385#define _PFA_CTL_1 0x68080
3386#define _PFB_CTL_1 0x68880
Zhenyu Wangb9055052009-06-05 15:38:38 +08003387#define PF_ENABLE (1<<31)
Paulo Zanoni13888d72012-11-20 13:27:41 -02003388#define PF_PIPE_SEL_MASK_IVB (3<<29)
3389#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
Zhenyu Wangb1f60b72009-10-19 15:43:49 +08003390#define PF_FILTER_MASK (3<<23)
3391#define PF_FILTER_PROGRAMMED (0<<23)
3392#define PF_FILTER_MED_3x3 (1<<23)
3393#define PF_FILTER_EDGE_ENHANCE (2<<23)
3394#define PF_FILTER_EDGE_SOFTEN (3<<23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003395#define _PFA_WIN_SZ 0x68074
3396#define _PFB_WIN_SZ 0x68874
3397#define _PFA_WIN_POS 0x68070
3398#define _PFB_WIN_POS 0x68870
3399#define _PFA_VSCALE 0x68084
3400#define _PFB_VSCALE 0x68884
3401#define _PFA_HSCALE 0x68090
3402#define _PFB_HSCALE 0x68890
3403
3404#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
3405#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
3406#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
3407#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
3408#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003409
3410/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003411#define _LGC_PALETTE_A 0x4a000
3412#define _LGC_PALETTE_B 0x4a800
3413#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003414
3415/* interrupts */
3416#define DE_MASTER_IRQ_CONTROL (1 << 31)
3417#define DE_SPRITEB_FLIP_DONE (1 << 29)
3418#define DE_SPRITEA_FLIP_DONE (1 << 28)
3419#define DE_PLANEB_FLIP_DONE (1 << 27)
3420#define DE_PLANEA_FLIP_DONE (1 << 26)
3421#define DE_PCU_EVENT (1 << 25)
3422#define DE_GTT_FAULT (1 << 24)
3423#define DE_POISON (1 << 23)
3424#define DE_PERFORM_COUNTER (1 << 22)
3425#define DE_PCH_EVENT (1 << 21)
3426#define DE_AUX_CHANNEL_A (1 << 20)
3427#define DE_DP_A_HOTPLUG (1 << 19)
3428#define DE_GSE (1 << 18)
3429#define DE_PIPEB_VBLANK (1 << 15)
3430#define DE_PIPEB_EVEN_FIELD (1 << 14)
3431#define DE_PIPEB_ODD_FIELD (1 << 13)
3432#define DE_PIPEB_LINE_COMPARE (1 << 12)
3433#define DE_PIPEB_VSYNC (1 << 11)
3434#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
3435#define DE_PIPEA_VBLANK (1 << 7)
3436#define DE_PIPEA_EVEN_FIELD (1 << 6)
3437#define DE_PIPEA_ODD_FIELD (1 << 5)
3438#define DE_PIPEA_LINE_COMPARE (1 << 4)
3439#define DE_PIPEA_VSYNC (1 << 3)
3440#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
3441
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003442/* More Ivybridge lolz */
3443#define DE_ERR_DEBUG_IVB (1<<30)
3444#define DE_GSE_IVB (1<<29)
3445#define DE_PCH_EVENT_IVB (1<<28)
3446#define DE_DP_A_HOTPLUG_IVB (1<<27)
3447#define DE_AUX_CHANNEL_A_IVB (1<<26)
Chris Wilsonb615b572012-05-02 09:52:12 +01003448#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
3449#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
3450#define DE_PIPEC_VBLANK_IVB (1<<10)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003451#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003452#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003453#define DE_PIPEB_VBLANK_IVB (1<<5)
Chris Wilsonb615b572012-05-02 09:52:12 +01003454#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
3455#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003456#define DE_PIPEA_VBLANK_IVB (1<<0)
3457
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07003458#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
3459#define MASTER_INTERRUPT_ENABLE (1<<31)
3460
Zhenyu Wangb9055052009-06-05 15:38:38 +08003461#define DEISR 0x44000
3462#define DEIMR 0x44004
3463#define DEIIR 0x44008
3464#define DEIER 0x4400c
3465
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07003466/* GT interrupt.
3467 * Note that for gen6+ the ring-specific interrupt bits do alias with the
3468 * corresponding bits in the per-ring interrupt control registers. */
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07003469#define GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
3470#define GT_GEN6_BLT_CS_ERROR_INTERRUPT (1 << 25)
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07003471#define GT_GEN6_BLT_USER_INTERRUPT (1 << 22)
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07003472#define GT_GEN6_BSD_CS_ERROR_INTERRUPT (1 << 15)
3473#define GT_GEN6_BSD_USER_INTERRUPT (1 << 12)
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07003474#define GT_BSD_USER_INTERRUPT (1 << 5) /* ilk only */
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07003475#define GT_GEN7_L3_PARITY_ERROR_INTERRUPT (1 << 5)
3476#define GT_PIPE_NOTIFY (1 << 4)
3477#define GT_RENDER_CS_ERROR_INTERRUPT (1 << 3)
3478#define GT_SYNC_STATUS (1 << 2)
3479#define GT_USER_INTERRUPT (1 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003480
3481#define GTISR 0x44010
3482#define GTIMR 0x44014
3483#define GTIIR 0x44018
3484#define GTIER 0x4401c
3485
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003486#define ILK_DISPLAY_CHICKEN2 0x42004
Eric Anholt67e92af2010-11-06 14:53:33 -07003487/* Required on all Ironlake and Sandybridge according to the B-Spec. */
3488#define ILK_ELPIN_409_SELECT (1 << 25)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003489#define ILK_DPARB_GATE (1<<22)
3490#define ILK_VSDPFD_FULL (1<<21)
Chris Wilson4d302442010-12-14 19:21:29 +00003491#define ILK_DISPLAY_CHICKEN_FUSES 0x42014
3492#define ILK_INTERNAL_GRAPHICS_DISABLE (1<<31)
3493#define ILK_INTERNAL_DISPLAY_DISABLE (1<<30)
3494#define ILK_DISPLAY_DEBUG_DISABLE (1<<29)
3495#define ILK_HDCP_DISABLE (1<<25)
3496#define ILK_eDP_A_DISABLE (1<<24)
3497#define ILK_DESKTOP (1<<23)
Yuanhan Liu13982612010-12-15 15:42:31 +08003498
Damien Lespiau231e54f2012-10-19 17:55:41 +01003499#define ILK_DSPCLK_GATE_D 0x42020
3500#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
3501#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3502#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
3503#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
3504#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003505
Eric Anholt116ac8d2011-12-21 10:31:09 -08003506#define IVB_CHICKEN3 0x4200c
3507# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
3508# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
3509
Zhenyu Wang553bd142009-09-02 10:57:52 +08003510#define DISP_ARB_CTL 0x45000
3511#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003512#define DISP_FBC_WM_DIS (1<<15)
Zhenyu Wang553bd142009-09-02 10:57:52 +08003513
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08003514/* GEN7 chicken */
Kenneth Graunked71de142012-02-08 12:53:52 -08003515#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
3516# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
3517
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08003518#define GEN7_L3CNTLREG1 0xB01C
3519#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C4FFF8C
Jesse Barnesd0cf5ea2012-10-25 12:15:41 -07003520#define GEN7_L3AGDIS (1<<19)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08003521
3522#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
3523#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
3524
Jesse Barnes61939d92012-10-02 17:43:38 -05003525#define GEN7_L3SQCREG4 0xb034
3526#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
3527
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08003528/* WaCatErrorRejectionIssue */
3529#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
3530#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
3531
Paulo Zanoni79f689a2012-10-05 12:05:52 -03003532#define HSW_FUSE_STRAP 0x42014
3533#define HSW_CDCLK_LIMIT (1 << 24)
3534
Zhenyu Wangb9055052009-06-05 15:38:38 +08003535/* PCH */
3536
Adam Jackson23e81d62012-06-06 15:45:44 -04003537/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08003538#define SDE_AUDIO_POWER_D (1 << 27)
3539#define SDE_AUDIO_POWER_C (1 << 26)
3540#define SDE_AUDIO_POWER_B (1 << 25)
3541#define SDE_AUDIO_POWER_SHIFT (25)
3542#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
3543#define SDE_GMBUS (1 << 24)
3544#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
3545#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
3546#define SDE_AUDIO_HDCP_MASK (3 << 22)
3547#define SDE_AUDIO_TRANSB (1 << 21)
3548#define SDE_AUDIO_TRANSA (1 << 20)
3549#define SDE_AUDIO_TRANS_MASK (3 << 20)
3550#define SDE_POISON (1 << 19)
3551/* 18 reserved */
3552#define SDE_FDI_RXB (1 << 17)
3553#define SDE_FDI_RXA (1 << 16)
3554#define SDE_FDI_MASK (3 << 16)
3555#define SDE_AUXD (1 << 15)
3556#define SDE_AUXC (1 << 14)
3557#define SDE_AUXB (1 << 13)
3558#define SDE_AUX_MASK (7 << 13)
3559/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003560#define SDE_CRT_HOTPLUG (1 << 11)
3561#define SDE_PORTD_HOTPLUG (1 << 10)
3562#define SDE_PORTC_HOTPLUG (1 << 9)
3563#define SDE_PORTB_HOTPLUG (1 << 8)
3564#define SDE_SDVOB_HOTPLUG (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05003565#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
3566 SDE_SDVOB_HOTPLUG | \
3567 SDE_PORTB_HOTPLUG | \
3568 SDE_PORTC_HOTPLUG | \
3569 SDE_PORTD_HOTPLUG)
Jesse Barnes776ad802011-01-04 15:09:39 -08003570#define SDE_TRANSB_CRC_DONE (1 << 5)
3571#define SDE_TRANSB_CRC_ERR (1 << 4)
3572#define SDE_TRANSB_FIFO_UNDER (1 << 3)
3573#define SDE_TRANSA_CRC_DONE (1 << 2)
3574#define SDE_TRANSA_CRC_ERR (1 << 1)
3575#define SDE_TRANSA_FIFO_UNDER (1 << 0)
3576#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04003577
3578/* south display engine interrupt: CPT/PPT */
3579#define SDE_AUDIO_POWER_D_CPT (1 << 31)
3580#define SDE_AUDIO_POWER_C_CPT (1 << 30)
3581#define SDE_AUDIO_POWER_B_CPT (1 << 29)
3582#define SDE_AUDIO_POWER_SHIFT_CPT 29
3583#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
3584#define SDE_AUXD_CPT (1 << 27)
3585#define SDE_AUXC_CPT (1 << 26)
3586#define SDE_AUXB_CPT (1 << 25)
3587#define SDE_AUX_MASK_CPT (7 << 25)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003588#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
3589#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
3590#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04003591#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Daniel Vetter73c352a2013-03-26 22:38:43 +01003592#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01003593#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
Daniel Vetter73c352a2013-03-26 22:38:43 +01003594 SDE_SDVOB_HOTPLUG_CPT | \
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01003595 SDE_PORTD_HOTPLUG_CPT | \
3596 SDE_PORTC_HOTPLUG_CPT | \
3597 SDE_PORTB_HOTPLUG_CPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04003598#define SDE_GMBUS_CPT (1 << 17)
3599#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
3600#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
3601#define SDE_FDI_RXC_CPT (1 << 8)
3602#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
3603#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
3604#define SDE_FDI_RXB_CPT (1 << 4)
3605#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
3606#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
3607#define SDE_FDI_RXA_CPT (1 << 0)
3608#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
3609 SDE_AUDIO_CP_REQ_B_CPT | \
3610 SDE_AUDIO_CP_REQ_A_CPT)
3611#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
3612 SDE_AUDIO_CP_CHG_B_CPT | \
3613 SDE_AUDIO_CP_CHG_A_CPT)
3614#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
3615 SDE_FDI_RXB_CPT | \
3616 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003617
3618#define SDEISR 0xc4000
3619#define SDEIMR 0xc4004
3620#define SDEIIR 0xc4008
3621#define SDEIER 0xc400c
3622
3623/* digital port hotplug */
Keith Packard7fe0b972011-09-19 13:31:02 -07003624#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003625#define PORTD_HOTPLUG_ENABLE (1 << 20)
3626#define PORTD_PULSE_DURATION_2ms (0)
3627#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
3628#define PORTD_PULSE_DURATION_6ms (2 << 18)
3629#define PORTD_PULSE_DURATION_100ms (3 << 18)
Keith Packard7fe0b972011-09-19 13:31:02 -07003630#define PORTD_PULSE_DURATION_MASK (3 << 18)
Damien Lespiaub6965192012-12-13 16:08:59 +00003631#define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
3632#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
3633#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
3634#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003635#define PORTC_HOTPLUG_ENABLE (1 << 12)
3636#define PORTC_PULSE_DURATION_2ms (0)
3637#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
3638#define PORTC_PULSE_DURATION_6ms (2 << 10)
3639#define PORTC_PULSE_DURATION_100ms (3 << 10)
Keith Packard7fe0b972011-09-19 13:31:02 -07003640#define PORTC_PULSE_DURATION_MASK (3 << 10)
Damien Lespiaub6965192012-12-13 16:08:59 +00003641#define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
3642#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
3643#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
3644#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003645#define PORTB_HOTPLUG_ENABLE (1 << 4)
3646#define PORTB_PULSE_DURATION_2ms (0)
3647#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
3648#define PORTB_PULSE_DURATION_6ms (2 << 2)
3649#define PORTB_PULSE_DURATION_100ms (3 << 2)
Keith Packard7fe0b972011-09-19 13:31:02 -07003650#define PORTB_PULSE_DURATION_MASK (3 << 2)
Damien Lespiaub6965192012-12-13 16:08:59 +00003651#define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
3652#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
3653#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
3654#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003655
3656#define PCH_GPIOA 0xc5010
3657#define PCH_GPIOB 0xc5014
3658#define PCH_GPIOC 0xc5018
3659#define PCH_GPIOD 0xc501c
3660#define PCH_GPIOE 0xc5020
3661#define PCH_GPIOF 0xc5024
3662
Eric Anholtf0217c42009-12-01 11:56:30 -08003663#define PCH_GMBUS0 0xc5100
3664#define PCH_GMBUS1 0xc5104
3665#define PCH_GMBUS2 0xc5108
3666#define PCH_GMBUS3 0xc510c
3667#define PCH_GMBUS4 0xc5110
3668#define PCH_GMBUS5 0xc5120
3669
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003670#define _PCH_DPLL_A 0xc6014
3671#define _PCH_DPLL_B 0xc6018
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003672#define _PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003673
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003674#define _PCH_FPA0 0xc6040
Chris Wilsonc1858122010-12-03 21:35:48 +00003675#define FP_CB_TUNE (0x3<<22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003676#define _PCH_FPA1 0xc6044
3677#define _PCH_FPB0 0xc6048
3678#define _PCH_FPB1 0xc604c
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003679#define _PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
3680#define _PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003681
3682#define PCH_DPLL_TEST 0xc606c
3683
3684#define PCH_DREF_CONTROL 0xC6200
3685#define DREF_CONTROL_MASK 0x7fc3
3686#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
3687#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
3688#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
3689#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
3690#define DREF_SSC_SOURCE_DISABLE (0<<11)
3691#define DREF_SSC_SOURCE_ENABLE (2<<11)
Zhenyu Wangc038e512009-10-19 15:43:48 +08003692#define DREF_SSC_SOURCE_MASK (3<<11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003693#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
3694#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
3695#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
Zhenyu Wangc038e512009-10-19 15:43:48 +08003696#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003697#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
3698#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
Jesse Barnes92f25842011-01-04 15:09:34 -08003699#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003700#define DREF_SSC4_DOWNSPREAD (0<<6)
3701#define DREF_SSC4_CENTERSPREAD (1<<6)
3702#define DREF_SSC1_DISABLE (0<<1)
3703#define DREF_SSC1_ENABLE (1<<1)
3704#define DREF_SSC4_DISABLE (0)
3705#define DREF_SSC4_ENABLE (1)
3706
3707#define PCH_RAWCLK_FREQ 0xc6204
3708#define FDL_TP1_TIMER_SHIFT 12
3709#define FDL_TP1_TIMER_MASK (3<<12)
3710#define FDL_TP2_TIMER_SHIFT 10
3711#define FDL_TP2_TIMER_MASK (3<<10)
3712#define RAWCLK_FREQ_MASK 0x3ff
3713
3714#define PCH_DPLL_TMR_CFG 0xc6208
3715
3716#define PCH_SSC4_PARMS 0xc6210
3717#define PCH_SSC4_AUX_PARMS 0xc6214
3718
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003719#define PCH_DPLL_SEL 0xc7000
3720#define TRANSA_DPLL_ENABLE (1<<3)
3721#define TRANSA_DPLLB_SEL (1<<0)
3722#define TRANSA_DPLLA_SEL 0
3723#define TRANSB_DPLL_ENABLE (1<<7)
3724#define TRANSB_DPLLB_SEL (1<<4)
3725#define TRANSB_DPLLA_SEL (0)
3726#define TRANSC_DPLL_ENABLE (1<<11)
3727#define TRANSC_DPLLB_SEL (1<<8)
3728#define TRANSC_DPLLA_SEL (0)
3729
Zhenyu Wangb9055052009-06-05 15:38:38 +08003730/* transcoder */
3731
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003732#define _TRANS_HTOTAL_A 0xe0000
Zhenyu Wangb9055052009-06-05 15:38:38 +08003733#define TRANS_HTOTAL_SHIFT 16
3734#define TRANS_HACTIVE_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003735#define _TRANS_HBLANK_A 0xe0004
Zhenyu Wangb9055052009-06-05 15:38:38 +08003736#define TRANS_HBLANK_END_SHIFT 16
3737#define TRANS_HBLANK_START_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003738#define _TRANS_HSYNC_A 0xe0008
Zhenyu Wangb9055052009-06-05 15:38:38 +08003739#define TRANS_HSYNC_END_SHIFT 16
3740#define TRANS_HSYNC_START_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003741#define _TRANS_VTOTAL_A 0xe000c
Zhenyu Wangb9055052009-06-05 15:38:38 +08003742#define TRANS_VTOTAL_SHIFT 16
3743#define TRANS_VACTIVE_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003744#define _TRANS_VBLANK_A 0xe0010
Zhenyu Wangb9055052009-06-05 15:38:38 +08003745#define TRANS_VBLANK_END_SHIFT 16
3746#define TRANS_VBLANK_START_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003747#define _TRANS_VSYNC_A 0xe0014
Zhenyu Wangb9055052009-06-05 15:38:38 +08003748#define TRANS_VSYNC_END_SHIFT 16
3749#define TRANS_VSYNC_START_SHIFT 0
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003750#define _TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08003751
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003752#define _TRANSA_DATA_M1 0xe0030
3753#define _TRANSA_DATA_N1 0xe0034
3754#define _TRANSA_DATA_M2 0xe0038
3755#define _TRANSA_DATA_N2 0xe003c
3756#define _TRANSA_DP_LINK_M1 0xe0040
3757#define _TRANSA_DP_LINK_N1 0xe0044
3758#define _TRANSA_DP_LINK_M2 0xe0048
3759#define _TRANSA_DP_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08003760
Jesse Barnesb055c8f2011-07-08 11:31:57 -07003761/* Per-transcoder DIP controls */
3762
3763#define _VIDEO_DIP_CTL_A 0xe0200
3764#define _VIDEO_DIP_DATA_A 0xe0208
3765#define _VIDEO_DIP_GCP_A 0xe0210
3766
3767#define _VIDEO_DIP_CTL_B 0xe1200
3768#define _VIDEO_DIP_DATA_B 0xe1208
3769#define _VIDEO_DIP_GCP_B 0xe1210
3770
3771#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
3772#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
3773#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
3774
Ville Syrjäläb9064872013-01-24 15:29:31 +02003775#define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
3776#define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
3777#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07003778
Ville Syrjäläb9064872013-01-24 15:29:31 +02003779#define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
3780#define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
3781#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07003782
3783#define VLV_TVIDEO_DIP_CTL(pipe) \
3784 _PIPE(pipe, VLV_VIDEO_DIP_CTL_A, VLV_VIDEO_DIP_CTL_B)
3785#define VLV_TVIDEO_DIP_DATA(pipe) \
3786 _PIPE(pipe, VLV_VIDEO_DIP_DATA_A, VLV_VIDEO_DIP_DATA_B)
3787#define VLV_TVIDEO_DIP_GCP(pipe) \
3788 _PIPE(pipe, VLV_VIDEO_DIP_GDCP_PAYLOAD_A, VLV_VIDEO_DIP_GDCP_PAYLOAD_B)
3789
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03003790/* Haswell DIP controls */
3791#define HSW_VIDEO_DIP_CTL_A 0x60200
3792#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
3793#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
3794#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
3795#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
3796#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
3797#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
3798#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
3799#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
3800#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
3801#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
3802#define HSW_VIDEO_DIP_GCP_A 0x60210
3803
3804#define HSW_VIDEO_DIP_CTL_B 0x61200
3805#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
3806#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
3807#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
3808#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
3809#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
3810#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
3811#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
3812#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
3813#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
3814#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
3815#define HSW_VIDEO_DIP_GCP_B 0x61210
3816
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03003817#define HSW_TVIDEO_DIP_CTL(trans) \
3818 _TRANSCODER(trans, HSW_VIDEO_DIP_CTL_A, HSW_VIDEO_DIP_CTL_B)
3819#define HSW_TVIDEO_DIP_AVI_DATA(trans) \
3820 _TRANSCODER(trans, HSW_VIDEO_DIP_AVI_DATA_A, HSW_VIDEO_DIP_AVI_DATA_B)
3821#define HSW_TVIDEO_DIP_SPD_DATA(trans) \
3822 _TRANSCODER(trans, HSW_VIDEO_DIP_SPD_DATA_A, HSW_VIDEO_DIP_SPD_DATA_B)
3823#define HSW_TVIDEO_DIP_GCP(trans) \
3824 _TRANSCODER(trans, HSW_VIDEO_DIP_GCP_A, HSW_VIDEO_DIP_GCP_B)
3825#define HSW_TVIDEO_DIP_VSC_DATA(trans) \
3826 _TRANSCODER(trans, HSW_VIDEO_DIP_VSC_DATA_A, HSW_VIDEO_DIP_VSC_DATA_B)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03003827
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003828#define _TRANS_HTOTAL_B 0xe1000
3829#define _TRANS_HBLANK_B 0xe1004
3830#define _TRANS_HSYNC_B 0xe1008
3831#define _TRANS_VTOTAL_B 0xe100c
3832#define _TRANS_VBLANK_B 0xe1010
3833#define _TRANS_VSYNC_B 0xe1014
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003834#define _TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08003835
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003836#define TRANS_HTOTAL(pipe) _PIPE(pipe, _TRANS_HTOTAL_A, _TRANS_HTOTAL_B)
3837#define TRANS_HBLANK(pipe) _PIPE(pipe, _TRANS_HBLANK_A, _TRANS_HBLANK_B)
3838#define TRANS_HSYNC(pipe) _PIPE(pipe, _TRANS_HSYNC_A, _TRANS_HSYNC_B)
3839#define TRANS_VTOTAL(pipe) _PIPE(pipe, _TRANS_VTOTAL_A, _TRANS_VTOTAL_B)
3840#define TRANS_VBLANK(pipe) _PIPE(pipe, _TRANS_VBLANK_A, _TRANS_VBLANK_B)
3841#define TRANS_VSYNC(pipe) _PIPE(pipe, _TRANS_VSYNC_A, _TRANS_VSYNC_B)
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003842#define TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _TRANS_VSYNCSHIFT_A, \
3843 _TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01003844
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003845#define _TRANSB_DATA_M1 0xe1030
3846#define _TRANSB_DATA_N1 0xe1034
3847#define _TRANSB_DATA_M2 0xe1038
3848#define _TRANSB_DATA_N2 0xe103c
3849#define _TRANSB_DP_LINK_M1 0xe1040
3850#define _TRANSB_DP_LINK_N1 0xe1044
3851#define _TRANSB_DP_LINK_M2 0xe1048
3852#define _TRANSB_DP_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08003853
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003854#define TRANSDATA_M1(pipe) _PIPE(pipe, _TRANSA_DATA_M1, _TRANSB_DATA_M1)
3855#define TRANSDATA_N1(pipe) _PIPE(pipe, _TRANSA_DATA_N1, _TRANSB_DATA_N1)
3856#define TRANSDATA_M2(pipe) _PIPE(pipe, _TRANSA_DATA_M2, _TRANSB_DATA_M2)
3857#define TRANSDATA_N2(pipe) _PIPE(pipe, _TRANSA_DATA_N2, _TRANSB_DATA_N2)
3858#define TRANSDPLINK_M1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M1, _TRANSB_DP_LINK_M1)
3859#define TRANSDPLINK_N1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N1, _TRANSB_DP_LINK_N1)
3860#define TRANSDPLINK_M2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M2, _TRANSB_DP_LINK_M2)
3861#define TRANSDPLINK_N2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N2, _TRANSB_DP_LINK_N2)
3862
3863#define _TRANSACONF 0xf0008
3864#define _TRANSBCONF 0xf1008
3865#define TRANSCONF(plane) _PIPE(plane, _TRANSACONF, _TRANSBCONF)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003866#define TRANS_DISABLE (0<<31)
3867#define TRANS_ENABLE (1<<31)
3868#define TRANS_STATE_MASK (1<<30)
3869#define TRANS_STATE_DISABLE (0<<30)
3870#define TRANS_STATE_ENABLE (1<<30)
3871#define TRANS_FSYNC_DELAY_HB1 (0<<27)
3872#define TRANS_FSYNC_DELAY_HB2 (1<<27)
3873#define TRANS_FSYNC_DELAY_HB3 (2<<27)
3874#define TRANS_FSYNC_DELAY_HB4 (3<<27)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02003875#define TRANS_INTERLACE_MASK (7<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003876#define TRANS_PROGRESSIVE (0<<21)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02003877#define TRANS_INTERLACED (3<<21)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02003878#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003879#define TRANS_8BPC (0<<5)
3880#define TRANS_10BPC (1<<5)
3881#define TRANS_6BPC (2<<5)
3882#define TRANS_12BPC (3<<5)
3883
Daniel Vetterce401412012-10-31 22:52:30 +01003884#define _TRANSA_CHICKEN1 0xf0060
3885#define _TRANSB_CHICKEN1 0xf1060
3886#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
3887#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07003888#define _TRANSA_CHICKEN2 0xf0064
3889#define _TRANSB_CHICKEN2 0xf1064
3890#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Daniel Vetter23670b322012-11-01 09:15:30 +01003891#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
3892
Jesse Barnes3bcf6032011-07-27 11:51:40 -07003893
Jesse Barnes291427f2011-07-29 12:42:37 -07003894#define SOUTH_CHICKEN1 0xc2000
3895#define FDIA_PHASE_SYNC_SHIFT_OVR 19
3896#define FDIA_PHASE_SYNC_SHIFT_EN 18
Daniel Vetter01a415f2012-10-27 15:58:40 +02003897#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
3898#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
3899#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Jesse Barnes645c62a2011-05-11 09:49:31 -07003900#define SOUTH_CHICKEN2 0xc2004
Paulo Zanonidde86e22012-12-01 12:04:25 -02003901#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
3902#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
3903#define DPLS_EDP_PPS_FIX_DIS (1<<0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07003904
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003905#define _FDI_RXA_CHICKEN 0xc200c
3906#define _FDI_RXB_CHICKEN 0xc2010
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003907#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
3908#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003909#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003910
Jesse Barnes382b0932010-10-07 16:01:25 -07003911#define SOUTH_DSPCLK_GATE_D 0xc2020
3912#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02003913#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
Jesse Barnes382b0932010-10-07 16:01:25 -07003914
Zhenyu Wangb9055052009-06-05 15:38:38 +08003915/* CPU: FDI_TX */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003916#define _FDI_TXA_CTL 0x60100
3917#define _FDI_TXB_CTL 0x61100
3918#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003919#define FDI_TX_DISABLE (0<<31)
3920#define FDI_TX_ENABLE (1<<31)
3921#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
3922#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
3923#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
3924#define FDI_LINK_TRAIN_NONE (3<<28)
3925#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
3926#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
3927#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
3928#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
3929#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
3930#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
3931#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
3932#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003933/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
3934 SNB has different settings. */
3935/* SNB A-stepping */
3936#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
3937#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
3938#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
3939#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
3940/* SNB B-stepping */
3941#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
3942#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
3943#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
3944#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
3945#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003946#define FDI_DP_PORT_WIDTH_X1 (0<<19)
3947#define FDI_DP_PORT_WIDTH_X2 (1<<19)
3948#define FDI_DP_PORT_WIDTH_X3 (2<<19)
3949#define FDI_DP_PORT_WIDTH_X4 (3<<19)
3950#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003951/* Ironlake: hardwired to 1 */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003952#define FDI_TX_PLL_ENABLE (1<<14)
Jesse Barnes357555c2011-04-28 15:09:55 -07003953
3954/* Ivybridge has different bits for lolz */
3955#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
3956#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
3957#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
3958#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
3959
Zhenyu Wangb9055052009-06-05 15:38:38 +08003960/* both Tx and Rx */
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07003961#define FDI_COMPOSITE_SYNC (1<<11)
Jesse Barnes357555c2011-04-28 15:09:55 -07003962#define FDI_LINK_TRAIN_AUTO (1<<10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003963#define FDI_SCRAMBLING_ENABLE (0<<7)
3964#define FDI_SCRAMBLING_DISABLE (1<<7)
3965
3966/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003967#define _FDI_RXA_CTL 0xf000c
3968#define _FDI_RXB_CTL 0xf100c
3969#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003970#define FDI_RX_ENABLE (1<<31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003971/* train, dp width same as FDI_TX */
Jesse Barnes357555c2011-04-28 15:09:55 -07003972#define FDI_FS_ERRC_ENABLE (1<<27)
3973#define FDI_FE_ERRC_ENABLE (1<<26)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003974#define FDI_DP_PORT_WIDTH_X8 (7<<19)
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02003975#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003976#define FDI_8BPC (0<<16)
3977#define FDI_10BPC (1<<16)
3978#define FDI_6BPC (2<<16)
3979#define FDI_12BPC (3<<16)
Damien Lespiau3e683202012-12-11 18:48:29 +00003980#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003981#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
3982#define FDI_RX_PLL_ENABLE (1<<13)
3983#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
3984#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
3985#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
3986#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
3987#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
Chris Wilson5eddb702010-09-11 13:48:45 +01003988#define FDI_PCDCLK (1<<4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003989/* CPT */
3990#define FDI_AUTO_TRAINING (1<<10)
3991#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
3992#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
3993#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
3994#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
3995#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
Eugeni Dodonovdc04a612012-04-13 17:08:37 -03003996/* LPT */
3997#define FDI_PORT_WIDTH_2X_LPT (1<<19)
3998#define FDI_PORT_WIDTH_1X_LPT (0<<19)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003999
Paulo Zanoni04945642012-11-01 21:00:59 -02004000#define _FDI_RXA_MISC 0xf0010
4001#define _FDI_RXB_MISC 0xf1010
4002#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
4003#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
4004#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
4005#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
4006#define FDI_RX_TP1_TO_TP2_48 (2<<20)
4007#define FDI_RX_TP1_TO_TP2_64 (3<<20)
4008#define FDI_RX_FDI_DELAY_90 (0x90<<0)
4009#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
4010
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004011#define _FDI_RXA_TUSIZE1 0xf0030
4012#define _FDI_RXA_TUSIZE2 0xf0038
4013#define _FDI_RXB_TUSIZE1 0xf1030
4014#define _FDI_RXB_TUSIZE2 0xf1038
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004015#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
4016#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004017
4018/* FDI_RX interrupt register format */
4019#define FDI_RX_INTER_LANE_ALIGN (1<<10)
4020#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
4021#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
4022#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
4023#define FDI_RX_FS_CODE_ERR (1<<6)
4024#define FDI_RX_FE_CODE_ERR (1<<5)
4025#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
4026#define FDI_RX_HDCP_LINK_FAIL (1<<3)
4027#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
4028#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
4029#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
4030
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004031#define _FDI_RXA_IIR 0xf0014
4032#define _FDI_RXA_IMR 0xf0018
4033#define _FDI_RXB_IIR 0xf1014
4034#define _FDI_RXB_IMR 0xf1018
4035#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
4036#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004037
4038#define FDI_PLL_CTL_1 0xfe000
4039#define FDI_PLL_CTL_2 0xfe004
4040
Zhenyu Wangb9055052009-06-05 15:38:38 +08004041#define PCH_LVDS 0xe1180
4042#define LVDS_DETECTED (1 << 1)
4043
Shobhit Kumar98364372012-06-15 11:55:14 -07004044/* vlv has 2 sets of panel control regs. */
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02004045#define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
4046#define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
4047#define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
4048#define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
4049#define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
Shobhit Kumar98364372012-06-15 11:55:14 -07004050
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02004051#define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
4052#define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
4053#define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
4054#define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
4055#define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
Shobhit Kumar98364372012-06-15 11:55:14 -07004056
Zhenyu Wangb9055052009-06-05 15:38:38 +08004057#define PCH_PP_STATUS 0xc7200
4058#define PCH_PP_CONTROL 0xc7204
Jesse Barnes4a655f02010-07-22 13:18:18 -07004059#define PANEL_UNLOCK_REGS (0xabcd << 16)
Keith Packard1c0ae802011-09-19 13:59:29 -07004060#define PANEL_UNLOCK_MASK (0xffff << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004061#define EDP_FORCE_VDD (1 << 3)
4062#define EDP_BLC_ENABLE (1 << 2)
4063#define PANEL_POWER_RESET (1 << 1)
4064#define PANEL_POWER_OFF (0 << 0)
4065#define PANEL_POWER_ON (1 << 0)
4066#define PCH_PP_ON_DELAYS 0xc7208
Keith Packardf01eca22011-09-28 16:48:10 -07004067#define PANEL_PORT_SELECT_MASK (3 << 30)
4068#define PANEL_PORT_SELECT_LVDS (0 << 30)
4069#define PANEL_PORT_SELECT_DPA (1 << 30)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004070#define EDP_PANEL (1 << 30)
Keith Packardf01eca22011-09-28 16:48:10 -07004071#define PANEL_PORT_SELECT_DPC (2 << 30)
4072#define PANEL_PORT_SELECT_DPD (3 << 30)
4073#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
4074#define PANEL_POWER_UP_DELAY_SHIFT 16
4075#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
4076#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4077
Zhenyu Wangb9055052009-06-05 15:38:38 +08004078#define PCH_PP_OFF_DELAYS 0xc720c
Daniel Vetter82ed61f2012-10-20 20:57:41 +02004079#define PANEL_POWER_PORT_SELECT_MASK (0x3 << 30)
4080#define PANEL_POWER_PORT_LVDS (0 << 30)
4081#define PANEL_POWER_PORT_DP_A (1 << 30)
4082#define PANEL_POWER_PORT_DP_C (2 << 30)
4083#define PANEL_POWER_PORT_DP_D (3 << 30)
Keith Packardf01eca22011-09-28 16:48:10 -07004084#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
4085#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4086#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
4087#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4088
Zhenyu Wangb9055052009-06-05 15:38:38 +08004089#define PCH_PP_DIVISOR 0xc7210
Keith Packardf01eca22011-09-28 16:48:10 -07004090#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
4091#define PP_REFERENCE_DIVIDER_SHIFT 8
4092#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
4093#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004094
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004095#define PCH_DP_B 0xe4100
4096#define PCH_DPB_AUX_CH_CTL 0xe4110
4097#define PCH_DPB_AUX_CH_DATA1 0xe4114
4098#define PCH_DPB_AUX_CH_DATA2 0xe4118
4099#define PCH_DPB_AUX_CH_DATA3 0xe411c
4100#define PCH_DPB_AUX_CH_DATA4 0xe4120
4101#define PCH_DPB_AUX_CH_DATA5 0xe4124
4102
4103#define PCH_DP_C 0xe4200
4104#define PCH_DPC_AUX_CH_CTL 0xe4210
4105#define PCH_DPC_AUX_CH_DATA1 0xe4214
4106#define PCH_DPC_AUX_CH_DATA2 0xe4218
4107#define PCH_DPC_AUX_CH_DATA3 0xe421c
4108#define PCH_DPC_AUX_CH_DATA4 0xe4220
4109#define PCH_DPC_AUX_CH_DATA5 0xe4224
4110
4111#define PCH_DP_D 0xe4300
4112#define PCH_DPD_AUX_CH_CTL 0xe4310
4113#define PCH_DPD_AUX_CH_DATA1 0xe4314
4114#define PCH_DPD_AUX_CH_DATA2 0xe4318
4115#define PCH_DPD_AUX_CH_DATA3 0xe431c
4116#define PCH_DPD_AUX_CH_DATA4 0xe4320
4117#define PCH_DPD_AUX_CH_DATA5 0xe4324
4118
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004119/* CPT */
4120#define PORT_TRANS_A_SEL_CPT 0
4121#define PORT_TRANS_B_SEL_CPT (1<<29)
4122#define PORT_TRANS_C_SEL_CPT (2<<29)
4123#define PORT_TRANS_SEL_MASK (3<<29)
Keith Packard1519b992011-08-06 10:35:34 -07004124#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetter19d8fe12012-07-02 13:26:27 +02004125#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
4126#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004127
4128#define TRANS_DP_CTL_A 0xe0300
4129#define TRANS_DP_CTL_B 0xe1300
4130#define TRANS_DP_CTL_C 0xe2300
Daniel Vetter23670b322012-11-01 09:15:30 +01004131#define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004132#define TRANS_DP_OUTPUT_ENABLE (1<<31)
4133#define TRANS_DP_PORT_SEL_B (0<<29)
4134#define TRANS_DP_PORT_SEL_C (1<<29)
4135#define TRANS_DP_PORT_SEL_D (2<<29)
Eric Anholtcb3543c2011-02-02 12:08:07 -08004136#define TRANS_DP_PORT_SEL_NONE (3<<29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004137#define TRANS_DP_PORT_SEL_MASK (3<<29)
4138#define TRANS_DP_AUDIO_ONLY (1<<26)
4139#define TRANS_DP_ENH_FRAMING (1<<18)
4140#define TRANS_DP_8BPC (0<<9)
4141#define TRANS_DP_10BPC (1<<9)
4142#define TRANS_DP_6BPC (2<<9)
4143#define TRANS_DP_12BPC (3<<9)
Eric Anholt220cad32010-11-18 09:32:58 +08004144#define TRANS_DP_BPC_MASK (3<<9)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004145#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
4146#define TRANS_DP_VSYNC_ACTIVE_LOW 0
4147#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
4148#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Chris Wilson94113ce2010-08-04 11:25:21 +01004149#define TRANS_DP_SYNC_MASK (3<<3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004150
4151/* SNB eDP training params */
4152/* SNB A-stepping */
4153#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4154#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4155#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4156#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4157/* SNB B-stepping */
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08004158#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
4159#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
4160#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
4161#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
4162#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004163#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
4164
Keith Packard1a2eb462011-11-16 16:26:07 -08004165/* IVB */
4166#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
4167#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
4168#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
4169#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
4170#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
4171#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
4172#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x33 <<22)
4173
4174/* legacy values */
4175#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
4176#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
4177#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
4178#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
4179#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
4180
4181#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
4182
Zou Nan haicae58522010-11-09 17:17:32 +08004183#define FORCEWAKE 0xA18C
Jesse Barnes575155a2012-03-28 13:39:37 -07004184#define FORCEWAKE_VLV 0x1300b0
4185#define FORCEWAKE_ACK_VLV 0x1300b4
Jesse Barnesed5de392013-03-08 10:45:57 -08004186#define FORCEWAKE_MEDIA_VLV 0x1300b8
4187#define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
Eugeni Dodonove7911c42012-07-02 11:51:04 -03004188#define FORCEWAKE_ACK_HSW 0x130044
Chris Wilsoneb43f4a2010-12-08 17:32:24 +00004189#define FORCEWAKE_ACK 0x130090
Jesse Barnesd62b4892013-03-08 10:45:53 -08004190#define VLV_GTLC_WAKE_CTRL 0x130090
4191#define VLV_GTLC_PW_STATUS 0x130094
Keith Packard8d715f02011-11-18 20:39:01 -08004192#define FORCEWAKE_MT 0xa188 /* multi-threaded */
Chris Wilsonc5836c22012-10-17 12:09:55 +01004193#define FORCEWAKE_KERNEL 0x1
4194#define FORCEWAKE_USER 0x2
Keith Packard8d715f02011-11-18 20:39:01 -08004195#define FORCEWAKE_MT_ACK 0x130040
4196#define ECOBUS 0xa180
4197#define FORCEWAKE_MT_ENABLE (1<<5)
Chris Wilson8fd26852010-12-08 18:40:43 +00004198
Ben Widawskydd202c62012-02-09 10:15:18 +01004199#define GTFIFODBG 0x120000
4200#define GT_FIFO_CPU_ERROR_MASK 7
4201#define GT_FIFO_OVFERR (1<<2)
4202#define GT_FIFO_IAWRERR (1<<1)
4203#define GT_FIFO_IARDERR (1<<0)
4204
Chris Wilson91355832011-03-04 19:22:40 +00004205#define GT_FIFO_FREE_ENTRIES 0x120008
Chris Wilson957367202011-05-12 22:17:09 +01004206#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Chris Wilson91355832011-03-04 19:22:40 +00004207
Daniel Vetter80e829f2012-03-31 11:21:57 +02004208#define GEN6_UCGCTL1 0x9400
4209# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02004210# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02004211
Eric Anholt406478d2011-11-07 16:07:04 -08004212#define GEN6_UCGCTL2 0x9404
Jesse Barnes0f846f82012-06-14 11:04:47 -07004213# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07004214# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08004215# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08004216# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08004217# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08004218
Jesse Barnese3f33d42012-06-14 11:04:50 -07004219#define GEN7_UCGCTL4 0x940c
4220#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
4221
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08004222#define GEN6_RPNSWREQ 0xA008
Chris Wilson8fd26852010-12-08 18:40:43 +00004223#define GEN6_TURBO_DISABLE (1<<31)
4224#define GEN6_FREQUENCY(x) ((x)<<25)
Rodrigo Vivi92bd1bf2013-03-25 17:55:49 -03004225#define HSW_FREQUENCY(x) ((x)<<24)
Chris Wilson8fd26852010-12-08 18:40:43 +00004226#define GEN6_OFFSET(x) ((x)<<19)
4227#define GEN6_AGGRESSIVE_TURBO (0<<15)
4228#define GEN6_RC_VIDEO_FREQ 0xA00C
4229#define GEN6_RC_CONTROL 0xA090
4230#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
4231#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
4232#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
4233#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
4234#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
4235#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
4236#define GEN6_RC_CTL_HW_ENABLE (1<<31)
4237#define GEN6_RP_DOWN_TIMEOUT 0xA010
4238#define GEN6_RP_INTERRUPT_LIMITS 0xA014
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08004239#define GEN6_RPSTAT1 0xA01C
Jesse Barnesccab5c82011-01-18 15:49:25 -08004240#define GEN6_CAGF_SHIFT 8
Ben Widawskyf82855d2013-01-29 12:00:15 -08004241#define HSW_CAGF_SHIFT 7
Jesse Barnesccab5c82011-01-18 15:49:25 -08004242#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Ben Widawskyf82855d2013-01-29 12:00:15 -08004243#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
Chris Wilson8fd26852010-12-08 18:40:43 +00004244#define GEN6_RP_CONTROL 0xA024
4245#define GEN6_RP_MEDIA_TURBO (1<<11)
Ben Widawsky6ed55ee2011-12-12 19:21:59 -08004246#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
4247#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
4248#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
4249#define GEN6_RP_MEDIA_HW_MODE (1<<9)
4250#define GEN6_RP_MEDIA_SW_MODE (0<<9)
Chris Wilson8fd26852010-12-08 18:40:43 +00004251#define GEN6_RP_MEDIA_IS_GFX (1<<8)
4252#define GEN6_RP_ENABLE (1<<7)
Jesse Barnesccab5c82011-01-18 15:49:25 -08004253#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
4254#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
4255#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03004256#define GEN7_RP_DOWN_IDLE_AVG (0x2<<0)
Jesse Barnesccab5c82011-01-18 15:49:25 -08004257#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
Chris Wilson8fd26852010-12-08 18:40:43 +00004258#define GEN6_RP_UP_THRESHOLD 0xA02C
4259#define GEN6_RP_DOWN_THRESHOLD 0xA030
Jesse Barnesccab5c82011-01-18 15:49:25 -08004260#define GEN6_RP_CUR_UP_EI 0xA050
4261#define GEN6_CURICONT_MASK 0xffffff
4262#define GEN6_RP_CUR_UP 0xA054
4263#define GEN6_CURBSYTAVG_MASK 0xffffff
4264#define GEN6_RP_PREV_UP 0xA058
4265#define GEN6_RP_CUR_DOWN_EI 0xA05C
4266#define GEN6_CURIAVG_MASK 0xffffff
4267#define GEN6_RP_CUR_DOWN 0xA060
4268#define GEN6_RP_PREV_DOWN 0xA064
Chris Wilson8fd26852010-12-08 18:40:43 +00004269#define GEN6_RP_UP_EI 0xA068
4270#define GEN6_RP_DOWN_EI 0xA06C
4271#define GEN6_RP_IDLE_HYSTERSIS 0xA070
4272#define GEN6_RC_STATE 0xA094
4273#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
4274#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
4275#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
4276#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
4277#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
4278#define GEN6_RC_SLEEP 0xA0B0
4279#define GEN6_RC1e_THRESHOLD 0xA0B4
4280#define GEN6_RC6_THRESHOLD 0xA0B8
4281#define GEN6_RC6p_THRESHOLD 0xA0BC
4282#define GEN6_RC6pp_THRESHOLD 0xA0C0
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08004283#define GEN6_PMINTRMSK 0xA168
Chris Wilson8fd26852010-12-08 18:40:43 +00004284
4285#define GEN6_PMISR 0x44020
Ben Widawsky4912d042011-04-25 11:25:20 -07004286#define GEN6_PMIMR 0x44024 /* rps_lock */
Chris Wilson8fd26852010-12-08 18:40:43 +00004287#define GEN6_PMIIR 0x44028
4288#define GEN6_PMIER 0x4402C
4289#define GEN6_PM_MBOX_EVENT (1<<25)
4290#define GEN6_PM_THERMAL_EVENT (1<<24)
4291#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
4292#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
4293#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
4294#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
4295#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
Ben Widawsky4912d042011-04-25 11:25:20 -07004296#define GEN6_PM_DEFERRED_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
4297 GEN6_PM_RP_DOWN_THRESHOLD | \
4298 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00004299
Ben Widawskycce66a22012-03-27 18:59:38 -07004300#define GEN6_GT_GFX_RC6_LOCKED 0x138104
4301#define GEN6_GT_GFX_RC6 0x138108
4302#define GEN6_GT_GFX_RC6p 0x13810C
4303#define GEN6_GT_GFX_RC6pp 0x138110
4304
Chris Wilson8fd26852010-12-08 18:40:43 +00004305#define GEN6_PCODE_MAILBOX 0x138124
4306#define GEN6_PCODE_READY (1<<31)
Jesse Barnesa6044e22010-12-20 11:34:20 -08004307#define GEN6_READ_OC_PARAMS 0xc
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07004308#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
4309#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
Ben Widawsky31643d52012-09-26 10:34:01 -07004310#define GEN6_PCODE_WRITE_RC6VIDS 0x4
4311#define GEN6_PCODE_READ_RC6VIDS 0x5
Ben Widawsky7083e052013-02-01 16:41:14 -08004312#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
4313#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
Chris Wilson8fd26852010-12-08 18:40:43 +00004314#define GEN6_PCODE_DATA 0x138128
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07004315#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson8fd26852010-12-08 18:40:43 +00004316
Ben Widawsky4d855292011-12-12 19:34:16 -08004317#define GEN6_GT_CORE_STATUS 0x138060
4318#define GEN6_CORE_CPD_STATE_MASK (7<<4)
4319#define GEN6_RCn_MASK 7
4320#define GEN6_RC0 0
4321#define GEN6_RC3 2
4322#define GEN6_RC6 3
4323#define GEN6_RC7 4
4324
Ben Widawskye3689192012-05-25 16:56:22 -07004325#define GEN7_MISCCPCTL (0x9424)
4326#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
4327
4328/* IVYBRIDGE DPF */
4329#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
4330#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
4331#define GEN7_PARITY_ERROR_VALID (1<<13)
4332#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
4333#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
4334#define GEN7_PARITY_ERROR_ROW(reg) \
4335 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
4336#define GEN7_PARITY_ERROR_BANK(reg) \
4337 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
4338#define GEN7_PARITY_ERROR_SUBBANK(reg) \
4339 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
4340#define GEN7_L3CDERRST1_ENABLE (1<<7)
4341
Ben Widawskyb9524a12012-05-25 16:56:24 -07004342#define GEN7_L3LOG_BASE 0xB070
4343#define GEN7_L3LOG_SIZE 0x80
4344
Jesse Barnes12f33822012-10-25 12:15:45 -07004345#define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
4346#define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
4347#define GEN7_MAX_PS_THREAD_DEP (8<<12)
4348#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
4349
Jesse Barnes8ab43972012-10-25 12:15:42 -07004350#define GEN7_ROW_CHICKEN2 0xe4f4
4351#define GEN7_ROW_CHICKEN2_GT2 0xf4f4
4352#define DOP_CLOCK_GATING_DISABLE (1<<0)
4353
Ville Syrjäläf4ba9f82013-01-24 15:29:29 +02004354#define G4X_AUD_VID_DID (dev_priv->info->display_mmio_offset + 0x62020)
Wu Fengguange0dac652011-09-05 14:25:34 +08004355#define INTEL_AUDIO_DEVCL 0x808629FB
4356#define INTEL_AUDIO_DEVBLC 0x80862801
4357#define INTEL_AUDIO_DEVCTG 0x80862802
4358
4359#define G4X_AUD_CNTL_ST 0x620B4
4360#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
4361#define G4X_ELDV_DEVCTG (1 << 14)
4362#define G4X_ELD_ADDR (0xf << 5)
4363#define G4X_ELD_ACK (1 << 4)
4364#define G4X_HDMIW_HDMIEDID 0x6210C
4365
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004366#define IBX_HDMIW_HDMIEDID_A 0xE2050
Wang Xingchao9b138a82012-08-09 16:52:18 +08004367#define IBX_HDMIW_HDMIEDID_B 0xE2150
4368#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
4369 IBX_HDMIW_HDMIEDID_A, \
4370 IBX_HDMIW_HDMIEDID_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004371#define IBX_AUD_CNTL_ST_A 0xE20B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08004372#define IBX_AUD_CNTL_ST_B 0xE21B4
4373#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
4374 IBX_AUD_CNTL_ST_A, \
4375 IBX_AUD_CNTL_ST_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004376#define IBX_ELD_BUFFER_SIZE (0x1f << 10)
4377#define IBX_ELD_ADDRESS (0x1f << 5)
4378#define IBX_ELD_ACK (1 << 4)
4379#define IBX_AUD_CNTL_ST2 0xE20C0
4380#define IBX_ELD_VALIDB (1 << 0)
4381#define IBX_CP_READYB (1 << 1)
Wu Fengguange0dac652011-09-05 14:25:34 +08004382
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004383#define CPT_HDMIW_HDMIEDID_A 0xE5050
Wang Xingchao9b138a82012-08-09 16:52:18 +08004384#define CPT_HDMIW_HDMIEDID_B 0xE5150
4385#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
4386 CPT_HDMIW_HDMIEDID_A, \
4387 CPT_HDMIW_HDMIEDID_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004388#define CPT_AUD_CNTL_ST_A 0xE50B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08004389#define CPT_AUD_CNTL_ST_B 0xE51B4
4390#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
4391 CPT_AUD_CNTL_ST_A, \
4392 CPT_AUD_CNTL_ST_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004393#define CPT_AUD_CNTRL_ST2 0xE50C0
Wu Fengguange0dac652011-09-05 14:25:34 +08004394
Eric Anholtae662d32012-01-03 09:23:29 -08004395/* These are the 4 32-bit write offset registers for each stream
4396 * output buffer. It determines the offset from the
4397 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
4398 */
4399#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
4400
Wu Fengguangb6daa022012-01-06 14:41:31 -06004401#define IBX_AUD_CONFIG_A 0xe2000
Wang Xingchao9b138a82012-08-09 16:52:18 +08004402#define IBX_AUD_CONFIG_B 0xe2100
4403#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
4404 IBX_AUD_CONFIG_A, \
4405 IBX_AUD_CONFIG_B)
Wu Fengguangb6daa022012-01-06 14:41:31 -06004406#define CPT_AUD_CONFIG_A 0xe5000
Wang Xingchao9b138a82012-08-09 16:52:18 +08004407#define CPT_AUD_CONFIG_B 0xe5100
4408#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
4409 CPT_AUD_CONFIG_A, \
4410 CPT_AUD_CONFIG_B)
Wu Fengguangb6daa022012-01-06 14:41:31 -06004411#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
4412#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
4413#define AUD_CONFIG_UPPER_N_SHIFT 20
4414#define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
4415#define AUD_CONFIG_LOWER_N_SHIFT 4
4416#define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
4417#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
4418#define AUD_CONFIG_PIXEL_CLOCK_HDMI (0xf << 16)
4419#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
4420
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08004421/* HSW Audio */
4422#define HSW_AUD_CONFIG_A 0x65000 /* Audio Configuration Transcoder A */
4423#define HSW_AUD_CONFIG_B 0x65100 /* Audio Configuration Transcoder B */
4424#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
4425 HSW_AUD_CONFIG_A, \
4426 HSW_AUD_CONFIG_B)
4427
4428#define HSW_AUD_MISC_CTRL_A 0x65010 /* Audio Misc Control Convert 1 */
4429#define HSW_AUD_MISC_CTRL_B 0x65110 /* Audio Misc Control Convert 2 */
4430#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
4431 HSW_AUD_MISC_CTRL_A, \
4432 HSW_AUD_MISC_CTRL_B)
4433
4434#define HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4 /* Audio DIP and ELD Control State Transcoder A */
4435#define HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4 /* Audio DIP and ELD Control State Transcoder B */
4436#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
4437 HSW_AUD_DIP_ELD_CTRL_ST_A, \
4438 HSW_AUD_DIP_ELD_CTRL_ST_B)
4439
4440/* Audio Digital Converter */
4441#define HSW_AUD_DIG_CNVT_1 0x65080 /* Audio Converter 1 */
4442#define HSW_AUD_DIG_CNVT_2 0x65180 /* Audio Converter 1 */
4443#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
4444 HSW_AUD_DIG_CNVT_1, \
4445 HSW_AUD_DIG_CNVT_2)
Wang Xingchao9b138a82012-08-09 16:52:18 +08004446#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08004447
4448#define HSW_AUD_EDID_DATA_A 0x65050
4449#define HSW_AUD_EDID_DATA_B 0x65150
4450#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
4451 HSW_AUD_EDID_DATA_A, \
4452 HSW_AUD_EDID_DATA_B)
4453
4454#define HSW_AUD_PIPE_CONV_CFG 0x6507c /* Audio pipe and converter configs */
4455#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0 /* Audio ELD and CP Ready Status */
4456#define AUDIO_INACTIVE_C (1<<11)
4457#define AUDIO_INACTIVE_B (1<<7)
4458#define AUDIO_INACTIVE_A (1<<3)
4459#define AUDIO_OUTPUT_ENABLE_A (1<<2)
4460#define AUDIO_OUTPUT_ENABLE_B (1<<6)
4461#define AUDIO_OUTPUT_ENABLE_C (1<<10)
4462#define AUDIO_ELD_VALID_A (1<<0)
4463#define AUDIO_ELD_VALID_B (1<<4)
4464#define AUDIO_ELD_VALID_C (1<<8)
4465#define AUDIO_CP_READY_A (1<<1)
4466#define AUDIO_CP_READY_B (1<<5)
4467#define AUDIO_CP_READY_C (1<<9)
4468
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03004469/* HSW Power Wells */
Paulo Zanonifa42e232013-01-25 16:59:11 -02004470#define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
4471#define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
4472#define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
4473#define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004474#define HSW_PWR_WELL_ENABLE (1<<31)
4475#define HSW_PWR_WELL_STATE (1<<30)
4476#define HSW_PWR_WELL_CTL5 0x45410
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03004477#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
4478#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004479#define HSW_PWR_WELL_FORCE_ON (1<<19)
4480#define HSW_PWR_WELL_CTL6 0x45414
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03004481
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03004482/* Per-pipe DDI Function Control */
Paulo Zanoniad80a812012-10-24 16:06:19 -02004483#define TRANS_DDI_FUNC_CTL_A 0x60400
4484#define TRANS_DDI_FUNC_CTL_B 0x61400
4485#define TRANS_DDI_FUNC_CTL_C 0x62400
4486#define TRANS_DDI_FUNC_CTL_EDP 0x6F400
4487#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER(tran, TRANS_DDI_FUNC_CTL_A, \
4488 TRANS_DDI_FUNC_CTL_B)
4489#define TRANS_DDI_FUNC_ENABLE (1<<31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03004490/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Paulo Zanoniad80a812012-10-24 16:06:19 -02004491#define TRANS_DDI_PORT_MASK (7<<28)
4492#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
4493#define TRANS_DDI_PORT_NONE (0<<28)
4494#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
4495#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
4496#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
4497#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
4498#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
4499#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
4500#define TRANS_DDI_BPC_MASK (7<<20)
4501#define TRANS_DDI_BPC_8 (0<<20)
4502#define TRANS_DDI_BPC_10 (1<<20)
4503#define TRANS_DDI_BPC_6 (2<<20)
4504#define TRANS_DDI_BPC_12 (3<<20)
4505#define TRANS_DDI_PVSYNC (1<<17)
4506#define TRANS_DDI_PHSYNC (1<<16)
4507#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
4508#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
4509#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
4510#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
4511#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
4512#define TRANS_DDI_BFI_ENABLE (1<<4)
4513#define TRANS_DDI_PORT_WIDTH_X1 (0<<1)
4514#define TRANS_DDI_PORT_WIDTH_X2 (1<<1)
4515#define TRANS_DDI_PORT_WIDTH_X4 (3<<1)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03004516
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03004517/* DisplayPort Transport Control */
4518#define DP_TP_CTL_A 0x64040
4519#define DP_TP_CTL_B 0x64140
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004520#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
4521#define DP_TP_CTL_ENABLE (1<<31)
4522#define DP_TP_CTL_MODE_SST (0<<27)
4523#define DP_TP_CTL_MODE_MST (1<<27)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03004524#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004525#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03004526#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
4527#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
4528#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03004529#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
4530#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004531#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03004532#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03004533
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03004534/* DisplayPort Transport Status */
4535#define DP_TP_STATUS_A 0x64044
4536#define DP_TP_STATUS_B 0x64144
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004537#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03004538#define DP_TP_STATUS_IDLE_DONE (1<<25)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03004539#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
4540
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004541/* DDI Buffer Control */
4542#define DDI_BUF_CTL_A 0x64000
4543#define DDI_BUF_CTL_B 0x64100
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004544#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
4545#define DDI_BUF_CTL_ENABLE (1<<31)
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004546#define DDI_BUF_EMP_400MV_0DB_HSW (0<<24) /* Sel0 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004547#define DDI_BUF_EMP_400MV_3_5DB_HSW (1<<24) /* Sel1 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004548#define DDI_BUF_EMP_400MV_6DB_HSW (2<<24) /* Sel2 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004549#define DDI_BUF_EMP_400MV_9_5DB_HSW (3<<24) /* Sel3 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004550#define DDI_BUF_EMP_600MV_0DB_HSW (4<<24) /* Sel4 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004551#define DDI_BUF_EMP_600MV_3_5DB_HSW (5<<24) /* Sel5 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004552#define DDI_BUF_EMP_600MV_6DB_HSW (6<<24) /* Sel6 */
4553#define DDI_BUF_EMP_800MV_0DB_HSW (7<<24) /* Sel7 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004554#define DDI_BUF_EMP_800MV_3_5DB_HSW (8<<24) /* Sel8 */
4555#define DDI_BUF_EMP_MASK (0xf<<24)
Damien Lespiau876a8cd2012-12-11 18:48:30 +00004556#define DDI_BUF_PORT_REVERSAL (1<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004557#define DDI_BUF_IS_IDLE (1<<7)
Paulo Zanoni79935fc2012-11-20 13:27:40 -02004558#define DDI_A_4_LANES (1<<4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004559#define DDI_PORT_WIDTH_X1 (0<<1)
4560#define DDI_PORT_WIDTH_X2 (1<<1)
4561#define DDI_PORT_WIDTH_X4 (3<<1)
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004562#define DDI_INIT_DISPLAY_DETECTED (1<<0)
4563
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03004564/* DDI Buffer Translations */
4565#define DDI_BUF_TRANS_A 0x64E00
4566#define DDI_BUF_TRANS_B 0x64E60
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004567#define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03004568
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03004569/* Sideband Interface (SBI) is programmed indirectly, via
4570 * SBI_ADDR, which contains the register offset; and SBI_DATA,
4571 * which contains the payload */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004572#define SBI_ADDR 0xC6000
4573#define SBI_DATA 0xC6004
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03004574#define SBI_CTL_STAT 0xC6008
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004575#define SBI_CTL_DEST_ICLK (0x0<<16)
4576#define SBI_CTL_DEST_MPHY (0x1<<16)
4577#define SBI_CTL_OP_IORD (0x2<<8)
4578#define SBI_CTL_OP_IOWR (0x3<<8)
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03004579#define SBI_CTL_OP_CRRD (0x6<<8)
4580#define SBI_CTL_OP_CRWR (0x7<<8)
4581#define SBI_RESPONSE_FAIL (0x1<<1)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004582#define SBI_RESPONSE_SUCCESS (0x0<<1)
4583#define SBI_BUSY (0x1<<0)
4584#define SBI_READY (0x0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03004585
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03004586/* SBI offsets */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004587#define SBI_SSCDIVINTPHASE6 0x0600
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03004588#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
4589#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
4590#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
4591#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004592#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03004593#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004594#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03004595#define SBI_SSCCTL6 0x060C
Paulo Zanonidde86e22012-12-01 12:04:25 -02004596#define SBI_SSCCTL_PATHALT (1<<3)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004597#define SBI_SSCCTL_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03004598#define SBI_SSCAUXDIV6 0x0610
4599#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004600#define SBI_DBUFF0 0x2a00
Paulo Zanonidde86e22012-12-01 12:04:25 -02004601#define SBI_DBUFF0_ENABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03004602
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03004603/* LPT PIXCLK_GATE */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004604#define PIXCLK_GATE 0xC6020
Paulo Zanoni745ca3b2012-08-08 14:15:32 -03004605#define PIXCLK_GATE_UNGATE (1<<0)
4606#define PIXCLK_GATE_GATE (0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03004607
Eugeni Dodonove93ea062012-03-29 12:32:32 -03004608/* SPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004609#define SPLL_CTL 0x46020
Eugeni Dodonove93ea062012-03-29 12:32:32 -03004610#define SPLL_PLL_ENABLE (1<<31)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01004611#define SPLL_PLL_SSC (1<<28)
4612#define SPLL_PLL_NON_SSC (2<<28)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004613#define SPLL_PLL_FREQ_810MHz (0<<26)
4614#define SPLL_PLL_FREQ_1350MHz (1<<26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03004615
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03004616/* WRPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004617#define WRPLL_CTL1 0x46040
4618#define WRPLL_CTL2 0x46060
4619#define WRPLL_PLL_ENABLE (1<<31)
4620#define WRPLL_PLL_SELECT_SSC (0x01<<28)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01004621#define WRPLL_PLL_SELECT_NON_SSC (0x02<<28)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03004622#define WRPLL_PLL_SELECT_LCPLL_2700 (0x03<<28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03004623/* WRPLL divider programming */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004624#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
4625#define WRPLL_DIVIDER_POST(x) ((x)<<8)
4626#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03004627
Eugeni Dodonovfec91812012-03-29 12:32:33 -03004628/* Port clock selection */
4629#define PORT_CLK_SEL_A 0x46100
4630#define PORT_CLK_SEL_B 0x46104
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004631#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03004632#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
4633#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
4634#define PORT_CLK_SEL_LCPLL_810 (2<<29)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004635#define PORT_CLK_SEL_SPLL (3<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03004636#define PORT_CLK_SEL_WRPLL1 (4<<29)
4637#define PORT_CLK_SEL_WRPLL2 (5<<29)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004638#define PORT_CLK_SEL_NONE (7<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03004639
Paulo Zanonibb523fc2012-10-23 18:29:56 -02004640/* Transcoder clock selection */
4641#define TRANS_CLK_SEL_A 0x46140
4642#define TRANS_CLK_SEL_B 0x46144
4643#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
4644/* For each transcoder, we need to select the corresponding port clock */
4645#define TRANS_CLK_SEL_DISABLED (0x0<<29)
4646#define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03004647
Paulo Zanonic9809792012-10-23 18:30:00 -02004648#define _TRANSA_MSA_MISC 0x60410
4649#define _TRANSB_MSA_MISC 0x61410
4650#define TRANS_MSA_MISC(tran) _TRANSCODER(tran, _TRANSA_MSA_MISC, \
4651 _TRANSB_MSA_MISC)
4652#define TRANS_MSA_SYNC_CLK (1<<0)
4653#define TRANS_MSA_6_BPC (0<<5)
4654#define TRANS_MSA_8_BPC (1<<5)
4655#define TRANS_MSA_10_BPC (2<<5)
4656#define TRANS_MSA_12_BPC (3<<5)
4657#define TRANS_MSA_16_BPC (4<<5)
Paulo Zanonidae84792012-10-15 15:51:30 -03004658
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03004659/* LCPLL Control */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004660#define LCPLL_CTL 0x130040
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03004661#define LCPLL_PLL_DISABLE (1<<31)
4662#define LCPLL_PLL_LOCK (1<<30)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03004663#define LCPLL_CLK_FREQ_MASK (3<<26)
4664#define LCPLL_CLK_FREQ_450 (0<<26)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004665#define LCPLL_CD_CLOCK_DISABLE (1<<25)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03004666#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03004667#define LCPLL_CD_SOURCE_FCLK (1<<21)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03004668
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03004669/* Pipe WM_LINETIME - watermark line time */
4670#define PIPE_WM_LINETIME_A 0x45270
4671#define PIPE_WM_LINETIME_B 0x45274
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004672#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
4673 PIPE_WM_LINETIME_B)
4674#define PIPE_WM_LINETIME_MASK (0x1ff)
4675#define PIPE_WM_LINETIME_TIME(x) ((x))
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03004676#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004677#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03004678
4679/* SFUSE_STRAP */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004680#define SFUSE_STRAP 0xc2014
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03004681#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
4682#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
4683#define SFUSE_STRAP_DDID_DETECTED (1<<0)
4684
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03004685#define WM_DBG 0x45280
4686#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
4687#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
4688#define WM_DBG_DISALLOW_SPRITE (1<<2)
4689
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02004690/* pipe CSC */
4691#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
4692#define _PIPE_A_CSC_COEFF_BY 0x49014
4693#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
4694#define _PIPE_A_CSC_COEFF_BU 0x4901c
4695#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
4696#define _PIPE_A_CSC_COEFF_BV 0x49024
4697#define _PIPE_A_CSC_MODE 0x49028
4698#define _PIPE_A_CSC_PREOFF_HI 0x49030
4699#define _PIPE_A_CSC_PREOFF_ME 0x49034
4700#define _PIPE_A_CSC_PREOFF_LO 0x49038
4701#define _PIPE_A_CSC_POSTOFF_HI 0x49040
4702#define _PIPE_A_CSC_POSTOFF_ME 0x49044
4703#define _PIPE_A_CSC_POSTOFF_LO 0x49048
4704
4705#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
4706#define _PIPE_B_CSC_COEFF_BY 0x49114
4707#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
4708#define _PIPE_B_CSC_COEFF_BU 0x4911c
4709#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
4710#define _PIPE_B_CSC_COEFF_BV 0x49124
4711#define _PIPE_B_CSC_MODE 0x49128
4712#define _PIPE_B_CSC_PREOFF_HI 0x49130
4713#define _PIPE_B_CSC_PREOFF_ME 0x49134
4714#define _PIPE_B_CSC_PREOFF_LO 0x49138
4715#define _PIPE_B_CSC_POSTOFF_HI 0x49140
4716#define _PIPE_B_CSC_POSTOFF_ME 0x49144
4717#define _PIPE_B_CSC_POSTOFF_LO 0x49148
4718
4719#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
4720#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
4721#define CSC_MODE_YUV_TO_RGB (1 << 0)
4722
4723#define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
4724#define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
4725#define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
4726#define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
4727#define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
4728#define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
4729#define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
4730#define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
4731#define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
4732#define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
4733#define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
4734#define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
4735#define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
4736
Jesse Barnes585fb112008-07-29 11:54:06 -07004737#endif /* _I915_REG_H_ */