blob: ae17c4b45b31e68681e076b55c18d2fdfc60f9b3 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Jesse Barnes63eeaf32009-06-18 16:56:52 -070029#include <linux/sysrq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include "drmP.h"
31#include "drm.h"
32#include "i915_drm.h"
33#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010034#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080035#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#define MAX_NOPID ((u32)~0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
Keith Packard7c463582008-11-04 02:03:27 -080039/**
40 * Interrupts that are always left unmasked.
41 *
42 * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
43 * we leave them always unmasked in IMR and then control enabling them through
44 * PIPESTAT alone.
45 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050046#define I915_INTERRUPT_ENABLE_FIX \
47 (I915_ASLE_INTERRUPT | \
48 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \
49 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \
50 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \
51 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \
52 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Keith Packard7c463582008-11-04 02:03:27 -080053
54/** Interrupts that we mask and unmask at runtime. */
55#define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT)
56
Jesse Barnes79e53942008-11-07 14:24:08 -080057#define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\
58 PIPE_VBLANK_INTERRUPT_STATUS)
59
60#define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\
61 PIPE_VBLANK_INTERRUPT_ENABLE)
62
63#define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \
64 DRM_I915_VBLANK_PIPE_B)
65
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +010066void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050067ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080068{
69 if ((dev_priv->gt_irq_mask_reg & mask) != 0) {
70 dev_priv->gt_irq_mask_reg &= ~mask;
71 I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
72 (void) I915_READ(GTIMR);
73 }
74}
75
76static inline void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050077ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080078{
79 if ((dev_priv->gt_irq_mask_reg & mask) != mask) {
80 dev_priv->gt_irq_mask_reg |= mask;
81 I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
82 (void) I915_READ(GTIMR);
83 }
84}
85
86/* For display hotplug interrupt */
87void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050088ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080089{
90 if ((dev_priv->irq_mask_reg & mask) != 0) {
91 dev_priv->irq_mask_reg &= ~mask;
92 I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
93 (void) I915_READ(DEIMR);
94 }
95}
96
97static inline void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050098ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080099{
100 if ((dev_priv->irq_mask_reg & mask) != mask) {
101 dev_priv->irq_mask_reg |= mask;
102 I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
103 (void) I915_READ(DEIMR);
104 }
105}
106
107void
Eric Anholted4cb412008-07-29 12:10:39 -0700108i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
109{
110 if ((dev_priv->irq_mask_reg & mask) != 0) {
111 dev_priv->irq_mask_reg &= ~mask;
112 I915_WRITE(IMR, dev_priv->irq_mask_reg);
113 (void) I915_READ(IMR);
114 }
115}
116
117static inline void
118i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
119{
120 if ((dev_priv->irq_mask_reg & mask) != mask) {
121 dev_priv->irq_mask_reg |= mask;
122 I915_WRITE(IMR, dev_priv->irq_mask_reg);
123 (void) I915_READ(IMR);
124 }
125}
126
Keith Packard7c463582008-11-04 02:03:27 -0800127static inline u32
128i915_pipestat(int pipe)
129{
130 if (pipe == 0)
131 return PIPEASTAT;
132 if (pipe == 1)
133 return PIPEBSTAT;
Andrew Morton9c84ba42008-12-01 13:14:08 -0800134 BUG();
Keith Packard7c463582008-11-04 02:03:27 -0800135}
136
137void
138i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
139{
140 if ((dev_priv->pipestat[pipe] & mask) != mask) {
141 u32 reg = i915_pipestat(pipe);
142
143 dev_priv->pipestat[pipe] |= mask;
144 /* Enable the interrupt, clear any pending status */
145 I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
146 (void) I915_READ(reg);
147 }
148}
149
150void
151i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
152{
153 if ((dev_priv->pipestat[pipe] & mask) != 0) {
154 u32 reg = i915_pipestat(pipe);
155
156 dev_priv->pipestat[pipe] &= ~mask;
157 I915_WRITE(reg, dev_priv->pipestat[pipe]);
158 (void) I915_READ(reg);
159 }
160}
161
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000162/**
Zhao Yakui01c66882009-10-28 05:10:00 +0000163 * intel_enable_asle - enable ASLE interrupt for OpRegion
164 */
165void intel_enable_asle (struct drm_device *dev)
166{
167 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
168
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500169 if (IS_IRONLAKE(dev))
170 ironlake_enable_display_irq(dev_priv, DE_GSE);
Zhao Yakui01c66882009-10-28 05:10:00 +0000171 else
172 i915_enable_pipestat(dev_priv, 1,
173 I915_LEGACY_BLC_EVENT_ENABLE);
174}
175
176/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700177 * i915_pipe_enabled - check if a pipe is enabled
178 * @dev: DRM device
179 * @pipe: pipe to check
180 *
181 * Reading certain registers when the pipe is disabled can hang the chip.
182 * Use this routine to make sure the PLL is running and the pipe is active
183 * before reading such registers if unsure.
184 */
185static int
186i915_pipe_enabled(struct drm_device *dev, int pipe)
187{
188 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
189 unsigned long pipeconf = pipe ? PIPEBCONF : PIPEACONF;
190
191 if (I915_READ(pipeconf) & PIPEACONF_ENABLE)
192 return 1;
193
194 return 0;
195}
196
Keith Packard42f52ef2008-10-18 19:39:29 -0700197/* Called from drm generic code, passed a 'crtc', which
198 * we use as a pipe index
199 */
200u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700201{
202 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
203 unsigned long high_frame;
204 unsigned long low_frame;
205 u32 high1, high2, low, count;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700206
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700207 high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH;
208 low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL;
209
210 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800211 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
212 "pipe %d\n", pipe);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700213 return 0;
214 }
215
216 /*
217 * High & low register fields aren't synchronized, so make sure
218 * we get a low value that's stable across two reads of the high
219 * register.
220 */
221 do {
222 high1 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >>
223 PIPE_FRAME_HIGH_SHIFT);
224 low = ((I915_READ(low_frame) & PIPE_FRAME_LOW_MASK) >>
225 PIPE_FRAME_LOW_SHIFT);
226 high2 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >>
227 PIPE_FRAME_HIGH_SHIFT);
228 } while (high1 != high2);
229
230 count = (high1 << 8) | low;
231
232 return count;
233}
234
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800235u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
236{
237 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
238 int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45;
239
240 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800241 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
242 "pipe %d\n", pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800243 return 0;
244 }
245
246 return I915_READ(reg);
247}
248
Jesse Barnes5ca58282009-03-31 14:11:15 -0700249/*
250 * Handle hotplug events outside the interrupt handler proper.
251 */
252static void i915_hotplug_work_func(struct work_struct *work)
253{
254 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
255 hotplug_work);
256 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700257 struct drm_mode_config *mode_config = &dev->mode_config;
258 struct drm_connector *connector;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700259
Keith Packardc31c4ba2009-05-06 11:48:58 -0700260 if (mode_config->num_connector) {
261 list_for_each_entry(connector, &mode_config->connector_list, head) {
262 struct intel_output *intel_output = to_intel_output(connector);
263
264 if (intel_output->hot_plug)
265 (*intel_output->hot_plug) (intel_output);
266 }
267 }
Jesse Barnes5ca58282009-03-31 14:11:15 -0700268 /* Just fire off a uevent and let userspace tell us what to do */
269 drm_sysfs_hotplug_event(dev);
270}
271
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500272irqreturn_t ironlake_irq_handler(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800273{
274 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
275 int ret = IRQ_NONE;
Dave Airlie3ff99162009-12-08 14:03:47 +1000276 u32 de_iir, gt_iir, de_ier, pch_iir;
Zhenyu Wangc6501562009-11-03 18:57:21 +0000277 u32 new_de_iir, new_gt_iir, new_pch_iir;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800278 struct drm_i915_master_private *master_priv;
279
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000280 /* disable master interrupt before clearing iir */
281 de_ier = I915_READ(DEIER);
282 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
283 (void)I915_READ(DEIER);
284
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800285 de_iir = I915_READ(DEIIR);
286 gt_iir = I915_READ(GTIIR);
Zhenyu Wangc6501562009-11-03 18:57:21 +0000287 pch_iir = I915_READ(SDEIIR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800288
289 for (;;) {
Zhenyu Wangc6501562009-11-03 18:57:21 +0000290 if (de_iir == 0 && gt_iir == 0 && pch_iir == 0)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800291 break;
292
293 ret = IRQ_HANDLED;
294
Zhenyu Wangc6501562009-11-03 18:57:21 +0000295 /* should clear PCH hotplug event before clear CPU irq */
296 I915_WRITE(SDEIIR, pch_iir);
297 new_pch_iir = I915_READ(SDEIIR);
298
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800299 I915_WRITE(DEIIR, de_iir);
300 new_de_iir = I915_READ(DEIIR);
301 I915_WRITE(GTIIR, gt_iir);
302 new_gt_iir = I915_READ(GTIIR);
303
304 if (dev->primary->master) {
305 master_priv = dev->primary->master->driver_priv;
306 if (master_priv->sarea_priv)
307 master_priv->sarea_priv->last_dispatch =
308 READ_BREADCRUMB(dev_priv);
309 }
310
311 if (gt_iir & GT_USER_INTERRUPT) {
Chris Wilson1c5d22f2009-08-25 11:15:50 +0100312 u32 seqno = i915_get_gem_seqno(dev);
313 dev_priv->mm.irq_gem_seqno = seqno;
314 trace_i915_gem_request_complete(dev, seqno);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800315 DRM_WAKEUP(&dev_priv->irq_queue);
316 }
317
Zhao Yakui01c66882009-10-28 05:10:00 +0000318 if (de_iir & DE_GSE)
319 ironlake_opregion_gse_intr(dev);
320
Zhenyu Wangc6501562009-11-03 18:57:21 +0000321 /* check event from PCH */
322 if ((de_iir & DE_PCH_EVENT) &&
323 (pch_iir & SDE_HOTPLUG_MASK)) {
324 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
325 }
326
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800327 de_iir = new_de_iir;
328 gt_iir = new_gt_iir;
Zhenyu Wangc6501562009-11-03 18:57:21 +0000329 pch_iir = new_pch_iir;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800330 }
331
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000332 I915_WRITE(DEIER, de_ier);
333 (void)I915_READ(DEIER);
334
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800335 return ret;
336}
337
Jesse Barnes8a905232009-07-11 16:48:03 -0400338/**
339 * i915_error_work_func - do process context error handling work
340 * @work: work struct
341 *
342 * Fire an error uevent so userspace can see that a hang or error
343 * was detected.
344 */
345static void i915_error_work_func(struct work_struct *work)
346{
347 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
348 error_work);
349 struct drm_device *dev = dev_priv->dev;
Ben Gamarif316a422009-09-14 17:48:46 -0400350 char *error_event[] = { "ERROR=1", NULL };
351 char *reset_event[] = { "RESET=1", NULL };
352 char *reset_done_event[] = { "ERROR=0", NULL };
Jesse Barnes8a905232009-07-11 16:48:03 -0400353
Zhao Yakui44d98a62009-10-09 11:39:40 +0800354 DRM_DEBUG_DRIVER("generating error event\n");
Ben Gamarif316a422009-09-14 17:48:46 -0400355 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -0400356
Ben Gamariba1234d2009-09-14 17:48:47 -0400357 if (atomic_read(&dev_priv->mm.wedged)) {
Ben Gamarif316a422009-09-14 17:48:46 -0400358 if (IS_I965G(dev)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800359 DRM_DEBUG_DRIVER("resetting chip\n");
Ben Gamarif316a422009-09-14 17:48:46 -0400360 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
361 if (!i965_reset(dev, GDRST_RENDER)) {
Ben Gamariba1234d2009-09-14 17:48:47 -0400362 atomic_set(&dev_priv->mm.wedged, 0);
Ben Gamarif316a422009-09-14 17:48:46 -0400363 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
364 }
365 } else {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800366 DRM_DEBUG_DRIVER("reboot required\n");
Ben Gamarif316a422009-09-14 17:48:46 -0400367 }
368 }
Jesse Barnes8a905232009-07-11 16:48:03 -0400369}
370
371/**
372 * i915_capture_error_state - capture an error record for later analysis
373 * @dev: drm device
374 *
375 * Should be called when an error is detected (either a hang or an error
376 * interrupt) to capture error state from the time of the error. Fills
377 * out a structure which becomes available in debugfs for user level tools
378 * to pick up.
379 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700380static void i915_capture_error_state(struct drm_device *dev)
381{
382 struct drm_i915_private *dev_priv = dev->dev_private;
383 struct drm_i915_error_state *error;
384 unsigned long flags;
385
386 spin_lock_irqsave(&dev_priv->error_lock, flags);
387 if (dev_priv->first_error)
388 goto out;
389
390 error = kmalloc(sizeof(*error), GFP_ATOMIC);
391 if (!error) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800392 DRM_DEBUG_DRIVER("out ot memory, not capturing error state\n");
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700393 goto out;
394 }
395
396 error->eir = I915_READ(EIR);
397 error->pgtbl_er = I915_READ(PGTBL_ER);
398 error->pipeastat = I915_READ(PIPEASTAT);
399 error->pipebstat = I915_READ(PIPEBSTAT);
400 error->instpm = I915_READ(INSTPM);
401 if (!IS_I965G(dev)) {
402 error->ipeir = I915_READ(IPEIR);
403 error->ipehr = I915_READ(IPEHR);
404 error->instdone = I915_READ(INSTDONE);
405 error->acthd = I915_READ(ACTHD);
406 } else {
407 error->ipeir = I915_READ(IPEIR_I965);
408 error->ipehr = I915_READ(IPEHR_I965);
409 error->instdone = I915_READ(INSTDONE_I965);
410 error->instps = I915_READ(INSTPS);
411 error->instdone1 = I915_READ(INSTDONE1);
412 error->acthd = I915_READ(ACTHD_I965);
413 }
414
Jesse Barnes8a905232009-07-11 16:48:03 -0400415 do_gettimeofday(&error->time);
416
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700417 dev_priv->first_error = error;
418
419out:
420 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
421}
422
Jesse Barnes8a905232009-07-11 16:48:03 -0400423/**
424 * i915_handle_error - handle an error interrupt
425 * @dev: drm device
426 *
427 * Do some basic checking of regsiter state at error interrupt time and
428 * dump it to the syslog. Also call i915_capture_error_state() to make
429 * sure we get a record and make it available in debugfs. Fire a uevent
430 * so userspace knows something bad happened (should trigger collection
431 * of a ring dump etc.).
432 */
Ben Gamariba1234d2009-09-14 17:48:47 -0400433static void i915_handle_error(struct drm_device *dev, bool wedged)
Jesse Barnes8a905232009-07-11 16:48:03 -0400434{
435 struct drm_i915_private *dev_priv = dev->dev_private;
436 u32 eir = I915_READ(EIR);
437 u32 pipea_stats = I915_READ(PIPEASTAT);
438 u32 pipeb_stats = I915_READ(PIPEBSTAT);
439
440 i915_capture_error_state(dev);
441
442 printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
443 eir);
444
445 if (IS_G4X(dev)) {
446 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
447 u32 ipeir = I915_READ(IPEIR_I965);
448
449 printk(KERN_ERR " IPEIR: 0x%08x\n",
450 I915_READ(IPEIR_I965));
451 printk(KERN_ERR " IPEHR: 0x%08x\n",
452 I915_READ(IPEHR_I965));
453 printk(KERN_ERR " INSTDONE: 0x%08x\n",
454 I915_READ(INSTDONE_I965));
455 printk(KERN_ERR " INSTPS: 0x%08x\n",
456 I915_READ(INSTPS));
457 printk(KERN_ERR " INSTDONE1: 0x%08x\n",
458 I915_READ(INSTDONE1));
459 printk(KERN_ERR " ACTHD: 0x%08x\n",
460 I915_READ(ACTHD_I965));
461 I915_WRITE(IPEIR_I965, ipeir);
462 (void)I915_READ(IPEIR_I965);
463 }
464 if (eir & GM45_ERROR_PAGE_TABLE) {
465 u32 pgtbl_err = I915_READ(PGTBL_ER);
466 printk(KERN_ERR "page table error\n");
467 printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
468 pgtbl_err);
469 I915_WRITE(PGTBL_ER, pgtbl_err);
470 (void)I915_READ(PGTBL_ER);
471 }
472 }
473
474 if (IS_I9XX(dev)) {
475 if (eir & I915_ERROR_PAGE_TABLE) {
476 u32 pgtbl_err = I915_READ(PGTBL_ER);
477 printk(KERN_ERR "page table error\n");
478 printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
479 pgtbl_err);
480 I915_WRITE(PGTBL_ER, pgtbl_err);
481 (void)I915_READ(PGTBL_ER);
482 }
483 }
484
485 if (eir & I915_ERROR_MEMORY_REFRESH) {
486 printk(KERN_ERR "memory refresh error\n");
487 printk(KERN_ERR "PIPEASTAT: 0x%08x\n",
488 pipea_stats);
489 printk(KERN_ERR "PIPEBSTAT: 0x%08x\n",
490 pipeb_stats);
491 /* pipestat has already been acked */
492 }
493 if (eir & I915_ERROR_INSTRUCTION) {
494 printk(KERN_ERR "instruction error\n");
495 printk(KERN_ERR " INSTPM: 0x%08x\n",
496 I915_READ(INSTPM));
497 if (!IS_I965G(dev)) {
498 u32 ipeir = I915_READ(IPEIR);
499
500 printk(KERN_ERR " IPEIR: 0x%08x\n",
501 I915_READ(IPEIR));
502 printk(KERN_ERR " IPEHR: 0x%08x\n",
503 I915_READ(IPEHR));
504 printk(KERN_ERR " INSTDONE: 0x%08x\n",
505 I915_READ(INSTDONE));
506 printk(KERN_ERR " ACTHD: 0x%08x\n",
507 I915_READ(ACTHD));
508 I915_WRITE(IPEIR, ipeir);
509 (void)I915_READ(IPEIR);
510 } else {
511 u32 ipeir = I915_READ(IPEIR_I965);
512
513 printk(KERN_ERR " IPEIR: 0x%08x\n",
514 I915_READ(IPEIR_I965));
515 printk(KERN_ERR " IPEHR: 0x%08x\n",
516 I915_READ(IPEHR_I965));
517 printk(KERN_ERR " INSTDONE: 0x%08x\n",
518 I915_READ(INSTDONE_I965));
519 printk(KERN_ERR " INSTPS: 0x%08x\n",
520 I915_READ(INSTPS));
521 printk(KERN_ERR " INSTDONE1: 0x%08x\n",
522 I915_READ(INSTDONE1));
523 printk(KERN_ERR " ACTHD: 0x%08x\n",
524 I915_READ(ACTHD_I965));
525 I915_WRITE(IPEIR_I965, ipeir);
526 (void)I915_READ(IPEIR_I965);
527 }
528 }
529
530 I915_WRITE(EIR, eir);
531 (void)I915_READ(EIR);
532 eir = I915_READ(EIR);
533 if (eir) {
534 /*
535 * some errors might have become stuck,
536 * mask them.
537 */
538 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
539 I915_WRITE(EMR, I915_READ(EMR) | eir);
540 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
541 }
542
Ben Gamariba1234d2009-09-14 17:48:47 -0400543 if (wedged) {
544 atomic_set(&dev_priv->mm.wedged, 1);
545
Ben Gamari11ed50e2009-09-14 17:48:45 -0400546 /*
547 * Wakeup waiting processes so they don't hang
548 */
549 printk("i915: Waking up sleeping processes\n");
550 DRM_WAKEUP(&dev_priv->irq_queue);
551 }
552
Eric Anholt9c9fe1f2009-08-03 16:09:16 -0700553 queue_work(dev_priv->wq, &dev_priv->error_work);
Jesse Barnes8a905232009-07-11 16:48:03 -0400554}
555
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
557{
Dave Airlie84b1fd12007-07-11 15:53:27 +1000558 struct drm_device *dev = (struct drm_device *) arg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +1000560 struct drm_i915_master_private *master_priv;
Eric Anholtcdfbc412008-11-04 15:50:30 -0800561 u32 iir, new_iir;
562 u32 pipea_stats, pipeb_stats;
Keith Packard05eff842008-11-19 14:03:05 -0800563 u32 vblank_status;
564 u32 vblank_enable;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700565 int vblank = 0;
Keith Packard7c463582008-11-04 02:03:27 -0800566 unsigned long irqflags;
Keith Packard05eff842008-11-19 14:03:05 -0800567 int irq_received;
568 int ret = IRQ_NONE;
Dave Airlieaf6061a2008-05-07 12:15:39 +1000569
Eric Anholt630681d2008-10-06 15:14:12 -0700570 atomic_inc(&dev_priv->irq_received);
571
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500572 if (IS_IRONLAKE(dev))
573 return ironlake_irq_handler(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800574
Eric Anholted4cb412008-07-29 12:10:39 -0700575 iir = I915_READ(IIR);
Dave Airlieaf6061a2008-05-07 12:15:39 +1000576
Keith Packard05eff842008-11-19 14:03:05 -0800577 if (IS_I965G(dev)) {
578 vblank_status = I915_START_VBLANK_INTERRUPT_STATUS;
579 vblank_enable = PIPE_START_VBLANK_INTERRUPT_ENABLE;
580 } else {
581 vblank_status = I915_VBLANK_INTERRUPT_STATUS;
582 vblank_enable = I915_VBLANK_INTERRUPT_ENABLE;
583 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700584
Keith Packard05eff842008-11-19 14:03:05 -0800585 for (;;) {
586 irq_received = iir != 0;
587
588 /* Can't rely on pipestat interrupt bit in iir as it might
589 * have been cleared after the pipestat interrupt was received.
590 * It doesn't set the bit in iir again, but it still produces
591 * interrupts (for non-MSI).
592 */
593 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
594 pipea_stats = I915_READ(PIPEASTAT);
595 pipeb_stats = I915_READ(PIPEBSTAT);
Jesse Barnes79e53942008-11-07 14:24:08 -0800596
Jesse Barnes8a905232009-07-11 16:48:03 -0400597 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Ben Gamariba1234d2009-09-14 17:48:47 -0400598 i915_handle_error(dev, false);
Jesse Barnes8a905232009-07-11 16:48:03 -0400599
Eric Anholtcdfbc412008-11-04 15:50:30 -0800600 /*
601 * Clear the PIPE(A|B)STAT regs before the IIR
602 */
Keith Packard05eff842008-11-19 14:03:05 -0800603 if (pipea_stats & 0x8000ffff) {
Shaohua Li7662c8b2009-06-26 11:23:55 +0800604 if (pipea_stats & PIPE_FIFO_UNDERRUN_STATUS)
Zhao Yakui44d98a62009-10-09 11:39:40 +0800605 DRM_DEBUG_DRIVER("pipe a underrun\n");
Eric Anholtcdfbc412008-11-04 15:50:30 -0800606 I915_WRITE(PIPEASTAT, pipea_stats);
Keith Packard05eff842008-11-19 14:03:05 -0800607 irq_received = 1;
Eric Anholtcdfbc412008-11-04 15:50:30 -0800608 }
Keith Packard7c463582008-11-04 02:03:27 -0800609
Keith Packard05eff842008-11-19 14:03:05 -0800610 if (pipeb_stats & 0x8000ffff) {
Shaohua Li7662c8b2009-06-26 11:23:55 +0800611 if (pipeb_stats & PIPE_FIFO_UNDERRUN_STATUS)
Zhao Yakui44d98a62009-10-09 11:39:40 +0800612 DRM_DEBUG_DRIVER("pipe b underrun\n");
Eric Anholtcdfbc412008-11-04 15:50:30 -0800613 I915_WRITE(PIPEBSTAT, pipeb_stats);
Keith Packard05eff842008-11-19 14:03:05 -0800614 irq_received = 1;
Eric Anholtcdfbc412008-11-04 15:50:30 -0800615 }
Keith Packard05eff842008-11-19 14:03:05 -0800616 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
617
618 if (!irq_received)
619 break;
620
621 ret = IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622
Jesse Barnes5ca58282009-03-31 14:11:15 -0700623 /* Consume port. Then clear IIR or we'll miss events */
624 if ((I915_HAS_HOTPLUG(dev)) &&
625 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
626 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
627
Zhao Yakui44d98a62009-10-09 11:39:40 +0800628 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
Jesse Barnes5ca58282009-03-31 14:11:15 -0700629 hotplug_status);
630 if (hotplug_status & dev_priv->hotplug_supported_mask)
Eric Anholt9c9fe1f2009-08-03 16:09:16 -0700631 queue_work(dev_priv->wq,
632 &dev_priv->hotplug_work);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700633
634 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
635 I915_READ(PORT_HOTPLUG_STAT);
636 }
637
Eric Anholtcdfbc412008-11-04 15:50:30 -0800638 I915_WRITE(IIR, iir);
639 new_iir = I915_READ(IIR); /* Flush posted writes */
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100640
Dave Airlie7c1c2872008-11-28 14:22:24 +1000641 if (dev->primary->master) {
642 master_priv = dev->primary->master->driver_priv;
643 if (master_priv->sarea_priv)
644 master_priv->sarea_priv->last_dispatch =
645 READ_BREADCRUMB(dev_priv);
646 }
Keith Packard7c463582008-11-04 02:03:27 -0800647
Eric Anholtcdfbc412008-11-04 15:50:30 -0800648 if (iir & I915_USER_INTERRUPT) {
Chris Wilson1c5d22f2009-08-25 11:15:50 +0100649 u32 seqno = i915_get_gem_seqno(dev);
650 dev_priv->mm.irq_gem_seqno = seqno;
651 trace_i915_gem_request_complete(dev, seqno);
Eric Anholtcdfbc412008-11-04 15:50:30 -0800652 DRM_WAKEUP(&dev_priv->irq_queue);
Ben Gamarif65d9422009-09-14 17:48:44 -0400653 dev_priv->hangcheck_count = 0;
654 mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
Eric Anholtcdfbc412008-11-04 15:50:30 -0800655 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700656
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500657 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT)
658 intel_prepare_page_flip(dev, 0);
659
660 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT)
661 intel_prepare_page_flip(dev, 1);
662
Keith Packard05eff842008-11-19 14:03:05 -0800663 if (pipea_stats & vblank_status) {
Eric Anholtcdfbc412008-11-04 15:50:30 -0800664 vblank++;
665 drm_handle_vblank(dev, 0);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500666 intel_finish_page_flip(dev, 0);
Eric Anholtcdfbc412008-11-04 15:50:30 -0800667 }
Eric Anholt673a3942008-07-30 12:06:12 -0700668
Keith Packard05eff842008-11-19 14:03:05 -0800669 if (pipeb_stats & vblank_status) {
Eric Anholtcdfbc412008-11-04 15:50:30 -0800670 vblank++;
671 drm_handle_vblank(dev, 1);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500672 intel_finish_page_flip(dev, 1);
Eric Anholtcdfbc412008-11-04 15:50:30 -0800673 }
Keith Packard7c463582008-11-04 02:03:27 -0800674
Eric Anholtcdfbc412008-11-04 15:50:30 -0800675 if ((pipeb_stats & I915_LEGACY_BLC_EVENT_STATUS) ||
676 (iir & I915_ASLE_INTERRUPT))
677 opregion_asle_intr(dev);
Keith Packard7c463582008-11-04 02:03:27 -0800678
Eric Anholtcdfbc412008-11-04 15:50:30 -0800679 /* With MSI, interrupts are only generated when iir
680 * transitions from zero to nonzero. If another bit got
681 * set while we were handling the existing iir bits, then
682 * we would never get another interrupt.
683 *
684 * This is fine on non-MSI as well, as if we hit this path
685 * we avoid exiting the interrupt handler only to generate
686 * another one.
687 *
688 * Note that for MSI this could cause a stray interrupt report
689 * if an interrupt landed in the time between writing IIR and
690 * the posting read. This should be rare enough to never
691 * trigger the 99% of 100,000 interrupts test for disabling
692 * stray interrupts.
693 */
694 iir = new_iir;
Keith Packard05eff842008-11-19 14:03:05 -0800695 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700696
Keith Packard05eff842008-11-19 14:03:05 -0800697 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698}
699
Dave Airlieaf6061a2008-05-07 12:15:39 +1000700static int i915_emit_irq(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701{
702 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +1000703 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704 RING_LOCALS;
705
706 i915_kernel_lost_context(dev);
707
Zhao Yakui44d98a62009-10-09 11:39:40 +0800708 DRM_DEBUG_DRIVER("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709
Kristian Høgsbergc99b0582008-08-20 11:20:13 -0400710 dev_priv->counter++;
Alan Hourihanec29b6692006-08-12 16:29:24 +1000711 if (dev_priv->counter > 0x7FFFFFFFUL)
Kristian Høgsbergc99b0582008-08-20 11:20:13 -0400712 dev_priv->counter = 1;
Dave Airlie7c1c2872008-11-28 14:22:24 +1000713 if (master_priv->sarea_priv)
714 master_priv->sarea_priv->last_enqueue = dev_priv->counter;
Alan Hourihanec29b6692006-08-12 16:29:24 +1000715
Keith Packard0baf8232008-11-08 11:44:14 +1000716 BEGIN_LP_RING(4);
Jesse Barnes585fb112008-07-29 11:54:06 -0700717 OUT_RING(MI_STORE_DWORD_INDEX);
Keith Packard0baf8232008-11-08 11:44:14 +1000718 OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Alan Hourihanec29b6692006-08-12 16:29:24 +1000719 OUT_RING(dev_priv->counter);
Jesse Barnes585fb112008-07-29 11:54:06 -0700720 OUT_RING(MI_USER_INTERRUPT);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721 ADVANCE_LP_RING();
Dave Airliebc5f4522007-11-05 12:50:58 +1000722
Alan Hourihanec29b6692006-08-12 16:29:24 +1000723 return dev_priv->counter;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724}
725
Eric Anholt673a3942008-07-30 12:06:12 -0700726void i915_user_irq_get(struct drm_device *dev)
Eric Anholted4cb412008-07-29 12:10:39 -0700727{
728 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -0700729 unsigned long irqflags;
Eric Anholted4cb412008-07-29 12:10:39 -0700730
Keith Packarde9d21d72008-10-16 11:31:38 -0700731 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800732 if (dev->irq_enabled && (++dev_priv->user_irq_refcount == 1)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500733 if (IS_IRONLAKE(dev))
734 ironlake_enable_graphics_irq(dev_priv, GT_USER_INTERRUPT);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800735 else
736 i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
737 }
Keith Packarde9d21d72008-10-16 11:31:38 -0700738 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
Eric Anholted4cb412008-07-29 12:10:39 -0700739}
740
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700741void i915_user_irq_put(struct drm_device *dev)
Eric Anholted4cb412008-07-29 12:10:39 -0700742{
743 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -0700744 unsigned long irqflags;
Eric Anholted4cb412008-07-29 12:10:39 -0700745
Keith Packarde9d21d72008-10-16 11:31:38 -0700746 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
Eric Anholted4cb412008-07-29 12:10:39 -0700747 BUG_ON(dev->irq_enabled && dev_priv->user_irq_refcount <= 0);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800748 if (dev->irq_enabled && (--dev_priv->user_irq_refcount == 0)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500749 if (IS_IRONLAKE(dev))
750 ironlake_disable_graphics_irq(dev_priv, GT_USER_INTERRUPT);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800751 else
752 i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
753 }
Keith Packarde9d21d72008-10-16 11:31:38 -0700754 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
Eric Anholted4cb412008-07-29 12:10:39 -0700755}
756
Chris Wilson9d34e5d2009-09-24 05:26:06 +0100757void i915_trace_irq_get(struct drm_device *dev, u32 seqno)
758{
759 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
760
761 if (dev_priv->trace_irq_seqno == 0)
762 i915_user_irq_get(dev);
763
764 dev_priv->trace_irq_seqno = seqno;
765}
766
Dave Airlie84b1fd12007-07-11 15:53:27 +1000767static int i915_wait_irq(struct drm_device * dev, int irq_nr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768{
769 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +1000770 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771 int ret = 0;
772
Zhao Yakui44d98a62009-10-09 11:39:40 +0800773 DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774 READ_BREADCRUMB(dev_priv));
775
Eric Anholted4cb412008-07-29 12:10:39 -0700776 if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
Dave Airlie7c1c2872008-11-28 14:22:24 +1000777 if (master_priv->sarea_priv)
778 master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700779 return 0;
Eric Anholted4cb412008-07-29 12:10:39 -0700780 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781
Dave Airlie7c1c2872008-11-28 14:22:24 +1000782 if (master_priv->sarea_priv)
783 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784
Eric Anholted4cb412008-07-29 12:10:39 -0700785 i915_user_irq_get(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700786 DRM_WAIT_ON(ret, dev_priv->irq_queue, 3 * DRM_HZ,
787 READ_BREADCRUMB(dev_priv) >= irq_nr);
Eric Anholted4cb412008-07-29 12:10:39 -0700788 i915_user_irq_put(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789
Eric Anholt20caafa2007-08-25 19:22:43 +1000790 if (ret == -EBUSY) {
Márton Németh3e684ea2008-01-24 15:58:57 +1000791 DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700792 READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
793 }
794
Dave Airlieaf6061a2008-05-07 12:15:39 +1000795 return ret;
796}
797
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798/* Needs the lock as it touches the ring.
799 */
Eric Anholtc153f452007-09-03 12:06:45 +1000800int i915_irq_emit(struct drm_device *dev, void *data,
801 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +1000804 drm_i915_irq_emit_t *emit = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700805 int result;
806
Eric Anholt07f4f8b2009-04-16 13:46:12 -0700807 if (!dev_priv || !dev_priv->ring.virtual_start) {
Márton Németh3e684ea2008-01-24 15:58:57 +1000808 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000809 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700810 }
Eric Anholt299eb932009-02-24 22:14:12 -0800811
812 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
813
Eric Anholt546b0972008-09-01 16:45:29 -0700814 mutex_lock(&dev->struct_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815 result = i915_emit_irq(dev);
Eric Anholt546b0972008-09-01 16:45:29 -0700816 mutex_unlock(&dev->struct_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817
Eric Anholtc153f452007-09-03 12:06:45 +1000818 if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819 DRM_ERROR("copy_to_user\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000820 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821 }
822
823 return 0;
824}
825
826/* Doesn't need the hardware lock.
827 */
Eric Anholtc153f452007-09-03 12:06:45 +1000828int i915_irq_wait(struct drm_device *dev, void *data,
829 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +1000832 drm_i915_irq_wait_t *irqwait = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833
834 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +1000835 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000836 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837 }
838
Eric Anholtc153f452007-09-03 12:06:45 +1000839 return i915_wait_irq(dev, irqwait->irq_seq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840}
841
Keith Packard42f52ef2008-10-18 19:39:29 -0700842/* Called from drm generic code, passed 'crtc' which
843 * we use as a pipe index
844 */
845int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700846{
847 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -0700848 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -0800849 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
850 u32 pipeconf;
851
852 pipeconf = I915_READ(pipeconf_reg);
853 if (!(pipeconf & PIPEACONF_ENABLE))
854 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700855
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500856 if (IS_IRONLAKE(dev))
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800857 return 0;
858
Keith Packarde9d21d72008-10-16 11:31:38 -0700859 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
Keith Packarde9d21d72008-10-16 11:31:38 -0700860 if (IS_I965G(dev))
Keith Packard7c463582008-11-04 02:03:27 -0800861 i915_enable_pipestat(dev_priv, pipe,
862 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -0700863 else
Keith Packard7c463582008-11-04 02:03:27 -0800864 i915_enable_pipestat(dev_priv, pipe,
865 PIPE_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -0700866 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700867 return 0;
868}
869
Keith Packard42f52ef2008-10-18 19:39:29 -0700870/* Called from drm generic code, passed 'crtc' which
871 * we use as a pipe index
872 */
873void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700874{
875 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -0700876 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700877
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500878 if (IS_IRONLAKE(dev))
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800879 return;
880
Keith Packarde9d21d72008-10-16 11:31:38 -0700881 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
Keith Packard7c463582008-11-04 02:03:27 -0800882 i915_disable_pipestat(dev_priv, pipe,
883 PIPE_VBLANK_INTERRUPT_ENABLE |
884 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -0700885 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700886}
887
Jesse Barnes79e53942008-11-07 14:24:08 -0800888void i915_enable_interrupt (struct drm_device *dev)
889{
890 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wange170b032009-06-05 15:38:40 +0800891
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500892 if (!IS_IRONLAKE(dev))
Zhenyu Wange170b032009-06-05 15:38:40 +0800893 opregion_enable_asle(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800894 dev_priv->irq_enabled = 1;
895}
896
897
Dave Airlie702880f2006-06-24 17:07:34 +1000898/* Set the vblank monitor pipe
899 */
Eric Anholtc153f452007-09-03 12:06:45 +1000900int i915_vblank_pipe_set(struct drm_device *dev, void *data,
901 struct drm_file *file_priv)
Dave Airlie702880f2006-06-24 17:07:34 +1000902{
Dave Airlie702880f2006-06-24 17:07:34 +1000903 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie702880f2006-06-24 17:07:34 +1000904
905 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +1000906 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000907 return -EINVAL;
Dave Airlie702880f2006-06-24 17:07:34 +1000908 }
909
=?utf-8?q?Michel_D=C3=A4nzer?=5b516942006-10-25 00:08:23 +1000910 return 0;
Dave Airlie702880f2006-06-24 17:07:34 +1000911}
912
Eric Anholtc153f452007-09-03 12:06:45 +1000913int i915_vblank_pipe_get(struct drm_device *dev, void *data,
914 struct drm_file *file_priv)
Dave Airlie702880f2006-06-24 17:07:34 +1000915{
Dave Airlie702880f2006-06-24 17:07:34 +1000916 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +1000917 drm_i915_vblank_pipe_t *pipe = data;
Dave Airlie702880f2006-06-24 17:07:34 +1000918
919 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +1000920 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000921 return -EINVAL;
Dave Airlie702880f2006-06-24 17:07:34 +1000922 }
923
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700924 pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
Eric Anholtc153f452007-09-03 12:06:45 +1000925
Dave Airlie702880f2006-06-24 17:07:34 +1000926 return 0;
927}
928
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000929/**
930 * Schedule buffer swap at given vertical blank.
931 */
Eric Anholtc153f452007-09-03 12:06:45 +1000932int i915_vblank_swap(struct drm_device *dev, void *data,
933 struct drm_file *file_priv)
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000934{
Eric Anholtbd95e0a2008-11-04 12:01:24 -0800935 /* The delayed swap mechanism was fundamentally racy, and has been
936 * removed. The model was that the client requested a delayed flip/swap
937 * from the kernel, then waited for vblank before continuing to perform
938 * rendering. The problem was that the kernel might wake the client
939 * up before it dispatched the vblank swap (since the lock has to be
940 * held while touching the ringbuffer), in which case the client would
941 * clear and start the next frame before the swap occurred, and
942 * flicker would occur in addition to likely missing the vblank.
943 *
944 * In the absence of this ioctl, userland falls back to a correct path
945 * of waiting for a vblank, then dispatching the swap on its own.
946 * Context switching to userland and back is plenty fast enough for
947 * meeting the requirements of vblank swapping.
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700948 */
Eric Anholtbd95e0a2008-11-04 12:01:24 -0800949 return -EINVAL;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000950}
951
Ben Gamarif65d9422009-09-14 17:48:44 -0400952struct drm_i915_gem_request *i915_get_tail_request(struct drm_device *dev) {
953 drm_i915_private_t *dev_priv = dev->dev_private;
954 return list_entry(dev_priv->mm.request_list.prev, struct drm_i915_gem_request, list);
955}
956
957/**
958 * This is called when the chip hasn't reported back with completed
959 * batchbuffers in a long time. The first time this is called we simply record
960 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
961 * again, we assume the chip is wedged and try to fix it.
962 */
963void i915_hangcheck_elapsed(unsigned long data)
964{
965 struct drm_device *dev = (struct drm_device *)data;
966 drm_i915_private_t *dev_priv = dev->dev_private;
967 uint32_t acthd;
968
969 if (!IS_I965G(dev))
970 acthd = I915_READ(ACTHD);
971 else
972 acthd = I915_READ(ACTHD_I965);
973
974 /* If all work is done then ACTHD clearly hasn't advanced. */
975 if (list_empty(&dev_priv->mm.request_list) ||
976 i915_seqno_passed(i915_get_gem_seqno(dev), i915_get_tail_request(dev)->seqno)) {
977 dev_priv->hangcheck_count = 0;
978 return;
979 }
980
981 if (dev_priv->last_acthd == acthd && dev_priv->hangcheck_count > 0) {
982 DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
Ben Gamariba1234d2009-09-14 17:48:47 -0400983 i915_handle_error(dev, true);
Ben Gamarif65d9422009-09-14 17:48:44 -0400984 return;
985 }
986
987 /* Reset timer case chip hangs without another request being added */
988 mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
989
990 if (acthd != dev_priv->last_acthd)
991 dev_priv->hangcheck_count = 0;
992 else
993 dev_priv->hangcheck_count++;
994
995 dev_priv->last_acthd = acthd;
996}
997
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998/* drm_dma.h hooks
999*/
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001000static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001001{
1002 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1003
1004 I915_WRITE(HWSTAM, 0xeffe);
1005
1006 /* XXX hotplug from PCH */
1007
1008 I915_WRITE(DEIMR, 0xffffffff);
1009 I915_WRITE(DEIER, 0x0);
1010 (void) I915_READ(DEIER);
1011
1012 /* and GT */
1013 I915_WRITE(GTIMR, 0xffffffff);
1014 I915_WRITE(GTIER, 0x0);
1015 (void) I915_READ(GTIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001016
1017 /* south display irq */
1018 I915_WRITE(SDEIMR, 0xffffffff);
1019 I915_WRITE(SDEIER, 0x0);
1020 (void) I915_READ(SDEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001021}
1022
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001023static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001024{
1025 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1026 /* enable kind of interrupts always enabled */
Zhenyu Wangc6501562009-11-03 18:57:21 +00001027 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001028 u32 render_mask = GT_USER_INTERRUPT;
Zhenyu Wangc6501562009-11-03 18:57:21 +00001029 u32 hotplug_mask = SDE_CRT_HOTPLUG | SDE_PORTB_HOTPLUG |
1030 SDE_PORTC_HOTPLUG | SDE_PORTD_HOTPLUG;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001031
1032 dev_priv->irq_mask_reg = ~display_mask;
1033 dev_priv->de_irq_enable_reg = display_mask;
1034
1035 /* should always can generate irq */
1036 I915_WRITE(DEIIR, I915_READ(DEIIR));
1037 I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
1038 I915_WRITE(DEIER, dev_priv->de_irq_enable_reg);
1039 (void) I915_READ(DEIER);
1040
1041 /* user interrupt should be enabled, but masked initial */
1042 dev_priv->gt_irq_mask_reg = 0xffffffff;
1043 dev_priv->gt_irq_enable_reg = render_mask;
1044
1045 I915_WRITE(GTIIR, I915_READ(GTIIR));
1046 I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
1047 I915_WRITE(GTIER, dev_priv->gt_irq_enable_reg);
1048 (void) I915_READ(GTIER);
1049
Zhenyu Wangc6501562009-11-03 18:57:21 +00001050 dev_priv->pch_irq_mask_reg = ~hotplug_mask;
1051 dev_priv->pch_irq_enable_reg = hotplug_mask;
1052
1053 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
1054 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask_reg);
1055 I915_WRITE(SDEIER, dev_priv->pch_irq_enable_reg);
1056 (void) I915_READ(SDEIER);
1057
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001058 return 0;
1059}
1060
Dave Airlie84b1fd12007-07-11 15:53:27 +10001061void i915_driver_irq_preinstall(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001062{
1063 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1064
Jesse Barnes79e53942008-11-07 14:24:08 -08001065 atomic_set(&dev_priv->irq_received, 0);
1066
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001067 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Jesse Barnes8a905232009-07-11 16:48:03 -04001068 INIT_WORK(&dev_priv->error_work, i915_error_work_func);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001069
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001070 if (IS_IRONLAKE(dev)) {
1071 ironlake_irq_preinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001072 return;
1073 }
1074
Jesse Barnes5ca58282009-03-31 14:11:15 -07001075 if (I915_HAS_HOTPLUG(dev)) {
1076 I915_WRITE(PORT_HOTPLUG_EN, 0);
1077 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1078 }
1079
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001080 I915_WRITE(HWSTAM, 0xeffe);
Keith Packard7c463582008-11-04 02:03:27 -08001081 I915_WRITE(PIPEASTAT, 0);
1082 I915_WRITE(PIPEBSTAT, 0);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001083 I915_WRITE(IMR, 0xffffffff);
Eric Anholted4cb412008-07-29 12:10:39 -07001084 I915_WRITE(IER, 0x0);
Keith Packard7c463582008-11-04 02:03:27 -08001085 (void) I915_READ(IER);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001086}
1087
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001088int i915_driver_irq_postinstall(struct drm_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001089{
1090 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes5ca58282009-03-31 14:11:15 -07001091 u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001092 u32 error_mask;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001093
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001094 DRM_INIT_WAITQUEUE(&dev_priv->irq_queue);
1095
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001096 dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001097
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001098 if (IS_IRONLAKE(dev))
1099 return ironlake_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001100
Keith Packard7c463582008-11-04 02:03:27 -08001101 /* Unmask the interrupts that we always want on. */
1102 dev_priv->irq_mask_reg = ~I915_INTERRUPT_ENABLE_FIX;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001103
Keith Packard7c463582008-11-04 02:03:27 -08001104 dev_priv->pipestat[0] = 0;
1105 dev_priv->pipestat[1] = 0;
1106
Jesse Barnes5ca58282009-03-31 14:11:15 -07001107 if (I915_HAS_HOTPLUG(dev)) {
1108 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
1109
1110 /* Leave other bits alone */
1111 hotplug_en |= HOTPLUG_EN_MASK;
1112 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
1113
1114 dev_priv->hotplug_supported_mask = CRT_HOTPLUG_INT_STATUS |
1115 TV_HOTPLUG_INT_STATUS | SDVOC_HOTPLUG_INT_STATUS |
1116 SDVOB_HOTPLUG_INT_STATUS;
1117 if (IS_G4X(dev)) {
1118 dev_priv->hotplug_supported_mask |=
1119 HDMIB_HOTPLUG_INT_STATUS |
1120 HDMIC_HOTPLUG_INT_STATUS |
1121 HDMID_HOTPLUG_INT_STATUS;
1122 }
1123 /* Enable in IER... */
1124 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
1125 /* and unmask in IMR */
1126 i915_enable_irq(dev_priv, I915_DISPLAY_PORT_INTERRUPT);
1127 }
1128
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001129 /*
1130 * Enable some error detection, note the instruction error mask
1131 * bit is reserved, so we leave it masked.
1132 */
1133 if (IS_G4X(dev)) {
1134 error_mask = ~(GM45_ERROR_PAGE_TABLE |
1135 GM45_ERROR_MEM_PRIV |
1136 GM45_ERROR_CP_PRIV |
1137 I915_ERROR_MEMORY_REFRESH);
1138 } else {
1139 error_mask = ~(I915_ERROR_PAGE_TABLE |
1140 I915_ERROR_MEMORY_REFRESH);
1141 }
1142 I915_WRITE(EMR, error_mask);
1143
Keith Packard7c463582008-11-04 02:03:27 -08001144 /* Disable pipe interrupt enables, clear pending pipe status */
1145 I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
1146 I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
1147 /* Clear pending interrupt status */
1148 I915_WRITE(IIR, I915_READ(IIR));
1149
Jesse Barnes5ca58282009-03-31 14:11:15 -07001150 I915_WRITE(IER, enable_mask);
Keith Packard7c463582008-11-04 02:03:27 -08001151 I915_WRITE(IMR, dev_priv->irq_mask_reg);
Eric Anholted4cb412008-07-29 12:10:39 -07001152 (void) I915_READ(IER);
1153
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001154 opregion_enable_asle(dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001155
1156 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001157}
1158
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001159static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001160{
1161 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1162 I915_WRITE(HWSTAM, 0xffffffff);
1163
1164 I915_WRITE(DEIMR, 0xffffffff);
1165 I915_WRITE(DEIER, 0x0);
1166 I915_WRITE(DEIIR, I915_READ(DEIIR));
1167
1168 I915_WRITE(GTIMR, 0xffffffff);
1169 I915_WRITE(GTIER, 0x0);
1170 I915_WRITE(GTIIR, I915_READ(GTIIR));
1171}
1172
Dave Airlie84b1fd12007-07-11 15:53:27 +10001173void i915_driver_irq_uninstall(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001174{
1175 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie91e37382006-02-18 15:17:04 +11001176
Linus Torvalds1da177e2005-04-16 15:20:36 -07001177 if (!dev_priv)
1178 return;
1179
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001180 dev_priv->vblank_pipe = 0;
1181
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001182 if (IS_IRONLAKE(dev)) {
1183 ironlake_irq_uninstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001184 return;
1185 }
1186
Jesse Barnes5ca58282009-03-31 14:11:15 -07001187 if (I915_HAS_HOTPLUG(dev)) {
1188 I915_WRITE(PORT_HOTPLUG_EN, 0);
1189 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1190 }
1191
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001192 I915_WRITE(HWSTAM, 0xffffffff);
Keith Packard7c463582008-11-04 02:03:27 -08001193 I915_WRITE(PIPEASTAT, 0);
1194 I915_WRITE(PIPEBSTAT, 0);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001195 I915_WRITE(IMR, 0xffffffff);
Eric Anholted4cb412008-07-29 12:10:39 -07001196 I915_WRITE(IER, 0x0);
Dave Airlie91e37382006-02-18 15:17:04 +11001197
Keith Packard7c463582008-11-04 02:03:27 -08001198 I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
1199 I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
1200 I915_WRITE(IIR, I915_READ(IIR));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001201}