blob: 45cfcea635076f17f35619d7e916aea10546bffb [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/slab.h>
Jerome Glisse3ce0a232009-09-08 10:10:24 +100029#include <linux/seq_file.h>
30#include <linux/firmware.h>
31#include <linux/platform_device.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040032#include <linux/module.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020033#include "drmP.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100034#include "radeon_drm.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020035#include "radeon.h"
Daniel Vettere6990372010-03-11 21:19:17 +000036#include "radeon_asic.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100037#include "radeon_mode.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100038#include "r600d.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100039#include "atom.h"
Jerome Glissed39c3b82009-09-28 18:34:43 +020040#include "avivod.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020041
Jerome Glisse3ce0a232009-09-08 10:10:24 +100042#define PFP_UCODE_SIZE 576
43#define PM4_UCODE_SIZE 1792
Alex Deucherd8f60cf2009-12-01 13:43:46 -050044#define RLC_UCODE_SIZE 768
Jerome Glisse3ce0a232009-09-08 10:10:24 +100045#define R700_PFP_UCODE_SIZE 848
46#define R700_PM4_UCODE_SIZE 1360
Alex Deucherd8f60cf2009-12-01 13:43:46 -050047#define R700_RLC_UCODE_SIZE 1024
Alex Deucherfe251e22010-03-24 13:36:43 -040048#define EVERGREEN_PFP_UCODE_SIZE 1120
49#define EVERGREEN_PM4_UCODE_SIZE 1376
Alex Deucher45f9a392010-03-24 13:55:51 -040050#define EVERGREEN_RLC_UCODE_SIZE 768
Alex Deucher12727802011-03-02 20:07:32 -050051#define CAYMAN_RLC_UCODE_SIZE 1024
Alex Deucherc420c742012-03-20 17:18:39 -040052#define ARUBA_RLC_UCODE_SIZE 1536
Jerome Glisse3ce0a232009-09-08 10:10:24 +100053
54/* Firmware Names */
55MODULE_FIRMWARE("radeon/R600_pfp.bin");
56MODULE_FIRMWARE("radeon/R600_me.bin");
57MODULE_FIRMWARE("radeon/RV610_pfp.bin");
58MODULE_FIRMWARE("radeon/RV610_me.bin");
59MODULE_FIRMWARE("radeon/RV630_pfp.bin");
60MODULE_FIRMWARE("radeon/RV630_me.bin");
61MODULE_FIRMWARE("radeon/RV620_pfp.bin");
62MODULE_FIRMWARE("radeon/RV620_me.bin");
63MODULE_FIRMWARE("radeon/RV635_pfp.bin");
64MODULE_FIRMWARE("radeon/RV635_me.bin");
65MODULE_FIRMWARE("radeon/RV670_pfp.bin");
66MODULE_FIRMWARE("radeon/RV670_me.bin");
67MODULE_FIRMWARE("radeon/RS780_pfp.bin");
68MODULE_FIRMWARE("radeon/RS780_me.bin");
69MODULE_FIRMWARE("radeon/RV770_pfp.bin");
70MODULE_FIRMWARE("radeon/RV770_me.bin");
71MODULE_FIRMWARE("radeon/RV730_pfp.bin");
72MODULE_FIRMWARE("radeon/RV730_me.bin");
73MODULE_FIRMWARE("radeon/RV710_pfp.bin");
74MODULE_FIRMWARE("radeon/RV710_me.bin");
Alex Deucherd8f60cf2009-12-01 13:43:46 -050075MODULE_FIRMWARE("radeon/R600_rlc.bin");
76MODULE_FIRMWARE("radeon/R700_rlc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040077MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
78MODULE_FIRMWARE("radeon/CEDAR_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040079MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040080MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
81MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040082MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040083MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
84MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040085MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
Dave Airliea7433742010-04-09 15:31:09 +100086MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040087MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040088MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
Alex Deucher439bd6c2010-11-22 17:56:31 -050089MODULE_FIRMWARE("radeon/PALM_pfp.bin");
90MODULE_FIRMWARE("radeon/PALM_me.bin");
91MODULE_FIRMWARE("radeon/SUMO_rlc.bin");
Alex Deucherd5c5a722011-05-31 15:42:48 -040092MODULE_FIRMWARE("radeon/SUMO_pfp.bin");
93MODULE_FIRMWARE("radeon/SUMO_me.bin");
94MODULE_FIRMWARE("radeon/SUMO2_pfp.bin");
95MODULE_FIRMWARE("radeon/SUMO2_me.bin");
Jerome Glisse3ce0a232009-09-08 10:10:24 +100096
97int r600_debugfs_mc_info_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020098
Jerome Glisse1a029b72009-10-06 19:04:30 +020099/* r600,rv610,rv630,rv620,rv635,rv670 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200100int r600_mc_wait_for_idle(struct radeon_device *rdev);
101void r600_gpu_init(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000102void r600_fini(struct radeon_device *rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -0400103void r600_irq_disable(struct radeon_device *rdev);
Alex Deucher9e46a482011-01-06 18:49:35 -0500104static void r600_pcie_gen2_enable(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200105
Alex Deucher21a81222010-07-02 12:58:16 -0400106/* get temperature in millidegrees */
Alex Deucher20d391d2011-02-01 16:12:34 -0500107int rv6xx_get_temp(struct radeon_device *rdev)
Alex Deucher21a81222010-07-02 12:58:16 -0400108{
109 u32 temp = (RREG32(CG_THERMAL_STATUS) & ASIC_T_MASK) >>
110 ASIC_T_SHIFT;
Alex Deucher20d391d2011-02-01 16:12:34 -0500111 int actual_temp = temp & 0xff;
Alex Deucher21a81222010-07-02 12:58:16 -0400112
Alex Deucher20d391d2011-02-01 16:12:34 -0500113 if (temp & 0x100)
114 actual_temp -= 256;
115
116 return actual_temp * 1000;
Alex Deucher21a81222010-07-02 12:58:16 -0400117}
118
Alex Deucherce8f5372010-05-07 15:10:16 -0400119void r600_pm_get_dynpm_state(struct radeon_device *rdev)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400120{
121 int i;
122
Alex Deucherce8f5372010-05-07 15:10:16 -0400123 rdev->pm.dynpm_can_upclock = true;
124 rdev->pm.dynpm_can_downclock = true;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400125
126 /* power state array is low to high, default is first */
127 if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
128 int min_power_state_index = 0;
129
130 if (rdev->pm.num_power_states > 2)
131 min_power_state_index = 1;
132
Alex Deucherce8f5372010-05-07 15:10:16 -0400133 switch (rdev->pm.dynpm_planned_action) {
134 case DYNPM_ACTION_MINIMUM:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400135 rdev->pm.requested_power_state_index = min_power_state_index;
136 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400137 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400138 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400139 case DYNPM_ACTION_DOWNCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400140 if (rdev->pm.current_power_state_index == min_power_state_index) {
141 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400142 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400143 } else {
144 if (rdev->pm.active_crtc_count > 1) {
145 for (i = 0; i < rdev->pm.num_power_states; i++) {
Alex Deucherd7311172010-05-03 01:13:14 -0400146 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400147 continue;
148 else if (i >= rdev->pm.current_power_state_index) {
149 rdev->pm.requested_power_state_index =
150 rdev->pm.current_power_state_index;
151 break;
152 } else {
153 rdev->pm.requested_power_state_index = i;
154 break;
155 }
156 }
Alex Deucher773c3fa2010-06-25 16:21:27 -0400157 } else {
158 if (rdev->pm.current_power_state_index == 0)
159 rdev->pm.requested_power_state_index =
160 rdev->pm.num_power_states - 1;
161 else
162 rdev->pm.requested_power_state_index =
163 rdev->pm.current_power_state_index - 1;
164 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400165 }
166 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherd7311172010-05-03 01:13:14 -0400167 /* don't use the power state if crtcs are active and no display flag is set */
168 if ((rdev->pm.active_crtc_count > 0) &&
169 (rdev->pm.power_state[rdev->pm.requested_power_state_index].
170 clock_info[rdev->pm.requested_clock_mode_index].flags &
171 RADEON_PM_MODE_NO_DISPLAY)) {
172 rdev->pm.requested_power_state_index++;
173 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400174 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400175 case DYNPM_ACTION_UPCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400176 if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
177 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400178 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400179 } else {
180 if (rdev->pm.active_crtc_count > 1) {
181 for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
Alex Deucherd7311172010-05-03 01:13:14 -0400182 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400183 continue;
184 else if (i <= rdev->pm.current_power_state_index) {
185 rdev->pm.requested_power_state_index =
186 rdev->pm.current_power_state_index;
187 break;
188 } else {
189 rdev->pm.requested_power_state_index = i;
190 break;
191 }
192 }
193 } else
194 rdev->pm.requested_power_state_index =
195 rdev->pm.current_power_state_index + 1;
196 }
197 rdev->pm.requested_clock_mode_index = 0;
198 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400199 case DYNPM_ACTION_DEFAULT:
Alex Deucher58e21df2010-03-22 13:31:08 -0400200 rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
201 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400202 rdev->pm.dynpm_can_upclock = false;
Alex Deucher58e21df2010-03-22 13:31:08 -0400203 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400204 case DYNPM_ACTION_NONE:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400205 default:
206 DRM_ERROR("Requested mode for not defined action\n");
207 return;
208 }
209 } else {
210 /* XXX select a power state based on AC/DC, single/dualhead, etc. */
211 /* for now just select the first power state and switch between clock modes */
212 /* power state array is low to high, default is first (0) */
213 if (rdev->pm.active_crtc_count > 1) {
214 rdev->pm.requested_power_state_index = -1;
215 /* start at 1 as we don't want the default mode */
216 for (i = 1; i < rdev->pm.num_power_states; i++) {
Alex Deucherd7311172010-05-03 01:13:14 -0400217 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400218 continue;
219 else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
220 (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
221 rdev->pm.requested_power_state_index = i;
222 break;
223 }
224 }
225 /* if nothing selected, grab the default state. */
226 if (rdev->pm.requested_power_state_index == -1)
227 rdev->pm.requested_power_state_index = 0;
228 } else
229 rdev->pm.requested_power_state_index = 1;
230
Alex Deucherce8f5372010-05-07 15:10:16 -0400231 switch (rdev->pm.dynpm_planned_action) {
232 case DYNPM_ACTION_MINIMUM:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400233 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400234 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400235 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400236 case DYNPM_ACTION_DOWNCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400237 if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
238 if (rdev->pm.current_clock_mode_index == 0) {
239 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400240 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400241 } else
242 rdev->pm.requested_clock_mode_index =
243 rdev->pm.current_clock_mode_index - 1;
244 } else {
245 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400246 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400247 }
Alex Deucherd7311172010-05-03 01:13:14 -0400248 /* don't use the power state if crtcs are active and no display flag is set */
249 if ((rdev->pm.active_crtc_count > 0) &&
250 (rdev->pm.power_state[rdev->pm.requested_power_state_index].
251 clock_info[rdev->pm.requested_clock_mode_index].flags &
252 RADEON_PM_MODE_NO_DISPLAY)) {
253 rdev->pm.requested_clock_mode_index++;
254 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400255 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400256 case DYNPM_ACTION_UPCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400257 if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
258 if (rdev->pm.current_clock_mode_index ==
259 (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
260 rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400261 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400262 } else
263 rdev->pm.requested_clock_mode_index =
264 rdev->pm.current_clock_mode_index + 1;
265 } else {
266 rdev->pm.requested_clock_mode_index =
267 rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
Alex Deucherce8f5372010-05-07 15:10:16 -0400268 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400269 }
270 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400271 case DYNPM_ACTION_DEFAULT:
Alex Deucher58e21df2010-03-22 13:31:08 -0400272 rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
273 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400274 rdev->pm.dynpm_can_upclock = false;
Alex Deucher58e21df2010-03-22 13:31:08 -0400275 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400276 case DYNPM_ACTION_NONE:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400277 default:
278 DRM_ERROR("Requested mode for not defined action\n");
279 return;
280 }
281 }
282
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000283 DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
Alex Deucherce8a3eb2010-05-07 16:58:27 -0400284 rdev->pm.power_state[rdev->pm.requested_power_state_index].
285 clock_info[rdev->pm.requested_clock_mode_index].sclk,
286 rdev->pm.power_state[rdev->pm.requested_power_state_index].
287 clock_info[rdev->pm.requested_clock_mode_index].mclk,
288 rdev->pm.power_state[rdev->pm.requested_power_state_index].
289 pcie_lanes);
Alex Deuchera48b9b42010-04-22 14:03:55 -0400290}
291
Alex Deucherce8f5372010-05-07 15:10:16 -0400292void rs780_pm_init_profile(struct radeon_device *rdev)
293{
294 if (rdev->pm.num_power_states == 2) {
295 /* default */
296 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
297 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
298 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
299 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
300 /* low sh */
301 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
302 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
303 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
304 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400305 /* mid sh */
306 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
307 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
308 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
309 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400310 /* high sh */
311 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
312 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
313 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
314 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
315 /* low mh */
316 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
317 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
318 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
319 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400320 /* mid mh */
321 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
322 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
323 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
324 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400325 /* high mh */
326 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
327 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
328 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
329 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
330 } else if (rdev->pm.num_power_states == 3) {
331 /* default */
332 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
333 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
334 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
335 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
336 /* low sh */
337 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
338 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
339 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
340 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400341 /* mid sh */
342 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
343 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
344 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
345 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400346 /* high sh */
347 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
348 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
349 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
350 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
351 /* low mh */
352 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
353 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
354 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
355 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400356 /* mid mh */
357 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1;
358 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1;
359 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
360 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400361 /* high mh */
362 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
363 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
364 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
365 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
366 } else {
367 /* default */
368 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
369 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
370 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
371 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
372 /* low sh */
373 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
374 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
375 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
376 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400377 /* mid sh */
378 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2;
379 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2;
380 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
381 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400382 /* high sh */
383 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
384 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
385 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
386 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
387 /* low mh */
388 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
389 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
390 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
391 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400392 /* mid mh */
393 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
394 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
395 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
396 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400397 /* high mh */
398 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
399 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
400 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
401 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
402 }
403}
404
405void r600_pm_init_profile(struct radeon_device *rdev)
406{
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400407 int idx;
408
Alex Deucherce8f5372010-05-07 15:10:16 -0400409 if (rdev->family == CHIP_R600) {
410 /* XXX */
411 /* default */
412 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
413 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
414 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400415 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400416 /* low sh */
417 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
418 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
419 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400420 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400421 /* mid sh */
422 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
423 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
424 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
425 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400426 /* high sh */
427 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
428 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
429 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400430 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400431 /* low mh */
432 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
433 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
434 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400435 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400436 /* mid mh */
437 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
438 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
439 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
440 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400441 /* high mh */
442 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
443 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
444 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400445 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400446 } else {
447 if (rdev->pm.num_power_states < 4) {
448 /* default */
449 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
450 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
451 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
452 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
453 /* low sh */
Alex Deucherce8f5372010-05-07 15:10:16 -0400454 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
455 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
456 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400457 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
458 /* mid sh */
459 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
460 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
461 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
462 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
Alex Deucherce8f5372010-05-07 15:10:16 -0400463 /* high sh */
464 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
465 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
466 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
467 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
468 /* low mh */
Alex Deucher4bff5172010-05-17 19:41:26 -0400469 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
470 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
Alex Deucherce8f5372010-05-07 15:10:16 -0400471 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400472 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
473 /* low mh */
474 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
475 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2;
476 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
477 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
Alex Deucherce8f5372010-05-07 15:10:16 -0400478 /* high mh */
Alex Deucher4bff5172010-05-17 19:41:26 -0400479 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
480 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
481 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
482 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
483 } else {
484 /* default */
485 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
486 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
487 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
488 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
489 /* low sh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400490 if (rdev->flags & RADEON_IS_MOBILITY)
491 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
492 else
493 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
494 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
495 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
496 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
497 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400498 /* mid sh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400499 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
500 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
501 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
502 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
Alex Deucher4bff5172010-05-17 19:41:26 -0400503 /* high sh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400504 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
505 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
506 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
Alex Deucher4bff5172010-05-17 19:41:26 -0400507 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
508 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
509 /* low mh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400510 if (rdev->flags & RADEON_IS_MOBILITY)
511 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
512 else
513 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
514 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
515 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
516 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
517 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400518 /* mid mh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400519 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
520 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
521 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
522 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
Alex Deucher4bff5172010-05-17 19:41:26 -0400523 /* high mh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400524 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
525 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
526 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
Alex Deucherce8f5372010-05-07 15:10:16 -0400527 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
528 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
529 }
530 }
Alex Deucherbae6b5622010-04-22 13:38:05 -0400531}
532
Alex Deucher49e02b72010-04-23 17:57:27 -0400533void r600_pm_misc(struct radeon_device *rdev)
534{
Rafał Miłeckia081a9d2010-06-07 18:20:25 -0400535 int req_ps_idx = rdev->pm.requested_power_state_index;
536 int req_cm_idx = rdev->pm.requested_clock_mode_index;
537 struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
538 struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
Alex Deucher7ac9aa52010-05-27 19:25:54 -0400539
Alex Deucher4d601732010-06-07 18:15:18 -0400540 if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
Alex Deuchera377e182011-06-20 13:00:31 -0400541 /* 0xff01 is a flag rather then an actual voltage */
542 if (voltage->voltage == 0xff01)
543 return;
Alex Deucher4d601732010-06-07 18:15:18 -0400544 if (voltage->voltage != rdev->pm.current_vddc) {
Alex Deucher8a83ec52011-04-12 14:49:23 -0400545 radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
Alex Deucher4d601732010-06-07 18:15:18 -0400546 rdev->pm.current_vddc = voltage->voltage;
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000547 DRM_DEBUG_DRIVER("Setting: v: %d\n", voltage->voltage);
Alex Deucher4d601732010-06-07 18:15:18 -0400548 }
549 }
Alex Deucher49e02b72010-04-23 17:57:27 -0400550}
551
Alex Deucherdef9ba92010-04-22 12:39:58 -0400552bool r600_gui_idle(struct radeon_device *rdev)
553{
554 if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
555 return false;
556 else
557 return true;
558}
559
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500560/* hpd for digital panel detect/disconnect */
561bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
562{
563 bool connected = false;
564
565 if (ASIC_IS_DCE3(rdev)) {
566 switch (hpd) {
567 case RADEON_HPD_1:
568 if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
569 connected = true;
570 break;
571 case RADEON_HPD_2:
572 if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
573 connected = true;
574 break;
575 case RADEON_HPD_3:
576 if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
577 connected = true;
578 break;
579 case RADEON_HPD_4:
580 if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
581 connected = true;
582 break;
583 /* DCE 3.2 */
584 case RADEON_HPD_5:
585 if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
586 connected = true;
587 break;
588 case RADEON_HPD_6:
589 if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
590 connected = true;
591 break;
592 default:
593 break;
594 }
595 } else {
596 switch (hpd) {
597 case RADEON_HPD_1:
598 if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
599 connected = true;
600 break;
601 case RADEON_HPD_2:
602 if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
603 connected = true;
604 break;
605 case RADEON_HPD_3:
606 if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
607 connected = true;
608 break;
609 default:
610 break;
611 }
612 }
613 return connected;
614}
615
616void r600_hpd_set_polarity(struct radeon_device *rdev,
Alex Deucher429770b2009-12-04 15:26:55 -0500617 enum radeon_hpd_id hpd)
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500618{
619 u32 tmp;
620 bool connected = r600_hpd_sense(rdev, hpd);
621
622 if (ASIC_IS_DCE3(rdev)) {
623 switch (hpd) {
624 case RADEON_HPD_1:
625 tmp = RREG32(DC_HPD1_INT_CONTROL);
626 if (connected)
627 tmp &= ~DC_HPDx_INT_POLARITY;
628 else
629 tmp |= DC_HPDx_INT_POLARITY;
630 WREG32(DC_HPD1_INT_CONTROL, tmp);
631 break;
632 case RADEON_HPD_2:
633 tmp = RREG32(DC_HPD2_INT_CONTROL);
634 if (connected)
635 tmp &= ~DC_HPDx_INT_POLARITY;
636 else
637 tmp |= DC_HPDx_INT_POLARITY;
638 WREG32(DC_HPD2_INT_CONTROL, tmp);
639 break;
640 case RADEON_HPD_3:
641 tmp = RREG32(DC_HPD3_INT_CONTROL);
642 if (connected)
643 tmp &= ~DC_HPDx_INT_POLARITY;
644 else
645 tmp |= DC_HPDx_INT_POLARITY;
646 WREG32(DC_HPD3_INT_CONTROL, tmp);
647 break;
648 case RADEON_HPD_4:
649 tmp = RREG32(DC_HPD4_INT_CONTROL);
650 if (connected)
651 tmp &= ~DC_HPDx_INT_POLARITY;
652 else
653 tmp |= DC_HPDx_INT_POLARITY;
654 WREG32(DC_HPD4_INT_CONTROL, tmp);
655 break;
656 case RADEON_HPD_5:
657 tmp = RREG32(DC_HPD5_INT_CONTROL);
658 if (connected)
659 tmp &= ~DC_HPDx_INT_POLARITY;
660 else
661 tmp |= DC_HPDx_INT_POLARITY;
662 WREG32(DC_HPD5_INT_CONTROL, tmp);
663 break;
664 /* DCE 3.2 */
665 case RADEON_HPD_6:
666 tmp = RREG32(DC_HPD6_INT_CONTROL);
667 if (connected)
668 tmp &= ~DC_HPDx_INT_POLARITY;
669 else
670 tmp |= DC_HPDx_INT_POLARITY;
671 WREG32(DC_HPD6_INT_CONTROL, tmp);
672 break;
673 default:
674 break;
675 }
676 } else {
677 switch (hpd) {
678 case RADEON_HPD_1:
679 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
680 if (connected)
681 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
682 else
683 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
684 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
685 break;
686 case RADEON_HPD_2:
687 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
688 if (connected)
689 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
690 else
691 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
692 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
693 break;
694 case RADEON_HPD_3:
695 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
696 if (connected)
697 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
698 else
699 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
700 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
701 break;
702 default:
703 break;
704 }
705 }
706}
707
708void r600_hpd_init(struct radeon_device *rdev)
709{
710 struct drm_device *dev = rdev->ddev;
711 struct drm_connector *connector;
712
Alex Deucher64912e92011-11-03 11:21:39 -0400713 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
714 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500715
Jerome Glisse455c89b2012-05-04 11:06:22 -0400716 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
717 connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
718 /* don't try to enable hpd on eDP or LVDS avoid breaking the
719 * aux dp channel on imac and help (but not completely fix)
720 * https://bugzilla.redhat.com/show_bug.cgi?id=726143
721 */
722 continue;
723 }
Alex Deucher64912e92011-11-03 11:21:39 -0400724 if (ASIC_IS_DCE3(rdev)) {
725 u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
726 if (ASIC_IS_DCE32(rdev))
727 tmp |= DC_HPDx_EN;
728
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500729 switch (radeon_connector->hpd.hpd) {
730 case RADEON_HPD_1:
731 WREG32(DC_HPD1_CONTROL, tmp);
732 rdev->irq.hpd[0] = true;
733 break;
734 case RADEON_HPD_2:
735 WREG32(DC_HPD2_CONTROL, tmp);
736 rdev->irq.hpd[1] = true;
737 break;
738 case RADEON_HPD_3:
739 WREG32(DC_HPD3_CONTROL, tmp);
740 rdev->irq.hpd[2] = true;
741 break;
742 case RADEON_HPD_4:
743 WREG32(DC_HPD4_CONTROL, tmp);
744 rdev->irq.hpd[3] = true;
745 break;
746 /* DCE 3.2 */
747 case RADEON_HPD_5:
748 WREG32(DC_HPD5_CONTROL, tmp);
749 rdev->irq.hpd[4] = true;
750 break;
751 case RADEON_HPD_6:
752 WREG32(DC_HPD6_CONTROL, tmp);
753 rdev->irq.hpd[5] = true;
754 break;
755 default:
756 break;
757 }
Alex Deucher64912e92011-11-03 11:21:39 -0400758 } else {
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500759 switch (radeon_connector->hpd.hpd) {
760 case RADEON_HPD_1:
761 WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
762 rdev->irq.hpd[0] = true;
763 break;
764 case RADEON_HPD_2:
765 WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
766 rdev->irq.hpd[1] = true;
767 break;
768 case RADEON_HPD_3:
769 WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
770 rdev->irq.hpd[2] = true;
771 break;
772 default:
773 break;
774 }
775 }
Alex Deucher64912e92011-11-03 11:21:39 -0400776 radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500777 }
Jerome Glisse003e69f2010-01-07 15:39:14 +0100778 if (rdev->irq.installed)
779 r600_irq_set(rdev);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500780}
781
782void r600_hpd_fini(struct radeon_device *rdev)
783{
784 struct drm_device *dev = rdev->ddev;
785 struct drm_connector *connector;
786
787 if (ASIC_IS_DCE3(rdev)) {
788 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
789 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
790 switch (radeon_connector->hpd.hpd) {
791 case RADEON_HPD_1:
792 WREG32(DC_HPD1_CONTROL, 0);
793 rdev->irq.hpd[0] = false;
794 break;
795 case RADEON_HPD_2:
796 WREG32(DC_HPD2_CONTROL, 0);
797 rdev->irq.hpd[1] = false;
798 break;
799 case RADEON_HPD_3:
800 WREG32(DC_HPD3_CONTROL, 0);
801 rdev->irq.hpd[2] = false;
802 break;
803 case RADEON_HPD_4:
804 WREG32(DC_HPD4_CONTROL, 0);
805 rdev->irq.hpd[3] = false;
806 break;
807 /* DCE 3.2 */
808 case RADEON_HPD_5:
809 WREG32(DC_HPD5_CONTROL, 0);
810 rdev->irq.hpd[4] = false;
811 break;
812 case RADEON_HPD_6:
813 WREG32(DC_HPD6_CONTROL, 0);
814 rdev->irq.hpd[5] = false;
815 break;
816 default:
817 break;
818 }
819 }
820 } else {
821 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
822 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
823 switch (radeon_connector->hpd.hpd) {
824 case RADEON_HPD_1:
825 WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
826 rdev->irq.hpd[0] = false;
827 break;
828 case RADEON_HPD_2:
829 WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
830 rdev->irq.hpd[1] = false;
831 break;
832 case RADEON_HPD_3:
833 WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
834 rdev->irq.hpd[2] = false;
835 break;
836 default:
837 break;
838 }
839 }
840 }
841}
842
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200843/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000844 * R600 PCIE GART
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200845 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000846void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200847{
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000848 unsigned i;
849 u32 tmp;
850
Dave Airlie2e98f102010-02-15 15:54:45 +1000851 /* flush hdp cache so updates hit vram */
Alex Deucherf3886f82010-12-08 10:05:34 -0500852 if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
853 !(rdev->flags & RADEON_IS_AGP)) {
Jerome Glissec9a1be92011-11-03 11:16:49 -0400854 void __iomem *ptr = (void *)rdev->gart.ptr;
Alex Deucher812d0462010-07-26 18:51:53 -0400855 u32 tmp;
856
857 /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
858 * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
Alex Deucherf3886f82010-12-08 10:05:34 -0500859 * This seems to cause problems on some AGP cards. Just use the old
860 * method for them.
Alex Deucher812d0462010-07-26 18:51:53 -0400861 */
862 WREG32(HDP_DEBUG1, 0);
863 tmp = readl((void __iomem *)ptr);
864 } else
865 WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
Dave Airlie2e98f102010-02-15 15:54:45 +1000866
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000867 WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
868 WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
869 WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
870 for (i = 0; i < rdev->usec_timeout; i++) {
871 /* read MC_STATUS */
872 tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
873 tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
874 if (tmp == 2) {
875 printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
876 return;
877 }
878 if (tmp) {
879 return;
880 }
881 udelay(1);
882 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200883}
884
Jerome Glisse4aac0472009-09-14 18:29:49 +0200885int r600_pcie_gart_init(struct radeon_device *rdev)
886{
887 int r;
888
Jerome Glissec9a1be92011-11-03 11:16:49 -0400889 if (rdev->gart.robj) {
Joe Perchesfce7d612010-10-30 21:08:30 +0000890 WARN(1, "R600 PCIE GART already initialized\n");
Jerome Glisse4aac0472009-09-14 18:29:49 +0200891 return 0;
892 }
893 /* Initialize common gart structure */
894 r = radeon_gart_init(rdev);
895 if (r)
896 return r;
897 rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
898 return radeon_gart_table_vram_alloc(rdev);
899}
900
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000901int r600_pcie_gart_enable(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200902{
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000903 u32 tmp;
904 int r, i;
905
Jerome Glissec9a1be92011-11-03 11:16:49 -0400906 if (rdev->gart.robj == NULL) {
Jerome Glisse4aac0472009-09-14 18:29:49 +0200907 dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
908 return -EINVAL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000909 }
Jerome Glisse4aac0472009-09-14 18:29:49 +0200910 r = radeon_gart_table_vram_pin(rdev);
911 if (r)
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000912 return r;
Dave Airlie82568562010-02-05 16:00:07 +1000913 radeon_gart_restore(rdev);
Dave Airliebc1a6312009-09-15 11:07:52 +1000914
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000915 /* Setup L2 cache */
916 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
917 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
918 EFFECTIVE_L2_QUEUE_SIZE(7));
919 WREG32(VM_L2_CNTL2, 0);
920 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
921 /* Setup TLB control */
922 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
923 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
924 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
925 ENABLE_WAIT_L2_QUERY;
926 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
927 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
928 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
929 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
930 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
931 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
932 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
933 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
934 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
935 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
936 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
937 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
938 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
939 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
940 WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
Jerome Glisse1a029b72009-10-06 19:04:30 +0200941 WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000942 WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
943 WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
944 RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
945 WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
946 (u32)(rdev->dummy_page.addr >> 12));
947 for (i = 1; i < 7; i++)
948 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
949
950 r600_pcie_gart_tlb_flush(rdev);
Tormod Voldenfcf4de52011-08-31 21:54:07 +0000951 DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
952 (unsigned)(rdev->mc.gtt_size >> 20),
953 (unsigned long long)rdev->gart.table_addr);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000954 rdev->gart.ready = true;
955 return 0;
956}
957
958void r600_pcie_gart_disable(struct radeon_device *rdev)
959{
960 u32 tmp;
Jerome Glissec9a1be92011-11-03 11:16:49 -0400961 int i;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000962
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000963 /* Disable all tables */
964 for (i = 0; i < 7; i++)
965 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
966
967 /* Disable L2 cache */
968 WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
969 EFFECTIVE_L2_QUEUE_SIZE(7));
970 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
971 /* Setup L1 TLB control */
972 tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
973 ENABLE_WAIT_L2_QUERY;
974 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
975 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
976 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
977 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
978 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
979 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
980 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
981 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
982 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
983 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
984 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
985 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
986 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
987 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400988 radeon_gart_table_vram_unpin(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200989}
990
991void r600_pcie_gart_fini(struct radeon_device *rdev)
992{
Jerome Glissef9274562010-03-17 14:44:29 +0000993 radeon_gart_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200994 r600_pcie_gart_disable(rdev);
995 radeon_gart_table_vram_free(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200996}
997
Jerome Glisse1a029b72009-10-06 19:04:30 +0200998void r600_agp_enable(struct radeon_device *rdev)
999{
1000 u32 tmp;
1001 int i;
1002
1003 /* Setup L2 cache */
1004 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
1005 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
1006 EFFECTIVE_L2_QUEUE_SIZE(7));
1007 WREG32(VM_L2_CNTL2, 0);
1008 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
1009 /* Setup TLB control */
1010 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
1011 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
1012 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
1013 ENABLE_WAIT_L2_QUERY;
1014 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
1015 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
1016 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
1017 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
1018 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
1019 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
1020 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
1021 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
1022 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
1023 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
1024 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
1025 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
1026 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
1027 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
1028 for (i = 0; i < 7; i++)
1029 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
1030}
1031
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001032int r600_mc_wait_for_idle(struct radeon_device *rdev)
1033{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001034 unsigned i;
1035 u32 tmp;
1036
1037 for (i = 0; i < rdev->usec_timeout; i++) {
1038 /* read MC_STATUS */
1039 tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
1040 if (!tmp)
1041 return 0;
1042 udelay(1);
1043 }
1044 return -1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001045}
1046
Jerome Glissea3c19452009-10-01 18:02:13 +02001047static void r600_mc_program(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001048{
Jerome Glissea3c19452009-10-01 18:02:13 +02001049 struct rv515_mc_save save;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001050 u32 tmp;
1051 int i, j;
1052
1053 /* Initialize HDP */
1054 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1055 WREG32((0x2c14 + j), 0x00000000);
1056 WREG32((0x2c18 + j), 0x00000000);
1057 WREG32((0x2c1c + j), 0x00000000);
1058 WREG32((0x2c20 + j), 0x00000000);
1059 WREG32((0x2c24 + j), 0x00000000);
1060 }
1061 WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
1062
Jerome Glissea3c19452009-10-01 18:02:13 +02001063 rv515_mc_stop(rdev, &save);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001064 if (r600_mc_wait_for_idle(rdev)) {
Jerome Glissea3c19452009-10-01 18:02:13 +02001065 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001066 }
Jerome Glissea3c19452009-10-01 18:02:13 +02001067 /* Lockout access through VGA aperture (doesn't exist before R600) */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001068 WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001069 /* Update configuration */
Jerome Glisse1a029b72009-10-06 19:04:30 +02001070 if (rdev->flags & RADEON_IS_AGP) {
1071 if (rdev->mc.vram_start < rdev->mc.gtt_start) {
1072 /* VRAM before AGP */
1073 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1074 rdev->mc.vram_start >> 12);
1075 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1076 rdev->mc.gtt_end >> 12);
1077 } else {
1078 /* VRAM after AGP */
1079 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1080 rdev->mc.gtt_start >> 12);
1081 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1082 rdev->mc.vram_end >> 12);
1083 }
1084 } else {
1085 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
1086 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
1087 }
Alex Deucher16cdf042011-10-28 10:30:02 -04001088 WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
Jerome Glisse1a029b72009-10-06 19:04:30 +02001089 tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001090 tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
1091 WREG32(MC_VM_FB_LOCATION, tmp);
1092 WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
1093 WREG32(HDP_NONSURFACE_INFO, (2 << 7));
Jerome Glisse46fcd2b2010-06-03 19:34:48 +02001094 WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001095 if (rdev->flags & RADEON_IS_AGP) {
Jerome Glisse1a029b72009-10-06 19:04:30 +02001096 WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
1097 WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001098 WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
1099 } else {
1100 WREG32(MC_VM_AGP_BASE, 0);
1101 WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
1102 WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
1103 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001104 if (r600_mc_wait_for_idle(rdev)) {
Jerome Glissea3c19452009-10-01 18:02:13 +02001105 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001106 }
Jerome Glissea3c19452009-10-01 18:02:13 +02001107 rv515_mc_resume(rdev, &save);
Dave Airlie698443d2009-09-18 14:16:38 +10001108 /* we need to own VRAM, so turn off the VGA renderer here
1109 * to stop it overwriting our objects */
Jerome Glissed39c3b82009-09-28 18:34:43 +02001110 rv515_vga_render_disable(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001111}
1112
Jerome Glissed594e462010-02-17 21:54:29 +00001113/**
1114 * r600_vram_gtt_location - try to find VRAM & GTT location
1115 * @rdev: radeon device structure holding all necessary informations
1116 * @mc: memory controller structure holding memory informations
1117 *
1118 * Function will place try to place VRAM at same place as in CPU (PCI)
1119 * address space as some GPU seems to have issue when we reprogram at
1120 * different address space.
1121 *
1122 * If there is not enough space to fit the unvisible VRAM after the
1123 * aperture then we limit the VRAM size to the aperture.
1124 *
1125 * If we are using AGP then place VRAM adjacent to AGP aperture are we need
1126 * them to be in one from GPU point of view so that we can program GPU to
1127 * catch access outside them (weird GPU policy see ??).
1128 *
1129 * This function will never fails, worst case are limiting VRAM or GTT.
1130 *
1131 * Note: GTT start, end, size should be initialized before calling this
1132 * function on AGP platform.
1133 */
Alex Deucher0ef0c1f2010-11-22 17:56:26 -05001134static void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
Jerome Glissed594e462010-02-17 21:54:29 +00001135{
1136 u64 size_bf, size_af;
1137
1138 if (mc->mc_vram_size > 0xE0000000) {
1139 /* leave room for at least 512M GTT */
1140 dev_warn(rdev->dev, "limiting VRAM\n");
1141 mc->real_vram_size = 0xE0000000;
1142 mc->mc_vram_size = 0xE0000000;
1143 }
1144 if (rdev->flags & RADEON_IS_AGP) {
1145 size_bf = mc->gtt_start;
Jerome Glissedfc6ae52012-04-17 16:51:38 -04001146 size_af = 0xFFFFFFFF - mc->gtt_end;
Jerome Glissed594e462010-02-17 21:54:29 +00001147 if (size_bf > size_af) {
1148 if (mc->mc_vram_size > size_bf) {
1149 dev_warn(rdev->dev, "limiting VRAM\n");
1150 mc->real_vram_size = size_bf;
1151 mc->mc_vram_size = size_bf;
1152 }
1153 mc->vram_start = mc->gtt_start - mc->mc_vram_size;
1154 } else {
1155 if (mc->mc_vram_size > size_af) {
1156 dev_warn(rdev->dev, "limiting VRAM\n");
1157 mc->real_vram_size = size_af;
1158 mc->mc_vram_size = size_af;
1159 }
Jerome Glissedfc6ae52012-04-17 16:51:38 -04001160 mc->vram_start = mc->gtt_end + 1;
Jerome Glissed594e462010-02-17 21:54:29 +00001161 }
1162 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
1163 dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
1164 mc->mc_vram_size >> 20, mc->vram_start,
1165 mc->vram_end, mc->real_vram_size >> 20);
1166 } else {
1167 u64 base = 0;
Alex Deucher8961d522010-12-03 14:37:22 -05001168 if (rdev->flags & RADEON_IS_IGP) {
1169 base = RREG32(MC_VM_FB_LOCATION) & 0xFFFF;
1170 base <<= 24;
1171 }
Jerome Glissed594e462010-02-17 21:54:29 +00001172 radeon_vram_location(rdev, &rdev->mc, base);
Alex Deucher8d369bb2010-07-15 10:51:10 -04001173 rdev->mc.gtt_base_align = 0;
Jerome Glissed594e462010-02-17 21:54:29 +00001174 radeon_gtt_location(rdev, mc);
1175 }
1176}
1177
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001178int r600_mc_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001179{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001180 u32 tmp;
Alex Deucher5885b7a2009-10-19 17:23:33 -04001181 int chansize, numchan;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001182
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001183 /* Get VRAM informations */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001184 rdev->mc.vram_is_ddr = true;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001185 tmp = RREG32(RAMCFG);
1186 if (tmp & CHANSIZE_OVERRIDE) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001187 chansize = 16;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001188 } else if (tmp & CHANSIZE_MASK) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001189 chansize = 64;
1190 } else {
1191 chansize = 32;
1192 }
Alex Deucher5885b7a2009-10-19 17:23:33 -04001193 tmp = RREG32(CHMAP);
1194 switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
1195 case 0:
1196 default:
1197 numchan = 1;
1198 break;
1199 case 1:
1200 numchan = 2;
1201 break;
1202 case 2:
1203 numchan = 4;
1204 break;
1205 case 3:
1206 numchan = 8;
1207 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001208 }
Alex Deucher5885b7a2009-10-19 17:23:33 -04001209 rdev->mc.vram_width = numchan * chansize;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001210 /* Could aper size report 0 ? */
Jordan Crouse01d73a62010-05-27 13:40:24 -06001211 rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
1212 rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001213 /* Setup GPU memory space */
1214 rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
1215 rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
Jerome Glisse51e5fcd2010-02-19 14:33:54 +00001216 rdev->mc.visible_vram_size = rdev->mc.aper_size;
Jerome Glissed594e462010-02-17 21:54:29 +00001217 r600_vram_gtt_location(rdev, &rdev->mc);
Alex Deucherf47299c2010-03-16 20:54:38 -04001218
Alex Deucherf8920342010-06-30 12:02:03 -04001219 if (rdev->flags & RADEON_IS_IGP) {
1220 rs690_pm_info(rdev);
Alex Deucher06b64762010-01-05 11:27:29 -05001221 rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
Alex Deucherf8920342010-06-30 12:02:03 -04001222 }
Alex Deucherf47299c2010-03-16 20:54:38 -04001223 radeon_update_bandwidth_info(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001224 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001225}
1226
Alex Deucher16cdf042011-10-28 10:30:02 -04001227int r600_vram_scratch_init(struct radeon_device *rdev)
1228{
1229 int r;
1230
1231 if (rdev->vram_scratch.robj == NULL) {
1232 r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE,
1233 PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
Alex Deucher40f5cf92012-05-10 18:33:13 -04001234 NULL, &rdev->vram_scratch.robj);
Alex Deucher16cdf042011-10-28 10:30:02 -04001235 if (r) {
1236 return r;
1237 }
1238 }
1239
1240 r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
1241 if (unlikely(r != 0))
1242 return r;
1243 r = radeon_bo_pin(rdev->vram_scratch.robj,
1244 RADEON_GEM_DOMAIN_VRAM, &rdev->vram_scratch.gpu_addr);
1245 if (r) {
1246 radeon_bo_unreserve(rdev->vram_scratch.robj);
1247 return r;
1248 }
1249 r = radeon_bo_kmap(rdev->vram_scratch.robj,
1250 (void **)&rdev->vram_scratch.ptr);
1251 if (r)
1252 radeon_bo_unpin(rdev->vram_scratch.robj);
1253 radeon_bo_unreserve(rdev->vram_scratch.robj);
1254
1255 return r;
1256}
1257
1258void r600_vram_scratch_fini(struct radeon_device *rdev)
1259{
1260 int r;
1261
1262 if (rdev->vram_scratch.robj == NULL) {
1263 return;
1264 }
1265 r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
1266 if (likely(r == 0)) {
1267 radeon_bo_kunmap(rdev->vram_scratch.robj);
1268 radeon_bo_unpin(rdev->vram_scratch.robj);
1269 radeon_bo_unreserve(rdev->vram_scratch.robj);
1270 }
1271 radeon_bo_unref(&rdev->vram_scratch.robj);
1272}
1273
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001274/* We doesn't check that the GPU really needs a reset we simply do the
1275 * reset, it's up to the caller to determine if the GPU needs one. We
1276 * might add an helper function to check that.
1277 */
1278int r600_gpu_soft_reset(struct radeon_device *rdev)
1279{
Jerome Glissea3c19452009-10-01 18:02:13 +02001280 struct rv515_mc_save save;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001281 u32 grbm_busy_mask = S_008010_VC_BUSY(1) | S_008010_VGT_BUSY_NO_DMA(1) |
1282 S_008010_VGT_BUSY(1) | S_008010_TA03_BUSY(1) |
1283 S_008010_TC_BUSY(1) | S_008010_SX_BUSY(1) |
1284 S_008010_SH_BUSY(1) | S_008010_SPI03_BUSY(1) |
1285 S_008010_SMX_BUSY(1) | S_008010_SC_BUSY(1) |
1286 S_008010_PA_BUSY(1) | S_008010_DB03_BUSY(1) |
1287 S_008010_CR_BUSY(1) | S_008010_CB03_BUSY(1) |
1288 S_008010_GUI_ACTIVE(1);
1289 u32 grbm2_busy_mask = S_008014_SPI0_BUSY(1) | S_008014_SPI1_BUSY(1) |
1290 S_008014_SPI2_BUSY(1) | S_008014_SPI3_BUSY(1) |
1291 S_008014_TA0_BUSY(1) | S_008014_TA1_BUSY(1) |
1292 S_008014_TA2_BUSY(1) | S_008014_TA3_BUSY(1) |
1293 S_008014_DB0_BUSY(1) | S_008014_DB1_BUSY(1) |
1294 S_008014_DB2_BUSY(1) | S_008014_DB3_BUSY(1) |
1295 S_008014_CB0_BUSY(1) | S_008014_CB1_BUSY(1) |
1296 S_008014_CB2_BUSY(1) | S_008014_CB3_BUSY(1);
Jerome Glissea3c19452009-10-01 18:02:13 +02001297 u32 tmp;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001298
Alex Deucher8d96fe92011-01-21 15:38:22 +00001299 if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
1300 return 0;
1301
Jerome Glisse1a029b72009-10-06 19:04:30 +02001302 dev_info(rdev->dev, "GPU softreset \n");
1303 dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
1304 RREG32(R_008010_GRBM_STATUS));
1305 dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
Jerome Glissea3c19452009-10-01 18:02:13 +02001306 RREG32(R_008014_GRBM_STATUS2));
Jerome Glisse1a029b72009-10-06 19:04:30 +02001307 dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
1308 RREG32(R_000E50_SRBM_STATUS));
Jerome Glissea3c19452009-10-01 18:02:13 +02001309 rv515_mc_stop(rdev, &save);
1310 if (r600_mc_wait_for_idle(rdev)) {
1311 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
1312 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001313 /* Disable CP parsing/prefetching */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001314 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001315 /* Check if any of the rendering block is busy and reset it */
1316 if ((RREG32(R_008010_GRBM_STATUS) & grbm_busy_mask) ||
1317 (RREG32(R_008014_GRBM_STATUS2) & grbm2_busy_mask)) {
Jerome Glissea3c19452009-10-01 18:02:13 +02001318 tmp = S_008020_SOFT_RESET_CR(1) |
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001319 S_008020_SOFT_RESET_DB(1) |
1320 S_008020_SOFT_RESET_CB(1) |
1321 S_008020_SOFT_RESET_PA(1) |
1322 S_008020_SOFT_RESET_SC(1) |
1323 S_008020_SOFT_RESET_SMX(1) |
1324 S_008020_SOFT_RESET_SPI(1) |
1325 S_008020_SOFT_RESET_SX(1) |
1326 S_008020_SOFT_RESET_SH(1) |
1327 S_008020_SOFT_RESET_TC(1) |
1328 S_008020_SOFT_RESET_TA(1) |
1329 S_008020_SOFT_RESET_VC(1) |
Jerome Glissea3c19452009-10-01 18:02:13 +02001330 S_008020_SOFT_RESET_VGT(1);
Jerome Glisse1a029b72009-10-06 19:04:30 +02001331 dev_info(rdev->dev, " R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
Jerome Glissea3c19452009-10-01 18:02:13 +02001332 WREG32(R_008020_GRBM_SOFT_RESET, tmp);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001333 RREG32(R_008020_GRBM_SOFT_RESET);
1334 mdelay(15);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001335 WREG32(R_008020_GRBM_SOFT_RESET, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001336 }
1337 /* Reset CP (we always reset CP) */
Jerome Glissea3c19452009-10-01 18:02:13 +02001338 tmp = S_008020_SOFT_RESET_CP(1);
1339 dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
1340 WREG32(R_008020_GRBM_SOFT_RESET, tmp);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001341 RREG32(R_008020_GRBM_SOFT_RESET);
1342 mdelay(15);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001343 WREG32(R_008020_GRBM_SOFT_RESET, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001344 /* Wait a little for things to settle down */
Jerome Glisse225758d2010-03-09 14:45:10 +00001345 mdelay(1);
Jerome Glisse1a029b72009-10-06 19:04:30 +02001346 dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
1347 RREG32(R_008010_GRBM_STATUS));
1348 dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
1349 RREG32(R_008014_GRBM_STATUS2));
1350 dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
1351 RREG32(R_000E50_SRBM_STATUS));
Jerome Glissea3c19452009-10-01 18:02:13 +02001352 rv515_mc_resume(rdev, &save);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001353 return 0;
1354}
1355
Christian Könige32eb502011-10-23 12:56:27 +02001356bool r600_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse225758d2010-03-09 14:45:10 +00001357{
1358 u32 srbm_status;
1359 u32 grbm_status;
1360 u32 grbm_status2;
Jerome Glisse225758d2010-03-09 14:45:10 +00001361
1362 srbm_status = RREG32(R_000E50_SRBM_STATUS);
1363 grbm_status = RREG32(R_008010_GRBM_STATUS);
1364 grbm_status2 = RREG32(R_008014_GRBM_STATUS2);
1365 if (!G_008010_GUI_ACTIVE(grbm_status)) {
Christian König069211e2012-05-02 15:11:20 +02001366 radeon_ring_lockup_update(ring);
Jerome Glisse225758d2010-03-09 14:45:10 +00001367 return false;
1368 }
1369 /* force CP activities */
Christian König7b9ef162012-05-02 15:11:23 +02001370 radeon_ring_force_activity(rdev, ring);
Christian König069211e2012-05-02 15:11:20 +02001371 return radeon_ring_test_lockup(rdev, ring);
Jerome Glisse225758d2010-03-09 14:45:10 +00001372}
1373
Jerome Glissea2d07b72010-03-09 14:45:11 +00001374int r600_asic_reset(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001375{
1376 return r600_gpu_soft_reset(rdev);
1377}
1378
Alex Deucher416a2bd2012-05-31 19:00:25 -04001379u32 r6xx_remap_render_backend(struct radeon_device *rdev,
1380 u32 tiling_pipe_num,
1381 u32 max_rb_num,
1382 u32 total_max_rb_num,
1383 u32 disabled_rb_mask)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001384{
Alex Deucher416a2bd2012-05-31 19:00:25 -04001385 u32 rendering_pipe_num, rb_num_width, req_rb_num;
1386 u32 pipe_rb_ratio, pipe_rb_remain;
1387 u32 data = 0, mask = 1 << (max_rb_num - 1);
1388 unsigned i, j;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001389
Alex Deucher416a2bd2012-05-31 19:00:25 -04001390 /* mask out the RBs that don't exist on that asic */
1391 disabled_rb_mask |= (0xff << max_rb_num) & 0xff;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001392
Alex Deucher416a2bd2012-05-31 19:00:25 -04001393 rendering_pipe_num = 1 << tiling_pipe_num;
1394 req_rb_num = total_max_rb_num - r600_count_pipe_bits(disabled_rb_mask);
1395 BUG_ON(rendering_pipe_num < req_rb_num);
1396
1397 pipe_rb_ratio = rendering_pipe_num / req_rb_num;
1398 pipe_rb_remain = rendering_pipe_num - pipe_rb_ratio * req_rb_num;
1399
1400 if (rdev->family <= CHIP_RV740) {
1401 /* r6xx/r7xx */
1402 rb_num_width = 2;
1403 } else {
1404 /* eg+ */
1405 rb_num_width = 4;
1406 }
1407
1408 for (i = 0; i < max_rb_num; i++) {
1409 if (!(mask & disabled_rb_mask)) {
1410 for (j = 0; j < pipe_rb_ratio; j++) {
1411 data <<= rb_num_width;
1412 data |= max_rb_num - i - 1;
1413 }
1414 if (pipe_rb_remain) {
1415 data <<= rb_num_width;
1416 data |= max_rb_num - i - 1;
1417 pipe_rb_remain--;
1418 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001419 }
Alex Deucher416a2bd2012-05-31 19:00:25 -04001420 mask >>= 1;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001421 }
1422
Alex Deucher416a2bd2012-05-31 19:00:25 -04001423 return data;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001424}
1425
1426int r600_count_pipe_bits(uint32_t val)
1427{
1428 int i, ret = 0;
1429
1430 for (i = 0; i < 32; i++) {
1431 ret += val & 1;
1432 val >>= 1;
1433 }
1434 return ret;
1435}
1436
1437void r600_gpu_init(struct radeon_device *rdev)
1438{
1439 u32 tiling_config;
1440 u32 ramcfg;
Alex Deucherd03f5d52010-02-19 16:22:31 -05001441 u32 cc_rb_backend_disable;
1442 u32 cc_gc_shader_pipe_config;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001443 u32 tmp;
1444 int i, j;
1445 u32 sq_config;
1446 u32 sq_gpr_resource_mgmt_1 = 0;
1447 u32 sq_gpr_resource_mgmt_2 = 0;
1448 u32 sq_thread_resource_mgmt = 0;
1449 u32 sq_stack_resource_mgmt_1 = 0;
1450 u32 sq_stack_resource_mgmt_2 = 0;
Alex Deucher416a2bd2012-05-31 19:00:25 -04001451 u32 disabled_rb_mask;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001452
Alex Deucher416a2bd2012-05-31 19:00:25 -04001453 rdev->config.r600.tiling_group_size = 256;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001454 switch (rdev->family) {
1455 case CHIP_R600:
1456 rdev->config.r600.max_pipes = 4;
1457 rdev->config.r600.max_tile_pipes = 8;
1458 rdev->config.r600.max_simds = 4;
1459 rdev->config.r600.max_backends = 4;
1460 rdev->config.r600.max_gprs = 256;
1461 rdev->config.r600.max_threads = 192;
1462 rdev->config.r600.max_stack_entries = 256;
1463 rdev->config.r600.max_hw_contexts = 8;
1464 rdev->config.r600.max_gs_threads = 16;
1465 rdev->config.r600.sx_max_export_size = 128;
1466 rdev->config.r600.sx_max_export_pos_size = 16;
1467 rdev->config.r600.sx_max_export_smx_size = 128;
1468 rdev->config.r600.sq_num_cf_insts = 2;
1469 break;
1470 case CHIP_RV630:
1471 case CHIP_RV635:
1472 rdev->config.r600.max_pipes = 2;
1473 rdev->config.r600.max_tile_pipes = 2;
1474 rdev->config.r600.max_simds = 3;
1475 rdev->config.r600.max_backends = 1;
1476 rdev->config.r600.max_gprs = 128;
1477 rdev->config.r600.max_threads = 192;
1478 rdev->config.r600.max_stack_entries = 128;
1479 rdev->config.r600.max_hw_contexts = 8;
1480 rdev->config.r600.max_gs_threads = 4;
1481 rdev->config.r600.sx_max_export_size = 128;
1482 rdev->config.r600.sx_max_export_pos_size = 16;
1483 rdev->config.r600.sx_max_export_smx_size = 128;
1484 rdev->config.r600.sq_num_cf_insts = 2;
1485 break;
1486 case CHIP_RV610:
1487 case CHIP_RV620:
1488 case CHIP_RS780:
1489 case CHIP_RS880:
1490 rdev->config.r600.max_pipes = 1;
1491 rdev->config.r600.max_tile_pipes = 1;
1492 rdev->config.r600.max_simds = 2;
1493 rdev->config.r600.max_backends = 1;
1494 rdev->config.r600.max_gprs = 128;
1495 rdev->config.r600.max_threads = 192;
1496 rdev->config.r600.max_stack_entries = 128;
1497 rdev->config.r600.max_hw_contexts = 4;
1498 rdev->config.r600.max_gs_threads = 4;
1499 rdev->config.r600.sx_max_export_size = 128;
1500 rdev->config.r600.sx_max_export_pos_size = 16;
1501 rdev->config.r600.sx_max_export_smx_size = 128;
1502 rdev->config.r600.sq_num_cf_insts = 1;
1503 break;
1504 case CHIP_RV670:
1505 rdev->config.r600.max_pipes = 4;
1506 rdev->config.r600.max_tile_pipes = 4;
1507 rdev->config.r600.max_simds = 4;
1508 rdev->config.r600.max_backends = 4;
1509 rdev->config.r600.max_gprs = 192;
1510 rdev->config.r600.max_threads = 192;
1511 rdev->config.r600.max_stack_entries = 256;
1512 rdev->config.r600.max_hw_contexts = 8;
1513 rdev->config.r600.max_gs_threads = 16;
1514 rdev->config.r600.sx_max_export_size = 128;
1515 rdev->config.r600.sx_max_export_pos_size = 16;
1516 rdev->config.r600.sx_max_export_smx_size = 128;
1517 rdev->config.r600.sq_num_cf_insts = 2;
1518 break;
1519 default:
1520 break;
1521 }
1522
1523 /* Initialize HDP */
1524 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1525 WREG32((0x2c14 + j), 0x00000000);
1526 WREG32((0x2c18 + j), 0x00000000);
1527 WREG32((0x2c1c + j), 0x00000000);
1528 WREG32((0x2c20 + j), 0x00000000);
1529 WREG32((0x2c24 + j), 0x00000000);
1530 }
1531
1532 WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
1533
1534 /* Setup tiling */
1535 tiling_config = 0;
1536 ramcfg = RREG32(RAMCFG);
1537 switch (rdev->config.r600.max_tile_pipes) {
1538 case 1:
1539 tiling_config |= PIPE_TILING(0);
1540 break;
1541 case 2:
1542 tiling_config |= PIPE_TILING(1);
1543 break;
1544 case 4:
1545 tiling_config |= PIPE_TILING(2);
1546 break;
1547 case 8:
1548 tiling_config |= PIPE_TILING(3);
1549 break;
1550 default:
1551 break;
1552 }
Alex Deucherd03f5d52010-02-19 16:22:31 -05001553 rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
Jerome Glisse961fb592010-02-10 22:30:05 +00001554 rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001555 tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
Alex Deucher881fe6c2010-10-18 23:54:56 -04001556 tiling_config |= GROUP_SIZE((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
Alex Deucher416a2bd2012-05-31 19:00:25 -04001557
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001558 tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
1559 if (tmp > 3) {
1560 tiling_config |= ROW_TILING(3);
1561 tiling_config |= SAMPLE_SPLIT(3);
1562 } else {
1563 tiling_config |= ROW_TILING(tmp);
1564 tiling_config |= SAMPLE_SPLIT(tmp);
1565 }
1566 tiling_config |= BANK_SWAPS(1);
Alex Deucherd03f5d52010-02-19 16:22:31 -05001567
1568 cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
Alex Deucher416a2bd2012-05-31 19:00:25 -04001569 tmp = R6XX_MAX_BACKENDS -
1570 r600_count_pipe_bits((cc_rb_backend_disable >> 16) & R6XX_MAX_BACKENDS_MASK);
1571 if (tmp < rdev->config.r600.max_backends) {
1572 rdev->config.r600.max_backends = tmp;
1573 }
Alex Deucherd03f5d52010-02-19 16:22:31 -05001574
Alex Deucher416a2bd2012-05-31 19:00:25 -04001575 cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0x00ffff00;
1576 tmp = R6XX_MAX_PIPES -
1577 r600_count_pipe_bits((cc_gc_shader_pipe_config >> 8) & R6XX_MAX_PIPES_MASK);
1578 if (tmp < rdev->config.r600.max_pipes) {
1579 rdev->config.r600.max_pipes = tmp;
1580 }
1581 tmp = R6XX_MAX_SIMDS -
1582 r600_count_pipe_bits((cc_gc_shader_pipe_config >> 16) & R6XX_MAX_SIMDS_MASK);
1583 if (tmp < rdev->config.r600.max_simds) {
1584 rdev->config.r600.max_simds = tmp;
1585 }
Alex Deucherd03f5d52010-02-19 16:22:31 -05001586
Alex Deucher416a2bd2012-05-31 19:00:25 -04001587 disabled_rb_mask = (RREG32(CC_RB_BACKEND_DISABLE) >> 16) & R6XX_MAX_BACKENDS_MASK;
1588 tmp = (tiling_config & PIPE_TILING__MASK) >> PIPE_TILING__SHIFT;
1589 tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.r600.max_backends,
1590 R6XX_MAX_BACKENDS, disabled_rb_mask);
1591 tiling_config |= tmp << 16;
1592 rdev->config.r600.backend_map = tmp;
1593
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001594 rdev->config.r600.tile_config = tiling_config;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001595 WREG32(GB_TILING_CONFIG, tiling_config);
1596 WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
1597 WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
1598
Alex Deucherd03f5d52010-02-19 16:22:31 -05001599 tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001600 WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
1601 WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
1602
1603 /* Setup some CP states */
1604 WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
1605 WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
1606
1607 WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
1608 SYNC_WALKER | SYNC_ALIGNER));
1609 /* Setup various GPU states */
1610 if (rdev->family == CHIP_RV670)
1611 WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
1612
1613 tmp = RREG32(SX_DEBUG_1);
1614 tmp |= SMX_EVENT_RELEASE;
1615 if ((rdev->family > CHIP_R600))
1616 tmp |= ENABLE_NEW_SMX_ADDRESS;
1617 WREG32(SX_DEBUG_1, tmp);
1618
1619 if (((rdev->family) == CHIP_R600) ||
1620 ((rdev->family) == CHIP_RV630) ||
1621 ((rdev->family) == CHIP_RV610) ||
1622 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001623 ((rdev->family) == CHIP_RS780) ||
1624 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001625 WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
1626 } else {
1627 WREG32(DB_DEBUG, 0);
1628 }
1629 WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
1630 DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
1631
1632 WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
1633 WREG32(VGT_NUM_INSTANCES, 0);
1634
1635 WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
1636 WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
1637
1638 tmp = RREG32(SQ_MS_FIFO_SIZES);
1639 if (((rdev->family) == CHIP_RV610) ||
1640 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001641 ((rdev->family) == CHIP_RS780) ||
1642 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001643 tmp = (CACHE_FIFO_SIZE(0xa) |
1644 FETCH_FIFO_HIWATER(0xa) |
1645 DONE_FIFO_HIWATER(0xe0) |
1646 ALU_UPDATE_FIFO_HIWATER(0x8));
1647 } else if (((rdev->family) == CHIP_R600) ||
1648 ((rdev->family) == CHIP_RV630)) {
1649 tmp &= ~DONE_FIFO_HIWATER(0xff);
1650 tmp |= DONE_FIFO_HIWATER(0x4);
1651 }
1652 WREG32(SQ_MS_FIFO_SIZES, tmp);
1653
1654 /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
1655 * should be adjusted as needed by the 2D/3D drivers. This just sets default values
1656 */
1657 sq_config = RREG32(SQ_CONFIG);
1658 sq_config &= ~(PS_PRIO(3) |
1659 VS_PRIO(3) |
1660 GS_PRIO(3) |
1661 ES_PRIO(3));
1662 sq_config |= (DX9_CONSTS |
1663 VC_ENABLE |
1664 PS_PRIO(0) |
1665 VS_PRIO(1) |
1666 GS_PRIO(2) |
1667 ES_PRIO(3));
1668
1669 if ((rdev->family) == CHIP_R600) {
1670 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
1671 NUM_VS_GPRS(124) |
1672 NUM_CLAUSE_TEMP_GPRS(4));
1673 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
1674 NUM_ES_GPRS(0));
1675 sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
1676 NUM_VS_THREADS(48) |
1677 NUM_GS_THREADS(4) |
1678 NUM_ES_THREADS(4));
1679 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
1680 NUM_VS_STACK_ENTRIES(128));
1681 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
1682 NUM_ES_STACK_ENTRIES(0));
1683 } else if (((rdev->family) == CHIP_RV610) ||
1684 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001685 ((rdev->family) == CHIP_RS780) ||
1686 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001687 /* no vertex cache */
1688 sq_config &= ~VC_ENABLE;
1689
1690 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1691 NUM_VS_GPRS(44) |
1692 NUM_CLAUSE_TEMP_GPRS(2));
1693 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
1694 NUM_ES_GPRS(17));
1695 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1696 NUM_VS_THREADS(78) |
1697 NUM_GS_THREADS(4) |
1698 NUM_ES_THREADS(31));
1699 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
1700 NUM_VS_STACK_ENTRIES(40));
1701 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
1702 NUM_ES_STACK_ENTRIES(16));
1703 } else if (((rdev->family) == CHIP_RV630) ||
1704 ((rdev->family) == CHIP_RV635)) {
1705 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1706 NUM_VS_GPRS(44) |
1707 NUM_CLAUSE_TEMP_GPRS(2));
1708 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
1709 NUM_ES_GPRS(18));
1710 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1711 NUM_VS_THREADS(78) |
1712 NUM_GS_THREADS(4) |
1713 NUM_ES_THREADS(31));
1714 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
1715 NUM_VS_STACK_ENTRIES(40));
1716 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
1717 NUM_ES_STACK_ENTRIES(16));
1718 } else if ((rdev->family) == CHIP_RV670) {
1719 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1720 NUM_VS_GPRS(44) |
1721 NUM_CLAUSE_TEMP_GPRS(2));
1722 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
1723 NUM_ES_GPRS(17));
1724 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1725 NUM_VS_THREADS(78) |
1726 NUM_GS_THREADS(4) |
1727 NUM_ES_THREADS(31));
1728 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
1729 NUM_VS_STACK_ENTRIES(64));
1730 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
1731 NUM_ES_STACK_ENTRIES(64));
1732 }
1733
1734 WREG32(SQ_CONFIG, sq_config);
1735 WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
1736 WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
1737 WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
1738 WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
1739 WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
1740
1741 if (((rdev->family) == CHIP_RV610) ||
1742 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001743 ((rdev->family) == CHIP_RS780) ||
1744 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001745 WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
1746 } else {
1747 WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
1748 }
1749
1750 /* More default values. 2D/3D driver should adjust as needed */
1751 WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
1752 S1_X(0x4) | S1_Y(0xc)));
1753 WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
1754 S1_X(0x2) | S1_Y(0x2) |
1755 S2_X(0xa) | S2_Y(0x6) |
1756 S3_X(0x6) | S3_Y(0xa)));
1757 WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
1758 S1_X(0x4) | S1_Y(0xc) |
1759 S2_X(0x1) | S2_Y(0x6) |
1760 S3_X(0xa) | S3_Y(0xe)));
1761 WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
1762 S5_X(0x0) | S5_Y(0x0) |
1763 S6_X(0xb) | S6_Y(0x4) |
1764 S7_X(0x7) | S7_Y(0x8)));
1765
1766 WREG32(VGT_STRMOUT_EN, 0);
1767 tmp = rdev->config.r600.max_pipes * 16;
1768 switch (rdev->family) {
1769 case CHIP_RV610:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001770 case CHIP_RV620:
Alex Deucheree59f2b2009-11-05 13:11:46 -05001771 case CHIP_RS780:
1772 case CHIP_RS880:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001773 tmp += 32;
1774 break;
1775 case CHIP_RV670:
1776 tmp += 128;
1777 break;
1778 default:
1779 break;
1780 }
1781 if (tmp > 256) {
1782 tmp = 256;
1783 }
1784 WREG32(VGT_ES_PER_GS, 128);
1785 WREG32(VGT_GS_PER_ES, tmp);
1786 WREG32(VGT_GS_PER_VS, 2);
1787 WREG32(VGT_GS_VERTEX_REUSE, 16);
1788
1789 /* more default values. 2D/3D driver should adjust as needed */
1790 WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
1791 WREG32(VGT_STRMOUT_EN, 0);
1792 WREG32(SX_MISC, 0);
1793 WREG32(PA_SC_MODE_CNTL, 0);
1794 WREG32(PA_SC_AA_CONFIG, 0);
1795 WREG32(PA_SC_LINE_STIPPLE, 0);
1796 WREG32(SPI_INPUT_Z, 0);
1797 WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
1798 WREG32(CB_COLOR7_FRAG, 0);
1799
1800 /* Clear render buffer base addresses */
1801 WREG32(CB_COLOR0_BASE, 0);
1802 WREG32(CB_COLOR1_BASE, 0);
1803 WREG32(CB_COLOR2_BASE, 0);
1804 WREG32(CB_COLOR3_BASE, 0);
1805 WREG32(CB_COLOR4_BASE, 0);
1806 WREG32(CB_COLOR5_BASE, 0);
1807 WREG32(CB_COLOR6_BASE, 0);
1808 WREG32(CB_COLOR7_BASE, 0);
1809 WREG32(CB_COLOR7_FRAG, 0);
1810
1811 switch (rdev->family) {
1812 case CHIP_RV610:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001813 case CHIP_RV620:
Alex Deucheree59f2b2009-11-05 13:11:46 -05001814 case CHIP_RS780:
1815 case CHIP_RS880:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001816 tmp = TC_L2_SIZE(8);
1817 break;
1818 case CHIP_RV630:
1819 case CHIP_RV635:
1820 tmp = TC_L2_SIZE(4);
1821 break;
1822 case CHIP_R600:
1823 tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
1824 break;
1825 default:
1826 tmp = TC_L2_SIZE(0);
1827 break;
1828 }
1829 WREG32(TC_CNTL, tmp);
1830
1831 tmp = RREG32(HDP_HOST_PATH_CNTL);
1832 WREG32(HDP_HOST_PATH_CNTL, tmp);
1833
1834 tmp = RREG32(ARB_POP);
1835 tmp |= ENABLE_TC128;
1836 WREG32(ARB_POP, tmp);
1837
1838 WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
1839 WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
1840 NUM_CLIP_SEQ(3)));
1841 WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
1842}
1843
1844
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001845/*
1846 * Indirect registers accessor
1847 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001848u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001849{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001850 u32 r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001851
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001852 WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
1853 (void)RREG32(PCIE_PORT_INDEX);
1854 r = RREG32(PCIE_PORT_DATA);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001855 return r;
1856}
1857
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001858void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001859{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001860 WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
1861 (void)RREG32(PCIE_PORT_INDEX);
1862 WREG32(PCIE_PORT_DATA, (v));
1863 (void)RREG32(PCIE_PORT_DATA);
1864}
1865
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001866/*
1867 * CP & Ring
1868 */
1869void r600_cp_stop(struct radeon_device *rdev)
1870{
Dave Airlie53595332011-03-14 09:47:24 +10001871 radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001872 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
Alex Deucher724c80e2010-08-27 18:25:25 -04001873 WREG32(SCRATCH_UMSK, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001874}
1875
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001876int r600_init_microcode(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001877{
1878 struct platform_device *pdev;
1879 const char *chip_name;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001880 const char *rlc_chip_name;
1881 size_t pfp_req_size, me_req_size, rlc_req_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001882 char fw_name[30];
1883 int err;
1884
1885 DRM_DEBUG("\n");
1886
1887 pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
1888 err = IS_ERR(pdev);
1889 if (err) {
1890 printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
1891 return -EINVAL;
1892 }
1893
1894 switch (rdev->family) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001895 case CHIP_R600:
1896 chip_name = "R600";
1897 rlc_chip_name = "R600";
1898 break;
1899 case CHIP_RV610:
1900 chip_name = "RV610";
1901 rlc_chip_name = "R600";
1902 break;
1903 case CHIP_RV630:
1904 chip_name = "RV630";
1905 rlc_chip_name = "R600";
1906 break;
1907 case CHIP_RV620:
1908 chip_name = "RV620";
1909 rlc_chip_name = "R600";
1910 break;
1911 case CHIP_RV635:
1912 chip_name = "RV635";
1913 rlc_chip_name = "R600";
1914 break;
1915 case CHIP_RV670:
1916 chip_name = "RV670";
1917 rlc_chip_name = "R600";
1918 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001919 case CHIP_RS780:
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001920 case CHIP_RS880:
1921 chip_name = "RS780";
1922 rlc_chip_name = "R600";
1923 break;
1924 case CHIP_RV770:
1925 chip_name = "RV770";
1926 rlc_chip_name = "R700";
1927 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001928 case CHIP_RV730:
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001929 case CHIP_RV740:
1930 chip_name = "RV730";
1931 rlc_chip_name = "R700";
1932 break;
1933 case CHIP_RV710:
1934 chip_name = "RV710";
1935 rlc_chip_name = "R700";
1936 break;
Alex Deucherfe251e22010-03-24 13:36:43 -04001937 case CHIP_CEDAR:
1938 chip_name = "CEDAR";
Alex Deucher45f9a392010-03-24 13:55:51 -04001939 rlc_chip_name = "CEDAR";
Alex Deucherfe251e22010-03-24 13:36:43 -04001940 break;
1941 case CHIP_REDWOOD:
1942 chip_name = "REDWOOD";
Alex Deucher45f9a392010-03-24 13:55:51 -04001943 rlc_chip_name = "REDWOOD";
Alex Deucherfe251e22010-03-24 13:36:43 -04001944 break;
1945 case CHIP_JUNIPER:
1946 chip_name = "JUNIPER";
Alex Deucher45f9a392010-03-24 13:55:51 -04001947 rlc_chip_name = "JUNIPER";
Alex Deucherfe251e22010-03-24 13:36:43 -04001948 break;
1949 case CHIP_CYPRESS:
1950 case CHIP_HEMLOCK:
1951 chip_name = "CYPRESS";
Alex Deucher45f9a392010-03-24 13:55:51 -04001952 rlc_chip_name = "CYPRESS";
Alex Deucherfe251e22010-03-24 13:36:43 -04001953 break;
Alex Deucher439bd6c2010-11-22 17:56:31 -05001954 case CHIP_PALM:
1955 chip_name = "PALM";
1956 rlc_chip_name = "SUMO";
1957 break;
Alex Deucherd5c5a722011-05-31 15:42:48 -04001958 case CHIP_SUMO:
1959 chip_name = "SUMO";
1960 rlc_chip_name = "SUMO";
1961 break;
1962 case CHIP_SUMO2:
1963 chip_name = "SUMO2";
1964 rlc_chip_name = "SUMO";
1965 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001966 default: BUG();
1967 }
1968
Alex Deucherfe251e22010-03-24 13:36:43 -04001969 if (rdev->family >= CHIP_CEDAR) {
1970 pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
1971 me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
Alex Deucher45f9a392010-03-24 13:55:51 -04001972 rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
Alex Deucherfe251e22010-03-24 13:36:43 -04001973 } else if (rdev->family >= CHIP_RV770) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001974 pfp_req_size = R700_PFP_UCODE_SIZE * 4;
1975 me_req_size = R700_PM4_UCODE_SIZE * 4;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001976 rlc_req_size = R700_RLC_UCODE_SIZE * 4;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001977 } else {
1978 pfp_req_size = PFP_UCODE_SIZE * 4;
1979 me_req_size = PM4_UCODE_SIZE * 12;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001980 rlc_req_size = RLC_UCODE_SIZE * 4;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001981 }
1982
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001983 DRM_INFO("Loading %s Microcode\n", chip_name);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001984
1985 snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
1986 err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
1987 if (err)
1988 goto out;
1989 if (rdev->pfp_fw->size != pfp_req_size) {
1990 printk(KERN_ERR
1991 "r600_cp: Bogus length %zu in firmware \"%s\"\n",
1992 rdev->pfp_fw->size, fw_name);
1993 err = -EINVAL;
1994 goto out;
1995 }
1996
1997 snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
1998 err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
1999 if (err)
2000 goto out;
2001 if (rdev->me_fw->size != me_req_size) {
2002 printk(KERN_ERR
2003 "r600_cp: Bogus length %zu in firmware \"%s\"\n",
2004 rdev->me_fw->size, fw_name);
2005 err = -EINVAL;
2006 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002007
2008 snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
2009 err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
2010 if (err)
2011 goto out;
2012 if (rdev->rlc_fw->size != rlc_req_size) {
2013 printk(KERN_ERR
2014 "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
2015 rdev->rlc_fw->size, fw_name);
2016 err = -EINVAL;
2017 }
2018
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002019out:
2020 platform_device_unregister(pdev);
2021
2022 if (err) {
2023 if (err != -EINVAL)
2024 printk(KERN_ERR
2025 "r600_cp: Failed to load firmware \"%s\"\n",
2026 fw_name);
2027 release_firmware(rdev->pfp_fw);
2028 rdev->pfp_fw = NULL;
2029 release_firmware(rdev->me_fw);
2030 rdev->me_fw = NULL;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002031 release_firmware(rdev->rlc_fw);
2032 rdev->rlc_fw = NULL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002033 }
2034 return err;
2035}
2036
2037static int r600_cp_load_microcode(struct radeon_device *rdev)
2038{
2039 const __be32 *fw_data;
2040 int i;
2041
2042 if (!rdev->me_fw || !rdev->pfp_fw)
2043 return -EINVAL;
2044
2045 r600_cp_stop(rdev);
2046
Cédric Cano4eace7f2011-02-11 19:45:38 -05002047 WREG32(CP_RB_CNTL,
2048#ifdef __BIG_ENDIAN
2049 BUF_SWAP_32BIT |
2050#endif
2051 RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002052
2053 /* Reset cp */
2054 WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
2055 RREG32(GRBM_SOFT_RESET);
2056 mdelay(15);
2057 WREG32(GRBM_SOFT_RESET, 0);
2058
2059 WREG32(CP_ME_RAM_WADDR, 0);
2060
2061 fw_data = (const __be32 *)rdev->me_fw->data;
2062 WREG32(CP_ME_RAM_WADDR, 0);
2063 for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
2064 WREG32(CP_ME_RAM_DATA,
2065 be32_to_cpup(fw_data++));
2066
2067 fw_data = (const __be32 *)rdev->pfp_fw->data;
2068 WREG32(CP_PFP_UCODE_ADDR, 0);
2069 for (i = 0; i < PFP_UCODE_SIZE; i++)
2070 WREG32(CP_PFP_UCODE_DATA,
2071 be32_to_cpup(fw_data++));
2072
2073 WREG32(CP_PFP_UCODE_ADDR, 0);
2074 WREG32(CP_ME_RAM_WADDR, 0);
2075 WREG32(CP_ME_RAM_RADDR, 0);
2076 return 0;
2077}
2078
2079int r600_cp_start(struct radeon_device *rdev)
2080{
Christian Könige32eb502011-10-23 12:56:27 +02002081 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002082 int r;
2083 uint32_t cp_me;
2084
Christian Könige32eb502011-10-23 12:56:27 +02002085 r = radeon_ring_lock(rdev, ring, 7);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002086 if (r) {
2087 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
2088 return r;
2089 }
Christian Könige32eb502011-10-23 12:56:27 +02002090 radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
2091 radeon_ring_write(ring, 0x1);
Alex Deucher7e7b41d2010-09-02 21:32:32 -04002092 if (rdev->family >= CHIP_RV770) {
Christian Könige32eb502011-10-23 12:56:27 +02002093 radeon_ring_write(ring, 0x0);
2094 radeon_ring_write(ring, rdev->config.rv770.max_hw_contexts - 1);
Alex Deucherfe251e22010-03-24 13:36:43 -04002095 } else {
Christian Könige32eb502011-10-23 12:56:27 +02002096 radeon_ring_write(ring, 0x3);
2097 radeon_ring_write(ring, rdev->config.r600.max_hw_contexts - 1);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002098 }
Christian Könige32eb502011-10-23 12:56:27 +02002099 radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
2100 radeon_ring_write(ring, 0);
2101 radeon_ring_write(ring, 0);
2102 radeon_ring_unlock_commit(rdev, ring);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002103
2104 cp_me = 0xff;
2105 WREG32(R_0086D8_CP_ME_CNTL, cp_me);
2106 return 0;
2107}
2108
2109int r600_cp_resume(struct radeon_device *rdev)
2110{
Christian Könige32eb502011-10-23 12:56:27 +02002111 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002112 u32 tmp;
2113 u32 rb_bufsz;
2114 int r;
2115
2116 /* Reset cp */
2117 WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
2118 RREG32(GRBM_SOFT_RESET);
2119 mdelay(15);
2120 WREG32(GRBM_SOFT_RESET, 0);
2121
2122 /* Set ring buffer size */
Christian Könige32eb502011-10-23 12:56:27 +02002123 rb_bufsz = drm_order(ring->ring_size / 8);
Alex Deucher724c80e2010-08-27 18:25:25 -04002124 tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002125#ifdef __BIG_ENDIAN
Alex Deucherd6f28932009-11-02 16:01:27 -05002126 tmp |= BUF_SWAP_32BIT;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002127#endif
Alex Deucherd6f28932009-11-02 16:01:27 -05002128 WREG32(CP_RB_CNTL, tmp);
Christian König15d33322011-09-15 19:02:22 +02002129 WREG32(CP_SEM_WAIT_TIMER, 0x0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002130
2131 /* Set the write pointer delay */
2132 WREG32(CP_RB_WPTR_DELAY, 0);
2133
2134 /* Initialize the ring buffer's read and write pointers */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002135 WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
2136 WREG32(CP_RB_RPTR_WR, 0);
Christian Könige32eb502011-10-23 12:56:27 +02002137 ring->wptr = 0;
2138 WREG32(CP_RB_WPTR, ring->wptr);
Alex Deucher724c80e2010-08-27 18:25:25 -04002139
2140 /* set the wb address whether it's enabled or not */
Cédric Cano4eace7f2011-02-11 19:45:38 -05002141 WREG32(CP_RB_RPTR_ADDR,
Cédric Cano4eace7f2011-02-11 19:45:38 -05002142 ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
Alex Deucher724c80e2010-08-27 18:25:25 -04002143 WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
2144 WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
2145
2146 if (rdev->wb.enabled)
2147 WREG32(SCRATCH_UMSK, 0xff);
2148 else {
2149 tmp |= RB_NO_UPDATE;
2150 WREG32(SCRATCH_UMSK, 0);
2151 }
2152
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002153 mdelay(1);
2154 WREG32(CP_RB_CNTL, tmp);
2155
Christian Könige32eb502011-10-23 12:56:27 +02002156 WREG32(CP_RB_BASE, ring->gpu_addr >> 8);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002157 WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
2158
Christian Könige32eb502011-10-23 12:56:27 +02002159 ring->rptr = RREG32(CP_RB_RPTR);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002160
2161 r600_cp_start(rdev);
Christian Könige32eb502011-10-23 12:56:27 +02002162 ring->ready = true;
Alex Deucherf7128122012-02-23 17:53:45 -05002163 r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002164 if (r) {
Christian Könige32eb502011-10-23 12:56:27 +02002165 ring->ready = false;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002166 return r;
2167 }
2168 return 0;
2169}
2170
Christian Könige32eb502011-10-23 12:56:27 +02002171void r600_ring_init(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ring_size)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002172{
2173 u32 rb_bufsz;
2174
2175 /* Align ring size */
2176 rb_bufsz = drm_order(ring_size / 8);
2177 ring_size = (1 << (rb_bufsz + 1)) * 4;
Christian Könige32eb502011-10-23 12:56:27 +02002178 ring->ring_size = ring_size;
2179 ring->align_mask = 16 - 1;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002180}
2181
Jerome Glisse655efd32010-02-02 11:51:45 +01002182void r600_cp_fini(struct radeon_device *rdev)
2183{
2184 r600_cp_stop(rdev);
Christian Könige32eb502011-10-23 12:56:27 +02002185 radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
Jerome Glisse655efd32010-02-02 11:51:45 +01002186}
2187
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002188
2189/*
2190 * GPU scratch registers helpers function.
2191 */
2192void r600_scratch_init(struct radeon_device *rdev)
2193{
2194 int i;
2195
2196 rdev->scratch.num_reg = 7;
Alex Deucher724c80e2010-08-27 18:25:25 -04002197 rdev->scratch.reg_base = SCRATCH_REG0;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002198 for (i = 0; i < rdev->scratch.num_reg; i++) {
2199 rdev->scratch.free[i] = true;
Alex Deucher724c80e2010-08-27 18:25:25 -04002200 rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002201 }
2202}
2203
Christian Könige32eb502011-10-23 12:56:27 +02002204int r600_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002205{
2206 uint32_t scratch;
2207 uint32_t tmp = 0;
Christian Könige32eb502011-10-23 12:56:27 +02002208 unsigned i, ridx = radeon_ring_index(rdev, ring);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002209 int r;
2210
2211 r = radeon_scratch_get(rdev, &scratch);
2212 if (r) {
2213 DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
2214 return r;
2215 }
2216 WREG32(scratch, 0xCAFEDEAD);
Christian Könige32eb502011-10-23 12:56:27 +02002217 r = radeon_ring_lock(rdev, ring, 3);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002218 if (r) {
Christian Königbf852792011-10-13 13:19:22 +02002219 DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ridx, r);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002220 radeon_scratch_free(rdev, scratch);
2221 return r;
2222 }
Christian Könige32eb502011-10-23 12:56:27 +02002223 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2224 radeon_ring_write(ring, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
2225 radeon_ring_write(ring, 0xDEADBEEF);
2226 radeon_ring_unlock_commit(rdev, ring);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002227 for (i = 0; i < rdev->usec_timeout; i++) {
2228 tmp = RREG32(scratch);
2229 if (tmp == 0xDEADBEEF)
2230 break;
2231 DRM_UDELAY(1);
2232 }
2233 if (i < rdev->usec_timeout) {
Christian Königbf852792011-10-13 13:19:22 +02002234 DRM_INFO("ring test on %d succeeded in %d usecs\n", ridx, i);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002235 } else {
Christian Königbf852792011-10-13 13:19:22 +02002236 DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
2237 ridx, scratch, tmp);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002238 r = -EINVAL;
2239 }
2240 radeon_scratch_free(rdev, scratch);
2241 return r;
2242}
2243
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002244void r600_fence_ring_emit(struct radeon_device *rdev,
2245 struct radeon_fence *fence)
2246{
Christian Könige32eb502011-10-23 12:56:27 +02002247 struct radeon_ring *ring = &rdev->ring[fence->ring];
Christian König7b1f2482011-09-23 15:11:23 +02002248
Alex Deucherd0f8a852010-09-04 05:04:34 -04002249 if (rdev->wb.use_event) {
Jerome Glisse30eb77f2011-11-20 20:45:34 +00002250 u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
Jerome Glisse77b1bad2011-10-26 11:41:22 -04002251 /* flush read cache over gart */
Christian Könige32eb502011-10-23 12:56:27 +02002252 radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
2253 radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
2254 PACKET3_VC_ACTION_ENA |
2255 PACKET3_SH_ACTION_ENA);
2256 radeon_ring_write(ring, 0xFFFFFFFF);
2257 radeon_ring_write(ring, 0);
2258 radeon_ring_write(ring, 10); /* poll interval */
Alex Deucherd0f8a852010-09-04 05:04:34 -04002259 /* EVENT_WRITE_EOP - flush caches, send int */
Christian Könige32eb502011-10-23 12:56:27 +02002260 radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
2261 radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
2262 radeon_ring_write(ring, addr & 0xffffffff);
2263 radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
2264 radeon_ring_write(ring, fence->seq);
2265 radeon_ring_write(ring, 0);
Alex Deucherd0f8a852010-09-04 05:04:34 -04002266 } else {
Jerome Glisse77b1bad2011-10-26 11:41:22 -04002267 /* flush read cache over gart */
Christian Könige32eb502011-10-23 12:56:27 +02002268 radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
2269 radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
2270 PACKET3_VC_ACTION_ENA |
2271 PACKET3_SH_ACTION_ENA);
2272 radeon_ring_write(ring, 0xFFFFFFFF);
2273 radeon_ring_write(ring, 0);
2274 radeon_ring_write(ring, 10); /* poll interval */
2275 radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
2276 radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT) | EVENT_INDEX(0));
Alex Deucherd0f8a852010-09-04 05:04:34 -04002277 /* wait for 3D idle clean */
Christian Könige32eb502011-10-23 12:56:27 +02002278 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2279 radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
2280 radeon_ring_write(ring, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
Alex Deucherd0f8a852010-09-04 05:04:34 -04002281 /* Emit fence sequence & fire IRQ */
Christian Könige32eb502011-10-23 12:56:27 +02002282 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2283 radeon_ring_write(ring, ((rdev->fence_drv[fence->ring].scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
2284 radeon_ring_write(ring, fence->seq);
Alex Deucherd0f8a852010-09-04 05:04:34 -04002285 /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
Christian Könige32eb502011-10-23 12:56:27 +02002286 radeon_ring_write(ring, PACKET0(CP_INT_STATUS, 0));
2287 radeon_ring_write(ring, RB_INT_STAT);
Alex Deucherd0f8a852010-09-04 05:04:34 -04002288 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002289}
2290
Christian König15d33322011-09-15 19:02:22 +02002291void r600_semaphore_ring_emit(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +02002292 struct radeon_ring *ring,
Christian König15d33322011-09-15 19:02:22 +02002293 struct radeon_semaphore *semaphore,
Christian König7b1f2482011-09-23 15:11:23 +02002294 bool emit_wait)
Christian König15d33322011-09-15 19:02:22 +02002295{
2296 uint64_t addr = semaphore->gpu_addr;
2297 unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
2298
Christian König0be70432012-03-07 11:28:57 +01002299 if (rdev->family < CHIP_CAYMAN)
2300 sel |= PACKET3_SEM_WAIT_ON_SIGNAL;
2301
Christian Könige32eb502011-10-23 12:56:27 +02002302 radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
2303 radeon_ring_write(ring, addr & 0xffffffff);
2304 radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | sel);
Christian König15d33322011-09-15 19:02:22 +02002305}
2306
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002307int r600_copy_blit(struct radeon_device *rdev,
Alex Deucher003cefe2011-09-16 12:04:08 -04002308 uint64_t src_offset,
2309 uint64_t dst_offset,
2310 unsigned num_gpu_pages,
2311 struct radeon_fence *fence)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002312{
Christian Königf2377502012-05-09 15:35:01 +02002313 struct radeon_sa_bo *vb = NULL;
Jerome Glisseff82f052010-01-22 15:19:00 +01002314 int r;
2315
Christian Königf2377502012-05-09 15:35:01 +02002316 r = r600_blit_prepare_copy(rdev, num_gpu_pages, &vb);
Jerome Glisseff82f052010-01-22 15:19:00 +01002317 if (r) {
Jerome Glisseff82f052010-01-22 15:19:00 +01002318 return r;
2319 }
Christian Königf2377502012-05-09 15:35:01 +02002320 r600_kms_blit_copy(rdev, src_offset, dst_offset, num_gpu_pages, vb);
2321 r600_blit_done_copy(rdev, fence, vb);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002322 return 0;
2323}
2324
Alex Deucher6ddddfe2011-10-14 10:51:22 -04002325void r600_blit_suspend(struct radeon_device *rdev)
2326{
2327 int r;
2328
2329 /* unpin shaders bo */
2330 if (rdev->r600_blit.shader_obj) {
2331 r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
2332 if (!r) {
2333 radeon_bo_unpin(rdev->r600_blit.shader_obj);
2334 radeon_bo_unreserve(rdev->r600_blit.shader_obj);
2335 }
2336 }
2337}
2338
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002339int r600_set_surface_reg(struct radeon_device *rdev, int reg,
2340 uint32_t tiling_flags, uint32_t pitch,
2341 uint32_t offset, uint32_t obj_size)
2342{
2343 /* FIXME: implement */
2344 return 0;
2345}
2346
2347void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
2348{
2349 /* FIXME: implement */
2350}
2351
Dave Airliefc30b8e2009-09-18 15:19:37 +10002352int r600_startup(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002353{
Christian Könige32eb502011-10-23 12:56:27 +02002354 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002355 int r;
2356
Alex Deucher9e46a482011-01-06 18:49:35 -05002357 /* enable pcie gen2 link */
2358 r600_pcie_gen2_enable(rdev);
2359
Alex Deucher779720a2009-12-09 19:31:44 -05002360 if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
2361 r = r600_init_microcode(rdev);
2362 if (r) {
2363 DRM_ERROR("Failed to load firmware!\n");
2364 return r;
2365 }
2366 }
2367
Alex Deucher16cdf042011-10-28 10:30:02 -04002368 r = r600_vram_scratch_init(rdev);
2369 if (r)
2370 return r;
2371
Jerome Glissea3c19452009-10-01 18:02:13 +02002372 r600_mc_program(rdev);
Jerome Glisse1a029b72009-10-06 19:04:30 +02002373 if (rdev->flags & RADEON_IS_AGP) {
2374 r600_agp_enable(rdev);
2375 } else {
2376 r = r600_pcie_gart_enable(rdev);
2377 if (r)
2378 return r;
2379 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002380 r600_gpu_init(rdev);
Jerome Glissec38c7b62010-02-04 17:27:27 +01002381 r = r600_blit_init(rdev);
2382 if (r) {
2383 r600_blit_fini(rdev);
Alex Deucher27cd7762012-02-23 17:53:42 -05002384 rdev->asic->copy.copy = NULL;
Jerome Glissec38c7b62010-02-04 17:27:27 +01002385 dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
2386 }
Alex Deucherb70d6bb2010-08-06 21:36:58 -04002387
Alex Deucher724c80e2010-08-27 18:25:25 -04002388 /* allocate wb buffer */
2389 r = radeon_wb_init(rdev);
2390 if (r)
2391 return r;
2392
Jerome Glisse30eb77f2011-11-20 20:45:34 +00002393 r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
2394 if (r) {
2395 dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
2396 return r;
2397 }
2398
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002399 /* Enable IRQ */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002400 r = r600_irq_init(rdev);
2401 if (r) {
2402 DRM_ERROR("radeon: IH init failed (%d).\n", r);
2403 radeon_irq_kms_fini(rdev);
2404 return r;
2405 }
2406 r600_irq_set(rdev);
2407
Christian Könige32eb502011-10-23 12:56:27 +02002408 r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
Alex Deucher78c55602011-11-17 14:25:56 -05002409 R600_CP_RB_RPTR, R600_CP_RB_WPTR,
2410 0, 0xfffff, RADEON_CP_PACKET2);
Christian König5596a9d2011-10-13 12:48:45 +02002411
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002412 if (r)
2413 return r;
2414 r = r600_cp_load_microcode(rdev);
2415 if (r)
2416 return r;
2417 r = r600_cp_resume(rdev);
2418 if (r)
2419 return r;
Alex Deucher724c80e2010-08-27 18:25:25 -04002420
Jerome Glisseb15ba512011-11-15 11:48:34 -05002421 r = radeon_ib_pool_start(rdev);
2422 if (r)
2423 return r;
2424
Christian König7bd560e2012-05-02 15:11:12 +02002425 r = radeon_ib_ring_tests(rdev);
2426 if (r)
Jerome Glisseb15ba512011-11-15 11:48:34 -05002427 return r;
Jerome Glisseb15ba512011-11-15 11:48:34 -05002428
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002429 return 0;
2430}
2431
Dave Airlie28d52042009-09-21 14:33:58 +10002432void r600_vga_set_state(struct radeon_device *rdev, bool state)
2433{
2434 uint32_t temp;
2435
2436 temp = RREG32(CONFIG_CNTL);
2437 if (state == false) {
2438 temp &= ~(1<<0);
2439 temp |= (1<<1);
2440 } else {
2441 temp &= ~(1<<1);
2442 }
2443 WREG32(CONFIG_CNTL, temp);
2444}
2445
Dave Airliefc30b8e2009-09-18 15:19:37 +10002446int r600_resume(struct radeon_device *rdev)
2447{
2448 int r;
2449
Jerome Glisse1a029b72009-10-06 19:04:30 +02002450 /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
2451 * posting will perform necessary task to bring back GPU into good
2452 * shape.
2453 */
Dave Airliefc30b8e2009-09-18 15:19:37 +10002454 /* post card */
Jerome Glissee7d40b92009-10-01 18:02:15 +02002455 atom_asic_init(rdev->mode_info.atom_context);
Dave Airliefc30b8e2009-09-18 15:19:37 +10002456
Jerome Glisseb15ba512011-11-15 11:48:34 -05002457 rdev->accel_working = true;
Dave Airliefc30b8e2009-09-18 15:19:37 +10002458 r = r600_startup(rdev);
2459 if (r) {
2460 DRM_ERROR("r600 startup failed on resume\n");
Jerome Glisse6b7746e2012-02-20 17:57:20 -05002461 rdev->accel_working = false;
Dave Airliefc30b8e2009-09-18 15:19:37 +10002462 return r;
2463 }
2464
Rafał Miłecki38fd2c62010-01-28 18:16:30 +01002465 r = r600_audio_init(rdev);
2466 if (r) {
2467 DRM_ERROR("radeon: audio resume failed\n");
2468 return r;
2469 }
2470
Dave Airliefc30b8e2009-09-18 15:19:37 +10002471 return r;
2472}
2473
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002474int r600_suspend(struct radeon_device *rdev)
2475{
Rafał Miłecki38fd2c62010-01-28 18:16:30 +01002476 r600_audio_fini(rdev);
Jerome Glisseb15ba512011-11-15 11:48:34 -05002477 radeon_ib_pool_suspend(rdev);
2478 r600_blit_suspend(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002479 /* FIXME: we should wait for ring to be empty */
2480 r600_cp_stop(rdev);
Christian Könige32eb502011-10-23 12:56:27 +02002481 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
Jerome Glisse0c452492010-01-15 14:44:37 +01002482 r600_irq_suspend(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04002483 radeon_wb_disable(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02002484 r600_pcie_gart_disable(rdev);
Alex Deucher6ddddfe2011-10-14 10:51:22 -04002485
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002486 return 0;
2487}
2488
2489/* Plan is to move initialization in that function and use
2490 * helper function so that radeon_device_init pretty much
2491 * do nothing more than calling asic specific function. This
2492 * should also allow to remove a bunch of callback function
2493 * like vram_info.
2494 */
2495int r600_init(struct radeon_device *rdev)
2496{
2497 int r;
2498
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002499 if (r600_debugfs_mc_info_init(rdev)) {
2500 DRM_ERROR("Failed to register debugfs file for mc !\n");
2501 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002502 /* Read BIOS */
2503 if (!radeon_get_bios(rdev)) {
2504 if (ASIC_IS_AVIVO(rdev))
2505 return -EINVAL;
2506 }
2507 /* Must be an ATOMBIOS */
Jerome Glissee7d40b92009-10-01 18:02:15 +02002508 if (!rdev->is_atom_bios) {
2509 dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002510 return -EINVAL;
Jerome Glissee7d40b92009-10-01 18:02:15 +02002511 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002512 r = radeon_atombios_init(rdev);
2513 if (r)
2514 return r;
2515 /* Post card if necessary */
Alex Deucherfd909c32011-01-11 18:08:59 -05002516 if (!radeon_card_posted(rdev)) {
Dave Airlie72542d72009-12-01 14:06:31 +10002517 if (!rdev->bios) {
2518 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
2519 return -EINVAL;
2520 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002521 DRM_INFO("GPU not posted. posting now...\n");
2522 atom_asic_init(rdev->mode_info.atom_context);
2523 }
2524 /* Initialize scratch registers */
2525 r600_scratch_init(rdev);
2526 /* Initialize surface registers */
2527 radeon_surface_init(rdev);
Rafał Miłecki74338742009-11-03 00:53:02 +01002528 /* Initialize clocks */
Michel Dänzer5e6dde72009-09-17 09:42:28 +02002529 radeon_get_clock_info(rdev->ddev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002530 /* Fence driver */
Jerome Glisse30eb77f2011-11-20 20:45:34 +00002531 r = radeon_fence_driver_init(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002532 if (r)
2533 return r;
Jerome Glisse700a0cc2010-01-13 15:16:38 +01002534 if (rdev->flags & RADEON_IS_AGP) {
2535 r = radeon_agp_init(rdev);
2536 if (r)
2537 radeon_agp_disable(rdev);
2538 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002539 r = r600_mc_init(rdev);
Jerome Glisseb574f252009-10-06 19:04:29 +02002540 if (r)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002541 return r;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002542 /* Memory manager */
Jerome Glisse4c788672009-11-20 14:29:23 +01002543 r = radeon_bo_init(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002544 if (r)
2545 return r;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002546
2547 r = radeon_irq_kms_init(rdev);
2548 if (r)
2549 return r;
2550
Christian Könige32eb502011-10-23 12:56:27 +02002551 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
2552 r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002553
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002554 rdev->ih.ring_obj = NULL;
2555 r600_ih_ring_init(rdev, 64 * 1024);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002556
Jerome Glisse4aac0472009-09-14 18:29:49 +02002557 r = r600_pcie_gart_init(rdev);
2558 if (r)
2559 return r;
2560
Jerome Glisseb15ba512011-11-15 11:48:34 -05002561 r = radeon_ib_pool_init(rdev);
Alex Deucher779720a2009-12-09 19:31:44 -05002562 rdev->accel_working = true;
Jerome Glisseb15ba512011-11-15 11:48:34 -05002563 if (r) {
2564 dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
2565 rdev->accel_working = false;
2566 }
2567
Dave Airliefc30b8e2009-09-18 15:19:37 +10002568 r = r600_startup(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002569 if (r) {
Jerome Glisse655efd32010-02-02 11:51:45 +01002570 dev_err(rdev->dev, "disabling GPU acceleration\n");
2571 r600_cp_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01002572 r600_irq_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04002573 radeon_wb_fini(rdev);
Jerome Glisseb15ba512011-11-15 11:48:34 -05002574 r100_ib_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01002575 radeon_irq_kms_fini(rdev);
Jerome Glisse75c81292009-10-01 18:02:14 +02002576 r600_pcie_gart_fini(rdev);
Jerome Glisse733289c2009-09-16 15:24:21 +02002577 rdev->accel_working = false;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002578 }
Christian Koenigdafc3bd2009-10-11 23:49:13 +02002579
2580 r = r600_audio_init(rdev);
2581 if (r)
2582 return r; /* TODO error handling */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002583 return 0;
2584}
2585
2586void r600_fini(struct radeon_device *rdev)
2587{
Christian Koenigdafc3bd2009-10-11 23:49:13 +02002588 r600_audio_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002589 r600_blit_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01002590 r600_cp_fini(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002591 r600_irq_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04002592 radeon_wb_fini(rdev);
Jerome Glisseb15ba512011-11-15 11:48:34 -05002593 r100_ib_fini(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002594 radeon_irq_kms_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02002595 r600_pcie_gart_fini(rdev);
Alex Deucher16cdf042011-10-28 10:30:02 -04002596 r600_vram_scratch_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01002597 radeon_agp_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002598 radeon_gem_fini(rdev);
2599 radeon_fence_driver_fini(rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +01002600 radeon_bo_fini(rdev);
Jerome Glissee7d40b92009-10-01 18:02:15 +02002601 radeon_atombios_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002602 kfree(rdev->bios);
2603 rdev->bios = NULL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002604}
2605
2606
2607/*
2608 * CS stuff
2609 */
2610void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
2611{
Christian Könige32eb502011-10-23 12:56:27 +02002612 struct radeon_ring *ring = &rdev->ring[ib->fence->ring];
Christian König7b1f2482011-09-23 15:11:23 +02002613
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002614 /* FIXME: implement */
Christian Könige32eb502011-10-23 12:56:27 +02002615 radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
2616 radeon_ring_write(ring,
Cédric Cano4eace7f2011-02-11 19:45:38 -05002617#ifdef __BIG_ENDIAN
2618 (2 << 0) |
2619#endif
2620 (ib->gpu_addr & 0xFFFFFFFC));
Christian Könige32eb502011-10-23 12:56:27 +02002621 radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
2622 radeon_ring_write(ring, ib->length_dw);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002623}
2624
Alex Deucherf7128122012-02-23 17:53:45 -05002625int r600_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002626{
Jerome Glissef2e39222012-05-09 15:35:02 +02002627 struct radeon_ib ib;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002628 uint32_t scratch;
2629 uint32_t tmp = 0;
2630 unsigned i;
2631 int r;
Alex Deucherf7128122012-02-23 17:53:45 -05002632 int ring_index = radeon_ring_index(rdev, ring);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002633
2634 r = radeon_scratch_get(rdev, &scratch);
2635 if (r) {
2636 DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
2637 return r;
2638 }
2639 WREG32(scratch, 0xCAFEDEAD);
Alex Deucherf7128122012-02-23 17:53:45 -05002640 r = radeon_ib_get(rdev, ring_index, &ib, 256);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002641 if (r) {
2642 DRM_ERROR("radeon: failed to get ib (%d).\n", r);
2643 return r;
2644 }
Jerome Glissef2e39222012-05-09 15:35:02 +02002645 ib.ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
2646 ib.ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
2647 ib.ptr[2] = 0xDEADBEEF;
2648 ib.length_dw = 3;
2649 r = radeon_ib_schedule(rdev, &ib);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002650 if (r) {
2651 radeon_scratch_free(rdev, scratch);
2652 radeon_ib_free(rdev, &ib);
2653 DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
2654 return r;
2655 }
Jerome Glissef2e39222012-05-09 15:35:02 +02002656 r = radeon_fence_wait(ib.fence, false);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002657 if (r) {
2658 DRM_ERROR("radeon: fence wait failed (%d).\n", r);
2659 return r;
2660 }
2661 for (i = 0; i < rdev->usec_timeout; i++) {
2662 tmp = RREG32(scratch);
2663 if (tmp == 0xDEADBEEF)
2664 break;
2665 DRM_UDELAY(1);
2666 }
2667 if (i < rdev->usec_timeout) {
Jerome Glissef2e39222012-05-09 15:35:02 +02002668 DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002669 } else {
Daniel J Blueman4417d7f2010-09-22 17:57:19 +01002670 DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002671 scratch, tmp);
2672 r = -EINVAL;
2673 }
2674 radeon_scratch_free(rdev, scratch);
2675 radeon_ib_free(rdev, &ib);
2676 return r;
2677}
2678
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002679/*
2680 * Interrupts
2681 *
2682 * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
2683 * the same as the CP ring buffer, but in reverse. Rather than the CPU
2684 * writing to the ring and the GPU consuming, the GPU writes to the ring
2685 * and host consumes. As the host irq handler processes interrupts, it
2686 * increments the rptr. When the rptr catches up with the wptr, all the
2687 * current interrupts have been processed.
2688 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002689
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002690void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
2691{
2692 u32 rb_bufsz;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002693
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002694 /* Align ring size */
2695 rb_bufsz = drm_order(ring_size / 4);
2696 ring_size = (1 << rb_bufsz) * 4;
2697 rdev->ih.ring_size = ring_size;
Jerome Glisse0c452492010-01-15 14:44:37 +01002698 rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
2699 rdev->ih.rptr = 0;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002700}
2701
Alex Deucher25a857f2012-03-20 17:18:22 -04002702int r600_ih_ring_alloc(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002703{
2704 int r;
2705
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002706 /* Allocate ring buffer */
2707 if (rdev->ih.ring_obj == NULL) {
Daniel Vetter441921d2011-02-18 17:59:16 +01002708 r = radeon_bo_create(rdev, rdev->ih.ring_size,
Alex Deucher268b2512010-11-17 19:00:26 -05002709 PAGE_SIZE, true,
Jerome Glisse4c788672009-11-20 14:29:23 +01002710 RADEON_GEM_DOMAIN_GTT,
Alex Deucher40f5cf92012-05-10 18:33:13 -04002711 NULL, &rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002712 if (r) {
2713 DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
2714 return r;
2715 }
Jerome Glisse4c788672009-11-20 14:29:23 +01002716 r = radeon_bo_reserve(rdev->ih.ring_obj, false);
2717 if (unlikely(r != 0))
2718 return r;
2719 r = radeon_bo_pin(rdev->ih.ring_obj,
2720 RADEON_GEM_DOMAIN_GTT,
2721 &rdev->ih.gpu_addr);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002722 if (r) {
Jerome Glisse4c788672009-11-20 14:29:23 +01002723 radeon_bo_unreserve(rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002724 DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
2725 return r;
2726 }
Jerome Glisse4c788672009-11-20 14:29:23 +01002727 r = radeon_bo_kmap(rdev->ih.ring_obj,
2728 (void **)&rdev->ih.ring);
2729 radeon_bo_unreserve(rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002730 if (r) {
2731 DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
2732 return r;
2733 }
2734 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002735 return 0;
2736}
2737
Alex Deucher25a857f2012-03-20 17:18:22 -04002738void r600_ih_ring_fini(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002739{
Jerome Glisse4c788672009-11-20 14:29:23 +01002740 int r;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002741 if (rdev->ih.ring_obj) {
Jerome Glisse4c788672009-11-20 14:29:23 +01002742 r = radeon_bo_reserve(rdev->ih.ring_obj, false);
2743 if (likely(r == 0)) {
2744 radeon_bo_kunmap(rdev->ih.ring_obj);
2745 radeon_bo_unpin(rdev->ih.ring_obj);
2746 radeon_bo_unreserve(rdev->ih.ring_obj);
2747 }
2748 radeon_bo_unref(&rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002749 rdev->ih.ring = NULL;
2750 rdev->ih.ring_obj = NULL;
2751 }
2752}
2753
Alex Deucher45f9a392010-03-24 13:55:51 -04002754void r600_rlc_stop(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002755{
2756
Alex Deucher45f9a392010-03-24 13:55:51 -04002757 if ((rdev->family >= CHIP_RV770) &&
2758 (rdev->family <= CHIP_RV740)) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002759 /* r7xx asics need to soft reset RLC before halting */
2760 WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
2761 RREG32(SRBM_SOFT_RESET);
Arnd Bergmann4de833c2012-04-05 12:58:22 -06002762 mdelay(15);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002763 WREG32(SRBM_SOFT_RESET, 0);
2764 RREG32(SRBM_SOFT_RESET);
2765 }
2766
2767 WREG32(RLC_CNTL, 0);
2768}
2769
2770static void r600_rlc_start(struct radeon_device *rdev)
2771{
2772 WREG32(RLC_CNTL, RLC_ENABLE);
2773}
2774
2775static int r600_rlc_init(struct radeon_device *rdev)
2776{
2777 u32 i;
2778 const __be32 *fw_data;
2779
2780 if (!rdev->rlc_fw)
2781 return -EINVAL;
2782
2783 r600_rlc_stop(rdev);
2784
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002785 WREG32(RLC_HB_CNTL, 0);
Alex Deucherc420c742012-03-20 17:18:39 -04002786
2787 if (rdev->family == CHIP_ARUBA) {
2788 WREG32(TN_RLC_SAVE_AND_RESTORE_BASE, rdev->rlc.save_restore_gpu_addr >> 8);
2789 WREG32(TN_RLC_CLEAR_STATE_RESTORE_BASE, rdev->rlc.clear_state_gpu_addr >> 8);
2790 }
2791 if (rdev->family <= CHIP_CAYMAN) {
2792 WREG32(RLC_HB_BASE, 0);
2793 WREG32(RLC_HB_RPTR, 0);
2794 WREG32(RLC_HB_WPTR, 0);
2795 }
Alex Deucher12727802011-03-02 20:07:32 -05002796 if (rdev->family <= CHIP_CAICOS) {
2797 WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
2798 WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
2799 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002800 WREG32(RLC_MC_CNTL, 0);
2801 WREG32(RLC_UCODE_CNTL, 0);
2802
2803 fw_data = (const __be32 *)rdev->rlc_fw->data;
Alex Deucherc420c742012-03-20 17:18:39 -04002804 if (rdev->family >= CHIP_ARUBA) {
2805 for (i = 0; i < ARUBA_RLC_UCODE_SIZE; i++) {
2806 WREG32(RLC_UCODE_ADDR, i);
2807 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
2808 }
2809 } else if (rdev->family >= CHIP_CAYMAN) {
Alex Deucher12727802011-03-02 20:07:32 -05002810 for (i = 0; i < CAYMAN_RLC_UCODE_SIZE; i++) {
2811 WREG32(RLC_UCODE_ADDR, i);
2812 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
2813 }
2814 } else if (rdev->family >= CHIP_CEDAR) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002815 for (i = 0; i < EVERGREEN_RLC_UCODE_SIZE; i++) {
2816 WREG32(RLC_UCODE_ADDR, i);
2817 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
2818 }
2819 } else if (rdev->family >= CHIP_RV770) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002820 for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
2821 WREG32(RLC_UCODE_ADDR, i);
2822 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
2823 }
2824 } else {
2825 for (i = 0; i < RLC_UCODE_SIZE; i++) {
2826 WREG32(RLC_UCODE_ADDR, i);
2827 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
2828 }
2829 }
2830 WREG32(RLC_UCODE_ADDR, 0);
2831
2832 r600_rlc_start(rdev);
2833
2834 return 0;
2835}
2836
2837static void r600_enable_interrupts(struct radeon_device *rdev)
2838{
2839 u32 ih_cntl = RREG32(IH_CNTL);
2840 u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
2841
2842 ih_cntl |= ENABLE_INTR;
2843 ih_rb_cntl |= IH_RB_ENABLE;
2844 WREG32(IH_CNTL, ih_cntl);
2845 WREG32(IH_RB_CNTL, ih_rb_cntl);
2846 rdev->ih.enabled = true;
2847}
2848
Alex Deucher45f9a392010-03-24 13:55:51 -04002849void r600_disable_interrupts(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002850{
2851 u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
2852 u32 ih_cntl = RREG32(IH_CNTL);
2853
2854 ih_rb_cntl &= ~IH_RB_ENABLE;
2855 ih_cntl &= ~ENABLE_INTR;
2856 WREG32(IH_RB_CNTL, ih_rb_cntl);
2857 WREG32(IH_CNTL, ih_cntl);
2858 /* set rptr, wptr to 0 */
2859 WREG32(IH_RB_RPTR, 0);
2860 WREG32(IH_RB_WPTR, 0);
2861 rdev->ih.enabled = false;
2862 rdev->ih.wptr = 0;
2863 rdev->ih.rptr = 0;
2864}
2865
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002866static void r600_disable_interrupt_state(struct radeon_device *rdev)
2867{
2868 u32 tmp;
2869
Alex Deucher3555e532010-10-08 12:09:12 -04002870 WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002871 WREG32(GRBM_INT_CNTL, 0);
2872 WREG32(DxMODE_INT_MASK, 0);
Alex Deucher6f34be52010-11-21 10:59:01 -05002873 WREG32(D1GRPH_INTERRUPT_CONTROL, 0);
2874 WREG32(D2GRPH_INTERRUPT_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002875 if (ASIC_IS_DCE3(rdev)) {
2876 WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
2877 WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
2878 tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2879 WREG32(DC_HPD1_INT_CONTROL, tmp);
2880 tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2881 WREG32(DC_HPD2_INT_CONTROL, tmp);
2882 tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2883 WREG32(DC_HPD3_INT_CONTROL, tmp);
2884 tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2885 WREG32(DC_HPD4_INT_CONTROL, tmp);
2886 if (ASIC_IS_DCE32(rdev)) {
2887 tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04002888 WREG32(DC_HPD5_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002889 tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04002890 WREG32(DC_HPD6_INT_CONTROL, tmp);
Rafał Miłeckic6543a62012-04-28 23:35:24 +02002891 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
2892 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
2893 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
2894 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
Alex Deucherf122c612012-03-30 08:59:57 -04002895 } else {
2896 tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
2897 WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
2898 tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
2899 WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002900 }
2901 } else {
2902 WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
2903 WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
2904 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04002905 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002906 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04002907 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002908 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04002909 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
Alex Deucherf122c612012-03-30 08:59:57 -04002910 tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
2911 WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
2912 tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
2913 WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002914 }
2915}
2916
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002917int r600_irq_init(struct radeon_device *rdev)
2918{
2919 int ret = 0;
2920 int rb_bufsz;
2921 u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
2922
2923 /* allocate ring */
Jerome Glisse0c452492010-01-15 14:44:37 +01002924 ret = r600_ih_ring_alloc(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002925 if (ret)
2926 return ret;
2927
2928 /* disable irqs */
2929 r600_disable_interrupts(rdev);
2930
2931 /* init rlc */
2932 ret = r600_rlc_init(rdev);
2933 if (ret) {
2934 r600_ih_ring_fini(rdev);
2935 return ret;
2936 }
2937
2938 /* setup interrupt control */
2939 /* set dummy read address to ring address */
2940 WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
2941 interrupt_cntl = RREG32(INTERRUPT_CNTL);
2942 /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
2943 * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
2944 */
2945 interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
2946 /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
2947 interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
2948 WREG32(INTERRUPT_CNTL, interrupt_cntl);
2949
2950 WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
2951 rb_bufsz = drm_order(rdev->ih.ring_size / 4);
2952
2953 ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
2954 IH_WPTR_OVERFLOW_CLEAR |
2955 (rb_bufsz << 1));
Alex Deucher724c80e2010-08-27 18:25:25 -04002956
2957 if (rdev->wb.enabled)
2958 ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
2959
2960 /* set the writeback address whether it's enabled or not */
2961 WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
2962 WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002963
2964 WREG32(IH_RB_CNTL, ih_rb_cntl);
2965
2966 /* set rptr, wptr to 0 */
2967 WREG32(IH_RB_RPTR, 0);
2968 WREG32(IH_RB_WPTR, 0);
2969
2970 /* Default settings for IH_CNTL (disabled at first) */
2971 ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
2972 /* RPTR_REARM only works if msi's are enabled */
2973 if (rdev->msi_enabled)
2974 ih_cntl |= RPTR_REARM;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002975 WREG32(IH_CNTL, ih_cntl);
2976
2977 /* force the active interrupt state to all disabled */
Alex Deucher45f9a392010-03-24 13:55:51 -04002978 if (rdev->family >= CHIP_CEDAR)
2979 evergreen_disable_interrupt_state(rdev);
2980 else
2981 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002982
Dave Airlie20998102012-04-03 11:53:05 +01002983 /* at this point everything should be setup correctly to enable master */
2984 pci_set_master(rdev->pdev);
2985
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002986 /* enable irqs */
2987 r600_enable_interrupts(rdev);
2988
2989 return ret;
2990}
2991
Jerome Glisse0c452492010-01-15 14:44:37 +01002992void r600_irq_suspend(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002993{
Alex Deucher45f9a392010-03-24 13:55:51 -04002994 r600_irq_disable(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002995 r600_rlc_stop(rdev);
Jerome Glisse0c452492010-01-15 14:44:37 +01002996}
2997
2998void r600_irq_fini(struct radeon_device *rdev)
2999{
3000 r600_irq_suspend(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003001 r600_ih_ring_fini(rdev);
3002}
3003
3004int r600_irq_set(struct radeon_device *rdev)
3005{
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003006 u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
3007 u32 mode_int = 0;
3008 u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
Alex Deucher2031f772010-04-22 12:52:11 -04003009 u32 grbm_int_cntl = 0;
Alex Deucherf122c612012-03-30 08:59:57 -04003010 u32 hdmi0, hdmi1;
Alex Deucher6f34be52010-11-21 10:59:01 -05003011 u32 d1grph = 0, d2grph = 0;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003012
Jerome Glisse003e69f2010-01-07 15:39:14 +01003013 if (!rdev->irq.installed) {
Joe Perchesfce7d612010-10-30 21:08:30 +00003014 WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
Jerome Glisse003e69f2010-01-07 15:39:14 +01003015 return -EINVAL;
3016 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003017 /* don't enable anything if the ih is disabled */
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01003018 if (!rdev->ih.enabled) {
3019 r600_disable_interrupts(rdev);
3020 /* force the active interrupt state to all disabled */
3021 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003022 return 0;
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01003023 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003024
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003025 if (ASIC_IS_DCE3(rdev)) {
3026 hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
3027 hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
3028 hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
3029 hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
3030 if (ASIC_IS_DCE32(rdev)) {
3031 hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
3032 hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003033 hdmi0 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
3034 hdmi1 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
Alex Deucherf122c612012-03-30 08:59:57 -04003035 } else {
3036 hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3037 hdmi1 = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003038 }
3039 } else {
3040 hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
3041 hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
3042 hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
Alex Deucherf122c612012-03-30 08:59:57 -04003043 hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3044 hdmi1 = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003045 }
3046
Alex Deucher1b370782011-11-17 20:13:28 -05003047 if (rdev->irq.sw_int[RADEON_RING_TYPE_GFX_INDEX]) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003048 DRM_DEBUG("r600_irq_set: sw int\n");
3049 cp_int_cntl |= RB_INT_ENABLE;
Alex Deucherd0f8a852010-09-04 05:04:34 -04003050 cp_int_cntl |= TIME_STAMP_INT_ENABLE;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003051 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003052 if (rdev->irq.crtc_vblank_int[0] ||
3053 rdev->irq.pflip[0]) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003054 DRM_DEBUG("r600_irq_set: vblank 0\n");
3055 mode_int |= D1MODE_VBLANK_INT_MASK;
3056 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003057 if (rdev->irq.crtc_vblank_int[1] ||
3058 rdev->irq.pflip[1]) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003059 DRM_DEBUG("r600_irq_set: vblank 1\n");
3060 mode_int |= D2MODE_VBLANK_INT_MASK;
3061 }
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003062 if (rdev->irq.hpd[0]) {
3063 DRM_DEBUG("r600_irq_set: hpd 1\n");
3064 hpd1 |= DC_HPDx_INT_EN;
3065 }
3066 if (rdev->irq.hpd[1]) {
3067 DRM_DEBUG("r600_irq_set: hpd 2\n");
3068 hpd2 |= DC_HPDx_INT_EN;
3069 }
3070 if (rdev->irq.hpd[2]) {
3071 DRM_DEBUG("r600_irq_set: hpd 3\n");
3072 hpd3 |= DC_HPDx_INT_EN;
3073 }
3074 if (rdev->irq.hpd[3]) {
3075 DRM_DEBUG("r600_irq_set: hpd 4\n");
3076 hpd4 |= DC_HPDx_INT_EN;
3077 }
3078 if (rdev->irq.hpd[4]) {
3079 DRM_DEBUG("r600_irq_set: hpd 5\n");
3080 hpd5 |= DC_HPDx_INT_EN;
3081 }
3082 if (rdev->irq.hpd[5]) {
3083 DRM_DEBUG("r600_irq_set: hpd 6\n");
3084 hpd6 |= DC_HPDx_INT_EN;
3085 }
Alex Deucherf122c612012-03-30 08:59:57 -04003086 if (rdev->irq.afmt[0]) {
3087 DRM_DEBUG("r600_irq_set: hdmi 0\n");
3088 hdmi0 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
Christian Koenigf2594932010-04-10 03:13:16 +02003089 }
Alex Deucherf122c612012-03-30 08:59:57 -04003090 if (rdev->irq.afmt[1]) {
3091 DRM_DEBUG("r600_irq_set: hdmi 0\n");
3092 hdmi1 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
Christian Koenigf2594932010-04-10 03:13:16 +02003093 }
Alex Deucher2031f772010-04-22 12:52:11 -04003094 if (rdev->irq.gui_idle) {
3095 DRM_DEBUG("gui idle\n");
3096 grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
3097 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003098
3099 WREG32(CP_INT_CNTL, cp_int_cntl);
3100 WREG32(DxMODE_INT_MASK, mode_int);
Alex Deucher6f34be52010-11-21 10:59:01 -05003101 WREG32(D1GRPH_INTERRUPT_CONTROL, d1grph);
3102 WREG32(D2GRPH_INTERRUPT_CONTROL, d2grph);
Alex Deucher2031f772010-04-22 12:52:11 -04003103 WREG32(GRBM_INT_CNTL, grbm_int_cntl);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003104 if (ASIC_IS_DCE3(rdev)) {
3105 WREG32(DC_HPD1_INT_CONTROL, hpd1);
3106 WREG32(DC_HPD2_INT_CONTROL, hpd2);
3107 WREG32(DC_HPD3_INT_CONTROL, hpd3);
3108 WREG32(DC_HPD4_INT_CONTROL, hpd4);
3109 if (ASIC_IS_DCE32(rdev)) {
3110 WREG32(DC_HPD5_INT_CONTROL, hpd5);
3111 WREG32(DC_HPD6_INT_CONTROL, hpd6);
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003112 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, hdmi0);
3113 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, hdmi1);
Alex Deucherf122c612012-03-30 08:59:57 -04003114 } else {
3115 WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
3116 WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003117 }
3118 } else {
3119 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
3120 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
3121 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
Alex Deucherf122c612012-03-30 08:59:57 -04003122 WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
3123 WREG32(HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003124 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003125
3126 return 0;
3127}
3128
Andi Kleence580fa2011-10-13 16:08:47 -07003129static void r600_irq_ack(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003130{
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003131 u32 tmp;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003132
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003133 if (ASIC_IS_DCE3(rdev)) {
Alex Deucher6f34be52010-11-21 10:59:01 -05003134 rdev->irq.stat_regs.r600.disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
3135 rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
3136 rdev->irq.stat_regs.r600.disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
Alex Deucherf122c612012-03-30 08:59:57 -04003137 if (ASIC_IS_DCE32(rdev)) {
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003138 rdev->irq.stat_regs.r600.hdmi0_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET0);
3139 rdev->irq.stat_regs.r600.hdmi1_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET1);
Alex Deucherf122c612012-03-30 08:59:57 -04003140 } else {
3141 rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
3142 rdev->irq.stat_regs.r600.hdmi1_status = RREG32(DCE3_HDMI1_STATUS);
3143 }
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003144 } else {
Alex Deucher6f34be52010-11-21 10:59:01 -05003145 rdev->irq.stat_regs.r600.disp_int = RREG32(DISP_INTERRUPT_STATUS);
3146 rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
3147 rdev->irq.stat_regs.r600.disp_int_cont2 = 0;
Alex Deucherf122c612012-03-30 08:59:57 -04003148 rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
3149 rdev->irq.stat_regs.r600.hdmi1_status = RREG32(HDMI1_STATUS);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003150 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003151 rdev->irq.stat_regs.r600.d1grph_int = RREG32(D1GRPH_INTERRUPT_STATUS);
3152 rdev->irq.stat_regs.r600.d2grph_int = RREG32(D2GRPH_INTERRUPT_STATUS);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003153
Alex Deucher6f34be52010-11-21 10:59:01 -05003154 if (rdev->irq.stat_regs.r600.d1grph_int & DxGRPH_PFLIP_INT_OCCURRED)
3155 WREG32(D1GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
3156 if (rdev->irq.stat_regs.r600.d2grph_int & DxGRPH_PFLIP_INT_OCCURRED)
3157 WREG32(D2GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
3158 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003159 WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05003160 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003161 WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05003162 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003163 WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05003164 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003165 WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05003166 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003167 if (ASIC_IS_DCE3(rdev)) {
3168 tmp = RREG32(DC_HPD1_INT_CONTROL);
3169 tmp |= DC_HPDx_INT_ACK;
3170 WREG32(DC_HPD1_INT_CONTROL, tmp);
3171 } else {
3172 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
3173 tmp |= DC_HPDx_INT_ACK;
3174 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
3175 }
3176 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003177 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003178 if (ASIC_IS_DCE3(rdev)) {
3179 tmp = RREG32(DC_HPD2_INT_CONTROL);
3180 tmp |= DC_HPDx_INT_ACK;
3181 WREG32(DC_HPD2_INT_CONTROL, tmp);
3182 } else {
3183 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
3184 tmp |= DC_HPDx_INT_ACK;
3185 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
3186 }
3187 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003188 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003189 if (ASIC_IS_DCE3(rdev)) {
3190 tmp = RREG32(DC_HPD3_INT_CONTROL);
3191 tmp |= DC_HPDx_INT_ACK;
3192 WREG32(DC_HPD3_INT_CONTROL, tmp);
3193 } else {
3194 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
3195 tmp |= DC_HPDx_INT_ACK;
3196 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
3197 }
3198 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003199 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003200 tmp = RREG32(DC_HPD4_INT_CONTROL);
3201 tmp |= DC_HPDx_INT_ACK;
3202 WREG32(DC_HPD4_INT_CONTROL, tmp);
3203 }
3204 if (ASIC_IS_DCE32(rdev)) {
Alex Deucher6f34be52010-11-21 10:59:01 -05003205 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003206 tmp = RREG32(DC_HPD5_INT_CONTROL);
3207 tmp |= DC_HPDx_INT_ACK;
3208 WREG32(DC_HPD5_INT_CONTROL, tmp);
3209 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003210 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003211 tmp = RREG32(DC_HPD5_INT_CONTROL);
3212 tmp |= DC_HPDx_INT_ACK;
3213 WREG32(DC_HPD6_INT_CONTROL, tmp);
3214 }
Alex Deucherf122c612012-03-30 08:59:57 -04003215 if (rdev->irq.stat_regs.r600.hdmi0_status & AFMT_AZ_FORMAT_WTRIG) {
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003216 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0);
Alex Deucherf122c612012-03-30 08:59:57 -04003217 tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003218 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
Alex Deucherf122c612012-03-30 08:59:57 -04003219 }
3220 if (rdev->irq.stat_regs.r600.hdmi1_status & AFMT_AZ_FORMAT_WTRIG) {
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003221 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1);
Alex Deucherf122c612012-03-30 08:59:57 -04003222 tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003223 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
Christian Koenigf2594932010-04-10 03:13:16 +02003224 }
3225 } else {
Alex Deucherf122c612012-03-30 08:59:57 -04003226 if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
3227 tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL);
3228 tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
3229 WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
3230 }
3231 if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
3232 if (ASIC_IS_DCE3(rdev)) {
3233 tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL);
3234 tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
3235 WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
3236 } else {
3237 tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL);
3238 tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
3239 WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
3240 }
Christian Koenigf2594932010-04-10 03:13:16 +02003241 }
3242 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003243}
3244
3245void r600_irq_disable(struct radeon_device *rdev)
3246{
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003247 r600_disable_interrupts(rdev);
3248 /* Wait and acknowledge irq */
3249 mdelay(1);
Alex Deucher6f34be52010-11-21 10:59:01 -05003250 r600_irq_ack(rdev);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003251 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003252}
3253
Andi Kleence580fa2011-10-13 16:08:47 -07003254static u32 r600_get_ih_wptr(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003255{
3256 u32 wptr, tmp;
3257
Alex Deucher724c80e2010-08-27 18:25:25 -04003258 if (rdev->wb.enabled)
Cédric Cano204ae242011-04-19 11:07:13 -04003259 wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
Alex Deucher724c80e2010-08-27 18:25:25 -04003260 else
3261 wptr = RREG32(IH_RB_WPTR);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003262
3263 if (wptr & RB_OVERFLOW) {
Jerome Glisse7924e5e2010-01-15 14:44:39 +01003264 /* When a ring buffer overflow happen start parsing interrupt
3265 * from the last not overwritten vector (wptr + 16). Hopefully
3266 * this should allow us to catchup.
3267 */
3268 dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
3269 wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
3270 rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003271 tmp = RREG32(IH_RB_CNTL);
3272 tmp |= IH_WPTR_OVERFLOW_CLEAR;
3273 WREG32(IH_RB_CNTL, tmp);
3274 }
Jerome Glisse0c452492010-01-15 14:44:37 +01003275 return (wptr & rdev->ih.ptr_mask);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003276}
3277
3278/* r600 IV Ring
3279 * Each IV ring entry is 128 bits:
3280 * [7:0] - interrupt source id
3281 * [31:8] - reserved
3282 * [59:32] - interrupt source data
3283 * [127:60] - reserved
3284 *
3285 * The basic interrupt vector entries
3286 * are decoded as follows:
3287 * src_id src_data description
3288 * 1 0 D1 Vblank
3289 * 1 1 D1 Vline
3290 * 5 0 D2 Vblank
3291 * 5 1 D2 Vline
3292 * 19 0 FP Hot plug detection A
3293 * 19 1 FP Hot plug detection B
3294 * 19 2 DAC A auto-detection
3295 * 19 3 DAC B auto-detection
Christian Koenigf2594932010-04-10 03:13:16 +02003296 * 21 4 HDMI block A
3297 * 21 5 HDMI block B
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003298 * 176 - CP_INT RB
3299 * 177 - CP_INT IB1
3300 * 178 - CP_INT IB2
3301 * 181 - EOP Interrupt
3302 * 233 - GUI Idle
3303 *
3304 * Note, these are based on r600 and may need to be
3305 * adjusted or added to on newer asics
3306 */
3307
3308int r600_irq_process(struct radeon_device *rdev)
3309{
Dave Airlie682f1a52011-06-18 03:59:51 +00003310 u32 wptr;
3311 u32 rptr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003312 u32 src_id, src_data;
Alex Deucher6f34be52010-11-21 10:59:01 -05003313 u32 ring_index;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003314 unsigned long flags;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003315 bool queue_hotplug = false;
Alex Deucherf122c612012-03-30 08:59:57 -04003316 bool queue_hdmi = false;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003317
Dave Airlie682f1a52011-06-18 03:59:51 +00003318 if (!rdev->ih.enabled || rdev->shutdown)
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01003319 return IRQ_NONE;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003320
Benjamin Herrenschmidtf6a56932011-07-13 06:28:22 +00003321 /* No MSIs, need a dummy read to flush PCI DMAs */
3322 if (!rdev->msi_enabled)
3323 RREG32(IH_RB_WPTR);
3324
Dave Airlie682f1a52011-06-18 03:59:51 +00003325 wptr = r600_get_ih_wptr(rdev);
3326 rptr = rdev->ih.rptr;
3327 DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
3328
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003329 spin_lock_irqsave(&rdev->ih.lock, flags);
3330
3331 if (rptr == wptr) {
3332 spin_unlock_irqrestore(&rdev->ih.lock, flags);
3333 return IRQ_NONE;
3334 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003335
3336restart_ih:
Benjamin Herrenschmidt964f6642011-07-13 16:28:19 +10003337 /* Order reading of wptr vs. reading of IH ring data */
3338 rmb();
3339
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003340 /* display interrupts */
Alex Deucher6f34be52010-11-21 10:59:01 -05003341 r600_irq_ack(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003342
3343 rdev->ih.wptr = wptr;
3344 while (rptr != wptr) {
3345 /* wptr/rptr are in bytes! */
3346 ring_index = rptr / 4;
Cédric Cano4eace7f2011-02-11 19:45:38 -05003347 src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
3348 src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003349
3350 switch (src_id) {
3351 case 1: /* D1 vblank/vline */
3352 switch (src_data) {
3353 case 0: /* D1 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05003354 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT) {
Alex Deucher6f34be52010-11-21 10:59:01 -05003355 if (rdev->irq.crtc_vblank_int[0]) {
3356 drm_handle_vblank(rdev->ddev, 0);
3357 rdev->pm.vblank_sync = true;
3358 wake_up(&rdev->irq.vblank_queue);
3359 }
Mario Kleiner3e4ea742010-11-21 10:59:02 -05003360 if (rdev->irq.pflip[0])
3361 radeon_crtc_handle_flip(rdev, 0);
Alex Deucher6f34be52010-11-21 10:59:01 -05003362 rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003363 DRM_DEBUG("IH: D1 vblank\n");
3364 }
3365 break;
3366 case 1: /* D1 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05003367 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT) {
3368 rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VLINE_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003369 DRM_DEBUG("IH: D1 vline\n");
3370 }
3371 break;
3372 default:
Alex Deucherb0425892010-01-11 19:47:38 -05003373 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003374 break;
3375 }
3376 break;
3377 case 5: /* D2 vblank/vline */
3378 switch (src_data) {
3379 case 0: /* D2 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05003380 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT) {
Alex Deucher6f34be52010-11-21 10:59:01 -05003381 if (rdev->irq.crtc_vblank_int[1]) {
3382 drm_handle_vblank(rdev->ddev, 1);
3383 rdev->pm.vblank_sync = true;
3384 wake_up(&rdev->irq.vblank_queue);
3385 }
Mario Kleiner3e4ea742010-11-21 10:59:02 -05003386 if (rdev->irq.pflip[1])
3387 radeon_crtc_handle_flip(rdev, 1);
Alex Deucher6f34be52010-11-21 10:59:01 -05003388 rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VBLANK_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003389 DRM_DEBUG("IH: D2 vblank\n");
3390 }
3391 break;
3392 case 1: /* D1 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05003393 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT) {
3394 rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VLINE_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003395 DRM_DEBUG("IH: D2 vline\n");
3396 }
3397 break;
3398 default:
Alex Deucherb0425892010-01-11 19:47:38 -05003399 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003400 break;
3401 }
3402 break;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003403 case 19: /* HPD/DAC hotplug */
3404 switch (src_data) {
3405 case 0:
Alex Deucher6f34be52010-11-21 10:59:01 -05003406 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
3407 rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD1_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003408 queue_hotplug = true;
3409 DRM_DEBUG("IH: HPD1\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003410 }
3411 break;
3412 case 1:
Alex Deucher6f34be52010-11-21 10:59:01 -05003413 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
3414 rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD2_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003415 queue_hotplug = true;
3416 DRM_DEBUG("IH: HPD2\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003417 }
3418 break;
3419 case 4:
Alex Deucher6f34be52010-11-21 10:59:01 -05003420 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
3421 rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD3_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003422 queue_hotplug = true;
3423 DRM_DEBUG("IH: HPD3\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003424 }
3425 break;
3426 case 5:
Alex Deucher6f34be52010-11-21 10:59:01 -05003427 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
3428 rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD4_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003429 queue_hotplug = true;
3430 DRM_DEBUG("IH: HPD4\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003431 }
3432 break;
3433 case 10:
Alex Deucher6f34be52010-11-21 10:59:01 -05003434 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
3435 rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003436 queue_hotplug = true;
3437 DRM_DEBUG("IH: HPD5\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003438 }
3439 break;
3440 case 12:
Alex Deucher6f34be52010-11-21 10:59:01 -05003441 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
3442 rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003443 queue_hotplug = true;
3444 DRM_DEBUG("IH: HPD6\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003445 }
3446 break;
3447 default:
Alex Deucherb0425892010-01-11 19:47:38 -05003448 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003449 break;
3450 }
3451 break;
Alex Deucherf122c612012-03-30 08:59:57 -04003452 case 21: /* hdmi */
3453 switch (src_data) {
3454 case 4:
3455 if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
3456 rdev->irq.stat_regs.r600.hdmi0_status &= ~HDMI0_AZ_FORMAT_WTRIG;
3457 queue_hdmi = true;
3458 DRM_DEBUG("IH: HDMI0\n");
3459 }
3460 break;
3461 case 5:
3462 if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
3463 rdev->irq.stat_regs.r600.hdmi1_status &= ~HDMI0_AZ_FORMAT_WTRIG;
3464 queue_hdmi = true;
3465 DRM_DEBUG("IH: HDMI1\n");
3466 }
3467 break;
3468 default:
3469 DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
3470 break;
3471 }
Christian Koenigf2594932010-04-10 03:13:16 +02003472 break;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003473 case 176: /* CP_INT in ring buffer */
3474 case 177: /* CP_INT in IB1 */
3475 case 178: /* CP_INT in IB2 */
3476 DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
Alex Deucher74652802011-08-25 13:39:48 -04003477 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003478 break;
3479 case 181: /* CP EOP event */
3480 DRM_DEBUG("IH: CP EOP\n");
Alex Deucher74652802011-08-25 13:39:48 -04003481 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003482 break;
Alex Deucher2031f772010-04-22 12:52:11 -04003483 case 233: /* GUI IDLE */
Ilija Hadzic303c8052011-06-07 14:54:48 -04003484 DRM_DEBUG("IH: GUI idle\n");
Alex Deucher2031f772010-04-22 12:52:11 -04003485 rdev->pm.gui_idle = true;
3486 wake_up(&rdev->irq.idle_queue);
3487 break;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003488 default:
Alex Deucherb0425892010-01-11 19:47:38 -05003489 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003490 break;
3491 }
3492
3493 /* wptr/rptr are in bytes! */
Jerome Glisse0c452492010-01-15 14:44:37 +01003494 rptr += 16;
3495 rptr &= rdev->ih.ptr_mask;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003496 }
3497 /* make sure wptr hasn't changed while processing */
3498 wptr = r600_get_ih_wptr(rdev);
3499 if (wptr != rdev->ih.wptr)
3500 goto restart_ih;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003501 if (queue_hotplug)
Tejun Heo32c87fc2011-01-03 14:49:32 +01003502 schedule_work(&rdev->hotplug_work);
Alex Deucherf122c612012-03-30 08:59:57 -04003503 if (queue_hdmi)
3504 schedule_work(&rdev->audio_work);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003505 rdev->ih.rptr = rptr;
3506 WREG32(IH_RB_RPTR, rdev->ih.rptr);
3507 spin_unlock_irqrestore(&rdev->ih.lock, flags);
3508 return IRQ_HANDLED;
3509}
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003510
3511/*
3512 * Debugfs info
3513 */
3514#if defined(CONFIG_DEBUG_FS)
3515
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003516static int r600_debugfs_mc_info(struct seq_file *m, void *data)
3517{
3518 struct drm_info_node *node = (struct drm_info_node *) m->private;
3519 struct drm_device *dev = node->minor->dev;
3520 struct radeon_device *rdev = dev->dev_private;
3521
3522 DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
3523 DREG32_SYS(m, rdev, VM_L2_STATUS);
3524 return 0;
3525}
3526
3527static struct drm_info_list r600_mc_info_list[] = {
3528 {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003529};
3530#endif
3531
3532int r600_debugfs_mc_info_init(struct radeon_device *rdev)
3533{
3534#if defined(CONFIG_DEBUG_FS)
3535 return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
3536#else
3537 return 0;
3538#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003539}
Jerome Glisse062b3892010-02-04 20:36:39 +01003540
3541/**
3542 * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
3543 * rdev: radeon device structure
3544 * bo: buffer object struct which userspace is waiting for idle
3545 *
3546 * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
3547 * through ring buffer, this leads to corruption in rendering, see
3548 * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
3549 * directly perform HDP flush by writing register through MMIO.
3550 */
3551void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
3552{
Alex Deucher812d0462010-07-26 18:51:53 -04003553 /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
Alex Deucherf3886f82010-12-08 10:05:34 -05003554 * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL.
3555 * This seems to cause problems on some AGP cards. Just use the old
3556 * method for them.
Alex Deucher812d0462010-07-26 18:51:53 -04003557 */
Alex Deuchere4884592010-09-27 10:57:10 -04003558 if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
Alex Deucherf3886f82010-12-08 10:05:34 -05003559 rdev->vram_scratch.ptr && !(rdev->flags & RADEON_IS_AGP)) {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04003560 void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
Alex Deucher812d0462010-07-26 18:51:53 -04003561 u32 tmp;
3562
3563 WREG32(HDP_DEBUG1, 0);
3564 tmp = readl((void __iomem *)ptr);
3565 } else
3566 WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
Jerome Glisse062b3892010-02-04 20:36:39 +01003567}
Alex Deucher3313e3d2011-01-06 18:49:34 -05003568
3569void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes)
3570{
3571 u32 link_width_cntl, mask, target_reg;
3572
3573 if (rdev->flags & RADEON_IS_IGP)
3574 return;
3575
3576 if (!(rdev->flags & RADEON_IS_PCIE))
3577 return;
3578
3579 /* x2 cards have a special sequence */
3580 if (ASIC_IS_X2(rdev))
3581 return;
3582
3583 /* FIXME wait for idle */
3584
3585 switch (lanes) {
3586 case 0:
3587 mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
3588 break;
3589 case 1:
3590 mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
3591 break;
3592 case 2:
3593 mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
3594 break;
3595 case 4:
3596 mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
3597 break;
3598 case 8:
3599 mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
3600 break;
3601 case 12:
3602 mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
3603 break;
3604 case 16:
3605 default:
3606 mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
3607 break;
3608 }
3609
3610 link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
3611
3612 if ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) ==
3613 (mask << RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT))
3614 return;
3615
3616 if (link_width_cntl & R600_PCIE_LC_UPCONFIGURE_DIS)
3617 return;
3618
3619 link_width_cntl &= ~(RADEON_PCIE_LC_LINK_WIDTH_MASK |
3620 RADEON_PCIE_LC_RECONFIG_NOW |
3621 R600_PCIE_LC_RENEGOTIATE_EN |
3622 R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE);
3623 link_width_cntl |= mask;
3624
3625 WREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
3626
3627 /* some northbridges can renegotiate the link rather than requiring
3628 * a complete re-config.
3629 * e.g., AMD 780/790 northbridges (pci ids: 0x5956, 0x5957, 0x5958, etc.)
3630 */
3631 if (link_width_cntl & R600_PCIE_LC_RENEGOTIATION_SUPPORT)
3632 link_width_cntl |= R600_PCIE_LC_RENEGOTIATE_EN | R600_PCIE_LC_UPCONFIGURE_SUPPORT;
3633 else
3634 link_width_cntl |= R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE;
3635
3636 WREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL, (link_width_cntl |
3637 RADEON_PCIE_LC_RECONFIG_NOW));
3638
3639 if (rdev->family >= CHIP_RV770)
3640 target_reg = R700_TARGET_AND_CURRENT_PROFILE_INDEX;
3641 else
3642 target_reg = R600_TARGET_AND_CURRENT_PROFILE_INDEX;
3643
3644 /* wait for lane set to complete */
3645 link_width_cntl = RREG32(target_reg);
3646 while (link_width_cntl == 0xffffffff)
3647 link_width_cntl = RREG32(target_reg);
3648
3649}
3650
3651int r600_get_pcie_lanes(struct radeon_device *rdev)
3652{
3653 u32 link_width_cntl;
3654
3655 if (rdev->flags & RADEON_IS_IGP)
3656 return 0;
3657
3658 if (!(rdev->flags & RADEON_IS_PCIE))
3659 return 0;
3660
3661 /* x2 cards have a special sequence */
3662 if (ASIC_IS_X2(rdev))
3663 return 0;
3664
3665 /* FIXME wait for idle */
3666
3667 link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
3668
3669 switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
3670 case RADEON_PCIE_LC_LINK_WIDTH_X0:
3671 return 0;
3672 case RADEON_PCIE_LC_LINK_WIDTH_X1:
3673 return 1;
3674 case RADEON_PCIE_LC_LINK_WIDTH_X2:
3675 return 2;
3676 case RADEON_PCIE_LC_LINK_WIDTH_X4:
3677 return 4;
3678 case RADEON_PCIE_LC_LINK_WIDTH_X8:
3679 return 8;
3680 case RADEON_PCIE_LC_LINK_WIDTH_X16:
3681 default:
3682 return 16;
3683 }
3684}
3685
Alex Deucher9e46a482011-01-06 18:49:35 -05003686static void r600_pcie_gen2_enable(struct radeon_device *rdev)
3687{
3688 u32 link_width_cntl, lanes, speed_cntl, training_cntl, tmp;
3689 u16 link_cntl2;
3690
Alex Deucherd42dd572011-01-12 20:05:11 -05003691 if (radeon_pcie_gen2 == 0)
3692 return;
3693
Alex Deucher9e46a482011-01-06 18:49:35 -05003694 if (rdev->flags & RADEON_IS_IGP)
3695 return;
3696
3697 if (!(rdev->flags & RADEON_IS_PCIE))
3698 return;
3699
3700 /* x2 cards have a special sequence */
3701 if (ASIC_IS_X2(rdev))
3702 return;
3703
3704 /* only RV6xx+ chips are supported */
3705 if (rdev->family <= CHIP_R600)
3706 return;
3707
3708 /* 55 nm r6xx asics */
3709 if ((rdev->family == CHIP_RV670) ||
3710 (rdev->family == CHIP_RV620) ||
3711 (rdev->family == CHIP_RV635)) {
3712 /* advertise upconfig capability */
3713 link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
3714 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
3715 WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
3716 link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
3717 if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
3718 lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
3719 link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
3720 LC_RECONFIG_ARC_MISSING_ESCAPE);
3721 link_width_cntl |= lanes | LC_RECONFIG_NOW | LC_RENEGOTIATE_EN;
3722 WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
3723 } else {
3724 link_width_cntl |= LC_UPCONFIGURE_DIS;
3725 WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
3726 }
3727 }
3728
3729 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
3730 if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
3731 (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
3732
3733 /* 55 nm r6xx asics */
3734 if ((rdev->family == CHIP_RV670) ||
3735 (rdev->family == CHIP_RV620) ||
3736 (rdev->family == CHIP_RV635)) {
3737 WREG32(MM_CFGREGS_CNTL, 0x8);
3738 link_cntl2 = RREG32(0x4088);
3739 WREG32(MM_CFGREGS_CNTL, 0);
3740 /* not supported yet */
3741 if (link_cntl2 & SELECTABLE_DEEMPHASIS)
3742 return;
3743 }
3744
3745 speed_cntl &= ~LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK;
3746 speed_cntl |= (0x3 << LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT);
3747 speed_cntl &= ~LC_VOLTAGE_TIMER_SEL_MASK;
3748 speed_cntl &= ~LC_FORCE_DIS_HW_SPEED_CHANGE;
3749 speed_cntl |= LC_FORCE_EN_HW_SPEED_CHANGE;
3750 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
3751
3752 tmp = RREG32(0x541c);
3753 WREG32(0x541c, tmp | 0x8);
3754 WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
3755 link_cntl2 = RREG16(0x4088);
3756 link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
3757 link_cntl2 |= 0x2;
3758 WREG16(0x4088, link_cntl2);
3759 WREG32(MM_CFGREGS_CNTL, 0);
3760
3761 if ((rdev->family == CHIP_RV670) ||
3762 (rdev->family == CHIP_RV620) ||
3763 (rdev->family == CHIP_RV635)) {
3764 training_cntl = RREG32_PCIE_P(PCIE_LC_TRAINING_CNTL);
3765 training_cntl &= ~LC_POINT_7_PLUS_EN;
3766 WREG32_PCIE_P(PCIE_LC_TRAINING_CNTL, training_cntl);
3767 } else {
3768 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
3769 speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
3770 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
3771 }
3772
3773 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
3774 speed_cntl |= LC_GEN2_EN_STRAP;
3775 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
3776
3777 } else {
3778 link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
3779 /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
3780 if (1)
3781 link_width_cntl |= LC_UPCONFIGURE_DIS;
3782 else
3783 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
3784 WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
3785 }
3786}