blob: 292ac2b41891868ae41b01a6f45df333a225f9d5 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujithcee075a2009-03-13 09:07:23 +05302 * Copyright (c) 2008-2009 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070017#include <linux/nl80211.h>
Sujith394cf0a2009-02-09 13:26:54 +053018#include "ath9k.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070019
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070020static char *dev_info = "ath9k";
21
22MODULE_AUTHOR("Atheros Communications");
23MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
24MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
25MODULE_LICENSE("Dual BSD/GPL");
26
Jouni Malinenb3bd89c2009-02-24 13:42:01 +020027static int modparam_nohwcrypt;
28module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
29MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption");
30
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -080031/* We use the hw_value as an index into our private channel structure */
32
33#define CHAN2G(_freq, _idx) { \
34 .center_freq = (_freq), \
35 .hw_value = (_idx), \
Luis R. Rodriguezeeddfd92009-05-19 17:49:46 -040036 .max_power = 20, \
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -080037}
38
39#define CHAN5G(_freq, _idx) { \
40 .band = IEEE80211_BAND_5GHZ, \
41 .center_freq = (_freq), \
42 .hw_value = (_idx), \
Luis R. Rodriguezeeddfd92009-05-19 17:49:46 -040043 .max_power = 20, \
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -080044}
45
46/* Some 2 GHz radios are actually tunable on 2312-2732
47 * on 5 MHz steps, we support the channels which we know
48 * we have calibration data for all cards though to make
49 * this static */
50static struct ieee80211_channel ath9k_2ghz_chantable[] = {
51 CHAN2G(2412, 0), /* Channel 1 */
52 CHAN2G(2417, 1), /* Channel 2 */
53 CHAN2G(2422, 2), /* Channel 3 */
54 CHAN2G(2427, 3), /* Channel 4 */
55 CHAN2G(2432, 4), /* Channel 5 */
56 CHAN2G(2437, 5), /* Channel 6 */
57 CHAN2G(2442, 6), /* Channel 7 */
58 CHAN2G(2447, 7), /* Channel 8 */
59 CHAN2G(2452, 8), /* Channel 9 */
60 CHAN2G(2457, 9), /* Channel 10 */
61 CHAN2G(2462, 10), /* Channel 11 */
62 CHAN2G(2467, 11), /* Channel 12 */
63 CHAN2G(2472, 12), /* Channel 13 */
64 CHAN2G(2484, 13), /* Channel 14 */
65};
66
67/* Some 5 GHz radios are actually tunable on XXXX-YYYY
68 * on 5 MHz steps, we support the channels which we know
69 * we have calibration data for all cards though to make
70 * this static */
71static struct ieee80211_channel ath9k_5ghz_chantable[] = {
72 /* _We_ call this UNII 1 */
73 CHAN5G(5180, 14), /* Channel 36 */
74 CHAN5G(5200, 15), /* Channel 40 */
75 CHAN5G(5220, 16), /* Channel 44 */
76 CHAN5G(5240, 17), /* Channel 48 */
77 /* _We_ call this UNII 2 */
78 CHAN5G(5260, 18), /* Channel 52 */
79 CHAN5G(5280, 19), /* Channel 56 */
80 CHAN5G(5300, 20), /* Channel 60 */
81 CHAN5G(5320, 21), /* Channel 64 */
82 /* _We_ call this "Middle band" */
83 CHAN5G(5500, 22), /* Channel 100 */
84 CHAN5G(5520, 23), /* Channel 104 */
85 CHAN5G(5540, 24), /* Channel 108 */
86 CHAN5G(5560, 25), /* Channel 112 */
87 CHAN5G(5580, 26), /* Channel 116 */
88 CHAN5G(5600, 27), /* Channel 120 */
89 CHAN5G(5620, 28), /* Channel 124 */
90 CHAN5G(5640, 29), /* Channel 128 */
91 CHAN5G(5660, 30), /* Channel 132 */
92 CHAN5G(5680, 31), /* Channel 136 */
93 CHAN5G(5700, 32), /* Channel 140 */
94 /* _We_ call this UNII 3 */
95 CHAN5G(5745, 33), /* Channel 149 */
96 CHAN5G(5765, 34), /* Channel 153 */
97 CHAN5G(5785, 35), /* Channel 157 */
98 CHAN5G(5805, 36), /* Channel 161 */
99 CHAN5G(5825, 37), /* Channel 165 */
100};
101
Luis R. Rodriguezce111ba2008-12-23 15:58:39 -0800102static void ath_cache_conf_rate(struct ath_softc *sc,
103 struct ieee80211_conf *conf)
Sujithff37e332008-11-24 12:07:55 +0530104{
Luis R. Rodriguez030bb492008-12-23 15:58:37 -0800105 switch (conf->channel->band) {
106 case IEEE80211_BAND_2GHZ:
107 if (conf_is_ht20(conf))
108 sc->cur_rate_table =
109 sc->hw_rate_table[ATH9K_MODE_11NG_HT20];
110 else if (conf_is_ht40_minus(conf))
111 sc->cur_rate_table =
112 sc->hw_rate_table[ATH9K_MODE_11NG_HT40MINUS];
113 else if (conf_is_ht40_plus(conf))
114 sc->cur_rate_table =
115 sc->hw_rate_table[ATH9K_MODE_11NG_HT40PLUS];
Luis R. Rodriguez96742252008-12-23 15:58:38 -0800116 else
Luis R. Rodriguez030bb492008-12-23 15:58:37 -0800117 sc->cur_rate_table =
118 sc->hw_rate_table[ATH9K_MODE_11G];
Luis R. Rodriguez030bb492008-12-23 15:58:37 -0800119 break;
120 case IEEE80211_BAND_5GHZ:
121 if (conf_is_ht20(conf))
122 sc->cur_rate_table =
123 sc->hw_rate_table[ATH9K_MODE_11NA_HT20];
124 else if (conf_is_ht40_minus(conf))
125 sc->cur_rate_table =
126 sc->hw_rate_table[ATH9K_MODE_11NA_HT40MINUS];
127 else if (conf_is_ht40_plus(conf))
128 sc->cur_rate_table =
129 sc->hw_rate_table[ATH9K_MODE_11NA_HT40PLUS];
130 else
Luis R. Rodriguez96742252008-12-23 15:58:38 -0800131 sc->cur_rate_table =
132 sc->hw_rate_table[ATH9K_MODE_11A];
Luis R. Rodriguez030bb492008-12-23 15:58:37 -0800133 break;
134 default:
Luis R. Rodriguezce111ba2008-12-23 15:58:39 -0800135 BUG_ON(1);
Luis R. Rodriguez030bb492008-12-23 15:58:37 -0800136 break;
137 }
Sujithff37e332008-11-24 12:07:55 +0530138}
139
140static void ath_update_txpow(struct ath_softc *sc)
141{
Sujithcbe61d82009-02-09 13:27:12 +0530142 struct ath_hw *ah = sc->sc_ah;
Sujithff37e332008-11-24 12:07:55 +0530143 u32 txpow;
144
Sujith17d79042009-02-09 13:27:03 +0530145 if (sc->curtxpow != sc->config.txpowlimit) {
146 ath9k_hw_set_txpowerlimit(ah, sc->config.txpowlimit);
Sujithff37e332008-11-24 12:07:55 +0530147 /* read back in case value is clamped */
148 ath9k_hw_getcapability(ah, ATH9K_CAP_TXPOW, 1, &txpow);
Sujith17d79042009-02-09 13:27:03 +0530149 sc->curtxpow = txpow;
Sujithff37e332008-11-24 12:07:55 +0530150 }
151}
152
153static u8 parse_mpdudensity(u8 mpdudensity)
154{
155 /*
156 * 802.11n D2.0 defined values for "Minimum MPDU Start Spacing":
157 * 0 for no restriction
158 * 1 for 1/4 us
159 * 2 for 1/2 us
160 * 3 for 1 us
161 * 4 for 2 us
162 * 5 for 4 us
163 * 6 for 8 us
164 * 7 for 16 us
165 */
166 switch (mpdudensity) {
167 case 0:
168 return 0;
169 case 1:
170 case 2:
171 case 3:
172 /* Our lower layer calculations limit our precision to
173 1 microsecond */
174 return 1;
175 case 4:
176 return 2;
177 case 5:
178 return 4;
179 case 6:
180 return 8;
181 case 7:
182 return 16;
183 default:
184 return 0;
185 }
186}
187
188static void ath_setup_rates(struct ath_softc *sc, enum ieee80211_band band)
189{
Luis R. Rodriguez4f0fc7c2009-05-06 02:20:00 -0400190 const struct ath_rate_table *rate_table = NULL;
Sujithff37e332008-11-24 12:07:55 +0530191 struct ieee80211_supported_band *sband;
192 struct ieee80211_rate *rate;
193 int i, maxrates;
194
195 switch (band) {
196 case IEEE80211_BAND_2GHZ:
197 rate_table = sc->hw_rate_table[ATH9K_MODE_11G];
198 break;
199 case IEEE80211_BAND_5GHZ:
200 rate_table = sc->hw_rate_table[ATH9K_MODE_11A];
201 break;
202 default:
203 break;
204 }
205
206 if (rate_table == NULL)
207 return;
208
209 sband = &sc->sbands[band];
210 rate = sc->rates[band];
211
212 if (rate_table->rate_cnt > ATH_RATE_MAX)
213 maxrates = ATH_RATE_MAX;
214 else
215 maxrates = rate_table->rate_cnt;
216
217 for (i = 0; i < maxrates; i++) {
218 rate[i].bitrate = rate_table->info[i].ratekbps / 100;
219 rate[i].hw_value = rate_table->info[i].ratecode;
Sujithf46730d2009-01-27 13:51:03 +0530220 if (rate_table->info[i].short_preamble) {
221 rate[i].hw_value_short = rate_table->info[i].ratecode |
222 rate_table->info[i].short_preamble;
223 rate[i].flags = IEEE80211_RATE_SHORT_PREAMBLE;
224 }
Sujithff37e332008-11-24 12:07:55 +0530225 sband->n_bitrates++;
Sujithf46730d2009-01-27 13:51:03 +0530226
Sujith04bd4632008-11-28 22:18:05 +0530227 DPRINTF(sc, ATH_DBG_CONFIG, "Rate: %2dMbps, ratecode: %2d\n",
228 rate[i].bitrate / 10, rate[i].hw_value);
Sujithff37e332008-11-24 12:07:55 +0530229 }
230}
231
Vasanthakumar Thiagarajan82880a72009-06-13 14:50:24 +0530232static struct ath9k_channel *ath_get_curchannel(struct ath_softc *sc,
233 struct ieee80211_hw *hw)
234{
235 struct ieee80211_channel *curchan = hw->conf.channel;
236 struct ath9k_channel *channel;
237 u8 chan_idx;
238
239 chan_idx = curchan->hw_value;
240 channel = &sc->sc_ah->channels[chan_idx];
241 ath9k_update_ichannel(sc, hw, channel);
242 return channel;
243}
244
Sujithff37e332008-11-24 12:07:55 +0530245/*
246 * Set/change channels. If the channel is really being changed, it's done
247 * by reseting the chip. To accomplish this we must first cleanup any pending
248 * DMA, then restart stuff.
249*/
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200250int ath_set_channel(struct ath_softc *sc, struct ieee80211_hw *hw,
251 struct ath9k_channel *hchan)
Sujithff37e332008-11-24 12:07:55 +0530252{
Sujithcbe61d82009-02-09 13:27:12 +0530253 struct ath_hw *ah = sc->sc_ah;
Sujithff37e332008-11-24 12:07:55 +0530254 bool fastcc = true, stopped;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -0800255 struct ieee80211_channel *channel = hw->conf.channel;
256 int r;
Sujithff37e332008-11-24 12:07:55 +0530257
258 if (sc->sc_flags & SC_OP_INVALID)
259 return -EIO;
260
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +0530261 ath9k_ps_wakeup(sc);
262
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800263 /*
264 * This is only performed if the channel settings have
265 * actually changed.
266 *
267 * To switch channels clear any pending DMA operations;
268 * wait long enough for the RX fifo to drain, reset the
269 * hardware at the new frequency, and then re-enable
270 * the relevant bits of the h/w.
271 */
272 ath9k_hw_set_interrupts(ah, 0);
Sujith043a0402009-01-16 21:38:47 +0530273 ath_drain_all_txq(sc, false);
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800274 stopped = ath_stoprecv(sc);
Sujithff37e332008-11-24 12:07:55 +0530275
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800276 /* XXX: do not flush receive queue here. We don't want
277 * to flush data frames already in queue because of
278 * changing channel. */
Sujithff37e332008-11-24 12:07:55 +0530279
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800280 if (!stopped || (sc->sc_flags & SC_OP_FULL_RESET))
281 fastcc = false;
Sujithff37e332008-11-24 12:07:55 +0530282
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800283 DPRINTF(sc, ATH_DBG_CONFIG,
284 "(%u MHz) -> (%u MHz), chanwidth: %d\n",
Sujith2660b812009-02-09 13:27:26 +0530285 sc->sc_ah->curchan->channel,
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800286 channel->center_freq, sc->tx_chan_width);
Sujith99405f92008-11-24 12:08:35 +0530287
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800288 spin_lock_bh(&sc->sc_resetlock);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -0800289
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800290 r = ath9k_hw_reset(ah, hchan, fastcc);
291 if (r) {
292 DPRINTF(sc, ATH_DBG_FATAL,
293 "Unable to reset channel (%u Mhz) "
Vasanthakumar Thiagarajan6b457842009-05-15 18:59:20 +0530294 "reset status %d\n",
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800295 channel->center_freq, r);
Sujithff37e332008-11-24 12:07:55 +0530296 spin_unlock_bh(&sc->sc_resetlock);
Gabor Juhos39892792009-06-15 17:49:09 +0200297 goto ps_restore;
Sujithff37e332008-11-24 12:07:55 +0530298 }
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800299 spin_unlock_bh(&sc->sc_resetlock);
300
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800301 sc->sc_flags &= ~SC_OP_FULL_RESET;
302
303 if (ath_startrecv(sc) != 0) {
304 DPRINTF(sc, ATH_DBG_FATAL,
305 "Unable to restart recv logic\n");
Gabor Juhos39892792009-06-15 17:49:09 +0200306 r = -EIO;
307 goto ps_restore;
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800308 }
309
310 ath_cache_conf_rate(sc, &hw->conf);
311 ath_update_txpow(sc);
Sujith17d79042009-02-09 13:27:03 +0530312 ath9k_hw_set_interrupts(ah, sc->imask);
Gabor Juhos39892792009-06-15 17:49:09 +0200313
314 ps_restore:
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +0530315 ath9k_ps_restore(sc);
Gabor Juhos39892792009-06-15 17:49:09 +0200316 return r;
Sujithff37e332008-11-24 12:07:55 +0530317}
318
319/*
320 * This routine performs the periodic noise floor calibration function
321 * that is used to adjust and optimize the chip performance. This
322 * takes environmental changes (location, temperature) into account.
323 * When the task is complete, it reschedules itself depending on the
324 * appropriate interval that was calculated.
325 */
326static void ath_ani_calibrate(unsigned long data)
327{
Sujith20977d32009-02-20 15:13:28 +0530328 struct ath_softc *sc = (struct ath_softc *)data;
329 struct ath_hw *ah = sc->sc_ah;
Sujithff37e332008-11-24 12:07:55 +0530330 bool longcal = false;
331 bool shortcal = false;
332 bool aniflag = false;
333 unsigned int timestamp = jiffies_to_msecs(jiffies);
Sujith20977d32009-02-20 15:13:28 +0530334 u32 cal_interval, short_cal_interval;
Sujithff37e332008-11-24 12:07:55 +0530335
Sujith20977d32009-02-20 15:13:28 +0530336 short_cal_interval = (ah->opmode == NL80211_IFTYPE_AP) ?
337 ATH_AP_SHORT_CALINTERVAL : ATH_STA_SHORT_CALINTERVAL;
Sujithff37e332008-11-24 12:07:55 +0530338
339 /*
340 * don't calibrate when we're scanning.
341 * we are most likely not on our home channel.
342 */
Senthil Balasubramaniane5f09212009-06-24 18:56:41 +0530343 spin_lock(&sc->ani_lock);
Sujith0c98de62009-03-03 10:16:45 +0530344 if (sc->sc_flags & SC_OP_SCANNING)
Sujith20977d32009-02-20 15:13:28 +0530345 goto set_timer;
Sujithff37e332008-11-24 12:07:55 +0530346
Jouni Malinen1ffc1c62009-05-19 17:01:39 +0300347 /* Only calibrate if awake */
348 if (sc->sc_ah->power_mode != ATH9K_PM_AWAKE)
349 goto set_timer;
350
351 ath9k_ps_wakeup(sc);
352
Sujithff37e332008-11-24 12:07:55 +0530353 /* Long calibration runs independently of short calibration. */
Sujith17d79042009-02-09 13:27:03 +0530354 if ((timestamp - sc->ani.longcal_timer) >= ATH_LONG_CALINTERVAL) {
Sujithff37e332008-11-24 12:07:55 +0530355 longcal = true;
Sujith04bd4632008-11-28 22:18:05 +0530356 DPRINTF(sc, ATH_DBG_ANI, "longcal @%lu\n", jiffies);
Sujith17d79042009-02-09 13:27:03 +0530357 sc->ani.longcal_timer = timestamp;
Sujithff37e332008-11-24 12:07:55 +0530358 }
359
Sujith17d79042009-02-09 13:27:03 +0530360 /* Short calibration applies only while caldone is false */
361 if (!sc->ani.caldone) {
Sujith20977d32009-02-20 15:13:28 +0530362 if ((timestamp - sc->ani.shortcal_timer) >= short_cal_interval) {
Sujithff37e332008-11-24 12:07:55 +0530363 shortcal = true;
Sujith04bd4632008-11-28 22:18:05 +0530364 DPRINTF(sc, ATH_DBG_ANI, "shortcal @%lu\n", jiffies);
Sujith17d79042009-02-09 13:27:03 +0530365 sc->ani.shortcal_timer = timestamp;
366 sc->ani.resetcal_timer = timestamp;
Sujithff37e332008-11-24 12:07:55 +0530367 }
368 } else {
Sujith17d79042009-02-09 13:27:03 +0530369 if ((timestamp - sc->ani.resetcal_timer) >=
Sujithff37e332008-11-24 12:07:55 +0530370 ATH_RESTART_CALINTERVAL) {
Sujith17d79042009-02-09 13:27:03 +0530371 sc->ani.caldone = ath9k_hw_reset_calvalid(ah);
372 if (sc->ani.caldone)
373 sc->ani.resetcal_timer = timestamp;
Sujithff37e332008-11-24 12:07:55 +0530374 }
375 }
376
377 /* Verify whether we must check ANI */
Sujith20977d32009-02-20 15:13:28 +0530378 if ((timestamp - sc->ani.checkani_timer) >= ATH_ANI_POLLINTERVAL) {
Sujithff37e332008-11-24 12:07:55 +0530379 aniflag = true;
Sujith17d79042009-02-09 13:27:03 +0530380 sc->ani.checkani_timer = timestamp;
Sujithff37e332008-11-24 12:07:55 +0530381 }
382
383 /* Skip all processing if there's nothing to do. */
384 if (longcal || shortcal || aniflag) {
385 /* Call ANI routine if necessary */
386 if (aniflag)
Sujith20977d32009-02-20 15:13:28 +0530387 ath9k_hw_ani_monitor(ah, &sc->nodestats, ah->curchan);
Sujithff37e332008-11-24 12:07:55 +0530388
389 /* Perform calibration if necessary */
390 if (longcal || shortcal) {
Sujith379f0442009-04-13 21:56:48 +0530391 sc->ani.caldone = ath9k_hw_calibrate(ah, ah->curchan,
392 sc->rx_chainmask, longcal);
Sujithff37e332008-11-24 12:07:55 +0530393
Sujith379f0442009-04-13 21:56:48 +0530394 if (longcal)
395 sc->ani.noise_floor = ath9k_hw_getchan_noise(ah,
396 ah->curchan);
Sujithff37e332008-11-24 12:07:55 +0530397
Sujith379f0442009-04-13 21:56:48 +0530398 DPRINTF(sc, ATH_DBG_ANI," calibrate chan %u/%x nf: %d\n",
399 ah->curchan->channel, ah->curchan->channelFlags,
400 sc->ani.noise_floor);
Sujithff37e332008-11-24 12:07:55 +0530401 }
402 }
403
Jouni Malinen1ffc1c62009-05-19 17:01:39 +0300404 ath9k_ps_restore(sc);
405
Sujith20977d32009-02-20 15:13:28 +0530406set_timer:
Senthil Balasubramaniane5f09212009-06-24 18:56:41 +0530407 spin_unlock(&sc->ani_lock);
Sujithff37e332008-11-24 12:07:55 +0530408 /*
409 * Set timer interval based on previous results.
410 * The interval must be the shortest necessary to satisfy ANI,
411 * short calibration and long calibration.
412 */
Sujithaac92072008-12-02 18:37:54 +0530413 cal_interval = ATH_LONG_CALINTERVAL;
Sujith2660b812009-02-09 13:27:26 +0530414 if (sc->sc_ah->config.enable_ani)
Sujithaac92072008-12-02 18:37:54 +0530415 cal_interval = min(cal_interval, (u32)ATH_ANI_POLLINTERVAL);
Sujith17d79042009-02-09 13:27:03 +0530416 if (!sc->ani.caldone)
Sujith20977d32009-02-20 15:13:28 +0530417 cal_interval = min(cal_interval, (u32)short_cal_interval);
Sujithff37e332008-11-24 12:07:55 +0530418
Sujith17d79042009-02-09 13:27:03 +0530419 mod_timer(&sc->ani.timer, jiffies + msecs_to_jiffies(cal_interval));
Sujithff37e332008-11-24 12:07:55 +0530420}
421
Sujith415f7382009-04-13 21:56:46 +0530422static void ath_start_ani(struct ath_softc *sc)
423{
424 unsigned long timestamp = jiffies_to_msecs(jiffies);
425
426 sc->ani.longcal_timer = timestamp;
427 sc->ani.shortcal_timer = timestamp;
428 sc->ani.checkani_timer = timestamp;
429
430 mod_timer(&sc->ani.timer,
431 jiffies + msecs_to_jiffies(ATH_ANI_POLLINTERVAL));
432}
433
Sujithff37e332008-11-24 12:07:55 +0530434/*
435 * Update tx/rx chainmask. For legacy association,
436 * hard code chainmask to 1x1, for 11n association, use
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +0530437 * the chainmask configuration, for bt coexistence, use
438 * the chainmask configuration even in legacy mode.
Sujithff37e332008-11-24 12:07:55 +0530439 */
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200440void ath_update_chainmask(struct ath_softc *sc, int is_ht)
Sujithff37e332008-11-24 12:07:55 +0530441{
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +0530442 if (is_ht ||
Sujith2660b812009-02-09 13:27:26 +0530443 (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_BT_COEX)) {
444 sc->tx_chainmask = sc->sc_ah->caps.tx_chainmask;
445 sc->rx_chainmask = sc->sc_ah->caps.rx_chainmask;
Sujithff37e332008-11-24 12:07:55 +0530446 } else {
Sujith17d79042009-02-09 13:27:03 +0530447 sc->tx_chainmask = 1;
448 sc->rx_chainmask = 1;
Sujithff37e332008-11-24 12:07:55 +0530449 }
450
Sujith04bd4632008-11-28 22:18:05 +0530451 DPRINTF(sc, ATH_DBG_CONFIG, "tx chmask: %d, rx chmask: %d\n",
Sujith17d79042009-02-09 13:27:03 +0530452 sc->tx_chainmask, sc->rx_chainmask);
Sujithff37e332008-11-24 12:07:55 +0530453}
454
455static void ath_node_attach(struct ath_softc *sc, struct ieee80211_sta *sta)
456{
457 struct ath_node *an;
458
459 an = (struct ath_node *)sta->drv_priv;
460
Sujith87792ef2009-03-30 15:28:48 +0530461 if (sc->sc_flags & SC_OP_TXAGGR) {
Sujithff37e332008-11-24 12:07:55 +0530462 ath_tx_node_init(sc, an);
Sujith9e98ac62009-07-23 15:32:34 +0530463 an->maxampdu = 1 << (IEEE80211_HT_MAX_AMPDU_FACTOR +
Sujith87792ef2009-03-30 15:28:48 +0530464 sta->ht_cap.ampdu_factor);
465 an->mpdudensity = parse_mpdudensity(sta->ht_cap.ampdu_density);
Senthil Balasubramaniana59b5a52009-07-14 20:17:07 -0400466 an->last_rssi = ATH_RSSI_DUMMY_MARKER;
Sujith87792ef2009-03-30 15:28:48 +0530467 }
Sujithff37e332008-11-24 12:07:55 +0530468}
469
470static void ath_node_detach(struct ath_softc *sc, struct ieee80211_sta *sta)
471{
472 struct ath_node *an = (struct ath_node *)sta->drv_priv;
473
474 if (sc->sc_flags & SC_OP_TXAGGR)
475 ath_tx_node_cleanup(sc, an);
476}
477
478static void ath9k_tasklet(unsigned long data)
479{
480 struct ath_softc *sc = (struct ath_softc *)data;
Sujith17d79042009-02-09 13:27:03 +0530481 u32 status = sc->intrstatus;
Sujithff37e332008-11-24 12:07:55 +0530482
Vasanthakumar Thiagarajan153e0802009-05-15 02:47:16 -0400483 ath9k_ps_wakeup(sc);
484
Sujithff37e332008-11-24 12:07:55 +0530485 if (status & ATH9K_INT_FATAL) {
Sujithff37e332008-11-24 12:07:55 +0530486 ath_reset(sc, false);
Vasanthakumar Thiagarajan153e0802009-05-15 02:47:16 -0400487 ath9k_ps_restore(sc);
Sujithff37e332008-11-24 12:07:55 +0530488 return;
Sujithff37e332008-11-24 12:07:55 +0530489 }
490
Sujith063d8be2009-03-30 15:28:49 +0530491 if (status & (ATH9K_INT_RX | ATH9K_INT_RXEOL | ATH9K_INT_RXORN)) {
492 spin_lock_bh(&sc->rx.rxflushlock);
493 ath_rx_tasklet(sc, 0);
494 spin_unlock_bh(&sc->rx.rxflushlock);
495 }
496
497 if (status & ATH9K_INT_TX)
498 ath_tx_tasklet(sc);
499
Gabor Juhos96148322009-07-24 17:27:21 +0200500 if ((status & ATH9K_INT_TSFOOR) && sc->ps_enabled) {
Jouni Malinen54ce8462009-05-19 17:01:40 +0300501 /*
502 * TSF sync does not look correct; remain awake to sync with
503 * the next Beacon.
504 */
505 DPRINTF(sc, ATH_DBG_PS, "TSFOOR - Sync with next Beacon\n");
Jouni Malinenccdfeab2009-05-20 21:59:08 +0300506 sc->sc_flags |= SC_OP_WAIT_FOR_BEACON | SC_OP_BEACON_SYNC;
Jouni Malinen54ce8462009-05-19 17:01:40 +0300507 }
508
Sujithff37e332008-11-24 12:07:55 +0530509 /* re-enable hardware interrupt */
Sujith17d79042009-02-09 13:27:03 +0530510 ath9k_hw_set_interrupts(sc->sc_ah, sc->imask);
Vasanthakumar Thiagarajan153e0802009-05-15 02:47:16 -0400511 ath9k_ps_restore(sc);
Sujithff37e332008-11-24 12:07:55 +0530512}
513
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100514irqreturn_t ath_isr(int irq, void *dev)
Sujithff37e332008-11-24 12:07:55 +0530515{
Sujith063d8be2009-03-30 15:28:49 +0530516#define SCHED_INTR ( \
517 ATH9K_INT_FATAL | \
518 ATH9K_INT_RXORN | \
519 ATH9K_INT_RXEOL | \
520 ATH9K_INT_RX | \
521 ATH9K_INT_TX | \
522 ATH9K_INT_BMISS | \
523 ATH9K_INT_CST | \
524 ATH9K_INT_TSFOOR)
525
Sujithff37e332008-11-24 12:07:55 +0530526 struct ath_softc *sc = dev;
Sujithcbe61d82009-02-09 13:27:12 +0530527 struct ath_hw *ah = sc->sc_ah;
Sujithff37e332008-11-24 12:07:55 +0530528 enum ath9k_int status;
529 bool sched = false;
530
Sujith063d8be2009-03-30 15:28:49 +0530531 /*
532 * The hardware is not ready/present, don't
533 * touch anything. Note this can happen early
534 * on if the IRQ is shared.
535 */
536 if (sc->sc_flags & SC_OP_INVALID)
537 return IRQ_NONE;
Sujithff37e332008-11-24 12:07:55 +0530538
Sujithff37e332008-11-24 12:07:55 +0530539
Sujith063d8be2009-03-30 15:28:49 +0530540 /* shared irq, not for us */
Sujithff37e332008-11-24 12:07:55 +0530541
Vasanthakumar Thiagarajan153e0802009-05-15 02:47:16 -0400542 if (!ath9k_hw_intrpend(ah))
Sujith063d8be2009-03-30 15:28:49 +0530543 return IRQ_NONE;
Sujithff37e332008-11-24 12:07:55 +0530544
Sujith063d8be2009-03-30 15:28:49 +0530545 /*
546 * Figure out the reason(s) for the interrupt. Note
547 * that the hal returns a pseudo-ISR that may include
548 * bits we haven't explicitly enabled so we mask the
549 * value to insure we only process bits we requested.
550 */
551 ath9k_hw_getisr(ah, &status); /* NB: clears ISR too */
552 status &= sc->imask; /* discard unasked-for bits */
553
554 /*
555 * If there are no status bits set, then this interrupt was not
556 * for me (should have been caught above).
557 */
Vasanthakumar Thiagarajan153e0802009-05-15 02:47:16 -0400558 if (!status)
Sujith063d8be2009-03-30 15:28:49 +0530559 return IRQ_NONE;
Sujith063d8be2009-03-30 15:28:49 +0530560
561 /* Cache the status */
562 sc->intrstatus = status;
563
564 if (status & SCHED_INTR)
565 sched = true;
566
567 /*
568 * If a FATAL or RXORN interrupt is received, we have to reset the
569 * chip immediately.
570 */
571 if (status & (ATH9K_INT_FATAL | ATH9K_INT_RXORN))
572 goto chip_reset;
573
574 if (status & ATH9K_INT_SWBA)
575 tasklet_schedule(&sc->bcon_tasklet);
576
577 if (status & ATH9K_INT_TXURN)
578 ath9k_hw_updatetxtriglevel(ah, true);
579
580 if (status & ATH9K_INT_MIB) {
581 /*
582 * Disable interrupts until we service the MIB
583 * interrupt; otherwise it will continue to
584 * fire.
585 */
586 ath9k_hw_set_interrupts(ah, 0);
587 /*
588 * Let the hal handle the event. We assume
589 * it will clear whatever condition caused
590 * the interrupt.
591 */
592 ath9k_hw_procmibevent(ah, &sc->nodestats);
593 ath9k_hw_set_interrupts(ah, sc->imask);
594 }
595
Vasanthakumar Thiagarajan153e0802009-05-15 02:47:16 -0400596 if (!(ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
597 if (status & ATH9K_INT_TIM_TIMER) {
Sujith063d8be2009-03-30 15:28:49 +0530598 /* Clear RxAbort bit so that we can
599 * receive frames */
600 ath9k_hw_setpower(ah, ATH9K_PM_AWAKE);
Vasanthakumar Thiagarajan153e0802009-05-15 02:47:16 -0400601 ath9k_hw_setrxabort(sc->sc_ah, 0);
Sujith063d8be2009-03-30 15:28:49 +0530602 sc->sc_flags |= SC_OP_WAIT_FOR_BEACON;
603 }
Sujith063d8be2009-03-30 15:28:49 +0530604
605chip_reset:
606
Sujith817e11d2008-12-07 21:42:44 +0530607 ath_debug_stat_interrupt(sc, status);
608
Sujithff37e332008-11-24 12:07:55 +0530609 if (sched) {
610 /* turn off every interrupt except SWBA */
Sujith17d79042009-02-09 13:27:03 +0530611 ath9k_hw_set_interrupts(ah, (sc->imask & ATH9K_INT_SWBA));
Sujithff37e332008-11-24 12:07:55 +0530612 tasklet_schedule(&sc->intr_tq);
613 }
614
615 return IRQ_HANDLED;
Sujith063d8be2009-03-30 15:28:49 +0530616
617#undef SCHED_INTR
Sujithff37e332008-11-24 12:07:55 +0530618}
619
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700620static u32 ath_get_extchanmode(struct ath_softc *sc,
Sujith99405f92008-11-24 12:08:35 +0530621 struct ieee80211_channel *chan,
Sujith094d05d2008-12-12 11:57:43 +0530622 enum nl80211_channel_type channel_type)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700623{
624 u32 chanmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700625
626 switch (chan->band) {
627 case IEEE80211_BAND_2GHZ:
Sujith094d05d2008-12-12 11:57:43 +0530628 switch(channel_type) {
629 case NL80211_CHAN_NO_HT:
630 case NL80211_CHAN_HT20:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700631 chanmode = CHANNEL_G_HT20;
Sujith094d05d2008-12-12 11:57:43 +0530632 break;
633 case NL80211_CHAN_HT40PLUS:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700634 chanmode = CHANNEL_G_HT40PLUS;
Sujith094d05d2008-12-12 11:57:43 +0530635 break;
636 case NL80211_CHAN_HT40MINUS:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700637 chanmode = CHANNEL_G_HT40MINUS;
Sujith094d05d2008-12-12 11:57:43 +0530638 break;
639 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700640 break;
641 case IEEE80211_BAND_5GHZ:
Sujith094d05d2008-12-12 11:57:43 +0530642 switch(channel_type) {
643 case NL80211_CHAN_NO_HT:
644 case NL80211_CHAN_HT20:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700645 chanmode = CHANNEL_A_HT20;
Sujith094d05d2008-12-12 11:57:43 +0530646 break;
647 case NL80211_CHAN_HT40PLUS:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700648 chanmode = CHANNEL_A_HT40PLUS;
Sujith094d05d2008-12-12 11:57:43 +0530649 break;
650 case NL80211_CHAN_HT40MINUS:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700651 chanmode = CHANNEL_A_HT40MINUS;
Sujith094d05d2008-12-12 11:57:43 +0530652 break;
653 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700654 break;
655 default:
656 break;
657 }
658
659 return chanmode;
660}
661
Jouni Malinen6ace2892008-12-17 13:32:17 +0200662static int ath_setkey_tkip(struct ath_softc *sc, u16 keyix, const u8 *key,
Jouni Malinen3f53dd62009-02-26 11:18:46 +0200663 struct ath9k_keyval *hk, const u8 *addr,
664 bool authenticator)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700665{
Jouni Malinen6ace2892008-12-17 13:32:17 +0200666 const u8 *key_rxmic;
667 const u8 *key_txmic;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700668
Jouni Malinen6ace2892008-12-17 13:32:17 +0200669 key_txmic = key + NL80211_TKIP_DATA_OFFSET_TX_MIC_KEY;
670 key_rxmic = key + NL80211_TKIP_DATA_OFFSET_RX_MIC_KEY;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700671
672 if (addr == NULL) {
Jouni Malinend216aaa2009-03-03 13:11:53 +0200673 /*
674 * Group key installation - only two key cache entries are used
675 * regardless of splitmic capability since group key is only
676 * used either for TX or RX.
677 */
Jouni Malinen3f53dd62009-02-26 11:18:46 +0200678 if (authenticator) {
679 memcpy(hk->kv_mic, key_txmic, sizeof(hk->kv_mic));
680 memcpy(hk->kv_txmic, key_txmic, sizeof(hk->kv_mic));
681 } else {
682 memcpy(hk->kv_mic, key_rxmic, sizeof(hk->kv_mic));
683 memcpy(hk->kv_txmic, key_rxmic, sizeof(hk->kv_mic));
684 }
Jouni Malinend216aaa2009-03-03 13:11:53 +0200685 return ath9k_hw_set_keycache_entry(sc->sc_ah, keyix, hk, addr);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700686 }
Sujith17d79042009-02-09 13:27:03 +0530687 if (!sc->splitmic) {
Jouni Malinend216aaa2009-03-03 13:11:53 +0200688 /* TX and RX keys share the same key cache entry. */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700689 memcpy(hk->kv_mic, key_rxmic, sizeof(hk->kv_mic));
690 memcpy(hk->kv_txmic, key_txmic, sizeof(hk->kv_txmic));
Jouni Malinend216aaa2009-03-03 13:11:53 +0200691 return ath9k_hw_set_keycache_entry(sc->sc_ah, keyix, hk, addr);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700692 }
Jouni Malinend216aaa2009-03-03 13:11:53 +0200693
694 /* Separate key cache entries for TX and RX */
695
696 /* TX key goes at first index, RX key at +32. */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700697 memcpy(hk->kv_mic, key_txmic, sizeof(hk->kv_mic));
Jouni Malinend216aaa2009-03-03 13:11:53 +0200698 if (!ath9k_hw_set_keycache_entry(sc->sc_ah, keyix, hk, NULL)) {
699 /* TX MIC entry failed. No need to proceed further */
Sujithd8baa932009-03-30 15:28:25 +0530700 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +0530701 "Setting TX MIC Key Failed\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700702 return 0;
703 }
704
705 memcpy(hk->kv_mic, key_rxmic, sizeof(hk->kv_mic));
706 /* XXX delete tx key on failure? */
Jouni Malinend216aaa2009-03-03 13:11:53 +0200707 return ath9k_hw_set_keycache_entry(sc->sc_ah, keyix + 32, hk, addr);
Jouni Malinen6ace2892008-12-17 13:32:17 +0200708}
709
710static int ath_reserve_key_cache_slot_tkip(struct ath_softc *sc)
711{
712 int i;
713
Sujith17d79042009-02-09 13:27:03 +0530714 for (i = IEEE80211_WEP_NKID; i < sc->keymax / 2; i++) {
715 if (test_bit(i, sc->keymap) ||
716 test_bit(i + 64, sc->keymap))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200717 continue; /* At least one part of TKIP key allocated */
Sujith17d79042009-02-09 13:27:03 +0530718 if (sc->splitmic &&
719 (test_bit(i + 32, sc->keymap) ||
720 test_bit(i + 64 + 32, sc->keymap)))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200721 continue; /* At least one part of TKIP key allocated */
722
723 /* Found a free slot for a TKIP key */
724 return i;
725 }
726 return -1;
727}
728
729static int ath_reserve_key_cache_slot(struct ath_softc *sc)
730{
731 int i;
732
733 /* First, try to find slots that would not be available for TKIP. */
Sujith17d79042009-02-09 13:27:03 +0530734 if (sc->splitmic) {
735 for (i = IEEE80211_WEP_NKID; i < sc->keymax / 4; i++) {
736 if (!test_bit(i, sc->keymap) &&
737 (test_bit(i + 32, sc->keymap) ||
738 test_bit(i + 64, sc->keymap) ||
739 test_bit(i + 64 + 32, sc->keymap)))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200740 return i;
Sujith17d79042009-02-09 13:27:03 +0530741 if (!test_bit(i + 32, sc->keymap) &&
742 (test_bit(i, sc->keymap) ||
743 test_bit(i + 64, sc->keymap) ||
744 test_bit(i + 64 + 32, sc->keymap)))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200745 return i + 32;
Sujith17d79042009-02-09 13:27:03 +0530746 if (!test_bit(i + 64, sc->keymap) &&
747 (test_bit(i , sc->keymap) ||
748 test_bit(i + 32, sc->keymap) ||
749 test_bit(i + 64 + 32, sc->keymap)))
Jouni Malinenea612132008-12-18 14:31:10 +0200750 return i + 64;
Sujith17d79042009-02-09 13:27:03 +0530751 if (!test_bit(i + 64 + 32, sc->keymap) &&
752 (test_bit(i, sc->keymap) ||
753 test_bit(i + 32, sc->keymap) ||
754 test_bit(i + 64, sc->keymap)))
Jouni Malinenea612132008-12-18 14:31:10 +0200755 return i + 64 + 32;
Jouni Malinen6ace2892008-12-17 13:32:17 +0200756 }
757 } else {
Sujith17d79042009-02-09 13:27:03 +0530758 for (i = IEEE80211_WEP_NKID; i < sc->keymax / 2; i++) {
759 if (!test_bit(i, sc->keymap) &&
760 test_bit(i + 64, sc->keymap))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200761 return i;
Sujith17d79042009-02-09 13:27:03 +0530762 if (test_bit(i, sc->keymap) &&
763 !test_bit(i + 64, sc->keymap))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200764 return i + 64;
765 }
766 }
767
768 /* No partially used TKIP slots, pick any available slot */
Sujith17d79042009-02-09 13:27:03 +0530769 for (i = IEEE80211_WEP_NKID; i < sc->keymax; i++) {
Jouni Malinenbe2864c2008-12-18 14:33:00 +0200770 /* Do not allow slots that could be needed for TKIP group keys
771 * to be used. This limitation could be removed if we know that
772 * TKIP will not be used. */
773 if (i >= 64 && i < 64 + IEEE80211_WEP_NKID)
774 continue;
Sujith17d79042009-02-09 13:27:03 +0530775 if (sc->splitmic) {
Jouni Malinenbe2864c2008-12-18 14:33:00 +0200776 if (i >= 32 && i < 32 + IEEE80211_WEP_NKID)
777 continue;
778 if (i >= 64 + 32 && i < 64 + 32 + IEEE80211_WEP_NKID)
779 continue;
780 }
781
Sujith17d79042009-02-09 13:27:03 +0530782 if (!test_bit(i, sc->keymap))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200783 return i; /* Found a free slot for a key */
784 }
785
786 /* No free slot found */
787 return -1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700788}
789
790static int ath_key_config(struct ath_softc *sc,
Jouni Malinen3f53dd62009-02-26 11:18:46 +0200791 struct ieee80211_vif *vif,
Johannes Bergdc822b52008-12-29 12:55:09 +0100792 struct ieee80211_sta *sta,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700793 struct ieee80211_key_conf *key)
794{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700795 struct ath9k_keyval hk;
796 const u8 *mac = NULL;
797 int ret = 0;
Jouni Malinen6ace2892008-12-17 13:32:17 +0200798 int idx;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700799
800 memset(&hk, 0, sizeof(hk));
801
802 switch (key->alg) {
803 case ALG_WEP:
804 hk.kv_type = ATH9K_CIPHER_WEP;
805 break;
806 case ALG_TKIP:
807 hk.kv_type = ATH9K_CIPHER_TKIP;
808 break;
809 case ALG_CCMP:
810 hk.kv_type = ATH9K_CIPHER_AES_CCM;
811 break;
812 default:
Jouni Malinenca470b22009-01-08 13:32:12 +0200813 return -EOPNOTSUPP;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700814 }
815
Jouni Malinen6ace2892008-12-17 13:32:17 +0200816 hk.kv_len = key->keylen;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700817 memcpy(hk.kv_val, key->key, key->keylen);
818
Jouni Malinen6ace2892008-12-17 13:32:17 +0200819 if (!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE)) {
820 /* For now, use the default keys for broadcast keys. This may
821 * need to change with virtual interfaces. */
822 idx = key->keyidx;
823 } else if (key->keyidx) {
Johannes Bergdc822b52008-12-29 12:55:09 +0100824 if (WARN_ON(!sta))
825 return -EOPNOTSUPP;
826 mac = sta->addr;
827
Jouni Malinen6ace2892008-12-17 13:32:17 +0200828 if (vif->type != NL80211_IFTYPE_AP) {
829 /* Only keyidx 0 should be used with unicast key, but
830 * allow this for client mode for now. */
831 idx = key->keyidx;
832 } else
833 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700834 } else {
Johannes Bergdc822b52008-12-29 12:55:09 +0100835 if (WARN_ON(!sta))
836 return -EOPNOTSUPP;
837 mac = sta->addr;
838
Jouni Malinen6ace2892008-12-17 13:32:17 +0200839 if (key->alg == ALG_TKIP)
840 idx = ath_reserve_key_cache_slot_tkip(sc);
841 else
842 idx = ath_reserve_key_cache_slot(sc);
843 if (idx < 0)
Jouni Malinenca470b22009-01-08 13:32:12 +0200844 return -ENOSPC; /* no free key cache entries */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700845 }
846
847 if (key->alg == ALG_TKIP)
Jouni Malinen3f53dd62009-02-26 11:18:46 +0200848 ret = ath_setkey_tkip(sc, idx, key->key, &hk, mac,
849 vif->type == NL80211_IFTYPE_AP);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700850 else
Jouni Malinend216aaa2009-03-03 13:11:53 +0200851 ret = ath9k_hw_set_keycache_entry(sc->sc_ah, idx, &hk, mac);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700852
853 if (!ret)
854 return -EIO;
855
Sujith17d79042009-02-09 13:27:03 +0530856 set_bit(idx, sc->keymap);
Jouni Malinen6ace2892008-12-17 13:32:17 +0200857 if (key->alg == ALG_TKIP) {
Sujith17d79042009-02-09 13:27:03 +0530858 set_bit(idx + 64, sc->keymap);
859 if (sc->splitmic) {
860 set_bit(idx + 32, sc->keymap);
861 set_bit(idx + 64 + 32, sc->keymap);
Jouni Malinen6ace2892008-12-17 13:32:17 +0200862 }
863 }
864
865 return idx;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700866}
867
868static void ath_key_delete(struct ath_softc *sc, struct ieee80211_key_conf *key)
869{
Jouni Malinen6ace2892008-12-17 13:32:17 +0200870 ath9k_hw_keyreset(sc->sc_ah, key->hw_key_idx);
871 if (key->hw_key_idx < IEEE80211_WEP_NKID)
872 return;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700873
Sujith17d79042009-02-09 13:27:03 +0530874 clear_bit(key->hw_key_idx, sc->keymap);
Jouni Malinen6ace2892008-12-17 13:32:17 +0200875 if (key->alg != ALG_TKIP)
876 return;
877
Sujith17d79042009-02-09 13:27:03 +0530878 clear_bit(key->hw_key_idx + 64, sc->keymap);
879 if (sc->splitmic) {
880 clear_bit(key->hw_key_idx + 32, sc->keymap);
881 clear_bit(key->hw_key_idx + 64 + 32, sc->keymap);
Jouni Malinen6ace2892008-12-17 13:32:17 +0200882 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700883}
884
Sujitheb2599c2009-01-23 11:20:44 +0530885static void setup_ht_cap(struct ath_softc *sc,
886 struct ieee80211_sta_ht_cap *ht_info)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700887{
Senthil Balasubramanian140add22009-06-24 18:56:42 +0530888 u8 tx_streams, rx_streams;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700889
Johannes Bergd9fe60d2008-10-09 12:13:49 +0200890 ht_info->ht_supported = true;
891 ht_info->cap = IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
892 IEEE80211_HT_CAP_SM_PS |
893 IEEE80211_HT_CAP_SGI_40 |
894 IEEE80211_HT_CAP_DSSSCCK40;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700895
Sujith9e98ac62009-07-23 15:32:34 +0530896 ht_info->ampdu_factor = IEEE80211_HT_MAX_AMPDU_64K;
897 ht_info->ampdu_density = IEEE80211_HT_MPDU_DENSITY_8;
Sujitheb2599c2009-01-23 11:20:44 +0530898
Johannes Bergd9fe60d2008-10-09 12:13:49 +0200899 /* set up supported mcs set */
900 memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
Senthil Balasubramanian140add22009-06-24 18:56:42 +0530901 tx_streams = !(sc->tx_chainmask & (sc->tx_chainmask - 1)) ? 1 : 2;
902 rx_streams = !(sc->rx_chainmask & (sc->rx_chainmask - 1)) ? 1 : 2;
Sujitheb2599c2009-01-23 11:20:44 +0530903
Senthil Balasubramanian140add22009-06-24 18:56:42 +0530904 if (tx_streams != rx_streams) {
905 DPRINTF(sc, ATH_DBG_CONFIG, "TX streams %d, RX streams: %d\n",
906 tx_streams, rx_streams);
907 ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_RX_DIFF;
908 ht_info->mcs.tx_params |= ((tx_streams - 1) <<
909 IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
Sujitheb2599c2009-01-23 11:20:44 +0530910 }
911
Senthil Balasubramanian140add22009-06-24 18:56:42 +0530912 ht_info->mcs.rx_mask[0] = 0xff;
913 if (rx_streams >= 2)
914 ht_info->mcs.rx_mask[1] = 0xff;
915
916 ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_DEFINED;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700917}
918
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530919static void ath9k_bss_assoc_info(struct ath_softc *sc,
Sujith5640b082008-10-29 10:16:06 +0530920 struct ieee80211_vif *vif,
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530921 struct ieee80211_bss_conf *bss_conf)
922{
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530923
924 if (bss_conf->assoc) {
Sujith094d05d2008-12-12 11:57:43 +0530925 DPRINTF(sc, ATH_DBG_CONFIG, "Bss Info ASSOC %d, bssid: %pM\n",
Sujith17d79042009-02-09 13:27:03 +0530926 bss_conf->aid, sc->curbssid);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530927
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530928 /* New association, store aid */
Senthil Balasubramanian2664f202009-06-24 18:56:39 +0530929 sc->curaid = bss_conf->aid;
930 ath9k_hw_write_associd(sc);
Jouni Malinenccdfeab2009-05-20 21:59:08 +0300931
Senthil Balasubramanian2664f202009-06-24 18:56:39 +0530932 /*
933 * Request a re-configuration of Beacon related timers
934 * on the receipt of the first Beacon frame (i.e.,
935 * after time sync with the AP).
936 */
937 sc->sc_flags |= SC_OP_BEACON_SYNC;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530938
939 /* Configure the beacon */
Jouni Malinen2c3db3d2009-03-03 19:23:26 +0200940 ath_beacon_config(sc, vif);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530941
942 /* Reset rssi stats */
Sujith17d79042009-02-09 13:27:03 +0530943 sc->nodestats.ns_avgbrssi = ATH_RSSI_DUMMY_MARKER;
944 sc->nodestats.ns_avgrssi = ATH_RSSI_DUMMY_MARKER;
945 sc->nodestats.ns_avgtxrssi = ATH_RSSI_DUMMY_MARKER;
946 sc->nodestats.ns_avgtxrate = ATH_RATE_DUMMY_MARKER;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530947
Sujith415f7382009-04-13 21:56:46 +0530948 ath_start_ani(sc);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530949 } else {
Sujith1ffb0612009-03-30 15:28:46 +0530950 DPRINTF(sc, ATH_DBG_CONFIG, "Bss Info DISASSOC\n");
Sujith17d79042009-02-09 13:27:03 +0530951 sc->curaid = 0;
Senthil Balasubramanianf38faa32009-06-24 18:56:40 +0530952 /* Stop ANI */
953 del_timer_sync(&sc->ani.timer);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530954 }
955}
956
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530957/********************************/
958/* LED functions */
959/********************************/
960
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +0530961static void ath_led_blink_work(struct work_struct *work)
962{
963 struct ath_softc *sc = container_of(work, struct ath_softc,
964 ath_led_blink_work.work);
965
966 if (!(sc->sc_flags & SC_OP_LED_ASSOCIATED))
967 return;
Vasanthakumar Thiagarajan85067c02009-03-14 19:59:41 +0530968
969 if ((sc->led_on_duration == ATH_LED_ON_DURATION_IDLE) ||
970 (sc->led_off_duration == ATH_LED_OFF_DURATION_IDLE))
971 ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN, 0);
972 else
973 ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN,
974 (sc->sc_flags & SC_OP_LED_ON) ? 1 : 0);
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +0530975
Luis R. Rodriguez42935ec2009-07-29 20:08:07 -0400976 ieee80211_queue_delayed_work(sc->hw,
977 &sc->ath_led_blink_work,
978 (sc->sc_flags & SC_OP_LED_ON) ?
979 msecs_to_jiffies(sc->led_off_duration) :
980 msecs_to_jiffies(sc->led_on_duration));
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +0530981
Vasanthakumar Thiagarajan85067c02009-03-14 19:59:41 +0530982 sc->led_on_duration = sc->led_on_cnt ?
983 max((ATH_LED_ON_DURATION_IDLE - sc->led_on_cnt), 25) :
984 ATH_LED_ON_DURATION_IDLE;
985 sc->led_off_duration = sc->led_off_cnt ?
986 max((ATH_LED_OFF_DURATION_IDLE - sc->led_off_cnt), 10) :
987 ATH_LED_OFF_DURATION_IDLE;
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +0530988 sc->led_on_cnt = sc->led_off_cnt = 0;
989 if (sc->sc_flags & SC_OP_LED_ON)
990 sc->sc_flags &= ~SC_OP_LED_ON;
991 else
992 sc->sc_flags |= SC_OP_LED_ON;
993}
994
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530995static void ath_led_brightness(struct led_classdev *led_cdev,
996 enum led_brightness brightness)
997{
998 struct ath_led *led = container_of(led_cdev, struct ath_led, led_cdev);
999 struct ath_softc *sc = led->sc;
1000
1001 switch (brightness) {
1002 case LED_OFF:
1003 if (led->led_type == ATH_LED_ASSOC ||
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +05301004 led->led_type == ATH_LED_RADIO) {
1005 ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN,
1006 (led->led_type == ATH_LED_RADIO));
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301007 sc->sc_flags &= ~SC_OP_LED_ASSOCIATED;
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +05301008 if (led->led_type == ATH_LED_RADIO)
1009 sc->sc_flags &= ~SC_OP_LED_ON;
1010 } else {
1011 sc->led_off_cnt++;
1012 }
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301013 break;
1014 case LED_FULL:
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +05301015 if (led->led_type == ATH_LED_ASSOC) {
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301016 sc->sc_flags |= SC_OP_LED_ASSOCIATED;
Luis R. Rodriguez42935ec2009-07-29 20:08:07 -04001017 ieee80211_queue_delayed_work(sc->hw,
1018 &sc->ath_led_blink_work, 0);
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +05301019 } else if (led->led_type == ATH_LED_RADIO) {
1020 ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN, 0);
1021 sc->sc_flags |= SC_OP_LED_ON;
1022 } else {
1023 sc->led_on_cnt++;
1024 }
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301025 break;
1026 default:
1027 break;
1028 }
1029}
1030
1031static int ath_register_led(struct ath_softc *sc, struct ath_led *led,
1032 char *trigger)
1033{
1034 int ret;
1035
1036 led->sc = sc;
1037 led->led_cdev.name = led->name;
1038 led->led_cdev.default_trigger = trigger;
1039 led->led_cdev.brightness_set = ath_led_brightness;
1040
1041 ret = led_classdev_register(wiphy_dev(sc->hw->wiphy), &led->led_cdev);
1042 if (ret)
1043 DPRINTF(sc, ATH_DBG_FATAL,
1044 "Failed to register led:%s", led->name);
1045 else
1046 led->registered = 1;
1047 return ret;
1048}
1049
1050static void ath_unregister_led(struct ath_led *led)
1051{
1052 if (led->registered) {
1053 led_classdev_unregister(&led->led_cdev);
1054 led->registered = 0;
1055 }
1056}
1057
1058static void ath_deinit_leds(struct ath_softc *sc)
1059{
1060 ath_unregister_led(&sc->assoc_led);
1061 sc->sc_flags &= ~SC_OP_LED_ASSOCIATED;
1062 ath_unregister_led(&sc->tx_led);
1063 ath_unregister_led(&sc->rx_led);
1064 ath_unregister_led(&sc->radio_led);
1065 ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN, 1);
1066}
1067
1068static void ath_init_leds(struct ath_softc *sc)
1069{
1070 char *trigger;
1071 int ret;
1072
1073 /* Configure gpio 1 for output */
1074 ath9k_hw_cfg_output(sc->sc_ah, ATH_LED_PIN,
1075 AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1076 /* LED off, active low */
1077 ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN, 1);
1078
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +05301079 INIT_DELAYED_WORK(&sc->ath_led_blink_work, ath_led_blink_work);
1080
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301081 trigger = ieee80211_get_radio_led_name(sc->hw);
1082 snprintf(sc->radio_led.name, sizeof(sc->radio_led.name),
Danny Kukawka0818cb82009-01-31 15:52:09 +01001083 "ath9k-%s::radio", wiphy_name(sc->hw->wiphy));
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301084 ret = ath_register_led(sc, &sc->radio_led, trigger);
1085 sc->radio_led.led_type = ATH_LED_RADIO;
1086 if (ret)
1087 goto fail;
1088
1089 trigger = ieee80211_get_assoc_led_name(sc->hw);
1090 snprintf(sc->assoc_led.name, sizeof(sc->assoc_led.name),
Danny Kukawka0818cb82009-01-31 15:52:09 +01001091 "ath9k-%s::assoc", wiphy_name(sc->hw->wiphy));
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301092 ret = ath_register_led(sc, &sc->assoc_led, trigger);
1093 sc->assoc_led.led_type = ATH_LED_ASSOC;
1094 if (ret)
1095 goto fail;
1096
1097 trigger = ieee80211_get_tx_led_name(sc->hw);
1098 snprintf(sc->tx_led.name, sizeof(sc->tx_led.name),
Danny Kukawka0818cb82009-01-31 15:52:09 +01001099 "ath9k-%s::tx", wiphy_name(sc->hw->wiphy));
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301100 ret = ath_register_led(sc, &sc->tx_led, trigger);
1101 sc->tx_led.led_type = ATH_LED_TX;
1102 if (ret)
1103 goto fail;
1104
1105 trigger = ieee80211_get_rx_led_name(sc->hw);
1106 snprintf(sc->rx_led.name, sizeof(sc->rx_led.name),
Danny Kukawka0818cb82009-01-31 15:52:09 +01001107 "ath9k-%s::rx", wiphy_name(sc->hw->wiphy));
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301108 ret = ath_register_led(sc, &sc->rx_led, trigger);
1109 sc->rx_led.led_type = ATH_LED_RX;
1110 if (ret)
1111 goto fail;
1112
1113 return;
1114
1115fail:
Luis R. Rodriguez35c95ab2009-07-27 11:53:03 -07001116 cancel_delayed_work_sync(&sc->ath_led_blink_work);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301117 ath_deinit_leds(sc);
1118}
1119
Jouni Malinen7ec3e512009-03-03 19:23:37 +02001120void ath_radio_enable(struct ath_softc *sc)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301121{
Sujithcbe61d82009-02-09 13:27:12 +05301122 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001123 struct ieee80211_channel *channel = sc->hw->conf.channel;
1124 int r;
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301125
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301126 ath9k_ps_wakeup(sc);
Sujithd2f5b3a2009-04-13 21:56:25 +05301127 ath9k_hw_configpcipowersave(ah, 0);
1128
Vasanthakumar Thiagarajan159cd462009-06-13 14:50:25 +05301129 if (!ah->curchan)
1130 ah->curchan = ath_get_curchannel(sc, sc->hw);
1131
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301132 spin_lock_bh(&sc->sc_resetlock);
Sujith2660b812009-02-09 13:27:26 +05301133 r = ath9k_hw_reset(ah, ah->curchan, false);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001134 if (r) {
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301135 DPRINTF(sc, ATH_DBG_FATAL,
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001136 "Unable to reset channel %u (%uMhz) ",
Vasanthakumar Thiagarajan6b457842009-05-15 18:59:20 +05301137 "reset status %d\n",
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001138 channel->center_freq, r);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301139 }
1140 spin_unlock_bh(&sc->sc_resetlock);
1141
1142 ath_update_txpow(sc);
1143 if (ath_startrecv(sc) != 0) {
1144 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301145 "Unable to restart recv logic\n");
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301146 return;
1147 }
1148
1149 if (sc->sc_flags & SC_OP_BEACONS)
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02001150 ath_beacon_config(sc, NULL); /* restart beacons */
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301151
1152 /* Re-Enable interrupts */
Sujith17d79042009-02-09 13:27:03 +05301153 ath9k_hw_set_interrupts(ah, sc->imask);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301154
1155 /* Enable LED */
1156 ath9k_hw_cfg_output(ah, ATH_LED_PIN,
1157 AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1158 ath9k_hw_set_gpio(ah, ATH_LED_PIN, 0);
1159
1160 ieee80211_wake_queues(sc->hw);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301161 ath9k_ps_restore(sc);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301162}
1163
Jouni Malinen7ec3e512009-03-03 19:23:37 +02001164void ath_radio_disable(struct ath_softc *sc)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301165{
Sujithcbe61d82009-02-09 13:27:12 +05301166 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001167 struct ieee80211_channel *channel = sc->hw->conf.channel;
1168 int r;
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301169
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301170 ath9k_ps_wakeup(sc);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301171 ieee80211_stop_queues(sc->hw);
1172
1173 /* Disable LED */
1174 ath9k_hw_set_gpio(ah, ATH_LED_PIN, 1);
1175 ath9k_hw_cfg_gpio_input(ah, ATH_LED_PIN);
1176
1177 /* Disable interrupts */
1178 ath9k_hw_set_interrupts(ah, 0);
1179
Sujith043a0402009-01-16 21:38:47 +05301180 ath_drain_all_txq(sc, false); /* clear pending tx frames */
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301181 ath_stoprecv(sc); /* turn off frame recv */
1182 ath_flushrecv(sc); /* flush recv queue */
1183
Vasanthakumar Thiagarajan159cd462009-06-13 14:50:25 +05301184 if (!ah->curchan)
1185 ah->curchan = ath_get_curchannel(sc, sc->hw);
1186
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301187 spin_lock_bh(&sc->sc_resetlock);
Sujith2660b812009-02-09 13:27:26 +05301188 r = ath9k_hw_reset(ah, ah->curchan, false);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001189 if (r) {
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301190 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301191 "Unable to reset channel %u (%uMhz) "
Vasanthakumar Thiagarajan6b457842009-05-15 18:59:20 +05301192 "reset status %d\n",
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001193 channel->center_freq, r);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301194 }
1195 spin_unlock_bh(&sc->sc_resetlock);
1196
1197 ath9k_hw_phy_disable(ah);
Sujithd2f5b3a2009-04-13 21:56:25 +05301198 ath9k_hw_configpcipowersave(ah, 1);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301199 ath9k_ps_restore(sc);
Gabor Juhos38ab4222009-06-17 20:53:21 +02001200 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301201}
1202
Gabor Juhos5077fd32009-03-06 11:17:55 +01001203/*******************/
1204/* Rfkill */
1205/*******************/
1206
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301207static bool ath_is_rfkill_set(struct ath_softc *sc)
1208{
Sujithcbe61d82009-02-09 13:27:12 +05301209 struct ath_hw *ah = sc->sc_ah;
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301210
Sujith2660b812009-02-09 13:27:26 +05301211 return ath9k_hw_gpio_get(ah, ah->rfkill_gpio) ==
1212 ah->rfkill_polarity;
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301213}
1214
Johannes Berg3b319aa2009-06-13 14:50:26 +05301215static void ath9k_rfkill_poll_state(struct ieee80211_hw *hw)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301216{
Johannes Berg3b319aa2009-06-13 14:50:26 +05301217 struct ath_wiphy *aphy = hw->priv;
1218 struct ath_softc *sc = aphy->sc;
1219 bool blocked = !!ath_is_rfkill_set(sc);
1220
1221 wiphy_rfkill_set_hw_state(hw->wiphy, blocked);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301222
Johannes Berg19d337d2009-06-02 13:01:37 +02001223 if (blocked)
1224 ath_radio_disable(sc);
1225 else
1226 ath_radio_enable(sc);
Johannes Berg19d337d2009-06-02 13:01:37 +02001227}
1228
Johannes Berg3b319aa2009-06-13 14:50:26 +05301229static void ath_start_rfkill_poll(struct ath_softc *sc)
Johannes Berg19d337d2009-06-02 13:01:37 +02001230{
Johannes Berg3b319aa2009-06-13 14:50:26 +05301231 struct ath_hw *ah = sc->sc_ah;
Johannes Berg19d337d2009-06-02 13:01:37 +02001232
Johannes Berg3b319aa2009-06-13 14:50:26 +05301233 if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
1234 wiphy_rfkill_start_polling(sc->hw->wiphy);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301235}
1236
Gabor Juhos6baff7f2009-01-14 20:17:06 +01001237void ath_cleanup(struct ath_softc *sc)
Gabor Juhos39c3c2f2009-01-14 20:17:05 +01001238{
1239 ath_detach(sc);
1240 free_irq(sc->irq, sc);
1241 ath_bus_cleanup(sc);
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001242 kfree(sc->sec_wiphy);
Gabor Juhos39c3c2f2009-01-14 20:17:05 +01001243 ieee80211_free_hw(sc->hw);
1244}
1245
Gabor Juhos6baff7f2009-01-14 20:17:06 +01001246void ath_detach(struct ath_softc *sc)
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301247{
1248 struct ieee80211_hw *hw = sc->hw;
Sujith9c84b792008-10-29 10:17:13 +05301249 int i = 0;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301250
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301251 ath9k_ps_wakeup(sc);
1252
Sujith04bd4632008-11-28 22:18:05 +05301253 DPRINTF(sc, ATH_DBG_CONFIG, "Detach ATH hw\n");
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301254
Luis R. Rodriguez35c95ab2009-07-27 11:53:03 -07001255 ath_deinit_leds(sc);
1256
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001257 for (i = 0; i < sc->num_sec_wiphy; i++) {
1258 struct ath_wiphy *aphy = sc->sec_wiphy[i];
1259 if (aphy == NULL)
1260 continue;
1261 sc->sec_wiphy[i] = NULL;
1262 ieee80211_unregister_hw(aphy->hw);
1263 ieee80211_free_hw(aphy->hw);
1264 }
Vasanthakumar Thiagarajan3fcdfb42008-11-18 01:19:56 +05301265 ieee80211_unregister_hw(hw);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301266 ath_rx_cleanup(sc);
1267 ath_tx_cleanup(sc);
1268
Sujith9c84b792008-10-29 10:17:13 +05301269 tasklet_kill(&sc->intr_tq);
1270 tasklet_kill(&sc->bcon_tasklet);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301271
Sujith9c84b792008-10-29 10:17:13 +05301272 if (!(sc->sc_flags & SC_OP_INVALID))
1273 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_AWAKE);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301274
Sujith9c84b792008-10-29 10:17:13 +05301275 /* cleanup tx queues */
1276 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1277 if (ATH_TXQ_SETUP(sc, i))
Sujithb77f4832008-12-07 21:44:03 +05301278 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
Sujith9c84b792008-10-29 10:17:13 +05301279
1280 ath9k_hw_detach(sc->sc_ah);
Sujith826d2682008-11-28 22:20:23 +05301281 ath9k_exit_debug(sc);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301282}
1283
Bob Copelande3bb2492009-03-30 22:30:30 -04001284static int ath9k_reg_notifier(struct wiphy *wiphy,
1285 struct regulatory_request *request)
1286{
1287 struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
1288 struct ath_wiphy *aphy = hw->priv;
1289 struct ath_softc *sc = aphy->sc;
1290 struct ath_regulatory *reg = &sc->sc_ah->regulatory;
1291
1292 return ath_reg_notifier_apply(wiphy, request, reg);
1293}
1294
Sujithff37e332008-11-24 12:07:55 +05301295static int ath_init(u16 devid, struct ath_softc *sc)
1296{
Sujithcbe61d82009-02-09 13:27:12 +05301297 struct ath_hw *ah = NULL;
Sujithff37e332008-11-24 12:07:55 +05301298 int status;
1299 int error = 0, i;
1300 int csz = 0;
1301
1302 /* XXX: hardware will not be ready until ath_open() being called */
1303 sc->sc_flags |= SC_OP_INVALID;
Sujith88b126a2008-11-28 22:19:02 +05301304
Sujith826d2682008-11-28 22:20:23 +05301305 if (ath9k_init_debug(sc) < 0)
1306 printk(KERN_ERR "Unable to create debugfs files\n");
Sujithff37e332008-11-24 12:07:55 +05301307
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001308 spin_lock_init(&sc->wiphy_lock);
Sujithff37e332008-11-24 12:07:55 +05301309 spin_lock_init(&sc->sc_resetlock);
Luis R. Rodriguez61584252009-03-12 18:18:49 -04001310 spin_lock_init(&sc->sc_serial_rw);
Senthil Balasubramaniane5f09212009-06-24 18:56:41 +05301311 spin_lock_init(&sc->ani_lock);
Gabor Juhos04717cc2009-07-14 20:17:13 -04001312 spin_lock_init(&sc->sc_pm_lock);
Sujithaa33de02008-12-18 11:40:16 +05301313 mutex_init(&sc->mutex);
Sujithff37e332008-11-24 12:07:55 +05301314 tasklet_init(&sc->intr_tq, ath9k_tasklet, (unsigned long)sc);
Sujith9fc9ab02009-03-03 10:16:51 +05301315 tasklet_init(&sc->bcon_tasklet, ath_beacon_tasklet,
Sujithff37e332008-11-24 12:07:55 +05301316 (unsigned long)sc);
1317
1318 /*
1319 * Cache line size is used to size and align various
1320 * structures used to communicate with the hardware.
1321 */
Gabor Juhos88d15702009-01-14 20:17:04 +01001322 ath_read_cachesize(sc, &csz);
Sujithff37e332008-11-24 12:07:55 +05301323 /* XXX assert csz is non-zero */
Sujith17d79042009-02-09 13:27:03 +05301324 sc->cachelsz = csz << 2; /* convert to bytes */
Sujithff37e332008-11-24 12:07:55 +05301325
Sujithcbe61d82009-02-09 13:27:12 +05301326 ah = ath9k_hw_attach(devid, sc, &status);
Sujithff37e332008-11-24 12:07:55 +05301327 if (ah == NULL) {
1328 DPRINTF(sc, ATH_DBG_FATAL,
Gabor Juhos295834f2008-12-29 21:07:42 +01001329 "Unable to attach hardware; HAL status %d\n", status);
Sujithff37e332008-11-24 12:07:55 +05301330 error = -ENXIO;
1331 goto bad;
1332 }
1333 sc->sc_ah = ah;
1334
1335 /* Get the hardware key cache size. */
Sujith2660b812009-02-09 13:27:26 +05301336 sc->keymax = ah->caps.keycache_size;
Sujith17d79042009-02-09 13:27:03 +05301337 if (sc->keymax > ATH_KEYMAX) {
Sujithd8baa932009-03-30 15:28:25 +05301338 DPRINTF(sc, ATH_DBG_ANY,
Sujith04bd4632008-11-28 22:18:05 +05301339 "Warning, using only %u entries in %u key cache\n",
Sujith17d79042009-02-09 13:27:03 +05301340 ATH_KEYMAX, sc->keymax);
1341 sc->keymax = ATH_KEYMAX;
Sujithff37e332008-11-24 12:07:55 +05301342 }
1343
1344 /*
1345 * Reset the key cache since some parts do not
1346 * reset the contents on initial power up.
1347 */
Sujith17d79042009-02-09 13:27:03 +05301348 for (i = 0; i < sc->keymax; i++)
Sujithff37e332008-11-24 12:07:55 +05301349 ath9k_hw_keyreset(ah, (u16) i);
Sujithff37e332008-11-24 12:07:55 +05301350
Luis R. Rodriguez85efc862009-04-13 21:41:46 -04001351 if (error)
Sujithff37e332008-11-24 12:07:55 +05301352 goto bad;
1353
1354 /* default to MONITOR mode */
Sujith2660b812009-02-09 13:27:26 +05301355 sc->sc_ah->opmode = NL80211_IFTYPE_MONITOR;
Colin McCabed97809d2008-12-01 13:38:55 -08001356
Sujithff37e332008-11-24 12:07:55 +05301357 /* Setup rate tables */
1358
1359 ath_rate_attach(sc);
1360 ath_setup_rates(sc, IEEE80211_BAND_2GHZ);
1361 ath_setup_rates(sc, IEEE80211_BAND_5GHZ);
1362
1363 /*
1364 * Allocate hardware transmit queues: one queue for
1365 * beacon frames and one data queue for each QoS
1366 * priority. Note that the hal handles reseting
1367 * these queues at the needed time.
1368 */
Sujithb77f4832008-12-07 21:44:03 +05301369 sc->beacon.beaconq = ath_beaconq_setup(ah);
1370 if (sc->beacon.beaconq == -1) {
Sujithff37e332008-11-24 12:07:55 +05301371 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301372 "Unable to setup a beacon xmit queue\n");
Sujithff37e332008-11-24 12:07:55 +05301373 error = -EIO;
1374 goto bad2;
1375 }
Sujithb77f4832008-12-07 21:44:03 +05301376 sc->beacon.cabq = ath_txq_setup(sc, ATH9K_TX_QUEUE_CAB, 0);
1377 if (sc->beacon.cabq == NULL) {
Sujithff37e332008-11-24 12:07:55 +05301378 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301379 "Unable to setup CAB xmit queue\n");
Sujithff37e332008-11-24 12:07:55 +05301380 error = -EIO;
1381 goto bad2;
1382 }
1383
Sujith17d79042009-02-09 13:27:03 +05301384 sc->config.cabqReadytime = ATH_CABQ_READY_TIME;
Sujithff37e332008-11-24 12:07:55 +05301385 ath_cabq_update(sc);
1386
Sujithb77f4832008-12-07 21:44:03 +05301387 for (i = 0; i < ARRAY_SIZE(sc->tx.hwq_map); i++)
1388 sc->tx.hwq_map[i] = -1;
Sujithff37e332008-11-24 12:07:55 +05301389
1390 /* Setup data queues */
1391 /* NB: ensure BK queue is the lowest priority h/w queue */
1392 if (!ath_tx_setup(sc, ATH9K_WME_AC_BK)) {
1393 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301394 "Unable to setup xmit queue for BK traffic\n");
Sujithff37e332008-11-24 12:07:55 +05301395 error = -EIO;
1396 goto bad2;
1397 }
1398
1399 if (!ath_tx_setup(sc, ATH9K_WME_AC_BE)) {
1400 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301401 "Unable to setup xmit queue for BE traffic\n");
Sujithff37e332008-11-24 12:07:55 +05301402 error = -EIO;
1403 goto bad2;
1404 }
1405 if (!ath_tx_setup(sc, ATH9K_WME_AC_VI)) {
1406 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301407 "Unable to setup xmit queue for VI traffic\n");
Sujithff37e332008-11-24 12:07:55 +05301408 error = -EIO;
1409 goto bad2;
1410 }
1411 if (!ath_tx_setup(sc, ATH9K_WME_AC_VO)) {
1412 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301413 "Unable to setup xmit queue for VO traffic\n");
Sujithff37e332008-11-24 12:07:55 +05301414 error = -EIO;
1415 goto bad2;
1416 }
1417
1418 /* Initializes the noise floor to a reasonable default value.
1419 * Later on this will be updated during ANI processing. */
1420
Sujith17d79042009-02-09 13:27:03 +05301421 sc->ani.noise_floor = ATH_DEFAULT_NOISE_FLOOR;
1422 setup_timer(&sc->ani.timer, ath_ani_calibrate, (unsigned long)sc);
Sujithff37e332008-11-24 12:07:55 +05301423
1424 if (ath9k_hw_getcapability(ah, ATH9K_CAP_CIPHER,
1425 ATH9K_CIPHER_TKIP, NULL)) {
1426 /*
1427 * Whether we should enable h/w TKIP MIC.
1428 * XXX: if we don't support WME TKIP MIC, then we wouldn't
1429 * report WMM capable, so it's always safe to turn on
1430 * TKIP MIC in this case.
1431 */
1432 ath9k_hw_setcapability(sc->sc_ah, ATH9K_CAP_TKIP_MIC,
1433 0, 1, NULL);
1434 }
1435
1436 /*
1437 * Check whether the separate key cache entries
1438 * are required to handle both tx+rx MIC keys.
1439 * With split mic keys the number of stations is limited
1440 * to 27 otherwise 59.
1441 */
1442 if (ath9k_hw_getcapability(ah, ATH9K_CAP_CIPHER,
1443 ATH9K_CIPHER_TKIP, NULL)
1444 && ath9k_hw_getcapability(ah, ATH9K_CAP_CIPHER,
1445 ATH9K_CIPHER_MIC, NULL)
1446 && ath9k_hw_getcapability(ah, ATH9K_CAP_TKIP_SPLIT,
1447 0, NULL))
Sujith17d79042009-02-09 13:27:03 +05301448 sc->splitmic = 1;
Sujithff37e332008-11-24 12:07:55 +05301449
1450 /* turn on mcast key search if possible */
1451 if (!ath9k_hw_getcapability(ah, ATH9K_CAP_MCAST_KEYSRCH, 0, NULL))
1452 (void)ath9k_hw_setcapability(ah, ATH9K_CAP_MCAST_KEYSRCH, 1,
1453 1, NULL);
1454
Sujith17d79042009-02-09 13:27:03 +05301455 sc->config.txpowlimit = ATH_TXPOWER_MAX;
Sujithff37e332008-11-24 12:07:55 +05301456
1457 /* 11n Capabilities */
Sujith2660b812009-02-09 13:27:26 +05301458 if (ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
Sujithff37e332008-11-24 12:07:55 +05301459 sc->sc_flags |= SC_OP_TXAGGR;
1460 sc->sc_flags |= SC_OP_RXAGGR;
1461 }
1462
Sujith2660b812009-02-09 13:27:26 +05301463 sc->tx_chainmask = ah->caps.tx_chainmask;
1464 sc->rx_chainmask = ah->caps.rx_chainmask;
Sujithff37e332008-11-24 12:07:55 +05301465
1466 ath9k_hw_setcapability(ah, ATH9K_CAP_DIVERSITY, 1, true, NULL);
Sujithb77f4832008-12-07 21:44:03 +05301467 sc->rx.defant = ath9k_hw_getdefantenna(ah);
Sujithff37e332008-11-24 12:07:55 +05301468
Jouni Malinen8ca21f02009-03-03 19:23:27 +02001469 if (ah->caps.hw_caps & ATH9K_HW_CAP_BSSIDMASK)
Sujithba52da52009-02-09 13:27:10 +05301470 memcpy(sc->bssidmask, ath_bcast_mac, ETH_ALEN);
Sujithff37e332008-11-24 12:07:55 +05301471
Sujithb77f4832008-12-07 21:44:03 +05301472 sc->beacon.slottime = ATH9K_SLOT_TIME_9; /* default to short slot time */
Sujithff37e332008-11-24 12:07:55 +05301473
1474 /* initialize beacon slots */
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001475 for (i = 0; i < ARRAY_SIZE(sc->beacon.bslot); i++) {
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02001476 sc->beacon.bslot[i] = NULL;
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001477 sc->beacon.bslot_aphy[i] = NULL;
1478 }
Sujithff37e332008-11-24 12:07:55 +05301479
Sujithff37e332008-11-24 12:07:55 +05301480 /* setup channels and rates */
1481
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001482 sc->sbands[IEEE80211_BAND_2GHZ].channels = ath9k_2ghz_chantable;
Sujithff37e332008-11-24 12:07:55 +05301483 sc->sbands[IEEE80211_BAND_2GHZ].bitrates =
1484 sc->rates[IEEE80211_BAND_2GHZ];
1485 sc->sbands[IEEE80211_BAND_2GHZ].band = IEEE80211_BAND_2GHZ;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001486 sc->sbands[IEEE80211_BAND_2GHZ].n_channels =
1487 ARRAY_SIZE(ath9k_2ghz_chantable);
Sujithff37e332008-11-24 12:07:55 +05301488
Sujith2660b812009-02-09 13:27:26 +05301489 if (test_bit(ATH9K_MODE_11A, sc->sc_ah->caps.wireless_modes)) {
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001490 sc->sbands[IEEE80211_BAND_5GHZ].channels = ath9k_5ghz_chantable;
Sujithff37e332008-11-24 12:07:55 +05301491 sc->sbands[IEEE80211_BAND_5GHZ].bitrates =
1492 sc->rates[IEEE80211_BAND_5GHZ];
1493 sc->sbands[IEEE80211_BAND_5GHZ].band = IEEE80211_BAND_5GHZ;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001494 sc->sbands[IEEE80211_BAND_5GHZ].n_channels =
1495 ARRAY_SIZE(ath9k_5ghz_chantable);
Sujithff37e332008-11-24 12:07:55 +05301496 }
1497
Sujith2660b812009-02-09 13:27:26 +05301498 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_BT_COEX)
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +05301499 ath9k_hw_btcoex_enable(sc->sc_ah);
1500
Sujithff37e332008-11-24 12:07:55 +05301501 return 0;
1502bad2:
1503 /* cleanup tx queues */
1504 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1505 if (ATH_TXQ_SETUP(sc, i))
Sujithb77f4832008-12-07 21:44:03 +05301506 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
Sujithff37e332008-11-24 12:07:55 +05301507bad:
1508 if (ah)
1509 ath9k_hw_detach(ah);
Vasanthakumar Thiagarajan40b130a2009-02-16 13:55:07 +05301510 ath9k_exit_debug(sc);
Sujithff37e332008-11-24 12:07:55 +05301511
1512 return error;
1513}
1514
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001515void ath_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw)
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301516{
Sujith9c84b792008-10-29 10:17:13 +05301517 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
1518 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
1519 IEEE80211_HW_SIGNAL_DBM |
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301520 IEEE80211_HW_AMPDU_AGGREGATION |
1521 IEEE80211_HW_SUPPORTS_PS |
Sujitheeee1322009-03-10 10:39:53 +05301522 IEEE80211_HW_PS_NULLFUNC_STACK |
1523 IEEE80211_HW_SPECTRUM_MGMT;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301524
Jouni Malinenb3bd89c2009-02-24 13:42:01 +02001525 if (AR_SREV_9160_10_OR_LATER(sc->sc_ah) || modparam_nohwcrypt)
Jouni Malinen0ced0e12009-01-08 13:32:13 +02001526 hw->flags |= IEEE80211_HW_MFP_CAPABLE;
1527
Sujith9c84b792008-10-29 10:17:13 +05301528 hw->wiphy->interface_modes =
1529 BIT(NL80211_IFTYPE_AP) |
1530 BIT(NL80211_IFTYPE_STATION) |
Pat Erley9cb54122009-03-20 22:59:59 -04001531 BIT(NL80211_IFTYPE_ADHOC) |
1532 BIT(NL80211_IFTYPE_MESH_POINT);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301533
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301534 hw->queues = 4;
Sujithe63835b2008-11-18 09:07:53 +05301535 hw->max_rates = 4;
Sujith171387e2009-02-17 15:36:25 +05301536 hw->channel_change_time = 5000;
Jouni Malinen465ca842009-03-03 19:23:34 +02001537 hw->max_listen_interval = 10;
Luis R. Rodriguezdd190182009-07-14 20:13:56 -04001538 /* Hardware supports 10 but we use 4 */
1539 hw->max_rate_tries = 4;
Sujith528f0c62008-10-29 10:14:26 +05301540 hw->sta_data_size = sizeof(struct ath_node);
Sujith17d79042009-02-09 13:27:03 +05301541 hw->vif_data_size = sizeof(struct ath_vif);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301542
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301543 hw->rate_control_algorithm = "ath9k_rate_control";
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301544
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001545 hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
1546 &sc->sbands[IEEE80211_BAND_2GHZ];
1547 if (test_bit(ATH9K_MODE_11A, sc->sc_ah->caps.wireless_modes))
1548 hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
1549 &sc->sbands[IEEE80211_BAND_5GHZ];
1550}
1551
1552int ath_attach(u16 devid, struct ath_softc *sc)
1553{
1554 struct ieee80211_hw *hw = sc->hw;
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001555 int error = 0, i;
Bob Copeland3a702e42009-03-30 22:30:29 -04001556 struct ath_regulatory *reg;
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001557
1558 DPRINTF(sc, ATH_DBG_CONFIG, "Attach ATH hw\n");
1559
1560 error = ath_init(devid, sc);
1561 if (error != 0)
1562 return error;
1563
1564 /* get mac address from hardware and set in mac80211 */
1565
1566 SET_IEEE80211_PERM_ADDR(hw, sc->sc_ah->macaddr);
1567
1568 ath_set_hw_capab(sc, hw);
1569
Luis R. Rodriguezc26c2e52009-05-19 18:27:11 -04001570 error = ath_regd_init(&sc->sc_ah->regulatory, sc->hw->wiphy,
1571 ath9k_reg_notifier);
1572 if (error)
1573 return error;
1574
1575 reg = &sc->sc_ah->regulatory;
1576
Sujith2660b812009-02-09 13:27:26 +05301577 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
Sujitheb2599c2009-01-23 11:20:44 +05301578 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_2GHZ].ht_cap);
Sujith2660b812009-02-09 13:27:26 +05301579 if (test_bit(ATH9K_MODE_11A, sc->sc_ah->caps.wireless_modes))
Sujitheb2599c2009-01-23 11:20:44 +05301580 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_5GHZ].ht_cap);
Sujith9c84b792008-10-29 10:17:13 +05301581 }
1582
Senthil Balasubramaniandb93e7b2008-11-13 18:01:08 +05301583 /* initialize tx/rx engine */
1584 error = ath_tx_init(sc, ATH_TXBUF);
1585 if (error != 0)
Vasanthakumar Thiagarajan40b130a2009-02-16 13:55:07 +05301586 goto error_attach;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301587
Senthil Balasubramaniandb93e7b2008-11-13 18:01:08 +05301588 error = ath_rx_init(sc, ATH_RXBUF);
1589 if (error != 0)
Vasanthakumar Thiagarajan40b130a2009-02-16 13:55:07 +05301590 goto error_attach;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301591
Jouni Malinen0e2dedf2009-03-03 19:23:32 +02001592 INIT_WORK(&sc->chan_work, ath9k_wiphy_chan_work);
Jouni Malinenf98c3bd2009-03-03 19:23:39 +02001593 INIT_DELAYED_WORK(&sc->wiphy_work, ath9k_wiphy_work);
1594 sc->wiphy_scheduler_int = msecs_to_jiffies(500);
Jouni Malinen0e2dedf2009-03-03 19:23:32 +02001595
Senthil Balasubramaniandb93e7b2008-11-13 18:01:08 +05301596 error = ieee80211_register_hw(hw);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301597
Bob Copeland3a702e42009-03-30 22:30:29 -04001598 if (!ath_is_world_regd(reg)) {
Bob Copelandc02cf372009-03-30 22:30:28 -04001599 error = regulatory_hint(hw->wiphy, reg->alpha2);
Luis R. Rodriguezfe33eb32009-02-21 00:04:30 -05001600 if (error)
1601 goto error_attach;
1602 }
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001603
Senthil Balasubramaniandb93e7b2008-11-13 18:01:08 +05301604 /* Initialize LED control */
1605 ath_init_leds(sc);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301606
Johannes Berg3b319aa2009-06-13 14:50:26 +05301607 ath_start_rfkill_poll(sc);
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001608
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301609 return 0;
Vasanthakumar Thiagarajan40b130a2009-02-16 13:55:07 +05301610
1611error_attach:
1612 /* cleanup tx queues */
1613 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1614 if (ATH_TXQ_SETUP(sc, i))
1615 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
1616
1617 ath9k_hw_detach(sc->sc_ah);
1618 ath9k_exit_debug(sc);
1619
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301620 return error;
1621}
1622
Sujithff37e332008-11-24 12:07:55 +05301623int ath_reset(struct ath_softc *sc, bool retry_tx)
1624{
Sujithcbe61d82009-02-09 13:27:12 +05301625 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguez030bb492008-12-23 15:58:37 -08001626 struct ieee80211_hw *hw = sc->hw;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001627 int r;
Sujithff37e332008-11-24 12:07:55 +05301628
1629 ath9k_hw_set_interrupts(ah, 0);
Sujith043a0402009-01-16 21:38:47 +05301630 ath_drain_all_txq(sc, retry_tx);
Sujithff37e332008-11-24 12:07:55 +05301631 ath_stoprecv(sc);
1632 ath_flushrecv(sc);
1633
1634 spin_lock_bh(&sc->sc_resetlock);
Sujith2660b812009-02-09 13:27:26 +05301635 r = ath9k_hw_reset(ah, sc->sc_ah->curchan, false);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001636 if (r)
Sujithff37e332008-11-24 12:07:55 +05301637 DPRINTF(sc, ATH_DBG_FATAL,
Vasanthakumar Thiagarajan6b457842009-05-15 18:59:20 +05301638 "Unable to reset hardware; reset status %d\n", r);
Sujithff37e332008-11-24 12:07:55 +05301639 spin_unlock_bh(&sc->sc_resetlock);
1640
1641 if (ath_startrecv(sc) != 0)
Sujith04bd4632008-11-28 22:18:05 +05301642 DPRINTF(sc, ATH_DBG_FATAL, "Unable to start recv logic\n");
Sujithff37e332008-11-24 12:07:55 +05301643
1644 /*
1645 * We may be doing a reset in response to a request
1646 * that changes the channel so update any state that
1647 * might change as a result.
1648 */
Luis R. Rodriguezce111ba2008-12-23 15:58:39 -08001649 ath_cache_conf_rate(sc, &hw->conf);
Sujithff37e332008-11-24 12:07:55 +05301650
1651 ath_update_txpow(sc);
1652
1653 if (sc->sc_flags & SC_OP_BEACONS)
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02001654 ath_beacon_config(sc, NULL); /* restart beacons */
Sujithff37e332008-11-24 12:07:55 +05301655
Sujith17d79042009-02-09 13:27:03 +05301656 ath9k_hw_set_interrupts(ah, sc->imask);
Sujithff37e332008-11-24 12:07:55 +05301657
1658 if (retry_tx) {
1659 int i;
1660 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
1661 if (ATH_TXQ_SETUP(sc, i)) {
Sujithb77f4832008-12-07 21:44:03 +05301662 spin_lock_bh(&sc->tx.txq[i].axq_lock);
1663 ath_txq_schedule(sc, &sc->tx.txq[i]);
1664 spin_unlock_bh(&sc->tx.txq[i].axq_lock);
Sujithff37e332008-11-24 12:07:55 +05301665 }
1666 }
1667 }
1668
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001669 return r;
Sujithff37e332008-11-24 12:07:55 +05301670}
1671
1672/*
1673 * This function will allocate both the DMA descriptor structure, and the
1674 * buffers it contains. These are used to contain the descriptors used
1675 * by the system.
1676*/
1677int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
1678 struct list_head *head, const char *name,
1679 int nbuf, int ndesc)
1680{
1681#define DS2PHYS(_dd, _ds) \
1682 ((_dd)->dd_desc_paddr + ((caddr_t)(_ds) - (caddr_t)(_dd)->dd_desc))
1683#define ATH_DESC_4KB_BOUND_CHECK(_daddr) ((((_daddr) & 0xFFF) > 0xF7F) ? 1 : 0)
1684#define ATH_DESC_4KB_BOUND_NUM_SKIPPED(_len) ((_len) / 4096)
1685
1686 struct ath_desc *ds;
1687 struct ath_buf *bf;
1688 int i, bsize, error;
1689
Sujith04bd4632008-11-28 22:18:05 +05301690 DPRINTF(sc, ATH_DBG_CONFIG, "%s DMA: %u buffers %u desc/buf\n",
1691 name, nbuf, ndesc);
Sujithff37e332008-11-24 12:07:55 +05301692
Senthil Balasubramanianb03a9db2009-03-06 11:24:09 +05301693 INIT_LIST_HEAD(head);
Sujithff37e332008-11-24 12:07:55 +05301694 /* ath_desc must be a multiple of DWORDs */
1695 if ((sizeof(struct ath_desc) % 4) != 0) {
Sujith04bd4632008-11-28 22:18:05 +05301696 DPRINTF(sc, ATH_DBG_FATAL, "ath_desc not DWORD aligned\n");
Sujithff37e332008-11-24 12:07:55 +05301697 ASSERT((sizeof(struct ath_desc) % 4) == 0);
1698 error = -ENOMEM;
1699 goto fail;
1700 }
1701
Sujithff37e332008-11-24 12:07:55 +05301702 dd->dd_desc_len = sizeof(struct ath_desc) * nbuf * ndesc;
1703
1704 /*
1705 * Need additional DMA memory because we can't use
1706 * descriptors that cross the 4K page boundary. Assume
1707 * one skipped descriptor per 4K page.
1708 */
Sujith2660b812009-02-09 13:27:26 +05301709 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_4KB_SPLITTRANS)) {
Sujithff37e332008-11-24 12:07:55 +05301710 u32 ndesc_skipped =
1711 ATH_DESC_4KB_BOUND_NUM_SKIPPED(dd->dd_desc_len);
1712 u32 dma_len;
1713
1714 while (ndesc_skipped) {
1715 dma_len = ndesc_skipped * sizeof(struct ath_desc);
1716 dd->dd_desc_len += dma_len;
1717
1718 ndesc_skipped = ATH_DESC_4KB_BOUND_NUM_SKIPPED(dma_len);
1719 };
1720 }
1721
1722 /* allocate descriptors */
Gabor Juhos7da3c552009-01-14 20:17:03 +01001723 dd->dd_desc = dma_alloc_coherent(sc->dev, dd->dd_desc_len,
Senthil Balasubramanianf0e6ce12009-03-06 11:24:08 +05301724 &dd->dd_desc_paddr, GFP_KERNEL);
Sujithff37e332008-11-24 12:07:55 +05301725 if (dd->dd_desc == NULL) {
1726 error = -ENOMEM;
1727 goto fail;
1728 }
1729 ds = dd->dd_desc;
Sujith04bd4632008-11-28 22:18:05 +05301730 DPRINTF(sc, ATH_DBG_CONFIG, "%s DMA map: %p (%u) -> %llx (%u)\n",
Sujithae459af2009-03-30 15:28:40 +05301731 name, ds, (u32) dd->dd_desc_len,
Sujithff37e332008-11-24 12:07:55 +05301732 ito64(dd->dd_desc_paddr), /*XXX*/(u32) dd->dd_desc_len);
1733
1734 /* allocate buffers */
1735 bsize = sizeof(struct ath_buf) * nbuf;
Senthil Balasubramanianf0e6ce12009-03-06 11:24:08 +05301736 bf = kzalloc(bsize, GFP_KERNEL);
Sujithff37e332008-11-24 12:07:55 +05301737 if (bf == NULL) {
1738 error = -ENOMEM;
1739 goto fail2;
1740 }
Sujithff37e332008-11-24 12:07:55 +05301741 dd->dd_bufptr = bf;
1742
Sujithff37e332008-11-24 12:07:55 +05301743 for (i = 0; i < nbuf; i++, bf++, ds += ndesc) {
1744 bf->bf_desc = ds;
1745 bf->bf_daddr = DS2PHYS(dd, ds);
1746
Sujith2660b812009-02-09 13:27:26 +05301747 if (!(sc->sc_ah->caps.hw_caps &
Sujithff37e332008-11-24 12:07:55 +05301748 ATH9K_HW_CAP_4KB_SPLITTRANS)) {
1749 /*
1750 * Skip descriptor addresses which can cause 4KB
1751 * boundary crossing (addr + length) with a 32 dword
1752 * descriptor fetch.
1753 */
1754 while (ATH_DESC_4KB_BOUND_CHECK(bf->bf_daddr)) {
1755 ASSERT((caddr_t) bf->bf_desc <
1756 ((caddr_t) dd->dd_desc +
1757 dd->dd_desc_len));
1758
1759 ds += ndesc;
1760 bf->bf_desc = ds;
1761 bf->bf_daddr = DS2PHYS(dd, ds);
1762 }
1763 }
1764 list_add_tail(&bf->list, head);
1765 }
1766 return 0;
1767fail2:
Gabor Juhos7da3c552009-01-14 20:17:03 +01001768 dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
1769 dd->dd_desc_paddr);
Sujithff37e332008-11-24 12:07:55 +05301770fail:
1771 memset(dd, 0, sizeof(*dd));
1772 return error;
1773#undef ATH_DESC_4KB_BOUND_CHECK
1774#undef ATH_DESC_4KB_BOUND_NUM_SKIPPED
1775#undef DS2PHYS
1776}
1777
1778void ath_descdma_cleanup(struct ath_softc *sc,
1779 struct ath_descdma *dd,
1780 struct list_head *head)
1781{
Gabor Juhos7da3c552009-01-14 20:17:03 +01001782 dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
1783 dd->dd_desc_paddr);
Sujithff37e332008-11-24 12:07:55 +05301784
1785 INIT_LIST_HEAD(head);
1786 kfree(dd->dd_bufptr);
1787 memset(dd, 0, sizeof(*dd));
1788}
1789
1790int ath_get_hal_qnum(u16 queue, struct ath_softc *sc)
1791{
1792 int qnum;
1793
1794 switch (queue) {
1795 case 0:
Sujithb77f4832008-12-07 21:44:03 +05301796 qnum = sc->tx.hwq_map[ATH9K_WME_AC_VO];
Sujithff37e332008-11-24 12:07:55 +05301797 break;
1798 case 1:
Sujithb77f4832008-12-07 21:44:03 +05301799 qnum = sc->tx.hwq_map[ATH9K_WME_AC_VI];
Sujithff37e332008-11-24 12:07:55 +05301800 break;
1801 case 2:
Sujithb77f4832008-12-07 21:44:03 +05301802 qnum = sc->tx.hwq_map[ATH9K_WME_AC_BE];
Sujithff37e332008-11-24 12:07:55 +05301803 break;
1804 case 3:
Sujithb77f4832008-12-07 21:44:03 +05301805 qnum = sc->tx.hwq_map[ATH9K_WME_AC_BK];
Sujithff37e332008-11-24 12:07:55 +05301806 break;
1807 default:
Sujithb77f4832008-12-07 21:44:03 +05301808 qnum = sc->tx.hwq_map[ATH9K_WME_AC_BE];
Sujithff37e332008-11-24 12:07:55 +05301809 break;
1810 }
1811
1812 return qnum;
1813}
1814
1815int ath_get_mac80211_qnum(u32 queue, struct ath_softc *sc)
1816{
1817 int qnum;
1818
1819 switch (queue) {
1820 case ATH9K_WME_AC_VO:
1821 qnum = 0;
1822 break;
1823 case ATH9K_WME_AC_VI:
1824 qnum = 1;
1825 break;
1826 case ATH9K_WME_AC_BE:
1827 qnum = 2;
1828 break;
1829 case ATH9K_WME_AC_BK:
1830 qnum = 3;
1831 break;
1832 default:
1833 qnum = -1;
1834 break;
1835 }
1836
1837 return qnum;
1838}
1839
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001840/* XXX: Remove me once we don't depend on ath9k_channel for all
1841 * this redundant data */
Jouni Malinen0e2dedf2009-03-03 19:23:32 +02001842void ath9k_update_ichannel(struct ath_softc *sc, struct ieee80211_hw *hw,
1843 struct ath9k_channel *ichan)
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001844{
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001845 struct ieee80211_channel *chan = hw->conf.channel;
1846 struct ieee80211_conf *conf = &hw->conf;
1847
1848 ichan->channel = chan->center_freq;
1849 ichan->chan = chan;
1850
1851 if (chan->band == IEEE80211_BAND_2GHZ) {
1852 ichan->chanmode = CHANNEL_G;
1853 ichan->channelFlags = CHANNEL_2GHZ | CHANNEL_OFDM;
1854 } else {
1855 ichan->chanmode = CHANNEL_A;
1856 ichan->channelFlags = CHANNEL_5GHZ | CHANNEL_OFDM;
1857 }
1858
1859 sc->tx_chan_width = ATH9K_HT_MACMODE_20;
1860
1861 if (conf_is_ht(conf)) {
1862 if (conf_is_ht40(conf))
1863 sc->tx_chan_width = ATH9K_HT_MACMODE_2040;
1864
1865 ichan->chanmode = ath_get_extchanmode(sc, chan,
1866 conf->channel_type);
1867 }
1868}
1869
Sujithff37e332008-11-24 12:07:55 +05301870/**********************/
1871/* mac80211 callbacks */
1872/**********************/
1873
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001874static int ath9k_start(struct ieee80211_hw *hw)
1875{
Jouni Malinenbce048d2009-03-03 19:23:28 +02001876 struct ath_wiphy *aphy = hw->priv;
1877 struct ath_softc *sc = aphy->sc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001878 struct ieee80211_channel *curchan = hw->conf.channel;
Sujithff37e332008-11-24 12:07:55 +05301879 struct ath9k_channel *init_channel;
Vasanthakumar Thiagarajan82880a72009-06-13 14:50:24 +05301880 int r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001881
Sujith04bd4632008-11-28 22:18:05 +05301882 DPRINTF(sc, ATH_DBG_CONFIG, "Starting driver with "
1883 "initial channel: %d MHz\n", curchan->center_freq);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001884
Sujith141b38b2009-02-04 08:10:07 +05301885 mutex_lock(&sc->mutex);
1886
Jouni Malinen9580a222009-03-03 19:23:33 +02001887 if (ath9k_wiphy_started(sc)) {
1888 if (sc->chan_idx == curchan->hw_value) {
1889 /*
1890 * Already on the operational channel, the new wiphy
1891 * can be marked active.
1892 */
1893 aphy->state = ATH_WIPHY_ACTIVE;
1894 ieee80211_wake_queues(hw);
1895 } else {
1896 /*
1897 * Another wiphy is on another channel, start the new
1898 * wiphy in paused state.
1899 */
1900 aphy->state = ATH_WIPHY_PAUSED;
1901 ieee80211_stop_queues(hw);
1902 }
1903 mutex_unlock(&sc->mutex);
1904 return 0;
1905 }
1906 aphy->state = ATH_WIPHY_ACTIVE;
1907
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001908 /* setup initial channel */
1909
Vasanthakumar Thiagarajan82880a72009-06-13 14:50:24 +05301910 sc->chan_idx = curchan->hw_value;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001911
Vasanthakumar Thiagarajan82880a72009-06-13 14:50:24 +05301912 init_channel = ath_get_curchannel(sc, hw);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001913
Sujithff37e332008-11-24 12:07:55 +05301914 /* Reset SERDES registers */
1915 ath9k_hw_configpcipowersave(sc->sc_ah, 0);
1916
1917 /*
1918 * The basic interface to setting the hardware in a good
1919 * state is ``reset''. On return the hardware is known to
1920 * be powered up and with interrupts disabled. This must
1921 * be followed by initialization of the appropriate bits
1922 * and then setup of the interrupt mask.
1923 */
1924 spin_lock_bh(&sc->sc_resetlock);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001925 r = ath9k_hw_reset(sc->sc_ah, init_channel, false);
1926 if (r) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001927 DPRINTF(sc, ATH_DBG_FATAL,
Vasanthakumar Thiagarajan6b457842009-05-15 18:59:20 +05301928 "Unable to reset hardware; reset status %d "
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001929 "(freq %u MHz)\n", r,
1930 curchan->center_freq);
Sujithff37e332008-11-24 12:07:55 +05301931 spin_unlock_bh(&sc->sc_resetlock);
Sujith141b38b2009-02-04 08:10:07 +05301932 goto mutex_unlock;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001933 }
Sujithff37e332008-11-24 12:07:55 +05301934 spin_unlock_bh(&sc->sc_resetlock);
1935
1936 /*
1937 * This is needed only to setup initial state
1938 * but it's best done after a reset.
1939 */
1940 ath_update_txpow(sc);
1941
1942 /*
1943 * Setup the hardware after reset:
1944 * The receive engine is set going.
1945 * Frame transmit is handled entirely
1946 * in the frame output path; there's nothing to do
1947 * here except setup the interrupt mask.
1948 */
1949 if (ath_startrecv(sc) != 0) {
Sujith1ffb0612009-03-30 15:28:46 +05301950 DPRINTF(sc, ATH_DBG_FATAL, "Unable to start recv logic\n");
Sujith141b38b2009-02-04 08:10:07 +05301951 r = -EIO;
1952 goto mutex_unlock;
Sujithff37e332008-11-24 12:07:55 +05301953 }
1954
1955 /* Setup our intr mask. */
Sujith17d79042009-02-09 13:27:03 +05301956 sc->imask = ATH9K_INT_RX | ATH9K_INT_TX
Sujithff37e332008-11-24 12:07:55 +05301957 | ATH9K_INT_RXEOL | ATH9K_INT_RXORN
1958 | ATH9K_INT_FATAL | ATH9K_INT_GLOBAL;
1959
Sujith2660b812009-02-09 13:27:26 +05301960 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_GTT)
Sujith17d79042009-02-09 13:27:03 +05301961 sc->imask |= ATH9K_INT_GTT;
Sujithff37e332008-11-24 12:07:55 +05301962
Sujith2660b812009-02-09 13:27:26 +05301963 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT)
Sujith17d79042009-02-09 13:27:03 +05301964 sc->imask |= ATH9K_INT_CST;
Sujithff37e332008-11-24 12:07:55 +05301965
Luis R. Rodriguezce111ba2008-12-23 15:58:39 -08001966 ath_cache_conf_rate(sc, &hw->conf);
Sujithff37e332008-11-24 12:07:55 +05301967
1968 sc->sc_flags &= ~SC_OP_INVALID;
1969
1970 /* Disable BMISS interrupt when we're not associated */
Sujith17d79042009-02-09 13:27:03 +05301971 sc->imask &= ~(ATH9K_INT_SWBA | ATH9K_INT_BMISS);
1972 ath9k_hw_set_interrupts(sc->sc_ah, sc->imask);
Sujithff37e332008-11-24 12:07:55 +05301973
Jouni Malinenbce048d2009-03-03 19:23:28 +02001974 ieee80211_wake_queues(hw);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001975
Luis R. Rodriguez42935ec2009-07-29 20:08:07 -04001976 ieee80211_queue_delayed_work(sc->hw, &sc->tx_complete_work, 0);
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04001977
Sujith141b38b2009-02-04 08:10:07 +05301978mutex_unlock:
1979 mutex_unlock(&sc->mutex);
1980
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001981 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001982}
1983
1984static int ath9k_tx(struct ieee80211_hw *hw,
1985 struct sk_buff *skb)
1986{
Jouni Malinen147583c2008-08-11 14:01:50 +03001987 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jouni Malinenbce048d2009-03-03 19:23:28 +02001988 struct ath_wiphy *aphy = hw->priv;
1989 struct ath_softc *sc = aphy->sc;
Sujith528f0c62008-10-29 10:14:26 +05301990 struct ath_tx_control txctl;
1991 int hdrlen, padsize;
1992
Jouni Malinen8089cc42009-03-03 19:23:38 +02001993 if (aphy->state != ATH_WIPHY_ACTIVE && aphy->state != ATH_WIPHY_SCAN) {
Jouni Malinenee166a02009-03-03 19:23:36 +02001994 printk(KERN_DEBUG "ath9k: %s: TX in unexpected wiphy state "
1995 "%d\n", wiphy_name(hw->wiphy), aphy->state);
1996 goto exit;
1997 }
1998
Gabor Juhos96148322009-07-24 17:27:21 +02001999 if (sc->ps_enabled) {
Jouni Malinendc8c4582009-05-19 17:01:42 +03002000 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
2001 /*
2002 * mac80211 does not set PM field for normal data frames, so we
2003 * need to update that based on the current PS mode.
2004 */
2005 if (ieee80211_is_data(hdr->frame_control) &&
2006 !ieee80211_is_nullfunc(hdr->frame_control) &&
2007 !ieee80211_has_pm(hdr->frame_control)) {
2008 DPRINTF(sc, ATH_DBG_PS, "Add PM=1 for a TX frame "
2009 "while in PS mode\n");
2010 hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_PM);
2011 }
2012 }
2013
Jouni Malinen9a23f9c2009-05-19 17:01:38 +03002014 if (unlikely(sc->sc_ah->power_mode != ATH9K_PM_AWAKE)) {
2015 /*
2016 * We are using PS-Poll and mac80211 can request TX while in
2017 * power save mode. Need to wake up hardware for the TX to be
2018 * completed and if needed, also for RX of buffered frames.
2019 */
2020 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
2021 ath9k_ps_wakeup(sc);
2022 ath9k_hw_setrxabort(sc->sc_ah, 0);
2023 if (ieee80211_is_pspoll(hdr->frame_control)) {
2024 DPRINTF(sc, ATH_DBG_PS, "Sending PS-Poll to pick a "
2025 "buffered frame\n");
2026 sc->sc_flags |= SC_OP_WAIT_FOR_PSPOLL_DATA;
2027 } else {
2028 DPRINTF(sc, ATH_DBG_PS, "Wake up to complete TX\n");
2029 sc->sc_flags |= SC_OP_WAIT_FOR_TX_ACK;
2030 }
2031 /*
2032 * The actual restore operation will happen only after
2033 * the sc_flags bit is cleared. We are just dropping
2034 * the ps_usecount here.
2035 */
2036 ath9k_ps_restore(sc);
2037 }
2038
Sujith528f0c62008-10-29 10:14:26 +05302039 memset(&txctl, 0, sizeof(struct ath_tx_control));
Jouni Malinen147583c2008-08-11 14:01:50 +03002040
2041 /*
2042 * As a temporary workaround, assign seq# here; this will likely need
2043 * to be cleaned up to work better with Beacon transmission and virtual
2044 * BSSes.
2045 */
2046 if (info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ) {
2047 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
2048 if (info->flags & IEEE80211_TX_CTL_FIRST_FRAGMENT)
Sujithb77f4832008-12-07 21:44:03 +05302049 sc->tx.seq_no += 0x10;
Jouni Malinen147583c2008-08-11 14:01:50 +03002050 hdr->seq_ctrl &= cpu_to_le16(IEEE80211_SCTL_FRAG);
Sujithb77f4832008-12-07 21:44:03 +05302051 hdr->seq_ctrl |= cpu_to_le16(sc->tx.seq_no);
Jouni Malinen147583c2008-08-11 14:01:50 +03002052 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002053
2054 /* Add the padding after the header if this is not already done */
2055 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
2056 if (hdrlen & 3) {
2057 padsize = hdrlen % 4;
2058 if (skb_headroom(skb) < padsize)
2059 return -1;
2060 skb_push(skb, padsize);
2061 memmove(skb->data, skb->data + padsize, hdrlen);
2062 }
2063
Sujith528f0c62008-10-29 10:14:26 +05302064 /* Check if a tx queue is available */
2065
2066 txctl.txq = ath_test_get_txq(sc, skb);
2067 if (!txctl.txq)
2068 goto exit;
2069
Sujith04bd4632008-11-28 22:18:05 +05302070 DPRINTF(sc, ATH_DBG_XMIT, "transmitting packet, skb: %p\n", skb);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002071
Jouni Malinenc52f33d2009-03-03 19:23:29 +02002072 if (ath_tx_start(hw, skb, &txctl) != 0) {
Sujith04bd4632008-11-28 22:18:05 +05302073 DPRINTF(sc, ATH_DBG_XMIT, "TX failed\n");
Sujith528f0c62008-10-29 10:14:26 +05302074 goto exit;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002075 }
2076
2077 return 0;
Sujith528f0c62008-10-29 10:14:26 +05302078exit:
2079 dev_kfree_skb_any(skb);
2080 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002081}
2082
2083static void ath9k_stop(struct ieee80211_hw *hw)
2084{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002085 struct ath_wiphy *aphy = hw->priv;
2086 struct ath_softc *sc = aphy->sc;
Sujith9c84b792008-10-29 10:17:13 +05302087
Jouni Malinen9580a222009-03-03 19:23:33 +02002088 aphy->state = ATH_WIPHY_INACTIVE;
2089
Luis R. Rodriguezc94dbff2009-07-27 11:53:04 -07002090 cancel_delayed_work_sync(&sc->ath_led_blink_work);
2091 cancel_delayed_work_sync(&sc->tx_complete_work);
2092
2093 if (!sc->num_sec_wiphy) {
2094 cancel_delayed_work_sync(&sc->wiphy_work);
2095 cancel_work_sync(&sc->chan_work);
2096 }
2097
Sujith9c84b792008-10-29 10:17:13 +05302098 if (sc->sc_flags & SC_OP_INVALID) {
Sujith04bd4632008-11-28 22:18:05 +05302099 DPRINTF(sc, ATH_DBG_ANY, "Device not present\n");
Sujith9c84b792008-10-29 10:17:13 +05302100 return;
2101 }
2102
Sujith141b38b2009-02-04 08:10:07 +05302103 mutex_lock(&sc->mutex);
Sujithff37e332008-11-24 12:07:55 +05302104
Jouni Malinen9580a222009-03-03 19:23:33 +02002105 if (ath9k_wiphy_started(sc)) {
2106 mutex_unlock(&sc->mutex);
2107 return; /* another wiphy still in use */
2108 }
2109
Sujithff37e332008-11-24 12:07:55 +05302110 /* make sure h/w will not generate any interrupt
2111 * before setting the invalid flag. */
2112 ath9k_hw_set_interrupts(sc->sc_ah, 0);
2113
2114 if (!(sc->sc_flags & SC_OP_INVALID)) {
Sujith043a0402009-01-16 21:38:47 +05302115 ath_drain_all_txq(sc, false);
Sujithff37e332008-11-24 12:07:55 +05302116 ath_stoprecv(sc);
2117 ath9k_hw_phy_disable(sc->sc_ah);
2118 } else
Sujithb77f4832008-12-07 21:44:03 +05302119 sc->rx.rxlink = NULL;
Sujithff37e332008-11-24 12:07:55 +05302120
Johannes Berg3b319aa2009-06-13 14:50:26 +05302121 wiphy_rfkill_stop_polling(sc->hw->wiphy);
Johannes Berg19d337d2009-06-02 13:01:37 +02002122
Sujithff37e332008-11-24 12:07:55 +05302123 /* disable HAL and put h/w to sleep */
2124 ath9k_hw_disable(sc->sc_ah);
2125 ath9k_hw_configpcipowersave(sc->sc_ah, 1);
2126
2127 sc->sc_flags |= SC_OP_INVALID;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002128
Sujith141b38b2009-02-04 08:10:07 +05302129 mutex_unlock(&sc->mutex);
2130
Sujith04bd4632008-11-28 22:18:05 +05302131 DPRINTF(sc, ATH_DBG_CONFIG, "Driver halt\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002132}
2133
2134static int ath9k_add_interface(struct ieee80211_hw *hw,
2135 struct ieee80211_if_init_conf *conf)
2136{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002137 struct ath_wiphy *aphy = hw->priv;
2138 struct ath_softc *sc = aphy->sc;
Sujith17d79042009-02-09 13:27:03 +05302139 struct ath_vif *avp = (void *)conf->vif->drv_priv;
Colin McCabed97809d2008-12-01 13:38:55 -08002140 enum nl80211_iftype ic_opmode = NL80211_IFTYPE_UNSPECIFIED;
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002141 int ret = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002142
Sujith141b38b2009-02-04 08:10:07 +05302143 mutex_lock(&sc->mutex);
2144
Jouni Malinen8ca21f02009-03-03 19:23:27 +02002145 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_BSSIDMASK) &&
2146 sc->nvifs > 0) {
2147 ret = -ENOBUFS;
2148 goto out;
2149 }
2150
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002151 switch (conf->type) {
Johannes Berg05c914f2008-09-11 00:01:58 +02002152 case NL80211_IFTYPE_STATION:
Colin McCabed97809d2008-12-01 13:38:55 -08002153 ic_opmode = NL80211_IFTYPE_STATION;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002154 break;
Johannes Berg05c914f2008-09-11 00:01:58 +02002155 case NL80211_IFTYPE_ADHOC:
Johannes Berg05c914f2008-09-11 00:01:58 +02002156 case NL80211_IFTYPE_AP:
Pat Erley9cb54122009-03-20 22:59:59 -04002157 case NL80211_IFTYPE_MESH_POINT:
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002158 if (sc->nbcnvifs >= ATH_BCBUF) {
2159 ret = -ENOBUFS;
2160 goto out;
2161 }
Pat Erley9cb54122009-03-20 22:59:59 -04002162 ic_opmode = conf->type;
Jouni Malinen2ad67de2008-08-11 14:01:47 +03002163 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002164 default:
2165 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05302166 "Interface type %d not yet supported\n", conf->type);
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002167 ret = -EOPNOTSUPP;
2168 goto out;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002169 }
2170
Sujith17d79042009-02-09 13:27:03 +05302171 DPRINTF(sc, ATH_DBG_CONFIG, "Attach a VIF of type: %d\n", ic_opmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002172
Sujith17d79042009-02-09 13:27:03 +05302173 /* Set the VIF opmode */
Sujith5640b082008-10-29 10:16:06 +05302174 avp->av_opmode = ic_opmode;
2175 avp->av_bslot = -1;
2176
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002177 sc->nvifs++;
Jouni Malinen8ca21f02009-03-03 19:23:27 +02002178
2179 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_BSSIDMASK)
2180 ath9k_set_bssid_mask(hw);
2181
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002182 if (sc->nvifs > 1)
2183 goto out; /* skip global settings for secondary vif */
2184
Sujithb238e902009-03-03 10:16:56 +05302185 if (ic_opmode == NL80211_IFTYPE_AP) {
Sujith5640b082008-10-29 10:16:06 +05302186 ath9k_hw_set_tsfadjust(sc->sc_ah, 1);
Sujithb238e902009-03-03 10:16:56 +05302187 sc->sc_flags |= SC_OP_TSF_RESET;
2188 }
Sujith5640b082008-10-29 10:16:06 +05302189
Sujith5640b082008-10-29 10:16:06 +05302190 /* Set the device opmode */
Sujith2660b812009-02-09 13:27:26 +05302191 sc->sc_ah->opmode = ic_opmode;
Sujith5640b082008-10-29 10:16:06 +05302192
Vivek Natarajan4e30ffa2009-01-28 20:53:27 +05302193 /*
2194 * Enable MIB interrupts when there are hardware phy counters.
2195 * Note we only do this (at the moment) for station mode.
2196 */
Sujith4af9cf42009-02-12 10:06:47 +05302197 if ((conf->type == NL80211_IFTYPE_STATION) ||
Pat Erley9cb54122009-03-20 22:59:59 -04002198 (conf->type == NL80211_IFTYPE_ADHOC) ||
2199 (conf->type == NL80211_IFTYPE_MESH_POINT)) {
Sujith4af9cf42009-02-12 10:06:47 +05302200 if (ath9k_hw_phycounters(sc->sc_ah))
2201 sc->imask |= ATH9K_INT_MIB;
2202 sc->imask |= ATH9K_INT_TSFOOR;
2203 }
2204
Sujith17d79042009-02-09 13:27:03 +05302205 ath9k_hw_set_interrupts(sc->sc_ah, sc->imask);
Vivek Natarajan4e30ffa2009-01-28 20:53:27 +05302206
Senthil Balasubramanianf38faa32009-06-24 18:56:40 +05302207 if (conf->type == NL80211_IFTYPE_AP ||
2208 conf->type == NL80211_IFTYPE_ADHOC ||
2209 conf->type == NL80211_IFTYPE_MONITOR)
Sujith415f7382009-04-13 21:56:46 +05302210 ath_start_ani(sc);
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002211
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002212out:
Sujith141b38b2009-02-04 08:10:07 +05302213 mutex_unlock(&sc->mutex);
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002214 return ret;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002215}
2216
2217static void ath9k_remove_interface(struct ieee80211_hw *hw,
2218 struct ieee80211_if_init_conf *conf)
2219{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002220 struct ath_wiphy *aphy = hw->priv;
2221 struct ath_softc *sc = aphy->sc;
Sujith17d79042009-02-09 13:27:03 +05302222 struct ath_vif *avp = (void *)conf->vif->drv_priv;
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002223 int i;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002224
Sujith04bd4632008-11-28 22:18:05 +05302225 DPRINTF(sc, ATH_DBG_CONFIG, "Detach Interface\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002226
Sujith141b38b2009-02-04 08:10:07 +05302227 mutex_lock(&sc->mutex);
2228
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002229 /* Stop ANI */
Sujith17d79042009-02-09 13:27:03 +05302230 del_timer_sync(&sc->ani.timer);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002231
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002232 /* Reclaim beacon resources */
Pat Erley9cb54122009-03-20 22:59:59 -04002233 if ((sc->sc_ah->opmode == NL80211_IFTYPE_AP) ||
2234 (sc->sc_ah->opmode == NL80211_IFTYPE_ADHOC) ||
2235 (sc->sc_ah->opmode == NL80211_IFTYPE_MESH_POINT)) {
Sujithb77f4832008-12-07 21:44:03 +05302236 ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002237 ath_beacon_return(sc, avp);
2238 }
2239
Sujith672840a2008-08-11 14:05:08 +05302240 sc->sc_flags &= ~SC_OP_BEACONS;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002241
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002242 for (i = 0; i < ARRAY_SIZE(sc->beacon.bslot); i++) {
2243 if (sc->beacon.bslot[i] == conf->vif) {
2244 printk(KERN_DEBUG "%s: vif had allocated beacon "
2245 "slot\n", __func__);
2246 sc->beacon.bslot[i] = NULL;
Jouni Malinenc52f33d2009-03-03 19:23:29 +02002247 sc->beacon.bslot_aphy[i] = NULL;
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002248 }
2249 }
2250
Sujith17d79042009-02-09 13:27:03 +05302251 sc->nvifs--;
Sujith141b38b2009-02-04 08:10:07 +05302252
2253 mutex_unlock(&sc->mutex);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002254}
2255
Johannes Berge8975582008-10-09 12:18:51 +02002256static int ath9k_config(struct ieee80211_hw *hw, u32 changed)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002257{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002258 struct ath_wiphy *aphy = hw->priv;
2259 struct ath_softc *sc = aphy->sc;
Johannes Berge8975582008-10-09 12:18:51 +02002260 struct ieee80211_conf *conf = &hw->conf;
Vivek Natarajan8782b412009-03-30 14:17:00 +05302261 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguez64839172009-07-14 20:22:53 -04002262 bool all_wiphys_idle = false, disable_radio = false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002263
Sujithaa33de02008-12-18 11:40:16 +05302264 mutex_lock(&sc->mutex);
Sujith141b38b2009-02-04 08:10:07 +05302265
Luis R. Rodriguez64839172009-07-14 20:22:53 -04002266 /* Leave this as the first check */
2267 if (changed & IEEE80211_CONF_CHANGE_IDLE) {
2268
2269 spin_lock_bh(&sc->wiphy_lock);
2270 all_wiphys_idle = ath9k_all_wiphys_idle(sc);
2271 spin_unlock_bh(&sc->wiphy_lock);
2272
2273 if (conf->flags & IEEE80211_CONF_IDLE){
2274 if (all_wiphys_idle)
2275 disable_radio = true;
2276 }
2277 else if (all_wiphys_idle) {
2278 ath_radio_enable(sc);
2279 DPRINTF(sc, ATH_DBG_CONFIG,
2280 "not-idle: enabling radio\n");
2281 }
2282 }
2283
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302284 if (changed & IEEE80211_CONF_CHANGE_PS) {
2285 if (conf->flags & IEEE80211_CONF_PS) {
Vivek Natarajan8782b412009-03-30 14:17:00 +05302286 if (!(ah->caps.hw_caps &
2287 ATH9K_HW_CAP_AUTOSLEEP)) {
2288 if ((sc->imask & ATH9K_INT_TIM_TIMER) == 0) {
2289 sc->imask |= ATH9K_INT_TIM_TIMER;
2290 ath9k_hw_set_interrupts(sc->sc_ah,
2291 sc->imask);
2292 }
2293 ath9k_hw_setrxabort(sc->sc_ah, 1);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302294 }
Gabor Juhos96148322009-07-24 17:27:21 +02002295 sc->ps_enabled = true;
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302296 } else {
Gabor Juhos96148322009-07-24 17:27:21 +02002297 sc->ps_enabled = false;
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302298 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_AWAKE);
Vivek Natarajan8782b412009-03-30 14:17:00 +05302299 if (!(ah->caps.hw_caps &
2300 ATH9K_HW_CAP_AUTOSLEEP)) {
2301 ath9k_hw_setrxabort(sc->sc_ah, 0);
Jouni Malinen9a23f9c2009-05-19 17:01:38 +03002302 sc->sc_flags &= ~(SC_OP_WAIT_FOR_BEACON |
2303 SC_OP_WAIT_FOR_CAB |
2304 SC_OP_WAIT_FOR_PSPOLL_DATA |
2305 SC_OP_WAIT_FOR_TX_ACK);
Vivek Natarajan8782b412009-03-30 14:17:00 +05302306 if (sc->imask & ATH9K_INT_TIM_TIMER) {
2307 sc->imask &= ~ATH9K_INT_TIM_TIMER;
2308 ath9k_hw_set_interrupts(sc->sc_ah,
2309 sc->imask);
2310 }
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302311 }
2312 }
2313 }
2314
Johannes Berg47979382009-01-07 10:13:27 +01002315 if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
Sujith99405f92008-11-24 12:08:35 +05302316 struct ieee80211_channel *curchan = hw->conf.channel;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08002317 int pos = curchan->hw_value;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002318
Jouni Malinen0e2dedf2009-03-03 19:23:32 +02002319 aphy->chan_idx = pos;
2320 aphy->chan_is_ht = conf_is_ht(conf);
2321
Jouni Malinen8089cc42009-03-03 19:23:38 +02002322 if (aphy->state == ATH_WIPHY_SCAN ||
2323 aphy->state == ATH_WIPHY_ACTIVE)
2324 ath9k_wiphy_pause_all_forced(sc, aphy);
2325 else {
2326 /*
2327 * Do not change operational channel based on a paused
2328 * wiphy changes.
2329 */
2330 goto skip_chan_change;
2331 }
Jouni Malinen0e2dedf2009-03-03 19:23:32 +02002332
Sujith04bd4632008-11-28 22:18:05 +05302333 DPRINTF(sc, ATH_DBG_CONFIG, "Set channel: %d MHz\n",
2334 curchan->center_freq);
Johannes Bergae5eb022008-10-14 16:58:37 +02002335
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08002336 /* XXX: remove me eventualy */
Jouni Malinen0e2dedf2009-03-03 19:23:32 +02002337 ath9k_update_ichannel(sc, hw, &sc->sc_ah->channels[pos]);
Sujithe11602b2008-11-27 09:46:27 +05302338
Luis R. Rodriguezecf70442008-12-23 15:58:43 -08002339 ath_update_chainmask(sc, conf_is_ht(conf));
Sujith86060f02009-01-07 14:25:29 +05302340
Jouni Malinen0e2dedf2009-03-03 19:23:32 +02002341 if (ath_set_channel(sc, hw, &sc->sc_ah->channels[pos]) < 0) {
Sujith04bd4632008-11-28 22:18:05 +05302342 DPRINTF(sc, ATH_DBG_FATAL, "Unable to set channel\n");
Sujithaa33de02008-12-18 11:40:16 +05302343 mutex_unlock(&sc->mutex);
Sujithe11602b2008-11-27 09:46:27 +05302344 return -EINVAL;
2345 }
Sujith094d05d2008-12-12 11:57:43 +05302346 }
Sujith86b89ee2008-08-07 10:54:57 +05302347
Jouni Malinen8089cc42009-03-03 19:23:38 +02002348skip_chan_change:
Luis R. Rodriguez5c020dc2008-10-22 13:28:45 -07002349 if (changed & IEEE80211_CONF_CHANGE_POWER)
Sujith17d79042009-02-09 13:27:03 +05302350 sc->config.txpowlimit = 2 * conf->power_level;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002351
Luis R. Rodriguez64839172009-07-14 20:22:53 -04002352 if (disable_radio) {
2353 DPRINTF(sc, ATH_DBG_CONFIG, "idle: disabling radio\n");
2354 ath_radio_disable(sc);
2355 }
2356
Sujithaa33de02008-12-18 11:40:16 +05302357 mutex_unlock(&sc->mutex);
Sujith141b38b2009-02-04 08:10:07 +05302358
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002359 return 0;
2360}
2361
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002362#define SUPPORTED_FILTERS \
2363 (FIF_PROMISC_IN_BSS | \
2364 FIF_ALLMULTI | \
2365 FIF_CONTROL | \
2366 FIF_OTHER_BSS | \
2367 FIF_BCN_PRBRESP_PROMISC | \
2368 FIF_FCSFAIL)
2369
Sujith7dcfdcd2008-08-11 14:03:13 +05302370/* FIXME: sc->sc_full_reset ? */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002371static void ath9k_configure_filter(struct ieee80211_hw *hw,
2372 unsigned int changed_flags,
2373 unsigned int *total_flags,
2374 int mc_count,
2375 struct dev_mc_list *mclist)
2376{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002377 struct ath_wiphy *aphy = hw->priv;
2378 struct ath_softc *sc = aphy->sc;
Sujith7dcfdcd2008-08-11 14:03:13 +05302379 u32 rfilt;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002380
2381 changed_flags &= SUPPORTED_FILTERS;
2382 *total_flags &= SUPPORTED_FILTERS;
2383
Sujithb77f4832008-12-07 21:44:03 +05302384 sc->rx.rxfilter = *total_flags;
Jouni Malinenaa68aea2009-05-19 17:01:41 +03002385 ath9k_ps_wakeup(sc);
Sujith7dcfdcd2008-08-11 14:03:13 +05302386 rfilt = ath_calcrxfilter(sc);
2387 ath9k_hw_setrxfilter(sc->sc_ah, rfilt);
Jouni Malinenaa68aea2009-05-19 17:01:41 +03002388 ath9k_ps_restore(sc);
Sujith7dcfdcd2008-08-11 14:03:13 +05302389
Sujithb77f4832008-12-07 21:44:03 +05302390 DPRINTF(sc, ATH_DBG_CONFIG, "Set HW RX filter: 0x%x\n", sc->rx.rxfilter);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002391}
2392
2393static void ath9k_sta_notify(struct ieee80211_hw *hw,
2394 struct ieee80211_vif *vif,
2395 enum sta_notify_cmd cmd,
Johannes Berg17741cd2008-09-11 00:02:02 +02002396 struct ieee80211_sta *sta)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002397{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002398 struct ath_wiphy *aphy = hw->priv;
2399 struct ath_softc *sc = aphy->sc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002400
2401 switch (cmd) {
2402 case STA_NOTIFY_ADD:
Sujith5640b082008-10-29 10:16:06 +05302403 ath_node_attach(sc, sta);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002404 break;
2405 case STA_NOTIFY_REMOVE:
Sujithb5aa9bf2008-10-29 10:13:31 +05302406 ath_node_detach(sc, sta);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002407 break;
2408 default:
2409 break;
2410 }
2411}
2412
Sujith141b38b2009-02-04 08:10:07 +05302413static int ath9k_conf_tx(struct ieee80211_hw *hw, u16 queue,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002414 const struct ieee80211_tx_queue_params *params)
2415{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002416 struct ath_wiphy *aphy = hw->priv;
2417 struct ath_softc *sc = aphy->sc;
Sujithea9880f2008-08-07 10:53:10 +05302418 struct ath9k_tx_queue_info qi;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002419 int ret = 0, qnum;
2420
2421 if (queue >= WME_NUM_AC)
2422 return 0;
2423
Sujith141b38b2009-02-04 08:10:07 +05302424 mutex_lock(&sc->mutex);
2425
Sujith1ffb0612009-03-30 15:28:46 +05302426 memset(&qi, 0, sizeof(struct ath9k_tx_queue_info));
2427
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002428 qi.tqi_aifs = params->aifs;
2429 qi.tqi_cwmin = params->cw_min;
2430 qi.tqi_cwmax = params->cw_max;
2431 qi.tqi_burstTime = params->txop;
2432 qnum = ath_get_hal_qnum(queue, sc);
2433
2434 DPRINTF(sc, ATH_DBG_CONFIG,
Sujith04bd4632008-11-28 22:18:05 +05302435 "Configure tx [queue/halq] [%d/%d], "
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002436 "aifs: %d, cw_min: %d, cw_max: %d, txop: %d\n",
Sujith04bd4632008-11-28 22:18:05 +05302437 queue, qnum, params->aifs, params->cw_min,
2438 params->cw_max, params->txop);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002439
2440 ret = ath_txq_update(sc, qnum, &qi);
2441 if (ret)
Sujith04bd4632008-11-28 22:18:05 +05302442 DPRINTF(sc, ATH_DBG_FATAL, "TXQ Update failed\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002443
Sujith141b38b2009-02-04 08:10:07 +05302444 mutex_unlock(&sc->mutex);
2445
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002446 return ret;
2447}
2448
2449static int ath9k_set_key(struct ieee80211_hw *hw,
2450 enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +01002451 struct ieee80211_vif *vif,
2452 struct ieee80211_sta *sta,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002453 struct ieee80211_key_conf *key)
2454{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002455 struct ath_wiphy *aphy = hw->priv;
2456 struct ath_softc *sc = aphy->sc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002457 int ret = 0;
2458
Jouni Malinenb3bd89c2009-02-24 13:42:01 +02002459 if (modparam_nohwcrypt)
2460 return -ENOSPC;
2461
Sujith141b38b2009-02-04 08:10:07 +05302462 mutex_lock(&sc->mutex);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302463 ath9k_ps_wakeup(sc);
Sujithd8baa932009-03-30 15:28:25 +05302464 DPRINTF(sc, ATH_DBG_CONFIG, "Set HW Key\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002465
2466 switch (cmd) {
2467 case SET_KEY:
Jouni Malinen3f53dd62009-02-26 11:18:46 +02002468 ret = ath_key_config(sc, vif, sta, key);
Jouni Malinen6ace2892008-12-17 13:32:17 +02002469 if (ret >= 0) {
2470 key->hw_key_idx = ret;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002471 /* push IV and Michael MIC generation to stack */
2472 key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
Senthil Balasubramanian1b961752008-09-01 19:45:21 +05302473 if (key->alg == ALG_TKIP)
2474 key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
Jouni Malinen0ced0e12009-01-08 13:32:13 +02002475 if (sc->sc_ah->sw_mgmt_crypto && key->alg == ALG_CCMP)
2476 key->flags |= IEEE80211_KEY_FLAG_SW_MGMT;
Jouni Malinen6ace2892008-12-17 13:32:17 +02002477 ret = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002478 }
2479 break;
2480 case DISABLE_KEY:
2481 ath_key_delete(sc, key);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002482 break;
2483 default:
2484 ret = -EINVAL;
2485 }
2486
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302487 ath9k_ps_restore(sc);
Sujith141b38b2009-02-04 08:10:07 +05302488 mutex_unlock(&sc->mutex);
2489
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002490 return ret;
2491}
2492
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002493static void ath9k_bss_info_changed(struct ieee80211_hw *hw,
2494 struct ieee80211_vif *vif,
2495 struct ieee80211_bss_conf *bss_conf,
2496 u32 changed)
2497{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002498 struct ath_wiphy *aphy = hw->priv;
2499 struct ath_softc *sc = aphy->sc;
Johannes Berg2d0ddec2009-04-23 16:13:26 +02002500 struct ath_hw *ah = sc->sc_ah;
2501 struct ath_vif *avp = (void *)vif->drv_priv;
2502 u32 rfilt = 0;
2503 int error, i;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002504
Sujith141b38b2009-02-04 08:10:07 +05302505 mutex_lock(&sc->mutex);
2506
Johannes Berg2d0ddec2009-04-23 16:13:26 +02002507 /*
2508 * TODO: Need to decide which hw opmode to use for
2509 * multi-interface cases
2510 * XXX: This belongs into add_interface!
2511 */
2512 if (vif->type == NL80211_IFTYPE_AP &&
2513 ah->opmode != NL80211_IFTYPE_AP) {
2514 ah->opmode = NL80211_IFTYPE_STATION;
2515 ath9k_hw_setopmode(ah);
2516 memcpy(sc->curbssid, sc->sc_ah->macaddr, ETH_ALEN);
2517 sc->curaid = 0;
2518 ath9k_hw_write_associd(sc);
2519 /* Request full reset to get hw opmode changed properly */
2520 sc->sc_flags |= SC_OP_FULL_RESET;
2521 }
2522
2523 if ((changed & BSS_CHANGED_BSSID) &&
2524 !is_zero_ether_addr(bss_conf->bssid)) {
2525 switch (vif->type) {
2526 case NL80211_IFTYPE_STATION:
2527 case NL80211_IFTYPE_ADHOC:
2528 case NL80211_IFTYPE_MESH_POINT:
2529 /* Set BSSID */
2530 memcpy(sc->curbssid, bss_conf->bssid, ETH_ALEN);
2531 memcpy(avp->bssid, bss_conf->bssid, ETH_ALEN);
2532 sc->curaid = 0;
2533 ath9k_hw_write_associd(sc);
2534
2535 /* Set aggregation protection mode parameters */
2536 sc->config.ath_aggr_prot = 0;
2537
2538 DPRINTF(sc, ATH_DBG_CONFIG,
2539 "RX filter 0x%x bssid %pM aid 0x%x\n",
2540 rfilt, sc->curbssid, sc->curaid);
2541
2542 /* need to reconfigure the beacon */
2543 sc->sc_flags &= ~SC_OP_BEACONS ;
2544
2545 break;
2546 default:
2547 break;
2548 }
2549 }
2550
2551 if ((vif->type == NL80211_IFTYPE_ADHOC) ||
2552 (vif->type == NL80211_IFTYPE_AP) ||
2553 (vif->type == NL80211_IFTYPE_MESH_POINT)) {
2554 if ((changed & BSS_CHANGED_BEACON) ||
2555 (changed & BSS_CHANGED_BEACON_ENABLED &&
2556 bss_conf->enable_beacon)) {
2557 /*
2558 * Allocate and setup the beacon frame.
2559 *
2560 * Stop any previous beacon DMA. This may be
2561 * necessary, for example, when an ibss merge
2562 * causes reconfiguration; we may be called
2563 * with beacon transmission active.
2564 */
2565 ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
2566
2567 error = ath_beacon_alloc(aphy, vif);
2568 if (!error)
2569 ath_beacon_config(sc, vif);
2570 }
2571 }
2572
2573 /* Check for WLAN_CAPABILITY_PRIVACY ? */
2574 if ((avp->av_opmode != NL80211_IFTYPE_STATION)) {
2575 for (i = 0; i < IEEE80211_WEP_NKID; i++)
2576 if (ath9k_hw_keyisvalid(sc->sc_ah, (u16)i))
2577 ath9k_hw_keysetmac(sc->sc_ah,
2578 (u16)i,
2579 sc->curbssid);
2580 }
2581
2582 /* Only legacy IBSS for now */
2583 if (vif->type == NL80211_IFTYPE_ADHOC)
2584 ath_update_chainmask(sc, 0);
2585
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002586 if (changed & BSS_CHANGED_ERP_PREAMBLE) {
Sujith04bd4632008-11-28 22:18:05 +05302587 DPRINTF(sc, ATH_DBG_CONFIG, "BSS Changed PREAMBLE %d\n",
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002588 bss_conf->use_short_preamble);
2589 if (bss_conf->use_short_preamble)
Sujith672840a2008-08-11 14:05:08 +05302590 sc->sc_flags |= SC_OP_PREAMBLE_SHORT;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002591 else
Sujith672840a2008-08-11 14:05:08 +05302592 sc->sc_flags &= ~SC_OP_PREAMBLE_SHORT;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002593 }
2594
2595 if (changed & BSS_CHANGED_ERP_CTS_PROT) {
Sujith04bd4632008-11-28 22:18:05 +05302596 DPRINTF(sc, ATH_DBG_CONFIG, "BSS Changed CTS PROT %d\n",
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002597 bss_conf->use_cts_prot);
2598 if (bss_conf->use_cts_prot &&
2599 hw->conf.channel->band != IEEE80211_BAND_5GHZ)
Sujith672840a2008-08-11 14:05:08 +05302600 sc->sc_flags |= SC_OP_PROTECT_ENABLE;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002601 else
Sujith672840a2008-08-11 14:05:08 +05302602 sc->sc_flags &= ~SC_OP_PROTECT_ENABLE;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002603 }
2604
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002605 if (changed & BSS_CHANGED_ASSOC) {
Sujith04bd4632008-11-28 22:18:05 +05302606 DPRINTF(sc, ATH_DBG_CONFIG, "BSS Changed ASSOC %d\n",
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002607 bss_conf->assoc);
Sujith5640b082008-10-29 10:16:06 +05302608 ath9k_bss_assoc_info(sc, vif, bss_conf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002609 }
Sujith141b38b2009-02-04 08:10:07 +05302610
Johannes Berg57c4d7b2009-04-23 16:10:04 +02002611 /*
2612 * The HW TSF has to be reset when the beacon interval changes.
2613 * We set the flag here, and ath_beacon_config_ap() would take this
2614 * into account when it gets called through the subsequent
2615 * config_interface() call - with IFCC_BEACON in the changed field.
2616 */
2617
2618 if (changed & BSS_CHANGED_BEACON_INT) {
2619 sc->sc_flags |= SC_OP_TSF_RESET;
2620 sc->beacon_interval = bss_conf->beacon_int;
2621 }
2622
Sujith141b38b2009-02-04 08:10:07 +05302623 mutex_unlock(&sc->mutex);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002624}
2625
2626static u64 ath9k_get_tsf(struct ieee80211_hw *hw)
2627{
2628 u64 tsf;
Jouni Malinenbce048d2009-03-03 19:23:28 +02002629 struct ath_wiphy *aphy = hw->priv;
2630 struct ath_softc *sc = aphy->sc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002631
Sujith141b38b2009-02-04 08:10:07 +05302632 mutex_lock(&sc->mutex);
2633 tsf = ath9k_hw_gettsf64(sc->sc_ah);
2634 mutex_unlock(&sc->mutex);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002635
2636 return tsf;
2637}
2638
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01002639static void ath9k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
2640{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002641 struct ath_wiphy *aphy = hw->priv;
2642 struct ath_softc *sc = aphy->sc;
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01002643
Sujith141b38b2009-02-04 08:10:07 +05302644 mutex_lock(&sc->mutex);
2645 ath9k_hw_settsf64(sc->sc_ah, tsf);
2646 mutex_unlock(&sc->mutex);
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01002647}
2648
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002649static void ath9k_reset_tsf(struct ieee80211_hw *hw)
2650{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002651 struct ath_wiphy *aphy = hw->priv;
2652 struct ath_softc *sc = aphy->sc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002653
Sujith141b38b2009-02-04 08:10:07 +05302654 mutex_lock(&sc->mutex);
2655 ath9k_hw_reset_tsf(sc->sc_ah);
2656 mutex_unlock(&sc->mutex);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002657}
2658
2659static int ath9k_ampdu_action(struct ieee80211_hw *hw,
Sujith141b38b2009-02-04 08:10:07 +05302660 enum ieee80211_ampdu_mlme_action action,
2661 struct ieee80211_sta *sta,
2662 u16 tid, u16 *ssn)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002663{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002664 struct ath_wiphy *aphy = hw->priv;
2665 struct ath_softc *sc = aphy->sc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002666 int ret = 0;
2667
2668 switch (action) {
2669 case IEEE80211_AMPDU_RX_START:
Sujithdca3edb2008-10-29 10:19:01 +05302670 if (!(sc->sc_flags & SC_OP_RXAGGR))
2671 ret = -ENOTSUPP;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002672 break;
2673 case IEEE80211_AMPDU_RX_STOP:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002674 break;
2675 case IEEE80211_AMPDU_TX_START:
Sujithf83da962009-07-23 15:32:37 +05302676 ath_tx_aggr_start(sc, sta, tid, ssn);
2677 ieee80211_start_tx_ba_cb_irqsafe(hw, sta->addr, tid);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002678 break;
2679 case IEEE80211_AMPDU_TX_STOP:
Sujithf83da962009-07-23 15:32:37 +05302680 ath_tx_aggr_stop(sc, sta, tid);
Johannes Berg17741cd2008-09-11 00:02:02 +02002681 ieee80211_stop_tx_ba_cb_irqsafe(hw, sta->addr, tid);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002682 break;
Johannes Bergb1720232009-03-23 17:28:39 +01002683 case IEEE80211_AMPDU_TX_OPERATIONAL:
Sujith8469cde2008-10-29 10:19:28 +05302684 ath_tx_aggr_resume(sc, sta, tid);
2685 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002686 default:
Sujith04bd4632008-11-28 22:18:05 +05302687 DPRINTF(sc, ATH_DBG_FATAL, "Unknown AMPDU action\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002688 }
2689
2690 return ret;
2691}
2692
Sujith0c98de62009-03-03 10:16:45 +05302693static void ath9k_sw_scan_start(struct ieee80211_hw *hw)
2694{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002695 struct ath_wiphy *aphy = hw->priv;
2696 struct ath_softc *sc = aphy->sc;
Sujith0c98de62009-03-03 10:16:45 +05302697
Jouni Malinen8089cc42009-03-03 19:23:38 +02002698 if (ath9k_wiphy_scanning(sc)) {
2699 printk(KERN_DEBUG "ath9k: Two wiphys trying to scan at the "
2700 "same time\n");
2701 /*
2702 * Do not allow the concurrent scanning state for now. This
2703 * could be improved with scanning control moved into ath9k.
2704 */
2705 return;
2706 }
2707
2708 aphy->state = ATH_WIPHY_SCAN;
2709 ath9k_wiphy_pause_all_forced(sc, aphy);
2710
Senthil Balasubramaniane5f09212009-06-24 18:56:41 +05302711 spin_lock_bh(&sc->ani_lock);
Sujith0c98de62009-03-03 10:16:45 +05302712 sc->sc_flags |= SC_OP_SCANNING;
Senthil Balasubramaniane5f09212009-06-24 18:56:41 +05302713 spin_unlock_bh(&sc->ani_lock);
Sujith0c98de62009-03-03 10:16:45 +05302714}
2715
2716static void ath9k_sw_scan_complete(struct ieee80211_hw *hw)
2717{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002718 struct ath_wiphy *aphy = hw->priv;
2719 struct ath_softc *sc = aphy->sc;
Sujith0c98de62009-03-03 10:16:45 +05302720
Senthil Balasubramaniane5f09212009-06-24 18:56:41 +05302721 spin_lock_bh(&sc->ani_lock);
Jouni Malinen8089cc42009-03-03 19:23:38 +02002722 aphy->state = ATH_WIPHY_ACTIVE;
Sujith0c98de62009-03-03 10:16:45 +05302723 sc->sc_flags &= ~SC_OP_SCANNING;
Sujith9c07a772009-04-13 21:56:36 +05302724 sc->sc_flags |= SC_OP_FULL_RESET;
Senthil Balasubramaniane5f09212009-06-24 18:56:41 +05302725 spin_unlock_bh(&sc->ani_lock);
Sujith0c98de62009-03-03 10:16:45 +05302726}
2727
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002728struct ieee80211_ops ath9k_ops = {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002729 .tx = ath9k_tx,
2730 .start = ath9k_start,
2731 .stop = ath9k_stop,
2732 .add_interface = ath9k_add_interface,
2733 .remove_interface = ath9k_remove_interface,
2734 .config = ath9k_config,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002735 .configure_filter = ath9k_configure_filter,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002736 .sta_notify = ath9k_sta_notify,
2737 .conf_tx = ath9k_conf_tx,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002738 .bss_info_changed = ath9k_bss_info_changed,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002739 .set_key = ath9k_set_key,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002740 .get_tsf = ath9k_get_tsf,
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01002741 .set_tsf = ath9k_set_tsf,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002742 .reset_tsf = ath9k_reset_tsf,
Johannes Berg4233df62008-10-13 13:35:05 +02002743 .ampdu_action = ath9k_ampdu_action,
Sujith0c98de62009-03-03 10:16:45 +05302744 .sw_scan_start = ath9k_sw_scan_start,
2745 .sw_scan_complete = ath9k_sw_scan_complete,
Johannes Berg3b319aa2009-06-13 14:50:26 +05302746 .rfkill_poll = ath9k_rfkill_poll_state,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002747};
2748
Benoit PAPILLAULT392dff82008-11-06 22:26:49 +01002749static struct {
2750 u32 version;
2751 const char * name;
2752} ath_mac_bb_names[] = {
2753 { AR_SREV_VERSION_5416_PCI, "5416" },
2754 { AR_SREV_VERSION_5416_PCIE, "5418" },
2755 { AR_SREV_VERSION_9100, "9100" },
2756 { AR_SREV_VERSION_9160, "9160" },
2757 { AR_SREV_VERSION_9280, "9280" },
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302758 { AR_SREV_VERSION_9285, "9285" },
2759 { AR_SREV_VERSION_9287, "9287" }
Benoit PAPILLAULT392dff82008-11-06 22:26:49 +01002760};
2761
2762static struct {
2763 u16 version;
2764 const char * name;
2765} ath_rf_names[] = {
2766 { 0, "5133" },
2767 { AR_RAD5133_SREV_MAJOR, "5133" },
2768 { AR_RAD5122_SREV_MAJOR, "5122" },
2769 { AR_RAD2133_SREV_MAJOR, "2133" },
2770 { AR_RAD2122_SREV_MAJOR, "2122" }
2771};
2772
2773/*
2774 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
2775 */
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002776const char *
Benoit PAPILLAULT392dff82008-11-06 22:26:49 +01002777ath_mac_bb_name(u32 mac_bb_version)
2778{
2779 int i;
2780
2781 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
2782 if (ath_mac_bb_names[i].version == mac_bb_version) {
2783 return ath_mac_bb_names[i].name;
2784 }
2785 }
2786
2787 return "????";
2788}
2789
2790/*
2791 * Return the RF name. "????" is returned if the RF is unknown.
2792 */
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002793const char *
Benoit PAPILLAULT392dff82008-11-06 22:26:49 +01002794ath_rf_name(u16 rf_version)
2795{
2796 int i;
2797
2798 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
2799 if (ath_rf_names[i].version == rf_version) {
2800 return ath_rf_names[i].name;
2801 }
2802 }
2803
2804 return "????";
2805}
2806
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002807static int __init ath9k_init(void)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002808{
Vasanthakumar Thiagarajanca8a8562008-12-16 12:37:38 +05302809 int error;
2810
Vasanthakumar Thiagarajanca8a8562008-12-16 12:37:38 +05302811 /* Register rate control algorithm */
2812 error = ath_rate_control_register();
2813 if (error != 0) {
2814 printk(KERN_ERR
Luis R. Rodriguezb51bb3c2009-01-26 07:30:03 -08002815 "ath9k: Unable to register rate control "
2816 "algorithm: %d\n",
Vasanthakumar Thiagarajanca8a8562008-12-16 12:37:38 +05302817 error);
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002818 goto err_out;
Vasanthakumar Thiagarajanca8a8562008-12-16 12:37:38 +05302819 }
2820
Gabor Juhos19d8bc22009-03-05 16:55:18 +01002821 error = ath9k_debug_create_root();
2822 if (error) {
2823 printk(KERN_ERR
2824 "ath9k: Unable to create debugfs root: %d\n",
2825 error);
2826 goto err_rate_unregister;
2827 }
2828
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002829 error = ath_pci_init();
2830 if (error < 0) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002831 printk(KERN_ERR
Luis R. Rodriguezb51bb3c2009-01-26 07:30:03 -08002832 "ath9k: No PCI devices found, driver not installed.\n");
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002833 error = -ENODEV;
Gabor Juhos19d8bc22009-03-05 16:55:18 +01002834 goto err_remove_root;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002835 }
2836
Gabor Juhos09329d32009-01-14 20:17:07 +01002837 error = ath_ahb_init();
2838 if (error < 0) {
2839 error = -ENODEV;
2840 goto err_pci_exit;
2841 }
2842
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002843 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002844
Gabor Juhos09329d32009-01-14 20:17:07 +01002845 err_pci_exit:
2846 ath_pci_exit();
2847
Gabor Juhos19d8bc22009-03-05 16:55:18 +01002848 err_remove_root:
2849 ath9k_debug_remove_root();
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002850 err_rate_unregister:
Vasanthakumar Thiagarajanca8a8562008-12-16 12:37:38 +05302851 ath_rate_control_unregister();
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002852 err_out:
2853 return error;
2854}
2855module_init(ath9k_init);
2856
2857static void __exit ath9k_exit(void)
2858{
Gabor Juhos09329d32009-01-14 20:17:07 +01002859 ath_ahb_exit();
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002860 ath_pci_exit();
Gabor Juhos19d8bc22009-03-05 16:55:18 +01002861 ath9k_debug_remove_root();
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002862 ath_rate_control_unregister();
Sujith04bd4632008-11-28 22:18:05 +05302863 printk(KERN_INFO "%s: Driver unloaded\n", dev_info);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002864}
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002865module_exit(ath9k_exit);