blob: 43cc43d7b5910b1b4685a291347fea56f78246ee [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04004 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020042#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050043#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070044#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050045#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <linux/libata.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047
48#define DRV_NAME "ahci"
Jeff Garzikcb48cab2007-02-26 06:04:24 -050049#define DRV_VERSION "2.1"
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51
52enum {
53 AHCI_PCI_BAR = 5,
Tejun Heo648a88b2006-11-09 15:08:40 +090054 AHCI_MAX_PORTS = 32,
Linus Torvalds1da177e2005-04-16 15:20:36 -070055 AHCI_MAX_SG = 168, /* hardware max is 64K */
56 AHCI_DMA_BOUNDARY = 0xffffffff,
57 AHCI_USE_CLUSTERING = 0,
Tejun Heo12fad3f2006-05-15 21:03:55 +090058 AHCI_MAX_CMDS = 32,
Tejun Heodd410ff2006-05-15 21:03:50 +090059 AHCI_CMD_SZ = 32,
Tejun Heo12fad3f2006-05-15 21:03:55 +090060 AHCI_CMD_SLOT_SZ = AHCI_MAX_CMDS * AHCI_CMD_SZ,
Linus Torvalds1da177e2005-04-16 15:20:36 -070061 AHCI_RX_FIS_SZ = 256,
Jeff Garzika0ea7322005-06-04 01:13:15 -040062 AHCI_CMD_TBL_CDB = 0x40,
Tejun Heodd410ff2006-05-15 21:03:50 +090063 AHCI_CMD_TBL_HDR_SZ = 0x80,
64 AHCI_CMD_TBL_SZ = AHCI_CMD_TBL_HDR_SZ + (AHCI_MAX_SG * 16),
65 AHCI_CMD_TBL_AR_SZ = AHCI_CMD_TBL_SZ * AHCI_MAX_CMDS,
66 AHCI_PORT_PRIV_DMA_SZ = AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_AR_SZ +
Linus Torvalds1da177e2005-04-16 15:20:36 -070067 AHCI_RX_FIS_SZ,
68 AHCI_IRQ_ON_SG = (1 << 31),
69 AHCI_CMD_ATAPI = (1 << 5),
70 AHCI_CMD_WRITE = (1 << 6),
Tejun Heo4b10e552006-03-12 11:25:27 +090071 AHCI_CMD_PREFETCH = (1 << 7),
Tejun Heo22b49982006-01-23 21:38:44 +090072 AHCI_CMD_RESET = (1 << 8),
73 AHCI_CMD_CLR_BUSY = (1 << 10),
Linus Torvalds1da177e2005-04-16 15:20:36 -070074
75 RX_FIS_D2H_REG = 0x40, /* offset of D2H Register FIS data */
Tejun Heo0291f952007-01-25 19:16:28 +090076 RX_FIS_SDB = 0x58, /* offset of SDB FIS data */
Tejun Heo78cd52d2006-05-15 20:58:29 +090077 RX_FIS_UNK = 0x60, /* offset of Unknown FIS data */
Linus Torvalds1da177e2005-04-16 15:20:36 -070078
79 board_ahci = 0,
Tejun Heo648a88b2006-11-09 15:08:40 +090080 board_ahci_pi = 1,
81 board_ahci_vt8251 = 2,
82 board_ahci_ign_iferr = 3,
Linus Torvalds1da177e2005-04-16 15:20:36 -070083
84 /* global controller registers */
85 HOST_CAP = 0x00, /* host capabilities */
86 HOST_CTL = 0x04, /* global host control */
87 HOST_IRQ_STAT = 0x08, /* interrupt status */
88 HOST_PORTS_IMPL = 0x0c, /* bitmap of implemented ports */
89 HOST_VERSION = 0x10, /* AHCI spec. version compliancy */
90
91 /* HOST_CTL bits */
92 HOST_RESET = (1 << 0), /* reset controller; self-clear */
93 HOST_IRQ_EN = (1 << 1), /* global IRQ enable */
94 HOST_AHCI_EN = (1 << 31), /* AHCI enabled */
95
96 /* HOST_CAP bits */
Tejun Heo0be0aa92006-07-26 15:59:26 +090097 HOST_CAP_SSC = (1 << 14), /* Slumber capable */
Tejun Heo22b49982006-01-23 21:38:44 +090098 HOST_CAP_CLO = (1 << 24), /* Command List Override support */
Tejun Heo0be0aa92006-07-26 15:59:26 +090099 HOST_CAP_SSS = (1 << 27), /* Staggered Spin-up */
Tejun Heo979db802006-05-15 21:03:52 +0900100 HOST_CAP_NCQ = (1 << 30), /* Native Command Queueing */
Tejun Heodd410ff2006-05-15 21:03:50 +0900101 HOST_CAP_64 = (1 << 31), /* PCI DAC (64-bit DMA) support */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102
103 /* registers for each SATA port */
104 PORT_LST_ADDR = 0x00, /* command list DMA addr */
105 PORT_LST_ADDR_HI = 0x04, /* command list DMA addr hi */
106 PORT_FIS_ADDR = 0x08, /* FIS rx buf addr */
107 PORT_FIS_ADDR_HI = 0x0c, /* FIS rx buf addr hi */
108 PORT_IRQ_STAT = 0x10, /* interrupt status */
109 PORT_IRQ_MASK = 0x14, /* interrupt enable/disable mask */
110 PORT_CMD = 0x18, /* port command */
111 PORT_TFDATA = 0x20, /* taskfile data */
112 PORT_SIG = 0x24, /* device TF signature */
113 PORT_CMD_ISSUE = 0x38, /* command issue */
114 PORT_SCR = 0x28, /* SATA phy register block */
115 PORT_SCR_STAT = 0x28, /* SATA phy register: SStatus */
116 PORT_SCR_CTL = 0x2c, /* SATA phy register: SControl */
117 PORT_SCR_ERR = 0x30, /* SATA phy register: SError */
118 PORT_SCR_ACT = 0x34, /* SATA phy register: SActive */
119
120 /* PORT_IRQ_{STAT,MASK} bits */
121 PORT_IRQ_COLD_PRES = (1 << 31), /* cold presence detect */
122 PORT_IRQ_TF_ERR = (1 << 30), /* task file error */
123 PORT_IRQ_HBUS_ERR = (1 << 29), /* host bus fatal error */
124 PORT_IRQ_HBUS_DATA_ERR = (1 << 28), /* host bus data error */
125 PORT_IRQ_IF_ERR = (1 << 27), /* interface fatal error */
126 PORT_IRQ_IF_NONFATAL = (1 << 26), /* interface non-fatal error */
127 PORT_IRQ_OVERFLOW = (1 << 24), /* xfer exhausted available S/G */
128 PORT_IRQ_BAD_PMP = (1 << 23), /* incorrect port multiplier */
129
130 PORT_IRQ_PHYRDY = (1 << 22), /* PhyRdy changed */
131 PORT_IRQ_DEV_ILCK = (1 << 7), /* device interlock */
132 PORT_IRQ_CONNECT = (1 << 6), /* port connect change status */
133 PORT_IRQ_SG_DONE = (1 << 5), /* descriptor processed */
134 PORT_IRQ_UNK_FIS = (1 << 4), /* unknown FIS rx'd */
135 PORT_IRQ_SDB_FIS = (1 << 3), /* Set Device Bits FIS rx'd */
136 PORT_IRQ_DMAS_FIS = (1 << 2), /* DMA Setup FIS rx'd */
137 PORT_IRQ_PIOS_FIS = (1 << 1), /* PIO Setup FIS rx'd */
138 PORT_IRQ_D2H_REG_FIS = (1 << 0), /* D2H Register FIS rx'd */
139
Tejun Heo78cd52d2006-05-15 20:58:29 +0900140 PORT_IRQ_FREEZE = PORT_IRQ_HBUS_ERR |
141 PORT_IRQ_IF_ERR |
142 PORT_IRQ_CONNECT |
Tejun Heo42969712006-05-31 18:28:18 +0900143 PORT_IRQ_PHYRDY |
Tejun Heo78cd52d2006-05-15 20:58:29 +0900144 PORT_IRQ_UNK_FIS,
145 PORT_IRQ_ERROR = PORT_IRQ_FREEZE |
146 PORT_IRQ_TF_ERR |
147 PORT_IRQ_HBUS_DATA_ERR,
148 DEF_PORT_IRQ = PORT_IRQ_ERROR | PORT_IRQ_SG_DONE |
149 PORT_IRQ_SDB_FIS | PORT_IRQ_DMAS_FIS |
150 PORT_IRQ_PIOS_FIS | PORT_IRQ_D2H_REG_FIS,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151
152 /* PORT_CMD bits */
Jeff Garzik02eaa662005-11-12 01:32:19 -0500153 PORT_CMD_ATAPI = (1 << 24), /* Device is ATAPI */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154 PORT_CMD_LIST_ON = (1 << 15), /* cmd list DMA engine running */
155 PORT_CMD_FIS_ON = (1 << 14), /* FIS DMA engine running */
156 PORT_CMD_FIS_RX = (1 << 4), /* Enable FIS receive DMA engine */
Tejun Heo22b49982006-01-23 21:38:44 +0900157 PORT_CMD_CLO = (1 << 3), /* Command list override */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158 PORT_CMD_POWER_ON = (1 << 2), /* Power up device */
159 PORT_CMD_SPIN_UP = (1 << 1), /* Spin up device */
160 PORT_CMD_START = (1 << 0), /* Enable port DMA engine */
161
Tejun Heo0be0aa92006-07-26 15:59:26 +0900162 PORT_CMD_ICC_MASK = (0xf << 28), /* i/f ICC state mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163 PORT_CMD_ICC_ACTIVE = (0x1 << 28), /* Put i/f in active state */
164 PORT_CMD_ICC_PARTIAL = (0x2 << 28), /* Put i/f in partial state */
165 PORT_CMD_ICC_SLUMBER = (0x6 << 28), /* Put i/f in slumber state */
Jeff Garzik4b0060f2005-06-04 00:50:22 -0400166
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200167 /* ap->flags bits */
Tejun Heo4aeb0e32006-11-01 17:58:33 +0900168 AHCI_FLAG_NO_NCQ = (1 << 24),
169 AHCI_FLAG_IGN_IRQ_IF_ERR = (1 << 25), /* ignore IRQ_IF_ERR */
Tejun Heo648a88b2006-11-09 15:08:40 +0900170 AHCI_FLAG_HONOR_PI = (1 << 26), /* honor PORTS_IMPL */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171};
172
173struct ahci_cmd_hdr {
174 u32 opts;
175 u32 status;
176 u32 tbl_addr;
177 u32 tbl_addr_hi;
178 u32 reserved[4];
179};
180
181struct ahci_sg {
182 u32 addr;
183 u32 addr_hi;
184 u32 reserved;
185 u32 flags_size;
186};
187
188struct ahci_host_priv {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189 u32 cap; /* cache of HOST_CAP register */
190 u32 port_map; /* cache of HOST_PORTS_IMPL reg */
191};
192
193struct ahci_port_priv {
194 struct ahci_cmd_hdr *cmd_slot;
195 dma_addr_t cmd_slot_dma;
196 void *cmd_tbl;
197 dma_addr_t cmd_tbl_dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198 void *rx_fis;
199 dma_addr_t rx_fis_dma;
Tejun Heo0291f952007-01-25 19:16:28 +0900200 /* for NCQ spurious interrupt analysis */
Tejun Heo0291f952007-01-25 19:16:28 +0900201 unsigned int ncq_saw_d2h:1;
202 unsigned int ncq_saw_dmas:1;
Tejun Heoafb2d552007-02-27 13:24:19 +0900203 unsigned int ncq_saw_sdb:1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204};
205
206static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg);
207static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
208static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900209static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
David Howells7d12e782006-10-05 14:55:46 +0100210static irqreturn_t ahci_interrupt (int irq, void *dev_instance);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211static void ahci_irq_clear(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212static int ahci_port_start(struct ata_port *ap);
213static void ahci_port_stop(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
215static void ahci_qc_prep(struct ata_queued_cmd *qc);
216static u8 ahci_check_status(struct ata_port *ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +0900217static void ahci_freeze(struct ata_port *ap);
218static void ahci_thaw(struct ata_port *ap);
219static void ahci_error_handler(struct ata_port *ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900220static void ahci_vt8251_error_handler(struct ata_port *ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +0900221static void ahci_post_internal_cmd(struct ata_queued_cmd *qc);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900222#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900223static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg);
224static int ahci_port_resume(struct ata_port *ap);
225static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
226static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900227#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228
Jeff Garzik193515d2005-11-07 00:59:37 -0500229static struct scsi_host_template ahci_sht = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230 .module = THIS_MODULE,
231 .name = DRV_NAME,
232 .ioctl = ata_scsi_ioctl,
233 .queuecommand = ata_scsi_queuecmd,
Tejun Heo12fad3f2006-05-15 21:03:55 +0900234 .change_queue_depth = ata_scsi_change_queue_depth,
235 .can_queue = AHCI_MAX_CMDS - 1,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236 .this_id = ATA_SHT_THIS_ID,
237 .sg_tablesize = AHCI_MAX_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
239 .emulated = ATA_SHT_EMULATED,
240 .use_clustering = AHCI_USE_CLUSTERING,
241 .proc_name = DRV_NAME,
242 .dma_boundary = AHCI_DMA_BOUNDARY,
243 .slave_configure = ata_scsi_slave_config,
Tejun Heoccf68c32006-05-31 18:28:09 +0900244 .slave_destroy = ata_scsi_slave_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245 .bios_param = ata_std_bios_param,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900246#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900247 .suspend = ata_scsi_device_suspend,
248 .resume = ata_scsi_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900249#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250};
251
Jeff Garzik057ace52005-10-22 14:27:05 -0400252static const struct ata_port_operations ahci_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253 .port_disable = ata_port_disable,
254
255 .check_status = ahci_check_status,
256 .check_altstatus = ahci_check_status,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257 .dev_select = ata_noop_dev_select,
258
259 .tf_read = ahci_tf_read,
260
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261 .qc_prep = ahci_qc_prep,
262 .qc_issue = ahci_qc_issue,
263
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264 .irq_handler = ahci_interrupt,
265 .irq_clear = ahci_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900266 .irq_on = ata_dummy_irq_on,
267 .irq_ack = ata_dummy_irq_ack,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268
269 .scr_read = ahci_scr_read,
270 .scr_write = ahci_scr_write,
271
Tejun Heo78cd52d2006-05-15 20:58:29 +0900272 .freeze = ahci_freeze,
273 .thaw = ahci_thaw,
274
275 .error_handler = ahci_error_handler,
276 .post_internal_cmd = ahci_post_internal_cmd,
277
Tejun Heo438ac6d2007-03-02 17:31:26 +0900278#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900279 .port_suspend = ahci_port_suspend,
280 .port_resume = ahci_port_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900281#endif
Tejun Heoc1332872006-07-26 15:59:26 +0900282
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283 .port_start = ahci_port_start,
284 .port_stop = ahci_port_stop,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285};
286
Tejun Heoad616ff2006-11-01 18:00:24 +0900287static const struct ata_port_operations ahci_vt8251_ops = {
288 .port_disable = ata_port_disable,
289
290 .check_status = ahci_check_status,
291 .check_altstatus = ahci_check_status,
292 .dev_select = ata_noop_dev_select,
293
294 .tf_read = ahci_tf_read,
295
296 .qc_prep = ahci_qc_prep,
297 .qc_issue = ahci_qc_issue,
298
299 .irq_handler = ahci_interrupt,
300 .irq_clear = ahci_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900301 .irq_on = ata_dummy_irq_on,
302 .irq_ack = ata_dummy_irq_ack,
Tejun Heoad616ff2006-11-01 18:00:24 +0900303
304 .scr_read = ahci_scr_read,
305 .scr_write = ahci_scr_write,
306
307 .freeze = ahci_freeze,
308 .thaw = ahci_thaw,
309
310 .error_handler = ahci_vt8251_error_handler,
311 .post_internal_cmd = ahci_post_internal_cmd,
312
Tejun Heo438ac6d2007-03-02 17:31:26 +0900313#ifdef CONFIG_PM
Tejun Heoad616ff2006-11-01 18:00:24 +0900314 .port_suspend = ahci_port_suspend,
315 .port_resume = ahci_port_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900316#endif
Tejun Heoad616ff2006-11-01 18:00:24 +0900317
318 .port_start = ahci_port_start,
319 .port_stop = ahci_port_stop,
320};
321
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100322static const struct ata_port_info ahci_port_info[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323 /* board_ahci */
324 {
325 .sht = &ahci_sht,
Jeff Garzikcca39742006-08-24 03:19:22 -0400326 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Tejun Heo42969712006-05-31 18:28:18 +0900327 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
328 ATA_FLAG_SKIP_D2H_BSY,
Brett Russ7da79312005-09-01 21:53:34 -0400329 .pio_mask = 0x1f, /* pio0-4 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
331 .port_ops = &ahci_ops,
332 },
Tejun Heo648a88b2006-11-09 15:08:40 +0900333 /* board_ahci_pi */
334 {
335 .sht = &ahci_sht,
336 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
337 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
338 ATA_FLAG_SKIP_D2H_BSY | AHCI_FLAG_HONOR_PI,
339 .pio_mask = 0x1f, /* pio0-4 */
340 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
341 .port_ops = &ahci_ops,
342 },
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200343 /* board_ahci_vt8251 */
344 {
345 .sht = &ahci_sht,
Jeff Garzikcca39742006-08-24 03:19:22 -0400346 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200347 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
Tejun Heoad616ff2006-11-01 18:00:24 +0900348 ATA_FLAG_SKIP_D2H_BSY |
349 ATA_FLAG_HRST_TO_RESUME | AHCI_FLAG_NO_NCQ,
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200350 .pio_mask = 0x1f, /* pio0-4 */
351 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
Tejun Heoad616ff2006-11-01 18:00:24 +0900352 .port_ops = &ahci_vt8251_ops,
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200353 },
Tejun Heo41669552006-11-29 11:33:14 +0900354 /* board_ahci_ign_iferr */
355 {
356 .sht = &ahci_sht,
357 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
358 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
359 ATA_FLAG_SKIP_D2H_BSY |
360 AHCI_FLAG_IGN_IRQ_IF_ERR,
361 .pio_mask = 0x1f, /* pio0-4 */
362 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
363 .port_ops = &ahci_ops,
364 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365};
366
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500367static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400368 /* Intel */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400369 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
370 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
371 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
372 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
373 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900374 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400375 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
376 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
377 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
378 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo648a88b2006-11-09 15:08:40 +0900379 { PCI_VDEVICE(INTEL, 0x2821), board_ahci_pi }, /* ICH8 */
380 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_pi }, /* ICH8 */
381 { PCI_VDEVICE(INTEL, 0x2824), board_ahci_pi }, /* ICH8 */
382 { PCI_VDEVICE(INTEL, 0x2829), board_ahci_pi }, /* ICH8M */
383 { PCI_VDEVICE(INTEL, 0x282a), board_ahci_pi }, /* ICH8M */
384 { PCI_VDEVICE(INTEL, 0x2922), board_ahci_pi }, /* ICH9 */
385 { PCI_VDEVICE(INTEL, 0x2923), board_ahci_pi }, /* ICH9 */
386 { PCI_VDEVICE(INTEL, 0x2924), board_ahci_pi }, /* ICH9 */
387 { PCI_VDEVICE(INTEL, 0x2925), board_ahci_pi }, /* ICH9 */
388 { PCI_VDEVICE(INTEL, 0x2927), board_ahci_pi }, /* ICH9 */
389 { PCI_VDEVICE(INTEL, 0x2929), board_ahci_pi }, /* ICH9M */
390 { PCI_VDEVICE(INTEL, 0x292a), board_ahci_pi }, /* ICH9M */
391 { PCI_VDEVICE(INTEL, 0x292b), board_ahci_pi }, /* ICH9M */
392 { PCI_VDEVICE(INTEL, 0x292f), board_ahci_pi }, /* ICH9M */
393 { PCI_VDEVICE(INTEL, 0x294d), board_ahci_pi }, /* ICH9 */
394 { PCI_VDEVICE(INTEL, 0x294e), board_ahci_pi }, /* ICH9M */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400395
Tejun Heoe34bb372007-02-26 20:24:03 +0900396 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
397 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
398 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400399
400 /* ATI */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400401 { PCI_VDEVICE(ATI, 0x4380), board_ahci }, /* ATI SB600 non-raid */
402 { PCI_VDEVICE(ATI, 0x4381), board_ahci }, /* ATI SB600 raid */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400403
404 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400405 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400406
407 /* NVIDIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400408 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci }, /* MCP65 */
409 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci }, /* MCP65 */
410 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci }, /* MCP65 */
411 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci }, /* MCP65 */
Peer Chen6fbf5ba2006-12-20 14:18:00 -0500412 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci }, /* MCP65 */
413 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci }, /* MCP65 */
414 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci }, /* MCP65 */
415 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci }, /* MCP65 */
416 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci }, /* MCP67 */
417 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci }, /* MCP67 */
418 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci }, /* MCP67 */
419 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci }, /* MCP67 */
Peer Chen895663c2006-11-02 17:59:46 -0500420 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci }, /* MCP67 */
421 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci }, /* MCP67 */
422 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci }, /* MCP67 */
423 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci }, /* MCP67 */
424 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci }, /* MCP67 */
425 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci }, /* MCP67 */
426 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci }, /* MCP67 */
427 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci }, /* MCP67 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400428
Jeff Garzik95916ed2006-07-29 04:10:14 -0400429 /* SiS */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400430 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
431 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 966 */
432 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400433
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500434 /* Generic, PCI class code for AHCI */
435 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500436 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500437
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438 { } /* terminate list */
439};
440
441
442static struct pci_driver ahci_pci_driver = {
443 .name = DRV_NAME,
444 .id_table = ahci_pci_tbl,
445 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900446 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900447#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900448 .suspend = ahci_pci_device_suspend,
449 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900450#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451};
452
453
Tejun Heo98fa4b62006-11-02 12:17:23 +0900454static inline int ahci_nr_ports(u32 cap)
455{
456 return (cap & 0x1f) + 1;
457}
458
Tejun Heo0d5ff562007-02-01 15:06:36 +0900459static inline void __iomem *ahci_port_base(void __iomem *base,
460 unsigned int port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461{
462 return base + 0x100 + (port * 0x80);
463}
464
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg_in)
466{
467 unsigned int sc_reg;
468
469 switch (sc_reg_in) {
470 case SCR_STATUS: sc_reg = 0; break;
471 case SCR_CONTROL: sc_reg = 1; break;
472 case SCR_ERROR: sc_reg = 2; break;
473 case SCR_ACTIVE: sc_reg = 3; break;
474 default:
475 return 0xffffffffU;
476 }
477
Tejun Heo0d5ff562007-02-01 15:06:36 +0900478 return readl(ap->ioaddr.scr_addr + (sc_reg * 4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479}
480
481
482static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg_in,
483 u32 val)
484{
485 unsigned int sc_reg;
486
487 switch (sc_reg_in) {
488 case SCR_STATUS: sc_reg = 0; break;
489 case SCR_CONTROL: sc_reg = 1; break;
490 case SCR_ERROR: sc_reg = 2; break;
491 case SCR_ACTIVE: sc_reg = 3; break;
492 default:
493 return;
494 }
495
Tejun Heo0d5ff562007-02-01 15:06:36 +0900496 writel(val, ap->ioaddr.scr_addr + (sc_reg * 4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497}
498
Tejun Heo9f592052006-07-26 15:59:26 +0900499static void ahci_start_engine(void __iomem *port_mmio)
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900500{
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900501 u32 tmp;
502
Tejun Heod8fcd112006-07-26 15:59:25 +0900503 /* start DMA */
Tejun Heo9f592052006-07-26 15:59:26 +0900504 tmp = readl(port_mmio + PORT_CMD);
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900505 tmp |= PORT_CMD_START;
506 writel(tmp, port_mmio + PORT_CMD);
507 readl(port_mmio + PORT_CMD); /* flush */
508}
509
Tejun Heo254950c2006-07-26 15:59:25 +0900510static int ahci_stop_engine(void __iomem *port_mmio)
511{
512 u32 tmp;
513
514 tmp = readl(port_mmio + PORT_CMD);
515
Tejun Heod8fcd112006-07-26 15:59:25 +0900516 /* check if the HBA is idle */
Tejun Heo254950c2006-07-26 15:59:25 +0900517 if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0)
518 return 0;
519
Tejun Heod8fcd112006-07-26 15:59:25 +0900520 /* setting HBA to idle */
Tejun Heo254950c2006-07-26 15:59:25 +0900521 tmp &= ~PORT_CMD_START;
522 writel(tmp, port_mmio + PORT_CMD);
523
Tejun Heod8fcd112006-07-26 15:59:25 +0900524 /* wait for engine to stop. This could be as long as 500 msec */
Tejun Heo254950c2006-07-26 15:59:25 +0900525 tmp = ata_wait_register(port_mmio + PORT_CMD,
526 PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500);
Tejun Heod8fcd112006-07-26 15:59:25 +0900527 if (tmp & PORT_CMD_LIST_ON)
Tejun Heo254950c2006-07-26 15:59:25 +0900528 return -EIO;
529
530 return 0;
531}
532
Tejun Heo0be0aa92006-07-26 15:59:26 +0900533static void ahci_start_fis_rx(void __iomem *port_mmio, u32 cap,
534 dma_addr_t cmd_slot_dma, dma_addr_t rx_fis_dma)
535{
536 u32 tmp;
537
538 /* set FIS registers */
539 if (cap & HOST_CAP_64)
540 writel((cmd_slot_dma >> 16) >> 16, port_mmio + PORT_LST_ADDR_HI);
541 writel(cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
542
543 if (cap & HOST_CAP_64)
544 writel((rx_fis_dma >> 16) >> 16, port_mmio + PORT_FIS_ADDR_HI);
545 writel(rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
546
547 /* enable FIS reception */
548 tmp = readl(port_mmio + PORT_CMD);
549 tmp |= PORT_CMD_FIS_RX;
550 writel(tmp, port_mmio + PORT_CMD);
551
552 /* flush */
553 readl(port_mmio + PORT_CMD);
554}
555
556static int ahci_stop_fis_rx(void __iomem *port_mmio)
557{
558 u32 tmp;
559
560 /* disable FIS reception */
561 tmp = readl(port_mmio + PORT_CMD);
562 tmp &= ~PORT_CMD_FIS_RX;
563 writel(tmp, port_mmio + PORT_CMD);
564
565 /* wait for completion, spec says 500ms, give it 1000 */
566 tmp = ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_FIS_ON,
567 PORT_CMD_FIS_ON, 10, 1000);
568 if (tmp & PORT_CMD_FIS_ON)
569 return -EBUSY;
570
571 return 0;
572}
573
574static void ahci_power_up(void __iomem *port_mmio, u32 cap)
575{
576 u32 cmd;
577
578 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
579
580 /* spin up device */
581 if (cap & HOST_CAP_SSS) {
582 cmd |= PORT_CMD_SPIN_UP;
583 writel(cmd, port_mmio + PORT_CMD);
584 }
585
586 /* wake up link */
587 writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD);
588}
589
Tejun Heo438ac6d2007-03-02 17:31:26 +0900590#ifdef CONFIG_PM
Tejun Heo0be0aa92006-07-26 15:59:26 +0900591static void ahci_power_down(void __iomem *port_mmio, u32 cap)
592{
593 u32 cmd, scontrol;
594
Tejun Heo07c53da2007-01-21 02:10:11 +0900595 if (!(cap & HOST_CAP_SSS))
596 return;
597
598 /* put device into listen mode, first set PxSCTL.DET to 0 */
599 scontrol = readl(port_mmio + PORT_SCR_CTL);
600 scontrol &= ~0xf;
601 writel(scontrol, port_mmio + PORT_SCR_CTL);
602
603 /* then set PxCMD.SUD to 0 */
Tejun Heo0be0aa92006-07-26 15:59:26 +0900604 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
Tejun Heo07c53da2007-01-21 02:10:11 +0900605 cmd &= ~PORT_CMD_SPIN_UP;
606 writel(cmd, port_mmio + PORT_CMD);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900607}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900608#endif
Tejun Heo0be0aa92006-07-26 15:59:26 +0900609
610static void ahci_init_port(void __iomem *port_mmio, u32 cap,
611 dma_addr_t cmd_slot_dma, dma_addr_t rx_fis_dma)
612{
Tejun Heo0be0aa92006-07-26 15:59:26 +0900613 /* enable FIS reception */
614 ahci_start_fis_rx(port_mmio, cap, cmd_slot_dma, rx_fis_dma);
615
616 /* enable DMA */
617 ahci_start_engine(port_mmio);
618}
619
620static int ahci_deinit_port(void __iomem *port_mmio, u32 cap, const char **emsg)
621{
622 int rc;
623
624 /* disable DMA */
625 rc = ahci_stop_engine(port_mmio);
626 if (rc) {
627 *emsg = "failed to stop engine";
628 return rc;
629 }
630
631 /* disable FIS reception */
632 rc = ahci_stop_fis_rx(port_mmio);
633 if (rc) {
634 *emsg = "failed stop FIS RX";
635 return rc;
636 }
637
Tejun Heo0be0aa92006-07-26 15:59:26 +0900638 return 0;
639}
640
Tejun Heod91542c2006-07-26 15:59:26 +0900641static int ahci_reset_controller(void __iomem *mmio, struct pci_dev *pdev)
642{
Tejun Heo98fa4b62006-11-02 12:17:23 +0900643 u32 cap_save, impl_save, tmp;
Tejun Heod91542c2006-07-26 15:59:26 +0900644
645 cap_save = readl(mmio + HOST_CAP);
Tejun Heo98fa4b62006-11-02 12:17:23 +0900646 impl_save = readl(mmio + HOST_PORTS_IMPL);
Tejun Heod91542c2006-07-26 15:59:26 +0900647
648 /* global controller reset */
649 tmp = readl(mmio + HOST_CTL);
650 if ((tmp & HOST_RESET) == 0) {
651 writel(tmp | HOST_RESET, mmio + HOST_CTL);
652 readl(mmio + HOST_CTL); /* flush */
653 }
654
655 /* reset must complete within 1 second, or
656 * the hardware should be considered fried.
657 */
658 ssleep(1);
659
660 tmp = readl(mmio + HOST_CTL);
661 if (tmp & HOST_RESET) {
662 dev_printk(KERN_ERR, &pdev->dev,
663 "controller reset failed (0x%x)\n", tmp);
664 return -EIO;
665 }
666
Tejun Heo98fa4b62006-11-02 12:17:23 +0900667 /* turn on AHCI mode */
Tejun Heod91542c2006-07-26 15:59:26 +0900668 writel(HOST_AHCI_EN, mmio + HOST_CTL);
669 (void) readl(mmio + HOST_CTL); /* flush */
Tejun Heo98fa4b62006-11-02 12:17:23 +0900670
671 /* These write-once registers are normally cleared on reset.
672 * Restore BIOS values... which we HOPE were present before
673 * reset.
674 */
675 if (!impl_save) {
676 impl_save = (1 << ahci_nr_ports(cap_save)) - 1;
677 dev_printk(KERN_WARNING, &pdev->dev,
678 "PORTS_IMPL is zero, forcing 0x%x\n", impl_save);
679 }
Tejun Heod91542c2006-07-26 15:59:26 +0900680 writel(cap_save, mmio + HOST_CAP);
Tejun Heo98fa4b62006-11-02 12:17:23 +0900681 writel(impl_save, mmio + HOST_PORTS_IMPL);
Tejun Heod91542c2006-07-26 15:59:26 +0900682 (void) readl(mmio + HOST_PORTS_IMPL); /* flush */
683
684 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
685 u16 tmp16;
686
687 /* configure PCS */
688 pci_read_config_word(pdev, 0x92, &tmp16);
689 tmp16 |= 0xf;
690 pci_write_config_word(pdev, 0x92, tmp16);
691 }
692
693 return 0;
694}
695
696static void ahci_init_controller(void __iomem *mmio, struct pci_dev *pdev,
Tejun Heo648a88b2006-11-09 15:08:40 +0900697 int n_ports, unsigned int port_flags,
698 struct ahci_host_priv *hpriv)
Tejun Heod91542c2006-07-26 15:59:26 +0900699{
700 int i, rc;
701 u32 tmp;
702
703 for (i = 0; i < n_ports; i++) {
704 void __iomem *port_mmio = ahci_port_base(mmio, i);
705 const char *emsg = NULL;
706
Tejun Heo648a88b2006-11-09 15:08:40 +0900707 if ((port_flags & AHCI_FLAG_HONOR_PI) &&
708 !(hpriv->port_map & (1 << i)))
Tejun Heod91542c2006-07-26 15:59:26 +0900709 continue;
Tejun Heod91542c2006-07-26 15:59:26 +0900710
711 /* make sure port is not active */
Tejun Heo648a88b2006-11-09 15:08:40 +0900712 rc = ahci_deinit_port(port_mmio, hpriv->cap, &emsg);
Tejun Heod91542c2006-07-26 15:59:26 +0900713 if (rc)
714 dev_printk(KERN_WARNING, &pdev->dev,
715 "%s (%d)\n", emsg, rc);
716
717 /* clear SError */
718 tmp = readl(port_mmio + PORT_SCR_ERR);
719 VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
720 writel(tmp, port_mmio + PORT_SCR_ERR);
721
Tejun Heof4b5cc82006-08-07 11:39:04 +0900722 /* clear port IRQ */
Tejun Heod91542c2006-07-26 15:59:26 +0900723 tmp = readl(port_mmio + PORT_IRQ_STAT);
724 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
725 if (tmp)
726 writel(tmp, port_mmio + PORT_IRQ_STAT);
727
728 writel(1 << i, mmio + HOST_IRQ_STAT);
Tejun Heod91542c2006-07-26 15:59:26 +0900729 }
730
731 tmp = readl(mmio + HOST_CTL);
732 VPRINTK("HOST_CTL 0x%x\n", tmp);
733 writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
734 tmp = readl(mmio + HOST_CTL);
735 VPRINTK("HOST_CTL 0x%x\n", tmp);
736}
737
Tejun Heo422b7592005-12-19 22:37:17 +0900738static unsigned int ahci_dev_classify(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900740 void __iomem *port_mmio = ap->ioaddr.cmd_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741 struct ata_taskfile tf;
Tejun Heo422b7592005-12-19 22:37:17 +0900742 u32 tmp;
743
744 tmp = readl(port_mmio + PORT_SIG);
745 tf.lbah = (tmp >> 24) & 0xff;
746 tf.lbam = (tmp >> 16) & 0xff;
747 tf.lbal = (tmp >> 8) & 0xff;
748 tf.nsect = (tmp) & 0xff;
749
750 return ata_dev_classify(&tf);
751}
752
Tejun Heo12fad3f2006-05-15 21:03:55 +0900753static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
754 u32 opts)
Tejun Heocc9278e2006-02-10 17:25:47 +0900755{
Tejun Heo12fad3f2006-05-15 21:03:55 +0900756 dma_addr_t cmd_tbl_dma;
757
758 cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ;
759
760 pp->cmd_slot[tag].opts = cpu_to_le32(opts);
761 pp->cmd_slot[tag].status = 0;
762 pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff);
763 pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16);
Tejun Heocc9278e2006-02-10 17:25:47 +0900764}
765
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200766static int ahci_clo(struct ata_port *ap)
767{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900768 void __iomem *port_mmio = ap->ioaddr.cmd_addr;
Jeff Garzikcca39742006-08-24 03:19:22 -0400769 struct ahci_host_priv *hpriv = ap->host->private_data;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200770 u32 tmp;
771
772 if (!(hpriv->cap & HOST_CAP_CLO))
773 return -EOPNOTSUPP;
774
775 tmp = readl(port_mmio + PORT_CMD);
776 tmp |= PORT_CMD_CLO;
777 writel(tmp, port_mmio + PORT_CMD);
778
779 tmp = ata_wait_register(port_mmio + PORT_CMD,
780 PORT_CMD_CLO, PORT_CMD_CLO, 1, 500);
781 if (tmp & PORT_CMD_CLO)
782 return -EIO;
783
784 return 0;
785}
786
Tejun Heo2bf2cb22006-04-11 22:16:45 +0900787static int ahci_softreset(struct ata_port *ap, unsigned int *class)
Tejun Heo4658f792006-03-22 21:07:03 +0900788{
Tejun Heo4658f792006-03-22 21:07:03 +0900789 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo0d5ff562007-02-01 15:06:36 +0900790 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
Tejun Heo4658f792006-03-22 21:07:03 +0900791 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
792 const u32 cmd_fis_len = 5; /* five dwords */
793 const char *reason = NULL;
794 struct ata_taskfile tf;
Tejun Heo75fe1802006-04-11 22:22:29 +0900795 u32 tmp;
Tejun Heo4658f792006-03-22 21:07:03 +0900796 u8 *fis;
797 int rc;
798
799 DPRINTK("ENTER\n");
800
Tejun Heo81952c52006-05-15 20:57:47 +0900801 if (ata_port_offline(ap)) {
Tejun Heoc2a65852006-04-03 01:58:06 +0900802 DPRINTK("PHY reports no device\n");
803 *class = ATA_DEV_NONE;
804 return 0;
805 }
806
Tejun Heo4658f792006-03-22 21:07:03 +0900807 /* prepare for SRST (AHCI-1.1 10.4.1) */
zhao, forrest5457f2192006-07-13 13:38:32 +0800808 rc = ahci_stop_engine(port_mmio);
Tejun Heo4658f792006-03-22 21:07:03 +0900809 if (rc) {
810 reason = "failed to stop engine";
811 goto fail_restart;
812 }
813
814 /* check BUSY/DRQ, perform Command List Override if necessary */
Tejun Heo1244a192006-11-01 17:19:18 +0900815 if (ahci_check_status(ap) & (ATA_BUSY | ATA_DRQ)) {
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200816 rc = ahci_clo(ap);
817
818 if (rc == -EOPNOTSUPP) {
819 reason = "port busy but CLO unavailable";
Tejun Heo4658f792006-03-22 21:07:03 +0900820 goto fail_restart;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200821 } else if (rc) {
822 reason = "port busy but CLO failed";
Tejun Heo4658f792006-03-22 21:07:03 +0900823 goto fail_restart;
824 }
825 }
826
827 /* restart engine */
zhao, forrest5457f2192006-07-13 13:38:32 +0800828 ahci_start_engine(port_mmio);
Tejun Heo4658f792006-03-22 21:07:03 +0900829
Tejun Heo3373efd2006-05-15 20:57:53 +0900830 ata_tf_init(ap->device, &tf);
Tejun Heo4658f792006-03-22 21:07:03 +0900831 fis = pp->cmd_tbl;
832
833 /* issue the first D2H Register FIS */
Tejun Heo12fad3f2006-05-15 21:03:55 +0900834 ahci_fill_cmd_slot(pp, 0,
835 cmd_fis_len | AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY);
Tejun Heo4658f792006-03-22 21:07:03 +0900836
837 tf.ctl |= ATA_SRST;
838 ata_tf_to_fis(&tf, fis, 0);
839 fis[1] &= ~(1 << 7); /* turn off Command FIS bit */
840
841 writel(1, port_mmio + PORT_CMD_ISSUE);
Tejun Heo4658f792006-03-22 21:07:03 +0900842
Tejun Heo75fe1802006-04-11 22:22:29 +0900843 tmp = ata_wait_register(port_mmio + PORT_CMD_ISSUE, 0x1, 0x1, 1, 500);
844 if (tmp & 0x1) {
Tejun Heo4658f792006-03-22 21:07:03 +0900845 rc = -EIO;
846 reason = "1st FIS failed";
847 goto fail;
848 }
849
850 /* spec says at least 5us, but be generous and sleep for 1ms */
851 msleep(1);
852
853 /* issue the second D2H Register FIS */
Tejun Heo12fad3f2006-05-15 21:03:55 +0900854 ahci_fill_cmd_slot(pp, 0, cmd_fis_len);
Tejun Heo4658f792006-03-22 21:07:03 +0900855
856 tf.ctl &= ~ATA_SRST;
857 ata_tf_to_fis(&tf, fis, 0);
858 fis[1] &= ~(1 << 7); /* turn off Command FIS bit */
859
860 writel(1, port_mmio + PORT_CMD_ISSUE);
861 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
862
863 /* spec mandates ">= 2ms" before checking status.
864 * We wait 150ms, because that was the magic delay used for
865 * ATAPI devices in Hale Landis's ATADRVR, for the period of time
866 * between when the ATA command register is written, and then
867 * status is checked. Because waiting for "a while" before
868 * checking status is fine, post SRST, we perform this magic
869 * delay here as well.
870 */
871 msleep(150);
872
873 *class = ATA_DEV_NONE;
Tejun Heo81952c52006-05-15 20:57:47 +0900874 if (ata_port_online(ap)) {
Tejun Heo4658f792006-03-22 21:07:03 +0900875 if (ata_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT)) {
876 rc = -EIO;
877 reason = "device not ready";
878 goto fail;
879 }
880 *class = ahci_dev_classify(ap);
881 }
882
883 DPRINTK("EXIT, class=%u\n", *class);
884 return 0;
885
886 fail_restart:
zhao, forrest5457f2192006-07-13 13:38:32 +0800887 ahci_start_engine(port_mmio);
Tejun Heo4658f792006-03-22 21:07:03 +0900888 fail:
Tejun Heof15a1da2006-05-15 20:57:56 +0900889 ata_port_printk(ap, KERN_ERR, "softreset failed (%s)\n", reason);
Tejun Heo4658f792006-03-22 21:07:03 +0900890 return rc;
891}
892
Tejun Heo2bf2cb22006-04-11 22:16:45 +0900893static int ahci_hardreset(struct ata_port *ap, unsigned int *class)
Tejun Heo422b7592005-12-19 22:37:17 +0900894{
Tejun Heo42969712006-05-31 18:28:18 +0900895 struct ahci_port_priv *pp = ap->private_data;
896 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
897 struct ata_taskfile tf;
Tejun Heo0d5ff562007-02-01 15:06:36 +0900898 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
zhao, forrest5457f2192006-07-13 13:38:32 +0800899 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
Tejun Heo4bd00f62006-02-11 16:26:02 +0900900 int rc;
901
902 DPRINTK("ENTER\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700903
zhao, forrest5457f2192006-07-13 13:38:32 +0800904 ahci_stop_engine(port_mmio);
Tejun Heo42969712006-05-31 18:28:18 +0900905
906 /* clear D2H reception area to properly wait for D2H FIS */
907 ata_tf_init(ap->device, &tf);
Tejun Heodfd7a3d2007-01-26 15:37:20 +0900908 tf.command = 0x80;
Tejun Heo42969712006-05-31 18:28:18 +0900909 ata_tf_to_fis(&tf, d2h_fis, 0);
910
Tejun Heo2bf2cb22006-04-11 22:16:45 +0900911 rc = sata_std_hardreset(ap, class);
Tejun Heo42969712006-05-31 18:28:18 +0900912
zhao, forrest5457f2192006-07-13 13:38:32 +0800913 ahci_start_engine(port_mmio);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914
Tejun Heo81952c52006-05-15 20:57:47 +0900915 if (rc == 0 && ata_port_online(ap))
Tejun Heo4bd00f62006-02-11 16:26:02 +0900916 *class = ahci_dev_classify(ap);
917 if (*class == ATA_DEV_UNKNOWN)
918 *class = ATA_DEV_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700919
Tejun Heo4bd00f62006-02-11 16:26:02 +0900920 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
921 return rc;
922}
923
Tejun Heoad616ff2006-11-01 18:00:24 +0900924static int ahci_vt8251_hardreset(struct ata_port *ap, unsigned int *class)
925{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900926 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
Tejun Heoad616ff2006-11-01 18:00:24 +0900927 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
928 int rc;
929
930 DPRINTK("ENTER\n");
931
932 ahci_stop_engine(port_mmio);
933
934 rc = sata_port_hardreset(ap, sata_ehc_deb_timing(&ap->eh_context));
935
936 /* vt8251 needs SError cleared for the port to operate */
937 ahci_scr_write(ap, SCR_ERROR, ahci_scr_read(ap, SCR_ERROR));
938
939 ahci_start_engine(port_mmio);
940
941 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
942
943 /* vt8251 doesn't clear BSY on signature FIS reception,
944 * request follow-up softreset.
945 */
946 return rc ?: -EAGAIN;
947}
948
Tejun Heo4bd00f62006-02-11 16:26:02 +0900949static void ahci_postreset(struct ata_port *ap, unsigned int *class)
950{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900951 void __iomem *port_mmio = ap->ioaddr.cmd_addr;
Tejun Heo4bd00f62006-02-11 16:26:02 +0900952 u32 new_tmp, tmp;
953
954 ata_std_postreset(ap, class);
Jeff Garzik02eaa662005-11-12 01:32:19 -0500955
956 /* Make sure port's ATAPI bit is set appropriately */
957 new_tmp = tmp = readl(port_mmio + PORT_CMD);
Tejun Heo4bd00f62006-02-11 16:26:02 +0900958 if (*class == ATA_DEV_ATAPI)
Jeff Garzik02eaa662005-11-12 01:32:19 -0500959 new_tmp |= PORT_CMD_ATAPI;
960 else
961 new_tmp &= ~PORT_CMD_ATAPI;
962 if (new_tmp != tmp) {
963 writel(new_tmp, port_mmio + PORT_CMD);
964 readl(port_mmio + PORT_CMD); /* flush */
965 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700966}
967
968static u8 ahci_check_status(struct ata_port *ap)
969{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900970 void __iomem *mmio = ap->ioaddr.cmd_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700971
972 return readl(mmio + PORT_TFDATA) & 0xFF;
973}
974
Linus Torvalds1da177e2005-04-16 15:20:36 -0700975static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
976{
977 struct ahci_port_priv *pp = ap->private_data;
978 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
979
980 ata_tf_from_fis(d2h_fis, tf);
981}
982
Tejun Heo12fad3f2006-05-15 21:03:55 +0900983static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700984{
Jeff Garzikcedc9a42005-10-05 07:13:30 -0400985 struct scatterlist *sg;
986 struct ahci_sg *ahci_sg;
Jeff Garzik828d09d2005-11-12 01:27:07 -0500987 unsigned int n_sg = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700988
989 VPRINTK("ENTER\n");
990
991 /*
992 * Next, the S/G list.
993 */
Tejun Heo12fad3f2006-05-15 21:03:55 +0900994 ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
Jeff Garzikcedc9a42005-10-05 07:13:30 -0400995 ata_for_each_sg(sg, qc) {
996 dma_addr_t addr = sg_dma_address(sg);
997 u32 sg_len = sg_dma_len(sg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998
Jeff Garzikcedc9a42005-10-05 07:13:30 -0400999 ahci_sg->addr = cpu_to_le32(addr & 0xffffffff);
1000 ahci_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
1001 ahci_sg->flags_size = cpu_to_le32(sg_len - 1);
Jeff Garzik828d09d2005-11-12 01:27:07 -05001002
Jeff Garzikcedc9a42005-10-05 07:13:30 -04001003 ahci_sg++;
Jeff Garzik828d09d2005-11-12 01:27:07 -05001004 n_sg++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005 }
Jeff Garzik828d09d2005-11-12 01:27:07 -05001006
1007 return n_sg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001008}
1009
1010static void ahci_qc_prep(struct ata_queued_cmd *qc)
1011{
Jeff Garzika0ea7322005-06-04 01:13:15 -04001012 struct ata_port *ap = qc->ap;
1013 struct ahci_port_priv *pp = ap->private_data;
Tejun Heocc9278e2006-02-10 17:25:47 +09001014 int is_atapi = is_atapi_taskfile(&qc->tf);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001015 void *cmd_tbl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001016 u32 opts;
1017 const u32 cmd_fis_len = 5; /* five dwords */
Jeff Garzik828d09d2005-11-12 01:27:07 -05001018 unsigned int n_elem;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001019
1020 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001021 * Fill in command table information. First, the header,
1022 * a SATA Register - Host to Device command FIS.
1023 */
Tejun Heo12fad3f2006-05-15 21:03:55 +09001024 cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ;
1025
1026 ata_tf_to_fis(&qc->tf, cmd_tbl, 0);
Tejun Heocc9278e2006-02-10 17:25:47 +09001027 if (is_atapi) {
Tejun Heo12fad3f2006-05-15 21:03:55 +09001028 memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
1029 memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
Jeff Garzika0ea7322005-06-04 01:13:15 -04001030 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001031
Tejun Heocc9278e2006-02-10 17:25:47 +09001032 n_elem = 0;
1033 if (qc->flags & ATA_QCFLAG_DMAMAP)
Tejun Heo12fad3f2006-05-15 21:03:55 +09001034 n_elem = ahci_fill_sg(qc, cmd_tbl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001035
Tejun Heocc9278e2006-02-10 17:25:47 +09001036 /*
1037 * Fill in command slot information.
1038 */
1039 opts = cmd_fis_len | n_elem << 16;
1040 if (qc->tf.flags & ATA_TFLAG_WRITE)
1041 opts |= AHCI_CMD_WRITE;
1042 if (is_atapi)
Tejun Heo4b10e552006-03-12 11:25:27 +09001043 opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
Jeff Garzik828d09d2005-11-12 01:27:07 -05001044
Tejun Heo12fad3f2006-05-15 21:03:55 +09001045 ahci_fill_cmd_slot(pp, qc->tag, opts);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001046}
1047
Tejun Heo78cd52d2006-05-15 20:58:29 +09001048static void ahci_error_intr(struct ata_port *ap, u32 irq_stat)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001049{
Tejun Heo78cd52d2006-05-15 20:58:29 +09001050 struct ahci_port_priv *pp = ap->private_data;
1051 struct ata_eh_info *ehi = &ap->eh_info;
1052 unsigned int err_mask = 0, action = 0;
1053 struct ata_queued_cmd *qc;
1054 u32 serror;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001055
Tejun Heo78cd52d2006-05-15 20:58:29 +09001056 ata_ehi_clear_desc(ehi);
Jeff Garzik9f68a242005-11-15 14:03:47 -05001057
Tejun Heo78cd52d2006-05-15 20:58:29 +09001058 /* AHCI needs SError cleared; otherwise, it might lock up */
1059 serror = ahci_scr_read(ap, SCR_ERROR);
1060 ahci_scr_write(ap, SCR_ERROR, serror);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001061
Tejun Heo78cd52d2006-05-15 20:58:29 +09001062 /* analyze @irq_stat */
1063 ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001064
Tejun Heo41669552006-11-29 11:33:14 +09001065 /* some controllers set IRQ_IF_ERR on device errors, ignore it */
1066 if (ap->flags & AHCI_FLAG_IGN_IRQ_IF_ERR)
1067 irq_stat &= ~PORT_IRQ_IF_ERR;
1068
Tejun Heo78cd52d2006-05-15 20:58:29 +09001069 if (irq_stat & PORT_IRQ_TF_ERR)
1070 err_mask |= AC_ERR_DEV;
1071
1072 if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) {
1073 err_mask |= AC_ERR_HOST_BUS;
1074 action |= ATA_EH_SOFTRESET;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001075 }
1076
Tejun Heo78cd52d2006-05-15 20:58:29 +09001077 if (irq_stat & PORT_IRQ_IF_ERR) {
1078 err_mask |= AC_ERR_ATA_BUS;
1079 action |= ATA_EH_SOFTRESET;
1080 ata_ehi_push_desc(ehi, ", interface fatal error");
1081 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001082
Tejun Heo78cd52d2006-05-15 20:58:29 +09001083 if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) {
Tejun Heo42969712006-05-31 18:28:18 +09001084 ata_ehi_hotplugged(ehi);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001085 ata_ehi_push_desc(ehi, ", %s", irq_stat & PORT_IRQ_CONNECT ?
1086 "connection status changed" : "PHY RDY changed");
1087 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001088
Tejun Heo78cd52d2006-05-15 20:58:29 +09001089 if (irq_stat & PORT_IRQ_UNK_FIS) {
1090 u32 *unk = (u32 *)(pp->rx_fis + RX_FIS_UNK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001091
Tejun Heo78cd52d2006-05-15 20:58:29 +09001092 err_mask |= AC_ERR_HSM;
1093 action |= ATA_EH_SOFTRESET;
1094 ata_ehi_push_desc(ehi, ", unknown FIS %08x %08x %08x %08x",
1095 unk[0], unk[1], unk[2], unk[3]);
1096 }
Jeff Garzikb8f61532005-08-25 22:01:20 -04001097
Tejun Heo78cd52d2006-05-15 20:58:29 +09001098 /* okay, let's hand over to EH */
1099 ehi->serror |= serror;
1100 ehi->action |= action;
1101
Linus Torvalds1da177e2005-04-16 15:20:36 -07001102 qc = ata_qc_from_tag(ap, ap->active_tag);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001103 if (qc)
1104 qc->err_mask |= err_mask;
1105 else
1106 ehi->err_mask |= err_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001107
Tejun Heo78cd52d2006-05-15 20:58:29 +09001108 if (irq_stat & PORT_IRQ_FREEZE)
1109 ata_port_freeze(ap);
1110 else
1111 ata_port_abort(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001112}
1113
Tejun Heo78cd52d2006-05-15 20:58:29 +09001114static void ahci_host_intr(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001116 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
Jeff Garzikea6ba102005-08-30 05:18:18 -04001117 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001118 struct ata_eh_info *ehi = &ap->eh_info;
Tejun Heo0291f952007-01-25 19:16:28 +09001119 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001120 u32 status, qc_active;
Tejun Heo0291f952007-01-25 19:16:28 +09001121 int rc, known_irq = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001122
1123 status = readl(port_mmio + PORT_IRQ_STAT);
1124 writel(status, port_mmio + PORT_IRQ_STAT);
1125
Tejun Heo78cd52d2006-05-15 20:58:29 +09001126 if (unlikely(status & PORT_IRQ_ERROR)) {
1127 ahci_error_intr(ap, status);
1128 return;
1129 }
1130
Tejun Heo12fad3f2006-05-15 21:03:55 +09001131 if (ap->sactive)
1132 qc_active = readl(port_mmio + PORT_SCR_ACT);
1133 else
1134 qc_active = readl(port_mmio + PORT_CMD_ISSUE);
1135
1136 rc = ata_qc_complete_multiple(ap, qc_active, NULL);
1137 if (rc > 0)
1138 return;
1139 if (rc < 0) {
1140 ehi->err_mask |= AC_ERR_HSM;
1141 ehi->action |= ATA_EH_SOFTRESET;
1142 ata_port_freeze(ap);
1143 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001144 }
1145
Tejun Heo2a3917a2006-05-15 20:58:30 +09001146 /* hmmm... a spurious interupt */
1147
Tejun Heo0291f952007-01-25 19:16:28 +09001148 /* if !NCQ, ignore. No modern ATA device has broken HSM
1149 * implementation for non-NCQ commands.
1150 */
1151 if (!ap->sactive)
Tejun Heo12fad3f2006-05-15 21:03:55 +09001152 return;
1153
Tejun Heo0291f952007-01-25 19:16:28 +09001154 if (status & PORT_IRQ_D2H_REG_FIS) {
1155 if (!pp->ncq_saw_d2h)
1156 ata_port_printk(ap, KERN_INFO,
1157 "D2H reg with I during NCQ, "
1158 "this message won't be printed again\n");
1159 pp->ncq_saw_d2h = 1;
1160 known_irq = 1;
1161 }
Tejun Heo2a3917a2006-05-15 20:58:30 +09001162
Tejun Heo0291f952007-01-25 19:16:28 +09001163 if (status & PORT_IRQ_DMAS_FIS) {
1164 if (!pp->ncq_saw_dmas)
1165 ata_port_printk(ap, KERN_INFO,
1166 "DMAS FIS during NCQ, "
1167 "this message won't be printed again\n");
1168 pp->ncq_saw_dmas = 1;
1169 known_irq = 1;
1170 }
1171
Tejun Heoa2bbd0c2007-02-21 16:34:25 +09001172 if (status & PORT_IRQ_SDB_FIS) {
Al Viro04d4f7a2007-02-09 16:39:30 +00001173 const __le32 *f = pp->rx_fis + RX_FIS_SDB;
Tejun Heo0291f952007-01-25 19:16:28 +09001174
Tejun Heoafb2d552007-02-27 13:24:19 +09001175 if (le32_to_cpu(f[1])) {
1176 /* SDB FIS containing spurious completions
1177 * might be dangerous, whine and fail commands
1178 * with HSM violation. EH will turn off NCQ
1179 * after several such failures.
1180 */
1181 ata_ehi_push_desc(ehi,
1182 "spurious completions during NCQ "
1183 "issue=0x%x SAct=0x%x FIS=%08x:%08x",
1184 readl(port_mmio + PORT_CMD_ISSUE),
1185 readl(port_mmio + PORT_SCR_ACT),
1186 le32_to_cpu(f[0]), le32_to_cpu(f[1]));
1187 ehi->err_mask |= AC_ERR_HSM;
1188 ehi->action |= ATA_EH_SOFTRESET;
1189 ata_port_freeze(ap);
1190 } else {
1191 if (!pp->ncq_saw_sdb)
1192 ata_port_printk(ap, KERN_INFO,
1193 "spurious SDB FIS %08x:%08x during NCQ, "
1194 "this message won't be printed again\n",
1195 le32_to_cpu(f[0]), le32_to_cpu(f[1]));
1196 pp->ncq_saw_sdb = 1;
1197 }
Tejun Heo0291f952007-01-25 19:16:28 +09001198 known_irq = 1;
1199 }
1200
1201 if (!known_irq)
Tejun Heo78cd52d2006-05-15 20:58:29 +09001202 ata_port_printk(ap, KERN_INFO, "spurious interrupt "
Tejun Heo0291f952007-01-25 19:16:28 +09001203 "(irq_stat 0x%x active_tag 0x%x sactive 0x%x)\n",
Tejun Heo12fad3f2006-05-15 21:03:55 +09001204 status, ap->active_tag, ap->sactive);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001205}
1206
1207static void ahci_irq_clear(struct ata_port *ap)
1208{
1209 /* TODO */
1210}
1211
David Howells7d12e782006-10-05 14:55:46 +01001212static irqreturn_t ahci_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001213{
Jeff Garzikcca39742006-08-24 03:19:22 -04001214 struct ata_host *host = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001215 struct ahci_host_priv *hpriv;
1216 unsigned int i, handled = 0;
Jeff Garzikea6ba102005-08-30 05:18:18 -04001217 void __iomem *mmio;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001218 u32 irq_stat, irq_ack = 0;
1219
1220 VPRINTK("ENTER\n");
1221
Jeff Garzikcca39742006-08-24 03:19:22 -04001222 hpriv = host->private_data;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001223 mmio = host->iomap[AHCI_PCI_BAR];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001224
1225 /* sigh. 0xffffffff is a valid return from h/w */
1226 irq_stat = readl(mmio + HOST_IRQ_STAT);
1227 irq_stat &= hpriv->port_map;
1228 if (!irq_stat)
1229 return IRQ_NONE;
1230
Jeff Garzikcca39742006-08-24 03:19:22 -04001231 spin_lock(&host->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001232
Jeff Garzikcca39742006-08-24 03:19:22 -04001233 for (i = 0; i < host->n_ports; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001234 struct ata_port *ap;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001235
Jeff Garzik67846b32005-10-05 02:58:32 -04001236 if (!(irq_stat & (1 << i)))
1237 continue;
1238
Jeff Garzikcca39742006-08-24 03:19:22 -04001239 ap = host->ports[i];
Jeff Garzik67846b32005-10-05 02:58:32 -04001240 if (ap) {
Tejun Heo78cd52d2006-05-15 20:58:29 +09001241 ahci_host_intr(ap);
Jeff Garzik67846b32005-10-05 02:58:32 -04001242 VPRINTK("port %u\n", i);
1243 } else {
1244 VPRINTK("port %u (no irq)\n", i);
Tejun Heo6971ed12006-03-11 12:47:54 +09001245 if (ata_ratelimit())
Jeff Garzikcca39742006-08-24 03:19:22 -04001246 dev_printk(KERN_WARNING, host->dev,
Jeff Garzika9524a72005-10-30 14:39:11 -05001247 "interrupt on disabled port %u\n", i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001248 }
Jeff Garzik67846b32005-10-05 02:58:32 -04001249
1250 irq_ack |= (1 << i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001251 }
1252
1253 if (irq_ack) {
1254 writel(irq_ack, mmio + HOST_IRQ_STAT);
1255 handled = 1;
1256 }
1257
Jeff Garzikcca39742006-08-24 03:19:22 -04001258 spin_unlock(&host->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001259
1260 VPRINTK("EXIT\n");
1261
1262 return IRQ_RETVAL(handled);
1263}
1264
Tejun Heo9a3d9eb2006-01-23 13:09:36 +09001265static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001266{
1267 struct ata_port *ap = qc->ap;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001268 void __iomem *port_mmio = ap->ioaddr.cmd_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001269
Tejun Heo12fad3f2006-05-15 21:03:55 +09001270 if (qc->tf.protocol == ATA_PROT_NCQ)
1271 writel(1 << qc->tag, port_mmio + PORT_SCR_ACT);
1272 writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001273 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
1274
1275 return 0;
1276}
1277
Tejun Heo78cd52d2006-05-15 20:58:29 +09001278static void ahci_freeze(struct ata_port *ap)
1279{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001280 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
Tejun Heo78cd52d2006-05-15 20:58:29 +09001281 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
1282
1283 /* turn IRQ off */
1284 writel(0, port_mmio + PORT_IRQ_MASK);
1285}
1286
1287static void ahci_thaw(struct ata_port *ap)
1288{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001289 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
Tejun Heo78cd52d2006-05-15 20:58:29 +09001290 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
1291 u32 tmp;
1292
1293 /* clear IRQ */
1294 tmp = readl(port_mmio + PORT_IRQ_STAT);
1295 writel(tmp, port_mmio + PORT_IRQ_STAT);
Tejun Heoa7187282007-01-27 11:04:26 +09001296 writel(1 << ap->port_no, mmio + HOST_IRQ_STAT);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001297
1298 /* turn IRQ back on */
1299 writel(DEF_PORT_IRQ, port_mmio + PORT_IRQ_MASK);
1300}
1301
1302static void ahci_error_handler(struct ata_port *ap)
1303{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001304 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
zhao, forrest5457f2192006-07-13 13:38:32 +08001305 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
1306
Tejun Heob51e9e52006-06-29 01:29:30 +09001307 if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
Tejun Heo78cd52d2006-05-15 20:58:29 +09001308 /* restart engine */
zhao, forrest5457f2192006-07-13 13:38:32 +08001309 ahci_stop_engine(port_mmio);
1310 ahci_start_engine(port_mmio);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001311 }
1312
1313 /* perform recovery */
Tejun Heo4aeb0e32006-11-01 17:58:33 +09001314 ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_hardreset,
Tejun Heof5914a42006-05-31 18:27:48 +09001315 ahci_postreset);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001316}
1317
Tejun Heoad616ff2006-11-01 18:00:24 +09001318static void ahci_vt8251_error_handler(struct ata_port *ap)
1319{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001320 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
Tejun Heoad616ff2006-11-01 18:00:24 +09001321 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
1322
1323 if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
1324 /* restart engine */
1325 ahci_stop_engine(port_mmio);
1326 ahci_start_engine(port_mmio);
1327 }
1328
1329 /* perform recovery */
1330 ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_vt8251_hardreset,
1331 ahci_postreset);
1332}
1333
Tejun Heo78cd52d2006-05-15 20:58:29 +09001334static void ahci_post_internal_cmd(struct ata_queued_cmd *qc)
1335{
1336 struct ata_port *ap = qc->ap;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001337 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
zhao, forrest5457f2192006-07-13 13:38:32 +08001338 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001339
1340 if (qc->flags & ATA_QCFLAG_FAILED)
1341 qc->err_mask |= AC_ERR_OTHER;
1342
1343 if (qc->err_mask) {
1344 /* make DMA engine forget about the failed command */
zhao, forrest5457f2192006-07-13 13:38:32 +08001345 ahci_stop_engine(port_mmio);
1346 ahci_start_engine(port_mmio);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001347 }
1348}
1349
Tejun Heo438ac6d2007-03-02 17:31:26 +09001350#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +09001351static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg)
1352{
Jeff Garzikcca39742006-08-24 03:19:22 -04001353 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heoc1332872006-07-26 15:59:26 +09001354 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001355 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
Tejun Heoc1332872006-07-26 15:59:26 +09001356 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
1357 const char *emsg = NULL;
1358 int rc;
1359
1360 rc = ahci_deinit_port(port_mmio, hpriv->cap, &emsg);
Tejun Heo8e16f942006-11-20 15:42:36 +09001361 if (rc == 0)
1362 ahci_power_down(port_mmio, hpriv->cap);
1363 else {
Tejun Heoc1332872006-07-26 15:59:26 +09001364 ata_port_printk(ap, KERN_ERR, "%s (%d)\n", emsg, rc);
1365 ahci_init_port(port_mmio, hpriv->cap,
1366 pp->cmd_slot_dma, pp->rx_fis_dma);
1367 }
1368
1369 return rc;
1370}
1371
1372static int ahci_port_resume(struct ata_port *ap)
1373{
1374 struct ahci_port_priv *pp = ap->private_data;
Jeff Garzikcca39742006-08-24 03:19:22 -04001375 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001376 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
Tejun Heoc1332872006-07-26 15:59:26 +09001377 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
1378
Tejun Heo8e16f942006-11-20 15:42:36 +09001379 ahci_power_up(port_mmio, hpriv->cap);
Tejun Heoc1332872006-07-26 15:59:26 +09001380 ahci_init_port(port_mmio, hpriv->cap, pp->cmd_slot_dma, pp->rx_fis_dma);
1381
1382 return 0;
1383}
1384
1385static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
1386{
Jeff Garzikcca39742006-08-24 03:19:22 -04001387 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001388 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Tejun Heoc1332872006-07-26 15:59:26 +09001389 u32 ctl;
1390
1391 if (mesg.event == PM_EVENT_SUSPEND) {
1392 /* AHCI spec rev1.1 section 8.3.3:
1393 * Software must disable interrupts prior to requesting a
1394 * transition of the HBA to D3 state.
1395 */
1396 ctl = readl(mmio + HOST_CTL);
1397 ctl &= ~HOST_IRQ_EN;
1398 writel(ctl, mmio + HOST_CTL);
1399 readl(mmio + HOST_CTL); /* flush */
1400 }
1401
1402 return ata_pci_device_suspend(pdev, mesg);
1403}
1404
1405static int ahci_pci_device_resume(struct pci_dev *pdev)
1406{
Jeff Garzikcca39742006-08-24 03:19:22 -04001407 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1408 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001409 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Tejun Heoc1332872006-07-26 15:59:26 +09001410 int rc;
1411
Tejun Heo553c4aa2006-12-26 19:39:50 +09001412 rc = ata_pci_device_do_resume(pdev);
1413 if (rc)
1414 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +09001415
1416 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
1417 rc = ahci_reset_controller(mmio, pdev);
1418 if (rc)
1419 return rc;
1420
Tejun Heo648a88b2006-11-09 15:08:40 +09001421 ahci_init_controller(mmio, pdev, host->n_ports,
1422 host->ports[0]->flags, hpriv);
Tejun Heoc1332872006-07-26 15:59:26 +09001423 }
1424
Jeff Garzikcca39742006-08-24 03:19:22 -04001425 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +09001426
1427 return 0;
1428}
Tejun Heo438ac6d2007-03-02 17:31:26 +09001429#endif
Tejun Heoc1332872006-07-26 15:59:26 +09001430
Tejun Heo254950c2006-07-26 15:59:25 +09001431static int ahci_port_start(struct ata_port *ap)
1432{
Jeff Garzikcca39742006-08-24 03:19:22 -04001433 struct device *dev = ap->host->dev;
1434 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heo254950c2006-07-26 15:59:25 +09001435 struct ahci_port_priv *pp;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001436 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
Tejun Heo254950c2006-07-26 15:59:25 +09001437 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
1438 void *mem;
1439 dma_addr_t mem_dma;
1440 int rc;
1441
Tejun Heo24dc5f32007-01-20 16:00:28 +09001442 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
Tejun Heo254950c2006-07-26 15:59:25 +09001443 if (!pp)
1444 return -ENOMEM;
Tejun Heo254950c2006-07-26 15:59:25 +09001445
1446 rc = ata_pad_alloc(ap, dev);
Tejun Heo24dc5f32007-01-20 16:00:28 +09001447 if (rc)
Tejun Heo254950c2006-07-26 15:59:25 +09001448 return rc;
Tejun Heo254950c2006-07-26 15:59:25 +09001449
Tejun Heo24dc5f32007-01-20 16:00:28 +09001450 mem = dmam_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma,
1451 GFP_KERNEL);
1452 if (!mem)
Tejun Heo254950c2006-07-26 15:59:25 +09001453 return -ENOMEM;
Tejun Heo254950c2006-07-26 15:59:25 +09001454 memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);
1455
1456 /*
1457 * First item in chunk of DMA memory: 32-slot command table,
1458 * 32 bytes each in size
1459 */
1460 pp->cmd_slot = mem;
1461 pp->cmd_slot_dma = mem_dma;
1462
1463 mem += AHCI_CMD_SLOT_SZ;
1464 mem_dma += AHCI_CMD_SLOT_SZ;
1465
1466 /*
1467 * Second item: Received-FIS area
1468 */
1469 pp->rx_fis = mem;
1470 pp->rx_fis_dma = mem_dma;
1471
1472 mem += AHCI_RX_FIS_SZ;
1473 mem_dma += AHCI_RX_FIS_SZ;
1474
1475 /*
1476 * Third item: data area for storing a single command
1477 * and its scatter-gather table
1478 */
1479 pp->cmd_tbl = mem;
1480 pp->cmd_tbl_dma = mem_dma;
1481
1482 ap->private_data = pp;
1483
Tejun Heo8e16f942006-11-20 15:42:36 +09001484 /* power up port */
1485 ahci_power_up(port_mmio, hpriv->cap);
1486
Tejun Heo0be0aa92006-07-26 15:59:26 +09001487 /* initialize port */
1488 ahci_init_port(port_mmio, hpriv->cap, pp->cmd_slot_dma, pp->rx_fis_dma);
Tejun Heo254950c2006-07-26 15:59:25 +09001489
1490 return 0;
1491}
1492
1493static void ahci_port_stop(struct ata_port *ap)
1494{
Jeff Garzikcca39742006-08-24 03:19:22 -04001495 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001496 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
Tejun Heo254950c2006-07-26 15:59:25 +09001497 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001498 const char *emsg = NULL;
1499 int rc;
Tejun Heo254950c2006-07-26 15:59:25 +09001500
Tejun Heo0be0aa92006-07-26 15:59:26 +09001501 /* de-initialize port */
1502 rc = ahci_deinit_port(port_mmio, hpriv->cap, &emsg);
1503 if (rc)
1504 ata_port_printk(ap, KERN_WARNING, "%s (%d)\n", emsg, rc);
Tejun Heo254950c2006-07-26 15:59:25 +09001505}
1506
Tejun Heo0d5ff562007-02-01 15:06:36 +09001507static void ahci_setup_port(struct ata_ioports *port, void __iomem *base,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001508 unsigned int port_idx)
1509{
1510 VPRINTK("ENTER, base==0x%lx, port_idx %u\n", base, port_idx);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001511 base = ahci_port_base(base, port_idx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001512 VPRINTK("base now==0x%lx\n", base);
1513
1514 port->cmd_addr = base;
1515 port->scr_addr = base + PORT_SCR;
1516
1517 VPRINTK("EXIT\n");
1518}
1519
1520static int ahci_host_init(struct ata_probe_ent *probe_ent)
1521{
1522 struct ahci_host_priv *hpriv = probe_ent->private_data;
1523 struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001524 void __iomem *mmio = probe_ent->iomap[AHCI_PCI_BAR];
Tejun Heo648a88b2006-11-09 15:08:40 +09001525 unsigned int i, cap_n_ports, using_dac;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001526 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001527
Tejun Heod91542c2006-07-26 15:59:26 +09001528 rc = ahci_reset_controller(mmio, pdev);
1529 if (rc)
1530 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001531
1532 hpriv->cap = readl(mmio + HOST_CAP);
1533 hpriv->port_map = readl(mmio + HOST_PORTS_IMPL);
Tejun Heo648a88b2006-11-09 15:08:40 +09001534 cap_n_ports = ahci_nr_ports(hpriv->cap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001535
1536 VPRINTK("cap 0x%x port_map 0x%x n_ports %d\n",
Tejun Heo648a88b2006-11-09 15:08:40 +09001537 hpriv->cap, hpriv->port_map, cap_n_ports);
1538
1539 if (probe_ent->port_flags & AHCI_FLAG_HONOR_PI) {
1540 unsigned int n_ports = cap_n_ports;
1541 u32 port_map = hpriv->port_map;
1542 int max_port = 0;
1543
1544 for (i = 0; i < AHCI_MAX_PORTS && n_ports; i++) {
1545 if (port_map & (1 << i)) {
1546 n_ports--;
1547 port_map &= ~(1 << i);
1548 max_port = i;
1549 } else
1550 probe_ent->dummy_port_mask |= 1 << i;
1551 }
1552
1553 if (n_ports || port_map)
1554 dev_printk(KERN_WARNING, &pdev->dev,
1555 "nr_ports (%u) and implemented port map "
1556 "(0x%x) don't match\n",
1557 cap_n_ports, hpriv->port_map);
1558
1559 probe_ent->n_ports = max_port + 1;
1560 } else
1561 probe_ent->n_ports = cap_n_ports;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001562
1563 using_dac = hpriv->cap & HOST_CAP_64;
1564 if (using_dac &&
1565 !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
1566 rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
1567 if (rc) {
1568 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1569 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05001570 dev_printk(KERN_ERR, &pdev->dev,
1571 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001572 return rc;
1573 }
1574 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001575 } else {
1576 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
1577 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05001578 dev_printk(KERN_ERR, &pdev->dev,
1579 "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001580 return rc;
1581 }
1582 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1583 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05001584 dev_printk(KERN_ERR, &pdev->dev,
1585 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001586 return rc;
1587 }
1588 }
1589
Tejun Heod91542c2006-07-26 15:59:26 +09001590 for (i = 0; i < probe_ent->n_ports; i++)
Tejun Heo0d5ff562007-02-01 15:06:36 +09001591 ahci_setup_port(&probe_ent->port[i], mmio, i);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001592
Tejun Heo648a88b2006-11-09 15:08:40 +09001593 ahci_init_controller(mmio, pdev, probe_ent->n_ports,
1594 probe_ent->port_flags, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001595
1596 pci_set_master(pdev);
1597
1598 return 0;
1599}
1600
Linus Torvalds1da177e2005-04-16 15:20:36 -07001601static void ahci_print_info(struct ata_probe_ent *probe_ent)
1602{
1603 struct ahci_host_priv *hpriv = probe_ent->private_data;
1604 struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001605 void __iomem *mmio = probe_ent->iomap[AHCI_PCI_BAR];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001606 u32 vers, cap, impl, speed;
1607 const char *speed_s;
1608 u16 cc;
1609 const char *scc_s;
1610
1611 vers = readl(mmio + HOST_VERSION);
1612 cap = hpriv->cap;
1613 impl = hpriv->port_map;
1614
1615 speed = (cap >> 20) & 0xf;
1616 if (speed == 1)
1617 speed_s = "1.5";
1618 else if (speed == 2)
1619 speed_s = "3";
1620 else
1621 speed_s = "?";
1622
1623 pci_read_config_word(pdev, 0x0a, &cc);
Conke Huc9f89472007-01-09 05:32:51 -05001624 if (cc == PCI_CLASS_STORAGE_IDE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001625 scc_s = "IDE";
Conke Huc9f89472007-01-09 05:32:51 -05001626 else if (cc == PCI_CLASS_STORAGE_SATA)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001627 scc_s = "SATA";
Conke Huc9f89472007-01-09 05:32:51 -05001628 else if (cc == PCI_CLASS_STORAGE_RAID)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001629 scc_s = "RAID";
1630 else
1631 scc_s = "unknown";
1632
Jeff Garzika9524a72005-10-30 14:39:11 -05001633 dev_printk(KERN_INFO, &pdev->dev,
1634 "AHCI %02x%02x.%02x%02x "
Linus Torvalds1da177e2005-04-16 15:20:36 -07001635 "%u slots %u ports %s Gbps 0x%x impl %s mode\n"
1636 ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001637
1638 (vers >> 24) & 0xff,
1639 (vers >> 16) & 0xff,
1640 (vers >> 8) & 0xff,
1641 vers & 0xff,
1642
1643 ((cap >> 8) & 0x1f) + 1,
1644 (cap & 0x1f) + 1,
1645 speed_s,
1646 impl,
1647 scc_s);
1648
Jeff Garzika9524a72005-10-30 14:39:11 -05001649 dev_printk(KERN_INFO, &pdev->dev,
1650 "flags: "
Linus Torvalds1da177e2005-04-16 15:20:36 -07001651 "%s%s%s%s%s%s"
1652 "%s%s%s%s%s%s%s\n"
1653 ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001654
1655 cap & (1 << 31) ? "64bit " : "",
1656 cap & (1 << 30) ? "ncq " : "",
1657 cap & (1 << 28) ? "ilck " : "",
1658 cap & (1 << 27) ? "stag " : "",
1659 cap & (1 << 26) ? "pm " : "",
1660 cap & (1 << 25) ? "led " : "",
1661
1662 cap & (1 << 24) ? "clo " : "",
1663 cap & (1 << 19) ? "nz " : "",
1664 cap & (1 << 18) ? "only " : "",
1665 cap & (1 << 17) ? "pmp " : "",
1666 cap & (1 << 15) ? "pio " : "",
1667 cap & (1 << 14) ? "slum " : "",
1668 cap & (1 << 13) ? "part " : ""
1669 );
1670}
1671
Tejun Heo24dc5f32007-01-20 16:00:28 +09001672static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001673{
1674 static int printed_version;
Tejun Heo24dc5f32007-01-20 16:00:28 +09001675 unsigned int board_idx = (unsigned int) ent->driver_data;
1676 struct device *dev = &pdev->dev;
1677 struct ata_probe_ent *probe_ent;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001678 struct ahci_host_priv *hpriv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001679 int rc;
1680
1681 VPRINTK("ENTER\n");
1682
Tejun Heo12fad3f2006-05-15 21:03:55 +09001683 WARN_ON(ATA_MAX_QUEUE > AHCI_MAX_CMDS);
1684
Linus Torvalds1da177e2005-04-16 15:20:36 -07001685 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -05001686 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001687
Tejun Heo24dc5f32007-01-20 16:00:28 +09001688 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001689 if (rc)
1690 return rc;
1691
Tejun Heo0d5ff562007-02-01 15:06:36 +09001692 rc = pcim_iomap_regions(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
1693 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001694 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001695 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001696 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001697
Tejun Heo24dc5f32007-01-20 16:00:28 +09001698 if (pci_enable_msi(pdev))
Jeff Garzik907f4672005-05-12 15:03:42 -04001699 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001700
Tejun Heo24dc5f32007-01-20 16:00:28 +09001701 probe_ent = devm_kzalloc(dev, sizeof(*probe_ent), GFP_KERNEL);
1702 if (probe_ent == NULL)
1703 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001704
Linus Torvalds1da177e2005-04-16 15:20:36 -07001705 probe_ent->dev = pci_dev_to_dev(pdev);
1706 INIT_LIST_HEAD(&probe_ent->node);
1707
Tejun Heo24dc5f32007-01-20 16:00:28 +09001708 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1709 if (!hpriv)
1710 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001711
1712 probe_ent->sht = ahci_port_info[board_idx].sht;
Jeff Garzikcca39742006-08-24 03:19:22 -04001713 probe_ent->port_flags = ahci_port_info[board_idx].flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001714 probe_ent->pio_mask = ahci_port_info[board_idx].pio_mask;
1715 probe_ent->udma_mask = ahci_port_info[board_idx].udma_mask;
1716 probe_ent->port_ops = ahci_port_info[board_idx].port_ops;
1717
1718 probe_ent->irq = pdev->irq;
Thomas Gleixner1d6f3592006-07-01 19:29:42 -07001719 probe_ent->irq_flags = IRQF_SHARED;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001720 probe_ent->iomap = pcim_iomap_table(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001721 probe_ent->private_data = hpriv;
1722
1723 /* initialize adapter */
1724 rc = ahci_host_init(probe_ent);
1725 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001726 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001727
Jeff Garzikcca39742006-08-24 03:19:22 -04001728 if (!(probe_ent->port_flags & AHCI_FLAG_NO_NCQ) &&
Tejun Heo71f07372006-06-21 23:12:48 +09001729 (hpriv->cap & HOST_CAP_NCQ))
Jeff Garzikcca39742006-08-24 03:19:22 -04001730 probe_ent->port_flags |= ATA_FLAG_NCQ;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001731
Linus Torvalds1da177e2005-04-16 15:20:36 -07001732 ahci_print_info(probe_ent);
1733
Tejun Heo24dc5f32007-01-20 16:00:28 +09001734 if (!ata_device_add(probe_ent))
1735 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001736
Tejun Heo24dc5f32007-01-20 16:00:28 +09001737 devm_kfree(dev, probe_ent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001738 return 0;
Jeff Garzik907f4672005-05-12 15:03:42 -04001739}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001740
1741static int __init ahci_init(void)
1742{
Pavel Roskinb7887192006-08-10 18:13:18 +09001743 return pci_register_driver(&ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001744}
1745
Linus Torvalds1da177e2005-04-16 15:20:36 -07001746static void __exit ahci_exit(void)
1747{
1748 pci_unregister_driver(&ahci_pci_driver);
1749}
1750
1751
1752MODULE_AUTHOR("Jeff Garzik");
1753MODULE_DESCRIPTION("AHCI SATA low-level driver");
1754MODULE_LICENSE("GPL");
1755MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001756MODULE_VERSION(DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001757
1758module_init(ahci_init);
1759module_exit(ahci_exit);