blob: 0efa6211cc4094c3a7dd56f179ac6236edc7a91a [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Synthesize TLB refill handlers at runtime.
7 *
Ralf Baechle70342282013-01-22 12:59:30 +01008 * Copyright (C) 2004, 2005, 2006, 2008 Thiemo Seufer
9 * Copyright (C) 2005, 2007, 2008, 2009 Maciej W. Rozycki
Ralf Baechle41c594a2006-04-05 09:45:45 +010010 * Copyright (C) 2006 Ralf Baechle (ralf@linux-mips.org)
David Daneyfd062c82009-05-27 17:47:44 -070011 * Copyright (C) 2008, 2009 Cavium Networks, Inc.
Steven J. Hill113c62d2012-07-06 23:56:00 +020012 * Copyright (C) 2011 MIPS Technologies, Inc.
Ralf Baechle41c594a2006-04-05 09:45:45 +010013 *
14 * ... and the days got worse and worse and now you see
Adam Buchbinder92a76f62016-02-25 00:44:58 -080015 * I've gone completely out of my mind.
Ralf Baechle41c594a2006-04-05 09:45:45 +010016 *
17 * They're coming to take me a away haha
18 * they're coming to take me a away hoho hihi haha
19 * to the funny farm where code is beautiful all the time ...
20 *
21 * (Condolences to Napoleon XIV)
Linus Torvalds1da177e2005-04-16 15:20:36 -070022 */
23
David Daney95affdd2009-05-20 11:40:59 -070024#include <linux/bug.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <linux/kernel.h>
26#include <linux/types.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010027#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <linux/string.h>
David Daney3d8bfdd2010-12-21 14:19:11 -080029#include <linux/cache.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030
David Daney3d8bfdd2010-12-21 14:19:11 -080031#include <asm/cacheflush.h>
Ralf Baechle69f24d12013-09-17 10:25:47 +020032#include <asm/cpu-type.h>
David Daney3d8bfdd2010-12-21 14:19:11 -080033#include <asm/pgtable.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include <asm/war.h>
Florian Fainelli3482d712010-01-28 15:21:24 +010035#include <asm/uasm.h>
David Howellsb81947c2012-03-28 18:30:02 +010036#include <asm/setup.h>
Thiemo Seufere30ec452008-01-28 20:05:38 +000037
Paul Gortmakera2d25e62015-04-27 18:47:59 -040038static int mips_xpa_disabled;
Steven J. Hillc5b36782015-02-26 18:16:38 -060039
40static int __init xpa_disable(char *s)
41{
42 mips_xpa_disabled = 1;
43
44 return 1;
45}
46
47__setup("noxpa", xpa_disable);
48
David Daney1ec56322010-04-28 12:16:18 -070049/*
50 * TLB load/store/modify handlers.
51 *
52 * Only the fastpath gets synthesized at runtime, the slowpath for
53 * do_page_fault remains normal asm.
54 */
55extern void tlb_do_page_fault_0(void);
56extern void tlb_do_page_fault_1(void);
57
David Daneybf286072011-07-05 16:34:46 -070058struct work_registers {
59 int r1;
60 int r2;
61 int r3;
62};
63
64struct tlb_reg_save {
65 unsigned long a;
66 unsigned long b;
67} ____cacheline_aligned_in_smp;
68
69static struct tlb_reg_save handler_reg_save[NR_CPUS];
David Daney1ec56322010-04-28 12:16:18 -070070
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010071static inline int r45k_bvahwbug(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070072{
73 /* XXX: We should probe for the presence of this bug, but we don't. */
74 return 0;
75}
76
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010077static inline int r4k_250MHZhwbug(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070078{
79 /* XXX: We should probe for the presence of this bug, but we don't. */
80 return 0;
81}
82
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010083static inline int __maybe_unused bcm1250_m3_war(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070084{
85 return BCM1250_M3_WAR;
86}
87
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010088static inline int __maybe_unused r10000_llsc_war(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070089{
90 return R10000_LLSC_WAR;
91}
92
David Daneycc33ae42010-12-20 15:54:50 -080093static int use_bbit_insns(void)
94{
95 switch (current_cpu_type()) {
96 case CPU_CAVIUM_OCTEON:
97 case CPU_CAVIUM_OCTEON_PLUS:
98 case CPU_CAVIUM_OCTEON2:
David Daney4723b202013-07-29 15:07:03 -070099 case CPU_CAVIUM_OCTEON3:
David Daneycc33ae42010-12-20 15:54:50 -0800100 return 1;
101 default:
102 return 0;
103 }
104}
105
David Daney2c8c53e2010-12-27 18:07:57 -0800106static int use_lwx_insns(void)
107{
108 switch (current_cpu_type()) {
109 case CPU_CAVIUM_OCTEON2:
David Daney4723b202013-07-29 15:07:03 -0700110 case CPU_CAVIUM_OCTEON3:
David Daney2c8c53e2010-12-27 18:07:57 -0800111 return 1;
112 default:
113 return 0;
114 }
115}
116#if defined(CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE) && \
117 CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE > 0
118static bool scratchpad_available(void)
119{
120 return true;
121}
122static int scratchpad_offset(int i)
123{
124 /*
125 * CVMSEG starts at address -32768 and extends for
126 * CAVIUM_OCTEON_CVMSEG_SIZE 128 byte cache lines.
127 */
128 i += 1; /* Kernel use starts at the top and works down. */
129 return CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE * 128 - (8 * i) - 32768;
130}
131#else
132static bool scratchpad_available(void)
133{
134 return false;
135}
136static int scratchpad_offset(int i)
137{
138 BUG();
David Daneye1c87d22011-01-19 15:24:42 -0800139 /* Really unreachable, but evidently some GCC want this. */
140 return 0;
David Daney2c8c53e2010-12-27 18:07:57 -0800141}
142#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143/*
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +0100144 * Found by experiment: At least some revisions of the 4kc throw under
145 * some circumstances a machine check exception, triggered by invalid
146 * values in the index register. Delaying the tlbp instruction until
147 * after the next branch, plus adding an additional nop in front of
148 * tlbwi/tlbwr avoids the invalid index register values. Nobody knows
149 * why; it's not an issue caused by the core RTL.
150 *
151 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000152static int m4kc_tlbp_war(void)
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +0100153{
154 return (current_cpu_data.processor_id & 0xffff00) ==
155 (PRID_COMP_MIPS | PRID_IMP_4KC);
156}
157
Thiemo Seufere30ec452008-01-28 20:05:38 +0000158/* Handle labels (which must be positive integers). */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159enum label_id {
Thiemo Seufere30ec452008-01-28 20:05:38 +0000160 label_second_part = 1,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161 label_leave,
162 label_vmalloc,
163 label_vmalloc_done,
Ralf Baechle02a54172012-10-13 22:46:26 +0200164 label_tlbw_hazard_0,
165 label_split = label_tlbw_hazard_0 + 8,
David Daney6dd93442010-02-10 15:12:47 -0800166 label_tlbl_goaround1,
167 label_tlbl_goaround2,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168 label_nopage_tlbl,
169 label_nopage_tlbs,
170 label_nopage_tlbm,
171 label_smp_pgtable_change,
172 label_r3000_write_probe_fail,
David Daney1ec56322010-04-28 12:16:18 -0700173 label_large_segbits_fault,
David Daneyaa1762f2012-10-17 00:48:10 +0200174#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -0700175 label_tlb_huge_update,
176#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177};
178
Thiemo Seufere30ec452008-01-28 20:05:38 +0000179UASM_L_LA(_second_part)
180UASM_L_LA(_leave)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000181UASM_L_LA(_vmalloc)
182UASM_L_LA(_vmalloc_done)
Ralf Baechle02a54172012-10-13 22:46:26 +0200183/* _tlbw_hazard_x is handled differently. */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000184UASM_L_LA(_split)
David Daney6dd93442010-02-10 15:12:47 -0800185UASM_L_LA(_tlbl_goaround1)
186UASM_L_LA(_tlbl_goaround2)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000187UASM_L_LA(_nopage_tlbl)
188UASM_L_LA(_nopage_tlbs)
189UASM_L_LA(_nopage_tlbm)
190UASM_L_LA(_smp_pgtable_change)
191UASM_L_LA(_r3000_write_probe_fail)
David Daney1ec56322010-04-28 12:16:18 -0700192UASM_L_LA(_large_segbits_fault)
David Daneyaa1762f2012-10-17 00:48:10 +0200193#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -0700194UASM_L_LA(_tlb_huge_update)
195#endif
Atsushi Nemoto656be922006-10-26 00:08:31 +0900196
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000197static int hazard_instance;
Ralf Baechle02a54172012-10-13 22:46:26 +0200198
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000199static void uasm_bgezl_hazard(u32 **p, struct uasm_reloc **r, int instance)
Ralf Baechle02a54172012-10-13 22:46:26 +0200200{
201 switch (instance) {
202 case 0 ... 7:
203 uasm_il_bgezl(p, r, 0, label_tlbw_hazard_0 + instance);
204 return;
205 default:
206 BUG();
207 }
208}
209
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000210static void uasm_bgezl_label(struct uasm_label **l, u32 **p, int instance)
Ralf Baechle02a54172012-10-13 22:46:26 +0200211{
212 switch (instance) {
213 case 0 ... 7:
214 uasm_build_label(l, *p, label_tlbw_hazard_0 + instance);
215 break;
216 default:
217 BUG();
218 }
219}
220
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200221/*
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200222 * pgtable bits are assigned dynamically depending on processor feature
223 * and statically based on kernel configuration. This spits out the actual
Ralf Baechle70342282013-01-22 12:59:30 +0100224 * values the kernel is using. Required to make sense from disassembled
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200225 * TLB exception handlers.
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200226 */
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200227static void output_pgtable_bits_defines(void)
228{
229#define pr_define(fmt, ...) \
230 pr_debug("#define " fmt, ##__VA_ARGS__)
231
232 pr_debug("#include <asm/asm.h>\n");
233 pr_debug("#include <asm/regdef.h>\n");
234 pr_debug("\n");
235
236 pr_define("_PAGE_PRESENT_SHIFT %d\n", _PAGE_PRESENT_SHIFT);
Paul Burton780602d2016-04-19 09:25:03 +0100237 pr_define("_PAGE_NO_READ_SHIFT %d\n", _PAGE_NO_READ_SHIFT);
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200238 pr_define("_PAGE_WRITE_SHIFT %d\n", _PAGE_WRITE_SHIFT);
239 pr_define("_PAGE_ACCESSED_SHIFT %d\n", _PAGE_ACCESSED_SHIFT);
240 pr_define("_PAGE_MODIFIED_SHIFT %d\n", _PAGE_MODIFIED_SHIFT);
Ralf Baechle970d0322012-10-18 13:54:15 +0200241#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200242 pr_define("_PAGE_HUGE_SHIFT %d\n", _PAGE_HUGE_SHIFT);
243#endif
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200244#ifdef _PAGE_NO_EXEC_SHIFT
Paul Burton780602d2016-04-19 09:25:03 +0100245 if (cpu_has_rixi)
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200246 pr_define("_PAGE_NO_EXEC_SHIFT %d\n", _PAGE_NO_EXEC_SHIFT);
Steven J. Hillbe0c37c2015-02-26 18:16:37 -0600247#endif
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200248 pr_define("_PAGE_GLOBAL_SHIFT %d\n", _PAGE_GLOBAL_SHIFT);
249 pr_define("_PAGE_VALID_SHIFT %d\n", _PAGE_VALID_SHIFT);
250 pr_define("_PAGE_DIRTY_SHIFT %d\n", _PAGE_DIRTY_SHIFT);
251 pr_define("_PFN_SHIFT %d\n", _PFN_SHIFT);
252 pr_debug("\n");
253}
254
255static inline void dump_handler(const char *symbol, const u32 *handler, int count)
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200256{
257 int i;
258
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200259 pr_debug("LEAF(%s)\n", symbol);
260
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200261 pr_debug("\t.set push\n");
262 pr_debug("\t.set noreorder\n");
263
264 for (i = 0; i < count; i++)
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200265 pr_debug("\t.word\t0x%08x\t\t# %p\n", handler[i], &handler[i]);
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200266
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200267 pr_debug("\t.set\tpop\n");
268
269 pr_debug("\tEND(%s)\n", symbol);
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200270}
271
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272/* The only general purpose registers allowed in TLB handlers. */
273#define K0 26
274#define K1 27
275
276/* Some CP0 registers */
Ralf Baechle41c594a2006-04-05 09:45:45 +0100277#define C0_INDEX 0, 0
278#define C0_ENTRYLO0 2, 0
279#define C0_TCBIND 2, 2
280#define C0_ENTRYLO1 3, 0
281#define C0_CONTEXT 4, 0
David Daneyfd062c82009-05-27 17:47:44 -0700282#define C0_PAGEMASK 5, 0
Huacai Chen380cd582016-03-03 09:45:12 +0800283#define C0_PWBASE 5, 5
284#define C0_PWFIELD 5, 6
285#define C0_PWSIZE 5, 7
286#define C0_PWCTL 6, 6
Ralf Baechle41c594a2006-04-05 09:45:45 +0100287#define C0_BADVADDR 8, 0
Huacai Chen380cd582016-03-03 09:45:12 +0800288#define C0_PGD 9, 7
Ralf Baechle41c594a2006-04-05 09:45:45 +0100289#define C0_ENTRYHI 10, 0
290#define C0_EPC 14, 0
291#define C0_XCONTEXT 20, 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292
Ralf Baechle875d43e2005-09-03 15:56:16 -0700293#ifdef CONFIG_64BIT
Thiemo Seufere30ec452008-01-28 20:05:38 +0000294# define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_XCONTEXT)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295#else
Thiemo Seufere30ec452008-01-28 20:05:38 +0000296# define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_CONTEXT)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297#endif
298
299/* The worst case length of the handler is around 18 instructions for
300 * R3000-style TLBs and up to 63 instructions for R4000-style TLBs.
301 * Maximum space available is 32 instructions for R3000 and 64
302 * instructions for R4000.
303 *
304 * We deliberately chose a buffer size of 128, so we won't scribble
305 * over anything important on overflow before we panic.
306 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000307static u32 tlb_handler[128];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308
309/* simply assume worst case size for labels and relocs */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000310static struct uasm_label labels[128];
311static struct uasm_reloc relocs[128];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000313static int check_for_high_segbits;
Paul Burton00bf1c62015-09-22 11:42:52 -0700314static bool fill_includes_sw_bits;
David Daney3d8bfdd2010-12-21 14:19:11 -0800315
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000316static unsigned int kscratch_used_mask;
David Daney3d8bfdd2010-12-21 14:19:11 -0800317
Jayachandran C7777b932013-06-11 14:41:35 +0000318static inline int __maybe_unused c0_kscratch(void)
319{
320 switch (current_cpu_type()) {
321 case CPU_XLP:
322 case CPU_XLR:
323 return 22;
324 default:
325 return 31;
326 }
327}
328
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000329static int allocate_kscratch(void)
David Daney3d8bfdd2010-12-21 14:19:11 -0800330{
331 int r;
332 unsigned int a = cpu_data[0].kscratch_mask & ~kscratch_used_mask;
333
334 r = ffs(a);
335
336 if (r == 0)
337 return -1;
338
339 r--; /* make it zero based */
340
341 kscratch_used_mask |= (1 << r);
342
343 return r;
344}
345
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000346static int scratch_reg;
347static int pgd_reg;
David Daney2c8c53e2010-12-27 18:07:57 -0800348enum vmalloc64_mode {not_refill, refill_scratch, refill_noscratch};
David Daney3d8bfdd2010-12-21 14:19:11 -0800349
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000350static struct work_registers build_get_work_registers(u32 **p)
David Daneybf286072011-07-05 16:34:46 -0700351{
352 struct work_registers r;
353
Jayachandran C0e6ecc12013-06-11 14:41:36 +0000354 if (scratch_reg >= 0) {
David Daneybf286072011-07-05 16:34:46 -0700355 /* Save in CPU local C0_KScratch? */
Jayachandran C7777b932013-06-11 14:41:35 +0000356 UASM_i_MTC0(p, 1, c0_kscratch(), scratch_reg);
David Daneybf286072011-07-05 16:34:46 -0700357 r.r1 = K0;
358 r.r2 = K1;
359 r.r3 = 1;
360 return r;
361 }
362
363 if (num_possible_cpus() > 1) {
David Daneybf286072011-07-05 16:34:46 -0700364 /* Get smp_processor_id */
Jayachandran Cc2377a42013-08-11 17:10:16 +0530365 UASM_i_CPUID_MFC0(p, K0, SMP_CPUID_REG);
366 UASM_i_SRL_SAFE(p, K0, K0, SMP_CPUID_REGSHIFT);
David Daneybf286072011-07-05 16:34:46 -0700367
368 /* handler_reg_save index in K0 */
369 UASM_i_SLL(p, K0, K0, ilog2(sizeof(struct tlb_reg_save)));
370
371 UASM_i_LA(p, K1, (long)&handler_reg_save);
372 UASM_i_ADDU(p, K0, K0, K1);
373 } else {
374 UASM_i_LA(p, K0, (long)&handler_reg_save);
375 }
376 /* K0 now points to save area, save $1 and $2 */
377 UASM_i_SW(p, 1, offsetof(struct tlb_reg_save, a), K0);
378 UASM_i_SW(p, 2, offsetof(struct tlb_reg_save, b), K0);
379
380 r.r1 = K1;
381 r.r2 = 1;
382 r.r3 = 2;
383 return r;
384}
385
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000386static void build_restore_work_registers(u32 **p)
David Daneybf286072011-07-05 16:34:46 -0700387{
Jayachandran C0e6ecc12013-06-11 14:41:36 +0000388 if (scratch_reg >= 0) {
Jayachandran C7777b932013-06-11 14:41:35 +0000389 UASM_i_MFC0(p, 1, c0_kscratch(), scratch_reg);
David Daneybf286072011-07-05 16:34:46 -0700390 return;
391 }
392 /* K0 already points to save area, restore $1 and $2 */
393 UASM_i_LW(p, 1, offsetof(struct tlb_reg_save, a), K0);
394 UASM_i_LW(p, 2, offsetof(struct tlb_reg_save, b), K0);
395}
396
David Daney2c8c53e2010-12-27 18:07:57 -0800397#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
398
David Daney826222842009-10-14 12:16:56 -0700399/*
400 * CONFIG_MIPS_PGD_C0_CONTEXT implies 64 bit and lack of pgd_current,
401 * we cannot do r3000 under these circumstances.
David Daney3d8bfdd2010-12-21 14:19:11 -0800402 *
403 * Declare pgd_current here instead of including mmu_context.h to avoid type
404 * conflicts for tlbmiss_handler_setup_pgd
David Daney826222842009-10-14 12:16:56 -0700405 */
David Daney3d8bfdd2010-12-21 14:19:11 -0800406extern unsigned long pgd_current[];
David Daney826222842009-10-14 12:16:56 -0700407
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408/*
409 * The R3000 TLB handler is simple.
410 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000411static void build_r3000_tlb_refill_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412{
413 long pgdc = (long)pgd_current;
414 u32 *p;
415
416 memset(tlb_handler, 0, sizeof(tlb_handler));
417 p = tlb_handler;
418
Thiemo Seufere30ec452008-01-28 20:05:38 +0000419 uasm_i_mfc0(&p, K0, C0_BADVADDR);
420 uasm_i_lui(&p, K1, uasm_rel_hi(pgdc)); /* cp0 delay */
421 uasm_i_lw(&p, K1, uasm_rel_lo(pgdc), K1);
422 uasm_i_srl(&p, K0, K0, 22); /* load delay */
423 uasm_i_sll(&p, K0, K0, 2);
424 uasm_i_addu(&p, K1, K1, K0);
425 uasm_i_mfc0(&p, K0, C0_CONTEXT);
426 uasm_i_lw(&p, K1, 0, K1); /* cp0 delay */
427 uasm_i_andi(&p, K0, K0, 0xffc); /* load delay */
428 uasm_i_addu(&p, K1, K1, K0);
429 uasm_i_lw(&p, K0, 0, K1);
430 uasm_i_nop(&p); /* load delay */
431 uasm_i_mtc0(&p, K0, C0_ENTRYLO0);
432 uasm_i_mfc0(&p, K1, C0_EPC); /* cp0 delay */
433 uasm_i_tlbwr(&p); /* cp0 delay */
434 uasm_i_jr(&p, K1);
435 uasm_i_rfe(&p); /* branch delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436
437 if (p > tlb_handler + 32)
438 panic("TLB refill handler space exceeded");
439
Thiemo Seufere30ec452008-01-28 20:05:38 +0000440 pr_debug("Wrote TLB refill handler (%u instructions).\n",
441 (unsigned int)(p - tlb_handler));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442
Ralf Baechle91b05e62006-03-29 18:53:00 +0100443 memcpy((void *)ebase, tlb_handler, 0x80);
Leonid Yegoshin10620802014-07-11 15:18:05 -0700444 local_flush_icache_range(ebase, ebase + 0x80);
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200445
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200446 dump_handler("r3000_tlb_refill", (u32 *)ebase, 32);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447}
David Daney826222842009-10-14 12:16:56 -0700448#endif /* CONFIG_MIPS_PGD_C0_CONTEXT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449
450/*
451 * The R4000 TLB handler is much more complicated. We have two
452 * consecutive handler areas with 32 instructions space each.
453 * Since they aren't used at the same time, we can overflow in the
454 * other one.To keep things simple, we first assume linear space,
455 * then we relocate it to the final handler layout as needed.
456 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000457static u32 final_handler[64];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458
459/*
460 * Hazards
461 *
462 * From the IDT errata for the QED RM5230 (Nevada), processor revision 1.0:
463 * 2. A timing hazard exists for the TLBP instruction.
464 *
Ralf Baechle70342282013-01-22 12:59:30 +0100465 * stalling_instruction
466 * TLBP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467 *
468 * The JTLB is being read for the TLBP throughout the stall generated by the
469 * previous instruction. This is not really correct as the stalling instruction
470 * can modify the address used to access the JTLB. The failure symptom is that
471 * the TLBP instruction will use an address created for the stalling instruction
472 * and not the address held in C0_ENHI and thus report the wrong results.
473 *
474 * The software work-around is to not allow the instruction preceding the TLBP
475 * to stall - make it an NOP or some other instruction guaranteed not to stall.
476 *
Ralf Baechle70342282013-01-22 12:59:30 +0100477 * Errata 2 will not be fixed. This errata is also on the R5000.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478 *
479 * As if we MIPS hackers wouldn't know how to nop pipelines happy ...
480 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000481static void __maybe_unused build_tlb_probe_entry(u32 **p)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482{
Ralf Baechle10cc3522007-10-11 23:46:15 +0100483 switch (current_cpu_type()) {
Thomas Bogendoerfer326e2e12008-05-12 13:55:42 +0200484 /* Found by experiment: R4600 v2.0/R4700 needs this, too. */
Thiemo Seuferf5b4d952005-09-09 17:11:50 +0000485 case CPU_R4600:
Thomas Bogendoerfer326e2e12008-05-12 13:55:42 +0200486 case CPU_R4700:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487 case CPU_R5000:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488 case CPU_NEVADA:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000489 uasm_i_nop(p);
490 uasm_i_tlbp(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491 break;
492
493 default:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000494 uasm_i_tlbp(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495 break;
496 }
497}
498
499/*
500 * Write random or indexed TLB entry, and care about the hazards from
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300501 * the preceding mtc0 and for the following eret.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502 */
503enum tlb_write_entry { tlb_random, tlb_indexed };
504
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000505static void build_tlb_write_entry(u32 **p, struct uasm_label **l,
506 struct uasm_reloc **r,
507 enum tlb_write_entry wmode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508{
509 void(*tlbw)(u32 **) = NULL;
510
511 switch (wmode) {
Thiemo Seufere30ec452008-01-28 20:05:38 +0000512 case tlb_random: tlbw = uasm_i_tlbwr; break;
513 case tlb_indexed: tlbw = uasm_i_tlbwi; break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514 }
515
Ralf Baechle9eaffa82015-03-25 13:18:27 +0100516 if (cpu_has_mips_r2_r6) {
517 if (cpu_has_mips_r2_exec_hazard)
David Daney41f0e4d2009-05-12 12:41:53 -0700518 uasm_i_ehb(p);
Ralf Baechle161548b2008-01-29 10:14:54 +0000519 tlbw(p);
520 return;
521 }
522
Ralf Baechle10cc3522007-10-11 23:46:15 +0100523 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524 case CPU_R4000PC:
525 case CPU_R4000SC:
526 case CPU_R4000MC:
527 case CPU_R4400PC:
528 case CPU_R4400SC:
529 case CPU_R4400MC:
530 /*
531 * This branch uses up a mtc0 hazard nop slot and saves
532 * two nops after the tlbw instruction.
533 */
Ralf Baechle02a54172012-10-13 22:46:26 +0200534 uasm_bgezl_hazard(p, r, hazard_instance);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535 tlbw(p);
Ralf Baechle02a54172012-10-13 22:46:26 +0200536 uasm_bgezl_label(l, p, hazard_instance);
537 hazard_instance++;
Thiemo Seufere30ec452008-01-28 20:05:38 +0000538 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700539 break;
540
541 case CPU_R4600:
542 case CPU_R4700:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000543 uasm_i_nop(p);
Maciej W. Rozycki2c93e122005-06-30 10:51:01 +0000544 tlbw(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000545 uasm_i_nop(p);
Maciej W. Rozycki2c93e122005-06-30 10:51:01 +0000546 break;
547
Ralf Baechle359187d2012-10-16 22:13:06 +0200548 case CPU_R5000:
Ralf Baechle359187d2012-10-16 22:13:06 +0200549 case CPU_NEVADA:
550 uasm_i_nop(p); /* QED specifies 2 nops hazard */
551 uasm_i_nop(p); /* QED specifies 2 nops hazard */
552 tlbw(p);
553 break;
554
Maciej W. Rozycki2c93e122005-06-30 10:51:01 +0000555 case CPU_R4300:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556 case CPU_5KC:
557 case CPU_TX49XX:
Pete Popovbdf21b12005-07-14 17:47:57 +0000558 case CPU_PR4450:
Jayachandran Cefa0f812011-05-07 01:36:21 +0530559 case CPU_XLR:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000560 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561 tlbw(p);
562 break;
563
564 case CPU_R10000:
565 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -0400566 case CPU_R14000:
Joshua Kinard30577392015-01-21 07:59:45 -0500567 case CPU_R16000:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568 case CPU_4KC:
Thomas Bogendoerferb1ec4c82008-03-26 16:42:54 +0100569 case CPU_4KEC:
Steven J. Hill113c62d2012-07-06 23:56:00 +0200570 case CPU_M14KC:
Steven J. Hillf8fa4812012-12-07 03:51:35 +0000571 case CPU_M14KEC:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572 case CPU_SB1:
Andrew Isaacson93ce2f522005-10-19 23:56:20 -0700573 case CPU_SB1A:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574 case CPU_4KSC:
575 case CPU_20KC:
576 case CPU_25KF:
Kevin Cernekee602977b2010-10-16 14:22:30 -0700577 case CPU_BMIPS32:
578 case CPU_BMIPS3300:
579 case CPU_BMIPS4350:
580 case CPU_BMIPS4380:
581 case CPU_BMIPS5000:
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800582 case CPU_LOONGSON2:
Huacai Chenc579d312014-03-21 18:44:00 +0800583 case CPU_LOONGSON3:
Shinya Kuribayashia644b272009-03-03 18:05:51 +0900584 case CPU_R5500:
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +0100585 if (m4kc_tlbp_war())
Thiemo Seufere30ec452008-01-28 20:05:38 +0000586 uasm_i_nop(p);
Manuel Lauss2f794d02009-03-25 17:49:30 +0100587 case CPU_ALCHEMY:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700588 tlbw(p);
589 break;
590
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591 case CPU_RM7000:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000592 uasm_i_nop(p);
593 uasm_i_nop(p);
594 uasm_i_nop(p);
595 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700596 tlbw(p);
597 break;
598
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599 case CPU_VR4111:
600 case CPU_VR4121:
601 case CPU_VR4122:
602 case CPU_VR4181:
603 case CPU_VR4181A:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000604 uasm_i_nop(p);
605 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700606 tlbw(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000607 uasm_i_nop(p);
608 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609 break;
610
611 case CPU_VR4131:
612 case CPU_VR4133:
Ralf Baechle7623deb2005-08-29 16:49:55 +0000613 case CPU_R5432:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000614 uasm_i_nop(p);
615 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700616 tlbw(p);
617 break;
618
Lars-Peter Clausen83ccf692010-07-17 11:07:51 +0000619 case CPU_JZRISC:
620 tlbw(p);
621 uasm_i_nop(p);
622 break;
623
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624 default:
625 panic("No TLB refill handler yet (CPU type: %d)",
Wu Zhangjind7b12052010-12-26 04:42:37 +0800626 current_cpu_type());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627 break;
628 }
629}
630
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000631static __maybe_unused void build_convert_pte_to_entrylo(u32 **p,
632 unsigned int reg)
David Daney6dd93442010-02-10 15:12:47 -0800633{
Paul Burton2caa89b2016-04-19 09:25:09 +0100634 if (_PAGE_GLOBAL_SHIFT == 0) {
635 /* pte_t is already in EntryLo format */
636 return;
637 }
638
Paul Burton00bf1c62015-09-22 11:42:52 -0700639 if (cpu_has_rixi && _PAGE_NO_EXEC) {
640 if (fill_includes_sw_bits) {
641 UASM_i_ROTR(p, reg, reg, ilog2(_PAGE_GLOBAL));
642 } else {
643 UASM_i_SRL(p, reg, reg, ilog2(_PAGE_NO_EXEC));
644 UASM_i_ROTR(p, reg, reg,
645 ilog2(_PAGE_GLOBAL) - ilog2(_PAGE_NO_EXEC));
646 }
David Daney6dd93442010-02-10 15:12:47 -0800647 } else {
Ralf Baechle34adb282014-11-22 00:16:48 +0100648#ifdef CONFIG_PHYS_ADDR_T_64BIT
David Daney3be60222010-04-28 12:16:17 -0700649 uasm_i_dsrl_safe(p, reg, reg, ilog2(_PAGE_GLOBAL));
David Daney6dd93442010-02-10 15:12:47 -0800650#else
651 UASM_i_SRL(p, reg, reg, ilog2(_PAGE_GLOBAL));
652#endif
653 }
654}
655
David Daneyaa1762f2012-10-17 00:48:10 +0200656#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daney6dd93442010-02-10 15:12:47 -0800657
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000658static void build_restore_pagemask(u32 **p, struct uasm_reloc **r,
659 unsigned int tmp, enum label_id lid,
660 int restore_scratch)
David Daney6dd93442010-02-10 15:12:47 -0800661{
David Daney2c8c53e2010-12-27 18:07:57 -0800662 if (restore_scratch) {
663 /* Reset default page size */
664 if (PM_DEFAULT_MASK >> 16) {
665 uasm_i_lui(p, tmp, PM_DEFAULT_MASK >> 16);
666 uasm_i_ori(p, tmp, tmp, PM_DEFAULT_MASK & 0xffff);
667 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
668 uasm_il_b(p, r, lid);
669 } else if (PM_DEFAULT_MASK) {
670 uasm_i_ori(p, tmp, 0, PM_DEFAULT_MASK);
671 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
672 uasm_il_b(p, r, lid);
673 } else {
674 uasm_i_mtc0(p, 0, C0_PAGEMASK);
675 uasm_il_b(p, r, lid);
676 }
Jayachandran C0e6ecc12013-06-11 14:41:36 +0000677 if (scratch_reg >= 0)
Jayachandran C7777b932013-06-11 14:41:35 +0000678 UASM_i_MFC0(p, 1, c0_kscratch(), scratch_reg);
David Daney2c8c53e2010-12-27 18:07:57 -0800679 else
680 UASM_i_LW(p, 1, scratchpad_offset(0), 0);
David Daney6dd93442010-02-10 15:12:47 -0800681 } else {
David Daney2c8c53e2010-12-27 18:07:57 -0800682 /* Reset default page size */
683 if (PM_DEFAULT_MASK >> 16) {
684 uasm_i_lui(p, tmp, PM_DEFAULT_MASK >> 16);
685 uasm_i_ori(p, tmp, tmp, PM_DEFAULT_MASK & 0xffff);
686 uasm_il_b(p, r, lid);
687 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
688 } else if (PM_DEFAULT_MASK) {
689 uasm_i_ori(p, tmp, 0, PM_DEFAULT_MASK);
690 uasm_il_b(p, r, lid);
691 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
692 } else {
693 uasm_il_b(p, r, lid);
694 uasm_i_mtc0(p, 0, C0_PAGEMASK);
695 }
David Daney6dd93442010-02-10 15:12:47 -0800696 }
697}
698
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000699static void build_huge_tlb_write_entry(u32 **p, struct uasm_label **l,
700 struct uasm_reloc **r,
701 unsigned int tmp,
702 enum tlb_write_entry wmode,
703 int restore_scratch)
David Daneyfd062c82009-05-27 17:47:44 -0700704{
705 /* Set huge page tlb entry size */
706 uasm_i_lui(p, tmp, PM_HUGE_MASK >> 16);
707 uasm_i_ori(p, tmp, tmp, PM_HUGE_MASK & 0xffff);
708 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
709
710 build_tlb_write_entry(p, l, r, wmode);
711
David Daney2c8c53e2010-12-27 18:07:57 -0800712 build_restore_pagemask(p, r, tmp, label_leave, restore_scratch);
David Daneyfd062c82009-05-27 17:47:44 -0700713}
714
715/*
716 * Check if Huge PTE is present, if so then jump to LABEL.
717 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000718static void
David Daneyfd062c82009-05-27 17:47:44 -0700719build_is_huge_pte(u32 **p, struct uasm_reloc **r, unsigned int tmp,
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000720 unsigned int pmd, int lid)
David Daneyfd062c82009-05-27 17:47:44 -0700721{
722 UASM_i_LW(p, tmp, 0, pmd);
David Daneycc33ae42010-12-20 15:54:50 -0800723 if (use_bbit_insns()) {
724 uasm_il_bbit1(p, r, tmp, ilog2(_PAGE_HUGE), lid);
725 } else {
726 uasm_i_andi(p, tmp, tmp, _PAGE_HUGE);
727 uasm_il_bnez(p, r, tmp, lid);
728 }
David Daneyfd062c82009-05-27 17:47:44 -0700729}
730
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000731static void build_huge_update_entries(u32 **p, unsigned int pte,
732 unsigned int tmp)
David Daneyfd062c82009-05-27 17:47:44 -0700733{
734 int small_sequence;
735
736 /*
737 * A huge PTE describes an area the size of the
738 * configured huge page size. This is twice the
739 * of the large TLB entry size we intend to use.
740 * A TLB entry half the size of the configured
741 * huge page size is configured into entrylo0
742 * and entrylo1 to cover the contiguous huge PTE
743 * address space.
744 */
745 small_sequence = (HPAGE_SIZE >> 7) < 0x10000;
746
Ralf Baechle70342282013-01-22 12:59:30 +0100747 /* We can clobber tmp. It isn't used after this.*/
David Daneyfd062c82009-05-27 17:47:44 -0700748 if (!small_sequence)
749 uasm_i_lui(p, tmp, HPAGE_SIZE >> (7 + 16));
750
David Daney6dd93442010-02-10 15:12:47 -0800751 build_convert_pte_to_entrylo(p, pte);
David Daney9b8c3892010-02-10 15:12:44 -0800752 UASM_i_MTC0(p, pte, C0_ENTRYLO0); /* load it */
David Daneyfd062c82009-05-27 17:47:44 -0700753 /* convert to entrylo1 */
754 if (small_sequence)
755 UASM_i_ADDIU(p, pte, pte, HPAGE_SIZE >> 7);
756 else
757 UASM_i_ADDU(p, pte, pte, tmp);
758
David Daney9b8c3892010-02-10 15:12:44 -0800759 UASM_i_MTC0(p, pte, C0_ENTRYLO1); /* load it */
David Daneyfd062c82009-05-27 17:47:44 -0700760}
761
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000762static void build_huge_handler_tail(u32 **p, struct uasm_reloc **r,
763 struct uasm_label **l,
764 unsigned int pte,
765 unsigned int ptr)
David Daneyfd062c82009-05-27 17:47:44 -0700766{
767#ifdef CONFIG_SMP
768 UASM_i_SC(p, pte, 0, ptr);
769 uasm_il_beqz(p, r, pte, label_tlb_huge_update);
770 UASM_i_LW(p, pte, 0, ptr); /* Needed because SC killed our PTE */
771#else
772 UASM_i_SW(p, pte, 0, ptr);
773#endif
774 build_huge_update_entries(p, pte, ptr);
David Daney2c8c53e2010-12-27 18:07:57 -0800775 build_huge_tlb_write_entry(p, l, r, pte, tlb_indexed, 0);
David Daneyfd062c82009-05-27 17:47:44 -0700776}
David Daneyaa1762f2012-10-17 00:48:10 +0200777#endif /* CONFIG_MIPS_HUGE_TLB_SUPPORT */
David Daneyfd062c82009-05-27 17:47:44 -0700778
Ralf Baechle875d43e2005-09-03 15:56:16 -0700779#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700780/*
781 * TMP and PTR are scratch.
782 * TMP will be clobbered, PTR will hold the pmd entry.
783 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000784static void
Thiemo Seufere30ec452008-01-28 20:05:38 +0000785build_get_pmde64(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700786 unsigned int tmp, unsigned int ptr)
787{
David Daney826222842009-10-14 12:16:56 -0700788#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789 long pgdc = (long)pgd_current;
David Daney826222842009-10-14 12:16:56 -0700790#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791 /*
792 * The vmalloc handling is not in the hotpath.
793 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000794 uasm_i_dmfc0(p, tmp, C0_BADVADDR);
David Daney1ec56322010-04-28 12:16:18 -0700795
796 if (check_for_high_segbits) {
797 /*
798 * The kernel currently implicitely assumes that the
799 * MIPS SEGBITS parameter for the processor is
800 * (PGDIR_SHIFT+PGDIR_BITS) or less, and will never
801 * allocate virtual addresses outside the maximum
802 * range for SEGBITS = (PGDIR_SHIFT+PGDIR_BITS). But
803 * that doesn't prevent user code from accessing the
804 * higher xuseg addresses. Here, we make sure that
805 * everything but the lower xuseg addresses goes down
806 * the module_alloc/vmalloc path.
807 */
808 uasm_i_dsrl_safe(p, ptr, tmp, PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
809 uasm_il_bnez(p, r, ptr, label_vmalloc);
810 } else {
811 uasm_il_bltz(p, r, tmp, label_vmalloc);
812 }
Thiemo Seufere30ec452008-01-28 20:05:38 +0000813 /* No uasm_i_nop needed here, since the next insn doesn't touch TMP. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700814
David Daney3d8bfdd2010-12-21 14:19:11 -0800815 if (pgd_reg != -1) {
816 /* pgd is in pgd_reg */
Huacai Chen380cd582016-03-03 09:45:12 +0800817 if (cpu_has_ldpte)
818 UASM_i_MFC0(p, ptr, C0_PWBASE);
819 else
820 UASM_i_MFC0(p, ptr, c0_kscratch(), pgd_reg);
David Daney3d8bfdd2010-12-21 14:19:11 -0800821 } else {
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530822#if defined(CONFIG_MIPS_PGD_C0_CONTEXT)
David Daney3d8bfdd2010-12-21 14:19:11 -0800823 /*
824 * &pgd << 11 stored in CONTEXT [23..63].
825 */
826 UASM_i_MFC0(p, ptr, C0_CONTEXT);
827
828 /* Clear lower 23 bits of context. */
829 uasm_i_dins(p, ptr, 0, 0, 23);
830
Ralf Baechle70342282013-01-22 12:59:30 +0100831 /* 1 0 1 0 1 << 6 xkphys cached */
David Daney3d8bfdd2010-12-21 14:19:11 -0800832 uasm_i_ori(p, ptr, ptr, 0x540);
833 uasm_i_drotr(p, ptr, ptr, 11);
David Daney826222842009-10-14 12:16:56 -0700834#elif defined(CONFIG_SMP)
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530835 UASM_i_CPUID_MFC0(p, ptr, SMP_CPUID_REG);
836 uasm_i_dsrl_safe(p, ptr, ptr, SMP_CPUID_PTRSHIFT);
837 UASM_i_LA_mostly(p, tmp, pgdc);
838 uasm_i_daddu(p, ptr, ptr, tmp);
839 uasm_i_dmfc0(p, tmp, C0_BADVADDR);
840 uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841#else
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530842 UASM_i_LA_mostly(p, ptr, pgdc);
843 uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844#endif
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530845 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846
Thiemo Seufere30ec452008-01-28 20:05:38 +0000847 uasm_l_vmalloc_done(l, *p);
Ralf Baechle242954b2006-10-24 02:29:01 +0100848
David Daney3be60222010-04-28 12:16:17 -0700849 /* get pgd offset in bytes */
850 uasm_i_dsrl_safe(p, tmp, tmp, PGDIR_SHIFT - 3);
Ralf Baechle242954b2006-10-24 02:29:01 +0100851
Thiemo Seufere30ec452008-01-28 20:05:38 +0000852 uasm_i_andi(p, tmp, tmp, (PTRS_PER_PGD - 1)<<3);
853 uasm_i_daddu(p, ptr, ptr, tmp); /* add in pgd offset */
David Daney325f8a02009-12-04 13:52:36 -0800854#ifndef __PAGETABLE_PMD_FOLDED
Thiemo Seufere30ec452008-01-28 20:05:38 +0000855 uasm_i_dmfc0(p, tmp, C0_BADVADDR); /* get faulting address */
856 uasm_i_ld(p, ptr, 0, ptr); /* get pmd pointer */
David Daney3be60222010-04-28 12:16:17 -0700857 uasm_i_dsrl_safe(p, tmp, tmp, PMD_SHIFT-3); /* get pmd offset in bytes */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000858 uasm_i_andi(p, tmp, tmp, (PTRS_PER_PMD - 1)<<3);
859 uasm_i_daddu(p, ptr, ptr, tmp); /* add in pmd offset */
David Daney325f8a02009-12-04 13:52:36 -0800860#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700861}
862
863/*
864 * BVADDR is the faulting address, PTR is scratch.
865 * PTR will hold the pgd for vmalloc.
866 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000867static void
Thiemo Seufere30ec452008-01-28 20:05:38 +0000868build_get_pgd_vmalloc64(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
David Daney1ec56322010-04-28 12:16:18 -0700869 unsigned int bvaddr, unsigned int ptr,
870 enum vmalloc64_mode mode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871{
872 long swpd = (long)swapper_pg_dir;
David Daney1ec56322010-04-28 12:16:18 -0700873 int single_insn_swpd;
874 int did_vmalloc_branch = 0;
875
876 single_insn_swpd = uasm_in_compat_space_p(swpd) && !uasm_rel_lo(swpd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700877
Thiemo Seufere30ec452008-01-28 20:05:38 +0000878 uasm_l_vmalloc(l, *p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700879
David Daney2c8c53e2010-12-27 18:07:57 -0800880 if (mode != not_refill && check_for_high_segbits) {
David Daney1ec56322010-04-28 12:16:18 -0700881 if (single_insn_swpd) {
882 uasm_il_bltz(p, r, bvaddr, label_vmalloc_done);
883 uasm_i_lui(p, ptr, uasm_rel_hi(swpd));
884 did_vmalloc_branch = 1;
885 /* fall through */
886 } else {
887 uasm_il_bgez(p, r, bvaddr, label_large_segbits_fault);
888 }
889 }
890 if (!did_vmalloc_branch) {
891 if (uasm_in_compat_space_p(swpd) && !uasm_rel_lo(swpd)) {
892 uasm_il_b(p, r, label_vmalloc_done);
893 uasm_i_lui(p, ptr, uasm_rel_hi(swpd));
894 } else {
895 UASM_i_LA_mostly(p, ptr, swpd);
896 uasm_il_b(p, r, label_vmalloc_done);
897 if (uasm_in_compat_space_p(swpd))
898 uasm_i_addiu(p, ptr, ptr, uasm_rel_lo(swpd));
899 else
900 uasm_i_daddiu(p, ptr, ptr, uasm_rel_lo(swpd));
901 }
902 }
David Daney2c8c53e2010-12-27 18:07:57 -0800903 if (mode != not_refill && check_for_high_segbits) {
David Daney1ec56322010-04-28 12:16:18 -0700904 uasm_l_large_segbits_fault(l, *p);
905 /*
906 * We get here if we are an xsseg address, or if we are
907 * an xuseg address above (PGDIR_SHIFT+PGDIR_BITS) boundary.
908 *
909 * Ignoring xsseg (assume disabled so would generate
910 * (address errors?), the only remaining possibility
911 * is the upper xuseg addresses. On processors with
912 * TLB_SEGBITS <= PGDIR_SHIFT+PGDIR_BITS, these
913 * addresses would have taken an address error. We try
914 * to mimic that here by taking a load/istream page
915 * fault.
916 */
917 UASM_i_LA(p, ptr, (unsigned long)tlb_do_page_fault_0);
918 uasm_i_jr(p, ptr);
David Daney2c8c53e2010-12-27 18:07:57 -0800919
920 if (mode == refill_scratch) {
Jayachandran C0e6ecc12013-06-11 14:41:36 +0000921 if (scratch_reg >= 0)
Jayachandran C7777b932013-06-11 14:41:35 +0000922 UASM_i_MFC0(p, 1, c0_kscratch(), scratch_reg);
David Daney2c8c53e2010-12-27 18:07:57 -0800923 else
924 UASM_i_LW(p, 1, scratchpad_offset(0), 0);
925 } else {
926 uasm_i_nop(p);
927 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700928 }
929}
930
Ralf Baechle875d43e2005-09-03 15:56:16 -0700931#else /* !CONFIG_64BIT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932
933/*
934 * TMP and PTR are scratch.
935 * TMP will be clobbered, PTR will hold the pgd entry.
936 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000937static void __maybe_unused
Linus Torvalds1da177e2005-04-16 15:20:36 -0700938build_get_pgde32(u32 **p, unsigned int tmp, unsigned int ptr)
939{
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530940 if (pgd_reg != -1) {
941 /* pgd is in pgd_reg */
942 uasm_i_mfc0(p, ptr, c0_kscratch(), pgd_reg);
943 uasm_i_mfc0(p, tmp, C0_BADVADDR); /* get faulting address */
944 } else {
945 long pgdc = (long)pgd_current;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700946
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530947 /* 32 bit SMP has smp_processor_id() stored in CONTEXT. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700948#ifdef CONFIG_SMP
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530949 uasm_i_mfc0(p, ptr, SMP_CPUID_REG);
950 UASM_i_LA_mostly(p, tmp, pgdc);
951 uasm_i_srl(p, ptr, ptr, SMP_CPUID_PTRSHIFT);
952 uasm_i_addu(p, ptr, tmp, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700953#else
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530954 UASM_i_LA_mostly(p, ptr, pgdc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700955#endif
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530956 uasm_i_mfc0(p, tmp, C0_BADVADDR); /* get faulting address */
957 uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr);
958 }
Thiemo Seufere30ec452008-01-28 20:05:38 +0000959 uasm_i_srl(p, tmp, tmp, PGDIR_SHIFT); /* get pgd only bits */
960 uasm_i_sll(p, tmp, tmp, PGD_T_LOG2);
961 uasm_i_addu(p, ptr, ptr, tmp); /* add in pgd offset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700962}
963
Ralf Baechle875d43e2005-09-03 15:56:16 -0700964#endif /* !CONFIG_64BIT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700965
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000966static void build_adjust_context(u32 **p, unsigned int ctx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700967{
Ralf Baechle242954b2006-10-24 02:29:01 +0100968 unsigned int shift = 4 - (PTE_T_LOG2 + 1) + PAGE_SHIFT - 12;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700969 unsigned int mask = (PTRS_PER_PTE / 2 - 1) << (PTE_T_LOG2 + 1);
970
Ralf Baechle10cc3522007-10-11 23:46:15 +0100971 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700972 case CPU_VR41XX:
973 case CPU_VR4111:
974 case CPU_VR4121:
975 case CPU_VR4122:
976 case CPU_VR4131:
977 case CPU_VR4181:
978 case CPU_VR4181A:
979 case CPU_VR4133:
980 shift += 2;
981 break;
982
983 default:
984 break;
985 }
986
987 if (shift)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000988 UASM_i_SRL(p, ctx, ctx, shift);
989 uasm_i_andi(p, ctx, ctx, mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700990}
991
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000992static void build_get_ptep(u32 **p, unsigned int tmp, unsigned int ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700993{
994 /*
995 * Bug workaround for the Nevada. It seems as if under certain
996 * circumstances the move from cp0_context might produce a
997 * bogus result when the mfc0 instruction and its consumer are
998 * in a different cacheline or a load instruction, probably any
999 * memory reference, is between them.
1000 */
Ralf Baechle10cc3522007-10-11 23:46:15 +01001001 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001002 case CPU_NEVADA:
Thiemo Seufere30ec452008-01-28 20:05:38 +00001003 UASM_i_LW(p, ptr, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001004 GET_CONTEXT(p, tmp); /* get context reg */
1005 break;
1006
1007 default:
1008 GET_CONTEXT(p, tmp); /* get context reg */
Thiemo Seufere30ec452008-01-28 20:05:38 +00001009 UASM_i_LW(p, ptr, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001010 break;
1011 }
1012
1013 build_adjust_context(p, tmp);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001014 UASM_i_ADDU(p, ptr, ptr, tmp); /* add in offset */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001015}
1016
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001017static void build_update_entries(u32 **p, unsigned int tmp, unsigned int ptep)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001018{
Paul Burton2caa89b2016-04-19 09:25:09 +01001019 int pte_off_even = 0;
1020 int pte_off_odd = sizeof(pte_t);
Paul Burton7b2cb642016-04-19 09:25:05 +01001021
Paul Burton2caa89b2016-04-19 09:25:09 +01001022#if defined(CONFIG_CPU_MIPS32) && defined(CONFIG_PHYS_ADDR_T_64BIT)
1023 /* The low 32 bits of EntryLo is stored in pte_high */
1024 pte_off_even += offsetof(pte_t, pte_high);
1025 pte_off_odd += offsetof(pte_t, pte_high);
1026#endif
1027
1028 if (config_enabled(CONFIG_XPA)) {
Steven J. Hillc5b36782015-02-26 18:16:38 -06001029 uasm_i_lw(p, tmp, pte_off_even, ptep); /* even pte */
Steven J. Hillc5b36782015-02-26 18:16:38 -06001030 UASM_i_ROTR(p, tmp, tmp, ilog2(_PAGE_GLOBAL));
Steven J. Hillc5b36782015-02-26 18:16:38 -06001031 UASM_i_MTC0(p, tmp, C0_ENTRYLO0);
Paul Burton7b2cb642016-04-19 09:25:05 +01001032
James Hogan4b6f99d2016-04-19 09:25:10 +01001033 if (cpu_has_xpa && !mips_xpa_disabled) {
1034 uasm_i_lw(p, tmp, 0, ptep);
1035 uasm_i_ext(p, tmp, tmp, 0, 24);
1036 uasm_i_mthc0(p, tmp, C0_ENTRYLO0);
1037 }
James Hoganf3832192016-04-19 09:25:06 +01001038
1039 uasm_i_lw(p, tmp, pte_off_odd, ptep); /* odd pte */
1040 UASM_i_ROTR(p, tmp, tmp, ilog2(_PAGE_GLOBAL));
1041 UASM_i_MTC0(p, tmp, C0_ENTRYLO1);
1042
James Hogan4b6f99d2016-04-19 09:25:10 +01001043 if (cpu_has_xpa && !mips_xpa_disabled) {
1044 uasm_i_lw(p, tmp, sizeof(pte_t), ptep);
1045 uasm_i_ext(p, tmp, tmp, 0, 24);
1046 uasm_i_mthc0(p, tmp, C0_ENTRYLO1);
1047 }
Paul Burton7b2cb642016-04-19 09:25:05 +01001048 return;
1049 }
1050
Paul Burton2caa89b2016-04-19 09:25:09 +01001051 UASM_i_LW(p, tmp, pte_off_even, ptep); /* get even pte */
1052 UASM_i_LW(p, ptep, pte_off_odd, ptep); /* get odd pte */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001053 if (r45k_bvahwbug())
1054 build_tlb_probe_entry(p);
Paul Burton974a0b62015-09-22 11:42:49 -07001055 build_convert_pte_to_entrylo(p, tmp);
1056 if (r4k_250MHZhwbug())
1057 UASM_i_MTC0(p, 0, C0_ENTRYLO0);
1058 UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
1059 build_convert_pte_to_entrylo(p, ptep);
1060 if (r45k_bvahwbug())
1061 uasm_i_mfc0(p, tmp, C0_INDEX);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001062 if (r4k_250MHZhwbug())
David Daney9b8c3892010-02-10 15:12:44 -08001063 UASM_i_MTC0(p, 0, C0_ENTRYLO1);
1064 UASM_i_MTC0(p, ptep, C0_ENTRYLO1); /* load it */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001065}
1066
David Daney2c8c53e2010-12-27 18:07:57 -08001067struct mips_huge_tlb_info {
1068 int huge_pte;
1069 int restore_scratch;
David Daney9e0f1622014-10-20 15:34:23 -07001070 bool need_reload_pte;
David Daney2c8c53e2010-12-27 18:07:57 -08001071};
1072
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001073static struct mips_huge_tlb_info
David Daney2c8c53e2010-12-27 18:07:57 -08001074build_fast_tlb_refill_handler (u32 **p, struct uasm_label **l,
1075 struct uasm_reloc **r, unsigned int tmp,
Jayachandran C7777b932013-06-11 14:41:35 +00001076 unsigned int ptr, int c0_scratch_reg)
David Daney2c8c53e2010-12-27 18:07:57 -08001077{
1078 struct mips_huge_tlb_info rv;
1079 unsigned int even, odd;
1080 int vmalloc_branch_delay_filled = 0;
1081 const int scratch = 1; /* Our extra working register */
1082
1083 rv.huge_pte = scratch;
1084 rv.restore_scratch = 0;
David Daney9e0f1622014-10-20 15:34:23 -07001085 rv.need_reload_pte = false;
David Daney2c8c53e2010-12-27 18:07:57 -08001086
1087 if (check_for_high_segbits) {
1088 UASM_i_MFC0(p, tmp, C0_BADVADDR);
1089
1090 if (pgd_reg != -1)
Jayachandran C7777b932013-06-11 14:41:35 +00001091 UASM_i_MFC0(p, ptr, c0_kscratch(), pgd_reg);
David Daney2c8c53e2010-12-27 18:07:57 -08001092 else
1093 UASM_i_MFC0(p, ptr, C0_CONTEXT);
1094
Jayachandran C7777b932013-06-11 14:41:35 +00001095 if (c0_scratch_reg >= 0)
1096 UASM_i_MTC0(p, scratch, c0_kscratch(), c0_scratch_reg);
David Daney2c8c53e2010-12-27 18:07:57 -08001097 else
1098 UASM_i_SW(p, scratch, scratchpad_offset(0), 0);
1099
1100 uasm_i_dsrl_safe(p, scratch, tmp,
1101 PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
1102 uasm_il_bnez(p, r, scratch, label_vmalloc);
1103
1104 if (pgd_reg == -1) {
1105 vmalloc_branch_delay_filled = 1;
1106 /* Clear lower 23 bits of context. */
1107 uasm_i_dins(p, ptr, 0, 0, 23);
1108 }
1109 } else {
1110 if (pgd_reg != -1)
Jayachandran C7777b932013-06-11 14:41:35 +00001111 UASM_i_MFC0(p, ptr, c0_kscratch(), pgd_reg);
David Daney2c8c53e2010-12-27 18:07:57 -08001112 else
1113 UASM_i_MFC0(p, ptr, C0_CONTEXT);
1114
1115 UASM_i_MFC0(p, tmp, C0_BADVADDR);
1116
Jayachandran C7777b932013-06-11 14:41:35 +00001117 if (c0_scratch_reg >= 0)
1118 UASM_i_MTC0(p, scratch, c0_kscratch(), c0_scratch_reg);
David Daney2c8c53e2010-12-27 18:07:57 -08001119 else
1120 UASM_i_SW(p, scratch, scratchpad_offset(0), 0);
1121
1122 if (pgd_reg == -1)
1123 /* Clear lower 23 bits of context. */
1124 uasm_i_dins(p, ptr, 0, 0, 23);
1125
1126 uasm_il_bltz(p, r, tmp, label_vmalloc);
1127 }
1128
1129 if (pgd_reg == -1) {
1130 vmalloc_branch_delay_filled = 1;
Ralf Baechle70342282013-01-22 12:59:30 +01001131 /* 1 0 1 0 1 << 6 xkphys cached */
David Daney2c8c53e2010-12-27 18:07:57 -08001132 uasm_i_ori(p, ptr, ptr, 0x540);
1133 uasm_i_drotr(p, ptr, ptr, 11);
1134 }
1135
1136#ifdef __PAGETABLE_PMD_FOLDED
1137#define LOC_PTEP scratch
1138#else
1139#define LOC_PTEP ptr
1140#endif
1141
1142 if (!vmalloc_branch_delay_filled)
1143 /* get pgd offset in bytes */
1144 uasm_i_dsrl_safe(p, scratch, tmp, PGDIR_SHIFT - 3);
1145
1146 uasm_l_vmalloc_done(l, *p);
1147
1148 /*
Ralf Baechle70342282013-01-22 12:59:30 +01001149 * tmp ptr
1150 * fall-through case = badvaddr *pgd_current
1151 * vmalloc case = badvaddr swapper_pg_dir
David Daney2c8c53e2010-12-27 18:07:57 -08001152 */
1153
1154 if (vmalloc_branch_delay_filled)
1155 /* get pgd offset in bytes */
1156 uasm_i_dsrl_safe(p, scratch, tmp, PGDIR_SHIFT - 3);
1157
1158#ifdef __PAGETABLE_PMD_FOLDED
1159 GET_CONTEXT(p, tmp); /* get context reg */
1160#endif
1161 uasm_i_andi(p, scratch, scratch, (PTRS_PER_PGD - 1) << 3);
1162
1163 if (use_lwx_insns()) {
1164 UASM_i_LWX(p, LOC_PTEP, scratch, ptr);
1165 } else {
1166 uasm_i_daddu(p, ptr, ptr, scratch); /* add in pgd offset */
1167 uasm_i_ld(p, LOC_PTEP, 0, ptr); /* get pmd pointer */
1168 }
1169
1170#ifndef __PAGETABLE_PMD_FOLDED
1171 /* get pmd offset in bytes */
1172 uasm_i_dsrl_safe(p, scratch, tmp, PMD_SHIFT - 3);
1173 uasm_i_andi(p, scratch, scratch, (PTRS_PER_PMD - 1) << 3);
1174 GET_CONTEXT(p, tmp); /* get context reg */
1175
1176 if (use_lwx_insns()) {
1177 UASM_i_LWX(p, scratch, scratch, ptr);
1178 } else {
1179 uasm_i_daddu(p, ptr, ptr, scratch); /* add in pmd offset */
1180 UASM_i_LW(p, scratch, 0, ptr);
1181 }
1182#endif
1183 /* Adjust the context during the load latency. */
1184 build_adjust_context(p, tmp);
1185
David Daneyaa1762f2012-10-17 00:48:10 +02001186#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daney2c8c53e2010-12-27 18:07:57 -08001187 uasm_il_bbit1(p, r, scratch, ilog2(_PAGE_HUGE), label_tlb_huge_update);
1188 /*
1189 * The in the LWX case we don't want to do the load in the
Ralf Baechle70342282013-01-22 12:59:30 +01001190 * delay slot. It cannot issue in the same cycle and may be
David Daney2c8c53e2010-12-27 18:07:57 -08001191 * speculative and unneeded.
1192 */
1193 if (use_lwx_insns())
1194 uasm_i_nop(p);
David Daneyaa1762f2012-10-17 00:48:10 +02001195#endif /* CONFIG_MIPS_HUGE_TLB_SUPPORT */
David Daney2c8c53e2010-12-27 18:07:57 -08001196
1197
1198 /* build_update_entries */
1199 if (use_lwx_insns()) {
1200 even = ptr;
1201 odd = tmp;
1202 UASM_i_LWX(p, even, scratch, tmp);
1203 UASM_i_ADDIU(p, tmp, tmp, sizeof(pte_t));
1204 UASM_i_LWX(p, odd, scratch, tmp);
1205 } else {
1206 UASM_i_ADDU(p, ptr, scratch, tmp); /* add in offset */
1207 even = tmp;
1208 odd = ptr;
1209 UASM_i_LW(p, even, 0, ptr); /* get even pte */
1210 UASM_i_LW(p, odd, sizeof(pte_t), ptr); /* get odd pte */
1211 }
Steven J. Hill05857c62012-09-13 16:51:46 -05001212 if (cpu_has_rixi) {
David Daney748e7872012-08-23 10:02:03 -07001213 uasm_i_drotr(p, even, even, ilog2(_PAGE_GLOBAL));
David Daney2c8c53e2010-12-27 18:07:57 -08001214 UASM_i_MTC0(p, even, C0_ENTRYLO0); /* load it */
David Daney748e7872012-08-23 10:02:03 -07001215 uasm_i_drotr(p, odd, odd, ilog2(_PAGE_GLOBAL));
David Daney2c8c53e2010-12-27 18:07:57 -08001216 } else {
1217 uasm_i_dsrl_safe(p, even, even, ilog2(_PAGE_GLOBAL));
1218 UASM_i_MTC0(p, even, C0_ENTRYLO0); /* load it */
1219 uasm_i_dsrl_safe(p, odd, odd, ilog2(_PAGE_GLOBAL));
1220 }
1221 UASM_i_MTC0(p, odd, C0_ENTRYLO1); /* load it */
1222
Jayachandran C7777b932013-06-11 14:41:35 +00001223 if (c0_scratch_reg >= 0) {
1224 UASM_i_MFC0(p, scratch, c0_kscratch(), c0_scratch_reg);
David Daney2c8c53e2010-12-27 18:07:57 -08001225 build_tlb_write_entry(p, l, r, tlb_random);
1226 uasm_l_leave(l, *p);
1227 rv.restore_scratch = 1;
1228 } else if (PAGE_SHIFT == 14 || PAGE_SHIFT == 13) {
1229 build_tlb_write_entry(p, l, r, tlb_random);
1230 uasm_l_leave(l, *p);
1231 UASM_i_LW(p, scratch, scratchpad_offset(0), 0);
1232 } else {
1233 UASM_i_LW(p, scratch, scratchpad_offset(0), 0);
1234 build_tlb_write_entry(p, l, r, tlb_random);
1235 uasm_l_leave(l, *p);
1236 rv.restore_scratch = 1;
1237 }
1238
1239 uasm_i_eret(p); /* return from trap */
1240
1241 return rv;
1242}
1243
David Daneye6f72d32009-05-20 11:40:58 -07001244/*
1245 * For a 64-bit kernel, we are using the 64-bit XTLB refill exception
1246 * because EXL == 0. If we wrap, we can also use the 32 instruction
1247 * slots before the XTLB refill exception handler which belong to the
1248 * unused TLB refill exception.
1249 */
1250#define MIPS64_REFILL_INSNS 32
1251
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001252static void build_r4000_tlb_refill_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001253{
1254 u32 *p = tlb_handler;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001255 struct uasm_label *l = labels;
1256 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001257 u32 *f;
1258 unsigned int final_len;
Ralf Baechle4a9040f2011-03-29 10:54:54 +02001259 struct mips_huge_tlb_info htlb_info __maybe_unused;
1260 enum vmalloc64_mode vmalloc_mode __maybe_unused;
David Daney18280ed2014-05-28 23:52:13 +02001261
Linus Torvalds1da177e2005-04-16 15:20:36 -07001262 memset(tlb_handler, 0, sizeof(tlb_handler));
1263 memset(labels, 0, sizeof(labels));
1264 memset(relocs, 0, sizeof(relocs));
1265 memset(final_handler, 0, sizeof(final_handler));
1266
David Daney18280ed2014-05-28 23:52:13 +02001267 if (IS_ENABLED(CONFIG_64BIT) && (scratch_reg >= 0 || scratchpad_available()) && use_bbit_insns()) {
David Daney2c8c53e2010-12-27 18:07:57 -08001268 htlb_info = build_fast_tlb_refill_handler(&p, &l, &r, K0, K1,
1269 scratch_reg);
1270 vmalloc_mode = refill_scratch;
1271 } else {
1272 htlb_info.huge_pte = K0;
1273 htlb_info.restore_scratch = 0;
David Daney9e0f1622014-10-20 15:34:23 -07001274 htlb_info.need_reload_pte = true;
David Daney2c8c53e2010-12-27 18:07:57 -08001275 vmalloc_mode = refill_noscratch;
1276 /*
1277 * create the plain linear handler
1278 */
1279 if (bcm1250_m3_war()) {
1280 unsigned int segbits = 44;
1281
1282 uasm_i_dmfc0(&p, K0, C0_BADVADDR);
1283 uasm_i_dmfc0(&p, K1, C0_ENTRYHI);
1284 uasm_i_xor(&p, K0, K0, K1);
1285 uasm_i_dsrl_safe(&p, K1, K0, 62);
1286 uasm_i_dsrl_safe(&p, K0, K0, 12 + 1);
1287 uasm_i_dsll_safe(&p, K0, K0, 64 + 12 + 1 - segbits);
1288 uasm_i_or(&p, K0, K0, K1);
1289 uasm_il_bnez(&p, &r, K0, label_leave);
1290 /* No need for uasm_i_nop */
1291 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001292
Ralf Baechle875d43e2005-09-03 15:56:16 -07001293#ifdef CONFIG_64BIT
David Daney2c8c53e2010-12-27 18:07:57 -08001294 build_get_pmde64(&p, &l, &r, K0, K1); /* get pmd in K1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001295#else
David Daney2c8c53e2010-12-27 18:07:57 -08001296 build_get_pgde32(&p, K0, K1); /* get pgd in K1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001297#endif
1298
David Daneyaa1762f2012-10-17 00:48:10 +02001299#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daney2c8c53e2010-12-27 18:07:57 -08001300 build_is_huge_pte(&p, &r, K0, K1, label_tlb_huge_update);
David Daneyfd062c82009-05-27 17:47:44 -07001301#endif
1302
David Daney2c8c53e2010-12-27 18:07:57 -08001303 build_get_ptep(&p, K0, K1);
1304 build_update_entries(&p, K0, K1);
1305 build_tlb_write_entry(&p, &l, &r, tlb_random);
1306 uasm_l_leave(&l, p);
1307 uasm_i_eret(&p); /* return from trap */
1308 }
David Daneyaa1762f2012-10-17 00:48:10 +02001309#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -07001310 uasm_l_tlb_huge_update(&l, p);
David Daney9e0f1622014-10-20 15:34:23 -07001311 if (htlb_info.need_reload_pte)
1312 UASM_i_LW(&p, htlb_info.huge_pte, 0, K1);
David Daney2c8c53e2010-12-27 18:07:57 -08001313 build_huge_update_entries(&p, htlb_info.huge_pte, K1);
1314 build_huge_tlb_write_entry(&p, &l, &r, K0, tlb_random,
1315 htlb_info.restore_scratch);
David Daneyfd062c82009-05-27 17:47:44 -07001316#endif
1317
Ralf Baechle875d43e2005-09-03 15:56:16 -07001318#ifdef CONFIG_64BIT
David Daney2c8c53e2010-12-27 18:07:57 -08001319 build_get_pgd_vmalloc64(&p, &l, &r, K0, K1, vmalloc_mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001320#endif
1321
1322 /*
1323 * Overflow check: For the 64bit handler, we need at least one
1324 * free instruction slot for the wrap-around branch. In worst
1325 * case, if the intended insertion point is a delay slot, we
Matt LaPlante4b3f6862006-10-03 22:21:02 +02001326 * need three, with the second nop'ed and the third being
Linus Torvalds1da177e2005-04-16 15:20:36 -07001327 * unused.
1328 */
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001329 switch (boot_cpu_type()) {
1330 default:
1331 if (sizeof(long) == 4) {
1332 case CPU_LOONGSON2:
1333 /* Loongson2 ebase is different than r4k, we have more space */
1334 if ((p - tlb_handler) > 64)
1335 panic("TLB refill handler space exceeded");
1336 /*
1337 * Now fold the handler in the TLB refill handler space.
1338 */
1339 f = final_handler;
1340 /* Simplest case, just copy the handler. */
1341 uasm_copy_handler(relocs, labels, tlb_handler, p, f);
1342 final_len = p - tlb_handler;
1343 break;
1344 } else {
1345 if (((p - tlb_handler) > (MIPS64_REFILL_INSNS * 2) - 1)
1346 || (((p - tlb_handler) > (MIPS64_REFILL_INSNS * 2) - 3)
1347 && uasm_insn_has_bdelay(relocs,
1348 tlb_handler + MIPS64_REFILL_INSNS - 3)))
1349 panic("TLB refill handler space exceeded");
1350 /*
1351 * Now fold the handler in the TLB refill handler space.
1352 */
1353 f = final_handler + MIPS64_REFILL_INSNS;
1354 if ((p - tlb_handler) <= MIPS64_REFILL_INSNS) {
1355 /* Just copy the handler. */
1356 uasm_copy_handler(relocs, labels, tlb_handler, p, f);
1357 final_len = p - tlb_handler;
1358 } else {
David Daneyaa1762f2012-10-17 00:48:10 +02001359#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001360 const enum label_id ls = label_tlb_huge_update;
David Daney95affdd2009-05-20 11:40:59 -07001361#else
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001362 const enum label_id ls = label_vmalloc;
David Daney95affdd2009-05-20 11:40:59 -07001363#endif
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001364 u32 *split;
1365 int ov = 0;
1366 int i;
David Daney95affdd2009-05-20 11:40:59 -07001367
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001368 for (i = 0; i < ARRAY_SIZE(labels) && labels[i].lab != ls; i++)
1369 ;
1370 BUG_ON(i == ARRAY_SIZE(labels));
1371 split = labels[i].addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001372
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001373 /*
1374 * See if we have overflown one way or the other.
1375 */
1376 if (split > tlb_handler + MIPS64_REFILL_INSNS ||
1377 split < p - MIPS64_REFILL_INSNS)
1378 ov = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001379
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001380 if (ov) {
1381 /*
1382 * Split two instructions before the end. One
1383 * for the branch and one for the instruction
1384 * in the delay slot.
1385 */
1386 split = tlb_handler + MIPS64_REFILL_INSNS - 2;
David Daney95affdd2009-05-20 11:40:59 -07001387
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001388 /*
1389 * If the branch would fall in a delay slot,
1390 * we must back up an additional instruction
1391 * so that it is no longer in a delay slot.
1392 */
1393 if (uasm_insn_has_bdelay(relocs, split - 1))
1394 split--;
1395 }
1396 /* Copy first part of the handler. */
1397 uasm_copy_handler(relocs, labels, tlb_handler, split, f);
1398 f += split - tlb_handler;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001399
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001400 if (ov) {
1401 /* Insert branch. */
1402 uasm_l_split(&l, final_handler);
1403 uasm_il_b(&f, &r, label_split);
1404 if (uasm_insn_has_bdelay(relocs, split))
1405 uasm_i_nop(&f);
1406 else {
1407 uasm_copy_handler(relocs, labels,
1408 split, split + 1, f);
1409 uasm_move_labels(labels, f, f + 1, -1);
1410 f++;
1411 split++;
1412 }
1413 }
1414
1415 /* Copy the rest of the handler. */
1416 uasm_copy_handler(relocs, labels, split, p, final_handler);
1417 final_len = (f - (final_handler + MIPS64_REFILL_INSNS)) +
1418 (p - split);
David Daney95affdd2009-05-20 11:40:59 -07001419 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001420 }
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001421 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001422 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001423
Thiemo Seufere30ec452008-01-28 20:05:38 +00001424 uasm_resolve_relocs(relocs, labels);
1425 pr_debug("Wrote TLB refill handler (%u instructions).\n",
1426 final_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001427
Ralf Baechle91b05e62006-03-29 18:53:00 +01001428 memcpy((void *)ebase, final_handler, 0x100);
Leonid Yegoshin10620802014-07-11 15:18:05 -07001429 local_flush_icache_range(ebase, ebase + 0x100);
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +02001430
Ralf Baechlea2c763e2012-10-16 22:20:26 +02001431 dump_handler("r4000_tlb_refill", (u32 *)ebase, 64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001432}
1433
Huacai Chen380cd582016-03-03 09:45:12 +08001434static void setup_pw(void)
1435{
1436 unsigned long pgd_i, pgd_w;
1437#ifndef __PAGETABLE_PMD_FOLDED
1438 unsigned long pmd_i, pmd_w;
1439#endif
1440 unsigned long pt_i, pt_w;
1441 unsigned long pte_i, pte_w;
1442#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
1443 unsigned long psn;
1444
1445 psn = ilog2(_PAGE_HUGE); /* bit used to indicate huge page */
1446#endif
1447 pgd_i = PGDIR_SHIFT; /* 1st level PGD */
1448#ifndef __PAGETABLE_PMD_FOLDED
1449 pgd_w = PGDIR_SHIFT - PMD_SHIFT + PGD_ORDER;
1450
1451 pmd_i = PMD_SHIFT; /* 2nd level PMD */
1452 pmd_w = PMD_SHIFT - PAGE_SHIFT;
1453#else
1454 pgd_w = PGDIR_SHIFT - PAGE_SHIFT + PGD_ORDER;
1455#endif
1456
1457 pt_i = PAGE_SHIFT; /* 3rd level PTE */
1458 pt_w = PAGE_SHIFT - 3;
1459
1460 pte_i = ilog2(_PAGE_GLOBAL);
1461 pte_w = 0;
1462
1463#ifndef __PAGETABLE_PMD_FOLDED
1464 write_c0_pwfield(pgd_i << 24 | pmd_i << 12 | pt_i << 6 | pte_i);
1465 write_c0_pwsize(1 << 30 | pgd_w << 24 | pmd_w << 12 | pt_w << 6 | pte_w);
1466#else
1467 write_c0_pwfield(pgd_i << 24 | pt_i << 6 | pte_i);
1468 write_c0_pwsize(1 << 30 | pgd_w << 24 | pt_w << 6 | pte_w);
1469#endif
1470
1471#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
1472 write_c0_pwctl(1 << 6 | psn);
1473#endif
1474 write_c0_kpgd(swapper_pg_dir);
1475 kscratch_used_mask |= (1 << 7); /* KScratch6 is used for KPGD */
1476}
1477
1478static void build_loongson3_tlb_refill_handler(void)
1479{
1480 u32 *p = tlb_handler;
1481 struct uasm_label *l = labels;
1482 struct uasm_reloc *r = relocs;
1483
1484 memset(labels, 0, sizeof(labels));
1485 memset(relocs, 0, sizeof(relocs));
1486 memset(tlb_handler, 0, sizeof(tlb_handler));
1487
1488 if (check_for_high_segbits) {
1489 uasm_i_dmfc0(&p, K0, C0_BADVADDR);
1490 uasm_i_dsrl_safe(&p, K1, K0, PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
1491 uasm_il_beqz(&p, &r, K1, label_vmalloc);
1492 uasm_i_nop(&p);
1493
1494 uasm_il_bgez(&p, &r, K0, label_large_segbits_fault);
1495 uasm_i_nop(&p);
1496 uasm_l_vmalloc(&l, p);
1497 }
1498
1499 uasm_i_dmfc0(&p, K1, C0_PGD);
1500
1501 uasm_i_lddir(&p, K0, K1, 3); /* global page dir */
1502#ifndef __PAGETABLE_PMD_FOLDED
1503 uasm_i_lddir(&p, K1, K0, 1); /* middle page dir */
1504#endif
1505 uasm_i_ldpte(&p, K1, 0); /* even */
1506 uasm_i_ldpte(&p, K1, 1); /* odd */
1507 uasm_i_tlbwr(&p);
1508
1509 /* restore page mask */
1510 if (PM_DEFAULT_MASK >> 16) {
1511 uasm_i_lui(&p, K0, PM_DEFAULT_MASK >> 16);
1512 uasm_i_ori(&p, K0, K0, PM_DEFAULT_MASK & 0xffff);
1513 uasm_i_mtc0(&p, K0, C0_PAGEMASK);
1514 } else if (PM_DEFAULT_MASK) {
1515 uasm_i_ori(&p, K0, 0, PM_DEFAULT_MASK);
1516 uasm_i_mtc0(&p, K0, C0_PAGEMASK);
1517 } else {
1518 uasm_i_mtc0(&p, 0, C0_PAGEMASK);
1519 }
1520
1521 uasm_i_eret(&p);
1522
1523 if (check_for_high_segbits) {
1524 uasm_l_large_segbits_fault(&l, p);
1525 UASM_i_LA(&p, K1, (unsigned long)tlb_do_page_fault_0);
1526 uasm_i_jr(&p, K1);
1527 uasm_i_nop(&p);
1528 }
1529
1530 uasm_resolve_relocs(relocs, labels);
1531 memcpy((void *)(ebase + 0x80), tlb_handler, 0x80);
1532 local_flush_icache_range(ebase + 0x80, ebase + 0x100);
1533 dump_handler("loongson3_tlb_refill", (u32 *)(ebase + 0x80), 32);
1534}
1535
Jayachandran C6ba045f2013-06-23 17:16:19 +00001536extern u32 handle_tlbl[], handle_tlbl_end[];
1537extern u32 handle_tlbs[], handle_tlbs_end[];
1538extern u32 handle_tlbm[], handle_tlbm_end[];
Steven J. Hill7bb39402014-04-10 14:06:17 -05001539extern u32 tlbmiss_handler_setup_pgd_start[], tlbmiss_handler_setup_pgd[];
1540extern u32 tlbmiss_handler_setup_pgd_end[];
David Daney3d8bfdd2010-12-21 14:19:11 -08001541
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05301542static void build_setup_pgd(void)
David Daney3d8bfdd2010-12-21 14:19:11 -08001543{
1544 const int a0 = 4;
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05301545 const int __maybe_unused a1 = 5;
1546 const int __maybe_unused a2 = 6;
Steven J. Hill7bb39402014-04-10 14:06:17 -05001547 u32 *p = tlbmiss_handler_setup_pgd_start;
Jayachandran C6ba045f2013-06-23 17:16:19 +00001548 const int tlbmiss_handler_setup_pgd_size =
Steven J. Hill7bb39402014-04-10 14:06:17 -05001549 tlbmiss_handler_setup_pgd_end - tlbmiss_handler_setup_pgd_start;
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05301550#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
1551 long pgdc = (long)pgd_current;
1552#endif
David Daney3d8bfdd2010-12-21 14:19:11 -08001553
Jayachandran C6ba045f2013-06-23 17:16:19 +00001554 memset(tlbmiss_handler_setup_pgd, 0, tlbmiss_handler_setup_pgd_size *
1555 sizeof(tlbmiss_handler_setup_pgd[0]));
David Daney3d8bfdd2010-12-21 14:19:11 -08001556 memset(labels, 0, sizeof(labels));
1557 memset(relocs, 0, sizeof(relocs));
David Daney3d8bfdd2010-12-21 14:19:11 -08001558 pgd_reg = allocate_kscratch();
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05301559#ifdef CONFIG_MIPS_PGD_C0_CONTEXT
David Daney3d8bfdd2010-12-21 14:19:11 -08001560 if (pgd_reg == -1) {
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05301561 struct uasm_label *l = labels;
1562 struct uasm_reloc *r = relocs;
1563
David Daney3d8bfdd2010-12-21 14:19:11 -08001564 /* PGD << 11 in c0_Context */
1565 /*
1566 * If it is a ckseg0 address, convert to a physical
1567 * address. Shifting right by 29 and adding 4 will
1568 * result in zero for these addresses.
1569 *
1570 */
1571 UASM_i_SRA(&p, a1, a0, 29);
1572 UASM_i_ADDIU(&p, a1, a1, 4);
1573 uasm_il_bnez(&p, &r, a1, label_tlbl_goaround1);
1574 uasm_i_nop(&p);
1575 uasm_i_dinsm(&p, a0, 0, 29, 64 - 29);
1576 uasm_l_tlbl_goaround1(&l, p);
1577 UASM_i_SLL(&p, a0, a0, 11);
1578 uasm_i_jr(&p, 31);
1579 UASM_i_MTC0(&p, a0, C0_CONTEXT);
1580 } else {
1581 /* PGD in c0_KScratch */
1582 uasm_i_jr(&p, 31);
Huacai Chen380cd582016-03-03 09:45:12 +08001583 if (cpu_has_ldpte)
1584 UASM_i_MTC0(&p, a0, C0_PWBASE);
1585 else
1586 UASM_i_MTC0(&p, a0, c0_kscratch(), pgd_reg);
David Daney3d8bfdd2010-12-21 14:19:11 -08001587 }
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05301588#else
1589#ifdef CONFIG_SMP
1590 /* Save PGD to pgd_current[smp_processor_id()] */
1591 UASM_i_CPUID_MFC0(&p, a1, SMP_CPUID_REG);
1592 UASM_i_SRL_SAFE(&p, a1, a1, SMP_CPUID_PTRSHIFT);
1593 UASM_i_LA_mostly(&p, a2, pgdc);
1594 UASM_i_ADDU(&p, a2, a2, a1);
1595 UASM_i_SW(&p, a0, uasm_rel_lo(pgdc), a2);
1596#else
1597 UASM_i_LA_mostly(&p, a2, pgdc);
1598 UASM_i_SW(&p, a0, uasm_rel_lo(pgdc), a2);
1599#endif /* SMP */
1600 uasm_i_jr(&p, 31);
1601
1602 /* if pgd_reg is allocated, save PGD also to scratch register */
1603 if (pgd_reg != -1)
1604 UASM_i_MTC0(&p, a0, c0_kscratch(), pgd_reg);
1605 else
1606 uasm_i_nop(&p);
1607#endif
Jayachandran C6ba045f2013-06-23 17:16:19 +00001608 if (p >= tlbmiss_handler_setup_pgd_end)
1609 panic("tlbmiss_handler_setup_pgd space exceeded");
David Daney3d8bfdd2010-12-21 14:19:11 -08001610
Jayachandran C6ba045f2013-06-23 17:16:19 +00001611 uasm_resolve_relocs(relocs, labels);
1612 pr_debug("Wrote tlbmiss_handler_setup_pgd (%u instructions).\n",
1613 (unsigned int)(p - tlbmiss_handler_setup_pgd));
1614
1615 dump_handler("tlbmiss_handler", tlbmiss_handler_setup_pgd,
1616 tlbmiss_handler_setup_pgd_size);
David Daney3d8bfdd2010-12-21 14:19:11 -08001617}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001618
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001619static void
David Daneybd1437e2009-05-08 15:10:50 -07001620iPTE_LW(u32 **p, unsigned int pte, unsigned int ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001621{
1622#ifdef CONFIG_SMP
Ralf Baechle34adb282014-11-22 00:16:48 +01001623# ifdef CONFIG_PHYS_ADDR_T_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001624 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +00001625 uasm_i_lld(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001626 else
1627# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00001628 UASM_i_LL(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001629#else
Ralf Baechle34adb282014-11-22 00:16:48 +01001630# ifdef CONFIG_PHYS_ADDR_T_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001631 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +00001632 uasm_i_ld(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001633 else
1634# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00001635 UASM_i_LW(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001636#endif
1637}
1638
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001639static void
Thiemo Seufere30ec452008-01-28 20:05:38 +00001640iPTE_SW(u32 **p, struct uasm_reloc **r, unsigned int pte, unsigned int ptr,
Paul Burtonbbeeffe2016-04-19 09:25:07 +01001641 unsigned int mode, unsigned int scratch)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001642{
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001643 unsigned int hwmode = mode & (_PAGE_VALID | _PAGE_DIRTY);
Paul Burtonb4ebbb82016-04-19 09:25:08 +01001644 unsigned int swmode = mode & ~hwmode;
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001645
Paul Burton7b2cb642016-04-19 09:25:05 +01001646 if (config_enabled(CONFIG_XPA) && !cpu_has_64bits) {
Paul Burtonb4ebbb82016-04-19 09:25:08 +01001647 uasm_i_lui(p, scratch, swmode >> 16);
Steven J. Hillc5b36782015-02-26 18:16:38 -06001648 uasm_i_or(p, pte, pte, scratch);
Paul Burtonb4ebbb82016-04-19 09:25:08 +01001649 BUG_ON(swmode & 0xffff);
1650 } else {
1651 uasm_i_ori(p, pte, pte, mode);
1652 }
1653
Linus Torvalds1da177e2005-04-16 15:20:36 -07001654#ifdef CONFIG_SMP
Ralf Baechle34adb282014-11-22 00:16:48 +01001655# ifdef CONFIG_PHYS_ADDR_T_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001656 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +00001657 uasm_i_scd(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001658 else
1659# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00001660 UASM_i_SC(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001661
1662 if (r10000_llsc_war())
Thiemo Seufere30ec452008-01-28 20:05:38 +00001663 uasm_il_beqzl(p, r, pte, label_smp_pgtable_change);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001664 else
Thiemo Seufere30ec452008-01-28 20:05:38 +00001665 uasm_il_beqz(p, r, pte, label_smp_pgtable_change);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001666
Ralf Baechle34adb282014-11-22 00:16:48 +01001667# ifdef CONFIG_PHYS_ADDR_T_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001668 if (!cpu_has_64bits) {
Thiemo Seufere30ec452008-01-28 20:05:38 +00001669 /* no uasm_i_nop needed */
1670 uasm_i_ll(p, pte, sizeof(pte_t) / 2, ptr);
1671 uasm_i_ori(p, pte, pte, hwmode);
Paul Burtonb4ebbb82016-04-19 09:25:08 +01001672 BUG_ON(hwmode & ~0xffff);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001673 uasm_i_sc(p, pte, sizeof(pte_t) / 2, ptr);
1674 uasm_il_beqz(p, r, pte, label_smp_pgtable_change);
1675 /* no uasm_i_nop needed */
1676 uasm_i_lw(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001677 } else
Thiemo Seufere30ec452008-01-28 20:05:38 +00001678 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001679# else
Thiemo Seufere30ec452008-01-28 20:05:38 +00001680 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001681# endif
1682#else
Ralf Baechle34adb282014-11-22 00:16:48 +01001683# ifdef CONFIG_PHYS_ADDR_T_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001684 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +00001685 uasm_i_sd(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001686 else
1687# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00001688 UASM_i_SW(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001689
Ralf Baechle34adb282014-11-22 00:16:48 +01001690# ifdef CONFIG_PHYS_ADDR_T_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001691 if (!cpu_has_64bits) {
Thiemo Seufere30ec452008-01-28 20:05:38 +00001692 uasm_i_lw(p, pte, sizeof(pte_t) / 2, ptr);
1693 uasm_i_ori(p, pte, pte, hwmode);
Paul Burtonb4ebbb82016-04-19 09:25:08 +01001694 BUG_ON(hwmode & ~0xffff);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001695 uasm_i_sw(p, pte, sizeof(pte_t) / 2, ptr);
1696 uasm_i_lw(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001697 }
1698# endif
1699#endif
1700}
1701
1702/*
1703 * Check if PTE is present, if not then jump to LABEL. PTR points to
1704 * the page table where this PTE is located, PTE will be re-loaded
1705 * with it's original value.
1706 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001707static void
David Daneybd1437e2009-05-08 15:10:50 -07001708build_pte_present(u32 **p, struct uasm_reloc **r,
David Daneybf286072011-07-05 16:34:46 -07001709 int pte, int ptr, int scratch, enum label_id lid)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001710{
David Daneybf286072011-07-05 16:34:46 -07001711 int t = scratch >= 0 ? scratch : pte;
James Hogan8fe49082015-04-27 15:07:18 +01001712 int cur = pte;
David Daneybf286072011-07-05 16:34:46 -07001713
Steven J. Hill05857c62012-09-13 16:51:46 -05001714 if (cpu_has_rixi) {
David Daneycc33ae42010-12-20 15:54:50 -08001715 if (use_bbit_insns()) {
1716 uasm_il_bbit0(p, r, pte, ilog2(_PAGE_PRESENT), lid);
1717 uasm_i_nop(p);
1718 } else {
James Hogan8fe49082015-04-27 15:07:18 +01001719 if (_PAGE_PRESENT_SHIFT) {
1720 uasm_i_srl(p, t, cur, _PAGE_PRESENT_SHIFT);
1721 cur = t;
1722 }
1723 uasm_i_andi(p, t, cur, 1);
David Daneybf286072011-07-05 16:34:46 -07001724 uasm_il_beqz(p, r, t, lid);
1725 if (pte == t)
1726 /* You lose the SMP race :-(*/
1727 iPTE_LW(p, pte, ptr);
David Daneycc33ae42010-12-20 15:54:50 -08001728 }
David Daney6dd93442010-02-10 15:12:47 -08001729 } else {
James Hogan8fe49082015-04-27 15:07:18 +01001730 if (_PAGE_PRESENT_SHIFT) {
1731 uasm_i_srl(p, t, cur, _PAGE_PRESENT_SHIFT);
1732 cur = t;
1733 }
1734 uasm_i_andi(p, t, cur,
Paul Burton780602d2016-04-19 09:25:03 +01001735 (_PAGE_PRESENT | _PAGE_NO_READ) >> _PAGE_PRESENT_SHIFT);
1736 uasm_i_xori(p, t, t, _PAGE_PRESENT >> _PAGE_PRESENT_SHIFT);
David Daneybf286072011-07-05 16:34:46 -07001737 uasm_il_bnez(p, r, t, lid);
1738 if (pte == t)
1739 /* You lose the SMP race :-(*/
1740 iPTE_LW(p, pte, ptr);
David Daney6dd93442010-02-10 15:12:47 -08001741 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001742}
1743
1744/* Make PTE valid, store result in PTR. */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001745static void
Thiemo Seufere30ec452008-01-28 20:05:38 +00001746build_make_valid(u32 **p, struct uasm_reloc **r, unsigned int pte,
Paul Burtonbbeeffe2016-04-19 09:25:07 +01001747 unsigned int ptr, unsigned int scratch)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001748{
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001749 unsigned int mode = _PAGE_VALID | _PAGE_ACCESSED;
1750
Paul Burtonbbeeffe2016-04-19 09:25:07 +01001751 iPTE_SW(p, r, pte, ptr, mode, scratch);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001752}
1753
1754/*
1755 * Check if PTE can be written to, if not branch to LABEL. Regardless
1756 * restore PTE with value from PTR when done.
1757 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001758static void
David Daneybd1437e2009-05-08 15:10:50 -07001759build_pte_writable(u32 **p, struct uasm_reloc **r,
David Daneybf286072011-07-05 16:34:46 -07001760 unsigned int pte, unsigned int ptr, int scratch,
1761 enum label_id lid)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001762{
David Daneybf286072011-07-05 16:34:46 -07001763 int t = scratch >= 0 ? scratch : pte;
James Hogan8fe49082015-04-27 15:07:18 +01001764 int cur = pte;
David Daneybf286072011-07-05 16:34:46 -07001765
James Hogan8fe49082015-04-27 15:07:18 +01001766 if (_PAGE_PRESENT_SHIFT) {
1767 uasm_i_srl(p, t, cur, _PAGE_PRESENT_SHIFT);
1768 cur = t;
1769 }
1770 uasm_i_andi(p, t, cur,
James Hogana3ae5652015-04-27 15:07:17 +01001771 (_PAGE_PRESENT | _PAGE_WRITE) >> _PAGE_PRESENT_SHIFT);
1772 uasm_i_xori(p, t, t,
1773 (_PAGE_PRESENT | _PAGE_WRITE) >> _PAGE_PRESENT_SHIFT);
David Daneybf286072011-07-05 16:34:46 -07001774 uasm_il_bnez(p, r, t, lid);
1775 if (pte == t)
1776 /* You lose the SMP race :-(*/
David Daneycc33ae42010-12-20 15:54:50 -08001777 iPTE_LW(p, pte, ptr);
David Daneybf286072011-07-05 16:34:46 -07001778 else
1779 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001780}
1781
1782/* Make PTE writable, update software status bits as well, then store
1783 * at PTR.
1784 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001785static void
Thiemo Seufere30ec452008-01-28 20:05:38 +00001786build_make_write(u32 **p, struct uasm_reloc **r, unsigned int pte,
Paul Burtonbbeeffe2016-04-19 09:25:07 +01001787 unsigned int ptr, unsigned int scratch)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001788{
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001789 unsigned int mode = (_PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID
1790 | _PAGE_DIRTY);
1791
Paul Burtonbbeeffe2016-04-19 09:25:07 +01001792 iPTE_SW(p, r, pte, ptr, mode, scratch);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001793}
1794
1795/*
1796 * Check if PTE can be modified, if not branch to LABEL. Regardless
1797 * restore PTE with value from PTR when done.
1798 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001799static void
David Daneybd1437e2009-05-08 15:10:50 -07001800build_pte_modifiable(u32 **p, struct uasm_reloc **r,
David Daneybf286072011-07-05 16:34:46 -07001801 unsigned int pte, unsigned int ptr, int scratch,
1802 enum label_id lid)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001803{
David Daneycc33ae42010-12-20 15:54:50 -08001804 if (use_bbit_insns()) {
1805 uasm_il_bbit0(p, r, pte, ilog2(_PAGE_WRITE), lid);
1806 uasm_i_nop(p);
1807 } else {
David Daneybf286072011-07-05 16:34:46 -07001808 int t = scratch >= 0 ? scratch : pte;
Steven J. Hillc5b36782015-02-26 18:16:38 -06001809 uasm_i_srl(p, t, pte, _PAGE_WRITE_SHIFT);
1810 uasm_i_andi(p, t, t, 1);
David Daneybf286072011-07-05 16:34:46 -07001811 uasm_il_beqz(p, r, t, lid);
1812 if (pte == t)
1813 /* You lose the SMP race :-(*/
1814 iPTE_LW(p, pte, ptr);
David Daneycc33ae42010-12-20 15:54:50 -08001815 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001816}
1817
David Daney826222842009-10-14 12:16:56 -07001818#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
David Daney3d8bfdd2010-12-21 14:19:11 -08001819
1820
Linus Torvalds1da177e2005-04-16 15:20:36 -07001821/*
1822 * R3000 style TLB load/store/modify handlers.
1823 */
1824
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001825/*
1826 * This places the pte into ENTRYLO0 and writes it with tlbwi.
1827 * Then it returns.
1828 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001829static void
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001830build_r3000_pte_reload_tlbwi(u32 **p, unsigned int pte, unsigned int tmp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001831{
Thiemo Seufere30ec452008-01-28 20:05:38 +00001832 uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */
1833 uasm_i_mfc0(p, tmp, C0_EPC); /* cp0 delay */
1834 uasm_i_tlbwi(p);
1835 uasm_i_jr(p, tmp);
1836 uasm_i_rfe(p); /* branch delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001837}
1838
1839/*
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001840 * This places the pte into ENTRYLO0 and writes it with tlbwi
1841 * or tlbwr as appropriate. This is because the index register
1842 * may have the probe fail bit set as a result of a trap on a
1843 * kseg2 access, i.e. without refill. Then it returns.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001844 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001845static void
Thiemo Seufere30ec452008-01-28 20:05:38 +00001846build_r3000_tlb_reload_write(u32 **p, struct uasm_label **l,
1847 struct uasm_reloc **r, unsigned int pte,
1848 unsigned int tmp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001849{
Thiemo Seufere30ec452008-01-28 20:05:38 +00001850 uasm_i_mfc0(p, tmp, C0_INDEX);
1851 uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */
1852 uasm_il_bltz(p, r, tmp, label_r3000_write_probe_fail); /* cp0 delay */
1853 uasm_i_mfc0(p, tmp, C0_EPC); /* branch delay */
1854 uasm_i_tlbwi(p); /* cp0 delay */
1855 uasm_i_jr(p, tmp);
1856 uasm_i_rfe(p); /* branch delay */
1857 uasm_l_r3000_write_probe_fail(l, *p);
1858 uasm_i_tlbwr(p); /* cp0 delay */
1859 uasm_i_jr(p, tmp);
1860 uasm_i_rfe(p); /* branch delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001861}
1862
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001863static void
Linus Torvalds1da177e2005-04-16 15:20:36 -07001864build_r3000_tlbchange_handler_head(u32 **p, unsigned int pte,
1865 unsigned int ptr)
1866{
1867 long pgdc = (long)pgd_current;
1868
Thiemo Seufere30ec452008-01-28 20:05:38 +00001869 uasm_i_mfc0(p, pte, C0_BADVADDR);
1870 uasm_i_lui(p, ptr, uasm_rel_hi(pgdc)); /* cp0 delay */
1871 uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr);
1872 uasm_i_srl(p, pte, pte, 22); /* load delay */
1873 uasm_i_sll(p, pte, pte, 2);
1874 uasm_i_addu(p, ptr, ptr, pte);
1875 uasm_i_mfc0(p, pte, C0_CONTEXT);
1876 uasm_i_lw(p, ptr, 0, ptr); /* cp0 delay */
1877 uasm_i_andi(p, pte, pte, 0xffc); /* load delay */
1878 uasm_i_addu(p, ptr, ptr, pte);
1879 uasm_i_lw(p, pte, 0, ptr);
1880 uasm_i_tlbp(p); /* load delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001881}
1882
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001883static void build_r3000_tlb_load_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001884{
1885 u32 *p = handle_tlbl;
Jayachandran C6ba045f2013-06-23 17:16:19 +00001886 const int handle_tlbl_size = handle_tlbl_end - handle_tlbl;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001887 struct uasm_label *l = labels;
1888 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001889
Jayachandran C6ba045f2013-06-23 17:16:19 +00001890 memset(handle_tlbl, 0, handle_tlbl_size * sizeof(handle_tlbl[0]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001891 memset(labels, 0, sizeof(labels));
1892 memset(relocs, 0, sizeof(relocs));
1893
1894 build_r3000_tlbchange_handler_head(&p, K0, K1);
David Daneybf286072011-07-05 16:34:46 -07001895 build_pte_present(&p, &r, K0, K1, -1, label_nopage_tlbl);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001896 uasm_i_nop(&p); /* load delay */
Paul Burtonbbeeffe2016-04-19 09:25:07 +01001897 build_make_valid(&p, &r, K0, K1, -1);
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001898 build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001899
Thiemo Seufere30ec452008-01-28 20:05:38 +00001900 uasm_l_nopage_tlbl(&l, p);
1901 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
1902 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001903
Jayachandran C6ba045f2013-06-23 17:16:19 +00001904 if (p >= handle_tlbl_end)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001905 panic("TLB load handler fastpath space exceeded");
1906
Thiemo Seufere30ec452008-01-28 20:05:38 +00001907 uasm_resolve_relocs(relocs, labels);
1908 pr_debug("Wrote TLB load handler fastpath (%u instructions).\n",
1909 (unsigned int)(p - handle_tlbl));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001910
Jayachandran C6ba045f2013-06-23 17:16:19 +00001911 dump_handler("r3000_tlb_load", handle_tlbl, handle_tlbl_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001912}
1913
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001914static void build_r3000_tlb_store_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001915{
1916 u32 *p = handle_tlbs;
Jayachandran C6ba045f2013-06-23 17:16:19 +00001917 const int handle_tlbs_size = handle_tlbs_end - handle_tlbs;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001918 struct uasm_label *l = labels;
1919 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001920
Jayachandran C6ba045f2013-06-23 17:16:19 +00001921 memset(handle_tlbs, 0, handle_tlbs_size * sizeof(handle_tlbs[0]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001922 memset(labels, 0, sizeof(labels));
1923 memset(relocs, 0, sizeof(relocs));
1924
1925 build_r3000_tlbchange_handler_head(&p, K0, K1);
David Daneybf286072011-07-05 16:34:46 -07001926 build_pte_writable(&p, &r, K0, K1, -1, label_nopage_tlbs);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001927 uasm_i_nop(&p); /* load delay */
Paul Burtonbbeeffe2016-04-19 09:25:07 +01001928 build_make_write(&p, &r, K0, K1, -1);
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001929 build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001930
Thiemo Seufere30ec452008-01-28 20:05:38 +00001931 uasm_l_nopage_tlbs(&l, p);
1932 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
1933 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001934
Tony Wuafc813a2013-07-18 09:45:47 +00001935 if (p >= handle_tlbs_end)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001936 panic("TLB store handler fastpath space exceeded");
1937
Thiemo Seufere30ec452008-01-28 20:05:38 +00001938 uasm_resolve_relocs(relocs, labels);
1939 pr_debug("Wrote TLB store handler fastpath (%u instructions).\n",
1940 (unsigned int)(p - handle_tlbs));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001941
Jayachandran C6ba045f2013-06-23 17:16:19 +00001942 dump_handler("r3000_tlb_store", handle_tlbs, handle_tlbs_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001943}
1944
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001945static void build_r3000_tlb_modify_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001946{
1947 u32 *p = handle_tlbm;
Jayachandran C6ba045f2013-06-23 17:16:19 +00001948 const int handle_tlbm_size = handle_tlbm_end - handle_tlbm;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001949 struct uasm_label *l = labels;
1950 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001951
Jayachandran C6ba045f2013-06-23 17:16:19 +00001952 memset(handle_tlbm, 0, handle_tlbm_size * sizeof(handle_tlbm[0]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001953 memset(labels, 0, sizeof(labels));
1954 memset(relocs, 0, sizeof(relocs));
1955
1956 build_r3000_tlbchange_handler_head(&p, K0, K1);
Ralf Baechled954ffe2011-08-02 22:52:48 +01001957 build_pte_modifiable(&p, &r, K0, K1, -1, label_nopage_tlbm);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001958 uasm_i_nop(&p); /* load delay */
Paul Burtonbbeeffe2016-04-19 09:25:07 +01001959 build_make_write(&p, &r, K0, K1, -1);
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001960 build_r3000_pte_reload_tlbwi(&p, K0, K1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001961
Thiemo Seufere30ec452008-01-28 20:05:38 +00001962 uasm_l_nopage_tlbm(&l, p);
1963 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
1964 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001965
Jayachandran C6ba045f2013-06-23 17:16:19 +00001966 if (p >= handle_tlbm_end)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001967 panic("TLB modify handler fastpath space exceeded");
1968
Thiemo Seufere30ec452008-01-28 20:05:38 +00001969 uasm_resolve_relocs(relocs, labels);
1970 pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n",
1971 (unsigned int)(p - handle_tlbm));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001972
Jayachandran C6ba045f2013-06-23 17:16:19 +00001973 dump_handler("r3000_tlb_modify", handle_tlbm, handle_tlbm_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001974}
David Daney826222842009-10-14 12:16:56 -07001975#endif /* CONFIG_MIPS_PGD_C0_CONTEXT */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001976
1977/*
1978 * R4000 style TLB load/store/modify handlers.
1979 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001980static struct work_registers
Thiemo Seufere30ec452008-01-28 20:05:38 +00001981build_r4000_tlbchange_handler_head(u32 **p, struct uasm_label **l,
David Daneybf286072011-07-05 16:34:46 -07001982 struct uasm_reloc **r)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001983{
David Daneybf286072011-07-05 16:34:46 -07001984 struct work_registers wr = build_get_work_registers(p);
1985
Ralf Baechle875d43e2005-09-03 15:56:16 -07001986#ifdef CONFIG_64BIT
David Daneybf286072011-07-05 16:34:46 -07001987 build_get_pmde64(p, l, r, wr.r1, wr.r2); /* get pmd in ptr */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001988#else
David Daneybf286072011-07-05 16:34:46 -07001989 build_get_pgde32(p, wr.r1, wr.r2); /* get pgd in ptr */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001990#endif
1991
David Daneyaa1762f2012-10-17 00:48:10 +02001992#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -07001993 /*
1994 * For huge tlb entries, pmd doesn't contain an address but
1995 * instead contains the tlb pte. Check the PAGE_HUGE bit and
1996 * see if we need to jump to huge tlb processing.
1997 */
David Daneybf286072011-07-05 16:34:46 -07001998 build_is_huge_pte(p, r, wr.r1, wr.r2, label_tlb_huge_update);
David Daneyfd062c82009-05-27 17:47:44 -07001999#endif
2000
David Daneybf286072011-07-05 16:34:46 -07002001 UASM_i_MFC0(p, wr.r1, C0_BADVADDR);
2002 UASM_i_LW(p, wr.r2, 0, wr.r2);
2003 UASM_i_SRL(p, wr.r1, wr.r1, PAGE_SHIFT + PTE_ORDER - PTE_T_LOG2);
2004 uasm_i_andi(p, wr.r1, wr.r1, (PTRS_PER_PTE - 1) << PTE_T_LOG2);
2005 UASM_i_ADDU(p, wr.r2, wr.r2, wr.r1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002006
2007#ifdef CONFIG_SMP
Thiemo Seufere30ec452008-01-28 20:05:38 +00002008 uasm_l_smp_pgtable_change(l, *p);
2009#endif
David Daneybf286072011-07-05 16:34:46 -07002010 iPTE_LW(p, wr.r1, wr.r2); /* get even pte */
Leonid Yegoshin070e76c2014-11-27 11:13:08 +00002011 if (!m4kc_tlbp_war()) {
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01002012 build_tlb_probe_entry(p);
Leonid Yegoshin070e76c2014-11-27 11:13:08 +00002013 if (cpu_has_htw) {
2014 /* race condition happens, leaving */
2015 uasm_i_ehb(p);
2016 uasm_i_mfc0(p, wr.r3, C0_INDEX);
2017 uasm_il_bltz(p, r, wr.r3, label_leave);
2018 uasm_i_nop(p);
2019 }
2020 }
David Daneybf286072011-07-05 16:34:46 -07002021 return wr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002022}
2023
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002024static void
Thiemo Seufere30ec452008-01-28 20:05:38 +00002025build_r4000_tlbchange_handler_tail(u32 **p, struct uasm_label **l,
2026 struct uasm_reloc **r, unsigned int tmp,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002027 unsigned int ptr)
2028{
Thiemo Seufere30ec452008-01-28 20:05:38 +00002029 uasm_i_ori(p, ptr, ptr, sizeof(pte_t));
2030 uasm_i_xori(p, ptr, ptr, sizeof(pte_t));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002031 build_update_entries(p, tmp, ptr);
2032 build_tlb_write_entry(p, l, r, tlb_indexed);
Thiemo Seufere30ec452008-01-28 20:05:38 +00002033 uasm_l_leave(l, *p);
David Daneybf286072011-07-05 16:34:46 -07002034 build_restore_work_registers(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +00002035 uasm_i_eret(p); /* return from trap */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002036
Ralf Baechle875d43e2005-09-03 15:56:16 -07002037#ifdef CONFIG_64BIT
David Daney1ec56322010-04-28 12:16:18 -07002038 build_get_pgd_vmalloc64(p, l, r, tmp, ptr, not_refill);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002039#endif
2040}
2041
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002042static void build_r4000_tlb_load_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002043{
2044 u32 *p = handle_tlbl;
Jayachandran C6ba045f2013-06-23 17:16:19 +00002045 const int handle_tlbl_size = handle_tlbl_end - handle_tlbl;
Thiemo Seufere30ec452008-01-28 20:05:38 +00002046 struct uasm_label *l = labels;
2047 struct uasm_reloc *r = relocs;
David Daneybf286072011-07-05 16:34:46 -07002048 struct work_registers wr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002049
Jayachandran C6ba045f2013-06-23 17:16:19 +00002050 memset(handle_tlbl, 0, handle_tlbl_size * sizeof(handle_tlbl[0]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002051 memset(labels, 0, sizeof(labels));
2052 memset(relocs, 0, sizeof(relocs));
2053
2054 if (bcm1250_m3_war()) {
Ralf Baechle3d452852010-03-23 17:56:38 +01002055 unsigned int segbits = 44;
2056
2057 uasm_i_dmfc0(&p, K0, C0_BADVADDR);
2058 uasm_i_dmfc0(&p, K1, C0_ENTRYHI);
Thiemo Seufere30ec452008-01-28 20:05:38 +00002059 uasm_i_xor(&p, K0, K0, K1);
David Daney3be60222010-04-28 12:16:17 -07002060 uasm_i_dsrl_safe(&p, K1, K0, 62);
2061 uasm_i_dsrl_safe(&p, K0, K0, 12 + 1);
2062 uasm_i_dsll_safe(&p, K0, K0, 64 + 12 + 1 - segbits);
Ralf Baechle3d452852010-03-23 17:56:38 +01002063 uasm_i_or(&p, K0, K0, K1);
Thiemo Seufere30ec452008-01-28 20:05:38 +00002064 uasm_il_bnez(&p, &r, K0, label_leave);
2065 /* No need for uasm_i_nop */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002066 }
2067
David Daneybf286072011-07-05 16:34:46 -07002068 wr = build_r4000_tlbchange_handler_head(&p, &l, &r);
2069 build_pte_present(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbl);
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01002070 if (m4kc_tlbp_war())
2071 build_tlb_probe_entry(&p);
David Daney6dd93442010-02-10 15:12:47 -08002072
Leonid Yegoshin5890f702014-07-15 14:09:56 +01002073 if (cpu_has_rixi && !cpu_has_rixiex) {
David Daney6dd93442010-02-10 15:12:47 -08002074 /*
2075 * If the page is not _PAGE_VALID, RI or XI could not
2076 * have triggered it. Skip the expensive test..
2077 */
David Daneycc33ae42010-12-20 15:54:50 -08002078 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07002079 uasm_il_bbit0(&p, &r, wr.r1, ilog2(_PAGE_VALID),
David Daneycc33ae42010-12-20 15:54:50 -08002080 label_tlbl_goaround1);
2081 } else {
David Daneybf286072011-07-05 16:34:46 -07002082 uasm_i_andi(&p, wr.r3, wr.r1, _PAGE_VALID);
2083 uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround1);
David Daneycc33ae42010-12-20 15:54:50 -08002084 }
David Daney6dd93442010-02-10 15:12:47 -08002085 uasm_i_nop(&p);
2086
2087 uasm_i_tlbr(&p);
Ralf Baechle73acc7d2013-06-20 14:56:17 +02002088
2089 switch (current_cpu_type()) {
2090 default:
Leonid Yegoshin77f3ee52014-11-24 15:42:46 +00002091 if (cpu_has_mips_r2_exec_hazard) {
Ralf Baechle73acc7d2013-06-20 14:56:17 +02002092 uasm_i_ehb(&p);
2093
2094 case CPU_CAVIUM_OCTEON:
2095 case CPU_CAVIUM_OCTEON_PLUS:
2096 case CPU_CAVIUM_OCTEON2:
2097 break;
2098 }
2099 }
2100
David Daney6dd93442010-02-10 15:12:47 -08002101 /* Examine entrylo 0 or 1 based on ptr. */
David Daneycc33ae42010-12-20 15:54:50 -08002102 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07002103 uasm_i_bbit0(&p, wr.r2, ilog2(sizeof(pte_t)), 8);
David Daneycc33ae42010-12-20 15:54:50 -08002104 } else {
David Daneybf286072011-07-05 16:34:46 -07002105 uasm_i_andi(&p, wr.r3, wr.r2, sizeof(pte_t));
2106 uasm_i_beqz(&p, wr.r3, 8);
David Daneycc33ae42010-12-20 15:54:50 -08002107 }
David Daneybf286072011-07-05 16:34:46 -07002108 /* load it in the delay slot*/
2109 UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO0);
2110 /* load it if ptr is odd */
2111 UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO1);
David Daney6dd93442010-02-10 15:12:47 -08002112 /*
David Daneybf286072011-07-05 16:34:46 -07002113 * If the entryLo (now in wr.r3) is valid (bit 1), RI or
David Daney6dd93442010-02-10 15:12:47 -08002114 * XI must have triggered it.
2115 */
David Daneycc33ae42010-12-20 15:54:50 -08002116 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07002117 uasm_il_bbit1(&p, &r, wr.r3, 1, label_nopage_tlbl);
2118 uasm_i_nop(&p);
David Daneycc33ae42010-12-20 15:54:50 -08002119 uasm_l_tlbl_goaround1(&l, p);
2120 } else {
David Daneybf286072011-07-05 16:34:46 -07002121 uasm_i_andi(&p, wr.r3, wr.r3, 2);
2122 uasm_il_bnez(&p, &r, wr.r3, label_nopage_tlbl);
2123 uasm_i_nop(&p);
David Daneycc33ae42010-12-20 15:54:50 -08002124 }
David Daneybf286072011-07-05 16:34:46 -07002125 uasm_l_tlbl_goaround1(&l, p);
David Daney6dd93442010-02-10 15:12:47 -08002126 }
Paul Burtonbbeeffe2016-04-19 09:25:07 +01002127 build_make_valid(&p, &r, wr.r1, wr.r2, wr.r3);
David Daneybf286072011-07-05 16:34:46 -07002128 build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002129
David Daneyaa1762f2012-10-17 00:48:10 +02002130#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -07002131 /*
2132 * This is the entry point when build_r4000_tlbchange_handler_head
2133 * spots a huge page.
2134 */
2135 uasm_l_tlb_huge_update(&l, p);
David Daneybf286072011-07-05 16:34:46 -07002136 iPTE_LW(&p, wr.r1, wr.r2);
2137 build_pte_present(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbl);
David Daneyfd062c82009-05-27 17:47:44 -07002138 build_tlb_probe_entry(&p);
David Daney6dd93442010-02-10 15:12:47 -08002139
Leonid Yegoshin5890f702014-07-15 14:09:56 +01002140 if (cpu_has_rixi && !cpu_has_rixiex) {
David Daney6dd93442010-02-10 15:12:47 -08002141 /*
2142 * If the page is not _PAGE_VALID, RI or XI could not
2143 * have triggered it. Skip the expensive test..
2144 */
David Daneycc33ae42010-12-20 15:54:50 -08002145 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07002146 uasm_il_bbit0(&p, &r, wr.r1, ilog2(_PAGE_VALID),
David Daneycc33ae42010-12-20 15:54:50 -08002147 label_tlbl_goaround2);
2148 } else {
David Daneybf286072011-07-05 16:34:46 -07002149 uasm_i_andi(&p, wr.r3, wr.r1, _PAGE_VALID);
2150 uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround2);
David Daneycc33ae42010-12-20 15:54:50 -08002151 }
David Daney6dd93442010-02-10 15:12:47 -08002152 uasm_i_nop(&p);
2153
2154 uasm_i_tlbr(&p);
Ralf Baechle73acc7d2013-06-20 14:56:17 +02002155
2156 switch (current_cpu_type()) {
2157 default:
Leonid Yegoshin77f3ee52014-11-24 15:42:46 +00002158 if (cpu_has_mips_r2_exec_hazard) {
Ralf Baechle73acc7d2013-06-20 14:56:17 +02002159 uasm_i_ehb(&p);
2160
2161 case CPU_CAVIUM_OCTEON:
2162 case CPU_CAVIUM_OCTEON_PLUS:
2163 case CPU_CAVIUM_OCTEON2:
2164 break;
2165 }
2166 }
2167
David Daney6dd93442010-02-10 15:12:47 -08002168 /* Examine entrylo 0 or 1 based on ptr. */
David Daneycc33ae42010-12-20 15:54:50 -08002169 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07002170 uasm_i_bbit0(&p, wr.r2, ilog2(sizeof(pte_t)), 8);
David Daneycc33ae42010-12-20 15:54:50 -08002171 } else {
David Daneybf286072011-07-05 16:34:46 -07002172 uasm_i_andi(&p, wr.r3, wr.r2, sizeof(pte_t));
2173 uasm_i_beqz(&p, wr.r3, 8);
David Daneycc33ae42010-12-20 15:54:50 -08002174 }
David Daneybf286072011-07-05 16:34:46 -07002175 /* load it in the delay slot*/
2176 UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO0);
2177 /* load it if ptr is odd */
2178 UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO1);
David Daney6dd93442010-02-10 15:12:47 -08002179 /*
David Daneybf286072011-07-05 16:34:46 -07002180 * If the entryLo (now in wr.r3) is valid (bit 1), RI or
David Daney6dd93442010-02-10 15:12:47 -08002181 * XI must have triggered it.
2182 */
David Daneycc33ae42010-12-20 15:54:50 -08002183 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07002184 uasm_il_bbit0(&p, &r, wr.r3, 1, label_tlbl_goaround2);
David Daneycc33ae42010-12-20 15:54:50 -08002185 } else {
David Daneybf286072011-07-05 16:34:46 -07002186 uasm_i_andi(&p, wr.r3, wr.r3, 2);
2187 uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround2);
David Daneycc33ae42010-12-20 15:54:50 -08002188 }
David Daney0f4ccbc2011-09-16 18:06:02 -07002189 if (PM_DEFAULT_MASK == 0)
2190 uasm_i_nop(&p);
David Daney6dd93442010-02-10 15:12:47 -08002191 /*
2192 * We clobbered C0_PAGEMASK, restore it. On the other branch
2193 * it is restored in build_huge_tlb_write_entry.
2194 */
David Daneybf286072011-07-05 16:34:46 -07002195 build_restore_pagemask(&p, &r, wr.r3, label_nopage_tlbl, 0);
David Daney6dd93442010-02-10 15:12:47 -08002196
2197 uasm_l_tlbl_goaround2(&l, p);
2198 }
David Daneybf286072011-07-05 16:34:46 -07002199 uasm_i_ori(&p, wr.r1, wr.r1, (_PAGE_ACCESSED | _PAGE_VALID));
2200 build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2);
David Daneyfd062c82009-05-27 17:47:44 -07002201#endif
2202
Thiemo Seufere30ec452008-01-28 20:05:38 +00002203 uasm_l_nopage_tlbl(&l, p);
David Daneybf286072011-07-05 16:34:46 -07002204 build_restore_work_registers(&p);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002205#ifdef CONFIG_CPU_MICROMIPS
2206 if ((unsigned long)tlb_do_page_fault_0 & 1) {
2207 uasm_i_lui(&p, K0, uasm_rel_hi((long)tlb_do_page_fault_0));
2208 uasm_i_addiu(&p, K0, K0, uasm_rel_lo((long)tlb_do_page_fault_0));
2209 uasm_i_jr(&p, K0);
2210 } else
2211#endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00002212 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
2213 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002214
Jayachandran C6ba045f2013-06-23 17:16:19 +00002215 if (p >= handle_tlbl_end)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002216 panic("TLB load handler fastpath space exceeded");
2217
Thiemo Seufere30ec452008-01-28 20:05:38 +00002218 uasm_resolve_relocs(relocs, labels);
2219 pr_debug("Wrote TLB load handler fastpath (%u instructions).\n",
2220 (unsigned int)(p - handle_tlbl));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002221
Jayachandran C6ba045f2013-06-23 17:16:19 +00002222 dump_handler("r4000_tlb_load", handle_tlbl, handle_tlbl_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002223}
2224
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002225static void build_r4000_tlb_store_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002226{
2227 u32 *p = handle_tlbs;
Jayachandran C6ba045f2013-06-23 17:16:19 +00002228 const int handle_tlbs_size = handle_tlbs_end - handle_tlbs;
Thiemo Seufere30ec452008-01-28 20:05:38 +00002229 struct uasm_label *l = labels;
2230 struct uasm_reloc *r = relocs;
David Daneybf286072011-07-05 16:34:46 -07002231 struct work_registers wr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002232
Jayachandran C6ba045f2013-06-23 17:16:19 +00002233 memset(handle_tlbs, 0, handle_tlbs_size * sizeof(handle_tlbs[0]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002234 memset(labels, 0, sizeof(labels));
2235 memset(relocs, 0, sizeof(relocs));
2236
David Daneybf286072011-07-05 16:34:46 -07002237 wr = build_r4000_tlbchange_handler_head(&p, &l, &r);
2238 build_pte_writable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbs);
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01002239 if (m4kc_tlbp_war())
2240 build_tlb_probe_entry(&p);
Paul Burtonbbeeffe2016-04-19 09:25:07 +01002241 build_make_write(&p, &r, wr.r1, wr.r2, wr.r3);
David Daneybf286072011-07-05 16:34:46 -07002242 build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002243
David Daneyaa1762f2012-10-17 00:48:10 +02002244#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -07002245 /*
2246 * This is the entry point when
2247 * build_r4000_tlbchange_handler_head spots a huge page.
2248 */
2249 uasm_l_tlb_huge_update(&l, p);
David Daneybf286072011-07-05 16:34:46 -07002250 iPTE_LW(&p, wr.r1, wr.r2);
2251 build_pte_writable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbs);
David Daneyfd062c82009-05-27 17:47:44 -07002252 build_tlb_probe_entry(&p);
David Daneybf286072011-07-05 16:34:46 -07002253 uasm_i_ori(&p, wr.r1, wr.r1,
David Daneyfd062c82009-05-27 17:47:44 -07002254 _PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID | _PAGE_DIRTY);
David Daneybf286072011-07-05 16:34:46 -07002255 build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2);
David Daneyfd062c82009-05-27 17:47:44 -07002256#endif
2257
Thiemo Seufere30ec452008-01-28 20:05:38 +00002258 uasm_l_nopage_tlbs(&l, p);
David Daneybf286072011-07-05 16:34:46 -07002259 build_restore_work_registers(&p);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002260#ifdef CONFIG_CPU_MICROMIPS
2261 if ((unsigned long)tlb_do_page_fault_1 & 1) {
2262 uasm_i_lui(&p, K0, uasm_rel_hi((long)tlb_do_page_fault_1));
2263 uasm_i_addiu(&p, K0, K0, uasm_rel_lo((long)tlb_do_page_fault_1));
2264 uasm_i_jr(&p, K0);
2265 } else
2266#endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00002267 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
2268 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002269
Jayachandran C6ba045f2013-06-23 17:16:19 +00002270 if (p >= handle_tlbs_end)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002271 panic("TLB store handler fastpath space exceeded");
2272
Thiemo Seufere30ec452008-01-28 20:05:38 +00002273 uasm_resolve_relocs(relocs, labels);
2274 pr_debug("Wrote TLB store handler fastpath (%u instructions).\n",
2275 (unsigned int)(p - handle_tlbs));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002276
Jayachandran C6ba045f2013-06-23 17:16:19 +00002277 dump_handler("r4000_tlb_store", handle_tlbs, handle_tlbs_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002278}
2279
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002280static void build_r4000_tlb_modify_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002281{
2282 u32 *p = handle_tlbm;
Jayachandran C6ba045f2013-06-23 17:16:19 +00002283 const int handle_tlbm_size = handle_tlbm_end - handle_tlbm;
Thiemo Seufere30ec452008-01-28 20:05:38 +00002284 struct uasm_label *l = labels;
2285 struct uasm_reloc *r = relocs;
David Daneybf286072011-07-05 16:34:46 -07002286 struct work_registers wr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002287
Jayachandran C6ba045f2013-06-23 17:16:19 +00002288 memset(handle_tlbm, 0, handle_tlbm_size * sizeof(handle_tlbm[0]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002289 memset(labels, 0, sizeof(labels));
2290 memset(relocs, 0, sizeof(relocs));
2291
David Daneybf286072011-07-05 16:34:46 -07002292 wr = build_r4000_tlbchange_handler_head(&p, &l, &r);
2293 build_pte_modifiable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbm);
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01002294 if (m4kc_tlbp_war())
2295 build_tlb_probe_entry(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002296 /* Present and writable bits set, set accessed and dirty bits. */
Paul Burtonbbeeffe2016-04-19 09:25:07 +01002297 build_make_write(&p, &r, wr.r1, wr.r2, wr.r3);
David Daneybf286072011-07-05 16:34:46 -07002298 build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002299
David Daneyaa1762f2012-10-17 00:48:10 +02002300#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -07002301 /*
2302 * This is the entry point when
2303 * build_r4000_tlbchange_handler_head spots a huge page.
2304 */
2305 uasm_l_tlb_huge_update(&l, p);
David Daneybf286072011-07-05 16:34:46 -07002306 iPTE_LW(&p, wr.r1, wr.r2);
2307 build_pte_modifiable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbm);
David Daneyfd062c82009-05-27 17:47:44 -07002308 build_tlb_probe_entry(&p);
David Daneybf286072011-07-05 16:34:46 -07002309 uasm_i_ori(&p, wr.r1, wr.r1,
David Daneyfd062c82009-05-27 17:47:44 -07002310 _PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID | _PAGE_DIRTY);
David Daneybf286072011-07-05 16:34:46 -07002311 build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2);
David Daneyfd062c82009-05-27 17:47:44 -07002312#endif
2313
Thiemo Seufere30ec452008-01-28 20:05:38 +00002314 uasm_l_nopage_tlbm(&l, p);
David Daneybf286072011-07-05 16:34:46 -07002315 build_restore_work_registers(&p);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002316#ifdef CONFIG_CPU_MICROMIPS
2317 if ((unsigned long)tlb_do_page_fault_1 & 1) {
2318 uasm_i_lui(&p, K0, uasm_rel_hi((long)tlb_do_page_fault_1));
2319 uasm_i_addiu(&p, K0, K0, uasm_rel_lo((long)tlb_do_page_fault_1));
2320 uasm_i_jr(&p, K0);
2321 } else
2322#endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00002323 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
2324 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002325
Jayachandran C6ba045f2013-06-23 17:16:19 +00002326 if (p >= handle_tlbm_end)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002327 panic("TLB modify handler fastpath space exceeded");
2328
Thiemo Seufere30ec452008-01-28 20:05:38 +00002329 uasm_resolve_relocs(relocs, labels);
2330 pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n",
2331 (unsigned int)(p - handle_tlbm));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002332
Jayachandran C6ba045f2013-06-23 17:16:19 +00002333 dump_handler("r4000_tlb_modify", handle_tlbm, handle_tlbm_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002334}
2335
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002336static void flush_tlb_handlers(void)
Jonas Gorskia3d90862013-06-21 17:48:48 +00002337{
2338 local_flush_icache_range((unsigned long)handle_tlbl,
Ralf Baechle6ac53102013-07-02 17:19:04 +02002339 (unsigned long)handle_tlbl_end);
Jonas Gorskia3d90862013-06-21 17:48:48 +00002340 local_flush_icache_range((unsigned long)handle_tlbs,
Ralf Baechle6ac53102013-07-02 17:19:04 +02002341 (unsigned long)handle_tlbs_end);
Jonas Gorskia3d90862013-06-21 17:48:48 +00002342 local_flush_icache_range((unsigned long)handle_tlbm,
Ralf Baechle6ac53102013-07-02 17:19:04 +02002343 (unsigned long)handle_tlbm_end);
Ralf Baechle6ac53102013-07-02 17:19:04 +02002344 local_flush_icache_range((unsigned long)tlbmiss_handler_setup_pgd,
2345 (unsigned long)tlbmiss_handler_setup_pgd_end);
Jonas Gorskia3d90862013-06-21 17:48:48 +00002346}
2347
Markos Chandrasf1014d12014-07-14 12:47:09 +01002348static void print_htw_config(void)
2349{
2350 unsigned long config;
2351 unsigned int pwctl;
2352 const int field = 2 * sizeof(unsigned long);
2353
2354 config = read_c0_pwfield();
2355 pr_debug("PWField (0x%0*lx): GDI: 0x%02lx UDI: 0x%02lx MDI: 0x%02lx PTI: 0x%02lx PTEI: 0x%02lx\n",
2356 field, config,
2357 (config & MIPS_PWFIELD_GDI_MASK) >> MIPS_PWFIELD_GDI_SHIFT,
2358 (config & MIPS_PWFIELD_UDI_MASK) >> MIPS_PWFIELD_UDI_SHIFT,
2359 (config & MIPS_PWFIELD_MDI_MASK) >> MIPS_PWFIELD_MDI_SHIFT,
2360 (config & MIPS_PWFIELD_PTI_MASK) >> MIPS_PWFIELD_PTI_SHIFT,
2361 (config & MIPS_PWFIELD_PTEI_MASK) >> MIPS_PWFIELD_PTEI_SHIFT);
2362
2363 config = read_c0_pwsize();
2364 pr_debug("PWSize (0x%0*lx): GDW: 0x%02lx UDW: 0x%02lx MDW: 0x%02lx PTW: 0x%02lx PTEW: 0x%02lx\n",
2365 field, config,
2366 (config & MIPS_PWSIZE_GDW_MASK) >> MIPS_PWSIZE_GDW_SHIFT,
2367 (config & MIPS_PWSIZE_UDW_MASK) >> MIPS_PWSIZE_UDW_SHIFT,
2368 (config & MIPS_PWSIZE_MDW_MASK) >> MIPS_PWSIZE_MDW_SHIFT,
2369 (config & MIPS_PWSIZE_PTW_MASK) >> MIPS_PWSIZE_PTW_SHIFT,
2370 (config & MIPS_PWSIZE_PTEW_MASK) >> MIPS_PWSIZE_PTEW_SHIFT);
2371
2372 pwctl = read_c0_pwctl();
2373 pr_debug("PWCtl (0x%x): PWEn: 0x%x DPH: 0x%x HugePg: 0x%x Psn: 0x%x\n",
2374 pwctl,
2375 (pwctl & MIPS_PWCTL_PWEN_MASK) >> MIPS_PWCTL_PWEN_SHIFT,
2376 (pwctl & MIPS_PWCTL_DPH_MASK) >> MIPS_PWCTL_DPH_SHIFT,
2377 (pwctl & MIPS_PWCTL_HUGEPG_MASK) >> MIPS_PWCTL_HUGEPG_SHIFT,
2378 (pwctl & MIPS_PWCTL_PSN_MASK) >> MIPS_PWCTL_PSN_SHIFT);
2379}
2380
2381static void config_htw_params(void)
2382{
2383 unsigned long pwfield, pwsize, ptei;
2384 unsigned int config;
2385
2386 /*
2387 * We are using 2-level page tables, so we only need to
2388 * setup GDW and PTW appropriately. UDW and MDW will remain 0.
2389 * The default value of GDI/UDI/MDI/PTI is 0xc. It is illegal to
2390 * write values less than 0xc in these fields because the entire
2391 * write will be dropped. As a result of which, we must preserve
2392 * the original reset values and overwrite only what we really want.
2393 */
2394
2395 pwfield = read_c0_pwfield();
2396 /* re-initialize the GDI field */
2397 pwfield &= ~MIPS_PWFIELD_GDI_MASK;
2398 pwfield |= PGDIR_SHIFT << MIPS_PWFIELD_GDI_SHIFT;
2399 /* re-initialize the PTI field including the even/odd bit */
2400 pwfield &= ~MIPS_PWFIELD_PTI_MASK;
2401 pwfield |= PAGE_SHIFT << MIPS_PWFIELD_PTI_SHIFT;
Paul Burtoncab25bc2015-09-22 12:03:37 -07002402 if (CONFIG_PGTABLE_LEVELS >= 3) {
2403 pwfield &= ~MIPS_PWFIELD_MDI_MASK;
2404 pwfield |= PMD_SHIFT << MIPS_PWFIELD_MDI_SHIFT;
2405 }
Markos Chandrasf1014d12014-07-14 12:47:09 +01002406 /* Set the PTEI right shift */
2407 ptei = _PAGE_GLOBAL_SHIFT << MIPS_PWFIELD_PTEI_SHIFT;
2408 pwfield |= ptei;
2409 write_c0_pwfield(pwfield);
2410 /* Check whether the PTEI value is supported */
2411 back_to_back_c0_hazard();
2412 pwfield = read_c0_pwfield();
2413 if (((pwfield & MIPS_PWFIELD_PTEI_MASK) << MIPS_PWFIELD_PTEI_SHIFT)
2414 != ptei) {
2415 pr_warn("Unsupported PTEI field value: 0x%lx. HTW will not be enabled",
2416 ptei);
2417 /*
2418 * Drop option to avoid HTW being enabled via another path
2419 * (eg htw_reset())
2420 */
2421 current_cpu_data.options &= ~MIPS_CPU_HTW;
2422 return;
2423 }
2424
2425 pwsize = ilog2(PTRS_PER_PGD) << MIPS_PWSIZE_GDW_SHIFT;
2426 pwsize |= ilog2(PTRS_PER_PTE) << MIPS_PWSIZE_PTW_SHIFT;
Paul Burtoncab25bc2015-09-22 12:03:37 -07002427 if (CONFIG_PGTABLE_LEVELS >= 3)
2428 pwsize |= ilog2(PTRS_PER_PMD) << MIPS_PWSIZE_MDW_SHIFT;
Steven J. Hillc5b36782015-02-26 18:16:38 -06002429
James Hogan14bc2412016-04-19 09:25:00 +01002430 pwsize |= ilog2(sizeof(pte_t)/4) << MIPS_PWSIZE_PTEW_SHIFT;
Steven J. Hillc5b36782015-02-26 18:16:38 -06002431
Markos Chandrasf1014d12014-07-14 12:47:09 +01002432 write_c0_pwsize(pwsize);
2433
2434 /* Make sure everything is set before we enable the HTW */
2435 back_to_back_c0_hazard();
2436
2437 /* Enable HTW and disable the rest of the pwctl fields */
2438 config = 1 << MIPS_PWCTL_PWEN_SHIFT;
2439 write_c0_pwctl(config);
2440 pr_info("Hardware Page Table Walker enabled\n");
2441
2442 print_htw_config();
2443}
2444
Steven J. Hillc5b36782015-02-26 18:16:38 -06002445static void config_xpa_params(void)
2446{
2447#ifdef CONFIG_XPA
2448 unsigned int pagegrain;
2449
2450 if (mips_xpa_disabled) {
2451 pr_info("Extended Physical Addressing (XPA) disabled\n");
2452 return;
2453 }
2454
2455 pagegrain = read_c0_pagegrain();
2456 write_c0_pagegrain(pagegrain | PG_ELPA);
2457 back_to_back_c0_hazard();
2458 pagegrain = read_c0_pagegrain();
2459
2460 if (pagegrain & PG_ELPA)
2461 pr_info("Extended Physical Addressing (XPA) enabled\n");
2462 else
2463 panic("Extended Physical Addressing (XPA) disabled");
2464#endif
2465}
2466
Paul Burton00bf1c62015-09-22 11:42:52 -07002467static void check_pabits(void)
2468{
2469 unsigned long entry;
2470 unsigned pabits, fillbits;
2471
2472 if (!cpu_has_rixi || !_PAGE_NO_EXEC) {
2473 /*
2474 * We'll only be making use of the fact that we can rotate bits
2475 * into the fill if the CPU supports RIXI, so don't bother
2476 * probing this for CPUs which don't.
2477 */
2478 return;
2479 }
2480
2481 write_c0_entrylo0(~0ul);
2482 back_to_back_c0_hazard();
2483 entry = read_c0_entrylo0();
2484
2485 /* clear all non-PFN bits */
2486 entry &= ~((1 << MIPS_ENTRYLO_PFN_SHIFT) - 1);
2487 entry &= ~(MIPS_ENTRYLO_RI | MIPS_ENTRYLO_XI);
2488
2489 /* find a lower bound on PABITS, and upper bound on fill bits */
2490 pabits = fls_long(entry) + 6;
2491 fillbits = max_t(int, (int)BITS_PER_LONG - pabits, 0);
2492
2493 /* minus the RI & XI bits */
2494 fillbits -= min_t(unsigned, fillbits, 2);
2495
2496 if (fillbits >= ilog2(_PAGE_NO_EXEC))
2497 fill_includes_sw_bits = true;
2498
2499 pr_debug("Entry* registers contain %u fill bits\n", fillbits);
2500}
2501
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002502void build_tlb_refill_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002503{
2504 /*
2505 * The refill handler is generated per-CPU, multi-node systems
2506 * may have local storage for it. The other handlers are only
2507 * needed once.
2508 */
2509 static int run_once = 0;
2510
Ralf Baechlea2c763e2012-10-16 22:20:26 +02002511 output_pgtable_bits_defines();
Paul Burton00bf1c62015-09-22 11:42:52 -07002512 check_pabits();
Ralf Baechlea2c763e2012-10-16 22:20:26 +02002513
David Daney1ec56322010-04-28 12:16:18 -07002514#ifdef CONFIG_64BIT
2515 check_for_high_segbits = current_cpu_data.vmbits > (PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
2516#endif
2517
Ralf Baechle10cc3522007-10-11 23:46:15 +01002518 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002519 case CPU_R2000:
2520 case CPU_R3000:
2521 case CPU_R3000A:
2522 case CPU_R3081E:
2523 case CPU_TX3912:
2524 case CPU_TX3922:
2525 case CPU_TX3927:
David Daney826222842009-10-14 12:16:56 -07002526#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
Huacai Chen87599342013-03-17 11:49:38 +00002527 if (cpu_has_local_ebase)
2528 build_r3000_tlb_refill_handler();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002529 if (!run_once) {
Huacai Chen87599342013-03-17 11:49:38 +00002530 if (!cpu_has_local_ebase)
2531 build_r3000_tlb_refill_handler();
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05302532 build_setup_pgd();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002533 build_r3000_tlb_load_handler();
2534 build_r3000_tlb_store_handler();
2535 build_r3000_tlb_modify_handler();
Jonas Gorskia3d90862013-06-21 17:48:48 +00002536 flush_tlb_handlers();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002537 run_once++;
2538 }
David Daney826222842009-10-14 12:16:56 -07002539#else
2540 panic("No R3000 TLB refill handler");
2541#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002542 break;
2543
2544 case CPU_R6000:
2545 case CPU_R6000A:
2546 panic("No R6000 TLB refill handler yet");
2547 break;
2548
2549 case CPU_R8000:
2550 panic("No R8000 TLB refill handler yet");
2551 break;
2552
2553 default:
Huacai Chen380cd582016-03-03 09:45:12 +08002554 if (cpu_has_ldpte)
2555 setup_pw();
2556
Linus Torvalds1da177e2005-04-16 15:20:36 -07002557 if (!run_once) {
David Daneybf286072011-07-05 16:34:46 -07002558 scratch_reg = allocate_kscratch();
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05302559 build_setup_pgd();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002560 build_r4000_tlb_load_handler();
2561 build_r4000_tlb_store_handler();
2562 build_r4000_tlb_modify_handler();
Huacai Chen380cd582016-03-03 09:45:12 +08002563 if (cpu_has_ldpte)
2564 build_loongson3_tlb_refill_handler();
2565 else if (!cpu_has_local_ebase)
Huacai Chen87599342013-03-17 11:49:38 +00002566 build_r4000_tlb_refill_handler();
Jonas Gorskia3d90862013-06-21 17:48:48 +00002567 flush_tlb_handlers();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002568 run_once++;
2569 }
Huacai Chen87599342013-03-17 11:49:38 +00002570 if (cpu_has_local_ebase)
2571 build_r4000_tlb_refill_handler();
Steven J. Hillc5b36782015-02-26 18:16:38 -06002572 if (cpu_has_xpa)
2573 config_xpa_params();
Markos Chandrasf1014d12014-07-14 12:47:09 +01002574 if (cpu_has_htw)
2575 config_htw_params();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002576 }
2577}