blob: 5a045d3bd77e7c7f77c7e8fc55292d37714eab3a [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Duncan Laurie8ca40132011-10-25 15:42:21 -070027#include <linux/dmi.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080028#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
31#include <drm/drm_crtc.h>
32#include <drm/drm_crtc_helper.h>
33#include <drm/drm_edid.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080034#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "i915_drv.h"
37
Keith Packarde7dbb2f2010-11-16 16:03:53 +080038/* Here's the desired hotplug mode */
39#define ADPA_HOTPLUG_BITS (ADPA_CRT_HOTPLUG_PERIOD_128 | \
40 ADPA_CRT_HOTPLUG_WARMUP_10MS | \
41 ADPA_CRT_HOTPLUG_SAMPLE_4S | \
42 ADPA_CRT_HOTPLUG_VOLTAGE_50 | \
43 ADPA_CRT_HOTPLUG_VOLREF_325MV | \
44 ADPA_CRT_HOTPLUG_ENABLE)
45
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +000046struct intel_crt {
47 struct intel_encoder base;
Adam Jackson637f44d2013-03-25 15:40:05 -040048 /* DPMS state is stored in the connector, which we need in the
49 * encoder's enable/disable callbacks */
50 struct intel_connector *connector;
Keith Packarde7dbb2f2010-11-16 16:03:53 +080051 bool force_hotplug_required;
Daniel Vetter540a8952012-07-11 16:27:57 +020052 u32 adpa_reg;
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +000053};
54
Daniel Vetter540a8952012-07-11 16:27:57 +020055static struct intel_crt *intel_encoder_to_crt(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080056{
Daniel Vetter540a8952012-07-11 16:27:57 +020057 return container_of(encoder, struct intel_crt, base);
Jesse Barnesdf0323c2012-04-17 15:06:33 -070058}
59
Daniel Vettereebe6f02013-07-21 21:37:03 +020060static struct intel_crt *intel_attached_crt(struct drm_connector *connector)
61{
62 return intel_encoder_to_crt(intel_attached_encoder(connector));
63}
64
Daniel Vettere403fc92012-07-02 13:41:21 +020065static bool intel_crt_get_hw_state(struct intel_encoder *encoder,
66 enum pipe *pipe)
Jesse Barnesdf0323c2012-04-17 15:06:33 -070067{
Daniel Vettere403fc92012-07-02 13:41:21 +020068 struct drm_device *dev = encoder->base.dev;
Jesse Barnesdf0323c2012-04-17 15:06:33 -070069 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere403fc92012-07-02 13:41:21 +020070 struct intel_crt *crt = intel_encoder_to_crt(encoder);
Imre Deak6d129be2014-03-05 16:20:54 +020071 enum intel_display_power_domain power_domain;
Daniel Vettere403fc92012-07-02 13:41:21 +020072 u32 tmp;
Zhenyu Wang2c072452009-06-05 15:38:42 +080073
Imre Deak6d129be2014-03-05 16:20:54 +020074 power_domain = intel_display_port_power_domain(encoder);
75 if (!intel_display_power_enabled(dev_priv, power_domain))
76 return false;
77
Daniel Vettere403fc92012-07-02 13:41:21 +020078 tmp = I915_READ(crt->adpa_reg);
Zhenyu Wang2c072452009-06-05 15:38:42 +080079
Daniel Vettere403fc92012-07-02 13:41:21 +020080 if (!(tmp & ADPA_DAC_ENABLE))
81 return false;
Jesse Barnesdf0323c2012-04-17 15:06:33 -070082
Daniel Vettere403fc92012-07-02 13:41:21 +020083 if (HAS_PCH_CPT(dev))
84 *pipe = PORT_TO_PIPE_CPT(tmp);
85 else
86 *pipe = PORT_TO_PIPE(tmp);
87
88 return true;
Jesse Barnesdf0323c2012-04-17 15:06:33 -070089}
90
Ville Syrjälä6801c182013-09-24 14:24:05 +030091static unsigned int intel_crt_get_flags(struct intel_encoder *encoder)
Jesse Barnes045ac3b2013-05-14 17:08:26 -070092{
93 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
94 struct intel_crt *crt = intel_encoder_to_crt(encoder);
95 u32 tmp, flags = 0;
96
97 tmp = I915_READ(crt->adpa_reg);
98
99 if (tmp & ADPA_HSYNC_ACTIVE_HIGH)
100 flags |= DRM_MODE_FLAG_PHSYNC;
101 else
102 flags |= DRM_MODE_FLAG_NHSYNC;
103
104 if (tmp & ADPA_VSYNC_ACTIVE_HIGH)
105 flags |= DRM_MODE_FLAG_PVSYNC;
106 else
107 flags |= DRM_MODE_FLAG_NVSYNC;
108
Ville Syrjälä6801c182013-09-24 14:24:05 +0300109 return flags;
110}
111
112static void intel_crt_get_config(struct intel_encoder *encoder,
113 struct intel_crtc_config *pipe_config)
114{
115 struct drm_device *dev = encoder->base.dev;
116 int dotclock;
117
118 pipe_config->adjusted_mode.flags |= intel_crt_get_flags(encoder);
Ville Syrjälä18442d02013-09-13 16:00:08 +0300119
120 dotclock = pipe_config->port_clock;
121
Ville Syrjälä6801c182013-09-24 14:24:05 +0300122 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä18442d02013-09-13 16:00:08 +0300123 ironlake_check_encoder_dotclock(pipe_config, dotclock);
124
Damien Lespiau241bfc32013-09-25 16:45:37 +0100125 pipe_config->adjusted_mode.crtc_clock = dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700126}
127
Ville Syrjälä6801c182013-09-24 14:24:05 +0300128static void hsw_crt_get_config(struct intel_encoder *encoder,
129 struct intel_crtc_config *pipe_config)
130{
131 intel_ddi_get_config(encoder, pipe_config);
132
133 pipe_config->adjusted_mode.flags &= ~(DRM_MODE_FLAG_PHSYNC |
134 DRM_MODE_FLAG_NHSYNC |
135 DRM_MODE_FLAG_PVSYNC |
136 DRM_MODE_FLAG_NVSYNC);
137 pipe_config->adjusted_mode.flags |= intel_crt_get_flags(encoder);
138}
139
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200140/* Note: The caller is required to filter out dpms modes not supported by the
141 * platform. */
142static void intel_crt_set_dpms(struct intel_encoder *encoder, int mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800143{
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200144 struct drm_device *dev = encoder->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800145 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200146 struct intel_crt *crt = intel_encoder_to_crt(encoder);
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200147 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
148 struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
149 u32 adpa;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800150
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200151 if (INTEL_INFO(dev)->gen >= 5)
152 adpa = ADPA_HOTPLUG_BITS;
153 else
154 adpa = 0;
155
156 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
157 adpa |= ADPA_HSYNC_ACTIVE_HIGH;
158 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
159 adpa |= ADPA_VSYNC_ACTIVE_HIGH;
160
161 /* For CPT allow 3 pipe config, for others just use A or B */
162 if (HAS_PCH_LPT(dev))
163 ; /* Those bits don't exist here */
164 else if (HAS_PCH_CPT(dev))
165 adpa |= PORT_TRANS_SEL_CPT(crtc->pipe);
166 else if (crtc->pipe == 0)
167 adpa |= ADPA_PIPE_A_SELECT;
168 else
169 adpa |= ADPA_PIPE_B_SELECT;
170
171 if (!HAS_PCH_SPLIT(dev))
172 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnesbd9e8412012-06-15 11:55:18 -0700173
Akshay Joshi0206e352011-08-16 15:34:10 -0400174 switch (mode) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800175 case DRM_MODE_DPMS_ON:
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200176 adpa |= ADPA_DAC_ENABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800177 break;
178 case DRM_MODE_DPMS_STANDBY:
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200179 adpa |= ADPA_DAC_ENABLE | ADPA_HSYNC_CNTL_DISABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800180 break;
181 case DRM_MODE_DPMS_SUSPEND:
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200182 adpa |= ADPA_DAC_ENABLE | ADPA_VSYNC_CNTL_DISABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800183 break;
184 case DRM_MODE_DPMS_OFF:
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200185 adpa |= ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800186 break;
187 }
188
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200189 I915_WRITE(crt->adpa_reg, adpa);
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200190}
191
Adam Jackson637f44d2013-03-25 15:40:05 -0400192static void intel_disable_crt(struct intel_encoder *encoder)
193{
194 intel_crt_set_dpms(encoder, DRM_MODE_DPMS_OFF);
195}
196
197static void intel_enable_crt(struct intel_encoder *encoder)
198{
199 struct intel_crt *crt = intel_encoder_to_crt(encoder);
200
201 intel_crt_set_dpms(encoder, crt->connector->base.dpms);
202}
203
Jani Nikula6b1c087b2013-05-28 12:35:02 +0300204/* Special dpms function to support cloning between dvo/sdvo/crt. */
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200205static void intel_crt_dpms(struct drm_connector *connector, int mode)
206{
207 struct drm_device *dev = connector->dev;
208 struct intel_encoder *encoder = intel_attached_encoder(connector);
209 struct drm_crtc *crtc;
210 int old_dpms;
211
212 /* PCH platforms and VLV only support on/off. */
Jani Nikula4a8dece2012-11-05 13:51:51 +0200213 if (INTEL_INFO(dev)->gen >= 5 && mode != DRM_MODE_DPMS_ON)
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200214 mode = DRM_MODE_DPMS_OFF;
215
216 if (mode == connector->dpms)
217 return;
218
219 old_dpms = connector->dpms;
220 connector->dpms = mode;
221
222 /* Only need to change hw state when actually enabled */
223 crtc = encoder->base.crtc;
224 if (!crtc) {
225 encoder->connectors_active = false;
226 return;
227 }
228
229 /* We need the pipe to run for anything but OFF. */
230 if (mode == DRM_MODE_DPMS_OFF)
231 encoder->connectors_active = false;
232 else
233 encoder->connectors_active = true;
234
Jani Nikula6b1c087b2013-05-28 12:35:02 +0300235 /* We call connector dpms manually below in case pipe dpms doesn't
236 * change due to cloning. */
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200237 if (mode < old_dpms) {
238 /* From off to on, enable the pipe first. */
239 intel_crtc_update_dpms(crtc);
240
241 intel_crt_set_dpms(encoder, mode);
242 } else {
243 intel_crt_set_dpms(encoder, mode);
244
245 intel_crtc_update_dpms(crtc);
246 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +0200247
Daniel Vetterb9805142012-08-31 17:37:33 +0200248 intel_modeset_check_state(connector->dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800249}
250
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000251static enum drm_mode_status
252intel_crt_mode_valid(struct drm_connector *connector,
253 struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800254{
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800255 struct drm_device *dev = connector->dev;
256
257 int max_clock = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -0800258 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
259 return MODE_NO_DBLESCAN;
260
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800261 if (mode->clock < 25000)
262 return MODE_CLOCK_LOW;
263
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100264 if (IS_GEN2(dev))
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800265 max_clock = 350000;
266 else
267 max_clock = 400000;
268 if (mode->clock > max_clock)
269 return MODE_CLOCK_HIGH;
Jesse Barnes79e53942008-11-07 14:24:08 -0800270
Paulo Zanonid4b19312012-11-29 11:29:32 -0200271 /* The FDI receiver on LPT only supports 8bpc and only has 2 lanes. */
272 if (HAS_PCH_LPT(dev) &&
273 (ironlake_get_lanes_required(mode->clock, 270000, 24) > 2))
274 return MODE_CLOCK_HIGH;
275
Jesse Barnes79e53942008-11-07 14:24:08 -0800276 return MODE_OK;
277}
278
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100279static bool intel_crt_compute_config(struct intel_encoder *encoder,
280 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -0800281{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100282 struct drm_device *dev = encoder->base.dev;
283
284 if (HAS_PCH_SPLIT(dev))
285 pipe_config->has_pch_encoder = true;
286
Daniel Vetter2a7acee2013-04-19 11:24:39 +0200287 /* LPT FDI RX only supports 8bpc. */
288 if (HAS_PCH_LPT(dev))
289 pipe_config->pipe_bpp = 24;
290
Ville Syrjälä8f7abfd2014-02-27 14:23:12 +0200291 /* FDI must always be 2.7 GHz */
292 if (HAS_DDI(dev))
293 pipe_config->port_clock = 135000 * 2;
294
Jesse Barnes79e53942008-11-07 14:24:08 -0800295 return true;
296}
297
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500298static bool intel_ironlake_crt_detect_hotplug(struct drm_connector *connector)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800299{
300 struct drm_device *dev = connector->dev;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800301 struct intel_crt *crt = intel_attached_crt(connector);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800302 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800303 u32 adpa;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800304 bool ret;
305
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800306 /* The first time through, trigger an explicit detection cycle */
307 if (crt->force_hotplug_required) {
308 bool turn_off_dac = HAS_PCH_SPLIT(dev);
309 u32 save_adpa;
Zhenyu Wang67941da2009-07-24 01:00:33 +0800310
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800311 crt->force_hotplug_required = 0;
Dave Airlied5dd96c2010-08-04 15:52:19 +1000312
Ville Syrjäläca54b812013-01-25 21:44:42 +0200313 save_adpa = adpa = I915_READ(crt->adpa_reg);
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800314 DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
Dave Airlied5dd96c2010-08-04 15:52:19 +1000315
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800316 adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
317 if (turn_off_dac)
318 adpa &= ~ADPA_DAC_ENABLE;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800319
Ville Syrjäläca54b812013-01-25 21:44:42 +0200320 I915_WRITE(crt->adpa_reg, adpa);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800321
Ville Syrjäläca54b812013-01-25 21:44:42 +0200322 if (wait_for((I915_READ(crt->adpa_reg) & ADPA_CRT_HOTPLUG_FORCE_TRIGGER) == 0,
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800323 1000))
324 DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
Zhenyu Wang2c072452009-06-05 15:38:42 +0800325
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800326 if (turn_off_dac) {
Ville Syrjäläca54b812013-01-25 21:44:42 +0200327 I915_WRITE(crt->adpa_reg, save_adpa);
328 POSTING_READ(crt->adpa_reg);
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800329 }
Zhenyu Wanga4a6b902010-04-07 16:15:55 +0800330 }
331
Zhenyu Wang2c072452009-06-05 15:38:42 +0800332 /* Check the status to see if both blue and green are on now */
Ville Syrjäläca54b812013-01-25 21:44:42 +0200333 adpa = I915_READ(crt->adpa_reg);
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800334 if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800335 ret = true;
336 else
337 ret = false;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800338 DRM_DEBUG_KMS("ironlake hotplug adpa=0x%x, result %d\n", adpa, ret);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800339
Zhenyu Wang2c072452009-06-05 15:38:42 +0800340 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800341}
342
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700343static bool valleyview_crt_detect_hotplug(struct drm_connector *connector)
344{
345 struct drm_device *dev = connector->dev;
Ville Syrjäläca54b812013-01-25 21:44:42 +0200346 struct intel_crt *crt = intel_attached_crt(connector);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700347 struct drm_i915_private *dev_priv = dev->dev_private;
348 u32 adpa;
349 bool ret;
350 u32 save_adpa;
351
Ville Syrjäläca54b812013-01-25 21:44:42 +0200352 save_adpa = adpa = I915_READ(crt->adpa_reg);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700353 DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
354
355 adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
356
Ville Syrjäläca54b812013-01-25 21:44:42 +0200357 I915_WRITE(crt->adpa_reg, adpa);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700358
Ville Syrjäläca54b812013-01-25 21:44:42 +0200359 if (wait_for((I915_READ(crt->adpa_reg) & ADPA_CRT_HOTPLUG_FORCE_TRIGGER) == 0,
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700360 1000)) {
361 DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
Ville Syrjäläca54b812013-01-25 21:44:42 +0200362 I915_WRITE(crt->adpa_reg, save_adpa);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700363 }
364
365 /* Check the status to see if both blue and green are on now */
Ville Syrjäläca54b812013-01-25 21:44:42 +0200366 adpa = I915_READ(crt->adpa_reg);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700367 if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
368 ret = true;
369 else
370 ret = false;
371
372 DRM_DEBUG_KMS("valleyview hotplug adpa=0x%x, result %d\n", adpa, ret);
373
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700374 return ret;
375}
376
Jesse Barnes79e53942008-11-07 14:24:08 -0800377/**
378 * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect CRT presence.
379 *
380 * Not for i915G/i915GM
381 *
382 * \return true if CRT is connected.
383 * \return false if CRT is disconnected.
384 */
385static bool intel_crt_detect_hotplug(struct drm_connector *connector)
386{
387 struct drm_device *dev = connector->dev;
388 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jackson7a772c42010-05-24 16:46:29 -0400389 u32 hotplug_en, orig, stat;
390 bool ret = false;
Zhao Yakui771cb082009-03-03 18:07:52 +0800391 int i, tries = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800392
Eric Anholtbad720f2009-10-22 16:11:14 -0700393 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500394 return intel_ironlake_crt_detect_hotplug(connector);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800395
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700396 if (IS_VALLEYVIEW(dev))
397 return valleyview_crt_detect_hotplug(connector);
398
Zhao Yakui771cb082009-03-03 18:07:52 +0800399 /*
400 * On 4 series desktop, CRT detect sequence need to be done twice
401 * to get a reliable result.
402 */
Jesse Barnes79e53942008-11-07 14:24:08 -0800403
Zhao Yakui771cb082009-03-03 18:07:52 +0800404 if (IS_G4X(dev) && !IS_GM45(dev))
405 tries = 2;
406 else
407 tries = 1;
Adam Jackson7a772c42010-05-24 16:46:29 -0400408 hotplug_en = orig = I915_READ(PORT_HOTPLUG_EN);
Zhao Yakui771cb082009-03-03 18:07:52 +0800409 hotplug_en |= CRT_HOTPLUG_FORCE_DETECT;
Jesse Barnes79e53942008-11-07 14:24:08 -0800410
Zhao Yakui771cb082009-03-03 18:07:52 +0800411 for (i = 0; i < tries ; i++) {
Zhao Yakui771cb082009-03-03 18:07:52 +0800412 /* turn on the FORCE_DETECT */
413 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Zhao Yakui771cb082009-03-03 18:07:52 +0800414 /* wait for FORCE_DETECT to go off */
Chris Wilson913d8d12010-08-07 11:01:35 +0100415 if (wait_for((I915_READ(PORT_HOTPLUG_EN) &
416 CRT_HOTPLUG_FORCE_DETECT) == 0,
Chris Wilson481b6af2010-08-23 17:43:35 +0100417 1000))
Chris Wilson79077312010-09-12 19:58:04 +0100418 DRM_DEBUG_KMS("timed out waiting for FORCE_DETECT to go off");
Zhao Yakui771cb082009-03-03 18:07:52 +0800419 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800420
Adam Jackson7a772c42010-05-24 16:46:29 -0400421 stat = I915_READ(PORT_HOTPLUG_STAT);
422 if ((stat & CRT_HOTPLUG_MONITOR_MASK) != CRT_HOTPLUG_MONITOR_NONE)
423 ret = true;
Jesse Barnes79e53942008-11-07 14:24:08 -0800424
Adam Jackson7a772c42010-05-24 16:46:29 -0400425 /* clear the interrupt we just generated, if any */
426 I915_WRITE(PORT_HOTPLUG_STAT, CRT_HOTPLUG_INT_STATUS);
427
428 /* and put the bits back */
429 I915_WRITE(PORT_HOTPLUG_EN, orig);
430
431 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800432}
433
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300434static struct edid *intel_crt_get_edid(struct drm_connector *connector,
435 struct i2c_adapter *i2c)
436{
437 struct edid *edid;
438
439 edid = drm_get_edid(connector, i2c);
440
441 if (!edid && !intel_gmbus_is_forced_bit(i2c)) {
442 DRM_DEBUG_KMS("CRT GMBUS EDID read failed, retry using GPIO bit-banging\n");
443 intel_gmbus_force_bit(i2c, true);
444 edid = drm_get_edid(connector, i2c);
445 intel_gmbus_force_bit(i2c, false);
446 }
447
448 return edid;
449}
450
451/* local version of intel_ddc_get_modes() to use intel_crt_get_edid() */
452static int intel_crt_ddc_get_modes(struct drm_connector *connector,
453 struct i2c_adapter *adapter)
454{
455 struct edid *edid;
Jani Nikulaebda95a2012-10-19 14:51:51 +0300456 int ret;
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300457
458 edid = intel_crt_get_edid(connector, adapter);
459 if (!edid)
460 return 0;
461
Jani Nikulaebda95a2012-10-19 14:51:51 +0300462 ret = intel_connector_update_modes(connector, edid);
463 kfree(edid);
464
465 return ret;
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300466}
467
David Müllerf5afcd32011-01-06 12:29:32 +0000468static bool intel_crt_detect_ddc(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -0800469{
David Müllerf5afcd32011-01-06 12:29:32 +0000470 struct intel_crt *crt = intel_attached_crt(connector);
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000471 struct drm_i915_private *dev_priv = crt->base.base.dev->dev_private;
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200472 struct edid *edid;
473 struct i2c_adapter *i2c;
Jesse Barnes79e53942008-11-07 14:24:08 -0800474
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200475 BUG_ON(crt->base.type != INTEL_OUTPUT_ANALOG);
Jesse Barnes79e53942008-11-07 14:24:08 -0800476
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300477 i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->vbt.crt_ddc_pin);
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300478 edid = intel_crt_get_edid(connector, i2c);
David Müllerf5afcd32011-01-06 12:29:32 +0000479
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200480 if (edid) {
481 bool is_digital = edid->input & DRM_EDID_INPUT_DIGITAL;
482
David Müllerf5afcd32011-01-06 12:29:32 +0000483 /*
484 * This may be a DVI-I connector with a shared DDC
485 * link between analog and digital outputs, so we
486 * have to check the EDID input spec of the attached device.
487 */
David Müllerf5afcd32011-01-06 12:29:32 +0000488 if (!is_digital) {
489 DRM_DEBUG_KMS("CRT detected via DDC:0x50 [EDID]\n");
490 return true;
491 }
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200492
493 DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [EDID reports a digital panel]\n");
494 } else {
495 DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [no valid EDID found]\n");
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100496 }
497
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200498 kfree(edid);
499
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100500 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800501}
502
Ma Linge4a5d542009-05-26 11:31:00 +0800503static enum drm_connector_status
Chris Wilson71731882011-04-19 23:10:58 +0100504intel_crt_load_detect(struct intel_crt *crt)
Ma Linge4a5d542009-05-26 11:31:00 +0800505{
Chris Wilson71731882011-04-19 23:10:58 +0100506 struct drm_device *dev = crt->base.base.dev;
Ma Linge4a5d542009-05-26 11:31:00 +0800507 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson71731882011-04-19 23:10:58 +0100508 uint32_t pipe = to_intel_crtc(crt->base.base.crtc)->pipe;
Ma Linge4a5d542009-05-26 11:31:00 +0800509 uint32_t save_bclrpat;
510 uint32_t save_vtotal;
511 uint32_t vtotal, vactive;
512 uint32_t vsample;
513 uint32_t vblank, vblank_start, vblank_end;
514 uint32_t dsl;
515 uint32_t bclrpat_reg;
516 uint32_t vtotal_reg;
517 uint32_t vblank_reg;
518 uint32_t vsync_reg;
519 uint32_t pipeconf_reg;
520 uint32_t pipe_dsl_reg;
521 uint8_t st00;
522 enum drm_connector_status status;
523
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100524 DRM_DEBUG_KMS("starting load-detect on CRT\n");
525
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800526 bclrpat_reg = BCLRPAT(pipe);
527 vtotal_reg = VTOTAL(pipe);
528 vblank_reg = VBLANK(pipe);
529 vsync_reg = VSYNC(pipe);
530 pipeconf_reg = PIPECONF(pipe);
531 pipe_dsl_reg = PIPEDSL(pipe);
Ma Linge4a5d542009-05-26 11:31:00 +0800532
533 save_bclrpat = I915_READ(bclrpat_reg);
534 save_vtotal = I915_READ(vtotal_reg);
535 vblank = I915_READ(vblank_reg);
536
537 vtotal = ((save_vtotal >> 16) & 0xfff) + 1;
538 vactive = (save_vtotal & 0x7ff) + 1;
539
540 vblank_start = (vblank & 0xfff) + 1;
541 vblank_end = ((vblank >> 16) & 0xfff) + 1;
542
543 /* Set the border color to purple. */
544 I915_WRITE(bclrpat_reg, 0x500050);
545
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100546 if (!IS_GEN2(dev)) {
Ma Linge4a5d542009-05-26 11:31:00 +0800547 uint32_t pipeconf = I915_READ(pipeconf_reg);
548 I915_WRITE(pipeconf_reg, pipeconf | PIPECONF_FORCE_BORDER);
Chris Wilson19c55da2010-08-09 14:50:53 +0100549 POSTING_READ(pipeconf_reg);
Ma Linge4a5d542009-05-26 11:31:00 +0800550 /* Wait for next Vblank to substitue
551 * border color for Color info */
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700552 intel_wait_for_vblank(dev, pipe);
Ma Linge4a5d542009-05-26 11:31:00 +0800553 st00 = I915_READ8(VGA_MSR_WRITE);
554 status = ((st00 & (1 << 4)) != 0) ?
555 connector_status_connected :
556 connector_status_disconnected;
557
558 I915_WRITE(pipeconf_reg, pipeconf);
559 } else {
560 bool restore_vblank = false;
561 int count, detect;
562
563 /*
564 * If there isn't any border, add some.
565 * Yes, this will flicker
566 */
567 if (vblank_start <= vactive && vblank_end >= vtotal) {
568 uint32_t vsync = I915_READ(vsync_reg);
569 uint32_t vsync_start = (vsync & 0xffff) + 1;
570
571 vblank_start = vsync_start;
572 I915_WRITE(vblank_reg,
573 (vblank_start - 1) |
574 ((vblank_end - 1) << 16));
575 restore_vblank = true;
576 }
577 /* sample in the vertical border, selecting the larger one */
578 if (vblank_start - vactive >= vtotal - vblank_end)
579 vsample = (vblank_start + vactive) >> 1;
580 else
581 vsample = (vtotal + vblank_end) >> 1;
582
583 /*
584 * Wait for the border to be displayed
585 */
586 while (I915_READ(pipe_dsl_reg) >= vactive)
587 ;
588 while ((dsl = I915_READ(pipe_dsl_reg)) <= vsample)
589 ;
590 /*
591 * Watch ST00 for an entire scanline
592 */
593 detect = 0;
594 count = 0;
595 do {
596 count++;
597 /* Read the ST00 VGA status register */
598 st00 = I915_READ8(VGA_MSR_WRITE);
599 if (st00 & (1 << 4))
600 detect++;
601 } while ((I915_READ(pipe_dsl_reg) == dsl));
602
603 /* restore vblank if necessary */
604 if (restore_vblank)
605 I915_WRITE(vblank_reg, vblank);
606 /*
607 * If more than 3/4 of the scanline detected a monitor,
608 * then it is assumed to be present. This works even on i830,
609 * where there isn't any way to force the border color across
610 * the screen
611 */
612 status = detect * 4 > count * 3 ?
613 connector_status_connected :
614 connector_status_disconnected;
615 }
616
617 /* Restore previous settings */
618 I915_WRITE(bclrpat_reg, save_bclrpat);
619
620 return status;
621}
622
Chris Wilson7b334fc2010-09-09 23:51:02 +0100623static enum drm_connector_status
Chris Wilson930a9e22010-09-14 11:07:23 +0100624intel_crt_detect(struct drm_connector *connector, bool force)
Jesse Barnes79e53942008-11-07 14:24:08 -0800625{
626 struct drm_device *dev = connector->dev;
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300627 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000628 struct intel_crt *crt = intel_attached_crt(connector);
Imre Deak671dedd2014-03-05 16:20:53 +0200629 struct intel_encoder *intel_encoder = &crt->base;
630 enum intel_display_power_domain power_domain;
Ma Linge4a5d542009-05-26 11:31:00 +0800631 enum drm_connector_status status;
Daniel Vettere95c8432012-04-20 21:03:36 +0200632 struct intel_load_detect_pipe tmp;
Rob Clark51fd3712013-11-19 12:10:12 -0500633 struct drm_modeset_acquire_ctx ctx;
Jesse Barnes79e53942008-11-07 14:24:08 -0800634
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300635 intel_runtime_pm_get(dev_priv);
636
Chris Wilson164c8592013-07-20 20:27:08 +0100637 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] force=%d\n",
Jani Nikulac23cc412014-06-03 14:56:17 +0300638 connector->base.id, connector->name,
Chris Wilson164c8592013-07-20 20:27:08 +0100639 force);
640
Imre Deak671dedd2014-03-05 16:20:53 +0200641 power_domain = intel_display_port_power_domain(intel_encoder);
642 intel_display_power_get(dev_priv, power_domain);
643
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100644 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetteraaa37732012-06-16 15:30:32 +0200645 /* We can not rely on the HPD pin always being correctly wired
646 * up, for example many KVM do not pass it through, and so
647 * only trust an assertion that the monitor is connected.
648 */
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100649 if (intel_crt_detect_hotplug(connector)) {
650 DRM_DEBUG_KMS("CRT detected via hotplug\n");
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300651 status = connector_status_connected;
652 goto out;
Daniel Vetteraaa37732012-06-16 15:30:32 +0200653 } else
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800654 DRM_DEBUG_KMS("CRT not detected via hotplug\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800655 }
656
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300657 if (intel_crt_detect_ddc(connector)) {
658 status = connector_status_connected;
659 goto out;
660 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800661
Daniel Vetteraaa37732012-06-16 15:30:32 +0200662 /* Load detection is broken on HPD capable machines. Whoever wants a
663 * broken monitor (without edid) to work behind a broken kvm (that fails
664 * to have the right resistors for HP detection) needs to fix this up.
665 * For now just bail out. */
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300666 if (I915_HAS_HOTPLUG(dev)) {
667 status = connector_status_disconnected;
668 goto out;
669 }
Daniel Vetteraaa37732012-06-16 15:30:32 +0200670
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300671 if (!force) {
672 status = connector->status;
673 goto out;
674 }
Chris Wilson7b334fc2010-09-09 23:51:02 +0100675
Ma Linge4a5d542009-05-26 11:31:00 +0800676 /* for pre-945g platforms use load detect */
Rob Clark51fd3712013-11-19 12:10:12 -0500677 if (intel_get_load_detect_pipe(connector, NULL, &tmp, &ctx)) {
Daniel Vettere95c8432012-04-20 21:03:36 +0200678 if (intel_crt_detect_ddc(connector))
679 status = connector_status_connected;
680 else
681 status = intel_crt_load_detect(crt);
Rob Clark51fd3712013-11-19 12:10:12 -0500682 intel_release_load_detect_pipe(connector, &tmp, &ctx);
Daniel Vettere95c8432012-04-20 21:03:36 +0200683 } else
684 status = connector_status_unknown;
Ma Linge4a5d542009-05-26 11:31:00 +0800685
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300686out:
Imre Deak671dedd2014-03-05 16:20:53 +0200687 intel_display_power_put(dev_priv, power_domain);
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300688 intel_runtime_pm_put(dev_priv);
Imre Deak671dedd2014-03-05 16:20:53 +0200689
Ma Linge4a5d542009-05-26 11:31:00 +0800690 return status;
Jesse Barnes79e53942008-11-07 14:24:08 -0800691}
692
693static void intel_crt_destroy(struct drm_connector *connector)
694{
Jesse Barnes79e53942008-11-07 14:24:08 -0800695 drm_connector_cleanup(connector);
696 kfree(connector);
697}
698
699static int intel_crt_get_modes(struct drm_connector *connector)
700{
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800701 struct drm_device *dev = connector->dev;
Chris Wilsonf899fc62010-07-20 15:44:45 -0700702 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak671dedd2014-03-05 16:20:53 +0200703 struct intel_crt *crt = intel_attached_crt(connector);
704 struct intel_encoder *intel_encoder = &crt->base;
705 enum intel_display_power_domain power_domain;
Chris Wilson890f3352010-09-14 16:46:59 +0100706 int ret;
Daniel Kurtz3bd7d902012-03-28 02:36:14 +0800707 struct i2c_adapter *i2c;
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800708
Imre Deak671dedd2014-03-05 16:20:53 +0200709 power_domain = intel_display_port_power_domain(intel_encoder);
710 intel_display_power_get(dev_priv, power_domain);
711
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300712 i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->vbt.crt_ddc_pin);
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300713 ret = intel_crt_ddc_get_modes(connector, i2c);
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800714 if (ret || !IS_G4X(dev))
Imre Deak671dedd2014-03-05 16:20:53 +0200715 goto out;
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800716
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800717 /* Try to probe digital port for output in DVI-I -> VGA mode. */
Daniel Kurtz3bd7d902012-03-28 02:36:14 +0800718 i2c = intel_gmbus_get_adapter(dev_priv, GMBUS_PORT_DPB);
Imre Deak671dedd2014-03-05 16:20:53 +0200719 ret = intel_crt_ddc_get_modes(connector, i2c);
720
721out:
722 intel_display_power_put(dev_priv, power_domain);
723
724 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800725}
726
727static int intel_crt_set_property(struct drm_connector *connector,
728 struct drm_property *property,
729 uint64_t value)
730{
Jesse Barnes79e53942008-11-07 14:24:08 -0800731 return 0;
732}
733
Chris Wilsonf3269052011-01-24 15:17:08 +0000734static void intel_crt_reset(struct drm_connector *connector)
735{
736 struct drm_device *dev = connector->dev;
Daniel Vetter2e938892012-10-11 20:08:24 +0200737 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonf3269052011-01-24 15:17:08 +0000738 struct intel_crt *crt = intel_attached_crt(connector);
739
Chris Wilson10603ca2013-08-26 19:51:06 -0300740 if (INTEL_INFO(dev)->gen >= 5) {
Daniel Vetter2e938892012-10-11 20:08:24 +0200741 u32 adpa;
742
Ville Syrjäläca54b812013-01-25 21:44:42 +0200743 adpa = I915_READ(crt->adpa_reg);
Daniel Vetter2e938892012-10-11 20:08:24 +0200744 adpa &= ~ADPA_CRT_HOTPLUG_MASK;
745 adpa |= ADPA_HOTPLUG_BITS;
Ville Syrjäläca54b812013-01-25 21:44:42 +0200746 I915_WRITE(crt->adpa_reg, adpa);
747 POSTING_READ(crt->adpa_reg);
Daniel Vetter2e938892012-10-11 20:08:24 +0200748
749 DRM_DEBUG_KMS("pch crt adpa set to 0x%x\n", adpa);
Chris Wilsonf3269052011-01-24 15:17:08 +0000750 crt->force_hotplug_required = 1;
Daniel Vetter2e938892012-10-11 20:08:24 +0200751 }
752
Chris Wilsonf3269052011-01-24 15:17:08 +0000753}
754
Jesse Barnes79e53942008-11-07 14:24:08 -0800755/*
756 * Routines for controlling stuff on the analog port
757 */
758
Jesse Barnes79e53942008-11-07 14:24:08 -0800759static const struct drm_connector_funcs intel_crt_connector_funcs = {
Chris Wilsonf3269052011-01-24 15:17:08 +0000760 .reset = intel_crt_reset,
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200761 .dpms = intel_crt_dpms,
Jesse Barnes79e53942008-11-07 14:24:08 -0800762 .detect = intel_crt_detect,
763 .fill_modes = drm_helper_probe_single_connector_modes,
764 .destroy = intel_crt_destroy,
765 .set_property = intel_crt_set_property,
766};
767
768static const struct drm_connector_helper_funcs intel_crt_connector_helper_funcs = {
769 .mode_valid = intel_crt_mode_valid,
770 .get_modes = intel_crt_get_modes,
Chris Wilsondf0e9242010-09-09 16:20:55 +0100771 .best_encoder = intel_best_encoder,
Jesse Barnes79e53942008-11-07 14:24:08 -0800772};
773
Jesse Barnes79e53942008-11-07 14:24:08 -0800774static const struct drm_encoder_funcs intel_crt_enc_funcs = {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100775 .destroy = intel_encoder_destroy,
Jesse Barnes79e53942008-11-07 14:24:08 -0800776};
777
Duncan Laurie8ca40132011-10-25 15:42:21 -0700778static int __init intel_no_crt_dmi_callback(const struct dmi_system_id *id)
779{
Daniel Vetterbc0daf42012-04-01 13:16:49 +0200780 DRM_INFO("Skipping CRT initialization for %s\n", id->ident);
Duncan Laurie8ca40132011-10-25 15:42:21 -0700781 return 1;
782}
783
784static const struct dmi_system_id intel_no_crt[] = {
785 {
786 .callback = intel_no_crt_dmi_callback,
787 .ident = "ACER ZGB",
788 .matches = {
789 DMI_MATCH(DMI_SYS_VENDOR, "ACER"),
790 DMI_MATCH(DMI_PRODUCT_NAME, "ZGB"),
791 },
792 },
Giacomo Comes10b6ee42014-04-03 14:13:55 -0400793 {
794 .callback = intel_no_crt_dmi_callback,
795 .ident = "DELL XPS 8700",
796 .matches = {
797 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
798 DMI_MATCH(DMI_PRODUCT_NAME, "XPS 8700"),
799 },
800 },
Duncan Laurie8ca40132011-10-25 15:42:21 -0700801 { }
802};
803
Jesse Barnes79e53942008-11-07 14:24:08 -0800804void intel_crt_init(struct drm_device *dev)
805{
806 struct drm_connector *connector;
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000807 struct intel_crt *crt;
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800808 struct intel_connector *intel_connector;
David Müller (ELSOFT AG)db545012009-08-29 08:54:45 +0200809 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -0800810
Duncan Laurie8ca40132011-10-25 15:42:21 -0700811 /* Skip machines without VGA that falsely report hotplug events */
812 if (dmi_check_system(intel_no_crt))
813 return;
814
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000815 crt = kzalloc(sizeof(struct intel_crt), GFP_KERNEL);
816 if (!crt)
Jesse Barnes79e53942008-11-07 14:24:08 -0800817 return;
818
Daniel Vetterb14c5672013-09-19 12:18:32 +0200819 intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800820 if (!intel_connector) {
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000821 kfree(crt);
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800822 return;
823 }
824
825 connector = &intel_connector->base;
Adam Jackson637f44d2013-03-25 15:40:05 -0400826 crt->connector = intel_connector;
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800827 drm_connector_init(dev, &intel_connector->base,
Jesse Barnes79e53942008-11-07 14:24:08 -0800828 &intel_crt_connector_funcs, DRM_MODE_CONNECTOR_VGA);
829
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000830 drm_encoder_init(dev, &crt->base.base, &intel_crt_enc_funcs,
Jesse Barnes79e53942008-11-07 14:24:08 -0800831 DRM_MODE_ENCODER_DAC);
832
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000833 intel_connector_attach_encoder(intel_connector, &crt->base);
Jesse Barnes79e53942008-11-07 14:24:08 -0800834
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000835 crt->base.type = INTEL_OUTPUT_ANALOG;
Ville Syrjälä301ea742014-03-03 16:15:30 +0200836 crt->base.cloneable = (1 << INTEL_OUTPUT_DVO) | (1 << INTEL_OUTPUT_HDMI);
Paulo Zanonid63fa0d2012-11-20 13:27:35 -0200837 if (IS_I830(dev))
Eugeni Dodonov59c859d2012-05-09 15:37:19 -0300838 crt->base.crtc_mask = (1 << 0);
839 else
Keith Packard08268742012-08-13 21:34:45 -0700840 crt->base.crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -0300841
Daniel Vetterdbb02572012-01-28 14:49:23 +0100842 if (IS_GEN2(dev))
843 connector->interlace_allowed = 0;
844 else
845 connector->interlace_allowed = 1;
Jesse Barnes79e53942008-11-07 14:24:08 -0800846 connector->doublescan_allowed = 0;
847
Jesse Barnesdf0323c2012-04-17 15:06:33 -0700848 if (HAS_PCH_SPLIT(dev))
Daniel Vetter540a8952012-07-11 16:27:57 +0200849 crt->adpa_reg = PCH_ADPA;
850 else if (IS_VALLEYVIEW(dev))
851 crt->adpa_reg = VLV_ADPA;
Jesse Barnesdf0323c2012-04-17 15:06:33 -0700852 else
Daniel Vetter540a8952012-07-11 16:27:57 +0200853 crt->adpa_reg = ADPA;
Jesse Barnesdf0323c2012-04-17 15:06:33 -0700854
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100855 crt->base.compute_config = intel_crt_compute_config;
Daniel Vetter21246042012-07-01 14:58:27 +0200856 crt->base.disable = intel_disable_crt;
857 crt->base.enable = intel_enable_crt;
Egbert Eich1d843f92013-02-25 12:06:49 -0500858 if (I915_HAS_HOTPLUG(dev))
859 crt->base.hpd_pin = HPD_CRT;
Ville Syrjäläa2985792013-11-07 19:25:59 +0200860 if (HAS_DDI(dev)) {
861 crt->base.get_config = hsw_crt_get_config;
Paulo Zanoni4eda01b2012-10-31 18:12:21 -0200862 crt->base.get_hw_state = intel_ddi_get_hw_state;
Ville Syrjäläa2985792013-11-07 19:25:59 +0200863 } else {
864 crt->base.get_config = intel_crt_get_config;
Paulo Zanoni4eda01b2012-10-31 18:12:21 -0200865 crt->base.get_hw_state = intel_crt_get_hw_state;
Ville Syrjäläa2985792013-11-07 19:25:59 +0200866 }
Daniel Vettere403fc92012-07-02 13:41:21 +0200867 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak4932e2c2014-02-11 17:12:48 +0200868 intel_connector->unregister = intel_connector_unregister;
Daniel Vetter21246042012-07-01 14:58:27 +0200869
Jesse Barnes79e53942008-11-07 14:24:08 -0800870 drm_connector_helper_add(connector, &intel_crt_connector_helper_funcs);
871
872 drm_sysfs_connector_add(connector);
Jesse Barnesb01f2c32009-12-11 11:07:17 -0800873
Egbert Eich821450c2013-04-16 13:36:55 +0200874 if (!I915_HAS_HOTPLUG(dev))
875 intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT;
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000876
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800877 /*
878 * Configure the automatic hotplug detection stuff
879 */
880 crt->force_hotplug_required = 0;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800881
Paulo Zanoni68d18ad2012-12-01 12:04:26 -0200882 /*
Damien Lespiau3e683202012-12-11 18:48:29 +0000883 * TODO: find a proper way to discover whether we need to set the the
884 * polarity and link reversal bits or not, instead of relying on the
885 * BIOS.
Paulo Zanoni68d18ad2012-12-01 12:04:26 -0200886 */
Damien Lespiau3e683202012-12-11 18:48:29 +0000887 if (HAS_PCH_LPT(dev)) {
888 u32 fdi_config = FDI_RX_POLARITY_REVERSED_LPT |
889 FDI_RX_LINK_REVERSAL_OVERRIDE;
890
891 dev_priv->fdi_rx_config = I915_READ(_FDI_RXA_CTL) & fdi_config;
892 }
Daniel Vetter754970ee2014-01-16 22:28:44 +0100893
894 intel_crt_reset(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -0800895}