blob: 4b4e8f0f9621634d384e667641a6b3a84f4f2a9c [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Duncan Laurie8ca40132011-10-25 15:42:21 -070027#include <linux/dmi.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080028#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
31#include <drm/drm_crtc.h>
32#include <drm/drm_crtc_helper.h>
33#include <drm/drm_edid.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080034#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "i915_drv.h"
37
Keith Packarde7dbb2f2010-11-16 16:03:53 +080038/* Here's the desired hotplug mode */
39#define ADPA_HOTPLUG_BITS (ADPA_CRT_HOTPLUG_PERIOD_128 | \
40 ADPA_CRT_HOTPLUG_WARMUP_10MS | \
41 ADPA_CRT_HOTPLUG_SAMPLE_4S | \
42 ADPA_CRT_HOTPLUG_VOLTAGE_50 | \
43 ADPA_CRT_HOTPLUG_VOLREF_325MV | \
44 ADPA_CRT_HOTPLUG_ENABLE)
45
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +000046struct intel_crt {
47 struct intel_encoder base;
Adam Jackson637f44d2013-03-25 15:40:05 -040048 /* DPMS state is stored in the connector, which we need in the
49 * encoder's enable/disable callbacks */
50 struct intel_connector *connector;
Keith Packarde7dbb2f2010-11-16 16:03:53 +080051 bool force_hotplug_required;
Daniel Vetter540a8952012-07-11 16:27:57 +020052 u32 adpa_reg;
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +000053};
54
Daniel Vetter540a8952012-07-11 16:27:57 +020055static struct intel_crt *intel_encoder_to_crt(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080056{
Daniel Vetter540a8952012-07-11 16:27:57 +020057 return container_of(encoder, struct intel_crt, base);
Jesse Barnesdf0323c2012-04-17 15:06:33 -070058}
59
Daniel Vettereebe6f02013-07-21 21:37:03 +020060static struct intel_crt *intel_attached_crt(struct drm_connector *connector)
61{
62 return intel_encoder_to_crt(intel_attached_encoder(connector));
63}
64
Daniel Vettere403fc92012-07-02 13:41:21 +020065static bool intel_crt_get_hw_state(struct intel_encoder *encoder,
66 enum pipe *pipe)
Jesse Barnesdf0323c2012-04-17 15:06:33 -070067{
Daniel Vettere403fc92012-07-02 13:41:21 +020068 struct drm_device *dev = encoder->base.dev;
Jesse Barnesdf0323c2012-04-17 15:06:33 -070069 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere403fc92012-07-02 13:41:21 +020070 struct intel_crt *crt = intel_encoder_to_crt(encoder);
Imre Deak6d129be2014-03-05 16:20:54 +020071 enum intel_display_power_domain power_domain;
Daniel Vettere403fc92012-07-02 13:41:21 +020072 u32 tmp;
Zhenyu Wang2c072452009-06-05 15:38:42 +080073
Imre Deak6d129be2014-03-05 16:20:54 +020074 power_domain = intel_display_port_power_domain(encoder);
75 if (!intel_display_power_enabled(dev_priv, power_domain))
76 return false;
77
Daniel Vettere403fc92012-07-02 13:41:21 +020078 tmp = I915_READ(crt->adpa_reg);
Zhenyu Wang2c072452009-06-05 15:38:42 +080079
Daniel Vettere403fc92012-07-02 13:41:21 +020080 if (!(tmp & ADPA_DAC_ENABLE))
81 return false;
Jesse Barnesdf0323c2012-04-17 15:06:33 -070082
Daniel Vettere403fc92012-07-02 13:41:21 +020083 if (HAS_PCH_CPT(dev))
84 *pipe = PORT_TO_PIPE_CPT(tmp);
85 else
86 *pipe = PORT_TO_PIPE(tmp);
87
88 return true;
Jesse Barnesdf0323c2012-04-17 15:06:33 -070089}
90
Ville Syrjälä6801c182013-09-24 14:24:05 +030091static unsigned int intel_crt_get_flags(struct intel_encoder *encoder)
Jesse Barnes045ac3b2013-05-14 17:08:26 -070092{
93 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
94 struct intel_crt *crt = intel_encoder_to_crt(encoder);
95 u32 tmp, flags = 0;
96
97 tmp = I915_READ(crt->adpa_reg);
98
99 if (tmp & ADPA_HSYNC_ACTIVE_HIGH)
100 flags |= DRM_MODE_FLAG_PHSYNC;
101 else
102 flags |= DRM_MODE_FLAG_NHSYNC;
103
104 if (tmp & ADPA_VSYNC_ACTIVE_HIGH)
105 flags |= DRM_MODE_FLAG_PVSYNC;
106 else
107 flags |= DRM_MODE_FLAG_NVSYNC;
108
Ville Syrjälä6801c182013-09-24 14:24:05 +0300109 return flags;
110}
111
112static void intel_crt_get_config(struct intel_encoder *encoder,
113 struct intel_crtc_config *pipe_config)
114{
115 struct drm_device *dev = encoder->base.dev;
116 int dotclock;
117
118 pipe_config->adjusted_mode.flags |= intel_crt_get_flags(encoder);
Ville Syrjälä18442d02013-09-13 16:00:08 +0300119
120 dotclock = pipe_config->port_clock;
121
Ville Syrjälä6801c182013-09-24 14:24:05 +0300122 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä18442d02013-09-13 16:00:08 +0300123 ironlake_check_encoder_dotclock(pipe_config, dotclock);
124
Damien Lespiau241bfc32013-09-25 16:45:37 +0100125 pipe_config->adjusted_mode.crtc_clock = dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700126}
127
Ville Syrjälä6801c182013-09-24 14:24:05 +0300128static void hsw_crt_get_config(struct intel_encoder *encoder,
129 struct intel_crtc_config *pipe_config)
130{
131 intel_ddi_get_config(encoder, pipe_config);
132
133 pipe_config->adjusted_mode.flags &= ~(DRM_MODE_FLAG_PHSYNC |
134 DRM_MODE_FLAG_NHSYNC |
135 DRM_MODE_FLAG_PVSYNC |
136 DRM_MODE_FLAG_NVSYNC);
137 pipe_config->adjusted_mode.flags |= intel_crt_get_flags(encoder);
138}
139
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200140/* Note: The caller is required to filter out dpms modes not supported by the
141 * platform. */
142static void intel_crt_set_dpms(struct intel_encoder *encoder, int mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800143{
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200144 struct drm_device *dev = encoder->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800145 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200146 struct intel_crt *crt = intel_encoder_to_crt(encoder);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800147 u32 temp;
148
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200149 temp = I915_READ(crt->adpa_reg);
Jesse Barnes79e53942008-11-07 14:24:08 -0800150 temp &= ~(ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE);
ling.ma@intel.comfebc7692009-06-25 11:55:57 +0800151 temp &= ~ADPA_DAC_ENABLE;
Jesse Barnesbd9e8412012-06-15 11:55:18 -0700152
Akshay Joshi0206e352011-08-16 15:34:10 -0400153 switch (mode) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800154 case DRM_MODE_DPMS_ON:
155 temp |= ADPA_DAC_ENABLE;
156 break;
157 case DRM_MODE_DPMS_STANDBY:
158 temp |= ADPA_DAC_ENABLE | ADPA_HSYNC_CNTL_DISABLE;
159 break;
160 case DRM_MODE_DPMS_SUSPEND:
161 temp |= ADPA_DAC_ENABLE | ADPA_VSYNC_CNTL_DISABLE;
162 break;
163 case DRM_MODE_DPMS_OFF:
164 temp |= ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE;
165 break;
166 }
167
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200168 I915_WRITE(crt->adpa_reg, temp);
169}
170
Adam Jackson637f44d2013-03-25 15:40:05 -0400171static void intel_disable_crt(struct intel_encoder *encoder)
172{
173 intel_crt_set_dpms(encoder, DRM_MODE_DPMS_OFF);
174}
175
176static void intel_enable_crt(struct intel_encoder *encoder)
177{
178 struct intel_crt *crt = intel_encoder_to_crt(encoder);
179
180 intel_crt_set_dpms(encoder, crt->connector->base.dpms);
181}
182
Jani Nikula6b1c087b2013-05-28 12:35:02 +0300183/* Special dpms function to support cloning between dvo/sdvo/crt. */
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200184static void intel_crt_dpms(struct drm_connector *connector, int mode)
185{
186 struct drm_device *dev = connector->dev;
187 struct intel_encoder *encoder = intel_attached_encoder(connector);
188 struct drm_crtc *crtc;
189 int old_dpms;
190
191 /* PCH platforms and VLV only support on/off. */
Jani Nikula4a8dece2012-11-05 13:51:51 +0200192 if (INTEL_INFO(dev)->gen >= 5 && mode != DRM_MODE_DPMS_ON)
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200193 mode = DRM_MODE_DPMS_OFF;
194
195 if (mode == connector->dpms)
196 return;
197
198 old_dpms = connector->dpms;
199 connector->dpms = mode;
200
201 /* Only need to change hw state when actually enabled */
202 crtc = encoder->base.crtc;
203 if (!crtc) {
204 encoder->connectors_active = false;
205 return;
206 }
207
208 /* We need the pipe to run for anything but OFF. */
209 if (mode == DRM_MODE_DPMS_OFF)
210 encoder->connectors_active = false;
211 else
212 encoder->connectors_active = true;
213
Jani Nikula6b1c087b2013-05-28 12:35:02 +0300214 /* We call connector dpms manually below in case pipe dpms doesn't
215 * change due to cloning. */
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200216 if (mode < old_dpms) {
217 /* From off to on, enable the pipe first. */
218 intel_crtc_update_dpms(crtc);
219
220 intel_crt_set_dpms(encoder, mode);
221 } else {
222 intel_crt_set_dpms(encoder, mode);
223
224 intel_crtc_update_dpms(crtc);
225 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +0200226
Daniel Vetterb9805142012-08-31 17:37:33 +0200227 intel_modeset_check_state(connector->dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800228}
229
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000230static enum drm_mode_status
231intel_crt_mode_valid(struct drm_connector *connector,
232 struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800233{
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800234 struct drm_device *dev = connector->dev;
235
236 int max_clock = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -0800237 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
238 return MODE_NO_DBLESCAN;
239
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800240 if (mode->clock < 25000)
241 return MODE_CLOCK_LOW;
242
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100243 if (IS_GEN2(dev))
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800244 max_clock = 350000;
245 else
246 max_clock = 400000;
247 if (mode->clock > max_clock)
248 return MODE_CLOCK_HIGH;
Jesse Barnes79e53942008-11-07 14:24:08 -0800249
Paulo Zanonid4b19312012-11-29 11:29:32 -0200250 /* The FDI receiver on LPT only supports 8bpc and only has 2 lanes. */
251 if (HAS_PCH_LPT(dev) &&
252 (ironlake_get_lanes_required(mode->clock, 270000, 24) > 2))
253 return MODE_CLOCK_HIGH;
254
Jesse Barnes79e53942008-11-07 14:24:08 -0800255 return MODE_OK;
256}
257
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100258static bool intel_crt_compute_config(struct intel_encoder *encoder,
259 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -0800260{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100261 struct drm_device *dev = encoder->base.dev;
262
263 if (HAS_PCH_SPLIT(dev))
264 pipe_config->has_pch_encoder = true;
265
Daniel Vetter2a7acee2013-04-19 11:24:39 +0200266 /* LPT FDI RX only supports 8bpc. */
267 if (HAS_PCH_LPT(dev))
268 pipe_config->pipe_bpp = 24;
269
Ville Syrjälä8f7abfd2014-02-27 14:23:12 +0200270 /* FDI must always be 2.7 GHz */
271 if (HAS_DDI(dev))
272 pipe_config->port_clock = 135000 * 2;
273
Jesse Barnes79e53942008-11-07 14:24:08 -0800274 return true;
275}
276
Daniel Vettereebe6f02013-07-21 21:37:03 +0200277static void intel_crt_mode_set(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -0800278{
279
Daniel Vettereebe6f02013-07-21 21:37:03 +0200280 struct drm_device *dev = encoder->base.dev;
281 struct intel_crt *crt = intel_encoder_to_crt(encoder);
282 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -0800283 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereebe6f02013-07-21 21:37:03 +0200284 struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
Egbert Eich6478d412012-10-14 16:33:11 +0200285 u32 adpa;
Jesse Barnes79e53942008-11-07 14:24:08 -0800286
Imre Deak533df0f2013-10-16 20:39:24 +0300287 if (INTEL_INFO(dev)->gen >= 5)
Daniel Vetter912d8122012-10-11 20:08:23 +0200288 adpa = ADPA_HOTPLUG_BITS;
289 else
290 adpa = 0;
291
Jesse Barnes79e53942008-11-07 14:24:08 -0800292 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
293 adpa |= ADPA_HSYNC_ACTIVE_HIGH;
294 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
295 adpa |= ADPA_VSYNC_ACTIVE_HIGH;
296
Jesse Barnes75770562011-10-12 09:01:58 -0700297 /* For CPT allow 3 pipe config, for others just use A or B */
Paulo Zanoni48378132012-10-31 18:12:20 -0200298 if (HAS_PCH_LPT(dev))
299 ; /* Those bits don't exist here */
300 else if (HAS_PCH_CPT(dev))
Daniel Vettereebe6f02013-07-21 21:37:03 +0200301 adpa |= PORT_TRANS_SEL_CPT(crtc->pipe);
302 else if (crtc->pipe == 0)
Jesse Barnes75770562011-10-12 09:01:58 -0700303 adpa |= ADPA_PIPE_A_SELECT;
304 else
305 adpa |= ADPA_PIPE_B_SELECT;
Jesse Barnes79e53942008-11-07 14:24:08 -0800306
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800307 if (!HAS_PCH_SPLIT(dev))
Daniel Vettereebe6f02013-07-21 21:37:03 +0200308 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800309
Daniel Vetter540a8952012-07-11 16:27:57 +0200310 I915_WRITE(crt->adpa_reg, adpa);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800311}
312
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500313static bool intel_ironlake_crt_detect_hotplug(struct drm_connector *connector)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800314{
315 struct drm_device *dev = connector->dev;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800316 struct intel_crt *crt = intel_attached_crt(connector);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800317 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800318 u32 adpa;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800319 bool ret;
320
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800321 /* The first time through, trigger an explicit detection cycle */
322 if (crt->force_hotplug_required) {
323 bool turn_off_dac = HAS_PCH_SPLIT(dev);
324 u32 save_adpa;
Zhenyu Wang67941da2009-07-24 01:00:33 +0800325
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800326 crt->force_hotplug_required = 0;
Dave Airlied5dd96c2010-08-04 15:52:19 +1000327
Ville Syrjäläca54b812013-01-25 21:44:42 +0200328 save_adpa = adpa = I915_READ(crt->adpa_reg);
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800329 DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
Dave Airlied5dd96c2010-08-04 15:52:19 +1000330
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800331 adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
332 if (turn_off_dac)
333 adpa &= ~ADPA_DAC_ENABLE;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800334
Ville Syrjäläca54b812013-01-25 21:44:42 +0200335 I915_WRITE(crt->adpa_reg, adpa);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800336
Ville Syrjäläca54b812013-01-25 21:44:42 +0200337 if (wait_for((I915_READ(crt->adpa_reg) & ADPA_CRT_HOTPLUG_FORCE_TRIGGER) == 0,
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800338 1000))
339 DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
Zhenyu Wang2c072452009-06-05 15:38:42 +0800340
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800341 if (turn_off_dac) {
Ville Syrjäläca54b812013-01-25 21:44:42 +0200342 I915_WRITE(crt->adpa_reg, save_adpa);
343 POSTING_READ(crt->adpa_reg);
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800344 }
Zhenyu Wanga4a6b902010-04-07 16:15:55 +0800345 }
346
Zhenyu Wang2c072452009-06-05 15:38:42 +0800347 /* Check the status to see if both blue and green are on now */
Ville Syrjäläca54b812013-01-25 21:44:42 +0200348 adpa = I915_READ(crt->adpa_reg);
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800349 if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800350 ret = true;
351 else
352 ret = false;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800353 DRM_DEBUG_KMS("ironlake hotplug adpa=0x%x, result %d\n", adpa, ret);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800354
Zhenyu Wang2c072452009-06-05 15:38:42 +0800355 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800356}
357
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700358static bool valleyview_crt_detect_hotplug(struct drm_connector *connector)
359{
360 struct drm_device *dev = connector->dev;
Ville Syrjäläca54b812013-01-25 21:44:42 +0200361 struct intel_crt *crt = intel_attached_crt(connector);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700362 struct drm_i915_private *dev_priv = dev->dev_private;
363 u32 adpa;
364 bool ret;
365 u32 save_adpa;
366
Ville Syrjäläca54b812013-01-25 21:44:42 +0200367 save_adpa = adpa = I915_READ(crt->adpa_reg);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700368 DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
369
370 adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
371
Ville Syrjäläca54b812013-01-25 21:44:42 +0200372 I915_WRITE(crt->adpa_reg, adpa);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700373
Ville Syrjäläca54b812013-01-25 21:44:42 +0200374 if (wait_for((I915_READ(crt->adpa_reg) & ADPA_CRT_HOTPLUG_FORCE_TRIGGER) == 0,
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700375 1000)) {
376 DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
Ville Syrjäläca54b812013-01-25 21:44:42 +0200377 I915_WRITE(crt->adpa_reg, save_adpa);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700378 }
379
380 /* Check the status to see if both blue and green are on now */
Ville Syrjäläca54b812013-01-25 21:44:42 +0200381 adpa = I915_READ(crt->adpa_reg);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700382 if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
383 ret = true;
384 else
385 ret = false;
386
387 DRM_DEBUG_KMS("valleyview hotplug adpa=0x%x, result %d\n", adpa, ret);
388
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700389 return ret;
390}
391
Jesse Barnes79e53942008-11-07 14:24:08 -0800392/**
393 * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect CRT presence.
394 *
395 * Not for i915G/i915GM
396 *
397 * \return true if CRT is connected.
398 * \return false if CRT is disconnected.
399 */
400static bool intel_crt_detect_hotplug(struct drm_connector *connector)
401{
402 struct drm_device *dev = connector->dev;
403 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jackson7a772c42010-05-24 16:46:29 -0400404 u32 hotplug_en, orig, stat;
405 bool ret = false;
Zhao Yakui771cb082009-03-03 18:07:52 +0800406 int i, tries = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800407
Eric Anholtbad720f2009-10-22 16:11:14 -0700408 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500409 return intel_ironlake_crt_detect_hotplug(connector);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800410
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700411 if (IS_VALLEYVIEW(dev))
412 return valleyview_crt_detect_hotplug(connector);
413
Zhao Yakui771cb082009-03-03 18:07:52 +0800414 /*
415 * On 4 series desktop, CRT detect sequence need to be done twice
416 * to get a reliable result.
417 */
Jesse Barnes79e53942008-11-07 14:24:08 -0800418
Zhao Yakui771cb082009-03-03 18:07:52 +0800419 if (IS_G4X(dev) && !IS_GM45(dev))
420 tries = 2;
421 else
422 tries = 1;
Adam Jackson7a772c42010-05-24 16:46:29 -0400423 hotplug_en = orig = I915_READ(PORT_HOTPLUG_EN);
Zhao Yakui771cb082009-03-03 18:07:52 +0800424 hotplug_en |= CRT_HOTPLUG_FORCE_DETECT;
Jesse Barnes79e53942008-11-07 14:24:08 -0800425
Zhao Yakui771cb082009-03-03 18:07:52 +0800426 for (i = 0; i < tries ; i++) {
Zhao Yakui771cb082009-03-03 18:07:52 +0800427 /* turn on the FORCE_DETECT */
428 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Zhao Yakui771cb082009-03-03 18:07:52 +0800429 /* wait for FORCE_DETECT to go off */
Chris Wilson913d8d12010-08-07 11:01:35 +0100430 if (wait_for((I915_READ(PORT_HOTPLUG_EN) &
431 CRT_HOTPLUG_FORCE_DETECT) == 0,
Chris Wilson481b6af2010-08-23 17:43:35 +0100432 1000))
Chris Wilson79077312010-09-12 19:58:04 +0100433 DRM_DEBUG_KMS("timed out waiting for FORCE_DETECT to go off");
Zhao Yakui771cb082009-03-03 18:07:52 +0800434 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800435
Adam Jackson7a772c42010-05-24 16:46:29 -0400436 stat = I915_READ(PORT_HOTPLUG_STAT);
437 if ((stat & CRT_HOTPLUG_MONITOR_MASK) != CRT_HOTPLUG_MONITOR_NONE)
438 ret = true;
Jesse Barnes79e53942008-11-07 14:24:08 -0800439
Adam Jackson7a772c42010-05-24 16:46:29 -0400440 /* clear the interrupt we just generated, if any */
441 I915_WRITE(PORT_HOTPLUG_STAT, CRT_HOTPLUG_INT_STATUS);
442
443 /* and put the bits back */
444 I915_WRITE(PORT_HOTPLUG_EN, orig);
445
446 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800447}
448
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300449static struct edid *intel_crt_get_edid(struct drm_connector *connector,
450 struct i2c_adapter *i2c)
451{
452 struct edid *edid;
453
454 edid = drm_get_edid(connector, i2c);
455
456 if (!edid && !intel_gmbus_is_forced_bit(i2c)) {
457 DRM_DEBUG_KMS("CRT GMBUS EDID read failed, retry using GPIO bit-banging\n");
458 intel_gmbus_force_bit(i2c, true);
459 edid = drm_get_edid(connector, i2c);
460 intel_gmbus_force_bit(i2c, false);
461 }
462
463 return edid;
464}
465
466/* local version of intel_ddc_get_modes() to use intel_crt_get_edid() */
467static int intel_crt_ddc_get_modes(struct drm_connector *connector,
468 struct i2c_adapter *adapter)
469{
470 struct edid *edid;
Jani Nikulaebda95a2012-10-19 14:51:51 +0300471 int ret;
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300472
473 edid = intel_crt_get_edid(connector, adapter);
474 if (!edid)
475 return 0;
476
Jani Nikulaebda95a2012-10-19 14:51:51 +0300477 ret = intel_connector_update_modes(connector, edid);
478 kfree(edid);
479
480 return ret;
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300481}
482
David Müllerf5afcd32011-01-06 12:29:32 +0000483static bool intel_crt_detect_ddc(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -0800484{
David Müllerf5afcd32011-01-06 12:29:32 +0000485 struct intel_crt *crt = intel_attached_crt(connector);
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000486 struct drm_i915_private *dev_priv = crt->base.base.dev->dev_private;
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200487 struct edid *edid;
488 struct i2c_adapter *i2c;
Jesse Barnes79e53942008-11-07 14:24:08 -0800489
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200490 BUG_ON(crt->base.type != INTEL_OUTPUT_ANALOG);
Jesse Barnes79e53942008-11-07 14:24:08 -0800491
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300492 i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->vbt.crt_ddc_pin);
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300493 edid = intel_crt_get_edid(connector, i2c);
David Müllerf5afcd32011-01-06 12:29:32 +0000494
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200495 if (edid) {
496 bool is_digital = edid->input & DRM_EDID_INPUT_DIGITAL;
497
David Müllerf5afcd32011-01-06 12:29:32 +0000498 /*
499 * This may be a DVI-I connector with a shared DDC
500 * link between analog and digital outputs, so we
501 * have to check the EDID input spec of the attached device.
502 */
David Müllerf5afcd32011-01-06 12:29:32 +0000503 if (!is_digital) {
504 DRM_DEBUG_KMS("CRT detected via DDC:0x50 [EDID]\n");
505 return true;
506 }
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200507
508 DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [EDID reports a digital panel]\n");
509 } else {
510 DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [no valid EDID found]\n");
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100511 }
512
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200513 kfree(edid);
514
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100515 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800516}
517
Ma Linge4a5d542009-05-26 11:31:00 +0800518static enum drm_connector_status
Chris Wilson71731882011-04-19 23:10:58 +0100519intel_crt_load_detect(struct intel_crt *crt)
Ma Linge4a5d542009-05-26 11:31:00 +0800520{
Chris Wilson71731882011-04-19 23:10:58 +0100521 struct drm_device *dev = crt->base.base.dev;
Ma Linge4a5d542009-05-26 11:31:00 +0800522 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson71731882011-04-19 23:10:58 +0100523 uint32_t pipe = to_intel_crtc(crt->base.base.crtc)->pipe;
Ma Linge4a5d542009-05-26 11:31:00 +0800524 uint32_t save_bclrpat;
525 uint32_t save_vtotal;
526 uint32_t vtotal, vactive;
527 uint32_t vsample;
528 uint32_t vblank, vblank_start, vblank_end;
529 uint32_t dsl;
530 uint32_t bclrpat_reg;
531 uint32_t vtotal_reg;
532 uint32_t vblank_reg;
533 uint32_t vsync_reg;
534 uint32_t pipeconf_reg;
535 uint32_t pipe_dsl_reg;
536 uint8_t st00;
537 enum drm_connector_status status;
538
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100539 DRM_DEBUG_KMS("starting load-detect on CRT\n");
540
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800541 bclrpat_reg = BCLRPAT(pipe);
542 vtotal_reg = VTOTAL(pipe);
543 vblank_reg = VBLANK(pipe);
544 vsync_reg = VSYNC(pipe);
545 pipeconf_reg = PIPECONF(pipe);
546 pipe_dsl_reg = PIPEDSL(pipe);
Ma Linge4a5d542009-05-26 11:31:00 +0800547
548 save_bclrpat = I915_READ(bclrpat_reg);
549 save_vtotal = I915_READ(vtotal_reg);
550 vblank = I915_READ(vblank_reg);
551
552 vtotal = ((save_vtotal >> 16) & 0xfff) + 1;
553 vactive = (save_vtotal & 0x7ff) + 1;
554
555 vblank_start = (vblank & 0xfff) + 1;
556 vblank_end = ((vblank >> 16) & 0xfff) + 1;
557
558 /* Set the border color to purple. */
559 I915_WRITE(bclrpat_reg, 0x500050);
560
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100561 if (!IS_GEN2(dev)) {
Ma Linge4a5d542009-05-26 11:31:00 +0800562 uint32_t pipeconf = I915_READ(pipeconf_reg);
563 I915_WRITE(pipeconf_reg, pipeconf | PIPECONF_FORCE_BORDER);
Chris Wilson19c55da2010-08-09 14:50:53 +0100564 POSTING_READ(pipeconf_reg);
Ma Linge4a5d542009-05-26 11:31:00 +0800565 /* Wait for next Vblank to substitue
566 * border color for Color info */
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700567 intel_wait_for_vblank(dev, pipe);
Ma Linge4a5d542009-05-26 11:31:00 +0800568 st00 = I915_READ8(VGA_MSR_WRITE);
569 status = ((st00 & (1 << 4)) != 0) ?
570 connector_status_connected :
571 connector_status_disconnected;
572
573 I915_WRITE(pipeconf_reg, pipeconf);
574 } else {
575 bool restore_vblank = false;
576 int count, detect;
577
578 /*
579 * If there isn't any border, add some.
580 * Yes, this will flicker
581 */
582 if (vblank_start <= vactive && vblank_end >= vtotal) {
583 uint32_t vsync = I915_READ(vsync_reg);
584 uint32_t vsync_start = (vsync & 0xffff) + 1;
585
586 vblank_start = vsync_start;
587 I915_WRITE(vblank_reg,
588 (vblank_start - 1) |
589 ((vblank_end - 1) << 16));
590 restore_vblank = true;
591 }
592 /* sample in the vertical border, selecting the larger one */
593 if (vblank_start - vactive >= vtotal - vblank_end)
594 vsample = (vblank_start + vactive) >> 1;
595 else
596 vsample = (vtotal + vblank_end) >> 1;
597
598 /*
599 * Wait for the border to be displayed
600 */
601 while (I915_READ(pipe_dsl_reg) >= vactive)
602 ;
603 while ((dsl = I915_READ(pipe_dsl_reg)) <= vsample)
604 ;
605 /*
606 * Watch ST00 for an entire scanline
607 */
608 detect = 0;
609 count = 0;
610 do {
611 count++;
612 /* Read the ST00 VGA status register */
613 st00 = I915_READ8(VGA_MSR_WRITE);
614 if (st00 & (1 << 4))
615 detect++;
616 } while ((I915_READ(pipe_dsl_reg) == dsl));
617
618 /* restore vblank if necessary */
619 if (restore_vblank)
620 I915_WRITE(vblank_reg, vblank);
621 /*
622 * If more than 3/4 of the scanline detected a monitor,
623 * then it is assumed to be present. This works even on i830,
624 * where there isn't any way to force the border color across
625 * the screen
626 */
627 status = detect * 4 > count * 3 ?
628 connector_status_connected :
629 connector_status_disconnected;
630 }
631
632 /* Restore previous settings */
633 I915_WRITE(bclrpat_reg, save_bclrpat);
634
635 return status;
636}
637
Chris Wilson7b334fc2010-09-09 23:51:02 +0100638static enum drm_connector_status
Chris Wilson930a9e22010-09-14 11:07:23 +0100639intel_crt_detect(struct drm_connector *connector, bool force)
Jesse Barnes79e53942008-11-07 14:24:08 -0800640{
641 struct drm_device *dev = connector->dev;
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300642 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000643 struct intel_crt *crt = intel_attached_crt(connector);
Imre Deak671dedd2014-03-05 16:20:53 +0200644 struct intel_encoder *intel_encoder = &crt->base;
645 enum intel_display_power_domain power_domain;
Ma Linge4a5d542009-05-26 11:31:00 +0800646 enum drm_connector_status status;
Daniel Vettere95c8432012-04-20 21:03:36 +0200647 struct intel_load_detect_pipe tmp;
Jesse Barnes79e53942008-11-07 14:24:08 -0800648
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300649 intel_runtime_pm_get(dev_priv);
650
Chris Wilson164c8592013-07-20 20:27:08 +0100651 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] force=%d\n",
652 connector->base.id, drm_get_connector_name(connector),
653 force);
654
Imre Deak671dedd2014-03-05 16:20:53 +0200655 power_domain = intel_display_port_power_domain(intel_encoder);
656 intel_display_power_get(dev_priv, power_domain);
657
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100658 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetteraaa37732012-06-16 15:30:32 +0200659 /* We can not rely on the HPD pin always being correctly wired
660 * up, for example many KVM do not pass it through, and so
661 * only trust an assertion that the monitor is connected.
662 */
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100663 if (intel_crt_detect_hotplug(connector)) {
664 DRM_DEBUG_KMS("CRT detected via hotplug\n");
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300665 status = connector_status_connected;
666 goto out;
Daniel Vetteraaa37732012-06-16 15:30:32 +0200667 } else
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800668 DRM_DEBUG_KMS("CRT not detected via hotplug\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800669 }
670
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300671 if (intel_crt_detect_ddc(connector)) {
672 status = connector_status_connected;
673 goto out;
674 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800675
Daniel Vetteraaa37732012-06-16 15:30:32 +0200676 /* Load detection is broken on HPD capable machines. Whoever wants a
677 * broken monitor (without edid) to work behind a broken kvm (that fails
678 * to have the right resistors for HP detection) needs to fix this up.
679 * For now just bail out. */
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300680 if (I915_HAS_HOTPLUG(dev)) {
681 status = connector_status_disconnected;
682 goto out;
683 }
Daniel Vetteraaa37732012-06-16 15:30:32 +0200684
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300685 if (!force) {
686 status = connector->status;
687 goto out;
688 }
Chris Wilson7b334fc2010-09-09 23:51:02 +0100689
Ma Linge4a5d542009-05-26 11:31:00 +0800690 /* for pre-945g platforms use load detect */
Daniel Vetterd2434ab2012-08-12 21:20:10 +0200691 if (intel_get_load_detect_pipe(connector, NULL, &tmp)) {
Daniel Vettere95c8432012-04-20 21:03:36 +0200692 if (intel_crt_detect_ddc(connector))
693 status = connector_status_connected;
694 else
695 status = intel_crt_load_detect(crt);
Daniel Vetterd2434ab2012-08-12 21:20:10 +0200696 intel_release_load_detect_pipe(connector, &tmp);
Daniel Vettere95c8432012-04-20 21:03:36 +0200697 } else
698 status = connector_status_unknown;
Ma Linge4a5d542009-05-26 11:31:00 +0800699
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300700out:
Imre Deak671dedd2014-03-05 16:20:53 +0200701 intel_display_power_put(dev_priv, power_domain);
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300702 intel_runtime_pm_put(dev_priv);
Imre Deak671dedd2014-03-05 16:20:53 +0200703
Ma Linge4a5d542009-05-26 11:31:00 +0800704 return status;
Jesse Barnes79e53942008-11-07 14:24:08 -0800705}
706
707static void intel_crt_destroy(struct drm_connector *connector)
708{
Jesse Barnes79e53942008-11-07 14:24:08 -0800709 drm_connector_cleanup(connector);
710 kfree(connector);
711}
712
713static int intel_crt_get_modes(struct drm_connector *connector)
714{
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800715 struct drm_device *dev = connector->dev;
Chris Wilsonf899fc62010-07-20 15:44:45 -0700716 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak671dedd2014-03-05 16:20:53 +0200717 struct intel_crt *crt = intel_attached_crt(connector);
718 struct intel_encoder *intel_encoder = &crt->base;
719 enum intel_display_power_domain power_domain;
Chris Wilson890f3352010-09-14 16:46:59 +0100720 int ret;
Daniel Kurtz3bd7d902012-03-28 02:36:14 +0800721 struct i2c_adapter *i2c;
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800722
Imre Deak671dedd2014-03-05 16:20:53 +0200723 power_domain = intel_display_port_power_domain(intel_encoder);
724 intel_display_power_get(dev_priv, power_domain);
725
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300726 i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->vbt.crt_ddc_pin);
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300727 ret = intel_crt_ddc_get_modes(connector, i2c);
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800728 if (ret || !IS_G4X(dev))
Imre Deak671dedd2014-03-05 16:20:53 +0200729 goto out;
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800730
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800731 /* Try to probe digital port for output in DVI-I -> VGA mode. */
Daniel Kurtz3bd7d902012-03-28 02:36:14 +0800732 i2c = intel_gmbus_get_adapter(dev_priv, GMBUS_PORT_DPB);
Imre Deak671dedd2014-03-05 16:20:53 +0200733 ret = intel_crt_ddc_get_modes(connector, i2c);
734
735out:
736 intel_display_power_put(dev_priv, power_domain);
737
738 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800739}
740
741static int intel_crt_set_property(struct drm_connector *connector,
742 struct drm_property *property,
743 uint64_t value)
744{
Jesse Barnes79e53942008-11-07 14:24:08 -0800745 return 0;
746}
747
Chris Wilsonf3269052011-01-24 15:17:08 +0000748static void intel_crt_reset(struct drm_connector *connector)
749{
750 struct drm_device *dev = connector->dev;
Daniel Vetter2e938892012-10-11 20:08:24 +0200751 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonf3269052011-01-24 15:17:08 +0000752 struct intel_crt *crt = intel_attached_crt(connector);
753
Chris Wilson10603ca2013-08-26 19:51:06 -0300754 if (INTEL_INFO(dev)->gen >= 5) {
Daniel Vetter2e938892012-10-11 20:08:24 +0200755 u32 adpa;
756
Ville Syrjäläca54b812013-01-25 21:44:42 +0200757 adpa = I915_READ(crt->adpa_reg);
Daniel Vetter2e938892012-10-11 20:08:24 +0200758 adpa &= ~ADPA_CRT_HOTPLUG_MASK;
759 adpa |= ADPA_HOTPLUG_BITS;
Ville Syrjäläca54b812013-01-25 21:44:42 +0200760 I915_WRITE(crt->adpa_reg, adpa);
761 POSTING_READ(crt->adpa_reg);
Daniel Vetter2e938892012-10-11 20:08:24 +0200762
763 DRM_DEBUG_KMS("pch crt adpa set to 0x%x\n", adpa);
Chris Wilsonf3269052011-01-24 15:17:08 +0000764 crt->force_hotplug_required = 1;
Daniel Vetter2e938892012-10-11 20:08:24 +0200765 }
766
Chris Wilsonf3269052011-01-24 15:17:08 +0000767}
768
Jesse Barnes79e53942008-11-07 14:24:08 -0800769/*
770 * Routines for controlling stuff on the analog port
771 */
772
Jesse Barnes79e53942008-11-07 14:24:08 -0800773static const struct drm_connector_funcs intel_crt_connector_funcs = {
Chris Wilsonf3269052011-01-24 15:17:08 +0000774 .reset = intel_crt_reset,
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200775 .dpms = intel_crt_dpms,
Jesse Barnes79e53942008-11-07 14:24:08 -0800776 .detect = intel_crt_detect,
777 .fill_modes = drm_helper_probe_single_connector_modes,
778 .destroy = intel_crt_destroy,
779 .set_property = intel_crt_set_property,
780};
781
782static const struct drm_connector_helper_funcs intel_crt_connector_helper_funcs = {
783 .mode_valid = intel_crt_mode_valid,
784 .get_modes = intel_crt_get_modes,
Chris Wilsondf0e9242010-09-09 16:20:55 +0100785 .best_encoder = intel_best_encoder,
Jesse Barnes79e53942008-11-07 14:24:08 -0800786};
787
Jesse Barnes79e53942008-11-07 14:24:08 -0800788static const struct drm_encoder_funcs intel_crt_enc_funcs = {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100789 .destroy = intel_encoder_destroy,
Jesse Barnes79e53942008-11-07 14:24:08 -0800790};
791
Duncan Laurie8ca40132011-10-25 15:42:21 -0700792static int __init intel_no_crt_dmi_callback(const struct dmi_system_id *id)
793{
Daniel Vetterbc0daf42012-04-01 13:16:49 +0200794 DRM_INFO("Skipping CRT initialization for %s\n", id->ident);
Duncan Laurie8ca40132011-10-25 15:42:21 -0700795 return 1;
796}
797
798static const struct dmi_system_id intel_no_crt[] = {
799 {
800 .callback = intel_no_crt_dmi_callback,
801 .ident = "ACER ZGB",
802 .matches = {
803 DMI_MATCH(DMI_SYS_VENDOR, "ACER"),
804 DMI_MATCH(DMI_PRODUCT_NAME, "ZGB"),
805 },
806 },
807 { }
808};
809
Jesse Barnes79e53942008-11-07 14:24:08 -0800810void intel_crt_init(struct drm_device *dev)
811{
812 struct drm_connector *connector;
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000813 struct intel_crt *crt;
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800814 struct intel_connector *intel_connector;
David Müller (ELSOFT AG)db545012009-08-29 08:54:45 +0200815 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -0800816
Duncan Laurie8ca40132011-10-25 15:42:21 -0700817 /* Skip machines without VGA that falsely report hotplug events */
818 if (dmi_check_system(intel_no_crt))
819 return;
820
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000821 crt = kzalloc(sizeof(struct intel_crt), GFP_KERNEL);
822 if (!crt)
Jesse Barnes79e53942008-11-07 14:24:08 -0800823 return;
824
Daniel Vetterb14c5672013-09-19 12:18:32 +0200825 intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800826 if (!intel_connector) {
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000827 kfree(crt);
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800828 return;
829 }
830
831 connector = &intel_connector->base;
Adam Jackson637f44d2013-03-25 15:40:05 -0400832 crt->connector = intel_connector;
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800833 drm_connector_init(dev, &intel_connector->base,
Jesse Barnes79e53942008-11-07 14:24:08 -0800834 &intel_crt_connector_funcs, DRM_MODE_CONNECTOR_VGA);
835
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000836 drm_encoder_init(dev, &crt->base.base, &intel_crt_enc_funcs,
Jesse Barnes79e53942008-11-07 14:24:08 -0800837 DRM_MODE_ENCODER_DAC);
838
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000839 intel_connector_attach_encoder(intel_connector, &crt->base);
Jesse Barnes79e53942008-11-07 14:24:08 -0800840
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000841 crt->base.type = INTEL_OUTPUT_ANALOG;
Ville Syrjälä301ea742014-03-03 16:15:30 +0200842 crt->base.cloneable = (1 << INTEL_OUTPUT_DVO) | (1 << INTEL_OUTPUT_HDMI);
Paulo Zanonid63fa0d2012-11-20 13:27:35 -0200843 if (IS_I830(dev))
Eugeni Dodonov59c859d2012-05-09 15:37:19 -0300844 crt->base.crtc_mask = (1 << 0);
845 else
Keith Packard08268742012-08-13 21:34:45 -0700846 crt->base.crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -0300847
Daniel Vetterdbb02572012-01-28 14:49:23 +0100848 if (IS_GEN2(dev))
849 connector->interlace_allowed = 0;
850 else
851 connector->interlace_allowed = 1;
Jesse Barnes79e53942008-11-07 14:24:08 -0800852 connector->doublescan_allowed = 0;
853
Jesse Barnesdf0323c2012-04-17 15:06:33 -0700854 if (HAS_PCH_SPLIT(dev))
Daniel Vetter540a8952012-07-11 16:27:57 +0200855 crt->adpa_reg = PCH_ADPA;
856 else if (IS_VALLEYVIEW(dev))
857 crt->adpa_reg = VLV_ADPA;
Jesse Barnesdf0323c2012-04-17 15:06:33 -0700858 else
Daniel Vetter540a8952012-07-11 16:27:57 +0200859 crt->adpa_reg = ADPA;
Jesse Barnesdf0323c2012-04-17 15:06:33 -0700860
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100861 crt->base.compute_config = intel_crt_compute_config;
Daniel Vettereebe6f02013-07-21 21:37:03 +0200862 crt->base.mode_set = intel_crt_mode_set;
Daniel Vetter21246042012-07-01 14:58:27 +0200863 crt->base.disable = intel_disable_crt;
864 crt->base.enable = intel_enable_crt;
Egbert Eich1d843f92013-02-25 12:06:49 -0500865 if (I915_HAS_HOTPLUG(dev))
866 crt->base.hpd_pin = HPD_CRT;
Ville Syrjäläa2985792013-11-07 19:25:59 +0200867 if (HAS_DDI(dev)) {
868 crt->base.get_config = hsw_crt_get_config;
Paulo Zanoni4eda01b2012-10-31 18:12:21 -0200869 crt->base.get_hw_state = intel_ddi_get_hw_state;
Ville Syrjäläa2985792013-11-07 19:25:59 +0200870 } else {
871 crt->base.get_config = intel_crt_get_config;
Paulo Zanoni4eda01b2012-10-31 18:12:21 -0200872 crt->base.get_hw_state = intel_crt_get_hw_state;
Ville Syrjäläa2985792013-11-07 19:25:59 +0200873 }
Daniel Vettere403fc92012-07-02 13:41:21 +0200874 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak4932e2c2014-02-11 17:12:48 +0200875 intel_connector->unregister = intel_connector_unregister;
Daniel Vetter21246042012-07-01 14:58:27 +0200876
Jesse Barnes79e53942008-11-07 14:24:08 -0800877 drm_connector_helper_add(connector, &intel_crt_connector_helper_funcs);
878
879 drm_sysfs_connector_add(connector);
Jesse Barnesb01f2c32009-12-11 11:07:17 -0800880
Egbert Eich821450c2013-04-16 13:36:55 +0200881 if (!I915_HAS_HOTPLUG(dev))
882 intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT;
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000883
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800884 /*
885 * Configure the automatic hotplug detection stuff
886 */
887 crt->force_hotplug_required = 0;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800888
Paulo Zanoni68d18ad2012-12-01 12:04:26 -0200889 /*
Damien Lespiau3e683202012-12-11 18:48:29 +0000890 * TODO: find a proper way to discover whether we need to set the the
891 * polarity and link reversal bits or not, instead of relying on the
892 * BIOS.
Paulo Zanoni68d18ad2012-12-01 12:04:26 -0200893 */
Damien Lespiau3e683202012-12-11 18:48:29 +0000894 if (HAS_PCH_LPT(dev)) {
895 u32 fdi_config = FDI_RX_POLARITY_REVERSED_LPT |
896 FDI_RX_LINK_REVERSAL_OVERRIDE;
897
898 dev_priv->fdi_rx_config = I915_READ(_FDI_RXA_CTL) & fdi_config;
899 }
Daniel Vetter754970ee2014-01-16 22:28:44 +0100900
901 intel_crt_reset(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -0800902}