blob: 1534eed4c35a5783eee5ba86628c4e0e7947010e [file] [log] [blame]
Michael Chanb6016b72005-05-26 13:03:09 -07001/* bnx2.c: Broadcom NX2 network driver.
2 *
Michael Chanfeebb332008-01-21 17:07:29 -08003 * Copyright (c) 2004-2008 Broadcom Corporation
Michael Chanb6016b72005-05-26 13:03:09 -07004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
9 * Written by: Michael Chan (mchan@broadcom.com)
10 */
11
Michael Chanf2a4f052006-03-23 01:13:12 -080012
13#include <linux/module.h>
14#include <linux/moduleparam.h>
15
16#include <linux/kernel.h>
17#include <linux/timer.h>
18#include <linux/errno.h>
19#include <linux/ioport.h>
20#include <linux/slab.h>
21#include <linux/vmalloc.h>
22#include <linux/interrupt.h>
23#include <linux/pci.h>
24#include <linux/init.h>
25#include <linux/netdevice.h>
26#include <linux/etherdevice.h>
27#include <linux/skbuff.h>
28#include <linux/dma-mapping.h>
Jiri Slaby1977f032007-10-18 23:40:25 -070029#include <linux/bitops.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080030#include <asm/io.h>
31#include <asm/irq.h>
32#include <linux/delay.h>
33#include <asm/byteorder.h>
Michael Chanc86a31f2006-06-13 15:03:47 -070034#include <asm/page.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080035#include <linux/time.h>
36#include <linux/ethtool.h>
37#include <linux/mii.h>
38#ifdef NETIF_F_HW_VLAN_TX
39#include <linux/if_vlan.h>
40#define BCM_VLAN 1
41#endif
Michael Chanf2a4f052006-03-23 01:13:12 -080042#include <net/ip.h>
Linus Torvaldsde081fa2007-07-12 16:40:08 -070043#include <net/tcp.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080044#include <net/checksum.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080045#include <linux/workqueue.h>
46#include <linux/crc32.h>
47#include <linux/prefetch.h>
Michael Chan29b12172006-03-23 01:13:43 -080048#include <linux/cache.h>
Michael Chanfba9fe92006-06-12 22:21:25 -070049#include <linux/zlib.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080050
Michael Chanb6016b72005-05-26 13:03:09 -070051#include "bnx2.h"
52#include "bnx2_fw.h"
Michael Chand43584c2006-11-19 14:14:35 -080053#include "bnx2_fw2.h"
Michael Chanb6016b72005-05-26 13:03:09 -070054
Michael Chan110d0ef2007-12-12 11:18:34 -080055#define FW_BUF_SIZE 0x10000
Denys Vlasenkob3448b02007-09-30 17:55:51 -070056
Michael Chanb6016b72005-05-26 13:03:09 -070057#define DRV_MODULE_NAME "bnx2"
58#define PFX DRV_MODULE_NAME ": "
Michael Chan705d2092008-05-02 16:58:18 -070059#define DRV_MODULE_VERSION "1.7.5"
60#define DRV_MODULE_RELDATE "April 29, 2008"
Michael Chanb6016b72005-05-26 13:03:09 -070061
62#define RUN_AT(x) (jiffies + (x))
63
64/* Time in jiffies before concluding the transmitter is hung. */
65#define TX_TIMEOUT (5*HZ)
66
Andrew Mortonfefa8642008-02-09 23:17:15 -080067static char version[] __devinitdata =
Michael Chanb6016b72005-05-26 13:03:09 -070068 "Broadcom NetXtreme II Gigabit Ethernet Driver " DRV_MODULE_NAME " v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
69
70MODULE_AUTHOR("Michael Chan <mchan@broadcom.com>");
Michael Chan05d0f1c2005-11-04 08:53:48 -080071MODULE_DESCRIPTION("Broadcom NetXtreme II BCM5706/5708 Driver");
Michael Chanb6016b72005-05-26 13:03:09 -070072MODULE_LICENSE("GPL");
73MODULE_VERSION(DRV_MODULE_VERSION);
74
75static int disable_msi = 0;
76
77module_param(disable_msi, int, 0);
78MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
79
80typedef enum {
81 BCM5706 = 0,
82 NC370T,
83 NC370I,
84 BCM5706S,
85 NC370F,
Michael Chan5b0c76a2005-11-04 08:45:49 -080086 BCM5708,
87 BCM5708S,
Michael Chanbac0dff2006-11-19 14:15:05 -080088 BCM5709,
Michael Chan27a005b2007-05-03 13:23:41 -070089 BCM5709S,
Michael Chanb6016b72005-05-26 13:03:09 -070090} board_t;
91
92/* indexed by board_t, above */
Andrew Mortonfefa8642008-02-09 23:17:15 -080093static struct {
Michael Chanb6016b72005-05-26 13:03:09 -070094 char *name;
95} board_info[] __devinitdata = {
96 { "Broadcom NetXtreme II BCM5706 1000Base-T" },
97 { "HP NC370T Multifunction Gigabit Server Adapter" },
98 { "HP NC370i Multifunction Gigabit Server Adapter" },
99 { "Broadcom NetXtreme II BCM5706 1000Base-SX" },
100 { "HP NC370F Multifunction Gigabit Server Adapter" },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800101 { "Broadcom NetXtreme II BCM5708 1000Base-T" },
102 { "Broadcom NetXtreme II BCM5708 1000Base-SX" },
Michael Chanbac0dff2006-11-19 14:15:05 -0800103 { "Broadcom NetXtreme II BCM5709 1000Base-T" },
Michael Chan27a005b2007-05-03 13:23:41 -0700104 { "Broadcom NetXtreme II BCM5709 1000Base-SX" },
Michael Chanb6016b72005-05-26 13:03:09 -0700105 };
106
107static struct pci_device_id bnx2_pci_tbl[] = {
108 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
109 PCI_VENDOR_ID_HP, 0x3101, 0, 0, NC370T },
110 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
111 PCI_VENDOR_ID_HP, 0x3106, 0, 0, NC370I },
112 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
113 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706 },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800114 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708,
115 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708 },
Michael Chanb6016b72005-05-26 13:03:09 -0700116 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
117 PCI_VENDOR_ID_HP, 0x3102, 0, 0, NC370F },
118 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
119 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706S },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800120 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708S,
121 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708S },
Michael Chanbac0dff2006-11-19 14:15:05 -0800122 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709,
123 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709 },
Michael Chan27a005b2007-05-03 13:23:41 -0700124 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709S,
125 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709S },
Michael Chanb6016b72005-05-26 13:03:09 -0700126 { 0, }
127};
128
129static struct flash_spec flash_table[] =
130{
Michael Chane30372c2007-07-16 18:26:23 -0700131#define BUFFERED_FLAGS (BNX2_NV_BUFFERED | BNX2_NV_TRANSLATE)
132#define NONBUFFERED_FLAGS (BNX2_NV_WREN)
Michael Chanb6016b72005-05-26 13:03:09 -0700133 /* Slow EEPROM */
Michael Chan37137702005-11-04 08:49:17 -0800134 {0x00000000, 0x40830380, 0x009f0081, 0xa184a053, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700135 BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700136 SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
137 "EEPROM - slow"},
Michael Chan37137702005-11-04 08:49:17 -0800138 /* Expansion entry 0001 */
139 {0x08000002, 0x4b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700140 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800141 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
142 "Entry 0001"},
Michael Chanb6016b72005-05-26 13:03:09 -0700143 /* Saifun SA25F010 (non-buffered flash) */
144 /* strap, cfg1, & write1 need updates */
Michael Chan37137702005-11-04 08:49:17 -0800145 {0x04000001, 0x47808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700146 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700147 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*2,
148 "Non-buffered flash (128kB)"},
149 /* Saifun SA25F020 (non-buffered flash) */
150 /* strap, cfg1, & write1 need updates */
Michael Chan37137702005-11-04 08:49:17 -0800151 {0x0c000003, 0x4f808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700152 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700153 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*4,
154 "Non-buffered flash (256kB)"},
Michael Chan37137702005-11-04 08:49:17 -0800155 /* Expansion entry 0100 */
156 {0x11000000, 0x53808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700157 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800158 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
159 "Entry 0100"},
160 /* Entry 0101: ST M45PE10 (non-buffered flash, TetonII B0) */
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400161 {0x19000002, 0x5b808201, 0x000500db, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700162 NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800163 ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*2,
164 "Entry 0101: ST M45PE10 (128kB non-bufferred)"},
165 /* Entry 0110: ST M45PE20 (non-buffered flash)*/
166 {0x15000001, 0x57808201, 0x000500db, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700167 NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800168 ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*4,
169 "Entry 0110: ST M45PE20 (256kB non-bufferred)"},
170 /* Saifun SA25F005 (non-buffered flash) */
171 /* strap, cfg1, & write1 need updates */
172 {0x1d000003, 0x5f808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700173 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800174 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE,
175 "Non-buffered flash (64kB)"},
176 /* Fast EEPROM */
177 {0x22000000, 0x62808380, 0x009f0081, 0xa184a053, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700178 BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800179 SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
180 "EEPROM - fast"},
181 /* Expansion entry 1001 */
182 {0x2a000002, 0x6b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700183 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800184 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
185 "Entry 1001"},
186 /* Expansion entry 1010 */
187 {0x26000001, 0x67808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700188 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800189 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
190 "Entry 1010"},
191 /* ATMEL AT45DB011B (buffered flash) */
192 {0x2e000003, 0x6e808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700193 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800194 BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE,
195 "Buffered flash (128kB)"},
196 /* Expansion entry 1100 */
197 {0x33000000, 0x73808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700198 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800199 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
200 "Entry 1100"},
201 /* Expansion entry 1101 */
202 {0x3b000002, 0x7b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700203 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800204 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
205 "Entry 1101"},
206 /* Ateml Expansion entry 1110 */
207 {0x37000001, 0x76808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700208 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800209 BUFFERED_FLASH_BYTE_ADDR_MASK, 0,
210 "Entry 1110 (Atmel)"},
211 /* ATMEL AT45DB021B (buffered flash) */
212 {0x3f000003, 0x7e808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700213 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800214 BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE*2,
215 "Buffered flash (256kB)"},
Michael Chanb6016b72005-05-26 13:03:09 -0700216};
217
Michael Chane30372c2007-07-16 18:26:23 -0700218static struct flash_spec flash_5709 = {
219 .flags = BNX2_NV_BUFFERED,
220 .page_bits = BCM5709_FLASH_PAGE_BITS,
221 .page_size = BCM5709_FLASH_PAGE_SIZE,
222 .addr_mask = BCM5709_FLASH_BYTE_ADDR_MASK,
223 .total_size = BUFFERED_FLASH_TOTAL_SIZE*2,
224 .name = "5709 Buffered flash (256kB)",
225};
226
Michael Chanb6016b72005-05-26 13:03:09 -0700227MODULE_DEVICE_TABLE(pci, bnx2_pci_tbl);
228
Michael Chana550c992007-12-20 19:56:59 -0800229static inline u32 bnx2_tx_avail(struct bnx2 *bp, struct bnx2_napi *bnapi)
Michael Chane89bbf12005-08-25 15:36:58 -0700230{
Michael Chan2f8af122006-08-15 01:39:10 -0700231 u32 diff;
Michael Chane89bbf12005-08-25 15:36:58 -0700232
Michael Chan2f8af122006-08-15 01:39:10 -0700233 smp_mb();
Michael Chanfaac9c42006-12-14 15:56:32 -0800234
235 /* The ring uses 256 indices for 255 entries, one of them
236 * needs to be skipped.
237 */
Michael Chana550c992007-12-20 19:56:59 -0800238 diff = bp->tx_prod - bnapi->tx_cons;
Michael Chanfaac9c42006-12-14 15:56:32 -0800239 if (unlikely(diff >= TX_DESC_CNT)) {
240 diff &= 0xffff;
241 if (diff == TX_DESC_CNT)
242 diff = MAX_TX_DESC_CNT;
243 }
Michael Chane89bbf12005-08-25 15:36:58 -0700244 return (bp->tx_ring_size - diff);
245}
246
Michael Chanb6016b72005-05-26 13:03:09 -0700247static u32
248bnx2_reg_rd_ind(struct bnx2 *bp, u32 offset)
249{
Michael Chan1b8227c2007-05-03 13:24:05 -0700250 u32 val;
251
252 spin_lock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700253 REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
Michael Chan1b8227c2007-05-03 13:24:05 -0700254 val = REG_RD(bp, BNX2_PCICFG_REG_WINDOW);
255 spin_unlock_bh(&bp->indirect_lock);
256 return val;
Michael Chanb6016b72005-05-26 13:03:09 -0700257}
258
259static void
260bnx2_reg_wr_ind(struct bnx2 *bp, u32 offset, u32 val)
261{
Michael Chan1b8227c2007-05-03 13:24:05 -0700262 spin_lock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700263 REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
264 REG_WR(bp, BNX2_PCICFG_REG_WINDOW, val);
Michael Chan1b8227c2007-05-03 13:24:05 -0700265 spin_unlock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700266}
267
268static void
Michael Chan2726d6e2008-01-29 21:35:05 -0800269bnx2_shmem_wr(struct bnx2 *bp, u32 offset, u32 val)
270{
271 bnx2_reg_wr_ind(bp, bp->shmem_base + offset, val);
272}
273
274static u32
275bnx2_shmem_rd(struct bnx2 *bp, u32 offset)
276{
277 return (bnx2_reg_rd_ind(bp, bp->shmem_base + offset));
278}
279
280static void
Michael Chanb6016b72005-05-26 13:03:09 -0700281bnx2_ctx_wr(struct bnx2 *bp, u32 cid_addr, u32 offset, u32 val)
282{
283 offset += cid_addr;
Michael Chan1b8227c2007-05-03 13:24:05 -0700284 spin_lock_bh(&bp->indirect_lock);
Michael Chan59b47d82006-11-19 14:10:45 -0800285 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
286 int i;
287
288 REG_WR(bp, BNX2_CTX_CTX_DATA, val);
289 REG_WR(bp, BNX2_CTX_CTX_CTRL,
290 offset | BNX2_CTX_CTX_CTRL_WRITE_REQ);
291 for (i = 0; i < 5; i++) {
292 u32 val;
293 val = REG_RD(bp, BNX2_CTX_CTX_CTRL);
294 if ((val & BNX2_CTX_CTX_CTRL_WRITE_REQ) == 0)
295 break;
296 udelay(5);
297 }
298 } else {
299 REG_WR(bp, BNX2_CTX_DATA_ADR, offset);
300 REG_WR(bp, BNX2_CTX_DATA, val);
301 }
Michael Chan1b8227c2007-05-03 13:24:05 -0700302 spin_unlock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700303}
304
305static int
306bnx2_read_phy(struct bnx2 *bp, u32 reg, u32 *val)
307{
308 u32 val1;
309 int i, ret;
310
Michael Chan583c28e2008-01-21 19:51:35 -0800311 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700312 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
313 val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
314
315 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
316 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
317
318 udelay(40);
319 }
320
321 val1 = (bp->phy_addr << 21) | (reg << 16) |
322 BNX2_EMAC_MDIO_COMM_COMMAND_READ | BNX2_EMAC_MDIO_COMM_DISEXT |
323 BNX2_EMAC_MDIO_COMM_START_BUSY;
324 REG_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
325
326 for (i = 0; i < 50; i++) {
327 udelay(10);
328
329 val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
330 if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
331 udelay(5);
332
333 val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
334 val1 &= BNX2_EMAC_MDIO_COMM_DATA;
335
336 break;
337 }
338 }
339
340 if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY) {
341 *val = 0x0;
342 ret = -EBUSY;
343 }
344 else {
345 *val = val1;
346 ret = 0;
347 }
348
Michael Chan583c28e2008-01-21 19:51:35 -0800349 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700350 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
351 val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
352
353 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
354 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
355
356 udelay(40);
357 }
358
359 return ret;
360}
361
362static int
363bnx2_write_phy(struct bnx2 *bp, u32 reg, u32 val)
364{
365 u32 val1;
366 int i, ret;
367
Michael Chan583c28e2008-01-21 19:51:35 -0800368 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700369 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
370 val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
371
372 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
373 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
374
375 udelay(40);
376 }
377
378 val1 = (bp->phy_addr << 21) | (reg << 16) | val |
379 BNX2_EMAC_MDIO_COMM_COMMAND_WRITE |
380 BNX2_EMAC_MDIO_COMM_START_BUSY | BNX2_EMAC_MDIO_COMM_DISEXT;
381 REG_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400382
Michael Chanb6016b72005-05-26 13:03:09 -0700383 for (i = 0; i < 50; i++) {
384 udelay(10);
385
386 val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
387 if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
388 udelay(5);
389 break;
390 }
391 }
392
393 if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)
394 ret = -EBUSY;
395 else
396 ret = 0;
397
Michael Chan583c28e2008-01-21 19:51:35 -0800398 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700399 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
400 val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
401
402 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
403 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
404
405 udelay(40);
406 }
407
408 return ret;
409}
410
411static void
412bnx2_disable_int(struct bnx2 *bp)
413{
Michael Chanb4b36042007-12-20 19:59:30 -0800414 int i;
415 struct bnx2_napi *bnapi;
416
417 for (i = 0; i < bp->irq_nvecs; i++) {
418 bnapi = &bp->bnx2_napi[i];
419 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
420 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
421 }
Michael Chanb6016b72005-05-26 13:03:09 -0700422 REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
423}
424
425static void
426bnx2_enable_int(struct bnx2 *bp)
427{
Michael Chanb4b36042007-12-20 19:59:30 -0800428 int i;
429 struct bnx2_napi *bnapi;
Michael Chan1269a8a2006-01-23 16:11:03 -0800430
Michael Chanb4b36042007-12-20 19:59:30 -0800431 for (i = 0; i < bp->irq_nvecs; i++) {
432 bnapi = &bp->bnx2_napi[i];
Michael Chan35efa7c2007-12-20 19:56:37 -0800433
Michael Chanb4b36042007-12-20 19:59:30 -0800434 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
435 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
436 BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
437 bnapi->last_status_idx);
Michael Chanb6016b72005-05-26 13:03:09 -0700438
Michael Chanb4b36042007-12-20 19:59:30 -0800439 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
440 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
441 bnapi->last_status_idx);
442 }
Michael Chanbf5295b2006-03-23 01:11:56 -0800443 REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
Michael Chanb6016b72005-05-26 13:03:09 -0700444}
445
446static void
447bnx2_disable_int_sync(struct bnx2 *bp)
448{
Michael Chanb4b36042007-12-20 19:59:30 -0800449 int i;
450
Michael Chanb6016b72005-05-26 13:03:09 -0700451 atomic_inc(&bp->intr_sem);
452 bnx2_disable_int(bp);
Michael Chanb4b36042007-12-20 19:59:30 -0800453 for (i = 0; i < bp->irq_nvecs; i++)
454 synchronize_irq(bp->irq_tbl[i].vector);
Michael Chanb6016b72005-05-26 13:03:09 -0700455}
456
457static void
Michael Chan35efa7c2007-12-20 19:56:37 -0800458bnx2_napi_disable(struct bnx2 *bp)
459{
Michael Chanb4b36042007-12-20 19:59:30 -0800460 int i;
461
462 for (i = 0; i < bp->irq_nvecs; i++)
463 napi_disable(&bp->bnx2_napi[i].napi);
Michael Chan35efa7c2007-12-20 19:56:37 -0800464}
465
466static void
467bnx2_napi_enable(struct bnx2 *bp)
468{
Michael Chanb4b36042007-12-20 19:59:30 -0800469 int i;
470
471 for (i = 0; i < bp->irq_nvecs; i++)
472 napi_enable(&bp->bnx2_napi[i].napi);
Michael Chan35efa7c2007-12-20 19:56:37 -0800473}
474
475static void
Michael Chanb6016b72005-05-26 13:03:09 -0700476bnx2_netif_stop(struct bnx2 *bp)
477{
478 bnx2_disable_int_sync(bp);
479 if (netif_running(bp->dev)) {
Michael Chan35efa7c2007-12-20 19:56:37 -0800480 bnx2_napi_disable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700481 netif_tx_disable(bp->dev);
482 bp->dev->trans_start = jiffies; /* prevent tx timeout */
483 }
484}
485
486static void
487bnx2_netif_start(struct bnx2 *bp)
488{
489 if (atomic_dec_and_test(&bp->intr_sem)) {
490 if (netif_running(bp->dev)) {
491 netif_wake_queue(bp->dev);
Michael Chan35efa7c2007-12-20 19:56:37 -0800492 bnx2_napi_enable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700493 bnx2_enable_int(bp);
494 }
495 }
496}
497
498static void
499bnx2_free_mem(struct bnx2 *bp)
500{
Michael Chan13daffa2006-03-20 17:49:20 -0800501 int i;
502
Michael Chan59b47d82006-11-19 14:10:45 -0800503 for (i = 0; i < bp->ctx_pages; i++) {
504 if (bp->ctx_blk[i]) {
505 pci_free_consistent(bp->pdev, BCM_PAGE_SIZE,
506 bp->ctx_blk[i],
507 bp->ctx_blk_mapping[i]);
508 bp->ctx_blk[i] = NULL;
509 }
510 }
Michael Chanb6016b72005-05-26 13:03:09 -0700511 if (bp->status_blk) {
Michael Chan0f31f992006-03-23 01:12:38 -0800512 pci_free_consistent(bp->pdev, bp->status_stats_size,
Michael Chanb6016b72005-05-26 13:03:09 -0700513 bp->status_blk, bp->status_blk_mapping);
514 bp->status_blk = NULL;
Michael Chan0f31f992006-03-23 01:12:38 -0800515 bp->stats_blk = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -0700516 }
517 if (bp->tx_desc_ring) {
Michael Chane343d552007-12-12 11:16:19 -0800518 pci_free_consistent(bp->pdev, TXBD_RING_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700519 bp->tx_desc_ring, bp->tx_desc_mapping);
520 bp->tx_desc_ring = NULL;
521 }
Jesper Juhlb4558ea2005-10-28 16:53:13 -0400522 kfree(bp->tx_buf_ring);
523 bp->tx_buf_ring = NULL;
Michael Chan13daffa2006-03-20 17:49:20 -0800524 for (i = 0; i < bp->rx_max_ring; i++) {
525 if (bp->rx_desc_ring[i])
Michael Chane343d552007-12-12 11:16:19 -0800526 pci_free_consistent(bp->pdev, RXBD_RING_SIZE,
Michael Chan13daffa2006-03-20 17:49:20 -0800527 bp->rx_desc_ring[i],
528 bp->rx_desc_mapping[i]);
529 bp->rx_desc_ring[i] = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -0700530 }
Michael Chan13daffa2006-03-20 17:49:20 -0800531 vfree(bp->rx_buf_ring);
Jesper Juhlb4558ea2005-10-28 16:53:13 -0400532 bp->rx_buf_ring = NULL;
Michael Chan47bf4242007-12-12 11:19:12 -0800533 for (i = 0; i < bp->rx_max_pg_ring; i++) {
534 if (bp->rx_pg_desc_ring[i])
535 pci_free_consistent(bp->pdev, RXBD_RING_SIZE,
536 bp->rx_pg_desc_ring[i],
537 bp->rx_pg_desc_mapping[i]);
538 bp->rx_pg_desc_ring[i] = NULL;
539 }
540 if (bp->rx_pg_ring)
541 vfree(bp->rx_pg_ring);
542 bp->rx_pg_ring = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -0700543}
544
545static int
546bnx2_alloc_mem(struct bnx2 *bp)
547{
Michael Chan0f31f992006-03-23 01:12:38 -0800548 int i, status_blk_size;
Michael Chan13daffa2006-03-20 17:49:20 -0800549
Michael Chane343d552007-12-12 11:16:19 -0800550 bp->tx_buf_ring = kzalloc(SW_TXBD_RING_SIZE, GFP_KERNEL);
Michael Chanb6016b72005-05-26 13:03:09 -0700551 if (bp->tx_buf_ring == NULL)
552 return -ENOMEM;
553
Michael Chane343d552007-12-12 11:16:19 -0800554 bp->tx_desc_ring = pci_alloc_consistent(bp->pdev, TXBD_RING_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700555 &bp->tx_desc_mapping);
556 if (bp->tx_desc_ring == NULL)
557 goto alloc_mem_err;
558
Michael Chane343d552007-12-12 11:16:19 -0800559 bp->rx_buf_ring = vmalloc(SW_RXBD_RING_SIZE * bp->rx_max_ring);
Michael Chanb6016b72005-05-26 13:03:09 -0700560 if (bp->rx_buf_ring == NULL)
561 goto alloc_mem_err;
562
Michael Chane343d552007-12-12 11:16:19 -0800563 memset(bp->rx_buf_ring, 0, SW_RXBD_RING_SIZE * bp->rx_max_ring);
Michael Chan13daffa2006-03-20 17:49:20 -0800564
565 for (i = 0; i < bp->rx_max_ring; i++) {
566 bp->rx_desc_ring[i] =
Michael Chane343d552007-12-12 11:16:19 -0800567 pci_alloc_consistent(bp->pdev, RXBD_RING_SIZE,
Michael Chan13daffa2006-03-20 17:49:20 -0800568 &bp->rx_desc_mapping[i]);
569 if (bp->rx_desc_ring[i] == NULL)
570 goto alloc_mem_err;
571
572 }
Michael Chanb6016b72005-05-26 13:03:09 -0700573
Michael Chan47bf4242007-12-12 11:19:12 -0800574 if (bp->rx_pg_ring_size) {
575 bp->rx_pg_ring = vmalloc(SW_RXPG_RING_SIZE *
576 bp->rx_max_pg_ring);
577 if (bp->rx_pg_ring == NULL)
578 goto alloc_mem_err;
579
580 memset(bp->rx_pg_ring, 0, SW_RXPG_RING_SIZE *
581 bp->rx_max_pg_ring);
582 }
583
584 for (i = 0; i < bp->rx_max_pg_ring; i++) {
585 bp->rx_pg_desc_ring[i] =
586 pci_alloc_consistent(bp->pdev, RXBD_RING_SIZE,
587 &bp->rx_pg_desc_mapping[i]);
588 if (bp->rx_pg_desc_ring[i] == NULL)
589 goto alloc_mem_err;
590
591 }
592
Michael Chan0f31f992006-03-23 01:12:38 -0800593 /* Combine status and statistics blocks into one allocation. */
594 status_blk_size = L1_CACHE_ALIGN(sizeof(struct status_block));
David S. Millerf86e82f2008-01-21 17:15:40 -0800595 if (bp->flags & BNX2_FLAG_MSIX_CAP)
Michael Chanb4b36042007-12-20 19:59:30 -0800596 status_blk_size = L1_CACHE_ALIGN(BNX2_MAX_MSIX_HW_VEC *
597 BNX2_SBLK_MSIX_ALIGN_SIZE);
Michael Chan0f31f992006-03-23 01:12:38 -0800598 bp->status_stats_size = status_blk_size +
599 sizeof(struct statistics_block);
600
601 bp->status_blk = pci_alloc_consistent(bp->pdev, bp->status_stats_size,
Michael Chanb6016b72005-05-26 13:03:09 -0700602 &bp->status_blk_mapping);
603 if (bp->status_blk == NULL)
604 goto alloc_mem_err;
605
Michael Chan0f31f992006-03-23 01:12:38 -0800606 memset(bp->status_blk, 0, bp->status_stats_size);
Michael Chanb6016b72005-05-26 13:03:09 -0700607
Michael Chanb4b36042007-12-20 19:59:30 -0800608 bp->bnx2_napi[0].status_blk = bp->status_blk;
David S. Millerf86e82f2008-01-21 17:15:40 -0800609 if (bp->flags & BNX2_FLAG_MSIX_CAP) {
Michael Chanb4b36042007-12-20 19:59:30 -0800610 for (i = 1; i < BNX2_MAX_MSIX_VEC; i++) {
611 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
612
Michael Chan57851d82007-12-20 20:01:44 -0800613 bnapi->status_blk_msix = (void *)
Michael Chanb4b36042007-12-20 19:59:30 -0800614 ((unsigned long) bp->status_blk +
615 BNX2_SBLK_MSIX_ALIGN_SIZE * i);
616 bnapi->int_num = i << 24;
617 }
618 }
Michael Chan35efa7c2007-12-20 19:56:37 -0800619
Michael Chan0f31f992006-03-23 01:12:38 -0800620 bp->stats_blk = (void *) ((unsigned long) bp->status_blk +
621 status_blk_size);
Michael Chanb6016b72005-05-26 13:03:09 -0700622
Michael Chan0f31f992006-03-23 01:12:38 -0800623 bp->stats_blk_mapping = bp->status_blk_mapping + status_blk_size;
Michael Chanb6016b72005-05-26 13:03:09 -0700624
Michael Chan59b47d82006-11-19 14:10:45 -0800625 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
626 bp->ctx_pages = 0x2000 / BCM_PAGE_SIZE;
627 if (bp->ctx_pages == 0)
628 bp->ctx_pages = 1;
629 for (i = 0; i < bp->ctx_pages; i++) {
630 bp->ctx_blk[i] = pci_alloc_consistent(bp->pdev,
631 BCM_PAGE_SIZE,
632 &bp->ctx_blk_mapping[i]);
633 if (bp->ctx_blk[i] == NULL)
634 goto alloc_mem_err;
635 }
636 }
Michael Chanb6016b72005-05-26 13:03:09 -0700637 return 0;
638
639alloc_mem_err:
640 bnx2_free_mem(bp);
641 return -ENOMEM;
642}
643
644static void
Michael Chane3648b32005-11-04 08:51:21 -0800645bnx2_report_fw_link(struct bnx2 *bp)
646{
647 u32 fw_link_status = 0;
648
Michael Chan583c28e2008-01-21 19:51:35 -0800649 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -0700650 return;
651
Michael Chane3648b32005-11-04 08:51:21 -0800652 if (bp->link_up) {
653 u32 bmsr;
654
655 switch (bp->line_speed) {
656 case SPEED_10:
657 if (bp->duplex == DUPLEX_HALF)
658 fw_link_status = BNX2_LINK_STATUS_10HALF;
659 else
660 fw_link_status = BNX2_LINK_STATUS_10FULL;
661 break;
662 case SPEED_100:
663 if (bp->duplex == DUPLEX_HALF)
664 fw_link_status = BNX2_LINK_STATUS_100HALF;
665 else
666 fw_link_status = BNX2_LINK_STATUS_100FULL;
667 break;
668 case SPEED_1000:
669 if (bp->duplex == DUPLEX_HALF)
670 fw_link_status = BNX2_LINK_STATUS_1000HALF;
671 else
672 fw_link_status = BNX2_LINK_STATUS_1000FULL;
673 break;
674 case SPEED_2500:
675 if (bp->duplex == DUPLEX_HALF)
676 fw_link_status = BNX2_LINK_STATUS_2500HALF;
677 else
678 fw_link_status = BNX2_LINK_STATUS_2500FULL;
679 break;
680 }
681
682 fw_link_status |= BNX2_LINK_STATUS_LINK_UP;
683
684 if (bp->autoneg) {
685 fw_link_status |= BNX2_LINK_STATUS_AN_ENABLED;
686
Michael Chanca58c3a2007-05-03 13:22:52 -0700687 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
688 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Michael Chane3648b32005-11-04 08:51:21 -0800689
690 if (!(bmsr & BMSR_ANEGCOMPLETE) ||
Michael Chan583c28e2008-01-21 19:51:35 -0800691 bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)
Michael Chane3648b32005-11-04 08:51:21 -0800692 fw_link_status |= BNX2_LINK_STATUS_PARALLEL_DET;
693 else
694 fw_link_status |= BNX2_LINK_STATUS_AN_COMPLETE;
695 }
696 }
697 else
698 fw_link_status = BNX2_LINK_STATUS_LINK_DOWN;
699
Michael Chan2726d6e2008-01-29 21:35:05 -0800700 bnx2_shmem_wr(bp, BNX2_LINK_STATUS, fw_link_status);
Michael Chane3648b32005-11-04 08:51:21 -0800701}
702
Michael Chan9b1084b2007-07-07 22:50:37 -0700703static char *
704bnx2_xceiver_str(struct bnx2 *bp)
705{
706 return ((bp->phy_port == PORT_FIBRE) ? "SerDes" :
Michael Chan583c28e2008-01-21 19:51:35 -0800707 ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) ? "Remote Copper" :
Michael Chan9b1084b2007-07-07 22:50:37 -0700708 "Copper"));
709}
710
Michael Chane3648b32005-11-04 08:51:21 -0800711static void
Michael Chanb6016b72005-05-26 13:03:09 -0700712bnx2_report_link(struct bnx2 *bp)
713{
714 if (bp->link_up) {
715 netif_carrier_on(bp->dev);
Michael Chan9b1084b2007-07-07 22:50:37 -0700716 printk(KERN_INFO PFX "%s NIC %s Link is Up, ", bp->dev->name,
717 bnx2_xceiver_str(bp));
Michael Chanb6016b72005-05-26 13:03:09 -0700718
719 printk("%d Mbps ", bp->line_speed);
720
721 if (bp->duplex == DUPLEX_FULL)
722 printk("full duplex");
723 else
724 printk("half duplex");
725
726 if (bp->flow_ctrl) {
727 if (bp->flow_ctrl & FLOW_CTRL_RX) {
728 printk(", receive ");
729 if (bp->flow_ctrl & FLOW_CTRL_TX)
730 printk("& transmit ");
731 }
732 else {
733 printk(", transmit ");
734 }
735 printk("flow control ON");
736 }
737 printk("\n");
738 }
739 else {
740 netif_carrier_off(bp->dev);
Michael Chan9b1084b2007-07-07 22:50:37 -0700741 printk(KERN_ERR PFX "%s NIC %s Link is Down\n", bp->dev->name,
742 bnx2_xceiver_str(bp));
Michael Chanb6016b72005-05-26 13:03:09 -0700743 }
Michael Chane3648b32005-11-04 08:51:21 -0800744
745 bnx2_report_fw_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700746}
747
748static void
749bnx2_resolve_flow_ctrl(struct bnx2 *bp)
750{
751 u32 local_adv, remote_adv;
752
753 bp->flow_ctrl = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400754 if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
Michael Chanb6016b72005-05-26 13:03:09 -0700755 (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
756
757 if (bp->duplex == DUPLEX_FULL) {
758 bp->flow_ctrl = bp->req_flow_ctrl;
759 }
760 return;
761 }
762
763 if (bp->duplex != DUPLEX_FULL) {
764 return;
765 }
766
Michael Chan583c28e2008-01-21 19:51:35 -0800767 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan5b0c76a2005-11-04 08:45:49 -0800768 (CHIP_NUM(bp) == CHIP_NUM_5708)) {
769 u32 val;
770
771 bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
772 if (val & BCM5708S_1000X_STAT1_TX_PAUSE)
773 bp->flow_ctrl |= FLOW_CTRL_TX;
774 if (val & BCM5708S_1000X_STAT1_RX_PAUSE)
775 bp->flow_ctrl |= FLOW_CTRL_RX;
776 return;
777 }
778
Michael Chanca58c3a2007-05-03 13:22:52 -0700779 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
780 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -0700781
Michael Chan583c28e2008-01-21 19:51:35 -0800782 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -0700783 u32 new_local_adv = 0;
784 u32 new_remote_adv = 0;
785
786 if (local_adv & ADVERTISE_1000XPAUSE)
787 new_local_adv |= ADVERTISE_PAUSE_CAP;
788 if (local_adv & ADVERTISE_1000XPSE_ASYM)
789 new_local_adv |= ADVERTISE_PAUSE_ASYM;
790 if (remote_adv & ADVERTISE_1000XPAUSE)
791 new_remote_adv |= ADVERTISE_PAUSE_CAP;
792 if (remote_adv & ADVERTISE_1000XPSE_ASYM)
793 new_remote_adv |= ADVERTISE_PAUSE_ASYM;
794
795 local_adv = new_local_adv;
796 remote_adv = new_remote_adv;
797 }
798
799 /* See Table 28B-3 of 802.3ab-1999 spec. */
800 if (local_adv & ADVERTISE_PAUSE_CAP) {
801 if(local_adv & ADVERTISE_PAUSE_ASYM) {
802 if (remote_adv & ADVERTISE_PAUSE_CAP) {
803 bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
804 }
805 else if (remote_adv & ADVERTISE_PAUSE_ASYM) {
806 bp->flow_ctrl = FLOW_CTRL_RX;
807 }
808 }
809 else {
810 if (remote_adv & ADVERTISE_PAUSE_CAP) {
811 bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
812 }
813 }
814 }
815 else if (local_adv & ADVERTISE_PAUSE_ASYM) {
816 if ((remote_adv & ADVERTISE_PAUSE_CAP) &&
817 (remote_adv & ADVERTISE_PAUSE_ASYM)) {
818
819 bp->flow_ctrl = FLOW_CTRL_TX;
820 }
821 }
822}
823
824static int
Michael Chan27a005b2007-05-03 13:23:41 -0700825bnx2_5709s_linkup(struct bnx2 *bp)
826{
827 u32 val, speed;
828
829 bp->link_up = 1;
830
831 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_GP_STATUS);
832 bnx2_read_phy(bp, MII_BNX2_GP_TOP_AN_STATUS1, &val);
833 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
834
835 if ((bp->autoneg & AUTONEG_SPEED) == 0) {
836 bp->line_speed = bp->req_line_speed;
837 bp->duplex = bp->req_duplex;
838 return 0;
839 }
840 speed = val & MII_BNX2_GP_TOP_AN_SPEED_MSK;
841 switch (speed) {
842 case MII_BNX2_GP_TOP_AN_SPEED_10:
843 bp->line_speed = SPEED_10;
844 break;
845 case MII_BNX2_GP_TOP_AN_SPEED_100:
846 bp->line_speed = SPEED_100;
847 break;
848 case MII_BNX2_GP_TOP_AN_SPEED_1G:
849 case MII_BNX2_GP_TOP_AN_SPEED_1GKV:
850 bp->line_speed = SPEED_1000;
851 break;
852 case MII_BNX2_GP_TOP_AN_SPEED_2_5G:
853 bp->line_speed = SPEED_2500;
854 break;
855 }
856 if (val & MII_BNX2_GP_TOP_AN_FD)
857 bp->duplex = DUPLEX_FULL;
858 else
859 bp->duplex = DUPLEX_HALF;
860 return 0;
861}
862
863static int
Michael Chan5b0c76a2005-11-04 08:45:49 -0800864bnx2_5708s_linkup(struct bnx2 *bp)
865{
866 u32 val;
867
868 bp->link_up = 1;
869 bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
870 switch (val & BCM5708S_1000X_STAT1_SPEED_MASK) {
871 case BCM5708S_1000X_STAT1_SPEED_10:
872 bp->line_speed = SPEED_10;
873 break;
874 case BCM5708S_1000X_STAT1_SPEED_100:
875 bp->line_speed = SPEED_100;
876 break;
877 case BCM5708S_1000X_STAT1_SPEED_1G:
878 bp->line_speed = SPEED_1000;
879 break;
880 case BCM5708S_1000X_STAT1_SPEED_2G5:
881 bp->line_speed = SPEED_2500;
882 break;
883 }
884 if (val & BCM5708S_1000X_STAT1_FD)
885 bp->duplex = DUPLEX_FULL;
886 else
887 bp->duplex = DUPLEX_HALF;
888
889 return 0;
890}
891
892static int
893bnx2_5706s_linkup(struct bnx2 *bp)
Michael Chanb6016b72005-05-26 13:03:09 -0700894{
895 u32 bmcr, local_adv, remote_adv, common;
896
897 bp->link_up = 1;
898 bp->line_speed = SPEED_1000;
899
Michael Chanca58c3a2007-05-03 13:22:52 -0700900 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -0700901 if (bmcr & BMCR_FULLDPLX) {
902 bp->duplex = DUPLEX_FULL;
903 }
904 else {
905 bp->duplex = DUPLEX_HALF;
906 }
907
908 if (!(bmcr & BMCR_ANENABLE)) {
909 return 0;
910 }
911
Michael Chanca58c3a2007-05-03 13:22:52 -0700912 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
913 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -0700914
915 common = local_adv & remote_adv;
916 if (common & (ADVERTISE_1000XHALF | ADVERTISE_1000XFULL)) {
917
918 if (common & ADVERTISE_1000XFULL) {
919 bp->duplex = DUPLEX_FULL;
920 }
921 else {
922 bp->duplex = DUPLEX_HALF;
923 }
924 }
925
926 return 0;
927}
928
929static int
930bnx2_copper_linkup(struct bnx2 *bp)
931{
932 u32 bmcr;
933
Michael Chanca58c3a2007-05-03 13:22:52 -0700934 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -0700935 if (bmcr & BMCR_ANENABLE) {
936 u32 local_adv, remote_adv, common;
937
938 bnx2_read_phy(bp, MII_CTRL1000, &local_adv);
939 bnx2_read_phy(bp, MII_STAT1000, &remote_adv);
940
941 common = local_adv & (remote_adv >> 2);
942 if (common & ADVERTISE_1000FULL) {
943 bp->line_speed = SPEED_1000;
944 bp->duplex = DUPLEX_FULL;
945 }
946 else if (common & ADVERTISE_1000HALF) {
947 bp->line_speed = SPEED_1000;
948 bp->duplex = DUPLEX_HALF;
949 }
950 else {
Michael Chanca58c3a2007-05-03 13:22:52 -0700951 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
952 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -0700953
954 common = local_adv & remote_adv;
955 if (common & ADVERTISE_100FULL) {
956 bp->line_speed = SPEED_100;
957 bp->duplex = DUPLEX_FULL;
958 }
959 else if (common & ADVERTISE_100HALF) {
960 bp->line_speed = SPEED_100;
961 bp->duplex = DUPLEX_HALF;
962 }
963 else if (common & ADVERTISE_10FULL) {
964 bp->line_speed = SPEED_10;
965 bp->duplex = DUPLEX_FULL;
966 }
967 else if (common & ADVERTISE_10HALF) {
968 bp->line_speed = SPEED_10;
969 bp->duplex = DUPLEX_HALF;
970 }
971 else {
972 bp->line_speed = 0;
973 bp->link_up = 0;
974 }
975 }
976 }
977 else {
978 if (bmcr & BMCR_SPEED100) {
979 bp->line_speed = SPEED_100;
980 }
981 else {
982 bp->line_speed = SPEED_10;
983 }
984 if (bmcr & BMCR_FULLDPLX) {
985 bp->duplex = DUPLEX_FULL;
986 }
987 else {
988 bp->duplex = DUPLEX_HALF;
989 }
990 }
991
992 return 0;
993}
994
Michael Chan83e3fc82008-01-29 21:37:17 -0800995static void
996bnx2_init_rx_context0(struct bnx2 *bp)
997{
998 u32 val, rx_cid_addr = GET_CID_ADDR(RX_CID);
999
1000 val = BNX2_L2CTX_CTX_TYPE_CTX_BD_CHN_TYPE_VALUE;
1001 val |= BNX2_L2CTX_CTX_TYPE_SIZE_L2;
1002 val |= 0x02 << 8;
1003
1004 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1005 u32 lo_water, hi_water;
1006
1007 if (bp->flow_ctrl & FLOW_CTRL_TX)
1008 lo_water = BNX2_L2CTX_LO_WATER_MARK_DEFAULT;
1009 else
1010 lo_water = BNX2_L2CTX_LO_WATER_MARK_DIS;
1011 if (lo_water >= bp->rx_ring_size)
1012 lo_water = 0;
1013
1014 hi_water = bp->rx_ring_size / 4;
1015
1016 if (hi_water <= lo_water)
1017 lo_water = 0;
1018
1019 hi_water /= BNX2_L2CTX_HI_WATER_MARK_SCALE;
1020 lo_water /= BNX2_L2CTX_LO_WATER_MARK_SCALE;
1021
1022 if (hi_water > 0xf)
1023 hi_water = 0xf;
1024 else if (hi_water == 0)
1025 lo_water = 0;
1026 val |= lo_water | (hi_water << BNX2_L2CTX_HI_WATER_MARK_SHIFT);
1027 }
1028 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_CTX_TYPE, val);
1029}
1030
Michael Chanb6016b72005-05-26 13:03:09 -07001031static int
1032bnx2_set_mac_link(struct bnx2 *bp)
1033{
1034 u32 val;
1035
1036 REG_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x2620);
1037 if (bp->link_up && (bp->line_speed == SPEED_1000) &&
1038 (bp->duplex == DUPLEX_HALF)) {
1039 REG_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x26ff);
1040 }
1041
1042 /* Configure the EMAC mode register. */
1043 val = REG_RD(bp, BNX2_EMAC_MODE);
1044
1045 val &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
Michael Chan5b0c76a2005-11-04 08:45:49 -08001046 BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
Michael Chan59b47d82006-11-19 14:10:45 -08001047 BNX2_EMAC_MODE_25G_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -07001048
1049 if (bp->link_up) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001050 switch (bp->line_speed) {
1051 case SPEED_10:
Michael Chan59b47d82006-11-19 14:10:45 -08001052 if (CHIP_NUM(bp) != CHIP_NUM_5706) {
1053 val |= BNX2_EMAC_MODE_PORT_MII_10M;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001054 break;
1055 }
1056 /* fall through */
1057 case SPEED_100:
1058 val |= BNX2_EMAC_MODE_PORT_MII;
1059 break;
1060 case SPEED_2500:
Michael Chan59b47d82006-11-19 14:10:45 -08001061 val |= BNX2_EMAC_MODE_25G_MODE;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001062 /* fall through */
1063 case SPEED_1000:
1064 val |= BNX2_EMAC_MODE_PORT_GMII;
1065 break;
1066 }
Michael Chanb6016b72005-05-26 13:03:09 -07001067 }
1068 else {
1069 val |= BNX2_EMAC_MODE_PORT_GMII;
1070 }
1071
1072 /* Set the MAC to operate in the appropriate duplex mode. */
1073 if (bp->duplex == DUPLEX_HALF)
1074 val |= BNX2_EMAC_MODE_HALF_DUPLEX;
1075 REG_WR(bp, BNX2_EMAC_MODE, val);
1076
1077 /* Enable/disable rx PAUSE. */
1078 bp->rx_mode &= ~BNX2_EMAC_RX_MODE_FLOW_EN;
1079
1080 if (bp->flow_ctrl & FLOW_CTRL_RX)
1081 bp->rx_mode |= BNX2_EMAC_RX_MODE_FLOW_EN;
1082 REG_WR(bp, BNX2_EMAC_RX_MODE, bp->rx_mode);
1083
1084 /* Enable/disable tx PAUSE. */
1085 val = REG_RD(bp, BNX2_EMAC_TX_MODE);
1086 val &= ~BNX2_EMAC_TX_MODE_FLOW_EN;
1087
1088 if (bp->flow_ctrl & FLOW_CTRL_TX)
1089 val |= BNX2_EMAC_TX_MODE_FLOW_EN;
1090 REG_WR(bp, BNX2_EMAC_TX_MODE, val);
1091
1092 /* Acknowledge the interrupt. */
1093 REG_WR(bp, BNX2_EMAC_STATUS, BNX2_EMAC_STATUS_LINK_CHANGE);
1094
Michael Chan83e3fc82008-01-29 21:37:17 -08001095 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1096 bnx2_init_rx_context0(bp);
1097
Michael Chanb6016b72005-05-26 13:03:09 -07001098 return 0;
1099}
1100
Michael Chan27a005b2007-05-03 13:23:41 -07001101static void
1102bnx2_enable_bmsr1(struct bnx2 *bp)
1103{
Michael Chan583c28e2008-01-21 19:51:35 -08001104 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan27a005b2007-05-03 13:23:41 -07001105 (CHIP_NUM(bp) == CHIP_NUM_5709))
1106 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1107 MII_BNX2_BLK_ADDR_GP_STATUS);
1108}
1109
1110static void
1111bnx2_disable_bmsr1(struct bnx2 *bp)
1112{
Michael Chan583c28e2008-01-21 19:51:35 -08001113 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan27a005b2007-05-03 13:23:41 -07001114 (CHIP_NUM(bp) == CHIP_NUM_5709))
1115 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1116 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1117}
1118
Michael Chanb6016b72005-05-26 13:03:09 -07001119static int
Michael Chan605a9e22007-05-03 13:23:13 -07001120bnx2_test_and_enable_2g5(struct bnx2 *bp)
1121{
1122 u32 up1;
1123 int ret = 1;
1124
Michael Chan583c28e2008-01-21 19:51:35 -08001125 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001126 return 0;
1127
1128 if (bp->autoneg & AUTONEG_SPEED)
1129 bp->advertising |= ADVERTISED_2500baseX_Full;
1130
Michael Chan27a005b2007-05-03 13:23:41 -07001131 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1132 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
1133
Michael Chan605a9e22007-05-03 13:23:13 -07001134 bnx2_read_phy(bp, bp->mii_up1, &up1);
1135 if (!(up1 & BCM5708S_UP1_2G5)) {
1136 up1 |= BCM5708S_UP1_2G5;
1137 bnx2_write_phy(bp, bp->mii_up1, up1);
1138 ret = 0;
1139 }
1140
Michael Chan27a005b2007-05-03 13:23:41 -07001141 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1142 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1143 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1144
Michael Chan605a9e22007-05-03 13:23:13 -07001145 return ret;
1146}
1147
1148static int
1149bnx2_test_and_disable_2g5(struct bnx2 *bp)
1150{
1151 u32 up1;
1152 int ret = 0;
1153
Michael Chan583c28e2008-01-21 19:51:35 -08001154 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001155 return 0;
1156
Michael Chan27a005b2007-05-03 13:23:41 -07001157 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1158 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
1159
Michael Chan605a9e22007-05-03 13:23:13 -07001160 bnx2_read_phy(bp, bp->mii_up1, &up1);
1161 if (up1 & BCM5708S_UP1_2G5) {
1162 up1 &= ~BCM5708S_UP1_2G5;
1163 bnx2_write_phy(bp, bp->mii_up1, up1);
1164 ret = 1;
1165 }
1166
Michael Chan27a005b2007-05-03 13:23:41 -07001167 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1168 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1169 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1170
Michael Chan605a9e22007-05-03 13:23:13 -07001171 return ret;
1172}
1173
1174static void
1175bnx2_enable_forced_2g5(struct bnx2 *bp)
1176{
1177 u32 bmcr;
1178
Michael Chan583c28e2008-01-21 19:51:35 -08001179 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001180 return;
1181
Michael Chan27a005b2007-05-03 13:23:41 -07001182 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1183 u32 val;
1184
1185 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1186 MII_BNX2_BLK_ADDR_SERDES_DIG);
1187 bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val);
1188 val &= ~MII_BNX2_SD_MISC1_FORCE_MSK;
1189 val |= MII_BNX2_SD_MISC1_FORCE | MII_BNX2_SD_MISC1_FORCE_2_5G;
1190 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
1191
1192 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1193 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1194 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1195
1196 } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
Michael Chan605a9e22007-05-03 13:23:13 -07001197 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1198 bmcr |= BCM5708S_BMCR_FORCE_2500;
1199 }
1200
1201 if (bp->autoneg & AUTONEG_SPEED) {
1202 bmcr &= ~BMCR_ANENABLE;
1203 if (bp->req_duplex == DUPLEX_FULL)
1204 bmcr |= BMCR_FULLDPLX;
1205 }
1206 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1207}
1208
1209static void
1210bnx2_disable_forced_2g5(struct bnx2 *bp)
1211{
1212 u32 bmcr;
1213
Michael Chan583c28e2008-01-21 19:51:35 -08001214 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001215 return;
1216
Michael Chan27a005b2007-05-03 13:23:41 -07001217 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1218 u32 val;
1219
1220 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1221 MII_BNX2_BLK_ADDR_SERDES_DIG);
1222 bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val);
1223 val &= ~MII_BNX2_SD_MISC1_FORCE;
1224 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
1225
1226 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1227 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1228 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1229
1230 } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
Michael Chan605a9e22007-05-03 13:23:13 -07001231 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1232 bmcr &= ~BCM5708S_BMCR_FORCE_2500;
1233 }
1234
1235 if (bp->autoneg & AUTONEG_SPEED)
1236 bmcr |= BMCR_SPEED1000 | BMCR_ANENABLE | BMCR_ANRESTART;
1237 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1238}
1239
Michael Chanb2fadea2008-01-21 17:07:06 -08001240static void
1241bnx2_5706s_force_link_dn(struct bnx2 *bp, int start)
1242{
1243 u32 val;
1244
1245 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_SERDES_CTL);
1246 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
1247 if (start)
1248 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val & 0xff0f);
1249 else
1250 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val | 0xc0);
1251}
1252
Michael Chan605a9e22007-05-03 13:23:13 -07001253static int
Michael Chanb6016b72005-05-26 13:03:09 -07001254bnx2_set_link(struct bnx2 *bp)
1255{
1256 u32 bmsr;
1257 u8 link_up;
1258
Michael Chan80be4432006-11-19 14:07:28 -08001259 if (bp->loopback == MAC_LOOPBACK || bp->loopback == PHY_LOOPBACK) {
Michael Chanb6016b72005-05-26 13:03:09 -07001260 bp->link_up = 1;
1261 return 0;
1262 }
1263
Michael Chan583c28e2008-01-21 19:51:35 -08001264 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07001265 return 0;
1266
Michael Chanb6016b72005-05-26 13:03:09 -07001267 link_up = bp->link_up;
1268
Michael Chan27a005b2007-05-03 13:23:41 -07001269 bnx2_enable_bmsr1(bp);
1270 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
1271 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
1272 bnx2_disable_bmsr1(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001273
Michael Chan583c28e2008-01-21 19:51:35 -08001274 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chanb6016b72005-05-26 13:03:09 -07001275 (CHIP_NUM(bp) == CHIP_NUM_5706)) {
Michael Chana2724e22008-02-23 19:47:44 -08001276 u32 val, an_dbg;
Michael Chanb6016b72005-05-26 13:03:09 -07001277
Michael Chan583c28e2008-01-21 19:51:35 -08001278 if (bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN) {
Michael Chanb2fadea2008-01-21 17:07:06 -08001279 bnx2_5706s_force_link_dn(bp, 0);
Michael Chan583c28e2008-01-21 19:51:35 -08001280 bp->phy_flags &= ~BNX2_PHY_FLAG_FORCED_DOWN;
Michael Chanb2fadea2008-01-21 17:07:06 -08001281 }
Michael Chanb6016b72005-05-26 13:03:09 -07001282 val = REG_RD(bp, BNX2_EMAC_STATUS);
Michael Chana2724e22008-02-23 19:47:44 -08001283
1284 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
1285 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
1286 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
1287
1288 if ((val & BNX2_EMAC_STATUS_LINK) &&
1289 !(an_dbg & MISC_SHDW_AN_DBG_NOSYNC))
Michael Chanb6016b72005-05-26 13:03:09 -07001290 bmsr |= BMSR_LSTATUS;
1291 else
1292 bmsr &= ~BMSR_LSTATUS;
1293 }
1294
1295 if (bmsr & BMSR_LSTATUS) {
1296 bp->link_up = 1;
1297
Michael Chan583c28e2008-01-21 19:51:35 -08001298 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001299 if (CHIP_NUM(bp) == CHIP_NUM_5706)
1300 bnx2_5706s_linkup(bp);
1301 else if (CHIP_NUM(bp) == CHIP_NUM_5708)
1302 bnx2_5708s_linkup(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07001303 else if (CHIP_NUM(bp) == CHIP_NUM_5709)
1304 bnx2_5709s_linkup(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001305 }
1306 else {
1307 bnx2_copper_linkup(bp);
1308 }
1309 bnx2_resolve_flow_ctrl(bp);
1310 }
1311 else {
Michael Chan583c28e2008-01-21 19:51:35 -08001312 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan605a9e22007-05-03 13:23:13 -07001313 (bp->autoneg & AUTONEG_SPEED))
1314 bnx2_disable_forced_2g5(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001315
Michael Chan583c28e2008-01-21 19:51:35 -08001316 if (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT) {
Michael Chanb2fadea2008-01-21 17:07:06 -08001317 u32 bmcr;
1318
1319 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1320 bmcr |= BMCR_ANENABLE;
1321 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1322
Michael Chan583c28e2008-01-21 19:51:35 -08001323 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chanb2fadea2008-01-21 17:07:06 -08001324 }
Michael Chanb6016b72005-05-26 13:03:09 -07001325 bp->link_up = 0;
1326 }
1327
1328 if (bp->link_up != link_up) {
1329 bnx2_report_link(bp);
1330 }
1331
1332 bnx2_set_mac_link(bp);
1333
1334 return 0;
1335}
1336
1337static int
1338bnx2_reset_phy(struct bnx2 *bp)
1339{
1340 int i;
1341 u32 reg;
1342
Michael Chanca58c3a2007-05-03 13:22:52 -07001343 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_RESET);
Michael Chanb6016b72005-05-26 13:03:09 -07001344
1345#define PHY_RESET_MAX_WAIT 100
1346 for (i = 0; i < PHY_RESET_MAX_WAIT; i++) {
1347 udelay(10);
1348
Michael Chanca58c3a2007-05-03 13:22:52 -07001349 bnx2_read_phy(bp, bp->mii_bmcr, &reg);
Michael Chanb6016b72005-05-26 13:03:09 -07001350 if (!(reg & BMCR_RESET)) {
1351 udelay(20);
1352 break;
1353 }
1354 }
1355 if (i == PHY_RESET_MAX_WAIT) {
1356 return -EBUSY;
1357 }
1358 return 0;
1359}
1360
1361static u32
1362bnx2_phy_get_pause_adv(struct bnx2 *bp)
1363{
1364 u32 adv = 0;
1365
1366 if ((bp->req_flow_ctrl & (FLOW_CTRL_RX | FLOW_CTRL_TX)) ==
1367 (FLOW_CTRL_RX | FLOW_CTRL_TX)) {
1368
Michael Chan583c28e2008-01-21 19:51:35 -08001369 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001370 adv = ADVERTISE_1000XPAUSE;
1371 }
1372 else {
1373 adv = ADVERTISE_PAUSE_CAP;
1374 }
1375 }
1376 else if (bp->req_flow_ctrl & FLOW_CTRL_TX) {
Michael Chan583c28e2008-01-21 19:51:35 -08001377 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001378 adv = ADVERTISE_1000XPSE_ASYM;
1379 }
1380 else {
1381 adv = ADVERTISE_PAUSE_ASYM;
1382 }
1383 }
1384 else if (bp->req_flow_ctrl & FLOW_CTRL_RX) {
Michael Chan583c28e2008-01-21 19:51:35 -08001385 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001386 adv = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1387 }
1388 else {
1389 adv = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1390 }
1391 }
1392 return adv;
1393}
1394
Michael Chan0d8a6572007-07-07 22:49:43 -07001395static int bnx2_fw_sync(struct bnx2 *, u32, int);
1396
Michael Chanb6016b72005-05-26 13:03:09 -07001397static int
Michael Chan0d8a6572007-07-07 22:49:43 -07001398bnx2_setup_remote_phy(struct bnx2 *bp, u8 port)
1399{
1400 u32 speed_arg = 0, pause_adv;
1401
1402 pause_adv = bnx2_phy_get_pause_adv(bp);
1403
1404 if (bp->autoneg & AUTONEG_SPEED) {
1405 speed_arg |= BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG;
1406 if (bp->advertising & ADVERTISED_10baseT_Half)
1407 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10HALF;
1408 if (bp->advertising & ADVERTISED_10baseT_Full)
1409 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10FULL;
1410 if (bp->advertising & ADVERTISED_100baseT_Half)
1411 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100HALF;
1412 if (bp->advertising & ADVERTISED_100baseT_Full)
1413 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100FULL;
1414 if (bp->advertising & ADVERTISED_1000baseT_Full)
1415 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
1416 if (bp->advertising & ADVERTISED_2500baseX_Full)
1417 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
1418 } else {
1419 if (bp->req_line_speed == SPEED_2500)
1420 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
1421 else if (bp->req_line_speed == SPEED_1000)
1422 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
1423 else if (bp->req_line_speed == SPEED_100) {
1424 if (bp->req_duplex == DUPLEX_FULL)
1425 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100FULL;
1426 else
1427 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100HALF;
1428 } else if (bp->req_line_speed == SPEED_10) {
1429 if (bp->req_duplex == DUPLEX_FULL)
1430 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10FULL;
1431 else
1432 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10HALF;
1433 }
1434 }
1435
1436 if (pause_adv & (ADVERTISE_1000XPAUSE | ADVERTISE_PAUSE_CAP))
1437 speed_arg |= BNX2_NETLINK_SET_LINK_FC_SYM_PAUSE;
Michael Chanc26736e2008-01-31 17:07:21 -08001438 if (pause_adv & (ADVERTISE_1000XPSE_ASYM | ADVERTISE_PAUSE_ASYM))
Michael Chan0d8a6572007-07-07 22:49:43 -07001439 speed_arg |= BNX2_NETLINK_SET_LINK_FC_ASYM_PAUSE;
1440
1441 if (port == PORT_TP)
1442 speed_arg |= BNX2_NETLINK_SET_LINK_PHY_APP_REMOTE |
1443 BNX2_NETLINK_SET_LINK_ETH_AT_WIRESPEED;
1444
Michael Chan2726d6e2008-01-29 21:35:05 -08001445 bnx2_shmem_wr(bp, BNX2_DRV_MB_ARG0, speed_arg);
Michael Chan0d8a6572007-07-07 22:49:43 -07001446
1447 spin_unlock_bh(&bp->phy_lock);
1448 bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_CMD_SET_LINK, 0);
1449 spin_lock_bh(&bp->phy_lock);
1450
1451 return 0;
1452}
1453
1454static int
1455bnx2_setup_serdes_phy(struct bnx2 *bp, u8 port)
Michael Chanb6016b72005-05-26 13:03:09 -07001456{
Michael Chan605a9e22007-05-03 13:23:13 -07001457 u32 adv, bmcr;
Michael Chanb6016b72005-05-26 13:03:09 -07001458 u32 new_adv = 0;
1459
Michael Chan583c28e2008-01-21 19:51:35 -08001460 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07001461 return (bnx2_setup_remote_phy(bp, port));
1462
Michael Chanb6016b72005-05-26 13:03:09 -07001463 if (!(bp->autoneg & AUTONEG_SPEED)) {
1464 u32 new_bmcr;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001465 int force_link_down = 0;
1466
Michael Chan605a9e22007-05-03 13:23:13 -07001467 if (bp->req_line_speed == SPEED_2500) {
1468 if (!bnx2_test_and_enable_2g5(bp))
1469 force_link_down = 1;
1470 } else if (bp->req_line_speed == SPEED_1000) {
1471 if (bnx2_test_and_disable_2g5(bp))
1472 force_link_down = 1;
1473 }
Michael Chanca58c3a2007-05-03 13:22:52 -07001474 bnx2_read_phy(bp, bp->mii_adv, &adv);
Michael Chan80be4432006-11-19 14:07:28 -08001475 adv &= ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF);
1476
Michael Chanca58c3a2007-05-03 13:22:52 -07001477 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan605a9e22007-05-03 13:23:13 -07001478 new_bmcr = bmcr & ~BMCR_ANENABLE;
Michael Chan80be4432006-11-19 14:07:28 -08001479 new_bmcr |= BMCR_SPEED1000;
Michael Chan605a9e22007-05-03 13:23:13 -07001480
Michael Chan27a005b2007-05-03 13:23:41 -07001481 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1482 if (bp->req_line_speed == SPEED_2500)
1483 bnx2_enable_forced_2g5(bp);
1484 else if (bp->req_line_speed == SPEED_1000) {
1485 bnx2_disable_forced_2g5(bp);
1486 new_bmcr &= ~0x2000;
1487 }
1488
1489 } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
Michael Chan605a9e22007-05-03 13:23:13 -07001490 if (bp->req_line_speed == SPEED_2500)
1491 new_bmcr |= BCM5708S_BMCR_FORCE_2500;
1492 else
1493 new_bmcr = bmcr & ~BCM5708S_BMCR_FORCE_2500;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001494 }
1495
Michael Chanb6016b72005-05-26 13:03:09 -07001496 if (bp->req_duplex == DUPLEX_FULL) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001497 adv |= ADVERTISE_1000XFULL;
Michael Chanb6016b72005-05-26 13:03:09 -07001498 new_bmcr |= BMCR_FULLDPLX;
1499 }
1500 else {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001501 adv |= ADVERTISE_1000XHALF;
Michael Chanb6016b72005-05-26 13:03:09 -07001502 new_bmcr &= ~BMCR_FULLDPLX;
1503 }
Michael Chan5b0c76a2005-11-04 08:45:49 -08001504 if ((new_bmcr != bmcr) || (force_link_down)) {
Michael Chanb6016b72005-05-26 13:03:09 -07001505 /* Force a link down visible on the other side */
1506 if (bp->link_up) {
Michael Chanca58c3a2007-05-03 13:22:52 -07001507 bnx2_write_phy(bp, bp->mii_adv, adv &
Michael Chan5b0c76a2005-11-04 08:45:49 -08001508 ~(ADVERTISE_1000XFULL |
1509 ADVERTISE_1000XHALF));
Michael Chanca58c3a2007-05-03 13:22:52 -07001510 bnx2_write_phy(bp, bp->mii_bmcr, bmcr |
Michael Chanb6016b72005-05-26 13:03:09 -07001511 BMCR_ANRESTART | BMCR_ANENABLE);
1512
1513 bp->link_up = 0;
1514 netif_carrier_off(bp->dev);
Michael Chanca58c3a2007-05-03 13:22:52 -07001515 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chan80be4432006-11-19 14:07:28 -08001516 bnx2_report_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001517 }
Michael Chanca58c3a2007-05-03 13:22:52 -07001518 bnx2_write_phy(bp, bp->mii_adv, adv);
1519 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chan605a9e22007-05-03 13:23:13 -07001520 } else {
1521 bnx2_resolve_flow_ctrl(bp);
1522 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001523 }
1524 return 0;
1525 }
1526
Michael Chan605a9e22007-05-03 13:23:13 -07001527 bnx2_test_and_enable_2g5(bp);
Michael Chan5b0c76a2005-11-04 08:45:49 -08001528
Michael Chanb6016b72005-05-26 13:03:09 -07001529 if (bp->advertising & ADVERTISED_1000baseT_Full)
1530 new_adv |= ADVERTISE_1000XFULL;
1531
1532 new_adv |= bnx2_phy_get_pause_adv(bp);
1533
Michael Chanca58c3a2007-05-03 13:22:52 -07001534 bnx2_read_phy(bp, bp->mii_adv, &adv);
1535 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001536
1537 bp->serdes_an_pending = 0;
1538 if ((adv != new_adv) || ((bmcr & BMCR_ANENABLE) == 0)) {
1539 /* Force a link down visible on the other side */
1540 if (bp->link_up) {
Michael Chanca58c3a2007-05-03 13:22:52 -07001541 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chan80be4432006-11-19 14:07:28 -08001542 spin_unlock_bh(&bp->phy_lock);
1543 msleep(20);
1544 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07001545 }
1546
Michael Chanca58c3a2007-05-03 13:22:52 -07001547 bnx2_write_phy(bp, bp->mii_adv, new_adv);
1548 bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART |
Michael Chanb6016b72005-05-26 13:03:09 -07001549 BMCR_ANENABLE);
Michael Chanf8dd0642006-11-19 14:08:29 -08001550 /* Speed up link-up time when the link partner
1551 * does not autonegotiate which is very common
1552 * in blade servers. Some blade servers use
1553 * IPMI for kerboard input and it's important
1554 * to minimize link disruptions. Autoneg. involves
1555 * exchanging base pages plus 3 next pages and
1556 * normally completes in about 120 msec.
1557 */
1558 bp->current_interval = SERDES_AN_TIMEOUT;
1559 bp->serdes_an_pending = 1;
1560 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chan605a9e22007-05-03 13:23:13 -07001561 } else {
1562 bnx2_resolve_flow_ctrl(bp);
1563 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001564 }
1565
1566 return 0;
1567}
1568
1569#define ETHTOOL_ALL_FIBRE_SPEED \
Michael Chan583c28e2008-01-21 19:51:35 -08001570 (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) ? \
Michael Chandeaf3912007-07-07 22:48:00 -07001571 (ADVERTISED_2500baseX_Full | ADVERTISED_1000baseT_Full) :\
1572 (ADVERTISED_1000baseT_Full)
Michael Chanb6016b72005-05-26 13:03:09 -07001573
1574#define ETHTOOL_ALL_COPPER_SPEED \
1575 (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full | \
1576 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full | \
1577 ADVERTISED_1000baseT_Full)
1578
1579#define PHY_ALL_10_100_SPEED (ADVERTISE_10HALF | ADVERTISE_10FULL | \
1580 ADVERTISE_100HALF | ADVERTISE_100FULL | ADVERTISE_CSMA)
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001581
Michael Chanb6016b72005-05-26 13:03:09 -07001582#define PHY_ALL_1000_SPEED (ADVERTISE_1000HALF | ADVERTISE_1000FULL)
1583
Michael Chandeaf3912007-07-07 22:48:00 -07001584static void
Michael Chan0d8a6572007-07-07 22:49:43 -07001585bnx2_set_default_remote_link(struct bnx2 *bp)
1586{
1587 u32 link;
1588
1589 if (bp->phy_port == PORT_TP)
Michael Chan2726d6e2008-01-29 21:35:05 -08001590 link = bnx2_shmem_rd(bp, BNX2_RPHY_COPPER_LINK);
Michael Chan0d8a6572007-07-07 22:49:43 -07001591 else
Michael Chan2726d6e2008-01-29 21:35:05 -08001592 link = bnx2_shmem_rd(bp, BNX2_RPHY_SERDES_LINK);
Michael Chan0d8a6572007-07-07 22:49:43 -07001593
1594 if (link & BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG) {
1595 bp->req_line_speed = 0;
1596 bp->autoneg |= AUTONEG_SPEED;
1597 bp->advertising = ADVERTISED_Autoneg;
1598 if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
1599 bp->advertising |= ADVERTISED_10baseT_Half;
1600 if (link & BNX2_NETLINK_SET_LINK_SPEED_10FULL)
1601 bp->advertising |= ADVERTISED_10baseT_Full;
1602 if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
1603 bp->advertising |= ADVERTISED_100baseT_Half;
1604 if (link & BNX2_NETLINK_SET_LINK_SPEED_100FULL)
1605 bp->advertising |= ADVERTISED_100baseT_Full;
1606 if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
1607 bp->advertising |= ADVERTISED_1000baseT_Full;
1608 if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
1609 bp->advertising |= ADVERTISED_2500baseX_Full;
1610 } else {
1611 bp->autoneg = 0;
1612 bp->advertising = 0;
1613 bp->req_duplex = DUPLEX_FULL;
1614 if (link & BNX2_NETLINK_SET_LINK_SPEED_10) {
1615 bp->req_line_speed = SPEED_10;
1616 if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
1617 bp->req_duplex = DUPLEX_HALF;
1618 }
1619 if (link & BNX2_NETLINK_SET_LINK_SPEED_100) {
1620 bp->req_line_speed = SPEED_100;
1621 if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
1622 bp->req_duplex = DUPLEX_HALF;
1623 }
1624 if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
1625 bp->req_line_speed = SPEED_1000;
1626 if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
1627 bp->req_line_speed = SPEED_2500;
1628 }
1629}
1630
1631static void
Michael Chandeaf3912007-07-07 22:48:00 -07001632bnx2_set_default_link(struct bnx2 *bp)
1633{
Harvey Harrisonab598592008-05-01 02:47:38 -07001634 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
1635 bnx2_set_default_remote_link(bp);
1636 return;
1637 }
Michael Chan0d8a6572007-07-07 22:49:43 -07001638
Michael Chandeaf3912007-07-07 22:48:00 -07001639 bp->autoneg = AUTONEG_SPEED | AUTONEG_FLOW_CTRL;
1640 bp->req_line_speed = 0;
Michael Chan583c28e2008-01-21 19:51:35 -08001641 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chandeaf3912007-07-07 22:48:00 -07001642 u32 reg;
1643
1644 bp->advertising = ETHTOOL_ALL_FIBRE_SPEED | ADVERTISED_Autoneg;
1645
Michael Chan2726d6e2008-01-29 21:35:05 -08001646 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG);
Michael Chandeaf3912007-07-07 22:48:00 -07001647 reg &= BNX2_PORT_HW_CFG_CFG_DFLT_LINK_MASK;
1648 if (reg == BNX2_PORT_HW_CFG_CFG_DFLT_LINK_1G) {
1649 bp->autoneg = 0;
1650 bp->req_line_speed = bp->line_speed = SPEED_1000;
1651 bp->req_duplex = DUPLEX_FULL;
1652 }
1653 } else
1654 bp->advertising = ETHTOOL_ALL_COPPER_SPEED | ADVERTISED_Autoneg;
1655}
1656
Michael Chan0d8a6572007-07-07 22:49:43 -07001657static void
Michael Chandf149d72007-07-07 22:51:36 -07001658bnx2_send_heart_beat(struct bnx2 *bp)
1659{
1660 u32 msg;
1661 u32 addr;
1662
1663 spin_lock(&bp->indirect_lock);
1664 msg = (u32) (++bp->fw_drv_pulse_wr_seq & BNX2_DRV_PULSE_SEQ_MASK);
1665 addr = bp->shmem_base + BNX2_DRV_PULSE_MB;
1666 REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, addr);
1667 REG_WR(bp, BNX2_PCICFG_REG_WINDOW, msg);
1668 spin_unlock(&bp->indirect_lock);
1669}
1670
1671static void
Michael Chan0d8a6572007-07-07 22:49:43 -07001672bnx2_remote_phy_event(struct bnx2 *bp)
1673{
1674 u32 msg;
1675 u8 link_up = bp->link_up;
1676 u8 old_port;
1677
Michael Chan2726d6e2008-01-29 21:35:05 -08001678 msg = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
Michael Chan0d8a6572007-07-07 22:49:43 -07001679
Michael Chandf149d72007-07-07 22:51:36 -07001680 if (msg & BNX2_LINK_STATUS_HEART_BEAT_EXPIRED)
1681 bnx2_send_heart_beat(bp);
1682
1683 msg &= ~BNX2_LINK_STATUS_HEART_BEAT_EXPIRED;
1684
Michael Chan0d8a6572007-07-07 22:49:43 -07001685 if ((msg & BNX2_LINK_STATUS_LINK_UP) == BNX2_LINK_STATUS_LINK_DOWN)
1686 bp->link_up = 0;
1687 else {
1688 u32 speed;
1689
1690 bp->link_up = 1;
1691 speed = msg & BNX2_LINK_STATUS_SPEED_MASK;
1692 bp->duplex = DUPLEX_FULL;
1693 switch (speed) {
1694 case BNX2_LINK_STATUS_10HALF:
1695 bp->duplex = DUPLEX_HALF;
1696 case BNX2_LINK_STATUS_10FULL:
1697 bp->line_speed = SPEED_10;
1698 break;
1699 case BNX2_LINK_STATUS_100HALF:
1700 bp->duplex = DUPLEX_HALF;
1701 case BNX2_LINK_STATUS_100BASE_T4:
1702 case BNX2_LINK_STATUS_100FULL:
1703 bp->line_speed = SPEED_100;
1704 break;
1705 case BNX2_LINK_STATUS_1000HALF:
1706 bp->duplex = DUPLEX_HALF;
1707 case BNX2_LINK_STATUS_1000FULL:
1708 bp->line_speed = SPEED_1000;
1709 break;
1710 case BNX2_LINK_STATUS_2500HALF:
1711 bp->duplex = DUPLEX_HALF;
1712 case BNX2_LINK_STATUS_2500FULL:
1713 bp->line_speed = SPEED_2500;
1714 break;
1715 default:
1716 bp->line_speed = 0;
1717 break;
1718 }
1719
Michael Chan0d8a6572007-07-07 22:49:43 -07001720 bp->flow_ctrl = 0;
1721 if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
1722 (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
1723 if (bp->duplex == DUPLEX_FULL)
1724 bp->flow_ctrl = bp->req_flow_ctrl;
1725 } else {
1726 if (msg & BNX2_LINK_STATUS_TX_FC_ENABLED)
1727 bp->flow_ctrl |= FLOW_CTRL_TX;
1728 if (msg & BNX2_LINK_STATUS_RX_FC_ENABLED)
1729 bp->flow_ctrl |= FLOW_CTRL_RX;
1730 }
1731
1732 old_port = bp->phy_port;
1733 if (msg & BNX2_LINK_STATUS_SERDES_LINK)
1734 bp->phy_port = PORT_FIBRE;
1735 else
1736 bp->phy_port = PORT_TP;
1737
1738 if (old_port != bp->phy_port)
1739 bnx2_set_default_link(bp);
1740
Michael Chan0d8a6572007-07-07 22:49:43 -07001741 }
1742 if (bp->link_up != link_up)
1743 bnx2_report_link(bp);
1744
1745 bnx2_set_mac_link(bp);
1746}
1747
1748static int
1749bnx2_set_remote_link(struct bnx2 *bp)
1750{
1751 u32 evt_code;
1752
Michael Chan2726d6e2008-01-29 21:35:05 -08001753 evt_code = bnx2_shmem_rd(bp, BNX2_FW_EVT_CODE_MB);
Michael Chan0d8a6572007-07-07 22:49:43 -07001754 switch (evt_code) {
1755 case BNX2_FW_EVT_CODE_LINK_EVENT:
1756 bnx2_remote_phy_event(bp);
1757 break;
1758 case BNX2_FW_EVT_CODE_SW_TIMER_EXPIRATION_EVENT:
1759 default:
Michael Chandf149d72007-07-07 22:51:36 -07001760 bnx2_send_heart_beat(bp);
Michael Chan0d8a6572007-07-07 22:49:43 -07001761 break;
1762 }
1763 return 0;
1764}
1765
Michael Chanb6016b72005-05-26 13:03:09 -07001766static int
1767bnx2_setup_copper_phy(struct bnx2 *bp)
1768{
1769 u32 bmcr;
1770 u32 new_bmcr;
1771
Michael Chanca58c3a2007-05-03 13:22:52 -07001772 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001773
1774 if (bp->autoneg & AUTONEG_SPEED) {
1775 u32 adv_reg, adv1000_reg;
1776 u32 new_adv_reg = 0;
1777 u32 new_adv1000_reg = 0;
1778
Michael Chanca58c3a2007-05-03 13:22:52 -07001779 bnx2_read_phy(bp, bp->mii_adv, &adv_reg);
Michael Chanb6016b72005-05-26 13:03:09 -07001780 adv_reg &= (PHY_ALL_10_100_SPEED | ADVERTISE_PAUSE_CAP |
1781 ADVERTISE_PAUSE_ASYM);
1782
1783 bnx2_read_phy(bp, MII_CTRL1000, &adv1000_reg);
1784 adv1000_reg &= PHY_ALL_1000_SPEED;
1785
1786 if (bp->advertising & ADVERTISED_10baseT_Half)
1787 new_adv_reg |= ADVERTISE_10HALF;
1788 if (bp->advertising & ADVERTISED_10baseT_Full)
1789 new_adv_reg |= ADVERTISE_10FULL;
1790 if (bp->advertising & ADVERTISED_100baseT_Half)
1791 new_adv_reg |= ADVERTISE_100HALF;
1792 if (bp->advertising & ADVERTISED_100baseT_Full)
1793 new_adv_reg |= ADVERTISE_100FULL;
1794 if (bp->advertising & ADVERTISED_1000baseT_Full)
1795 new_adv1000_reg |= ADVERTISE_1000FULL;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001796
Michael Chanb6016b72005-05-26 13:03:09 -07001797 new_adv_reg |= ADVERTISE_CSMA;
1798
1799 new_adv_reg |= bnx2_phy_get_pause_adv(bp);
1800
1801 if ((adv1000_reg != new_adv1000_reg) ||
1802 (adv_reg != new_adv_reg) ||
1803 ((bmcr & BMCR_ANENABLE) == 0)) {
1804
Michael Chanca58c3a2007-05-03 13:22:52 -07001805 bnx2_write_phy(bp, bp->mii_adv, new_adv_reg);
Michael Chanb6016b72005-05-26 13:03:09 -07001806 bnx2_write_phy(bp, MII_CTRL1000, new_adv1000_reg);
Michael Chanca58c3a2007-05-03 13:22:52 -07001807 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_ANRESTART |
Michael Chanb6016b72005-05-26 13:03:09 -07001808 BMCR_ANENABLE);
1809 }
1810 else if (bp->link_up) {
1811 /* Flow ctrl may have changed from auto to forced */
1812 /* or vice-versa. */
1813
1814 bnx2_resolve_flow_ctrl(bp);
1815 bnx2_set_mac_link(bp);
1816 }
1817 return 0;
1818 }
1819
1820 new_bmcr = 0;
1821 if (bp->req_line_speed == SPEED_100) {
1822 new_bmcr |= BMCR_SPEED100;
1823 }
1824 if (bp->req_duplex == DUPLEX_FULL) {
1825 new_bmcr |= BMCR_FULLDPLX;
1826 }
1827 if (new_bmcr != bmcr) {
1828 u32 bmsr;
Michael Chanb6016b72005-05-26 13:03:09 -07001829
Michael Chanca58c3a2007-05-03 13:22:52 -07001830 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
1831 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001832
Michael Chanb6016b72005-05-26 13:03:09 -07001833 if (bmsr & BMSR_LSTATUS) {
1834 /* Force link down */
Michael Chanca58c3a2007-05-03 13:22:52 -07001835 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chana16dda02006-11-19 14:08:56 -08001836 spin_unlock_bh(&bp->phy_lock);
1837 msleep(50);
1838 spin_lock_bh(&bp->phy_lock);
1839
Michael Chanca58c3a2007-05-03 13:22:52 -07001840 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
1841 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Michael Chanb6016b72005-05-26 13:03:09 -07001842 }
1843
Michael Chanca58c3a2007-05-03 13:22:52 -07001844 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001845
1846 /* Normally, the new speed is setup after the link has
1847 * gone down and up again. In some cases, link will not go
1848 * down so we need to set up the new speed here.
1849 */
1850 if (bmsr & BMSR_LSTATUS) {
1851 bp->line_speed = bp->req_line_speed;
1852 bp->duplex = bp->req_duplex;
1853 bnx2_resolve_flow_ctrl(bp);
1854 bnx2_set_mac_link(bp);
1855 }
Michael Chan27a005b2007-05-03 13:23:41 -07001856 } else {
1857 bnx2_resolve_flow_ctrl(bp);
1858 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001859 }
1860 return 0;
1861}
1862
1863static int
Michael Chan0d8a6572007-07-07 22:49:43 -07001864bnx2_setup_phy(struct bnx2 *bp, u8 port)
Michael Chanb6016b72005-05-26 13:03:09 -07001865{
1866 if (bp->loopback == MAC_LOOPBACK)
1867 return 0;
1868
Michael Chan583c28e2008-01-21 19:51:35 -08001869 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan0d8a6572007-07-07 22:49:43 -07001870 return (bnx2_setup_serdes_phy(bp, port));
Michael Chanb6016b72005-05-26 13:03:09 -07001871 }
1872 else {
1873 return (bnx2_setup_copper_phy(bp));
1874 }
1875}
1876
1877static int
Michael Chan9a120bc2008-05-16 22:17:45 -07001878bnx2_init_5709s_phy(struct bnx2 *bp, int reset_phy)
Michael Chan27a005b2007-05-03 13:23:41 -07001879{
1880 u32 val;
1881
1882 bp->mii_bmcr = MII_BMCR + 0x10;
1883 bp->mii_bmsr = MII_BMSR + 0x10;
1884 bp->mii_bmsr1 = MII_BNX2_GP_TOP_AN_STATUS1;
1885 bp->mii_adv = MII_ADVERTISE + 0x10;
1886 bp->mii_lpa = MII_LPA + 0x10;
1887 bp->mii_up1 = MII_BNX2_OVER1G_UP1;
1888
1889 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_AER);
1890 bnx2_write_phy(bp, MII_BNX2_AER_AER, MII_BNX2_AER_AER_AN_MMD);
1891
1892 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
Michael Chan9a120bc2008-05-16 22:17:45 -07001893 if (reset_phy)
1894 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07001895
1896 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_SERDES_DIG);
1897
1898 bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, &val);
1899 val &= ~MII_BNX2_SD_1000XCTL1_AUTODET;
1900 val |= MII_BNX2_SD_1000XCTL1_FIBER;
1901 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, val);
1902
1903 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
1904 bnx2_read_phy(bp, MII_BNX2_OVER1G_UP1, &val);
Michael Chan583c28e2008-01-21 19:51:35 -08001905 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
Michael Chan27a005b2007-05-03 13:23:41 -07001906 val |= BCM5708S_UP1_2G5;
1907 else
1908 val &= ~BCM5708S_UP1_2G5;
1909 bnx2_write_phy(bp, MII_BNX2_OVER1G_UP1, val);
1910
1911 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_BAM_NXTPG);
1912 bnx2_read_phy(bp, MII_BNX2_BAM_NXTPG_CTL, &val);
1913 val |= MII_BNX2_NXTPG_CTL_T2 | MII_BNX2_NXTPG_CTL_BAM;
1914 bnx2_write_phy(bp, MII_BNX2_BAM_NXTPG_CTL, val);
1915
1916 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_CL73_USERB0);
1917
1918 val = MII_BNX2_CL73_BAM_EN | MII_BNX2_CL73_BAM_STA_MGR_EN |
1919 MII_BNX2_CL73_BAM_NP_AFT_BP_EN;
1920 bnx2_write_phy(bp, MII_BNX2_CL73_BAM_CTL1, val);
1921
1922 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1923
1924 return 0;
1925}
1926
1927static int
Michael Chan9a120bc2008-05-16 22:17:45 -07001928bnx2_init_5708s_phy(struct bnx2 *bp, int reset_phy)
Michael Chan5b0c76a2005-11-04 08:45:49 -08001929{
1930 u32 val;
1931
Michael Chan9a120bc2008-05-16 22:17:45 -07001932 if (reset_phy)
1933 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07001934
1935 bp->mii_up1 = BCM5708S_UP1;
1936
Michael Chan5b0c76a2005-11-04 08:45:49 -08001937 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG3);
1938 bnx2_write_phy(bp, BCM5708S_DIG_3_0, BCM5708S_DIG_3_0_USE_IEEE);
1939 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
1940
1941 bnx2_read_phy(bp, BCM5708S_1000X_CTL1, &val);
1942 val |= BCM5708S_1000X_CTL1_FIBER_MODE | BCM5708S_1000X_CTL1_AUTODET_EN;
1943 bnx2_write_phy(bp, BCM5708S_1000X_CTL1, val);
1944
1945 bnx2_read_phy(bp, BCM5708S_1000X_CTL2, &val);
1946 val |= BCM5708S_1000X_CTL2_PLLEL_DET_EN;
1947 bnx2_write_phy(bp, BCM5708S_1000X_CTL2, val);
1948
Michael Chan583c28e2008-01-21 19:51:35 -08001949 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001950 bnx2_read_phy(bp, BCM5708S_UP1, &val);
1951 val |= BCM5708S_UP1_2G5;
1952 bnx2_write_phy(bp, BCM5708S_UP1, val);
1953 }
1954
1955 if ((CHIP_ID(bp) == CHIP_ID_5708_A0) ||
Michael Chandda1e392006-01-23 16:08:14 -08001956 (CHIP_ID(bp) == CHIP_ID_5708_B0) ||
1957 (CHIP_ID(bp) == CHIP_ID_5708_B1)) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001958 /* increase tx signal amplitude */
1959 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
1960 BCM5708S_BLK_ADDR_TX_MISC);
1961 bnx2_read_phy(bp, BCM5708S_TX_ACTL1, &val);
1962 val &= ~BCM5708S_TX_ACTL1_DRIVER_VCM;
1963 bnx2_write_phy(bp, BCM5708S_TX_ACTL1, val);
1964 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
1965 }
1966
Michael Chan2726d6e2008-01-29 21:35:05 -08001967 val = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG) &
Michael Chan5b0c76a2005-11-04 08:45:49 -08001968 BNX2_PORT_HW_CFG_CFG_TXCTL3_MASK;
1969
1970 if (val) {
1971 u32 is_backplane;
1972
Michael Chan2726d6e2008-01-29 21:35:05 -08001973 is_backplane = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
Michael Chan5b0c76a2005-11-04 08:45:49 -08001974 if (is_backplane & BNX2_SHARED_HW_CFG_PHY_BACKPLANE) {
1975 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
1976 BCM5708S_BLK_ADDR_TX_MISC);
1977 bnx2_write_phy(bp, BCM5708S_TX_ACTL3, val);
1978 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
1979 BCM5708S_BLK_ADDR_DIG);
1980 }
1981 }
1982 return 0;
1983}
1984
1985static int
Michael Chan9a120bc2008-05-16 22:17:45 -07001986bnx2_init_5706s_phy(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07001987{
Michael Chan9a120bc2008-05-16 22:17:45 -07001988 if (reset_phy)
1989 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07001990
Michael Chan583c28e2008-01-21 19:51:35 -08001991 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chanb6016b72005-05-26 13:03:09 -07001992
Michael Chan59b47d82006-11-19 14:10:45 -08001993 if (CHIP_NUM(bp) == CHIP_NUM_5706)
1994 REG_WR(bp, BNX2_MISC_GP_HW_CTL0, 0x300);
Michael Chanb6016b72005-05-26 13:03:09 -07001995
1996 if (bp->dev->mtu > 1500) {
1997 u32 val;
1998
1999 /* Set extended packet length bit */
2000 bnx2_write_phy(bp, 0x18, 0x7);
2001 bnx2_read_phy(bp, 0x18, &val);
2002 bnx2_write_phy(bp, 0x18, (val & 0xfff8) | 0x4000);
2003
2004 bnx2_write_phy(bp, 0x1c, 0x6c00);
2005 bnx2_read_phy(bp, 0x1c, &val);
2006 bnx2_write_phy(bp, 0x1c, (val & 0x3ff) | 0xec02);
2007 }
2008 else {
2009 u32 val;
2010
2011 bnx2_write_phy(bp, 0x18, 0x7);
2012 bnx2_read_phy(bp, 0x18, &val);
2013 bnx2_write_phy(bp, 0x18, val & ~0x4007);
2014
2015 bnx2_write_phy(bp, 0x1c, 0x6c00);
2016 bnx2_read_phy(bp, 0x1c, &val);
2017 bnx2_write_phy(bp, 0x1c, (val & 0x3fd) | 0xec00);
2018 }
2019
2020 return 0;
2021}
2022
2023static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002024bnx2_init_copper_phy(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07002025{
Michael Chan5b0c76a2005-11-04 08:45:49 -08002026 u32 val;
2027
Michael Chan9a120bc2008-05-16 22:17:45 -07002028 if (reset_phy)
2029 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002030
Michael Chan583c28e2008-01-21 19:51:35 -08002031 if (bp->phy_flags & BNX2_PHY_FLAG_CRC_FIX) {
Michael Chanb6016b72005-05-26 13:03:09 -07002032 bnx2_write_phy(bp, 0x18, 0x0c00);
2033 bnx2_write_phy(bp, 0x17, 0x000a);
2034 bnx2_write_phy(bp, 0x15, 0x310b);
2035 bnx2_write_phy(bp, 0x17, 0x201f);
2036 bnx2_write_phy(bp, 0x15, 0x9506);
2037 bnx2_write_phy(bp, 0x17, 0x401f);
2038 bnx2_write_phy(bp, 0x15, 0x14e2);
2039 bnx2_write_phy(bp, 0x18, 0x0400);
2040 }
2041
Michael Chan583c28e2008-01-21 19:51:35 -08002042 if (bp->phy_flags & BNX2_PHY_FLAG_DIS_EARLY_DAC) {
Michael Chanb659f442007-02-02 00:46:35 -08002043 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS,
2044 MII_BNX2_DSP_EXPAND_REG | 0x8);
2045 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
2046 val &= ~(1 << 8);
2047 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val);
2048 }
2049
Michael Chanb6016b72005-05-26 13:03:09 -07002050 if (bp->dev->mtu > 1500) {
Michael Chanb6016b72005-05-26 13:03:09 -07002051 /* Set extended packet length bit */
2052 bnx2_write_phy(bp, 0x18, 0x7);
2053 bnx2_read_phy(bp, 0x18, &val);
2054 bnx2_write_phy(bp, 0x18, val | 0x4000);
2055
2056 bnx2_read_phy(bp, 0x10, &val);
2057 bnx2_write_phy(bp, 0x10, val | 0x1);
2058 }
2059 else {
Michael Chanb6016b72005-05-26 13:03:09 -07002060 bnx2_write_phy(bp, 0x18, 0x7);
2061 bnx2_read_phy(bp, 0x18, &val);
2062 bnx2_write_phy(bp, 0x18, val & ~0x4007);
2063
2064 bnx2_read_phy(bp, 0x10, &val);
2065 bnx2_write_phy(bp, 0x10, val & ~0x1);
2066 }
2067
Michael Chan5b0c76a2005-11-04 08:45:49 -08002068 /* ethernet@wirespeed */
2069 bnx2_write_phy(bp, 0x18, 0x7007);
2070 bnx2_read_phy(bp, 0x18, &val);
2071 bnx2_write_phy(bp, 0x18, val | (1 << 15) | (1 << 4));
Michael Chanb6016b72005-05-26 13:03:09 -07002072 return 0;
2073}
2074
2075
2076static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002077bnx2_init_phy(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07002078{
2079 u32 val;
2080 int rc = 0;
2081
Michael Chan583c28e2008-01-21 19:51:35 -08002082 bp->phy_flags &= ~BNX2_PHY_FLAG_INT_MODE_MASK;
2083 bp->phy_flags |= BNX2_PHY_FLAG_INT_MODE_LINK_READY;
Michael Chanb6016b72005-05-26 13:03:09 -07002084
Michael Chanca58c3a2007-05-03 13:22:52 -07002085 bp->mii_bmcr = MII_BMCR;
2086 bp->mii_bmsr = MII_BMSR;
Michael Chan27a005b2007-05-03 13:23:41 -07002087 bp->mii_bmsr1 = MII_BMSR;
Michael Chanca58c3a2007-05-03 13:22:52 -07002088 bp->mii_adv = MII_ADVERTISE;
2089 bp->mii_lpa = MII_LPA;
2090
Michael Chanb6016b72005-05-26 13:03:09 -07002091 REG_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
2092
Michael Chan583c28e2008-01-21 19:51:35 -08002093 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07002094 goto setup_phy;
2095
Michael Chanb6016b72005-05-26 13:03:09 -07002096 bnx2_read_phy(bp, MII_PHYSID1, &val);
2097 bp->phy_id = val << 16;
2098 bnx2_read_phy(bp, MII_PHYSID2, &val);
2099 bp->phy_id |= val & 0xffff;
2100
Michael Chan583c28e2008-01-21 19:51:35 -08002101 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08002102 if (CHIP_NUM(bp) == CHIP_NUM_5706)
Michael Chan9a120bc2008-05-16 22:17:45 -07002103 rc = bnx2_init_5706s_phy(bp, reset_phy);
Michael Chan5b0c76a2005-11-04 08:45:49 -08002104 else if (CHIP_NUM(bp) == CHIP_NUM_5708)
Michael Chan9a120bc2008-05-16 22:17:45 -07002105 rc = bnx2_init_5708s_phy(bp, reset_phy);
Michael Chan27a005b2007-05-03 13:23:41 -07002106 else if (CHIP_NUM(bp) == CHIP_NUM_5709)
Michael Chan9a120bc2008-05-16 22:17:45 -07002107 rc = bnx2_init_5709s_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07002108 }
2109 else {
Michael Chan9a120bc2008-05-16 22:17:45 -07002110 rc = bnx2_init_copper_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07002111 }
2112
Michael Chan0d8a6572007-07-07 22:49:43 -07002113setup_phy:
2114 if (!rc)
2115 rc = bnx2_setup_phy(bp, bp->phy_port);
Michael Chanb6016b72005-05-26 13:03:09 -07002116
2117 return rc;
2118}
2119
2120static int
2121bnx2_set_mac_loopback(struct bnx2 *bp)
2122{
2123 u32 mac_mode;
2124
2125 mac_mode = REG_RD(bp, BNX2_EMAC_MODE);
2126 mac_mode &= ~BNX2_EMAC_MODE_PORT;
2127 mac_mode |= BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK;
2128 REG_WR(bp, BNX2_EMAC_MODE, mac_mode);
2129 bp->link_up = 1;
2130 return 0;
2131}
2132
Michael Chanbc5a0692006-01-23 16:13:22 -08002133static int bnx2_test_link(struct bnx2 *);
2134
2135static int
2136bnx2_set_phy_loopback(struct bnx2 *bp)
2137{
2138 u32 mac_mode;
2139 int rc, i;
2140
2141 spin_lock_bh(&bp->phy_lock);
Michael Chanca58c3a2007-05-03 13:22:52 -07002142 rc = bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK | BMCR_FULLDPLX |
Michael Chanbc5a0692006-01-23 16:13:22 -08002143 BMCR_SPEED1000);
2144 spin_unlock_bh(&bp->phy_lock);
2145 if (rc)
2146 return rc;
2147
2148 for (i = 0; i < 10; i++) {
2149 if (bnx2_test_link(bp) == 0)
2150 break;
Michael Chan80be4432006-11-19 14:07:28 -08002151 msleep(100);
Michael Chanbc5a0692006-01-23 16:13:22 -08002152 }
2153
2154 mac_mode = REG_RD(bp, BNX2_EMAC_MODE);
2155 mac_mode &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
2156 BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
Michael Chan59b47d82006-11-19 14:10:45 -08002157 BNX2_EMAC_MODE_25G_MODE);
Michael Chanbc5a0692006-01-23 16:13:22 -08002158
2159 mac_mode |= BNX2_EMAC_MODE_PORT_GMII;
2160 REG_WR(bp, BNX2_EMAC_MODE, mac_mode);
2161 bp->link_up = 1;
2162 return 0;
2163}
2164
Michael Chanb6016b72005-05-26 13:03:09 -07002165static int
Michael Chanb090ae22006-01-23 16:07:10 -08002166bnx2_fw_sync(struct bnx2 *bp, u32 msg_data, int silent)
Michael Chanb6016b72005-05-26 13:03:09 -07002167{
2168 int i;
2169 u32 val;
2170
Michael Chanb6016b72005-05-26 13:03:09 -07002171 bp->fw_wr_seq++;
2172 msg_data |= bp->fw_wr_seq;
2173
Michael Chan2726d6e2008-01-29 21:35:05 -08002174 bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
Michael Chanb6016b72005-05-26 13:03:09 -07002175
2176 /* wait for an acknowledgement. */
Michael Chanb090ae22006-01-23 16:07:10 -08002177 for (i = 0; i < (FW_ACK_TIME_OUT_MS / 10); i++) {
2178 msleep(10);
Michael Chanb6016b72005-05-26 13:03:09 -07002179
Michael Chan2726d6e2008-01-29 21:35:05 -08002180 val = bnx2_shmem_rd(bp, BNX2_FW_MB);
Michael Chanb6016b72005-05-26 13:03:09 -07002181
2182 if ((val & BNX2_FW_MSG_ACK) == (msg_data & BNX2_DRV_MSG_SEQ))
2183 break;
2184 }
Michael Chanb090ae22006-01-23 16:07:10 -08002185 if ((msg_data & BNX2_DRV_MSG_DATA) == BNX2_DRV_MSG_DATA_WAIT0)
2186 return 0;
Michael Chanb6016b72005-05-26 13:03:09 -07002187
2188 /* If we timed out, inform the firmware that this is the case. */
Michael Chanb090ae22006-01-23 16:07:10 -08002189 if ((val & BNX2_FW_MSG_ACK) != (msg_data & BNX2_DRV_MSG_SEQ)) {
2190 if (!silent)
2191 printk(KERN_ERR PFX "fw sync timeout, reset code = "
2192 "%x\n", msg_data);
Michael Chanb6016b72005-05-26 13:03:09 -07002193
2194 msg_data &= ~BNX2_DRV_MSG_CODE;
2195 msg_data |= BNX2_DRV_MSG_CODE_FW_TIMEOUT;
2196
Michael Chan2726d6e2008-01-29 21:35:05 -08002197 bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
Michael Chanb6016b72005-05-26 13:03:09 -07002198
Michael Chanb6016b72005-05-26 13:03:09 -07002199 return -EBUSY;
2200 }
2201
Michael Chanb090ae22006-01-23 16:07:10 -08002202 if ((val & BNX2_FW_MSG_STATUS_MASK) != BNX2_FW_MSG_STATUS_OK)
2203 return -EIO;
2204
Michael Chanb6016b72005-05-26 13:03:09 -07002205 return 0;
2206}
2207
Michael Chan59b47d82006-11-19 14:10:45 -08002208static int
2209bnx2_init_5709_context(struct bnx2 *bp)
2210{
2211 int i, ret = 0;
2212 u32 val;
2213
2214 val = BNX2_CTX_COMMAND_ENABLED | BNX2_CTX_COMMAND_MEM_INIT | (1 << 12);
2215 val |= (BCM_PAGE_BITS - 8) << 16;
2216 REG_WR(bp, BNX2_CTX_COMMAND, val);
Michael Chan641bdcd2007-06-04 21:22:24 -07002217 for (i = 0; i < 10; i++) {
2218 val = REG_RD(bp, BNX2_CTX_COMMAND);
2219 if (!(val & BNX2_CTX_COMMAND_MEM_INIT))
2220 break;
2221 udelay(2);
2222 }
2223 if (val & BNX2_CTX_COMMAND_MEM_INIT)
2224 return -EBUSY;
2225
Michael Chan59b47d82006-11-19 14:10:45 -08002226 for (i = 0; i < bp->ctx_pages; i++) {
2227 int j;
2228
Michael Chan352f7682008-05-02 16:57:26 -07002229 if (bp->ctx_blk[i])
2230 memset(bp->ctx_blk[i], 0, BCM_PAGE_SIZE);
2231 else
2232 return -ENOMEM;
2233
Michael Chan59b47d82006-11-19 14:10:45 -08002234 REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA0,
2235 (bp->ctx_blk_mapping[i] & 0xffffffff) |
2236 BNX2_CTX_HOST_PAGE_TBL_DATA0_VALID);
2237 REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA1,
2238 (u64) bp->ctx_blk_mapping[i] >> 32);
2239 REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL, i |
2240 BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ);
2241 for (j = 0; j < 10; j++) {
2242
2243 val = REG_RD(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL);
2244 if (!(val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ))
2245 break;
2246 udelay(5);
2247 }
2248 if (val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ) {
2249 ret = -EBUSY;
2250 break;
2251 }
2252 }
2253 return ret;
2254}
2255
Michael Chanb6016b72005-05-26 13:03:09 -07002256static void
2257bnx2_init_context(struct bnx2 *bp)
2258{
2259 u32 vcid;
2260
2261 vcid = 96;
2262 while (vcid) {
2263 u32 vcid_addr, pcid_addr, offset;
Michael Chan7947b202007-06-04 21:17:10 -07002264 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07002265
2266 vcid--;
2267
2268 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
2269 u32 new_vcid;
2270
2271 vcid_addr = GET_PCID_ADDR(vcid);
2272 if (vcid & 0x8) {
2273 new_vcid = 0x60 + (vcid & 0xf0) + (vcid & 0x7);
2274 }
2275 else {
2276 new_vcid = vcid;
2277 }
2278 pcid_addr = GET_PCID_ADDR(new_vcid);
2279 }
2280 else {
2281 vcid_addr = GET_CID_ADDR(vcid);
2282 pcid_addr = vcid_addr;
2283 }
2284
Michael Chan7947b202007-06-04 21:17:10 -07002285 for (i = 0; i < (CTX_SIZE / PHY_CTX_SIZE); i++) {
2286 vcid_addr += (i << PHY_CTX_SHIFT);
2287 pcid_addr += (i << PHY_CTX_SHIFT);
Michael Chanb6016b72005-05-26 13:03:09 -07002288
Michael Chan5d5d0012007-12-12 11:17:43 -08002289 REG_WR(bp, BNX2_CTX_VIRT_ADDR, vcid_addr);
Michael Chan7947b202007-06-04 21:17:10 -07002290 REG_WR(bp, BNX2_CTX_PAGE_TBL, pcid_addr);
2291
2292 /* Zero out the context. */
2293 for (offset = 0; offset < PHY_CTX_SIZE; offset += 4)
Michael Chan62a83132008-01-29 21:35:40 -08002294 bnx2_ctx_wr(bp, vcid_addr, offset, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07002295 }
Michael Chanb6016b72005-05-26 13:03:09 -07002296 }
2297}
2298
2299static int
2300bnx2_alloc_bad_rbuf(struct bnx2 *bp)
2301{
2302 u16 *good_mbuf;
2303 u32 good_mbuf_cnt;
2304 u32 val;
2305
2306 good_mbuf = kmalloc(512 * sizeof(u16), GFP_KERNEL);
2307 if (good_mbuf == NULL) {
2308 printk(KERN_ERR PFX "Failed to allocate memory in "
2309 "bnx2_alloc_bad_rbuf\n");
2310 return -ENOMEM;
2311 }
2312
2313 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
2314 BNX2_MISC_ENABLE_SET_BITS_RX_MBUF_ENABLE);
2315
2316 good_mbuf_cnt = 0;
2317
2318 /* Allocate a bunch of mbufs and save the good ones in an array. */
Michael Chan2726d6e2008-01-29 21:35:05 -08002319 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
Michael Chanb6016b72005-05-26 13:03:09 -07002320 while (val & BNX2_RBUF_STATUS1_FREE_COUNT) {
Michael Chan2726d6e2008-01-29 21:35:05 -08002321 bnx2_reg_wr_ind(bp, BNX2_RBUF_COMMAND,
2322 BNX2_RBUF_COMMAND_ALLOC_REQ);
Michael Chanb6016b72005-05-26 13:03:09 -07002323
Michael Chan2726d6e2008-01-29 21:35:05 -08002324 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_FW_BUF_ALLOC);
Michael Chanb6016b72005-05-26 13:03:09 -07002325
2326 val &= BNX2_RBUF_FW_BUF_ALLOC_VALUE;
2327
2328 /* The addresses with Bit 9 set are bad memory blocks. */
2329 if (!(val & (1 << 9))) {
2330 good_mbuf[good_mbuf_cnt] = (u16) val;
2331 good_mbuf_cnt++;
2332 }
2333
Michael Chan2726d6e2008-01-29 21:35:05 -08002334 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
Michael Chanb6016b72005-05-26 13:03:09 -07002335 }
2336
2337 /* Free the good ones back to the mbuf pool thus discarding
2338 * all the bad ones. */
2339 while (good_mbuf_cnt) {
2340 good_mbuf_cnt--;
2341
2342 val = good_mbuf[good_mbuf_cnt];
2343 val = (val << 9) | val | 1;
2344
Michael Chan2726d6e2008-01-29 21:35:05 -08002345 bnx2_reg_wr_ind(bp, BNX2_RBUF_FW_BUF_FREE, val);
Michael Chanb6016b72005-05-26 13:03:09 -07002346 }
2347 kfree(good_mbuf);
2348 return 0;
2349}
2350
2351static void
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002352bnx2_set_mac_addr(struct bnx2 *bp)
Michael Chanb6016b72005-05-26 13:03:09 -07002353{
2354 u32 val;
2355 u8 *mac_addr = bp->dev->dev_addr;
2356
2357 val = (mac_addr[0] << 8) | mac_addr[1];
2358
2359 REG_WR(bp, BNX2_EMAC_MAC_MATCH0, val);
2360
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002361 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
Michael Chanb6016b72005-05-26 13:03:09 -07002362 (mac_addr[4] << 8) | mac_addr[5];
2363
2364 REG_WR(bp, BNX2_EMAC_MAC_MATCH1, val);
2365}
2366
2367static inline int
Michael Chan47bf4242007-12-12 11:19:12 -08002368bnx2_alloc_rx_page(struct bnx2 *bp, u16 index)
2369{
2370 dma_addr_t mapping;
2371 struct sw_pg *rx_pg = &bp->rx_pg_ring[index];
2372 struct rx_bd *rxbd =
2373 &bp->rx_pg_desc_ring[RX_RING(index)][RX_IDX(index)];
2374 struct page *page = alloc_page(GFP_ATOMIC);
2375
2376 if (!page)
2377 return -ENOMEM;
2378 mapping = pci_map_page(bp->pdev, page, 0, PAGE_SIZE,
2379 PCI_DMA_FROMDEVICE);
2380 rx_pg->page = page;
2381 pci_unmap_addr_set(rx_pg, mapping, mapping);
2382 rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
2383 rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
2384 return 0;
2385}
2386
2387static void
2388bnx2_free_rx_page(struct bnx2 *bp, u16 index)
2389{
2390 struct sw_pg *rx_pg = &bp->rx_pg_ring[index];
2391 struct page *page = rx_pg->page;
2392
2393 if (!page)
2394 return;
2395
2396 pci_unmap_page(bp->pdev, pci_unmap_addr(rx_pg, mapping), PAGE_SIZE,
2397 PCI_DMA_FROMDEVICE);
2398
2399 __free_page(page);
2400 rx_pg->page = NULL;
2401}
2402
2403static inline int
Michael Chana1f60192007-12-20 19:57:19 -08002404bnx2_alloc_rx_skb(struct bnx2 *bp, struct bnx2_napi *bnapi, u16 index)
Michael Chanb6016b72005-05-26 13:03:09 -07002405{
2406 struct sk_buff *skb;
2407 struct sw_bd *rx_buf = &bp->rx_buf_ring[index];
2408 dma_addr_t mapping;
Michael Chan13daffa2006-03-20 17:49:20 -08002409 struct rx_bd *rxbd = &bp->rx_desc_ring[RX_RING(index)][RX_IDX(index)];
Michael Chanb6016b72005-05-26 13:03:09 -07002410 unsigned long align;
2411
Michael Chan932f3772006-08-15 01:39:36 -07002412 skb = netdev_alloc_skb(bp->dev, bp->rx_buf_size);
Michael Chanb6016b72005-05-26 13:03:09 -07002413 if (skb == NULL) {
2414 return -ENOMEM;
2415 }
2416
Michael Chan59b47d82006-11-19 14:10:45 -08002417 if (unlikely((align = (unsigned long) skb->data & (BNX2_RX_ALIGN - 1))))
2418 skb_reserve(skb, BNX2_RX_ALIGN - align);
Michael Chanb6016b72005-05-26 13:03:09 -07002419
Michael Chanb6016b72005-05-26 13:03:09 -07002420 mapping = pci_map_single(bp->pdev, skb->data, bp->rx_buf_use_size,
2421 PCI_DMA_FROMDEVICE);
2422
2423 rx_buf->skb = skb;
2424 pci_unmap_addr_set(rx_buf, mapping, mapping);
2425
2426 rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
2427 rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
2428
Michael Chana1f60192007-12-20 19:57:19 -08002429 bnapi->rx_prod_bseq += bp->rx_buf_use_size;
Michael Chanb6016b72005-05-26 13:03:09 -07002430
2431 return 0;
2432}
2433
Michael Chanda3e4fb2007-05-03 13:24:23 -07002434static int
Michael Chan35efa7c2007-12-20 19:56:37 -08002435bnx2_phy_event_is_set(struct bnx2 *bp, struct bnx2_napi *bnapi, u32 event)
Michael Chanda3e4fb2007-05-03 13:24:23 -07002436{
Michael Chan35efa7c2007-12-20 19:56:37 -08002437 struct status_block *sblk = bnapi->status_blk;
Michael Chanda3e4fb2007-05-03 13:24:23 -07002438 u32 new_link_state, old_link_state;
2439 int is_set = 1;
2440
2441 new_link_state = sblk->status_attn_bits & event;
2442 old_link_state = sblk->status_attn_bits_ack & event;
2443 if (new_link_state != old_link_state) {
2444 if (new_link_state)
2445 REG_WR(bp, BNX2_PCICFG_STATUS_BIT_SET_CMD, event);
2446 else
2447 REG_WR(bp, BNX2_PCICFG_STATUS_BIT_CLEAR_CMD, event);
2448 } else
2449 is_set = 0;
2450
2451 return is_set;
2452}
2453
Michael Chanb6016b72005-05-26 13:03:09 -07002454static void
Michael Chan35efa7c2007-12-20 19:56:37 -08002455bnx2_phy_int(struct bnx2 *bp, struct bnx2_napi *bnapi)
Michael Chanb6016b72005-05-26 13:03:09 -07002456{
Michael Chan74ecc622008-05-02 16:56:16 -07002457 spin_lock(&bp->phy_lock);
2458
2459 if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_LINK_STATE))
Michael Chanb6016b72005-05-26 13:03:09 -07002460 bnx2_set_link(bp);
Michael Chan35efa7c2007-12-20 19:56:37 -08002461 if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_TIMER_ABORT))
Michael Chan0d8a6572007-07-07 22:49:43 -07002462 bnx2_set_remote_link(bp);
2463
Michael Chan74ecc622008-05-02 16:56:16 -07002464 spin_unlock(&bp->phy_lock);
2465
Michael Chanb6016b72005-05-26 13:03:09 -07002466}
2467
Michael Chanead72702007-12-20 19:55:39 -08002468static inline u16
Michael Chan35efa7c2007-12-20 19:56:37 -08002469bnx2_get_hw_tx_cons(struct bnx2_napi *bnapi)
Michael Chanead72702007-12-20 19:55:39 -08002470{
2471 u16 cons;
2472
Michael Chanc76c0472007-12-20 20:01:19 -08002473 if (bnapi->int_num == 0)
2474 cons = bnapi->status_blk->status_tx_quick_consumer_index0;
2475 else
2476 cons = bnapi->status_blk_msix->status_tx_quick_consumer_index;
Michael Chanead72702007-12-20 19:55:39 -08002477
2478 if (unlikely((cons & MAX_TX_DESC_CNT) == MAX_TX_DESC_CNT))
2479 cons++;
2480 return cons;
2481}
2482
Michael Chan57851d82007-12-20 20:01:44 -08002483static int
2484bnx2_tx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
Michael Chanb6016b72005-05-26 13:03:09 -07002485{
2486 u16 hw_cons, sw_cons, sw_ring_cons;
Michael Chan57851d82007-12-20 20:01:44 -08002487 int tx_pkt = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07002488
Michael Chan35efa7c2007-12-20 19:56:37 -08002489 hw_cons = bnx2_get_hw_tx_cons(bnapi);
Michael Chana550c992007-12-20 19:56:59 -08002490 sw_cons = bnapi->tx_cons;
Michael Chanb6016b72005-05-26 13:03:09 -07002491
2492 while (sw_cons != hw_cons) {
2493 struct sw_bd *tx_buf;
2494 struct sk_buff *skb;
2495 int i, last;
2496
2497 sw_ring_cons = TX_RING_IDX(sw_cons);
2498
2499 tx_buf = &bp->tx_buf_ring[sw_ring_cons];
2500 skb = tx_buf->skb;
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002501
Michael Chanb6016b72005-05-26 13:03:09 -07002502 /* partial BD completions possible with TSO packets */
Herbert Xu89114af2006-07-08 13:34:32 -07002503 if (skb_is_gso(skb)) {
Michael Chanb6016b72005-05-26 13:03:09 -07002504 u16 last_idx, last_ring_idx;
2505
2506 last_idx = sw_cons +
2507 skb_shinfo(skb)->nr_frags + 1;
2508 last_ring_idx = sw_ring_cons +
2509 skb_shinfo(skb)->nr_frags + 1;
2510 if (unlikely(last_ring_idx >= MAX_TX_DESC_CNT)) {
2511 last_idx++;
2512 }
2513 if (((s16) ((s16) last_idx - (s16) hw_cons)) > 0) {
2514 break;
2515 }
2516 }
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002517
Michael Chanb6016b72005-05-26 13:03:09 -07002518 pci_unmap_single(bp->pdev, pci_unmap_addr(tx_buf, mapping),
2519 skb_headlen(skb), PCI_DMA_TODEVICE);
2520
2521 tx_buf->skb = NULL;
2522 last = skb_shinfo(skb)->nr_frags;
2523
2524 for (i = 0; i < last; i++) {
2525 sw_cons = NEXT_TX_BD(sw_cons);
2526
2527 pci_unmap_page(bp->pdev,
2528 pci_unmap_addr(
2529 &bp->tx_buf_ring[TX_RING_IDX(sw_cons)],
2530 mapping),
2531 skb_shinfo(skb)->frags[i].size,
2532 PCI_DMA_TODEVICE);
2533 }
2534
2535 sw_cons = NEXT_TX_BD(sw_cons);
2536
Michael Chan745720e2006-06-29 12:37:41 -07002537 dev_kfree_skb(skb);
Michael Chan57851d82007-12-20 20:01:44 -08002538 tx_pkt++;
2539 if (tx_pkt == budget)
2540 break;
Michael Chanb6016b72005-05-26 13:03:09 -07002541
Michael Chan35efa7c2007-12-20 19:56:37 -08002542 hw_cons = bnx2_get_hw_tx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07002543 }
2544
Michael Chana550c992007-12-20 19:56:59 -08002545 bnapi->hw_tx_cons = hw_cons;
2546 bnapi->tx_cons = sw_cons;
Michael Chan2f8af122006-08-15 01:39:10 -07002547 /* Need to make the tx_cons update visible to bnx2_start_xmit()
2548 * before checking for netif_queue_stopped(). Without the
2549 * memory barrier, there is a small possibility that bnx2_start_xmit()
2550 * will miss it and cause the queue to be stopped forever.
2551 */
2552 smp_mb();
Michael Chanb6016b72005-05-26 13:03:09 -07002553
Michael Chan2f8af122006-08-15 01:39:10 -07002554 if (unlikely(netif_queue_stopped(bp->dev)) &&
Michael Chana550c992007-12-20 19:56:59 -08002555 (bnx2_tx_avail(bp, bnapi) > bp->tx_wake_thresh)) {
Michael Chan2f8af122006-08-15 01:39:10 -07002556 netif_tx_lock(bp->dev);
Michael Chanb6016b72005-05-26 13:03:09 -07002557 if ((netif_queue_stopped(bp->dev)) &&
Michael Chana550c992007-12-20 19:56:59 -08002558 (bnx2_tx_avail(bp, bnapi) > bp->tx_wake_thresh))
Michael Chanb6016b72005-05-26 13:03:09 -07002559 netif_wake_queue(bp->dev);
Michael Chan2f8af122006-08-15 01:39:10 -07002560 netif_tx_unlock(bp->dev);
Michael Chanb6016b72005-05-26 13:03:09 -07002561 }
Michael Chan57851d82007-12-20 20:01:44 -08002562 return tx_pkt;
Michael Chanb6016b72005-05-26 13:03:09 -07002563}
2564
Michael Chan1db82f22007-12-12 11:19:35 -08002565static void
Michael Chana1f60192007-12-20 19:57:19 -08002566bnx2_reuse_rx_skb_pages(struct bnx2 *bp, struct bnx2_napi *bnapi,
2567 struct sk_buff *skb, int count)
Michael Chan1db82f22007-12-12 11:19:35 -08002568{
2569 struct sw_pg *cons_rx_pg, *prod_rx_pg;
2570 struct rx_bd *cons_bd, *prod_bd;
2571 dma_addr_t mapping;
2572 int i;
Michael Chana1f60192007-12-20 19:57:19 -08002573 u16 hw_prod = bnapi->rx_pg_prod, prod;
2574 u16 cons = bnapi->rx_pg_cons;
Michael Chan1db82f22007-12-12 11:19:35 -08002575
2576 for (i = 0; i < count; i++) {
2577 prod = RX_PG_RING_IDX(hw_prod);
2578
2579 prod_rx_pg = &bp->rx_pg_ring[prod];
2580 cons_rx_pg = &bp->rx_pg_ring[cons];
2581 cons_bd = &bp->rx_pg_desc_ring[RX_RING(cons)][RX_IDX(cons)];
2582 prod_bd = &bp->rx_pg_desc_ring[RX_RING(prod)][RX_IDX(prod)];
2583
2584 if (i == 0 && skb) {
2585 struct page *page;
2586 struct skb_shared_info *shinfo;
2587
2588 shinfo = skb_shinfo(skb);
2589 shinfo->nr_frags--;
2590 page = shinfo->frags[shinfo->nr_frags].page;
2591 shinfo->frags[shinfo->nr_frags].page = NULL;
2592 mapping = pci_map_page(bp->pdev, page, 0, PAGE_SIZE,
2593 PCI_DMA_FROMDEVICE);
2594 cons_rx_pg->page = page;
2595 pci_unmap_addr_set(cons_rx_pg, mapping, mapping);
2596 dev_kfree_skb(skb);
2597 }
2598 if (prod != cons) {
2599 prod_rx_pg->page = cons_rx_pg->page;
2600 cons_rx_pg->page = NULL;
2601 pci_unmap_addr_set(prod_rx_pg, mapping,
2602 pci_unmap_addr(cons_rx_pg, mapping));
2603
2604 prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
2605 prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
2606
2607 }
2608 cons = RX_PG_RING_IDX(NEXT_RX_BD(cons));
2609 hw_prod = NEXT_RX_BD(hw_prod);
2610 }
Michael Chana1f60192007-12-20 19:57:19 -08002611 bnapi->rx_pg_prod = hw_prod;
2612 bnapi->rx_pg_cons = cons;
Michael Chan1db82f22007-12-12 11:19:35 -08002613}
2614
Michael Chanb6016b72005-05-26 13:03:09 -07002615static inline void
Michael Chana1f60192007-12-20 19:57:19 -08002616bnx2_reuse_rx_skb(struct bnx2 *bp, struct bnx2_napi *bnapi, struct sk_buff *skb,
Michael Chanb6016b72005-05-26 13:03:09 -07002617 u16 cons, u16 prod)
2618{
Michael Chan236b6392006-03-20 17:49:02 -08002619 struct sw_bd *cons_rx_buf, *prod_rx_buf;
2620 struct rx_bd *cons_bd, *prod_bd;
2621
2622 cons_rx_buf = &bp->rx_buf_ring[cons];
2623 prod_rx_buf = &bp->rx_buf_ring[prod];
Michael Chanb6016b72005-05-26 13:03:09 -07002624
2625 pci_dma_sync_single_for_device(bp->pdev,
2626 pci_unmap_addr(cons_rx_buf, mapping),
Benjamin Li601d3d12008-05-16 22:19:35 -07002627 BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH, PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07002628
Michael Chana1f60192007-12-20 19:57:19 -08002629 bnapi->rx_prod_bseq += bp->rx_buf_use_size;
Michael Chan236b6392006-03-20 17:49:02 -08002630
2631 prod_rx_buf->skb = skb;
2632
2633 if (cons == prod)
2634 return;
2635
Michael Chanb6016b72005-05-26 13:03:09 -07002636 pci_unmap_addr_set(prod_rx_buf, mapping,
2637 pci_unmap_addr(cons_rx_buf, mapping));
2638
Michael Chan3fdfcc22006-03-20 17:49:49 -08002639 cons_bd = &bp->rx_desc_ring[RX_RING(cons)][RX_IDX(cons)];
2640 prod_bd = &bp->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
Michael Chan236b6392006-03-20 17:49:02 -08002641 prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
2642 prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
Michael Chanb6016b72005-05-26 13:03:09 -07002643}
2644
Michael Chan85833c62007-12-12 11:17:01 -08002645static int
Michael Chana1f60192007-12-20 19:57:19 -08002646bnx2_rx_skb(struct bnx2 *bp, struct bnx2_napi *bnapi, struct sk_buff *skb,
2647 unsigned int len, unsigned int hdr_len, dma_addr_t dma_addr,
2648 u32 ring_idx)
Michael Chan85833c62007-12-12 11:17:01 -08002649{
2650 int err;
2651 u16 prod = ring_idx & 0xffff;
2652
Michael Chana1f60192007-12-20 19:57:19 -08002653 err = bnx2_alloc_rx_skb(bp, bnapi, prod);
Michael Chan85833c62007-12-12 11:17:01 -08002654 if (unlikely(err)) {
Michael Chana1f60192007-12-20 19:57:19 -08002655 bnx2_reuse_rx_skb(bp, bnapi, skb, (u16) (ring_idx >> 16), prod);
Michael Chan1db82f22007-12-12 11:19:35 -08002656 if (hdr_len) {
2657 unsigned int raw_len = len + 4;
2658 int pages = PAGE_ALIGN(raw_len - hdr_len) >> PAGE_SHIFT;
2659
Michael Chana1f60192007-12-20 19:57:19 -08002660 bnx2_reuse_rx_skb_pages(bp, bnapi, NULL, pages);
Michael Chan1db82f22007-12-12 11:19:35 -08002661 }
Michael Chan85833c62007-12-12 11:17:01 -08002662 return err;
2663 }
2664
Benjamin Lid89cb6a2008-05-16 22:18:57 -07002665 skb_reserve(skb, BNX2_RX_OFFSET);
Michael Chan85833c62007-12-12 11:17:01 -08002666 pci_unmap_single(bp->pdev, dma_addr, bp->rx_buf_use_size,
2667 PCI_DMA_FROMDEVICE);
2668
Michael Chan1db82f22007-12-12 11:19:35 -08002669 if (hdr_len == 0) {
2670 skb_put(skb, len);
2671 return 0;
2672 } else {
2673 unsigned int i, frag_len, frag_size, pages;
2674 struct sw_pg *rx_pg;
Michael Chana1f60192007-12-20 19:57:19 -08002675 u16 pg_cons = bnapi->rx_pg_cons;
2676 u16 pg_prod = bnapi->rx_pg_prod;
Michael Chan1db82f22007-12-12 11:19:35 -08002677
2678 frag_size = len + 4 - hdr_len;
2679 pages = PAGE_ALIGN(frag_size) >> PAGE_SHIFT;
2680 skb_put(skb, hdr_len);
2681
2682 for (i = 0; i < pages; i++) {
2683 frag_len = min(frag_size, (unsigned int) PAGE_SIZE);
2684 if (unlikely(frag_len <= 4)) {
2685 unsigned int tail = 4 - frag_len;
2686
Michael Chana1f60192007-12-20 19:57:19 -08002687 bnapi->rx_pg_cons = pg_cons;
2688 bnapi->rx_pg_prod = pg_prod;
2689 bnx2_reuse_rx_skb_pages(bp, bnapi, NULL,
2690 pages - i);
Michael Chan1db82f22007-12-12 11:19:35 -08002691 skb->len -= tail;
2692 if (i == 0) {
2693 skb->tail -= tail;
2694 } else {
2695 skb_frag_t *frag =
2696 &skb_shinfo(skb)->frags[i - 1];
2697 frag->size -= tail;
2698 skb->data_len -= tail;
2699 skb->truesize -= tail;
2700 }
2701 return 0;
2702 }
2703 rx_pg = &bp->rx_pg_ring[pg_cons];
2704
2705 pci_unmap_page(bp->pdev, pci_unmap_addr(rx_pg, mapping),
2706 PAGE_SIZE, PCI_DMA_FROMDEVICE);
2707
2708 if (i == pages - 1)
2709 frag_len -= 4;
2710
2711 skb_fill_page_desc(skb, i, rx_pg->page, 0, frag_len);
2712 rx_pg->page = NULL;
2713
2714 err = bnx2_alloc_rx_page(bp, RX_PG_RING_IDX(pg_prod));
2715 if (unlikely(err)) {
Michael Chana1f60192007-12-20 19:57:19 -08002716 bnapi->rx_pg_cons = pg_cons;
2717 bnapi->rx_pg_prod = pg_prod;
2718 bnx2_reuse_rx_skb_pages(bp, bnapi, skb,
2719 pages - i);
Michael Chan1db82f22007-12-12 11:19:35 -08002720 return err;
2721 }
2722
2723 frag_size -= frag_len;
2724 skb->data_len += frag_len;
2725 skb->truesize += frag_len;
2726 skb->len += frag_len;
2727
2728 pg_prod = NEXT_RX_BD(pg_prod);
2729 pg_cons = RX_PG_RING_IDX(NEXT_RX_BD(pg_cons));
2730 }
Michael Chana1f60192007-12-20 19:57:19 -08002731 bnapi->rx_pg_prod = pg_prod;
2732 bnapi->rx_pg_cons = pg_cons;
Michael Chan1db82f22007-12-12 11:19:35 -08002733 }
Michael Chan85833c62007-12-12 11:17:01 -08002734 return 0;
2735}
2736
Michael Chanc09c2622007-12-10 17:18:37 -08002737static inline u16
Michael Chan35efa7c2007-12-20 19:56:37 -08002738bnx2_get_hw_rx_cons(struct bnx2_napi *bnapi)
Michael Chanc09c2622007-12-10 17:18:37 -08002739{
Michael Chan35efa7c2007-12-20 19:56:37 -08002740 u16 cons = bnapi->status_blk->status_rx_quick_consumer_index0;
Michael Chanc09c2622007-12-10 17:18:37 -08002741
2742 if (unlikely((cons & MAX_RX_DESC_CNT) == MAX_RX_DESC_CNT))
2743 cons++;
2744 return cons;
2745}
2746
Michael Chanb6016b72005-05-26 13:03:09 -07002747static int
Michael Chan35efa7c2007-12-20 19:56:37 -08002748bnx2_rx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
Michael Chanb6016b72005-05-26 13:03:09 -07002749{
2750 u16 hw_cons, sw_cons, sw_ring_cons, sw_prod, sw_ring_prod;
2751 struct l2_fhdr *rx_hdr;
Michael Chan1db82f22007-12-12 11:19:35 -08002752 int rx_pkt = 0, pg_ring_used = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07002753
Michael Chan35efa7c2007-12-20 19:56:37 -08002754 hw_cons = bnx2_get_hw_rx_cons(bnapi);
Michael Chana1f60192007-12-20 19:57:19 -08002755 sw_cons = bnapi->rx_cons;
2756 sw_prod = bnapi->rx_prod;
Michael Chanb6016b72005-05-26 13:03:09 -07002757
2758 /* Memory barrier necessary as speculative reads of the rx
2759 * buffer can be ahead of the index in the status block
2760 */
2761 rmb();
2762 while (sw_cons != hw_cons) {
Michael Chan1db82f22007-12-12 11:19:35 -08002763 unsigned int len, hdr_len;
Michael Chanade2bfe2006-01-23 16:09:51 -08002764 u32 status;
Michael Chanb6016b72005-05-26 13:03:09 -07002765 struct sw_bd *rx_buf;
2766 struct sk_buff *skb;
Michael Chan236b6392006-03-20 17:49:02 -08002767 dma_addr_t dma_addr;
Michael Chanb6016b72005-05-26 13:03:09 -07002768
2769 sw_ring_cons = RX_RING_IDX(sw_cons);
2770 sw_ring_prod = RX_RING_IDX(sw_prod);
2771
2772 rx_buf = &bp->rx_buf_ring[sw_ring_cons];
2773 skb = rx_buf->skb;
Michael Chan236b6392006-03-20 17:49:02 -08002774
2775 rx_buf->skb = NULL;
2776
2777 dma_addr = pci_unmap_addr(rx_buf, mapping);
2778
2779 pci_dma_sync_single_for_cpu(bp->pdev, dma_addr,
Benjamin Li601d3d12008-05-16 22:19:35 -07002780 BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH,
2781 PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07002782
2783 rx_hdr = (struct l2_fhdr *) skb->data;
Michael Chan1db82f22007-12-12 11:19:35 -08002784 len = rx_hdr->l2_fhdr_pkt_len;
Michael Chanb6016b72005-05-26 13:03:09 -07002785
Michael Chanade2bfe2006-01-23 16:09:51 -08002786 if ((status = rx_hdr->l2_fhdr_status) &
Michael Chanb6016b72005-05-26 13:03:09 -07002787 (L2_FHDR_ERRORS_BAD_CRC |
2788 L2_FHDR_ERRORS_PHY_DECODE |
2789 L2_FHDR_ERRORS_ALIGNMENT |
2790 L2_FHDR_ERRORS_TOO_SHORT |
2791 L2_FHDR_ERRORS_GIANT_FRAME)) {
2792
Michael Chana1f60192007-12-20 19:57:19 -08002793 bnx2_reuse_rx_skb(bp, bnapi, skb, sw_ring_cons,
2794 sw_ring_prod);
Michael Chan85833c62007-12-12 11:17:01 -08002795 goto next_rx;
Michael Chanb6016b72005-05-26 13:03:09 -07002796 }
Michael Chan1db82f22007-12-12 11:19:35 -08002797 hdr_len = 0;
2798 if (status & L2_FHDR_STATUS_SPLIT) {
2799 hdr_len = rx_hdr->l2_fhdr_ip_xsum;
2800 pg_ring_used = 1;
2801 } else if (len > bp->rx_jumbo_thresh) {
2802 hdr_len = bp->rx_jumbo_thresh;
2803 pg_ring_used = 1;
2804 }
2805
2806 len -= 4;
Michael Chanb6016b72005-05-26 13:03:09 -07002807
Michael Chan5d5d0012007-12-12 11:17:43 -08002808 if (len <= bp->rx_copy_thresh) {
Michael Chanb6016b72005-05-26 13:03:09 -07002809 struct sk_buff *new_skb;
2810
Michael Chan932f3772006-08-15 01:39:36 -07002811 new_skb = netdev_alloc_skb(bp->dev, len + 2);
Michael Chan85833c62007-12-12 11:17:01 -08002812 if (new_skb == NULL) {
Michael Chana1f60192007-12-20 19:57:19 -08002813 bnx2_reuse_rx_skb(bp, bnapi, skb, sw_ring_cons,
Michael Chan85833c62007-12-12 11:17:01 -08002814 sw_ring_prod);
2815 goto next_rx;
2816 }
Michael Chanb6016b72005-05-26 13:03:09 -07002817
2818 /* aligned copy */
Benjamin Lid89cb6a2008-05-16 22:18:57 -07002819 skb_copy_from_linear_data_offset(skb,
2820 BNX2_RX_OFFSET - 2,
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03002821 new_skb->data, len + 2);
Michael Chanb6016b72005-05-26 13:03:09 -07002822 skb_reserve(new_skb, 2);
2823 skb_put(new_skb, len);
Michael Chanb6016b72005-05-26 13:03:09 -07002824
Michael Chana1f60192007-12-20 19:57:19 -08002825 bnx2_reuse_rx_skb(bp, bnapi, skb,
Michael Chanb6016b72005-05-26 13:03:09 -07002826 sw_ring_cons, sw_ring_prod);
2827
2828 skb = new_skb;
Michael Chana1f60192007-12-20 19:57:19 -08002829 } else if (unlikely(bnx2_rx_skb(bp, bnapi, skb, len, hdr_len,
2830 dma_addr, (sw_ring_cons << 16) | sw_ring_prod)))
Michael Chanb6016b72005-05-26 13:03:09 -07002831 goto next_rx;
Michael Chanb6016b72005-05-26 13:03:09 -07002832
2833 skb->protocol = eth_type_trans(skb, bp->dev);
2834
2835 if ((len > (bp->dev->mtu + ETH_HLEN)) &&
Alexey Dobriyand1e100b2006-06-11 20:57:17 -07002836 (ntohs(skb->protocol) != 0x8100)) {
Michael Chanb6016b72005-05-26 13:03:09 -07002837
Michael Chan745720e2006-06-29 12:37:41 -07002838 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07002839 goto next_rx;
2840
2841 }
2842
Michael Chanb6016b72005-05-26 13:03:09 -07002843 skb->ip_summed = CHECKSUM_NONE;
2844 if (bp->rx_csum &&
2845 (status & (L2_FHDR_STATUS_TCP_SEGMENT |
2846 L2_FHDR_STATUS_UDP_DATAGRAM))) {
2847
Michael Chanade2bfe2006-01-23 16:09:51 -08002848 if (likely((status & (L2_FHDR_ERRORS_TCP_XSUM |
2849 L2_FHDR_ERRORS_UDP_XSUM)) == 0))
Michael Chanb6016b72005-05-26 13:03:09 -07002850 skb->ip_summed = CHECKSUM_UNNECESSARY;
2851 }
2852
2853#ifdef BCM_VLAN
Al Viro79ea13c2008-01-24 02:06:46 -08002854 if ((status & L2_FHDR_STATUS_L2_VLAN_TAG) && bp->vlgrp) {
Michael Chanb6016b72005-05-26 13:03:09 -07002855 vlan_hwaccel_receive_skb(skb, bp->vlgrp,
2856 rx_hdr->l2_fhdr_vlan_tag);
2857 }
2858 else
2859#endif
2860 netif_receive_skb(skb);
2861
2862 bp->dev->last_rx = jiffies;
2863 rx_pkt++;
2864
2865next_rx:
Michael Chanb6016b72005-05-26 13:03:09 -07002866 sw_cons = NEXT_RX_BD(sw_cons);
2867 sw_prod = NEXT_RX_BD(sw_prod);
2868
2869 if ((rx_pkt == budget))
2870 break;
Michael Chanf4e418f2005-11-04 08:53:48 -08002871
2872 /* Refresh hw_cons to see if there is new work */
2873 if (sw_cons == hw_cons) {
Michael Chan35efa7c2007-12-20 19:56:37 -08002874 hw_cons = bnx2_get_hw_rx_cons(bnapi);
Michael Chanf4e418f2005-11-04 08:53:48 -08002875 rmb();
2876 }
Michael Chanb6016b72005-05-26 13:03:09 -07002877 }
Michael Chana1f60192007-12-20 19:57:19 -08002878 bnapi->rx_cons = sw_cons;
2879 bnapi->rx_prod = sw_prod;
Michael Chanb6016b72005-05-26 13:03:09 -07002880
Michael Chan1db82f22007-12-12 11:19:35 -08002881 if (pg_ring_used)
2882 REG_WR16(bp, MB_RX_CID_ADDR + BNX2_L2CTX_HOST_PG_BDIDX,
Michael Chana1f60192007-12-20 19:57:19 -08002883 bnapi->rx_pg_prod);
Michael Chan1db82f22007-12-12 11:19:35 -08002884
Michael Chanb6016b72005-05-26 13:03:09 -07002885 REG_WR16(bp, MB_RX_CID_ADDR + BNX2_L2CTX_HOST_BDIDX, sw_prod);
2886
Michael Chana1f60192007-12-20 19:57:19 -08002887 REG_WR(bp, MB_RX_CID_ADDR + BNX2_L2CTX_HOST_BSEQ, bnapi->rx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07002888
2889 mmiowb();
2890
2891 return rx_pkt;
2892
2893}
2894
2895/* MSI ISR - The only difference between this and the INTx ISR
2896 * is that the MSI interrupt is always serviced.
2897 */
2898static irqreturn_t
David Howells7d12e782006-10-05 14:55:46 +01002899bnx2_msi(int irq, void *dev_instance)
Michael Chanb6016b72005-05-26 13:03:09 -07002900{
2901 struct net_device *dev = dev_instance;
Michael Chan972ec0d2006-01-23 16:12:43 -08002902 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb4b36042007-12-20 19:59:30 -08002903 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
Michael Chanb6016b72005-05-26 13:03:09 -07002904
Michael Chan35efa7c2007-12-20 19:56:37 -08002905 prefetch(bnapi->status_blk);
Michael Chanb6016b72005-05-26 13:03:09 -07002906 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
2907 BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
2908 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
2909
2910 /* Return here if interrupt is disabled. */
Michael Chan73eef4c2005-08-25 15:39:15 -07002911 if (unlikely(atomic_read(&bp->intr_sem) != 0))
2912 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07002913
Michael Chan35efa7c2007-12-20 19:56:37 -08002914 netif_rx_schedule(dev, &bnapi->napi);
Michael Chanb6016b72005-05-26 13:03:09 -07002915
Michael Chan73eef4c2005-08-25 15:39:15 -07002916 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07002917}
2918
2919static irqreturn_t
Michael Chan8e6a72c2007-05-03 13:24:48 -07002920bnx2_msi_1shot(int irq, void *dev_instance)
2921{
2922 struct net_device *dev = dev_instance;
2923 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb4b36042007-12-20 19:59:30 -08002924 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
Michael Chan8e6a72c2007-05-03 13:24:48 -07002925
Michael Chan35efa7c2007-12-20 19:56:37 -08002926 prefetch(bnapi->status_blk);
Michael Chan8e6a72c2007-05-03 13:24:48 -07002927
2928 /* Return here if interrupt is disabled. */
2929 if (unlikely(atomic_read(&bp->intr_sem) != 0))
2930 return IRQ_HANDLED;
2931
Michael Chan35efa7c2007-12-20 19:56:37 -08002932 netif_rx_schedule(dev, &bnapi->napi);
Michael Chan8e6a72c2007-05-03 13:24:48 -07002933
2934 return IRQ_HANDLED;
2935}
2936
2937static irqreturn_t
David Howells7d12e782006-10-05 14:55:46 +01002938bnx2_interrupt(int irq, void *dev_instance)
Michael Chanb6016b72005-05-26 13:03:09 -07002939{
2940 struct net_device *dev = dev_instance;
Michael Chan972ec0d2006-01-23 16:12:43 -08002941 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb4b36042007-12-20 19:59:30 -08002942 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
Michael Chan35efa7c2007-12-20 19:56:37 -08002943 struct status_block *sblk = bnapi->status_blk;
Michael Chanb6016b72005-05-26 13:03:09 -07002944
2945 /* When using INTx, it is possible for the interrupt to arrive
2946 * at the CPU before the status block posted prior to the
2947 * interrupt. Reading a register will flush the status block.
2948 * When using MSI, the MSI message will always complete after
2949 * the status block write.
2950 */
Michael Chan35efa7c2007-12-20 19:56:37 -08002951 if ((sblk->status_idx == bnapi->last_status_idx) &&
Michael Chanb6016b72005-05-26 13:03:09 -07002952 (REG_RD(bp, BNX2_PCICFG_MISC_STATUS) &
2953 BNX2_PCICFG_MISC_STATUS_INTA_VALUE))
Michael Chan73eef4c2005-08-25 15:39:15 -07002954 return IRQ_NONE;
Michael Chanb6016b72005-05-26 13:03:09 -07002955
2956 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
2957 BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
2958 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
2959
Michael Chanb8a7ce72007-07-07 22:51:03 -07002960 /* Read back to deassert IRQ immediately to avoid too many
2961 * spurious interrupts.
2962 */
2963 REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
2964
Michael Chanb6016b72005-05-26 13:03:09 -07002965 /* Return here if interrupt is shared and is disabled. */
Michael Chan73eef4c2005-08-25 15:39:15 -07002966 if (unlikely(atomic_read(&bp->intr_sem) != 0))
2967 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07002968
Michael Chan35efa7c2007-12-20 19:56:37 -08002969 if (netif_rx_schedule_prep(dev, &bnapi->napi)) {
2970 bnapi->last_status_idx = sblk->status_idx;
2971 __netif_rx_schedule(dev, &bnapi->napi);
Michael Chanb8a7ce72007-07-07 22:51:03 -07002972 }
Michael Chanb6016b72005-05-26 13:03:09 -07002973
Michael Chan73eef4c2005-08-25 15:39:15 -07002974 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07002975}
2976
Michael Chan57851d82007-12-20 20:01:44 -08002977static irqreturn_t
2978bnx2_tx_msix(int irq, void *dev_instance)
2979{
2980 struct net_device *dev = dev_instance;
2981 struct bnx2 *bp = netdev_priv(dev);
2982 struct bnx2_napi *bnapi = &bp->bnx2_napi[BNX2_TX_VEC];
2983
2984 prefetch(bnapi->status_blk_msix);
2985
2986 /* Return here if interrupt is disabled. */
2987 if (unlikely(atomic_read(&bp->intr_sem) != 0))
2988 return IRQ_HANDLED;
2989
2990 netif_rx_schedule(dev, &bnapi->napi);
2991 return IRQ_HANDLED;
2992}
2993
Michael Chan0d8a6572007-07-07 22:49:43 -07002994#define STATUS_ATTN_EVENTS (STATUS_ATTN_BITS_LINK_STATE | \
2995 STATUS_ATTN_BITS_TIMER_ABORT)
Michael Chanda3e4fb2007-05-03 13:24:23 -07002996
Michael Chanf4e418f2005-11-04 08:53:48 -08002997static inline int
Michael Chan35efa7c2007-12-20 19:56:37 -08002998bnx2_has_work(struct bnx2_napi *bnapi)
Michael Chanf4e418f2005-11-04 08:53:48 -08002999{
Michael Chan1097f5e2008-01-21 17:06:41 -08003000 struct status_block *sblk = bnapi->status_blk;
Michael Chanf4e418f2005-11-04 08:53:48 -08003001
Michael Chana1f60192007-12-20 19:57:19 -08003002 if ((bnx2_get_hw_rx_cons(bnapi) != bnapi->rx_cons) ||
Michael Chana550c992007-12-20 19:56:59 -08003003 (bnx2_get_hw_tx_cons(bnapi) != bnapi->hw_tx_cons))
Michael Chanf4e418f2005-11-04 08:53:48 -08003004 return 1;
3005
Michael Chanda3e4fb2007-05-03 13:24:23 -07003006 if ((sblk->status_attn_bits & STATUS_ATTN_EVENTS) !=
3007 (sblk->status_attn_bits_ack & STATUS_ATTN_EVENTS))
Michael Chanf4e418f2005-11-04 08:53:48 -08003008 return 1;
3009
3010 return 0;
3011}
3012
Michael Chan57851d82007-12-20 20:01:44 -08003013static int bnx2_tx_poll(struct napi_struct *napi, int budget)
3014{
3015 struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
3016 struct bnx2 *bp = bnapi->bp;
3017 int work_done = 0;
3018 struct status_block_msix *sblk = bnapi->status_blk_msix;
3019
3020 do {
3021 work_done += bnx2_tx_int(bp, bnapi, budget - work_done);
3022 if (unlikely(work_done >= budget))
3023 return work_done;
3024
3025 bnapi->last_status_idx = sblk->status_idx;
3026 rmb();
3027 } while (bnx2_get_hw_tx_cons(bnapi) != bnapi->hw_tx_cons);
3028
3029 netif_rx_complete(bp->dev, napi);
3030 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
3031 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3032 bnapi->last_status_idx);
3033 return work_done;
3034}
3035
Michael Chan35efa7c2007-12-20 19:56:37 -08003036static int bnx2_poll_work(struct bnx2 *bp, struct bnx2_napi *bnapi,
3037 int work_done, int budget)
Michael Chanb6016b72005-05-26 13:03:09 -07003038{
Michael Chan35efa7c2007-12-20 19:56:37 -08003039 struct status_block *sblk = bnapi->status_blk;
Michael Chanda3e4fb2007-05-03 13:24:23 -07003040 u32 status_attn_bits = sblk->status_attn_bits;
3041 u32 status_attn_bits_ack = sblk->status_attn_bits_ack;
Michael Chanb6016b72005-05-26 13:03:09 -07003042
Michael Chanda3e4fb2007-05-03 13:24:23 -07003043 if ((status_attn_bits & STATUS_ATTN_EVENTS) !=
3044 (status_attn_bits_ack & STATUS_ATTN_EVENTS)) {
Michael Chanb6016b72005-05-26 13:03:09 -07003045
Michael Chan35efa7c2007-12-20 19:56:37 -08003046 bnx2_phy_int(bp, bnapi);
Michael Chanbf5295b2006-03-23 01:11:56 -08003047
3048 /* This is needed to take care of transient status
3049 * during link changes.
3050 */
3051 REG_WR(bp, BNX2_HC_COMMAND,
3052 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
3053 REG_RD(bp, BNX2_HC_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07003054 }
3055
Michael Chana550c992007-12-20 19:56:59 -08003056 if (bnx2_get_hw_tx_cons(bnapi) != bnapi->hw_tx_cons)
Michael Chan57851d82007-12-20 20:01:44 -08003057 bnx2_tx_int(bp, bnapi, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003058
Michael Chana1f60192007-12-20 19:57:19 -08003059 if (bnx2_get_hw_rx_cons(bnapi) != bnapi->rx_cons)
Michael Chan35efa7c2007-12-20 19:56:37 -08003060 work_done += bnx2_rx_int(bp, bnapi, budget - work_done);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003061
David S. Miller6f535762007-10-11 18:08:29 -07003062 return work_done;
3063}
Michael Chanf4e418f2005-11-04 08:53:48 -08003064
David S. Miller6f535762007-10-11 18:08:29 -07003065static int bnx2_poll(struct napi_struct *napi, int budget)
3066{
Michael Chan35efa7c2007-12-20 19:56:37 -08003067 struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
3068 struct bnx2 *bp = bnapi->bp;
David S. Miller6f535762007-10-11 18:08:29 -07003069 int work_done = 0;
Michael Chan35efa7c2007-12-20 19:56:37 -08003070 struct status_block *sblk = bnapi->status_blk;
David S. Miller6f535762007-10-11 18:08:29 -07003071
3072 while (1) {
Michael Chan35efa7c2007-12-20 19:56:37 -08003073 work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
David S. Miller6f535762007-10-11 18:08:29 -07003074
3075 if (unlikely(work_done >= budget))
3076 break;
3077
Michael Chan35efa7c2007-12-20 19:56:37 -08003078 /* bnapi->last_status_idx is used below to tell the hw how
Michael Chan6dee6422007-10-12 01:40:38 -07003079 * much work has been processed, so we must read it before
3080 * checking for more work.
3081 */
Michael Chan35efa7c2007-12-20 19:56:37 -08003082 bnapi->last_status_idx = sblk->status_idx;
Michael Chan6dee6422007-10-12 01:40:38 -07003083 rmb();
Michael Chan35efa7c2007-12-20 19:56:37 -08003084 if (likely(!bnx2_has_work(bnapi))) {
David S. Miller6f535762007-10-11 18:08:29 -07003085 netif_rx_complete(bp->dev, napi);
David S. Millerf86e82f2008-01-21 17:15:40 -08003086 if (likely(bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)) {
David S. Miller6f535762007-10-11 18:08:29 -07003087 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3088 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
Michael Chan35efa7c2007-12-20 19:56:37 -08003089 bnapi->last_status_idx);
Michael Chan6dee6422007-10-12 01:40:38 -07003090 break;
David S. Miller6f535762007-10-11 18:08:29 -07003091 }
3092 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3093 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3094 BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
Michael Chan35efa7c2007-12-20 19:56:37 -08003095 bnapi->last_status_idx);
David S. Miller6f535762007-10-11 18:08:29 -07003096
Michael Chan1269a8a2006-01-23 16:11:03 -08003097 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3098 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
Michael Chan35efa7c2007-12-20 19:56:37 -08003099 bnapi->last_status_idx);
David S. Miller6f535762007-10-11 18:08:29 -07003100 break;
Michael Chan1269a8a2006-01-23 16:11:03 -08003101 }
Michael Chanb6016b72005-05-26 13:03:09 -07003102 }
3103
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003104 return work_done;
Michael Chanb6016b72005-05-26 13:03:09 -07003105}
3106
Herbert Xu932ff272006-06-09 12:20:56 -07003107/* Called with rtnl_lock from vlan functions and also netif_tx_lock
Michael Chanb6016b72005-05-26 13:03:09 -07003108 * from set_multicast.
3109 */
3110static void
3111bnx2_set_rx_mode(struct net_device *dev)
3112{
Michael Chan972ec0d2006-01-23 16:12:43 -08003113 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07003114 u32 rx_mode, sort_mode;
3115 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07003116
Michael Chanc770a652005-08-25 15:38:39 -07003117 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003118
3119 rx_mode = bp->rx_mode & ~(BNX2_EMAC_RX_MODE_PROMISCUOUS |
3120 BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG);
3121 sort_mode = 1 | BNX2_RPM_SORT_USER0_BC_EN;
3122#ifdef BCM_VLAN
David S. Millerf86e82f2008-01-21 17:15:40 -08003123 if (!bp->vlgrp && !(bp->flags & BNX2_FLAG_ASF_ENABLE))
Michael Chanb6016b72005-05-26 13:03:09 -07003124 rx_mode |= BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG;
Michael Chanb6016b72005-05-26 13:03:09 -07003125#else
David S. Millerf86e82f2008-01-21 17:15:40 -08003126 if (!(bp->flags & BNX2_FLAG_ASF_ENABLE))
Michael Chane29054f2006-01-23 16:06:06 -08003127 rx_mode |= BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG;
Michael Chanb6016b72005-05-26 13:03:09 -07003128#endif
3129 if (dev->flags & IFF_PROMISC) {
3130 /* Promiscuous mode. */
3131 rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
Michael Chan75108732006-11-19 14:06:40 -08003132 sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
3133 BNX2_RPM_SORT_USER0_PROM_VLAN;
Michael Chanb6016b72005-05-26 13:03:09 -07003134 }
3135 else if (dev->flags & IFF_ALLMULTI) {
3136 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
3137 REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3138 0xffffffff);
3139 }
3140 sort_mode |= BNX2_RPM_SORT_USER0_MC_EN;
3141 }
3142 else {
3143 /* Accept one or more multicast(s). */
3144 struct dev_mc_list *mclist;
3145 u32 mc_filter[NUM_MC_HASH_REGISTERS];
3146 u32 regidx;
3147 u32 bit;
3148 u32 crc;
3149
3150 memset(mc_filter, 0, 4 * NUM_MC_HASH_REGISTERS);
3151
3152 for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
3153 i++, mclist = mclist->next) {
3154
3155 crc = ether_crc_le(ETH_ALEN, mclist->dmi_addr);
3156 bit = crc & 0xff;
3157 regidx = (bit & 0xe0) >> 5;
3158 bit &= 0x1f;
3159 mc_filter[regidx] |= (1 << bit);
3160 }
3161
3162 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
3163 REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3164 mc_filter[i]);
3165 }
3166
3167 sort_mode |= BNX2_RPM_SORT_USER0_MC_HSH_EN;
3168 }
3169
3170 if (rx_mode != bp->rx_mode) {
3171 bp->rx_mode = rx_mode;
3172 REG_WR(bp, BNX2_EMAC_RX_MODE, rx_mode);
3173 }
3174
3175 REG_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
3176 REG_WR(bp, BNX2_RPM_SORT_USER0, sort_mode);
3177 REG_WR(bp, BNX2_RPM_SORT_USER0, sort_mode | BNX2_RPM_SORT_USER0_ENA);
3178
Michael Chanc770a652005-08-25 15:38:39 -07003179 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003180}
3181
3182static void
Al Virob491edd2007-12-22 19:44:51 +00003183load_rv2p_fw(struct bnx2 *bp, __le32 *rv2p_code, u32 rv2p_code_len,
Michael Chanb6016b72005-05-26 13:03:09 -07003184 u32 rv2p_proc)
3185{
3186 int i;
3187 u32 val;
3188
Michael Chand25be1d2008-05-02 16:57:59 -07003189 if (rv2p_proc == RV2P_PROC2 && CHIP_NUM(bp) == CHIP_NUM_5709) {
3190 val = le32_to_cpu(rv2p_code[XI_RV2P_PROC2_MAX_BD_PAGE_LOC]);
3191 val &= ~XI_RV2P_PROC2_BD_PAGE_SIZE_MSK;
3192 val |= XI_RV2P_PROC2_BD_PAGE_SIZE;
3193 rv2p_code[XI_RV2P_PROC2_MAX_BD_PAGE_LOC] = cpu_to_le32(val);
3194 }
Michael Chanb6016b72005-05-26 13:03:09 -07003195
3196 for (i = 0; i < rv2p_code_len; i += 8) {
Al Virob491edd2007-12-22 19:44:51 +00003197 REG_WR(bp, BNX2_RV2P_INSTR_HIGH, le32_to_cpu(*rv2p_code));
Michael Chanb6016b72005-05-26 13:03:09 -07003198 rv2p_code++;
Al Virob491edd2007-12-22 19:44:51 +00003199 REG_WR(bp, BNX2_RV2P_INSTR_LOW, le32_to_cpu(*rv2p_code));
Michael Chanb6016b72005-05-26 13:03:09 -07003200 rv2p_code++;
3201
3202 if (rv2p_proc == RV2P_PROC1) {
3203 val = (i / 8) | BNX2_RV2P_PROC1_ADDR_CMD_RDWR;
3204 REG_WR(bp, BNX2_RV2P_PROC1_ADDR_CMD, val);
3205 }
3206 else {
3207 val = (i / 8) | BNX2_RV2P_PROC2_ADDR_CMD_RDWR;
3208 REG_WR(bp, BNX2_RV2P_PROC2_ADDR_CMD, val);
3209 }
3210 }
3211
3212 /* Reset the processor, un-stall is done later. */
3213 if (rv2p_proc == RV2P_PROC1) {
3214 REG_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC1_RESET);
3215 }
3216 else {
3217 REG_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC2_RESET);
3218 }
3219}
3220
Michael Chanaf3ee512006-11-19 14:09:25 -08003221static int
Michael Chanb6016b72005-05-26 13:03:09 -07003222load_cpu_fw(struct bnx2 *bp, struct cpu_reg *cpu_reg, struct fw_info *fw)
3223{
3224 u32 offset;
3225 u32 val;
Michael Chanaf3ee512006-11-19 14:09:25 -08003226 int rc;
Michael Chanb6016b72005-05-26 13:03:09 -07003227
3228 /* Halt the CPU. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003229 val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
Michael Chanb6016b72005-05-26 13:03:09 -07003230 val |= cpu_reg->mode_value_halt;
Michael Chan2726d6e2008-01-29 21:35:05 -08003231 bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
3232 bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
Michael Chanb6016b72005-05-26 13:03:09 -07003233
3234 /* Load the Text area. */
3235 offset = cpu_reg->spad_base + (fw->text_addr - cpu_reg->mips_view_base);
Michael Chanaf3ee512006-11-19 14:09:25 -08003236 if (fw->gz_text) {
Michael Chanb6016b72005-05-26 13:03:09 -07003237 int j;
3238
Michael Chanea1f8d52007-10-02 16:27:35 -07003239 rc = zlib_inflate_blob(fw->text, FW_BUF_SIZE, fw->gz_text,
3240 fw->gz_text_len);
3241 if (rc < 0)
Denys Vlasenkob3448b02007-09-30 17:55:51 -07003242 return rc;
Michael Chanea1f8d52007-10-02 16:27:35 -07003243
Michael Chanb6016b72005-05-26 13:03:09 -07003244 for (j = 0; j < (fw->text_len / 4); j++, offset += 4) {
Michael Chan2726d6e2008-01-29 21:35:05 -08003245 bnx2_reg_wr_ind(bp, offset, le32_to_cpu(fw->text[j]));
Michael Chanb6016b72005-05-26 13:03:09 -07003246 }
3247 }
3248
3249 /* Load the Data area. */
3250 offset = cpu_reg->spad_base + (fw->data_addr - cpu_reg->mips_view_base);
3251 if (fw->data) {
3252 int j;
3253
3254 for (j = 0; j < (fw->data_len / 4); j++, offset += 4) {
Michael Chan2726d6e2008-01-29 21:35:05 -08003255 bnx2_reg_wr_ind(bp, offset, fw->data[j]);
Michael Chanb6016b72005-05-26 13:03:09 -07003256 }
3257 }
3258
3259 /* Load the SBSS area. */
3260 offset = cpu_reg->spad_base + (fw->sbss_addr - cpu_reg->mips_view_base);
Michael Chanea1f8d52007-10-02 16:27:35 -07003261 if (fw->sbss_len) {
Michael Chanb6016b72005-05-26 13:03:09 -07003262 int j;
3263
3264 for (j = 0; j < (fw->sbss_len / 4); j++, offset += 4) {
Michael Chan2726d6e2008-01-29 21:35:05 -08003265 bnx2_reg_wr_ind(bp, offset, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003266 }
3267 }
3268
3269 /* Load the BSS area. */
3270 offset = cpu_reg->spad_base + (fw->bss_addr - cpu_reg->mips_view_base);
Michael Chanea1f8d52007-10-02 16:27:35 -07003271 if (fw->bss_len) {
Michael Chanb6016b72005-05-26 13:03:09 -07003272 int j;
3273
3274 for (j = 0; j < (fw->bss_len/4); j++, offset += 4) {
Michael Chan2726d6e2008-01-29 21:35:05 -08003275 bnx2_reg_wr_ind(bp, offset, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003276 }
3277 }
3278
3279 /* Load the Read-Only area. */
3280 offset = cpu_reg->spad_base +
3281 (fw->rodata_addr - cpu_reg->mips_view_base);
3282 if (fw->rodata) {
3283 int j;
3284
3285 for (j = 0; j < (fw->rodata_len / 4); j++, offset += 4) {
Michael Chan2726d6e2008-01-29 21:35:05 -08003286 bnx2_reg_wr_ind(bp, offset, fw->rodata[j]);
Michael Chanb6016b72005-05-26 13:03:09 -07003287 }
3288 }
3289
3290 /* Clear the pre-fetch instruction. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003291 bnx2_reg_wr_ind(bp, cpu_reg->inst, 0);
3292 bnx2_reg_wr_ind(bp, cpu_reg->pc, fw->start_addr);
Michael Chanb6016b72005-05-26 13:03:09 -07003293
3294 /* Start the CPU. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003295 val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
Michael Chanb6016b72005-05-26 13:03:09 -07003296 val &= ~cpu_reg->mode_value_halt;
Michael Chan2726d6e2008-01-29 21:35:05 -08003297 bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
3298 bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
Michael Chanaf3ee512006-11-19 14:09:25 -08003299
3300 return 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003301}
3302
Michael Chanfba9fe92006-06-12 22:21:25 -07003303static int
Michael Chanb6016b72005-05-26 13:03:09 -07003304bnx2_init_cpus(struct bnx2 *bp)
3305{
3306 struct cpu_reg cpu_reg;
Michael Chanaf3ee512006-11-19 14:09:25 -08003307 struct fw_info *fw;
Michael Chan110d0ef2007-12-12 11:18:34 -08003308 int rc, rv2p_len;
3309 void *text, *rv2p;
Michael Chanb6016b72005-05-26 13:03:09 -07003310
3311 /* Initialize the RV2P processor. */
Denys Vlasenkob3448b02007-09-30 17:55:51 -07003312 text = vmalloc(FW_BUF_SIZE);
3313 if (!text)
3314 return -ENOMEM;
Michael Chan110d0ef2007-12-12 11:18:34 -08003315 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
3316 rv2p = bnx2_xi_rv2p_proc1;
3317 rv2p_len = sizeof(bnx2_xi_rv2p_proc1);
3318 } else {
3319 rv2p = bnx2_rv2p_proc1;
3320 rv2p_len = sizeof(bnx2_rv2p_proc1);
3321 }
3322 rc = zlib_inflate_blob(text, FW_BUF_SIZE, rv2p, rv2p_len);
Michael Chanea1f8d52007-10-02 16:27:35 -07003323 if (rc < 0)
Michael Chanfba9fe92006-06-12 22:21:25 -07003324 goto init_cpu_err;
Michael Chanea1f8d52007-10-02 16:27:35 -07003325
Denys Vlasenkob3448b02007-09-30 17:55:51 -07003326 load_rv2p_fw(bp, text, rc /* == len */, RV2P_PROC1);
Michael Chanfba9fe92006-06-12 22:21:25 -07003327
Michael Chan110d0ef2007-12-12 11:18:34 -08003328 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
3329 rv2p = bnx2_xi_rv2p_proc2;
3330 rv2p_len = sizeof(bnx2_xi_rv2p_proc2);
3331 } else {
3332 rv2p = bnx2_rv2p_proc2;
3333 rv2p_len = sizeof(bnx2_rv2p_proc2);
3334 }
3335 rc = zlib_inflate_blob(text, FW_BUF_SIZE, rv2p, rv2p_len);
Michael Chanea1f8d52007-10-02 16:27:35 -07003336 if (rc < 0)
Michael Chanfba9fe92006-06-12 22:21:25 -07003337 goto init_cpu_err;
Michael Chanea1f8d52007-10-02 16:27:35 -07003338
Denys Vlasenkob3448b02007-09-30 17:55:51 -07003339 load_rv2p_fw(bp, text, rc /* == len */, RV2P_PROC2);
Michael Chanb6016b72005-05-26 13:03:09 -07003340
3341 /* Initialize the RX Processor. */
3342 cpu_reg.mode = BNX2_RXP_CPU_MODE;
3343 cpu_reg.mode_value_halt = BNX2_RXP_CPU_MODE_SOFT_HALT;
3344 cpu_reg.mode_value_sstep = BNX2_RXP_CPU_MODE_STEP_ENA;
3345 cpu_reg.state = BNX2_RXP_CPU_STATE;
3346 cpu_reg.state_value_clear = 0xffffff;
3347 cpu_reg.gpr0 = BNX2_RXP_CPU_REG_FILE;
3348 cpu_reg.evmask = BNX2_RXP_CPU_EVENT_MASK;
3349 cpu_reg.pc = BNX2_RXP_CPU_PROGRAM_COUNTER;
3350 cpu_reg.inst = BNX2_RXP_CPU_INSTRUCTION;
3351 cpu_reg.bp = BNX2_RXP_CPU_HW_BREAKPOINT;
3352 cpu_reg.spad_base = BNX2_RXP_SCRATCH;
3353 cpu_reg.mips_view_base = 0x8000000;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003354
Michael Chand43584c2006-11-19 14:14:35 -08003355 if (CHIP_NUM(bp) == CHIP_NUM_5709)
3356 fw = &bnx2_rxp_fw_09;
3357 else
3358 fw = &bnx2_rxp_fw_06;
Michael Chanb6016b72005-05-26 13:03:09 -07003359
Michael Chanea1f8d52007-10-02 16:27:35 -07003360 fw->text = text;
Michael Chanaf3ee512006-11-19 14:09:25 -08003361 rc = load_cpu_fw(bp, &cpu_reg, fw);
Michael Chanfba9fe92006-06-12 22:21:25 -07003362 if (rc)
3363 goto init_cpu_err;
3364
Michael Chanb6016b72005-05-26 13:03:09 -07003365 /* Initialize the TX Processor. */
3366 cpu_reg.mode = BNX2_TXP_CPU_MODE;
3367 cpu_reg.mode_value_halt = BNX2_TXP_CPU_MODE_SOFT_HALT;
3368 cpu_reg.mode_value_sstep = BNX2_TXP_CPU_MODE_STEP_ENA;
3369 cpu_reg.state = BNX2_TXP_CPU_STATE;
3370 cpu_reg.state_value_clear = 0xffffff;
3371 cpu_reg.gpr0 = BNX2_TXP_CPU_REG_FILE;
3372 cpu_reg.evmask = BNX2_TXP_CPU_EVENT_MASK;
3373 cpu_reg.pc = BNX2_TXP_CPU_PROGRAM_COUNTER;
3374 cpu_reg.inst = BNX2_TXP_CPU_INSTRUCTION;
3375 cpu_reg.bp = BNX2_TXP_CPU_HW_BREAKPOINT;
3376 cpu_reg.spad_base = BNX2_TXP_SCRATCH;
3377 cpu_reg.mips_view_base = 0x8000000;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003378
Michael Chand43584c2006-11-19 14:14:35 -08003379 if (CHIP_NUM(bp) == CHIP_NUM_5709)
3380 fw = &bnx2_txp_fw_09;
3381 else
3382 fw = &bnx2_txp_fw_06;
Michael Chanb6016b72005-05-26 13:03:09 -07003383
Michael Chanea1f8d52007-10-02 16:27:35 -07003384 fw->text = text;
Michael Chanaf3ee512006-11-19 14:09:25 -08003385 rc = load_cpu_fw(bp, &cpu_reg, fw);
Michael Chanfba9fe92006-06-12 22:21:25 -07003386 if (rc)
3387 goto init_cpu_err;
3388
Michael Chanb6016b72005-05-26 13:03:09 -07003389 /* Initialize the TX Patch-up Processor. */
3390 cpu_reg.mode = BNX2_TPAT_CPU_MODE;
3391 cpu_reg.mode_value_halt = BNX2_TPAT_CPU_MODE_SOFT_HALT;
3392 cpu_reg.mode_value_sstep = BNX2_TPAT_CPU_MODE_STEP_ENA;
3393 cpu_reg.state = BNX2_TPAT_CPU_STATE;
3394 cpu_reg.state_value_clear = 0xffffff;
3395 cpu_reg.gpr0 = BNX2_TPAT_CPU_REG_FILE;
3396 cpu_reg.evmask = BNX2_TPAT_CPU_EVENT_MASK;
3397 cpu_reg.pc = BNX2_TPAT_CPU_PROGRAM_COUNTER;
3398 cpu_reg.inst = BNX2_TPAT_CPU_INSTRUCTION;
3399 cpu_reg.bp = BNX2_TPAT_CPU_HW_BREAKPOINT;
3400 cpu_reg.spad_base = BNX2_TPAT_SCRATCH;
3401 cpu_reg.mips_view_base = 0x8000000;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003402
Michael Chand43584c2006-11-19 14:14:35 -08003403 if (CHIP_NUM(bp) == CHIP_NUM_5709)
3404 fw = &bnx2_tpat_fw_09;
3405 else
3406 fw = &bnx2_tpat_fw_06;
Michael Chanb6016b72005-05-26 13:03:09 -07003407
Michael Chanea1f8d52007-10-02 16:27:35 -07003408 fw->text = text;
Michael Chanaf3ee512006-11-19 14:09:25 -08003409 rc = load_cpu_fw(bp, &cpu_reg, fw);
Michael Chanfba9fe92006-06-12 22:21:25 -07003410 if (rc)
3411 goto init_cpu_err;
3412
Michael Chanb6016b72005-05-26 13:03:09 -07003413 /* Initialize the Completion Processor. */
3414 cpu_reg.mode = BNX2_COM_CPU_MODE;
3415 cpu_reg.mode_value_halt = BNX2_COM_CPU_MODE_SOFT_HALT;
3416 cpu_reg.mode_value_sstep = BNX2_COM_CPU_MODE_STEP_ENA;
3417 cpu_reg.state = BNX2_COM_CPU_STATE;
3418 cpu_reg.state_value_clear = 0xffffff;
3419 cpu_reg.gpr0 = BNX2_COM_CPU_REG_FILE;
3420 cpu_reg.evmask = BNX2_COM_CPU_EVENT_MASK;
3421 cpu_reg.pc = BNX2_COM_CPU_PROGRAM_COUNTER;
3422 cpu_reg.inst = BNX2_COM_CPU_INSTRUCTION;
3423 cpu_reg.bp = BNX2_COM_CPU_HW_BREAKPOINT;
3424 cpu_reg.spad_base = BNX2_COM_SCRATCH;
3425 cpu_reg.mips_view_base = 0x8000000;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003426
Michael Chand43584c2006-11-19 14:14:35 -08003427 if (CHIP_NUM(bp) == CHIP_NUM_5709)
3428 fw = &bnx2_com_fw_09;
3429 else
3430 fw = &bnx2_com_fw_06;
Michael Chanb6016b72005-05-26 13:03:09 -07003431
Michael Chanea1f8d52007-10-02 16:27:35 -07003432 fw->text = text;
Michael Chanaf3ee512006-11-19 14:09:25 -08003433 rc = load_cpu_fw(bp, &cpu_reg, fw);
Michael Chanfba9fe92006-06-12 22:21:25 -07003434 if (rc)
3435 goto init_cpu_err;
3436
Michael Chand43584c2006-11-19 14:14:35 -08003437 /* Initialize the Command Processor. */
3438 cpu_reg.mode = BNX2_CP_CPU_MODE;
3439 cpu_reg.mode_value_halt = BNX2_CP_CPU_MODE_SOFT_HALT;
3440 cpu_reg.mode_value_sstep = BNX2_CP_CPU_MODE_STEP_ENA;
3441 cpu_reg.state = BNX2_CP_CPU_STATE;
3442 cpu_reg.state_value_clear = 0xffffff;
3443 cpu_reg.gpr0 = BNX2_CP_CPU_REG_FILE;
3444 cpu_reg.evmask = BNX2_CP_CPU_EVENT_MASK;
3445 cpu_reg.pc = BNX2_CP_CPU_PROGRAM_COUNTER;
3446 cpu_reg.inst = BNX2_CP_CPU_INSTRUCTION;
3447 cpu_reg.bp = BNX2_CP_CPU_HW_BREAKPOINT;
3448 cpu_reg.spad_base = BNX2_CP_SCRATCH;
3449 cpu_reg.mips_view_base = 0x8000000;
Michael Chanb6016b72005-05-26 13:03:09 -07003450
Michael Chan110d0ef2007-12-12 11:18:34 -08003451 if (CHIP_NUM(bp) == CHIP_NUM_5709)
Michael Chand43584c2006-11-19 14:14:35 -08003452 fw = &bnx2_cp_fw_09;
Michael Chan110d0ef2007-12-12 11:18:34 -08003453 else
3454 fw = &bnx2_cp_fw_06;
Michael Chanb6016b72005-05-26 13:03:09 -07003455
Michael Chan110d0ef2007-12-12 11:18:34 -08003456 fw->text = text;
3457 rc = load_cpu_fw(bp, &cpu_reg, fw);
3458
Michael Chanfba9fe92006-06-12 22:21:25 -07003459init_cpu_err:
Michael Chanea1f8d52007-10-02 16:27:35 -07003460 vfree(text);
Michael Chanfba9fe92006-06-12 22:21:25 -07003461 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07003462}
3463
3464static int
Pavel Machek829ca9a2005-09-03 15:56:56 -07003465bnx2_set_power_state(struct bnx2 *bp, pci_power_t state)
Michael Chanb6016b72005-05-26 13:03:09 -07003466{
3467 u16 pmcsr;
3468
3469 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &pmcsr);
3470
3471 switch (state) {
Pavel Machek829ca9a2005-09-03 15:56:56 -07003472 case PCI_D0: {
Michael Chanb6016b72005-05-26 13:03:09 -07003473 u32 val;
3474
3475 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
3476 (pmcsr & ~PCI_PM_CTRL_STATE_MASK) |
3477 PCI_PM_CTRL_PME_STATUS);
3478
3479 if (pmcsr & PCI_PM_CTRL_STATE_MASK)
3480 /* delay required during transition out of D3hot */
3481 msleep(20);
3482
3483 val = REG_RD(bp, BNX2_EMAC_MODE);
3484 val |= BNX2_EMAC_MODE_MPKT_RCVD | BNX2_EMAC_MODE_ACPI_RCVD;
3485 val &= ~BNX2_EMAC_MODE_MPKT;
3486 REG_WR(bp, BNX2_EMAC_MODE, val);
3487
3488 val = REG_RD(bp, BNX2_RPM_CONFIG);
3489 val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
3490 REG_WR(bp, BNX2_RPM_CONFIG, val);
3491 break;
3492 }
Pavel Machek829ca9a2005-09-03 15:56:56 -07003493 case PCI_D3hot: {
Michael Chanb6016b72005-05-26 13:03:09 -07003494 int i;
3495 u32 val, wol_msg;
3496
3497 if (bp->wol) {
3498 u32 advertising;
3499 u8 autoneg;
3500
3501 autoneg = bp->autoneg;
3502 advertising = bp->advertising;
3503
Michael Chan239cd342007-10-17 19:26:15 -07003504 if (bp->phy_port == PORT_TP) {
3505 bp->autoneg = AUTONEG_SPEED;
3506 bp->advertising = ADVERTISED_10baseT_Half |
3507 ADVERTISED_10baseT_Full |
3508 ADVERTISED_100baseT_Half |
3509 ADVERTISED_100baseT_Full |
3510 ADVERTISED_Autoneg;
3511 }
Michael Chanb6016b72005-05-26 13:03:09 -07003512
Michael Chan239cd342007-10-17 19:26:15 -07003513 spin_lock_bh(&bp->phy_lock);
3514 bnx2_setup_phy(bp, bp->phy_port);
3515 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003516
3517 bp->autoneg = autoneg;
3518 bp->advertising = advertising;
3519
3520 bnx2_set_mac_addr(bp);
3521
3522 val = REG_RD(bp, BNX2_EMAC_MODE);
3523
3524 /* Enable port mode. */
3525 val &= ~BNX2_EMAC_MODE_PORT;
Michael Chan239cd342007-10-17 19:26:15 -07003526 val |= BNX2_EMAC_MODE_MPKT_RCVD |
Michael Chanb6016b72005-05-26 13:03:09 -07003527 BNX2_EMAC_MODE_ACPI_RCVD |
Michael Chanb6016b72005-05-26 13:03:09 -07003528 BNX2_EMAC_MODE_MPKT;
Michael Chan239cd342007-10-17 19:26:15 -07003529 if (bp->phy_port == PORT_TP)
3530 val |= BNX2_EMAC_MODE_PORT_MII;
3531 else {
3532 val |= BNX2_EMAC_MODE_PORT_GMII;
3533 if (bp->line_speed == SPEED_2500)
3534 val |= BNX2_EMAC_MODE_25G_MODE;
3535 }
Michael Chanb6016b72005-05-26 13:03:09 -07003536
3537 REG_WR(bp, BNX2_EMAC_MODE, val);
3538
3539 /* receive all multicast */
3540 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
3541 REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3542 0xffffffff);
3543 }
3544 REG_WR(bp, BNX2_EMAC_RX_MODE,
3545 BNX2_EMAC_RX_MODE_SORT_MODE);
3546
3547 val = 1 | BNX2_RPM_SORT_USER0_BC_EN |
3548 BNX2_RPM_SORT_USER0_MC_EN;
3549 REG_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
3550 REG_WR(bp, BNX2_RPM_SORT_USER0, val);
3551 REG_WR(bp, BNX2_RPM_SORT_USER0, val |
3552 BNX2_RPM_SORT_USER0_ENA);
3553
3554 /* Need to enable EMAC and RPM for WOL. */
3555 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
3556 BNX2_MISC_ENABLE_SET_BITS_RX_PARSER_MAC_ENABLE |
3557 BNX2_MISC_ENABLE_SET_BITS_TX_HEADER_Q_ENABLE |
3558 BNX2_MISC_ENABLE_SET_BITS_EMAC_ENABLE);
3559
3560 val = REG_RD(bp, BNX2_RPM_CONFIG);
3561 val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
3562 REG_WR(bp, BNX2_RPM_CONFIG, val);
3563
3564 wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
3565 }
3566 else {
3567 wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
3568 }
3569
David S. Millerf86e82f2008-01-21 17:15:40 -08003570 if (!(bp->flags & BNX2_FLAG_NO_WOL))
Michael Chandda1e392006-01-23 16:08:14 -08003571 bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT3 | wol_msg, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003572
3573 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
3574 if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
3575 (CHIP_ID(bp) == CHIP_ID_5706_A1)) {
3576
3577 if (bp->wol)
3578 pmcsr |= 3;
3579 }
3580 else {
3581 pmcsr |= 3;
3582 }
3583 if (bp->wol) {
3584 pmcsr |= PCI_PM_CTRL_PME_ENABLE;
3585 }
3586 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
3587 pmcsr);
3588
3589 /* No more memory access after this point until
3590 * device is brought back to D0.
3591 */
3592 udelay(50);
3593 break;
3594 }
3595 default:
3596 return -EINVAL;
3597 }
3598 return 0;
3599}
3600
3601static int
3602bnx2_acquire_nvram_lock(struct bnx2 *bp)
3603{
3604 u32 val;
3605 int j;
3606
3607 /* Request access to the flash interface. */
3608 REG_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_SET2);
3609 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3610 val = REG_RD(bp, BNX2_NVM_SW_ARB);
3611 if (val & BNX2_NVM_SW_ARB_ARB_ARB2)
3612 break;
3613
3614 udelay(5);
3615 }
3616
3617 if (j >= NVRAM_TIMEOUT_COUNT)
3618 return -EBUSY;
3619
3620 return 0;
3621}
3622
3623static int
3624bnx2_release_nvram_lock(struct bnx2 *bp)
3625{
3626 int j;
3627 u32 val;
3628
3629 /* Relinquish nvram interface. */
3630 REG_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_CLR2);
3631
3632 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3633 val = REG_RD(bp, BNX2_NVM_SW_ARB);
3634 if (!(val & BNX2_NVM_SW_ARB_ARB_ARB2))
3635 break;
3636
3637 udelay(5);
3638 }
3639
3640 if (j >= NVRAM_TIMEOUT_COUNT)
3641 return -EBUSY;
3642
3643 return 0;
3644}
3645
3646
3647static int
3648bnx2_enable_nvram_write(struct bnx2 *bp)
3649{
3650 u32 val;
3651
3652 val = REG_RD(bp, BNX2_MISC_CFG);
3653 REG_WR(bp, BNX2_MISC_CFG, val | BNX2_MISC_CFG_NVM_WR_EN_PCI);
3654
Michael Chane30372c2007-07-16 18:26:23 -07003655 if (bp->flash_info->flags & BNX2_NV_WREN) {
Michael Chanb6016b72005-05-26 13:03:09 -07003656 int j;
3657
3658 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
3659 REG_WR(bp, BNX2_NVM_COMMAND,
3660 BNX2_NVM_COMMAND_WREN | BNX2_NVM_COMMAND_DOIT);
3661
3662 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3663 udelay(5);
3664
3665 val = REG_RD(bp, BNX2_NVM_COMMAND);
3666 if (val & BNX2_NVM_COMMAND_DONE)
3667 break;
3668 }
3669
3670 if (j >= NVRAM_TIMEOUT_COUNT)
3671 return -EBUSY;
3672 }
3673 return 0;
3674}
3675
3676static void
3677bnx2_disable_nvram_write(struct bnx2 *bp)
3678{
3679 u32 val;
3680
3681 val = REG_RD(bp, BNX2_MISC_CFG);
3682 REG_WR(bp, BNX2_MISC_CFG, val & ~BNX2_MISC_CFG_NVM_WR_EN);
3683}
3684
3685
3686static void
3687bnx2_enable_nvram_access(struct bnx2 *bp)
3688{
3689 u32 val;
3690
3691 val = REG_RD(bp, BNX2_NVM_ACCESS_ENABLE);
3692 /* Enable both bits, even on read. */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003693 REG_WR(bp, BNX2_NVM_ACCESS_ENABLE,
Michael Chanb6016b72005-05-26 13:03:09 -07003694 val | BNX2_NVM_ACCESS_ENABLE_EN | BNX2_NVM_ACCESS_ENABLE_WR_EN);
3695}
3696
3697static void
3698bnx2_disable_nvram_access(struct bnx2 *bp)
3699{
3700 u32 val;
3701
3702 val = REG_RD(bp, BNX2_NVM_ACCESS_ENABLE);
3703 /* Disable both bits, even after read. */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003704 REG_WR(bp, BNX2_NVM_ACCESS_ENABLE,
Michael Chanb6016b72005-05-26 13:03:09 -07003705 val & ~(BNX2_NVM_ACCESS_ENABLE_EN |
3706 BNX2_NVM_ACCESS_ENABLE_WR_EN));
3707}
3708
3709static int
3710bnx2_nvram_erase_page(struct bnx2 *bp, u32 offset)
3711{
3712 u32 cmd;
3713 int j;
3714
Michael Chane30372c2007-07-16 18:26:23 -07003715 if (bp->flash_info->flags & BNX2_NV_BUFFERED)
Michael Chanb6016b72005-05-26 13:03:09 -07003716 /* Buffered flash, no erase needed */
3717 return 0;
3718
3719 /* Build an erase command */
3720 cmd = BNX2_NVM_COMMAND_ERASE | BNX2_NVM_COMMAND_WR |
3721 BNX2_NVM_COMMAND_DOIT;
3722
3723 /* Need to clear DONE bit separately. */
3724 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
3725
3726 /* Address of the NVRAM to read from. */
3727 REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
3728
3729 /* Issue an erase command. */
3730 REG_WR(bp, BNX2_NVM_COMMAND, cmd);
3731
3732 /* Wait for completion. */
3733 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3734 u32 val;
3735
3736 udelay(5);
3737
3738 val = REG_RD(bp, BNX2_NVM_COMMAND);
3739 if (val & BNX2_NVM_COMMAND_DONE)
3740 break;
3741 }
3742
3743 if (j >= NVRAM_TIMEOUT_COUNT)
3744 return -EBUSY;
3745
3746 return 0;
3747}
3748
3749static int
3750bnx2_nvram_read_dword(struct bnx2 *bp, u32 offset, u8 *ret_val, u32 cmd_flags)
3751{
3752 u32 cmd;
3753 int j;
3754
3755 /* Build the command word. */
3756 cmd = BNX2_NVM_COMMAND_DOIT | cmd_flags;
3757
Michael Chane30372c2007-07-16 18:26:23 -07003758 /* Calculate an offset of a buffered flash, not needed for 5709. */
3759 if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
Michael Chanb6016b72005-05-26 13:03:09 -07003760 offset = ((offset / bp->flash_info->page_size) <<
3761 bp->flash_info->page_bits) +
3762 (offset % bp->flash_info->page_size);
3763 }
3764
3765 /* Need to clear DONE bit separately. */
3766 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
3767
3768 /* Address of the NVRAM to read from. */
3769 REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
3770
3771 /* Issue a read command. */
3772 REG_WR(bp, BNX2_NVM_COMMAND, cmd);
3773
3774 /* Wait for completion. */
3775 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3776 u32 val;
3777
3778 udelay(5);
3779
3780 val = REG_RD(bp, BNX2_NVM_COMMAND);
3781 if (val & BNX2_NVM_COMMAND_DONE) {
Al Virob491edd2007-12-22 19:44:51 +00003782 __be32 v = cpu_to_be32(REG_RD(bp, BNX2_NVM_READ));
3783 memcpy(ret_val, &v, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07003784 break;
3785 }
3786 }
3787 if (j >= NVRAM_TIMEOUT_COUNT)
3788 return -EBUSY;
3789
3790 return 0;
3791}
3792
3793
3794static int
3795bnx2_nvram_write_dword(struct bnx2 *bp, u32 offset, u8 *val, u32 cmd_flags)
3796{
Al Virob491edd2007-12-22 19:44:51 +00003797 u32 cmd;
3798 __be32 val32;
Michael Chanb6016b72005-05-26 13:03:09 -07003799 int j;
3800
3801 /* Build the command word. */
3802 cmd = BNX2_NVM_COMMAND_DOIT | BNX2_NVM_COMMAND_WR | cmd_flags;
3803
Michael Chane30372c2007-07-16 18:26:23 -07003804 /* Calculate an offset of a buffered flash, not needed for 5709. */
3805 if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
Michael Chanb6016b72005-05-26 13:03:09 -07003806 offset = ((offset / bp->flash_info->page_size) <<
3807 bp->flash_info->page_bits) +
3808 (offset % bp->flash_info->page_size);
3809 }
3810
3811 /* Need to clear DONE bit separately. */
3812 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
3813
3814 memcpy(&val32, val, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07003815
3816 /* Write the data. */
Al Virob491edd2007-12-22 19:44:51 +00003817 REG_WR(bp, BNX2_NVM_WRITE, be32_to_cpu(val32));
Michael Chanb6016b72005-05-26 13:03:09 -07003818
3819 /* Address of the NVRAM to write to. */
3820 REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
3821
3822 /* Issue the write command. */
3823 REG_WR(bp, BNX2_NVM_COMMAND, cmd);
3824
3825 /* Wait for completion. */
3826 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3827 udelay(5);
3828
3829 if (REG_RD(bp, BNX2_NVM_COMMAND) & BNX2_NVM_COMMAND_DONE)
3830 break;
3831 }
3832 if (j >= NVRAM_TIMEOUT_COUNT)
3833 return -EBUSY;
3834
3835 return 0;
3836}
3837
3838static int
3839bnx2_init_nvram(struct bnx2 *bp)
3840{
3841 u32 val;
Michael Chane30372c2007-07-16 18:26:23 -07003842 int j, entry_count, rc = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003843 struct flash_spec *flash;
3844
Michael Chane30372c2007-07-16 18:26:23 -07003845 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
3846 bp->flash_info = &flash_5709;
3847 goto get_flash_size;
3848 }
3849
Michael Chanb6016b72005-05-26 13:03:09 -07003850 /* Determine the selected interface. */
3851 val = REG_RD(bp, BNX2_NVM_CFG1);
3852
Denis Chengff8ac602007-09-02 18:30:18 +08003853 entry_count = ARRAY_SIZE(flash_table);
Michael Chanb6016b72005-05-26 13:03:09 -07003854
Michael Chanb6016b72005-05-26 13:03:09 -07003855 if (val & 0x40000000) {
3856
3857 /* Flash interface has been reconfigured */
3858 for (j = 0, flash = &flash_table[0]; j < entry_count;
Michael Chan37137702005-11-04 08:49:17 -08003859 j++, flash++) {
3860 if ((val & FLASH_BACKUP_STRAP_MASK) ==
3861 (flash->config1 & FLASH_BACKUP_STRAP_MASK)) {
Michael Chanb6016b72005-05-26 13:03:09 -07003862 bp->flash_info = flash;
3863 break;
3864 }
3865 }
3866 }
3867 else {
Michael Chan37137702005-11-04 08:49:17 -08003868 u32 mask;
Michael Chanb6016b72005-05-26 13:03:09 -07003869 /* Not yet been reconfigured */
3870
Michael Chan37137702005-11-04 08:49:17 -08003871 if (val & (1 << 23))
3872 mask = FLASH_BACKUP_STRAP_MASK;
3873 else
3874 mask = FLASH_STRAP_MASK;
3875
Michael Chanb6016b72005-05-26 13:03:09 -07003876 for (j = 0, flash = &flash_table[0]; j < entry_count;
3877 j++, flash++) {
3878
Michael Chan37137702005-11-04 08:49:17 -08003879 if ((val & mask) == (flash->strapping & mask)) {
Michael Chanb6016b72005-05-26 13:03:09 -07003880 bp->flash_info = flash;
3881
3882 /* Request access to the flash interface. */
3883 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
3884 return rc;
3885
3886 /* Enable access to flash interface */
3887 bnx2_enable_nvram_access(bp);
3888
3889 /* Reconfigure the flash interface */
3890 REG_WR(bp, BNX2_NVM_CFG1, flash->config1);
3891 REG_WR(bp, BNX2_NVM_CFG2, flash->config2);
3892 REG_WR(bp, BNX2_NVM_CFG3, flash->config3);
3893 REG_WR(bp, BNX2_NVM_WRITE1, flash->write1);
3894
3895 /* Disable access to flash interface */
3896 bnx2_disable_nvram_access(bp);
3897 bnx2_release_nvram_lock(bp);
3898
3899 break;
3900 }
3901 }
3902 } /* if (val & 0x40000000) */
3903
3904 if (j == entry_count) {
3905 bp->flash_info = NULL;
John W. Linville2f23c522005-11-10 12:57:33 -08003906 printk(KERN_ALERT PFX "Unknown flash/EEPROM type.\n");
Michael Chan1122db72006-01-23 16:11:42 -08003907 return -ENODEV;
Michael Chanb6016b72005-05-26 13:03:09 -07003908 }
3909
Michael Chane30372c2007-07-16 18:26:23 -07003910get_flash_size:
Michael Chan2726d6e2008-01-29 21:35:05 -08003911 val = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG2);
Michael Chan1122db72006-01-23 16:11:42 -08003912 val &= BNX2_SHARED_HW_CFG2_NVM_SIZE_MASK;
3913 if (val)
3914 bp->flash_size = val;
3915 else
3916 bp->flash_size = bp->flash_info->total_size;
3917
Michael Chanb6016b72005-05-26 13:03:09 -07003918 return rc;
3919}
3920
3921static int
3922bnx2_nvram_read(struct bnx2 *bp, u32 offset, u8 *ret_buf,
3923 int buf_size)
3924{
3925 int rc = 0;
3926 u32 cmd_flags, offset32, len32, extra;
3927
3928 if (buf_size == 0)
3929 return 0;
3930
3931 /* Request access to the flash interface. */
3932 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
3933 return rc;
3934
3935 /* Enable access to flash interface */
3936 bnx2_enable_nvram_access(bp);
3937
3938 len32 = buf_size;
3939 offset32 = offset;
3940 extra = 0;
3941
3942 cmd_flags = 0;
3943
3944 if (offset32 & 3) {
3945 u8 buf[4];
3946 u32 pre_len;
3947
3948 offset32 &= ~3;
3949 pre_len = 4 - (offset & 3);
3950
3951 if (pre_len >= len32) {
3952 pre_len = len32;
3953 cmd_flags = BNX2_NVM_COMMAND_FIRST |
3954 BNX2_NVM_COMMAND_LAST;
3955 }
3956 else {
3957 cmd_flags = BNX2_NVM_COMMAND_FIRST;
3958 }
3959
3960 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
3961
3962 if (rc)
3963 return rc;
3964
3965 memcpy(ret_buf, buf + (offset & 3), pre_len);
3966
3967 offset32 += 4;
3968 ret_buf += pre_len;
3969 len32 -= pre_len;
3970 }
3971 if (len32 & 3) {
3972 extra = 4 - (len32 & 3);
3973 len32 = (len32 + 4) & ~3;
3974 }
3975
3976 if (len32 == 4) {
3977 u8 buf[4];
3978
3979 if (cmd_flags)
3980 cmd_flags = BNX2_NVM_COMMAND_LAST;
3981 else
3982 cmd_flags = BNX2_NVM_COMMAND_FIRST |
3983 BNX2_NVM_COMMAND_LAST;
3984
3985 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
3986
3987 memcpy(ret_buf, buf, 4 - extra);
3988 }
3989 else if (len32 > 0) {
3990 u8 buf[4];
3991
3992 /* Read the first word. */
3993 if (cmd_flags)
3994 cmd_flags = 0;
3995 else
3996 cmd_flags = BNX2_NVM_COMMAND_FIRST;
3997
3998 rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, cmd_flags);
3999
4000 /* Advance to the next dword. */
4001 offset32 += 4;
4002 ret_buf += 4;
4003 len32 -= 4;
4004
4005 while (len32 > 4 && rc == 0) {
4006 rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, 0);
4007
4008 /* Advance to the next dword. */
4009 offset32 += 4;
4010 ret_buf += 4;
4011 len32 -= 4;
4012 }
4013
4014 if (rc)
4015 return rc;
4016
4017 cmd_flags = BNX2_NVM_COMMAND_LAST;
4018 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4019
4020 memcpy(ret_buf, buf, 4 - extra);
4021 }
4022
4023 /* Disable access to flash interface */
4024 bnx2_disable_nvram_access(bp);
4025
4026 bnx2_release_nvram_lock(bp);
4027
4028 return rc;
4029}
4030
4031static int
4032bnx2_nvram_write(struct bnx2 *bp, u32 offset, u8 *data_buf,
4033 int buf_size)
4034{
4035 u32 written, offset32, len32;
Michael Chane6be7632007-01-08 19:56:13 -08004036 u8 *buf, start[4], end[4], *align_buf = NULL, *flash_buffer = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07004037 int rc = 0;
4038 int align_start, align_end;
4039
4040 buf = data_buf;
4041 offset32 = offset;
4042 len32 = buf_size;
4043 align_start = align_end = 0;
4044
4045 if ((align_start = (offset32 & 3))) {
4046 offset32 &= ~3;
Michael Chanc8738792007-03-30 14:53:06 -07004047 len32 += align_start;
4048 if (len32 < 4)
4049 len32 = 4;
Michael Chanb6016b72005-05-26 13:03:09 -07004050 if ((rc = bnx2_nvram_read(bp, offset32, start, 4)))
4051 return rc;
4052 }
4053
4054 if (len32 & 3) {
Michael Chanc8738792007-03-30 14:53:06 -07004055 align_end = 4 - (len32 & 3);
4056 len32 += align_end;
4057 if ((rc = bnx2_nvram_read(bp, offset32 + len32 - 4, end, 4)))
4058 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07004059 }
4060
4061 if (align_start || align_end) {
Michael Chane6be7632007-01-08 19:56:13 -08004062 align_buf = kmalloc(len32, GFP_KERNEL);
4063 if (align_buf == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07004064 return -ENOMEM;
4065 if (align_start) {
Michael Chane6be7632007-01-08 19:56:13 -08004066 memcpy(align_buf, start, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004067 }
4068 if (align_end) {
Michael Chane6be7632007-01-08 19:56:13 -08004069 memcpy(align_buf + len32 - 4, end, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004070 }
Michael Chane6be7632007-01-08 19:56:13 -08004071 memcpy(align_buf + align_start, data_buf, buf_size);
4072 buf = align_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07004073 }
4074
Michael Chane30372c2007-07-16 18:26:23 -07004075 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanae181bc2006-05-22 16:39:20 -07004076 flash_buffer = kmalloc(264, GFP_KERNEL);
4077 if (flash_buffer == NULL) {
4078 rc = -ENOMEM;
4079 goto nvram_write_end;
4080 }
4081 }
4082
Michael Chanb6016b72005-05-26 13:03:09 -07004083 written = 0;
4084 while ((written < len32) && (rc == 0)) {
4085 u32 page_start, page_end, data_start, data_end;
4086 u32 addr, cmd_flags;
4087 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07004088
4089 /* Find the page_start addr */
4090 page_start = offset32 + written;
4091 page_start -= (page_start % bp->flash_info->page_size);
4092 /* Find the page_end addr */
4093 page_end = page_start + bp->flash_info->page_size;
4094 /* Find the data_start addr */
4095 data_start = (written == 0) ? offset32 : page_start;
4096 /* Find the data_end addr */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004097 data_end = (page_end > offset32 + len32) ?
Michael Chanb6016b72005-05-26 13:03:09 -07004098 (offset32 + len32) : page_end;
4099
4100 /* Request access to the flash interface. */
4101 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4102 goto nvram_write_end;
4103
4104 /* Enable access to flash interface */
4105 bnx2_enable_nvram_access(bp);
4106
4107 cmd_flags = BNX2_NVM_COMMAND_FIRST;
Michael Chane30372c2007-07-16 18:26:23 -07004108 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004109 int j;
4110
4111 /* Read the whole page into the buffer
4112 * (non-buffer flash only) */
4113 for (j = 0; j < bp->flash_info->page_size; j += 4) {
4114 if (j == (bp->flash_info->page_size - 4)) {
4115 cmd_flags |= BNX2_NVM_COMMAND_LAST;
4116 }
4117 rc = bnx2_nvram_read_dword(bp,
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004118 page_start + j,
4119 &flash_buffer[j],
Michael Chanb6016b72005-05-26 13:03:09 -07004120 cmd_flags);
4121
4122 if (rc)
4123 goto nvram_write_end;
4124
4125 cmd_flags = 0;
4126 }
4127 }
4128
4129 /* Enable writes to flash interface (unlock write-protect) */
4130 if ((rc = bnx2_enable_nvram_write(bp)) != 0)
4131 goto nvram_write_end;
4132
Michael Chanb6016b72005-05-26 13:03:09 -07004133 /* Loop to write back the buffer data from page_start to
4134 * data_start */
4135 i = 0;
Michael Chane30372c2007-07-16 18:26:23 -07004136 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanc8738792007-03-30 14:53:06 -07004137 /* Erase the page */
4138 if ((rc = bnx2_nvram_erase_page(bp, page_start)) != 0)
4139 goto nvram_write_end;
4140
4141 /* Re-enable the write again for the actual write */
4142 bnx2_enable_nvram_write(bp);
4143
Michael Chanb6016b72005-05-26 13:03:09 -07004144 for (addr = page_start; addr < data_start;
4145 addr += 4, i += 4) {
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004146
Michael Chanb6016b72005-05-26 13:03:09 -07004147 rc = bnx2_nvram_write_dword(bp, addr,
4148 &flash_buffer[i], cmd_flags);
4149
4150 if (rc != 0)
4151 goto nvram_write_end;
4152
4153 cmd_flags = 0;
4154 }
4155 }
4156
4157 /* Loop to write the new data from data_start to data_end */
Michael Chanbae25762006-05-22 16:38:38 -07004158 for (addr = data_start; addr < data_end; addr += 4, i += 4) {
Michael Chanb6016b72005-05-26 13:03:09 -07004159 if ((addr == page_end - 4) ||
Michael Chane30372c2007-07-16 18:26:23 -07004160 ((bp->flash_info->flags & BNX2_NV_BUFFERED) &&
Michael Chanb6016b72005-05-26 13:03:09 -07004161 (addr == data_end - 4))) {
4162
4163 cmd_flags |= BNX2_NVM_COMMAND_LAST;
4164 }
4165 rc = bnx2_nvram_write_dword(bp, addr, buf,
4166 cmd_flags);
4167
4168 if (rc != 0)
4169 goto nvram_write_end;
4170
4171 cmd_flags = 0;
4172 buf += 4;
4173 }
4174
4175 /* Loop to write back the buffer data from data_end
4176 * to page_end */
Michael Chane30372c2007-07-16 18:26:23 -07004177 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004178 for (addr = data_end; addr < page_end;
4179 addr += 4, i += 4) {
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004180
Michael Chanb6016b72005-05-26 13:03:09 -07004181 if (addr == page_end-4) {
4182 cmd_flags = BNX2_NVM_COMMAND_LAST;
4183 }
4184 rc = bnx2_nvram_write_dword(bp, addr,
4185 &flash_buffer[i], cmd_flags);
4186
4187 if (rc != 0)
4188 goto nvram_write_end;
4189
4190 cmd_flags = 0;
4191 }
4192 }
4193
4194 /* Disable writes to flash interface (lock write-protect) */
4195 bnx2_disable_nvram_write(bp);
4196
4197 /* Disable access to flash interface */
4198 bnx2_disable_nvram_access(bp);
4199 bnx2_release_nvram_lock(bp);
4200
4201 /* Increment written */
4202 written += data_end - data_start;
4203 }
4204
4205nvram_write_end:
Michael Chane6be7632007-01-08 19:56:13 -08004206 kfree(flash_buffer);
4207 kfree(align_buf);
Michael Chanb6016b72005-05-26 13:03:09 -07004208 return rc;
4209}
4210
Michael Chan0d8a6572007-07-07 22:49:43 -07004211static void
4212bnx2_init_remote_phy(struct bnx2 *bp)
4213{
4214 u32 val;
4215
Michael Chan583c28e2008-01-21 19:51:35 -08004216 bp->phy_flags &= ~BNX2_PHY_FLAG_REMOTE_PHY_CAP;
4217 if (!(bp->phy_flags & BNX2_PHY_FLAG_SERDES))
Michael Chan0d8a6572007-07-07 22:49:43 -07004218 return;
4219
Michael Chan2726d6e2008-01-29 21:35:05 -08004220 val = bnx2_shmem_rd(bp, BNX2_FW_CAP_MB);
Michael Chan0d8a6572007-07-07 22:49:43 -07004221 if ((val & BNX2_FW_CAP_SIGNATURE_MASK) != BNX2_FW_CAP_SIGNATURE)
4222 return;
4223
4224 if (val & BNX2_FW_CAP_REMOTE_PHY_CAPABLE) {
Michael Chan583c28e2008-01-21 19:51:35 -08004225 bp->phy_flags |= BNX2_PHY_FLAG_REMOTE_PHY_CAP;
Michael Chan0d8a6572007-07-07 22:49:43 -07004226
Michael Chan2726d6e2008-01-29 21:35:05 -08004227 val = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
Michael Chan0d8a6572007-07-07 22:49:43 -07004228 if (val & BNX2_LINK_STATUS_SERDES_LINK)
4229 bp->phy_port = PORT_FIBRE;
4230 else
4231 bp->phy_port = PORT_TP;
Michael Chan489310a2007-10-10 16:16:31 -07004232
4233 if (netif_running(bp->dev)) {
4234 u32 sig;
4235
Michael Chan489310a2007-10-10 16:16:31 -07004236 sig = BNX2_DRV_ACK_CAP_SIGNATURE |
4237 BNX2_FW_CAP_REMOTE_PHY_CAPABLE;
Michael Chan2726d6e2008-01-29 21:35:05 -08004238 bnx2_shmem_wr(bp, BNX2_DRV_ACK_CAP_MB, sig);
Michael Chan489310a2007-10-10 16:16:31 -07004239 }
Michael Chan0d8a6572007-07-07 22:49:43 -07004240 }
4241}
4242
Michael Chanb4b36042007-12-20 19:59:30 -08004243static void
4244bnx2_setup_msix_tbl(struct bnx2 *bp)
4245{
4246 REG_WR(bp, BNX2_PCI_GRC_WINDOW_ADDR, BNX2_PCI_GRC_WINDOW_ADDR_SEP_WIN);
4247
4248 REG_WR(bp, BNX2_PCI_GRC_WINDOW2_ADDR, BNX2_MSIX_TABLE_ADDR);
4249 REG_WR(bp, BNX2_PCI_GRC_WINDOW3_ADDR, BNX2_MSIX_PBA_ADDR);
4250}
4251
Michael Chanb6016b72005-05-26 13:03:09 -07004252static int
4253bnx2_reset_chip(struct bnx2 *bp, u32 reset_code)
4254{
4255 u32 val;
4256 int i, rc = 0;
Michael Chan489310a2007-10-10 16:16:31 -07004257 u8 old_port;
Michael Chanb6016b72005-05-26 13:03:09 -07004258
4259 /* Wait for the current PCI transaction to complete before
4260 * issuing a reset. */
4261 REG_WR(bp, BNX2_MISC_ENABLE_CLR_BITS,
4262 BNX2_MISC_ENABLE_CLR_BITS_TX_DMA_ENABLE |
4263 BNX2_MISC_ENABLE_CLR_BITS_DMA_ENGINE_ENABLE |
4264 BNX2_MISC_ENABLE_CLR_BITS_RX_DMA_ENABLE |
4265 BNX2_MISC_ENABLE_CLR_BITS_HOST_COALESCE_ENABLE);
4266 val = REG_RD(bp, BNX2_MISC_ENABLE_CLR_BITS);
4267 udelay(5);
4268
Michael Chanb090ae22006-01-23 16:07:10 -08004269 /* Wait for the firmware to tell us it is ok to issue a reset. */
4270 bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT0 | reset_code, 1);
4271
Michael Chanb6016b72005-05-26 13:03:09 -07004272 /* Deposit a driver reset signature so the firmware knows that
4273 * this is a soft reset. */
Michael Chan2726d6e2008-01-29 21:35:05 -08004274 bnx2_shmem_wr(bp, BNX2_DRV_RESET_SIGNATURE,
4275 BNX2_DRV_RESET_SIGNATURE_MAGIC);
Michael Chanb6016b72005-05-26 13:03:09 -07004276
Michael Chanb6016b72005-05-26 13:03:09 -07004277 /* Do a dummy read to force the chip to complete all current transaction
4278 * before we issue a reset. */
4279 val = REG_RD(bp, BNX2_MISC_ID);
4280
Michael Chan234754d2006-11-19 14:11:41 -08004281 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4282 REG_WR(bp, BNX2_MISC_COMMAND, BNX2_MISC_COMMAND_SW_RESET);
4283 REG_RD(bp, BNX2_MISC_COMMAND);
4284 udelay(5);
Michael Chanb6016b72005-05-26 13:03:09 -07004285
Michael Chan234754d2006-11-19 14:11:41 -08004286 val = BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
4287 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
Michael Chanb6016b72005-05-26 13:03:09 -07004288
Michael Chan234754d2006-11-19 14:11:41 -08004289 pci_write_config_dword(bp->pdev, BNX2_PCICFG_MISC_CONFIG, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004290
Michael Chan234754d2006-11-19 14:11:41 -08004291 } else {
4292 val = BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4293 BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
4294 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
4295
4296 /* Chip reset. */
4297 REG_WR(bp, BNX2_PCICFG_MISC_CONFIG, val);
4298
Michael Chan594a9df2007-08-28 15:39:42 -07004299 /* Reading back any register after chip reset will hang the
4300 * bus on 5706 A0 and A1. The msleep below provides plenty
4301 * of margin for write posting.
4302 */
Michael Chan234754d2006-11-19 14:11:41 -08004303 if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
Arjan van de Ven8e545882007-08-28 14:34:43 -07004304 (CHIP_ID(bp) == CHIP_ID_5706_A1))
4305 msleep(20);
Michael Chanb6016b72005-05-26 13:03:09 -07004306
Michael Chan234754d2006-11-19 14:11:41 -08004307 /* Reset takes approximate 30 usec */
4308 for (i = 0; i < 10; i++) {
4309 val = REG_RD(bp, BNX2_PCICFG_MISC_CONFIG);
4310 if ((val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4311 BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) == 0)
4312 break;
4313 udelay(10);
4314 }
4315
4316 if (val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4317 BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) {
4318 printk(KERN_ERR PFX "Chip reset did not complete\n");
4319 return -EBUSY;
4320 }
Michael Chanb6016b72005-05-26 13:03:09 -07004321 }
4322
4323 /* Make sure byte swapping is properly configured. */
4324 val = REG_RD(bp, BNX2_PCI_SWAP_DIAG0);
4325 if (val != 0x01020304) {
4326 printk(KERN_ERR PFX "Chip not in correct endian mode\n");
4327 return -ENODEV;
4328 }
4329
Michael Chanb6016b72005-05-26 13:03:09 -07004330 /* Wait for the firmware to finish its initialization. */
Michael Chanb090ae22006-01-23 16:07:10 -08004331 rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT1 | reset_code, 0);
4332 if (rc)
4333 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07004334
Michael Chan0d8a6572007-07-07 22:49:43 -07004335 spin_lock_bh(&bp->phy_lock);
Michael Chan489310a2007-10-10 16:16:31 -07004336 old_port = bp->phy_port;
Michael Chan0d8a6572007-07-07 22:49:43 -07004337 bnx2_init_remote_phy(bp);
Michael Chan583c28e2008-01-21 19:51:35 -08004338 if ((bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) &&
4339 old_port != bp->phy_port)
Michael Chan0d8a6572007-07-07 22:49:43 -07004340 bnx2_set_default_remote_link(bp);
4341 spin_unlock_bh(&bp->phy_lock);
4342
Michael Chanb6016b72005-05-26 13:03:09 -07004343 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
4344 /* Adjust the voltage regular to two steps lower. The default
4345 * of this register is 0x0000000e. */
4346 REG_WR(bp, BNX2_MISC_VREG_CONTROL, 0x000000fa);
4347
4348 /* Remove bad rbuf memory from the free pool. */
4349 rc = bnx2_alloc_bad_rbuf(bp);
4350 }
4351
David S. Millerf86e82f2008-01-21 17:15:40 -08004352 if (bp->flags & BNX2_FLAG_USING_MSIX)
Michael Chanb4b36042007-12-20 19:59:30 -08004353 bnx2_setup_msix_tbl(bp);
4354
Michael Chanb6016b72005-05-26 13:03:09 -07004355 return rc;
4356}
4357
4358static int
4359bnx2_init_chip(struct bnx2 *bp)
4360{
4361 u32 val;
Michael Chanb4b36042007-12-20 19:59:30 -08004362 int rc, i;
Michael Chanb6016b72005-05-26 13:03:09 -07004363
4364 /* Make sure the interrupt is not active. */
4365 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
4366
4367 val = BNX2_DMA_CONFIG_DATA_BYTE_SWAP |
4368 BNX2_DMA_CONFIG_DATA_WORD_SWAP |
4369#ifdef __BIG_ENDIAN
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004370 BNX2_DMA_CONFIG_CNTL_BYTE_SWAP |
Michael Chanb6016b72005-05-26 13:03:09 -07004371#endif
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004372 BNX2_DMA_CONFIG_CNTL_WORD_SWAP |
Michael Chanb6016b72005-05-26 13:03:09 -07004373 DMA_READ_CHANS << 12 |
4374 DMA_WRITE_CHANS << 16;
4375
4376 val |= (0x2 << 20) | (1 << 11);
4377
David S. Millerf86e82f2008-01-21 17:15:40 -08004378 if ((bp->flags & BNX2_FLAG_PCIX) && (bp->bus_speed_mhz == 133))
Michael Chanb6016b72005-05-26 13:03:09 -07004379 val |= (1 << 23);
4380
4381 if ((CHIP_NUM(bp) == CHIP_NUM_5706) &&
David S. Millerf86e82f2008-01-21 17:15:40 -08004382 (CHIP_ID(bp) != CHIP_ID_5706_A0) && !(bp->flags & BNX2_FLAG_PCIX))
Michael Chanb6016b72005-05-26 13:03:09 -07004383 val |= BNX2_DMA_CONFIG_CNTL_PING_PONG_DMA;
4384
4385 REG_WR(bp, BNX2_DMA_CONFIG, val);
4386
4387 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
4388 val = REG_RD(bp, BNX2_TDMA_CONFIG);
4389 val |= BNX2_TDMA_CONFIG_ONE_DMA;
4390 REG_WR(bp, BNX2_TDMA_CONFIG, val);
4391 }
4392
David S. Millerf86e82f2008-01-21 17:15:40 -08004393 if (bp->flags & BNX2_FLAG_PCIX) {
Michael Chanb6016b72005-05-26 13:03:09 -07004394 u16 val16;
4395
4396 pci_read_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
4397 &val16);
4398 pci_write_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
4399 val16 & ~PCI_X_CMD_ERO);
4400 }
4401
4402 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
4403 BNX2_MISC_ENABLE_SET_BITS_HOST_COALESCE_ENABLE |
4404 BNX2_MISC_ENABLE_STATUS_BITS_RX_V2P_ENABLE |
4405 BNX2_MISC_ENABLE_STATUS_BITS_CONTEXT_ENABLE);
4406
4407 /* Initialize context mapping and zero out the quick contexts. The
4408 * context block must have already been enabled. */
Michael Chan641bdcd2007-06-04 21:22:24 -07004409 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4410 rc = bnx2_init_5709_context(bp);
4411 if (rc)
4412 return rc;
4413 } else
Michael Chan59b47d82006-11-19 14:10:45 -08004414 bnx2_init_context(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07004415
Michael Chanfba9fe92006-06-12 22:21:25 -07004416 if ((rc = bnx2_init_cpus(bp)) != 0)
4417 return rc;
4418
Michael Chanb6016b72005-05-26 13:03:09 -07004419 bnx2_init_nvram(bp);
4420
4421 bnx2_set_mac_addr(bp);
4422
4423 val = REG_RD(bp, BNX2_MQ_CONFIG);
4424 val &= ~BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE;
4425 val |= BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE_256;
Michael Chan68c9f752007-04-24 15:35:53 -07004426 if (CHIP_ID(bp) == CHIP_ID_5709_A0 || CHIP_ID(bp) == CHIP_ID_5709_A1)
4427 val |= BNX2_MQ_CONFIG_HALT_DIS;
4428
Michael Chanb6016b72005-05-26 13:03:09 -07004429 REG_WR(bp, BNX2_MQ_CONFIG, val);
4430
4431 val = 0x10000 + (MAX_CID_CNT * MB_KERNEL_CTX_SIZE);
4432 REG_WR(bp, BNX2_MQ_KNL_BYP_WIND_START, val);
4433 REG_WR(bp, BNX2_MQ_KNL_WIND_END, val);
4434
4435 val = (BCM_PAGE_BITS - 8) << 24;
4436 REG_WR(bp, BNX2_RV2P_CONFIG, val);
4437
4438 /* Configure page size. */
4439 val = REG_RD(bp, BNX2_TBDR_CONFIG);
4440 val &= ~BNX2_TBDR_CONFIG_PAGE_SIZE;
4441 val |= (BCM_PAGE_BITS - 8) << 24 | 0x40;
4442 REG_WR(bp, BNX2_TBDR_CONFIG, val);
4443
4444 val = bp->mac_addr[0] +
4445 (bp->mac_addr[1] << 8) +
4446 (bp->mac_addr[2] << 16) +
4447 bp->mac_addr[3] +
4448 (bp->mac_addr[4] << 8) +
4449 (bp->mac_addr[5] << 16);
4450 REG_WR(bp, BNX2_EMAC_BACKOFF_SEED, val);
4451
4452 /* Program the MTU. Also include 4 bytes for CRC32. */
4453 val = bp->dev->mtu + ETH_HLEN + 4;
4454 if (val > (MAX_ETHERNET_PACKET_SIZE + 4))
4455 val |= BNX2_EMAC_RX_MTU_SIZE_JUMBO_ENA;
4456 REG_WR(bp, BNX2_EMAC_RX_MTU_SIZE, val);
4457
Michael Chanb4b36042007-12-20 19:59:30 -08004458 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++)
4459 bp->bnx2_napi[i].last_status_idx = 0;
4460
Michael Chanb6016b72005-05-26 13:03:09 -07004461 bp->rx_mode = BNX2_EMAC_RX_MODE_SORT_MODE;
4462
4463 /* Set up how to generate a link change interrupt. */
4464 REG_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
4465
4466 REG_WR(bp, BNX2_HC_STATUS_ADDR_L,
4467 (u64) bp->status_blk_mapping & 0xffffffff);
4468 REG_WR(bp, BNX2_HC_STATUS_ADDR_H, (u64) bp->status_blk_mapping >> 32);
4469
4470 REG_WR(bp, BNX2_HC_STATISTICS_ADDR_L,
4471 (u64) bp->stats_blk_mapping & 0xffffffff);
4472 REG_WR(bp, BNX2_HC_STATISTICS_ADDR_H,
4473 (u64) bp->stats_blk_mapping >> 32);
4474
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004475 REG_WR(bp, BNX2_HC_TX_QUICK_CONS_TRIP,
Michael Chanb6016b72005-05-26 13:03:09 -07004476 (bp->tx_quick_cons_trip_int << 16) | bp->tx_quick_cons_trip);
4477
4478 REG_WR(bp, BNX2_HC_RX_QUICK_CONS_TRIP,
4479 (bp->rx_quick_cons_trip_int << 16) | bp->rx_quick_cons_trip);
4480
4481 REG_WR(bp, BNX2_HC_COMP_PROD_TRIP,
4482 (bp->comp_prod_trip_int << 16) | bp->comp_prod_trip);
4483
4484 REG_WR(bp, BNX2_HC_TX_TICKS, (bp->tx_ticks_int << 16) | bp->tx_ticks);
4485
4486 REG_WR(bp, BNX2_HC_RX_TICKS, (bp->rx_ticks_int << 16) | bp->rx_ticks);
4487
4488 REG_WR(bp, BNX2_HC_COM_TICKS,
4489 (bp->com_ticks_int << 16) | bp->com_ticks);
4490
4491 REG_WR(bp, BNX2_HC_CMD_TICKS,
4492 (bp->cmd_ticks_int << 16) | bp->cmd_ticks);
4493
Michael Chan02537b062007-06-04 21:24:07 -07004494 if (CHIP_NUM(bp) == CHIP_NUM_5708)
4495 REG_WR(bp, BNX2_HC_STATS_TICKS, 0);
4496 else
Michael Chan7ea69202007-07-16 18:27:10 -07004497 REG_WR(bp, BNX2_HC_STATS_TICKS, bp->stats_ticks);
Michael Chanb6016b72005-05-26 13:03:09 -07004498 REG_WR(bp, BNX2_HC_STAT_COLLECT_TICKS, 0xbb8); /* 3ms */
4499
4500 if (CHIP_ID(bp) == CHIP_ID_5706_A1)
Michael Chan8e6a72c2007-05-03 13:24:48 -07004501 val = BNX2_HC_CONFIG_COLLECT_STATS;
Michael Chanb6016b72005-05-26 13:03:09 -07004502 else {
Michael Chan8e6a72c2007-05-03 13:24:48 -07004503 val = BNX2_HC_CONFIG_RX_TMR_MODE | BNX2_HC_CONFIG_TX_TMR_MODE |
4504 BNX2_HC_CONFIG_COLLECT_STATS;
Michael Chanb6016b72005-05-26 13:03:09 -07004505 }
4506
David S. Millerf86e82f2008-01-21 17:15:40 -08004507 if (bp->flags & BNX2_FLAG_USING_MSIX) {
Michael Chan6f743ca2008-01-29 21:34:08 -08004508 u32 base = ((BNX2_TX_VEC - 1) * BNX2_HC_SB_CONFIG_SIZE) +
4509 BNX2_HC_SB_CONFIG_1;
4510
Michael Chanc76c0472007-12-20 20:01:19 -08004511 REG_WR(bp, BNX2_HC_MSIX_BIT_VECTOR,
4512 BNX2_HC_MSIX_BIT_VECTOR_VAL);
4513
Michael Chan6f743ca2008-01-29 21:34:08 -08004514 REG_WR(bp, base,
Michael Chanc76c0472007-12-20 20:01:19 -08004515 BNX2_HC_SB_CONFIG_1_TX_TMR_MODE |
4516 BNX2_HC_SB_CONFIG_1_ONE_SHOT);
4517
Michael Chan6f743ca2008-01-29 21:34:08 -08004518 REG_WR(bp, base + BNX2_HC_TX_QUICK_CONS_TRIP_OFF,
Michael Chanc76c0472007-12-20 20:01:19 -08004519 (bp->tx_quick_cons_trip_int << 16) |
4520 bp->tx_quick_cons_trip);
4521
Michael Chan6f743ca2008-01-29 21:34:08 -08004522 REG_WR(bp, base + BNX2_HC_TX_TICKS_OFF,
Michael Chanc76c0472007-12-20 20:01:19 -08004523 (bp->tx_ticks_int << 16) | bp->tx_ticks);
4524
4525 val |= BNX2_HC_CONFIG_SB_ADDR_INC_128B;
4526 }
4527
David S. Millerf86e82f2008-01-21 17:15:40 -08004528 if (bp->flags & BNX2_FLAG_ONE_SHOT_MSI)
Michael Chan8e6a72c2007-05-03 13:24:48 -07004529 val |= BNX2_HC_CONFIG_ONE_SHOT;
4530
4531 REG_WR(bp, BNX2_HC_CONFIG, val);
4532
Michael Chanb6016b72005-05-26 13:03:09 -07004533 /* Clear internal stats counters. */
4534 REG_WR(bp, BNX2_HC_COMMAND, BNX2_HC_COMMAND_CLR_STAT_NOW);
4535
Michael Chanda3e4fb2007-05-03 13:24:23 -07004536 REG_WR(bp, BNX2_HC_ATTN_BITS_ENABLE, STATUS_ATTN_EVENTS);
Michael Chanb6016b72005-05-26 13:03:09 -07004537
4538 /* Initialize the receive filter. */
4539 bnx2_set_rx_mode(bp->dev);
4540
Michael Chan0aa38df2007-06-04 21:23:06 -07004541 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4542 val = REG_RD(bp, BNX2_MISC_NEW_CORE_CTL);
4543 val |= BNX2_MISC_NEW_CORE_CTL_DMA_ENABLE;
4544 REG_WR(bp, BNX2_MISC_NEW_CORE_CTL, val);
4545 }
Michael Chanb090ae22006-01-23 16:07:10 -08004546 rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT2 | BNX2_DRV_MSG_CODE_RESET,
4547 0);
Michael Chanb6016b72005-05-26 13:03:09 -07004548
Michael Chandf149d72007-07-07 22:51:36 -07004549 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS, BNX2_MISC_ENABLE_DEFAULT);
Michael Chanb6016b72005-05-26 13:03:09 -07004550 REG_RD(bp, BNX2_MISC_ENABLE_SET_BITS);
4551
4552 udelay(20);
4553
Michael Chanbf5295b2006-03-23 01:11:56 -08004554 bp->hc_cmd = REG_RD(bp, BNX2_HC_COMMAND);
4555
Michael Chanb090ae22006-01-23 16:07:10 -08004556 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07004557}
4558
Michael Chan59b47d82006-11-19 14:10:45 -08004559static void
Michael Chanc76c0472007-12-20 20:01:19 -08004560bnx2_clear_ring_states(struct bnx2 *bp)
4561{
4562 struct bnx2_napi *bnapi;
4563 int i;
4564
4565 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
4566 bnapi = &bp->bnx2_napi[i];
4567
4568 bnapi->tx_cons = 0;
4569 bnapi->hw_tx_cons = 0;
4570 bnapi->rx_prod_bseq = 0;
4571 bnapi->rx_prod = 0;
4572 bnapi->rx_cons = 0;
4573 bnapi->rx_pg_prod = 0;
4574 bnapi->rx_pg_cons = 0;
4575 }
4576}
4577
4578static void
Michael Chan59b47d82006-11-19 14:10:45 -08004579bnx2_init_tx_context(struct bnx2 *bp, u32 cid)
4580{
4581 u32 val, offset0, offset1, offset2, offset3;
Michael Chan62a83132008-01-29 21:35:40 -08004582 u32 cid_addr = GET_CID_ADDR(cid);
Michael Chan59b47d82006-11-19 14:10:45 -08004583
4584 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4585 offset0 = BNX2_L2CTX_TYPE_XI;
4586 offset1 = BNX2_L2CTX_CMD_TYPE_XI;
4587 offset2 = BNX2_L2CTX_TBDR_BHADDR_HI_XI;
4588 offset3 = BNX2_L2CTX_TBDR_BHADDR_LO_XI;
4589 } else {
4590 offset0 = BNX2_L2CTX_TYPE;
4591 offset1 = BNX2_L2CTX_CMD_TYPE;
4592 offset2 = BNX2_L2CTX_TBDR_BHADDR_HI;
4593 offset3 = BNX2_L2CTX_TBDR_BHADDR_LO;
4594 }
4595 val = BNX2_L2CTX_TYPE_TYPE_L2 | BNX2_L2CTX_TYPE_SIZE_L2;
Michael Chan62a83132008-01-29 21:35:40 -08004596 bnx2_ctx_wr(bp, cid_addr, offset0, val);
Michael Chan59b47d82006-11-19 14:10:45 -08004597
4598 val = BNX2_L2CTX_CMD_TYPE_TYPE_L2 | (8 << 16);
Michael Chan62a83132008-01-29 21:35:40 -08004599 bnx2_ctx_wr(bp, cid_addr, offset1, val);
Michael Chan59b47d82006-11-19 14:10:45 -08004600
4601 val = (u64) bp->tx_desc_mapping >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08004602 bnx2_ctx_wr(bp, cid_addr, offset2, val);
Michael Chan59b47d82006-11-19 14:10:45 -08004603
4604 val = (u64) bp->tx_desc_mapping & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08004605 bnx2_ctx_wr(bp, cid_addr, offset3, val);
Michael Chan59b47d82006-11-19 14:10:45 -08004606}
Michael Chanb6016b72005-05-26 13:03:09 -07004607
4608static void
4609bnx2_init_tx_ring(struct bnx2 *bp)
4610{
4611 struct tx_bd *txbd;
Michael Chanc76c0472007-12-20 20:01:19 -08004612 u32 cid = TX_CID;
4613 struct bnx2_napi *bnapi;
4614
4615 bp->tx_vec = 0;
David S. Millerf86e82f2008-01-21 17:15:40 -08004616 if (bp->flags & BNX2_FLAG_USING_MSIX) {
Michael Chanc76c0472007-12-20 20:01:19 -08004617 cid = TX_TSS_CID;
4618 bp->tx_vec = BNX2_TX_VEC;
4619 REG_WR(bp, BNX2_TSCH_TSS_CFG, BNX2_TX_INT_NUM |
4620 (TX_TSS_CID << 7));
4621 }
4622 bnapi = &bp->bnx2_napi[bp->tx_vec];
Michael Chanb6016b72005-05-26 13:03:09 -07004623
Michael Chan2f8af122006-08-15 01:39:10 -07004624 bp->tx_wake_thresh = bp->tx_ring_size / 2;
4625
Michael Chanb6016b72005-05-26 13:03:09 -07004626 txbd = &bp->tx_desc_ring[MAX_TX_DESC_CNT];
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004627
Michael Chanb6016b72005-05-26 13:03:09 -07004628 txbd->tx_bd_haddr_hi = (u64) bp->tx_desc_mapping >> 32;
4629 txbd->tx_bd_haddr_lo = (u64) bp->tx_desc_mapping & 0xffffffff;
4630
4631 bp->tx_prod = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07004632 bp->tx_prod_bseq = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004633
Michael Chan59b47d82006-11-19 14:10:45 -08004634 bp->tx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BIDX;
4635 bp->tx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BSEQ;
Michael Chanb6016b72005-05-26 13:03:09 -07004636
Michael Chan59b47d82006-11-19 14:10:45 -08004637 bnx2_init_tx_context(bp, cid);
Michael Chanb6016b72005-05-26 13:03:09 -07004638}
4639
4640static void
Michael Chan5d5d0012007-12-12 11:17:43 -08004641bnx2_init_rxbd_rings(struct rx_bd *rx_ring[], dma_addr_t dma[], u32 buf_size,
4642 int num_rings)
Michael Chanb6016b72005-05-26 13:03:09 -07004643{
Michael Chanb6016b72005-05-26 13:03:09 -07004644 int i;
Michael Chan5d5d0012007-12-12 11:17:43 -08004645 struct rx_bd *rxbd;
Michael Chanb6016b72005-05-26 13:03:09 -07004646
Michael Chan5d5d0012007-12-12 11:17:43 -08004647 for (i = 0; i < num_rings; i++) {
Michael Chan13daffa2006-03-20 17:49:20 -08004648 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07004649
Michael Chan5d5d0012007-12-12 11:17:43 -08004650 rxbd = &rx_ring[i][0];
Michael Chan13daffa2006-03-20 17:49:20 -08004651 for (j = 0; j < MAX_RX_DESC_CNT; j++, rxbd++) {
Michael Chan5d5d0012007-12-12 11:17:43 -08004652 rxbd->rx_bd_len = buf_size;
Michael Chan13daffa2006-03-20 17:49:20 -08004653 rxbd->rx_bd_flags = RX_BD_FLAGS_START | RX_BD_FLAGS_END;
4654 }
Michael Chan5d5d0012007-12-12 11:17:43 -08004655 if (i == (num_rings - 1))
Michael Chan13daffa2006-03-20 17:49:20 -08004656 j = 0;
4657 else
4658 j = i + 1;
Michael Chan5d5d0012007-12-12 11:17:43 -08004659 rxbd->rx_bd_haddr_hi = (u64) dma[j] >> 32;
4660 rxbd->rx_bd_haddr_lo = (u64) dma[j] & 0xffffffff;
Michael Chan13daffa2006-03-20 17:49:20 -08004661 }
Michael Chan5d5d0012007-12-12 11:17:43 -08004662}
4663
4664static void
4665bnx2_init_rx_ring(struct bnx2 *bp)
4666{
4667 int i;
4668 u16 prod, ring_prod;
4669 u32 val, rx_cid_addr = GET_CID_ADDR(RX_CID);
Michael Chanb4b36042007-12-20 19:59:30 -08004670 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
Michael Chan5d5d0012007-12-12 11:17:43 -08004671
Michael Chan5d5d0012007-12-12 11:17:43 -08004672 bnx2_init_rxbd_rings(bp->rx_desc_ring, bp->rx_desc_mapping,
4673 bp->rx_buf_use_size, bp->rx_max_ring);
4674
Michael Chan83e3fc82008-01-29 21:37:17 -08004675 bnx2_init_rx_context0(bp);
4676
4677 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4678 val = REG_RD(bp, BNX2_MQ_MAP_L2_5);
4679 REG_WR(bp, BNX2_MQ_MAP_L2_5, val | BNX2_MQ_MAP_L2_5_ARM);
4680 }
4681
Michael Chan62a83132008-01-29 21:35:40 -08004682 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, 0);
Michael Chan47bf4242007-12-12 11:19:12 -08004683 if (bp->rx_pg_ring_size) {
4684 bnx2_init_rxbd_rings(bp->rx_pg_desc_ring,
4685 bp->rx_pg_desc_mapping,
4686 PAGE_SIZE, bp->rx_max_pg_ring);
4687 val = (bp->rx_buf_use_size << 16) | PAGE_SIZE;
Michael Chan62a83132008-01-29 21:35:40 -08004688 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, val);
4689 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_RBDC_KEY,
Michael Chan47bf4242007-12-12 11:19:12 -08004690 BNX2_L2CTX_RBDC_JUMBO_KEY);
4691
4692 val = (u64) bp->rx_pg_desc_mapping[0] >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08004693 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_HI, val);
Michael Chan47bf4242007-12-12 11:19:12 -08004694
4695 val = (u64) bp->rx_pg_desc_mapping[0] & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08004696 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_LO, val);
Michael Chan47bf4242007-12-12 11:19:12 -08004697
4698 if (CHIP_NUM(bp) == CHIP_NUM_5709)
4699 REG_WR(bp, BNX2_MQ_MAP_L2_3, BNX2_MQ_MAP_L2_3_DEFAULT);
4700 }
Michael Chanb6016b72005-05-26 13:03:09 -07004701
Michael Chan13daffa2006-03-20 17:49:20 -08004702 val = (u64) bp->rx_desc_mapping[0] >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08004703 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_HI, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004704
Michael Chan13daffa2006-03-20 17:49:20 -08004705 val = (u64) bp->rx_desc_mapping[0] & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08004706 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_LO, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004707
Michael Chana1f60192007-12-20 19:57:19 -08004708 ring_prod = prod = bnapi->rx_pg_prod;
Michael Chan47bf4242007-12-12 11:19:12 -08004709 for (i = 0; i < bp->rx_pg_ring_size; i++) {
4710 if (bnx2_alloc_rx_page(bp, ring_prod) < 0)
4711 break;
4712 prod = NEXT_RX_BD(prod);
4713 ring_prod = RX_PG_RING_IDX(prod);
4714 }
Michael Chana1f60192007-12-20 19:57:19 -08004715 bnapi->rx_pg_prod = prod;
Michael Chan47bf4242007-12-12 11:19:12 -08004716
Michael Chana1f60192007-12-20 19:57:19 -08004717 ring_prod = prod = bnapi->rx_prod;
Michael Chan236b6392006-03-20 17:49:02 -08004718 for (i = 0; i < bp->rx_ring_size; i++) {
Michael Chana1f60192007-12-20 19:57:19 -08004719 if (bnx2_alloc_rx_skb(bp, bnapi, ring_prod) < 0) {
Michael Chanb6016b72005-05-26 13:03:09 -07004720 break;
4721 }
4722 prod = NEXT_RX_BD(prod);
4723 ring_prod = RX_RING_IDX(prod);
4724 }
Michael Chana1f60192007-12-20 19:57:19 -08004725 bnapi->rx_prod = prod;
Michael Chanb6016b72005-05-26 13:03:09 -07004726
Michael Chana1f60192007-12-20 19:57:19 -08004727 REG_WR16(bp, MB_RX_CID_ADDR + BNX2_L2CTX_HOST_PG_BDIDX,
4728 bnapi->rx_pg_prod);
Michael Chanb6016b72005-05-26 13:03:09 -07004729 REG_WR16(bp, MB_RX_CID_ADDR + BNX2_L2CTX_HOST_BDIDX, prod);
4730
Michael Chana1f60192007-12-20 19:57:19 -08004731 REG_WR(bp, MB_RX_CID_ADDR + BNX2_L2CTX_HOST_BSEQ, bnapi->rx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07004732}
4733
Michael Chan5d5d0012007-12-12 11:17:43 -08004734static u32 bnx2_find_max_ring(u32 ring_size, u32 max_size)
Michael Chan13daffa2006-03-20 17:49:20 -08004735{
Michael Chan5d5d0012007-12-12 11:17:43 -08004736 u32 max, num_rings = 1;
Michael Chan13daffa2006-03-20 17:49:20 -08004737
Michael Chan5d5d0012007-12-12 11:17:43 -08004738 while (ring_size > MAX_RX_DESC_CNT) {
4739 ring_size -= MAX_RX_DESC_CNT;
Michael Chan13daffa2006-03-20 17:49:20 -08004740 num_rings++;
4741 }
4742 /* round to next power of 2 */
Michael Chan5d5d0012007-12-12 11:17:43 -08004743 max = max_size;
Michael Chan13daffa2006-03-20 17:49:20 -08004744 while ((max & num_rings) == 0)
4745 max >>= 1;
4746
4747 if (num_rings != max)
4748 max <<= 1;
4749
Michael Chan5d5d0012007-12-12 11:17:43 -08004750 return max;
4751}
4752
4753static void
4754bnx2_set_rx_ring_size(struct bnx2 *bp, u32 size)
4755{
Michael Chan84eaa182007-12-12 11:19:57 -08004756 u32 rx_size, rx_space, jumbo_size;
Michael Chan5d5d0012007-12-12 11:17:43 -08004757
4758 /* 8 for CRC and VLAN */
Benjamin Lid89cb6a2008-05-16 22:18:57 -07004759 rx_size = bp->dev->mtu + ETH_HLEN + BNX2_RX_OFFSET + 8;
Michael Chan5d5d0012007-12-12 11:17:43 -08004760
Michael Chan84eaa182007-12-12 11:19:57 -08004761 rx_space = SKB_DATA_ALIGN(rx_size + BNX2_RX_ALIGN) + NET_SKB_PAD +
4762 sizeof(struct skb_shared_info);
4763
Benjamin Li601d3d12008-05-16 22:19:35 -07004764 bp->rx_copy_thresh = BNX2_RX_COPY_THRESH;
Michael Chan47bf4242007-12-12 11:19:12 -08004765 bp->rx_pg_ring_size = 0;
4766 bp->rx_max_pg_ring = 0;
4767 bp->rx_max_pg_ring_idx = 0;
David S. Millerf86e82f2008-01-21 17:15:40 -08004768 if ((rx_space > PAGE_SIZE) && !(bp->flags & BNX2_FLAG_JUMBO_BROKEN)) {
Michael Chan84eaa182007-12-12 11:19:57 -08004769 int pages = PAGE_ALIGN(bp->dev->mtu - 40) >> PAGE_SHIFT;
4770
4771 jumbo_size = size * pages;
4772 if (jumbo_size > MAX_TOTAL_RX_PG_DESC_CNT)
4773 jumbo_size = MAX_TOTAL_RX_PG_DESC_CNT;
4774
4775 bp->rx_pg_ring_size = jumbo_size;
4776 bp->rx_max_pg_ring = bnx2_find_max_ring(jumbo_size,
4777 MAX_RX_PG_RINGS);
4778 bp->rx_max_pg_ring_idx = (bp->rx_max_pg_ring * RX_DESC_CNT) - 1;
Benjamin Li601d3d12008-05-16 22:19:35 -07004779 rx_size = BNX2_RX_COPY_THRESH + BNX2_RX_OFFSET;
Michael Chan84eaa182007-12-12 11:19:57 -08004780 bp->rx_copy_thresh = 0;
4781 }
Michael Chan5d5d0012007-12-12 11:17:43 -08004782
4783 bp->rx_buf_use_size = rx_size;
4784 /* hw alignment */
4785 bp->rx_buf_size = bp->rx_buf_use_size + BNX2_RX_ALIGN;
Benjamin Lid89cb6a2008-05-16 22:18:57 -07004786 bp->rx_jumbo_thresh = rx_size - BNX2_RX_OFFSET;
Michael Chan5d5d0012007-12-12 11:17:43 -08004787 bp->rx_ring_size = size;
4788 bp->rx_max_ring = bnx2_find_max_ring(size, MAX_RX_RINGS);
Michael Chan13daffa2006-03-20 17:49:20 -08004789 bp->rx_max_ring_idx = (bp->rx_max_ring * RX_DESC_CNT) - 1;
4790}
4791
4792static void
Michael Chanb6016b72005-05-26 13:03:09 -07004793bnx2_free_tx_skbs(struct bnx2 *bp)
4794{
4795 int i;
4796
4797 if (bp->tx_buf_ring == NULL)
4798 return;
4799
4800 for (i = 0; i < TX_DESC_CNT; ) {
4801 struct sw_bd *tx_buf = &bp->tx_buf_ring[i];
4802 struct sk_buff *skb = tx_buf->skb;
4803 int j, last;
4804
4805 if (skb == NULL) {
4806 i++;
4807 continue;
4808 }
4809
4810 pci_unmap_single(bp->pdev, pci_unmap_addr(tx_buf, mapping),
4811 skb_headlen(skb), PCI_DMA_TODEVICE);
4812
4813 tx_buf->skb = NULL;
4814
4815 last = skb_shinfo(skb)->nr_frags;
4816 for (j = 0; j < last; j++) {
4817 tx_buf = &bp->tx_buf_ring[i + j + 1];
4818 pci_unmap_page(bp->pdev,
4819 pci_unmap_addr(tx_buf, mapping),
4820 skb_shinfo(skb)->frags[j].size,
4821 PCI_DMA_TODEVICE);
4822 }
Michael Chan745720e2006-06-29 12:37:41 -07004823 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07004824 i += j + 1;
4825 }
4826
4827}
4828
4829static void
4830bnx2_free_rx_skbs(struct bnx2 *bp)
4831{
4832 int i;
4833
4834 if (bp->rx_buf_ring == NULL)
4835 return;
4836
Michael Chan13daffa2006-03-20 17:49:20 -08004837 for (i = 0; i < bp->rx_max_ring_idx; i++) {
Michael Chanb6016b72005-05-26 13:03:09 -07004838 struct sw_bd *rx_buf = &bp->rx_buf_ring[i];
4839 struct sk_buff *skb = rx_buf->skb;
4840
Michael Chan05d0f1c2005-11-04 08:53:48 -08004841 if (skb == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07004842 continue;
4843
4844 pci_unmap_single(bp->pdev, pci_unmap_addr(rx_buf, mapping),
4845 bp->rx_buf_use_size, PCI_DMA_FROMDEVICE);
4846
4847 rx_buf->skb = NULL;
4848
Michael Chan745720e2006-06-29 12:37:41 -07004849 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07004850 }
Michael Chan47bf4242007-12-12 11:19:12 -08004851 for (i = 0; i < bp->rx_max_pg_ring_idx; i++)
4852 bnx2_free_rx_page(bp, i);
Michael Chanb6016b72005-05-26 13:03:09 -07004853}
4854
4855static void
4856bnx2_free_skbs(struct bnx2 *bp)
4857{
4858 bnx2_free_tx_skbs(bp);
4859 bnx2_free_rx_skbs(bp);
4860}
4861
4862static int
4863bnx2_reset_nic(struct bnx2 *bp, u32 reset_code)
4864{
4865 int rc;
4866
4867 rc = bnx2_reset_chip(bp, reset_code);
4868 bnx2_free_skbs(bp);
4869 if (rc)
4870 return rc;
4871
Michael Chanfba9fe92006-06-12 22:21:25 -07004872 if ((rc = bnx2_init_chip(bp)) != 0)
4873 return rc;
4874
Michael Chanc76c0472007-12-20 20:01:19 -08004875 bnx2_clear_ring_states(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07004876 bnx2_init_tx_ring(bp);
4877 bnx2_init_rx_ring(bp);
4878 return 0;
4879}
4880
4881static int
Michael Chan9a120bc2008-05-16 22:17:45 -07004882bnx2_init_nic(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07004883{
4884 int rc;
4885
4886 if ((rc = bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET)) != 0)
4887 return rc;
4888
Michael Chan80be4432006-11-19 14:07:28 -08004889 spin_lock_bh(&bp->phy_lock);
Michael Chan9a120bc2008-05-16 22:17:45 -07004890 bnx2_init_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07004891 bnx2_set_link(bp);
Michael Chan543a8272008-05-02 16:56:44 -07004892 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
4893 bnx2_remote_phy_event(bp);
Michael Chan0d8a6572007-07-07 22:49:43 -07004894 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07004895 return 0;
4896}
4897
4898static int
4899bnx2_test_registers(struct bnx2 *bp)
4900{
4901 int ret;
Michael Chan5bae30c2007-05-03 13:18:46 -07004902 int i, is_5709;
Arjan van de Venf71e1302006-03-03 21:33:57 -05004903 static const struct {
Michael Chanb6016b72005-05-26 13:03:09 -07004904 u16 offset;
4905 u16 flags;
Michael Chan5bae30c2007-05-03 13:18:46 -07004906#define BNX2_FL_NOT_5709 1
Michael Chanb6016b72005-05-26 13:03:09 -07004907 u32 rw_mask;
4908 u32 ro_mask;
4909 } reg_tbl[] = {
4910 { 0x006c, 0, 0x00000000, 0x0000003f },
4911 { 0x0090, 0, 0xffffffff, 0x00000000 },
4912 { 0x0094, 0, 0x00000000, 0x00000000 },
4913
Michael Chan5bae30c2007-05-03 13:18:46 -07004914 { 0x0404, BNX2_FL_NOT_5709, 0x00003f00, 0x00000000 },
4915 { 0x0418, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
4916 { 0x041c, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
4917 { 0x0420, BNX2_FL_NOT_5709, 0x00000000, 0x80ffffff },
4918 { 0x0424, BNX2_FL_NOT_5709, 0x00000000, 0x00000000 },
4919 { 0x0428, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
4920 { 0x0450, BNX2_FL_NOT_5709, 0x00000000, 0x0000ffff },
4921 { 0x0454, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
4922 { 0x0458, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
Michael Chanb6016b72005-05-26 13:03:09 -07004923
Michael Chan5bae30c2007-05-03 13:18:46 -07004924 { 0x0808, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
4925 { 0x0854, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
4926 { 0x0868, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
4927 { 0x086c, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
4928 { 0x0870, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
4929 { 0x0874, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
Michael Chanb6016b72005-05-26 13:03:09 -07004930
Michael Chan5bae30c2007-05-03 13:18:46 -07004931 { 0x0c00, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
4932 { 0x0c04, BNX2_FL_NOT_5709, 0x00000000, 0x03ff0001 },
4933 { 0x0c08, BNX2_FL_NOT_5709, 0x0f0ff073, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07004934
4935 { 0x1000, 0, 0x00000000, 0x00000001 },
Michael Chan15b169c2008-05-02 16:57:08 -07004936 { 0x1004, BNX2_FL_NOT_5709, 0x00000000, 0x000f0001 },
Michael Chanb6016b72005-05-26 13:03:09 -07004937
4938 { 0x1408, 0, 0x01c00800, 0x00000000 },
4939 { 0x149c, 0, 0x8000ffff, 0x00000000 },
4940 { 0x14a8, 0, 0x00000000, 0x000001ff },
Michael Chan5b0c76a2005-11-04 08:45:49 -08004941 { 0x14ac, 0, 0x0fffffff, 0x10000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07004942 { 0x14b0, 0, 0x00000002, 0x00000001 },
4943 { 0x14b8, 0, 0x00000000, 0x00000000 },
4944 { 0x14c0, 0, 0x00000000, 0x00000009 },
4945 { 0x14c4, 0, 0x00003fff, 0x00000000 },
4946 { 0x14cc, 0, 0x00000000, 0x00000001 },
4947 { 0x14d0, 0, 0xffffffff, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07004948
4949 { 0x1800, 0, 0x00000000, 0x00000001 },
4950 { 0x1804, 0, 0x00000000, 0x00000003 },
Michael Chanb6016b72005-05-26 13:03:09 -07004951
4952 { 0x2800, 0, 0x00000000, 0x00000001 },
4953 { 0x2804, 0, 0x00000000, 0x00003f01 },
4954 { 0x2808, 0, 0x0f3f3f03, 0x00000000 },
4955 { 0x2810, 0, 0xffff0000, 0x00000000 },
4956 { 0x2814, 0, 0xffff0000, 0x00000000 },
4957 { 0x2818, 0, 0xffff0000, 0x00000000 },
4958 { 0x281c, 0, 0xffff0000, 0x00000000 },
4959 { 0x2834, 0, 0xffffffff, 0x00000000 },
4960 { 0x2840, 0, 0x00000000, 0xffffffff },
4961 { 0x2844, 0, 0x00000000, 0xffffffff },
4962 { 0x2848, 0, 0xffffffff, 0x00000000 },
4963 { 0x284c, 0, 0xf800f800, 0x07ff07ff },
4964
4965 { 0x2c00, 0, 0x00000000, 0x00000011 },
4966 { 0x2c04, 0, 0x00000000, 0x00030007 },
4967
Michael Chanb6016b72005-05-26 13:03:09 -07004968 { 0x3c00, 0, 0x00000000, 0x00000001 },
4969 { 0x3c04, 0, 0x00000000, 0x00070000 },
4970 { 0x3c08, 0, 0x00007f71, 0x07f00000 },
4971 { 0x3c0c, 0, 0x1f3ffffc, 0x00000000 },
4972 { 0x3c10, 0, 0xffffffff, 0x00000000 },
4973 { 0x3c14, 0, 0x00000000, 0xffffffff },
4974 { 0x3c18, 0, 0x00000000, 0xffffffff },
4975 { 0x3c1c, 0, 0xfffff000, 0x00000000 },
4976 { 0x3c20, 0, 0xffffff00, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07004977
4978 { 0x5004, 0, 0x00000000, 0x0000007f },
4979 { 0x5008, 0, 0x0f0007ff, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07004980
Michael Chanb6016b72005-05-26 13:03:09 -07004981 { 0x5c00, 0, 0x00000000, 0x00000001 },
4982 { 0x5c04, 0, 0x00000000, 0x0003000f },
4983 { 0x5c08, 0, 0x00000003, 0x00000000 },
4984 { 0x5c0c, 0, 0x0000fff8, 0x00000000 },
4985 { 0x5c10, 0, 0x00000000, 0xffffffff },
4986 { 0x5c80, 0, 0x00000000, 0x0f7113f1 },
4987 { 0x5c84, 0, 0x00000000, 0x0000f333 },
4988 { 0x5c88, 0, 0x00000000, 0x00077373 },
4989 { 0x5c8c, 0, 0x00000000, 0x0007f737 },
4990
4991 { 0x6808, 0, 0x0000ff7f, 0x00000000 },
4992 { 0x680c, 0, 0xffffffff, 0x00000000 },
4993 { 0x6810, 0, 0xffffffff, 0x00000000 },
4994 { 0x6814, 0, 0xffffffff, 0x00000000 },
4995 { 0x6818, 0, 0xffffffff, 0x00000000 },
4996 { 0x681c, 0, 0xffffffff, 0x00000000 },
4997 { 0x6820, 0, 0x00ff00ff, 0x00000000 },
4998 { 0x6824, 0, 0x00ff00ff, 0x00000000 },
4999 { 0x6828, 0, 0x00ff00ff, 0x00000000 },
5000 { 0x682c, 0, 0x03ff03ff, 0x00000000 },
5001 { 0x6830, 0, 0x03ff03ff, 0x00000000 },
5002 { 0x6834, 0, 0x03ff03ff, 0x00000000 },
5003 { 0x6838, 0, 0x03ff03ff, 0x00000000 },
5004 { 0x683c, 0, 0x0000ffff, 0x00000000 },
5005 { 0x6840, 0, 0x00000ff0, 0x00000000 },
5006 { 0x6844, 0, 0x00ffff00, 0x00000000 },
5007 { 0x684c, 0, 0xffffffff, 0x00000000 },
5008 { 0x6850, 0, 0x7f7f7f7f, 0x00000000 },
5009 { 0x6854, 0, 0x7f7f7f7f, 0x00000000 },
5010 { 0x6858, 0, 0x7f7f7f7f, 0x00000000 },
5011 { 0x685c, 0, 0x7f7f7f7f, 0x00000000 },
5012 { 0x6908, 0, 0x00000000, 0x0001ff0f },
5013 { 0x690c, 0, 0x00000000, 0x0ffe00f0 },
5014
5015 { 0xffff, 0, 0x00000000, 0x00000000 },
5016 };
5017
5018 ret = 0;
Michael Chan5bae30c2007-05-03 13:18:46 -07005019 is_5709 = 0;
5020 if (CHIP_NUM(bp) == CHIP_NUM_5709)
5021 is_5709 = 1;
5022
Michael Chanb6016b72005-05-26 13:03:09 -07005023 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
5024 u32 offset, rw_mask, ro_mask, save_val, val;
Michael Chan5bae30c2007-05-03 13:18:46 -07005025 u16 flags = reg_tbl[i].flags;
5026
5027 if (is_5709 && (flags & BNX2_FL_NOT_5709))
5028 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07005029
5030 offset = (u32) reg_tbl[i].offset;
5031 rw_mask = reg_tbl[i].rw_mask;
5032 ro_mask = reg_tbl[i].ro_mask;
5033
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005034 save_val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005035
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005036 writel(0, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005037
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005038 val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005039 if ((val & rw_mask) != 0) {
5040 goto reg_test_err;
5041 }
5042
5043 if ((val & ro_mask) != (save_val & ro_mask)) {
5044 goto reg_test_err;
5045 }
5046
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005047 writel(0xffffffff, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005048
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005049 val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005050 if ((val & rw_mask) != rw_mask) {
5051 goto reg_test_err;
5052 }
5053
5054 if ((val & ro_mask) != (save_val & ro_mask)) {
5055 goto reg_test_err;
5056 }
5057
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005058 writel(save_val, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005059 continue;
5060
5061reg_test_err:
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005062 writel(save_val, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005063 ret = -ENODEV;
5064 break;
5065 }
5066 return ret;
5067}
5068
5069static int
5070bnx2_do_mem_test(struct bnx2 *bp, u32 start, u32 size)
5071{
Arjan van de Venf71e1302006-03-03 21:33:57 -05005072 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0x55555555,
Michael Chanb6016b72005-05-26 13:03:09 -07005073 0xaaaaaaaa , 0xaa55aa55, 0x55aa55aa };
5074 int i;
5075
5076 for (i = 0; i < sizeof(test_pattern) / 4; i++) {
5077 u32 offset;
5078
5079 for (offset = 0; offset < size; offset += 4) {
5080
Michael Chan2726d6e2008-01-29 21:35:05 -08005081 bnx2_reg_wr_ind(bp, start + offset, test_pattern[i]);
Michael Chanb6016b72005-05-26 13:03:09 -07005082
Michael Chan2726d6e2008-01-29 21:35:05 -08005083 if (bnx2_reg_rd_ind(bp, start + offset) !=
Michael Chanb6016b72005-05-26 13:03:09 -07005084 test_pattern[i]) {
5085 return -ENODEV;
5086 }
5087 }
5088 }
5089 return 0;
5090}
5091
5092static int
5093bnx2_test_memory(struct bnx2 *bp)
5094{
5095 int ret = 0;
5096 int i;
Michael Chan5bae30c2007-05-03 13:18:46 -07005097 static struct mem_entry {
Michael Chanb6016b72005-05-26 13:03:09 -07005098 u32 offset;
5099 u32 len;
Michael Chan5bae30c2007-05-03 13:18:46 -07005100 } mem_tbl_5706[] = {
Michael Chanb6016b72005-05-26 13:03:09 -07005101 { 0x60000, 0x4000 },
Michael Chan5b0c76a2005-11-04 08:45:49 -08005102 { 0xa0000, 0x3000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005103 { 0xe0000, 0x4000 },
5104 { 0x120000, 0x4000 },
5105 { 0x1a0000, 0x4000 },
5106 { 0x160000, 0x4000 },
5107 { 0xffffffff, 0 },
Michael Chan5bae30c2007-05-03 13:18:46 -07005108 },
5109 mem_tbl_5709[] = {
5110 { 0x60000, 0x4000 },
5111 { 0xa0000, 0x3000 },
5112 { 0xe0000, 0x4000 },
5113 { 0x120000, 0x4000 },
5114 { 0x1a0000, 0x4000 },
5115 { 0xffffffff, 0 },
Michael Chanb6016b72005-05-26 13:03:09 -07005116 };
Michael Chan5bae30c2007-05-03 13:18:46 -07005117 struct mem_entry *mem_tbl;
5118
5119 if (CHIP_NUM(bp) == CHIP_NUM_5709)
5120 mem_tbl = mem_tbl_5709;
5121 else
5122 mem_tbl = mem_tbl_5706;
Michael Chanb6016b72005-05-26 13:03:09 -07005123
5124 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
5125 if ((ret = bnx2_do_mem_test(bp, mem_tbl[i].offset,
5126 mem_tbl[i].len)) != 0) {
5127 return ret;
5128 }
5129 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005130
Michael Chanb6016b72005-05-26 13:03:09 -07005131 return ret;
5132}
5133
Michael Chanbc5a0692006-01-23 16:13:22 -08005134#define BNX2_MAC_LOOPBACK 0
5135#define BNX2_PHY_LOOPBACK 1
5136
Michael Chanb6016b72005-05-26 13:03:09 -07005137static int
Michael Chanbc5a0692006-01-23 16:13:22 -08005138bnx2_run_loopback(struct bnx2 *bp, int loopback_mode)
Michael Chanb6016b72005-05-26 13:03:09 -07005139{
5140 unsigned int pkt_size, num_pkts, i;
5141 struct sk_buff *skb, *rx_skb;
5142 unsigned char *packet;
Michael Chanbc5a0692006-01-23 16:13:22 -08005143 u16 rx_start_idx, rx_idx;
Michael Chanb6016b72005-05-26 13:03:09 -07005144 dma_addr_t map;
5145 struct tx_bd *txbd;
5146 struct sw_bd *rx_buf;
5147 struct l2_fhdr *rx_hdr;
5148 int ret = -ENODEV;
Michael Chanc76c0472007-12-20 20:01:19 -08005149 struct bnx2_napi *bnapi = &bp->bnx2_napi[0], *tx_napi;
5150
5151 tx_napi = bnapi;
David S. Millerf86e82f2008-01-21 17:15:40 -08005152 if (bp->flags & BNX2_FLAG_USING_MSIX)
Michael Chanc76c0472007-12-20 20:01:19 -08005153 tx_napi = &bp->bnx2_napi[BNX2_TX_VEC];
Michael Chanb6016b72005-05-26 13:03:09 -07005154
Michael Chanbc5a0692006-01-23 16:13:22 -08005155 if (loopback_mode == BNX2_MAC_LOOPBACK) {
5156 bp->loopback = MAC_LOOPBACK;
5157 bnx2_set_mac_loopback(bp);
5158 }
5159 else if (loopback_mode == BNX2_PHY_LOOPBACK) {
Michael Chan583c28e2008-01-21 19:51:35 -08005160 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan489310a2007-10-10 16:16:31 -07005161 return 0;
5162
Michael Chan80be4432006-11-19 14:07:28 -08005163 bp->loopback = PHY_LOOPBACK;
Michael Chanbc5a0692006-01-23 16:13:22 -08005164 bnx2_set_phy_loopback(bp);
5165 }
5166 else
5167 return -EINVAL;
Michael Chanb6016b72005-05-26 13:03:09 -07005168
Michael Chan84eaa182007-12-12 11:19:57 -08005169 pkt_size = min(bp->dev->mtu + ETH_HLEN, bp->rx_jumbo_thresh - 4);
Michael Chan932f3772006-08-15 01:39:36 -07005170 skb = netdev_alloc_skb(bp->dev, pkt_size);
John W. Linvilleb6cbc3b62005-11-10 12:58:00 -08005171 if (!skb)
5172 return -ENOMEM;
Michael Chanb6016b72005-05-26 13:03:09 -07005173 packet = skb_put(skb, pkt_size);
Michael Chan66342922006-12-14 15:57:04 -08005174 memcpy(packet, bp->dev->dev_addr, 6);
Michael Chanb6016b72005-05-26 13:03:09 -07005175 memset(packet + 6, 0x0, 8);
5176 for (i = 14; i < pkt_size; i++)
5177 packet[i] = (unsigned char) (i & 0xff);
5178
5179 map = pci_map_single(bp->pdev, skb->data, pkt_size,
5180 PCI_DMA_TODEVICE);
5181
Michael Chanbf5295b2006-03-23 01:11:56 -08005182 REG_WR(bp, BNX2_HC_COMMAND,
5183 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
5184
Michael Chanb6016b72005-05-26 13:03:09 -07005185 REG_RD(bp, BNX2_HC_COMMAND);
5186
5187 udelay(5);
Michael Chan35efa7c2007-12-20 19:56:37 -08005188 rx_start_idx = bnx2_get_hw_rx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07005189
Michael Chanb6016b72005-05-26 13:03:09 -07005190 num_pkts = 0;
5191
Michael Chanbc5a0692006-01-23 16:13:22 -08005192 txbd = &bp->tx_desc_ring[TX_RING_IDX(bp->tx_prod)];
Michael Chanb6016b72005-05-26 13:03:09 -07005193
5194 txbd->tx_bd_haddr_hi = (u64) map >> 32;
5195 txbd->tx_bd_haddr_lo = (u64) map & 0xffffffff;
5196 txbd->tx_bd_mss_nbytes = pkt_size;
5197 txbd->tx_bd_vlan_tag_flags = TX_BD_FLAGS_START | TX_BD_FLAGS_END;
5198
5199 num_pkts++;
Michael Chanbc5a0692006-01-23 16:13:22 -08005200 bp->tx_prod = NEXT_TX_BD(bp->tx_prod);
5201 bp->tx_prod_bseq += pkt_size;
Michael Chanb6016b72005-05-26 13:03:09 -07005202
Michael Chan234754d2006-11-19 14:11:41 -08005203 REG_WR16(bp, bp->tx_bidx_addr, bp->tx_prod);
5204 REG_WR(bp, bp->tx_bseq_addr, bp->tx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07005205
5206 udelay(100);
5207
Michael Chanbf5295b2006-03-23 01:11:56 -08005208 REG_WR(bp, BNX2_HC_COMMAND,
5209 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
5210
Michael Chanb6016b72005-05-26 13:03:09 -07005211 REG_RD(bp, BNX2_HC_COMMAND);
5212
5213 udelay(5);
5214
5215 pci_unmap_single(bp->pdev, map, pkt_size, PCI_DMA_TODEVICE);
Michael Chan745720e2006-06-29 12:37:41 -07005216 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07005217
Michael Chanc76c0472007-12-20 20:01:19 -08005218 if (bnx2_get_hw_tx_cons(tx_napi) != bp->tx_prod)
Michael Chanb6016b72005-05-26 13:03:09 -07005219 goto loopback_test_done;
Michael Chanb6016b72005-05-26 13:03:09 -07005220
Michael Chan35efa7c2007-12-20 19:56:37 -08005221 rx_idx = bnx2_get_hw_rx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07005222 if (rx_idx != rx_start_idx + num_pkts) {
5223 goto loopback_test_done;
5224 }
5225
5226 rx_buf = &bp->rx_buf_ring[rx_start_idx];
5227 rx_skb = rx_buf->skb;
5228
5229 rx_hdr = (struct l2_fhdr *) rx_skb->data;
Benjamin Lid89cb6a2008-05-16 22:18:57 -07005230 skb_reserve(rx_skb, BNX2_RX_OFFSET);
Michael Chanb6016b72005-05-26 13:03:09 -07005231
5232 pci_dma_sync_single_for_cpu(bp->pdev,
5233 pci_unmap_addr(rx_buf, mapping),
5234 bp->rx_buf_size, PCI_DMA_FROMDEVICE);
5235
Michael Chanade2bfe2006-01-23 16:09:51 -08005236 if (rx_hdr->l2_fhdr_status &
Michael Chanb6016b72005-05-26 13:03:09 -07005237 (L2_FHDR_ERRORS_BAD_CRC |
5238 L2_FHDR_ERRORS_PHY_DECODE |
5239 L2_FHDR_ERRORS_ALIGNMENT |
5240 L2_FHDR_ERRORS_TOO_SHORT |
5241 L2_FHDR_ERRORS_GIANT_FRAME)) {
5242
5243 goto loopback_test_done;
5244 }
5245
5246 if ((rx_hdr->l2_fhdr_pkt_len - 4) != pkt_size) {
5247 goto loopback_test_done;
5248 }
5249
5250 for (i = 14; i < pkt_size; i++) {
5251 if (*(rx_skb->data + i) != (unsigned char) (i & 0xff)) {
5252 goto loopback_test_done;
5253 }
5254 }
5255
5256 ret = 0;
5257
5258loopback_test_done:
5259 bp->loopback = 0;
5260 return ret;
5261}
5262
Michael Chanbc5a0692006-01-23 16:13:22 -08005263#define BNX2_MAC_LOOPBACK_FAILED 1
5264#define BNX2_PHY_LOOPBACK_FAILED 2
5265#define BNX2_LOOPBACK_FAILED (BNX2_MAC_LOOPBACK_FAILED | \
5266 BNX2_PHY_LOOPBACK_FAILED)
5267
5268static int
5269bnx2_test_loopback(struct bnx2 *bp)
5270{
5271 int rc = 0;
5272
5273 if (!netif_running(bp->dev))
5274 return BNX2_LOOPBACK_FAILED;
5275
5276 bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
5277 spin_lock_bh(&bp->phy_lock);
Michael Chan9a120bc2008-05-16 22:17:45 -07005278 bnx2_init_phy(bp, 1);
Michael Chanbc5a0692006-01-23 16:13:22 -08005279 spin_unlock_bh(&bp->phy_lock);
5280 if (bnx2_run_loopback(bp, BNX2_MAC_LOOPBACK))
5281 rc |= BNX2_MAC_LOOPBACK_FAILED;
5282 if (bnx2_run_loopback(bp, BNX2_PHY_LOOPBACK))
5283 rc |= BNX2_PHY_LOOPBACK_FAILED;
5284 return rc;
5285}
5286
Michael Chanb6016b72005-05-26 13:03:09 -07005287#define NVRAM_SIZE 0x200
5288#define CRC32_RESIDUAL 0xdebb20e3
5289
5290static int
5291bnx2_test_nvram(struct bnx2 *bp)
5292{
Al Virob491edd2007-12-22 19:44:51 +00005293 __be32 buf[NVRAM_SIZE / 4];
Michael Chanb6016b72005-05-26 13:03:09 -07005294 u8 *data = (u8 *) buf;
5295 int rc = 0;
5296 u32 magic, csum;
5297
5298 if ((rc = bnx2_nvram_read(bp, 0, data, 4)) != 0)
5299 goto test_nvram_done;
5300
5301 magic = be32_to_cpu(buf[0]);
5302 if (magic != 0x669955aa) {
5303 rc = -ENODEV;
5304 goto test_nvram_done;
5305 }
5306
5307 if ((rc = bnx2_nvram_read(bp, 0x100, data, NVRAM_SIZE)) != 0)
5308 goto test_nvram_done;
5309
5310 csum = ether_crc_le(0x100, data);
5311 if (csum != CRC32_RESIDUAL) {
5312 rc = -ENODEV;
5313 goto test_nvram_done;
5314 }
5315
5316 csum = ether_crc_le(0x100, data + 0x100);
5317 if (csum != CRC32_RESIDUAL) {
5318 rc = -ENODEV;
5319 }
5320
5321test_nvram_done:
5322 return rc;
5323}
5324
5325static int
5326bnx2_test_link(struct bnx2 *bp)
5327{
5328 u32 bmsr;
5329
Michael Chan583c28e2008-01-21 19:51:35 -08005330 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan489310a2007-10-10 16:16:31 -07005331 if (bp->link_up)
5332 return 0;
5333 return -ENODEV;
5334 }
Michael Chanc770a652005-08-25 15:38:39 -07005335 spin_lock_bh(&bp->phy_lock);
Michael Chan27a005b2007-05-03 13:23:41 -07005336 bnx2_enable_bmsr1(bp);
5337 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
5338 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
5339 bnx2_disable_bmsr1(bp);
Michael Chanc770a652005-08-25 15:38:39 -07005340 spin_unlock_bh(&bp->phy_lock);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005341
Michael Chanb6016b72005-05-26 13:03:09 -07005342 if (bmsr & BMSR_LSTATUS) {
5343 return 0;
5344 }
5345 return -ENODEV;
5346}
5347
5348static int
5349bnx2_test_intr(struct bnx2 *bp)
5350{
5351 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07005352 u16 status_idx;
5353
5354 if (!netif_running(bp->dev))
5355 return -ENODEV;
5356
5357 status_idx = REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff;
5358
5359 /* This register is not touched during run-time. */
Michael Chanbf5295b2006-03-23 01:11:56 -08005360 REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
Michael Chanb6016b72005-05-26 13:03:09 -07005361 REG_RD(bp, BNX2_HC_COMMAND);
5362
5363 for (i = 0; i < 10; i++) {
5364 if ((REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff) !=
5365 status_idx) {
5366
5367 break;
5368 }
5369
5370 msleep_interruptible(10);
5371 }
5372 if (i < 10)
5373 return 0;
5374
5375 return -ENODEV;
5376}
5377
Michael Chan38ea3682008-02-23 19:48:57 -08005378/* Determining link for parallel detection. */
Michael Chanb2fadea2008-01-21 17:07:06 -08005379static int
5380bnx2_5706_serdes_has_link(struct bnx2 *bp)
5381{
5382 u32 mode_ctl, an_dbg, exp;
5383
Michael Chan38ea3682008-02-23 19:48:57 -08005384 if (bp->phy_flags & BNX2_PHY_FLAG_NO_PARALLEL)
5385 return 0;
5386
Michael Chanb2fadea2008-01-21 17:07:06 -08005387 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_MODE_CTL);
5388 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &mode_ctl);
5389
5390 if (!(mode_ctl & MISC_SHDW_MODE_CTL_SIG_DET))
5391 return 0;
5392
5393 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
5394 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
5395 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
5396
Michael Chanf3014c02008-01-29 21:33:03 -08005397 if (an_dbg & (MISC_SHDW_AN_DBG_NOSYNC | MISC_SHDW_AN_DBG_RUDI_INVALID))
Michael Chanb2fadea2008-01-21 17:07:06 -08005398 return 0;
5399
5400 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_REG1);
5401 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
5402 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
5403
5404 if (exp & MII_EXPAND_REG1_RUDI_C) /* receiving CONFIG */
5405 return 0;
5406
5407 return 1;
5408}
5409
Michael Chanb6016b72005-05-26 13:03:09 -07005410static void
Michael Chan48b01e22006-11-19 14:08:00 -08005411bnx2_5706_serdes_timer(struct bnx2 *bp)
5412{
Michael Chanb2fadea2008-01-21 17:07:06 -08005413 int check_link = 1;
5414
Michael Chan48b01e22006-11-19 14:08:00 -08005415 spin_lock(&bp->phy_lock);
Michael Chanb2fadea2008-01-21 17:07:06 -08005416 if (bp->serdes_an_pending) {
Michael Chan48b01e22006-11-19 14:08:00 -08005417 bp->serdes_an_pending--;
Michael Chanb2fadea2008-01-21 17:07:06 -08005418 check_link = 0;
5419 } else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
Michael Chan48b01e22006-11-19 14:08:00 -08005420 u32 bmcr;
5421
5422 bp->current_interval = bp->timer_interval;
5423
Michael Chanca58c3a2007-05-03 13:22:52 -07005424 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08005425
5426 if (bmcr & BMCR_ANENABLE) {
Michael Chanb2fadea2008-01-21 17:07:06 -08005427 if (bnx2_5706_serdes_has_link(bp)) {
Michael Chan48b01e22006-11-19 14:08:00 -08005428 bmcr &= ~BMCR_ANENABLE;
5429 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
Michael Chanca58c3a2007-05-03 13:22:52 -07005430 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
Michael Chan583c28e2008-01-21 19:51:35 -08005431 bp->phy_flags |= BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chan48b01e22006-11-19 14:08:00 -08005432 }
5433 }
5434 }
5435 else if ((bp->link_up) && (bp->autoneg & AUTONEG_SPEED) &&
Michael Chan583c28e2008-01-21 19:51:35 -08005436 (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)) {
Michael Chan48b01e22006-11-19 14:08:00 -08005437 u32 phy2;
5438
5439 bnx2_write_phy(bp, 0x17, 0x0f01);
5440 bnx2_read_phy(bp, 0x15, &phy2);
5441 if (phy2 & 0x20) {
5442 u32 bmcr;
5443
Michael Chanca58c3a2007-05-03 13:22:52 -07005444 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08005445 bmcr |= BMCR_ANENABLE;
Michael Chanca58c3a2007-05-03 13:22:52 -07005446 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08005447
Michael Chan583c28e2008-01-21 19:51:35 -08005448 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chan48b01e22006-11-19 14:08:00 -08005449 }
5450 } else
5451 bp->current_interval = bp->timer_interval;
5452
Michael Chana2724e22008-02-23 19:47:44 -08005453 if (check_link) {
Michael Chanb2fadea2008-01-21 17:07:06 -08005454 u32 val;
5455
5456 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
5457 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
5458 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
5459
Michael Chana2724e22008-02-23 19:47:44 -08005460 if (bp->link_up && (val & MISC_SHDW_AN_DBG_NOSYNC)) {
5461 if (!(bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN)) {
5462 bnx2_5706s_force_link_dn(bp, 1);
5463 bp->phy_flags |= BNX2_PHY_FLAG_FORCED_DOWN;
5464 } else
5465 bnx2_set_link(bp);
5466 } else if (!bp->link_up && !(val & MISC_SHDW_AN_DBG_NOSYNC))
5467 bnx2_set_link(bp);
Michael Chanb2fadea2008-01-21 17:07:06 -08005468 }
Michael Chan48b01e22006-11-19 14:08:00 -08005469 spin_unlock(&bp->phy_lock);
5470}
5471
5472static void
Michael Chanf8dd0642006-11-19 14:08:29 -08005473bnx2_5708_serdes_timer(struct bnx2 *bp)
5474{
Michael Chan583c28e2008-01-21 19:51:35 -08005475 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07005476 return;
5477
Michael Chan583c28e2008-01-21 19:51:35 -08005478 if ((bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) == 0) {
Michael Chanf8dd0642006-11-19 14:08:29 -08005479 bp->serdes_an_pending = 0;
5480 return;
5481 }
5482
5483 spin_lock(&bp->phy_lock);
5484 if (bp->serdes_an_pending)
5485 bp->serdes_an_pending--;
5486 else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
5487 u32 bmcr;
5488
Michael Chanca58c3a2007-05-03 13:22:52 -07005489 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanf8dd0642006-11-19 14:08:29 -08005490 if (bmcr & BMCR_ANENABLE) {
Michael Chan605a9e22007-05-03 13:23:13 -07005491 bnx2_enable_forced_2g5(bp);
Michael Chanf8dd0642006-11-19 14:08:29 -08005492 bp->current_interval = SERDES_FORCED_TIMEOUT;
5493 } else {
Michael Chan605a9e22007-05-03 13:23:13 -07005494 bnx2_disable_forced_2g5(bp);
Michael Chanf8dd0642006-11-19 14:08:29 -08005495 bp->serdes_an_pending = 2;
5496 bp->current_interval = bp->timer_interval;
5497 }
5498
5499 } else
5500 bp->current_interval = bp->timer_interval;
5501
5502 spin_unlock(&bp->phy_lock);
5503}
5504
5505static void
Michael Chanb6016b72005-05-26 13:03:09 -07005506bnx2_timer(unsigned long data)
5507{
5508 struct bnx2 *bp = (struct bnx2 *) data;
Michael Chanb6016b72005-05-26 13:03:09 -07005509
Michael Chancd339a02005-08-25 15:35:24 -07005510 if (!netif_running(bp->dev))
5511 return;
5512
Michael Chanb6016b72005-05-26 13:03:09 -07005513 if (atomic_read(&bp->intr_sem) != 0)
5514 goto bnx2_restart_timer;
5515
Michael Chandf149d72007-07-07 22:51:36 -07005516 bnx2_send_heart_beat(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005517
Michael Chan2726d6e2008-01-29 21:35:05 -08005518 bp->stats_blk->stat_FwRxDrop =
5519 bnx2_reg_rd_ind(bp, BNX2_FW_RX_DROP_COUNT);
Michael Chancea94db2006-06-12 22:16:13 -07005520
Michael Chan02537b062007-06-04 21:24:07 -07005521 /* workaround occasional corrupted counters */
5522 if (CHIP_NUM(bp) == CHIP_NUM_5708 && bp->stats_ticks)
5523 REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd |
5524 BNX2_HC_COMMAND_STATS_NOW);
5525
Michael Chan583c28e2008-01-21 19:51:35 -08005526 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanf8dd0642006-11-19 14:08:29 -08005527 if (CHIP_NUM(bp) == CHIP_NUM_5706)
5528 bnx2_5706_serdes_timer(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07005529 else
Michael Chanf8dd0642006-11-19 14:08:29 -08005530 bnx2_5708_serdes_timer(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005531 }
5532
5533bnx2_restart_timer:
Michael Chancd339a02005-08-25 15:35:24 -07005534 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07005535}
5536
Michael Chan8e6a72c2007-05-03 13:24:48 -07005537static int
5538bnx2_request_irq(struct bnx2 *bp)
5539{
5540 struct net_device *dev = bp->dev;
Michael Chan6d866ff2007-12-20 19:56:09 -08005541 unsigned long flags;
Michael Chanb4b36042007-12-20 19:59:30 -08005542 struct bnx2_irq *irq;
5543 int rc = 0, i;
Michael Chan8e6a72c2007-05-03 13:24:48 -07005544
David S. Millerf86e82f2008-01-21 17:15:40 -08005545 if (bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)
Michael Chan6d866ff2007-12-20 19:56:09 -08005546 flags = 0;
5547 else
5548 flags = IRQF_SHARED;
Michael Chanb4b36042007-12-20 19:59:30 -08005549
5550 for (i = 0; i < bp->irq_nvecs; i++) {
5551 irq = &bp->irq_tbl[i];
Michael Chanc76c0472007-12-20 20:01:19 -08005552 rc = request_irq(irq->vector, irq->handler, flags, irq->name,
Michael Chanb4b36042007-12-20 19:59:30 -08005553 dev);
5554 if (rc)
5555 break;
5556 irq->requested = 1;
5557 }
Michael Chan8e6a72c2007-05-03 13:24:48 -07005558 return rc;
5559}
5560
5561static void
5562bnx2_free_irq(struct bnx2 *bp)
5563{
5564 struct net_device *dev = bp->dev;
Michael Chanb4b36042007-12-20 19:59:30 -08005565 struct bnx2_irq *irq;
5566 int i;
Michael Chan8e6a72c2007-05-03 13:24:48 -07005567
Michael Chanb4b36042007-12-20 19:59:30 -08005568 for (i = 0; i < bp->irq_nvecs; i++) {
5569 irq = &bp->irq_tbl[i];
5570 if (irq->requested)
5571 free_irq(irq->vector, dev);
5572 irq->requested = 0;
Michael Chan6d866ff2007-12-20 19:56:09 -08005573 }
David S. Millerf86e82f2008-01-21 17:15:40 -08005574 if (bp->flags & BNX2_FLAG_USING_MSI)
Michael Chanb4b36042007-12-20 19:59:30 -08005575 pci_disable_msi(bp->pdev);
David S. Millerf86e82f2008-01-21 17:15:40 -08005576 else if (bp->flags & BNX2_FLAG_USING_MSIX)
Michael Chanb4b36042007-12-20 19:59:30 -08005577 pci_disable_msix(bp->pdev);
5578
David S. Millerf86e82f2008-01-21 17:15:40 -08005579 bp->flags &= ~(BNX2_FLAG_USING_MSI_OR_MSIX | BNX2_FLAG_ONE_SHOT_MSI);
Michael Chanb4b36042007-12-20 19:59:30 -08005580}
5581
5582static void
5583bnx2_enable_msix(struct bnx2 *bp)
5584{
Michael Chan57851d82007-12-20 20:01:44 -08005585 int i, rc;
5586 struct msix_entry msix_ent[BNX2_MAX_MSIX_VEC];
5587
Michael Chanb4b36042007-12-20 19:59:30 -08005588 bnx2_setup_msix_tbl(bp);
5589 REG_WR(bp, BNX2_PCI_MSIX_CONTROL, BNX2_MAX_MSIX_HW_VEC - 1);
5590 REG_WR(bp, BNX2_PCI_MSIX_TBL_OFF_BIR, BNX2_PCI_GRC_WINDOW2_BASE);
5591 REG_WR(bp, BNX2_PCI_MSIX_PBA_OFF_BIT, BNX2_PCI_GRC_WINDOW3_BASE);
Michael Chan57851d82007-12-20 20:01:44 -08005592
5593 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
5594 msix_ent[i].entry = i;
5595 msix_ent[i].vector = 0;
5596 }
5597
5598 rc = pci_enable_msix(bp->pdev, msix_ent, BNX2_MAX_MSIX_VEC);
5599 if (rc != 0)
5600 return;
5601
5602 bp->irq_tbl[BNX2_BASE_VEC].handler = bnx2_msi_1shot;
5603 bp->irq_tbl[BNX2_TX_VEC].handler = bnx2_tx_msix;
5604
5605 strcpy(bp->irq_tbl[BNX2_BASE_VEC].name, bp->dev->name);
5606 strcat(bp->irq_tbl[BNX2_BASE_VEC].name, "-base");
5607 strcpy(bp->irq_tbl[BNX2_TX_VEC].name, bp->dev->name);
5608 strcat(bp->irq_tbl[BNX2_TX_VEC].name, "-tx");
5609
5610 bp->irq_nvecs = BNX2_MAX_MSIX_VEC;
David S. Millerf86e82f2008-01-21 17:15:40 -08005611 bp->flags |= BNX2_FLAG_USING_MSIX | BNX2_FLAG_ONE_SHOT_MSI;
Michael Chan57851d82007-12-20 20:01:44 -08005612 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++)
5613 bp->irq_tbl[i].vector = msix_ent[i].vector;
Michael Chan6d866ff2007-12-20 19:56:09 -08005614}
5615
5616static void
5617bnx2_setup_int_mode(struct bnx2 *bp, int dis_msi)
5618{
5619 bp->irq_tbl[0].handler = bnx2_interrupt;
5620 strcpy(bp->irq_tbl[0].name, bp->dev->name);
Michael Chanb4b36042007-12-20 19:59:30 -08005621 bp->irq_nvecs = 1;
5622 bp->irq_tbl[0].vector = bp->pdev->irq;
Michael Chan6d866ff2007-12-20 19:56:09 -08005623
David S. Millerf86e82f2008-01-21 17:15:40 -08005624 if ((bp->flags & BNX2_FLAG_MSIX_CAP) && !dis_msi)
Michael Chanb4b36042007-12-20 19:59:30 -08005625 bnx2_enable_msix(bp);
5626
David S. Millerf86e82f2008-01-21 17:15:40 -08005627 if ((bp->flags & BNX2_FLAG_MSI_CAP) && !dis_msi &&
5628 !(bp->flags & BNX2_FLAG_USING_MSIX)) {
Michael Chan6d866ff2007-12-20 19:56:09 -08005629 if (pci_enable_msi(bp->pdev) == 0) {
David S. Millerf86e82f2008-01-21 17:15:40 -08005630 bp->flags |= BNX2_FLAG_USING_MSI;
Michael Chan6d866ff2007-12-20 19:56:09 -08005631 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
David S. Millerf86e82f2008-01-21 17:15:40 -08005632 bp->flags |= BNX2_FLAG_ONE_SHOT_MSI;
Michael Chan6d866ff2007-12-20 19:56:09 -08005633 bp->irq_tbl[0].handler = bnx2_msi_1shot;
5634 } else
5635 bp->irq_tbl[0].handler = bnx2_msi;
Michael Chanb4b36042007-12-20 19:59:30 -08005636
5637 bp->irq_tbl[0].vector = bp->pdev->irq;
Michael Chan6d866ff2007-12-20 19:56:09 -08005638 }
5639 }
Michael Chan8e6a72c2007-05-03 13:24:48 -07005640}
5641
Michael Chanb6016b72005-05-26 13:03:09 -07005642/* Called with rtnl_lock */
5643static int
5644bnx2_open(struct net_device *dev)
5645{
Michael Chan972ec0d2006-01-23 16:12:43 -08005646 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005647 int rc;
5648
Michael Chan1b2f9222007-05-03 13:20:19 -07005649 netif_carrier_off(dev);
5650
Pavel Machek829ca9a2005-09-03 15:56:56 -07005651 bnx2_set_power_state(bp, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07005652 bnx2_disable_int(bp);
5653
5654 rc = bnx2_alloc_mem(bp);
5655 if (rc)
5656 return rc;
5657
Michael Chan6d866ff2007-12-20 19:56:09 -08005658 bnx2_setup_int_mode(bp, disable_msi);
Michael Chan35efa7c2007-12-20 19:56:37 -08005659 bnx2_napi_enable(bp);
Michael Chan8e6a72c2007-05-03 13:24:48 -07005660 rc = bnx2_request_irq(bp);
5661
Michael Chanb6016b72005-05-26 13:03:09 -07005662 if (rc) {
Michael Chan35efa7c2007-12-20 19:56:37 -08005663 bnx2_napi_disable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005664 bnx2_free_mem(bp);
5665 return rc;
5666 }
5667
Michael Chan9a120bc2008-05-16 22:17:45 -07005668 rc = bnx2_init_nic(bp, 1);
Michael Chanb6016b72005-05-26 13:03:09 -07005669
5670 if (rc) {
Michael Chan35efa7c2007-12-20 19:56:37 -08005671 bnx2_napi_disable(bp);
Michael Chan8e6a72c2007-05-03 13:24:48 -07005672 bnx2_free_irq(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005673 bnx2_free_skbs(bp);
5674 bnx2_free_mem(bp);
5675 return rc;
5676 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005677
Michael Chancd339a02005-08-25 15:35:24 -07005678 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07005679
5680 atomic_set(&bp->intr_sem, 0);
5681
5682 bnx2_enable_int(bp);
5683
David S. Millerf86e82f2008-01-21 17:15:40 -08005684 if (bp->flags & BNX2_FLAG_USING_MSI) {
Michael Chanb6016b72005-05-26 13:03:09 -07005685 /* Test MSI to make sure it is working
5686 * If MSI test fails, go back to INTx mode
5687 */
5688 if (bnx2_test_intr(bp) != 0) {
5689 printk(KERN_WARNING PFX "%s: No interrupt was generated"
5690 " using MSI, switching to INTx mode. Please"
5691 " report this failure to the PCI maintainer"
5692 " and include system chipset information.\n",
5693 bp->dev->name);
5694
5695 bnx2_disable_int(bp);
Michael Chan8e6a72c2007-05-03 13:24:48 -07005696 bnx2_free_irq(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005697
Michael Chan6d866ff2007-12-20 19:56:09 -08005698 bnx2_setup_int_mode(bp, 1);
5699
Michael Chan9a120bc2008-05-16 22:17:45 -07005700 rc = bnx2_init_nic(bp, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07005701
Michael Chan8e6a72c2007-05-03 13:24:48 -07005702 if (!rc)
5703 rc = bnx2_request_irq(bp);
5704
Michael Chanb6016b72005-05-26 13:03:09 -07005705 if (rc) {
Michael Chan35efa7c2007-12-20 19:56:37 -08005706 bnx2_napi_disable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005707 bnx2_free_skbs(bp);
5708 bnx2_free_mem(bp);
5709 del_timer_sync(&bp->timer);
5710 return rc;
5711 }
5712 bnx2_enable_int(bp);
5713 }
5714 }
David S. Millerf86e82f2008-01-21 17:15:40 -08005715 if (bp->flags & BNX2_FLAG_USING_MSI)
Michael Chanb6016b72005-05-26 13:03:09 -07005716 printk(KERN_INFO PFX "%s: using MSI\n", dev->name);
David S. Millerf86e82f2008-01-21 17:15:40 -08005717 else if (bp->flags & BNX2_FLAG_USING_MSIX)
Michael Chan57851d82007-12-20 20:01:44 -08005718 printk(KERN_INFO PFX "%s: using MSIX\n", dev->name);
Michael Chanb6016b72005-05-26 13:03:09 -07005719
5720 netif_start_queue(dev);
5721
5722 return 0;
5723}
5724
5725static void
David Howellsc4028952006-11-22 14:57:56 +00005726bnx2_reset_task(struct work_struct *work)
Michael Chanb6016b72005-05-26 13:03:09 -07005727{
David Howellsc4028952006-11-22 14:57:56 +00005728 struct bnx2 *bp = container_of(work, struct bnx2, reset_task);
Michael Chanb6016b72005-05-26 13:03:09 -07005729
Michael Chanafdc08b2005-08-25 15:34:29 -07005730 if (!netif_running(bp->dev))
5731 return;
5732
5733 bp->in_reset_task = 1;
Michael Chanb6016b72005-05-26 13:03:09 -07005734 bnx2_netif_stop(bp);
5735
Michael Chan9a120bc2008-05-16 22:17:45 -07005736 bnx2_init_nic(bp, 1);
Michael Chanb6016b72005-05-26 13:03:09 -07005737
5738 atomic_set(&bp->intr_sem, 1);
5739 bnx2_netif_start(bp);
Michael Chanafdc08b2005-08-25 15:34:29 -07005740 bp->in_reset_task = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07005741}
5742
5743static void
5744bnx2_tx_timeout(struct net_device *dev)
5745{
Michael Chan972ec0d2006-01-23 16:12:43 -08005746 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005747
5748 /* This allows the netif to be shutdown gracefully before resetting */
5749 schedule_work(&bp->reset_task);
5750}
5751
5752#ifdef BCM_VLAN
5753/* Called with rtnl_lock */
5754static void
5755bnx2_vlan_rx_register(struct net_device *dev, struct vlan_group *vlgrp)
5756{
Michael Chan972ec0d2006-01-23 16:12:43 -08005757 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005758
5759 bnx2_netif_stop(bp);
5760
5761 bp->vlgrp = vlgrp;
5762 bnx2_set_rx_mode(dev);
5763
5764 bnx2_netif_start(bp);
5765}
Michael Chanb6016b72005-05-26 13:03:09 -07005766#endif
5767
Herbert Xu932ff272006-06-09 12:20:56 -07005768/* Called with netif_tx_lock.
Michael Chan2f8af122006-08-15 01:39:10 -07005769 * bnx2_tx_int() runs without netif_tx_lock unless it needs to call
5770 * netif_wake_queue().
Michael Chanb6016b72005-05-26 13:03:09 -07005771 */
5772static int
5773bnx2_start_xmit(struct sk_buff *skb, struct net_device *dev)
5774{
Michael Chan972ec0d2006-01-23 16:12:43 -08005775 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005776 dma_addr_t mapping;
5777 struct tx_bd *txbd;
5778 struct sw_bd *tx_buf;
5779 u32 len, vlan_tag_flags, last_frag, mss;
5780 u16 prod, ring_prod;
5781 int i;
Michael Chan57851d82007-12-20 20:01:44 -08005782 struct bnx2_napi *bnapi = &bp->bnx2_napi[bp->tx_vec];
Michael Chanb6016b72005-05-26 13:03:09 -07005783
Michael Chana550c992007-12-20 19:56:59 -08005784 if (unlikely(bnx2_tx_avail(bp, bnapi) <
5785 (skb_shinfo(skb)->nr_frags + 1))) {
Michael Chanb6016b72005-05-26 13:03:09 -07005786 netif_stop_queue(dev);
5787 printk(KERN_ERR PFX "%s: BUG! Tx ring full when queue awake!\n",
5788 dev->name);
5789
5790 return NETDEV_TX_BUSY;
5791 }
5792 len = skb_headlen(skb);
5793 prod = bp->tx_prod;
5794 ring_prod = TX_RING_IDX(prod);
5795
5796 vlan_tag_flags = 0;
Patrick McHardy84fa7932006-08-29 16:44:56 -07005797 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Michael Chanb6016b72005-05-26 13:03:09 -07005798 vlan_tag_flags |= TX_BD_FLAGS_TCP_UDP_CKSUM;
5799 }
5800
Al Viro79ea13c2008-01-24 02:06:46 -08005801 if (bp->vlgrp && vlan_tx_tag_present(skb)) {
Michael Chanb6016b72005-05-26 13:03:09 -07005802 vlan_tag_flags |=
5803 (TX_BD_FLAGS_VLAN_TAG | (vlan_tx_tag_get(skb) << 16));
5804 }
Michael Chanfde82052007-05-03 17:23:35 -07005805 if ((mss = skb_shinfo(skb)->gso_size)) {
Michael Chanb6016b72005-05-26 13:03:09 -07005806 u32 tcp_opt_len, ip_tcp_len;
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07005807 struct iphdr *iph;
Michael Chanb6016b72005-05-26 13:03:09 -07005808
Michael Chanb6016b72005-05-26 13:03:09 -07005809 vlan_tag_flags |= TX_BD_FLAGS_SW_LSO;
5810
Michael Chan4666f872007-05-03 13:22:28 -07005811 tcp_opt_len = tcp_optlen(skb);
Arnaldo Carvalho de Meloab6a5bb2007-03-18 17:43:48 -07005812
Michael Chan4666f872007-05-03 13:22:28 -07005813 if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6) {
5814 u32 tcp_off = skb_transport_offset(skb) -
5815 sizeof(struct ipv6hdr) - ETH_HLEN;
Michael Chanb6016b72005-05-26 13:03:09 -07005816
Michael Chan4666f872007-05-03 13:22:28 -07005817 vlan_tag_flags |= ((tcp_opt_len >> 2) << 8) |
5818 TX_BD_FLAGS_SW_FLAGS;
5819 if (likely(tcp_off == 0))
5820 vlan_tag_flags &= ~TX_BD_FLAGS_TCP6_OFF0_MSK;
5821 else {
5822 tcp_off >>= 3;
5823 vlan_tag_flags |= ((tcp_off & 0x3) <<
5824 TX_BD_FLAGS_TCP6_OFF0_SHL) |
5825 ((tcp_off & 0x10) <<
5826 TX_BD_FLAGS_TCP6_OFF4_SHL);
5827 mss |= (tcp_off & 0xc) << TX_BD_TCP6_OFF2_SHL;
5828 }
5829 } else {
5830 if (skb_header_cloned(skb) &&
5831 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
5832 dev_kfree_skb(skb);
5833 return NETDEV_TX_OK;
5834 }
5835
5836 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
5837
5838 iph = ip_hdr(skb);
5839 iph->check = 0;
5840 iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
5841 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
5842 iph->daddr, 0,
5843 IPPROTO_TCP,
5844 0);
5845 if (tcp_opt_len || (iph->ihl > 5)) {
5846 vlan_tag_flags |= ((iph->ihl - 5) +
5847 (tcp_opt_len >> 2)) << 8;
5848 }
Michael Chanb6016b72005-05-26 13:03:09 -07005849 }
Michael Chan4666f872007-05-03 13:22:28 -07005850 } else
Michael Chanb6016b72005-05-26 13:03:09 -07005851 mss = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07005852
5853 mapping = pci_map_single(bp->pdev, skb->data, len, PCI_DMA_TODEVICE);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005854
Michael Chanb6016b72005-05-26 13:03:09 -07005855 tx_buf = &bp->tx_buf_ring[ring_prod];
5856 tx_buf->skb = skb;
5857 pci_unmap_addr_set(tx_buf, mapping, mapping);
5858
5859 txbd = &bp->tx_desc_ring[ring_prod];
5860
5861 txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
5862 txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
5863 txbd->tx_bd_mss_nbytes = len | (mss << 16);
5864 txbd->tx_bd_vlan_tag_flags = vlan_tag_flags | TX_BD_FLAGS_START;
5865
5866 last_frag = skb_shinfo(skb)->nr_frags;
5867
5868 for (i = 0; i < last_frag; i++) {
5869 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5870
5871 prod = NEXT_TX_BD(prod);
5872 ring_prod = TX_RING_IDX(prod);
5873 txbd = &bp->tx_desc_ring[ring_prod];
5874
5875 len = frag->size;
5876 mapping = pci_map_page(bp->pdev, frag->page, frag->page_offset,
5877 len, PCI_DMA_TODEVICE);
5878 pci_unmap_addr_set(&bp->tx_buf_ring[ring_prod],
5879 mapping, mapping);
5880
5881 txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
5882 txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
5883 txbd->tx_bd_mss_nbytes = len | (mss << 16);
5884 txbd->tx_bd_vlan_tag_flags = vlan_tag_flags;
5885
5886 }
5887 txbd->tx_bd_vlan_tag_flags |= TX_BD_FLAGS_END;
5888
5889 prod = NEXT_TX_BD(prod);
5890 bp->tx_prod_bseq += skb->len;
5891
Michael Chan234754d2006-11-19 14:11:41 -08005892 REG_WR16(bp, bp->tx_bidx_addr, prod);
5893 REG_WR(bp, bp->tx_bseq_addr, bp->tx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07005894
5895 mmiowb();
5896
5897 bp->tx_prod = prod;
5898 dev->trans_start = jiffies;
5899
Michael Chana550c992007-12-20 19:56:59 -08005900 if (unlikely(bnx2_tx_avail(bp, bnapi) <= MAX_SKB_FRAGS)) {
Michael Chane89bbf12005-08-25 15:36:58 -07005901 netif_stop_queue(dev);
Michael Chana550c992007-12-20 19:56:59 -08005902 if (bnx2_tx_avail(bp, bnapi) > bp->tx_wake_thresh)
Michael Chane89bbf12005-08-25 15:36:58 -07005903 netif_wake_queue(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005904 }
5905
5906 return NETDEV_TX_OK;
5907}
5908
5909/* Called with rtnl_lock */
5910static int
5911bnx2_close(struct net_device *dev)
5912{
Michael Chan972ec0d2006-01-23 16:12:43 -08005913 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005914 u32 reset_code;
5915
Michael Chanafdc08b2005-08-25 15:34:29 -07005916 /* Calling flush_scheduled_work() may deadlock because
5917 * linkwatch_event() may be on the workqueue and it will try to get
5918 * the rtnl_lock which we are holding.
5919 */
5920 while (bp->in_reset_task)
5921 msleep(1);
5922
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005923 bnx2_disable_int_sync(bp);
Michael Chan35efa7c2007-12-20 19:56:37 -08005924 bnx2_napi_disable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005925 del_timer_sync(&bp->timer);
David S. Millerf86e82f2008-01-21 17:15:40 -08005926 if (bp->flags & BNX2_FLAG_NO_WOL)
Michael Chan6c4f0952006-06-29 12:38:15 -07005927 reset_code = BNX2_DRV_MSG_CODE_UNLOAD_LNK_DN;
Michael Chandda1e392006-01-23 16:08:14 -08005928 else if (bp->wol)
Michael Chanb6016b72005-05-26 13:03:09 -07005929 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
5930 else
5931 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
5932 bnx2_reset_chip(bp, reset_code);
Michael Chan8e6a72c2007-05-03 13:24:48 -07005933 bnx2_free_irq(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005934 bnx2_free_skbs(bp);
5935 bnx2_free_mem(bp);
5936 bp->link_up = 0;
5937 netif_carrier_off(bp->dev);
Pavel Machek829ca9a2005-09-03 15:56:56 -07005938 bnx2_set_power_state(bp, PCI_D3hot);
Michael Chanb6016b72005-05-26 13:03:09 -07005939 return 0;
5940}
5941
5942#define GET_NET_STATS64(ctr) \
5943 (unsigned long) ((unsigned long) (ctr##_hi) << 32) + \
5944 (unsigned long) (ctr##_lo)
5945
5946#define GET_NET_STATS32(ctr) \
5947 (ctr##_lo)
5948
5949#if (BITS_PER_LONG == 64)
5950#define GET_NET_STATS GET_NET_STATS64
5951#else
5952#define GET_NET_STATS GET_NET_STATS32
5953#endif
5954
5955static struct net_device_stats *
5956bnx2_get_stats(struct net_device *dev)
5957{
Michael Chan972ec0d2006-01-23 16:12:43 -08005958 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005959 struct statistics_block *stats_blk = bp->stats_blk;
5960 struct net_device_stats *net_stats = &bp->net_stats;
5961
5962 if (bp->stats_blk == NULL) {
5963 return net_stats;
5964 }
5965 net_stats->rx_packets =
5966 GET_NET_STATS(stats_blk->stat_IfHCInUcastPkts) +
5967 GET_NET_STATS(stats_blk->stat_IfHCInMulticastPkts) +
5968 GET_NET_STATS(stats_blk->stat_IfHCInBroadcastPkts);
5969
5970 net_stats->tx_packets =
5971 GET_NET_STATS(stats_blk->stat_IfHCOutUcastPkts) +
5972 GET_NET_STATS(stats_blk->stat_IfHCOutMulticastPkts) +
5973 GET_NET_STATS(stats_blk->stat_IfHCOutBroadcastPkts);
5974
5975 net_stats->rx_bytes =
5976 GET_NET_STATS(stats_blk->stat_IfHCInOctets);
5977
5978 net_stats->tx_bytes =
5979 GET_NET_STATS(stats_blk->stat_IfHCOutOctets);
5980
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005981 net_stats->multicast =
Michael Chanb6016b72005-05-26 13:03:09 -07005982 GET_NET_STATS(stats_blk->stat_IfHCOutMulticastPkts);
5983
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005984 net_stats->collisions =
Michael Chanb6016b72005-05-26 13:03:09 -07005985 (unsigned long) stats_blk->stat_EtherStatsCollisions;
5986
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005987 net_stats->rx_length_errors =
Michael Chanb6016b72005-05-26 13:03:09 -07005988 (unsigned long) (stats_blk->stat_EtherStatsUndersizePkts +
5989 stats_blk->stat_EtherStatsOverrsizePkts);
5990
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005991 net_stats->rx_over_errors =
Michael Chanb6016b72005-05-26 13:03:09 -07005992 (unsigned long) stats_blk->stat_IfInMBUFDiscards;
5993
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005994 net_stats->rx_frame_errors =
Michael Chanb6016b72005-05-26 13:03:09 -07005995 (unsigned long) stats_blk->stat_Dot3StatsAlignmentErrors;
5996
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005997 net_stats->rx_crc_errors =
Michael Chanb6016b72005-05-26 13:03:09 -07005998 (unsigned long) stats_blk->stat_Dot3StatsFCSErrors;
5999
6000 net_stats->rx_errors = net_stats->rx_length_errors +
6001 net_stats->rx_over_errors + net_stats->rx_frame_errors +
6002 net_stats->rx_crc_errors;
6003
6004 net_stats->tx_aborted_errors =
6005 (unsigned long) (stats_blk->stat_Dot3StatsExcessiveCollisions +
6006 stats_blk->stat_Dot3StatsLateCollisions);
6007
Michael Chan5b0c76a2005-11-04 08:45:49 -08006008 if ((CHIP_NUM(bp) == CHIP_NUM_5706) ||
6009 (CHIP_ID(bp) == CHIP_ID_5708_A0))
Michael Chanb6016b72005-05-26 13:03:09 -07006010 net_stats->tx_carrier_errors = 0;
6011 else {
6012 net_stats->tx_carrier_errors =
6013 (unsigned long)
6014 stats_blk->stat_Dot3StatsCarrierSenseErrors;
6015 }
6016
6017 net_stats->tx_errors =
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006018 (unsigned long)
Michael Chanb6016b72005-05-26 13:03:09 -07006019 stats_blk->stat_emac_tx_stat_dot3statsinternalmactransmiterrors
6020 +
6021 net_stats->tx_aborted_errors +
6022 net_stats->tx_carrier_errors;
6023
Michael Chancea94db2006-06-12 22:16:13 -07006024 net_stats->rx_missed_errors =
6025 (unsigned long) (stats_blk->stat_IfInMBUFDiscards +
6026 stats_blk->stat_FwRxDrop);
6027
Michael Chanb6016b72005-05-26 13:03:09 -07006028 return net_stats;
6029}
6030
6031/* All ethtool functions called with rtnl_lock */
6032
6033static int
6034bnx2_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
6035{
Michael Chan972ec0d2006-01-23 16:12:43 -08006036 struct bnx2 *bp = netdev_priv(dev);
Michael Chan7b6b8342007-07-07 22:50:15 -07006037 int support_serdes = 0, support_copper = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07006038
6039 cmd->supported = SUPPORTED_Autoneg;
Michael Chan583c28e2008-01-21 19:51:35 -08006040 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan7b6b8342007-07-07 22:50:15 -07006041 support_serdes = 1;
6042 support_copper = 1;
6043 } else if (bp->phy_port == PORT_FIBRE)
6044 support_serdes = 1;
6045 else
6046 support_copper = 1;
6047
6048 if (support_serdes) {
Michael Chanb6016b72005-05-26 13:03:09 -07006049 cmd->supported |= SUPPORTED_1000baseT_Full |
6050 SUPPORTED_FIBRE;
Michael Chan583c28e2008-01-21 19:51:35 -08006051 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
Michael Chan605a9e22007-05-03 13:23:13 -07006052 cmd->supported |= SUPPORTED_2500baseX_Full;
Michael Chanb6016b72005-05-26 13:03:09 -07006053
Michael Chanb6016b72005-05-26 13:03:09 -07006054 }
Michael Chan7b6b8342007-07-07 22:50:15 -07006055 if (support_copper) {
Michael Chanb6016b72005-05-26 13:03:09 -07006056 cmd->supported |= SUPPORTED_10baseT_Half |
6057 SUPPORTED_10baseT_Full |
6058 SUPPORTED_100baseT_Half |
6059 SUPPORTED_100baseT_Full |
6060 SUPPORTED_1000baseT_Full |
6061 SUPPORTED_TP;
6062
Michael Chanb6016b72005-05-26 13:03:09 -07006063 }
6064
Michael Chan7b6b8342007-07-07 22:50:15 -07006065 spin_lock_bh(&bp->phy_lock);
6066 cmd->port = bp->phy_port;
Michael Chanb6016b72005-05-26 13:03:09 -07006067 cmd->advertising = bp->advertising;
6068
6069 if (bp->autoneg & AUTONEG_SPEED) {
6070 cmd->autoneg = AUTONEG_ENABLE;
6071 }
6072 else {
6073 cmd->autoneg = AUTONEG_DISABLE;
6074 }
6075
6076 if (netif_carrier_ok(dev)) {
6077 cmd->speed = bp->line_speed;
6078 cmd->duplex = bp->duplex;
6079 }
6080 else {
6081 cmd->speed = -1;
6082 cmd->duplex = -1;
6083 }
Michael Chan7b6b8342007-07-07 22:50:15 -07006084 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006085
6086 cmd->transceiver = XCVR_INTERNAL;
6087 cmd->phy_address = bp->phy_addr;
6088
6089 return 0;
6090}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006091
Michael Chanb6016b72005-05-26 13:03:09 -07006092static int
6093bnx2_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
6094{
Michael Chan972ec0d2006-01-23 16:12:43 -08006095 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006096 u8 autoneg = bp->autoneg;
6097 u8 req_duplex = bp->req_duplex;
6098 u16 req_line_speed = bp->req_line_speed;
6099 u32 advertising = bp->advertising;
Michael Chan7b6b8342007-07-07 22:50:15 -07006100 int err = -EINVAL;
6101
6102 spin_lock_bh(&bp->phy_lock);
6103
6104 if (cmd->port != PORT_TP && cmd->port != PORT_FIBRE)
6105 goto err_out_unlock;
6106
Michael Chan583c28e2008-01-21 19:51:35 -08006107 if (cmd->port != bp->phy_port &&
6108 !(bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP))
Michael Chan7b6b8342007-07-07 22:50:15 -07006109 goto err_out_unlock;
Michael Chanb6016b72005-05-26 13:03:09 -07006110
6111 if (cmd->autoneg == AUTONEG_ENABLE) {
6112 autoneg |= AUTONEG_SPEED;
6113
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006114 cmd->advertising &= ETHTOOL_ALL_COPPER_SPEED;
Michael Chanb6016b72005-05-26 13:03:09 -07006115
6116 /* allow advertising 1 speed */
6117 if ((cmd->advertising == ADVERTISED_10baseT_Half) ||
6118 (cmd->advertising == ADVERTISED_10baseT_Full) ||
6119 (cmd->advertising == ADVERTISED_100baseT_Half) ||
6120 (cmd->advertising == ADVERTISED_100baseT_Full)) {
6121
Michael Chan7b6b8342007-07-07 22:50:15 -07006122 if (cmd->port == PORT_FIBRE)
6123 goto err_out_unlock;
Michael Chanb6016b72005-05-26 13:03:09 -07006124
6125 advertising = cmd->advertising;
6126
Michael Chan27a005b2007-05-03 13:23:41 -07006127 } else if (cmd->advertising == ADVERTISED_2500baseX_Full) {
Michael Chan583c28e2008-01-21 19:51:35 -08006128 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) ||
Michael Chan7b6b8342007-07-07 22:50:15 -07006129 (cmd->port == PORT_TP))
6130 goto err_out_unlock;
6131 } else if (cmd->advertising == ADVERTISED_1000baseT_Full)
Michael Chanb6016b72005-05-26 13:03:09 -07006132 advertising = cmd->advertising;
Michael Chan7b6b8342007-07-07 22:50:15 -07006133 else if (cmd->advertising == ADVERTISED_1000baseT_Half)
6134 goto err_out_unlock;
Michael Chanb6016b72005-05-26 13:03:09 -07006135 else {
Michael Chan7b6b8342007-07-07 22:50:15 -07006136 if (cmd->port == PORT_FIBRE)
Michael Chanb6016b72005-05-26 13:03:09 -07006137 advertising = ETHTOOL_ALL_FIBRE_SPEED;
Michael Chan7b6b8342007-07-07 22:50:15 -07006138 else
Michael Chanb6016b72005-05-26 13:03:09 -07006139 advertising = ETHTOOL_ALL_COPPER_SPEED;
Michael Chanb6016b72005-05-26 13:03:09 -07006140 }
6141 advertising |= ADVERTISED_Autoneg;
6142 }
6143 else {
Michael Chan7b6b8342007-07-07 22:50:15 -07006144 if (cmd->port == PORT_FIBRE) {
Michael Chan80be4432006-11-19 14:07:28 -08006145 if ((cmd->speed != SPEED_1000 &&
6146 cmd->speed != SPEED_2500) ||
6147 (cmd->duplex != DUPLEX_FULL))
Michael Chan7b6b8342007-07-07 22:50:15 -07006148 goto err_out_unlock;
Michael Chan80be4432006-11-19 14:07:28 -08006149
6150 if (cmd->speed == SPEED_2500 &&
Michael Chan583c28e2008-01-21 19:51:35 -08006151 !(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan7b6b8342007-07-07 22:50:15 -07006152 goto err_out_unlock;
Michael Chanb6016b72005-05-26 13:03:09 -07006153 }
Michael Chan7b6b8342007-07-07 22:50:15 -07006154 else if (cmd->speed == SPEED_1000 || cmd->speed == SPEED_2500)
6155 goto err_out_unlock;
6156
Michael Chanb6016b72005-05-26 13:03:09 -07006157 autoneg &= ~AUTONEG_SPEED;
6158 req_line_speed = cmd->speed;
6159 req_duplex = cmd->duplex;
6160 advertising = 0;
6161 }
6162
6163 bp->autoneg = autoneg;
6164 bp->advertising = advertising;
6165 bp->req_line_speed = req_line_speed;
6166 bp->req_duplex = req_duplex;
6167
Michael Chan7b6b8342007-07-07 22:50:15 -07006168 err = bnx2_setup_phy(bp, cmd->port);
Michael Chanb6016b72005-05-26 13:03:09 -07006169
Michael Chan7b6b8342007-07-07 22:50:15 -07006170err_out_unlock:
Michael Chanc770a652005-08-25 15:38:39 -07006171 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006172
Michael Chan7b6b8342007-07-07 22:50:15 -07006173 return err;
Michael Chanb6016b72005-05-26 13:03:09 -07006174}
6175
6176static void
6177bnx2_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
6178{
Michael Chan972ec0d2006-01-23 16:12:43 -08006179 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006180
6181 strcpy(info->driver, DRV_MODULE_NAME);
6182 strcpy(info->version, DRV_MODULE_VERSION);
6183 strcpy(info->bus_info, pci_name(bp->pdev));
Michael Chan58fc2ea2007-07-07 22:52:02 -07006184 strcpy(info->fw_version, bp->fw_version);
Michael Chanb6016b72005-05-26 13:03:09 -07006185}
6186
Michael Chan244ac4f2006-03-20 17:48:46 -08006187#define BNX2_REGDUMP_LEN (32 * 1024)
6188
6189static int
6190bnx2_get_regs_len(struct net_device *dev)
6191{
6192 return BNX2_REGDUMP_LEN;
6193}
6194
6195static void
6196bnx2_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *_p)
6197{
6198 u32 *p = _p, i, offset;
6199 u8 *orig_p = _p;
6200 struct bnx2 *bp = netdev_priv(dev);
6201 u32 reg_boundaries[] = { 0x0000, 0x0098, 0x0400, 0x045c,
6202 0x0800, 0x0880, 0x0c00, 0x0c10,
6203 0x0c30, 0x0d08, 0x1000, 0x101c,
6204 0x1040, 0x1048, 0x1080, 0x10a4,
6205 0x1400, 0x1490, 0x1498, 0x14f0,
6206 0x1500, 0x155c, 0x1580, 0x15dc,
6207 0x1600, 0x1658, 0x1680, 0x16d8,
6208 0x1800, 0x1820, 0x1840, 0x1854,
6209 0x1880, 0x1894, 0x1900, 0x1984,
6210 0x1c00, 0x1c0c, 0x1c40, 0x1c54,
6211 0x1c80, 0x1c94, 0x1d00, 0x1d84,
6212 0x2000, 0x2030, 0x23c0, 0x2400,
6213 0x2800, 0x2820, 0x2830, 0x2850,
6214 0x2b40, 0x2c10, 0x2fc0, 0x3058,
6215 0x3c00, 0x3c94, 0x4000, 0x4010,
6216 0x4080, 0x4090, 0x43c0, 0x4458,
6217 0x4c00, 0x4c18, 0x4c40, 0x4c54,
6218 0x4fc0, 0x5010, 0x53c0, 0x5444,
6219 0x5c00, 0x5c18, 0x5c80, 0x5c90,
6220 0x5fc0, 0x6000, 0x6400, 0x6428,
6221 0x6800, 0x6848, 0x684c, 0x6860,
6222 0x6888, 0x6910, 0x8000 };
6223
6224 regs->version = 0;
6225
6226 memset(p, 0, BNX2_REGDUMP_LEN);
6227
6228 if (!netif_running(bp->dev))
6229 return;
6230
6231 i = 0;
6232 offset = reg_boundaries[0];
6233 p += offset;
6234 while (offset < BNX2_REGDUMP_LEN) {
6235 *p++ = REG_RD(bp, offset);
6236 offset += 4;
6237 if (offset == reg_boundaries[i + 1]) {
6238 offset = reg_boundaries[i + 2];
6239 p = (u32 *) (orig_p + offset);
6240 i += 2;
6241 }
6242 }
6243}
6244
Michael Chanb6016b72005-05-26 13:03:09 -07006245static void
6246bnx2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
6247{
Michael Chan972ec0d2006-01-23 16:12:43 -08006248 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006249
David S. Millerf86e82f2008-01-21 17:15:40 -08006250 if (bp->flags & BNX2_FLAG_NO_WOL) {
Michael Chanb6016b72005-05-26 13:03:09 -07006251 wol->supported = 0;
6252 wol->wolopts = 0;
6253 }
6254 else {
6255 wol->supported = WAKE_MAGIC;
6256 if (bp->wol)
6257 wol->wolopts = WAKE_MAGIC;
6258 else
6259 wol->wolopts = 0;
6260 }
6261 memset(&wol->sopass, 0, sizeof(wol->sopass));
6262}
6263
6264static int
6265bnx2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
6266{
Michael Chan972ec0d2006-01-23 16:12:43 -08006267 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006268
6269 if (wol->wolopts & ~WAKE_MAGIC)
6270 return -EINVAL;
6271
6272 if (wol->wolopts & WAKE_MAGIC) {
David S. Millerf86e82f2008-01-21 17:15:40 -08006273 if (bp->flags & BNX2_FLAG_NO_WOL)
Michael Chanb6016b72005-05-26 13:03:09 -07006274 return -EINVAL;
6275
6276 bp->wol = 1;
6277 }
6278 else {
6279 bp->wol = 0;
6280 }
6281 return 0;
6282}
6283
6284static int
6285bnx2_nway_reset(struct net_device *dev)
6286{
Michael Chan972ec0d2006-01-23 16:12:43 -08006287 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006288 u32 bmcr;
6289
6290 if (!(bp->autoneg & AUTONEG_SPEED)) {
6291 return -EINVAL;
6292 }
6293
Michael Chanc770a652005-08-25 15:38:39 -07006294 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006295
Michael Chan583c28e2008-01-21 19:51:35 -08006296 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan7b6b8342007-07-07 22:50:15 -07006297 int rc;
6298
6299 rc = bnx2_setup_remote_phy(bp, bp->phy_port);
6300 spin_unlock_bh(&bp->phy_lock);
6301 return rc;
6302 }
6303
Michael Chanb6016b72005-05-26 13:03:09 -07006304 /* Force a link down visible on the other side */
Michael Chan583c28e2008-01-21 19:51:35 -08006305 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanca58c3a2007-05-03 13:22:52 -07006306 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chanc770a652005-08-25 15:38:39 -07006307 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006308
6309 msleep(20);
6310
Michael Chanc770a652005-08-25 15:38:39 -07006311 spin_lock_bh(&bp->phy_lock);
Michael Chanf8dd0642006-11-19 14:08:29 -08006312
6313 bp->current_interval = SERDES_AN_TIMEOUT;
6314 bp->serdes_an_pending = 1;
6315 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07006316 }
6317
Michael Chanca58c3a2007-05-03 13:22:52 -07006318 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07006319 bmcr &= ~BMCR_LOOPBACK;
Michael Chanca58c3a2007-05-03 13:22:52 -07006320 bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART | BMCR_ANENABLE);
Michael Chanb6016b72005-05-26 13:03:09 -07006321
Michael Chanc770a652005-08-25 15:38:39 -07006322 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006323
6324 return 0;
6325}
6326
6327static int
6328bnx2_get_eeprom_len(struct net_device *dev)
6329{
Michael Chan972ec0d2006-01-23 16:12:43 -08006330 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006331
Michael Chan1122db72006-01-23 16:11:42 -08006332 if (bp->flash_info == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07006333 return 0;
6334
Michael Chan1122db72006-01-23 16:11:42 -08006335 return (int) bp->flash_size;
Michael Chanb6016b72005-05-26 13:03:09 -07006336}
6337
6338static int
6339bnx2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
6340 u8 *eebuf)
6341{
Michael Chan972ec0d2006-01-23 16:12:43 -08006342 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006343 int rc;
6344
John W. Linville1064e942005-11-10 12:58:24 -08006345 /* parameters already validated in ethtool_get_eeprom */
Michael Chanb6016b72005-05-26 13:03:09 -07006346
6347 rc = bnx2_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
6348
6349 return rc;
6350}
6351
6352static int
6353bnx2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
6354 u8 *eebuf)
6355{
Michael Chan972ec0d2006-01-23 16:12:43 -08006356 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006357 int rc;
6358
John W. Linville1064e942005-11-10 12:58:24 -08006359 /* parameters already validated in ethtool_set_eeprom */
Michael Chanb6016b72005-05-26 13:03:09 -07006360
6361 rc = bnx2_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
6362
6363 return rc;
6364}
6365
6366static int
6367bnx2_get_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
6368{
Michael Chan972ec0d2006-01-23 16:12:43 -08006369 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006370
6371 memset(coal, 0, sizeof(struct ethtool_coalesce));
6372
6373 coal->rx_coalesce_usecs = bp->rx_ticks;
6374 coal->rx_max_coalesced_frames = bp->rx_quick_cons_trip;
6375 coal->rx_coalesce_usecs_irq = bp->rx_ticks_int;
6376 coal->rx_max_coalesced_frames_irq = bp->rx_quick_cons_trip_int;
6377
6378 coal->tx_coalesce_usecs = bp->tx_ticks;
6379 coal->tx_max_coalesced_frames = bp->tx_quick_cons_trip;
6380 coal->tx_coalesce_usecs_irq = bp->tx_ticks_int;
6381 coal->tx_max_coalesced_frames_irq = bp->tx_quick_cons_trip_int;
6382
6383 coal->stats_block_coalesce_usecs = bp->stats_ticks;
6384
6385 return 0;
6386}
6387
6388static int
6389bnx2_set_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
6390{
Michael Chan972ec0d2006-01-23 16:12:43 -08006391 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006392
6393 bp->rx_ticks = (u16) coal->rx_coalesce_usecs;
6394 if (bp->rx_ticks > 0x3ff) bp->rx_ticks = 0x3ff;
6395
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006396 bp->rx_quick_cons_trip = (u16) coal->rx_max_coalesced_frames;
Michael Chanb6016b72005-05-26 13:03:09 -07006397 if (bp->rx_quick_cons_trip > 0xff) bp->rx_quick_cons_trip = 0xff;
6398
6399 bp->rx_ticks_int = (u16) coal->rx_coalesce_usecs_irq;
6400 if (bp->rx_ticks_int > 0x3ff) bp->rx_ticks_int = 0x3ff;
6401
6402 bp->rx_quick_cons_trip_int = (u16) coal->rx_max_coalesced_frames_irq;
6403 if (bp->rx_quick_cons_trip_int > 0xff)
6404 bp->rx_quick_cons_trip_int = 0xff;
6405
6406 bp->tx_ticks = (u16) coal->tx_coalesce_usecs;
6407 if (bp->tx_ticks > 0x3ff) bp->tx_ticks = 0x3ff;
6408
6409 bp->tx_quick_cons_trip = (u16) coal->tx_max_coalesced_frames;
6410 if (bp->tx_quick_cons_trip > 0xff) bp->tx_quick_cons_trip = 0xff;
6411
6412 bp->tx_ticks_int = (u16) coal->tx_coalesce_usecs_irq;
6413 if (bp->tx_ticks_int > 0x3ff) bp->tx_ticks_int = 0x3ff;
6414
6415 bp->tx_quick_cons_trip_int = (u16) coal->tx_max_coalesced_frames_irq;
6416 if (bp->tx_quick_cons_trip_int > 0xff) bp->tx_quick_cons_trip_int =
6417 0xff;
6418
6419 bp->stats_ticks = coal->stats_block_coalesce_usecs;
Michael Chan02537b062007-06-04 21:24:07 -07006420 if (CHIP_NUM(bp) == CHIP_NUM_5708) {
6421 if (bp->stats_ticks != 0 && bp->stats_ticks != USEC_PER_SEC)
6422 bp->stats_ticks = USEC_PER_SEC;
6423 }
Michael Chan7ea69202007-07-16 18:27:10 -07006424 if (bp->stats_ticks > BNX2_HC_STATS_TICKS_HC_STAT_TICKS)
6425 bp->stats_ticks = BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
6426 bp->stats_ticks &= BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
Michael Chanb6016b72005-05-26 13:03:09 -07006427
6428 if (netif_running(bp->dev)) {
6429 bnx2_netif_stop(bp);
Michael Chan9a120bc2008-05-16 22:17:45 -07006430 bnx2_init_nic(bp, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07006431 bnx2_netif_start(bp);
6432 }
6433
6434 return 0;
6435}
6436
6437static void
6438bnx2_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
6439{
Michael Chan972ec0d2006-01-23 16:12:43 -08006440 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006441
Michael Chan13daffa2006-03-20 17:49:20 -08006442 ering->rx_max_pending = MAX_TOTAL_RX_DESC_CNT;
Michael Chanb6016b72005-05-26 13:03:09 -07006443 ering->rx_mini_max_pending = 0;
Michael Chan47bf4242007-12-12 11:19:12 -08006444 ering->rx_jumbo_max_pending = MAX_TOTAL_RX_PG_DESC_CNT;
Michael Chanb6016b72005-05-26 13:03:09 -07006445
6446 ering->rx_pending = bp->rx_ring_size;
6447 ering->rx_mini_pending = 0;
Michael Chan47bf4242007-12-12 11:19:12 -08006448 ering->rx_jumbo_pending = bp->rx_pg_ring_size;
Michael Chanb6016b72005-05-26 13:03:09 -07006449
6450 ering->tx_max_pending = MAX_TX_DESC_CNT;
6451 ering->tx_pending = bp->tx_ring_size;
6452}
6453
6454static int
Michael Chan5d5d0012007-12-12 11:17:43 -08006455bnx2_change_ring_size(struct bnx2 *bp, u32 rx, u32 tx)
Michael Chanb6016b72005-05-26 13:03:09 -07006456{
Michael Chan13daffa2006-03-20 17:49:20 -08006457 if (netif_running(bp->dev)) {
6458 bnx2_netif_stop(bp);
6459 bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_RESET);
6460 bnx2_free_skbs(bp);
6461 bnx2_free_mem(bp);
6462 }
6463
Michael Chan5d5d0012007-12-12 11:17:43 -08006464 bnx2_set_rx_ring_size(bp, rx);
6465 bp->tx_ring_size = tx;
Michael Chanb6016b72005-05-26 13:03:09 -07006466
6467 if (netif_running(bp->dev)) {
Michael Chan13daffa2006-03-20 17:49:20 -08006468 int rc;
6469
6470 rc = bnx2_alloc_mem(bp);
6471 if (rc)
6472 return rc;
Michael Chan9a120bc2008-05-16 22:17:45 -07006473 bnx2_init_nic(bp, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07006474 bnx2_netif_start(bp);
6475 }
Michael Chanb6016b72005-05-26 13:03:09 -07006476 return 0;
6477}
6478
Michael Chan5d5d0012007-12-12 11:17:43 -08006479static int
6480bnx2_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
6481{
6482 struct bnx2 *bp = netdev_priv(dev);
6483 int rc;
6484
6485 if ((ering->rx_pending > MAX_TOTAL_RX_DESC_CNT) ||
6486 (ering->tx_pending > MAX_TX_DESC_CNT) ||
6487 (ering->tx_pending <= MAX_SKB_FRAGS)) {
6488
6489 return -EINVAL;
6490 }
6491 rc = bnx2_change_ring_size(bp, ering->rx_pending, ering->tx_pending);
6492 return rc;
6493}
6494
Michael Chanb6016b72005-05-26 13:03:09 -07006495static void
6496bnx2_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
6497{
Michael Chan972ec0d2006-01-23 16:12:43 -08006498 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006499
6500 epause->autoneg = ((bp->autoneg & AUTONEG_FLOW_CTRL) != 0);
6501 epause->rx_pause = ((bp->flow_ctrl & FLOW_CTRL_RX) != 0);
6502 epause->tx_pause = ((bp->flow_ctrl & FLOW_CTRL_TX) != 0);
6503}
6504
6505static int
6506bnx2_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
6507{
Michael Chan972ec0d2006-01-23 16:12:43 -08006508 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006509
6510 bp->req_flow_ctrl = 0;
6511 if (epause->rx_pause)
6512 bp->req_flow_ctrl |= FLOW_CTRL_RX;
6513 if (epause->tx_pause)
6514 bp->req_flow_ctrl |= FLOW_CTRL_TX;
6515
6516 if (epause->autoneg) {
6517 bp->autoneg |= AUTONEG_FLOW_CTRL;
6518 }
6519 else {
6520 bp->autoneg &= ~AUTONEG_FLOW_CTRL;
6521 }
6522
Michael Chanc770a652005-08-25 15:38:39 -07006523 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006524
Michael Chan0d8a6572007-07-07 22:49:43 -07006525 bnx2_setup_phy(bp, bp->phy_port);
Michael Chanb6016b72005-05-26 13:03:09 -07006526
Michael Chanc770a652005-08-25 15:38:39 -07006527 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006528
6529 return 0;
6530}
6531
6532static u32
6533bnx2_get_rx_csum(struct net_device *dev)
6534{
Michael Chan972ec0d2006-01-23 16:12:43 -08006535 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006536
6537 return bp->rx_csum;
6538}
6539
6540static int
6541bnx2_set_rx_csum(struct net_device *dev, u32 data)
6542{
Michael Chan972ec0d2006-01-23 16:12:43 -08006543 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006544
6545 bp->rx_csum = data;
6546 return 0;
6547}
6548
Michael Chanb11d6212006-06-29 12:31:21 -07006549static int
6550bnx2_set_tso(struct net_device *dev, u32 data)
6551{
Michael Chan4666f872007-05-03 13:22:28 -07006552 struct bnx2 *bp = netdev_priv(dev);
6553
6554 if (data) {
Michael Chanb11d6212006-06-29 12:31:21 -07006555 dev->features |= NETIF_F_TSO | NETIF_F_TSO_ECN;
Michael Chan4666f872007-05-03 13:22:28 -07006556 if (CHIP_NUM(bp) == CHIP_NUM_5709)
6557 dev->features |= NETIF_F_TSO6;
6558 } else
6559 dev->features &= ~(NETIF_F_TSO | NETIF_F_TSO6 |
6560 NETIF_F_TSO_ECN);
Michael Chanb11d6212006-06-29 12:31:21 -07006561 return 0;
6562}
6563
Michael Chancea94db2006-06-12 22:16:13 -07006564#define BNX2_NUM_STATS 46
Michael Chanb6016b72005-05-26 13:03:09 -07006565
Peter Hagervall14ab9b82005-08-10 14:18:16 -07006566static struct {
Michael Chanb6016b72005-05-26 13:03:09 -07006567 char string[ETH_GSTRING_LEN];
6568} bnx2_stats_str_arr[BNX2_NUM_STATS] = {
6569 { "rx_bytes" },
6570 { "rx_error_bytes" },
6571 { "tx_bytes" },
6572 { "tx_error_bytes" },
6573 { "rx_ucast_packets" },
6574 { "rx_mcast_packets" },
6575 { "rx_bcast_packets" },
6576 { "tx_ucast_packets" },
6577 { "tx_mcast_packets" },
6578 { "tx_bcast_packets" },
6579 { "tx_mac_errors" },
6580 { "tx_carrier_errors" },
6581 { "rx_crc_errors" },
6582 { "rx_align_errors" },
6583 { "tx_single_collisions" },
6584 { "tx_multi_collisions" },
6585 { "tx_deferred" },
6586 { "tx_excess_collisions" },
6587 { "tx_late_collisions" },
6588 { "tx_total_collisions" },
6589 { "rx_fragments" },
6590 { "rx_jabbers" },
6591 { "rx_undersize_packets" },
6592 { "rx_oversize_packets" },
6593 { "rx_64_byte_packets" },
6594 { "rx_65_to_127_byte_packets" },
6595 { "rx_128_to_255_byte_packets" },
6596 { "rx_256_to_511_byte_packets" },
6597 { "rx_512_to_1023_byte_packets" },
6598 { "rx_1024_to_1522_byte_packets" },
6599 { "rx_1523_to_9022_byte_packets" },
6600 { "tx_64_byte_packets" },
6601 { "tx_65_to_127_byte_packets" },
6602 { "tx_128_to_255_byte_packets" },
6603 { "tx_256_to_511_byte_packets" },
6604 { "tx_512_to_1023_byte_packets" },
6605 { "tx_1024_to_1522_byte_packets" },
6606 { "tx_1523_to_9022_byte_packets" },
6607 { "rx_xon_frames" },
6608 { "rx_xoff_frames" },
6609 { "tx_xon_frames" },
6610 { "tx_xoff_frames" },
6611 { "rx_mac_ctrl_frames" },
6612 { "rx_filtered_packets" },
6613 { "rx_discards" },
Michael Chancea94db2006-06-12 22:16:13 -07006614 { "rx_fw_discards" },
Michael Chanb6016b72005-05-26 13:03:09 -07006615};
6616
6617#define STATS_OFFSET32(offset_name) (offsetof(struct statistics_block, offset_name) / 4)
6618
Arjan van de Venf71e1302006-03-03 21:33:57 -05006619static const unsigned long bnx2_stats_offset_arr[BNX2_NUM_STATS] = {
Michael Chanb6016b72005-05-26 13:03:09 -07006620 STATS_OFFSET32(stat_IfHCInOctets_hi),
6621 STATS_OFFSET32(stat_IfHCInBadOctets_hi),
6622 STATS_OFFSET32(stat_IfHCOutOctets_hi),
6623 STATS_OFFSET32(stat_IfHCOutBadOctets_hi),
6624 STATS_OFFSET32(stat_IfHCInUcastPkts_hi),
6625 STATS_OFFSET32(stat_IfHCInMulticastPkts_hi),
6626 STATS_OFFSET32(stat_IfHCInBroadcastPkts_hi),
6627 STATS_OFFSET32(stat_IfHCOutUcastPkts_hi),
6628 STATS_OFFSET32(stat_IfHCOutMulticastPkts_hi),
6629 STATS_OFFSET32(stat_IfHCOutBroadcastPkts_hi),
6630 STATS_OFFSET32(stat_emac_tx_stat_dot3statsinternalmactransmiterrors),
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006631 STATS_OFFSET32(stat_Dot3StatsCarrierSenseErrors),
6632 STATS_OFFSET32(stat_Dot3StatsFCSErrors),
6633 STATS_OFFSET32(stat_Dot3StatsAlignmentErrors),
6634 STATS_OFFSET32(stat_Dot3StatsSingleCollisionFrames),
6635 STATS_OFFSET32(stat_Dot3StatsMultipleCollisionFrames),
6636 STATS_OFFSET32(stat_Dot3StatsDeferredTransmissions),
6637 STATS_OFFSET32(stat_Dot3StatsExcessiveCollisions),
6638 STATS_OFFSET32(stat_Dot3StatsLateCollisions),
6639 STATS_OFFSET32(stat_EtherStatsCollisions),
6640 STATS_OFFSET32(stat_EtherStatsFragments),
6641 STATS_OFFSET32(stat_EtherStatsJabbers),
6642 STATS_OFFSET32(stat_EtherStatsUndersizePkts),
6643 STATS_OFFSET32(stat_EtherStatsOverrsizePkts),
6644 STATS_OFFSET32(stat_EtherStatsPktsRx64Octets),
6645 STATS_OFFSET32(stat_EtherStatsPktsRx65Octetsto127Octets),
6646 STATS_OFFSET32(stat_EtherStatsPktsRx128Octetsto255Octets),
6647 STATS_OFFSET32(stat_EtherStatsPktsRx256Octetsto511Octets),
6648 STATS_OFFSET32(stat_EtherStatsPktsRx512Octetsto1023Octets),
6649 STATS_OFFSET32(stat_EtherStatsPktsRx1024Octetsto1522Octets),
6650 STATS_OFFSET32(stat_EtherStatsPktsRx1523Octetsto9022Octets),
6651 STATS_OFFSET32(stat_EtherStatsPktsTx64Octets),
6652 STATS_OFFSET32(stat_EtherStatsPktsTx65Octetsto127Octets),
6653 STATS_OFFSET32(stat_EtherStatsPktsTx128Octetsto255Octets),
6654 STATS_OFFSET32(stat_EtherStatsPktsTx256Octetsto511Octets),
6655 STATS_OFFSET32(stat_EtherStatsPktsTx512Octetsto1023Octets),
6656 STATS_OFFSET32(stat_EtherStatsPktsTx1024Octetsto1522Octets),
6657 STATS_OFFSET32(stat_EtherStatsPktsTx1523Octetsto9022Octets),
6658 STATS_OFFSET32(stat_XonPauseFramesReceived),
6659 STATS_OFFSET32(stat_XoffPauseFramesReceived),
6660 STATS_OFFSET32(stat_OutXonSent),
6661 STATS_OFFSET32(stat_OutXoffSent),
6662 STATS_OFFSET32(stat_MacControlFramesReceived),
6663 STATS_OFFSET32(stat_IfInFramesL2FilterDiscards),
6664 STATS_OFFSET32(stat_IfInMBUFDiscards),
Michael Chancea94db2006-06-12 22:16:13 -07006665 STATS_OFFSET32(stat_FwRxDrop),
Michael Chanb6016b72005-05-26 13:03:09 -07006666};
6667
6668/* stat_IfHCInBadOctets and stat_Dot3StatsCarrierSenseErrors are
6669 * skipped because of errata.
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006670 */
Peter Hagervall14ab9b82005-08-10 14:18:16 -07006671static u8 bnx2_5706_stats_len_arr[BNX2_NUM_STATS] = {
Michael Chanb6016b72005-05-26 13:03:09 -07006672 8,0,8,8,8,8,8,8,8,8,
6673 4,0,4,4,4,4,4,4,4,4,
6674 4,4,4,4,4,4,4,4,4,4,
6675 4,4,4,4,4,4,4,4,4,4,
Michael Chancea94db2006-06-12 22:16:13 -07006676 4,4,4,4,4,4,
Michael Chanb6016b72005-05-26 13:03:09 -07006677};
6678
Michael Chan5b0c76a2005-11-04 08:45:49 -08006679static u8 bnx2_5708_stats_len_arr[BNX2_NUM_STATS] = {
6680 8,0,8,8,8,8,8,8,8,8,
6681 4,4,4,4,4,4,4,4,4,4,
6682 4,4,4,4,4,4,4,4,4,4,
6683 4,4,4,4,4,4,4,4,4,4,
Michael Chancea94db2006-06-12 22:16:13 -07006684 4,4,4,4,4,4,
Michael Chan5b0c76a2005-11-04 08:45:49 -08006685};
6686
Michael Chanb6016b72005-05-26 13:03:09 -07006687#define BNX2_NUM_TESTS 6
6688
Peter Hagervall14ab9b82005-08-10 14:18:16 -07006689static struct {
Michael Chanb6016b72005-05-26 13:03:09 -07006690 char string[ETH_GSTRING_LEN];
6691} bnx2_tests_str_arr[BNX2_NUM_TESTS] = {
6692 { "register_test (offline)" },
6693 { "memory_test (offline)" },
6694 { "loopback_test (offline)" },
6695 { "nvram_test (online)" },
6696 { "interrupt_test (online)" },
6697 { "link_test (online)" },
6698};
6699
6700static int
Jeff Garzikb9f2c042007-10-03 18:07:32 -07006701bnx2_get_sset_count(struct net_device *dev, int sset)
Michael Chanb6016b72005-05-26 13:03:09 -07006702{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07006703 switch (sset) {
6704 case ETH_SS_TEST:
6705 return BNX2_NUM_TESTS;
6706 case ETH_SS_STATS:
6707 return BNX2_NUM_STATS;
6708 default:
6709 return -EOPNOTSUPP;
6710 }
Michael Chanb6016b72005-05-26 13:03:09 -07006711}
6712
6713static void
6714bnx2_self_test(struct net_device *dev, struct ethtool_test *etest, u64 *buf)
6715{
Michael Chan972ec0d2006-01-23 16:12:43 -08006716 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006717
6718 memset(buf, 0, sizeof(u64) * BNX2_NUM_TESTS);
6719 if (etest->flags & ETH_TEST_FL_OFFLINE) {
Michael Chan80be4432006-11-19 14:07:28 -08006720 int i;
6721
Michael Chanb6016b72005-05-26 13:03:09 -07006722 bnx2_netif_stop(bp);
6723 bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_DIAG);
6724 bnx2_free_skbs(bp);
6725
6726 if (bnx2_test_registers(bp) != 0) {
6727 buf[0] = 1;
6728 etest->flags |= ETH_TEST_FL_FAILED;
6729 }
6730 if (bnx2_test_memory(bp) != 0) {
6731 buf[1] = 1;
6732 etest->flags |= ETH_TEST_FL_FAILED;
6733 }
Michael Chanbc5a0692006-01-23 16:13:22 -08006734 if ((buf[2] = bnx2_test_loopback(bp)) != 0)
Michael Chanb6016b72005-05-26 13:03:09 -07006735 etest->flags |= ETH_TEST_FL_FAILED;
Michael Chanb6016b72005-05-26 13:03:09 -07006736
6737 if (!netif_running(bp->dev)) {
6738 bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_RESET);
6739 }
6740 else {
Michael Chan9a120bc2008-05-16 22:17:45 -07006741 bnx2_init_nic(bp, 1);
Michael Chanb6016b72005-05-26 13:03:09 -07006742 bnx2_netif_start(bp);
6743 }
6744
6745 /* wait for link up */
Michael Chan80be4432006-11-19 14:07:28 -08006746 for (i = 0; i < 7; i++) {
6747 if (bp->link_up)
6748 break;
6749 msleep_interruptible(1000);
6750 }
Michael Chanb6016b72005-05-26 13:03:09 -07006751 }
6752
6753 if (bnx2_test_nvram(bp) != 0) {
6754 buf[3] = 1;
6755 etest->flags |= ETH_TEST_FL_FAILED;
6756 }
6757 if (bnx2_test_intr(bp) != 0) {
6758 buf[4] = 1;
6759 etest->flags |= ETH_TEST_FL_FAILED;
6760 }
6761
6762 if (bnx2_test_link(bp) != 0) {
6763 buf[5] = 1;
6764 etest->flags |= ETH_TEST_FL_FAILED;
6765
6766 }
6767}
6768
6769static void
6770bnx2_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
6771{
6772 switch (stringset) {
6773 case ETH_SS_STATS:
6774 memcpy(buf, bnx2_stats_str_arr,
6775 sizeof(bnx2_stats_str_arr));
6776 break;
6777 case ETH_SS_TEST:
6778 memcpy(buf, bnx2_tests_str_arr,
6779 sizeof(bnx2_tests_str_arr));
6780 break;
6781 }
6782}
6783
Michael Chanb6016b72005-05-26 13:03:09 -07006784static void
6785bnx2_get_ethtool_stats(struct net_device *dev,
6786 struct ethtool_stats *stats, u64 *buf)
6787{
Michael Chan972ec0d2006-01-23 16:12:43 -08006788 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006789 int i;
6790 u32 *hw_stats = (u32 *) bp->stats_blk;
Peter Hagervall14ab9b82005-08-10 14:18:16 -07006791 u8 *stats_len_arr = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07006792
6793 if (hw_stats == NULL) {
6794 memset(buf, 0, sizeof(u64) * BNX2_NUM_STATS);
6795 return;
6796 }
6797
Michael Chan5b0c76a2005-11-04 08:45:49 -08006798 if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
6799 (CHIP_ID(bp) == CHIP_ID_5706_A1) ||
6800 (CHIP_ID(bp) == CHIP_ID_5706_A2) ||
6801 (CHIP_ID(bp) == CHIP_ID_5708_A0))
Michael Chanb6016b72005-05-26 13:03:09 -07006802 stats_len_arr = bnx2_5706_stats_len_arr;
Michael Chan5b0c76a2005-11-04 08:45:49 -08006803 else
6804 stats_len_arr = bnx2_5708_stats_len_arr;
Michael Chanb6016b72005-05-26 13:03:09 -07006805
6806 for (i = 0; i < BNX2_NUM_STATS; i++) {
6807 if (stats_len_arr[i] == 0) {
6808 /* skip this counter */
6809 buf[i] = 0;
6810 continue;
6811 }
6812 if (stats_len_arr[i] == 4) {
6813 /* 4-byte counter */
6814 buf[i] = (u64)
6815 *(hw_stats + bnx2_stats_offset_arr[i]);
6816 continue;
6817 }
6818 /* 8-byte counter */
6819 buf[i] = (((u64) *(hw_stats +
6820 bnx2_stats_offset_arr[i])) << 32) +
6821 *(hw_stats + bnx2_stats_offset_arr[i] + 1);
6822 }
6823}
6824
6825static int
6826bnx2_phys_id(struct net_device *dev, u32 data)
6827{
Michael Chan972ec0d2006-01-23 16:12:43 -08006828 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006829 int i;
6830 u32 save;
6831
6832 if (data == 0)
6833 data = 2;
6834
6835 save = REG_RD(bp, BNX2_MISC_CFG);
6836 REG_WR(bp, BNX2_MISC_CFG, BNX2_MISC_CFG_LEDMODE_MAC);
6837
6838 for (i = 0; i < (data * 2); i++) {
6839 if ((i % 2) == 0) {
6840 REG_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE);
6841 }
6842 else {
6843 REG_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE |
6844 BNX2_EMAC_LED_1000MB_OVERRIDE |
6845 BNX2_EMAC_LED_100MB_OVERRIDE |
6846 BNX2_EMAC_LED_10MB_OVERRIDE |
6847 BNX2_EMAC_LED_TRAFFIC_OVERRIDE |
6848 BNX2_EMAC_LED_TRAFFIC);
6849 }
6850 msleep_interruptible(500);
6851 if (signal_pending(current))
6852 break;
6853 }
6854 REG_WR(bp, BNX2_EMAC_LED, 0);
6855 REG_WR(bp, BNX2_MISC_CFG, save);
6856 return 0;
6857}
6858
Michael Chan4666f872007-05-03 13:22:28 -07006859static int
6860bnx2_set_tx_csum(struct net_device *dev, u32 data)
6861{
6862 struct bnx2 *bp = netdev_priv(dev);
6863
6864 if (CHIP_NUM(bp) == CHIP_NUM_5709)
Michael Chan6460d942007-07-14 19:07:52 -07006865 return (ethtool_op_set_tx_ipv6_csum(dev, data));
Michael Chan4666f872007-05-03 13:22:28 -07006866 else
6867 return (ethtool_op_set_tx_csum(dev, data));
6868}
6869
Jeff Garzik7282d492006-09-13 14:30:00 -04006870static const struct ethtool_ops bnx2_ethtool_ops = {
Michael Chanb6016b72005-05-26 13:03:09 -07006871 .get_settings = bnx2_get_settings,
6872 .set_settings = bnx2_set_settings,
6873 .get_drvinfo = bnx2_get_drvinfo,
Michael Chan244ac4f2006-03-20 17:48:46 -08006874 .get_regs_len = bnx2_get_regs_len,
6875 .get_regs = bnx2_get_regs,
Michael Chanb6016b72005-05-26 13:03:09 -07006876 .get_wol = bnx2_get_wol,
6877 .set_wol = bnx2_set_wol,
6878 .nway_reset = bnx2_nway_reset,
6879 .get_link = ethtool_op_get_link,
6880 .get_eeprom_len = bnx2_get_eeprom_len,
6881 .get_eeprom = bnx2_get_eeprom,
6882 .set_eeprom = bnx2_set_eeprom,
6883 .get_coalesce = bnx2_get_coalesce,
6884 .set_coalesce = bnx2_set_coalesce,
6885 .get_ringparam = bnx2_get_ringparam,
6886 .set_ringparam = bnx2_set_ringparam,
6887 .get_pauseparam = bnx2_get_pauseparam,
6888 .set_pauseparam = bnx2_set_pauseparam,
6889 .get_rx_csum = bnx2_get_rx_csum,
6890 .set_rx_csum = bnx2_set_rx_csum,
Michael Chan4666f872007-05-03 13:22:28 -07006891 .set_tx_csum = bnx2_set_tx_csum,
Michael Chanb6016b72005-05-26 13:03:09 -07006892 .set_sg = ethtool_op_set_sg,
Michael Chanb11d6212006-06-29 12:31:21 -07006893 .set_tso = bnx2_set_tso,
Michael Chanb6016b72005-05-26 13:03:09 -07006894 .self_test = bnx2_self_test,
6895 .get_strings = bnx2_get_strings,
6896 .phys_id = bnx2_phys_id,
Michael Chanb6016b72005-05-26 13:03:09 -07006897 .get_ethtool_stats = bnx2_get_ethtool_stats,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07006898 .get_sset_count = bnx2_get_sset_count,
Michael Chanb6016b72005-05-26 13:03:09 -07006899};
6900
6901/* Called with rtnl_lock */
6902static int
6903bnx2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
6904{
Peter Hagervall14ab9b82005-08-10 14:18:16 -07006905 struct mii_ioctl_data *data = if_mii(ifr);
Michael Chan972ec0d2006-01-23 16:12:43 -08006906 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006907 int err;
6908
6909 switch(cmd) {
6910 case SIOCGMIIPHY:
6911 data->phy_id = bp->phy_addr;
6912
6913 /* fallthru */
6914 case SIOCGMIIREG: {
6915 u32 mii_regval;
6916
Michael Chan583c28e2008-01-21 19:51:35 -08006917 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan7b6b8342007-07-07 22:50:15 -07006918 return -EOPNOTSUPP;
6919
Michael Chandad3e452007-05-03 13:18:03 -07006920 if (!netif_running(dev))
6921 return -EAGAIN;
6922
Michael Chanc770a652005-08-25 15:38:39 -07006923 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006924 err = bnx2_read_phy(bp, data->reg_num & 0x1f, &mii_regval);
Michael Chanc770a652005-08-25 15:38:39 -07006925 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006926
6927 data->val_out = mii_regval;
6928
6929 return err;
6930 }
6931
6932 case SIOCSMIIREG:
6933 if (!capable(CAP_NET_ADMIN))
6934 return -EPERM;
6935
Michael Chan583c28e2008-01-21 19:51:35 -08006936 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan7b6b8342007-07-07 22:50:15 -07006937 return -EOPNOTSUPP;
6938
Michael Chandad3e452007-05-03 13:18:03 -07006939 if (!netif_running(dev))
6940 return -EAGAIN;
6941
Michael Chanc770a652005-08-25 15:38:39 -07006942 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006943 err = bnx2_write_phy(bp, data->reg_num & 0x1f, data->val_in);
Michael Chanc770a652005-08-25 15:38:39 -07006944 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006945
6946 return err;
6947
6948 default:
6949 /* do nothing */
6950 break;
6951 }
6952 return -EOPNOTSUPP;
6953}
6954
6955/* Called with rtnl_lock */
6956static int
6957bnx2_change_mac_addr(struct net_device *dev, void *p)
6958{
6959 struct sockaddr *addr = p;
Michael Chan972ec0d2006-01-23 16:12:43 -08006960 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006961
Michael Chan73eef4c2005-08-25 15:39:15 -07006962 if (!is_valid_ether_addr(addr->sa_data))
6963 return -EINVAL;
6964
Michael Chanb6016b72005-05-26 13:03:09 -07006965 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
6966 if (netif_running(dev))
6967 bnx2_set_mac_addr(bp);
6968
6969 return 0;
6970}
6971
6972/* Called with rtnl_lock */
6973static int
6974bnx2_change_mtu(struct net_device *dev, int new_mtu)
6975{
Michael Chan972ec0d2006-01-23 16:12:43 -08006976 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006977
6978 if (((new_mtu + ETH_HLEN) > MAX_ETHERNET_JUMBO_PACKET_SIZE) ||
6979 ((new_mtu + ETH_HLEN) < MIN_ETHERNET_PACKET_SIZE))
6980 return -EINVAL;
6981
6982 dev->mtu = new_mtu;
Michael Chan5d5d0012007-12-12 11:17:43 -08006983 return (bnx2_change_ring_size(bp, bp->rx_ring_size, bp->tx_ring_size));
Michael Chanb6016b72005-05-26 13:03:09 -07006984}
6985
6986#if defined(HAVE_POLL_CONTROLLER) || defined(CONFIG_NET_POLL_CONTROLLER)
6987static void
6988poll_bnx2(struct net_device *dev)
6989{
Michael Chan972ec0d2006-01-23 16:12:43 -08006990 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006991
6992 disable_irq(bp->pdev->irq);
David Howells7d12e782006-10-05 14:55:46 +01006993 bnx2_interrupt(bp->pdev->irq, dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006994 enable_irq(bp->pdev->irq);
6995}
6996#endif
6997
Michael Chan253c8b72007-01-08 19:56:01 -08006998static void __devinit
6999bnx2_get_5709_media(struct bnx2 *bp)
7000{
7001 u32 val = REG_RD(bp, BNX2_MISC_DUAL_MEDIA_CTRL);
7002 u32 bond_id = val & BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID;
7003 u32 strap;
7004
7005 if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_C)
7006 return;
7007 else if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_S) {
Michael Chan583c28e2008-01-21 19:51:35 -08007008 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b72007-01-08 19:56:01 -08007009 return;
7010 }
7011
7012 if (val & BNX2_MISC_DUAL_MEDIA_CTRL_STRAP_OVERRIDE)
7013 strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL) >> 21;
7014 else
7015 strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL_STRAP) >> 8;
7016
7017 if (PCI_FUNC(bp->pdev->devfn) == 0) {
7018 switch (strap) {
7019 case 0x4:
7020 case 0x5:
7021 case 0x6:
Michael Chan583c28e2008-01-21 19:51:35 -08007022 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b72007-01-08 19:56:01 -08007023 return;
7024 }
7025 } else {
7026 switch (strap) {
7027 case 0x1:
7028 case 0x2:
7029 case 0x4:
Michael Chan583c28e2008-01-21 19:51:35 -08007030 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b72007-01-08 19:56:01 -08007031 return;
7032 }
7033 }
7034}
7035
Michael Chan883e5152007-05-03 13:25:11 -07007036static void __devinit
7037bnx2_get_pci_speed(struct bnx2 *bp)
7038{
7039 u32 reg;
7040
7041 reg = REG_RD(bp, BNX2_PCICFG_MISC_STATUS);
7042 if (reg & BNX2_PCICFG_MISC_STATUS_PCIX_DET) {
7043 u32 clkreg;
7044
David S. Millerf86e82f2008-01-21 17:15:40 -08007045 bp->flags |= BNX2_FLAG_PCIX;
Michael Chan883e5152007-05-03 13:25:11 -07007046
7047 clkreg = REG_RD(bp, BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS);
7048
7049 clkreg &= BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET;
7050 switch (clkreg) {
7051 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_133MHZ:
7052 bp->bus_speed_mhz = 133;
7053 break;
7054
7055 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_95MHZ:
7056 bp->bus_speed_mhz = 100;
7057 break;
7058
7059 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_66MHZ:
7060 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_80MHZ:
7061 bp->bus_speed_mhz = 66;
7062 break;
7063
7064 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_48MHZ:
7065 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_55MHZ:
7066 bp->bus_speed_mhz = 50;
7067 break;
7068
7069 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_LOW:
7070 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_32MHZ:
7071 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_38MHZ:
7072 bp->bus_speed_mhz = 33;
7073 break;
7074 }
7075 }
7076 else {
7077 if (reg & BNX2_PCICFG_MISC_STATUS_M66EN)
7078 bp->bus_speed_mhz = 66;
7079 else
7080 bp->bus_speed_mhz = 33;
7081 }
7082
7083 if (reg & BNX2_PCICFG_MISC_STATUS_32BIT_DET)
David S. Millerf86e82f2008-01-21 17:15:40 -08007084 bp->flags |= BNX2_FLAG_PCI_32BIT;
Michael Chan883e5152007-05-03 13:25:11 -07007085
7086}
7087
Michael Chanb6016b72005-05-26 13:03:09 -07007088static int __devinit
7089bnx2_init_board(struct pci_dev *pdev, struct net_device *dev)
7090{
7091 struct bnx2 *bp;
7092 unsigned long mem_len;
Michael Chan58fc2ea2007-07-07 22:52:02 -07007093 int rc, i, j;
Michael Chanb6016b72005-05-26 13:03:09 -07007094 u32 reg;
Michael Chan40453c82007-05-03 13:19:18 -07007095 u64 dma_mask, persist_dma_mask;
Michael Chanb6016b72005-05-26 13:03:09 -07007096
Michael Chanb6016b72005-05-26 13:03:09 -07007097 SET_NETDEV_DEV(dev, &pdev->dev);
Michael Chan972ec0d2006-01-23 16:12:43 -08007098 bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007099
7100 bp->flags = 0;
7101 bp->phy_flags = 0;
7102
7103 /* enable device (incl. PCI PM wakeup), and bus-mastering */
7104 rc = pci_enable_device(pdev);
7105 if (rc) {
Joe Perches898eb712007-10-18 03:06:30 -07007106 dev_err(&pdev->dev, "Cannot enable PCI device, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007107 goto err_out;
7108 }
7109
7110 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007111 dev_err(&pdev->dev,
Jeff Garzik2e8a5382006-06-27 10:47:51 -04007112 "Cannot find PCI device base address, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007113 rc = -ENODEV;
7114 goto err_out_disable;
7115 }
7116
7117 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
7118 if (rc) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007119 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007120 goto err_out_disable;
7121 }
7122
7123 pci_set_master(pdev);
Wendy Xiong6ff2da42008-05-16 22:18:21 -07007124 pci_save_state(pdev);
Michael Chanb6016b72005-05-26 13:03:09 -07007125
7126 bp->pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
7127 if (bp->pm_cap == 0) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007128 dev_err(&pdev->dev,
Jeff Garzik2e8a5382006-06-27 10:47:51 -04007129 "Cannot find power management capability, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007130 rc = -EIO;
7131 goto err_out_release;
7132 }
7133
Michael Chanb6016b72005-05-26 13:03:09 -07007134 bp->dev = dev;
7135 bp->pdev = pdev;
7136
7137 spin_lock_init(&bp->phy_lock);
Michael Chan1b8227c2007-05-03 13:24:05 -07007138 spin_lock_init(&bp->indirect_lock);
David Howellsc4028952006-11-22 14:57:56 +00007139 INIT_WORK(&bp->reset_task, bnx2_reset_task);
Michael Chanb6016b72005-05-26 13:03:09 -07007140
7141 dev->base_addr = dev->mem_start = pci_resource_start(pdev, 0);
Michael Chan59b47d82006-11-19 14:10:45 -08007142 mem_len = MB_GET_CID_ADDR(TX_TSS_CID + 1);
Michael Chanb6016b72005-05-26 13:03:09 -07007143 dev->mem_end = dev->mem_start + mem_len;
7144 dev->irq = pdev->irq;
7145
7146 bp->regview = ioremap_nocache(dev->base_addr, mem_len);
7147
7148 if (!bp->regview) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007149 dev_err(&pdev->dev, "Cannot map register space, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007150 rc = -ENOMEM;
7151 goto err_out_release;
7152 }
7153
7154 /* Configure byte swap and enable write to the reg_window registers.
7155 * Rely on CPU to do target byte swapping on big endian systems
7156 * The chip's target access swapping will not swap all accesses
7157 */
7158 pci_write_config_dword(bp->pdev, BNX2_PCICFG_MISC_CONFIG,
7159 BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
7160 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP);
7161
Pavel Machek829ca9a2005-09-03 15:56:56 -07007162 bnx2_set_power_state(bp, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07007163
7164 bp->chip_id = REG_RD(bp, BNX2_MISC_ID);
7165
Michael Chan883e5152007-05-03 13:25:11 -07007166 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
7167 if (pci_find_capability(pdev, PCI_CAP_ID_EXP) == 0) {
7168 dev_err(&pdev->dev,
7169 "Cannot find PCIE capability, aborting.\n");
7170 rc = -EIO;
7171 goto err_out_unmap;
7172 }
David S. Millerf86e82f2008-01-21 17:15:40 -08007173 bp->flags |= BNX2_FLAG_PCIE;
Michael Chan2dd201d2008-01-21 17:06:09 -08007174 if (CHIP_REV(bp) == CHIP_REV_Ax)
David S. Millerf86e82f2008-01-21 17:15:40 -08007175 bp->flags |= BNX2_FLAG_JUMBO_BROKEN;
Michael Chan883e5152007-05-03 13:25:11 -07007176 } else {
Michael Chan59b47d82006-11-19 14:10:45 -08007177 bp->pcix_cap = pci_find_capability(pdev, PCI_CAP_ID_PCIX);
7178 if (bp->pcix_cap == 0) {
7179 dev_err(&pdev->dev,
7180 "Cannot find PCIX capability, aborting.\n");
7181 rc = -EIO;
7182 goto err_out_unmap;
7183 }
7184 }
7185
Michael Chanb4b36042007-12-20 19:59:30 -08007186 if (CHIP_NUM(bp) == CHIP_NUM_5709 && CHIP_REV(bp) != CHIP_REV_Ax) {
7187 if (pci_find_capability(pdev, PCI_CAP_ID_MSIX))
David S. Millerf86e82f2008-01-21 17:15:40 -08007188 bp->flags |= BNX2_FLAG_MSIX_CAP;
Michael Chanb4b36042007-12-20 19:59:30 -08007189 }
7190
Michael Chan8e6a72c2007-05-03 13:24:48 -07007191 if (CHIP_ID(bp) != CHIP_ID_5706_A0 && CHIP_ID(bp) != CHIP_ID_5706_A1) {
7192 if (pci_find_capability(pdev, PCI_CAP_ID_MSI))
David S. Millerf86e82f2008-01-21 17:15:40 -08007193 bp->flags |= BNX2_FLAG_MSI_CAP;
Michael Chan8e6a72c2007-05-03 13:24:48 -07007194 }
7195
Michael Chan40453c82007-05-03 13:19:18 -07007196 /* 5708 cannot support DMA addresses > 40-bit. */
7197 if (CHIP_NUM(bp) == CHIP_NUM_5708)
7198 persist_dma_mask = dma_mask = DMA_40BIT_MASK;
7199 else
7200 persist_dma_mask = dma_mask = DMA_64BIT_MASK;
7201
7202 /* Configure DMA attributes. */
7203 if (pci_set_dma_mask(pdev, dma_mask) == 0) {
7204 dev->features |= NETIF_F_HIGHDMA;
7205 rc = pci_set_consistent_dma_mask(pdev, persist_dma_mask);
7206 if (rc) {
7207 dev_err(&pdev->dev,
7208 "pci_set_consistent_dma_mask failed, aborting.\n");
7209 goto err_out_unmap;
7210 }
7211 } else if ((rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK)) != 0) {
7212 dev_err(&pdev->dev, "System does not support DMA, aborting.\n");
7213 goto err_out_unmap;
7214 }
7215
David S. Millerf86e82f2008-01-21 17:15:40 -08007216 if (!(bp->flags & BNX2_FLAG_PCIE))
Michael Chan883e5152007-05-03 13:25:11 -07007217 bnx2_get_pci_speed(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07007218
7219 /* 5706A0 may falsely detect SERR and PERR. */
7220 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
7221 reg = REG_RD(bp, PCI_COMMAND);
7222 reg &= ~(PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
7223 REG_WR(bp, PCI_COMMAND, reg);
7224 }
7225 else if ((CHIP_ID(bp) == CHIP_ID_5706_A1) &&
David S. Millerf86e82f2008-01-21 17:15:40 -08007226 !(bp->flags & BNX2_FLAG_PCIX)) {
Michael Chanb6016b72005-05-26 13:03:09 -07007227
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007228 dev_err(&pdev->dev,
Jeff Garzik2e8a5382006-06-27 10:47:51 -04007229 "5706 A1 can only be used in a PCIX bus, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007230 goto err_out_unmap;
7231 }
7232
7233 bnx2_init_nvram(bp);
7234
Michael Chan2726d6e2008-01-29 21:35:05 -08007235 reg = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_SIGNATURE);
Michael Chane3648b32005-11-04 08:51:21 -08007236
7237 if ((reg & BNX2_SHM_HDR_SIGNATURE_SIG_MASK) ==
Michael Chan24cb2302007-01-25 15:49:56 -08007238 BNX2_SHM_HDR_SIGNATURE_SIG) {
7239 u32 off = PCI_FUNC(pdev->devfn) << 2;
7240
Michael Chan2726d6e2008-01-29 21:35:05 -08007241 bp->shmem_base = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_ADDR_0 + off);
Michael Chan24cb2302007-01-25 15:49:56 -08007242 } else
Michael Chane3648b32005-11-04 08:51:21 -08007243 bp->shmem_base = HOST_VIEW_SHMEM_BASE;
7244
Michael Chanb6016b72005-05-26 13:03:09 -07007245 /* Get the permanent MAC address. First we need to make sure the
7246 * firmware is actually running.
7247 */
Michael Chan2726d6e2008-01-29 21:35:05 -08007248 reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_SIGNATURE);
Michael Chanb6016b72005-05-26 13:03:09 -07007249
7250 if ((reg & BNX2_DEV_INFO_SIGNATURE_MAGIC_MASK) !=
7251 BNX2_DEV_INFO_SIGNATURE_MAGIC) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007252 dev_err(&pdev->dev, "Firmware not running, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007253 rc = -ENODEV;
7254 goto err_out_unmap;
7255 }
7256
Michael Chan2726d6e2008-01-29 21:35:05 -08007257 reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_BC_REV);
Michael Chan58fc2ea2007-07-07 22:52:02 -07007258 for (i = 0, j = 0; i < 3; i++) {
7259 u8 num, k, skip0;
7260
7261 num = (u8) (reg >> (24 - (i * 8)));
7262 for (k = 100, skip0 = 1; k >= 1; num %= k, k /= 10) {
7263 if (num >= k || !skip0 || k == 1) {
7264 bp->fw_version[j++] = (num / k) + '0';
7265 skip0 = 0;
7266 }
7267 }
7268 if (i != 2)
7269 bp->fw_version[j++] = '.';
7270 }
Michael Chan2726d6e2008-01-29 21:35:05 -08007271 reg = bnx2_shmem_rd(bp, BNX2_PORT_FEATURE);
Michael Chan846f5c62007-10-10 16:16:51 -07007272 if (reg & BNX2_PORT_FEATURE_WOL_ENABLED)
7273 bp->wol = 1;
7274
7275 if (reg & BNX2_PORT_FEATURE_ASF_ENABLED) {
David S. Millerf86e82f2008-01-21 17:15:40 -08007276 bp->flags |= BNX2_FLAG_ASF_ENABLE;
Michael Chanc2d3db82007-07-16 18:26:43 -07007277
7278 for (i = 0; i < 30; i++) {
Michael Chan2726d6e2008-01-29 21:35:05 -08007279 reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
Michael Chanc2d3db82007-07-16 18:26:43 -07007280 if (reg & BNX2_CONDITION_MFW_RUN_MASK)
7281 break;
7282 msleep(10);
7283 }
7284 }
Michael Chan2726d6e2008-01-29 21:35:05 -08007285 reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
Michael Chan58fc2ea2007-07-07 22:52:02 -07007286 reg &= BNX2_CONDITION_MFW_RUN_MASK;
7287 if (reg != BNX2_CONDITION_MFW_RUN_UNKNOWN &&
7288 reg != BNX2_CONDITION_MFW_RUN_NONE) {
7289 int i;
Michael Chan2726d6e2008-01-29 21:35:05 -08007290 u32 addr = bnx2_shmem_rd(bp, BNX2_MFW_VER_PTR);
Michael Chan58fc2ea2007-07-07 22:52:02 -07007291
7292 bp->fw_version[j++] = ' ';
7293 for (i = 0; i < 3; i++) {
Michael Chan2726d6e2008-01-29 21:35:05 -08007294 reg = bnx2_reg_rd_ind(bp, addr + i * 4);
Michael Chan58fc2ea2007-07-07 22:52:02 -07007295 reg = swab32(reg);
7296 memcpy(&bp->fw_version[j], &reg, 4);
7297 j += 4;
7298 }
7299 }
Michael Chanb6016b72005-05-26 13:03:09 -07007300
Michael Chan2726d6e2008-01-29 21:35:05 -08007301 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_UPPER);
Michael Chanb6016b72005-05-26 13:03:09 -07007302 bp->mac_addr[0] = (u8) (reg >> 8);
7303 bp->mac_addr[1] = (u8) reg;
7304
Michael Chan2726d6e2008-01-29 21:35:05 -08007305 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_LOWER);
Michael Chanb6016b72005-05-26 13:03:09 -07007306 bp->mac_addr[2] = (u8) (reg >> 24);
7307 bp->mac_addr[3] = (u8) (reg >> 16);
7308 bp->mac_addr[4] = (u8) (reg >> 8);
7309 bp->mac_addr[5] = (u8) reg;
7310
7311 bp->tx_ring_size = MAX_TX_DESC_CNT;
Michael Chan932f3772006-08-15 01:39:36 -07007312 bnx2_set_rx_ring_size(bp, 255);
Michael Chanb6016b72005-05-26 13:03:09 -07007313
7314 bp->rx_csum = 1;
7315
Michael Chanb6016b72005-05-26 13:03:09 -07007316 bp->tx_quick_cons_trip_int = 20;
7317 bp->tx_quick_cons_trip = 20;
7318 bp->tx_ticks_int = 80;
7319 bp->tx_ticks = 80;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007320
Michael Chanb6016b72005-05-26 13:03:09 -07007321 bp->rx_quick_cons_trip_int = 6;
7322 bp->rx_quick_cons_trip = 6;
7323 bp->rx_ticks_int = 18;
7324 bp->rx_ticks = 18;
7325
Michael Chan7ea69202007-07-16 18:27:10 -07007326 bp->stats_ticks = USEC_PER_SEC & BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
Michael Chanb6016b72005-05-26 13:03:09 -07007327
7328 bp->timer_interval = HZ;
Michael Chancd339a02005-08-25 15:35:24 -07007329 bp->current_interval = HZ;
Michael Chanb6016b72005-05-26 13:03:09 -07007330
Michael Chan5b0c76a2005-11-04 08:45:49 -08007331 bp->phy_addr = 1;
7332
Michael Chanb6016b72005-05-26 13:03:09 -07007333 /* Disable WOL support if we are running on a SERDES chip. */
Michael Chan253c8b72007-01-08 19:56:01 -08007334 if (CHIP_NUM(bp) == CHIP_NUM_5709)
7335 bnx2_get_5709_media(bp);
7336 else if (CHIP_BOND_ID(bp) & CHIP_BOND_ID_SERDES_BIT)
Michael Chan583c28e2008-01-21 19:51:35 -08007337 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chanbac0dff2006-11-19 14:15:05 -08007338
Michael Chan0d8a6572007-07-07 22:49:43 -07007339 bp->phy_port = PORT_TP;
Michael Chan583c28e2008-01-21 19:51:35 -08007340 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan0d8a6572007-07-07 22:49:43 -07007341 bp->phy_port = PORT_FIBRE;
Michael Chan2726d6e2008-01-29 21:35:05 -08007342 reg = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
Michael Chan846f5c62007-10-10 16:16:51 -07007343 if (!(reg & BNX2_SHARED_HW_CFG_GIG_LINK_ON_VAUX)) {
David S. Millerf86e82f2008-01-21 17:15:40 -08007344 bp->flags |= BNX2_FLAG_NO_WOL;
Michael Chan846f5c62007-10-10 16:16:51 -07007345 bp->wol = 0;
7346 }
Michael Chan38ea3682008-02-23 19:48:57 -08007347 if (CHIP_NUM(bp) == CHIP_NUM_5706) {
7348 /* Don't do parallel detect on this board because of
7349 * some board problems. The link will not go down
7350 * if we do parallel detect.
7351 */
7352 if (pdev->subsystem_vendor == PCI_VENDOR_ID_HP &&
7353 pdev->subsystem_device == 0x310c)
7354 bp->phy_flags |= BNX2_PHY_FLAG_NO_PARALLEL;
7355 } else {
Michael Chan5b0c76a2005-11-04 08:45:49 -08007356 bp->phy_addr = 2;
Michael Chan5b0c76a2005-11-04 08:45:49 -08007357 if (reg & BNX2_SHARED_HW_CFG_PHY_2_5G)
Michael Chan583c28e2008-01-21 19:51:35 -08007358 bp->phy_flags |= BNX2_PHY_FLAG_2_5G_CAPABLE;
Michael Chan5b0c76a2005-11-04 08:45:49 -08007359 }
Michael Chan0d8a6572007-07-07 22:49:43 -07007360 bnx2_init_remote_phy(bp);
7361
Michael Chan261dd5c2007-01-08 19:55:46 -08007362 } else if (CHIP_NUM(bp) == CHIP_NUM_5706 ||
7363 CHIP_NUM(bp) == CHIP_NUM_5708)
Michael Chan583c28e2008-01-21 19:51:35 -08007364 bp->phy_flags |= BNX2_PHY_FLAG_CRC_FIX;
Michael Chanfb0c18b2007-12-10 17:18:23 -08007365 else if (CHIP_NUM(bp) == CHIP_NUM_5709 &&
7366 (CHIP_REV(bp) == CHIP_REV_Ax ||
7367 CHIP_REV(bp) == CHIP_REV_Bx))
Michael Chan583c28e2008-01-21 19:51:35 -08007368 bp->phy_flags |= BNX2_PHY_FLAG_DIS_EARLY_DAC;
Michael Chanb6016b72005-05-26 13:03:09 -07007369
Michael Chan16088272006-06-12 22:16:43 -07007370 if ((CHIP_ID(bp) == CHIP_ID_5708_A0) ||
7371 (CHIP_ID(bp) == CHIP_ID_5708_B0) ||
Michael Chan846f5c62007-10-10 16:16:51 -07007372 (CHIP_ID(bp) == CHIP_ID_5708_B1)) {
David S. Millerf86e82f2008-01-21 17:15:40 -08007373 bp->flags |= BNX2_FLAG_NO_WOL;
Michael Chan846f5c62007-10-10 16:16:51 -07007374 bp->wol = 0;
7375 }
Michael Chandda1e392006-01-23 16:08:14 -08007376
Michael Chanb6016b72005-05-26 13:03:09 -07007377 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
7378 bp->tx_quick_cons_trip_int =
7379 bp->tx_quick_cons_trip;
7380 bp->tx_ticks_int = bp->tx_ticks;
7381 bp->rx_quick_cons_trip_int =
7382 bp->rx_quick_cons_trip;
7383 bp->rx_ticks_int = bp->rx_ticks;
7384 bp->comp_prod_trip_int = bp->comp_prod_trip;
7385 bp->com_ticks_int = bp->com_ticks;
7386 bp->cmd_ticks_int = bp->cmd_ticks;
7387 }
7388
Michael Chanf9317a42006-09-29 17:06:23 -07007389 /* Disable MSI on 5706 if AMD 8132 bridge is found.
7390 *
7391 * MSI is defined to be 32-bit write. The 5706 does 64-bit MSI writes
7392 * with byte enables disabled on the unused 32-bit word. This is legal
7393 * but causes problems on the AMD 8132 which will eventually stop
7394 * responding after a while.
7395 *
7396 * AMD believes this incompatibility is unique to the 5706, and
Michael Ellerman88187df2007-01-25 19:34:07 +11007397 * prefers to locally disable MSI rather than globally disabling it.
Michael Chanf9317a42006-09-29 17:06:23 -07007398 */
7399 if (CHIP_NUM(bp) == CHIP_NUM_5706 && disable_msi == 0) {
7400 struct pci_dev *amd_8132 = NULL;
7401
7402 while ((amd_8132 = pci_get_device(PCI_VENDOR_ID_AMD,
7403 PCI_DEVICE_ID_AMD_8132_BRIDGE,
7404 amd_8132))) {
Michael Chanf9317a42006-09-29 17:06:23 -07007405
Auke Kok44c10132007-06-08 15:46:36 -07007406 if (amd_8132->revision >= 0x10 &&
7407 amd_8132->revision <= 0x13) {
Michael Chanf9317a42006-09-29 17:06:23 -07007408 disable_msi = 1;
7409 pci_dev_put(amd_8132);
7410 break;
7411 }
7412 }
7413 }
7414
Michael Chandeaf3912007-07-07 22:48:00 -07007415 bnx2_set_default_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07007416 bp->req_flow_ctrl = FLOW_CTRL_RX | FLOW_CTRL_TX;
7417
Michael Chancd339a02005-08-25 15:35:24 -07007418 init_timer(&bp->timer);
7419 bp->timer.expires = RUN_AT(bp->timer_interval);
7420 bp->timer.data = (unsigned long) bp;
7421 bp->timer.function = bnx2_timer;
7422
Michael Chanb6016b72005-05-26 13:03:09 -07007423 return 0;
7424
7425err_out_unmap:
7426 if (bp->regview) {
7427 iounmap(bp->regview);
Michael Chan73eef4c2005-08-25 15:39:15 -07007428 bp->regview = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07007429 }
7430
7431err_out_release:
7432 pci_release_regions(pdev);
7433
7434err_out_disable:
7435 pci_disable_device(pdev);
7436 pci_set_drvdata(pdev, NULL);
7437
7438err_out:
7439 return rc;
7440}
7441
Michael Chan883e5152007-05-03 13:25:11 -07007442static char * __devinit
7443bnx2_bus_string(struct bnx2 *bp, char *str)
7444{
7445 char *s = str;
7446
David S. Millerf86e82f2008-01-21 17:15:40 -08007447 if (bp->flags & BNX2_FLAG_PCIE) {
Michael Chan883e5152007-05-03 13:25:11 -07007448 s += sprintf(s, "PCI Express");
7449 } else {
7450 s += sprintf(s, "PCI");
David S. Millerf86e82f2008-01-21 17:15:40 -08007451 if (bp->flags & BNX2_FLAG_PCIX)
Michael Chan883e5152007-05-03 13:25:11 -07007452 s += sprintf(s, "-X");
David S. Millerf86e82f2008-01-21 17:15:40 -08007453 if (bp->flags & BNX2_FLAG_PCI_32BIT)
Michael Chan883e5152007-05-03 13:25:11 -07007454 s += sprintf(s, " 32-bit");
7455 else
7456 s += sprintf(s, " 64-bit");
7457 s += sprintf(s, " %dMHz", bp->bus_speed_mhz);
7458 }
7459 return str;
7460}
7461
Michael Chan2ba582b2007-12-21 15:04:49 -08007462static void __devinit
Michael Chan35efa7c2007-12-20 19:56:37 -08007463bnx2_init_napi(struct bnx2 *bp)
7464{
Michael Chanb4b36042007-12-20 19:59:30 -08007465 int i;
7466 struct bnx2_napi *bnapi;
Michael Chan35efa7c2007-12-20 19:56:37 -08007467
Michael Chanb4b36042007-12-20 19:59:30 -08007468 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
7469 bnapi = &bp->bnx2_napi[i];
7470 bnapi->bp = bp;
7471 }
7472 netif_napi_add(bp->dev, &bp->bnx2_napi[0].napi, bnx2_poll, 64);
Michael Chan57851d82007-12-20 20:01:44 -08007473 netif_napi_add(bp->dev, &bp->bnx2_napi[BNX2_TX_VEC].napi, bnx2_tx_poll,
7474 64);
Michael Chan35efa7c2007-12-20 19:56:37 -08007475}
7476
7477static int __devinit
Michael Chanb6016b72005-05-26 13:03:09 -07007478bnx2_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
7479{
7480 static int version_printed = 0;
7481 struct net_device *dev = NULL;
7482 struct bnx2 *bp;
Joe Perches0795af52007-10-03 17:59:30 -07007483 int rc;
Michael Chan883e5152007-05-03 13:25:11 -07007484 char str[40];
Joe Perches0795af52007-10-03 17:59:30 -07007485 DECLARE_MAC_BUF(mac);
Michael Chanb6016b72005-05-26 13:03:09 -07007486
7487 if (version_printed++ == 0)
7488 printk(KERN_INFO "%s", version);
7489
7490 /* dev zeroed in init_etherdev */
7491 dev = alloc_etherdev(sizeof(*bp));
7492
7493 if (!dev)
7494 return -ENOMEM;
7495
7496 rc = bnx2_init_board(pdev, dev);
7497 if (rc < 0) {
7498 free_netdev(dev);
7499 return rc;
7500 }
7501
7502 dev->open = bnx2_open;
7503 dev->hard_start_xmit = bnx2_start_xmit;
7504 dev->stop = bnx2_close;
7505 dev->get_stats = bnx2_get_stats;
7506 dev->set_multicast_list = bnx2_set_rx_mode;
7507 dev->do_ioctl = bnx2_ioctl;
7508 dev->set_mac_address = bnx2_change_mac_addr;
7509 dev->change_mtu = bnx2_change_mtu;
7510 dev->tx_timeout = bnx2_tx_timeout;
7511 dev->watchdog_timeo = TX_TIMEOUT;
7512#ifdef BCM_VLAN
7513 dev->vlan_rx_register = bnx2_vlan_rx_register;
Michael Chanb6016b72005-05-26 13:03:09 -07007514#endif
Michael Chanb6016b72005-05-26 13:03:09 -07007515 dev->ethtool_ops = &bnx2_ethtool_ops;
Michael Chanb6016b72005-05-26 13:03:09 -07007516
Michael Chan972ec0d2006-01-23 16:12:43 -08007517 bp = netdev_priv(dev);
Michael Chan35efa7c2007-12-20 19:56:37 -08007518 bnx2_init_napi(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07007519
7520#if defined(HAVE_POLL_CONTROLLER) || defined(CONFIG_NET_POLL_CONTROLLER)
7521 dev->poll_controller = poll_bnx2;
7522#endif
7523
Michael Chan1b2f9222007-05-03 13:20:19 -07007524 pci_set_drvdata(pdev, dev);
7525
7526 memcpy(dev->dev_addr, bp->mac_addr, 6);
7527 memcpy(dev->perm_addr, bp->mac_addr, 6);
7528 bp->name = board_info[ent->driver_data].name;
7529
Stephen Hemmingerd212f872007-06-27 00:47:37 -07007530 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
Michael Chan4666f872007-05-03 13:22:28 -07007531 if (CHIP_NUM(bp) == CHIP_NUM_5709)
Stephen Hemmingerd212f872007-06-27 00:47:37 -07007532 dev->features |= NETIF_F_IPV6_CSUM;
7533
Michael Chan1b2f9222007-05-03 13:20:19 -07007534#ifdef BCM_VLAN
7535 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
7536#endif
7537 dev->features |= NETIF_F_TSO | NETIF_F_TSO_ECN;
Michael Chan4666f872007-05-03 13:22:28 -07007538 if (CHIP_NUM(bp) == CHIP_NUM_5709)
7539 dev->features |= NETIF_F_TSO6;
Michael Chan1b2f9222007-05-03 13:20:19 -07007540
Michael Chanb6016b72005-05-26 13:03:09 -07007541 if ((rc = register_netdev(dev))) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007542 dev_err(&pdev->dev, "Cannot register net device\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007543 if (bp->regview)
7544 iounmap(bp->regview);
7545 pci_release_regions(pdev);
7546 pci_disable_device(pdev);
7547 pci_set_drvdata(pdev, NULL);
7548 free_netdev(dev);
7549 return rc;
7550 }
7551
Michael Chan883e5152007-05-03 13:25:11 -07007552 printk(KERN_INFO "%s: %s (%c%d) %s found at mem %lx, "
Joe Perches0795af52007-10-03 17:59:30 -07007553 "IRQ %d, node addr %s\n",
Michael Chanb6016b72005-05-26 13:03:09 -07007554 dev->name,
7555 bp->name,
7556 ((CHIP_ID(bp) & 0xf000) >> 12) + 'A',
7557 ((CHIP_ID(bp) & 0x0ff0) >> 4),
Michael Chan883e5152007-05-03 13:25:11 -07007558 bnx2_bus_string(bp, str),
Michael Chanb6016b72005-05-26 13:03:09 -07007559 dev->base_addr,
Joe Perches0795af52007-10-03 17:59:30 -07007560 bp->pdev->irq, print_mac(mac, dev->dev_addr));
Michael Chanb6016b72005-05-26 13:03:09 -07007561
Michael Chanb6016b72005-05-26 13:03:09 -07007562 return 0;
7563}
7564
7565static void __devexit
7566bnx2_remove_one(struct pci_dev *pdev)
7567{
7568 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08007569 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007570
Michael Chanafdc08b2005-08-25 15:34:29 -07007571 flush_scheduled_work();
7572
Michael Chanb6016b72005-05-26 13:03:09 -07007573 unregister_netdev(dev);
7574
7575 if (bp->regview)
7576 iounmap(bp->regview);
7577
7578 free_netdev(dev);
7579 pci_release_regions(pdev);
7580 pci_disable_device(pdev);
7581 pci_set_drvdata(pdev, NULL);
7582}
7583
7584static int
Pavel Machek829ca9a2005-09-03 15:56:56 -07007585bnx2_suspend(struct pci_dev *pdev, pm_message_t state)
Michael Chanb6016b72005-05-26 13:03:09 -07007586{
7587 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08007588 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007589 u32 reset_code;
7590
Michael Chan6caebb02007-08-03 20:57:25 -07007591 /* PCI register 4 needs to be saved whether netif_running() or not.
7592 * MSI address and data need to be saved if using MSI and
7593 * netif_running().
7594 */
7595 pci_save_state(pdev);
Michael Chanb6016b72005-05-26 13:03:09 -07007596 if (!netif_running(dev))
7597 return 0;
7598
Michael Chan1d60290f2006-03-20 17:50:08 -08007599 flush_scheduled_work();
Michael Chanb6016b72005-05-26 13:03:09 -07007600 bnx2_netif_stop(bp);
7601 netif_device_detach(dev);
7602 del_timer_sync(&bp->timer);
David S. Millerf86e82f2008-01-21 17:15:40 -08007603 if (bp->flags & BNX2_FLAG_NO_WOL)
Michael Chan6c4f0952006-06-29 12:38:15 -07007604 reset_code = BNX2_DRV_MSG_CODE_UNLOAD_LNK_DN;
Michael Chandda1e392006-01-23 16:08:14 -08007605 else if (bp->wol)
Michael Chanb6016b72005-05-26 13:03:09 -07007606 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
7607 else
7608 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
7609 bnx2_reset_chip(bp, reset_code);
7610 bnx2_free_skbs(bp);
Pavel Machek829ca9a2005-09-03 15:56:56 -07007611 bnx2_set_power_state(bp, pci_choose_state(pdev, state));
Michael Chanb6016b72005-05-26 13:03:09 -07007612 return 0;
7613}
7614
7615static int
7616bnx2_resume(struct pci_dev *pdev)
7617{
7618 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08007619 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007620
Michael Chan6caebb02007-08-03 20:57:25 -07007621 pci_restore_state(pdev);
Michael Chanb6016b72005-05-26 13:03:09 -07007622 if (!netif_running(dev))
7623 return 0;
7624
Pavel Machek829ca9a2005-09-03 15:56:56 -07007625 bnx2_set_power_state(bp, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07007626 netif_device_attach(dev);
Michael Chan9a120bc2008-05-16 22:17:45 -07007627 bnx2_init_nic(bp, 1);
Michael Chanb6016b72005-05-26 13:03:09 -07007628 bnx2_netif_start(bp);
7629 return 0;
7630}
7631
Wendy Xiong6ff2da42008-05-16 22:18:21 -07007632/**
7633 * bnx2_io_error_detected - called when PCI error is detected
7634 * @pdev: Pointer to PCI device
7635 * @state: The current pci connection state
7636 *
7637 * This function is called after a PCI bus error affecting
7638 * this device has been detected.
7639 */
7640static pci_ers_result_t bnx2_io_error_detected(struct pci_dev *pdev,
7641 pci_channel_state_t state)
7642{
7643 struct net_device *dev = pci_get_drvdata(pdev);
7644 struct bnx2 *bp = netdev_priv(dev);
7645
7646 rtnl_lock();
7647 netif_device_detach(dev);
7648
7649 if (netif_running(dev)) {
7650 bnx2_netif_stop(bp);
7651 del_timer_sync(&bp->timer);
7652 bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
7653 }
7654
7655 pci_disable_device(pdev);
7656 rtnl_unlock();
7657
7658 /* Request a slot slot reset. */
7659 return PCI_ERS_RESULT_NEED_RESET;
7660}
7661
7662/**
7663 * bnx2_io_slot_reset - called after the pci bus has been reset.
7664 * @pdev: Pointer to PCI device
7665 *
7666 * Restart the card from scratch, as if from a cold-boot.
7667 */
7668static pci_ers_result_t bnx2_io_slot_reset(struct pci_dev *pdev)
7669{
7670 struct net_device *dev = pci_get_drvdata(pdev);
7671 struct bnx2 *bp = netdev_priv(dev);
7672
7673 rtnl_lock();
7674 if (pci_enable_device(pdev)) {
7675 dev_err(&pdev->dev,
7676 "Cannot re-enable PCI device after reset.\n");
7677 rtnl_unlock();
7678 return PCI_ERS_RESULT_DISCONNECT;
7679 }
7680 pci_set_master(pdev);
7681 pci_restore_state(pdev);
7682
7683 if (netif_running(dev)) {
7684 bnx2_set_power_state(bp, PCI_D0);
7685 bnx2_init_nic(bp, 1);
7686 }
7687
7688 rtnl_unlock();
7689 return PCI_ERS_RESULT_RECOVERED;
7690}
7691
7692/**
7693 * bnx2_io_resume - called when traffic can start flowing again.
7694 * @pdev: Pointer to PCI device
7695 *
7696 * This callback is called when the error recovery driver tells us that
7697 * its OK to resume normal operation.
7698 */
7699static void bnx2_io_resume(struct pci_dev *pdev)
7700{
7701 struct net_device *dev = pci_get_drvdata(pdev);
7702 struct bnx2 *bp = netdev_priv(dev);
7703
7704 rtnl_lock();
7705 if (netif_running(dev))
7706 bnx2_netif_start(bp);
7707
7708 netif_device_attach(dev);
7709 rtnl_unlock();
7710}
7711
7712static struct pci_error_handlers bnx2_err_handler = {
7713 .error_detected = bnx2_io_error_detected,
7714 .slot_reset = bnx2_io_slot_reset,
7715 .resume = bnx2_io_resume,
7716};
7717
Michael Chanb6016b72005-05-26 13:03:09 -07007718static struct pci_driver bnx2_pci_driver = {
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007719 .name = DRV_MODULE_NAME,
7720 .id_table = bnx2_pci_tbl,
7721 .probe = bnx2_init_one,
7722 .remove = __devexit_p(bnx2_remove_one),
7723 .suspend = bnx2_suspend,
7724 .resume = bnx2_resume,
Wendy Xiong6ff2da42008-05-16 22:18:21 -07007725 .err_handler = &bnx2_err_handler,
Michael Chanb6016b72005-05-26 13:03:09 -07007726};
7727
7728static int __init bnx2_init(void)
7729{
Jeff Garzik29917622006-08-19 17:48:59 -04007730 return pci_register_driver(&bnx2_pci_driver);
Michael Chanb6016b72005-05-26 13:03:09 -07007731}
7732
7733static void __exit bnx2_cleanup(void)
7734{
7735 pci_unregister_driver(&bnx2_pci_driver);
7736}
7737
7738module_init(bnx2_init);
7739module_exit(bnx2_cleanup);
7740
7741
7742