blob: 6c7eee93cdd1e4b9e2f4bf12b879691dd0d8376c [file] [log] [blame]
Alex Deucher97b2e202015-04-20 16:51:00 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __AMDGPU_H__
29#define __AMDGPU_H__
30
31#include <linux/atomic.h>
32#include <linux/wait.h>
33#include <linux/list.h>
34#include <linux/kref.h>
35#include <linux/interval_tree.h>
36#include <linux/hashtable.h>
37#include <linux/fence.h>
38
39#include <ttm/ttm_bo_api.h>
40#include <ttm/ttm_bo_driver.h>
41#include <ttm/ttm_placement.h>
42#include <ttm/ttm_module.h>
43#include <ttm/ttm_execbuf_util.h>
44
Chunming Zhoud03846a2015-07-28 14:20:03 -040045#include <drm/drmP.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040046#include <drm/drm_gem.h>
Chunming Zhou7e5a5472015-04-24 17:37:30 +080047#include <drm/amdgpu_drm.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040048
yanyang15fc3aee2015-05-22 14:39:35 -040049#include "amd_shared.h"
Alex Deucher97b2e202015-04-20 16:51:00 -040050#include "amdgpu_mode.h"
51#include "amdgpu_ih.h"
52#include "amdgpu_irq.h"
53#include "amdgpu_ucode.h"
54#include "amdgpu_gds.h"
Alex Deucher1f7371b2015-12-02 17:46:21 -050055#include "amd_powerplay.h"
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -040056#include "amdgpu_acp.h"
Alex Deucher97b2e202015-04-20 16:51:00 -040057
Alex Deucherb80d8472015-08-16 22:55:02 -040058#include "gpu_scheduler.h"
59
Alex Deucher97b2e202015-04-20 16:51:00 -040060/*
61 * Modules parameters.
62 */
63extern int amdgpu_modeset;
64extern int amdgpu_vram_limit;
65extern int amdgpu_gart_size;
66extern int amdgpu_benchmarking;
67extern int amdgpu_testing;
68extern int amdgpu_audio;
69extern int amdgpu_disp_priority;
70extern int amdgpu_hw_i2c;
71extern int amdgpu_pcie_gen2;
72extern int amdgpu_msi;
73extern int amdgpu_lockup_timeout;
74extern int amdgpu_dpm;
75extern int amdgpu_smc_load_fw;
76extern int amdgpu_aspm;
77extern int amdgpu_runtime_pm;
Alex Deucher97b2e202015-04-20 16:51:00 -040078extern unsigned amdgpu_ip_block_mask;
79extern int amdgpu_bapm;
80extern int amdgpu_deep_color;
81extern int amdgpu_vm_size;
82extern int amdgpu_vm_block_size;
Christian Königd9c13152015-09-28 12:31:26 +020083extern int amdgpu_vm_fault_stop;
Christian Königb495bd32015-09-10 14:00:35 +020084extern int amdgpu_vm_debug;
Jammy Zhou1333f722015-07-30 16:36:58 +080085extern int amdgpu_sched_jobs;
Jammy Zhou4afcb302015-07-30 16:44:05 +080086extern int amdgpu_sched_hw_submission;
Alex Deucher1f7371b2015-12-02 17:46:21 -050087extern int amdgpu_powerplay;
Alex Deucher97b2e202015-04-20 16:51:00 -040088
Chunming Zhou4b559c92015-07-21 15:53:04 +080089#define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
Alex Deucher97b2e202015-04-20 16:51:00 -040090#define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
91#define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
92/* AMDGPU_IB_POOL_SIZE must be a power of 2 */
93#define AMDGPU_IB_POOL_SIZE 16
94#define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
95#define AMDGPUFB_CONN_LIMIT 4
96#define AMDGPU_BIOS_NUM_SCRATCH 8
97
Alex Deucher97b2e202015-04-20 16:51:00 -040098/* max number of rings */
99#define AMDGPU_MAX_RINGS 16
100#define AMDGPU_MAX_GFX_RINGS 1
101#define AMDGPU_MAX_COMPUTE_RINGS 8
102#define AMDGPU_MAX_VCE_RINGS 2
103
Jammy Zhou36f523a2015-09-01 12:54:27 +0800104/* max number of IP instances */
105#define AMDGPU_MAX_SDMA_INSTANCES 2
106
Alex Deucher97b2e202015-04-20 16:51:00 -0400107/* hardcode that limit for now */
108#define AMDGPU_VA_RESERVED_SIZE (8 << 20)
109
110/* hard reset data */
111#define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
112
113/* reset flags */
114#define AMDGPU_RESET_GFX (1 << 0)
115#define AMDGPU_RESET_COMPUTE (1 << 1)
116#define AMDGPU_RESET_DMA (1 << 2)
117#define AMDGPU_RESET_CP (1 << 3)
118#define AMDGPU_RESET_GRBM (1 << 4)
119#define AMDGPU_RESET_DMA1 (1 << 5)
120#define AMDGPU_RESET_RLC (1 << 6)
121#define AMDGPU_RESET_SEM (1 << 7)
122#define AMDGPU_RESET_IH (1 << 8)
123#define AMDGPU_RESET_VMC (1 << 9)
124#define AMDGPU_RESET_MC (1 << 10)
125#define AMDGPU_RESET_DISPLAY (1 << 11)
126#define AMDGPU_RESET_UVD (1 << 12)
127#define AMDGPU_RESET_VCE (1 << 13)
128#define AMDGPU_RESET_VCE1 (1 << 14)
129
130/* CG block flags */
131#define AMDGPU_CG_BLOCK_GFX (1 << 0)
132#define AMDGPU_CG_BLOCK_MC (1 << 1)
133#define AMDGPU_CG_BLOCK_SDMA (1 << 2)
134#define AMDGPU_CG_BLOCK_UVD (1 << 3)
135#define AMDGPU_CG_BLOCK_VCE (1 << 4)
136#define AMDGPU_CG_BLOCK_HDP (1 << 5)
137#define AMDGPU_CG_BLOCK_BIF (1 << 6)
138
139/* CG flags */
140#define AMDGPU_CG_SUPPORT_GFX_MGCG (1 << 0)
141#define AMDGPU_CG_SUPPORT_GFX_MGLS (1 << 1)
142#define AMDGPU_CG_SUPPORT_GFX_CGCG (1 << 2)
143#define AMDGPU_CG_SUPPORT_GFX_CGLS (1 << 3)
144#define AMDGPU_CG_SUPPORT_GFX_CGTS (1 << 4)
145#define AMDGPU_CG_SUPPORT_GFX_CGTS_LS (1 << 5)
146#define AMDGPU_CG_SUPPORT_GFX_CP_LS (1 << 6)
147#define AMDGPU_CG_SUPPORT_GFX_RLC_LS (1 << 7)
148#define AMDGPU_CG_SUPPORT_MC_LS (1 << 8)
149#define AMDGPU_CG_SUPPORT_MC_MGCG (1 << 9)
150#define AMDGPU_CG_SUPPORT_SDMA_LS (1 << 10)
151#define AMDGPU_CG_SUPPORT_SDMA_MGCG (1 << 11)
152#define AMDGPU_CG_SUPPORT_BIF_LS (1 << 12)
153#define AMDGPU_CG_SUPPORT_UVD_MGCG (1 << 13)
154#define AMDGPU_CG_SUPPORT_VCE_MGCG (1 << 14)
155#define AMDGPU_CG_SUPPORT_HDP_LS (1 << 15)
156#define AMDGPU_CG_SUPPORT_HDP_MGCG (1 << 16)
157
158/* PG flags */
159#define AMDGPU_PG_SUPPORT_GFX_PG (1 << 0)
160#define AMDGPU_PG_SUPPORT_GFX_SMG (1 << 1)
161#define AMDGPU_PG_SUPPORT_GFX_DMG (1 << 2)
162#define AMDGPU_PG_SUPPORT_UVD (1 << 3)
163#define AMDGPU_PG_SUPPORT_VCE (1 << 4)
164#define AMDGPU_PG_SUPPORT_CP (1 << 5)
165#define AMDGPU_PG_SUPPORT_GDS (1 << 6)
166#define AMDGPU_PG_SUPPORT_RLC_SMU_HS (1 << 7)
167#define AMDGPU_PG_SUPPORT_SDMA (1 << 8)
168#define AMDGPU_PG_SUPPORT_ACP (1 << 9)
169#define AMDGPU_PG_SUPPORT_SAMU (1 << 10)
170
171/* GFX current status */
172#define AMDGPU_GFX_NORMAL_MODE 0x00000000L
173#define AMDGPU_GFX_SAFE_MODE 0x00000001L
174#define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
175#define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
176#define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
177
178/* max cursor sizes (in pixels) */
179#define CIK_CURSOR_WIDTH 128
180#define CIK_CURSOR_HEIGHT 128
181
182struct amdgpu_device;
183struct amdgpu_fence;
184struct amdgpu_ib;
185struct amdgpu_vm;
186struct amdgpu_ring;
Alex Deucher97b2e202015-04-20 16:51:00 -0400187struct amdgpu_cs_parser;
Chunming Zhoubb977d32015-08-18 15:16:40 +0800188struct amdgpu_job;
Alex Deucher97b2e202015-04-20 16:51:00 -0400189struct amdgpu_irq_src;
Alex Deucher0b492a42015-08-16 22:48:26 -0400190struct amdgpu_fpriv;
Alex Deucher97b2e202015-04-20 16:51:00 -0400191
192enum amdgpu_cp_irq {
193 AMDGPU_CP_IRQ_GFX_EOP = 0,
194 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
195 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
196 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
197 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
198 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
199 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
200 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
201 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
202
203 AMDGPU_CP_IRQ_LAST
204};
205
206enum amdgpu_sdma_irq {
207 AMDGPU_SDMA_IRQ_TRAP0 = 0,
208 AMDGPU_SDMA_IRQ_TRAP1,
209
210 AMDGPU_SDMA_IRQ_LAST
211};
212
213enum amdgpu_thermal_irq {
214 AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
215 AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
216
217 AMDGPU_THERMAL_IRQ_LAST
218};
219
Alex Deucher97b2e202015-04-20 16:51:00 -0400220int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400221 enum amd_ip_block_type block_type,
222 enum amd_clockgating_state state);
Alex Deucher97b2e202015-04-20 16:51:00 -0400223int amdgpu_set_powergating_state(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400224 enum amd_ip_block_type block_type,
225 enum amd_powergating_state state);
Alex Deucher97b2e202015-04-20 16:51:00 -0400226
227struct amdgpu_ip_block_version {
yanyang15fc3aee2015-05-22 14:39:35 -0400228 enum amd_ip_block_type type;
Alex Deucher97b2e202015-04-20 16:51:00 -0400229 u32 major;
230 u32 minor;
231 u32 rev;
yanyang15fc3aee2015-05-22 14:39:35 -0400232 const struct amd_ip_funcs *funcs;
Alex Deucher97b2e202015-04-20 16:51:00 -0400233};
234
235int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400236 enum amd_ip_block_type type,
Alex Deucher97b2e202015-04-20 16:51:00 -0400237 u32 major, u32 minor);
238
239const struct amdgpu_ip_block_version * amdgpu_get_ip_block(
240 struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400241 enum amd_ip_block_type type);
Alex Deucher97b2e202015-04-20 16:51:00 -0400242
243/* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
244struct amdgpu_buffer_funcs {
245 /* maximum bytes in a single operation */
246 uint32_t copy_max_bytes;
247
248 /* number of dw to reserve per operation */
249 unsigned copy_num_dw;
250
251 /* used for buffer migration */
Chunming Zhouc7ae72c2015-08-25 17:23:45 +0800252 void (*emit_copy_buffer)(struct amdgpu_ib *ib,
Alex Deucher97b2e202015-04-20 16:51:00 -0400253 /* src addr in bytes */
254 uint64_t src_offset,
255 /* dst addr in bytes */
256 uint64_t dst_offset,
257 /* number of byte to transfer */
258 uint32_t byte_count);
259
260 /* maximum bytes in a single operation */
261 uint32_t fill_max_bytes;
262
263 /* number of dw to reserve per operation */
264 unsigned fill_num_dw;
265
266 /* used for buffer clearing */
Chunming Zhou6e7a3842015-08-27 13:46:09 +0800267 void (*emit_fill_buffer)(struct amdgpu_ib *ib,
Alex Deucher97b2e202015-04-20 16:51:00 -0400268 /* value to write to memory */
269 uint32_t src_data,
270 /* dst addr in bytes */
271 uint64_t dst_offset,
272 /* number of byte to fill */
273 uint32_t byte_count);
274};
275
276/* provided by hw blocks that can write ptes, e.g., sdma */
277struct amdgpu_vm_pte_funcs {
278 /* copy pte entries from GART */
279 void (*copy_pte)(struct amdgpu_ib *ib,
280 uint64_t pe, uint64_t src,
281 unsigned count);
282 /* write pte one entry at a time with addr mapping */
283 void (*write_pte)(struct amdgpu_ib *ib,
Christian Königb07c9d22015-11-30 13:26:07 +0100284 const dma_addr_t *pages_addr, uint64_t pe,
Alex Deucher97b2e202015-04-20 16:51:00 -0400285 uint64_t addr, unsigned count,
286 uint32_t incr, uint32_t flags);
287 /* for linear pte/pde updates without addr mapping */
288 void (*set_pte_pde)(struct amdgpu_ib *ib,
289 uint64_t pe,
290 uint64_t addr, unsigned count,
291 uint32_t incr, uint32_t flags);
Alex Deucher97b2e202015-04-20 16:51:00 -0400292};
293
294/* provided by the gmc block */
295struct amdgpu_gart_funcs {
296 /* flush the vm tlb via mmio */
297 void (*flush_gpu_tlb)(struct amdgpu_device *adev,
298 uint32_t vmid);
299 /* write pte/pde updates using the cpu */
300 int (*set_pte_pde)(struct amdgpu_device *adev,
301 void *cpu_pt_addr, /* cpu addr of page table */
302 uint32_t gpu_page_idx, /* pte/pde to update */
303 uint64_t addr, /* addr to write into pte/pde */
304 uint32_t flags); /* access flags */
305};
306
307/* provided by the ih block */
308struct amdgpu_ih_funcs {
309 /* ring read/write ptr handling, called from interrupt context */
310 u32 (*get_wptr)(struct amdgpu_device *adev);
311 void (*decode_iv)(struct amdgpu_device *adev,
312 struct amdgpu_iv_entry *entry);
313 void (*set_rptr)(struct amdgpu_device *adev);
314};
315
316/* provided by hw blocks that expose a ring buffer for commands */
317struct amdgpu_ring_funcs {
318 /* ring read/write ptr handling */
319 u32 (*get_rptr)(struct amdgpu_ring *ring);
320 u32 (*get_wptr)(struct amdgpu_ring *ring);
321 void (*set_wptr)(struct amdgpu_ring *ring);
322 /* validating and patching of IBs */
323 int (*parse_cs)(struct amdgpu_cs_parser *p, uint32_t ib_idx);
324 /* command emit functions */
325 void (*emit_ib)(struct amdgpu_ring *ring,
326 struct amdgpu_ib *ib);
327 void (*emit_fence)(struct amdgpu_ring *ring, uint64_t addr,
Chunming Zhou890ee232015-06-01 14:35:03 +0800328 uint64_t seq, unsigned flags);
Christian Königb8c7b392016-03-01 15:42:52 +0100329 void (*emit_pipeline_sync)(struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -0400330 void (*emit_vm_flush)(struct amdgpu_ring *ring, unsigned vm_id,
331 uint64_t pd_addr);
Christian Königd2edb072015-05-11 14:10:34 +0200332 void (*emit_hdp_flush)(struct amdgpu_ring *ring);
Chunming Zhou11afbde2016-03-03 11:38:48 +0800333 void (*emit_hdp_invalidate)(struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -0400334 void (*emit_gds_switch)(struct amdgpu_ring *ring, uint32_t vmid,
335 uint32_t gds_base, uint32_t gds_size,
336 uint32_t gws_base, uint32_t gws_size,
337 uint32_t oa_base, uint32_t oa_size);
338 /* testing functions */
339 int (*test_ring)(struct amdgpu_ring *ring);
340 int (*test_ib)(struct amdgpu_ring *ring);
Jammy Zhouedff0e22015-09-01 13:04:08 +0800341 /* insert NOP packets */
342 void (*insert_nop)(struct amdgpu_ring *ring, uint32_t count);
Christian König9e5d53092016-01-31 12:20:55 +0100343 /* pad the indirect buffer to the necessary number of dw */
344 void (*pad_ib)(struct amdgpu_ring *ring, struct amdgpu_ib *ib);
Alex Deucher97b2e202015-04-20 16:51:00 -0400345};
346
347/*
348 * BIOS.
349 */
350bool amdgpu_get_bios(struct amdgpu_device *adev);
351bool amdgpu_read_bios(struct amdgpu_device *adev);
352
353/*
354 * Dummy page
355 */
356struct amdgpu_dummy_page {
357 struct page *page;
358 dma_addr_t addr;
359};
360int amdgpu_dummy_page_init(struct amdgpu_device *adev);
361void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
362
363
364/*
365 * Clocks
366 */
367
368#define AMDGPU_MAX_PPLL 3
369
370struct amdgpu_clock {
371 struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
372 struct amdgpu_pll spll;
373 struct amdgpu_pll mpll;
374 /* 10 Khz units */
375 uint32_t default_mclk;
376 uint32_t default_sclk;
377 uint32_t default_dispclk;
378 uint32_t current_dispclk;
379 uint32_t dp_extclk;
380 uint32_t max_pixel_clock;
381};
382
383/*
384 * Fences.
385 */
386struct amdgpu_fence_driver {
Alex Deucher97b2e202015-04-20 16:51:00 -0400387 uint64_t gpu_addr;
388 volatile uint32_t *cpu_addr;
389 /* sync_seq is protected by ring emission lock */
Christian König5907a0d2016-01-18 15:16:53 +0100390 uint64_t sync_seq;
Alex Deucher97b2e202015-04-20 16:51:00 -0400391 atomic64_t last_seq;
392 bool initialized;
Alex Deucher97b2e202015-04-20 16:51:00 -0400393 struct amdgpu_irq_src *irq_src;
394 unsigned irq_type;
Christian Königc2776af2015-11-03 13:27:39 +0100395 struct timer_list fallback_timer;
monk.liu7f06c232015-07-30 18:28:12 +0800396 wait_queue_head_t fence_queue;
Alex Deucher97b2e202015-04-20 16:51:00 -0400397};
398
399/* some special values for the owner field */
400#define AMDGPU_FENCE_OWNER_UNDEFINED ((void*)0ul)
401#define AMDGPU_FENCE_OWNER_VM ((void*)1ul)
Alex Deucher97b2e202015-04-20 16:51:00 -0400402
Chunming Zhou890ee232015-06-01 14:35:03 +0800403#define AMDGPU_FENCE_FLAG_64BIT (1 << 0)
404#define AMDGPU_FENCE_FLAG_INT (1 << 1)
405
Alex Deucher97b2e202015-04-20 16:51:00 -0400406struct amdgpu_fence {
407 struct fence base;
Chunming Zhou4cef9262015-08-05 19:52:14 +0800408
Alex Deucher97b2e202015-04-20 16:51:00 -0400409 /* RB, DMA, etc. */
410 struct amdgpu_ring *ring;
411 uint64_t seq;
412
Alex Deucher97b2e202015-04-20 16:51:00 -0400413 wait_queue_t fence_wake;
414};
415
416struct amdgpu_user_fence {
417 /* write-back bo */
418 struct amdgpu_bo *bo;
419 /* write-back address offset to bo start */
420 uint32_t offset;
421};
422
423int amdgpu_fence_driver_init(struct amdgpu_device *adev);
424void amdgpu_fence_driver_fini(struct amdgpu_device *adev);
425void amdgpu_fence_driver_force_completion(struct amdgpu_device *adev);
426
Christian König4f839a22015-09-08 20:22:31 +0200427int amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -0400428int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring,
429 struct amdgpu_irq_src *irq_src,
430 unsigned irq_type);
Alex Deucher5ceb54c2015-08-05 12:41:48 -0400431void amdgpu_fence_driver_suspend(struct amdgpu_device *adev);
432void amdgpu_fence_driver_resume(struct amdgpu_device *adev);
Christian König364beb22016-02-16 17:39:39 +0100433int amdgpu_fence_emit(struct amdgpu_ring *ring, struct fence **fence);
Alex Deucher97b2e202015-04-20 16:51:00 -0400434void amdgpu_fence_process(struct amdgpu_ring *ring);
435int amdgpu_fence_wait_next(struct amdgpu_ring *ring);
436int amdgpu_fence_wait_empty(struct amdgpu_ring *ring);
437unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring);
438
Alex Deucher97b2e202015-04-20 16:51:00 -0400439/*
440 * TTM.
441 */
442struct amdgpu_mman {
443 struct ttm_bo_global_ref bo_global_ref;
444 struct drm_global_reference mem_global_ref;
445 struct ttm_bo_device bdev;
446 bool mem_global_referenced;
447 bool initialized;
448
449#if defined(CONFIG_DEBUG_FS)
450 struct dentry *vram;
451 struct dentry *gtt;
452#endif
453
454 /* buffer handling */
455 const struct amdgpu_buffer_funcs *buffer_funcs;
456 struct amdgpu_ring *buffer_funcs_ring;
Christian König703297c2016-02-10 14:20:50 +0100457 /* Scheduler entity for buffer moves */
458 struct amd_sched_entity entity;
Alex Deucher97b2e202015-04-20 16:51:00 -0400459};
460
461int amdgpu_copy_buffer(struct amdgpu_ring *ring,
462 uint64_t src_offset,
463 uint64_t dst_offset,
464 uint32_t byte_count,
465 struct reservation_object *resv,
Chunming Zhouc7ae72c2015-08-25 17:23:45 +0800466 struct fence **fence);
Alex Deucher97b2e202015-04-20 16:51:00 -0400467int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma);
468
469struct amdgpu_bo_list_entry {
470 struct amdgpu_bo *robj;
471 struct ttm_validate_buffer tv;
472 struct amdgpu_bo_va *bo_va;
Alex Deucher97b2e202015-04-20 16:51:00 -0400473 uint32_t priority;
Christian König2f568db2016-02-23 12:36:59 +0100474 struct page **user_pages;
475 int user_invalidated;
Alex Deucher97b2e202015-04-20 16:51:00 -0400476};
477
478struct amdgpu_bo_va_mapping {
479 struct list_head list;
480 struct interval_tree_node it;
481 uint64_t offset;
482 uint32_t flags;
483};
484
485/* bo virtual addresses in a specific vm */
486struct amdgpu_bo_va {
487 /* protected by bo being reserved */
488 struct list_head bo_list;
Chunming Zhoubb1e38a42015-08-03 18:19:38 +0800489 struct fence *last_pt_update;
Alex Deucher97b2e202015-04-20 16:51:00 -0400490 unsigned ref_count;
491
Christian König7fc11952015-07-30 11:53:42 +0200492 /* protected by vm mutex and spinlock */
Alex Deucher97b2e202015-04-20 16:51:00 -0400493 struct list_head vm_status;
494
Christian König7fc11952015-07-30 11:53:42 +0200495 /* mappings for this bo_va */
496 struct list_head invalids;
497 struct list_head valids;
498
Alex Deucher97b2e202015-04-20 16:51:00 -0400499 /* constant after initialization */
500 struct amdgpu_vm *vm;
501 struct amdgpu_bo *bo;
502};
503
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800504#define AMDGPU_GEM_DOMAIN_MAX 0x3
505
Alex Deucher97b2e202015-04-20 16:51:00 -0400506struct amdgpu_bo {
507 /* Protected by gem.mutex */
508 struct list_head list;
509 /* Protected by tbo.reserved */
Christian König1ea863f2015-12-18 22:13:12 +0100510 u32 prefered_domains;
511 u32 allowed_domains;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800512 struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
Alex Deucher97b2e202015-04-20 16:51:00 -0400513 struct ttm_placement placement;
514 struct ttm_buffer_object tbo;
515 struct ttm_bo_kmap_obj kmap;
516 u64 flags;
517 unsigned pin_count;
518 void *kptr;
519 u64 tiling_flags;
520 u64 metadata_flags;
521 void *metadata;
522 u32 metadata_size;
523 /* list of all virtual address to which this bo
524 * is associated to
525 */
526 struct list_head va;
527 /* Constant after initialization */
528 struct amdgpu_device *adev;
529 struct drm_gem_object gem_base;
Christian König82b9c552015-11-27 16:49:00 +0100530 struct amdgpu_bo *parent;
Alex Deucher97b2e202015-04-20 16:51:00 -0400531
532 struct ttm_bo_kmap_obj dma_buf_vmap;
Alex Deucher97b2e202015-04-20 16:51:00 -0400533 struct amdgpu_mn *mn;
534 struct list_head mn_list;
535};
536#define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
537
538void amdgpu_gem_object_free(struct drm_gem_object *obj);
539int amdgpu_gem_object_open(struct drm_gem_object *obj,
540 struct drm_file *file_priv);
541void amdgpu_gem_object_close(struct drm_gem_object *obj,
542 struct drm_file *file_priv);
543unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
544struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
545struct drm_gem_object *amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
546 struct dma_buf_attachment *attach,
547 struct sg_table *sg);
548struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
549 struct drm_gem_object *gobj,
550 int flags);
551int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
552void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
553struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
554void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
555void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
556int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
557
558/* sub-allocation manager, it has to be protected by another lock.
559 * By conception this is an helper for other part of the driver
560 * like the indirect buffer or semaphore, which both have their
561 * locking.
562 *
563 * Principe is simple, we keep a list of sub allocation in offset
564 * order (first entry has offset == 0, last entry has the highest
565 * offset).
566 *
567 * When allocating new object we first check if there is room at
568 * the end total_size - (last_object_offset + last_object_size) >=
569 * alloc_size. If so we allocate new object there.
570 *
571 * When there is not enough room at the end, we start waiting for
572 * each sub object until we reach object_offset+object_size >=
573 * alloc_size, this object then become the sub object we return.
574 *
575 * Alignment can't be bigger than page size.
576 *
577 * Hole are not considered for allocation to keep things simple.
578 * Assumption is that there won't be hole (all object on same
579 * alignment).
580 */
Christian König6ba60b82016-03-11 14:50:08 +0100581
582#define AMDGPU_SA_NUM_FENCE_LISTS 32
583
Alex Deucher97b2e202015-04-20 16:51:00 -0400584struct amdgpu_sa_manager {
585 wait_queue_head_t wq;
586 struct amdgpu_bo *bo;
587 struct list_head *hole;
Christian König6ba60b82016-03-11 14:50:08 +0100588 struct list_head flist[AMDGPU_SA_NUM_FENCE_LISTS];
Alex Deucher97b2e202015-04-20 16:51:00 -0400589 struct list_head olist;
590 unsigned size;
591 uint64_t gpu_addr;
592 void *cpu_ptr;
593 uint32_t domain;
594 uint32_t align;
595};
596
597struct amdgpu_sa_bo;
598
599/* sub-allocation buffer */
600struct amdgpu_sa_bo {
601 struct list_head olist;
602 struct list_head flist;
603 struct amdgpu_sa_manager *manager;
604 unsigned soffset;
605 unsigned eoffset;
Chunming Zhou4ce98912015-08-19 16:41:19 +0800606 struct fence *fence;
Alex Deucher97b2e202015-04-20 16:51:00 -0400607};
608
609/*
610 * GEM objects.
611 */
Christian König418aa0c2016-02-15 16:59:57 +0100612void amdgpu_gem_force_release(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -0400613int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
614 int alignment, u32 initial_domain,
615 u64 flags, bool kernel,
616 struct drm_gem_object **obj);
617
618int amdgpu_mode_dumb_create(struct drm_file *file_priv,
619 struct drm_device *dev,
620 struct drm_mode_create_dumb *args);
621int amdgpu_mode_dumb_mmap(struct drm_file *filp,
622 struct drm_device *dev,
623 uint32_t handle, uint64_t *offset_p);
Alex Deucher97b2e202015-04-20 16:51:00 -0400624/*
625 * Synchronization
626 */
627struct amdgpu_sync {
Christian Königf91b3a62015-08-20 14:47:40 +0800628 DECLARE_HASHTABLE(fences, 4);
Chunming Zhou3c623382015-08-20 18:33:59 +0800629 struct fence *last_vm_update;
Alex Deucher97b2e202015-04-20 16:51:00 -0400630};
631
632void amdgpu_sync_create(struct amdgpu_sync *sync);
Christian König91e1a522015-07-06 22:06:40 +0200633int amdgpu_sync_fence(struct amdgpu_device *adev, struct amdgpu_sync *sync,
634 struct fence *f);
Alex Deucher97b2e202015-04-20 16:51:00 -0400635int amdgpu_sync_resv(struct amdgpu_device *adev,
636 struct amdgpu_sync *sync,
637 struct reservation_object *resv,
638 void *owner);
Christian Könige61235d2015-08-25 11:05:36 +0200639struct fence *amdgpu_sync_get_fence(struct amdgpu_sync *sync);
Christian Königf91b3a62015-08-20 14:47:40 +0800640int amdgpu_sync_wait(struct amdgpu_sync *sync);
Christian König8a8f0b42016-02-03 15:11:39 +0100641void amdgpu_sync_free(struct amdgpu_sync *sync);
Christian König257bf152016-02-16 11:24:58 +0100642int amdgpu_sync_init(void);
643void amdgpu_sync_fini(void);
Alex Deucher97b2e202015-04-20 16:51:00 -0400644
645/*
646 * GART structures, functions & helpers
647 */
648struct amdgpu_mc;
649
650#define AMDGPU_GPU_PAGE_SIZE 4096
651#define AMDGPU_GPU_PAGE_MASK (AMDGPU_GPU_PAGE_SIZE - 1)
652#define AMDGPU_GPU_PAGE_SHIFT 12
653#define AMDGPU_GPU_PAGE_ALIGN(a) (((a) + AMDGPU_GPU_PAGE_MASK) & ~AMDGPU_GPU_PAGE_MASK)
654
655struct amdgpu_gart {
656 dma_addr_t table_addr;
657 struct amdgpu_bo *robj;
658 void *ptr;
659 unsigned num_gpu_pages;
660 unsigned num_cpu_pages;
661 unsigned table_size;
662 struct page **pages;
663 dma_addr_t *pages_addr;
664 bool ready;
665 const struct amdgpu_gart_funcs *gart_funcs;
666};
667
668int amdgpu_gart_table_ram_alloc(struct amdgpu_device *adev);
669void amdgpu_gart_table_ram_free(struct amdgpu_device *adev);
670int amdgpu_gart_table_vram_alloc(struct amdgpu_device *adev);
671void amdgpu_gart_table_vram_free(struct amdgpu_device *adev);
672int amdgpu_gart_table_vram_pin(struct amdgpu_device *adev);
673void amdgpu_gart_table_vram_unpin(struct amdgpu_device *adev);
674int amdgpu_gart_init(struct amdgpu_device *adev);
675void amdgpu_gart_fini(struct amdgpu_device *adev);
676void amdgpu_gart_unbind(struct amdgpu_device *adev, unsigned offset,
677 int pages);
678int amdgpu_gart_bind(struct amdgpu_device *adev, unsigned offset,
679 int pages, struct page **pagelist,
680 dma_addr_t *dma_addr, uint32_t flags);
681
682/*
683 * GPU MC structures, functions & helpers
684 */
685struct amdgpu_mc {
686 resource_size_t aper_size;
687 resource_size_t aper_base;
688 resource_size_t agp_base;
689 /* for some chips with <= 32MB we need to lie
690 * about vram size near mc fb location */
691 u64 mc_vram_size;
692 u64 visible_vram_size;
693 u64 gtt_size;
694 u64 gtt_start;
695 u64 gtt_end;
696 u64 vram_start;
697 u64 vram_end;
698 unsigned vram_width;
699 u64 real_vram_size;
700 int vram_mtrr;
701 u64 gtt_base_align;
702 u64 mc_mask;
703 const struct firmware *fw; /* MC firmware */
704 uint32_t fw_version;
705 struct amdgpu_irq_src vm_fault;
Ken Wang81c59f52015-06-03 21:02:01 +0800706 uint32_t vram_type;
Alex Deucher97b2e202015-04-20 16:51:00 -0400707};
708
709/*
710 * GPU doorbell structures, functions & helpers
711 */
712typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
713{
714 AMDGPU_DOORBELL_KIQ = 0x000,
715 AMDGPU_DOORBELL_HIQ = 0x001,
716 AMDGPU_DOORBELL_DIQ = 0x002,
717 AMDGPU_DOORBELL_MEC_RING0 = 0x010,
718 AMDGPU_DOORBELL_MEC_RING1 = 0x011,
719 AMDGPU_DOORBELL_MEC_RING2 = 0x012,
720 AMDGPU_DOORBELL_MEC_RING3 = 0x013,
721 AMDGPU_DOORBELL_MEC_RING4 = 0x014,
722 AMDGPU_DOORBELL_MEC_RING5 = 0x015,
723 AMDGPU_DOORBELL_MEC_RING6 = 0x016,
724 AMDGPU_DOORBELL_MEC_RING7 = 0x017,
725 AMDGPU_DOORBELL_GFX_RING0 = 0x020,
726 AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
727 AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
728 AMDGPU_DOORBELL_IH = 0x1E8,
729 AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
730 AMDGPU_DOORBELL_INVALID = 0xFFFF
731} AMDGPU_DOORBELL_ASSIGNMENT;
732
733struct amdgpu_doorbell {
734 /* doorbell mmio */
735 resource_size_t base;
736 resource_size_t size;
737 u32 __iomem *ptr;
738 u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
739};
740
741void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
742 phys_addr_t *aperture_base,
743 size_t *aperture_size,
744 size_t *start_offset);
745
746/*
747 * IRQS.
748 */
749
750struct amdgpu_flip_work {
751 struct work_struct flip_work;
752 struct work_struct unpin_work;
753 struct amdgpu_device *adev;
754 int crtc_id;
755 uint64_t base;
756 struct drm_pending_vblank_event *event;
757 struct amdgpu_bo *old_rbo;
Christian König1ffd2652015-08-11 17:29:52 +0200758 struct fence *excl;
759 unsigned shared_count;
760 struct fence **shared;
Christian Königc3874b72016-02-11 15:48:30 +0100761 struct fence_cb cb;
Alex Deucher97b2e202015-04-20 16:51:00 -0400762};
763
764
765/*
766 * CP & rings.
767 */
768
769struct amdgpu_ib {
770 struct amdgpu_sa_bo *sa_bo;
771 uint32_t length_dw;
772 uint64_t gpu_addr;
773 uint32_t *ptr;
Christian König364beb22016-02-16 17:39:39 +0100774 struct fence *fence;
Alex Deucher97b2e202015-04-20 16:51:00 -0400775 struct amdgpu_user_fence *user;
776 struct amdgpu_vm *vm;
Christian König4ff37a82016-02-26 16:18:26 +0100777 unsigned vm_id;
778 uint64_t vm_pd_addr;
Christian König3cb485f2015-05-11 15:34:59 +0200779 struct amdgpu_ctx *ctx;
Alex Deucher97b2e202015-04-20 16:51:00 -0400780 uint32_t gds_base, gds_size;
781 uint32_t gws_base, gws_size;
782 uint32_t oa_base, oa_size;
Jammy Zhoude807f82015-05-11 23:41:41 +0800783 uint32_t flags;
Christian König5430a3f2015-07-21 18:02:21 +0200784 /* resulting sequence number */
785 uint64_t sequence;
Alex Deucher97b2e202015-04-20 16:51:00 -0400786};
787
788enum amdgpu_ring_type {
789 AMDGPU_RING_TYPE_GFX,
790 AMDGPU_RING_TYPE_COMPUTE,
791 AMDGPU_RING_TYPE_SDMA,
792 AMDGPU_RING_TYPE_UVD,
793 AMDGPU_RING_TYPE_VCE
794};
795
Chunming Zhouc1b69ed2015-07-21 13:45:14 +0800796extern struct amd_sched_backend_ops amdgpu_sched_ops;
797
Christian König50838c82016-02-03 13:44:52 +0100798int amdgpu_job_alloc(struct amdgpu_device *adev, unsigned num_ibs,
799 struct amdgpu_job **job);
Christian Königd71518b2016-02-01 12:20:25 +0100800int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, unsigned size,
801 struct amdgpu_job **job);
Christian König50838c82016-02-03 13:44:52 +0100802void amdgpu_job_free(struct amdgpu_job *job);
Christian Königd71518b2016-02-01 12:20:25 +0100803int amdgpu_job_submit(struct amdgpu_job *job, struct amdgpu_ring *ring,
Christian König2bd9ccf2016-02-01 12:53:58 +0100804 struct amd_sched_entity *entity, void *owner,
805 struct fence **f);
Chunming Zhou3c704e92015-07-29 10:33:14 +0800806
Alex Deucher97b2e202015-04-20 16:51:00 -0400807struct amdgpu_ring {
808 struct amdgpu_device *adev;
809 const struct amdgpu_ring_funcs *funcs;
810 struct amdgpu_fence_driver fence_drv;
Christian König4f839a22015-09-08 20:22:31 +0200811 struct amd_gpu_scheduler sched;
Alex Deucher97b2e202015-04-20 16:51:00 -0400812
Chunming Zhou176e1ab2015-07-24 10:49:47 +0800813 spinlock_t fence_lock;
Alex Deucher97b2e202015-04-20 16:51:00 -0400814 struct amdgpu_bo *ring_obj;
815 volatile uint32_t *ring;
816 unsigned rptr_offs;
817 u64 next_rptr_gpu_addr;
818 volatile u32 *next_rptr_cpu_addr;
819 unsigned wptr;
820 unsigned wptr_old;
821 unsigned ring_size;
Christian Königc7e6be22016-01-21 13:06:05 +0100822 unsigned max_dw;
Alex Deucher97b2e202015-04-20 16:51:00 -0400823 int count_dw;
Alex Deucher97b2e202015-04-20 16:51:00 -0400824 uint64_t gpu_addr;
825 uint32_t align_mask;
826 uint32_t ptr_mask;
827 bool ready;
828 u32 nop;
829 u32 idx;
Alex Deucher97b2e202015-04-20 16:51:00 -0400830 u32 me;
831 u32 pipe;
832 u32 queue;
833 struct amdgpu_bo *mqd_obj;
834 u32 doorbell_index;
835 bool use_doorbell;
836 unsigned wptr_offs;
837 unsigned next_rptr_offs;
838 unsigned fence_offs;
Christian König3cb485f2015-05-11 15:34:59 +0200839 struct amdgpu_ctx *current_ctx;
Alex Deucher97b2e202015-04-20 16:51:00 -0400840 enum amdgpu_ring_type type;
841 char name[16];
842};
843
844/*
845 * VM
846 */
847
848/* maximum number of VMIDs */
849#define AMDGPU_NUM_VM 16
850
851/* number of entries in page table */
852#define AMDGPU_VM_PTE_COUNT (1 << amdgpu_vm_block_size)
853
854/* PTBs (Page Table Blocks) need to be aligned to 32K */
855#define AMDGPU_VM_PTB_ALIGN_SIZE 32768
856#define AMDGPU_VM_PTB_ALIGN_MASK (AMDGPU_VM_PTB_ALIGN_SIZE - 1)
857#define AMDGPU_VM_PTB_ALIGN(a) (((a) + AMDGPU_VM_PTB_ALIGN_MASK) & ~AMDGPU_VM_PTB_ALIGN_MASK)
858
859#define AMDGPU_PTE_VALID (1 << 0)
860#define AMDGPU_PTE_SYSTEM (1 << 1)
861#define AMDGPU_PTE_SNOOPED (1 << 2)
862
863/* VI only */
864#define AMDGPU_PTE_EXECUTABLE (1 << 4)
865
866#define AMDGPU_PTE_READABLE (1 << 5)
867#define AMDGPU_PTE_WRITEABLE (1 << 6)
868
869/* PTE (Page Table Entry) fragment field for different page sizes */
870#define AMDGPU_PTE_FRAG_4KB (0 << 7)
871#define AMDGPU_PTE_FRAG_64KB (4 << 7)
872#define AMDGPU_LOG2_PAGES_PER_FRAG 4
873
Christian Königd9c13152015-09-28 12:31:26 +0200874/* How to programm VM fault handling */
875#define AMDGPU_VM_FAULT_STOP_NEVER 0
876#define AMDGPU_VM_FAULT_STOP_FIRST 1
877#define AMDGPU_VM_FAULT_STOP_ALWAYS 2
878
Alex Deucher97b2e202015-04-20 16:51:00 -0400879struct amdgpu_vm_pt {
Christian Königee1782c2015-12-11 21:01:23 +0100880 struct amdgpu_bo_list_entry entry;
881 uint64_t addr;
Alex Deucher97b2e202015-04-20 16:51:00 -0400882};
883
884struct amdgpu_vm_id {
Christian König4ff37a82016-02-26 16:18:26 +0100885 struct amdgpu_vm_manager_id *mgr_id;
886 uint64_t pd_gpu_addr;
Alex Deucher97b2e202015-04-20 16:51:00 -0400887 /* last flushed PD/PT update */
Christian König4ff37a82016-02-26 16:18:26 +0100888 struct fence *flushed_updates;
Alex Deucher97b2e202015-04-20 16:51:00 -0400889};
890
891struct amdgpu_vm {
Christian König25cfc3c2015-12-19 19:42:05 +0100892 /* tree of virtual addresses mapped */
Alex Deucher97b2e202015-04-20 16:51:00 -0400893 struct rb_root va;
894
Christian König7fc11952015-07-30 11:53:42 +0200895 /* protecting invalidated */
Alex Deucher97b2e202015-04-20 16:51:00 -0400896 spinlock_t status_lock;
897
898 /* BOs moved, but not yet updated in the PT */
899 struct list_head invalidated;
900
Christian König7fc11952015-07-30 11:53:42 +0200901 /* BOs cleared in the PT because of a move */
902 struct list_head cleared;
903
904 /* BO mappings freed, but not yet updated in the PT */
Alex Deucher97b2e202015-04-20 16:51:00 -0400905 struct list_head freed;
906
907 /* contains the page directory */
908 struct amdgpu_bo *page_directory;
909 unsigned max_pde_used;
Bas Nieuwenhuizen05906de2015-08-14 20:08:40 +0200910 struct fence *page_directory_fence;
Alex Deucher97b2e202015-04-20 16:51:00 -0400911
912 /* array of page tables, one for each page directory entry */
913 struct amdgpu_vm_pt *page_tables;
914
915 /* for id and flush management per ring */
916 struct amdgpu_vm_id ids[AMDGPU_MAX_RINGS];
Christian König25cfc3c2015-12-19 19:42:05 +0100917
jimqu81d75a32015-12-04 17:17:00 +0800918 /* protecting freed */
919 spinlock_t freed_lock;
Christian König2bd9ccf2016-02-01 12:53:58 +0100920
921 /* Scheduler entity for page table updates */
922 struct amd_sched_entity entity;
Alex Deucher97b2e202015-04-20 16:51:00 -0400923};
924
Christian Königa9a78b32016-01-21 10:19:11 +0100925struct amdgpu_vm_manager_id {
926 struct list_head list;
927 struct fence *active;
928 atomic_long_t owner;
Christian König971fe9a92016-03-01 15:09:25 +0100929
930 uint32_t gds_base;
931 uint32_t gds_size;
932 uint32_t gws_base;
933 uint32_t gws_size;
934 uint32_t oa_base;
935 uint32_t oa_size;
Christian Königa9a78b32016-01-21 10:19:11 +0100936};
Christian König8d0a7ce2015-11-03 20:58:50 +0100937
Christian Königa9a78b32016-01-21 10:19:11 +0100938struct amdgpu_vm_manager {
939 /* Handling of VMIDs */
940 struct mutex lock;
941 unsigned num_ids;
942 struct list_head ids_lru;
943 struct amdgpu_vm_manager_id ids[AMDGPU_NUM_VM];
Christian König1c16c0a2015-11-14 21:31:40 +0100944
Christian König8b4fb002015-11-15 16:04:16 +0100945 uint32_t max_pfn;
Alex Deucher97b2e202015-04-20 16:51:00 -0400946 /* vram base address for page table entry */
Christian König8b4fb002015-11-15 16:04:16 +0100947 u64 vram_base_offset;
Alex Deucher97b2e202015-04-20 16:51:00 -0400948 /* is vm enabled? */
Christian König8b4fb002015-11-15 16:04:16 +0100949 bool enabled;
Alex Deucher97b2e202015-04-20 16:51:00 -0400950 /* vm pte handling */
951 const struct amdgpu_vm_pte_funcs *vm_pte_funcs;
Christian König2d55e452016-02-08 17:37:38 +0100952 struct amdgpu_ring *vm_pte_rings[AMDGPU_MAX_RINGS];
953 unsigned vm_pte_num_rings;
954 atomic_t vm_pte_next_ring;
Alex Deucher97b2e202015-04-20 16:51:00 -0400955};
956
Christian Königa9a78b32016-01-21 10:19:11 +0100957void amdgpu_vm_manager_init(struct amdgpu_device *adev);
Christian Königea89f8c2015-11-15 20:52:06 +0100958void amdgpu_vm_manager_fini(struct amdgpu_device *adev);
Christian König8b4fb002015-11-15 16:04:16 +0100959int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm);
960void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm);
Christian König56467eb2015-12-11 15:16:32 +0100961void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
962 struct list_head *validated,
963 struct amdgpu_bo_list_entry *entry);
Christian Königee1782c2015-12-11 21:01:23 +0100964void amdgpu_vm_get_pt_bos(struct amdgpu_vm *vm, struct list_head *duplicates);
Christian Königeceb8a12016-01-11 15:35:21 +0100965void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev,
966 struct amdgpu_vm *vm);
Christian König8b4fb002015-11-15 16:04:16 +0100967int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
Christian König4ff37a82016-02-26 16:18:26 +0100968 struct amdgpu_sync *sync, struct fence *fence,
969 unsigned *vm_id, uint64_t *vm_pd_addr);
Christian König8b4fb002015-11-15 16:04:16 +0100970void amdgpu_vm_flush(struct amdgpu_ring *ring,
Christian Königcffadc82016-03-01 13:34:49 +0100971 unsigned vm_id, uint64_t pd_addr,
972 uint32_t gds_base, uint32_t gds_size,
973 uint32_t gws_base, uint32_t gws_size,
974 uint32_t oa_base, uint32_t oa_size);
Christian König971fe9a92016-03-01 15:09:25 +0100975void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vm_id);
Christian Königb07c9d22015-11-30 13:26:07 +0100976uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr);
Christian König8b4fb002015-11-15 16:04:16 +0100977int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
978 struct amdgpu_vm *vm);
979int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
980 struct amdgpu_vm *vm);
981int amdgpu_vm_clear_invalids(struct amdgpu_device *adev, struct amdgpu_vm *vm,
982 struct amdgpu_sync *sync);
983int amdgpu_vm_bo_update(struct amdgpu_device *adev,
984 struct amdgpu_bo_va *bo_va,
985 struct ttm_mem_reg *mem);
986void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
987 struct amdgpu_bo *bo);
988struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
989 struct amdgpu_bo *bo);
990struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
991 struct amdgpu_vm *vm,
992 struct amdgpu_bo *bo);
993int amdgpu_vm_bo_map(struct amdgpu_device *adev,
994 struct amdgpu_bo_va *bo_va,
995 uint64_t addr, uint64_t offset,
996 uint64_t size, uint32_t flags);
997int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
998 struct amdgpu_bo_va *bo_va,
999 uint64_t addr);
1000void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
1001 struct amdgpu_bo_va *bo_va);
Christian König8b4fb002015-11-15 16:04:16 +01001002
Alex Deucher97b2e202015-04-20 16:51:00 -04001003/*
1004 * context related structures
1005 */
1006
Christian König21c16bf2015-07-07 17:24:49 +02001007struct amdgpu_ctx_ring {
Christian König91404fb2015-08-05 18:33:21 +02001008 uint64_t sequence;
Chunming Zhou37cd0ca2015-12-10 15:45:11 +08001009 struct fence **fences;
Christian König91404fb2015-08-05 18:33:21 +02001010 struct amd_sched_entity entity;
Christian König21c16bf2015-07-07 17:24:49 +02001011};
1012
Alex Deucher97b2e202015-04-20 16:51:00 -04001013struct amdgpu_ctx {
Alex Deucher0b492a42015-08-16 22:48:26 -04001014 struct kref refcount;
Chunming Zhou9cb7e5a2015-07-21 13:17:19 +08001015 struct amdgpu_device *adev;
Alex Deucher0b492a42015-08-16 22:48:26 -04001016 unsigned reset_counter;
Christian König21c16bf2015-07-07 17:24:49 +02001017 spinlock_t ring_lock;
Chunming Zhou37cd0ca2015-12-10 15:45:11 +08001018 struct fence **fences;
Christian König21c16bf2015-07-07 17:24:49 +02001019 struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS];
Alex Deucher97b2e202015-04-20 16:51:00 -04001020};
1021
1022struct amdgpu_ctx_mgr {
Alex Deucher0b492a42015-08-16 22:48:26 -04001023 struct amdgpu_device *adev;
1024 struct mutex lock;
1025 /* protected by lock */
1026 struct idr ctx_handles;
Alex Deucher97b2e202015-04-20 16:51:00 -04001027};
1028
Alex Deucher0b492a42015-08-16 22:48:26 -04001029struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
1030int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
1031
Christian König21c16bf2015-07-07 17:24:49 +02001032uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
Christian Königce882e62015-08-19 15:00:55 +02001033 struct fence *fence);
Christian König21c16bf2015-07-07 17:24:49 +02001034struct fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
1035 struct amdgpu_ring *ring, uint64_t seq);
1036
Alex Deucher0b492a42015-08-16 22:48:26 -04001037int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
1038 struct drm_file *filp);
1039
Christian Königefd4ccb2015-08-04 16:20:31 +02001040void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
1041void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
Alex Deucher0b492a42015-08-16 22:48:26 -04001042
Alex Deucher97b2e202015-04-20 16:51:00 -04001043/*
1044 * file private structure
1045 */
1046
1047struct amdgpu_fpriv {
1048 struct amdgpu_vm vm;
1049 struct mutex bo_list_lock;
1050 struct idr bo_list_handles;
Alex Deucher0b492a42015-08-16 22:48:26 -04001051 struct amdgpu_ctx_mgr ctx_mgr;
Alex Deucher97b2e202015-04-20 16:51:00 -04001052};
1053
1054/*
1055 * residency list
1056 */
1057
1058struct amdgpu_bo_list {
1059 struct mutex lock;
1060 struct amdgpu_bo *gds_obj;
1061 struct amdgpu_bo *gws_obj;
1062 struct amdgpu_bo *oa_obj;
Christian König211dff52016-02-22 15:40:59 +01001063 unsigned first_userptr;
Alex Deucher97b2e202015-04-20 16:51:00 -04001064 unsigned num_entries;
1065 struct amdgpu_bo_list_entry *array;
1066};
1067
1068struct amdgpu_bo_list *
1069amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
Christian König636ce252015-12-18 21:26:47 +01001070void amdgpu_bo_list_get_list(struct amdgpu_bo_list *list,
1071 struct list_head *validated);
Alex Deucher97b2e202015-04-20 16:51:00 -04001072void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
1073void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
1074
1075/*
1076 * GFX stuff
1077 */
1078#include "clearstate_defs.h"
1079
1080struct amdgpu_rlc {
1081 /* for power gating */
1082 struct amdgpu_bo *save_restore_obj;
1083 uint64_t save_restore_gpu_addr;
1084 volatile uint32_t *sr_ptr;
1085 const u32 *reg_list;
1086 u32 reg_list_size;
1087 /* for clear state */
1088 struct amdgpu_bo *clear_state_obj;
1089 uint64_t clear_state_gpu_addr;
1090 volatile uint32_t *cs_ptr;
1091 const struct cs_section_def *cs_data;
1092 u32 clear_state_size;
1093 /* for cp tables */
1094 struct amdgpu_bo *cp_table_obj;
1095 uint64_t cp_table_gpu_addr;
1096 volatile uint32_t *cp_table_ptr;
1097 u32 cp_table_size;
1098};
1099
1100struct amdgpu_mec {
1101 struct amdgpu_bo *hpd_eop_obj;
1102 u64 hpd_eop_gpu_addr;
1103 u32 num_pipe;
1104 u32 num_mec;
1105 u32 num_queue;
1106};
1107
1108/*
1109 * GPU scratch registers structures, functions & helpers
1110 */
1111struct amdgpu_scratch {
1112 unsigned num_reg;
1113 uint32_t reg_base;
1114 bool free[32];
1115 uint32_t reg[32];
1116};
1117
1118/*
1119 * GFX configurations
1120 */
1121struct amdgpu_gca_config {
1122 unsigned max_shader_engines;
1123 unsigned max_tile_pipes;
1124 unsigned max_cu_per_sh;
1125 unsigned max_sh_per_se;
1126 unsigned max_backends_per_se;
1127 unsigned max_texture_channel_caches;
1128 unsigned max_gprs;
1129 unsigned max_gs_threads;
1130 unsigned max_hw_contexts;
1131 unsigned sc_prim_fifo_size_frontend;
1132 unsigned sc_prim_fifo_size_backend;
1133 unsigned sc_hiz_tile_fifo_size;
1134 unsigned sc_earlyz_tile_fifo_size;
1135
1136 unsigned num_tile_pipes;
1137 unsigned backend_enable_mask;
1138 unsigned mem_max_burst_length_bytes;
1139 unsigned mem_row_size_in_kb;
1140 unsigned shader_engine_tile_size;
1141 unsigned num_gpus;
1142 unsigned multi_gpu_tile_size;
1143 unsigned mc_arb_ramcfg;
1144 unsigned gb_addr_config;
Alex Deucher8f8e00c2016-02-12 00:39:13 -05001145 unsigned num_rbs;
Alex Deucher97b2e202015-04-20 16:51:00 -04001146
1147 uint32_t tile_mode_array[32];
1148 uint32_t macrotile_mode_array[16];
1149};
1150
1151struct amdgpu_gfx {
1152 struct mutex gpu_clock_mutex;
1153 struct amdgpu_gca_config config;
1154 struct amdgpu_rlc rlc;
1155 struct amdgpu_mec mec;
1156 struct amdgpu_scratch scratch;
1157 const struct firmware *me_fw; /* ME firmware */
1158 uint32_t me_fw_version;
1159 const struct firmware *pfp_fw; /* PFP firmware */
1160 uint32_t pfp_fw_version;
1161 const struct firmware *ce_fw; /* CE firmware */
1162 uint32_t ce_fw_version;
1163 const struct firmware *rlc_fw; /* RLC firmware */
1164 uint32_t rlc_fw_version;
1165 const struct firmware *mec_fw; /* MEC firmware */
1166 uint32_t mec_fw_version;
1167 const struct firmware *mec2_fw; /* MEC2 firmware */
1168 uint32_t mec2_fw_version;
Ken Wang02558a02015-06-03 19:52:06 +08001169 uint32_t me_feature_version;
1170 uint32_t ce_feature_version;
1171 uint32_t pfp_feature_version;
Jammy Zhou351643d2015-08-04 10:43:50 +08001172 uint32_t rlc_feature_version;
1173 uint32_t mec_feature_version;
1174 uint32_t mec2_feature_version;
Alex Deucher97b2e202015-04-20 16:51:00 -04001175 struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
1176 unsigned num_gfx_rings;
1177 struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
1178 unsigned num_compute_rings;
1179 struct amdgpu_irq_src eop_irq;
1180 struct amdgpu_irq_src priv_reg_irq;
1181 struct amdgpu_irq_src priv_inst_irq;
1182 /* gfx status */
1183 uint32_t gfx_current_status;
Ken Wanga101a892015-06-03 17:47:54 +08001184 /* ce ram size*/
1185 unsigned ce_ram_size;
Alex Deucher97b2e202015-04-20 16:51:00 -04001186};
1187
Christian Königb07c60c2016-01-31 12:29:04 +01001188int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
Alex Deucher97b2e202015-04-20 16:51:00 -04001189 unsigned size, struct amdgpu_ib *ib);
1190void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib);
Christian Königb07c60c2016-01-31 12:29:04 +01001191int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
Christian König336d1f52016-02-16 10:57:10 +01001192 struct amdgpu_ib *ib, struct fence *last_vm_update,
Christian Königec72b802016-02-01 11:56:35 +01001193 struct fence **f);
Alex Deucher97b2e202015-04-20 16:51:00 -04001194int amdgpu_ib_pool_init(struct amdgpu_device *adev);
1195void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
1196int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001197int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned ndw);
Jammy Zhouedff0e22015-09-01 13:04:08 +08001198void amdgpu_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count);
Christian König9e5d53092016-01-31 12:20:55 +01001199void amdgpu_ring_generic_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib);
Alex Deucher97b2e202015-04-20 16:51:00 -04001200void amdgpu_ring_commit(struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -04001201void amdgpu_ring_undo(struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -04001202unsigned amdgpu_ring_backup(struct amdgpu_ring *ring,
1203 uint32_t **data);
1204int amdgpu_ring_restore(struct amdgpu_ring *ring,
1205 unsigned size, uint32_t *data);
1206int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring,
1207 unsigned ring_size, u32 nop, u32 align_mask,
1208 struct amdgpu_irq_src *irq_src, unsigned irq_type,
1209 enum amdgpu_ring_type ring_type);
1210void amdgpu_ring_fini(struct amdgpu_ring *ring);
Christian König8120b612015-10-22 11:29:33 +02001211struct amdgpu_ring *amdgpu_ring_from_fence(struct fence *f);
Alex Deucher97b2e202015-04-20 16:51:00 -04001212
1213/*
1214 * CS.
1215 */
1216struct amdgpu_cs_chunk {
1217 uint32_t chunk_id;
1218 uint32_t length_dw;
1219 uint32_t *kdata;
Alex Deucher97b2e202015-04-20 16:51:00 -04001220};
1221
1222struct amdgpu_cs_parser {
1223 struct amdgpu_device *adev;
1224 struct drm_file *filp;
Christian König3cb485f2015-05-11 15:34:59 +02001225 struct amdgpu_ctx *ctx;
Christian Königc3cca412015-12-15 14:41:33 +01001226
Alex Deucher97b2e202015-04-20 16:51:00 -04001227 /* chunks */
1228 unsigned nchunks;
1229 struct amdgpu_cs_chunk *chunks;
Alex Deucher97b2e202015-04-20 16:51:00 -04001230
Christian König50838c82016-02-03 13:44:52 +01001231 /* scheduler job object */
1232 struct amdgpu_job *job;
Alex Deucher97b2e202015-04-20 16:51:00 -04001233
Christian Königc3cca412015-12-15 14:41:33 +01001234 /* buffer objects */
1235 struct ww_acquire_ctx ticket;
1236 struct amdgpu_bo_list *bo_list;
1237 struct amdgpu_bo_list_entry vm_pd;
1238 struct list_head validated;
1239 struct fence *fence;
1240 uint64_t bytes_moved_threshold;
1241 uint64_t bytes_moved;
Alex Deucher97b2e202015-04-20 16:51:00 -04001242
1243 /* user fence */
Christian König91acbeb2015-12-14 16:42:31 +01001244 struct amdgpu_bo_list_entry uf_entry;
Alex Deucher97b2e202015-04-20 16:51:00 -04001245};
1246
Chunming Zhoubb977d32015-08-18 15:16:40 +08001247struct amdgpu_job {
1248 struct amd_sched_job base;
1249 struct amdgpu_device *adev;
Christian Königb07c60c2016-01-31 12:29:04 +01001250 struct amdgpu_ring *ring;
Christian Könige86f9ce2016-02-08 12:13:05 +01001251 struct amdgpu_sync sync;
Chunming Zhoubb977d32015-08-18 15:16:40 +08001252 struct amdgpu_ib *ibs;
1253 uint32_t num_ibs;
Christian Könige2840222015-11-05 19:49:48 +01001254 void *owner;
Chunming Zhoubb977d32015-08-18 15:16:40 +08001255 struct amdgpu_user_fence uf;
Chunming Zhoubb977d32015-08-18 15:16:40 +08001256};
Junwei Zhanga6db8a32015-09-09 09:21:19 +08001257#define to_amdgpu_job(sched_job) \
1258 container_of((sched_job), struct amdgpu_job, base)
Chunming Zhoubb977d32015-08-18 15:16:40 +08001259
Christian König7270f832016-01-31 11:00:41 +01001260static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p,
1261 uint32_t ib_idx, int idx)
Alex Deucher97b2e202015-04-20 16:51:00 -04001262{
Christian König50838c82016-02-03 13:44:52 +01001263 return p->job->ibs[ib_idx].ptr[idx];
Alex Deucher97b2e202015-04-20 16:51:00 -04001264}
1265
Christian König7270f832016-01-31 11:00:41 +01001266static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p,
1267 uint32_t ib_idx, int idx,
1268 uint32_t value)
1269{
Christian König50838c82016-02-03 13:44:52 +01001270 p->job->ibs[ib_idx].ptr[idx] = value;
Christian König7270f832016-01-31 11:00:41 +01001271}
1272
Alex Deucher97b2e202015-04-20 16:51:00 -04001273/*
1274 * Writeback
1275 */
1276#define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
1277
1278struct amdgpu_wb {
1279 struct amdgpu_bo *wb_obj;
1280 volatile uint32_t *wb;
1281 uint64_t gpu_addr;
1282 u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
1283 unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
1284};
1285
1286int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
1287void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
1288
Alex Deucher97b2e202015-04-20 16:51:00 -04001289
Alex Deucher97b2e202015-04-20 16:51:00 -04001290
1291enum amdgpu_int_thermal_type {
1292 THERMAL_TYPE_NONE,
1293 THERMAL_TYPE_EXTERNAL,
1294 THERMAL_TYPE_EXTERNAL_GPIO,
1295 THERMAL_TYPE_RV6XX,
1296 THERMAL_TYPE_RV770,
1297 THERMAL_TYPE_ADT7473_WITH_INTERNAL,
1298 THERMAL_TYPE_EVERGREEN,
1299 THERMAL_TYPE_SUMO,
1300 THERMAL_TYPE_NI,
1301 THERMAL_TYPE_SI,
1302 THERMAL_TYPE_EMC2103_WITH_INTERNAL,
1303 THERMAL_TYPE_CI,
1304 THERMAL_TYPE_KV,
1305};
1306
1307enum amdgpu_dpm_auto_throttle_src {
1308 AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL,
1309 AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL
1310};
1311
1312enum amdgpu_dpm_event_src {
1313 AMDGPU_DPM_EVENT_SRC_ANALOG = 0,
1314 AMDGPU_DPM_EVENT_SRC_EXTERNAL = 1,
1315 AMDGPU_DPM_EVENT_SRC_DIGITAL = 2,
1316 AMDGPU_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
1317 AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
1318};
1319
1320#define AMDGPU_MAX_VCE_LEVELS 6
1321
1322enum amdgpu_vce_level {
1323 AMDGPU_VCE_LEVEL_AC_ALL = 0, /* AC, All cases */
1324 AMDGPU_VCE_LEVEL_DC_EE = 1, /* DC, entropy encoding */
1325 AMDGPU_VCE_LEVEL_DC_LL_LOW = 2, /* DC, low latency queue, res <= 720 */
1326 AMDGPU_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
1327 AMDGPU_VCE_LEVEL_DC_GP_LOW = 4, /* DC, general purpose queue, res <= 720 */
1328 AMDGPU_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
1329};
1330
1331struct amdgpu_ps {
1332 u32 caps; /* vbios flags */
1333 u32 class; /* vbios flags */
1334 u32 class2; /* vbios flags */
1335 /* UVD clocks */
1336 u32 vclk;
1337 u32 dclk;
1338 /* VCE clocks */
1339 u32 evclk;
1340 u32 ecclk;
1341 bool vce_active;
1342 enum amdgpu_vce_level vce_level;
1343 /* asic priv */
1344 void *ps_priv;
1345};
1346
1347struct amdgpu_dpm_thermal {
1348 /* thermal interrupt work */
1349 struct work_struct work;
1350 /* low temperature threshold */
1351 int min_temp;
1352 /* high temperature threshold */
1353 int max_temp;
1354 /* was last interrupt low to high or high to low */
1355 bool high_to_low;
1356 /* interrupt source */
1357 struct amdgpu_irq_src irq;
1358};
1359
1360enum amdgpu_clk_action
1361{
1362 AMDGPU_SCLK_UP = 1,
1363 AMDGPU_SCLK_DOWN
1364};
1365
1366struct amdgpu_blacklist_clocks
1367{
1368 u32 sclk;
1369 u32 mclk;
1370 enum amdgpu_clk_action action;
1371};
1372
1373struct amdgpu_clock_and_voltage_limits {
1374 u32 sclk;
1375 u32 mclk;
1376 u16 vddc;
1377 u16 vddci;
1378};
1379
1380struct amdgpu_clock_array {
1381 u32 count;
1382 u32 *values;
1383};
1384
1385struct amdgpu_clock_voltage_dependency_entry {
1386 u32 clk;
1387 u16 v;
1388};
1389
1390struct amdgpu_clock_voltage_dependency_table {
1391 u32 count;
1392 struct amdgpu_clock_voltage_dependency_entry *entries;
1393};
1394
1395union amdgpu_cac_leakage_entry {
1396 struct {
1397 u16 vddc;
1398 u32 leakage;
1399 };
1400 struct {
1401 u16 vddc1;
1402 u16 vddc2;
1403 u16 vddc3;
1404 };
1405};
1406
1407struct amdgpu_cac_leakage_table {
1408 u32 count;
1409 union amdgpu_cac_leakage_entry *entries;
1410};
1411
1412struct amdgpu_phase_shedding_limits_entry {
1413 u16 voltage;
1414 u32 sclk;
1415 u32 mclk;
1416};
1417
1418struct amdgpu_phase_shedding_limits_table {
1419 u32 count;
1420 struct amdgpu_phase_shedding_limits_entry *entries;
1421};
1422
1423struct amdgpu_uvd_clock_voltage_dependency_entry {
1424 u32 vclk;
1425 u32 dclk;
1426 u16 v;
1427};
1428
1429struct amdgpu_uvd_clock_voltage_dependency_table {
1430 u8 count;
1431 struct amdgpu_uvd_clock_voltage_dependency_entry *entries;
1432};
1433
1434struct amdgpu_vce_clock_voltage_dependency_entry {
1435 u32 ecclk;
1436 u32 evclk;
1437 u16 v;
1438};
1439
1440struct amdgpu_vce_clock_voltage_dependency_table {
1441 u8 count;
1442 struct amdgpu_vce_clock_voltage_dependency_entry *entries;
1443};
1444
1445struct amdgpu_ppm_table {
1446 u8 ppm_design;
1447 u16 cpu_core_number;
1448 u32 platform_tdp;
1449 u32 small_ac_platform_tdp;
1450 u32 platform_tdc;
1451 u32 small_ac_platform_tdc;
1452 u32 apu_tdp;
1453 u32 dgpu_tdp;
1454 u32 dgpu_ulv_power;
1455 u32 tj_max;
1456};
1457
1458struct amdgpu_cac_tdp_table {
1459 u16 tdp;
1460 u16 configurable_tdp;
1461 u16 tdc;
1462 u16 battery_power_limit;
1463 u16 small_power_limit;
1464 u16 low_cac_leakage;
1465 u16 high_cac_leakage;
1466 u16 maximum_power_delivery_limit;
1467};
1468
1469struct amdgpu_dpm_dynamic_state {
1470 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_sclk;
1471 struct amdgpu_clock_voltage_dependency_table vddci_dependency_on_mclk;
1472 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_mclk;
1473 struct amdgpu_clock_voltage_dependency_table mvdd_dependency_on_mclk;
1474 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_dispclk;
1475 struct amdgpu_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
1476 struct amdgpu_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
1477 struct amdgpu_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
1478 struct amdgpu_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
1479 struct amdgpu_clock_voltage_dependency_table vddgfx_dependency_on_sclk;
1480 struct amdgpu_clock_array valid_sclk_values;
1481 struct amdgpu_clock_array valid_mclk_values;
1482 struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_dc;
1483 struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_ac;
1484 u32 mclk_sclk_ratio;
1485 u32 sclk_mclk_delta;
1486 u16 vddc_vddci_delta;
1487 u16 min_vddc_for_pcie_gen2;
1488 struct amdgpu_cac_leakage_table cac_leakage_table;
1489 struct amdgpu_phase_shedding_limits_table phase_shedding_limits_table;
1490 struct amdgpu_ppm_table *ppm_table;
1491 struct amdgpu_cac_tdp_table *cac_tdp_table;
1492};
1493
1494struct amdgpu_dpm_fan {
1495 u16 t_min;
1496 u16 t_med;
1497 u16 t_high;
1498 u16 pwm_min;
1499 u16 pwm_med;
1500 u16 pwm_high;
1501 u8 t_hyst;
1502 u32 cycle_delay;
1503 u16 t_max;
1504 u8 control_mode;
1505 u16 default_max_fan_pwm;
1506 u16 default_fan_output_sensitivity;
1507 u16 fan_output_sensitivity;
1508 bool ucode_fan_control;
1509};
1510
1511enum amdgpu_pcie_gen {
1512 AMDGPU_PCIE_GEN1 = 0,
1513 AMDGPU_PCIE_GEN2 = 1,
1514 AMDGPU_PCIE_GEN3 = 2,
1515 AMDGPU_PCIE_GEN_INVALID = 0xffff
1516};
1517
1518enum amdgpu_dpm_forced_level {
1519 AMDGPU_DPM_FORCED_LEVEL_AUTO = 0,
1520 AMDGPU_DPM_FORCED_LEVEL_LOW = 1,
1521 AMDGPU_DPM_FORCED_LEVEL_HIGH = 2,
Eric Huangf3898ea2015-12-11 16:24:34 -05001522 AMDGPU_DPM_FORCED_LEVEL_MANUAL = 3,
Alex Deucher97b2e202015-04-20 16:51:00 -04001523};
1524
1525struct amdgpu_vce_state {
1526 /* vce clocks */
1527 u32 evclk;
1528 u32 ecclk;
1529 /* gpu clocks */
1530 u32 sclk;
1531 u32 mclk;
1532 u8 clk_idx;
1533 u8 pstate;
1534};
1535
1536struct amdgpu_dpm_funcs {
1537 int (*get_temperature)(struct amdgpu_device *adev);
1538 int (*pre_set_power_state)(struct amdgpu_device *adev);
1539 int (*set_power_state)(struct amdgpu_device *adev);
1540 void (*post_set_power_state)(struct amdgpu_device *adev);
1541 void (*display_configuration_changed)(struct amdgpu_device *adev);
1542 u32 (*get_sclk)(struct amdgpu_device *adev, bool low);
1543 u32 (*get_mclk)(struct amdgpu_device *adev, bool low);
1544 void (*print_power_state)(struct amdgpu_device *adev, struct amdgpu_ps *ps);
1545 void (*debugfs_print_current_performance_level)(struct amdgpu_device *adev, struct seq_file *m);
1546 int (*force_performance_level)(struct amdgpu_device *adev, enum amdgpu_dpm_forced_level level);
1547 bool (*vblank_too_short)(struct amdgpu_device *adev);
1548 void (*powergate_uvd)(struct amdgpu_device *adev, bool gate);
Sonny Jiangb7a07762015-05-28 15:47:53 -04001549 void (*powergate_vce)(struct amdgpu_device *adev, bool gate);
Alex Deucher97b2e202015-04-20 16:51:00 -04001550 void (*enable_bapm)(struct amdgpu_device *adev, bool enable);
1551 void (*set_fan_control_mode)(struct amdgpu_device *adev, u32 mode);
1552 u32 (*get_fan_control_mode)(struct amdgpu_device *adev);
1553 int (*set_fan_speed_percent)(struct amdgpu_device *adev, u32 speed);
1554 int (*get_fan_speed_percent)(struct amdgpu_device *adev, u32 *speed);
1555};
1556
1557struct amdgpu_dpm {
1558 struct amdgpu_ps *ps;
1559 /* number of valid power states */
1560 int num_ps;
1561 /* current power state that is active */
1562 struct amdgpu_ps *current_ps;
1563 /* requested power state */
1564 struct amdgpu_ps *requested_ps;
1565 /* boot up power state */
1566 struct amdgpu_ps *boot_ps;
1567 /* default uvd power state */
1568 struct amdgpu_ps *uvd_ps;
1569 /* vce requirements */
1570 struct amdgpu_vce_state vce_states[AMDGPU_MAX_VCE_LEVELS];
1571 enum amdgpu_vce_level vce_level;
Rex Zhu3a2c7882015-08-25 15:57:43 +08001572 enum amd_pm_state_type state;
1573 enum amd_pm_state_type user_state;
Alex Deucher97b2e202015-04-20 16:51:00 -04001574 u32 platform_caps;
1575 u32 voltage_response_time;
1576 u32 backbias_response_time;
1577 void *priv;
1578 u32 new_active_crtcs;
1579 int new_active_crtc_count;
1580 u32 current_active_crtcs;
1581 int current_active_crtc_count;
1582 struct amdgpu_dpm_dynamic_state dyn_state;
1583 struct amdgpu_dpm_fan fan;
1584 u32 tdp_limit;
1585 u32 near_tdp_limit;
1586 u32 near_tdp_limit_adjusted;
1587 u32 sq_ramping_threshold;
1588 u32 cac_leakage;
1589 u16 tdp_od_limit;
1590 u32 tdp_adjustment;
1591 u16 load_line_slope;
1592 bool power_control;
1593 bool ac_power;
1594 /* special states active */
1595 bool thermal_active;
1596 bool uvd_active;
1597 bool vce_active;
1598 /* thermal handling */
1599 struct amdgpu_dpm_thermal thermal;
1600 /* forced levels */
1601 enum amdgpu_dpm_forced_level forced_level;
1602};
1603
1604struct amdgpu_pm {
1605 struct mutex mutex;
Alex Deucher97b2e202015-04-20 16:51:00 -04001606 u32 current_sclk;
1607 u32 current_mclk;
1608 u32 default_sclk;
1609 u32 default_mclk;
1610 struct amdgpu_i2c_chan *i2c_bus;
1611 /* internal thermal controller on rv6xx+ */
1612 enum amdgpu_int_thermal_type int_thermal_type;
1613 struct device *int_hwmon_dev;
1614 /* fan control parameters */
1615 bool no_fan;
1616 u8 fan_pulses_per_revolution;
1617 u8 fan_min_rpm;
1618 u8 fan_max_rpm;
1619 /* dpm */
1620 bool dpm_enabled;
Alex Deucherc86f5ebf2015-10-23 10:45:14 -04001621 bool sysfs_initialized;
Alex Deucher97b2e202015-04-20 16:51:00 -04001622 struct amdgpu_dpm dpm;
1623 const struct firmware *fw; /* SMC firmware */
1624 uint32_t fw_version;
1625 const struct amdgpu_dpm_funcs *funcs;
Alex Deucherd0dd7f02015-11-11 19:45:06 -05001626 uint32_t pcie_gen_mask;
1627 uint32_t pcie_mlw_mask;
Rex Zhu7fb72a12015-11-19 13:35:30 +08001628 struct amd_pp_display_configuration pm_display_cfg;/* set by DAL */
Alex Deucher97b2e202015-04-20 16:51:00 -04001629};
1630
Alex Deucherd0dd7f02015-11-11 19:45:06 -05001631void amdgpu_get_pcie_info(struct amdgpu_device *adev);
1632
Alex Deucher97b2e202015-04-20 16:51:00 -04001633/*
1634 * UVD
1635 */
1636#define AMDGPU_MAX_UVD_HANDLES 10
1637#define AMDGPU_UVD_STACK_SIZE (1024*1024)
1638#define AMDGPU_UVD_HEAP_SIZE (1024*1024)
1639#define AMDGPU_UVD_FIRMWARE_OFFSET 256
1640
1641struct amdgpu_uvd {
1642 struct amdgpu_bo *vcpu_bo;
1643 void *cpu_addr;
1644 uint64_t gpu_addr;
Alex Deucher97b2e202015-04-20 16:51:00 -04001645 atomic_t handles[AMDGPU_MAX_UVD_HANDLES];
1646 struct drm_file *filp[AMDGPU_MAX_UVD_HANDLES];
1647 struct delayed_work idle_work;
1648 const struct firmware *fw; /* UVD firmware */
1649 struct amdgpu_ring ring;
1650 struct amdgpu_irq_src irq;
1651 bool address_64_bit;
Christian Königead833e2016-02-10 14:35:19 +01001652 struct amd_sched_entity entity;
Alex Deucher97b2e202015-04-20 16:51:00 -04001653};
1654
1655/*
1656 * VCE
1657 */
1658#define AMDGPU_MAX_VCE_HANDLES 16
Alex Deucher97b2e202015-04-20 16:51:00 -04001659#define AMDGPU_VCE_FIRMWARE_OFFSET 256
1660
Alex Deucher6a585772015-07-10 14:16:24 -04001661#define AMDGPU_VCE_HARVEST_VCE0 (1 << 0)
1662#define AMDGPU_VCE_HARVEST_VCE1 (1 << 1)
1663
Alex Deucher97b2e202015-04-20 16:51:00 -04001664struct amdgpu_vce {
1665 struct amdgpu_bo *vcpu_bo;
1666 uint64_t gpu_addr;
1667 unsigned fw_version;
1668 unsigned fb_version;
1669 atomic_t handles[AMDGPU_MAX_VCE_HANDLES];
1670 struct drm_file *filp[AMDGPU_MAX_VCE_HANDLES];
Christian Königf1689ec2015-06-11 20:56:18 +02001671 uint32_t img_size[AMDGPU_MAX_VCE_HANDLES];
Alex Deucher97b2e202015-04-20 16:51:00 -04001672 struct delayed_work idle_work;
1673 const struct firmware *fw; /* VCE firmware */
1674 struct amdgpu_ring ring[AMDGPU_MAX_VCE_RINGS];
1675 struct amdgpu_irq_src irq;
Alex Deucher6a585772015-07-10 14:16:24 -04001676 unsigned harvest_config;
Christian Königc5949892016-02-10 17:43:00 +01001677 struct amd_sched_entity entity;
Alex Deucher97b2e202015-04-20 16:51:00 -04001678};
1679
1680/*
1681 * SDMA
1682 */
Alex Deucherc113ea12015-10-08 16:30:37 -04001683struct amdgpu_sdma_instance {
Alex Deucher97b2e202015-04-20 16:51:00 -04001684 /* SDMA firmware */
1685 const struct firmware *fw;
1686 uint32_t fw_version;
Jammy Zhoucfa21042015-08-04 10:50:47 +08001687 uint32_t feature_version;
Alex Deucher97b2e202015-04-20 16:51:00 -04001688
1689 struct amdgpu_ring ring;
Jammy Zhou18111de2015-08-31 14:06:39 +08001690 bool burst_nop;
Alex Deucher97b2e202015-04-20 16:51:00 -04001691};
1692
Alex Deucherc113ea12015-10-08 16:30:37 -04001693struct amdgpu_sdma {
1694 struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES];
1695 struct amdgpu_irq_src trap_irq;
1696 struct amdgpu_irq_src illegal_inst_irq;
1697 int num_instances;
1698};
1699
Alex Deucher97b2e202015-04-20 16:51:00 -04001700/*
1701 * Firmware
1702 */
1703struct amdgpu_firmware {
1704 struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
1705 bool smu_load;
1706 struct amdgpu_bo *fw_buf;
1707 unsigned int fw_size;
1708};
1709
1710/*
1711 * Benchmarking
1712 */
1713void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
1714
1715
1716/*
1717 * Testing
1718 */
1719void amdgpu_test_moves(struct amdgpu_device *adev);
1720void amdgpu_test_ring_sync(struct amdgpu_device *adev,
1721 struct amdgpu_ring *cpA,
1722 struct amdgpu_ring *cpB);
1723void amdgpu_test_syncing(struct amdgpu_device *adev);
1724
1725/*
1726 * MMU Notifier
1727 */
1728#if defined(CONFIG_MMU_NOTIFIER)
1729int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr);
1730void amdgpu_mn_unregister(struct amdgpu_bo *bo);
1731#else
Harry Wentland1d1106b2015-07-15 07:10:41 -04001732static inline int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr)
Alex Deucher97b2e202015-04-20 16:51:00 -04001733{
1734 return -ENODEV;
1735}
Harry Wentland1d1106b2015-07-15 07:10:41 -04001736static inline void amdgpu_mn_unregister(struct amdgpu_bo *bo) {}
Alex Deucher97b2e202015-04-20 16:51:00 -04001737#endif
1738
1739/*
1740 * Debugfs
1741 */
1742struct amdgpu_debugfs {
1743 struct drm_info_list *files;
1744 unsigned num_files;
1745};
1746
1747int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
1748 struct drm_info_list *files,
1749 unsigned nfiles);
1750int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
1751
1752#if defined(CONFIG_DEBUG_FS)
1753int amdgpu_debugfs_init(struct drm_minor *minor);
1754void amdgpu_debugfs_cleanup(struct drm_minor *minor);
1755#endif
1756
1757/*
1758 * amdgpu smumgr functions
1759 */
1760struct amdgpu_smumgr_funcs {
1761 int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
1762 int (*request_smu_load_fw)(struct amdgpu_device *adev);
1763 int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
1764};
1765
1766/*
1767 * amdgpu smumgr
1768 */
1769struct amdgpu_smumgr {
1770 struct amdgpu_bo *toc_buf;
1771 struct amdgpu_bo *smu_buf;
1772 /* asic priv smu data */
1773 void *priv;
1774 spinlock_t smu_lock;
1775 /* smumgr functions */
1776 const struct amdgpu_smumgr_funcs *smumgr_funcs;
1777 /* ucode loading complete flag */
1778 uint32_t fw_flags;
1779};
1780
1781/*
1782 * ASIC specific register table accessible by UMD
1783 */
1784struct amdgpu_allowed_register_entry {
1785 uint32_t reg_offset;
1786 bool untouched;
1787 bool grbm_indexed;
1788};
1789
1790struct amdgpu_cu_info {
1791 uint32_t number; /* total active CU number */
1792 uint32_t ao_cu_mask;
1793 uint32_t bitmap[4][4];
1794};
1795
1796
1797/*
1798 * ASIC specific functions.
1799 */
1800struct amdgpu_asic_funcs {
1801 bool (*read_disabled_bios)(struct amdgpu_device *adev);
Alex Deucher7946b872015-11-24 10:14:28 -05001802 bool (*read_bios_from_rom)(struct amdgpu_device *adev,
1803 u8 *bios, u32 length_bytes);
Alex Deucher97b2e202015-04-20 16:51:00 -04001804 int (*read_register)(struct amdgpu_device *adev, u32 se_num,
1805 u32 sh_num, u32 reg_offset, u32 *value);
1806 void (*set_vga_state)(struct amdgpu_device *adev, bool state);
1807 int (*reset)(struct amdgpu_device *adev);
1808 /* wait for mc_idle */
1809 int (*wait_for_mc_idle)(struct amdgpu_device *adev);
1810 /* get the reference clock */
1811 u32 (*get_xclk)(struct amdgpu_device *adev);
1812 /* get the gpu clock counter */
1813 uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
1814 int (*get_cu_info)(struct amdgpu_device *adev, struct amdgpu_cu_info *info);
1815 /* MM block clocks */
1816 int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
1817 int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
1818};
1819
1820/*
1821 * IOCTL.
1822 */
1823int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
1824 struct drm_file *filp);
1825int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
1826 struct drm_file *filp);
1827
1828int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
1829 struct drm_file *filp);
1830int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
1831 struct drm_file *filp);
1832int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
1833 struct drm_file *filp);
1834int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1835 struct drm_file *filp);
1836int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
1837 struct drm_file *filp);
1838int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
1839 struct drm_file *filp);
1840int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
1841int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
1842
1843int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
1844 struct drm_file *filp);
1845
1846/* VRAM scratch page for HDP bug, default vram page */
1847struct amdgpu_vram_scratch {
1848 struct amdgpu_bo *robj;
1849 volatile uint32_t *ptr;
1850 u64 gpu_addr;
1851};
1852
1853/*
1854 * ACPI
1855 */
1856struct amdgpu_atif_notification_cfg {
1857 bool enabled;
1858 int command_code;
1859};
1860
1861struct amdgpu_atif_notifications {
1862 bool display_switch;
1863 bool expansion_mode_change;
1864 bool thermal_state;
1865 bool forced_power_state;
1866 bool system_power_state;
1867 bool display_conf_change;
1868 bool px_gfx_switch;
1869 bool brightness_change;
1870 bool dgpu_display_event;
1871};
1872
1873struct amdgpu_atif_functions {
1874 bool system_params;
1875 bool sbios_requests;
1876 bool select_active_disp;
1877 bool lid_state;
1878 bool get_tv_standard;
1879 bool set_tv_standard;
1880 bool get_panel_expansion_mode;
1881 bool set_panel_expansion_mode;
1882 bool temperature_change;
1883 bool graphics_device_types;
1884};
1885
1886struct amdgpu_atif {
1887 struct amdgpu_atif_notifications notifications;
1888 struct amdgpu_atif_functions functions;
1889 struct amdgpu_atif_notification_cfg notification_cfg;
1890 struct amdgpu_encoder *encoder_for_bl;
1891};
1892
1893struct amdgpu_atcs_functions {
1894 bool get_ext_state;
1895 bool pcie_perf_req;
1896 bool pcie_dev_rdy;
1897 bool pcie_bus_width;
1898};
1899
1900struct amdgpu_atcs {
1901 struct amdgpu_atcs_functions functions;
1902};
1903
Alex Deucher97b2e202015-04-20 16:51:00 -04001904/*
Chunming Zhoud03846a2015-07-28 14:20:03 -04001905 * CGS
1906 */
1907void *amdgpu_cgs_create_device(struct amdgpu_device *adev);
1908void amdgpu_cgs_destroy_device(void *cgs_device);
1909
1910
1911/*
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001912 * CGS
1913 */
1914void *amdgpu_cgs_create_device(struct amdgpu_device *adev);
1915void amdgpu_cgs_destroy_device(void *cgs_device);
1916
1917
Alex Deucher7e471e62016-02-01 11:13:04 -05001918/* GPU virtualization */
1919struct amdgpu_virtualization {
1920 bool supports_sr_iov;
1921};
1922
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001923/*
Alex Deucher97b2e202015-04-20 16:51:00 -04001924 * Core structure, functions and helpers.
1925 */
1926typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
1927typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1928
1929typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1930typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
1931
Alex Deucher8faf0e02015-07-28 11:50:31 -04001932struct amdgpu_ip_block_status {
1933 bool valid;
1934 bool sw;
1935 bool hw;
1936};
1937
Alex Deucher97b2e202015-04-20 16:51:00 -04001938struct amdgpu_device {
1939 struct device *dev;
1940 struct drm_device *ddev;
1941 struct pci_dev *pdev;
Alex Deucher97b2e202015-04-20 16:51:00 -04001942
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001943#ifdef CONFIG_DRM_AMD_ACP
1944 struct amdgpu_acp acp;
1945#endif
1946
Alex Deucher97b2e202015-04-20 16:51:00 -04001947 /* ASIC */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +08001948 enum amd_asic_type asic_type;
Alex Deucher97b2e202015-04-20 16:51:00 -04001949 uint32_t family;
1950 uint32_t rev_id;
1951 uint32_t external_rev_id;
1952 unsigned long flags;
1953 int usec_timeout;
1954 const struct amdgpu_asic_funcs *asic_funcs;
1955 bool shutdown;
1956 bool suspend;
1957 bool need_dma32;
1958 bool accel_working;
Alex Deucher97b2e202015-04-20 16:51:00 -04001959 struct work_struct reset_work;
1960 struct notifier_block acpi_nb;
1961 struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
1962 struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
1963 unsigned debugfs_count;
1964#if defined(CONFIG_DEBUG_FS)
1965 struct dentry *debugfs_regs;
1966#endif
1967 struct amdgpu_atif atif;
1968 struct amdgpu_atcs atcs;
1969 struct mutex srbm_mutex;
1970 /* GRBM index mutex. Protects concurrent access to GRBM index */
1971 struct mutex grbm_idx_mutex;
1972 struct dev_pm_domain vga_pm_domain;
1973 bool have_disp_power_ref;
1974
1975 /* BIOS */
1976 uint8_t *bios;
1977 bool is_atom_bios;
1978 uint16_t bios_header_start;
1979 struct amdgpu_bo *stollen_vga_memory;
1980 uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
1981
1982 /* Register/doorbell mmio */
1983 resource_size_t rmmio_base;
1984 resource_size_t rmmio_size;
1985 void __iomem *rmmio;
1986 /* protects concurrent MM_INDEX/DATA based register access */
1987 spinlock_t mmio_idx_lock;
1988 /* protects concurrent SMC based register access */
1989 spinlock_t smc_idx_lock;
1990 amdgpu_rreg_t smc_rreg;
1991 amdgpu_wreg_t smc_wreg;
1992 /* protects concurrent PCIE register access */
1993 spinlock_t pcie_idx_lock;
1994 amdgpu_rreg_t pcie_rreg;
1995 amdgpu_wreg_t pcie_wreg;
1996 /* protects concurrent UVD register access */
1997 spinlock_t uvd_ctx_idx_lock;
1998 amdgpu_rreg_t uvd_ctx_rreg;
1999 amdgpu_wreg_t uvd_ctx_wreg;
2000 /* protects concurrent DIDT register access */
2001 spinlock_t didt_idx_lock;
2002 amdgpu_rreg_t didt_rreg;
2003 amdgpu_wreg_t didt_wreg;
2004 /* protects concurrent ENDPOINT (audio) register access */
2005 spinlock_t audio_endpt_idx_lock;
2006 amdgpu_block_rreg_t audio_endpt_rreg;
2007 amdgpu_block_wreg_t audio_endpt_wreg;
2008 void __iomem *rio_mem;
2009 resource_size_t rio_mem_size;
2010 struct amdgpu_doorbell doorbell;
2011
2012 /* clock/pll info */
2013 struct amdgpu_clock clock;
2014
2015 /* MC */
2016 struct amdgpu_mc mc;
2017 struct amdgpu_gart gart;
2018 struct amdgpu_dummy_page dummy_page;
2019 struct amdgpu_vm_manager vm_manager;
2020
2021 /* memory management */
2022 struct amdgpu_mman mman;
Alex Deucher97b2e202015-04-20 16:51:00 -04002023 struct amdgpu_vram_scratch vram_scratch;
2024 struct amdgpu_wb wb;
2025 atomic64_t vram_usage;
2026 atomic64_t vram_vis_usage;
2027 atomic64_t gtt_usage;
2028 atomic64_t num_bytes_moved;
Marek Olšákd94aed52015-05-05 21:13:49 +02002029 atomic_t gpu_reset_counter;
Alex Deucher97b2e202015-04-20 16:51:00 -04002030
2031 /* display */
2032 struct amdgpu_mode_info mode_info;
2033 struct work_struct hotplug_work;
2034 struct amdgpu_irq_src crtc_irq;
2035 struct amdgpu_irq_src pageflip_irq;
2036 struct amdgpu_irq_src hpd_irq;
2037
2038 /* rings */
Alex Deucher97b2e202015-04-20 16:51:00 -04002039 unsigned fence_context;
Alex Deucher97b2e202015-04-20 16:51:00 -04002040 unsigned num_rings;
2041 struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
2042 bool ib_pool_ready;
2043 struct amdgpu_sa_manager ring_tmp_bo;
2044
2045 /* interrupts */
2046 struct amdgpu_irq irq;
2047
Alex Deucher1f7371b2015-12-02 17:46:21 -05002048 /* powerplay */
2049 struct amd_powerplay powerplay;
Jammy Zhoue61710c2015-11-10 18:31:08 -05002050 bool pp_enabled;
Eric Huangf3898ea2015-12-11 16:24:34 -05002051 bool pp_force_state_enabled;
Alex Deucher1f7371b2015-12-02 17:46:21 -05002052
Alex Deucher97b2e202015-04-20 16:51:00 -04002053 /* dpm */
2054 struct amdgpu_pm pm;
2055 u32 cg_flags;
2056 u32 pg_flags;
2057
2058 /* amdgpu smumgr */
2059 struct amdgpu_smumgr smu;
2060
2061 /* gfx */
2062 struct amdgpu_gfx gfx;
2063
2064 /* sdma */
Alex Deucherc113ea12015-10-08 16:30:37 -04002065 struct amdgpu_sdma sdma;
Alex Deucher97b2e202015-04-20 16:51:00 -04002066
2067 /* uvd */
Alex Deucher97b2e202015-04-20 16:51:00 -04002068 struct amdgpu_uvd uvd;
2069
2070 /* vce */
2071 struct amdgpu_vce vce;
2072
2073 /* firmwares */
2074 struct amdgpu_firmware firmware;
2075
2076 /* GDS */
2077 struct amdgpu_gds gds;
2078
2079 const struct amdgpu_ip_block_version *ip_blocks;
2080 int num_ip_blocks;
Alex Deucher8faf0e02015-07-28 11:50:31 -04002081 struct amdgpu_ip_block_status *ip_block_status;
Alex Deucher97b2e202015-04-20 16:51:00 -04002082 struct mutex mn_lock;
2083 DECLARE_HASHTABLE(mn_hash, 7);
2084
2085 /* tracking pinned memory */
2086 u64 vram_pin_size;
2087 u64 gart_pin_size;
Oded Gabbay130e0372015-06-12 21:35:14 +03002088
2089 /* amdkfd interface */
2090 struct kfd_dev *kfd;
Chunming Zhou23ca0e42015-07-06 13:42:58 +08002091
Alex Deucher7e471e62016-02-01 11:13:04 -05002092 struct amdgpu_virtualization virtualization;
Alex Deucher97b2e202015-04-20 16:51:00 -04002093};
2094
2095bool amdgpu_device_is_px(struct drm_device *dev);
2096int amdgpu_device_init(struct amdgpu_device *adev,
2097 struct drm_device *ddev,
2098 struct pci_dev *pdev,
2099 uint32_t flags);
2100void amdgpu_device_fini(struct amdgpu_device *adev);
2101int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
2102
2103uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
2104 bool always_indirect);
2105void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
2106 bool always_indirect);
2107u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
2108void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
2109
2110u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
2111void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
2112
2113/*
2114 * Cast helper
2115 */
2116extern const struct fence_ops amdgpu_fence_ops;
2117static inline struct amdgpu_fence *to_amdgpu_fence(struct fence *f)
2118{
2119 struct amdgpu_fence *__f = container_of(f, struct amdgpu_fence, base);
2120
2121 if (__f->base.ops == &amdgpu_fence_ops)
2122 return __f;
2123
2124 return NULL;
2125}
2126
2127/*
2128 * Registers read & write functions.
2129 */
2130#define RREG32(reg) amdgpu_mm_rreg(adev, (reg), false)
2131#define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), true)
2132#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), false))
2133#define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), false)
2134#define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), true)
2135#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2136#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2137#define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
2138#define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
2139#define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
2140#define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
2141#define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
2142#define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
2143#define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
2144#define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
2145#define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
2146#define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
2147#define WREG32_P(reg, val, mask) \
2148 do { \
2149 uint32_t tmp_ = RREG32(reg); \
2150 tmp_ &= (mask); \
2151 tmp_ |= ((val) & ~(mask)); \
2152 WREG32(reg, tmp_); \
2153 } while (0)
2154#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
2155#define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
2156#define WREG32_PLL_P(reg, val, mask) \
2157 do { \
2158 uint32_t tmp_ = RREG32_PLL(reg); \
2159 tmp_ &= (mask); \
2160 tmp_ |= ((val) & ~(mask)); \
2161 WREG32_PLL(reg, tmp_); \
2162 } while (0)
2163#define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
2164#define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
2165#define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
2166
2167#define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
2168#define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
2169
2170#define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
2171#define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
2172
2173#define REG_SET_FIELD(orig_val, reg, field, field_val) \
2174 (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
2175 (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
2176
2177#define REG_GET_FIELD(value, reg, field) \
2178 (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
2179
2180/*
2181 * BIOS helpers.
2182 */
2183#define RBIOS8(i) (adev->bios[i])
2184#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
2185#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
2186
2187/*
2188 * RING helpers.
2189 */
2190static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v)
2191{
2192 if (ring->count_dw <= 0)
Jammy Zhou86c2b792015-05-13 22:52:42 +08002193 DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
Alex Deucher97b2e202015-04-20 16:51:00 -04002194 ring->ring[ring->wptr++] = v;
2195 ring->wptr &= ring->ptr_mask;
2196 ring->count_dw--;
Alex Deucher97b2e202015-04-20 16:51:00 -04002197}
2198
Alex Deucherc113ea12015-10-08 16:30:37 -04002199static inline struct amdgpu_sdma_instance *
2200amdgpu_get_sdma_instance(struct amdgpu_ring *ring)
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08002201{
2202 struct amdgpu_device *adev = ring->adev;
2203 int i;
2204
Alex Deucherc113ea12015-10-08 16:30:37 -04002205 for (i = 0; i < adev->sdma.num_instances; i++)
2206 if (&adev->sdma.instance[i].ring == ring)
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08002207 break;
2208
2209 if (i < AMDGPU_MAX_SDMA_INSTANCES)
Alex Deucherc113ea12015-10-08 16:30:37 -04002210 return &adev->sdma.instance[i];
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08002211 else
2212 return NULL;
2213}
2214
Alex Deucher97b2e202015-04-20 16:51:00 -04002215/*
2216 * ASICs macro.
2217 */
2218#define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
2219#define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
2220#define amdgpu_asic_wait_for_mc_idle(adev) (adev)->asic_funcs->wait_for_mc_idle((adev))
2221#define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
2222#define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
2223#define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
2224#define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
2225#define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
Alex Deucher7946b872015-11-24 10:14:28 -05002226#define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
Alex Deucher97b2e202015-04-20 16:51:00 -04002227#define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
2228#define amdgpu_asic_get_cu_info(adev, info) (adev)->asic_funcs->get_cu_info((adev), (info))
2229#define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
2230#define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
2231#define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
Christian Königb07c9d22015-11-30 13:26:07 +01002232#define amdgpu_vm_write_pte(adev, ib, pa, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pa), (pe), (addr), (count), (incr), (flags)))
Alex Deucher97b2e202015-04-20 16:51:00 -04002233#define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
Alex Deucher97b2e202015-04-20 16:51:00 -04002234#define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
2235#define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
2236#define amdgpu_ring_test_ib(r) (r)->funcs->test_ib((r))
Alex Deucher97b2e202015-04-20 16:51:00 -04002237#define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
2238#define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
2239#define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
2240#define amdgpu_ring_emit_ib(r, ib) (r)->funcs->emit_ib((r), (ib))
Christian Königb8c7b392016-03-01 15:42:52 +01002241#define amdgpu_ring_emit_pipeline_sync(r) (r)->funcs->emit_pipeline_sync((r))
Alex Deucher97b2e202015-04-20 16:51:00 -04002242#define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
Chunming Zhou890ee232015-06-01 14:35:03 +08002243#define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
Alex Deucher97b2e202015-04-20 16:51:00 -04002244#define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
Christian Königd2edb072015-05-11 14:10:34 +02002245#define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
Chunming Zhou11afbde2016-03-03 11:38:48 +08002246#define amdgpu_ring_emit_hdp_invalidate(r) (r)->funcs->emit_hdp_invalidate((r))
Christian König9e5d53092016-01-31 12:20:55 +01002247#define amdgpu_ring_pad_ib(r, ib) ((r)->funcs->pad_ib((r), (ib)))
Alex Deucher97b2e202015-04-20 16:51:00 -04002248#define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
2249#define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
2250#define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
2251#define amdgpu_display_set_vga_render_state(adev, r) (adev)->mode_info.funcs->set_vga_render_state((adev), (r))
2252#define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
2253#define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
2254#define amdgpu_display_is_display_hung(adev) (adev)->mode_info.funcs->is_display_hung((adev))
2255#define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
2256#define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
2257#define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
2258#define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
2259#define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
2260#define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
2261#define amdgpu_display_page_flip(adev, crtc, base) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base))
2262#define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
2263#define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
2264#define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
2265#define amdgpu_display_stop_mc_access(adev, s) (adev)->mode_info.funcs->stop_mc_access((adev), (s))
2266#define amdgpu_display_resume_mc_access(adev, s) (adev)->mode_info.funcs->resume_mc_access((adev), (s))
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08002267#define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib), (s), (d), (b))
Chunming Zhou6e7a3842015-08-27 13:46:09 +08002268#define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
Alex Deucher97b2e202015-04-20 16:51:00 -04002269#define amdgpu_dpm_pre_set_power_state(adev) (adev)->pm.funcs->pre_set_power_state((adev))
2270#define amdgpu_dpm_set_power_state(adev) (adev)->pm.funcs->set_power_state((adev))
2271#define amdgpu_dpm_post_set_power_state(adev) (adev)->pm.funcs->post_set_power_state((adev))
2272#define amdgpu_dpm_display_configuration_changed(adev) (adev)->pm.funcs->display_configuration_changed((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04002273#define amdgpu_dpm_print_power_state(adev, ps) (adev)->pm.funcs->print_power_state((adev), (ps))
Alex Deucher97b2e202015-04-20 16:51:00 -04002274#define amdgpu_dpm_vblank_too_short(adev) (adev)->pm.funcs->vblank_too_short((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04002275#define amdgpu_dpm_enable_bapm(adev, e) (adev)->pm.funcs->enable_bapm((adev), (e))
Rex Zhu3af76f22015-10-15 17:23:43 +08002276
2277#define amdgpu_dpm_get_temperature(adev) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002278 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002279 (adev)->powerplay.pp_funcs->get_temperature((adev)->powerplay.pp_handle) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002280 (adev)->pm.funcs->get_temperature((adev)))
Rex Zhu3af76f22015-10-15 17:23:43 +08002281
2282#define amdgpu_dpm_set_fan_control_mode(adev, m) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002283 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002284 (adev)->powerplay.pp_funcs->set_fan_control_mode((adev)->powerplay.pp_handle, (m)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002285 (adev)->pm.funcs->set_fan_control_mode((adev), (m)))
Rex Zhu3af76f22015-10-15 17:23:43 +08002286
2287#define amdgpu_dpm_get_fan_control_mode(adev) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002288 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002289 (adev)->powerplay.pp_funcs->get_fan_control_mode((adev)->powerplay.pp_handle) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002290 (adev)->pm.funcs->get_fan_control_mode((adev)))
Rex Zhu3af76f22015-10-15 17:23:43 +08002291
2292#define amdgpu_dpm_set_fan_speed_percent(adev, s) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002293 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002294 (adev)->powerplay.pp_funcs->set_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002295 (adev)->pm.funcs->set_fan_speed_percent((adev), (s)))
Rex Zhu3af76f22015-10-15 17:23:43 +08002296
2297#define amdgpu_dpm_get_fan_speed_percent(adev, s) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002298 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002299 (adev)->powerplay.pp_funcs->get_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002300 (adev)->pm.funcs->get_fan_speed_percent((adev), (s)))
Alex Deucher97b2e202015-04-20 16:51:00 -04002301
Rex Zhu1b5708f2015-11-10 18:25:24 -05002302#define amdgpu_dpm_get_sclk(adev, l) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002303 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002304 (adev)->powerplay.pp_funcs->get_sclk((adev)->powerplay.pp_handle, (l)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002305 (adev)->pm.funcs->get_sclk((adev), (l)))
Rex Zhu1b5708f2015-11-10 18:25:24 -05002306
2307#define amdgpu_dpm_get_mclk(adev, l) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002308 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002309 (adev)->powerplay.pp_funcs->get_mclk((adev)->powerplay.pp_handle, (l)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002310 (adev)->pm.funcs->get_mclk((adev), (l)))
Rex Zhu1b5708f2015-11-10 18:25:24 -05002311
2312
2313#define amdgpu_dpm_force_performance_level(adev, l) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002314 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002315 (adev)->powerplay.pp_funcs->force_performance_level((adev)->powerplay.pp_handle, (l)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002316 (adev)->pm.funcs->force_performance_level((adev), (l)))
Rex Zhu1b5708f2015-11-10 18:25:24 -05002317
2318#define amdgpu_dpm_powergate_uvd(adev, g) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002319 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002320 (adev)->powerplay.pp_funcs->powergate_uvd((adev)->powerplay.pp_handle, (g)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002321 (adev)->pm.funcs->powergate_uvd((adev), (g)))
Rex Zhu1b5708f2015-11-10 18:25:24 -05002322
2323#define amdgpu_dpm_powergate_vce(adev, g) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002324 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002325 (adev)->powerplay.pp_funcs->powergate_vce((adev)->powerplay.pp_handle, (g)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002326 (adev)->pm.funcs->powergate_vce((adev), (g)))
Rex Zhu1b5708f2015-11-10 18:25:24 -05002327
2328#define amdgpu_dpm_debugfs_print_current_performance_level(adev, m) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002329 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002330 (adev)->powerplay.pp_funcs->print_current_performance_level((adev)->powerplay.pp_handle, (m)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002331 (adev)->pm.funcs->debugfs_print_current_performance_level((adev), (m)))
Rex Zhu1b5708f2015-11-10 18:25:24 -05002332
2333#define amdgpu_dpm_get_current_power_state(adev) \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002334 (adev)->powerplay.pp_funcs->get_current_power_state((adev)->powerplay.pp_handle)
Rex Zhu1b5708f2015-11-10 18:25:24 -05002335
2336#define amdgpu_dpm_get_performance_level(adev) \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002337 (adev)->powerplay.pp_funcs->get_performance_level((adev)->powerplay.pp_handle)
Rex Zhu1b5708f2015-11-10 18:25:24 -05002338
Eric Huangf3898ea2015-12-11 16:24:34 -05002339#define amdgpu_dpm_get_pp_num_states(adev, data) \
2340 (adev)->powerplay.pp_funcs->get_pp_num_states((adev)->powerplay.pp_handle, data)
2341
2342#define amdgpu_dpm_get_pp_table(adev, table) \
2343 (adev)->powerplay.pp_funcs->get_pp_table((adev)->powerplay.pp_handle, table)
2344
2345#define amdgpu_dpm_set_pp_table(adev, buf, size) \
2346 (adev)->powerplay.pp_funcs->set_pp_table((adev)->powerplay.pp_handle, buf, size)
2347
2348#define amdgpu_dpm_print_clock_levels(adev, type, buf) \
2349 (adev)->powerplay.pp_funcs->print_clock_levels((adev)->powerplay.pp_handle, type, buf)
2350
2351#define amdgpu_dpm_force_clock_level(adev, type, level) \
2352 (adev)->powerplay.pp_funcs->force_clock_level((adev)->powerplay.pp_handle, type, level)
2353
Jammy Zhoue61710c2015-11-10 18:31:08 -05002354#define amdgpu_dpm_dispatch_task(adev, event_id, input, output) \
Rex Zhu1b5708f2015-11-10 18:25:24 -05002355 (adev)->powerplay.pp_funcs->dispatch_tasks((adev)->powerplay.pp_handle, (event_id), (input), (output))
Alex Deucher97b2e202015-04-20 16:51:00 -04002356
2357#define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
2358
2359/* Common functions */
2360int amdgpu_gpu_reset(struct amdgpu_device *adev);
2361void amdgpu_pci_config_reset(struct amdgpu_device *adev);
2362bool amdgpu_card_posted(struct amdgpu_device *adev);
2363void amdgpu_update_display_priority(struct amdgpu_device *adev);
Chunming Zhoud5fc5e82015-07-21 16:52:10 +08002364
Alex Deucher97b2e202015-04-20 16:51:00 -04002365int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data);
2366int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
2367 u32 ip_instance, u32 ring,
2368 struct amdgpu_ring **out_ring);
2369void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *rbo, u32 domain);
2370bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
Christian König2f568db2016-02-23 12:36:59 +01002371int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages);
Alex Deucher97b2e202015-04-20 16:51:00 -04002372int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
2373 uint32_t flags);
Christian Königcc325d12016-02-08 11:08:35 +01002374struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm);
Christian Königd7006962016-02-08 10:57:22 +01002375bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
2376 unsigned long end);
Christian König2f568db2016-02-23 12:36:59 +01002377bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
2378 int *last_invalidated);
Alex Deucher97b2e202015-04-20 16:51:00 -04002379bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
2380uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
2381 struct ttm_mem_reg *mem);
2382void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
2383void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
2384void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
2385void amdgpu_program_register_sequence(struct amdgpu_device *adev,
2386 const u32 *registers,
2387 const u32 array_size);
2388
2389bool amdgpu_device_is_px(struct drm_device *dev);
2390/* atpx handler */
2391#if defined(CONFIG_VGA_SWITCHEROO)
2392void amdgpu_register_atpx_handler(void);
2393void amdgpu_unregister_atpx_handler(void);
2394#else
2395static inline void amdgpu_register_atpx_handler(void) {}
2396static inline void amdgpu_unregister_atpx_handler(void) {}
2397#endif
2398
2399/*
2400 * KMS
2401 */
2402extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
2403extern int amdgpu_max_kms_ioctl;
2404
2405int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
2406int amdgpu_driver_unload_kms(struct drm_device *dev);
2407void amdgpu_driver_lastclose_kms(struct drm_device *dev);
2408int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
2409void amdgpu_driver_postclose_kms(struct drm_device *dev,
2410 struct drm_file *file_priv);
2411void amdgpu_driver_preclose_kms(struct drm_device *dev,
2412 struct drm_file *file_priv);
2413int amdgpu_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon);
2414int amdgpu_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
Thierry Reding88e72712015-09-24 18:35:31 +02002415u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
2416int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
2417void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
2418int amdgpu_get_vblank_timestamp_kms(struct drm_device *dev, unsigned int pipe,
Alex Deucher97b2e202015-04-20 16:51:00 -04002419 int *max_error,
2420 struct timeval *vblank_time,
2421 unsigned flags);
2422long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
2423 unsigned long arg);
2424
2425/*
Alex Deucher97b2e202015-04-20 16:51:00 -04002426 * functions used by amdgpu_encoder.c
2427 */
2428struct amdgpu_afmt_acr {
2429 u32 clock;
2430
2431 int n_32khz;
2432 int cts_32khz;
2433
2434 int n_44_1khz;
2435 int cts_44_1khz;
2436
2437 int n_48khz;
2438 int cts_48khz;
2439
2440};
2441
2442struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
2443
2444/* amdgpu_acpi.c */
2445#if defined(CONFIG_ACPI)
2446int amdgpu_acpi_init(struct amdgpu_device *adev);
2447void amdgpu_acpi_fini(struct amdgpu_device *adev);
2448bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
2449int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
2450 u8 perf_req, bool advertise);
2451int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
2452#else
2453static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
2454static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
2455#endif
2456
2457struct amdgpu_bo_va_mapping *
2458amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
2459 uint64_t addr, struct amdgpu_bo **bo);
2460
2461#include "amdgpu_object.h"
2462
2463#endif