Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * drivers/mtd/nand.c |
| 3 | * |
| 4 | * Overview: |
| 5 | * This is the generic MTD driver for NAND flash devices. It should be |
| 6 | * capable of working with almost all NAND chips currently available. |
| 7 | * Basic support for AG-AND chips is provided. |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 8 | * |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 9 | * Additional technical information is available on |
maximilian attems | 8b2b403 | 2007-07-28 13:07:16 +0200 | [diff] [blame] | 10 | * http://www.linux-mtd.infradead.org/doc/nand.html |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 11 | * |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 12 | * Copyright (C) 2000 Steven J. Hill (sjhill@realitydiluted.com) |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 13 | * 2002-2006 Thomas Gleixner (tglx@linutronix.de) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 14 | * |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 15 | * Credits: |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 16 | * David Woodhouse for adding multichip support |
| 17 | * |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 18 | * Aleph One Ltd. and Toby Churchill Ltd. for supporting the |
| 19 | * rework for 2K page size chips |
| 20 | * |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 21 | * TODO: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 22 | * Enable cached programming for 2k page size chips |
| 23 | * Check, if mtd->ecctype should be set to MTD_ECC_HW |
| 24 | * if we have HW ecc support. |
| 25 | * The AG-AND chips have nice features for speed improvement, |
| 26 | * which are not supported yet. Read / program 4 pages in one go. |
Artem Bityutskiy | c0b8ba7 | 2007-07-23 16:06:50 +0300 | [diff] [blame] | 27 | * BBT table is not serialized, has to be fixed |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 28 | * |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 29 | * This program is free software; you can redistribute it and/or modify |
| 30 | * it under the terms of the GNU General Public License version 2 as |
| 31 | * published by the Free Software Foundation. |
| 32 | * |
| 33 | */ |
| 34 | |
David Woodhouse | 552d920 | 2006-05-14 01:20:46 +0100 | [diff] [blame] | 35 | #include <linux/module.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 36 | #include <linux/delay.h> |
| 37 | #include <linux/errno.h> |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 38 | #include <linux/err.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 39 | #include <linux/sched.h> |
| 40 | #include <linux/slab.h> |
| 41 | #include <linux/types.h> |
| 42 | #include <linux/mtd/mtd.h> |
| 43 | #include <linux/mtd/nand.h> |
| 44 | #include <linux/mtd/nand_ecc.h> |
Ivan Djelic | 193bd40 | 2011-03-11 11:05:33 +0100 | [diff] [blame] | 45 | #include <linux/mtd/nand_bch.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 46 | #include <linux/interrupt.h> |
| 47 | #include <linux/bitops.h> |
Richard Purdie | 8fe833c | 2006-03-31 02:31:14 -0800 | [diff] [blame] | 48 | #include <linux/leds.h> |
Florian Fainelli | 7351d3a | 2010-09-07 13:23:45 +0200 | [diff] [blame] | 49 | #include <linux/io.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 50 | |
| 51 | #ifdef CONFIG_MTD_PARTITIONS |
| 52 | #include <linux/mtd/partitions.h> |
| 53 | #endif |
| 54 | |
| 55 | /* Define default oob placement schemes for large and small page devices */ |
Thomas Gleixner | 5bd34c0 | 2006-05-27 22:16:10 +0200 | [diff] [blame] | 56 | static struct nand_ecclayout nand_oob_8 = { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 57 | .eccbytes = 3, |
| 58 | .eccpos = {0, 1, 2}, |
Thomas Gleixner | 5bd34c0 | 2006-05-27 22:16:10 +0200 | [diff] [blame] | 59 | .oobfree = { |
| 60 | {.offset = 3, |
| 61 | .length = 2}, |
| 62 | {.offset = 6, |
Florian Fainelli | f8ac041 | 2010-09-07 13:23:43 +0200 | [diff] [blame] | 63 | .length = 2} } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 64 | }; |
| 65 | |
Thomas Gleixner | 5bd34c0 | 2006-05-27 22:16:10 +0200 | [diff] [blame] | 66 | static struct nand_ecclayout nand_oob_16 = { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 67 | .eccbytes = 6, |
| 68 | .eccpos = {0, 1, 2, 3, 6, 7}, |
Thomas Gleixner | 5bd34c0 | 2006-05-27 22:16:10 +0200 | [diff] [blame] | 69 | .oobfree = { |
| 70 | {.offset = 8, |
Florian Fainelli | f8ac041 | 2010-09-07 13:23:43 +0200 | [diff] [blame] | 71 | . length = 8} } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 72 | }; |
| 73 | |
Thomas Gleixner | 5bd34c0 | 2006-05-27 22:16:10 +0200 | [diff] [blame] | 74 | static struct nand_ecclayout nand_oob_64 = { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 75 | .eccbytes = 24, |
| 76 | .eccpos = { |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 77 | 40, 41, 42, 43, 44, 45, 46, 47, |
| 78 | 48, 49, 50, 51, 52, 53, 54, 55, |
| 79 | 56, 57, 58, 59, 60, 61, 62, 63}, |
Thomas Gleixner | 5bd34c0 | 2006-05-27 22:16:10 +0200 | [diff] [blame] | 80 | .oobfree = { |
| 81 | {.offset = 2, |
Florian Fainelli | f8ac041 | 2010-09-07 13:23:43 +0200 | [diff] [blame] | 82 | .length = 38} } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 83 | }; |
| 84 | |
Thomas Gleixner | 81ec536 | 2007-12-12 17:27:03 +0100 | [diff] [blame] | 85 | static struct nand_ecclayout nand_oob_128 = { |
| 86 | .eccbytes = 48, |
| 87 | .eccpos = { |
| 88 | 80, 81, 82, 83, 84, 85, 86, 87, |
| 89 | 88, 89, 90, 91, 92, 93, 94, 95, |
| 90 | 96, 97, 98, 99, 100, 101, 102, 103, |
| 91 | 104, 105, 106, 107, 108, 109, 110, 111, |
| 92 | 112, 113, 114, 115, 116, 117, 118, 119, |
| 93 | 120, 121, 122, 123, 124, 125, 126, 127}, |
| 94 | .oobfree = { |
| 95 | {.offset = 2, |
Florian Fainelli | f8ac041 | 2010-09-07 13:23:43 +0200 | [diff] [blame] | 96 | .length = 78} } |
Thomas Gleixner | 81ec536 | 2007-12-12 17:27:03 +0100 | [diff] [blame] | 97 | }; |
| 98 | |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 99 | static int nand_get_device(struct nand_chip *chip, struct mtd_info *mtd, |
Thomas Gleixner | 2c0a2be | 2006-05-23 11:50:56 +0200 | [diff] [blame] | 100 | int new_state); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 101 | |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 102 | static int nand_do_write_oob(struct mtd_info *mtd, loff_t to, |
| 103 | struct mtd_oob_ops *ops); |
| 104 | |
Thomas Gleixner | d470a97 | 2006-05-23 23:48:57 +0200 | [diff] [blame] | 105 | /* |
Joe Perches | 8e87d78 | 2008-02-03 17:22:34 +0200 | [diff] [blame] | 106 | * For devices which display every fart in the system on a separate LED. Is |
Thomas Gleixner | d470a97 | 2006-05-23 23:48:57 +0200 | [diff] [blame] | 107 | * compiled away when LED support is disabled. |
| 108 | */ |
| 109 | DEFINE_LED_TRIGGER(nand_led_trigger); |
| 110 | |
Vimal Singh | 6fe5a6a | 2010-02-03 14:12:24 +0530 | [diff] [blame] | 111 | static int check_offs_len(struct mtd_info *mtd, |
| 112 | loff_t ofs, uint64_t len) |
| 113 | { |
| 114 | struct nand_chip *chip = mtd->priv; |
| 115 | int ret = 0; |
| 116 | |
| 117 | /* Start address must align on block boundary */ |
| 118 | if (ofs & ((1 << chip->phys_erase_shift) - 1)) { |
| 119 | DEBUG(MTD_DEBUG_LEVEL0, "%s: Unaligned address\n", __func__); |
| 120 | ret = -EINVAL; |
| 121 | } |
| 122 | |
| 123 | /* Length must align on block boundary */ |
| 124 | if (len & ((1 << chip->phys_erase_shift) - 1)) { |
| 125 | DEBUG(MTD_DEBUG_LEVEL0, "%s: Length not block aligned\n", |
| 126 | __func__); |
| 127 | ret = -EINVAL; |
| 128 | } |
| 129 | |
| 130 | /* Do not allow past end of device */ |
| 131 | if (ofs + len > mtd->size) { |
| 132 | DEBUG(MTD_DEBUG_LEVEL0, "%s: Past end of device\n", |
| 133 | __func__); |
| 134 | ret = -EINVAL; |
| 135 | } |
| 136 | |
| 137 | return ret; |
| 138 | } |
| 139 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 140 | /** |
| 141 | * nand_release_device - [GENERIC] release chip |
| 142 | * @mtd: MTD device structure |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 143 | * |
| 144 | * Deselect, release chip lock and wake up anyone waiting on the device |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 145 | */ |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 146 | static void nand_release_device(struct mtd_info *mtd) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 147 | { |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 148 | struct nand_chip *chip = mtd->priv; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 149 | |
| 150 | /* De-select the NAND device */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 151 | chip->select_chip(mtd, -1); |
Thomas Gleixner | 0dfc624 | 2005-05-31 20:39:20 +0100 | [diff] [blame] | 152 | |
Thomas Gleixner | a36ed29 | 2006-05-23 11:37:03 +0200 | [diff] [blame] | 153 | /* Release the controller and the chip */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 154 | spin_lock(&chip->controller->lock); |
| 155 | chip->controller->active = NULL; |
| 156 | chip->state = FL_READY; |
| 157 | wake_up(&chip->controller->wq); |
| 158 | spin_unlock(&chip->controller->lock); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 159 | } |
| 160 | |
| 161 | /** |
| 162 | * nand_read_byte - [DEFAULT] read one byte from the chip |
| 163 | * @mtd: MTD device structure |
| 164 | * |
| 165 | * Default read function for 8bit buswith |
| 166 | */ |
Thomas Gleixner | 58dd8f2b | 2006-05-23 11:52:35 +0200 | [diff] [blame] | 167 | static uint8_t nand_read_byte(struct mtd_info *mtd) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 168 | { |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 169 | struct nand_chip *chip = mtd->priv; |
| 170 | return readb(chip->IO_ADDR_R); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 171 | } |
| 172 | |
| 173 | /** |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 174 | * nand_read_byte16 - [DEFAULT] read one byte endianess aware from the chip |
| 175 | * @mtd: MTD device structure |
| 176 | * |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 177 | * Default read function for 16bit buswith with |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 178 | * endianess conversion |
| 179 | */ |
Thomas Gleixner | 58dd8f2b | 2006-05-23 11:52:35 +0200 | [diff] [blame] | 180 | static uint8_t nand_read_byte16(struct mtd_info *mtd) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 181 | { |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 182 | struct nand_chip *chip = mtd->priv; |
| 183 | return (uint8_t) cpu_to_le16(readw(chip->IO_ADDR_R)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 184 | } |
| 185 | |
| 186 | /** |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 187 | * nand_read_word - [DEFAULT] read one word from the chip |
| 188 | * @mtd: MTD device structure |
| 189 | * |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 190 | * Default read function for 16bit buswith without |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 191 | * endianess conversion |
| 192 | */ |
| 193 | static u16 nand_read_word(struct mtd_info *mtd) |
| 194 | { |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 195 | struct nand_chip *chip = mtd->priv; |
| 196 | return readw(chip->IO_ADDR_R); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 197 | } |
| 198 | |
| 199 | /** |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 200 | * nand_select_chip - [DEFAULT] control CE line |
| 201 | * @mtd: MTD device structure |
Randy Dunlap | 844d3b4 | 2006-06-28 21:48:27 -0700 | [diff] [blame] | 202 | * @chipnr: chipnumber to select, -1 for deselect |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 203 | * |
| 204 | * Default select function for 1 chip devices. |
| 205 | */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 206 | static void nand_select_chip(struct mtd_info *mtd, int chipnr) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 207 | { |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 208 | struct nand_chip *chip = mtd->priv; |
| 209 | |
| 210 | switch (chipnr) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 211 | case -1: |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 212 | chip->cmd_ctrl(mtd, NAND_CMD_NONE, 0 | NAND_CTRL_CHANGE); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 213 | break; |
| 214 | case 0: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 215 | break; |
| 216 | |
| 217 | default: |
| 218 | BUG(); |
| 219 | } |
| 220 | } |
| 221 | |
| 222 | /** |
| 223 | * nand_write_buf - [DEFAULT] write buffer to chip |
| 224 | * @mtd: MTD device structure |
| 225 | * @buf: data buffer |
| 226 | * @len: number of bytes to write |
| 227 | * |
| 228 | * Default write function for 8bit buswith |
| 229 | */ |
Thomas Gleixner | 58dd8f2b | 2006-05-23 11:52:35 +0200 | [diff] [blame] | 230 | static void nand_write_buf(struct mtd_info *mtd, const uint8_t *buf, int len) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 231 | { |
| 232 | int i; |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 233 | struct nand_chip *chip = mtd->priv; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 234 | |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 235 | for (i = 0; i < len; i++) |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 236 | writeb(buf[i], chip->IO_ADDR_W); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 237 | } |
| 238 | |
| 239 | /** |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 240 | * nand_read_buf - [DEFAULT] read chip data into buffer |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 241 | * @mtd: MTD device structure |
| 242 | * @buf: buffer to store date |
| 243 | * @len: number of bytes to read |
| 244 | * |
| 245 | * Default read function for 8bit buswith |
| 246 | */ |
Thomas Gleixner | 58dd8f2b | 2006-05-23 11:52:35 +0200 | [diff] [blame] | 247 | static void nand_read_buf(struct mtd_info *mtd, uint8_t *buf, int len) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 248 | { |
| 249 | int i; |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 250 | struct nand_chip *chip = mtd->priv; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 251 | |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 252 | for (i = 0; i < len; i++) |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 253 | buf[i] = readb(chip->IO_ADDR_R); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 254 | } |
| 255 | |
| 256 | /** |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 257 | * nand_verify_buf - [DEFAULT] Verify chip data against buffer |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 258 | * @mtd: MTD device structure |
| 259 | * @buf: buffer containing the data to compare |
| 260 | * @len: number of bytes to compare |
| 261 | * |
| 262 | * Default verify function for 8bit buswith |
| 263 | */ |
Thomas Gleixner | 58dd8f2b | 2006-05-23 11:52:35 +0200 | [diff] [blame] | 264 | static int nand_verify_buf(struct mtd_info *mtd, const uint8_t *buf, int len) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 265 | { |
| 266 | int i; |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 267 | struct nand_chip *chip = mtd->priv; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 268 | |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 269 | for (i = 0; i < len; i++) |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 270 | if (buf[i] != readb(chip->IO_ADDR_R)) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 271 | return -EFAULT; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 272 | return 0; |
| 273 | } |
| 274 | |
| 275 | /** |
| 276 | * nand_write_buf16 - [DEFAULT] write buffer to chip |
| 277 | * @mtd: MTD device structure |
| 278 | * @buf: data buffer |
| 279 | * @len: number of bytes to write |
| 280 | * |
| 281 | * Default write function for 16bit buswith |
| 282 | */ |
Thomas Gleixner | 58dd8f2b | 2006-05-23 11:52:35 +0200 | [diff] [blame] | 283 | static void nand_write_buf16(struct mtd_info *mtd, const uint8_t *buf, int len) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 284 | { |
| 285 | int i; |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 286 | struct nand_chip *chip = mtd->priv; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 287 | u16 *p = (u16 *) buf; |
| 288 | len >>= 1; |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 289 | |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 290 | for (i = 0; i < len; i++) |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 291 | writew(p[i], chip->IO_ADDR_W); |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 292 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 293 | } |
| 294 | |
| 295 | /** |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 296 | * nand_read_buf16 - [DEFAULT] read chip data into buffer |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 297 | * @mtd: MTD device structure |
| 298 | * @buf: buffer to store date |
| 299 | * @len: number of bytes to read |
| 300 | * |
| 301 | * Default read function for 16bit buswith |
| 302 | */ |
Thomas Gleixner | 58dd8f2b | 2006-05-23 11:52:35 +0200 | [diff] [blame] | 303 | static void nand_read_buf16(struct mtd_info *mtd, uint8_t *buf, int len) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 304 | { |
| 305 | int i; |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 306 | struct nand_chip *chip = mtd->priv; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 307 | u16 *p = (u16 *) buf; |
| 308 | len >>= 1; |
| 309 | |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 310 | for (i = 0; i < len; i++) |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 311 | p[i] = readw(chip->IO_ADDR_R); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 312 | } |
| 313 | |
| 314 | /** |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 315 | * nand_verify_buf16 - [DEFAULT] Verify chip data against buffer |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 316 | * @mtd: MTD device structure |
| 317 | * @buf: buffer containing the data to compare |
| 318 | * @len: number of bytes to compare |
| 319 | * |
| 320 | * Default verify function for 16bit buswith |
| 321 | */ |
Thomas Gleixner | 58dd8f2b | 2006-05-23 11:52:35 +0200 | [diff] [blame] | 322 | static int nand_verify_buf16(struct mtd_info *mtd, const uint8_t *buf, int len) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 323 | { |
| 324 | int i; |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 325 | struct nand_chip *chip = mtd->priv; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 326 | u16 *p = (u16 *) buf; |
| 327 | len >>= 1; |
| 328 | |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 329 | for (i = 0; i < len; i++) |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 330 | if (p[i] != readw(chip->IO_ADDR_R)) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 331 | return -EFAULT; |
| 332 | |
| 333 | return 0; |
| 334 | } |
| 335 | |
| 336 | /** |
| 337 | * nand_block_bad - [DEFAULT] Read bad block marker from the chip |
| 338 | * @mtd: MTD device structure |
| 339 | * @ofs: offset from device start |
| 340 | * @getchip: 0, if the chip is already selected |
| 341 | * |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 342 | * Check, if the block is bad. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 343 | */ |
| 344 | static int nand_block_bad(struct mtd_info *mtd, loff_t ofs, int getchip) |
| 345 | { |
| 346 | int page, chipnr, res = 0; |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 347 | struct nand_chip *chip = mtd->priv; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 348 | u16 bad; |
| 349 | |
Brian Norris | 30fe811 | 2010-06-23 13:36:02 -0700 | [diff] [blame] | 350 | if (chip->options & NAND_BBT_SCANLASTPAGE) |
Kevin Cernekee | b60b08b | 2010-05-04 20:58:10 -0700 | [diff] [blame] | 351 | ofs += mtd->erasesize - mtd->writesize; |
| 352 | |
Thomas Knobloch | 1a12f46 | 2007-05-03 07:39:37 +0100 | [diff] [blame] | 353 | page = (int)(ofs >> chip->page_shift) & chip->pagemask; |
| 354 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 355 | if (getchip) { |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 356 | chipnr = (int)(ofs >> chip->chip_shift); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 357 | |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 358 | nand_get_device(chip, mtd, FL_READING); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 359 | |
| 360 | /* Select the NAND device */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 361 | chip->select_chip(mtd, chipnr); |
Thomas Knobloch | 1a12f46 | 2007-05-03 07:39:37 +0100 | [diff] [blame] | 362 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 363 | |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 364 | if (chip->options & NAND_BUSWIDTH_16) { |
| 365 | chip->cmdfunc(mtd, NAND_CMD_READOOB, chip->badblockpos & 0xFE, |
Thomas Knobloch | 1a12f46 | 2007-05-03 07:39:37 +0100 | [diff] [blame] | 366 | page); |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 367 | bad = cpu_to_le16(chip->read_word(mtd)); |
| 368 | if (chip->badblockpos & 0x1) |
Vitaly Wool | 49196f3 | 2005-11-02 16:54:46 +0000 | [diff] [blame] | 369 | bad >>= 8; |
Maxim Levitsky | e0b58d0 | 2010-02-22 20:39:38 +0200 | [diff] [blame] | 370 | else |
| 371 | bad &= 0xFF; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 372 | } else { |
Thomas Knobloch | 1a12f46 | 2007-05-03 07:39:37 +0100 | [diff] [blame] | 373 | chip->cmdfunc(mtd, NAND_CMD_READOOB, chip->badblockpos, page); |
Maxim Levitsky | e0b58d0 | 2010-02-22 20:39:38 +0200 | [diff] [blame] | 374 | bad = chip->read_byte(mtd); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 375 | } |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 376 | |
Maxim Levitsky | e0b58d0 | 2010-02-22 20:39:38 +0200 | [diff] [blame] | 377 | if (likely(chip->badblockbits == 8)) |
| 378 | res = bad != 0xFF; |
| 379 | else |
| 380 | res = hweight8(bad) < chip->badblockbits; |
| 381 | |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 382 | if (getchip) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 383 | nand_release_device(mtd); |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 384 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 385 | return res; |
| 386 | } |
| 387 | |
| 388 | /** |
| 389 | * nand_default_block_markbad - [DEFAULT] mark a block bad |
| 390 | * @mtd: MTD device structure |
| 391 | * @ofs: offset from device start |
| 392 | * |
| 393 | * This is the default implementation, which can be overridden by |
| 394 | * a hardware specific driver. |
| 395 | */ |
| 396 | static int nand_default_block_markbad(struct mtd_info *mtd, loff_t ofs) |
| 397 | { |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 398 | struct nand_chip *chip = mtd->priv; |
Thomas Gleixner | 58dd8f2b | 2006-05-23 11:52:35 +0200 | [diff] [blame] | 399 | uint8_t buf[2] = { 0, 0 }; |
Brian Norris | 02ed70b | 2010-07-21 16:53:47 -0700 | [diff] [blame] | 400 | int block, ret, i = 0; |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 401 | |
Brian Norris | 30fe811 | 2010-06-23 13:36:02 -0700 | [diff] [blame] | 402 | if (chip->options & NAND_BBT_SCANLASTPAGE) |
Kevin Cernekee | b60b08b | 2010-05-04 20:58:10 -0700 | [diff] [blame] | 403 | ofs += mtd->erasesize - mtd->writesize; |
| 404 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 405 | /* Get block number */ |
Andre Renaud | 4226b51 | 2007-04-17 13:50:59 -0400 | [diff] [blame] | 406 | block = (int)(ofs >> chip->bbt_erase_shift); |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 407 | if (chip->bbt) |
| 408 | chip->bbt[block >> 2] |= 0x01 << ((block & 0x03) << 1); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 409 | |
| 410 | /* Do we have a flash based bad block table ? */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 411 | if (chip->options & NAND_USE_FLASH_BBT) |
Thomas Gleixner | f1a28c0 | 2006-05-30 00:37:34 +0200 | [diff] [blame] | 412 | ret = nand_update_bbt(mtd, ofs); |
| 413 | else { |
Artem Bityutskiy | c0b8ba7 | 2007-07-23 16:06:50 +0300 | [diff] [blame] | 414 | nand_get_device(chip, mtd, FL_WRITING); |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 415 | |
Brian Norris | 02ed70b | 2010-07-21 16:53:47 -0700 | [diff] [blame] | 416 | /* Write to first two pages and to byte 1 and 6 if necessary. |
| 417 | * If we write to more than one location, the first error |
| 418 | * encountered quits the procedure. We write two bytes per |
| 419 | * location, so we dont have to mess with 16 bit access. |
| 420 | */ |
| 421 | do { |
| 422 | chip->ops.len = chip->ops.ooblen = 2; |
| 423 | chip->ops.datbuf = NULL; |
| 424 | chip->ops.oobbuf = buf; |
| 425 | chip->ops.ooboffs = chip->badblockpos & ~0x01; |
| 426 | |
| 427 | ret = nand_do_write_oob(mtd, ofs, &chip->ops); |
| 428 | |
| 429 | if (!ret && (chip->options & NAND_BBT_SCANBYTE1AND6)) { |
| 430 | chip->ops.ooboffs = NAND_SMALL_BADBLOCK_POS |
| 431 | & ~0x01; |
| 432 | ret = nand_do_write_oob(mtd, ofs, &chip->ops); |
| 433 | } |
| 434 | i++; |
| 435 | ofs += mtd->writesize; |
| 436 | } while (!ret && (chip->options & NAND_BBT_SCAN2NDPAGE) && |
| 437 | i < 2); |
| 438 | |
Artem Bityutskiy | c0b8ba7 | 2007-07-23 16:06:50 +0300 | [diff] [blame] | 439 | nand_release_device(mtd); |
Thomas Gleixner | f1a28c0 | 2006-05-30 00:37:34 +0200 | [diff] [blame] | 440 | } |
| 441 | if (!ret) |
| 442 | mtd->ecc_stats.badblocks++; |
Artem Bityutskiy | c0b8ba7 | 2007-07-23 16:06:50 +0300 | [diff] [blame] | 443 | |
Thomas Gleixner | f1a28c0 | 2006-05-30 00:37:34 +0200 | [diff] [blame] | 444 | return ret; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 445 | } |
| 446 | |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 447 | /** |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 448 | * nand_check_wp - [GENERIC] check if the chip is write protected |
| 449 | * @mtd: MTD device structure |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 450 | * Check, if the device is write protected |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 451 | * |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 452 | * The function expects, that the device is already selected |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 453 | */ |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 454 | static int nand_check_wp(struct mtd_info *mtd) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 455 | { |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 456 | struct nand_chip *chip = mtd->priv; |
Maxim Levitsky | 93edbad | 2010-02-22 20:39:40 +0200 | [diff] [blame] | 457 | |
| 458 | /* broken xD cards report WP despite being writable */ |
| 459 | if (chip->options & NAND_BROKEN_XD) |
| 460 | return 0; |
| 461 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 462 | /* Check the WP bit */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 463 | chip->cmdfunc(mtd, NAND_CMD_STATUS, -1, -1); |
| 464 | return (chip->read_byte(mtd) & NAND_STATUS_WP) ? 0 : 1; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 465 | } |
| 466 | |
| 467 | /** |
| 468 | * nand_block_checkbad - [GENERIC] Check if a block is marked bad |
| 469 | * @mtd: MTD device structure |
| 470 | * @ofs: offset from device start |
| 471 | * @getchip: 0, if the chip is already selected |
| 472 | * @allowbbt: 1, if its allowed to access the bbt area |
| 473 | * |
| 474 | * Check, if the block is bad. Either by reading the bad block table or |
| 475 | * calling of the scan function. |
| 476 | */ |
Thomas Gleixner | 2c0a2be | 2006-05-23 11:50:56 +0200 | [diff] [blame] | 477 | static int nand_block_checkbad(struct mtd_info *mtd, loff_t ofs, int getchip, |
| 478 | int allowbbt) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 479 | { |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 480 | struct nand_chip *chip = mtd->priv; |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 481 | |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 482 | if (!chip->bbt) |
| 483 | return chip->block_bad(mtd, ofs, getchip); |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 484 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 485 | /* Return info from the table */ |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 486 | return nand_isbad_bbt(mtd, ofs, allowbbt); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 487 | } |
| 488 | |
Simon Kagstrom | 2af7c65 | 2009-10-05 15:55:52 +0200 | [diff] [blame] | 489 | /** |
| 490 | * panic_nand_wait_ready - [GENERIC] Wait for the ready pin after commands. |
| 491 | * @mtd: MTD device structure |
| 492 | * @timeo: Timeout |
| 493 | * |
| 494 | * Helper function for nand_wait_ready used when needing to wait in interrupt |
| 495 | * context. |
| 496 | */ |
| 497 | static void panic_nand_wait_ready(struct mtd_info *mtd, unsigned long timeo) |
| 498 | { |
| 499 | struct nand_chip *chip = mtd->priv; |
| 500 | int i; |
| 501 | |
| 502 | /* Wait for the device to get ready */ |
| 503 | for (i = 0; i < timeo; i++) { |
| 504 | if (chip->dev_ready(mtd)) |
| 505 | break; |
| 506 | touch_softlockup_watchdog(); |
| 507 | mdelay(1); |
| 508 | } |
| 509 | } |
| 510 | |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 511 | /* |
Thomas Gleixner | 3b88775 | 2005-02-22 21:56:49 +0000 | [diff] [blame] | 512 | * Wait for the ready pin, after a command |
| 513 | * The timeout is catched later. |
| 514 | */ |
David Woodhouse | 4b648b0 | 2006-09-25 17:05:24 +0100 | [diff] [blame] | 515 | void nand_wait_ready(struct mtd_info *mtd) |
Thomas Gleixner | 3b88775 | 2005-02-22 21:56:49 +0000 | [diff] [blame] | 516 | { |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 517 | struct nand_chip *chip = mtd->priv; |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 518 | unsigned long timeo = jiffies + 2; |
Thomas Gleixner | 3b88775 | 2005-02-22 21:56:49 +0000 | [diff] [blame] | 519 | |
Simon Kagstrom | 2af7c65 | 2009-10-05 15:55:52 +0200 | [diff] [blame] | 520 | /* 400ms timeout */ |
| 521 | if (in_interrupt() || oops_in_progress) |
| 522 | return panic_nand_wait_ready(mtd, 400); |
| 523 | |
Richard Purdie | 8fe833c | 2006-03-31 02:31:14 -0800 | [diff] [blame] | 524 | led_trigger_event(nand_led_trigger, LED_FULL); |
Thomas Gleixner | 3b88775 | 2005-02-22 21:56:49 +0000 | [diff] [blame] | 525 | /* wait until command is processed or timeout occures */ |
| 526 | do { |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 527 | if (chip->dev_ready(mtd)) |
Richard Purdie | 8fe833c | 2006-03-31 02:31:14 -0800 | [diff] [blame] | 528 | break; |
Ingo Molnar | 8446f1d | 2005-09-06 15:16:27 -0700 | [diff] [blame] | 529 | touch_softlockup_watchdog(); |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 530 | } while (time_before(jiffies, timeo)); |
Richard Purdie | 8fe833c | 2006-03-31 02:31:14 -0800 | [diff] [blame] | 531 | led_trigger_event(nand_led_trigger, LED_OFF); |
Thomas Gleixner | 3b88775 | 2005-02-22 21:56:49 +0000 | [diff] [blame] | 532 | } |
David Woodhouse | 4b648b0 | 2006-09-25 17:05:24 +0100 | [diff] [blame] | 533 | EXPORT_SYMBOL_GPL(nand_wait_ready); |
Thomas Gleixner | 3b88775 | 2005-02-22 21:56:49 +0000 | [diff] [blame] | 534 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 535 | /** |
| 536 | * nand_command - [DEFAULT] Send command to NAND device |
| 537 | * @mtd: MTD device structure |
| 538 | * @command: the command to be sent |
| 539 | * @column: the column address for this command, -1 if none |
| 540 | * @page_addr: the page address for this command, -1 if none |
| 541 | * |
| 542 | * Send command to NAND device. This function is used for small page |
| 543 | * devices (256/512 Bytes per page) |
| 544 | */ |
Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 545 | static void nand_command(struct mtd_info *mtd, unsigned int command, |
| 546 | int column, int page_addr) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 547 | { |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 548 | register struct nand_chip *chip = mtd->priv; |
Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 549 | int ctrl = NAND_CTRL_CLE | NAND_CTRL_CHANGE; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 550 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 551 | /* |
| 552 | * Write out the command to the device. |
| 553 | */ |
| 554 | if (command == NAND_CMD_SEQIN) { |
| 555 | int readcmd; |
| 556 | |
Joern Engel | 2831877 | 2006-05-22 23:18:05 +0200 | [diff] [blame] | 557 | if (column >= mtd->writesize) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 558 | /* OOB area */ |
Joern Engel | 2831877 | 2006-05-22 23:18:05 +0200 | [diff] [blame] | 559 | column -= mtd->writesize; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 560 | readcmd = NAND_CMD_READOOB; |
| 561 | } else if (column < 256) { |
| 562 | /* First 256 bytes --> READ0 */ |
| 563 | readcmd = NAND_CMD_READ0; |
| 564 | } else { |
| 565 | column -= 256; |
| 566 | readcmd = NAND_CMD_READ1; |
| 567 | } |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 568 | chip->cmd_ctrl(mtd, readcmd, ctrl); |
Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 569 | ctrl &= ~NAND_CTRL_CHANGE; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 570 | } |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 571 | chip->cmd_ctrl(mtd, command, ctrl); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 572 | |
Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 573 | /* |
| 574 | * Address cycle, when necessary |
| 575 | */ |
| 576 | ctrl = NAND_CTRL_ALE | NAND_CTRL_CHANGE; |
| 577 | /* Serially input address */ |
| 578 | if (column != -1) { |
| 579 | /* Adjust columns for 16 bit buswidth */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 580 | if (chip->options & NAND_BUSWIDTH_16) |
Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 581 | column >>= 1; |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 582 | chip->cmd_ctrl(mtd, column, ctrl); |
Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 583 | ctrl &= ~NAND_CTRL_CHANGE; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 584 | } |
Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 585 | if (page_addr != -1) { |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 586 | chip->cmd_ctrl(mtd, page_addr, ctrl); |
Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 587 | ctrl &= ~NAND_CTRL_CHANGE; |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 588 | chip->cmd_ctrl(mtd, page_addr >> 8, ctrl); |
Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 589 | /* One more address cycle for devices > 32MiB */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 590 | if (chip->chipsize > (32 << 20)) |
| 591 | chip->cmd_ctrl(mtd, page_addr >> 16, ctrl); |
Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 592 | } |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 593 | chip->cmd_ctrl(mtd, NAND_CMD_NONE, NAND_NCE | NAND_CTRL_CHANGE); |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 594 | |
| 595 | /* |
| 596 | * program and erase have their own busy handlers |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 597 | * status and sequential in needs no delay |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 598 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 599 | switch (command) { |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 600 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 601 | case NAND_CMD_PAGEPROG: |
| 602 | case NAND_CMD_ERASE1: |
| 603 | case NAND_CMD_ERASE2: |
| 604 | case NAND_CMD_SEQIN: |
| 605 | case NAND_CMD_STATUS: |
| 606 | return; |
| 607 | |
| 608 | case NAND_CMD_RESET: |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 609 | if (chip->dev_ready) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 610 | break; |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 611 | udelay(chip->chip_delay); |
| 612 | chip->cmd_ctrl(mtd, NAND_CMD_STATUS, |
Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 613 | NAND_CTRL_CLE | NAND_CTRL_CHANGE); |
Thomas Gleixner | 12efdde | 2006-05-24 22:57:09 +0200 | [diff] [blame] | 614 | chip->cmd_ctrl(mtd, |
| 615 | NAND_CMD_NONE, NAND_NCE | NAND_CTRL_CHANGE); |
Florian Fainelli | f8ac041 | 2010-09-07 13:23:43 +0200 | [diff] [blame] | 616 | while (!(chip->read_byte(mtd) & NAND_STATUS_READY)) |
| 617 | ; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 618 | return; |
| 619 | |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 620 | /* This applies to read commands */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 621 | default: |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 622 | /* |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 623 | * If we don't have access to the busy pin, we apply the given |
| 624 | * command delay |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 625 | */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 626 | if (!chip->dev_ready) { |
| 627 | udelay(chip->chip_delay); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 628 | return; |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 629 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 630 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 631 | /* Apply this short delay always to ensure that we do wait tWB in |
| 632 | * any case on any machine. */ |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 633 | ndelay(100); |
Thomas Gleixner | 3b88775 | 2005-02-22 21:56:49 +0000 | [diff] [blame] | 634 | |
| 635 | nand_wait_ready(mtd); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 636 | } |
| 637 | |
| 638 | /** |
| 639 | * nand_command_lp - [DEFAULT] Send command to NAND large page device |
| 640 | * @mtd: MTD device structure |
| 641 | * @command: the command to be sent |
| 642 | * @column: the column address for this command, -1 if none |
| 643 | * @page_addr: the page address for this command, -1 if none |
| 644 | * |
Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 645 | * Send command to NAND device. This is the version for the new large page |
| 646 | * devices We dont have the separate regions as we have in the small page |
| 647 | * devices. We must emulate NAND_CMD_READOOB to keep the code compatible. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 648 | */ |
Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 649 | static void nand_command_lp(struct mtd_info *mtd, unsigned int command, |
| 650 | int column, int page_addr) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 651 | { |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 652 | register struct nand_chip *chip = mtd->priv; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 653 | |
| 654 | /* Emulate NAND_CMD_READOOB */ |
| 655 | if (command == NAND_CMD_READOOB) { |
Joern Engel | 2831877 | 2006-05-22 23:18:05 +0200 | [diff] [blame] | 656 | column += mtd->writesize; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 657 | command = NAND_CMD_READ0; |
| 658 | } |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 659 | |
Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 660 | /* Command latch cycle */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 661 | chip->cmd_ctrl(mtd, command & 0xff, |
Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 662 | NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 663 | |
| 664 | if (column != -1 || page_addr != -1) { |
Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 665 | int ctrl = NAND_CTRL_CHANGE | NAND_NCE | NAND_ALE; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 666 | |
| 667 | /* Serially input address */ |
| 668 | if (column != -1) { |
| 669 | /* Adjust columns for 16 bit buswidth */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 670 | if (chip->options & NAND_BUSWIDTH_16) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 671 | column >>= 1; |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 672 | chip->cmd_ctrl(mtd, column, ctrl); |
Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 673 | ctrl &= ~NAND_CTRL_CHANGE; |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 674 | chip->cmd_ctrl(mtd, column >> 8, ctrl); |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 675 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 676 | if (page_addr != -1) { |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 677 | chip->cmd_ctrl(mtd, page_addr, ctrl); |
| 678 | chip->cmd_ctrl(mtd, page_addr >> 8, |
Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 679 | NAND_NCE | NAND_ALE); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 680 | /* One more address cycle for devices > 128MiB */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 681 | if (chip->chipsize > (128 << 20)) |
| 682 | chip->cmd_ctrl(mtd, page_addr >> 16, |
Thomas Gleixner | 7abd3ef | 2006-05-23 23:25:53 +0200 | [diff] [blame] | 683 | NAND_NCE | NAND_ALE); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 684 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 685 | } |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 686 | chip->cmd_ctrl(mtd, NAND_CMD_NONE, NAND_NCE | NAND_CTRL_CHANGE); |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 687 | |
| 688 | /* |
| 689 | * program and erase have their own busy handlers |
David A. Marlin | 30f464b | 2005-01-17 18:35:25 +0000 | [diff] [blame] | 690 | * status, sequential in, and deplete1 need no delay |
| 691 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 692 | switch (command) { |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 693 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 694 | case NAND_CMD_CACHEDPROG: |
| 695 | case NAND_CMD_PAGEPROG: |
| 696 | case NAND_CMD_ERASE1: |
| 697 | case NAND_CMD_ERASE2: |
| 698 | case NAND_CMD_SEQIN: |
Thomas Gleixner | 7bc3312 | 2006-06-20 20:05:05 +0200 | [diff] [blame] | 699 | case NAND_CMD_RNDIN: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 700 | case NAND_CMD_STATUS: |
David A. Marlin | 30f464b | 2005-01-17 18:35:25 +0000 | [diff] [blame] | 701 | case NAND_CMD_DEPLETE1: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 702 | return; |
| 703 | |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 704 | /* |
| 705 | * read error status commands require only a short delay |
| 706 | */ |
David A. Marlin | 30f464b | 2005-01-17 18:35:25 +0000 | [diff] [blame] | 707 | case NAND_CMD_STATUS_ERROR: |
| 708 | case NAND_CMD_STATUS_ERROR0: |
| 709 | case NAND_CMD_STATUS_ERROR1: |
| 710 | case NAND_CMD_STATUS_ERROR2: |
| 711 | case NAND_CMD_STATUS_ERROR3: |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 712 | udelay(chip->chip_delay); |
David A. Marlin | 30f464b | 2005-01-17 18:35:25 +0000 | [diff] [blame] | 713 | return; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 714 | |
| 715 | case NAND_CMD_RESET: |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 716 | if (chip->dev_ready) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 717 | break; |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 718 | udelay(chip->chip_delay); |
Thomas Gleixner | 12efdde | 2006-05-24 22:57:09 +0200 | [diff] [blame] | 719 | chip->cmd_ctrl(mtd, NAND_CMD_STATUS, |
| 720 | NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE); |
| 721 | chip->cmd_ctrl(mtd, NAND_CMD_NONE, |
| 722 | NAND_NCE | NAND_CTRL_CHANGE); |
Florian Fainelli | f8ac041 | 2010-09-07 13:23:43 +0200 | [diff] [blame] | 723 | while (!(chip->read_byte(mtd) & NAND_STATUS_READY)) |
| 724 | ; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 725 | return; |
| 726 | |
Thomas Gleixner | 7bc3312 | 2006-06-20 20:05:05 +0200 | [diff] [blame] | 727 | case NAND_CMD_RNDOUT: |
| 728 | /* No ready / busy check necessary */ |
| 729 | chip->cmd_ctrl(mtd, NAND_CMD_RNDOUTSTART, |
| 730 | NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE); |
| 731 | chip->cmd_ctrl(mtd, NAND_CMD_NONE, |
| 732 | NAND_NCE | NAND_CTRL_CHANGE); |
| 733 | return; |
| 734 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 735 | case NAND_CMD_READ0: |
Thomas Gleixner | 12efdde | 2006-05-24 22:57:09 +0200 | [diff] [blame] | 736 | chip->cmd_ctrl(mtd, NAND_CMD_READSTART, |
| 737 | NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE); |
| 738 | chip->cmd_ctrl(mtd, NAND_CMD_NONE, |
| 739 | NAND_NCE | NAND_CTRL_CHANGE); |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 740 | |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 741 | /* This applies to read commands */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 742 | default: |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 743 | /* |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 744 | * If we don't have access to the busy pin, we apply the given |
| 745 | * command delay |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 746 | */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 747 | if (!chip->dev_ready) { |
| 748 | udelay(chip->chip_delay); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 749 | return; |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 750 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 751 | } |
Thomas Gleixner | 3b88775 | 2005-02-22 21:56:49 +0000 | [diff] [blame] | 752 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 753 | /* Apply this short delay always to ensure that we do wait tWB in |
| 754 | * any case on any machine. */ |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 755 | ndelay(100); |
Thomas Gleixner | 3b88775 | 2005-02-22 21:56:49 +0000 | [diff] [blame] | 756 | |
| 757 | nand_wait_ready(mtd); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 758 | } |
| 759 | |
| 760 | /** |
Simon Kagstrom | 2af7c65 | 2009-10-05 15:55:52 +0200 | [diff] [blame] | 761 | * panic_nand_get_device - [GENERIC] Get chip for selected access |
| 762 | * @chip: the nand chip descriptor |
| 763 | * @mtd: MTD device structure |
| 764 | * @new_state: the state which is requested |
| 765 | * |
| 766 | * Used when in panic, no locks are taken. |
| 767 | */ |
| 768 | static void panic_nand_get_device(struct nand_chip *chip, |
| 769 | struct mtd_info *mtd, int new_state) |
| 770 | { |
| 771 | /* Hardware controller shared among independend devices */ |
| 772 | chip->controller->active = chip; |
| 773 | chip->state = new_state; |
| 774 | } |
| 775 | |
| 776 | /** |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 777 | * nand_get_device - [GENERIC] Get chip for selected access |
Randy Dunlap | 844d3b4 | 2006-06-28 21:48:27 -0700 | [diff] [blame] | 778 | * @chip: the nand chip descriptor |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 779 | * @mtd: MTD device structure |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 780 | * @new_state: the state which is requested |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 781 | * |
| 782 | * Get the device and lock it for exclusive access |
| 783 | */ |
Thomas Gleixner | 2c0a2be | 2006-05-23 11:50:56 +0200 | [diff] [blame] | 784 | static int |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 785 | nand_get_device(struct nand_chip *chip, struct mtd_info *mtd, int new_state) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 786 | { |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 787 | spinlock_t *lock = &chip->controller->lock; |
| 788 | wait_queue_head_t *wq = &chip->controller->wq; |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 789 | DECLARE_WAITQUEUE(wait, current); |
Florian Fainelli | 7351d3a | 2010-09-07 13:23:45 +0200 | [diff] [blame] | 790 | retry: |
Thomas Gleixner | 0dfc624 | 2005-05-31 20:39:20 +0100 | [diff] [blame] | 791 | spin_lock(lock); |
| 792 | |
vimal singh | b8b3ee9 | 2009-07-09 20:41:22 +0530 | [diff] [blame] | 793 | /* Hardware controller shared among independent devices */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 794 | if (!chip->controller->active) |
| 795 | chip->controller->active = chip; |
Thomas Gleixner | a36ed29 | 2006-05-23 11:37:03 +0200 | [diff] [blame] | 796 | |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 797 | if (chip->controller->active == chip && chip->state == FL_READY) { |
| 798 | chip->state = new_state; |
Thomas Gleixner | 0dfc624 | 2005-05-31 20:39:20 +0100 | [diff] [blame] | 799 | spin_unlock(lock); |
Vitaly Wool | 962034f | 2005-09-15 14:58:53 +0100 | [diff] [blame] | 800 | return 0; |
| 801 | } |
| 802 | if (new_state == FL_PM_SUSPENDED) { |
Li Yang | 6b0d9a8 | 2009-11-17 14:45:49 -0800 | [diff] [blame] | 803 | if (chip->controller->active->state == FL_PM_SUSPENDED) { |
| 804 | chip->state = FL_PM_SUSPENDED; |
| 805 | spin_unlock(lock); |
| 806 | return 0; |
Li Yang | 6b0d9a8 | 2009-11-17 14:45:49 -0800 | [diff] [blame] | 807 | } |
Thomas Gleixner | 0dfc624 | 2005-05-31 20:39:20 +0100 | [diff] [blame] | 808 | } |
| 809 | set_current_state(TASK_UNINTERRUPTIBLE); |
| 810 | add_wait_queue(wq, &wait); |
| 811 | spin_unlock(lock); |
| 812 | schedule(); |
| 813 | remove_wait_queue(wq, &wait); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 814 | goto retry; |
| 815 | } |
| 816 | |
| 817 | /** |
Simon Kagstrom | 2af7c65 | 2009-10-05 15:55:52 +0200 | [diff] [blame] | 818 | * panic_nand_wait - [GENERIC] wait until the command is done |
| 819 | * @mtd: MTD device structure |
| 820 | * @chip: NAND chip structure |
| 821 | * @timeo: Timeout |
| 822 | * |
| 823 | * Wait for command done. This is a helper function for nand_wait used when |
| 824 | * we are in interrupt context. May happen when in panic and trying to write |
Uwe Kleine-König | b595076 | 2010-11-01 15:38:34 -0400 | [diff] [blame] | 825 | * an oops through mtdoops. |
Simon Kagstrom | 2af7c65 | 2009-10-05 15:55:52 +0200 | [diff] [blame] | 826 | */ |
| 827 | static void panic_nand_wait(struct mtd_info *mtd, struct nand_chip *chip, |
| 828 | unsigned long timeo) |
| 829 | { |
| 830 | int i; |
| 831 | for (i = 0; i < timeo; i++) { |
| 832 | if (chip->dev_ready) { |
| 833 | if (chip->dev_ready(mtd)) |
| 834 | break; |
| 835 | } else { |
| 836 | if (chip->read_byte(mtd) & NAND_STATUS_READY) |
| 837 | break; |
| 838 | } |
| 839 | mdelay(1); |
Florian Fainelli | f8ac041 | 2010-09-07 13:23:43 +0200 | [diff] [blame] | 840 | } |
Simon Kagstrom | 2af7c65 | 2009-10-05 15:55:52 +0200 | [diff] [blame] | 841 | } |
| 842 | |
| 843 | /** |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 844 | * nand_wait - [DEFAULT] wait until the command is done |
| 845 | * @mtd: MTD device structure |
Randy Dunlap | 844d3b4 | 2006-06-28 21:48:27 -0700 | [diff] [blame] | 846 | * @chip: NAND chip structure |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 847 | * |
| 848 | * Wait for command done. This applies to erase and program only |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 849 | * Erase can take up to 400ms and program up to 20ms according to |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 850 | * general NAND and SmartMedia specs |
Randy Dunlap | 844d3b4 | 2006-06-28 21:48:27 -0700 | [diff] [blame] | 851 | */ |
Thomas Gleixner | 7bc3312 | 2006-06-20 20:05:05 +0200 | [diff] [blame] | 852 | static int nand_wait(struct mtd_info *mtd, struct nand_chip *chip) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 853 | { |
| 854 | |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 855 | unsigned long timeo = jiffies; |
Thomas Gleixner | 7bc3312 | 2006-06-20 20:05:05 +0200 | [diff] [blame] | 856 | int status, state = chip->state; |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 857 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 858 | if (state == FL_ERASING) |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 859 | timeo += (HZ * 400) / 1000; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 860 | else |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 861 | timeo += (HZ * 20) / 1000; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 862 | |
Richard Purdie | 8fe833c | 2006-03-31 02:31:14 -0800 | [diff] [blame] | 863 | led_trigger_event(nand_led_trigger, LED_FULL); |
| 864 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 865 | /* Apply this short delay always to ensure that we do wait tWB in |
| 866 | * any case on any machine. */ |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 867 | ndelay(100); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 868 | |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 869 | if ((state == FL_ERASING) && (chip->options & NAND_IS_AND)) |
| 870 | chip->cmdfunc(mtd, NAND_CMD_STATUS_MULTI, -1, -1); |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 871 | else |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 872 | chip->cmdfunc(mtd, NAND_CMD_STATUS, -1, -1); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 873 | |
Simon Kagstrom | 2af7c65 | 2009-10-05 15:55:52 +0200 | [diff] [blame] | 874 | if (in_interrupt() || oops_in_progress) |
| 875 | panic_nand_wait(mtd, chip, timeo); |
| 876 | else { |
| 877 | while (time_before(jiffies, timeo)) { |
| 878 | if (chip->dev_ready) { |
| 879 | if (chip->dev_ready(mtd)) |
| 880 | break; |
| 881 | } else { |
| 882 | if (chip->read_byte(mtd) & NAND_STATUS_READY) |
| 883 | break; |
| 884 | } |
| 885 | cond_resched(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 886 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 887 | } |
Richard Purdie | 8fe833c | 2006-03-31 02:31:14 -0800 | [diff] [blame] | 888 | led_trigger_event(nand_led_trigger, LED_OFF); |
| 889 | |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 890 | status = (int)chip->read_byte(mtd); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 891 | return status; |
| 892 | } |
| 893 | |
| 894 | /** |
Randy Dunlap | b6d676d | 2010-08-10 18:02:50 -0700 | [diff] [blame] | 895 | * __nand_unlock - [REPLACEABLE] unlocks specified locked blocks |
Vimal Singh | 7d70f33 | 2010-02-08 15:50:49 +0530 | [diff] [blame] | 896 | * |
Randy Dunlap | b6d676d | 2010-08-10 18:02:50 -0700 | [diff] [blame] | 897 | * @mtd: mtd info |
| 898 | * @ofs: offset to start unlock from |
| 899 | * @len: length to unlock |
| 900 | * @invert: when = 0, unlock the range of blocks within the lower and |
Vimal Singh | 7d70f33 | 2010-02-08 15:50:49 +0530 | [diff] [blame] | 901 | * upper boundary address |
Randy Dunlap | b6d676d | 2010-08-10 18:02:50 -0700 | [diff] [blame] | 902 | * when = 1, unlock the range of blocks outside the boundaries |
Vimal Singh | 7d70f33 | 2010-02-08 15:50:49 +0530 | [diff] [blame] | 903 | * of the lower and upper boundary address |
| 904 | * |
Randy Dunlap | b6d676d | 2010-08-10 18:02:50 -0700 | [diff] [blame] | 905 | * return - unlock status |
Vimal Singh | 7d70f33 | 2010-02-08 15:50:49 +0530 | [diff] [blame] | 906 | */ |
| 907 | static int __nand_unlock(struct mtd_info *mtd, loff_t ofs, |
| 908 | uint64_t len, int invert) |
| 909 | { |
| 910 | int ret = 0; |
| 911 | int status, page; |
| 912 | struct nand_chip *chip = mtd->priv; |
| 913 | |
| 914 | /* Submit address of first page to unlock */ |
| 915 | page = ofs >> chip->page_shift; |
| 916 | chip->cmdfunc(mtd, NAND_CMD_UNLOCK1, -1, page & chip->pagemask); |
| 917 | |
| 918 | /* Submit address of last page to unlock */ |
| 919 | page = (ofs + len) >> chip->page_shift; |
| 920 | chip->cmdfunc(mtd, NAND_CMD_UNLOCK2, -1, |
| 921 | (page | invert) & chip->pagemask); |
| 922 | |
| 923 | /* Call wait ready function */ |
| 924 | status = chip->waitfunc(mtd, chip); |
| 925 | udelay(1000); |
| 926 | /* See if device thinks it succeeded */ |
| 927 | if (status & 0x01) { |
| 928 | DEBUG(MTD_DEBUG_LEVEL0, "%s: Error status = 0x%08x\n", |
| 929 | __func__, status); |
| 930 | ret = -EIO; |
| 931 | } |
| 932 | |
| 933 | return ret; |
| 934 | } |
| 935 | |
| 936 | /** |
Randy Dunlap | b6d676d | 2010-08-10 18:02:50 -0700 | [diff] [blame] | 937 | * nand_unlock - [REPLACEABLE] unlocks specified locked blocks |
Vimal Singh | 7d70f33 | 2010-02-08 15:50:49 +0530 | [diff] [blame] | 938 | * |
Randy Dunlap | b6d676d | 2010-08-10 18:02:50 -0700 | [diff] [blame] | 939 | * @mtd: mtd info |
| 940 | * @ofs: offset to start unlock from |
| 941 | * @len: length to unlock |
Vimal Singh | 7d70f33 | 2010-02-08 15:50:49 +0530 | [diff] [blame] | 942 | * |
Randy Dunlap | b6d676d | 2010-08-10 18:02:50 -0700 | [diff] [blame] | 943 | * return - unlock status |
Vimal Singh | 7d70f33 | 2010-02-08 15:50:49 +0530 | [diff] [blame] | 944 | */ |
| 945 | int nand_unlock(struct mtd_info *mtd, loff_t ofs, uint64_t len) |
| 946 | { |
| 947 | int ret = 0; |
| 948 | int chipnr; |
| 949 | struct nand_chip *chip = mtd->priv; |
| 950 | |
| 951 | DEBUG(MTD_DEBUG_LEVEL3, "%s: start = 0x%012llx, len = %llu\n", |
| 952 | __func__, (unsigned long long)ofs, len); |
| 953 | |
| 954 | if (check_offs_len(mtd, ofs, len)) |
| 955 | ret = -EINVAL; |
| 956 | |
| 957 | /* Align to last block address if size addresses end of the device */ |
| 958 | if (ofs + len == mtd->size) |
| 959 | len -= mtd->erasesize; |
| 960 | |
| 961 | nand_get_device(chip, mtd, FL_UNLOCKING); |
| 962 | |
| 963 | /* Shift to get chip number */ |
| 964 | chipnr = ofs >> chip->chip_shift; |
| 965 | |
| 966 | chip->select_chip(mtd, chipnr); |
| 967 | |
| 968 | /* Check, if it is write protected */ |
| 969 | if (nand_check_wp(mtd)) { |
| 970 | DEBUG(MTD_DEBUG_LEVEL0, "%s: Device is write protected!!!\n", |
| 971 | __func__); |
| 972 | ret = -EIO; |
| 973 | goto out; |
| 974 | } |
| 975 | |
| 976 | ret = __nand_unlock(mtd, ofs, len, 0); |
| 977 | |
| 978 | out: |
| 979 | /* de-select the NAND device */ |
| 980 | chip->select_chip(mtd, -1); |
| 981 | |
| 982 | nand_release_device(mtd); |
| 983 | |
| 984 | return ret; |
| 985 | } |
Florian Fainelli | 7351d3a | 2010-09-07 13:23:45 +0200 | [diff] [blame] | 986 | EXPORT_SYMBOL(nand_unlock); |
Vimal Singh | 7d70f33 | 2010-02-08 15:50:49 +0530 | [diff] [blame] | 987 | |
| 988 | /** |
Randy Dunlap | b6d676d | 2010-08-10 18:02:50 -0700 | [diff] [blame] | 989 | * nand_lock - [REPLACEABLE] locks all blocks present in the device |
Vimal Singh | 7d70f33 | 2010-02-08 15:50:49 +0530 | [diff] [blame] | 990 | * |
Randy Dunlap | b6d676d | 2010-08-10 18:02:50 -0700 | [diff] [blame] | 991 | * @mtd: mtd info |
| 992 | * @ofs: offset to start unlock from |
| 993 | * @len: length to unlock |
Vimal Singh | 7d70f33 | 2010-02-08 15:50:49 +0530 | [diff] [blame] | 994 | * |
Randy Dunlap | b6d676d | 2010-08-10 18:02:50 -0700 | [diff] [blame] | 995 | * return - lock status |
Vimal Singh | 7d70f33 | 2010-02-08 15:50:49 +0530 | [diff] [blame] | 996 | * |
Randy Dunlap | b6d676d | 2010-08-10 18:02:50 -0700 | [diff] [blame] | 997 | * This feature is not supported in many NAND parts. 'Micron' NAND parts |
| 998 | * do have this feature, but it allows only to lock all blocks, not for |
Vimal Singh | 7d70f33 | 2010-02-08 15:50:49 +0530 | [diff] [blame] | 999 | * specified range for block. |
| 1000 | * |
| 1001 | * Implementing 'lock' feature by making use of 'unlock', for now. |
| 1002 | */ |
| 1003 | int nand_lock(struct mtd_info *mtd, loff_t ofs, uint64_t len) |
| 1004 | { |
| 1005 | int ret = 0; |
| 1006 | int chipnr, status, page; |
| 1007 | struct nand_chip *chip = mtd->priv; |
| 1008 | |
| 1009 | DEBUG(MTD_DEBUG_LEVEL3, "%s: start = 0x%012llx, len = %llu\n", |
| 1010 | __func__, (unsigned long long)ofs, len); |
| 1011 | |
| 1012 | if (check_offs_len(mtd, ofs, len)) |
| 1013 | ret = -EINVAL; |
| 1014 | |
| 1015 | nand_get_device(chip, mtd, FL_LOCKING); |
| 1016 | |
| 1017 | /* Shift to get chip number */ |
| 1018 | chipnr = ofs >> chip->chip_shift; |
| 1019 | |
| 1020 | chip->select_chip(mtd, chipnr); |
| 1021 | |
| 1022 | /* Check, if it is write protected */ |
| 1023 | if (nand_check_wp(mtd)) { |
| 1024 | DEBUG(MTD_DEBUG_LEVEL0, "%s: Device is write protected!!!\n", |
| 1025 | __func__); |
| 1026 | status = MTD_ERASE_FAILED; |
| 1027 | ret = -EIO; |
| 1028 | goto out; |
| 1029 | } |
| 1030 | |
| 1031 | /* Submit address of first page to lock */ |
| 1032 | page = ofs >> chip->page_shift; |
| 1033 | chip->cmdfunc(mtd, NAND_CMD_LOCK, -1, page & chip->pagemask); |
| 1034 | |
| 1035 | /* Call wait ready function */ |
| 1036 | status = chip->waitfunc(mtd, chip); |
| 1037 | udelay(1000); |
| 1038 | /* See if device thinks it succeeded */ |
| 1039 | if (status & 0x01) { |
| 1040 | DEBUG(MTD_DEBUG_LEVEL0, "%s: Error status = 0x%08x\n", |
| 1041 | __func__, status); |
| 1042 | ret = -EIO; |
| 1043 | goto out; |
| 1044 | } |
| 1045 | |
| 1046 | ret = __nand_unlock(mtd, ofs, len, 0x1); |
| 1047 | |
| 1048 | out: |
| 1049 | /* de-select the NAND device */ |
| 1050 | chip->select_chip(mtd, -1); |
| 1051 | |
| 1052 | nand_release_device(mtd); |
| 1053 | |
| 1054 | return ret; |
| 1055 | } |
Florian Fainelli | 7351d3a | 2010-09-07 13:23:45 +0200 | [diff] [blame] | 1056 | EXPORT_SYMBOL(nand_lock); |
Vimal Singh | 7d70f33 | 2010-02-08 15:50:49 +0530 | [diff] [blame] | 1057 | |
| 1058 | /** |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1059 | * nand_read_page_raw - [Intern] read raw page data without ecc |
| 1060 | * @mtd: mtd info structure |
| 1061 | * @chip: nand chip info structure |
| 1062 | * @buf: buffer to store read data |
Jaswinder Singh Rajput | 58475fb | 2009-09-24 13:04:53 +0100 | [diff] [blame] | 1063 | * @page: page number to read |
David Brownell | 52ff49d | 2009-03-04 12:01:36 -0800 | [diff] [blame] | 1064 | * |
| 1065 | * Not for syndrome calculating ecc controllers, which use a special oob layout |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1066 | */ |
| 1067 | static int nand_read_page_raw(struct mtd_info *mtd, struct nand_chip *chip, |
Sneha Narnakaje | 46a8cf2 | 2009-09-18 12:51:46 -0700 | [diff] [blame] | 1068 | uint8_t *buf, int page) |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1069 | { |
| 1070 | chip->read_buf(mtd, buf, mtd->writesize); |
| 1071 | chip->read_buf(mtd, chip->oob_poi, mtd->oobsize); |
| 1072 | return 0; |
| 1073 | } |
| 1074 | |
| 1075 | /** |
David Brownell | 52ff49d | 2009-03-04 12:01:36 -0800 | [diff] [blame] | 1076 | * nand_read_page_raw_syndrome - [Intern] read raw page data without ecc |
| 1077 | * @mtd: mtd info structure |
| 1078 | * @chip: nand chip info structure |
| 1079 | * @buf: buffer to store read data |
Jaswinder Singh Rajput | 58475fb | 2009-09-24 13:04:53 +0100 | [diff] [blame] | 1080 | * @page: page number to read |
David Brownell | 52ff49d | 2009-03-04 12:01:36 -0800 | [diff] [blame] | 1081 | * |
| 1082 | * We need a special oob layout and handling even when OOB isn't used. |
| 1083 | */ |
Florian Fainelli | 7351d3a | 2010-09-07 13:23:45 +0200 | [diff] [blame] | 1084 | static int nand_read_page_raw_syndrome(struct mtd_info *mtd, |
| 1085 | struct nand_chip *chip, |
| 1086 | uint8_t *buf, int page) |
David Brownell | 52ff49d | 2009-03-04 12:01:36 -0800 | [diff] [blame] | 1087 | { |
| 1088 | int eccsize = chip->ecc.size; |
| 1089 | int eccbytes = chip->ecc.bytes; |
| 1090 | uint8_t *oob = chip->oob_poi; |
| 1091 | int steps, size; |
| 1092 | |
| 1093 | for (steps = chip->ecc.steps; steps > 0; steps--) { |
| 1094 | chip->read_buf(mtd, buf, eccsize); |
| 1095 | buf += eccsize; |
| 1096 | |
| 1097 | if (chip->ecc.prepad) { |
| 1098 | chip->read_buf(mtd, oob, chip->ecc.prepad); |
| 1099 | oob += chip->ecc.prepad; |
| 1100 | } |
| 1101 | |
| 1102 | chip->read_buf(mtd, oob, eccbytes); |
| 1103 | oob += eccbytes; |
| 1104 | |
| 1105 | if (chip->ecc.postpad) { |
| 1106 | chip->read_buf(mtd, oob, chip->ecc.postpad); |
| 1107 | oob += chip->ecc.postpad; |
| 1108 | } |
| 1109 | } |
| 1110 | |
| 1111 | size = mtd->oobsize - (oob - chip->oob_poi); |
| 1112 | if (size) |
| 1113 | chip->read_buf(mtd, oob, size); |
| 1114 | |
| 1115 | return 0; |
| 1116 | } |
| 1117 | |
| 1118 | /** |
Artem Bityutskiy | d29ebdb | 2006-10-19 16:04:02 +0300 | [diff] [blame] | 1119 | * nand_read_page_swecc - [REPLACABLE] software ecc based page read function |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1120 | * @mtd: mtd info structure |
| 1121 | * @chip: nand chip info structure |
| 1122 | * @buf: buffer to store read data |
Jaswinder Singh Rajput | 58475fb | 2009-09-24 13:04:53 +0100 | [diff] [blame] | 1123 | * @page: page number to read |
David A. Marlin | 068e3c0 | 2005-01-24 03:07:46 +0000 | [diff] [blame] | 1124 | */ |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1125 | static int nand_read_page_swecc(struct mtd_info *mtd, struct nand_chip *chip, |
Sneha Narnakaje | 46a8cf2 | 2009-09-18 12:51:46 -0700 | [diff] [blame] | 1126 | uint8_t *buf, int page) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1127 | { |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1128 | int i, eccsize = chip->ecc.size; |
| 1129 | int eccbytes = chip->ecc.bytes; |
| 1130 | int eccsteps = chip->ecc.steps; |
| 1131 | uint8_t *p = buf; |
David Woodhouse | 4bf63fc | 2006-09-25 17:08:04 +0100 | [diff] [blame] | 1132 | uint8_t *ecc_calc = chip->buffers->ecccalc; |
| 1133 | uint8_t *ecc_code = chip->buffers->ecccode; |
Ben Dooks | 8b099a3 | 2007-05-28 19:17:54 +0100 | [diff] [blame] | 1134 | uint32_t *eccpos = chip->ecc.layout->eccpos; |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1135 | |
Sneha Narnakaje | 46a8cf2 | 2009-09-18 12:51:46 -0700 | [diff] [blame] | 1136 | chip->ecc.read_page_raw(mtd, chip, buf, page); |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1137 | |
| 1138 | for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) |
| 1139 | chip->ecc.calculate(mtd, p, &ecc_calc[i]); |
| 1140 | |
| 1141 | for (i = 0; i < chip->ecc.total; i++) |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 1142 | ecc_code[i] = chip->oob_poi[eccpos[i]]; |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1143 | |
| 1144 | eccsteps = chip->ecc.steps; |
| 1145 | p = buf; |
| 1146 | |
| 1147 | for (i = 0 ; eccsteps; eccsteps--, i += eccbytes, p += eccsize) { |
| 1148 | int stat; |
| 1149 | |
| 1150 | stat = chip->ecc.correct(mtd, p, &ecc_code[i], &ecc_calc[i]); |
Matt Reimer | c32b8dc | 2007-10-17 14:33:23 -0700 | [diff] [blame] | 1151 | if (stat < 0) |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1152 | mtd->ecc_stats.failed++; |
| 1153 | else |
| 1154 | mtd->ecc_stats.corrected += stat; |
| 1155 | } |
| 1156 | return 0; |
Thomas Gleixner | 22c60f5 | 2005-04-04 19:56:32 +0100 | [diff] [blame] | 1157 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1158 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1159 | /** |
Alexey Korolev | 3d45955 | 2008-05-15 17:23:18 +0100 | [diff] [blame] | 1160 | * nand_read_subpage - [REPLACABLE] software ecc based sub-page read function |
| 1161 | * @mtd: mtd info structure |
| 1162 | * @chip: nand chip info structure |
Alexey Korolev | 17c1d2b | 2008-08-20 22:32:08 +0100 | [diff] [blame] | 1163 | * @data_offs: offset of requested data within the page |
| 1164 | * @readlen: data length |
| 1165 | * @bufpoi: buffer to store read data |
Alexey Korolev | 3d45955 | 2008-05-15 17:23:18 +0100 | [diff] [blame] | 1166 | */ |
Florian Fainelli | 7351d3a | 2010-09-07 13:23:45 +0200 | [diff] [blame] | 1167 | static int nand_read_subpage(struct mtd_info *mtd, struct nand_chip *chip, |
| 1168 | uint32_t data_offs, uint32_t readlen, uint8_t *bufpoi) |
Alexey Korolev | 3d45955 | 2008-05-15 17:23:18 +0100 | [diff] [blame] | 1169 | { |
| 1170 | int start_step, end_step, num_steps; |
| 1171 | uint32_t *eccpos = chip->ecc.layout->eccpos; |
| 1172 | uint8_t *p; |
| 1173 | int data_col_addr, i, gaps = 0; |
| 1174 | int datafrag_len, eccfrag_len, aligned_len, aligned_pos; |
| 1175 | int busw = (chip->options & NAND_BUSWIDTH_16) ? 2 : 1; |
Florian Fainelli | 7351d3a | 2010-09-07 13:23:45 +0200 | [diff] [blame] | 1176 | int index = 0; |
Alexey Korolev | 3d45955 | 2008-05-15 17:23:18 +0100 | [diff] [blame] | 1177 | |
| 1178 | /* Column address wihin the page aligned to ECC size (256bytes). */ |
| 1179 | start_step = data_offs / chip->ecc.size; |
| 1180 | end_step = (data_offs + readlen - 1) / chip->ecc.size; |
| 1181 | num_steps = end_step - start_step + 1; |
| 1182 | |
| 1183 | /* Data size aligned to ECC ecc.size*/ |
| 1184 | datafrag_len = num_steps * chip->ecc.size; |
| 1185 | eccfrag_len = num_steps * chip->ecc.bytes; |
| 1186 | |
| 1187 | data_col_addr = start_step * chip->ecc.size; |
| 1188 | /* If we read not a page aligned data */ |
| 1189 | if (data_col_addr != 0) |
| 1190 | chip->cmdfunc(mtd, NAND_CMD_RNDOUT, data_col_addr, -1); |
| 1191 | |
| 1192 | p = bufpoi + data_col_addr; |
| 1193 | chip->read_buf(mtd, p, datafrag_len); |
| 1194 | |
| 1195 | /* Calculate ECC */ |
| 1196 | for (i = 0; i < eccfrag_len ; i += chip->ecc.bytes, p += chip->ecc.size) |
| 1197 | chip->ecc.calculate(mtd, p, &chip->buffers->ecccalc[i]); |
| 1198 | |
| 1199 | /* The performance is faster if to position offsets |
| 1200 | according to ecc.pos. Let make sure here that |
| 1201 | there are no gaps in ecc positions */ |
| 1202 | for (i = 0; i < eccfrag_len - 1; i++) { |
| 1203 | if (eccpos[i + start_step * chip->ecc.bytes] + 1 != |
| 1204 | eccpos[i + start_step * chip->ecc.bytes + 1]) { |
| 1205 | gaps = 1; |
| 1206 | break; |
| 1207 | } |
| 1208 | } |
| 1209 | if (gaps) { |
| 1210 | chip->cmdfunc(mtd, NAND_CMD_RNDOUT, mtd->writesize, -1); |
| 1211 | chip->read_buf(mtd, chip->oob_poi, mtd->oobsize); |
| 1212 | } else { |
| 1213 | /* send the command to read the particular ecc bytes */ |
| 1214 | /* take care about buswidth alignment in read_buf */ |
Florian Fainelli | 7351d3a | 2010-09-07 13:23:45 +0200 | [diff] [blame] | 1215 | index = start_step * chip->ecc.bytes; |
| 1216 | |
| 1217 | aligned_pos = eccpos[index] & ~(busw - 1); |
Alexey Korolev | 3d45955 | 2008-05-15 17:23:18 +0100 | [diff] [blame] | 1218 | aligned_len = eccfrag_len; |
Florian Fainelli | 7351d3a | 2010-09-07 13:23:45 +0200 | [diff] [blame] | 1219 | if (eccpos[index] & (busw - 1)) |
Alexey Korolev | 3d45955 | 2008-05-15 17:23:18 +0100 | [diff] [blame] | 1220 | aligned_len++; |
Florian Fainelli | 7351d3a | 2010-09-07 13:23:45 +0200 | [diff] [blame] | 1221 | if (eccpos[index + (num_steps * chip->ecc.bytes)] & (busw - 1)) |
Alexey Korolev | 3d45955 | 2008-05-15 17:23:18 +0100 | [diff] [blame] | 1222 | aligned_len++; |
| 1223 | |
Florian Fainelli | 7351d3a | 2010-09-07 13:23:45 +0200 | [diff] [blame] | 1224 | chip->cmdfunc(mtd, NAND_CMD_RNDOUT, |
| 1225 | mtd->writesize + aligned_pos, -1); |
Alexey Korolev | 3d45955 | 2008-05-15 17:23:18 +0100 | [diff] [blame] | 1226 | chip->read_buf(mtd, &chip->oob_poi[aligned_pos], aligned_len); |
| 1227 | } |
| 1228 | |
| 1229 | for (i = 0; i < eccfrag_len; i++) |
Florian Fainelli | 7351d3a | 2010-09-07 13:23:45 +0200 | [diff] [blame] | 1230 | chip->buffers->ecccode[i] = chip->oob_poi[eccpos[i + index]]; |
Alexey Korolev | 3d45955 | 2008-05-15 17:23:18 +0100 | [diff] [blame] | 1231 | |
| 1232 | p = bufpoi + data_col_addr; |
| 1233 | for (i = 0; i < eccfrag_len ; i += chip->ecc.bytes, p += chip->ecc.size) { |
| 1234 | int stat; |
| 1235 | |
Florian Fainelli | 7351d3a | 2010-09-07 13:23:45 +0200 | [diff] [blame] | 1236 | stat = chip->ecc.correct(mtd, p, |
| 1237 | &chip->buffers->ecccode[i], &chip->buffers->ecccalc[i]); |
Baruch Siach | 12c8eb9 | 2010-08-09 07:20:23 +0300 | [diff] [blame] | 1238 | if (stat < 0) |
Alexey Korolev | 3d45955 | 2008-05-15 17:23:18 +0100 | [diff] [blame] | 1239 | mtd->ecc_stats.failed++; |
| 1240 | else |
| 1241 | mtd->ecc_stats.corrected += stat; |
| 1242 | } |
| 1243 | return 0; |
| 1244 | } |
| 1245 | |
| 1246 | /** |
Artem Bityutskiy | d29ebdb | 2006-10-19 16:04:02 +0300 | [diff] [blame] | 1247 | * nand_read_page_hwecc - [REPLACABLE] hardware ecc based page read function |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1248 | * @mtd: mtd info structure |
| 1249 | * @chip: nand chip info structure |
| 1250 | * @buf: buffer to store read data |
Jaswinder Singh Rajput | 58475fb | 2009-09-24 13:04:53 +0100 | [diff] [blame] | 1251 | * @page: page number to read |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1252 | * |
| 1253 | * Not for syndrome calculating ecc controllers which need a special oob layout |
| 1254 | */ |
| 1255 | static int nand_read_page_hwecc(struct mtd_info *mtd, struct nand_chip *chip, |
Sneha Narnakaje | 46a8cf2 | 2009-09-18 12:51:46 -0700 | [diff] [blame] | 1256 | uint8_t *buf, int page) |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1257 | { |
| 1258 | int i, eccsize = chip->ecc.size; |
| 1259 | int eccbytes = chip->ecc.bytes; |
| 1260 | int eccsteps = chip->ecc.steps; |
| 1261 | uint8_t *p = buf; |
David Woodhouse | 4bf63fc | 2006-09-25 17:08:04 +0100 | [diff] [blame] | 1262 | uint8_t *ecc_calc = chip->buffers->ecccalc; |
| 1263 | uint8_t *ecc_code = chip->buffers->ecccode; |
Ben Dooks | 8b099a3 | 2007-05-28 19:17:54 +0100 | [diff] [blame] | 1264 | uint32_t *eccpos = chip->ecc.layout->eccpos; |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1265 | |
| 1266 | for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) { |
| 1267 | chip->ecc.hwctl(mtd, NAND_ECC_READ); |
| 1268 | chip->read_buf(mtd, p, eccsize); |
| 1269 | chip->ecc.calculate(mtd, p, &ecc_calc[i]); |
| 1270 | } |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 1271 | chip->read_buf(mtd, chip->oob_poi, mtd->oobsize); |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1272 | |
| 1273 | for (i = 0; i < chip->ecc.total; i++) |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 1274 | ecc_code[i] = chip->oob_poi[eccpos[i]]; |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1275 | |
| 1276 | eccsteps = chip->ecc.steps; |
| 1277 | p = buf; |
| 1278 | |
| 1279 | for (i = 0 ; eccsteps; eccsteps--, i += eccbytes, p += eccsize) { |
| 1280 | int stat; |
| 1281 | |
| 1282 | stat = chip->ecc.correct(mtd, p, &ecc_code[i], &ecc_calc[i]); |
Matt Reimer | c32b8dc | 2007-10-17 14:33:23 -0700 | [diff] [blame] | 1283 | if (stat < 0) |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1284 | mtd->ecc_stats.failed++; |
| 1285 | else |
| 1286 | mtd->ecc_stats.corrected += stat; |
| 1287 | } |
| 1288 | return 0; |
| 1289 | } |
| 1290 | |
| 1291 | /** |
Sneha Narnakaje | 6e0cb13 | 2009-09-18 12:51:47 -0700 | [diff] [blame] | 1292 | * nand_read_page_hwecc_oob_first - [REPLACABLE] hw ecc, read oob first |
| 1293 | * @mtd: mtd info structure |
| 1294 | * @chip: nand chip info structure |
| 1295 | * @buf: buffer to store read data |
Jaswinder Singh Rajput | 58475fb | 2009-09-24 13:04:53 +0100 | [diff] [blame] | 1296 | * @page: page number to read |
Sneha Narnakaje | 6e0cb13 | 2009-09-18 12:51:47 -0700 | [diff] [blame] | 1297 | * |
| 1298 | * Hardware ECC for large page chips, require OOB to be read first. |
| 1299 | * For this ECC mode, the write_page method is re-used from ECC_HW. |
| 1300 | * These methods read/write ECC from the OOB area, unlike the |
| 1301 | * ECC_HW_SYNDROME support with multiple ECC steps, follows the |
| 1302 | * "infix ECC" scheme and reads/writes ECC from the data area, by |
| 1303 | * overwriting the NAND manufacturer bad block markings. |
| 1304 | */ |
| 1305 | static int nand_read_page_hwecc_oob_first(struct mtd_info *mtd, |
| 1306 | struct nand_chip *chip, uint8_t *buf, int page) |
| 1307 | { |
| 1308 | int i, eccsize = chip->ecc.size; |
| 1309 | int eccbytes = chip->ecc.bytes; |
| 1310 | int eccsteps = chip->ecc.steps; |
| 1311 | uint8_t *p = buf; |
| 1312 | uint8_t *ecc_code = chip->buffers->ecccode; |
| 1313 | uint32_t *eccpos = chip->ecc.layout->eccpos; |
| 1314 | uint8_t *ecc_calc = chip->buffers->ecccalc; |
| 1315 | |
| 1316 | /* Read the OOB area first */ |
| 1317 | chip->cmdfunc(mtd, NAND_CMD_READOOB, 0, page); |
| 1318 | chip->read_buf(mtd, chip->oob_poi, mtd->oobsize); |
| 1319 | chip->cmdfunc(mtd, NAND_CMD_READ0, 0, page); |
| 1320 | |
| 1321 | for (i = 0; i < chip->ecc.total; i++) |
| 1322 | ecc_code[i] = chip->oob_poi[eccpos[i]]; |
| 1323 | |
| 1324 | for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) { |
| 1325 | int stat; |
| 1326 | |
| 1327 | chip->ecc.hwctl(mtd, NAND_ECC_READ); |
| 1328 | chip->read_buf(mtd, p, eccsize); |
| 1329 | chip->ecc.calculate(mtd, p, &ecc_calc[i]); |
| 1330 | |
| 1331 | stat = chip->ecc.correct(mtd, p, &ecc_code[i], NULL); |
| 1332 | if (stat < 0) |
| 1333 | mtd->ecc_stats.failed++; |
| 1334 | else |
| 1335 | mtd->ecc_stats.corrected += stat; |
| 1336 | } |
| 1337 | return 0; |
| 1338 | } |
| 1339 | |
| 1340 | /** |
Artem Bityutskiy | d29ebdb | 2006-10-19 16:04:02 +0300 | [diff] [blame] | 1341 | * nand_read_page_syndrome - [REPLACABLE] hardware ecc syndrom based page read |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1342 | * @mtd: mtd info structure |
| 1343 | * @chip: nand chip info structure |
| 1344 | * @buf: buffer to store read data |
Jaswinder Singh Rajput | 58475fb | 2009-09-24 13:04:53 +0100 | [diff] [blame] | 1345 | * @page: page number to read |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1346 | * |
| 1347 | * The hw generator calculates the error syndrome automatically. Therefor |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 1348 | * we need a special oob layout and handling. |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1349 | */ |
| 1350 | static int nand_read_page_syndrome(struct mtd_info *mtd, struct nand_chip *chip, |
Sneha Narnakaje | 46a8cf2 | 2009-09-18 12:51:46 -0700 | [diff] [blame] | 1351 | uint8_t *buf, int page) |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1352 | { |
| 1353 | int i, eccsize = chip->ecc.size; |
| 1354 | int eccbytes = chip->ecc.bytes; |
| 1355 | int eccsteps = chip->ecc.steps; |
| 1356 | uint8_t *p = buf; |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 1357 | uint8_t *oob = chip->oob_poi; |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1358 | |
| 1359 | for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) { |
| 1360 | int stat; |
| 1361 | |
| 1362 | chip->ecc.hwctl(mtd, NAND_ECC_READ); |
| 1363 | chip->read_buf(mtd, p, eccsize); |
| 1364 | |
| 1365 | if (chip->ecc.prepad) { |
| 1366 | chip->read_buf(mtd, oob, chip->ecc.prepad); |
| 1367 | oob += chip->ecc.prepad; |
| 1368 | } |
| 1369 | |
| 1370 | chip->ecc.hwctl(mtd, NAND_ECC_READSYN); |
| 1371 | chip->read_buf(mtd, oob, eccbytes); |
| 1372 | stat = chip->ecc.correct(mtd, p, oob, NULL); |
| 1373 | |
Matt Reimer | c32b8dc | 2007-10-17 14:33:23 -0700 | [diff] [blame] | 1374 | if (stat < 0) |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1375 | mtd->ecc_stats.failed++; |
| 1376 | else |
| 1377 | mtd->ecc_stats.corrected += stat; |
| 1378 | |
| 1379 | oob += eccbytes; |
| 1380 | |
| 1381 | if (chip->ecc.postpad) { |
| 1382 | chip->read_buf(mtd, oob, chip->ecc.postpad); |
| 1383 | oob += chip->ecc.postpad; |
| 1384 | } |
| 1385 | } |
| 1386 | |
| 1387 | /* Calculate remaining oob bytes */ |
Vitaly Wool | 7e4178f | 2006-06-07 09:34:37 +0400 | [diff] [blame] | 1388 | i = mtd->oobsize - (oob - chip->oob_poi); |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1389 | if (i) |
| 1390 | chip->read_buf(mtd, oob, i); |
| 1391 | |
| 1392 | return 0; |
| 1393 | } |
| 1394 | |
| 1395 | /** |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1396 | * nand_transfer_oob - [Internal] Transfer oob to client buffer |
| 1397 | * @chip: nand chip structure |
Randy Dunlap | 844d3b4 | 2006-06-28 21:48:27 -0700 | [diff] [blame] | 1398 | * @oob: oob destination address |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1399 | * @ops: oob ops structure |
Vitaly Wool | 7014568 | 2006-11-03 18:20:38 +0300 | [diff] [blame] | 1400 | * @len: size of oob to transfer |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1401 | */ |
| 1402 | static uint8_t *nand_transfer_oob(struct nand_chip *chip, uint8_t *oob, |
Vitaly Wool | 7014568 | 2006-11-03 18:20:38 +0300 | [diff] [blame] | 1403 | struct mtd_oob_ops *ops, size_t len) |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1404 | { |
Florian Fainelli | f8ac041 | 2010-09-07 13:23:43 +0200 | [diff] [blame] | 1405 | switch (ops->mode) { |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1406 | |
| 1407 | case MTD_OOB_PLACE: |
| 1408 | case MTD_OOB_RAW: |
| 1409 | memcpy(oob, chip->oob_poi + ops->ooboffs, len); |
| 1410 | return oob + len; |
| 1411 | |
| 1412 | case MTD_OOB_AUTO: { |
| 1413 | struct nand_oobfree *free = chip->ecc.layout->oobfree; |
Thomas Gleixner | 7bc3312 | 2006-06-20 20:05:05 +0200 | [diff] [blame] | 1414 | uint32_t boffs = 0, roffs = ops->ooboffs; |
| 1415 | size_t bytes = 0; |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1416 | |
Florian Fainelli | f8ac041 | 2010-09-07 13:23:43 +0200 | [diff] [blame] | 1417 | for (; free->length && len; free++, len -= bytes) { |
Thomas Gleixner | 7bc3312 | 2006-06-20 20:05:05 +0200 | [diff] [blame] | 1418 | /* Read request not from offset 0 ? */ |
| 1419 | if (unlikely(roffs)) { |
| 1420 | if (roffs >= free->length) { |
| 1421 | roffs -= free->length; |
| 1422 | continue; |
| 1423 | } |
| 1424 | boffs = free->offset + roffs; |
| 1425 | bytes = min_t(size_t, len, |
| 1426 | (free->length - roffs)); |
| 1427 | roffs = 0; |
| 1428 | } else { |
| 1429 | bytes = min_t(size_t, len, free->length); |
| 1430 | boffs = free->offset; |
| 1431 | } |
| 1432 | memcpy(oob, chip->oob_poi + boffs, bytes); |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1433 | oob += bytes; |
| 1434 | } |
| 1435 | return oob; |
| 1436 | } |
| 1437 | default: |
| 1438 | BUG(); |
| 1439 | } |
| 1440 | return NULL; |
| 1441 | } |
| 1442 | |
| 1443 | /** |
| 1444 | * nand_do_read_ops - [Internal] Read data with ECC |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1445 | * |
David A. Marlin | 068e3c0 | 2005-01-24 03:07:46 +0000 | [diff] [blame] | 1446 | * @mtd: MTD device structure |
| 1447 | * @from: offset to read from |
Randy Dunlap | 844d3b4 | 2006-06-28 21:48:27 -0700 | [diff] [blame] | 1448 | * @ops: oob ops structure |
David A. Marlin | 068e3c0 | 2005-01-24 03:07:46 +0000 | [diff] [blame] | 1449 | * |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1450 | * Internal function. Called with chip held. |
David A. Marlin | 068e3c0 | 2005-01-24 03:07:46 +0000 | [diff] [blame] | 1451 | */ |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1452 | static int nand_do_read_ops(struct mtd_info *mtd, loff_t from, |
| 1453 | struct mtd_oob_ops *ops) |
David A. Marlin | 068e3c0 | 2005-01-24 03:07:46 +0000 | [diff] [blame] | 1454 | { |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1455 | int chipnr, page, realpage, col, bytes, aligned; |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 1456 | struct nand_chip *chip = mtd->priv; |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1457 | struct mtd_ecc_stats stats; |
| 1458 | int blkcheck = (1 << (chip->phys_erase_shift - chip->page_shift)) - 1; |
| 1459 | int sndcmd = 1; |
| 1460 | int ret = 0; |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1461 | uint32_t readlen = ops->len; |
Vitaly Wool | 7014568 | 2006-11-03 18:20:38 +0300 | [diff] [blame] | 1462 | uint32_t oobreadlen = ops->ooblen; |
Maxim Levitsky | 9aca334 | 2010-02-22 20:39:35 +0200 | [diff] [blame] | 1463 | uint32_t max_oobsize = ops->mode == MTD_OOB_AUTO ? |
| 1464 | mtd->oobavail : mtd->oobsize; |
| 1465 | |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1466 | uint8_t *bufpoi, *oob, *buf; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1467 | |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1468 | stats = mtd->ecc_stats; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1469 | |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 1470 | chipnr = (int)(from >> chip->chip_shift); |
| 1471 | chip->select_chip(mtd, chipnr); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1472 | |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 1473 | realpage = (int)(from >> chip->page_shift); |
| 1474 | page = realpage & chip->pagemask; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1475 | |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1476 | col = (int)(from & (mtd->writesize - 1)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1477 | |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1478 | buf = ops->datbuf; |
| 1479 | oob = ops->oobbuf; |
| 1480 | |
Florian Fainelli | f8ac041 | 2010-09-07 13:23:43 +0200 | [diff] [blame] | 1481 | while (1) { |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1482 | bytes = min(mtd->writesize - col, readlen); |
| 1483 | aligned = (bytes == mtd->writesize); |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 1484 | |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1485 | /* Is the current page in the buffer ? */ |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1486 | if (realpage != chip->pagebuf || oob) { |
David Woodhouse | 4bf63fc | 2006-09-25 17:08:04 +0100 | [diff] [blame] | 1487 | bufpoi = aligned ? buf : chip->buffers->databuf; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1488 | |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1489 | if (likely(sndcmd)) { |
| 1490 | chip->cmdfunc(mtd, NAND_CMD_READ0, 0x00, page); |
| 1491 | sndcmd = 0; |
| 1492 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1493 | |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1494 | /* Now read the page into the buffer */ |
David Woodhouse | 956e944 | 2006-09-25 17:12:39 +0100 | [diff] [blame] | 1495 | if (unlikely(ops->mode == MTD_OOB_RAW)) |
Sneha Narnakaje | 46a8cf2 | 2009-09-18 12:51:46 -0700 | [diff] [blame] | 1496 | ret = chip->ecc.read_page_raw(mtd, chip, |
| 1497 | bufpoi, page); |
Alexey Korolev | 3d45955 | 2008-05-15 17:23:18 +0100 | [diff] [blame] | 1498 | else if (!aligned && NAND_SUBPAGE_READ(chip) && !oob) |
Florian Fainelli | 7351d3a | 2010-09-07 13:23:45 +0200 | [diff] [blame] | 1499 | ret = chip->ecc.read_subpage(mtd, chip, |
| 1500 | col, bytes, bufpoi); |
David Woodhouse | 956e944 | 2006-09-25 17:12:39 +0100 | [diff] [blame] | 1501 | else |
Sneha Narnakaje | 46a8cf2 | 2009-09-18 12:51:46 -0700 | [diff] [blame] | 1502 | ret = chip->ecc.read_page(mtd, chip, bufpoi, |
| 1503 | page); |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1504 | if (ret < 0) |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 1505 | break; |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1506 | |
| 1507 | /* Transfer not aligned data */ |
| 1508 | if (!aligned) { |
Artem Bityutskiy | c1194c7 | 2010-09-03 22:01:16 +0300 | [diff] [blame] | 1509 | if (!NAND_SUBPAGE_READ(chip) && !oob && |
| 1510 | !(mtd->ecc_stats.failed - stats.failed)) |
Alexey Korolev | 3d45955 | 2008-05-15 17:23:18 +0100 | [diff] [blame] | 1511 | chip->pagebuf = realpage; |
David Woodhouse | 4bf63fc | 2006-09-25 17:08:04 +0100 | [diff] [blame] | 1512 | memcpy(buf, chip->buffers->databuf + col, bytes); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1513 | } |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 1514 | |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1515 | buf += bytes; |
| 1516 | |
| 1517 | if (unlikely(oob)) { |
Maxim Levitsky | 9aca334 | 2010-02-22 20:39:35 +0200 | [diff] [blame] | 1518 | |
Maxim Levitsky | b64d39d | 2010-02-22 20:39:37 +0200 | [diff] [blame] | 1519 | int toread = min(oobreadlen, max_oobsize); |
| 1520 | |
| 1521 | if (toread) { |
| 1522 | oob = nand_transfer_oob(chip, |
| 1523 | oob, ops, toread); |
| 1524 | oobreadlen -= toread; |
| 1525 | } |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1526 | } |
| 1527 | |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1528 | if (!(chip->options & NAND_NO_READRDY)) { |
| 1529 | /* |
| 1530 | * Apply delay or wait for ready/busy pin. Do |
| 1531 | * this before the AUTOINCR check, so no |
| 1532 | * problems arise if a chip which does auto |
| 1533 | * increment is marked as NOAUTOINCR by the |
| 1534 | * board driver. |
| 1535 | */ |
| 1536 | if (!chip->dev_ready) |
| 1537 | udelay(chip->chip_delay); |
| 1538 | else |
| 1539 | nand_wait_ready(mtd); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1540 | } |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1541 | } else { |
David Woodhouse | 4bf63fc | 2006-09-25 17:08:04 +0100 | [diff] [blame] | 1542 | memcpy(buf, chip->buffers->databuf + col, bytes); |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1543 | buf += bytes; |
| 1544 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1545 | |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1546 | readlen -= bytes; |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 1547 | |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1548 | if (!readlen) |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 1549 | break; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1550 | |
| 1551 | /* For subsequent reads align to page boundary. */ |
| 1552 | col = 0; |
| 1553 | /* Increment page address */ |
| 1554 | realpage++; |
| 1555 | |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 1556 | page = realpage & chip->pagemask; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1557 | /* Check, if we cross a chip boundary */ |
| 1558 | if (!page) { |
| 1559 | chipnr++; |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 1560 | chip->select_chip(mtd, -1); |
| 1561 | chip->select_chip(mtd, chipnr); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1562 | } |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1563 | |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 1564 | /* Check, if the chip supports auto page increment |
| 1565 | * or if we have hit a block boundary. |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 1566 | */ |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1567 | if (!NAND_CANAUTOINCR(chip) || !(page & blkcheck)) |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 1568 | sndcmd = 1; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1569 | } |
| 1570 | |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1571 | ops->retlen = ops->len - (size_t) readlen; |
Vitaly Wool | 7014568 | 2006-11-03 18:20:38 +0300 | [diff] [blame] | 1572 | if (oob) |
| 1573 | ops->oobretlen = ops->ooblen - oobreadlen; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1574 | |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1575 | if (ret) |
| 1576 | return ret; |
| 1577 | |
Thomas Gleixner | 9a1fcdf | 2006-05-29 14:56:39 +0200 | [diff] [blame] | 1578 | if (mtd->ecc_stats.failed - stats.failed) |
| 1579 | return -EBADMSG; |
| 1580 | |
| 1581 | return mtd->ecc_stats.corrected - stats.corrected ? -EUCLEAN : 0; |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1582 | } |
| 1583 | |
| 1584 | /** |
Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 1585 | * nand_read - [MTD Interface] MTD compatibility function for nand_do_read_ecc |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1586 | * @mtd: MTD device structure |
| 1587 | * @from: offset to read from |
| 1588 | * @len: number of bytes to read |
| 1589 | * @retlen: pointer to variable to store the number of read bytes |
| 1590 | * @buf: the databuffer to put data |
| 1591 | * |
| 1592 | * Get hold of the chip and call nand_do_read |
| 1593 | */ |
| 1594 | static int nand_read(struct mtd_info *mtd, loff_t from, size_t len, |
| 1595 | size_t *retlen, uint8_t *buf) |
| 1596 | { |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1597 | struct nand_chip *chip = mtd->priv; |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1598 | int ret; |
| 1599 | |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1600 | /* Do not allow reads past end of device */ |
| 1601 | if ((from + len) > mtd->size) |
| 1602 | return -EINVAL; |
| 1603 | if (!len) |
| 1604 | return 0; |
| 1605 | |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1606 | nand_get_device(chip, mtd, FL_READING); |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1607 | |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1608 | chip->ops.len = len; |
| 1609 | chip->ops.datbuf = buf; |
| 1610 | chip->ops.oobbuf = NULL; |
| 1611 | |
| 1612 | ret = nand_do_read_ops(mtd, from, &chip->ops); |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1613 | |
Richard Purdie | 7fd5aec | 2006-08-27 01:23:33 -0700 | [diff] [blame] | 1614 | *retlen = chip->ops.retlen; |
| 1615 | |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 1616 | nand_release_device(mtd); |
| 1617 | |
| 1618 | return ret; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1619 | } |
| 1620 | |
| 1621 | /** |
Thomas Gleixner | 7bc3312 | 2006-06-20 20:05:05 +0200 | [diff] [blame] | 1622 | * nand_read_oob_std - [REPLACABLE] the most common OOB data read function |
| 1623 | * @mtd: mtd info structure |
| 1624 | * @chip: nand chip info structure |
| 1625 | * @page: page number to read |
| 1626 | * @sndcmd: flag whether to issue read command or not |
| 1627 | */ |
| 1628 | static int nand_read_oob_std(struct mtd_info *mtd, struct nand_chip *chip, |
| 1629 | int page, int sndcmd) |
| 1630 | { |
| 1631 | if (sndcmd) { |
| 1632 | chip->cmdfunc(mtd, NAND_CMD_READOOB, 0, page); |
| 1633 | sndcmd = 0; |
| 1634 | } |
| 1635 | chip->read_buf(mtd, chip->oob_poi, mtd->oobsize); |
| 1636 | return sndcmd; |
| 1637 | } |
| 1638 | |
| 1639 | /** |
| 1640 | * nand_read_oob_syndrome - [REPLACABLE] OOB data read function for HW ECC |
| 1641 | * with syndromes |
| 1642 | * @mtd: mtd info structure |
| 1643 | * @chip: nand chip info structure |
| 1644 | * @page: page number to read |
| 1645 | * @sndcmd: flag whether to issue read command or not |
| 1646 | */ |
| 1647 | static int nand_read_oob_syndrome(struct mtd_info *mtd, struct nand_chip *chip, |
| 1648 | int page, int sndcmd) |
| 1649 | { |
| 1650 | uint8_t *buf = chip->oob_poi; |
| 1651 | int length = mtd->oobsize; |
| 1652 | int chunk = chip->ecc.bytes + chip->ecc.prepad + chip->ecc.postpad; |
| 1653 | int eccsize = chip->ecc.size; |
| 1654 | uint8_t *bufpoi = buf; |
| 1655 | int i, toread, sndrnd = 0, pos; |
| 1656 | |
| 1657 | chip->cmdfunc(mtd, NAND_CMD_READ0, chip->ecc.size, page); |
| 1658 | for (i = 0; i < chip->ecc.steps; i++) { |
| 1659 | if (sndrnd) { |
| 1660 | pos = eccsize + i * (eccsize + chunk); |
| 1661 | if (mtd->writesize > 512) |
| 1662 | chip->cmdfunc(mtd, NAND_CMD_RNDOUT, pos, -1); |
| 1663 | else |
| 1664 | chip->cmdfunc(mtd, NAND_CMD_READ0, pos, page); |
| 1665 | } else |
| 1666 | sndrnd = 1; |
| 1667 | toread = min_t(int, length, chunk); |
| 1668 | chip->read_buf(mtd, bufpoi, toread); |
| 1669 | bufpoi += toread; |
| 1670 | length -= toread; |
| 1671 | } |
| 1672 | if (length > 0) |
| 1673 | chip->read_buf(mtd, bufpoi, length); |
| 1674 | |
| 1675 | return 1; |
| 1676 | } |
| 1677 | |
| 1678 | /** |
| 1679 | * nand_write_oob_std - [REPLACABLE] the most common OOB data write function |
| 1680 | * @mtd: mtd info structure |
| 1681 | * @chip: nand chip info structure |
| 1682 | * @page: page number to write |
| 1683 | */ |
| 1684 | static int nand_write_oob_std(struct mtd_info *mtd, struct nand_chip *chip, |
| 1685 | int page) |
| 1686 | { |
| 1687 | int status = 0; |
| 1688 | const uint8_t *buf = chip->oob_poi; |
| 1689 | int length = mtd->oobsize; |
| 1690 | |
| 1691 | chip->cmdfunc(mtd, NAND_CMD_SEQIN, mtd->writesize, page); |
| 1692 | chip->write_buf(mtd, buf, length); |
| 1693 | /* Send command to program the OOB data */ |
| 1694 | chip->cmdfunc(mtd, NAND_CMD_PAGEPROG, -1, -1); |
| 1695 | |
| 1696 | status = chip->waitfunc(mtd, chip); |
| 1697 | |
Savin Zlobec | 0d420f9 | 2006-06-21 11:51:20 +0200 | [diff] [blame] | 1698 | return status & NAND_STATUS_FAIL ? -EIO : 0; |
Thomas Gleixner | 7bc3312 | 2006-06-20 20:05:05 +0200 | [diff] [blame] | 1699 | } |
| 1700 | |
| 1701 | /** |
| 1702 | * nand_write_oob_syndrome - [REPLACABLE] OOB data write function for HW ECC |
| 1703 | * with syndrome - only for large page flash ! |
| 1704 | * @mtd: mtd info structure |
| 1705 | * @chip: nand chip info structure |
| 1706 | * @page: page number to write |
| 1707 | */ |
| 1708 | static int nand_write_oob_syndrome(struct mtd_info *mtd, |
| 1709 | struct nand_chip *chip, int page) |
| 1710 | { |
| 1711 | int chunk = chip->ecc.bytes + chip->ecc.prepad + chip->ecc.postpad; |
| 1712 | int eccsize = chip->ecc.size, length = mtd->oobsize; |
| 1713 | int i, len, pos, status = 0, sndcmd = 0, steps = chip->ecc.steps; |
| 1714 | const uint8_t *bufpoi = chip->oob_poi; |
| 1715 | |
| 1716 | /* |
| 1717 | * data-ecc-data-ecc ... ecc-oob |
| 1718 | * or |
| 1719 | * data-pad-ecc-pad-data-pad .... ecc-pad-oob |
| 1720 | */ |
| 1721 | if (!chip->ecc.prepad && !chip->ecc.postpad) { |
| 1722 | pos = steps * (eccsize + chunk); |
| 1723 | steps = 0; |
| 1724 | } else |
Vitaly Wool | 8b0036e | 2006-07-11 09:11:25 +0200 | [diff] [blame] | 1725 | pos = eccsize; |
Thomas Gleixner | 7bc3312 | 2006-06-20 20:05:05 +0200 | [diff] [blame] | 1726 | |
| 1727 | chip->cmdfunc(mtd, NAND_CMD_SEQIN, pos, page); |
| 1728 | for (i = 0; i < steps; i++) { |
| 1729 | if (sndcmd) { |
| 1730 | if (mtd->writesize <= 512) { |
| 1731 | uint32_t fill = 0xFFFFFFFF; |
| 1732 | |
| 1733 | len = eccsize; |
| 1734 | while (len > 0) { |
| 1735 | int num = min_t(int, len, 4); |
| 1736 | chip->write_buf(mtd, (uint8_t *)&fill, |
| 1737 | num); |
| 1738 | len -= num; |
| 1739 | } |
| 1740 | } else { |
| 1741 | pos = eccsize + i * (eccsize + chunk); |
| 1742 | chip->cmdfunc(mtd, NAND_CMD_RNDIN, pos, -1); |
| 1743 | } |
| 1744 | } else |
| 1745 | sndcmd = 1; |
| 1746 | len = min_t(int, length, chunk); |
| 1747 | chip->write_buf(mtd, bufpoi, len); |
| 1748 | bufpoi += len; |
| 1749 | length -= len; |
| 1750 | } |
| 1751 | if (length > 0) |
| 1752 | chip->write_buf(mtd, bufpoi, length); |
| 1753 | |
| 1754 | chip->cmdfunc(mtd, NAND_CMD_PAGEPROG, -1, -1); |
| 1755 | status = chip->waitfunc(mtd, chip); |
| 1756 | |
| 1757 | return status & NAND_STATUS_FAIL ? -EIO : 0; |
| 1758 | } |
| 1759 | |
| 1760 | /** |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1761 | * nand_do_read_oob - [Intern] NAND read out-of-band |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1762 | * @mtd: MTD device structure |
| 1763 | * @from: offset to read from |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1764 | * @ops: oob operations description structure |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1765 | * |
| 1766 | * NAND read out-of-band data from the spare area |
| 1767 | */ |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1768 | static int nand_do_read_oob(struct mtd_info *mtd, loff_t from, |
| 1769 | struct mtd_oob_ops *ops) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1770 | { |
Thomas Gleixner | 7bc3312 | 2006-06-20 20:05:05 +0200 | [diff] [blame] | 1771 | int page, realpage, chipnr, sndcmd = 1; |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 1772 | struct nand_chip *chip = mtd->priv; |
Thomas Gleixner | 7314e9e | 2006-05-25 09:51:54 +0200 | [diff] [blame] | 1773 | int blkcheck = (1 << (chip->phys_erase_shift - chip->page_shift)) - 1; |
Vitaly Wool | 7014568 | 2006-11-03 18:20:38 +0300 | [diff] [blame] | 1774 | int readlen = ops->ooblen; |
| 1775 | int len; |
Thomas Gleixner | 7bc3312 | 2006-06-20 20:05:05 +0200 | [diff] [blame] | 1776 | uint8_t *buf = ops->oobbuf; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1777 | |
vimal singh | 20d8e24 | 2009-07-07 15:49:49 +0530 | [diff] [blame] | 1778 | DEBUG(MTD_DEBUG_LEVEL3, "%s: from = 0x%08Lx, len = %i\n", |
| 1779 | __func__, (unsigned long long)from, readlen); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1780 | |
Adrian Hunter | 0373615 | 2007-01-31 17:58:29 +0200 | [diff] [blame] | 1781 | if (ops->mode == MTD_OOB_AUTO) |
Vitaly Wool | 7014568 | 2006-11-03 18:20:38 +0300 | [diff] [blame] | 1782 | len = chip->ecc.layout->oobavail; |
Adrian Hunter | 0373615 | 2007-01-31 17:58:29 +0200 | [diff] [blame] | 1783 | else |
| 1784 | len = mtd->oobsize; |
| 1785 | |
| 1786 | if (unlikely(ops->ooboffs >= len)) { |
vimal singh | 20d8e24 | 2009-07-07 15:49:49 +0530 | [diff] [blame] | 1787 | DEBUG(MTD_DEBUG_LEVEL0, "%s: Attempt to start read " |
| 1788 | "outside oob\n", __func__); |
Adrian Hunter | 0373615 | 2007-01-31 17:58:29 +0200 | [diff] [blame] | 1789 | return -EINVAL; |
| 1790 | } |
| 1791 | |
| 1792 | /* Do not allow reads past end of device */ |
| 1793 | if (unlikely(from >= mtd->size || |
| 1794 | ops->ooboffs + readlen > ((mtd->size >> chip->page_shift) - |
| 1795 | (from >> chip->page_shift)) * len)) { |
vimal singh | 20d8e24 | 2009-07-07 15:49:49 +0530 | [diff] [blame] | 1796 | DEBUG(MTD_DEBUG_LEVEL0, "%s: Attempt read beyond end " |
| 1797 | "of device\n", __func__); |
Adrian Hunter | 0373615 | 2007-01-31 17:58:29 +0200 | [diff] [blame] | 1798 | return -EINVAL; |
| 1799 | } |
Vitaly Wool | 7014568 | 2006-11-03 18:20:38 +0300 | [diff] [blame] | 1800 | |
Thomas Gleixner | 7314e9e | 2006-05-25 09:51:54 +0200 | [diff] [blame] | 1801 | chipnr = (int)(from >> chip->chip_shift); |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 1802 | chip->select_chip(mtd, chipnr); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1803 | |
Thomas Gleixner | 7314e9e | 2006-05-25 09:51:54 +0200 | [diff] [blame] | 1804 | /* Shift to get page */ |
| 1805 | realpage = (int)(from >> chip->page_shift); |
| 1806 | page = realpage & chip->pagemask; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1807 | |
Florian Fainelli | f8ac041 | 2010-09-07 13:23:43 +0200 | [diff] [blame] | 1808 | while (1) { |
Thomas Gleixner | 7bc3312 | 2006-06-20 20:05:05 +0200 | [diff] [blame] | 1809 | sndcmd = chip->ecc.read_oob(mtd, chip, page, sndcmd); |
Vitaly Wool | 7014568 | 2006-11-03 18:20:38 +0300 | [diff] [blame] | 1810 | |
| 1811 | len = min(len, readlen); |
| 1812 | buf = nand_transfer_oob(chip, buf, ops, len); |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1813 | |
Thomas Gleixner | 7314e9e | 2006-05-25 09:51:54 +0200 | [diff] [blame] | 1814 | if (!(chip->options & NAND_NO_READRDY)) { |
| 1815 | /* |
| 1816 | * Apply delay or wait for ready/busy pin. Do this |
| 1817 | * before the AUTOINCR check, so no problems arise if a |
| 1818 | * chip which does auto increment is marked as |
| 1819 | * NOAUTOINCR by the board driver. |
Thomas Gleixner | 19870da | 2005-07-15 14:53:51 +0100 | [diff] [blame] | 1820 | */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 1821 | if (!chip->dev_ready) |
| 1822 | udelay(chip->chip_delay); |
Thomas Gleixner | 19870da | 2005-07-15 14:53:51 +0100 | [diff] [blame] | 1823 | else |
| 1824 | nand_wait_ready(mtd); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1825 | } |
Thomas Gleixner | 7314e9e | 2006-05-25 09:51:54 +0200 | [diff] [blame] | 1826 | |
Vitaly Wool | 7014568 | 2006-11-03 18:20:38 +0300 | [diff] [blame] | 1827 | readlen -= len; |
Savin Zlobec | 0d420f9 | 2006-06-21 11:51:20 +0200 | [diff] [blame] | 1828 | if (!readlen) |
| 1829 | break; |
| 1830 | |
Thomas Gleixner | 7314e9e | 2006-05-25 09:51:54 +0200 | [diff] [blame] | 1831 | /* Increment page address */ |
| 1832 | realpage++; |
| 1833 | |
| 1834 | page = realpage & chip->pagemask; |
| 1835 | /* Check, if we cross a chip boundary */ |
| 1836 | if (!page) { |
| 1837 | chipnr++; |
| 1838 | chip->select_chip(mtd, -1); |
| 1839 | chip->select_chip(mtd, chipnr); |
| 1840 | } |
| 1841 | |
| 1842 | /* Check, if the chip supports auto page increment |
| 1843 | * or if we have hit a block boundary. |
| 1844 | */ |
| 1845 | if (!NAND_CANAUTOINCR(chip) || !(page & blkcheck)) |
| 1846 | sndcmd = 1; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1847 | } |
| 1848 | |
Vitaly Wool | 7014568 | 2006-11-03 18:20:38 +0300 | [diff] [blame] | 1849 | ops->oobretlen = ops->ooblen; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1850 | return 0; |
| 1851 | } |
| 1852 | |
| 1853 | /** |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1854 | * nand_read_oob - [MTD Interface] NAND read data and/or out-of-band |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1855 | * @mtd: MTD device structure |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1856 | * @from: offset to read from |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1857 | * @ops: oob operation description structure |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1858 | * |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1859 | * NAND read data and/or out-of-band data |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1860 | */ |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1861 | static int nand_read_oob(struct mtd_info *mtd, loff_t from, |
| 1862 | struct mtd_oob_ops *ops) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1863 | { |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 1864 | struct nand_chip *chip = mtd->priv; |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1865 | int ret = -ENOTSUPP; |
| 1866 | |
| 1867 | ops->retlen = 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1868 | |
| 1869 | /* Do not allow reads past end of device */ |
Vitaly Wool | 7014568 | 2006-11-03 18:20:38 +0300 | [diff] [blame] | 1870 | if (ops->datbuf && (from + ops->len) > mtd->size) { |
vimal singh | 20d8e24 | 2009-07-07 15:49:49 +0530 | [diff] [blame] | 1871 | DEBUG(MTD_DEBUG_LEVEL0, "%s: Attempt read " |
| 1872 | "beyond end of device\n", __func__); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1873 | return -EINVAL; |
| 1874 | } |
| 1875 | |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 1876 | nand_get_device(chip, mtd, FL_READING); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1877 | |
Florian Fainelli | f8ac041 | 2010-09-07 13:23:43 +0200 | [diff] [blame] | 1878 | switch (ops->mode) { |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1879 | case MTD_OOB_PLACE: |
| 1880 | case MTD_OOB_AUTO: |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1881 | case MTD_OOB_RAW: |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1882 | break; |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 1883 | |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1884 | default: |
| 1885 | goto out; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1886 | } |
| 1887 | |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1888 | if (!ops->datbuf) |
| 1889 | ret = nand_do_read_oob(mtd, from, ops); |
| 1890 | else |
| 1891 | ret = nand_do_read_ops(mtd, from, ops); |
| 1892 | |
Florian Fainelli | 7351d3a | 2010-09-07 13:23:45 +0200 | [diff] [blame] | 1893 | out: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1894 | nand_release_device(mtd); |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1895 | return ret; |
| 1896 | } |
| 1897 | |
| 1898 | |
| 1899 | /** |
| 1900 | * nand_write_page_raw - [Intern] raw page write function |
| 1901 | * @mtd: mtd info structure |
| 1902 | * @chip: nand chip info structure |
| 1903 | * @buf: data buffer |
David Brownell | 52ff49d | 2009-03-04 12:01:36 -0800 | [diff] [blame] | 1904 | * |
| 1905 | * Not for syndrome calculating ecc controllers, which use a special oob layout |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1906 | */ |
| 1907 | static void nand_write_page_raw(struct mtd_info *mtd, struct nand_chip *chip, |
| 1908 | const uint8_t *buf) |
| 1909 | { |
| 1910 | chip->write_buf(mtd, buf, mtd->writesize); |
| 1911 | chip->write_buf(mtd, chip->oob_poi, mtd->oobsize); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1912 | } |
| 1913 | |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 1914 | /** |
David Brownell | 52ff49d | 2009-03-04 12:01:36 -0800 | [diff] [blame] | 1915 | * nand_write_page_raw_syndrome - [Intern] raw page write function |
| 1916 | * @mtd: mtd info structure |
| 1917 | * @chip: nand chip info structure |
| 1918 | * @buf: data buffer |
| 1919 | * |
| 1920 | * We need a special oob layout and handling even when ECC isn't checked. |
| 1921 | */ |
Florian Fainelli | 7351d3a | 2010-09-07 13:23:45 +0200 | [diff] [blame] | 1922 | static void nand_write_page_raw_syndrome(struct mtd_info *mtd, |
| 1923 | struct nand_chip *chip, |
| 1924 | const uint8_t *buf) |
David Brownell | 52ff49d | 2009-03-04 12:01:36 -0800 | [diff] [blame] | 1925 | { |
| 1926 | int eccsize = chip->ecc.size; |
| 1927 | int eccbytes = chip->ecc.bytes; |
| 1928 | uint8_t *oob = chip->oob_poi; |
| 1929 | int steps, size; |
| 1930 | |
| 1931 | for (steps = chip->ecc.steps; steps > 0; steps--) { |
| 1932 | chip->write_buf(mtd, buf, eccsize); |
| 1933 | buf += eccsize; |
| 1934 | |
| 1935 | if (chip->ecc.prepad) { |
| 1936 | chip->write_buf(mtd, oob, chip->ecc.prepad); |
| 1937 | oob += chip->ecc.prepad; |
| 1938 | } |
| 1939 | |
| 1940 | chip->read_buf(mtd, oob, eccbytes); |
| 1941 | oob += eccbytes; |
| 1942 | |
| 1943 | if (chip->ecc.postpad) { |
| 1944 | chip->write_buf(mtd, oob, chip->ecc.postpad); |
| 1945 | oob += chip->ecc.postpad; |
| 1946 | } |
| 1947 | } |
| 1948 | |
| 1949 | size = mtd->oobsize - (oob - chip->oob_poi); |
| 1950 | if (size) |
| 1951 | chip->write_buf(mtd, oob, size); |
| 1952 | } |
| 1953 | /** |
Artem Bityutskiy | d29ebdb | 2006-10-19 16:04:02 +0300 | [diff] [blame] | 1954 | * nand_write_page_swecc - [REPLACABLE] software ecc based page write function |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 1955 | * @mtd: mtd info structure |
| 1956 | * @chip: nand chip info structure |
| 1957 | * @buf: data buffer |
| 1958 | */ |
| 1959 | static void nand_write_page_swecc(struct mtd_info *mtd, struct nand_chip *chip, |
| 1960 | const uint8_t *buf) |
| 1961 | { |
| 1962 | int i, eccsize = chip->ecc.size; |
| 1963 | int eccbytes = chip->ecc.bytes; |
| 1964 | int eccsteps = chip->ecc.steps; |
David Woodhouse | 4bf63fc | 2006-09-25 17:08:04 +0100 | [diff] [blame] | 1965 | uint8_t *ecc_calc = chip->buffers->ecccalc; |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 1966 | const uint8_t *p = buf; |
Ben Dooks | 8b099a3 | 2007-05-28 19:17:54 +0100 | [diff] [blame] | 1967 | uint32_t *eccpos = chip->ecc.layout->eccpos; |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 1968 | |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1969 | /* Software ecc calculation */ |
| 1970 | for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) |
| 1971 | chip->ecc.calculate(mtd, p, &ecc_calc[i]); |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 1972 | |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 1973 | for (i = 0; i < chip->ecc.total; i++) |
| 1974 | chip->oob_poi[eccpos[i]] = ecc_calc[i]; |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 1975 | |
Thomas Gleixner | 90424de | 2007-04-05 11:44:05 +0200 | [diff] [blame] | 1976 | chip->ecc.write_page_raw(mtd, chip, buf); |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 1977 | } |
| 1978 | |
| 1979 | /** |
Artem Bityutskiy | d29ebdb | 2006-10-19 16:04:02 +0300 | [diff] [blame] | 1980 | * nand_write_page_hwecc - [REPLACABLE] hardware ecc based page write function |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 1981 | * @mtd: mtd info structure |
| 1982 | * @chip: nand chip info structure |
| 1983 | * @buf: data buffer |
| 1984 | */ |
| 1985 | static void nand_write_page_hwecc(struct mtd_info *mtd, struct nand_chip *chip, |
| 1986 | const uint8_t *buf) |
| 1987 | { |
| 1988 | int i, eccsize = chip->ecc.size; |
| 1989 | int eccbytes = chip->ecc.bytes; |
| 1990 | int eccsteps = chip->ecc.steps; |
David Woodhouse | 4bf63fc | 2006-09-25 17:08:04 +0100 | [diff] [blame] | 1991 | uint8_t *ecc_calc = chip->buffers->ecccalc; |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 1992 | const uint8_t *p = buf; |
Ben Dooks | 8b099a3 | 2007-05-28 19:17:54 +0100 | [diff] [blame] | 1993 | uint32_t *eccpos = chip->ecc.layout->eccpos; |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 1994 | |
| 1995 | for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) { |
| 1996 | chip->ecc.hwctl(mtd, NAND_ECC_WRITE); |
David Woodhouse | 29da9ce | 2006-05-26 23:05:44 +0100 | [diff] [blame] | 1997 | chip->write_buf(mtd, p, eccsize); |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 1998 | chip->ecc.calculate(mtd, p, &ecc_calc[i]); |
| 1999 | } |
| 2000 | |
| 2001 | for (i = 0; i < chip->ecc.total; i++) |
| 2002 | chip->oob_poi[eccpos[i]] = ecc_calc[i]; |
| 2003 | |
| 2004 | chip->write_buf(mtd, chip->oob_poi, mtd->oobsize); |
| 2005 | } |
| 2006 | |
| 2007 | /** |
Artem Bityutskiy | d29ebdb | 2006-10-19 16:04:02 +0300 | [diff] [blame] | 2008 | * nand_write_page_syndrome - [REPLACABLE] hardware ecc syndrom based page write |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 2009 | * @mtd: mtd info structure |
| 2010 | * @chip: nand chip info structure |
| 2011 | * @buf: data buffer |
| 2012 | * |
| 2013 | * The hw generator calculates the error syndrome automatically. Therefor |
| 2014 | * we need a special oob layout and handling. |
| 2015 | */ |
| 2016 | static void nand_write_page_syndrome(struct mtd_info *mtd, |
| 2017 | struct nand_chip *chip, const uint8_t *buf) |
| 2018 | { |
| 2019 | int i, eccsize = chip->ecc.size; |
| 2020 | int eccbytes = chip->ecc.bytes; |
| 2021 | int eccsteps = chip->ecc.steps; |
| 2022 | const uint8_t *p = buf; |
| 2023 | uint8_t *oob = chip->oob_poi; |
| 2024 | |
| 2025 | for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) { |
| 2026 | |
| 2027 | chip->ecc.hwctl(mtd, NAND_ECC_WRITE); |
| 2028 | chip->write_buf(mtd, p, eccsize); |
| 2029 | |
| 2030 | if (chip->ecc.prepad) { |
| 2031 | chip->write_buf(mtd, oob, chip->ecc.prepad); |
| 2032 | oob += chip->ecc.prepad; |
| 2033 | } |
| 2034 | |
| 2035 | chip->ecc.calculate(mtd, p, oob); |
| 2036 | chip->write_buf(mtd, oob, eccbytes); |
| 2037 | oob += eccbytes; |
| 2038 | |
| 2039 | if (chip->ecc.postpad) { |
| 2040 | chip->write_buf(mtd, oob, chip->ecc.postpad); |
| 2041 | oob += chip->ecc.postpad; |
| 2042 | } |
| 2043 | } |
| 2044 | |
| 2045 | /* Calculate remaining oob bytes */ |
Vitaly Wool | 7e4178f | 2006-06-07 09:34:37 +0400 | [diff] [blame] | 2046 | i = mtd->oobsize - (oob - chip->oob_poi); |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 2047 | if (i) |
| 2048 | chip->write_buf(mtd, oob, i); |
| 2049 | } |
| 2050 | |
| 2051 | /** |
David Woodhouse | 956e944 | 2006-09-25 17:12:39 +0100 | [diff] [blame] | 2052 | * nand_write_page - [REPLACEABLE] write one page |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 2053 | * @mtd: MTD device structure |
| 2054 | * @chip: NAND chip descriptor |
| 2055 | * @buf: the data to write |
| 2056 | * @page: page number to write |
| 2057 | * @cached: cached programming |
Jesper Juhl | efbfe96c | 2006-10-27 23:24:47 +0200 | [diff] [blame] | 2058 | * @raw: use _raw version of write_page |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 2059 | */ |
| 2060 | static int nand_write_page(struct mtd_info *mtd, struct nand_chip *chip, |
David Woodhouse | 956e944 | 2006-09-25 17:12:39 +0100 | [diff] [blame] | 2061 | const uint8_t *buf, int page, int cached, int raw) |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 2062 | { |
| 2063 | int status; |
| 2064 | |
| 2065 | chip->cmdfunc(mtd, NAND_CMD_SEQIN, 0x00, page); |
| 2066 | |
David Woodhouse | 956e944 | 2006-09-25 17:12:39 +0100 | [diff] [blame] | 2067 | if (unlikely(raw)) |
| 2068 | chip->ecc.write_page_raw(mtd, chip, buf); |
| 2069 | else |
| 2070 | chip->ecc.write_page(mtd, chip, buf); |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 2071 | |
| 2072 | /* |
| 2073 | * Cached progamming disabled for now, Not sure if its worth the |
| 2074 | * trouble. The speed gain is not very impressive. (2.3->2.6Mib/s) |
| 2075 | */ |
| 2076 | cached = 0; |
| 2077 | |
| 2078 | if (!cached || !(chip->options & NAND_CACHEPRG)) { |
| 2079 | |
| 2080 | chip->cmdfunc(mtd, NAND_CMD_PAGEPROG, -1, -1); |
Thomas Gleixner | 7bc3312 | 2006-06-20 20:05:05 +0200 | [diff] [blame] | 2081 | status = chip->waitfunc(mtd, chip); |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 2082 | /* |
| 2083 | * See if operation failed and additional status checks are |
| 2084 | * available |
| 2085 | */ |
| 2086 | if ((status & NAND_STATUS_FAIL) && (chip->errstat)) |
| 2087 | status = chip->errstat(mtd, chip, FL_WRITING, status, |
| 2088 | page); |
| 2089 | |
| 2090 | if (status & NAND_STATUS_FAIL) |
| 2091 | return -EIO; |
| 2092 | } else { |
| 2093 | chip->cmdfunc(mtd, NAND_CMD_CACHEDPROG, -1, -1); |
Thomas Gleixner | 7bc3312 | 2006-06-20 20:05:05 +0200 | [diff] [blame] | 2094 | status = chip->waitfunc(mtd, chip); |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 2095 | } |
| 2096 | |
| 2097 | #ifdef CONFIG_MTD_NAND_VERIFY_WRITE |
| 2098 | /* Send command to read back the data */ |
| 2099 | chip->cmdfunc(mtd, NAND_CMD_READ0, 0, page); |
| 2100 | |
| 2101 | if (chip->verify_buf(mtd, buf, mtd->writesize)) |
| 2102 | return -EIO; |
| 2103 | #endif |
| 2104 | return 0; |
| 2105 | } |
| 2106 | |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 2107 | /** |
| 2108 | * nand_fill_oob - [Internal] Transfer client buffer to oob |
| 2109 | * @chip: nand chip structure |
| 2110 | * @oob: oob data buffer |
Randy Dunlap | b6d676d | 2010-08-10 18:02:50 -0700 | [diff] [blame] | 2111 | * @len: oob data write length |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 2112 | * @ops: oob ops structure |
| 2113 | */ |
Maxim Levitsky | 782ce79 | 2010-02-22 20:39:36 +0200 | [diff] [blame] | 2114 | static uint8_t *nand_fill_oob(struct nand_chip *chip, uint8_t *oob, size_t len, |
| 2115 | struct mtd_oob_ops *ops) |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 2116 | { |
Florian Fainelli | f8ac041 | 2010-09-07 13:23:43 +0200 | [diff] [blame] | 2117 | switch (ops->mode) { |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 2118 | |
| 2119 | case MTD_OOB_PLACE: |
| 2120 | case MTD_OOB_RAW: |
| 2121 | memcpy(chip->oob_poi + ops->ooboffs, oob, len); |
| 2122 | return oob + len; |
| 2123 | |
| 2124 | case MTD_OOB_AUTO: { |
| 2125 | struct nand_oobfree *free = chip->ecc.layout->oobfree; |
Thomas Gleixner | 7bc3312 | 2006-06-20 20:05:05 +0200 | [diff] [blame] | 2126 | uint32_t boffs = 0, woffs = ops->ooboffs; |
| 2127 | size_t bytes = 0; |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 2128 | |
Florian Fainelli | f8ac041 | 2010-09-07 13:23:43 +0200 | [diff] [blame] | 2129 | for (; free->length && len; free++, len -= bytes) { |
Thomas Gleixner | 7bc3312 | 2006-06-20 20:05:05 +0200 | [diff] [blame] | 2130 | /* Write request not from offset 0 ? */ |
| 2131 | if (unlikely(woffs)) { |
| 2132 | if (woffs >= free->length) { |
| 2133 | woffs -= free->length; |
| 2134 | continue; |
| 2135 | } |
| 2136 | boffs = free->offset + woffs; |
| 2137 | bytes = min_t(size_t, len, |
| 2138 | (free->length - woffs)); |
| 2139 | woffs = 0; |
| 2140 | } else { |
| 2141 | bytes = min_t(size_t, len, free->length); |
| 2142 | boffs = free->offset; |
| 2143 | } |
Vitaly Wool | 8b0036e | 2006-07-11 09:11:25 +0200 | [diff] [blame] | 2144 | memcpy(chip->oob_poi + boffs, oob, bytes); |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 2145 | oob += bytes; |
| 2146 | } |
| 2147 | return oob; |
| 2148 | } |
| 2149 | default: |
| 2150 | BUG(); |
| 2151 | } |
| 2152 | return NULL; |
| 2153 | } |
| 2154 | |
Florian Fainelli | f8ac041 | 2010-09-07 13:23:43 +0200 | [diff] [blame] | 2155 | #define NOTALIGNED(x) ((x & (chip->subpagesize - 1)) != 0) |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 2156 | |
| 2157 | /** |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 2158 | * nand_do_write_ops - [Internal] NAND write with ECC |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 2159 | * @mtd: MTD device structure |
| 2160 | * @to: offset to write to |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 2161 | * @ops: oob operations description structure |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 2162 | * |
| 2163 | * NAND write with ECC |
| 2164 | */ |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 2165 | static int nand_do_write_ops(struct mtd_info *mtd, loff_t to, |
| 2166 | struct mtd_oob_ops *ops) |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 2167 | { |
Thomas Gleixner | 29072b9 | 2006-09-28 15:38:36 +0200 | [diff] [blame] | 2168 | int chipnr, realpage, page, blockmask, column; |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 2169 | struct nand_chip *chip = mtd->priv; |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 2170 | uint32_t writelen = ops->len; |
Maxim Levitsky | 782ce79 | 2010-02-22 20:39:36 +0200 | [diff] [blame] | 2171 | |
| 2172 | uint32_t oobwritelen = ops->ooblen; |
| 2173 | uint32_t oobmaxlen = ops->mode == MTD_OOB_AUTO ? |
| 2174 | mtd->oobavail : mtd->oobsize; |
| 2175 | |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 2176 | uint8_t *oob = ops->oobbuf; |
| 2177 | uint8_t *buf = ops->datbuf; |
Thomas Gleixner | 29072b9 | 2006-09-28 15:38:36 +0200 | [diff] [blame] | 2178 | int ret, subpage; |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 2179 | |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 2180 | ops->retlen = 0; |
Thomas Gleixner | 29072b9 | 2006-09-28 15:38:36 +0200 | [diff] [blame] | 2181 | if (!writelen) |
| 2182 | return 0; |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 2183 | |
| 2184 | /* reject writes, which are not page aligned */ |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 2185 | if (NOTALIGNED(to) || NOTALIGNED(ops->len)) { |
vimal singh | 20d8e24 | 2009-07-07 15:49:49 +0530 | [diff] [blame] | 2186 | printk(KERN_NOTICE "%s: Attempt to write not " |
| 2187 | "page aligned data\n", __func__); |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 2188 | return -EINVAL; |
| 2189 | } |
| 2190 | |
Thomas Gleixner | 29072b9 | 2006-09-28 15:38:36 +0200 | [diff] [blame] | 2191 | column = to & (mtd->writesize - 1); |
| 2192 | subpage = column || (writelen & (mtd->writesize - 1)); |
| 2193 | |
| 2194 | if (subpage && oob) |
| 2195 | return -EINVAL; |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 2196 | |
Thomas Gleixner | 6a93096 | 2006-06-28 00:11:45 +0200 | [diff] [blame] | 2197 | chipnr = (int)(to >> chip->chip_shift); |
| 2198 | chip->select_chip(mtd, chipnr); |
| 2199 | |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 2200 | /* Check, if it is write protected */ |
| 2201 | if (nand_check_wp(mtd)) |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 2202 | return -EIO; |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 2203 | |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 2204 | realpage = (int)(to >> chip->page_shift); |
| 2205 | page = realpage & chip->pagemask; |
| 2206 | blockmask = (1 << (chip->phys_erase_shift - chip->page_shift)) - 1; |
| 2207 | |
| 2208 | /* Invalidate the page cache, when we write to the cached page */ |
| 2209 | if (to <= (chip->pagebuf << chip->page_shift) && |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 2210 | (chip->pagebuf << chip->page_shift) < (to + ops->len)) |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 2211 | chip->pagebuf = -1; |
| 2212 | |
David Woodhouse | 7dcdcbef | 2006-10-21 17:09:53 +0100 | [diff] [blame] | 2213 | /* If we're not given explicit OOB data, let it be 0xFF */ |
| 2214 | if (likely(!oob)) |
| 2215 | memset(chip->oob_poi, 0xff, mtd->oobsize); |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 2216 | |
Maxim Levitsky | 782ce79 | 2010-02-22 20:39:36 +0200 | [diff] [blame] | 2217 | /* Don't allow multipage oob writes with offset */ |
Jon Povey | cdcf12b | 2010-09-30 20:41:34 +0900 | [diff] [blame] | 2218 | if (oob && ops->ooboffs && (ops->ooboffs + ops->ooblen > oobmaxlen)) |
Maxim Levitsky | 782ce79 | 2010-02-22 20:39:36 +0200 | [diff] [blame] | 2219 | return -EINVAL; |
| 2220 | |
Florian Fainelli | f8ac041 | 2010-09-07 13:23:43 +0200 | [diff] [blame] | 2221 | while (1) { |
Thomas Gleixner | 29072b9 | 2006-09-28 15:38:36 +0200 | [diff] [blame] | 2222 | int bytes = mtd->writesize; |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 2223 | int cached = writelen > bytes && page != blockmask; |
Thomas Gleixner | 29072b9 | 2006-09-28 15:38:36 +0200 | [diff] [blame] | 2224 | uint8_t *wbuf = buf; |
| 2225 | |
| 2226 | /* Partial page write ? */ |
| 2227 | if (unlikely(column || writelen < (mtd->writesize - 1))) { |
| 2228 | cached = 0; |
| 2229 | bytes = min_t(int, bytes - column, (int) writelen); |
| 2230 | chip->pagebuf = -1; |
| 2231 | memset(chip->buffers->databuf, 0xff, mtd->writesize); |
| 2232 | memcpy(&chip->buffers->databuf[column], buf, bytes); |
| 2233 | wbuf = chip->buffers->databuf; |
| 2234 | } |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 2235 | |
Maxim Levitsky | 782ce79 | 2010-02-22 20:39:36 +0200 | [diff] [blame] | 2236 | if (unlikely(oob)) { |
| 2237 | size_t len = min(oobwritelen, oobmaxlen); |
| 2238 | oob = nand_fill_oob(chip, oob, len, ops); |
| 2239 | oobwritelen -= len; |
| 2240 | } |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 2241 | |
Thomas Gleixner | 29072b9 | 2006-09-28 15:38:36 +0200 | [diff] [blame] | 2242 | ret = chip->write_page(mtd, chip, wbuf, page, cached, |
David Woodhouse | 956e944 | 2006-09-25 17:12:39 +0100 | [diff] [blame] | 2243 | (ops->mode == MTD_OOB_RAW)); |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 2244 | if (ret) |
| 2245 | break; |
| 2246 | |
| 2247 | writelen -= bytes; |
| 2248 | if (!writelen) |
| 2249 | break; |
| 2250 | |
Thomas Gleixner | 29072b9 | 2006-09-28 15:38:36 +0200 | [diff] [blame] | 2251 | column = 0; |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 2252 | buf += bytes; |
| 2253 | realpage++; |
| 2254 | |
| 2255 | page = realpage & chip->pagemask; |
| 2256 | /* Check, if we cross a chip boundary */ |
| 2257 | if (!page) { |
| 2258 | chipnr++; |
| 2259 | chip->select_chip(mtd, -1); |
| 2260 | chip->select_chip(mtd, chipnr); |
| 2261 | } |
| 2262 | } |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 2263 | |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 2264 | ops->retlen = ops->len - writelen; |
Vitaly Wool | 7014568 | 2006-11-03 18:20:38 +0300 | [diff] [blame] | 2265 | if (unlikely(oob)) |
| 2266 | ops->oobretlen = ops->ooblen; |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 2267 | return ret; |
| 2268 | } |
| 2269 | |
| 2270 | /** |
Simon Kagstrom | 2af7c65 | 2009-10-05 15:55:52 +0200 | [diff] [blame] | 2271 | * panic_nand_write - [MTD Interface] NAND write with ECC |
| 2272 | * @mtd: MTD device structure |
| 2273 | * @to: offset to write to |
| 2274 | * @len: number of bytes to write |
| 2275 | * @retlen: pointer to variable to store the number of written bytes |
| 2276 | * @buf: the data to write |
| 2277 | * |
| 2278 | * NAND write with ECC. Used when performing writes in interrupt context, this |
| 2279 | * may for example be called by mtdoops when writing an oops while in panic. |
| 2280 | */ |
| 2281 | static int panic_nand_write(struct mtd_info *mtd, loff_t to, size_t len, |
| 2282 | size_t *retlen, const uint8_t *buf) |
| 2283 | { |
| 2284 | struct nand_chip *chip = mtd->priv; |
| 2285 | int ret; |
| 2286 | |
| 2287 | /* Do not allow reads past end of device */ |
| 2288 | if ((to + len) > mtd->size) |
| 2289 | return -EINVAL; |
| 2290 | if (!len) |
| 2291 | return 0; |
| 2292 | |
| 2293 | /* Wait for the device to get ready. */ |
| 2294 | panic_nand_wait(mtd, chip, 400); |
| 2295 | |
| 2296 | /* Grab the device. */ |
| 2297 | panic_nand_get_device(chip, mtd, FL_WRITING); |
| 2298 | |
| 2299 | chip->ops.len = len; |
| 2300 | chip->ops.datbuf = (uint8_t *)buf; |
| 2301 | chip->ops.oobbuf = NULL; |
| 2302 | |
| 2303 | ret = nand_do_write_ops(mtd, to, &chip->ops); |
| 2304 | |
| 2305 | *retlen = chip->ops.retlen; |
| 2306 | return ret; |
| 2307 | } |
| 2308 | |
| 2309 | /** |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 2310 | * nand_write - [MTD Interface] NAND write with ECC |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2311 | * @mtd: MTD device structure |
| 2312 | * @to: offset to write to |
| 2313 | * @len: number of bytes to write |
| 2314 | * @retlen: pointer to variable to store the number of written bytes |
| 2315 | * @buf: the data to write |
| 2316 | * |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 2317 | * NAND write with ECC |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2318 | */ |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 2319 | static int nand_write(struct mtd_info *mtd, loff_t to, size_t len, |
Thomas Gleixner | 7314e9e | 2006-05-25 09:51:54 +0200 | [diff] [blame] | 2320 | size_t *retlen, const uint8_t *buf) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2321 | { |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 2322 | struct nand_chip *chip = mtd->priv; |
| 2323 | int ret; |
| 2324 | |
| 2325 | /* Do not allow reads past end of device */ |
| 2326 | if ((to + len) > mtd->size) |
| 2327 | return -EINVAL; |
| 2328 | if (!len) |
| 2329 | return 0; |
| 2330 | |
Thomas Gleixner | 7bc3312 | 2006-06-20 20:05:05 +0200 | [diff] [blame] | 2331 | nand_get_device(chip, mtd, FL_WRITING); |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 2332 | |
| 2333 | chip->ops.len = len; |
| 2334 | chip->ops.datbuf = (uint8_t *)buf; |
| 2335 | chip->ops.oobbuf = NULL; |
| 2336 | |
| 2337 | ret = nand_do_write_ops(mtd, to, &chip->ops); |
| 2338 | |
Richard Purdie | 7fd5aec | 2006-08-27 01:23:33 -0700 | [diff] [blame] | 2339 | *retlen = chip->ops.retlen; |
| 2340 | |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 2341 | nand_release_device(mtd); |
| 2342 | |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 2343 | return ret; |
| 2344 | } |
| 2345 | |
| 2346 | /** |
| 2347 | * nand_do_write_oob - [MTD Interface] NAND write out-of-band |
| 2348 | * @mtd: MTD device structure |
| 2349 | * @to: offset to write to |
| 2350 | * @ops: oob operation description structure |
| 2351 | * |
| 2352 | * NAND write out-of-band |
| 2353 | */ |
| 2354 | static int nand_do_write_oob(struct mtd_info *mtd, loff_t to, |
| 2355 | struct mtd_oob_ops *ops) |
| 2356 | { |
Adrian Hunter | 0373615 | 2007-01-31 17:58:29 +0200 | [diff] [blame] | 2357 | int chipnr, page, status, len; |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2358 | struct nand_chip *chip = mtd->priv; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2359 | |
vimal singh | 20d8e24 | 2009-07-07 15:49:49 +0530 | [diff] [blame] | 2360 | DEBUG(MTD_DEBUG_LEVEL3, "%s: to = 0x%08x, len = %i\n", |
| 2361 | __func__, (unsigned int)to, (int)ops->ooblen); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2362 | |
Adrian Hunter | 0373615 | 2007-01-31 17:58:29 +0200 | [diff] [blame] | 2363 | if (ops->mode == MTD_OOB_AUTO) |
| 2364 | len = chip->ecc.layout->oobavail; |
| 2365 | else |
| 2366 | len = mtd->oobsize; |
| 2367 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2368 | /* Do not allow write past end of page */ |
Adrian Hunter | 0373615 | 2007-01-31 17:58:29 +0200 | [diff] [blame] | 2369 | if ((ops->ooboffs + ops->ooblen) > len) { |
vimal singh | 20d8e24 | 2009-07-07 15:49:49 +0530 | [diff] [blame] | 2370 | DEBUG(MTD_DEBUG_LEVEL0, "%s: Attempt to write " |
| 2371 | "past end of page\n", __func__); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2372 | return -EINVAL; |
| 2373 | } |
| 2374 | |
Adrian Hunter | 0373615 | 2007-01-31 17:58:29 +0200 | [diff] [blame] | 2375 | if (unlikely(ops->ooboffs >= len)) { |
vimal singh | 20d8e24 | 2009-07-07 15:49:49 +0530 | [diff] [blame] | 2376 | DEBUG(MTD_DEBUG_LEVEL0, "%s: Attempt to start " |
| 2377 | "write outside oob\n", __func__); |
Adrian Hunter | 0373615 | 2007-01-31 17:58:29 +0200 | [diff] [blame] | 2378 | return -EINVAL; |
| 2379 | } |
| 2380 | |
Jason Liu | 775adc3 | 2011-02-25 13:06:18 +0800 | [diff] [blame] | 2381 | /* Do not allow write past end of device */ |
Adrian Hunter | 0373615 | 2007-01-31 17:58:29 +0200 | [diff] [blame] | 2382 | if (unlikely(to >= mtd->size || |
| 2383 | ops->ooboffs + ops->ooblen > |
| 2384 | ((mtd->size >> chip->page_shift) - |
| 2385 | (to >> chip->page_shift)) * len)) { |
vimal singh | 20d8e24 | 2009-07-07 15:49:49 +0530 | [diff] [blame] | 2386 | DEBUG(MTD_DEBUG_LEVEL0, "%s: Attempt write beyond " |
| 2387 | "end of device\n", __func__); |
Adrian Hunter | 0373615 | 2007-01-31 17:58:29 +0200 | [diff] [blame] | 2388 | return -EINVAL; |
| 2389 | } |
| 2390 | |
Thomas Gleixner | 7314e9e | 2006-05-25 09:51:54 +0200 | [diff] [blame] | 2391 | chipnr = (int)(to >> chip->chip_shift); |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2392 | chip->select_chip(mtd, chipnr); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2393 | |
Thomas Gleixner | 7314e9e | 2006-05-25 09:51:54 +0200 | [diff] [blame] | 2394 | /* Shift to get page */ |
| 2395 | page = (int)(to >> chip->page_shift); |
| 2396 | |
| 2397 | /* |
| 2398 | * Reset the chip. Some chips (like the Toshiba TC5832DC found in one |
| 2399 | * of my DiskOnChip 2000 test units) will clear the whole data page too |
| 2400 | * if we don't do this. I have no clue why, but I seem to have 'fixed' |
| 2401 | * it in the doc2000 driver in August 1999. dwmw2. |
| 2402 | */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2403 | chip->cmdfunc(mtd, NAND_CMD_RESET, -1, -1); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2404 | |
| 2405 | /* Check, if it is write protected */ |
| 2406 | if (nand_check_wp(mtd)) |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 2407 | return -EROFS; |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 2408 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2409 | /* Invalidate the page cache, if we write to the cached page */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2410 | if (page == chip->pagebuf) |
| 2411 | chip->pagebuf = -1; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2412 | |
Thomas Gleixner | 7bc3312 | 2006-06-20 20:05:05 +0200 | [diff] [blame] | 2413 | memset(chip->oob_poi, 0xff, mtd->oobsize); |
Maxim Levitsky | 782ce79 | 2010-02-22 20:39:36 +0200 | [diff] [blame] | 2414 | nand_fill_oob(chip, ops->oobbuf, ops->ooblen, ops); |
Thomas Gleixner | 7bc3312 | 2006-06-20 20:05:05 +0200 | [diff] [blame] | 2415 | status = chip->ecc.write_oob(mtd, chip, page & chip->pagemask); |
| 2416 | memset(chip->oob_poi, 0xff, mtd->oobsize); |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 2417 | |
Thomas Gleixner | 7bc3312 | 2006-06-20 20:05:05 +0200 | [diff] [blame] | 2418 | if (status) |
| 2419 | return status; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2420 | |
Vitaly Wool | 7014568 | 2006-11-03 18:20:38 +0300 | [diff] [blame] | 2421 | ops->oobretlen = ops->ooblen; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2422 | |
Thomas Gleixner | 7bc3312 | 2006-06-20 20:05:05 +0200 | [diff] [blame] | 2423 | return 0; |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 2424 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2425 | |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 2426 | /** |
| 2427 | * nand_write_oob - [MTD Interface] NAND write data and/or out-of-band |
| 2428 | * @mtd: MTD device structure |
Randy Dunlap | 844d3b4 | 2006-06-28 21:48:27 -0700 | [diff] [blame] | 2429 | * @to: offset to write to |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 2430 | * @ops: oob operation description structure |
| 2431 | */ |
| 2432 | static int nand_write_oob(struct mtd_info *mtd, loff_t to, |
| 2433 | struct mtd_oob_ops *ops) |
| 2434 | { |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 2435 | struct nand_chip *chip = mtd->priv; |
| 2436 | int ret = -ENOTSUPP; |
| 2437 | |
| 2438 | ops->retlen = 0; |
| 2439 | |
| 2440 | /* Do not allow writes past end of device */ |
Vitaly Wool | 7014568 | 2006-11-03 18:20:38 +0300 | [diff] [blame] | 2441 | if (ops->datbuf && (to + ops->len) > mtd->size) { |
vimal singh | 20d8e24 | 2009-07-07 15:49:49 +0530 | [diff] [blame] | 2442 | DEBUG(MTD_DEBUG_LEVEL0, "%s: Attempt write beyond " |
| 2443 | "end of device\n", __func__); |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 2444 | return -EINVAL; |
| 2445 | } |
| 2446 | |
Thomas Gleixner | 7bc3312 | 2006-06-20 20:05:05 +0200 | [diff] [blame] | 2447 | nand_get_device(chip, mtd, FL_WRITING); |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 2448 | |
Florian Fainelli | f8ac041 | 2010-09-07 13:23:43 +0200 | [diff] [blame] | 2449 | switch (ops->mode) { |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 2450 | case MTD_OOB_PLACE: |
| 2451 | case MTD_OOB_AUTO: |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 2452 | case MTD_OOB_RAW: |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 2453 | break; |
| 2454 | |
| 2455 | default: |
| 2456 | goto out; |
| 2457 | } |
| 2458 | |
| 2459 | if (!ops->datbuf) |
| 2460 | ret = nand_do_write_oob(mtd, to, ops); |
| 2461 | else |
| 2462 | ret = nand_do_write_ops(mtd, to, ops); |
| 2463 | |
Florian Fainelli | 7351d3a | 2010-09-07 13:23:45 +0200 | [diff] [blame] | 2464 | out: |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 2465 | nand_release_device(mtd); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2466 | return ret; |
| 2467 | } |
| 2468 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2469 | /** |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2470 | * single_erease_cmd - [GENERIC] NAND standard block erase command function |
| 2471 | * @mtd: MTD device structure |
| 2472 | * @page: the page address of the block which will be erased |
| 2473 | * |
| 2474 | * Standard erase command for NAND chips |
| 2475 | */ |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 2476 | static void single_erase_cmd(struct mtd_info *mtd, int page) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2477 | { |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2478 | struct nand_chip *chip = mtd->priv; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2479 | /* Send commands to erase a block */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2480 | chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page); |
| 2481 | chip->cmdfunc(mtd, NAND_CMD_ERASE2, -1, -1); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2482 | } |
| 2483 | |
| 2484 | /** |
| 2485 | * multi_erease_cmd - [GENERIC] AND specific block erase command function |
| 2486 | * @mtd: MTD device structure |
| 2487 | * @page: the page address of the block which will be erased |
| 2488 | * |
| 2489 | * AND multi block erase command function |
| 2490 | * Erase 4 consecutive blocks |
| 2491 | */ |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 2492 | static void multi_erase_cmd(struct mtd_info *mtd, int page) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2493 | { |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2494 | struct nand_chip *chip = mtd->priv; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2495 | /* Send commands to erase a block */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2496 | chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page++); |
| 2497 | chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page++); |
| 2498 | chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page++); |
| 2499 | chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page); |
| 2500 | chip->cmdfunc(mtd, NAND_CMD_ERASE2, -1, -1); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2501 | } |
| 2502 | |
| 2503 | /** |
| 2504 | * nand_erase - [MTD Interface] erase block(s) |
| 2505 | * @mtd: MTD device structure |
| 2506 | * @instr: erase instruction |
| 2507 | * |
| 2508 | * Erase one ore more blocks |
| 2509 | */ |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 2510 | static int nand_erase(struct mtd_info *mtd, struct erase_info *instr) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2511 | { |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 2512 | return nand_erase_nand(mtd, instr, 0); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2513 | } |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 2514 | |
David A. Marlin | 30f464b | 2005-01-17 18:35:25 +0000 | [diff] [blame] | 2515 | #define BBT_PAGE_MASK 0xffffff3f |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2516 | /** |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2517 | * nand_erase_nand - [Internal] erase block(s) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2518 | * @mtd: MTD device structure |
| 2519 | * @instr: erase instruction |
| 2520 | * @allowbbt: allow erasing the bbt area |
| 2521 | * |
| 2522 | * Erase one ore more blocks |
| 2523 | */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2524 | int nand_erase_nand(struct mtd_info *mtd, struct erase_info *instr, |
| 2525 | int allowbbt) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2526 | { |
Adrian Hunter | 69423d9 | 2008-12-10 13:37:21 +0000 | [diff] [blame] | 2527 | int page, status, pages_per_block, ret, chipnr; |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2528 | struct nand_chip *chip = mtd->priv; |
Florian Fainelli | f8ac041 | 2010-09-07 13:23:43 +0200 | [diff] [blame] | 2529 | loff_t rewrite_bbt[NAND_MAX_CHIPS] = {0}; |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2530 | unsigned int bbt_masked_page = 0xffffffff; |
Adrian Hunter | 69423d9 | 2008-12-10 13:37:21 +0000 | [diff] [blame] | 2531 | loff_t len; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2532 | |
vimal singh | 20d8e24 | 2009-07-07 15:49:49 +0530 | [diff] [blame] | 2533 | DEBUG(MTD_DEBUG_LEVEL3, "%s: start = 0x%012llx, len = %llu\n", |
| 2534 | __func__, (unsigned long long)instr->addr, |
| 2535 | (unsigned long long)instr->len); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2536 | |
Vimal Singh | 6fe5a6a | 2010-02-03 14:12:24 +0530 | [diff] [blame] | 2537 | if (check_offs_len(mtd, instr->addr, instr->len)) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2538 | return -EINVAL; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2539 | |
Adrian Hunter | bb0eb21 | 2008-08-12 12:40:50 +0300 | [diff] [blame] | 2540 | instr->fail_addr = MTD_FAIL_ADDR_UNKNOWN; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2541 | |
| 2542 | /* Grab the lock and see if the device is available */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2543 | nand_get_device(chip, mtd, FL_ERASING); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2544 | |
| 2545 | /* Shift to get first page */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2546 | page = (int)(instr->addr >> chip->page_shift); |
| 2547 | chipnr = (int)(instr->addr >> chip->chip_shift); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2548 | |
| 2549 | /* Calculate pages in each block */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2550 | pages_per_block = 1 << (chip->phys_erase_shift - chip->page_shift); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2551 | |
| 2552 | /* Select the NAND device */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2553 | chip->select_chip(mtd, chipnr); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2554 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2555 | /* Check, if it is write protected */ |
| 2556 | if (nand_check_wp(mtd)) { |
vimal singh | 20d8e24 | 2009-07-07 15:49:49 +0530 | [diff] [blame] | 2557 | DEBUG(MTD_DEBUG_LEVEL0, "%s: Device is write protected!!!\n", |
| 2558 | __func__); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2559 | instr->state = MTD_ERASE_FAILED; |
| 2560 | goto erase_exit; |
| 2561 | } |
| 2562 | |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2563 | /* |
| 2564 | * If BBT requires refresh, set the BBT page mask to see if the BBT |
| 2565 | * should be rewritten. Otherwise the mask is set to 0xffffffff which |
| 2566 | * can not be matched. This is also done when the bbt is actually |
| 2567 | * erased to avoid recusrsive updates |
| 2568 | */ |
| 2569 | if (chip->options & BBT_AUTO_REFRESH && !allowbbt) |
| 2570 | bbt_masked_page = chip->bbt_td->pages[chipnr] & BBT_PAGE_MASK; |
David A. Marlin | 30f464b | 2005-01-17 18:35:25 +0000 | [diff] [blame] | 2571 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2572 | /* Loop through the pages */ |
| 2573 | len = instr->len; |
| 2574 | |
| 2575 | instr->state = MTD_ERASING; |
| 2576 | |
| 2577 | while (len) { |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2578 | /* |
| 2579 | * heck if we have a bad block, we do not erase bad blocks ! |
| 2580 | */ |
| 2581 | if (nand_block_checkbad(mtd, ((loff_t) page) << |
| 2582 | chip->page_shift, 0, allowbbt)) { |
vimal singh | 20d8e24 | 2009-07-07 15:49:49 +0530 | [diff] [blame] | 2583 | printk(KERN_WARNING "%s: attempt to erase a bad block " |
| 2584 | "at page 0x%08x\n", __func__, page); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2585 | instr->state = MTD_ERASE_FAILED; |
| 2586 | goto erase_exit; |
| 2587 | } |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 2588 | |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2589 | /* |
| 2590 | * Invalidate the page cache, if we erase the block which |
| 2591 | * contains the current cached page |
| 2592 | */ |
| 2593 | if (page <= chip->pagebuf && chip->pagebuf < |
| 2594 | (page + pages_per_block)) |
| 2595 | chip->pagebuf = -1; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2596 | |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2597 | chip->erase_cmd(mtd, page & chip->pagemask); |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 2598 | |
Thomas Gleixner | 7bc3312 | 2006-06-20 20:05:05 +0200 | [diff] [blame] | 2599 | status = chip->waitfunc(mtd, chip); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2600 | |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2601 | /* |
| 2602 | * See if operation failed and additional status checks are |
| 2603 | * available |
| 2604 | */ |
| 2605 | if ((status & NAND_STATUS_FAIL) && (chip->errstat)) |
| 2606 | status = chip->errstat(mtd, chip, FL_ERASING, |
| 2607 | status, page); |
David A. Marlin | 068e3c0 | 2005-01-24 03:07:46 +0000 | [diff] [blame] | 2608 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2609 | /* See if block erase succeeded */ |
David A. Marlin | a4ab4c5 | 2005-01-23 18:30:53 +0000 | [diff] [blame] | 2610 | if (status & NAND_STATUS_FAIL) { |
vimal singh | 20d8e24 | 2009-07-07 15:49:49 +0530 | [diff] [blame] | 2611 | DEBUG(MTD_DEBUG_LEVEL0, "%s: Failed erase, " |
| 2612 | "page 0x%08x\n", __func__, page); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2613 | instr->state = MTD_ERASE_FAILED; |
Adrian Hunter | 69423d9 | 2008-12-10 13:37:21 +0000 | [diff] [blame] | 2614 | instr->fail_addr = |
| 2615 | ((loff_t)page << chip->page_shift); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2616 | goto erase_exit; |
| 2617 | } |
David A. Marlin | 30f464b | 2005-01-17 18:35:25 +0000 | [diff] [blame] | 2618 | |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2619 | /* |
| 2620 | * If BBT requires refresh, set the BBT rewrite flag to the |
| 2621 | * page being erased |
| 2622 | */ |
| 2623 | if (bbt_masked_page != 0xffffffff && |
| 2624 | (page & BBT_PAGE_MASK) == bbt_masked_page) |
Adrian Hunter | 69423d9 | 2008-12-10 13:37:21 +0000 | [diff] [blame] | 2625 | rewrite_bbt[chipnr] = |
| 2626 | ((loff_t)page << chip->page_shift); |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 2627 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2628 | /* Increment page address and decrement length */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2629 | len -= (1 << chip->phys_erase_shift); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2630 | page += pages_per_block; |
| 2631 | |
| 2632 | /* Check, if we cross a chip boundary */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2633 | if (len && !(page & chip->pagemask)) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2634 | chipnr++; |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2635 | chip->select_chip(mtd, -1); |
| 2636 | chip->select_chip(mtd, chipnr); |
David A. Marlin | 30f464b | 2005-01-17 18:35:25 +0000 | [diff] [blame] | 2637 | |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2638 | /* |
| 2639 | * If BBT requires refresh and BBT-PERCHIP, set the BBT |
| 2640 | * page mask to see if this BBT should be rewritten |
| 2641 | */ |
| 2642 | if (bbt_masked_page != 0xffffffff && |
| 2643 | (chip->bbt_td->options & NAND_BBT_PERCHIP)) |
| 2644 | bbt_masked_page = chip->bbt_td->pages[chipnr] & |
| 2645 | BBT_PAGE_MASK; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2646 | } |
| 2647 | } |
| 2648 | instr->state = MTD_ERASE_DONE; |
| 2649 | |
Florian Fainelli | 7351d3a | 2010-09-07 13:23:45 +0200 | [diff] [blame] | 2650 | erase_exit: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2651 | |
| 2652 | ret = instr->state == MTD_ERASE_DONE ? 0 : -EIO; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2653 | |
| 2654 | /* Deselect and wake up anyone waiting on the device */ |
| 2655 | nand_release_device(mtd); |
| 2656 | |
David Woodhouse | 49defc0 | 2007-10-06 15:01:59 -0400 | [diff] [blame] | 2657 | /* Do call back function */ |
| 2658 | if (!ret) |
| 2659 | mtd_erase_callback(instr); |
| 2660 | |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2661 | /* |
| 2662 | * If BBT requires refresh and erase was successful, rewrite any |
| 2663 | * selected bad block tables |
| 2664 | */ |
| 2665 | if (bbt_masked_page == 0xffffffff || ret) |
| 2666 | return ret; |
| 2667 | |
| 2668 | for (chipnr = 0; chipnr < chip->numchips; chipnr++) { |
| 2669 | if (!rewrite_bbt[chipnr]) |
| 2670 | continue; |
| 2671 | /* update the BBT for chip */ |
vimal singh | 20d8e24 | 2009-07-07 15:49:49 +0530 | [diff] [blame] | 2672 | DEBUG(MTD_DEBUG_LEVEL0, "%s: nand_update_bbt " |
| 2673 | "(%d:0x%0llx 0x%0x)\n", __func__, chipnr, |
| 2674 | rewrite_bbt[chipnr], chip->bbt_td->pages[chipnr]); |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2675 | nand_update_bbt(mtd, rewrite_bbt[chipnr]); |
David A. Marlin | 30f464b | 2005-01-17 18:35:25 +0000 | [diff] [blame] | 2676 | } |
| 2677 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2678 | /* Return more or less happy */ |
| 2679 | return ret; |
| 2680 | } |
| 2681 | |
| 2682 | /** |
| 2683 | * nand_sync - [MTD Interface] sync |
| 2684 | * @mtd: MTD device structure |
| 2685 | * |
| 2686 | * Sync is actually a wait for chip ready function |
| 2687 | */ |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 2688 | static void nand_sync(struct mtd_info *mtd) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2689 | { |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2690 | struct nand_chip *chip = mtd->priv; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2691 | |
vimal singh | 20d8e24 | 2009-07-07 15:49:49 +0530 | [diff] [blame] | 2692 | DEBUG(MTD_DEBUG_LEVEL3, "%s: called\n", __func__); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2693 | |
| 2694 | /* Grab the lock and see if the device is available */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2695 | nand_get_device(chip, mtd, FL_SYNCING); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2696 | /* Release it and go back */ |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 2697 | nand_release_device(mtd); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2698 | } |
| 2699 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2700 | /** |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2701 | * nand_block_isbad - [MTD Interface] Check if block at offset is bad |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2702 | * @mtd: MTD device structure |
Randy Dunlap | 844d3b4 | 2006-06-28 21:48:27 -0700 | [diff] [blame] | 2703 | * @offs: offset relative to mtd start |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2704 | */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2705 | static int nand_block_isbad(struct mtd_info *mtd, loff_t offs) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2706 | { |
| 2707 | /* Check for invalid offset */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2708 | if (offs > mtd->size) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2709 | return -EINVAL; |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 2710 | |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2711 | return nand_block_checkbad(mtd, offs, 1, 0); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2712 | } |
| 2713 | |
| 2714 | /** |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2715 | * nand_block_markbad - [MTD Interface] Mark block at the given offset as bad |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2716 | * @mtd: MTD device structure |
| 2717 | * @ofs: offset relative to mtd start |
| 2718 | */ |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 2719 | static int nand_block_markbad(struct mtd_info *mtd, loff_t ofs) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2720 | { |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2721 | struct nand_chip *chip = mtd->priv; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2722 | int ret; |
| 2723 | |
Florian Fainelli | f8ac041 | 2010-09-07 13:23:43 +0200 | [diff] [blame] | 2724 | ret = nand_block_isbad(mtd, ofs); |
| 2725 | if (ret) { |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 2726 | /* If it was bad already, return success and do nothing. */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2727 | if (ret > 0) |
| 2728 | return 0; |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 2729 | return ret; |
| 2730 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2731 | |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2732 | return chip->block_markbad(mtd, ofs); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2733 | } |
| 2734 | |
| 2735 | /** |
Vitaly Wool | 962034f | 2005-09-15 14:58:53 +0100 | [diff] [blame] | 2736 | * nand_suspend - [MTD Interface] Suspend the NAND flash |
| 2737 | * @mtd: MTD device structure |
| 2738 | */ |
| 2739 | static int nand_suspend(struct mtd_info *mtd) |
| 2740 | { |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2741 | struct nand_chip *chip = mtd->priv; |
Vitaly Wool | 962034f | 2005-09-15 14:58:53 +0100 | [diff] [blame] | 2742 | |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2743 | return nand_get_device(chip, mtd, FL_PM_SUSPENDED); |
Vitaly Wool | 962034f | 2005-09-15 14:58:53 +0100 | [diff] [blame] | 2744 | } |
| 2745 | |
| 2746 | /** |
| 2747 | * nand_resume - [MTD Interface] Resume the NAND flash |
| 2748 | * @mtd: MTD device structure |
| 2749 | */ |
| 2750 | static void nand_resume(struct mtd_info *mtd) |
| 2751 | { |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2752 | struct nand_chip *chip = mtd->priv; |
Vitaly Wool | 962034f | 2005-09-15 14:58:53 +0100 | [diff] [blame] | 2753 | |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2754 | if (chip->state == FL_PM_SUSPENDED) |
Vitaly Wool | 962034f | 2005-09-15 14:58:53 +0100 | [diff] [blame] | 2755 | nand_release_device(mtd); |
| 2756 | else |
vimal singh | 20d8e24 | 2009-07-07 15:49:49 +0530 | [diff] [blame] | 2757 | printk(KERN_ERR "%s called for a chip which is not " |
| 2758 | "in suspended state\n", __func__); |
Vitaly Wool | 962034f | 2005-09-15 14:58:53 +0100 | [diff] [blame] | 2759 | } |
| 2760 | |
Thomas Gleixner | a36ed29 | 2006-05-23 11:37:03 +0200 | [diff] [blame] | 2761 | /* |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 2762 | * Set default functions |
| 2763 | */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2764 | static void nand_set_defaults(struct nand_chip *chip, int busw) |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 2765 | { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2766 | /* check for proper chip_delay setup, set 20us if not */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2767 | if (!chip->chip_delay) |
| 2768 | chip->chip_delay = 20; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2769 | |
| 2770 | /* check, if a user supplied command function given */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2771 | if (chip->cmdfunc == NULL) |
| 2772 | chip->cmdfunc = nand_command; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2773 | |
| 2774 | /* check, if a user supplied wait function given */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2775 | if (chip->waitfunc == NULL) |
| 2776 | chip->waitfunc = nand_wait; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2777 | |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2778 | if (!chip->select_chip) |
| 2779 | chip->select_chip = nand_select_chip; |
| 2780 | if (!chip->read_byte) |
| 2781 | chip->read_byte = busw ? nand_read_byte16 : nand_read_byte; |
| 2782 | if (!chip->read_word) |
| 2783 | chip->read_word = nand_read_word; |
| 2784 | if (!chip->block_bad) |
| 2785 | chip->block_bad = nand_block_bad; |
| 2786 | if (!chip->block_markbad) |
| 2787 | chip->block_markbad = nand_default_block_markbad; |
| 2788 | if (!chip->write_buf) |
| 2789 | chip->write_buf = busw ? nand_write_buf16 : nand_write_buf; |
| 2790 | if (!chip->read_buf) |
| 2791 | chip->read_buf = busw ? nand_read_buf16 : nand_read_buf; |
| 2792 | if (!chip->verify_buf) |
| 2793 | chip->verify_buf = busw ? nand_verify_buf16 : nand_verify_buf; |
| 2794 | if (!chip->scan_bbt) |
| 2795 | chip->scan_bbt = nand_default_bbt; |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 2796 | |
| 2797 | if (!chip->controller) { |
| 2798 | chip->controller = &chip->hwcontrol; |
| 2799 | spin_lock_init(&chip->controller->lock); |
| 2800 | init_waitqueue_head(&chip->controller->wq); |
| 2801 | } |
| 2802 | |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 2803 | } |
| 2804 | |
| 2805 | /* |
Florian Fainelli | d1e1f4e | 2010-08-30 18:32:24 +0200 | [diff] [blame] | 2806 | * sanitize ONFI strings so we can safely print them |
| 2807 | */ |
| 2808 | static void sanitize_string(uint8_t *s, size_t len) |
| 2809 | { |
| 2810 | ssize_t i; |
| 2811 | |
| 2812 | /* null terminate */ |
| 2813 | s[len - 1] = 0; |
| 2814 | |
| 2815 | /* remove non printable chars */ |
| 2816 | for (i = 0; i < len - 1; i++) { |
| 2817 | if (s[i] < ' ' || s[i] > 127) |
| 2818 | s[i] = '?'; |
| 2819 | } |
| 2820 | |
| 2821 | /* remove trailing spaces */ |
| 2822 | strim(s); |
| 2823 | } |
| 2824 | |
| 2825 | static u16 onfi_crc16(u16 crc, u8 const *p, size_t len) |
| 2826 | { |
| 2827 | int i; |
| 2828 | while (len--) { |
| 2829 | crc ^= *p++ << 8; |
| 2830 | for (i = 0; i < 8; i++) |
| 2831 | crc = (crc << 1) ^ ((crc & 0x8000) ? 0x8005 : 0); |
| 2832 | } |
| 2833 | |
| 2834 | return crc; |
| 2835 | } |
| 2836 | |
| 2837 | /* |
Florian Fainelli | 6fb277b | 2010-09-01 22:28:59 +0200 | [diff] [blame] | 2838 | * Check if the NAND chip is ONFI compliant, returns 1 if it is, 0 otherwise |
| 2839 | */ |
| 2840 | static int nand_flash_detect_onfi(struct mtd_info *mtd, struct nand_chip *chip, |
| 2841 | int busw) |
| 2842 | { |
| 2843 | struct nand_onfi_params *p = &chip->onfi_params; |
| 2844 | int i; |
| 2845 | int val; |
| 2846 | |
| 2847 | /* try ONFI for unknow chip or LP */ |
| 2848 | chip->cmdfunc(mtd, NAND_CMD_READID, 0x20, -1); |
| 2849 | if (chip->read_byte(mtd) != 'O' || chip->read_byte(mtd) != 'N' || |
| 2850 | chip->read_byte(mtd) != 'F' || chip->read_byte(mtd) != 'I') |
| 2851 | return 0; |
| 2852 | |
| 2853 | printk(KERN_INFO "ONFI flash detected\n"); |
| 2854 | chip->cmdfunc(mtd, NAND_CMD_PARAM, 0, -1); |
| 2855 | for (i = 0; i < 3; i++) { |
| 2856 | chip->read_buf(mtd, (uint8_t *)p, sizeof(*p)); |
| 2857 | if (onfi_crc16(ONFI_CRC_BASE, (uint8_t *)p, 254) == |
| 2858 | le16_to_cpu(p->crc)) { |
| 2859 | printk(KERN_INFO "ONFI param page %d valid\n", i); |
| 2860 | break; |
| 2861 | } |
| 2862 | } |
| 2863 | |
| 2864 | if (i == 3) |
| 2865 | return 0; |
| 2866 | |
| 2867 | /* check version */ |
| 2868 | val = le16_to_cpu(p->revision); |
Brian Norris | b7b1a29 | 2010-12-12 00:23:33 -0800 | [diff] [blame] | 2869 | if (val & (1 << 5)) |
| 2870 | chip->onfi_version = 23; |
| 2871 | else if (val & (1 << 4)) |
Florian Fainelli | 6fb277b | 2010-09-01 22:28:59 +0200 | [diff] [blame] | 2872 | chip->onfi_version = 22; |
| 2873 | else if (val & (1 << 3)) |
| 2874 | chip->onfi_version = 21; |
| 2875 | else if (val & (1 << 2)) |
| 2876 | chip->onfi_version = 20; |
Brian Norris | b7b1a29 | 2010-12-12 00:23:33 -0800 | [diff] [blame] | 2877 | else if (val & (1 << 1)) |
Florian Fainelli | 6fb277b | 2010-09-01 22:28:59 +0200 | [diff] [blame] | 2878 | chip->onfi_version = 10; |
Brian Norris | b7b1a29 | 2010-12-12 00:23:33 -0800 | [diff] [blame] | 2879 | else |
| 2880 | chip->onfi_version = 0; |
| 2881 | |
| 2882 | if (!chip->onfi_version) { |
| 2883 | printk(KERN_INFO "%s: unsupported ONFI version: %d\n", |
| 2884 | __func__, val); |
| 2885 | return 0; |
| 2886 | } |
Florian Fainelli | 6fb277b | 2010-09-01 22:28:59 +0200 | [diff] [blame] | 2887 | |
| 2888 | sanitize_string(p->manufacturer, sizeof(p->manufacturer)); |
| 2889 | sanitize_string(p->model, sizeof(p->model)); |
| 2890 | if (!mtd->name) |
| 2891 | mtd->name = p->model; |
| 2892 | mtd->writesize = le32_to_cpu(p->byte_per_page); |
| 2893 | mtd->erasesize = le32_to_cpu(p->pages_per_block) * mtd->writesize; |
| 2894 | mtd->oobsize = le16_to_cpu(p->spare_bytes_per_page); |
David Woodhouse | 4ccb3b4 | 2010-12-03 16:36:34 +0000 | [diff] [blame] | 2895 | chip->chipsize = (uint64_t)le32_to_cpu(p->blocks_per_lun) * mtd->erasesize; |
Florian Fainelli | 6fb277b | 2010-09-01 22:28:59 +0200 | [diff] [blame] | 2896 | busw = 0; |
| 2897 | if (le16_to_cpu(p->features) & 1) |
| 2898 | busw = NAND_BUSWIDTH_16; |
| 2899 | |
| 2900 | chip->options &= ~NAND_CHIPOPTIONS_MSK; |
| 2901 | chip->options |= (NAND_NO_READRDY | |
| 2902 | NAND_NO_AUTOINCR) & NAND_CHIPOPTIONS_MSK; |
| 2903 | |
| 2904 | return 1; |
| 2905 | } |
| 2906 | |
| 2907 | /* |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2908 | * Get the flash and manufacturer id and lookup if the type is supported |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 2909 | */ |
| 2910 | static struct nand_flash_dev *nand_get_flash_type(struct mtd_info *mtd, |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2911 | struct nand_chip *chip, |
Florian Fainelli | 7351d3a | 2010-09-07 13:23:45 +0200 | [diff] [blame] | 2912 | int busw, |
| 2913 | int *maf_id, int *dev_id, |
David Woodhouse | 5e81e88 | 2010-02-26 18:32:56 +0000 | [diff] [blame] | 2914 | struct nand_flash_dev *type) |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 2915 | { |
Florian Fainelli | d1e1f4e | 2010-08-30 18:32:24 +0200 | [diff] [blame] | 2916 | int i, maf_idx; |
Kevin Cernekee | 426c457 | 2010-05-04 20:58:03 -0700 | [diff] [blame] | 2917 | u8 id_data[8]; |
Florian Fainelli | 6fb277b | 2010-09-01 22:28:59 +0200 | [diff] [blame] | 2918 | int ret; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2919 | |
| 2920 | /* Select the device */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2921 | chip->select_chip(mtd, 0); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2922 | |
Karl Beldan | ef89a88 | 2008-09-15 14:37:29 +0200 | [diff] [blame] | 2923 | /* |
| 2924 | * Reset the chip, required by some chips (e.g. Micron MT29FxGxxxxx) |
| 2925 | * after power-up |
| 2926 | */ |
| 2927 | chip->cmdfunc(mtd, NAND_CMD_RESET, -1, -1); |
| 2928 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2929 | /* Send the command for reading device ID */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2930 | chip->cmdfunc(mtd, NAND_CMD_READID, 0x00, -1); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2931 | |
| 2932 | /* Read manufacturer and device IDs */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 2933 | *maf_id = chip->read_byte(mtd); |
Florian Fainelli | d1e1f4e | 2010-08-30 18:32:24 +0200 | [diff] [blame] | 2934 | *dev_id = chip->read_byte(mtd); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2935 | |
Ben Dooks | ed8165c | 2008-04-14 14:58:58 +0100 | [diff] [blame] | 2936 | /* Try again to make sure, as some systems the bus-hold or other |
| 2937 | * interface concerns can cause random data which looks like a |
| 2938 | * possibly credible NAND flash to appear. If the two results do |
| 2939 | * not match, ignore the device completely. |
| 2940 | */ |
| 2941 | |
| 2942 | chip->cmdfunc(mtd, NAND_CMD_READID, 0x00, -1); |
| 2943 | |
Florian Fainelli | d1e1f4e | 2010-08-30 18:32:24 +0200 | [diff] [blame] | 2944 | for (i = 0; i < 2; i++) |
Kevin Cernekee | 426c457 | 2010-05-04 20:58:03 -0700 | [diff] [blame] | 2945 | id_data[i] = chip->read_byte(mtd); |
Ben Dooks | ed8165c | 2008-04-14 14:58:58 +0100 | [diff] [blame] | 2946 | |
Florian Fainelli | d1e1f4e | 2010-08-30 18:32:24 +0200 | [diff] [blame] | 2947 | if (id_data[0] != *maf_id || id_data[1] != *dev_id) { |
Ben Dooks | ed8165c | 2008-04-14 14:58:58 +0100 | [diff] [blame] | 2948 | printk(KERN_INFO "%s: second ID read did not match " |
| 2949 | "%02x,%02x against %02x,%02x\n", __func__, |
Florian Fainelli | d1e1f4e | 2010-08-30 18:32:24 +0200 | [diff] [blame] | 2950 | *maf_id, *dev_id, id_data[0], id_data[1]); |
Ben Dooks | ed8165c | 2008-04-14 14:58:58 +0100 | [diff] [blame] | 2951 | return ERR_PTR(-ENODEV); |
| 2952 | } |
| 2953 | |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 2954 | if (!type) |
David Woodhouse | 5e81e88 | 2010-02-26 18:32:56 +0000 | [diff] [blame] | 2955 | type = nand_flash_ids; |
| 2956 | |
| 2957 | for (; type->name != NULL; type++) |
Florian Fainelli | d1e1f4e | 2010-08-30 18:32:24 +0200 | [diff] [blame] | 2958 | if (*dev_id == type->id) |
Florian Fainelli | f8ac041 | 2010-09-07 13:23:43 +0200 | [diff] [blame] | 2959 | break; |
David Woodhouse | 5e81e88 | 2010-02-26 18:32:56 +0000 | [diff] [blame] | 2960 | |
Florian Fainelli | d1e1f4e | 2010-08-30 18:32:24 +0200 | [diff] [blame] | 2961 | chip->onfi_version = 0; |
| 2962 | if (!type->name || !type->pagesize) { |
Florian Fainelli | 6fb277b | 2010-09-01 22:28:59 +0200 | [diff] [blame] | 2963 | /* Check is chip is ONFI compliant */ |
| 2964 | ret = nand_flash_detect_onfi(mtd, chip, busw); |
| 2965 | if (ret) |
| 2966 | goto ident_done; |
Florian Fainelli | d1e1f4e | 2010-08-30 18:32:24 +0200 | [diff] [blame] | 2967 | } |
| 2968 | |
| 2969 | chip->cmdfunc(mtd, NAND_CMD_READID, 0x00, -1); |
| 2970 | |
| 2971 | /* Read entire ID string */ |
| 2972 | |
| 2973 | for (i = 0; i < 8; i++) |
| 2974 | id_data[i] = chip->read_byte(mtd); |
| 2975 | |
David Woodhouse | 5e81e88 | 2010-02-26 18:32:56 +0000 | [diff] [blame] | 2976 | if (!type->name) |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 2977 | return ERR_PTR(-ENODEV); |
| 2978 | |
Thomas Gleixner | ba0251f | 2006-05-27 01:02:13 +0200 | [diff] [blame] | 2979 | if (!mtd->name) |
| 2980 | mtd->name = type->name; |
| 2981 | |
Adrian Hunter | 69423d9 | 2008-12-10 13:37:21 +0000 | [diff] [blame] | 2982 | chip->chipsize = (uint64_t)type->chipsize << 20; |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 2983 | |
Huang Shijie | 12a40a5 | 2010-09-27 10:43:53 +0800 | [diff] [blame] | 2984 | if (!type->pagesize && chip->init_size) { |
| 2985 | /* set the pagesize, oobsize, erasesize by the driver*/ |
| 2986 | busw = chip->init_size(mtd, chip, id_data); |
| 2987 | } else if (!type->pagesize) { |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 2988 | int extid; |
Thomas Gleixner | 29072b9 | 2006-09-28 15:38:36 +0200 | [diff] [blame] | 2989 | /* The 3rd id byte holds MLC / multichip data */ |
Kevin Cernekee | 426c457 | 2010-05-04 20:58:03 -0700 | [diff] [blame] | 2990 | chip->cellinfo = id_data[2]; |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 2991 | /* The 4th id byte is the important one */ |
Kevin Cernekee | 426c457 | 2010-05-04 20:58:03 -0700 | [diff] [blame] | 2992 | extid = id_data[3]; |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 2993 | |
Kevin Cernekee | 426c457 | 2010-05-04 20:58:03 -0700 | [diff] [blame] | 2994 | /* |
| 2995 | * Field definitions are in the following datasheets: |
| 2996 | * Old style (4,5 byte ID): Samsung K9GAG08U0M (p.32) |
Brian Norris | 34c5bf6 | 2010-08-20 10:50:43 -0700 | [diff] [blame] | 2997 | * New style (6 byte ID): Samsung K9GBG08U0M (p.40) |
Kevin Cernekee | 426c457 | 2010-05-04 20:58:03 -0700 | [diff] [blame] | 2998 | * |
| 2999 | * Check for wraparound + Samsung ID + nonzero 6th byte |
| 3000 | * to decide what to do. |
| 3001 | */ |
| 3002 | if (id_data[0] == id_data[6] && id_data[1] == id_data[7] && |
| 3003 | id_data[0] == NAND_MFR_SAMSUNG && |
Tilman Sauerbeck | cfe3fda | 2010-08-20 14:01:47 -0700 | [diff] [blame] | 3004 | (chip->cellinfo & NAND_CI_CELLTYPE_MSK) && |
Kevin Cernekee | 426c457 | 2010-05-04 20:58:03 -0700 | [diff] [blame] | 3005 | id_data[5] != 0x00) { |
| 3006 | /* Calc pagesize */ |
| 3007 | mtd->writesize = 2048 << (extid & 0x03); |
| 3008 | extid >>= 2; |
| 3009 | /* Calc oobsize */ |
Brian Norris | 34c5bf6 | 2010-08-20 10:50:43 -0700 | [diff] [blame] | 3010 | switch (extid & 0x03) { |
| 3011 | case 1: |
| 3012 | mtd->oobsize = 128; |
| 3013 | break; |
| 3014 | case 2: |
| 3015 | mtd->oobsize = 218; |
| 3016 | break; |
| 3017 | case 3: |
| 3018 | mtd->oobsize = 400; |
| 3019 | break; |
| 3020 | default: |
| 3021 | mtd->oobsize = 436; |
| 3022 | break; |
| 3023 | } |
Kevin Cernekee | 426c457 | 2010-05-04 20:58:03 -0700 | [diff] [blame] | 3024 | extid >>= 2; |
| 3025 | /* Calc blocksize */ |
| 3026 | mtd->erasesize = (128 * 1024) << |
| 3027 | (((extid >> 1) & 0x04) | (extid & 0x03)); |
| 3028 | busw = 0; |
| 3029 | } else { |
| 3030 | /* Calc pagesize */ |
| 3031 | mtd->writesize = 1024 << (extid & 0x03); |
| 3032 | extid >>= 2; |
| 3033 | /* Calc oobsize */ |
| 3034 | mtd->oobsize = (8 << (extid & 0x01)) * |
| 3035 | (mtd->writesize >> 9); |
| 3036 | extid >>= 2; |
| 3037 | /* Calc blocksize. Blocksize is multiples of 64KiB */ |
| 3038 | mtd->erasesize = (64 * 1024) << (extid & 0x03); |
| 3039 | extid >>= 2; |
| 3040 | /* Get buswidth information */ |
| 3041 | busw = (extid & 0x01) ? NAND_BUSWIDTH_16 : 0; |
| 3042 | } |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 3043 | } else { |
| 3044 | /* |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 3045 | * Old devices have chip data hardcoded in the device id table |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 3046 | */ |
Thomas Gleixner | ba0251f | 2006-05-27 01:02:13 +0200 | [diff] [blame] | 3047 | mtd->erasesize = type->erasesize; |
| 3048 | mtd->writesize = type->pagesize; |
Thomas Gleixner | 4cbb9b8 | 2006-05-23 12:37:31 +0200 | [diff] [blame] | 3049 | mtd->oobsize = mtd->writesize / 32; |
Thomas Gleixner | ba0251f | 2006-05-27 01:02:13 +0200 | [diff] [blame] | 3050 | busw = type->options & NAND_BUSWIDTH_16; |
Brian Norris | 2173bae | 2010-08-19 08:11:02 -0700 | [diff] [blame] | 3051 | |
| 3052 | /* |
| 3053 | * Check for Spansion/AMD ID + repeating 5th, 6th byte since |
| 3054 | * some Spansion chips have erasesize that conflicts with size |
| 3055 | * listed in nand_ids table |
| 3056 | * Data sheet (5 byte ID): Spansion S30ML-P ORNAND (p.39) |
| 3057 | */ |
| 3058 | if (*maf_id == NAND_MFR_AMD && id_data[4] != 0x00 && |
| 3059 | id_data[5] == 0x00 && id_data[6] == 0x00 && |
| 3060 | id_data[7] == 0x00 && mtd->writesize == 512) { |
| 3061 | mtd->erasesize = 128 * 1024; |
| 3062 | mtd->erasesize <<= ((id_data[3] & 0x03) << 1); |
| 3063 | } |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 3064 | } |
Florian Fainelli | d1e1f4e | 2010-08-30 18:32:24 +0200 | [diff] [blame] | 3065 | /* Get chip options, preserve non chip based options */ |
| 3066 | chip->options &= ~NAND_CHIPOPTIONS_MSK; |
| 3067 | chip->options |= type->options & NAND_CHIPOPTIONS_MSK; |
| 3068 | |
| 3069 | /* Check if chip is a not a samsung device. Do not clear the |
| 3070 | * options for chips which are not having an extended id. |
| 3071 | */ |
| 3072 | if (*maf_id != NAND_MFR_SAMSUNG && !type->pagesize) |
| 3073 | chip->options &= ~NAND_SAMSUNG_LP_OPTIONS; |
| 3074 | ident_done: |
| 3075 | |
| 3076 | /* |
| 3077 | * Set chip as a default. Board drivers can override it, if necessary |
| 3078 | */ |
| 3079 | chip->options |= NAND_NO_AUTOINCR; |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 3080 | |
| 3081 | /* Try to identify manufacturer */ |
David Woodhouse | 9a90986 | 2006-07-15 13:26:18 +0100 | [diff] [blame] | 3082 | for (maf_idx = 0; nand_manuf_ids[maf_idx].id != 0x0; maf_idx++) { |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 3083 | if (nand_manuf_ids[maf_idx].id == *maf_id) |
| 3084 | break; |
| 3085 | } |
| 3086 | |
| 3087 | /* |
| 3088 | * Check, if buswidth is correct. Hardware drivers should set |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 3089 | * chip correct ! |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 3090 | */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 3091 | if (busw != (chip->options & NAND_BUSWIDTH_16)) { |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 3092 | printk(KERN_INFO "NAND device: Manufacturer ID:" |
| 3093 | " 0x%02x, Chip ID: 0x%02x (%s %s)\n", *maf_id, |
Florian Fainelli | d1e1f4e | 2010-08-30 18:32:24 +0200 | [diff] [blame] | 3094 | *dev_id, nand_manuf_ids[maf_idx].name, mtd->name); |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 3095 | printk(KERN_WARNING "NAND bus width %d instead %d bit\n", |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 3096 | (chip->options & NAND_BUSWIDTH_16) ? 16 : 8, |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 3097 | busw ? 16 : 8); |
| 3098 | return ERR_PTR(-EINVAL); |
| 3099 | } |
| 3100 | |
| 3101 | /* Calculate the address shift from the page size */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 3102 | chip->page_shift = ffs(mtd->writesize) - 1; |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 3103 | /* Convert chipsize to number of pages per chip -1. */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 3104 | chip->pagemask = (chip->chipsize >> chip->page_shift) - 1; |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 3105 | |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 3106 | chip->bbt_erase_shift = chip->phys_erase_shift = |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 3107 | ffs(mtd->erasesize) - 1; |
Adrian Hunter | 69423d9 | 2008-12-10 13:37:21 +0000 | [diff] [blame] | 3108 | if (chip->chipsize & 0xffffffff) |
| 3109 | chip->chip_shift = ffs((unsigned)chip->chipsize) - 1; |
Florian Fainelli | 7351d3a | 2010-09-07 13:23:45 +0200 | [diff] [blame] | 3110 | else { |
| 3111 | chip->chip_shift = ffs((unsigned)(chip->chipsize >> 32)); |
| 3112 | chip->chip_shift += 32 - 1; |
| 3113 | } |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 3114 | |
| 3115 | /* Set the bad block position */ |
Brian Norris | 065a1ed | 2010-08-18 11:25:04 -0700 | [diff] [blame] | 3116 | if (mtd->writesize > 512 || (busw & NAND_BUSWIDTH_16)) |
Brian Norris | c7b28e2 | 2010-07-13 15:13:00 -0700 | [diff] [blame] | 3117 | chip->badblockpos = NAND_LARGE_BADBLOCK_POS; |
Brian Norris | 065a1ed | 2010-08-18 11:25:04 -0700 | [diff] [blame] | 3118 | else |
| 3119 | chip->badblockpos = NAND_SMALL_BADBLOCK_POS; |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 3120 | |
Kevin Cernekee | b60b08b | 2010-05-04 20:58:10 -0700 | [diff] [blame] | 3121 | /* |
| 3122 | * Bad block marker is stored in the last page of each block |
Brian Norris | c7b28e2 | 2010-07-13 15:13:00 -0700 | [diff] [blame] | 3123 | * on Samsung and Hynix MLC devices; stored in first two pages |
| 3124 | * of each block on Micron devices with 2KiB pages and on |
Brian Norris | 13ed7ae | 2010-08-20 12:36:12 -0700 | [diff] [blame] | 3125 | * SLC Samsung, Hynix, Toshiba and AMD/Spansion. All others scan |
| 3126 | * only the first page. |
Kevin Cernekee | b60b08b | 2010-05-04 20:58:10 -0700 | [diff] [blame] | 3127 | */ |
| 3128 | if ((chip->cellinfo & NAND_CI_CELLTYPE_MSK) && |
| 3129 | (*maf_id == NAND_MFR_SAMSUNG || |
| 3130 | *maf_id == NAND_MFR_HYNIX)) |
Brian Norris | 30fe811 | 2010-06-23 13:36:02 -0700 | [diff] [blame] | 3131 | chip->options |= NAND_BBT_SCANLASTPAGE; |
Brian Norris | c7b28e2 | 2010-07-13 15:13:00 -0700 | [diff] [blame] | 3132 | else if ((!(chip->cellinfo & NAND_CI_CELLTYPE_MSK) && |
| 3133 | (*maf_id == NAND_MFR_SAMSUNG || |
| 3134 | *maf_id == NAND_MFR_HYNIX || |
Brian Norris | 13ed7ae | 2010-08-20 12:36:12 -0700 | [diff] [blame] | 3135 | *maf_id == NAND_MFR_TOSHIBA || |
Brian Norris | c7b28e2 | 2010-07-13 15:13:00 -0700 | [diff] [blame] | 3136 | *maf_id == NAND_MFR_AMD)) || |
| 3137 | (mtd->writesize == 2048 && |
| 3138 | *maf_id == NAND_MFR_MICRON)) |
| 3139 | chip->options |= NAND_BBT_SCAN2NDPAGE; |
| 3140 | |
Brian Norris | 58373ff | 2010-07-15 12:15:44 -0700 | [diff] [blame] | 3141 | /* |
| 3142 | * Numonyx/ST 2K pages, x8 bus use BOTH byte 1 and 6 |
| 3143 | */ |
| 3144 | if (!(busw & NAND_BUSWIDTH_16) && |
| 3145 | *maf_id == NAND_MFR_STMICRO && |
| 3146 | mtd->writesize == 2048) { |
| 3147 | chip->options |= NAND_BBT_SCANBYTE1AND6; |
| 3148 | chip->badblockpos = 0; |
| 3149 | } |
Kevin Cernekee | b60b08b | 2010-05-04 20:58:10 -0700 | [diff] [blame] | 3150 | |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 3151 | /* Check for AND chips with 4 page planes */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 3152 | if (chip->options & NAND_4PAGE_ARRAY) |
| 3153 | chip->erase_cmd = multi_erase_cmd; |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 3154 | else |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 3155 | chip->erase_cmd = single_erase_cmd; |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 3156 | |
| 3157 | /* Do not replace user supplied command function ! */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 3158 | if (mtd->writesize > 512 && chip->cmdfunc == nand_command) |
| 3159 | chip->cmdfunc = nand_command_lp; |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 3160 | |
Florian Fainelli | d1e1f4e | 2010-08-30 18:32:24 +0200 | [diff] [blame] | 3161 | /* TODO onfi flash name */ |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 3162 | printk(KERN_INFO "NAND device: Manufacturer ID:" |
Florian Fainelli | d1e1f4e | 2010-08-30 18:32:24 +0200 | [diff] [blame] | 3163 | " 0x%02x, Chip ID: 0x%02x (%s %s)\n", *maf_id, *dev_id, |
| 3164 | nand_manuf_ids[maf_idx].name, |
Brian Norris | 0b524fb | 2010-12-12 00:23:32 -0800 | [diff] [blame] | 3165 | chip->onfi_version ? chip->onfi_params.model : type->name); |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 3166 | |
| 3167 | return type; |
| 3168 | } |
| 3169 | |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 3170 | /** |
David Woodhouse | 3b85c32 | 2006-09-25 17:06:53 +0100 | [diff] [blame] | 3171 | * nand_scan_ident - [NAND Interface] Scan for the NAND device |
| 3172 | * @mtd: MTD device structure |
| 3173 | * @maxchips: Number of chips to scan for |
David Woodhouse | 5e81e88 | 2010-02-26 18:32:56 +0000 | [diff] [blame] | 3174 | * @table: Alternative NAND ID table |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 3175 | * |
David Woodhouse | 3b85c32 | 2006-09-25 17:06:53 +0100 | [diff] [blame] | 3176 | * This is the first phase of the normal nand_scan() function. It |
| 3177 | * reads the flash ID and sets up MTD fields accordingly. |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 3178 | * |
David Woodhouse | 3b85c32 | 2006-09-25 17:06:53 +0100 | [diff] [blame] | 3179 | * The mtd->owner field must be set to the module of the caller. |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 3180 | */ |
David Woodhouse | 5e81e88 | 2010-02-26 18:32:56 +0000 | [diff] [blame] | 3181 | int nand_scan_ident(struct mtd_info *mtd, int maxchips, |
| 3182 | struct nand_flash_dev *table) |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 3183 | { |
Florian Fainelli | d1e1f4e | 2010-08-30 18:32:24 +0200 | [diff] [blame] | 3184 | int i, busw, nand_maf_id, nand_dev_id; |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 3185 | struct nand_chip *chip = mtd->priv; |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 3186 | struct nand_flash_dev *type; |
| 3187 | |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 3188 | /* Get buswidth to select the correct functions */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 3189 | busw = chip->options & NAND_BUSWIDTH_16; |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 3190 | /* Set the default functions */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 3191 | nand_set_defaults(chip, busw); |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 3192 | |
| 3193 | /* Read the flash type */ |
Florian Fainelli | 7351d3a | 2010-09-07 13:23:45 +0200 | [diff] [blame] | 3194 | type = nand_get_flash_type(mtd, chip, busw, |
| 3195 | &nand_maf_id, &nand_dev_id, table); |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 3196 | |
| 3197 | if (IS_ERR(type)) { |
Ben Dooks | b1c6e6d | 2009-11-02 18:12:33 +0000 | [diff] [blame] | 3198 | if (!(chip->options & NAND_SCAN_SILENT_NODEV)) |
| 3199 | printk(KERN_WARNING "No NAND device found.\n"); |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 3200 | chip->select_chip(mtd, -1); |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 3201 | return PTR_ERR(type); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3202 | } |
| 3203 | |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 3204 | /* Check for a chip array */ |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 3205 | for (i = 1; i < maxchips; i++) { |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 3206 | chip->select_chip(mtd, i); |
Karl Beldan | ef89a88 | 2008-09-15 14:37:29 +0200 | [diff] [blame] | 3207 | /* See comment in nand_get_flash_type for reset */ |
| 3208 | chip->cmdfunc(mtd, NAND_CMD_RESET, -1, -1); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3209 | /* Send the command for reading device ID */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 3210 | chip->cmdfunc(mtd, NAND_CMD_READID, 0x00, -1); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3211 | /* Read manufacturer and device IDs */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 3212 | if (nand_maf_id != chip->read_byte(mtd) || |
Florian Fainelli | d1e1f4e | 2010-08-30 18:32:24 +0200 | [diff] [blame] | 3213 | nand_dev_id != chip->read_byte(mtd)) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3214 | break; |
| 3215 | } |
| 3216 | if (i > 1) |
| 3217 | printk(KERN_INFO "%d NAND chips detected\n", i); |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 3218 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3219 | /* Store the number of chips and calc total size for mtd */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 3220 | chip->numchips = i; |
| 3221 | mtd->size = i * chip->chipsize; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3222 | |
David Woodhouse | 3b85c32 | 2006-09-25 17:06:53 +0100 | [diff] [blame] | 3223 | return 0; |
| 3224 | } |
Florian Fainelli | 7351d3a | 2010-09-07 13:23:45 +0200 | [diff] [blame] | 3225 | EXPORT_SYMBOL(nand_scan_ident); |
David Woodhouse | 3b85c32 | 2006-09-25 17:06:53 +0100 | [diff] [blame] | 3226 | |
| 3227 | |
| 3228 | /** |
| 3229 | * nand_scan_tail - [NAND Interface] Scan for the NAND device |
| 3230 | * @mtd: MTD device structure |
David Woodhouse | 3b85c32 | 2006-09-25 17:06:53 +0100 | [diff] [blame] | 3231 | * |
| 3232 | * This is the second phase of the normal nand_scan() function. It |
| 3233 | * fills out all the uninitialized function pointers with the defaults |
| 3234 | * and scans for a bad block table if appropriate. |
| 3235 | */ |
| 3236 | int nand_scan_tail(struct mtd_info *mtd) |
| 3237 | { |
| 3238 | int i; |
| 3239 | struct nand_chip *chip = mtd->priv; |
| 3240 | |
David Woodhouse | 4bf63fc | 2006-09-25 17:08:04 +0100 | [diff] [blame] | 3241 | if (!(chip->options & NAND_OWN_BUFFERS)) |
| 3242 | chip->buffers = kmalloc(sizeof(*chip->buffers), GFP_KERNEL); |
| 3243 | if (!chip->buffers) |
| 3244 | return -ENOMEM; |
| 3245 | |
David Woodhouse | 7dcdcbef | 2006-10-21 17:09:53 +0100 | [diff] [blame] | 3246 | /* Set the internal oob buffer location, just after the page data */ |
David Woodhouse | 784f4d5 | 2006-10-22 01:47:45 +0100 | [diff] [blame] | 3247 | chip->oob_poi = chip->buffers->databuf + mtd->writesize; |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 3248 | |
| 3249 | /* |
| 3250 | * If no default placement scheme is given, select an appropriate one |
| 3251 | */ |
Ivan Djelic | 193bd40 | 2011-03-11 11:05:33 +0100 | [diff] [blame] | 3252 | if (!chip->ecc.layout && (chip->ecc.mode != NAND_ECC_SOFT_BCH)) { |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 3253 | switch (mtd->oobsize) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3254 | case 8: |
Thomas Gleixner | 5bd34c0 | 2006-05-27 22:16:10 +0200 | [diff] [blame] | 3255 | chip->ecc.layout = &nand_oob_8; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3256 | break; |
| 3257 | case 16: |
Thomas Gleixner | 5bd34c0 | 2006-05-27 22:16:10 +0200 | [diff] [blame] | 3258 | chip->ecc.layout = &nand_oob_16; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3259 | break; |
| 3260 | case 64: |
Thomas Gleixner | 5bd34c0 | 2006-05-27 22:16:10 +0200 | [diff] [blame] | 3261 | chip->ecc.layout = &nand_oob_64; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3262 | break; |
Thomas Gleixner | 81ec536 | 2007-12-12 17:27:03 +0100 | [diff] [blame] | 3263 | case 128: |
| 3264 | chip->ecc.layout = &nand_oob_128; |
| 3265 | break; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3266 | default: |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 3267 | printk(KERN_WARNING "No oob scheme defined for " |
| 3268 | "oobsize %d\n", mtd->oobsize); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3269 | BUG(); |
| 3270 | } |
| 3271 | } |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 3272 | |
David Woodhouse | 956e944 | 2006-09-25 17:12:39 +0100 | [diff] [blame] | 3273 | if (!chip->write_page) |
| 3274 | chip->write_page = nand_write_page; |
| 3275 | |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 3276 | /* |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 3277 | * check ECC mode, default to software if 3byte/512byte hardware ECC is |
| 3278 | * selected and we have 256 byte pagesize fallback to software ECC |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 3279 | */ |
David Woodhouse | 956e944 | 2006-09-25 17:12:39 +0100 | [diff] [blame] | 3280 | |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 3281 | switch (chip->ecc.mode) { |
Sneha Narnakaje | 6e0cb13 | 2009-09-18 12:51:47 -0700 | [diff] [blame] | 3282 | case NAND_ECC_HW_OOB_FIRST: |
| 3283 | /* Similar to NAND_ECC_HW, but a separate read_page handle */ |
| 3284 | if (!chip->ecc.calculate || !chip->ecc.correct || |
| 3285 | !chip->ecc.hwctl) { |
| 3286 | printk(KERN_WARNING "No ECC functions supplied; " |
| 3287 | "Hardware ECC not possible\n"); |
| 3288 | BUG(); |
| 3289 | } |
| 3290 | if (!chip->ecc.read_page) |
| 3291 | chip->ecc.read_page = nand_read_page_hwecc_oob_first; |
| 3292 | |
Thomas Gleixner | 6dfc6d2 | 2006-05-23 12:00:46 +0200 | [diff] [blame] | 3293 | case NAND_ECC_HW: |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 3294 | /* Use standard hwecc read page function ? */ |
| 3295 | if (!chip->ecc.read_page) |
| 3296 | chip->ecc.read_page = nand_read_page_hwecc; |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 3297 | if (!chip->ecc.write_page) |
| 3298 | chip->ecc.write_page = nand_write_page_hwecc; |
David Brownell | 52ff49d | 2009-03-04 12:01:36 -0800 | [diff] [blame] | 3299 | if (!chip->ecc.read_page_raw) |
| 3300 | chip->ecc.read_page_raw = nand_read_page_raw; |
| 3301 | if (!chip->ecc.write_page_raw) |
| 3302 | chip->ecc.write_page_raw = nand_write_page_raw; |
Thomas Gleixner | 7bc3312 | 2006-06-20 20:05:05 +0200 | [diff] [blame] | 3303 | if (!chip->ecc.read_oob) |
| 3304 | chip->ecc.read_oob = nand_read_oob_std; |
| 3305 | if (!chip->ecc.write_oob) |
| 3306 | chip->ecc.write_oob = nand_write_oob_std; |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 3307 | |
Thomas Gleixner | 6dfc6d2 | 2006-05-23 12:00:46 +0200 | [diff] [blame] | 3308 | case NAND_ECC_HW_SYNDROME: |
Scott Wood | 78b6517 | 2007-12-13 11:15:28 -0600 | [diff] [blame] | 3309 | if ((!chip->ecc.calculate || !chip->ecc.correct || |
| 3310 | !chip->ecc.hwctl) && |
| 3311 | (!chip->ecc.read_page || |
Scott Wood | 1c45f60 | 2008-01-16 10:36:03 -0600 | [diff] [blame] | 3312 | chip->ecc.read_page == nand_read_page_hwecc || |
Scott Wood | 78b6517 | 2007-12-13 11:15:28 -0600 | [diff] [blame] | 3313 | !chip->ecc.write_page || |
Scott Wood | 1c45f60 | 2008-01-16 10:36:03 -0600 | [diff] [blame] | 3314 | chip->ecc.write_page == nand_write_page_hwecc)) { |
Sneha Narnakaje | 6e0cb13 | 2009-09-18 12:51:47 -0700 | [diff] [blame] | 3315 | printk(KERN_WARNING "No ECC functions supplied; " |
Thomas Gleixner | 6dfc6d2 | 2006-05-23 12:00:46 +0200 | [diff] [blame] | 3316 | "Hardware ECC not possible\n"); |
| 3317 | BUG(); |
| 3318 | } |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 3319 | /* Use standard syndrome read/write page function ? */ |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 3320 | if (!chip->ecc.read_page) |
| 3321 | chip->ecc.read_page = nand_read_page_syndrome; |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 3322 | if (!chip->ecc.write_page) |
| 3323 | chip->ecc.write_page = nand_write_page_syndrome; |
David Brownell | 52ff49d | 2009-03-04 12:01:36 -0800 | [diff] [blame] | 3324 | if (!chip->ecc.read_page_raw) |
| 3325 | chip->ecc.read_page_raw = nand_read_page_raw_syndrome; |
| 3326 | if (!chip->ecc.write_page_raw) |
| 3327 | chip->ecc.write_page_raw = nand_write_page_raw_syndrome; |
Thomas Gleixner | 7bc3312 | 2006-06-20 20:05:05 +0200 | [diff] [blame] | 3328 | if (!chip->ecc.read_oob) |
| 3329 | chip->ecc.read_oob = nand_read_oob_syndrome; |
| 3330 | if (!chip->ecc.write_oob) |
| 3331 | chip->ecc.write_oob = nand_write_oob_syndrome; |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 3332 | |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 3333 | if (mtd->writesize >= chip->ecc.size) |
Thomas Gleixner | 6dfc6d2 | 2006-05-23 12:00:46 +0200 | [diff] [blame] | 3334 | break; |
| 3335 | printk(KERN_WARNING "%d byte HW ECC not possible on " |
| 3336 | "%d byte page size, fallback to SW ECC\n", |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 3337 | chip->ecc.size, mtd->writesize); |
| 3338 | chip->ecc.mode = NAND_ECC_SOFT; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3339 | |
Thomas Gleixner | 6dfc6d2 | 2006-05-23 12:00:46 +0200 | [diff] [blame] | 3340 | case NAND_ECC_SOFT: |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 3341 | chip->ecc.calculate = nand_calculate_ecc; |
| 3342 | chip->ecc.correct = nand_correct_data; |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 3343 | chip->ecc.read_page = nand_read_page_swecc; |
Alexey Korolev | 3d45955 | 2008-05-15 17:23:18 +0100 | [diff] [blame] | 3344 | chip->ecc.read_subpage = nand_read_subpage; |
Thomas Gleixner | f75e509 | 2006-05-26 18:52:08 +0200 | [diff] [blame] | 3345 | chip->ecc.write_page = nand_write_page_swecc; |
David Brownell | 52ff49d | 2009-03-04 12:01:36 -0800 | [diff] [blame] | 3346 | chip->ecc.read_page_raw = nand_read_page_raw; |
| 3347 | chip->ecc.write_page_raw = nand_write_page_raw; |
Thomas Gleixner | 7bc3312 | 2006-06-20 20:05:05 +0200 | [diff] [blame] | 3348 | chip->ecc.read_oob = nand_read_oob_std; |
| 3349 | chip->ecc.write_oob = nand_write_oob_std; |
Singh, Vimal | 9a73290 | 2008-12-12 00:10:57 +0000 | [diff] [blame] | 3350 | if (!chip->ecc.size) |
| 3351 | chip->ecc.size = 256; |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 3352 | chip->ecc.bytes = 3; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3353 | break; |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 3354 | |
Ivan Djelic | 193bd40 | 2011-03-11 11:05:33 +0100 | [diff] [blame] | 3355 | case NAND_ECC_SOFT_BCH: |
| 3356 | if (!mtd_nand_has_bch()) { |
| 3357 | printk(KERN_WARNING "CONFIG_MTD_ECC_BCH not enabled\n"); |
| 3358 | BUG(); |
| 3359 | } |
| 3360 | chip->ecc.calculate = nand_bch_calculate_ecc; |
| 3361 | chip->ecc.correct = nand_bch_correct_data; |
| 3362 | chip->ecc.read_page = nand_read_page_swecc; |
| 3363 | chip->ecc.read_subpage = nand_read_subpage; |
| 3364 | chip->ecc.write_page = nand_write_page_swecc; |
| 3365 | chip->ecc.read_page_raw = nand_read_page_raw; |
| 3366 | chip->ecc.write_page_raw = nand_write_page_raw; |
| 3367 | chip->ecc.read_oob = nand_read_oob_std; |
| 3368 | chip->ecc.write_oob = nand_write_oob_std; |
| 3369 | /* |
| 3370 | * Board driver should supply ecc.size and ecc.bytes values to |
| 3371 | * select how many bits are correctable; see nand_bch_init() |
| 3372 | * for details. |
| 3373 | * Otherwise, default to 4 bits for large page devices |
| 3374 | */ |
| 3375 | if (!chip->ecc.size && (mtd->oobsize >= 64)) { |
| 3376 | chip->ecc.size = 512; |
| 3377 | chip->ecc.bytes = 7; |
| 3378 | } |
| 3379 | chip->ecc.priv = nand_bch_init(mtd, |
| 3380 | chip->ecc.size, |
| 3381 | chip->ecc.bytes, |
| 3382 | &chip->ecc.layout); |
| 3383 | if (!chip->ecc.priv) { |
| 3384 | printk(KERN_WARNING "BCH ECC initialization failed!\n"); |
| 3385 | BUG(); |
| 3386 | } |
| 3387 | break; |
| 3388 | |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 3389 | case NAND_ECC_NONE: |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 3390 | printk(KERN_WARNING "NAND_ECC_NONE selected by board driver. " |
| 3391 | "This is not recommended !!\n"); |
Thomas Gleixner | 8593fbc | 2006-05-29 03:26:58 +0200 | [diff] [blame] | 3392 | chip->ecc.read_page = nand_read_page_raw; |
| 3393 | chip->ecc.write_page = nand_write_page_raw; |
Thomas Gleixner | 7bc3312 | 2006-06-20 20:05:05 +0200 | [diff] [blame] | 3394 | chip->ecc.read_oob = nand_read_oob_std; |
David Brownell | 52ff49d | 2009-03-04 12:01:36 -0800 | [diff] [blame] | 3395 | chip->ecc.read_page_raw = nand_read_page_raw; |
| 3396 | chip->ecc.write_page_raw = nand_write_page_raw; |
Thomas Gleixner | 7bc3312 | 2006-06-20 20:05:05 +0200 | [diff] [blame] | 3397 | chip->ecc.write_oob = nand_write_oob_std; |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 3398 | chip->ecc.size = mtd->writesize; |
| 3399 | chip->ecc.bytes = 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3400 | break; |
David Woodhouse | 956e944 | 2006-09-25 17:12:39 +0100 | [diff] [blame] | 3401 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3402 | default: |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 3403 | printk(KERN_WARNING "Invalid NAND_ECC_MODE %d\n", |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 3404 | chip->ecc.mode); |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 3405 | BUG(); |
| 3406 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3407 | |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 3408 | /* |
Thomas Gleixner | 5bd34c0 | 2006-05-27 22:16:10 +0200 | [diff] [blame] | 3409 | * The number of bytes available for a client to place data into |
| 3410 | * the out of band area |
| 3411 | */ |
| 3412 | chip->ecc.layout->oobavail = 0; |
David Brownell | 81d19b0 | 2009-04-21 19:51:20 -0700 | [diff] [blame] | 3413 | for (i = 0; chip->ecc.layout->oobfree[i].length |
| 3414 | && i < ARRAY_SIZE(chip->ecc.layout->oobfree); i++) |
Thomas Gleixner | 5bd34c0 | 2006-05-27 22:16:10 +0200 | [diff] [blame] | 3415 | chip->ecc.layout->oobavail += |
| 3416 | chip->ecc.layout->oobfree[i].length; |
Vitaly Wool | 1f92267 | 2007-03-06 16:56:34 +0300 | [diff] [blame] | 3417 | mtd->oobavail = chip->ecc.layout->oobavail; |
Thomas Gleixner | 5bd34c0 | 2006-05-27 22:16:10 +0200 | [diff] [blame] | 3418 | |
| 3419 | /* |
Thomas Gleixner | 7aa65bf | 2006-05-23 11:54:38 +0200 | [diff] [blame] | 3420 | * Set the number of read / write steps for one page depending on ECC |
| 3421 | * mode |
| 3422 | */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 3423 | chip->ecc.steps = mtd->writesize / chip->ecc.size; |
Florian Fainelli | f8ac041 | 2010-09-07 13:23:43 +0200 | [diff] [blame] | 3424 | if (chip->ecc.steps * chip->ecc.size != mtd->writesize) { |
Thomas Gleixner | 6dfc6d2 | 2006-05-23 12:00:46 +0200 | [diff] [blame] | 3425 | printk(KERN_WARNING "Invalid ecc parameters\n"); |
| 3426 | BUG(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3427 | } |
Thomas Gleixner | f5bbdac | 2006-05-25 10:07:16 +0200 | [diff] [blame] | 3428 | chip->ecc.total = chip->ecc.steps * chip->ecc.bytes; |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 3429 | |
Thomas Gleixner | 29072b9 | 2006-09-28 15:38:36 +0200 | [diff] [blame] | 3430 | /* |
| 3431 | * Allow subpage writes up to ecc.steps. Not possible for MLC |
| 3432 | * FLASH. |
| 3433 | */ |
| 3434 | if (!(chip->options & NAND_NO_SUBPAGE_WRITE) && |
| 3435 | !(chip->cellinfo & NAND_CI_CELLTYPE_MSK)) { |
Florian Fainelli | f8ac041 | 2010-09-07 13:23:43 +0200 | [diff] [blame] | 3436 | switch (chip->ecc.steps) { |
Thomas Gleixner | 29072b9 | 2006-09-28 15:38:36 +0200 | [diff] [blame] | 3437 | case 2: |
| 3438 | mtd->subpage_sft = 1; |
| 3439 | break; |
| 3440 | case 4: |
| 3441 | case 8: |
Thomas Gleixner | 81ec536 | 2007-12-12 17:27:03 +0100 | [diff] [blame] | 3442 | case 16: |
Thomas Gleixner | 29072b9 | 2006-09-28 15:38:36 +0200 | [diff] [blame] | 3443 | mtd->subpage_sft = 2; |
| 3444 | break; |
| 3445 | } |
| 3446 | } |
| 3447 | chip->subpagesize = mtd->writesize >> mtd->subpage_sft; |
| 3448 | |
Thomas Gleixner | 04bbd0e | 2006-05-25 09:45:29 +0200 | [diff] [blame] | 3449 | /* Initialize state */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 3450 | chip->state = FL_READY; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3451 | |
| 3452 | /* De-select the device */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 3453 | chip->select_chip(mtd, -1); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3454 | |
| 3455 | /* Invalidate the pagebuffer reference */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 3456 | chip->pagebuf = -1; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3457 | |
| 3458 | /* Fill in remaining MTD driver data */ |
| 3459 | mtd->type = MTD_NANDFLASH; |
Maxim Levitsky | 93edbad | 2010-02-22 20:39:40 +0200 | [diff] [blame] | 3460 | mtd->flags = (chip->options & NAND_ROM) ? MTD_CAP_ROM : |
| 3461 | MTD_CAP_NANDFLASH; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3462 | mtd->erase = nand_erase; |
| 3463 | mtd->point = NULL; |
| 3464 | mtd->unpoint = NULL; |
| 3465 | mtd->read = nand_read; |
| 3466 | mtd->write = nand_write; |
Simon Kagstrom | 2af7c65 | 2009-10-05 15:55:52 +0200 | [diff] [blame] | 3467 | mtd->panic_write = panic_nand_write; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3468 | mtd->read_oob = nand_read_oob; |
| 3469 | mtd->write_oob = nand_write_oob; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3470 | mtd->sync = nand_sync; |
| 3471 | mtd->lock = NULL; |
| 3472 | mtd->unlock = NULL; |
Vitaly Wool | 962034f | 2005-09-15 14:58:53 +0100 | [diff] [blame] | 3473 | mtd->suspend = nand_suspend; |
| 3474 | mtd->resume = nand_resume; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3475 | mtd->block_isbad = nand_block_isbad; |
| 3476 | mtd->block_markbad = nand_block_markbad; |
Anatolij Gustschin | cbcab65 | 2010-12-16 23:42:16 +0100 | [diff] [blame] | 3477 | mtd->writebufsize = mtd->writesize; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3478 | |
Thomas Gleixner | 5bd34c0 | 2006-05-27 22:16:10 +0200 | [diff] [blame] | 3479 | /* propagate ecc.layout to mtd_info */ |
| 3480 | mtd->ecclayout = chip->ecc.layout; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3481 | |
Thomas Gleixner | 0040bf3 | 2005-02-09 12:20:00 +0000 | [diff] [blame] | 3482 | /* Check, if we should skip the bad block table scan */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 3483 | if (chip->options & NAND_SKIP_BBTSCAN) |
Thomas Gleixner | 0040bf3 | 2005-02-09 12:20:00 +0000 | [diff] [blame] | 3484 | return 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3485 | |
| 3486 | /* Build bad block table */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 3487 | return chip->scan_bbt(mtd); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3488 | } |
Florian Fainelli | 7351d3a | 2010-09-07 13:23:45 +0200 | [diff] [blame] | 3489 | EXPORT_SYMBOL(nand_scan_tail); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3490 | |
Rusty Russell | a6e6abd | 2009-03-31 13:05:31 -0600 | [diff] [blame] | 3491 | /* is_module_text_address() isn't exported, and it's mostly a pointless |
Florian Fainelli | 7351d3a | 2010-09-07 13:23:45 +0200 | [diff] [blame] | 3492 | * test if this is a module _anyway_ -- they'd have to try _really_ hard |
| 3493 | * to call us from in-kernel code if the core NAND support is modular. */ |
David Woodhouse | 3b85c32 | 2006-09-25 17:06:53 +0100 | [diff] [blame] | 3494 | #ifdef MODULE |
| 3495 | #define caller_is_module() (1) |
| 3496 | #else |
| 3497 | #define caller_is_module() \ |
Rusty Russell | a6e6abd | 2009-03-31 13:05:31 -0600 | [diff] [blame] | 3498 | is_module_text_address((unsigned long)__builtin_return_address(0)) |
David Woodhouse | 3b85c32 | 2006-09-25 17:06:53 +0100 | [diff] [blame] | 3499 | #endif |
| 3500 | |
| 3501 | /** |
| 3502 | * nand_scan - [NAND Interface] Scan for the NAND device |
| 3503 | * @mtd: MTD device structure |
| 3504 | * @maxchips: Number of chips to scan for |
| 3505 | * |
| 3506 | * This fills out all the uninitialized function pointers |
| 3507 | * with the defaults. |
| 3508 | * The flash ID is read and the mtd/chip structures are |
| 3509 | * filled with the appropriate values. |
| 3510 | * The mtd->owner field must be set to the module of the caller |
| 3511 | * |
| 3512 | */ |
| 3513 | int nand_scan(struct mtd_info *mtd, int maxchips) |
| 3514 | { |
| 3515 | int ret; |
| 3516 | |
| 3517 | /* Many callers got this wrong, so check for it for a while... */ |
| 3518 | if (!mtd->owner && caller_is_module()) { |
vimal singh | 20d8e24 | 2009-07-07 15:49:49 +0530 | [diff] [blame] | 3519 | printk(KERN_CRIT "%s called with NULL mtd->owner!\n", |
| 3520 | __func__); |
David Woodhouse | 3b85c32 | 2006-09-25 17:06:53 +0100 | [diff] [blame] | 3521 | BUG(); |
| 3522 | } |
| 3523 | |
David Woodhouse | 5e81e88 | 2010-02-26 18:32:56 +0000 | [diff] [blame] | 3524 | ret = nand_scan_ident(mtd, maxchips, NULL); |
David Woodhouse | 3b85c32 | 2006-09-25 17:06:53 +0100 | [diff] [blame] | 3525 | if (!ret) |
| 3526 | ret = nand_scan_tail(mtd); |
| 3527 | return ret; |
| 3528 | } |
Florian Fainelli | 7351d3a | 2010-09-07 13:23:45 +0200 | [diff] [blame] | 3529 | EXPORT_SYMBOL(nand_scan); |
David Woodhouse | 3b85c32 | 2006-09-25 17:06:53 +0100 | [diff] [blame] | 3530 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3531 | /** |
Thomas Gleixner | 61b03bd | 2005-11-07 11:15:49 +0000 | [diff] [blame] | 3532 | * nand_release - [NAND Interface] Free resources held by the NAND device |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3533 | * @mtd: MTD device structure |
| 3534 | */ |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 3535 | void nand_release(struct mtd_info *mtd) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3536 | { |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 3537 | struct nand_chip *chip = mtd->priv; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3538 | |
Ivan Djelic | 193bd40 | 2011-03-11 11:05:33 +0100 | [diff] [blame] | 3539 | if (chip->ecc.mode == NAND_ECC_SOFT_BCH) |
| 3540 | nand_bch_free((struct nand_bch_control *)chip->ecc.priv); |
| 3541 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3542 | #ifdef CONFIG_MTD_PARTITIONS |
| 3543 | /* Deregister partitions */ |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 3544 | del_mtd_partitions(mtd); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3545 | #endif |
| 3546 | /* Deregister the device */ |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 3547 | del_mtd_device(mtd); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3548 | |
Jesper Juhl | fa67164 | 2005-11-07 01:01:27 -0800 | [diff] [blame] | 3549 | /* Free bad block table memory */ |
Thomas Gleixner | ace4dfe | 2006-05-24 12:07:37 +0200 | [diff] [blame] | 3550 | kfree(chip->bbt); |
David Woodhouse | 4bf63fc | 2006-09-25 17:08:04 +0100 | [diff] [blame] | 3551 | if (!(chip->options & NAND_OWN_BUFFERS)) |
| 3552 | kfree(chip->buffers); |
Brian Norris | 58373ff | 2010-07-15 12:15:44 -0700 | [diff] [blame] | 3553 | |
| 3554 | /* Free bad block descriptor memory */ |
| 3555 | if (chip->badblock_pattern && chip->badblock_pattern->options |
| 3556 | & NAND_BBT_DYNAMICSTRUCT) |
| 3557 | kfree(chip->badblock_pattern); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3558 | } |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 3559 | EXPORT_SYMBOL_GPL(nand_release); |
Richard Purdie | 8fe833c | 2006-03-31 02:31:14 -0800 | [diff] [blame] | 3560 | |
| 3561 | static int __init nand_base_init(void) |
| 3562 | { |
| 3563 | led_trigger_register_simple("nand-disk", &nand_led_trigger); |
| 3564 | return 0; |
| 3565 | } |
| 3566 | |
| 3567 | static void __exit nand_base_exit(void) |
| 3568 | { |
| 3569 | led_trigger_unregister_simple(nand_led_trigger); |
| 3570 | } |
| 3571 | |
| 3572 | module_init(nand_base_init); |
| 3573 | module_exit(nand_base_exit); |
| 3574 | |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 3575 | MODULE_LICENSE("GPL"); |
Florian Fainelli | 7351d3a | 2010-09-07 13:23:45 +0200 | [diff] [blame] | 3576 | MODULE_AUTHOR("Steven J. Hill <sjhill@realitydiluted.com>"); |
| 3577 | MODULE_AUTHOR("Thomas Gleixner <tglx@linutronix.de>"); |
David Woodhouse | e0c7d76 | 2006-05-13 18:07:53 +0100 | [diff] [blame] | 3578 | MODULE_DESCRIPTION("Generic NAND flash driver code"); |