blob: 2f8af7a806ec6c8fa5753c1823322badbec262c0 [file] [log] [blame]
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +01001/*
Ivo van Doorn96481b22010-08-06 20:47:57 +02002 Copyright (C) 2010 Willow Garage <http://www.willowgarage.com>
Ivo van Doorna5ea2f02010-06-14 22:13:15 +02003 Copyright (C) 2010 Ivo van Doorn <IvDoorn@gmail.com>
Gertjan van Wingerde9c9a0d12009-11-08 16:39:55 +01004 Copyright (C) 2009 Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
Gertjan van Wingerdecce5fc42009-11-10 22:42:40 +01005 Copyright (C) 2009 Gertjan van Wingerde <gwingerde@gmail.com>
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +01006
Gertjan van Wingerde9c9a0d12009-11-08 16:39:55 +01007 Based on the original rt2800pci.c and rt2800usb.c.
Gertjan van Wingerde9c9a0d12009-11-08 16:39:55 +01008 Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
9 Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
10 Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
11 Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
12 Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
13 Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010014 <http://rt2x00.serialmonkey.com>
15
16 This program is free software; you can redistribute it and/or modify
17 it under the terms of the GNU General Public License as published by
18 the Free Software Foundation; either version 2 of the License, or
19 (at your option) any later version.
20
21 This program is distributed in the hope that it will be useful,
22 but WITHOUT ANY WARRANTY; without even the implied warranty of
23 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
24 GNU General Public License for more details.
25
26 You should have received a copy of the GNU General Public License
27 along with this program; if not, write to the
28 Free Software Foundation, Inc.,
29 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
30 */
31
32/*
33 Module: rt2800lib
34 Abstract: rt2800 generic device routines.
35 */
36
Ivo van Doornf31c9a82010-07-11 12:30:37 +020037#include <linux/crc-ccitt.h>
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010038#include <linux/kernel.h>
39#include <linux/module.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010041
42#include "rt2x00.h"
43#include "rt2800lib.h"
44#include "rt2800.h"
45
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010046/*
47 * Register access.
48 * All access to the CSR registers will go through the methods
49 * rt2800_register_read and rt2800_register_write.
50 * BBP and RF register require indirect register access,
51 * and use the CSR registers BBPCSR and RFCSR to achieve this.
52 * These indirect registers work with busy bits,
53 * and we will try maximal REGISTER_BUSY_COUNT times to access
54 * the register while taking a REGISTER_BUSY_DELAY us delay
55 * between each attampt. When the busy bit is still set at that time,
56 * the access attempt is considered to have failed,
57 * and we will print an error.
58 * The _lock versions must be used if you already hold the csr_mutex
59 */
60#define WAIT_FOR_BBP(__dev, __reg) \
61 rt2800_regbusy_read((__dev), BBP_CSR_CFG, BBP_CSR_CFG_BUSY, (__reg))
62#define WAIT_FOR_RFCSR(__dev, __reg) \
63 rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY, (__reg))
64#define WAIT_FOR_RF(__dev, __reg) \
65 rt2800_regbusy_read((__dev), RF_CSR_CFG0, RF_CSR_CFG0_BUSY, (__reg))
66#define WAIT_FOR_MCU(__dev, __reg) \
67 rt2800_regbusy_read((__dev), H2M_MAILBOX_CSR, \
68 H2M_MAILBOX_CSR_OWNER, (__reg))
69
Helmut Schaabaff8002010-04-28 09:58:59 +020070static inline bool rt2800_is_305x_soc(struct rt2x00_dev *rt2x00dev)
71{
72 /* check for rt2872 on SoC */
73 if (!rt2x00_is_soc(rt2x00dev) ||
74 !rt2x00_rt(rt2x00dev, RT2872))
75 return false;
76
77 /* we know for sure that these rf chipsets are used on rt305x boards */
78 if (rt2x00_rf(rt2x00dev, RF3020) ||
79 rt2x00_rf(rt2x00dev, RF3021) ||
80 rt2x00_rf(rt2x00dev, RF3022))
81 return true;
82
83 NOTICE(rt2x00dev, "Unknown RF chipset on rt305x\n");
84 return false;
85}
86
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +010087static void rt2800_bbp_write(struct rt2x00_dev *rt2x00dev,
88 const unsigned int word, const u8 value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010089{
90 u32 reg;
91
92 mutex_lock(&rt2x00dev->csr_mutex);
93
94 /*
95 * Wait until the BBP becomes available, afterwards we
96 * can safely write the new data into the register.
97 */
98 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
99 reg = 0;
100 rt2x00_set_field32(&reg, BBP_CSR_CFG_VALUE, value);
101 rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
102 rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
103 rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 0);
Ivo van Doornefc7d362010-06-29 21:49:26 +0200104 rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100105
106 rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
107 }
108
109 mutex_unlock(&rt2x00dev->csr_mutex);
110}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100111
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100112static void rt2800_bbp_read(struct rt2x00_dev *rt2x00dev,
113 const unsigned int word, u8 *value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100114{
115 u32 reg;
116
117 mutex_lock(&rt2x00dev->csr_mutex);
118
119 /*
120 * Wait until the BBP becomes available, afterwards we
121 * can safely write the read request into the register.
122 * After the data has been written, we wait until hardware
123 * returns the correct value, if at any time the register
124 * doesn't become available in time, reg will be 0xffffffff
125 * which means we return 0xff to the caller.
126 */
127 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
128 reg = 0;
129 rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
130 rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
131 rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 1);
Ivo van Doornefc7d362010-06-29 21:49:26 +0200132 rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100133
134 rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
135
136 WAIT_FOR_BBP(rt2x00dev, &reg);
137 }
138
139 *value = rt2x00_get_field32(reg, BBP_CSR_CFG_VALUE);
140
141 mutex_unlock(&rt2x00dev->csr_mutex);
142}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100143
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100144static void rt2800_rfcsr_write(struct rt2x00_dev *rt2x00dev,
145 const unsigned int word, const u8 value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100146{
147 u32 reg;
148
149 mutex_lock(&rt2x00dev->csr_mutex);
150
151 /*
152 * Wait until the RFCSR becomes available, afterwards we
153 * can safely write the new data into the register.
154 */
155 if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
156 reg = 0;
157 rt2x00_set_field32(&reg, RF_CSR_CFG_DATA, value);
158 rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
159 rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 1);
160 rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
161
162 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
163 }
164
165 mutex_unlock(&rt2x00dev->csr_mutex);
166}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100167
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100168static void rt2800_rfcsr_read(struct rt2x00_dev *rt2x00dev,
169 const unsigned int word, u8 *value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100170{
171 u32 reg;
172
173 mutex_lock(&rt2x00dev->csr_mutex);
174
175 /*
176 * Wait until the RFCSR becomes available, afterwards we
177 * can safely write the read request into the register.
178 * After the data has been written, we wait until hardware
179 * returns the correct value, if at any time the register
180 * doesn't become available in time, reg will be 0xffffffff
181 * which means we return 0xff to the caller.
182 */
183 if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
184 reg = 0;
185 rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
186 rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 0);
187 rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
188
189 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
190
191 WAIT_FOR_RFCSR(rt2x00dev, &reg);
192 }
193
194 *value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA);
195
196 mutex_unlock(&rt2x00dev->csr_mutex);
197}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100198
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100199static void rt2800_rf_write(struct rt2x00_dev *rt2x00dev,
200 const unsigned int word, const u32 value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100201{
202 u32 reg;
203
204 mutex_lock(&rt2x00dev->csr_mutex);
205
206 /*
207 * Wait until the RF becomes available, afterwards we
208 * can safely write the new data into the register.
209 */
210 if (WAIT_FOR_RF(rt2x00dev, &reg)) {
211 reg = 0;
212 rt2x00_set_field32(&reg, RF_CSR_CFG0_REG_VALUE_BW, value);
213 rt2x00_set_field32(&reg, RF_CSR_CFG0_STANDBYMODE, 0);
214 rt2x00_set_field32(&reg, RF_CSR_CFG0_SEL, 0);
215 rt2x00_set_field32(&reg, RF_CSR_CFG0_BUSY, 1);
216
217 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG0, reg);
218 rt2x00_rf_write(rt2x00dev, word, value);
219 }
220
221 mutex_unlock(&rt2x00dev->csr_mutex);
222}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100223
224void rt2800_mcu_request(struct rt2x00_dev *rt2x00dev,
225 const u8 command, const u8 token,
226 const u8 arg0, const u8 arg1)
227{
228 u32 reg;
229
Gertjan van Wingerdeee303e52009-11-23 22:44:49 +0100230 /*
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +0100231 * SOC devices don't support MCU requests.
Gertjan van Wingerdeee303e52009-11-23 22:44:49 +0100232 */
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +0100233 if (rt2x00_is_soc(rt2x00dev))
Gertjan van Wingerdeee303e52009-11-23 22:44:49 +0100234 return;
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100235
236 mutex_lock(&rt2x00dev->csr_mutex);
237
238 /*
239 * Wait until the MCU becomes available, afterwards we
240 * can safely write the new data into the register.
241 */
242 if (WAIT_FOR_MCU(rt2x00dev, &reg)) {
243 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
244 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
245 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
246 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
247 rt2800_register_write_lock(rt2x00dev, H2M_MAILBOX_CSR, reg);
248
249 reg = 0;
250 rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
251 rt2800_register_write_lock(rt2x00dev, HOST_CMD_CSR, reg);
252 }
253
254 mutex_unlock(&rt2x00dev->csr_mutex);
255}
256EXPORT_SYMBOL_GPL(rt2800_mcu_request);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100257
Ivo van Doorn5ffddc42010-08-30 21:13:08 +0200258int rt2800_wait_csr_ready(struct rt2x00_dev *rt2x00dev)
259{
260 unsigned int i = 0;
261 u32 reg;
262
263 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
264 rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
265 if (reg && reg != ~0)
266 return 0;
267 msleep(1);
268 }
269
270 ERROR(rt2x00dev, "Unstable hardware.\n");
271 return -EBUSY;
272}
273EXPORT_SYMBOL_GPL(rt2800_wait_csr_ready);
274
Gertjan van Wingerde67a4c1e2009-12-30 11:36:32 +0100275int rt2800_wait_wpdma_ready(struct rt2x00_dev *rt2x00dev)
276{
277 unsigned int i;
278 u32 reg;
279
Helmut Schaa08e53102010-11-04 20:37:47 +0100280 /*
281 * Some devices are really slow to respond here. Wait a whole second
282 * before timing out.
283 */
Gertjan van Wingerde67a4c1e2009-12-30 11:36:32 +0100284 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
285 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
286 if (!rt2x00_get_field32(reg, WPDMA_GLO_CFG_TX_DMA_BUSY) &&
287 !rt2x00_get_field32(reg, WPDMA_GLO_CFG_RX_DMA_BUSY))
288 return 0;
289
Helmut Schaa08e53102010-11-04 20:37:47 +0100290 msleep(10);
Gertjan van Wingerde67a4c1e2009-12-30 11:36:32 +0100291 }
292
293 ERROR(rt2x00dev, "WPDMA TX/RX busy, aborting.\n");
294 return -EACCES;
295}
296EXPORT_SYMBOL_GPL(rt2800_wait_wpdma_ready);
297
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200298static bool rt2800_check_firmware_crc(const u8 *data, const size_t len)
299{
300 u16 fw_crc;
301 u16 crc;
302
303 /*
304 * The last 2 bytes in the firmware array are the crc checksum itself,
305 * this means that we should never pass those 2 bytes to the crc
306 * algorithm.
307 */
308 fw_crc = (data[len - 2] << 8 | data[len - 1]);
309
310 /*
311 * Use the crc ccitt algorithm.
312 * This will return the same value as the legacy driver which
313 * used bit ordering reversion on the both the firmware bytes
314 * before input input as well as on the final output.
315 * Obviously using crc ccitt directly is much more efficient.
316 */
317 crc = crc_ccitt(~0, data, len - 2);
318
319 /*
320 * There is a small difference between the crc-itu-t + bitrev and
321 * the crc-ccitt crc calculation. In the latter method the 2 bytes
322 * will be swapped, use swab16 to convert the crc to the correct
323 * value.
324 */
325 crc = swab16(crc);
326
327 return fw_crc == crc;
328}
329
330int rt2800_check_firmware(struct rt2x00_dev *rt2x00dev,
331 const u8 *data, const size_t len)
332{
333 size_t offset = 0;
334 size_t fw_len;
335 bool multiple;
336
337 /*
338 * PCI(e) & SOC devices require firmware with a length
339 * of 8kb. USB devices require firmware files with a length
340 * of 4kb. Certain USB chipsets however require different firmware,
341 * which Ralink only provides attached to the original firmware
342 * file. Thus for USB devices, firmware files have a length
343 * which is a multiple of 4kb.
344 */
345 if (rt2x00_is_usb(rt2x00dev)) {
346 fw_len = 4096;
347 multiple = true;
348 } else {
349 fw_len = 8192;
350 multiple = true;
351 }
352
353 /*
354 * Validate the firmware length
355 */
356 if (len != fw_len && (!multiple || (len % fw_len) != 0))
357 return FW_BAD_LENGTH;
358
359 /*
360 * Check if the chipset requires one of the upper parts
361 * of the firmware.
362 */
363 if (rt2x00_is_usb(rt2x00dev) &&
364 !rt2x00_rt(rt2x00dev, RT2860) &&
365 !rt2x00_rt(rt2x00dev, RT2872) &&
366 !rt2x00_rt(rt2x00dev, RT3070) &&
367 ((len / fw_len) == 1))
368 return FW_BAD_VERSION;
369
370 /*
371 * 8kb firmware files must be checked as if it were
372 * 2 separate firmware files.
373 */
374 while (offset < len) {
375 if (!rt2800_check_firmware_crc(data + offset, fw_len))
376 return FW_BAD_CRC;
377
378 offset += fw_len;
379 }
380
381 return FW_OK;
382}
383EXPORT_SYMBOL_GPL(rt2800_check_firmware);
384
385int rt2800_load_firmware(struct rt2x00_dev *rt2x00dev,
386 const u8 *data, const size_t len)
387{
388 unsigned int i;
389 u32 reg;
390
391 /*
Ivo van Doornb9eca242010-08-30 21:13:54 +0200392 * If driver doesn't wake up firmware here,
393 * rt2800_load_firmware will hang forever when interface is up again.
394 */
395 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0x00000000);
396
397 /*
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200398 * Wait for stable hardware.
399 */
Ivo van Doorn5ffddc42010-08-30 21:13:08 +0200400 if (rt2800_wait_csr_ready(rt2x00dev))
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200401 return -EBUSY;
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200402
Gabor Juhosadde5882011-03-03 11:46:45 +0100403 if (rt2x00_is_pci(rt2x00dev)) {
404 if (rt2x00_rt(rt2x00dev, RT5390)) {
405 rt2800_register_read(rt2x00dev, AUX_CTRL, &reg);
406 rt2x00_set_field32(&reg, AUX_CTRL_FORCE_PCIE_CLK, 1);
407 rt2x00_set_field32(&reg, AUX_CTRL_WAKE_PCIE_EN, 1);
408 rt2800_register_write(rt2x00dev, AUX_CTRL, reg);
409 }
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200410 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000002);
Gabor Juhosadde5882011-03-03 11:46:45 +0100411 }
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200412
413 /*
414 * Disable DMA, will be reenabled later when enabling
415 * the radio.
416 */
417 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
418 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
419 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
420 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
421 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
422 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
423 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
424
425 /*
426 * Write firmware to the device.
427 */
428 rt2800_drv_write_firmware(rt2x00dev, data, len);
429
430 /*
431 * Wait for device to stabilize.
432 */
433 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
434 rt2800_register_read(rt2x00dev, PBF_SYS_CTRL, &reg);
435 if (rt2x00_get_field32(reg, PBF_SYS_CTRL_READY))
436 break;
437 msleep(1);
438 }
439
440 if (i == REGISTER_BUSY_COUNT) {
441 ERROR(rt2x00dev, "PBF system register not ready.\n");
442 return -EBUSY;
443 }
444
445 /*
446 * Initialize firmware.
447 */
448 rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
449 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
450 msleep(1);
451
452 return 0;
453}
454EXPORT_SYMBOL_GPL(rt2800_load_firmware);
455
Ivo van Doorn0c5879b2010-08-06 20:47:20 +0200456void rt2800_write_tx_data(struct queue_entry *entry,
457 struct txentry_desc *txdesc)
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200458{
Ivo van Doorn0c5879b2010-08-06 20:47:20 +0200459 __le32 *txwi = rt2800_drv_get_txwi(entry);
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200460 u32 word;
461
462 /*
463 * Initialize TX Info descriptor
464 */
465 rt2x00_desc_read(txwi, 0, &word);
466 rt2x00_set_field32(&word, TXWI_W0_FRAG,
467 test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
Ivo van Doorn84804cd2010-08-06 20:46:19 +0200468 rt2x00_set_field32(&word, TXWI_W0_MIMO_PS,
469 test_bit(ENTRY_TXD_HT_MIMO_PS, &txdesc->flags));
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200470 rt2x00_set_field32(&word, TXWI_W0_CF_ACK, 0);
471 rt2x00_set_field32(&word, TXWI_W0_TS,
472 test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
473 rt2x00_set_field32(&word, TXWI_W0_AMPDU,
474 test_bit(ENTRY_TXD_HT_AMPDU, &txdesc->flags));
Helmut Schaa26a1d072011-03-03 19:42:35 +0100475 rt2x00_set_field32(&word, TXWI_W0_MPDU_DENSITY,
476 txdesc->u.ht.mpdu_density);
477 rt2x00_set_field32(&word, TXWI_W0_TX_OP, txdesc->u.ht.txop);
478 rt2x00_set_field32(&word, TXWI_W0_MCS, txdesc->u.ht.mcs);
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200479 rt2x00_set_field32(&word, TXWI_W0_BW,
480 test_bit(ENTRY_TXD_HT_BW_40, &txdesc->flags));
481 rt2x00_set_field32(&word, TXWI_W0_SHORT_GI,
482 test_bit(ENTRY_TXD_HT_SHORT_GI, &txdesc->flags));
Helmut Schaa26a1d072011-03-03 19:42:35 +0100483 rt2x00_set_field32(&word, TXWI_W0_STBC, txdesc->u.ht.stbc);
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200484 rt2x00_set_field32(&word, TXWI_W0_PHYMODE, txdesc->rate_mode);
485 rt2x00_desc_write(txwi, 0, word);
486
487 rt2x00_desc_read(txwi, 1, &word);
488 rt2x00_set_field32(&word, TXWI_W1_ACK,
489 test_bit(ENTRY_TXD_ACK, &txdesc->flags));
490 rt2x00_set_field32(&word, TXWI_W1_NSEQ,
491 test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
Helmut Schaa26a1d072011-03-03 19:42:35 +0100492 rt2x00_set_field32(&word, TXWI_W1_BW_WIN_SIZE, txdesc->u.ht.ba_size);
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200493 rt2x00_set_field32(&word, TXWI_W1_WIRELESS_CLI_ID,
494 test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags) ?
495 txdesc->key_idx : 0xff);
496 rt2x00_set_field32(&word, TXWI_W1_MPDU_TOTAL_BYTE_COUNT,
497 txdesc->length);
Helmut Schaa2b23cda2010-11-04 20:38:15 +0100498 rt2x00_set_field32(&word, TXWI_W1_PACKETID_QUEUE, entry->queue->qid);
Ivo van Doornbc8a9792010-10-02 11:32:43 +0200499 rt2x00_set_field32(&word, TXWI_W1_PACKETID_ENTRY, (entry->entry_idx % 3) + 1);
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200500 rt2x00_desc_write(txwi, 1, word);
501
502 /*
503 * Always write 0 to IV/EIV fields, hardware will insert the IV
504 * from the IVEIV register when TXD_W3_WIV is set to 0.
505 * When TXD_W3_WIV is set to 1 it will use the IV data
506 * from the descriptor. The TXWI_W1_WIRELESS_CLI_ID indicates which
507 * crypto entry in the registers should be used to encrypt the frame.
508 */
509 _rt2x00_desc_write(txwi, 2, 0 /* skbdesc->iv[0] */);
510 _rt2x00_desc_write(txwi, 3, 0 /* skbdesc->iv[1] */);
511}
Ivo van Doorn0c5879b2010-08-06 20:47:20 +0200512EXPORT_SYMBOL_GPL(rt2800_write_tx_data);
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200513
Helmut Schaaff6133b2010-10-09 13:34:11 +0200514static int rt2800_agc_to_rssi(struct rt2x00_dev *rt2x00dev, u32 rxwi_w2)
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200515{
Ivo van Doorn74861922010-07-11 12:23:50 +0200516 int rssi0 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI0);
517 int rssi1 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI1);
518 int rssi2 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI2);
519 u16 eeprom;
520 u8 offset0;
521 u8 offset1;
522 u8 offset2;
523
Ivo van Doorne5ef5ba2010-08-06 20:49:27 +0200524 if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
Ivo van Doorn74861922010-07-11 12:23:50 +0200525 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &eeprom);
526 offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET0);
527 offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET1);
528 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
529 offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_OFFSET2);
530 } else {
531 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &eeprom);
532 offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET0);
533 offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET1);
534 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
535 offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_OFFSET2);
536 }
537
538 /*
539 * Convert the value from the descriptor into the RSSI value
540 * If the value in the descriptor is 0, it is considered invalid
541 * and the default (extremely low) rssi value is assumed
542 */
543 rssi0 = (rssi0) ? (-12 - offset0 - rt2x00dev->lna_gain - rssi0) : -128;
544 rssi1 = (rssi1) ? (-12 - offset1 - rt2x00dev->lna_gain - rssi1) : -128;
545 rssi2 = (rssi2) ? (-12 - offset2 - rt2x00dev->lna_gain - rssi2) : -128;
546
547 /*
548 * mac80211 only accepts a single RSSI value. Calculating the
549 * average doesn't deliver a fair answer either since -60:-60 would
550 * be considered equally good as -50:-70 while the second is the one
551 * which gives less energy...
552 */
553 rssi0 = max(rssi0, rssi1);
554 return max(rssi0, rssi2);
555}
556
557void rt2800_process_rxwi(struct queue_entry *entry,
558 struct rxdone_entry_desc *rxdesc)
559{
560 __le32 *rxwi = (__le32 *) entry->skb->data;
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200561 u32 word;
562
563 rt2x00_desc_read(rxwi, 0, &word);
564
565 rxdesc->cipher = rt2x00_get_field32(word, RXWI_W0_UDF);
566 rxdesc->size = rt2x00_get_field32(word, RXWI_W0_MPDU_TOTAL_BYTE_COUNT);
567
568 rt2x00_desc_read(rxwi, 1, &word);
569
570 if (rt2x00_get_field32(word, RXWI_W1_SHORT_GI))
571 rxdesc->flags |= RX_FLAG_SHORT_GI;
572
573 if (rt2x00_get_field32(word, RXWI_W1_BW))
574 rxdesc->flags |= RX_FLAG_40MHZ;
575
576 /*
577 * Detect RX rate, always use MCS as signal type.
578 */
579 rxdesc->dev_flags |= RXDONE_SIGNAL_MCS;
580 rxdesc->signal = rt2x00_get_field32(word, RXWI_W1_MCS);
581 rxdesc->rate_mode = rt2x00_get_field32(word, RXWI_W1_PHYMODE);
582
583 /*
584 * Mask of 0x8 bit to remove the short preamble flag.
585 */
586 if (rxdesc->rate_mode == RATE_MODE_CCK)
587 rxdesc->signal &= ~0x8;
588
589 rt2x00_desc_read(rxwi, 2, &word);
590
Ivo van Doorn74861922010-07-11 12:23:50 +0200591 /*
592 * Convert descriptor AGC value to RSSI value.
593 */
594 rxdesc->rssi = rt2800_agc_to_rssi(entry->queue->rt2x00dev, word);
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200595
596 /*
597 * Remove RXWI descriptor from start of buffer.
598 */
Ivo van Doorn74861922010-07-11 12:23:50 +0200599 skb_pull(entry->skb, RXWI_DESC_SIZE);
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200600}
601EXPORT_SYMBOL_GPL(rt2800_process_rxwi);
602
Ivo van Doorn36138842010-08-30 21:13:30 +0200603static bool rt2800_txdone_entry_check(struct queue_entry *entry, u32 reg)
604{
605 __le32 *txwi;
606 u32 word;
607 int wcid, ack, pid;
608 int tx_wcid, tx_ack, tx_pid;
609
610 wcid = rt2x00_get_field32(reg, TX_STA_FIFO_WCID);
611 ack = rt2x00_get_field32(reg, TX_STA_FIFO_TX_ACK_REQUIRED);
612 pid = rt2x00_get_field32(reg, TX_STA_FIFO_PID_TYPE);
613
614 /*
615 * This frames has returned with an IO error,
616 * so the status report is not intended for this
617 * frame.
618 */
619 if (test_bit(ENTRY_DATA_IO_FAILED, &entry->flags)) {
620 rt2x00lib_txdone_noinfo(entry, TXDONE_FAILURE);
621 return false;
622 }
623
624 /*
625 * Validate if this TX status report is intended for
626 * this entry by comparing the WCID/ACK/PID fields.
627 */
628 txwi = rt2800_drv_get_txwi(entry);
629
630 rt2x00_desc_read(txwi, 1, &word);
631 tx_wcid = rt2x00_get_field32(word, TXWI_W1_WIRELESS_CLI_ID);
632 tx_ack = rt2x00_get_field32(word, TXWI_W1_ACK);
633 tx_pid = rt2x00_get_field32(word, TXWI_W1_PACKETID);
634
635 if ((wcid != tx_wcid) || (ack != tx_ack) || (pid != tx_pid)) {
636 WARNING(entry->queue->rt2x00dev,
637 "TX status report missed for queue %d entry %d\n",
638 entry->queue->qid, entry->entry_idx);
639 rt2x00lib_txdone_noinfo(entry, TXDONE_UNKNOWN);
640 return false;
641 }
642
643 return true;
644}
645
Helmut Schaa14433332010-10-02 11:27:03 +0200646void rt2800_txdone_entry(struct queue_entry *entry, u32 status)
647{
648 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
Helmut Schaab34793e2010-10-02 11:34:56 +0200649 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
Helmut Schaa14433332010-10-02 11:27:03 +0200650 struct txdone_entry_desc txdesc;
651 u32 word;
652 u16 mcs, real_mcs;
Helmut Schaab34793e2010-10-02 11:34:56 +0200653 int aggr, ampdu;
Helmut Schaa14433332010-10-02 11:27:03 +0200654 __le32 *txwi;
655
656 /*
657 * Obtain the status about this packet.
658 */
659 txdesc.flags = 0;
660 txwi = rt2800_drv_get_txwi(entry);
661 rt2x00_desc_read(txwi, 0, &word);
Helmut Schaab34793e2010-10-02 11:34:56 +0200662
Helmut Schaa14433332010-10-02 11:27:03 +0200663 mcs = rt2x00_get_field32(word, TXWI_W0_MCS);
Helmut Schaab34793e2010-10-02 11:34:56 +0200664 ampdu = rt2x00_get_field32(word, TXWI_W0_AMPDU);
665
Helmut Schaa14433332010-10-02 11:27:03 +0200666 real_mcs = rt2x00_get_field32(status, TX_STA_FIFO_MCS);
Helmut Schaab34793e2010-10-02 11:34:56 +0200667 aggr = rt2x00_get_field32(status, TX_STA_FIFO_TX_AGGRE);
668
669 /*
670 * If a frame was meant to be sent as a single non-aggregated MPDU
671 * but ended up in an aggregate the used tx rate doesn't correlate
672 * with the one specified in the TXWI as the whole aggregate is sent
673 * with the same rate.
674 *
675 * For example: two frames are sent to rt2x00, the first one sets
676 * AMPDU=1 and requests MCS7 whereas the second frame sets AMDPU=0
677 * and requests MCS15. If the hw aggregates both frames into one
678 * AMDPU the tx status for both frames will contain MCS7 although
679 * the frame was sent successfully.
680 *
681 * Hence, replace the requested rate with the real tx rate to not
682 * confuse the rate control algortihm by providing clearly wrong
683 * data.
684 */
Helmut Schaa5356d962011-03-03 19:40:33 +0100685 if (unlikely(aggr == 1 && ampdu == 0 && real_mcs != mcs)) {
Helmut Schaab34793e2010-10-02 11:34:56 +0200686 skbdesc->tx_rate_idx = real_mcs;
687 mcs = real_mcs;
688 }
Helmut Schaa14433332010-10-02 11:27:03 +0200689
690 /*
691 * Ralink has a retry mechanism using a global fallback
692 * table. We setup this fallback table to try the immediate
693 * lower rate for all rates. In the TX_STA_FIFO, the MCS field
694 * always contains the MCS used for the last transmission, be
695 * it successful or not.
696 */
697 if (rt2x00_get_field32(status, TX_STA_FIFO_TX_SUCCESS)) {
698 /*
699 * Transmission succeeded. The number of retries is
700 * mcs - real_mcs
701 */
702 __set_bit(TXDONE_SUCCESS, &txdesc.flags);
703 txdesc.retry = ((mcs > real_mcs) ? mcs - real_mcs : 0);
704 } else {
705 /*
706 * Transmission failed. The number of retries is
707 * always 7 in this case (for a total number of 8
708 * frames sent).
709 */
710 __set_bit(TXDONE_FAILURE, &txdesc.flags);
711 txdesc.retry = rt2x00dev->long_retry;
712 }
713
714 /*
715 * the frame was retried at least once
716 * -> hw used fallback rates
717 */
718 if (txdesc.retry)
719 __set_bit(TXDONE_FALLBACK, &txdesc.flags);
720
721 rt2x00lib_txdone(entry, &txdesc);
722}
723EXPORT_SYMBOL_GPL(rt2800_txdone_entry);
724
Ivo van Doorn96481b22010-08-06 20:47:57 +0200725void rt2800_txdone(struct rt2x00_dev *rt2x00dev)
726{
727 struct data_queue *queue;
728 struct queue_entry *entry;
Ivo van Doorn96481b22010-08-06 20:47:57 +0200729 u32 reg;
Ivo van Doorn36138842010-08-30 21:13:30 +0200730 u8 pid;
Ivo van Doorn96481b22010-08-06 20:47:57 +0200731 int i;
732
733 /*
734 * TX_STA_FIFO is a stack of X entries, hence read TX_STA_FIFO
735 * at most X times and also stop processing once the TX_STA_FIFO_VALID
736 * flag is not set anymore.
737 *
738 * The legacy drivers use X=TX_RING_SIZE but state in a comment
739 * that the TX_STA_FIFO stack has a size of 16. We stick to our
740 * tx ring size for now.
741 */
Helmut Schaaefd2f272010-11-04 20:37:22 +0100742 for (i = 0; i < rt2x00dev->ops->tx->entry_num; i++) {
Ivo van Doorn96481b22010-08-06 20:47:57 +0200743 rt2800_register_read(rt2x00dev, TX_STA_FIFO, &reg);
744 if (!rt2x00_get_field32(reg, TX_STA_FIFO_VALID))
745 break;
746
Ivo van Doorn96481b22010-08-06 20:47:57 +0200747 /*
748 * Skip this entry when it contains an invalid
749 * queue identication number.
750 */
Ivo van Doornbc8a9792010-10-02 11:32:43 +0200751 pid = rt2x00_get_field32(reg, TX_STA_FIFO_PID_QUEUE);
Ivo van Doorn36138842010-08-30 21:13:30 +0200752 if (pid >= QID_RX)
Ivo van Doorn96481b22010-08-06 20:47:57 +0200753 continue;
754
Helmut Schaa11f818e2011-03-03 19:38:55 +0100755 queue = rt2x00queue_get_tx_queue(rt2x00dev, pid);
Ivo van Doorn96481b22010-08-06 20:47:57 +0200756 if (unlikely(!queue))
757 continue;
758
759 /*
760 * Inside each queue, we process each entry in a chronological
761 * order. We first check that the queue is not empty.
762 */
763 entry = NULL;
764 while (!rt2x00queue_empty(queue)) {
765 entry = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
Ivo van Doorn36138842010-08-30 21:13:30 +0200766 if (rt2800_txdone_entry_check(entry, reg))
Ivo van Doorn96481b22010-08-06 20:47:57 +0200767 break;
Ivo van Doorn96481b22010-08-06 20:47:57 +0200768 }
769
770 if (!entry || rt2x00queue_empty(queue))
771 break;
772
Helmut Schaa14433332010-10-02 11:27:03 +0200773 rt2800_txdone_entry(entry, reg);
Ivo van Doorn96481b22010-08-06 20:47:57 +0200774 }
775}
776EXPORT_SYMBOL_GPL(rt2800_txdone);
777
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200778void rt2800_write_beacon(struct queue_entry *entry, struct txentry_desc *txdesc)
779{
780 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
781 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
782 unsigned int beacon_base;
Wolfgang Kufner739fd942010-12-13 12:39:12 +0100783 unsigned int padding_len;
Seth Forsheed76dfc62011-02-14 08:52:25 -0600784 u32 orig_reg, reg;
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200785
786 /*
787 * Disable beaconing while we are reloading the beacon data,
788 * otherwise we might be sending out invalid data.
789 */
790 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Seth Forsheed76dfc62011-02-14 08:52:25 -0600791 orig_reg = reg;
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200792 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
793 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
794
795 /*
796 * Add space for the TXWI in front of the skb.
797 */
798 skb_push(entry->skb, TXWI_DESC_SIZE);
799 memset(entry->skb, 0, TXWI_DESC_SIZE);
800
801 /*
802 * Register descriptor details in skb frame descriptor.
803 */
804 skbdesc->flags |= SKBDESC_DESC_IN_SKB;
805 skbdesc->desc = entry->skb->data;
806 skbdesc->desc_len = TXWI_DESC_SIZE;
807
808 /*
809 * Add the TXWI for the beacon to the skb.
810 */
Ivo van Doorn0c5879b2010-08-06 20:47:20 +0200811 rt2800_write_tx_data(entry, txdesc);
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200812
813 /*
814 * Dump beacon to userspace through debugfs.
815 */
816 rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry->skb);
817
818 /*
Wolfgang Kufner739fd942010-12-13 12:39:12 +0100819 * Write entire beacon with TXWI and padding to register.
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200820 */
Wolfgang Kufner739fd942010-12-13 12:39:12 +0100821 padding_len = roundup(entry->skb->len, 4) - entry->skb->len;
Seth Forsheed76dfc62011-02-14 08:52:25 -0600822 if (padding_len && skb_pad(entry->skb, padding_len)) {
823 ERROR(rt2x00dev, "Failure padding beacon, aborting\n");
824 /* skb freed by skb_pad() on failure */
825 entry->skb = NULL;
826 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, orig_reg);
827 return;
828 }
829
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200830 beacon_base = HW_BEACON_OFFSET(entry->entry_idx);
Wolfgang Kufner739fd942010-12-13 12:39:12 +0100831 rt2800_register_multiwrite(rt2x00dev, beacon_base, entry->skb->data,
832 entry->skb->len + padding_len);
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200833
834 /*
835 * Enable beaconing again.
836 */
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200837 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
838 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
839
840 /*
841 * Clean up beacon skb.
842 */
843 dev_kfree_skb_any(entry->skb);
844 entry->skb = NULL;
845}
Ivo van Doorn50e888e2010-07-11 12:26:12 +0200846EXPORT_SYMBOL_GPL(rt2800_write_beacon);
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200847
Helmut Schaa69cf36a2011-01-30 13:16:03 +0100848static inline void rt2800_clear_beacon_register(struct rt2x00_dev *rt2x00dev,
849 unsigned int beacon_base)
Helmut Schaafdb87252010-06-29 21:48:06 +0200850{
851 int i;
852
853 /*
854 * For the Beacon base registers we only need to clear
855 * the whole TXWI which (when set to 0) will invalidate
856 * the entire beacon.
857 */
858 for (i = 0; i < TXWI_DESC_SIZE; i += sizeof(__le32))
859 rt2800_register_write(rt2x00dev, beacon_base + i, 0);
860}
861
Helmut Schaa69cf36a2011-01-30 13:16:03 +0100862void rt2800_clear_beacon(struct queue_entry *entry)
863{
864 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
865 u32 reg;
866
867 /*
868 * Disable beaconing while we are reloading the beacon data,
869 * otherwise we might be sending out invalid data.
870 */
871 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
872 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
873 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
874
875 /*
876 * Clear beacon.
877 */
878 rt2800_clear_beacon_register(rt2x00dev,
879 HW_BEACON_OFFSET(entry->entry_idx));
880
881 /*
882 * Enabled beaconing again.
883 */
884 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
885 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
886}
887EXPORT_SYMBOL_GPL(rt2800_clear_beacon);
888
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100889#ifdef CONFIG_RT2X00_LIB_DEBUGFS
890const struct rt2x00debug rt2800_rt2x00debug = {
891 .owner = THIS_MODULE,
892 .csr = {
893 .read = rt2800_register_read,
894 .write = rt2800_register_write,
895 .flags = RT2X00DEBUGFS_OFFSET,
896 .word_base = CSR_REG_BASE,
897 .word_size = sizeof(u32),
898 .word_count = CSR_REG_SIZE / sizeof(u32),
899 },
900 .eeprom = {
901 .read = rt2x00_eeprom_read,
902 .write = rt2x00_eeprom_write,
903 .word_base = EEPROM_BASE,
904 .word_size = sizeof(u16),
905 .word_count = EEPROM_SIZE / sizeof(u16),
906 },
907 .bbp = {
908 .read = rt2800_bbp_read,
909 .write = rt2800_bbp_write,
910 .word_base = BBP_BASE,
911 .word_size = sizeof(u8),
912 .word_count = BBP_SIZE / sizeof(u8),
913 },
914 .rf = {
915 .read = rt2x00_rf_read,
916 .write = rt2800_rf_write,
917 .word_base = RF_BASE,
918 .word_size = sizeof(u32),
919 .word_count = RF_SIZE / sizeof(u32),
920 },
921};
922EXPORT_SYMBOL_GPL(rt2800_rt2x00debug);
923#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
924
925int rt2800_rfkill_poll(struct rt2x00_dev *rt2x00dev)
926{
927 u32 reg;
928
929 rt2800_register_read(rt2x00dev, GPIO_CTRL_CFG, &reg);
930 return rt2x00_get_field32(reg, GPIO_CTRL_CFG_BIT2);
931}
932EXPORT_SYMBOL_GPL(rt2800_rfkill_poll);
933
934#ifdef CONFIG_RT2X00_LIB_LEDS
935static void rt2800_brightness_set(struct led_classdev *led_cdev,
936 enum led_brightness brightness)
937{
938 struct rt2x00_led *led =
939 container_of(led_cdev, struct rt2x00_led, led_dev);
940 unsigned int enabled = brightness != LED_OFF;
941 unsigned int bg_mode =
942 (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
943 unsigned int polarity =
944 rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
945 EEPROM_FREQ_LED_POLARITY);
946 unsigned int ledmode =
947 rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
948 EEPROM_FREQ_LED_MODE);
949
950 if (led->type == LED_TYPE_RADIO) {
951 rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
952 enabled ? 0x20 : 0);
953 } else if (led->type == LED_TYPE_ASSOC) {
954 rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
955 enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20);
956 } else if (led->type == LED_TYPE_QUALITY) {
957 /*
958 * The brightness is divided into 6 levels (0 - 5),
959 * The specs tell us the following levels:
960 * 0, 1 ,3, 7, 15, 31
961 * to determine the level in a simple way we can simply
962 * work with bitshifting:
963 * (1 << level) - 1
964 */
965 rt2800_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
966 (1 << brightness / (LED_FULL / 6)) - 1,
967 polarity);
968 }
969}
970
971static int rt2800_blink_set(struct led_classdev *led_cdev,
972 unsigned long *delay_on, unsigned long *delay_off)
973{
974 struct rt2x00_led *led =
975 container_of(led_cdev, struct rt2x00_led, led_dev);
976 u32 reg;
977
978 rt2800_register_read(led->rt2x00dev, LED_CFG, &reg);
979 rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, *delay_on);
980 rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, *delay_off);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100981 rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
982
983 return 0;
984}
985
Gertjan van Wingerdeb3579d62009-12-30 11:36:34 +0100986static void rt2800_init_led(struct rt2x00_dev *rt2x00dev,
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100987 struct rt2x00_led *led, enum led_type type)
988{
989 led->rt2x00dev = rt2x00dev;
990 led->type = type;
991 led->led_dev.brightness_set = rt2800_brightness_set;
992 led->led_dev.blink_set = rt2800_blink_set;
993 led->flags = LED_INITIALIZED;
994}
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100995#endif /* CONFIG_RT2X00_LIB_LEDS */
996
997/*
998 * Configuration handlers.
999 */
1000static void rt2800_config_wcid_attr(struct rt2x00_dev *rt2x00dev,
1001 struct rt2x00lib_crypto *crypto,
1002 struct ieee80211_key_conf *key)
1003{
1004 struct mac_wcid_entry wcid_entry;
1005 struct mac_iveiv_entry iveiv_entry;
1006 u32 offset;
1007 u32 reg;
1008
1009 offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx);
1010
Ivo van Doorne4a0ab32010-06-14 22:14:19 +02001011 if (crypto->cmd == SET_KEY) {
1012 rt2800_register_read(rt2x00dev, offset, &reg);
1013 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB,
1014 !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
1015 /*
1016 * Both the cipher as the BSS Idx numbers are split in a main
1017 * value of 3 bits, and a extended field for adding one additional
1018 * bit to the value.
1019 */
1020 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER,
1021 (crypto->cipher & 0x7));
1022 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT,
1023 (crypto->cipher & 0x8) >> 3);
1024 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX,
1025 (crypto->bssidx & 0x7));
1026 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX_EXT,
1027 (crypto->bssidx & 0x8) >> 3);
1028 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher);
1029 rt2800_register_write(rt2x00dev, offset, reg);
1030 } else {
1031 rt2800_register_write(rt2x00dev, offset, 0);
1032 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001033
1034 offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
1035
1036 memset(&iveiv_entry, 0, sizeof(iveiv_entry));
1037 if ((crypto->cipher == CIPHER_TKIP) ||
1038 (crypto->cipher == CIPHER_TKIP_NO_MIC) ||
1039 (crypto->cipher == CIPHER_AES))
1040 iveiv_entry.iv[3] |= 0x20;
1041 iveiv_entry.iv[3] |= key->keyidx << 6;
1042 rt2800_register_multiwrite(rt2x00dev, offset,
1043 &iveiv_entry, sizeof(iveiv_entry));
1044
1045 offset = MAC_WCID_ENTRY(key->hw_key_idx);
1046
1047 memset(&wcid_entry, 0, sizeof(wcid_entry));
1048 if (crypto->cmd == SET_KEY)
Gertjan van Wingerde10026f72011-01-30 13:23:03 +01001049 memcpy(wcid_entry.mac, crypto->address, ETH_ALEN);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001050 rt2800_register_multiwrite(rt2x00dev, offset,
1051 &wcid_entry, sizeof(wcid_entry));
1052}
1053
1054int rt2800_config_shared_key(struct rt2x00_dev *rt2x00dev,
1055 struct rt2x00lib_crypto *crypto,
1056 struct ieee80211_key_conf *key)
1057{
1058 struct hw_key_entry key_entry;
1059 struct rt2x00_field32 field;
1060 u32 offset;
1061 u32 reg;
1062
1063 if (crypto->cmd == SET_KEY) {
1064 key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx;
1065
1066 memcpy(key_entry.key, crypto->key,
1067 sizeof(key_entry.key));
1068 memcpy(key_entry.tx_mic, crypto->tx_mic,
1069 sizeof(key_entry.tx_mic));
1070 memcpy(key_entry.rx_mic, crypto->rx_mic,
1071 sizeof(key_entry.rx_mic));
1072
1073 offset = SHARED_KEY_ENTRY(key->hw_key_idx);
1074 rt2800_register_multiwrite(rt2x00dev, offset,
1075 &key_entry, sizeof(key_entry));
1076 }
1077
1078 /*
1079 * The cipher types are stored over multiple registers
1080 * starting with SHARED_KEY_MODE_BASE each word will have
1081 * 32 bits and contains the cipher types for 2 bssidx each.
1082 * Using the correct defines correctly will cause overhead,
1083 * so just calculate the correct offset.
1084 */
1085 field.bit_offset = 4 * (key->hw_key_idx % 8);
1086 field.bit_mask = 0x7 << field.bit_offset;
1087
1088 offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8);
1089
1090 rt2800_register_read(rt2x00dev, offset, &reg);
1091 rt2x00_set_field32(&reg, field,
1092 (crypto->cmd == SET_KEY) * crypto->cipher);
1093 rt2800_register_write(rt2x00dev, offset, reg);
1094
1095 /*
1096 * Update WCID information
1097 */
1098 rt2800_config_wcid_attr(rt2x00dev, crypto, key);
1099
1100 return 0;
1101}
1102EXPORT_SYMBOL_GPL(rt2800_config_shared_key);
1103
Helmut Schaa1ed38112011-03-03 19:44:33 +01001104static inline int rt2800_find_pairwise_keyslot(struct rt2x00_dev *rt2x00dev)
1105{
1106 int idx;
1107 u32 offset, reg;
1108
1109 /*
1110 * Search for the first free pairwise key entry and return the
1111 * corresponding index.
1112 *
1113 * Make sure the WCID starts _after_ the last possible shared key
1114 * entry (>32).
1115 *
1116 * Since parts of the pairwise key table might be shared with
1117 * the beacon frame buffers 6 & 7 we should only write into the
1118 * first 222 entries.
1119 */
1120 for (idx = 33; idx <= 222; idx++) {
1121 offset = MAC_WCID_ATTR_ENTRY(idx);
1122 rt2800_register_read(rt2x00dev, offset, &reg);
1123 if (!reg)
1124 return idx;
1125 }
1126 return -1;
1127}
1128
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001129int rt2800_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
1130 struct rt2x00lib_crypto *crypto,
1131 struct ieee80211_key_conf *key)
1132{
1133 struct hw_key_entry key_entry;
1134 u32 offset;
Helmut Schaa1ed38112011-03-03 19:44:33 +01001135 int idx;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001136
1137 if (crypto->cmd == SET_KEY) {
Helmut Schaa1ed38112011-03-03 19:44:33 +01001138 idx = rt2800_find_pairwise_keyslot(rt2x00dev);
1139 if (idx < 0)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001140 return -ENOSPC;
Helmut Schaa1ed38112011-03-03 19:44:33 +01001141 key->hw_key_idx = idx;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001142
1143 memcpy(key_entry.key, crypto->key,
1144 sizeof(key_entry.key));
1145 memcpy(key_entry.tx_mic, crypto->tx_mic,
1146 sizeof(key_entry.tx_mic));
1147 memcpy(key_entry.rx_mic, crypto->rx_mic,
1148 sizeof(key_entry.rx_mic));
1149
1150 offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
1151 rt2800_register_multiwrite(rt2x00dev, offset,
1152 &key_entry, sizeof(key_entry));
1153 }
1154
1155 /*
1156 * Update WCID information
1157 */
1158 rt2800_config_wcid_attr(rt2x00dev, crypto, key);
1159
1160 return 0;
1161}
1162EXPORT_SYMBOL_GPL(rt2800_config_pairwise_key);
1163
1164void rt2800_config_filter(struct rt2x00_dev *rt2x00dev,
1165 const unsigned int filter_flags)
1166{
1167 u32 reg;
1168
1169 /*
1170 * Start configuration steps.
1171 * Note that the version error will always be dropped
1172 * and broadcast frames will always be accepted since
1173 * there is no filter for it at this time.
1174 */
1175 rt2800_register_read(rt2x00dev, RX_FILTER_CFG, &reg);
1176 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CRC_ERROR,
1177 !(filter_flags & FIF_FCSFAIL));
1178 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PHY_ERROR,
1179 !(filter_flags & FIF_PLCPFAIL));
1180 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_TO_ME,
1181 !(filter_flags & FIF_PROMISC_IN_BSS));
1182 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0);
1183 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_VER_ERROR, 1);
1184 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_MULTICAST,
1185 !(filter_flags & FIF_ALLMULTI));
1186 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BROADCAST, 0);
1187 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_DUPLICATE, 1);
1188 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END_ACK,
1189 !(filter_flags & FIF_CONTROL));
1190 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END,
1191 !(filter_flags & FIF_CONTROL));
1192 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_ACK,
1193 !(filter_flags & FIF_CONTROL));
1194 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CTS,
1195 !(filter_flags & FIF_CONTROL));
1196 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_RTS,
1197 !(filter_flags & FIF_CONTROL));
1198 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PSPOLL,
1199 !(filter_flags & FIF_PSPOLL));
1200 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BA, 1);
1201 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BAR, 0);
1202 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CNTL,
1203 !(filter_flags & FIF_CONTROL));
1204 rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg);
1205}
1206EXPORT_SYMBOL_GPL(rt2800_config_filter);
1207
1208void rt2800_config_intf(struct rt2x00_dev *rt2x00dev, struct rt2x00_intf *intf,
1209 struct rt2x00intf_conf *conf, const unsigned int flags)
1210{
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001211 u32 reg;
Helmut Schaafa8b4b22010-11-04 20:42:36 +01001212 bool update_bssid = false;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001213
1214 if (flags & CONFIG_UPDATE_TYPE) {
1215 /*
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001216 * Enable synchronisation.
1217 */
1218 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001219 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, conf->sync);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001220 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
1221 }
1222
1223 if (flags & CONFIG_UPDATE_MAC) {
Helmut Schaafa8b4b22010-11-04 20:42:36 +01001224 if (flags & CONFIG_UPDATE_TYPE &&
1225 conf->sync == TSF_SYNC_AP_NONE) {
1226 /*
1227 * The BSSID register has to be set to our own mac
1228 * address in AP mode.
1229 */
1230 memcpy(conf->bssid, conf->mac, sizeof(conf->mac));
1231 update_bssid = true;
1232 }
1233
Ivo van Doornc600c822010-08-30 21:14:15 +02001234 if (!is_zero_ether_addr((const u8 *)conf->mac)) {
1235 reg = le32_to_cpu(conf->mac[1]);
1236 rt2x00_set_field32(&reg, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff);
1237 conf->mac[1] = cpu_to_le32(reg);
1238 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001239
1240 rt2800_register_multiwrite(rt2x00dev, MAC_ADDR_DW0,
1241 conf->mac, sizeof(conf->mac));
1242 }
1243
Helmut Schaafa8b4b22010-11-04 20:42:36 +01001244 if ((flags & CONFIG_UPDATE_BSSID) || update_bssid) {
Ivo van Doornc600c822010-08-30 21:14:15 +02001245 if (!is_zero_ether_addr((const u8 *)conf->bssid)) {
1246 reg = le32_to_cpu(conf->bssid[1]);
1247 rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_ID_MASK, 3);
1248 rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_BCN_NUM, 7);
1249 conf->bssid[1] = cpu_to_le32(reg);
1250 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001251
1252 rt2800_register_multiwrite(rt2x00dev, MAC_BSSID_DW0,
1253 conf->bssid, sizeof(conf->bssid));
1254 }
1255}
1256EXPORT_SYMBOL_GPL(rt2800_config_intf);
1257
Helmut Schaa87c19152010-10-02 11:28:34 +02001258static void rt2800_config_ht_opmode(struct rt2x00_dev *rt2x00dev,
1259 struct rt2x00lib_erp *erp)
1260{
1261 bool any_sta_nongf = !!(erp->ht_opmode &
1262 IEEE80211_HT_OP_MODE_NON_GF_STA_PRSNT);
1263 u8 protection = erp->ht_opmode & IEEE80211_HT_OP_MODE_PROTECTION;
1264 u8 mm20_mode, mm40_mode, gf20_mode, gf40_mode;
1265 u16 mm20_rate, mm40_rate, gf20_rate, gf40_rate;
1266 u32 reg;
1267
1268 /* default protection rate for HT20: OFDM 24M */
1269 mm20_rate = gf20_rate = 0x4004;
1270
1271 /* default protection rate for HT40: duplicate OFDM 24M */
1272 mm40_rate = gf40_rate = 0x4084;
1273
1274 switch (protection) {
1275 case IEEE80211_HT_OP_MODE_PROTECTION_NONE:
1276 /*
1277 * All STAs in this BSS are HT20/40 but there might be
1278 * STAs not supporting greenfield mode.
1279 * => Disable protection for HT transmissions.
1280 */
1281 mm20_mode = mm40_mode = gf20_mode = gf40_mode = 0;
1282
1283 break;
1284 case IEEE80211_HT_OP_MODE_PROTECTION_20MHZ:
1285 /*
1286 * All STAs in this BSS are HT20 or HT20/40 but there
1287 * might be STAs not supporting greenfield mode.
1288 * => Protect all HT40 transmissions.
1289 */
1290 mm20_mode = gf20_mode = 0;
1291 mm40_mode = gf40_mode = 2;
1292
1293 break;
1294 case IEEE80211_HT_OP_MODE_PROTECTION_NONMEMBER:
1295 /*
1296 * Nonmember protection:
1297 * According to 802.11n we _should_ protect all
1298 * HT transmissions (but we don't have to).
1299 *
1300 * But if cts_protection is enabled we _shall_ protect
1301 * all HT transmissions using a CCK rate.
1302 *
1303 * And if any station is non GF we _shall_ protect
1304 * GF transmissions.
1305 *
1306 * We decide to protect everything
1307 * -> fall through to mixed mode.
1308 */
1309 case IEEE80211_HT_OP_MODE_PROTECTION_NONHT_MIXED:
1310 /*
1311 * Legacy STAs are present
1312 * => Protect all HT transmissions.
1313 */
1314 mm20_mode = mm40_mode = gf20_mode = gf40_mode = 2;
1315
1316 /*
1317 * If erp protection is needed we have to protect HT
1318 * transmissions with CCK 11M long preamble.
1319 */
1320 if (erp->cts_protection) {
1321 /* don't duplicate RTS/CTS in CCK mode */
1322 mm20_rate = mm40_rate = 0x0003;
1323 gf20_rate = gf40_rate = 0x0003;
1324 }
1325 break;
1326 };
1327
1328 /* check for STAs not supporting greenfield mode */
1329 if (any_sta_nongf)
1330 gf20_mode = gf40_mode = 2;
1331
1332 /* Update HT protection config */
1333 rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
1334 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, mm20_rate);
1335 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, mm20_mode);
1336 rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
1337
1338 rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
1339 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, mm40_rate);
1340 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, mm40_mode);
1341 rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
1342
1343 rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
1344 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, gf20_rate);
1345 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, gf20_mode);
1346 rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
1347
1348 rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
1349 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, gf40_rate);
1350 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, gf40_mode);
1351 rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
1352}
1353
Helmut Schaa02044642010-09-08 20:56:32 +02001354void rt2800_config_erp(struct rt2x00_dev *rt2x00dev, struct rt2x00lib_erp *erp,
1355 u32 changed)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001356{
1357 u32 reg;
1358
Helmut Schaa02044642010-09-08 20:56:32 +02001359 if (changed & BSS_CHANGED_ERP_PREAMBLE) {
1360 rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
1361 rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY,
1362 !!erp->short_preamble);
1363 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE,
1364 !!erp->short_preamble);
1365 rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
1366 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001367
Helmut Schaa02044642010-09-08 20:56:32 +02001368 if (changed & BSS_CHANGED_ERP_CTS_PROT) {
1369 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
1370 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL,
1371 erp->cts_protection ? 2 : 0);
1372 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
1373 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001374
Helmut Schaa02044642010-09-08 20:56:32 +02001375 if (changed & BSS_CHANGED_BASIC_RATES) {
1376 rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE,
1377 erp->basic_rates);
1378 rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
1379 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001380
Helmut Schaa02044642010-09-08 20:56:32 +02001381 if (changed & BSS_CHANGED_ERP_SLOT) {
1382 rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
1383 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME,
1384 erp->slot_time);
1385 rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001386
Helmut Schaa02044642010-09-08 20:56:32 +02001387 rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
1388 rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, erp->eifs);
1389 rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
1390 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001391
Helmut Schaa02044642010-09-08 20:56:32 +02001392 if (changed & BSS_CHANGED_BEACON_INT) {
1393 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
1394 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
1395 erp->beacon_int * 16);
1396 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
1397 }
Helmut Schaa87c19152010-10-02 11:28:34 +02001398
1399 if (changed & BSS_CHANGED_HT)
1400 rt2800_config_ht_opmode(rt2x00dev, erp);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001401}
1402EXPORT_SYMBOL_GPL(rt2800_config_erp);
1403
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001404static void rt2800_set_ant_diversity(struct rt2x00_dev *rt2x00dev,
1405 enum antenna ant)
1406{
1407 u32 reg;
1408 u8 eesk_pin = (ant == ANTENNA_A) ? 1 : 0;
1409 u8 gpio_bit3 = (ant == ANTENNA_A) ? 0 : 1;
1410
1411 if (rt2x00_is_pci(rt2x00dev)) {
1412 rt2800_register_read(rt2x00dev, E2PROM_CSR, &reg);
1413 rt2x00_set_field32(&reg, E2PROM_CSR_DATA_CLOCK, eesk_pin);
1414 rt2800_register_write(rt2x00dev, E2PROM_CSR, reg);
1415 } else if (rt2x00_is_usb(rt2x00dev))
1416 rt2800_mcu_request(rt2x00dev, MCU_ANT_SELECT, 0xff,
1417 eesk_pin, 0);
1418
1419 rt2800_register_read(rt2x00dev, GPIO_CTRL_CFG, &reg);
Shiang Tufe591472011-02-20 13:57:22 +01001420 rt2x00_set_field32(&reg, GPIO_CTRL_CFG_GPIOD_BIT3, 0);
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001421 rt2x00_set_field32(&reg, GPIO_CTRL_CFG_BIT3, gpio_bit3);
1422 rt2800_register_write(rt2x00dev, GPIO_CTRL_CFG, reg);
1423}
1424
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001425void rt2800_config_ant(struct rt2x00_dev *rt2x00dev, struct antenna_setup *ant)
1426{
1427 u8 r1;
1428 u8 r3;
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001429 u16 eeprom;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001430
1431 rt2800_bbp_read(rt2x00dev, 1, &r1);
1432 rt2800_bbp_read(rt2x00dev, 3, &r3);
1433
1434 /*
1435 * Configure the TX antenna.
1436 */
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001437 switch (ant->tx_chain_num) {
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001438 case 1:
1439 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001440 break;
1441 case 2:
1442 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
1443 break;
1444 case 3:
Ivo van Doorne22557f2010-06-29 21:49:05 +02001445 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001446 break;
1447 }
1448
1449 /*
1450 * Configure the RX antenna.
1451 */
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001452 switch (ant->rx_chain_num) {
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001453 case 1:
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001454 if (rt2x00_rt(rt2x00dev, RT3070) ||
1455 rt2x00_rt(rt2x00dev, RT3090) ||
1456 rt2x00_rt(rt2x00dev, RT3390)) {
1457 rt2x00_eeprom_read(rt2x00dev,
1458 EEPROM_NIC_CONF1, &eeprom);
1459 if (rt2x00_get_field16(eeprom,
1460 EEPROM_NIC_CONF1_ANT_DIVERSITY))
1461 rt2800_set_ant_diversity(rt2x00dev,
1462 rt2x00dev->default_ant.rx);
1463 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001464 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
1465 break;
1466 case 2:
1467 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1);
1468 break;
1469 case 3:
1470 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2);
1471 break;
1472 }
1473
1474 rt2800_bbp_write(rt2x00dev, 3, r3);
1475 rt2800_bbp_write(rt2x00dev, 1, r1);
1476}
1477EXPORT_SYMBOL_GPL(rt2800_config_ant);
1478
1479static void rt2800_config_lna_gain(struct rt2x00_dev *rt2x00dev,
1480 struct rt2x00lib_conf *libconf)
1481{
1482 u16 eeprom;
1483 short lna_gain;
1484
1485 if (libconf->rf.channel <= 14) {
1486 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
1487 lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG);
1488 } else if (libconf->rf.channel <= 64) {
1489 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
1490 lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0);
1491 } else if (libconf->rf.channel <= 128) {
1492 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
1493 lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_LNA_A1);
1494 } else {
1495 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
1496 lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_LNA_A2);
1497 }
1498
1499 rt2x00dev->lna_gain = lna_gain;
1500}
1501
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +02001502static void rt2800_config_channel_rf2xxx(struct rt2x00_dev *rt2x00dev,
1503 struct ieee80211_conf *conf,
1504 struct rf_channel *rf,
1505 struct channel_info *info)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001506{
1507 rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
1508
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001509 if (rt2x00dev->default_ant.tx_chain_num == 1)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001510 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1);
1511
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001512 if (rt2x00dev->default_ant.rx_chain_num == 1) {
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001513 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1);
1514 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001515 } else if (rt2x00dev->default_ant.rx_chain_num == 2)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001516 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
1517
1518 if (rf->channel > 14) {
1519 /*
1520 * When TX power is below 0, we should increase it by 7 to
1521 * make it a positive value (Minumum value is -7).
1522 * However this means that values between 0 and 7 have
1523 * double meaning, and we should set a 7DBm boost flag.
1524 */
1525 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST,
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001526 (info->default_power1 >= 0));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001527
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001528 if (info->default_power1 < 0)
1529 info->default_power1 += 7;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001530
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001531 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A, info->default_power1);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001532
1533 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST,
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001534 (info->default_power2 >= 0));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001535
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001536 if (info->default_power2 < 0)
1537 info->default_power2 += 7;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001538
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001539 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A, info->default_power2);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001540 } else {
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001541 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G, info->default_power1);
1542 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G, info->default_power2);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001543 }
1544
1545 rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf));
1546
1547 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
1548 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
1549 rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
1550 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
1551
1552 udelay(200);
1553
1554 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
1555 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
1556 rt2800_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
1557 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
1558
1559 udelay(200);
1560
1561 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
1562 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
1563 rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
1564 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
1565}
1566
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +02001567static void rt2800_config_channel_rf3xxx(struct rt2x00_dev *rt2x00dev,
1568 struct ieee80211_conf *conf,
1569 struct rf_channel *rf,
1570 struct channel_info *info)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001571{
1572 u8 rfcsr;
1573
1574 rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
Gertjan van Wingerde41a26172009-11-09 22:59:04 +01001575 rt2800_rfcsr_write(rt2x00dev, 3, rf->rf3);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001576
1577 rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
Gertjan van Wingerdefab799c2010-04-11 14:31:08 +02001578 rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001579 rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
1580
1581 rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001582 rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER, info->default_power1);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001583 rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
1584
Helmut Schaa5a673962010-04-23 15:54:43 +02001585 rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001586 rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER, info->default_power2);
Helmut Schaa5a673962010-04-23 15:54:43 +02001587 rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
1588
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001589 rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
1590 rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
1591 rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
1592
1593 rt2800_rfcsr_write(rt2x00dev, 24,
1594 rt2x00dev->calibration[conf_is_ht40(conf)]);
1595
Gertjan van Wingerde71976902010-03-24 21:42:36 +01001596 rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001597 rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
Gertjan van Wingerde71976902010-03-24 21:42:36 +01001598 rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001599}
1600
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01001601
1602#define RT5390_POWER_BOUND 0x27
1603#define RT5390_FREQ_OFFSET_BOUND 0x5f
1604
1605static void rt2800_config_channel_rf53xx(struct rt2x00_dev *rt2x00dev,
Gabor Juhosadde5882011-03-03 11:46:45 +01001606 struct ieee80211_conf *conf,
1607 struct rf_channel *rf,
1608 struct channel_info *info)
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01001609{
Gabor Juhosadde5882011-03-03 11:46:45 +01001610 u8 rfcsr;
1611 u16 eeprom;
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01001612
Gabor Juhosadde5882011-03-03 11:46:45 +01001613 rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
1614 rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
1615 rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
1616 rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf2);
1617 rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01001618
Gabor Juhosadde5882011-03-03 11:46:45 +01001619 rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
1620 if (info->default_power1 > RT5390_POWER_BOUND)
1621 rt2x00_set_field8(&rfcsr, RFCSR49_TX, RT5390_POWER_BOUND);
1622 else
1623 rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
1624 rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01001625
Gabor Juhosadde5882011-03-03 11:46:45 +01001626 rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
1627 rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
1628 rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
1629 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
1630 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
1631 rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01001632
Gabor Juhosadde5882011-03-03 11:46:45 +01001633 rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
1634 if (rt2x00dev->freq_offset > RT5390_FREQ_OFFSET_BOUND)
1635 rt2x00_set_field8(&rfcsr, RFCSR17_CODE,
1636 RT5390_FREQ_OFFSET_BOUND);
1637 else
1638 rt2x00_set_field8(&rfcsr, RFCSR17_CODE, rt2x00dev->freq_offset);
1639 rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01001640
Gabor Juhosadde5882011-03-03 11:46:45 +01001641 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
1642 if (rf->channel <= 14) {
1643 int idx = rf->channel-1;
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01001644
Gabor Juhosadde5882011-03-03 11:46:45 +01001645 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_BT_COEXIST)) {
1646 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
1647 /* r55/r59 value array of channel 1~14 */
1648 static const char r55_bt_rev[] = {0x83, 0x83,
1649 0x83, 0x73, 0x73, 0x63, 0x53, 0x53,
1650 0x53, 0x43, 0x43, 0x43, 0x43, 0x43};
1651 static const char r59_bt_rev[] = {0x0e, 0x0e,
1652 0x0e, 0x0e, 0x0e, 0x0b, 0x0a, 0x09,
1653 0x07, 0x07, 0x07, 0x07, 0x07, 0x07};
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01001654
Gabor Juhosadde5882011-03-03 11:46:45 +01001655 rt2800_rfcsr_write(rt2x00dev, 55,
1656 r55_bt_rev[idx]);
1657 rt2800_rfcsr_write(rt2x00dev, 59,
1658 r59_bt_rev[idx]);
1659 } else {
1660 static const char r59_bt[] = {0x8b, 0x8b, 0x8b,
1661 0x8b, 0x8b, 0x8b, 0x8b, 0x8a, 0x89,
1662 0x88, 0x88, 0x86, 0x85, 0x84};
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01001663
Gabor Juhosadde5882011-03-03 11:46:45 +01001664 rt2800_rfcsr_write(rt2x00dev, 59, r59_bt[idx]);
1665 }
1666 } else {
1667 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
1668 static const char r55_nonbt_rev[] = {0x23, 0x23,
1669 0x23, 0x23, 0x13, 0x13, 0x03, 0x03,
1670 0x03, 0x03, 0x03, 0x03, 0x03, 0x03};
1671 static const char r59_nonbt_rev[] = {0x07, 0x07,
1672 0x07, 0x07, 0x07, 0x07, 0x07, 0x07,
1673 0x07, 0x07, 0x06, 0x05, 0x04, 0x04};
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01001674
Gabor Juhosadde5882011-03-03 11:46:45 +01001675 rt2800_rfcsr_write(rt2x00dev, 55,
1676 r55_nonbt_rev[idx]);
1677 rt2800_rfcsr_write(rt2x00dev, 59,
1678 r59_nonbt_rev[idx]);
1679 } else if (rt2x00_rt(rt2x00dev, RT5390)) {
1680 static const char r59_non_bt[] = {0x8f, 0x8f,
1681 0x8f, 0x8f, 0x8f, 0x8f, 0x8f, 0x8d,
1682 0x8a, 0x88, 0x88, 0x87, 0x87, 0x86};
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01001683
Gabor Juhosadde5882011-03-03 11:46:45 +01001684 rt2800_rfcsr_write(rt2x00dev, 59,
1685 r59_non_bt[idx]);
1686 }
1687 }
1688 }
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01001689
Gabor Juhosadde5882011-03-03 11:46:45 +01001690 rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
1691 rt2x00_set_field8(&rfcsr, RFCSR30_TX_H20M, 0);
1692 rt2x00_set_field8(&rfcsr, RFCSR30_RX_H20M, 0);
1693 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01001694
Gabor Juhosadde5882011-03-03 11:46:45 +01001695 rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
1696 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
1697 rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01001698}
1699
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001700static void rt2800_config_channel(struct rt2x00_dev *rt2x00dev,
1701 struct ieee80211_conf *conf,
1702 struct rf_channel *rf,
1703 struct channel_info *info)
1704{
1705 u32 reg;
1706 unsigned int tx_pin;
1707 u8 bbp;
1708
Ivo van Doorn46323e12010-08-23 19:55:43 +02001709 if (rf->channel <= 14) {
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001710 info->default_power1 = TXPOWER_G_TO_DEV(info->default_power1);
1711 info->default_power2 = TXPOWER_G_TO_DEV(info->default_power2);
Ivo van Doorn46323e12010-08-23 19:55:43 +02001712 } else {
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001713 info->default_power1 = TXPOWER_A_TO_DEV(info->default_power1);
1714 info->default_power2 = TXPOWER_A_TO_DEV(info->default_power2);
Ivo van Doorn46323e12010-08-23 19:55:43 +02001715 }
1716
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +02001717 if (rt2x00_rf(rt2x00dev, RF2020) ||
1718 rt2x00_rf(rt2x00dev, RF3020) ||
1719 rt2x00_rf(rt2x00dev, RF3021) ||
Ivo van Doorn46323e12010-08-23 19:55:43 +02001720 rt2x00_rf(rt2x00dev, RF3022) ||
Gertjan van Wingerdef93bc9b2010-11-13 19:09:50 +01001721 rt2x00_rf(rt2x00dev, RF3052) ||
1722 rt2x00_rf(rt2x00dev, RF3320))
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +02001723 rt2800_config_channel_rf3xxx(rt2x00dev, conf, rf, info);
Gabor Juhosadde5882011-03-03 11:46:45 +01001724 else if (rt2x00_rf(rt2x00dev, RF5390))
1725 rt2800_config_channel_rf53xx(rt2x00dev, conf, rf, info);
Gertjan van Wingerdefa6f6322009-11-09 22:59:58 +01001726 else
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +02001727 rt2800_config_channel_rf2xxx(rt2x00dev, conf, rf, info);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001728
1729 /*
1730 * Change BBP settings
1731 */
1732 rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
1733 rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
1734 rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
1735 rt2800_bbp_write(rt2x00dev, 86, 0);
1736
1737 if (rf->channel <= 14) {
Gabor Juhosadde5882011-03-03 11:46:45 +01001738 if (!rt2x00_rt(rt2x00dev, RT5390)) {
1739 if (test_bit(CONFIG_EXTERNAL_LNA_BG,
1740 &rt2x00dev->flags)) {
1741 rt2800_bbp_write(rt2x00dev, 82, 0x62);
1742 rt2800_bbp_write(rt2x00dev, 75, 0x46);
1743 } else {
1744 rt2800_bbp_write(rt2x00dev, 82, 0x84);
1745 rt2800_bbp_write(rt2x00dev, 75, 0x50);
1746 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001747 }
1748 } else {
1749 rt2800_bbp_write(rt2x00dev, 82, 0xf2);
1750
1751 if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags))
1752 rt2800_bbp_write(rt2x00dev, 75, 0x46);
1753 else
1754 rt2800_bbp_write(rt2x00dev, 75, 0x50);
1755 }
1756
1757 rt2800_register_read(rt2x00dev, TX_BAND_CFG, &reg);
Gertjan van Wingerdea21ee722010-05-03 22:43:04 +02001758 rt2x00_set_field32(&reg, TX_BAND_CFG_HT40_MINUS, conf_is_ht40_minus(conf));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001759 rt2x00_set_field32(&reg, TX_BAND_CFG_A, rf->channel > 14);
1760 rt2x00_set_field32(&reg, TX_BAND_CFG_BG, rf->channel <= 14);
1761 rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg);
1762
1763 tx_pin = 0;
1764
1765 /* Turn on unused PA or LNA when not using 1T or 1R */
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001766 if (rt2x00dev->default_ant.tx_chain_num == 2) {
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001767 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, 1);
1768 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, 1);
1769 }
1770
1771 /* Turn on unused PA or LNA when not using 1T or 1R */
RA-Jay Hungd96aa642011-02-20 13:54:52 +01001772 if (rt2x00dev->default_ant.rx_chain_num == 2) {
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001773 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1);
1774 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1);
1775 }
1776
1777 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1);
1778 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1);
1779 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1);
1780 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1);
1781 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, rf->channel <= 14);
1782 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, rf->channel > 14);
1783
1784 rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
1785
1786 rt2800_bbp_read(rt2x00dev, 4, &bbp);
1787 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf));
1788 rt2800_bbp_write(rt2x00dev, 4, bbp);
1789
1790 rt2800_bbp_read(rt2x00dev, 3, &bbp);
Gertjan van Wingerdea21ee722010-05-03 22:43:04 +02001791 rt2x00_set_field8(&bbp, BBP3_HT40_MINUS, conf_is_ht40_minus(conf));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001792 rt2800_bbp_write(rt2x00dev, 3, bbp);
1793
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +02001794 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001795 if (conf_is_ht40(conf)) {
1796 rt2800_bbp_write(rt2x00dev, 69, 0x1a);
1797 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
1798 rt2800_bbp_write(rt2x00dev, 73, 0x16);
1799 } else {
1800 rt2800_bbp_write(rt2x00dev, 69, 0x16);
1801 rt2800_bbp_write(rt2x00dev, 70, 0x08);
1802 rt2800_bbp_write(rt2x00dev, 73, 0x11);
1803 }
1804 }
1805
1806 msleep(1);
Helmut Schaa977206d2010-12-13 12:31:58 +01001807
1808 /*
1809 * Clear channel statistic counters
1810 */
1811 rt2800_register_read(rt2x00dev, CH_IDLE_STA, &reg);
1812 rt2800_register_read(rt2x00dev, CH_BUSY_STA, &reg);
1813 rt2800_register_read(rt2x00dev, CH_BUSY_STA_SEC, &reg);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001814}
1815
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01001816static int rt2800_get_txpower_bw_comp(struct rt2x00_dev *rt2x00dev,
1817 enum ieee80211_band band)
1818{
1819 u16 eeprom;
1820 u8 comp_en;
1821 u8 comp_type;
Helmut Schaa75faae82011-03-28 13:31:30 +02001822 int comp_value = 0;
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01001823
1824 rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_DELTA, &eeprom);
1825
Helmut Schaa75faae82011-03-28 13:31:30 +02001826 /*
1827 * HT40 compensation not required.
1828 */
1829 if (eeprom == 0xffff ||
1830 !test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01001831 return 0;
1832
1833 if (band == IEEE80211_BAND_2GHZ) {
1834 comp_en = rt2x00_get_field16(eeprom,
1835 EEPROM_TXPOWER_DELTA_ENABLE_2G);
1836 if (comp_en) {
1837 comp_type = rt2x00_get_field16(eeprom,
1838 EEPROM_TXPOWER_DELTA_TYPE_2G);
1839 comp_value = rt2x00_get_field16(eeprom,
1840 EEPROM_TXPOWER_DELTA_VALUE_2G);
1841 if (!comp_type)
1842 comp_value = -comp_value;
1843 }
1844 } else {
1845 comp_en = rt2x00_get_field16(eeprom,
1846 EEPROM_TXPOWER_DELTA_ENABLE_5G);
1847 if (comp_en) {
1848 comp_type = rt2x00_get_field16(eeprom,
1849 EEPROM_TXPOWER_DELTA_TYPE_5G);
1850 comp_value = rt2x00_get_field16(eeprom,
1851 EEPROM_TXPOWER_DELTA_VALUE_5G);
1852 if (!comp_type)
1853 comp_value = -comp_value;
1854 }
1855 }
1856
1857 return comp_value;
1858}
1859
1860static u8 rt2800_compesate_txpower(struct rt2x00_dev *rt2x00dev,
1861 int is_rate_b,
1862 enum ieee80211_band band,
1863 int power_level,
1864 u8 txpower)
1865{
1866 u32 reg;
1867 u16 eeprom;
1868 u8 criterion;
1869 u8 eirp_txpower;
1870 u8 eirp_txpower_criterion;
1871 u8 reg_limit;
Helmut Schaa75faae82011-03-28 13:31:30 +02001872 int bw_comp;
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01001873
1874 if (!((band == IEEE80211_BAND_5GHZ) && is_rate_b))
1875 return txpower;
1876
Helmut Schaa75faae82011-03-28 13:31:30 +02001877 bw_comp = rt2800_get_txpower_bw_comp(rt2x00dev, band);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01001878
1879 if (test_bit(CONFIG_SUPPORT_POWER_LIMIT, &rt2x00dev->flags)) {
1880 /*
1881 * Check if eirp txpower exceed txpower_limit.
1882 * We use OFDM 6M as criterion and its eirp txpower
1883 * is stored at EEPROM_EIRP_MAX_TX_POWER.
1884 * .11b data rate need add additional 4dbm
1885 * when calculating eirp txpower.
1886 */
1887 rt2800_register_read(rt2x00dev, TX_PWR_CFG_0, &reg);
1888 criterion = rt2x00_get_field32(reg, TX_PWR_CFG_0_6MBS);
1889
1890 rt2x00_eeprom_read(rt2x00dev,
1891 EEPROM_EIRP_MAX_TX_POWER, &eeprom);
1892
1893 if (band == IEEE80211_BAND_2GHZ)
1894 eirp_txpower_criterion = rt2x00_get_field16(eeprom,
1895 EEPROM_EIRP_MAX_TX_POWER_2GHZ);
1896 else
1897 eirp_txpower_criterion = rt2x00_get_field16(eeprom,
1898 EEPROM_EIRP_MAX_TX_POWER_5GHZ);
1899
1900 eirp_txpower = eirp_txpower_criterion + (txpower - criterion) +
1901 (is_rate_b ? 4 : 0) + bw_comp;
1902
1903 reg_limit = (eirp_txpower > power_level) ?
1904 (eirp_txpower - power_level) : 0;
1905 } else
1906 reg_limit = 0;
1907
1908 return txpower + bw_comp - reg_limit;
1909}
1910
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001911static void rt2800_config_txpower(struct rt2x00_dev *rt2x00dev,
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01001912 struct ieee80211_conf *conf)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001913{
Helmut Schaa5e846002010-07-11 12:23:09 +02001914 u8 txpower;
Helmut Schaa5e846002010-07-11 12:23:09 +02001915 u16 eeprom;
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01001916 int i, is_rate_b;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001917 u32 reg;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001918 u8 r1;
Helmut Schaa5e846002010-07-11 12:23:09 +02001919 u32 offset;
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01001920 enum ieee80211_band band = conf->channel->band;
1921 int power_level = conf->power_level;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001922
Helmut Schaa5e846002010-07-11 12:23:09 +02001923 /*
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01001924 * set to normal bbp tx power control mode: +/- 0dBm
Helmut Schaa5e846002010-07-11 12:23:09 +02001925 */
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001926 rt2800_bbp_read(rt2x00dev, 1, &r1);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01001927 rt2x00_set_field8(&r1, BBP1_TX_POWER_CTRL, 0);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001928 rt2800_bbp_write(rt2x00dev, 1, r1);
Helmut Schaa5e846002010-07-11 12:23:09 +02001929 offset = TX_PWR_CFG_0;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001930
Helmut Schaa5e846002010-07-11 12:23:09 +02001931 for (i = 0; i < EEPROM_TXPOWER_BYRATE_SIZE; i += 2) {
1932 /* just to be safe */
1933 if (offset > TX_PWR_CFG_4)
1934 break;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001935
Helmut Schaa5e846002010-07-11 12:23:09 +02001936 rt2800_register_read(rt2x00dev, offset, &reg);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001937
Helmut Schaa5e846002010-07-11 12:23:09 +02001938 /* read the next four txpower values */
1939 rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_BYRATE + i,
1940 &eeprom);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001941
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01001942 is_rate_b = i ? 0 : 1;
1943 /*
1944 * TX_PWR_CFG_0: 1MBS, TX_PWR_CFG_1: 24MBS,
Helmut Schaa5e846002010-07-11 12:23:09 +02001945 * TX_PWR_CFG_2: MCS4, TX_PWR_CFG_3: MCS12,
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01001946 * TX_PWR_CFG_4: unknown
1947 */
Helmut Schaa5e846002010-07-11 12:23:09 +02001948 txpower = rt2x00_get_field16(eeprom,
1949 EEPROM_TXPOWER_BYRATE_RATE0);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01001950 txpower = rt2800_compesate_txpower(rt2x00dev, is_rate_b, band,
1951 power_level, txpower);
1952 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE0, txpower);
Helmut Schaa5e846002010-07-11 12:23:09 +02001953
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01001954 /*
1955 * TX_PWR_CFG_0: 2MBS, TX_PWR_CFG_1: 36MBS,
Helmut Schaa5e846002010-07-11 12:23:09 +02001956 * TX_PWR_CFG_2: MCS5, TX_PWR_CFG_3: MCS13,
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01001957 * TX_PWR_CFG_4: unknown
1958 */
Helmut Schaa5e846002010-07-11 12:23:09 +02001959 txpower = rt2x00_get_field16(eeprom,
1960 EEPROM_TXPOWER_BYRATE_RATE1);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01001961 txpower = rt2800_compesate_txpower(rt2x00dev, is_rate_b, band,
1962 power_level, txpower);
1963 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE1, txpower);
Helmut Schaa5e846002010-07-11 12:23:09 +02001964
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01001965 /*
1966 * TX_PWR_CFG_0: 5.5MBS, TX_PWR_CFG_1: 48MBS,
Helmut Schaa5e846002010-07-11 12:23:09 +02001967 * TX_PWR_CFG_2: MCS6, TX_PWR_CFG_3: MCS14,
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01001968 * TX_PWR_CFG_4: unknown
1969 */
Helmut Schaa5e846002010-07-11 12:23:09 +02001970 txpower = rt2x00_get_field16(eeprom,
1971 EEPROM_TXPOWER_BYRATE_RATE2);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01001972 txpower = rt2800_compesate_txpower(rt2x00dev, is_rate_b, band,
1973 power_level, txpower);
1974 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE2, txpower);
Helmut Schaa5e846002010-07-11 12:23:09 +02001975
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01001976 /*
1977 * TX_PWR_CFG_0: 11MBS, TX_PWR_CFG_1: 54MBS,
Helmut Schaa5e846002010-07-11 12:23:09 +02001978 * TX_PWR_CFG_2: MCS7, TX_PWR_CFG_3: MCS15,
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01001979 * TX_PWR_CFG_4: unknown
1980 */
Helmut Schaa5e846002010-07-11 12:23:09 +02001981 txpower = rt2x00_get_field16(eeprom,
1982 EEPROM_TXPOWER_BYRATE_RATE3);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01001983 txpower = rt2800_compesate_txpower(rt2x00dev, is_rate_b, band,
1984 power_level, txpower);
1985 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE3, txpower);
Helmut Schaa5e846002010-07-11 12:23:09 +02001986
1987 /* read the next four txpower values */
1988 rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_BYRATE + i + 1,
1989 &eeprom);
1990
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01001991 is_rate_b = 0;
1992 /*
1993 * TX_PWR_CFG_0: 6MBS, TX_PWR_CFG_1: MCS0,
Helmut Schaa5e846002010-07-11 12:23:09 +02001994 * TX_PWR_CFG_2: MCS8, TX_PWR_CFG_3: unknown,
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01001995 * TX_PWR_CFG_4: unknown
1996 */
Helmut Schaa5e846002010-07-11 12:23:09 +02001997 txpower = rt2x00_get_field16(eeprom,
1998 EEPROM_TXPOWER_BYRATE_RATE0);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01001999 txpower = rt2800_compesate_txpower(rt2x00dev, is_rate_b, band,
2000 power_level, txpower);
2001 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE4, txpower);
Helmut Schaa5e846002010-07-11 12:23:09 +02002002
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002003 /*
2004 * TX_PWR_CFG_0: 9MBS, TX_PWR_CFG_1: MCS1,
Helmut Schaa5e846002010-07-11 12:23:09 +02002005 * TX_PWR_CFG_2: MCS9, TX_PWR_CFG_3: unknown,
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002006 * TX_PWR_CFG_4: unknown
2007 */
Helmut Schaa5e846002010-07-11 12:23:09 +02002008 txpower = rt2x00_get_field16(eeprom,
2009 EEPROM_TXPOWER_BYRATE_RATE1);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002010 txpower = rt2800_compesate_txpower(rt2x00dev, is_rate_b, band,
2011 power_level, txpower);
2012 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE5, txpower);
Helmut Schaa5e846002010-07-11 12:23:09 +02002013
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002014 /*
2015 * TX_PWR_CFG_0: 12MBS, TX_PWR_CFG_1: MCS2,
Helmut Schaa5e846002010-07-11 12:23:09 +02002016 * TX_PWR_CFG_2: MCS10, TX_PWR_CFG_3: unknown,
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002017 * TX_PWR_CFG_4: unknown
2018 */
Helmut Schaa5e846002010-07-11 12:23:09 +02002019 txpower = rt2x00_get_field16(eeprom,
2020 EEPROM_TXPOWER_BYRATE_RATE2);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002021 txpower = rt2800_compesate_txpower(rt2x00dev, is_rate_b, band,
2022 power_level, txpower);
2023 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE6, txpower);
Helmut Schaa5e846002010-07-11 12:23:09 +02002024
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002025 /*
2026 * TX_PWR_CFG_0: 18MBS, TX_PWR_CFG_1: MCS3,
Helmut Schaa5e846002010-07-11 12:23:09 +02002027 * TX_PWR_CFG_2: MCS11, TX_PWR_CFG_3: unknown,
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002028 * TX_PWR_CFG_4: unknown
2029 */
Helmut Schaa5e846002010-07-11 12:23:09 +02002030 txpower = rt2x00_get_field16(eeprom,
2031 EEPROM_TXPOWER_BYRATE_RATE3);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002032 txpower = rt2800_compesate_txpower(rt2x00dev, is_rate_b, band,
2033 power_level, txpower);
2034 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE7, txpower);
Helmut Schaa5e846002010-07-11 12:23:09 +02002035
2036 rt2800_register_write(rt2x00dev, offset, reg);
2037
2038 /* next TX_PWR_CFG register */
2039 offset += 4;
2040 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002041}
2042
2043static void rt2800_config_retry_limit(struct rt2x00_dev *rt2x00dev,
2044 struct rt2x00lib_conf *libconf)
2045{
2046 u32 reg;
2047
2048 rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
2049 rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT,
2050 libconf->conf->short_frame_max_tx_count);
2051 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT,
2052 libconf->conf->long_frame_max_tx_count);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002053 rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
2054}
2055
2056static void rt2800_config_ps(struct rt2x00_dev *rt2x00dev,
2057 struct rt2x00lib_conf *libconf)
2058{
2059 enum dev_state state =
2060 (libconf->conf->flags & IEEE80211_CONF_PS) ?
2061 STATE_SLEEP : STATE_AWAKE;
2062 u32 reg;
2063
2064 if (state == STATE_SLEEP) {
2065 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0);
2066
2067 rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
2068 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5);
2069 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE,
2070 libconf->conf->listen_interval - 1);
2071 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 1);
2072 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
2073
2074 rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
2075 } else {
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002076 rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
2077 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0);
2078 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0);
2079 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 0);
2080 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
Gertjan van Wingerde57318582010-03-30 23:50:23 +02002081
2082 rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002083 }
2084}
2085
2086void rt2800_config(struct rt2x00_dev *rt2x00dev,
2087 struct rt2x00lib_conf *libconf,
2088 const unsigned int flags)
2089{
2090 /* Always recalculate LNA gain before changing configuration */
2091 rt2800_config_lna_gain(rt2x00dev, libconf);
2092
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002093 if (flags & IEEE80211_CONF_CHANGE_CHANNEL) {
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002094 rt2800_config_channel(rt2x00dev, libconf->conf,
2095 &libconf->rf, &libconf->channel);
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002096 rt2800_config_txpower(rt2x00dev, libconf->conf);
2097 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002098 if (flags & IEEE80211_CONF_CHANGE_POWER)
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01002099 rt2800_config_txpower(rt2x00dev, libconf->conf);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002100 if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
2101 rt2800_config_retry_limit(rt2x00dev, libconf);
2102 if (flags & IEEE80211_CONF_CHANGE_PS)
2103 rt2800_config_ps(rt2x00dev, libconf);
2104}
2105EXPORT_SYMBOL_GPL(rt2800_config);
2106
2107/*
2108 * Link tuning
2109 */
2110void rt2800_link_stats(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
2111{
2112 u32 reg;
2113
2114 /*
2115 * Update FCS error count from register.
2116 */
2117 rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
2118 qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR);
2119}
2120EXPORT_SYMBOL_GPL(rt2800_link_stats);
2121
2122static u8 rt2800_get_default_vgc(struct rt2x00_dev *rt2x00dev)
2123{
2124 if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002125 if (rt2x00_rt(rt2x00dev, RT3070) ||
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002126 rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002127 rt2x00_rt(rt2x00dev, RT3090) ||
Gabor Juhosadde5882011-03-03 11:46:45 +01002128 rt2x00_rt(rt2x00dev, RT3390) ||
2129 rt2x00_rt(rt2x00dev, RT5390))
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002130 return 0x1c + (2 * rt2x00dev->lna_gain);
2131 else
2132 return 0x2e + rt2x00dev->lna_gain;
2133 }
2134
2135 if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
2136 return 0x32 + (rt2x00dev->lna_gain * 5) / 3;
2137 else
2138 return 0x3a + (rt2x00dev->lna_gain * 5) / 3;
2139}
2140
2141static inline void rt2800_set_vgc(struct rt2x00_dev *rt2x00dev,
2142 struct link_qual *qual, u8 vgc_level)
2143{
2144 if (qual->vgc_level != vgc_level) {
2145 rt2800_bbp_write(rt2x00dev, 66, vgc_level);
2146 qual->vgc_level = vgc_level;
2147 qual->vgc_level_reg = vgc_level;
2148 }
2149}
2150
2151void rt2800_reset_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
2152{
2153 rt2800_set_vgc(rt2x00dev, qual, rt2800_get_default_vgc(rt2x00dev));
2154}
2155EXPORT_SYMBOL_GPL(rt2800_reset_tuner);
2156
2157void rt2800_link_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual,
2158 const u32 count)
2159{
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +02002160 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C))
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01002161 return;
2162
2163 /*
2164 * When RSSI is better then -80 increase VGC level with 0x10
2165 */
2166 rt2800_set_vgc(rt2x00dev, qual,
2167 rt2800_get_default_vgc(rt2x00dev) +
2168 ((qual->rssi > -80) * 0x10));
2169}
2170EXPORT_SYMBOL_GPL(rt2800_link_tuner);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002171
2172/*
2173 * Initialization functions.
2174 */
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02002175static int rt2800_init_registers(struct rt2x00_dev *rt2x00dev)
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002176{
2177 u32 reg;
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002178 u16 eeprom;
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002179 unsigned int i;
Gertjan van Wingerdee3a896b2010-06-03 10:52:04 +02002180 int ret;
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002181
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002182 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
2183 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
2184 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
2185 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
2186 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
2187 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
2188 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
2189
Gertjan van Wingerdee3a896b2010-06-03 10:52:04 +02002190 ret = rt2800_drv_init_registers(rt2x00dev);
2191 if (ret)
2192 return ret;
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002193
2194 rt2800_register_read(rt2x00dev, BCN_OFFSET0, &reg);
2195 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN0, 0xe0); /* 0x3800 */
2196 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN1, 0xe8); /* 0x3a00 */
2197 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN2, 0xf0); /* 0x3c00 */
2198 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN3, 0xf8); /* 0x3e00 */
2199 rt2800_register_write(rt2x00dev, BCN_OFFSET0, reg);
2200
2201 rt2800_register_read(rt2x00dev, BCN_OFFSET1, &reg);
2202 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN4, 0xc8); /* 0x3200 */
2203 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN5, 0xd0); /* 0x3400 */
2204 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN6, 0x77); /* 0x1dc0 */
2205 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN7, 0x6f); /* 0x1bc0 */
2206 rt2800_register_write(rt2x00dev, BCN_OFFSET1, reg);
2207
2208 rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f);
2209 rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
2210
2211 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
2212
2213 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Helmut Schaa8544df32010-07-11 12:29:49 +02002214 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL, 1600);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002215 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
2216 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, 0);
2217 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
2218 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
2219 rt2x00_set_field32(&reg, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0);
2220 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
2221
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002222 rt2800_config_filter(rt2x00dev, FIF_ALLMULTI);
2223
2224 rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
2225 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, 9);
2226 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2);
2227 rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
2228
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002229 if (rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002230 rt2x00_rt(rt2x00dev, RT3090) ||
2231 rt2x00_rt(rt2x00dev, RT3390)) {
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002232 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
2233 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002234 if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002235 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
2236 rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
RA-Jay Hung38c8a562010-12-13 12:31:27 +01002237 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
2238 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_DAC_TEST))
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002239 rt2800_register_write(rt2x00dev, TX_SW_CFG2,
2240 0x0000002c);
2241 else
2242 rt2800_register_write(rt2x00dev, TX_SW_CFG2,
2243 0x0000000f);
2244 } else {
2245 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
2246 }
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002247 } else if (rt2x00_rt(rt2x00dev, RT3070)) {
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002248 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002249
2250 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
2251 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
2252 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000002c);
2253 } else {
2254 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
2255 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
2256 }
Helmut Schaac295a812010-06-03 10:52:13 +02002257 } else if (rt2800_is_305x_soc(rt2x00dev)) {
2258 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
2259 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
2260 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000001f);
Gabor Juhosadde5882011-03-03 11:46:45 +01002261 } else if (rt2x00_rt(rt2x00dev, RT5390)) {
2262 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000404);
2263 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
2264 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002265 } else {
2266 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000);
2267 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
2268 }
2269
2270 rt2800_register_read(rt2x00dev, TX_LINK_CFG, &reg);
2271 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32);
2272 rt2x00_set_field32(&reg, TX_LINK_CFG_MFB_ENABLE, 0);
2273 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0);
2274 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_MRQ_EN, 0);
2275 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_RDG_EN, 0);
2276 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_CF_ACK_EN, 1);
2277 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB, 0);
2278 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFS, 0);
2279 rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg);
2280
2281 rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
2282 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002283 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 32);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002284 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10);
2285 rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
2286
2287 rt2800_register_read(rt2x00dev, MAX_LEN_CFG, &reg);
2288 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE);
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +02002289 if (rt2x00_rt_rev_gte(rt2x00dev, RT2872, REV_RT2872E) ||
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01002290 rt2x00_rt(rt2x00dev, RT2883) ||
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +02002291 rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070E))
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002292 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 2);
2293 else
2294 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 1);
2295 rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_PSDU, 0);
2296 rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_MPDU, 0);
2297 rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
2298
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002299 rt2800_register_read(rt2x00dev, LED_CFG, &reg);
2300 rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, 70);
2301 rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, 30);
2302 rt2x00_set_field32(&reg, LED_CFG_SLOW_BLINK_PERIOD, 3);
2303 rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, 3);
2304 rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, 3);
2305 rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE, 3);
2306 rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, 1);
2307 rt2800_register_write(rt2x00dev, LED_CFG, reg);
2308
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002309 rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f);
2310
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002311 rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
2312 rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT, 15);
2313 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT, 31);
2314 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_THRE, 2000);
2315 rt2x00_set_field32(&reg, TX_RTY_CFG_NON_AGG_RTY_MODE, 0);
2316 rt2x00_set_field32(&reg, TX_RTY_CFG_AGG_RTY_MODE, 0);
2317 rt2x00_set_field32(&reg, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1);
2318 rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
2319
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002320 rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
2321 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AUTORESPONDER, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002322 rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002323 rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MMODE, 0);
2324 rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MREF, 0);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002325 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002326 rt2x00_set_field32(&reg, AUTO_RSP_CFG_DUAL_CTS_EN, 0);
2327 rt2x00_set_field32(&reg, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0);
2328 rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
2329
2330 rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002331 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_RATE, 3);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002332 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_CTRL, 0);
Shiang Tu6f492b62011-02-20 13:56:54 +01002333 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_NAV_SHORT, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002334 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1);
2335 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
2336 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002337 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002338 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002339 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 0);
2340 rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002341 rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
2342
2343 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002344 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_RATE, 3);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002345 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL, 0);
Shiang Tu6f492b62011-02-20 13:56:54 +01002346 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_NAV_SHORT, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002347 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1);
2348 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
2349 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002350 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002351 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002352 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 0);
2353 rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002354 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
2355
2356 rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
2357 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, 0x4004);
2358 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, 0);
Shiang Tu6f492b62011-02-20 13:56:54 +01002359 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_NAV_SHORT, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002360 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
2361 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
2362 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
2363 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
2364 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
2365 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002366 rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002367 rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
2368
2369 rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
2370 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, 0x4084);
Helmut Schaad13a97f2010-10-02 11:29:08 +02002371 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, 0);
Shiang Tu6f492b62011-02-20 13:56:54 +01002372 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_NAV_SHORT, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002373 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
2374 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
2375 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
2376 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
2377 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
2378 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002379 rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002380 rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
2381
2382 rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
2383 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, 0x4004);
2384 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, 0);
Shiang Tu6f492b62011-02-20 13:56:54 +01002385 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_NAV_SHORT, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002386 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
2387 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
2388 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
2389 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
2390 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
2391 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002392 rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002393 rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
2394
2395 rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
2396 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, 0x4084);
2397 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, 0);
Shiang Tu6f492b62011-02-20 13:56:54 +01002398 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_NAV_SHORT, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002399 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
2400 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
2401 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
2402 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
2403 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
2404 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002405 rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002406 rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
2407
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +01002408 if (rt2x00_is_usb(rt2x00dev)) {
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002409 rt2800_register_write(rt2x00dev, PBF_CFG, 0xf40006);
2410
2411 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
2412 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
2413 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
2414 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
2415 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
2416 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 3);
2417 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 0);
2418 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_BIG_ENDIAN, 0);
2419 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_HDR_SCATTER, 0);
2420 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_HDR_SEG_LEN, 0);
2421 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
2422 }
2423
Helmut Schaa961621a2010-11-04 20:36:59 +01002424 /*
2425 * The legacy driver also sets TXOP_CTRL_CFG_RESERVED_TRUN_EN to 1
2426 * although it is reserved.
2427 */
2428 rt2800_register_read(rt2x00dev, TXOP_CTRL_CFG, &reg);
2429 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_TIMEOUT_TRUN_EN, 1);
2430 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_AC_TRUN_EN, 1);
2431 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_TXRATEGRP_TRUN_EN, 1);
2432 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_USER_MODE_TRUN_EN, 1);
2433 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_MIMO_PS_TRUN_EN, 1);
2434 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_RESERVED_TRUN_EN, 1);
2435 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_LSIG_TXOP_EN, 0);
2436 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CCA_EN, 0);
2437 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CCA_DLY, 88);
2438 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CWMIN, 0);
2439 rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, reg);
2440
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002441 rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, 0x00000002);
2442
2443 rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
2444 rt2x00_set_field32(&reg, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 32);
2445 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES,
2446 IEEE80211_MAX_RTS_THRESHOLD);
2447 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_FBK_EN, 0);
2448 rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
2449
2450 rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002451
Helmut Schaaa21c2ab2010-05-06 12:29:04 +02002452 /*
2453 * Usually the CCK SIFS time should be set to 10 and the OFDM SIFS
2454 * time should be set to 16. However, the original Ralink driver uses
2455 * 16 for both and indeed using a value of 10 for CCK SIFS results in
2456 * connection problems with 11g + CTS protection. Hence, use the same
2457 * defaults as the Ralink driver: 16 for both, CCK and OFDM SIFS.
2458 */
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002459 rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
Helmut Schaaa21c2ab2010-05-06 12:29:04 +02002460 rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, 16);
2461 rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, 16);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002462 rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4);
2463 rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, 314);
2464 rt2x00_set_field32(&reg, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1);
2465 rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
2466
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002467 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
2468
2469 /*
2470 * ASIC will keep garbage value after boot, clear encryption keys.
2471 */
2472 for (i = 0; i < 4; i++)
2473 rt2800_register_write(rt2x00dev,
2474 SHARED_KEY_MODE_ENTRY(i), 0);
2475
2476 for (i = 0; i < 256; i++) {
Joe Perchesf4e16e42010-11-20 18:39:01 -08002477 static const u32 wcid[2] = { 0xffffffff, 0x00ffffff };
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002478 rt2800_register_multiwrite(rt2x00dev, MAC_WCID_ENTRY(i),
2479 wcid, sizeof(wcid));
2480
Helmut Schaa1ed38112011-03-03 19:44:33 +01002481 rt2800_register_write(rt2x00dev, MAC_WCID_ATTR_ENTRY(i), 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002482 rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0);
2483 }
2484
2485 /*
2486 * Clear all beacons
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002487 */
Helmut Schaa69cf36a2011-01-30 13:16:03 +01002488 rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE0);
2489 rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE1);
2490 rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE2);
2491 rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE3);
2492 rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE4);
2493 rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE5);
2494 rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE6);
2495 rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE7);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002496
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +01002497 if (rt2x00_is_usb(rt2x00dev)) {
Gertjan van Wingerde785c3c02010-06-03 10:51:59 +02002498 rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
2499 rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 30);
2500 rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
RA-Jay Hungc6fcc0e2011-01-30 13:21:22 +01002501 } else if (rt2x00_is_pcie(rt2x00dev)) {
2502 rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
2503 rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 125);
2504 rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002505 }
2506
2507 rt2800_register_read(rt2x00dev, HT_FBK_CFG0, &reg);
2508 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS0FBK, 0);
2509 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS1FBK, 0);
2510 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS2FBK, 1);
2511 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS3FBK, 2);
2512 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS4FBK, 3);
2513 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS5FBK, 4);
2514 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS6FBK, 5);
2515 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS7FBK, 6);
2516 rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg);
2517
2518 rt2800_register_read(rt2x00dev, HT_FBK_CFG1, &reg);
2519 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS8FBK, 8);
2520 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS9FBK, 8);
2521 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS10FBK, 9);
2522 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS11FBK, 10);
2523 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS12FBK, 11);
2524 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS13FBK, 12);
2525 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS14FBK, 13);
2526 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS15FBK, 14);
2527 rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg);
2528
2529 rt2800_register_read(rt2x00dev, LG_FBK_CFG0, &reg);
2530 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS0FBK, 8);
2531 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS1FBK, 8);
2532 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS2FBK, 9);
2533 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS3FBK, 10);
2534 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS4FBK, 11);
2535 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS5FBK, 12);
2536 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS6FBK, 13);
2537 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS7FBK, 14);
2538 rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg);
2539
2540 rt2800_register_read(rt2x00dev, LG_FBK_CFG1, &reg);
2541 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS0FBK, 0);
2542 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS1FBK, 0);
2543 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS2FBK, 1);
2544 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS3FBK, 2);
2545 rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg);
2546
2547 /*
Helmut Schaa47ee3eb2010-09-08 20:56:04 +02002548 * Do not force the BA window size, we use the TXWI to set it
2549 */
2550 rt2800_register_read(rt2x00dev, AMPDU_BA_WINSIZE, &reg);
2551 rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE_ENABLE, 0);
2552 rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE, 0);
2553 rt2800_register_write(rt2x00dev, AMPDU_BA_WINSIZE, reg);
2554
2555 /*
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002556 * We must clear the error counters.
2557 * These registers are cleared on read,
2558 * so we may pass a useless variable to store the value.
2559 */
2560 rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
2561 rt2800_register_read(rt2x00dev, RX_STA_CNT1, &reg);
2562 rt2800_register_read(rt2x00dev, RX_STA_CNT2, &reg);
2563 rt2800_register_read(rt2x00dev, TX_STA_CNT0, &reg);
2564 rt2800_register_read(rt2x00dev, TX_STA_CNT1, &reg);
2565 rt2800_register_read(rt2x00dev, TX_STA_CNT2, &reg);
2566
Helmut Schaa9f926fb2010-07-11 12:28:23 +02002567 /*
2568 * Setup leadtime for pre tbtt interrupt to 6ms
2569 */
2570 rt2800_register_read(rt2x00dev, INT_TIMER_CFG, &reg);
2571 rt2x00_set_field32(&reg, INT_TIMER_CFG_PRE_TBTT_TIMER, 6 << 4);
2572 rt2800_register_write(rt2x00dev, INT_TIMER_CFG, reg);
2573
Helmut Schaa977206d2010-12-13 12:31:58 +01002574 /*
2575 * Set up channel statistics timer
2576 */
2577 rt2800_register_read(rt2x00dev, CH_TIME_CFG, &reg);
2578 rt2x00_set_field32(&reg, CH_TIME_CFG_EIFS_BUSY, 1);
2579 rt2x00_set_field32(&reg, CH_TIME_CFG_NAV_BUSY, 1);
2580 rt2x00_set_field32(&reg, CH_TIME_CFG_RX_BUSY, 1);
2581 rt2x00_set_field32(&reg, CH_TIME_CFG_TX_BUSY, 1);
2582 rt2x00_set_field32(&reg, CH_TIME_CFG_TMR_EN, 1);
2583 rt2800_register_write(rt2x00dev, CH_TIME_CFG, reg);
2584
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002585 return 0;
2586}
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002587
2588static int rt2800_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev)
2589{
2590 unsigned int i;
2591 u32 reg;
2592
2593 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
2594 rt2800_register_read(rt2x00dev, MAC_STATUS_CFG, &reg);
2595 if (!rt2x00_get_field32(reg, MAC_STATUS_CFG_BBP_RF_BUSY))
2596 return 0;
2597
2598 udelay(REGISTER_BUSY_DELAY);
2599 }
2600
2601 ERROR(rt2x00dev, "BBP/RF register access failed, aborting.\n");
2602 return -EACCES;
2603}
2604
2605static int rt2800_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
2606{
2607 unsigned int i;
2608 u8 value;
2609
2610 /*
2611 * BBP was enabled after firmware was loaded,
2612 * but we need to reactivate it now.
2613 */
2614 rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
2615 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
2616 msleep(1);
2617
2618 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
2619 rt2800_bbp_read(rt2x00dev, 0, &value);
2620 if ((value != 0xff) && (value != 0x00))
2621 return 0;
2622 udelay(REGISTER_BUSY_DELAY);
2623 }
2624
2625 ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
2626 return -EACCES;
2627}
2628
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02002629static int rt2800_init_bbp(struct rt2x00_dev *rt2x00dev)
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002630{
2631 unsigned int i;
2632 u16 eeprom;
2633 u8 reg_id;
2634 u8 value;
2635
2636 if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev) ||
2637 rt2800_wait_bbp_ready(rt2x00dev)))
2638 return -EACCES;
2639
Gabor Juhosadde5882011-03-03 11:46:45 +01002640 if (rt2x00_rt(rt2x00dev, RT5390)) {
2641 rt2800_bbp_read(rt2x00dev, 4, &value);
2642 rt2x00_set_field8(&value, BBP4_MAC_IF_CTRL, 1);
2643 rt2800_bbp_write(rt2x00dev, 4, value);
2644 }
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002645
Gabor Juhosadde5882011-03-03 11:46:45 +01002646 if (rt2800_is_305x_soc(rt2x00dev) ||
2647 rt2x00_rt(rt2x00dev, RT5390))
Helmut Schaabaff8002010-04-28 09:58:59 +02002648 rt2800_bbp_write(rt2x00dev, 31, 0x08);
2649
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002650 rt2800_bbp_write(rt2x00dev, 65, 0x2c);
2651 rt2800_bbp_write(rt2x00dev, 66, 0x38);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002652
Gabor Juhosadde5882011-03-03 11:46:45 +01002653 if (rt2x00_rt(rt2x00dev, RT5390))
2654 rt2800_bbp_write(rt2x00dev, 68, 0x0b);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002655
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002656 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
2657 rt2800_bbp_write(rt2x00dev, 69, 0x16);
2658 rt2800_bbp_write(rt2x00dev, 73, 0x12);
Gabor Juhosadde5882011-03-03 11:46:45 +01002659 } else if (rt2x00_rt(rt2x00dev, RT5390)) {
2660 rt2800_bbp_write(rt2x00dev, 69, 0x12);
2661 rt2800_bbp_write(rt2x00dev, 73, 0x13);
2662 rt2800_bbp_write(rt2x00dev, 75, 0x46);
2663 rt2800_bbp_write(rt2x00dev, 76, 0x28);
2664 rt2800_bbp_write(rt2x00dev, 77, 0x59);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002665 } else {
2666 rt2800_bbp_write(rt2x00dev, 69, 0x12);
2667 rt2800_bbp_write(rt2x00dev, 73, 0x10);
2668 }
2669
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002670 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002671
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002672 if (rt2x00_rt(rt2x00dev, RT3070) ||
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002673 rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002674 rt2x00_rt(rt2x00dev, RT3090) ||
Gabor Juhosadde5882011-03-03 11:46:45 +01002675 rt2x00_rt(rt2x00dev, RT3390) ||
2676 rt2x00_rt(rt2x00dev, RT5390)) {
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002677 rt2800_bbp_write(rt2x00dev, 79, 0x13);
2678 rt2800_bbp_write(rt2x00dev, 80, 0x05);
2679 rt2800_bbp_write(rt2x00dev, 81, 0x33);
Helmut Schaabaff8002010-04-28 09:58:59 +02002680 } else if (rt2800_is_305x_soc(rt2x00dev)) {
2681 rt2800_bbp_write(rt2x00dev, 78, 0x0e);
2682 rt2800_bbp_write(rt2x00dev, 80, 0x08);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002683 } else {
2684 rt2800_bbp_write(rt2x00dev, 81, 0x37);
2685 }
2686
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002687 rt2800_bbp_write(rt2x00dev, 82, 0x62);
Gabor Juhosadde5882011-03-03 11:46:45 +01002688 if (rt2x00_rt(rt2x00dev, RT5390))
2689 rt2800_bbp_write(rt2x00dev, 83, 0x7a);
2690 else
2691 rt2800_bbp_write(rt2x00dev, 83, 0x6a);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002692
Gertjan van Wingerde5ed8f452010-06-03 10:51:57 +02002693 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860D))
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002694 rt2800_bbp_write(rt2x00dev, 84, 0x19);
Gabor Juhosadde5882011-03-03 11:46:45 +01002695 else if (rt2x00_rt(rt2x00dev, RT5390))
2696 rt2800_bbp_write(rt2x00dev, 84, 0x9a);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002697 else
2698 rt2800_bbp_write(rt2x00dev, 84, 0x99);
2699
Gabor Juhosadde5882011-03-03 11:46:45 +01002700 if (rt2x00_rt(rt2x00dev, RT5390))
2701 rt2800_bbp_write(rt2x00dev, 86, 0x38);
2702 else
2703 rt2800_bbp_write(rt2x00dev, 86, 0x00);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002704
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002705 rt2800_bbp_write(rt2x00dev, 91, 0x04);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002706
Gabor Juhosadde5882011-03-03 11:46:45 +01002707 if (rt2x00_rt(rt2x00dev, RT5390))
2708 rt2800_bbp_write(rt2x00dev, 92, 0x02);
2709 else
2710 rt2800_bbp_write(rt2x00dev, 92, 0x00);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002711
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002712 if (rt2x00_rt_rev_gte(rt2x00dev, RT3070, REV_RT3070F) ||
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002713 rt2x00_rt_rev_gte(rt2x00dev, RT3071, REV_RT3071E) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002714 rt2x00_rt_rev_gte(rt2x00dev, RT3090, REV_RT3090E) ||
Helmut Schaabaff8002010-04-28 09:58:59 +02002715 rt2x00_rt_rev_gte(rt2x00dev, RT3390, REV_RT3390E) ||
Gabor Juhosadde5882011-03-03 11:46:45 +01002716 rt2x00_rt(rt2x00dev, RT5390) ||
Helmut Schaabaff8002010-04-28 09:58:59 +02002717 rt2800_is_305x_soc(rt2x00dev))
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002718 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
2719 else
2720 rt2800_bbp_write(rt2x00dev, 103, 0x00);
2721
Gabor Juhosadde5882011-03-03 11:46:45 +01002722 if (rt2x00_rt(rt2x00dev, RT5390))
2723 rt2800_bbp_write(rt2x00dev, 104, 0x92);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002724
Helmut Schaabaff8002010-04-28 09:58:59 +02002725 if (rt2800_is_305x_soc(rt2x00dev))
2726 rt2800_bbp_write(rt2x00dev, 105, 0x01);
Gabor Juhosadde5882011-03-03 11:46:45 +01002727 else if (rt2x00_rt(rt2x00dev, RT5390))
2728 rt2800_bbp_write(rt2x00dev, 105, 0x3c);
Helmut Schaabaff8002010-04-28 09:58:59 +02002729 else
2730 rt2800_bbp_write(rt2x00dev, 105, 0x05);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002731
Gabor Juhosadde5882011-03-03 11:46:45 +01002732 if (rt2x00_rt(rt2x00dev, RT5390))
2733 rt2800_bbp_write(rt2x00dev, 106, 0x03);
2734 else
2735 rt2800_bbp_write(rt2x00dev, 106, 0x35);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002736
Gabor Juhosadde5882011-03-03 11:46:45 +01002737 if (rt2x00_rt(rt2x00dev, RT5390))
2738 rt2800_bbp_write(rt2x00dev, 128, 0x12);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002739
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002740 if (rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002741 rt2x00_rt(rt2x00dev, RT3090) ||
Gabor Juhosadde5882011-03-03 11:46:45 +01002742 rt2x00_rt(rt2x00dev, RT3390) ||
2743 rt2x00_rt(rt2x00dev, RT5390)) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002744 rt2800_bbp_read(rt2x00dev, 138, &value);
2745
RA-Jay Hung38c8a562010-12-13 12:31:27 +01002746 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
2747 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002748 value |= 0x20;
RA-Jay Hung38c8a562010-12-13 12:31:27 +01002749 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002750 value &= ~0x02;
2751
2752 rt2800_bbp_write(rt2x00dev, 138, value);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002753 }
2754
Gabor Juhosadde5882011-03-03 11:46:45 +01002755 if (rt2x00_rt(rt2x00dev, RT5390)) {
2756 int ant, div_mode;
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002757
Gabor Juhosadde5882011-03-03 11:46:45 +01002758 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
2759 div_mode = rt2x00_get_field16(eeprom,
2760 EEPROM_NIC_CONF1_ANT_DIVERSITY);
2761 ant = (div_mode == 3) ? 1 : 0;
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002762
Gabor Juhosadde5882011-03-03 11:46:45 +01002763 /* check if this is a Bluetooth combo card */
2764 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
2765 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_BT_COEXIST)) {
2766 u32 reg;
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002767
Gabor Juhosadde5882011-03-03 11:46:45 +01002768 rt2800_register_read(rt2x00dev, GPIO_CTRL_CFG, &reg);
2769 rt2x00_set_field32(&reg, GPIO_CTRL_CFG_GPIOD_BIT3, 0);
2770 rt2x00_set_field32(&reg, GPIO_CTRL_CFG_GPIOD_BIT6, 0);
2771 rt2x00_set_field32(&reg, GPIO_CTRL_CFG_BIT3, 0);
2772 rt2x00_set_field32(&reg, GPIO_CTRL_CFG_BIT6, 0);
2773 if (ant == 0)
2774 rt2x00_set_field32(&reg, GPIO_CTRL_CFG_BIT3, 1);
2775 else if (ant == 1)
2776 rt2x00_set_field32(&reg, GPIO_CTRL_CFG_BIT6, 1);
2777 rt2800_register_write(rt2x00dev, GPIO_CTRL_CFG, reg);
2778 }
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002779
Gabor Juhosadde5882011-03-03 11:46:45 +01002780 rt2800_bbp_read(rt2x00dev, 152, &value);
2781 if (ant == 0)
2782 rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 1);
2783 else
2784 rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 0);
2785 rt2800_bbp_write(rt2x00dev, 152, value);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01002786
Gabor Juhosadde5882011-03-03 11:46:45 +01002787 /* Init frequency calibration */
2788 rt2800_bbp_write(rt2x00dev, 142, 1);
2789 rt2800_bbp_write(rt2x00dev, 143, 57);
2790 }
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002791
2792 for (i = 0; i < EEPROM_BBP_SIZE; i++) {
2793 rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
2794
2795 if (eeprom != 0xffff && eeprom != 0x0000) {
2796 reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
2797 value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
2798 rt2800_bbp_write(rt2x00dev, reg_id, value);
2799 }
2800 }
2801
2802 return 0;
2803}
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002804
2805static u8 rt2800_init_rx_filter(struct rt2x00_dev *rt2x00dev,
2806 bool bw40, u8 rfcsr24, u8 filter_target)
2807{
2808 unsigned int i;
2809 u8 bbp;
2810 u8 rfcsr;
2811 u8 passband;
2812 u8 stopband;
2813 u8 overtuned = 0;
2814
2815 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
2816
2817 rt2800_bbp_read(rt2x00dev, 4, &bbp);
2818 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40);
2819 rt2800_bbp_write(rt2x00dev, 4, bbp);
2820
RA-Jay Hung80d184e2011-01-10 11:28:10 +01002821 rt2800_rfcsr_read(rt2x00dev, 31, &rfcsr);
2822 rt2x00_set_field8(&rfcsr, RFCSR31_RX_H20M, bw40);
2823 rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
2824
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002825 rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
2826 rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1);
2827 rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
2828
2829 /*
2830 * Set power & frequency of passband test tone
2831 */
2832 rt2800_bbp_write(rt2x00dev, 24, 0);
2833
2834 for (i = 0; i < 100; i++) {
2835 rt2800_bbp_write(rt2x00dev, 25, 0x90);
2836 msleep(1);
2837
2838 rt2800_bbp_read(rt2x00dev, 55, &passband);
2839 if (passband)
2840 break;
2841 }
2842
2843 /*
2844 * Set power & frequency of stopband test tone
2845 */
2846 rt2800_bbp_write(rt2x00dev, 24, 0x06);
2847
2848 for (i = 0; i < 100; i++) {
2849 rt2800_bbp_write(rt2x00dev, 25, 0x90);
2850 msleep(1);
2851
2852 rt2800_bbp_read(rt2x00dev, 55, &stopband);
2853
2854 if ((passband - stopband) <= filter_target) {
2855 rfcsr24++;
2856 overtuned += ((passband - stopband) == filter_target);
2857 } else
2858 break;
2859
2860 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
2861 }
2862
2863 rfcsr24 -= !!overtuned;
2864
2865 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
2866 return rfcsr24;
2867}
2868
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02002869static int rt2800_init_rfcsr(struct rt2x00_dev *rt2x00dev)
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002870{
2871 u8 rfcsr;
2872 u8 bbp;
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002873 u32 reg;
2874 u16 eeprom;
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002875
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002876 if (!rt2x00_rt(rt2x00dev, RT3070) &&
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002877 !rt2x00_rt(rt2x00dev, RT3071) &&
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002878 !rt2x00_rt(rt2x00dev, RT3090) &&
Helmut Schaa23812382010-04-26 13:48:45 +02002879 !rt2x00_rt(rt2x00dev, RT3390) &&
Gabor Juhosadde5882011-03-03 11:46:45 +01002880 !rt2x00_rt(rt2x00dev, RT5390) &&
Helmut Schaabaff8002010-04-28 09:58:59 +02002881 !rt2800_is_305x_soc(rt2x00dev))
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002882 return 0;
2883
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002884 /*
2885 * Init RF calibration.
2886 */
Gabor Juhosadde5882011-03-03 11:46:45 +01002887 if (rt2x00_rt(rt2x00dev, RT5390)) {
2888 rt2800_rfcsr_read(rt2x00dev, 2, &rfcsr);
2889 rt2x00_set_field8(&rfcsr, RFCSR2_RESCAL_EN, 1);
2890 rt2800_rfcsr_write(rt2x00dev, 2, rfcsr);
2891 msleep(1);
2892 rt2x00_set_field8(&rfcsr, RFCSR2_RESCAL_EN, 0);
2893 rt2800_rfcsr_write(rt2x00dev, 2, rfcsr);
2894 } else {
2895 rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
2896 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
2897 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
2898 msleep(1);
2899 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
2900 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
2901 }
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002902
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002903 if (rt2x00_rt(rt2x00dev, RT3070) ||
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002904 rt2x00_rt(rt2x00dev, RT3071) ||
2905 rt2x00_rt(rt2x00dev, RT3090)) {
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002906 rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
2907 rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
2908 rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
RA-Jay Hung80d184e2011-01-10 11:28:10 +01002909 rt2800_rfcsr_write(rt2x00dev, 7, 0x60);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002910 rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002911 rt2800_rfcsr_write(rt2x00dev, 10, 0x41);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002912 rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
2913 rt2800_rfcsr_write(rt2x00dev, 12, 0x7b);
2914 rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
2915 rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
2916 rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
2917 rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
2918 rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
2919 rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
2920 rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
2921 rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
2922 rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
2923 rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002924 rt2800_rfcsr_write(rt2x00dev, 29, 0x1f);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002925 } else if (rt2x00_rt(rt2x00dev, RT3390)) {
2926 rt2800_rfcsr_write(rt2x00dev, 0, 0xa0);
2927 rt2800_rfcsr_write(rt2x00dev, 1, 0xe1);
2928 rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
2929 rt2800_rfcsr_write(rt2x00dev, 3, 0x62);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002930 rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002931 rt2800_rfcsr_write(rt2x00dev, 5, 0x8b);
2932 rt2800_rfcsr_write(rt2x00dev, 6, 0x42);
2933 rt2800_rfcsr_write(rt2x00dev, 7, 0x34);
2934 rt2800_rfcsr_write(rt2x00dev, 8, 0x00);
2935 rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
2936 rt2800_rfcsr_write(rt2x00dev, 10, 0x61);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002937 rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002938 rt2800_rfcsr_write(rt2x00dev, 12, 0x3b);
2939 rt2800_rfcsr_write(rt2x00dev, 13, 0xe0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002940 rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002941 rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
2942 rt2800_rfcsr_write(rt2x00dev, 16, 0xe0);
2943 rt2800_rfcsr_write(rt2x00dev, 17, 0x94);
2944 rt2800_rfcsr_write(rt2x00dev, 18, 0x5c);
2945 rt2800_rfcsr_write(rt2x00dev, 19, 0x4a);
2946 rt2800_rfcsr_write(rt2x00dev, 20, 0xb2);
2947 rt2800_rfcsr_write(rt2x00dev, 21, 0xf6);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002948 rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002949 rt2800_rfcsr_write(rt2x00dev, 23, 0x14);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002950 rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002951 rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
2952 rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
2953 rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
2954 rt2800_rfcsr_write(rt2x00dev, 28, 0x41);
2955 rt2800_rfcsr_write(rt2x00dev, 29, 0x8f);
2956 rt2800_rfcsr_write(rt2x00dev, 30, 0x20);
2957 rt2800_rfcsr_write(rt2x00dev, 31, 0x0f);
Helmut Schaabaff8002010-04-28 09:58:59 +02002958 } else if (rt2800_is_305x_soc(rt2x00dev)) {
Helmut Schaa23812382010-04-26 13:48:45 +02002959 rt2800_rfcsr_write(rt2x00dev, 0, 0x50);
2960 rt2800_rfcsr_write(rt2x00dev, 1, 0x01);
2961 rt2800_rfcsr_write(rt2x00dev, 2, 0xf7);
2962 rt2800_rfcsr_write(rt2x00dev, 3, 0x75);
2963 rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
2964 rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
2965 rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
2966 rt2800_rfcsr_write(rt2x00dev, 7, 0x50);
2967 rt2800_rfcsr_write(rt2x00dev, 8, 0x39);
2968 rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
2969 rt2800_rfcsr_write(rt2x00dev, 10, 0x60);
2970 rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
2971 rt2800_rfcsr_write(rt2x00dev, 12, 0x75);
2972 rt2800_rfcsr_write(rt2x00dev, 13, 0x75);
2973 rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
2974 rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
2975 rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
2976 rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
2977 rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
2978 rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
2979 rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
2980 rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
2981 rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
2982 rt2800_rfcsr_write(rt2x00dev, 23, 0x31);
2983 rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
2984 rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
2985 rt2800_rfcsr_write(rt2x00dev, 26, 0x25);
2986 rt2800_rfcsr_write(rt2x00dev, 27, 0x23);
2987 rt2800_rfcsr_write(rt2x00dev, 28, 0x13);
2988 rt2800_rfcsr_write(rt2x00dev, 29, 0x83);
Helmut Schaabaff8002010-04-28 09:58:59 +02002989 rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
2990 rt2800_rfcsr_write(rt2x00dev, 31, 0x00);
2991 return 0;
Gabor Juhosadde5882011-03-03 11:46:45 +01002992 } else if (rt2x00_rt(rt2x00dev, RT5390)) {
2993 rt2800_rfcsr_write(rt2x00dev, 1, 0x0f);
2994 rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
2995 rt2800_rfcsr_write(rt2x00dev, 3, 0x88);
2996 rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
2997 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
2998 rt2800_rfcsr_write(rt2x00dev, 6, 0xe0);
2999 else
3000 rt2800_rfcsr_write(rt2x00dev, 6, 0xa0);
3001 rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
3002 rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
3003 rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
3004 rt2800_rfcsr_write(rt2x00dev, 12, 0xc6);
3005 rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
3006 rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
3007 rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
3008 rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
3009 rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
3010 rt2800_rfcsr_write(rt2x00dev, 19, 0x00);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01003011
Gabor Juhosadde5882011-03-03 11:46:45 +01003012 rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
3013 rt2800_rfcsr_write(rt2x00dev, 21, 0x00);
3014 rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
3015 rt2800_rfcsr_write(rt2x00dev, 23, 0x00);
3016 rt2800_rfcsr_write(rt2x00dev, 24, 0x00);
3017 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
3018 rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
3019 else
3020 rt2800_rfcsr_write(rt2x00dev, 25, 0xc0);
3021 rt2800_rfcsr_write(rt2x00dev, 26, 0x00);
3022 rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
3023 rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
3024 rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01003025
Gabor Juhosadde5882011-03-03 11:46:45 +01003026 rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
3027 rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
3028 rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
3029 rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
3030 rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
3031 rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
3032 rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
3033 rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
3034 rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
3035 rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01003036
Gabor Juhosadde5882011-03-03 11:46:45 +01003037 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
3038 rt2800_rfcsr_write(rt2x00dev, 40, 0x0b);
3039 else
3040 rt2800_rfcsr_write(rt2x00dev, 40, 0x4b);
3041 rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
3042 rt2800_rfcsr_write(rt2x00dev, 42, 0xd2);
3043 rt2800_rfcsr_write(rt2x00dev, 43, 0x9a);
3044 rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
3045 rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
3046 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
3047 rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
3048 else
3049 rt2800_rfcsr_write(rt2x00dev, 46, 0x7b);
3050 rt2800_rfcsr_write(rt2x00dev, 47, 0x00);
3051 rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
3052 rt2800_rfcsr_write(rt2x00dev, 49, 0x94);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01003053
Gabor Juhosadde5882011-03-03 11:46:45 +01003054 rt2800_rfcsr_write(rt2x00dev, 52, 0x38);
3055 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
3056 rt2800_rfcsr_write(rt2x00dev, 53, 0x00);
3057 else
3058 rt2800_rfcsr_write(rt2x00dev, 53, 0x84);
3059 rt2800_rfcsr_write(rt2x00dev, 54, 0x78);
3060 rt2800_rfcsr_write(rt2x00dev, 55, 0x44);
3061 rt2800_rfcsr_write(rt2x00dev, 56, 0x22);
3062 rt2800_rfcsr_write(rt2x00dev, 57, 0x80);
3063 rt2800_rfcsr_write(rt2x00dev, 58, 0x7f);
3064 rt2800_rfcsr_write(rt2x00dev, 59, 0x63);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01003065
Gabor Juhosadde5882011-03-03 11:46:45 +01003066 rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
3067 if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
3068 rt2800_rfcsr_write(rt2x00dev, 61, 0xd1);
3069 else
3070 rt2800_rfcsr_write(rt2x00dev, 61, 0xdd);
3071 rt2800_rfcsr_write(rt2x00dev, 62, 0x00);
3072 rt2800_rfcsr_write(rt2x00dev, 63, 0x00);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02003073 }
3074
3075 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
3076 rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
3077 rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
3078 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
3079 rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
Gertjan van Wingerde64522952010-04-11 14:31:14 +02003080 } else if (rt2x00_rt(rt2x00dev, RT3071) ||
3081 rt2x00_rt(rt2x00dev, RT3090)) {
RA-Jay Hung80d184e2011-01-10 11:28:10 +01003082 rt2800_rfcsr_write(rt2x00dev, 31, 0x14);
3083
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02003084 rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
3085 rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
3086 rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
3087
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02003088 rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
3089 rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
Gertjan van Wingerde64522952010-04-11 14:31:14 +02003090 if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
3091 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E)) {
RA-Jay Hung38c8a562010-12-13 12:31:27 +01003092 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
3093 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_DAC_TEST))
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02003094 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
3095 else
3096 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
3097 }
3098 rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
RA-Jay Hung80d184e2011-01-10 11:28:10 +01003099
3100 rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
3101 rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
3102 rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02003103 } else if (rt2x00_rt(rt2x00dev, RT3390)) {
3104 rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
3105 rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
3106 rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003107 }
3108
3109 /*
3110 * Set RX Filter calibration for 20MHz and 40MHz
3111 */
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02003112 if (rt2x00_rt(rt2x00dev, RT3070)) {
3113 rt2x00dev->calibration[0] =
3114 rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x16);
3115 rt2x00dev->calibration[1] =
3116 rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x19);
Gertjan van Wingerde64522952010-04-11 14:31:14 +02003117 } else if (rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02003118 rt2x00_rt(rt2x00dev, RT3090) ||
3119 rt2x00_rt(rt2x00dev, RT3390)) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02003120 rt2x00dev->calibration[0] =
3121 rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x13);
3122 rt2x00dev->calibration[1] =
3123 rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x15);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02003124 }
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003125
Gabor Juhosadde5882011-03-03 11:46:45 +01003126 if (!rt2x00_rt(rt2x00dev, RT5390)) {
3127 /*
3128 * Set back to initial state
3129 */
3130 rt2800_bbp_write(rt2x00dev, 24, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003131
Gabor Juhosadde5882011-03-03 11:46:45 +01003132 rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
3133 rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0);
3134 rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003135
Gabor Juhosadde5882011-03-03 11:46:45 +01003136 /*
3137 * Set BBP back to BW20
3138 */
3139 rt2800_bbp_read(rt2x00dev, 4, &bbp);
3140 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0);
3141 rt2800_bbp_write(rt2x00dev, 4, bbp);
3142 }
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003143
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02003144 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
Gertjan van Wingerde64522952010-04-11 14:31:14 +02003145 rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02003146 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
3147 rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E))
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02003148 rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
3149
3150 rt2800_register_read(rt2x00dev, OPT_14_CSR, &reg);
3151 rt2x00_set_field32(&reg, OPT_14_CSR_BIT0, 1);
3152 rt2800_register_write(rt2x00dev, OPT_14_CSR, reg);
3153
Gabor Juhosadde5882011-03-03 11:46:45 +01003154 if (!rt2x00_rt(rt2x00dev, RT5390)) {
3155 rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
3156 rt2x00_set_field8(&rfcsr, RFCSR17_TX_LO1_EN, 0);
3157 if (rt2x00_rt(rt2x00dev, RT3070) ||
3158 rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
3159 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
3160 rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
3161 if (!test_bit(CONFIG_EXTERNAL_LNA_BG,
3162 &rt2x00dev->flags))
3163 rt2x00_set_field8(&rfcsr, RFCSR17_R, 1);
3164 }
3165 rt2x00_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_BG, &eeprom);
3166 if (rt2x00_get_field16(eeprom, EEPROM_TXMIXER_GAIN_BG_VAL) >= 1)
3167 rt2x00_set_field8(&rfcsr, RFCSR17_TXMIXER_GAIN,
3168 rt2x00_get_field16(eeprom,
3169 EEPROM_TXMIXER_GAIN_BG_VAL));
3170 rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
3171 }
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02003172
Gertjan van Wingerde64522952010-04-11 14:31:14 +02003173 if (rt2x00_rt(rt2x00dev, RT3090)) {
3174 rt2800_bbp_read(rt2x00dev, 138, &bbp);
3175
RA-Jay Hung80d184e2011-01-10 11:28:10 +01003176 /* Turn off unused DAC1 and ADC1 to reduce power consumption */
RA-Jay Hung38c8a562010-12-13 12:31:27 +01003177 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
3178 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
Gertjan van Wingerde64522952010-04-11 14:31:14 +02003179 rt2x00_set_field8(&bbp, BBP138_RX_ADC1, 0);
RA-Jay Hung38c8a562010-12-13 12:31:27 +01003180 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
Gertjan van Wingerde64522952010-04-11 14:31:14 +02003181 rt2x00_set_field8(&bbp, BBP138_TX_DAC1, 1);
3182
3183 rt2800_bbp_write(rt2x00dev, 138, bbp);
3184 }
3185
3186 if (rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02003187 rt2x00_rt(rt2x00dev, RT3090) ||
3188 rt2x00_rt(rt2x00dev, RT3390)) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02003189 rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
3190 rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
3191 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
3192 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
3193 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
3194 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
3195 rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
3196
3197 rt2800_rfcsr_read(rt2x00dev, 15, &rfcsr);
3198 rt2x00_set_field8(&rfcsr, RFCSR15_TX_LO2_EN, 0);
3199 rt2800_rfcsr_write(rt2x00dev, 15, rfcsr);
3200
3201 rt2800_rfcsr_read(rt2x00dev, 20, &rfcsr);
3202 rt2x00_set_field8(&rfcsr, RFCSR20_RX_LO1_EN, 0);
3203 rt2800_rfcsr_write(rt2x00dev, 20, rfcsr);
3204
3205 rt2800_rfcsr_read(rt2x00dev, 21, &rfcsr);
3206 rt2x00_set_field8(&rfcsr, RFCSR21_RX_LO2_EN, 0);
3207 rt2800_rfcsr_write(rt2x00dev, 21, rfcsr);
3208 }
3209
RA-Jay Hung80d184e2011-01-10 11:28:10 +01003210 if (rt2x00_rt(rt2x00dev, RT3070)) {
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02003211 rt2800_rfcsr_read(rt2x00dev, 27, &rfcsr);
RA-Jay Hung80d184e2011-01-10 11:28:10 +01003212 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F))
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02003213 rt2x00_set_field8(&rfcsr, RFCSR27_R1, 3);
3214 else
3215 rt2x00_set_field8(&rfcsr, RFCSR27_R1, 0);
3216 rt2x00_set_field8(&rfcsr, RFCSR27_R2, 0);
3217 rt2x00_set_field8(&rfcsr, RFCSR27_R3, 0);
3218 rt2x00_set_field8(&rfcsr, RFCSR27_R4, 0);
3219 rt2800_rfcsr_write(rt2x00dev, 27, rfcsr);
3220 }
3221
Gabor Juhosadde5882011-03-03 11:46:45 +01003222 if (rt2x00_rt(rt2x00dev, RT5390)) {
3223 rt2800_rfcsr_read(rt2x00dev, 38, &rfcsr);
3224 rt2x00_set_field8(&rfcsr, RFCSR38_RX_LO1_EN, 0);
3225 rt2800_rfcsr_write(rt2x00dev, 38, rfcsr);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01003226
Gabor Juhosadde5882011-03-03 11:46:45 +01003227 rt2800_rfcsr_read(rt2x00dev, 39, &rfcsr);
3228 rt2x00_set_field8(&rfcsr, RFCSR39_RX_LO2_EN, 0);
3229 rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01003230
Gabor Juhosadde5882011-03-03 11:46:45 +01003231 rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
3232 rt2x00_set_field8(&rfcsr, RFCSR30_RX_VCM, 2);
3233 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
3234 }
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01003235
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01003236 return 0;
3237}
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02003238
3239int rt2800_enable_radio(struct rt2x00_dev *rt2x00dev)
3240{
3241 u32 reg;
3242 u16 word;
3243
3244 /*
3245 * Initialize all registers.
3246 */
3247 if (unlikely(rt2800_wait_wpdma_ready(rt2x00dev) ||
3248 rt2800_init_registers(rt2x00dev) ||
3249 rt2800_init_bbp(rt2x00dev) ||
3250 rt2800_init_rfcsr(rt2x00dev)))
3251 return -EIO;
3252
3253 /*
3254 * Send signal to firmware during boot time.
3255 */
3256 rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0, 0, 0);
3257
3258 if (rt2x00_is_usb(rt2x00dev) &&
3259 (rt2x00_rt(rt2x00dev, RT3070) ||
3260 rt2x00_rt(rt2x00dev, RT3071) ||
3261 rt2x00_rt(rt2x00dev, RT3572))) {
3262 udelay(200);
3263 rt2800_mcu_request(rt2x00dev, MCU_CURRENT, 0, 0, 0);
3264 udelay(10);
3265 }
3266
3267 /*
3268 * Enable RX.
3269 */
3270 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
3271 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
3272 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
3273 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
3274
3275 udelay(50);
3276
3277 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
3278 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 1);
3279 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 1);
3280 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 2);
3281 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
3282 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
3283
3284 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
3285 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
3286 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 1);
3287 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
3288
3289 /*
3290 * Initialize LED control
3291 */
RA-Jay Hung38c8a562010-12-13 12:31:27 +01003292 rt2x00_eeprom_read(rt2x00dev, EEPROM_LED_AG_CONF, &word);
3293 rt2800_mcu_request(rt2x00dev, MCU_LED_AG_CONF, 0xff,
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02003294 word & 0xff, (word >> 8) & 0xff);
3295
RA-Jay Hung38c8a562010-12-13 12:31:27 +01003296 rt2x00_eeprom_read(rt2x00dev, EEPROM_LED_ACT_CONF, &word);
3297 rt2800_mcu_request(rt2x00dev, MCU_LED_ACT_CONF, 0xff,
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02003298 word & 0xff, (word >> 8) & 0xff);
3299
RA-Jay Hung38c8a562010-12-13 12:31:27 +01003300 rt2x00_eeprom_read(rt2x00dev, EEPROM_LED_POLARITY, &word);
3301 rt2800_mcu_request(rt2x00dev, MCU_LED_LED_POLARITY, 0xff,
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02003302 word & 0xff, (word >> 8) & 0xff);
3303
3304 return 0;
3305}
3306EXPORT_SYMBOL_GPL(rt2800_enable_radio);
3307
3308void rt2800_disable_radio(struct rt2x00_dev *rt2x00dev)
3309{
3310 u32 reg;
3311
3312 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
3313 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02003314 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02003315 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
3316
3317 /* Wait for DMA, ignore error */
3318 rt2800_wait_wpdma_ready(rt2x00dev);
3319
3320 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
3321 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 0);
3322 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
3323 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02003324}
3325EXPORT_SYMBOL_GPL(rt2800_disable_radio);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01003326
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01003327int rt2800_efuse_detect(struct rt2x00_dev *rt2x00dev)
3328{
3329 u32 reg;
3330
3331 rt2800_register_read(rt2x00dev, EFUSE_CTRL, &reg);
3332
3333 return rt2x00_get_field32(reg, EFUSE_CTRL_PRESENT);
3334}
3335EXPORT_SYMBOL_GPL(rt2800_efuse_detect);
3336
3337static void rt2800_efuse_read(struct rt2x00_dev *rt2x00dev, unsigned int i)
3338{
3339 u32 reg;
3340
Gertjan van Wingerde31a4cf12009-11-14 20:20:36 +01003341 mutex_lock(&rt2x00dev->csr_mutex);
3342
3343 rt2800_register_read_lock(rt2x00dev, EFUSE_CTRL, &reg);
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01003344 rt2x00_set_field32(&reg, EFUSE_CTRL_ADDRESS_IN, i);
3345 rt2x00_set_field32(&reg, EFUSE_CTRL_MODE, 0);
3346 rt2x00_set_field32(&reg, EFUSE_CTRL_KICK, 1);
Gertjan van Wingerde31a4cf12009-11-14 20:20:36 +01003347 rt2800_register_write_lock(rt2x00dev, EFUSE_CTRL, reg);
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01003348
3349 /* Wait until the EEPROM has been loaded */
3350 rt2800_regbusy_read(rt2x00dev, EFUSE_CTRL, EFUSE_CTRL_KICK, &reg);
3351
3352 /* Apparently the data is read from end to start */
Gertjan van Wingerde31a4cf12009-11-14 20:20:36 +01003353 rt2800_register_read_lock(rt2x00dev, EFUSE_DATA3,
3354 (u32 *)&rt2x00dev->eeprom[i]);
3355 rt2800_register_read_lock(rt2x00dev, EFUSE_DATA2,
3356 (u32 *)&rt2x00dev->eeprom[i + 2]);
3357 rt2800_register_read_lock(rt2x00dev, EFUSE_DATA1,
3358 (u32 *)&rt2x00dev->eeprom[i + 4]);
3359 rt2800_register_read_lock(rt2x00dev, EFUSE_DATA0,
3360 (u32 *)&rt2x00dev->eeprom[i + 6]);
3361
3362 mutex_unlock(&rt2x00dev->csr_mutex);
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01003363}
3364
3365void rt2800_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
3366{
3367 unsigned int i;
3368
3369 for (i = 0; i < EEPROM_SIZE / sizeof(u16); i += 8)
3370 rt2800_efuse_read(rt2x00dev, i);
3371}
3372EXPORT_SYMBOL_GPL(rt2800_read_eeprom_efuse);
3373
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01003374int rt2800_validate_eeprom(struct rt2x00_dev *rt2x00dev)
3375{
3376 u16 word;
3377 u8 *mac;
3378 u8 default_lna_gain;
3379
3380 /*
3381 * Start validation of the data that has been read.
3382 */
3383 mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
3384 if (!is_valid_ether_addr(mac)) {
3385 random_ether_addr(mac);
3386 EEPROM(rt2x00dev, "MAC: %pM\n", mac);
3387 }
3388
RA-Jay Hung38c8a562010-12-13 12:31:27 +01003389 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01003390 if (word == 0xffff) {
RA-Jay Hung38c8a562010-12-13 12:31:27 +01003391 rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RXPATH, 2);
3392 rt2x00_set_field16(&word, EEPROM_NIC_CONF0_TXPATH, 1);
3393 rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RF_TYPE, RF2820);
3394 rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC_CONF0, word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01003395 EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01003396 } else if (rt2x00_rt(rt2x00dev, RT2860) ||
Gertjan van Wingerdee148b4c2010-04-11 14:31:09 +02003397 rt2x00_rt(rt2x00dev, RT2872)) {
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01003398 /*
3399 * There is a max of 2 RX streams for RT28x0 series
3400 */
RA-Jay Hung38c8a562010-12-13 12:31:27 +01003401 if (rt2x00_get_field16(word, EEPROM_NIC_CONF0_RXPATH) > 2)
3402 rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RXPATH, 2);
3403 rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC_CONF0, word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01003404 }
3405
RA-Jay Hung38c8a562010-12-13 12:31:27 +01003406 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01003407 if (word == 0xffff) {
RA-Jay Hung38c8a562010-12-13 12:31:27 +01003408 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_HW_RADIO, 0);
3409 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_TX_ALC, 0);
3410 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_LNA_2G, 0);
3411 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_LNA_5G, 0);
3412 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_CARDBUS_ACCEL, 0);
3413 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_SB_2G, 0);
3414 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_SB_5G, 0);
3415 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_WPS_PBC, 0);
3416 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_2G, 0);
3417 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_5G, 0);
3418 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BROADBAND_EXT_LNA, 0);
3419 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_ANT_DIVERSITY, 0);
3420 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_INTERNAL_TX_ALC, 0);
3421 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BT_COEXIST, 0);
3422 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_DAC_TEST, 0);
3423 rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC_CONF1, word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01003424 EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
3425 }
3426
3427 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
3428 if ((word & 0x00ff) == 0x00ff) {
3429 rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
Gertjan van Wingerdeec2d1792010-06-29 21:44:50 +02003430 rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
3431 EEPROM(rt2x00dev, "Freq: 0x%04x\n", word);
3432 }
3433 if ((word & 0xff00) == 0xff00) {
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01003434 rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE,
3435 LED_MODE_TXRX_ACTIVITY);
3436 rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0);
3437 rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
RA-Jay Hung38c8a562010-12-13 12:31:27 +01003438 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED_AG_CONF, 0x5555);
3439 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED_ACT_CONF, 0x2221);
3440 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED_POLARITY, 0xa9f8);
Gertjan van Wingerdeec2d1792010-06-29 21:44:50 +02003441 EEPROM(rt2x00dev, "Led Mode: 0x%04x\n", word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01003442 }
3443
3444 /*
3445 * During the LNA validation we are going to use
3446 * lna0 as correct value. Note that EEPROM_LNA
3447 * is never validated.
3448 */
3449 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &word);
3450 default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0);
3451
3452 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &word);
3453 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10)
3454 rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0);
3455 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10)
3456 rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0);
3457 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word);
3458
3459 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &word);
3460 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10)
3461 rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0);
3462 if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 ||
3463 rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff)
3464 rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1,
3465 default_lna_gain);
3466 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word);
3467
3468 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &word);
3469 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10)
3470 rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0);
3471 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10)
3472 rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0);
3473 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word);
3474
3475 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &word);
3476 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10)
3477 rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0);
3478 if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 ||
3479 rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff)
3480 rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2,
3481 default_lna_gain);
3482 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word);
3483
3484 return 0;
3485}
3486EXPORT_SYMBOL_GPL(rt2800_validate_eeprom);
3487
3488int rt2800_init_eeprom(struct rt2x00_dev *rt2x00dev)
3489{
3490 u32 reg;
3491 u16 value;
3492 u16 eeprom;
3493
3494 /*
3495 * Read EEPROM word for configuration.
3496 */
RA-Jay Hung38c8a562010-12-13 12:31:27 +01003497 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01003498
3499 /*
Gabor Juhosadde5882011-03-03 11:46:45 +01003500 * Identify RF chipset by EEPROM value
3501 * RT28xx/RT30xx: defined in "EEPROM_NIC_CONF0_RF_TYPE" field
3502 * RT53xx: defined in "EEPROM_CHIP_ID" field
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01003503 */
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01003504 rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
Gabor Juhosadde5882011-03-03 11:46:45 +01003505 if (rt2x00_get_field32(reg, MAC_CSR0_CHIPSET) == RT5390)
3506 rt2x00_eeprom_read(rt2x00dev, EEPROM_CHIP_ID, &value);
3507 else
3508 value = rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RF_TYPE);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01003509
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01003510 rt2x00_set_chip(rt2x00dev, rt2x00_get_field32(reg, MAC_CSR0_CHIPSET),
3511 value, rt2x00_get_field32(reg, MAC_CSR0_REVISION));
Gertjan van Wingerde714fa662010-02-13 20:55:48 +01003512
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01003513 if (!rt2x00_rt(rt2x00dev, RT2860) &&
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01003514 !rt2x00_rt(rt2x00dev, RT2872) &&
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01003515 !rt2x00_rt(rt2x00dev, RT2883) &&
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01003516 !rt2x00_rt(rt2x00dev, RT3070) &&
3517 !rt2x00_rt(rt2x00dev, RT3071) &&
3518 !rt2x00_rt(rt2x00dev, RT3090) &&
3519 !rt2x00_rt(rt2x00dev, RT3390) &&
Gabor Juhosadde5882011-03-03 11:46:45 +01003520 !rt2x00_rt(rt2x00dev, RT3572) &&
3521 !rt2x00_rt(rt2x00dev, RT5390)) {
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01003522 ERROR(rt2x00dev, "Invalid RT chipset detected.\n");
3523 return -ENODEV;
3524 }
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01003525
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01003526 if (!rt2x00_rf(rt2x00dev, RF2820) &&
3527 !rt2x00_rf(rt2x00dev, RF2850) &&
3528 !rt2x00_rf(rt2x00dev, RF2720) &&
3529 !rt2x00_rf(rt2x00dev, RF2750) &&
3530 !rt2x00_rf(rt2x00dev, RF3020) &&
3531 !rt2x00_rf(rt2x00dev, RF2020) &&
3532 !rt2x00_rf(rt2x00dev, RF3021) &&
Gertjan van Wingerde6c0fe262009-12-30 11:36:31 +01003533 !rt2x00_rf(rt2x00dev, RF3022) &&
Gertjan van Wingerdef93bc9b2010-11-13 19:09:50 +01003534 !rt2x00_rf(rt2x00dev, RF3052) &&
Gabor Juhosadde5882011-03-03 11:46:45 +01003535 !rt2x00_rf(rt2x00dev, RF3320) &&
3536 !rt2x00_rf(rt2x00dev, RF5390)) {
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01003537 ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
3538 return -ENODEV;
3539 }
3540
3541 /*
3542 * Identify default antenna configuration.
3543 */
RA-Jay Hungd96aa642011-02-20 13:54:52 +01003544 rt2x00dev->default_ant.tx_chain_num =
RA-Jay Hung38c8a562010-12-13 12:31:27 +01003545 rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH);
RA-Jay Hungd96aa642011-02-20 13:54:52 +01003546 rt2x00dev->default_ant.rx_chain_num =
RA-Jay Hung38c8a562010-12-13 12:31:27 +01003547 rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01003548
RA-Jay Hungd96aa642011-02-20 13:54:52 +01003549 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
3550
3551 if (rt2x00_rt(rt2x00dev, RT3070) ||
3552 rt2x00_rt(rt2x00dev, RT3090) ||
3553 rt2x00_rt(rt2x00dev, RT3390)) {
3554 value = rt2x00_get_field16(eeprom,
3555 EEPROM_NIC_CONF1_ANT_DIVERSITY);
3556 switch (value) {
3557 case 0:
3558 case 1:
3559 case 2:
3560 rt2x00dev->default_ant.tx = ANTENNA_A;
3561 rt2x00dev->default_ant.rx = ANTENNA_A;
3562 break;
3563 case 3:
3564 rt2x00dev->default_ant.tx = ANTENNA_A;
3565 rt2x00dev->default_ant.rx = ANTENNA_B;
3566 break;
3567 }
3568 } else {
3569 rt2x00dev->default_ant.tx = ANTENNA_A;
3570 rt2x00dev->default_ant.rx = ANTENNA_A;
3571 }
3572
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01003573 /*
3574 * Read frequency offset and RF programming sequence.
3575 */
3576 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
3577 rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
3578
3579 /*
3580 * Read external LNA informations.
3581 */
RA-Jay Hung38c8a562010-12-13 12:31:27 +01003582 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01003583
RA-Jay Hung38c8a562010-12-13 12:31:27 +01003584 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_LNA_5G))
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01003585 __set_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
RA-Jay Hung38c8a562010-12-13 12:31:27 +01003586 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_LNA_2G))
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01003587 __set_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
3588
3589 /*
3590 * Detect if this device has an hardware controlled radio.
3591 */
RA-Jay Hung38c8a562010-12-13 12:31:27 +01003592 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_HW_RADIO))
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01003593 __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
3594
3595 /*
3596 * Store led settings, for correct led behaviour.
3597 */
3598#ifdef CONFIG_RT2X00_LIB_LEDS
3599 rt2800_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
3600 rt2800_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
3601 rt2800_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY);
3602
3603 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &rt2x00dev->led_mcu_reg);
3604#endif /* CONFIG_RT2X00_LIB_LEDS */
3605
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003606 /*
3607 * Check if support EIRP tx power limit feature.
3608 */
3609 rt2x00_eeprom_read(rt2x00dev, EEPROM_EIRP_MAX_TX_POWER, &eeprom);
3610
3611 if (rt2x00_get_field16(eeprom, EEPROM_EIRP_MAX_TX_POWER_2GHZ) <
3612 EIRP_MAX_TX_POWER_LIMIT)
3613 __set_bit(CONFIG_SUPPORT_POWER_LIMIT, &rt2x00dev->flags);
3614
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01003615 return 0;
3616}
3617EXPORT_SYMBOL_GPL(rt2800_init_eeprom);
3618
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01003619/*
Ivo van Doorn55f93212010-05-06 14:45:46 +02003620 * RF value list for rt28xx
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003621 * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750)
3622 */
3623static const struct rf_channel rf_vals[] = {
3624 { 1, 0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b },
3625 { 2, 0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f },
3626 { 3, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b },
3627 { 4, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f },
3628 { 5, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b },
3629 { 6, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f },
3630 { 7, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b },
3631 { 8, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f },
3632 { 9, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b },
3633 { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f },
3634 { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b },
3635 { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f },
3636 { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b },
3637 { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 },
3638
3639 /* 802.11 UNI / HyperLan 2 */
3640 { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 },
3641 { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 },
3642 { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 },
3643 { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 },
3644 { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b },
3645 { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b },
3646 { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 },
3647 { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 },
3648 { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b },
3649 { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 },
3650 { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 },
3651 { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 },
3652
3653 /* 802.11 HyperLan 2 */
3654 { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 },
3655 { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 },
3656 { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 },
3657 { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 },
3658 { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 },
3659 { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b },
3660 { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 },
3661 { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 },
3662 { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 },
3663 { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 },
3664 { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b },
3665 { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 },
3666 { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b },
3667 { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 },
3668 { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b },
3669 { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 },
3670
3671 /* 802.11 UNII */
3672 { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 },
3673 { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 },
3674 { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f },
3675 { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f },
3676 { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 },
3677 { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 },
3678 { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 },
3679 { 167, 0x18402ec4, 0x184c03d2, 0x18179855, 0x1815531f },
3680 { 169, 0x18402ec4, 0x184c03d2, 0x18179855, 0x18155327 },
3681 { 171, 0x18402ec4, 0x184c03d6, 0x18179855, 0x18155307 },
3682 { 173, 0x18402ec4, 0x184c03d6, 0x18179855, 0x1815530f },
3683
3684 /* 802.11 Japan */
3685 { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b },
3686 { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 },
3687 { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b },
3688 { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 },
3689 { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 },
3690 { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b },
3691 { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 },
3692};
3693
3694/*
Ivo van Doorn55f93212010-05-06 14:45:46 +02003695 * RF value list for rt3xxx
3696 * Supports: 2.4 GHz (all) & 5.2 GHz (RF3052)
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003697 */
Ivo van Doorn55f93212010-05-06 14:45:46 +02003698static const struct rf_channel rf_vals_3x[] = {
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003699 {1, 241, 2, 2 },
3700 {2, 241, 2, 7 },
3701 {3, 242, 2, 2 },
3702 {4, 242, 2, 7 },
3703 {5, 243, 2, 2 },
3704 {6, 243, 2, 7 },
3705 {7, 244, 2, 2 },
3706 {8, 244, 2, 7 },
3707 {9, 245, 2, 2 },
3708 {10, 245, 2, 7 },
3709 {11, 246, 2, 2 },
3710 {12, 246, 2, 7 },
3711 {13, 247, 2, 2 },
3712 {14, 248, 2, 4 },
Ivo van Doorn55f93212010-05-06 14:45:46 +02003713
3714 /* 802.11 UNI / HyperLan 2 */
3715 {36, 0x56, 0, 4},
3716 {38, 0x56, 0, 6},
3717 {40, 0x56, 0, 8},
3718 {44, 0x57, 0, 0},
3719 {46, 0x57, 0, 2},
3720 {48, 0x57, 0, 4},
3721 {52, 0x57, 0, 8},
3722 {54, 0x57, 0, 10},
3723 {56, 0x58, 0, 0},
3724 {60, 0x58, 0, 4},
3725 {62, 0x58, 0, 6},
3726 {64, 0x58, 0, 8},
3727
3728 /* 802.11 HyperLan 2 */
3729 {100, 0x5b, 0, 8},
3730 {102, 0x5b, 0, 10},
3731 {104, 0x5c, 0, 0},
3732 {108, 0x5c, 0, 4},
3733 {110, 0x5c, 0, 6},
3734 {112, 0x5c, 0, 8},
3735 {116, 0x5d, 0, 0},
3736 {118, 0x5d, 0, 2},
3737 {120, 0x5d, 0, 4},
3738 {124, 0x5d, 0, 8},
3739 {126, 0x5d, 0, 10},
3740 {128, 0x5e, 0, 0},
3741 {132, 0x5e, 0, 4},
3742 {134, 0x5e, 0, 6},
3743 {136, 0x5e, 0, 8},
3744 {140, 0x5f, 0, 0},
3745
3746 /* 802.11 UNII */
3747 {149, 0x5f, 0, 9},
3748 {151, 0x5f, 0, 11},
3749 {153, 0x60, 0, 1},
3750 {157, 0x60, 0, 5},
3751 {159, 0x60, 0, 7},
3752 {161, 0x60, 0, 9},
3753 {165, 0x61, 0, 1},
3754 {167, 0x61, 0, 3},
3755 {169, 0x61, 0, 5},
3756 {171, 0x61, 0, 7},
3757 {173, 0x61, 0, 9},
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003758};
3759
3760int rt2800_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
3761{
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003762 struct hw_mode_spec *spec = &rt2x00dev->spec;
3763 struct channel_info *info;
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02003764 char *default_power1;
3765 char *default_power2;
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003766 unsigned int i;
3767 u16 eeprom;
3768
3769 /*
Gertjan van Wingerde93b6bd22009-12-14 20:33:55 +01003770 * Disable powersaving as default on PCI devices.
3771 */
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +01003772 if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev))
Gertjan van Wingerde93b6bd22009-12-14 20:33:55 +01003773 rt2x00dev->hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
3774
3775 /*
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003776 * Initialize all hw fields.
3777 */
3778 rt2x00dev->hw->flags =
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003779 IEEE80211_HW_SIGNAL_DBM |
3780 IEEE80211_HW_SUPPORTS_PS |
Helmut Schaa1df90802010-06-29 21:38:12 +02003781 IEEE80211_HW_PS_NULLFUNC_STACK |
3782 IEEE80211_HW_AMPDU_AGGREGATION;
Helmut Schaa5a5b6ed2010-10-02 11:31:33 +02003783 /*
3784 * Don't set IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING for USB devices
3785 * unless we are capable of sending the buffered frames out after the
3786 * DTIM transmission using rt2x00lib_beacondone. This will send out
3787 * multicast and broadcast traffic immediately instead of buffering it
3788 * infinitly and thus dropping it after some time.
3789 */
3790 if (!rt2x00_is_usb(rt2x00dev))
3791 rt2x00dev->hw->flags |=
3792 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING;
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003793
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003794 SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
3795 SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
3796 rt2x00_eeprom_addr(rt2x00dev,
3797 EEPROM_MAC_ADDR_0));
3798
Helmut Schaa3f2bee22010-06-14 22:12:01 +02003799 /*
3800 * As rt2800 has a global fallback table we cannot specify
3801 * more then one tx rate per frame but since the hw will
3802 * try several rates (based on the fallback table) we should
Helmut Schaaba3b9e52010-10-02 11:32:16 +02003803 * initialize max_report_rates to the maximum number of rates
Helmut Schaa3f2bee22010-06-14 22:12:01 +02003804 * we are going to try. Otherwise mac80211 will truncate our
3805 * reported tx rates and the rc algortihm will end up with
3806 * incorrect data.
3807 */
Helmut Schaaba3b9e52010-10-02 11:32:16 +02003808 rt2x00dev->hw->max_rates = 1;
3809 rt2x00dev->hw->max_report_rates = 7;
Helmut Schaa3f2bee22010-06-14 22:12:01 +02003810 rt2x00dev->hw->max_rate_tries = 1;
3811
RA-Jay Hung38c8a562010-12-13 12:31:27 +01003812 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003813
3814 /*
3815 * Initialize hw_mode information.
3816 */
3817 spec->supported_bands = SUPPORT_BAND_2GHZ;
3818 spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
3819
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01003820 if (rt2x00_rf(rt2x00dev, RF2820) ||
Ivo van Doorn55f93212010-05-06 14:45:46 +02003821 rt2x00_rf(rt2x00dev, RF2720)) {
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003822 spec->num_channels = 14;
3823 spec->channels = rf_vals;
Ivo van Doorn55f93212010-05-06 14:45:46 +02003824 } else if (rt2x00_rf(rt2x00dev, RF2850) ||
3825 rt2x00_rf(rt2x00dev, RF2750)) {
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003826 spec->supported_bands |= SUPPORT_BAND_5GHZ;
3827 spec->num_channels = ARRAY_SIZE(rf_vals);
3828 spec->channels = rf_vals;
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01003829 } else if (rt2x00_rf(rt2x00dev, RF3020) ||
3830 rt2x00_rf(rt2x00dev, RF2020) ||
3831 rt2x00_rf(rt2x00dev, RF3021) ||
Gertjan van Wingerdef93bc9b2010-11-13 19:09:50 +01003832 rt2x00_rf(rt2x00dev, RF3022) ||
Gabor Juhosadde5882011-03-03 11:46:45 +01003833 rt2x00_rf(rt2x00dev, RF3320) ||
3834 rt2x00_rf(rt2x00dev, RF5390)) {
Ivo van Doorn55f93212010-05-06 14:45:46 +02003835 spec->num_channels = 14;
3836 spec->channels = rf_vals_3x;
3837 } else if (rt2x00_rf(rt2x00dev, RF3052)) {
3838 spec->supported_bands |= SUPPORT_BAND_5GHZ;
3839 spec->num_channels = ARRAY_SIZE(rf_vals_3x);
3840 spec->channels = rf_vals_3x;
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003841 }
3842
3843 /*
3844 * Initialize HT information.
3845 */
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01003846 if (!rt2x00_rf(rt2x00dev, RF2020))
Gertjan van Wingerde38a522e2009-11-23 22:44:47 +01003847 spec->ht.ht_supported = true;
3848 else
3849 spec->ht.ht_supported = false;
3850
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003851 spec->ht.cap =
Gertjan van Wingerde06443e42010-06-03 10:52:08 +02003852 IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003853 IEEE80211_HT_CAP_GRN_FLD |
3854 IEEE80211_HT_CAP_SGI_20 |
Ivo van Doornaa674632010-06-29 21:48:37 +02003855 IEEE80211_HT_CAP_SGI_40;
Helmut Schaa22cabaa2010-06-03 10:52:10 +02003856
RA-Jay Hung38c8a562010-12-13 12:31:27 +01003857 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) >= 2)
Helmut Schaa22cabaa2010-06-03 10:52:10 +02003858 spec->ht.cap |= IEEE80211_HT_CAP_TX_STBC;
3859
Ivo van Doornaa674632010-06-29 21:48:37 +02003860 spec->ht.cap |=
RA-Jay Hung38c8a562010-12-13 12:31:27 +01003861 rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) <<
Ivo van Doornaa674632010-06-29 21:48:37 +02003862 IEEE80211_HT_CAP_RX_STBC_SHIFT;
3863
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003864 spec->ht.ampdu_factor = 3;
3865 spec->ht.ampdu_density = 4;
3866 spec->ht.mcs.tx_params =
3867 IEEE80211_HT_MCS_TX_DEFINED |
3868 IEEE80211_HT_MCS_TX_RX_DIFF |
RA-Jay Hung38c8a562010-12-13 12:31:27 +01003869 ((rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) - 1) <<
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003870 IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
3871
RA-Jay Hung38c8a562010-12-13 12:31:27 +01003872 switch (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH)) {
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003873 case 3:
3874 spec->ht.mcs.rx_mask[2] = 0xff;
3875 case 2:
3876 spec->ht.mcs.rx_mask[1] = 0xff;
3877 case 1:
3878 spec->ht.mcs.rx_mask[0] = 0xff;
3879 spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */
3880 break;
3881 }
3882
3883 /*
3884 * Create channel information array
3885 */
Joe Perchesbaeb2ff2010-08-11 07:02:48 +00003886 info = kcalloc(spec->num_channels, sizeof(*info), GFP_KERNEL);
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003887 if (!info)
3888 return -ENOMEM;
3889
3890 spec->channels_info = info;
3891
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02003892 default_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1);
3893 default_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2);
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003894
3895 for (i = 0; i < 14; i++) {
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003896 info[i].default_power1 = default_power1[i];
3897 info[i].default_power2 = default_power2[i];
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003898 }
3899
3900 if (spec->num_channels > 14) {
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02003901 default_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A1);
3902 default_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A2);
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003903
3904 for (i = 14; i < spec->num_channels; i++) {
RA-Jay Hunge90c54b2011-02-20 13:55:25 +01003905 info[i].default_power1 = default_power1[i];
3906 info[i].default_power2 = default_power2[i];
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003907 }
3908 }
3909
3910 return 0;
3911}
3912EXPORT_SYMBOL_GPL(rt2800_probe_hw_mode);
3913
3914/*
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01003915 * IEEE80211 stack callback functions.
3916 */
Helmut Schaae7836192010-07-11 12:28:54 +02003917void rt2800_get_tkip_seq(struct ieee80211_hw *hw, u8 hw_key_idx, u32 *iv32,
3918 u16 *iv16)
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01003919{
3920 struct rt2x00_dev *rt2x00dev = hw->priv;
3921 struct mac_iveiv_entry iveiv_entry;
3922 u32 offset;
3923
3924 offset = MAC_IVEIV_ENTRY(hw_key_idx);
3925 rt2800_register_multiread(rt2x00dev, offset,
3926 &iveiv_entry, sizeof(iveiv_entry));
3927
Julia Lawall855da5e2009-12-13 17:07:45 +01003928 memcpy(iv16, &iveiv_entry.iv[0], sizeof(*iv16));
3929 memcpy(iv32, &iveiv_entry.iv[4], sizeof(*iv32));
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01003930}
Helmut Schaae7836192010-07-11 12:28:54 +02003931EXPORT_SYMBOL_GPL(rt2800_get_tkip_seq);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01003932
Helmut Schaae7836192010-07-11 12:28:54 +02003933int rt2800_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01003934{
3935 struct rt2x00_dev *rt2x00dev = hw->priv;
3936 u32 reg;
3937 bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD);
3938
3939 rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
3940 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES, value);
3941 rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
3942
3943 rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
3944 rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, enabled);
3945 rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
3946
3947 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
3948 rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, enabled);
3949 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
3950
3951 rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
3952 rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, enabled);
3953 rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
3954
3955 rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
3956 rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, enabled);
3957 rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
3958
3959 rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
3960 rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, enabled);
3961 rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
3962
3963 rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
3964 rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, enabled);
3965 rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
3966
3967 return 0;
3968}
Helmut Schaae7836192010-07-11 12:28:54 +02003969EXPORT_SYMBOL_GPL(rt2800_set_rts_threshold);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01003970
Helmut Schaae7836192010-07-11 12:28:54 +02003971int rt2800_conf_tx(struct ieee80211_hw *hw, u16 queue_idx,
3972 const struct ieee80211_tx_queue_params *params)
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01003973{
3974 struct rt2x00_dev *rt2x00dev = hw->priv;
3975 struct data_queue *queue;
3976 struct rt2x00_field32 field;
3977 int retval;
3978 u32 reg;
3979 u32 offset;
3980
3981 /*
3982 * First pass the configuration through rt2x00lib, that will
3983 * update the queue settings and validate the input. After that
3984 * we are free to update the registers based on the value
3985 * in the queue parameter.
3986 */
3987 retval = rt2x00mac_conf_tx(hw, queue_idx, params);
3988 if (retval)
3989 return retval;
3990
3991 /*
3992 * We only need to perform additional register initialization
3993 * for WMM queues/
3994 */
3995 if (queue_idx >= 4)
3996 return 0;
3997
Helmut Schaa11f818e2011-03-03 19:38:55 +01003998 queue = rt2x00queue_get_tx_queue(rt2x00dev, queue_idx);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01003999
4000 /* Update WMM TXOP register */
4001 offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2)));
4002 field.bit_offset = (queue_idx & 1) * 16;
4003 field.bit_mask = 0xffff << field.bit_offset;
4004
4005 rt2800_register_read(rt2x00dev, offset, &reg);
4006 rt2x00_set_field32(&reg, field, queue->txop);
4007 rt2800_register_write(rt2x00dev, offset, reg);
4008
4009 /* Update WMM registers */
4010 field.bit_offset = queue_idx * 4;
4011 field.bit_mask = 0xf << field.bit_offset;
4012
4013 rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG, &reg);
4014 rt2x00_set_field32(&reg, field, queue->aifs);
4015 rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg);
4016
4017 rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG, &reg);
4018 rt2x00_set_field32(&reg, field, queue->cw_min);
4019 rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg);
4020
4021 rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG, &reg);
4022 rt2x00_set_field32(&reg, field, queue->cw_max);
4023 rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg);
4024
4025 /* Update EDCA registers */
4026 offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx);
4027
4028 rt2800_register_read(rt2x00dev, offset, &reg);
4029 rt2x00_set_field32(&reg, EDCA_AC0_CFG_TX_OP, queue->txop);
4030 rt2x00_set_field32(&reg, EDCA_AC0_CFG_AIFSN, queue->aifs);
4031 rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMIN, queue->cw_min);
4032 rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMAX, queue->cw_max);
4033 rt2800_register_write(rt2x00dev, offset, reg);
4034
4035 return 0;
4036}
Helmut Schaae7836192010-07-11 12:28:54 +02004037EXPORT_SYMBOL_GPL(rt2800_conf_tx);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01004038
Helmut Schaae7836192010-07-11 12:28:54 +02004039u64 rt2800_get_tsf(struct ieee80211_hw *hw)
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01004040{
4041 struct rt2x00_dev *rt2x00dev = hw->priv;
4042 u64 tsf;
4043 u32 reg;
4044
4045 rt2800_register_read(rt2x00dev, TSF_TIMER_DW1, &reg);
4046 tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32;
4047 rt2800_register_read(rt2x00dev, TSF_TIMER_DW0, &reg);
4048 tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD);
4049
4050 return tsf;
4051}
Helmut Schaae7836192010-07-11 12:28:54 +02004052EXPORT_SYMBOL_GPL(rt2800_get_tsf);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01004053
Helmut Schaae7836192010-07-11 12:28:54 +02004054int rt2800_ampdu_action(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
4055 enum ieee80211_ampdu_mlme_action action,
Johannes Berg0b01f032011-01-18 13:51:05 +01004056 struct ieee80211_sta *sta, u16 tid, u16 *ssn,
4057 u8 buf_size)
Helmut Schaa1df90802010-06-29 21:38:12 +02004058{
Helmut Schaa1df90802010-06-29 21:38:12 +02004059 int ret = 0;
4060
4061 switch (action) {
4062 case IEEE80211_AMPDU_RX_START:
4063 case IEEE80211_AMPDU_RX_STOP:
Helmut Schaa58ed8262010-10-02 11:33:17 +02004064 /*
4065 * The hw itself takes care of setting up BlockAck mechanisms.
4066 * So, we only have to allow mac80211 to nagotiate a BlockAck
4067 * agreement. Once that is done, the hw will BlockAck incoming
4068 * AMPDUs without further setup.
4069 */
Helmut Schaa1df90802010-06-29 21:38:12 +02004070 break;
4071 case IEEE80211_AMPDU_TX_START:
4072 ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid);
4073 break;
4074 case IEEE80211_AMPDU_TX_STOP:
4075 ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
4076 break;
4077 case IEEE80211_AMPDU_TX_OPERATIONAL:
4078 break;
4079 default:
Ivo van Doorn4e9e58c2010-06-29 21:49:50 +02004080 WARNING((struct rt2x00_dev *)hw->priv, "Unknown AMPDU action\n");
Helmut Schaa1df90802010-06-29 21:38:12 +02004081 }
4082
4083 return ret;
4084}
Helmut Schaae7836192010-07-11 12:28:54 +02004085EXPORT_SYMBOL_GPL(rt2800_ampdu_action);
Ivo van Doorna5ea2f02010-06-14 22:13:15 +02004086
Helmut Schaa977206d2010-12-13 12:31:58 +01004087int rt2800_get_survey(struct ieee80211_hw *hw, int idx,
4088 struct survey_info *survey)
4089{
4090 struct rt2x00_dev *rt2x00dev = hw->priv;
4091 struct ieee80211_conf *conf = &hw->conf;
4092 u32 idle, busy, busy_ext;
4093
4094 if (idx != 0)
4095 return -ENOENT;
4096
4097 survey->channel = conf->channel;
4098
4099 rt2800_register_read(rt2x00dev, CH_IDLE_STA, &idle);
4100 rt2800_register_read(rt2x00dev, CH_BUSY_STA, &busy);
4101 rt2800_register_read(rt2x00dev, CH_BUSY_STA_SEC, &busy_ext);
4102
4103 if (idle || busy) {
4104 survey->filled = SURVEY_INFO_CHANNEL_TIME |
4105 SURVEY_INFO_CHANNEL_TIME_BUSY |
4106 SURVEY_INFO_CHANNEL_TIME_EXT_BUSY;
4107
4108 survey->channel_time = (idle + busy) / 1000;
4109 survey->channel_time_busy = busy / 1000;
4110 survey->channel_time_ext_busy = busy_ext / 1000;
4111 }
4112
4113 return 0;
4114
4115}
4116EXPORT_SYMBOL_GPL(rt2800_get_survey);
4117
Ivo van Doorna5ea2f02010-06-14 22:13:15 +02004118MODULE_AUTHOR(DRV_PROJECT ", Bartlomiej Zolnierkiewicz");
4119MODULE_VERSION(DRV_VERSION);
4120MODULE_DESCRIPTION("Ralink RT2800 library");
4121MODULE_LICENSE("GPL");