blob: 495b4d50667186a209f518ffc6c1f9504bf2d9ad [file] [log] [blame]
Doug Thompson2bc65412009-05-04 20:11:14 +02001#include "amd64_edac.h"
Andreas Herrmann23ac4ae2010-09-17 18:03:43 +02002#include <asm/amd_nb.h>
Doug Thompson2bc65412009-05-04 20:11:14 +02003
4static struct edac_pci_ctl_info *amd64_ctl_pci;
5
6static int report_gart_errors;
7module_param(report_gart_errors, int, 0644);
8
9/*
10 * Set by command line parameter. If BIOS has enabled the ECC, this override is
11 * cleared to prevent re-enabling the hardware by this driver.
12 */
13static int ecc_enable_override;
14module_param(ecc_enable_override, int, 0644);
15
Tejun Heoa29d8b82010-02-02 14:39:15 +090016static struct msr __percpu *msrs;
Borislav Petkov50542252009-12-11 18:14:40 +010017
Borislav Petkov360b7f32010-10-15 19:25:38 +020018/*
19 * count successfully initialized driver instances for setup_pci_device()
20 */
21static atomic_t drv_instances = ATOMIC_INIT(0);
22
Borislav Petkovcc4d8862010-10-13 16:11:59 +020023/* Per-node driver instances */
24static struct mem_ctl_info **mcis;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +020025static struct ecc_settings **ecc_stngs;
Doug Thompson2bc65412009-05-04 20:11:14 +020026
27/*
Borislav Petkov1433eb92009-10-21 13:44:36 +020028 * Address to DRAM bank mapping: see F2x80 for K8 and F2x[1,0]80 for Fam10 and
29 * later.
Borislav Petkovb70ef012009-06-25 19:32:38 +020030 */
Borislav Petkov1433eb92009-10-21 13:44:36 +020031static int ddr2_dbam_revCG[] = {
32 [0] = 32,
33 [1] = 64,
34 [2] = 128,
35 [3] = 256,
36 [4] = 512,
37 [5] = 1024,
38 [6] = 2048,
39};
40
41static int ddr2_dbam_revD[] = {
42 [0] = 32,
43 [1] = 64,
44 [2 ... 3] = 128,
45 [4] = 256,
46 [5] = 512,
47 [6] = 256,
48 [7] = 512,
49 [8 ... 9] = 1024,
50 [10] = 2048,
51};
52
53static int ddr2_dbam[] = { [0] = 128,
54 [1] = 256,
55 [2 ... 4] = 512,
56 [5 ... 6] = 1024,
57 [7 ... 8] = 2048,
58 [9 ... 10] = 4096,
59 [11] = 8192,
60};
61
62static int ddr3_dbam[] = { [0] = -1,
63 [1] = 256,
64 [2] = 512,
65 [3 ... 4] = -1,
66 [5 ... 6] = 1024,
67 [7 ... 8] = 2048,
68 [9 ... 10] = 4096,
Borislav Petkov24f9a7f2010-10-07 18:29:15 +020069 [11] = 8192,
Borislav Petkovb70ef012009-06-25 19:32:38 +020070};
71
72/*
73 * Valid scrub rates for the K8 hardware memory scrubber. We map the scrubbing
74 * bandwidth to a valid bit pattern. The 'set' operation finds the 'matching-
75 * or higher value'.
76 *
77 *FIXME: Produce a better mapping/linearisation.
78 */
79
Borislav Petkov39094442010-11-24 19:52:09 +010080
81struct scrubrate {
82 u32 scrubval; /* bit pattern for scrub rate */
83 u32 bandwidth; /* bandwidth consumed (bytes/sec) */
84} scrubrates[] = {
Borislav Petkovb70ef012009-06-25 19:32:38 +020085 { 0x01, 1600000000UL},
86 { 0x02, 800000000UL},
87 { 0x03, 400000000UL},
88 { 0x04, 200000000UL},
89 { 0x05, 100000000UL},
90 { 0x06, 50000000UL},
91 { 0x07, 25000000UL},
92 { 0x08, 12284069UL},
93 { 0x09, 6274509UL},
94 { 0x0A, 3121951UL},
95 { 0x0B, 1560975UL},
96 { 0x0C, 781440UL},
97 { 0x0D, 390720UL},
98 { 0x0E, 195300UL},
99 { 0x0F, 97650UL},
100 { 0x10, 48854UL},
101 { 0x11, 24427UL},
102 { 0x12, 12213UL},
103 { 0x13, 6101UL},
104 { 0x14, 3051UL},
105 { 0x15, 1523UL},
106 { 0x16, 761UL},
107 { 0x00, 0UL}, /* scrubbing off */
108};
109
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200110static int __amd64_read_pci_cfg_dword(struct pci_dev *pdev, int offset,
111 u32 *val, const char *func)
112{
113 int err = 0;
114
115 err = pci_read_config_dword(pdev, offset, val);
116 if (err)
117 amd64_warn("%s: error reading F%dx%03x.\n",
118 func, PCI_FUNC(pdev->devfn), offset);
119
120 return err;
121}
122
123int __amd64_write_pci_cfg_dword(struct pci_dev *pdev, int offset,
124 u32 val, const char *func)
125{
126 int err = 0;
127
128 err = pci_write_config_dword(pdev, offset, val);
129 if (err)
130 amd64_warn("%s: error writing to F%dx%03x.\n",
131 func, PCI_FUNC(pdev->devfn), offset);
132
133 return err;
134}
135
136/*
137 *
138 * Depending on the family, F2 DCT reads need special handling:
139 *
140 * K8: has a single DCT only
141 *
142 * F10h: each DCT has its own set of regs
143 * DCT0 -> F2x040..
144 * DCT1 -> F2x140..
145 *
146 * F15h: we select which DCT we access using F1x10C[DctCfgSel]
147 *
148 */
149static int k8_read_dct_pci_cfg(struct amd64_pvt *pvt, int addr, u32 *val,
150 const char *func)
151{
152 if (addr >= 0x100)
153 return -EINVAL;
154
155 return __amd64_read_pci_cfg_dword(pvt->F2, addr, val, func);
156}
157
158static int f10_read_dct_pci_cfg(struct amd64_pvt *pvt, int addr, u32 *val,
159 const char *func)
160{
161 return __amd64_read_pci_cfg_dword(pvt->F2, addr, val, func);
162}
163
164static int f15_read_dct_pci_cfg(struct amd64_pvt *pvt, int addr, u32 *val,
165 const char *func)
166{
167 u32 reg = 0;
168 u8 dct = 0;
169
170 if (addr >= 0x140 && addr <= 0x1a0) {
171 dct = 1;
172 addr -= 0x100;
173 }
174
175 amd64_read_pci_cfg(pvt->F1, DCT_CFG_SEL, &reg);
176 reg &= 0xfffffffe;
177 reg |= dct;
178 amd64_write_pci_cfg(pvt->F1, DCT_CFG_SEL, reg);
179
180 return __amd64_read_pci_cfg_dword(pvt->F2, addr, val, func);
181}
182
Borislav Petkovb70ef012009-06-25 19:32:38 +0200183/*
Doug Thompson2bc65412009-05-04 20:11:14 +0200184 * Memory scrubber control interface. For K8, memory scrubbing is handled by
185 * hardware and can involve L2 cache, dcache as well as the main memory. With
186 * F10, this is extended to L3 cache scrubbing on CPU models sporting that
187 * functionality.
188 *
189 * This causes the "units" for the scrubbing speed to vary from 64 byte blocks
190 * (dram) over to cache lines. This is nasty, so we will use bandwidth in
191 * bytes/sec for the setting.
192 *
193 * Currently, we only do dram scrubbing. If the scrubbing is done in software on
194 * other archs, we might not have access to the caches directly.
195 */
196
197/*
198 * scan the scrub rate mapping table for a close or matching bandwidth value to
199 * issue. If requested is too big, then use last maximum value found.
200 */
Borislav Petkov395ae782010-10-01 18:38:19 +0200201static int __amd64_set_scrub_rate(struct pci_dev *ctl, u32 new_bw, u32 min_rate)
Doug Thompson2bc65412009-05-04 20:11:14 +0200202{
203 u32 scrubval;
204 int i;
205
206 /*
207 * map the configured rate (new_bw) to a value specific to the AMD64
208 * memory controller and apply to register. Search for the first
209 * bandwidth entry that is greater or equal than the setting requested
210 * and program that. If at last entry, turn off DRAM scrubbing.
211 */
212 for (i = 0; i < ARRAY_SIZE(scrubrates); i++) {
213 /*
214 * skip scrub rates which aren't recommended
215 * (see F10 BKDG, F3x58)
216 */
Borislav Petkov395ae782010-10-01 18:38:19 +0200217 if (scrubrates[i].scrubval < min_rate)
Doug Thompson2bc65412009-05-04 20:11:14 +0200218 continue;
219
220 if (scrubrates[i].bandwidth <= new_bw)
221 break;
222
223 /*
224 * if no suitable bandwidth found, turn off DRAM scrubbing
225 * entirely by falling back to the last element in the
226 * scrubrates array.
227 */
228 }
229
230 scrubval = scrubrates[i].scrubval;
Doug Thompson2bc65412009-05-04 20:11:14 +0200231
232 pci_write_bits32(ctl, K8_SCRCTRL, scrubval, 0x001F);
233
Borislav Petkov39094442010-11-24 19:52:09 +0100234 if (scrubval)
235 return scrubrates[i].bandwidth;
236
Doug Thompson2bc65412009-05-04 20:11:14 +0200237 return 0;
238}
239
Borislav Petkov395ae782010-10-01 18:38:19 +0200240static int amd64_set_scrub_rate(struct mem_ctl_info *mci, u32 bw)
Doug Thompson2bc65412009-05-04 20:11:14 +0200241{
242 struct amd64_pvt *pvt = mci->pvt_info;
Doug Thompson2bc65412009-05-04 20:11:14 +0200243
Borislav Petkov8d5b5d92010-10-01 20:11:07 +0200244 return __amd64_set_scrub_rate(pvt->F3, bw, pvt->min_scrubrate);
Doug Thompson2bc65412009-05-04 20:11:14 +0200245}
246
Borislav Petkov39094442010-11-24 19:52:09 +0100247static int amd64_get_scrub_rate(struct mem_ctl_info *mci)
Doug Thompson2bc65412009-05-04 20:11:14 +0200248{
249 struct amd64_pvt *pvt = mci->pvt_info;
250 u32 scrubval = 0;
Borislav Petkov39094442010-11-24 19:52:09 +0100251 int i, retval = -EINVAL;
Doug Thompson2bc65412009-05-04 20:11:14 +0200252
Borislav Petkov8d5b5d92010-10-01 20:11:07 +0200253 amd64_read_pci_cfg(pvt->F3, K8_SCRCTRL, &scrubval);
Doug Thompson2bc65412009-05-04 20:11:14 +0200254
255 scrubval = scrubval & 0x001F;
256
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200257 amd64_debug("pci-read, sdram scrub control value: %d\n", scrubval);
Doug Thompson2bc65412009-05-04 20:11:14 +0200258
Roel Kluin926311f2010-01-11 20:58:21 +0100259 for (i = 0; i < ARRAY_SIZE(scrubrates); i++) {
Doug Thompson2bc65412009-05-04 20:11:14 +0200260 if (scrubrates[i].scrubval == scrubval) {
Borislav Petkov39094442010-11-24 19:52:09 +0100261 retval = scrubrates[i].bandwidth;
Doug Thompson2bc65412009-05-04 20:11:14 +0200262 break;
263 }
264 }
Borislav Petkov39094442010-11-24 19:52:09 +0100265 return retval;
Doug Thompson2bc65412009-05-04 20:11:14 +0200266}
267
Doug Thompson67757632009-04-27 15:53:22 +0200268/*
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200269 * returns true if the SysAddr given by sys_addr matches the
270 * DRAM base/limit associated with node_id
Doug Thompson67757632009-04-27 15:53:22 +0200271 */
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200272static bool amd64_base_limit_match(struct amd64_pvt *pvt, u64 sys_addr, int nid)
Doug Thompson67757632009-04-27 15:53:22 +0200273{
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200274 u64 addr;
Doug Thompson67757632009-04-27 15:53:22 +0200275
276 /* The K8 treats this as a 40-bit value. However, bits 63-40 will be
277 * all ones if the most significant implemented address bit is 1.
278 * Here we discard bits 63-40. See section 3.4.2 of AMD publication
279 * 24592: AMD x86-64 Architecture Programmer's Manual Volume 1
280 * Application Programming.
281 */
282 addr = sys_addr & 0x000000ffffffffffull;
283
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200284 return ((addr >= get_dram_base(pvt, nid)) &&
285 (addr <= get_dram_limit(pvt, nid)));
Doug Thompson67757632009-04-27 15:53:22 +0200286}
287
288/*
289 * Attempt to map a SysAddr to a node. On success, return a pointer to the
290 * mem_ctl_info structure for the node that the SysAddr maps to.
291 *
292 * On failure, return NULL.
293 */
294static struct mem_ctl_info *find_mc_by_sys_addr(struct mem_ctl_info *mci,
295 u64 sys_addr)
296{
297 struct amd64_pvt *pvt;
298 int node_id;
299 u32 intlv_en, bits;
300
301 /*
302 * Here we use the DRAM Base (section 3.4.4.1) and DRAM Limit (section
303 * 3.4.4.2) registers to map the SysAddr to a node ID.
304 */
305 pvt = mci->pvt_info;
306
307 /*
308 * The value of this field should be the same for all DRAM Base
309 * registers. Therefore we arbitrarily choose to read it from the
310 * register for node 0.
311 */
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200312 intlv_en = dram_intlv_en(pvt, 0);
Doug Thompson67757632009-04-27 15:53:22 +0200313
314 if (intlv_en == 0) {
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200315 for (node_id = 0; node_id < DRAM_RANGES; node_id++) {
Doug Thompson67757632009-04-27 15:53:22 +0200316 if (amd64_base_limit_match(pvt, sys_addr, node_id))
Borislav Petkov8edc5442009-09-18 12:39:19 +0200317 goto found;
Doug Thompson67757632009-04-27 15:53:22 +0200318 }
Borislav Petkov8edc5442009-09-18 12:39:19 +0200319 goto err_no_match;
Doug Thompson67757632009-04-27 15:53:22 +0200320 }
321
Borislav Petkov72f158f2009-09-18 12:27:27 +0200322 if (unlikely((intlv_en != 0x01) &&
323 (intlv_en != 0x03) &&
324 (intlv_en != 0x07))) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200325 amd64_warn("DRAM Base[IntlvEn] junk value: 0x%x, BIOS bug?\n", intlv_en);
Doug Thompson67757632009-04-27 15:53:22 +0200326 return NULL;
327 }
328
329 bits = (((u32) sys_addr) >> 12) & intlv_en;
330
331 for (node_id = 0; ; ) {
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200332 if ((dram_intlv_sel(pvt, node_id) & intlv_en) == bits)
Doug Thompson67757632009-04-27 15:53:22 +0200333 break; /* intlv_sel field matches */
334
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200335 if (++node_id >= DRAM_RANGES)
Doug Thompson67757632009-04-27 15:53:22 +0200336 goto err_no_match;
337 }
338
339 /* sanity test for sys_addr */
340 if (unlikely(!amd64_base_limit_match(pvt, sys_addr, node_id))) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200341 amd64_warn("%s: sys_addr 0x%llx falls outside base/limit address"
342 "range for node %d with node interleaving enabled.\n",
343 __func__, sys_addr, node_id);
Doug Thompson67757632009-04-27 15:53:22 +0200344 return NULL;
345 }
346
347found:
348 return edac_mc_find(node_id);
349
350err_no_match:
351 debugf2("sys_addr 0x%lx doesn't match any node\n",
352 (unsigned long)sys_addr);
353
354 return NULL;
355}
Doug Thompsone2ce7252009-04-27 15:57:12 +0200356
357/*
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100358 * compute the CS base address of the @csrow on the DRAM controller @dct.
359 * For details see F2x[5C:40] in the processor's BKDG
Doug Thompsone2ce7252009-04-27 15:57:12 +0200360 */
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100361static void get_cs_base_and_mask(struct amd64_pvt *pvt, int csrow, u8 dct,
362 u64 *base, u64 *mask)
Doug Thompsone2ce7252009-04-27 15:57:12 +0200363{
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100364 u64 csbase, csmask, base_bits, mask_bits;
365 u8 addr_shift;
366
367 if (boot_cpu_data.x86 == 0xf && pvt->ext_model < K8_REV_F) {
368 csbase = pvt->csels[dct].csbases[csrow];
369 csmask = pvt->csels[dct].csmasks[csrow];
370 base_bits = GENMASK(21, 31) | GENMASK(9, 15);
371 mask_bits = GENMASK(21, 29) | GENMASK(9, 15);
372 addr_shift = 4;
373 } else {
374 csbase = pvt->csels[dct].csbases[csrow];
375 csmask = pvt->csels[dct].csmasks[csrow >> 1];
376 addr_shift = 8;
377
378 if (boot_cpu_data.x86 == 0x15)
379 base_bits = mask_bits = GENMASK(19,30) | GENMASK(5,13);
380 else
381 base_bits = mask_bits = GENMASK(19,28) | GENMASK(5,13);
382 }
383
384 *base = (csbase & base_bits) << addr_shift;
385
386 *mask = ~0ULL;
387 /* poke holes for the csmask */
388 *mask &= ~(mask_bits << addr_shift);
389 /* OR them in */
390 *mask |= (csmask & mask_bits) << addr_shift;
Doug Thompsone2ce7252009-04-27 15:57:12 +0200391}
392
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100393#define for_each_chip_select(i, dct, pvt) \
394 for (i = 0; i < pvt->csels[dct].b_cnt; i++)
Doug Thompsone2ce7252009-04-27 15:57:12 +0200395
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100396#define for_each_chip_select_mask(i, dct, pvt) \
397 for (i = 0; i < pvt->csels[dct].m_cnt; i++)
Doug Thompsone2ce7252009-04-27 15:57:12 +0200398
399/*
400 * @input_addr is an InputAddr associated with the node given by mci. Return the
401 * csrow that input_addr maps to, or -1 on failure (no csrow claims input_addr).
402 */
403static int input_addr_to_csrow(struct mem_ctl_info *mci, u64 input_addr)
404{
405 struct amd64_pvt *pvt;
406 int csrow;
407 u64 base, mask;
408
409 pvt = mci->pvt_info;
410
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100411 for_each_chip_select(csrow, 0, pvt) {
412 if (!csrow_enabled(csrow, 0, pvt))
Doug Thompsone2ce7252009-04-27 15:57:12 +0200413 continue;
414
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100415 get_cs_base_and_mask(pvt, csrow, 0, &base, &mask);
416
417 mask = ~mask;
Doug Thompsone2ce7252009-04-27 15:57:12 +0200418
419 if ((input_addr & mask) == (base & mask)) {
420 debugf2("InputAddr 0x%lx matches csrow %d (node %d)\n",
421 (unsigned long)input_addr, csrow,
422 pvt->mc_node_id);
423
424 return csrow;
425 }
426 }
Doug Thompsone2ce7252009-04-27 15:57:12 +0200427 debugf2("no matching csrow for InputAddr 0x%lx (MC node %d)\n",
428 (unsigned long)input_addr, pvt->mc_node_id);
429
430 return -1;
431}
432
433/*
Doug Thompsone2ce7252009-04-27 15:57:12 +0200434 * Obtain info from the DRAM Hole Address Register (section 3.4.8, pub #26094)
435 * for the node represented by mci. Info is passed back in *hole_base,
436 * *hole_offset, and *hole_size. Function returns 0 if info is valid or 1 if
437 * info is invalid. Info may be invalid for either of the following reasons:
438 *
439 * - The revision of the node is not E or greater. In this case, the DRAM Hole
440 * Address Register does not exist.
441 *
442 * - The DramHoleValid bit is cleared in the DRAM Hole Address Register,
443 * indicating that its contents are not valid.
444 *
445 * The values passed back in *hole_base, *hole_offset, and *hole_size are
446 * complete 32-bit values despite the fact that the bitfields in the DHAR
447 * only represent bits 31-24 of the base and offset values.
448 */
449int amd64_get_dram_hole_info(struct mem_ctl_info *mci, u64 *hole_base,
450 u64 *hole_offset, u64 *hole_size)
451{
452 struct amd64_pvt *pvt = mci->pvt_info;
453 u64 base;
454
455 /* only revE and later have the DRAM Hole Address Register */
Borislav Petkov1433eb92009-10-21 13:44:36 +0200456 if (boot_cpu_data.x86 == 0xf && pvt->ext_model < K8_REV_E) {
Doug Thompsone2ce7252009-04-27 15:57:12 +0200457 debugf1(" revision %d for node %d does not support DHAR\n",
458 pvt->ext_model, pvt->mc_node_id);
459 return 1;
460 }
461
Borislav Petkovbc21fa52010-11-11 17:29:13 +0100462 /* valid for Fam10h and above */
Borislav Petkovc8e518d2010-12-10 19:49:19 +0100463 if (boot_cpu_data.x86 >= 0x10 && !dhar_mem_hoist_valid(pvt)) {
Doug Thompsone2ce7252009-04-27 15:57:12 +0200464 debugf1(" Dram Memory Hoisting is DISABLED on this system\n");
465 return 1;
466 }
467
Borislav Petkovc8e518d2010-12-10 19:49:19 +0100468 if (!dhar_valid(pvt)) {
Doug Thompsone2ce7252009-04-27 15:57:12 +0200469 debugf1(" Dram Memory Hoisting is DISABLED on this node %d\n",
470 pvt->mc_node_id);
471 return 1;
472 }
473
474 /* This node has Memory Hoisting */
475
476 /* +------------------+--------------------+--------------------+-----
477 * | memory | DRAM hole | relocated |
478 * | [0, (x - 1)] | [x, 0xffffffff] | addresses from |
479 * | | | DRAM hole |
480 * | | | [0x100000000, |
481 * | | | (0x100000000+ |
482 * | | | (0xffffffff-x))] |
483 * +------------------+--------------------+--------------------+-----
484 *
485 * Above is a diagram of physical memory showing the DRAM hole and the
486 * relocated addresses from the DRAM hole. As shown, the DRAM hole
487 * starts at address x (the base address) and extends through address
488 * 0xffffffff. The DRAM Hole Address Register (DHAR) relocates the
489 * addresses in the hole so that they start at 0x100000000.
490 */
491
Borislav Petkovbc21fa52010-11-11 17:29:13 +0100492 base = dhar_base(pvt);
Doug Thompsone2ce7252009-04-27 15:57:12 +0200493
494 *hole_base = base;
495 *hole_size = (0x1ull << 32) - base;
496
497 if (boot_cpu_data.x86 > 0xf)
Borislav Petkovbc21fa52010-11-11 17:29:13 +0100498 *hole_offset = f10_dhar_offset(pvt);
Doug Thompsone2ce7252009-04-27 15:57:12 +0200499 else
Borislav Petkovbc21fa52010-11-11 17:29:13 +0100500 *hole_offset = k8_dhar_offset(pvt);
Doug Thompsone2ce7252009-04-27 15:57:12 +0200501
502 debugf1(" DHAR info for node %d base 0x%lx offset 0x%lx size 0x%lx\n",
503 pvt->mc_node_id, (unsigned long)*hole_base,
504 (unsigned long)*hole_offset, (unsigned long)*hole_size);
505
506 return 0;
507}
508EXPORT_SYMBOL_GPL(amd64_get_dram_hole_info);
509
Doug Thompson93c2df52009-05-04 20:46:50 +0200510/*
511 * Return the DramAddr that the SysAddr given by @sys_addr maps to. It is
512 * assumed that sys_addr maps to the node given by mci.
513 *
514 * The first part of section 3.4.4 (p. 70) shows how the DRAM Base (section
515 * 3.4.4.1) and DRAM Limit (section 3.4.4.2) registers are used to translate a
516 * SysAddr to a DramAddr. If the DRAM Hole Address Register (DHAR) is enabled,
517 * then it is also involved in translating a SysAddr to a DramAddr. Sections
518 * 3.4.8 and 3.5.8.2 describe the DHAR and how it is used for memory hoisting.
519 * These parts of the documentation are unclear. I interpret them as follows:
520 *
521 * When node n receives a SysAddr, it processes the SysAddr as follows:
522 *
523 * 1. It extracts the DRAMBase and DRAMLimit values from the DRAM Base and DRAM
524 * Limit registers for node n. If the SysAddr is not within the range
525 * specified by the base and limit values, then node n ignores the Sysaddr
526 * (since it does not map to node n). Otherwise continue to step 2 below.
527 *
528 * 2. If the DramHoleValid bit of the DHAR for node n is clear, the DHAR is
529 * disabled so skip to step 3 below. Otherwise see if the SysAddr is within
530 * the range of relocated addresses (starting at 0x100000000) from the DRAM
531 * hole. If not, skip to step 3 below. Else get the value of the
532 * DramHoleOffset field from the DHAR. To obtain the DramAddr, subtract the
533 * offset defined by this value from the SysAddr.
534 *
535 * 3. Obtain the base address for node n from the DRAMBase field of the DRAM
536 * Base register for node n. To obtain the DramAddr, subtract the base
537 * address from the SysAddr, as shown near the start of section 3.4.4 (p.70).
538 */
539static u64 sys_addr_to_dram_addr(struct mem_ctl_info *mci, u64 sys_addr)
540{
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200541 struct amd64_pvt *pvt = mci->pvt_info;
Doug Thompson93c2df52009-05-04 20:46:50 +0200542 u64 dram_base, hole_base, hole_offset, hole_size, dram_addr;
543 int ret = 0;
544
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200545 dram_base = get_dram_base(pvt, pvt->mc_node_id);
Doug Thompson93c2df52009-05-04 20:46:50 +0200546
547 ret = amd64_get_dram_hole_info(mci, &hole_base, &hole_offset,
548 &hole_size);
549 if (!ret) {
550 if ((sys_addr >= (1ull << 32)) &&
551 (sys_addr < ((1ull << 32) + hole_size))) {
552 /* use DHAR to translate SysAddr to DramAddr */
553 dram_addr = sys_addr - hole_offset;
554
555 debugf2("using DHAR to translate SysAddr 0x%lx to "
556 "DramAddr 0x%lx\n",
557 (unsigned long)sys_addr,
558 (unsigned long)dram_addr);
559
560 return dram_addr;
561 }
562 }
563
564 /*
565 * Translate the SysAddr to a DramAddr as shown near the start of
566 * section 3.4.4 (p. 70). Although sys_addr is a 64-bit value, the k8
567 * only deals with 40-bit values. Therefore we discard bits 63-40 of
568 * sys_addr below. If bit 39 of sys_addr is 1 then the bits we
569 * discard are all 1s. Otherwise the bits we discard are all 0s. See
570 * section 3.4.2 of AMD publication 24592: AMD x86-64 Architecture
571 * Programmer's Manual Volume 1 Application Programming.
572 */
Borislav Petkovf678b8c2010-12-13 19:21:07 +0100573 dram_addr = (sys_addr & GENMASK(0, 39)) - dram_base;
Doug Thompson93c2df52009-05-04 20:46:50 +0200574
575 debugf2("using DRAM Base register to translate SysAddr 0x%lx to "
576 "DramAddr 0x%lx\n", (unsigned long)sys_addr,
577 (unsigned long)dram_addr);
578 return dram_addr;
579}
580
581/*
582 * @intlv_en is the value of the IntlvEn field from a DRAM Base register
583 * (section 3.4.4.1). Return the number of bits from a SysAddr that are used
584 * for node interleaving.
585 */
586static int num_node_interleave_bits(unsigned intlv_en)
587{
588 static const int intlv_shift_table[] = { 0, 1, 0, 2, 0, 0, 0, 3 };
589 int n;
590
591 BUG_ON(intlv_en > 7);
592 n = intlv_shift_table[intlv_en];
593 return n;
594}
595
596/* Translate the DramAddr given by @dram_addr to an InputAddr. */
597static u64 dram_addr_to_input_addr(struct mem_ctl_info *mci, u64 dram_addr)
598{
599 struct amd64_pvt *pvt;
600 int intlv_shift;
601 u64 input_addr;
602
603 pvt = mci->pvt_info;
604
605 /*
606 * See the start of section 3.4.4 (p. 70, BKDG #26094, K8, revA-E)
607 * concerning translating a DramAddr to an InputAddr.
608 */
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200609 intlv_shift = num_node_interleave_bits(dram_intlv_en(pvt, 0));
Borislav Petkovf678b8c2010-12-13 19:21:07 +0100610 input_addr = ((dram_addr >> intlv_shift) & GENMASK(12, 35)) +
611 (dram_addr & 0xfff);
Doug Thompson93c2df52009-05-04 20:46:50 +0200612
613 debugf2(" Intlv Shift=%d DramAddr=0x%lx maps to InputAddr=0x%lx\n",
614 intlv_shift, (unsigned long)dram_addr,
615 (unsigned long)input_addr);
616
617 return input_addr;
618}
619
620/*
621 * Translate the SysAddr represented by @sys_addr to an InputAddr. It is
622 * assumed that @sys_addr maps to the node given by mci.
623 */
624static u64 sys_addr_to_input_addr(struct mem_ctl_info *mci, u64 sys_addr)
625{
626 u64 input_addr;
627
628 input_addr =
629 dram_addr_to_input_addr(mci, sys_addr_to_dram_addr(mci, sys_addr));
630
631 debugf2("SysAdddr 0x%lx translates to InputAddr 0x%lx\n",
632 (unsigned long)sys_addr, (unsigned long)input_addr);
633
634 return input_addr;
635}
636
637
638/*
639 * @input_addr is an InputAddr associated with the node represented by mci.
640 * Translate @input_addr to a DramAddr and return the result.
641 */
642static u64 input_addr_to_dram_addr(struct mem_ctl_info *mci, u64 input_addr)
643{
644 struct amd64_pvt *pvt;
645 int node_id, intlv_shift;
646 u64 bits, dram_addr;
647 u32 intlv_sel;
648
649 /*
650 * Near the start of section 3.4.4 (p. 70, BKDG #26094, K8, revA-E)
651 * shows how to translate a DramAddr to an InputAddr. Here we reverse
652 * this procedure. When translating from a DramAddr to an InputAddr, the
653 * bits used for node interleaving are discarded. Here we recover these
654 * bits from the IntlvSel field of the DRAM Limit register (section
655 * 3.4.4.2) for the node that input_addr is associated with.
656 */
657 pvt = mci->pvt_info;
658 node_id = pvt->mc_node_id;
659 BUG_ON((node_id < 0) || (node_id > 7));
660
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200661 intlv_shift = num_node_interleave_bits(dram_intlv_en(pvt, 0));
Doug Thompson93c2df52009-05-04 20:46:50 +0200662
663 if (intlv_shift == 0) {
664 debugf1(" InputAddr 0x%lx translates to DramAddr of "
665 "same value\n", (unsigned long)input_addr);
666
667 return input_addr;
668 }
669
Borislav Petkovf678b8c2010-12-13 19:21:07 +0100670 bits = ((input_addr & GENMASK(12, 35)) << intlv_shift) +
671 (input_addr & 0xfff);
Doug Thompson93c2df52009-05-04 20:46:50 +0200672
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200673 intlv_sel = dram_intlv_sel(pvt, node_id) & ((1 << intlv_shift) - 1);
Doug Thompson93c2df52009-05-04 20:46:50 +0200674 dram_addr = bits + (intlv_sel << 12);
675
676 debugf1("InputAddr 0x%lx translates to DramAddr 0x%lx "
677 "(%d node interleave bits)\n", (unsigned long)input_addr,
678 (unsigned long)dram_addr, intlv_shift);
679
680 return dram_addr;
681}
682
683/*
684 * @dram_addr is a DramAddr that maps to the node represented by mci. Convert
685 * @dram_addr to a SysAddr.
686 */
687static u64 dram_addr_to_sys_addr(struct mem_ctl_info *mci, u64 dram_addr)
688{
689 struct amd64_pvt *pvt = mci->pvt_info;
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200690 u64 hole_base, hole_offset, hole_size, base, sys_addr;
Doug Thompson93c2df52009-05-04 20:46:50 +0200691 int ret = 0;
692
693 ret = amd64_get_dram_hole_info(mci, &hole_base, &hole_offset,
694 &hole_size);
695 if (!ret) {
696 if ((dram_addr >= hole_base) &&
697 (dram_addr < (hole_base + hole_size))) {
698 sys_addr = dram_addr + hole_offset;
699
700 debugf1("using DHAR to translate DramAddr 0x%lx to "
701 "SysAddr 0x%lx\n", (unsigned long)dram_addr,
702 (unsigned long)sys_addr);
703
704 return sys_addr;
705 }
706 }
707
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200708 base = get_dram_base(pvt, pvt->mc_node_id);
Doug Thompson93c2df52009-05-04 20:46:50 +0200709 sys_addr = dram_addr + base;
710
711 /*
712 * The sys_addr we have computed up to this point is a 40-bit value
713 * because the k8 deals with 40-bit values. However, the value we are
714 * supposed to return is a full 64-bit physical address. The AMD
715 * x86-64 architecture specifies that the most significant implemented
716 * address bit through bit 63 of a physical address must be either all
717 * 0s or all 1s. Therefore we sign-extend the 40-bit sys_addr to a
718 * 64-bit value below. See section 3.4.2 of AMD publication 24592:
719 * AMD x86-64 Architecture Programmer's Manual Volume 1 Application
720 * Programming.
721 */
722 sys_addr |= ~((sys_addr & (1ull << 39)) - 1);
723
724 debugf1(" Node %d, DramAddr 0x%lx to SysAddr 0x%lx\n",
725 pvt->mc_node_id, (unsigned long)dram_addr,
726 (unsigned long)sys_addr);
727
728 return sys_addr;
729}
730
731/*
732 * @input_addr is an InputAddr associated with the node given by mci. Translate
733 * @input_addr to a SysAddr.
734 */
735static inline u64 input_addr_to_sys_addr(struct mem_ctl_info *mci,
736 u64 input_addr)
737{
738 return dram_addr_to_sys_addr(mci,
739 input_addr_to_dram_addr(mci, input_addr));
740}
741
742/*
743 * Find the minimum and maximum InputAddr values that map to the given @csrow.
744 * Pass back these values in *input_addr_min and *input_addr_max.
745 */
746static void find_csrow_limits(struct mem_ctl_info *mci, int csrow,
747 u64 *input_addr_min, u64 *input_addr_max)
748{
749 struct amd64_pvt *pvt;
750 u64 base, mask;
751
752 pvt = mci->pvt_info;
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100753 BUG_ON((csrow < 0) || (csrow >= pvt->csels[0].b_cnt));
Doug Thompson93c2df52009-05-04 20:46:50 +0200754
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100755 get_cs_base_and_mask(pvt, csrow, 0, &base, &mask);
Doug Thompson93c2df52009-05-04 20:46:50 +0200756
757 *input_addr_min = base & ~mask;
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100758 *input_addr_max = base | mask;
Doug Thompson93c2df52009-05-04 20:46:50 +0200759}
760
Doug Thompson93c2df52009-05-04 20:46:50 +0200761/* Map the Error address to a PAGE and PAGE OFFSET. */
762static inline void error_address_to_page_and_offset(u64 error_address,
763 u32 *page, u32 *offset)
764{
765 *page = (u32) (error_address >> PAGE_SHIFT);
766 *offset = ((u32) error_address) & ~PAGE_MASK;
767}
768
769/*
770 * @sys_addr is an error address (a SysAddr) extracted from the MCA NB Address
771 * Low (section 3.6.4.5) and MCA NB Address High (section 3.6.4.6) registers
772 * of a node that detected an ECC memory error. mci represents the node that
773 * the error address maps to (possibly different from the node that detected
774 * the error). Return the number of the csrow that sys_addr maps to, or -1 on
775 * error.
776 */
777static int sys_addr_to_csrow(struct mem_ctl_info *mci, u64 sys_addr)
778{
779 int csrow;
780
781 csrow = input_addr_to_csrow(mci, sys_addr_to_input_addr(mci, sys_addr));
782
783 if (csrow == -1)
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200784 amd64_mc_err(mci, "Failed to translate InputAddr to csrow for "
785 "address 0x%lx\n", (unsigned long)sys_addr);
Doug Thompson93c2df52009-05-04 20:46:50 +0200786 return csrow;
787}
Doug Thompsone2ce7252009-04-27 15:57:12 +0200788
Borislav Petkovbfc04ae2009-11-12 19:05:07 +0100789static int get_channel_from_ecc_syndrome(struct mem_ctl_info *, u16);
Doug Thompson2da11652009-04-27 16:09:09 +0200790
Borislav Petkovad6a32e2010-03-09 12:46:00 +0100791static u16 extract_syndrome(struct err_regs *err)
792{
793 return ((err->nbsh >> 15) & 0xff) | ((err->nbsl >> 16) & 0xff00);
794}
795
Doug Thompson2da11652009-04-27 16:09:09 +0200796/*
797 * Determine if the DIMMs have ECC enabled. ECC is enabled ONLY if all the DIMMs
798 * are ECC capable.
799 */
800static enum edac_type amd64_determine_edac_cap(struct amd64_pvt *pvt)
801{
Borislav Petkovcb328502010-12-22 14:28:24 +0100802 u8 bit;
Borislav Petkov584fcff2009-06-10 18:29:54 +0200803 enum dev_type edac_cap = EDAC_FLAG_NONE;
Doug Thompson2da11652009-04-27 16:09:09 +0200804
Borislav Petkov1433eb92009-10-21 13:44:36 +0200805 bit = (boot_cpu_data.x86 > 0xf || pvt->ext_model >= K8_REV_F)
Doug Thompson2da11652009-04-27 16:09:09 +0200806 ? 19
807 : 17;
808
Borislav Petkov584fcff2009-06-10 18:29:54 +0200809 if (pvt->dclr0 & BIT(bit))
Doug Thompson2da11652009-04-27 16:09:09 +0200810 edac_cap = EDAC_FLAG_SECDED;
811
812 return edac_cap;
813}
814
815
Borislav Petkov8566c4d2009-10-16 13:48:28 +0200816static void amd64_debug_display_dimm_sizes(int ctrl, struct amd64_pvt *pvt);
Doug Thompson2da11652009-04-27 16:09:09 +0200817
Borislav Petkov68798e12009-11-03 16:18:33 +0100818static void amd64_dump_dramcfg_low(u32 dclr, int chan)
819{
820 debugf1("F2x%d90 (DRAM Cfg Low): 0x%08x\n", chan, dclr);
821
822 debugf1(" DIMM type: %sbuffered; all DIMMs support ECC: %s\n",
823 (dclr & BIT(16)) ? "un" : "",
824 (dclr & BIT(19)) ? "yes" : "no");
825
826 debugf1(" PAR/ERR parity: %s\n",
827 (dclr & BIT(8)) ? "enabled" : "disabled");
828
Borislav Petkovcb328502010-12-22 14:28:24 +0100829 if (boot_cpu_data.x86 == 0x10)
830 debugf1(" DCT 128bit mode width: %s\n",
831 (dclr & BIT(11)) ? "128b" : "64b");
Borislav Petkov68798e12009-11-03 16:18:33 +0100832
833 debugf1(" x4 logical DIMMs present: L0: %s L1: %s L2: %s L3: %s\n",
834 (dclr & BIT(12)) ? "yes" : "no",
835 (dclr & BIT(13)) ? "yes" : "no",
836 (dclr & BIT(14)) ? "yes" : "no",
837 (dclr & BIT(15)) ? "yes" : "no");
838}
839
Doug Thompson2da11652009-04-27 16:09:09 +0200840/* Display and decode various NB registers for debug purposes. */
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200841static void dump_misc_regs(struct amd64_pvt *pvt)
Doug Thompson2da11652009-04-27 16:09:09 +0200842{
Borislav Petkov68798e12009-11-03 16:18:33 +0100843 debugf1("F3xE8 (NB Cap): 0x%08x\n", pvt->nbcap);
Doug Thompson2da11652009-04-27 16:09:09 +0200844
Borislav Petkov68798e12009-11-03 16:18:33 +0100845 debugf1(" NB two channel DRAM capable: %s\n",
846 (pvt->nbcap & K8_NBCAP_DCT_DUAL) ? "yes" : "no");
847
848 debugf1(" ECC capable: %s, ChipKill ECC capable: %s\n",
849 (pvt->nbcap & K8_NBCAP_SECDED) ? "yes" : "no",
850 (pvt->nbcap & K8_NBCAP_CHIPKILL) ? "yes" : "no");
851
852 amd64_dump_dramcfg_low(pvt->dclr0, 0);
Doug Thompson2da11652009-04-27 16:09:09 +0200853
Borislav Petkov8de1d912009-10-16 13:39:30 +0200854 debugf1("F3xB0 (Online Spare): 0x%08x\n", pvt->online_spare);
Doug Thompson2da11652009-04-27 16:09:09 +0200855
Borislav Petkov8de1d912009-10-16 13:39:30 +0200856 debugf1("F1xF0 (DRAM Hole Address): 0x%08x, base: 0x%08x, "
857 "offset: 0x%08x\n",
Borislav Petkovbc21fa52010-11-11 17:29:13 +0100858 pvt->dhar, dhar_base(pvt),
859 (boot_cpu_data.x86 == 0xf) ? k8_dhar_offset(pvt)
860 : f10_dhar_offset(pvt));
Doug Thompson2da11652009-04-27 16:09:09 +0200861
Borislav Petkovc8e518d2010-12-10 19:49:19 +0100862 debugf1(" DramHoleValid: %s\n", dhar_valid(pvt) ? "yes" : "no");
Doug Thompson2da11652009-04-27 16:09:09 +0200863
Borislav Petkov4d796362011-02-03 15:59:57 +0100864 amd64_debug_display_dimm_sizes(0, pvt);
865
Borislav Petkov8de1d912009-10-16 13:39:30 +0200866 /* everything below this point is Fam10h and above */
Borislav Petkov4d796362011-02-03 15:59:57 +0100867 if (boot_cpu_data.x86 == 0xf)
Doug Thompson2da11652009-04-27 16:09:09 +0200868 return;
Borislav Petkov4d796362011-02-03 15:59:57 +0100869
870 amd64_debug_display_dimm_sizes(1, pvt);
Doug Thompson2da11652009-04-27 16:09:09 +0200871
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200872 amd64_info("using %s syndromes.\n", ((pvt->syn_type == 8) ? "x8" : "x4"));
Borislav Petkovad6a32e2010-03-09 12:46:00 +0100873
Borislav Petkov8de1d912009-10-16 13:39:30 +0200874 /* Only if NOT ganged does dclr1 have valid info */
Borislav Petkov68798e12009-11-03 16:18:33 +0100875 if (!dct_ganging_enabled(pvt))
876 amd64_dump_dramcfg_low(pvt->dclr1, 1);
Doug Thompson2da11652009-04-27 16:09:09 +0200877}
878
Doug Thompson94be4bf2009-04-27 16:12:00 +0200879/*
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100880 * see BKDG, F2x[1,0][5C:40], F2[1,0][6C:60]
Doug Thompson94be4bf2009-04-27 16:12:00 +0200881 */
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100882static void prep_chip_selects(struct amd64_pvt *pvt)
Doug Thompson94be4bf2009-04-27 16:12:00 +0200883{
Borislav Petkov1433eb92009-10-21 13:44:36 +0200884 if (boot_cpu_data.x86 == 0xf && pvt->ext_model < K8_REV_F) {
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100885 pvt->csels[0].b_cnt = pvt->csels[1].b_cnt = 8;
886 pvt->csels[0].m_cnt = pvt->csels[1].m_cnt = 8;
Borislav Petkov9d858bb2009-09-21 14:35:51 +0200887 } else {
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100888 pvt->csels[0].b_cnt = pvt->csels[1].b_cnt = 8;
889 pvt->csels[0].m_cnt = pvt->csels[1].m_cnt = 4;
Doug Thompson94be4bf2009-04-27 16:12:00 +0200890 }
891}
892
893/*
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100894 * Function 2 Offset F10_DCSB0; read in the DCS Base and DCS Mask registers
Doug Thompson94be4bf2009-04-27 16:12:00 +0200895 */
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200896static void read_dct_base_mask(struct amd64_pvt *pvt)
Doug Thompson94be4bf2009-04-27 16:12:00 +0200897{
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100898 int cs;
Doug Thompson94be4bf2009-04-27 16:12:00 +0200899
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100900 prep_chip_selects(pvt);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200901
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100902 for_each_chip_select(cs, 0, pvt) {
903 u32 reg0 = DCSB0 + (cs * 4);
904 u32 reg1 = DCSB1 + (cs * 4);
905 u32 *base0 = &pvt->csels[0].csbases[cs];
906 u32 *base1 = &pvt->csels[1].csbases[cs];
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200907
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100908 if (!amd64_read_dct_pci_cfg(pvt, reg0, base0))
Doug Thompson94be4bf2009-04-27 16:12:00 +0200909 debugf0(" DCSB0[%d]=0x%08x reg: F2x%x\n",
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100910 cs, *base0, reg0);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200911
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100912 if (boot_cpu_data.x86 == 0xf || dct_ganging_enabled(pvt))
913 continue;
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200914
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100915 if (!amd64_read_dct_pci_cfg(pvt, reg1, base1))
916 debugf0(" DCSB1[%d]=0x%08x reg: F2x%x\n",
917 cs, *base1, reg1);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200918 }
919
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100920 for_each_chip_select_mask(cs, 0, pvt) {
921 u32 reg0 = DCSM0 + (cs * 4);
922 u32 reg1 = DCSM1 + (cs * 4);
923 u32 *mask0 = &pvt->csels[0].csmasks[cs];
924 u32 *mask1 = &pvt->csels[1].csmasks[cs];
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200925
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100926 if (!amd64_read_dct_pci_cfg(pvt, reg0, mask0))
Doug Thompson94be4bf2009-04-27 16:12:00 +0200927 debugf0(" DCSM0[%d]=0x%08x reg: F2x%x\n",
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100928 cs, *mask0, reg0);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200929
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100930 if (boot_cpu_data.x86 == 0xf || dct_ganging_enabled(pvt))
931 continue;
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200932
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100933 if (!amd64_read_dct_pci_cfg(pvt, reg1, mask1))
934 debugf0(" DCSM1[%d]=0x%08x reg: F2x%x\n",
935 cs, *mask1, reg1);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200936 }
937}
938
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200939static enum mem_type amd64_determine_memory_type(struct amd64_pvt *pvt, int cs)
Doug Thompson94be4bf2009-04-27 16:12:00 +0200940{
941 enum mem_type type;
942
Borislav Petkovcb328502010-12-22 14:28:24 +0100943 /* F15h supports only DDR3 */
944 if (boot_cpu_data.x86 >= 0x15)
945 type = (pvt->dclr0 & BIT(16)) ? MEM_DDR3 : MEM_RDDR3;
946 else if (boot_cpu_data.x86 == 0x10 || pvt->ext_model >= K8_REV_F) {
Borislav Petkov6b4c0bd2009-11-12 15:37:57 +0100947 if (pvt->dchr0 & DDR3_MODE)
948 type = (pvt->dclr0 & BIT(16)) ? MEM_DDR3 : MEM_RDDR3;
949 else
950 type = (pvt->dclr0 & BIT(16)) ? MEM_DDR2 : MEM_RDDR2;
Doug Thompson94be4bf2009-04-27 16:12:00 +0200951 } else {
Doug Thompson94be4bf2009-04-27 16:12:00 +0200952 type = (pvt->dclr0 & BIT(18)) ? MEM_DDR : MEM_RDDR;
953 }
954
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200955 amd64_info("CS%d: %s\n", cs, edac_mem_types[type]);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200956
957 return type;
958}
959
Borislav Petkovcb328502010-12-22 14:28:24 +0100960/* Get the number of DCT channels the memory controller is using. */
Doug Thompsonddff8762009-04-27 16:14:52 +0200961static int k8_early_channel_count(struct amd64_pvt *pvt)
962{
Borislav Petkovcb328502010-12-22 14:28:24 +0100963 int flag;
Doug Thompsonddff8762009-04-27 16:14:52 +0200964
Borislav Petkov9f56da02010-10-01 19:44:53 +0200965 if (pvt->ext_model >= K8_REV_F)
Doug Thompsonddff8762009-04-27 16:14:52 +0200966 /* RevF (NPT) and later */
967 flag = pvt->dclr0 & F10_WIDTH_128;
Borislav Petkov9f56da02010-10-01 19:44:53 +0200968 else
Doug Thompsonddff8762009-04-27 16:14:52 +0200969 /* RevE and earlier */
970 flag = pvt->dclr0 & REVE_WIDTH_128;
Doug Thompsonddff8762009-04-27 16:14:52 +0200971
972 /* not used */
973 pvt->dclr1 = 0;
974
975 return (flag) ? 2 : 1;
976}
977
Borislav Petkovcb328502010-12-22 14:28:24 +0100978/* Extract the ERROR ADDRESS for the K8 CPUs */
Doug Thompsonddff8762009-04-27 16:14:52 +0200979static u64 k8_get_error_address(struct mem_ctl_info *mci,
Borislav Petkovef44cc42009-07-23 14:45:48 +0200980 struct err_regs *info)
Doug Thompsonddff8762009-04-27 16:14:52 +0200981{
982 return (((u64) (info->nbeah & 0xff)) << 32) +
983 (info->nbeal & ~0x03);
984}
985
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200986static void read_dram_base_limit_regs(struct amd64_pvt *pvt, unsigned range)
Doug Thompsonddff8762009-04-27 16:14:52 +0200987{
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200988 u32 off = range << 3;
Doug Thompsonddff8762009-04-27 16:14:52 +0200989
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200990 amd64_read_pci_cfg(pvt->F1, DRAM_BASE_LO + off, &pvt->ranges[range].base.lo);
991 amd64_read_pci_cfg(pvt->F1, DRAM_LIMIT_LO + off, &pvt->ranges[range].lim.lo);
Doug Thompsonddff8762009-04-27 16:14:52 +0200992
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200993 if (boot_cpu_data.x86 == 0xf)
994 return;
Doug Thompsonddff8762009-04-27 16:14:52 +0200995
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200996 if (!dram_rw(pvt, range))
997 return;
Doug Thompsonddff8762009-04-27 16:14:52 +0200998
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200999 amd64_read_pci_cfg(pvt->F1, DRAM_BASE_HI + off, &pvt->ranges[range].base.hi);
1000 amd64_read_pci_cfg(pvt->F1, DRAM_LIMIT_HI + off, &pvt->ranges[range].lim.hi);
Doug Thompsonddff8762009-04-27 16:14:52 +02001001}
1002
1003static void k8_map_sysaddr_to_csrow(struct mem_ctl_info *mci,
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001004 struct err_regs *err_info, u64 sys_addr)
Doug Thompsonddff8762009-04-27 16:14:52 +02001005{
1006 struct mem_ctl_info *src_mci;
Doug Thompsonddff8762009-04-27 16:14:52 +02001007 int channel, csrow;
1008 u32 page, offset;
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001009 u16 syndrome;
Doug Thompsonddff8762009-04-27 16:14:52 +02001010
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001011 syndrome = extract_syndrome(err_info);
Doug Thompsonddff8762009-04-27 16:14:52 +02001012
1013 /* CHIPKILL enabled */
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001014 if (err_info->nbcfg & K8_NBCFG_CHIPKILL) {
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001015 channel = get_channel_from_ecc_syndrome(mci, syndrome);
Doug Thompsonddff8762009-04-27 16:14:52 +02001016 if (channel < 0) {
1017 /*
1018 * Syndrome didn't map, so we don't know which of the
1019 * 2 DIMMs is in error. So we need to ID 'both' of them
1020 * as suspect.
1021 */
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001022 amd64_mc_warn(mci, "unknown syndrome 0x%04x - possible "
1023 "error reporting race\n", syndrome);
Doug Thompsonddff8762009-04-27 16:14:52 +02001024 edac_mc_handle_ce_no_info(mci, EDAC_MOD_STR);
1025 return;
1026 }
1027 } else {
1028 /*
1029 * non-chipkill ecc mode
1030 *
1031 * The k8 documentation is unclear about how to determine the
1032 * channel number when using non-chipkill memory. This method
1033 * was obtained from email communication with someone at AMD.
1034 * (Wish the email was placed in this comment - norsk)
1035 */
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001036 channel = ((sys_addr & BIT(3)) != 0);
Doug Thompsonddff8762009-04-27 16:14:52 +02001037 }
1038
1039 /*
1040 * Find out which node the error address belongs to. This may be
1041 * different from the node that detected the error.
1042 */
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001043 src_mci = find_mc_by_sys_addr(mci, sys_addr);
Keith Mannthey2cff18c2009-09-18 14:35:23 +02001044 if (!src_mci) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001045 amd64_mc_err(mci, "failed to map error addr 0x%lx to a node\n",
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001046 (unsigned long)sys_addr);
Doug Thompsonddff8762009-04-27 16:14:52 +02001047 edac_mc_handle_ce_no_info(mci, EDAC_MOD_STR);
1048 return;
1049 }
1050
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001051 /* Now map the sys_addr to a CSROW */
1052 csrow = sys_addr_to_csrow(src_mci, sys_addr);
Doug Thompsonddff8762009-04-27 16:14:52 +02001053 if (csrow < 0) {
1054 edac_mc_handle_ce_no_info(src_mci, EDAC_MOD_STR);
1055 } else {
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001056 error_address_to_page_and_offset(sys_addr, &page, &offset);
Doug Thompsonddff8762009-04-27 16:14:52 +02001057
1058 edac_mc_handle_ce(src_mci, page, offset, syndrome, csrow,
1059 channel, EDAC_MOD_STR);
1060 }
1061}
1062
Borislav Petkov1433eb92009-10-21 13:44:36 +02001063static int k8_dbam_to_chip_select(struct amd64_pvt *pvt, int cs_mode)
Doug Thompsonddff8762009-04-27 16:14:52 +02001064{
Borislav Petkov1433eb92009-10-21 13:44:36 +02001065 int *dbam_map;
Doug Thompsonddff8762009-04-27 16:14:52 +02001066
Borislav Petkov1433eb92009-10-21 13:44:36 +02001067 if (pvt->ext_model >= K8_REV_F)
1068 dbam_map = ddr2_dbam;
1069 else if (pvt->ext_model >= K8_REV_D)
1070 dbam_map = ddr2_dbam_revD;
1071 else
1072 dbam_map = ddr2_dbam_revCG;
Doug Thompsonddff8762009-04-27 16:14:52 +02001073
Borislav Petkov1433eb92009-10-21 13:44:36 +02001074 return dbam_map[cs_mode];
Doug Thompsonddff8762009-04-27 16:14:52 +02001075}
1076
Doug Thompson1afd3c92009-04-27 16:16:50 +02001077/*
1078 * Get the number of DCT channels in use.
1079 *
1080 * Return:
1081 * number of Memory Channels in operation
1082 * Pass back:
1083 * contents of the DCL0_LOW register
1084 */
1085static int f10_early_channel_count(struct amd64_pvt *pvt)
1086{
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02001087 int i, j, channels = 0;
Doug Thompsonddff8762009-04-27 16:14:52 +02001088
Doug Thompson1afd3c92009-04-27 16:16:50 +02001089 /* If we are in 128 bit mode, then we are using 2 channels */
1090 if (pvt->dclr0 & F10_WIDTH_128) {
Doug Thompson1afd3c92009-04-27 16:16:50 +02001091 channels = 2;
1092 return channels;
1093 }
1094
1095 /*
Borislav Petkovd16149e2009-10-16 19:55:49 +02001096 * Need to check if in unganged mode: In such, there are 2 channels,
1097 * but they are not in 128 bit mode and thus the above 'dclr0' status
1098 * bit will be OFF.
Doug Thompson1afd3c92009-04-27 16:16:50 +02001099 *
1100 * Need to check DCT0[0] and DCT1[0] to see if only one of them has
1101 * their CSEnable bit on. If so, then SINGLE DIMM case.
1102 */
Borislav Petkovd16149e2009-10-16 19:55:49 +02001103 debugf0("Data width is not 128 bits - need more decoding\n");
Doug Thompson1afd3c92009-04-27 16:16:50 +02001104
1105 /*
1106 * Check DRAM Bank Address Mapping values for each DIMM to see if there
1107 * is more than just one DIMM present in unganged mode. Need to check
1108 * both controllers since DIMMs can be placed in either one.
1109 */
Borislav Petkov525a1b22010-12-21 15:53:27 +01001110 for (i = 0; i < 2; i++) {
1111 u32 dbam = (i ? pvt->dbam1 : pvt->dbam0);
Doug Thompson1afd3c92009-04-27 16:16:50 +02001112
Wan Wei57a30852009-08-07 17:04:49 +02001113 for (j = 0; j < 4; j++) {
1114 if (DBAM_DIMM(j, dbam) > 0) {
1115 channels++;
1116 break;
1117 }
1118 }
Doug Thompson1afd3c92009-04-27 16:16:50 +02001119 }
1120
Borislav Petkovd16149e2009-10-16 19:55:49 +02001121 if (channels > 2)
1122 channels = 2;
1123
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001124 amd64_info("MCT channel count: %d\n", channels);
Doug Thompson1afd3c92009-04-27 16:16:50 +02001125
1126 return channels;
Doug Thompson1afd3c92009-04-27 16:16:50 +02001127}
1128
Borislav Petkov1433eb92009-10-21 13:44:36 +02001129static int f10_dbam_to_chip_select(struct amd64_pvt *pvt, int cs_mode)
Doug Thompson1afd3c92009-04-27 16:16:50 +02001130{
Borislav Petkov1433eb92009-10-21 13:44:36 +02001131 int *dbam_map;
1132
1133 if (pvt->dchr0 & DDR3_MODE || pvt->dchr1 & DDR3_MODE)
1134 dbam_map = ddr3_dbam;
1135 else
1136 dbam_map = ddr2_dbam;
1137
1138 return dbam_map[cs_mode];
Doug Thompson1afd3c92009-04-27 16:16:50 +02001139}
1140
Doug Thompson1afd3c92009-04-27 16:16:50 +02001141static u64 f10_get_error_address(struct mem_ctl_info *mci,
Borislav Petkovef44cc42009-07-23 14:45:48 +02001142 struct err_regs *info)
Doug Thompson1afd3c92009-04-27 16:16:50 +02001143{
1144 return (((u64) (info->nbeah & 0xffff)) << 32) +
1145 (info->nbeal & ~0x01);
1146}
1147
Doug Thompson6163b5d2009-04-27 16:20:17 +02001148static void f10_read_dram_ctl_register(struct amd64_pvt *pvt)
1149{
Doug Thompson6163b5d2009-04-27 16:20:17 +02001150
Borislav Petkov78da1212010-12-22 19:31:45 +01001151 if (!amd64_read_dct_pci_cfg(pvt, DCT_SEL_LO, &pvt->dct_sel_lo)) {
1152 debugf0("F2x110 (DCTSelLow): 0x%08x, High range addrs at: 0x%x\n",
1153 pvt->dct_sel_lo, dct_sel_baseaddr(pvt));
Doug Thompson6163b5d2009-04-27 16:20:17 +02001154
Borislav Petkov78da1212010-12-22 19:31:45 +01001155 debugf0(" mode: %s, All DCTs on: %s\n",
Borislav Petkov72381bd2009-10-09 19:14:43 +02001156 (dct_ganging_enabled(pvt) ? "ganged" : "unganged"),
1157 (dct_dram_enabled(pvt) ? "yes" : "no"));
Doug Thompson6163b5d2009-04-27 16:20:17 +02001158
Borislav Petkov72381bd2009-10-09 19:14:43 +02001159 if (!dct_ganging_enabled(pvt))
1160 debugf0(" Address range split per DCT: %s\n",
1161 (dct_high_range_enabled(pvt) ? "yes" : "no"));
1162
Borislav Petkov78da1212010-12-22 19:31:45 +01001163 debugf0(" data interleave for ECC: %s, "
Borislav Petkov72381bd2009-10-09 19:14:43 +02001164 "DRAM cleared since last warm reset: %s\n",
1165 (dct_data_intlv_enabled(pvt) ? "enabled" : "disabled"),
1166 (dct_memory_cleared(pvt) ? "yes" : "no"));
1167
Borislav Petkov78da1212010-12-22 19:31:45 +01001168 debugf0(" channel interleave: %s, "
1169 "interleave bits selector: 0x%x\n",
Borislav Petkov72381bd2009-10-09 19:14:43 +02001170 (dct_interleave_enabled(pvt) ? "enabled" : "disabled"),
Doug Thompson6163b5d2009-04-27 16:20:17 +02001171 dct_sel_interleave_addr(pvt));
1172 }
1173
Borislav Petkov78da1212010-12-22 19:31:45 +01001174 amd64_read_dct_pci_cfg(pvt, DCT_SEL_HI, &pvt->dct_sel_hi);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001175}
1176
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001177/*
Borislav Petkov229a7a12010-12-09 18:57:54 +01001178 * Determine channel (DCT) based on the interleaving mode: F10h BKDG, 2.8.9 Memory
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001179 * Interleaving Modes.
1180 */
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001181static u8 f10_determine_channel(struct amd64_pvt *pvt, u64 sys_addr,
Borislav Petkov229a7a12010-12-09 18:57:54 +01001182 bool hi_range_sel, u8 intlv_en)
Doug Thompson6163b5d2009-04-27 16:20:17 +02001183{
Borislav Petkov78da1212010-12-22 19:31:45 +01001184 u32 dct_sel_high = (pvt->dct_sel_lo >> 1) & 1;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001185
1186 if (dct_ganging_enabled(pvt))
Borislav Petkov229a7a12010-12-09 18:57:54 +01001187 return 0;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001188
Borislav Petkov229a7a12010-12-09 18:57:54 +01001189 if (hi_range_sel)
1190 return dct_sel_high;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001191
Borislav Petkov229a7a12010-12-09 18:57:54 +01001192 /*
1193 * see F2x110[DctSelIntLvAddr] - channel interleave mode
1194 */
1195 if (dct_interleave_enabled(pvt)) {
1196 u8 intlv_addr = dct_sel_interleave_addr(pvt);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001197
Borislav Petkov229a7a12010-12-09 18:57:54 +01001198 /* return DCT select function: 0=DCT0, 1=DCT1 */
1199 if (!intlv_addr)
1200 return sys_addr >> 6 & 1;
1201
1202 if (intlv_addr & 0x2) {
1203 u8 shift = intlv_addr & 0x1 ? 9 : 6;
1204 u32 temp = hweight_long((u32) ((sys_addr >> 16) & 0x1F)) % 2;
1205
1206 return ((sys_addr >> shift) & 1) ^ temp;
1207 }
1208
1209 return (sys_addr >> (12 + hweight8(intlv_en))) & 1;
1210 }
1211
1212 if (dct_high_range_enabled(pvt))
1213 return ~dct_sel_high & 1;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001214
1215 return 0;
1216}
1217
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001218/* Convert the sys_addr to the normalized DCT address */
1219static u64 f10_get_norm_dct_addr(struct amd64_pvt *pvt, int range,
1220 u64 sys_addr, bool hi_rng,
1221 u32 dct_sel_base_addr)
Doug Thompson6163b5d2009-04-27 16:20:17 +02001222{
1223 u64 chan_off;
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001224 u64 dram_base = get_dram_base(pvt, range);
1225 u64 hole_off = f10_dhar_offset(pvt);
1226 u32 hole_valid = dhar_valid(pvt);
1227 u64 dct_sel_base_off = (pvt->dct_sel_hi & 0xFFFFFC00) << 16;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001228
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001229 if (hi_rng) {
1230 /*
1231 * if
1232 * base address of high range is below 4Gb
1233 * (bits [47:27] at [31:11])
1234 * DRAM address space on this DCT is hoisted above 4Gb &&
1235 * sys_addr > 4Gb
1236 *
1237 * remove hole offset from sys_addr
1238 * else
1239 * remove high range offset from sys_addr
1240 */
1241 if ((!(dct_sel_base_addr >> 16) ||
1242 dct_sel_base_addr < dhar_base(pvt)) &&
1243 hole_valid &&
1244 (sys_addr >= BIT_64(32)))
Borislav Petkovbc21fa52010-11-11 17:29:13 +01001245 chan_off = hole_off;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001246 else
1247 chan_off = dct_sel_base_off;
1248 } else {
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001249 /*
1250 * if
1251 * we have a valid hole &&
1252 * sys_addr > 4Gb
1253 *
1254 * remove hole
1255 * else
1256 * remove dram base to normalize to DCT address
1257 */
1258 if (hole_valid && (sys_addr >= BIT_64(32)))
Borislav Petkovbc21fa52010-11-11 17:29:13 +01001259 chan_off = hole_off;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001260 else
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001261 chan_off = dram_base;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001262 }
1263
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001264 return (sys_addr & GENMASK(6,47)) - (chan_off & GENMASK(23,47));
Doug Thompson6163b5d2009-04-27 16:20:17 +02001265}
1266
1267/* Hack for the time being - Can we get this from BIOS?? */
1268#define CH0SPARE_RANK 0
1269#define CH1SPARE_RANK 1
1270
1271/*
1272 * checks if the csrow passed in is marked as SPARED, if so returns the new
1273 * spare row
1274 */
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001275static int f10_process_possible_spare(struct amd64_pvt *pvt, u8 dct, int csrow)
Doug Thompson6163b5d2009-04-27 16:20:17 +02001276{
1277 u32 swap_done;
1278 u32 bad_dram_cs;
1279
1280 /* Depending on channel, isolate respective SPARING info */
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001281 if (dct) {
Doug Thompson6163b5d2009-04-27 16:20:17 +02001282 swap_done = F10_ONLINE_SPARE_SWAPDONE1(pvt->online_spare);
1283 bad_dram_cs = F10_ONLINE_SPARE_BADDRAM_CS1(pvt->online_spare);
1284 if (swap_done && (csrow == bad_dram_cs))
1285 csrow = CH1SPARE_RANK;
1286 } else {
1287 swap_done = F10_ONLINE_SPARE_SWAPDONE0(pvt->online_spare);
1288 bad_dram_cs = F10_ONLINE_SPARE_BADDRAM_CS0(pvt->online_spare);
1289 if (swap_done && (csrow == bad_dram_cs))
1290 csrow = CH0SPARE_RANK;
1291 }
1292 return csrow;
1293}
1294
1295/*
1296 * Iterate over the DRAM DCT "base" and "mask" registers looking for a
1297 * SystemAddr match on the specified 'ChannelSelect' and 'NodeID'
1298 *
1299 * Return:
1300 * -EINVAL: NOT FOUND
1301 * 0..csrow = Chip-Select Row
1302 */
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001303static int f10_lookup_addr_in_dct(u64 in_addr, u32 nid, u8 dct)
Doug Thompson6163b5d2009-04-27 16:20:17 +02001304{
1305 struct mem_ctl_info *mci;
1306 struct amd64_pvt *pvt;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001307 u64 cs_base, cs_mask;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001308 int cs_found = -EINVAL;
1309 int csrow;
1310
Borislav Petkovcc4d8862010-10-13 16:11:59 +02001311 mci = mcis[nid];
Doug Thompson6163b5d2009-04-27 16:20:17 +02001312 if (!mci)
1313 return cs_found;
1314
1315 pvt = mci->pvt_info;
1316
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001317 debugf1("input addr: 0x%llx, DCT: %d\n", in_addr, dct);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001318
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001319 for_each_chip_select(csrow, dct, pvt) {
1320 if (!csrow_enabled(csrow, dct, pvt))
Doug Thompson6163b5d2009-04-27 16:20:17 +02001321 continue;
1322
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001323 get_cs_base_and_mask(pvt, csrow, dct, &cs_base, &cs_mask);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001324
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001325 debugf1(" CSROW=%d CSBase=0x%llx CSMask=0x%llx\n",
1326 csrow, cs_base, cs_mask);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001327
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001328 cs_mask = ~cs_mask;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001329
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001330 debugf1(" (InputAddr & ~CSMask)=0x%llx "
1331 "(CSBase & ~CSMask)=0x%llx\n",
1332 (in_addr & cs_mask), (cs_base & cs_mask));
Doug Thompson6163b5d2009-04-27 16:20:17 +02001333
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001334 if ((in_addr & cs_mask) == (cs_base & cs_mask)) {
1335 cs_found = f10_process_possible_spare(pvt, dct, csrow);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001336
1337 debugf1(" MATCH csrow=%d\n", cs_found);
1338 break;
1339 }
1340 }
1341 return cs_found;
1342}
1343
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001344/* For a given @dram_range, check if @sys_addr falls within it. */
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001345static int f10_match_to_this_node(struct amd64_pvt *pvt, int range,
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001346 u64 sys_addr, int *nid, int *chan_sel)
1347{
Borislav Petkov229a7a12010-12-09 18:57:54 +01001348 int cs_found = -EINVAL;
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001349 u64 chan_addr;
1350 u32 tmp, dct_sel_base;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001351 u8 channel;
Borislav Petkov229a7a12010-12-09 18:57:54 +01001352 bool high_range = false;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001353
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001354 u8 node_id = dram_dst_node(pvt, range);
Borislav Petkov229a7a12010-12-09 18:57:54 +01001355 u8 intlv_en = dram_intlv_en(pvt, range);
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001356 u32 intlv_sel = dram_intlv_sel(pvt, range);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001357
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001358 debugf1("(range %d) SystemAddr= 0x%llx Limit=0x%llx\n",
1359 range, sys_addr, get_dram_limit(pvt, range));
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001360
Borislav Petkove726f3c2010-12-06 16:20:25 +01001361 if (intlv_en &&
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001362 (intlv_sel != ((sys_addr >> 12) & intlv_en)))
1363 return -EINVAL;
1364
1365 dct_sel_base = dct_sel_baseaddr(pvt);
1366
1367 /*
1368 * check whether addresses >= DctSelBaseAddr[47:27] are to be used to
1369 * select between DCT0 and DCT1.
1370 */
1371 if (dct_high_range_enabled(pvt) &&
1372 !dct_ganging_enabled(pvt) &&
1373 ((sys_addr >> 27) >= (dct_sel_base >> 11)))
Borislav Petkov229a7a12010-12-09 18:57:54 +01001374 high_range = true;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001375
1376 channel = f10_determine_channel(pvt, sys_addr, high_range, intlv_en);
1377
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001378 chan_addr = f10_get_norm_dct_addr(pvt, range, sys_addr,
1379 high_range, dct_sel_base);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001380
Borislav Petkovf678b8c2010-12-13 19:21:07 +01001381 /* remove Node ID (in case of node interleaving) */
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001382 tmp = chan_addr & 0xFC0;
1383
Borislav Petkovf678b8c2010-12-13 19:21:07 +01001384 chan_addr = ((chan_addr >> hweight8(intlv_en)) & GENMASK(12, 47)) | tmp;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001385
1386 /* remove channel interleave and hash */
1387 if (dct_interleave_enabled(pvt) &&
1388 !dct_high_range_enabled(pvt) &&
1389 !dct_ganging_enabled(pvt)) {
1390 if (dct_sel_interleave_addr(pvt) != 1)
Borislav Petkovf678b8c2010-12-13 19:21:07 +01001391 chan_addr = (chan_addr >> 1) & GENMASK(6, 63);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001392 else {
1393 tmp = chan_addr & 0xFC0;
Borislav Petkovf678b8c2010-12-13 19:21:07 +01001394 chan_addr = ((chan_addr & GENMASK(14, 63)) >> 1) | tmp;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001395 }
1396 }
1397
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001398 debugf1(" (ChannelAddrLong=0x%llx)\n", chan_addr);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001399
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001400 cs_found = f10_lookup_addr_in_dct(chan_addr, node_id, channel);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001401
1402 if (cs_found >= 0) {
1403 *nid = node_id;
1404 *chan_sel = channel;
1405 }
1406 return cs_found;
1407}
1408
1409static int f10_translate_sysaddr_to_cs(struct amd64_pvt *pvt, u64 sys_addr,
1410 int *node, int *chan_sel)
1411{
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001412 int range, cs_found = -EINVAL;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001413
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001414 for (range = 0; range < DRAM_RANGES; range++) {
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001415
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001416 if (!dram_rw(pvt, range))
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001417 continue;
1418
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001419 if ((get_dram_base(pvt, range) <= sys_addr) &&
1420 (get_dram_limit(pvt, range) >= sys_addr)) {
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001421
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001422 cs_found = f10_match_to_this_node(pvt, range,
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001423 sys_addr, node,
1424 chan_sel);
1425 if (cs_found >= 0)
1426 break;
1427 }
1428 }
1429 return cs_found;
1430}
1431
1432/*
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001433 * For reference see "2.8.5 Routing DRAM Requests" in F10 BKDG. This code maps
1434 * a @sys_addr to NodeID, DCT (channel) and chip select (CSROW).
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001435 *
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001436 * The @sys_addr is usually an error address received from the hardware
1437 * (MCX_ADDR).
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001438 */
1439static void f10_map_sysaddr_to_csrow(struct mem_ctl_info *mci,
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001440 struct err_regs *err_info,
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001441 u64 sys_addr)
1442{
1443 struct amd64_pvt *pvt = mci->pvt_info;
1444 u32 page, offset;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001445 int nid, csrow, chan = 0;
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001446 u16 syndrome;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001447
1448 csrow = f10_translate_sysaddr_to_cs(pvt, sys_addr, &nid, &chan);
1449
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001450 if (csrow < 0) {
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001451 edac_mc_handle_ce_no_info(mci, EDAC_MOD_STR);
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001452 return;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001453 }
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001454
1455 error_address_to_page_and_offset(sys_addr, &page, &offset);
1456
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001457 syndrome = extract_syndrome(err_info);
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001458
1459 /*
1460 * We need the syndromes for channel detection only when we're
1461 * ganged. Otherwise @chan should already contain the channel at
1462 * this point.
1463 */
Borislav Petkov962b70a2010-08-03 16:51:28 +02001464 if (dct_ganging_enabled(pvt) && (pvt->nbcfg & K8_NBCFG_CHIPKILL))
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001465 chan = get_channel_from_ecc_syndrome(mci, syndrome);
1466
1467 if (chan >= 0)
1468 edac_mc_handle_ce(mci, page, offset, syndrome, csrow, chan,
1469 EDAC_MOD_STR);
1470 else
1471 /*
1472 * Channel unknown, report all channels on this CSROW as failed.
1473 */
1474 for (chan = 0; chan < mci->csrows[csrow].nr_channels; chan++)
1475 edac_mc_handle_ce(mci, page, offset, syndrome,
1476 csrow, chan, EDAC_MOD_STR);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001477}
1478
1479/*
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001480 * debug routine to display the memory sizes of all logical DIMMs and its
Borislav Petkovcb328502010-12-22 14:28:24 +01001481 * CSROWs
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001482 */
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001483static void amd64_debug_display_dimm_sizes(int ctrl, struct amd64_pvt *pvt)
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001484{
Borislav Petkov603adaf2009-12-21 14:52:53 +01001485 int dimm, size0, size1, factor = 0;
Borislav Petkov525a1b22010-12-21 15:53:27 +01001486 u32 *dcsb = ctrl ? pvt->csels[1].csbases : pvt->csels[0].csbases;
1487 u32 dbam = ctrl ? pvt->dbam1 : pvt->dbam0;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001488
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001489 if (boot_cpu_data.x86 == 0xf) {
Borislav Petkov603adaf2009-12-21 14:52:53 +01001490 if (pvt->dclr0 & F10_WIDTH_128)
1491 factor = 1;
1492
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001493 /* K8 families < revF not supported yet */
Borislav Petkov1433eb92009-10-21 13:44:36 +02001494 if (pvt->ext_model < K8_REV_F)
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001495 return;
1496 else
1497 WARN_ON(ctrl != 0);
1498 }
1499
Borislav Petkov4d796362011-02-03 15:59:57 +01001500 dbam = (ctrl && !dct_ganging_enabled(pvt)) ? pvt->dbam1 : pvt->dbam0;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001501 dcsb = (ctrl && !dct_ganging_enabled(pvt)) ? pvt->csels[1].csbases
1502 : pvt->csels[0].csbases;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001503
Borislav Petkov4d796362011-02-03 15:59:57 +01001504 debugf1("F2x%d80 (DRAM Bank Address Mapping): 0x%08x\n", ctrl, dbam);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001505
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001506 edac_printk(KERN_DEBUG, EDAC_MC, "DCT%d chip selects:\n", ctrl);
1507
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001508 /* Dump memory sizes for DIMM and its CSROWs */
1509 for (dimm = 0; dimm < 4; dimm++) {
1510
1511 size0 = 0;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001512 if (dcsb[dimm*2] & DCSB_CS_ENABLE)
Borislav Petkov1433eb92009-10-21 13:44:36 +02001513 size0 = pvt->ops->dbam_to_cs(pvt, DBAM_DIMM(dimm, dbam));
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001514
1515 size1 = 0;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001516 if (dcsb[dimm*2 + 1] & DCSB_CS_ENABLE)
Borislav Petkov1433eb92009-10-21 13:44:36 +02001517 size1 = pvt->ops->dbam_to_cs(pvt, DBAM_DIMM(dimm, dbam));
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001518
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001519 amd64_info(EDAC_MC ": %d: %5dMB %d: %5dMB\n",
1520 dimm * 2, size0 << factor,
1521 dimm * 2 + 1, size1 << factor);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001522 }
1523}
1524
Doug Thompson4d376072009-04-27 16:25:05 +02001525static struct amd64_family_type amd64_family_types[] = {
1526 [K8_CPUS] = {
Borislav Petkov0092b202010-10-01 19:20:05 +02001527 .ctl_name = "K8",
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02001528 .f1_id = PCI_DEVICE_ID_AMD_K8_NB_ADDRMAP,
1529 .f3_id = PCI_DEVICE_ID_AMD_K8_NB_MISC,
Doug Thompson4d376072009-04-27 16:25:05 +02001530 .ops = {
Borislav Petkov1433eb92009-10-21 13:44:36 +02001531 .early_channel_count = k8_early_channel_count,
1532 .get_error_address = k8_get_error_address,
Borislav Petkov1433eb92009-10-21 13:44:36 +02001533 .map_sysaddr_to_csrow = k8_map_sysaddr_to_csrow,
1534 .dbam_to_cs = k8_dbam_to_chip_select,
Borislav Petkovb2b0c602010-10-08 18:32:29 +02001535 .read_dct_pci_cfg = k8_read_dct_pci_cfg,
Doug Thompson4d376072009-04-27 16:25:05 +02001536 }
1537 },
1538 [F10_CPUS] = {
Borislav Petkov0092b202010-10-01 19:20:05 +02001539 .ctl_name = "F10h",
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02001540 .f1_id = PCI_DEVICE_ID_AMD_10H_NB_MAP,
1541 .f3_id = PCI_DEVICE_ID_AMD_10H_NB_MISC,
Doug Thompson4d376072009-04-27 16:25:05 +02001542 .ops = {
Borislav Petkov1433eb92009-10-21 13:44:36 +02001543 .early_channel_count = f10_early_channel_count,
1544 .get_error_address = f10_get_error_address,
Borislav Petkov1433eb92009-10-21 13:44:36 +02001545 .read_dram_ctl_register = f10_read_dram_ctl_register,
1546 .map_sysaddr_to_csrow = f10_map_sysaddr_to_csrow,
1547 .dbam_to_cs = f10_dbam_to_chip_select,
Borislav Petkovb2b0c602010-10-08 18:32:29 +02001548 .read_dct_pci_cfg = f10_read_dct_pci_cfg,
1549 }
1550 },
1551 [F15_CPUS] = {
1552 .ctl_name = "F15h",
1553 .ops = {
1554 .read_dct_pci_cfg = f15_read_dct_pci_cfg,
Doug Thompson4d376072009-04-27 16:25:05 +02001555 }
1556 },
Doug Thompson4d376072009-04-27 16:25:05 +02001557};
1558
1559static struct pci_dev *pci_get_related_function(unsigned int vendor,
1560 unsigned int device,
1561 struct pci_dev *related)
1562{
1563 struct pci_dev *dev = NULL;
1564
1565 dev = pci_get_device(vendor, device, dev);
1566 while (dev) {
1567 if ((dev->bus->number == related->bus->number) &&
1568 (PCI_SLOT(dev->devfn) == PCI_SLOT(related->devfn)))
1569 break;
1570 dev = pci_get_device(vendor, device, dev);
1571 }
1572
1573 return dev;
1574}
1575
Doug Thompsonb1289d62009-04-27 16:37:05 +02001576/*
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001577 * These are tables of eigenvectors (one per line) which can be used for the
1578 * construction of the syndrome tables. The modified syndrome search algorithm
1579 * uses those to find the symbol in error and thus the DIMM.
Doug Thompsonb1289d62009-04-27 16:37:05 +02001580 *
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001581 * Algorithm courtesy of Ross LaFetra from AMD.
Doug Thompsonb1289d62009-04-27 16:37:05 +02001582 */
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001583static u16 x4_vectors[] = {
1584 0x2f57, 0x1afe, 0x66cc, 0xdd88,
1585 0x11eb, 0x3396, 0x7f4c, 0xeac8,
1586 0x0001, 0x0002, 0x0004, 0x0008,
1587 0x1013, 0x3032, 0x4044, 0x8088,
1588 0x106b, 0x30d6, 0x70fc, 0xe0a8,
1589 0x4857, 0xc4fe, 0x13cc, 0x3288,
1590 0x1ac5, 0x2f4a, 0x5394, 0xa1e8,
1591 0x1f39, 0x251e, 0xbd6c, 0x6bd8,
1592 0x15c1, 0x2a42, 0x89ac, 0x4758,
1593 0x2b03, 0x1602, 0x4f0c, 0xca08,
1594 0x1f07, 0x3a0e, 0x6b04, 0xbd08,
1595 0x8ba7, 0x465e, 0x244c, 0x1cc8,
1596 0x2b87, 0x164e, 0x642c, 0xdc18,
1597 0x40b9, 0x80de, 0x1094, 0x20e8,
1598 0x27db, 0x1eb6, 0x9dac, 0x7b58,
1599 0x11c1, 0x2242, 0x84ac, 0x4c58,
1600 0x1be5, 0x2d7a, 0x5e34, 0xa718,
1601 0x4b39, 0x8d1e, 0x14b4, 0x28d8,
1602 0x4c97, 0xc87e, 0x11fc, 0x33a8,
1603 0x8e97, 0x497e, 0x2ffc, 0x1aa8,
1604 0x16b3, 0x3d62, 0x4f34, 0x8518,
1605 0x1e2f, 0x391a, 0x5cac, 0xf858,
1606 0x1d9f, 0x3b7a, 0x572c, 0xfe18,
1607 0x15f5, 0x2a5a, 0x5264, 0xa3b8,
1608 0x1dbb, 0x3b66, 0x715c, 0xe3f8,
1609 0x4397, 0xc27e, 0x17fc, 0x3ea8,
1610 0x1617, 0x3d3e, 0x6464, 0xb8b8,
1611 0x23ff, 0x12aa, 0xab6c, 0x56d8,
1612 0x2dfb, 0x1ba6, 0x913c, 0x7328,
1613 0x185d, 0x2ca6, 0x7914, 0x9e28,
1614 0x171b, 0x3e36, 0x7d7c, 0xebe8,
1615 0x4199, 0x82ee, 0x19f4, 0x2e58,
1616 0x4807, 0xc40e, 0x130c, 0x3208,
1617 0x1905, 0x2e0a, 0x5804, 0xac08,
1618 0x213f, 0x132a, 0xadfc, 0x5ba8,
1619 0x19a9, 0x2efe, 0xb5cc, 0x6f88,
Doug Thompsonb1289d62009-04-27 16:37:05 +02001620};
1621
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001622static u16 x8_vectors[] = {
1623 0x0145, 0x028a, 0x2374, 0x43c8, 0xa1f0, 0x0520, 0x0a40, 0x1480,
1624 0x0211, 0x0422, 0x0844, 0x1088, 0x01b0, 0x44e0, 0x23c0, 0xed80,
1625 0x1011, 0x0116, 0x022c, 0x0458, 0x08b0, 0x8c60, 0x2740, 0x4e80,
1626 0x0411, 0x0822, 0x1044, 0x0158, 0x02b0, 0x2360, 0x46c0, 0xab80,
1627 0x0811, 0x1022, 0x012c, 0x0258, 0x04b0, 0x4660, 0x8cc0, 0x2780,
1628 0x2071, 0x40e2, 0xa0c4, 0x0108, 0x0210, 0x0420, 0x0840, 0x1080,
1629 0x4071, 0x80e2, 0x0104, 0x0208, 0x0410, 0x0820, 0x1040, 0x2080,
1630 0x8071, 0x0102, 0x0204, 0x0408, 0x0810, 0x1020, 0x2040, 0x4080,
1631 0x019d, 0x03d6, 0x136c, 0x2198, 0x50b0, 0xb2e0, 0x0740, 0x0e80,
1632 0x0189, 0x03ea, 0x072c, 0x0e58, 0x1cb0, 0x56e0, 0x37c0, 0xf580,
1633 0x01fd, 0x0376, 0x06ec, 0x0bb8, 0x1110, 0x2220, 0x4440, 0x8880,
1634 0x0163, 0x02c6, 0x1104, 0x0758, 0x0eb0, 0x2be0, 0x6140, 0xc280,
1635 0x02fd, 0x01c6, 0x0b5c, 0x1108, 0x07b0, 0x25a0, 0x8840, 0x6180,
1636 0x0801, 0x012e, 0x025c, 0x04b8, 0x1370, 0x26e0, 0x57c0, 0xb580,
1637 0x0401, 0x0802, 0x015c, 0x02b8, 0x22b0, 0x13e0, 0x7140, 0xe280,
1638 0x0201, 0x0402, 0x0804, 0x01b8, 0x11b0, 0x31a0, 0x8040, 0x7180,
1639 0x0101, 0x0202, 0x0404, 0x0808, 0x1010, 0x2020, 0x4040, 0x8080,
1640 0x0001, 0x0002, 0x0004, 0x0008, 0x0010, 0x0020, 0x0040, 0x0080,
1641 0x0100, 0x0200, 0x0400, 0x0800, 0x1000, 0x2000, 0x4000, 0x8000,
1642};
1643
1644static int decode_syndrome(u16 syndrome, u16 *vectors, int num_vecs,
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001645 int v_dim)
Doug Thompsonb1289d62009-04-27 16:37:05 +02001646{
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001647 unsigned int i, err_sym;
Doug Thompsonb1289d62009-04-27 16:37:05 +02001648
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001649 for (err_sym = 0; err_sym < num_vecs / v_dim; err_sym++) {
1650 u16 s = syndrome;
1651 int v_idx = err_sym * v_dim;
1652 int v_end = (err_sym + 1) * v_dim;
Doug Thompsonb1289d62009-04-27 16:37:05 +02001653
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001654 /* walk over all 16 bits of the syndrome */
1655 for (i = 1; i < (1U << 16); i <<= 1) {
1656
1657 /* if bit is set in that eigenvector... */
1658 if (v_idx < v_end && vectors[v_idx] & i) {
1659 u16 ev_comp = vectors[v_idx++];
1660
1661 /* ... and bit set in the modified syndrome, */
1662 if (s & i) {
1663 /* remove it. */
1664 s ^= ev_comp;
1665
1666 if (!s)
1667 return err_sym;
1668 }
1669
1670 } else if (s & i)
1671 /* can't get to zero, move to next symbol */
1672 break;
1673 }
Doug Thompsonb1289d62009-04-27 16:37:05 +02001674 }
1675
1676 debugf0("syndrome(%x) not found\n", syndrome);
1677 return -1;
1678}
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001679
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001680static int map_err_sym_to_channel(int err_sym, int sym_size)
1681{
1682 if (sym_size == 4)
1683 switch (err_sym) {
1684 case 0x20:
1685 case 0x21:
1686 return 0;
1687 break;
1688 case 0x22:
1689 case 0x23:
1690 return 1;
1691 break;
1692 default:
1693 return err_sym >> 4;
1694 break;
1695 }
1696 /* x8 symbols */
1697 else
1698 switch (err_sym) {
1699 /* imaginary bits not in a DIMM */
1700 case 0x10:
1701 WARN(1, KERN_ERR "Invalid error symbol: 0x%x\n",
1702 err_sym);
1703 return -1;
1704 break;
1705
1706 case 0x11:
1707 return 0;
1708 break;
1709 case 0x12:
1710 return 1;
1711 break;
1712 default:
1713 return err_sym >> 3;
1714 break;
1715 }
1716 return -1;
1717}
1718
1719static int get_channel_from_ecc_syndrome(struct mem_ctl_info *mci, u16 syndrome)
1720{
1721 struct amd64_pvt *pvt = mci->pvt_info;
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001722 int err_sym = -1;
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001723
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001724 if (pvt->syn_type == 8)
1725 err_sym = decode_syndrome(syndrome, x8_vectors,
1726 ARRAY_SIZE(x8_vectors),
1727 pvt->syn_type);
1728 else if (pvt->syn_type == 4)
1729 err_sym = decode_syndrome(syndrome, x4_vectors,
1730 ARRAY_SIZE(x4_vectors),
1731 pvt->syn_type);
1732 else {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001733 amd64_warn("Illegal syndrome type: %u\n", pvt->syn_type);
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001734 return err_sym;
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001735 }
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001736
1737 return map_err_sym_to_channel(err_sym, pvt->syn_type);
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001738}
1739
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001740/*
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001741 * Handle any Correctable Errors (CEs) that have occurred. Check for valid ERROR
1742 * ADDRESS and process.
1743 */
1744static void amd64_handle_ce(struct mem_ctl_info *mci,
Borislav Petkovef44cc42009-07-23 14:45:48 +02001745 struct err_regs *info)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001746{
1747 struct amd64_pvt *pvt = mci->pvt_info;
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001748 u64 sys_addr;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001749
1750 /* Ensure that the Error Address is VALID */
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001751 if (!(info->nbsh & K8_NBSH_VALID_ERROR_ADDR)) {
1752 amd64_mc_err(mci, "HW has no ERROR_ADDRESS available\n");
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001753 edac_mc_handle_ce_no_info(mci, EDAC_MOD_STR);
1754 return;
1755 }
1756
Borislav Petkov1f6bcee2009-11-13 14:02:57 +01001757 sys_addr = pvt->ops->get_error_address(mci, info);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001758
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001759 amd64_mc_err(mci, "CE ERROR_ADDRESS= 0x%llx\n", sys_addr);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001760
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001761 pvt->ops->map_sysaddr_to_csrow(mci, info, sys_addr);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001762}
1763
1764/* Handle any Un-correctable Errors (UEs) */
1765static void amd64_handle_ue(struct mem_ctl_info *mci,
Borislav Petkovef44cc42009-07-23 14:45:48 +02001766 struct err_regs *info)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001767{
Borislav Petkov1f6bcee2009-11-13 14:02:57 +01001768 struct amd64_pvt *pvt = mci->pvt_info;
1769 struct mem_ctl_info *log_mci, *src_mci = NULL;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001770 int csrow;
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001771 u64 sys_addr;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001772 u32 page, offset;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001773
1774 log_mci = mci;
1775
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001776 if (!(info->nbsh & K8_NBSH_VALID_ERROR_ADDR)) {
1777 amd64_mc_err(mci, "HW has no ERROR_ADDRESS available\n");
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001778 edac_mc_handle_ue_no_info(log_mci, EDAC_MOD_STR);
1779 return;
1780 }
1781
Borislav Petkov1f6bcee2009-11-13 14:02:57 +01001782 sys_addr = pvt->ops->get_error_address(mci, info);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001783
1784 /*
1785 * Find out which node the error address belongs to. This may be
1786 * different from the node that detected the error.
1787 */
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001788 src_mci = find_mc_by_sys_addr(mci, sys_addr);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001789 if (!src_mci) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001790 amd64_mc_err(mci, "ERROR ADDRESS (0x%lx) NOT mapped to a MC\n",
1791 (unsigned long)sys_addr);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001792 edac_mc_handle_ue_no_info(log_mci, EDAC_MOD_STR);
1793 return;
1794 }
1795
1796 log_mci = src_mci;
1797
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001798 csrow = sys_addr_to_csrow(log_mci, sys_addr);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001799 if (csrow < 0) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001800 amd64_mc_err(mci, "ERROR_ADDRESS (0x%lx) NOT mapped to CS\n",
1801 (unsigned long)sys_addr);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001802 edac_mc_handle_ue_no_info(log_mci, EDAC_MOD_STR);
1803 } else {
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001804 error_address_to_page_and_offset(sys_addr, &page, &offset);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001805 edac_mc_handle_ue(log_mci, page, offset, csrow, EDAC_MOD_STR);
1806 }
1807}
1808
Borislav Petkov549d0422009-07-24 13:51:42 +02001809static inline void __amd64_decode_bus_error(struct mem_ctl_info *mci,
Borislav Petkovb69b29d2009-07-27 16:21:14 +02001810 struct err_regs *info)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001811{
Borislav Petkov62452882010-09-22 16:08:37 +02001812 u16 ec = EC(info->nbsl);
1813 u8 xec = XEC(info->nbsl, 0x1f);
Borislav Petkov17adea02009-11-04 14:04:06 +01001814 int ecc_type = (info->nbsh >> 13) & 0x3;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001815
Borislav Petkovb70ef012009-06-25 19:32:38 +02001816 /* Bail early out if this was an 'observed' error */
1817 if (PP(ec) == K8_NBSL_PP_OBS)
1818 return;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001819
Borislav Petkovecaf5602009-07-23 16:32:01 +02001820 /* Do only ECC errors */
1821 if (xec && xec != F10_NBSL_EXT_ERR_ECC)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001822 return;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001823
Borislav Petkovecaf5602009-07-23 16:32:01 +02001824 if (ecc_type == 2)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001825 amd64_handle_ce(mci, info);
Borislav Petkovecaf5602009-07-23 16:32:01 +02001826 else if (ecc_type == 1)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001827 amd64_handle_ue(mci, info);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001828}
1829
Borislav Petkov7cfd4a82010-09-01 14:45:20 +02001830void amd64_decode_bus_error(int node_id, struct mce *m, u32 nbcfg)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001831{
Borislav Petkovcc4d8862010-10-13 16:11:59 +02001832 struct mem_ctl_info *mci = mcis[node_id];
Borislav Petkov7cfd4a82010-09-01 14:45:20 +02001833 struct err_regs regs;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001834
Borislav Petkov7cfd4a82010-09-01 14:45:20 +02001835 regs.nbsl = (u32) m->status;
1836 regs.nbsh = (u32)(m->status >> 32);
1837 regs.nbeal = (u32) m->addr;
1838 regs.nbeah = (u32)(m->addr >> 32);
1839 regs.nbcfg = nbcfg;
1840
1841 __amd64_decode_bus_error(mci, &regs);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001842
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001843 /*
1844 * Check the UE bit of the NB status high register, if set generate some
1845 * logs. If NOT a GART error, then process the event as a NO-INFO event.
1846 * If it was a GART error, skip that process.
Borislav Petkov549d0422009-07-24 13:51:42 +02001847 *
1848 * FIXME: this should go somewhere else, if at all.
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001849 */
Borislav Petkov7cfd4a82010-09-01 14:45:20 +02001850 if (regs.nbsh & K8_NBSH_UC_ERR && !report_gart_errors)
Borislav Petkov5110dbd2009-06-25 19:51:04 +02001851 edac_mc_handle_ue_no_info(mci, "UE bit is set");
Borislav Petkov549d0422009-07-24 13:51:42 +02001852
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001853}
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001854
Doug Thompson0ec449e2009-04-27 19:41:25 +02001855/*
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02001856 * Use pvt->F2 which contains the F2 CPU PCI device to get the related
Borislav Petkovbbd0c1f2010-10-01 19:27:58 +02001857 * F1 (AddrMap) and F3 (Misc) devices. Return negative value on error.
Doug Thompson0ec449e2009-04-27 19:41:25 +02001858 */
Borislav Petkov360b7f32010-10-15 19:25:38 +02001859static int reserve_mc_sibling_devs(struct amd64_pvt *pvt, u16 f1_id, u16 f3_id)
Doug Thompson0ec449e2009-04-27 19:41:25 +02001860{
Doug Thompson0ec449e2009-04-27 19:41:25 +02001861 /* Reserve the ADDRESS MAP Device */
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02001862 pvt->F1 = pci_get_related_function(pvt->F2->vendor, f1_id, pvt->F2);
1863 if (!pvt->F1) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001864 amd64_err("error address map device not found: "
1865 "vendor %x device 0x%x (broken BIOS?)\n",
1866 PCI_VENDOR_ID_AMD, f1_id);
Borislav Petkovbbd0c1f2010-10-01 19:27:58 +02001867 return -ENODEV;
Doug Thompson0ec449e2009-04-27 19:41:25 +02001868 }
1869
1870 /* Reserve the MISC Device */
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02001871 pvt->F3 = pci_get_related_function(pvt->F2->vendor, f3_id, pvt->F2);
1872 if (!pvt->F3) {
1873 pci_dev_put(pvt->F1);
1874 pvt->F1 = NULL;
Doug Thompson0ec449e2009-04-27 19:41:25 +02001875
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001876 amd64_err("error F3 device not found: "
1877 "vendor %x device 0x%x (broken BIOS?)\n",
1878 PCI_VENDOR_ID_AMD, f3_id);
Doug Thompson0ec449e2009-04-27 19:41:25 +02001879
Borislav Petkovbbd0c1f2010-10-01 19:27:58 +02001880 return -ENODEV;
Doug Thompson0ec449e2009-04-27 19:41:25 +02001881 }
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02001882 debugf1("F1: %s\n", pci_name(pvt->F1));
1883 debugf1("F2: %s\n", pci_name(pvt->F2));
1884 debugf1("F3: %s\n", pci_name(pvt->F3));
Doug Thompson0ec449e2009-04-27 19:41:25 +02001885
1886 return 0;
1887}
1888
Borislav Petkov360b7f32010-10-15 19:25:38 +02001889static void free_mc_sibling_devs(struct amd64_pvt *pvt)
Doug Thompson0ec449e2009-04-27 19:41:25 +02001890{
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02001891 pci_dev_put(pvt->F1);
1892 pci_dev_put(pvt->F3);
Doug Thompson0ec449e2009-04-27 19:41:25 +02001893}
1894
1895/*
1896 * Retrieve the hardware registers of the memory controller (this includes the
1897 * 'Address Map' and 'Misc' device regs)
1898 */
Borislav Petkov360b7f32010-10-15 19:25:38 +02001899static void read_mc_regs(struct amd64_pvt *pvt)
Doug Thompson0ec449e2009-04-27 19:41:25 +02001900{
1901 u64 msr_val;
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001902 u32 tmp;
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001903 int range;
Doug Thompson0ec449e2009-04-27 19:41:25 +02001904
1905 /*
1906 * Retrieve TOP_MEM and TOP_MEM2; no masking off of reserved bits since
1907 * those are Read-As-Zero
1908 */
Borislav Petkove97f8bb2009-10-12 15:27:45 +02001909 rdmsrl(MSR_K8_TOP_MEM1, pvt->top_mem);
1910 debugf0(" TOP_MEM: 0x%016llx\n", pvt->top_mem);
Doug Thompson0ec449e2009-04-27 19:41:25 +02001911
1912 /* check first whether TOP_MEM2 is enabled */
1913 rdmsrl(MSR_K8_SYSCFG, msr_val);
1914 if (msr_val & (1U << 21)) {
Borislav Petkove97f8bb2009-10-12 15:27:45 +02001915 rdmsrl(MSR_K8_TOP_MEM2, pvt->top_mem2);
1916 debugf0(" TOP_MEM2: 0x%016llx\n", pvt->top_mem2);
Doug Thompson0ec449e2009-04-27 19:41:25 +02001917 } else
1918 debugf0(" TOP_MEM2 disabled.\n");
1919
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02001920 amd64_read_pci_cfg(pvt->F3, K8_NBCAP, &pvt->nbcap);
Doug Thompson0ec449e2009-04-27 19:41:25 +02001921
1922 if (pvt->ops->read_dram_ctl_register)
1923 pvt->ops->read_dram_ctl_register(pvt);
1924
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001925 for (range = 0; range < DRAM_RANGES; range++) {
1926 u8 rw;
Doug Thompson0ec449e2009-04-27 19:41:25 +02001927
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001928 /* read settings for this DRAM range */
1929 read_dram_base_limit_regs(pvt, range);
Borislav Petkove97f8bb2009-10-12 15:27:45 +02001930
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001931 rw = dram_rw(pvt, range);
1932 if (!rw)
1933 continue;
1934
1935 debugf1(" DRAM range[%d], base: 0x%016llx; limit: 0x%016llx\n",
1936 range,
1937 get_dram_base(pvt, range),
1938 get_dram_limit(pvt, range));
1939
1940 debugf1(" IntlvEn=%s; Range access: %s%s IntlvSel=%d DstNode=%d\n",
1941 dram_intlv_en(pvt, range) ? "Enabled" : "Disabled",
1942 (rw & 0x1) ? "R" : "-",
1943 (rw & 0x2) ? "W" : "-",
1944 dram_intlv_sel(pvt, range),
1945 dram_dst_node(pvt, range));
Doug Thompson0ec449e2009-04-27 19:41:25 +02001946 }
1947
Borislav Petkovb2b0c602010-10-08 18:32:29 +02001948 read_dct_base_mask(pvt);
Doug Thompson0ec449e2009-04-27 19:41:25 +02001949
Borislav Petkovbc21fa52010-11-11 17:29:13 +01001950 amd64_read_pci_cfg(pvt->F1, DHAR, &pvt->dhar);
Borislav Petkov525a1b22010-12-21 15:53:27 +01001951 amd64_read_dct_pci_cfg(pvt, DBAM0, &pvt->dbam0);
Doug Thompson0ec449e2009-04-27 19:41:25 +02001952
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02001953 amd64_read_pci_cfg(pvt->F3, F10_ONLINE_SPARE, &pvt->online_spare);
Doug Thompson0ec449e2009-04-27 19:41:25 +02001954
Borislav Petkovcb328502010-12-22 14:28:24 +01001955 amd64_read_dct_pci_cfg(pvt, DCLR0, &pvt->dclr0);
1956 amd64_read_dct_pci_cfg(pvt, DCHR0, &pvt->dchr0);
Doug Thompson0ec449e2009-04-27 19:41:25 +02001957
Borislav Petkov78da1212010-12-22 19:31:45 +01001958 if (!dct_ganging_enabled(pvt)) {
Borislav Petkovcb328502010-12-22 14:28:24 +01001959 amd64_read_dct_pci_cfg(pvt, DCLR1, &pvt->dclr1);
1960 amd64_read_dct_pci_cfg(pvt, DCHR1, &pvt->dchr1);
Doug Thompson0ec449e2009-04-27 19:41:25 +02001961 }
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001962
Borislav Petkov525a1b22010-12-21 15:53:27 +01001963 if (boot_cpu_data.x86 >= 0x10) {
Borislav Petkovb2b0c602010-10-08 18:32:29 +02001964 amd64_read_pci_cfg(pvt->F3, EXT_NB_MCA_CFG, &tmp);
Borislav Petkov525a1b22010-12-21 15:53:27 +01001965 amd64_read_dct_pci_cfg(pvt, DBAM1, &pvt->dbam1);
1966 }
Borislav Petkovb2b0c602010-10-08 18:32:29 +02001967
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001968 if (boot_cpu_data.x86 == 0x10 &&
1969 boot_cpu_data.x86_model > 7 &&
1970 /* F3x180[EccSymbolSize]=1 => x8 symbols */
1971 tmp & BIT(25))
1972 pvt->syn_type = 8;
1973 else
1974 pvt->syn_type = 4;
1975
Borislav Petkovb2b0c602010-10-08 18:32:29 +02001976 dump_misc_regs(pvt);
Doug Thompson0ec449e2009-04-27 19:41:25 +02001977}
1978
1979/*
1980 * NOTE: CPU Revision Dependent code
1981 *
1982 * Input:
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001983 * @csrow_nr ChipSelect Row Number (0..NUM_CHIPSELECTS-1)
Doug Thompson0ec449e2009-04-27 19:41:25 +02001984 * k8 private pointer to -->
1985 * DRAM Bank Address mapping register
1986 * node_id
1987 * DCL register where dual_channel_active is
1988 *
1989 * The DBAM register consists of 4 sets of 4 bits each definitions:
1990 *
1991 * Bits: CSROWs
1992 * 0-3 CSROWs 0 and 1
1993 * 4-7 CSROWs 2 and 3
1994 * 8-11 CSROWs 4 and 5
1995 * 12-15 CSROWs 6 and 7
1996 *
1997 * Values range from: 0 to 15
1998 * The meaning of the values depends on CPU revision and dual-channel state,
1999 * see relevant BKDG more info.
2000 *
2001 * The memory controller provides for total of only 8 CSROWs in its current
2002 * architecture. Each "pair" of CSROWs normally represents just one DIMM in
2003 * single channel or two (2) DIMMs in dual channel mode.
2004 *
2005 * The following code logic collapses the various tables for CSROW based on CPU
2006 * revision.
2007 *
2008 * Returns:
2009 * The number of PAGE_SIZE pages on the specified CSROW number it
2010 * encompasses
2011 *
2012 */
2013static u32 amd64_csrow_nr_pages(int csrow_nr, struct amd64_pvt *pvt)
2014{
Borislav Petkov1433eb92009-10-21 13:44:36 +02002015 u32 cs_mode, nr_pages;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002016
2017 /*
2018 * The math on this doesn't look right on the surface because x/2*4 can
2019 * be simplified to x*2 but this expression makes use of the fact that
2020 * it is integral math where 1/2=0. This intermediate value becomes the
2021 * number of bits to shift the DBAM register to extract the proper CSROW
2022 * field.
2023 */
Borislav Petkov1433eb92009-10-21 13:44:36 +02002024 cs_mode = (pvt->dbam0 >> ((csrow_nr / 2) * 4)) & 0xF;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002025
Borislav Petkov1433eb92009-10-21 13:44:36 +02002026 nr_pages = pvt->ops->dbam_to_cs(pvt, cs_mode) << (20 - PAGE_SHIFT);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002027
2028 /*
2029 * If dual channel then double the memory size of single channel.
2030 * Channel count is 1 or 2
2031 */
2032 nr_pages <<= (pvt->channel_count - 1);
2033
Borislav Petkov1433eb92009-10-21 13:44:36 +02002034 debugf0(" (csrow=%d) DBAM map index= %d\n", csrow_nr, cs_mode);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002035 debugf0(" nr_pages= %u channel-count = %d\n",
2036 nr_pages, pvt->channel_count);
2037
2038 return nr_pages;
2039}
2040
2041/*
2042 * Initialize the array of csrow attribute instances, based on the values
2043 * from pci config hardware registers.
2044 */
Borislav Petkov360b7f32010-10-15 19:25:38 +02002045static int init_csrows(struct mem_ctl_info *mci)
Doug Thompson0ec449e2009-04-27 19:41:25 +02002046{
2047 struct csrow_info *csrow;
Borislav Petkov2299ef72010-10-15 17:44:04 +02002048 struct amd64_pvt *pvt = mci->pvt_info;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01002049 u64 input_addr_min, input_addr_max, sys_addr, base, mask;
Borislav Petkov2299ef72010-10-15 17:44:04 +02002050 u32 val;
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02002051 int i, empty = 1;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002052
Borislav Petkov2299ef72010-10-15 17:44:04 +02002053 amd64_read_pci_cfg(pvt->F3, K8_NBCFG, &val);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002054
Borislav Petkov2299ef72010-10-15 17:44:04 +02002055 pvt->nbcfg = val;
2056 pvt->ctl_error_info.nbcfg = val;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002057
Borislav Petkov2299ef72010-10-15 17:44:04 +02002058 debugf0("node %d, NBCFG=0x%08x[ChipKillEccCap: %d|DramEccEn: %d]\n",
2059 pvt->mc_node_id, val,
2060 !!(val & K8_NBCFG_CHIPKILL), !!(val & K8_NBCFG_ECC_ENABLE));
Doug Thompson0ec449e2009-04-27 19:41:25 +02002061
Borislav Petkov11c75ea2010-11-29 19:49:02 +01002062 for_each_chip_select(i, 0, pvt) {
Doug Thompson0ec449e2009-04-27 19:41:25 +02002063 csrow = &mci->csrows[i];
2064
Borislav Petkov11c75ea2010-11-29 19:49:02 +01002065 if (!csrow_enabled(i, 0, pvt)) {
Doug Thompson0ec449e2009-04-27 19:41:25 +02002066 debugf1("----CSROW %d EMPTY for node %d\n", i,
2067 pvt->mc_node_id);
2068 continue;
2069 }
2070
2071 debugf1("----CSROW %d VALID for MC node %d\n",
2072 i, pvt->mc_node_id);
2073
2074 empty = 0;
2075 csrow->nr_pages = amd64_csrow_nr_pages(i, pvt);
2076 find_csrow_limits(mci, i, &input_addr_min, &input_addr_max);
2077 sys_addr = input_addr_to_sys_addr(mci, input_addr_min);
2078 csrow->first_page = (u32) (sys_addr >> PAGE_SHIFT);
2079 sys_addr = input_addr_to_sys_addr(mci, input_addr_max);
2080 csrow->last_page = (u32) (sys_addr >> PAGE_SHIFT);
Borislav Petkov11c75ea2010-11-29 19:49:02 +01002081
2082 get_cs_base_and_mask(pvt, i, 0, &base, &mask);
2083 csrow->page_mask = ~mask;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002084 /* 8 bytes of resolution */
2085
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002086 csrow->mtype = amd64_determine_memory_type(pvt, i);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002087
2088 debugf1(" for MC node %d csrow %d:\n", pvt->mc_node_id, i);
2089 debugf1(" input_addr_min: 0x%lx input_addr_max: 0x%lx\n",
2090 (unsigned long)input_addr_min,
2091 (unsigned long)input_addr_max);
2092 debugf1(" sys_addr: 0x%lx page_mask: 0x%lx\n",
2093 (unsigned long)sys_addr, csrow->page_mask);
2094 debugf1(" nr_pages: %u first_page: 0x%lx "
2095 "last_page: 0x%lx\n",
2096 (unsigned)csrow->nr_pages,
2097 csrow->first_page, csrow->last_page);
2098
2099 /*
2100 * determine whether CHIPKILL or JUST ECC or NO ECC is operating
2101 */
2102 if (pvt->nbcfg & K8_NBCFG_ECC_ENABLE)
2103 csrow->edac_mode =
2104 (pvt->nbcfg & K8_NBCFG_CHIPKILL) ?
2105 EDAC_S4ECD4ED : EDAC_SECDED;
2106 else
2107 csrow->edac_mode = EDAC_NONE;
2108 }
2109
2110 return empty;
2111}
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002112
Borislav Petkov06724532009-09-16 13:05:46 +02002113/* get all cores on this DCT */
Rusty Russellba578cb2009-11-03 14:56:35 +10302114static void get_cpus_on_this_dct_cpumask(struct cpumask *mask, int nid)
Doug Thompsonf9431992009-04-27 19:46:08 +02002115{
Borislav Petkov06724532009-09-16 13:05:46 +02002116 int cpu;
Doug Thompsonf9431992009-04-27 19:46:08 +02002117
Borislav Petkov06724532009-09-16 13:05:46 +02002118 for_each_online_cpu(cpu)
2119 if (amd_get_nb_id(cpu) == nid)
2120 cpumask_set_cpu(cpu, mask);
Doug Thompsonf9431992009-04-27 19:46:08 +02002121}
2122
2123/* check MCG_CTL on all the cpus on this node */
Borislav Petkov06724532009-09-16 13:05:46 +02002124static bool amd64_nb_mce_bank_enabled_on_node(int nid)
Doug Thompsonf9431992009-04-27 19:46:08 +02002125{
Rusty Russellba578cb2009-11-03 14:56:35 +10302126 cpumask_var_t mask;
Borislav Petkov50542252009-12-11 18:14:40 +01002127 int cpu, nbe;
Borislav Petkov06724532009-09-16 13:05:46 +02002128 bool ret = false;
Doug Thompsonf9431992009-04-27 19:46:08 +02002129
Rusty Russellba578cb2009-11-03 14:56:35 +10302130 if (!zalloc_cpumask_var(&mask, GFP_KERNEL)) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002131 amd64_warn("%s: Error allocating mask\n", __func__);
Rusty Russellba578cb2009-11-03 14:56:35 +10302132 return false;
2133 }
Borislav Petkov06724532009-09-16 13:05:46 +02002134
Rusty Russellba578cb2009-11-03 14:56:35 +10302135 get_cpus_on_this_dct_cpumask(mask, nid);
Borislav Petkov06724532009-09-16 13:05:46 +02002136
Rusty Russellba578cb2009-11-03 14:56:35 +10302137 rdmsr_on_cpus(mask, MSR_IA32_MCG_CTL, msrs);
Borislav Petkov06724532009-09-16 13:05:46 +02002138
Rusty Russellba578cb2009-11-03 14:56:35 +10302139 for_each_cpu(cpu, mask) {
Borislav Petkov50542252009-12-11 18:14:40 +01002140 struct msr *reg = per_cpu_ptr(msrs, cpu);
2141 nbe = reg->l & K8_MSR_MCGCTL_NBE;
Borislav Petkov06724532009-09-16 13:05:46 +02002142
2143 debugf0("core: %u, MCG_CTL: 0x%llx, NB MSR is %s\n",
Borislav Petkov50542252009-12-11 18:14:40 +01002144 cpu, reg->q,
Borislav Petkov06724532009-09-16 13:05:46 +02002145 (nbe ? "enabled" : "disabled"));
2146
2147 if (!nbe)
2148 goto out;
Borislav Petkov06724532009-09-16 13:05:46 +02002149 }
2150 ret = true;
2151
2152out:
Rusty Russellba578cb2009-11-03 14:56:35 +10302153 free_cpumask_var(mask);
Doug Thompsonf9431992009-04-27 19:46:08 +02002154 return ret;
2155}
2156
Borislav Petkov2299ef72010-10-15 17:44:04 +02002157static int toggle_ecc_err_reporting(struct ecc_settings *s, u8 nid, bool on)
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002158{
2159 cpumask_var_t cmask;
Borislav Petkov50542252009-12-11 18:14:40 +01002160 int cpu;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002161
2162 if (!zalloc_cpumask_var(&cmask, GFP_KERNEL)) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002163 amd64_warn("%s: error allocating mask\n", __func__);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002164 return false;
2165 }
2166
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002167 get_cpus_on_this_dct_cpumask(cmask, nid);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002168
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002169 rdmsr_on_cpus(cmask, MSR_IA32_MCG_CTL, msrs);
2170
2171 for_each_cpu(cpu, cmask) {
2172
Borislav Petkov50542252009-12-11 18:14:40 +01002173 struct msr *reg = per_cpu_ptr(msrs, cpu);
2174
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002175 if (on) {
Borislav Petkov50542252009-12-11 18:14:40 +01002176 if (reg->l & K8_MSR_MCGCTL_NBE)
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002177 s->flags.nb_mce_enable = 1;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002178
Borislav Petkov50542252009-12-11 18:14:40 +01002179 reg->l |= K8_MSR_MCGCTL_NBE;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002180 } else {
2181 /*
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002182 * Turn off NB MCE reporting only when it was off before
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002183 */
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002184 if (!s->flags.nb_mce_enable)
Borislav Petkov50542252009-12-11 18:14:40 +01002185 reg->l &= ~K8_MSR_MCGCTL_NBE;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002186 }
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002187 }
2188 wrmsr_on_cpus(cmask, MSR_IA32_MCG_CTL, msrs);
2189
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002190 free_cpumask_var(cmask);
2191
2192 return 0;
2193}
2194
Borislav Petkov2299ef72010-10-15 17:44:04 +02002195static bool enable_ecc_error_reporting(struct ecc_settings *s, u8 nid,
2196 struct pci_dev *F3)
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002197{
Borislav Petkov2299ef72010-10-15 17:44:04 +02002198 bool ret = true;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002199 u32 value, mask = K8_NBCTL_CECCEn | K8_NBCTL_UECCEn;
2200
Borislav Petkov2299ef72010-10-15 17:44:04 +02002201 if (toggle_ecc_err_reporting(s, nid, ON)) {
2202 amd64_warn("Error enabling ECC reporting over MCGCTL!\n");
2203 return false;
2204 }
2205
2206 amd64_read_pci_cfg(F3, K8_NBCTL, &value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002207
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002208 /* turn on UECCEn and CECCEn bits */
2209 s->old_nbctl = value & mask;
2210 s->nbctl_valid = true;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002211
2212 value |= mask;
Borislav Petkovb2b0c602010-10-08 18:32:29 +02002213 amd64_write_pci_cfg(F3, K8_NBCTL, value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002214
Borislav Petkov2299ef72010-10-15 17:44:04 +02002215 amd64_read_pci_cfg(F3, K8_NBCFG, &value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002216
Borislav Petkov2299ef72010-10-15 17:44:04 +02002217 debugf0("1: node %d, NBCFG=0x%08x[ChipKillEccCap: %d|DramEccEn: %d]\n",
2218 nid, value,
2219 !!(value & K8_NBCFG_CHIPKILL), !!(value & K8_NBCFG_ECC_ENABLE));
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002220
2221 if (!(value & K8_NBCFG_ECC_ENABLE)) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002222 amd64_warn("DRAM ECC disabled on this node, enabling...\n");
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002223
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002224 s->flags.nb_ecc_prev = 0;
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002225
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002226 /* Attempt to turn on DRAM ECC Enable */
2227 value |= K8_NBCFG_ECC_ENABLE;
Borislav Petkovb2b0c602010-10-08 18:32:29 +02002228 amd64_write_pci_cfg(F3, K8_NBCFG, value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002229
Borislav Petkov2299ef72010-10-15 17:44:04 +02002230 amd64_read_pci_cfg(F3, K8_NBCFG, &value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002231
2232 if (!(value & K8_NBCFG_ECC_ENABLE)) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002233 amd64_warn("Hardware rejected DRAM ECC enable,"
2234 "check memory DIMM configuration.\n");
Borislav Petkov2299ef72010-10-15 17:44:04 +02002235 ret = false;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002236 } else {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002237 amd64_info("Hardware accepted DRAM ECC Enable\n");
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002238 }
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002239 } else {
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002240 s->flags.nb_ecc_prev = 1;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002241 }
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002242
Borislav Petkov2299ef72010-10-15 17:44:04 +02002243 debugf0("2: node %d, NBCFG=0x%08x[ChipKillEccCap: %d|DramEccEn: %d]\n",
2244 nid, value,
2245 !!(value & K8_NBCFG_CHIPKILL), !!(value & K8_NBCFG_ECC_ENABLE));
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002246
Borislav Petkov2299ef72010-10-15 17:44:04 +02002247 return ret;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002248}
2249
Borislav Petkov360b7f32010-10-15 19:25:38 +02002250static void restore_ecc_error_reporting(struct ecc_settings *s, u8 nid,
2251 struct pci_dev *F3)
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002252{
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002253 u32 value, mask = K8_NBCTL_CECCEn | K8_NBCTL_UECCEn;
2254
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002255 if (!s->nbctl_valid)
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002256 return;
2257
Borislav Petkov360b7f32010-10-15 19:25:38 +02002258 amd64_read_pci_cfg(F3, K8_NBCTL, &value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002259 value &= ~mask;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002260 value |= s->old_nbctl;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002261
Borislav Petkovb2b0c602010-10-08 18:32:29 +02002262 amd64_write_pci_cfg(F3, K8_NBCTL, value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002263
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002264 /* restore previous BIOS DRAM ECC "off" setting we force-enabled */
2265 if (!s->flags.nb_ecc_prev) {
Borislav Petkov360b7f32010-10-15 19:25:38 +02002266 amd64_read_pci_cfg(F3, K8_NBCFG, &value);
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002267 value &= ~K8_NBCFG_ECC_ENABLE;
Borislav Petkovb2b0c602010-10-08 18:32:29 +02002268 amd64_write_pci_cfg(F3, K8_NBCFG, value);
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002269 }
2270
2271 /* restore the NB Enable MCGCTL bit */
Borislav Petkov2299ef72010-10-15 17:44:04 +02002272 if (toggle_ecc_err_reporting(s, nid, OFF))
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002273 amd64_warn("Error restoring NB MCGCTL settings!\n");
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002274}
2275
Doug Thompsonf9431992009-04-27 19:46:08 +02002276/*
Borislav Petkov2299ef72010-10-15 17:44:04 +02002277 * EDAC requires that the BIOS have ECC enabled before
2278 * taking over the processing of ECC errors. A command line
2279 * option allows to force-enable hardware ECC later in
2280 * enable_ecc_error_reporting().
Doug Thompsonf9431992009-04-27 19:46:08 +02002281 */
Borislav Petkovcab4d272010-02-11 17:15:57 +01002282static const char *ecc_msg =
2283 "ECC disabled in the BIOS or no ECC capability, module will not load.\n"
2284 " Either enable ECC checking or force module loading by setting "
2285 "'ecc_enable_override'.\n"
2286 " (Note that use of the override may cause unknown side effects.)\n";
Borislav Petkovbe3468e2009-08-05 15:47:22 +02002287
Borislav Petkov2299ef72010-10-15 17:44:04 +02002288static bool ecc_enabled(struct pci_dev *F3, u8 nid)
Doug Thompsonf9431992009-04-27 19:46:08 +02002289{
2290 u32 value;
Borislav Petkov2299ef72010-10-15 17:44:04 +02002291 u8 ecc_en = 0;
Borislav Petkov06724532009-09-16 13:05:46 +02002292 bool nb_mce_en = false;
Doug Thompsonf9431992009-04-27 19:46:08 +02002293
Borislav Petkov2299ef72010-10-15 17:44:04 +02002294 amd64_read_pci_cfg(F3, K8_NBCFG, &value);
Doug Thompsonf9431992009-04-27 19:46:08 +02002295
Borislav Petkov2299ef72010-10-15 17:44:04 +02002296 ecc_en = !!(value & K8_NBCFG_ECC_ENABLE);
2297 amd64_info("DRAM ECC %s.\n", (ecc_en ? "enabled" : "disabled"));
Doug Thompsonf9431992009-04-27 19:46:08 +02002298
Borislav Petkov2299ef72010-10-15 17:44:04 +02002299 nb_mce_en = amd64_nb_mce_bank_enabled_on_node(nid);
Borislav Petkov06724532009-09-16 13:05:46 +02002300 if (!nb_mce_en)
Borislav Petkov2299ef72010-10-15 17:44:04 +02002301 amd64_notice("NB MCE bank disabled, set MSR "
2302 "0x%08x[4] on node %d to enable.\n",
2303 MSR_IA32_MCG_CTL, nid);
Doug Thompsonf9431992009-04-27 19:46:08 +02002304
Borislav Petkov2299ef72010-10-15 17:44:04 +02002305 if (!ecc_en || !nb_mce_en) {
2306 amd64_notice("%s", ecc_msg);
2307 return false;
Borislav Petkov43f5e682009-12-21 18:55:18 +01002308 }
Borislav Petkov2299ef72010-10-15 17:44:04 +02002309 return true;
Doug Thompsonf9431992009-04-27 19:46:08 +02002310}
2311
Doug Thompson7d6034d2009-04-27 20:01:01 +02002312struct mcidev_sysfs_attribute sysfs_attrs[ARRAY_SIZE(amd64_dbg_attrs) +
2313 ARRAY_SIZE(amd64_inj_attrs) +
2314 1];
2315
2316struct mcidev_sysfs_attribute terminator = { .attr = { .name = NULL } };
2317
Borislav Petkov360b7f32010-10-15 19:25:38 +02002318static void set_mc_sysfs_attrs(struct mem_ctl_info *mci)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002319{
2320 unsigned int i = 0, j = 0;
2321
2322 for (; i < ARRAY_SIZE(amd64_dbg_attrs); i++)
2323 sysfs_attrs[i] = amd64_dbg_attrs[i];
2324
Borislav Petkova135cef2010-11-26 19:24:44 +01002325 if (boot_cpu_data.x86 >= 0x10)
2326 for (j = 0; j < ARRAY_SIZE(amd64_inj_attrs); j++, i++)
2327 sysfs_attrs[i] = amd64_inj_attrs[j];
Doug Thompson7d6034d2009-04-27 20:01:01 +02002328
2329 sysfs_attrs[i] = terminator;
2330
2331 mci->mc_driver_sysfs_attributes = sysfs_attrs;
2332}
2333
Borislav Petkov360b7f32010-10-15 19:25:38 +02002334static void setup_mci_misc_attrs(struct mem_ctl_info *mci)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002335{
2336 struct amd64_pvt *pvt = mci->pvt_info;
2337
2338 mci->mtype_cap = MEM_FLAG_DDR2 | MEM_FLAG_RDDR2;
2339 mci->edac_ctl_cap = EDAC_FLAG_NONE;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002340
2341 if (pvt->nbcap & K8_NBCAP_SECDED)
2342 mci->edac_ctl_cap |= EDAC_FLAG_SECDED;
2343
2344 if (pvt->nbcap & K8_NBCAP_CHIPKILL)
2345 mci->edac_ctl_cap |= EDAC_FLAG_S4ECD4ED;
2346
2347 mci->edac_cap = amd64_determine_edac_cap(pvt);
2348 mci->mod_name = EDAC_MOD_STR;
2349 mci->mod_ver = EDAC_AMD64_VERSION;
Borislav Petkov0092b202010-10-01 19:20:05 +02002350 mci->ctl_name = pvt->ctl_name;
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002351 mci->dev_name = pci_name(pvt->F2);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002352 mci->ctl_page_to_phys = NULL;
2353
Doug Thompson7d6034d2009-04-27 20:01:01 +02002354 /* memory scrubber interface */
2355 mci->set_sdram_scrub_rate = amd64_set_scrub_rate;
2356 mci->get_sdram_scrub_rate = amd64_get_scrub_rate;
2357}
2358
Borislav Petkov0092b202010-10-01 19:20:05 +02002359/*
2360 * returns a pointer to the family descriptor on success, NULL otherwise.
2361 */
2362static struct amd64_family_type *amd64_per_family_init(struct amd64_pvt *pvt)
Borislav Petkov395ae782010-10-01 18:38:19 +02002363{
Borislav Petkov0092b202010-10-01 19:20:05 +02002364 u8 fam = boot_cpu_data.x86;
2365 struct amd64_family_type *fam_type = NULL;
2366
2367 switch (fam) {
Borislav Petkov395ae782010-10-01 18:38:19 +02002368 case 0xf:
Borislav Petkov0092b202010-10-01 19:20:05 +02002369 fam_type = &amd64_family_types[K8_CPUS];
Borislav Petkovb8cfa022010-10-01 19:35:38 +02002370 pvt->ops = &amd64_family_types[K8_CPUS].ops;
Borislav Petkov0092b202010-10-01 19:20:05 +02002371 pvt->ctl_name = fam_type->ctl_name;
2372 pvt->min_scrubrate = K8_MIN_SCRUB_RATE_BITS;
Borislav Petkov395ae782010-10-01 18:38:19 +02002373 break;
2374 case 0x10:
Borislav Petkov0092b202010-10-01 19:20:05 +02002375 fam_type = &amd64_family_types[F10_CPUS];
Borislav Petkovb8cfa022010-10-01 19:35:38 +02002376 pvt->ops = &amd64_family_types[F10_CPUS].ops;
Borislav Petkov0092b202010-10-01 19:20:05 +02002377 pvt->ctl_name = fam_type->ctl_name;
2378 pvt->min_scrubrate = F10_MIN_SCRUB_RATE_BITS;
Borislav Petkov395ae782010-10-01 18:38:19 +02002379 break;
2380
2381 default:
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002382 amd64_err("Unsupported family!\n");
Borislav Petkov0092b202010-10-01 19:20:05 +02002383 return NULL;
Borislav Petkov395ae782010-10-01 18:38:19 +02002384 }
Borislav Petkov0092b202010-10-01 19:20:05 +02002385
Borislav Petkovb8cfa022010-10-01 19:35:38 +02002386 pvt->ext_model = boot_cpu_data.x86_model >> 4;
2387
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002388 amd64_info("%s %sdetected (node %d).\n", pvt->ctl_name,
Borislav Petkov0092b202010-10-01 19:20:05 +02002389 (fam == 0xf ?
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002390 (pvt->ext_model >= K8_REV_F ? "revF or later "
2391 : "revE or earlier ")
2392 : ""), pvt->mc_node_id);
Borislav Petkov0092b202010-10-01 19:20:05 +02002393 return fam_type;
Borislav Petkov395ae782010-10-01 18:38:19 +02002394}
2395
Borislav Petkov2299ef72010-10-15 17:44:04 +02002396static int amd64_init_one_instance(struct pci_dev *F2)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002397{
2398 struct amd64_pvt *pvt = NULL;
Borislav Petkov0092b202010-10-01 19:20:05 +02002399 struct amd64_family_type *fam_type = NULL;
Borislav Petkov360b7f32010-10-15 19:25:38 +02002400 struct mem_ctl_info *mci = NULL;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002401 int err = 0, ret;
Borislav Petkov360b7f32010-10-15 19:25:38 +02002402 u8 nid = get_node_id(F2);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002403
2404 ret = -ENOMEM;
2405 pvt = kzalloc(sizeof(struct amd64_pvt), GFP_KERNEL);
2406 if (!pvt)
Borislav Petkov360b7f32010-10-15 19:25:38 +02002407 goto err_ret;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002408
Borislav Petkov360b7f32010-10-15 19:25:38 +02002409 pvt->mc_node_id = nid;
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002410 pvt->F2 = F2;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002411
Borislav Petkov395ae782010-10-01 18:38:19 +02002412 ret = -EINVAL;
Borislav Petkov0092b202010-10-01 19:20:05 +02002413 fam_type = amd64_per_family_init(pvt);
2414 if (!fam_type)
Borislav Petkov395ae782010-10-01 18:38:19 +02002415 goto err_free;
2416
Doug Thompson7d6034d2009-04-27 20:01:01 +02002417 ret = -ENODEV;
Borislav Petkov360b7f32010-10-15 19:25:38 +02002418 err = reserve_mc_sibling_devs(pvt, fam_type->f1_id, fam_type->f3_id);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002419 if (err)
2420 goto err_free;
2421
Borislav Petkov360b7f32010-10-15 19:25:38 +02002422 read_mc_regs(pvt);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002423
Doug Thompson7d6034d2009-04-27 20:01:01 +02002424 /*
2425 * We need to determine how many memory channels there are. Then use
2426 * that information for calculating the size of the dynamic instance
Borislav Petkov360b7f32010-10-15 19:25:38 +02002427 * tables in the 'mci' structure.
Doug Thompson7d6034d2009-04-27 20:01:01 +02002428 */
Borislav Petkov360b7f32010-10-15 19:25:38 +02002429 ret = -EINVAL;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002430 pvt->channel_count = pvt->ops->early_channel_count(pvt);
2431 if (pvt->channel_count < 0)
Borislav Petkov360b7f32010-10-15 19:25:38 +02002432 goto err_siblings;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002433
2434 ret = -ENOMEM;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01002435 mci = edac_mc_alloc(0, pvt->csels[0].b_cnt, pvt->channel_count, nid);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002436 if (!mci)
Borislav Petkov360b7f32010-10-15 19:25:38 +02002437 goto err_siblings;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002438
2439 mci->pvt_info = pvt;
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002440 mci->dev = &pvt->F2->dev;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002441
Borislav Petkov360b7f32010-10-15 19:25:38 +02002442 setup_mci_misc_attrs(mci);
2443
2444 if (init_csrows(mci))
Doug Thompson7d6034d2009-04-27 20:01:01 +02002445 mci->edac_cap = EDAC_FLAG_NONE;
2446
Borislav Petkov360b7f32010-10-15 19:25:38 +02002447 set_mc_sysfs_attrs(mci);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002448
2449 ret = -ENODEV;
2450 if (edac_mc_add_mc(mci)) {
2451 debugf1("failed edac_mc_add_mc()\n");
2452 goto err_add_mc;
2453 }
2454
Borislav Petkov549d0422009-07-24 13:51:42 +02002455 /* register stuff with EDAC MCE */
2456 if (report_gart_errors)
2457 amd_report_gart_errors(true);
2458
2459 amd_register_ecc_decoder(amd64_decode_bus_error);
2460
Borislav Petkov360b7f32010-10-15 19:25:38 +02002461 mcis[nid] = mci;
2462
2463 atomic_inc(&drv_instances);
2464
Doug Thompson7d6034d2009-04-27 20:01:01 +02002465 return 0;
2466
2467err_add_mc:
2468 edac_mc_free(mci);
2469
Borislav Petkov360b7f32010-10-15 19:25:38 +02002470err_siblings:
2471 free_mc_sibling_devs(pvt);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002472
Borislav Petkov360b7f32010-10-15 19:25:38 +02002473err_free:
2474 kfree(pvt);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002475
Borislav Petkov360b7f32010-10-15 19:25:38 +02002476err_ret:
Doug Thompson7d6034d2009-04-27 20:01:01 +02002477 return ret;
2478}
2479
Borislav Petkov2299ef72010-10-15 17:44:04 +02002480static int __devinit amd64_probe_one_instance(struct pci_dev *pdev,
Borislav Petkovb8cfa022010-10-01 19:35:38 +02002481 const struct pci_device_id *mc_type)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002482{
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002483 u8 nid = get_node_id(pdev);
Borislav Petkov2299ef72010-10-15 17:44:04 +02002484 struct pci_dev *F3 = node_to_amd_nb(nid)->misc;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002485 struct ecc_settings *s;
Borislav Petkov2299ef72010-10-15 17:44:04 +02002486 int ret = 0;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002487
Doug Thompson7d6034d2009-04-27 20:01:01 +02002488 ret = pci_enable_device(pdev);
Borislav Petkovb8cfa022010-10-01 19:35:38 +02002489 if (ret < 0) {
Doug Thompson7d6034d2009-04-27 20:01:01 +02002490 debugf0("ret=%d\n", ret);
Borislav Petkovb8cfa022010-10-01 19:35:38 +02002491 return -EIO;
2492 }
2493
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002494 ret = -ENOMEM;
2495 s = kzalloc(sizeof(struct ecc_settings), GFP_KERNEL);
2496 if (!s)
Borislav Petkov2299ef72010-10-15 17:44:04 +02002497 goto err_out;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002498
2499 ecc_stngs[nid] = s;
2500
Borislav Petkov2299ef72010-10-15 17:44:04 +02002501 if (!ecc_enabled(F3, nid)) {
2502 ret = -ENODEV;
2503
2504 if (!ecc_enable_override)
2505 goto err_enable;
2506
2507 amd64_warn("Forcing ECC on!\n");
2508
2509 if (!enable_ecc_error_reporting(s, nid, F3))
2510 goto err_enable;
2511 }
2512
2513 ret = amd64_init_one_instance(pdev);
Borislav Petkov360b7f32010-10-15 19:25:38 +02002514 if (ret < 0) {
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002515 amd64_err("Error probing instance: %d\n", nid);
Borislav Petkov360b7f32010-10-15 19:25:38 +02002516 restore_ecc_error_reporting(s, nid, F3);
2517 }
Doug Thompson7d6034d2009-04-27 20:01:01 +02002518
2519 return ret;
Borislav Petkov2299ef72010-10-15 17:44:04 +02002520
2521err_enable:
2522 kfree(s);
2523 ecc_stngs[nid] = NULL;
2524
2525err_out:
2526 return ret;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002527}
2528
2529static void __devexit amd64_remove_one_instance(struct pci_dev *pdev)
2530{
2531 struct mem_ctl_info *mci;
2532 struct amd64_pvt *pvt;
Borislav Petkov360b7f32010-10-15 19:25:38 +02002533 u8 nid = get_node_id(pdev);
2534 struct pci_dev *F3 = node_to_amd_nb(nid)->misc;
2535 struct ecc_settings *s = ecc_stngs[nid];
Doug Thompson7d6034d2009-04-27 20:01:01 +02002536
2537 /* Remove from EDAC CORE tracking list */
2538 mci = edac_mc_del_mc(&pdev->dev);
2539 if (!mci)
2540 return;
2541
2542 pvt = mci->pvt_info;
2543
Borislav Petkov360b7f32010-10-15 19:25:38 +02002544 restore_ecc_error_reporting(s, nid, F3);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002545
Borislav Petkov360b7f32010-10-15 19:25:38 +02002546 free_mc_sibling_devs(pvt);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002547
Borislav Petkov549d0422009-07-24 13:51:42 +02002548 /* unregister from EDAC MCE */
2549 amd_report_gart_errors(false);
2550 amd_unregister_ecc_decoder(amd64_decode_bus_error);
2551
Borislav Petkov360b7f32010-10-15 19:25:38 +02002552 kfree(ecc_stngs[nid]);
2553 ecc_stngs[nid] = NULL;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002554
Doug Thompson7d6034d2009-04-27 20:01:01 +02002555 /* Free the EDAC CORE resources */
Borislav Petkov8f68ed92009-12-21 15:15:59 +01002556 mci->pvt_info = NULL;
Borislav Petkov360b7f32010-10-15 19:25:38 +02002557 mcis[nid] = NULL;
Borislav Petkov8f68ed92009-12-21 15:15:59 +01002558
2559 kfree(pvt);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002560 edac_mc_free(mci);
2561}
2562
2563/*
2564 * This table is part of the interface for loading drivers for PCI devices. The
2565 * PCI core identifies what devices are on a system during boot, and then
2566 * inquiry this table to see if this driver is for a given device found.
2567 */
2568static const struct pci_device_id amd64_pci_table[] __devinitdata = {
2569 {
2570 .vendor = PCI_VENDOR_ID_AMD,
2571 .device = PCI_DEVICE_ID_AMD_K8_NB_MEMCTL,
2572 .subvendor = PCI_ANY_ID,
2573 .subdevice = PCI_ANY_ID,
2574 .class = 0,
2575 .class_mask = 0,
Doug Thompson7d6034d2009-04-27 20:01:01 +02002576 },
2577 {
2578 .vendor = PCI_VENDOR_ID_AMD,
2579 .device = PCI_DEVICE_ID_AMD_10H_NB_DRAM,
2580 .subvendor = PCI_ANY_ID,
2581 .subdevice = PCI_ANY_ID,
2582 .class = 0,
2583 .class_mask = 0,
Doug Thompson7d6034d2009-04-27 20:01:01 +02002584 },
Doug Thompson7d6034d2009-04-27 20:01:01 +02002585 {0, }
2586};
2587MODULE_DEVICE_TABLE(pci, amd64_pci_table);
2588
2589static struct pci_driver amd64_pci_driver = {
2590 .name = EDAC_MOD_STR,
Borislav Petkov2299ef72010-10-15 17:44:04 +02002591 .probe = amd64_probe_one_instance,
Doug Thompson7d6034d2009-04-27 20:01:01 +02002592 .remove = __devexit_p(amd64_remove_one_instance),
2593 .id_table = amd64_pci_table,
2594};
2595
Borislav Petkov360b7f32010-10-15 19:25:38 +02002596static void setup_pci_device(void)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002597{
2598 struct mem_ctl_info *mci;
2599 struct amd64_pvt *pvt;
2600
2601 if (amd64_ctl_pci)
2602 return;
2603
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002604 mci = mcis[0];
Doug Thompson7d6034d2009-04-27 20:01:01 +02002605 if (mci) {
2606
2607 pvt = mci->pvt_info;
2608 amd64_ctl_pci =
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002609 edac_pci_create_generic_ctl(&pvt->F2->dev, EDAC_MOD_STR);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002610
2611 if (!amd64_ctl_pci) {
2612 pr_warning("%s(): Unable to create PCI control\n",
2613 __func__);
2614
2615 pr_warning("%s(): PCI error report via EDAC not set\n",
2616 __func__);
2617 }
2618 }
2619}
2620
2621static int __init amd64_edac_init(void)
2622{
Borislav Petkov360b7f32010-10-15 19:25:38 +02002623 int err = -ENODEV;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002624
2625 edac_printk(KERN_INFO, EDAC_MOD_STR, EDAC_AMD64_VERSION "\n");
2626
2627 opstate_init();
2628
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +02002629 if (amd_cache_northbridges() < 0)
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01002630 goto err_ret;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002631
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002632 err = -ENOMEM;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002633 mcis = kzalloc(amd_nb_num() * sizeof(mcis[0]), GFP_KERNEL);
2634 ecc_stngs = kzalloc(amd_nb_num() * sizeof(ecc_stngs[0]), GFP_KERNEL);
Borislav Petkov360b7f32010-10-15 19:25:38 +02002635 if (!(mcis && ecc_stngs))
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002636 goto err_ret;
2637
Borislav Petkov50542252009-12-11 18:14:40 +01002638 msrs = msrs_alloc();
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01002639 if (!msrs)
Borislav Petkov360b7f32010-10-15 19:25:38 +02002640 goto err_free;
Borislav Petkov50542252009-12-11 18:14:40 +01002641
Doug Thompson7d6034d2009-04-27 20:01:01 +02002642 err = pci_register_driver(&amd64_pci_driver);
2643 if (err)
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01002644 goto err_pci;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002645
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01002646 err = -ENODEV;
Borislav Petkov360b7f32010-10-15 19:25:38 +02002647 if (!atomic_read(&drv_instances))
2648 goto err_no_instances;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002649
Borislav Petkov360b7f32010-10-15 19:25:38 +02002650 setup_pci_device();
2651 return 0;
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01002652
Borislav Petkov360b7f32010-10-15 19:25:38 +02002653err_no_instances:
Doug Thompson7d6034d2009-04-27 20:01:01 +02002654 pci_unregister_driver(&amd64_pci_driver);
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002655
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01002656err_pci:
2657 msrs_free(msrs);
2658 msrs = NULL;
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002659
Borislav Petkov360b7f32010-10-15 19:25:38 +02002660err_free:
2661 kfree(mcis);
2662 mcis = NULL;
2663
2664 kfree(ecc_stngs);
2665 ecc_stngs = NULL;
2666
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01002667err_ret:
Doug Thompson7d6034d2009-04-27 20:01:01 +02002668 return err;
2669}
2670
2671static void __exit amd64_edac_exit(void)
2672{
2673 if (amd64_ctl_pci)
2674 edac_pci_release_generic_ctl(amd64_ctl_pci);
2675
2676 pci_unregister_driver(&amd64_pci_driver);
Borislav Petkov50542252009-12-11 18:14:40 +01002677
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002678 kfree(ecc_stngs);
2679 ecc_stngs = NULL;
2680
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002681 kfree(mcis);
2682 mcis = NULL;
2683
Borislav Petkov50542252009-12-11 18:14:40 +01002684 msrs_free(msrs);
2685 msrs = NULL;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002686}
2687
2688module_init(amd64_edac_init);
2689module_exit(amd64_edac_exit);
2690
2691MODULE_LICENSE("GPL");
2692MODULE_AUTHOR("SoftwareBitMaker: Doug Thompson, "
2693 "Dave Peterson, Thayne Harbaugh");
2694MODULE_DESCRIPTION("MC support for AMD64 memory controllers - "
2695 EDAC_AMD64_VERSION);
2696
2697module_param(edac_op_state, int, 0444);
2698MODULE_PARM_DESC(edac_op_state, "EDAC Error Reporting state: 0=Poll,1=NMI");