blob: 92be60cf52145878d684ef9d01d6854f36640c49 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
9#include <linux/slab.h>
10#include <linux/module.h>
11#include <linux/cpumask.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080012#include <linux/pci-aspm.h>
Bjorn Helgaas284f5f92012-04-30 15:21:02 -060013#include <asm-generic/pci-bridge.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090014#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070015
16#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
17#define CARDBUS_RESERVE_BUSNR 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070018
Yinghai Lu67cdc822012-05-17 18:51:12 -070019struct resource busn_resource = {
20 .name = "PCI busn",
21 .start = 0,
22 .end = 255,
23 .flags = IORESOURCE_BUS,
24};
25
Linus Torvalds1da177e2005-04-16 15:20:36 -070026/* Ugh. Need to stop exporting this to modules. */
27LIST_HEAD(pci_root_buses);
28EXPORT_SYMBOL(pci_root_buses);
29
Yinghai Lu5cc62c22012-05-17 18:51:11 -070030static LIST_HEAD(pci_domain_busn_res_list);
31
32struct pci_domain_busn_res {
33 struct list_head list;
34 struct resource res;
35 int domain_nr;
36};
37
38static struct resource *get_pci_domain_busn_res(int domain_nr)
39{
40 struct pci_domain_busn_res *r;
41
42 list_for_each_entry(r, &pci_domain_busn_res_list, list)
43 if (r->domain_nr == domain_nr)
44 return &r->res;
45
46 r = kzalloc(sizeof(*r), GFP_KERNEL);
47 if (!r)
48 return NULL;
49
50 r->domain_nr = domain_nr;
51 r->res.start = 0;
52 r->res.end = 0xff;
53 r->res.flags = IORESOURCE_BUS | IORESOURCE_PCI_FIXED;
54
55 list_add_tail(&r->list, &pci_domain_busn_res_list);
56
57 return &r->res;
58}
59
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080060static int find_anything(struct device *dev, void *data)
61{
62 return 1;
63}
Linus Torvalds1da177e2005-04-16 15:20:36 -070064
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070065/*
66 * Some device drivers need know if pci is initiated.
67 * Basically, we think pci is not initiated when there
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080068 * is no device to be found on the pci_bus_type.
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070069 */
70int no_pci_devices(void)
71{
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080072 struct device *dev;
73 int no_devices;
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070074
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080075 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
76 no_devices = (dev == NULL);
77 put_device(dev);
78 return no_devices;
79}
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070080EXPORT_SYMBOL(no_pci_devices);
81
Linus Torvalds1da177e2005-04-16 15:20:36 -070082/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070083 * PCI Bus Class
84 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040085static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070086{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040087 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070088
89 if (pci_bus->bridge)
90 put_device(pci_bus->bridge);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -070091 pci_bus_remove_resources(pci_bus);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +100092 pci_release_bus_of_node(pci_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -070093 kfree(pci_bus);
94}
95
96static struct class pcibus_class = {
97 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040098 .dev_release = &release_pcibus_dev,
Yinghai Lub9d320f2011-05-12 17:11:39 -070099 .dev_attrs = pcibus_dev_attrs,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100};
101
102static int __init pcibus_class_init(void)
103{
104 return class_register(&pcibus_class);
105}
106postcore_initcall(pcibus_class_init);
107
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400108static u64 pci_size(u64 base, u64 maxbase, u64 mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800109{
110 u64 size = mask & maxbase; /* Find the significant bits */
111 if (!size)
112 return 0;
113
114 /* Get the lowest of them to find the decode size, and
115 from that the extent. */
116 size = (size & ~(size-1)) - 1;
117
118 /* base == maxbase can be valid only if the BAR has
119 already been programmed with all 1s. */
120 if (base == maxbase && ((base | size) & mask) != mask)
121 return 0;
122
123 return size;
124}
125
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600126static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800127{
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600128 u32 mem_type;
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600129 unsigned long flags;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600130
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400131 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600132 flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
133 flags |= IORESOURCE_IO;
134 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400135 }
136
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600137 flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
138 flags |= IORESOURCE_MEM;
139 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
140 flags |= IORESOURCE_PREFETCH;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400141
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600142 mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
143 switch (mem_type) {
144 case PCI_BASE_ADDRESS_MEM_TYPE_32:
145 break;
146 case PCI_BASE_ADDRESS_MEM_TYPE_1M:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600147 /* 1M mem BAR treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600148 break;
149 case PCI_BASE_ADDRESS_MEM_TYPE_64:
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600150 flags |= IORESOURCE_MEM_64;
151 break;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600152 default:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600153 /* mem unknown type treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600154 break;
155 }
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600156 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400157}
158
Yu Zhao0b400c72008-11-22 02:40:40 +0800159/**
160 * pci_read_base - read a PCI BAR
161 * @dev: the PCI device
162 * @type: type of the BAR
163 * @res: resource buffer to be filled in
164 * @pos: BAR position in the config space
165 *
166 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400167 */
Yu Zhao0b400c72008-11-22 02:40:40 +0800168int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400169 struct resource *res, unsigned int pos)
170{
171 u32 l, sz, mask;
Jacob Pan253d2e52010-07-16 10:19:22 -0700172 u16 orig_cmd;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700173 struct pci_bus_region region;
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600174 bool bar_too_big = false, bar_disabled = false;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400175
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200176 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400177
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600178 /* No printks while decoding is disabled! */
Jacob Pan253d2e52010-07-16 10:19:22 -0700179 if (!dev->mmio_always_on) {
180 pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
181 pci_write_config_word(dev, PCI_COMMAND,
182 orig_cmd & ~(PCI_COMMAND_MEMORY | PCI_COMMAND_IO));
183 }
184
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400185 res->name = pci_name(dev);
186
187 pci_read_config_dword(dev, pos, &l);
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200188 pci_write_config_dword(dev, pos, l | mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400189 pci_read_config_dword(dev, pos, &sz);
190 pci_write_config_dword(dev, pos, l);
191
192 /*
193 * All bits set in sz means the device isn't working properly.
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600194 * If the BAR isn't implemented, all bits must be 0. If it's a
195 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
196 * 1 must be clear.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400197 */
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600198 if (!sz || sz == 0xffffffff)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400199 goto fail;
200
201 /*
202 * I don't know how l can have all bits set. Copied from old code.
203 * Maybe it fixes a bug on some ancient platform.
204 */
205 if (l == 0xffffffff)
206 l = 0;
207
208 if (type == pci_bar_unknown) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600209 res->flags = decode_bar(dev, l);
210 res->flags |= IORESOURCE_SIZEALIGN;
211 if (res->flags & IORESOURCE_IO) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400212 l &= PCI_BASE_ADDRESS_IO_MASK;
David S. Miller5aceca92011-05-23 17:12:22 -0700213 mask = PCI_BASE_ADDRESS_IO_MASK & (u32) IO_SPACE_LIMIT;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400214 } else {
215 l &= PCI_BASE_ADDRESS_MEM_MASK;
216 mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
217 }
218 } else {
219 res->flags |= (l & IORESOURCE_ROM_ENABLE);
220 l &= PCI_ROM_ADDRESS_MASK;
221 mask = (u32)PCI_ROM_ADDRESS_MASK;
222 }
223
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600224 if (res->flags & IORESOURCE_MEM_64) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400225 u64 l64 = l;
226 u64 sz64 = sz;
227 u64 mask64 = mask | (u64)~0 << 32;
228
229 pci_read_config_dword(dev, pos + 4, &l);
230 pci_write_config_dword(dev, pos + 4, ~0);
231 pci_read_config_dword(dev, pos + 4, &sz);
232 pci_write_config_dword(dev, pos + 4, l);
233
234 l64 |= ((u64)l << 32);
235 sz64 |= ((u64)sz << 32);
236
237 sz64 = pci_size(l64, sz64, mask64);
238
239 if (!sz64)
240 goto fail;
241
Matthew Wilcoxcc5499c2008-07-28 13:39:00 -0400242 if ((sizeof(resource_size_t) < 8) && (sz64 > 0x100000000ULL)) {
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600243 bar_too_big = true;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400244 goto fail;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600245 }
246
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600247 if ((sizeof(resource_size_t) < 8) && l) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400248 /* Address above 32-bit boundary; disable the BAR */
249 pci_write_config_dword(dev, pos, 0);
250 pci_write_config_dword(dev, pos + 4, 0);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700251 region.start = 0;
252 region.end = sz64;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700253 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600254 bar_disabled = true;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400255 } else {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700256 region.start = l64;
257 region.end = l64 + sz64;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700258 pcibios_bus_to_resource(dev, res, &region);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400259 }
260 } else {
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600261 sz = pci_size(l, sz, mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400262
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600263 if (!sz)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400264 goto fail;
265
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700266 region.start = l;
267 region.end = l + sz;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700268 pcibios_bus_to_resource(dev, res, &region);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400269 }
270
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600271 goto out;
272
273
274fail:
275 res->flags = 0;
276out:
Bjorn Helgaasbbffe432012-07-06 12:08:18 -0600277 if (!dev->mmio_always_on)
278 pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
279
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600280 if (bar_too_big)
281 dev_err(&dev->dev, "reg %x: can't handle 64-bit BAR\n", pos);
282 if (res->flags && !bar_disabled)
283 dev_printk(KERN_DEBUG, &dev->dev, "reg %x: %pR\n", pos, res);
284
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600285 return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800286}
287
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
289{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400290 unsigned int pos, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400292 for (pos = 0; pos < howmany; pos++) {
293 struct resource *res = &dev->resource[pos];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400295 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400297
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298 if (rom) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400299 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300 dev->rom_base_reg = rom;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400301 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
302 IORESOURCE_READONLY | IORESOURCE_CACHEABLE |
303 IORESOURCE_SIZEALIGN;
304 __pci_read_base(dev, pci_bar_mem32, res, rom);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305 }
306}
307
Bill Pemberton15856ad2012-11-21 15:35:00 -0500308static void pci_read_bridge_io(struct pci_bus *child)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309{
310 struct pci_dev *dev = child->self;
311 u8 io_base_lo, io_limit_lo;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600312 unsigned long io_mask, io_granularity, base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700313 struct pci_bus_region region;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600314 struct resource *res;
315
316 io_mask = PCI_IO_RANGE_MASK;
317 io_granularity = 0x1000;
318 if (dev->io_window_1k) {
319 /* Support 1K I/O space granularity */
320 io_mask = PCI_IO_1K_RANGE_MASK;
321 io_granularity = 0x400;
322 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324 res = child->resource[0];
325 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
326 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600327 base = (io_base_lo & io_mask) << 8;
328 limit = (io_limit_lo & io_mask) << 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329
330 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
331 u16 io_base_hi, io_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600332
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
334 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600335 base |= ((unsigned long) io_base_hi << 16);
336 limit |= ((unsigned long) io_limit_hi << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337 }
338
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600339 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700341 region.start = base;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600342 region.end = limit + io_granularity - 1;
343 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600344 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700346}
347
Bill Pemberton15856ad2012-11-21 15:35:00 -0500348static void pci_read_bridge_mmio(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700349{
350 struct pci_dev *dev = child->self;
351 u16 mem_base_lo, mem_limit_lo;
352 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700353 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700354 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355
356 res = child->resource[1];
357 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
358 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600359 base = ((unsigned long) mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
360 limit = ((unsigned long) mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600361 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700363 region.start = base;
364 region.end = limit + 0xfffff;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700365 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600366 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700368}
369
Bill Pemberton15856ad2012-11-21 15:35:00 -0500370static void pci_read_bridge_mmio_pref(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700371{
372 struct pci_dev *dev = child->self;
373 u16 mem_base_lo, mem_limit_lo;
374 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700375 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700376 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377
378 res = child->resource[2];
379 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
380 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600381 base = ((unsigned long) mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
382 limit = ((unsigned long) mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383
384 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
385 u32 mem_base_hi, mem_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600386
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
388 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
389
390 /*
391 * Some bridges set the base > limit by default, and some
392 * (broken) BIOSes do not initialize them. If we find
393 * this, just assume they are not being used.
394 */
395 if (mem_base_hi <= mem_limit_hi) {
396#if BITS_PER_LONG == 64
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600397 base |= ((unsigned long) mem_base_hi) << 32;
398 limit |= ((unsigned long) mem_limit_hi) << 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399#else
400 if (mem_base_hi || mem_limit_hi) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600401 dev_err(&dev->dev, "can't handle 64-bit "
402 "address space for bridge\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403 return;
404 }
405#endif
406 }
407 }
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600408 if (base <= limit) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700409 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
410 IORESOURCE_MEM | IORESOURCE_PREFETCH;
411 if (res->flags & PCI_PREF_RANGE_TYPE_64)
412 res->flags |= IORESOURCE_MEM_64;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700413 region.start = base;
414 region.end = limit + 0xfffff;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700415 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600416 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417 }
418}
419
Bill Pemberton15856ad2012-11-21 15:35:00 -0500420void pci_read_bridge_bases(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700421{
422 struct pci_dev *dev = child->self;
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700423 struct resource *res;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700424 int i;
425
426 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
427 return;
428
Yinghai Lub918c622012-05-17 18:51:11 -0700429 dev_info(&dev->dev, "PCI bridge to %pR%s\n",
430 &child->busn_res,
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700431 dev->transparent ? " (subtractive decode)" : "");
432
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700433 pci_bus_remove_resources(child);
434 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
435 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
436
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700437 pci_read_bridge_io(child);
438 pci_read_bridge_mmio(child);
439 pci_read_bridge_mmio_pref(child);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700440
441 if (dev->transparent) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700442 pci_bus_for_each_resource(child->parent, res, i) {
443 if (res) {
444 pci_bus_add_resource(child, res,
445 PCI_SUBTRACTIVE_DECODE);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700446 dev_printk(KERN_DEBUG, &dev->dev,
447 " bridge window %pR (subtractive decode)\n",
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700448 res);
449 }
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700450 }
451 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700452}
453
Sam Ravnborg96bde062007-03-26 21:53:30 -0800454static struct pci_bus * pci_alloc_bus(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455{
456 struct pci_bus *b;
457
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100458 b = kzalloc(sizeof(*b), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459 if (b) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460 INIT_LIST_HEAD(&b->node);
461 INIT_LIST_HEAD(&b->children);
462 INIT_LIST_HEAD(&b->devices);
Alex Chiangf46753c2008-06-10 15:28:50 -0600463 INIT_LIST_HEAD(&b->slots);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700464 INIT_LIST_HEAD(&b->resources);
Matthew Wilcox3749c512009-12-13 08:11:32 -0500465 b->max_bus_speed = PCI_SPEED_UNKNOWN;
466 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467 }
468 return b;
469}
470
Yinghai Lu7b543662012-04-02 18:31:53 -0700471static struct pci_host_bridge *pci_alloc_host_bridge(struct pci_bus *b)
472{
473 struct pci_host_bridge *bridge;
474
475 bridge = kzalloc(sizeof(*bridge), GFP_KERNEL);
476 if (bridge) {
477 INIT_LIST_HEAD(&bridge->windows);
478 bridge->bus = b;
479 }
480
481 return bridge;
482}
483
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500484static unsigned char pcix_bus_speed[] = {
485 PCI_SPEED_UNKNOWN, /* 0 */
486 PCI_SPEED_66MHz_PCIX, /* 1 */
487 PCI_SPEED_100MHz_PCIX, /* 2 */
488 PCI_SPEED_133MHz_PCIX, /* 3 */
489 PCI_SPEED_UNKNOWN, /* 4 */
490 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
491 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
492 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
493 PCI_SPEED_UNKNOWN, /* 8 */
494 PCI_SPEED_66MHz_PCIX_266, /* 9 */
495 PCI_SPEED_100MHz_PCIX_266, /* A */
496 PCI_SPEED_133MHz_PCIX_266, /* B */
497 PCI_SPEED_UNKNOWN, /* C */
498 PCI_SPEED_66MHz_PCIX_533, /* D */
499 PCI_SPEED_100MHz_PCIX_533, /* E */
500 PCI_SPEED_133MHz_PCIX_533 /* F */
501};
502
Matthew Wilcox3749c512009-12-13 08:11:32 -0500503static unsigned char pcie_link_speed[] = {
504 PCI_SPEED_UNKNOWN, /* 0 */
505 PCIE_SPEED_2_5GT, /* 1 */
506 PCIE_SPEED_5_0GT, /* 2 */
Matthew Wilcox9dfd97f2009-12-13 08:11:35 -0500507 PCIE_SPEED_8_0GT, /* 3 */
Matthew Wilcox3749c512009-12-13 08:11:32 -0500508 PCI_SPEED_UNKNOWN, /* 4 */
509 PCI_SPEED_UNKNOWN, /* 5 */
510 PCI_SPEED_UNKNOWN, /* 6 */
511 PCI_SPEED_UNKNOWN, /* 7 */
512 PCI_SPEED_UNKNOWN, /* 8 */
513 PCI_SPEED_UNKNOWN, /* 9 */
514 PCI_SPEED_UNKNOWN, /* A */
515 PCI_SPEED_UNKNOWN, /* B */
516 PCI_SPEED_UNKNOWN, /* C */
517 PCI_SPEED_UNKNOWN, /* D */
518 PCI_SPEED_UNKNOWN, /* E */
519 PCI_SPEED_UNKNOWN /* F */
520};
521
522void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
523{
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700524 bus->cur_bus_speed = pcie_link_speed[linksta & PCI_EXP_LNKSTA_CLS];
Matthew Wilcox3749c512009-12-13 08:11:32 -0500525}
526EXPORT_SYMBOL_GPL(pcie_update_link_speed);
527
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500528static unsigned char agp_speeds[] = {
529 AGP_UNKNOWN,
530 AGP_1X,
531 AGP_2X,
532 AGP_4X,
533 AGP_8X
534};
535
536static enum pci_bus_speed agp_speed(int agp3, int agpstat)
537{
538 int index = 0;
539
540 if (agpstat & 4)
541 index = 3;
542 else if (agpstat & 2)
543 index = 2;
544 else if (agpstat & 1)
545 index = 1;
546 else
547 goto out;
548
549 if (agp3) {
550 index += 2;
551 if (index == 5)
552 index = 0;
553 }
554
555 out:
556 return agp_speeds[index];
557}
558
559
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500560static void pci_set_bus_speed(struct pci_bus *bus)
561{
562 struct pci_dev *bridge = bus->self;
563 int pos;
564
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500565 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
566 if (!pos)
567 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
568 if (pos) {
569 u32 agpstat, agpcmd;
570
571 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
572 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
573
574 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
575 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
576 }
577
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500578 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
579 if (pos) {
580 u16 status;
581 enum pci_bus_speed max;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500582
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700583 pci_read_config_word(bridge, pos + PCI_X_BRIDGE_SSTATUS,
584 &status);
585
586 if (status & PCI_X_SSTATUS_533MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500587 max = PCI_SPEED_133MHz_PCIX_533;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700588 } else if (status & PCI_X_SSTATUS_266MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500589 max = PCI_SPEED_133MHz_PCIX_266;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700590 } else if (status & PCI_X_SSTATUS_133MHZ) {
591 if ((status & PCI_X_SSTATUS_VERS) == PCI_X_SSTATUS_V2) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500592 max = PCI_SPEED_133MHz_PCIX_ECC;
593 } else {
594 max = PCI_SPEED_133MHz_PCIX;
595 }
596 } else {
597 max = PCI_SPEED_66MHz_PCIX;
598 }
599
600 bus->max_bus_speed = max;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700601 bus->cur_bus_speed = pcix_bus_speed[
602 (status & PCI_X_SSTATUS_FREQ) >> 6];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500603
604 return;
605 }
606
607 pos = pci_find_capability(bridge, PCI_CAP_ID_EXP);
608 if (pos) {
609 u32 linkcap;
610 u16 linksta;
611
Jiang Liu59875ae2012-07-24 17:20:06 +0800612 pcie_capability_read_dword(bridge, PCI_EXP_LNKCAP, &linkcap);
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700613 bus->max_bus_speed = pcie_link_speed[linkcap & PCI_EXP_LNKCAP_SLS];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500614
Jiang Liu59875ae2012-07-24 17:20:06 +0800615 pcie_capability_read_word(bridge, PCI_EXP_LNKSTA, &linksta);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500616 pcie_update_link_speed(bus, linksta);
617 }
618}
619
620
Adrian Bunkcbd4e052008-04-18 13:53:55 -0700621static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
622 struct pci_dev *bridge, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623{
624 struct pci_bus *child;
625 int i;
Yinghai Lu4f535092013-01-21 13:20:52 -0800626 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627
628 /*
629 * Allocate a new bus, and inherit stuff from the parent..
630 */
631 child = pci_alloc_bus();
632 if (!child)
633 return NULL;
634
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635 child->parent = parent;
636 child->ops = parent->ops;
637 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +0200638 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400640 /* initialize some portions of the bus device, but don't register it
Yinghai Lu4f535092013-01-21 13:20:52 -0800641 * now as the parent is not properly set up yet.
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400642 */
643 child->dev.class = &pcibus_class;
Kay Sievers1a927132008-10-30 02:17:49 +0100644 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645
646 /*
647 * Set up the primary, secondary and subordinate
648 * bus numbers.
649 */
Yinghai Lub918c622012-05-17 18:51:11 -0700650 child->number = child->busn_res.start = busnr;
651 child->primary = parent->busn_res.start;
652 child->busn_res.end = 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653
Yinghai Lu4f535092013-01-21 13:20:52 -0800654 if (!bridge) {
655 child->dev.parent = parent->bridge;
656 goto add_dev;
657 }
Yu Zhao3789fa82008-11-22 02:41:07 +0800658
659 child->self = bridge;
660 child->bridge = get_device(&bridge->dev);
Yinghai Lu4f535092013-01-21 13:20:52 -0800661 child->dev.parent = child->bridge;
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +1000662 pci_set_bus_of_node(child);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500663 pci_set_bus_speed(child);
664
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665 /* Set up default resource pointers and names.. */
Yu Zhaofde09c62008-11-22 02:39:32 +0800666 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
668 child->resource[i]->name = child->name;
669 }
670 bridge->subordinate = child;
671
Yinghai Lu4f535092013-01-21 13:20:52 -0800672add_dev:
673 ret = device_register(&child->dev);
674 WARN_ON(ret < 0);
675
676 /* Create legacy_io and legacy_mem files for this bus */
677 pci_create_legacy_files(child);
678
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679 return child;
680}
681
Sam Ravnborg451124a2008-02-02 22:33:43 +0100682struct pci_bus *__ref pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683{
684 struct pci_bus *child;
685
686 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700687 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +0800688 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800690 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700691 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692 return child;
693}
694
Sam Ravnborg96bde062007-03-26 21:53:30 -0800695static void pci_fixup_parent_subordinate_busnr(struct pci_bus *child, int max)
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700696{
697 struct pci_bus *parent = child->parent;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700698
699 /* Attempts to fix that up are really dangerous unless
700 we're going to re-assign all bus numbers. */
701 if (!pcibios_assign_all_busses())
702 return;
703
Yinghai Lub918c622012-05-17 18:51:11 -0700704 while (parent->parent && parent->busn_res.end < max) {
705 parent->busn_res.end = max;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700706 pci_write_config_byte(parent->self, PCI_SUBORDINATE_BUS, max);
707 parent = parent->parent;
708 }
709}
710
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711/*
712 * If it's a bridge, configure it and scan the bus behind it.
713 * For CardBus bridges, we don't scan behind as the devices will
714 * be handled by the bridge driver itself.
715 *
716 * We need to process bridges in two passes -- first we scan those
717 * already configured by the BIOS and after we are done with all of
718 * them, we proceed to assigning numbers to the remaining buses in
719 * order to avoid overlaps between old and new bus numbers.
720 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500721int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722{
723 struct pci_bus *child;
724 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +0100725 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726 u16 bctl;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600727 u8 primary, secondary, subordinate;
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100728 int broken = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729
730 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600731 primary = buses & 0xFF;
732 secondary = (buses >> 8) & 0xFF;
733 subordinate = (buses >> 16) & 0xFF;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600735 dev_dbg(&dev->dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
736 secondary, subordinate, pass);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737
Yinghai Lu71f6bd42012-01-30 12:25:24 +0100738 if (!primary && (primary != bus->number) && secondary && subordinate) {
739 dev_warn(&dev->dev, "Primary bus is hard wired to 0\n");
740 primary = bus->number;
741 }
742
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100743 /* Check if setup is sensible at all */
744 if (!pass &&
Yinghai Lu1965f662012-09-10 17:19:33 -0700745 (primary != bus->number || secondary <= bus->number ||
746 secondary > subordinate)) {
747 dev_info(&dev->dev, "bridge configuration invalid ([bus %02x-%02x]), reconfiguring\n",
748 secondary, subordinate);
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100749 broken = 1;
750 }
751
Linus Torvalds1da177e2005-04-16 15:20:36 -0700752 /* Disable MasterAbortMode during probing to avoid reporting
753 of bus errors (in some architectures) */
754 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
755 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
756 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
757
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600758 if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
759 !is_cardbus && !broken) {
760 unsigned int cmax;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761 /*
762 * Bus already configured by firmware, process it in the first
763 * pass and just note the configuration.
764 */
765 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000766 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700767
768 /*
769 * If we already got to this bus through a different bridge,
Alex Chiang74710de2009-03-20 14:56:10 -0600770 * don't re-add it. This can happen with the i450NX chipset.
771 *
772 * However, we continue to descend down the hierarchy and
773 * scan remaining child buses.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774 */
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600775 child = pci_find_bus(pci_domain_nr(bus), secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600776 if (!child) {
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600777 child = pci_add_new_bus(bus, dev, secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600778 if (!child)
779 goto out;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600780 child->primary = primary;
Yinghai Lubc76b732012-05-17 18:51:13 -0700781 pci_bus_insert_busn_res(child, secondary, subordinate);
Alex Chiang74710de2009-03-20 14:56:10 -0600782 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783 }
784
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785 cmax = pci_scan_child_bus(child);
786 if (cmax > max)
787 max = cmax;
Yinghai Lub918c622012-05-17 18:51:11 -0700788 if (child->busn_res.end > max)
789 max = child->busn_res.end;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790 } else {
791 /*
792 * We need to assign a number to this bus which we always
793 * do in the second pass.
794 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700795 if (!pass) {
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100796 if (pcibios_assign_all_busses() || broken)
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700797 /* Temporarily disable forwarding of the
798 configuration cycles on all bridges in
799 this bus segment to avoid possible
800 conflicts in the second pass between two
801 bridges programmed with overlapping
802 bus ranges. */
803 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
804 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000805 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700806 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807
808 /* Clear errors */
809 pci_write_config_word(dev, PCI_STATUS, 0xffff);
810
Rajesh Shahcc574502005-04-28 00:25:47 -0700811 /* Prevent assigning a bus number that already exists.
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800812 * This can happen when a bridge is hot-plugged, so in
813 * this case we only re-scan this bus. */
814 child = pci_find_bus(pci_domain_nr(bus), max+1);
815 if (!child) {
816 child = pci_add_new_bus(bus, dev, ++max);
817 if (!child)
818 goto out;
Yinghai Lubc76b732012-05-17 18:51:13 -0700819 pci_bus_insert_busn_res(child, max, 0xff);
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800820 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821 buses = (buses & 0xff000000)
822 | ((unsigned int)(child->primary) << 0)
Yinghai Lub918c622012-05-17 18:51:11 -0700823 | ((unsigned int)(child->busn_res.start) << 8)
824 | ((unsigned int)(child->busn_res.end) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700825
826 /*
827 * yenta.c forces a secondary latency timer of 176.
828 * Copy that behaviour here.
829 */
830 if (is_cardbus) {
831 buses &= ~0xff000000;
832 buses |= CARDBUS_LATENCY_TIMER << 24;
833 }
Jesper Juhl7c867c82011-01-24 21:14:33 +0100834
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835 /*
836 * We need to blast all three values with a single write.
837 */
838 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
839
840 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -0700841 child->bridge_ctl = bctl;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700842 /*
843 * Adjust subordinate busnr in parent buses.
844 * We do this before scanning for children because
845 * some devices may not be detected if the bios
846 * was lazy.
847 */
848 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849 /* Now we can scan all subordinate buses... */
850 max = pci_scan_child_bus(child);
Kristen Accardie3ac86d2006-01-17 16:57:01 -0800851 /*
852 * now fix it up again since we have found
853 * the real value of max.
854 */
855 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856 } else {
857 /*
858 * For CardBus bridges, we leave 4 bus numbers
859 * as cards with a PCI-to-PCI bridge can be
860 * inserted later.
861 */
Dominik Brodowski49887942005-12-08 16:53:12 +0100862 for (i=0; i<CARDBUS_RESERVE_BUSNR; i++) {
863 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -0700864 if (pci_find_bus(pci_domain_nr(bus),
865 max+i+1))
866 break;
Dominik Brodowski49887942005-12-08 16:53:12 +0100867 while (parent->parent) {
868 if ((!pcibios_assign_all_busses()) &&
Yinghai Lub918c622012-05-17 18:51:11 -0700869 (parent->busn_res.end > max) &&
870 (parent->busn_res.end <= max+i)) {
Dominik Brodowski49887942005-12-08 16:53:12 +0100871 j = 1;
872 }
873 parent = parent->parent;
874 }
875 if (j) {
876 /*
877 * Often, there are two cardbus bridges
878 * -- try to leave one valid bus number
879 * for each one.
880 */
881 i /= 2;
882 break;
883 }
884 }
Rajesh Shahcc574502005-04-28 00:25:47 -0700885 max += i;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700886 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700887 }
888 /*
889 * Set the subordinate bus number to its real value.
890 */
Yinghai Lubc76b732012-05-17 18:51:13 -0700891 pci_bus_update_busn_res_end(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700892 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
893 }
894
Gary Hadecb3576f2008-02-08 14:00:52 -0800895 sprintf(child->name,
896 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
897 pci_domain_nr(bus), child->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200899 /* Has only triggered on CardBus, fixup is in yenta_socket */
Dominik Brodowski49887942005-12-08 16:53:12 +0100900 while (bus->parent) {
Yinghai Lub918c622012-05-17 18:51:11 -0700901 if ((child->busn_res.end > bus->busn_res.end) ||
902 (child->number > bus->busn_res.end) ||
Dominik Brodowski49887942005-12-08 16:53:12 +0100903 (child->number < bus->number) ||
Yinghai Lub918c622012-05-17 18:51:11 -0700904 (child->busn_res.end < bus->number)) {
905 dev_info(&child->dev, "%pR %s "
906 "hidden behind%s bridge %s %pR\n",
907 &child->busn_res,
908 (bus->number > child->busn_res.end &&
909 bus->busn_res.end < child->number) ?
Joe Perchesa6f29a92007-11-19 17:48:29 -0800910 "wholly" : "partially",
911 bus->self->transparent ? " transparent" : "",
Bjorn Helgaas865df572009-11-04 10:32:57 -0700912 dev_name(&bus->dev),
Yinghai Lub918c622012-05-17 18:51:11 -0700913 &bus->busn_res);
Dominik Brodowski49887942005-12-08 16:53:12 +0100914 }
915 bus = bus->parent;
916 }
917
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000918out:
919 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
920
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921 return max;
922}
923
924/*
925 * Read interrupt line and base address registers.
926 * The architecture-dependent code can tweak these, of course.
927 */
928static void pci_read_irq(struct pci_dev *dev)
929{
930 unsigned char irq;
931
932 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff782005-11-02 16:24:32 -0800933 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934 if (irq)
935 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
936 dev->irq = irq;
937}
938
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000939void set_pcie_port_type(struct pci_dev *pdev)
Yu Zhao480b93b2009-03-20 11:25:14 +0800940{
941 int pos;
942 u16 reg16;
943
944 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
945 if (!pos)
946 return;
947 pdev->is_pcie = 1;
Kenji Kaneshige0efea002009-11-05 12:05:11 +0900948 pdev->pcie_cap = pos;
Yu Zhao480b93b2009-03-20 11:25:14 +0800949 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
Yijing Wang786e2282012-07-24 17:20:02 +0800950 pdev->pcie_flags_reg = reg16;
Jon Masonb03e7492011-07-20 15:20:54 -0500951 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
952 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
Yu Zhao480b93b2009-03-20 11:25:14 +0800953}
954
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000955void set_pcie_hotplug_bridge(struct pci_dev *pdev)
Eric W. Biederman28760482009-09-09 14:09:24 -0700956{
Eric W. Biederman28760482009-09-09 14:09:24 -0700957 u32 reg32;
958
Jiang Liu59875ae2012-07-24 17:20:06 +0800959 pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &reg32);
Eric W. Biederman28760482009-09-09 14:09:24 -0700960 if (reg32 & PCI_EXP_SLTCAP_HPC)
961 pdev->is_hotplug_bridge = 1;
962}
963
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +0200964#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -0800965
Linus Torvalds1da177e2005-04-16 15:20:36 -0700966/**
967 * pci_setup_device - fill in class and map information of a device
968 * @dev: the device structure to fill
969 *
970 * Initialize the device structure with information about the device's
971 * vendor,class,memory and IO-space addresses,IRQ lines etc.
972 * Called at initialisation of the PCI subsystem and by CardBus services.
Yu Zhao480b93b2009-03-20 11:25:14 +0800973 * Returns 0 on success and negative if unknown type of device (not normal,
974 * bridge or CardBus).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700975 */
Yu Zhao480b93b2009-03-20 11:25:14 +0800976int pci_setup_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700977{
978 u32 class;
Yu Zhao480b93b2009-03-20 11:25:14 +0800979 u8 hdr_type;
980 struct pci_slot *slot;
Gabe Blackbc577d22009-10-06 10:45:19 -0500981 int pos = 0;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700982 struct pci_bus_region region;
983 struct resource *res;
Yu Zhao480b93b2009-03-20 11:25:14 +0800984
985 if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
986 return -EIO;
987
988 dev->sysdata = dev->bus->sysdata;
989 dev->dev.parent = dev->bus->bridge;
990 dev->dev.bus = &pci_bus_type;
991 dev->hdr_type = hdr_type & 0x7f;
992 dev->multifunction = !!(hdr_type & 0x80);
Yu Zhao480b93b2009-03-20 11:25:14 +0800993 dev->error_state = pci_channel_io_normal;
994 set_pcie_port_type(dev);
995
996 list_for_each_entry(slot, &dev->bus->slots, list)
997 if (PCI_SLOT(dev->devfn) == slot->number)
998 dev->slot = slot;
999
1000 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
1001 set this higher, assuming the system even supports it. */
1002 dev->dma_mask = 0xffffffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001003
Greg Kroah-Hartmaneebfcfb2008-07-02 13:24:49 -07001004 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
1005 dev->bus->number, PCI_SLOT(dev->devfn),
1006 PCI_FUNC(dev->devfn));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001007
1008 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
Auke Kokb8a3a522007-06-08 15:46:30 -07001009 dev->revision = class & 0xff;
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001010 dev->class = class >> 8; /* upper 3 bytes */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001011
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001012 dev_printk(KERN_DEBUG, &dev->dev, "[%04x:%04x] type %02x class %#08x\n",
1013 dev->vendor, dev->device, dev->hdr_type, dev->class);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001014
Yu Zhao853346e2009-03-21 22:05:11 +08001015 /* need to have dev->class ready */
1016 dev->cfg_size = pci_cfg_space_size(dev);
1017
Linus Torvalds1da177e2005-04-16 15:20:36 -07001018 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -07001019 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001020
1021 /* Early fixups, before probing the BARs */
1022 pci_fixup_device(pci_fixup_early, dev);
Yu Zhaof79b1b12009-05-28 00:25:05 +08001023 /* device class may be changed after fixup */
1024 class = dev->class >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001025
1026 switch (dev->hdr_type) { /* header type */
1027 case PCI_HEADER_TYPE_NORMAL: /* standard header */
1028 if (class == PCI_CLASS_BRIDGE_PCI)
1029 goto bad;
1030 pci_read_irq(dev);
1031 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
1032 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1033 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +01001034
1035 /*
1036 * Do the ugly legacy mode stuff here rather than broken chip
1037 * quirk code. Legacy mode ATA controllers have fixed
1038 * addresses. These are not always echoed in BAR0-3, and
1039 * BAR0-3 in a few cases contain junk!
1040 */
1041 if (class == PCI_CLASS_STORAGE_IDE) {
1042 u8 progif;
1043 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
1044 if ((progif & 1) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001045 region.start = 0x1F0;
1046 region.end = 0x1F7;
1047 res = &dev->resource[0];
1048 res->flags = LEGACY_IO_RESOURCE;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -07001049 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001050 region.start = 0x3F6;
1051 region.end = 0x3F6;
1052 res = &dev->resource[1];
1053 res->flags = LEGACY_IO_RESOURCE;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -07001054 pcibios_bus_to_resource(dev, res, &region);
Alan Cox368c73d2006-10-04 00:41:26 +01001055 }
1056 if ((progif & 4) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001057 region.start = 0x170;
1058 region.end = 0x177;
1059 res = &dev->resource[2];
1060 res->flags = LEGACY_IO_RESOURCE;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -07001061 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001062 region.start = 0x376;
1063 region.end = 0x376;
1064 res = &dev->resource[3];
1065 res->flags = LEGACY_IO_RESOURCE;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -07001066 pcibios_bus_to_resource(dev, res, &region);
Alan Cox368c73d2006-10-04 00:41:26 +01001067 }
1068 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001069 break;
1070
1071 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
1072 if (class != PCI_CLASS_BRIDGE_PCI)
1073 goto bad;
1074 /* The PCI-to-PCI bridge spec requires that subtractive
1075 decoding (i.e. transparent) bridge must have programming
1076 interface code of 0x01. */
Kristen Accardi3efd2732005-11-02 16:55:49 -08001077 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001078 dev->transparent = ((dev->class & 0xff) == 1);
1079 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
Eric W. Biederman28760482009-09-09 14:09:24 -07001080 set_pcie_hotplug_bridge(dev);
Gabe Blackbc577d22009-10-06 10:45:19 -05001081 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1082 if (pos) {
1083 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1084 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1085 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001086 break;
1087
1088 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
1089 if (class != PCI_CLASS_BRIDGE_CARDBUS)
1090 goto bad;
1091 pci_read_irq(dev);
1092 pci_read_bases(dev, 1, 0);
1093 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1094 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
1095 break;
1096
1097 default: /* unknown header */
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06001098 dev_err(&dev->dev, "unknown header type %02x, "
1099 "ignoring device\n", dev->hdr_type);
Yu Zhao480b93b2009-03-20 11:25:14 +08001100 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001101
1102 bad:
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001103 dev_err(&dev->dev, "ignoring class %#08x (doesn't match header "
1104 "type %02x)\n", dev->class, dev->hdr_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001105 dev->class = PCI_CLASS_NOT_DEFINED;
1106 }
1107
1108 /* We found a fine healthy device, go go go... */
1109 return 0;
1110}
1111
Zhao, Yu201de562008-10-13 19:49:55 +08001112static void pci_release_capabilities(struct pci_dev *dev)
1113{
1114 pci_vpd_release(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001115 pci_iov_release(dev);
Yinghai Luf7968412012-02-11 00:18:30 -08001116 pci_free_cap_save_buffers(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001117}
1118
Linus Torvalds1da177e2005-04-16 15:20:36 -07001119/**
1120 * pci_release_dev - free a pci device structure when all users of it are finished.
1121 * @dev: device that's been disconnected
1122 *
1123 * Will be called only by the device core when all users of this pci device are
1124 * done.
1125 */
1126static void pci_release_dev(struct device *dev)
1127{
1128 struct pci_dev *pci_dev;
1129
1130 pci_dev = to_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001131 pci_release_capabilities(pci_dev);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001132 pci_release_of_node(pci_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001133 kfree(pci_dev);
1134}
1135
1136/**
1137 * pci_cfg_space_size - get the configuration space size of the PCI device.
Randy Dunlap8f7020d2005-10-23 11:57:38 -07001138 * @dev: PCI device
Linus Torvalds1da177e2005-04-16 15:20:36 -07001139 *
1140 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1141 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1142 * access it. Maybe we don't have a way to generate extended config space
1143 * accesses, or the device is behind a reverse Express bridge. So we try
1144 * reading the dword at 0x100 which must either be 0 or a valid extended
1145 * capability header.
1146 */
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001147int pci_cfg_space_size_ext(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001148{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001149 u32 status;
Zhao, Yu557848c2008-10-13 19:18:07 +08001150 int pos = PCI_CFG_SPACE_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001151
Zhao, Yu557848c2008-10-13 19:18:07 +08001152 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001153 goto fail;
1154 if (status == 0xffffffff)
1155 goto fail;
1156
1157 return PCI_CFG_SPACE_EXP_SIZE;
1158
1159 fail:
1160 return PCI_CFG_SPACE_SIZE;
1161}
1162
Yinghai Lu57741a72008-02-15 01:32:50 -08001163int pci_cfg_space_size(struct pci_dev *dev)
1164{
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001165 int pos;
1166 u32 status;
Yinghai Ludfadd9ed2009-03-08 21:35:37 -07001167 u16 class;
1168
1169 class = dev->class >> 8;
1170 if (class == PCI_CLASS_BRIDGE_HOST)
1171 return pci_cfg_space_size_ext(dev);
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001172
Jiang Liu59875ae2012-07-24 17:20:06 +08001173 if (!pci_is_pcie(dev)) {
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001174 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1175 if (!pos)
1176 goto fail;
1177
1178 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1179 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
1180 goto fail;
1181 }
1182
1183 return pci_cfg_space_size_ext(dev);
1184
1185 fail:
1186 return PCI_CFG_SPACE_SIZE;
Yinghai Lu57741a72008-02-15 01:32:50 -08001187}
1188
Linus Torvalds1da177e2005-04-16 15:20:36 -07001189static void pci_release_bus_bridge_dev(struct device *dev)
1190{
Yinghai Lu7b543662012-04-02 18:31:53 -07001191 struct pci_host_bridge *bridge = to_pci_host_bridge(dev);
1192
Yinghai Lu4fa26492012-04-02 18:31:53 -07001193 if (bridge->release_fn)
1194 bridge->release_fn(bridge);
Yinghai Lu7b543662012-04-02 18:31:53 -07001195
1196 pci_free_resource_list(&bridge->windows);
1197
1198 kfree(bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001199}
1200
Michael Ellerman65891212007-04-05 17:19:08 +10001201struct pci_dev *alloc_pci_dev(void)
1202{
1203 struct pci_dev *dev;
1204
1205 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
1206 if (!dev)
1207 return NULL;
1208
Michael Ellerman65891212007-04-05 17:19:08 +10001209 INIT_LIST_HEAD(&dev->bus_list);
Brian King88e7b162013-04-08 03:05:07 +00001210 dev->dev.type = &pci_dev_type;
Michael Ellerman65891212007-04-05 17:19:08 +10001211
1212 return dev;
1213}
1214EXPORT_SYMBOL(alloc_pci_dev);
1215
Yinghai Luefdc87d2012-01-27 10:55:10 -08001216bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
1217 int crs_timeout)
1218{
1219 int delay = 1;
1220
1221 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1222 return false;
1223
1224 /* some broken boards return 0 or ~0 if a slot is empty: */
1225 if (*l == 0xffffffff || *l == 0x00000000 ||
1226 *l == 0x0000ffff || *l == 0xffff0000)
1227 return false;
1228
1229 /* Configuration request Retry Status */
1230 while (*l == 0xffff0001) {
1231 if (!crs_timeout)
1232 return false;
1233
1234 msleep(delay);
1235 delay *= 2;
1236 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1237 return false;
1238 /* Card hasn't responded in 60 seconds? Must be stuck. */
1239 if (delay > crs_timeout) {
1240 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not "
1241 "responding\n", pci_domain_nr(bus),
1242 bus->number, PCI_SLOT(devfn),
1243 PCI_FUNC(devfn));
1244 return false;
1245 }
1246 }
1247
1248 return true;
1249}
1250EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
1251
Linus Torvalds1da177e2005-04-16 15:20:36 -07001252/*
1253 * Read the config data for a PCI device, sanity-check it
1254 * and fill in the dev structure...
1255 */
Adrian Bunk7f7b5de2008-04-18 13:53:55 -07001256static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001257{
1258 struct pci_dev *dev;
1259 u32 l;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001260
Yinghai Luefdc87d2012-01-27 10:55:10 -08001261 if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001262 return NULL;
1263
Michael Ellermanbab41e92007-04-05 17:19:09 +10001264 dev = alloc_pci_dev();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001265 if (!dev)
1266 return NULL;
1267
Linus Torvalds1da177e2005-04-16 15:20:36 -07001268 dev->bus = bus;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001269 dev->devfn = devfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001270 dev->vendor = l & 0xffff;
1271 dev->device = (l >> 16) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001272
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001273 pci_set_of_node(dev);
1274
Yu Zhao480b93b2009-03-20 11:25:14 +08001275 if (pci_setup_device(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001276 kfree(dev);
1277 return NULL;
1278 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001279
1280 return dev;
1281}
1282
Zhao, Yu201de562008-10-13 19:49:55 +08001283static void pci_init_capabilities(struct pci_dev *dev)
1284{
1285 /* MSI/MSI-X list */
1286 pci_msi_init_pci_dev(dev);
1287
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001288 /* Buffers for saving PCIe and PCI-X capabilities */
1289 pci_allocate_cap_save_buffers(dev);
1290
Zhao, Yu201de562008-10-13 19:49:55 +08001291 /* Power Management */
1292 pci_pm_init(dev);
1293
1294 /* Vital Product Data */
1295 pci_vpd_pci22_init(dev);
Yu Zhao58c3a722008-10-14 14:02:53 +08001296
1297 /* Alternative Routing-ID Forwarding */
Yijing Wang31ab2472013-01-15 11:12:17 +08001298 pci_configure_ari(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001299
1300 /* Single Root I/O Virtualization */
1301 pci_iov_init(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07001302
1303 /* Enable ACS P2P upstream forwarding */
Chris Wright5d990b62009-12-04 12:15:21 -08001304 pci_enable_acs(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001305}
1306
Sam Ravnborg96bde062007-03-26 21:53:30 -08001307void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001308{
Yinghai Lu4f535092013-01-21 13:20:52 -08001309 int ret;
1310
Linus Torvalds1da177e2005-04-16 15:20:36 -07001311 device_initialize(&dev->dev);
1312 dev->dev.release = pci_release_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001313
Yinghai Lu7629d192013-01-21 13:20:44 -08001314 set_dev_node(&dev->dev, pcibus_to_node(bus));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001315 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001316 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001317 dev->dev.coherent_dma_mask = 0xffffffffull;
1318
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001319 pci_set_dma_max_seg_size(dev, 65536);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08001320 pci_set_dma_seg_boundary(dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001321
Linus Torvalds1da177e2005-04-16 15:20:36 -07001322 /* Fix up broken headers */
1323 pci_fixup_device(pci_fixup_header, dev);
1324
Yinghai Lu2069ecf2012-02-15 21:40:31 -08001325 /* moved out from quirk header fixup code */
1326 pci_reassigndev_resource_alignment(dev);
1327
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001328 /* Clear the state_saved flag. */
1329 dev->state_saved = false;
1330
Zhao, Yu201de562008-10-13 19:49:55 +08001331 /* Initialize various capabilities */
1332 pci_init_capabilities(dev);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001333
Linus Torvalds1da177e2005-04-16 15:20:36 -07001334 /*
1335 * Add the device to our list of discovered devices
1336 * and the bus list for fixup functions, etc.
1337 */
Zhang Yanmind71374d2006-06-02 12:35:43 +08001338 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001339 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001340 up_write(&pci_bus_sem);
Yinghai Lu4f535092013-01-21 13:20:52 -08001341
1342 pci_fixup_device(pci_fixup_final, dev);
1343 ret = pcibios_add_device(dev);
1344 WARN_ON(ret < 0);
1345
1346 /* Notifier could use PCI capabilities */
1347 dev->match_driver = false;
1348 ret = device_add(&dev->dev);
1349 WARN_ON(ret < 0);
1350
1351 pci_proc_attach_device(dev);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001352}
1353
Sam Ravnborg451124a2008-02-02 22:33:43 +01001354struct pci_dev *__ref pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001355{
1356 struct pci_dev *dev;
1357
Trent Piepho90bdb312009-03-20 14:56:00 -06001358 dev = pci_get_slot(bus, devfn);
1359 if (dev) {
1360 pci_dev_put(dev);
1361 return dev;
1362 }
1363
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001364 dev = pci_scan_device(bus, devfn);
1365 if (!dev)
1366 return NULL;
1367
1368 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001369
1370 return dev;
1371}
Adrian Bunkb73e9682007-11-21 15:07:11 -08001372EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001373
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001374static unsigned next_fn(struct pci_bus *bus, struct pci_dev *dev, unsigned fn)
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001375{
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001376 int pos;
1377 u16 cap = 0;
1378 unsigned next_fn;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001379
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001380 if (pci_ari_enabled(bus)) {
1381 if (!dev)
1382 return 0;
1383 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
1384 if (!pos)
1385 return 0;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001386
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001387 pci_read_config_word(dev, pos + PCI_ARI_CAP, &cap);
1388 next_fn = PCI_ARI_CAP_NFN(cap);
1389 if (next_fn <= fn)
1390 return 0; /* protect against malformed list */
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001391
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001392 return next_fn;
1393 }
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001394
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001395 /* dev may be NULL for non-contiguous multifunction devices */
1396 if (!dev || dev->multifunction)
1397 return (fn + 1) % 8;
1398
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001399 return 0;
1400}
1401
1402static int only_one_child(struct pci_bus *bus)
1403{
1404 struct pci_dev *parent = bus->self;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001405
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001406 if (!parent || !pci_is_pcie(parent))
1407 return 0;
Yijing Wang62f87c02012-07-24 17:20:03 +08001408 if (pci_pcie_type(parent) == PCI_EXP_TYPE_ROOT_PORT)
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001409 return 1;
Yijing Wang62f87c02012-07-24 17:20:03 +08001410 if (pci_pcie_type(parent) == PCI_EXP_TYPE_DOWNSTREAM &&
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001411 !pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS))
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001412 return 1;
1413 return 0;
1414}
1415
Linus Torvalds1da177e2005-04-16 15:20:36 -07001416/**
1417 * pci_scan_slot - scan a PCI slot on a bus for devices.
1418 * @bus: PCI bus to scan
1419 * @devfn: slot number to scan (must have zero function.)
1420 *
1421 * Scan a PCI slot on the specified PCI bus for devices, adding
1422 * discovered devices to the @bus->devices list. New devices
Greg Kroah-Hartman8a1bc902008-02-14 14:56:56 -08001423 * will not have is_added set.
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001424 *
1425 * Returns the number of new devices found.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001426 */
Sam Ravnborg96bde062007-03-26 21:53:30 -08001427int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001428{
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001429 unsigned fn, nr = 0;
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001430 struct pci_dev *dev;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001431
1432 if (only_one_child(bus) && (devfn > 0))
1433 return 0; /* Already scanned the entire slot */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001434
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001435 dev = pci_scan_single_device(bus, devfn);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001436 if (!dev)
1437 return 0;
1438 if (!dev->is_added)
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001439 nr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001440
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001441 for (fn = next_fn(bus, dev, 0); fn > 0; fn = next_fn(bus, dev, fn)) {
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001442 dev = pci_scan_single_device(bus, devfn + fn);
1443 if (dev) {
1444 if (!dev->is_added)
1445 nr++;
1446 dev->multifunction = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001447 }
1448 }
Shaohua Li7d715a62008-02-25 09:46:41 +08001449
Shaohua Li149e1632008-07-23 10:32:31 +08001450 /* only one slot has pcie device */
1451 if (bus->self && nr)
Shaohua Li7d715a62008-02-25 09:46:41 +08001452 pcie_aspm_init_link_state(bus->self);
1453
Linus Torvalds1da177e2005-04-16 15:20:36 -07001454 return nr;
1455}
1456
Jon Masonb03e7492011-07-20 15:20:54 -05001457static int pcie_find_smpss(struct pci_dev *dev, void *data)
1458{
1459 u8 *smpss = data;
1460
1461 if (!pci_is_pcie(dev))
1462 return 0;
1463
1464 /* For PCIE hotplug enabled slots not connected directly to a
1465 * PCI-E root port, there can be problems when hotplugging
1466 * devices. This is due to the possibility of hotplugging a
1467 * device into the fabric with a smaller MPS that the devices
1468 * currently running have configured. Modifying the MPS on the
1469 * running devices could cause a fatal bus error due to an
1470 * incoming frame being larger than the newly configured MPS.
1471 * To work around this, the MPS for the entire fabric must be
1472 * set to the minimum size. Any devices hotplugged into this
1473 * fabric will have the minimum MPS set. If the PCI hotplug
1474 * slot is directly connected to the root port and there are not
1475 * other devices on the fabric (which seems to be the most
1476 * common case), then this is not an issue and MPS discovery
1477 * will occur as normal.
1478 */
1479 if (dev->is_hotplug_bridge && (!list_is_singular(&dev->bus->devices) ||
Benjamin Herrenschmidt1a4b1a42011-09-13 15:16:33 -03001480 (dev->bus->self &&
Yijing Wang62f87c02012-07-24 17:20:03 +08001481 pci_pcie_type(dev->bus->self) != PCI_EXP_TYPE_ROOT_PORT)))
Jon Masonb03e7492011-07-20 15:20:54 -05001482 *smpss = 0;
1483
1484 if (*smpss > dev->pcie_mpss)
1485 *smpss = dev->pcie_mpss;
1486
1487 return 0;
1488}
1489
1490static void pcie_write_mps(struct pci_dev *dev, int mps)
1491{
Jon Mason62f392e2011-10-14 14:56:14 -05001492 int rc;
Jon Masonb03e7492011-07-20 15:20:54 -05001493
1494 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
Jon Mason62f392e2011-10-14 14:56:14 -05001495 mps = 128 << dev->pcie_mpss;
Jon Masonb03e7492011-07-20 15:20:54 -05001496
Yijing Wang62f87c02012-07-24 17:20:03 +08001497 if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT &&
1498 dev->bus->self)
Jon Mason62f392e2011-10-14 14:56:14 -05001499 /* For "Performance", the assumption is made that
Jon Masonb03e7492011-07-20 15:20:54 -05001500 * downstream communication will never be larger than
1501 * the MRRS. So, the MPS only needs to be configured
1502 * for the upstream communication. This being the case,
1503 * walk from the top down and set the MPS of the child
1504 * to that of the parent bus.
Jon Mason62f392e2011-10-14 14:56:14 -05001505 *
1506 * Configure the device MPS with the smaller of the
1507 * device MPSS or the bridge MPS (which is assumed to be
1508 * properly configured at this point to the largest
1509 * allowable MPS based on its parent bus).
Jon Masonb03e7492011-07-20 15:20:54 -05001510 */
Jon Mason62f392e2011-10-14 14:56:14 -05001511 mps = min(mps, pcie_get_mps(dev->bus->self));
Jon Masonb03e7492011-07-20 15:20:54 -05001512 }
1513
1514 rc = pcie_set_mps(dev, mps);
1515 if (rc)
1516 dev_err(&dev->dev, "Failed attempting to set the MPS\n");
1517}
1518
Jon Mason62f392e2011-10-14 14:56:14 -05001519static void pcie_write_mrrs(struct pci_dev *dev)
Jon Masonb03e7492011-07-20 15:20:54 -05001520{
Jon Mason62f392e2011-10-14 14:56:14 -05001521 int rc, mrrs;
Jon Masonb03e7492011-07-20 15:20:54 -05001522
Jon Masoned2888e2011-09-08 16:41:18 -05001523 /* In the "safe" case, do not configure the MRRS. There appear to be
1524 * issues with setting MRRS to 0 on a number of devices.
1525 */
Jon Masoned2888e2011-09-08 16:41:18 -05001526 if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
1527 return;
Jon Masonb03e7492011-07-20 15:20:54 -05001528
Jon Masoned2888e2011-09-08 16:41:18 -05001529 /* For Max performance, the MRRS must be set to the largest supported
1530 * value. However, it cannot be configured larger than the MPS the
Jon Mason62f392e2011-10-14 14:56:14 -05001531 * device or the bus can support. This should already be properly
1532 * configured by a prior call to pcie_write_mps.
Jon Masoned2888e2011-09-08 16:41:18 -05001533 */
Jon Mason62f392e2011-10-14 14:56:14 -05001534 mrrs = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001535
1536 /* MRRS is a R/W register. Invalid values can be written, but a
Jon Masoned2888e2011-09-08 16:41:18 -05001537 * subsequent read will verify if the value is acceptable or not.
Jon Masonb03e7492011-07-20 15:20:54 -05001538 * If the MRRS value provided is not acceptable (e.g., too large),
1539 * shrink the value until it is acceptable to the HW.
1540 */
1541 while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
1542 rc = pcie_set_readrq(dev, mrrs);
Jon Mason62f392e2011-10-14 14:56:14 -05001543 if (!rc)
1544 break;
Jon Masonb03e7492011-07-20 15:20:54 -05001545
Jon Mason62f392e2011-10-14 14:56:14 -05001546 dev_warn(&dev->dev, "Failed attempting to set the MRRS\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001547 mrrs /= 2;
1548 }
Jon Mason62f392e2011-10-14 14:56:14 -05001549
1550 if (mrrs < 128)
1551 dev_err(&dev->dev, "MRRS was unable to be configured with a "
1552 "safe value. If problems are experienced, try running "
1553 "with pci=pcie_bus_safe.\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001554}
1555
1556static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
1557{
Jon Masona513a992011-10-14 14:56:16 -05001558 int mps, orig_mps;
Jon Masonb03e7492011-07-20 15:20:54 -05001559
1560 if (!pci_is_pcie(dev))
1561 return 0;
1562
Jon Masona513a992011-10-14 14:56:16 -05001563 mps = 128 << *(u8 *)data;
1564 orig_mps = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001565
1566 pcie_write_mps(dev, mps);
Jon Mason62f392e2011-10-14 14:56:14 -05001567 pcie_write_mrrs(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001568
Jon Masona513a992011-10-14 14:56:16 -05001569 dev_info(&dev->dev, "PCI-E Max Payload Size set to %4d/%4d (was %4d), "
1570 "Max Read Rq %4d\n", pcie_get_mps(dev), 128 << dev->pcie_mpss,
1571 orig_mps, pcie_get_readrq(dev));
Jon Masonb03e7492011-07-20 15:20:54 -05001572
1573 return 0;
1574}
1575
Jon Masona513a992011-10-14 14:56:16 -05001576/* pcie_bus_configure_settings requires that pci_walk_bus work in a top-down,
Jon Masonb03e7492011-07-20 15:20:54 -05001577 * parents then children fashion. If this changes, then this code will not
1578 * work as designed.
1579 */
1580void pcie_bus_configure_settings(struct pci_bus *bus, u8 mpss)
1581{
Jon Mason5f39e672011-10-03 09:50:20 -05001582 u8 smpss;
Jon Masonb03e7492011-07-20 15:20:54 -05001583
Jon Masonb03e7492011-07-20 15:20:54 -05001584 if (!pci_is_pcie(bus->self))
1585 return;
1586
Jon Mason5f39e672011-10-03 09:50:20 -05001587 if (pcie_bus_config == PCIE_BUS_TUNE_OFF)
1588 return;
1589
1590 /* FIXME - Peer to peer DMA is possible, though the endpoint would need
1591 * to be aware to the MPS of the destination. To work around this,
1592 * simply force the MPS of the entire system to the smallest possible.
1593 */
1594 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
1595 smpss = 0;
1596
Jon Masonb03e7492011-07-20 15:20:54 -05001597 if (pcie_bus_config == PCIE_BUS_SAFE) {
Jon Mason5f39e672011-10-03 09:50:20 -05001598 smpss = mpss;
1599
Jon Masonb03e7492011-07-20 15:20:54 -05001600 pcie_find_smpss(bus->self, &smpss);
1601 pci_walk_bus(bus, pcie_find_smpss, &smpss);
1602 }
1603
1604 pcie_bus_configure_set(bus->self, &smpss);
1605 pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
1606}
Jon Masondebc3b72011-08-02 00:01:18 -05001607EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
Jon Masonb03e7492011-07-20 15:20:54 -05001608
Bill Pemberton15856ad2012-11-21 15:35:00 -05001609unsigned int pci_scan_child_bus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001610{
Yinghai Lub918c622012-05-17 18:51:11 -07001611 unsigned int devfn, pass, max = bus->busn_res.start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001612 struct pci_dev *dev;
1613
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001614 dev_dbg(&bus->dev, "scanning bus\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001615
1616 /* Go find them, Rover! */
1617 for (devfn = 0; devfn < 0x100; devfn += 8)
1618 pci_scan_slot(bus, devfn);
1619
Yu Zhaoa28724b2009-03-20 11:25:13 +08001620 /* Reserve buses for SR-IOV capability. */
1621 max += pci_iov_bus_range(bus);
1622
Linus Torvalds1da177e2005-04-16 15:20:36 -07001623 /*
1624 * After performing arch-dependent fixup of the bus, look behind
1625 * all PCI-to-PCI bridges on this bus.
1626 */
Alex Chiang74710de2009-03-20 14:56:10 -06001627 if (!bus->is_added) {
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001628 dev_dbg(&bus->dev, "fixups for bus\n");
Alex Chiang74710de2009-03-20 14:56:10 -06001629 pcibios_fixup_bus(bus);
1630 if (pci_is_root_bus(bus))
1631 bus->is_added = 1;
1632 }
1633
Linus Torvalds1da177e2005-04-16 15:20:36 -07001634 for (pass=0; pass < 2; pass++)
1635 list_for_each_entry(dev, &bus->devices, bus_list) {
1636 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
1637 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
1638 max = pci_scan_bridge(bus, dev, max, pass);
1639 }
1640
1641 /*
1642 * We've scanned the bus and so we know all about what's on
1643 * the other side of any bridges that may be on this bus plus
1644 * any devices.
1645 *
1646 * Return how far we've got finding sub-buses.
1647 */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001648 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001649 return max;
1650}
1651
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01001652/**
1653 * pcibios_root_bridge_prepare - Platform-specific host bridge setup.
1654 * @bridge: Host bridge to set up.
1655 *
1656 * Default empty implementation. Replace with an architecture-specific setup
1657 * routine, if necessary.
1658 */
1659int __weak pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
1660{
1661 return 0;
1662}
1663
Bjorn Helgaas166c6372011-10-28 16:25:45 -06001664struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
1665 struct pci_ops *ops, void *sysdata, struct list_head *resources)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001666{
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001667 int error;
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001668 struct pci_host_bridge *bridge;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001669 struct pci_bus *b, *b2;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001670 struct pci_host_bridge_window *window, *n;
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001671 struct resource *res;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001672 resource_size_t offset;
1673 char bus_addr[64];
1674 char *fmt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001675
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001676 b = pci_alloc_bus();
1677 if (!b)
Yinghai Lu7b543662012-04-02 18:31:53 -07001678 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001679
1680 b->sysdata = sysdata;
1681 b->ops = ops;
Yinghai Lu4f535092013-01-21 13:20:52 -08001682 b->number = b->busn_res.start = bus;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001683 b2 = pci_find_bus(pci_domain_nr(b), bus);
1684 if (b2) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001685 /* If we already got to this bus through a different bridge, ignore it */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001686 dev_dbg(&b2->dev, "bus already known\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001687 goto err_out;
1688 }
Zhang Yanmind71374d2006-06-02 12:35:43 +08001689
Yinghai Lu7b543662012-04-02 18:31:53 -07001690 bridge = pci_alloc_host_bridge(b);
1691 if (!bridge)
1692 goto err_out;
1693
1694 bridge->dev.parent = parent;
1695 bridge->dev.release = pci_release_bus_bridge_dev;
1696 dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(b), bus);
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01001697 error = pcibios_root_bridge_prepare(bridge);
1698 if (error)
1699 goto bridge_dev_reg_err;
1700
Yinghai Lu7b543662012-04-02 18:31:53 -07001701 error = device_register(&bridge->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001702 if (error)
Yinghai Lu7b543662012-04-02 18:31:53 -07001703 goto bridge_dev_reg_err;
1704 b->bridge = get_device(&bridge->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01001705 device_enable_async_suspend(b->bridge);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001706 pci_set_bus_of_node(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001707
Yinghai Lu0d358f22008-02-19 03:20:41 -08001708 if (!parent)
1709 set_dev_node(b->bridge, pcibus_to_node(b));
1710
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001711 b->dev.class = &pcibus_class;
1712 b->dev.parent = b->bridge;
Kay Sievers1a927132008-10-30 02:17:49 +01001713 dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001714 error = device_register(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001715 if (error)
1716 goto class_dev_reg_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001717
1718 /* Create legacy_io and legacy_mem files for this bus */
1719 pci_create_legacy_files(b);
1720
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001721 if (parent)
1722 dev_info(parent, "PCI host bridge to bus %s\n", dev_name(&b->dev));
1723 else
1724 printk(KERN_INFO "PCI host bridge to bus %s\n", dev_name(&b->dev));
1725
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001726 /* Add initial resources to the bus */
1727 list_for_each_entry_safe(window, n, resources, list) {
1728 list_move_tail(&window->list, &bridge->windows);
1729 res = window->res;
1730 offset = window->offset;
Yinghai Luf848ffb2012-05-17 18:51:12 -07001731 if (res->flags & IORESOURCE_BUS)
1732 pci_bus_insert_busn_res(b, bus, res->end);
1733 else
1734 pci_bus_add_resource(b, res, 0);
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001735 if (offset) {
1736 if (resource_type(res) == IORESOURCE_IO)
1737 fmt = " (bus address [%#06llx-%#06llx])";
1738 else
1739 fmt = " (bus address [%#010llx-%#010llx])";
1740 snprintf(bus_addr, sizeof(bus_addr), fmt,
1741 (unsigned long long) (res->start - offset),
1742 (unsigned long long) (res->end - offset));
1743 } else
1744 bus_addr[0] = '\0';
1745 dev_info(&b->dev, "root bus resource %pR%s\n", res, bus_addr);
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001746 }
1747
Bjorn Helgaasa5390aa2012-02-23 20:18:59 -07001748 down_write(&pci_bus_sem);
1749 list_add_tail(&b->node, &pci_root_buses);
1750 up_write(&pci_bus_sem);
1751
Linus Torvalds1da177e2005-04-16 15:20:36 -07001752 return b;
1753
Linus Torvalds1da177e2005-04-16 15:20:36 -07001754class_dev_reg_err:
Yinghai Lu7b543662012-04-02 18:31:53 -07001755 put_device(&bridge->dev);
1756 device_unregister(&bridge->dev);
1757bridge_dev_reg_err:
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001758 kfree(bridge);
Yinghai Lu7b543662012-04-02 18:31:53 -07001759err_out:
1760 kfree(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001761 return NULL;
1762}
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001763
Yinghai Lu98a35832012-05-18 11:35:50 -06001764int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int bus_max)
1765{
1766 struct resource *res = &b->busn_res;
1767 struct resource *parent_res, *conflict;
1768
1769 res->start = bus;
1770 res->end = bus_max;
1771 res->flags = IORESOURCE_BUS;
1772
1773 if (!pci_is_root_bus(b))
1774 parent_res = &b->parent->busn_res;
1775 else {
1776 parent_res = get_pci_domain_busn_res(pci_domain_nr(b));
1777 res->flags |= IORESOURCE_PCI_FIXED;
1778 }
1779
1780 conflict = insert_resource_conflict(parent_res, res);
1781
1782 if (conflict)
1783 dev_printk(KERN_DEBUG, &b->dev,
1784 "busn_res: can not insert %pR under %s%pR (conflicts with %s %pR)\n",
1785 res, pci_is_root_bus(b) ? "domain " : "",
1786 parent_res, conflict->name, conflict);
Yinghai Lu98a35832012-05-18 11:35:50 -06001787
1788 return conflict == NULL;
1789}
1790
1791int pci_bus_update_busn_res_end(struct pci_bus *b, int bus_max)
1792{
1793 struct resource *res = &b->busn_res;
1794 struct resource old_res = *res;
1795 resource_size_t size;
1796 int ret;
1797
1798 if (res->start > bus_max)
1799 return -EINVAL;
1800
1801 size = bus_max - res->start + 1;
1802 ret = adjust_resource(res, res->start, size);
1803 dev_printk(KERN_DEBUG, &b->dev,
1804 "busn_res: %pR end %s updated to %02x\n",
1805 &old_res, ret ? "can not be" : "is", bus_max);
1806
1807 if (!ret && !res->parent)
1808 pci_bus_insert_busn_res(b, res->start, res->end);
1809
1810 return ret;
1811}
1812
1813void pci_bus_release_busn_res(struct pci_bus *b)
1814{
1815 struct resource *res = &b->busn_res;
1816 int ret;
1817
1818 if (!res->flags || !res->parent)
1819 return;
1820
1821 ret = release_resource(res);
1822 dev_printk(KERN_DEBUG, &b->dev,
1823 "busn_res: %pR %s released\n",
1824 res, ret ? "can not be" : "is");
1825}
1826
Bill Pemberton15856ad2012-11-21 15:35:00 -05001827struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06001828 struct pci_ops *ops, void *sysdata, struct list_head *resources)
1829{
Yinghai Lu4d99f522012-05-17 18:51:12 -07001830 struct pci_host_bridge_window *window;
1831 bool found = false;
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06001832 struct pci_bus *b;
Yinghai Lu4d99f522012-05-17 18:51:12 -07001833 int max;
1834
1835 list_for_each_entry(window, resources, list)
1836 if (window->res->flags & IORESOURCE_BUS) {
1837 found = true;
1838 break;
1839 }
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06001840
1841 b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
1842 if (!b)
1843 return NULL;
1844
Yinghai Lu4d99f522012-05-17 18:51:12 -07001845 if (!found) {
1846 dev_info(&b->dev,
1847 "No busn resource found for root bus, will use [bus %02x-ff]\n",
1848 bus);
1849 pci_bus_insert_busn_res(b, bus, 255);
1850 }
1851
1852 max = pci_scan_child_bus(b);
1853
1854 if (!found)
1855 pci_bus_update_busn_res_end(b, max);
1856
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06001857 pci_bus_add_devices(b);
1858 return b;
1859}
1860EXPORT_SYMBOL(pci_scan_root_bus);
1861
Bjorn Helgaas7e00fe22011-10-28 16:26:05 -06001862/* Deprecated; use pci_scan_root_bus() instead */
Bill Pemberton15856ad2012-11-21 15:35:00 -05001863struct pci_bus *pci_scan_bus_parented(struct device *parent,
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001864 int bus, struct pci_ops *ops, void *sysdata)
1865{
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001866 LIST_HEAD(resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001867 struct pci_bus *b;
1868
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001869 pci_add_resource(&resources, &ioport_resource);
1870 pci_add_resource(&resources, &iomem_resource);
Yinghai Lu857c3b62012-05-17 18:51:12 -07001871 pci_add_resource(&resources, &busn_resource);
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001872 b = pci_create_root_bus(parent, bus, ops, sysdata, &resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001873 if (b)
Yinghai Lu857c3b62012-05-17 18:51:12 -07001874 pci_scan_child_bus(b);
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001875 else
1876 pci_free_resource_list(&resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001877 return b;
1878}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001879EXPORT_SYMBOL(pci_scan_bus_parented);
1880
Bill Pemberton15856ad2012-11-21 15:35:00 -05001881struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops,
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06001882 void *sysdata)
1883{
1884 LIST_HEAD(resources);
1885 struct pci_bus *b;
1886
1887 pci_add_resource(&resources, &ioport_resource);
1888 pci_add_resource(&resources, &iomem_resource);
Yinghai Lu857c3b62012-05-17 18:51:12 -07001889 pci_add_resource(&resources, &busn_resource);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06001890 b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
1891 if (b) {
Yinghai Lu857c3b62012-05-17 18:51:12 -07001892 pci_scan_child_bus(b);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06001893 pci_bus_add_devices(b);
1894 } else {
1895 pci_free_resource_list(&resources);
1896 }
1897 return b;
1898}
1899EXPORT_SYMBOL(pci_scan_bus);
1900
Alex Chiang3ed4fd92009-03-20 14:56:25 -06001901/**
Yinghai Lu2f320522012-01-21 02:08:22 -08001902 * pci_rescan_bus_bridge_resize - scan a PCI bus for devices.
1903 * @bridge: PCI bridge for the bus to scan
1904 *
1905 * Scan a PCI bus and child buses for new devices, add them,
1906 * and enable them, resizing bridge mmio/io resource if necessary
1907 * and possible. The caller must ensure the child devices are already
1908 * removed for resizing to occur.
1909 *
1910 * Returns the max number of subordinate bus discovered.
1911 */
1912unsigned int __ref pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
1913{
1914 unsigned int max;
1915 struct pci_bus *bus = bridge->subordinate;
1916
1917 max = pci_scan_child_bus(bus);
1918
1919 pci_assign_unassigned_bridge_resources(bridge);
1920
1921 pci_bus_add_devices(bus);
1922
1923 return max;
1924}
1925
Yinghai Lua5213a32012-10-30 14:31:21 -06001926/**
1927 * pci_rescan_bus - scan a PCI bus for devices.
1928 * @bus: PCI bus to scan
1929 *
1930 * Scan a PCI bus and child buses for new devices, adds them,
1931 * and enables them.
1932 *
1933 * Returns the max number of subordinate bus discovered.
1934 */
1935unsigned int __ref pci_rescan_bus(struct pci_bus *bus)
1936{
1937 unsigned int max;
1938
1939 max = pci_scan_child_bus(bus);
1940 pci_assign_unassigned_bus_resources(bus);
Yinghai Lue164f652012-10-30 14:31:26 -06001941 pci_enable_bridges(bus);
Yinghai Lua5213a32012-10-30 14:31:21 -06001942 pci_bus_add_devices(bus);
1943
1944 return max;
1945}
1946EXPORT_SYMBOL_GPL(pci_rescan_bus);
1947
Linus Torvalds1da177e2005-04-16 15:20:36 -07001948EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001949EXPORT_SYMBOL(pci_scan_slot);
1950EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001951EXPORT_SYMBOL_GPL(pci_scan_child_bus);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001952
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001953static int __init pci_sort_bf_cmp(const struct device *d_a, const struct device *d_b)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001954{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001955 const struct pci_dev *a = to_pci_dev(d_a);
1956 const struct pci_dev *b = to_pci_dev(d_b);
1957
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001958 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
1959 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
1960
1961 if (a->bus->number < b->bus->number) return -1;
1962 else if (a->bus->number > b->bus->number) return 1;
1963
1964 if (a->devfn < b->devfn) return -1;
1965 else if (a->devfn > b->devfn) return 1;
1966
1967 return 0;
1968}
1969
Greg Kroah-Hartman5ff580c2008-02-14 14:56:56 -08001970void __init pci_sort_breadthfirst(void)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001971{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001972 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001973}