blob: a1f376e6dd3189b339edbbcbeb317ae60f477d24 [file] [log] [blame]
Alex Deucher8cc1a532013-04-09 12:41:24 -04001/*
2 * Copyright 2012 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Alex Deucher
23 */
24#ifndef CIK_H
25#define CIK_H
26
27#define BONAIRE_GB_ADDR_CONFIG_GOLDEN 0x12010001
28
29#define CIK_RB_BITMAP_WIDTH_PER_SH 2
30
Alex Deucher2c679122013-04-09 13:32:18 -040031/* SMC IND registers */
32#define GENERAL_PWRMGT 0xC0200000
33# define GPU_COUNTER_CLK (1 << 15)
34
35#define CG_CLKPIN_CNTL 0xC05001A0
36# define XTALIN_DIVIDE (1 << 1)
37
Alex Deucher8a7cd272013-08-06 11:29:39 -040038/* PCIE registers idx/data 0x38/0x3c */
39#define PCIE_LC_STATUS1 0x1400028 /* PCIE */
40# define LC_REVERSE_RCVR (1 << 0)
41# define LC_REVERSE_XMIT (1 << 1)
42# define LC_OPERATING_LINK_WIDTH_MASK (0x7 << 2)
43# define LC_OPERATING_LINK_WIDTH_SHIFT 2
44# define LC_DETECTED_LINK_WIDTH_MASK (0x7 << 5)
45# define LC_DETECTED_LINK_WIDTH_SHIFT 5
46
47#define PCIE_LC_LINK_WIDTH_CNTL 0x100100A2 /* PCIE */
48# define LC_LINK_WIDTH_SHIFT 0
49# define LC_LINK_WIDTH_MASK 0x7
50# define LC_LINK_WIDTH_X0 0
51# define LC_LINK_WIDTH_X1 1
52# define LC_LINK_WIDTH_X2 2
53# define LC_LINK_WIDTH_X4 3
54# define LC_LINK_WIDTH_X8 4
55# define LC_LINK_WIDTH_X16 6
56# define LC_LINK_WIDTH_RD_SHIFT 4
57# define LC_LINK_WIDTH_RD_MASK 0x70
58# define LC_RECONFIG_ARC_MISSING_ESCAPE (1 << 7)
59# define LC_RECONFIG_NOW (1 << 8)
60# define LC_RENEGOTIATION_SUPPORT (1 << 9)
61# define LC_RENEGOTIATE_EN (1 << 10)
62# define LC_SHORT_RECONFIG_EN (1 << 11)
63# define LC_UPCONFIGURE_SUPPORT (1 << 12)
64# define LC_UPCONFIGURE_DIS (1 << 13)
65# define LC_DYN_LANES_PWR_STATE(x) ((x) << 21)
66# define LC_DYN_LANES_PWR_STATE_MASK (0x3 << 21)
67# define LC_DYN_LANES_PWR_STATE_SHIFT 21
68
69#define PCIE_LC_SPEED_CNTL 0x100100A4 /* PCIE */
70# define LC_GEN2_EN_STRAP (1 << 0)
71# define LC_GEN3_EN_STRAP (1 << 1)
72# define LC_TARGET_LINK_SPEED_OVERRIDE_EN (1 << 2)
73# define LC_TARGET_LINK_SPEED_OVERRIDE_MASK (0x3 << 3)
74# define LC_TARGET_LINK_SPEED_OVERRIDE_SHIFT 3
75# define LC_FORCE_EN_SW_SPEED_CHANGE (1 << 5)
76# define LC_FORCE_DIS_SW_SPEED_CHANGE (1 << 6)
77# define LC_FORCE_EN_HW_SPEED_CHANGE (1 << 7)
78# define LC_FORCE_DIS_HW_SPEED_CHANGE (1 << 8)
79# define LC_INITIATE_LINK_SPEED_CHANGE (1 << 9)
80# define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK (0x3 << 10)
81# define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT 10
82# define LC_CURRENT_DATA_RATE_MASK (0x3 << 13) /* 0/1/2 = gen1/2/3 */
83# define LC_CURRENT_DATA_RATE_SHIFT 13
84# define LC_CLR_FAILED_SPD_CHANGE_CNT (1 << 16)
85# define LC_OTHER_SIDE_EVER_SENT_GEN2 (1 << 18)
86# define LC_OTHER_SIDE_SUPPORTS_GEN2 (1 << 19)
87# define LC_OTHER_SIDE_EVER_SENT_GEN3 (1 << 20)
88# define LC_OTHER_SIDE_SUPPORTS_GEN3 (1 << 21)
89
90#define PCIE_LC_CNTL4 0x100100B6 /* PCIE */
91# define LC_REDO_EQ (1 << 5)
92# define LC_SET_QUIESCE (1 << 13)
93
94/* direct registers */
Alex Deucher6e2c3c02013-04-03 19:28:32 -040095#define PCIE_INDEX 0x38
96#define PCIE_DATA 0x3C
97
Alex Deucher1c491652013-04-09 12:45:26 -040098#define VGA_HDP_CONTROL 0x328
99#define VGA_MEMORY_DISABLE (1 << 4)
100
Alex Deucher8cc1a532013-04-09 12:41:24 -0400101#define DMIF_ADDR_CALC 0xC00
102
Alex Deucher1c491652013-04-09 12:45:26 -0400103#define SRBM_GFX_CNTL 0xE44
104#define PIPEID(x) ((x) << 0)
105#define MEID(x) ((x) << 2)
106#define VMID(x) ((x) << 4)
107#define QUEUEID(x) ((x) << 8)
108
Alex Deucher6f2043c2013-04-09 12:43:41 -0400109#define SRBM_STATUS2 0xE4C
Alex Deuchercc066712013-04-09 12:59:51 -0400110#define SDMA_BUSY (1 << 5)
111#define SDMA1_BUSY (1 << 6)
Alex Deucher6f2043c2013-04-09 12:43:41 -0400112#define SRBM_STATUS 0xE50
Alex Deuchercc066712013-04-09 12:59:51 -0400113#define UVD_RQ_PENDING (1 << 1)
114#define GRBM_RQ_PENDING (1 << 5)
115#define VMC_BUSY (1 << 8)
116#define MCB_BUSY (1 << 9)
117#define MCB_NON_DISPLAY_BUSY (1 << 10)
118#define MCC_BUSY (1 << 11)
119#define MCD_BUSY (1 << 12)
120#define SEM_BUSY (1 << 14)
121#define IH_BUSY (1 << 17)
122#define UVD_BUSY (1 << 19)
Alex Deucher6f2043c2013-04-09 12:43:41 -0400123
Alex Deucher21a93e12013-04-09 12:47:11 -0400124#define SRBM_SOFT_RESET 0xE60
125#define SOFT_RESET_BIF (1 << 1)
126#define SOFT_RESET_R0PLL (1 << 4)
127#define SOFT_RESET_DC (1 << 5)
128#define SOFT_RESET_SDMA1 (1 << 6)
129#define SOFT_RESET_GRBM (1 << 8)
130#define SOFT_RESET_HDP (1 << 9)
131#define SOFT_RESET_IH (1 << 10)
132#define SOFT_RESET_MC (1 << 11)
133#define SOFT_RESET_ROM (1 << 14)
134#define SOFT_RESET_SEM (1 << 15)
135#define SOFT_RESET_VMC (1 << 17)
136#define SOFT_RESET_SDMA (1 << 20)
137#define SOFT_RESET_TST (1 << 21)
138#define SOFT_RESET_REGBB (1 << 22)
139#define SOFT_RESET_ORB (1 << 23)
140#define SOFT_RESET_VCE (1 << 24)
141
Alex Deucher1c491652013-04-09 12:45:26 -0400142#define VM_L2_CNTL 0x1400
143#define ENABLE_L2_CACHE (1 << 0)
144#define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1)
145#define L2_CACHE_PTE_ENDIAN_SWAP_MODE(x) ((x) << 2)
146#define L2_CACHE_PDE_ENDIAN_SWAP_MODE(x) ((x) << 4)
147#define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9)
148#define ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE (1 << 10)
149#define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 15)
150#define CONTEXT1_IDENTITY_ACCESS_MODE(x) (((x) & 3) << 19)
151#define VM_L2_CNTL2 0x1404
152#define INVALIDATE_ALL_L1_TLBS (1 << 0)
153#define INVALIDATE_L2_CACHE (1 << 1)
154#define INVALIDATE_CACHE_MODE(x) ((x) << 26)
155#define INVALIDATE_PTE_AND_PDE_CACHES 0
156#define INVALIDATE_ONLY_PTE_CACHES 1
157#define INVALIDATE_ONLY_PDE_CACHES 2
158#define VM_L2_CNTL3 0x1408
159#define BANK_SELECT(x) ((x) << 0)
160#define L2_CACHE_UPDATE_MODE(x) ((x) << 6)
161#define L2_CACHE_BIGK_FRAGMENT_SIZE(x) ((x) << 15)
162#define L2_CACHE_BIGK_ASSOCIATIVITY (1 << 20)
163#define VM_L2_STATUS 0x140C
164#define L2_BUSY (1 << 0)
165#define VM_CONTEXT0_CNTL 0x1410
166#define ENABLE_CONTEXT (1 << 0)
167#define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1)
Alex Deuchera00024b2012-09-18 16:06:01 -0400168#define RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 3)
Alex Deucher1c491652013-04-09 12:45:26 -0400169#define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4)
Alex Deuchera00024b2012-09-18 16:06:01 -0400170#define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 6)
171#define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 7)
172#define PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 9)
173#define PDE0_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 10)
174#define VALID_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 12)
175#define VALID_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 13)
176#define READ_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 15)
177#define READ_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 16)
178#define WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 18)
179#define WRITE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 19)
Alex Deucher1c491652013-04-09 12:45:26 -0400180#define VM_CONTEXT1_CNTL 0x1414
181#define VM_CONTEXT0_CNTL2 0x1430
182#define VM_CONTEXT1_CNTL2 0x1434
183#define VM_CONTEXT8_PAGE_TABLE_BASE_ADDR 0x1438
184#define VM_CONTEXT9_PAGE_TABLE_BASE_ADDR 0x143c
185#define VM_CONTEXT10_PAGE_TABLE_BASE_ADDR 0x1440
186#define VM_CONTEXT11_PAGE_TABLE_BASE_ADDR 0x1444
187#define VM_CONTEXT12_PAGE_TABLE_BASE_ADDR 0x1448
188#define VM_CONTEXT13_PAGE_TABLE_BASE_ADDR 0x144c
189#define VM_CONTEXT14_PAGE_TABLE_BASE_ADDR 0x1450
190#define VM_CONTEXT15_PAGE_TABLE_BASE_ADDR 0x1454
191
192#define VM_INVALIDATE_REQUEST 0x1478
193#define VM_INVALIDATE_RESPONSE 0x147c
194
Alex Deucher9d97c992012-09-06 14:24:48 -0400195#define VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x14DC
Alex Deucher3ec7d112013-06-14 10:42:22 -0400196#define PROTECTIONS_MASK (0xf << 0)
197#define PROTECTIONS_SHIFT 0
198 /* bit 0: range
199 * bit 1: pde0
200 * bit 2: valid
201 * bit 3: read
202 * bit 4: write
203 */
204#define MEMORY_CLIENT_ID_MASK (0xff << 12)
205#define MEMORY_CLIENT_ID_SHIFT 12
206#define MEMORY_CLIENT_RW_MASK (1 << 24)
207#define MEMORY_CLIENT_RW_SHIFT 24
208#define FAULT_VMID_MASK (0xf << 25)
209#define FAULT_VMID_SHIFT 25
210
211#define VM_CONTEXT1_PROTECTION_FAULT_MCCLIENT 0x14E4
Alex Deucher9d97c992012-09-06 14:24:48 -0400212
213#define VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x14FC
214
Alex Deucher1c491652013-04-09 12:45:26 -0400215#define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518
216#define VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR 0x151c
217
218#define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153c
219#define VM_CONTEXT1_PAGE_TABLE_BASE_ADDR 0x1540
220#define VM_CONTEXT2_PAGE_TABLE_BASE_ADDR 0x1544
221#define VM_CONTEXT3_PAGE_TABLE_BASE_ADDR 0x1548
222#define VM_CONTEXT4_PAGE_TABLE_BASE_ADDR 0x154c
223#define VM_CONTEXT5_PAGE_TABLE_BASE_ADDR 0x1550
224#define VM_CONTEXT6_PAGE_TABLE_BASE_ADDR 0x1554
225#define VM_CONTEXT7_PAGE_TABLE_BASE_ADDR 0x1558
226#define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155c
227#define VM_CONTEXT1_PAGE_TABLE_START_ADDR 0x1560
228
229#define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C
230#define VM_CONTEXT1_PAGE_TABLE_END_ADDR 0x1580
231
Alex Deucher8cc1a532013-04-09 12:41:24 -0400232#define MC_SHARED_CHMAP 0x2004
233#define NOOFCHAN_SHIFT 12
234#define NOOFCHAN_MASK 0x0000f000
235#define MC_SHARED_CHREMAP 0x2008
236
Alex Deucher1c491652013-04-09 12:45:26 -0400237#define CHUB_CONTROL 0x1864
238#define BYPASS_VM (1 << 0)
239
240#define MC_VM_FB_LOCATION 0x2024
241#define MC_VM_AGP_TOP 0x2028
242#define MC_VM_AGP_BOT 0x202C
243#define MC_VM_AGP_BASE 0x2030
244#define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
245#define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
246#define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C
247
248#define MC_VM_MX_L1_TLB_CNTL 0x2064
249#define ENABLE_L1_TLB (1 << 0)
250#define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
251#define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3)
252#define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3)
253#define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)
254#define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3)
255#define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
256#define ENABLE_ADVANCED_DRIVER_MODEL (1 << 6)
257#define MC_VM_FB_OFFSET 0x2068
258
Alex Deucherbc8273f2012-06-29 19:44:04 -0400259#define MC_SHARED_BLACKOUT_CNTL 0x20ac
260
Alex Deucher8cc1a532013-04-09 12:41:24 -0400261#define MC_ARB_RAMCFG 0x2760
262#define NOOFBANK_SHIFT 0
263#define NOOFBANK_MASK 0x00000003
264#define NOOFRANK_SHIFT 2
265#define NOOFRANK_MASK 0x00000004
266#define NOOFROWS_SHIFT 3
267#define NOOFROWS_MASK 0x00000038
268#define NOOFCOLS_SHIFT 6
269#define NOOFCOLS_MASK 0x000000C0
270#define CHANSIZE_SHIFT 8
271#define CHANSIZE_MASK 0x00000100
272#define NOOFGROUPS_SHIFT 12
273#define NOOFGROUPS_MASK 0x00001000
274
Alex Deucherbc8273f2012-06-29 19:44:04 -0400275#define MC_SEQ_SUP_CNTL 0x28c8
276#define RUN_MASK (1 << 0)
277#define MC_SEQ_SUP_PGM 0x28cc
278
279#define MC_SEQ_TRAIN_WAKEUP_CNTL 0x28e8
280#define TRAIN_DONE_D0 (1 << 30)
281#define TRAIN_DONE_D1 (1 << 31)
282
283#define MC_IO_PAD_CNTL_D0 0x29d0
284#define MEM_FALL_OUT_CMD (1 << 8)
285
286#define MC_SEQ_IO_DEBUG_INDEX 0x2a44
287#define MC_SEQ_IO_DEBUG_DATA 0x2a48
288
Alex Deucher8cc1a532013-04-09 12:41:24 -0400289#define HDP_HOST_PATH_CNTL 0x2C00
290#define HDP_NONSURFACE_BASE 0x2C04
291#define HDP_NONSURFACE_INFO 0x2C08
292#define HDP_NONSURFACE_SIZE 0x2C0C
293
294#define HDP_ADDR_CONFIG 0x2F48
295#define HDP_MISC_CNTL 0x2F4C
296#define HDP_FLUSH_INVALIDATE_CACHE (1 << 0)
297
Alex Deuchera59781b2012-11-09 10:45:57 -0500298#define IH_RB_CNTL 0x3e00
299# define IH_RB_ENABLE (1 << 0)
300# define IH_RB_SIZE(x) ((x) << 1) /* log2 */
301# define IH_RB_FULL_DRAIN_ENABLE (1 << 6)
302# define IH_WPTR_WRITEBACK_ENABLE (1 << 8)
303# define IH_WPTR_WRITEBACK_TIMER(x) ((x) << 9) /* log2 */
304# define IH_WPTR_OVERFLOW_ENABLE (1 << 16)
305# define IH_WPTR_OVERFLOW_CLEAR (1 << 31)
306#define IH_RB_BASE 0x3e04
307#define IH_RB_RPTR 0x3e08
308#define IH_RB_WPTR 0x3e0c
309# define RB_OVERFLOW (1 << 0)
310# define WPTR_OFFSET_MASK 0x3fffc
311#define IH_RB_WPTR_ADDR_HI 0x3e10
312#define IH_RB_WPTR_ADDR_LO 0x3e14
313#define IH_CNTL 0x3e18
314# define ENABLE_INTR (1 << 0)
315# define IH_MC_SWAP(x) ((x) << 1)
316# define IH_MC_SWAP_NONE 0
317# define IH_MC_SWAP_16BIT 1
318# define IH_MC_SWAP_32BIT 2
319# define IH_MC_SWAP_64BIT 3
320# define RPTR_REARM (1 << 4)
321# define MC_WRREQ_CREDIT(x) ((x) << 15)
322# define MC_WR_CLEAN_CNT(x) ((x) << 20)
323# define MC_VMID(x) ((x) << 25)
324
Alex Deucher1c491652013-04-09 12:45:26 -0400325#define CONFIG_MEMSIZE 0x5428
326
Alex Deuchera59781b2012-11-09 10:45:57 -0500327#define INTERRUPT_CNTL 0x5468
328# define IH_DUMMY_RD_OVERRIDE (1 << 0)
329# define IH_DUMMY_RD_EN (1 << 1)
330# define IH_REQ_NONSNOOP_EN (1 << 3)
331# define GEN_IH_INT_EN (1 << 8)
332#define INTERRUPT_CNTL2 0x546c
333
Alex Deucher1c491652013-04-09 12:45:26 -0400334#define HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480
335
Alex Deucher8cc1a532013-04-09 12:41:24 -0400336#define BIF_FB_EN 0x5490
337#define FB_READ_EN (1 << 0)
338#define FB_WRITE_EN (1 << 1)
339
Alex Deucher1c491652013-04-09 12:45:26 -0400340#define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0
341
Alex Deucher2cae3bc2012-07-05 11:45:40 -0400342#define GPU_HDP_FLUSH_REQ 0x54DC
343#define GPU_HDP_FLUSH_DONE 0x54E0
344#define CP0 (1 << 0)
345#define CP1 (1 << 1)
346#define CP2 (1 << 2)
347#define CP3 (1 << 3)
348#define CP4 (1 << 4)
349#define CP5 (1 << 5)
350#define CP6 (1 << 6)
351#define CP7 (1 << 7)
352#define CP8 (1 << 8)
353#define CP9 (1 << 9)
354#define SDMA0 (1 << 10)
355#define SDMA1 (1 << 11)
356
Alex Deuchercd84a272012-07-20 17:13:13 -0400357/* 0x6b04, 0x7704, 0x10304, 0x10f04, 0x11b04, 0x12704 */
358#define LB_MEMORY_CTRL 0x6b04
359#define LB_MEMORY_SIZE(x) ((x) << 0)
360#define LB_MEMORY_CONFIG(x) ((x) << 20)
361
362#define DPG_WATERMARK_MASK_CONTROL 0x6cc8
363# define LATENCY_WATERMARK_MASK(x) ((x) << 8)
364#define DPG_PIPE_LATENCY_CONTROL 0x6ccc
365# define LATENCY_LOW_WATERMARK(x) ((x) << 0)
366# define LATENCY_HIGH_WATERMARK(x) ((x) << 16)
367
Alex Deuchera59781b2012-11-09 10:45:57 -0500368/* 0x6b24, 0x7724, 0x10324, 0x10f24, 0x11b24, 0x12724 */
369#define LB_VLINE_STATUS 0x6b24
370# define VLINE_OCCURRED (1 << 0)
371# define VLINE_ACK (1 << 4)
372# define VLINE_STAT (1 << 12)
373# define VLINE_INTERRUPT (1 << 16)
374# define VLINE_INTERRUPT_TYPE (1 << 17)
375/* 0x6b2c, 0x772c, 0x1032c, 0x10f2c, 0x11b2c, 0x1272c */
376#define LB_VBLANK_STATUS 0x6b2c
377# define VBLANK_OCCURRED (1 << 0)
378# define VBLANK_ACK (1 << 4)
379# define VBLANK_STAT (1 << 12)
380# define VBLANK_INTERRUPT (1 << 16)
381# define VBLANK_INTERRUPT_TYPE (1 << 17)
382
383/* 0x6b20, 0x7720, 0x10320, 0x10f20, 0x11b20, 0x12720 */
384#define LB_INTERRUPT_MASK 0x6b20
385# define VBLANK_INTERRUPT_MASK (1 << 0)
386# define VLINE_INTERRUPT_MASK (1 << 4)
387# define VLINE2_INTERRUPT_MASK (1 << 8)
388
389#define DISP_INTERRUPT_STATUS 0x60f4
390# define LB_D1_VLINE_INTERRUPT (1 << 2)
391# define LB_D1_VBLANK_INTERRUPT (1 << 3)
392# define DC_HPD1_INTERRUPT (1 << 17)
393# define DC_HPD1_RX_INTERRUPT (1 << 18)
394# define DACA_AUTODETECT_INTERRUPT (1 << 22)
395# define DACB_AUTODETECT_INTERRUPT (1 << 23)
396# define DC_I2C_SW_DONE_INTERRUPT (1 << 24)
397# define DC_I2C_HW_DONE_INTERRUPT (1 << 25)
398#define DISP_INTERRUPT_STATUS_CONTINUE 0x60f8
399# define LB_D2_VLINE_INTERRUPT (1 << 2)
400# define LB_D2_VBLANK_INTERRUPT (1 << 3)
401# define DC_HPD2_INTERRUPT (1 << 17)
402# define DC_HPD2_RX_INTERRUPT (1 << 18)
403# define DISP_TIMER_INTERRUPT (1 << 24)
404#define DISP_INTERRUPT_STATUS_CONTINUE2 0x60fc
405# define LB_D3_VLINE_INTERRUPT (1 << 2)
406# define LB_D3_VBLANK_INTERRUPT (1 << 3)
407# define DC_HPD3_INTERRUPT (1 << 17)
408# define DC_HPD3_RX_INTERRUPT (1 << 18)
409#define DISP_INTERRUPT_STATUS_CONTINUE3 0x6100
410# define LB_D4_VLINE_INTERRUPT (1 << 2)
411# define LB_D4_VBLANK_INTERRUPT (1 << 3)
412# define DC_HPD4_INTERRUPT (1 << 17)
413# define DC_HPD4_RX_INTERRUPT (1 << 18)
414#define DISP_INTERRUPT_STATUS_CONTINUE4 0x614c
415# define LB_D5_VLINE_INTERRUPT (1 << 2)
416# define LB_D5_VBLANK_INTERRUPT (1 << 3)
417# define DC_HPD5_INTERRUPT (1 << 17)
418# define DC_HPD5_RX_INTERRUPT (1 << 18)
419#define DISP_INTERRUPT_STATUS_CONTINUE5 0x6150
420# define LB_D6_VLINE_INTERRUPT (1 << 2)
421# define LB_D6_VBLANK_INTERRUPT (1 << 3)
422# define DC_HPD6_INTERRUPT (1 << 17)
423# define DC_HPD6_RX_INTERRUPT (1 << 18)
424#define DISP_INTERRUPT_STATUS_CONTINUE6 0x6780
425
426#define DAC_AUTODETECT_INT_CONTROL 0x67c8
427
428#define DC_HPD1_INT_STATUS 0x601c
429#define DC_HPD2_INT_STATUS 0x6028
430#define DC_HPD3_INT_STATUS 0x6034
431#define DC_HPD4_INT_STATUS 0x6040
432#define DC_HPD5_INT_STATUS 0x604c
433#define DC_HPD6_INT_STATUS 0x6058
434# define DC_HPDx_INT_STATUS (1 << 0)
435# define DC_HPDx_SENSE (1 << 1)
436# define DC_HPDx_SENSE_DELAYED (1 << 4)
437# define DC_HPDx_RX_INT_STATUS (1 << 8)
438
439#define DC_HPD1_INT_CONTROL 0x6020
440#define DC_HPD2_INT_CONTROL 0x602c
441#define DC_HPD3_INT_CONTROL 0x6038
442#define DC_HPD4_INT_CONTROL 0x6044
443#define DC_HPD5_INT_CONTROL 0x6050
444#define DC_HPD6_INT_CONTROL 0x605c
445# define DC_HPDx_INT_ACK (1 << 0)
446# define DC_HPDx_INT_POLARITY (1 << 8)
447# define DC_HPDx_INT_EN (1 << 16)
448# define DC_HPDx_RX_INT_ACK (1 << 20)
449# define DC_HPDx_RX_INT_EN (1 << 24)
450
451#define DC_HPD1_CONTROL 0x6024
452#define DC_HPD2_CONTROL 0x6030
453#define DC_HPD3_CONTROL 0x603c
454#define DC_HPD4_CONTROL 0x6048
455#define DC_HPD5_CONTROL 0x6054
456#define DC_HPD6_CONTROL 0x6060
457# define DC_HPDx_CONNECTION_TIMER(x) ((x) << 0)
458# define DC_HPDx_RX_INT_TIMER(x) ((x) << 16)
459# define DC_HPDx_EN (1 << 28)
460
Alex Deucher8cc1a532013-04-09 12:41:24 -0400461#define GRBM_CNTL 0x8000
462#define GRBM_READ_TIMEOUT(x) ((x) << 0)
463
Alex Deucher6f2043c2013-04-09 12:43:41 -0400464#define GRBM_STATUS2 0x8008
465#define ME0PIPE1_CMDFIFO_AVAIL_MASK 0x0000000F
466#define ME0PIPE1_CF_RQ_PENDING (1 << 4)
467#define ME0PIPE1_PF_RQ_PENDING (1 << 5)
468#define ME1PIPE0_RQ_PENDING (1 << 6)
469#define ME1PIPE1_RQ_PENDING (1 << 7)
470#define ME1PIPE2_RQ_PENDING (1 << 8)
471#define ME1PIPE3_RQ_PENDING (1 << 9)
472#define ME2PIPE0_RQ_PENDING (1 << 10)
473#define ME2PIPE1_RQ_PENDING (1 << 11)
474#define ME2PIPE2_RQ_PENDING (1 << 12)
475#define ME2PIPE3_RQ_PENDING (1 << 13)
476#define RLC_RQ_PENDING (1 << 14)
477#define RLC_BUSY (1 << 24)
478#define TC_BUSY (1 << 25)
479#define CPF_BUSY (1 << 28)
480#define CPC_BUSY (1 << 29)
481#define CPG_BUSY (1 << 30)
482
483#define GRBM_STATUS 0x8010
484#define ME0PIPE0_CMDFIFO_AVAIL_MASK 0x0000000F
485#define SRBM_RQ_PENDING (1 << 5)
486#define ME0PIPE0_CF_RQ_PENDING (1 << 7)
487#define ME0PIPE0_PF_RQ_PENDING (1 << 8)
488#define GDS_DMA_RQ_PENDING (1 << 9)
489#define DB_CLEAN (1 << 12)
490#define CB_CLEAN (1 << 13)
491#define TA_BUSY (1 << 14)
492#define GDS_BUSY (1 << 15)
493#define WD_BUSY_NO_DMA (1 << 16)
494#define VGT_BUSY (1 << 17)
495#define IA_BUSY_NO_DMA (1 << 18)
496#define IA_BUSY (1 << 19)
497#define SX_BUSY (1 << 20)
498#define WD_BUSY (1 << 21)
499#define SPI_BUSY (1 << 22)
500#define BCI_BUSY (1 << 23)
501#define SC_BUSY (1 << 24)
502#define PA_BUSY (1 << 25)
503#define DB_BUSY (1 << 26)
504#define CP_COHERENCY_BUSY (1 << 28)
505#define CP_BUSY (1 << 29)
506#define CB_BUSY (1 << 30)
507#define GUI_ACTIVE (1 << 31)
508#define GRBM_STATUS_SE0 0x8014
509#define GRBM_STATUS_SE1 0x8018
510#define GRBM_STATUS_SE2 0x8038
511#define GRBM_STATUS_SE3 0x803C
512#define SE_DB_CLEAN (1 << 1)
513#define SE_CB_CLEAN (1 << 2)
514#define SE_BCI_BUSY (1 << 22)
515#define SE_VGT_BUSY (1 << 23)
516#define SE_PA_BUSY (1 << 24)
517#define SE_TA_BUSY (1 << 25)
518#define SE_SX_BUSY (1 << 26)
519#define SE_SPI_BUSY (1 << 27)
520#define SE_SC_BUSY (1 << 29)
521#define SE_DB_BUSY (1 << 30)
522#define SE_CB_BUSY (1 << 31)
523
524#define GRBM_SOFT_RESET 0x8020
525#define SOFT_RESET_CP (1 << 0) /* All CP blocks */
526#define SOFT_RESET_RLC (1 << 2) /* RLC */
527#define SOFT_RESET_GFX (1 << 16) /* GFX */
528#define SOFT_RESET_CPF (1 << 17) /* CP fetcher shared by gfx and compute */
529#define SOFT_RESET_CPC (1 << 18) /* CP Compute (MEC1/2) */
530#define SOFT_RESET_CPG (1 << 19) /* CP GFX (PFP, ME, CE) */
531
Alex Deuchera59781b2012-11-09 10:45:57 -0500532#define GRBM_INT_CNTL 0x8060
533# define RDERR_INT_ENABLE (1 << 0)
534# define GUI_IDLE_INT_ENABLE (1 << 19)
535
Alex Deucher963e81f2013-06-26 17:37:11 -0400536#define CP_CPC_STATUS 0x8210
537#define CP_CPC_BUSY_STAT 0x8214
538#define CP_CPC_STALLED_STAT1 0x8218
539#define CP_CPF_STATUS 0x821c
540#define CP_CPF_BUSY_STAT 0x8220
541#define CP_CPF_STALLED_STAT1 0x8224
542
Alex Deucher6f2043c2013-04-09 12:43:41 -0400543#define CP_MEC_CNTL 0x8234
544#define MEC_ME2_HALT (1 << 28)
545#define MEC_ME1_HALT (1 << 30)
546
Alex Deucher841cf442012-12-18 21:47:44 -0500547#define CP_MEC_CNTL 0x8234
548#define MEC_ME2_HALT (1 << 28)
549#define MEC_ME1_HALT (1 << 30)
550
Alex Deucher963e81f2013-06-26 17:37:11 -0400551#define CP_STALLED_STAT3 0x8670
552#define CP_STALLED_STAT1 0x8674
553#define CP_STALLED_STAT2 0x8678
554
555#define CP_STAT 0x8680
556
Alex Deucher6f2043c2013-04-09 12:43:41 -0400557#define CP_ME_CNTL 0x86D8
558#define CP_CE_HALT (1 << 24)
559#define CP_PFP_HALT (1 << 26)
560#define CP_ME_HALT (1 << 28)
561
Alex Deucher841cf442012-12-18 21:47:44 -0500562#define CP_RB0_RPTR 0x8700
563#define CP_RB_WPTR_DELAY 0x8704
564
Alex Deucher8cc1a532013-04-09 12:41:24 -0400565#define CP_MEQ_THRESHOLDS 0x8764
566#define MEQ1_START(x) ((x) << 0)
567#define MEQ2_START(x) ((x) << 8)
568
569#define VGT_VTX_VECT_EJECT_REG 0x88B0
570
571#define VGT_CACHE_INVALIDATION 0x88C4
572#define CACHE_INVALIDATION(x) ((x) << 0)
573#define VC_ONLY 0
574#define TC_ONLY 1
575#define VC_AND_TC 2
576#define AUTO_INVLD_EN(x) ((x) << 6)
577#define NO_AUTO 0
578#define ES_AUTO 1
579#define GS_AUTO 2
580#define ES_AND_GS_AUTO 3
581
582#define VGT_GS_VERTEX_REUSE 0x88D4
583
584#define CC_GC_SHADER_ARRAY_CONFIG 0x89bc
585#define INACTIVE_CUS_MASK 0xFFFF0000
586#define INACTIVE_CUS_SHIFT 16
587#define GC_USER_SHADER_ARRAY_CONFIG 0x89c0
588
589#define PA_CL_ENHANCE 0x8A14
590#define CLIP_VTX_REORDER_ENA (1 << 0)
591#define NUM_CLIP_SEQ(x) ((x) << 1)
592
593#define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24
594#define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
595#define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16)
596
597#define PA_SC_FIFO_SIZE 0x8BCC
598#define SC_FRONTEND_PRIM_FIFO_SIZE(x) ((x) << 0)
599#define SC_BACKEND_PRIM_FIFO_SIZE(x) ((x) << 6)
600#define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 15)
601#define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 23)
602
603#define PA_SC_ENHANCE 0x8BF0
604#define ENABLE_PA_SC_OUT_OF_ORDER (1 << 0)
605#define DISABLE_PA_SC_GUIDANCE (1 << 13)
606
607#define SQ_CONFIG 0x8C00
608
Alex Deucher1c491652013-04-09 12:45:26 -0400609#define SH_MEM_BASES 0x8C28
610/* if PTR32, these are the bases for scratch and lds */
611#define PRIVATE_BASE(x) ((x) << 0) /* scratch */
612#define SHARED_BASE(x) ((x) << 16) /* LDS */
613#define SH_MEM_APE1_BASE 0x8C2C
614/* if PTR32, this is the base location of GPUVM */
615#define SH_MEM_APE1_LIMIT 0x8C30
616/* if PTR32, this is the upper limit of GPUVM */
617#define SH_MEM_CONFIG 0x8C34
618#define PTR32 (1 << 0)
619#define ALIGNMENT_MODE(x) ((x) << 2)
620#define SH_MEM_ALIGNMENT_MODE_DWORD 0
621#define SH_MEM_ALIGNMENT_MODE_DWORD_STRICT 1
622#define SH_MEM_ALIGNMENT_MODE_STRICT 2
623#define SH_MEM_ALIGNMENT_MODE_UNALIGNED 3
624#define DEFAULT_MTYPE(x) ((x) << 4)
625#define APE1_MTYPE(x) ((x) << 7)
626
Alex Deucher8cc1a532013-04-09 12:41:24 -0400627#define SX_DEBUG_1 0x9060
628
629#define SPI_CONFIG_CNTL 0x9100
630
631#define SPI_CONFIG_CNTL_1 0x913C
632#define VTX_DONE_DELAY(x) ((x) << 0)
633#define INTERP_ONE_PRIM_PER_ROW (1 << 4)
634
635#define TA_CNTL_AUX 0x9508
636
637#define DB_DEBUG 0x9830
638#define DB_DEBUG2 0x9834
639#define DB_DEBUG3 0x9838
640
641#define CC_RB_BACKEND_DISABLE 0x98F4
642#define BACKEND_DISABLE(x) ((x) << 16)
643#define GB_ADDR_CONFIG 0x98F8
644#define NUM_PIPES(x) ((x) << 0)
645#define NUM_PIPES_MASK 0x00000007
646#define NUM_PIPES_SHIFT 0
647#define PIPE_INTERLEAVE_SIZE(x) ((x) << 4)
648#define PIPE_INTERLEAVE_SIZE_MASK 0x00000070
649#define PIPE_INTERLEAVE_SIZE_SHIFT 4
650#define NUM_SHADER_ENGINES(x) ((x) << 12)
651#define NUM_SHADER_ENGINES_MASK 0x00003000
652#define NUM_SHADER_ENGINES_SHIFT 12
653#define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16)
654#define SHADER_ENGINE_TILE_SIZE_MASK 0x00070000
655#define SHADER_ENGINE_TILE_SIZE_SHIFT 16
656#define ROW_SIZE(x) ((x) << 28)
657#define ROW_SIZE_MASK 0x30000000
658#define ROW_SIZE_SHIFT 28
659
660#define GB_TILE_MODE0 0x9910
661# define ARRAY_MODE(x) ((x) << 2)
662# define ARRAY_LINEAR_GENERAL 0
663# define ARRAY_LINEAR_ALIGNED 1
664# define ARRAY_1D_TILED_THIN1 2
665# define ARRAY_2D_TILED_THIN1 4
666# define ARRAY_PRT_TILED_THIN1 5
667# define ARRAY_PRT_2D_TILED_THIN1 6
668# define PIPE_CONFIG(x) ((x) << 6)
669# define ADDR_SURF_P2 0
670# define ADDR_SURF_P4_8x16 4
671# define ADDR_SURF_P4_16x16 5
672# define ADDR_SURF_P4_16x32 6
673# define ADDR_SURF_P4_32x32 7
674# define ADDR_SURF_P8_16x16_8x16 8
675# define ADDR_SURF_P8_16x32_8x16 9
676# define ADDR_SURF_P8_32x32_8x16 10
677# define ADDR_SURF_P8_16x32_16x16 11
678# define ADDR_SURF_P8_32x32_16x16 12
679# define ADDR_SURF_P8_32x32_16x32 13
680# define ADDR_SURF_P8_32x64_32x32 14
681# define TILE_SPLIT(x) ((x) << 11)
682# define ADDR_SURF_TILE_SPLIT_64B 0
683# define ADDR_SURF_TILE_SPLIT_128B 1
684# define ADDR_SURF_TILE_SPLIT_256B 2
685# define ADDR_SURF_TILE_SPLIT_512B 3
686# define ADDR_SURF_TILE_SPLIT_1KB 4
687# define ADDR_SURF_TILE_SPLIT_2KB 5
688# define ADDR_SURF_TILE_SPLIT_4KB 6
689# define MICRO_TILE_MODE_NEW(x) ((x) << 22)
690# define ADDR_SURF_DISPLAY_MICRO_TILING 0
691# define ADDR_SURF_THIN_MICRO_TILING 1
692# define ADDR_SURF_DEPTH_MICRO_TILING 2
693# define ADDR_SURF_ROTATED_MICRO_TILING 3
694# define SAMPLE_SPLIT(x) ((x) << 25)
695# define ADDR_SURF_SAMPLE_SPLIT_1 0
696# define ADDR_SURF_SAMPLE_SPLIT_2 1
697# define ADDR_SURF_SAMPLE_SPLIT_4 2
698# define ADDR_SURF_SAMPLE_SPLIT_8 3
699
700#define GB_MACROTILE_MODE0 0x9990
701# define BANK_WIDTH(x) ((x) << 0)
702# define ADDR_SURF_BANK_WIDTH_1 0
703# define ADDR_SURF_BANK_WIDTH_2 1
704# define ADDR_SURF_BANK_WIDTH_4 2
705# define ADDR_SURF_BANK_WIDTH_8 3
706# define BANK_HEIGHT(x) ((x) << 2)
707# define ADDR_SURF_BANK_HEIGHT_1 0
708# define ADDR_SURF_BANK_HEIGHT_2 1
709# define ADDR_SURF_BANK_HEIGHT_4 2
710# define ADDR_SURF_BANK_HEIGHT_8 3
711# define MACRO_TILE_ASPECT(x) ((x) << 4)
712# define ADDR_SURF_MACRO_ASPECT_1 0
713# define ADDR_SURF_MACRO_ASPECT_2 1
714# define ADDR_SURF_MACRO_ASPECT_4 2
715# define ADDR_SURF_MACRO_ASPECT_8 3
716# define NUM_BANKS(x) ((x) << 6)
717# define ADDR_SURF_2_BANK 0
718# define ADDR_SURF_4_BANK 1
719# define ADDR_SURF_8_BANK 2
720# define ADDR_SURF_16_BANK 3
721
722#define CB_HW_CONTROL 0x9A10
723
724#define GC_USER_RB_BACKEND_DISABLE 0x9B7C
725#define BACKEND_DISABLE_MASK 0x00FF0000
726#define BACKEND_DISABLE_SHIFT 16
727
728#define TCP_CHAN_STEER_LO 0xac0c
729#define TCP_CHAN_STEER_HI 0xac10
730
Alex Deucher1c491652013-04-09 12:45:26 -0400731#define TC_CFG_L1_LOAD_POLICY0 0xAC68
732#define TC_CFG_L1_LOAD_POLICY1 0xAC6C
733#define TC_CFG_L1_STORE_POLICY 0xAC70
734#define TC_CFG_L2_LOAD_POLICY0 0xAC74
735#define TC_CFG_L2_LOAD_POLICY1 0xAC78
736#define TC_CFG_L2_STORE_POLICY0 0xAC7C
737#define TC_CFG_L2_STORE_POLICY1 0xAC80
738#define TC_CFG_L2_ATOMIC_POLICY 0xAC84
739#define TC_CFG_L1_VOLATILE 0xAC88
740#define TC_CFG_L2_VOLATILE 0xAC8C
741
Alex Deucher841cf442012-12-18 21:47:44 -0500742#define CP_RB0_BASE 0xC100
743#define CP_RB0_CNTL 0xC104
744#define RB_BUFSZ(x) ((x) << 0)
745#define RB_BLKSZ(x) ((x) << 8)
746#define BUF_SWAP_32BIT (2 << 16)
747#define RB_NO_UPDATE (1 << 27)
748#define RB_RPTR_WR_ENA (1 << 31)
749
750#define CP_RB0_RPTR_ADDR 0xC10C
751#define RB_RPTR_SWAP_32BIT (2 << 0)
752#define CP_RB0_RPTR_ADDR_HI 0xC110
753#define CP_RB0_WPTR 0xC114
754
755#define CP_DEVICE_ID 0xC12C
756#define CP_ENDIAN_SWAP 0xC140
757#define CP_RB_VMID 0xC144
758
759#define CP_PFP_UCODE_ADDR 0xC150
760#define CP_PFP_UCODE_DATA 0xC154
761#define CP_ME_RAM_RADDR 0xC158
762#define CP_ME_RAM_WADDR 0xC15C
763#define CP_ME_RAM_DATA 0xC160
764
765#define CP_CE_UCODE_ADDR 0xC168
766#define CP_CE_UCODE_DATA 0xC16C
767#define CP_MEC_ME1_UCODE_ADDR 0xC170
768#define CP_MEC_ME1_UCODE_DATA 0xC174
769#define CP_MEC_ME2_UCODE_ADDR 0xC178
770#define CP_MEC_ME2_UCODE_DATA 0xC17C
771
Alex Deucherf6796ca2012-11-09 10:44:08 -0500772#define CP_INT_CNTL_RING0 0xC1A8
773# define CNTX_BUSY_INT_ENABLE (1 << 19)
774# define CNTX_EMPTY_INT_ENABLE (1 << 20)
775# define PRIV_INSTR_INT_ENABLE (1 << 22)
776# define PRIV_REG_INT_ENABLE (1 << 23)
777# define TIME_STAMP_INT_ENABLE (1 << 26)
778# define CP_RINGID2_INT_ENABLE (1 << 29)
779# define CP_RINGID1_INT_ENABLE (1 << 30)
780# define CP_RINGID0_INT_ENABLE (1 << 31)
781
Alex Deuchera59781b2012-11-09 10:45:57 -0500782#define CP_INT_STATUS_RING0 0xC1B4
783# define PRIV_INSTR_INT_STAT (1 << 22)
784# define PRIV_REG_INT_STAT (1 << 23)
785# define TIME_STAMP_INT_STAT (1 << 26)
786# define CP_RINGID2_INT_STAT (1 << 29)
787# define CP_RINGID1_INT_STAT (1 << 30)
788# define CP_RINGID0_INT_STAT (1 << 31)
789
Alex Deucher963e81f2013-06-26 17:37:11 -0400790#define CP_CPF_DEBUG 0xC200
791
792#define CP_PQ_WPTR_POLL_CNTL 0xC20C
793#define WPTR_POLL_EN (1 << 31)
794
Alex Deuchera59781b2012-11-09 10:45:57 -0500795#define CP_ME1_PIPE0_INT_CNTL 0xC214
796#define CP_ME1_PIPE1_INT_CNTL 0xC218
797#define CP_ME1_PIPE2_INT_CNTL 0xC21C
798#define CP_ME1_PIPE3_INT_CNTL 0xC220
799#define CP_ME2_PIPE0_INT_CNTL 0xC224
800#define CP_ME2_PIPE1_INT_CNTL 0xC228
801#define CP_ME2_PIPE2_INT_CNTL 0xC22C
802#define CP_ME2_PIPE3_INT_CNTL 0xC230
803# define DEQUEUE_REQUEST_INT_ENABLE (1 << 13)
804# define WRM_POLL_TIMEOUT_INT_ENABLE (1 << 17)
805# define PRIV_REG_INT_ENABLE (1 << 23)
806# define TIME_STAMP_INT_ENABLE (1 << 26)
807# define GENERIC2_INT_ENABLE (1 << 29)
808# define GENERIC1_INT_ENABLE (1 << 30)
809# define GENERIC0_INT_ENABLE (1 << 31)
810#define CP_ME1_PIPE0_INT_STATUS 0xC214
811#define CP_ME1_PIPE1_INT_STATUS 0xC218
812#define CP_ME1_PIPE2_INT_STATUS 0xC21C
813#define CP_ME1_PIPE3_INT_STATUS 0xC220
814#define CP_ME2_PIPE0_INT_STATUS 0xC224
815#define CP_ME2_PIPE1_INT_STATUS 0xC228
816#define CP_ME2_PIPE2_INT_STATUS 0xC22C
817#define CP_ME2_PIPE3_INT_STATUS 0xC230
818# define DEQUEUE_REQUEST_INT_STATUS (1 << 13)
819# define WRM_POLL_TIMEOUT_INT_STATUS (1 << 17)
820# define PRIV_REG_INT_STATUS (1 << 23)
821# define TIME_STAMP_INT_STATUS (1 << 26)
822# define GENERIC2_INT_STATUS (1 << 29)
823# define GENERIC1_INT_STATUS (1 << 30)
824# define GENERIC0_INT_STATUS (1 << 31)
825
Alex Deucher841cf442012-12-18 21:47:44 -0500826#define CP_MAX_CONTEXT 0xC2B8
827
828#define CP_RB0_BASE_HI 0xC2C4
829
Alex Deucherf6796ca2012-11-09 10:44:08 -0500830#define RLC_CNTL 0xC300
831# define RLC_ENABLE (1 << 0)
832
833#define RLC_MC_CNTL 0xC30C
834
835#define RLC_LB_CNTR_MAX 0xC348
836
837#define RLC_LB_CNTL 0xC364
838
839#define RLC_LB_CNTR_INIT 0xC36C
840
841#define RLC_SAVE_AND_RESTORE_BASE 0xC374
842#define RLC_DRIVER_DMA_STATUS 0xC378
843
844#define RLC_GPM_UCODE_ADDR 0xC388
845#define RLC_GPM_UCODE_DATA 0xC38C
Alex Deucher44fa3462012-12-18 22:17:00 -0500846#define RLC_GPU_CLOCK_COUNT_LSB 0xC390
847#define RLC_GPU_CLOCK_COUNT_MSB 0xC394
848#define RLC_CAPTURE_GPU_CLOCK_COUNT 0xC398
Alex Deucherf6796ca2012-11-09 10:44:08 -0500849#define RLC_UCODE_CNTL 0xC39C
850
851#define RLC_CGCG_CGLS_CTRL 0xC424
852
853#define RLC_LB_INIT_CU_MASK 0xC43C
854
855#define RLC_LB_PARAMS 0xC444
856
857#define RLC_SERDES_CU_MASTER_BUSY 0xC484
858#define RLC_SERDES_NONCU_MASTER_BUSY 0xC488
859# define SE_MASTER_BUSY_MASK 0x0000ffff
860# define GC_MASTER_BUSY (1 << 16)
861# define TC0_MASTER_BUSY (1 << 17)
862# define TC1_MASTER_BUSY (1 << 18)
863
864#define RLC_GPM_SCRATCH_ADDR 0xC4B0
865#define RLC_GPM_SCRATCH_DATA 0xC4B4
866
Alex Deucher963e81f2013-06-26 17:37:11 -0400867#define CP_HPD_EOP_BASE_ADDR 0xC904
868#define CP_HPD_EOP_BASE_ADDR_HI 0xC908
869#define CP_HPD_EOP_VMID 0xC90C
870#define CP_HPD_EOP_CONTROL 0xC910
871#define EOP_SIZE(x) ((x) << 0)
872#define EOP_SIZE_MASK (0x3f << 0)
873#define CP_MQD_BASE_ADDR 0xC914
874#define CP_MQD_BASE_ADDR_HI 0xC918
875#define CP_HQD_ACTIVE 0xC91C
876#define CP_HQD_VMID 0xC920
877
878#define CP_HQD_PQ_BASE 0xC934
879#define CP_HQD_PQ_BASE_HI 0xC938
880#define CP_HQD_PQ_RPTR 0xC93C
881#define CP_HQD_PQ_RPTR_REPORT_ADDR 0xC940
882#define CP_HQD_PQ_RPTR_REPORT_ADDR_HI 0xC944
883#define CP_HQD_PQ_WPTR_POLL_ADDR 0xC948
884#define CP_HQD_PQ_WPTR_POLL_ADDR_HI 0xC94C
885#define CP_HQD_PQ_DOORBELL_CONTROL 0xC950
886#define DOORBELL_OFFSET(x) ((x) << 2)
887#define DOORBELL_OFFSET_MASK (0x1fffff << 2)
888#define DOORBELL_SOURCE (1 << 28)
889#define DOORBELL_SCHD_HIT (1 << 29)
890#define DOORBELL_EN (1 << 30)
891#define DOORBELL_HIT (1 << 31)
892#define CP_HQD_PQ_WPTR 0xC954
893#define CP_HQD_PQ_CONTROL 0xC958
894#define QUEUE_SIZE(x) ((x) << 0)
895#define QUEUE_SIZE_MASK (0x3f << 0)
896#define RPTR_BLOCK_SIZE(x) ((x) << 8)
897#define RPTR_BLOCK_SIZE_MASK (0x3f << 8)
898#define PQ_VOLATILE (1 << 26)
899#define NO_UPDATE_RPTR (1 << 27)
900#define UNORD_DISPATCH (1 << 28)
901#define ROQ_PQ_IB_FLIP (1 << 29)
902#define PRIV_STATE (1 << 30)
903#define KMD_QUEUE (1 << 31)
904
905#define CP_HQD_DEQUEUE_REQUEST 0xC974
906
907#define CP_MQD_CONTROL 0xC99C
908#define MQD_VMID(x) ((x) << 0)
909#define MQD_VMID_MASK (0xf << 0)
910
Alex Deucher8cc1a532013-04-09 12:41:24 -0400911#define PA_SC_RASTER_CONFIG 0x28350
912# define RASTER_CONFIG_RB_MAP_0 0
913# define RASTER_CONFIG_RB_MAP_1 1
914# define RASTER_CONFIG_RB_MAP_2 2
915# define RASTER_CONFIG_RB_MAP_3 3
916
Alex Deucher2cae3bc2012-07-05 11:45:40 -0400917#define VGT_EVENT_INITIATOR 0x28a90
918# define SAMPLE_STREAMOUTSTATS1 (1 << 0)
919# define SAMPLE_STREAMOUTSTATS2 (2 << 0)
920# define SAMPLE_STREAMOUTSTATS3 (3 << 0)
921# define CACHE_FLUSH_TS (4 << 0)
922# define CACHE_FLUSH (6 << 0)
923# define CS_PARTIAL_FLUSH (7 << 0)
924# define VGT_STREAMOUT_RESET (10 << 0)
925# define END_OF_PIPE_INCR_DE (11 << 0)
926# define END_OF_PIPE_IB_END (12 << 0)
927# define RST_PIX_CNT (13 << 0)
928# define VS_PARTIAL_FLUSH (15 << 0)
929# define PS_PARTIAL_FLUSH (16 << 0)
930# define CACHE_FLUSH_AND_INV_TS_EVENT (20 << 0)
931# define ZPASS_DONE (21 << 0)
932# define CACHE_FLUSH_AND_INV_EVENT (22 << 0)
933# define PERFCOUNTER_START (23 << 0)
934# define PERFCOUNTER_STOP (24 << 0)
935# define PIPELINESTAT_START (25 << 0)
936# define PIPELINESTAT_STOP (26 << 0)
937# define PERFCOUNTER_SAMPLE (27 << 0)
938# define SAMPLE_PIPELINESTAT (30 << 0)
939# define SO_VGT_STREAMOUT_FLUSH (31 << 0)
940# define SAMPLE_STREAMOUTSTATS (32 << 0)
941# define RESET_VTX_CNT (33 << 0)
942# define VGT_FLUSH (36 << 0)
943# define BOTTOM_OF_PIPE_TS (40 << 0)
944# define DB_CACHE_FLUSH_AND_INV (42 << 0)
945# define FLUSH_AND_INV_DB_DATA_TS (43 << 0)
946# define FLUSH_AND_INV_DB_META (44 << 0)
947# define FLUSH_AND_INV_CB_DATA_TS (45 << 0)
948# define FLUSH_AND_INV_CB_META (46 << 0)
949# define CS_DONE (47 << 0)
950# define PS_DONE (48 << 0)
951# define FLUSH_AND_INV_CB_PIXEL_DATA (49 << 0)
952# define THREAD_TRACE_START (51 << 0)
953# define THREAD_TRACE_STOP (52 << 0)
954# define THREAD_TRACE_FLUSH (54 << 0)
955# define THREAD_TRACE_FINISH (55 << 0)
956# define PIXEL_PIPE_STAT_CONTROL (56 << 0)
957# define PIXEL_PIPE_STAT_DUMP (57 << 0)
958# define PIXEL_PIPE_STAT_RESET (58 << 0)
959
Alex Deucher841cf442012-12-18 21:47:44 -0500960#define SCRATCH_REG0 0x30100
961#define SCRATCH_REG1 0x30104
962#define SCRATCH_REG2 0x30108
963#define SCRATCH_REG3 0x3010C
964#define SCRATCH_REG4 0x30110
965#define SCRATCH_REG5 0x30114
966#define SCRATCH_REG6 0x30118
967#define SCRATCH_REG7 0x3011C
968
969#define SCRATCH_UMSK 0x30140
970#define SCRATCH_ADDR 0x30144
971
972#define CP_SEM_WAIT_TIMER 0x301BC
973
974#define CP_SEM_INCOMPLETE_TIMER_CNTL 0x301C8
975
Alex Deucher2cae3bc2012-07-05 11:45:40 -0400976#define CP_WAIT_REG_MEM_TIMEOUT 0x301D0
977
Alex Deucher8cc1a532013-04-09 12:41:24 -0400978#define GRBM_GFX_INDEX 0x30800
979#define INSTANCE_INDEX(x) ((x) << 0)
980#define SH_INDEX(x) ((x) << 8)
981#define SE_INDEX(x) ((x) << 16)
982#define SH_BROADCAST_WRITES (1 << 29)
983#define INSTANCE_BROADCAST_WRITES (1 << 30)
984#define SE_BROADCAST_WRITES (1 << 31)
985
986#define VGT_ESGS_RING_SIZE 0x30900
987#define VGT_GSVS_RING_SIZE 0x30904
988#define VGT_PRIMITIVE_TYPE 0x30908
989#define VGT_INDEX_TYPE 0x3090C
990
991#define VGT_NUM_INDICES 0x30930
992#define VGT_NUM_INSTANCES 0x30934
993#define VGT_TF_RING_SIZE 0x30938
994#define VGT_HS_OFFCHIP_PARAM 0x3093C
995#define VGT_TF_MEMORY_BASE 0x30940
996
997#define PA_SU_LINE_STIPPLE_VALUE 0x30a00
998#define PA_SC_LINE_STIPPLE_STATE 0x30a04
999
1000#define SQC_CACHES 0x30d20
1001
1002#define CP_PERFMON_CNTL 0x36020
1003
1004#define CGTS_TCC_DISABLE 0x3c00c
1005#define CGTS_USER_TCC_DISABLE 0x3c010
1006#define TCC_DISABLE_MASK 0xFFFF0000
1007#define TCC_DISABLE_SHIFT 16
1008
Alex Deucherf6796ca2012-11-09 10:44:08 -05001009#define CB_CGTT_SCLK_CTRL 0x3c2a0
1010
Alex Deucher841cf442012-12-18 21:47:44 -05001011/*
1012 * PM4
1013 */
1014#define PACKET_TYPE0 0
1015#define PACKET_TYPE1 1
1016#define PACKET_TYPE2 2
1017#define PACKET_TYPE3 3
1018
1019#define CP_PACKET_GET_TYPE(h) (((h) >> 30) & 3)
1020#define CP_PACKET_GET_COUNT(h) (((h) >> 16) & 0x3FFF)
1021#define CP_PACKET0_GET_REG(h) (((h) & 0xFFFF) << 2)
1022#define CP_PACKET3_GET_OPCODE(h) (((h) >> 8) & 0xFF)
1023#define PACKET0(reg, n) ((PACKET_TYPE0 << 30) | \
1024 (((reg) >> 2) & 0xFFFF) | \
1025 ((n) & 0x3FFF) << 16)
1026#define CP_PACKET2 0x80000000
1027#define PACKET2_PAD_SHIFT 0
1028#define PACKET2_PAD_MASK (0x3fffffff << 0)
1029
1030#define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
1031
1032#define PACKET3(op, n) ((PACKET_TYPE3 << 30) | \
1033 (((op) & 0xFF) << 8) | \
1034 ((n) & 0x3FFF) << 16)
1035
1036#define PACKET3_COMPUTE(op, n) (PACKET3(op, n) | 1 << 1)
1037
1038/* Packet 3 types */
1039#define PACKET3_NOP 0x10
1040#define PACKET3_SET_BASE 0x11
1041#define PACKET3_BASE_INDEX(x) ((x) << 0)
1042#define CE_PARTITION_BASE 3
1043#define PACKET3_CLEAR_STATE 0x12
1044#define PACKET3_INDEX_BUFFER_SIZE 0x13
1045#define PACKET3_DISPATCH_DIRECT 0x15
1046#define PACKET3_DISPATCH_INDIRECT 0x16
1047#define PACKET3_ATOMIC_GDS 0x1D
1048#define PACKET3_ATOMIC_MEM 0x1E
1049#define PACKET3_OCCLUSION_QUERY 0x1F
1050#define PACKET3_SET_PREDICATION 0x20
1051#define PACKET3_REG_RMW 0x21
1052#define PACKET3_COND_EXEC 0x22
1053#define PACKET3_PRED_EXEC 0x23
1054#define PACKET3_DRAW_INDIRECT 0x24
1055#define PACKET3_DRAW_INDEX_INDIRECT 0x25
1056#define PACKET3_INDEX_BASE 0x26
1057#define PACKET3_DRAW_INDEX_2 0x27
1058#define PACKET3_CONTEXT_CONTROL 0x28
1059#define PACKET3_INDEX_TYPE 0x2A
1060#define PACKET3_DRAW_INDIRECT_MULTI 0x2C
1061#define PACKET3_DRAW_INDEX_AUTO 0x2D
1062#define PACKET3_NUM_INSTANCES 0x2F
1063#define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30
1064#define PACKET3_INDIRECT_BUFFER_CONST 0x33
1065#define PACKET3_STRMOUT_BUFFER_UPDATE 0x34
1066#define PACKET3_DRAW_INDEX_OFFSET_2 0x35
1067#define PACKET3_DRAW_PREAMBLE 0x36
1068#define PACKET3_WRITE_DATA 0x37
Alex Deucher2cae3bc2012-07-05 11:45:40 -04001069#define WRITE_DATA_DST_SEL(x) ((x) << 8)
1070 /* 0 - register
1071 * 1 - memory (sync - via GRBM)
1072 * 2 - gl2
1073 * 3 - gds
1074 * 4 - reserved
1075 * 5 - memory (async - direct)
1076 */
1077#define WR_ONE_ADDR (1 << 16)
1078#define WR_CONFIRM (1 << 20)
1079#define WRITE_DATA_CACHE_POLICY(x) ((x) << 25)
1080 /* 0 - LRU
1081 * 1 - Stream
1082 */
1083#define WRITE_DATA_ENGINE_SEL(x) ((x) << 30)
1084 /* 0 - me
1085 * 1 - pfp
1086 * 2 - ce
1087 */
Alex Deucher841cf442012-12-18 21:47:44 -05001088#define PACKET3_DRAW_INDEX_INDIRECT_MULTI 0x38
1089#define PACKET3_MEM_SEMAPHORE 0x39
Alex Deucher2cae3bc2012-07-05 11:45:40 -04001090# define PACKET3_SEM_USE_MAILBOX (0x1 << 16)
1091# define PACKET3_SEM_SEL_SIGNAL_TYPE (0x1 << 20) /* 0 = increment, 1 = write 1 */
1092# define PACKET3_SEM_CLIENT_CODE ((x) << 24) /* 0 = CP, 1 = CB, 2 = DB */
1093# define PACKET3_SEM_SEL_SIGNAL (0x6 << 29)
1094# define PACKET3_SEM_SEL_WAIT (0x7 << 29)
Alex Deucher841cf442012-12-18 21:47:44 -05001095#define PACKET3_COPY_DW 0x3B
1096#define PACKET3_WAIT_REG_MEM 0x3C
Alex Deucher2cae3bc2012-07-05 11:45:40 -04001097#define WAIT_REG_MEM_FUNCTION(x) ((x) << 0)
1098 /* 0 - always
1099 * 1 - <
1100 * 2 - <=
1101 * 3 - ==
1102 * 4 - !=
1103 * 5 - >=
1104 * 6 - >
1105 */
1106#define WAIT_REG_MEM_MEM_SPACE(x) ((x) << 4)
1107 /* 0 - reg
1108 * 1 - mem
1109 */
1110#define WAIT_REG_MEM_OPERATION(x) ((x) << 6)
1111 /* 0 - wait_reg_mem
1112 * 1 - wr_wait_wr_reg
1113 */
1114#define WAIT_REG_MEM_ENGINE(x) ((x) << 8)
1115 /* 0 - me
1116 * 1 - pfp
1117 */
Alex Deucher841cf442012-12-18 21:47:44 -05001118#define PACKET3_INDIRECT_BUFFER 0x3F
Alex Deucher2cae3bc2012-07-05 11:45:40 -04001119#define INDIRECT_BUFFER_TCL2_VOLATILE (1 << 22)
1120#define INDIRECT_BUFFER_VALID (1 << 23)
1121#define INDIRECT_BUFFER_CACHE_POLICY(x) ((x) << 28)
1122 /* 0 - LRU
1123 * 1 - Stream
1124 * 2 - Bypass
1125 */
Alex Deucher841cf442012-12-18 21:47:44 -05001126#define PACKET3_COPY_DATA 0x40
1127#define PACKET3_PFP_SYNC_ME 0x42
1128#define PACKET3_SURFACE_SYNC 0x43
1129# define PACKET3_DEST_BASE_0_ENA (1 << 0)
1130# define PACKET3_DEST_BASE_1_ENA (1 << 1)
1131# define PACKET3_CB0_DEST_BASE_ENA (1 << 6)
1132# define PACKET3_CB1_DEST_BASE_ENA (1 << 7)
1133# define PACKET3_CB2_DEST_BASE_ENA (1 << 8)
1134# define PACKET3_CB3_DEST_BASE_ENA (1 << 9)
1135# define PACKET3_CB4_DEST_BASE_ENA (1 << 10)
1136# define PACKET3_CB5_DEST_BASE_ENA (1 << 11)
1137# define PACKET3_CB6_DEST_BASE_ENA (1 << 12)
1138# define PACKET3_CB7_DEST_BASE_ENA (1 << 13)
1139# define PACKET3_DB_DEST_BASE_ENA (1 << 14)
1140# define PACKET3_TCL1_VOL_ACTION_ENA (1 << 15)
1141# define PACKET3_TC_VOL_ACTION_ENA (1 << 16) /* L2 */
1142# define PACKET3_TC_WB_ACTION_ENA (1 << 18) /* L2 */
1143# define PACKET3_DEST_BASE_2_ENA (1 << 19)
1144# define PACKET3_DEST_BASE_3_ENA (1 << 21)
1145# define PACKET3_TCL1_ACTION_ENA (1 << 22)
1146# define PACKET3_TC_ACTION_ENA (1 << 23) /* L2 */
1147# define PACKET3_CB_ACTION_ENA (1 << 25)
1148# define PACKET3_DB_ACTION_ENA (1 << 26)
1149# define PACKET3_SH_KCACHE_ACTION_ENA (1 << 27)
1150# define PACKET3_SH_KCACHE_VOL_ACTION_ENA (1 << 28)
1151# define PACKET3_SH_ICACHE_ACTION_ENA (1 << 29)
1152#define PACKET3_COND_WRITE 0x45
1153#define PACKET3_EVENT_WRITE 0x46
1154#define EVENT_TYPE(x) ((x) << 0)
1155#define EVENT_INDEX(x) ((x) << 8)
1156 /* 0 - any non-TS event
1157 * 1 - ZPASS_DONE, PIXEL_PIPE_STAT_*
1158 * 2 - SAMPLE_PIPELINESTAT
1159 * 3 - SAMPLE_STREAMOUTSTAT*
1160 * 4 - *S_PARTIAL_FLUSH
1161 * 5 - EOP events
1162 * 6 - EOS events
1163 */
1164#define PACKET3_EVENT_WRITE_EOP 0x47
1165#define EOP_TCL1_VOL_ACTION_EN (1 << 12)
1166#define EOP_TC_VOL_ACTION_EN (1 << 13) /* L2 */
1167#define EOP_TC_WB_ACTION_EN (1 << 15) /* L2 */
1168#define EOP_TCL1_ACTION_EN (1 << 16)
1169#define EOP_TC_ACTION_EN (1 << 17) /* L2 */
Alex Deucher2cae3bc2012-07-05 11:45:40 -04001170#define EOP_CACHE_POLICY(x) ((x) << 25)
Alex Deucher841cf442012-12-18 21:47:44 -05001171 /* 0 - LRU
1172 * 1 - Stream
1173 * 2 - Bypass
1174 */
Alex Deucher2cae3bc2012-07-05 11:45:40 -04001175#define EOP_TCL2_VOLATILE (1 << 27)
Alex Deucher841cf442012-12-18 21:47:44 -05001176#define DATA_SEL(x) ((x) << 29)
1177 /* 0 - discard
1178 * 1 - send low 32bit data
1179 * 2 - send 64bit data
1180 * 3 - send 64bit GPU counter value
1181 * 4 - send 64bit sys counter value
1182 */
1183#define INT_SEL(x) ((x) << 24)
1184 /* 0 - none
1185 * 1 - interrupt only (DATA_SEL = 0)
1186 * 2 - interrupt when data write is confirmed
1187 */
1188#define DST_SEL(x) ((x) << 16)
1189 /* 0 - MC
1190 * 1 - TC/L2
1191 */
1192#define PACKET3_EVENT_WRITE_EOS 0x48
1193#define PACKET3_RELEASE_MEM 0x49
1194#define PACKET3_PREAMBLE_CNTL 0x4A
1195# define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28)
1196# define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28)
1197#define PACKET3_DMA_DATA 0x50
1198#define PACKET3_AQUIRE_MEM 0x58
1199#define PACKET3_REWIND 0x59
1200#define PACKET3_LOAD_UCONFIG_REG 0x5E
1201#define PACKET3_LOAD_SH_REG 0x5F
1202#define PACKET3_LOAD_CONFIG_REG 0x60
1203#define PACKET3_LOAD_CONTEXT_REG 0x61
1204#define PACKET3_SET_CONFIG_REG 0x68
1205#define PACKET3_SET_CONFIG_REG_START 0x00008000
1206#define PACKET3_SET_CONFIG_REG_END 0x0000b000
1207#define PACKET3_SET_CONTEXT_REG 0x69
1208#define PACKET3_SET_CONTEXT_REG_START 0x00028000
1209#define PACKET3_SET_CONTEXT_REG_END 0x00029000
1210#define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73
1211#define PACKET3_SET_SH_REG 0x76
1212#define PACKET3_SET_SH_REG_START 0x0000b000
1213#define PACKET3_SET_SH_REG_END 0x0000c000
1214#define PACKET3_SET_SH_REG_OFFSET 0x77
1215#define PACKET3_SET_QUEUE_REG 0x78
1216#define PACKET3_SET_UCONFIG_REG 0x79
Alex Deucher2cae3bc2012-07-05 11:45:40 -04001217#define PACKET3_SET_UCONFIG_REG_START 0x00030000
1218#define PACKET3_SET_UCONFIG_REG_END 0x00031000
Alex Deucher841cf442012-12-18 21:47:44 -05001219#define PACKET3_SCRATCH_RAM_WRITE 0x7D
1220#define PACKET3_SCRATCH_RAM_READ 0x7E
1221#define PACKET3_LOAD_CONST_RAM 0x80
1222#define PACKET3_WRITE_CONST_RAM 0x81
1223#define PACKET3_DUMP_CONST_RAM 0x83
1224#define PACKET3_INCREMENT_CE_COUNTER 0x84
1225#define PACKET3_INCREMENT_DE_COUNTER 0x85
1226#define PACKET3_WAIT_ON_CE_COUNTER 0x86
1227#define PACKET3_WAIT_ON_DE_COUNTER_DIFF 0x88
Alex Deucher2cae3bc2012-07-05 11:45:40 -04001228#define PACKET3_SWITCH_BUFFER 0x8B
Alex Deucher841cf442012-12-18 21:47:44 -05001229
Alex Deucher21a93e12013-04-09 12:47:11 -04001230/* SDMA - first instance at 0xd000, second at 0xd800 */
1231#define SDMA0_REGISTER_OFFSET 0x0 /* not a register */
1232#define SDMA1_REGISTER_OFFSET 0x800 /* not a register */
1233
1234#define SDMA0_UCODE_ADDR 0xD000
1235#define SDMA0_UCODE_DATA 0xD004
1236
1237#define SDMA0_CNTL 0xD010
1238# define TRAP_ENABLE (1 << 0)
1239# define SEM_INCOMPLETE_INT_ENABLE (1 << 1)
1240# define SEM_WAIT_INT_ENABLE (1 << 2)
1241# define DATA_SWAP_ENABLE (1 << 3)
1242# define FENCE_SWAP_ENABLE (1 << 4)
1243# define AUTO_CTXSW_ENABLE (1 << 18)
1244# define CTXEMPTY_INT_ENABLE (1 << 28)
1245
1246#define SDMA0_TILING_CONFIG 0xD018
1247
1248#define SDMA0_SEM_INCOMPLETE_TIMER_CNTL 0xD020
1249#define SDMA0_SEM_WAIT_FAIL_TIMER_CNTL 0xD024
1250
1251#define SDMA0_STATUS_REG 0xd034
1252# define SDMA_IDLE (1 << 0)
1253
1254#define SDMA0_ME_CNTL 0xD048
1255# define SDMA_HALT (1 << 0)
1256
1257#define SDMA0_GFX_RB_CNTL 0xD200
1258# define SDMA_RB_ENABLE (1 << 0)
1259# define SDMA_RB_SIZE(x) ((x) << 1) /* log2 */
1260# define SDMA_RB_SWAP_ENABLE (1 << 9) /* 8IN32 */
1261# define SDMA_RPTR_WRITEBACK_ENABLE (1 << 12)
1262# define SDMA_RPTR_WRITEBACK_SWAP_ENABLE (1 << 13) /* 8IN32 */
1263# define SDMA_RPTR_WRITEBACK_TIMER(x) ((x) << 16) /* log2 */
1264#define SDMA0_GFX_RB_BASE 0xD204
1265#define SDMA0_GFX_RB_BASE_HI 0xD208
1266#define SDMA0_GFX_RB_RPTR 0xD20C
1267#define SDMA0_GFX_RB_WPTR 0xD210
1268
1269#define SDMA0_GFX_RB_RPTR_ADDR_HI 0xD220
1270#define SDMA0_GFX_RB_RPTR_ADDR_LO 0xD224
1271#define SDMA0_GFX_IB_CNTL 0xD228
1272# define SDMA_IB_ENABLE (1 << 0)
1273# define SDMA_IB_SWAP_ENABLE (1 << 4)
1274# define SDMA_SWITCH_INSIDE_IB (1 << 8)
1275# define SDMA_CMD_VMID(x) ((x) << 16)
1276
1277#define SDMA0_GFX_VIRTUAL_ADDR 0xD29C
1278#define SDMA0_GFX_APE1_CNTL 0xD2A0
1279
1280#define SDMA_PACKET(op, sub_op, e) ((((e) & 0xFFFF) << 16) | \
1281 (((sub_op) & 0xFF) << 8) | \
1282 (((op) & 0xFF) << 0))
1283/* sDMA opcodes */
1284#define SDMA_OPCODE_NOP 0
1285#define SDMA_OPCODE_COPY 1
1286# define SDMA_COPY_SUB_OPCODE_LINEAR 0
1287# define SDMA_COPY_SUB_OPCODE_TILED 1
1288# define SDMA_COPY_SUB_OPCODE_SOA 3
1289# define SDMA_COPY_SUB_OPCODE_LINEAR_SUB_WINDOW 4
1290# define SDMA_COPY_SUB_OPCODE_TILED_SUB_WINDOW 5
1291# define SDMA_COPY_SUB_OPCODE_T2T_SUB_WINDOW 6
1292#define SDMA_OPCODE_WRITE 2
1293# define SDMA_WRITE_SUB_OPCODE_LINEAR 0
1294# define SDMA_WRTIE_SUB_OPCODE_TILED 1
1295#define SDMA_OPCODE_INDIRECT_BUFFER 4
1296#define SDMA_OPCODE_FENCE 5
1297#define SDMA_OPCODE_TRAP 6
1298#define SDMA_OPCODE_SEMAPHORE 7
1299# define SDMA_SEMAPHORE_EXTRA_O (1 << 13)
1300 /* 0 - increment
1301 * 1 - write 1
1302 */
1303# define SDMA_SEMAPHORE_EXTRA_S (1 << 14)
1304 /* 0 - wait
1305 * 1 - signal
1306 */
1307# define SDMA_SEMAPHORE_EXTRA_M (1 << 15)
1308 /* mailbox */
1309#define SDMA_OPCODE_POLL_REG_MEM 8
1310# define SDMA_POLL_REG_MEM_EXTRA_OP(x) ((x) << 10)
1311 /* 0 - wait_reg_mem
1312 * 1 - wr_wait_wr_reg
1313 */
1314# define SDMA_POLL_REG_MEM_EXTRA_FUNC(x) ((x) << 12)
1315 /* 0 - always
1316 * 1 - <
1317 * 2 - <=
1318 * 3 - ==
1319 * 4 - !=
1320 * 5 - >=
1321 * 6 - >
1322 */
1323# define SDMA_POLL_REG_MEM_EXTRA_M (1 << 15)
1324 /* 0 = register
1325 * 1 = memory
1326 */
1327#define SDMA_OPCODE_COND_EXEC 9
1328#define SDMA_OPCODE_CONSTANT_FILL 11
1329# define SDMA_CONSTANT_FILL_EXTRA_SIZE(x) ((x) << 14)
1330 /* 0 = byte fill
1331 * 2 = DW fill
1332 */
1333#define SDMA_OPCODE_GENERATE_PTE_PDE 12
1334#define SDMA_OPCODE_TIMESTAMP 13
1335# define SDMA_TIMESTAMP_SUB_OPCODE_SET_LOCAL 0
1336# define SDMA_TIMESTAMP_SUB_OPCODE_GET_LOCAL 1
1337# define SDMA_TIMESTAMP_SUB_OPCODE_GET_GLOBAL 2
1338#define SDMA_OPCODE_SRBM_WRITE 14
1339# define SDMA_SRBM_WRITE_EXTRA_BYTE_ENABLE(x) ((x) << 12)
1340 /* byte mask */
1341
Christian König87167bb2013-04-09 13:39:21 -04001342/* UVD */
1343
1344#define UVD_UDEC_ADDR_CONFIG 0xef4c
1345#define UVD_UDEC_DB_ADDR_CONFIG 0xef50
1346#define UVD_UDEC_DBW_ADDR_CONFIG 0xef54
1347
1348#define UVD_LMI_EXT40_ADDR 0xf498
1349#define UVD_LMI_ADDR_EXT 0xf594
1350#define UVD_VCPU_CACHE_OFFSET0 0xf608
1351#define UVD_VCPU_CACHE_SIZE0 0xf60c
1352#define UVD_VCPU_CACHE_OFFSET1 0xf610
1353#define UVD_VCPU_CACHE_SIZE1 0xf614
1354#define UVD_VCPU_CACHE_OFFSET2 0xf618
1355#define UVD_VCPU_CACHE_SIZE2 0xf61c
1356
1357#define UVD_RBC_RB_RPTR 0xf690
1358#define UVD_RBC_RB_WPTR 0xf694
1359
1360/* UVD clocks */
1361
1362#define CG_DCLK_CNTL 0xC050009C
1363# define DCLK_DIVIDER_MASK 0x7f
1364# define DCLK_DIR_CNTL_EN (1 << 8)
1365#define CG_DCLK_STATUS 0xC05000A0
1366# define DCLK_STATUS (1 << 0)
1367#define CG_VCLK_CNTL 0xC05000A4
1368#define CG_VCLK_STATUS 0xC05000A8
1369
Alex Deucher8cc1a532013-04-09 12:41:24 -04001370#endif