blob: 513184b4fdd1e2041d1c2c64916f9281af49587c [file] [log] [blame]
Linus Walleije8689e62010-09-28 15:57:37 +02001/*
2 * Copyright (c) 2006 ARM Ltd.
3 * Copyright (c) 2010 ST-Ericsson SA
4 *
5 * Author: Peter Pearse <peter.pearse@arm.com>
6 * Author: Linus Walleij <linus.walleij@stericsson.com>
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the Free
10 * Software Foundation; either version 2 of the License, or (at your option)
11 * any later version.
12 *
13 * This program is distributed in the hope that it will be useful, but WITHOUT
14 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
15 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 * more details.
17 *
18 * You should have received a copy of the GNU General Public License along with
19 * this program; if not, write to the Free Software Foundation, Inc., 59
20 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
21 *
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +000022 * The full GNU General Public License is in this distribution in the file
23 * called COPYING.
Linus Walleije8689e62010-09-28 15:57:37 +020024 *
25 * Documentation: ARM DDI 0196G == PL080
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +000026 * Documentation: ARM DDI 0218E == PL081
Linus Walleije8689e62010-09-28 15:57:37 +020027 *
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +000028 * PL080 & PL081 both have 16 sets of DMA signals that can be routed to any
29 * channel.
Linus Walleije8689e62010-09-28 15:57:37 +020030 *
31 * The PL080 has 8 channels available for simultaneous use, and the PL081
32 * has only two channels. So on these DMA controllers the number of channels
33 * and the number of incoming DMA signals are two totally different things.
34 * It is usually not possible to theoretically handle all physical signals,
35 * so a multiplexing scheme with possible denial of use is necessary.
36 *
37 * The PL080 has a dual bus master, PL081 has a single master.
38 *
39 * Memory to peripheral transfer may be visualized as
40 * Get data from memory to DMAC
41 * Until no data left
42 * On burst request from peripheral
43 * Destination burst from DMAC to peripheral
44 * Clear burst request
45 * Raise terminal count interrupt
46 *
47 * For peripherals with a FIFO:
48 * Source burst size == half the depth of the peripheral FIFO
49 * Destination burst size == the depth of the peripheral FIFO
50 *
51 * (Bursts are irrelevant for mem to mem transfers - there are no burst
52 * signals, the DMA controller will simply facilitate its AHB master.)
53 *
54 * ASSUMES default (little) endianness for DMA transfers
55 *
Russell King - ARM Linux9dc2c202011-01-03 22:33:06 +000056 * The PL08x has two flow control settings:
57 * - DMAC flow control: the transfer size defines the number of transfers
58 * which occur for the current LLI entry, and the DMAC raises TC at the
59 * end of every LLI entry. Observed behaviour shows the DMAC listening
60 * to both the BREQ and SREQ signals (contrary to documented),
61 * transferring data if either is active. The LBREQ and LSREQ signals
62 * are ignored.
63 *
64 * - Peripheral flow control: the transfer size is ignored (and should be
65 * zero). The data is transferred from the current LLI entry, until
66 * after the final transfer signalled by LBREQ or LSREQ. The DMAC
67 * will then move to the next LLI entry.
68 *
Linus Walleije8689e62010-09-28 15:57:37 +020069 * Global TODO:
70 * - Break out common code from arch/arm/mach-s3c64xx and share
71 */
Russell King - ARM Linux730404a2011-01-03 22:34:07 +000072#include <linux/amba/bus.h>
Linus Walleije8689e62010-09-28 15:57:37 +020073#include <linux/amba/pl08x.h>
74#include <linux/debugfs.h>
Viresh Kumar0c38d702011-08-05 15:32:28 +053075#include <linux/delay.h>
76#include <linux/device.h>
77#include <linux/dmaengine.h>
78#include <linux/dmapool.h>
Vinod Koul8516f522011-09-02 16:43:44 +053079#include <linux/dma-mapping.h>
Viresh Kumar0c38d702011-08-05 15:32:28 +053080#include <linux/init.h>
81#include <linux/interrupt.h>
82#include <linux/module.h>
Viresh Kumarb7b60182011-08-05 15:32:33 +053083#include <linux/pm_runtime.h>
Linus Walleije8689e62010-09-28 15:57:37 +020084#include <linux/seq_file.h>
Viresh Kumar0c38d702011-08-05 15:32:28 +053085#include <linux/slab.h>
Linus Walleije8689e62010-09-28 15:57:37 +020086#include <asm/hardware/pl080.h>
Linus Walleije8689e62010-09-28 15:57:37 +020087
88#define DRIVER_NAME "pl08xdmac"
89
Russell King - ARM Linux7703eac2011-08-31 09:34:35 +010090static struct amba_driver pl08x_amba_driver;
91
Linus Walleije8689e62010-09-28 15:57:37 +020092/**
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +000093 * struct vendor_data - vendor-specific config parameters for PL08x derivatives
Linus Walleije8689e62010-09-28 15:57:37 +020094 * @channels: the number of channels available in this variant
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +000095 * @dualmaster: whether this version supports dual AHB masters or not.
Linus Walleije8689e62010-09-28 15:57:37 +020096 */
97struct vendor_data {
Linus Walleije8689e62010-09-28 15:57:37 +020098 u8 channels;
99 bool dualmaster;
100};
101
102/*
103 * PL08X private data structures
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +0000104 * An LLI struct - see PL08x TRM. Note that next uses bit[0] as a bus bit,
Russell King - ARM Linuxe25761d2011-01-03 22:37:52 +0000105 * start & end do not - their bus bit info is in cctl. Also note that these
106 * are fixed 32-bit quantities.
Linus Walleije8689e62010-09-28 15:57:37 +0200107 */
Russell King - ARM Linux7cb72ad2011-01-03 22:35:28 +0000108struct pl08x_lli {
Russell King - ARM Linuxe25761d2011-01-03 22:37:52 +0000109 u32 src;
110 u32 dst;
Russell King - ARM Linuxbfddfb42011-01-03 22:38:12 +0000111 u32 lli;
Linus Walleije8689e62010-09-28 15:57:37 +0200112 u32 cctl;
113};
114
115/**
116 * struct pl08x_driver_data - the local state holder for the PL08x
117 * @slave: slave engine for this instance
118 * @memcpy: memcpy engine for this instance
119 * @base: virtual memory base (remapped) for the PL08x
120 * @adev: the corresponding AMBA (PrimeCell) bus entry
121 * @vd: vendor data for this PL08x variant
122 * @pd: platform data passed in from the platform/machine
123 * @phy_chans: array of data for the physical channels
124 * @pool: a pool for the LLI descriptors
125 * @pool_ctr: counter of LLIs in the pool
Viresh Kumar3e27ee82011-08-05 15:32:27 +0530126 * @lli_buses: bitmask to or in to LLI pointer selecting AHB port for LLI
127 * fetches
Russell King - ARM Linux30749cb2011-01-03 22:41:13 +0000128 * @mem_buses: set to indicate memory transfers on AHB2.
Linus Walleije8689e62010-09-28 15:57:37 +0200129 * @lock: a spinlock for this struct
130 */
131struct pl08x_driver_data {
132 struct dma_device slave;
133 struct dma_device memcpy;
134 void __iomem *base;
135 struct amba_device *adev;
Russell King - ARM Linuxf96ca9ec2011-01-03 22:35:08 +0000136 const struct vendor_data *vd;
Linus Walleije8689e62010-09-28 15:57:37 +0200137 struct pl08x_platform_data *pd;
138 struct pl08x_phy_chan *phy_chans;
139 struct dma_pool *pool;
140 int pool_ctr;
Russell King - ARM Linux30749cb2011-01-03 22:41:13 +0000141 u8 lli_buses;
142 u8 mem_buses;
Linus Walleije8689e62010-09-28 15:57:37 +0200143 spinlock_t lock;
144};
145
146/*
147 * PL08X specific defines
148 */
149
Linus Walleije8689e62010-09-28 15:57:37 +0200150/* Size (bytes) of each LLI buffer allocated for one transfer */
151# define PL08X_LLI_TSFR_SIZE 0x2000
152
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +0000153/* Maximum times we call dma_pool_alloc on this pool without freeing */
Russell King - ARM Linux7cb72ad2011-01-03 22:35:28 +0000154#define MAX_NUM_TSFR_LLIS (PL08X_LLI_TSFR_SIZE/sizeof(struct pl08x_lli))
Linus Walleije8689e62010-09-28 15:57:37 +0200155#define PL08X_ALIGN 8
156
157static inline struct pl08x_dma_chan *to_pl08x_chan(struct dma_chan *chan)
158{
159 return container_of(chan, struct pl08x_dma_chan, chan);
160}
161
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +0000162static inline struct pl08x_txd *to_pl08x_txd(struct dma_async_tx_descriptor *tx)
163{
164 return container_of(tx, struct pl08x_txd, tx);
165}
166
Linus Walleije8689e62010-09-28 15:57:37 +0200167/*
168 * Physical channel handling
169 */
170
171/* Whether a certain channel is busy or not */
172static int pl08x_phy_channel_busy(struct pl08x_phy_chan *ch)
173{
174 unsigned int val;
175
176 val = readl(ch->base + PL080_CH_CONFIG);
177 return val & PL080_CONFIG_ACTIVE;
178}
179
180/*
181 * Set the initial DMA register values i.e. those for the first LLI
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +0000182 * The next LLI pointer and the configuration interrupt bit have
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000183 * been set when the LLIs were constructed. Poke them into the hardware
184 * and start the transfer.
Linus Walleije8689e62010-09-28 15:57:37 +0200185 */
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000186static void pl08x_start_txd(struct pl08x_dma_chan *plchan,
187 struct pl08x_txd *txd)
Linus Walleije8689e62010-09-28 15:57:37 +0200188{
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000189 struct pl08x_driver_data *pl08x = plchan->host;
Linus Walleije8689e62010-09-28 15:57:37 +0200190 struct pl08x_phy_chan *phychan = plchan->phychan;
Russell King - ARM Linux19524d72011-01-03 22:39:13 +0000191 struct pl08x_lli *lli = &txd->llis_va[0];
Russell King - ARM Linux09b3c322011-01-03 22:39:53 +0000192 u32 val;
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000193
194 plchan->at = txd;
Linus Walleije8689e62010-09-28 15:57:37 +0200195
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000196 /* Wait for channel inactive */
197 while (pl08x_phy_channel_busy(phychan))
Russell King - ARM Linux19386b322011-01-03 22:36:29 +0000198 cpu_relax();
Linus Walleije8689e62010-09-28 15:57:37 +0200199
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000200 dev_vdbg(&pl08x->adev->dev,
201 "WRITE channel %d: csrc=0x%08x, cdst=0x%08x, "
Russell King - ARM Linux19524d72011-01-03 22:39:13 +0000202 "clli=0x%08x, cctl=0x%08x, ccfg=0x%08x\n",
203 phychan->id, lli->src, lli->dst, lli->lli, lli->cctl,
Russell King - ARM Linux09b3c322011-01-03 22:39:53 +0000204 txd->ccfg);
Linus Walleije8689e62010-09-28 15:57:37 +0200205
Russell King - ARM Linux19524d72011-01-03 22:39:13 +0000206 writel(lli->src, phychan->base + PL080_CH_SRC_ADDR);
207 writel(lli->dst, phychan->base + PL080_CH_DST_ADDR);
208 writel(lli->lli, phychan->base + PL080_CH_LLI);
209 writel(lli->cctl, phychan->base + PL080_CH_CONTROL);
Russell King - ARM Linux09b3c322011-01-03 22:39:53 +0000210 writel(txd->ccfg, phychan->base + PL080_CH_CONFIG);
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000211
212 /* Enable the DMA channel */
213 /* Do not access config register until channel shows as disabled */
214 while (readl(pl08x->base + PL080_EN_CHAN) & (1 << phychan->id))
215 cpu_relax();
216
217 /* Do not access config register until channel shows as inactive */
218 val = readl(phychan->base + PL080_CH_CONFIG);
219 while ((val & PL080_CONFIG_ACTIVE) || (val & PL080_CONFIG_ENABLE))
220 val = readl(phychan->base + PL080_CH_CONFIG);
221
222 writel(val | PL080_CONFIG_ENABLE, phychan->base + PL080_CH_CONFIG);
Linus Walleije8689e62010-09-28 15:57:37 +0200223}
224
225/*
Russell King - ARM Linux81796612011-01-27 12:37:44 +0000226 * Pause the channel by setting the HALT bit.
Linus Walleije8689e62010-09-28 15:57:37 +0200227 *
Russell King - ARM Linux81796612011-01-27 12:37:44 +0000228 * For M->P transfers, pause the DMAC first and then stop the peripheral -
229 * the FIFO can only drain if the peripheral is still requesting data.
230 * (note: this can still timeout if the DMAC FIFO never drains of data.)
Linus Walleije8689e62010-09-28 15:57:37 +0200231 *
Russell King - ARM Linux81796612011-01-27 12:37:44 +0000232 * For P->M transfers, disable the peripheral first to stop it filling
233 * the DMAC FIFO, and then pause the DMAC.
Linus Walleije8689e62010-09-28 15:57:37 +0200234 */
235static void pl08x_pause_phy_chan(struct pl08x_phy_chan *ch)
236{
237 u32 val;
Russell King - ARM Linux81796612011-01-27 12:37:44 +0000238 int timeout;
Linus Walleije8689e62010-09-28 15:57:37 +0200239
240 /* Set the HALT bit and wait for the FIFO to drain */
241 val = readl(ch->base + PL080_CH_CONFIG);
242 val |= PL080_CONFIG_HALT;
243 writel(val, ch->base + PL080_CH_CONFIG);
244
245 /* Wait for channel inactive */
Russell King - ARM Linux81796612011-01-27 12:37:44 +0000246 for (timeout = 1000; timeout; timeout--) {
247 if (!pl08x_phy_channel_busy(ch))
248 break;
249 udelay(1);
250 }
251 if (pl08x_phy_channel_busy(ch))
252 pr_err("pl08x: channel%u timeout waiting for pause\n", ch->id);
Linus Walleije8689e62010-09-28 15:57:37 +0200253}
254
255static void pl08x_resume_phy_chan(struct pl08x_phy_chan *ch)
256{
257 u32 val;
258
259 /* Clear the HALT bit */
260 val = readl(ch->base + PL080_CH_CONFIG);
261 val &= ~PL080_CONFIG_HALT;
262 writel(val, ch->base + PL080_CH_CONFIG);
263}
264
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +0000265/*
266 * pl08x_terminate_phy_chan() stops the channel, clears the FIFO and
267 * clears any pending interrupt status. This should not be used for
268 * an on-going transfer, but as a method of shutting down a channel
269 * (eg, when it's no longer used) or terminating a transfer.
270 */
271static void pl08x_terminate_phy_chan(struct pl08x_driver_data *pl08x,
272 struct pl08x_phy_chan *ch)
Linus Walleije8689e62010-09-28 15:57:37 +0200273{
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +0000274 u32 val = readl(ch->base + PL080_CH_CONFIG);
Linus Walleije8689e62010-09-28 15:57:37 +0200275
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +0000276 val &= ~(PL080_CONFIG_ENABLE | PL080_CONFIG_ERR_IRQ_MASK |
277 PL080_CONFIG_TC_IRQ_MASK);
Linus Walleije8689e62010-09-28 15:57:37 +0200278
Linus Walleije8689e62010-09-28 15:57:37 +0200279 writel(val, ch->base + PL080_CH_CONFIG);
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +0000280
281 writel(1 << ch->id, pl08x->base + PL080_ERR_CLEAR);
282 writel(1 << ch->id, pl08x->base + PL080_TC_CLEAR);
Linus Walleije8689e62010-09-28 15:57:37 +0200283}
284
285static inline u32 get_bytes_in_cctl(u32 cctl)
286{
287 /* The source width defines the number of bytes */
288 u32 bytes = cctl & PL080_CONTROL_TRANSFER_SIZE_MASK;
289
290 switch (cctl >> PL080_CONTROL_SWIDTH_SHIFT) {
291 case PL080_WIDTH_8BIT:
292 break;
293 case PL080_WIDTH_16BIT:
294 bytes *= 2;
295 break;
296 case PL080_WIDTH_32BIT:
297 bytes *= 4;
298 break;
299 }
300 return bytes;
301}
302
303/* The channel should be paused when calling this */
304static u32 pl08x_getbytes_chan(struct pl08x_dma_chan *plchan)
305{
306 struct pl08x_phy_chan *ch;
Linus Walleije8689e62010-09-28 15:57:37 +0200307 struct pl08x_txd *txd;
308 unsigned long flags;
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000309 size_t bytes = 0;
Linus Walleije8689e62010-09-28 15:57:37 +0200310
311 spin_lock_irqsave(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +0200312 ch = plchan->phychan;
313 txd = plchan->at;
314
315 /*
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000316 * Follow the LLIs to get the number of remaining
317 * bytes in the currently active transaction.
Linus Walleije8689e62010-09-28 15:57:37 +0200318 */
319 if (ch && txd) {
Russell King - ARM Linux4c0df6a2011-01-03 22:36:50 +0000320 u32 clli = readl(ch->base + PL080_CH_LLI) & ~PL080_LLI_LM_AHB2;
Linus Walleije8689e62010-09-28 15:57:37 +0200321
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000322 /* First get the remaining bytes in the active transfer */
Linus Walleije8689e62010-09-28 15:57:37 +0200323 bytes = get_bytes_in_cctl(readl(ch->base + PL080_CH_CONTROL));
324
325 if (clli) {
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000326 struct pl08x_lli *llis_va = txd->llis_va;
327 dma_addr_t llis_bus = txd->llis_bus;
328 int index;
Linus Walleije8689e62010-09-28 15:57:37 +0200329
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000330 BUG_ON(clli < llis_bus || clli >= llis_bus +
331 sizeof(struct pl08x_lli) * MAX_NUM_TSFR_LLIS);
Linus Walleije8689e62010-09-28 15:57:37 +0200332
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000333 /*
334 * Locate the next LLI - as this is an array,
335 * it's simple maths to find.
336 */
337 index = (clli - llis_bus) / sizeof(struct pl08x_lli);
338
339 for (; index < MAX_NUM_TSFR_LLIS; index++) {
340 bytes += get_bytes_in_cctl(llis_va[index].cctl);
341
Linus Walleije8689e62010-09-28 15:57:37 +0200342 /*
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +0000343 * A LLI pointer of 0 terminates the LLI list
Linus Walleije8689e62010-09-28 15:57:37 +0200344 */
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000345 if (!llis_va[index].lli)
346 break;
Linus Walleije8689e62010-09-28 15:57:37 +0200347 }
348 }
349 }
350
351 /* Sum up all queued transactions */
Russell King - ARM Linux15c17232011-01-03 22:44:36 +0000352 if (!list_empty(&plchan->pend_list)) {
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000353 struct pl08x_txd *txdi;
Russell King - ARM Linux15c17232011-01-03 22:44:36 +0000354 list_for_each_entry(txdi, &plchan->pend_list, node) {
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530355 struct pl08x_sg *dsg;
356 list_for_each_entry(dsg, &txd->dsg_list, node)
357 bytes += dsg->len;
Linus Walleije8689e62010-09-28 15:57:37 +0200358 }
Linus Walleije8689e62010-09-28 15:57:37 +0200359 }
360
361 spin_unlock_irqrestore(&plchan->lock, flags);
362
363 return bytes;
364}
365
366/*
367 * Allocate a physical channel for a virtual channel
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000368 *
369 * Try to locate a physical channel to be used for this transfer. If all
370 * are taken return NULL and the requester will have to cope by using
371 * some fallback PIO mode or retrying later.
Linus Walleije8689e62010-09-28 15:57:37 +0200372 */
373static struct pl08x_phy_chan *
374pl08x_get_phy_channel(struct pl08x_driver_data *pl08x,
375 struct pl08x_dma_chan *virt_chan)
376{
377 struct pl08x_phy_chan *ch = NULL;
378 unsigned long flags;
379 int i;
380
Linus Walleije8689e62010-09-28 15:57:37 +0200381 for (i = 0; i < pl08x->vd->channels; i++) {
382 ch = &pl08x->phy_chans[i];
383
384 spin_lock_irqsave(&ch->lock, flags);
385
386 if (!ch->serving) {
387 ch->serving = virt_chan;
388 ch->signal = -1;
389 spin_unlock_irqrestore(&ch->lock, flags);
390 break;
391 }
392
393 spin_unlock_irqrestore(&ch->lock, flags);
394 }
395
396 if (i == pl08x->vd->channels) {
397 /* No physical channel available, cope with it */
398 return NULL;
399 }
400
Viresh Kumarb7b60182011-08-05 15:32:33 +0530401 pm_runtime_get_sync(&pl08x->adev->dev);
Linus Walleije8689e62010-09-28 15:57:37 +0200402 return ch;
403}
404
405static inline void pl08x_put_phy_channel(struct pl08x_driver_data *pl08x,
406 struct pl08x_phy_chan *ch)
407{
408 unsigned long flags;
409
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +0000410 spin_lock_irqsave(&ch->lock, flags);
411
Linus Walleije8689e62010-09-28 15:57:37 +0200412 /* Stop the channel and clear its interrupts */
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +0000413 pl08x_terminate_phy_chan(pl08x, ch);
Linus Walleije8689e62010-09-28 15:57:37 +0200414
Viresh Kumarb7b60182011-08-05 15:32:33 +0530415 pm_runtime_put(&pl08x->adev->dev);
416
Linus Walleije8689e62010-09-28 15:57:37 +0200417 /* Mark it as free */
Linus Walleije8689e62010-09-28 15:57:37 +0200418 ch->serving = NULL;
419 spin_unlock_irqrestore(&ch->lock, flags);
420}
421
422/*
423 * LLI handling
424 */
425
426static inline unsigned int pl08x_get_bytes_for_cctl(unsigned int coded)
427{
428 switch (coded) {
429 case PL080_WIDTH_8BIT:
430 return 1;
431 case PL080_WIDTH_16BIT:
432 return 2;
433 case PL080_WIDTH_32BIT:
434 return 4;
435 default:
436 break;
437 }
438 BUG();
439 return 0;
440}
441
442static inline u32 pl08x_cctl_bits(u32 cctl, u8 srcwidth, u8 dstwidth,
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000443 size_t tsize)
Linus Walleije8689e62010-09-28 15:57:37 +0200444{
445 u32 retbits = cctl;
446
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +0000447 /* Remove all src, dst and transfer size bits */
Linus Walleije8689e62010-09-28 15:57:37 +0200448 retbits &= ~PL080_CONTROL_DWIDTH_MASK;
449 retbits &= ~PL080_CONTROL_SWIDTH_MASK;
450 retbits &= ~PL080_CONTROL_TRANSFER_SIZE_MASK;
451
452 /* Then set the bits according to the parameters */
453 switch (srcwidth) {
454 case 1:
455 retbits |= PL080_WIDTH_8BIT << PL080_CONTROL_SWIDTH_SHIFT;
456 break;
457 case 2:
458 retbits |= PL080_WIDTH_16BIT << PL080_CONTROL_SWIDTH_SHIFT;
459 break;
460 case 4:
461 retbits |= PL080_WIDTH_32BIT << PL080_CONTROL_SWIDTH_SHIFT;
462 break;
463 default:
464 BUG();
465 break;
466 }
467
468 switch (dstwidth) {
469 case 1:
470 retbits |= PL080_WIDTH_8BIT << PL080_CONTROL_DWIDTH_SHIFT;
471 break;
472 case 2:
473 retbits |= PL080_WIDTH_16BIT << PL080_CONTROL_DWIDTH_SHIFT;
474 break;
475 case 4:
476 retbits |= PL080_WIDTH_32BIT << PL080_CONTROL_DWIDTH_SHIFT;
477 break;
478 default:
479 BUG();
480 break;
481 }
482
483 retbits |= tsize << PL080_CONTROL_TRANSFER_SIZE_SHIFT;
484 return retbits;
485}
486
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000487struct pl08x_lli_build_data {
488 struct pl08x_txd *txd;
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000489 struct pl08x_bus_data srcbus;
490 struct pl08x_bus_data dstbus;
491 size_t remainder;
Russell King - ARM Linux25c94f72011-07-21 17:11:46 +0100492 u32 lli_bus;
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000493};
494
Linus Walleije8689e62010-09-28 15:57:37 +0200495/*
Viresh Kumar0532e6f2011-08-05 15:32:31 +0530496 * Autoselect a master bus to use for the transfer. Slave will be the chosen as
497 * victim in case src & dest are not similarly aligned. i.e. If after aligning
498 * masters address with width requirements of transfer (by sending few byte by
499 * byte data), slave is still not aligned, then its width will be reduced to
500 * BYTE.
501 * - prefers the destination bus if both available
Viresh Kumar036f05f2011-08-05 15:32:41 +0530502 * - prefers bus with fixed address (i.e. peripheral)
Linus Walleije8689e62010-09-28 15:57:37 +0200503 */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000504static void pl08x_choose_master_bus(struct pl08x_lli_build_data *bd,
505 struct pl08x_bus_data **mbus, struct pl08x_bus_data **sbus, u32 cctl)
Linus Walleije8689e62010-09-28 15:57:37 +0200506{
507 if (!(cctl & PL080_CONTROL_DST_INCR)) {
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000508 *mbus = &bd->dstbus;
509 *sbus = &bd->srcbus;
Viresh Kumar036f05f2011-08-05 15:32:41 +0530510 } else if (!(cctl & PL080_CONTROL_SRC_INCR)) {
511 *mbus = &bd->srcbus;
512 *sbus = &bd->dstbus;
Linus Walleije8689e62010-09-28 15:57:37 +0200513 } else {
Viresh Kumar036f05f2011-08-05 15:32:41 +0530514 if (bd->dstbus.buswidth >= bd->srcbus.buswidth) {
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000515 *mbus = &bd->dstbus;
516 *sbus = &bd->srcbus;
Linus Walleije8689e62010-09-28 15:57:37 +0200517 } else {
Viresh Kumar036f05f2011-08-05 15:32:41 +0530518 *mbus = &bd->srcbus;
519 *sbus = &bd->dstbus;
Linus Walleije8689e62010-09-28 15:57:37 +0200520 }
521 }
522}
523
524/*
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000525 * Fills in one LLI for a certain transfer descriptor and advance the counter
Linus Walleije8689e62010-09-28 15:57:37 +0200526 */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000527static void pl08x_fill_lli_for_desc(struct pl08x_lli_build_data *bd,
528 int num_llis, int len, u32 cctl)
Linus Walleije8689e62010-09-28 15:57:37 +0200529{
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000530 struct pl08x_lli *llis_va = bd->txd->llis_va;
531 dma_addr_t llis_bus = bd->txd->llis_bus;
Linus Walleije8689e62010-09-28 15:57:37 +0200532
533 BUG_ON(num_llis >= MAX_NUM_TSFR_LLIS);
534
Russell King - ARM Linux30749cb2011-01-03 22:41:13 +0000535 llis_va[num_llis].cctl = cctl;
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000536 llis_va[num_llis].src = bd->srcbus.addr;
537 llis_va[num_llis].dst = bd->dstbus.addr;
Viresh Kumar3e27ee82011-08-05 15:32:27 +0530538 llis_va[num_llis].lli = llis_bus + (num_llis + 1) *
539 sizeof(struct pl08x_lli);
Russell King - ARM Linux25c94f72011-07-21 17:11:46 +0100540 llis_va[num_llis].lli |= bd->lli_bus;
Linus Walleije8689e62010-09-28 15:57:37 +0200541
542 if (cctl & PL080_CONTROL_SRC_INCR)
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000543 bd->srcbus.addr += len;
Linus Walleije8689e62010-09-28 15:57:37 +0200544 if (cctl & PL080_CONTROL_DST_INCR)
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000545 bd->dstbus.addr += len;
Linus Walleije8689e62010-09-28 15:57:37 +0200546
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000547 BUG_ON(bd->remainder < len);
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000548
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000549 bd->remainder -= len;
Linus Walleije8689e62010-09-28 15:57:37 +0200550}
551
Viresh Kumar03af5002011-08-05 15:32:39 +0530552static inline void prep_byte_width_lli(struct pl08x_lli_build_data *bd,
553 u32 *cctl, u32 len, int num_llis, size_t *total_bytes)
Linus Walleije8689e62010-09-28 15:57:37 +0200554{
Viresh Kumar03af5002011-08-05 15:32:39 +0530555 *cctl = pl08x_cctl_bits(*cctl, 1, 1, len);
556 pl08x_fill_lli_for_desc(bd, num_llis, len, *cctl);
557 (*total_bytes) += len;
Linus Walleije8689e62010-09-28 15:57:37 +0200558}
559
560/*
561 * This fills in the table of LLIs for the transfer descriptor
562 * Note that we assume we never have to change the burst sizes
563 * Return 0 for error
564 */
565static int pl08x_fill_llis_for_desc(struct pl08x_driver_data *pl08x,
566 struct pl08x_txd *txd)
567{
Linus Walleije8689e62010-09-28 15:57:37 +0200568 struct pl08x_bus_data *mbus, *sbus;
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000569 struct pl08x_lli_build_data bd;
Linus Walleije8689e62010-09-28 15:57:37 +0200570 int num_llis = 0;
Viresh Kumar03af5002011-08-05 15:32:39 +0530571 u32 cctl, early_bytes = 0;
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530572 size_t max_bytes_per_lli, total_bytes;
Russell King - ARM Linux7cb72ad2011-01-03 22:35:28 +0000573 struct pl08x_lli *llis_va;
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530574 struct pl08x_sg *dsg;
Linus Walleije8689e62010-09-28 15:57:37 +0200575
Viresh Kumar3e27ee82011-08-05 15:32:27 +0530576 txd->llis_va = dma_pool_alloc(pl08x->pool, GFP_NOWAIT, &txd->llis_bus);
Linus Walleije8689e62010-09-28 15:57:37 +0200577 if (!txd->llis_va) {
578 dev_err(&pl08x->adev->dev, "%s no memory for llis\n", __func__);
579 return 0;
580 }
581
582 pl08x->pool_ctr++;
583
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000584 bd.txd = txd;
Russell King - ARM Linux25c94f72011-07-21 17:11:46 +0100585 bd.lli_bus = (pl08x->lli_buses & PL08X_AHB2) ? PL080_LLI_LM_AHB2 : 0;
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530586 cctl = txd->cctl;
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000587
Linus Walleije8689e62010-09-28 15:57:37 +0200588 /* Find maximum width of the source bus */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000589 bd.srcbus.maxwidth =
Linus Walleije8689e62010-09-28 15:57:37 +0200590 pl08x_get_bytes_for_cctl((cctl & PL080_CONTROL_SWIDTH_MASK) >>
591 PL080_CONTROL_SWIDTH_SHIFT);
592
593 /* Find maximum width of the destination bus */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000594 bd.dstbus.maxwidth =
Linus Walleije8689e62010-09-28 15:57:37 +0200595 pl08x_get_bytes_for_cctl((cctl & PL080_CONTROL_DWIDTH_MASK) >>
596 PL080_CONTROL_DWIDTH_SHIFT);
597
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530598 list_for_each_entry(dsg, &txd->dsg_list, node) {
599 total_bytes = 0;
600 cctl = txd->cctl;
Linus Walleije8689e62010-09-28 15:57:37 +0200601
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530602 bd.srcbus.addr = dsg->src_addr;
603 bd.dstbus.addr = dsg->dst_addr;
604 bd.remainder = dsg->len;
605 bd.srcbus.buswidth = bd.srcbus.maxwidth;
606 bd.dstbus.buswidth = bd.dstbus.maxwidth;
Linus Walleije8689e62010-09-28 15:57:37 +0200607
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530608 pl08x_choose_master_bus(&bd, &mbus, &sbus, cctl);
Linus Walleije8689e62010-09-28 15:57:37 +0200609
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530610 dev_vdbg(&pl08x->adev->dev, "src=0x%08x%s/%u dst=0x%08x%s/%u len=%zu\n",
611 bd.srcbus.addr, cctl & PL080_CONTROL_SRC_INCR ? "+" : "",
612 bd.srcbus.buswidth,
613 bd.dstbus.addr, cctl & PL080_CONTROL_DST_INCR ? "+" : "",
614 bd.dstbus.buswidth,
615 bd.remainder);
616 dev_vdbg(&pl08x->adev->dev, "mbus=%s sbus=%s\n",
617 mbus == &bd.srcbus ? "src" : "dst",
618 sbus == &bd.srcbus ? "src" : "dst");
Russell King - ARM Linuxfc74eb72011-07-21 17:12:06 +0100619
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530620 /*
621 * Zero length is only allowed if all these requirements are
622 * met:
623 * - flow controller is peripheral.
624 * - src.addr is aligned to src.width
625 * - dst.addr is aligned to dst.width
626 *
627 * sg_len == 1 should be true, as there can be two cases here:
628 *
629 * - Memory addresses are contiguous and are not scattered.
630 * Here, Only one sg will be passed by user driver, with
631 * memory address and zero length. We pass this to controller
632 * and after the transfer it will receive the last burst
633 * request from peripheral and so transfer finishes.
634 *
635 * - Memory addresses are scattered and are not contiguous.
636 * Here, Obviously as DMA controller doesn't know when a lli's
637 * transfer gets over, it can't load next lli. So in this
638 * case, there has to be an assumption that only one lli is
639 * supported. Thus, we can't have scattered addresses.
640 */
641 if (!bd.remainder) {
642 u32 fc = (txd->ccfg & PL080_CONFIG_FLOW_CONTROL_MASK) >>
643 PL080_CONFIG_FLOW_CONTROL_SHIFT;
644 if (!((fc >= PL080_FLOW_SRC2DST_DST) &&
Viresh Kumar0a235652011-08-05 15:32:42 +0530645 (fc <= PL080_FLOW_SRC2DST_SRC))) {
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530646 dev_err(&pl08x->adev->dev, "%s sg len can't be zero",
647 __func__);
648 return 0;
649 }
Linus Walleije8689e62010-09-28 15:57:37 +0200650
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530651 if ((bd.srcbus.addr % bd.srcbus.buswidth) ||
Julia Lawall880db3f2012-01-12 22:49:29 +0100652 (bd.dstbus.addr % bd.dstbus.buswidth)) {
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530653 dev_err(&pl08x->adev->dev,
654 "%s src & dst address must be aligned to src"
655 " & dst width if peripheral is flow controller",
656 __func__);
657 return 0;
658 }
Linus Walleije8689e62010-09-28 15:57:37 +0200659
Viresh Kumar16a2e7d2011-08-05 15:32:37 +0530660 cctl = pl08x_cctl_bits(cctl, bd.srcbus.buswidth,
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530661 bd.dstbus.buswidth, 0);
662 pl08x_fill_lli_for_desc(&bd, num_llis++, 0, cctl);
663 break;
Linus Walleije8689e62010-09-28 15:57:37 +0200664 }
665
666 /*
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530667 * Send byte by byte for following cases
668 * - Less than a bus width available
669 * - until master bus is aligned
Linus Walleije8689e62010-09-28 15:57:37 +0200670 */
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530671 if (bd.remainder < mbus->buswidth)
672 early_bytes = bd.remainder;
673 else if ((mbus->addr) % (mbus->buswidth)) {
674 early_bytes = mbus->buswidth - (mbus->addr) %
675 (mbus->buswidth);
676 if ((bd.remainder - early_bytes) < mbus->buswidth)
677 early_bytes = bd.remainder;
Linus Walleije8689e62010-09-28 15:57:37 +0200678 }
Viresh Kumar16a2e7d2011-08-05 15:32:37 +0530679
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530680 if (early_bytes) {
681 dev_vdbg(&pl08x->adev->dev,
682 "%s byte width LLIs (remain 0x%08x)\n",
683 __func__, bd.remainder);
684 prep_byte_width_lli(&bd, &cctl, early_bytes, num_llis++,
685 &total_bytes);
686 }
Linus Walleije8689e62010-09-28 15:57:37 +0200687
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530688 if (bd.remainder) {
689 /*
690 * Master now aligned
691 * - if slave is not then we must set its width down
692 */
693 if (sbus->addr % sbus->buswidth) {
694 dev_dbg(&pl08x->adev->dev,
695 "%s set down bus width to one byte\n",
696 __func__);
697
698 sbus->buswidth = 1;
699 }
700
701 /*
702 * Bytes transferred = tsize * src width, not
703 * MIN(buswidths)
704 */
705 max_bytes_per_lli = bd.srcbus.buswidth *
706 PL080_CONTROL_TRANSFER_SIZE_MASK;
707 dev_vdbg(&pl08x->adev->dev,
708 "%s max bytes per lli = %zu\n",
709 __func__, max_bytes_per_lli);
710
711 /*
712 * Make largest possible LLIs until less than one bus
713 * width left
714 */
715 while (bd.remainder > (mbus->buswidth - 1)) {
716 size_t lli_len, tsize, width;
717
718 /*
719 * If enough left try to send max possible,
720 * otherwise try to send the remainder
721 */
722 lli_len = min(bd.remainder, max_bytes_per_lli);
723
724 /*
725 * Check against maximum bus alignment:
726 * Calculate actual transfer size in relation to
727 * bus width an get a maximum remainder of the
728 * highest bus width - 1
729 */
730 width = max(mbus->buswidth, sbus->buswidth);
731 lli_len = (lli_len / width) * width;
732 tsize = lli_len / bd.srcbus.buswidth;
733
734 dev_vdbg(&pl08x->adev->dev,
735 "%s fill lli with single lli chunk of "
736 "size 0x%08zx (remainder 0x%08zx)\n",
737 __func__, lli_len, bd.remainder);
738
739 cctl = pl08x_cctl_bits(cctl, bd.srcbus.buswidth,
740 bd.dstbus.buswidth, tsize);
741 pl08x_fill_lli_for_desc(&bd, num_llis++,
742 lli_len, cctl);
743 total_bytes += lli_len;
744 }
745
746 /*
747 * Send any odd bytes
748 */
749 if (bd.remainder) {
750 dev_vdbg(&pl08x->adev->dev,
751 "%s align with boundary, send odd bytes (remain %zu)\n",
752 __func__, bd.remainder);
753 prep_byte_width_lli(&bd, &cctl, bd.remainder,
754 num_llis++, &total_bytes);
755 }
756 }
757
758 if (total_bytes != dsg->len) {
759 dev_err(&pl08x->adev->dev,
760 "%s size of encoded lli:s don't match total txd, transferred 0x%08zx from size 0x%08zx\n",
761 __func__, total_bytes, dsg->len);
762 return 0;
763 }
764
765 if (num_llis >= MAX_NUM_TSFR_LLIS) {
766 dev_err(&pl08x->adev->dev,
767 "%s need to increase MAX_NUM_TSFR_LLIS from 0x%08x\n",
768 __func__, (u32) MAX_NUM_TSFR_LLIS);
769 return 0;
770 }
Linus Walleije8689e62010-09-28 15:57:37 +0200771 }
Linus Walleije8689e62010-09-28 15:57:37 +0200772
Russell King - ARM Linuxb58b6b52011-01-03 22:34:48 +0000773 llis_va = txd->llis_va;
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000774 /* The final LLI terminates the LLI. */
Russell King - ARM Linuxbfddfb42011-01-03 22:38:12 +0000775 llis_va[num_llis - 1].lli = 0;
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000776 /* The final LLI element shall also fire an interrupt. */
Russell King - ARM Linuxb58b6b52011-01-03 22:34:48 +0000777 llis_va[num_llis - 1].cctl |= PL080_CONTROL_TC_IRQ_EN;
Linus Walleije8689e62010-09-28 15:57:37 +0200778
Linus Walleije8689e62010-09-28 15:57:37 +0200779#ifdef VERBOSE_DEBUG
780 {
781 int i;
782
Russell King - ARM Linuxfc74eb72011-07-21 17:12:06 +0100783 dev_vdbg(&pl08x->adev->dev,
784 "%-3s %-9s %-10s %-10s %-10s %s\n",
785 "lli", "", "csrc", "cdst", "clli", "cctl");
Linus Walleije8689e62010-09-28 15:57:37 +0200786 for (i = 0; i < num_llis; i++) {
787 dev_vdbg(&pl08x->adev->dev,
Russell King - ARM Linuxfc74eb72011-07-21 17:12:06 +0100788 "%3d @%p: 0x%08x 0x%08x 0x%08x 0x%08x\n",
789 i, &llis_va[i], llis_va[i].src,
790 llis_va[i].dst, llis_va[i].lli, llis_va[i].cctl
Linus Walleije8689e62010-09-28 15:57:37 +0200791 );
792 }
793 }
794#endif
795
796 return num_llis;
797}
798
799/* You should call this with the struct pl08x lock held */
800static void pl08x_free_txd(struct pl08x_driver_data *pl08x,
801 struct pl08x_txd *txd)
802{
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530803 struct pl08x_sg *dsg, *_dsg;
804
Linus Walleije8689e62010-09-28 15:57:37 +0200805 /* Free the LLI */
Viresh Kumarc1205642011-08-05 15:32:44 +0530806 if (txd->llis_va)
807 dma_pool_free(pl08x->pool, txd->llis_va, txd->llis_bus);
Linus Walleije8689e62010-09-28 15:57:37 +0200808
809 pl08x->pool_ctr--;
810
Viresh Kumarb7f69d92011-08-05 15:32:43 +0530811 list_for_each_entry_safe(dsg, _dsg, &txd->dsg_list, node) {
812 list_del(&dsg->node);
813 kfree(dsg);
814 }
815
Linus Walleije8689e62010-09-28 15:57:37 +0200816 kfree(txd);
817}
818
819static void pl08x_free_txd_list(struct pl08x_driver_data *pl08x,
820 struct pl08x_dma_chan *plchan)
821{
822 struct pl08x_txd *txdi = NULL;
823 struct pl08x_txd *next;
824
Russell King - ARM Linux15c17232011-01-03 22:44:36 +0000825 if (!list_empty(&plchan->pend_list)) {
Linus Walleije8689e62010-09-28 15:57:37 +0200826 list_for_each_entry_safe(txdi,
Russell King - ARM Linux15c17232011-01-03 22:44:36 +0000827 next, &plchan->pend_list, node) {
Linus Walleije8689e62010-09-28 15:57:37 +0200828 list_del(&txdi->node);
829 pl08x_free_txd(pl08x, txdi);
830 }
Linus Walleije8689e62010-09-28 15:57:37 +0200831 }
832}
833
834/*
835 * The DMA ENGINE API
836 */
837static int pl08x_alloc_chan_resources(struct dma_chan *chan)
838{
839 return 0;
840}
841
842static void pl08x_free_chan_resources(struct dma_chan *chan)
843{
844}
845
846/*
847 * This should be called with the channel plchan->lock held
848 */
849static int prep_phy_channel(struct pl08x_dma_chan *plchan,
850 struct pl08x_txd *txd)
851{
852 struct pl08x_driver_data *pl08x = plchan->host;
853 struct pl08x_phy_chan *ch;
854 int ret;
855
856 /* Check if we already have a channel */
Viresh Kumar8f0d30f2011-11-29 12:56:50 +0530857 if (plchan->phychan) {
858 ch = plchan->phychan;
859 goto got_channel;
860 }
Linus Walleije8689e62010-09-28 15:57:37 +0200861
862 ch = pl08x_get_phy_channel(pl08x, plchan);
863 if (!ch) {
864 /* No physical channel available, cope with it */
865 dev_dbg(&pl08x->adev->dev, "no physical channel available for xfer on %s\n", plchan->name);
866 return -EBUSY;
867 }
868
869 /*
870 * OK we have a physical channel: for memcpy() this is all we
871 * need, but for slaves the physical signals may be muxed!
872 * Can the platform allow us to use this channel?
873 */
Viresh Kumar16ca8102011-08-05 15:32:35 +0530874 if (plchan->slave && pl08x->pd->get_signal) {
Linus Walleije8689e62010-09-28 15:57:37 +0200875 ret = pl08x->pd->get_signal(plchan);
876 if (ret < 0) {
877 dev_dbg(&pl08x->adev->dev,
878 "unable to use physical channel %d for transfer on %s due to platform restrictions\n",
879 ch->id, plchan->name);
880 /* Release physical channel & return */
881 pl08x_put_phy_channel(pl08x, ch);
882 return -EBUSY;
883 }
884 ch->signal = ret;
885 }
886
Viresh Kumar8f0d30f2011-11-29 12:56:50 +0530887 plchan->phychan = ch;
Linus Walleije8689e62010-09-28 15:57:37 +0200888 dev_dbg(&pl08x->adev->dev, "allocated physical channel %d and signal %d for xfer on %s\n",
889 ch->id,
890 ch->signal,
891 plchan->name);
892
Viresh Kumar8f0d30f2011-11-29 12:56:50 +0530893got_channel:
894 /* Assign the flow control signal to this channel */
895 if (txd->direction == DMA_MEM_TO_DEV)
896 txd->ccfg |= ch->signal << PL080_CONFIG_DST_SEL_SHIFT;
897 else if (txd->direction == DMA_DEV_TO_MEM)
898 txd->ccfg |= ch->signal << PL080_CONFIG_SRC_SEL_SHIFT;
899
Russell King - ARM Linux8087aac2011-01-03 22:45:17 +0000900 plchan->phychan_hold++;
Linus Walleije8689e62010-09-28 15:57:37 +0200901
902 return 0;
903}
904
Russell King - ARM Linux8c8cc2b2011-01-03 22:36:09 +0000905static void release_phy_channel(struct pl08x_dma_chan *plchan)
906{
907 struct pl08x_driver_data *pl08x = plchan->host;
908
909 if ((plchan->phychan->signal >= 0) && pl08x->pd->put_signal) {
910 pl08x->pd->put_signal(plchan);
911 plchan->phychan->signal = -1;
912 }
913 pl08x_put_phy_channel(pl08x, plchan->phychan);
914 plchan->phychan = NULL;
915}
916
Linus Walleije8689e62010-09-28 15:57:37 +0200917static dma_cookie_t pl08x_tx_submit(struct dma_async_tx_descriptor *tx)
918{
919 struct pl08x_dma_chan *plchan = to_pl08x_chan(tx->chan);
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +0000920 struct pl08x_txd *txd = to_pl08x_txd(tx);
Russell King - ARM Linuxc370e592011-01-03 22:45:37 +0000921 unsigned long flags;
922
923 spin_lock_irqsave(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +0200924
Russell King - ARM Linux91aa5fa2011-01-03 22:31:04 +0000925 plchan->chan.cookie += 1;
926 if (plchan->chan.cookie < 0)
927 plchan->chan.cookie = 1;
928 tx->cookie = plchan->chan.cookie;
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +0000929
930 /* Put this onto the pending list */
931 list_add_tail(&txd->node, &plchan->pend_list);
932
933 /*
934 * If there was no physical channel available for this memcpy,
935 * stack the request up and indicate that the channel is waiting
936 * for a free physical channel.
937 */
938 if (!plchan->slave && !plchan->phychan) {
939 /* Do this memcpy whenever there is a channel ready */
940 plchan->state = PL08X_CHAN_WAITING;
941 plchan->waiting = txd;
Russell King - ARM Linux8087aac2011-01-03 22:45:17 +0000942 } else {
943 plchan->phychan_hold--;
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +0000944 }
945
Russell King - ARM Linuxc370e592011-01-03 22:45:37 +0000946 spin_unlock_irqrestore(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +0200947
948 return tx->cookie;
949}
950
951static struct dma_async_tx_descriptor *pl08x_prep_dma_interrupt(
952 struct dma_chan *chan, unsigned long flags)
953{
954 struct dma_async_tx_descriptor *retval = NULL;
955
956 return retval;
957}
958
959/*
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000960 * Code accessing dma_async_is_complete() in a tight loop may give problems.
961 * If slaves are relying on interrupts to signal completion this function
962 * must not be called with interrupts disabled.
Linus Walleije8689e62010-09-28 15:57:37 +0200963 */
Viresh Kumar3e27ee82011-08-05 15:32:27 +0530964static enum dma_status pl08x_dma_tx_status(struct dma_chan *chan,
965 dma_cookie_t cookie, struct dma_tx_state *txstate)
Linus Walleije8689e62010-09-28 15:57:37 +0200966{
967 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
968 dma_cookie_t last_used;
969 dma_cookie_t last_complete;
970 enum dma_status ret;
971 u32 bytesleft = 0;
972
Russell King - ARM Linux91aa5fa2011-01-03 22:31:04 +0000973 last_used = plchan->chan.cookie;
Linus Walleije8689e62010-09-28 15:57:37 +0200974 last_complete = plchan->lc;
975
976 ret = dma_async_is_complete(cookie, last_complete, last_used);
977 if (ret == DMA_SUCCESS) {
978 dma_set_tx_state(txstate, last_complete, last_used, 0);
979 return ret;
980 }
981
982 /*
Linus Walleije8689e62010-09-28 15:57:37 +0200983 * This cookie not complete yet
984 */
Russell King - ARM Linux91aa5fa2011-01-03 22:31:04 +0000985 last_used = plchan->chan.cookie;
Linus Walleije8689e62010-09-28 15:57:37 +0200986 last_complete = plchan->lc;
987
988 /* Get number of bytes left in the active transactions and queue */
989 bytesleft = pl08x_getbytes_chan(plchan);
990
991 dma_set_tx_state(txstate, last_complete, last_used,
992 bytesleft);
993
994 if (plchan->state == PL08X_CHAN_PAUSED)
995 return DMA_PAUSED;
996
997 /* Whether waiting or running, we're in progress */
998 return DMA_IN_PROGRESS;
999}
1000
1001/* PrimeCell DMA extension */
1002struct burst_table {
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001003 u32 burstwords;
Linus Walleije8689e62010-09-28 15:57:37 +02001004 u32 reg;
1005};
1006
1007static const struct burst_table burst_sizes[] = {
1008 {
1009 .burstwords = 256,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001010 .reg = PL080_BSIZE_256,
Linus Walleije8689e62010-09-28 15:57:37 +02001011 },
1012 {
1013 .burstwords = 128,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001014 .reg = PL080_BSIZE_128,
Linus Walleije8689e62010-09-28 15:57:37 +02001015 },
1016 {
1017 .burstwords = 64,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001018 .reg = PL080_BSIZE_64,
Linus Walleije8689e62010-09-28 15:57:37 +02001019 },
1020 {
1021 .burstwords = 32,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001022 .reg = PL080_BSIZE_32,
Linus Walleije8689e62010-09-28 15:57:37 +02001023 },
1024 {
1025 .burstwords = 16,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001026 .reg = PL080_BSIZE_16,
Linus Walleije8689e62010-09-28 15:57:37 +02001027 },
1028 {
1029 .burstwords = 8,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001030 .reg = PL080_BSIZE_8,
Linus Walleije8689e62010-09-28 15:57:37 +02001031 },
1032 {
1033 .burstwords = 4,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001034 .reg = PL080_BSIZE_4,
Linus Walleije8689e62010-09-28 15:57:37 +02001035 },
1036 {
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001037 .burstwords = 0,
1038 .reg = PL080_BSIZE_1,
Linus Walleije8689e62010-09-28 15:57:37 +02001039 },
1040};
1041
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001042/*
1043 * Given the source and destination available bus masks, select which
1044 * will be routed to each port. We try to have source and destination
1045 * on separate ports, but always respect the allowable settings.
1046 */
1047static u32 pl08x_select_bus(u8 src, u8 dst)
1048{
1049 u32 cctl = 0;
1050
1051 if (!(dst & PL08X_AHB1) || ((dst & PL08X_AHB2) && (src & PL08X_AHB1)))
1052 cctl |= PL080_CONTROL_DST_AHB2;
1053 if (!(src & PL08X_AHB1) || ((src & PL08X_AHB2) && !(dst & PL08X_AHB2)))
1054 cctl |= PL080_CONTROL_SRC_AHB2;
1055
1056 return cctl;
1057}
1058
Russell King - ARM Linuxf14c4262011-07-21 17:12:47 +01001059static u32 pl08x_cctl(u32 cctl)
1060{
1061 cctl &= ~(PL080_CONTROL_SRC_AHB2 | PL080_CONTROL_DST_AHB2 |
1062 PL080_CONTROL_SRC_INCR | PL080_CONTROL_DST_INCR |
1063 PL080_CONTROL_PROT_MASK);
1064
1065 /* Access the cell in privileged mode, non-bufferable, non-cacheable */
1066 return cctl | PL080_CONTROL_PROT_SYS;
1067}
1068
Russell King - ARM Linuxaa88cda2011-07-21 17:13:28 +01001069static u32 pl08x_width(enum dma_slave_buswidth width)
1070{
1071 switch (width) {
1072 case DMA_SLAVE_BUSWIDTH_1_BYTE:
1073 return PL080_WIDTH_8BIT;
1074 case DMA_SLAVE_BUSWIDTH_2_BYTES:
1075 return PL080_WIDTH_16BIT;
1076 case DMA_SLAVE_BUSWIDTH_4_BYTES:
1077 return PL080_WIDTH_32BIT;
Vinod Koulf32807f2011-07-25 19:22:01 +05301078 default:
1079 return ~0;
Russell King - ARM Linuxaa88cda2011-07-21 17:13:28 +01001080 }
Russell King - ARM Linuxaa88cda2011-07-21 17:13:28 +01001081}
1082
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001083static u32 pl08x_burst(u32 maxburst)
1084{
1085 int i;
1086
1087 for (i = 0; i < ARRAY_SIZE(burst_sizes); i++)
1088 if (burst_sizes[i].burstwords <= maxburst)
1089 break;
1090
1091 return burst_sizes[i].reg;
1092}
1093
Russell King - ARM Linuxf0fd9442011-01-03 22:45:57 +00001094static int dma_set_runtime_config(struct dma_chan *chan,
1095 struct dma_slave_config *config)
Linus Walleije8689e62010-09-28 15:57:37 +02001096{
1097 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1098 struct pl08x_driver_data *pl08x = plchan->host;
Linus Walleije8689e62010-09-28 15:57:37 +02001099 enum dma_slave_buswidth addr_width;
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001100 u32 width, burst, maxburst;
Linus Walleije8689e62010-09-28 15:57:37 +02001101 u32 cctl = 0;
Linus Walleije8689e62010-09-28 15:57:37 +02001102
Russell King - ARM Linuxb7f75862011-01-03 22:46:17 +00001103 if (!plchan->slave)
1104 return -EINVAL;
1105
Linus Walleije8689e62010-09-28 15:57:37 +02001106 /* Transfer direction */
1107 plchan->runtime_direction = config->direction;
Vinod Kouldb8196d2011-10-13 22:34:23 +05301108 if (config->direction == DMA_MEM_TO_DEV) {
Linus Walleije8689e62010-09-28 15:57:37 +02001109 addr_width = config->dst_addr_width;
1110 maxburst = config->dst_maxburst;
Vinod Kouldb8196d2011-10-13 22:34:23 +05301111 } else if (config->direction == DMA_DEV_TO_MEM) {
Linus Walleije8689e62010-09-28 15:57:37 +02001112 addr_width = config->src_addr_width;
1113 maxburst = config->src_maxburst;
1114 } else {
1115 dev_err(&pl08x->adev->dev,
1116 "bad runtime_config: alien transfer direction\n");
Russell King - ARM Linuxf0fd9442011-01-03 22:45:57 +00001117 return -EINVAL;
Linus Walleije8689e62010-09-28 15:57:37 +02001118 }
1119
Russell King - ARM Linuxaa88cda2011-07-21 17:13:28 +01001120 width = pl08x_width(addr_width);
1121 if (width == ~0) {
Linus Walleije8689e62010-09-28 15:57:37 +02001122 dev_err(&pl08x->adev->dev,
1123 "bad runtime_config: alien address width\n");
Russell King - ARM Linuxf0fd9442011-01-03 22:45:57 +00001124 return -EINVAL;
Linus Walleije8689e62010-09-28 15:57:37 +02001125 }
1126
Russell King - ARM Linuxaa88cda2011-07-21 17:13:28 +01001127 cctl |= width << PL080_CONTROL_SWIDTH_SHIFT;
1128 cctl |= width << PL080_CONTROL_DWIDTH_SHIFT;
1129
Linus Walleije8689e62010-09-28 15:57:37 +02001130 /*
Russell King - ARM Linux4440aac2011-01-03 22:30:44 +00001131 * If this channel will only request single transfers, set this
1132 * down to ONE element. Also select one element if no maxburst
1133 * is specified.
Linus Walleije8689e62010-09-28 15:57:37 +02001134 */
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001135 if (plchan->cd->single)
1136 maxburst = 1;
1137
1138 burst = pl08x_burst(maxburst);
1139 cctl |= burst << PL080_CONTROL_SB_SIZE_SHIFT;
1140 cctl |= burst << PL080_CONTROL_DB_SIZE_SHIFT;
Linus Walleije8689e62010-09-28 15:57:37 +02001141
Viresh Kumar8c9f7aa2012-02-01 16:12:20 +05301142 plchan->device_fc = config->device_fc;
1143
Vinod Kouldb8196d2011-10-13 22:34:23 +05301144 if (plchan->runtime_direction == DMA_DEV_TO_MEM) {
Russell King - ARM Linuxb207b4d2011-07-21 17:12:27 +01001145 plchan->src_addr = config->src_addr;
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001146 plchan->src_cctl = pl08x_cctl(cctl) | PL080_CONTROL_DST_INCR |
1147 pl08x_select_bus(plchan->cd->periph_buses,
1148 pl08x->mem_buses);
Russell King - ARM Linuxb207b4d2011-07-21 17:12:27 +01001149 } else {
1150 plchan->dst_addr = config->dst_addr;
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001151 plchan->dst_cctl = pl08x_cctl(cctl) | PL080_CONTROL_SRC_INCR |
1152 pl08x_select_bus(pl08x->mem_buses,
1153 plchan->cd->periph_buses);
Russell King - ARM Linuxb207b4d2011-07-21 17:12:27 +01001154 }
Russell King - ARM Linuxf0fd9442011-01-03 22:45:57 +00001155
Linus Walleije8689e62010-09-28 15:57:37 +02001156 dev_dbg(&pl08x->adev->dev,
1157 "configured channel %s (%s) for %s, data width %d, "
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001158 "maxburst %d words, LE, CCTL=0x%08x\n",
Linus Walleije8689e62010-09-28 15:57:37 +02001159 dma_chan_name(chan), plchan->name,
Vinod Kouldb8196d2011-10-13 22:34:23 +05301160 (config->direction == DMA_DEV_TO_MEM) ? "RX" : "TX",
Linus Walleije8689e62010-09-28 15:57:37 +02001161 addr_width,
1162 maxburst,
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001163 cctl);
Russell King - ARM Linuxf0fd9442011-01-03 22:45:57 +00001164
1165 return 0;
Linus Walleije8689e62010-09-28 15:57:37 +02001166}
1167
1168/*
1169 * Slave transactions callback to the slave device to allow
1170 * synchronization of slave DMA signals with the DMAC enable
1171 */
1172static void pl08x_issue_pending(struct dma_chan *chan)
1173{
1174 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
Linus Walleije8689e62010-09-28 15:57:37 +02001175 unsigned long flags;
1176
1177 spin_lock_irqsave(&plchan->lock, flags);
Russell King - ARM Linux9c0bb432011-01-03 22:32:05 +00001178 /* Something is already active, or we're waiting for a channel... */
1179 if (plchan->at || plchan->state == PL08X_CHAN_WAITING) {
1180 spin_unlock_irqrestore(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001181 return;
Russell King - ARM Linux9c0bb432011-01-03 22:32:05 +00001182 }
Linus Walleije8689e62010-09-28 15:57:37 +02001183
1184 /* Take the first element in the queue and execute it */
Russell King - ARM Linux15c17232011-01-03 22:44:36 +00001185 if (!list_empty(&plchan->pend_list)) {
Linus Walleije8689e62010-09-28 15:57:37 +02001186 struct pl08x_txd *next;
1187
Russell King - ARM Linux15c17232011-01-03 22:44:36 +00001188 next = list_first_entry(&plchan->pend_list,
Linus Walleije8689e62010-09-28 15:57:37 +02001189 struct pl08x_txd,
1190 node);
1191 list_del(&next->node);
Linus Walleije8689e62010-09-28 15:57:37 +02001192 plchan->state = PL08X_CHAN_RUNNING;
1193
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +00001194 pl08x_start_txd(plchan, next);
Linus Walleije8689e62010-09-28 15:57:37 +02001195 }
1196
1197 spin_unlock_irqrestore(&plchan->lock, flags);
1198}
1199
1200static int pl08x_prep_channel_resources(struct pl08x_dma_chan *plchan,
1201 struct pl08x_txd *txd)
1202{
Linus Walleije8689e62010-09-28 15:57:37 +02001203 struct pl08x_driver_data *pl08x = plchan->host;
Russell King - ARM Linuxc370e592011-01-03 22:45:37 +00001204 unsigned long flags;
1205 int num_llis, ret;
Linus Walleije8689e62010-09-28 15:57:37 +02001206
1207 num_llis = pl08x_fill_llis_for_desc(pl08x, txd);
Russell King - ARM Linuxdafa7312011-01-03 22:31:45 +00001208 if (!num_llis) {
Viresh Kumar57001a62011-08-05 15:32:45 +05301209 spin_lock_irqsave(&plchan->lock, flags);
1210 pl08x_free_txd(pl08x, txd);
1211 spin_unlock_irqrestore(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001212 return -EINVAL;
Russell King - ARM Linuxdafa7312011-01-03 22:31:45 +00001213 }
Linus Walleije8689e62010-09-28 15:57:37 +02001214
Russell King - ARM Linuxc370e592011-01-03 22:45:37 +00001215 spin_lock_irqsave(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001216
Linus Walleije8689e62010-09-28 15:57:37 +02001217 /*
1218 * See if we already have a physical channel allocated,
1219 * else this is the time to try to get one.
1220 */
1221 ret = prep_phy_channel(plchan, txd);
1222 if (ret) {
1223 /*
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +00001224 * No physical channel was available.
1225 *
1226 * memcpy transfers can be sorted out at submission time.
1227 *
1228 * Slave transfers may have been denied due to platform
1229 * channel muxing restrictions. Since there is no guarantee
1230 * that this will ever be resolved, and the signal must be
1231 * acquired AFTER acquiring the physical channel, we will let
1232 * them be NACK:ed with -EBUSY here. The drivers can retry
1233 * the prep() call if they are eager on doing this using DMA.
Linus Walleije8689e62010-09-28 15:57:37 +02001234 */
1235 if (plchan->slave) {
1236 pl08x_free_txd_list(pl08x, plchan);
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +00001237 pl08x_free_txd(pl08x, txd);
Russell King - ARM Linuxc370e592011-01-03 22:45:37 +00001238 spin_unlock_irqrestore(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001239 return -EBUSY;
1240 }
Linus Walleije8689e62010-09-28 15:57:37 +02001241 } else
1242 /*
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001243 * Else we're all set, paused and ready to roll, status
1244 * will switch to PL08X_CHAN_RUNNING when we call
1245 * issue_pending(). If there is something running on the
1246 * channel already we don't change its state.
Linus Walleije8689e62010-09-28 15:57:37 +02001247 */
1248 if (plchan->state == PL08X_CHAN_IDLE)
1249 plchan->state = PL08X_CHAN_PAUSED;
1250
Russell King - ARM Linuxc370e592011-01-03 22:45:37 +00001251 spin_unlock_irqrestore(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001252
1253 return 0;
1254}
1255
Russell King - ARM Linuxc0428792011-01-03 22:43:56 +00001256static struct pl08x_txd *pl08x_get_txd(struct pl08x_dma_chan *plchan,
1257 unsigned long flags)
Russell King - ARM Linuxac3cd202011-01-03 22:35:49 +00001258{
Viresh Kumarb201c112011-08-05 15:32:29 +05301259 struct pl08x_txd *txd = kzalloc(sizeof(*txd), GFP_NOWAIT);
Russell King - ARM Linuxac3cd202011-01-03 22:35:49 +00001260
1261 if (txd) {
1262 dma_async_tx_descriptor_init(&txd->tx, &plchan->chan);
Russell King - ARM Linuxc0428792011-01-03 22:43:56 +00001263 txd->tx.flags = flags;
Russell King - ARM Linuxac3cd202011-01-03 22:35:49 +00001264 txd->tx.tx_submit = pl08x_tx_submit;
1265 INIT_LIST_HEAD(&txd->node);
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301266 INIT_LIST_HEAD(&txd->dsg_list);
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001267
1268 /* Always enable error and terminal interrupts */
1269 txd->ccfg = PL080_CONFIG_ERR_IRQ_MASK |
1270 PL080_CONFIG_TC_IRQ_MASK;
Russell King - ARM Linuxac3cd202011-01-03 22:35:49 +00001271 }
1272 return txd;
1273}
1274
Linus Walleije8689e62010-09-28 15:57:37 +02001275/*
1276 * Initialize a descriptor to be used by memcpy submit
1277 */
1278static struct dma_async_tx_descriptor *pl08x_prep_dma_memcpy(
1279 struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
1280 size_t len, unsigned long flags)
1281{
1282 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1283 struct pl08x_driver_data *pl08x = plchan->host;
1284 struct pl08x_txd *txd;
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301285 struct pl08x_sg *dsg;
Linus Walleije8689e62010-09-28 15:57:37 +02001286 int ret;
1287
Russell King - ARM Linuxc0428792011-01-03 22:43:56 +00001288 txd = pl08x_get_txd(plchan, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001289 if (!txd) {
1290 dev_err(&pl08x->adev->dev,
1291 "%s no memory for descriptor\n", __func__);
1292 return NULL;
1293 }
1294
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301295 dsg = kzalloc(sizeof(struct pl08x_sg), GFP_NOWAIT);
1296 if (!dsg) {
1297 pl08x_free_txd(pl08x, txd);
1298 dev_err(&pl08x->adev->dev, "%s no memory for pl080 sg\n",
1299 __func__);
1300 return NULL;
1301 }
1302 list_add_tail(&dsg->node, &txd->dsg_list);
1303
Linus Walleije8689e62010-09-28 15:57:37 +02001304 txd->direction = DMA_NONE;
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301305 dsg->src_addr = src;
1306 dsg->dst_addr = dest;
1307 dsg->len = len;
Linus Walleije8689e62010-09-28 15:57:37 +02001308
1309 /* Set platform data for m2m */
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001310 txd->ccfg |= PL080_FLOW_MEM2MEM << PL080_CONFIG_FLOW_CONTROL_SHIFT;
Russell King - ARM Linuxc7da9a52011-01-03 22:40:53 +00001311 txd->cctl = pl08x->pd->memcpy_channel.cctl &
1312 ~(PL080_CONTROL_DST_AHB2 | PL080_CONTROL_SRC_AHB2);
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001313
Linus Walleije8689e62010-09-28 15:57:37 +02001314 /* Both to be incremented or the code will break */
Russell King - ARM Linux70b5ed62011-01-03 22:40:13 +00001315 txd->cctl |= PL080_CONTROL_SRC_INCR | PL080_CONTROL_DST_INCR;
Russell King - ARM Linuxc7da9a52011-01-03 22:40:53 +00001316
Russell King - ARM Linuxc7da9a52011-01-03 22:40:53 +00001317 if (pl08x->vd->dualmaster)
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001318 txd->cctl |= pl08x_select_bus(pl08x->mem_buses,
1319 pl08x->mem_buses);
Linus Walleije8689e62010-09-28 15:57:37 +02001320
Linus Walleije8689e62010-09-28 15:57:37 +02001321 ret = pl08x_prep_channel_resources(plchan, txd);
1322 if (ret)
1323 return NULL;
Linus Walleije8689e62010-09-28 15:57:37 +02001324
1325 return &txd->tx;
1326}
1327
Russell King - ARM Linux3e2a0372011-01-03 22:32:46 +00001328static struct dma_async_tx_descriptor *pl08x_prep_slave_sg(
Linus Walleije8689e62010-09-28 15:57:37 +02001329 struct dma_chan *chan, struct scatterlist *sgl,
Vinod Kouldb8196d2011-10-13 22:34:23 +05301330 unsigned int sg_len, enum dma_transfer_direction direction,
Linus Walleije8689e62010-09-28 15:57:37 +02001331 unsigned long flags)
1332{
1333 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1334 struct pl08x_driver_data *pl08x = plchan->host;
1335 struct pl08x_txd *txd;
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301336 struct pl08x_sg *dsg;
1337 struct scatterlist *sg;
1338 dma_addr_t slave_addr;
Viresh Kumar0a235652011-08-05 15:32:42 +05301339 int ret, tmp;
Linus Walleije8689e62010-09-28 15:57:37 +02001340
Linus Walleije8689e62010-09-28 15:57:37 +02001341 dev_dbg(&pl08x->adev->dev, "%s prepare transaction of %d bytes from %s\n",
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301342 __func__, sgl->length, plchan->name);
Linus Walleije8689e62010-09-28 15:57:37 +02001343
Russell King - ARM Linuxc0428792011-01-03 22:43:56 +00001344 txd = pl08x_get_txd(plchan, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001345 if (!txd) {
1346 dev_err(&pl08x->adev->dev, "%s no txd\n", __func__);
1347 return NULL;
1348 }
1349
Linus Walleije8689e62010-09-28 15:57:37 +02001350 if (direction != plchan->runtime_direction)
1351 dev_err(&pl08x->adev->dev, "%s DMA setup does not match "
1352 "the direction configured for the PrimeCell\n",
1353 __func__);
1354
1355 /*
1356 * Set up addresses, the PrimeCell configured address
1357 * will take precedence since this may configure the
1358 * channel target address dynamically at runtime.
1359 */
1360 txd->direction = direction;
Russell King - ARM Linuxc7da9a52011-01-03 22:40:53 +00001361
Vinod Kouldb8196d2011-10-13 22:34:23 +05301362 if (direction == DMA_MEM_TO_DEV) {
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001363 txd->cctl = plchan->dst_cctl;
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301364 slave_addr = plchan->dst_addr;
Vinod Kouldb8196d2011-10-13 22:34:23 +05301365 } else if (direction == DMA_DEV_TO_MEM) {
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001366 txd->cctl = plchan->src_cctl;
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301367 slave_addr = plchan->src_addr;
Linus Walleije8689e62010-09-28 15:57:37 +02001368 } else {
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301369 pl08x_free_txd(pl08x, txd);
Linus Walleije8689e62010-09-28 15:57:37 +02001370 dev_err(&pl08x->adev->dev,
1371 "%s direction unsupported\n", __func__);
1372 return NULL;
1373 }
Linus Walleije8689e62010-09-28 15:57:37 +02001374
Viresh Kumar8c9f7aa2012-02-01 16:12:20 +05301375 if (plchan->device_fc)
Vinod Kouldb8196d2011-10-13 22:34:23 +05301376 tmp = (direction == DMA_MEM_TO_DEV) ? PL080_FLOW_MEM2PER_PER :
Viresh Kumar0a235652011-08-05 15:32:42 +05301377 PL080_FLOW_PER2MEM_PER;
1378 else
Vinod Kouldb8196d2011-10-13 22:34:23 +05301379 tmp = (direction == DMA_MEM_TO_DEV) ? PL080_FLOW_MEM2PER :
Viresh Kumar0a235652011-08-05 15:32:42 +05301380 PL080_FLOW_PER2MEM;
1381
1382 txd->ccfg |= tmp << PL080_CONFIG_FLOW_CONTROL_SHIFT;
1383
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301384 for_each_sg(sgl, sg, sg_len, tmp) {
1385 dsg = kzalloc(sizeof(struct pl08x_sg), GFP_NOWAIT);
1386 if (!dsg) {
1387 pl08x_free_txd(pl08x, txd);
1388 dev_err(&pl08x->adev->dev, "%s no mem for pl080 sg\n",
1389 __func__);
1390 return NULL;
1391 }
1392 list_add_tail(&dsg->node, &txd->dsg_list);
1393
1394 dsg->len = sg_dma_len(sg);
Vinod Kouldb8196d2011-10-13 22:34:23 +05301395 if (direction == DMA_MEM_TO_DEV) {
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301396 dsg->src_addr = sg_phys(sg);
1397 dsg->dst_addr = slave_addr;
1398 } else {
1399 dsg->src_addr = slave_addr;
1400 dsg->dst_addr = sg_phys(sg);
1401 }
1402 }
1403
Linus Walleije8689e62010-09-28 15:57:37 +02001404 ret = pl08x_prep_channel_resources(plchan, txd);
1405 if (ret)
1406 return NULL;
Linus Walleije8689e62010-09-28 15:57:37 +02001407
1408 return &txd->tx;
1409}
1410
1411static int pl08x_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
1412 unsigned long arg)
1413{
1414 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1415 struct pl08x_driver_data *pl08x = plchan->host;
1416 unsigned long flags;
1417 int ret = 0;
1418
1419 /* Controls applicable to inactive channels */
1420 if (cmd == DMA_SLAVE_CONFIG) {
Russell King - ARM Linuxf0fd9442011-01-03 22:45:57 +00001421 return dma_set_runtime_config(chan,
1422 (struct dma_slave_config *)arg);
Linus Walleije8689e62010-09-28 15:57:37 +02001423 }
1424
1425 /*
1426 * Anything succeeds on channels with no physical allocation and
1427 * no queued transfers.
1428 */
1429 spin_lock_irqsave(&plchan->lock, flags);
1430 if (!plchan->phychan && !plchan->at) {
1431 spin_unlock_irqrestore(&plchan->lock, flags);
1432 return 0;
1433 }
1434
1435 switch (cmd) {
1436 case DMA_TERMINATE_ALL:
1437 plchan->state = PL08X_CHAN_IDLE;
1438
1439 if (plchan->phychan) {
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +00001440 pl08x_terminate_phy_chan(pl08x, plchan->phychan);
Linus Walleije8689e62010-09-28 15:57:37 +02001441
1442 /*
1443 * Mark physical channel as free and free any slave
1444 * signal
1445 */
Russell King - ARM Linux8c8cc2b2011-01-03 22:36:09 +00001446 release_phy_channel(plchan);
Linus Walleije8689e62010-09-28 15:57:37 +02001447 }
Linus Walleije8689e62010-09-28 15:57:37 +02001448 /* Dequeue jobs and free LLIs */
1449 if (plchan->at) {
1450 pl08x_free_txd(pl08x, plchan->at);
1451 plchan->at = NULL;
1452 }
1453 /* Dequeue jobs not yet fired as well */
1454 pl08x_free_txd_list(pl08x, plchan);
1455 break;
1456 case DMA_PAUSE:
1457 pl08x_pause_phy_chan(plchan->phychan);
1458 plchan->state = PL08X_CHAN_PAUSED;
1459 break;
1460 case DMA_RESUME:
1461 pl08x_resume_phy_chan(plchan->phychan);
1462 plchan->state = PL08X_CHAN_RUNNING;
1463 break;
1464 default:
1465 /* Unknown command */
1466 ret = -ENXIO;
1467 break;
1468 }
1469
1470 spin_unlock_irqrestore(&plchan->lock, flags);
1471
1472 return ret;
1473}
1474
1475bool pl08x_filter_id(struct dma_chan *chan, void *chan_id)
1476{
Russell King - ARM Linux7703eac2011-08-31 09:34:35 +01001477 struct pl08x_dma_chan *plchan;
Linus Walleije8689e62010-09-28 15:57:37 +02001478 char *name = chan_id;
1479
Russell King - ARM Linux7703eac2011-08-31 09:34:35 +01001480 /* Reject channels for devices not bound to this driver */
1481 if (chan->device->dev->driver != &pl08x_amba_driver.drv)
1482 return false;
1483
1484 plchan = to_pl08x_chan(chan);
1485
Linus Walleije8689e62010-09-28 15:57:37 +02001486 /* Check that the channel is not taken! */
1487 if (!strcmp(plchan->name, name))
1488 return true;
1489
1490 return false;
1491}
1492
1493/*
1494 * Just check that the device is there and active
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001495 * TODO: turn this bit on/off depending on the number of physical channels
1496 * actually used, if it is zero... well shut it off. That will save some
1497 * power. Cut the clock at the same time.
Linus Walleije8689e62010-09-28 15:57:37 +02001498 */
1499static void pl08x_ensure_on(struct pl08x_driver_data *pl08x)
1500{
Viresh Kumar48a59ef2011-08-05 15:32:34 +05301501 writel(PL080_CONFIG_ENABLE, pl08x->base + PL080_CONFIG);
Linus Walleije8689e62010-09-28 15:57:37 +02001502}
1503
Russell King - ARM Linux3d992e12011-01-03 22:44:16 +00001504static void pl08x_unmap_buffers(struct pl08x_txd *txd)
1505{
1506 struct device *dev = txd->tx.chan->device->dev;
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301507 struct pl08x_sg *dsg;
Russell King - ARM Linux3d992e12011-01-03 22:44:16 +00001508
1509 if (!(txd->tx.flags & DMA_COMPL_SKIP_SRC_UNMAP)) {
1510 if (txd->tx.flags & DMA_COMPL_SRC_UNMAP_SINGLE)
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301511 list_for_each_entry(dsg, &txd->dsg_list, node)
1512 dma_unmap_single(dev, dsg->src_addr, dsg->len,
1513 DMA_TO_DEVICE);
1514 else {
1515 list_for_each_entry(dsg, &txd->dsg_list, node)
1516 dma_unmap_page(dev, dsg->src_addr, dsg->len,
1517 DMA_TO_DEVICE);
1518 }
Russell King - ARM Linux3d992e12011-01-03 22:44:16 +00001519 }
1520 if (!(txd->tx.flags & DMA_COMPL_SKIP_DEST_UNMAP)) {
1521 if (txd->tx.flags & DMA_COMPL_DEST_UNMAP_SINGLE)
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301522 list_for_each_entry(dsg, &txd->dsg_list, node)
1523 dma_unmap_single(dev, dsg->dst_addr, dsg->len,
1524 DMA_FROM_DEVICE);
Russell King - ARM Linux3d992e12011-01-03 22:44:16 +00001525 else
Viresh Kumarb7f69d92011-08-05 15:32:43 +05301526 list_for_each_entry(dsg, &txd->dsg_list, node)
1527 dma_unmap_page(dev, dsg->dst_addr, dsg->len,
1528 DMA_FROM_DEVICE);
Russell King - ARM Linux3d992e12011-01-03 22:44:16 +00001529 }
1530}
1531
Linus Walleije8689e62010-09-28 15:57:37 +02001532static void pl08x_tasklet(unsigned long data)
1533{
1534 struct pl08x_dma_chan *plchan = (struct pl08x_dma_chan *) data;
Linus Walleije8689e62010-09-28 15:57:37 +02001535 struct pl08x_driver_data *pl08x = plchan->host;
Russell King - ARM Linux858c21c2011-01-03 22:41:34 +00001536 struct pl08x_txd *txd;
Russell King - ARM Linuxbf072af2011-01-03 22:31:24 +00001537 unsigned long flags;
Linus Walleije8689e62010-09-28 15:57:37 +02001538
Russell King - ARM Linuxbf072af2011-01-03 22:31:24 +00001539 spin_lock_irqsave(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001540
Russell King - ARM Linux858c21c2011-01-03 22:41:34 +00001541 txd = plchan->at;
1542 plchan->at = NULL;
1543
1544 if (txd) {
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001545 /* Update last completed */
Russell King - ARM Linux858c21c2011-01-03 22:41:34 +00001546 plchan->lc = txd->tx.cookie;
Linus Walleije8689e62010-09-28 15:57:37 +02001547 }
Russell King - ARM Linux8087aac2011-01-03 22:45:17 +00001548
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001549 /* If a new descriptor is queued, set it up plchan->at is NULL here */
Russell King - ARM Linux15c17232011-01-03 22:44:36 +00001550 if (!list_empty(&plchan->pend_list)) {
Linus Walleije8689e62010-09-28 15:57:37 +02001551 struct pl08x_txd *next;
1552
Russell King - ARM Linux15c17232011-01-03 22:44:36 +00001553 next = list_first_entry(&plchan->pend_list,
Linus Walleije8689e62010-09-28 15:57:37 +02001554 struct pl08x_txd,
1555 node);
1556 list_del(&next->node);
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +00001557
1558 pl08x_start_txd(plchan, next);
Russell King - ARM Linux8087aac2011-01-03 22:45:17 +00001559 } else if (plchan->phychan_hold) {
1560 /*
1561 * This channel is still in use - we have a new txd being
1562 * prepared and will soon be queued. Don't give up the
1563 * physical channel.
1564 */
Linus Walleije8689e62010-09-28 15:57:37 +02001565 } else {
1566 struct pl08x_dma_chan *waiting = NULL;
1567
1568 /*
1569 * No more jobs, so free up the physical channel
1570 * Free any allocated signal on slave transfers too
1571 */
Russell King - ARM Linux8c8cc2b2011-01-03 22:36:09 +00001572 release_phy_channel(plchan);
Linus Walleije8689e62010-09-28 15:57:37 +02001573 plchan->state = PL08X_CHAN_IDLE;
1574
1575 /*
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001576 * And NOW before anyone else can grab that free:d up
1577 * physical channel, see if there is some memcpy pending
1578 * that seriously needs to start because of being stacked
1579 * up while we were choking the physical channels with data.
Linus Walleije8689e62010-09-28 15:57:37 +02001580 */
1581 list_for_each_entry(waiting, &pl08x->memcpy.channels,
1582 chan.device_node) {
Viresh Kumar3e27ee82011-08-05 15:32:27 +05301583 if (waiting->state == PL08X_CHAN_WAITING &&
1584 waiting->waiting != NULL) {
Linus Walleije8689e62010-09-28 15:57:37 +02001585 int ret;
1586
1587 /* This should REALLY not fail now */
1588 ret = prep_phy_channel(waiting,
1589 waiting->waiting);
1590 BUG_ON(ret);
Russell King - ARM Linux8087aac2011-01-03 22:45:17 +00001591 waiting->phychan_hold--;
Linus Walleije8689e62010-09-28 15:57:37 +02001592 waiting->state = PL08X_CHAN_RUNNING;
1593 waiting->waiting = NULL;
1594 pl08x_issue_pending(&waiting->chan);
1595 break;
1596 }
1597 }
1598 }
1599
Russell King - ARM Linuxbf072af2011-01-03 22:31:24 +00001600 spin_unlock_irqrestore(&plchan->lock, flags);
Russell King - ARM Linux858c21c2011-01-03 22:41:34 +00001601
Russell King - ARM Linux3d992e12011-01-03 22:44:16 +00001602 if (txd) {
1603 dma_async_tx_callback callback = txd->tx.callback;
1604 void *callback_param = txd->tx.callback_param;
1605
1606 /* Don't try to unmap buffers on slave channels */
1607 if (!plchan->slave)
1608 pl08x_unmap_buffers(txd);
1609
1610 /* Free the descriptor */
1611 spin_lock_irqsave(&plchan->lock, flags);
1612 pl08x_free_txd(pl08x, txd);
1613 spin_unlock_irqrestore(&plchan->lock, flags);
1614
1615 /* Callback to signal completion */
1616 if (callback)
1617 callback(callback_param);
1618 }
Linus Walleije8689e62010-09-28 15:57:37 +02001619}
1620
1621static irqreturn_t pl08x_irq(int irq, void *dev)
1622{
1623 struct pl08x_driver_data *pl08x = dev;
Viresh Kumar28da2832011-08-05 15:32:36 +05301624 u32 mask = 0, err, tc, i;
Linus Walleije8689e62010-09-28 15:57:37 +02001625
Viresh Kumar28da2832011-08-05 15:32:36 +05301626 /* check & clear - ERR & TC interrupts */
1627 err = readl(pl08x->base + PL080_ERR_STATUS);
1628 if (err) {
1629 dev_err(&pl08x->adev->dev, "%s error interrupt, register value 0x%08x\n",
1630 __func__, err);
1631 writel(err, pl08x->base + PL080_ERR_CLEAR);
Linus Walleije8689e62010-09-28 15:57:37 +02001632 }
Viresh Kumar28da2832011-08-05 15:32:36 +05301633 tc = readl(pl08x->base + PL080_INT_STATUS);
1634 if (tc)
1635 writel(tc, pl08x->base + PL080_TC_CLEAR);
1636
1637 if (!err && !tc)
1638 return IRQ_NONE;
1639
Linus Walleije8689e62010-09-28 15:57:37 +02001640 for (i = 0; i < pl08x->vd->channels; i++) {
Viresh Kumar28da2832011-08-05 15:32:36 +05301641 if (((1 << i) & err) || ((1 << i) & tc)) {
Linus Walleije8689e62010-09-28 15:57:37 +02001642 /* Locate physical channel */
1643 struct pl08x_phy_chan *phychan = &pl08x->phy_chans[i];
1644 struct pl08x_dma_chan *plchan = phychan->serving;
1645
Viresh Kumar28da2832011-08-05 15:32:36 +05301646 if (!plchan) {
1647 dev_err(&pl08x->adev->dev,
1648 "%s Error TC interrupt on unused channel: 0x%08x\n",
1649 __func__, i);
1650 continue;
1651 }
1652
Linus Walleije8689e62010-09-28 15:57:37 +02001653 /* Schedule tasklet on this channel */
1654 tasklet_schedule(&plchan->tasklet);
Linus Walleije8689e62010-09-28 15:57:37 +02001655 mask |= (1 << i);
1656 }
1657 }
Linus Walleije8689e62010-09-28 15:57:37 +02001658
1659 return mask ? IRQ_HANDLED : IRQ_NONE;
1660}
1661
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001662static void pl08x_dma_slave_init(struct pl08x_dma_chan *chan)
1663{
1664 u32 cctl = pl08x_cctl(chan->cd->cctl);
1665
1666 chan->slave = true;
1667 chan->name = chan->cd->bus_id;
1668 chan->src_addr = chan->cd->addr;
1669 chan->dst_addr = chan->cd->addr;
1670 chan->src_cctl = cctl | PL080_CONTROL_DST_INCR |
1671 pl08x_select_bus(chan->cd->periph_buses, chan->host->mem_buses);
1672 chan->dst_cctl = cctl | PL080_CONTROL_SRC_INCR |
1673 pl08x_select_bus(chan->host->mem_buses, chan->cd->periph_buses);
1674}
1675
Linus Walleije8689e62010-09-28 15:57:37 +02001676/*
1677 * Initialise the DMAC memcpy/slave channels.
1678 * Make a local wrapper to hold required data
1679 */
1680static int pl08x_dma_init_virtual_channels(struct pl08x_driver_data *pl08x,
Viresh Kumar3e27ee82011-08-05 15:32:27 +05301681 struct dma_device *dmadev, unsigned int channels, bool slave)
Linus Walleije8689e62010-09-28 15:57:37 +02001682{
1683 struct pl08x_dma_chan *chan;
1684 int i;
1685
1686 INIT_LIST_HEAD(&dmadev->channels);
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001687
Linus Walleije8689e62010-09-28 15:57:37 +02001688 /*
1689 * Register as many many memcpy as we have physical channels,
1690 * we won't always be able to use all but the code will have
1691 * to cope with that situation.
1692 */
1693 for (i = 0; i < channels; i++) {
Viresh Kumarb201c112011-08-05 15:32:29 +05301694 chan = kzalloc(sizeof(*chan), GFP_KERNEL);
Linus Walleije8689e62010-09-28 15:57:37 +02001695 if (!chan) {
1696 dev_err(&pl08x->adev->dev,
1697 "%s no memory for channel\n", __func__);
1698 return -ENOMEM;
1699 }
1700
1701 chan->host = pl08x;
1702 chan->state = PL08X_CHAN_IDLE;
1703
1704 if (slave) {
Linus Walleije8689e62010-09-28 15:57:37 +02001705 chan->cd = &pl08x->pd->slave_channels[i];
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001706 pl08x_dma_slave_init(chan);
Linus Walleije8689e62010-09-28 15:57:37 +02001707 } else {
1708 chan->cd = &pl08x->pd->memcpy_channel;
1709 chan->name = kasprintf(GFP_KERNEL, "memcpy%d", i);
1710 if (!chan->name) {
1711 kfree(chan);
1712 return -ENOMEM;
1713 }
1714 }
Russell King - ARM Linuxb58b6b52011-01-03 22:34:48 +00001715 if (chan->cd->circular_buffer) {
1716 dev_err(&pl08x->adev->dev,
1717 "channel %s: circular buffers not supported\n",
1718 chan->name);
1719 kfree(chan);
1720 continue;
1721 }
Viresh Kumar175a5e62011-08-05 15:32:32 +05301722 dev_dbg(&pl08x->adev->dev,
Linus Walleije8689e62010-09-28 15:57:37 +02001723 "initialize virtual channel \"%s\"\n",
1724 chan->name);
1725
1726 chan->chan.device = dmadev;
Russell King - ARM Linux91aa5fa2011-01-03 22:31:04 +00001727 chan->chan.cookie = 0;
1728 chan->lc = 0;
Linus Walleije8689e62010-09-28 15:57:37 +02001729
1730 spin_lock_init(&chan->lock);
Russell King - ARM Linux15c17232011-01-03 22:44:36 +00001731 INIT_LIST_HEAD(&chan->pend_list);
Linus Walleije8689e62010-09-28 15:57:37 +02001732 tasklet_init(&chan->tasklet, pl08x_tasklet,
1733 (unsigned long) chan);
1734
1735 list_add_tail(&chan->chan.device_node, &dmadev->channels);
1736 }
1737 dev_info(&pl08x->adev->dev, "initialized %d virtual %s channels\n",
1738 i, slave ? "slave" : "memcpy");
1739 return i;
1740}
1741
1742static void pl08x_free_virtual_channels(struct dma_device *dmadev)
1743{
1744 struct pl08x_dma_chan *chan = NULL;
1745 struct pl08x_dma_chan *next;
1746
1747 list_for_each_entry_safe(chan,
1748 next, &dmadev->channels, chan.device_node) {
1749 list_del(&chan->chan.device_node);
1750 kfree(chan);
1751 }
1752}
1753
1754#ifdef CONFIG_DEBUG_FS
1755static const char *pl08x_state_str(enum pl08x_dma_chan_state state)
1756{
1757 switch (state) {
1758 case PL08X_CHAN_IDLE:
1759 return "idle";
1760 case PL08X_CHAN_RUNNING:
1761 return "running";
1762 case PL08X_CHAN_PAUSED:
1763 return "paused";
1764 case PL08X_CHAN_WAITING:
1765 return "waiting";
1766 default:
1767 break;
1768 }
1769 return "UNKNOWN STATE";
1770}
1771
1772static int pl08x_debugfs_show(struct seq_file *s, void *data)
1773{
1774 struct pl08x_driver_data *pl08x = s->private;
1775 struct pl08x_dma_chan *chan;
1776 struct pl08x_phy_chan *ch;
1777 unsigned long flags;
1778 int i;
1779
1780 seq_printf(s, "PL08x physical channels:\n");
1781 seq_printf(s, "CHANNEL:\tUSER:\n");
1782 seq_printf(s, "--------\t-----\n");
1783 for (i = 0; i < pl08x->vd->channels; i++) {
1784 struct pl08x_dma_chan *virt_chan;
1785
1786 ch = &pl08x->phy_chans[i];
1787
1788 spin_lock_irqsave(&ch->lock, flags);
1789 virt_chan = ch->serving;
1790
1791 seq_printf(s, "%d\t\t%s\n",
1792 ch->id, virt_chan ? virt_chan->name : "(none)");
1793
1794 spin_unlock_irqrestore(&ch->lock, flags);
1795 }
1796
1797 seq_printf(s, "\nPL08x virtual memcpy channels:\n");
1798 seq_printf(s, "CHANNEL:\tSTATE:\n");
1799 seq_printf(s, "--------\t------\n");
1800 list_for_each_entry(chan, &pl08x->memcpy.channels, chan.device_node) {
Russell King - ARM Linux3e2a0372011-01-03 22:32:46 +00001801 seq_printf(s, "%s\t\t%s\n", chan->name,
Linus Walleije8689e62010-09-28 15:57:37 +02001802 pl08x_state_str(chan->state));
1803 }
1804
1805 seq_printf(s, "\nPL08x virtual slave channels:\n");
1806 seq_printf(s, "CHANNEL:\tSTATE:\n");
1807 seq_printf(s, "--------\t------\n");
1808 list_for_each_entry(chan, &pl08x->slave.channels, chan.device_node) {
Russell King - ARM Linux3e2a0372011-01-03 22:32:46 +00001809 seq_printf(s, "%s\t\t%s\n", chan->name,
Linus Walleije8689e62010-09-28 15:57:37 +02001810 pl08x_state_str(chan->state));
1811 }
1812
1813 return 0;
1814}
1815
1816static int pl08x_debugfs_open(struct inode *inode, struct file *file)
1817{
1818 return single_open(file, pl08x_debugfs_show, inode->i_private);
1819}
1820
1821static const struct file_operations pl08x_debugfs_operations = {
1822 .open = pl08x_debugfs_open,
1823 .read = seq_read,
1824 .llseek = seq_lseek,
1825 .release = single_release,
1826};
1827
1828static void init_pl08x_debugfs(struct pl08x_driver_data *pl08x)
1829{
1830 /* Expose a simple debugfs interface to view all clocks */
Viresh Kumar3e27ee82011-08-05 15:32:27 +05301831 (void) debugfs_create_file(dev_name(&pl08x->adev->dev),
1832 S_IFREG | S_IRUGO, NULL, pl08x,
1833 &pl08x_debugfs_operations);
Linus Walleije8689e62010-09-28 15:57:37 +02001834}
1835
1836#else
1837static inline void init_pl08x_debugfs(struct pl08x_driver_data *pl08x)
1838{
1839}
1840#endif
1841
Russell Kingaa25afa2011-02-19 15:55:00 +00001842static int pl08x_probe(struct amba_device *adev, const struct amba_id *id)
Linus Walleije8689e62010-09-28 15:57:37 +02001843{
1844 struct pl08x_driver_data *pl08x;
Russell King - ARM Linuxf96ca9ec2011-01-03 22:35:08 +00001845 const struct vendor_data *vd = id->data;
Linus Walleije8689e62010-09-28 15:57:37 +02001846 int ret = 0;
1847 int i;
1848
1849 ret = amba_request_regions(adev, NULL);
1850 if (ret)
1851 return ret;
1852
1853 /* Create the driver state holder */
Viresh Kumarb201c112011-08-05 15:32:29 +05301854 pl08x = kzalloc(sizeof(*pl08x), GFP_KERNEL);
Linus Walleije8689e62010-09-28 15:57:37 +02001855 if (!pl08x) {
1856 ret = -ENOMEM;
1857 goto out_no_pl08x;
1858 }
1859
Viresh Kumarb7b60182011-08-05 15:32:33 +05301860 pm_runtime_set_active(&adev->dev);
1861 pm_runtime_enable(&adev->dev);
1862
Linus Walleije8689e62010-09-28 15:57:37 +02001863 /* Initialize memcpy engine */
1864 dma_cap_set(DMA_MEMCPY, pl08x->memcpy.cap_mask);
1865 pl08x->memcpy.dev = &adev->dev;
1866 pl08x->memcpy.device_alloc_chan_resources = pl08x_alloc_chan_resources;
1867 pl08x->memcpy.device_free_chan_resources = pl08x_free_chan_resources;
1868 pl08x->memcpy.device_prep_dma_memcpy = pl08x_prep_dma_memcpy;
1869 pl08x->memcpy.device_prep_dma_interrupt = pl08x_prep_dma_interrupt;
1870 pl08x->memcpy.device_tx_status = pl08x_dma_tx_status;
1871 pl08x->memcpy.device_issue_pending = pl08x_issue_pending;
1872 pl08x->memcpy.device_control = pl08x_control;
1873
1874 /* Initialize slave engine */
1875 dma_cap_set(DMA_SLAVE, pl08x->slave.cap_mask);
1876 pl08x->slave.dev = &adev->dev;
1877 pl08x->slave.device_alloc_chan_resources = pl08x_alloc_chan_resources;
1878 pl08x->slave.device_free_chan_resources = pl08x_free_chan_resources;
1879 pl08x->slave.device_prep_dma_interrupt = pl08x_prep_dma_interrupt;
1880 pl08x->slave.device_tx_status = pl08x_dma_tx_status;
1881 pl08x->slave.device_issue_pending = pl08x_issue_pending;
1882 pl08x->slave.device_prep_slave_sg = pl08x_prep_slave_sg;
1883 pl08x->slave.device_control = pl08x_control;
1884
1885 /* Get the platform data */
1886 pl08x->pd = dev_get_platdata(&adev->dev);
1887 if (!pl08x->pd) {
1888 dev_err(&adev->dev, "no platform data supplied\n");
1889 goto out_no_platdata;
1890 }
1891
1892 /* Assign useful pointers to the driver state */
1893 pl08x->adev = adev;
1894 pl08x->vd = vd;
1895
Russell King - ARM Linux30749cb2011-01-03 22:41:13 +00001896 /* By default, AHB1 only. If dualmaster, from platform */
1897 pl08x->lli_buses = PL08X_AHB1;
1898 pl08x->mem_buses = PL08X_AHB1;
1899 if (pl08x->vd->dualmaster) {
1900 pl08x->lli_buses = pl08x->pd->lli_buses;
1901 pl08x->mem_buses = pl08x->pd->mem_buses;
1902 }
1903
Linus Walleije8689e62010-09-28 15:57:37 +02001904 /* A DMA memory pool for LLIs, align on 1-byte boundary */
1905 pl08x->pool = dma_pool_create(DRIVER_NAME, &pl08x->adev->dev,
1906 PL08X_LLI_TSFR_SIZE, PL08X_ALIGN, 0);
1907 if (!pl08x->pool) {
1908 ret = -ENOMEM;
1909 goto out_no_lli_pool;
1910 }
1911
1912 spin_lock_init(&pl08x->lock);
1913
1914 pl08x->base = ioremap(adev->res.start, resource_size(&adev->res));
1915 if (!pl08x->base) {
1916 ret = -ENOMEM;
1917 goto out_no_ioremap;
1918 }
1919
1920 /* Turn on the PL08x */
1921 pl08x_ensure_on(pl08x);
1922
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001923 /* Attach the interrupt handler */
Linus Walleije8689e62010-09-28 15:57:37 +02001924 writel(0x000000FF, pl08x->base + PL080_ERR_CLEAR);
1925 writel(0x000000FF, pl08x->base + PL080_TC_CLEAR);
1926
1927 ret = request_irq(adev->irq[0], pl08x_irq, IRQF_DISABLED,
Russell King - ARM Linuxb05cd8f2011-01-03 22:33:26 +00001928 DRIVER_NAME, pl08x);
Linus Walleije8689e62010-09-28 15:57:37 +02001929 if (ret) {
1930 dev_err(&adev->dev, "%s failed to request interrupt %d\n",
1931 __func__, adev->irq[0]);
1932 goto out_no_irq;
1933 }
1934
1935 /* Initialize physical channels */
Viresh Kumarb201c112011-08-05 15:32:29 +05301936 pl08x->phy_chans = kmalloc((vd->channels * sizeof(*pl08x->phy_chans)),
Linus Walleije8689e62010-09-28 15:57:37 +02001937 GFP_KERNEL);
1938 if (!pl08x->phy_chans) {
1939 dev_err(&adev->dev, "%s failed to allocate "
1940 "physical channel holders\n",
1941 __func__);
1942 goto out_no_phychans;
1943 }
1944
1945 for (i = 0; i < vd->channels; i++) {
1946 struct pl08x_phy_chan *ch = &pl08x->phy_chans[i];
1947
1948 ch->id = i;
1949 ch->base = pl08x->base + PL080_Cx_BASE(i);
1950 spin_lock_init(&ch->lock);
1951 ch->serving = NULL;
1952 ch->signal = -1;
Viresh Kumar175a5e62011-08-05 15:32:32 +05301953 dev_dbg(&adev->dev, "physical channel %d is %s\n",
1954 i, pl08x_phy_channel_busy(ch) ? "BUSY" : "FREE");
Linus Walleije8689e62010-09-28 15:57:37 +02001955 }
1956
1957 /* Register as many memcpy channels as there are physical channels */
1958 ret = pl08x_dma_init_virtual_channels(pl08x, &pl08x->memcpy,
1959 pl08x->vd->channels, false);
1960 if (ret <= 0) {
1961 dev_warn(&pl08x->adev->dev,
1962 "%s failed to enumerate memcpy channels - %d\n",
1963 __func__, ret);
1964 goto out_no_memcpy;
1965 }
1966 pl08x->memcpy.chancnt = ret;
1967
1968 /* Register slave channels */
1969 ret = pl08x_dma_init_virtual_channels(pl08x, &pl08x->slave,
Viresh Kumar3e27ee82011-08-05 15:32:27 +05301970 pl08x->pd->num_slave_channels, true);
Linus Walleije8689e62010-09-28 15:57:37 +02001971 if (ret <= 0) {
1972 dev_warn(&pl08x->adev->dev,
1973 "%s failed to enumerate slave channels - %d\n",
1974 __func__, ret);
1975 goto out_no_slave;
1976 }
1977 pl08x->slave.chancnt = ret;
1978
1979 ret = dma_async_device_register(&pl08x->memcpy);
1980 if (ret) {
1981 dev_warn(&pl08x->adev->dev,
1982 "%s failed to register memcpy as an async device - %d\n",
1983 __func__, ret);
1984 goto out_no_memcpy_reg;
1985 }
1986
1987 ret = dma_async_device_register(&pl08x->slave);
1988 if (ret) {
1989 dev_warn(&pl08x->adev->dev,
1990 "%s failed to register slave as an async device - %d\n",
1991 __func__, ret);
1992 goto out_no_slave_reg;
1993 }
1994
1995 amba_set_drvdata(adev, pl08x);
1996 init_pl08x_debugfs(pl08x);
Russell King - ARM Linuxb05cd8f2011-01-03 22:33:26 +00001997 dev_info(&pl08x->adev->dev, "DMA: PL%03x rev%u at 0x%08llx irq %d\n",
1998 amba_part(adev), amba_rev(adev),
1999 (unsigned long long)adev->res.start, adev->irq[0]);
Viresh Kumarb7b60182011-08-05 15:32:33 +05302000
2001 pm_runtime_put(&adev->dev);
Linus Walleije8689e62010-09-28 15:57:37 +02002002 return 0;
2003
2004out_no_slave_reg:
2005 dma_async_device_unregister(&pl08x->memcpy);
2006out_no_memcpy_reg:
2007 pl08x_free_virtual_channels(&pl08x->slave);
2008out_no_slave:
2009 pl08x_free_virtual_channels(&pl08x->memcpy);
2010out_no_memcpy:
2011 kfree(pl08x->phy_chans);
2012out_no_phychans:
2013 free_irq(adev->irq[0], pl08x);
2014out_no_irq:
2015 iounmap(pl08x->base);
2016out_no_ioremap:
2017 dma_pool_destroy(pl08x->pool);
2018out_no_lli_pool:
2019out_no_platdata:
Viresh Kumarb7b60182011-08-05 15:32:33 +05302020 pm_runtime_put(&adev->dev);
2021 pm_runtime_disable(&adev->dev);
2022
Linus Walleije8689e62010-09-28 15:57:37 +02002023 kfree(pl08x);
2024out_no_pl08x:
2025 amba_release_regions(adev);
2026 return ret;
2027}
2028
2029/* PL080 has 8 channels and the PL080 have just 2 */
2030static struct vendor_data vendor_pl080 = {
Linus Walleije8689e62010-09-28 15:57:37 +02002031 .channels = 8,
2032 .dualmaster = true,
2033};
2034
2035static struct vendor_data vendor_pl081 = {
Linus Walleije8689e62010-09-28 15:57:37 +02002036 .channels = 2,
2037 .dualmaster = false,
2038};
2039
2040static struct amba_id pl08x_ids[] = {
2041 /* PL080 */
2042 {
2043 .id = 0x00041080,
2044 .mask = 0x000fffff,
2045 .data = &vendor_pl080,
2046 },
2047 /* PL081 */
2048 {
2049 .id = 0x00041081,
2050 .mask = 0x000fffff,
2051 .data = &vendor_pl081,
2052 },
2053 /* Nomadik 8815 PL080 variant */
2054 {
2055 .id = 0x00280880,
2056 .mask = 0x00ffffff,
2057 .data = &vendor_pl080,
2058 },
2059 { 0, 0 },
2060};
2061
Dave Martin037566d2011-10-05 15:15:20 +01002062MODULE_DEVICE_TABLE(amba, pl08x_ids);
2063
Linus Walleije8689e62010-09-28 15:57:37 +02002064static struct amba_driver pl08x_amba_driver = {
2065 .drv.name = DRIVER_NAME,
2066 .id_table = pl08x_ids,
2067 .probe = pl08x_probe,
2068};
2069
2070static int __init pl08x_init(void)
2071{
2072 int retval;
2073 retval = amba_driver_register(&pl08x_amba_driver);
2074 if (retval)
2075 printk(KERN_WARNING DRIVER_NAME
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +00002076 "failed to register as an AMBA device (%d)\n",
Linus Walleije8689e62010-09-28 15:57:37 +02002077 retval);
2078 return retval;
2079}
2080subsys_initcall(pl08x_init);