blob: 525848f71c342fb8b2a400e8fab36093fdbea774 [file] [log] [blame]
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001/*
2 * Driver for OHCI 1394 controllers
Kristian Høgsberged568912006-12-19 19:58:35 -05003 *
Kristian Høgsberged568912006-12-19 19:58:35 -05004 * Copyright (C) 2003-2006 Kristian Hoegsberg <krh@bitplanet.net>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software Foundation,
18 * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 */
20
Stefan Richtere524f6162007-08-20 21:58:30 +020021#include <linux/compiler.h>
Kristian Høgsberged568912006-12-19 19:58:35 -050022#include <linux/delay.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020023#include <linux/device.h>
Andrew Mortoncf3e72f2006-12-27 14:36:37 -080024#include <linux/dma-mapping.h>
Stefan Richter77c9a5d2009-06-05 16:26:18 +020025#include <linux/firewire.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020026#include <linux/firewire-constants.h>
Stefan Richterc26f0232007-08-20 21:40:30 +020027#include <linux/gfp.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020028#include <linux/init.h>
29#include <linux/interrupt.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020030#include <linux/io.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020031#include <linux/kernel.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020032#include <linux/list.h>
Al Virofaa2fb42007-05-15 20:36:10 +010033#include <linux/mm.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020034#include <linux/module.h>
Stefan Richterad3c0fe2008-03-20 22:04:36 +010035#include <linux/moduleparam.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020036#include <linux/pci.h>
Stefan Richterfc383792009-08-28 13:25:15 +020037#include <linux/pci_ids.h>
Stefan Richterc26f0232007-08-20 21:40:30 +020038#include <linux/spinlock.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020039#include <linux/string.h>
Andrew Mortoncf3e72f2006-12-27 14:36:37 -080040
Stefan Richtere8ca9702009-06-04 21:09:38 +020041#include <asm/byteorder.h>
Stefan Richterc26f0232007-08-20 21:40:30 +020042#include <asm/page.h>
Stefan Richteree71c2f2007-08-25 14:08:19 +020043#include <asm/system.h>
Kristian Høgsberged568912006-12-19 19:58:35 -050044
Stefan Richterea8d0062008-03-01 02:42:56 +010045#ifdef CONFIG_PPC_PMAC
46#include <asm/pmac_feature.h>
47#endif
48
Stefan Richter77c9a5d2009-06-05 16:26:18 +020049#include "core.h"
50#include "ohci.h"
Kristian Høgsberged568912006-12-19 19:58:35 -050051
Kristian Høgsberga77754a2007-05-07 20:33:35 -040052#define DESCRIPTOR_OUTPUT_MORE 0
53#define DESCRIPTOR_OUTPUT_LAST (1 << 12)
54#define DESCRIPTOR_INPUT_MORE (2 << 12)
55#define DESCRIPTOR_INPUT_LAST (3 << 12)
56#define DESCRIPTOR_STATUS (1 << 11)
57#define DESCRIPTOR_KEY_IMMEDIATE (2 << 8)
58#define DESCRIPTOR_PING (1 << 7)
59#define DESCRIPTOR_YY (1 << 6)
60#define DESCRIPTOR_NO_IRQ (0 << 4)
61#define DESCRIPTOR_IRQ_ERROR (1 << 4)
62#define DESCRIPTOR_IRQ_ALWAYS (3 << 4)
63#define DESCRIPTOR_BRANCH_ALWAYS (3 << 2)
64#define DESCRIPTOR_WAIT (3 << 0)
Kristian Høgsberged568912006-12-19 19:58:35 -050065
66struct descriptor {
67 __le16 req_count;
68 __le16 control;
69 __le32 data_address;
70 __le32 branch_address;
71 __le16 res_count;
72 __le16 transfer_status;
73} __attribute__((aligned(16)));
74
Kristian Høgsberga77754a2007-05-07 20:33:35 -040075#define CONTROL_SET(regs) (regs)
76#define CONTROL_CLEAR(regs) ((regs) + 4)
77#define COMMAND_PTR(regs) ((regs) + 12)
78#define CONTEXT_MATCH(regs) ((regs) + 16)
Kristian Høgsberg72e318e2007-02-06 14:49:31 -050079
Kristian Høgsberg32b46092007-02-06 14:49:30 -050080struct ar_buffer {
81 struct descriptor descriptor;
82 struct ar_buffer *next;
83 __le32 data[0];
84};
85
Kristian Høgsberged568912006-12-19 19:58:35 -050086struct ar_context {
87 struct fw_ohci *ohci;
Kristian Høgsberg32b46092007-02-06 14:49:30 -050088 struct ar_buffer *current_buffer;
89 struct ar_buffer *last_buffer;
90 void *pointer;
Kristian Høgsberg72e318e2007-02-06 14:49:31 -050091 u32 regs;
Kristian Høgsberged568912006-12-19 19:58:35 -050092 struct tasklet_struct tasklet;
93};
94
Kristian Høgsberg30200732007-02-16 17:34:39 -050095struct context;
96
97typedef int (*descriptor_callback_t)(struct context *ctx,
98 struct descriptor *d,
99 struct descriptor *last);
David Moorefe5ca632008-01-06 17:21:41 -0500100
101/*
102 * A buffer that contains a block of DMA-able coherent memory used for
103 * storing a portion of a DMA descriptor program.
104 */
105struct descriptor_buffer {
106 struct list_head list;
107 dma_addr_t buffer_bus;
108 size_t buffer_size;
109 size_t used;
110 struct descriptor buffer[0];
111};
112
Kristian Høgsberg30200732007-02-16 17:34:39 -0500113struct context {
Stefan Richter373b2ed2007-03-04 14:45:18 +0100114 struct fw_ohci *ohci;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500115 u32 regs;
David Moorefe5ca632008-01-06 17:21:41 -0500116 int total_allocation;
Stefan Richter373b2ed2007-03-04 14:45:18 +0100117
David Moorefe5ca632008-01-06 17:21:41 -0500118 /*
119 * List of page-sized buffers for storing DMA descriptors.
120 * Head of list contains buffers in use and tail of list contains
121 * free buffers.
122 */
123 struct list_head buffer_list;
124
125 /*
126 * Pointer to a buffer inside buffer_list that contains the tail
127 * end of the current DMA program.
128 */
129 struct descriptor_buffer *buffer_tail;
130
131 /*
132 * The descriptor containing the branch address of the first
133 * descriptor that has not yet been filled by the device.
134 */
135 struct descriptor *last;
136
137 /*
138 * The last descriptor in the DMA program. It contains the branch
139 * address that must be updated upon appending a new descriptor.
140 */
141 struct descriptor *prev;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500142
143 descriptor_callback_t callback;
144
Stefan Richter373b2ed2007-03-04 14:45:18 +0100145 struct tasklet_struct tasklet;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500146};
Kristian Høgsberg30200732007-02-16 17:34:39 -0500147
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400148#define IT_HEADER_SY(v) ((v) << 0)
149#define IT_HEADER_TCODE(v) ((v) << 4)
150#define IT_HEADER_CHANNEL(v) ((v) << 8)
151#define IT_HEADER_TAG(v) ((v) << 14)
152#define IT_HEADER_SPEED(v) ((v) << 16)
153#define IT_HEADER_DATA_LENGTH(v) ((v) << 16)
Kristian Høgsberged568912006-12-19 19:58:35 -0500154
155struct iso_context {
156 struct fw_iso_context base;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500157 struct context context;
David Moore0642b652007-12-19 03:09:18 -0500158 int excess_bytes;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -0500159 void *header;
160 size_t header_length;
Kristian Høgsberged568912006-12-19 19:58:35 -0500161};
162
163#define CONFIG_ROM_SIZE 1024
164
165struct fw_ohci {
166 struct fw_card card;
167
168 __iomem char *registers;
Kristian Høgsberge636fe22007-01-26 00:38:04 -0500169 int node_id;
Kristian Høgsberged568912006-12-19 19:58:35 -0500170 int generation;
Stefan Richtere09770d2008-03-11 02:23:29 +0100171 int request_generation; /* for timestamping incoming requests */
Stefan Richter4a635592010-02-21 17:58:01 +0100172 unsigned quirks;
Kristian Høgsberged568912006-12-19 19:58:35 -0500173
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400174 /*
175 * Spinlock for accessing fw_ohci data. Never call out of
176 * this driver with this lock held.
177 */
Kristian Høgsberged568912006-12-19 19:58:35 -0500178 spinlock_t lock;
Kristian Høgsberged568912006-12-19 19:58:35 -0500179
180 struct ar_context ar_request_ctx;
181 struct ar_context ar_response_ctx;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500182 struct context at_request_ctx;
183 struct context at_response_ctx;
Kristian Høgsberged568912006-12-19 19:58:35 -0500184
185 u32 it_context_mask;
186 struct iso_context *it_context_list;
Stefan Richter4817ed22008-12-21 16:39:46 +0100187 u64 ir_context_channels;
Kristian Høgsberged568912006-12-19 19:58:35 -0500188 u32 ir_context_mask;
189 struct iso_context *ir_context_list;
Stefan Richterecb1cf92010-02-21 17:57:32 +0100190
191 __be32 *config_rom;
192 dma_addr_t config_rom_bus;
193 __be32 *next_config_rom;
194 dma_addr_t next_config_rom_bus;
195 __be32 next_header;
196
197 __le32 *self_id_cpu;
198 dma_addr_t self_id_bus;
199 struct tasklet_struct bus_reset_tasklet;
200
201 u32 self_id_buffer[512];
Kristian Høgsberged568912006-12-19 19:58:35 -0500202};
203
Adrian Bunk95688e92007-01-22 19:17:37 +0100204static inline struct fw_ohci *fw_ohci(struct fw_card *card)
Kristian Høgsberged568912006-12-19 19:58:35 -0500205{
206 return container_of(card, struct fw_ohci, card);
207}
208
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -0500209#define IT_CONTEXT_CYCLE_MATCH_ENABLE 0x80000000
210#define IR_CONTEXT_BUFFER_FILL 0x80000000
211#define IR_CONTEXT_ISOCH_HEADER 0x40000000
212#define IR_CONTEXT_CYCLE_MATCH_ENABLE 0x20000000
213#define IR_CONTEXT_MULTI_CHANNEL_MODE 0x10000000
214#define IR_CONTEXT_DUAL_BUFFER_MODE 0x08000000
Kristian Høgsberged568912006-12-19 19:58:35 -0500215
216#define CONTEXT_RUN 0x8000
217#define CONTEXT_WAKE 0x1000
218#define CONTEXT_DEAD 0x0800
219#define CONTEXT_ACTIVE 0x0400
220
Stefan Richter8b7b6af2009-01-20 19:10:58 +0100221#define OHCI1394_MAX_AT_REQ_RETRIES 0xf
Kristian Høgsberged568912006-12-19 19:58:35 -0500222#define OHCI1394_MAX_AT_RESP_RETRIES 0x2
223#define OHCI1394_MAX_PHYS_RESP_RETRIES 0x8
224
Kristian Høgsberged568912006-12-19 19:58:35 -0500225#define OHCI1394_REGISTER_SIZE 0x800
226#define OHCI_LOOP_COUNT 500
227#define OHCI1394_PCI_HCI_Control 0x40
228#define SELF_ID_BUF_SIZE 0x800
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500229#define OHCI_TCODE_PHY_PACKET 0x0e
Kristian Høgsberge364cf42007-02-16 17:34:49 -0500230#define OHCI_VERSION_1_1 0x010010
Kristian Høgsberg0edeefd2007-01-26 00:38:49 -0500231
Kristian Høgsberged568912006-12-19 19:58:35 -0500232static char ohci_driver_name[] = KBUILD_MODNAME;
233
Clemens Ladisch8301b912010-03-17 11:07:55 +0100234#define PCI_DEVICE_ID_TI_TSB12LV22 0x8009
235
Stefan Richter4a635592010-02-21 17:58:01 +0100236#define QUIRK_CYCLE_TIMER 1
237#define QUIRK_RESET_PACKET 2
238#define QUIRK_BE_HEADERS 4
239
240/* In case of multiple matches in ohci_quirks[], only the first one is used. */
241static const struct {
242 unsigned short vendor, device, flags;
243} ohci_quirks[] = {
Clemens Ladisch8301b912010-03-17 11:07:55 +0100244 {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB12LV22, QUIRK_CYCLE_TIMER |
245 QUIRK_RESET_PACKET},
Stefan Richter4a635592010-02-21 17:58:01 +0100246 {PCI_VENDOR_ID_TI, PCI_ANY_ID, QUIRK_RESET_PACKET},
247 {PCI_VENDOR_ID_AL, PCI_ANY_ID, QUIRK_CYCLE_TIMER},
248 {PCI_VENDOR_ID_NEC, PCI_ANY_ID, QUIRK_CYCLE_TIMER},
249 {PCI_VENDOR_ID_VIA, PCI_ANY_ID, QUIRK_CYCLE_TIMER},
250 {PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_FW, QUIRK_BE_HEADERS},
251};
252
Stefan Richter3e9cc2f2010-02-21 17:58:29 +0100253/* This overrides anything that was found in ohci_quirks[]. */
254static int param_quirks;
255module_param_named(quirks, param_quirks, int, 0644);
256MODULE_PARM_DESC(quirks, "Chip quirks (default = 0"
257 ", nonatomic cycle timer = " __stringify(QUIRK_CYCLE_TIMER)
258 ", reset packet generation = " __stringify(QUIRK_RESET_PACKET)
259 ", AR/selfID endianess = " __stringify(QUIRK_BE_HEADERS)
260 ")");
261
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100262#ifdef CONFIG_FIREWIRE_OHCI_DEBUG
263
Stefan Richtera007bb82008-04-07 22:33:35 +0200264#define OHCI_PARAM_DEBUG_AT_AR 1
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100265#define OHCI_PARAM_DEBUG_SELFIDS 2
Stefan Richtera007bb82008-04-07 22:33:35 +0200266#define OHCI_PARAM_DEBUG_IRQS 4
267#define OHCI_PARAM_DEBUG_BUSRESETS 8 /* only effective before chip init */
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100268
269static int param_debug;
270module_param_named(debug, param_debug, int, 0644);
271MODULE_PARM_DESC(debug, "Verbose logging (default = 0"
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100272 ", AT/AR events = " __stringify(OHCI_PARAM_DEBUG_AT_AR)
Stefan Richtera007bb82008-04-07 22:33:35 +0200273 ", self-IDs = " __stringify(OHCI_PARAM_DEBUG_SELFIDS)
274 ", IRQs = " __stringify(OHCI_PARAM_DEBUG_IRQS)
275 ", busReset events = " __stringify(OHCI_PARAM_DEBUG_BUSRESETS)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100276 ", or a combination, or all = -1)");
277
278static void log_irqs(u32 evt)
279{
Stefan Richtera007bb82008-04-07 22:33:35 +0200280 if (likely(!(param_debug &
281 (OHCI_PARAM_DEBUG_IRQS | OHCI_PARAM_DEBUG_BUSRESETS))))
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100282 return;
283
Stefan Richtera007bb82008-04-07 22:33:35 +0200284 if (!(param_debug & OHCI_PARAM_DEBUG_IRQS) &&
285 !(evt & OHCI1394_busReset))
286 return;
287
Stefan Richter168cf9a2010-02-14 18:49:18 +0100288 fw_notify("IRQ %08x%s%s%s%s%s%s%s%s%s%s%s%s%s\n", evt,
Stefan Richter161b96e2008-06-14 14:23:43 +0200289 evt & OHCI1394_selfIDComplete ? " selfID" : "",
290 evt & OHCI1394_RQPkt ? " AR_req" : "",
291 evt & OHCI1394_RSPkt ? " AR_resp" : "",
292 evt & OHCI1394_reqTxComplete ? " AT_req" : "",
293 evt & OHCI1394_respTxComplete ? " AT_resp" : "",
294 evt & OHCI1394_isochRx ? " IR" : "",
295 evt & OHCI1394_isochTx ? " IT" : "",
296 evt & OHCI1394_postedWriteErr ? " postedWriteErr" : "",
297 evt & OHCI1394_cycleTooLong ? " cycleTooLong" : "",
Jay Fenlason5ed1f322009-11-17 12:29:17 -0500298 evt & OHCI1394_cycleInconsistent ? " cycleInconsistent" : "",
Stefan Richter161b96e2008-06-14 14:23:43 +0200299 evt & OHCI1394_regAccessFail ? " regAccessFail" : "",
300 evt & OHCI1394_busReset ? " busReset" : "",
301 evt & ~(OHCI1394_selfIDComplete | OHCI1394_RQPkt |
302 OHCI1394_RSPkt | OHCI1394_reqTxComplete |
303 OHCI1394_respTxComplete | OHCI1394_isochRx |
304 OHCI1394_isochTx | OHCI1394_postedWriteErr |
Stefan Richter168cf9a2010-02-14 18:49:18 +0100305 OHCI1394_cycleTooLong | OHCI1394_cycleInconsistent |
Stefan Richter161b96e2008-06-14 14:23:43 +0200306 OHCI1394_regAccessFail | OHCI1394_busReset)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100307 ? " ?" : "");
308}
309
310static const char *speed[] = {
311 [0] = "S100", [1] = "S200", [2] = "S400", [3] = "beta",
312};
313static const char *power[] = {
314 [0] = "+0W", [1] = "+15W", [2] = "+30W", [3] = "+45W",
315 [4] = "-3W", [5] = " ?W", [6] = "-3..-6W", [7] = "-3..-10W",
316};
317static const char port[] = { '.', '-', 'p', 'c', };
318
319static char _p(u32 *s, int shift)
320{
321 return port[*s >> shift & 3];
322}
323
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200324static void log_selfids(int node_id, int generation, int self_id_count, u32 *s)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100325{
326 if (likely(!(param_debug & OHCI_PARAM_DEBUG_SELFIDS)))
327 return;
328
Stefan Richter161b96e2008-06-14 14:23:43 +0200329 fw_notify("%d selfIDs, generation %d, local node ID %04x\n",
330 self_id_count, generation, node_id);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100331
332 for (; self_id_count--; ++s)
333 if ((*s & 1 << 23) == 0)
Stefan Richter161b96e2008-06-14 14:23:43 +0200334 fw_notify("selfID 0: %08x, phy %d [%c%c%c] "
335 "%s gc=%d %s %s%s%s\n",
336 *s, *s >> 24 & 63, _p(s, 6), _p(s, 4), _p(s, 2),
337 speed[*s >> 14 & 3], *s >> 16 & 63,
338 power[*s >> 8 & 7], *s >> 22 & 1 ? "L" : "",
339 *s >> 11 & 1 ? "c" : "", *s & 2 ? "i" : "");
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100340 else
Stefan Richter161b96e2008-06-14 14:23:43 +0200341 fw_notify("selfID n: %08x, phy %d [%c%c%c%c%c%c%c%c]\n",
342 *s, *s >> 24 & 63,
343 _p(s, 16), _p(s, 14), _p(s, 12), _p(s, 10),
344 _p(s, 8), _p(s, 6), _p(s, 4), _p(s, 2));
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100345}
346
347static const char *evts[] = {
348 [0x00] = "evt_no_status", [0x01] = "-reserved-",
349 [0x02] = "evt_long_packet", [0x03] = "evt_missing_ack",
350 [0x04] = "evt_underrun", [0x05] = "evt_overrun",
351 [0x06] = "evt_descriptor_read", [0x07] = "evt_data_read",
352 [0x08] = "evt_data_write", [0x09] = "evt_bus_reset",
353 [0x0a] = "evt_timeout", [0x0b] = "evt_tcode_err",
354 [0x0c] = "-reserved-", [0x0d] = "-reserved-",
355 [0x0e] = "evt_unknown", [0x0f] = "evt_flushed",
356 [0x10] = "-reserved-", [0x11] = "ack_complete",
357 [0x12] = "ack_pending ", [0x13] = "-reserved-",
358 [0x14] = "ack_busy_X", [0x15] = "ack_busy_A",
359 [0x16] = "ack_busy_B", [0x17] = "-reserved-",
360 [0x18] = "-reserved-", [0x19] = "-reserved-",
361 [0x1a] = "-reserved-", [0x1b] = "ack_tardy",
362 [0x1c] = "-reserved-", [0x1d] = "ack_data_error",
363 [0x1e] = "ack_type_error", [0x1f] = "-reserved-",
364 [0x20] = "pending/cancelled",
365};
366static const char *tcodes[] = {
367 [0x0] = "QW req", [0x1] = "BW req",
368 [0x2] = "W resp", [0x3] = "-reserved-",
369 [0x4] = "QR req", [0x5] = "BR req",
370 [0x6] = "QR resp", [0x7] = "BR resp",
371 [0x8] = "cycle start", [0x9] = "Lk req",
372 [0xa] = "async stream packet", [0xb] = "Lk resp",
373 [0xc] = "-reserved-", [0xd] = "-reserved-",
374 [0xe] = "link internal", [0xf] = "-reserved-",
375};
376static const char *phys[] = {
377 [0x0] = "phy config packet", [0x1] = "link-on packet",
378 [0x2] = "self-id packet", [0x3] = "-reserved-",
379};
380
381static void log_ar_at_event(char dir, int speed, u32 *header, int evt)
382{
383 int tcode = header[0] >> 4 & 0xf;
384 char specific[12];
385
386 if (likely(!(param_debug & OHCI_PARAM_DEBUG_AT_AR)))
387 return;
388
389 if (unlikely(evt >= ARRAY_SIZE(evts)))
390 evt = 0x1f;
391
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200392 if (evt == OHCI1394_evt_bus_reset) {
Stefan Richter161b96e2008-06-14 14:23:43 +0200393 fw_notify("A%c evt_bus_reset, generation %d\n",
394 dir, (header[2] >> 16) & 0xff);
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200395 return;
396 }
397
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100398 if (header[0] == ~header[1]) {
Stefan Richter161b96e2008-06-14 14:23:43 +0200399 fw_notify("A%c %s, %s, %08x\n",
400 dir, evts[evt], phys[header[0] >> 30 & 0x3], header[0]);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100401 return;
402 }
403
404 switch (tcode) {
405 case 0x0: case 0x6: case 0x8:
406 snprintf(specific, sizeof(specific), " = %08x",
407 be32_to_cpu((__force __be32)header[3]));
408 break;
409 case 0x1: case 0x5: case 0x7: case 0x9: case 0xb:
410 snprintf(specific, sizeof(specific), " %x,%x",
411 header[3] >> 16, header[3] & 0xffff);
412 break;
413 default:
414 specific[0] = '\0';
415 }
416
417 switch (tcode) {
418 case 0xe: case 0xa:
Stefan Richter161b96e2008-06-14 14:23:43 +0200419 fw_notify("A%c %s, %s\n", dir, evts[evt], tcodes[tcode]);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100420 break;
421 case 0x0: case 0x1: case 0x4: case 0x5: case 0x9:
Stefan Richter161b96e2008-06-14 14:23:43 +0200422 fw_notify("A%c spd %x tl %02x, "
423 "%04x -> %04x, %s, "
424 "%s, %04x%08x%s\n",
425 dir, speed, header[0] >> 10 & 0x3f,
426 header[1] >> 16, header[0] >> 16, evts[evt],
427 tcodes[tcode], header[1] & 0xffff, header[2], specific);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100428 break;
429 default:
Stefan Richter161b96e2008-06-14 14:23:43 +0200430 fw_notify("A%c spd %x tl %02x, "
431 "%04x -> %04x, %s, "
432 "%s%s\n",
433 dir, speed, header[0] >> 10 & 0x3f,
434 header[1] >> 16, header[0] >> 16, evts[evt],
435 tcodes[tcode], specific);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100436 }
437}
438
439#else
440
441#define log_irqs(evt)
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200442#define log_selfids(node_id, generation, self_id_count, sid)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100443#define log_ar_at_event(dir, speed, header, evt)
444
445#endif /* CONFIG_FIREWIRE_OHCI_DEBUG */
446
Adrian Bunk95688e92007-01-22 19:17:37 +0100447static inline void reg_write(const struct fw_ohci *ohci, int offset, u32 data)
Kristian Høgsberged568912006-12-19 19:58:35 -0500448{
449 writel(data, ohci->registers + offset);
450}
451
Adrian Bunk95688e92007-01-22 19:17:37 +0100452static inline u32 reg_read(const struct fw_ohci *ohci, int offset)
Kristian Høgsberged568912006-12-19 19:58:35 -0500453{
454 return readl(ohci->registers + offset);
455}
456
Adrian Bunk95688e92007-01-22 19:17:37 +0100457static inline void flush_writes(const struct fw_ohci *ohci)
Kristian Høgsberged568912006-12-19 19:58:35 -0500458{
459 /* Do a dummy read to flush writes. */
460 reg_read(ohci, OHCI1394_Version);
461}
462
Clemens Ladisch4a96b4f2010-04-04 15:19:52 +0200463static int read_phy_reg(struct fw_card *card, int addr, u32 *value)
Kristian Høgsberged568912006-12-19 19:58:35 -0500464{
465 struct fw_ohci *ohci = fw_ohci(card);
Clemens Ladisch4a96b4f2010-04-04 15:19:52 +0200466 u32 val;
Kristian Høgsberged568912006-12-19 19:58:35 -0500467
468 reg_write(ohci, OHCI1394_PhyControl, OHCI1394_PhyControl_Read(addr));
Stefan Richter362e9012007-07-12 22:24:19 +0200469 flush_writes(ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -0500470 msleep(2);
471 val = reg_read(ohci, OHCI1394_PhyControl);
472 if ((val & OHCI1394_PhyControl_ReadDone) == 0) {
Clemens Ladisch4a96b4f2010-04-04 15:19:52 +0200473 fw_error("failed to read phy reg bits\n");
Kristian Høgsberged568912006-12-19 19:58:35 -0500474 return -EBUSY;
475 }
476
Clemens Ladisch4a96b4f2010-04-04 15:19:52 +0200477 *value = OHCI1394_PhyControl_ReadData(val);
478
479 return 0;
480}
481
482static int ohci_update_phy_reg(struct fw_card *card, int addr,
483 int clear_bits, int set_bits)
484{
485 struct fw_ohci *ohci = fw_ohci(card);
486 u32 old;
487 int err;
488
489 err = read_phy_reg(card, addr, &old);
490 if (err < 0)
491 return err;
492
Clemens Ladische7014da2010-04-01 16:40:18 +0200493 /*
494 * The interrupt status bits are cleared by writing a one bit.
495 * Avoid clearing them unless explicitly requested in set_bits.
496 */
497 if (addr == 5)
498 clear_bits |= PHY_INT_STATUS_BITS;
499
Kristian Høgsberged568912006-12-19 19:58:35 -0500500 old = (old & ~clear_bits) | set_bits;
501 reg_write(ohci, OHCI1394_PhyControl,
502 OHCI1394_PhyControl_Write(addr, old));
503
504 return 0;
505}
506
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500507static int ar_context_add_page(struct ar_context *ctx)
Kristian Høgsberged568912006-12-19 19:58:35 -0500508{
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500509 struct device *dev = ctx->ohci->card.device;
510 struct ar_buffer *ab;
Stefan Richterf5101d582008-03-14 00:27:49 +0100511 dma_addr_t uninitialized_var(ab_bus);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500512 size_t offset;
513
Jarod Wilsonbde17092008-03-12 17:43:26 -0400514 ab = dma_alloc_coherent(dev, PAGE_SIZE, &ab_bus, GFP_ATOMIC);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500515 if (ab == NULL)
516 return -ENOMEM;
517
Jay Fenlasona55709b2008-10-22 15:59:42 -0400518 ab->next = NULL;
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -0400519 memset(&ab->descriptor, 0, sizeof(ab->descriptor));
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400520 ab->descriptor.control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
521 DESCRIPTOR_STATUS |
522 DESCRIPTOR_BRANCH_ALWAYS);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500523 offset = offsetof(struct ar_buffer, data);
524 ab->descriptor.req_count = cpu_to_le16(PAGE_SIZE - offset);
525 ab->descriptor.data_address = cpu_to_le32(ab_bus + offset);
526 ab->descriptor.res_count = cpu_to_le16(PAGE_SIZE - offset);
527 ab->descriptor.branch_address = 0;
528
Kristian Høgsbergec839e42007-05-22 18:55:48 -0400529 ctx->last_buffer->descriptor.branch_address = cpu_to_le32(ab_bus | 1);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500530 ctx->last_buffer->next = ab;
531 ctx->last_buffer = ab;
532
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400533 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
Kristian Høgsberged568912006-12-19 19:58:35 -0500534 flush_writes(ctx->ohci);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500535
536 return 0;
Kristian Høgsberged568912006-12-19 19:58:35 -0500537}
538
Jay Fenlasona55709b2008-10-22 15:59:42 -0400539static void ar_context_release(struct ar_context *ctx)
540{
541 struct ar_buffer *ab, *ab_next;
542 size_t offset;
543 dma_addr_t ab_bus;
544
545 for (ab = ctx->current_buffer; ab; ab = ab_next) {
546 ab_next = ab->next;
547 offset = offsetof(struct ar_buffer, data);
548 ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
549 dma_free_coherent(ctx->ohci->card.device, PAGE_SIZE,
550 ab, ab_bus);
551 }
552}
553
Stefan Richter11bf20a2008-03-01 02:47:15 +0100554#if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
555#define cond_le32_to_cpu(v) \
Stefan Richter4a635592010-02-21 17:58:01 +0100556 (ohci->quirks & QUIRK_BE_HEADERS ? (__force __u32)(v) : le32_to_cpu(v))
Stefan Richter11bf20a2008-03-01 02:47:15 +0100557#else
558#define cond_le32_to_cpu(v) le32_to_cpu(v)
559#endif
560
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500561static __le32 *handle_ar_packet(struct ar_context *ctx, __le32 *buffer)
Kristian Høgsberged568912006-12-19 19:58:35 -0500562{
Kristian Høgsberged568912006-12-19 19:58:35 -0500563 struct fw_ohci *ohci = ctx->ohci;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500564 struct fw_packet p;
565 u32 status, length, tcode;
Stefan Richter43286562008-03-11 21:22:26 +0100566 int evt;
Kristian Høgsberg0edeefd2007-01-26 00:38:49 -0500567
Stefan Richter11bf20a2008-03-01 02:47:15 +0100568 p.header[0] = cond_le32_to_cpu(buffer[0]);
569 p.header[1] = cond_le32_to_cpu(buffer[1]);
570 p.header[2] = cond_le32_to_cpu(buffer[2]);
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500571
572 tcode = (p.header[0] >> 4) & 0x0f;
573 switch (tcode) {
574 case TCODE_WRITE_QUADLET_REQUEST:
575 case TCODE_READ_QUADLET_RESPONSE:
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500576 p.header[3] = (__force __u32) buffer[3];
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500577 p.header_length = 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500578 p.payload_length = 0;
579 break;
580
581 case TCODE_READ_BLOCK_REQUEST :
Stefan Richter11bf20a2008-03-01 02:47:15 +0100582 p.header[3] = cond_le32_to_cpu(buffer[3]);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500583 p.header_length = 16;
584 p.payload_length = 0;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500585 break;
586
587 case TCODE_WRITE_BLOCK_REQUEST:
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500588 case TCODE_READ_BLOCK_RESPONSE:
589 case TCODE_LOCK_REQUEST:
590 case TCODE_LOCK_RESPONSE:
Stefan Richter11bf20a2008-03-01 02:47:15 +0100591 p.header[3] = cond_le32_to_cpu(buffer[3]);
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500592 p.header_length = 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500593 p.payload_length = p.header[3] >> 16;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500594 break;
595
596 case TCODE_WRITE_RESPONSE:
597 case TCODE_READ_QUADLET_REQUEST:
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500598 case OHCI_TCODE_PHY_PACKET:
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500599 p.header_length = 12;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500600 p.payload_length = 0;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500601 break;
Stefan Richterccff9622008-05-31 19:36:06 +0200602
603 default:
604 /* FIXME: Stop context, discard everything, and restart? */
605 p.header_length = 0;
606 p.payload_length = 0;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500607 }
608
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500609 p.payload = (void *) buffer + p.header_length;
610
611 /* FIXME: What to do about evt_* errors? */
612 length = (p.header_length + p.payload_length + 3) / 4;
Stefan Richter11bf20a2008-03-01 02:47:15 +0100613 status = cond_le32_to_cpu(buffer[length]);
Stefan Richter43286562008-03-11 21:22:26 +0100614 evt = (status >> 16) & 0x1f;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500615
Stefan Richter43286562008-03-11 21:22:26 +0100616 p.ack = evt - 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500617 p.speed = (status >> 21) & 0x7;
618 p.timestamp = status & 0xffff;
619 p.generation = ohci->request_generation;
Kristian Høgsberged568912006-12-19 19:58:35 -0500620
Stefan Richter43286562008-03-11 21:22:26 +0100621 log_ar_at_event('R', p.speed, p.header, evt);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100622
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400623 /*
624 * The OHCI bus reset handler synthesizes a phy packet with
Kristian Høgsberged568912006-12-19 19:58:35 -0500625 * the new generation number when a bus reset happens (see
626 * section 8.4.2.3). This helps us determine when a request
627 * was received and make sure we send the response in the same
628 * generation. We only need this for requests; for responses
629 * we use the unique tlabel for finding the matching
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400630 * request.
Stefan Richterd34316a2008-04-12 22:31:25 +0200631 *
632 * Alas some chips sometimes emit bus reset packets with a
633 * wrong generation. We set the correct generation for these
634 * at a slightly incorrect time (in bus_reset_tasklet).
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400635 */
Stefan Richterd34316a2008-04-12 22:31:25 +0200636 if (evt == OHCI1394_evt_bus_reset) {
Stefan Richter4a635592010-02-21 17:58:01 +0100637 if (!(ohci->quirks & QUIRK_RESET_PACKET))
Stefan Richterd34316a2008-04-12 22:31:25 +0200638 ohci->request_generation = (p.header[2] >> 16) & 0xff;
639 } else if (ctx == &ohci->ar_request_ctx) {
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500640 fw_core_handle_request(&ohci->card, &p);
Stefan Richterd34316a2008-04-12 22:31:25 +0200641 } else {
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500642 fw_core_handle_response(&ohci->card, &p);
Stefan Richterd34316a2008-04-12 22:31:25 +0200643 }
Kristian Høgsberged568912006-12-19 19:58:35 -0500644
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500645 return buffer + length + 1;
646}
Kristian Høgsberged568912006-12-19 19:58:35 -0500647
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500648static void ar_context_tasklet(unsigned long data)
649{
650 struct ar_context *ctx = (struct ar_context *)data;
651 struct fw_ohci *ohci = ctx->ohci;
652 struct ar_buffer *ab;
653 struct descriptor *d;
654 void *buffer, *end;
Kristian Høgsberged568912006-12-19 19:58:35 -0500655
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500656 ab = ctx->current_buffer;
657 d = &ab->descriptor;
Kristian Høgsberged568912006-12-19 19:58:35 -0500658
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500659 if (d->res_count == 0) {
660 size_t size, rest, offset;
Jarod Wilson6b842362008-03-25 16:47:16 -0400661 dma_addr_t start_bus;
662 void *start;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500663
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400664 /*
665 * This descriptor is finished and we may have a
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500666 * packet split across this and the next buffer. We
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400667 * reuse the page for reassembling the split packet.
668 */
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500669
670 offset = offsetof(struct ar_buffer, data);
Jarod Wilson6b842362008-03-25 16:47:16 -0400671 start = buffer = ab;
672 start_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500673
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500674 ab = ab->next;
675 d = &ab->descriptor;
676 size = buffer + PAGE_SIZE - ctx->pointer;
677 rest = le16_to_cpu(d->req_count) - le16_to_cpu(d->res_count);
678 memmove(buffer, ctx->pointer, size);
679 memcpy(buffer + size, ab->data, rest);
680 ctx->current_buffer = ab;
681 ctx->pointer = (void *) ab->data + rest;
682 end = buffer + size + rest;
683
684 while (buffer < end)
685 buffer = handle_ar_packet(ctx, buffer);
686
Jarod Wilsonbde17092008-03-12 17:43:26 -0400687 dma_free_coherent(ohci->card.device, PAGE_SIZE,
Jarod Wilson6b842362008-03-25 16:47:16 -0400688 start, start_bus);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500689 ar_context_add_page(ctx);
690 } else {
691 buffer = ctx->pointer;
692 ctx->pointer = end =
693 (void *) ab + PAGE_SIZE - le16_to_cpu(d->res_count);
694
695 while (buffer < end)
696 buffer = handle_ar_packet(ctx, buffer);
697 }
Kristian Høgsberged568912006-12-19 19:58:35 -0500698}
699
Stefan Richter53dca512008-12-14 21:47:04 +0100700static int ar_context_init(struct ar_context *ctx,
701 struct fw_ohci *ohci, u32 regs)
Kristian Høgsberged568912006-12-19 19:58:35 -0500702{
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500703 struct ar_buffer ab;
Kristian Høgsberged568912006-12-19 19:58:35 -0500704
Kristian Høgsberg72e318e2007-02-06 14:49:31 -0500705 ctx->regs = regs;
706 ctx->ohci = ohci;
707 ctx->last_buffer = &ab;
Kristian Høgsberged568912006-12-19 19:58:35 -0500708 tasklet_init(&ctx->tasklet, ar_context_tasklet, (unsigned long)ctx);
709
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500710 ar_context_add_page(ctx);
711 ar_context_add_page(ctx);
712 ctx->current_buffer = ab.next;
713 ctx->pointer = ctx->current_buffer->data;
714
Kristian Høgsberg2aef4692007-05-30 19:06:35 -0400715 return 0;
716}
717
718static void ar_context_run(struct ar_context *ctx)
719{
720 struct ar_buffer *ab = ctx->current_buffer;
721 dma_addr_t ab_bus;
722 size_t offset;
723
724 offset = offsetof(struct ar_buffer, data);
Stefan Richter0a9972b2007-06-23 20:28:17 +0200725 ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -0400726
727 reg_write(ctx->ohci, COMMAND_PTR(ctx->regs), ab_bus | 1);
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400728 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500729 flush_writes(ctx->ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -0500730}
Stefan Richter373b2ed2007-03-04 14:45:18 +0100731
Stefan Richter53dca512008-12-14 21:47:04 +0100732static struct descriptor *find_branch_descriptor(struct descriptor *d, int z)
Jarod Wilsona186b4a2007-12-03 13:43:12 -0500733{
734 int b, key;
735
736 b = (le16_to_cpu(d->control) & DESCRIPTOR_BRANCH_ALWAYS) >> 2;
737 key = (le16_to_cpu(d->control) & DESCRIPTOR_KEY_IMMEDIATE) >> 8;
738
739 /* figure out which descriptor the branch address goes in */
740 if (z == 2 && (b == 3 || key == 2))
741 return d;
742 else
743 return d + z - 1;
744}
745
Kristian Høgsberg30200732007-02-16 17:34:39 -0500746static void context_tasklet(unsigned long data)
747{
748 struct context *ctx = (struct context *) data;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500749 struct descriptor *d, *last;
750 u32 address;
751 int z;
David Moorefe5ca632008-01-06 17:21:41 -0500752 struct descriptor_buffer *desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500753
David Moorefe5ca632008-01-06 17:21:41 -0500754 desc = list_entry(ctx->buffer_list.next,
755 struct descriptor_buffer, list);
756 last = ctx->last;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500757 while (last->branch_address != 0) {
David Moorefe5ca632008-01-06 17:21:41 -0500758 struct descriptor_buffer *old_desc = desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500759 address = le32_to_cpu(last->branch_address);
760 z = address & 0xf;
David Moorefe5ca632008-01-06 17:21:41 -0500761 address &= ~0xf;
762
763 /* If the branch address points to a buffer outside of the
764 * current buffer, advance to the next buffer. */
765 if (address < desc->buffer_bus ||
766 address >= desc->buffer_bus + desc->used)
767 desc = list_entry(desc->list.next,
768 struct descriptor_buffer, list);
769 d = desc->buffer + (address - desc->buffer_bus) / sizeof(*d);
Jarod Wilsona186b4a2007-12-03 13:43:12 -0500770 last = find_branch_descriptor(d, z);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500771
772 if (!ctx->callback(ctx, d, last))
773 break;
774
David Moorefe5ca632008-01-06 17:21:41 -0500775 if (old_desc != desc) {
776 /* If we've advanced to the next buffer, move the
777 * previous buffer to the free list. */
778 unsigned long flags;
779 old_desc->used = 0;
780 spin_lock_irqsave(&ctx->ohci->lock, flags);
781 list_move_tail(&old_desc->list, &ctx->buffer_list);
782 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
783 }
784 ctx->last = last;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500785 }
786}
787
David Moorefe5ca632008-01-06 17:21:41 -0500788/*
789 * Allocate a new buffer and add it to the list of free buffers for this
790 * context. Must be called with ohci->lock held.
791 */
Stefan Richter53dca512008-12-14 21:47:04 +0100792static int context_add_buffer(struct context *ctx)
David Moorefe5ca632008-01-06 17:21:41 -0500793{
794 struct descriptor_buffer *desc;
Stefan Richterf5101d582008-03-14 00:27:49 +0100795 dma_addr_t uninitialized_var(bus_addr);
David Moorefe5ca632008-01-06 17:21:41 -0500796 int offset;
797
798 /*
799 * 16MB of descriptors should be far more than enough for any DMA
800 * program. This will catch run-away userspace or DoS attacks.
801 */
802 if (ctx->total_allocation >= 16*1024*1024)
803 return -ENOMEM;
804
805 desc = dma_alloc_coherent(ctx->ohci->card.device, PAGE_SIZE,
806 &bus_addr, GFP_ATOMIC);
807 if (!desc)
808 return -ENOMEM;
809
810 offset = (void *)&desc->buffer - (void *)desc;
811 desc->buffer_size = PAGE_SIZE - offset;
812 desc->buffer_bus = bus_addr + offset;
813 desc->used = 0;
814
815 list_add_tail(&desc->list, &ctx->buffer_list);
816 ctx->total_allocation += PAGE_SIZE;
817
818 return 0;
819}
820
Stefan Richter53dca512008-12-14 21:47:04 +0100821static int context_init(struct context *ctx, struct fw_ohci *ohci,
822 u32 regs, descriptor_callback_t callback)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500823{
824 ctx->ohci = ohci;
825 ctx->regs = regs;
David Moorefe5ca632008-01-06 17:21:41 -0500826 ctx->total_allocation = 0;
827
828 INIT_LIST_HEAD(&ctx->buffer_list);
829 if (context_add_buffer(ctx) < 0)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500830 return -ENOMEM;
831
David Moorefe5ca632008-01-06 17:21:41 -0500832 ctx->buffer_tail = list_entry(ctx->buffer_list.next,
833 struct descriptor_buffer, list);
834
Kristian Høgsberg30200732007-02-16 17:34:39 -0500835 tasklet_init(&ctx->tasklet, context_tasklet, (unsigned long)ctx);
836 ctx->callback = callback;
837
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400838 /*
839 * We put a dummy descriptor in the buffer that has a NULL
Kristian Høgsberg30200732007-02-16 17:34:39 -0500840 * branch address and looks like it's been sent. That way we
David Moorefe5ca632008-01-06 17:21:41 -0500841 * have a descriptor to append DMA programs to.
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400842 */
David Moorefe5ca632008-01-06 17:21:41 -0500843 memset(ctx->buffer_tail->buffer, 0, sizeof(*ctx->buffer_tail->buffer));
844 ctx->buffer_tail->buffer->control = cpu_to_le16(DESCRIPTOR_OUTPUT_LAST);
845 ctx->buffer_tail->buffer->transfer_status = cpu_to_le16(0x8011);
846 ctx->buffer_tail->used += sizeof(*ctx->buffer_tail->buffer);
847 ctx->last = ctx->buffer_tail->buffer;
848 ctx->prev = ctx->buffer_tail->buffer;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500849
850 return 0;
851}
852
Stefan Richter53dca512008-12-14 21:47:04 +0100853static void context_release(struct context *ctx)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500854{
855 struct fw_card *card = &ctx->ohci->card;
David Moorefe5ca632008-01-06 17:21:41 -0500856 struct descriptor_buffer *desc, *tmp;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500857
David Moorefe5ca632008-01-06 17:21:41 -0500858 list_for_each_entry_safe(desc, tmp, &ctx->buffer_list, list)
859 dma_free_coherent(card->device, PAGE_SIZE, desc,
860 desc->buffer_bus -
861 ((void *)&desc->buffer - (void *)desc));
Kristian Høgsberg30200732007-02-16 17:34:39 -0500862}
863
David Moorefe5ca632008-01-06 17:21:41 -0500864/* Must be called with ohci->lock held */
Stefan Richter53dca512008-12-14 21:47:04 +0100865static struct descriptor *context_get_descriptors(struct context *ctx,
866 int z, dma_addr_t *d_bus)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500867{
David Moorefe5ca632008-01-06 17:21:41 -0500868 struct descriptor *d = NULL;
869 struct descriptor_buffer *desc = ctx->buffer_tail;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500870
David Moorefe5ca632008-01-06 17:21:41 -0500871 if (z * sizeof(*d) > desc->buffer_size)
872 return NULL;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500873
David Moorefe5ca632008-01-06 17:21:41 -0500874 if (z * sizeof(*d) > desc->buffer_size - desc->used) {
875 /* No room for the descriptor in this buffer, so advance to the
876 * next one. */
877
878 if (desc->list.next == &ctx->buffer_list) {
879 /* If there is no free buffer next in the list,
880 * allocate one. */
881 if (context_add_buffer(ctx) < 0)
882 return NULL;
883 }
884 desc = list_entry(desc->list.next,
885 struct descriptor_buffer, list);
886 ctx->buffer_tail = desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500887 }
888
David Moorefe5ca632008-01-06 17:21:41 -0500889 d = desc->buffer + desc->used / sizeof(*d);
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -0400890 memset(d, 0, z * sizeof(*d));
David Moorefe5ca632008-01-06 17:21:41 -0500891 *d_bus = desc->buffer_bus + desc->used;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500892
893 return d;
894}
895
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -0500896static void context_run(struct context *ctx, u32 extra)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500897{
898 struct fw_ohci *ohci = ctx->ohci;
899
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400900 reg_write(ohci, COMMAND_PTR(ctx->regs),
David Moorefe5ca632008-01-06 17:21:41 -0500901 le32_to_cpu(ctx->last->branch_address));
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400902 reg_write(ohci, CONTROL_CLEAR(ctx->regs), ~0);
903 reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN | extra);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500904 flush_writes(ohci);
905}
906
907static void context_append(struct context *ctx,
908 struct descriptor *d, int z, int extra)
909{
910 dma_addr_t d_bus;
David Moorefe5ca632008-01-06 17:21:41 -0500911 struct descriptor_buffer *desc = ctx->buffer_tail;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500912
David Moorefe5ca632008-01-06 17:21:41 -0500913 d_bus = desc->buffer_bus + (d - desc->buffer) * sizeof(*d);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500914
David Moorefe5ca632008-01-06 17:21:41 -0500915 desc->used += (z + extra) * sizeof(*d);
916 ctx->prev->branch_address = cpu_to_le32(d_bus | z);
917 ctx->prev = find_branch_descriptor(d, z);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500918
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400919 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500920 flush_writes(ctx->ohci);
921}
922
923static void context_stop(struct context *ctx)
924{
925 u32 reg;
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500926 int i;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500927
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400928 reg_write(ctx->ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500929 flush_writes(ctx->ohci);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500930
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500931 for (i = 0; i < 10; i++) {
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400932 reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500933 if ((reg & CONTEXT_ACTIVE) == 0)
Stefan Richterb0068542009-01-05 20:43:23 +0100934 return;
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500935
Stefan Richterb980f5a2007-07-12 22:25:14 +0200936 mdelay(1);
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500937 }
Stefan Richterb0068542009-01-05 20:43:23 +0100938 fw_error("Error: DMA context still active (0x%08x)\n", reg);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500939}
Kristian Høgsberged568912006-12-19 19:58:35 -0500940
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500941struct driver_data {
Kristian Høgsberged568912006-12-19 19:58:35 -0500942 struct fw_packet *packet;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500943};
944
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400945/*
946 * This function apppends a packet to the DMA queue for transmission.
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500947 * Must always be called with the ochi->lock held to ensure proper
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400948 * generation handling and locking around packet queue manipulation.
949 */
Stefan Richter53dca512008-12-14 21:47:04 +0100950static int at_context_queue_packet(struct context *ctx,
951 struct fw_packet *packet)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500952{
Kristian Høgsberged568912006-12-19 19:58:35 -0500953 struct fw_ohci *ohci = ctx->ohci;
Stefan Richter4b6d51e2007-10-21 11:20:07 +0200954 dma_addr_t d_bus, uninitialized_var(payload_bus);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500955 struct driver_data *driver_data;
956 struct descriptor *d, *last;
957 __le32 *header;
Kristian Høgsberged568912006-12-19 19:58:35 -0500958 int z, tcode;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500959 u32 reg;
Kristian Høgsberged568912006-12-19 19:58:35 -0500960
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500961 d = context_get_descriptors(ctx, 4, &d_bus);
962 if (d == NULL) {
963 packet->ack = RCODE_SEND_ERROR;
964 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -0500965 }
966
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400967 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500968 d[0].res_count = cpu_to_le16(packet->timestamp);
969
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400970 /*
971 * The DMA format for asyncronous link packets is different
Kristian Høgsberged568912006-12-19 19:58:35 -0500972 * from the IEEE1394 layout, so shift the fields around
973 * accordingly. If header_length is 8, it's a PHY packet, to
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400974 * which we need to prepend an extra quadlet.
975 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500976
977 header = (__le32 *) &d[1];
Jay Fenlasonf8c22872009-03-05 19:08:40 +0100978 switch (packet->header_length) {
979 case 16:
980 case 12:
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500981 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
982 (packet->speed << 16));
983 header[1] = cpu_to_le32((packet->header[1] & 0xffff) |
984 (packet->header[0] & 0xffff0000));
985 header[2] = cpu_to_le32(packet->header[2]);
Kristian Høgsberged568912006-12-19 19:58:35 -0500986
987 tcode = (packet->header[0] >> 4) & 0x0f;
988 if (TCODE_IS_BLOCK_PACKET(tcode))
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500989 header[3] = cpu_to_le32(packet->header[3]);
Kristian Høgsberged568912006-12-19 19:58:35 -0500990 else
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500991 header[3] = (__force __le32) packet->header[3];
992
993 d[0].req_count = cpu_to_le16(packet->header_length);
Jay Fenlasonf8c22872009-03-05 19:08:40 +0100994 break;
995
996 case 8:
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500997 header[0] = cpu_to_le32((OHCI1394_phy_tcode << 4) |
998 (packet->speed << 16));
999 header[1] = cpu_to_le32(packet->header[0]);
1000 header[2] = cpu_to_le32(packet->header[1]);
1001 d[0].req_count = cpu_to_le16(12);
Jay Fenlasonf8c22872009-03-05 19:08:40 +01001002 break;
1003
1004 case 4:
1005 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
1006 (packet->speed << 16));
1007 header[1] = cpu_to_le32(packet->header[0] & 0xffff0000);
1008 d[0].req_count = cpu_to_le16(8);
1009 break;
1010
1011 default:
1012 /* BUG(); */
1013 packet->ack = RCODE_SEND_ERROR;
1014 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001015 }
1016
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001017 driver_data = (struct driver_data *) &d[3];
1018 driver_data->packet = packet;
Kristian Høgsberg20d11672007-03-26 19:18:19 -04001019 packet->driver_data = driver_data;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001020
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001021 if (packet->payload_length > 0) {
1022 payload_bus =
1023 dma_map_single(ohci->card.device, packet->payload,
1024 packet->payload_length, DMA_TO_DEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07001025 if (dma_mapping_error(ohci->card.device, payload_bus)) {
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001026 packet->ack = RCODE_SEND_ERROR;
1027 return -1;
1028 }
Stefan Richter19593ff2009-10-14 20:40:10 +02001029 packet->payload_bus = payload_bus;
1030 packet->payload_mapped = true;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001031
1032 d[2].req_count = cpu_to_le16(packet->payload_length);
1033 d[2].data_address = cpu_to_le32(payload_bus);
1034 last = &d[2];
1035 z = 3;
1036 } else {
1037 last = &d[0];
1038 z = 2;
1039 }
1040
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001041 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
1042 DESCRIPTOR_IRQ_ALWAYS |
1043 DESCRIPTOR_BRANCH_ALWAYS);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001044
Jarod Wilson76f73ca2008-04-07 22:32:33 +02001045 /*
1046 * If the controller and packet generations don't match, we need to
1047 * bail out and try again. If IntEvent.busReset is set, the AT context
1048 * is halted, so appending to the context and trying to run it is
1049 * futile. Most controllers do the right thing and just flush the AT
1050 * queue (per section 7.2.3.2 of the OHCI 1.1 specification), but
1051 * some controllers (like a JMicron JMB381 PCI-e) misbehave and wind
1052 * up stalling out. So we just bail out in software and try again
1053 * later, and everyone is happy.
1054 * FIXME: Document how the locking works.
1055 */
1056 if (ohci->generation != packet->generation ||
1057 reg_read(ohci, OHCI1394_IntEventSet) & OHCI1394_busReset) {
Stefan Richter19593ff2009-10-14 20:40:10 +02001058 if (packet->payload_mapped)
Stefan Richterab88ca42007-08-29 19:40:28 +02001059 dma_unmap_single(ohci->card.device, payload_bus,
1060 packet->payload_length, DMA_TO_DEVICE);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001061 packet->ack = RCODE_GENERATION;
1062 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001063 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001064
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001065 context_append(ctx, d, z, 4 - z);
Kristian Høgsberged568912006-12-19 19:58:35 -05001066
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001067 /* If the context isn't already running, start it up. */
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001068 reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
Kristian Høgsberg053b3082007-04-10 18:11:17 -04001069 if ((reg & CONTEXT_RUN) == 0)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001070 context_run(ctx, 0);
Kristian Høgsberged568912006-12-19 19:58:35 -05001071
1072 return 0;
1073}
1074
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001075static int handle_at_packet(struct context *context,
1076 struct descriptor *d,
1077 struct descriptor *last)
1078{
1079 struct driver_data *driver_data;
1080 struct fw_packet *packet;
1081 struct fw_ohci *ohci = context->ohci;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001082 int evt;
1083
1084 if (last->transfer_status == 0)
1085 /* This descriptor isn't done yet, stop iteration. */
1086 return 0;
1087
1088 driver_data = (struct driver_data *) &d[3];
1089 packet = driver_data->packet;
1090 if (packet == NULL)
1091 /* This packet was cancelled, just continue. */
1092 return 1;
1093
Stefan Richter19593ff2009-10-14 20:40:10 +02001094 if (packet->payload_mapped)
Stefan Richter1d1dc5e2008-12-10 00:20:38 +01001095 dma_unmap_single(ohci->card.device, packet->payload_bus,
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001096 packet->payload_length, DMA_TO_DEVICE);
1097
1098 evt = le16_to_cpu(last->transfer_status) & 0x1f;
1099 packet->timestamp = le16_to_cpu(last->res_count);
1100
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001101 log_ar_at_event('T', packet->speed, packet->header, evt);
1102
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001103 switch (evt) {
1104 case OHCI1394_evt_timeout:
1105 /* Async response transmit timed out. */
1106 packet->ack = RCODE_CANCELLED;
1107 break;
1108
1109 case OHCI1394_evt_flushed:
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001110 /*
1111 * The packet was flushed should give same error as
1112 * when we try to use a stale generation count.
1113 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001114 packet->ack = RCODE_GENERATION;
1115 break;
1116
1117 case OHCI1394_evt_missing_ack:
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001118 /*
1119 * Using a valid (current) generation count, but the
1120 * node is not on the bus or not sending acks.
1121 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001122 packet->ack = RCODE_NO_ACK;
1123 break;
1124
1125 case ACK_COMPLETE + 0x10:
1126 case ACK_PENDING + 0x10:
1127 case ACK_BUSY_X + 0x10:
1128 case ACK_BUSY_A + 0x10:
1129 case ACK_BUSY_B + 0x10:
1130 case ACK_DATA_ERROR + 0x10:
1131 case ACK_TYPE_ERROR + 0x10:
1132 packet->ack = evt - 0x10;
1133 break;
1134
1135 default:
1136 packet->ack = RCODE_SEND_ERROR;
1137 break;
1138 }
1139
1140 packet->callback(packet, &ohci->card, packet->ack);
1141
1142 return 1;
1143}
1144
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001145#define HEADER_GET_DESTINATION(q) (((q) >> 16) & 0xffff)
1146#define HEADER_GET_TCODE(q) (((q) >> 4) & 0x0f)
1147#define HEADER_GET_OFFSET_HIGH(q) (((q) >> 0) & 0xffff)
1148#define HEADER_GET_DATA_LENGTH(q) (((q) >> 16) & 0xffff)
1149#define HEADER_GET_EXTENDED_TCODE(q) (((q) >> 0) & 0xffff)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001150
Stefan Richter53dca512008-12-14 21:47:04 +01001151static void handle_local_rom(struct fw_ohci *ohci,
1152 struct fw_packet *packet, u32 csr)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001153{
1154 struct fw_packet response;
1155 int tcode, length, i;
1156
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001157 tcode = HEADER_GET_TCODE(packet->header[0]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001158 if (TCODE_IS_BLOCK_PACKET(tcode))
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001159 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001160 else
1161 length = 4;
1162
1163 i = csr - CSR_CONFIG_ROM;
1164 if (i + length > CONFIG_ROM_SIZE) {
1165 fw_fill_response(&response, packet->header,
1166 RCODE_ADDRESS_ERROR, NULL, 0);
1167 } else if (!TCODE_IS_READ_REQUEST(tcode)) {
1168 fw_fill_response(&response, packet->header,
1169 RCODE_TYPE_ERROR, NULL, 0);
1170 } else {
1171 fw_fill_response(&response, packet->header, RCODE_COMPLETE,
1172 (void *) ohci->config_rom + i, length);
1173 }
1174
1175 fw_core_handle_response(&ohci->card, &response);
1176}
1177
Stefan Richter53dca512008-12-14 21:47:04 +01001178static void handle_local_lock(struct fw_ohci *ohci,
1179 struct fw_packet *packet, u32 csr)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001180{
1181 struct fw_packet response;
1182 int tcode, length, ext_tcode, sel;
1183 __be32 *payload, lock_old;
1184 u32 lock_arg, lock_data;
1185
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001186 tcode = HEADER_GET_TCODE(packet->header[0]);
1187 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001188 payload = packet->payload;
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001189 ext_tcode = HEADER_GET_EXTENDED_TCODE(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001190
1191 if (tcode == TCODE_LOCK_REQUEST &&
1192 ext_tcode == EXTCODE_COMPARE_SWAP && length == 8) {
1193 lock_arg = be32_to_cpu(payload[0]);
1194 lock_data = be32_to_cpu(payload[1]);
1195 } else if (tcode == TCODE_READ_QUADLET_REQUEST) {
1196 lock_arg = 0;
1197 lock_data = 0;
1198 } else {
1199 fw_fill_response(&response, packet->header,
1200 RCODE_TYPE_ERROR, NULL, 0);
1201 goto out;
1202 }
1203
1204 sel = (csr - CSR_BUS_MANAGER_ID) / 4;
1205 reg_write(ohci, OHCI1394_CSRData, lock_data);
1206 reg_write(ohci, OHCI1394_CSRCompareData, lock_arg);
1207 reg_write(ohci, OHCI1394_CSRControl, sel);
1208
1209 if (reg_read(ohci, OHCI1394_CSRControl) & 0x80000000)
1210 lock_old = cpu_to_be32(reg_read(ohci, OHCI1394_CSRData));
1211 else
1212 fw_notify("swap not done yet\n");
1213
1214 fw_fill_response(&response, packet->header,
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04001215 RCODE_COMPLETE, &lock_old, sizeof(lock_old));
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001216 out:
1217 fw_core_handle_response(&ohci->card, &response);
1218}
1219
Stefan Richter53dca512008-12-14 21:47:04 +01001220static void handle_local_request(struct context *ctx, struct fw_packet *packet)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001221{
1222 u64 offset;
1223 u32 csr;
1224
Kristian Høgsberg473d28c2007-03-07 12:12:55 -05001225 if (ctx == &ctx->ohci->at_request_ctx) {
1226 packet->ack = ACK_PENDING;
1227 packet->callback(packet, &ctx->ohci->card, packet->ack);
1228 }
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001229
1230 offset =
1231 ((unsigned long long)
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001232 HEADER_GET_OFFSET_HIGH(packet->header[1]) << 32) |
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001233 packet->header[2];
1234 csr = offset - CSR_REGISTER_BASE;
1235
1236 /* Handle config rom reads. */
1237 if (csr >= CSR_CONFIG_ROM && csr < CSR_CONFIG_ROM_END)
1238 handle_local_rom(ctx->ohci, packet, csr);
1239 else switch (csr) {
1240 case CSR_BUS_MANAGER_ID:
1241 case CSR_BANDWIDTH_AVAILABLE:
1242 case CSR_CHANNELS_AVAILABLE_HI:
1243 case CSR_CHANNELS_AVAILABLE_LO:
1244 handle_local_lock(ctx->ohci, packet, csr);
1245 break;
1246 default:
1247 if (ctx == &ctx->ohci->at_request_ctx)
1248 fw_core_handle_request(&ctx->ohci->card, packet);
1249 else
1250 fw_core_handle_response(&ctx->ohci->card, packet);
1251 break;
1252 }
Kristian Høgsberg473d28c2007-03-07 12:12:55 -05001253
1254 if (ctx == &ctx->ohci->at_response_ctx) {
1255 packet->ack = ACK_COMPLETE;
1256 packet->callback(packet, &ctx->ohci->card, packet->ack);
1257 }
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001258}
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001259
Stefan Richter53dca512008-12-14 21:47:04 +01001260static void at_context_transmit(struct context *ctx, struct fw_packet *packet)
Kristian Høgsberged568912006-12-19 19:58:35 -05001261{
Kristian Høgsberged568912006-12-19 19:58:35 -05001262 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001263 int ret;
Kristian Høgsberged568912006-12-19 19:58:35 -05001264
1265 spin_lock_irqsave(&ctx->ohci->lock, flags);
1266
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001267 if (HEADER_GET_DESTINATION(packet->header[0]) == ctx->ohci->node_id &&
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001268 ctx->ohci->generation == packet->generation) {
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001269 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1270 handle_local_request(ctx, packet);
1271 return;
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001272 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001273
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001274 ret = at_context_queue_packet(ctx, packet);
Kristian Høgsberged568912006-12-19 19:58:35 -05001275 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1276
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001277 if (ret < 0)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001278 packet->callback(packet, &ctx->ohci->card, packet->ack);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001279
Kristian Høgsberged568912006-12-19 19:58:35 -05001280}
1281
1282static void bus_reset_tasklet(unsigned long data)
1283{
1284 struct fw_ohci *ohci = (struct fw_ohci *)data;
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001285 int self_id_count, i, j, reg;
Kristian Høgsberged568912006-12-19 19:58:35 -05001286 int generation, new_generation;
1287 unsigned long flags;
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001288 void *free_rom = NULL;
1289 dma_addr_t free_rom_bus = 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05001290
1291 reg = reg_read(ohci, OHCI1394_NodeID);
1292 if (!(reg & OHCI1394_NodeID_idValid)) {
Stefan Richter02ff8f82007-08-30 00:11:40 +02001293 fw_notify("node ID not valid, new bus reset in progress\n");
Kristian Høgsberged568912006-12-19 19:58:35 -05001294 return;
1295 }
Stefan Richter02ff8f82007-08-30 00:11:40 +02001296 if ((reg & OHCI1394_NodeID_nodeNumber) == 63) {
1297 fw_notify("malconfigured bus\n");
1298 return;
1299 }
1300 ohci->node_id = reg & (OHCI1394_NodeID_busNumber |
1301 OHCI1394_NodeID_nodeNumber);
Kristian Høgsberged568912006-12-19 19:58:35 -05001302
Stefan Richterc8a9a492008-03-19 21:40:32 +01001303 reg = reg_read(ohci, OHCI1394_SelfIDCount);
1304 if (reg & OHCI1394_SelfIDCount_selfIDError) {
1305 fw_notify("inconsistent self IDs\n");
1306 return;
1307 }
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001308 /*
1309 * The count in the SelfIDCount register is the number of
Kristian Høgsberged568912006-12-19 19:58:35 -05001310 * bytes in the self ID receive buffer. Since we also receive
1311 * the inverted quadlets and a header quadlet, we shift one
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001312 * bit extra to get the actual number of self IDs.
1313 */
Stefan Richter928ec5f2009-09-06 18:49:17 +02001314 self_id_count = (reg >> 3) & 0xff;
1315 if (self_id_count == 0 || self_id_count > 252) {
Stefan Richter016bf3d2008-03-19 22:05:02 +01001316 fw_notify("inconsistent self IDs\n");
1317 return;
1318 }
Stefan Richter11bf20a2008-03-01 02:47:15 +01001319 generation = (cond_le32_to_cpu(ohci->self_id_cpu[0]) >> 16) & 0xff;
Stefan Richteree71c2f2007-08-25 14:08:19 +02001320 rmb();
Kristian Høgsberged568912006-12-19 19:58:35 -05001321
1322 for (i = 1, j = 0; j < self_id_count; i += 2, j++) {
Stefan Richterc8a9a492008-03-19 21:40:32 +01001323 if (ohci->self_id_cpu[i] != ~ohci->self_id_cpu[i + 1]) {
1324 fw_notify("inconsistent self IDs\n");
1325 return;
1326 }
Stefan Richter11bf20a2008-03-01 02:47:15 +01001327 ohci->self_id_buffer[j] =
1328 cond_le32_to_cpu(ohci->self_id_cpu[i]);
Kristian Høgsberged568912006-12-19 19:58:35 -05001329 }
Stefan Richteree71c2f2007-08-25 14:08:19 +02001330 rmb();
Kristian Høgsberged568912006-12-19 19:58:35 -05001331
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001332 /*
1333 * Check the consistency of the self IDs we just read. The
Kristian Høgsberged568912006-12-19 19:58:35 -05001334 * problem we face is that a new bus reset can start while we
1335 * read out the self IDs from the DMA buffer. If this happens,
1336 * the DMA buffer will be overwritten with new self IDs and we
1337 * will read out inconsistent data. The OHCI specification
1338 * (section 11.2) recommends a technique similar to
1339 * linux/seqlock.h, where we remember the generation of the
1340 * self IDs in the buffer before reading them out and compare
1341 * it to the current generation after reading them out. If
1342 * the two generations match we know we have a consistent set
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001343 * of self IDs.
1344 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001345
1346 new_generation = (reg_read(ohci, OHCI1394_SelfIDCount) >> 16) & 0xff;
1347 if (new_generation != generation) {
1348 fw_notify("recursive bus reset detected, "
1349 "discarding self ids\n");
1350 return;
1351 }
1352
1353 /* FIXME: Document how the locking works. */
1354 spin_lock_irqsave(&ohci->lock, flags);
1355
1356 ohci->generation = generation;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001357 context_stop(&ohci->at_request_ctx);
1358 context_stop(&ohci->at_response_ctx);
Kristian Høgsberged568912006-12-19 19:58:35 -05001359 reg_write(ohci, OHCI1394_IntEventClear, OHCI1394_busReset);
1360
Stefan Richter4a635592010-02-21 17:58:01 +01001361 if (ohci->quirks & QUIRK_RESET_PACKET)
Stefan Richterd34316a2008-04-12 22:31:25 +02001362 ohci->request_generation = generation;
1363
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001364 /*
1365 * This next bit is unrelated to the AT context stuff but we
Kristian Høgsberged568912006-12-19 19:58:35 -05001366 * have to do it under the spinlock also. If a new config rom
1367 * was set up before this reset, the old one is now no longer
1368 * in use and we can free it. Update the config rom pointers
1369 * to point to the current config rom and clear the
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001370 * next_config_rom pointer so a new udpate can take place.
1371 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001372
1373 if (ohci->next_config_rom != NULL) {
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001374 if (ohci->next_config_rom != ohci->config_rom) {
1375 free_rom = ohci->config_rom;
1376 free_rom_bus = ohci->config_rom_bus;
1377 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001378 ohci->config_rom = ohci->next_config_rom;
1379 ohci->config_rom_bus = ohci->next_config_rom_bus;
1380 ohci->next_config_rom = NULL;
1381
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001382 /*
1383 * Restore config_rom image and manually update
Kristian Høgsberged568912006-12-19 19:58:35 -05001384 * config_rom registers. Writing the header quadlet
1385 * will indicate that the config rom is ready, so we
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001386 * do that last.
1387 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001388 reg_write(ohci, OHCI1394_BusOptions,
1389 be32_to_cpu(ohci->config_rom[2]));
Stefan Richter8e859732009-10-08 00:41:59 +02001390 ohci->config_rom[0] = ohci->next_header;
1391 reg_write(ohci, OHCI1394_ConfigROMhdr,
1392 be32_to_cpu(ohci->next_header));
Kristian Høgsberged568912006-12-19 19:58:35 -05001393 }
1394
Stefan Richter080de8c2008-02-28 20:54:43 +01001395#ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
1396 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, ~0);
1397 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, ~0);
1398#endif
1399
Kristian Høgsberged568912006-12-19 19:58:35 -05001400 spin_unlock_irqrestore(&ohci->lock, flags);
1401
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001402 if (free_rom)
1403 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1404 free_rom, free_rom_bus);
1405
Stefan Richter08ddb2f2008-04-11 00:51:15 +02001406 log_selfids(ohci->node_id, generation,
1407 self_id_count, ohci->self_id_buffer);
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001408
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001409 fw_core_handle_bus_reset(&ohci->card, ohci->node_id, generation,
Kristian Høgsberged568912006-12-19 19:58:35 -05001410 self_id_count, ohci->self_id_buffer);
1411}
1412
1413static irqreturn_t irq_handler(int irq, void *data)
1414{
1415 struct fw_ohci *ohci = data;
Stefan Richter168cf9a2010-02-14 18:49:18 +01001416 u32 event, iso_event;
Kristian Høgsberged568912006-12-19 19:58:35 -05001417 int i;
1418
1419 event = reg_read(ohci, OHCI1394_IntEventClear);
1420
Stefan Richtera5159582007-06-09 19:31:14 +02001421 if (!event || !~event)
Kristian Høgsberged568912006-12-19 19:58:35 -05001422 return IRQ_NONE;
1423
Stefan Richtera007bb82008-04-07 22:33:35 +02001424 /* busReset must not be cleared yet, see OHCI 1.1 clause 7.2.3.2 */
1425 reg_write(ohci, OHCI1394_IntEventClear, event & ~OHCI1394_busReset);
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001426 log_irqs(event);
Kristian Høgsberged568912006-12-19 19:58:35 -05001427
1428 if (event & OHCI1394_selfIDComplete)
1429 tasklet_schedule(&ohci->bus_reset_tasklet);
1430
1431 if (event & OHCI1394_RQPkt)
1432 tasklet_schedule(&ohci->ar_request_ctx.tasklet);
1433
1434 if (event & OHCI1394_RSPkt)
1435 tasklet_schedule(&ohci->ar_response_ctx.tasklet);
1436
1437 if (event & OHCI1394_reqTxComplete)
1438 tasklet_schedule(&ohci->at_request_ctx.tasklet);
1439
1440 if (event & OHCI1394_respTxComplete)
1441 tasklet_schedule(&ohci->at_response_ctx.tasklet);
1442
Kristian Høgsbergc8894752007-02-16 17:34:36 -05001443 iso_event = reg_read(ohci, OHCI1394_IsoRecvIntEventClear);
Kristian Høgsberged568912006-12-19 19:58:35 -05001444 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, iso_event);
1445
1446 while (iso_event) {
1447 i = ffs(iso_event) - 1;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001448 tasklet_schedule(&ohci->ir_context_list[i].context.tasklet);
Kristian Høgsberged568912006-12-19 19:58:35 -05001449 iso_event &= ~(1 << i);
1450 }
1451
Kristian Høgsbergc8894752007-02-16 17:34:36 -05001452 iso_event = reg_read(ohci, OHCI1394_IsoXmitIntEventClear);
Kristian Høgsberged568912006-12-19 19:58:35 -05001453 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, iso_event);
1454
1455 while (iso_event) {
1456 i = ffs(iso_event) - 1;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001457 tasklet_schedule(&ohci->it_context_list[i].context.tasklet);
Kristian Høgsberged568912006-12-19 19:58:35 -05001458 iso_event &= ~(1 << i);
1459 }
1460
Jarod Wilson75f78322008-04-03 17:18:23 -04001461 if (unlikely(event & OHCI1394_regAccessFail))
1462 fw_error("Register access failure - "
1463 "please notify linux1394-devel@lists.sf.net\n");
1464
Stefan Richtere524f6162007-08-20 21:58:30 +02001465 if (unlikely(event & OHCI1394_postedWriteErr))
1466 fw_error("PCI posted write error\n");
1467
Stefan Richterbb9f2202007-12-22 22:14:52 +01001468 if (unlikely(event & OHCI1394_cycleTooLong)) {
1469 if (printk_ratelimit())
1470 fw_notify("isochronous cycle too long\n");
1471 reg_write(ohci, OHCI1394_LinkControlSet,
1472 OHCI1394_LinkControl_cycleMaster);
1473 }
1474
Jay Fenlason5ed1f322009-11-17 12:29:17 -05001475 if (unlikely(event & OHCI1394_cycleInconsistent)) {
1476 /*
1477 * We need to clear this event bit in order to make
1478 * cycleMatch isochronous I/O work. In theory we should
1479 * stop active cycleMatch iso contexts now and restart
1480 * them at least two cycles later. (FIXME?)
1481 */
1482 if (printk_ratelimit())
1483 fw_notify("isochronous cycle inconsistent\n");
1484 }
1485
Kristian Høgsberged568912006-12-19 19:58:35 -05001486 return IRQ_HANDLED;
1487}
1488
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001489static int software_reset(struct fw_ohci *ohci)
1490{
1491 int i;
1492
1493 reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_softReset);
1494
1495 for (i = 0; i < OHCI_LOOP_COUNT; i++) {
1496 if ((reg_read(ohci, OHCI1394_HCControlSet) &
1497 OHCI1394_HCControl_softReset) == 0)
1498 return 0;
1499 msleep(1);
1500 }
1501
1502 return -EBUSY;
1503}
1504
Stefan Richter8e859732009-10-08 00:41:59 +02001505static void copy_config_rom(__be32 *dest, const __be32 *src, size_t length)
1506{
1507 size_t size = length * 4;
1508
1509 memcpy(dest, src, size);
1510 if (size < CONFIG_ROM_SIZE)
1511 memset(&dest[length], 0, CONFIG_ROM_SIZE - size);
1512}
1513
1514static int ohci_enable(struct fw_card *card,
1515 const __be32 *config_rom, size_t length)
Kristian Høgsberged568912006-12-19 19:58:35 -05001516{
1517 struct fw_ohci *ohci = fw_ohci(card);
1518 struct pci_dev *dev = to_pci_dev(card->device);
Jarod Wilson02214722008-03-28 10:02:50 -04001519 u32 lps;
1520 int i;
Kristian Høgsberged568912006-12-19 19:58:35 -05001521
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001522 if (software_reset(ohci)) {
1523 fw_error("Failed to reset ohci card.\n");
1524 return -EBUSY;
1525 }
1526
1527 /*
1528 * Now enable LPS, which we need in order to start accessing
1529 * most of the registers. In fact, on some cards (ALI M5251),
1530 * accessing registers in the SClk domain without LPS enabled
1531 * will lock up the machine. Wait 50msec to make sure we have
Jarod Wilson02214722008-03-28 10:02:50 -04001532 * full link enabled. However, with some cards (well, at least
1533 * a JMicron PCIe card), we have to try again sometimes.
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001534 */
1535 reg_write(ohci, OHCI1394_HCControlSet,
1536 OHCI1394_HCControl_LPS |
1537 OHCI1394_HCControl_postedWriteEnable);
1538 flush_writes(ohci);
Jarod Wilson02214722008-03-28 10:02:50 -04001539
1540 for (lps = 0, i = 0; !lps && i < 3; i++) {
1541 msleep(50);
1542 lps = reg_read(ohci, OHCI1394_HCControlSet) &
1543 OHCI1394_HCControl_LPS;
1544 }
1545
1546 if (!lps) {
1547 fw_error("Failed to set Link Power Status\n");
1548 return -EIO;
1549 }
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001550
1551 reg_write(ohci, OHCI1394_HCControlClear,
1552 OHCI1394_HCControl_noByteSwapData);
1553
Stefan Richteraffc9c22008-06-05 20:50:53 +02001554 reg_write(ohci, OHCI1394_SelfIDBuffer, ohci->self_id_bus);
Stefan Richtere896ec42008-06-05 20:49:38 +02001555 reg_write(ohci, OHCI1394_LinkControlClear,
1556 OHCI1394_LinkControl_rcvPhyPkt);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001557 reg_write(ohci, OHCI1394_LinkControlSet,
1558 OHCI1394_LinkControl_rcvSelfID |
1559 OHCI1394_LinkControl_cycleTimerEnable |
1560 OHCI1394_LinkControl_cycleMaster);
1561
1562 reg_write(ohci, OHCI1394_ATRetries,
1563 OHCI1394_MAX_AT_REQ_RETRIES |
1564 (OHCI1394_MAX_AT_RESP_RETRIES << 4) |
1565 (OHCI1394_MAX_PHYS_RESP_RETRIES << 8));
1566
1567 ar_context_run(&ohci->ar_request_ctx);
1568 ar_context_run(&ohci->ar_response_ctx);
1569
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001570 reg_write(ohci, OHCI1394_PhyUpperBound, 0x00010000);
1571 reg_write(ohci, OHCI1394_IntEventClear, ~0);
1572 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
1573 reg_write(ohci, OHCI1394_IntMaskSet,
1574 OHCI1394_selfIDComplete |
1575 OHCI1394_RQPkt | OHCI1394_RSPkt |
1576 OHCI1394_reqTxComplete | OHCI1394_respTxComplete |
1577 OHCI1394_isochRx | OHCI1394_isochTx |
Stefan Richterbb9f2202007-12-22 22:14:52 +01001578 OHCI1394_postedWriteErr | OHCI1394_cycleTooLong |
Stefan Richter168cf9a2010-02-14 18:49:18 +01001579 OHCI1394_cycleInconsistent | OHCI1394_regAccessFail |
Jarod Wilson75f78322008-04-03 17:18:23 -04001580 OHCI1394_masterIntEnable);
Stefan Richtera007bb82008-04-07 22:33:35 +02001581 if (param_debug & OHCI_PARAM_DEBUG_BUSRESETS)
1582 reg_write(ohci, OHCI1394_IntMaskSet, OHCI1394_busReset);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001583
1584 /* Activate link_on bit and contender bit in our self ID packets.*/
1585 if (ohci_update_phy_reg(card, 4, 0,
1586 PHY_LINK_ACTIVE | PHY_CONTENDER) < 0)
1587 return -EIO;
1588
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001589 /*
1590 * When the link is not yet enabled, the atomic config rom
Kristian Høgsberged568912006-12-19 19:58:35 -05001591 * update mechanism described below in ohci_set_config_rom()
1592 * is not active. We have to update ConfigRomHeader and
1593 * BusOptions manually, and the write to ConfigROMmap takes
1594 * effect immediately. We tie this to the enabling of the
1595 * link, so we have a valid config rom before enabling - the
1596 * OHCI requires that ConfigROMhdr and BusOptions have valid
1597 * values before enabling.
1598 *
1599 * However, when the ConfigROMmap is written, some controllers
1600 * always read back quadlets 0 and 2 from the config rom to
1601 * the ConfigRomHeader and BusOptions registers on bus reset.
1602 * They shouldn't do that in this initial case where the link
1603 * isn't enabled. This means we have to use the same
1604 * workaround here, setting the bus header to 0 and then write
1605 * the right values in the bus reset tasklet.
1606 */
1607
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001608 if (config_rom) {
1609 ohci->next_config_rom =
1610 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1611 &ohci->next_config_rom_bus,
1612 GFP_KERNEL);
1613 if (ohci->next_config_rom == NULL)
1614 return -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05001615
Stefan Richter8e859732009-10-08 00:41:59 +02001616 copy_config_rom(ohci->next_config_rom, config_rom, length);
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001617 } else {
1618 /*
1619 * In the suspend case, config_rom is NULL, which
1620 * means that we just reuse the old config rom.
1621 */
1622 ohci->next_config_rom = ohci->config_rom;
1623 ohci->next_config_rom_bus = ohci->config_rom_bus;
1624 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001625
Stefan Richter8e859732009-10-08 00:41:59 +02001626 ohci->next_header = ohci->next_config_rom[0];
Kristian Høgsberged568912006-12-19 19:58:35 -05001627 ohci->next_config_rom[0] = 0;
1628 reg_write(ohci, OHCI1394_ConfigROMhdr, 0);
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001629 reg_write(ohci, OHCI1394_BusOptions,
1630 be32_to_cpu(ohci->next_config_rom[2]));
Kristian Høgsberged568912006-12-19 19:58:35 -05001631 reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
1632
1633 reg_write(ohci, OHCI1394_AsReqFilterHiSet, 0x80000000);
1634
1635 if (request_irq(dev->irq, irq_handler,
Thomas Gleixner65efffa2007-03-05 18:19:51 -08001636 IRQF_SHARED, ohci_driver_name, ohci)) {
Kristian Høgsberged568912006-12-19 19:58:35 -05001637 fw_error("Failed to allocate shared interrupt %d.\n",
1638 dev->irq);
1639 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1640 ohci->config_rom, ohci->config_rom_bus);
1641 return -EIO;
1642 }
1643
1644 reg_write(ohci, OHCI1394_HCControlSet,
1645 OHCI1394_HCControl_linkEnable |
1646 OHCI1394_HCControl_BIBimageValid);
1647 flush_writes(ohci);
1648
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001649 /*
1650 * We are ready to go, initiate bus reset to finish the
1651 * initialization.
1652 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001653
1654 fw_core_initiate_bus_reset(&ohci->card, 1);
1655
1656 return 0;
1657}
1658
Stefan Richter53dca512008-12-14 21:47:04 +01001659static int ohci_set_config_rom(struct fw_card *card,
Stefan Richter8e859732009-10-08 00:41:59 +02001660 const __be32 *config_rom, size_t length)
Kristian Høgsberged568912006-12-19 19:58:35 -05001661{
1662 struct fw_ohci *ohci;
1663 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001664 int ret = -EBUSY;
Kristian Høgsberged568912006-12-19 19:58:35 -05001665 __be32 *next_config_rom;
Stefan Richterf5101d582008-03-14 00:27:49 +01001666 dma_addr_t uninitialized_var(next_config_rom_bus);
Kristian Høgsberged568912006-12-19 19:58:35 -05001667
1668 ohci = fw_ohci(card);
1669
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001670 /*
1671 * When the OHCI controller is enabled, the config rom update
Kristian Høgsberged568912006-12-19 19:58:35 -05001672 * mechanism is a bit tricky, but easy enough to use. See
1673 * section 5.5.6 in the OHCI specification.
1674 *
1675 * The OHCI controller caches the new config rom address in a
1676 * shadow register (ConfigROMmapNext) and needs a bus reset
1677 * for the changes to take place. When the bus reset is
1678 * detected, the controller loads the new values for the
1679 * ConfigRomHeader and BusOptions registers from the specified
1680 * config rom and loads ConfigROMmap from the ConfigROMmapNext
1681 * shadow register. All automatically and atomically.
1682 *
1683 * Now, there's a twist to this story. The automatic load of
1684 * ConfigRomHeader and BusOptions doesn't honor the
1685 * noByteSwapData bit, so with a be32 config rom, the
1686 * controller will load be32 values in to these registers
1687 * during the atomic update, even on litte endian
1688 * architectures. The workaround we use is to put a 0 in the
1689 * header quadlet; 0 is endian agnostic and means that the
1690 * config rom isn't ready yet. In the bus reset tasklet we
1691 * then set up the real values for the two registers.
1692 *
1693 * We use ohci->lock to avoid racing with the code that sets
1694 * ohci->next_config_rom to NULL (see bus_reset_tasklet).
1695 */
1696
1697 next_config_rom =
1698 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1699 &next_config_rom_bus, GFP_KERNEL);
1700 if (next_config_rom == NULL)
1701 return -ENOMEM;
1702
1703 spin_lock_irqsave(&ohci->lock, flags);
1704
1705 if (ohci->next_config_rom == NULL) {
1706 ohci->next_config_rom = next_config_rom;
1707 ohci->next_config_rom_bus = next_config_rom_bus;
1708
Stefan Richter8e859732009-10-08 00:41:59 +02001709 copy_config_rom(ohci->next_config_rom, config_rom, length);
Kristian Høgsberged568912006-12-19 19:58:35 -05001710
1711 ohci->next_header = config_rom[0];
1712 ohci->next_config_rom[0] = 0;
1713
1714 reg_write(ohci, OHCI1394_ConfigROMmap,
1715 ohci->next_config_rom_bus);
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001716 ret = 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05001717 }
1718
1719 spin_unlock_irqrestore(&ohci->lock, flags);
1720
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001721 /*
1722 * Now initiate a bus reset to have the changes take
Kristian Høgsberged568912006-12-19 19:58:35 -05001723 * effect. We clean up the old config rom memory and DMA
1724 * mappings in the bus reset tasklet, since the OHCI
1725 * controller could need to access it before the bus reset
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001726 * takes effect.
1727 */
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001728 if (ret == 0)
Kristian Høgsberged568912006-12-19 19:58:35 -05001729 fw_core_initiate_bus_reset(&ohci->card, 1);
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001730 else
1731 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1732 next_config_rom, next_config_rom_bus);
Kristian Høgsberged568912006-12-19 19:58:35 -05001733
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001734 return ret;
Kristian Høgsberged568912006-12-19 19:58:35 -05001735}
1736
1737static void ohci_send_request(struct fw_card *card, struct fw_packet *packet)
1738{
1739 struct fw_ohci *ohci = fw_ohci(card);
1740
1741 at_context_transmit(&ohci->at_request_ctx, packet);
1742}
1743
1744static void ohci_send_response(struct fw_card *card, struct fw_packet *packet)
1745{
1746 struct fw_ohci *ohci = fw_ohci(card);
1747
1748 at_context_transmit(&ohci->at_response_ctx, packet);
1749}
1750
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001751static int ohci_cancel_packet(struct fw_card *card, struct fw_packet *packet)
1752{
1753 struct fw_ohci *ohci = fw_ohci(card);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001754 struct context *ctx = &ohci->at_request_ctx;
1755 struct driver_data *driver_data = packet->driver_data;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001756 int ret = -ENOENT;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001757
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001758 tasklet_disable(&ctx->tasklet);
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001759
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001760 if (packet->ack != 0)
1761 goto out;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001762
Stefan Richter19593ff2009-10-14 20:40:10 +02001763 if (packet->payload_mapped)
Stefan Richter1d1dc5e2008-12-10 00:20:38 +01001764 dma_unmap_single(ohci->card.device, packet->payload_bus,
1765 packet->payload_length, DMA_TO_DEVICE);
1766
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001767 log_ar_at_event('T', packet->speed, packet->header, 0x20);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001768 driver_data->packet = NULL;
1769 packet->ack = RCODE_CANCELLED;
1770 packet->callback(packet, &ohci->card, packet->ack);
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001771 ret = 0;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001772 out:
1773 tasklet_enable(&ctx->tasklet);
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001774
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001775 return ret;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001776}
1777
Stefan Richter53dca512008-12-14 21:47:04 +01001778static int ohci_enable_phys_dma(struct fw_card *card,
1779 int node_id, int generation)
Kristian Høgsberged568912006-12-19 19:58:35 -05001780{
Stefan Richter080de8c2008-02-28 20:54:43 +01001781#ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
1782 return 0;
1783#else
Kristian Høgsberged568912006-12-19 19:58:35 -05001784 struct fw_ohci *ohci = fw_ohci(card);
1785 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001786 int n, ret = 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05001787
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001788 /*
1789 * FIXME: Make sure this bitmask is cleared when we clear the busReset
1790 * interrupt bit. Clear physReqResourceAllBuses on bus reset.
1791 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001792
1793 spin_lock_irqsave(&ohci->lock, flags);
1794
1795 if (ohci->generation != generation) {
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001796 ret = -ESTALE;
Kristian Høgsberged568912006-12-19 19:58:35 -05001797 goto out;
1798 }
1799
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001800 /*
1801 * Note, if the node ID contains a non-local bus ID, physical DMA is
1802 * enabled for _all_ nodes on remote buses.
1803 */
Stefan Richter907293d2007-01-23 21:11:43 +01001804
1805 n = (node_id & 0xffc0) == LOCAL_BUS ? node_id & 0x3f : 63;
1806 if (n < 32)
1807 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, 1 << n);
1808 else
1809 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, 1 << (n - 32));
1810
Kristian Høgsberged568912006-12-19 19:58:35 -05001811 flush_writes(ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -05001812 out:
Stefan Richter6cad95f2007-01-21 20:46:45 +01001813 spin_unlock_irqrestore(&ohci->lock, flags);
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001814
1815 return ret;
Stefan Richter080de8c2008-02-28 20:54:43 +01001816#endif /* CONFIG_FIREWIRE_OHCI_REMOTE_DMA */
Kristian Høgsberged568912006-12-19 19:58:35 -05001817}
Stefan Richter373b2ed2007-03-04 14:45:18 +01001818
Stefan Richter4a9bde92010-02-20 22:24:43 +01001819static u32 cycle_timer_ticks(u32 cycle_timer)
Clemens Ladischb6775322010-01-20 09:58:02 +01001820{
1821 u32 ticks;
1822
1823 ticks = cycle_timer & 0xfff;
1824 ticks += 3072 * ((cycle_timer >> 12) & 0x1fff);
1825 ticks += (3072 * 8000) * (cycle_timer >> 25);
Stefan Richter4a9bde92010-02-20 22:24:43 +01001826
Clemens Ladischb6775322010-01-20 09:58:02 +01001827 return ticks;
1828}
1829
Stefan Richter4a9bde92010-02-20 22:24:43 +01001830/*
1831 * Some controllers exhibit one or more of the following bugs when updating the
1832 * iso cycle timer register:
1833 * - When the lowest six bits are wrapping around to zero, a read that happens
1834 * at the same time will return garbage in the lowest ten bits.
1835 * - When the cycleOffset field wraps around to zero, the cycleCount field is
1836 * not incremented for about 60 ns.
1837 * - Occasionally, the entire register reads zero.
1838 *
1839 * To catch these, we read the register three times and ensure that the
1840 * difference between each two consecutive reads is approximately the same, i.e.
1841 * less than twice the other. Furthermore, any negative difference indicates an
1842 * error. (A PCI read should take at least 20 ticks of the 24.576 MHz timer to
1843 * execute, so we have enough precision to compute the ratio of the differences.)
1844 */
Stefan Richter168cf9a2010-02-14 18:49:18 +01001845static u32 ohci_get_cycle_time(struct fw_card *card)
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05001846{
1847 struct fw_ohci *ohci = fw_ohci(card);
Clemens Ladischb6775322010-01-20 09:58:02 +01001848 u32 c0, c1, c2;
1849 u32 t0, t1, t2;
1850 s32 diff01, diff12;
Stefan Richter4a9bde92010-02-20 22:24:43 +01001851 int i;
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05001852
Stefan Richter4a9bde92010-02-20 22:24:43 +01001853 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1854
Stefan Richter4a635592010-02-21 17:58:01 +01001855 if (ohci->quirks & QUIRK_CYCLE_TIMER) {
Stefan Richter4a9bde92010-02-20 22:24:43 +01001856 i = 0;
1857 c1 = c2;
Clemens Ladischb6775322010-01-20 09:58:02 +01001858 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
Clemens Ladischb6775322010-01-20 09:58:02 +01001859 do {
Stefan Richter4a9bde92010-02-20 22:24:43 +01001860 c0 = c1;
1861 c1 = c2;
Clemens Ladischb6775322010-01-20 09:58:02 +01001862 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1863 t0 = cycle_timer_ticks(c0);
1864 t1 = cycle_timer_ticks(c1);
1865 t2 = cycle_timer_ticks(c2);
1866 diff01 = t1 - t0;
1867 diff12 = t2 - t1;
Stefan Richter4a9bde92010-02-20 22:24:43 +01001868 } while ((diff01 <= 0 || diff12 <= 0 ||
1869 diff01 / diff12 >= 2 || diff12 / diff01 >= 2)
1870 && i++ < 20);
Clemens Ladischb6775322010-01-20 09:58:02 +01001871 }
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05001872
Stefan Richter168cf9a2010-02-14 18:49:18 +01001873 return c2;
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05001874}
1875
David Moore1aa292b2008-07-22 23:23:40 -07001876static void copy_iso_headers(struct iso_context *ctx, void *p)
1877{
1878 int i = ctx->header_length;
1879
1880 if (i + ctx->base.header_size > PAGE_SIZE)
1881 return;
1882
1883 /*
1884 * The iso header is byteswapped to little endian by
1885 * the controller, but the remaining header quadlets
1886 * are big endian. We want to present all the headers
1887 * as big endian, so we have to swap the first quadlet.
1888 */
1889 if (ctx->base.header_size > 0)
1890 *(u32 *) (ctx->header + i) = __swab32(*(u32 *) (p + 4));
1891 if (ctx->base.header_size > 4)
1892 *(u32 *) (ctx->header + i + 4) = __swab32(*(u32 *) p);
1893 if (ctx->base.header_size > 8)
1894 memcpy(ctx->header + i + 8, p + 8, ctx->base.header_size - 8);
1895 ctx->header_length += ctx->base.header_size;
1896}
1897
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001898static int handle_ir_packet_per_buffer(struct context *context,
1899 struct descriptor *d,
1900 struct descriptor *last)
1901{
1902 struct iso_context *ctx =
1903 container_of(context, struct iso_context, context);
David Moorebcee8932007-12-19 15:26:38 -05001904 struct descriptor *pd;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001905 __le32 *ir_header;
David Moorebcee8932007-12-19 15:26:38 -05001906 void *p;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001907
David Moorebcee8932007-12-19 15:26:38 -05001908 for (pd = d; pd <= last; pd++) {
1909 if (pd->transfer_status)
1910 break;
1911 }
1912 if (pd > last)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001913 /* Descriptor(s) not done yet, stop iteration */
1914 return 0;
1915
David Moore1aa292b2008-07-22 23:23:40 -07001916 p = last + 1;
1917 copy_iso_headers(ctx, p);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001918
David Moorebcee8932007-12-19 15:26:38 -05001919 if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
1920 ir_header = (__le32 *) p;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001921 ctx->base.callback(&ctx->base,
1922 le32_to_cpu(ir_header[0]) & 0xffff,
1923 ctx->header_length, ctx->header,
1924 ctx->base.callback_data);
1925 ctx->header_length = 0;
1926 }
1927
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001928 return 1;
1929}
1930
Kristian Høgsberg30200732007-02-16 17:34:39 -05001931static int handle_it_packet(struct context *context,
1932 struct descriptor *d,
1933 struct descriptor *last)
Kristian Høgsberged568912006-12-19 19:58:35 -05001934{
Kristian Høgsberg30200732007-02-16 17:34:39 -05001935 struct iso_context *ctx =
1936 container_of(context, struct iso_context, context);
Jay Fenlason31769ce2009-11-21 00:05:56 +01001937 int i;
1938 struct descriptor *pd;
Stefan Richter373b2ed2007-03-04 14:45:18 +01001939
Jay Fenlason31769ce2009-11-21 00:05:56 +01001940 for (pd = d; pd <= last; pd++)
1941 if (pd->transfer_status)
1942 break;
1943 if (pd > last)
1944 /* Descriptor(s) not done yet, stop iteration */
Kristian Høgsberg30200732007-02-16 17:34:39 -05001945 return 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05001946
Jay Fenlason31769ce2009-11-21 00:05:56 +01001947 i = ctx->header_length;
1948 if (i + 4 < PAGE_SIZE) {
1949 /* Present this value as big-endian to match the receive code */
1950 *(__be32 *)(ctx->header + i) = cpu_to_be32(
1951 ((u32)le16_to_cpu(pd->transfer_status) << 16) |
1952 le16_to_cpu(pd->res_count));
1953 ctx->header_length += 4;
1954 }
1955 if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001956 ctx->base.callback(&ctx->base, le16_to_cpu(last->res_count),
Jay Fenlason31769ce2009-11-21 00:05:56 +01001957 ctx->header_length, ctx->header,
1958 ctx->base.callback_data);
1959 ctx->header_length = 0;
1960 }
Kristian Høgsberg30200732007-02-16 17:34:39 -05001961 return 1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001962}
1963
Stefan Richter53dca512008-12-14 21:47:04 +01001964static struct fw_iso_context *ohci_allocate_iso_context(struct fw_card *card,
Stefan Richter4817ed22008-12-21 16:39:46 +01001965 int type, int channel, size_t header_size)
Kristian Høgsberged568912006-12-19 19:58:35 -05001966{
1967 struct fw_ohci *ohci = fw_ohci(card);
1968 struct iso_context *ctx, *list;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001969 descriptor_callback_t callback;
Stefan Richter4817ed22008-12-21 16:39:46 +01001970 u64 *channels, dont_care = ~0ULL;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001971 u32 *mask, regs;
Kristian Høgsberged568912006-12-19 19:58:35 -05001972 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001973 int index, ret = -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05001974
1975 if (type == FW_ISO_CONTEXT_TRANSMIT) {
Stefan Richter4817ed22008-12-21 16:39:46 +01001976 channels = &dont_care;
Kristian Høgsberged568912006-12-19 19:58:35 -05001977 mask = &ohci->it_context_mask;
1978 list = ohci->it_context_list;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001979 callback = handle_it_packet;
Kristian Høgsberged568912006-12-19 19:58:35 -05001980 } else {
Stefan Richter4817ed22008-12-21 16:39:46 +01001981 channels = &ohci->ir_context_channels;
Stefan Richter373b2ed2007-03-04 14:45:18 +01001982 mask = &ohci->ir_context_mask;
1983 list = ohci->ir_context_list;
Stefan Richter6498ba02010-02-21 17:57:05 +01001984 callback = handle_ir_packet_per_buffer;
Kristian Høgsberged568912006-12-19 19:58:35 -05001985 }
1986
1987 spin_lock_irqsave(&ohci->lock, flags);
Stefan Richter4817ed22008-12-21 16:39:46 +01001988 index = *channels & 1ULL << channel ? ffs(*mask) - 1 : -1;
1989 if (index >= 0) {
1990 *channels &= ~(1ULL << channel);
Kristian Høgsberged568912006-12-19 19:58:35 -05001991 *mask &= ~(1 << index);
Stefan Richter4817ed22008-12-21 16:39:46 +01001992 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001993 spin_unlock_irqrestore(&ohci->lock, flags);
1994
1995 if (index < 0)
1996 return ERR_PTR(-EBUSY);
1997
Stefan Richter373b2ed2007-03-04 14:45:18 +01001998 if (type == FW_ISO_CONTEXT_TRANSMIT)
1999 regs = OHCI1394_IsoXmitContextBase(index);
2000 else
2001 regs = OHCI1394_IsoRcvContextBase(index);
2002
Kristian Høgsberged568912006-12-19 19:58:35 -05002003 ctx = &list[index];
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002004 memset(ctx, 0, sizeof(*ctx));
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002005 ctx->header_length = 0;
2006 ctx->header = (void *) __get_free_page(GFP_KERNEL);
2007 if (ctx->header == NULL)
2008 goto out;
2009
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002010 ret = context_init(&ctx->context, ohci, regs, callback);
2011 if (ret < 0)
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002012 goto out_with_header;
Kristian Høgsberged568912006-12-19 19:58:35 -05002013
2014 return &ctx->base;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002015
2016 out_with_header:
2017 free_page((unsigned long)ctx->header);
2018 out:
2019 spin_lock_irqsave(&ohci->lock, flags);
2020 *mask |= 1 << index;
2021 spin_unlock_irqrestore(&ohci->lock, flags);
2022
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002023 return ERR_PTR(ret);
Kristian Høgsberged568912006-12-19 19:58:35 -05002024}
2025
Kristian Høgsbergeb0306e2007-03-14 17:34:54 -04002026static int ohci_start_iso(struct fw_iso_context *base,
2027 s32 cycle, u32 sync, u32 tags)
Kristian Høgsberged568912006-12-19 19:58:35 -05002028{
Stefan Richter373b2ed2007-03-04 14:45:18 +01002029 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberg30200732007-02-16 17:34:39 -05002030 struct fw_ohci *ohci = ctx->context.ohci;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04002031 u32 control, match;
Kristian Høgsberged568912006-12-19 19:58:35 -05002032 int index;
2033
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002034 if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
2035 index = ctx - ohci->it_context_list;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04002036 match = 0;
2037 if (cycle >= 0)
2038 match = IT_CONTEXT_CYCLE_MATCH_ENABLE |
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002039 (cycle & 0x7fff) << 16;
Kristian Høgsberg21efb3c2007-02-16 17:34:50 -05002040
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002041 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 1 << index);
2042 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, 1 << index);
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04002043 context_run(&ctx->context, match);
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002044 } else {
2045 index = ctx - ohci->ir_context_list;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002046 control = IR_CONTEXT_ISOCH_HEADER;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04002047 match = (tags << 28) | (sync << 8) | ctx->base.channel;
2048 if (cycle >= 0) {
2049 match |= (cycle & 0x07fff) << 12;
2050 control |= IR_CONTEXT_CYCLE_MATCH_ENABLE;
2051 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002052
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002053 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 1 << index);
2054 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, 1 << index);
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002055 reg_write(ohci, CONTEXT_MATCH(ctx->context.regs), match);
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04002056 context_run(&ctx->context, control);
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002057 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002058
2059 return 0;
2060}
2061
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002062static int ohci_stop_iso(struct fw_iso_context *base)
2063{
2064 struct fw_ohci *ohci = fw_ohci(base->card);
Stefan Richter373b2ed2007-03-04 14:45:18 +01002065 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002066 int index;
2067
2068 if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
2069 index = ctx - ohci->it_context_list;
2070 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 1 << index);
2071 } else {
2072 index = ctx - ohci->ir_context_list;
2073 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 1 << index);
2074 }
2075 flush_writes(ohci);
2076 context_stop(&ctx->context);
2077
2078 return 0;
2079}
2080
Kristian Høgsberged568912006-12-19 19:58:35 -05002081static void ohci_free_iso_context(struct fw_iso_context *base)
2082{
2083 struct fw_ohci *ohci = fw_ohci(base->card);
Stefan Richter373b2ed2007-03-04 14:45:18 +01002084 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberged568912006-12-19 19:58:35 -05002085 unsigned long flags;
2086 int index;
2087
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002088 ohci_stop_iso(base);
2089 context_release(&ctx->context);
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002090 free_page((unsigned long)ctx->header);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002091
Kristian Høgsberged568912006-12-19 19:58:35 -05002092 spin_lock_irqsave(&ohci->lock, flags);
2093
2094 if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
2095 index = ctx - ohci->it_context_list;
Kristian Høgsberged568912006-12-19 19:58:35 -05002096 ohci->it_context_mask |= 1 << index;
2097 } else {
2098 index = ctx - ohci->ir_context_list;
Kristian Høgsberged568912006-12-19 19:58:35 -05002099 ohci->ir_context_mask |= 1 << index;
Stefan Richter4817ed22008-12-21 16:39:46 +01002100 ohci->ir_context_channels |= 1ULL << base->channel;
Kristian Høgsberged568912006-12-19 19:58:35 -05002101 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002102
2103 spin_unlock_irqrestore(&ohci->lock, flags);
2104}
2105
Stefan Richter53dca512008-12-14 21:47:04 +01002106static int ohci_queue_iso_transmit(struct fw_iso_context *base,
2107 struct fw_iso_packet *packet,
2108 struct fw_iso_buffer *buffer,
2109 unsigned long payload)
Kristian Høgsberged568912006-12-19 19:58:35 -05002110{
Stefan Richter373b2ed2007-03-04 14:45:18 +01002111 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberg30200732007-02-16 17:34:39 -05002112 struct descriptor *d, *last, *pd;
Kristian Høgsberged568912006-12-19 19:58:35 -05002113 struct fw_iso_packet *p;
2114 __le32 *header;
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05002115 dma_addr_t d_bus, page_bus;
Kristian Høgsberged568912006-12-19 19:58:35 -05002116 u32 z, header_z, payload_z, irq;
2117 u32 payload_index, payload_end_index, next_page_index;
Kristian Høgsberg30200732007-02-16 17:34:39 -05002118 int page, end_page, i, length, offset;
Kristian Høgsberged568912006-12-19 19:58:35 -05002119
Kristian Høgsberged568912006-12-19 19:58:35 -05002120 p = packet;
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05002121 payload_index = payload;
Kristian Høgsberged568912006-12-19 19:58:35 -05002122
2123 if (p->skip)
2124 z = 1;
2125 else
2126 z = 2;
2127 if (p->header_length > 0)
2128 z++;
2129
2130 /* Determine the first page the payload isn't contained in. */
2131 end_page = PAGE_ALIGN(payload_index + p->payload_length) >> PAGE_SHIFT;
2132 if (p->payload_length > 0)
2133 payload_z = end_page - (payload_index >> PAGE_SHIFT);
2134 else
2135 payload_z = 0;
2136
2137 z += payload_z;
2138
2139 /* Get header size in number of descriptors. */
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002140 header_z = DIV_ROUND_UP(p->header_length, sizeof(*d));
Kristian Høgsberged568912006-12-19 19:58:35 -05002141
Kristian Høgsberg30200732007-02-16 17:34:39 -05002142 d = context_get_descriptors(&ctx->context, z + header_z, &d_bus);
2143 if (d == NULL)
2144 return -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05002145
2146 if (!p->skip) {
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002147 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
Kristian Høgsberged568912006-12-19 19:58:35 -05002148 d[0].req_count = cpu_to_le16(8);
Clemens Ladisch7f51a102010-02-08 08:30:03 +01002149 /*
2150 * Link the skip address to this descriptor itself. This causes
2151 * a context to skip a cycle whenever lost cycles or FIFO
2152 * overruns occur, without dropping the data. The application
2153 * should then decide whether this is an error condition or not.
2154 * FIXME: Make the context's cycle-lost behaviour configurable?
2155 */
2156 d[0].branch_address = cpu_to_le32(d_bus | z);
Kristian Høgsberged568912006-12-19 19:58:35 -05002157
2158 header = (__le32 *) &d[1];
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002159 header[0] = cpu_to_le32(IT_HEADER_SY(p->sy) |
2160 IT_HEADER_TAG(p->tag) |
2161 IT_HEADER_TCODE(TCODE_STREAM_DATA) |
2162 IT_HEADER_CHANNEL(ctx->base.channel) |
2163 IT_HEADER_SPEED(ctx->base.speed));
Kristian Høgsberged568912006-12-19 19:58:35 -05002164 header[1] =
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002165 cpu_to_le32(IT_HEADER_DATA_LENGTH(p->header_length +
Kristian Høgsberged568912006-12-19 19:58:35 -05002166 p->payload_length));
2167 }
2168
2169 if (p->header_length > 0) {
2170 d[2].req_count = cpu_to_le16(p->header_length);
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002171 d[2].data_address = cpu_to_le32(d_bus + z * sizeof(*d));
Kristian Høgsberged568912006-12-19 19:58:35 -05002172 memcpy(&d[z], p->header, p->header_length);
2173 }
2174
2175 pd = d + z - payload_z;
2176 payload_end_index = payload_index + p->payload_length;
2177 for (i = 0; i < payload_z; i++) {
2178 page = payload_index >> PAGE_SHIFT;
2179 offset = payload_index & ~PAGE_MASK;
2180 next_page_index = (page + 1) << PAGE_SHIFT;
2181 length =
2182 min(next_page_index, payload_end_index) - payload_index;
2183 pd[i].req_count = cpu_to_le16(length);
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05002184
2185 page_bus = page_private(buffer->pages[page]);
2186 pd[i].data_address = cpu_to_le32(page_bus + offset);
Kristian Høgsberged568912006-12-19 19:58:35 -05002187
2188 payload_index += length;
2189 }
2190
Kristian Høgsberged568912006-12-19 19:58:35 -05002191 if (p->interrupt)
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002192 irq = DESCRIPTOR_IRQ_ALWAYS;
Kristian Høgsberged568912006-12-19 19:58:35 -05002193 else
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002194 irq = DESCRIPTOR_NO_IRQ;
Kristian Høgsberged568912006-12-19 19:58:35 -05002195
Kristian Høgsberg30200732007-02-16 17:34:39 -05002196 last = z == 2 ? d : d + z - 1;
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002197 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
2198 DESCRIPTOR_STATUS |
2199 DESCRIPTOR_BRANCH_ALWAYS |
Kristian Høgsbergcbb59da2007-02-16 17:34:35 -05002200 irq);
Kristian Høgsberged568912006-12-19 19:58:35 -05002201
Kristian Høgsberg30200732007-02-16 17:34:39 -05002202 context_append(&ctx->context, d, z, header_z);
Kristian Høgsberged568912006-12-19 19:58:35 -05002203
2204 return 0;
2205}
Stefan Richter373b2ed2007-03-04 14:45:18 +01002206
Stefan Richter53dca512008-12-14 21:47:04 +01002207static int ohci_queue_iso_receive_packet_per_buffer(struct fw_iso_context *base,
2208 struct fw_iso_packet *packet,
2209 struct fw_iso_buffer *buffer,
2210 unsigned long payload)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002211{
2212 struct iso_context *ctx = container_of(base, struct iso_context, base);
Jay Fenlason8c0c0cc2009-12-11 14:23:58 -05002213 struct descriptor *d, *pd;
David Moorebcee8932007-12-19 15:26:38 -05002214 struct fw_iso_packet *p = packet;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002215 dma_addr_t d_bus, page_bus;
2216 u32 z, header_z, rest;
David Moorebcee8932007-12-19 15:26:38 -05002217 int i, j, length;
2218 int page, offset, packet_count, header_size, payload_per_buffer;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002219
2220 /*
David Moore1aa292b2008-07-22 23:23:40 -07002221 * The OHCI controller puts the isochronous header and trailer in the
2222 * buffer, so we need at least 8 bytes.
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002223 */
2224 packet_count = p->header_length / ctx->base.header_size;
David Moore1aa292b2008-07-22 23:23:40 -07002225 header_size = max(ctx->base.header_size, (size_t)8);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002226
2227 /* Get header size in number of descriptors. */
2228 header_z = DIV_ROUND_UP(header_size, sizeof(*d));
2229 page = payload >> PAGE_SHIFT;
2230 offset = payload & ~PAGE_MASK;
David Moorebcee8932007-12-19 15:26:38 -05002231 payload_per_buffer = p->payload_length / packet_count;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002232
2233 for (i = 0; i < packet_count; i++) {
2234 /* d points to the header descriptor */
David Moorebcee8932007-12-19 15:26:38 -05002235 z = DIV_ROUND_UP(payload_per_buffer + offset, PAGE_SIZE) + 1;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002236 d = context_get_descriptors(&ctx->context,
David Moorebcee8932007-12-19 15:26:38 -05002237 z + header_z, &d_bus);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002238 if (d == NULL)
2239 return -ENOMEM;
2240
David Moorebcee8932007-12-19 15:26:38 -05002241 d->control = cpu_to_le16(DESCRIPTOR_STATUS |
2242 DESCRIPTOR_INPUT_MORE);
2243 if (p->skip && i == 0)
2244 d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002245 d->req_count = cpu_to_le16(header_size);
2246 d->res_count = d->req_count;
David Moorebcee8932007-12-19 15:26:38 -05002247 d->transfer_status = 0;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002248 d->data_address = cpu_to_le32(d_bus + (z * sizeof(*d)));
2249
David Moorebcee8932007-12-19 15:26:38 -05002250 rest = payload_per_buffer;
Jay Fenlason8c0c0cc2009-12-11 14:23:58 -05002251 pd = d;
David Moorebcee8932007-12-19 15:26:38 -05002252 for (j = 1; j < z; j++) {
Jay Fenlason8c0c0cc2009-12-11 14:23:58 -05002253 pd++;
David Moorebcee8932007-12-19 15:26:38 -05002254 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
2255 DESCRIPTOR_INPUT_MORE);
2256
2257 if (offset + rest < PAGE_SIZE)
2258 length = rest;
2259 else
2260 length = PAGE_SIZE - offset;
2261 pd->req_count = cpu_to_le16(length);
2262 pd->res_count = pd->req_count;
2263 pd->transfer_status = 0;
2264
2265 page_bus = page_private(buffer->pages[page]);
2266 pd->data_address = cpu_to_le32(page_bus + offset);
2267
2268 offset = (offset + length) & ~PAGE_MASK;
2269 rest -= length;
2270 if (offset == 0)
2271 page++;
2272 }
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002273 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
2274 DESCRIPTOR_INPUT_LAST |
2275 DESCRIPTOR_BRANCH_ALWAYS);
David Moorebcee8932007-12-19 15:26:38 -05002276 if (p->interrupt && i == packet_count - 1)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002277 pd->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
2278
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002279 context_append(&ctx->context, d, z, header_z);
2280 }
2281
2282 return 0;
2283}
2284
Stefan Richter53dca512008-12-14 21:47:04 +01002285static int ohci_queue_iso(struct fw_iso_context *base,
2286 struct fw_iso_packet *packet,
2287 struct fw_iso_buffer *buffer,
2288 unsigned long payload)
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002289{
Kristian Høgsberge364cf42007-02-16 17:34:49 -05002290 struct iso_context *ctx = container_of(base, struct iso_context, base);
David Moorefe5ca632008-01-06 17:21:41 -05002291 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002292 int ret;
Kristian Høgsberge364cf42007-02-16 17:34:49 -05002293
David Moorefe5ca632008-01-06 17:21:41 -05002294 spin_lock_irqsave(&ctx->context.ohci->lock, flags);
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002295 if (base->type == FW_ISO_CONTEXT_TRANSMIT)
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002296 ret = ohci_queue_iso_transmit(base, packet, buffer, payload);
Kristian Høgsberge364cf42007-02-16 17:34:49 -05002297 else
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002298 ret = ohci_queue_iso_receive_packet_per_buffer(base, packet,
2299 buffer, payload);
David Moorefe5ca632008-01-06 17:21:41 -05002300 spin_unlock_irqrestore(&ctx->context.ohci->lock, flags);
2301
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002302 return ret;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002303}
2304
Stefan Richter21ebcd12007-01-14 15:29:07 +01002305static const struct fw_card_driver ohci_driver = {
Kristian Høgsberged568912006-12-19 19:58:35 -05002306 .enable = ohci_enable,
2307 .update_phy_reg = ohci_update_phy_reg,
2308 .set_config_rom = ohci_set_config_rom,
2309 .send_request = ohci_send_request,
2310 .send_response = ohci_send_response,
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002311 .cancel_packet = ohci_cancel_packet,
Kristian Høgsberged568912006-12-19 19:58:35 -05002312 .enable_phys_dma = ohci_enable_phys_dma,
Stefan Richter168cf9a2010-02-14 18:49:18 +01002313 .get_cycle_time = ohci_get_cycle_time,
Kristian Høgsberged568912006-12-19 19:58:35 -05002314
2315 .allocate_iso_context = ohci_allocate_iso_context,
2316 .free_iso_context = ohci_free_iso_context,
2317 .queue_iso = ohci_queue_iso,
Kristian Høgsberg69cdb722007-02-16 17:34:41 -05002318 .start_iso = ohci_start_iso,
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002319 .stop_iso = ohci_stop_iso,
Kristian Høgsberged568912006-12-19 19:58:35 -05002320};
2321
Stefan Richter2ed0f182008-03-01 12:35:29 +01002322#ifdef CONFIG_PPC_PMAC
2323static void ohci_pmac_on(struct pci_dev *dev)
2324{
2325 if (machine_is(powermac)) {
2326 struct device_node *ofn = pci_device_to_OF_node(dev);
2327
2328 if (ofn) {
2329 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 1);
2330 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 1);
2331 }
2332 }
2333}
2334
2335static void ohci_pmac_off(struct pci_dev *dev)
2336{
2337 if (machine_is(powermac)) {
2338 struct device_node *ofn = pci_device_to_OF_node(dev);
2339
2340 if (ofn) {
2341 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 0);
2342 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 0);
2343 }
2344 }
2345}
2346#else
2347#define ohci_pmac_on(dev)
2348#define ohci_pmac_off(dev)
2349#endif /* CONFIG_PPC_PMAC */
2350
Stefan Richter53dca512008-12-14 21:47:04 +01002351static int __devinit pci_probe(struct pci_dev *dev,
2352 const struct pci_device_id *ent)
Kristian Høgsberged568912006-12-19 19:58:35 -05002353{
2354 struct fw_ohci *ohci;
Stefan Richter95984f62008-07-22 18:41:10 +02002355 u32 bus_options, max_receive, link_speed, version;
Kristian Høgsberged568912006-12-19 19:58:35 -05002356 u64 guid;
Stefan Richter6fdb2ee2010-02-21 17:59:14 +01002357 int i, err, n_ir, n_it;
Kristian Høgsberged568912006-12-19 19:58:35 -05002358 size_t size;
2359
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002360 ohci = kzalloc(sizeof(*ohci), GFP_KERNEL);
Kristian Høgsberged568912006-12-19 19:58:35 -05002361 if (ohci == NULL) {
Stefan Richter7007a072008-10-26 09:50:31 +01002362 err = -ENOMEM;
2363 goto fail;
Kristian Høgsberged568912006-12-19 19:58:35 -05002364 }
2365
2366 fw_card_initialize(&ohci->card, &ohci_driver, &dev->dev);
2367
Stefan Richter130d5492008-03-24 20:55:28 +01002368 ohci_pmac_on(dev);
2369
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002370 err = pci_enable_device(dev);
2371 if (err) {
Stefan Richter7007a072008-10-26 09:50:31 +01002372 fw_error("Failed to enable OHCI hardware\n");
Stefan Richterbd7dee62008-02-24 18:59:55 +01002373 goto fail_free;
Kristian Høgsberged568912006-12-19 19:58:35 -05002374 }
2375
2376 pci_set_master(dev);
2377 pci_write_config_dword(dev, OHCI1394_PCI_HCI_Control, 0);
2378 pci_set_drvdata(dev, ohci);
2379
2380 spin_lock_init(&ohci->lock);
2381
2382 tasklet_init(&ohci->bus_reset_tasklet,
2383 bus_reset_tasklet, (unsigned long)ohci);
2384
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002385 err = pci_request_region(dev, 0, ohci_driver_name);
2386 if (err) {
Kristian Høgsberged568912006-12-19 19:58:35 -05002387 fw_error("MMIO resource unavailable\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002388 goto fail_disable;
Kristian Høgsberged568912006-12-19 19:58:35 -05002389 }
2390
2391 ohci->registers = pci_iomap(dev, 0, OHCI1394_REGISTER_SIZE);
2392 if (ohci->registers == NULL) {
2393 fw_error("Failed to remap registers\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002394 err = -ENXIO;
2395 goto fail_iomem;
Kristian Høgsberged568912006-12-19 19:58:35 -05002396 }
2397
Stefan Richter4a635592010-02-21 17:58:01 +01002398 for (i = 0; i < ARRAY_SIZE(ohci_quirks); i++)
2399 if (ohci_quirks[i].vendor == dev->vendor &&
2400 (ohci_quirks[i].device == dev->device ||
2401 ohci_quirks[i].device == (unsigned short)PCI_ANY_ID)) {
2402 ohci->quirks = ohci_quirks[i].flags;
2403 break;
2404 }
Stefan Richter3e9cc2f2010-02-21 17:58:29 +01002405 if (param_quirks)
2406 ohci->quirks = param_quirks;
Clemens Ladischb6775322010-01-20 09:58:02 +01002407
Kristian Høgsberged568912006-12-19 19:58:35 -05002408 ar_context_init(&ohci->ar_request_ctx, ohci,
2409 OHCI1394_AsReqRcvContextControlSet);
2410
2411 ar_context_init(&ohci->ar_response_ctx, ohci,
2412 OHCI1394_AsRspRcvContextControlSet);
2413
David Moorefe5ca632008-01-06 17:21:41 -05002414 context_init(&ohci->at_request_ctx, ohci,
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002415 OHCI1394_AsReqTrContextControlSet, handle_at_packet);
Kristian Høgsberged568912006-12-19 19:58:35 -05002416
David Moorefe5ca632008-01-06 17:21:41 -05002417 context_init(&ohci->at_response_ctx, ohci,
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002418 OHCI1394_AsRspTrContextControlSet, handle_at_packet);
Kristian Høgsberged568912006-12-19 19:58:35 -05002419
Kristian Høgsberged568912006-12-19 19:58:35 -05002420 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, ~0);
Stefan Richter4817ed22008-12-21 16:39:46 +01002421 ohci->ir_context_channels = ~0ULL;
Stefan Richter4802f162010-02-21 17:58:52 +01002422 ohci->ir_context_mask = reg_read(ohci, OHCI1394_IsoRecvIntMaskSet);
2423 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, ~0);
Stefan Richter6fdb2ee2010-02-21 17:59:14 +01002424 n_ir = hweight32(ohci->ir_context_mask);
2425 size = sizeof(struct iso_context) * n_ir;
Kristian Høgsberged568912006-12-19 19:58:35 -05002426 ohci->ir_context_list = kzalloc(size, GFP_KERNEL);
2427
Stefan Richter4802f162010-02-21 17:58:52 +01002428 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, ~0);
2429 ohci->it_context_mask = reg_read(ohci, OHCI1394_IsoXmitIntMaskSet);
2430 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, ~0);
Stefan Richter6fdb2ee2010-02-21 17:59:14 +01002431 n_it = hweight32(ohci->it_context_mask);
2432 size = sizeof(struct iso_context) * n_it;
Stefan Richter4802f162010-02-21 17:58:52 +01002433 ohci->it_context_list = kzalloc(size, GFP_KERNEL);
2434
Kristian Høgsberged568912006-12-19 19:58:35 -05002435 if (ohci->it_context_list == NULL || ohci->ir_context_list == NULL) {
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002436 err = -ENOMEM;
Stefan Richter7007a072008-10-26 09:50:31 +01002437 goto fail_contexts;
Kristian Høgsberged568912006-12-19 19:58:35 -05002438 }
2439
2440 /* self-id dma buffer allocation */
2441 ohci->self_id_cpu = dma_alloc_coherent(ohci->card.device,
2442 SELF_ID_BUF_SIZE,
2443 &ohci->self_id_bus,
2444 GFP_KERNEL);
2445 if (ohci->self_id_cpu == NULL) {
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002446 err = -ENOMEM;
Stefan Richter7007a072008-10-26 09:50:31 +01002447 goto fail_contexts;
Kristian Høgsberged568912006-12-19 19:58:35 -05002448 }
2449
Kristian Høgsberged568912006-12-19 19:58:35 -05002450 bus_options = reg_read(ohci, OHCI1394_BusOptions);
2451 max_receive = (bus_options >> 12) & 0xf;
2452 link_speed = bus_options & 0x7;
2453 guid = ((u64) reg_read(ohci, OHCI1394_GUIDHi) << 32) |
2454 reg_read(ohci, OHCI1394_GUIDLo);
2455
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002456 err = fw_card_add(&ohci->card, max_receive, link_speed, guid);
Stefan Richtere1eff7a2009-02-03 17:55:19 +01002457 if (err)
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002458 goto fail_self_id;
Kristian Høgsberged568912006-12-19 19:58:35 -05002459
Stefan Richter6fdb2ee2010-02-21 17:59:14 +01002460 version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
2461 fw_notify("Added fw-ohci device %s, OHCI v%x.%x, "
2462 "%d IR + %d IT contexts, quirks 0x%x\n",
2463 dev_name(&dev->dev), version >> 16, version & 0xff,
2464 n_ir, n_it, ohci->quirks);
Stefan Richtere1eff7a2009-02-03 17:55:19 +01002465
Kristian Høgsberged568912006-12-19 19:58:35 -05002466 return 0;
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002467
2468 fail_self_id:
2469 dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
2470 ohci->self_id_cpu, ohci->self_id_bus);
Stefan Richter7007a072008-10-26 09:50:31 +01002471 fail_contexts:
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002472 kfree(ohci->ir_context_list);
Stefan Richter7007a072008-10-26 09:50:31 +01002473 kfree(ohci->it_context_list);
2474 context_release(&ohci->at_response_ctx);
2475 context_release(&ohci->at_request_ctx);
2476 ar_context_release(&ohci->ar_response_ctx);
2477 ar_context_release(&ohci->ar_request_ctx);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002478 pci_iounmap(dev, ohci->registers);
2479 fail_iomem:
2480 pci_release_region(dev, 0);
2481 fail_disable:
2482 pci_disable_device(dev);
Stefan Richterbd7dee62008-02-24 18:59:55 +01002483 fail_free:
2484 kfree(&ohci->card);
Stefan Richter130d5492008-03-24 20:55:28 +01002485 ohci_pmac_off(dev);
Stefan Richter7007a072008-10-26 09:50:31 +01002486 fail:
2487 if (err == -ENOMEM)
2488 fw_error("Out of memory\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002489
2490 return err;
Kristian Høgsberged568912006-12-19 19:58:35 -05002491}
2492
2493static void pci_remove(struct pci_dev *dev)
2494{
2495 struct fw_ohci *ohci;
2496
2497 ohci = pci_get_drvdata(dev);
Kristian Høgsberge254a4b2007-03-07 12:12:38 -05002498 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
2499 flush_writes(ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -05002500 fw_core_remove_card(&ohci->card);
2501
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002502 /*
2503 * FIXME: Fail all pending packets here, now that the upper
2504 * layers can't queue any more.
2505 */
Kristian Høgsberged568912006-12-19 19:58:35 -05002506
2507 software_reset(ohci);
2508 free_irq(dev->irq, ohci);
Jay Fenlasona55709b2008-10-22 15:59:42 -04002509
2510 if (ohci->next_config_rom && ohci->next_config_rom != ohci->config_rom)
2511 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2512 ohci->next_config_rom, ohci->next_config_rom_bus);
2513 if (ohci->config_rom)
2514 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2515 ohci->config_rom, ohci->config_rom_bus);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002516 dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
2517 ohci->self_id_cpu, ohci->self_id_bus);
Jay Fenlasona55709b2008-10-22 15:59:42 -04002518 ar_context_release(&ohci->ar_request_ctx);
2519 ar_context_release(&ohci->ar_response_ctx);
2520 context_release(&ohci->at_request_ctx);
2521 context_release(&ohci->at_response_ctx);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002522 kfree(ohci->it_context_list);
2523 kfree(ohci->ir_context_list);
2524 pci_iounmap(dev, ohci->registers);
2525 pci_release_region(dev, 0);
2526 pci_disable_device(dev);
Stefan Richterbd7dee62008-02-24 18:59:55 +01002527 kfree(&ohci->card);
Stefan Richter2ed0f182008-03-01 12:35:29 +01002528 ohci_pmac_off(dev);
Stefan Richterea8d0062008-03-01 02:42:56 +01002529
Kristian Høgsberged568912006-12-19 19:58:35 -05002530 fw_notify("Removed fw-ohci device.\n");
2531}
2532
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002533#ifdef CONFIG_PM
Stefan Richter2ed0f182008-03-01 12:35:29 +01002534static int pci_suspend(struct pci_dev *dev, pm_message_t state)
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002535{
Stefan Richter2ed0f182008-03-01 12:35:29 +01002536 struct fw_ohci *ohci = pci_get_drvdata(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002537 int err;
2538
2539 software_reset(ohci);
Stefan Richter2ed0f182008-03-01 12:35:29 +01002540 free_irq(dev->irq, ohci);
2541 err = pci_save_state(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002542 if (err) {
Stefan Richter8a8cea22007-06-09 19:26:22 +02002543 fw_error("pci_save_state failed\n");
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002544 return err;
2545 }
Stefan Richter2ed0f182008-03-01 12:35:29 +01002546 err = pci_set_power_state(dev, pci_choose_state(dev, state));
Stefan Richter55111422007-09-06 09:50:30 +02002547 if (err)
2548 fw_error("pci_set_power_state failed with %d\n", err);
Stefan Richter2ed0f182008-03-01 12:35:29 +01002549 ohci_pmac_off(dev);
Stefan Richterea8d0062008-03-01 02:42:56 +01002550
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002551 return 0;
2552}
2553
Stefan Richter2ed0f182008-03-01 12:35:29 +01002554static int pci_resume(struct pci_dev *dev)
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002555{
Stefan Richter2ed0f182008-03-01 12:35:29 +01002556 struct fw_ohci *ohci = pci_get_drvdata(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002557 int err;
2558
Stefan Richter2ed0f182008-03-01 12:35:29 +01002559 ohci_pmac_on(dev);
2560 pci_set_power_state(dev, PCI_D0);
2561 pci_restore_state(dev);
2562 err = pci_enable_device(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002563 if (err) {
Stefan Richter8a8cea22007-06-09 19:26:22 +02002564 fw_error("pci_enable_device failed\n");
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002565 return err;
2566 }
2567
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04002568 return ohci_enable(&ohci->card, NULL, 0);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002569}
2570#endif
2571
Németh Mártona67483d2010-01-10 13:14:26 +01002572static const struct pci_device_id pci_table[] = {
Kristian Høgsberged568912006-12-19 19:58:35 -05002573 { PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_FIREWIRE_OHCI, ~0) },
2574 { }
2575};
2576
2577MODULE_DEVICE_TABLE(pci, pci_table);
2578
2579static struct pci_driver fw_ohci_pci_driver = {
2580 .name = ohci_driver_name,
2581 .id_table = pci_table,
2582 .probe = pci_probe,
2583 .remove = pci_remove,
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002584#ifdef CONFIG_PM
2585 .resume = pci_resume,
2586 .suspend = pci_suspend,
2587#endif
Kristian Høgsberged568912006-12-19 19:58:35 -05002588};
2589
2590MODULE_AUTHOR("Kristian Hoegsberg <krh@bitplanet.net>");
2591MODULE_DESCRIPTION("Driver for PCI OHCI IEEE1394 controllers");
2592MODULE_LICENSE("GPL");
2593
Olaf Hering1e4c7b02007-05-05 23:17:13 +02002594/* Provide a module alias so root-on-sbp2 initrds don't break. */
2595#ifndef CONFIG_IEEE1394_OHCI1394_MODULE
2596MODULE_ALIAS("ohci1394");
2597#endif
2598
Kristian Høgsberged568912006-12-19 19:58:35 -05002599static int __init fw_ohci_init(void)
2600{
2601 return pci_register_driver(&fw_ohci_pci_driver);
2602}
2603
2604static void __exit fw_ohci_cleanup(void)
2605{
2606 pci_unregister_driver(&fw_ohci_pci_driver);
2607}
2608
2609module_init(fw_ohci_init);
2610module_exit(fw_ohci_cleanup);