blob: 39ddb620cad5497320161e8f5bc7beeda71b1681 [file] [log] [blame]
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001/*
2 * Driver for OHCI 1394 controllers
Kristian Høgsberged568912006-12-19 19:58:35 -05003 *
Kristian Høgsberged568912006-12-19 19:58:35 -05004 * Copyright (C) 2003-2006 Kristian Hoegsberg <krh@bitplanet.net>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software Foundation,
18 * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 */
20
Stefan Richtere524f6162007-08-20 21:58:30 +020021#include <linux/compiler.h>
Kristian Høgsberged568912006-12-19 19:58:35 -050022#include <linux/delay.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020023#include <linux/device.h>
Andrew Mortoncf3e72f2006-12-27 14:36:37 -080024#include <linux/dma-mapping.h>
Stefan Richter77c9a5d2009-06-05 16:26:18 +020025#include <linux/firewire.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020026#include <linux/firewire-constants.h>
Stefan Richterc26f0232007-08-20 21:40:30 +020027#include <linux/gfp.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020028#include <linux/init.h>
29#include <linux/interrupt.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020030#include <linux/io.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020031#include <linux/kernel.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020032#include <linux/list.h>
Al Virofaa2fb42007-05-15 20:36:10 +010033#include <linux/mm.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020034#include <linux/module.h>
Stefan Richterad3c0fe2008-03-20 22:04:36 +010035#include <linux/moduleparam.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020036#include <linux/pci.h>
Stefan Richterfc383792009-08-28 13:25:15 +020037#include <linux/pci_ids.h>
Stefan Richterc26f0232007-08-20 21:40:30 +020038#include <linux/spinlock.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020039#include <linux/string.h>
Andrew Mortoncf3e72f2006-12-27 14:36:37 -080040
Stefan Richtere8ca9702009-06-04 21:09:38 +020041#include <asm/byteorder.h>
Stefan Richterc26f0232007-08-20 21:40:30 +020042#include <asm/page.h>
Stefan Richteree71c2f2007-08-25 14:08:19 +020043#include <asm/system.h>
Kristian Høgsberged568912006-12-19 19:58:35 -050044
Stefan Richterea8d0062008-03-01 02:42:56 +010045#ifdef CONFIG_PPC_PMAC
46#include <asm/pmac_feature.h>
47#endif
48
Stefan Richter77c9a5d2009-06-05 16:26:18 +020049#include "core.h"
50#include "ohci.h"
Kristian Høgsberged568912006-12-19 19:58:35 -050051
Kristian Høgsberga77754a2007-05-07 20:33:35 -040052#define DESCRIPTOR_OUTPUT_MORE 0
53#define DESCRIPTOR_OUTPUT_LAST (1 << 12)
54#define DESCRIPTOR_INPUT_MORE (2 << 12)
55#define DESCRIPTOR_INPUT_LAST (3 << 12)
56#define DESCRIPTOR_STATUS (1 << 11)
57#define DESCRIPTOR_KEY_IMMEDIATE (2 << 8)
58#define DESCRIPTOR_PING (1 << 7)
59#define DESCRIPTOR_YY (1 << 6)
60#define DESCRIPTOR_NO_IRQ (0 << 4)
61#define DESCRIPTOR_IRQ_ERROR (1 << 4)
62#define DESCRIPTOR_IRQ_ALWAYS (3 << 4)
63#define DESCRIPTOR_BRANCH_ALWAYS (3 << 2)
64#define DESCRIPTOR_WAIT (3 << 0)
Kristian Høgsberged568912006-12-19 19:58:35 -050065
66struct descriptor {
67 __le16 req_count;
68 __le16 control;
69 __le32 data_address;
70 __le32 branch_address;
71 __le16 res_count;
72 __le16 transfer_status;
73} __attribute__((aligned(16)));
74
Kristian Høgsberga77754a2007-05-07 20:33:35 -040075#define CONTROL_SET(regs) (regs)
76#define CONTROL_CLEAR(regs) ((regs) + 4)
77#define COMMAND_PTR(regs) ((regs) + 12)
78#define CONTEXT_MATCH(regs) ((regs) + 16)
Kristian Høgsberg72e318e2007-02-06 14:49:31 -050079
Kristian Høgsberg32b46092007-02-06 14:49:30 -050080struct ar_buffer {
81 struct descriptor descriptor;
82 struct ar_buffer *next;
83 __le32 data[0];
84};
85
Kristian Høgsberged568912006-12-19 19:58:35 -050086struct ar_context {
87 struct fw_ohci *ohci;
Kristian Høgsberg32b46092007-02-06 14:49:30 -050088 struct ar_buffer *current_buffer;
89 struct ar_buffer *last_buffer;
90 void *pointer;
Kristian Høgsberg72e318e2007-02-06 14:49:31 -050091 u32 regs;
Kristian Høgsberged568912006-12-19 19:58:35 -050092 struct tasklet_struct tasklet;
93};
94
Kristian Høgsberg30200732007-02-16 17:34:39 -050095struct context;
96
97typedef int (*descriptor_callback_t)(struct context *ctx,
98 struct descriptor *d,
99 struct descriptor *last);
David Moorefe5ca632008-01-06 17:21:41 -0500100
101/*
102 * A buffer that contains a block of DMA-able coherent memory used for
103 * storing a portion of a DMA descriptor program.
104 */
105struct descriptor_buffer {
106 struct list_head list;
107 dma_addr_t buffer_bus;
108 size_t buffer_size;
109 size_t used;
110 struct descriptor buffer[0];
111};
112
Kristian Høgsberg30200732007-02-16 17:34:39 -0500113struct context {
Stefan Richter373b2ed2007-03-04 14:45:18 +0100114 struct fw_ohci *ohci;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500115 u32 regs;
David Moorefe5ca632008-01-06 17:21:41 -0500116 int total_allocation;
Stefan Richter373b2ed2007-03-04 14:45:18 +0100117
David Moorefe5ca632008-01-06 17:21:41 -0500118 /*
119 * List of page-sized buffers for storing DMA descriptors.
120 * Head of list contains buffers in use and tail of list contains
121 * free buffers.
122 */
123 struct list_head buffer_list;
124
125 /*
126 * Pointer to a buffer inside buffer_list that contains the tail
127 * end of the current DMA program.
128 */
129 struct descriptor_buffer *buffer_tail;
130
131 /*
132 * The descriptor containing the branch address of the first
133 * descriptor that has not yet been filled by the device.
134 */
135 struct descriptor *last;
136
137 /*
138 * The last descriptor in the DMA program. It contains the branch
139 * address that must be updated upon appending a new descriptor.
140 */
141 struct descriptor *prev;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500142
143 descriptor_callback_t callback;
144
Stefan Richter373b2ed2007-03-04 14:45:18 +0100145 struct tasklet_struct tasklet;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500146};
Kristian Høgsberg30200732007-02-16 17:34:39 -0500147
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400148#define IT_HEADER_SY(v) ((v) << 0)
149#define IT_HEADER_TCODE(v) ((v) << 4)
150#define IT_HEADER_CHANNEL(v) ((v) << 8)
151#define IT_HEADER_TAG(v) ((v) << 14)
152#define IT_HEADER_SPEED(v) ((v) << 16)
153#define IT_HEADER_DATA_LENGTH(v) ((v) << 16)
Kristian Høgsberged568912006-12-19 19:58:35 -0500154
155struct iso_context {
156 struct fw_iso_context base;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500157 struct context context;
David Moore0642b652007-12-19 03:09:18 -0500158 int excess_bytes;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -0500159 void *header;
160 size_t header_length;
Kristian Høgsberged568912006-12-19 19:58:35 -0500161};
162
163#define CONFIG_ROM_SIZE 1024
164
165struct fw_ohci {
166 struct fw_card card;
167
168 __iomem char *registers;
Kristian Høgsberge636fe22007-01-26 00:38:04 -0500169 int node_id;
Kristian Høgsberged568912006-12-19 19:58:35 -0500170 int generation;
Stefan Richtere09770d2008-03-11 02:23:29 +0100171 int request_generation; /* for timestamping incoming requests */
Stefan Richter95984f62008-07-22 18:41:10 +0200172
Stefan Richter11bf20a2008-03-01 02:47:15 +0100173 bool old_uninorth;
Stefan Richterd34316a2008-04-12 22:31:25 +0200174 bool bus_reset_packet_quirk;
Clemens Ladischb6775322010-01-20 09:58:02 +0100175 bool iso_cycle_timer_quirk;
Kristian Høgsberged568912006-12-19 19:58:35 -0500176
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400177 /*
178 * Spinlock for accessing fw_ohci data. Never call out of
179 * this driver with this lock held.
180 */
Kristian Høgsberged568912006-12-19 19:58:35 -0500181 spinlock_t lock;
Kristian Høgsberged568912006-12-19 19:58:35 -0500182
183 struct ar_context ar_request_ctx;
184 struct ar_context ar_response_ctx;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500185 struct context at_request_ctx;
186 struct context at_response_ctx;
Kristian Høgsberged568912006-12-19 19:58:35 -0500187
188 u32 it_context_mask;
189 struct iso_context *it_context_list;
Stefan Richter4817ed22008-12-21 16:39:46 +0100190 u64 ir_context_channels;
Kristian Høgsberged568912006-12-19 19:58:35 -0500191 u32 ir_context_mask;
192 struct iso_context *ir_context_list;
Stefan Richterecb1cf92010-02-21 17:57:32 +0100193
194 __be32 *config_rom;
195 dma_addr_t config_rom_bus;
196 __be32 *next_config_rom;
197 dma_addr_t next_config_rom_bus;
198 __be32 next_header;
199
200 __le32 *self_id_cpu;
201 dma_addr_t self_id_bus;
202 struct tasklet_struct bus_reset_tasklet;
203
204 u32 self_id_buffer[512];
Kristian Høgsberged568912006-12-19 19:58:35 -0500205};
206
Adrian Bunk95688e92007-01-22 19:17:37 +0100207static inline struct fw_ohci *fw_ohci(struct fw_card *card)
Kristian Høgsberged568912006-12-19 19:58:35 -0500208{
209 return container_of(card, struct fw_ohci, card);
210}
211
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -0500212#define IT_CONTEXT_CYCLE_MATCH_ENABLE 0x80000000
213#define IR_CONTEXT_BUFFER_FILL 0x80000000
214#define IR_CONTEXT_ISOCH_HEADER 0x40000000
215#define IR_CONTEXT_CYCLE_MATCH_ENABLE 0x20000000
216#define IR_CONTEXT_MULTI_CHANNEL_MODE 0x10000000
217#define IR_CONTEXT_DUAL_BUFFER_MODE 0x08000000
Kristian Høgsberged568912006-12-19 19:58:35 -0500218
219#define CONTEXT_RUN 0x8000
220#define CONTEXT_WAKE 0x1000
221#define CONTEXT_DEAD 0x0800
222#define CONTEXT_ACTIVE 0x0400
223
Stefan Richter8b7b6af2009-01-20 19:10:58 +0100224#define OHCI1394_MAX_AT_REQ_RETRIES 0xf
Kristian Høgsberged568912006-12-19 19:58:35 -0500225#define OHCI1394_MAX_AT_RESP_RETRIES 0x2
226#define OHCI1394_MAX_PHYS_RESP_RETRIES 0x8
227
Kristian Høgsberged568912006-12-19 19:58:35 -0500228#define OHCI1394_REGISTER_SIZE 0x800
229#define OHCI_LOOP_COUNT 500
230#define OHCI1394_PCI_HCI_Control 0x40
231#define SELF_ID_BUF_SIZE 0x800
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500232#define OHCI_TCODE_PHY_PACKET 0x0e
Kristian Høgsberge364cf42007-02-16 17:34:49 -0500233#define OHCI_VERSION_1_1 0x010010
Kristian Høgsberg0edeefd2007-01-26 00:38:49 -0500234
Kristian Høgsberged568912006-12-19 19:58:35 -0500235static char ohci_driver_name[] = KBUILD_MODNAME;
236
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100237#ifdef CONFIG_FIREWIRE_OHCI_DEBUG
238
Stefan Richtera007bb82008-04-07 22:33:35 +0200239#define OHCI_PARAM_DEBUG_AT_AR 1
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100240#define OHCI_PARAM_DEBUG_SELFIDS 2
Stefan Richtera007bb82008-04-07 22:33:35 +0200241#define OHCI_PARAM_DEBUG_IRQS 4
242#define OHCI_PARAM_DEBUG_BUSRESETS 8 /* only effective before chip init */
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100243
244static int param_debug;
245module_param_named(debug, param_debug, int, 0644);
246MODULE_PARM_DESC(debug, "Verbose logging (default = 0"
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100247 ", AT/AR events = " __stringify(OHCI_PARAM_DEBUG_AT_AR)
Stefan Richtera007bb82008-04-07 22:33:35 +0200248 ", self-IDs = " __stringify(OHCI_PARAM_DEBUG_SELFIDS)
249 ", IRQs = " __stringify(OHCI_PARAM_DEBUG_IRQS)
250 ", busReset events = " __stringify(OHCI_PARAM_DEBUG_BUSRESETS)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100251 ", or a combination, or all = -1)");
252
253static void log_irqs(u32 evt)
254{
Stefan Richtera007bb82008-04-07 22:33:35 +0200255 if (likely(!(param_debug &
256 (OHCI_PARAM_DEBUG_IRQS | OHCI_PARAM_DEBUG_BUSRESETS))))
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100257 return;
258
Stefan Richtera007bb82008-04-07 22:33:35 +0200259 if (!(param_debug & OHCI_PARAM_DEBUG_IRQS) &&
260 !(evt & OHCI1394_busReset))
261 return;
262
Stefan Richter168cf9a2010-02-14 18:49:18 +0100263 fw_notify("IRQ %08x%s%s%s%s%s%s%s%s%s%s%s%s%s\n", evt,
Stefan Richter161b96e2008-06-14 14:23:43 +0200264 evt & OHCI1394_selfIDComplete ? " selfID" : "",
265 evt & OHCI1394_RQPkt ? " AR_req" : "",
266 evt & OHCI1394_RSPkt ? " AR_resp" : "",
267 evt & OHCI1394_reqTxComplete ? " AT_req" : "",
268 evt & OHCI1394_respTxComplete ? " AT_resp" : "",
269 evt & OHCI1394_isochRx ? " IR" : "",
270 evt & OHCI1394_isochTx ? " IT" : "",
271 evt & OHCI1394_postedWriteErr ? " postedWriteErr" : "",
272 evt & OHCI1394_cycleTooLong ? " cycleTooLong" : "",
Jay Fenlason5ed1f322009-11-17 12:29:17 -0500273 evt & OHCI1394_cycleInconsistent ? " cycleInconsistent" : "",
Stefan Richter161b96e2008-06-14 14:23:43 +0200274 evt & OHCI1394_regAccessFail ? " regAccessFail" : "",
275 evt & OHCI1394_busReset ? " busReset" : "",
276 evt & ~(OHCI1394_selfIDComplete | OHCI1394_RQPkt |
277 OHCI1394_RSPkt | OHCI1394_reqTxComplete |
278 OHCI1394_respTxComplete | OHCI1394_isochRx |
279 OHCI1394_isochTx | OHCI1394_postedWriteErr |
Stefan Richter168cf9a2010-02-14 18:49:18 +0100280 OHCI1394_cycleTooLong | OHCI1394_cycleInconsistent |
Stefan Richter161b96e2008-06-14 14:23:43 +0200281 OHCI1394_regAccessFail | OHCI1394_busReset)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100282 ? " ?" : "");
283}
284
285static const char *speed[] = {
286 [0] = "S100", [1] = "S200", [2] = "S400", [3] = "beta",
287};
288static const char *power[] = {
289 [0] = "+0W", [1] = "+15W", [2] = "+30W", [3] = "+45W",
290 [4] = "-3W", [5] = " ?W", [6] = "-3..-6W", [7] = "-3..-10W",
291};
292static const char port[] = { '.', '-', 'p', 'c', };
293
294static char _p(u32 *s, int shift)
295{
296 return port[*s >> shift & 3];
297}
298
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200299static void log_selfids(int node_id, int generation, int self_id_count, u32 *s)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100300{
301 if (likely(!(param_debug & OHCI_PARAM_DEBUG_SELFIDS)))
302 return;
303
Stefan Richter161b96e2008-06-14 14:23:43 +0200304 fw_notify("%d selfIDs, generation %d, local node ID %04x\n",
305 self_id_count, generation, node_id);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100306
307 for (; self_id_count--; ++s)
308 if ((*s & 1 << 23) == 0)
Stefan Richter161b96e2008-06-14 14:23:43 +0200309 fw_notify("selfID 0: %08x, phy %d [%c%c%c] "
310 "%s gc=%d %s %s%s%s\n",
311 *s, *s >> 24 & 63, _p(s, 6), _p(s, 4), _p(s, 2),
312 speed[*s >> 14 & 3], *s >> 16 & 63,
313 power[*s >> 8 & 7], *s >> 22 & 1 ? "L" : "",
314 *s >> 11 & 1 ? "c" : "", *s & 2 ? "i" : "");
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100315 else
Stefan Richter161b96e2008-06-14 14:23:43 +0200316 fw_notify("selfID n: %08x, phy %d [%c%c%c%c%c%c%c%c]\n",
317 *s, *s >> 24 & 63,
318 _p(s, 16), _p(s, 14), _p(s, 12), _p(s, 10),
319 _p(s, 8), _p(s, 6), _p(s, 4), _p(s, 2));
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100320}
321
322static const char *evts[] = {
323 [0x00] = "evt_no_status", [0x01] = "-reserved-",
324 [0x02] = "evt_long_packet", [0x03] = "evt_missing_ack",
325 [0x04] = "evt_underrun", [0x05] = "evt_overrun",
326 [0x06] = "evt_descriptor_read", [0x07] = "evt_data_read",
327 [0x08] = "evt_data_write", [0x09] = "evt_bus_reset",
328 [0x0a] = "evt_timeout", [0x0b] = "evt_tcode_err",
329 [0x0c] = "-reserved-", [0x0d] = "-reserved-",
330 [0x0e] = "evt_unknown", [0x0f] = "evt_flushed",
331 [0x10] = "-reserved-", [0x11] = "ack_complete",
332 [0x12] = "ack_pending ", [0x13] = "-reserved-",
333 [0x14] = "ack_busy_X", [0x15] = "ack_busy_A",
334 [0x16] = "ack_busy_B", [0x17] = "-reserved-",
335 [0x18] = "-reserved-", [0x19] = "-reserved-",
336 [0x1a] = "-reserved-", [0x1b] = "ack_tardy",
337 [0x1c] = "-reserved-", [0x1d] = "ack_data_error",
338 [0x1e] = "ack_type_error", [0x1f] = "-reserved-",
339 [0x20] = "pending/cancelled",
340};
341static const char *tcodes[] = {
342 [0x0] = "QW req", [0x1] = "BW req",
343 [0x2] = "W resp", [0x3] = "-reserved-",
344 [0x4] = "QR req", [0x5] = "BR req",
345 [0x6] = "QR resp", [0x7] = "BR resp",
346 [0x8] = "cycle start", [0x9] = "Lk req",
347 [0xa] = "async stream packet", [0xb] = "Lk resp",
348 [0xc] = "-reserved-", [0xd] = "-reserved-",
349 [0xe] = "link internal", [0xf] = "-reserved-",
350};
351static const char *phys[] = {
352 [0x0] = "phy config packet", [0x1] = "link-on packet",
353 [0x2] = "self-id packet", [0x3] = "-reserved-",
354};
355
356static void log_ar_at_event(char dir, int speed, u32 *header, int evt)
357{
358 int tcode = header[0] >> 4 & 0xf;
359 char specific[12];
360
361 if (likely(!(param_debug & OHCI_PARAM_DEBUG_AT_AR)))
362 return;
363
364 if (unlikely(evt >= ARRAY_SIZE(evts)))
365 evt = 0x1f;
366
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200367 if (evt == OHCI1394_evt_bus_reset) {
Stefan Richter161b96e2008-06-14 14:23:43 +0200368 fw_notify("A%c evt_bus_reset, generation %d\n",
369 dir, (header[2] >> 16) & 0xff);
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200370 return;
371 }
372
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100373 if (header[0] == ~header[1]) {
Stefan Richter161b96e2008-06-14 14:23:43 +0200374 fw_notify("A%c %s, %s, %08x\n",
375 dir, evts[evt], phys[header[0] >> 30 & 0x3], header[0]);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100376 return;
377 }
378
379 switch (tcode) {
380 case 0x0: case 0x6: case 0x8:
381 snprintf(specific, sizeof(specific), " = %08x",
382 be32_to_cpu((__force __be32)header[3]));
383 break;
384 case 0x1: case 0x5: case 0x7: case 0x9: case 0xb:
385 snprintf(specific, sizeof(specific), " %x,%x",
386 header[3] >> 16, header[3] & 0xffff);
387 break;
388 default:
389 specific[0] = '\0';
390 }
391
392 switch (tcode) {
393 case 0xe: case 0xa:
Stefan Richter161b96e2008-06-14 14:23:43 +0200394 fw_notify("A%c %s, %s\n", dir, evts[evt], tcodes[tcode]);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100395 break;
396 case 0x0: case 0x1: case 0x4: case 0x5: case 0x9:
Stefan Richter161b96e2008-06-14 14:23:43 +0200397 fw_notify("A%c spd %x tl %02x, "
398 "%04x -> %04x, %s, "
399 "%s, %04x%08x%s\n",
400 dir, speed, header[0] >> 10 & 0x3f,
401 header[1] >> 16, header[0] >> 16, evts[evt],
402 tcodes[tcode], header[1] & 0xffff, header[2], specific);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100403 break;
404 default:
Stefan Richter161b96e2008-06-14 14:23:43 +0200405 fw_notify("A%c spd %x tl %02x, "
406 "%04x -> %04x, %s, "
407 "%s%s\n",
408 dir, speed, header[0] >> 10 & 0x3f,
409 header[1] >> 16, header[0] >> 16, evts[evt],
410 tcodes[tcode], specific);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100411 }
412}
413
414#else
415
416#define log_irqs(evt)
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200417#define log_selfids(node_id, generation, self_id_count, sid)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100418#define log_ar_at_event(dir, speed, header, evt)
419
420#endif /* CONFIG_FIREWIRE_OHCI_DEBUG */
421
Adrian Bunk95688e92007-01-22 19:17:37 +0100422static inline void reg_write(const struct fw_ohci *ohci, int offset, u32 data)
Kristian Høgsberged568912006-12-19 19:58:35 -0500423{
424 writel(data, ohci->registers + offset);
425}
426
Adrian Bunk95688e92007-01-22 19:17:37 +0100427static inline u32 reg_read(const struct fw_ohci *ohci, int offset)
Kristian Høgsberged568912006-12-19 19:58:35 -0500428{
429 return readl(ohci->registers + offset);
430}
431
Adrian Bunk95688e92007-01-22 19:17:37 +0100432static inline void flush_writes(const struct fw_ohci *ohci)
Kristian Høgsberged568912006-12-19 19:58:35 -0500433{
434 /* Do a dummy read to flush writes. */
435 reg_read(ohci, OHCI1394_Version);
436}
437
Stefan Richter53dca512008-12-14 21:47:04 +0100438static int ohci_update_phy_reg(struct fw_card *card, int addr,
439 int clear_bits, int set_bits)
Kristian Høgsberged568912006-12-19 19:58:35 -0500440{
441 struct fw_ohci *ohci = fw_ohci(card);
442 u32 val, old;
443
444 reg_write(ohci, OHCI1394_PhyControl, OHCI1394_PhyControl_Read(addr));
Stefan Richter362e9012007-07-12 22:24:19 +0200445 flush_writes(ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -0500446 msleep(2);
447 val = reg_read(ohci, OHCI1394_PhyControl);
448 if ((val & OHCI1394_PhyControl_ReadDone) == 0) {
449 fw_error("failed to set phy reg bits.\n");
450 return -EBUSY;
451 }
452
453 old = OHCI1394_PhyControl_ReadData(val);
454 old = (old & ~clear_bits) | set_bits;
455 reg_write(ohci, OHCI1394_PhyControl,
456 OHCI1394_PhyControl_Write(addr, old));
457
458 return 0;
459}
460
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500461static int ar_context_add_page(struct ar_context *ctx)
Kristian Høgsberged568912006-12-19 19:58:35 -0500462{
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500463 struct device *dev = ctx->ohci->card.device;
464 struct ar_buffer *ab;
Stefan Richterf5101d582008-03-14 00:27:49 +0100465 dma_addr_t uninitialized_var(ab_bus);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500466 size_t offset;
467
Jarod Wilsonbde17092008-03-12 17:43:26 -0400468 ab = dma_alloc_coherent(dev, PAGE_SIZE, &ab_bus, GFP_ATOMIC);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500469 if (ab == NULL)
470 return -ENOMEM;
471
Jay Fenlasona55709b2008-10-22 15:59:42 -0400472 ab->next = NULL;
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -0400473 memset(&ab->descriptor, 0, sizeof(ab->descriptor));
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400474 ab->descriptor.control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
475 DESCRIPTOR_STATUS |
476 DESCRIPTOR_BRANCH_ALWAYS);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500477 offset = offsetof(struct ar_buffer, data);
478 ab->descriptor.req_count = cpu_to_le16(PAGE_SIZE - offset);
479 ab->descriptor.data_address = cpu_to_le32(ab_bus + offset);
480 ab->descriptor.res_count = cpu_to_le16(PAGE_SIZE - offset);
481 ab->descriptor.branch_address = 0;
482
Kristian Høgsbergec839e42007-05-22 18:55:48 -0400483 ctx->last_buffer->descriptor.branch_address = cpu_to_le32(ab_bus | 1);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500484 ctx->last_buffer->next = ab;
485 ctx->last_buffer = ab;
486
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400487 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
Kristian Høgsberged568912006-12-19 19:58:35 -0500488 flush_writes(ctx->ohci);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500489
490 return 0;
Kristian Høgsberged568912006-12-19 19:58:35 -0500491}
492
Jay Fenlasona55709b2008-10-22 15:59:42 -0400493static void ar_context_release(struct ar_context *ctx)
494{
495 struct ar_buffer *ab, *ab_next;
496 size_t offset;
497 dma_addr_t ab_bus;
498
499 for (ab = ctx->current_buffer; ab; ab = ab_next) {
500 ab_next = ab->next;
501 offset = offsetof(struct ar_buffer, data);
502 ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
503 dma_free_coherent(ctx->ohci->card.device, PAGE_SIZE,
504 ab, ab_bus);
505 }
506}
507
Stefan Richter11bf20a2008-03-01 02:47:15 +0100508#if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
509#define cond_le32_to_cpu(v) \
510 (ohci->old_uninorth ? (__force __u32)(v) : le32_to_cpu(v))
511#else
512#define cond_le32_to_cpu(v) le32_to_cpu(v)
513#endif
514
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500515static __le32 *handle_ar_packet(struct ar_context *ctx, __le32 *buffer)
Kristian Høgsberged568912006-12-19 19:58:35 -0500516{
Kristian Høgsberged568912006-12-19 19:58:35 -0500517 struct fw_ohci *ohci = ctx->ohci;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500518 struct fw_packet p;
519 u32 status, length, tcode;
Stefan Richter43286562008-03-11 21:22:26 +0100520 int evt;
Kristian Høgsberg0edeefd2007-01-26 00:38:49 -0500521
Stefan Richter11bf20a2008-03-01 02:47:15 +0100522 p.header[0] = cond_le32_to_cpu(buffer[0]);
523 p.header[1] = cond_le32_to_cpu(buffer[1]);
524 p.header[2] = cond_le32_to_cpu(buffer[2]);
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500525
526 tcode = (p.header[0] >> 4) & 0x0f;
527 switch (tcode) {
528 case TCODE_WRITE_QUADLET_REQUEST:
529 case TCODE_READ_QUADLET_RESPONSE:
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500530 p.header[3] = (__force __u32) buffer[3];
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500531 p.header_length = 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500532 p.payload_length = 0;
533 break;
534
535 case TCODE_READ_BLOCK_REQUEST :
Stefan Richter11bf20a2008-03-01 02:47:15 +0100536 p.header[3] = cond_le32_to_cpu(buffer[3]);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500537 p.header_length = 16;
538 p.payload_length = 0;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500539 break;
540
541 case TCODE_WRITE_BLOCK_REQUEST:
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500542 case TCODE_READ_BLOCK_RESPONSE:
543 case TCODE_LOCK_REQUEST:
544 case TCODE_LOCK_RESPONSE:
Stefan Richter11bf20a2008-03-01 02:47:15 +0100545 p.header[3] = cond_le32_to_cpu(buffer[3]);
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500546 p.header_length = 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500547 p.payload_length = p.header[3] >> 16;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500548 break;
549
550 case TCODE_WRITE_RESPONSE:
551 case TCODE_READ_QUADLET_REQUEST:
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500552 case OHCI_TCODE_PHY_PACKET:
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500553 p.header_length = 12;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500554 p.payload_length = 0;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500555 break;
Stefan Richterccff9622008-05-31 19:36:06 +0200556
557 default:
558 /* FIXME: Stop context, discard everything, and restart? */
559 p.header_length = 0;
560 p.payload_length = 0;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500561 }
562
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500563 p.payload = (void *) buffer + p.header_length;
564
565 /* FIXME: What to do about evt_* errors? */
566 length = (p.header_length + p.payload_length + 3) / 4;
Stefan Richter11bf20a2008-03-01 02:47:15 +0100567 status = cond_le32_to_cpu(buffer[length]);
Stefan Richter43286562008-03-11 21:22:26 +0100568 evt = (status >> 16) & 0x1f;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500569
Stefan Richter43286562008-03-11 21:22:26 +0100570 p.ack = evt - 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500571 p.speed = (status >> 21) & 0x7;
572 p.timestamp = status & 0xffff;
573 p.generation = ohci->request_generation;
Kristian Høgsberged568912006-12-19 19:58:35 -0500574
Stefan Richter43286562008-03-11 21:22:26 +0100575 log_ar_at_event('R', p.speed, p.header, evt);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100576
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400577 /*
578 * The OHCI bus reset handler synthesizes a phy packet with
Kristian Høgsberged568912006-12-19 19:58:35 -0500579 * the new generation number when a bus reset happens (see
580 * section 8.4.2.3). This helps us determine when a request
581 * was received and make sure we send the response in the same
582 * generation. We only need this for requests; for responses
583 * we use the unique tlabel for finding the matching
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400584 * request.
Stefan Richterd34316a2008-04-12 22:31:25 +0200585 *
586 * Alas some chips sometimes emit bus reset packets with a
587 * wrong generation. We set the correct generation for these
588 * at a slightly incorrect time (in bus_reset_tasklet).
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400589 */
Stefan Richterd34316a2008-04-12 22:31:25 +0200590 if (evt == OHCI1394_evt_bus_reset) {
591 if (!ohci->bus_reset_packet_quirk)
592 ohci->request_generation = (p.header[2] >> 16) & 0xff;
593 } else if (ctx == &ohci->ar_request_ctx) {
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500594 fw_core_handle_request(&ohci->card, &p);
Stefan Richterd34316a2008-04-12 22:31:25 +0200595 } else {
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500596 fw_core_handle_response(&ohci->card, &p);
Stefan Richterd34316a2008-04-12 22:31:25 +0200597 }
Kristian Høgsberged568912006-12-19 19:58:35 -0500598
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500599 return buffer + length + 1;
600}
Kristian Høgsberged568912006-12-19 19:58:35 -0500601
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500602static void ar_context_tasklet(unsigned long data)
603{
604 struct ar_context *ctx = (struct ar_context *)data;
605 struct fw_ohci *ohci = ctx->ohci;
606 struct ar_buffer *ab;
607 struct descriptor *d;
608 void *buffer, *end;
Kristian Høgsberged568912006-12-19 19:58:35 -0500609
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500610 ab = ctx->current_buffer;
611 d = &ab->descriptor;
Kristian Høgsberged568912006-12-19 19:58:35 -0500612
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500613 if (d->res_count == 0) {
614 size_t size, rest, offset;
Jarod Wilson6b842362008-03-25 16:47:16 -0400615 dma_addr_t start_bus;
616 void *start;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500617
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400618 /*
619 * This descriptor is finished and we may have a
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500620 * packet split across this and the next buffer. We
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400621 * reuse the page for reassembling the split packet.
622 */
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500623
624 offset = offsetof(struct ar_buffer, data);
Jarod Wilson6b842362008-03-25 16:47:16 -0400625 start = buffer = ab;
626 start_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500627
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500628 ab = ab->next;
629 d = &ab->descriptor;
630 size = buffer + PAGE_SIZE - ctx->pointer;
631 rest = le16_to_cpu(d->req_count) - le16_to_cpu(d->res_count);
632 memmove(buffer, ctx->pointer, size);
633 memcpy(buffer + size, ab->data, rest);
634 ctx->current_buffer = ab;
635 ctx->pointer = (void *) ab->data + rest;
636 end = buffer + size + rest;
637
638 while (buffer < end)
639 buffer = handle_ar_packet(ctx, buffer);
640
Jarod Wilsonbde17092008-03-12 17:43:26 -0400641 dma_free_coherent(ohci->card.device, PAGE_SIZE,
Jarod Wilson6b842362008-03-25 16:47:16 -0400642 start, start_bus);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500643 ar_context_add_page(ctx);
644 } else {
645 buffer = ctx->pointer;
646 ctx->pointer = end =
647 (void *) ab + PAGE_SIZE - le16_to_cpu(d->res_count);
648
649 while (buffer < end)
650 buffer = handle_ar_packet(ctx, buffer);
651 }
Kristian Høgsberged568912006-12-19 19:58:35 -0500652}
653
Stefan Richter53dca512008-12-14 21:47:04 +0100654static int ar_context_init(struct ar_context *ctx,
655 struct fw_ohci *ohci, u32 regs)
Kristian Høgsberged568912006-12-19 19:58:35 -0500656{
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500657 struct ar_buffer ab;
Kristian Høgsberged568912006-12-19 19:58:35 -0500658
Kristian Høgsberg72e318e2007-02-06 14:49:31 -0500659 ctx->regs = regs;
660 ctx->ohci = ohci;
661 ctx->last_buffer = &ab;
Kristian Høgsberged568912006-12-19 19:58:35 -0500662 tasklet_init(&ctx->tasklet, ar_context_tasklet, (unsigned long)ctx);
663
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500664 ar_context_add_page(ctx);
665 ar_context_add_page(ctx);
666 ctx->current_buffer = ab.next;
667 ctx->pointer = ctx->current_buffer->data;
668
Kristian Høgsberg2aef4692007-05-30 19:06:35 -0400669 return 0;
670}
671
672static void ar_context_run(struct ar_context *ctx)
673{
674 struct ar_buffer *ab = ctx->current_buffer;
675 dma_addr_t ab_bus;
676 size_t offset;
677
678 offset = offsetof(struct ar_buffer, data);
Stefan Richter0a9972b2007-06-23 20:28:17 +0200679 ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -0400680
681 reg_write(ctx->ohci, COMMAND_PTR(ctx->regs), ab_bus | 1);
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400682 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500683 flush_writes(ctx->ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -0500684}
Stefan Richter373b2ed2007-03-04 14:45:18 +0100685
Stefan Richter53dca512008-12-14 21:47:04 +0100686static struct descriptor *find_branch_descriptor(struct descriptor *d, int z)
Jarod Wilsona186b4a2007-12-03 13:43:12 -0500687{
688 int b, key;
689
690 b = (le16_to_cpu(d->control) & DESCRIPTOR_BRANCH_ALWAYS) >> 2;
691 key = (le16_to_cpu(d->control) & DESCRIPTOR_KEY_IMMEDIATE) >> 8;
692
693 /* figure out which descriptor the branch address goes in */
694 if (z == 2 && (b == 3 || key == 2))
695 return d;
696 else
697 return d + z - 1;
698}
699
Kristian Høgsberg30200732007-02-16 17:34:39 -0500700static void context_tasklet(unsigned long data)
701{
702 struct context *ctx = (struct context *) data;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500703 struct descriptor *d, *last;
704 u32 address;
705 int z;
David Moorefe5ca632008-01-06 17:21:41 -0500706 struct descriptor_buffer *desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500707
David Moorefe5ca632008-01-06 17:21:41 -0500708 desc = list_entry(ctx->buffer_list.next,
709 struct descriptor_buffer, list);
710 last = ctx->last;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500711 while (last->branch_address != 0) {
David Moorefe5ca632008-01-06 17:21:41 -0500712 struct descriptor_buffer *old_desc = desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500713 address = le32_to_cpu(last->branch_address);
714 z = address & 0xf;
David Moorefe5ca632008-01-06 17:21:41 -0500715 address &= ~0xf;
716
717 /* If the branch address points to a buffer outside of the
718 * current buffer, advance to the next buffer. */
719 if (address < desc->buffer_bus ||
720 address >= desc->buffer_bus + desc->used)
721 desc = list_entry(desc->list.next,
722 struct descriptor_buffer, list);
723 d = desc->buffer + (address - desc->buffer_bus) / sizeof(*d);
Jarod Wilsona186b4a2007-12-03 13:43:12 -0500724 last = find_branch_descriptor(d, z);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500725
726 if (!ctx->callback(ctx, d, last))
727 break;
728
David Moorefe5ca632008-01-06 17:21:41 -0500729 if (old_desc != desc) {
730 /* If we've advanced to the next buffer, move the
731 * previous buffer to the free list. */
732 unsigned long flags;
733 old_desc->used = 0;
734 spin_lock_irqsave(&ctx->ohci->lock, flags);
735 list_move_tail(&old_desc->list, &ctx->buffer_list);
736 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
737 }
738 ctx->last = last;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500739 }
740}
741
David Moorefe5ca632008-01-06 17:21:41 -0500742/*
743 * Allocate a new buffer and add it to the list of free buffers for this
744 * context. Must be called with ohci->lock held.
745 */
Stefan Richter53dca512008-12-14 21:47:04 +0100746static int context_add_buffer(struct context *ctx)
David Moorefe5ca632008-01-06 17:21:41 -0500747{
748 struct descriptor_buffer *desc;
Stefan Richterf5101d582008-03-14 00:27:49 +0100749 dma_addr_t uninitialized_var(bus_addr);
David Moorefe5ca632008-01-06 17:21:41 -0500750 int offset;
751
752 /*
753 * 16MB of descriptors should be far more than enough for any DMA
754 * program. This will catch run-away userspace or DoS attacks.
755 */
756 if (ctx->total_allocation >= 16*1024*1024)
757 return -ENOMEM;
758
759 desc = dma_alloc_coherent(ctx->ohci->card.device, PAGE_SIZE,
760 &bus_addr, GFP_ATOMIC);
761 if (!desc)
762 return -ENOMEM;
763
764 offset = (void *)&desc->buffer - (void *)desc;
765 desc->buffer_size = PAGE_SIZE - offset;
766 desc->buffer_bus = bus_addr + offset;
767 desc->used = 0;
768
769 list_add_tail(&desc->list, &ctx->buffer_list);
770 ctx->total_allocation += PAGE_SIZE;
771
772 return 0;
773}
774
Stefan Richter53dca512008-12-14 21:47:04 +0100775static int context_init(struct context *ctx, struct fw_ohci *ohci,
776 u32 regs, descriptor_callback_t callback)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500777{
778 ctx->ohci = ohci;
779 ctx->regs = regs;
David Moorefe5ca632008-01-06 17:21:41 -0500780 ctx->total_allocation = 0;
781
782 INIT_LIST_HEAD(&ctx->buffer_list);
783 if (context_add_buffer(ctx) < 0)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500784 return -ENOMEM;
785
David Moorefe5ca632008-01-06 17:21:41 -0500786 ctx->buffer_tail = list_entry(ctx->buffer_list.next,
787 struct descriptor_buffer, list);
788
Kristian Høgsberg30200732007-02-16 17:34:39 -0500789 tasklet_init(&ctx->tasklet, context_tasklet, (unsigned long)ctx);
790 ctx->callback = callback;
791
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400792 /*
793 * We put a dummy descriptor in the buffer that has a NULL
Kristian Høgsberg30200732007-02-16 17:34:39 -0500794 * branch address and looks like it's been sent. That way we
David Moorefe5ca632008-01-06 17:21:41 -0500795 * have a descriptor to append DMA programs to.
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400796 */
David Moorefe5ca632008-01-06 17:21:41 -0500797 memset(ctx->buffer_tail->buffer, 0, sizeof(*ctx->buffer_tail->buffer));
798 ctx->buffer_tail->buffer->control = cpu_to_le16(DESCRIPTOR_OUTPUT_LAST);
799 ctx->buffer_tail->buffer->transfer_status = cpu_to_le16(0x8011);
800 ctx->buffer_tail->used += sizeof(*ctx->buffer_tail->buffer);
801 ctx->last = ctx->buffer_tail->buffer;
802 ctx->prev = ctx->buffer_tail->buffer;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500803
804 return 0;
805}
806
Stefan Richter53dca512008-12-14 21:47:04 +0100807static void context_release(struct context *ctx)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500808{
809 struct fw_card *card = &ctx->ohci->card;
David Moorefe5ca632008-01-06 17:21:41 -0500810 struct descriptor_buffer *desc, *tmp;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500811
David Moorefe5ca632008-01-06 17:21:41 -0500812 list_for_each_entry_safe(desc, tmp, &ctx->buffer_list, list)
813 dma_free_coherent(card->device, PAGE_SIZE, desc,
814 desc->buffer_bus -
815 ((void *)&desc->buffer - (void *)desc));
Kristian Høgsberg30200732007-02-16 17:34:39 -0500816}
817
David Moorefe5ca632008-01-06 17:21:41 -0500818/* Must be called with ohci->lock held */
Stefan Richter53dca512008-12-14 21:47:04 +0100819static struct descriptor *context_get_descriptors(struct context *ctx,
820 int z, dma_addr_t *d_bus)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500821{
David Moorefe5ca632008-01-06 17:21:41 -0500822 struct descriptor *d = NULL;
823 struct descriptor_buffer *desc = ctx->buffer_tail;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500824
David Moorefe5ca632008-01-06 17:21:41 -0500825 if (z * sizeof(*d) > desc->buffer_size)
826 return NULL;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500827
David Moorefe5ca632008-01-06 17:21:41 -0500828 if (z * sizeof(*d) > desc->buffer_size - desc->used) {
829 /* No room for the descriptor in this buffer, so advance to the
830 * next one. */
831
832 if (desc->list.next == &ctx->buffer_list) {
833 /* If there is no free buffer next in the list,
834 * allocate one. */
835 if (context_add_buffer(ctx) < 0)
836 return NULL;
837 }
838 desc = list_entry(desc->list.next,
839 struct descriptor_buffer, list);
840 ctx->buffer_tail = desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500841 }
842
David Moorefe5ca632008-01-06 17:21:41 -0500843 d = desc->buffer + desc->used / sizeof(*d);
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -0400844 memset(d, 0, z * sizeof(*d));
David Moorefe5ca632008-01-06 17:21:41 -0500845 *d_bus = desc->buffer_bus + desc->used;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500846
847 return d;
848}
849
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -0500850static void context_run(struct context *ctx, u32 extra)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500851{
852 struct fw_ohci *ohci = ctx->ohci;
853
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400854 reg_write(ohci, COMMAND_PTR(ctx->regs),
David Moorefe5ca632008-01-06 17:21:41 -0500855 le32_to_cpu(ctx->last->branch_address));
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400856 reg_write(ohci, CONTROL_CLEAR(ctx->regs), ~0);
857 reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN | extra);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500858 flush_writes(ohci);
859}
860
861static void context_append(struct context *ctx,
862 struct descriptor *d, int z, int extra)
863{
864 dma_addr_t d_bus;
David Moorefe5ca632008-01-06 17:21:41 -0500865 struct descriptor_buffer *desc = ctx->buffer_tail;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500866
David Moorefe5ca632008-01-06 17:21:41 -0500867 d_bus = desc->buffer_bus + (d - desc->buffer) * sizeof(*d);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500868
David Moorefe5ca632008-01-06 17:21:41 -0500869 desc->used += (z + extra) * sizeof(*d);
870 ctx->prev->branch_address = cpu_to_le32(d_bus | z);
871 ctx->prev = find_branch_descriptor(d, z);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500872
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400873 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500874 flush_writes(ctx->ohci);
875}
876
877static void context_stop(struct context *ctx)
878{
879 u32 reg;
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500880 int i;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500881
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400882 reg_write(ctx->ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500883 flush_writes(ctx->ohci);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500884
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500885 for (i = 0; i < 10; i++) {
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400886 reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500887 if ((reg & CONTEXT_ACTIVE) == 0)
Stefan Richterb0068542009-01-05 20:43:23 +0100888 return;
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500889
Stefan Richterb980f5a2007-07-12 22:25:14 +0200890 mdelay(1);
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500891 }
Stefan Richterb0068542009-01-05 20:43:23 +0100892 fw_error("Error: DMA context still active (0x%08x)\n", reg);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500893}
Kristian Høgsberged568912006-12-19 19:58:35 -0500894
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500895struct driver_data {
Kristian Høgsberged568912006-12-19 19:58:35 -0500896 struct fw_packet *packet;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500897};
898
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400899/*
900 * This function apppends a packet to the DMA queue for transmission.
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500901 * Must always be called with the ochi->lock held to ensure proper
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400902 * generation handling and locking around packet queue manipulation.
903 */
Stefan Richter53dca512008-12-14 21:47:04 +0100904static int at_context_queue_packet(struct context *ctx,
905 struct fw_packet *packet)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500906{
Kristian Høgsberged568912006-12-19 19:58:35 -0500907 struct fw_ohci *ohci = ctx->ohci;
Stefan Richter4b6d51e2007-10-21 11:20:07 +0200908 dma_addr_t d_bus, uninitialized_var(payload_bus);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500909 struct driver_data *driver_data;
910 struct descriptor *d, *last;
911 __le32 *header;
Kristian Høgsberged568912006-12-19 19:58:35 -0500912 int z, tcode;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500913 u32 reg;
Kristian Høgsberged568912006-12-19 19:58:35 -0500914
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500915 d = context_get_descriptors(ctx, 4, &d_bus);
916 if (d == NULL) {
917 packet->ack = RCODE_SEND_ERROR;
918 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -0500919 }
920
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400921 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500922 d[0].res_count = cpu_to_le16(packet->timestamp);
923
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400924 /*
925 * The DMA format for asyncronous link packets is different
Kristian Høgsberged568912006-12-19 19:58:35 -0500926 * from the IEEE1394 layout, so shift the fields around
927 * accordingly. If header_length is 8, it's a PHY packet, to
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400928 * which we need to prepend an extra quadlet.
929 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500930
931 header = (__le32 *) &d[1];
Jay Fenlasonf8c22872009-03-05 19:08:40 +0100932 switch (packet->header_length) {
933 case 16:
934 case 12:
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500935 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
936 (packet->speed << 16));
937 header[1] = cpu_to_le32((packet->header[1] & 0xffff) |
938 (packet->header[0] & 0xffff0000));
939 header[2] = cpu_to_le32(packet->header[2]);
Kristian Høgsberged568912006-12-19 19:58:35 -0500940
941 tcode = (packet->header[0] >> 4) & 0x0f;
942 if (TCODE_IS_BLOCK_PACKET(tcode))
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500943 header[3] = cpu_to_le32(packet->header[3]);
Kristian Høgsberged568912006-12-19 19:58:35 -0500944 else
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500945 header[3] = (__force __le32) packet->header[3];
946
947 d[0].req_count = cpu_to_le16(packet->header_length);
Jay Fenlasonf8c22872009-03-05 19:08:40 +0100948 break;
949
950 case 8:
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500951 header[0] = cpu_to_le32((OHCI1394_phy_tcode << 4) |
952 (packet->speed << 16));
953 header[1] = cpu_to_le32(packet->header[0]);
954 header[2] = cpu_to_le32(packet->header[1]);
955 d[0].req_count = cpu_to_le16(12);
Jay Fenlasonf8c22872009-03-05 19:08:40 +0100956 break;
957
958 case 4:
959 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
960 (packet->speed << 16));
961 header[1] = cpu_to_le32(packet->header[0] & 0xffff0000);
962 d[0].req_count = cpu_to_le16(8);
963 break;
964
965 default:
966 /* BUG(); */
967 packet->ack = RCODE_SEND_ERROR;
968 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -0500969 }
970
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500971 driver_data = (struct driver_data *) &d[3];
972 driver_data->packet = packet;
Kristian Høgsberg20d11672007-03-26 19:18:19 -0400973 packet->driver_data = driver_data;
Jarod Wilsona186b4a2007-12-03 13:43:12 -0500974
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500975 if (packet->payload_length > 0) {
976 payload_bus =
977 dma_map_single(ohci->card.device, packet->payload,
978 packet->payload_length, DMA_TO_DEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -0700979 if (dma_mapping_error(ohci->card.device, payload_bus)) {
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500980 packet->ack = RCODE_SEND_ERROR;
981 return -1;
982 }
Stefan Richter19593ff2009-10-14 20:40:10 +0200983 packet->payload_bus = payload_bus;
984 packet->payload_mapped = true;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500985
986 d[2].req_count = cpu_to_le16(packet->payload_length);
987 d[2].data_address = cpu_to_le32(payload_bus);
988 last = &d[2];
989 z = 3;
990 } else {
991 last = &d[0];
992 z = 2;
993 }
994
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400995 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
996 DESCRIPTOR_IRQ_ALWAYS |
997 DESCRIPTOR_BRANCH_ALWAYS);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500998
Jarod Wilson76f73ca2008-04-07 22:32:33 +0200999 /*
1000 * If the controller and packet generations don't match, we need to
1001 * bail out and try again. If IntEvent.busReset is set, the AT context
1002 * is halted, so appending to the context and trying to run it is
1003 * futile. Most controllers do the right thing and just flush the AT
1004 * queue (per section 7.2.3.2 of the OHCI 1.1 specification), but
1005 * some controllers (like a JMicron JMB381 PCI-e) misbehave and wind
1006 * up stalling out. So we just bail out in software and try again
1007 * later, and everyone is happy.
1008 * FIXME: Document how the locking works.
1009 */
1010 if (ohci->generation != packet->generation ||
1011 reg_read(ohci, OHCI1394_IntEventSet) & OHCI1394_busReset) {
Stefan Richter19593ff2009-10-14 20:40:10 +02001012 if (packet->payload_mapped)
Stefan Richterab88ca42007-08-29 19:40:28 +02001013 dma_unmap_single(ohci->card.device, payload_bus,
1014 packet->payload_length, DMA_TO_DEVICE);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001015 packet->ack = RCODE_GENERATION;
1016 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001017 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001018
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001019 context_append(ctx, d, z, 4 - z);
Kristian Høgsberged568912006-12-19 19:58:35 -05001020
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001021 /* If the context isn't already running, start it up. */
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001022 reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
Kristian Høgsberg053b3082007-04-10 18:11:17 -04001023 if ((reg & CONTEXT_RUN) == 0)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001024 context_run(ctx, 0);
Kristian Høgsberged568912006-12-19 19:58:35 -05001025
1026 return 0;
1027}
1028
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001029static int handle_at_packet(struct context *context,
1030 struct descriptor *d,
1031 struct descriptor *last)
1032{
1033 struct driver_data *driver_data;
1034 struct fw_packet *packet;
1035 struct fw_ohci *ohci = context->ohci;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001036 int evt;
1037
1038 if (last->transfer_status == 0)
1039 /* This descriptor isn't done yet, stop iteration. */
1040 return 0;
1041
1042 driver_data = (struct driver_data *) &d[3];
1043 packet = driver_data->packet;
1044 if (packet == NULL)
1045 /* This packet was cancelled, just continue. */
1046 return 1;
1047
Stefan Richter19593ff2009-10-14 20:40:10 +02001048 if (packet->payload_mapped)
Stefan Richter1d1dc5e2008-12-10 00:20:38 +01001049 dma_unmap_single(ohci->card.device, packet->payload_bus,
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001050 packet->payload_length, DMA_TO_DEVICE);
1051
1052 evt = le16_to_cpu(last->transfer_status) & 0x1f;
1053 packet->timestamp = le16_to_cpu(last->res_count);
1054
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001055 log_ar_at_event('T', packet->speed, packet->header, evt);
1056
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001057 switch (evt) {
1058 case OHCI1394_evt_timeout:
1059 /* Async response transmit timed out. */
1060 packet->ack = RCODE_CANCELLED;
1061 break;
1062
1063 case OHCI1394_evt_flushed:
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001064 /*
1065 * The packet was flushed should give same error as
1066 * when we try to use a stale generation count.
1067 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001068 packet->ack = RCODE_GENERATION;
1069 break;
1070
1071 case OHCI1394_evt_missing_ack:
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001072 /*
1073 * Using a valid (current) generation count, but the
1074 * node is not on the bus or not sending acks.
1075 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001076 packet->ack = RCODE_NO_ACK;
1077 break;
1078
1079 case ACK_COMPLETE + 0x10:
1080 case ACK_PENDING + 0x10:
1081 case ACK_BUSY_X + 0x10:
1082 case ACK_BUSY_A + 0x10:
1083 case ACK_BUSY_B + 0x10:
1084 case ACK_DATA_ERROR + 0x10:
1085 case ACK_TYPE_ERROR + 0x10:
1086 packet->ack = evt - 0x10;
1087 break;
1088
1089 default:
1090 packet->ack = RCODE_SEND_ERROR;
1091 break;
1092 }
1093
1094 packet->callback(packet, &ohci->card, packet->ack);
1095
1096 return 1;
1097}
1098
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001099#define HEADER_GET_DESTINATION(q) (((q) >> 16) & 0xffff)
1100#define HEADER_GET_TCODE(q) (((q) >> 4) & 0x0f)
1101#define HEADER_GET_OFFSET_HIGH(q) (((q) >> 0) & 0xffff)
1102#define HEADER_GET_DATA_LENGTH(q) (((q) >> 16) & 0xffff)
1103#define HEADER_GET_EXTENDED_TCODE(q) (((q) >> 0) & 0xffff)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001104
Stefan Richter53dca512008-12-14 21:47:04 +01001105static void handle_local_rom(struct fw_ohci *ohci,
1106 struct fw_packet *packet, u32 csr)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001107{
1108 struct fw_packet response;
1109 int tcode, length, i;
1110
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001111 tcode = HEADER_GET_TCODE(packet->header[0]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001112 if (TCODE_IS_BLOCK_PACKET(tcode))
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001113 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001114 else
1115 length = 4;
1116
1117 i = csr - CSR_CONFIG_ROM;
1118 if (i + length > CONFIG_ROM_SIZE) {
1119 fw_fill_response(&response, packet->header,
1120 RCODE_ADDRESS_ERROR, NULL, 0);
1121 } else if (!TCODE_IS_READ_REQUEST(tcode)) {
1122 fw_fill_response(&response, packet->header,
1123 RCODE_TYPE_ERROR, NULL, 0);
1124 } else {
1125 fw_fill_response(&response, packet->header, RCODE_COMPLETE,
1126 (void *) ohci->config_rom + i, length);
1127 }
1128
1129 fw_core_handle_response(&ohci->card, &response);
1130}
1131
Stefan Richter53dca512008-12-14 21:47:04 +01001132static void handle_local_lock(struct fw_ohci *ohci,
1133 struct fw_packet *packet, u32 csr)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001134{
1135 struct fw_packet response;
1136 int tcode, length, ext_tcode, sel;
1137 __be32 *payload, lock_old;
1138 u32 lock_arg, lock_data;
1139
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001140 tcode = HEADER_GET_TCODE(packet->header[0]);
1141 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001142 payload = packet->payload;
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001143 ext_tcode = HEADER_GET_EXTENDED_TCODE(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001144
1145 if (tcode == TCODE_LOCK_REQUEST &&
1146 ext_tcode == EXTCODE_COMPARE_SWAP && length == 8) {
1147 lock_arg = be32_to_cpu(payload[0]);
1148 lock_data = be32_to_cpu(payload[1]);
1149 } else if (tcode == TCODE_READ_QUADLET_REQUEST) {
1150 lock_arg = 0;
1151 lock_data = 0;
1152 } else {
1153 fw_fill_response(&response, packet->header,
1154 RCODE_TYPE_ERROR, NULL, 0);
1155 goto out;
1156 }
1157
1158 sel = (csr - CSR_BUS_MANAGER_ID) / 4;
1159 reg_write(ohci, OHCI1394_CSRData, lock_data);
1160 reg_write(ohci, OHCI1394_CSRCompareData, lock_arg);
1161 reg_write(ohci, OHCI1394_CSRControl, sel);
1162
1163 if (reg_read(ohci, OHCI1394_CSRControl) & 0x80000000)
1164 lock_old = cpu_to_be32(reg_read(ohci, OHCI1394_CSRData));
1165 else
1166 fw_notify("swap not done yet\n");
1167
1168 fw_fill_response(&response, packet->header,
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04001169 RCODE_COMPLETE, &lock_old, sizeof(lock_old));
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001170 out:
1171 fw_core_handle_response(&ohci->card, &response);
1172}
1173
Stefan Richter53dca512008-12-14 21:47:04 +01001174static void handle_local_request(struct context *ctx, struct fw_packet *packet)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001175{
1176 u64 offset;
1177 u32 csr;
1178
Kristian Høgsberg473d28c2007-03-07 12:12:55 -05001179 if (ctx == &ctx->ohci->at_request_ctx) {
1180 packet->ack = ACK_PENDING;
1181 packet->callback(packet, &ctx->ohci->card, packet->ack);
1182 }
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001183
1184 offset =
1185 ((unsigned long long)
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001186 HEADER_GET_OFFSET_HIGH(packet->header[1]) << 32) |
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001187 packet->header[2];
1188 csr = offset - CSR_REGISTER_BASE;
1189
1190 /* Handle config rom reads. */
1191 if (csr >= CSR_CONFIG_ROM && csr < CSR_CONFIG_ROM_END)
1192 handle_local_rom(ctx->ohci, packet, csr);
1193 else switch (csr) {
1194 case CSR_BUS_MANAGER_ID:
1195 case CSR_BANDWIDTH_AVAILABLE:
1196 case CSR_CHANNELS_AVAILABLE_HI:
1197 case CSR_CHANNELS_AVAILABLE_LO:
1198 handle_local_lock(ctx->ohci, packet, csr);
1199 break;
1200 default:
1201 if (ctx == &ctx->ohci->at_request_ctx)
1202 fw_core_handle_request(&ctx->ohci->card, packet);
1203 else
1204 fw_core_handle_response(&ctx->ohci->card, packet);
1205 break;
1206 }
Kristian Høgsberg473d28c2007-03-07 12:12:55 -05001207
1208 if (ctx == &ctx->ohci->at_response_ctx) {
1209 packet->ack = ACK_COMPLETE;
1210 packet->callback(packet, &ctx->ohci->card, packet->ack);
1211 }
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001212}
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001213
Stefan Richter53dca512008-12-14 21:47:04 +01001214static void at_context_transmit(struct context *ctx, struct fw_packet *packet)
Kristian Høgsberged568912006-12-19 19:58:35 -05001215{
Kristian Høgsberged568912006-12-19 19:58:35 -05001216 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001217 int ret;
Kristian Høgsberged568912006-12-19 19:58:35 -05001218
1219 spin_lock_irqsave(&ctx->ohci->lock, flags);
1220
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001221 if (HEADER_GET_DESTINATION(packet->header[0]) == ctx->ohci->node_id &&
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001222 ctx->ohci->generation == packet->generation) {
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001223 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1224 handle_local_request(ctx, packet);
1225 return;
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001226 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001227
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001228 ret = at_context_queue_packet(ctx, packet);
Kristian Høgsberged568912006-12-19 19:58:35 -05001229 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1230
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001231 if (ret < 0)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001232 packet->callback(packet, &ctx->ohci->card, packet->ack);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001233
Kristian Høgsberged568912006-12-19 19:58:35 -05001234}
1235
1236static void bus_reset_tasklet(unsigned long data)
1237{
1238 struct fw_ohci *ohci = (struct fw_ohci *)data;
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001239 int self_id_count, i, j, reg;
Kristian Høgsberged568912006-12-19 19:58:35 -05001240 int generation, new_generation;
1241 unsigned long flags;
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001242 void *free_rom = NULL;
1243 dma_addr_t free_rom_bus = 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05001244
1245 reg = reg_read(ohci, OHCI1394_NodeID);
1246 if (!(reg & OHCI1394_NodeID_idValid)) {
Stefan Richter02ff8f82007-08-30 00:11:40 +02001247 fw_notify("node ID not valid, new bus reset in progress\n");
Kristian Høgsberged568912006-12-19 19:58:35 -05001248 return;
1249 }
Stefan Richter02ff8f82007-08-30 00:11:40 +02001250 if ((reg & OHCI1394_NodeID_nodeNumber) == 63) {
1251 fw_notify("malconfigured bus\n");
1252 return;
1253 }
1254 ohci->node_id = reg & (OHCI1394_NodeID_busNumber |
1255 OHCI1394_NodeID_nodeNumber);
Kristian Høgsberged568912006-12-19 19:58:35 -05001256
Stefan Richterc8a9a492008-03-19 21:40:32 +01001257 reg = reg_read(ohci, OHCI1394_SelfIDCount);
1258 if (reg & OHCI1394_SelfIDCount_selfIDError) {
1259 fw_notify("inconsistent self IDs\n");
1260 return;
1261 }
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001262 /*
1263 * The count in the SelfIDCount register is the number of
Kristian Høgsberged568912006-12-19 19:58:35 -05001264 * bytes in the self ID receive buffer. Since we also receive
1265 * the inverted quadlets and a header quadlet, we shift one
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001266 * bit extra to get the actual number of self IDs.
1267 */
Stefan Richter928ec5f2009-09-06 18:49:17 +02001268 self_id_count = (reg >> 3) & 0xff;
1269 if (self_id_count == 0 || self_id_count > 252) {
Stefan Richter016bf3d2008-03-19 22:05:02 +01001270 fw_notify("inconsistent self IDs\n");
1271 return;
1272 }
Stefan Richter11bf20a2008-03-01 02:47:15 +01001273 generation = (cond_le32_to_cpu(ohci->self_id_cpu[0]) >> 16) & 0xff;
Stefan Richteree71c2f2007-08-25 14:08:19 +02001274 rmb();
Kristian Høgsberged568912006-12-19 19:58:35 -05001275
1276 for (i = 1, j = 0; j < self_id_count; i += 2, j++) {
Stefan Richterc8a9a492008-03-19 21:40:32 +01001277 if (ohci->self_id_cpu[i] != ~ohci->self_id_cpu[i + 1]) {
1278 fw_notify("inconsistent self IDs\n");
1279 return;
1280 }
Stefan Richter11bf20a2008-03-01 02:47:15 +01001281 ohci->self_id_buffer[j] =
1282 cond_le32_to_cpu(ohci->self_id_cpu[i]);
Kristian Høgsberged568912006-12-19 19:58:35 -05001283 }
Stefan Richteree71c2f2007-08-25 14:08:19 +02001284 rmb();
Kristian Høgsberged568912006-12-19 19:58:35 -05001285
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001286 /*
1287 * Check the consistency of the self IDs we just read. The
Kristian Høgsberged568912006-12-19 19:58:35 -05001288 * problem we face is that a new bus reset can start while we
1289 * read out the self IDs from the DMA buffer. If this happens,
1290 * the DMA buffer will be overwritten with new self IDs and we
1291 * will read out inconsistent data. The OHCI specification
1292 * (section 11.2) recommends a technique similar to
1293 * linux/seqlock.h, where we remember the generation of the
1294 * self IDs in the buffer before reading them out and compare
1295 * it to the current generation after reading them out. If
1296 * the two generations match we know we have a consistent set
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001297 * of self IDs.
1298 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001299
1300 new_generation = (reg_read(ohci, OHCI1394_SelfIDCount) >> 16) & 0xff;
1301 if (new_generation != generation) {
1302 fw_notify("recursive bus reset detected, "
1303 "discarding self ids\n");
1304 return;
1305 }
1306
1307 /* FIXME: Document how the locking works. */
1308 spin_lock_irqsave(&ohci->lock, flags);
1309
1310 ohci->generation = generation;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001311 context_stop(&ohci->at_request_ctx);
1312 context_stop(&ohci->at_response_ctx);
Kristian Høgsberged568912006-12-19 19:58:35 -05001313 reg_write(ohci, OHCI1394_IntEventClear, OHCI1394_busReset);
1314
Stefan Richterd34316a2008-04-12 22:31:25 +02001315 if (ohci->bus_reset_packet_quirk)
1316 ohci->request_generation = generation;
1317
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001318 /*
1319 * This next bit is unrelated to the AT context stuff but we
Kristian Høgsberged568912006-12-19 19:58:35 -05001320 * have to do it under the spinlock also. If a new config rom
1321 * was set up before this reset, the old one is now no longer
1322 * in use and we can free it. Update the config rom pointers
1323 * to point to the current config rom and clear the
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001324 * next_config_rom pointer so a new udpate can take place.
1325 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001326
1327 if (ohci->next_config_rom != NULL) {
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001328 if (ohci->next_config_rom != ohci->config_rom) {
1329 free_rom = ohci->config_rom;
1330 free_rom_bus = ohci->config_rom_bus;
1331 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001332 ohci->config_rom = ohci->next_config_rom;
1333 ohci->config_rom_bus = ohci->next_config_rom_bus;
1334 ohci->next_config_rom = NULL;
1335
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001336 /*
1337 * Restore config_rom image and manually update
Kristian Høgsberged568912006-12-19 19:58:35 -05001338 * config_rom registers. Writing the header quadlet
1339 * will indicate that the config rom is ready, so we
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001340 * do that last.
1341 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001342 reg_write(ohci, OHCI1394_BusOptions,
1343 be32_to_cpu(ohci->config_rom[2]));
Stefan Richter8e859732009-10-08 00:41:59 +02001344 ohci->config_rom[0] = ohci->next_header;
1345 reg_write(ohci, OHCI1394_ConfigROMhdr,
1346 be32_to_cpu(ohci->next_header));
Kristian Høgsberged568912006-12-19 19:58:35 -05001347 }
1348
Stefan Richter080de8c2008-02-28 20:54:43 +01001349#ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
1350 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, ~0);
1351 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, ~0);
1352#endif
1353
Kristian Høgsberged568912006-12-19 19:58:35 -05001354 spin_unlock_irqrestore(&ohci->lock, flags);
1355
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001356 if (free_rom)
1357 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1358 free_rom, free_rom_bus);
1359
Stefan Richter08ddb2f2008-04-11 00:51:15 +02001360 log_selfids(ohci->node_id, generation,
1361 self_id_count, ohci->self_id_buffer);
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001362
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001363 fw_core_handle_bus_reset(&ohci->card, ohci->node_id, generation,
Kristian Høgsberged568912006-12-19 19:58:35 -05001364 self_id_count, ohci->self_id_buffer);
1365}
1366
1367static irqreturn_t irq_handler(int irq, void *data)
1368{
1369 struct fw_ohci *ohci = data;
Stefan Richter168cf9a2010-02-14 18:49:18 +01001370 u32 event, iso_event;
Kristian Høgsberged568912006-12-19 19:58:35 -05001371 int i;
1372
1373 event = reg_read(ohci, OHCI1394_IntEventClear);
1374
Stefan Richtera5159582007-06-09 19:31:14 +02001375 if (!event || !~event)
Kristian Høgsberged568912006-12-19 19:58:35 -05001376 return IRQ_NONE;
1377
Stefan Richtera007bb82008-04-07 22:33:35 +02001378 /* busReset must not be cleared yet, see OHCI 1.1 clause 7.2.3.2 */
1379 reg_write(ohci, OHCI1394_IntEventClear, event & ~OHCI1394_busReset);
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001380 log_irqs(event);
Kristian Høgsberged568912006-12-19 19:58:35 -05001381
1382 if (event & OHCI1394_selfIDComplete)
1383 tasklet_schedule(&ohci->bus_reset_tasklet);
1384
1385 if (event & OHCI1394_RQPkt)
1386 tasklet_schedule(&ohci->ar_request_ctx.tasklet);
1387
1388 if (event & OHCI1394_RSPkt)
1389 tasklet_schedule(&ohci->ar_response_ctx.tasklet);
1390
1391 if (event & OHCI1394_reqTxComplete)
1392 tasklet_schedule(&ohci->at_request_ctx.tasklet);
1393
1394 if (event & OHCI1394_respTxComplete)
1395 tasklet_schedule(&ohci->at_response_ctx.tasklet);
1396
Kristian Høgsbergc8894752007-02-16 17:34:36 -05001397 iso_event = reg_read(ohci, OHCI1394_IsoRecvIntEventClear);
Kristian Høgsberged568912006-12-19 19:58:35 -05001398 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, iso_event);
1399
1400 while (iso_event) {
1401 i = ffs(iso_event) - 1;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001402 tasklet_schedule(&ohci->ir_context_list[i].context.tasklet);
Kristian Høgsberged568912006-12-19 19:58:35 -05001403 iso_event &= ~(1 << i);
1404 }
1405
Kristian Høgsbergc8894752007-02-16 17:34:36 -05001406 iso_event = reg_read(ohci, OHCI1394_IsoXmitIntEventClear);
Kristian Høgsberged568912006-12-19 19:58:35 -05001407 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, iso_event);
1408
1409 while (iso_event) {
1410 i = ffs(iso_event) - 1;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001411 tasklet_schedule(&ohci->it_context_list[i].context.tasklet);
Kristian Høgsberged568912006-12-19 19:58:35 -05001412 iso_event &= ~(1 << i);
1413 }
1414
Jarod Wilson75f78322008-04-03 17:18:23 -04001415 if (unlikely(event & OHCI1394_regAccessFail))
1416 fw_error("Register access failure - "
1417 "please notify linux1394-devel@lists.sf.net\n");
1418
Stefan Richtere524f6162007-08-20 21:58:30 +02001419 if (unlikely(event & OHCI1394_postedWriteErr))
1420 fw_error("PCI posted write error\n");
1421
Stefan Richterbb9f2202007-12-22 22:14:52 +01001422 if (unlikely(event & OHCI1394_cycleTooLong)) {
1423 if (printk_ratelimit())
1424 fw_notify("isochronous cycle too long\n");
1425 reg_write(ohci, OHCI1394_LinkControlSet,
1426 OHCI1394_LinkControl_cycleMaster);
1427 }
1428
Jay Fenlason5ed1f322009-11-17 12:29:17 -05001429 if (unlikely(event & OHCI1394_cycleInconsistent)) {
1430 /*
1431 * We need to clear this event bit in order to make
1432 * cycleMatch isochronous I/O work. In theory we should
1433 * stop active cycleMatch iso contexts now and restart
1434 * them at least two cycles later. (FIXME?)
1435 */
1436 if (printk_ratelimit())
1437 fw_notify("isochronous cycle inconsistent\n");
1438 }
1439
Kristian Høgsberged568912006-12-19 19:58:35 -05001440 return IRQ_HANDLED;
1441}
1442
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001443static int software_reset(struct fw_ohci *ohci)
1444{
1445 int i;
1446
1447 reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_softReset);
1448
1449 for (i = 0; i < OHCI_LOOP_COUNT; i++) {
1450 if ((reg_read(ohci, OHCI1394_HCControlSet) &
1451 OHCI1394_HCControl_softReset) == 0)
1452 return 0;
1453 msleep(1);
1454 }
1455
1456 return -EBUSY;
1457}
1458
Stefan Richter8e859732009-10-08 00:41:59 +02001459static void copy_config_rom(__be32 *dest, const __be32 *src, size_t length)
1460{
1461 size_t size = length * 4;
1462
1463 memcpy(dest, src, size);
1464 if (size < CONFIG_ROM_SIZE)
1465 memset(&dest[length], 0, CONFIG_ROM_SIZE - size);
1466}
1467
1468static int ohci_enable(struct fw_card *card,
1469 const __be32 *config_rom, size_t length)
Kristian Høgsberged568912006-12-19 19:58:35 -05001470{
1471 struct fw_ohci *ohci = fw_ohci(card);
1472 struct pci_dev *dev = to_pci_dev(card->device);
Jarod Wilson02214722008-03-28 10:02:50 -04001473 u32 lps;
1474 int i;
Kristian Høgsberged568912006-12-19 19:58:35 -05001475
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001476 if (software_reset(ohci)) {
1477 fw_error("Failed to reset ohci card.\n");
1478 return -EBUSY;
1479 }
1480
1481 /*
1482 * Now enable LPS, which we need in order to start accessing
1483 * most of the registers. In fact, on some cards (ALI M5251),
1484 * accessing registers in the SClk domain without LPS enabled
1485 * will lock up the machine. Wait 50msec to make sure we have
Jarod Wilson02214722008-03-28 10:02:50 -04001486 * full link enabled. However, with some cards (well, at least
1487 * a JMicron PCIe card), we have to try again sometimes.
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001488 */
1489 reg_write(ohci, OHCI1394_HCControlSet,
1490 OHCI1394_HCControl_LPS |
1491 OHCI1394_HCControl_postedWriteEnable);
1492 flush_writes(ohci);
Jarod Wilson02214722008-03-28 10:02:50 -04001493
1494 for (lps = 0, i = 0; !lps && i < 3; i++) {
1495 msleep(50);
1496 lps = reg_read(ohci, OHCI1394_HCControlSet) &
1497 OHCI1394_HCControl_LPS;
1498 }
1499
1500 if (!lps) {
1501 fw_error("Failed to set Link Power Status\n");
1502 return -EIO;
1503 }
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001504
1505 reg_write(ohci, OHCI1394_HCControlClear,
1506 OHCI1394_HCControl_noByteSwapData);
1507
Stefan Richteraffc9c22008-06-05 20:50:53 +02001508 reg_write(ohci, OHCI1394_SelfIDBuffer, ohci->self_id_bus);
Stefan Richtere896ec42008-06-05 20:49:38 +02001509 reg_write(ohci, OHCI1394_LinkControlClear,
1510 OHCI1394_LinkControl_rcvPhyPkt);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001511 reg_write(ohci, OHCI1394_LinkControlSet,
1512 OHCI1394_LinkControl_rcvSelfID |
1513 OHCI1394_LinkControl_cycleTimerEnable |
1514 OHCI1394_LinkControl_cycleMaster);
1515
1516 reg_write(ohci, OHCI1394_ATRetries,
1517 OHCI1394_MAX_AT_REQ_RETRIES |
1518 (OHCI1394_MAX_AT_RESP_RETRIES << 4) |
1519 (OHCI1394_MAX_PHYS_RESP_RETRIES << 8));
1520
1521 ar_context_run(&ohci->ar_request_ctx);
1522 ar_context_run(&ohci->ar_response_ctx);
1523
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001524 reg_write(ohci, OHCI1394_PhyUpperBound, 0x00010000);
1525 reg_write(ohci, OHCI1394_IntEventClear, ~0);
1526 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
1527 reg_write(ohci, OHCI1394_IntMaskSet,
1528 OHCI1394_selfIDComplete |
1529 OHCI1394_RQPkt | OHCI1394_RSPkt |
1530 OHCI1394_reqTxComplete | OHCI1394_respTxComplete |
1531 OHCI1394_isochRx | OHCI1394_isochTx |
Stefan Richterbb9f2202007-12-22 22:14:52 +01001532 OHCI1394_postedWriteErr | OHCI1394_cycleTooLong |
Stefan Richter168cf9a2010-02-14 18:49:18 +01001533 OHCI1394_cycleInconsistent | OHCI1394_regAccessFail |
Jarod Wilson75f78322008-04-03 17:18:23 -04001534 OHCI1394_masterIntEnable);
Stefan Richtera007bb82008-04-07 22:33:35 +02001535 if (param_debug & OHCI_PARAM_DEBUG_BUSRESETS)
1536 reg_write(ohci, OHCI1394_IntMaskSet, OHCI1394_busReset);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001537
1538 /* Activate link_on bit and contender bit in our self ID packets.*/
1539 if (ohci_update_phy_reg(card, 4, 0,
1540 PHY_LINK_ACTIVE | PHY_CONTENDER) < 0)
1541 return -EIO;
1542
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001543 /*
1544 * When the link is not yet enabled, the atomic config rom
Kristian Høgsberged568912006-12-19 19:58:35 -05001545 * update mechanism described below in ohci_set_config_rom()
1546 * is not active. We have to update ConfigRomHeader and
1547 * BusOptions manually, and the write to ConfigROMmap takes
1548 * effect immediately. We tie this to the enabling of the
1549 * link, so we have a valid config rom before enabling - the
1550 * OHCI requires that ConfigROMhdr and BusOptions have valid
1551 * values before enabling.
1552 *
1553 * However, when the ConfigROMmap is written, some controllers
1554 * always read back quadlets 0 and 2 from the config rom to
1555 * the ConfigRomHeader and BusOptions registers on bus reset.
1556 * They shouldn't do that in this initial case where the link
1557 * isn't enabled. This means we have to use the same
1558 * workaround here, setting the bus header to 0 and then write
1559 * the right values in the bus reset tasklet.
1560 */
1561
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001562 if (config_rom) {
1563 ohci->next_config_rom =
1564 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1565 &ohci->next_config_rom_bus,
1566 GFP_KERNEL);
1567 if (ohci->next_config_rom == NULL)
1568 return -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05001569
Stefan Richter8e859732009-10-08 00:41:59 +02001570 copy_config_rom(ohci->next_config_rom, config_rom, length);
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001571 } else {
1572 /*
1573 * In the suspend case, config_rom is NULL, which
1574 * means that we just reuse the old config rom.
1575 */
1576 ohci->next_config_rom = ohci->config_rom;
1577 ohci->next_config_rom_bus = ohci->config_rom_bus;
1578 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001579
Stefan Richter8e859732009-10-08 00:41:59 +02001580 ohci->next_header = ohci->next_config_rom[0];
Kristian Høgsberged568912006-12-19 19:58:35 -05001581 ohci->next_config_rom[0] = 0;
1582 reg_write(ohci, OHCI1394_ConfigROMhdr, 0);
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001583 reg_write(ohci, OHCI1394_BusOptions,
1584 be32_to_cpu(ohci->next_config_rom[2]));
Kristian Høgsberged568912006-12-19 19:58:35 -05001585 reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
1586
1587 reg_write(ohci, OHCI1394_AsReqFilterHiSet, 0x80000000);
1588
1589 if (request_irq(dev->irq, irq_handler,
Thomas Gleixner65efffa2007-03-05 18:19:51 -08001590 IRQF_SHARED, ohci_driver_name, ohci)) {
Kristian Høgsberged568912006-12-19 19:58:35 -05001591 fw_error("Failed to allocate shared interrupt %d.\n",
1592 dev->irq);
1593 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1594 ohci->config_rom, ohci->config_rom_bus);
1595 return -EIO;
1596 }
1597
1598 reg_write(ohci, OHCI1394_HCControlSet,
1599 OHCI1394_HCControl_linkEnable |
1600 OHCI1394_HCControl_BIBimageValid);
1601 flush_writes(ohci);
1602
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001603 /*
1604 * We are ready to go, initiate bus reset to finish the
1605 * initialization.
1606 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001607
1608 fw_core_initiate_bus_reset(&ohci->card, 1);
1609
1610 return 0;
1611}
1612
Stefan Richter53dca512008-12-14 21:47:04 +01001613static int ohci_set_config_rom(struct fw_card *card,
Stefan Richter8e859732009-10-08 00:41:59 +02001614 const __be32 *config_rom, size_t length)
Kristian Høgsberged568912006-12-19 19:58:35 -05001615{
1616 struct fw_ohci *ohci;
1617 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001618 int ret = -EBUSY;
Kristian Høgsberged568912006-12-19 19:58:35 -05001619 __be32 *next_config_rom;
Stefan Richterf5101d582008-03-14 00:27:49 +01001620 dma_addr_t uninitialized_var(next_config_rom_bus);
Kristian Høgsberged568912006-12-19 19:58:35 -05001621
1622 ohci = fw_ohci(card);
1623
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001624 /*
1625 * When the OHCI controller is enabled, the config rom update
Kristian Høgsberged568912006-12-19 19:58:35 -05001626 * mechanism is a bit tricky, but easy enough to use. See
1627 * section 5.5.6 in the OHCI specification.
1628 *
1629 * The OHCI controller caches the new config rom address in a
1630 * shadow register (ConfigROMmapNext) and needs a bus reset
1631 * for the changes to take place. When the bus reset is
1632 * detected, the controller loads the new values for the
1633 * ConfigRomHeader and BusOptions registers from the specified
1634 * config rom and loads ConfigROMmap from the ConfigROMmapNext
1635 * shadow register. All automatically and atomically.
1636 *
1637 * Now, there's a twist to this story. The automatic load of
1638 * ConfigRomHeader and BusOptions doesn't honor the
1639 * noByteSwapData bit, so with a be32 config rom, the
1640 * controller will load be32 values in to these registers
1641 * during the atomic update, even on litte endian
1642 * architectures. The workaround we use is to put a 0 in the
1643 * header quadlet; 0 is endian agnostic and means that the
1644 * config rom isn't ready yet. In the bus reset tasklet we
1645 * then set up the real values for the two registers.
1646 *
1647 * We use ohci->lock to avoid racing with the code that sets
1648 * ohci->next_config_rom to NULL (see bus_reset_tasklet).
1649 */
1650
1651 next_config_rom =
1652 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1653 &next_config_rom_bus, GFP_KERNEL);
1654 if (next_config_rom == NULL)
1655 return -ENOMEM;
1656
1657 spin_lock_irqsave(&ohci->lock, flags);
1658
1659 if (ohci->next_config_rom == NULL) {
1660 ohci->next_config_rom = next_config_rom;
1661 ohci->next_config_rom_bus = next_config_rom_bus;
1662
Stefan Richter8e859732009-10-08 00:41:59 +02001663 copy_config_rom(ohci->next_config_rom, config_rom, length);
Kristian Høgsberged568912006-12-19 19:58:35 -05001664
1665 ohci->next_header = config_rom[0];
1666 ohci->next_config_rom[0] = 0;
1667
1668 reg_write(ohci, OHCI1394_ConfigROMmap,
1669 ohci->next_config_rom_bus);
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001670 ret = 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05001671 }
1672
1673 spin_unlock_irqrestore(&ohci->lock, flags);
1674
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001675 /*
1676 * Now initiate a bus reset to have the changes take
Kristian Høgsberged568912006-12-19 19:58:35 -05001677 * effect. We clean up the old config rom memory and DMA
1678 * mappings in the bus reset tasklet, since the OHCI
1679 * controller could need to access it before the bus reset
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001680 * takes effect.
1681 */
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001682 if (ret == 0)
Kristian Høgsberged568912006-12-19 19:58:35 -05001683 fw_core_initiate_bus_reset(&ohci->card, 1);
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001684 else
1685 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1686 next_config_rom, next_config_rom_bus);
Kristian Høgsberged568912006-12-19 19:58:35 -05001687
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001688 return ret;
Kristian Høgsberged568912006-12-19 19:58:35 -05001689}
1690
1691static void ohci_send_request(struct fw_card *card, struct fw_packet *packet)
1692{
1693 struct fw_ohci *ohci = fw_ohci(card);
1694
1695 at_context_transmit(&ohci->at_request_ctx, packet);
1696}
1697
1698static void ohci_send_response(struct fw_card *card, struct fw_packet *packet)
1699{
1700 struct fw_ohci *ohci = fw_ohci(card);
1701
1702 at_context_transmit(&ohci->at_response_ctx, packet);
1703}
1704
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001705static int ohci_cancel_packet(struct fw_card *card, struct fw_packet *packet)
1706{
1707 struct fw_ohci *ohci = fw_ohci(card);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001708 struct context *ctx = &ohci->at_request_ctx;
1709 struct driver_data *driver_data = packet->driver_data;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001710 int ret = -ENOENT;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001711
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001712 tasklet_disable(&ctx->tasklet);
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001713
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001714 if (packet->ack != 0)
1715 goto out;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001716
Stefan Richter19593ff2009-10-14 20:40:10 +02001717 if (packet->payload_mapped)
Stefan Richter1d1dc5e2008-12-10 00:20:38 +01001718 dma_unmap_single(ohci->card.device, packet->payload_bus,
1719 packet->payload_length, DMA_TO_DEVICE);
1720
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001721 log_ar_at_event('T', packet->speed, packet->header, 0x20);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001722 driver_data->packet = NULL;
1723 packet->ack = RCODE_CANCELLED;
1724 packet->callback(packet, &ohci->card, packet->ack);
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001725 ret = 0;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001726 out:
1727 tasklet_enable(&ctx->tasklet);
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001728
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001729 return ret;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001730}
1731
Stefan Richter53dca512008-12-14 21:47:04 +01001732static int ohci_enable_phys_dma(struct fw_card *card,
1733 int node_id, int generation)
Kristian Høgsberged568912006-12-19 19:58:35 -05001734{
Stefan Richter080de8c2008-02-28 20:54:43 +01001735#ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
1736 return 0;
1737#else
Kristian Høgsberged568912006-12-19 19:58:35 -05001738 struct fw_ohci *ohci = fw_ohci(card);
1739 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001740 int n, ret = 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05001741
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001742 /*
1743 * FIXME: Make sure this bitmask is cleared when we clear the busReset
1744 * interrupt bit. Clear physReqResourceAllBuses on bus reset.
1745 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001746
1747 spin_lock_irqsave(&ohci->lock, flags);
1748
1749 if (ohci->generation != generation) {
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001750 ret = -ESTALE;
Kristian Høgsberged568912006-12-19 19:58:35 -05001751 goto out;
1752 }
1753
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001754 /*
1755 * Note, if the node ID contains a non-local bus ID, physical DMA is
1756 * enabled for _all_ nodes on remote buses.
1757 */
Stefan Richter907293d2007-01-23 21:11:43 +01001758
1759 n = (node_id & 0xffc0) == LOCAL_BUS ? node_id & 0x3f : 63;
1760 if (n < 32)
1761 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, 1 << n);
1762 else
1763 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, 1 << (n - 32));
1764
Kristian Høgsberged568912006-12-19 19:58:35 -05001765 flush_writes(ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -05001766 out:
Stefan Richter6cad95f2007-01-21 20:46:45 +01001767 spin_unlock_irqrestore(&ohci->lock, flags);
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001768
1769 return ret;
Stefan Richter080de8c2008-02-28 20:54:43 +01001770#endif /* CONFIG_FIREWIRE_OHCI_REMOTE_DMA */
Kristian Høgsberged568912006-12-19 19:58:35 -05001771}
Stefan Richter373b2ed2007-03-04 14:45:18 +01001772
Stefan Richter4a9bde92010-02-20 22:24:43 +01001773static u32 cycle_timer_ticks(u32 cycle_timer)
Clemens Ladischb6775322010-01-20 09:58:02 +01001774{
1775 u32 ticks;
1776
1777 ticks = cycle_timer & 0xfff;
1778 ticks += 3072 * ((cycle_timer >> 12) & 0x1fff);
1779 ticks += (3072 * 8000) * (cycle_timer >> 25);
Stefan Richter4a9bde92010-02-20 22:24:43 +01001780
Clemens Ladischb6775322010-01-20 09:58:02 +01001781 return ticks;
1782}
1783
Stefan Richter4a9bde92010-02-20 22:24:43 +01001784/*
1785 * Some controllers exhibit one or more of the following bugs when updating the
1786 * iso cycle timer register:
1787 * - When the lowest six bits are wrapping around to zero, a read that happens
1788 * at the same time will return garbage in the lowest ten bits.
1789 * - When the cycleOffset field wraps around to zero, the cycleCount field is
1790 * not incremented for about 60 ns.
1791 * - Occasionally, the entire register reads zero.
1792 *
1793 * To catch these, we read the register three times and ensure that the
1794 * difference between each two consecutive reads is approximately the same, i.e.
1795 * less than twice the other. Furthermore, any negative difference indicates an
1796 * error. (A PCI read should take at least 20 ticks of the 24.576 MHz timer to
1797 * execute, so we have enough precision to compute the ratio of the differences.)
1798 */
Stefan Richter168cf9a2010-02-14 18:49:18 +01001799static u32 ohci_get_cycle_time(struct fw_card *card)
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05001800{
1801 struct fw_ohci *ohci = fw_ohci(card);
Clemens Ladischb6775322010-01-20 09:58:02 +01001802 u32 c0, c1, c2;
1803 u32 t0, t1, t2;
1804 s32 diff01, diff12;
Stefan Richter4a9bde92010-02-20 22:24:43 +01001805 int i;
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05001806
Stefan Richter4a9bde92010-02-20 22:24:43 +01001807 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1808
1809 if (ohci->iso_cycle_timer_quirk) {
1810 i = 0;
1811 c1 = c2;
Clemens Ladischb6775322010-01-20 09:58:02 +01001812 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
Clemens Ladischb6775322010-01-20 09:58:02 +01001813 do {
Stefan Richter4a9bde92010-02-20 22:24:43 +01001814 c0 = c1;
1815 c1 = c2;
Clemens Ladischb6775322010-01-20 09:58:02 +01001816 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1817 t0 = cycle_timer_ticks(c0);
1818 t1 = cycle_timer_ticks(c1);
1819 t2 = cycle_timer_ticks(c2);
1820 diff01 = t1 - t0;
1821 diff12 = t2 - t1;
Stefan Richter4a9bde92010-02-20 22:24:43 +01001822 } while ((diff01 <= 0 || diff12 <= 0 ||
1823 diff01 / diff12 >= 2 || diff12 / diff01 >= 2)
1824 && i++ < 20);
Clemens Ladischb6775322010-01-20 09:58:02 +01001825 }
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05001826
Stefan Richter168cf9a2010-02-14 18:49:18 +01001827 return c2;
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05001828}
1829
David Moore1aa292b2008-07-22 23:23:40 -07001830static void copy_iso_headers(struct iso_context *ctx, void *p)
1831{
1832 int i = ctx->header_length;
1833
1834 if (i + ctx->base.header_size > PAGE_SIZE)
1835 return;
1836
1837 /*
1838 * The iso header is byteswapped to little endian by
1839 * the controller, but the remaining header quadlets
1840 * are big endian. We want to present all the headers
1841 * as big endian, so we have to swap the first quadlet.
1842 */
1843 if (ctx->base.header_size > 0)
1844 *(u32 *) (ctx->header + i) = __swab32(*(u32 *) (p + 4));
1845 if (ctx->base.header_size > 4)
1846 *(u32 *) (ctx->header + i + 4) = __swab32(*(u32 *) p);
1847 if (ctx->base.header_size > 8)
1848 memcpy(ctx->header + i + 8, p + 8, ctx->base.header_size - 8);
1849 ctx->header_length += ctx->base.header_size;
1850}
1851
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001852static int handle_ir_packet_per_buffer(struct context *context,
1853 struct descriptor *d,
1854 struct descriptor *last)
1855{
1856 struct iso_context *ctx =
1857 container_of(context, struct iso_context, context);
David Moorebcee8932007-12-19 15:26:38 -05001858 struct descriptor *pd;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001859 __le32 *ir_header;
David Moorebcee8932007-12-19 15:26:38 -05001860 void *p;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001861
David Moorebcee8932007-12-19 15:26:38 -05001862 for (pd = d; pd <= last; pd++) {
1863 if (pd->transfer_status)
1864 break;
1865 }
1866 if (pd > last)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001867 /* Descriptor(s) not done yet, stop iteration */
1868 return 0;
1869
David Moore1aa292b2008-07-22 23:23:40 -07001870 p = last + 1;
1871 copy_iso_headers(ctx, p);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001872
David Moorebcee8932007-12-19 15:26:38 -05001873 if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
1874 ir_header = (__le32 *) p;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001875 ctx->base.callback(&ctx->base,
1876 le32_to_cpu(ir_header[0]) & 0xffff,
1877 ctx->header_length, ctx->header,
1878 ctx->base.callback_data);
1879 ctx->header_length = 0;
1880 }
1881
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001882 return 1;
1883}
1884
Kristian Høgsberg30200732007-02-16 17:34:39 -05001885static int handle_it_packet(struct context *context,
1886 struct descriptor *d,
1887 struct descriptor *last)
Kristian Høgsberged568912006-12-19 19:58:35 -05001888{
Kristian Høgsberg30200732007-02-16 17:34:39 -05001889 struct iso_context *ctx =
1890 container_of(context, struct iso_context, context);
Jay Fenlason31769ce2009-11-21 00:05:56 +01001891 int i;
1892 struct descriptor *pd;
Stefan Richter373b2ed2007-03-04 14:45:18 +01001893
Jay Fenlason31769ce2009-11-21 00:05:56 +01001894 for (pd = d; pd <= last; pd++)
1895 if (pd->transfer_status)
1896 break;
1897 if (pd > last)
1898 /* Descriptor(s) not done yet, stop iteration */
Kristian Høgsberg30200732007-02-16 17:34:39 -05001899 return 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05001900
Jay Fenlason31769ce2009-11-21 00:05:56 +01001901 i = ctx->header_length;
1902 if (i + 4 < PAGE_SIZE) {
1903 /* Present this value as big-endian to match the receive code */
1904 *(__be32 *)(ctx->header + i) = cpu_to_be32(
1905 ((u32)le16_to_cpu(pd->transfer_status) << 16) |
1906 le16_to_cpu(pd->res_count));
1907 ctx->header_length += 4;
1908 }
1909 if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001910 ctx->base.callback(&ctx->base, le16_to_cpu(last->res_count),
Jay Fenlason31769ce2009-11-21 00:05:56 +01001911 ctx->header_length, ctx->header,
1912 ctx->base.callback_data);
1913 ctx->header_length = 0;
1914 }
Kristian Høgsberg30200732007-02-16 17:34:39 -05001915 return 1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001916}
1917
Stefan Richter53dca512008-12-14 21:47:04 +01001918static struct fw_iso_context *ohci_allocate_iso_context(struct fw_card *card,
Stefan Richter4817ed22008-12-21 16:39:46 +01001919 int type, int channel, size_t header_size)
Kristian Høgsberged568912006-12-19 19:58:35 -05001920{
1921 struct fw_ohci *ohci = fw_ohci(card);
1922 struct iso_context *ctx, *list;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001923 descriptor_callback_t callback;
Stefan Richter4817ed22008-12-21 16:39:46 +01001924 u64 *channels, dont_care = ~0ULL;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001925 u32 *mask, regs;
Kristian Høgsberged568912006-12-19 19:58:35 -05001926 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001927 int index, ret = -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05001928
1929 if (type == FW_ISO_CONTEXT_TRANSMIT) {
Stefan Richter4817ed22008-12-21 16:39:46 +01001930 channels = &dont_care;
Kristian Høgsberged568912006-12-19 19:58:35 -05001931 mask = &ohci->it_context_mask;
1932 list = ohci->it_context_list;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001933 callback = handle_it_packet;
Kristian Høgsberged568912006-12-19 19:58:35 -05001934 } else {
Stefan Richter4817ed22008-12-21 16:39:46 +01001935 channels = &ohci->ir_context_channels;
Stefan Richter373b2ed2007-03-04 14:45:18 +01001936 mask = &ohci->ir_context_mask;
1937 list = ohci->ir_context_list;
Stefan Richter6498ba02010-02-21 17:57:05 +01001938 callback = handle_ir_packet_per_buffer;
Kristian Høgsberged568912006-12-19 19:58:35 -05001939 }
1940
1941 spin_lock_irqsave(&ohci->lock, flags);
Stefan Richter4817ed22008-12-21 16:39:46 +01001942 index = *channels & 1ULL << channel ? ffs(*mask) - 1 : -1;
1943 if (index >= 0) {
1944 *channels &= ~(1ULL << channel);
Kristian Høgsberged568912006-12-19 19:58:35 -05001945 *mask &= ~(1 << index);
Stefan Richter4817ed22008-12-21 16:39:46 +01001946 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001947 spin_unlock_irqrestore(&ohci->lock, flags);
1948
1949 if (index < 0)
1950 return ERR_PTR(-EBUSY);
1951
Stefan Richter373b2ed2007-03-04 14:45:18 +01001952 if (type == FW_ISO_CONTEXT_TRANSMIT)
1953 regs = OHCI1394_IsoXmitContextBase(index);
1954 else
1955 regs = OHCI1394_IsoRcvContextBase(index);
1956
Kristian Høgsberged568912006-12-19 19:58:35 -05001957 ctx = &list[index];
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04001958 memset(ctx, 0, sizeof(*ctx));
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001959 ctx->header_length = 0;
1960 ctx->header = (void *) __get_free_page(GFP_KERNEL);
1961 if (ctx->header == NULL)
1962 goto out;
1963
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001964 ret = context_init(&ctx->context, ohci, regs, callback);
1965 if (ret < 0)
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001966 goto out_with_header;
Kristian Høgsberged568912006-12-19 19:58:35 -05001967
1968 return &ctx->base;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001969
1970 out_with_header:
1971 free_page((unsigned long)ctx->header);
1972 out:
1973 spin_lock_irqsave(&ohci->lock, flags);
1974 *mask |= 1 << index;
1975 spin_unlock_irqrestore(&ohci->lock, flags);
1976
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001977 return ERR_PTR(ret);
Kristian Høgsberged568912006-12-19 19:58:35 -05001978}
1979
Kristian Høgsbergeb0306e2007-03-14 17:34:54 -04001980static int ohci_start_iso(struct fw_iso_context *base,
1981 s32 cycle, u32 sync, u32 tags)
Kristian Høgsberged568912006-12-19 19:58:35 -05001982{
Stefan Richter373b2ed2007-03-04 14:45:18 +01001983 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberg30200732007-02-16 17:34:39 -05001984 struct fw_ohci *ohci = ctx->context.ohci;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04001985 u32 control, match;
Kristian Høgsberged568912006-12-19 19:58:35 -05001986 int index;
1987
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001988 if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
1989 index = ctx - ohci->it_context_list;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04001990 match = 0;
1991 if (cycle >= 0)
1992 match = IT_CONTEXT_CYCLE_MATCH_ENABLE |
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001993 (cycle & 0x7fff) << 16;
Kristian Høgsberg21efb3c2007-02-16 17:34:50 -05001994
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001995 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 1 << index);
1996 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, 1 << index);
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04001997 context_run(&ctx->context, match);
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001998 } else {
1999 index = ctx - ohci->ir_context_list;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002000 control = IR_CONTEXT_ISOCH_HEADER;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04002001 match = (tags << 28) | (sync << 8) | ctx->base.channel;
2002 if (cycle >= 0) {
2003 match |= (cycle & 0x07fff) << 12;
2004 control |= IR_CONTEXT_CYCLE_MATCH_ENABLE;
2005 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002006
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002007 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 1 << index);
2008 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, 1 << index);
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002009 reg_write(ohci, CONTEXT_MATCH(ctx->context.regs), match);
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04002010 context_run(&ctx->context, control);
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002011 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002012
2013 return 0;
2014}
2015
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002016static int ohci_stop_iso(struct fw_iso_context *base)
2017{
2018 struct fw_ohci *ohci = fw_ohci(base->card);
Stefan Richter373b2ed2007-03-04 14:45:18 +01002019 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002020 int index;
2021
2022 if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
2023 index = ctx - ohci->it_context_list;
2024 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 1 << index);
2025 } else {
2026 index = ctx - ohci->ir_context_list;
2027 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 1 << index);
2028 }
2029 flush_writes(ohci);
2030 context_stop(&ctx->context);
2031
2032 return 0;
2033}
2034
Kristian Høgsberged568912006-12-19 19:58:35 -05002035static void ohci_free_iso_context(struct fw_iso_context *base)
2036{
2037 struct fw_ohci *ohci = fw_ohci(base->card);
Stefan Richter373b2ed2007-03-04 14:45:18 +01002038 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberged568912006-12-19 19:58:35 -05002039 unsigned long flags;
2040 int index;
2041
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002042 ohci_stop_iso(base);
2043 context_release(&ctx->context);
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002044 free_page((unsigned long)ctx->header);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002045
Kristian Høgsberged568912006-12-19 19:58:35 -05002046 spin_lock_irqsave(&ohci->lock, flags);
2047
2048 if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
2049 index = ctx - ohci->it_context_list;
Kristian Høgsberged568912006-12-19 19:58:35 -05002050 ohci->it_context_mask |= 1 << index;
2051 } else {
2052 index = ctx - ohci->ir_context_list;
Kristian Høgsberged568912006-12-19 19:58:35 -05002053 ohci->ir_context_mask |= 1 << index;
Stefan Richter4817ed22008-12-21 16:39:46 +01002054 ohci->ir_context_channels |= 1ULL << base->channel;
Kristian Høgsberged568912006-12-19 19:58:35 -05002055 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002056
2057 spin_unlock_irqrestore(&ohci->lock, flags);
2058}
2059
Stefan Richter53dca512008-12-14 21:47:04 +01002060static int ohci_queue_iso_transmit(struct fw_iso_context *base,
2061 struct fw_iso_packet *packet,
2062 struct fw_iso_buffer *buffer,
2063 unsigned long payload)
Kristian Høgsberged568912006-12-19 19:58:35 -05002064{
Stefan Richter373b2ed2007-03-04 14:45:18 +01002065 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberg30200732007-02-16 17:34:39 -05002066 struct descriptor *d, *last, *pd;
Kristian Høgsberged568912006-12-19 19:58:35 -05002067 struct fw_iso_packet *p;
2068 __le32 *header;
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05002069 dma_addr_t d_bus, page_bus;
Kristian Høgsberged568912006-12-19 19:58:35 -05002070 u32 z, header_z, payload_z, irq;
2071 u32 payload_index, payload_end_index, next_page_index;
Kristian Høgsberg30200732007-02-16 17:34:39 -05002072 int page, end_page, i, length, offset;
Kristian Høgsberged568912006-12-19 19:58:35 -05002073
Kristian Høgsberged568912006-12-19 19:58:35 -05002074 p = packet;
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05002075 payload_index = payload;
Kristian Høgsberged568912006-12-19 19:58:35 -05002076
2077 if (p->skip)
2078 z = 1;
2079 else
2080 z = 2;
2081 if (p->header_length > 0)
2082 z++;
2083
2084 /* Determine the first page the payload isn't contained in. */
2085 end_page = PAGE_ALIGN(payload_index + p->payload_length) >> PAGE_SHIFT;
2086 if (p->payload_length > 0)
2087 payload_z = end_page - (payload_index >> PAGE_SHIFT);
2088 else
2089 payload_z = 0;
2090
2091 z += payload_z;
2092
2093 /* Get header size in number of descriptors. */
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002094 header_z = DIV_ROUND_UP(p->header_length, sizeof(*d));
Kristian Høgsberged568912006-12-19 19:58:35 -05002095
Kristian Høgsberg30200732007-02-16 17:34:39 -05002096 d = context_get_descriptors(&ctx->context, z + header_z, &d_bus);
2097 if (d == NULL)
2098 return -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05002099
2100 if (!p->skip) {
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002101 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
Kristian Høgsberged568912006-12-19 19:58:35 -05002102 d[0].req_count = cpu_to_le16(8);
Clemens Ladisch7f51a102010-02-08 08:30:03 +01002103 /*
2104 * Link the skip address to this descriptor itself. This causes
2105 * a context to skip a cycle whenever lost cycles or FIFO
2106 * overruns occur, without dropping the data. The application
2107 * should then decide whether this is an error condition or not.
2108 * FIXME: Make the context's cycle-lost behaviour configurable?
2109 */
2110 d[0].branch_address = cpu_to_le32(d_bus | z);
Kristian Høgsberged568912006-12-19 19:58:35 -05002111
2112 header = (__le32 *) &d[1];
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002113 header[0] = cpu_to_le32(IT_HEADER_SY(p->sy) |
2114 IT_HEADER_TAG(p->tag) |
2115 IT_HEADER_TCODE(TCODE_STREAM_DATA) |
2116 IT_HEADER_CHANNEL(ctx->base.channel) |
2117 IT_HEADER_SPEED(ctx->base.speed));
Kristian Høgsberged568912006-12-19 19:58:35 -05002118 header[1] =
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002119 cpu_to_le32(IT_HEADER_DATA_LENGTH(p->header_length +
Kristian Høgsberged568912006-12-19 19:58:35 -05002120 p->payload_length));
2121 }
2122
2123 if (p->header_length > 0) {
2124 d[2].req_count = cpu_to_le16(p->header_length);
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002125 d[2].data_address = cpu_to_le32(d_bus + z * sizeof(*d));
Kristian Høgsberged568912006-12-19 19:58:35 -05002126 memcpy(&d[z], p->header, p->header_length);
2127 }
2128
2129 pd = d + z - payload_z;
2130 payload_end_index = payload_index + p->payload_length;
2131 for (i = 0; i < payload_z; i++) {
2132 page = payload_index >> PAGE_SHIFT;
2133 offset = payload_index & ~PAGE_MASK;
2134 next_page_index = (page + 1) << PAGE_SHIFT;
2135 length =
2136 min(next_page_index, payload_end_index) - payload_index;
2137 pd[i].req_count = cpu_to_le16(length);
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05002138
2139 page_bus = page_private(buffer->pages[page]);
2140 pd[i].data_address = cpu_to_le32(page_bus + offset);
Kristian Høgsberged568912006-12-19 19:58:35 -05002141
2142 payload_index += length;
2143 }
2144
Kristian Høgsberged568912006-12-19 19:58:35 -05002145 if (p->interrupt)
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002146 irq = DESCRIPTOR_IRQ_ALWAYS;
Kristian Høgsberged568912006-12-19 19:58:35 -05002147 else
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002148 irq = DESCRIPTOR_NO_IRQ;
Kristian Høgsberged568912006-12-19 19:58:35 -05002149
Kristian Høgsberg30200732007-02-16 17:34:39 -05002150 last = z == 2 ? d : d + z - 1;
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002151 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
2152 DESCRIPTOR_STATUS |
2153 DESCRIPTOR_BRANCH_ALWAYS |
Kristian Høgsbergcbb59da2007-02-16 17:34:35 -05002154 irq);
Kristian Høgsberged568912006-12-19 19:58:35 -05002155
Kristian Høgsberg30200732007-02-16 17:34:39 -05002156 context_append(&ctx->context, d, z, header_z);
Kristian Høgsberged568912006-12-19 19:58:35 -05002157
2158 return 0;
2159}
Stefan Richter373b2ed2007-03-04 14:45:18 +01002160
Stefan Richter53dca512008-12-14 21:47:04 +01002161static int ohci_queue_iso_receive_packet_per_buffer(struct fw_iso_context *base,
2162 struct fw_iso_packet *packet,
2163 struct fw_iso_buffer *buffer,
2164 unsigned long payload)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002165{
2166 struct iso_context *ctx = container_of(base, struct iso_context, base);
Jay Fenlason8c0c0cc2009-12-11 14:23:58 -05002167 struct descriptor *d, *pd;
David Moorebcee8932007-12-19 15:26:38 -05002168 struct fw_iso_packet *p = packet;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002169 dma_addr_t d_bus, page_bus;
2170 u32 z, header_z, rest;
David Moorebcee8932007-12-19 15:26:38 -05002171 int i, j, length;
2172 int page, offset, packet_count, header_size, payload_per_buffer;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002173
2174 /*
David Moore1aa292b2008-07-22 23:23:40 -07002175 * The OHCI controller puts the isochronous header and trailer in the
2176 * buffer, so we need at least 8 bytes.
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002177 */
2178 packet_count = p->header_length / ctx->base.header_size;
David Moore1aa292b2008-07-22 23:23:40 -07002179 header_size = max(ctx->base.header_size, (size_t)8);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002180
2181 /* Get header size in number of descriptors. */
2182 header_z = DIV_ROUND_UP(header_size, sizeof(*d));
2183 page = payload >> PAGE_SHIFT;
2184 offset = payload & ~PAGE_MASK;
David Moorebcee8932007-12-19 15:26:38 -05002185 payload_per_buffer = p->payload_length / packet_count;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002186
2187 for (i = 0; i < packet_count; i++) {
2188 /* d points to the header descriptor */
David Moorebcee8932007-12-19 15:26:38 -05002189 z = DIV_ROUND_UP(payload_per_buffer + offset, PAGE_SIZE) + 1;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002190 d = context_get_descriptors(&ctx->context,
David Moorebcee8932007-12-19 15:26:38 -05002191 z + header_z, &d_bus);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002192 if (d == NULL)
2193 return -ENOMEM;
2194
David Moorebcee8932007-12-19 15:26:38 -05002195 d->control = cpu_to_le16(DESCRIPTOR_STATUS |
2196 DESCRIPTOR_INPUT_MORE);
2197 if (p->skip && i == 0)
2198 d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002199 d->req_count = cpu_to_le16(header_size);
2200 d->res_count = d->req_count;
David Moorebcee8932007-12-19 15:26:38 -05002201 d->transfer_status = 0;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002202 d->data_address = cpu_to_le32(d_bus + (z * sizeof(*d)));
2203
David Moorebcee8932007-12-19 15:26:38 -05002204 rest = payload_per_buffer;
Jay Fenlason8c0c0cc2009-12-11 14:23:58 -05002205 pd = d;
David Moorebcee8932007-12-19 15:26:38 -05002206 for (j = 1; j < z; j++) {
Jay Fenlason8c0c0cc2009-12-11 14:23:58 -05002207 pd++;
David Moorebcee8932007-12-19 15:26:38 -05002208 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
2209 DESCRIPTOR_INPUT_MORE);
2210
2211 if (offset + rest < PAGE_SIZE)
2212 length = rest;
2213 else
2214 length = PAGE_SIZE - offset;
2215 pd->req_count = cpu_to_le16(length);
2216 pd->res_count = pd->req_count;
2217 pd->transfer_status = 0;
2218
2219 page_bus = page_private(buffer->pages[page]);
2220 pd->data_address = cpu_to_le32(page_bus + offset);
2221
2222 offset = (offset + length) & ~PAGE_MASK;
2223 rest -= length;
2224 if (offset == 0)
2225 page++;
2226 }
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002227 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
2228 DESCRIPTOR_INPUT_LAST |
2229 DESCRIPTOR_BRANCH_ALWAYS);
David Moorebcee8932007-12-19 15:26:38 -05002230 if (p->interrupt && i == packet_count - 1)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002231 pd->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
2232
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002233 context_append(&ctx->context, d, z, header_z);
2234 }
2235
2236 return 0;
2237}
2238
Stefan Richter53dca512008-12-14 21:47:04 +01002239static int ohci_queue_iso(struct fw_iso_context *base,
2240 struct fw_iso_packet *packet,
2241 struct fw_iso_buffer *buffer,
2242 unsigned long payload)
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002243{
Kristian Høgsberge364cf42007-02-16 17:34:49 -05002244 struct iso_context *ctx = container_of(base, struct iso_context, base);
David Moorefe5ca632008-01-06 17:21:41 -05002245 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002246 int ret;
Kristian Høgsberge364cf42007-02-16 17:34:49 -05002247
David Moorefe5ca632008-01-06 17:21:41 -05002248 spin_lock_irqsave(&ctx->context.ohci->lock, flags);
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002249 if (base->type == FW_ISO_CONTEXT_TRANSMIT)
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002250 ret = ohci_queue_iso_transmit(base, packet, buffer, payload);
Kristian Høgsberge364cf42007-02-16 17:34:49 -05002251 else
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002252 ret = ohci_queue_iso_receive_packet_per_buffer(base, packet,
2253 buffer, payload);
David Moorefe5ca632008-01-06 17:21:41 -05002254 spin_unlock_irqrestore(&ctx->context.ohci->lock, flags);
2255
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002256 return ret;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002257}
2258
Stefan Richter21ebcd12007-01-14 15:29:07 +01002259static const struct fw_card_driver ohci_driver = {
Kristian Høgsberged568912006-12-19 19:58:35 -05002260 .enable = ohci_enable,
2261 .update_phy_reg = ohci_update_phy_reg,
2262 .set_config_rom = ohci_set_config_rom,
2263 .send_request = ohci_send_request,
2264 .send_response = ohci_send_response,
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002265 .cancel_packet = ohci_cancel_packet,
Kristian Høgsberged568912006-12-19 19:58:35 -05002266 .enable_phys_dma = ohci_enable_phys_dma,
Stefan Richter168cf9a2010-02-14 18:49:18 +01002267 .get_cycle_time = ohci_get_cycle_time,
Kristian Høgsberged568912006-12-19 19:58:35 -05002268
2269 .allocate_iso_context = ohci_allocate_iso_context,
2270 .free_iso_context = ohci_free_iso_context,
2271 .queue_iso = ohci_queue_iso,
Kristian Høgsberg69cdb722007-02-16 17:34:41 -05002272 .start_iso = ohci_start_iso,
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002273 .stop_iso = ohci_stop_iso,
Kristian Høgsberged568912006-12-19 19:58:35 -05002274};
2275
Stefan Richter2ed0f182008-03-01 12:35:29 +01002276#ifdef CONFIG_PPC_PMAC
2277static void ohci_pmac_on(struct pci_dev *dev)
2278{
2279 if (machine_is(powermac)) {
2280 struct device_node *ofn = pci_device_to_OF_node(dev);
2281
2282 if (ofn) {
2283 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 1);
2284 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 1);
2285 }
2286 }
2287}
2288
2289static void ohci_pmac_off(struct pci_dev *dev)
2290{
2291 if (machine_is(powermac)) {
2292 struct device_node *ofn = pci_device_to_OF_node(dev);
2293
2294 if (ofn) {
2295 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 0);
2296 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 0);
2297 }
2298 }
2299}
2300#else
2301#define ohci_pmac_on(dev)
2302#define ohci_pmac_off(dev)
2303#endif /* CONFIG_PPC_PMAC */
2304
Stefan Richter53dca512008-12-14 21:47:04 +01002305static int __devinit pci_probe(struct pci_dev *dev,
2306 const struct pci_device_id *ent)
Kristian Høgsberged568912006-12-19 19:58:35 -05002307{
2308 struct fw_ohci *ohci;
Stefan Richter95984f62008-07-22 18:41:10 +02002309 u32 bus_options, max_receive, link_speed, version;
Kristian Høgsberged568912006-12-19 19:58:35 -05002310 u64 guid;
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002311 int err;
Kristian Høgsberged568912006-12-19 19:58:35 -05002312 size_t size;
2313
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002314 ohci = kzalloc(sizeof(*ohci), GFP_KERNEL);
Kristian Høgsberged568912006-12-19 19:58:35 -05002315 if (ohci == NULL) {
Stefan Richter7007a072008-10-26 09:50:31 +01002316 err = -ENOMEM;
2317 goto fail;
Kristian Høgsberged568912006-12-19 19:58:35 -05002318 }
2319
2320 fw_card_initialize(&ohci->card, &ohci_driver, &dev->dev);
2321
Stefan Richter130d5492008-03-24 20:55:28 +01002322 ohci_pmac_on(dev);
2323
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002324 err = pci_enable_device(dev);
2325 if (err) {
Stefan Richter7007a072008-10-26 09:50:31 +01002326 fw_error("Failed to enable OHCI hardware\n");
Stefan Richterbd7dee62008-02-24 18:59:55 +01002327 goto fail_free;
Kristian Høgsberged568912006-12-19 19:58:35 -05002328 }
2329
2330 pci_set_master(dev);
2331 pci_write_config_dword(dev, OHCI1394_PCI_HCI_Control, 0);
2332 pci_set_drvdata(dev, ohci);
2333
2334 spin_lock_init(&ohci->lock);
2335
2336 tasklet_init(&ohci->bus_reset_tasklet,
2337 bus_reset_tasklet, (unsigned long)ohci);
2338
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002339 err = pci_request_region(dev, 0, ohci_driver_name);
2340 if (err) {
Kristian Høgsberged568912006-12-19 19:58:35 -05002341 fw_error("MMIO resource unavailable\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002342 goto fail_disable;
Kristian Høgsberged568912006-12-19 19:58:35 -05002343 }
2344
2345 ohci->registers = pci_iomap(dev, 0, OHCI1394_REGISTER_SIZE);
2346 if (ohci->registers == NULL) {
2347 fw_error("Failed to remap registers\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002348 err = -ENXIO;
2349 goto fail_iomem;
Kristian Høgsberged568912006-12-19 19:58:35 -05002350 }
2351
Stefan Richter95984f62008-07-22 18:41:10 +02002352 version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
Stefan Richter95984f62008-07-22 18:41:10 +02002353
2354#if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
2355 ohci->old_uninorth = dev->vendor == PCI_VENDOR_ID_APPLE &&
2356 dev->device == PCI_DEVICE_ID_APPLE_UNI_N_FW;
2357#endif
2358 ohci->bus_reset_packet_quirk = dev->vendor == PCI_VENDOR_ID_TI;
2359
Stefan Richter1c1517e2010-02-14 18:47:07 +01002360 ohci->iso_cycle_timer_quirk = dev->vendor == PCI_VENDOR_ID_AL ||
2361 dev->vendor == PCI_VENDOR_ID_NEC ||
2362 dev->vendor == PCI_VENDOR_ID_VIA;
Clemens Ladischb6775322010-01-20 09:58:02 +01002363
Kristian Høgsberged568912006-12-19 19:58:35 -05002364 ar_context_init(&ohci->ar_request_ctx, ohci,
2365 OHCI1394_AsReqRcvContextControlSet);
2366
2367 ar_context_init(&ohci->ar_response_ctx, ohci,
2368 OHCI1394_AsRspRcvContextControlSet);
2369
David Moorefe5ca632008-01-06 17:21:41 -05002370 context_init(&ohci->at_request_ctx, ohci,
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002371 OHCI1394_AsReqTrContextControlSet, handle_at_packet);
Kristian Høgsberged568912006-12-19 19:58:35 -05002372
David Moorefe5ca632008-01-06 17:21:41 -05002373 context_init(&ohci->at_response_ctx, ohci,
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002374 OHCI1394_AsRspTrContextControlSet, handle_at_packet);
Kristian Høgsberged568912006-12-19 19:58:35 -05002375
Kristian Høgsberged568912006-12-19 19:58:35 -05002376 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, ~0);
2377 ohci->it_context_mask = reg_read(ohci, OHCI1394_IsoRecvIntMaskSet);
2378 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, ~0);
2379 size = sizeof(struct iso_context) * hweight32(ohci->it_context_mask);
2380 ohci->it_context_list = kzalloc(size, GFP_KERNEL);
2381
2382 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, ~0);
Stefan Richter4817ed22008-12-21 16:39:46 +01002383 ohci->ir_context_channels = ~0ULL;
Kristian Høgsberged568912006-12-19 19:58:35 -05002384 ohci->ir_context_mask = reg_read(ohci, OHCI1394_IsoXmitIntMaskSet);
2385 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, ~0);
2386 size = sizeof(struct iso_context) * hweight32(ohci->ir_context_mask);
2387 ohci->ir_context_list = kzalloc(size, GFP_KERNEL);
2388
2389 if (ohci->it_context_list == NULL || ohci->ir_context_list == NULL) {
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002390 err = -ENOMEM;
Stefan Richter7007a072008-10-26 09:50:31 +01002391 goto fail_contexts;
Kristian Høgsberged568912006-12-19 19:58:35 -05002392 }
2393
2394 /* self-id dma buffer allocation */
2395 ohci->self_id_cpu = dma_alloc_coherent(ohci->card.device,
2396 SELF_ID_BUF_SIZE,
2397 &ohci->self_id_bus,
2398 GFP_KERNEL);
2399 if (ohci->self_id_cpu == NULL) {
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002400 err = -ENOMEM;
Stefan Richter7007a072008-10-26 09:50:31 +01002401 goto fail_contexts;
Kristian Høgsberged568912006-12-19 19:58:35 -05002402 }
2403
Kristian Høgsberged568912006-12-19 19:58:35 -05002404 bus_options = reg_read(ohci, OHCI1394_BusOptions);
2405 max_receive = (bus_options >> 12) & 0xf;
2406 link_speed = bus_options & 0x7;
2407 guid = ((u64) reg_read(ohci, OHCI1394_GUIDHi) << 32) |
2408 reg_read(ohci, OHCI1394_GUIDLo);
2409
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002410 err = fw_card_add(&ohci->card, max_receive, link_speed, guid);
Stefan Richtere1eff7a2009-02-03 17:55:19 +01002411 if (err)
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002412 goto fail_self_id;
Kristian Høgsberged568912006-12-19 19:58:35 -05002413
Kristian Høgsberg500be722007-02-16 17:34:43 -05002414 fw_notify("Added fw-ohci device %s, OHCI version %x.%x\n",
Kay Sieversa1f64812008-10-30 01:41:56 +01002415 dev_name(&dev->dev), version >> 16, version & 0xff);
Stefan Richtere1eff7a2009-02-03 17:55:19 +01002416
Kristian Høgsberged568912006-12-19 19:58:35 -05002417 return 0;
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002418
2419 fail_self_id:
2420 dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
2421 ohci->self_id_cpu, ohci->self_id_bus);
Stefan Richter7007a072008-10-26 09:50:31 +01002422 fail_contexts:
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002423 kfree(ohci->ir_context_list);
Stefan Richter7007a072008-10-26 09:50:31 +01002424 kfree(ohci->it_context_list);
2425 context_release(&ohci->at_response_ctx);
2426 context_release(&ohci->at_request_ctx);
2427 ar_context_release(&ohci->ar_response_ctx);
2428 ar_context_release(&ohci->ar_request_ctx);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002429 pci_iounmap(dev, ohci->registers);
2430 fail_iomem:
2431 pci_release_region(dev, 0);
2432 fail_disable:
2433 pci_disable_device(dev);
Stefan Richterbd7dee62008-02-24 18:59:55 +01002434 fail_free:
2435 kfree(&ohci->card);
Stefan Richter130d5492008-03-24 20:55:28 +01002436 ohci_pmac_off(dev);
Stefan Richter7007a072008-10-26 09:50:31 +01002437 fail:
2438 if (err == -ENOMEM)
2439 fw_error("Out of memory\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002440
2441 return err;
Kristian Høgsberged568912006-12-19 19:58:35 -05002442}
2443
2444static void pci_remove(struct pci_dev *dev)
2445{
2446 struct fw_ohci *ohci;
2447
2448 ohci = pci_get_drvdata(dev);
Kristian Høgsberge254a4b2007-03-07 12:12:38 -05002449 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
2450 flush_writes(ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -05002451 fw_core_remove_card(&ohci->card);
2452
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002453 /*
2454 * FIXME: Fail all pending packets here, now that the upper
2455 * layers can't queue any more.
2456 */
Kristian Høgsberged568912006-12-19 19:58:35 -05002457
2458 software_reset(ohci);
2459 free_irq(dev->irq, ohci);
Jay Fenlasona55709b2008-10-22 15:59:42 -04002460
2461 if (ohci->next_config_rom && ohci->next_config_rom != ohci->config_rom)
2462 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2463 ohci->next_config_rom, ohci->next_config_rom_bus);
2464 if (ohci->config_rom)
2465 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2466 ohci->config_rom, ohci->config_rom_bus);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002467 dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
2468 ohci->self_id_cpu, ohci->self_id_bus);
Jay Fenlasona55709b2008-10-22 15:59:42 -04002469 ar_context_release(&ohci->ar_request_ctx);
2470 ar_context_release(&ohci->ar_response_ctx);
2471 context_release(&ohci->at_request_ctx);
2472 context_release(&ohci->at_response_ctx);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002473 kfree(ohci->it_context_list);
2474 kfree(ohci->ir_context_list);
2475 pci_iounmap(dev, ohci->registers);
2476 pci_release_region(dev, 0);
2477 pci_disable_device(dev);
Stefan Richterbd7dee62008-02-24 18:59:55 +01002478 kfree(&ohci->card);
Stefan Richter2ed0f182008-03-01 12:35:29 +01002479 ohci_pmac_off(dev);
Stefan Richterea8d0062008-03-01 02:42:56 +01002480
Kristian Høgsberged568912006-12-19 19:58:35 -05002481 fw_notify("Removed fw-ohci device.\n");
2482}
2483
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002484#ifdef CONFIG_PM
Stefan Richter2ed0f182008-03-01 12:35:29 +01002485static int pci_suspend(struct pci_dev *dev, pm_message_t state)
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002486{
Stefan Richter2ed0f182008-03-01 12:35:29 +01002487 struct fw_ohci *ohci = pci_get_drvdata(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002488 int err;
2489
2490 software_reset(ohci);
Stefan Richter2ed0f182008-03-01 12:35:29 +01002491 free_irq(dev->irq, ohci);
2492 err = pci_save_state(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002493 if (err) {
Stefan Richter8a8cea22007-06-09 19:26:22 +02002494 fw_error("pci_save_state failed\n");
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002495 return err;
2496 }
Stefan Richter2ed0f182008-03-01 12:35:29 +01002497 err = pci_set_power_state(dev, pci_choose_state(dev, state));
Stefan Richter55111422007-09-06 09:50:30 +02002498 if (err)
2499 fw_error("pci_set_power_state failed with %d\n", err);
Stefan Richter2ed0f182008-03-01 12:35:29 +01002500 ohci_pmac_off(dev);
Stefan Richterea8d0062008-03-01 02:42:56 +01002501
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002502 return 0;
2503}
2504
Stefan Richter2ed0f182008-03-01 12:35:29 +01002505static int pci_resume(struct pci_dev *dev)
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002506{
Stefan Richter2ed0f182008-03-01 12:35:29 +01002507 struct fw_ohci *ohci = pci_get_drvdata(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002508 int err;
2509
Stefan Richter2ed0f182008-03-01 12:35:29 +01002510 ohci_pmac_on(dev);
2511 pci_set_power_state(dev, PCI_D0);
2512 pci_restore_state(dev);
2513 err = pci_enable_device(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002514 if (err) {
Stefan Richter8a8cea22007-06-09 19:26:22 +02002515 fw_error("pci_enable_device failed\n");
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002516 return err;
2517 }
2518
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04002519 return ohci_enable(&ohci->card, NULL, 0);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002520}
2521#endif
2522
Németh Mártona67483d2010-01-10 13:14:26 +01002523static const struct pci_device_id pci_table[] = {
Kristian Høgsberged568912006-12-19 19:58:35 -05002524 { PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_FIREWIRE_OHCI, ~0) },
2525 { }
2526};
2527
2528MODULE_DEVICE_TABLE(pci, pci_table);
2529
2530static struct pci_driver fw_ohci_pci_driver = {
2531 .name = ohci_driver_name,
2532 .id_table = pci_table,
2533 .probe = pci_probe,
2534 .remove = pci_remove,
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002535#ifdef CONFIG_PM
2536 .resume = pci_resume,
2537 .suspend = pci_suspend,
2538#endif
Kristian Høgsberged568912006-12-19 19:58:35 -05002539};
2540
2541MODULE_AUTHOR("Kristian Hoegsberg <krh@bitplanet.net>");
2542MODULE_DESCRIPTION("Driver for PCI OHCI IEEE1394 controllers");
2543MODULE_LICENSE("GPL");
2544
Olaf Hering1e4c7b02007-05-05 23:17:13 +02002545/* Provide a module alias so root-on-sbp2 initrds don't break. */
2546#ifndef CONFIG_IEEE1394_OHCI1394_MODULE
2547MODULE_ALIAS("ohci1394");
2548#endif
2549
Kristian Høgsberged568912006-12-19 19:58:35 -05002550static int __init fw_ohci_init(void)
2551{
2552 return pci_register_driver(&fw_ohci_pci_driver);
2553}
2554
2555static void __exit fw_ohci_cleanup(void)
2556{
2557 pci_unregister_driver(&fw_ohci_pci_driver);
2558}
2559
2560module_init(fw_ohci_init);
2561module_exit(fw_ohci_cleanup);