blob: f8a71397cf6ea72143cd0ceb97b271c8f20fa03a [file] [log] [blame]
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001/*
2 * Driver for OHCI 1394 controllers
Kristian Høgsberged568912006-12-19 19:58:35 -05003 *
Kristian Høgsberged568912006-12-19 19:58:35 -05004 * Copyright (C) 2003-2006 Kristian Hoegsberg <krh@bitplanet.net>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software Foundation,
18 * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 */
20
Stefan Richtere524f6162007-08-20 21:58:30 +020021#include <linux/compiler.h>
Kristian Høgsberged568912006-12-19 19:58:35 -050022#include <linux/delay.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020023#include <linux/device.h>
Andrew Mortoncf3e72f2006-12-27 14:36:37 -080024#include <linux/dma-mapping.h>
Stefan Richter77c9a5d2009-06-05 16:26:18 +020025#include <linux/firewire.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020026#include <linux/firewire-constants.h>
Stefan Richterc26f0232007-08-20 21:40:30 +020027#include <linux/gfp.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020028#include <linux/init.h>
29#include <linux/interrupt.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020030#include <linux/io.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020031#include <linux/kernel.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020032#include <linux/list.h>
Al Virofaa2fb42007-05-15 20:36:10 +010033#include <linux/mm.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020034#include <linux/module.h>
Stefan Richterad3c0fe2008-03-20 22:04:36 +010035#include <linux/moduleparam.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020036#include <linux/pci.h>
Stefan Richterfc383792009-08-28 13:25:15 +020037#include <linux/pci_ids.h>
Stefan Richterc26f0232007-08-20 21:40:30 +020038#include <linux/spinlock.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020039#include <linux/string.h>
Andrew Mortoncf3e72f2006-12-27 14:36:37 -080040
Stefan Richtere8ca9702009-06-04 21:09:38 +020041#include <asm/byteorder.h>
Stefan Richterc26f0232007-08-20 21:40:30 +020042#include <asm/page.h>
Stefan Richteree71c2f2007-08-25 14:08:19 +020043#include <asm/system.h>
Kristian Høgsberged568912006-12-19 19:58:35 -050044
Stefan Richterea8d0062008-03-01 02:42:56 +010045#ifdef CONFIG_PPC_PMAC
46#include <asm/pmac_feature.h>
47#endif
48
Stefan Richter77c9a5d2009-06-05 16:26:18 +020049#include "core.h"
50#include "ohci.h"
Kristian Høgsberged568912006-12-19 19:58:35 -050051
Kristian Høgsberga77754a2007-05-07 20:33:35 -040052#define DESCRIPTOR_OUTPUT_MORE 0
53#define DESCRIPTOR_OUTPUT_LAST (1 << 12)
54#define DESCRIPTOR_INPUT_MORE (2 << 12)
55#define DESCRIPTOR_INPUT_LAST (3 << 12)
56#define DESCRIPTOR_STATUS (1 << 11)
57#define DESCRIPTOR_KEY_IMMEDIATE (2 << 8)
58#define DESCRIPTOR_PING (1 << 7)
59#define DESCRIPTOR_YY (1 << 6)
60#define DESCRIPTOR_NO_IRQ (0 << 4)
61#define DESCRIPTOR_IRQ_ERROR (1 << 4)
62#define DESCRIPTOR_IRQ_ALWAYS (3 << 4)
63#define DESCRIPTOR_BRANCH_ALWAYS (3 << 2)
64#define DESCRIPTOR_WAIT (3 << 0)
Kristian Høgsberged568912006-12-19 19:58:35 -050065
66struct descriptor {
67 __le16 req_count;
68 __le16 control;
69 __le32 data_address;
70 __le32 branch_address;
71 __le16 res_count;
72 __le16 transfer_status;
73} __attribute__((aligned(16)));
74
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -050075struct db_descriptor {
76 __le16 first_size;
77 __le16 control;
78 __le16 second_req_count;
79 __le16 first_req_count;
80 __le32 branch_address;
81 __le16 second_res_count;
82 __le16 first_res_count;
83 __le32 reserved0;
84 __le32 first_buffer;
85 __le32 second_buffer;
86 __le32 reserved1;
87} __attribute__((aligned(16)));
88
Kristian Høgsberga77754a2007-05-07 20:33:35 -040089#define CONTROL_SET(regs) (regs)
90#define CONTROL_CLEAR(regs) ((regs) + 4)
91#define COMMAND_PTR(regs) ((regs) + 12)
92#define CONTEXT_MATCH(regs) ((regs) + 16)
Kristian Høgsberg72e318e2007-02-06 14:49:31 -050093
Kristian Høgsberg32b46092007-02-06 14:49:30 -050094struct ar_buffer {
95 struct descriptor descriptor;
96 struct ar_buffer *next;
97 __le32 data[0];
98};
99
Kristian Høgsberged568912006-12-19 19:58:35 -0500100struct ar_context {
101 struct fw_ohci *ohci;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500102 struct ar_buffer *current_buffer;
103 struct ar_buffer *last_buffer;
104 void *pointer;
Kristian Høgsberg72e318e2007-02-06 14:49:31 -0500105 u32 regs;
Kristian Høgsberged568912006-12-19 19:58:35 -0500106 struct tasklet_struct tasklet;
107};
108
Kristian Høgsberg30200732007-02-16 17:34:39 -0500109struct context;
110
111typedef int (*descriptor_callback_t)(struct context *ctx,
112 struct descriptor *d,
113 struct descriptor *last);
David Moorefe5ca632008-01-06 17:21:41 -0500114
115/*
116 * A buffer that contains a block of DMA-able coherent memory used for
117 * storing a portion of a DMA descriptor program.
118 */
119struct descriptor_buffer {
120 struct list_head list;
121 dma_addr_t buffer_bus;
122 size_t buffer_size;
123 size_t used;
124 struct descriptor buffer[0];
125};
126
Kristian Høgsberg30200732007-02-16 17:34:39 -0500127struct context {
Stefan Richter373b2ed2007-03-04 14:45:18 +0100128 struct fw_ohci *ohci;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500129 u32 regs;
David Moorefe5ca632008-01-06 17:21:41 -0500130 int total_allocation;
Stefan Richter373b2ed2007-03-04 14:45:18 +0100131
David Moorefe5ca632008-01-06 17:21:41 -0500132 /*
133 * List of page-sized buffers for storing DMA descriptors.
134 * Head of list contains buffers in use and tail of list contains
135 * free buffers.
136 */
137 struct list_head buffer_list;
138
139 /*
140 * Pointer to a buffer inside buffer_list that contains the tail
141 * end of the current DMA program.
142 */
143 struct descriptor_buffer *buffer_tail;
144
145 /*
146 * The descriptor containing the branch address of the first
147 * descriptor that has not yet been filled by the device.
148 */
149 struct descriptor *last;
150
151 /*
152 * The last descriptor in the DMA program. It contains the branch
153 * address that must be updated upon appending a new descriptor.
154 */
155 struct descriptor *prev;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500156
157 descriptor_callback_t callback;
158
Stefan Richter373b2ed2007-03-04 14:45:18 +0100159 struct tasklet_struct tasklet;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500160};
Kristian Høgsberg30200732007-02-16 17:34:39 -0500161
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400162#define IT_HEADER_SY(v) ((v) << 0)
163#define IT_HEADER_TCODE(v) ((v) << 4)
164#define IT_HEADER_CHANNEL(v) ((v) << 8)
165#define IT_HEADER_TAG(v) ((v) << 14)
166#define IT_HEADER_SPEED(v) ((v) << 16)
167#define IT_HEADER_DATA_LENGTH(v) ((v) << 16)
Kristian Høgsberged568912006-12-19 19:58:35 -0500168
169struct iso_context {
170 struct fw_iso_context base;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500171 struct context context;
David Moore0642b652007-12-19 03:09:18 -0500172 int excess_bytes;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -0500173 void *header;
174 size_t header_length;
Kristian Høgsberged568912006-12-19 19:58:35 -0500175};
176
177#define CONFIG_ROM_SIZE 1024
178
179struct fw_ohci {
180 struct fw_card card;
181
182 __iomem char *registers;
183 dma_addr_t self_id_bus;
184 __le32 *self_id_cpu;
185 struct tasklet_struct bus_reset_tasklet;
Kristian Høgsberge636fe22007-01-26 00:38:04 -0500186 int node_id;
Kristian Høgsberged568912006-12-19 19:58:35 -0500187 int generation;
Stefan Richtere09770d2008-03-11 02:23:29 +0100188 int request_generation; /* for timestamping incoming requests */
Stefan Richter95984f62008-07-22 18:41:10 +0200189
190 bool use_dualbuffer;
Stefan Richter11bf20a2008-03-01 02:47:15 +0100191 bool old_uninorth;
Stefan Richterd34316a2008-04-12 22:31:25 +0200192 bool bus_reset_packet_quirk;
Clemens Ladischb6775322010-01-20 09:58:02 +0100193 bool iso_cycle_timer_quirk;
Kristian Høgsberged568912006-12-19 19:58:35 -0500194
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400195 /*
196 * Spinlock for accessing fw_ohci data. Never call out of
197 * this driver with this lock held.
198 */
Kristian Høgsberged568912006-12-19 19:58:35 -0500199 spinlock_t lock;
200 u32 self_id_buffer[512];
201
202 /* Config rom buffers */
203 __be32 *config_rom;
204 dma_addr_t config_rom_bus;
205 __be32 *next_config_rom;
206 dma_addr_t next_config_rom_bus;
Stefan Richter8e859732009-10-08 00:41:59 +0200207 __be32 next_header;
Kristian Høgsberged568912006-12-19 19:58:35 -0500208
209 struct ar_context ar_request_ctx;
210 struct ar_context ar_response_ctx;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500211 struct context at_request_ctx;
212 struct context at_response_ctx;
Kristian Høgsberged568912006-12-19 19:58:35 -0500213
214 u32 it_context_mask;
215 struct iso_context *it_context_list;
Stefan Richter4817ed22008-12-21 16:39:46 +0100216 u64 ir_context_channels;
Kristian Høgsberged568912006-12-19 19:58:35 -0500217 u32 ir_context_mask;
218 struct iso_context *ir_context_list;
219};
220
Adrian Bunk95688e92007-01-22 19:17:37 +0100221static inline struct fw_ohci *fw_ohci(struct fw_card *card)
Kristian Høgsberged568912006-12-19 19:58:35 -0500222{
223 return container_of(card, struct fw_ohci, card);
224}
225
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -0500226#define IT_CONTEXT_CYCLE_MATCH_ENABLE 0x80000000
227#define IR_CONTEXT_BUFFER_FILL 0x80000000
228#define IR_CONTEXT_ISOCH_HEADER 0x40000000
229#define IR_CONTEXT_CYCLE_MATCH_ENABLE 0x20000000
230#define IR_CONTEXT_MULTI_CHANNEL_MODE 0x10000000
231#define IR_CONTEXT_DUAL_BUFFER_MODE 0x08000000
Kristian Høgsberged568912006-12-19 19:58:35 -0500232
233#define CONTEXT_RUN 0x8000
234#define CONTEXT_WAKE 0x1000
235#define CONTEXT_DEAD 0x0800
236#define CONTEXT_ACTIVE 0x0400
237
Stefan Richter8b7b6af2009-01-20 19:10:58 +0100238#define OHCI1394_MAX_AT_REQ_RETRIES 0xf
Kristian Høgsberged568912006-12-19 19:58:35 -0500239#define OHCI1394_MAX_AT_RESP_RETRIES 0x2
240#define OHCI1394_MAX_PHYS_RESP_RETRIES 0x8
241
Kristian Høgsberged568912006-12-19 19:58:35 -0500242#define OHCI1394_REGISTER_SIZE 0x800
243#define OHCI_LOOP_COUNT 500
244#define OHCI1394_PCI_HCI_Control 0x40
245#define SELF_ID_BUF_SIZE 0x800
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500246#define OHCI_TCODE_PHY_PACKET 0x0e
Kristian Høgsberge364cf42007-02-16 17:34:49 -0500247#define OHCI_VERSION_1_1 0x010010
Kristian Høgsberg0edeefd2007-01-26 00:38:49 -0500248
Kristian Høgsberged568912006-12-19 19:58:35 -0500249static char ohci_driver_name[] = KBUILD_MODNAME;
250
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100251#ifdef CONFIG_FIREWIRE_OHCI_DEBUG
252
Stefan Richtera007bb82008-04-07 22:33:35 +0200253#define OHCI_PARAM_DEBUG_AT_AR 1
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100254#define OHCI_PARAM_DEBUG_SELFIDS 2
Stefan Richtera007bb82008-04-07 22:33:35 +0200255#define OHCI_PARAM_DEBUG_IRQS 4
256#define OHCI_PARAM_DEBUG_BUSRESETS 8 /* only effective before chip init */
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100257
258static int param_debug;
259module_param_named(debug, param_debug, int, 0644);
260MODULE_PARM_DESC(debug, "Verbose logging (default = 0"
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100261 ", AT/AR events = " __stringify(OHCI_PARAM_DEBUG_AT_AR)
Stefan Richtera007bb82008-04-07 22:33:35 +0200262 ", self-IDs = " __stringify(OHCI_PARAM_DEBUG_SELFIDS)
263 ", IRQs = " __stringify(OHCI_PARAM_DEBUG_IRQS)
264 ", busReset events = " __stringify(OHCI_PARAM_DEBUG_BUSRESETS)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100265 ", or a combination, or all = -1)");
266
267static void log_irqs(u32 evt)
268{
Stefan Richtera007bb82008-04-07 22:33:35 +0200269 if (likely(!(param_debug &
270 (OHCI_PARAM_DEBUG_IRQS | OHCI_PARAM_DEBUG_BUSRESETS))))
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100271 return;
272
Stefan Richtera007bb82008-04-07 22:33:35 +0200273 if (!(param_debug & OHCI_PARAM_DEBUG_IRQS) &&
274 !(evt & OHCI1394_busReset))
275 return;
276
Stefan Richter168cf9a2010-02-14 18:49:18 +0100277 fw_notify("IRQ %08x%s%s%s%s%s%s%s%s%s%s%s%s%s\n", evt,
Stefan Richter161b96e2008-06-14 14:23:43 +0200278 evt & OHCI1394_selfIDComplete ? " selfID" : "",
279 evt & OHCI1394_RQPkt ? " AR_req" : "",
280 evt & OHCI1394_RSPkt ? " AR_resp" : "",
281 evt & OHCI1394_reqTxComplete ? " AT_req" : "",
282 evt & OHCI1394_respTxComplete ? " AT_resp" : "",
283 evt & OHCI1394_isochRx ? " IR" : "",
284 evt & OHCI1394_isochTx ? " IT" : "",
285 evt & OHCI1394_postedWriteErr ? " postedWriteErr" : "",
286 evt & OHCI1394_cycleTooLong ? " cycleTooLong" : "",
Jay Fenlason5ed1f322009-11-17 12:29:17 -0500287 evt & OHCI1394_cycleInconsistent ? " cycleInconsistent" : "",
Stefan Richter161b96e2008-06-14 14:23:43 +0200288 evt & OHCI1394_regAccessFail ? " regAccessFail" : "",
289 evt & OHCI1394_busReset ? " busReset" : "",
290 evt & ~(OHCI1394_selfIDComplete | OHCI1394_RQPkt |
291 OHCI1394_RSPkt | OHCI1394_reqTxComplete |
292 OHCI1394_respTxComplete | OHCI1394_isochRx |
293 OHCI1394_isochTx | OHCI1394_postedWriteErr |
Stefan Richter168cf9a2010-02-14 18:49:18 +0100294 OHCI1394_cycleTooLong | OHCI1394_cycleInconsistent |
Stefan Richter161b96e2008-06-14 14:23:43 +0200295 OHCI1394_regAccessFail | OHCI1394_busReset)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100296 ? " ?" : "");
297}
298
299static const char *speed[] = {
300 [0] = "S100", [1] = "S200", [2] = "S400", [3] = "beta",
301};
302static const char *power[] = {
303 [0] = "+0W", [1] = "+15W", [2] = "+30W", [3] = "+45W",
304 [4] = "-3W", [5] = " ?W", [6] = "-3..-6W", [7] = "-3..-10W",
305};
306static const char port[] = { '.', '-', 'p', 'c', };
307
308static char _p(u32 *s, int shift)
309{
310 return port[*s >> shift & 3];
311}
312
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200313static void log_selfids(int node_id, int generation, int self_id_count, u32 *s)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100314{
315 if (likely(!(param_debug & OHCI_PARAM_DEBUG_SELFIDS)))
316 return;
317
Stefan Richter161b96e2008-06-14 14:23:43 +0200318 fw_notify("%d selfIDs, generation %d, local node ID %04x\n",
319 self_id_count, generation, node_id);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100320
321 for (; self_id_count--; ++s)
322 if ((*s & 1 << 23) == 0)
Stefan Richter161b96e2008-06-14 14:23:43 +0200323 fw_notify("selfID 0: %08x, phy %d [%c%c%c] "
324 "%s gc=%d %s %s%s%s\n",
325 *s, *s >> 24 & 63, _p(s, 6), _p(s, 4), _p(s, 2),
326 speed[*s >> 14 & 3], *s >> 16 & 63,
327 power[*s >> 8 & 7], *s >> 22 & 1 ? "L" : "",
328 *s >> 11 & 1 ? "c" : "", *s & 2 ? "i" : "");
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100329 else
Stefan Richter161b96e2008-06-14 14:23:43 +0200330 fw_notify("selfID n: %08x, phy %d [%c%c%c%c%c%c%c%c]\n",
331 *s, *s >> 24 & 63,
332 _p(s, 16), _p(s, 14), _p(s, 12), _p(s, 10),
333 _p(s, 8), _p(s, 6), _p(s, 4), _p(s, 2));
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100334}
335
336static const char *evts[] = {
337 [0x00] = "evt_no_status", [0x01] = "-reserved-",
338 [0x02] = "evt_long_packet", [0x03] = "evt_missing_ack",
339 [0x04] = "evt_underrun", [0x05] = "evt_overrun",
340 [0x06] = "evt_descriptor_read", [0x07] = "evt_data_read",
341 [0x08] = "evt_data_write", [0x09] = "evt_bus_reset",
342 [0x0a] = "evt_timeout", [0x0b] = "evt_tcode_err",
343 [0x0c] = "-reserved-", [0x0d] = "-reserved-",
344 [0x0e] = "evt_unknown", [0x0f] = "evt_flushed",
345 [0x10] = "-reserved-", [0x11] = "ack_complete",
346 [0x12] = "ack_pending ", [0x13] = "-reserved-",
347 [0x14] = "ack_busy_X", [0x15] = "ack_busy_A",
348 [0x16] = "ack_busy_B", [0x17] = "-reserved-",
349 [0x18] = "-reserved-", [0x19] = "-reserved-",
350 [0x1a] = "-reserved-", [0x1b] = "ack_tardy",
351 [0x1c] = "-reserved-", [0x1d] = "ack_data_error",
352 [0x1e] = "ack_type_error", [0x1f] = "-reserved-",
353 [0x20] = "pending/cancelled",
354};
355static const char *tcodes[] = {
356 [0x0] = "QW req", [0x1] = "BW req",
357 [0x2] = "W resp", [0x3] = "-reserved-",
358 [0x4] = "QR req", [0x5] = "BR req",
359 [0x6] = "QR resp", [0x7] = "BR resp",
360 [0x8] = "cycle start", [0x9] = "Lk req",
361 [0xa] = "async stream packet", [0xb] = "Lk resp",
362 [0xc] = "-reserved-", [0xd] = "-reserved-",
363 [0xe] = "link internal", [0xf] = "-reserved-",
364};
365static const char *phys[] = {
366 [0x0] = "phy config packet", [0x1] = "link-on packet",
367 [0x2] = "self-id packet", [0x3] = "-reserved-",
368};
369
370static void log_ar_at_event(char dir, int speed, u32 *header, int evt)
371{
372 int tcode = header[0] >> 4 & 0xf;
373 char specific[12];
374
375 if (likely(!(param_debug & OHCI_PARAM_DEBUG_AT_AR)))
376 return;
377
378 if (unlikely(evt >= ARRAY_SIZE(evts)))
379 evt = 0x1f;
380
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200381 if (evt == OHCI1394_evt_bus_reset) {
Stefan Richter161b96e2008-06-14 14:23:43 +0200382 fw_notify("A%c evt_bus_reset, generation %d\n",
383 dir, (header[2] >> 16) & 0xff);
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200384 return;
385 }
386
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100387 if (header[0] == ~header[1]) {
Stefan Richter161b96e2008-06-14 14:23:43 +0200388 fw_notify("A%c %s, %s, %08x\n",
389 dir, evts[evt], phys[header[0] >> 30 & 0x3], header[0]);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100390 return;
391 }
392
393 switch (tcode) {
394 case 0x0: case 0x6: case 0x8:
395 snprintf(specific, sizeof(specific), " = %08x",
396 be32_to_cpu((__force __be32)header[3]));
397 break;
398 case 0x1: case 0x5: case 0x7: case 0x9: case 0xb:
399 snprintf(specific, sizeof(specific), " %x,%x",
400 header[3] >> 16, header[3] & 0xffff);
401 break;
402 default:
403 specific[0] = '\0';
404 }
405
406 switch (tcode) {
407 case 0xe: case 0xa:
Stefan Richter161b96e2008-06-14 14:23:43 +0200408 fw_notify("A%c %s, %s\n", dir, evts[evt], tcodes[tcode]);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100409 break;
410 case 0x0: case 0x1: case 0x4: case 0x5: case 0x9:
Stefan Richter161b96e2008-06-14 14:23:43 +0200411 fw_notify("A%c spd %x tl %02x, "
412 "%04x -> %04x, %s, "
413 "%s, %04x%08x%s\n",
414 dir, speed, header[0] >> 10 & 0x3f,
415 header[1] >> 16, header[0] >> 16, evts[evt],
416 tcodes[tcode], header[1] & 0xffff, header[2], specific);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100417 break;
418 default:
Stefan Richter161b96e2008-06-14 14:23:43 +0200419 fw_notify("A%c spd %x tl %02x, "
420 "%04x -> %04x, %s, "
421 "%s%s\n",
422 dir, speed, header[0] >> 10 & 0x3f,
423 header[1] >> 16, header[0] >> 16, evts[evt],
424 tcodes[tcode], specific);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100425 }
426}
427
428#else
429
430#define log_irqs(evt)
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200431#define log_selfids(node_id, generation, self_id_count, sid)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100432#define log_ar_at_event(dir, speed, header, evt)
433
434#endif /* CONFIG_FIREWIRE_OHCI_DEBUG */
435
Adrian Bunk95688e92007-01-22 19:17:37 +0100436static inline void reg_write(const struct fw_ohci *ohci, int offset, u32 data)
Kristian Høgsberged568912006-12-19 19:58:35 -0500437{
438 writel(data, ohci->registers + offset);
439}
440
Adrian Bunk95688e92007-01-22 19:17:37 +0100441static inline u32 reg_read(const struct fw_ohci *ohci, int offset)
Kristian Høgsberged568912006-12-19 19:58:35 -0500442{
443 return readl(ohci->registers + offset);
444}
445
Adrian Bunk95688e92007-01-22 19:17:37 +0100446static inline void flush_writes(const struct fw_ohci *ohci)
Kristian Høgsberged568912006-12-19 19:58:35 -0500447{
448 /* Do a dummy read to flush writes. */
449 reg_read(ohci, OHCI1394_Version);
450}
451
Stefan Richter53dca512008-12-14 21:47:04 +0100452static int ohci_update_phy_reg(struct fw_card *card, int addr,
453 int clear_bits, int set_bits)
Kristian Høgsberged568912006-12-19 19:58:35 -0500454{
455 struct fw_ohci *ohci = fw_ohci(card);
456 u32 val, old;
457
458 reg_write(ohci, OHCI1394_PhyControl, OHCI1394_PhyControl_Read(addr));
Stefan Richter362e9012007-07-12 22:24:19 +0200459 flush_writes(ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -0500460 msleep(2);
461 val = reg_read(ohci, OHCI1394_PhyControl);
462 if ((val & OHCI1394_PhyControl_ReadDone) == 0) {
463 fw_error("failed to set phy reg bits.\n");
464 return -EBUSY;
465 }
466
467 old = OHCI1394_PhyControl_ReadData(val);
468 old = (old & ~clear_bits) | set_bits;
469 reg_write(ohci, OHCI1394_PhyControl,
470 OHCI1394_PhyControl_Write(addr, old));
471
472 return 0;
473}
474
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500475static int ar_context_add_page(struct ar_context *ctx)
Kristian Høgsberged568912006-12-19 19:58:35 -0500476{
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500477 struct device *dev = ctx->ohci->card.device;
478 struct ar_buffer *ab;
Stefan Richterf5101d582008-03-14 00:27:49 +0100479 dma_addr_t uninitialized_var(ab_bus);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500480 size_t offset;
481
Jarod Wilsonbde17092008-03-12 17:43:26 -0400482 ab = dma_alloc_coherent(dev, PAGE_SIZE, &ab_bus, GFP_ATOMIC);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500483 if (ab == NULL)
484 return -ENOMEM;
485
Jay Fenlasona55709b2008-10-22 15:59:42 -0400486 ab->next = NULL;
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -0400487 memset(&ab->descriptor, 0, sizeof(ab->descriptor));
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400488 ab->descriptor.control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
489 DESCRIPTOR_STATUS |
490 DESCRIPTOR_BRANCH_ALWAYS);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500491 offset = offsetof(struct ar_buffer, data);
492 ab->descriptor.req_count = cpu_to_le16(PAGE_SIZE - offset);
493 ab->descriptor.data_address = cpu_to_le32(ab_bus + offset);
494 ab->descriptor.res_count = cpu_to_le16(PAGE_SIZE - offset);
495 ab->descriptor.branch_address = 0;
496
Kristian Høgsbergec839e42007-05-22 18:55:48 -0400497 ctx->last_buffer->descriptor.branch_address = cpu_to_le32(ab_bus | 1);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500498 ctx->last_buffer->next = ab;
499 ctx->last_buffer = ab;
500
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400501 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
Kristian Høgsberged568912006-12-19 19:58:35 -0500502 flush_writes(ctx->ohci);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500503
504 return 0;
Kristian Høgsberged568912006-12-19 19:58:35 -0500505}
506
Jay Fenlasona55709b2008-10-22 15:59:42 -0400507static void ar_context_release(struct ar_context *ctx)
508{
509 struct ar_buffer *ab, *ab_next;
510 size_t offset;
511 dma_addr_t ab_bus;
512
513 for (ab = ctx->current_buffer; ab; ab = ab_next) {
514 ab_next = ab->next;
515 offset = offsetof(struct ar_buffer, data);
516 ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
517 dma_free_coherent(ctx->ohci->card.device, PAGE_SIZE,
518 ab, ab_bus);
519 }
520}
521
Stefan Richter11bf20a2008-03-01 02:47:15 +0100522#if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
523#define cond_le32_to_cpu(v) \
524 (ohci->old_uninorth ? (__force __u32)(v) : le32_to_cpu(v))
525#else
526#define cond_le32_to_cpu(v) le32_to_cpu(v)
527#endif
528
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500529static __le32 *handle_ar_packet(struct ar_context *ctx, __le32 *buffer)
Kristian Høgsberged568912006-12-19 19:58:35 -0500530{
Kristian Høgsberged568912006-12-19 19:58:35 -0500531 struct fw_ohci *ohci = ctx->ohci;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500532 struct fw_packet p;
533 u32 status, length, tcode;
Stefan Richter43286562008-03-11 21:22:26 +0100534 int evt;
Kristian Høgsberg0edeefd2007-01-26 00:38:49 -0500535
Stefan Richter11bf20a2008-03-01 02:47:15 +0100536 p.header[0] = cond_le32_to_cpu(buffer[0]);
537 p.header[1] = cond_le32_to_cpu(buffer[1]);
538 p.header[2] = cond_le32_to_cpu(buffer[2]);
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500539
540 tcode = (p.header[0] >> 4) & 0x0f;
541 switch (tcode) {
542 case TCODE_WRITE_QUADLET_REQUEST:
543 case TCODE_READ_QUADLET_RESPONSE:
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500544 p.header[3] = (__force __u32) buffer[3];
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500545 p.header_length = 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500546 p.payload_length = 0;
547 break;
548
549 case TCODE_READ_BLOCK_REQUEST :
Stefan Richter11bf20a2008-03-01 02:47:15 +0100550 p.header[3] = cond_le32_to_cpu(buffer[3]);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500551 p.header_length = 16;
552 p.payload_length = 0;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500553 break;
554
555 case TCODE_WRITE_BLOCK_REQUEST:
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500556 case TCODE_READ_BLOCK_RESPONSE:
557 case TCODE_LOCK_REQUEST:
558 case TCODE_LOCK_RESPONSE:
Stefan Richter11bf20a2008-03-01 02:47:15 +0100559 p.header[3] = cond_le32_to_cpu(buffer[3]);
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500560 p.header_length = 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500561 p.payload_length = p.header[3] >> 16;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500562 break;
563
564 case TCODE_WRITE_RESPONSE:
565 case TCODE_READ_QUADLET_REQUEST:
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500566 case OHCI_TCODE_PHY_PACKET:
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500567 p.header_length = 12;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500568 p.payload_length = 0;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500569 break;
Stefan Richterccff9622008-05-31 19:36:06 +0200570
571 default:
572 /* FIXME: Stop context, discard everything, and restart? */
573 p.header_length = 0;
574 p.payload_length = 0;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500575 }
576
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500577 p.payload = (void *) buffer + p.header_length;
578
579 /* FIXME: What to do about evt_* errors? */
580 length = (p.header_length + p.payload_length + 3) / 4;
Stefan Richter11bf20a2008-03-01 02:47:15 +0100581 status = cond_le32_to_cpu(buffer[length]);
Stefan Richter43286562008-03-11 21:22:26 +0100582 evt = (status >> 16) & 0x1f;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500583
Stefan Richter43286562008-03-11 21:22:26 +0100584 p.ack = evt - 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500585 p.speed = (status >> 21) & 0x7;
586 p.timestamp = status & 0xffff;
587 p.generation = ohci->request_generation;
Kristian Høgsberged568912006-12-19 19:58:35 -0500588
Stefan Richter43286562008-03-11 21:22:26 +0100589 log_ar_at_event('R', p.speed, p.header, evt);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100590
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400591 /*
592 * The OHCI bus reset handler synthesizes a phy packet with
Kristian Høgsberged568912006-12-19 19:58:35 -0500593 * the new generation number when a bus reset happens (see
594 * section 8.4.2.3). This helps us determine when a request
595 * was received and make sure we send the response in the same
596 * generation. We only need this for requests; for responses
597 * we use the unique tlabel for finding the matching
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400598 * request.
Stefan Richterd34316a2008-04-12 22:31:25 +0200599 *
600 * Alas some chips sometimes emit bus reset packets with a
601 * wrong generation. We set the correct generation for these
602 * at a slightly incorrect time (in bus_reset_tasklet).
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400603 */
Stefan Richterd34316a2008-04-12 22:31:25 +0200604 if (evt == OHCI1394_evt_bus_reset) {
605 if (!ohci->bus_reset_packet_quirk)
606 ohci->request_generation = (p.header[2] >> 16) & 0xff;
607 } else if (ctx == &ohci->ar_request_ctx) {
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500608 fw_core_handle_request(&ohci->card, &p);
Stefan Richterd34316a2008-04-12 22:31:25 +0200609 } else {
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500610 fw_core_handle_response(&ohci->card, &p);
Stefan Richterd34316a2008-04-12 22:31:25 +0200611 }
Kristian Høgsberged568912006-12-19 19:58:35 -0500612
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500613 return buffer + length + 1;
614}
Kristian Høgsberged568912006-12-19 19:58:35 -0500615
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500616static void ar_context_tasklet(unsigned long data)
617{
618 struct ar_context *ctx = (struct ar_context *)data;
619 struct fw_ohci *ohci = ctx->ohci;
620 struct ar_buffer *ab;
621 struct descriptor *d;
622 void *buffer, *end;
Kristian Høgsberged568912006-12-19 19:58:35 -0500623
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500624 ab = ctx->current_buffer;
625 d = &ab->descriptor;
Kristian Høgsberged568912006-12-19 19:58:35 -0500626
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500627 if (d->res_count == 0) {
628 size_t size, rest, offset;
Jarod Wilson6b842362008-03-25 16:47:16 -0400629 dma_addr_t start_bus;
630 void *start;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500631
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400632 /*
633 * This descriptor is finished and we may have a
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500634 * packet split across this and the next buffer. We
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400635 * reuse the page for reassembling the split packet.
636 */
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500637
638 offset = offsetof(struct ar_buffer, data);
Jarod Wilson6b842362008-03-25 16:47:16 -0400639 start = buffer = ab;
640 start_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500641
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500642 ab = ab->next;
643 d = &ab->descriptor;
644 size = buffer + PAGE_SIZE - ctx->pointer;
645 rest = le16_to_cpu(d->req_count) - le16_to_cpu(d->res_count);
646 memmove(buffer, ctx->pointer, size);
647 memcpy(buffer + size, ab->data, rest);
648 ctx->current_buffer = ab;
649 ctx->pointer = (void *) ab->data + rest;
650 end = buffer + size + rest;
651
652 while (buffer < end)
653 buffer = handle_ar_packet(ctx, buffer);
654
Jarod Wilsonbde17092008-03-12 17:43:26 -0400655 dma_free_coherent(ohci->card.device, PAGE_SIZE,
Jarod Wilson6b842362008-03-25 16:47:16 -0400656 start, start_bus);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500657 ar_context_add_page(ctx);
658 } else {
659 buffer = ctx->pointer;
660 ctx->pointer = end =
661 (void *) ab + PAGE_SIZE - le16_to_cpu(d->res_count);
662
663 while (buffer < end)
664 buffer = handle_ar_packet(ctx, buffer);
665 }
Kristian Høgsberged568912006-12-19 19:58:35 -0500666}
667
Stefan Richter53dca512008-12-14 21:47:04 +0100668static int ar_context_init(struct ar_context *ctx,
669 struct fw_ohci *ohci, u32 regs)
Kristian Høgsberged568912006-12-19 19:58:35 -0500670{
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500671 struct ar_buffer ab;
Kristian Høgsberged568912006-12-19 19:58:35 -0500672
Kristian Høgsberg72e318e2007-02-06 14:49:31 -0500673 ctx->regs = regs;
674 ctx->ohci = ohci;
675 ctx->last_buffer = &ab;
Kristian Høgsberged568912006-12-19 19:58:35 -0500676 tasklet_init(&ctx->tasklet, ar_context_tasklet, (unsigned long)ctx);
677
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500678 ar_context_add_page(ctx);
679 ar_context_add_page(ctx);
680 ctx->current_buffer = ab.next;
681 ctx->pointer = ctx->current_buffer->data;
682
Kristian Høgsberg2aef4692007-05-30 19:06:35 -0400683 return 0;
684}
685
686static void ar_context_run(struct ar_context *ctx)
687{
688 struct ar_buffer *ab = ctx->current_buffer;
689 dma_addr_t ab_bus;
690 size_t offset;
691
692 offset = offsetof(struct ar_buffer, data);
Stefan Richter0a9972b2007-06-23 20:28:17 +0200693 ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -0400694
695 reg_write(ctx->ohci, COMMAND_PTR(ctx->regs), ab_bus | 1);
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400696 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500697 flush_writes(ctx->ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -0500698}
Stefan Richter373b2ed2007-03-04 14:45:18 +0100699
Stefan Richter53dca512008-12-14 21:47:04 +0100700static struct descriptor *find_branch_descriptor(struct descriptor *d, int z)
Jarod Wilsona186b4a2007-12-03 13:43:12 -0500701{
702 int b, key;
703
704 b = (le16_to_cpu(d->control) & DESCRIPTOR_BRANCH_ALWAYS) >> 2;
705 key = (le16_to_cpu(d->control) & DESCRIPTOR_KEY_IMMEDIATE) >> 8;
706
707 /* figure out which descriptor the branch address goes in */
708 if (z == 2 && (b == 3 || key == 2))
709 return d;
710 else
711 return d + z - 1;
712}
713
Kristian Høgsberg30200732007-02-16 17:34:39 -0500714static void context_tasklet(unsigned long data)
715{
716 struct context *ctx = (struct context *) data;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500717 struct descriptor *d, *last;
718 u32 address;
719 int z;
David Moorefe5ca632008-01-06 17:21:41 -0500720 struct descriptor_buffer *desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500721
David Moorefe5ca632008-01-06 17:21:41 -0500722 desc = list_entry(ctx->buffer_list.next,
723 struct descriptor_buffer, list);
724 last = ctx->last;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500725 while (last->branch_address != 0) {
David Moorefe5ca632008-01-06 17:21:41 -0500726 struct descriptor_buffer *old_desc = desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500727 address = le32_to_cpu(last->branch_address);
728 z = address & 0xf;
David Moorefe5ca632008-01-06 17:21:41 -0500729 address &= ~0xf;
730
731 /* If the branch address points to a buffer outside of the
732 * current buffer, advance to the next buffer. */
733 if (address < desc->buffer_bus ||
734 address >= desc->buffer_bus + desc->used)
735 desc = list_entry(desc->list.next,
736 struct descriptor_buffer, list);
737 d = desc->buffer + (address - desc->buffer_bus) / sizeof(*d);
Jarod Wilsona186b4a2007-12-03 13:43:12 -0500738 last = find_branch_descriptor(d, z);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500739
740 if (!ctx->callback(ctx, d, last))
741 break;
742
David Moorefe5ca632008-01-06 17:21:41 -0500743 if (old_desc != desc) {
744 /* If we've advanced to the next buffer, move the
745 * previous buffer to the free list. */
746 unsigned long flags;
747 old_desc->used = 0;
748 spin_lock_irqsave(&ctx->ohci->lock, flags);
749 list_move_tail(&old_desc->list, &ctx->buffer_list);
750 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
751 }
752 ctx->last = last;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500753 }
754}
755
David Moorefe5ca632008-01-06 17:21:41 -0500756/*
757 * Allocate a new buffer and add it to the list of free buffers for this
758 * context. Must be called with ohci->lock held.
759 */
Stefan Richter53dca512008-12-14 21:47:04 +0100760static int context_add_buffer(struct context *ctx)
David Moorefe5ca632008-01-06 17:21:41 -0500761{
762 struct descriptor_buffer *desc;
Stefan Richterf5101d582008-03-14 00:27:49 +0100763 dma_addr_t uninitialized_var(bus_addr);
David Moorefe5ca632008-01-06 17:21:41 -0500764 int offset;
765
766 /*
767 * 16MB of descriptors should be far more than enough for any DMA
768 * program. This will catch run-away userspace or DoS attacks.
769 */
770 if (ctx->total_allocation >= 16*1024*1024)
771 return -ENOMEM;
772
773 desc = dma_alloc_coherent(ctx->ohci->card.device, PAGE_SIZE,
774 &bus_addr, GFP_ATOMIC);
775 if (!desc)
776 return -ENOMEM;
777
778 offset = (void *)&desc->buffer - (void *)desc;
779 desc->buffer_size = PAGE_SIZE - offset;
780 desc->buffer_bus = bus_addr + offset;
781 desc->used = 0;
782
783 list_add_tail(&desc->list, &ctx->buffer_list);
784 ctx->total_allocation += PAGE_SIZE;
785
786 return 0;
787}
788
Stefan Richter53dca512008-12-14 21:47:04 +0100789static int context_init(struct context *ctx, struct fw_ohci *ohci,
790 u32 regs, descriptor_callback_t callback)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500791{
792 ctx->ohci = ohci;
793 ctx->regs = regs;
David Moorefe5ca632008-01-06 17:21:41 -0500794 ctx->total_allocation = 0;
795
796 INIT_LIST_HEAD(&ctx->buffer_list);
797 if (context_add_buffer(ctx) < 0)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500798 return -ENOMEM;
799
David Moorefe5ca632008-01-06 17:21:41 -0500800 ctx->buffer_tail = list_entry(ctx->buffer_list.next,
801 struct descriptor_buffer, list);
802
Kristian Høgsberg30200732007-02-16 17:34:39 -0500803 tasklet_init(&ctx->tasklet, context_tasklet, (unsigned long)ctx);
804 ctx->callback = callback;
805
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400806 /*
807 * We put a dummy descriptor in the buffer that has a NULL
Kristian Høgsberg30200732007-02-16 17:34:39 -0500808 * branch address and looks like it's been sent. That way we
David Moorefe5ca632008-01-06 17:21:41 -0500809 * have a descriptor to append DMA programs to.
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400810 */
David Moorefe5ca632008-01-06 17:21:41 -0500811 memset(ctx->buffer_tail->buffer, 0, sizeof(*ctx->buffer_tail->buffer));
812 ctx->buffer_tail->buffer->control = cpu_to_le16(DESCRIPTOR_OUTPUT_LAST);
813 ctx->buffer_tail->buffer->transfer_status = cpu_to_le16(0x8011);
814 ctx->buffer_tail->used += sizeof(*ctx->buffer_tail->buffer);
815 ctx->last = ctx->buffer_tail->buffer;
816 ctx->prev = ctx->buffer_tail->buffer;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500817
818 return 0;
819}
820
Stefan Richter53dca512008-12-14 21:47:04 +0100821static void context_release(struct context *ctx)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500822{
823 struct fw_card *card = &ctx->ohci->card;
David Moorefe5ca632008-01-06 17:21:41 -0500824 struct descriptor_buffer *desc, *tmp;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500825
David Moorefe5ca632008-01-06 17:21:41 -0500826 list_for_each_entry_safe(desc, tmp, &ctx->buffer_list, list)
827 dma_free_coherent(card->device, PAGE_SIZE, desc,
828 desc->buffer_bus -
829 ((void *)&desc->buffer - (void *)desc));
Kristian Høgsberg30200732007-02-16 17:34:39 -0500830}
831
David Moorefe5ca632008-01-06 17:21:41 -0500832/* Must be called with ohci->lock held */
Stefan Richter53dca512008-12-14 21:47:04 +0100833static struct descriptor *context_get_descriptors(struct context *ctx,
834 int z, dma_addr_t *d_bus)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500835{
David Moorefe5ca632008-01-06 17:21:41 -0500836 struct descriptor *d = NULL;
837 struct descriptor_buffer *desc = ctx->buffer_tail;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500838
David Moorefe5ca632008-01-06 17:21:41 -0500839 if (z * sizeof(*d) > desc->buffer_size)
840 return NULL;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500841
David Moorefe5ca632008-01-06 17:21:41 -0500842 if (z * sizeof(*d) > desc->buffer_size - desc->used) {
843 /* No room for the descriptor in this buffer, so advance to the
844 * next one. */
845
846 if (desc->list.next == &ctx->buffer_list) {
847 /* If there is no free buffer next in the list,
848 * allocate one. */
849 if (context_add_buffer(ctx) < 0)
850 return NULL;
851 }
852 desc = list_entry(desc->list.next,
853 struct descriptor_buffer, list);
854 ctx->buffer_tail = desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500855 }
856
David Moorefe5ca632008-01-06 17:21:41 -0500857 d = desc->buffer + desc->used / sizeof(*d);
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -0400858 memset(d, 0, z * sizeof(*d));
David Moorefe5ca632008-01-06 17:21:41 -0500859 *d_bus = desc->buffer_bus + desc->used;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500860
861 return d;
862}
863
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -0500864static void context_run(struct context *ctx, u32 extra)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500865{
866 struct fw_ohci *ohci = ctx->ohci;
867
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400868 reg_write(ohci, COMMAND_PTR(ctx->regs),
David Moorefe5ca632008-01-06 17:21:41 -0500869 le32_to_cpu(ctx->last->branch_address));
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400870 reg_write(ohci, CONTROL_CLEAR(ctx->regs), ~0);
871 reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN | extra);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500872 flush_writes(ohci);
873}
874
875static void context_append(struct context *ctx,
876 struct descriptor *d, int z, int extra)
877{
878 dma_addr_t d_bus;
David Moorefe5ca632008-01-06 17:21:41 -0500879 struct descriptor_buffer *desc = ctx->buffer_tail;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500880
David Moorefe5ca632008-01-06 17:21:41 -0500881 d_bus = desc->buffer_bus + (d - desc->buffer) * sizeof(*d);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500882
David Moorefe5ca632008-01-06 17:21:41 -0500883 desc->used += (z + extra) * sizeof(*d);
884 ctx->prev->branch_address = cpu_to_le32(d_bus | z);
885 ctx->prev = find_branch_descriptor(d, z);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500886
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400887 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500888 flush_writes(ctx->ohci);
889}
890
891static void context_stop(struct context *ctx)
892{
893 u32 reg;
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500894 int i;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500895
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400896 reg_write(ctx->ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500897 flush_writes(ctx->ohci);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500898
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500899 for (i = 0; i < 10; i++) {
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400900 reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500901 if ((reg & CONTEXT_ACTIVE) == 0)
Stefan Richterb0068542009-01-05 20:43:23 +0100902 return;
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500903
Stefan Richterb980f5a2007-07-12 22:25:14 +0200904 mdelay(1);
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500905 }
Stefan Richterb0068542009-01-05 20:43:23 +0100906 fw_error("Error: DMA context still active (0x%08x)\n", reg);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500907}
Kristian Høgsberged568912006-12-19 19:58:35 -0500908
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500909struct driver_data {
Kristian Høgsberged568912006-12-19 19:58:35 -0500910 struct fw_packet *packet;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500911};
912
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400913/*
914 * This function apppends a packet to the DMA queue for transmission.
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500915 * Must always be called with the ochi->lock held to ensure proper
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400916 * generation handling and locking around packet queue manipulation.
917 */
Stefan Richter53dca512008-12-14 21:47:04 +0100918static int at_context_queue_packet(struct context *ctx,
919 struct fw_packet *packet)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500920{
Kristian Høgsberged568912006-12-19 19:58:35 -0500921 struct fw_ohci *ohci = ctx->ohci;
Stefan Richter4b6d51e2007-10-21 11:20:07 +0200922 dma_addr_t d_bus, uninitialized_var(payload_bus);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500923 struct driver_data *driver_data;
924 struct descriptor *d, *last;
925 __le32 *header;
Kristian Høgsberged568912006-12-19 19:58:35 -0500926 int z, tcode;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500927 u32 reg;
Kristian Høgsberged568912006-12-19 19:58:35 -0500928
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500929 d = context_get_descriptors(ctx, 4, &d_bus);
930 if (d == NULL) {
931 packet->ack = RCODE_SEND_ERROR;
932 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -0500933 }
934
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400935 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500936 d[0].res_count = cpu_to_le16(packet->timestamp);
937
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400938 /*
939 * The DMA format for asyncronous link packets is different
Kristian Høgsberged568912006-12-19 19:58:35 -0500940 * from the IEEE1394 layout, so shift the fields around
941 * accordingly. If header_length is 8, it's a PHY packet, to
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400942 * which we need to prepend an extra quadlet.
943 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500944
945 header = (__le32 *) &d[1];
Jay Fenlasonf8c22872009-03-05 19:08:40 +0100946 switch (packet->header_length) {
947 case 16:
948 case 12:
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500949 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
950 (packet->speed << 16));
951 header[1] = cpu_to_le32((packet->header[1] & 0xffff) |
952 (packet->header[0] & 0xffff0000));
953 header[2] = cpu_to_le32(packet->header[2]);
Kristian Høgsberged568912006-12-19 19:58:35 -0500954
955 tcode = (packet->header[0] >> 4) & 0x0f;
956 if (TCODE_IS_BLOCK_PACKET(tcode))
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500957 header[3] = cpu_to_le32(packet->header[3]);
Kristian Høgsberged568912006-12-19 19:58:35 -0500958 else
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500959 header[3] = (__force __le32) packet->header[3];
960
961 d[0].req_count = cpu_to_le16(packet->header_length);
Jay Fenlasonf8c22872009-03-05 19:08:40 +0100962 break;
963
964 case 8:
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500965 header[0] = cpu_to_le32((OHCI1394_phy_tcode << 4) |
966 (packet->speed << 16));
967 header[1] = cpu_to_le32(packet->header[0]);
968 header[2] = cpu_to_le32(packet->header[1]);
969 d[0].req_count = cpu_to_le16(12);
Jay Fenlasonf8c22872009-03-05 19:08:40 +0100970 break;
971
972 case 4:
973 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
974 (packet->speed << 16));
975 header[1] = cpu_to_le32(packet->header[0] & 0xffff0000);
976 d[0].req_count = cpu_to_le16(8);
977 break;
978
979 default:
980 /* BUG(); */
981 packet->ack = RCODE_SEND_ERROR;
982 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -0500983 }
984
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500985 driver_data = (struct driver_data *) &d[3];
986 driver_data->packet = packet;
Kristian Høgsberg20d11672007-03-26 19:18:19 -0400987 packet->driver_data = driver_data;
Jarod Wilsona186b4a2007-12-03 13:43:12 -0500988
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500989 if (packet->payload_length > 0) {
990 payload_bus =
991 dma_map_single(ohci->card.device, packet->payload,
992 packet->payload_length, DMA_TO_DEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -0700993 if (dma_mapping_error(ohci->card.device, payload_bus)) {
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500994 packet->ack = RCODE_SEND_ERROR;
995 return -1;
996 }
Stefan Richter19593ff2009-10-14 20:40:10 +0200997 packet->payload_bus = payload_bus;
998 packet->payload_mapped = true;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500999
1000 d[2].req_count = cpu_to_le16(packet->payload_length);
1001 d[2].data_address = cpu_to_le32(payload_bus);
1002 last = &d[2];
1003 z = 3;
1004 } else {
1005 last = &d[0];
1006 z = 2;
1007 }
1008
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001009 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
1010 DESCRIPTOR_IRQ_ALWAYS |
1011 DESCRIPTOR_BRANCH_ALWAYS);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001012
Jarod Wilson76f73ca2008-04-07 22:32:33 +02001013 /*
1014 * If the controller and packet generations don't match, we need to
1015 * bail out and try again. If IntEvent.busReset is set, the AT context
1016 * is halted, so appending to the context and trying to run it is
1017 * futile. Most controllers do the right thing and just flush the AT
1018 * queue (per section 7.2.3.2 of the OHCI 1.1 specification), but
1019 * some controllers (like a JMicron JMB381 PCI-e) misbehave and wind
1020 * up stalling out. So we just bail out in software and try again
1021 * later, and everyone is happy.
1022 * FIXME: Document how the locking works.
1023 */
1024 if (ohci->generation != packet->generation ||
1025 reg_read(ohci, OHCI1394_IntEventSet) & OHCI1394_busReset) {
Stefan Richter19593ff2009-10-14 20:40:10 +02001026 if (packet->payload_mapped)
Stefan Richterab88ca42007-08-29 19:40:28 +02001027 dma_unmap_single(ohci->card.device, payload_bus,
1028 packet->payload_length, DMA_TO_DEVICE);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001029 packet->ack = RCODE_GENERATION;
1030 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001031 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001032
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001033 context_append(ctx, d, z, 4 - z);
Kristian Høgsberged568912006-12-19 19:58:35 -05001034
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001035 /* If the context isn't already running, start it up. */
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001036 reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
Kristian Høgsberg053b3082007-04-10 18:11:17 -04001037 if ((reg & CONTEXT_RUN) == 0)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001038 context_run(ctx, 0);
Kristian Høgsberged568912006-12-19 19:58:35 -05001039
1040 return 0;
1041}
1042
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001043static int handle_at_packet(struct context *context,
1044 struct descriptor *d,
1045 struct descriptor *last)
1046{
1047 struct driver_data *driver_data;
1048 struct fw_packet *packet;
1049 struct fw_ohci *ohci = context->ohci;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001050 int evt;
1051
1052 if (last->transfer_status == 0)
1053 /* This descriptor isn't done yet, stop iteration. */
1054 return 0;
1055
1056 driver_data = (struct driver_data *) &d[3];
1057 packet = driver_data->packet;
1058 if (packet == NULL)
1059 /* This packet was cancelled, just continue. */
1060 return 1;
1061
Stefan Richter19593ff2009-10-14 20:40:10 +02001062 if (packet->payload_mapped)
Stefan Richter1d1dc5e2008-12-10 00:20:38 +01001063 dma_unmap_single(ohci->card.device, packet->payload_bus,
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001064 packet->payload_length, DMA_TO_DEVICE);
1065
1066 evt = le16_to_cpu(last->transfer_status) & 0x1f;
1067 packet->timestamp = le16_to_cpu(last->res_count);
1068
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001069 log_ar_at_event('T', packet->speed, packet->header, evt);
1070
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001071 switch (evt) {
1072 case OHCI1394_evt_timeout:
1073 /* Async response transmit timed out. */
1074 packet->ack = RCODE_CANCELLED;
1075 break;
1076
1077 case OHCI1394_evt_flushed:
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001078 /*
1079 * The packet was flushed should give same error as
1080 * when we try to use a stale generation count.
1081 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001082 packet->ack = RCODE_GENERATION;
1083 break;
1084
1085 case OHCI1394_evt_missing_ack:
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001086 /*
1087 * Using a valid (current) generation count, but the
1088 * node is not on the bus or not sending acks.
1089 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001090 packet->ack = RCODE_NO_ACK;
1091 break;
1092
1093 case ACK_COMPLETE + 0x10:
1094 case ACK_PENDING + 0x10:
1095 case ACK_BUSY_X + 0x10:
1096 case ACK_BUSY_A + 0x10:
1097 case ACK_BUSY_B + 0x10:
1098 case ACK_DATA_ERROR + 0x10:
1099 case ACK_TYPE_ERROR + 0x10:
1100 packet->ack = evt - 0x10;
1101 break;
1102
1103 default:
1104 packet->ack = RCODE_SEND_ERROR;
1105 break;
1106 }
1107
1108 packet->callback(packet, &ohci->card, packet->ack);
1109
1110 return 1;
1111}
1112
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001113#define HEADER_GET_DESTINATION(q) (((q) >> 16) & 0xffff)
1114#define HEADER_GET_TCODE(q) (((q) >> 4) & 0x0f)
1115#define HEADER_GET_OFFSET_HIGH(q) (((q) >> 0) & 0xffff)
1116#define HEADER_GET_DATA_LENGTH(q) (((q) >> 16) & 0xffff)
1117#define HEADER_GET_EXTENDED_TCODE(q) (((q) >> 0) & 0xffff)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001118
Stefan Richter53dca512008-12-14 21:47:04 +01001119static void handle_local_rom(struct fw_ohci *ohci,
1120 struct fw_packet *packet, u32 csr)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001121{
1122 struct fw_packet response;
1123 int tcode, length, i;
1124
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001125 tcode = HEADER_GET_TCODE(packet->header[0]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001126 if (TCODE_IS_BLOCK_PACKET(tcode))
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001127 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001128 else
1129 length = 4;
1130
1131 i = csr - CSR_CONFIG_ROM;
1132 if (i + length > CONFIG_ROM_SIZE) {
1133 fw_fill_response(&response, packet->header,
1134 RCODE_ADDRESS_ERROR, NULL, 0);
1135 } else if (!TCODE_IS_READ_REQUEST(tcode)) {
1136 fw_fill_response(&response, packet->header,
1137 RCODE_TYPE_ERROR, NULL, 0);
1138 } else {
1139 fw_fill_response(&response, packet->header, RCODE_COMPLETE,
1140 (void *) ohci->config_rom + i, length);
1141 }
1142
1143 fw_core_handle_response(&ohci->card, &response);
1144}
1145
Stefan Richter53dca512008-12-14 21:47:04 +01001146static void handle_local_lock(struct fw_ohci *ohci,
1147 struct fw_packet *packet, u32 csr)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001148{
1149 struct fw_packet response;
1150 int tcode, length, ext_tcode, sel;
1151 __be32 *payload, lock_old;
1152 u32 lock_arg, lock_data;
1153
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001154 tcode = HEADER_GET_TCODE(packet->header[0]);
1155 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001156 payload = packet->payload;
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001157 ext_tcode = HEADER_GET_EXTENDED_TCODE(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001158
1159 if (tcode == TCODE_LOCK_REQUEST &&
1160 ext_tcode == EXTCODE_COMPARE_SWAP && length == 8) {
1161 lock_arg = be32_to_cpu(payload[0]);
1162 lock_data = be32_to_cpu(payload[1]);
1163 } else if (tcode == TCODE_READ_QUADLET_REQUEST) {
1164 lock_arg = 0;
1165 lock_data = 0;
1166 } else {
1167 fw_fill_response(&response, packet->header,
1168 RCODE_TYPE_ERROR, NULL, 0);
1169 goto out;
1170 }
1171
1172 sel = (csr - CSR_BUS_MANAGER_ID) / 4;
1173 reg_write(ohci, OHCI1394_CSRData, lock_data);
1174 reg_write(ohci, OHCI1394_CSRCompareData, lock_arg);
1175 reg_write(ohci, OHCI1394_CSRControl, sel);
1176
1177 if (reg_read(ohci, OHCI1394_CSRControl) & 0x80000000)
1178 lock_old = cpu_to_be32(reg_read(ohci, OHCI1394_CSRData));
1179 else
1180 fw_notify("swap not done yet\n");
1181
1182 fw_fill_response(&response, packet->header,
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04001183 RCODE_COMPLETE, &lock_old, sizeof(lock_old));
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001184 out:
1185 fw_core_handle_response(&ohci->card, &response);
1186}
1187
Stefan Richter53dca512008-12-14 21:47:04 +01001188static void handle_local_request(struct context *ctx, struct fw_packet *packet)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001189{
1190 u64 offset;
1191 u32 csr;
1192
Kristian Høgsberg473d28c2007-03-07 12:12:55 -05001193 if (ctx == &ctx->ohci->at_request_ctx) {
1194 packet->ack = ACK_PENDING;
1195 packet->callback(packet, &ctx->ohci->card, packet->ack);
1196 }
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001197
1198 offset =
1199 ((unsigned long long)
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001200 HEADER_GET_OFFSET_HIGH(packet->header[1]) << 32) |
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001201 packet->header[2];
1202 csr = offset - CSR_REGISTER_BASE;
1203
1204 /* Handle config rom reads. */
1205 if (csr >= CSR_CONFIG_ROM && csr < CSR_CONFIG_ROM_END)
1206 handle_local_rom(ctx->ohci, packet, csr);
1207 else switch (csr) {
1208 case CSR_BUS_MANAGER_ID:
1209 case CSR_BANDWIDTH_AVAILABLE:
1210 case CSR_CHANNELS_AVAILABLE_HI:
1211 case CSR_CHANNELS_AVAILABLE_LO:
1212 handle_local_lock(ctx->ohci, packet, csr);
1213 break;
1214 default:
1215 if (ctx == &ctx->ohci->at_request_ctx)
1216 fw_core_handle_request(&ctx->ohci->card, packet);
1217 else
1218 fw_core_handle_response(&ctx->ohci->card, packet);
1219 break;
1220 }
Kristian Høgsberg473d28c2007-03-07 12:12:55 -05001221
1222 if (ctx == &ctx->ohci->at_response_ctx) {
1223 packet->ack = ACK_COMPLETE;
1224 packet->callback(packet, &ctx->ohci->card, packet->ack);
1225 }
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001226}
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001227
Stefan Richter53dca512008-12-14 21:47:04 +01001228static void at_context_transmit(struct context *ctx, struct fw_packet *packet)
Kristian Høgsberged568912006-12-19 19:58:35 -05001229{
Kristian Høgsberged568912006-12-19 19:58:35 -05001230 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001231 int ret;
Kristian Høgsberged568912006-12-19 19:58:35 -05001232
1233 spin_lock_irqsave(&ctx->ohci->lock, flags);
1234
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001235 if (HEADER_GET_DESTINATION(packet->header[0]) == ctx->ohci->node_id &&
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001236 ctx->ohci->generation == packet->generation) {
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001237 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1238 handle_local_request(ctx, packet);
1239 return;
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001240 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001241
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001242 ret = at_context_queue_packet(ctx, packet);
Kristian Høgsberged568912006-12-19 19:58:35 -05001243 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1244
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001245 if (ret < 0)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001246 packet->callback(packet, &ctx->ohci->card, packet->ack);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001247
Kristian Høgsberged568912006-12-19 19:58:35 -05001248}
1249
1250static void bus_reset_tasklet(unsigned long data)
1251{
1252 struct fw_ohci *ohci = (struct fw_ohci *)data;
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001253 int self_id_count, i, j, reg;
Kristian Høgsberged568912006-12-19 19:58:35 -05001254 int generation, new_generation;
1255 unsigned long flags;
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001256 void *free_rom = NULL;
1257 dma_addr_t free_rom_bus = 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05001258
1259 reg = reg_read(ohci, OHCI1394_NodeID);
1260 if (!(reg & OHCI1394_NodeID_idValid)) {
Stefan Richter02ff8f82007-08-30 00:11:40 +02001261 fw_notify("node ID not valid, new bus reset in progress\n");
Kristian Høgsberged568912006-12-19 19:58:35 -05001262 return;
1263 }
Stefan Richter02ff8f82007-08-30 00:11:40 +02001264 if ((reg & OHCI1394_NodeID_nodeNumber) == 63) {
1265 fw_notify("malconfigured bus\n");
1266 return;
1267 }
1268 ohci->node_id = reg & (OHCI1394_NodeID_busNumber |
1269 OHCI1394_NodeID_nodeNumber);
Kristian Høgsberged568912006-12-19 19:58:35 -05001270
Stefan Richterc8a9a492008-03-19 21:40:32 +01001271 reg = reg_read(ohci, OHCI1394_SelfIDCount);
1272 if (reg & OHCI1394_SelfIDCount_selfIDError) {
1273 fw_notify("inconsistent self IDs\n");
1274 return;
1275 }
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001276 /*
1277 * The count in the SelfIDCount register is the number of
Kristian Høgsberged568912006-12-19 19:58:35 -05001278 * bytes in the self ID receive buffer. Since we also receive
1279 * the inverted quadlets and a header quadlet, we shift one
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001280 * bit extra to get the actual number of self IDs.
1281 */
Stefan Richter928ec5f2009-09-06 18:49:17 +02001282 self_id_count = (reg >> 3) & 0xff;
1283 if (self_id_count == 0 || self_id_count > 252) {
Stefan Richter016bf3d2008-03-19 22:05:02 +01001284 fw_notify("inconsistent self IDs\n");
1285 return;
1286 }
Stefan Richter11bf20a2008-03-01 02:47:15 +01001287 generation = (cond_le32_to_cpu(ohci->self_id_cpu[0]) >> 16) & 0xff;
Stefan Richteree71c2f2007-08-25 14:08:19 +02001288 rmb();
Kristian Høgsberged568912006-12-19 19:58:35 -05001289
1290 for (i = 1, j = 0; j < self_id_count; i += 2, j++) {
Stefan Richterc8a9a492008-03-19 21:40:32 +01001291 if (ohci->self_id_cpu[i] != ~ohci->self_id_cpu[i + 1]) {
1292 fw_notify("inconsistent self IDs\n");
1293 return;
1294 }
Stefan Richter11bf20a2008-03-01 02:47:15 +01001295 ohci->self_id_buffer[j] =
1296 cond_le32_to_cpu(ohci->self_id_cpu[i]);
Kristian Høgsberged568912006-12-19 19:58:35 -05001297 }
Stefan Richteree71c2f2007-08-25 14:08:19 +02001298 rmb();
Kristian Høgsberged568912006-12-19 19:58:35 -05001299
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001300 /*
1301 * Check the consistency of the self IDs we just read. The
Kristian Høgsberged568912006-12-19 19:58:35 -05001302 * problem we face is that a new bus reset can start while we
1303 * read out the self IDs from the DMA buffer. If this happens,
1304 * the DMA buffer will be overwritten with new self IDs and we
1305 * will read out inconsistent data. The OHCI specification
1306 * (section 11.2) recommends a technique similar to
1307 * linux/seqlock.h, where we remember the generation of the
1308 * self IDs in the buffer before reading them out and compare
1309 * it to the current generation after reading them out. If
1310 * the two generations match we know we have a consistent set
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001311 * of self IDs.
1312 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001313
1314 new_generation = (reg_read(ohci, OHCI1394_SelfIDCount) >> 16) & 0xff;
1315 if (new_generation != generation) {
1316 fw_notify("recursive bus reset detected, "
1317 "discarding self ids\n");
1318 return;
1319 }
1320
1321 /* FIXME: Document how the locking works. */
1322 spin_lock_irqsave(&ohci->lock, flags);
1323
1324 ohci->generation = generation;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001325 context_stop(&ohci->at_request_ctx);
1326 context_stop(&ohci->at_response_ctx);
Kristian Høgsberged568912006-12-19 19:58:35 -05001327 reg_write(ohci, OHCI1394_IntEventClear, OHCI1394_busReset);
1328
Stefan Richterd34316a2008-04-12 22:31:25 +02001329 if (ohci->bus_reset_packet_quirk)
1330 ohci->request_generation = generation;
1331
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001332 /*
1333 * This next bit is unrelated to the AT context stuff but we
Kristian Høgsberged568912006-12-19 19:58:35 -05001334 * have to do it under the spinlock also. If a new config rom
1335 * was set up before this reset, the old one is now no longer
1336 * in use and we can free it. Update the config rom pointers
1337 * to point to the current config rom and clear the
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001338 * next_config_rom pointer so a new udpate can take place.
1339 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001340
1341 if (ohci->next_config_rom != NULL) {
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001342 if (ohci->next_config_rom != ohci->config_rom) {
1343 free_rom = ohci->config_rom;
1344 free_rom_bus = ohci->config_rom_bus;
1345 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001346 ohci->config_rom = ohci->next_config_rom;
1347 ohci->config_rom_bus = ohci->next_config_rom_bus;
1348 ohci->next_config_rom = NULL;
1349
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001350 /*
1351 * Restore config_rom image and manually update
Kristian Høgsberged568912006-12-19 19:58:35 -05001352 * config_rom registers. Writing the header quadlet
1353 * will indicate that the config rom is ready, so we
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001354 * do that last.
1355 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001356 reg_write(ohci, OHCI1394_BusOptions,
1357 be32_to_cpu(ohci->config_rom[2]));
Stefan Richter8e859732009-10-08 00:41:59 +02001358 ohci->config_rom[0] = ohci->next_header;
1359 reg_write(ohci, OHCI1394_ConfigROMhdr,
1360 be32_to_cpu(ohci->next_header));
Kristian Høgsberged568912006-12-19 19:58:35 -05001361 }
1362
Stefan Richter080de8c2008-02-28 20:54:43 +01001363#ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
1364 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, ~0);
1365 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, ~0);
1366#endif
1367
Kristian Høgsberged568912006-12-19 19:58:35 -05001368 spin_unlock_irqrestore(&ohci->lock, flags);
1369
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001370 if (free_rom)
1371 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1372 free_rom, free_rom_bus);
1373
Stefan Richter08ddb2f2008-04-11 00:51:15 +02001374 log_selfids(ohci->node_id, generation,
1375 self_id_count, ohci->self_id_buffer);
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001376
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001377 fw_core_handle_bus_reset(&ohci->card, ohci->node_id, generation,
Kristian Høgsberged568912006-12-19 19:58:35 -05001378 self_id_count, ohci->self_id_buffer);
1379}
1380
1381static irqreturn_t irq_handler(int irq, void *data)
1382{
1383 struct fw_ohci *ohci = data;
Stefan Richter168cf9a2010-02-14 18:49:18 +01001384 u32 event, iso_event;
Kristian Høgsberged568912006-12-19 19:58:35 -05001385 int i;
1386
1387 event = reg_read(ohci, OHCI1394_IntEventClear);
1388
Stefan Richtera5159582007-06-09 19:31:14 +02001389 if (!event || !~event)
Kristian Høgsberged568912006-12-19 19:58:35 -05001390 return IRQ_NONE;
1391
Stefan Richtera007bb82008-04-07 22:33:35 +02001392 /* busReset must not be cleared yet, see OHCI 1.1 clause 7.2.3.2 */
1393 reg_write(ohci, OHCI1394_IntEventClear, event & ~OHCI1394_busReset);
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001394 log_irqs(event);
Kristian Høgsberged568912006-12-19 19:58:35 -05001395
1396 if (event & OHCI1394_selfIDComplete)
1397 tasklet_schedule(&ohci->bus_reset_tasklet);
1398
1399 if (event & OHCI1394_RQPkt)
1400 tasklet_schedule(&ohci->ar_request_ctx.tasklet);
1401
1402 if (event & OHCI1394_RSPkt)
1403 tasklet_schedule(&ohci->ar_response_ctx.tasklet);
1404
1405 if (event & OHCI1394_reqTxComplete)
1406 tasklet_schedule(&ohci->at_request_ctx.tasklet);
1407
1408 if (event & OHCI1394_respTxComplete)
1409 tasklet_schedule(&ohci->at_response_ctx.tasklet);
1410
Kristian Høgsbergc8894752007-02-16 17:34:36 -05001411 iso_event = reg_read(ohci, OHCI1394_IsoRecvIntEventClear);
Kristian Høgsberged568912006-12-19 19:58:35 -05001412 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, iso_event);
1413
1414 while (iso_event) {
1415 i = ffs(iso_event) - 1;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001416 tasklet_schedule(&ohci->ir_context_list[i].context.tasklet);
Kristian Høgsberged568912006-12-19 19:58:35 -05001417 iso_event &= ~(1 << i);
1418 }
1419
Kristian Høgsbergc8894752007-02-16 17:34:36 -05001420 iso_event = reg_read(ohci, OHCI1394_IsoXmitIntEventClear);
Kristian Høgsberged568912006-12-19 19:58:35 -05001421 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, iso_event);
1422
1423 while (iso_event) {
1424 i = ffs(iso_event) - 1;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001425 tasklet_schedule(&ohci->it_context_list[i].context.tasklet);
Kristian Høgsberged568912006-12-19 19:58:35 -05001426 iso_event &= ~(1 << i);
1427 }
1428
Jarod Wilson75f78322008-04-03 17:18:23 -04001429 if (unlikely(event & OHCI1394_regAccessFail))
1430 fw_error("Register access failure - "
1431 "please notify linux1394-devel@lists.sf.net\n");
1432
Stefan Richtere524f6162007-08-20 21:58:30 +02001433 if (unlikely(event & OHCI1394_postedWriteErr))
1434 fw_error("PCI posted write error\n");
1435
Stefan Richterbb9f2202007-12-22 22:14:52 +01001436 if (unlikely(event & OHCI1394_cycleTooLong)) {
1437 if (printk_ratelimit())
1438 fw_notify("isochronous cycle too long\n");
1439 reg_write(ohci, OHCI1394_LinkControlSet,
1440 OHCI1394_LinkControl_cycleMaster);
1441 }
1442
Jay Fenlason5ed1f322009-11-17 12:29:17 -05001443 if (unlikely(event & OHCI1394_cycleInconsistent)) {
1444 /*
1445 * We need to clear this event bit in order to make
1446 * cycleMatch isochronous I/O work. In theory we should
1447 * stop active cycleMatch iso contexts now and restart
1448 * them at least two cycles later. (FIXME?)
1449 */
1450 if (printk_ratelimit())
1451 fw_notify("isochronous cycle inconsistent\n");
1452 }
1453
Kristian Høgsberged568912006-12-19 19:58:35 -05001454 return IRQ_HANDLED;
1455}
1456
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001457static int software_reset(struct fw_ohci *ohci)
1458{
1459 int i;
1460
1461 reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_softReset);
1462
1463 for (i = 0; i < OHCI_LOOP_COUNT; i++) {
1464 if ((reg_read(ohci, OHCI1394_HCControlSet) &
1465 OHCI1394_HCControl_softReset) == 0)
1466 return 0;
1467 msleep(1);
1468 }
1469
1470 return -EBUSY;
1471}
1472
Stefan Richter8e859732009-10-08 00:41:59 +02001473static void copy_config_rom(__be32 *dest, const __be32 *src, size_t length)
1474{
1475 size_t size = length * 4;
1476
1477 memcpy(dest, src, size);
1478 if (size < CONFIG_ROM_SIZE)
1479 memset(&dest[length], 0, CONFIG_ROM_SIZE - size);
1480}
1481
1482static int ohci_enable(struct fw_card *card,
1483 const __be32 *config_rom, size_t length)
Kristian Høgsberged568912006-12-19 19:58:35 -05001484{
1485 struct fw_ohci *ohci = fw_ohci(card);
1486 struct pci_dev *dev = to_pci_dev(card->device);
Jarod Wilson02214722008-03-28 10:02:50 -04001487 u32 lps;
1488 int i;
Kristian Høgsberged568912006-12-19 19:58:35 -05001489
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001490 if (software_reset(ohci)) {
1491 fw_error("Failed to reset ohci card.\n");
1492 return -EBUSY;
1493 }
1494
1495 /*
1496 * Now enable LPS, which we need in order to start accessing
1497 * most of the registers. In fact, on some cards (ALI M5251),
1498 * accessing registers in the SClk domain without LPS enabled
1499 * will lock up the machine. Wait 50msec to make sure we have
Jarod Wilson02214722008-03-28 10:02:50 -04001500 * full link enabled. However, with some cards (well, at least
1501 * a JMicron PCIe card), we have to try again sometimes.
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001502 */
1503 reg_write(ohci, OHCI1394_HCControlSet,
1504 OHCI1394_HCControl_LPS |
1505 OHCI1394_HCControl_postedWriteEnable);
1506 flush_writes(ohci);
Jarod Wilson02214722008-03-28 10:02:50 -04001507
1508 for (lps = 0, i = 0; !lps && i < 3; i++) {
1509 msleep(50);
1510 lps = reg_read(ohci, OHCI1394_HCControlSet) &
1511 OHCI1394_HCControl_LPS;
1512 }
1513
1514 if (!lps) {
1515 fw_error("Failed to set Link Power Status\n");
1516 return -EIO;
1517 }
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001518
1519 reg_write(ohci, OHCI1394_HCControlClear,
1520 OHCI1394_HCControl_noByteSwapData);
1521
Stefan Richteraffc9c22008-06-05 20:50:53 +02001522 reg_write(ohci, OHCI1394_SelfIDBuffer, ohci->self_id_bus);
Stefan Richtere896ec42008-06-05 20:49:38 +02001523 reg_write(ohci, OHCI1394_LinkControlClear,
1524 OHCI1394_LinkControl_rcvPhyPkt);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001525 reg_write(ohci, OHCI1394_LinkControlSet,
1526 OHCI1394_LinkControl_rcvSelfID |
1527 OHCI1394_LinkControl_cycleTimerEnable |
1528 OHCI1394_LinkControl_cycleMaster);
1529
1530 reg_write(ohci, OHCI1394_ATRetries,
1531 OHCI1394_MAX_AT_REQ_RETRIES |
1532 (OHCI1394_MAX_AT_RESP_RETRIES << 4) |
1533 (OHCI1394_MAX_PHYS_RESP_RETRIES << 8));
1534
1535 ar_context_run(&ohci->ar_request_ctx);
1536 ar_context_run(&ohci->ar_response_ctx);
1537
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001538 reg_write(ohci, OHCI1394_PhyUpperBound, 0x00010000);
1539 reg_write(ohci, OHCI1394_IntEventClear, ~0);
1540 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
1541 reg_write(ohci, OHCI1394_IntMaskSet,
1542 OHCI1394_selfIDComplete |
1543 OHCI1394_RQPkt | OHCI1394_RSPkt |
1544 OHCI1394_reqTxComplete | OHCI1394_respTxComplete |
1545 OHCI1394_isochRx | OHCI1394_isochTx |
Stefan Richterbb9f2202007-12-22 22:14:52 +01001546 OHCI1394_postedWriteErr | OHCI1394_cycleTooLong |
Stefan Richter168cf9a2010-02-14 18:49:18 +01001547 OHCI1394_cycleInconsistent | OHCI1394_regAccessFail |
Jarod Wilson75f78322008-04-03 17:18:23 -04001548 OHCI1394_masterIntEnable);
Stefan Richtera007bb82008-04-07 22:33:35 +02001549 if (param_debug & OHCI_PARAM_DEBUG_BUSRESETS)
1550 reg_write(ohci, OHCI1394_IntMaskSet, OHCI1394_busReset);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001551
1552 /* Activate link_on bit and contender bit in our self ID packets.*/
1553 if (ohci_update_phy_reg(card, 4, 0,
1554 PHY_LINK_ACTIVE | PHY_CONTENDER) < 0)
1555 return -EIO;
1556
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001557 /*
1558 * When the link is not yet enabled, the atomic config rom
Kristian Høgsberged568912006-12-19 19:58:35 -05001559 * update mechanism described below in ohci_set_config_rom()
1560 * is not active. We have to update ConfigRomHeader and
1561 * BusOptions manually, and the write to ConfigROMmap takes
1562 * effect immediately. We tie this to the enabling of the
1563 * link, so we have a valid config rom before enabling - the
1564 * OHCI requires that ConfigROMhdr and BusOptions have valid
1565 * values before enabling.
1566 *
1567 * However, when the ConfigROMmap is written, some controllers
1568 * always read back quadlets 0 and 2 from the config rom to
1569 * the ConfigRomHeader and BusOptions registers on bus reset.
1570 * They shouldn't do that in this initial case where the link
1571 * isn't enabled. This means we have to use the same
1572 * workaround here, setting the bus header to 0 and then write
1573 * the right values in the bus reset tasklet.
1574 */
1575
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001576 if (config_rom) {
1577 ohci->next_config_rom =
1578 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1579 &ohci->next_config_rom_bus,
1580 GFP_KERNEL);
1581 if (ohci->next_config_rom == NULL)
1582 return -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05001583
Stefan Richter8e859732009-10-08 00:41:59 +02001584 copy_config_rom(ohci->next_config_rom, config_rom, length);
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001585 } else {
1586 /*
1587 * In the suspend case, config_rom is NULL, which
1588 * means that we just reuse the old config rom.
1589 */
1590 ohci->next_config_rom = ohci->config_rom;
1591 ohci->next_config_rom_bus = ohci->config_rom_bus;
1592 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001593
Stefan Richter8e859732009-10-08 00:41:59 +02001594 ohci->next_header = ohci->next_config_rom[0];
Kristian Høgsberged568912006-12-19 19:58:35 -05001595 ohci->next_config_rom[0] = 0;
1596 reg_write(ohci, OHCI1394_ConfigROMhdr, 0);
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001597 reg_write(ohci, OHCI1394_BusOptions,
1598 be32_to_cpu(ohci->next_config_rom[2]));
Kristian Høgsberged568912006-12-19 19:58:35 -05001599 reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
1600
1601 reg_write(ohci, OHCI1394_AsReqFilterHiSet, 0x80000000);
1602
1603 if (request_irq(dev->irq, irq_handler,
Thomas Gleixner65efffa2007-03-05 18:19:51 -08001604 IRQF_SHARED, ohci_driver_name, ohci)) {
Kristian Høgsberged568912006-12-19 19:58:35 -05001605 fw_error("Failed to allocate shared interrupt %d.\n",
1606 dev->irq);
1607 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1608 ohci->config_rom, ohci->config_rom_bus);
1609 return -EIO;
1610 }
1611
1612 reg_write(ohci, OHCI1394_HCControlSet,
1613 OHCI1394_HCControl_linkEnable |
1614 OHCI1394_HCControl_BIBimageValid);
1615 flush_writes(ohci);
1616
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001617 /*
1618 * We are ready to go, initiate bus reset to finish the
1619 * initialization.
1620 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001621
1622 fw_core_initiate_bus_reset(&ohci->card, 1);
1623
1624 return 0;
1625}
1626
Stefan Richter53dca512008-12-14 21:47:04 +01001627static int ohci_set_config_rom(struct fw_card *card,
Stefan Richter8e859732009-10-08 00:41:59 +02001628 const __be32 *config_rom, size_t length)
Kristian Høgsberged568912006-12-19 19:58:35 -05001629{
1630 struct fw_ohci *ohci;
1631 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001632 int ret = -EBUSY;
Kristian Høgsberged568912006-12-19 19:58:35 -05001633 __be32 *next_config_rom;
Stefan Richterf5101d582008-03-14 00:27:49 +01001634 dma_addr_t uninitialized_var(next_config_rom_bus);
Kristian Høgsberged568912006-12-19 19:58:35 -05001635
1636 ohci = fw_ohci(card);
1637
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001638 /*
1639 * When the OHCI controller is enabled, the config rom update
Kristian Høgsberged568912006-12-19 19:58:35 -05001640 * mechanism is a bit tricky, but easy enough to use. See
1641 * section 5.5.6 in the OHCI specification.
1642 *
1643 * The OHCI controller caches the new config rom address in a
1644 * shadow register (ConfigROMmapNext) and needs a bus reset
1645 * for the changes to take place. When the bus reset is
1646 * detected, the controller loads the new values for the
1647 * ConfigRomHeader and BusOptions registers from the specified
1648 * config rom and loads ConfigROMmap from the ConfigROMmapNext
1649 * shadow register. All automatically and atomically.
1650 *
1651 * Now, there's a twist to this story. The automatic load of
1652 * ConfigRomHeader and BusOptions doesn't honor the
1653 * noByteSwapData bit, so with a be32 config rom, the
1654 * controller will load be32 values in to these registers
1655 * during the atomic update, even on litte endian
1656 * architectures. The workaround we use is to put a 0 in the
1657 * header quadlet; 0 is endian agnostic and means that the
1658 * config rom isn't ready yet. In the bus reset tasklet we
1659 * then set up the real values for the two registers.
1660 *
1661 * We use ohci->lock to avoid racing with the code that sets
1662 * ohci->next_config_rom to NULL (see bus_reset_tasklet).
1663 */
1664
1665 next_config_rom =
1666 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1667 &next_config_rom_bus, GFP_KERNEL);
1668 if (next_config_rom == NULL)
1669 return -ENOMEM;
1670
1671 spin_lock_irqsave(&ohci->lock, flags);
1672
1673 if (ohci->next_config_rom == NULL) {
1674 ohci->next_config_rom = next_config_rom;
1675 ohci->next_config_rom_bus = next_config_rom_bus;
1676
Stefan Richter8e859732009-10-08 00:41:59 +02001677 copy_config_rom(ohci->next_config_rom, config_rom, length);
Kristian Høgsberged568912006-12-19 19:58:35 -05001678
1679 ohci->next_header = config_rom[0];
1680 ohci->next_config_rom[0] = 0;
1681
1682 reg_write(ohci, OHCI1394_ConfigROMmap,
1683 ohci->next_config_rom_bus);
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001684 ret = 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05001685 }
1686
1687 spin_unlock_irqrestore(&ohci->lock, flags);
1688
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001689 /*
1690 * Now initiate a bus reset to have the changes take
Kristian Høgsberged568912006-12-19 19:58:35 -05001691 * effect. We clean up the old config rom memory and DMA
1692 * mappings in the bus reset tasklet, since the OHCI
1693 * controller could need to access it before the bus reset
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001694 * takes effect.
1695 */
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001696 if (ret == 0)
Kristian Høgsberged568912006-12-19 19:58:35 -05001697 fw_core_initiate_bus_reset(&ohci->card, 1);
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001698 else
1699 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1700 next_config_rom, next_config_rom_bus);
Kristian Høgsberged568912006-12-19 19:58:35 -05001701
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001702 return ret;
Kristian Høgsberged568912006-12-19 19:58:35 -05001703}
1704
1705static void ohci_send_request(struct fw_card *card, struct fw_packet *packet)
1706{
1707 struct fw_ohci *ohci = fw_ohci(card);
1708
1709 at_context_transmit(&ohci->at_request_ctx, packet);
1710}
1711
1712static void ohci_send_response(struct fw_card *card, struct fw_packet *packet)
1713{
1714 struct fw_ohci *ohci = fw_ohci(card);
1715
1716 at_context_transmit(&ohci->at_response_ctx, packet);
1717}
1718
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001719static int ohci_cancel_packet(struct fw_card *card, struct fw_packet *packet)
1720{
1721 struct fw_ohci *ohci = fw_ohci(card);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001722 struct context *ctx = &ohci->at_request_ctx;
1723 struct driver_data *driver_data = packet->driver_data;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001724 int ret = -ENOENT;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001725
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001726 tasklet_disable(&ctx->tasklet);
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001727
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001728 if (packet->ack != 0)
1729 goto out;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001730
Stefan Richter19593ff2009-10-14 20:40:10 +02001731 if (packet->payload_mapped)
Stefan Richter1d1dc5e2008-12-10 00:20:38 +01001732 dma_unmap_single(ohci->card.device, packet->payload_bus,
1733 packet->payload_length, DMA_TO_DEVICE);
1734
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001735 log_ar_at_event('T', packet->speed, packet->header, 0x20);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001736 driver_data->packet = NULL;
1737 packet->ack = RCODE_CANCELLED;
1738 packet->callback(packet, &ohci->card, packet->ack);
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001739 ret = 0;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001740 out:
1741 tasklet_enable(&ctx->tasklet);
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001742
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001743 return ret;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001744}
1745
Stefan Richter53dca512008-12-14 21:47:04 +01001746static int ohci_enable_phys_dma(struct fw_card *card,
1747 int node_id, int generation)
Kristian Høgsberged568912006-12-19 19:58:35 -05001748{
Stefan Richter080de8c2008-02-28 20:54:43 +01001749#ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
1750 return 0;
1751#else
Kristian Høgsberged568912006-12-19 19:58:35 -05001752 struct fw_ohci *ohci = fw_ohci(card);
1753 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001754 int n, ret = 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05001755
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001756 /*
1757 * FIXME: Make sure this bitmask is cleared when we clear the busReset
1758 * interrupt bit. Clear physReqResourceAllBuses on bus reset.
1759 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001760
1761 spin_lock_irqsave(&ohci->lock, flags);
1762
1763 if (ohci->generation != generation) {
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001764 ret = -ESTALE;
Kristian Høgsberged568912006-12-19 19:58:35 -05001765 goto out;
1766 }
1767
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001768 /*
1769 * Note, if the node ID contains a non-local bus ID, physical DMA is
1770 * enabled for _all_ nodes on remote buses.
1771 */
Stefan Richter907293d2007-01-23 21:11:43 +01001772
1773 n = (node_id & 0xffc0) == LOCAL_BUS ? node_id & 0x3f : 63;
1774 if (n < 32)
1775 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, 1 << n);
1776 else
1777 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, 1 << (n - 32));
1778
Kristian Høgsberged568912006-12-19 19:58:35 -05001779 flush_writes(ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -05001780 out:
Stefan Richter6cad95f2007-01-21 20:46:45 +01001781 spin_unlock_irqrestore(&ohci->lock, flags);
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001782
1783 return ret;
Stefan Richter080de8c2008-02-28 20:54:43 +01001784#endif /* CONFIG_FIREWIRE_OHCI_REMOTE_DMA */
Kristian Høgsberged568912006-12-19 19:58:35 -05001785}
Stefan Richter373b2ed2007-03-04 14:45:18 +01001786
Stefan Richter4a9bde92010-02-20 22:24:43 +01001787static u32 cycle_timer_ticks(u32 cycle_timer)
Clemens Ladischb6775322010-01-20 09:58:02 +01001788{
1789 u32 ticks;
1790
1791 ticks = cycle_timer & 0xfff;
1792 ticks += 3072 * ((cycle_timer >> 12) & 0x1fff);
1793 ticks += (3072 * 8000) * (cycle_timer >> 25);
Stefan Richter4a9bde92010-02-20 22:24:43 +01001794
Clemens Ladischb6775322010-01-20 09:58:02 +01001795 return ticks;
1796}
1797
Stefan Richter4a9bde92010-02-20 22:24:43 +01001798/*
1799 * Some controllers exhibit one or more of the following bugs when updating the
1800 * iso cycle timer register:
1801 * - When the lowest six bits are wrapping around to zero, a read that happens
1802 * at the same time will return garbage in the lowest ten bits.
1803 * - When the cycleOffset field wraps around to zero, the cycleCount field is
1804 * not incremented for about 60 ns.
1805 * - Occasionally, the entire register reads zero.
1806 *
1807 * To catch these, we read the register three times and ensure that the
1808 * difference between each two consecutive reads is approximately the same, i.e.
1809 * less than twice the other. Furthermore, any negative difference indicates an
1810 * error. (A PCI read should take at least 20 ticks of the 24.576 MHz timer to
1811 * execute, so we have enough precision to compute the ratio of the differences.)
1812 */
Stefan Richter168cf9a2010-02-14 18:49:18 +01001813static u32 ohci_get_cycle_time(struct fw_card *card)
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05001814{
1815 struct fw_ohci *ohci = fw_ohci(card);
Clemens Ladischb6775322010-01-20 09:58:02 +01001816 u32 c0, c1, c2;
1817 u32 t0, t1, t2;
1818 s32 diff01, diff12;
Stefan Richter4a9bde92010-02-20 22:24:43 +01001819 int i;
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05001820
Stefan Richter4a9bde92010-02-20 22:24:43 +01001821 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1822
1823 if (ohci->iso_cycle_timer_quirk) {
1824 i = 0;
1825 c1 = c2;
Clemens Ladischb6775322010-01-20 09:58:02 +01001826 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
Clemens Ladischb6775322010-01-20 09:58:02 +01001827 do {
Stefan Richter4a9bde92010-02-20 22:24:43 +01001828 c0 = c1;
1829 c1 = c2;
Clemens Ladischb6775322010-01-20 09:58:02 +01001830 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1831 t0 = cycle_timer_ticks(c0);
1832 t1 = cycle_timer_ticks(c1);
1833 t2 = cycle_timer_ticks(c2);
1834 diff01 = t1 - t0;
1835 diff12 = t2 - t1;
Stefan Richter4a9bde92010-02-20 22:24:43 +01001836 } while ((diff01 <= 0 || diff12 <= 0 ||
1837 diff01 / diff12 >= 2 || diff12 / diff01 >= 2)
1838 && i++ < 20);
Clemens Ladischb6775322010-01-20 09:58:02 +01001839 }
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05001840
Stefan Richter168cf9a2010-02-14 18:49:18 +01001841 return c2;
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05001842}
1843
David Moore1aa292b2008-07-22 23:23:40 -07001844static void copy_iso_headers(struct iso_context *ctx, void *p)
1845{
1846 int i = ctx->header_length;
1847
1848 if (i + ctx->base.header_size > PAGE_SIZE)
1849 return;
1850
1851 /*
1852 * The iso header is byteswapped to little endian by
1853 * the controller, but the remaining header quadlets
1854 * are big endian. We want to present all the headers
1855 * as big endian, so we have to swap the first quadlet.
1856 */
1857 if (ctx->base.header_size > 0)
1858 *(u32 *) (ctx->header + i) = __swab32(*(u32 *) (p + 4));
1859 if (ctx->base.header_size > 4)
1860 *(u32 *) (ctx->header + i + 4) = __swab32(*(u32 *) p);
1861 if (ctx->base.header_size > 8)
1862 memcpy(ctx->header + i + 8, p + 8, ctx->base.header_size - 8);
1863 ctx->header_length += ctx->base.header_size;
1864}
1865
Kristian Høgsbergd2746dc2007-02-16 17:34:46 -05001866static int handle_ir_dualbuffer_packet(struct context *context,
1867 struct descriptor *d,
1868 struct descriptor *last)
Kristian Høgsberged568912006-12-19 19:58:35 -05001869{
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001870 struct iso_context *ctx =
1871 container_of(context, struct iso_context, context);
1872 struct db_descriptor *db = (struct db_descriptor *) d;
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04001873 __le32 *ir_header;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001874 size_t header_length;
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04001875 void *p, *end;
Kristian Høgsbergd2746dc2007-02-16 17:34:46 -05001876
Stefan Richterefbf3902008-02-23 12:24:57 +01001877 if (db->first_res_count != 0 && db->second_res_count != 0) {
David Moore0642b652007-12-19 03:09:18 -05001878 if (ctx->excess_bytes <= le16_to_cpu(db->second_req_count)) {
1879 /* This descriptor isn't done yet, stop iteration. */
1880 return 0;
1881 }
1882 ctx->excess_bytes -= le16_to_cpu(db->second_req_count);
1883 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001884
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04001885 header_length = le16_to_cpu(db->first_req_count) -
1886 le16_to_cpu(db->first_res_count);
1887
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04001888 p = db + 1;
1889 end = p + header_length;
David Moore1aa292b2008-07-22 23:23:40 -07001890 while (p < end) {
1891 copy_iso_headers(ctx, p);
David Moore0642b652007-12-19 03:09:18 -05001892 ctx->excess_bytes +=
Stefan Richterefbf3902008-02-23 12:24:57 +01001893 (le32_to_cpu(*(__le32 *)(p + 4)) >> 16) & 0xffff;
David Moore1aa292b2008-07-22 23:23:40 -07001894 p += max(ctx->base.header_size, (size_t)8);
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04001895 }
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001896
David Moore0642b652007-12-19 03:09:18 -05001897 ctx->excess_bytes -= le16_to_cpu(db->second_req_count) -
1898 le16_to_cpu(db->second_res_count);
1899
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001900 if (le16_to_cpu(db->control) & DESCRIPTOR_IRQ_ALWAYS) {
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04001901 ir_header = (__le32 *) (db + 1);
1902 ctx->base.callback(&ctx->base,
1903 le32_to_cpu(ir_header[0]) & 0xffff,
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001904 ctx->header_length, ctx->header,
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001905 ctx->base.callback_data);
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001906 ctx->header_length = 0;
1907 }
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001908
1909 return 1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001910}
1911
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001912static int handle_ir_packet_per_buffer(struct context *context,
1913 struct descriptor *d,
1914 struct descriptor *last)
1915{
1916 struct iso_context *ctx =
1917 container_of(context, struct iso_context, context);
David Moorebcee8932007-12-19 15:26:38 -05001918 struct descriptor *pd;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001919 __le32 *ir_header;
David Moorebcee8932007-12-19 15:26:38 -05001920 void *p;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001921
David Moorebcee8932007-12-19 15:26:38 -05001922 for (pd = d; pd <= last; pd++) {
1923 if (pd->transfer_status)
1924 break;
1925 }
1926 if (pd > last)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001927 /* Descriptor(s) not done yet, stop iteration */
1928 return 0;
1929
David Moore1aa292b2008-07-22 23:23:40 -07001930 p = last + 1;
1931 copy_iso_headers(ctx, p);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001932
David Moorebcee8932007-12-19 15:26:38 -05001933 if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
1934 ir_header = (__le32 *) p;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001935 ctx->base.callback(&ctx->base,
1936 le32_to_cpu(ir_header[0]) & 0xffff,
1937 ctx->header_length, ctx->header,
1938 ctx->base.callback_data);
1939 ctx->header_length = 0;
1940 }
1941
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001942 return 1;
1943}
1944
Kristian Høgsberg30200732007-02-16 17:34:39 -05001945static int handle_it_packet(struct context *context,
1946 struct descriptor *d,
1947 struct descriptor *last)
Kristian Høgsberged568912006-12-19 19:58:35 -05001948{
Kristian Høgsberg30200732007-02-16 17:34:39 -05001949 struct iso_context *ctx =
1950 container_of(context, struct iso_context, context);
Jay Fenlason31769ce2009-11-21 00:05:56 +01001951 int i;
1952 struct descriptor *pd;
Stefan Richter373b2ed2007-03-04 14:45:18 +01001953
Jay Fenlason31769ce2009-11-21 00:05:56 +01001954 for (pd = d; pd <= last; pd++)
1955 if (pd->transfer_status)
1956 break;
1957 if (pd > last)
1958 /* Descriptor(s) not done yet, stop iteration */
Kristian Høgsberg30200732007-02-16 17:34:39 -05001959 return 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05001960
Jay Fenlason31769ce2009-11-21 00:05:56 +01001961 i = ctx->header_length;
1962 if (i + 4 < PAGE_SIZE) {
1963 /* Present this value as big-endian to match the receive code */
1964 *(__be32 *)(ctx->header + i) = cpu_to_be32(
1965 ((u32)le16_to_cpu(pd->transfer_status) << 16) |
1966 le16_to_cpu(pd->res_count));
1967 ctx->header_length += 4;
1968 }
1969 if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001970 ctx->base.callback(&ctx->base, le16_to_cpu(last->res_count),
Jay Fenlason31769ce2009-11-21 00:05:56 +01001971 ctx->header_length, ctx->header,
1972 ctx->base.callback_data);
1973 ctx->header_length = 0;
1974 }
Kristian Høgsberg30200732007-02-16 17:34:39 -05001975 return 1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001976}
1977
Stefan Richter53dca512008-12-14 21:47:04 +01001978static struct fw_iso_context *ohci_allocate_iso_context(struct fw_card *card,
Stefan Richter4817ed22008-12-21 16:39:46 +01001979 int type, int channel, size_t header_size)
Kristian Høgsberged568912006-12-19 19:58:35 -05001980{
1981 struct fw_ohci *ohci = fw_ohci(card);
1982 struct iso_context *ctx, *list;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001983 descriptor_callback_t callback;
Stefan Richter4817ed22008-12-21 16:39:46 +01001984 u64 *channels, dont_care = ~0ULL;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001985 u32 *mask, regs;
Kristian Høgsberged568912006-12-19 19:58:35 -05001986 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001987 int index, ret = -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05001988
1989 if (type == FW_ISO_CONTEXT_TRANSMIT) {
Stefan Richter4817ed22008-12-21 16:39:46 +01001990 channels = &dont_care;
Kristian Høgsberged568912006-12-19 19:58:35 -05001991 mask = &ohci->it_context_mask;
1992 list = ohci->it_context_list;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001993 callback = handle_it_packet;
Kristian Høgsberged568912006-12-19 19:58:35 -05001994 } else {
Stefan Richter4817ed22008-12-21 16:39:46 +01001995 channels = &ohci->ir_context_channels;
Stefan Richter373b2ed2007-03-04 14:45:18 +01001996 mask = &ohci->ir_context_mask;
1997 list = ohci->ir_context_list;
Stefan Richter95984f62008-07-22 18:41:10 +02001998 if (ohci->use_dualbuffer)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001999 callback = handle_ir_dualbuffer_packet;
2000 else
2001 callback = handle_ir_packet_per_buffer;
Kristian Høgsberged568912006-12-19 19:58:35 -05002002 }
2003
2004 spin_lock_irqsave(&ohci->lock, flags);
Stefan Richter4817ed22008-12-21 16:39:46 +01002005 index = *channels & 1ULL << channel ? ffs(*mask) - 1 : -1;
2006 if (index >= 0) {
2007 *channels &= ~(1ULL << channel);
Kristian Høgsberged568912006-12-19 19:58:35 -05002008 *mask &= ~(1 << index);
Stefan Richter4817ed22008-12-21 16:39:46 +01002009 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002010 spin_unlock_irqrestore(&ohci->lock, flags);
2011
2012 if (index < 0)
2013 return ERR_PTR(-EBUSY);
2014
Stefan Richter373b2ed2007-03-04 14:45:18 +01002015 if (type == FW_ISO_CONTEXT_TRANSMIT)
2016 regs = OHCI1394_IsoXmitContextBase(index);
2017 else
2018 regs = OHCI1394_IsoRcvContextBase(index);
2019
Kristian Høgsberged568912006-12-19 19:58:35 -05002020 ctx = &list[index];
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002021 memset(ctx, 0, sizeof(*ctx));
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002022 ctx->header_length = 0;
2023 ctx->header = (void *) __get_free_page(GFP_KERNEL);
2024 if (ctx->header == NULL)
2025 goto out;
2026
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002027 ret = context_init(&ctx->context, ohci, regs, callback);
2028 if (ret < 0)
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002029 goto out_with_header;
Kristian Høgsberged568912006-12-19 19:58:35 -05002030
2031 return &ctx->base;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002032
2033 out_with_header:
2034 free_page((unsigned long)ctx->header);
2035 out:
2036 spin_lock_irqsave(&ohci->lock, flags);
2037 *mask |= 1 << index;
2038 spin_unlock_irqrestore(&ohci->lock, flags);
2039
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002040 return ERR_PTR(ret);
Kristian Høgsberged568912006-12-19 19:58:35 -05002041}
2042
Kristian Høgsbergeb0306e2007-03-14 17:34:54 -04002043static int ohci_start_iso(struct fw_iso_context *base,
2044 s32 cycle, u32 sync, u32 tags)
Kristian Høgsberged568912006-12-19 19:58:35 -05002045{
Stefan Richter373b2ed2007-03-04 14:45:18 +01002046 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberg30200732007-02-16 17:34:39 -05002047 struct fw_ohci *ohci = ctx->context.ohci;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04002048 u32 control, match;
Kristian Høgsberged568912006-12-19 19:58:35 -05002049 int index;
2050
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002051 if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
2052 index = ctx - ohci->it_context_list;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04002053 match = 0;
2054 if (cycle >= 0)
2055 match = IT_CONTEXT_CYCLE_MATCH_ENABLE |
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002056 (cycle & 0x7fff) << 16;
Kristian Høgsberg21efb3c2007-02-16 17:34:50 -05002057
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002058 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 1 << index);
2059 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, 1 << index);
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04002060 context_run(&ctx->context, match);
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002061 } else {
2062 index = ctx - ohci->ir_context_list;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002063 control = IR_CONTEXT_ISOCH_HEADER;
Stefan Richter95984f62008-07-22 18:41:10 +02002064 if (ohci->use_dualbuffer)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002065 control |= IR_CONTEXT_DUAL_BUFFER_MODE;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04002066 match = (tags << 28) | (sync << 8) | ctx->base.channel;
2067 if (cycle >= 0) {
2068 match |= (cycle & 0x07fff) << 12;
2069 control |= IR_CONTEXT_CYCLE_MATCH_ENABLE;
2070 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002071
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002072 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 1 << index);
2073 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, 1 << index);
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002074 reg_write(ohci, CONTEXT_MATCH(ctx->context.regs), match);
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04002075 context_run(&ctx->context, control);
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002076 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002077
2078 return 0;
2079}
2080
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002081static int ohci_stop_iso(struct fw_iso_context *base)
2082{
2083 struct fw_ohci *ohci = fw_ohci(base->card);
Stefan Richter373b2ed2007-03-04 14:45:18 +01002084 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002085 int index;
2086
2087 if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
2088 index = ctx - ohci->it_context_list;
2089 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 1 << index);
2090 } else {
2091 index = ctx - ohci->ir_context_list;
2092 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 1 << index);
2093 }
2094 flush_writes(ohci);
2095 context_stop(&ctx->context);
2096
2097 return 0;
2098}
2099
Kristian Høgsberged568912006-12-19 19:58:35 -05002100static void ohci_free_iso_context(struct fw_iso_context *base)
2101{
2102 struct fw_ohci *ohci = fw_ohci(base->card);
Stefan Richter373b2ed2007-03-04 14:45:18 +01002103 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberged568912006-12-19 19:58:35 -05002104 unsigned long flags;
2105 int index;
2106
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002107 ohci_stop_iso(base);
2108 context_release(&ctx->context);
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002109 free_page((unsigned long)ctx->header);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002110
Kristian Høgsberged568912006-12-19 19:58:35 -05002111 spin_lock_irqsave(&ohci->lock, flags);
2112
2113 if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
2114 index = ctx - ohci->it_context_list;
Kristian Høgsberged568912006-12-19 19:58:35 -05002115 ohci->it_context_mask |= 1 << index;
2116 } else {
2117 index = ctx - ohci->ir_context_list;
Kristian Høgsberged568912006-12-19 19:58:35 -05002118 ohci->ir_context_mask |= 1 << index;
Stefan Richter4817ed22008-12-21 16:39:46 +01002119 ohci->ir_context_channels |= 1ULL << base->channel;
Kristian Høgsberged568912006-12-19 19:58:35 -05002120 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002121
2122 spin_unlock_irqrestore(&ohci->lock, flags);
2123}
2124
Stefan Richter53dca512008-12-14 21:47:04 +01002125static int ohci_queue_iso_transmit(struct fw_iso_context *base,
2126 struct fw_iso_packet *packet,
2127 struct fw_iso_buffer *buffer,
2128 unsigned long payload)
Kristian Høgsberged568912006-12-19 19:58:35 -05002129{
Stefan Richter373b2ed2007-03-04 14:45:18 +01002130 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberg30200732007-02-16 17:34:39 -05002131 struct descriptor *d, *last, *pd;
Kristian Høgsberged568912006-12-19 19:58:35 -05002132 struct fw_iso_packet *p;
2133 __le32 *header;
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05002134 dma_addr_t d_bus, page_bus;
Kristian Høgsberged568912006-12-19 19:58:35 -05002135 u32 z, header_z, payload_z, irq;
2136 u32 payload_index, payload_end_index, next_page_index;
Kristian Høgsberg30200732007-02-16 17:34:39 -05002137 int page, end_page, i, length, offset;
Kristian Høgsberged568912006-12-19 19:58:35 -05002138
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002139 /*
2140 * FIXME: Cycle lost behavior should be configurable: lose
2141 * packet, retransmit or terminate..
2142 */
Kristian Høgsberged568912006-12-19 19:58:35 -05002143
2144 p = packet;
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05002145 payload_index = payload;
Kristian Høgsberged568912006-12-19 19:58:35 -05002146
2147 if (p->skip)
2148 z = 1;
2149 else
2150 z = 2;
2151 if (p->header_length > 0)
2152 z++;
2153
2154 /* Determine the first page the payload isn't contained in. */
2155 end_page = PAGE_ALIGN(payload_index + p->payload_length) >> PAGE_SHIFT;
2156 if (p->payload_length > 0)
2157 payload_z = end_page - (payload_index >> PAGE_SHIFT);
2158 else
2159 payload_z = 0;
2160
2161 z += payload_z;
2162
2163 /* Get header size in number of descriptors. */
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002164 header_z = DIV_ROUND_UP(p->header_length, sizeof(*d));
Kristian Høgsberged568912006-12-19 19:58:35 -05002165
Kristian Høgsberg30200732007-02-16 17:34:39 -05002166 d = context_get_descriptors(&ctx->context, z + header_z, &d_bus);
2167 if (d == NULL)
2168 return -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05002169
2170 if (!p->skip) {
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002171 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
Kristian Høgsberged568912006-12-19 19:58:35 -05002172 d[0].req_count = cpu_to_le16(8);
2173
2174 header = (__le32 *) &d[1];
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002175 header[0] = cpu_to_le32(IT_HEADER_SY(p->sy) |
2176 IT_HEADER_TAG(p->tag) |
2177 IT_HEADER_TCODE(TCODE_STREAM_DATA) |
2178 IT_HEADER_CHANNEL(ctx->base.channel) |
2179 IT_HEADER_SPEED(ctx->base.speed));
Kristian Høgsberged568912006-12-19 19:58:35 -05002180 header[1] =
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002181 cpu_to_le32(IT_HEADER_DATA_LENGTH(p->header_length +
Kristian Høgsberged568912006-12-19 19:58:35 -05002182 p->payload_length));
2183 }
2184
2185 if (p->header_length > 0) {
2186 d[2].req_count = cpu_to_le16(p->header_length);
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002187 d[2].data_address = cpu_to_le32(d_bus + z * sizeof(*d));
Kristian Høgsberged568912006-12-19 19:58:35 -05002188 memcpy(&d[z], p->header, p->header_length);
2189 }
2190
2191 pd = d + z - payload_z;
2192 payload_end_index = payload_index + p->payload_length;
2193 for (i = 0; i < payload_z; i++) {
2194 page = payload_index >> PAGE_SHIFT;
2195 offset = payload_index & ~PAGE_MASK;
2196 next_page_index = (page + 1) << PAGE_SHIFT;
2197 length =
2198 min(next_page_index, payload_end_index) - payload_index;
2199 pd[i].req_count = cpu_to_le16(length);
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05002200
2201 page_bus = page_private(buffer->pages[page]);
2202 pd[i].data_address = cpu_to_le32(page_bus + offset);
Kristian Høgsberged568912006-12-19 19:58:35 -05002203
2204 payload_index += length;
2205 }
2206
Kristian Høgsberged568912006-12-19 19:58:35 -05002207 if (p->interrupt)
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002208 irq = DESCRIPTOR_IRQ_ALWAYS;
Kristian Høgsberged568912006-12-19 19:58:35 -05002209 else
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002210 irq = DESCRIPTOR_NO_IRQ;
Kristian Høgsberged568912006-12-19 19:58:35 -05002211
Kristian Høgsberg30200732007-02-16 17:34:39 -05002212 last = z == 2 ? d : d + z - 1;
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002213 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
2214 DESCRIPTOR_STATUS |
2215 DESCRIPTOR_BRANCH_ALWAYS |
Kristian Høgsbergcbb59da2007-02-16 17:34:35 -05002216 irq);
Kristian Høgsberged568912006-12-19 19:58:35 -05002217
Kristian Høgsberg30200732007-02-16 17:34:39 -05002218 context_append(&ctx->context, d, z, header_z);
Kristian Høgsberged568912006-12-19 19:58:35 -05002219
2220 return 0;
2221}
Stefan Richter373b2ed2007-03-04 14:45:18 +01002222
Stefan Richter53dca512008-12-14 21:47:04 +01002223static int ohci_queue_iso_receive_dualbuffer(struct fw_iso_context *base,
2224 struct fw_iso_packet *packet,
2225 struct fw_iso_buffer *buffer,
2226 unsigned long payload)
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002227{
2228 struct iso_context *ctx = container_of(base, struct iso_context, base);
2229 struct db_descriptor *db = NULL;
2230 struct descriptor *d;
2231 struct fw_iso_packet *p;
2232 dma_addr_t d_bus, page_bus;
2233 u32 z, header_z, length, rest;
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04002234 int page, offset, packet_count, header_size;
Stefan Richter373b2ed2007-03-04 14:45:18 +01002235
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002236 /*
2237 * FIXME: Cycle lost behavior should be configurable: lose
2238 * packet, retransmit or terminate..
2239 */
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002240
2241 p = packet;
2242 z = 2;
2243
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002244 /*
David Moore1aa292b2008-07-22 23:23:40 -07002245 * The OHCI controller puts the isochronous header and trailer in the
2246 * buffer, so we need at least 8 bytes.
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002247 */
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04002248 packet_count = p->header_length / ctx->base.header_size;
David Moore1aa292b2008-07-22 23:23:40 -07002249 header_size = packet_count * max(ctx->base.header_size, (size_t)8);
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04002250
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002251 /* Get header size in number of descriptors. */
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002252 header_z = DIV_ROUND_UP(header_size, sizeof(*d));
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002253 page = payload >> PAGE_SHIFT;
2254 offset = payload & ~PAGE_MASK;
2255 rest = p->payload_length;
Jay Fenlason8c0c0cc2009-12-11 14:23:58 -05002256 /*
2257 * The controllers I've tested have not worked correctly when
2258 * second_req_count is zero. Rather than do something we know won't
2259 * work, return an error
2260 */
2261 if (rest == 0)
2262 return -EINVAL;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002263
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002264 while (rest > 0) {
2265 d = context_get_descriptors(&ctx->context,
2266 z + header_z, &d_bus);
2267 if (d == NULL)
2268 return -ENOMEM;
2269
2270 db = (struct db_descriptor *) d;
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002271 db->control = cpu_to_le16(DESCRIPTOR_STATUS |
2272 DESCRIPTOR_BRANCH_ALWAYS);
David Moore1aa292b2008-07-22 23:23:40 -07002273 db->first_size =
2274 cpu_to_le16(max(ctx->base.header_size, (size_t)8));
David Moore0642b652007-12-19 03:09:18 -05002275 if (p->skip && rest == p->payload_length) {
2276 db->control |= cpu_to_le16(DESCRIPTOR_WAIT);
2277 db->first_req_count = db->first_size;
2278 } else {
2279 db->first_req_count = cpu_to_le16(header_size);
2280 }
Kristian Høgsberg1e1d1962007-02-16 17:34:45 -05002281 db->first_res_count = db->first_req_count;
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002282 db->first_buffer = cpu_to_le32(d_bus + sizeof(*db));
Stefan Richter373b2ed2007-03-04 14:45:18 +01002283
David Moore0642b652007-12-19 03:09:18 -05002284 if (p->skip && rest == p->payload_length)
2285 length = 4;
2286 else if (offset + rest < PAGE_SIZE)
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002287 length = rest;
2288 else
2289 length = PAGE_SIZE - offset;
2290
Kristian Høgsberg1e1d1962007-02-16 17:34:45 -05002291 db->second_req_count = cpu_to_le16(length);
2292 db->second_res_count = db->second_req_count;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002293 page_bus = page_private(buffer->pages[page]);
2294 db->second_buffer = cpu_to_le32(page_bus + offset);
2295
Kristian Høgsbergcb2d2cd2007-02-16 17:34:47 -05002296 if (p->interrupt && length == rest)
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002297 db->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
Kristian Høgsbergcb2d2cd2007-02-16 17:34:47 -05002298
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002299 context_append(&ctx->context, d, z, header_z);
2300 offset = (offset + length) & ~PAGE_MASK;
2301 rest -= length;
David Moore0642b652007-12-19 03:09:18 -05002302 if (offset == 0)
2303 page++;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002304 }
2305
Kristian Høgsbergd2746dc2007-02-16 17:34:46 -05002306 return 0;
2307}
Kristian Høgsberg21efb3c2007-02-16 17:34:50 -05002308
Stefan Richter53dca512008-12-14 21:47:04 +01002309static int ohci_queue_iso_receive_packet_per_buffer(struct fw_iso_context *base,
2310 struct fw_iso_packet *packet,
2311 struct fw_iso_buffer *buffer,
2312 unsigned long payload)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002313{
2314 struct iso_context *ctx = container_of(base, struct iso_context, base);
Jay Fenlason8c0c0cc2009-12-11 14:23:58 -05002315 struct descriptor *d, *pd;
David Moorebcee8932007-12-19 15:26:38 -05002316 struct fw_iso_packet *p = packet;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002317 dma_addr_t d_bus, page_bus;
2318 u32 z, header_z, rest;
David Moorebcee8932007-12-19 15:26:38 -05002319 int i, j, length;
2320 int page, offset, packet_count, header_size, payload_per_buffer;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002321
2322 /*
David Moore1aa292b2008-07-22 23:23:40 -07002323 * The OHCI controller puts the isochronous header and trailer in the
2324 * buffer, so we need at least 8 bytes.
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002325 */
2326 packet_count = p->header_length / ctx->base.header_size;
David Moore1aa292b2008-07-22 23:23:40 -07002327 header_size = max(ctx->base.header_size, (size_t)8);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002328
2329 /* Get header size in number of descriptors. */
2330 header_z = DIV_ROUND_UP(header_size, sizeof(*d));
2331 page = payload >> PAGE_SHIFT;
2332 offset = payload & ~PAGE_MASK;
David Moorebcee8932007-12-19 15:26:38 -05002333 payload_per_buffer = p->payload_length / packet_count;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002334
2335 for (i = 0; i < packet_count; i++) {
2336 /* d points to the header descriptor */
David Moorebcee8932007-12-19 15:26:38 -05002337 z = DIV_ROUND_UP(payload_per_buffer + offset, PAGE_SIZE) + 1;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002338 d = context_get_descriptors(&ctx->context,
David Moorebcee8932007-12-19 15:26:38 -05002339 z + header_z, &d_bus);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002340 if (d == NULL)
2341 return -ENOMEM;
2342
David Moorebcee8932007-12-19 15:26:38 -05002343 d->control = cpu_to_le16(DESCRIPTOR_STATUS |
2344 DESCRIPTOR_INPUT_MORE);
2345 if (p->skip && i == 0)
2346 d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002347 d->req_count = cpu_to_le16(header_size);
2348 d->res_count = d->req_count;
David Moorebcee8932007-12-19 15:26:38 -05002349 d->transfer_status = 0;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002350 d->data_address = cpu_to_le32(d_bus + (z * sizeof(*d)));
2351
David Moorebcee8932007-12-19 15:26:38 -05002352 rest = payload_per_buffer;
Jay Fenlason8c0c0cc2009-12-11 14:23:58 -05002353 pd = d;
David Moorebcee8932007-12-19 15:26:38 -05002354 for (j = 1; j < z; j++) {
Jay Fenlason8c0c0cc2009-12-11 14:23:58 -05002355 pd++;
David Moorebcee8932007-12-19 15:26:38 -05002356 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
2357 DESCRIPTOR_INPUT_MORE);
2358
2359 if (offset + rest < PAGE_SIZE)
2360 length = rest;
2361 else
2362 length = PAGE_SIZE - offset;
2363 pd->req_count = cpu_to_le16(length);
2364 pd->res_count = pd->req_count;
2365 pd->transfer_status = 0;
2366
2367 page_bus = page_private(buffer->pages[page]);
2368 pd->data_address = cpu_to_le32(page_bus + offset);
2369
2370 offset = (offset + length) & ~PAGE_MASK;
2371 rest -= length;
2372 if (offset == 0)
2373 page++;
2374 }
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002375 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
2376 DESCRIPTOR_INPUT_LAST |
2377 DESCRIPTOR_BRANCH_ALWAYS);
David Moorebcee8932007-12-19 15:26:38 -05002378 if (p->interrupt && i == packet_count - 1)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002379 pd->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
2380
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002381 context_append(&ctx->context, d, z, header_z);
2382 }
2383
2384 return 0;
2385}
2386
Stefan Richter53dca512008-12-14 21:47:04 +01002387static int ohci_queue_iso(struct fw_iso_context *base,
2388 struct fw_iso_packet *packet,
2389 struct fw_iso_buffer *buffer,
2390 unsigned long payload)
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002391{
Kristian Høgsberge364cf42007-02-16 17:34:49 -05002392 struct iso_context *ctx = container_of(base, struct iso_context, base);
David Moorefe5ca632008-01-06 17:21:41 -05002393 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002394 int ret;
Kristian Høgsberge364cf42007-02-16 17:34:49 -05002395
David Moorefe5ca632008-01-06 17:21:41 -05002396 spin_lock_irqsave(&ctx->context.ohci->lock, flags);
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002397 if (base->type == FW_ISO_CONTEXT_TRANSMIT)
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002398 ret = ohci_queue_iso_transmit(base, packet, buffer, payload);
Stefan Richter95984f62008-07-22 18:41:10 +02002399 else if (ctx->context.ohci->use_dualbuffer)
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002400 ret = ohci_queue_iso_receive_dualbuffer(base, packet,
2401 buffer, payload);
Kristian Høgsberge364cf42007-02-16 17:34:49 -05002402 else
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002403 ret = ohci_queue_iso_receive_packet_per_buffer(base, packet,
2404 buffer, payload);
David Moorefe5ca632008-01-06 17:21:41 -05002405 spin_unlock_irqrestore(&ctx->context.ohci->lock, flags);
2406
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002407 return ret;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002408}
2409
Stefan Richter21ebcd12007-01-14 15:29:07 +01002410static const struct fw_card_driver ohci_driver = {
Kristian Høgsberged568912006-12-19 19:58:35 -05002411 .enable = ohci_enable,
2412 .update_phy_reg = ohci_update_phy_reg,
2413 .set_config_rom = ohci_set_config_rom,
2414 .send_request = ohci_send_request,
2415 .send_response = ohci_send_response,
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002416 .cancel_packet = ohci_cancel_packet,
Kristian Høgsberged568912006-12-19 19:58:35 -05002417 .enable_phys_dma = ohci_enable_phys_dma,
Stefan Richter168cf9a2010-02-14 18:49:18 +01002418 .get_cycle_time = ohci_get_cycle_time,
Kristian Høgsberged568912006-12-19 19:58:35 -05002419
2420 .allocate_iso_context = ohci_allocate_iso_context,
2421 .free_iso_context = ohci_free_iso_context,
2422 .queue_iso = ohci_queue_iso,
Kristian Høgsberg69cdb722007-02-16 17:34:41 -05002423 .start_iso = ohci_start_iso,
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002424 .stop_iso = ohci_stop_iso,
Kristian Høgsberged568912006-12-19 19:58:35 -05002425};
2426
Stefan Richter2ed0f182008-03-01 12:35:29 +01002427#ifdef CONFIG_PPC_PMAC
2428static void ohci_pmac_on(struct pci_dev *dev)
2429{
2430 if (machine_is(powermac)) {
2431 struct device_node *ofn = pci_device_to_OF_node(dev);
2432
2433 if (ofn) {
2434 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 1);
2435 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 1);
2436 }
2437 }
2438}
2439
2440static void ohci_pmac_off(struct pci_dev *dev)
2441{
2442 if (machine_is(powermac)) {
2443 struct device_node *ofn = pci_device_to_OF_node(dev);
2444
2445 if (ofn) {
2446 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 0);
2447 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 0);
2448 }
2449 }
2450}
2451#else
2452#define ohci_pmac_on(dev)
2453#define ohci_pmac_off(dev)
2454#endif /* CONFIG_PPC_PMAC */
2455
Stefan Richterfc383792009-08-28 13:25:15 +02002456#define PCI_VENDOR_ID_AGERE PCI_VENDOR_ID_ATT
2457#define PCI_DEVICE_ID_AGERE_FW643 0x5901
2458
Stefan Richter53dca512008-12-14 21:47:04 +01002459static int __devinit pci_probe(struct pci_dev *dev,
2460 const struct pci_device_id *ent)
Kristian Høgsberged568912006-12-19 19:58:35 -05002461{
2462 struct fw_ohci *ohci;
Stefan Richter95984f62008-07-22 18:41:10 +02002463 u32 bus_options, max_receive, link_speed, version;
Kristian Høgsberged568912006-12-19 19:58:35 -05002464 u64 guid;
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002465 int err;
Kristian Høgsberged568912006-12-19 19:58:35 -05002466 size_t size;
2467
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002468 ohci = kzalloc(sizeof(*ohci), GFP_KERNEL);
Kristian Høgsberged568912006-12-19 19:58:35 -05002469 if (ohci == NULL) {
Stefan Richter7007a072008-10-26 09:50:31 +01002470 err = -ENOMEM;
2471 goto fail;
Kristian Høgsberged568912006-12-19 19:58:35 -05002472 }
2473
2474 fw_card_initialize(&ohci->card, &ohci_driver, &dev->dev);
2475
Stefan Richter130d5492008-03-24 20:55:28 +01002476 ohci_pmac_on(dev);
2477
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002478 err = pci_enable_device(dev);
2479 if (err) {
Stefan Richter7007a072008-10-26 09:50:31 +01002480 fw_error("Failed to enable OHCI hardware\n");
Stefan Richterbd7dee62008-02-24 18:59:55 +01002481 goto fail_free;
Kristian Høgsberged568912006-12-19 19:58:35 -05002482 }
2483
2484 pci_set_master(dev);
2485 pci_write_config_dword(dev, OHCI1394_PCI_HCI_Control, 0);
2486 pci_set_drvdata(dev, ohci);
2487
2488 spin_lock_init(&ohci->lock);
2489
2490 tasklet_init(&ohci->bus_reset_tasklet,
2491 bus_reset_tasklet, (unsigned long)ohci);
2492
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002493 err = pci_request_region(dev, 0, ohci_driver_name);
2494 if (err) {
Kristian Høgsberged568912006-12-19 19:58:35 -05002495 fw_error("MMIO resource unavailable\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002496 goto fail_disable;
Kristian Høgsberged568912006-12-19 19:58:35 -05002497 }
2498
2499 ohci->registers = pci_iomap(dev, 0, OHCI1394_REGISTER_SIZE);
2500 if (ohci->registers == NULL) {
2501 fw_error("Failed to remap registers\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002502 err = -ENXIO;
2503 goto fail_iomem;
Kristian Høgsberged568912006-12-19 19:58:35 -05002504 }
2505
Stefan Richter95984f62008-07-22 18:41:10 +02002506 version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
Stefan Richter090699c2009-12-26 01:35:14 +01002507#if 0
2508 /* FIXME: make it a context option or remove dual-buffer mode */
Stefan Richter95984f62008-07-22 18:41:10 +02002509 ohci->use_dualbuffer = version >= OHCI_VERSION_1_1;
Stefan Richter090699c2009-12-26 01:35:14 +01002510#endif
Stefan Richter95984f62008-07-22 18:41:10 +02002511
Stefan Richterfc383792009-08-28 13:25:15 +02002512 /* dual-buffer mode is broken if more than one IR context is active */
2513 if (dev->vendor == PCI_VENDOR_ID_AGERE &&
2514 dev->device == PCI_DEVICE_ID_AGERE_FW643)
2515 ohci->use_dualbuffer = false;
2516
Stefan Richter4fe0bad2009-08-28 13:26:03 +02002517 /* dual-buffer mode is broken */
2518 if (dev->vendor == PCI_VENDOR_ID_RICOH &&
2519 dev->device == PCI_DEVICE_ID_RICOH_R5C832)
2520 ohci->use_dualbuffer = false;
2521
Stefan Richter95984f62008-07-22 18:41:10 +02002522/* x86-32 currently doesn't use highmem for dma_alloc_coherent */
2523#if !defined(CONFIG_X86_32)
2524 /* dual-buffer mode is broken with descriptor addresses above 2G */
2525 if (dev->vendor == PCI_VENDOR_ID_TI &&
2526 dev->device == PCI_DEVICE_ID_TI_TSB43AB22)
2527 ohci->use_dualbuffer = false;
2528#endif
2529
2530#if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
2531 ohci->old_uninorth = dev->vendor == PCI_VENDOR_ID_APPLE &&
2532 dev->device == PCI_DEVICE_ID_APPLE_UNI_N_FW;
2533#endif
2534 ohci->bus_reset_packet_quirk = dev->vendor == PCI_VENDOR_ID_TI;
2535
Stefan Richter1c1517e2010-02-14 18:47:07 +01002536 ohci->iso_cycle_timer_quirk = dev->vendor == PCI_VENDOR_ID_AL ||
2537 dev->vendor == PCI_VENDOR_ID_NEC ||
2538 dev->vendor == PCI_VENDOR_ID_VIA;
Clemens Ladischb6775322010-01-20 09:58:02 +01002539
Kristian Høgsberged568912006-12-19 19:58:35 -05002540 ar_context_init(&ohci->ar_request_ctx, ohci,
2541 OHCI1394_AsReqRcvContextControlSet);
2542
2543 ar_context_init(&ohci->ar_response_ctx, ohci,
2544 OHCI1394_AsRspRcvContextControlSet);
2545
David Moorefe5ca632008-01-06 17:21:41 -05002546 context_init(&ohci->at_request_ctx, ohci,
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002547 OHCI1394_AsReqTrContextControlSet, handle_at_packet);
Kristian Høgsberged568912006-12-19 19:58:35 -05002548
David Moorefe5ca632008-01-06 17:21:41 -05002549 context_init(&ohci->at_response_ctx, ohci,
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002550 OHCI1394_AsRspTrContextControlSet, handle_at_packet);
Kristian Høgsberged568912006-12-19 19:58:35 -05002551
Kristian Høgsberged568912006-12-19 19:58:35 -05002552 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, ~0);
2553 ohci->it_context_mask = reg_read(ohci, OHCI1394_IsoRecvIntMaskSet);
2554 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, ~0);
2555 size = sizeof(struct iso_context) * hweight32(ohci->it_context_mask);
2556 ohci->it_context_list = kzalloc(size, GFP_KERNEL);
2557
2558 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, ~0);
Stefan Richter4817ed22008-12-21 16:39:46 +01002559 ohci->ir_context_channels = ~0ULL;
Kristian Høgsberged568912006-12-19 19:58:35 -05002560 ohci->ir_context_mask = reg_read(ohci, OHCI1394_IsoXmitIntMaskSet);
2561 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, ~0);
2562 size = sizeof(struct iso_context) * hweight32(ohci->ir_context_mask);
2563 ohci->ir_context_list = kzalloc(size, GFP_KERNEL);
2564
2565 if (ohci->it_context_list == NULL || ohci->ir_context_list == NULL) {
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002566 err = -ENOMEM;
Stefan Richter7007a072008-10-26 09:50:31 +01002567 goto fail_contexts;
Kristian Høgsberged568912006-12-19 19:58:35 -05002568 }
2569
2570 /* self-id dma buffer allocation */
2571 ohci->self_id_cpu = dma_alloc_coherent(ohci->card.device,
2572 SELF_ID_BUF_SIZE,
2573 &ohci->self_id_bus,
2574 GFP_KERNEL);
2575 if (ohci->self_id_cpu == NULL) {
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002576 err = -ENOMEM;
Stefan Richter7007a072008-10-26 09:50:31 +01002577 goto fail_contexts;
Kristian Høgsberged568912006-12-19 19:58:35 -05002578 }
2579
Kristian Høgsberged568912006-12-19 19:58:35 -05002580 bus_options = reg_read(ohci, OHCI1394_BusOptions);
2581 max_receive = (bus_options >> 12) & 0xf;
2582 link_speed = bus_options & 0x7;
2583 guid = ((u64) reg_read(ohci, OHCI1394_GUIDHi) << 32) |
2584 reg_read(ohci, OHCI1394_GUIDLo);
2585
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002586 err = fw_card_add(&ohci->card, max_receive, link_speed, guid);
Stefan Richtere1eff7a2009-02-03 17:55:19 +01002587 if (err)
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002588 goto fail_self_id;
Kristian Høgsberged568912006-12-19 19:58:35 -05002589
Kristian Høgsberg500be722007-02-16 17:34:43 -05002590 fw_notify("Added fw-ohci device %s, OHCI version %x.%x\n",
Kay Sieversa1f64812008-10-30 01:41:56 +01002591 dev_name(&dev->dev), version >> 16, version & 0xff);
Stefan Richtere1eff7a2009-02-03 17:55:19 +01002592
Kristian Høgsberged568912006-12-19 19:58:35 -05002593 return 0;
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002594
2595 fail_self_id:
2596 dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
2597 ohci->self_id_cpu, ohci->self_id_bus);
Stefan Richter7007a072008-10-26 09:50:31 +01002598 fail_contexts:
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002599 kfree(ohci->ir_context_list);
Stefan Richter7007a072008-10-26 09:50:31 +01002600 kfree(ohci->it_context_list);
2601 context_release(&ohci->at_response_ctx);
2602 context_release(&ohci->at_request_ctx);
2603 ar_context_release(&ohci->ar_response_ctx);
2604 ar_context_release(&ohci->ar_request_ctx);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002605 pci_iounmap(dev, ohci->registers);
2606 fail_iomem:
2607 pci_release_region(dev, 0);
2608 fail_disable:
2609 pci_disable_device(dev);
Stefan Richterbd7dee62008-02-24 18:59:55 +01002610 fail_free:
2611 kfree(&ohci->card);
Stefan Richter130d5492008-03-24 20:55:28 +01002612 ohci_pmac_off(dev);
Stefan Richter7007a072008-10-26 09:50:31 +01002613 fail:
2614 if (err == -ENOMEM)
2615 fw_error("Out of memory\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002616
2617 return err;
Kristian Høgsberged568912006-12-19 19:58:35 -05002618}
2619
2620static void pci_remove(struct pci_dev *dev)
2621{
2622 struct fw_ohci *ohci;
2623
2624 ohci = pci_get_drvdata(dev);
Kristian Høgsberge254a4b2007-03-07 12:12:38 -05002625 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
2626 flush_writes(ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -05002627 fw_core_remove_card(&ohci->card);
2628
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002629 /*
2630 * FIXME: Fail all pending packets here, now that the upper
2631 * layers can't queue any more.
2632 */
Kristian Høgsberged568912006-12-19 19:58:35 -05002633
2634 software_reset(ohci);
2635 free_irq(dev->irq, ohci);
Jay Fenlasona55709b2008-10-22 15:59:42 -04002636
2637 if (ohci->next_config_rom && ohci->next_config_rom != ohci->config_rom)
2638 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2639 ohci->next_config_rom, ohci->next_config_rom_bus);
2640 if (ohci->config_rom)
2641 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2642 ohci->config_rom, ohci->config_rom_bus);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002643 dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
2644 ohci->self_id_cpu, ohci->self_id_bus);
Jay Fenlasona55709b2008-10-22 15:59:42 -04002645 ar_context_release(&ohci->ar_request_ctx);
2646 ar_context_release(&ohci->ar_response_ctx);
2647 context_release(&ohci->at_request_ctx);
2648 context_release(&ohci->at_response_ctx);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002649 kfree(ohci->it_context_list);
2650 kfree(ohci->ir_context_list);
2651 pci_iounmap(dev, ohci->registers);
2652 pci_release_region(dev, 0);
2653 pci_disable_device(dev);
Stefan Richterbd7dee62008-02-24 18:59:55 +01002654 kfree(&ohci->card);
Stefan Richter2ed0f182008-03-01 12:35:29 +01002655 ohci_pmac_off(dev);
Stefan Richterea8d0062008-03-01 02:42:56 +01002656
Kristian Høgsberged568912006-12-19 19:58:35 -05002657 fw_notify("Removed fw-ohci device.\n");
2658}
2659
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002660#ifdef CONFIG_PM
Stefan Richter2ed0f182008-03-01 12:35:29 +01002661static int pci_suspend(struct pci_dev *dev, pm_message_t state)
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002662{
Stefan Richter2ed0f182008-03-01 12:35:29 +01002663 struct fw_ohci *ohci = pci_get_drvdata(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002664 int err;
2665
2666 software_reset(ohci);
Stefan Richter2ed0f182008-03-01 12:35:29 +01002667 free_irq(dev->irq, ohci);
2668 err = pci_save_state(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002669 if (err) {
Stefan Richter8a8cea22007-06-09 19:26:22 +02002670 fw_error("pci_save_state failed\n");
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002671 return err;
2672 }
Stefan Richter2ed0f182008-03-01 12:35:29 +01002673 err = pci_set_power_state(dev, pci_choose_state(dev, state));
Stefan Richter55111422007-09-06 09:50:30 +02002674 if (err)
2675 fw_error("pci_set_power_state failed with %d\n", err);
Stefan Richter2ed0f182008-03-01 12:35:29 +01002676 ohci_pmac_off(dev);
Stefan Richterea8d0062008-03-01 02:42:56 +01002677
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002678 return 0;
2679}
2680
Stefan Richter2ed0f182008-03-01 12:35:29 +01002681static int pci_resume(struct pci_dev *dev)
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002682{
Stefan Richter2ed0f182008-03-01 12:35:29 +01002683 struct fw_ohci *ohci = pci_get_drvdata(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002684 int err;
2685
Stefan Richter2ed0f182008-03-01 12:35:29 +01002686 ohci_pmac_on(dev);
2687 pci_set_power_state(dev, PCI_D0);
2688 pci_restore_state(dev);
2689 err = pci_enable_device(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002690 if (err) {
Stefan Richter8a8cea22007-06-09 19:26:22 +02002691 fw_error("pci_enable_device failed\n");
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002692 return err;
2693 }
2694
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04002695 return ohci_enable(&ohci->card, NULL, 0);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002696}
2697#endif
2698
Németh Mártona67483d2010-01-10 13:14:26 +01002699static const struct pci_device_id pci_table[] = {
Kristian Høgsberged568912006-12-19 19:58:35 -05002700 { PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_FIREWIRE_OHCI, ~0) },
2701 { }
2702};
2703
2704MODULE_DEVICE_TABLE(pci, pci_table);
2705
2706static struct pci_driver fw_ohci_pci_driver = {
2707 .name = ohci_driver_name,
2708 .id_table = pci_table,
2709 .probe = pci_probe,
2710 .remove = pci_remove,
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002711#ifdef CONFIG_PM
2712 .resume = pci_resume,
2713 .suspend = pci_suspend,
2714#endif
Kristian Høgsberged568912006-12-19 19:58:35 -05002715};
2716
2717MODULE_AUTHOR("Kristian Hoegsberg <krh@bitplanet.net>");
2718MODULE_DESCRIPTION("Driver for PCI OHCI IEEE1394 controllers");
2719MODULE_LICENSE("GPL");
2720
Olaf Hering1e4c7b02007-05-05 23:17:13 +02002721/* Provide a module alias so root-on-sbp2 initrds don't break. */
2722#ifndef CONFIG_IEEE1394_OHCI1394_MODULE
2723MODULE_ALIAS("ohci1394");
2724#endif
2725
Kristian Høgsberged568912006-12-19 19:58:35 -05002726static int __init fw_ohci_init(void)
2727{
2728 return pci_register_driver(&fw_ohci_pci_driver);
2729}
2730
2731static void __exit fw_ohci_cleanup(void)
2732{
2733 pci_unregister_driver(&fw_ohci_pci_driver);
2734}
2735
2736module_init(fw_ohci_init);
2737module_exit(fw_ohci_cleanup);