blob: 2a01d5620a192e72d74441c3c93514569502d94e [file] [log] [blame]
Daniel Vetter76aaf222010-11-05 22:23:30 +01001/*
2 * Copyright © 2010 Daniel Vetter
Ben Widawskyc4ac5242014-02-19 22:05:47 -08003 * Copyright © 2011-2014 Intel Corporation
Daniel Vetter76aaf222010-11-05 22:23:30 +01004 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
22 * IN THE SOFTWARE.
23 *
24 */
25
Daniel Vetter0e46ce22014-01-08 16:10:27 +010026#include <linux/seq_file.h>
David Howells760285e2012-10-02 18:01:07 +010027#include <drm/drmP.h>
28#include <drm/i915_drm.h>
Daniel Vetter76aaf222010-11-05 22:23:30 +010029#include "i915_drv.h"
Yu Zhang5dda8fa2015-02-10 19:05:48 +080030#include "i915_vgpu.h"
Daniel Vetter76aaf222010-11-05 22:23:30 +010031#include "i915_trace.h"
32#include "intel_drv.h"
33
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000034/**
35 * DOC: Global GTT views
36 *
37 * Background and previous state
38 *
39 * Historically objects could exists (be bound) in global GTT space only as
40 * singular instances with a view representing all of the object's backing pages
41 * in a linear fashion. This view will be called a normal view.
42 *
43 * To support multiple views of the same object, where the number of mapped
44 * pages is not equal to the backing store, or where the layout of the pages
45 * is not linear, concept of a GGTT view was added.
46 *
47 * One example of an alternative view is a stereo display driven by a single
48 * image. In this case we would have a framebuffer looking like this
49 * (2x2 pages):
50 *
51 * 12
52 * 34
53 *
54 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
55 * rendering. In contrast, fed to the display engine would be an alternative
56 * view which could look something like this:
57 *
58 * 1212
59 * 3434
60 *
61 * In this example both the size and layout of pages in the alternative view is
62 * different from the normal view.
63 *
64 * Implementation and usage
65 *
66 * GGTT views are implemented using VMAs and are distinguished via enum
67 * i915_ggtt_view_type and struct i915_ggtt_view.
68 *
69 * A new flavour of core GEM functions which work with GGTT bound objects were
Joonas Lahtinenec7adb62015-03-16 14:11:13 +020070 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
71 * renaming in large amounts of code. They take the struct i915_ggtt_view
72 * parameter encapsulating all metadata required to implement a view.
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000073 *
74 * As a helper for callers which are only interested in the normal view,
75 * globally const i915_ggtt_view_normal singleton instance exists. All old core
76 * GEM API functions, the ones not taking the view parameter, are operating on,
77 * or with the normal GGTT view.
78 *
79 * Code wanting to add or use a new GGTT view needs to:
80 *
81 * 1. Add a new enum with a suitable name.
82 * 2. Extend the metadata in the i915_ggtt_view structure if required.
83 * 3. Add support to i915_get_vma_pages().
84 *
85 * New views are required to build a scatter-gather table from within the
86 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
87 * exists for the lifetime of an VMA.
88 *
89 * Core API is designed to have copy semantics which means that passed in
90 * struct i915_ggtt_view does not need to be persistent (left around after
91 * calling the core API functions).
92 *
93 */
94
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +000095const struct i915_ggtt_view i915_ggtt_view_normal;
Joonas Lahtinen9abc4642015-03-27 13:09:22 +020096const struct i915_ggtt_view i915_ggtt_view_rotated = {
97 .type = I915_GGTT_VIEW_ROTATED
98};
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +000099
Ville Syrjäläee0ce472014-04-09 13:28:01 +0300100static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv);
101static void chv_setup_private_ppat(struct drm_i915_private *dev_priv);
Ben Widawskya2319c02014-03-18 16:09:37 -0700102
Daniel Vettercfa7c862014-04-29 11:53:58 +0200103static int sanitize_enable_ppgtt(struct drm_device *dev, int enable_ppgtt)
104{
Chris Wilson1893a712014-09-19 11:56:27 +0100105 bool has_aliasing_ppgtt;
106 bool has_full_ppgtt;
107
108 has_aliasing_ppgtt = INTEL_INFO(dev)->gen >= 6;
109 has_full_ppgtt = INTEL_INFO(dev)->gen >= 7;
Chris Wilson1893a712014-09-19 11:56:27 +0100110
Yu Zhang71ba2d62015-02-10 19:05:54 +0800111 if (intel_vgpu_active(dev))
112 has_full_ppgtt = false; /* emulation is too hard */
113
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000114 /*
115 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
116 * execlists, the sole mechanism available to submit work.
117 */
118 if (INTEL_INFO(dev)->gen < 9 &&
119 (enable_ppgtt == 0 || !has_aliasing_ppgtt))
Daniel Vettercfa7c862014-04-29 11:53:58 +0200120 return 0;
121
122 if (enable_ppgtt == 1)
123 return 1;
124
Chris Wilson1893a712014-09-19 11:56:27 +0100125 if (enable_ppgtt == 2 && has_full_ppgtt)
Daniel Vettercfa7c862014-04-29 11:53:58 +0200126 return 2;
127
Daniel Vetter93a25a92014-03-06 09:40:43 +0100128#ifdef CONFIG_INTEL_IOMMU
129 /* Disable ppgtt on SNB if VT-d is on. */
130 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) {
131 DRM_INFO("Disabling PPGTT because VT-d is on\n");
Daniel Vettercfa7c862014-04-29 11:53:58 +0200132 return 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100133 }
134#endif
135
Jesse Barnes62942ed2014-06-13 09:28:33 -0700136 /* Early VLV doesn't have this */
Ville Syrjäläca2aed6c2014-06-28 02:03:56 +0300137 if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
138 dev->pdev->revision < 0xb) {
Jesse Barnes62942ed2014-06-13 09:28:33 -0700139 DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
140 return 0;
141 }
142
Michel Thierry2f82bbd2014-12-15 14:58:00 +0000143 if (INTEL_INFO(dev)->gen >= 8 && i915.enable_execlists)
144 return 2;
145 else
146 return has_aliasing_ppgtt ? 1 : 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100147}
148
Ben Widawsky6f65e292013-12-06 14:10:56 -0800149static void ppgtt_bind_vma(struct i915_vma *vma,
150 enum i915_cache_level cache_level,
151 u32 flags);
152static void ppgtt_unbind_vma(struct i915_vma *vma);
153
Michel Thierry07749ef2015-03-16 16:00:54 +0000154static inline gen8_pte_t gen8_pte_encode(dma_addr_t addr,
155 enum i915_cache_level level,
156 bool valid)
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700157{
Michel Thierry07749ef2015-03-16 16:00:54 +0000158 gen8_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700159 pte |= addr;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300160
161 switch (level) {
162 case I915_CACHE_NONE:
Ben Widawskyfbe5d362013-11-04 19:56:49 -0800163 pte |= PPAT_UNCACHED_INDEX;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300164 break;
165 case I915_CACHE_WT:
166 pte |= PPAT_DISPLAY_ELLC_INDEX;
167 break;
168 default:
169 pte |= PPAT_CACHED_INDEX;
170 break;
171 }
172
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700173 return pte;
174}
175
Michel Thierry07749ef2015-03-16 16:00:54 +0000176static inline gen8_pde_t gen8_pde_encode(struct drm_device *dev,
177 dma_addr_t addr,
178 enum i915_cache_level level)
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800179{
Michel Thierry07749ef2015-03-16 16:00:54 +0000180 gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800181 pde |= addr;
182 if (level != I915_CACHE_NONE)
183 pde |= PPAT_CACHED_PDE_INDEX;
184 else
185 pde |= PPAT_UNCACHED_INDEX;
186 return pde;
187}
188
Michel Thierry07749ef2015-03-16 16:00:54 +0000189static gen6_pte_t snb_pte_encode(dma_addr_t addr,
190 enum i915_cache_level level,
191 bool valid, u32 unused)
Ben Widawsky54d12522012-09-24 16:44:32 -0700192{
Michel Thierry07749ef2015-03-16 16:00:54 +0000193 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky54d12522012-09-24 16:44:32 -0700194 pte |= GEN6_PTE_ADDR_ENCODE(addr);
Ben Widawskye7210c32012-10-19 09:33:22 -0700195
196 switch (level) {
Chris Wilson350ec882013-08-06 13:17:02 +0100197 case I915_CACHE_L3_LLC:
198 case I915_CACHE_LLC:
199 pte |= GEN6_PTE_CACHE_LLC;
200 break;
201 case I915_CACHE_NONE:
202 pte |= GEN6_PTE_UNCACHED;
203 break;
204 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100205 MISSING_CASE(level);
Chris Wilson350ec882013-08-06 13:17:02 +0100206 }
207
208 return pte;
209}
210
Michel Thierry07749ef2015-03-16 16:00:54 +0000211static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
212 enum i915_cache_level level,
213 bool valid, u32 unused)
Chris Wilson350ec882013-08-06 13:17:02 +0100214{
Michel Thierry07749ef2015-03-16 16:00:54 +0000215 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Chris Wilson350ec882013-08-06 13:17:02 +0100216 pte |= GEN6_PTE_ADDR_ENCODE(addr);
217
218 switch (level) {
219 case I915_CACHE_L3_LLC:
220 pte |= GEN7_PTE_CACHE_L3_LLC;
Ben Widawskye7210c32012-10-19 09:33:22 -0700221 break;
222 case I915_CACHE_LLC:
223 pte |= GEN6_PTE_CACHE_LLC;
224 break;
225 case I915_CACHE_NONE:
Kenneth Graunke91197082013-04-22 00:53:51 -0700226 pte |= GEN6_PTE_UNCACHED;
Ben Widawskye7210c32012-10-19 09:33:22 -0700227 break;
228 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100229 MISSING_CASE(level);
Ben Widawskye7210c32012-10-19 09:33:22 -0700230 }
231
Ben Widawsky54d12522012-09-24 16:44:32 -0700232 return pte;
233}
234
Michel Thierry07749ef2015-03-16 16:00:54 +0000235static gen6_pte_t byt_pte_encode(dma_addr_t addr,
236 enum i915_cache_level level,
237 bool valid, u32 flags)
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700238{
Michel Thierry07749ef2015-03-16 16:00:54 +0000239 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700240 pte |= GEN6_PTE_ADDR_ENCODE(addr);
241
Akash Goel24f3a8c2014-06-17 10:59:42 +0530242 if (!(flags & PTE_READ_ONLY))
243 pte |= BYT_PTE_WRITEABLE;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700244
245 if (level != I915_CACHE_NONE)
246 pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
247
248 return pte;
249}
250
Michel Thierry07749ef2015-03-16 16:00:54 +0000251static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
252 enum i915_cache_level level,
253 bool valid, u32 unused)
Kenneth Graunke91197082013-04-22 00:53:51 -0700254{
Michel Thierry07749ef2015-03-16 16:00:54 +0000255 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky0d8ff152013-07-04 11:02:03 -0700256 pte |= HSW_PTE_ADDR_ENCODE(addr);
Kenneth Graunke91197082013-04-22 00:53:51 -0700257
258 if (level != I915_CACHE_NONE)
Ben Widawsky87a6b682013-08-04 23:47:29 -0700259 pte |= HSW_WB_LLC_AGE3;
Kenneth Graunke91197082013-04-22 00:53:51 -0700260
261 return pte;
262}
263
Michel Thierry07749ef2015-03-16 16:00:54 +0000264static gen6_pte_t iris_pte_encode(dma_addr_t addr,
265 enum i915_cache_level level,
266 bool valid, u32 unused)
Ben Widawsky4d15c142013-07-04 11:02:06 -0700267{
Michel Thierry07749ef2015-03-16 16:00:54 +0000268 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky4d15c142013-07-04 11:02:06 -0700269 pte |= HSW_PTE_ADDR_ENCODE(addr);
270
Chris Wilson651d7942013-08-08 14:41:10 +0100271 switch (level) {
272 case I915_CACHE_NONE:
273 break;
274 case I915_CACHE_WT:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000275 pte |= HSW_WT_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100276 break;
277 default:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000278 pte |= HSW_WB_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100279 break;
280 }
Ben Widawsky4d15c142013-07-04 11:02:06 -0700281
282 return pte;
283}
284
Ben Widawsky678d96f2015-03-16 16:00:56 +0000285#define i915_dma_unmap_single(px, dev) \
286 __i915_dma_unmap_single((px)->daddr, dev)
287
288static inline void __i915_dma_unmap_single(dma_addr_t daddr,
289 struct drm_device *dev)
290{
291 struct device *device = &dev->pdev->dev;
292
293 dma_unmap_page(device, daddr, 4096, PCI_DMA_BIDIRECTIONAL);
294}
295
296/**
297 * i915_dma_map_single() - Create a dma mapping for a page table/dir/etc.
298 * @px: Page table/dir/etc to get a DMA map for
299 * @dev: drm device
300 *
301 * Page table allocations are unified across all gens. They always require a
302 * single 4k allocation, as well as a DMA mapping. If we keep the structs
303 * symmetric here, the simple macro covers us for every page table type.
304 *
305 * Return: 0 if success.
306 */
307#define i915_dma_map_single(px, dev) \
308 i915_dma_map_page_single((px)->page, (dev), &(px)->daddr)
309
310static inline int i915_dma_map_page_single(struct page *page,
311 struct drm_device *dev,
312 dma_addr_t *daddr)
313{
314 struct device *device = &dev->pdev->dev;
315
316 *daddr = dma_map_page(device, page, 0, 4096, PCI_DMA_BIDIRECTIONAL);
Michel Thierry1266cdb2015-03-24 17:06:33 +0000317 if (dma_mapping_error(device, *daddr))
318 return -ENOMEM;
319
320 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000321}
322
Michel Thierryec565b32015-04-08 12:13:23 +0100323static void unmap_and_free_pt(struct i915_page_table *pt,
Ben Widawsky678d96f2015-03-16 16:00:56 +0000324 struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000325{
326 if (WARN_ON(!pt->page))
327 return;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000328
329 i915_dma_unmap_single(pt, dev);
Ben Widawsky06fda602015-02-24 16:22:36 +0000330 __free_page(pt->page);
Ben Widawsky678d96f2015-03-16 16:00:56 +0000331 kfree(pt->used_ptes);
Ben Widawsky06fda602015-02-24 16:22:36 +0000332 kfree(pt);
333}
334
Michel Thierry5a8e9942015-04-08 12:13:25 +0100335static void gen8_initialize_pt(struct i915_address_space *vm,
Michel Thierrye5815a22015-04-08 12:13:32 +0100336 struct i915_page_table *pt)
Michel Thierry5a8e9942015-04-08 12:13:25 +0100337{
338 gen8_pte_t *pt_vaddr, scratch_pte;
339 int i;
340
341 pt_vaddr = kmap_atomic(pt->page);
342 scratch_pte = gen8_pte_encode(vm->scratch.addr,
343 I915_CACHE_LLC, true);
344
345 for (i = 0; i < GEN8_PTES; i++)
346 pt_vaddr[i] = scratch_pte;
347
348 if (!HAS_LLC(vm->dev))
349 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
350 kunmap_atomic(pt_vaddr);
351}
352
Michel Thierryec565b32015-04-08 12:13:23 +0100353static struct i915_page_table *alloc_pt_single(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000354{
Michel Thierryec565b32015-04-08 12:13:23 +0100355 struct i915_page_table *pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000356 const size_t count = INTEL_INFO(dev)->gen >= 8 ?
357 GEN8_PTES : GEN6_PTES;
358 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000359
360 pt = kzalloc(sizeof(*pt), GFP_KERNEL);
361 if (!pt)
362 return ERR_PTR(-ENOMEM);
363
Ben Widawsky678d96f2015-03-16 16:00:56 +0000364 pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
365 GFP_KERNEL);
366
367 if (!pt->used_ptes)
368 goto fail_bitmap;
369
Michel Thierry4933d512015-03-24 15:46:22 +0000370 pt->page = alloc_page(GFP_KERNEL);
Ben Widawsky678d96f2015-03-16 16:00:56 +0000371 if (!pt->page)
372 goto fail_page;
373
374 ret = i915_dma_map_single(pt, dev);
375 if (ret)
376 goto fail_dma;
Ben Widawsky06fda602015-02-24 16:22:36 +0000377
378 return pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000379
380fail_dma:
381 __free_page(pt->page);
382fail_page:
383 kfree(pt->used_ptes);
384fail_bitmap:
385 kfree(pt);
386
387 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000388}
389
390/**
391 * alloc_pt_range() - Allocate a multiple page tables
392 * @pd: The page directory which will have at least @count entries
393 * available to point to the allocated page tables.
394 * @pde: First page directory entry for which we are allocating.
395 * @count: Number of pages to allocate.
Michel Thierry719cd212015-02-26 11:28:13 +0000396 * @dev: DRM device.
Ben Widawsky06fda602015-02-24 16:22:36 +0000397 *
398 * Allocates multiple page table pages and sets the appropriate entries in the
399 * page table structure within the page directory. Function cleans up after
400 * itself on any failures.
401 *
402 * Return: 0 if allocation succeeded.
403 */
Michel Thierryec565b32015-04-08 12:13:23 +0100404static int alloc_pt_range(struct i915_page_directory *pd, uint16_t pde, size_t count,
Michel Thierry4933d512015-03-24 15:46:22 +0000405 struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000406{
407 int i, ret;
408
409 /* 512 is the max page tables per page_directory on any platform. */
Michel Thierry07749ef2015-03-16 16:00:54 +0000410 if (WARN_ON(pde + count > I915_PDES))
Ben Widawsky06fda602015-02-24 16:22:36 +0000411 return -EINVAL;
412
413 for (i = pde; i < pde + count; i++) {
Michel Thierryec565b32015-04-08 12:13:23 +0100414 struct i915_page_table *pt = alloc_pt_single(dev);
Ben Widawsky06fda602015-02-24 16:22:36 +0000415
416 if (IS_ERR(pt)) {
417 ret = PTR_ERR(pt);
418 goto err_out;
419 }
420 WARN(pd->page_table[i],
Dan Carpenter686135d2015-02-26 19:53:54 +0300421 "Leaking page directory entry %d (%p)\n",
Ben Widawsky06fda602015-02-24 16:22:36 +0000422 i, pd->page_table[i]);
423 pd->page_table[i] = pt;
424 }
425
426 return 0;
427
428err_out:
429 while (i-- > pde)
Michel Thierry06dc68d2015-02-24 16:22:37 +0000430 unmap_and_free_pt(pd->page_table[i], dev);
Ben Widawsky06fda602015-02-24 16:22:36 +0000431 return ret;
432}
433
Michel Thierrye5815a22015-04-08 12:13:32 +0100434static void unmap_and_free_pd(struct i915_page_directory *pd,
435 struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000436{
437 if (pd->page) {
Michel Thierrye5815a22015-04-08 12:13:32 +0100438 i915_dma_unmap_single(pd, dev);
Ben Widawsky06fda602015-02-24 16:22:36 +0000439 __free_page(pd->page);
Michel Thierry33c88192015-04-08 12:13:33 +0100440 kfree(pd->used_pdes);
Ben Widawsky06fda602015-02-24 16:22:36 +0000441 kfree(pd);
442 }
443}
444
Michel Thierrye5815a22015-04-08 12:13:32 +0100445static struct i915_page_directory *alloc_pd_single(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000446{
Michel Thierryec565b32015-04-08 12:13:23 +0100447 struct i915_page_directory *pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100448 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000449
450 pd = kzalloc(sizeof(*pd), GFP_KERNEL);
451 if (!pd)
452 return ERR_PTR(-ENOMEM);
453
Michel Thierry33c88192015-04-08 12:13:33 +0100454 pd->used_pdes = kcalloc(BITS_TO_LONGS(I915_PDES),
455 sizeof(*pd->used_pdes), GFP_KERNEL);
456 if (!pd->used_pdes)
457 goto free_pd;
458
Michel Thierry5a8e9942015-04-08 12:13:25 +0100459 pd->page = alloc_page(GFP_KERNEL);
Michel Thierry33c88192015-04-08 12:13:33 +0100460 if (!pd->page)
461 goto free_bitmap;
Ben Widawsky06fda602015-02-24 16:22:36 +0000462
Michel Thierrye5815a22015-04-08 12:13:32 +0100463 ret = i915_dma_map_single(pd, dev);
Michel Thierry33c88192015-04-08 12:13:33 +0100464 if (ret)
465 goto free_page;
Michel Thierrye5815a22015-04-08 12:13:32 +0100466
Ben Widawsky06fda602015-02-24 16:22:36 +0000467 return pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100468
469free_page:
470 __free_page(pd->page);
471free_bitmap:
472 kfree(pd->used_pdes);
473free_pd:
474 kfree(pd);
475
476 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000477}
478
Ben Widawsky94e409c2013-11-04 22:29:36 -0800479/* Broadwell Page Directory Pointer Descriptors */
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100480static int gen8_write_pdp(struct intel_engine_cs *ring,
481 unsigned entry,
482 dma_addr_t addr)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800483{
484 int ret;
485
486 BUG_ON(entry >= 4);
487
488 ret = intel_ring_begin(ring, 6);
489 if (ret)
490 return ret;
491
492 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
493 intel_ring_emit(ring, GEN8_RING_PDP_UDW(ring, entry));
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100494 intel_ring_emit(ring, upper_32_bits(addr));
Ben Widawsky94e409c2013-11-04 22:29:36 -0800495 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
496 intel_ring_emit(ring, GEN8_RING_PDP_LDW(ring, entry));
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100497 intel_ring_emit(ring, lower_32_bits(addr));
Ben Widawsky94e409c2013-11-04 22:29:36 -0800498 intel_ring_advance(ring);
499
500 return 0;
501}
502
Ben Widawskyeeb94882013-12-06 14:11:10 -0800503static int gen8_mm_switch(struct i915_hw_ppgtt *ppgtt,
McAulay, Alistair6689c162014-08-15 18:51:35 +0100504 struct intel_engine_cs *ring)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800505{
Ben Widawskyeeb94882013-12-06 14:11:10 -0800506 int i, ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800507
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100508 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
509 struct i915_page_directory *pd = ppgtt->pdp.page_directory[i];
510 dma_addr_t pd_daddr = pd ? pd->daddr : ppgtt->scratch_pd->daddr;
511 /* The page directory might be NULL, but we need to clear out
512 * whatever the previous context might have used. */
513 ret = gen8_write_pdp(ring, i, pd_daddr);
Ben Widawskyeeb94882013-12-06 14:11:10 -0800514 if (ret)
515 return ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800516 }
Ben Widawskyd595bd42013-11-25 09:54:32 -0800517
Ben Widawskyeeb94882013-12-06 14:11:10 -0800518 return 0;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800519}
520
Ben Widawsky459108b2013-11-02 21:07:23 -0700521static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -0800522 uint64_t start,
523 uint64_t length,
Ben Widawsky459108b2013-11-02 21:07:23 -0700524 bool use_scratch)
525{
526 struct i915_hw_ppgtt *ppgtt =
527 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +0000528 gen8_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800529 unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
530 unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
531 unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
Ben Widawsky782f1492014-02-20 11:50:33 -0800532 unsigned num_entries = length >> PAGE_SHIFT;
Ben Widawsky459108b2013-11-02 21:07:23 -0700533 unsigned last_pte, i;
534
535 scratch_pte = gen8_pte_encode(ppgtt->base.scratch.addr,
536 I915_CACHE_LLC, use_scratch);
537
538 while (num_entries) {
Michel Thierryec565b32015-04-08 12:13:23 +0100539 struct i915_page_directory *pd;
540 struct i915_page_table *pt;
Ben Widawsky06fda602015-02-24 16:22:36 +0000541 struct page *page_table;
542
543 if (WARN_ON(!ppgtt->pdp.page_directory[pdpe]))
544 continue;
545
546 pd = ppgtt->pdp.page_directory[pdpe];
547
548 if (WARN_ON(!pd->page_table[pde]))
549 continue;
550
551 pt = pd->page_table[pde];
552
553 if (WARN_ON(!pt->page))
554 continue;
555
556 page_table = pt->page;
Ben Widawsky459108b2013-11-02 21:07:23 -0700557
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800558 last_pte = pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +0000559 if (last_pte > GEN8_PTES)
560 last_pte = GEN8_PTES;
Ben Widawsky459108b2013-11-02 21:07:23 -0700561
562 pt_vaddr = kmap_atomic(page_table);
563
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800564 for (i = pte; i < last_pte; i++) {
Ben Widawsky459108b2013-11-02 21:07:23 -0700565 pt_vaddr[i] = scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800566 num_entries--;
567 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700568
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300569 if (!HAS_LLC(ppgtt->base.dev))
570 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
Ben Widawsky459108b2013-11-02 21:07:23 -0700571 kunmap_atomic(pt_vaddr);
572
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800573 pte = 0;
Michel Thierry07749ef2015-03-16 16:00:54 +0000574 if (++pde == I915_PDES) {
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800575 pdpe++;
576 pde = 0;
577 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700578 }
579}
580
Ben Widawsky9df15b42013-11-02 21:07:24 -0700581static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
582 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -0800583 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +0530584 enum i915_cache_level cache_level, u32 unused)
Ben Widawsky9df15b42013-11-02 21:07:24 -0700585{
586 struct i915_hw_ppgtt *ppgtt =
587 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +0000588 gen8_pte_t *pt_vaddr;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800589 unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
590 unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
591 unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700592 struct sg_page_iter sg_iter;
593
Chris Wilson6f1cc992013-12-31 15:50:31 +0000594 pt_vaddr = NULL;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700595
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800596 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
Ben Widawsky76643602015-01-22 17:01:24 +0000597 if (WARN_ON(pdpe >= GEN8_LEGACY_PDPES))
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800598 break;
599
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000600 if (pt_vaddr == NULL) {
Michel Thierryec565b32015-04-08 12:13:23 +0100601 struct i915_page_directory *pd = ppgtt->pdp.page_directory[pdpe];
602 struct i915_page_table *pt = pd->page_table[pde];
Ben Widawsky06fda602015-02-24 16:22:36 +0000603 struct page *page_table = pt->page;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000604
605 pt_vaddr = kmap_atomic(page_table);
606 }
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800607
608 pt_vaddr[pte] =
Chris Wilson6f1cc992013-12-31 15:50:31 +0000609 gen8_pte_encode(sg_page_iter_dma_address(&sg_iter),
610 cache_level, true);
Michel Thierry07749ef2015-03-16 16:00:54 +0000611 if (++pte == GEN8_PTES) {
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300612 if (!HAS_LLC(ppgtt->base.dev))
613 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
Ben Widawsky9df15b42013-11-02 21:07:24 -0700614 kunmap_atomic(pt_vaddr);
Chris Wilson6f1cc992013-12-31 15:50:31 +0000615 pt_vaddr = NULL;
Michel Thierry07749ef2015-03-16 16:00:54 +0000616 if (++pde == I915_PDES) {
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800617 pdpe++;
618 pde = 0;
619 }
620 pte = 0;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700621 }
622 }
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300623 if (pt_vaddr) {
624 if (!HAS_LLC(ppgtt->base.dev))
625 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
Chris Wilson6f1cc992013-12-31 15:50:31 +0000626 kunmap_atomic(pt_vaddr);
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300627 }
Ben Widawsky9df15b42013-11-02 21:07:24 -0700628}
629
Michel Thierry69876be2015-04-08 12:13:27 +0100630static void __gen8_do_map_pt(gen8_pde_t * const pde,
631 struct i915_page_table *pt,
632 struct drm_device *dev)
633{
634 gen8_pde_t entry =
635 gen8_pde_encode(dev, pt->daddr, I915_CACHE_LLC);
636 *pde = entry;
637}
638
639static void gen8_initialize_pd(struct i915_address_space *vm,
640 struct i915_page_directory *pd)
641{
642 struct i915_hw_ppgtt *ppgtt =
643 container_of(vm, struct i915_hw_ppgtt, base);
644 gen8_pde_t *page_directory;
645 struct i915_page_table *pt;
646 int i;
647
648 page_directory = kmap_atomic(pd->page);
649 pt = ppgtt->scratch_pt;
650 for (i = 0; i < I915_PDES; i++)
651 /* Map the PDE to the page table */
652 __gen8_do_map_pt(page_directory + i, pt, vm->dev);
653
654 if (!HAS_LLC(vm->dev))
655 drm_clflush_virt_range(page_directory, PAGE_SIZE);
Michel Thierrye5815a22015-04-08 12:13:32 +0100656 kunmap_atomic(page_directory);
657}
658
Michel Thierryec565b32015-04-08 12:13:23 +0100659static void gen8_free_page_tables(struct i915_page_directory *pd, struct drm_device *dev)
Ben Widawskyb45a6712014-02-12 14:28:44 -0800660{
661 int i;
662
Ben Widawsky06fda602015-02-24 16:22:36 +0000663 if (!pd->page)
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800664 return;
Ben Widawskyb45a6712014-02-12 14:28:44 -0800665
Michel Thierry33c88192015-04-08 12:13:33 +0100666 for_each_set_bit(i, pd->used_pdes, I915_PDES) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000667 if (WARN_ON(!pd->page_table[i]))
668 continue;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800669
Michel Thierry06dc68d2015-02-24 16:22:37 +0000670 unmap_and_free_pt(pd->page_table[i], dev);
Ben Widawsky06fda602015-02-24 16:22:36 +0000671 pd->page_table[i] = NULL;
672 }
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000673}
674
675static void gen8_ppgtt_free(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800676{
677 int i;
678
Michel Thierry33c88192015-04-08 12:13:33 +0100679 for_each_set_bit(i, ppgtt->pdp.used_pdpes, GEN8_LEGACY_PDPES) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000680 if (WARN_ON(!ppgtt->pdp.page_directory[i]))
681 continue;
682
Michel Thierry06dc68d2015-02-24 16:22:37 +0000683 gen8_free_page_tables(ppgtt->pdp.page_directory[i], ppgtt->base.dev);
Michel Thierrye5815a22015-04-08 12:13:32 +0100684 unmap_and_free_pd(ppgtt->pdp.page_directory[i], ppgtt->base.dev);
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800685 }
Michel Thierry69876be2015-04-08 12:13:27 +0100686
Michel Thierrye5815a22015-04-08 12:13:32 +0100687 unmap_and_free_pd(ppgtt->scratch_pd, ppgtt->base.dev);
Michel Thierry69876be2015-04-08 12:13:27 +0100688 unmap_and_free_pt(ppgtt->scratch_pt, ppgtt->base.dev);
Ben Widawskyb45a6712014-02-12 14:28:44 -0800689}
690
Ben Widawsky37aca442013-11-04 20:47:32 -0800691static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
692{
693 struct i915_hw_ppgtt *ppgtt =
694 container_of(vm, struct i915_hw_ppgtt, base);
Ben Widawsky37aca442013-11-04 20:47:32 -0800695
Ben Widawskyb45a6712014-02-12 14:28:44 -0800696 gen8_ppgtt_free(ppgtt);
Ben Widawsky37aca442013-11-04 20:47:32 -0800697}
698
Michel Thierryd7b26332015-04-08 12:13:34 +0100699/**
700 * gen8_ppgtt_alloc_pagetabs() - Allocate page tables for VA range.
701 * @ppgtt: Master ppgtt structure.
702 * @pd: Page directory for this address range.
703 * @start: Starting virtual address to begin allocations.
704 * @length Size of the allocations.
705 * @new_pts: Bitmap set by function with new allocations. Likely used by the
706 * caller to free on error.
707 *
708 * Allocate the required number of page tables. Extremely similar to
709 * gen8_ppgtt_alloc_page_directories(). The main difference is here we are limited by
710 * the page directory boundary (instead of the page directory pointer). That
711 * boundary is 1GB virtual. Therefore, unlike gen8_ppgtt_alloc_page_directories(), it is
712 * possible, and likely that the caller will need to use multiple calls of this
713 * function to achieve the appropriate allocation.
714 *
715 * Return: 0 if success; negative error code otherwise.
716 */
Michel Thierrye5815a22015-04-08 12:13:32 +0100717static int gen8_ppgtt_alloc_pagetabs(struct i915_hw_ppgtt *ppgtt,
718 struct i915_page_directory *pd,
Michel Thierry5441f0c2015-04-08 12:13:28 +0100719 uint64_t start,
Michel Thierryd7b26332015-04-08 12:13:34 +0100720 uint64_t length,
721 unsigned long *new_pts)
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000722{
Michel Thierrye5815a22015-04-08 12:13:32 +0100723 struct drm_device *dev = ppgtt->base.dev;
Michel Thierryd7b26332015-04-08 12:13:34 +0100724 struct i915_page_table *pt;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100725 uint64_t temp;
726 uint32_t pde;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000727
Michel Thierryd7b26332015-04-08 12:13:34 +0100728 gen8_for_each_pde(pt, pd, start, length, temp, pde) {
729 /* Don't reallocate page tables */
730 if (pt) {
731 /* Scratch is never allocated this way */
732 WARN_ON(pt == ppgtt->scratch_pt);
733 continue;
734 }
735
736 pt = alloc_pt_single(dev);
737 if (IS_ERR(pt))
Ben Widawsky06fda602015-02-24 16:22:36 +0000738 goto unwind_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100739
Michel Thierryd7b26332015-04-08 12:13:34 +0100740 gen8_initialize_pt(&ppgtt->base, pt);
741 pd->page_table[pde] = pt;
742 set_bit(pde, new_pts);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000743 }
744
745 return 0;
746
747unwind_out:
Michel Thierryd7b26332015-04-08 12:13:34 +0100748 for_each_set_bit(pde, new_pts, I915_PDES)
Michel Thierrye5815a22015-04-08 12:13:32 +0100749 unmap_and_free_pt(pd->page_table[pde], dev);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000750
751 return -ENOMEM;
752}
753
Michel Thierryd7b26332015-04-08 12:13:34 +0100754/**
755 * gen8_ppgtt_alloc_page_directories() - Allocate page directories for VA range.
756 * @ppgtt: Master ppgtt structure.
757 * @pdp: Page directory pointer for this address range.
758 * @start: Starting virtual address to begin allocations.
759 * @length Size of the allocations.
760 * @new_pds Bitmap set by function with new allocations. Likely used by the
761 * caller to free on error.
762 *
763 * Allocate the required number of page directories starting at the pde index of
764 * @start, and ending at the pde index @start + @length. This function will skip
765 * over already allocated page directories within the range, and only allocate
766 * new ones, setting the appropriate pointer within the pdp as well as the
767 * correct position in the bitmap @new_pds.
768 *
769 * The function will only allocate the pages within the range for a give page
770 * directory pointer. In other words, if @start + @length straddles a virtually
771 * addressed PDP boundary (512GB for 4k pages), there will be more allocations
772 * required by the caller, This is not currently possible, and the BUG in the
773 * code will prevent it.
774 *
775 * Return: 0 if success; negative error code otherwise.
776 */
Michel Thierryc488dbb2015-04-08 12:13:31 +0100777static int gen8_ppgtt_alloc_page_directories(struct i915_hw_ppgtt *ppgtt,
778 struct i915_page_directory_pointer *pdp,
Michel Thierry69876be2015-04-08 12:13:27 +0100779 uint64_t start,
Michel Thierryd7b26332015-04-08 12:13:34 +0100780 uint64_t length,
781 unsigned long *new_pds)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800782{
Michel Thierrye5815a22015-04-08 12:13:32 +0100783 struct drm_device *dev = ppgtt->base.dev;
Michel Thierryd7b26332015-04-08 12:13:34 +0100784 struct i915_page_directory *pd;
Michel Thierry69876be2015-04-08 12:13:27 +0100785 uint64_t temp;
786 uint32_t pdpe;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800787
Michel Thierryd7b26332015-04-08 12:13:34 +0100788 WARN_ON(!bitmap_empty(new_pds, GEN8_LEGACY_PDPES));
789
Michel Thierry69876be2015-04-08 12:13:27 +0100790 /* FIXME: PPGTT container_of won't work for 64b */
791 WARN_ON((start + length) > 0x800000000ULL);
792
Michel Thierryd7b26332015-04-08 12:13:34 +0100793 gen8_for_each_pdpe(pd, pdp, start, length, temp, pdpe) {
794 if (pd)
795 continue;
Michel Thierry33c88192015-04-08 12:13:33 +0100796
Michel Thierryd7b26332015-04-08 12:13:34 +0100797 pd = alloc_pd_single(dev);
798 if (IS_ERR(pd))
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000799 goto unwind_out;
Michel Thierry69876be2015-04-08 12:13:27 +0100800
Michel Thierryd7b26332015-04-08 12:13:34 +0100801 gen8_initialize_pd(&ppgtt->base, pd);
802 pdp->page_directory[pdpe] = pd;
803 set_bit(pdpe, new_pds);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000804 }
805
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800806 return 0;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000807
808unwind_out:
Michel Thierryd7b26332015-04-08 12:13:34 +0100809 for_each_set_bit(pdpe, new_pds, GEN8_LEGACY_PDPES)
Michel Thierrye5815a22015-04-08 12:13:32 +0100810 unmap_and_free_pd(pdp->page_directory[pdpe], dev);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000811
812 return -ENOMEM;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800813}
814
Michel Thierryd7b26332015-04-08 12:13:34 +0100815static void
816free_gen8_temp_bitmaps(unsigned long *new_pds, unsigned long **new_pts)
817{
818 int i;
819
820 for (i = 0; i < GEN8_LEGACY_PDPES; i++)
821 kfree(new_pts[i]);
822 kfree(new_pts);
823 kfree(new_pds);
824}
825
826/* Fills in the page directory bitmap, and the array of page tables bitmap. Both
827 * of these are based on the number of PDPEs in the system.
828 */
829static
830int __must_check alloc_gen8_temp_bitmaps(unsigned long **new_pds,
831 unsigned long ***new_pts)
832{
833 int i;
834 unsigned long *pds;
835 unsigned long **pts;
836
837 pds = kcalloc(BITS_TO_LONGS(GEN8_LEGACY_PDPES), sizeof(unsigned long), GFP_KERNEL);
838 if (!pds)
839 return -ENOMEM;
840
841 pts = kcalloc(GEN8_LEGACY_PDPES, sizeof(unsigned long *), GFP_KERNEL);
842 if (!pts) {
843 kfree(pds);
844 return -ENOMEM;
845 }
846
847 for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
848 pts[i] = kcalloc(BITS_TO_LONGS(I915_PDES),
849 sizeof(unsigned long), GFP_KERNEL);
850 if (!pts[i])
851 goto err_out;
852 }
853
854 *new_pds = pds;
855 *new_pts = pts;
856
857 return 0;
858
859err_out:
860 free_gen8_temp_bitmaps(pds, pts);
861 return -ENOMEM;
862}
863
Michel Thierrye5815a22015-04-08 12:13:32 +0100864static int gen8_alloc_va_range(struct i915_address_space *vm,
865 uint64_t start,
866 uint64_t length)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800867{
Michel Thierrye5815a22015-04-08 12:13:32 +0100868 struct i915_hw_ppgtt *ppgtt =
869 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierryd7b26332015-04-08 12:13:34 +0100870 unsigned long *new_page_dirs, **new_page_tables;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100871 struct i915_page_directory *pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100872 const uint64_t orig_start = start;
873 const uint64_t orig_length = length;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100874 uint64_t temp;
875 uint32_t pdpe;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800876 int ret;
877
Michel Thierryd7b26332015-04-08 12:13:34 +0100878#ifndef CONFIG_64BIT
879 /* Disallow 64b address on 32b platforms. Nothing is wrong with doing
880 * this in hardware, but a lot of the drm code is not prepared to handle
881 * 64b offset on 32b platforms.
882 * This will be addressed when 48b PPGTT is added */
883 if (start + length > 0x100000000ULL)
884 return -E2BIG;
885#endif
886
887 /* Wrap is never okay since we can only represent 48b, and we don't
888 * actually use the other side of the canonical address space.
889 */
890 if (WARN_ON(start + length < start))
891 return -ERANGE;
892
893 ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800894 if (ret)
895 return ret;
896
Michel Thierryd7b26332015-04-08 12:13:34 +0100897 /* Do the allocations first so we can easily bail out */
898 ret = gen8_ppgtt_alloc_page_directories(ppgtt, &ppgtt->pdp, start, length,
899 new_page_dirs);
900 if (ret) {
901 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
902 return ret;
903 }
904
905 /* For every page directory referenced, allocate page tables */
Michel Thierry5441f0c2015-04-08 12:13:28 +0100906 gen8_for_each_pdpe(pd, &ppgtt->pdp, start, length, temp, pdpe) {
Michel Thierryd7b26332015-04-08 12:13:34 +0100907 ret = gen8_ppgtt_alloc_pagetabs(ppgtt, pd, start, length,
908 new_page_tables[pdpe]);
Michel Thierry5441f0c2015-04-08 12:13:28 +0100909 if (ret)
910 goto err_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100911 }
912
Michel Thierry33c88192015-04-08 12:13:33 +0100913 start = orig_start;
914 length = orig_length;
915
Michel Thierryd7b26332015-04-08 12:13:34 +0100916 /* Allocations have completed successfully, so set the bitmaps, and do
917 * the mappings. */
Michel Thierry33c88192015-04-08 12:13:33 +0100918 gen8_for_each_pdpe(pd, &ppgtt->pdp, start, length, temp, pdpe) {
Michel Thierryd7b26332015-04-08 12:13:34 +0100919 gen8_pde_t *const page_directory = kmap_atomic(pd->page);
Michel Thierry33c88192015-04-08 12:13:33 +0100920 struct i915_page_table *pt;
921 uint64_t pd_len = gen8_clamp_pd(start, length);
922 uint64_t pd_start = start;
923 uint32_t pde;
924
Michel Thierryd7b26332015-04-08 12:13:34 +0100925 /* Every pd should be allocated, we just did that above. */
926 WARN_ON(!pd);
927
928 gen8_for_each_pde(pt, pd, pd_start, pd_len, temp, pde) {
929 /* Same reasoning as pd */
930 WARN_ON(!pt);
931 WARN_ON(!pd_len);
932 WARN_ON(!gen8_pte_count(pd_start, pd_len));
933
934 /* Set our used ptes within the page table */
935 bitmap_set(pt->used_ptes,
936 gen8_pte_index(pd_start),
937 gen8_pte_count(pd_start, pd_len));
938
939 /* Our pde is now pointing to the pagetable, pt */
Michel Thierry33c88192015-04-08 12:13:33 +0100940 set_bit(pde, pd->used_pdes);
Michel Thierryd7b26332015-04-08 12:13:34 +0100941
942 /* Map the PDE to the page table */
943 __gen8_do_map_pt(page_directory + pde, pt, vm->dev);
944
945 /* NB: We haven't yet mapped ptes to pages. At this
946 * point we're still relying on insert_entries() */
Michel Thierry33c88192015-04-08 12:13:33 +0100947 }
Michel Thierryd7b26332015-04-08 12:13:34 +0100948
949 if (!HAS_LLC(vm->dev))
950 drm_clflush_virt_range(page_directory, PAGE_SIZE);
951
952 kunmap_atomic(page_directory);
953
Michel Thierry33c88192015-04-08 12:13:33 +0100954 set_bit(pdpe, ppgtt->pdp.used_pdpes);
955 }
956
Michel Thierryd7b26332015-04-08 12:13:34 +0100957 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000958 return 0;
959
960err_out:
Michel Thierryd7b26332015-04-08 12:13:34 +0100961 while (pdpe--) {
962 for_each_set_bit(temp, new_page_tables[pdpe], I915_PDES)
963 unmap_and_free_pt(ppgtt->pdp.page_directory[pdpe]->page_table[temp], vm->dev);
964 }
965
966 for_each_set_bit(pdpe, new_page_dirs, GEN8_LEGACY_PDPES)
967 unmap_and_free_pd(ppgtt->pdp.page_directory[pdpe], vm->dev);
968
969 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800970 return ret;
971}
972
Daniel Vettereb0b44a2015-03-18 14:47:59 +0100973/*
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800974 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
975 * with a net effect resembling a 2-level page table in normal x86 terms. Each
976 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
977 * space.
Ben Widawsky37aca442013-11-04 20:47:32 -0800978 *
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800979 */
Michel Thierryd7b26332015-04-08 12:13:34 +0100980static int gen8_ppgtt_init_common(struct i915_hw_ppgtt *ppgtt, uint64_t size)
Ben Widawsky37aca442013-11-04 20:47:32 -0800981{
Michel Thierry69876be2015-04-08 12:13:27 +0100982 ppgtt->scratch_pt = alloc_pt_single(ppgtt->base.dev);
983 if (IS_ERR(ppgtt->scratch_pt))
984 return PTR_ERR(ppgtt->scratch_pt);
985
Michel Thierrye5815a22015-04-08 12:13:32 +0100986 ppgtt->scratch_pd = alloc_pd_single(ppgtt->base.dev);
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100987 if (IS_ERR(ppgtt->scratch_pd))
988 return PTR_ERR(ppgtt->scratch_pd);
989
Michel Thierry69876be2015-04-08 12:13:27 +0100990 gen8_initialize_pt(&ppgtt->base, ppgtt->scratch_pt);
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100991 gen8_initialize_pd(&ppgtt->base, ppgtt->scratch_pd);
Michel Thierry69876be2015-04-08 12:13:27 +0100992
Michel Thierryd7b26332015-04-08 12:13:34 +0100993 ppgtt->base.start = 0;
994 ppgtt->base.total = size;
995 ppgtt->base.cleanup = gen8_ppgtt_cleanup;
996 ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
997
998 ppgtt->switch_mm = gen8_mm_switch;
999
1000 return 0;
1001}
1002
1003static int gen8_aliasing_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
1004{
1005 struct drm_device *dev = ppgtt->base.dev;
1006 struct drm_i915_private *dev_priv = dev->dev_private;
1007 uint64_t start = 0, size = dev_priv->gtt.base.total;
1008 int ret;
1009
1010 ret = gen8_ppgtt_init_common(ppgtt, dev_priv->gtt.base.total);
1011 if (ret)
1012 return ret;
1013
1014 /* Aliasing PPGTT has to always work and be mapped because of the way we
1015 * use RESTORE_INHIBIT in the context switch. This will be fixed
1016 * eventually. */
Michel Thierrye5815a22015-04-08 12:13:32 +01001017 ret = gen8_alloc_va_range(&ppgtt->base, start, size);
Michel Thierry7cb6d7a2015-04-08 12:13:29 +01001018 if (ret) {
Michel Thierrye5815a22015-04-08 12:13:32 +01001019 unmap_and_free_pd(ppgtt->scratch_pd, ppgtt->base.dev);
Michel Thierry7cb6d7a2015-04-08 12:13:29 +01001020 unmap_and_free_pt(ppgtt->scratch_pt, ppgtt->base.dev);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001021 return ret;
Michel Thierry7cb6d7a2015-04-08 12:13:29 +01001022 }
Ben Widawsky37aca442013-11-04 20:47:32 -08001023
Michel Thierryd7b26332015-04-08 12:13:34 +01001024 ppgtt->base.allocate_va_range = NULL;
1025 ppgtt->base.clear_range = gen8_ppgtt_clear_range;
Michel Thierry09942c62015-04-08 12:13:30 +01001026 ppgtt->base.clear_range(&ppgtt->base, 0, ppgtt->base.total, true);
Michel Thierryd7b26332015-04-08 12:13:34 +01001027
1028 return 0;
1029}
1030
1031static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
1032{
Michel Thierryd7b26332015-04-08 12:13:34 +01001033 int ret;
1034
Michel Thierrya4e0bed2015-04-08 12:13:35 +01001035 ret = gen8_ppgtt_init_common(ppgtt, (1ULL << 32));
Michel Thierryd7b26332015-04-08 12:13:34 +01001036 if (ret)
1037 return ret;
1038
1039 ppgtt->base.allocate_va_range = gen8_alloc_va_range;
1040 ppgtt->base.clear_range = gen8_ppgtt_clear_range;
1041
Ben Widawsky28cf5412013-11-02 21:07:26 -07001042 return 0;
Ben Widawsky37aca442013-11-04 20:47:32 -08001043}
1044
Ben Widawsky87d60b62013-12-06 14:11:29 -08001045static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
1046{
Ben Widawsky87d60b62013-12-06 14:11:29 -08001047 struct i915_address_space *vm = &ppgtt->base;
Michel Thierry09942c62015-04-08 12:13:30 +01001048 struct i915_page_table *unused;
Michel Thierry07749ef2015-03-16 16:00:54 +00001049 gen6_pte_t scratch_pte;
Ben Widawsky87d60b62013-12-06 14:11:29 -08001050 uint32_t pd_entry;
Michel Thierry09942c62015-04-08 12:13:30 +01001051 uint32_t pte, pde, temp;
1052 uint32_t start = ppgtt->base.start, length = ppgtt->base.total;
Ben Widawsky87d60b62013-12-06 14:11:29 -08001053
Akash Goel24f3a8c2014-06-17 10:59:42 +05301054 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001055
Michel Thierry09942c62015-04-08 12:13:30 +01001056 gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde) {
Ben Widawsky87d60b62013-12-06 14:11:29 -08001057 u32 expected;
Michel Thierry07749ef2015-03-16 16:00:54 +00001058 gen6_pte_t *pt_vaddr;
Ben Widawsky06fda602015-02-24 16:22:36 +00001059 dma_addr_t pt_addr = ppgtt->pd.page_table[pde]->daddr;
Michel Thierry09942c62015-04-08 12:13:30 +01001060 pd_entry = readl(ppgtt->pd_addr + pde);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001061 expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);
1062
1063 if (pd_entry != expected)
1064 seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
1065 pde,
1066 pd_entry,
1067 expected);
1068 seq_printf(m, "\tPDE: %x\n", pd_entry);
1069
Ben Widawsky06fda602015-02-24 16:22:36 +00001070 pt_vaddr = kmap_atomic(ppgtt->pd.page_table[pde]->page);
Michel Thierry07749ef2015-03-16 16:00:54 +00001071 for (pte = 0; pte < GEN6_PTES; pte+=4) {
Ben Widawsky87d60b62013-12-06 14:11:29 -08001072 unsigned long va =
Michel Thierry07749ef2015-03-16 16:00:54 +00001073 (pde * PAGE_SIZE * GEN6_PTES) +
Ben Widawsky87d60b62013-12-06 14:11:29 -08001074 (pte * PAGE_SIZE);
1075 int i;
1076 bool found = false;
1077 for (i = 0; i < 4; i++)
1078 if (pt_vaddr[pte + i] != scratch_pte)
1079 found = true;
1080 if (!found)
1081 continue;
1082
1083 seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
1084 for (i = 0; i < 4; i++) {
1085 if (pt_vaddr[pte + i] != scratch_pte)
1086 seq_printf(m, " %08x", pt_vaddr[pte + i]);
1087 else
1088 seq_puts(m, " SCRATCH ");
1089 }
1090 seq_puts(m, "\n");
1091 }
1092 kunmap_atomic(pt_vaddr);
1093 }
1094}
1095
Ben Widawsky678d96f2015-03-16 16:00:56 +00001096/* Write pde (index) from the page directory @pd to the page table @pt */
Michel Thierryec565b32015-04-08 12:13:23 +01001097static void gen6_write_pde(struct i915_page_directory *pd,
1098 const int pde, struct i915_page_table *pt)
Ben Widawsky61973492013-04-08 18:43:54 -07001099{
Ben Widawsky678d96f2015-03-16 16:00:56 +00001100 /* Caller needs to make sure the write completes if necessary */
1101 struct i915_hw_ppgtt *ppgtt =
1102 container_of(pd, struct i915_hw_ppgtt, pd);
1103 u32 pd_entry;
Ben Widawsky61973492013-04-08 18:43:54 -07001104
Ben Widawsky678d96f2015-03-16 16:00:56 +00001105 pd_entry = GEN6_PDE_ADDR_ENCODE(pt->daddr);
1106 pd_entry |= GEN6_PDE_VALID;
Ben Widawsky61973492013-04-08 18:43:54 -07001107
Ben Widawsky678d96f2015-03-16 16:00:56 +00001108 writel(pd_entry, ppgtt->pd_addr + pde);
1109}
Ben Widawsky61973492013-04-08 18:43:54 -07001110
Ben Widawsky678d96f2015-03-16 16:00:56 +00001111/* Write all the page tables found in the ppgtt structure to incrementing page
1112 * directories. */
1113static void gen6_write_page_range(struct drm_i915_private *dev_priv,
Michel Thierryec565b32015-04-08 12:13:23 +01001114 struct i915_page_directory *pd,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001115 uint32_t start, uint32_t length)
1116{
Michel Thierryec565b32015-04-08 12:13:23 +01001117 struct i915_page_table *pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001118 uint32_t pde, temp;
1119
1120 gen6_for_each_pde(pt, pd, start, length, temp, pde)
1121 gen6_write_pde(pd, pde, pt);
1122
1123 /* Make sure write is complete before other code can use this page
1124 * table. Also require for WC mapped PTEs */
1125 readl(dev_priv->gtt.gsm);
Ben Widawsky3e302542013-04-23 23:15:32 -07001126}
1127
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001128static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky3e302542013-04-23 23:15:32 -07001129{
Ben Widawsky7324cc02015-02-24 16:22:35 +00001130 BUG_ON(ppgtt->pd.pd_offset & 0x3f);
Ben Widawsky3e302542013-04-23 23:15:32 -07001131
Ben Widawsky7324cc02015-02-24 16:22:35 +00001132 return (ppgtt->pd.pd_offset / 64) << 16;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001133}
Ben Widawsky61973492013-04-08 18:43:54 -07001134
Ben Widawsky90252e52013-12-06 14:11:12 -08001135static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
McAulay, Alistair6689c162014-08-15 18:51:35 +01001136 struct intel_engine_cs *ring)
Ben Widawsky90252e52013-12-06 14:11:12 -08001137{
Ben Widawsky90252e52013-12-06 14:11:12 -08001138 int ret;
Ben Widawsky61973492013-04-08 18:43:54 -07001139
Ben Widawsky90252e52013-12-06 14:11:12 -08001140 /* NB: TLBs must be flushed and invalidated before a switch */
1141 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
1142 if (ret)
1143 return ret;
1144
1145 ret = intel_ring_begin(ring, 6);
1146 if (ret)
1147 return ret;
1148
1149 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1150 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
1151 intel_ring_emit(ring, PP_DIR_DCLV_2G);
1152 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
1153 intel_ring_emit(ring, get_pd_offset(ppgtt));
1154 intel_ring_emit(ring, MI_NOOP);
1155 intel_ring_advance(ring);
1156
1157 return 0;
1158}
1159
Yu Zhang71ba2d62015-02-10 19:05:54 +08001160static int vgpu_mm_switch(struct i915_hw_ppgtt *ppgtt,
1161 struct intel_engine_cs *ring)
1162{
1163 struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);
1164
1165 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
1166 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
1167 return 0;
1168}
1169
Ben Widawsky48a10382013-12-06 14:11:11 -08001170static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
McAulay, Alistair6689c162014-08-15 18:51:35 +01001171 struct intel_engine_cs *ring)
Ben Widawsky48a10382013-12-06 14:11:11 -08001172{
Ben Widawsky48a10382013-12-06 14:11:11 -08001173 int ret;
1174
Ben Widawsky48a10382013-12-06 14:11:11 -08001175 /* NB: TLBs must be flushed and invalidated before a switch */
1176 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
1177 if (ret)
1178 return ret;
1179
1180 ret = intel_ring_begin(ring, 6);
1181 if (ret)
1182 return ret;
1183
1184 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1185 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
1186 intel_ring_emit(ring, PP_DIR_DCLV_2G);
1187 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
1188 intel_ring_emit(ring, get_pd_offset(ppgtt));
1189 intel_ring_emit(ring, MI_NOOP);
1190 intel_ring_advance(ring);
1191
Ben Widawsky90252e52013-12-06 14:11:12 -08001192 /* XXX: RCS is the only one to auto invalidate the TLBs? */
1193 if (ring->id != RCS) {
1194 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
1195 if (ret)
1196 return ret;
1197 }
1198
Ben Widawsky48a10382013-12-06 14:11:11 -08001199 return 0;
1200}
1201
Ben Widawskyeeb94882013-12-06 14:11:10 -08001202static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
McAulay, Alistair6689c162014-08-15 18:51:35 +01001203 struct intel_engine_cs *ring)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001204{
1205 struct drm_device *dev = ppgtt->base.dev;
1206 struct drm_i915_private *dev_priv = dev->dev_private;
1207
Ben Widawsky48a10382013-12-06 14:11:11 -08001208
Ben Widawskyeeb94882013-12-06 14:11:10 -08001209 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
1210 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
1211
1212 POSTING_READ(RING_PP_DIR_DCLV(ring));
1213
1214 return 0;
1215}
1216
Daniel Vetter82460d92014-08-06 20:19:53 +02001217static void gen8_ppgtt_enable(struct drm_device *dev)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001218{
Ben Widawskyeeb94882013-12-06 14:11:10 -08001219 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001220 struct intel_engine_cs *ring;
Daniel Vetter82460d92014-08-06 20:19:53 +02001221 int j;
Ben Widawskyeeb94882013-12-06 14:11:10 -08001222
1223 for_each_ring(ring, dev_priv, j) {
1224 I915_WRITE(RING_MODE_GEN7(ring),
1225 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawskyeeb94882013-12-06 14:11:10 -08001226 }
Ben Widawskyeeb94882013-12-06 14:11:10 -08001227}
1228
Daniel Vetter82460d92014-08-06 20:19:53 +02001229static void gen7_ppgtt_enable(struct drm_device *dev)
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001230{
Jani Nikula50227e12014-03-31 14:27:21 +03001231 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001232 struct intel_engine_cs *ring;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001233 uint32_t ecochk, ecobits;
1234 int i;
1235
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001236 ecobits = I915_READ(GAC_ECO_BITS);
1237 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1238
1239 ecochk = I915_READ(GAM_ECOCHK);
1240 if (IS_HASWELL(dev)) {
1241 ecochk |= ECOCHK_PPGTT_WB_HSW;
1242 } else {
1243 ecochk |= ECOCHK_PPGTT_LLC_IVB;
1244 ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
1245 }
1246 I915_WRITE(GAM_ECOCHK, ecochk);
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001247
Ben Widawsky61973492013-04-08 18:43:54 -07001248 for_each_ring(ring, dev_priv, i) {
Ben Widawskyeeb94882013-12-06 14:11:10 -08001249 /* GFX_MODE is per-ring on gen7+ */
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001250 I915_WRITE(RING_MODE_GEN7(ring),
1251 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001252 }
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001253}
1254
Daniel Vetter82460d92014-08-06 20:19:53 +02001255static void gen6_ppgtt_enable(struct drm_device *dev)
Ben Widawsky61973492013-04-08 18:43:54 -07001256{
Jani Nikula50227e12014-03-31 14:27:21 +03001257 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001258 uint32_t ecochk, gab_ctl, ecobits;
Ben Widawsky61973492013-04-08 18:43:54 -07001259
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001260 ecobits = I915_READ(GAC_ECO_BITS);
1261 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
1262 ECOBITS_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001263
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001264 gab_ctl = I915_READ(GAB_CTL);
1265 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
Ben Widawsky61973492013-04-08 18:43:54 -07001266
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001267 ecochk = I915_READ(GAM_ECOCHK);
1268 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001269
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001270 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001271}
1272
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001273/* PPGTT support for Sandybdrige/Gen6 and later */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001274static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001275 uint64_t start,
1276 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001277 bool use_scratch)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001278{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001279 struct i915_hw_ppgtt *ppgtt =
1280 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +00001281 gen6_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky782f1492014-02-20 11:50:33 -08001282 unsigned first_entry = start >> PAGE_SHIFT;
1283 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001284 unsigned act_pt = first_entry / GEN6_PTES;
1285 unsigned first_pte = first_entry % GEN6_PTES;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001286 unsigned last_pte, i;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001287
Akash Goel24f3a8c2014-06-17 10:59:42 +05301288 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001289
Daniel Vetter7bddb012012-02-09 17:15:47 +01001290 while (num_entries) {
1291 last_pte = first_pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +00001292 if (last_pte > GEN6_PTES)
1293 last_pte = GEN6_PTES;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001294
Ben Widawsky06fda602015-02-24 16:22:36 +00001295 pt_vaddr = kmap_atomic(ppgtt->pd.page_table[act_pt]->page);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001296
1297 for (i = first_pte; i < last_pte; i++)
1298 pt_vaddr[i] = scratch_pte;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001299
1300 kunmap_atomic(pt_vaddr);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001301
Daniel Vetter7bddb012012-02-09 17:15:47 +01001302 num_entries -= last_pte - first_pte;
1303 first_pte = 0;
Daniel Vettera15326a2013-03-19 23:48:39 +01001304 act_pt++;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001305 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001306}
1307
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001308static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
Daniel Vetterdef886c2013-01-24 14:44:56 -08001309 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08001310 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301311 enum i915_cache_level cache_level, u32 flags)
Daniel Vetterdef886c2013-01-24 14:44:56 -08001312{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001313 struct i915_hw_ppgtt *ppgtt =
1314 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +00001315 gen6_pte_t *pt_vaddr;
Ben Widawsky782f1492014-02-20 11:50:33 -08001316 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001317 unsigned act_pt = first_entry / GEN6_PTES;
1318 unsigned act_pte = first_entry % GEN6_PTES;
Imre Deak6e995e22013-02-18 19:28:04 +02001319 struct sg_page_iter sg_iter;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001320
Chris Wilsoncc797142013-12-31 15:50:30 +00001321 pt_vaddr = NULL;
Imre Deak6e995e22013-02-18 19:28:04 +02001322 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
Chris Wilsoncc797142013-12-31 15:50:30 +00001323 if (pt_vaddr == NULL)
Ben Widawsky06fda602015-02-24 16:22:36 +00001324 pt_vaddr = kmap_atomic(ppgtt->pd.page_table[act_pt]->page);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001325
Chris Wilsoncc797142013-12-31 15:50:30 +00001326 pt_vaddr[act_pte] =
1327 vm->pte_encode(sg_page_iter_dma_address(&sg_iter),
Akash Goel24f3a8c2014-06-17 10:59:42 +05301328 cache_level, true, flags);
1329
Michel Thierry07749ef2015-03-16 16:00:54 +00001330 if (++act_pte == GEN6_PTES) {
Imre Deak6e995e22013-02-18 19:28:04 +02001331 kunmap_atomic(pt_vaddr);
Chris Wilsoncc797142013-12-31 15:50:30 +00001332 pt_vaddr = NULL;
Daniel Vettera15326a2013-03-19 23:48:39 +01001333 act_pt++;
Imre Deak6e995e22013-02-18 19:28:04 +02001334 act_pte = 0;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001335 }
Daniel Vetterdef886c2013-01-24 14:44:56 -08001336 }
Chris Wilsoncc797142013-12-31 15:50:30 +00001337 if (pt_vaddr)
1338 kunmap_atomic(pt_vaddr);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001339}
1340
Ben Widawsky563222a2015-03-19 12:53:28 +00001341/* PDE TLBs are a pain invalidate pre GEN8. It requires a context reload. If we
1342 * are switching between contexts with the same LRCA, we also must do a force
1343 * restore.
1344 */
1345static inline void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
1346{
1347 /* If current vm != vm, */
1348 ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.dev)->ring_mask;
1349}
1350
Michel Thierry4933d512015-03-24 15:46:22 +00001351static void gen6_initialize_pt(struct i915_address_space *vm,
Michel Thierryec565b32015-04-08 12:13:23 +01001352 struct i915_page_table *pt)
Michel Thierry4933d512015-03-24 15:46:22 +00001353{
1354 gen6_pte_t *pt_vaddr, scratch_pte;
1355 int i;
1356
1357 WARN_ON(vm->scratch.addr == 0);
1358
1359 scratch_pte = vm->pte_encode(vm->scratch.addr,
1360 I915_CACHE_LLC, true, 0);
1361
1362 pt_vaddr = kmap_atomic(pt->page);
1363
1364 for (i = 0; i < GEN6_PTES; i++)
1365 pt_vaddr[i] = scratch_pte;
1366
1367 kunmap_atomic(pt_vaddr);
1368}
1369
Ben Widawsky678d96f2015-03-16 16:00:56 +00001370static int gen6_alloc_va_range(struct i915_address_space *vm,
1371 uint64_t start, uint64_t length)
1372{
Michel Thierry4933d512015-03-24 15:46:22 +00001373 DECLARE_BITMAP(new_page_tables, I915_PDES);
1374 struct drm_device *dev = vm->dev;
1375 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001376 struct i915_hw_ppgtt *ppgtt =
1377 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierryec565b32015-04-08 12:13:23 +01001378 struct i915_page_table *pt;
Michel Thierry4933d512015-03-24 15:46:22 +00001379 const uint32_t start_save = start, length_save = length;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001380 uint32_t pde, temp;
Michel Thierry4933d512015-03-24 15:46:22 +00001381 int ret;
1382
1383 WARN_ON(upper_32_bits(start));
1384
1385 bitmap_zero(new_page_tables, I915_PDES);
1386
1387 /* The allocation is done in two stages so that we can bail out with
1388 * minimal amount of pain. The first stage finds new page tables that
1389 * need allocation. The second stage marks use ptes within the page
1390 * tables.
1391 */
1392 gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
1393 if (pt != ppgtt->scratch_pt) {
1394 WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
1395 continue;
1396 }
1397
1398 /* We've already allocated a page table */
1399 WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));
1400
1401 pt = alloc_pt_single(dev);
1402 if (IS_ERR(pt)) {
1403 ret = PTR_ERR(pt);
1404 goto unwind_out;
1405 }
1406
1407 gen6_initialize_pt(vm, pt);
1408
1409 ppgtt->pd.page_table[pde] = pt;
1410 set_bit(pde, new_page_tables);
Michel Thierry72744cb2015-03-24 15:46:23 +00001411 trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT);
Michel Thierry4933d512015-03-24 15:46:22 +00001412 }
1413
1414 start = start_save;
1415 length = length_save;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001416
1417 gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
1418 DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);
1419
1420 bitmap_zero(tmp_bitmap, GEN6_PTES);
1421 bitmap_set(tmp_bitmap, gen6_pte_index(start),
1422 gen6_pte_count(start, length));
1423
Michel Thierry4933d512015-03-24 15:46:22 +00001424 if (test_and_clear_bit(pde, new_page_tables))
1425 gen6_write_pde(&ppgtt->pd, pde, pt);
1426
Michel Thierry72744cb2015-03-24 15:46:23 +00001427 trace_i915_page_table_entry_map(vm, pde, pt,
1428 gen6_pte_index(start),
1429 gen6_pte_count(start, length),
1430 GEN6_PTES);
Michel Thierry4933d512015-03-24 15:46:22 +00001431 bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001432 GEN6_PTES);
1433 }
1434
Michel Thierry4933d512015-03-24 15:46:22 +00001435 WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));
1436
1437 /* Make sure write is complete before other code can use this page
1438 * table. Also require for WC mapped PTEs */
1439 readl(dev_priv->gtt.gsm);
1440
Ben Widawsky563222a2015-03-19 12:53:28 +00001441 mark_tlbs_dirty(ppgtt);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001442 return 0;
Michel Thierry4933d512015-03-24 15:46:22 +00001443
1444unwind_out:
1445 for_each_set_bit(pde, new_page_tables, I915_PDES) {
Michel Thierryec565b32015-04-08 12:13:23 +01001446 struct i915_page_table *pt = ppgtt->pd.page_table[pde];
Michel Thierry4933d512015-03-24 15:46:22 +00001447
1448 ppgtt->pd.page_table[pde] = ppgtt->scratch_pt;
1449 unmap_and_free_pt(pt, vm->dev);
1450 }
1451
1452 mark_tlbs_dirty(ppgtt);
1453 return ret;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001454}
1455
Ben Widawskya00d8252014-02-19 22:05:48 -08001456static void gen6_ppgtt_free(struct i915_hw_ppgtt *ppgtt)
1457{
Michel Thierry09942c62015-04-08 12:13:30 +01001458 struct i915_page_table *pt;
1459 uint32_t pde;
Daniel Vetter3440d262013-01-24 13:49:56 -08001460
Michel Thierry09942c62015-04-08 12:13:30 +01001461 gen6_for_all_pdes(pt, ppgtt, pde) {
Michel Thierry4933d512015-03-24 15:46:22 +00001462 if (pt != ppgtt->scratch_pt)
Michel Thierry09942c62015-04-08 12:13:30 +01001463 unmap_and_free_pt(pt, ppgtt->base.dev);
Michel Thierry4933d512015-03-24 15:46:22 +00001464 }
1465
1466 unmap_and_free_pt(ppgtt->scratch_pt, ppgtt->base.dev);
Michel Thierrye5815a22015-04-08 12:13:32 +01001467 unmap_and_free_pd(&ppgtt->pd, ppgtt->base.dev);
Daniel Vetter3440d262013-01-24 13:49:56 -08001468}
1469
Ben Widawskya00d8252014-02-19 22:05:48 -08001470static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
1471{
1472 struct i915_hw_ppgtt *ppgtt =
1473 container_of(vm, struct i915_hw_ppgtt, base);
1474
Ben Widawskya00d8252014-02-19 22:05:48 -08001475 drm_mm_remove_node(&ppgtt->node);
1476
Ben Widawskya00d8252014-02-19 22:05:48 -08001477 gen6_ppgtt_free(ppgtt);
1478}
1479
Ben Widawskyb1465202014-02-19 22:05:49 -08001480static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001481{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001482 struct drm_device *dev = ppgtt->base.dev;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001483 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3cc1992013-12-06 14:11:08 -08001484 bool retried = false;
Ben Widawskyb1465202014-02-19 22:05:49 -08001485 int ret;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001486
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001487 /* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
1488 * allocator works in address space sizes, so it's multiplied by page
1489 * size. We allocate at the top of the GTT to avoid fragmentation.
1490 */
1491 BUG_ON(!drm_mm_initialized(&dev_priv->gtt.base.mm));
Michel Thierry4933d512015-03-24 15:46:22 +00001492 ppgtt->scratch_pt = alloc_pt_single(ppgtt->base.dev);
1493 if (IS_ERR(ppgtt->scratch_pt))
1494 return PTR_ERR(ppgtt->scratch_pt);
1495
1496 gen6_initialize_pt(&ppgtt->base, ppgtt->scratch_pt);
1497
Ben Widawskye3cc1992013-12-06 14:11:08 -08001498alloc:
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001499 ret = drm_mm_insert_node_in_range_generic(&dev_priv->gtt.base.mm,
1500 &ppgtt->node, GEN6_PD_SIZE,
1501 GEN6_PD_ALIGN, 0,
1502 0, dev_priv->gtt.base.total,
Ben Widawsky3e8b5ae2014-05-06 22:21:30 -07001503 DRM_MM_TOPDOWN);
Ben Widawskye3cc1992013-12-06 14:11:08 -08001504 if (ret == -ENOSPC && !retried) {
1505 ret = i915_gem_evict_something(dev, &dev_priv->gtt.base,
1506 GEN6_PD_SIZE, GEN6_PD_ALIGN,
Chris Wilsond23db882014-05-23 08:48:08 +02001507 I915_CACHE_NONE,
1508 0, dev_priv->gtt.base.total,
1509 0);
Ben Widawskye3cc1992013-12-06 14:11:08 -08001510 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001511 goto err_out;
Ben Widawskye3cc1992013-12-06 14:11:08 -08001512
1513 retried = true;
1514 goto alloc;
1515 }
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001516
Ben Widawskyc8c26622015-01-22 17:01:25 +00001517 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001518 goto err_out;
1519
Ben Widawskyc8c26622015-01-22 17:01:25 +00001520
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001521 if (ppgtt->node.start < dev_priv->gtt.mappable_end)
1522 DRM_DEBUG("Forced to use aperture for PDEs\n");
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001523
Ben Widawskyc8c26622015-01-22 17:01:25 +00001524 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001525
1526err_out:
Michel Thierry4933d512015-03-24 15:46:22 +00001527 unmap_and_free_pt(ppgtt->scratch_pt, ppgtt->base.dev);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001528 return ret;
Ben Widawskyb1465202014-02-19 22:05:49 -08001529}
1530
Ben Widawskyb1465202014-02-19 22:05:49 -08001531static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
1532{
kbuild test robot2f2cf682015-03-27 19:26:35 +08001533 return gen6_ppgtt_allocate_page_directories(ppgtt);
Ben Widawskyb1465202014-02-19 22:05:49 -08001534}
1535
Michel Thierry4933d512015-03-24 15:46:22 +00001536static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
1537 uint64_t start, uint64_t length)
1538{
Michel Thierryec565b32015-04-08 12:13:23 +01001539 struct i915_page_table *unused;
Michel Thierry4933d512015-03-24 15:46:22 +00001540 uint32_t pde, temp;
1541
1542 gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde)
1543 ppgtt->pd.page_table[pde] = ppgtt->scratch_pt;
1544}
1545
1546static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt, bool aliasing)
Ben Widawskyb1465202014-02-19 22:05:49 -08001547{
1548 struct drm_device *dev = ppgtt->base.dev;
1549 struct drm_i915_private *dev_priv = dev->dev_private;
1550 int ret;
1551
1552 ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
Ben Widawsky48a10382013-12-06 14:11:11 -08001553 if (IS_GEN6(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08001554 ppgtt->switch_mm = gen6_mm_switch;
Ben Widawsky90252e52013-12-06 14:11:12 -08001555 } else if (IS_HASWELL(dev)) {
Ben Widawsky90252e52013-12-06 14:11:12 -08001556 ppgtt->switch_mm = hsw_mm_switch;
Ben Widawsky48a10382013-12-06 14:11:11 -08001557 } else if (IS_GEN7(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08001558 ppgtt->switch_mm = gen7_mm_switch;
1559 } else
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001560 BUG();
Ben Widawskyb1465202014-02-19 22:05:49 -08001561
Yu Zhang71ba2d62015-02-10 19:05:54 +08001562 if (intel_vgpu_active(dev))
1563 ppgtt->switch_mm = vgpu_mm_switch;
1564
Ben Widawskyb1465202014-02-19 22:05:49 -08001565 ret = gen6_ppgtt_alloc(ppgtt);
1566 if (ret)
1567 return ret;
1568
Michel Thierry4933d512015-03-24 15:46:22 +00001569 if (aliasing) {
1570 /* preallocate all pts */
Michel Thierry09942c62015-04-08 12:13:30 +01001571 ret = alloc_pt_range(&ppgtt->pd, 0, I915_PDES,
Michel Thierry4933d512015-03-24 15:46:22 +00001572 ppgtt->base.dev);
1573
1574 if (ret) {
1575 gen6_ppgtt_cleanup(&ppgtt->base);
1576 return ret;
1577 }
1578 }
1579
Michel Thierryd7b26332015-04-08 12:13:34 +01001580 ppgtt->base.allocate_va_range = aliasing ? NULL : gen6_alloc_va_range;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001581 ppgtt->base.clear_range = gen6_ppgtt_clear_range;
1582 ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
1583 ppgtt->base.cleanup = gen6_ppgtt_cleanup;
Ben Widawsky686e1f62013-11-25 09:54:34 -08001584 ppgtt->base.start = 0;
Michel Thierry09942c62015-04-08 12:13:30 +01001585 ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
Ben Widawskyb1465202014-02-19 22:05:49 -08001586 ppgtt->debug_dump = gen6_dump_ppgtt;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001587
Ben Widawsky7324cc02015-02-24 16:22:35 +00001588 ppgtt->pd.pd_offset =
Michel Thierry07749ef2015-03-16 16:00:54 +00001589 ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001590
Ben Widawsky678d96f2015-03-16 16:00:56 +00001591 ppgtt->pd_addr = (gen6_pte_t __iomem *)dev_priv->gtt.gsm +
1592 ppgtt->pd.pd_offset / sizeof(gen6_pte_t);
1593
Michel Thierry4933d512015-03-24 15:46:22 +00001594 if (aliasing)
1595 ppgtt->base.clear_range(&ppgtt->base, 0, ppgtt->base.total, true);
1596 else
1597 gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001598
Ben Widawsky678d96f2015-03-16 16:00:56 +00001599 gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);
1600
Thierry Reding440fd522015-01-23 09:05:06 +01001601 DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001602 ppgtt->node.size >> 20,
1603 ppgtt->node.start / PAGE_SIZE);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001604
Daniel Vetterfa76da32014-08-06 20:19:54 +02001605 DRM_DEBUG("Adding PPGTT at offset %x\n",
Ben Widawsky7324cc02015-02-24 16:22:35 +00001606 ppgtt->pd.pd_offset << 10);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001607
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001608 return 0;
Daniel Vetter3440d262013-01-24 13:49:56 -08001609}
1610
Michel Thierry4933d512015-03-24 15:46:22 +00001611static int __hw_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt,
1612 bool aliasing)
Daniel Vetter3440d262013-01-24 13:49:56 -08001613{
1614 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter3440d262013-01-24 13:49:56 -08001615
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001616 ppgtt->base.dev = dev;
Ben Widawsky8407bb92014-03-08 11:58:16 -08001617 ppgtt->base.scratch = dev_priv->gtt.base.scratch;
Daniel Vetter3440d262013-01-24 13:49:56 -08001618
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001619 if (INTEL_INFO(dev)->gen < 8)
Michel Thierry4933d512015-03-24 15:46:22 +00001620 return gen6_ppgtt_init(ppgtt, aliasing);
Michel Thierryd7b26332015-04-08 12:13:34 +01001621 else if (aliasing)
1622 return gen8_aliasing_ppgtt_init(ppgtt);
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001623 else
Michel Thierryd7b26332015-04-08 12:13:34 +01001624 return gen8_ppgtt_init(ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001625}
1626int i915_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
1627{
1628 struct drm_i915_private *dev_priv = dev->dev_private;
1629 int ret = 0;
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001630
Michel Thierry4933d512015-03-24 15:46:22 +00001631 ret = __hw_ppgtt_init(dev, ppgtt, false);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001632 if (ret == 0) {
Ben Widawskyc7c48df2013-12-06 14:11:15 -08001633 kref_init(&ppgtt->ref);
Ben Widawsky93bd8642013-07-16 16:50:06 -07001634 drm_mm_init(&ppgtt->base.mm, ppgtt->base.start,
1635 ppgtt->base.total);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001636 i915_init_vm(dev_priv, &ppgtt->base);
Ben Widawsky93bd8642013-07-16 16:50:06 -07001637 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001638
1639 return ret;
1640}
1641
Daniel Vetter82460d92014-08-06 20:19:53 +02001642int i915_ppgtt_init_hw(struct drm_device *dev)
1643{
1644 struct drm_i915_private *dev_priv = dev->dev_private;
1645 struct intel_engine_cs *ring;
1646 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1647 int i, ret = 0;
1648
Thomas Daniel671b50132014-08-20 16:24:50 +01001649 /* In the case of execlists, PPGTT is enabled by the context descriptor
1650 * and the PDPs are contained within the context itself. We don't
1651 * need to do anything here. */
1652 if (i915.enable_execlists)
1653 return 0;
1654
Daniel Vetter82460d92014-08-06 20:19:53 +02001655 if (!USES_PPGTT(dev))
1656 return 0;
1657
1658 if (IS_GEN6(dev))
1659 gen6_ppgtt_enable(dev);
1660 else if (IS_GEN7(dev))
1661 gen7_ppgtt_enable(dev);
1662 else if (INTEL_INFO(dev)->gen >= 8)
1663 gen8_ppgtt_enable(dev);
1664 else
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01001665 MISSING_CASE(INTEL_INFO(dev)->gen);
Daniel Vetter82460d92014-08-06 20:19:53 +02001666
1667 if (ppgtt) {
1668 for_each_ring(ring, dev_priv, i) {
McAulay, Alistair6689c162014-08-15 18:51:35 +01001669 ret = ppgtt->switch_mm(ppgtt, ring);
Daniel Vetter82460d92014-08-06 20:19:53 +02001670 if (ret != 0)
1671 return ret;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001672 }
1673 }
1674
1675 return ret;
1676}
Daniel Vetter4d884702014-08-06 15:04:47 +02001677struct i915_hw_ppgtt *
1678i915_ppgtt_create(struct drm_device *dev, struct drm_i915_file_private *fpriv)
1679{
1680 struct i915_hw_ppgtt *ppgtt;
1681 int ret;
1682
1683 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
1684 if (!ppgtt)
1685 return ERR_PTR(-ENOMEM);
1686
1687 ret = i915_ppgtt_init(dev, ppgtt);
1688 if (ret) {
1689 kfree(ppgtt);
1690 return ERR_PTR(ret);
1691 }
1692
1693 ppgtt->file_priv = fpriv;
1694
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00001695 trace_i915_ppgtt_create(&ppgtt->base);
1696
Daniel Vetter4d884702014-08-06 15:04:47 +02001697 return ppgtt;
1698}
1699
Daniel Vetteree960be2014-08-06 15:04:45 +02001700void i915_ppgtt_release(struct kref *kref)
1701{
1702 struct i915_hw_ppgtt *ppgtt =
1703 container_of(kref, struct i915_hw_ppgtt, ref);
1704
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00001705 trace_i915_ppgtt_release(&ppgtt->base);
1706
Daniel Vetteree960be2014-08-06 15:04:45 +02001707 /* vmas should already be unbound */
1708 WARN_ON(!list_empty(&ppgtt->base.active_list));
1709 WARN_ON(!list_empty(&ppgtt->base.inactive_list));
1710
Daniel Vetter19dd1202014-08-06 15:04:55 +02001711 list_del(&ppgtt->base.global_link);
1712 drm_mm_takedown(&ppgtt->base.mm);
1713
Daniel Vetteree960be2014-08-06 15:04:45 +02001714 ppgtt->base.cleanup(&ppgtt->base);
1715 kfree(ppgtt);
1716}
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001717
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001718static void
Ben Widawsky6f65e292013-12-06 14:10:56 -08001719ppgtt_bind_vma(struct i915_vma *vma,
1720 enum i915_cache_level cache_level,
1721 u32 flags)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001722{
Akash Goel24f3a8c2014-06-17 10:59:42 +05301723 /* Currently applicable only to VLV */
1724 if (vma->obj->gt_ro)
1725 flags |= PTE_READ_ONLY;
1726
Ben Widawsky782f1492014-02-20 11:50:33 -08001727 vma->vm->insert_entries(vma->vm, vma->obj->pages, vma->node.start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301728 cache_level, flags);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001729}
1730
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001731static void ppgtt_unbind_vma(struct i915_vma *vma)
Daniel Vetter7bddb012012-02-09 17:15:47 +01001732{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001733 vma->vm->clear_range(vma->vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001734 vma->node.start,
1735 vma->obj->base.size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08001736 true);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001737}
1738
Ben Widawskya81cc002013-01-18 12:30:31 -08001739extern int intel_iommu_gfx_mapped;
1740/* Certain Gen5 chipsets require require idling the GPU before
1741 * unmapping anything from the GTT when VT-d is enabled.
1742 */
1743static inline bool needs_idle_maps(struct drm_device *dev)
1744{
1745#ifdef CONFIG_INTEL_IOMMU
1746 /* Query intel_iommu to see if we need the workaround. Presumably that
1747 * was loaded first.
1748 */
1749 if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
1750 return true;
1751#endif
1752 return false;
1753}
1754
Ben Widawsky5c042282011-10-17 15:51:55 -07001755static bool do_idling(struct drm_i915_private *dev_priv)
1756{
1757 bool ret = dev_priv->mm.interruptible;
1758
Ben Widawskya81cc002013-01-18 12:30:31 -08001759 if (unlikely(dev_priv->gtt.do_idle_maps)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07001760 dev_priv->mm.interruptible = false;
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001761 if (i915_gpu_idle(dev_priv->dev)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07001762 DRM_ERROR("Couldn't idle GPU\n");
1763 /* Wait a bit, in hopes it avoids the hang */
1764 udelay(10);
1765 }
1766 }
1767
1768 return ret;
1769}
1770
1771static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
1772{
Ben Widawskya81cc002013-01-18 12:30:31 -08001773 if (unlikely(dev_priv->gtt.do_idle_maps))
Ben Widawsky5c042282011-10-17 15:51:55 -07001774 dev_priv->mm.interruptible = interruptible;
1775}
1776
Ben Widawsky828c7902013-10-16 09:21:30 -07001777void i915_check_and_clear_faults(struct drm_device *dev)
1778{
1779 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001780 struct intel_engine_cs *ring;
Ben Widawsky828c7902013-10-16 09:21:30 -07001781 int i;
1782
1783 if (INTEL_INFO(dev)->gen < 6)
1784 return;
1785
1786 for_each_ring(ring, dev_priv, i) {
1787 u32 fault_reg;
1788 fault_reg = I915_READ(RING_FAULT_REG(ring));
1789 if (fault_reg & RING_FAULT_VALID) {
1790 DRM_DEBUG_DRIVER("Unexpected fault\n"
Paulo Zanoni59a5d292014-10-30 15:52:45 -02001791 "\tAddr: 0x%08lx\n"
Ben Widawsky828c7902013-10-16 09:21:30 -07001792 "\tAddress space: %s\n"
1793 "\tSource ID: %d\n"
1794 "\tType: %d\n",
1795 fault_reg & PAGE_MASK,
1796 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
1797 RING_FAULT_SRCID(fault_reg),
1798 RING_FAULT_FAULT_TYPE(fault_reg));
1799 I915_WRITE(RING_FAULT_REG(ring),
1800 fault_reg & ~RING_FAULT_VALID);
1801 }
1802 }
1803 POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS]));
1804}
1805
Chris Wilson91e56492014-09-25 10:13:12 +01001806static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
1807{
1808 if (INTEL_INFO(dev_priv->dev)->gen < 6) {
1809 intel_gtt_chipset_flush();
1810 } else {
1811 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1812 POSTING_READ(GFX_FLSH_CNTL_GEN6);
1813 }
1814}
1815
Ben Widawsky828c7902013-10-16 09:21:30 -07001816void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
1817{
1818 struct drm_i915_private *dev_priv = dev->dev_private;
1819
1820 /* Don't bother messing with faults pre GEN6 as we have little
1821 * documentation supporting that it's a good idea.
1822 */
1823 if (INTEL_INFO(dev)->gen < 6)
1824 return;
1825
1826 i915_check_and_clear_faults(dev);
1827
1828 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001829 dev_priv->gtt.base.start,
1830 dev_priv->gtt.base.total,
Daniel Vettere568af12014-03-26 20:08:20 +01001831 true);
Chris Wilson91e56492014-09-25 10:13:12 +01001832
1833 i915_ggtt_flush(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001834}
1835
Daniel Vetter76aaf222010-11-05 22:23:30 +01001836void i915_gem_restore_gtt_mappings(struct drm_device *dev)
1837{
1838 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001839 struct drm_i915_gem_object *obj;
Ben Widawsky80da2162013-12-06 14:11:17 -08001840 struct i915_address_space *vm;
Daniel Vetter76aaf222010-11-05 22:23:30 +01001841
Ben Widawsky828c7902013-10-16 09:21:30 -07001842 i915_check_and_clear_faults(dev);
1843
Chris Wilsonbee4a182011-01-21 10:54:32 +00001844 /* First fill our portion of the GTT with scratch pages */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001845 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001846 dev_priv->gtt.base.start,
1847 dev_priv->gtt.base.total,
Ben Widawsky828c7902013-10-16 09:21:30 -07001848 true);
Chris Wilsonbee4a182011-01-21 10:54:32 +00001849
Ben Widawsky35c20a62013-05-31 11:28:48 -07001850 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08001851 struct i915_vma *vma = i915_gem_obj_to_vma(obj,
1852 &dev_priv->gtt.base);
1853 if (!vma)
1854 continue;
1855
Chris Wilson2c225692013-08-09 12:26:45 +01001856 i915_gem_clflush_object(obj, obj->pin_display);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001857 /* The bind_vma code tries to be smart about tracking mappings.
1858 * Unfortunately above, we've just wiped out the mappings
1859 * without telling our object about it. So we need to fake it.
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00001860 *
1861 * Bind is not expected to fail since this is only called on
1862 * resume and assumption is all requirements exist already.
Ben Widawsky6f65e292013-12-06 14:10:56 -08001863 */
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001864 vma->bound &= ~GLOBAL_BIND;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00001865 WARN_ON(i915_vma_bind(vma, obj->cache_level, GLOBAL_BIND));
Daniel Vetter76aaf222010-11-05 22:23:30 +01001866 }
1867
Ben Widawsky80da2162013-12-06 14:11:17 -08001868
Ben Widawskya2319c02014-03-18 16:09:37 -07001869 if (INTEL_INFO(dev)->gen >= 8) {
Ville Syrjäläee0ce472014-04-09 13:28:01 +03001870 if (IS_CHERRYVIEW(dev))
1871 chv_setup_private_ppat(dev_priv);
1872 else
1873 bdw_setup_private_ppat(dev_priv);
1874
Ben Widawsky80da2162013-12-06 14:11:17 -08001875 return;
Ben Widawskya2319c02014-03-18 16:09:37 -07001876 }
Ben Widawsky80da2162013-12-06 14:11:17 -08001877
Ben Widawsky678d96f2015-03-16 16:00:56 +00001878 if (USES_PPGTT(dev)) {
1879 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
1880 /* TODO: Perhaps it shouldn't be gen6 specific */
Ben Widawsky80da2162013-12-06 14:11:17 -08001881
Ben Widawsky678d96f2015-03-16 16:00:56 +00001882 struct i915_hw_ppgtt *ppgtt =
1883 container_of(vm, struct i915_hw_ppgtt,
1884 base);
1885
1886 if (i915_is_ggtt(vm))
1887 ppgtt = dev_priv->mm.aliasing_ppgtt;
1888
1889 gen6_write_page_range(dev_priv, &ppgtt->pd,
1890 0, ppgtt->base.total);
1891 }
Daniel Vetter76aaf222010-11-05 22:23:30 +01001892 }
1893
Chris Wilson91e56492014-09-25 10:13:12 +01001894 i915_ggtt_flush(dev_priv);
Daniel Vetter76aaf222010-11-05 22:23:30 +01001895}
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001896
Daniel Vetter74163902012-02-15 23:50:21 +01001897int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001898{
Chris Wilson9da3da62012-06-01 15:20:22 +01001899 if (obj->has_dma_mapping)
Daniel Vetter74163902012-02-15 23:50:21 +01001900 return 0;
Chris Wilson9da3da62012-06-01 15:20:22 +01001901
1902 if (!dma_map_sg(&obj->base.dev->pdev->dev,
1903 obj->pages->sgl, obj->pages->nents,
1904 PCI_DMA_BIDIRECTIONAL))
1905 return -ENOSPC;
1906
1907 return 0;
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001908}
1909
Michel Thierry07749ef2015-03-16 16:00:54 +00001910static inline void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001911{
1912#ifdef writeq
1913 writeq(pte, addr);
1914#else
1915 iowrite32((u32)pte, addr);
1916 iowrite32(pte >> 32, addr + 4);
1917#endif
1918}
1919
1920static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
1921 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08001922 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301923 enum i915_cache_level level, u32 unused)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001924{
1925 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001926 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001927 gen8_pte_t __iomem *gtt_entries =
1928 (gen8_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001929 int i = 0;
1930 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02001931 dma_addr_t addr = 0; /* shut up gcc */
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001932
1933 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
1934 addr = sg_dma_address(sg_iter.sg) +
1935 (sg_iter.sg_pgoffset << PAGE_SHIFT);
1936 gen8_set_pte(&gtt_entries[i],
1937 gen8_pte_encode(addr, level, true));
1938 i++;
1939 }
1940
1941 /*
1942 * XXX: This serves as a posting read to make sure that the PTE has
1943 * actually been updated. There is some concern that even though
1944 * registers and PTEs are within the same BAR that they are potentially
1945 * of NUMA access patterns. Therefore, even with the way we assume
1946 * hardware should work, we must keep this posting read for paranoia.
1947 */
1948 if (i != 0)
1949 WARN_ON(readq(&gtt_entries[i-1])
1950 != gen8_pte_encode(addr, level, true));
1951
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001952 /* This next bit makes the above posting read even more important. We
1953 * want to flush the TLBs only after we're certain all the PTE updates
1954 * have finished.
1955 */
1956 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1957 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001958}
1959
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001960/*
1961 * Binds an object into the global gtt with the specified cache level. The object
1962 * will be accessible to the GPU via commands whose operands reference offsets
1963 * within the global GTT as well as accessible by the GPU through the GMADR
1964 * mapped BAR (dev_priv->mm.gtt->gtt).
1965 */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001966static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001967 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08001968 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301969 enum i915_cache_level level, u32 flags)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001970{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001971 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001972 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001973 gen6_pte_t __iomem *gtt_entries =
1974 (gen6_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
Imre Deak6e995e22013-02-18 19:28:04 +02001975 int i = 0;
1976 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02001977 dma_addr_t addr = 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001978
Imre Deak6e995e22013-02-18 19:28:04 +02001979 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001980 addr = sg_page_iter_dma_address(&sg_iter);
Akash Goel24f3a8c2014-06-17 10:59:42 +05301981 iowrite32(vm->pte_encode(addr, level, true, flags), &gtt_entries[i]);
Imre Deak6e995e22013-02-18 19:28:04 +02001982 i++;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001983 }
1984
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001985 /* XXX: This serves as a posting read to make sure that the PTE has
1986 * actually been updated. There is some concern that even though
1987 * registers and PTEs are within the same BAR that they are potentially
1988 * of NUMA access patterns. Therefore, even with the way we assume
1989 * hardware should work, we must keep this posting read for paranoia.
1990 */
Pavel Machek57007df2014-07-28 13:20:58 +02001991 if (i != 0) {
1992 unsigned long gtt = readl(&gtt_entries[i-1]);
1993 WARN_ON(gtt != vm->pte_encode(addr, level, true, flags));
1994 }
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08001995
1996 /* This next bit makes the above posting read even more important. We
1997 * want to flush the TLBs only after we're certain all the PTE updates
1998 * have finished.
1999 */
2000 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2001 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002002}
2003
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002004static void gen8_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08002005 uint64_t start,
2006 uint64_t length,
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002007 bool use_scratch)
2008{
2009 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08002010 unsigned first_entry = start >> PAGE_SHIFT;
2011 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00002012 gen8_pte_t scratch_pte, __iomem *gtt_base =
2013 (gen8_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002014 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
2015 int i;
2016
2017 if (WARN(num_entries > max_entries,
2018 "First entry = %d; Num entries = %d (max=%d)\n",
2019 first_entry, num_entries, max_entries))
2020 num_entries = max_entries;
2021
2022 scratch_pte = gen8_pte_encode(vm->scratch.addr,
2023 I915_CACHE_LLC,
2024 use_scratch);
2025 for (i = 0; i < num_entries; i++)
2026 gen8_set_pte(&gtt_base[i], scratch_pte);
2027 readl(gtt_base);
2028}
2029
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002030static void gen6_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08002031 uint64_t start,
2032 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07002033 bool use_scratch)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002034{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002035 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08002036 unsigned first_entry = start >> PAGE_SHIFT;
2037 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00002038 gen6_pte_t scratch_pte, __iomem *gtt_base =
2039 (gen6_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
Ben Widawskya54c0c22013-01-24 14:45:00 -08002040 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002041 int i;
2042
2043 if (WARN(num_entries > max_entries,
2044 "First entry = %d; Num entries = %d (max=%d)\n",
2045 first_entry, num_entries, max_entries))
2046 num_entries = max_entries;
2047
Akash Goel24f3a8c2014-06-17 10:59:42 +05302048 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, use_scratch, 0);
Ben Widawsky828c7902013-10-16 09:21:30 -07002049
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002050 for (i = 0; i < num_entries; i++)
2051 iowrite32(scratch_pte, &gtt_base[i]);
2052 readl(gtt_base);
2053}
2054
Ben Widawsky6f65e292013-12-06 14:10:56 -08002055
2056static void i915_ggtt_bind_vma(struct i915_vma *vma,
2057 enum i915_cache_level cache_level,
2058 u32 unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002059{
Ben Widawsky6f65e292013-12-06 14:10:56 -08002060 const unsigned long entry = vma->node.start >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002061 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
2062 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
2063
Ben Widawsky6f65e292013-12-06 14:10:56 -08002064 BUG_ON(!i915_is_ggtt(vma->vm));
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002065 intel_gtt_insert_sg_entries(vma->ggtt_view.pages, entry, flags);
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002066 vma->bound = GLOBAL_BIND;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002067}
2068
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002069static void i915_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08002070 uint64_t start,
2071 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07002072 bool unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002073{
Ben Widawsky782f1492014-02-20 11:50:33 -08002074 unsigned first_entry = start >> PAGE_SHIFT;
2075 unsigned num_entries = length >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002076 intel_gtt_clear_range(first_entry, num_entries);
2077}
2078
Ben Widawsky6f65e292013-12-06 14:10:56 -08002079static void i915_ggtt_unbind_vma(struct i915_vma *vma)
Chris Wilsond5bd1442011-04-14 06:48:26 +01002080{
Ben Widawsky6f65e292013-12-06 14:10:56 -08002081 const unsigned int first = vma->node.start >> PAGE_SHIFT;
2082 const unsigned int size = vma->obj->base.size >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002083
Ben Widawsky6f65e292013-12-06 14:10:56 -08002084 BUG_ON(!i915_is_ggtt(vma->vm));
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002085 vma->bound = 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002086 intel_gtt_clear_range(first, size);
Chris Wilsond5bd1442011-04-14 06:48:26 +01002087}
2088
Ben Widawsky6f65e292013-12-06 14:10:56 -08002089static void ggtt_bind_vma(struct i915_vma *vma,
2090 enum i915_cache_level cache_level,
2091 u32 flags)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002092{
Ben Widawsky6f65e292013-12-06 14:10:56 -08002093 struct drm_device *dev = vma->vm->dev;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002094 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002095 struct drm_i915_gem_object *obj = vma->obj;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002096 struct sg_table *pages = obj->pages;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002097
Akash Goel24f3a8c2014-06-17 10:59:42 +05302098 /* Currently applicable only to VLV */
2099 if (obj->gt_ro)
2100 flags |= PTE_READ_ONLY;
2101
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002102 if (i915_is_ggtt(vma->vm))
2103 pages = vma->ggtt_view.pages;
2104
Ben Widawsky6f65e292013-12-06 14:10:56 -08002105 /* If there is no aliasing PPGTT, or the caller needs a global mapping,
2106 * or we have a global mapping already but the cacheability flags have
2107 * changed, set the global PTEs.
2108 *
2109 * If there is an aliasing PPGTT it is anecdotally faster, so use that
2110 * instead if none of the above hold true.
2111 *
2112 * NB: A global mapping should only be needed for special regions like
2113 * "gtt mappable", SNB errata, or if specified via special execbuf
2114 * flags. At all other times, the GPU will use the aliasing PPGTT.
2115 */
2116 if (!dev_priv->mm.aliasing_ppgtt || flags & GLOBAL_BIND) {
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002117 if (!(vma->bound & GLOBAL_BIND) ||
Ben Widawsky6f65e292013-12-06 14:10:56 -08002118 (cache_level != obj->cache_level)) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002119 vma->vm->insert_entries(vma->vm, pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08002120 vma->node.start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05302121 cache_level, flags);
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002122 vma->bound |= GLOBAL_BIND;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002123 }
2124 }
Daniel Vetter74898d72012-02-15 23:50:22 +01002125
Ben Widawsky6f65e292013-12-06 14:10:56 -08002126 if (dev_priv->mm.aliasing_ppgtt &&
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002127 (!(vma->bound & LOCAL_BIND) ||
Ben Widawsky6f65e292013-12-06 14:10:56 -08002128 (cache_level != obj->cache_level))) {
2129 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002130 appgtt->base.insert_entries(&appgtt->base, pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08002131 vma->node.start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05302132 cache_level, flags);
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002133 vma->bound |= LOCAL_BIND;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002134 }
2135}
2136
2137static void ggtt_unbind_vma(struct i915_vma *vma)
2138{
2139 struct drm_device *dev = vma->vm->dev;
2140 struct drm_i915_private *dev_priv = dev->dev_private;
2141 struct drm_i915_gem_object *obj = vma->obj;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002142
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002143 if (vma->bound & GLOBAL_BIND) {
Ben Widawsky782f1492014-02-20 11:50:33 -08002144 vma->vm->clear_range(vma->vm,
2145 vma->node.start,
2146 obj->base.size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08002147 true);
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002148 vma->bound &= ~GLOBAL_BIND;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002149 }
2150
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002151 if (vma->bound & LOCAL_BIND) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08002152 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
2153 appgtt->base.clear_range(&appgtt->base,
Ben Widawsky782f1492014-02-20 11:50:33 -08002154 vma->node.start,
2155 obj->base.size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08002156 true);
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002157 vma->bound &= ~LOCAL_BIND;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002158 }
Daniel Vetter74163902012-02-15 23:50:21 +01002159}
2160
2161void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
2162{
Ben Widawsky5c042282011-10-17 15:51:55 -07002163 struct drm_device *dev = obj->base.dev;
2164 struct drm_i915_private *dev_priv = dev->dev_private;
2165 bool interruptible;
2166
2167 interruptible = do_idling(dev_priv);
2168
Chris Wilson9da3da62012-06-01 15:20:22 +01002169 if (!obj->has_dma_mapping)
2170 dma_unmap_sg(&dev->pdev->dev,
2171 obj->pages->sgl, obj->pages->nents,
2172 PCI_DMA_BIDIRECTIONAL);
Ben Widawsky5c042282011-10-17 15:51:55 -07002173
2174 undo_idling(dev_priv, interruptible);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002175}
Daniel Vetter644ec022012-03-26 09:45:40 +02002176
Chris Wilson42d6ab42012-07-26 11:49:32 +01002177static void i915_gtt_color_adjust(struct drm_mm_node *node,
2178 unsigned long color,
Thierry Reding440fd522015-01-23 09:05:06 +01002179 u64 *start,
2180 u64 *end)
Chris Wilson42d6ab42012-07-26 11:49:32 +01002181{
2182 if (node->color != color)
2183 *start += 4096;
2184
2185 if (!list_empty(&node->node_list)) {
2186 node = list_entry(node->node_list.next,
2187 struct drm_mm_node,
2188 node_list);
2189 if (node->allocated && node->color != color)
2190 *end -= 4096;
2191 }
2192}
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002193
Daniel Vetterf548c0e2014-11-19 21:40:13 +01002194static int i915_gem_setup_global_gtt(struct drm_device *dev,
2195 unsigned long start,
2196 unsigned long mappable_end,
2197 unsigned long end)
Daniel Vetter644ec022012-03-26 09:45:40 +02002198{
Ben Widawskye78891c2013-01-25 16:41:04 -08002199 /* Let GEM Manage all of the aperture.
2200 *
2201 * However, leave one page at the end still bound to the scratch page.
2202 * There are a number of places where the hardware apparently prefetches
2203 * past the end of the object, and we've seen multiple hangs with the
2204 * GPU head pointer stuck in a batchbuffer bound at the last page of the
2205 * aperture. One page should be enough to keep any prefetching inside
2206 * of the aperture.
2207 */
Ben Widawsky40d749802013-07-31 16:59:59 -07002208 struct drm_i915_private *dev_priv = dev->dev_private;
2209 struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
Chris Wilsoned2f3452012-11-15 11:32:19 +00002210 struct drm_mm_node *entry;
2211 struct drm_i915_gem_object *obj;
2212 unsigned long hole_start, hole_end;
Daniel Vetterfa76da32014-08-06 20:19:54 +02002213 int ret;
Daniel Vetter644ec022012-03-26 09:45:40 +02002214
Ben Widawsky35451cb2013-01-17 12:45:13 -08002215 BUG_ON(mappable_end > end);
2216
Chris Wilsoned2f3452012-11-15 11:32:19 +00002217 /* Subtract the guard page ... */
Ben Widawsky40d749802013-07-31 16:59:59 -07002218 drm_mm_init(&ggtt_vm->mm, start, end - start - PAGE_SIZE);
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002219
2220 dev_priv->gtt.base.start = start;
2221 dev_priv->gtt.base.total = end - start;
2222
2223 if (intel_vgpu_active(dev)) {
2224 ret = intel_vgt_balloon(dev);
2225 if (ret)
2226 return ret;
2227 }
2228
Chris Wilson42d6ab42012-07-26 11:49:32 +01002229 if (!HAS_LLC(dev))
Ben Widawsky93bd8642013-07-16 16:50:06 -07002230 dev_priv->gtt.base.mm.color_adjust = i915_gtt_color_adjust;
Daniel Vetter644ec022012-03-26 09:45:40 +02002231
Chris Wilsoned2f3452012-11-15 11:32:19 +00002232 /* Mark any preallocated objects as occupied */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002233 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawsky40d749802013-07-31 16:59:59 -07002234 struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002235
Ben Widawskyedd41a82013-07-05 14:41:05 -07002236 DRM_DEBUG_KMS("reserving preallocated space: %lx + %zx\n",
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002237 i915_gem_obj_ggtt_offset(obj), obj->base.size);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002238
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002239 WARN_ON(i915_gem_obj_ggtt_bound(obj));
Ben Widawsky40d749802013-07-31 16:59:59 -07002240 ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002241 if (ret) {
2242 DRM_DEBUG_KMS("Reservation failed: %i\n", ret);
2243 return ret;
2244 }
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002245 vma->bound |= GLOBAL_BIND;
Chris Wilsoned2f3452012-11-15 11:32:19 +00002246 }
2247
Chris Wilsoned2f3452012-11-15 11:32:19 +00002248 /* Clear any non-preallocated blocks */
Ben Widawsky40d749802013-07-31 16:59:59 -07002249 drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
Chris Wilsoned2f3452012-11-15 11:32:19 +00002250 DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
2251 hole_start, hole_end);
Ben Widawsky782f1492014-02-20 11:50:33 -08002252 ggtt_vm->clear_range(ggtt_vm, hole_start,
2253 hole_end - hole_start, true);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002254 }
2255
2256 /* And finally clear the reserved guard page */
Ben Widawsky782f1492014-02-20 11:50:33 -08002257 ggtt_vm->clear_range(ggtt_vm, end - PAGE_SIZE, PAGE_SIZE, true);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002258
Daniel Vetterfa76da32014-08-06 20:19:54 +02002259 if (USES_PPGTT(dev) && !USES_FULL_PPGTT(dev)) {
2260 struct i915_hw_ppgtt *ppgtt;
2261
2262 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
2263 if (!ppgtt)
2264 return -ENOMEM;
2265
Michel Thierry4933d512015-03-24 15:46:22 +00002266 ret = __hw_ppgtt_init(dev, ppgtt, true);
2267 if (ret) {
2268 kfree(ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002269 return ret;
Michel Thierry4933d512015-03-24 15:46:22 +00002270 }
Daniel Vetterfa76da32014-08-06 20:19:54 +02002271
2272 dev_priv->mm.aliasing_ppgtt = ppgtt;
2273 }
2274
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002275 return 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002276}
2277
Ben Widawskyd7e50082012-12-18 10:31:25 -08002278void i915_gem_init_global_gtt(struct drm_device *dev)
2279{
2280 struct drm_i915_private *dev_priv = dev->dev_private;
2281 unsigned long gtt_size, mappable_size;
Ben Widawskyd7e50082012-12-18 10:31:25 -08002282
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002283 gtt_size = dev_priv->gtt.base.total;
Ben Widawsky93d18792013-01-17 12:45:17 -08002284 mappable_size = dev_priv->gtt.mappable_end;
Ben Widawskyd7e50082012-12-18 10:31:25 -08002285
Ben Widawskye78891c2013-01-25 16:41:04 -08002286 i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002287}
2288
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002289void i915_global_gtt_cleanup(struct drm_device *dev)
2290{
2291 struct drm_i915_private *dev_priv = dev->dev_private;
2292 struct i915_address_space *vm = &dev_priv->gtt.base;
2293
Daniel Vetter70e32542014-08-06 15:04:57 +02002294 if (dev_priv->mm.aliasing_ppgtt) {
2295 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2296
2297 ppgtt->base.cleanup(&ppgtt->base);
2298 }
2299
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002300 if (drm_mm_initialized(&vm->mm)) {
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002301 if (intel_vgpu_active(dev))
2302 intel_vgt_deballoon();
2303
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002304 drm_mm_takedown(&vm->mm);
2305 list_del(&vm->global_link);
2306 }
2307
2308 vm->cleanup(vm);
2309}
Daniel Vetter70e32542014-08-06 15:04:57 +02002310
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002311static int setup_scratch_page(struct drm_device *dev)
2312{
2313 struct drm_i915_private *dev_priv = dev->dev_private;
2314 struct page *page;
2315 dma_addr_t dma_addr;
2316
2317 page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
2318 if (page == NULL)
2319 return -ENOMEM;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002320 set_pages_uc(page, 1);
2321
2322#ifdef CONFIG_INTEL_IOMMU
2323 dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
2324 PCI_DMA_BIDIRECTIONAL);
2325 if (pci_dma_mapping_error(dev->pdev, dma_addr))
2326 return -EINVAL;
2327#else
2328 dma_addr = page_to_phys(page);
2329#endif
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002330 dev_priv->gtt.base.scratch.page = page;
2331 dev_priv->gtt.base.scratch.addr = dma_addr;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002332
2333 return 0;
2334}
2335
2336static void teardown_scratch_page(struct drm_device *dev)
2337{
2338 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002339 struct page *page = dev_priv->gtt.base.scratch.page;
2340
2341 set_pages_wb(page, 1);
2342 pci_unmap_page(dev->pdev, dev_priv->gtt.base.scratch.addr,
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002343 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002344 __free_page(page);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002345}
2346
2347static inline unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
2348{
2349 snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
2350 snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
2351 return snb_gmch_ctl << 20;
2352}
2353
Ben Widawsky9459d252013-11-03 16:53:55 -08002354static inline unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
2355{
2356 bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
2357 bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
2358 if (bdw_gmch_ctl)
2359 bdw_gmch_ctl = 1 << bdw_gmch_ctl;
Ben Widawsky562d55d2014-05-27 16:53:08 -07002360
2361#ifdef CONFIG_X86_32
2362 /* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
2363 if (bdw_gmch_ctl > 4)
2364 bdw_gmch_ctl = 4;
2365#endif
2366
Ben Widawsky9459d252013-11-03 16:53:55 -08002367 return bdw_gmch_ctl << 20;
2368}
2369
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002370static inline unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
2371{
2372 gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
2373 gmch_ctrl &= SNB_GMCH_GGMS_MASK;
2374
2375 if (gmch_ctrl)
2376 return 1 << (20 + gmch_ctrl);
2377
2378 return 0;
2379}
2380
Ben Widawskybaa09f52013-01-24 13:49:57 -08002381static inline size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002382{
2383 snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
2384 snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
2385 return snb_gmch_ctl << 25; /* 32 MB units */
2386}
2387
Ben Widawsky9459d252013-11-03 16:53:55 -08002388static inline size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
2389{
2390 bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2391 bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
2392 return bdw_gmch_ctl << 25; /* 32 MB units */
2393}
2394
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002395static size_t chv_get_stolen_size(u16 gmch_ctrl)
2396{
2397 gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
2398 gmch_ctrl &= SNB_GMCH_GMS_MASK;
2399
2400 /*
2401 * 0x0 to 0x10: 32MB increments starting at 0MB
2402 * 0x11 to 0x16: 4MB increments starting at 8MB
2403 * 0x17 to 0x1d: 4MB increments start at 36MB
2404 */
2405 if (gmch_ctrl < 0x11)
2406 return gmch_ctrl << 25;
2407 else if (gmch_ctrl < 0x17)
2408 return (gmch_ctrl - 0x11 + 2) << 22;
2409 else
2410 return (gmch_ctrl - 0x17 + 9) << 22;
2411}
2412
Damien Lespiau66375012014-01-09 18:02:46 +00002413static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
2414{
2415 gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2416 gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;
2417
2418 if (gen9_gmch_ctl < 0xf0)
2419 return gen9_gmch_ctl << 25; /* 32 MB units */
2420 else
2421 /* 4MB increments starting at 0xf0 for 4MB */
2422 return (gen9_gmch_ctl - 0xf0 + 1) << 22;
2423}
2424
Ben Widawsky63340132013-11-04 19:32:22 -08002425static int ggtt_probe_common(struct drm_device *dev,
2426 size_t gtt_size)
2427{
2428 struct drm_i915_private *dev_priv = dev->dev_private;
Bjorn Helgaas21c34602013-12-21 10:52:52 -07002429 phys_addr_t gtt_phys_addr;
Ben Widawsky63340132013-11-04 19:32:22 -08002430 int ret;
2431
2432 /* For Modern GENs the PTEs and register space are split in the BAR */
Bjorn Helgaas21c34602013-12-21 10:52:52 -07002433 gtt_phys_addr = pci_resource_start(dev->pdev, 0) +
Ben Widawsky63340132013-11-04 19:32:22 -08002434 (pci_resource_len(dev->pdev, 0) / 2);
2435
Bjorn Helgaas21c34602013-12-21 10:52:52 -07002436 dev_priv->gtt.gsm = ioremap_wc(gtt_phys_addr, gtt_size);
Ben Widawsky63340132013-11-04 19:32:22 -08002437 if (!dev_priv->gtt.gsm) {
2438 DRM_ERROR("Failed to map the gtt page table\n");
2439 return -ENOMEM;
2440 }
2441
2442 ret = setup_scratch_page(dev);
2443 if (ret) {
2444 DRM_ERROR("Scratch setup failed\n");
2445 /* iounmap will also get called at remove, but meh */
2446 iounmap(dev_priv->gtt.gsm);
2447 }
2448
2449 return ret;
2450}
2451
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002452/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
2453 * bits. When using advanced contexts each context stores its own PAT, but
2454 * writing this data shouldn't be harmful even in those cases. */
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002455static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002456{
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002457 uint64_t pat;
2458
2459 pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC) | /* for normal objects, no eLLC */
2460 GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
2461 GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
2462 GEN8_PPAT(3, GEN8_PPAT_UC) | /* Uncached objects, mostly for scanout */
2463 GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
2464 GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
2465 GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
2466 GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
2467
Rodrigo Vivid6a8b722014-11-05 16:56:36 -08002468 if (!USES_PPGTT(dev_priv->dev))
2469 /* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
2470 * so RTL will always use the value corresponding to
2471 * pat_sel = 000".
2472 * So let's disable cache for GGTT to avoid screen corruptions.
2473 * MOCS still can be used though.
2474 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
2475 * before this patch, i.e. the same uncached + snooping access
2476 * like on gen6/7 seems to be in effect.
2477 * - So this just fixes blitter/render access. Again it looks
2478 * like it's not just uncached access, but uncached + snooping.
2479 * So we can still hold onto all our assumptions wrt cpu
2480 * clflushing on LLC machines.
2481 */
2482 pat = GEN8_PPAT(0, GEN8_PPAT_UC);
2483
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002484 /* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
2485 * write would work. */
2486 I915_WRITE(GEN8_PRIVATE_PAT, pat);
2487 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
2488}
2489
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002490static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
2491{
2492 uint64_t pat;
2493
2494 /*
2495 * Map WB on BDW to snooped on CHV.
2496 *
2497 * Only the snoop bit has meaning for CHV, the rest is
2498 * ignored.
2499 *
Ville Syrjäläcf3d2622014-11-14 21:02:44 +02002500 * The hardware will never snoop for certain types of accesses:
2501 * - CPU GTT (GMADR->GGTT->no snoop->memory)
2502 * - PPGTT page tables
2503 * - some other special cycles
2504 *
2505 * As with BDW, we also need to consider the following for GT accesses:
2506 * "For GGTT, there is NO pat_sel[2:0] from the entry,
2507 * so RTL will always use the value corresponding to
2508 * pat_sel = 000".
2509 * Which means we must set the snoop bit in PAT entry 0
2510 * in order to keep the global status page working.
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002511 */
2512 pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
2513 GEN8_PPAT(1, 0) |
2514 GEN8_PPAT(2, 0) |
2515 GEN8_PPAT(3, 0) |
2516 GEN8_PPAT(4, CHV_PPAT_SNOOP) |
2517 GEN8_PPAT(5, CHV_PPAT_SNOOP) |
2518 GEN8_PPAT(6, CHV_PPAT_SNOOP) |
2519 GEN8_PPAT(7, CHV_PPAT_SNOOP);
2520
2521 I915_WRITE(GEN8_PRIVATE_PAT, pat);
2522 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
2523}
2524
Ben Widawsky63340132013-11-04 19:32:22 -08002525static int gen8_gmch_probe(struct drm_device *dev,
2526 size_t *gtt_total,
2527 size_t *stolen,
2528 phys_addr_t *mappable_base,
2529 unsigned long *mappable_end)
2530{
2531 struct drm_i915_private *dev_priv = dev->dev_private;
2532 unsigned int gtt_size;
2533 u16 snb_gmch_ctl;
2534 int ret;
2535
2536 /* TODO: We're not aware of mappable constraints on gen8 yet */
2537 *mappable_base = pci_resource_start(dev->pdev, 2);
2538 *mappable_end = pci_resource_len(dev->pdev, 2);
2539
2540 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
2541 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));
2542
2543 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
2544
Damien Lespiau66375012014-01-09 18:02:46 +00002545 if (INTEL_INFO(dev)->gen >= 9) {
2546 *stolen = gen9_get_stolen_size(snb_gmch_ctl);
2547 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
2548 } else if (IS_CHERRYVIEW(dev)) {
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002549 *stolen = chv_get_stolen_size(snb_gmch_ctl);
2550 gtt_size = chv_get_total_gtt_size(snb_gmch_ctl);
2551 } else {
2552 *stolen = gen8_get_stolen_size(snb_gmch_ctl);
2553 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
2554 }
Ben Widawsky63340132013-11-04 19:32:22 -08002555
Michel Thierry07749ef2015-03-16 16:00:54 +00002556 *gtt_total = (gtt_size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
Ben Widawsky63340132013-11-04 19:32:22 -08002557
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002558 if (IS_CHERRYVIEW(dev))
2559 chv_setup_private_ppat(dev_priv);
2560 else
2561 bdw_setup_private_ppat(dev_priv);
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002562
Ben Widawsky63340132013-11-04 19:32:22 -08002563 ret = ggtt_probe_common(dev, gtt_size);
2564
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002565 dev_priv->gtt.base.clear_range = gen8_ggtt_clear_range;
2566 dev_priv->gtt.base.insert_entries = gen8_ggtt_insert_entries;
Ben Widawsky63340132013-11-04 19:32:22 -08002567
2568 return ret;
2569}
2570
Ben Widawskybaa09f52013-01-24 13:49:57 -08002571static int gen6_gmch_probe(struct drm_device *dev,
2572 size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08002573 size_t *stolen,
2574 phys_addr_t *mappable_base,
2575 unsigned long *mappable_end)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002576{
2577 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002578 unsigned int gtt_size;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002579 u16 snb_gmch_ctl;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002580 int ret;
2581
Ben Widawsky41907dd2013-02-08 11:32:47 -08002582 *mappable_base = pci_resource_start(dev->pdev, 2);
2583 *mappable_end = pci_resource_len(dev->pdev, 2);
2584
Ben Widawskybaa09f52013-01-24 13:49:57 -08002585 /* 64/512MB is the current min/max we actually know of, but this is just
2586 * a coarse sanity check.
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002587 */
Ben Widawsky41907dd2013-02-08 11:32:47 -08002588 if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
Ben Widawskybaa09f52013-01-24 13:49:57 -08002589 DRM_ERROR("Unknown GMADR size (%lx)\n",
2590 dev_priv->gtt.mappable_end);
2591 return -ENXIO;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002592 }
2593
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002594 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
2595 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
Ben Widawskybaa09f52013-01-24 13:49:57 -08002596 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002597
Ben Widawskyc4ae25e2013-05-01 11:00:34 -07002598 *stolen = gen6_get_stolen_size(snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002599
Ben Widawsky63340132013-11-04 19:32:22 -08002600 gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
Michel Thierry07749ef2015-03-16 16:00:54 +00002601 *gtt_total = (gtt_size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002602
Ben Widawsky63340132013-11-04 19:32:22 -08002603 ret = ggtt_probe_common(dev, gtt_size);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002604
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002605 dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
2606 dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002607
2608 return ret;
2609}
2610
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002611static void gen6_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002612{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002613
2614 struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
Ben Widawsky5ed16782013-11-25 09:54:43 -08002615
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002616 iounmap(gtt->gsm);
2617 teardown_scratch_page(vm->dev);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002618}
2619
2620static int i915_gmch_probe(struct drm_device *dev,
2621 size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08002622 size_t *stolen,
2623 phys_addr_t *mappable_base,
2624 unsigned long *mappable_end)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002625{
2626 struct drm_i915_private *dev_priv = dev->dev_private;
2627 int ret;
2628
Ben Widawskybaa09f52013-01-24 13:49:57 -08002629 ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
2630 if (!ret) {
2631 DRM_ERROR("failed to set up gmch\n");
2632 return -EIO;
2633 }
2634
Ben Widawsky41907dd2013-02-08 11:32:47 -08002635 intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002636
2637 dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002638 dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002639
Chris Wilsonc0a7f812013-12-30 12:16:15 +00002640 if (unlikely(dev_priv->gtt.do_idle_maps))
2641 DRM_INFO("applying Ironlake quirks for intel_iommu\n");
2642
Ben Widawskybaa09f52013-01-24 13:49:57 -08002643 return 0;
2644}
2645
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002646static void i915_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002647{
2648 intel_gmch_remove();
2649}
2650
2651int i915_gem_gtt_init(struct drm_device *dev)
2652{
2653 struct drm_i915_private *dev_priv = dev->dev_private;
2654 struct i915_gtt *gtt = &dev_priv->gtt;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002655 int ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002656
Ben Widawskybaa09f52013-01-24 13:49:57 -08002657 if (INTEL_INFO(dev)->gen <= 5) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002658 gtt->gtt_probe = i915_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002659 gtt->base.cleanup = i915_gmch_remove;
Ben Widawsky63340132013-11-04 19:32:22 -08002660 } else if (INTEL_INFO(dev)->gen < 8) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002661 gtt->gtt_probe = gen6_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002662 gtt->base.cleanup = gen6_gmch_remove;
Ben Widawsky4d15c142013-07-04 11:02:06 -07002663 if (IS_HASWELL(dev) && dev_priv->ellc_size)
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002664 gtt->base.pte_encode = iris_pte_encode;
Ben Widawsky4d15c142013-07-04 11:02:06 -07002665 else if (IS_HASWELL(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002666 gtt->base.pte_encode = hsw_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002667 else if (IS_VALLEYVIEW(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002668 gtt->base.pte_encode = byt_pte_encode;
Chris Wilson350ec882013-08-06 13:17:02 +01002669 else if (INTEL_INFO(dev)->gen >= 7)
2670 gtt->base.pte_encode = ivb_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002671 else
Chris Wilson350ec882013-08-06 13:17:02 +01002672 gtt->base.pte_encode = snb_pte_encode;
Ben Widawsky63340132013-11-04 19:32:22 -08002673 } else {
2674 dev_priv->gtt.gtt_probe = gen8_gmch_probe;
2675 dev_priv->gtt.base.cleanup = gen6_gmch_remove;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002676 }
2677
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002678 ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002679 &gtt->mappable_base, &gtt->mappable_end);
Ben Widawskya54c0c22013-01-24 14:45:00 -08002680 if (ret)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002681 return ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002682
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002683 gtt->base.dev = dev;
2684
Ben Widawskybaa09f52013-01-24 13:49:57 -08002685 /* GMADR is the PCI mmio aperture into the global GTT. */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002686 DRM_INFO("Memory usable by graphics device = %zdM\n",
2687 gtt->base.total >> 20);
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002688 DRM_DEBUG_DRIVER("GMADR size = %ldM\n", gtt->mappable_end >> 20);
2689 DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
Daniel Vetter5db6c732014-03-31 16:23:04 +02002690#ifdef CONFIG_INTEL_IOMMU
2691 if (intel_iommu_gfx_mapped)
2692 DRM_INFO("VT-d active for gfx access\n");
2693#endif
Daniel Vettercfa7c862014-04-29 11:53:58 +02002694 /*
2695 * i915.enable_ppgtt is read-only, so do an early pass to validate the
2696 * user's requested state against the hardware/driver capabilities. We
2697 * do this now so that we can print out any log messages once rather
2698 * than every time we check intel_enable_ppgtt().
2699 */
2700 i915.enable_ppgtt = sanitize_enable_ppgtt(dev, i915.enable_ppgtt);
2701 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002702
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002703 return 0;
Daniel Vetter644ec022012-03-26 09:45:40 +02002704}
Ben Widawsky6f65e292013-12-06 14:10:56 -08002705
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002706static struct i915_vma *
2707__i915_gem_vma_create(struct drm_i915_gem_object *obj,
2708 struct i915_address_space *vm,
2709 const struct i915_ggtt_view *ggtt_view)
Ben Widawsky6f65e292013-12-06 14:10:56 -08002710{
Dan Carpenterdabde5c2015-03-18 11:21:58 +03002711 struct i915_vma *vma;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002712
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002713 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
2714 return ERR_PTR(-EINVAL);
Dan Carpenterdabde5c2015-03-18 11:21:58 +03002715 vma = kzalloc(sizeof(*vma), GFP_KERNEL);
2716 if (vma == NULL)
2717 return ERR_PTR(-ENOMEM);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002718
Ben Widawsky6f65e292013-12-06 14:10:56 -08002719 INIT_LIST_HEAD(&vma->vma_link);
2720 INIT_LIST_HEAD(&vma->mm_list);
2721 INIT_LIST_HEAD(&vma->exec_list);
2722 vma->vm = vm;
2723 vma->obj = obj;
2724
Rodrigo Vivib1252bc2014-12-03 04:55:29 -08002725 if (INTEL_INFO(vm->dev)->gen >= 6) {
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002726 if (i915_is_ggtt(vm)) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002727 vma->ggtt_view = *ggtt_view;
2728
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002729 vma->unbind_vma = ggtt_unbind_vma;
2730 vma->bind_vma = ggtt_bind_vma;
2731 } else {
2732 vma->unbind_vma = ppgtt_unbind_vma;
2733 vma->bind_vma = ppgtt_bind_vma;
2734 }
Rodrigo Vivib1252bc2014-12-03 04:55:29 -08002735 } else {
Ben Widawsky6f65e292013-12-06 14:10:56 -08002736 BUG_ON(!i915_is_ggtt(vm));
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002737 vma->ggtt_view = *ggtt_view;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002738 vma->unbind_vma = i915_ggtt_unbind_vma;
2739 vma->bind_vma = i915_ggtt_bind_vma;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002740 }
2741
Tvrtko Ursulinf7635662014-12-03 14:59:24 +00002742 list_add_tail(&vma->vma_link, &obj->vma_list);
2743 if (!i915_is_ggtt(vm))
Michel Thierrye07f0552014-08-19 15:49:41 +01002744 i915_ppgtt_get(i915_vm_to_ppgtt(vm));
Ben Widawsky6f65e292013-12-06 14:10:56 -08002745
2746 return vma;
2747}
2748
2749struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002750i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2751 struct i915_address_space *vm)
Ben Widawsky6f65e292013-12-06 14:10:56 -08002752{
2753 struct i915_vma *vma;
2754
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002755 vma = i915_gem_obj_to_vma(obj, vm);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002756 if (!vma)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002757 vma = __i915_gem_vma_create(obj, vm,
2758 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002759
2760 return vma;
2761}
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002762
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002763struct i915_vma *
2764i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
2765 const struct i915_ggtt_view *view)
2766{
2767 struct i915_address_space *ggtt = i915_obj_to_ggtt(obj);
2768 struct i915_vma *vma;
2769
2770 if (WARN_ON(!view))
2771 return ERR_PTR(-EINVAL);
2772
2773 vma = i915_gem_obj_to_ggtt_view(obj, view);
2774
2775 if (IS_ERR(vma))
2776 return vma;
2777
2778 if (!vma)
2779 vma = __i915_gem_vma_create(obj, ggtt, view);
2780
2781 return vma;
2782
2783}
2784
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002785static void
2786rotate_pages(dma_addr_t *in, unsigned int width, unsigned int height,
2787 struct sg_table *st)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002788{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002789 unsigned int column, row;
2790 unsigned int src_idx;
2791 struct scatterlist *sg = st->sgl;
2792
2793 st->nents = 0;
2794
2795 for (column = 0; column < width; column++) {
2796 src_idx = width * (height - 1) + column;
2797 for (row = 0; row < height; row++) {
2798 st->nents++;
2799 /* We don't need the pages, but need to initialize
2800 * the entries so the sg list can be happily traversed.
2801 * The only thing we need are DMA addresses.
2802 */
2803 sg_set_page(sg, NULL, PAGE_SIZE, 0);
2804 sg_dma_address(sg) = in[src_idx];
2805 sg_dma_len(sg) = PAGE_SIZE;
2806 sg = sg_next(sg);
2807 src_idx -= width;
2808 }
2809 }
2810}
2811
2812static struct sg_table *
2813intel_rotate_fb_obj_pages(struct i915_ggtt_view *ggtt_view,
2814 struct drm_i915_gem_object *obj)
2815{
2816 struct drm_device *dev = obj->base.dev;
2817 struct intel_rotation_info *rot_info = &ggtt_view->rotation_info;
2818 unsigned long size, pages, rot_pages;
2819 struct sg_page_iter sg_iter;
2820 unsigned long i;
2821 dma_addr_t *page_addr_list;
2822 struct sg_table *st;
2823 unsigned int tile_pitch, tile_height;
2824 unsigned int width_pages, height_pages;
Tvrtko Ursulin1d00dad2015-03-25 10:15:26 +00002825 int ret = -ENOMEM;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002826
2827 pages = obj->base.size / PAGE_SIZE;
2828
2829 /* Calculate tiling geometry. */
2830 tile_height = intel_tile_height(dev, rot_info->pixel_format,
2831 rot_info->fb_modifier);
2832 tile_pitch = PAGE_SIZE / tile_height;
2833 width_pages = DIV_ROUND_UP(rot_info->pitch, tile_pitch);
2834 height_pages = DIV_ROUND_UP(rot_info->height, tile_height);
2835 rot_pages = width_pages * height_pages;
2836 size = rot_pages * PAGE_SIZE;
2837
2838 /* Allocate a temporary list of source pages for random access. */
2839 page_addr_list = drm_malloc_ab(pages, sizeof(dma_addr_t));
2840 if (!page_addr_list)
2841 return ERR_PTR(ret);
2842
2843 /* Allocate target SG list. */
2844 st = kmalloc(sizeof(*st), GFP_KERNEL);
2845 if (!st)
2846 goto err_st_alloc;
2847
2848 ret = sg_alloc_table(st, rot_pages, GFP_KERNEL);
2849 if (ret)
2850 goto err_sg_alloc;
2851
2852 /* Populate source page list from the object. */
2853 i = 0;
2854 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
2855 page_addr_list[i] = sg_page_iter_dma_address(&sg_iter);
2856 i++;
2857 }
2858
2859 /* Rotate the pages. */
2860 rotate_pages(page_addr_list, width_pages, height_pages, st);
2861
2862 DRM_DEBUG_KMS(
2863 "Created rotated page mapping for object size %lu (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %lu pages).\n",
2864 size, rot_info->pitch, rot_info->height,
2865 rot_info->pixel_format, width_pages, height_pages,
2866 rot_pages);
2867
2868 drm_free_large(page_addr_list);
2869
2870 return st;
2871
2872err_sg_alloc:
2873 kfree(st);
2874err_st_alloc:
2875 drm_free_large(page_addr_list);
2876
2877 DRM_DEBUG_KMS(
2878 "Failed to create rotated mapping for object size %lu! (%d) (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %lu pages)\n",
2879 size, ret, rot_info->pitch, rot_info->height,
2880 rot_info->pixel_format, width_pages, height_pages,
2881 rot_pages);
2882 return ERR_PTR(ret);
2883}
2884
2885static inline int
2886i915_get_ggtt_vma_pages(struct i915_vma *vma)
2887{
2888 int ret = 0;
2889
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002890 if (vma->ggtt_view.pages)
2891 return 0;
2892
2893 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
2894 vma->ggtt_view.pages = vma->obj->pages;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002895 else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
2896 vma->ggtt_view.pages =
2897 intel_rotate_fb_obj_pages(&vma->ggtt_view, vma->obj);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002898 else
2899 WARN_ONCE(1, "GGTT view %u not implemented!\n",
2900 vma->ggtt_view.type);
2901
2902 if (!vma->ggtt_view.pages) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002903 DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002904 vma->ggtt_view.type);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002905 ret = -EINVAL;
2906 } else if (IS_ERR(vma->ggtt_view.pages)) {
2907 ret = PTR_ERR(vma->ggtt_view.pages);
2908 vma->ggtt_view.pages = NULL;
2909 DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
2910 vma->ggtt_view.type, ret);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002911 }
2912
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002913 return ret;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002914}
2915
2916/**
2917 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
2918 * @vma: VMA to map
2919 * @cache_level: mapping cache level
2920 * @flags: flags like global or local mapping
2921 *
2922 * DMA addresses are taken from the scatter-gather table of this object (or of
2923 * this VMA in case of non-default GGTT views) and PTE entries set up.
2924 * Note that DMA addresses are also the only part of the SG table we care about.
2925 */
2926int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2927 u32 flags)
2928{
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002929 if (i915_is_ggtt(vma->vm)) {
2930 int ret = i915_get_ggtt_vma_pages(vma);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002931
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002932 if (ret)
2933 return ret;
2934 }
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002935
2936 vma->bind_vma(vma, cache_level, flags);
2937
2938 return 0;
2939}