blob: 539060b8b66a196b31612fe936cc02cbb60c3b43 [file] [log] [blame]
Daniel Vetter76aaf222010-11-05 22:23:30 +01001/*
2 * Copyright © 2010 Daniel Vetter
Ben Widawskyc4ac5242014-02-19 22:05:47 -08003 * Copyright © 2011-2014 Intel Corporation
Daniel Vetter76aaf222010-11-05 22:23:30 +01004 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
22 * IN THE SOFTWARE.
23 *
24 */
25
Daniel Vetter0e46ce22014-01-08 16:10:27 +010026#include <linux/seq_file.h>
David Howells760285e2012-10-02 18:01:07 +010027#include <drm/drmP.h>
28#include <drm/i915_drm.h>
Daniel Vetter76aaf222010-11-05 22:23:30 +010029#include "i915_drv.h"
Yu Zhang5dda8fa2015-02-10 19:05:48 +080030#include "i915_vgpu.h"
Daniel Vetter76aaf222010-11-05 22:23:30 +010031#include "i915_trace.h"
32#include "intel_drv.h"
33
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000034/**
35 * DOC: Global GTT views
36 *
37 * Background and previous state
38 *
39 * Historically objects could exists (be bound) in global GTT space only as
40 * singular instances with a view representing all of the object's backing pages
41 * in a linear fashion. This view will be called a normal view.
42 *
43 * To support multiple views of the same object, where the number of mapped
44 * pages is not equal to the backing store, or where the layout of the pages
45 * is not linear, concept of a GGTT view was added.
46 *
47 * One example of an alternative view is a stereo display driven by a single
48 * image. In this case we would have a framebuffer looking like this
49 * (2x2 pages):
50 *
51 * 12
52 * 34
53 *
54 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
55 * rendering. In contrast, fed to the display engine would be an alternative
56 * view which could look something like this:
57 *
58 * 1212
59 * 3434
60 *
61 * In this example both the size and layout of pages in the alternative view is
62 * different from the normal view.
63 *
64 * Implementation and usage
65 *
66 * GGTT views are implemented using VMAs and are distinguished via enum
67 * i915_ggtt_view_type and struct i915_ggtt_view.
68 *
69 * A new flavour of core GEM functions which work with GGTT bound objects were
Joonas Lahtinenec7adb62015-03-16 14:11:13 +020070 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
71 * renaming in large amounts of code. They take the struct i915_ggtt_view
72 * parameter encapsulating all metadata required to implement a view.
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000073 *
74 * As a helper for callers which are only interested in the normal view,
75 * globally const i915_ggtt_view_normal singleton instance exists. All old core
76 * GEM API functions, the ones not taking the view parameter, are operating on,
77 * or with the normal GGTT view.
78 *
79 * Code wanting to add or use a new GGTT view needs to:
80 *
81 * 1. Add a new enum with a suitable name.
82 * 2. Extend the metadata in the i915_ggtt_view structure if required.
83 * 3. Add support to i915_get_vma_pages().
84 *
85 * New views are required to build a scatter-gather table from within the
86 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
87 * exists for the lifetime of an VMA.
88 *
89 * Core API is designed to have copy semantics which means that passed in
90 * struct i915_ggtt_view does not need to be persistent (left around after
91 * calling the core API functions).
92 *
93 */
94
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +000095const struct i915_ggtt_view i915_ggtt_view_normal;
Joonas Lahtinen9abc4642015-03-27 13:09:22 +020096const struct i915_ggtt_view i915_ggtt_view_rotated = {
97 .type = I915_GGTT_VIEW_ROTATED
98};
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +000099
Ville Syrjäläee0ce472014-04-09 13:28:01 +0300100static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv);
101static void chv_setup_private_ppat(struct drm_i915_private *dev_priv);
Ben Widawskya2319c02014-03-18 16:09:37 -0700102
Daniel Vettercfa7c862014-04-29 11:53:58 +0200103static int sanitize_enable_ppgtt(struct drm_device *dev, int enable_ppgtt)
104{
Chris Wilson1893a712014-09-19 11:56:27 +0100105 bool has_aliasing_ppgtt;
106 bool has_full_ppgtt;
107
108 has_aliasing_ppgtt = INTEL_INFO(dev)->gen >= 6;
109 has_full_ppgtt = INTEL_INFO(dev)->gen >= 7;
Chris Wilson1893a712014-09-19 11:56:27 +0100110
Yu Zhang71ba2d62015-02-10 19:05:54 +0800111 if (intel_vgpu_active(dev))
112 has_full_ppgtt = false; /* emulation is too hard */
113
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000114 /*
115 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
116 * execlists, the sole mechanism available to submit work.
117 */
118 if (INTEL_INFO(dev)->gen < 9 &&
119 (enable_ppgtt == 0 || !has_aliasing_ppgtt))
Daniel Vettercfa7c862014-04-29 11:53:58 +0200120 return 0;
121
122 if (enable_ppgtt == 1)
123 return 1;
124
Chris Wilson1893a712014-09-19 11:56:27 +0100125 if (enable_ppgtt == 2 && has_full_ppgtt)
Daniel Vettercfa7c862014-04-29 11:53:58 +0200126 return 2;
127
Daniel Vetter93a25a92014-03-06 09:40:43 +0100128#ifdef CONFIG_INTEL_IOMMU
129 /* Disable ppgtt on SNB if VT-d is on. */
130 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) {
131 DRM_INFO("Disabling PPGTT because VT-d is on\n");
Daniel Vettercfa7c862014-04-29 11:53:58 +0200132 return 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100133 }
134#endif
135
Jesse Barnes62942ed2014-06-13 09:28:33 -0700136 /* Early VLV doesn't have this */
Ville Syrjäläca2aed6c2014-06-28 02:03:56 +0300137 if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
138 dev->pdev->revision < 0xb) {
Jesse Barnes62942ed2014-06-13 09:28:33 -0700139 DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
140 return 0;
141 }
142
Michel Thierry2f82bbd2014-12-15 14:58:00 +0000143 if (INTEL_INFO(dev)->gen >= 8 && i915.enable_execlists)
144 return 2;
145 else
146 return has_aliasing_ppgtt ? 1 : 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100147}
148
Ben Widawsky6f65e292013-12-06 14:10:56 -0800149static void ppgtt_bind_vma(struct i915_vma *vma,
150 enum i915_cache_level cache_level,
151 u32 flags);
152static void ppgtt_unbind_vma(struct i915_vma *vma);
153
Michel Thierry07749ef2015-03-16 16:00:54 +0000154static inline gen8_pte_t gen8_pte_encode(dma_addr_t addr,
155 enum i915_cache_level level,
156 bool valid)
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700157{
Michel Thierry07749ef2015-03-16 16:00:54 +0000158 gen8_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700159 pte |= addr;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300160
161 switch (level) {
162 case I915_CACHE_NONE:
Ben Widawskyfbe5d362013-11-04 19:56:49 -0800163 pte |= PPAT_UNCACHED_INDEX;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300164 break;
165 case I915_CACHE_WT:
166 pte |= PPAT_DISPLAY_ELLC_INDEX;
167 break;
168 default:
169 pte |= PPAT_CACHED_INDEX;
170 break;
171 }
172
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700173 return pte;
174}
175
Michel Thierry07749ef2015-03-16 16:00:54 +0000176static inline gen8_pde_t gen8_pde_encode(struct drm_device *dev,
177 dma_addr_t addr,
178 enum i915_cache_level level)
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800179{
Michel Thierry07749ef2015-03-16 16:00:54 +0000180 gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800181 pde |= addr;
182 if (level != I915_CACHE_NONE)
183 pde |= PPAT_CACHED_PDE_INDEX;
184 else
185 pde |= PPAT_UNCACHED_INDEX;
186 return pde;
187}
188
Michel Thierry07749ef2015-03-16 16:00:54 +0000189static gen6_pte_t snb_pte_encode(dma_addr_t addr,
190 enum i915_cache_level level,
191 bool valid, u32 unused)
Ben Widawsky54d12522012-09-24 16:44:32 -0700192{
Michel Thierry07749ef2015-03-16 16:00:54 +0000193 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky54d12522012-09-24 16:44:32 -0700194 pte |= GEN6_PTE_ADDR_ENCODE(addr);
Ben Widawskye7210c32012-10-19 09:33:22 -0700195
196 switch (level) {
Chris Wilson350ec882013-08-06 13:17:02 +0100197 case I915_CACHE_L3_LLC:
198 case I915_CACHE_LLC:
199 pte |= GEN6_PTE_CACHE_LLC;
200 break;
201 case I915_CACHE_NONE:
202 pte |= GEN6_PTE_UNCACHED;
203 break;
204 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100205 MISSING_CASE(level);
Chris Wilson350ec882013-08-06 13:17:02 +0100206 }
207
208 return pte;
209}
210
Michel Thierry07749ef2015-03-16 16:00:54 +0000211static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
212 enum i915_cache_level level,
213 bool valid, u32 unused)
Chris Wilson350ec882013-08-06 13:17:02 +0100214{
Michel Thierry07749ef2015-03-16 16:00:54 +0000215 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Chris Wilson350ec882013-08-06 13:17:02 +0100216 pte |= GEN6_PTE_ADDR_ENCODE(addr);
217
218 switch (level) {
219 case I915_CACHE_L3_LLC:
220 pte |= GEN7_PTE_CACHE_L3_LLC;
Ben Widawskye7210c32012-10-19 09:33:22 -0700221 break;
222 case I915_CACHE_LLC:
223 pte |= GEN6_PTE_CACHE_LLC;
224 break;
225 case I915_CACHE_NONE:
Kenneth Graunke91197082013-04-22 00:53:51 -0700226 pte |= GEN6_PTE_UNCACHED;
Ben Widawskye7210c32012-10-19 09:33:22 -0700227 break;
228 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100229 MISSING_CASE(level);
Ben Widawskye7210c32012-10-19 09:33:22 -0700230 }
231
Ben Widawsky54d12522012-09-24 16:44:32 -0700232 return pte;
233}
234
Michel Thierry07749ef2015-03-16 16:00:54 +0000235static gen6_pte_t byt_pte_encode(dma_addr_t addr,
236 enum i915_cache_level level,
237 bool valid, u32 flags)
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700238{
Michel Thierry07749ef2015-03-16 16:00:54 +0000239 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700240 pte |= GEN6_PTE_ADDR_ENCODE(addr);
241
Akash Goel24f3a8c2014-06-17 10:59:42 +0530242 if (!(flags & PTE_READ_ONLY))
243 pte |= BYT_PTE_WRITEABLE;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700244
245 if (level != I915_CACHE_NONE)
246 pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
247
248 return pte;
249}
250
Michel Thierry07749ef2015-03-16 16:00:54 +0000251static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
252 enum i915_cache_level level,
253 bool valid, u32 unused)
Kenneth Graunke91197082013-04-22 00:53:51 -0700254{
Michel Thierry07749ef2015-03-16 16:00:54 +0000255 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky0d8ff152013-07-04 11:02:03 -0700256 pte |= HSW_PTE_ADDR_ENCODE(addr);
Kenneth Graunke91197082013-04-22 00:53:51 -0700257
258 if (level != I915_CACHE_NONE)
Ben Widawsky87a6b682013-08-04 23:47:29 -0700259 pte |= HSW_WB_LLC_AGE3;
Kenneth Graunke91197082013-04-22 00:53:51 -0700260
261 return pte;
262}
263
Michel Thierry07749ef2015-03-16 16:00:54 +0000264static gen6_pte_t iris_pte_encode(dma_addr_t addr,
265 enum i915_cache_level level,
266 bool valid, u32 unused)
Ben Widawsky4d15c142013-07-04 11:02:06 -0700267{
Michel Thierry07749ef2015-03-16 16:00:54 +0000268 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky4d15c142013-07-04 11:02:06 -0700269 pte |= HSW_PTE_ADDR_ENCODE(addr);
270
Chris Wilson651d7942013-08-08 14:41:10 +0100271 switch (level) {
272 case I915_CACHE_NONE:
273 break;
274 case I915_CACHE_WT:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000275 pte |= HSW_WT_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100276 break;
277 default:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000278 pte |= HSW_WB_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100279 break;
280 }
Ben Widawsky4d15c142013-07-04 11:02:06 -0700281
282 return pte;
283}
284
Ben Widawsky678d96f2015-03-16 16:00:56 +0000285#define i915_dma_unmap_single(px, dev) \
286 __i915_dma_unmap_single((px)->daddr, dev)
287
288static inline void __i915_dma_unmap_single(dma_addr_t daddr,
289 struct drm_device *dev)
290{
291 struct device *device = &dev->pdev->dev;
292
293 dma_unmap_page(device, daddr, 4096, PCI_DMA_BIDIRECTIONAL);
294}
295
296/**
297 * i915_dma_map_single() - Create a dma mapping for a page table/dir/etc.
298 * @px: Page table/dir/etc to get a DMA map for
299 * @dev: drm device
300 *
301 * Page table allocations are unified across all gens. They always require a
302 * single 4k allocation, as well as a DMA mapping. If we keep the structs
303 * symmetric here, the simple macro covers us for every page table type.
304 *
305 * Return: 0 if success.
306 */
307#define i915_dma_map_single(px, dev) \
308 i915_dma_map_page_single((px)->page, (dev), &(px)->daddr)
309
310static inline int i915_dma_map_page_single(struct page *page,
311 struct drm_device *dev,
312 dma_addr_t *daddr)
313{
314 struct device *device = &dev->pdev->dev;
315
316 *daddr = dma_map_page(device, page, 0, 4096, PCI_DMA_BIDIRECTIONAL);
Michel Thierry1266cdb2015-03-24 17:06:33 +0000317 if (dma_mapping_error(device, *daddr))
318 return -ENOMEM;
319
320 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000321}
322
Michel Thierryec565b32015-04-08 12:13:23 +0100323static void unmap_and_free_pt(struct i915_page_table *pt,
Ben Widawsky678d96f2015-03-16 16:00:56 +0000324 struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000325{
326 if (WARN_ON(!pt->page))
327 return;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000328
329 i915_dma_unmap_single(pt, dev);
Ben Widawsky06fda602015-02-24 16:22:36 +0000330 __free_page(pt->page);
Ben Widawsky678d96f2015-03-16 16:00:56 +0000331 kfree(pt->used_ptes);
Ben Widawsky06fda602015-02-24 16:22:36 +0000332 kfree(pt);
333}
334
Michel Thierry5a8e9942015-04-08 12:13:25 +0100335static void gen8_initialize_pt(struct i915_address_space *vm,
336 struct i915_page_table *pt)
337{
338 gen8_pte_t *pt_vaddr, scratch_pte;
339 int i;
340
341 pt_vaddr = kmap_atomic(pt->page);
342 scratch_pte = gen8_pte_encode(vm->scratch.addr,
343 I915_CACHE_LLC, true);
344
345 for (i = 0; i < GEN8_PTES; i++)
346 pt_vaddr[i] = scratch_pte;
347
348 if (!HAS_LLC(vm->dev))
349 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
350 kunmap_atomic(pt_vaddr);
351}
352
Michel Thierryec565b32015-04-08 12:13:23 +0100353static struct i915_page_table *alloc_pt_single(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000354{
Michel Thierryec565b32015-04-08 12:13:23 +0100355 struct i915_page_table *pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000356 const size_t count = INTEL_INFO(dev)->gen >= 8 ?
357 GEN8_PTES : GEN6_PTES;
358 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000359
360 pt = kzalloc(sizeof(*pt), GFP_KERNEL);
361 if (!pt)
362 return ERR_PTR(-ENOMEM);
363
Ben Widawsky678d96f2015-03-16 16:00:56 +0000364 pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
365 GFP_KERNEL);
366
367 if (!pt->used_ptes)
368 goto fail_bitmap;
369
Michel Thierry4933d512015-03-24 15:46:22 +0000370 pt->page = alloc_page(GFP_KERNEL);
Ben Widawsky678d96f2015-03-16 16:00:56 +0000371 if (!pt->page)
372 goto fail_page;
373
374 ret = i915_dma_map_single(pt, dev);
375 if (ret)
376 goto fail_dma;
Ben Widawsky06fda602015-02-24 16:22:36 +0000377
378 return pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000379
380fail_dma:
381 __free_page(pt->page);
382fail_page:
383 kfree(pt->used_ptes);
384fail_bitmap:
385 kfree(pt);
386
387 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000388}
389
390/**
391 * alloc_pt_range() - Allocate a multiple page tables
392 * @pd: The page directory which will have at least @count entries
393 * available to point to the allocated page tables.
394 * @pde: First page directory entry for which we are allocating.
395 * @count: Number of pages to allocate.
Michel Thierry719cd212015-02-26 11:28:13 +0000396 * @dev: DRM device.
Ben Widawsky06fda602015-02-24 16:22:36 +0000397 *
398 * Allocates multiple page table pages and sets the appropriate entries in the
399 * page table structure within the page directory. Function cleans up after
400 * itself on any failures.
401 *
402 * Return: 0 if allocation succeeded.
403 */
Michel Thierryec565b32015-04-08 12:13:23 +0100404static int alloc_pt_range(struct i915_page_directory *pd, uint16_t pde, size_t count,
Michel Thierry4933d512015-03-24 15:46:22 +0000405 struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000406{
407 int i, ret;
408
409 /* 512 is the max page tables per page_directory on any platform. */
Michel Thierry07749ef2015-03-16 16:00:54 +0000410 if (WARN_ON(pde + count > I915_PDES))
Ben Widawsky06fda602015-02-24 16:22:36 +0000411 return -EINVAL;
412
413 for (i = pde; i < pde + count; i++) {
Michel Thierryec565b32015-04-08 12:13:23 +0100414 struct i915_page_table *pt = alloc_pt_single(dev);
Ben Widawsky06fda602015-02-24 16:22:36 +0000415
416 if (IS_ERR(pt)) {
417 ret = PTR_ERR(pt);
418 goto err_out;
419 }
420 WARN(pd->page_table[i],
Dan Carpenter686135d2015-02-26 19:53:54 +0300421 "Leaking page directory entry %d (%p)\n",
Ben Widawsky06fda602015-02-24 16:22:36 +0000422 i, pd->page_table[i]);
423 pd->page_table[i] = pt;
424 }
425
426 return 0;
427
428err_out:
429 while (i-- > pde)
Michel Thierry06dc68d2015-02-24 16:22:37 +0000430 unmap_and_free_pt(pd->page_table[i], dev);
Ben Widawsky06fda602015-02-24 16:22:36 +0000431 return ret;
432}
433
Michel Thierryec565b32015-04-08 12:13:23 +0100434static void unmap_and_free_pd(struct i915_page_directory *pd)
Ben Widawsky06fda602015-02-24 16:22:36 +0000435{
436 if (pd->page) {
437 __free_page(pd->page);
438 kfree(pd);
439 }
440}
441
Michel Thierryec565b32015-04-08 12:13:23 +0100442static struct i915_page_directory *alloc_pd_single(void)
Ben Widawsky06fda602015-02-24 16:22:36 +0000443{
Michel Thierryec565b32015-04-08 12:13:23 +0100444 struct i915_page_directory *pd;
Ben Widawsky06fda602015-02-24 16:22:36 +0000445
446 pd = kzalloc(sizeof(*pd), GFP_KERNEL);
447 if (!pd)
448 return ERR_PTR(-ENOMEM);
449
Michel Thierry5a8e9942015-04-08 12:13:25 +0100450 pd->page = alloc_page(GFP_KERNEL);
Ben Widawsky06fda602015-02-24 16:22:36 +0000451 if (!pd->page) {
452 kfree(pd);
453 return ERR_PTR(-ENOMEM);
454 }
455
456 return pd;
457}
458
Ben Widawsky94e409c2013-11-04 22:29:36 -0800459/* Broadwell Page Directory Pointer Descriptors */
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100460static int gen8_write_pdp(struct intel_engine_cs *ring,
461 unsigned entry,
462 dma_addr_t addr)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800463{
464 int ret;
465
466 BUG_ON(entry >= 4);
467
468 ret = intel_ring_begin(ring, 6);
469 if (ret)
470 return ret;
471
472 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
473 intel_ring_emit(ring, GEN8_RING_PDP_UDW(ring, entry));
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100474 intel_ring_emit(ring, upper_32_bits(addr));
Ben Widawsky94e409c2013-11-04 22:29:36 -0800475 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
476 intel_ring_emit(ring, GEN8_RING_PDP_LDW(ring, entry));
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100477 intel_ring_emit(ring, lower_32_bits(addr));
Ben Widawsky94e409c2013-11-04 22:29:36 -0800478 intel_ring_advance(ring);
479
480 return 0;
481}
482
Ben Widawskyeeb94882013-12-06 14:11:10 -0800483static int gen8_mm_switch(struct i915_hw_ppgtt *ppgtt,
McAulay, Alistair6689c162014-08-15 18:51:35 +0100484 struct intel_engine_cs *ring)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800485{
Ben Widawskyeeb94882013-12-06 14:11:10 -0800486 int i, ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800487
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100488 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
489 struct i915_page_directory *pd = ppgtt->pdp.page_directory[i];
490 dma_addr_t pd_daddr = pd ? pd->daddr : ppgtt->scratch_pd->daddr;
491 /* The page directory might be NULL, but we need to clear out
492 * whatever the previous context might have used. */
493 ret = gen8_write_pdp(ring, i, pd_daddr);
Ben Widawskyeeb94882013-12-06 14:11:10 -0800494 if (ret)
495 return ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800496 }
Ben Widawskyd595bd42013-11-25 09:54:32 -0800497
Ben Widawskyeeb94882013-12-06 14:11:10 -0800498 return 0;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800499}
500
Ben Widawsky459108b2013-11-02 21:07:23 -0700501static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -0800502 uint64_t start,
503 uint64_t length,
Ben Widawsky459108b2013-11-02 21:07:23 -0700504 bool use_scratch)
505{
506 struct i915_hw_ppgtt *ppgtt =
507 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +0000508 gen8_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800509 unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
510 unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
511 unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
Ben Widawsky782f1492014-02-20 11:50:33 -0800512 unsigned num_entries = length >> PAGE_SHIFT;
Ben Widawsky459108b2013-11-02 21:07:23 -0700513 unsigned last_pte, i;
514
515 scratch_pte = gen8_pte_encode(ppgtt->base.scratch.addr,
516 I915_CACHE_LLC, use_scratch);
517
518 while (num_entries) {
Michel Thierryec565b32015-04-08 12:13:23 +0100519 struct i915_page_directory *pd;
520 struct i915_page_table *pt;
Ben Widawsky06fda602015-02-24 16:22:36 +0000521 struct page *page_table;
522
523 if (WARN_ON(!ppgtt->pdp.page_directory[pdpe]))
524 continue;
525
526 pd = ppgtt->pdp.page_directory[pdpe];
527
528 if (WARN_ON(!pd->page_table[pde]))
529 continue;
530
531 pt = pd->page_table[pde];
532
533 if (WARN_ON(!pt->page))
534 continue;
535
536 page_table = pt->page;
Ben Widawsky459108b2013-11-02 21:07:23 -0700537
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800538 last_pte = pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +0000539 if (last_pte > GEN8_PTES)
540 last_pte = GEN8_PTES;
Ben Widawsky459108b2013-11-02 21:07:23 -0700541
542 pt_vaddr = kmap_atomic(page_table);
543
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800544 for (i = pte; i < last_pte; i++) {
Ben Widawsky459108b2013-11-02 21:07:23 -0700545 pt_vaddr[i] = scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800546 num_entries--;
547 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700548
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300549 if (!HAS_LLC(ppgtt->base.dev))
550 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
Ben Widawsky459108b2013-11-02 21:07:23 -0700551 kunmap_atomic(pt_vaddr);
552
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800553 pte = 0;
Michel Thierry07749ef2015-03-16 16:00:54 +0000554 if (++pde == I915_PDES) {
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800555 pdpe++;
556 pde = 0;
557 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700558 }
559}
560
Ben Widawsky9df15b42013-11-02 21:07:24 -0700561static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
562 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -0800563 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +0530564 enum i915_cache_level cache_level, u32 unused)
Ben Widawsky9df15b42013-11-02 21:07:24 -0700565{
566 struct i915_hw_ppgtt *ppgtt =
567 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +0000568 gen8_pte_t *pt_vaddr;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800569 unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
570 unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
571 unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700572 struct sg_page_iter sg_iter;
573
Chris Wilson6f1cc992013-12-31 15:50:31 +0000574 pt_vaddr = NULL;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700575
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800576 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
Ben Widawsky76643602015-01-22 17:01:24 +0000577 if (WARN_ON(pdpe >= GEN8_LEGACY_PDPES))
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800578 break;
579
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000580 if (pt_vaddr == NULL) {
Michel Thierryec565b32015-04-08 12:13:23 +0100581 struct i915_page_directory *pd = ppgtt->pdp.page_directory[pdpe];
582 struct i915_page_table *pt = pd->page_table[pde];
Ben Widawsky06fda602015-02-24 16:22:36 +0000583 struct page *page_table = pt->page;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000584
585 pt_vaddr = kmap_atomic(page_table);
586 }
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800587
588 pt_vaddr[pte] =
Chris Wilson6f1cc992013-12-31 15:50:31 +0000589 gen8_pte_encode(sg_page_iter_dma_address(&sg_iter),
590 cache_level, true);
Michel Thierry07749ef2015-03-16 16:00:54 +0000591 if (++pte == GEN8_PTES) {
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300592 if (!HAS_LLC(ppgtt->base.dev))
593 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
Ben Widawsky9df15b42013-11-02 21:07:24 -0700594 kunmap_atomic(pt_vaddr);
Chris Wilson6f1cc992013-12-31 15:50:31 +0000595 pt_vaddr = NULL;
Michel Thierry07749ef2015-03-16 16:00:54 +0000596 if (++pde == I915_PDES) {
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800597 pdpe++;
598 pde = 0;
599 }
600 pte = 0;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700601 }
602 }
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300603 if (pt_vaddr) {
604 if (!HAS_LLC(ppgtt->base.dev))
605 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
Chris Wilson6f1cc992013-12-31 15:50:31 +0000606 kunmap_atomic(pt_vaddr);
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300607 }
Ben Widawsky9df15b42013-11-02 21:07:24 -0700608}
609
Michel Thierry69876be2015-04-08 12:13:27 +0100610static void __gen8_do_map_pt(gen8_pde_t * const pde,
611 struct i915_page_table *pt,
612 struct drm_device *dev)
613{
614 gen8_pde_t entry =
615 gen8_pde_encode(dev, pt->daddr, I915_CACHE_LLC);
616 *pde = entry;
617}
618
619static void gen8_initialize_pd(struct i915_address_space *vm,
620 struct i915_page_directory *pd)
621{
622 struct i915_hw_ppgtt *ppgtt =
623 container_of(vm, struct i915_hw_ppgtt, base);
624 gen8_pde_t *page_directory;
625 struct i915_page_table *pt;
626 int i;
627
628 page_directory = kmap_atomic(pd->page);
629 pt = ppgtt->scratch_pt;
630 for (i = 0; i < I915_PDES; i++)
631 /* Map the PDE to the page table */
632 __gen8_do_map_pt(page_directory + i, pt, vm->dev);
633
634 if (!HAS_LLC(vm->dev))
635 drm_clflush_virt_range(page_directory, PAGE_SIZE);
636
637 kunmap_atomic(page_directory);
638}
639
Michel Thierryec565b32015-04-08 12:13:23 +0100640static void gen8_free_page_tables(struct i915_page_directory *pd, struct drm_device *dev)
Ben Widawskyb45a6712014-02-12 14:28:44 -0800641{
642 int i;
643
Ben Widawsky06fda602015-02-24 16:22:36 +0000644 if (!pd->page)
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800645 return;
Ben Widawskyb45a6712014-02-12 14:28:44 -0800646
Michel Thierry07749ef2015-03-16 16:00:54 +0000647 for (i = 0; i < I915_PDES; i++) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000648 if (WARN_ON(!pd->page_table[i]))
649 continue;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800650
Michel Thierry06dc68d2015-02-24 16:22:37 +0000651 unmap_and_free_pt(pd->page_table[i], dev);
Ben Widawsky06fda602015-02-24 16:22:36 +0000652 pd->page_table[i] = NULL;
653 }
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000654}
655
656static void gen8_ppgtt_free(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800657{
658 int i;
659
Michel Thierry09942c62015-04-08 12:13:30 +0100660 for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000661 if (WARN_ON(!ppgtt->pdp.page_directory[i]))
662 continue;
663
Michel Thierry06dc68d2015-02-24 16:22:37 +0000664 gen8_free_page_tables(ppgtt->pdp.page_directory[i], ppgtt->base.dev);
Ben Widawsky06fda602015-02-24 16:22:36 +0000665 unmap_and_free_pd(ppgtt->pdp.page_directory[i]);
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800666 }
Michel Thierry69876be2015-04-08 12:13:27 +0100667
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100668 unmap_and_free_pd(ppgtt->scratch_pd);
Michel Thierry69876be2015-04-08 12:13:27 +0100669 unmap_and_free_pt(ppgtt->scratch_pt, ppgtt->base.dev);
Ben Widawskyb45a6712014-02-12 14:28:44 -0800670}
671
Ben Widawsky37aca442013-11-04 20:47:32 -0800672static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
673{
674 struct i915_hw_ppgtt *ppgtt =
675 container_of(vm, struct i915_hw_ppgtt, base);
Ben Widawsky37aca442013-11-04 20:47:32 -0800676
Ben Widawskyb45a6712014-02-12 14:28:44 -0800677 gen8_ppgtt_free(ppgtt);
Ben Widawsky37aca442013-11-04 20:47:32 -0800678}
679
Michel Thierry5441f0c2015-04-08 12:13:28 +0100680static int gen8_ppgtt_alloc_pagetabs(struct i915_page_directory *pd,
681 uint64_t start,
682 uint64_t length,
683 struct i915_address_space *vm)
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000684{
Michel Thierry5441f0c2015-04-08 12:13:28 +0100685 struct i915_page_table *unused;
686 uint64_t temp;
687 uint32_t pde;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000688
Michel Thierry5441f0c2015-04-08 12:13:28 +0100689 gen8_for_each_pde(unused, pd, start, length, temp, pde) {
690 WARN_ON(unused);
691 pd->page_table[pde] = alloc_pt_single(vm->dev);
692 if (IS_ERR(pd->page_table[pde]))
Ben Widawsky06fda602015-02-24 16:22:36 +0000693 goto unwind_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100694
695 gen8_initialize_pt(vm, pd->page_table[pde]);
696 }
697
698 /* XXX: Still alloc all page tables in systems with less than
699 * 4GB of memory. This won't be needed after a subsequent patch.
700 */
701 while (pde < I915_PDES) {
702 pd->page_table[pde] = alloc_pt_single(vm->dev);
703 if (IS_ERR(pd->page_table[pde]))
704 goto unwind_out;
705
706 gen8_initialize_pt(vm, pd->page_table[pde]);
707 pde++;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000708 }
709
710 return 0;
711
712unwind_out:
Michel Thierry5441f0c2015-04-08 12:13:28 +0100713 while (pde--)
714 unmap_and_free_pt(pd->page_table[pde], vm->dev);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000715
716 return -ENOMEM;
717}
718
Michel Thierryc488dbb2015-04-08 12:13:31 +0100719static int gen8_ppgtt_alloc_page_directories(struct i915_hw_ppgtt *ppgtt,
720 struct i915_page_directory_pointer *pdp,
Michel Thierry69876be2015-04-08 12:13:27 +0100721 uint64_t start,
722 uint64_t length)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800723{
Michel Thierry69876be2015-04-08 12:13:27 +0100724 struct i915_page_directory *unused;
725 uint64_t temp;
726 uint32_t pdpe;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800727
Michel Thierry69876be2015-04-08 12:13:27 +0100728 /* FIXME: PPGTT container_of won't work for 64b */
729 WARN_ON((start + length) > 0x800000000ULL);
730
731 gen8_for_each_pdpe(unused, pdp, start, length, temp, pdpe) {
732 WARN_ON(unused);
733 pdp->page_directory[pdpe] = alloc_pd_single();
Michel Thierryc488dbb2015-04-08 12:13:31 +0100734 if (IS_ERR(pdp->page_directory[pdpe]))
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000735 goto unwind_out;
Michel Thierry69876be2015-04-08 12:13:27 +0100736
737 gen8_initialize_pd(&ppgtt->base,
738 ppgtt->pdp.page_directory[pdpe]);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000739 }
740
Michel Thierry69876be2015-04-08 12:13:27 +0100741 /* XXX: Still alloc all page directories in systems with less than
742 * 4GB of memory. This won't be needed after a subsequent patch.
743 */
Michel Thierry09942c62015-04-08 12:13:30 +0100744 while (pdpe < GEN8_LEGACY_PDPES) {
Michel Thierryc488dbb2015-04-08 12:13:31 +0100745 pdp->page_directory[pdpe] = alloc_pd_single();
746 if (IS_ERR(pdp->page_directory[pdpe]))
Michel Thierry69876be2015-04-08 12:13:27 +0100747 goto unwind_out;
748
749 gen8_initialize_pd(&ppgtt->base,
Michel Thierry09942c62015-04-08 12:13:30 +0100750 ppgtt->pdp.page_directory[pdpe]);
Michel Thierry69876be2015-04-08 12:13:27 +0100751 pdpe++;
Michel Thierry69876be2015-04-08 12:13:27 +0100752 }
753
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800754 return 0;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000755
756unwind_out:
Michel Thierry09942c62015-04-08 12:13:30 +0100757 while (pdpe--)
Michel Thierryc488dbb2015-04-08 12:13:31 +0100758 unmap_and_free_pd(pdp->page_directory[pdpe]);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000759
760 return -ENOMEM;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800761}
762
763static int gen8_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt,
Michel Thierry5441f0c2015-04-08 12:13:28 +0100764 uint64_t start,
765 uint64_t length)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800766{
Michel Thierry5441f0c2015-04-08 12:13:28 +0100767 struct i915_page_directory *pd;
768 uint64_t temp;
769 uint32_t pdpe;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800770 int ret;
771
Michel Thierryc488dbb2015-04-08 12:13:31 +0100772 ret = gen8_ppgtt_alloc_page_directories(ppgtt, &ppgtt->pdp, start, length);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800773 if (ret)
774 return ret;
775
Michel Thierry5441f0c2015-04-08 12:13:28 +0100776 gen8_for_each_pdpe(pd, &ppgtt->pdp, start, length, temp, pdpe) {
777 ret = gen8_ppgtt_alloc_pagetabs(pd, start, length,
778 &ppgtt->base);
779 if (ret)
780 goto err_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100781 }
782
783 /* XXX: We allocated all page directories in systems with less than
784 * 4GB of memory. So initalize page tables of all PDPs.
785 * This won't be needed after the next patch.
786 */
787 while (pdpe < GEN8_LEGACY_PDPES) {
788 ret = gen8_ppgtt_alloc_pagetabs(ppgtt->pdp.page_directory[pdpe], start, length,
789 &ppgtt->base);
790 if (ret)
791 goto err_out;
792
Michel Thierry5441f0c2015-04-08 12:13:28 +0100793 pdpe++;
794 }
795
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000796 return 0;
797
798err_out:
799 gen8_ppgtt_free(ppgtt);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800800 return ret;
801}
802
803static int gen8_ppgtt_setup_page_directories(struct i915_hw_ppgtt *ppgtt,
804 const int pd)
805{
806 dma_addr_t pd_addr;
807 int ret;
808
809 pd_addr = pci_map_page(ppgtt->base.dev->pdev,
Ben Widawsky06fda602015-02-24 16:22:36 +0000810 ppgtt->pdp.page_directory[pd]->page, 0,
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800811 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
812
813 ret = pci_dma_mapping_error(ppgtt->base.dev->pdev, pd_addr);
814 if (ret)
815 return ret;
816
Ben Widawsky06fda602015-02-24 16:22:36 +0000817 ppgtt->pdp.page_directory[pd]->daddr = pd_addr;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800818
819 return 0;
820}
821
822static int gen8_ppgtt_setup_page_tables(struct i915_hw_ppgtt *ppgtt,
823 const int pd,
824 const int pt)
825{
826 dma_addr_t pt_addr;
Michel Thierryec565b32015-04-08 12:13:23 +0100827 struct i915_page_directory *pdir = ppgtt->pdp.page_directory[pd];
828 struct i915_page_table *ptab = pdir->page_table[pt];
Ben Widawsky7324cc02015-02-24 16:22:35 +0000829 struct page *p = ptab->page;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800830 int ret;
831
Michel Thierry5a8e9942015-04-08 12:13:25 +0100832 gen8_initialize_pt(&ppgtt->base, ptab);
833
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800834 pt_addr = pci_map_page(ppgtt->base.dev->pdev,
835 p, 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
836 ret = pci_dma_mapping_error(ppgtt->base.dev->pdev, pt_addr);
837 if (ret)
838 return ret;
839
Ben Widawsky7324cc02015-02-24 16:22:35 +0000840 ptab->daddr = pt_addr;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800841
842 return 0;
843}
844
Daniel Vettereb0b44a2015-03-18 14:47:59 +0100845/*
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800846 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
847 * with a net effect resembling a 2-level page table in normal x86 terms. Each
848 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
849 * space.
Ben Widawsky37aca442013-11-04 20:47:32 -0800850 *
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800851 * FIXME: split allocation into smaller pieces. For now we only ever do this
852 * once, but with full PPGTT, the multiple contiguous allocations will be bad.
Ben Widawsky37aca442013-11-04 20:47:32 -0800853 * TODO: Do something with the size parameter
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800854 */
Ben Widawsky37aca442013-11-04 20:47:32 -0800855static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt, uint64_t size)
856{
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800857 int i, j, ret;
Ben Widawsky37aca442013-11-04 20:47:32 -0800858
859 if (size % (1<<30))
860 DRM_INFO("Pages will be wasted unless GTT size (%llu) is divisible by 1GB\n", size);
861
Michel Thierry69876be2015-04-08 12:13:27 +0100862 ppgtt->base.start = 0;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100863 ppgtt->base.total = size;
Michel Thierry69876be2015-04-08 12:13:27 +0100864
865 ppgtt->scratch_pt = alloc_pt_single(ppgtt->base.dev);
866 if (IS_ERR(ppgtt->scratch_pt))
867 return PTR_ERR(ppgtt->scratch_pt);
868
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100869 ppgtt->scratch_pd = alloc_pd_single();
870 if (IS_ERR(ppgtt->scratch_pd))
871 return PTR_ERR(ppgtt->scratch_pd);
872
Michel Thierry69876be2015-04-08 12:13:27 +0100873 gen8_initialize_pt(&ppgtt->base, ppgtt->scratch_pt);
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100874 gen8_initialize_pd(&ppgtt->base, ppgtt->scratch_pd);
Michel Thierry69876be2015-04-08 12:13:27 +0100875
Michel Thierry5441f0c2015-04-08 12:13:28 +0100876 /* 1. Do all our allocations for page directories and page tables. */
877 ret = gen8_ppgtt_alloc(ppgtt, ppgtt->base.start, ppgtt->base.total);
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100878 if (ret) {
879 unmap_and_free_pd(ppgtt->scratch_pd);
880 unmap_and_free_pt(ppgtt->scratch_pt, ppgtt->base.dev);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800881 return ret;
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100882 }
Ben Widawsky37aca442013-11-04 20:47:32 -0800883
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800884 /*
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800885 * 2. Create DMA mappings for the page directories and page tables.
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800886 */
Mika Kuoppala29343682015-03-04 14:55:17 +0200887 for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800888 ret = gen8_ppgtt_setup_page_directories(ppgtt, i);
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800889 if (ret)
890 goto bail;
891
Michel Thierry07749ef2015-03-16 16:00:54 +0000892 for (j = 0; j < I915_PDES; j++) {
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800893 ret = gen8_ppgtt_setup_page_tables(ppgtt, i, j);
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800894 if (ret)
895 goto bail;
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800896 }
897 }
898
899 /*
Michel Thierry69876be2015-04-08 12:13:27 +0100900 * 3. Map all the page directory entries to point to the page tables
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800901 * we've allocated.
902 *
903 * For now, the PPGTT helper functions all require that the PDEs are
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800904 * plugged in correctly. So we do that now/here. For aliasing PPGTT, we
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800905 * will never need to touch the PDEs again.
906 */
Mika Kuoppala29343682015-03-04 14:55:17 +0200907 for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
Michel Thierryec565b32015-04-08 12:13:23 +0100908 struct i915_page_directory *pd = ppgtt->pdp.page_directory[i];
Michel Thierry07749ef2015-03-16 16:00:54 +0000909 gen8_pde_t *pd_vaddr;
Ben Widawsky06fda602015-02-24 16:22:36 +0000910 pd_vaddr = kmap_atomic(ppgtt->pdp.page_directory[i]->page);
Michel Thierry07749ef2015-03-16 16:00:54 +0000911 for (j = 0; j < I915_PDES; j++) {
Michel Thierryec565b32015-04-08 12:13:23 +0100912 struct i915_page_table *pt = pd->page_table[j];
Ben Widawsky06fda602015-02-24 16:22:36 +0000913 dma_addr_t addr = pt->daddr;
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800914 pd_vaddr[j] = gen8_pde_encode(ppgtt->base.dev, addr,
915 I915_CACHE_LLC);
916 }
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300917 if (!HAS_LLC(ppgtt->base.dev))
918 drm_clflush_virt_range(pd_vaddr, PAGE_SIZE);
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800919 kunmap_atomic(pd_vaddr);
920 }
921
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800922 ppgtt->switch_mm = gen8_mm_switch;
923 ppgtt->base.clear_range = gen8_ppgtt_clear_range;
924 ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
925 ppgtt->base.cleanup = gen8_ppgtt_cleanup;
Mika Kuoppala29343682015-03-04 14:55:17 +0200926
Michel Thierry09942c62015-04-08 12:13:30 +0100927 ppgtt->base.clear_range(&ppgtt->base, 0, ppgtt->base.total, true);
Ben Widawsky28cf5412013-11-02 21:07:26 -0700928 return 0;
Ben Widawsky37aca442013-11-04 20:47:32 -0800929
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800930bail:
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800931 gen8_ppgtt_free(ppgtt);
Ben Widawsky37aca442013-11-04 20:47:32 -0800932 return ret;
933}
934
Ben Widawsky87d60b62013-12-06 14:11:29 -0800935static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
936{
Ben Widawsky87d60b62013-12-06 14:11:29 -0800937 struct i915_address_space *vm = &ppgtt->base;
Michel Thierry09942c62015-04-08 12:13:30 +0100938 struct i915_page_table *unused;
Michel Thierry07749ef2015-03-16 16:00:54 +0000939 gen6_pte_t scratch_pte;
Ben Widawsky87d60b62013-12-06 14:11:29 -0800940 uint32_t pd_entry;
Michel Thierry09942c62015-04-08 12:13:30 +0100941 uint32_t pte, pde, temp;
942 uint32_t start = ppgtt->base.start, length = ppgtt->base.total;
Ben Widawsky87d60b62013-12-06 14:11:29 -0800943
Akash Goel24f3a8c2014-06-17 10:59:42 +0530944 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
Ben Widawsky87d60b62013-12-06 14:11:29 -0800945
Michel Thierry09942c62015-04-08 12:13:30 +0100946 gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde) {
Ben Widawsky87d60b62013-12-06 14:11:29 -0800947 u32 expected;
Michel Thierry07749ef2015-03-16 16:00:54 +0000948 gen6_pte_t *pt_vaddr;
Ben Widawsky06fda602015-02-24 16:22:36 +0000949 dma_addr_t pt_addr = ppgtt->pd.page_table[pde]->daddr;
Michel Thierry09942c62015-04-08 12:13:30 +0100950 pd_entry = readl(ppgtt->pd_addr + pde);
Ben Widawsky87d60b62013-12-06 14:11:29 -0800951 expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);
952
953 if (pd_entry != expected)
954 seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
955 pde,
956 pd_entry,
957 expected);
958 seq_printf(m, "\tPDE: %x\n", pd_entry);
959
Ben Widawsky06fda602015-02-24 16:22:36 +0000960 pt_vaddr = kmap_atomic(ppgtt->pd.page_table[pde]->page);
Michel Thierry07749ef2015-03-16 16:00:54 +0000961 for (pte = 0; pte < GEN6_PTES; pte+=4) {
Ben Widawsky87d60b62013-12-06 14:11:29 -0800962 unsigned long va =
Michel Thierry07749ef2015-03-16 16:00:54 +0000963 (pde * PAGE_SIZE * GEN6_PTES) +
Ben Widawsky87d60b62013-12-06 14:11:29 -0800964 (pte * PAGE_SIZE);
965 int i;
966 bool found = false;
967 for (i = 0; i < 4; i++)
968 if (pt_vaddr[pte + i] != scratch_pte)
969 found = true;
970 if (!found)
971 continue;
972
973 seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
974 for (i = 0; i < 4; i++) {
975 if (pt_vaddr[pte + i] != scratch_pte)
976 seq_printf(m, " %08x", pt_vaddr[pte + i]);
977 else
978 seq_puts(m, " SCRATCH ");
979 }
980 seq_puts(m, "\n");
981 }
982 kunmap_atomic(pt_vaddr);
983 }
984}
985
Ben Widawsky678d96f2015-03-16 16:00:56 +0000986/* Write pde (index) from the page directory @pd to the page table @pt */
Michel Thierryec565b32015-04-08 12:13:23 +0100987static void gen6_write_pde(struct i915_page_directory *pd,
988 const int pde, struct i915_page_table *pt)
Ben Widawsky61973492013-04-08 18:43:54 -0700989{
Ben Widawsky678d96f2015-03-16 16:00:56 +0000990 /* Caller needs to make sure the write completes if necessary */
991 struct i915_hw_ppgtt *ppgtt =
992 container_of(pd, struct i915_hw_ppgtt, pd);
993 u32 pd_entry;
Ben Widawsky61973492013-04-08 18:43:54 -0700994
Ben Widawsky678d96f2015-03-16 16:00:56 +0000995 pd_entry = GEN6_PDE_ADDR_ENCODE(pt->daddr);
996 pd_entry |= GEN6_PDE_VALID;
Ben Widawsky61973492013-04-08 18:43:54 -0700997
Ben Widawsky678d96f2015-03-16 16:00:56 +0000998 writel(pd_entry, ppgtt->pd_addr + pde);
999}
Ben Widawsky61973492013-04-08 18:43:54 -07001000
Ben Widawsky678d96f2015-03-16 16:00:56 +00001001/* Write all the page tables found in the ppgtt structure to incrementing page
1002 * directories. */
1003static void gen6_write_page_range(struct drm_i915_private *dev_priv,
Michel Thierryec565b32015-04-08 12:13:23 +01001004 struct i915_page_directory *pd,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001005 uint32_t start, uint32_t length)
1006{
Michel Thierryec565b32015-04-08 12:13:23 +01001007 struct i915_page_table *pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001008 uint32_t pde, temp;
1009
1010 gen6_for_each_pde(pt, pd, start, length, temp, pde)
1011 gen6_write_pde(pd, pde, pt);
1012
1013 /* Make sure write is complete before other code can use this page
1014 * table. Also require for WC mapped PTEs */
1015 readl(dev_priv->gtt.gsm);
Ben Widawsky3e302542013-04-23 23:15:32 -07001016}
1017
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001018static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky3e302542013-04-23 23:15:32 -07001019{
Ben Widawsky7324cc02015-02-24 16:22:35 +00001020 BUG_ON(ppgtt->pd.pd_offset & 0x3f);
Ben Widawsky3e302542013-04-23 23:15:32 -07001021
Ben Widawsky7324cc02015-02-24 16:22:35 +00001022 return (ppgtt->pd.pd_offset / 64) << 16;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001023}
Ben Widawsky61973492013-04-08 18:43:54 -07001024
Ben Widawsky90252e52013-12-06 14:11:12 -08001025static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
McAulay, Alistair6689c162014-08-15 18:51:35 +01001026 struct intel_engine_cs *ring)
Ben Widawsky90252e52013-12-06 14:11:12 -08001027{
Ben Widawsky90252e52013-12-06 14:11:12 -08001028 int ret;
Ben Widawsky61973492013-04-08 18:43:54 -07001029
Ben Widawsky90252e52013-12-06 14:11:12 -08001030 /* NB: TLBs must be flushed and invalidated before a switch */
1031 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
1032 if (ret)
1033 return ret;
1034
1035 ret = intel_ring_begin(ring, 6);
1036 if (ret)
1037 return ret;
1038
1039 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1040 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
1041 intel_ring_emit(ring, PP_DIR_DCLV_2G);
1042 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
1043 intel_ring_emit(ring, get_pd_offset(ppgtt));
1044 intel_ring_emit(ring, MI_NOOP);
1045 intel_ring_advance(ring);
1046
1047 return 0;
1048}
1049
Yu Zhang71ba2d62015-02-10 19:05:54 +08001050static int vgpu_mm_switch(struct i915_hw_ppgtt *ppgtt,
1051 struct intel_engine_cs *ring)
1052{
1053 struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);
1054
1055 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
1056 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
1057 return 0;
1058}
1059
Ben Widawsky48a10382013-12-06 14:11:11 -08001060static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
McAulay, Alistair6689c162014-08-15 18:51:35 +01001061 struct intel_engine_cs *ring)
Ben Widawsky48a10382013-12-06 14:11:11 -08001062{
Ben Widawsky48a10382013-12-06 14:11:11 -08001063 int ret;
1064
Ben Widawsky48a10382013-12-06 14:11:11 -08001065 /* NB: TLBs must be flushed and invalidated before a switch */
1066 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
1067 if (ret)
1068 return ret;
1069
1070 ret = intel_ring_begin(ring, 6);
1071 if (ret)
1072 return ret;
1073
1074 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1075 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
1076 intel_ring_emit(ring, PP_DIR_DCLV_2G);
1077 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
1078 intel_ring_emit(ring, get_pd_offset(ppgtt));
1079 intel_ring_emit(ring, MI_NOOP);
1080 intel_ring_advance(ring);
1081
Ben Widawsky90252e52013-12-06 14:11:12 -08001082 /* XXX: RCS is the only one to auto invalidate the TLBs? */
1083 if (ring->id != RCS) {
1084 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
1085 if (ret)
1086 return ret;
1087 }
1088
Ben Widawsky48a10382013-12-06 14:11:11 -08001089 return 0;
1090}
1091
Ben Widawskyeeb94882013-12-06 14:11:10 -08001092static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
McAulay, Alistair6689c162014-08-15 18:51:35 +01001093 struct intel_engine_cs *ring)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001094{
1095 struct drm_device *dev = ppgtt->base.dev;
1096 struct drm_i915_private *dev_priv = dev->dev_private;
1097
Ben Widawsky48a10382013-12-06 14:11:11 -08001098
Ben Widawskyeeb94882013-12-06 14:11:10 -08001099 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
1100 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
1101
1102 POSTING_READ(RING_PP_DIR_DCLV(ring));
1103
1104 return 0;
1105}
1106
Daniel Vetter82460d92014-08-06 20:19:53 +02001107static void gen8_ppgtt_enable(struct drm_device *dev)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001108{
Ben Widawskyeeb94882013-12-06 14:11:10 -08001109 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001110 struct intel_engine_cs *ring;
Daniel Vetter82460d92014-08-06 20:19:53 +02001111 int j;
Ben Widawskyeeb94882013-12-06 14:11:10 -08001112
1113 for_each_ring(ring, dev_priv, j) {
1114 I915_WRITE(RING_MODE_GEN7(ring),
1115 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawskyeeb94882013-12-06 14:11:10 -08001116 }
Ben Widawskyeeb94882013-12-06 14:11:10 -08001117}
1118
Daniel Vetter82460d92014-08-06 20:19:53 +02001119static void gen7_ppgtt_enable(struct drm_device *dev)
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001120{
Jani Nikula50227e12014-03-31 14:27:21 +03001121 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001122 struct intel_engine_cs *ring;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001123 uint32_t ecochk, ecobits;
1124 int i;
1125
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001126 ecobits = I915_READ(GAC_ECO_BITS);
1127 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1128
1129 ecochk = I915_READ(GAM_ECOCHK);
1130 if (IS_HASWELL(dev)) {
1131 ecochk |= ECOCHK_PPGTT_WB_HSW;
1132 } else {
1133 ecochk |= ECOCHK_PPGTT_LLC_IVB;
1134 ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
1135 }
1136 I915_WRITE(GAM_ECOCHK, ecochk);
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001137
Ben Widawsky61973492013-04-08 18:43:54 -07001138 for_each_ring(ring, dev_priv, i) {
Ben Widawskyeeb94882013-12-06 14:11:10 -08001139 /* GFX_MODE is per-ring on gen7+ */
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001140 I915_WRITE(RING_MODE_GEN7(ring),
1141 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001142 }
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001143}
1144
Daniel Vetter82460d92014-08-06 20:19:53 +02001145static void gen6_ppgtt_enable(struct drm_device *dev)
Ben Widawsky61973492013-04-08 18:43:54 -07001146{
Jani Nikula50227e12014-03-31 14:27:21 +03001147 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001148 uint32_t ecochk, gab_ctl, ecobits;
Ben Widawsky61973492013-04-08 18:43:54 -07001149
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001150 ecobits = I915_READ(GAC_ECO_BITS);
1151 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
1152 ECOBITS_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001153
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001154 gab_ctl = I915_READ(GAB_CTL);
1155 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
Ben Widawsky61973492013-04-08 18:43:54 -07001156
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001157 ecochk = I915_READ(GAM_ECOCHK);
1158 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001159
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001160 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001161}
1162
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001163/* PPGTT support for Sandybdrige/Gen6 and later */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001164static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001165 uint64_t start,
1166 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001167 bool use_scratch)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001168{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001169 struct i915_hw_ppgtt *ppgtt =
1170 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +00001171 gen6_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky782f1492014-02-20 11:50:33 -08001172 unsigned first_entry = start >> PAGE_SHIFT;
1173 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001174 unsigned act_pt = first_entry / GEN6_PTES;
1175 unsigned first_pte = first_entry % GEN6_PTES;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001176 unsigned last_pte, i;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001177
Akash Goel24f3a8c2014-06-17 10:59:42 +05301178 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001179
Daniel Vetter7bddb012012-02-09 17:15:47 +01001180 while (num_entries) {
1181 last_pte = first_pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +00001182 if (last_pte > GEN6_PTES)
1183 last_pte = GEN6_PTES;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001184
Ben Widawsky06fda602015-02-24 16:22:36 +00001185 pt_vaddr = kmap_atomic(ppgtt->pd.page_table[act_pt]->page);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001186
1187 for (i = first_pte; i < last_pte; i++)
1188 pt_vaddr[i] = scratch_pte;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001189
1190 kunmap_atomic(pt_vaddr);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001191
Daniel Vetter7bddb012012-02-09 17:15:47 +01001192 num_entries -= last_pte - first_pte;
1193 first_pte = 0;
Daniel Vettera15326a2013-03-19 23:48:39 +01001194 act_pt++;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001195 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001196}
1197
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001198static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
Daniel Vetterdef886c2013-01-24 14:44:56 -08001199 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08001200 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301201 enum i915_cache_level cache_level, u32 flags)
Daniel Vetterdef886c2013-01-24 14:44:56 -08001202{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001203 struct i915_hw_ppgtt *ppgtt =
1204 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +00001205 gen6_pte_t *pt_vaddr;
Ben Widawsky782f1492014-02-20 11:50:33 -08001206 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001207 unsigned act_pt = first_entry / GEN6_PTES;
1208 unsigned act_pte = first_entry % GEN6_PTES;
Imre Deak6e995e22013-02-18 19:28:04 +02001209 struct sg_page_iter sg_iter;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001210
Chris Wilsoncc797142013-12-31 15:50:30 +00001211 pt_vaddr = NULL;
Imre Deak6e995e22013-02-18 19:28:04 +02001212 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
Chris Wilsoncc797142013-12-31 15:50:30 +00001213 if (pt_vaddr == NULL)
Ben Widawsky06fda602015-02-24 16:22:36 +00001214 pt_vaddr = kmap_atomic(ppgtt->pd.page_table[act_pt]->page);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001215
Chris Wilsoncc797142013-12-31 15:50:30 +00001216 pt_vaddr[act_pte] =
1217 vm->pte_encode(sg_page_iter_dma_address(&sg_iter),
Akash Goel24f3a8c2014-06-17 10:59:42 +05301218 cache_level, true, flags);
1219
Michel Thierry07749ef2015-03-16 16:00:54 +00001220 if (++act_pte == GEN6_PTES) {
Imre Deak6e995e22013-02-18 19:28:04 +02001221 kunmap_atomic(pt_vaddr);
Chris Wilsoncc797142013-12-31 15:50:30 +00001222 pt_vaddr = NULL;
Daniel Vettera15326a2013-03-19 23:48:39 +01001223 act_pt++;
Imre Deak6e995e22013-02-18 19:28:04 +02001224 act_pte = 0;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001225 }
Daniel Vetterdef886c2013-01-24 14:44:56 -08001226 }
Chris Wilsoncc797142013-12-31 15:50:30 +00001227 if (pt_vaddr)
1228 kunmap_atomic(pt_vaddr);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001229}
1230
Ben Widawsky563222a2015-03-19 12:53:28 +00001231/* PDE TLBs are a pain invalidate pre GEN8. It requires a context reload. If we
1232 * are switching between contexts with the same LRCA, we also must do a force
1233 * restore.
1234 */
1235static inline void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
1236{
1237 /* If current vm != vm, */
1238 ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.dev)->ring_mask;
1239}
1240
Michel Thierry4933d512015-03-24 15:46:22 +00001241static void gen6_initialize_pt(struct i915_address_space *vm,
Michel Thierryec565b32015-04-08 12:13:23 +01001242 struct i915_page_table *pt)
Michel Thierry4933d512015-03-24 15:46:22 +00001243{
1244 gen6_pte_t *pt_vaddr, scratch_pte;
1245 int i;
1246
1247 WARN_ON(vm->scratch.addr == 0);
1248
1249 scratch_pte = vm->pte_encode(vm->scratch.addr,
1250 I915_CACHE_LLC, true, 0);
1251
1252 pt_vaddr = kmap_atomic(pt->page);
1253
1254 for (i = 0; i < GEN6_PTES; i++)
1255 pt_vaddr[i] = scratch_pte;
1256
1257 kunmap_atomic(pt_vaddr);
1258}
1259
Ben Widawsky678d96f2015-03-16 16:00:56 +00001260static int gen6_alloc_va_range(struct i915_address_space *vm,
1261 uint64_t start, uint64_t length)
1262{
Michel Thierry4933d512015-03-24 15:46:22 +00001263 DECLARE_BITMAP(new_page_tables, I915_PDES);
1264 struct drm_device *dev = vm->dev;
1265 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001266 struct i915_hw_ppgtt *ppgtt =
1267 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierryec565b32015-04-08 12:13:23 +01001268 struct i915_page_table *pt;
Michel Thierry4933d512015-03-24 15:46:22 +00001269 const uint32_t start_save = start, length_save = length;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001270 uint32_t pde, temp;
Michel Thierry4933d512015-03-24 15:46:22 +00001271 int ret;
1272
1273 WARN_ON(upper_32_bits(start));
1274
1275 bitmap_zero(new_page_tables, I915_PDES);
1276
1277 /* The allocation is done in two stages so that we can bail out with
1278 * minimal amount of pain. The first stage finds new page tables that
1279 * need allocation. The second stage marks use ptes within the page
1280 * tables.
1281 */
1282 gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
1283 if (pt != ppgtt->scratch_pt) {
1284 WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
1285 continue;
1286 }
1287
1288 /* We've already allocated a page table */
1289 WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));
1290
1291 pt = alloc_pt_single(dev);
1292 if (IS_ERR(pt)) {
1293 ret = PTR_ERR(pt);
1294 goto unwind_out;
1295 }
1296
1297 gen6_initialize_pt(vm, pt);
1298
1299 ppgtt->pd.page_table[pde] = pt;
1300 set_bit(pde, new_page_tables);
Michel Thierry72744cb2015-03-24 15:46:23 +00001301 trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT);
Michel Thierry4933d512015-03-24 15:46:22 +00001302 }
1303
1304 start = start_save;
1305 length = length_save;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001306
1307 gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
1308 DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);
1309
1310 bitmap_zero(tmp_bitmap, GEN6_PTES);
1311 bitmap_set(tmp_bitmap, gen6_pte_index(start),
1312 gen6_pte_count(start, length));
1313
Michel Thierry4933d512015-03-24 15:46:22 +00001314 if (test_and_clear_bit(pde, new_page_tables))
1315 gen6_write_pde(&ppgtt->pd, pde, pt);
1316
Michel Thierry72744cb2015-03-24 15:46:23 +00001317 trace_i915_page_table_entry_map(vm, pde, pt,
1318 gen6_pte_index(start),
1319 gen6_pte_count(start, length),
1320 GEN6_PTES);
Michel Thierry4933d512015-03-24 15:46:22 +00001321 bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001322 GEN6_PTES);
1323 }
1324
Michel Thierry4933d512015-03-24 15:46:22 +00001325 WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));
1326
1327 /* Make sure write is complete before other code can use this page
1328 * table. Also require for WC mapped PTEs */
1329 readl(dev_priv->gtt.gsm);
1330
Ben Widawsky563222a2015-03-19 12:53:28 +00001331 mark_tlbs_dirty(ppgtt);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001332 return 0;
Michel Thierry4933d512015-03-24 15:46:22 +00001333
1334unwind_out:
1335 for_each_set_bit(pde, new_page_tables, I915_PDES) {
Michel Thierryec565b32015-04-08 12:13:23 +01001336 struct i915_page_table *pt = ppgtt->pd.page_table[pde];
Michel Thierry4933d512015-03-24 15:46:22 +00001337
1338 ppgtt->pd.page_table[pde] = ppgtt->scratch_pt;
1339 unmap_and_free_pt(pt, vm->dev);
1340 }
1341
1342 mark_tlbs_dirty(ppgtt);
1343 return ret;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001344}
1345
Ben Widawskya00d8252014-02-19 22:05:48 -08001346static void gen6_ppgtt_free(struct i915_hw_ppgtt *ppgtt)
1347{
Michel Thierry09942c62015-04-08 12:13:30 +01001348 struct i915_page_table *pt;
1349 uint32_t pde;
Daniel Vetter3440d262013-01-24 13:49:56 -08001350
Michel Thierry09942c62015-04-08 12:13:30 +01001351 gen6_for_all_pdes(pt, ppgtt, pde) {
Michel Thierry4933d512015-03-24 15:46:22 +00001352 if (pt != ppgtt->scratch_pt)
Michel Thierry09942c62015-04-08 12:13:30 +01001353 unmap_and_free_pt(pt, ppgtt->base.dev);
Michel Thierry4933d512015-03-24 15:46:22 +00001354 }
1355
1356 unmap_and_free_pt(ppgtt->scratch_pt, ppgtt->base.dev);
Ben Widawsky06fda602015-02-24 16:22:36 +00001357 unmap_and_free_pd(&ppgtt->pd);
Daniel Vetter3440d262013-01-24 13:49:56 -08001358}
1359
Ben Widawskya00d8252014-02-19 22:05:48 -08001360static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
1361{
1362 struct i915_hw_ppgtt *ppgtt =
1363 container_of(vm, struct i915_hw_ppgtt, base);
1364
Ben Widawskya00d8252014-02-19 22:05:48 -08001365 drm_mm_remove_node(&ppgtt->node);
1366
Ben Widawskya00d8252014-02-19 22:05:48 -08001367 gen6_ppgtt_free(ppgtt);
1368}
1369
Ben Widawskyb1465202014-02-19 22:05:49 -08001370static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001371{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001372 struct drm_device *dev = ppgtt->base.dev;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001373 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3cc1992013-12-06 14:11:08 -08001374 bool retried = false;
Ben Widawskyb1465202014-02-19 22:05:49 -08001375 int ret;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001376
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001377 /* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
1378 * allocator works in address space sizes, so it's multiplied by page
1379 * size. We allocate at the top of the GTT to avoid fragmentation.
1380 */
1381 BUG_ON(!drm_mm_initialized(&dev_priv->gtt.base.mm));
Michel Thierry4933d512015-03-24 15:46:22 +00001382 ppgtt->scratch_pt = alloc_pt_single(ppgtt->base.dev);
1383 if (IS_ERR(ppgtt->scratch_pt))
1384 return PTR_ERR(ppgtt->scratch_pt);
1385
1386 gen6_initialize_pt(&ppgtt->base, ppgtt->scratch_pt);
1387
Ben Widawskye3cc1992013-12-06 14:11:08 -08001388alloc:
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001389 ret = drm_mm_insert_node_in_range_generic(&dev_priv->gtt.base.mm,
1390 &ppgtt->node, GEN6_PD_SIZE,
1391 GEN6_PD_ALIGN, 0,
1392 0, dev_priv->gtt.base.total,
Ben Widawsky3e8b5ae2014-05-06 22:21:30 -07001393 DRM_MM_TOPDOWN);
Ben Widawskye3cc1992013-12-06 14:11:08 -08001394 if (ret == -ENOSPC && !retried) {
1395 ret = i915_gem_evict_something(dev, &dev_priv->gtt.base,
1396 GEN6_PD_SIZE, GEN6_PD_ALIGN,
Chris Wilsond23db882014-05-23 08:48:08 +02001397 I915_CACHE_NONE,
1398 0, dev_priv->gtt.base.total,
1399 0);
Ben Widawskye3cc1992013-12-06 14:11:08 -08001400 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001401 goto err_out;
Ben Widawskye3cc1992013-12-06 14:11:08 -08001402
1403 retried = true;
1404 goto alloc;
1405 }
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001406
Ben Widawskyc8c26622015-01-22 17:01:25 +00001407 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001408 goto err_out;
1409
Ben Widawskyc8c26622015-01-22 17:01:25 +00001410
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001411 if (ppgtt->node.start < dev_priv->gtt.mappable_end)
1412 DRM_DEBUG("Forced to use aperture for PDEs\n");
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001413
Ben Widawskyc8c26622015-01-22 17:01:25 +00001414 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001415
1416err_out:
Michel Thierry4933d512015-03-24 15:46:22 +00001417 unmap_and_free_pt(ppgtt->scratch_pt, ppgtt->base.dev);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001418 return ret;
Ben Widawskyb1465202014-02-19 22:05:49 -08001419}
1420
Ben Widawskyb1465202014-02-19 22:05:49 -08001421static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
1422{
kbuild test robot2f2cf682015-03-27 19:26:35 +08001423 return gen6_ppgtt_allocate_page_directories(ppgtt);
Ben Widawskyb1465202014-02-19 22:05:49 -08001424}
1425
Michel Thierry4933d512015-03-24 15:46:22 +00001426static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
1427 uint64_t start, uint64_t length)
1428{
Michel Thierryec565b32015-04-08 12:13:23 +01001429 struct i915_page_table *unused;
Michel Thierry4933d512015-03-24 15:46:22 +00001430 uint32_t pde, temp;
1431
1432 gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde)
1433 ppgtt->pd.page_table[pde] = ppgtt->scratch_pt;
1434}
1435
1436static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt, bool aliasing)
Ben Widawskyb1465202014-02-19 22:05:49 -08001437{
1438 struct drm_device *dev = ppgtt->base.dev;
1439 struct drm_i915_private *dev_priv = dev->dev_private;
1440 int ret;
1441
1442 ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
Ben Widawsky48a10382013-12-06 14:11:11 -08001443 if (IS_GEN6(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08001444 ppgtt->switch_mm = gen6_mm_switch;
Ben Widawsky90252e52013-12-06 14:11:12 -08001445 } else if (IS_HASWELL(dev)) {
Ben Widawsky90252e52013-12-06 14:11:12 -08001446 ppgtt->switch_mm = hsw_mm_switch;
Ben Widawsky48a10382013-12-06 14:11:11 -08001447 } else if (IS_GEN7(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08001448 ppgtt->switch_mm = gen7_mm_switch;
1449 } else
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001450 BUG();
Ben Widawskyb1465202014-02-19 22:05:49 -08001451
Yu Zhang71ba2d62015-02-10 19:05:54 +08001452 if (intel_vgpu_active(dev))
1453 ppgtt->switch_mm = vgpu_mm_switch;
1454
Ben Widawskyb1465202014-02-19 22:05:49 -08001455 ret = gen6_ppgtt_alloc(ppgtt);
1456 if (ret)
1457 return ret;
1458
Michel Thierry4933d512015-03-24 15:46:22 +00001459 if (aliasing) {
1460 /* preallocate all pts */
Michel Thierry09942c62015-04-08 12:13:30 +01001461 ret = alloc_pt_range(&ppgtt->pd, 0, I915_PDES,
Michel Thierry4933d512015-03-24 15:46:22 +00001462 ppgtt->base.dev);
1463
1464 if (ret) {
1465 gen6_ppgtt_cleanup(&ppgtt->base);
1466 return ret;
1467 }
1468 }
1469
Ben Widawsky678d96f2015-03-16 16:00:56 +00001470 ppgtt->base.allocate_va_range = gen6_alloc_va_range;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001471 ppgtt->base.clear_range = gen6_ppgtt_clear_range;
1472 ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
1473 ppgtt->base.cleanup = gen6_ppgtt_cleanup;
Ben Widawsky686e1f62013-11-25 09:54:34 -08001474 ppgtt->base.start = 0;
Michel Thierry09942c62015-04-08 12:13:30 +01001475 ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
Ben Widawskyb1465202014-02-19 22:05:49 -08001476 ppgtt->debug_dump = gen6_dump_ppgtt;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001477
Ben Widawsky7324cc02015-02-24 16:22:35 +00001478 ppgtt->pd.pd_offset =
Michel Thierry07749ef2015-03-16 16:00:54 +00001479 ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001480
Ben Widawsky678d96f2015-03-16 16:00:56 +00001481 ppgtt->pd_addr = (gen6_pte_t __iomem *)dev_priv->gtt.gsm +
1482 ppgtt->pd.pd_offset / sizeof(gen6_pte_t);
1483
Michel Thierry4933d512015-03-24 15:46:22 +00001484 if (aliasing)
1485 ppgtt->base.clear_range(&ppgtt->base, 0, ppgtt->base.total, true);
1486 else
1487 gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001488
Ben Widawsky678d96f2015-03-16 16:00:56 +00001489 gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);
1490
Thierry Reding440fd522015-01-23 09:05:06 +01001491 DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001492 ppgtt->node.size >> 20,
1493 ppgtt->node.start / PAGE_SIZE);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001494
Daniel Vetterfa76da32014-08-06 20:19:54 +02001495 DRM_DEBUG("Adding PPGTT at offset %x\n",
Ben Widawsky7324cc02015-02-24 16:22:35 +00001496 ppgtt->pd.pd_offset << 10);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001497
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001498 return 0;
Daniel Vetter3440d262013-01-24 13:49:56 -08001499}
1500
Michel Thierry4933d512015-03-24 15:46:22 +00001501static int __hw_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt,
1502 bool aliasing)
Daniel Vetter3440d262013-01-24 13:49:56 -08001503{
1504 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter3440d262013-01-24 13:49:56 -08001505
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001506 ppgtt->base.dev = dev;
Ben Widawsky8407bb92014-03-08 11:58:16 -08001507 ppgtt->base.scratch = dev_priv->gtt.base.scratch;
Daniel Vetter3440d262013-01-24 13:49:56 -08001508
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001509 if (INTEL_INFO(dev)->gen < 8)
Michel Thierry4933d512015-03-24 15:46:22 +00001510 return gen6_ppgtt_init(ppgtt, aliasing);
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001511 else
Rodrigo Vivi1eb0f002014-12-03 04:55:26 -08001512 return gen8_ppgtt_init(ppgtt, dev_priv->gtt.base.total);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001513}
1514int i915_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
1515{
1516 struct drm_i915_private *dev_priv = dev->dev_private;
1517 int ret = 0;
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001518
Michel Thierry4933d512015-03-24 15:46:22 +00001519 ret = __hw_ppgtt_init(dev, ppgtt, false);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001520 if (ret == 0) {
Ben Widawskyc7c48df2013-12-06 14:11:15 -08001521 kref_init(&ppgtt->ref);
Ben Widawsky93bd8642013-07-16 16:50:06 -07001522 drm_mm_init(&ppgtt->base.mm, ppgtt->base.start,
1523 ppgtt->base.total);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001524 i915_init_vm(dev_priv, &ppgtt->base);
Ben Widawsky93bd8642013-07-16 16:50:06 -07001525 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001526
1527 return ret;
1528}
1529
Daniel Vetter82460d92014-08-06 20:19:53 +02001530int i915_ppgtt_init_hw(struct drm_device *dev)
1531{
1532 struct drm_i915_private *dev_priv = dev->dev_private;
1533 struct intel_engine_cs *ring;
1534 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1535 int i, ret = 0;
1536
Thomas Daniel671b50132014-08-20 16:24:50 +01001537 /* In the case of execlists, PPGTT is enabled by the context descriptor
1538 * and the PDPs are contained within the context itself. We don't
1539 * need to do anything here. */
1540 if (i915.enable_execlists)
1541 return 0;
1542
Daniel Vetter82460d92014-08-06 20:19:53 +02001543 if (!USES_PPGTT(dev))
1544 return 0;
1545
1546 if (IS_GEN6(dev))
1547 gen6_ppgtt_enable(dev);
1548 else if (IS_GEN7(dev))
1549 gen7_ppgtt_enable(dev);
1550 else if (INTEL_INFO(dev)->gen >= 8)
1551 gen8_ppgtt_enable(dev);
1552 else
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01001553 MISSING_CASE(INTEL_INFO(dev)->gen);
Daniel Vetter82460d92014-08-06 20:19:53 +02001554
1555 if (ppgtt) {
1556 for_each_ring(ring, dev_priv, i) {
McAulay, Alistair6689c162014-08-15 18:51:35 +01001557 ret = ppgtt->switch_mm(ppgtt, ring);
Daniel Vetter82460d92014-08-06 20:19:53 +02001558 if (ret != 0)
1559 return ret;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001560 }
1561 }
1562
1563 return ret;
1564}
Daniel Vetter4d884702014-08-06 15:04:47 +02001565struct i915_hw_ppgtt *
1566i915_ppgtt_create(struct drm_device *dev, struct drm_i915_file_private *fpriv)
1567{
1568 struct i915_hw_ppgtt *ppgtt;
1569 int ret;
1570
1571 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
1572 if (!ppgtt)
1573 return ERR_PTR(-ENOMEM);
1574
1575 ret = i915_ppgtt_init(dev, ppgtt);
1576 if (ret) {
1577 kfree(ppgtt);
1578 return ERR_PTR(ret);
1579 }
1580
1581 ppgtt->file_priv = fpriv;
1582
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00001583 trace_i915_ppgtt_create(&ppgtt->base);
1584
Daniel Vetter4d884702014-08-06 15:04:47 +02001585 return ppgtt;
1586}
1587
Daniel Vetteree960be2014-08-06 15:04:45 +02001588void i915_ppgtt_release(struct kref *kref)
1589{
1590 struct i915_hw_ppgtt *ppgtt =
1591 container_of(kref, struct i915_hw_ppgtt, ref);
1592
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00001593 trace_i915_ppgtt_release(&ppgtt->base);
1594
Daniel Vetteree960be2014-08-06 15:04:45 +02001595 /* vmas should already be unbound */
1596 WARN_ON(!list_empty(&ppgtt->base.active_list));
1597 WARN_ON(!list_empty(&ppgtt->base.inactive_list));
1598
Daniel Vetter19dd1202014-08-06 15:04:55 +02001599 list_del(&ppgtt->base.global_link);
1600 drm_mm_takedown(&ppgtt->base.mm);
1601
Daniel Vetteree960be2014-08-06 15:04:45 +02001602 ppgtt->base.cleanup(&ppgtt->base);
1603 kfree(ppgtt);
1604}
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001605
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001606static void
Ben Widawsky6f65e292013-12-06 14:10:56 -08001607ppgtt_bind_vma(struct i915_vma *vma,
1608 enum i915_cache_level cache_level,
1609 u32 flags)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001610{
Akash Goel24f3a8c2014-06-17 10:59:42 +05301611 /* Currently applicable only to VLV */
1612 if (vma->obj->gt_ro)
1613 flags |= PTE_READ_ONLY;
1614
Ben Widawsky782f1492014-02-20 11:50:33 -08001615 vma->vm->insert_entries(vma->vm, vma->obj->pages, vma->node.start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301616 cache_level, flags);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001617}
1618
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001619static void ppgtt_unbind_vma(struct i915_vma *vma)
Daniel Vetter7bddb012012-02-09 17:15:47 +01001620{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001621 vma->vm->clear_range(vma->vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001622 vma->node.start,
1623 vma->obj->base.size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08001624 true);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001625}
1626
Ben Widawskya81cc002013-01-18 12:30:31 -08001627extern int intel_iommu_gfx_mapped;
1628/* Certain Gen5 chipsets require require idling the GPU before
1629 * unmapping anything from the GTT when VT-d is enabled.
1630 */
1631static inline bool needs_idle_maps(struct drm_device *dev)
1632{
1633#ifdef CONFIG_INTEL_IOMMU
1634 /* Query intel_iommu to see if we need the workaround. Presumably that
1635 * was loaded first.
1636 */
1637 if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
1638 return true;
1639#endif
1640 return false;
1641}
1642
Ben Widawsky5c042282011-10-17 15:51:55 -07001643static bool do_idling(struct drm_i915_private *dev_priv)
1644{
1645 bool ret = dev_priv->mm.interruptible;
1646
Ben Widawskya81cc002013-01-18 12:30:31 -08001647 if (unlikely(dev_priv->gtt.do_idle_maps)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07001648 dev_priv->mm.interruptible = false;
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001649 if (i915_gpu_idle(dev_priv->dev)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07001650 DRM_ERROR("Couldn't idle GPU\n");
1651 /* Wait a bit, in hopes it avoids the hang */
1652 udelay(10);
1653 }
1654 }
1655
1656 return ret;
1657}
1658
1659static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
1660{
Ben Widawskya81cc002013-01-18 12:30:31 -08001661 if (unlikely(dev_priv->gtt.do_idle_maps))
Ben Widawsky5c042282011-10-17 15:51:55 -07001662 dev_priv->mm.interruptible = interruptible;
1663}
1664
Ben Widawsky828c7902013-10-16 09:21:30 -07001665void i915_check_and_clear_faults(struct drm_device *dev)
1666{
1667 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001668 struct intel_engine_cs *ring;
Ben Widawsky828c7902013-10-16 09:21:30 -07001669 int i;
1670
1671 if (INTEL_INFO(dev)->gen < 6)
1672 return;
1673
1674 for_each_ring(ring, dev_priv, i) {
1675 u32 fault_reg;
1676 fault_reg = I915_READ(RING_FAULT_REG(ring));
1677 if (fault_reg & RING_FAULT_VALID) {
1678 DRM_DEBUG_DRIVER("Unexpected fault\n"
Paulo Zanoni59a5d292014-10-30 15:52:45 -02001679 "\tAddr: 0x%08lx\n"
Ben Widawsky828c7902013-10-16 09:21:30 -07001680 "\tAddress space: %s\n"
1681 "\tSource ID: %d\n"
1682 "\tType: %d\n",
1683 fault_reg & PAGE_MASK,
1684 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
1685 RING_FAULT_SRCID(fault_reg),
1686 RING_FAULT_FAULT_TYPE(fault_reg));
1687 I915_WRITE(RING_FAULT_REG(ring),
1688 fault_reg & ~RING_FAULT_VALID);
1689 }
1690 }
1691 POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS]));
1692}
1693
Chris Wilson91e56492014-09-25 10:13:12 +01001694static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
1695{
1696 if (INTEL_INFO(dev_priv->dev)->gen < 6) {
1697 intel_gtt_chipset_flush();
1698 } else {
1699 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1700 POSTING_READ(GFX_FLSH_CNTL_GEN6);
1701 }
1702}
1703
Ben Widawsky828c7902013-10-16 09:21:30 -07001704void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
1705{
1706 struct drm_i915_private *dev_priv = dev->dev_private;
1707
1708 /* Don't bother messing with faults pre GEN6 as we have little
1709 * documentation supporting that it's a good idea.
1710 */
1711 if (INTEL_INFO(dev)->gen < 6)
1712 return;
1713
1714 i915_check_and_clear_faults(dev);
1715
1716 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001717 dev_priv->gtt.base.start,
1718 dev_priv->gtt.base.total,
Daniel Vettere568af12014-03-26 20:08:20 +01001719 true);
Chris Wilson91e56492014-09-25 10:13:12 +01001720
1721 i915_ggtt_flush(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001722}
1723
Daniel Vetter76aaf222010-11-05 22:23:30 +01001724void i915_gem_restore_gtt_mappings(struct drm_device *dev)
1725{
1726 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001727 struct drm_i915_gem_object *obj;
Ben Widawsky80da2162013-12-06 14:11:17 -08001728 struct i915_address_space *vm;
Daniel Vetter76aaf222010-11-05 22:23:30 +01001729
Ben Widawsky828c7902013-10-16 09:21:30 -07001730 i915_check_and_clear_faults(dev);
1731
Chris Wilsonbee4a182011-01-21 10:54:32 +00001732 /* First fill our portion of the GTT with scratch pages */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001733 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001734 dev_priv->gtt.base.start,
1735 dev_priv->gtt.base.total,
Ben Widawsky828c7902013-10-16 09:21:30 -07001736 true);
Chris Wilsonbee4a182011-01-21 10:54:32 +00001737
Ben Widawsky35c20a62013-05-31 11:28:48 -07001738 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08001739 struct i915_vma *vma = i915_gem_obj_to_vma(obj,
1740 &dev_priv->gtt.base);
1741 if (!vma)
1742 continue;
1743
Chris Wilson2c225692013-08-09 12:26:45 +01001744 i915_gem_clflush_object(obj, obj->pin_display);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001745 /* The bind_vma code tries to be smart about tracking mappings.
1746 * Unfortunately above, we've just wiped out the mappings
1747 * without telling our object about it. So we need to fake it.
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00001748 *
1749 * Bind is not expected to fail since this is only called on
1750 * resume and assumption is all requirements exist already.
Ben Widawsky6f65e292013-12-06 14:10:56 -08001751 */
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001752 vma->bound &= ~GLOBAL_BIND;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00001753 WARN_ON(i915_vma_bind(vma, obj->cache_level, GLOBAL_BIND));
Daniel Vetter76aaf222010-11-05 22:23:30 +01001754 }
1755
Ben Widawsky80da2162013-12-06 14:11:17 -08001756
Ben Widawskya2319c02014-03-18 16:09:37 -07001757 if (INTEL_INFO(dev)->gen >= 8) {
Ville Syrjäläee0ce472014-04-09 13:28:01 +03001758 if (IS_CHERRYVIEW(dev))
1759 chv_setup_private_ppat(dev_priv);
1760 else
1761 bdw_setup_private_ppat(dev_priv);
1762
Ben Widawsky80da2162013-12-06 14:11:17 -08001763 return;
Ben Widawskya2319c02014-03-18 16:09:37 -07001764 }
Ben Widawsky80da2162013-12-06 14:11:17 -08001765
Ben Widawsky678d96f2015-03-16 16:00:56 +00001766 if (USES_PPGTT(dev)) {
1767 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
1768 /* TODO: Perhaps it shouldn't be gen6 specific */
Ben Widawsky80da2162013-12-06 14:11:17 -08001769
Ben Widawsky678d96f2015-03-16 16:00:56 +00001770 struct i915_hw_ppgtt *ppgtt =
1771 container_of(vm, struct i915_hw_ppgtt,
1772 base);
1773
1774 if (i915_is_ggtt(vm))
1775 ppgtt = dev_priv->mm.aliasing_ppgtt;
1776
1777 gen6_write_page_range(dev_priv, &ppgtt->pd,
1778 0, ppgtt->base.total);
1779 }
Daniel Vetter76aaf222010-11-05 22:23:30 +01001780 }
1781
Chris Wilson91e56492014-09-25 10:13:12 +01001782 i915_ggtt_flush(dev_priv);
Daniel Vetter76aaf222010-11-05 22:23:30 +01001783}
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001784
Daniel Vetter74163902012-02-15 23:50:21 +01001785int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001786{
Chris Wilson9da3da62012-06-01 15:20:22 +01001787 if (obj->has_dma_mapping)
Daniel Vetter74163902012-02-15 23:50:21 +01001788 return 0;
Chris Wilson9da3da62012-06-01 15:20:22 +01001789
1790 if (!dma_map_sg(&obj->base.dev->pdev->dev,
1791 obj->pages->sgl, obj->pages->nents,
1792 PCI_DMA_BIDIRECTIONAL))
1793 return -ENOSPC;
1794
1795 return 0;
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001796}
1797
Michel Thierry07749ef2015-03-16 16:00:54 +00001798static inline void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001799{
1800#ifdef writeq
1801 writeq(pte, addr);
1802#else
1803 iowrite32((u32)pte, addr);
1804 iowrite32(pte >> 32, addr + 4);
1805#endif
1806}
1807
1808static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
1809 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08001810 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301811 enum i915_cache_level level, u32 unused)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001812{
1813 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001814 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001815 gen8_pte_t __iomem *gtt_entries =
1816 (gen8_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001817 int i = 0;
1818 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02001819 dma_addr_t addr = 0; /* shut up gcc */
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001820
1821 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
1822 addr = sg_dma_address(sg_iter.sg) +
1823 (sg_iter.sg_pgoffset << PAGE_SHIFT);
1824 gen8_set_pte(&gtt_entries[i],
1825 gen8_pte_encode(addr, level, true));
1826 i++;
1827 }
1828
1829 /*
1830 * XXX: This serves as a posting read to make sure that the PTE has
1831 * actually been updated. There is some concern that even though
1832 * registers and PTEs are within the same BAR that they are potentially
1833 * of NUMA access patterns. Therefore, even with the way we assume
1834 * hardware should work, we must keep this posting read for paranoia.
1835 */
1836 if (i != 0)
1837 WARN_ON(readq(&gtt_entries[i-1])
1838 != gen8_pte_encode(addr, level, true));
1839
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001840 /* This next bit makes the above posting read even more important. We
1841 * want to flush the TLBs only after we're certain all the PTE updates
1842 * have finished.
1843 */
1844 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1845 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001846}
1847
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001848/*
1849 * Binds an object into the global gtt with the specified cache level. The object
1850 * will be accessible to the GPU via commands whose operands reference offsets
1851 * within the global GTT as well as accessible by the GPU through the GMADR
1852 * mapped BAR (dev_priv->mm.gtt->gtt).
1853 */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001854static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001855 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08001856 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301857 enum i915_cache_level level, u32 flags)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001858{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001859 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001860 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001861 gen6_pte_t __iomem *gtt_entries =
1862 (gen6_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
Imre Deak6e995e22013-02-18 19:28:04 +02001863 int i = 0;
1864 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02001865 dma_addr_t addr = 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001866
Imre Deak6e995e22013-02-18 19:28:04 +02001867 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001868 addr = sg_page_iter_dma_address(&sg_iter);
Akash Goel24f3a8c2014-06-17 10:59:42 +05301869 iowrite32(vm->pte_encode(addr, level, true, flags), &gtt_entries[i]);
Imre Deak6e995e22013-02-18 19:28:04 +02001870 i++;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001871 }
1872
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001873 /* XXX: This serves as a posting read to make sure that the PTE has
1874 * actually been updated. There is some concern that even though
1875 * registers and PTEs are within the same BAR that they are potentially
1876 * of NUMA access patterns. Therefore, even with the way we assume
1877 * hardware should work, we must keep this posting read for paranoia.
1878 */
Pavel Machek57007df2014-07-28 13:20:58 +02001879 if (i != 0) {
1880 unsigned long gtt = readl(&gtt_entries[i-1]);
1881 WARN_ON(gtt != vm->pte_encode(addr, level, true, flags));
1882 }
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08001883
1884 /* This next bit makes the above posting read even more important. We
1885 * want to flush the TLBs only after we're certain all the PTE updates
1886 * have finished.
1887 */
1888 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1889 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001890}
1891
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001892static void gen8_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001893 uint64_t start,
1894 uint64_t length,
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001895 bool use_scratch)
1896{
1897 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001898 unsigned first_entry = start >> PAGE_SHIFT;
1899 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001900 gen8_pte_t scratch_pte, __iomem *gtt_base =
1901 (gen8_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001902 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
1903 int i;
1904
1905 if (WARN(num_entries > max_entries,
1906 "First entry = %d; Num entries = %d (max=%d)\n",
1907 first_entry, num_entries, max_entries))
1908 num_entries = max_entries;
1909
1910 scratch_pte = gen8_pte_encode(vm->scratch.addr,
1911 I915_CACHE_LLC,
1912 use_scratch);
1913 for (i = 0; i < num_entries; i++)
1914 gen8_set_pte(&gtt_base[i], scratch_pte);
1915 readl(gtt_base);
1916}
1917
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001918static void gen6_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001919 uint64_t start,
1920 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001921 bool use_scratch)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001922{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001923 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001924 unsigned first_entry = start >> PAGE_SHIFT;
1925 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001926 gen6_pte_t scratch_pte, __iomem *gtt_base =
1927 (gen6_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
Ben Widawskya54c0c22013-01-24 14:45:00 -08001928 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001929 int i;
1930
1931 if (WARN(num_entries > max_entries,
1932 "First entry = %d; Num entries = %d (max=%d)\n",
1933 first_entry, num_entries, max_entries))
1934 num_entries = max_entries;
1935
Akash Goel24f3a8c2014-06-17 10:59:42 +05301936 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, use_scratch, 0);
Ben Widawsky828c7902013-10-16 09:21:30 -07001937
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001938 for (i = 0; i < num_entries; i++)
1939 iowrite32(scratch_pte, &gtt_base[i]);
1940 readl(gtt_base);
1941}
1942
Ben Widawsky6f65e292013-12-06 14:10:56 -08001943
1944static void i915_ggtt_bind_vma(struct i915_vma *vma,
1945 enum i915_cache_level cache_level,
1946 u32 unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001947{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001948 const unsigned long entry = vma->node.start >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001949 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
1950 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
1951
Ben Widawsky6f65e292013-12-06 14:10:56 -08001952 BUG_ON(!i915_is_ggtt(vma->vm));
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00001953 intel_gtt_insert_sg_entries(vma->ggtt_view.pages, entry, flags);
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001954 vma->bound = GLOBAL_BIND;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001955}
1956
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001957static void i915_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001958 uint64_t start,
1959 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001960 bool unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001961{
Ben Widawsky782f1492014-02-20 11:50:33 -08001962 unsigned first_entry = start >> PAGE_SHIFT;
1963 unsigned num_entries = length >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001964 intel_gtt_clear_range(first_entry, num_entries);
1965}
1966
Ben Widawsky6f65e292013-12-06 14:10:56 -08001967static void i915_ggtt_unbind_vma(struct i915_vma *vma)
Chris Wilsond5bd1442011-04-14 06:48:26 +01001968{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001969 const unsigned int first = vma->node.start >> PAGE_SHIFT;
1970 const unsigned int size = vma->obj->base.size >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001971
Ben Widawsky6f65e292013-12-06 14:10:56 -08001972 BUG_ON(!i915_is_ggtt(vma->vm));
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001973 vma->bound = 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001974 intel_gtt_clear_range(first, size);
Chris Wilsond5bd1442011-04-14 06:48:26 +01001975}
1976
Ben Widawsky6f65e292013-12-06 14:10:56 -08001977static void ggtt_bind_vma(struct i915_vma *vma,
1978 enum i915_cache_level cache_level,
1979 u32 flags)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001980{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001981 struct drm_device *dev = vma->vm->dev;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001982 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001983 struct drm_i915_gem_object *obj = vma->obj;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02001984 struct sg_table *pages = obj->pages;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001985
Akash Goel24f3a8c2014-06-17 10:59:42 +05301986 /* Currently applicable only to VLV */
1987 if (obj->gt_ro)
1988 flags |= PTE_READ_ONLY;
1989
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02001990 if (i915_is_ggtt(vma->vm))
1991 pages = vma->ggtt_view.pages;
1992
Ben Widawsky6f65e292013-12-06 14:10:56 -08001993 /* If there is no aliasing PPGTT, or the caller needs a global mapping,
1994 * or we have a global mapping already but the cacheability flags have
1995 * changed, set the global PTEs.
1996 *
1997 * If there is an aliasing PPGTT it is anecdotally faster, so use that
1998 * instead if none of the above hold true.
1999 *
2000 * NB: A global mapping should only be needed for special regions like
2001 * "gtt mappable", SNB errata, or if specified via special execbuf
2002 * flags. At all other times, the GPU will use the aliasing PPGTT.
2003 */
2004 if (!dev_priv->mm.aliasing_ppgtt || flags & GLOBAL_BIND) {
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002005 if (!(vma->bound & GLOBAL_BIND) ||
Ben Widawsky6f65e292013-12-06 14:10:56 -08002006 (cache_level != obj->cache_level)) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002007 vma->vm->insert_entries(vma->vm, pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08002008 vma->node.start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05302009 cache_level, flags);
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002010 vma->bound |= GLOBAL_BIND;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002011 }
2012 }
Daniel Vetter74898d72012-02-15 23:50:22 +01002013
Ben Widawsky6f65e292013-12-06 14:10:56 -08002014 if (dev_priv->mm.aliasing_ppgtt &&
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002015 (!(vma->bound & LOCAL_BIND) ||
Ben Widawsky6f65e292013-12-06 14:10:56 -08002016 (cache_level != obj->cache_level))) {
2017 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002018 appgtt->base.insert_entries(&appgtt->base, pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08002019 vma->node.start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05302020 cache_level, flags);
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002021 vma->bound |= LOCAL_BIND;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002022 }
2023}
2024
2025static void ggtt_unbind_vma(struct i915_vma *vma)
2026{
2027 struct drm_device *dev = vma->vm->dev;
2028 struct drm_i915_private *dev_priv = dev->dev_private;
2029 struct drm_i915_gem_object *obj = vma->obj;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002030
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002031 if (vma->bound & GLOBAL_BIND) {
Ben Widawsky782f1492014-02-20 11:50:33 -08002032 vma->vm->clear_range(vma->vm,
2033 vma->node.start,
2034 obj->base.size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08002035 true);
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002036 vma->bound &= ~GLOBAL_BIND;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002037 }
2038
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002039 if (vma->bound & LOCAL_BIND) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08002040 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
2041 appgtt->base.clear_range(&appgtt->base,
Ben Widawsky782f1492014-02-20 11:50:33 -08002042 vma->node.start,
2043 obj->base.size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08002044 true);
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002045 vma->bound &= ~LOCAL_BIND;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002046 }
Daniel Vetter74163902012-02-15 23:50:21 +01002047}
2048
2049void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
2050{
Ben Widawsky5c042282011-10-17 15:51:55 -07002051 struct drm_device *dev = obj->base.dev;
2052 struct drm_i915_private *dev_priv = dev->dev_private;
2053 bool interruptible;
2054
2055 interruptible = do_idling(dev_priv);
2056
Chris Wilson9da3da62012-06-01 15:20:22 +01002057 if (!obj->has_dma_mapping)
2058 dma_unmap_sg(&dev->pdev->dev,
2059 obj->pages->sgl, obj->pages->nents,
2060 PCI_DMA_BIDIRECTIONAL);
Ben Widawsky5c042282011-10-17 15:51:55 -07002061
2062 undo_idling(dev_priv, interruptible);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002063}
Daniel Vetter644ec022012-03-26 09:45:40 +02002064
Chris Wilson42d6ab42012-07-26 11:49:32 +01002065static void i915_gtt_color_adjust(struct drm_mm_node *node,
2066 unsigned long color,
Thierry Reding440fd522015-01-23 09:05:06 +01002067 u64 *start,
2068 u64 *end)
Chris Wilson42d6ab42012-07-26 11:49:32 +01002069{
2070 if (node->color != color)
2071 *start += 4096;
2072
2073 if (!list_empty(&node->node_list)) {
2074 node = list_entry(node->node_list.next,
2075 struct drm_mm_node,
2076 node_list);
2077 if (node->allocated && node->color != color)
2078 *end -= 4096;
2079 }
2080}
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002081
Daniel Vetterf548c0e2014-11-19 21:40:13 +01002082static int i915_gem_setup_global_gtt(struct drm_device *dev,
2083 unsigned long start,
2084 unsigned long mappable_end,
2085 unsigned long end)
Daniel Vetter644ec022012-03-26 09:45:40 +02002086{
Ben Widawskye78891c2013-01-25 16:41:04 -08002087 /* Let GEM Manage all of the aperture.
2088 *
2089 * However, leave one page at the end still bound to the scratch page.
2090 * There are a number of places where the hardware apparently prefetches
2091 * past the end of the object, and we've seen multiple hangs with the
2092 * GPU head pointer stuck in a batchbuffer bound at the last page of the
2093 * aperture. One page should be enough to keep any prefetching inside
2094 * of the aperture.
2095 */
Ben Widawsky40d749802013-07-31 16:59:59 -07002096 struct drm_i915_private *dev_priv = dev->dev_private;
2097 struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
Chris Wilsoned2f3452012-11-15 11:32:19 +00002098 struct drm_mm_node *entry;
2099 struct drm_i915_gem_object *obj;
2100 unsigned long hole_start, hole_end;
Daniel Vetterfa76da32014-08-06 20:19:54 +02002101 int ret;
Daniel Vetter644ec022012-03-26 09:45:40 +02002102
Ben Widawsky35451cb2013-01-17 12:45:13 -08002103 BUG_ON(mappable_end > end);
2104
Chris Wilsoned2f3452012-11-15 11:32:19 +00002105 /* Subtract the guard page ... */
Ben Widawsky40d749802013-07-31 16:59:59 -07002106 drm_mm_init(&ggtt_vm->mm, start, end - start - PAGE_SIZE);
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002107
2108 dev_priv->gtt.base.start = start;
2109 dev_priv->gtt.base.total = end - start;
2110
2111 if (intel_vgpu_active(dev)) {
2112 ret = intel_vgt_balloon(dev);
2113 if (ret)
2114 return ret;
2115 }
2116
Chris Wilson42d6ab42012-07-26 11:49:32 +01002117 if (!HAS_LLC(dev))
Ben Widawsky93bd8642013-07-16 16:50:06 -07002118 dev_priv->gtt.base.mm.color_adjust = i915_gtt_color_adjust;
Daniel Vetter644ec022012-03-26 09:45:40 +02002119
Chris Wilsoned2f3452012-11-15 11:32:19 +00002120 /* Mark any preallocated objects as occupied */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002121 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawsky40d749802013-07-31 16:59:59 -07002122 struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002123
Ben Widawskyedd41a82013-07-05 14:41:05 -07002124 DRM_DEBUG_KMS("reserving preallocated space: %lx + %zx\n",
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002125 i915_gem_obj_ggtt_offset(obj), obj->base.size);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002126
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002127 WARN_ON(i915_gem_obj_ggtt_bound(obj));
Ben Widawsky40d749802013-07-31 16:59:59 -07002128 ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002129 if (ret) {
2130 DRM_DEBUG_KMS("Reservation failed: %i\n", ret);
2131 return ret;
2132 }
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002133 vma->bound |= GLOBAL_BIND;
Chris Wilsoned2f3452012-11-15 11:32:19 +00002134 }
2135
Chris Wilsoned2f3452012-11-15 11:32:19 +00002136 /* Clear any non-preallocated blocks */
Ben Widawsky40d749802013-07-31 16:59:59 -07002137 drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
Chris Wilsoned2f3452012-11-15 11:32:19 +00002138 DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
2139 hole_start, hole_end);
Ben Widawsky782f1492014-02-20 11:50:33 -08002140 ggtt_vm->clear_range(ggtt_vm, hole_start,
2141 hole_end - hole_start, true);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002142 }
2143
2144 /* And finally clear the reserved guard page */
Ben Widawsky782f1492014-02-20 11:50:33 -08002145 ggtt_vm->clear_range(ggtt_vm, end - PAGE_SIZE, PAGE_SIZE, true);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002146
Daniel Vetterfa76da32014-08-06 20:19:54 +02002147 if (USES_PPGTT(dev) && !USES_FULL_PPGTT(dev)) {
2148 struct i915_hw_ppgtt *ppgtt;
2149
2150 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
2151 if (!ppgtt)
2152 return -ENOMEM;
2153
Michel Thierry4933d512015-03-24 15:46:22 +00002154 ret = __hw_ppgtt_init(dev, ppgtt, true);
2155 if (ret) {
2156 kfree(ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002157 return ret;
Michel Thierry4933d512015-03-24 15:46:22 +00002158 }
Daniel Vetterfa76da32014-08-06 20:19:54 +02002159
2160 dev_priv->mm.aliasing_ppgtt = ppgtt;
2161 }
2162
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002163 return 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002164}
2165
Ben Widawskyd7e50082012-12-18 10:31:25 -08002166void i915_gem_init_global_gtt(struct drm_device *dev)
2167{
2168 struct drm_i915_private *dev_priv = dev->dev_private;
2169 unsigned long gtt_size, mappable_size;
Ben Widawskyd7e50082012-12-18 10:31:25 -08002170
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002171 gtt_size = dev_priv->gtt.base.total;
Ben Widawsky93d18792013-01-17 12:45:17 -08002172 mappable_size = dev_priv->gtt.mappable_end;
Ben Widawskyd7e50082012-12-18 10:31:25 -08002173
Ben Widawskye78891c2013-01-25 16:41:04 -08002174 i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002175}
2176
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002177void i915_global_gtt_cleanup(struct drm_device *dev)
2178{
2179 struct drm_i915_private *dev_priv = dev->dev_private;
2180 struct i915_address_space *vm = &dev_priv->gtt.base;
2181
Daniel Vetter70e32542014-08-06 15:04:57 +02002182 if (dev_priv->mm.aliasing_ppgtt) {
2183 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2184
2185 ppgtt->base.cleanup(&ppgtt->base);
2186 }
2187
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002188 if (drm_mm_initialized(&vm->mm)) {
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002189 if (intel_vgpu_active(dev))
2190 intel_vgt_deballoon();
2191
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002192 drm_mm_takedown(&vm->mm);
2193 list_del(&vm->global_link);
2194 }
2195
2196 vm->cleanup(vm);
2197}
Daniel Vetter70e32542014-08-06 15:04:57 +02002198
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002199static int setup_scratch_page(struct drm_device *dev)
2200{
2201 struct drm_i915_private *dev_priv = dev->dev_private;
2202 struct page *page;
2203 dma_addr_t dma_addr;
2204
2205 page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
2206 if (page == NULL)
2207 return -ENOMEM;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002208 set_pages_uc(page, 1);
2209
2210#ifdef CONFIG_INTEL_IOMMU
2211 dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
2212 PCI_DMA_BIDIRECTIONAL);
2213 if (pci_dma_mapping_error(dev->pdev, dma_addr))
2214 return -EINVAL;
2215#else
2216 dma_addr = page_to_phys(page);
2217#endif
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002218 dev_priv->gtt.base.scratch.page = page;
2219 dev_priv->gtt.base.scratch.addr = dma_addr;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002220
2221 return 0;
2222}
2223
2224static void teardown_scratch_page(struct drm_device *dev)
2225{
2226 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002227 struct page *page = dev_priv->gtt.base.scratch.page;
2228
2229 set_pages_wb(page, 1);
2230 pci_unmap_page(dev->pdev, dev_priv->gtt.base.scratch.addr,
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002231 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002232 __free_page(page);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002233}
2234
2235static inline unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
2236{
2237 snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
2238 snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
2239 return snb_gmch_ctl << 20;
2240}
2241
Ben Widawsky9459d252013-11-03 16:53:55 -08002242static inline unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
2243{
2244 bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
2245 bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
2246 if (bdw_gmch_ctl)
2247 bdw_gmch_ctl = 1 << bdw_gmch_ctl;
Ben Widawsky562d55d2014-05-27 16:53:08 -07002248
2249#ifdef CONFIG_X86_32
2250 /* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
2251 if (bdw_gmch_ctl > 4)
2252 bdw_gmch_ctl = 4;
2253#endif
2254
Ben Widawsky9459d252013-11-03 16:53:55 -08002255 return bdw_gmch_ctl << 20;
2256}
2257
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002258static inline unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
2259{
2260 gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
2261 gmch_ctrl &= SNB_GMCH_GGMS_MASK;
2262
2263 if (gmch_ctrl)
2264 return 1 << (20 + gmch_ctrl);
2265
2266 return 0;
2267}
2268
Ben Widawskybaa09f52013-01-24 13:49:57 -08002269static inline size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002270{
2271 snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
2272 snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
2273 return snb_gmch_ctl << 25; /* 32 MB units */
2274}
2275
Ben Widawsky9459d252013-11-03 16:53:55 -08002276static inline size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
2277{
2278 bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2279 bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
2280 return bdw_gmch_ctl << 25; /* 32 MB units */
2281}
2282
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002283static size_t chv_get_stolen_size(u16 gmch_ctrl)
2284{
2285 gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
2286 gmch_ctrl &= SNB_GMCH_GMS_MASK;
2287
2288 /*
2289 * 0x0 to 0x10: 32MB increments starting at 0MB
2290 * 0x11 to 0x16: 4MB increments starting at 8MB
2291 * 0x17 to 0x1d: 4MB increments start at 36MB
2292 */
2293 if (gmch_ctrl < 0x11)
2294 return gmch_ctrl << 25;
2295 else if (gmch_ctrl < 0x17)
2296 return (gmch_ctrl - 0x11 + 2) << 22;
2297 else
2298 return (gmch_ctrl - 0x17 + 9) << 22;
2299}
2300
Damien Lespiau66375012014-01-09 18:02:46 +00002301static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
2302{
2303 gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2304 gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;
2305
2306 if (gen9_gmch_ctl < 0xf0)
2307 return gen9_gmch_ctl << 25; /* 32 MB units */
2308 else
2309 /* 4MB increments starting at 0xf0 for 4MB */
2310 return (gen9_gmch_ctl - 0xf0 + 1) << 22;
2311}
2312
Ben Widawsky63340132013-11-04 19:32:22 -08002313static int ggtt_probe_common(struct drm_device *dev,
2314 size_t gtt_size)
2315{
2316 struct drm_i915_private *dev_priv = dev->dev_private;
Bjorn Helgaas21c34602013-12-21 10:52:52 -07002317 phys_addr_t gtt_phys_addr;
Ben Widawsky63340132013-11-04 19:32:22 -08002318 int ret;
2319
2320 /* For Modern GENs the PTEs and register space are split in the BAR */
Bjorn Helgaas21c34602013-12-21 10:52:52 -07002321 gtt_phys_addr = pci_resource_start(dev->pdev, 0) +
Ben Widawsky63340132013-11-04 19:32:22 -08002322 (pci_resource_len(dev->pdev, 0) / 2);
2323
Bjorn Helgaas21c34602013-12-21 10:52:52 -07002324 dev_priv->gtt.gsm = ioremap_wc(gtt_phys_addr, gtt_size);
Ben Widawsky63340132013-11-04 19:32:22 -08002325 if (!dev_priv->gtt.gsm) {
2326 DRM_ERROR("Failed to map the gtt page table\n");
2327 return -ENOMEM;
2328 }
2329
2330 ret = setup_scratch_page(dev);
2331 if (ret) {
2332 DRM_ERROR("Scratch setup failed\n");
2333 /* iounmap will also get called at remove, but meh */
2334 iounmap(dev_priv->gtt.gsm);
2335 }
2336
2337 return ret;
2338}
2339
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002340/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
2341 * bits. When using advanced contexts each context stores its own PAT, but
2342 * writing this data shouldn't be harmful even in those cases. */
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002343static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002344{
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002345 uint64_t pat;
2346
2347 pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC) | /* for normal objects, no eLLC */
2348 GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
2349 GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
2350 GEN8_PPAT(3, GEN8_PPAT_UC) | /* Uncached objects, mostly for scanout */
2351 GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
2352 GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
2353 GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
2354 GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
2355
Rodrigo Vivid6a8b722014-11-05 16:56:36 -08002356 if (!USES_PPGTT(dev_priv->dev))
2357 /* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
2358 * so RTL will always use the value corresponding to
2359 * pat_sel = 000".
2360 * So let's disable cache for GGTT to avoid screen corruptions.
2361 * MOCS still can be used though.
2362 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
2363 * before this patch, i.e. the same uncached + snooping access
2364 * like on gen6/7 seems to be in effect.
2365 * - So this just fixes blitter/render access. Again it looks
2366 * like it's not just uncached access, but uncached + snooping.
2367 * So we can still hold onto all our assumptions wrt cpu
2368 * clflushing on LLC machines.
2369 */
2370 pat = GEN8_PPAT(0, GEN8_PPAT_UC);
2371
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002372 /* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
2373 * write would work. */
2374 I915_WRITE(GEN8_PRIVATE_PAT, pat);
2375 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
2376}
2377
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002378static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
2379{
2380 uint64_t pat;
2381
2382 /*
2383 * Map WB on BDW to snooped on CHV.
2384 *
2385 * Only the snoop bit has meaning for CHV, the rest is
2386 * ignored.
2387 *
Ville Syrjäläcf3d2622014-11-14 21:02:44 +02002388 * The hardware will never snoop for certain types of accesses:
2389 * - CPU GTT (GMADR->GGTT->no snoop->memory)
2390 * - PPGTT page tables
2391 * - some other special cycles
2392 *
2393 * As with BDW, we also need to consider the following for GT accesses:
2394 * "For GGTT, there is NO pat_sel[2:0] from the entry,
2395 * so RTL will always use the value corresponding to
2396 * pat_sel = 000".
2397 * Which means we must set the snoop bit in PAT entry 0
2398 * in order to keep the global status page working.
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002399 */
2400 pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
2401 GEN8_PPAT(1, 0) |
2402 GEN8_PPAT(2, 0) |
2403 GEN8_PPAT(3, 0) |
2404 GEN8_PPAT(4, CHV_PPAT_SNOOP) |
2405 GEN8_PPAT(5, CHV_PPAT_SNOOP) |
2406 GEN8_PPAT(6, CHV_PPAT_SNOOP) |
2407 GEN8_PPAT(7, CHV_PPAT_SNOOP);
2408
2409 I915_WRITE(GEN8_PRIVATE_PAT, pat);
2410 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
2411}
2412
Ben Widawsky63340132013-11-04 19:32:22 -08002413static int gen8_gmch_probe(struct drm_device *dev,
2414 size_t *gtt_total,
2415 size_t *stolen,
2416 phys_addr_t *mappable_base,
2417 unsigned long *mappable_end)
2418{
2419 struct drm_i915_private *dev_priv = dev->dev_private;
2420 unsigned int gtt_size;
2421 u16 snb_gmch_ctl;
2422 int ret;
2423
2424 /* TODO: We're not aware of mappable constraints on gen8 yet */
2425 *mappable_base = pci_resource_start(dev->pdev, 2);
2426 *mappable_end = pci_resource_len(dev->pdev, 2);
2427
2428 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
2429 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));
2430
2431 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
2432
Damien Lespiau66375012014-01-09 18:02:46 +00002433 if (INTEL_INFO(dev)->gen >= 9) {
2434 *stolen = gen9_get_stolen_size(snb_gmch_ctl);
2435 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
2436 } else if (IS_CHERRYVIEW(dev)) {
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002437 *stolen = chv_get_stolen_size(snb_gmch_ctl);
2438 gtt_size = chv_get_total_gtt_size(snb_gmch_ctl);
2439 } else {
2440 *stolen = gen8_get_stolen_size(snb_gmch_ctl);
2441 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
2442 }
Ben Widawsky63340132013-11-04 19:32:22 -08002443
Michel Thierry07749ef2015-03-16 16:00:54 +00002444 *gtt_total = (gtt_size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
Ben Widawsky63340132013-11-04 19:32:22 -08002445
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002446 if (IS_CHERRYVIEW(dev))
2447 chv_setup_private_ppat(dev_priv);
2448 else
2449 bdw_setup_private_ppat(dev_priv);
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002450
Ben Widawsky63340132013-11-04 19:32:22 -08002451 ret = ggtt_probe_common(dev, gtt_size);
2452
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002453 dev_priv->gtt.base.clear_range = gen8_ggtt_clear_range;
2454 dev_priv->gtt.base.insert_entries = gen8_ggtt_insert_entries;
Ben Widawsky63340132013-11-04 19:32:22 -08002455
2456 return ret;
2457}
2458
Ben Widawskybaa09f52013-01-24 13:49:57 -08002459static int gen6_gmch_probe(struct drm_device *dev,
2460 size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08002461 size_t *stolen,
2462 phys_addr_t *mappable_base,
2463 unsigned long *mappable_end)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002464{
2465 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002466 unsigned int gtt_size;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002467 u16 snb_gmch_ctl;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002468 int ret;
2469
Ben Widawsky41907dd2013-02-08 11:32:47 -08002470 *mappable_base = pci_resource_start(dev->pdev, 2);
2471 *mappable_end = pci_resource_len(dev->pdev, 2);
2472
Ben Widawskybaa09f52013-01-24 13:49:57 -08002473 /* 64/512MB is the current min/max we actually know of, but this is just
2474 * a coarse sanity check.
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002475 */
Ben Widawsky41907dd2013-02-08 11:32:47 -08002476 if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
Ben Widawskybaa09f52013-01-24 13:49:57 -08002477 DRM_ERROR("Unknown GMADR size (%lx)\n",
2478 dev_priv->gtt.mappable_end);
2479 return -ENXIO;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002480 }
2481
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002482 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
2483 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
Ben Widawskybaa09f52013-01-24 13:49:57 -08002484 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002485
Ben Widawskyc4ae25e2013-05-01 11:00:34 -07002486 *stolen = gen6_get_stolen_size(snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002487
Ben Widawsky63340132013-11-04 19:32:22 -08002488 gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
Michel Thierry07749ef2015-03-16 16:00:54 +00002489 *gtt_total = (gtt_size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002490
Ben Widawsky63340132013-11-04 19:32:22 -08002491 ret = ggtt_probe_common(dev, gtt_size);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002492
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002493 dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
2494 dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002495
2496 return ret;
2497}
2498
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002499static void gen6_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002500{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002501
2502 struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
Ben Widawsky5ed16782013-11-25 09:54:43 -08002503
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002504 iounmap(gtt->gsm);
2505 teardown_scratch_page(vm->dev);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002506}
2507
2508static int i915_gmch_probe(struct drm_device *dev,
2509 size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08002510 size_t *stolen,
2511 phys_addr_t *mappable_base,
2512 unsigned long *mappable_end)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002513{
2514 struct drm_i915_private *dev_priv = dev->dev_private;
2515 int ret;
2516
Ben Widawskybaa09f52013-01-24 13:49:57 -08002517 ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
2518 if (!ret) {
2519 DRM_ERROR("failed to set up gmch\n");
2520 return -EIO;
2521 }
2522
Ben Widawsky41907dd2013-02-08 11:32:47 -08002523 intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002524
2525 dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002526 dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002527
Chris Wilsonc0a7f812013-12-30 12:16:15 +00002528 if (unlikely(dev_priv->gtt.do_idle_maps))
2529 DRM_INFO("applying Ironlake quirks for intel_iommu\n");
2530
Ben Widawskybaa09f52013-01-24 13:49:57 -08002531 return 0;
2532}
2533
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002534static void i915_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002535{
2536 intel_gmch_remove();
2537}
2538
2539int i915_gem_gtt_init(struct drm_device *dev)
2540{
2541 struct drm_i915_private *dev_priv = dev->dev_private;
2542 struct i915_gtt *gtt = &dev_priv->gtt;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002543 int ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002544
Ben Widawskybaa09f52013-01-24 13:49:57 -08002545 if (INTEL_INFO(dev)->gen <= 5) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002546 gtt->gtt_probe = i915_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002547 gtt->base.cleanup = i915_gmch_remove;
Ben Widawsky63340132013-11-04 19:32:22 -08002548 } else if (INTEL_INFO(dev)->gen < 8) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002549 gtt->gtt_probe = gen6_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002550 gtt->base.cleanup = gen6_gmch_remove;
Ben Widawsky4d15c142013-07-04 11:02:06 -07002551 if (IS_HASWELL(dev) && dev_priv->ellc_size)
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002552 gtt->base.pte_encode = iris_pte_encode;
Ben Widawsky4d15c142013-07-04 11:02:06 -07002553 else if (IS_HASWELL(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002554 gtt->base.pte_encode = hsw_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002555 else if (IS_VALLEYVIEW(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002556 gtt->base.pte_encode = byt_pte_encode;
Chris Wilson350ec882013-08-06 13:17:02 +01002557 else if (INTEL_INFO(dev)->gen >= 7)
2558 gtt->base.pte_encode = ivb_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002559 else
Chris Wilson350ec882013-08-06 13:17:02 +01002560 gtt->base.pte_encode = snb_pte_encode;
Ben Widawsky63340132013-11-04 19:32:22 -08002561 } else {
2562 dev_priv->gtt.gtt_probe = gen8_gmch_probe;
2563 dev_priv->gtt.base.cleanup = gen6_gmch_remove;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002564 }
2565
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002566 ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002567 &gtt->mappable_base, &gtt->mappable_end);
Ben Widawskya54c0c22013-01-24 14:45:00 -08002568 if (ret)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002569 return ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002570
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002571 gtt->base.dev = dev;
2572
Ben Widawskybaa09f52013-01-24 13:49:57 -08002573 /* GMADR is the PCI mmio aperture into the global GTT. */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002574 DRM_INFO("Memory usable by graphics device = %zdM\n",
2575 gtt->base.total >> 20);
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002576 DRM_DEBUG_DRIVER("GMADR size = %ldM\n", gtt->mappable_end >> 20);
2577 DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
Daniel Vetter5db6c732014-03-31 16:23:04 +02002578#ifdef CONFIG_INTEL_IOMMU
2579 if (intel_iommu_gfx_mapped)
2580 DRM_INFO("VT-d active for gfx access\n");
2581#endif
Daniel Vettercfa7c862014-04-29 11:53:58 +02002582 /*
2583 * i915.enable_ppgtt is read-only, so do an early pass to validate the
2584 * user's requested state against the hardware/driver capabilities. We
2585 * do this now so that we can print out any log messages once rather
2586 * than every time we check intel_enable_ppgtt().
2587 */
2588 i915.enable_ppgtt = sanitize_enable_ppgtt(dev, i915.enable_ppgtt);
2589 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002590
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002591 return 0;
Daniel Vetter644ec022012-03-26 09:45:40 +02002592}
Ben Widawsky6f65e292013-12-06 14:10:56 -08002593
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002594static struct i915_vma *
2595__i915_gem_vma_create(struct drm_i915_gem_object *obj,
2596 struct i915_address_space *vm,
2597 const struct i915_ggtt_view *ggtt_view)
Ben Widawsky6f65e292013-12-06 14:10:56 -08002598{
Dan Carpenterdabde5c2015-03-18 11:21:58 +03002599 struct i915_vma *vma;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002600
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002601 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
2602 return ERR_PTR(-EINVAL);
Dan Carpenterdabde5c2015-03-18 11:21:58 +03002603 vma = kzalloc(sizeof(*vma), GFP_KERNEL);
2604 if (vma == NULL)
2605 return ERR_PTR(-ENOMEM);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002606
Ben Widawsky6f65e292013-12-06 14:10:56 -08002607 INIT_LIST_HEAD(&vma->vma_link);
2608 INIT_LIST_HEAD(&vma->mm_list);
2609 INIT_LIST_HEAD(&vma->exec_list);
2610 vma->vm = vm;
2611 vma->obj = obj;
2612
Rodrigo Vivib1252bc2014-12-03 04:55:29 -08002613 if (INTEL_INFO(vm->dev)->gen >= 6) {
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002614 if (i915_is_ggtt(vm)) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002615 vma->ggtt_view = *ggtt_view;
2616
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002617 vma->unbind_vma = ggtt_unbind_vma;
2618 vma->bind_vma = ggtt_bind_vma;
2619 } else {
2620 vma->unbind_vma = ppgtt_unbind_vma;
2621 vma->bind_vma = ppgtt_bind_vma;
2622 }
Rodrigo Vivib1252bc2014-12-03 04:55:29 -08002623 } else {
Ben Widawsky6f65e292013-12-06 14:10:56 -08002624 BUG_ON(!i915_is_ggtt(vm));
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002625 vma->ggtt_view = *ggtt_view;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002626 vma->unbind_vma = i915_ggtt_unbind_vma;
2627 vma->bind_vma = i915_ggtt_bind_vma;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002628 }
2629
Tvrtko Ursulinf7635662014-12-03 14:59:24 +00002630 list_add_tail(&vma->vma_link, &obj->vma_list);
2631 if (!i915_is_ggtt(vm))
Michel Thierrye07f0552014-08-19 15:49:41 +01002632 i915_ppgtt_get(i915_vm_to_ppgtt(vm));
Ben Widawsky6f65e292013-12-06 14:10:56 -08002633
2634 return vma;
2635}
2636
2637struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002638i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2639 struct i915_address_space *vm)
Ben Widawsky6f65e292013-12-06 14:10:56 -08002640{
2641 struct i915_vma *vma;
2642
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002643 vma = i915_gem_obj_to_vma(obj, vm);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002644 if (!vma)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002645 vma = __i915_gem_vma_create(obj, vm,
2646 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002647
2648 return vma;
2649}
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002650
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002651struct i915_vma *
2652i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
2653 const struct i915_ggtt_view *view)
2654{
2655 struct i915_address_space *ggtt = i915_obj_to_ggtt(obj);
2656 struct i915_vma *vma;
2657
2658 if (WARN_ON(!view))
2659 return ERR_PTR(-EINVAL);
2660
2661 vma = i915_gem_obj_to_ggtt_view(obj, view);
2662
2663 if (IS_ERR(vma))
2664 return vma;
2665
2666 if (!vma)
2667 vma = __i915_gem_vma_create(obj, ggtt, view);
2668
2669 return vma;
2670
2671}
2672
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002673static void
2674rotate_pages(dma_addr_t *in, unsigned int width, unsigned int height,
2675 struct sg_table *st)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002676{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002677 unsigned int column, row;
2678 unsigned int src_idx;
2679 struct scatterlist *sg = st->sgl;
2680
2681 st->nents = 0;
2682
2683 for (column = 0; column < width; column++) {
2684 src_idx = width * (height - 1) + column;
2685 for (row = 0; row < height; row++) {
2686 st->nents++;
2687 /* We don't need the pages, but need to initialize
2688 * the entries so the sg list can be happily traversed.
2689 * The only thing we need are DMA addresses.
2690 */
2691 sg_set_page(sg, NULL, PAGE_SIZE, 0);
2692 sg_dma_address(sg) = in[src_idx];
2693 sg_dma_len(sg) = PAGE_SIZE;
2694 sg = sg_next(sg);
2695 src_idx -= width;
2696 }
2697 }
2698}
2699
2700static struct sg_table *
2701intel_rotate_fb_obj_pages(struct i915_ggtt_view *ggtt_view,
2702 struct drm_i915_gem_object *obj)
2703{
2704 struct drm_device *dev = obj->base.dev;
2705 struct intel_rotation_info *rot_info = &ggtt_view->rotation_info;
2706 unsigned long size, pages, rot_pages;
2707 struct sg_page_iter sg_iter;
2708 unsigned long i;
2709 dma_addr_t *page_addr_list;
2710 struct sg_table *st;
2711 unsigned int tile_pitch, tile_height;
2712 unsigned int width_pages, height_pages;
Tvrtko Ursulin1d00dad2015-03-25 10:15:26 +00002713 int ret = -ENOMEM;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002714
2715 pages = obj->base.size / PAGE_SIZE;
2716
2717 /* Calculate tiling geometry. */
2718 tile_height = intel_tile_height(dev, rot_info->pixel_format,
2719 rot_info->fb_modifier);
2720 tile_pitch = PAGE_SIZE / tile_height;
2721 width_pages = DIV_ROUND_UP(rot_info->pitch, tile_pitch);
2722 height_pages = DIV_ROUND_UP(rot_info->height, tile_height);
2723 rot_pages = width_pages * height_pages;
2724 size = rot_pages * PAGE_SIZE;
2725
2726 /* Allocate a temporary list of source pages for random access. */
2727 page_addr_list = drm_malloc_ab(pages, sizeof(dma_addr_t));
2728 if (!page_addr_list)
2729 return ERR_PTR(ret);
2730
2731 /* Allocate target SG list. */
2732 st = kmalloc(sizeof(*st), GFP_KERNEL);
2733 if (!st)
2734 goto err_st_alloc;
2735
2736 ret = sg_alloc_table(st, rot_pages, GFP_KERNEL);
2737 if (ret)
2738 goto err_sg_alloc;
2739
2740 /* Populate source page list from the object. */
2741 i = 0;
2742 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
2743 page_addr_list[i] = sg_page_iter_dma_address(&sg_iter);
2744 i++;
2745 }
2746
2747 /* Rotate the pages. */
2748 rotate_pages(page_addr_list, width_pages, height_pages, st);
2749
2750 DRM_DEBUG_KMS(
2751 "Created rotated page mapping for object size %lu (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %lu pages).\n",
2752 size, rot_info->pitch, rot_info->height,
2753 rot_info->pixel_format, width_pages, height_pages,
2754 rot_pages);
2755
2756 drm_free_large(page_addr_list);
2757
2758 return st;
2759
2760err_sg_alloc:
2761 kfree(st);
2762err_st_alloc:
2763 drm_free_large(page_addr_list);
2764
2765 DRM_DEBUG_KMS(
2766 "Failed to create rotated mapping for object size %lu! (%d) (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %lu pages)\n",
2767 size, ret, rot_info->pitch, rot_info->height,
2768 rot_info->pixel_format, width_pages, height_pages,
2769 rot_pages);
2770 return ERR_PTR(ret);
2771}
2772
2773static inline int
2774i915_get_ggtt_vma_pages(struct i915_vma *vma)
2775{
2776 int ret = 0;
2777
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002778 if (vma->ggtt_view.pages)
2779 return 0;
2780
2781 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
2782 vma->ggtt_view.pages = vma->obj->pages;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002783 else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
2784 vma->ggtt_view.pages =
2785 intel_rotate_fb_obj_pages(&vma->ggtt_view, vma->obj);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002786 else
2787 WARN_ONCE(1, "GGTT view %u not implemented!\n",
2788 vma->ggtt_view.type);
2789
2790 if (!vma->ggtt_view.pages) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002791 DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002792 vma->ggtt_view.type);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002793 ret = -EINVAL;
2794 } else if (IS_ERR(vma->ggtt_view.pages)) {
2795 ret = PTR_ERR(vma->ggtt_view.pages);
2796 vma->ggtt_view.pages = NULL;
2797 DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
2798 vma->ggtt_view.type, ret);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002799 }
2800
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002801 return ret;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002802}
2803
2804/**
2805 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
2806 * @vma: VMA to map
2807 * @cache_level: mapping cache level
2808 * @flags: flags like global or local mapping
2809 *
2810 * DMA addresses are taken from the scatter-gather table of this object (or of
2811 * this VMA in case of non-default GGTT views) and PTE entries set up.
2812 * Note that DMA addresses are also the only part of the SG table we care about.
2813 */
2814int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2815 u32 flags)
2816{
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002817 if (i915_is_ggtt(vma->vm)) {
2818 int ret = i915_get_ggtt_vma_pages(vma);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002819
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002820 if (ret)
2821 return ret;
2822 }
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002823
2824 vma->bind_vma(vma, cache_level, flags);
2825
2826 return 0;
2827}