blob: 8d03eb6adcfdedb6e68d42750825c433b1b364c4 [file] [log] [blame]
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001/*
2 * linux/drivers/video/omap2/dss/dsi.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#define DSS_SUBSYS_NAME "DSI"
21
22#include <linux/kernel.h>
23#include <linux/io.h>
24#include <linux/clk.h>
25#include <linux/device.h>
26#include <linux/err.h>
27#include <linux/interrupt.h>
28#include <linux/delay.h>
29#include <linux/mutex.h>
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +020030#include <linux/semaphore.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020031#include <linux/seq_file.h>
32#include <linux/platform_device.h>
33#include <linux/regulator/consumer.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020034#include <linux/wait.h>
Tomi Valkeinen18946f62010-01-12 14:16:41 +020035#include <linux/workqueue.h>
Tomi Valkeinen40885ab2010-07-28 15:53:38 +030036#include <linux/sched.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020037
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030038#include <video/omapdss.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020039#include <plat/clock.h>
40
41#include "dss.h"
Archit Taneja819d8072011-03-01 11:54:00 +053042#include "dss_features.h"
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020043
44/*#define VERBOSE_IRQ*/
45#define DSI_CATCH_MISSING_TE
46
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020047struct dsi_reg { u16 idx; };
48
49#define DSI_REG(idx) ((const struct dsi_reg) { idx })
50
51#define DSI_SZ_REGS SZ_1K
52/* DSI Protocol Engine */
53
54#define DSI_REVISION DSI_REG(0x0000)
55#define DSI_SYSCONFIG DSI_REG(0x0010)
56#define DSI_SYSSTATUS DSI_REG(0x0014)
57#define DSI_IRQSTATUS DSI_REG(0x0018)
58#define DSI_IRQENABLE DSI_REG(0x001C)
59#define DSI_CTRL DSI_REG(0x0040)
60#define DSI_COMPLEXIO_CFG1 DSI_REG(0x0048)
61#define DSI_COMPLEXIO_IRQ_STATUS DSI_REG(0x004C)
62#define DSI_COMPLEXIO_IRQ_ENABLE DSI_REG(0x0050)
63#define DSI_CLK_CTRL DSI_REG(0x0054)
64#define DSI_TIMING1 DSI_REG(0x0058)
65#define DSI_TIMING2 DSI_REG(0x005C)
66#define DSI_VM_TIMING1 DSI_REG(0x0060)
67#define DSI_VM_TIMING2 DSI_REG(0x0064)
68#define DSI_VM_TIMING3 DSI_REG(0x0068)
69#define DSI_CLK_TIMING DSI_REG(0x006C)
70#define DSI_TX_FIFO_VC_SIZE DSI_REG(0x0070)
71#define DSI_RX_FIFO_VC_SIZE DSI_REG(0x0074)
72#define DSI_COMPLEXIO_CFG2 DSI_REG(0x0078)
73#define DSI_RX_FIFO_VC_FULLNESS DSI_REG(0x007C)
74#define DSI_VM_TIMING4 DSI_REG(0x0080)
75#define DSI_TX_FIFO_VC_EMPTINESS DSI_REG(0x0084)
76#define DSI_VM_TIMING5 DSI_REG(0x0088)
77#define DSI_VM_TIMING6 DSI_REG(0x008C)
78#define DSI_VM_TIMING7 DSI_REG(0x0090)
79#define DSI_STOPCLK_TIMING DSI_REG(0x0094)
80#define DSI_VC_CTRL(n) DSI_REG(0x0100 + (n * 0x20))
81#define DSI_VC_TE(n) DSI_REG(0x0104 + (n * 0x20))
82#define DSI_VC_LONG_PACKET_HEADER(n) DSI_REG(0x0108 + (n * 0x20))
83#define DSI_VC_LONG_PACKET_PAYLOAD(n) DSI_REG(0x010C + (n * 0x20))
84#define DSI_VC_SHORT_PACKET_HEADER(n) DSI_REG(0x0110 + (n * 0x20))
85#define DSI_VC_IRQSTATUS(n) DSI_REG(0x0118 + (n * 0x20))
86#define DSI_VC_IRQENABLE(n) DSI_REG(0x011C + (n * 0x20))
87
88/* DSIPHY_SCP */
89
90#define DSI_DSIPHY_CFG0 DSI_REG(0x200 + 0x0000)
91#define DSI_DSIPHY_CFG1 DSI_REG(0x200 + 0x0004)
92#define DSI_DSIPHY_CFG2 DSI_REG(0x200 + 0x0008)
93#define DSI_DSIPHY_CFG5 DSI_REG(0x200 + 0x0014)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +030094#define DSI_DSIPHY_CFG10 DSI_REG(0x200 + 0x0028)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020095
96/* DSI_PLL_CTRL_SCP */
97
98#define DSI_PLL_CONTROL DSI_REG(0x300 + 0x0000)
99#define DSI_PLL_STATUS DSI_REG(0x300 + 0x0004)
100#define DSI_PLL_GO DSI_REG(0x300 + 0x0008)
101#define DSI_PLL_CONFIGURATION1 DSI_REG(0x300 + 0x000C)
102#define DSI_PLL_CONFIGURATION2 DSI_REG(0x300 + 0x0010)
103
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530104#define REG_GET(dsidev, idx, start, end) \
105 FLD_GET(dsi_read_reg(dsidev, idx), start, end)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200106
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530107#define REG_FLD_MOD(dsidev, idx, val, start, end) \
108 dsi_write_reg(dsidev, idx, FLD_MOD(dsi_read_reg(dsidev, idx), val, start, end))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200109
110/* Global interrupts */
111#define DSI_IRQ_VC0 (1 << 0)
112#define DSI_IRQ_VC1 (1 << 1)
113#define DSI_IRQ_VC2 (1 << 2)
114#define DSI_IRQ_VC3 (1 << 3)
115#define DSI_IRQ_WAKEUP (1 << 4)
116#define DSI_IRQ_RESYNC (1 << 5)
117#define DSI_IRQ_PLL_LOCK (1 << 7)
118#define DSI_IRQ_PLL_UNLOCK (1 << 8)
119#define DSI_IRQ_PLL_RECALL (1 << 9)
120#define DSI_IRQ_COMPLEXIO_ERR (1 << 10)
121#define DSI_IRQ_HS_TX_TIMEOUT (1 << 14)
122#define DSI_IRQ_LP_RX_TIMEOUT (1 << 15)
123#define DSI_IRQ_TE_TRIGGER (1 << 16)
124#define DSI_IRQ_ACK_TRIGGER (1 << 17)
125#define DSI_IRQ_SYNC_LOST (1 << 18)
126#define DSI_IRQ_LDO_POWER_GOOD (1 << 19)
127#define DSI_IRQ_TA_TIMEOUT (1 << 20)
128#define DSI_IRQ_ERROR_MASK \
129 (DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
130 DSI_IRQ_TA_TIMEOUT)
131#define DSI_IRQ_CHANNEL_MASK 0xf
132
133/* Virtual channel interrupts */
134#define DSI_VC_IRQ_CS (1 << 0)
135#define DSI_VC_IRQ_ECC_CORR (1 << 1)
136#define DSI_VC_IRQ_PACKET_SENT (1 << 2)
137#define DSI_VC_IRQ_FIFO_TX_OVF (1 << 3)
138#define DSI_VC_IRQ_FIFO_RX_OVF (1 << 4)
139#define DSI_VC_IRQ_BTA (1 << 5)
140#define DSI_VC_IRQ_ECC_NO_CORR (1 << 6)
141#define DSI_VC_IRQ_FIFO_TX_UDF (1 << 7)
142#define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
143#define DSI_VC_IRQ_ERROR_MASK \
144 (DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
145 DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
146 DSI_VC_IRQ_FIFO_TX_UDF)
147
148/* ComplexIO interrupts */
149#define DSI_CIO_IRQ_ERRSYNCESC1 (1 << 0)
150#define DSI_CIO_IRQ_ERRSYNCESC2 (1 << 1)
151#define DSI_CIO_IRQ_ERRSYNCESC3 (1 << 2)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200152#define DSI_CIO_IRQ_ERRSYNCESC4 (1 << 3)
153#define DSI_CIO_IRQ_ERRSYNCESC5 (1 << 4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200154#define DSI_CIO_IRQ_ERRESC1 (1 << 5)
155#define DSI_CIO_IRQ_ERRESC2 (1 << 6)
156#define DSI_CIO_IRQ_ERRESC3 (1 << 7)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200157#define DSI_CIO_IRQ_ERRESC4 (1 << 8)
158#define DSI_CIO_IRQ_ERRESC5 (1 << 9)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200159#define DSI_CIO_IRQ_ERRCONTROL1 (1 << 10)
160#define DSI_CIO_IRQ_ERRCONTROL2 (1 << 11)
161#define DSI_CIO_IRQ_ERRCONTROL3 (1 << 12)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200162#define DSI_CIO_IRQ_ERRCONTROL4 (1 << 13)
163#define DSI_CIO_IRQ_ERRCONTROL5 (1 << 14)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200164#define DSI_CIO_IRQ_STATEULPS1 (1 << 15)
165#define DSI_CIO_IRQ_STATEULPS2 (1 << 16)
166#define DSI_CIO_IRQ_STATEULPS3 (1 << 17)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200167#define DSI_CIO_IRQ_STATEULPS4 (1 << 18)
168#define DSI_CIO_IRQ_STATEULPS5 (1 << 19)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200169#define DSI_CIO_IRQ_ERRCONTENTIONLP0_1 (1 << 20)
170#define DSI_CIO_IRQ_ERRCONTENTIONLP1_1 (1 << 21)
171#define DSI_CIO_IRQ_ERRCONTENTIONLP0_2 (1 << 22)
172#define DSI_CIO_IRQ_ERRCONTENTIONLP1_2 (1 << 23)
173#define DSI_CIO_IRQ_ERRCONTENTIONLP0_3 (1 << 24)
174#define DSI_CIO_IRQ_ERRCONTENTIONLP1_3 (1 << 25)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200175#define DSI_CIO_IRQ_ERRCONTENTIONLP0_4 (1 << 26)
176#define DSI_CIO_IRQ_ERRCONTENTIONLP1_4 (1 << 27)
177#define DSI_CIO_IRQ_ERRCONTENTIONLP0_5 (1 << 28)
178#define DSI_CIO_IRQ_ERRCONTENTIONLP1_5 (1 << 29)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200179#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0 (1 << 30)
180#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1 (1 << 31)
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300181#define DSI_CIO_IRQ_ERROR_MASK \
182 (DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200183 DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRSYNCESC4 | \
184 DSI_CIO_IRQ_ERRSYNCESC5 | \
185 DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
186 DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRESC4 | \
187 DSI_CIO_IRQ_ERRESC5 | \
188 DSI_CIO_IRQ_ERRCONTROL1 | DSI_CIO_IRQ_ERRCONTROL2 | \
189 DSI_CIO_IRQ_ERRCONTROL3 | DSI_CIO_IRQ_ERRCONTROL4 | \
190 DSI_CIO_IRQ_ERRCONTROL5 | \
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300191 DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
192 DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200193 DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3 | \
194 DSI_CIO_IRQ_ERRCONTENTIONLP0_4 | DSI_CIO_IRQ_ERRCONTENTIONLP1_4 | \
195 DSI_CIO_IRQ_ERRCONTENTIONLP0_5 | DSI_CIO_IRQ_ERRCONTENTIONLP1_5)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200196
197#define DSI_DT_DCS_SHORT_WRITE_0 0x05
198#define DSI_DT_DCS_SHORT_WRITE_1 0x15
199#define DSI_DT_DCS_READ 0x06
200#define DSI_DT_SET_MAX_RET_PKG_SIZE 0x37
201#define DSI_DT_NULL_PACKET 0x09
202#define DSI_DT_DCS_LONG_WRITE 0x39
203
204#define DSI_DT_RX_ACK_WITH_ERR 0x02
205#define DSI_DT_RX_DCS_LONG_READ 0x1c
206#define DSI_DT_RX_SHORT_READ_1 0x21
207#define DSI_DT_RX_SHORT_READ_2 0x22
208
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200209typedef void (*omap_dsi_isr_t) (void *arg, u32 mask);
210
211#define DSI_MAX_NR_ISRS 2
212
213struct dsi_isr_data {
214 omap_dsi_isr_t isr;
215 void *arg;
216 u32 mask;
217};
218
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200219enum fifo_size {
220 DSI_FIFO_SIZE_0 = 0,
221 DSI_FIFO_SIZE_32 = 1,
222 DSI_FIFO_SIZE_64 = 2,
223 DSI_FIFO_SIZE_96 = 3,
224 DSI_FIFO_SIZE_128 = 4,
225};
226
227enum dsi_vc_mode {
228 DSI_VC_MODE_L4 = 0,
229 DSI_VC_MODE_VP,
230};
231
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +0300232enum dsi_lane {
233 DSI_CLK_P = 1 << 0,
234 DSI_CLK_N = 1 << 1,
235 DSI_DATA1_P = 1 << 2,
236 DSI_DATA1_N = 1 << 3,
237 DSI_DATA2_P = 1 << 4,
238 DSI_DATA2_N = 1 << 5,
239};
240
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200241struct dsi_update_region {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200242 u16 x, y, w, h;
243 struct omap_dss_device *device;
244};
245
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200246struct dsi_irq_stats {
247 unsigned long last_reset;
248 unsigned irq_count;
249 unsigned dsi_irqs[32];
250 unsigned vc_irqs[4][32];
251 unsigned cio_irqs[32];
252};
253
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200254struct dsi_isr_tables {
255 struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS];
256 struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS];
257 struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS];
258};
259
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530260static struct dsi_data {
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000261 struct platform_device *pdev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200262 void __iomem *base;
archit tanejaaffe3602011-02-23 08:41:03 +0000263 int irq;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200264
Tomi Valkeinend1f58572010-07-30 11:57:57 +0300265 void (*dsi_mux_pads)(bool enable);
266
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200267 struct dsi_clock_info current_cinfo;
268
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +0300269 bool vdds_dsi_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200270 struct regulator *vdds_dsi_reg;
271
272 struct {
273 enum dsi_vc_mode mode;
274 struct omap_dss_device *dssdev;
275 enum fifo_size fifo_size;
Archit Taneja5ee3c142011-03-02 12:35:53 +0530276 int vc_id;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200277 } vc[4];
278
279 struct mutex lock;
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200280 struct semaphore bus_lock;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200281
282 unsigned pll_locked;
283
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200284 spinlock_t irq_lock;
285 struct dsi_isr_tables isr_tables;
286 /* space for a copy used by the interrupt handler */
287 struct dsi_isr_tables isr_tables_copy;
288
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200289 int update_channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200290 struct dsi_update_region update_region;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200291
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200292 bool te_enabled;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +0300293 bool ulps_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200294
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +0300295 struct workqueue_struct *workqueue;
296
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200297 void (*framedone_callback)(int, void *);
298 void *framedone_data;
299
300 struct delayed_work framedone_timeout_work;
301
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200302#ifdef DSI_CATCH_MISSING_TE
303 struct timer_list te_timer;
304#endif
305
306 unsigned long cache_req_pck;
307 unsigned long cache_clk_freq;
308 struct dsi_clock_info cache_cinfo;
309
310 u32 errors;
311 spinlock_t errors_lock;
312#ifdef DEBUG
313 ktime_t perf_setup_time;
314 ktime_t perf_start_time;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200315#endif
316 int debug_read;
317 int debug_write;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200318
319#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
320 spinlock_t irq_stats_lock;
321 struct dsi_irq_stats irq_stats;
322#endif
Taneja, Archit49641112011-03-14 23:28:23 -0500323 /* DSI PLL Parameter Ranges */
324 unsigned long regm_max, regn_max;
325 unsigned long regm_dispc_max, regm_dsi_max;
326 unsigned long fint_min, fint_max;
327 unsigned long lpdiv_max;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300328
329 unsigned scp_clk_refcount;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200330} dsi;
331
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530332static struct platform_device *dsi_pdev_map[MAX_NUM_DSI];
333
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200334#ifdef DEBUG
335static unsigned int dsi_perf;
336module_param_named(dsi_perf, dsi_perf, bool, 0644);
337#endif
338
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530339static inline struct platform_device *dsi_get_dsidev_from_dssdev(struct omap_dss_device *dssdev)
340{
341 return dsi_pdev_map[dssdev->phy.dsi.module];
342}
343
344struct platform_device *dsi_get_dsidev_from_id(int module)
345{
346 return dsi_pdev_map[module];
347}
348
349static inline void dsi_write_reg(struct platform_device *dsidev,
350 const struct dsi_reg idx, u32 val)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200351{
352 __raw_writel(val, dsi.base + idx.idx);
353}
354
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530355static inline u32 dsi_read_reg(struct platform_device *dsidev,
356 const struct dsi_reg idx)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200357{
358 return __raw_readl(dsi.base + idx.idx);
359}
360
361
362void dsi_save_context(void)
363{
364}
365
366void dsi_restore_context(void)
367{
368}
369
Archit Taneja1ffefe72011-05-12 17:26:24 +0530370void dsi_bus_lock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200371{
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200372 down(&dsi.bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200373}
374EXPORT_SYMBOL(dsi_bus_lock);
375
Archit Taneja1ffefe72011-05-12 17:26:24 +0530376void dsi_bus_unlock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200377{
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200378 up(&dsi.bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200379}
380EXPORT_SYMBOL(dsi_bus_unlock);
381
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530382static bool dsi_bus_is_locked(struct platform_device *dsidev)
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200383{
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200384 return dsi.bus_lock.count == 0;
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200385}
386
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +0200387static void dsi_completion_handler(void *data, u32 mask)
388{
389 complete((struct completion *)data);
390}
391
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530392static inline int wait_for_bit_change(struct platform_device *dsidev,
393 const struct dsi_reg idx, int bitnum, int value)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200394{
395 int t = 100000;
396
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530397 while (REG_GET(dsidev, idx, bitnum, bitnum) != value) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200398 if (--t == 0)
399 return !value;
400 }
401
402 return value;
403}
404
405#ifdef DEBUG
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530406static void dsi_perf_mark_setup(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200407{
408 dsi.perf_setup_time = ktime_get();
409}
410
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530411static void dsi_perf_mark_start(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200412{
413 dsi.perf_start_time = ktime_get();
414}
415
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530416static void dsi_perf_show(struct platform_device *dsidev, const char *name)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200417{
418 ktime_t t, setup_time, trans_time;
419 u32 total_bytes;
420 u32 setup_us, trans_us, total_us;
421
422 if (!dsi_perf)
423 return;
424
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200425 t = ktime_get();
426
427 setup_time = ktime_sub(dsi.perf_start_time, dsi.perf_setup_time);
428 setup_us = (u32)ktime_to_us(setup_time);
429 if (setup_us == 0)
430 setup_us = 1;
431
432 trans_time = ktime_sub(t, dsi.perf_start_time);
433 trans_us = (u32)ktime_to_us(trans_time);
434 if (trans_us == 0)
435 trans_us = 1;
436
437 total_us = setup_us + trans_us;
438
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200439 total_bytes = dsi.update_region.w *
440 dsi.update_region.h *
441 dsi.update_region.device->ctrl.pixel_size / 8;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200442
Tomi Valkeinen1bbb2752010-01-11 16:41:10 +0200443 printk(KERN_INFO "DSI(%s): %u us + %u us = %u us (%uHz), "
444 "%u bytes, %u kbytes/sec\n",
445 name,
446 setup_us,
447 trans_us,
448 total_us,
449 1000*1000 / total_us,
450 total_bytes,
451 total_bytes * 1000 / total_us);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200452}
453#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530454#define dsi_perf_mark_setup(x)
455#define dsi_perf_mark_start(x)
456#define dsi_perf_show(x, y)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200457#endif
458
459static void print_irq_status(u32 status)
460{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200461 if (status == 0)
462 return;
463
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200464#ifndef VERBOSE_IRQ
465 if ((status & ~DSI_IRQ_CHANNEL_MASK) == 0)
466 return;
467#endif
468 printk(KERN_DEBUG "DSI IRQ: 0x%x: ", status);
469
470#define PIS(x) \
471 if (status & DSI_IRQ_##x) \
472 printk(#x " ");
473#ifdef VERBOSE_IRQ
474 PIS(VC0);
475 PIS(VC1);
476 PIS(VC2);
477 PIS(VC3);
478#endif
479 PIS(WAKEUP);
480 PIS(RESYNC);
481 PIS(PLL_LOCK);
482 PIS(PLL_UNLOCK);
483 PIS(PLL_RECALL);
484 PIS(COMPLEXIO_ERR);
485 PIS(HS_TX_TIMEOUT);
486 PIS(LP_RX_TIMEOUT);
487 PIS(TE_TRIGGER);
488 PIS(ACK_TRIGGER);
489 PIS(SYNC_LOST);
490 PIS(LDO_POWER_GOOD);
491 PIS(TA_TIMEOUT);
492#undef PIS
493
494 printk("\n");
495}
496
497static void print_irq_status_vc(int channel, u32 status)
498{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200499 if (status == 0)
500 return;
501
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200502#ifndef VERBOSE_IRQ
503 if ((status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
504 return;
505#endif
506 printk(KERN_DEBUG "DSI VC(%d) IRQ 0x%x: ", channel, status);
507
508#define PIS(x) \
509 if (status & DSI_VC_IRQ_##x) \
510 printk(#x " ");
511 PIS(CS);
512 PIS(ECC_CORR);
513#ifdef VERBOSE_IRQ
514 PIS(PACKET_SENT);
515#endif
516 PIS(FIFO_TX_OVF);
517 PIS(FIFO_RX_OVF);
518 PIS(BTA);
519 PIS(ECC_NO_CORR);
520 PIS(FIFO_TX_UDF);
521 PIS(PP_BUSY_CHANGE);
522#undef PIS
523 printk("\n");
524}
525
526static void print_irq_status_cio(u32 status)
527{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200528 if (status == 0)
529 return;
530
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200531 printk(KERN_DEBUG "DSI CIO IRQ 0x%x: ", status);
532
533#define PIS(x) \
534 if (status & DSI_CIO_IRQ_##x) \
535 printk(#x " ");
536 PIS(ERRSYNCESC1);
537 PIS(ERRSYNCESC2);
538 PIS(ERRSYNCESC3);
539 PIS(ERRESC1);
540 PIS(ERRESC2);
541 PIS(ERRESC3);
542 PIS(ERRCONTROL1);
543 PIS(ERRCONTROL2);
544 PIS(ERRCONTROL3);
545 PIS(STATEULPS1);
546 PIS(STATEULPS2);
547 PIS(STATEULPS3);
548 PIS(ERRCONTENTIONLP0_1);
549 PIS(ERRCONTENTIONLP1_1);
550 PIS(ERRCONTENTIONLP0_2);
551 PIS(ERRCONTENTIONLP1_2);
552 PIS(ERRCONTENTIONLP0_3);
553 PIS(ERRCONTENTIONLP1_3);
554 PIS(ULPSACTIVENOT_ALL0);
555 PIS(ULPSACTIVENOT_ALL1);
556#undef PIS
557
558 printk("\n");
559}
560
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200561#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530562static void dsi_collect_irq_stats(struct platform_device *dsidev, u32 irqstatus,
563 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200564{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200565 int i;
566
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200567 spin_lock(&dsi.irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200568
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200569 dsi.irq_stats.irq_count++;
570 dss_collect_irq_stats(irqstatus, dsi.irq_stats.dsi_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200571
572 for (i = 0; i < 4; ++i)
573 dss_collect_irq_stats(vcstatus[i], dsi.irq_stats.vc_irqs[i]);
574
575 dss_collect_irq_stats(ciostatus, dsi.irq_stats.cio_irqs);
576
577 spin_unlock(&dsi.irq_stats_lock);
578}
579#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530580#define dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200581#endif
582
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200583static int debug_irq;
584
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530585static void dsi_handle_irq_errors(struct platform_device *dsidev, u32 irqstatus,
586 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200587{
588 int i;
589
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200590 if (irqstatus & DSI_IRQ_ERROR_MASK) {
591 DSSERR("DSI error, irqstatus %x\n", irqstatus);
592 print_irq_status(irqstatus);
593 spin_lock(&dsi.errors_lock);
594 dsi.errors |= irqstatus & DSI_IRQ_ERROR_MASK;
595 spin_unlock(&dsi.errors_lock);
596 } else if (debug_irq) {
597 print_irq_status(irqstatus);
598 }
599
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200600 for (i = 0; i < 4; ++i) {
601 if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) {
602 DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
603 i, vcstatus[i]);
604 print_irq_status_vc(i, vcstatus[i]);
605 } else if (debug_irq) {
606 print_irq_status_vc(i, vcstatus[i]);
607 }
608 }
609
610 if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
611 DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
612 print_irq_status_cio(ciostatus);
613 } else if (debug_irq) {
614 print_irq_status_cio(ciostatus);
615 }
616}
617
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200618static void dsi_call_isrs(struct dsi_isr_data *isr_array,
619 unsigned isr_array_size, u32 irqstatus)
620{
621 struct dsi_isr_data *isr_data;
622 int i;
623
624 for (i = 0; i < isr_array_size; i++) {
625 isr_data = &isr_array[i];
626 if (isr_data->isr && isr_data->mask & irqstatus)
627 isr_data->isr(isr_data->arg, irqstatus);
628 }
629}
630
631static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables,
632 u32 irqstatus, u32 *vcstatus, u32 ciostatus)
633{
634 int i;
635
636 dsi_call_isrs(isr_tables->isr_table,
637 ARRAY_SIZE(isr_tables->isr_table),
638 irqstatus);
639
640 for (i = 0; i < 4; ++i) {
641 if (vcstatus[i] == 0)
642 continue;
643 dsi_call_isrs(isr_tables->isr_table_vc[i],
644 ARRAY_SIZE(isr_tables->isr_table_vc[i]),
645 vcstatus[i]);
646 }
647
648 if (ciostatus != 0)
649 dsi_call_isrs(isr_tables->isr_table_cio,
650 ARRAY_SIZE(isr_tables->isr_table_cio),
651 ciostatus);
652}
653
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200654static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
655{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530656 struct platform_device *dsidev;
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200657 u32 irqstatus, vcstatus[4], ciostatus;
658 int i;
659
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530660 dsidev = (struct platform_device *) arg;
661
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200662 spin_lock(&dsi.irq_lock);
663
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530664 irqstatus = dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200665
666 /* IRQ is not for us */
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200667 if (!irqstatus) {
668 spin_unlock(&dsi.irq_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200669 return IRQ_NONE;
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200670 }
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200671
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530672 dsi_write_reg(dsidev, DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200673 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530674 dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200675
676 for (i = 0; i < 4; ++i) {
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200677 if ((irqstatus & (1 << i)) == 0) {
678 vcstatus[i] = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200679 continue;
Tomi Valkeinenab83b142010-06-09 15:31:01 +0300680 }
681
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530682 vcstatus[i] = dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200683
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530684 dsi_write_reg(dsidev, DSI_VC_IRQSTATUS(i), vcstatus[i]);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200685 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530686 dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200687 }
688
689 if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530690 ciostatus = dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200691
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530692 dsi_write_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200693 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530694 dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200695 } else {
696 ciostatus = 0;
697 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200698
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200699#ifdef DSI_CATCH_MISSING_TE
700 if (irqstatus & DSI_IRQ_TE_TRIGGER)
701 del_timer(&dsi.te_timer);
702#endif
703
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200704 /* make a copy and unlock, so that isrs can unregister
705 * themselves */
706 memcpy(&dsi.isr_tables_copy, &dsi.isr_tables, sizeof(dsi.isr_tables));
707
708 spin_unlock(&dsi.irq_lock);
709
710 dsi_handle_isrs(&dsi.isr_tables_copy, irqstatus, vcstatus, ciostatus);
711
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530712 dsi_handle_irq_errors(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200713
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530714 dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200715
archit tanejaaffe3602011-02-23 08:41:03 +0000716 return IRQ_HANDLED;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200717}
718
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200719/* dsi.irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530720static void _omap_dsi_configure_irqs(struct platform_device *dsidev,
721 struct dsi_isr_data *isr_array,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200722 unsigned isr_array_size, u32 default_mask,
723 const struct dsi_reg enable_reg,
724 const struct dsi_reg status_reg)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200725{
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200726 struct dsi_isr_data *isr_data;
727 u32 mask;
728 u32 old_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200729 int i;
730
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200731 mask = default_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200732
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200733 for (i = 0; i < isr_array_size; i++) {
734 isr_data = &isr_array[i];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200735
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200736 if (isr_data->isr == NULL)
737 continue;
738
739 mask |= isr_data->mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200740 }
741
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530742 old_mask = dsi_read_reg(dsidev, enable_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200743 /* clear the irqstatus for newly enabled irqs */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530744 dsi_write_reg(dsidev, status_reg, (mask ^ old_mask) & mask);
745 dsi_write_reg(dsidev, enable_reg, mask);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200746
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200747 /* flush posted writes */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530748 dsi_read_reg(dsidev, enable_reg);
749 dsi_read_reg(dsidev, status_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200750}
751
752/* dsi.irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530753static void _omap_dsi_set_irqs(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200754{
755 u32 mask = DSI_IRQ_ERROR_MASK;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200756#ifdef DSI_CATCH_MISSING_TE
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200757 mask |= DSI_IRQ_TE_TRIGGER;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200758#endif
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530759 _omap_dsi_configure_irqs(dsidev, dsi.isr_tables.isr_table,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200760 ARRAY_SIZE(dsi.isr_tables.isr_table), mask,
761 DSI_IRQENABLE, DSI_IRQSTATUS);
762}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200763
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200764/* dsi.irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530765static void _omap_dsi_set_irqs_vc(struct platform_device *dsidev, int vc)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200766{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530767 _omap_dsi_configure_irqs(dsidev, dsi.isr_tables.isr_table_vc[vc],
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200768 ARRAY_SIZE(dsi.isr_tables.isr_table_vc[vc]),
769 DSI_VC_IRQ_ERROR_MASK,
770 DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc));
771}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200772
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200773/* dsi.irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530774static void _omap_dsi_set_irqs_cio(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200775{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530776 _omap_dsi_configure_irqs(dsidev, dsi.isr_tables.isr_table_cio,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200777 ARRAY_SIZE(dsi.isr_tables.isr_table_cio),
778 DSI_CIO_IRQ_ERROR_MASK,
779 DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS);
780}
781
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530782static void _dsi_initialize_irq(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200783{
784 unsigned long flags;
785 int vc;
786
787 spin_lock_irqsave(&dsi.irq_lock, flags);
788
789 memset(&dsi.isr_tables, 0, sizeof(dsi.isr_tables));
790
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530791 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200792 for (vc = 0; vc < 4; ++vc)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530793 _omap_dsi_set_irqs_vc(dsidev, vc);
794 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200795
796 spin_unlock_irqrestore(&dsi.irq_lock, flags);
797}
798
799static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
800 struct dsi_isr_data *isr_array, unsigned isr_array_size)
801{
802 struct dsi_isr_data *isr_data;
803 int free_idx;
804 int i;
805
806 BUG_ON(isr == NULL);
807
808 /* check for duplicate entry and find a free slot */
809 free_idx = -1;
810 for (i = 0; i < isr_array_size; i++) {
811 isr_data = &isr_array[i];
812
813 if (isr_data->isr == isr && isr_data->arg == arg &&
814 isr_data->mask == mask) {
815 return -EINVAL;
816 }
817
818 if (isr_data->isr == NULL && free_idx == -1)
819 free_idx = i;
820 }
821
822 if (free_idx == -1)
823 return -EBUSY;
824
825 isr_data = &isr_array[free_idx];
826 isr_data->isr = isr;
827 isr_data->arg = arg;
828 isr_data->mask = mask;
829
830 return 0;
831}
832
833static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
834 struct dsi_isr_data *isr_array, unsigned isr_array_size)
835{
836 struct dsi_isr_data *isr_data;
837 int i;
838
839 for (i = 0; i < isr_array_size; i++) {
840 isr_data = &isr_array[i];
841 if (isr_data->isr != isr || isr_data->arg != arg ||
842 isr_data->mask != mask)
843 continue;
844
845 isr_data->isr = NULL;
846 isr_data->arg = NULL;
847 isr_data->mask = 0;
848
849 return 0;
850 }
851
852 return -EINVAL;
853}
854
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530855static int dsi_register_isr(struct platform_device *dsidev, omap_dsi_isr_t isr,
856 void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200857{
858 unsigned long flags;
859 int r;
860
861 spin_lock_irqsave(&dsi.irq_lock, flags);
862
863 r = _dsi_register_isr(isr, arg, mask, dsi.isr_tables.isr_table,
864 ARRAY_SIZE(dsi.isr_tables.isr_table));
865
866 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530867 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200868
869 spin_unlock_irqrestore(&dsi.irq_lock, flags);
870
871 return r;
872}
873
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530874static int dsi_unregister_isr(struct platform_device *dsidev,
875 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200876{
877 unsigned long flags;
878 int r;
879
880 spin_lock_irqsave(&dsi.irq_lock, flags);
881
882 r = _dsi_unregister_isr(isr, arg, mask, dsi.isr_tables.isr_table,
883 ARRAY_SIZE(dsi.isr_tables.isr_table));
884
885 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530886 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200887
888 spin_unlock_irqrestore(&dsi.irq_lock, flags);
889
890 return r;
891}
892
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530893static int dsi_register_isr_vc(struct platform_device *dsidev, int channel,
894 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200895{
896 unsigned long flags;
897 int r;
898
899 spin_lock_irqsave(&dsi.irq_lock, flags);
900
901 r = _dsi_register_isr(isr, arg, mask,
902 dsi.isr_tables.isr_table_vc[channel],
903 ARRAY_SIZE(dsi.isr_tables.isr_table_vc[channel]));
904
905 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530906 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200907
908 spin_unlock_irqrestore(&dsi.irq_lock, flags);
909
910 return r;
911}
912
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530913static int dsi_unregister_isr_vc(struct platform_device *dsidev, int channel,
914 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200915{
916 unsigned long flags;
917 int r;
918
919 spin_lock_irqsave(&dsi.irq_lock, flags);
920
921 r = _dsi_unregister_isr(isr, arg, mask,
922 dsi.isr_tables.isr_table_vc[channel],
923 ARRAY_SIZE(dsi.isr_tables.isr_table_vc[channel]));
924
925 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530926 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200927
928 spin_unlock_irqrestore(&dsi.irq_lock, flags);
929
930 return r;
931}
932
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530933static int dsi_register_isr_cio(struct platform_device *dsidev,
934 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200935{
936 unsigned long flags;
937 int r;
938
939 spin_lock_irqsave(&dsi.irq_lock, flags);
940
941 r = _dsi_register_isr(isr, arg, mask, dsi.isr_tables.isr_table_cio,
942 ARRAY_SIZE(dsi.isr_tables.isr_table_cio));
943
944 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530945 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200946
947 spin_unlock_irqrestore(&dsi.irq_lock, flags);
948
949 return r;
950}
951
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530952static int dsi_unregister_isr_cio(struct platform_device *dsidev,
953 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200954{
955 unsigned long flags;
956 int r;
957
958 spin_lock_irqsave(&dsi.irq_lock, flags);
959
960 r = _dsi_unregister_isr(isr, arg, mask, dsi.isr_tables.isr_table_cio,
961 ARRAY_SIZE(dsi.isr_tables.isr_table_cio));
962
963 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530964 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200965
966 spin_unlock_irqrestore(&dsi.irq_lock, flags);
967
968 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200969}
970
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530971static u32 dsi_get_errors(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200972{
973 unsigned long flags;
974 u32 e;
975 spin_lock_irqsave(&dsi.errors_lock, flags);
976 e = dsi.errors;
977 dsi.errors = 0;
978 spin_unlock_irqrestore(&dsi.errors_lock, flags);
979 return e;
980}
981
Archit Taneja1bb47832011-02-24 14:17:30 +0530982/* DSI func clock. this could also be dsi_pll_hsdiv_dsi_clk */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200983static inline void enable_clocks(bool enable)
984{
985 if (enable)
Archit Taneja6af9cd12011-01-31 16:27:44 +0000986 dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200987 else
Archit Taneja6af9cd12011-01-31 16:27:44 +0000988 dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200989}
990
991/* source clock for DSI PLL. this could also be PCLKFREE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530992static inline void dsi_enable_pll_clock(struct platform_device *dsidev,
993 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200994{
995 if (enable)
Archit Taneja6af9cd12011-01-31 16:27:44 +0000996 dss_clk_enable(DSS_CLK_SYSCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200997 else
Archit Taneja6af9cd12011-01-31 16:27:44 +0000998 dss_clk_disable(DSS_CLK_SYSCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200999
1000 if (enable && dsi.pll_locked) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301001 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001002 DSSERR("cannot lock PLL when enabling clocks\n");
1003 }
1004}
1005
1006#ifdef DEBUG
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301007static void _dsi_print_reset_status(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001008{
1009 u32 l;
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001010 int b0, b1, b2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001011
1012 if (!dss_debug)
1013 return;
1014
1015 /* A dummy read using the SCP interface to any DSIPHY register is
1016 * required after DSIPHY reset to complete the reset of the DSI complex
1017 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301018 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001019
1020 printk(KERN_DEBUG "DSI resets: ");
1021
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301022 l = dsi_read_reg(dsidev, DSI_PLL_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001023 printk("PLL (%d) ", FLD_GET(l, 0, 0));
1024
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301025 l = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001026 printk("CIO (%d) ", FLD_GET(l, 29, 29));
1027
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001028 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
1029 b0 = 28;
1030 b1 = 27;
1031 b2 = 26;
1032 } else {
1033 b0 = 24;
1034 b1 = 25;
1035 b2 = 26;
1036 }
1037
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301038 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001039 printk("PHY (%x%x%x, %d, %d, %d)\n",
1040 FLD_GET(l, b0, b0),
1041 FLD_GET(l, b1, b1),
1042 FLD_GET(l, b2, b2),
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001043 FLD_GET(l, 29, 29),
1044 FLD_GET(l, 30, 30),
1045 FLD_GET(l, 31, 31));
1046}
1047#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301048#define _dsi_print_reset_status(x)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001049#endif
1050
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301051static inline int dsi_if_enable(struct platform_device *dsidev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001052{
1053 DSSDBG("dsi_if_enable(%d)\n", enable);
1054
1055 enable = enable ? 1 : 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301056 REG_FLD_MOD(dsidev, DSI_CTRL, enable, 0, 0); /* IF_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001057
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301058 if (wait_for_bit_change(dsidev, DSI_CTRL, 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001059 DSSERR("Failed to set dsi_if_enable to %d\n", enable);
1060 return -EIO;
1061 }
1062
1063 return 0;
1064}
1065
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301066unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001067{
Archit Taneja1bb47832011-02-24 14:17:30 +05301068 return dsi.current_cinfo.dsi_pll_hsdiv_dispc_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001069}
1070
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301071static unsigned long dsi_get_pll_hsdiv_dsi_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001072{
Archit Taneja1bb47832011-02-24 14:17:30 +05301073 return dsi.current_cinfo.dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001074}
1075
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301076static unsigned long dsi_get_txbyteclkhs(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001077{
1078 return dsi.current_cinfo.clkin4ddr / 16;
1079}
1080
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301081static unsigned long dsi_fclk_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001082{
1083 unsigned long r;
1084
Archit Taneja89a35e52011-04-12 13:52:23 +05301085 if (dss_get_dsi_clk_source() == OMAP_DSS_CLK_SRC_FCK) {
Archit Taneja1bb47832011-02-24 14:17:30 +05301086 /* DSI FCLK source is DSS_CLK_FCK */
Archit Taneja6af9cd12011-01-31 16:27:44 +00001087 r = dss_clk_get_rate(DSS_CLK_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001088 } else {
Archit Taneja1bb47832011-02-24 14:17:30 +05301089 /* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301090 r = dsi_get_pll_hsdiv_dsi_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001091 }
1092
1093 return r;
1094}
1095
1096static int dsi_set_lp_clk_divisor(struct omap_dss_device *dssdev)
1097{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301098 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001099 unsigned long dsi_fclk;
1100 unsigned lp_clk_div;
1101 unsigned long lp_clk;
1102
Tomi Valkeinenc6940a32011-02-22 13:36:10 +02001103 lp_clk_div = dssdev->clocks.dsi.lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001104
Taneja, Archit49641112011-03-14 23:28:23 -05001105 if (lp_clk_div == 0 || lp_clk_div > dsi.lpdiv_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001106 return -EINVAL;
1107
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301108 dsi_fclk = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001109
1110 lp_clk = dsi_fclk / 2 / lp_clk_div;
1111
1112 DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
1113 dsi.current_cinfo.lp_clk = lp_clk;
1114 dsi.current_cinfo.lp_clk_div = lp_clk_div;
1115
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301116 /* LP_CLK_DIVISOR */
1117 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, lp_clk_div, 12, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001118
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301119 /* LP_RX_SYNCHRO_ENABLE */
1120 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0, 21, 21);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001121
1122 return 0;
1123}
1124
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301125static void dsi_enable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001126{
1127 if (dsi.scp_clk_refcount++ == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301128 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001129}
1130
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301131static void dsi_disable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001132{
1133 WARN_ON(dsi.scp_clk_refcount == 0);
1134 if (--dsi.scp_clk_refcount == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301135 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001136}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001137
1138enum dsi_pll_power_state {
1139 DSI_PLL_POWER_OFF = 0x0,
1140 DSI_PLL_POWER_ON_HSCLK = 0x1,
1141 DSI_PLL_POWER_ON_ALL = 0x2,
1142 DSI_PLL_POWER_ON_DIV = 0x3,
1143};
1144
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301145static int dsi_pll_power(struct platform_device *dsidev,
1146 enum dsi_pll_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001147{
1148 int t = 0;
1149
Tomi Valkeinenc94dfe02011-04-15 10:42:59 +03001150 /* DSI-PLL power command 0x3 is not working */
1151 if (dss_has_feature(FEAT_DSI_PLL_PWR_BUG) &&
1152 state == DSI_PLL_POWER_ON_DIV)
1153 state = DSI_PLL_POWER_ON_ALL;
1154
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301155 /* PLL_PWR_CMD */
1156 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, state, 31, 30);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001157
1158 /* PLL_PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301159 while (FLD_GET(dsi_read_reg(dsidev, DSI_CLK_CTRL), 29, 28) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001160 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001161 DSSERR("Failed to set DSI PLL power mode to %d\n",
1162 state);
1163 return -ENODEV;
1164 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001165 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001166 }
1167
1168 return 0;
1169}
1170
1171/* calculate clock rates using dividers in cinfo */
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001172static int dsi_calc_clock_rates(struct omap_dss_device *dssdev,
1173 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001174{
Taneja, Archit49641112011-03-14 23:28:23 -05001175 if (cinfo->regn == 0 || cinfo->regn > dsi.regn_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001176 return -EINVAL;
1177
Taneja, Archit49641112011-03-14 23:28:23 -05001178 if (cinfo->regm == 0 || cinfo->regm > dsi.regm_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001179 return -EINVAL;
1180
Taneja, Archit49641112011-03-14 23:28:23 -05001181 if (cinfo->regm_dispc > dsi.regm_dispc_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001182 return -EINVAL;
1183
Taneja, Archit49641112011-03-14 23:28:23 -05001184 if (cinfo->regm_dsi > dsi.regm_dsi_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001185 return -EINVAL;
1186
Archit Taneja1bb47832011-02-24 14:17:30 +05301187 if (cinfo->use_sys_clk) {
Archit Taneja6af9cd12011-01-31 16:27:44 +00001188 cinfo->clkin = dss_clk_get_rate(DSS_CLK_SYSCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001189 /* XXX it is unclear if highfreq should be used
Archit Taneja1bb47832011-02-24 14:17:30 +05301190 * with DSS_SYS_CLK source also */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001191 cinfo->highfreq = 0;
1192 } else {
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001193 cinfo->clkin = dispc_pclk_rate(dssdev->manager->id);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001194
1195 if (cinfo->clkin < 32000000)
1196 cinfo->highfreq = 0;
1197 else
1198 cinfo->highfreq = 1;
1199 }
1200
1201 cinfo->fint = cinfo->clkin / (cinfo->regn * (cinfo->highfreq ? 2 : 1));
1202
Taneja, Archit49641112011-03-14 23:28:23 -05001203 if (cinfo->fint > dsi.fint_max || cinfo->fint < dsi.fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001204 return -EINVAL;
1205
1206 cinfo->clkin4ddr = 2 * cinfo->regm * cinfo->fint;
1207
1208 if (cinfo->clkin4ddr > 1800 * 1000 * 1000)
1209 return -EINVAL;
1210
Archit Taneja1bb47832011-02-24 14:17:30 +05301211 if (cinfo->regm_dispc > 0)
1212 cinfo->dsi_pll_hsdiv_dispc_clk =
1213 cinfo->clkin4ddr / cinfo->regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001214 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301215 cinfo->dsi_pll_hsdiv_dispc_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001216
Archit Taneja1bb47832011-02-24 14:17:30 +05301217 if (cinfo->regm_dsi > 0)
1218 cinfo->dsi_pll_hsdiv_dsi_clk =
1219 cinfo->clkin4ddr / cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001220 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301221 cinfo->dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001222
1223 return 0;
1224}
1225
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301226int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev, bool is_tft,
1227 unsigned long req_pck, struct dsi_clock_info *dsi_cinfo,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001228 struct dispc_clock_info *dispc_cinfo)
1229{
1230 struct dsi_clock_info cur, best;
1231 struct dispc_clock_info best_dispc;
1232 int min_fck_per_pck;
1233 int match = 0;
Archit Taneja1bb47832011-02-24 14:17:30 +05301234 unsigned long dss_sys_clk, max_dss_fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001235
Archit Taneja1bb47832011-02-24 14:17:30 +05301236 dss_sys_clk = dss_clk_get_rate(DSS_CLK_SYSCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001237
Taneja, Archit31ef8232011-03-14 23:28:22 -05001238 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
Archit Taneja819d8072011-03-01 11:54:00 +05301239
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001240 if (req_pck == dsi.cache_req_pck &&
Archit Taneja1bb47832011-02-24 14:17:30 +05301241 dsi.cache_cinfo.clkin == dss_sys_clk) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001242 DSSDBG("DSI clock info found from cache\n");
1243 *dsi_cinfo = dsi.cache_cinfo;
Archit Taneja1bb47832011-02-24 14:17:30 +05301244 dispc_find_clk_divs(is_tft, req_pck,
1245 dsi_cinfo->dsi_pll_hsdiv_dispc_clk, dispc_cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001246 return 0;
1247 }
1248
1249 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
1250
1251 if (min_fck_per_pck &&
Archit Taneja819d8072011-03-01 11:54:00 +05301252 req_pck * min_fck_per_pck > max_dss_fck) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001253 DSSERR("Requested pixel clock not possible with the current "
1254 "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
1255 "the constraint off.\n");
1256 min_fck_per_pck = 0;
1257 }
1258
1259 DSSDBG("dsi_pll_calc\n");
1260
1261retry:
1262 memset(&best, 0, sizeof(best));
1263 memset(&best_dispc, 0, sizeof(best_dispc));
1264
1265 memset(&cur, 0, sizeof(cur));
Archit Taneja1bb47832011-02-24 14:17:30 +05301266 cur.clkin = dss_sys_clk;
1267 cur.use_sys_clk = 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001268 cur.highfreq = 0;
1269
1270 /* no highfreq: 0.75MHz < Fint = clkin / regn < 2.1MHz */
1271 /* highfreq: 0.75MHz < Fint = clkin / (2*regn) < 2.1MHz */
1272 /* To reduce PLL lock time, keep Fint high (around 2 MHz) */
Taneja, Archit49641112011-03-14 23:28:23 -05001273 for (cur.regn = 1; cur.regn < dsi.regn_max; ++cur.regn) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001274 if (cur.highfreq == 0)
1275 cur.fint = cur.clkin / cur.regn;
1276 else
1277 cur.fint = cur.clkin / (2 * cur.regn);
1278
Taneja, Archit49641112011-03-14 23:28:23 -05001279 if (cur.fint > dsi.fint_max || cur.fint < dsi.fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001280 continue;
1281
1282 /* DSIPHY(MHz) = (2 * regm / regn) * (clkin / (highfreq + 1)) */
Taneja, Archit49641112011-03-14 23:28:23 -05001283 for (cur.regm = 1; cur.regm < dsi.regm_max; ++cur.regm) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001284 unsigned long a, b;
1285
1286 a = 2 * cur.regm * (cur.clkin/1000);
1287 b = cur.regn * (cur.highfreq + 1);
1288 cur.clkin4ddr = a / b * 1000;
1289
1290 if (cur.clkin4ddr > 1800 * 1000 * 1000)
1291 break;
1292
Archit Taneja1bb47832011-02-24 14:17:30 +05301293 /* dsi_pll_hsdiv_dispc_clk(MHz) =
1294 * DSIPHY(MHz) / regm_dispc < 173MHz/186Mhz */
Taneja, Archit49641112011-03-14 23:28:23 -05001295 for (cur.regm_dispc = 1; cur.regm_dispc < dsi.regm_dispc_max;
Archit Taneja1bb47832011-02-24 14:17:30 +05301296 ++cur.regm_dispc) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001297 struct dispc_clock_info cur_dispc;
Archit Taneja1bb47832011-02-24 14:17:30 +05301298 cur.dsi_pll_hsdiv_dispc_clk =
1299 cur.clkin4ddr / cur.regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001300
1301 /* this will narrow down the search a bit,
1302 * but still give pixclocks below what was
1303 * requested */
Archit Taneja1bb47832011-02-24 14:17:30 +05301304 if (cur.dsi_pll_hsdiv_dispc_clk < req_pck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001305 break;
1306
Archit Taneja1bb47832011-02-24 14:17:30 +05301307 if (cur.dsi_pll_hsdiv_dispc_clk > max_dss_fck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001308 continue;
1309
1310 if (min_fck_per_pck &&
Archit Taneja1bb47832011-02-24 14:17:30 +05301311 cur.dsi_pll_hsdiv_dispc_clk <
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001312 req_pck * min_fck_per_pck)
1313 continue;
1314
1315 match = 1;
1316
1317 dispc_find_clk_divs(is_tft, req_pck,
Archit Taneja1bb47832011-02-24 14:17:30 +05301318 cur.dsi_pll_hsdiv_dispc_clk,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001319 &cur_dispc);
1320
1321 if (abs(cur_dispc.pck - req_pck) <
1322 abs(best_dispc.pck - req_pck)) {
1323 best = cur;
1324 best_dispc = cur_dispc;
1325
1326 if (cur_dispc.pck == req_pck)
1327 goto found;
1328 }
1329 }
1330 }
1331 }
1332found:
1333 if (!match) {
1334 if (min_fck_per_pck) {
1335 DSSERR("Could not find suitable clock settings.\n"
1336 "Turning FCK/PCK constraint off and"
1337 "trying again.\n");
1338 min_fck_per_pck = 0;
1339 goto retry;
1340 }
1341
1342 DSSERR("Could not find suitable clock settings.\n");
1343
1344 return -EINVAL;
1345 }
1346
Archit Taneja1bb47832011-02-24 14:17:30 +05301347 /* dsi_pll_hsdiv_dsi_clk (regm_dsi) is not used */
1348 best.regm_dsi = 0;
1349 best.dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001350
1351 if (dsi_cinfo)
1352 *dsi_cinfo = best;
1353 if (dispc_cinfo)
1354 *dispc_cinfo = best_dispc;
1355
1356 dsi.cache_req_pck = req_pck;
1357 dsi.cache_clk_freq = 0;
1358 dsi.cache_cinfo = best;
1359
1360 return 0;
1361}
1362
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301363int dsi_pll_set_clock_div(struct platform_device *dsidev,
1364 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001365{
1366 int r = 0;
1367 u32 l;
Archit Taneja9613c022011-03-22 06:33:36 -05001368 int f = 0;
Taneja, Archit49641112011-03-14 23:28:23 -05001369 u8 regn_start, regn_end, regm_start, regm_end;
1370 u8 regm_dispc_start, regm_dispc_end, regm_dsi_start, regm_dsi_end;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001371
1372 DSSDBGF();
1373
Tomi Valkeinenb2765092011-04-07 15:28:47 +03001374 dsi.current_cinfo.use_sys_clk = cinfo->use_sys_clk;
1375 dsi.current_cinfo.highfreq = cinfo->highfreq;
1376
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001377 dsi.current_cinfo.fint = cinfo->fint;
1378 dsi.current_cinfo.clkin4ddr = cinfo->clkin4ddr;
Archit Taneja1bb47832011-02-24 14:17:30 +05301379 dsi.current_cinfo.dsi_pll_hsdiv_dispc_clk =
1380 cinfo->dsi_pll_hsdiv_dispc_clk;
1381 dsi.current_cinfo.dsi_pll_hsdiv_dsi_clk =
1382 cinfo->dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001383
1384 dsi.current_cinfo.regn = cinfo->regn;
1385 dsi.current_cinfo.regm = cinfo->regm;
Archit Taneja1bb47832011-02-24 14:17:30 +05301386 dsi.current_cinfo.regm_dispc = cinfo->regm_dispc;
1387 dsi.current_cinfo.regm_dsi = cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001388
1389 DSSDBG("DSI Fint %ld\n", cinfo->fint);
1390
1391 DSSDBG("clkin (%s) rate %ld, highfreq %d\n",
Archit Taneja1bb47832011-02-24 14:17:30 +05301392 cinfo->use_sys_clk ? "dss_sys_clk" : "pclkfree",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001393 cinfo->clkin,
1394 cinfo->highfreq);
1395
1396 /* DSIPHY == CLKIN4DDR */
1397 DSSDBG("CLKIN4DDR = 2 * %d / %d * %lu / %d = %lu\n",
1398 cinfo->regm,
1399 cinfo->regn,
1400 cinfo->clkin,
1401 cinfo->highfreq + 1,
1402 cinfo->clkin4ddr);
1403
1404 DSSDBG("Data rate on 1 DSI lane %ld Mbps\n",
1405 cinfo->clkin4ddr / 1000 / 1000 / 2);
1406
1407 DSSDBG("Clock lane freq %ld Hz\n", cinfo->clkin4ddr / 4);
1408
Archit Taneja1bb47832011-02-24 14:17:30 +05301409 DSSDBG("regm_dispc = %d, %s (%s) = %lu\n", cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301410 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
1411 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301412 cinfo->dsi_pll_hsdiv_dispc_clk);
1413 DSSDBG("regm_dsi = %d, %s (%s) = %lu\n", cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301414 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
1415 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301416 cinfo->dsi_pll_hsdiv_dsi_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001417
Taneja, Archit49641112011-03-14 23:28:23 -05001418 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGN, &regn_start, &regn_end);
1419 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM, &regm_start, &regm_end);
1420 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DISPC, &regm_dispc_start,
1421 &regm_dispc_end);
1422 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DSI, &regm_dsi_start,
1423 &regm_dsi_end);
1424
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301425 /* DSI_PLL_AUTOMODE = manual */
1426 REG_FLD_MOD(dsidev, DSI_PLL_CONTROL, 0, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001427
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301428 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001429 l = FLD_MOD(l, 1, 0, 0); /* DSI_PLL_STOPMODE */
Taneja, Archit49641112011-03-14 23:28:23 -05001430 /* DSI_PLL_REGN */
1431 l = FLD_MOD(l, cinfo->regn - 1, regn_start, regn_end);
1432 /* DSI_PLL_REGM */
1433 l = FLD_MOD(l, cinfo->regm, regm_start, regm_end);
1434 /* DSI_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301435 l = FLD_MOD(l, cinfo->regm_dispc > 0 ? cinfo->regm_dispc - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001436 regm_dispc_start, regm_dispc_end);
1437 /* DSIPROTO_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301438 l = FLD_MOD(l, cinfo->regm_dsi > 0 ? cinfo->regm_dsi - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001439 regm_dsi_start, regm_dsi_end);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301440 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION1, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001441
Taneja, Archit49641112011-03-14 23:28:23 -05001442 BUG_ON(cinfo->fint < dsi.fint_min || cinfo->fint > dsi.fint_max);
Archit Taneja9613c022011-03-22 06:33:36 -05001443
1444 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL)) {
1445 f = cinfo->fint < 1000000 ? 0x3 :
1446 cinfo->fint < 1250000 ? 0x4 :
1447 cinfo->fint < 1500000 ? 0x5 :
1448 cinfo->fint < 1750000 ? 0x6 :
1449 0x7;
1450 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001451
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301452 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
Archit Taneja9613c022011-03-22 06:33:36 -05001453
1454 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL))
1455 l = FLD_MOD(l, f, 4, 1); /* DSI_PLL_FREQSEL */
Archit Taneja1bb47832011-02-24 14:17:30 +05301456 l = FLD_MOD(l, cinfo->use_sys_clk ? 0 : 1,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001457 11, 11); /* DSI_PLL_CLKSEL */
1458 l = FLD_MOD(l, cinfo->highfreq,
1459 12, 12); /* DSI_PLL_HIGHFREQ */
1460 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1461 l = FLD_MOD(l, 0, 14, 14); /* DSIPHY_CLKINEN */
1462 l = FLD_MOD(l, 1, 20, 20); /* DSI_HSDIVBYPASS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301463 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001464
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301465 REG_FLD_MOD(dsidev, DSI_PLL_GO, 1, 0, 0); /* DSI_PLL_GO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001466
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301467 if (wait_for_bit_change(dsidev, DSI_PLL_GO, 0, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001468 DSSERR("dsi pll go bit not going down.\n");
1469 r = -EIO;
1470 goto err;
1471 }
1472
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301473 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001474 DSSERR("cannot lock PLL\n");
1475 r = -EIO;
1476 goto err;
1477 }
1478
1479 dsi.pll_locked = 1;
1480
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301481 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001482 l = FLD_MOD(l, 0, 0, 0); /* DSI_PLL_IDLE */
1483 l = FLD_MOD(l, 0, 5, 5); /* DSI_PLL_PLLLPMODE */
1484 l = FLD_MOD(l, 0, 6, 6); /* DSI_PLL_LOWCURRSTBY */
1485 l = FLD_MOD(l, 0, 7, 7); /* DSI_PLL_TIGHTPHASELOCK */
1486 l = FLD_MOD(l, 0, 8, 8); /* DSI_PLL_DRIFTGUARDEN */
1487 l = FLD_MOD(l, 0, 10, 9); /* DSI_PLL_LOCKSEL */
1488 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1489 l = FLD_MOD(l, 1, 14, 14); /* DSIPHY_CLKINEN */
1490 l = FLD_MOD(l, 0, 15, 15); /* DSI_BYPASSEN */
1491 l = FLD_MOD(l, 1, 16, 16); /* DSS_CLOCK_EN */
1492 l = FLD_MOD(l, 0, 17, 17); /* DSS_CLOCK_PWDN */
1493 l = FLD_MOD(l, 1, 18, 18); /* DSI_PROTO_CLOCK_EN */
1494 l = FLD_MOD(l, 0, 19, 19); /* DSI_PROTO_CLOCK_PWDN */
1495 l = FLD_MOD(l, 0, 20, 20); /* DSI_HSDIVBYPASS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301496 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001497
1498 DSSDBG("PLL config done\n");
1499err:
1500 return r;
1501}
1502
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301503int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
1504 bool enable_hsdiv)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001505{
1506 int r = 0;
1507 enum dsi_pll_power_state pwstate;
1508
1509 DSSDBG("PLL init\n");
1510
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001511 if (dsi.vdds_dsi_reg == NULL) {
1512 struct regulator *vdds_dsi;
1513
1514 vdds_dsi = regulator_get(&dsi.pdev->dev, "vdds_dsi");
1515
1516 if (IS_ERR(vdds_dsi)) {
1517 DSSERR("can't get VDDS_DSI regulator\n");
1518 return PTR_ERR(vdds_dsi);
1519 }
1520
1521 dsi.vdds_dsi_reg = vdds_dsi;
1522 }
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001523
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001524 enable_clocks(1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301525 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001526 /*
1527 * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4.
1528 */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301529 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001530
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001531 if (!dsi.vdds_dsi_enabled) {
1532 r = regulator_enable(dsi.vdds_dsi_reg);
1533 if (r)
1534 goto err0;
1535 dsi.vdds_dsi_enabled = true;
1536 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001537
1538 /* XXX PLL does not come out of reset without this... */
1539 dispc_pck_free_enable(1);
1540
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301541 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 0, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001542 DSSERR("PLL not coming out of reset.\n");
1543 r = -ENODEV;
Ville Syrjälä481dfa02010-04-22 22:50:04 +02001544 dispc_pck_free_enable(0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001545 goto err1;
1546 }
1547
1548 /* XXX ... but if left on, we get problems when planes do not
1549 * fill the whole display. No idea about this */
1550 dispc_pck_free_enable(0);
1551
1552 if (enable_hsclk && enable_hsdiv)
1553 pwstate = DSI_PLL_POWER_ON_ALL;
1554 else if (enable_hsclk)
1555 pwstate = DSI_PLL_POWER_ON_HSCLK;
1556 else if (enable_hsdiv)
1557 pwstate = DSI_PLL_POWER_ON_DIV;
1558 else
1559 pwstate = DSI_PLL_POWER_OFF;
1560
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301561 r = dsi_pll_power(dsidev, pwstate);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001562
1563 if (r)
1564 goto err1;
1565
1566 DSSDBG("PLL init done\n");
1567
1568 return 0;
1569err1:
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001570 if (dsi.vdds_dsi_enabled) {
1571 regulator_disable(dsi.vdds_dsi_reg);
1572 dsi.vdds_dsi_enabled = false;
1573 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001574err0:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301575 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001576 enable_clocks(0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301577 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001578 return r;
1579}
1580
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301581void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001582{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001583 dsi.pll_locked = 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301584 dsi_pll_power(dsidev, DSI_PLL_POWER_OFF);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001585 if (disconnect_lanes) {
1586 WARN_ON(!dsi.vdds_dsi_enabled);
1587 regulator_disable(dsi.vdds_dsi_reg);
1588 dsi.vdds_dsi_enabled = false;
1589 }
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001590
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301591 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001592 enable_clocks(0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301593 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001594
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001595 DSSDBG("PLL uninit done\n");
1596}
1597
1598void dsi_dump_clocks(struct seq_file *s)
1599{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301600 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001601 struct dsi_clock_info *cinfo = &dsi.current_cinfo;
Archit Taneja89a35e52011-04-12 13:52:23 +05301602 enum omap_dss_clk_source dispc_clk_src, dsi_clk_src;
Archit Taneja067a57e2011-03-02 11:57:25 +05301603
1604 dispc_clk_src = dss_get_dispc_clk_source();
1605 dsi_clk_src = dss_get_dsi_clk_source();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001606
1607 enable_clocks(1);
1608
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001609 seq_printf(s, "- DSI PLL -\n");
1610
1611 seq_printf(s, "dsi pll source = %s\n",
Tomi Valkeinena9a65002011-04-04 10:02:53 +03001612 cinfo->use_sys_clk ? "dss_sys_clk" : "pclkfree");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001613
1614 seq_printf(s, "Fint\t\t%-16luregn %u\n", cinfo->fint, cinfo->regn);
1615
1616 seq_printf(s, "CLKIN4DDR\t%-16luregm %u\n",
1617 cinfo->clkin4ddr, cinfo->regm);
1618
Archit Taneja1bb47832011-02-24 14:17:30 +05301619 seq_printf(s, "%s (%s)\t%-16luregm_dispc %u\t(%s)\n",
Archit Taneja067a57e2011-03-02 11:57:25 +05301620 dss_get_generic_clk_source_name(dispc_clk_src),
1621 dss_feat_get_clk_source_name(dispc_clk_src),
Archit Taneja1bb47832011-02-24 14:17:30 +05301622 cinfo->dsi_pll_hsdiv_dispc_clk,
1623 cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301624 dispc_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001625 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001626
Archit Taneja1bb47832011-02-24 14:17:30 +05301627 seq_printf(s, "%s (%s)\t%-16luregm_dsi %u\t(%s)\n",
Archit Taneja067a57e2011-03-02 11:57:25 +05301628 dss_get_generic_clk_source_name(dsi_clk_src),
1629 dss_feat_get_clk_source_name(dsi_clk_src),
Archit Taneja1bb47832011-02-24 14:17:30 +05301630 cinfo->dsi_pll_hsdiv_dsi_clk,
1631 cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301632 dsi_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001633 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001634
1635 seq_printf(s, "- DSI -\n");
1636
Archit Taneja067a57e2011-03-02 11:57:25 +05301637 seq_printf(s, "dsi fclk source = %s (%s)\n",
1638 dss_get_generic_clk_source_name(dsi_clk_src),
1639 dss_feat_get_clk_source_name(dsi_clk_src));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001640
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301641 seq_printf(s, "DSI_FCLK\t%lu\n", dsi_fclk_rate(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001642
1643 seq_printf(s, "DDR_CLK\t\t%lu\n",
1644 cinfo->clkin4ddr / 4);
1645
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301646 seq_printf(s, "TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001647
1648 seq_printf(s, "LP_CLK\t\t%lu\n", cinfo->lp_clk);
1649
1650 seq_printf(s, "VP_CLK\t\t%lu\n"
1651 "VP_PCLK\t\t%lu\n",
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001652 dispc_lclk_rate(OMAP_DSS_CHANNEL_LCD),
1653 dispc_pclk_rate(OMAP_DSS_CHANNEL_LCD));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001654
1655 enable_clocks(0);
1656}
1657
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001658#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
1659void dsi_dump_irqs(struct seq_file *s)
1660{
1661 unsigned long flags;
1662 struct dsi_irq_stats stats;
1663
1664 spin_lock_irqsave(&dsi.irq_stats_lock, flags);
1665
1666 stats = dsi.irq_stats;
1667 memset(&dsi.irq_stats, 0, sizeof(dsi.irq_stats));
1668 dsi.irq_stats.last_reset = jiffies;
1669
1670 spin_unlock_irqrestore(&dsi.irq_stats_lock, flags);
1671
1672 seq_printf(s, "period %u ms\n",
1673 jiffies_to_msecs(jiffies - stats.last_reset));
1674
1675 seq_printf(s, "irqs %d\n", stats.irq_count);
1676#define PIS(x) \
1677 seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);
1678
1679 seq_printf(s, "-- DSI interrupts --\n");
1680 PIS(VC0);
1681 PIS(VC1);
1682 PIS(VC2);
1683 PIS(VC3);
1684 PIS(WAKEUP);
1685 PIS(RESYNC);
1686 PIS(PLL_LOCK);
1687 PIS(PLL_UNLOCK);
1688 PIS(PLL_RECALL);
1689 PIS(COMPLEXIO_ERR);
1690 PIS(HS_TX_TIMEOUT);
1691 PIS(LP_RX_TIMEOUT);
1692 PIS(TE_TRIGGER);
1693 PIS(ACK_TRIGGER);
1694 PIS(SYNC_LOST);
1695 PIS(LDO_POWER_GOOD);
1696 PIS(TA_TIMEOUT);
1697#undef PIS
1698
1699#define PIS(x) \
1700 seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
1701 stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
1702 stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
1703 stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
1704 stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);
1705
1706 seq_printf(s, "-- VC interrupts --\n");
1707 PIS(CS);
1708 PIS(ECC_CORR);
1709 PIS(PACKET_SENT);
1710 PIS(FIFO_TX_OVF);
1711 PIS(FIFO_RX_OVF);
1712 PIS(BTA);
1713 PIS(ECC_NO_CORR);
1714 PIS(FIFO_TX_UDF);
1715 PIS(PP_BUSY_CHANGE);
1716#undef PIS
1717
1718#define PIS(x) \
1719 seq_printf(s, "%-20s %10d\n", #x, \
1720 stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);
1721
1722 seq_printf(s, "-- CIO interrupts --\n");
1723 PIS(ERRSYNCESC1);
1724 PIS(ERRSYNCESC2);
1725 PIS(ERRSYNCESC3);
1726 PIS(ERRESC1);
1727 PIS(ERRESC2);
1728 PIS(ERRESC3);
1729 PIS(ERRCONTROL1);
1730 PIS(ERRCONTROL2);
1731 PIS(ERRCONTROL3);
1732 PIS(STATEULPS1);
1733 PIS(STATEULPS2);
1734 PIS(STATEULPS3);
1735 PIS(ERRCONTENTIONLP0_1);
1736 PIS(ERRCONTENTIONLP1_1);
1737 PIS(ERRCONTENTIONLP0_2);
1738 PIS(ERRCONTENTIONLP1_2);
1739 PIS(ERRCONTENTIONLP0_3);
1740 PIS(ERRCONTENTIONLP1_3);
1741 PIS(ULPSACTIVENOT_ALL0);
1742 PIS(ULPSACTIVENOT_ALL1);
1743#undef PIS
1744}
1745#endif
1746
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001747void dsi_dump_regs(struct seq_file *s)
1748{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301749 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1750
1751#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(dsidev, r))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001752
Archit Taneja6af9cd12011-01-31 16:27:44 +00001753 dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301754 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001755
1756 DUMPREG(DSI_REVISION);
1757 DUMPREG(DSI_SYSCONFIG);
1758 DUMPREG(DSI_SYSSTATUS);
1759 DUMPREG(DSI_IRQSTATUS);
1760 DUMPREG(DSI_IRQENABLE);
1761 DUMPREG(DSI_CTRL);
1762 DUMPREG(DSI_COMPLEXIO_CFG1);
1763 DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
1764 DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
1765 DUMPREG(DSI_CLK_CTRL);
1766 DUMPREG(DSI_TIMING1);
1767 DUMPREG(DSI_TIMING2);
1768 DUMPREG(DSI_VM_TIMING1);
1769 DUMPREG(DSI_VM_TIMING2);
1770 DUMPREG(DSI_VM_TIMING3);
1771 DUMPREG(DSI_CLK_TIMING);
1772 DUMPREG(DSI_TX_FIFO_VC_SIZE);
1773 DUMPREG(DSI_RX_FIFO_VC_SIZE);
1774 DUMPREG(DSI_COMPLEXIO_CFG2);
1775 DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
1776 DUMPREG(DSI_VM_TIMING4);
1777 DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
1778 DUMPREG(DSI_VM_TIMING5);
1779 DUMPREG(DSI_VM_TIMING6);
1780 DUMPREG(DSI_VM_TIMING7);
1781 DUMPREG(DSI_STOPCLK_TIMING);
1782
1783 DUMPREG(DSI_VC_CTRL(0));
1784 DUMPREG(DSI_VC_TE(0));
1785 DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
1786 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
1787 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
1788 DUMPREG(DSI_VC_IRQSTATUS(0));
1789 DUMPREG(DSI_VC_IRQENABLE(0));
1790
1791 DUMPREG(DSI_VC_CTRL(1));
1792 DUMPREG(DSI_VC_TE(1));
1793 DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
1794 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
1795 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
1796 DUMPREG(DSI_VC_IRQSTATUS(1));
1797 DUMPREG(DSI_VC_IRQENABLE(1));
1798
1799 DUMPREG(DSI_VC_CTRL(2));
1800 DUMPREG(DSI_VC_TE(2));
1801 DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
1802 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
1803 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
1804 DUMPREG(DSI_VC_IRQSTATUS(2));
1805 DUMPREG(DSI_VC_IRQENABLE(2));
1806
1807 DUMPREG(DSI_VC_CTRL(3));
1808 DUMPREG(DSI_VC_TE(3));
1809 DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
1810 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
1811 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
1812 DUMPREG(DSI_VC_IRQSTATUS(3));
1813 DUMPREG(DSI_VC_IRQENABLE(3));
1814
1815 DUMPREG(DSI_DSIPHY_CFG0);
1816 DUMPREG(DSI_DSIPHY_CFG1);
1817 DUMPREG(DSI_DSIPHY_CFG2);
1818 DUMPREG(DSI_DSIPHY_CFG5);
1819
1820 DUMPREG(DSI_PLL_CONTROL);
1821 DUMPREG(DSI_PLL_STATUS);
1822 DUMPREG(DSI_PLL_GO);
1823 DUMPREG(DSI_PLL_CONFIGURATION1);
1824 DUMPREG(DSI_PLL_CONFIGURATION2);
1825
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301826 dsi_disable_scp_clk(dsidev);
Archit Taneja6af9cd12011-01-31 16:27:44 +00001827 dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001828#undef DUMPREG
1829}
1830
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03001831enum dsi_cio_power_state {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001832 DSI_COMPLEXIO_POWER_OFF = 0x0,
1833 DSI_COMPLEXIO_POWER_ON = 0x1,
1834 DSI_COMPLEXIO_POWER_ULPS = 0x2,
1835};
1836
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301837static int dsi_cio_power(struct platform_device *dsidev,
1838 enum dsi_cio_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001839{
1840 int t = 0;
1841
1842 /* PWR_CMD */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301843 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG1, state, 28, 27);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001844
1845 /* PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301846 while (FLD_GET(dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1),
1847 26, 25) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001848 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001849 DSSERR("failed to set complexio power state to "
1850 "%d\n", state);
1851 return -ENODEV;
1852 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001853 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001854 }
1855
1856 return 0;
1857}
1858
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03001859static void dsi_set_lane_config(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001860{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301861 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001862 u32 r;
1863
1864 int clk_lane = dssdev->phy.dsi.clk_lane;
1865 int data1_lane = dssdev->phy.dsi.data1_lane;
1866 int data2_lane = dssdev->phy.dsi.data2_lane;
1867 int clk_pol = dssdev->phy.dsi.clk_pol;
1868 int data1_pol = dssdev->phy.dsi.data1_pol;
1869 int data2_pol = dssdev->phy.dsi.data2_pol;
1870
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301871 r = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001872 r = FLD_MOD(r, clk_lane, 2, 0);
1873 r = FLD_MOD(r, clk_pol, 3, 3);
1874 r = FLD_MOD(r, data1_lane, 6, 4);
1875 r = FLD_MOD(r, data1_pol, 7, 7);
1876 r = FLD_MOD(r, data2_lane, 10, 8);
1877 r = FLD_MOD(r, data2_pol, 11, 11);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301878 dsi_write_reg(dsidev, DSI_COMPLEXIO_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001879
1880 /* The configuration of the DSI complex I/O (number of data lanes,
1881 position, differential order) should not be changed while
1882 DSS.DSI_CLK_CRTRL[20] LP_CLK_ENABLE bit is set to 1. In order for
1883 the hardware to take into account a new configuration of the complex
1884 I/O (done in DSS.DSI_COMPLEXIO_CFG1 register), it is recommended to
1885 follow this sequence: First set the DSS.DSI_CTRL[0] IF_EN bit to 1,
1886 then reset the DSS.DSI_CTRL[0] IF_EN to 0, then set
1887 DSS.DSI_CLK_CTRL[20] LP_CLK_ENABLE to 1 and finally set again the
1888 DSS.DSI_CTRL[0] IF_EN bit to 1. If the sequence is not followed, the
1889 DSI complex I/O configuration is unknown. */
1890
1891 /*
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301892 REG_FLD_MOD(dsidev, DSI_CTRL, 1, 0, 0);
1893 REG_FLD_MOD(dsidev, DSI_CTRL, 0, 0, 0);
1894 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20);
1895 REG_FLD_MOD(dsidev, DSI_CTRL, 1, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001896 */
1897}
1898
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301899static inline unsigned ns2ddr(struct platform_device *dsidev, unsigned ns)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001900{
1901 /* convert time in ns to ddr ticks, rounding up */
1902 unsigned long ddr_clk = dsi.current_cinfo.clkin4ddr / 4;
1903 return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
1904}
1905
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301906static inline unsigned ddr2ns(struct platform_device *dsidev, unsigned ddr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001907{
1908 unsigned long ddr_clk = dsi.current_cinfo.clkin4ddr / 4;
1909 return ddr * 1000 * 1000 / (ddr_clk / 1000);
1910}
1911
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301912static void dsi_cio_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001913{
1914 u32 r;
1915 u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
1916 u32 tlpx_half, tclk_trail, tclk_zero;
1917 u32 tclk_prepare;
1918
1919 /* calculate timings */
1920
1921 /* 1 * DDR_CLK = 2 * UI */
1922
1923 /* min 40ns + 4*UI max 85ns + 6*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301924 ths_prepare = ns2ddr(dsidev, 70) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001925
1926 /* min 145ns + 10*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301927 ths_prepare_ths_zero = ns2ddr(dsidev, 175) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001928
1929 /* min max(8*UI, 60ns+4*UI) */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301930 ths_trail = ns2ddr(dsidev, 60) + 5;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001931
1932 /* min 100ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301933 ths_exit = ns2ddr(dsidev, 145);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001934
1935 /* tlpx min 50n */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301936 tlpx_half = ns2ddr(dsidev, 25);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001937
1938 /* min 60ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301939 tclk_trail = ns2ddr(dsidev, 60) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001940
1941 /* min 38ns, max 95ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301942 tclk_prepare = ns2ddr(dsidev, 65);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001943
1944 /* min tclk-prepare + tclk-zero = 300ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301945 tclk_zero = ns2ddr(dsidev, 260);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001946
1947 DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301948 ths_prepare, ddr2ns(dsidev, ths_prepare),
1949 ths_prepare_ths_zero, ddr2ns(dsidev, ths_prepare_ths_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001950 DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301951 ths_trail, ddr2ns(dsidev, ths_trail),
1952 ths_exit, ddr2ns(dsidev, ths_exit));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001953
1954 DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
1955 "tclk_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301956 tlpx_half, ddr2ns(dsidev, tlpx_half),
1957 tclk_trail, ddr2ns(dsidev, tclk_trail),
1958 tclk_zero, ddr2ns(dsidev, tclk_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001959 DSSDBG("tclk_prepare %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301960 tclk_prepare, ddr2ns(dsidev, tclk_prepare));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001961
1962 /* program timings */
1963
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301964 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001965 r = FLD_MOD(r, ths_prepare, 31, 24);
1966 r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
1967 r = FLD_MOD(r, ths_trail, 15, 8);
1968 r = FLD_MOD(r, ths_exit, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301969 dsi_write_reg(dsidev, DSI_DSIPHY_CFG0, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001970
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301971 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001972 r = FLD_MOD(r, tlpx_half, 22, 16);
1973 r = FLD_MOD(r, tclk_trail, 15, 8);
1974 r = FLD_MOD(r, tclk_zero, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301975 dsi_write_reg(dsidev, DSI_DSIPHY_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001976
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301977 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001978 r = FLD_MOD(r, tclk_prepare, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301979 dsi_write_reg(dsidev, DSI_DSIPHY_CFG2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001980}
1981
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03001982static void dsi_cio_enable_lane_override(struct omap_dss_device *dssdev,
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001983 enum dsi_lane lanes)
1984{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301985 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001986 int clk_lane = dssdev->phy.dsi.clk_lane;
1987 int data1_lane = dssdev->phy.dsi.data1_lane;
1988 int data2_lane = dssdev->phy.dsi.data2_lane;
1989 int clk_pol = dssdev->phy.dsi.clk_pol;
1990 int data1_pol = dssdev->phy.dsi.data1_pol;
1991 int data2_pol = dssdev->phy.dsi.data2_pol;
1992
1993 u32 l = 0;
1994
1995 if (lanes & DSI_CLK_P)
1996 l |= 1 << ((clk_lane - 1) * 2 + (clk_pol ? 0 : 1));
1997 if (lanes & DSI_CLK_N)
1998 l |= 1 << ((clk_lane - 1) * 2 + (clk_pol ? 1 : 0));
1999
2000 if (lanes & DSI_DATA1_P)
2001 l |= 1 << ((data1_lane - 1) * 2 + (data1_pol ? 0 : 1));
2002 if (lanes & DSI_DATA1_N)
2003 l |= 1 << ((data1_lane - 1) * 2 + (data1_pol ? 1 : 0));
2004
2005 if (lanes & DSI_DATA2_P)
2006 l |= 1 << ((data2_lane - 1) * 2 + (data2_pol ? 0 : 1));
2007 if (lanes & DSI_DATA2_N)
2008 l |= 1 << ((data2_lane - 1) * 2 + (data2_pol ? 1 : 0));
2009
2010 /*
2011 * Bits in REGLPTXSCPDAT4TO0DXDY:
2012 * 17: DY0 18: DX0
2013 * 19: DY1 20: DX1
2014 * 21: DY2 22: DX2
2015 */
2016
2017 /* Set the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302018
2019 /* REGLPTXSCPDAT4TO0DXDY */
2020 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, l, 22, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002021
2022 /* Enable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302023
2024 /* ENLPTXSCPDAT */
2025 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 1, 27, 27);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002026}
2027
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302028static void dsi_cio_disable_lane_override(struct platform_device *dsidev)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002029{
2030 /* Disable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302031 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002032 /* Reset the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302033 /* REGLPTXSCPDAT4TO0DXDY */
2034 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 22, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002035}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002036
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002037static int dsi_cio_wait_tx_clk_esc_reset(struct omap_dss_device *dssdev)
2038{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302039 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002040 int t;
2041 int bits[3];
2042 bool in_use[3];
2043
2044 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
2045 bits[0] = 28;
2046 bits[1] = 27;
2047 bits[2] = 26;
2048 } else {
2049 bits[0] = 24;
2050 bits[1] = 25;
2051 bits[2] = 26;
2052 }
2053
2054 in_use[0] = false;
2055 in_use[1] = false;
2056 in_use[2] = false;
2057
2058 if (dssdev->phy.dsi.clk_lane != 0)
2059 in_use[dssdev->phy.dsi.clk_lane - 1] = true;
2060 if (dssdev->phy.dsi.data1_lane != 0)
2061 in_use[dssdev->phy.dsi.data1_lane - 1] = true;
2062 if (dssdev->phy.dsi.data2_lane != 0)
2063 in_use[dssdev->phy.dsi.data2_lane - 1] = true;
2064
2065 t = 100000;
2066 while (true) {
2067 u32 l;
2068 int i;
2069 int ok;
2070
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302071 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002072
2073 ok = 0;
2074 for (i = 0; i < 3; ++i) {
2075 if (!in_use[i] || (l & (1 << bits[i])))
2076 ok++;
2077 }
2078
2079 if (ok == 3)
2080 break;
2081
2082 if (--t == 0) {
2083 for (i = 0; i < 3; ++i) {
2084 if (!in_use[i] || (l & (1 << bits[i])))
2085 continue;
2086
2087 DSSERR("CIO TXCLKESC%d domain not coming " \
2088 "out of reset\n", i);
2089 }
2090 return -EIO;
2091 }
2092 }
2093
2094 return 0;
2095}
2096
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002097static int dsi_cio_init(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002098{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302099 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002100 int r;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002101 u32 l;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002102
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002103 DSSDBGF();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002104
Tomi Valkeinend1f58572010-07-30 11:57:57 +03002105 if (dsi.dsi_mux_pads)
2106 dsi.dsi_mux_pads(true);
2107
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302108 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002109
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002110 /* A dummy read using the SCP interface to any DSIPHY register is
2111 * required after DSIPHY reset to complete the reset of the DSI complex
2112 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302113 dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002114
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302115 if (wait_for_bit_change(dsidev, DSI_DSIPHY_CFG5, 30, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002116 DSSERR("CIO SCP Clock domain not coming out of reset.\n");
2117 r = -EIO;
2118 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002119 }
2120
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002121 dsi_set_lane_config(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002122
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002123 /* set TX STOP MODE timer to maximum for this operation */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302124 l = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002125 l = FLD_MOD(l, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
2126 l = FLD_MOD(l, 1, 14, 14); /* STOP_STATE_X16_IO */
2127 l = FLD_MOD(l, 1, 13, 13); /* STOP_STATE_X4_IO */
2128 l = FLD_MOD(l, 0x1fff, 12, 0); /* STOP_STATE_COUNTER_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302129 dsi_write_reg(dsidev, DSI_TIMING1, l);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002130
2131 if (dsi.ulps_enabled) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002132 DSSDBG("manual ulps exit\n");
2133
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002134 /* ULPS is exited by Mark-1 state for 1ms, followed by
2135 * stop state. DSS HW cannot do this via the normal
2136 * ULPS exit sequence, as after reset the DSS HW thinks
2137 * that we are not in ULPS mode, and refuses to send the
2138 * sequence. So we need to send the ULPS exit sequence
2139 * manually.
2140 */
2141
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002142 dsi_cio_enable_lane_override(dssdev,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002143 DSI_CLK_P | DSI_DATA1_P | DSI_DATA2_P);
2144 }
2145
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302146 r = dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ON);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002147 if (r)
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002148 goto err_cio_pwr;
2149
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302150 if (wait_for_bit_change(dsidev, DSI_COMPLEXIO_CFG1, 29, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002151 DSSERR("CIO PWR clock domain not coming out of reset.\n");
2152 r = -ENODEV;
2153 goto err_cio_pwr_dom;
2154 }
2155
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302156 dsi_if_enable(dsidev, true);
2157 dsi_if_enable(dsidev, false);
2158 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002159
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002160 r = dsi_cio_wait_tx_clk_esc_reset(dssdev);
2161 if (r)
2162 goto err_tx_clk_esc_rst;
2163
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002164 if (dsi.ulps_enabled) {
2165 /* Keep Mark-1 state for 1ms (as per DSI spec) */
2166 ktime_t wait = ns_to_ktime(1000 * 1000);
2167 set_current_state(TASK_UNINTERRUPTIBLE);
2168 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
2169
2170 /* Disable the override. The lanes should be set to Mark-11
2171 * state by the HW */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302172 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002173 }
2174
2175 /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302176 REG_FLD_MOD(dsidev, DSI_TIMING1, 0, 15, 15);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002177
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302178 dsi_cio_timings(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002179
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002180 dsi.ulps_enabled = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002181
2182 DSSDBG("CIO init done\n");
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002183
2184 return 0;
2185
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002186err_tx_clk_esc_rst:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302187 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002188err_cio_pwr_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302189 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002190err_cio_pwr:
2191 if (dsi.ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302192 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002193err_scp_clk_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302194 dsi_disable_scp_clk(dsidev);
Tomi Valkeinend1f58572010-07-30 11:57:57 +03002195 if (dsi.dsi_mux_pads)
2196 dsi.dsi_mux_pads(false);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002197 return r;
2198}
2199
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302200static void dsi_cio_uninit(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002201{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302202 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
2203 dsi_disable_scp_clk(dsidev);
Tomi Valkeinend1f58572010-07-30 11:57:57 +03002204 if (dsi.dsi_mux_pads)
2205 dsi.dsi_mux_pads(false);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002206}
2207
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302208static int _dsi_wait_reset(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002209{
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002210 int t = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002211
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302212 while (REG_GET(dsidev, DSI_SYSSTATUS, 0, 0) == 0) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002213 if (++t > 5) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002214 DSSERR("soft reset failed\n");
2215 return -ENODEV;
2216 }
2217 udelay(1);
2218 }
2219
2220 return 0;
2221}
2222
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302223static int _dsi_reset(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002224{
2225 /* Soft reset */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302226 REG_FLD_MOD(dsidev, DSI_SYSCONFIG, 1, 1, 1);
2227 return _dsi_wait_reset(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002228}
2229
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302230static void dsi_config_tx_fifo(struct platform_device *dsidev,
2231 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002232 enum fifo_size size3, enum fifo_size size4)
2233{
2234 u32 r = 0;
2235 int add = 0;
2236 int i;
2237
2238 dsi.vc[0].fifo_size = size1;
2239 dsi.vc[1].fifo_size = size2;
2240 dsi.vc[2].fifo_size = size3;
2241 dsi.vc[3].fifo_size = size4;
2242
2243 for (i = 0; i < 4; i++) {
2244 u8 v;
2245 int size = dsi.vc[i].fifo_size;
2246
2247 if (add + size > 4) {
2248 DSSERR("Illegal FIFO configuration\n");
2249 BUG();
2250 }
2251
2252 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2253 r |= v << (8 * i);
2254 /*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
2255 add += size;
2256 }
2257
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302258 dsi_write_reg(dsidev, DSI_TX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002259}
2260
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302261static void dsi_config_rx_fifo(struct platform_device *dsidev,
2262 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002263 enum fifo_size size3, enum fifo_size size4)
2264{
2265 u32 r = 0;
2266 int add = 0;
2267 int i;
2268
2269 dsi.vc[0].fifo_size = size1;
2270 dsi.vc[1].fifo_size = size2;
2271 dsi.vc[2].fifo_size = size3;
2272 dsi.vc[3].fifo_size = size4;
2273
2274 for (i = 0; i < 4; i++) {
2275 u8 v;
2276 int size = dsi.vc[i].fifo_size;
2277
2278 if (add + size > 4) {
2279 DSSERR("Illegal FIFO configuration\n");
2280 BUG();
2281 }
2282
2283 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2284 r |= v << (8 * i);
2285 /*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
2286 add += size;
2287 }
2288
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302289 dsi_write_reg(dsidev, DSI_RX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002290}
2291
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302292static int dsi_force_tx_stop_mode_io(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002293{
2294 u32 r;
2295
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302296 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002297 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302298 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002299
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302300 if (wait_for_bit_change(dsidev, DSI_TIMING1, 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002301 DSSERR("TX_STOP bit not going down\n");
2302 return -EIO;
2303 }
2304
2305 return 0;
2306}
2307
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302308static bool dsi_vc_is_enabled(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002309{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302310 return REG_GET(dsidev, DSI_VC_CTRL(channel), 0, 0);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002311}
2312
2313static void dsi_packet_sent_handler_vp(void *data, u32 mask)
2314{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302315 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002316 const int channel = dsi.update_channel;
2317 u8 bit = dsi.te_enabled ? 30 : 31;
2318
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302319 if (REG_GET(dsidev, DSI_VC_TE(channel), bit, bit) == 0)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002320 complete((struct completion *)data);
2321}
2322
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302323static int dsi_sync_vc_vp(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002324{
2325 int r = 0;
2326 u8 bit;
2327
2328 DECLARE_COMPLETION_ONSTACK(completion);
2329
2330 bit = dsi.te_enabled ? 30 : 31;
2331
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302332 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Tanejacf398fb2011-03-23 09:59:34 +00002333 &completion, DSI_VC_IRQ_PACKET_SENT);
2334 if (r)
2335 goto err0;
2336
2337 /* Wait for completion only if TE_EN/TE_START is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302338 if (REG_GET(dsidev, DSI_VC_TE(channel), bit, bit)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002339 if (wait_for_completion_timeout(&completion,
2340 msecs_to_jiffies(10)) == 0) {
2341 DSSERR("Failed to complete previous frame transfer\n");
2342 r = -EIO;
2343 goto err1;
2344 }
2345 }
2346
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302347 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Tanejacf398fb2011-03-23 09:59:34 +00002348 &completion, DSI_VC_IRQ_PACKET_SENT);
2349
2350 return 0;
2351err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302352 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
2353 &completion, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002354err0:
2355 return r;
2356}
2357
2358static void dsi_packet_sent_handler_l4(void *data, u32 mask)
2359{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302360 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002361 const int channel = dsi.update_channel;
2362
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302363 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 5, 5) == 0)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002364 complete((struct completion *)data);
2365}
2366
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302367static int dsi_sync_vc_l4(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002368{
2369 int r = 0;
2370
2371 DECLARE_COMPLETION_ONSTACK(completion);
2372
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302373 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Tanejacf398fb2011-03-23 09:59:34 +00002374 &completion, DSI_VC_IRQ_PACKET_SENT);
2375 if (r)
2376 goto err0;
2377
2378 /* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302379 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 5, 5)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002380 if (wait_for_completion_timeout(&completion,
2381 msecs_to_jiffies(10)) == 0) {
2382 DSSERR("Failed to complete previous l4 transfer\n");
2383 r = -EIO;
2384 goto err1;
2385 }
2386 }
2387
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302388 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Tanejacf398fb2011-03-23 09:59:34 +00002389 &completion, DSI_VC_IRQ_PACKET_SENT);
2390
2391 return 0;
2392err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302393 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Tanejacf398fb2011-03-23 09:59:34 +00002394 &completion, DSI_VC_IRQ_PACKET_SENT);
2395err0:
2396 return r;
2397}
2398
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302399static int dsi_sync_vc(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002400{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302401 WARN_ON(!dsi_bus_is_locked(dsidev));
Archit Tanejacf398fb2011-03-23 09:59:34 +00002402
2403 WARN_ON(in_interrupt());
2404
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302405 if (!dsi_vc_is_enabled(dsidev, channel))
Archit Tanejacf398fb2011-03-23 09:59:34 +00002406 return 0;
2407
2408 switch (dsi.vc[channel].mode) {
2409 case DSI_VC_MODE_VP:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302410 return dsi_sync_vc_vp(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002411 case DSI_VC_MODE_L4:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302412 return dsi_sync_vc_l4(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002413 default:
2414 BUG();
2415 }
2416}
2417
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302418static int dsi_vc_enable(struct platform_device *dsidev, int channel,
2419 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002420{
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02002421 DSSDBG("dsi_vc_enable channel %d, enable %d\n",
2422 channel, enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002423
2424 enable = enable ? 1 : 0;
2425
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302426 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002427
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302428 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel),
2429 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002430 DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
2431 return -EIO;
2432 }
2433
2434 return 0;
2435}
2436
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302437static void dsi_vc_initial_config(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002438{
2439 u32 r;
2440
2441 DSSDBGF("%d", channel);
2442
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302443 r = dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002444
2445 if (FLD_GET(r, 15, 15)) /* VC_BUSY */
2446 DSSERR("VC(%d) busy when trying to configure it!\n",
2447 channel);
2448
2449 r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
2450 r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN */
2451 r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
2452 r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
2453 r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
2454 r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
2455 r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
Archit Taneja9613c022011-03-22 06:33:36 -05002456 if (dss_has_feature(FEAT_DSI_VC_OCP_WIDTH))
2457 r = FLD_MOD(r, 3, 11, 10); /* OCP_WIDTH = 32 bit */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002458
2459 r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
2460 r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */
2461
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302462 dsi_write_reg(dsidev, DSI_VC_CTRL(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002463}
2464
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302465static int dsi_vc_config_l4(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002466{
2467 if (dsi.vc[channel].mode == DSI_VC_MODE_L4)
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002468 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002469
2470 DSSDBGF("%d", channel);
2471
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302472 dsi_sync_vc(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002473
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302474 dsi_vc_enable(dsidev, channel, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002475
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002476 /* VC_BUSY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302477 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002478 DSSERR("vc(%d) busy when trying to config for L4\n", channel);
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002479 return -EIO;
2480 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002481
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302482 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 1, 1); /* SOURCE, 0 = L4 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002483
Archit Taneja9613c022011-03-22 06:33:36 -05002484 /* DCS_CMD_ENABLE */
2485 if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC))
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302486 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 30, 30);
Archit Taneja9613c022011-03-22 06:33:36 -05002487
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302488 dsi_vc_enable(dsidev, channel, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002489
2490 dsi.vc[channel].mode = DSI_VC_MODE_L4;
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002491
2492 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002493}
2494
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302495static int dsi_vc_config_vp(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002496{
2497 if (dsi.vc[channel].mode == DSI_VC_MODE_VP)
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002498 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002499
2500 DSSDBGF("%d", channel);
2501
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302502 dsi_sync_vc(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002503
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302504 dsi_vc_enable(dsidev, channel, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002505
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002506 /* VC_BUSY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302507 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002508 DSSERR("vc(%d) busy when trying to config for VP\n", channel);
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002509 return -EIO;
2510 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002511
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302512 /* SOURCE, 1 = video port */
2513 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 1, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002514
Archit Taneja9613c022011-03-22 06:33:36 -05002515 /* DCS_CMD_ENABLE */
2516 if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC))
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302517 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 30, 30);
Archit Taneja9613c022011-03-22 06:33:36 -05002518
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302519 dsi_vc_enable(dsidev, channel, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002520
2521 dsi.vc[channel].mode = DSI_VC_MODE_VP;
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002522
2523 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002524}
2525
2526
Archit Taneja1ffefe72011-05-12 17:26:24 +05302527void omapdss_dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
2528 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002529{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302530 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
2531
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002532 DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);
2533
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302534 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002535
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302536 dsi_vc_enable(dsidev, channel, 0);
2537 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002538
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302539 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 9, 9);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002540
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302541 dsi_vc_enable(dsidev, channel, 1);
2542 dsi_if_enable(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002543
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302544 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002545}
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002546EXPORT_SYMBOL(omapdss_dsi_vc_enable_hs);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002547
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302548static void dsi_vc_flush_long_data(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002549{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302550 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002551 u32 val;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302552 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002553 DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
2554 (val >> 0) & 0xff,
2555 (val >> 8) & 0xff,
2556 (val >> 16) & 0xff,
2557 (val >> 24) & 0xff);
2558 }
2559}
2560
2561static void dsi_show_rx_ack_with_err(u16 err)
2562{
2563 DSSERR("\tACK with ERROR (%#x):\n", err);
2564 if (err & (1 << 0))
2565 DSSERR("\t\tSoT Error\n");
2566 if (err & (1 << 1))
2567 DSSERR("\t\tSoT Sync Error\n");
2568 if (err & (1 << 2))
2569 DSSERR("\t\tEoT Sync Error\n");
2570 if (err & (1 << 3))
2571 DSSERR("\t\tEscape Mode Entry Command Error\n");
2572 if (err & (1 << 4))
2573 DSSERR("\t\tLP Transmit Sync Error\n");
2574 if (err & (1 << 5))
2575 DSSERR("\t\tHS Receive Timeout Error\n");
2576 if (err & (1 << 6))
2577 DSSERR("\t\tFalse Control Error\n");
2578 if (err & (1 << 7))
2579 DSSERR("\t\t(reserved7)\n");
2580 if (err & (1 << 8))
2581 DSSERR("\t\tECC Error, single-bit (corrected)\n");
2582 if (err & (1 << 9))
2583 DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
2584 if (err & (1 << 10))
2585 DSSERR("\t\tChecksum Error\n");
2586 if (err & (1 << 11))
2587 DSSERR("\t\tData type not recognized\n");
2588 if (err & (1 << 12))
2589 DSSERR("\t\tInvalid VC ID\n");
2590 if (err & (1 << 13))
2591 DSSERR("\t\tInvalid Transmission Length\n");
2592 if (err & (1 << 14))
2593 DSSERR("\t\t(reserved14)\n");
2594 if (err & (1 << 15))
2595 DSSERR("\t\tDSI Protocol Violation\n");
2596}
2597
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302598static u16 dsi_vc_flush_receive_data(struct platform_device *dsidev,
2599 int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002600{
2601 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302602 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002603 u32 val;
2604 u8 dt;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302605 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002606 DSSERR("\trawval %#08x\n", val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002607 dt = FLD_GET(val, 5, 0);
2608 if (dt == DSI_DT_RX_ACK_WITH_ERR) {
2609 u16 err = FLD_GET(val, 23, 8);
2610 dsi_show_rx_ack_with_err(err);
2611 } else if (dt == DSI_DT_RX_SHORT_READ_1) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002612 DSSERR("\tDCS short response, 1 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002613 FLD_GET(val, 23, 8));
2614 } else if (dt == DSI_DT_RX_SHORT_READ_2) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002615 DSSERR("\tDCS short response, 2 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002616 FLD_GET(val, 23, 8));
2617 } else if (dt == DSI_DT_RX_DCS_LONG_READ) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002618 DSSERR("\tDCS long response, len %d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002619 FLD_GET(val, 23, 8));
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302620 dsi_vc_flush_long_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002621 } else {
2622 DSSERR("\tunknown datatype 0x%02x\n", dt);
2623 }
2624 }
2625 return 0;
2626}
2627
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302628static int dsi_vc_send_bta(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002629{
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02002630 if (dsi.debug_write || dsi.debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002631 DSSDBG("dsi_vc_send_bta %d\n", channel);
2632
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302633 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002634
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302635 /* RX_FIFO_NOT_EMPTY */
2636 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002637 DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302638 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002639 }
2640
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302641 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002642
2643 return 0;
2644}
2645
Archit Taneja1ffefe72011-05-12 17:26:24 +05302646int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002647{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302648 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002649 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002650 int r = 0;
2651 u32 err;
2652
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302653 r = dsi_register_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002654 &completion, DSI_VC_IRQ_BTA);
2655 if (r)
2656 goto err0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002657
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302658 r = dsi_register_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002659 DSI_IRQ_ERROR_MASK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002660 if (r)
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002661 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002662
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302663 r = dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002664 if (r)
2665 goto err2;
2666
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002667 if (wait_for_completion_timeout(&completion,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002668 msecs_to_jiffies(500)) == 0) {
2669 DSSERR("Failed to receive BTA\n");
2670 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002671 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002672 }
2673
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302674 err = dsi_get_errors(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002675 if (err) {
2676 DSSERR("Error while sending BTA: %x\n", err);
2677 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002678 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002679 }
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002680err2:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302681 dsi_unregister_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002682 DSI_IRQ_ERROR_MASK);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002683err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302684 dsi_unregister_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002685 &completion, DSI_VC_IRQ_BTA);
2686err0:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002687 return r;
2688}
2689EXPORT_SYMBOL(dsi_vc_send_bta_sync);
2690
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302691static inline void dsi_vc_write_long_header(struct platform_device *dsidev,
2692 int channel, u8 data_type, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002693{
2694 u32 val;
2695 u8 data_id;
2696
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302697 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002698
Archit Taneja5ee3c142011-03-02 12:35:53 +05302699 data_id = data_type | dsi.vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002700
2701 val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
2702 FLD_VAL(ecc, 31, 24);
2703
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302704 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_HEADER(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002705}
2706
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302707static inline void dsi_vc_write_long_payload(struct platform_device *dsidev,
2708 int channel, u8 b1, u8 b2, u8 b3, u8 b4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002709{
2710 u32 val;
2711
2712 val = b4 << 24 | b3 << 16 | b2 << 8 | b1 << 0;
2713
2714/* DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
2715 b1, b2, b3, b4, val); */
2716
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302717 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002718}
2719
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302720static int dsi_vc_send_long(struct platform_device *dsidev, int channel,
2721 u8 data_type, u8 *data, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002722{
2723 /*u32 val; */
2724 int i;
2725 u8 *p;
2726 int r = 0;
2727 u8 b1, b2, b3, b4;
2728
2729 if (dsi.debug_write)
2730 DSSDBG("dsi_vc_send_long, %d bytes\n", len);
2731
2732 /* len + header */
2733 if (dsi.vc[channel].fifo_size * 32 * 4 < len + 4) {
2734 DSSERR("unable to send long packet: packet too long.\n");
2735 return -EINVAL;
2736 }
2737
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302738 dsi_vc_config_l4(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002739
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302740 dsi_vc_write_long_header(dsidev, channel, data_type, len, ecc);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002741
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002742 p = data;
2743 for (i = 0; i < len >> 2; i++) {
2744 if (dsi.debug_write)
2745 DSSDBG("\tsending full packet %d\n", i);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002746
2747 b1 = *p++;
2748 b2 = *p++;
2749 b3 = *p++;
2750 b4 = *p++;
2751
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302752 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, b4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002753 }
2754
2755 i = len % 4;
2756 if (i) {
2757 b1 = 0; b2 = 0; b3 = 0;
2758
2759 if (dsi.debug_write)
2760 DSSDBG("\tsending remainder bytes %d\n", i);
2761
2762 switch (i) {
2763 case 3:
2764 b1 = *p++;
2765 b2 = *p++;
2766 b3 = *p++;
2767 break;
2768 case 2:
2769 b1 = *p++;
2770 b2 = *p++;
2771 break;
2772 case 1:
2773 b1 = *p++;
2774 break;
2775 }
2776
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302777 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002778 }
2779
2780 return r;
2781}
2782
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302783static int dsi_vc_send_short(struct platform_device *dsidev, int channel,
2784 u8 data_type, u16 data, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002785{
2786 u32 r;
2787 u8 data_id;
2788
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302789 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002790
2791 if (dsi.debug_write)
2792 DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
2793 channel,
2794 data_type, data & 0xff, (data >> 8) & 0xff);
2795
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302796 dsi_vc_config_l4(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002797
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302798 if (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(channel)), 16, 16)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002799 DSSERR("ERROR FIFO FULL, aborting transfer\n");
2800 return -EINVAL;
2801 }
2802
Archit Taneja5ee3c142011-03-02 12:35:53 +05302803 data_id = data_type | dsi.vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002804
2805 r = (data_id << 0) | (data << 8) | (ecc << 24);
2806
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302807 dsi_write_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002808
2809 return 0;
2810}
2811
Archit Taneja1ffefe72011-05-12 17:26:24 +05302812int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002813{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302814 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002815 u8 nullpkg[] = {0, 0, 0, 0};
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302816
2817 return dsi_vc_send_long(dsidev, channel, DSI_DT_NULL_PACKET, nullpkg,
2818 4, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002819}
2820EXPORT_SYMBOL(dsi_vc_send_null);
2821
Archit Taneja1ffefe72011-05-12 17:26:24 +05302822int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
2823 u8 *data, int len)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002824{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302825 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002826 int r;
2827
2828 BUG_ON(len == 0);
2829
2830 if (len == 1) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302831 r = dsi_vc_send_short(dsidev, channel, DSI_DT_DCS_SHORT_WRITE_0,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002832 data[0], 0);
2833 } else if (len == 2) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302834 r = dsi_vc_send_short(dsidev, channel, DSI_DT_DCS_SHORT_WRITE_1,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002835 data[0] | (data[1] << 8), 0);
2836 } else {
2837 /* 0x39 = DCS Long Write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302838 r = dsi_vc_send_long(dsidev, channel, DSI_DT_DCS_LONG_WRITE,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002839 data, len, 0);
2840 }
2841
2842 return r;
2843}
2844EXPORT_SYMBOL(dsi_vc_dcs_write_nosync);
2845
Archit Taneja1ffefe72011-05-12 17:26:24 +05302846int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
2847 int len)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002848{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302849 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002850 int r;
2851
Archit Taneja1ffefe72011-05-12 17:26:24 +05302852 r = dsi_vc_dcs_write_nosync(dssdev, channel, data, len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002853 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002854 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002855
Archit Taneja1ffefe72011-05-12 17:26:24 +05302856 r = dsi_vc_send_bta_sync(dssdev, channel);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002857 if (r)
2858 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002859
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302860 /* RX_FIFO_NOT_EMPTY */
2861 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03002862 DSSERR("rx fifo not empty after write, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302863 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03002864 r = -EIO;
2865 goto err;
2866 }
2867
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002868 return 0;
2869err:
2870 DSSERR("dsi_vc_dcs_write(ch %d, cmd 0x%02x, len %d) failed\n",
2871 channel, data[0], len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002872 return r;
2873}
2874EXPORT_SYMBOL(dsi_vc_dcs_write);
2875
Archit Taneja1ffefe72011-05-12 17:26:24 +05302876int dsi_vc_dcs_write_0(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02002877{
Archit Taneja1ffefe72011-05-12 17:26:24 +05302878 return dsi_vc_dcs_write(dssdev, channel, &dcs_cmd, 1);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02002879}
2880EXPORT_SYMBOL(dsi_vc_dcs_write_0);
2881
Archit Taneja1ffefe72011-05-12 17:26:24 +05302882int dsi_vc_dcs_write_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
2883 u8 param)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02002884{
2885 u8 buf[2];
2886 buf[0] = dcs_cmd;
2887 buf[1] = param;
Archit Taneja1ffefe72011-05-12 17:26:24 +05302888 return dsi_vc_dcs_write(dssdev, channel, buf, 2);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02002889}
2890EXPORT_SYMBOL(dsi_vc_dcs_write_1);
2891
Archit Taneja1ffefe72011-05-12 17:26:24 +05302892int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
2893 u8 *buf, int buflen)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002894{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302895 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002896 u32 val;
2897 u8 dt;
2898 int r;
2899
2900 if (dsi.debug_read)
Tomi Valkeinenff90a342009-12-03 13:38:04 +02002901 DSSDBG("dsi_vc_dcs_read(ch%d, dcs_cmd %x)\n", channel, dcs_cmd);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002902
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302903 r = dsi_vc_send_short(dsidev, channel, DSI_DT_DCS_READ, dcs_cmd, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002904 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002905 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002906
Archit Taneja1ffefe72011-05-12 17:26:24 +05302907 r = dsi_vc_send_bta_sync(dssdev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002908 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002909 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002910
2911 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302912 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20) == 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002913 DSSERR("RX fifo empty when trying to read.\n");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002914 r = -EIO;
2915 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002916 }
2917
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302918 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002919 if (dsi.debug_read)
2920 DSSDBG("\theader: %08x\n", val);
2921 dt = FLD_GET(val, 5, 0);
2922 if (dt == DSI_DT_RX_ACK_WITH_ERR) {
2923 u16 err = FLD_GET(val, 23, 8);
2924 dsi_show_rx_ack_with_err(err);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002925 r = -EIO;
2926 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002927
2928 } else if (dt == DSI_DT_RX_SHORT_READ_1) {
2929 u8 data = FLD_GET(val, 15, 8);
2930 if (dsi.debug_read)
2931 DSSDBG("\tDCS short response, 1 byte: %02x\n", data);
2932
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002933 if (buflen < 1) {
2934 r = -EIO;
2935 goto err;
2936 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002937
2938 buf[0] = data;
2939
2940 return 1;
2941 } else if (dt == DSI_DT_RX_SHORT_READ_2) {
2942 u16 data = FLD_GET(val, 23, 8);
2943 if (dsi.debug_read)
2944 DSSDBG("\tDCS short response, 2 byte: %04x\n", data);
2945
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002946 if (buflen < 2) {
2947 r = -EIO;
2948 goto err;
2949 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002950
2951 buf[0] = data & 0xff;
2952 buf[1] = (data >> 8) & 0xff;
2953
2954 return 2;
2955 } else if (dt == DSI_DT_RX_DCS_LONG_READ) {
2956 int w;
2957 int len = FLD_GET(val, 23, 8);
2958 if (dsi.debug_read)
2959 DSSDBG("\tDCS long response, len %d\n", len);
2960
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002961 if (len > buflen) {
2962 r = -EIO;
2963 goto err;
2964 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002965
2966 /* two byte checksum ends the packet, not included in len */
2967 for (w = 0; w < len + 2;) {
2968 int b;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302969 val = dsi_read_reg(dsidev,
2970 DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002971 if (dsi.debug_read)
2972 DSSDBG("\t\t%02x %02x %02x %02x\n",
2973 (val >> 0) & 0xff,
2974 (val >> 8) & 0xff,
2975 (val >> 16) & 0xff,
2976 (val >> 24) & 0xff);
2977
2978 for (b = 0; b < 4; ++b) {
2979 if (w < len)
2980 buf[w] = (val >> (b * 8)) & 0xff;
2981 /* we discard the 2 byte checksum */
2982 ++w;
2983 }
2984 }
2985
2986 return len;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002987 } else {
2988 DSSERR("\tunknown datatype 0x%02x\n", dt);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002989 r = -EIO;
2990 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002991 }
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002992
2993 BUG();
2994err:
2995 DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n",
2996 channel, dcs_cmd);
2997 return r;
2998
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002999}
3000EXPORT_SYMBOL(dsi_vc_dcs_read);
3001
Archit Taneja1ffefe72011-05-12 17:26:24 +05303002int dsi_vc_dcs_read_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3003 u8 *data)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003004{
3005 int r;
3006
Archit Taneja1ffefe72011-05-12 17:26:24 +05303007 r = dsi_vc_dcs_read(dssdev, channel, dcs_cmd, data, 1);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003008
3009 if (r < 0)
3010 return r;
3011
3012 if (r != 1)
3013 return -EIO;
3014
3015 return 0;
3016}
3017EXPORT_SYMBOL(dsi_vc_dcs_read_1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003018
Archit Taneja1ffefe72011-05-12 17:26:24 +05303019int dsi_vc_dcs_read_2(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3020 u8 *data1, u8 *data2)
Tomi Valkeinen53055aa2010-02-25 11:38:13 +02003021{
Tomi Valkeinen0c244f72010-06-09 15:19:29 +03003022 u8 buf[2];
Tomi Valkeinen53055aa2010-02-25 11:38:13 +02003023 int r;
3024
Archit Taneja1ffefe72011-05-12 17:26:24 +05303025 r = dsi_vc_dcs_read(dssdev, channel, dcs_cmd, buf, 2);
Tomi Valkeinen53055aa2010-02-25 11:38:13 +02003026
3027 if (r < 0)
3028 return r;
3029
3030 if (r != 2)
3031 return -EIO;
3032
Tomi Valkeinen0c244f72010-06-09 15:19:29 +03003033 *data1 = buf[0];
3034 *data2 = buf[1];
3035
Tomi Valkeinen53055aa2010-02-25 11:38:13 +02003036 return 0;
3037}
3038EXPORT_SYMBOL(dsi_vc_dcs_read_2);
3039
Archit Taneja1ffefe72011-05-12 17:26:24 +05303040int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
3041 u16 len)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003042{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303043 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3044
3045 return dsi_vc_send_short(dsidev, channel, DSI_DT_SET_MAX_RET_PKG_SIZE,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003046 len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003047}
3048EXPORT_SYMBOL(dsi_vc_set_max_rx_packet_size);
3049
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303050static int dsi_enter_ulps(struct platform_device *dsidev)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003051{
3052 DECLARE_COMPLETION_ONSTACK(completion);
3053 int r;
3054
3055 DSSDBGF();
3056
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303057 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003058
3059 WARN_ON(dsi.ulps_enabled);
3060
3061 if (dsi.ulps_enabled)
3062 return 0;
3063
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303064 if (REG_GET(dsidev, DSI_CLK_CTRL, 13, 13)) {
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003065 DSSERR("DDR_CLK_ALWAYS_ON enabled when entering ULPS\n");
3066 return -EIO;
3067 }
3068
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303069 dsi_sync_vc(dsidev, 0);
3070 dsi_sync_vc(dsidev, 1);
3071 dsi_sync_vc(dsidev, 2);
3072 dsi_sync_vc(dsidev, 3);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003073
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303074 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003075
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303076 dsi_vc_enable(dsidev, 0, false);
3077 dsi_vc_enable(dsidev, 1, false);
3078 dsi_vc_enable(dsidev, 2, false);
3079 dsi_vc_enable(dsidev, 3, false);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003080
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303081 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 16, 16)) { /* HS_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003082 DSSERR("HS busy when enabling ULPS\n");
3083 return -EIO;
3084 }
3085
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303086 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 17, 17)) { /* LP_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003087 DSSERR("LP busy when enabling ULPS\n");
3088 return -EIO;
3089 }
3090
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303091 r = dsi_register_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003092 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3093 if (r)
3094 return r;
3095
3096 /* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */
3097 /* LANEx_ULPS_SIG2 */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303098 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, (1 << 0) | (1 << 1) | (1 << 2),
3099 7, 5);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003100
3101 if (wait_for_completion_timeout(&completion,
3102 msecs_to_jiffies(1000)) == 0) {
3103 DSSERR("ULPS enable timeout\n");
3104 r = -EIO;
3105 goto err;
3106 }
3107
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303108 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003109 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3110
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303111 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ULPS);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003112
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303113 dsi_if_enable(dsidev, false);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003114
3115 dsi.ulps_enabled = true;
3116
3117 return 0;
3118
3119err:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303120 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003121 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3122 return r;
3123}
3124
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303125static void dsi_set_lp_rx_timeout(struct platform_device *dsidev,
3126 unsigned ticks, bool x4, bool x16)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003127{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003128 unsigned long fck;
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003129 unsigned long total_ticks;
3130 u32 r;
3131
3132 BUG_ON(ticks > 0x1fff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003133
3134 /* ticks in DSI_FCK */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303135 fck = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003136
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303137 r = dsi_read_reg(dsidev, DSI_TIMING2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003138 r = FLD_MOD(r, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003139 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* LP_RX_TO_X16 */
3140 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* LP_RX_TO_X4 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003141 r = FLD_MOD(r, ticks, 12, 0); /* LP_RX_COUNTER */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303142 dsi_write_reg(dsidev, DSI_TIMING2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003143
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003144 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3145
3146 DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3147 total_ticks,
3148 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3149 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003150}
3151
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303152static void dsi_set_ta_timeout(struct platform_device *dsidev, unsigned ticks,
3153 bool x8, bool x16)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003154{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003155 unsigned long fck;
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003156 unsigned long total_ticks;
3157 u32 r;
3158
3159 BUG_ON(ticks > 0x1fff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003160
3161 /* ticks in DSI_FCK */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303162 fck = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003163
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303164 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003165 r = FLD_MOD(r, 1, 31, 31); /* TA_TO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003166 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* TA_TO_X16 */
3167 r = FLD_MOD(r, x8 ? 1 : 0, 29, 29); /* TA_TO_X8 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003168 r = FLD_MOD(r, ticks, 28, 16); /* TA_TO_COUNTER */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303169 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003170
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003171 total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);
3172
3173 DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
3174 total_ticks,
3175 ticks, x8 ? " x8" : "", x16 ? " x16" : "",
3176 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003177}
3178
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303179static void dsi_set_stop_state_counter(struct platform_device *dsidev,
3180 unsigned ticks, bool x4, bool x16)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003181{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003182 unsigned long fck;
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003183 unsigned long total_ticks;
3184 u32 r;
3185
3186 BUG_ON(ticks > 0x1fff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003187
3188 /* ticks in DSI_FCK */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303189 fck = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003190
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303191 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003192 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003193 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* STOP_STATE_X16_IO */
3194 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* STOP_STATE_X4_IO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003195 r = FLD_MOD(r, ticks, 12, 0); /* STOP_STATE_COUNTER_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303196 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003197
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003198 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3199
3200 DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
3201 total_ticks,
3202 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3203 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003204}
3205
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303206static void dsi_set_hs_tx_timeout(struct platform_device *dsidev,
3207 unsigned ticks, bool x4, bool x16)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003208{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003209 unsigned long fck;
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003210 unsigned long total_ticks;
3211 u32 r;
3212
3213 BUG_ON(ticks > 0x1fff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003214
3215 /* ticks in TxByteClkHS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303216 fck = dsi_get_txbyteclkhs(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003217
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303218 r = dsi_read_reg(dsidev, DSI_TIMING2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003219 r = FLD_MOD(r, 1, 31, 31); /* HS_TX_TO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003220 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* HS_TX_TO_X16 */
3221 r = FLD_MOD(r, x4 ? 1 : 0, 29, 29); /* HS_TX_TO_X8 (4 really) */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003222 r = FLD_MOD(r, ticks, 28, 16); /* HS_TX_TO_COUNTER */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303223 dsi_write_reg(dsidev, DSI_TIMING2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003224
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003225 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3226
3227 DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3228 total_ticks,
3229 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3230 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003231}
3232static int dsi_proto_config(struct omap_dss_device *dssdev)
3233{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303234 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003235 u32 r;
3236 int buswidth = 0;
3237
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303238 dsi_config_tx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003239 DSI_FIFO_SIZE_32,
3240 DSI_FIFO_SIZE_32,
3241 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003242
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303243 dsi_config_rx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003244 DSI_FIFO_SIZE_32,
3245 DSI_FIFO_SIZE_32,
3246 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003247
3248 /* XXX what values for the timeouts? */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303249 dsi_set_stop_state_counter(dsidev, 0x1000, false, false);
3250 dsi_set_ta_timeout(dsidev, 0x1fff, true, true);
3251 dsi_set_lp_rx_timeout(dsidev, 0x1fff, true, true);
3252 dsi_set_hs_tx_timeout(dsidev, 0x1fff, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003253
3254 switch (dssdev->ctrl.pixel_size) {
3255 case 16:
3256 buswidth = 0;
3257 break;
3258 case 18:
3259 buswidth = 1;
3260 break;
3261 case 24:
3262 buswidth = 2;
3263 break;
3264 default:
3265 BUG();
3266 }
3267
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303268 r = dsi_read_reg(dsidev, DSI_CTRL);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003269 r = FLD_MOD(r, 1, 1, 1); /* CS_RX_EN */
3270 r = FLD_MOD(r, 1, 2, 2); /* ECC_RX_EN */
3271 r = FLD_MOD(r, 1, 3, 3); /* TX_FIFO_ARBITRATION */
3272 r = FLD_MOD(r, 1, 4, 4); /* VP_CLK_RATIO, always 1, see errata*/
3273 r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
3274 r = FLD_MOD(r, 0, 8, 8); /* VP_CLK_POL */
3275 r = FLD_MOD(r, 2, 13, 12); /* LINE_BUFFER, 2 lines */
3276 r = FLD_MOD(r, 1, 14, 14); /* TRIGGER_RESET_MODE */
3277 r = FLD_MOD(r, 1, 19, 19); /* EOT_ENABLE */
Archit Taneja9613c022011-03-22 06:33:36 -05003278 if (!dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
3279 r = FLD_MOD(r, 1, 24, 24); /* DCS_CMD_ENABLE */
3280 /* DCS_CMD_CODE, 1=start, 0=continue */
3281 r = FLD_MOD(r, 0, 25, 25);
3282 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003283
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303284 dsi_write_reg(dsidev, DSI_CTRL, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003285
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303286 dsi_vc_initial_config(dsidev, 0);
3287 dsi_vc_initial_config(dsidev, 1);
3288 dsi_vc_initial_config(dsidev, 2);
3289 dsi_vc_initial_config(dsidev, 3);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003290
3291 return 0;
3292}
3293
3294static void dsi_proto_timings(struct omap_dss_device *dssdev)
3295{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303296 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003297 unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail;
3298 unsigned tclk_pre, tclk_post;
3299 unsigned ths_prepare, ths_prepare_ths_zero, ths_zero;
3300 unsigned ths_trail, ths_exit;
3301 unsigned ddr_clk_pre, ddr_clk_post;
3302 unsigned enter_hs_mode_lat, exit_hs_mode_lat;
3303 unsigned ths_eot;
3304 u32 r;
3305
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303306 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003307 ths_prepare = FLD_GET(r, 31, 24);
3308 ths_prepare_ths_zero = FLD_GET(r, 23, 16);
3309 ths_zero = ths_prepare_ths_zero - ths_prepare;
3310 ths_trail = FLD_GET(r, 15, 8);
3311 ths_exit = FLD_GET(r, 7, 0);
3312
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303313 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003314 tlpx = FLD_GET(r, 22, 16) * 2;
3315 tclk_trail = FLD_GET(r, 15, 8);
3316 tclk_zero = FLD_GET(r, 7, 0);
3317
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303318 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003319 tclk_prepare = FLD_GET(r, 7, 0);
3320
3321 /* min 8*UI */
3322 tclk_pre = 20;
3323 /* min 60ns + 52*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303324 tclk_post = ns2ddr(dsidev, 60) + 26;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003325
3326 /* ths_eot is 2 for 2 datalanes and 4 for 1 datalane */
3327 if (dssdev->phy.dsi.data1_lane != 0 &&
3328 dssdev->phy.dsi.data2_lane != 0)
3329 ths_eot = 2;
3330 else
3331 ths_eot = 4;
3332
3333 ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
3334 4);
3335 ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;
3336
3337 BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
3338 BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);
3339
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303340 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003341 r = FLD_MOD(r, ddr_clk_pre, 15, 8);
3342 r = FLD_MOD(r, ddr_clk_post, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303343 dsi_write_reg(dsidev, DSI_CLK_TIMING, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003344
3345 DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
3346 ddr_clk_pre,
3347 ddr_clk_post);
3348
3349 enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
3350 DIV_ROUND_UP(ths_prepare, 4) +
3351 DIV_ROUND_UP(ths_zero + 3, 4);
3352
3353 exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;
3354
3355 r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
3356 FLD_VAL(exit_hs_mode_lat, 15, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303357 dsi_write_reg(dsidev, DSI_VM_TIMING7, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003358
3359 DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
3360 enter_hs_mode_lat, exit_hs_mode_lat);
3361}
3362
3363
3364#define DSI_DECL_VARS \
3365 int __dsi_cb = 0; u32 __dsi_cv = 0;
3366
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303367#define DSI_FLUSH(dsidev, ch) \
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003368 if (__dsi_cb > 0) { \
3369 /*DSSDBG("sending long packet %#010x\n", __dsi_cv);*/ \
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303370 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(ch), __dsi_cv); \
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003371 __dsi_cb = __dsi_cv = 0; \
3372 }
3373
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303374#define DSI_PUSH(dsidev, ch, data) \
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003375 do { \
3376 __dsi_cv |= (data) << (__dsi_cb * 8); \
3377 /*DSSDBG("cv = %#010x, cb = %d\n", __dsi_cv, __dsi_cb);*/ \
3378 if (++__dsi_cb > 3) \
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303379 DSI_FLUSH(dsidev, ch); \
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003380 } while (0)
3381
3382static int dsi_update_screen_l4(struct omap_dss_device *dssdev,
3383 int x, int y, int w, int h)
3384{
3385 /* Note: supports only 24bit colors in 32bit container */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303386 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003387 int first = 1;
3388 int fifo_stalls = 0;
3389 int max_dsi_packet_size;
3390 int max_data_per_packet;
3391 int max_pixels_per_packet;
3392 int pixels_left;
3393 int bytespp = dssdev->ctrl.pixel_size / 8;
3394 int scr_width;
3395 u32 __iomem *data;
3396 int start_offset;
3397 int horiz_inc;
3398 int current_x;
3399 struct omap_overlay *ovl;
3400
3401 debug_irq = 0;
3402
3403 DSSDBG("dsi_update_screen_l4 (%d,%d %dx%d)\n",
3404 x, y, w, h);
3405
3406 ovl = dssdev->manager->overlays[0];
3407
3408 if (ovl->info.color_mode != OMAP_DSS_COLOR_RGB24U)
3409 return -EINVAL;
3410
3411 if (dssdev->ctrl.pixel_size != 24)
3412 return -EINVAL;
3413
3414 scr_width = ovl->info.screen_width;
3415 data = ovl->info.vaddr;
3416
3417 start_offset = scr_width * y + x;
3418 horiz_inc = scr_width - w;
3419 current_x = x;
3420
3421 /* We need header(4) + DCSCMD(1) + pixels(numpix*bytespp) bytes
3422 * in fifo */
3423
3424 /* When using CPU, max long packet size is TX buffer size */
3425 max_dsi_packet_size = dsi.vc[0].fifo_size * 32 * 4;
3426
3427 /* we seem to get better perf if we divide the tx fifo to half,
3428 and while the other half is being sent, we fill the other half
3429 max_dsi_packet_size /= 2; */
3430
3431 max_data_per_packet = max_dsi_packet_size - 4 - 1;
3432
3433 max_pixels_per_packet = max_data_per_packet / bytespp;
3434
3435 DSSDBG("max_pixels_per_packet %d\n", max_pixels_per_packet);
3436
3437 pixels_left = w * h;
3438
3439 DSSDBG("total pixels %d\n", pixels_left);
3440
3441 data += start_offset;
3442
3443 while (pixels_left > 0) {
3444 /* 0x2c = write_memory_start */
3445 /* 0x3c = write_memory_continue */
3446 u8 dcs_cmd = first ? 0x2c : 0x3c;
3447 int pixels;
3448 DSI_DECL_VARS;
3449 first = 0;
3450
3451#if 1
3452 /* using fifo not empty */
3453 /* TX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303454 while (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(0)), 5, 5)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003455 fifo_stalls++;
3456 if (fifo_stalls > 0xfffff) {
3457 DSSERR("fifo stalls overflow, pixels left %d\n",
3458 pixels_left);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303459 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003460 return -EIO;
3461 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02003462 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003463 }
3464#elif 1
3465 /* using fifo emptiness */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303466 while ((REG_GET(dsidev, DSI_TX_FIFO_VC_EMPTINESS, 7, 0)+1)*4 <
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003467 max_dsi_packet_size) {
3468 fifo_stalls++;
3469 if (fifo_stalls > 0xfffff) {
3470 DSSERR("fifo stalls overflow, pixels left %d\n",
3471 pixels_left);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303472 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003473 return -EIO;
3474 }
3475 }
3476#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303477 while ((REG_GET(dsidev, DSI_TX_FIFO_VC_EMPTINESS,
3478 7, 0) + 1) * 4 == 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003479 fifo_stalls++;
3480 if (fifo_stalls > 0xfffff) {
3481 DSSERR("fifo stalls overflow, pixels left %d\n",
3482 pixels_left);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303483 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003484 return -EIO;
3485 }
3486 }
3487#endif
3488 pixels = min(max_pixels_per_packet, pixels_left);
3489
3490 pixels_left -= pixels;
3491
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303492 dsi_vc_write_long_header(dsidev, 0, DSI_DT_DCS_LONG_WRITE,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003493 1 + pixels * bytespp, 0);
3494
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303495 DSI_PUSH(dsidev, 0, dcs_cmd);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003496
3497 while (pixels-- > 0) {
3498 u32 pix = __raw_readl(data++);
3499
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303500 DSI_PUSH(dsidev, 0, (pix >> 16) & 0xff);
3501 DSI_PUSH(dsidev, 0, (pix >> 8) & 0xff);
3502 DSI_PUSH(dsidev, 0, (pix >> 0) & 0xff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003503
3504 current_x++;
3505 if (current_x == x+w) {
3506 current_x = x;
3507 data += horiz_inc;
3508 }
3509 }
3510
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303511 DSI_FLUSH(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003512 }
3513
3514 return 0;
3515}
3516
3517static void dsi_update_screen_dispc(struct omap_dss_device *dssdev,
3518 u16 x, u16 y, u16 w, u16 h)
3519{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303520 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003521 unsigned bytespp;
3522 unsigned bytespl;
3523 unsigned bytespf;
3524 unsigned total_len;
3525 unsigned packet_payload;
3526 unsigned packet_len;
3527 u32 l;
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03003528 int r;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003529 const unsigned channel = dsi.update_channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003530 /* line buffer is 1024 x 24bits */
3531 /* XXX: for some reason using full buffer size causes considerable TX
3532 * slowdown with update sizes that fill the whole buffer */
3533 const unsigned line_buf_size = 1023 * 3;
3534
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02003535 DSSDBG("dsi_update_screen_dispc(%d,%d %dx%d)\n",
3536 x, y, w, h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003537
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303538 dsi_vc_config_vp(dsidev, channel);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003539
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003540 bytespp = dssdev->ctrl.pixel_size / 8;
3541 bytespl = w * bytespp;
3542 bytespf = bytespl * h;
3543
3544 /* NOTE: packet_payload has to be equal to N * bytespl, where N is
3545 * number of lines in a packet. See errata about VP_CLK_RATIO */
3546
3547 if (bytespf < line_buf_size)
3548 packet_payload = bytespf;
3549 else
3550 packet_payload = (line_buf_size) / bytespl * bytespl;
3551
3552 packet_len = packet_payload + 1; /* 1 byte for DCS cmd */
3553 total_len = (bytespf / packet_payload) * packet_len;
3554
3555 if (bytespf % packet_payload)
3556 total_len += (bytespf % packet_payload) + 1;
3557
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003558 l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303559 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003560
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303561 dsi_vc_write_long_header(dsidev, channel, DSI_DT_DCS_LONG_WRITE,
3562 packet_len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003563
Tomi Valkeinen942a91a2010-02-10 17:27:39 +02003564 if (dsi.te_enabled)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003565 l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
3566 else
3567 l = FLD_MOD(l, 1, 31, 31); /* TE_START */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303568 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003569
3570 /* We put SIDLEMODE to no-idle for the duration of the transfer,
3571 * because DSS interrupts are not capable of waking up the CPU and the
3572 * framedone interrupt could be delayed for quite a long time. I think
3573 * the same goes for any DSS interrupts, but for some reason I have not
3574 * seen the problem anywhere else than here.
3575 */
3576 dispc_disable_sidle();
3577
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303578 dsi_perf_mark_start(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003579
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03003580 r = queue_delayed_work(dsi.workqueue, &dsi.framedone_timeout_work,
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003581 msecs_to_jiffies(250));
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03003582 BUG_ON(r == 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003583
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003584 dss_start_update(dssdev);
3585
Tomi Valkeinen942a91a2010-02-10 17:27:39 +02003586 if (dsi.te_enabled) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003587 /* disable LP_RX_TO, so that we can receive TE. Time to wait
3588 * for TE is longer than the timer allows */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303589 REG_FLD_MOD(dsidev, DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003590
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303591 dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003592
3593#ifdef DSI_CATCH_MISSING_TE
3594 mod_timer(&dsi.te_timer, jiffies + msecs_to_jiffies(250));
3595#endif
3596 }
3597}
3598
3599#ifdef DSI_CATCH_MISSING_TE
3600static void dsi_te_timeout(unsigned long arg)
3601{
3602 DSSERR("TE not received for 250ms!\n");
3603}
3604#endif
3605
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303606static void dsi_handle_framedone(struct platform_device *dsidev, int error)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003607{
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003608 /* SIDLEMODE back to smart-idle */
3609 dispc_enable_sidle();
3610
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003611 if (dsi.te_enabled) {
3612 /* enable LP_RX_TO again after the TE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303613 REG_FLD_MOD(dsidev, DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003614 }
3615
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003616 dsi.framedone_callback(error, dsi.framedone_data);
3617
3618 if (!error)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303619 dsi_perf_show(dsidev, "DISPC");
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003620}
3621
3622static void dsi_framedone_timeout_work_callback(struct work_struct *work)
3623{
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03003624 /* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
3625 * 250ms which would conflict with this timeout work. What should be
3626 * done is first cancel the transfer on the HW, and then cancel the
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003627 * possibly scheduled framedone work. However, cancelling the transfer
3628 * on the HW is buggy, and would probably require resetting the whole
3629 * DSI */
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03003630
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003631 DSSERR("Framedone not received for 250ms!\n");
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003632
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303633 dsi_handle_framedone(dsi.pdev, -ETIMEDOUT);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003634}
3635
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003636static void dsi_framedone_irq_callback(void *data, u32 mask)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003637{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303638 struct omap_dss_device *dssdev = (struct omap_dss_device *) data;
3639 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003640 /* Note: We get FRAMEDONE when DISPC has finished sending pixels and
3641 * turns itself off. However, DSI still has the pixels in its buffers,
3642 * and is sending the data.
3643 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003644
Archit Tanejacf398fb2011-03-23 09:59:34 +00003645 __cancel_delayed_work(&dsi.framedone_timeout_work);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003646
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303647 dsi_handle_framedone(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003648
Archit Tanejacf398fb2011-03-23 09:59:34 +00003649#ifdef CONFIG_OMAP2_DSS_FAKE_VSYNC
3650 dispc_fake_vsync_irq();
3651#endif
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003652}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003653
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003654int omap_dsi_prepare_update(struct omap_dss_device *dssdev,
Tomi Valkeinen26a8c252010-06-09 15:31:34 +03003655 u16 *x, u16 *y, u16 *w, u16 *h,
3656 bool enlarge_update_area)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003657{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303658 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003659 u16 dw, dh;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003660
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003661 dssdev->driver->get_resolution(dssdev, &dw, &dh);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003662
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003663 if (*x > dw || *y > dh)
3664 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003665
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003666 if (*x + *w > dw)
3667 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003668
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003669 if (*y + *h > dh)
3670 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003671
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003672 if (*w == 1)
3673 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003674
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003675 if (*w == 0 || *h == 0)
3676 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003677
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303678 dsi_perf_mark_setup(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003679
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003680 if (dssdev->manager->caps & OMAP_DSS_OVL_MGR_CAP_DISPC) {
Tomi Valkeinen26a8c252010-06-09 15:31:34 +03003681 dss_setup_partial_planes(dssdev, x, y, w, h,
3682 enlarge_update_area);
Sumit Semwal64ba4f72010-12-02 11:27:10 +00003683 dispc_set_lcd_size(dssdev->manager->id, *w, *h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003684 }
3685
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003686 return 0;
3687}
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003688EXPORT_SYMBOL(omap_dsi_prepare_update);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003689
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003690int omap_dsi_update(struct omap_dss_device *dssdev,
3691 int channel,
3692 u16 x, u16 y, u16 w, u16 h,
3693 void (*callback)(int, void *), void *data)
3694{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303695 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3696
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003697 dsi.update_channel = channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003698
Tomi Valkeinena6027712010-05-25 17:01:28 +03003699 /* OMAP DSS cannot send updates of odd widths.
3700 * omap_dsi_prepare_update() makes the widths even, but add a BUG_ON
3701 * here to make sure we catch erroneous updates. Otherwise we'll only
3702 * see rather obscure HW error happening, as DSS halts. */
3703 BUG_ON(x % 2 == 1);
3704
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003705 if (dssdev->manager->caps & OMAP_DSS_OVL_MGR_CAP_DISPC) {
3706 dsi.framedone_callback = callback;
3707 dsi.framedone_data = data;
3708
3709 dsi.update_region.x = x;
3710 dsi.update_region.y = y;
3711 dsi.update_region.w = w;
3712 dsi.update_region.h = h;
3713 dsi.update_region.device = dssdev;
3714
3715 dsi_update_screen_dispc(dssdev, x, y, w, h);
3716 } else {
Archit Tanejae9c31af2010-07-14 14:11:50 +02003717 int r;
3718
3719 r = dsi_update_screen_l4(dssdev, x, y, w, h);
3720 if (r)
3721 return r;
3722
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303723 dsi_perf_show(dsidev, "L4");
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003724 callback(0, data);
3725 }
3726
3727 return 0;
3728}
3729EXPORT_SYMBOL(omap_dsi_update);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003730
3731/* Display funcs */
3732
3733static int dsi_display_init_dispc(struct omap_dss_device *dssdev)
3734{
3735 int r;
3736
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303737 r = omap_dispc_register_isr(dsi_framedone_irq_callback, (void *) dssdev,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003738 DISPC_IRQ_FRAMEDONE);
3739 if (r) {
3740 DSSERR("can't get FRAMEDONE irq\n");
3741 return r;
3742 }
3743
Sumit Semwal64ba4f72010-12-02 11:27:10 +00003744 dispc_set_lcd_display_type(dssdev->manager->id,
3745 OMAP_DSS_LCD_DISPLAY_TFT);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003746
Sumit Semwal64ba4f72010-12-02 11:27:10 +00003747 dispc_set_parallel_interface_mode(dssdev->manager->id,
3748 OMAP_DSS_PARALLELMODE_DSI);
3749 dispc_enable_fifohandcheck(dssdev->manager->id, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003750
Sumit Semwal64ba4f72010-12-02 11:27:10 +00003751 dispc_set_tft_data_lines(dssdev->manager->id, dssdev->ctrl.pixel_size);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003752
3753 {
3754 struct omap_video_timings timings = {
3755 .hsw = 1,
3756 .hfp = 1,
3757 .hbp = 1,
3758 .vsw = 1,
3759 .vfp = 0,
3760 .vbp = 0,
3761 };
3762
Sumit Semwal64ba4f72010-12-02 11:27:10 +00003763 dispc_set_lcd_timings(dssdev->manager->id, &timings);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003764 }
3765
3766 return 0;
3767}
3768
3769static void dsi_display_uninit_dispc(struct omap_dss_device *dssdev)
3770{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303771 omap_dispc_unregister_isr(dsi_framedone_irq_callback, (void *) dssdev,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003772 DISPC_IRQ_FRAMEDONE);
3773}
3774
3775static int dsi_configure_dsi_clocks(struct omap_dss_device *dssdev)
3776{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303777 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003778 struct dsi_clock_info cinfo;
3779 int r;
3780
Archit Taneja1bb47832011-02-24 14:17:30 +05303781 /* we always use DSS_CLK_SYSCK as input clock */
3782 cinfo.use_sys_clk = true;
Tomi Valkeinenc6940a32011-02-22 13:36:10 +02003783 cinfo.regn = dssdev->clocks.dsi.regn;
3784 cinfo.regm = dssdev->clocks.dsi.regm;
3785 cinfo.regm_dispc = dssdev->clocks.dsi.regm_dispc;
3786 cinfo.regm_dsi = dssdev->clocks.dsi.regm_dsi;
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003787 r = dsi_calc_clock_rates(dssdev, &cinfo);
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02003788 if (r) {
3789 DSSERR("Failed to calc dsi clocks\n");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003790 return r;
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02003791 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003792
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303793 r = dsi_pll_set_clock_div(dsidev, &cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003794 if (r) {
3795 DSSERR("Failed to set dsi clocks\n");
3796 return r;
3797 }
3798
3799 return 0;
3800}
3801
3802static int dsi_configure_dispc_clocks(struct omap_dss_device *dssdev)
3803{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303804 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003805 struct dispc_clock_info dispc_cinfo;
3806 int r;
3807 unsigned long long fck;
3808
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303809 fck = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003810
Archit Tanejae8881662011-04-12 13:52:24 +05303811 dispc_cinfo.lck_div = dssdev->clocks.dispc.channel.lck_div;
3812 dispc_cinfo.pck_div = dssdev->clocks.dispc.channel.pck_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003813
3814 r = dispc_calc_clock_rates(fck, &dispc_cinfo);
3815 if (r) {
3816 DSSERR("Failed to calc dispc clocks\n");
3817 return r;
3818 }
3819
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003820 r = dispc_set_clock_div(dssdev->manager->id, &dispc_cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003821 if (r) {
3822 DSSERR("Failed to set dispc clocks\n");
3823 return r;
3824 }
3825
3826 return 0;
3827}
3828
3829static int dsi_display_init_dsi(struct omap_dss_device *dssdev)
3830{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303831 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003832 int r;
3833
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303834 r = dsi_pll_init(dsidev, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003835 if (r)
3836 goto err0;
3837
3838 r = dsi_configure_dsi_clocks(dssdev);
3839 if (r)
3840 goto err1;
3841
Archit Tanejae8881662011-04-12 13:52:24 +05303842 dss_select_dispc_clk_source(dssdev->clocks.dispc.dispc_fclk_src);
3843 dss_select_dsi_clk_source(dssdev->clocks.dsi.dsi_fclk_src);
Archit Taneja9613c022011-03-22 06:33:36 -05003844 dss_select_lcd_clk_source(dssdev->manager->id,
Archit Tanejae8881662011-04-12 13:52:24 +05303845 dssdev->clocks.dispc.channel.lcd_clk_src);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003846
3847 DSSDBG("PLL OK\n");
3848
3849 r = dsi_configure_dispc_clocks(dssdev);
3850 if (r)
3851 goto err2;
3852
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03003853 r = dsi_cio_init(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003854 if (r)
3855 goto err2;
3856
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303857 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003858
3859 dsi_proto_timings(dssdev);
3860 dsi_set_lp_clk_divisor(dssdev);
3861
3862 if (1)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303863 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003864
3865 r = dsi_proto_config(dssdev);
3866 if (r)
3867 goto err3;
3868
3869 /* enable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303870 dsi_vc_enable(dsidev, 0, 1);
3871 dsi_vc_enable(dsidev, 1, 1);
3872 dsi_vc_enable(dsidev, 2, 1);
3873 dsi_vc_enable(dsidev, 3, 1);
3874 dsi_if_enable(dsidev, 1);
3875 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003876
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003877 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003878err3:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303879 dsi_cio_uninit(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003880err2:
Archit Taneja89a35e52011-04-12 13:52:23 +05303881 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
3882 dss_select_dsi_clk_source(OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003883err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303884 dsi_pll_uninit(dsidev, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003885err0:
3886 return r;
3887}
3888
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03003889static void dsi_display_uninit_dsi(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03003890 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003891{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303892 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3893
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03003894 if (enter_ulps && !dsi.ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303895 dsi_enter_ulps(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003896
Ville Syrjäläd7370102010-04-22 22:50:09 +02003897 /* disable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303898 dsi_if_enable(dsidev, 0);
3899 dsi_vc_enable(dsidev, 0, 0);
3900 dsi_vc_enable(dsidev, 1, 0);
3901 dsi_vc_enable(dsidev, 2, 0);
3902 dsi_vc_enable(dsidev, 3, 0);
Ville Syrjäläd7370102010-04-22 22:50:09 +02003903
Archit Taneja89a35e52011-04-12 13:52:23 +05303904 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
3905 dss_select_dsi_clk_source(OMAP_DSS_CLK_SRC_FCK);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303906 dsi_cio_uninit(dsidev);
3907 dsi_pll_uninit(dsidev, disconnect_lanes);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003908}
3909
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303910static int dsi_core_init(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003911{
3912 /* Autoidle */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303913 REG_FLD_MOD(dsidev, DSI_SYSCONFIG, 1, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003914
3915 /* ENWAKEUP */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303916 REG_FLD_MOD(dsidev, DSI_SYSCONFIG, 1, 2, 2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003917
3918 /* SIDLEMODE smart-idle */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303919 REG_FLD_MOD(dsidev, DSI_SYSCONFIG, 2, 4, 3);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003920
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303921 _dsi_initialize_irq(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003922
3923 return 0;
3924}
3925
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003926int omapdss_dsi_display_enable(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003927{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303928 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003929 int r = 0;
3930
3931 DSSDBG("dsi_display_enable\n");
3932
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303933 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003934
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003935 mutex_lock(&dsi.lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003936
3937 r = omap_dss_start_device(dssdev);
3938 if (r) {
3939 DSSERR("failed to start device\n");
3940 goto err0;
3941 }
3942
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003943 enable_clocks(1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303944 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003945
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303946 r = _dsi_reset(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003947 if (r)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003948 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003949
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303950 dsi_core_init(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003951
3952 r = dsi_display_init_dispc(dssdev);
3953 if (r)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003954 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003955
3956 r = dsi_display_init_dsi(dssdev);
3957 if (r)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003958 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003959
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003960 mutex_unlock(&dsi.lock);
3961
3962 return 0;
3963
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003964err2:
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003965 dsi_display_uninit_dispc(dssdev);
3966err1:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003967 enable_clocks(0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303968 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003969 omap_dss_stop_device(dssdev);
3970err0:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003971 mutex_unlock(&dsi.lock);
3972 DSSDBG("dsi_display_enable FAILED\n");
3973 return r;
3974}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003975EXPORT_SYMBOL(omapdss_dsi_display_enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003976
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03003977void omapdss_dsi_display_disable(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03003978 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003979{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303980 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3981
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003982 DSSDBG("dsi_display_disable\n");
3983
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303984 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003985
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003986 mutex_lock(&dsi.lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003987
3988 dsi_display_uninit_dispc(dssdev);
3989
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03003990 dsi_display_uninit_dsi(dssdev, disconnect_lanes, enter_ulps);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003991
3992 enable_clocks(0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303993 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003994
3995 omap_dss_stop_device(dssdev);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003996
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003997 mutex_unlock(&dsi.lock);
3998}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003999EXPORT_SYMBOL(omapdss_dsi_display_disable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004000
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004001int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004002{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004003 dsi.te_enabled = enable;
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004004 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004005}
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004006EXPORT_SYMBOL(omapdss_dsi_enable_te);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004007
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004008void dsi_get_overlay_fifo_thresholds(enum omap_plane plane,
4009 u32 fifo_size, enum omap_burst_size *burst_size,
4010 u32 *fifo_low, u32 *fifo_high)
4011{
4012 unsigned burst_size_bytes;
4013
4014 *burst_size = OMAP_DSS_BURST_16x32;
4015 burst_size_bytes = 16 * 32 / 8;
4016
4017 *fifo_high = fifo_size - burst_size_bytes;
Tomi Valkeinen36194b42010-05-18 13:35:37 +03004018 *fifo_low = fifo_size - burst_size_bytes * 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004019}
4020
4021int dsi_init_display(struct omap_dss_device *dssdev)
4022{
4023 DSSDBG("DSI init\n");
4024
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004025 /* XXX these should be figured out dynamically */
4026 dssdev->caps = OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE |
4027 OMAP_DSS_DISPLAY_CAP_TEAR_ELIM;
4028
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004029 if (dsi.vdds_dsi_reg == NULL) {
4030 struct regulator *vdds_dsi;
4031
4032 vdds_dsi = regulator_get(&dsi.pdev->dev, "vdds_dsi");
4033
4034 if (IS_ERR(vdds_dsi)) {
4035 DSSERR("can't get VDDS_DSI regulator\n");
4036 return PTR_ERR(vdds_dsi);
4037 }
4038
4039 dsi.vdds_dsi_reg = vdds_dsi;
4040 }
4041
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004042 return 0;
4043}
4044
Archit Taneja5ee3c142011-03-02 12:35:53 +05304045int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
4046{
4047 int i;
4048
4049 for (i = 0; i < ARRAY_SIZE(dsi.vc); i++) {
4050 if (!dsi.vc[i].dssdev) {
4051 dsi.vc[i].dssdev = dssdev;
4052 *channel = i;
4053 return 0;
4054 }
4055 }
4056
4057 DSSERR("cannot get VC for display %s", dssdev->name);
4058 return -ENOSPC;
4059}
4060EXPORT_SYMBOL(omap_dsi_request_vc);
4061
4062int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
4063{
4064 if (vc_id < 0 || vc_id > 3) {
4065 DSSERR("VC ID out of range\n");
4066 return -EINVAL;
4067 }
4068
4069 if (channel < 0 || channel > 3) {
4070 DSSERR("Virtual Channel out of range\n");
4071 return -EINVAL;
4072 }
4073
4074 if (dsi.vc[channel].dssdev != dssdev) {
4075 DSSERR("Virtual Channel not allocated to display %s\n",
4076 dssdev->name);
4077 return -EINVAL;
4078 }
4079
4080 dsi.vc[channel].vc_id = vc_id;
4081
4082 return 0;
4083}
4084EXPORT_SYMBOL(omap_dsi_set_vc_id);
4085
4086void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel)
4087{
4088 if ((channel >= 0 && channel <= 3) &&
4089 dsi.vc[channel].dssdev == dssdev) {
4090 dsi.vc[channel].dssdev = NULL;
4091 dsi.vc[channel].vc_id = 0;
4092 }
4093}
4094EXPORT_SYMBOL(omap_dsi_release_vc);
4095
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304096void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03004097{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304098 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 7, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05304099 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05304100 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
4101 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC));
Tomi Valkeinene406f902010-06-09 15:28:12 +03004102}
4103
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304104void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03004105{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304106 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 8, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05304107 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05304108 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
4109 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI));
Tomi Valkeinene406f902010-06-09 15:28:12 +03004110}
4111
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304112static void dsi_calc_clock_param_ranges(struct platform_device *dsidev)
Taneja, Archit49641112011-03-14 23:28:23 -05004113{
4114 dsi.regn_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGN);
4115 dsi.regm_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM);
4116 dsi.regm_dispc_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DISPC);
4117 dsi.regm_dsi_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DSI);
4118 dsi.fint_min = dss_feat_get_param_min(FEAT_PARAM_DSIPLL_FINT);
4119 dsi.fint_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_FINT);
4120 dsi.lpdiv_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_LPDIV);
4121}
4122
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304123static int dsi_init(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004124{
Tomi Valkeinend1f58572010-07-30 11:57:57 +03004125 struct omap_display_platform_data *dss_plat_data;
4126 struct omap_dss_board_info *board_info;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004127 u32 rev;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304128 int r, i;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004129 struct resource *dsi_mem;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004130
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304131 dsi_pdev_map[dsidev->id] = dsidev;
4132
4133 dss_plat_data = dsidev->dev.platform_data;
Tomi Valkeinend1f58572010-07-30 11:57:57 +03004134 board_info = dss_plat_data->board_data;
4135 dsi.dsi_mux_pads = board_info->dsi_mux_pads;
4136
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02004137 spin_lock_init(&dsi.irq_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004138 spin_lock_init(&dsi.errors_lock);
4139 dsi.errors = 0;
4140
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02004141#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
4142 spin_lock_init(&dsi.irq_stats_lock);
4143 dsi.irq_stats.last_reset = jiffies;
4144#endif
4145
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004146 mutex_init(&dsi.lock);
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +02004147 sema_init(&dsi.bus_lock, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004148
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004149 dsi.workqueue = create_singlethread_workqueue("dsi");
4150 if (dsi.workqueue == NULL)
4151 return -ENOMEM;
4152
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004153 INIT_DELAYED_WORK_DEFERRABLE(&dsi.framedone_timeout_work,
4154 dsi_framedone_timeout_work_callback);
4155
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004156#ifdef DSI_CATCH_MISSING_TE
4157 init_timer(&dsi.te_timer);
4158 dsi.te_timer.function = dsi_te_timeout;
4159 dsi.te_timer.data = 0;
4160#endif
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004161 dsi_mem = platform_get_resource(dsi.pdev, IORESOURCE_MEM, 0);
4162 if (!dsi_mem) {
4163 DSSERR("can't get IORESOURCE_MEM DSI\n");
4164 r = -EINVAL;
4165 goto err1;
4166 }
4167 dsi.base = ioremap(dsi_mem->start, resource_size(dsi_mem));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004168 if (!dsi.base) {
4169 DSSERR("can't ioremap DSI\n");
4170 r = -ENOMEM;
4171 goto err1;
4172 }
archit tanejaaffe3602011-02-23 08:41:03 +00004173 dsi.irq = platform_get_irq(dsi.pdev, 0);
4174 if (dsi.irq < 0) {
4175 DSSERR("platform_get_irq failed\n");
4176 r = -ENODEV;
4177 goto err2;
4178 }
4179
4180 r = request_irq(dsi.irq, omap_dsi_irq_handler, IRQF_SHARED,
4181 "OMAP DSI1", dsi.pdev);
4182 if (r < 0) {
4183 DSSERR("request_irq failed\n");
4184 goto err2;
4185 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004186
Archit Taneja5ee3c142011-03-02 12:35:53 +05304187 /* DSI VCs initialization */
4188 for (i = 0; i < ARRAY_SIZE(dsi.vc); i++) {
4189 dsi.vc[i].mode = DSI_VC_MODE_L4;
4190 dsi.vc[i].dssdev = NULL;
4191 dsi.vc[i].vc_id = 0;
4192 }
4193
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304194 dsi_calc_clock_param_ranges(dsidev);
Taneja, Archit49641112011-03-14 23:28:23 -05004195
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004196 enable_clocks(1);
4197
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304198 rev = dsi_read_reg(dsidev, DSI_REVISION);
4199 dev_dbg(&dsidev->dev, "OMAP DSI rev %d.%d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004200 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
4201
4202 enable_clocks(0);
4203
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004204 return 0;
archit tanejaaffe3602011-02-23 08:41:03 +00004205err2:
4206 iounmap(dsi.base);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004207err1:
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004208 destroy_workqueue(dsi.workqueue);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004209 return r;
4210}
4211
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304212static void dsi_exit(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004213{
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004214 if (dsi.vdds_dsi_reg != NULL) {
Tomi Valkeinen88257b22010-12-20 16:26:22 +02004215 if (dsi.vdds_dsi_enabled) {
4216 regulator_disable(dsi.vdds_dsi_reg);
4217 dsi.vdds_dsi_enabled = false;
4218 }
4219
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004220 regulator_put(dsi.vdds_dsi_reg);
4221 dsi.vdds_dsi_reg = NULL;
4222 }
4223
archit tanejaaffe3602011-02-23 08:41:03 +00004224 free_irq(dsi.irq, dsi.pdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004225 iounmap(dsi.base);
4226
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004227 destroy_workqueue(dsi.workqueue);
4228
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004229 DSSDBG("omap_dsi_exit\n");
4230}
4231
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004232/* DSI1 HW IP initialisation */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304233static int omap_dsi1hw_probe(struct platform_device *dsidev)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004234{
4235 int r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304236 dsi.pdev = dsidev;
4237 r = dsi_init(dsidev);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004238 if (r) {
4239 DSSERR("Failed to initialize DSI\n");
4240 goto err_dsi;
4241 }
4242err_dsi:
4243 return r;
4244}
4245
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304246static int omap_dsi1hw_remove(struct platform_device *dsidev)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004247{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304248 dsi_exit(dsidev);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03004249 WARN_ON(dsi.scp_clk_refcount > 0);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004250 return 0;
4251}
4252
4253static struct platform_driver omap_dsi1hw_driver = {
4254 .probe = omap_dsi1hw_probe,
4255 .remove = omap_dsi1hw_remove,
4256 .driver = {
4257 .name = "omapdss_dsi1",
4258 .owner = THIS_MODULE,
4259 },
4260};
4261
4262int dsi_init_platform_driver(void)
4263{
4264 return platform_driver_register(&omap_dsi1hw_driver);
4265}
4266
4267void dsi_uninit_platform_driver(void)
4268{
4269 return platform_driver_unregister(&omap_dsi1hw_driver);
4270}