blob: ec909afa90b6a67b8f27b8336d2987e0687a914d [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
9#include <linux/slab.h>
10#include <linux/module.h>
11#include <linux/cpumask.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080012#include <linux/pci-aspm.h>
Bjorn Helgaas284f5f92012-04-30 15:21:02 -060013#include <asm-generic/pci-bridge.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090014#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070015
16#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
17#define CARDBUS_RESERVE_BUSNR 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070018
Yinghai Lu67cdc822012-05-17 18:51:12 -070019struct resource busn_resource = {
20 .name = "PCI busn",
21 .start = 0,
22 .end = 255,
23 .flags = IORESOURCE_BUS,
24};
25
Linus Torvalds1da177e2005-04-16 15:20:36 -070026/* Ugh. Need to stop exporting this to modules. */
27LIST_HEAD(pci_root_buses);
28EXPORT_SYMBOL(pci_root_buses);
29
Yinghai Lu5cc62c22012-05-17 18:51:11 -070030static LIST_HEAD(pci_domain_busn_res_list);
31
32struct pci_domain_busn_res {
33 struct list_head list;
34 struct resource res;
35 int domain_nr;
36};
37
38static struct resource *get_pci_domain_busn_res(int domain_nr)
39{
40 struct pci_domain_busn_res *r;
41
42 list_for_each_entry(r, &pci_domain_busn_res_list, list)
43 if (r->domain_nr == domain_nr)
44 return &r->res;
45
46 r = kzalloc(sizeof(*r), GFP_KERNEL);
47 if (!r)
48 return NULL;
49
50 r->domain_nr = domain_nr;
51 r->res.start = 0;
52 r->res.end = 0xff;
53 r->res.flags = IORESOURCE_BUS | IORESOURCE_PCI_FIXED;
54
55 list_add_tail(&r->list, &pci_domain_busn_res_list);
56
57 return &r->res;
58}
59
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080060static int find_anything(struct device *dev, void *data)
61{
62 return 1;
63}
Linus Torvalds1da177e2005-04-16 15:20:36 -070064
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070065/*
66 * Some device drivers need know if pci is initiated.
67 * Basically, we think pci is not initiated when there
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080068 * is no device to be found on the pci_bus_type.
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070069 */
70int no_pci_devices(void)
71{
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080072 struct device *dev;
73 int no_devices;
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070074
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080075 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
76 no_devices = (dev == NULL);
77 put_device(dev);
78 return no_devices;
79}
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070080EXPORT_SYMBOL(no_pci_devices);
81
Linus Torvalds1da177e2005-04-16 15:20:36 -070082/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070083 * PCI Bus Class
84 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040085static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070086{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040087 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070088
89 if (pci_bus->bridge)
90 put_device(pci_bus->bridge);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -070091 pci_bus_remove_resources(pci_bus);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +100092 pci_release_bus_of_node(pci_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -070093 kfree(pci_bus);
94}
95
96static struct class pcibus_class = {
97 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040098 .dev_release = &release_pcibus_dev,
Yinghai Lub9d320f2011-05-12 17:11:39 -070099 .dev_attrs = pcibus_dev_attrs,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100};
101
102static int __init pcibus_class_init(void)
103{
104 return class_register(&pcibus_class);
105}
106postcore_initcall(pcibus_class_init);
107
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400108static u64 pci_size(u64 base, u64 maxbase, u64 mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800109{
110 u64 size = mask & maxbase; /* Find the significant bits */
111 if (!size)
112 return 0;
113
114 /* Get the lowest of them to find the decode size, and
115 from that the extent. */
116 size = (size & ~(size-1)) - 1;
117
118 /* base == maxbase can be valid only if the BAR has
119 already been programmed with all 1s. */
120 if (base == maxbase && ((base | size) & mask) != mask)
121 return 0;
122
123 return size;
124}
125
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600126static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800127{
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600128 u32 mem_type;
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600129 unsigned long flags;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600130
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400131 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600132 flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
133 flags |= IORESOURCE_IO;
134 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400135 }
136
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600137 flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
138 flags |= IORESOURCE_MEM;
139 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
140 flags |= IORESOURCE_PREFETCH;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400141
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600142 mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
143 switch (mem_type) {
144 case PCI_BASE_ADDRESS_MEM_TYPE_32:
145 break;
146 case PCI_BASE_ADDRESS_MEM_TYPE_1M:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600147 /* 1M mem BAR treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600148 break;
149 case PCI_BASE_ADDRESS_MEM_TYPE_64:
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600150 flags |= IORESOURCE_MEM_64;
151 break;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600152 default:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600153 /* mem unknown type treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600154 break;
155 }
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600156 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400157}
158
Yu Zhao0b400c72008-11-22 02:40:40 +0800159/**
160 * pci_read_base - read a PCI BAR
161 * @dev: the PCI device
162 * @type: type of the BAR
163 * @res: resource buffer to be filled in
164 * @pos: BAR position in the config space
165 *
166 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400167 */
Yu Zhao0b400c72008-11-22 02:40:40 +0800168int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400169 struct resource *res, unsigned int pos)
170{
171 u32 l, sz, mask;
Jacob Pan253d2e52010-07-16 10:19:22 -0700172 u16 orig_cmd;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700173 struct pci_bus_region region;
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600174 bool bar_too_big = false, bar_disabled = false;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400175
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200176 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400177
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600178 /* No printks while decoding is disabled! */
Jacob Pan253d2e52010-07-16 10:19:22 -0700179 if (!dev->mmio_always_on) {
180 pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
181 pci_write_config_word(dev, PCI_COMMAND,
182 orig_cmd & ~(PCI_COMMAND_MEMORY | PCI_COMMAND_IO));
183 }
184
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400185 res->name = pci_name(dev);
186
187 pci_read_config_dword(dev, pos, &l);
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200188 pci_write_config_dword(dev, pos, l | mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400189 pci_read_config_dword(dev, pos, &sz);
190 pci_write_config_dword(dev, pos, l);
191
192 /*
193 * All bits set in sz means the device isn't working properly.
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600194 * If the BAR isn't implemented, all bits must be 0. If it's a
195 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
196 * 1 must be clear.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400197 */
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600198 if (!sz || sz == 0xffffffff)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400199 goto fail;
200
201 /*
202 * I don't know how l can have all bits set. Copied from old code.
203 * Maybe it fixes a bug on some ancient platform.
204 */
205 if (l == 0xffffffff)
206 l = 0;
207
208 if (type == pci_bar_unknown) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600209 res->flags = decode_bar(dev, l);
210 res->flags |= IORESOURCE_SIZEALIGN;
211 if (res->flags & IORESOURCE_IO) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400212 l &= PCI_BASE_ADDRESS_IO_MASK;
David S. Miller5aceca92011-05-23 17:12:22 -0700213 mask = PCI_BASE_ADDRESS_IO_MASK & (u32) IO_SPACE_LIMIT;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400214 } else {
215 l &= PCI_BASE_ADDRESS_MEM_MASK;
216 mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
217 }
218 } else {
219 res->flags |= (l & IORESOURCE_ROM_ENABLE);
220 l &= PCI_ROM_ADDRESS_MASK;
221 mask = (u32)PCI_ROM_ADDRESS_MASK;
222 }
223
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600224 if (res->flags & IORESOURCE_MEM_64) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400225 u64 l64 = l;
226 u64 sz64 = sz;
227 u64 mask64 = mask | (u64)~0 << 32;
228
229 pci_read_config_dword(dev, pos + 4, &l);
230 pci_write_config_dword(dev, pos + 4, ~0);
231 pci_read_config_dword(dev, pos + 4, &sz);
232 pci_write_config_dword(dev, pos + 4, l);
233
234 l64 |= ((u64)l << 32);
235 sz64 |= ((u64)sz << 32);
236
237 sz64 = pci_size(l64, sz64, mask64);
238
239 if (!sz64)
240 goto fail;
241
Matthew Wilcoxcc5499c2008-07-28 13:39:00 -0400242 if ((sizeof(resource_size_t) < 8) && (sz64 > 0x100000000ULL)) {
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600243 bar_too_big = true;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400244 goto fail;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600245 }
246
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600247 if ((sizeof(resource_size_t) < 8) && l) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400248 /* Address above 32-bit boundary; disable the BAR */
249 pci_write_config_dword(dev, pos, 0);
250 pci_write_config_dword(dev, pos + 4, 0);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700251 region.start = 0;
252 region.end = sz64;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700253 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600254 bar_disabled = true;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400255 } else {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700256 region.start = l64;
257 region.end = l64 + sz64;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700258 pcibios_bus_to_resource(dev, res, &region);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400259 }
260 } else {
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600261 sz = pci_size(l, sz, mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400262
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600263 if (!sz)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400264 goto fail;
265
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700266 region.start = l;
267 region.end = l + sz;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700268 pcibios_bus_to_resource(dev, res, &region);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400269 }
270
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600271 goto out;
272
273
274fail:
275 res->flags = 0;
276out:
Bjorn Helgaasbbffe432012-07-06 12:08:18 -0600277 if (!dev->mmio_always_on)
278 pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
279
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600280 if (bar_too_big)
281 dev_err(&dev->dev, "reg %x: can't handle 64-bit BAR\n", pos);
282 if (res->flags && !bar_disabled)
283 dev_printk(KERN_DEBUG, &dev->dev, "reg %x: %pR\n", pos, res);
284
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600285 return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800286}
287
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
289{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400290 unsigned int pos, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400292 for (pos = 0; pos < howmany; pos++) {
293 struct resource *res = &dev->resource[pos];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400295 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400297
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298 if (rom) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400299 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300 dev->rom_base_reg = rom;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400301 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
302 IORESOURCE_READONLY | IORESOURCE_CACHEABLE |
303 IORESOURCE_SIZEALIGN;
304 __pci_read_base(dev, pci_bar_mem32, res, rom);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305 }
306}
307
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700308static void __devinit pci_read_bridge_io(struct pci_bus *child)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309{
310 struct pci_dev *dev = child->self;
311 u8 io_base_lo, io_limit_lo;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600312 unsigned long io_mask, io_granularity, base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700313 struct pci_bus_region region;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600314 struct resource *res;
315
316 io_mask = PCI_IO_RANGE_MASK;
317 io_granularity = 0x1000;
318 if (dev->io_window_1k) {
319 /* Support 1K I/O space granularity */
320 io_mask = PCI_IO_1K_RANGE_MASK;
321 io_granularity = 0x400;
322 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324 res = child->resource[0];
325 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
326 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600327 base = (io_base_lo & io_mask) << 8;
328 limit = (io_limit_lo & io_mask) << 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329
330 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
331 u16 io_base_hi, io_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600332
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
334 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600335 base |= ((unsigned long) io_base_hi << 16);
336 limit |= ((unsigned long) io_limit_hi << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337 }
338
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600339 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700341 region.start = base;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600342 region.end = limit + io_granularity - 1;
343 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600344 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700346}
347
348static void __devinit pci_read_bridge_mmio(struct pci_bus *child)
349{
350 struct pci_dev *dev = child->self;
351 u16 mem_base_lo, mem_limit_lo;
352 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700353 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700354 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355
356 res = child->resource[1];
357 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
358 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600359 base = ((unsigned long) mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
360 limit = ((unsigned long) mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600361 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700363 region.start = base;
364 region.end = limit + 0xfffff;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700365 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600366 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700368}
369
370static void __devinit pci_read_bridge_mmio_pref(struct pci_bus *child)
371{
372 struct pci_dev *dev = child->self;
373 u16 mem_base_lo, mem_limit_lo;
374 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700375 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700376 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377
378 res = child->resource[2];
379 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
380 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600381 base = ((unsigned long) mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
382 limit = ((unsigned long) mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383
384 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
385 u32 mem_base_hi, mem_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600386
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
388 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
389
390 /*
391 * Some bridges set the base > limit by default, and some
392 * (broken) BIOSes do not initialize them. If we find
393 * this, just assume they are not being used.
394 */
395 if (mem_base_hi <= mem_limit_hi) {
396#if BITS_PER_LONG == 64
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600397 base |= ((unsigned long) mem_base_hi) << 32;
398 limit |= ((unsigned long) mem_limit_hi) << 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399#else
400 if (mem_base_hi || mem_limit_hi) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600401 dev_err(&dev->dev, "can't handle 64-bit "
402 "address space for bridge\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403 return;
404 }
405#endif
406 }
407 }
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600408 if (base <= limit) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700409 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
410 IORESOURCE_MEM | IORESOURCE_PREFETCH;
411 if (res->flags & PCI_PREF_RANGE_TYPE_64)
412 res->flags |= IORESOURCE_MEM_64;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700413 region.start = base;
414 region.end = limit + 0xfffff;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700415 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600416 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417 }
418}
419
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700420void __devinit pci_read_bridge_bases(struct pci_bus *child)
421{
422 struct pci_dev *dev = child->self;
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700423 struct resource *res;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700424 int i;
425
426 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
427 return;
428
Yinghai Lub918c622012-05-17 18:51:11 -0700429 dev_info(&dev->dev, "PCI bridge to %pR%s\n",
430 &child->busn_res,
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700431 dev->transparent ? " (subtractive decode)" : "");
432
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700433 pci_bus_remove_resources(child);
434 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
435 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
436
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700437 pci_read_bridge_io(child);
438 pci_read_bridge_mmio(child);
439 pci_read_bridge_mmio_pref(child);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700440
441 if (dev->transparent) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700442 pci_bus_for_each_resource(child->parent, res, i) {
443 if (res) {
444 pci_bus_add_resource(child, res,
445 PCI_SUBTRACTIVE_DECODE);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700446 dev_printk(KERN_DEBUG, &dev->dev,
447 " bridge window %pR (subtractive decode)\n",
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700448 res);
449 }
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700450 }
451 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700452}
453
Sam Ravnborg96bde062007-03-26 21:53:30 -0800454static struct pci_bus * pci_alloc_bus(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455{
456 struct pci_bus *b;
457
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100458 b = kzalloc(sizeof(*b), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459 if (b) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460 INIT_LIST_HEAD(&b->node);
461 INIT_LIST_HEAD(&b->children);
462 INIT_LIST_HEAD(&b->devices);
Alex Chiangf46753c2008-06-10 15:28:50 -0600463 INIT_LIST_HEAD(&b->slots);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700464 INIT_LIST_HEAD(&b->resources);
Matthew Wilcox3749c512009-12-13 08:11:32 -0500465 b->max_bus_speed = PCI_SPEED_UNKNOWN;
466 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467 }
468 return b;
469}
470
Yinghai Lu7b543662012-04-02 18:31:53 -0700471static struct pci_host_bridge *pci_alloc_host_bridge(struct pci_bus *b)
472{
473 struct pci_host_bridge *bridge;
474
475 bridge = kzalloc(sizeof(*bridge), GFP_KERNEL);
476 if (bridge) {
477 INIT_LIST_HEAD(&bridge->windows);
478 bridge->bus = b;
479 }
480
481 return bridge;
482}
483
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500484static unsigned char pcix_bus_speed[] = {
485 PCI_SPEED_UNKNOWN, /* 0 */
486 PCI_SPEED_66MHz_PCIX, /* 1 */
487 PCI_SPEED_100MHz_PCIX, /* 2 */
488 PCI_SPEED_133MHz_PCIX, /* 3 */
489 PCI_SPEED_UNKNOWN, /* 4 */
490 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
491 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
492 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
493 PCI_SPEED_UNKNOWN, /* 8 */
494 PCI_SPEED_66MHz_PCIX_266, /* 9 */
495 PCI_SPEED_100MHz_PCIX_266, /* A */
496 PCI_SPEED_133MHz_PCIX_266, /* B */
497 PCI_SPEED_UNKNOWN, /* C */
498 PCI_SPEED_66MHz_PCIX_533, /* D */
499 PCI_SPEED_100MHz_PCIX_533, /* E */
500 PCI_SPEED_133MHz_PCIX_533 /* F */
501};
502
Matthew Wilcox3749c512009-12-13 08:11:32 -0500503static unsigned char pcie_link_speed[] = {
504 PCI_SPEED_UNKNOWN, /* 0 */
505 PCIE_SPEED_2_5GT, /* 1 */
506 PCIE_SPEED_5_0GT, /* 2 */
Matthew Wilcox9dfd97f2009-12-13 08:11:35 -0500507 PCIE_SPEED_8_0GT, /* 3 */
Matthew Wilcox3749c512009-12-13 08:11:32 -0500508 PCI_SPEED_UNKNOWN, /* 4 */
509 PCI_SPEED_UNKNOWN, /* 5 */
510 PCI_SPEED_UNKNOWN, /* 6 */
511 PCI_SPEED_UNKNOWN, /* 7 */
512 PCI_SPEED_UNKNOWN, /* 8 */
513 PCI_SPEED_UNKNOWN, /* 9 */
514 PCI_SPEED_UNKNOWN, /* A */
515 PCI_SPEED_UNKNOWN, /* B */
516 PCI_SPEED_UNKNOWN, /* C */
517 PCI_SPEED_UNKNOWN, /* D */
518 PCI_SPEED_UNKNOWN, /* E */
519 PCI_SPEED_UNKNOWN /* F */
520};
521
522void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
523{
524 bus->cur_bus_speed = pcie_link_speed[linksta & 0xf];
525}
526EXPORT_SYMBOL_GPL(pcie_update_link_speed);
527
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500528static unsigned char agp_speeds[] = {
529 AGP_UNKNOWN,
530 AGP_1X,
531 AGP_2X,
532 AGP_4X,
533 AGP_8X
534};
535
536static enum pci_bus_speed agp_speed(int agp3, int agpstat)
537{
538 int index = 0;
539
540 if (agpstat & 4)
541 index = 3;
542 else if (agpstat & 2)
543 index = 2;
544 else if (agpstat & 1)
545 index = 1;
546 else
547 goto out;
548
549 if (agp3) {
550 index += 2;
551 if (index == 5)
552 index = 0;
553 }
554
555 out:
556 return agp_speeds[index];
557}
558
559
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500560static void pci_set_bus_speed(struct pci_bus *bus)
561{
562 struct pci_dev *bridge = bus->self;
563 int pos;
564
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500565 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
566 if (!pos)
567 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
568 if (pos) {
569 u32 agpstat, agpcmd;
570
571 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
572 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
573
574 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
575 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
576 }
577
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500578 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
579 if (pos) {
580 u16 status;
581 enum pci_bus_speed max;
582 pci_read_config_word(bridge, pos + 2, &status);
583
584 if (status & 0x8000) {
585 max = PCI_SPEED_133MHz_PCIX_533;
586 } else if (status & 0x4000) {
587 max = PCI_SPEED_133MHz_PCIX_266;
588 } else if (status & 0x0002) {
589 if (((status >> 12) & 0x3) == 2) {
590 max = PCI_SPEED_133MHz_PCIX_ECC;
591 } else {
592 max = PCI_SPEED_133MHz_PCIX;
593 }
594 } else {
595 max = PCI_SPEED_66MHz_PCIX;
596 }
597
598 bus->max_bus_speed = max;
599 bus->cur_bus_speed = pcix_bus_speed[(status >> 6) & 0xf];
600
601 return;
602 }
603
604 pos = pci_find_capability(bridge, PCI_CAP_ID_EXP);
605 if (pos) {
606 u32 linkcap;
607 u16 linksta;
608
Jiang Liu59875ae2012-07-24 17:20:06 +0800609 pcie_capability_read_dword(bridge, PCI_EXP_LNKCAP, &linkcap);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500610 bus->max_bus_speed = pcie_link_speed[linkcap & 0xf];
611
Jiang Liu59875ae2012-07-24 17:20:06 +0800612 pcie_capability_read_word(bridge, PCI_EXP_LNKSTA, &linksta);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500613 pcie_update_link_speed(bus, linksta);
614 }
615}
616
617
Adrian Bunkcbd4e052008-04-18 13:53:55 -0700618static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
619 struct pci_dev *bridge, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700620{
621 struct pci_bus *child;
622 int i;
623
624 /*
625 * Allocate a new bus, and inherit stuff from the parent..
626 */
627 child = pci_alloc_bus();
628 if (!child)
629 return NULL;
630
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631 child->parent = parent;
632 child->ops = parent->ops;
633 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +0200634 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400636 /* initialize some portions of the bus device, but don't register it
637 * now as the parent is not properly set up yet. This device will get
638 * registered later in pci_bus_add_devices()
639 */
640 child->dev.class = &pcibus_class;
Kay Sievers1a927132008-10-30 02:17:49 +0100641 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642
643 /*
644 * Set up the primary, secondary and subordinate
645 * bus numbers.
646 */
Yinghai Lub918c622012-05-17 18:51:11 -0700647 child->number = child->busn_res.start = busnr;
648 child->primary = parent->busn_res.start;
649 child->busn_res.end = 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650
Yu Zhao3789fa82008-11-22 02:41:07 +0800651 if (!bridge)
652 return child;
653
654 child->self = bridge;
655 child->bridge = get_device(&bridge->dev);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +1000656 pci_set_bus_of_node(child);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500657 pci_set_bus_speed(child);
658
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659 /* Set up default resource pointers and names.. */
Yu Zhaofde09c62008-11-22 02:39:32 +0800660 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
662 child->resource[i]->name = child->name;
663 }
664 bridge->subordinate = child;
665
666 return child;
667}
668
Sam Ravnborg451124a2008-02-02 22:33:43 +0100669struct pci_bus *__ref pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670{
671 struct pci_bus *child;
672
673 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700674 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +0800675 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800677 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700678 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679 return child;
680}
681
Sam Ravnborg96bde062007-03-26 21:53:30 -0800682static void pci_fixup_parent_subordinate_busnr(struct pci_bus *child, int max)
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700683{
684 struct pci_bus *parent = child->parent;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700685
686 /* Attempts to fix that up are really dangerous unless
687 we're going to re-assign all bus numbers. */
688 if (!pcibios_assign_all_busses())
689 return;
690
Yinghai Lub918c622012-05-17 18:51:11 -0700691 while (parent->parent && parent->busn_res.end < max) {
692 parent->busn_res.end = max;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700693 pci_write_config_byte(parent->self, PCI_SUBORDINATE_BUS, max);
694 parent = parent->parent;
695 }
696}
697
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698/*
699 * If it's a bridge, configure it and scan the bus behind it.
700 * For CardBus bridges, we don't scan behind as the devices will
701 * be handled by the bridge driver itself.
702 *
703 * We need to process bridges in two passes -- first we scan those
704 * already configured by the BIOS and after we are done with all of
705 * them, we proceed to assigning numbers to the remaining buses in
706 * order to avoid overlaps between old and new bus numbers.
707 */
Sam Ravnborg0ab2b572008-02-17 10:45:28 +0100708int __devinit pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709{
710 struct pci_bus *child;
711 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +0100712 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713 u16 bctl;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600714 u8 primary, secondary, subordinate;
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100715 int broken = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716
717 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600718 primary = buses & 0xFF;
719 secondary = (buses >> 8) & 0xFF;
720 subordinate = (buses >> 16) & 0xFF;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600722 dev_dbg(&dev->dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
723 secondary, subordinate, pass);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724
Yinghai Lu71f6bd42012-01-30 12:25:24 +0100725 if (!primary && (primary != bus->number) && secondary && subordinate) {
726 dev_warn(&dev->dev, "Primary bus is hard wired to 0\n");
727 primary = bus->number;
728 }
729
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100730 /* Check if setup is sensible at all */
731 if (!pass &&
Yinghai Lu1965f662012-09-10 17:19:33 -0700732 (primary != bus->number || secondary <= bus->number ||
733 secondary > subordinate)) {
734 dev_info(&dev->dev, "bridge configuration invalid ([bus %02x-%02x]), reconfiguring\n",
735 secondary, subordinate);
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100736 broken = 1;
737 }
738
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739 /* Disable MasterAbortMode during probing to avoid reporting
740 of bus errors (in some architectures) */
741 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
742 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
743 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
744
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600745 if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
746 !is_cardbus && !broken) {
747 unsigned int cmax;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748 /*
749 * Bus already configured by firmware, process it in the first
750 * pass and just note the configuration.
751 */
752 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000753 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754
755 /*
756 * If we already got to this bus through a different bridge,
Alex Chiang74710de2009-03-20 14:56:10 -0600757 * don't re-add it. This can happen with the i450NX chipset.
758 *
759 * However, we continue to descend down the hierarchy and
760 * scan remaining child buses.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761 */
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600762 child = pci_find_bus(pci_domain_nr(bus), secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600763 if (!child) {
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600764 child = pci_add_new_bus(bus, dev, secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600765 if (!child)
766 goto out;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600767 child->primary = primary;
Yinghai Lubc76b732012-05-17 18:51:13 -0700768 pci_bus_insert_busn_res(child, secondary, subordinate);
Alex Chiang74710de2009-03-20 14:56:10 -0600769 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770 }
771
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772 cmax = pci_scan_child_bus(child);
773 if (cmax > max)
774 max = cmax;
Yinghai Lub918c622012-05-17 18:51:11 -0700775 if (child->busn_res.end > max)
776 max = child->busn_res.end;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777 } else {
778 /*
779 * We need to assign a number to this bus which we always
780 * do in the second pass.
781 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700782 if (!pass) {
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100783 if (pcibios_assign_all_busses() || broken)
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700784 /* Temporarily disable forwarding of the
785 configuration cycles on all bridges in
786 this bus segment to avoid possible
787 conflicts in the second pass between two
788 bridges programmed with overlapping
789 bus ranges. */
790 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
791 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000792 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700793 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794
795 /* Clear errors */
796 pci_write_config_word(dev, PCI_STATUS, 0xffff);
797
Rajesh Shahcc574502005-04-28 00:25:47 -0700798 /* Prevent assigning a bus number that already exists.
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800799 * This can happen when a bridge is hot-plugged, so in
800 * this case we only re-scan this bus. */
801 child = pci_find_bus(pci_domain_nr(bus), max+1);
802 if (!child) {
803 child = pci_add_new_bus(bus, dev, ++max);
804 if (!child)
805 goto out;
Yinghai Lubc76b732012-05-17 18:51:13 -0700806 pci_bus_insert_busn_res(child, max, 0xff);
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800807 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700808 buses = (buses & 0xff000000)
809 | ((unsigned int)(child->primary) << 0)
Yinghai Lub918c622012-05-17 18:51:11 -0700810 | ((unsigned int)(child->busn_res.start) << 8)
811 | ((unsigned int)(child->busn_res.end) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700812
813 /*
814 * yenta.c forces a secondary latency timer of 176.
815 * Copy that behaviour here.
816 */
817 if (is_cardbus) {
818 buses &= ~0xff000000;
819 buses |= CARDBUS_LATENCY_TIMER << 24;
820 }
Jesper Juhl7c867c82011-01-24 21:14:33 +0100821
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822 /*
823 * We need to blast all three values with a single write.
824 */
825 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
826
827 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -0700828 child->bridge_ctl = bctl;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700829 /*
830 * Adjust subordinate busnr in parent buses.
831 * We do this before scanning for children because
832 * some devices may not be detected if the bios
833 * was lazy.
834 */
835 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836 /* Now we can scan all subordinate buses... */
837 max = pci_scan_child_bus(child);
Kristen Accardie3ac86d2006-01-17 16:57:01 -0800838 /*
839 * now fix it up again since we have found
840 * the real value of max.
841 */
842 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700843 } else {
844 /*
845 * For CardBus bridges, we leave 4 bus numbers
846 * as cards with a PCI-to-PCI bridge can be
847 * inserted later.
848 */
Dominik Brodowski49887942005-12-08 16:53:12 +0100849 for (i=0; i<CARDBUS_RESERVE_BUSNR; i++) {
850 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -0700851 if (pci_find_bus(pci_domain_nr(bus),
852 max+i+1))
853 break;
Dominik Brodowski49887942005-12-08 16:53:12 +0100854 while (parent->parent) {
855 if ((!pcibios_assign_all_busses()) &&
Yinghai Lub918c622012-05-17 18:51:11 -0700856 (parent->busn_res.end > max) &&
857 (parent->busn_res.end <= max+i)) {
Dominik Brodowski49887942005-12-08 16:53:12 +0100858 j = 1;
859 }
860 parent = parent->parent;
861 }
862 if (j) {
863 /*
864 * Often, there are two cardbus bridges
865 * -- try to leave one valid bus number
866 * for each one.
867 */
868 i /= 2;
869 break;
870 }
871 }
Rajesh Shahcc574502005-04-28 00:25:47 -0700872 max += i;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700873 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700874 }
875 /*
876 * Set the subordinate bus number to its real value.
877 */
Yinghai Lubc76b732012-05-17 18:51:13 -0700878 pci_bus_update_busn_res_end(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700879 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
880 }
881
Gary Hadecb3576f2008-02-08 14:00:52 -0800882 sprintf(child->name,
883 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
884 pci_domain_nr(bus), child->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700885
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200886 /* Has only triggered on CardBus, fixup is in yenta_socket */
Dominik Brodowski49887942005-12-08 16:53:12 +0100887 while (bus->parent) {
Yinghai Lub918c622012-05-17 18:51:11 -0700888 if ((child->busn_res.end > bus->busn_res.end) ||
889 (child->number > bus->busn_res.end) ||
Dominik Brodowski49887942005-12-08 16:53:12 +0100890 (child->number < bus->number) ||
Yinghai Lub918c622012-05-17 18:51:11 -0700891 (child->busn_res.end < bus->number)) {
892 dev_info(&child->dev, "%pR %s "
893 "hidden behind%s bridge %s %pR\n",
894 &child->busn_res,
895 (bus->number > child->busn_res.end &&
896 bus->busn_res.end < child->number) ?
Joe Perchesa6f29a92007-11-19 17:48:29 -0800897 "wholly" : "partially",
898 bus->self->transparent ? " transparent" : "",
Bjorn Helgaas865df572009-11-04 10:32:57 -0700899 dev_name(&bus->dev),
Yinghai Lub918c622012-05-17 18:51:11 -0700900 &bus->busn_res);
Dominik Brodowski49887942005-12-08 16:53:12 +0100901 }
902 bus = bus->parent;
903 }
904
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000905out:
906 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
907
Linus Torvalds1da177e2005-04-16 15:20:36 -0700908 return max;
909}
910
911/*
912 * Read interrupt line and base address registers.
913 * The architecture-dependent code can tweak these, of course.
914 */
915static void pci_read_irq(struct pci_dev *dev)
916{
917 unsigned char irq;
918
919 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff782005-11-02 16:24:32 -0800920 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921 if (irq)
922 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
923 dev->irq = irq;
924}
925
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000926void set_pcie_port_type(struct pci_dev *pdev)
Yu Zhao480b93b2009-03-20 11:25:14 +0800927{
928 int pos;
929 u16 reg16;
930
931 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
932 if (!pos)
933 return;
934 pdev->is_pcie = 1;
Kenji Kaneshige0efea002009-11-05 12:05:11 +0900935 pdev->pcie_cap = pos;
Yu Zhao480b93b2009-03-20 11:25:14 +0800936 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
Yijing Wang786e2282012-07-24 17:20:02 +0800937 pdev->pcie_flags_reg = reg16;
Jon Masonb03e7492011-07-20 15:20:54 -0500938 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
939 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
Yu Zhao480b93b2009-03-20 11:25:14 +0800940}
941
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000942void set_pcie_hotplug_bridge(struct pci_dev *pdev)
Eric W. Biederman28760482009-09-09 14:09:24 -0700943{
Eric W. Biederman28760482009-09-09 14:09:24 -0700944 u32 reg32;
945
Jiang Liu59875ae2012-07-24 17:20:06 +0800946 pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &reg32);
Eric W. Biederman28760482009-09-09 14:09:24 -0700947 if (reg32 & PCI_EXP_SLTCAP_HPC)
948 pdev->is_hotplug_bridge = 1;
949}
950
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +0200951#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -0800952
Linus Torvalds1da177e2005-04-16 15:20:36 -0700953/**
954 * pci_setup_device - fill in class and map information of a device
955 * @dev: the device structure to fill
956 *
957 * Initialize the device structure with information about the device's
958 * vendor,class,memory and IO-space addresses,IRQ lines etc.
959 * Called at initialisation of the PCI subsystem and by CardBus services.
Yu Zhao480b93b2009-03-20 11:25:14 +0800960 * Returns 0 on success and negative if unknown type of device (not normal,
961 * bridge or CardBus).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700962 */
Yu Zhao480b93b2009-03-20 11:25:14 +0800963int pci_setup_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700964{
965 u32 class;
Yu Zhao480b93b2009-03-20 11:25:14 +0800966 u8 hdr_type;
967 struct pci_slot *slot;
Gabe Blackbc577d22009-10-06 10:45:19 -0500968 int pos = 0;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700969 struct pci_bus_region region;
970 struct resource *res;
Yu Zhao480b93b2009-03-20 11:25:14 +0800971
972 if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
973 return -EIO;
974
975 dev->sysdata = dev->bus->sysdata;
976 dev->dev.parent = dev->bus->bridge;
977 dev->dev.bus = &pci_bus_type;
978 dev->hdr_type = hdr_type & 0x7f;
979 dev->multifunction = !!(hdr_type & 0x80);
Yu Zhao480b93b2009-03-20 11:25:14 +0800980 dev->error_state = pci_channel_io_normal;
981 set_pcie_port_type(dev);
982
983 list_for_each_entry(slot, &dev->bus->slots, list)
984 if (PCI_SLOT(dev->devfn) == slot->number)
985 dev->slot = slot;
986
987 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
988 set this higher, assuming the system even supports it. */
989 dev->dma_mask = 0xffffffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700990
Greg Kroah-Hartmaneebfcfb2008-07-02 13:24:49 -0700991 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
992 dev->bus->number, PCI_SLOT(dev->devfn),
993 PCI_FUNC(dev->devfn));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700994
995 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
Auke Kokb8a3a522007-06-08 15:46:30 -0700996 dev->revision = class & 0xff;
Yinghai Lu2dd8ba92012-02-19 14:50:12 -0800997 dev->class = class >> 8; /* upper 3 bytes */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998
Yinghai Lu2dd8ba92012-02-19 14:50:12 -0800999 dev_printk(KERN_DEBUG, &dev->dev, "[%04x:%04x] type %02x class %#08x\n",
1000 dev->vendor, dev->device, dev->hdr_type, dev->class);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001001
Yu Zhao853346e2009-03-21 22:05:11 +08001002 /* need to have dev->class ready */
1003 dev->cfg_size = pci_cfg_space_size(dev);
1004
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -07001006 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001007
1008 /* Early fixups, before probing the BARs */
1009 pci_fixup_device(pci_fixup_early, dev);
Yu Zhaof79b1b12009-05-28 00:25:05 +08001010 /* device class may be changed after fixup */
1011 class = dev->class >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001012
1013 switch (dev->hdr_type) { /* header type */
1014 case PCI_HEADER_TYPE_NORMAL: /* standard header */
1015 if (class == PCI_CLASS_BRIDGE_PCI)
1016 goto bad;
1017 pci_read_irq(dev);
1018 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
1019 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1020 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +01001021
1022 /*
1023 * Do the ugly legacy mode stuff here rather than broken chip
1024 * quirk code. Legacy mode ATA controllers have fixed
1025 * addresses. These are not always echoed in BAR0-3, and
1026 * BAR0-3 in a few cases contain junk!
1027 */
1028 if (class == PCI_CLASS_STORAGE_IDE) {
1029 u8 progif;
1030 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
1031 if ((progif & 1) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001032 region.start = 0x1F0;
1033 region.end = 0x1F7;
1034 res = &dev->resource[0];
1035 res->flags = LEGACY_IO_RESOURCE;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -07001036 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001037 region.start = 0x3F6;
1038 region.end = 0x3F6;
1039 res = &dev->resource[1];
1040 res->flags = LEGACY_IO_RESOURCE;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -07001041 pcibios_bus_to_resource(dev, res, &region);
Alan Cox368c73d2006-10-04 00:41:26 +01001042 }
1043 if ((progif & 4) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001044 region.start = 0x170;
1045 region.end = 0x177;
1046 res = &dev->resource[2];
1047 res->flags = LEGACY_IO_RESOURCE;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -07001048 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001049 region.start = 0x376;
1050 region.end = 0x376;
1051 res = &dev->resource[3];
1052 res->flags = LEGACY_IO_RESOURCE;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -07001053 pcibios_bus_to_resource(dev, res, &region);
Alan Cox368c73d2006-10-04 00:41:26 +01001054 }
1055 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001056 break;
1057
1058 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
1059 if (class != PCI_CLASS_BRIDGE_PCI)
1060 goto bad;
1061 /* The PCI-to-PCI bridge spec requires that subtractive
1062 decoding (i.e. transparent) bridge must have programming
1063 interface code of 0x01. */
Kristen Accardi3efd2732005-11-02 16:55:49 -08001064 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001065 dev->transparent = ((dev->class & 0xff) == 1);
1066 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
Eric W. Biederman28760482009-09-09 14:09:24 -07001067 set_pcie_hotplug_bridge(dev);
Gabe Blackbc577d22009-10-06 10:45:19 -05001068 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1069 if (pos) {
1070 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1071 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1072 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001073 break;
1074
1075 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
1076 if (class != PCI_CLASS_BRIDGE_CARDBUS)
1077 goto bad;
1078 pci_read_irq(dev);
1079 pci_read_bases(dev, 1, 0);
1080 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1081 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
1082 break;
1083
1084 default: /* unknown header */
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06001085 dev_err(&dev->dev, "unknown header type %02x, "
1086 "ignoring device\n", dev->hdr_type);
Yu Zhao480b93b2009-03-20 11:25:14 +08001087 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001088
1089 bad:
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001090 dev_err(&dev->dev, "ignoring class %#08x (doesn't match header "
1091 "type %02x)\n", dev->class, dev->hdr_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001092 dev->class = PCI_CLASS_NOT_DEFINED;
1093 }
1094
1095 /* We found a fine healthy device, go go go... */
1096 return 0;
1097}
1098
Zhao, Yu201de562008-10-13 19:49:55 +08001099static void pci_release_capabilities(struct pci_dev *dev)
1100{
1101 pci_vpd_release(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001102 pci_iov_release(dev);
Yinghai Luf7968412012-02-11 00:18:30 -08001103 pci_free_cap_save_buffers(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001104}
1105
Linus Torvalds1da177e2005-04-16 15:20:36 -07001106/**
1107 * pci_release_dev - free a pci device structure when all users of it are finished.
1108 * @dev: device that's been disconnected
1109 *
1110 * Will be called only by the device core when all users of this pci device are
1111 * done.
1112 */
1113static void pci_release_dev(struct device *dev)
1114{
1115 struct pci_dev *pci_dev;
1116
1117 pci_dev = to_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001118 pci_release_capabilities(pci_dev);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001119 pci_release_of_node(pci_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120 kfree(pci_dev);
1121}
1122
1123/**
1124 * pci_cfg_space_size - get the configuration space size of the PCI device.
Randy Dunlap8f7020d2005-10-23 11:57:38 -07001125 * @dev: PCI device
Linus Torvalds1da177e2005-04-16 15:20:36 -07001126 *
1127 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1128 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1129 * access it. Maybe we don't have a way to generate extended config space
1130 * accesses, or the device is behind a reverse Express bridge. So we try
1131 * reading the dword at 0x100 which must either be 0 or a valid extended
1132 * capability header.
1133 */
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001134int pci_cfg_space_size_ext(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001135{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001136 u32 status;
Zhao, Yu557848c2008-10-13 19:18:07 +08001137 int pos = PCI_CFG_SPACE_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001138
Zhao, Yu557848c2008-10-13 19:18:07 +08001139 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001140 goto fail;
1141 if (status == 0xffffffff)
1142 goto fail;
1143
1144 return PCI_CFG_SPACE_EXP_SIZE;
1145
1146 fail:
1147 return PCI_CFG_SPACE_SIZE;
1148}
1149
Yinghai Lu57741a72008-02-15 01:32:50 -08001150int pci_cfg_space_size(struct pci_dev *dev)
1151{
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001152 int pos;
1153 u32 status;
Yinghai Ludfadd9ed2009-03-08 21:35:37 -07001154 u16 class;
1155
1156 class = dev->class >> 8;
1157 if (class == PCI_CLASS_BRIDGE_HOST)
1158 return pci_cfg_space_size_ext(dev);
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001159
Jiang Liu59875ae2012-07-24 17:20:06 +08001160 if (!pci_is_pcie(dev)) {
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001161 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1162 if (!pos)
1163 goto fail;
1164
1165 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1166 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
1167 goto fail;
1168 }
1169
1170 return pci_cfg_space_size_ext(dev);
1171
1172 fail:
1173 return PCI_CFG_SPACE_SIZE;
Yinghai Lu57741a72008-02-15 01:32:50 -08001174}
1175
Linus Torvalds1da177e2005-04-16 15:20:36 -07001176static void pci_release_bus_bridge_dev(struct device *dev)
1177{
Yinghai Lu7b543662012-04-02 18:31:53 -07001178 struct pci_host_bridge *bridge = to_pci_host_bridge(dev);
1179
Yinghai Lu4fa26492012-04-02 18:31:53 -07001180 if (bridge->release_fn)
1181 bridge->release_fn(bridge);
Yinghai Lu7b543662012-04-02 18:31:53 -07001182
1183 pci_free_resource_list(&bridge->windows);
1184
1185 kfree(bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001186}
1187
Michael Ellerman65891212007-04-05 17:19:08 +10001188struct pci_dev *alloc_pci_dev(void)
1189{
1190 struct pci_dev *dev;
1191
1192 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
1193 if (!dev)
1194 return NULL;
1195
Michael Ellerman65891212007-04-05 17:19:08 +10001196 INIT_LIST_HEAD(&dev->bus_list);
1197
1198 return dev;
1199}
1200EXPORT_SYMBOL(alloc_pci_dev);
1201
Yinghai Luefdc87d2012-01-27 10:55:10 -08001202bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
1203 int crs_timeout)
1204{
1205 int delay = 1;
1206
1207 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1208 return false;
1209
1210 /* some broken boards return 0 or ~0 if a slot is empty: */
1211 if (*l == 0xffffffff || *l == 0x00000000 ||
1212 *l == 0x0000ffff || *l == 0xffff0000)
1213 return false;
1214
1215 /* Configuration request Retry Status */
1216 while (*l == 0xffff0001) {
1217 if (!crs_timeout)
1218 return false;
1219
1220 msleep(delay);
1221 delay *= 2;
1222 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1223 return false;
1224 /* Card hasn't responded in 60 seconds? Must be stuck. */
1225 if (delay > crs_timeout) {
1226 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not "
1227 "responding\n", pci_domain_nr(bus),
1228 bus->number, PCI_SLOT(devfn),
1229 PCI_FUNC(devfn));
1230 return false;
1231 }
1232 }
1233
1234 return true;
1235}
1236EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
1237
Linus Torvalds1da177e2005-04-16 15:20:36 -07001238/*
1239 * Read the config data for a PCI device, sanity-check it
1240 * and fill in the dev structure...
1241 */
Adrian Bunk7f7b5de2008-04-18 13:53:55 -07001242static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001243{
1244 struct pci_dev *dev;
1245 u32 l;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001246
Yinghai Luefdc87d2012-01-27 10:55:10 -08001247 if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001248 return NULL;
1249
Michael Ellermanbab41e92007-04-05 17:19:09 +10001250 dev = alloc_pci_dev();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001251 if (!dev)
1252 return NULL;
1253
Linus Torvalds1da177e2005-04-16 15:20:36 -07001254 dev->bus = bus;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001255 dev->devfn = devfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001256 dev->vendor = l & 0xffff;
1257 dev->device = (l >> 16) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001258
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001259 pci_set_of_node(dev);
1260
Yu Zhao480b93b2009-03-20 11:25:14 +08001261 if (pci_setup_device(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001262 kfree(dev);
1263 return NULL;
1264 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001265
1266 return dev;
1267}
1268
Zhao, Yu201de562008-10-13 19:49:55 +08001269static void pci_init_capabilities(struct pci_dev *dev)
1270{
1271 /* MSI/MSI-X list */
1272 pci_msi_init_pci_dev(dev);
1273
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001274 /* Buffers for saving PCIe and PCI-X capabilities */
1275 pci_allocate_cap_save_buffers(dev);
1276
Zhao, Yu201de562008-10-13 19:49:55 +08001277 /* Power Management */
1278 pci_pm_init(dev);
Jesse Barneseb9c39d2008-12-17 12:10:05 -08001279 platform_pci_wakeup_init(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001280
1281 /* Vital Product Data */
1282 pci_vpd_pci22_init(dev);
Yu Zhao58c3a722008-10-14 14:02:53 +08001283
1284 /* Alternative Routing-ID Forwarding */
1285 pci_enable_ari(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001286
1287 /* Single Root I/O Virtualization */
1288 pci_iov_init(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07001289
1290 /* Enable ACS P2P upstream forwarding */
Chris Wright5d990b62009-12-04 12:15:21 -08001291 pci_enable_acs(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001292}
1293
Sam Ravnborg96bde062007-03-26 21:53:30 -08001294void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001295{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001296 device_initialize(&dev->dev);
1297 dev->dev.release = pci_release_dev;
1298 pci_dev_get(dev);
1299
Linus Torvalds1da177e2005-04-16 15:20:36 -07001300 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001301 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001302 dev->dev.coherent_dma_mask = 0xffffffffull;
1303
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001304 pci_set_dma_max_seg_size(dev, 65536);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08001305 pci_set_dma_seg_boundary(dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001306
Linus Torvalds1da177e2005-04-16 15:20:36 -07001307 /* Fix up broken headers */
1308 pci_fixup_device(pci_fixup_header, dev);
1309
Yinghai Lu2069ecf2012-02-15 21:40:31 -08001310 /* moved out from quirk header fixup code */
1311 pci_reassigndev_resource_alignment(dev);
1312
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001313 /* Clear the state_saved flag. */
1314 dev->state_saved = false;
1315
Zhao, Yu201de562008-10-13 19:49:55 +08001316 /* Initialize various capabilities */
1317 pci_init_capabilities(dev);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001318
Linus Torvalds1da177e2005-04-16 15:20:36 -07001319 /*
1320 * Add the device to our list of discovered devices
1321 * and the bus list for fixup functions, etc.
1322 */
Zhang Yanmind71374d2006-06-02 12:35:43 +08001323 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001324 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001325 up_write(&pci_bus_sem);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001326}
1327
Sam Ravnborg451124a2008-02-02 22:33:43 +01001328struct pci_dev *__ref pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001329{
1330 struct pci_dev *dev;
1331
Trent Piepho90bdb312009-03-20 14:56:00 -06001332 dev = pci_get_slot(bus, devfn);
1333 if (dev) {
1334 pci_dev_put(dev);
1335 return dev;
1336 }
1337
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001338 dev = pci_scan_device(bus, devfn);
1339 if (!dev)
1340 return NULL;
1341
1342 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001343
1344 return dev;
1345}
Adrian Bunkb73e9682007-11-21 15:07:11 -08001346EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001347
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001348static unsigned next_ari_fn(struct pci_dev *dev, unsigned fn)
1349{
1350 u16 cap;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001351 unsigned pos, next_fn;
1352
1353 if (!dev)
1354 return 0;
1355
1356 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001357 if (!pos)
1358 return 0;
1359 pci_read_config_word(dev, pos + 4, &cap);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001360 next_fn = cap >> 8;
1361 if (next_fn <= fn)
1362 return 0;
1363 return next_fn;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001364}
1365
1366static unsigned next_trad_fn(struct pci_dev *dev, unsigned fn)
1367{
1368 return (fn + 1) % 8;
1369}
1370
1371static unsigned no_next_fn(struct pci_dev *dev, unsigned fn)
1372{
1373 return 0;
1374}
1375
1376static int only_one_child(struct pci_bus *bus)
1377{
1378 struct pci_dev *parent = bus->self;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001379
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001380 if (!parent || !pci_is_pcie(parent))
1381 return 0;
Yijing Wang62f87c02012-07-24 17:20:03 +08001382 if (pci_pcie_type(parent) == PCI_EXP_TYPE_ROOT_PORT)
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001383 return 1;
Yijing Wang62f87c02012-07-24 17:20:03 +08001384 if (pci_pcie_type(parent) == PCI_EXP_TYPE_DOWNSTREAM &&
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001385 !pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS))
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001386 return 1;
1387 return 0;
1388}
1389
Linus Torvalds1da177e2005-04-16 15:20:36 -07001390/**
1391 * pci_scan_slot - scan a PCI slot on a bus for devices.
1392 * @bus: PCI bus to scan
1393 * @devfn: slot number to scan (must have zero function.)
1394 *
1395 * Scan a PCI slot on the specified PCI bus for devices, adding
1396 * discovered devices to the @bus->devices list. New devices
Greg Kroah-Hartman8a1bc902008-02-14 14:56:56 -08001397 * will not have is_added set.
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001398 *
1399 * Returns the number of new devices found.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001400 */
Sam Ravnborg96bde062007-03-26 21:53:30 -08001401int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001402{
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001403 unsigned fn, nr = 0;
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001404 struct pci_dev *dev;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001405 unsigned (*next_fn)(struct pci_dev *, unsigned) = no_next_fn;
1406
1407 if (only_one_child(bus) && (devfn > 0))
1408 return 0; /* Already scanned the entire slot */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001409
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001410 dev = pci_scan_single_device(bus, devfn);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001411 if (!dev)
1412 return 0;
1413 if (!dev->is_added)
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001414 nr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001415
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001416 if (pci_ari_enabled(bus))
1417 next_fn = next_ari_fn;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001418 else if (dev->multifunction)
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001419 next_fn = next_trad_fn;
1420
1421 for (fn = next_fn(dev, 0); fn > 0; fn = next_fn(dev, fn)) {
1422 dev = pci_scan_single_device(bus, devfn + fn);
1423 if (dev) {
1424 if (!dev->is_added)
1425 nr++;
1426 dev->multifunction = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001427 }
1428 }
Shaohua Li7d715a62008-02-25 09:46:41 +08001429
Shaohua Li149e1632008-07-23 10:32:31 +08001430 /* only one slot has pcie device */
1431 if (bus->self && nr)
Shaohua Li7d715a62008-02-25 09:46:41 +08001432 pcie_aspm_init_link_state(bus->self);
1433
Linus Torvalds1da177e2005-04-16 15:20:36 -07001434 return nr;
1435}
1436
Jon Masonb03e7492011-07-20 15:20:54 -05001437static int pcie_find_smpss(struct pci_dev *dev, void *data)
1438{
1439 u8 *smpss = data;
1440
1441 if (!pci_is_pcie(dev))
1442 return 0;
1443
1444 /* For PCIE hotplug enabled slots not connected directly to a
1445 * PCI-E root port, there can be problems when hotplugging
1446 * devices. This is due to the possibility of hotplugging a
1447 * device into the fabric with a smaller MPS that the devices
1448 * currently running have configured. Modifying the MPS on the
1449 * running devices could cause a fatal bus error due to an
1450 * incoming frame being larger than the newly configured MPS.
1451 * To work around this, the MPS for the entire fabric must be
1452 * set to the minimum size. Any devices hotplugged into this
1453 * fabric will have the minimum MPS set. If the PCI hotplug
1454 * slot is directly connected to the root port and there are not
1455 * other devices on the fabric (which seems to be the most
1456 * common case), then this is not an issue and MPS discovery
1457 * will occur as normal.
1458 */
1459 if (dev->is_hotplug_bridge && (!list_is_singular(&dev->bus->devices) ||
Benjamin Herrenschmidt1a4b1a42011-09-13 15:16:33 -03001460 (dev->bus->self &&
Yijing Wang62f87c02012-07-24 17:20:03 +08001461 pci_pcie_type(dev->bus->self) != PCI_EXP_TYPE_ROOT_PORT)))
Jon Masonb03e7492011-07-20 15:20:54 -05001462 *smpss = 0;
1463
1464 if (*smpss > dev->pcie_mpss)
1465 *smpss = dev->pcie_mpss;
1466
1467 return 0;
1468}
1469
1470static void pcie_write_mps(struct pci_dev *dev, int mps)
1471{
Jon Mason62f392e2011-10-14 14:56:14 -05001472 int rc;
Jon Masonb03e7492011-07-20 15:20:54 -05001473
1474 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
Jon Mason62f392e2011-10-14 14:56:14 -05001475 mps = 128 << dev->pcie_mpss;
Jon Masonb03e7492011-07-20 15:20:54 -05001476
Yijing Wang62f87c02012-07-24 17:20:03 +08001477 if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT &&
1478 dev->bus->self)
Jon Mason62f392e2011-10-14 14:56:14 -05001479 /* For "Performance", the assumption is made that
Jon Masonb03e7492011-07-20 15:20:54 -05001480 * downstream communication will never be larger than
1481 * the MRRS. So, the MPS only needs to be configured
1482 * for the upstream communication. This being the case,
1483 * walk from the top down and set the MPS of the child
1484 * to that of the parent bus.
Jon Mason62f392e2011-10-14 14:56:14 -05001485 *
1486 * Configure the device MPS with the smaller of the
1487 * device MPSS or the bridge MPS (which is assumed to be
1488 * properly configured at this point to the largest
1489 * allowable MPS based on its parent bus).
Jon Masonb03e7492011-07-20 15:20:54 -05001490 */
Jon Mason62f392e2011-10-14 14:56:14 -05001491 mps = min(mps, pcie_get_mps(dev->bus->self));
Jon Masonb03e7492011-07-20 15:20:54 -05001492 }
1493
1494 rc = pcie_set_mps(dev, mps);
1495 if (rc)
1496 dev_err(&dev->dev, "Failed attempting to set the MPS\n");
1497}
1498
Jon Mason62f392e2011-10-14 14:56:14 -05001499static void pcie_write_mrrs(struct pci_dev *dev)
Jon Masonb03e7492011-07-20 15:20:54 -05001500{
Jon Mason62f392e2011-10-14 14:56:14 -05001501 int rc, mrrs;
Jon Masonb03e7492011-07-20 15:20:54 -05001502
Jon Masoned2888e2011-09-08 16:41:18 -05001503 /* In the "safe" case, do not configure the MRRS. There appear to be
1504 * issues with setting MRRS to 0 on a number of devices.
1505 */
Jon Masoned2888e2011-09-08 16:41:18 -05001506 if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
1507 return;
Jon Masonb03e7492011-07-20 15:20:54 -05001508
Jon Masoned2888e2011-09-08 16:41:18 -05001509 /* For Max performance, the MRRS must be set to the largest supported
1510 * value. However, it cannot be configured larger than the MPS the
Jon Mason62f392e2011-10-14 14:56:14 -05001511 * device or the bus can support. This should already be properly
1512 * configured by a prior call to pcie_write_mps.
Jon Masoned2888e2011-09-08 16:41:18 -05001513 */
Jon Mason62f392e2011-10-14 14:56:14 -05001514 mrrs = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001515
1516 /* MRRS is a R/W register. Invalid values can be written, but a
Jon Masoned2888e2011-09-08 16:41:18 -05001517 * subsequent read will verify if the value is acceptable or not.
Jon Masonb03e7492011-07-20 15:20:54 -05001518 * If the MRRS value provided is not acceptable (e.g., too large),
1519 * shrink the value until it is acceptable to the HW.
1520 */
1521 while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
1522 rc = pcie_set_readrq(dev, mrrs);
Jon Mason62f392e2011-10-14 14:56:14 -05001523 if (!rc)
1524 break;
Jon Masonb03e7492011-07-20 15:20:54 -05001525
Jon Mason62f392e2011-10-14 14:56:14 -05001526 dev_warn(&dev->dev, "Failed attempting to set the MRRS\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001527 mrrs /= 2;
1528 }
Jon Mason62f392e2011-10-14 14:56:14 -05001529
1530 if (mrrs < 128)
1531 dev_err(&dev->dev, "MRRS was unable to be configured with a "
1532 "safe value. If problems are experienced, try running "
1533 "with pci=pcie_bus_safe.\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001534}
1535
1536static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
1537{
Jon Masona513a992011-10-14 14:56:16 -05001538 int mps, orig_mps;
Jon Masonb03e7492011-07-20 15:20:54 -05001539
1540 if (!pci_is_pcie(dev))
1541 return 0;
1542
Jon Masona513a992011-10-14 14:56:16 -05001543 mps = 128 << *(u8 *)data;
1544 orig_mps = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001545
1546 pcie_write_mps(dev, mps);
Jon Mason62f392e2011-10-14 14:56:14 -05001547 pcie_write_mrrs(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001548
Jon Masona513a992011-10-14 14:56:16 -05001549 dev_info(&dev->dev, "PCI-E Max Payload Size set to %4d/%4d (was %4d), "
1550 "Max Read Rq %4d\n", pcie_get_mps(dev), 128 << dev->pcie_mpss,
1551 orig_mps, pcie_get_readrq(dev));
Jon Masonb03e7492011-07-20 15:20:54 -05001552
1553 return 0;
1554}
1555
Jon Masona513a992011-10-14 14:56:16 -05001556/* pcie_bus_configure_settings requires that pci_walk_bus work in a top-down,
Jon Masonb03e7492011-07-20 15:20:54 -05001557 * parents then children fashion. If this changes, then this code will not
1558 * work as designed.
1559 */
1560void pcie_bus_configure_settings(struct pci_bus *bus, u8 mpss)
1561{
Jon Mason5f39e672011-10-03 09:50:20 -05001562 u8 smpss;
Jon Masonb03e7492011-07-20 15:20:54 -05001563
Jon Masonb03e7492011-07-20 15:20:54 -05001564 if (!pci_is_pcie(bus->self))
1565 return;
1566
Jon Mason5f39e672011-10-03 09:50:20 -05001567 if (pcie_bus_config == PCIE_BUS_TUNE_OFF)
1568 return;
1569
1570 /* FIXME - Peer to peer DMA is possible, though the endpoint would need
1571 * to be aware to the MPS of the destination. To work around this,
1572 * simply force the MPS of the entire system to the smallest possible.
1573 */
1574 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
1575 smpss = 0;
1576
Jon Masonb03e7492011-07-20 15:20:54 -05001577 if (pcie_bus_config == PCIE_BUS_SAFE) {
Jon Mason5f39e672011-10-03 09:50:20 -05001578 smpss = mpss;
1579
Jon Masonb03e7492011-07-20 15:20:54 -05001580 pcie_find_smpss(bus->self, &smpss);
1581 pci_walk_bus(bus, pcie_find_smpss, &smpss);
1582 }
1583
1584 pcie_bus_configure_set(bus->self, &smpss);
1585 pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
1586}
Jon Masondebc3b72011-08-02 00:01:18 -05001587EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
Jon Masonb03e7492011-07-20 15:20:54 -05001588
Sam Ravnborg0ab2b572008-02-17 10:45:28 +01001589unsigned int __devinit pci_scan_child_bus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001590{
Yinghai Lub918c622012-05-17 18:51:11 -07001591 unsigned int devfn, pass, max = bus->busn_res.start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001592 struct pci_dev *dev;
1593
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001594 dev_dbg(&bus->dev, "scanning bus\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001595
1596 /* Go find them, Rover! */
1597 for (devfn = 0; devfn < 0x100; devfn += 8)
1598 pci_scan_slot(bus, devfn);
1599
Yu Zhaoa28724b2009-03-20 11:25:13 +08001600 /* Reserve buses for SR-IOV capability. */
1601 max += pci_iov_bus_range(bus);
1602
Linus Torvalds1da177e2005-04-16 15:20:36 -07001603 /*
1604 * After performing arch-dependent fixup of the bus, look behind
1605 * all PCI-to-PCI bridges on this bus.
1606 */
Alex Chiang74710de2009-03-20 14:56:10 -06001607 if (!bus->is_added) {
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001608 dev_dbg(&bus->dev, "fixups for bus\n");
Alex Chiang74710de2009-03-20 14:56:10 -06001609 pcibios_fixup_bus(bus);
1610 if (pci_is_root_bus(bus))
1611 bus->is_added = 1;
1612 }
1613
Linus Torvalds1da177e2005-04-16 15:20:36 -07001614 for (pass=0; pass < 2; pass++)
1615 list_for_each_entry(dev, &bus->devices, bus_list) {
1616 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
1617 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
1618 max = pci_scan_bridge(bus, dev, max, pass);
1619 }
1620
1621 /*
1622 * We've scanned the bus and so we know all about what's on
1623 * the other side of any bridges that may be on this bus plus
1624 * any devices.
1625 *
1626 * Return how far we've got finding sub-buses.
1627 */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001628 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001629 return max;
1630}
1631
Bjorn Helgaas166c6372011-10-28 16:25:45 -06001632struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
1633 struct pci_ops *ops, void *sysdata, struct list_head *resources)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001634{
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001635 int error;
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001636 struct pci_host_bridge *bridge;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001637 struct pci_bus *b, *b2;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001638 struct pci_host_bridge_window *window, *n;
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001639 struct resource *res;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001640 resource_size_t offset;
1641 char bus_addr[64];
1642 char *fmt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001643
Linus Torvalds1da177e2005-04-16 15:20:36 -07001644
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001645 b = pci_alloc_bus();
1646 if (!b)
Yinghai Lu7b543662012-04-02 18:31:53 -07001647 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001648
1649 b->sysdata = sysdata;
1650 b->ops = ops;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001651 b2 = pci_find_bus(pci_domain_nr(b), bus);
1652 if (b2) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001653 /* If we already got to this bus through a different bridge, ignore it */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001654 dev_dbg(&b2->dev, "bus already known\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001655 goto err_out;
1656 }
Zhang Yanmind71374d2006-06-02 12:35:43 +08001657
Yinghai Lu7b543662012-04-02 18:31:53 -07001658 bridge = pci_alloc_host_bridge(b);
1659 if (!bridge)
1660 goto err_out;
1661
1662 bridge->dev.parent = parent;
1663 bridge->dev.release = pci_release_bus_bridge_dev;
1664 dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(b), bus);
1665 error = device_register(&bridge->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001666 if (error)
Yinghai Lu7b543662012-04-02 18:31:53 -07001667 goto bridge_dev_reg_err;
1668 b->bridge = get_device(&bridge->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01001669 device_enable_async_suspend(b->bridge);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001670 pci_set_bus_of_node(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001671
Yinghai Lu0d358f22008-02-19 03:20:41 -08001672 if (!parent)
1673 set_dev_node(b->bridge, pcibus_to_node(b));
1674
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001675 b->dev.class = &pcibus_class;
1676 b->dev.parent = b->bridge;
Kay Sievers1a927132008-10-30 02:17:49 +01001677 dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001678 error = device_register(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001679 if (error)
1680 goto class_dev_reg_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001681
1682 /* Create legacy_io and legacy_mem files for this bus */
1683 pci_create_legacy_files(b);
1684
Yinghai Lub918c622012-05-17 18:51:11 -07001685 b->number = b->busn_res.start = bus;
Bjorn Helgaas166c6372011-10-28 16:25:45 -06001686
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001687 if (parent)
1688 dev_info(parent, "PCI host bridge to bus %s\n", dev_name(&b->dev));
1689 else
1690 printk(KERN_INFO "PCI host bridge to bus %s\n", dev_name(&b->dev));
1691
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001692 /* Add initial resources to the bus */
1693 list_for_each_entry_safe(window, n, resources, list) {
1694 list_move_tail(&window->list, &bridge->windows);
1695 res = window->res;
1696 offset = window->offset;
Yinghai Luf848ffb2012-05-17 18:51:12 -07001697 if (res->flags & IORESOURCE_BUS)
1698 pci_bus_insert_busn_res(b, bus, res->end);
1699 else
1700 pci_bus_add_resource(b, res, 0);
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001701 if (offset) {
1702 if (resource_type(res) == IORESOURCE_IO)
1703 fmt = " (bus address [%#06llx-%#06llx])";
1704 else
1705 fmt = " (bus address [%#010llx-%#010llx])";
1706 snprintf(bus_addr, sizeof(bus_addr), fmt,
1707 (unsigned long long) (res->start - offset),
1708 (unsigned long long) (res->end - offset));
1709 } else
1710 bus_addr[0] = '\0';
1711 dev_info(&b->dev, "root bus resource %pR%s\n", res, bus_addr);
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001712 }
1713
Bjorn Helgaasa5390aa2012-02-23 20:18:59 -07001714 down_write(&pci_bus_sem);
1715 list_add_tail(&b->node, &pci_root_buses);
1716 up_write(&pci_bus_sem);
1717
Linus Torvalds1da177e2005-04-16 15:20:36 -07001718 return b;
1719
Linus Torvalds1da177e2005-04-16 15:20:36 -07001720class_dev_reg_err:
Yinghai Lu7b543662012-04-02 18:31:53 -07001721 put_device(&bridge->dev);
1722 device_unregister(&bridge->dev);
1723bridge_dev_reg_err:
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001724 kfree(bridge);
Yinghai Lu7b543662012-04-02 18:31:53 -07001725err_out:
1726 kfree(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001727 return NULL;
1728}
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001729
Yinghai Lu98a35832012-05-18 11:35:50 -06001730int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int bus_max)
1731{
1732 struct resource *res = &b->busn_res;
1733 struct resource *parent_res, *conflict;
1734
1735 res->start = bus;
1736 res->end = bus_max;
1737 res->flags = IORESOURCE_BUS;
1738
1739 if (!pci_is_root_bus(b))
1740 parent_res = &b->parent->busn_res;
1741 else {
1742 parent_res = get_pci_domain_busn_res(pci_domain_nr(b));
1743 res->flags |= IORESOURCE_PCI_FIXED;
1744 }
1745
1746 conflict = insert_resource_conflict(parent_res, res);
1747
1748 if (conflict)
1749 dev_printk(KERN_DEBUG, &b->dev,
1750 "busn_res: can not insert %pR under %s%pR (conflicts with %s %pR)\n",
1751 res, pci_is_root_bus(b) ? "domain " : "",
1752 parent_res, conflict->name, conflict);
Yinghai Lu98a35832012-05-18 11:35:50 -06001753
1754 return conflict == NULL;
1755}
1756
1757int pci_bus_update_busn_res_end(struct pci_bus *b, int bus_max)
1758{
1759 struct resource *res = &b->busn_res;
1760 struct resource old_res = *res;
1761 resource_size_t size;
1762 int ret;
1763
1764 if (res->start > bus_max)
1765 return -EINVAL;
1766
1767 size = bus_max - res->start + 1;
1768 ret = adjust_resource(res, res->start, size);
1769 dev_printk(KERN_DEBUG, &b->dev,
1770 "busn_res: %pR end %s updated to %02x\n",
1771 &old_res, ret ? "can not be" : "is", bus_max);
1772
1773 if (!ret && !res->parent)
1774 pci_bus_insert_busn_res(b, res->start, res->end);
1775
1776 return ret;
1777}
1778
1779void pci_bus_release_busn_res(struct pci_bus *b)
1780{
1781 struct resource *res = &b->busn_res;
1782 int ret;
1783
1784 if (!res->flags || !res->parent)
1785 return;
1786
1787 ret = release_resource(res);
1788 dev_printk(KERN_DEBUG, &b->dev,
1789 "busn_res: %pR %s released\n",
1790 res, ret ? "can not be" : "is");
1791}
1792
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06001793struct pci_bus * __devinit pci_scan_root_bus(struct device *parent, int bus,
1794 struct pci_ops *ops, void *sysdata, struct list_head *resources)
1795{
Yinghai Lu4d99f522012-05-17 18:51:12 -07001796 struct pci_host_bridge_window *window;
1797 bool found = false;
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06001798 struct pci_bus *b;
Yinghai Lu4d99f522012-05-17 18:51:12 -07001799 int max;
1800
1801 list_for_each_entry(window, resources, list)
1802 if (window->res->flags & IORESOURCE_BUS) {
1803 found = true;
1804 break;
1805 }
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06001806
1807 b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
1808 if (!b)
1809 return NULL;
1810
Yinghai Lu4d99f522012-05-17 18:51:12 -07001811 if (!found) {
1812 dev_info(&b->dev,
1813 "No busn resource found for root bus, will use [bus %02x-ff]\n",
1814 bus);
1815 pci_bus_insert_busn_res(b, bus, 255);
1816 }
1817
1818 max = pci_scan_child_bus(b);
1819
1820 if (!found)
1821 pci_bus_update_busn_res_end(b, max);
1822
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06001823 pci_bus_add_devices(b);
1824 return b;
1825}
1826EXPORT_SYMBOL(pci_scan_root_bus);
1827
Bjorn Helgaas7e00fe22011-10-28 16:26:05 -06001828/* Deprecated; use pci_scan_root_bus() instead */
Sam Ravnborg0ab2b572008-02-17 10:45:28 +01001829struct pci_bus * __devinit pci_scan_bus_parented(struct device *parent,
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001830 int bus, struct pci_ops *ops, void *sysdata)
1831{
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001832 LIST_HEAD(resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001833 struct pci_bus *b;
1834
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001835 pci_add_resource(&resources, &ioport_resource);
1836 pci_add_resource(&resources, &iomem_resource);
Yinghai Lu857c3b62012-05-17 18:51:12 -07001837 pci_add_resource(&resources, &busn_resource);
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001838 b = pci_create_root_bus(parent, bus, ops, sysdata, &resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001839 if (b)
Yinghai Lu857c3b62012-05-17 18:51:12 -07001840 pci_scan_child_bus(b);
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001841 else
1842 pci_free_resource_list(&resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001843 return b;
1844}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001845EXPORT_SYMBOL(pci_scan_bus_parented);
1846
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06001847struct pci_bus * __devinit pci_scan_bus(int bus, struct pci_ops *ops,
1848 void *sysdata)
1849{
1850 LIST_HEAD(resources);
1851 struct pci_bus *b;
1852
1853 pci_add_resource(&resources, &ioport_resource);
1854 pci_add_resource(&resources, &iomem_resource);
Yinghai Lu857c3b62012-05-17 18:51:12 -07001855 pci_add_resource(&resources, &busn_resource);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06001856 b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
1857 if (b) {
Yinghai Lu857c3b62012-05-17 18:51:12 -07001858 pci_scan_child_bus(b);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06001859 pci_bus_add_devices(b);
1860 } else {
1861 pci_free_resource_list(&resources);
1862 }
1863 return b;
1864}
1865EXPORT_SYMBOL(pci_scan_bus);
1866
Linus Torvalds1da177e2005-04-16 15:20:36 -07001867#ifdef CONFIG_HOTPLUG
Alex Chiang3ed4fd92009-03-20 14:56:25 -06001868/**
Yinghai Lu2f320522012-01-21 02:08:22 -08001869 * pci_rescan_bus_bridge_resize - scan a PCI bus for devices.
1870 * @bridge: PCI bridge for the bus to scan
1871 *
1872 * Scan a PCI bus and child buses for new devices, add them,
1873 * and enable them, resizing bridge mmio/io resource if necessary
1874 * and possible. The caller must ensure the child devices are already
1875 * removed for resizing to occur.
1876 *
1877 * Returns the max number of subordinate bus discovered.
1878 */
1879unsigned int __ref pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
1880{
1881 unsigned int max;
1882 struct pci_bus *bus = bridge->subordinate;
1883
1884 max = pci_scan_child_bus(bus);
1885
1886 pci_assign_unassigned_bridge_resources(bridge);
1887
1888 pci_bus_add_devices(bus);
1889
1890 return max;
1891}
1892
Linus Torvalds1da177e2005-04-16 15:20:36 -07001893EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001894EXPORT_SYMBOL(pci_scan_slot);
1895EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001896EXPORT_SYMBOL_GPL(pci_scan_child_bus);
1897#endif
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001898
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001899static int __init pci_sort_bf_cmp(const struct device *d_a, const struct device *d_b)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001900{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001901 const struct pci_dev *a = to_pci_dev(d_a);
1902 const struct pci_dev *b = to_pci_dev(d_b);
1903
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001904 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
1905 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
1906
1907 if (a->bus->number < b->bus->number) return -1;
1908 else if (a->bus->number > b->bus->number) return 1;
1909
1910 if (a->devfn < b->devfn) return -1;
1911 else if (a->devfn > b->devfn) return 1;
1912
1913 return 0;
1914}
1915
Greg Kroah-Hartman5ff580c2008-02-14 14:56:56 -08001916void __init pci_sort_breadthfirst(void)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001917{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001918 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001919}