blob: 181cd9fc90f2601a35b10eb853fd52c5053c7e4e [file] [log] [blame]
Roland Dreier225c7b12007-05-08 18:00:38 -07001/*
2 * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX4_DEVICE_H
34#define MLX4_DEVICE_H
35
Joe Perches574e2af2013-08-01 16:17:48 -070036#include <linux/if_ether.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070037#include <linux/pci.h>
38#include <linux/completion.h>
39#include <linux/radix-tree.h>
Amir Vadaid9236c32012-07-18 22:33:51 +000040#include <linux/cpu_rmap.h>
Amir Vadai48ea5262014-08-25 16:06:53 +030041#include <linux/crash_dump.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070042
Arun Sharma600634972011-07-26 16:09:06 -070043#include <linux/atomic.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070044
Amir Vadaiec693d42013-04-23 06:06:49 +000045#include <linux/clocksource.h>
46
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +000047#define MAX_MSIX_P_PORT 17
48#define MAX_MSIX 64
49#define MSIX_LEGACY_SZ 4
50#define MIN_MSIX_P_PORT 5
51
Eugenia Emantayev523ece82014-07-08 11:25:19 +030052#define MLX4_NUM_UP 8
53#define MLX4_NUM_TC 8
54#define MLX4_MAX_100M_UNITS_VAL 255 /*
55 * work around: can't set values
56 * greater then this value when
57 * using 100 Mbps units.
58 */
59#define MLX4_RATELIMIT_100M_UNITS 3 /* 100 Mbps */
60#define MLX4_RATELIMIT_1G_UNITS 4 /* 1 Gbps */
61#define MLX4_RATELIMIT_DEFAULT 0x00ff
62
Jack Morgenstein6ee51a42014-03-12 12:00:37 +020063#define MLX4_ROCE_MAX_GIDS 128
Jack Morgensteinb6ffaef2014-03-12 12:00:39 +020064#define MLX4_ROCE_PF_GIDS 16
Jack Morgenstein6ee51a42014-03-12 12:00:37 +020065
Roland Dreier225c7b12007-05-08 18:00:38 -070066enum {
67 MLX4_FLAG_MSI_X = 1 << 0,
Roland Dreier5ae2a7a2007-06-18 08:15:02 -070068 MLX4_FLAG_OLD_PORT_CMDS = 1 << 1,
Jack Morgenstein623ed842011-12-13 04:10:33 +000069 MLX4_FLAG_MASTER = 1 << 2,
70 MLX4_FLAG_SLAVE = 1 << 3,
71 MLX4_FLAG_SRIOV = 1 << 4,
Jack Morgensteinacddd5d2013-11-03 10:03:18 +020072 MLX4_FLAG_OLD_REG_MAC = 1 << 6,
Roland Dreier225c7b12007-05-08 18:00:38 -070073};
74
75enum {
Jack Morgensteinefcd2352012-08-03 08:40:52 +000076 MLX4_PORT_CAP_IS_SM = 1 << 1,
77 MLX4_PORT_CAP_DEV_MGMT_SUP = 1 << 19,
78};
79
80enum {
Jack Morgensteinfc065732012-08-03 08:40:42 +000081 MLX4_MAX_PORTS = 2,
82 MLX4_MAX_PORT_PKEYS = 128
Roland Dreier225c7b12007-05-08 18:00:38 -070083};
84
Jack Morgenstein396f2fe2012-06-19 11:21:42 +030085/* base qkey for use in sriov tunnel-qp/proxy-qp communication.
86 * These qkeys must not be allowed for general use. This is a 64k range,
87 * and to test for violation, we use the mask (protect against future chg).
88 */
89#define MLX4_RESERVED_QKEY_BASE (0xFFFF0000)
90#define MLX4_RESERVED_QKEY_MASK (0xFFFF0000)
91
Roland Dreier225c7b12007-05-08 18:00:38 -070092enum {
Jack Morgensteincd9281d2007-09-18 09:14:18 +020093 MLX4_BOARD_ID_LEN = 64
94};
95
96enum {
Jack Morgenstein623ed842011-12-13 04:10:33 +000097 MLX4_MAX_NUM_PF = 16,
98 MLX4_MAX_NUM_VF = 64,
Matan Barak1ab95d372014-03-19 18:11:50 +020099 MLX4_MAX_NUM_VF_P_PORT = 64,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000100 MLX4_MFUNC_MAX = 80,
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000101 MLX4_MAX_EQ_NUM = 1024,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000102 MLX4_MFUNC_EQ_NUM = 4,
103 MLX4_MFUNC_MAX_EQES = 8,
104 MLX4_MFUNC_EQE_MASK = (MLX4_MFUNC_MAX_EQES - 1)
105};
106
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000107/* Driver supports 3 diffrent device methods to manage traffic steering:
108 * -device managed - High level API for ib and eth flow steering. FW is
109 * managing flow steering tables.
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000110 * - B0 steering mode - Common low level API for ib and (if supported) eth.
111 * - A0 steering mode - Limited low level API for eth. In case of IB,
112 * B0 mode is in use.
113 */
114enum {
115 MLX4_STEERING_MODE_A0,
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000116 MLX4_STEERING_MODE_B0,
117 MLX4_STEERING_MODE_DEVICE_MANAGED
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000118};
119
120static inline const char *mlx4_steering_mode_str(int steering_mode)
121{
122 switch (steering_mode) {
123 case MLX4_STEERING_MODE_A0:
124 return "A0 steering";
125
126 case MLX4_STEERING_MODE_B0:
127 return "B0 steering";
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000128
129 case MLX4_STEERING_MODE_DEVICE_MANAGED:
130 return "Device managed flow steering";
131
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000132 default:
133 return "Unrecognize steering mode";
134 }
135}
136
Jack Morgenstein623ed842011-12-13 04:10:33 +0000137enum {
Or Gerlitz7ffdf722013-12-23 16:09:43 +0200138 MLX4_TUNNEL_OFFLOAD_MODE_NONE,
139 MLX4_TUNNEL_OFFLOAD_MODE_VXLAN
140};
141
142enum {
Or Gerlitz52eafc62011-06-15 14:41:42 +0000143 MLX4_DEV_CAP_FLAG_RC = 1LL << 0,
144 MLX4_DEV_CAP_FLAG_UC = 1LL << 1,
145 MLX4_DEV_CAP_FLAG_UD = 1LL << 2,
Sean Hefty012a8ff2011-06-02 09:01:33 -0700146 MLX4_DEV_CAP_FLAG_XRC = 1LL << 3,
Or Gerlitz52eafc62011-06-15 14:41:42 +0000147 MLX4_DEV_CAP_FLAG_SRQ = 1LL << 6,
148 MLX4_DEV_CAP_FLAG_IPOIB_CSUM = 1LL << 7,
149 MLX4_DEV_CAP_FLAG_BAD_PKEY_CNTR = 1LL << 8,
150 MLX4_DEV_CAP_FLAG_BAD_QKEY_CNTR = 1LL << 9,
151 MLX4_DEV_CAP_FLAG_DPDP = 1LL << 12,
152 MLX4_DEV_CAP_FLAG_BLH = 1LL << 15,
153 MLX4_DEV_CAP_FLAG_MEM_WINDOW = 1LL << 16,
154 MLX4_DEV_CAP_FLAG_APM = 1LL << 17,
155 MLX4_DEV_CAP_FLAG_ATOMIC = 1LL << 18,
156 MLX4_DEV_CAP_FLAG_RAW_MCAST = 1LL << 19,
157 MLX4_DEV_CAP_FLAG_UD_AV_PORT = 1LL << 20,
158 MLX4_DEV_CAP_FLAG_UD_MCAST = 1LL << 21,
Or Gerlitzccf86322011-07-07 19:19:29 +0000159 MLX4_DEV_CAP_FLAG_IBOE = 1LL << 30,
160 MLX4_DEV_CAP_FLAG_UC_LOOPBACK = 1LL << 32,
Yevgeny Petrilinf3a9d1f2011-10-18 01:50:42 +0000161 MLX4_DEV_CAP_FLAG_FCS_KEEP = 1LL << 34,
Oren Duer559a9f12011-11-26 19:55:15 +0000162 MLX4_DEV_CAP_FLAG_WOL_PORT1 = 1LL << 37,
163 MLX4_DEV_CAP_FLAG_WOL_PORT2 = 1LL << 38,
Or Gerlitzccf86322011-07-07 19:19:29 +0000164 MLX4_DEV_CAP_FLAG_UDP_RSS = 1LL << 40,
165 MLX4_DEV_CAP_FLAG_VEP_UC_STEER = 1LL << 41,
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000166 MLX4_DEV_CAP_FLAG_VEP_MC_STEER = 1LL << 42,
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000167 MLX4_DEV_CAP_FLAG_COUNTERS = 1LL << 48,
Or Gerlitz540b3a32013-04-07 03:44:07 +0000168 MLX4_DEV_CAP_FLAG_SET_ETH_SCHED = 1LL << 53,
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300169 MLX4_DEV_CAP_FLAG_SENSE_SUPPORT = 1LL << 55,
170 MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV = 1LL << 59,
Or Gerlitz08ff3232012-10-21 14:59:24 +0000171 MLX4_DEV_CAP_FLAG_64B_EQE = 1LL << 61,
172 MLX4_DEV_CAP_FLAG_64B_CQE = 1LL << 62
Roland Dreier225c7b12007-05-08 18:00:38 -0700173};
174
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300175enum {
176 MLX4_DEV_CAP_FLAG2_RSS = 1LL << 0,
177 MLX4_DEV_CAP_FLAG2_RSS_TOP = 1LL << 1,
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000178 MLX4_DEV_CAP_FLAG2_RSS_XOR = 1LL << 2,
Matan Barak955154f2013-01-30 23:07:10 +0000179 MLX4_DEV_CAP_FLAG2_FS_EN = 1LL << 3,
Or Gerlitz5930e8d2013-10-15 16:55:22 +0200180 MLX4_DEV_CAP_FLAG2_REASSIGN_MAC_EN = 1LL << 4,
Rony Efraim3f7fb022013-04-25 05:22:28 +0000181 MLX4_DEV_CAP_FLAG2_TS = 1LL << 5,
Rony Efraime6b6a232013-04-25 05:22:29 +0000182 MLX4_DEV_CAP_FLAG2_VLAN_CONTROL = 1LL << 6,
Jack Morgensteinb01978c2013-06-27 19:05:21 +0300183 MLX4_DEV_CAP_FLAG2_FSM = 1LL << 7,
Matan Barak4de65802013-11-07 15:25:14 +0200184 MLX4_DEV_CAP_FLAG2_UPDATE_QP = 1LL << 8,
Linus Torvalds4ba99202014-01-25 11:17:34 -0800185 MLX4_DEV_CAP_FLAG2_DMFS_IPOIB = 1LL << 9,
186 MLX4_DEV_CAP_FLAG2_VXLAN_OFFLOADS = 1LL << 10,
Jack Morgenstein114840c2014-06-01 11:53:50 +0300187 MLX4_DEV_CAP_FLAG2_MAD_DEMUX = 1LL << 11,
Ido Shamay77507aa2014-09-18 11:50:59 +0300188 MLX4_DEV_CAP_FLAG2_CQE_STRIDE = 1LL << 12,
Saeed Mahameedadbc7ac2014-10-27 11:37:37 +0200189 MLX4_DEV_CAP_FLAG2_EQE_STRIDE = 1LL << 13,
190 MLX4_DEV_CAP_FLAG2_ETH_PROT_CTRL = 1LL << 14
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300191};
192
Or Gerlitz08ff3232012-10-21 14:59:24 +0000193enum {
194 MLX4_DEV_CAP_64B_EQE_ENABLED = 1LL << 0,
Ido Shamay77507aa2014-09-18 11:50:59 +0300195 MLX4_DEV_CAP_64B_CQE_ENABLED = 1LL << 1,
196 MLX4_DEV_CAP_CQE_STRIDE_ENABLED = 1LL << 2,
197 MLX4_DEV_CAP_EQE_STRIDE_ENABLED = 1LL << 3
Or Gerlitz08ff3232012-10-21 14:59:24 +0000198};
199
200enum {
Ido Shamay77507aa2014-09-18 11:50:59 +0300201 MLX4_USER_DEV_CAP_LARGE_CQE = 1L << 0
Or Gerlitz08ff3232012-10-21 14:59:24 +0000202};
203
204enum {
Ido Shamay77507aa2014-09-18 11:50:59 +0300205 MLX4_FUNC_CAP_64B_EQE_CQE = 1L << 0,
206 MLX4_FUNC_CAP_EQE_CQE_STRIDE = 1L << 1
Or Gerlitz08ff3232012-10-21 14:59:24 +0000207};
208
209
Marcel Apfelbaum97285b72011-10-24 11:02:34 +0200210#define MLX4_ATTR_EXTENDED_PORT_INFO cpu_to_be16(0xff90)
211
212enum {
Shani Michaeli804d6a82013-02-06 16:19:14 +0000213 MLX4_BMME_FLAG_WIN_TYPE_2B = 1 << 1,
Roland Dreier95d04f02008-07-23 08:12:26 -0700214 MLX4_BMME_FLAG_LOCAL_INV = 1 << 6,
215 MLX4_BMME_FLAG_REMOTE_INV = 1 << 7,
216 MLX4_BMME_FLAG_TYPE_2_WIN = 1 << 9,
217 MLX4_BMME_FLAG_RESERVED_LKEY = 1 << 10,
218 MLX4_BMME_FLAG_FAST_REG_WR = 1 << 11,
Matan Barak09e05c32014-09-10 16:41:56 +0300219 MLX4_BMME_FLAG_VSD_INIT2RTR = 1 << 28,
Roland Dreier95d04f02008-07-23 08:12:26 -0700220};
221
Roland Dreier225c7b12007-05-08 18:00:38 -0700222enum mlx4_event {
223 MLX4_EVENT_TYPE_COMP = 0x00,
224 MLX4_EVENT_TYPE_PATH_MIG = 0x01,
225 MLX4_EVENT_TYPE_COMM_EST = 0x02,
226 MLX4_EVENT_TYPE_SQ_DRAINED = 0x03,
227 MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE = 0x13,
228 MLX4_EVENT_TYPE_SRQ_LIMIT = 0x14,
229 MLX4_EVENT_TYPE_CQ_ERROR = 0x04,
230 MLX4_EVENT_TYPE_WQ_CATAS_ERROR = 0x05,
231 MLX4_EVENT_TYPE_EEC_CATAS_ERROR = 0x06,
232 MLX4_EVENT_TYPE_PATH_MIG_FAILED = 0x07,
233 MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
234 MLX4_EVENT_TYPE_WQ_ACCESS_ERROR = 0x11,
235 MLX4_EVENT_TYPE_SRQ_CATAS_ERROR = 0x12,
236 MLX4_EVENT_TYPE_LOCAL_CATAS_ERROR = 0x08,
237 MLX4_EVENT_TYPE_PORT_CHANGE = 0x09,
238 MLX4_EVENT_TYPE_EQ_OVERFLOW = 0x0f,
239 MLX4_EVENT_TYPE_ECC_DETECT = 0x0e,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000240 MLX4_EVENT_TYPE_CMD = 0x0a,
241 MLX4_EVENT_TYPE_VEP_UPDATE = 0x19,
242 MLX4_EVENT_TYPE_COMM_CHANNEL = 0x18,
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +0300243 MLX4_EVENT_TYPE_OP_REQUIRED = 0x1a,
Jack Morgenstein5984be92012-03-06 15:50:49 +0200244 MLX4_EVENT_TYPE_FATAL_WARNING = 0x1b,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000245 MLX4_EVENT_TYPE_FLR_EVENT = 0x1c,
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300246 MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT = 0x1d,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000247 MLX4_EVENT_TYPE_NONE = 0xff,
Roland Dreier225c7b12007-05-08 18:00:38 -0700248};
249
250enum {
251 MLX4_PORT_CHANGE_SUBTYPE_DOWN = 1,
252 MLX4_PORT_CHANGE_SUBTYPE_ACTIVE = 4
253};
254
255enum {
Jack Morgenstein5984be92012-03-06 15:50:49 +0200256 MLX4_FATAL_WARNING_SUBTYPE_WARMING = 0,
257};
258
Jack Morgenstein993c4012012-08-03 08:40:48 +0000259enum slave_port_state {
260 SLAVE_PORT_DOWN = 0,
261 SLAVE_PENDING_UP,
262 SLAVE_PORT_UP,
263};
264
265enum slave_port_gen_event {
266 SLAVE_PORT_GEN_EVENT_DOWN = 0,
267 SLAVE_PORT_GEN_EVENT_UP,
268 SLAVE_PORT_GEN_EVENT_NONE,
269};
270
271enum slave_port_state_event {
272 MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN,
273 MLX4_PORT_STATE_DEV_EVENT_PORT_UP,
274 MLX4_PORT_STATE_IB_PORT_STATE_EVENT_GID_VALID,
275 MLX4_PORT_STATE_IB_EVENT_GID_INVALID,
276};
277
Jack Morgenstein5984be92012-03-06 15:50:49 +0200278enum {
Roland Dreier225c7b12007-05-08 18:00:38 -0700279 MLX4_PERM_LOCAL_READ = 1 << 10,
280 MLX4_PERM_LOCAL_WRITE = 1 << 11,
281 MLX4_PERM_REMOTE_READ = 1 << 12,
282 MLX4_PERM_REMOTE_WRITE = 1 << 13,
Shani Michaeli804d6a82013-02-06 16:19:14 +0000283 MLX4_PERM_ATOMIC = 1 << 14,
284 MLX4_PERM_BIND_MW = 1 << 15,
Matan Barake6306642014-07-31 11:01:29 +0300285 MLX4_PERM_MASK = 0xFC00
Roland Dreier225c7b12007-05-08 18:00:38 -0700286};
287
288enum {
289 MLX4_OPCODE_NOP = 0x00,
290 MLX4_OPCODE_SEND_INVAL = 0x01,
291 MLX4_OPCODE_RDMA_WRITE = 0x08,
292 MLX4_OPCODE_RDMA_WRITE_IMM = 0x09,
293 MLX4_OPCODE_SEND = 0x0a,
294 MLX4_OPCODE_SEND_IMM = 0x0b,
295 MLX4_OPCODE_LSO = 0x0e,
296 MLX4_OPCODE_RDMA_READ = 0x10,
297 MLX4_OPCODE_ATOMIC_CS = 0x11,
298 MLX4_OPCODE_ATOMIC_FA = 0x12,
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +0300299 MLX4_OPCODE_MASKED_ATOMIC_CS = 0x14,
300 MLX4_OPCODE_MASKED_ATOMIC_FA = 0x15,
Roland Dreier225c7b12007-05-08 18:00:38 -0700301 MLX4_OPCODE_BIND_MW = 0x18,
302 MLX4_OPCODE_FMR = 0x19,
303 MLX4_OPCODE_LOCAL_INVAL = 0x1b,
304 MLX4_OPCODE_CONFIG_CMD = 0x1f,
305
306 MLX4_RECV_OPCODE_RDMA_WRITE_IMM = 0x00,
307 MLX4_RECV_OPCODE_SEND = 0x01,
308 MLX4_RECV_OPCODE_SEND_IMM = 0x02,
309 MLX4_RECV_OPCODE_SEND_INVAL = 0x03,
310
311 MLX4_CQE_OPCODE_ERROR = 0x1e,
312 MLX4_CQE_OPCODE_RESIZE = 0x16,
313};
314
315enum {
316 MLX4_STAT_RATE_OFFSET = 5
317};
318
Aleksey Seninda995a82010-12-02 11:44:49 +0000319enum mlx4_protocol {
Yevgeny Petrilin03455842011-03-22 22:38:17 +0000320 MLX4_PROT_IB_IPV6 = 0,
321 MLX4_PROT_ETH,
322 MLX4_PROT_IB_IPV4,
323 MLX4_PROT_FCOE
Aleksey Seninda995a82010-12-02 11:44:49 +0000324};
325
Vladimir Sokolovsky29bdc882008-09-15 14:25:23 -0700326enum {
327 MLX4_MTT_FLAG_PRESENT = 1
328};
329
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700330enum mlx4_qp_region {
331 MLX4_QP_REGION_FW = 0,
332 MLX4_QP_REGION_ETH_ADDR,
333 MLX4_QP_REGION_FC_ADDR,
334 MLX4_QP_REGION_FC_EXCH,
335 MLX4_NUM_QP_REGION
336};
337
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700338enum mlx4_port_type {
Jack Morgenstein623ed842011-12-13 04:10:33 +0000339 MLX4_PORT_TYPE_NONE = 0,
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700340 MLX4_PORT_TYPE_IB = 1,
341 MLX4_PORT_TYPE_ETH = 2,
342 MLX4_PORT_TYPE_AUTO = 3
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700343};
344
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -0700345enum mlx4_special_vlan_idx {
346 MLX4_NO_VLAN_IDX = 0,
347 MLX4_VLAN_MISS_IDX,
348 MLX4_VLAN_REGULAR
349};
350
Yevgeny Petrilin03455842011-03-22 22:38:17 +0000351enum mlx4_steer_type {
352 MLX4_MC_STEER = 0,
353 MLX4_UC_STEER,
354 MLX4_NUM_STEERS
355};
356
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700357enum {
358 MLX4_NUM_FEXCH = 64 * 1024,
359};
360
Eli Cohen5a0fd092010-10-07 16:24:16 +0200361enum {
362 MLX4_MAX_FAST_REG_PAGES = 511,
363};
364
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300365enum {
366 MLX4_DEV_PMC_SUBTYPE_GUID_INFO = 0x14,
367 MLX4_DEV_PMC_SUBTYPE_PORT_INFO = 0x15,
368 MLX4_DEV_PMC_SUBTYPE_PKEY_TABLE = 0x16,
369};
370
371/* Port mgmt change event handling */
372enum {
373 MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK = 1 << 0,
374 MLX4_EQ_PORT_INFO_GID_PFX_CHANGE_MASK = 1 << 1,
375 MLX4_EQ_PORT_INFO_LID_CHANGE_MASK = 1 << 2,
376 MLX4_EQ_PORT_INFO_CLIENT_REREG_MASK = 1 << 3,
377 MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK = 1 << 4,
378};
379
380#define MSTR_SM_CHANGE_MASK (MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK | \
381 MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK)
382
Saeed Mahameed32a173c2014-10-27 11:37:35 +0200383enum mlx4_module_id {
384 MLX4_MODULE_ID_SFP = 0x3,
385 MLX4_MODULE_ID_QSFP = 0xC,
386 MLX4_MODULE_ID_QSFP_PLUS = 0xD,
387 MLX4_MODULE_ID_QSFP28 = 0x11,
388};
389
Jack Morgensteinea54b102008-01-28 10:40:59 +0200390static inline u64 mlx4_fw_ver(u64 major, u64 minor, u64 subminor)
391{
392 return (major << 32) | (minor << 16) | subminor;
393}
394
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000395struct mlx4_phys_caps {
Jack Morgenstein66349612012-06-19 11:21:44 +0300396 u32 gid_phys_table_len[MLX4_MAX_PORTS + 1];
397 u32 pkey_phys_table_len[MLX4_MAX_PORTS + 1];
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000398 u32 num_phys_eqs;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000399 u32 base_sqpn;
400 u32 base_proxy_sqpn;
401 u32 base_tunnel_sqpn;
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000402};
403
Roland Dreier225c7b12007-05-08 18:00:38 -0700404struct mlx4_caps {
405 u64 fw_ver;
Jack Morgenstein623ed842011-12-13 04:10:33 +0000406 u32 function;
Roland Dreier225c7b12007-05-08 18:00:38 -0700407 int num_ports;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700408 int vl_cap[MLX4_MAX_PORTS + 1];
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700409 int ib_mtu_cap[MLX4_MAX_PORTS + 1];
Jack Morgenstein9a5aa622008-11-28 21:29:46 -0800410 __be32 ib_port_def_cap[MLX4_MAX_PORTS + 1];
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700411 u64 def_mac[MLX4_MAX_PORTS + 1];
412 int eth_mtu_cap[MLX4_MAX_PORTS + 1];
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700413 int gid_table_len[MLX4_MAX_PORTS + 1];
414 int pkey_table_len[MLX4_MAX_PORTS + 1];
Yevgeny Petrilin76995172010-08-24 03:46:23 +0000415 int trans_type[MLX4_MAX_PORTS + 1];
416 int vendor_oui[MLX4_MAX_PORTS + 1];
417 int wavelength[MLX4_MAX_PORTS + 1];
418 u64 trans_code[MLX4_MAX_PORTS + 1];
Roland Dreier225c7b12007-05-08 18:00:38 -0700419 int local_ca_ack_delay;
420 int num_uars;
Jack Morgensteinf5311ac2011-12-13 04:12:13 +0000421 u32 uar_page_size;
Roland Dreier225c7b12007-05-08 18:00:38 -0700422 int bf_reg_size;
423 int bf_regs_per_page;
424 int max_sq_sg;
425 int max_rq_sg;
426 int num_qps;
427 int max_wqes;
428 int max_sq_desc_sz;
429 int max_rq_desc_sz;
430 int max_qp_init_rdma;
431 int max_qp_dest_rdma;
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300432 u32 *qp0_qkey;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000433 u32 *qp0_proxy;
434 u32 *qp1_proxy;
435 u32 *qp0_tunnel;
436 u32 *qp1_tunnel;
Roland Dreier225c7b12007-05-08 18:00:38 -0700437 int num_srqs;
438 int max_srq_wqes;
439 int max_srq_sge;
440 int reserved_srqs;
441 int num_cqs;
442 int max_cqes;
443 int reserved_cqs;
444 int num_eqs;
445 int reserved_eqs;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800446 int num_comp_vectors;
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +0000447 int comp_pool;
Roland Dreier225c7b12007-05-08 18:00:38 -0700448 int num_mpts;
Eli Cohena5bbe892012-02-09 18:10:06 +0200449 int max_fmr_maps;
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000450 int num_mtts;
Roland Dreier225c7b12007-05-08 18:00:38 -0700451 int fmr_reserved_mtts;
452 int reserved_mtts;
453 int reserved_mrws;
454 int reserved_uars;
455 int num_mgms;
456 int num_amgms;
457 int reserved_mcgs;
458 int num_qp_per_mgm;
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000459 int steering_mode;
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000460 int fs_log_max_ucast_qp_range_size;
Roland Dreier225c7b12007-05-08 18:00:38 -0700461 int num_pds;
462 int reserved_pds;
Sean Hefty012a8ff2011-06-02 09:01:33 -0700463 int max_xrcds;
464 int reserved_xrcds;
Roland Dreier225c7b12007-05-08 18:00:38 -0700465 int mtt_entry_sz;
Dotan Barak149983af2007-06-26 15:55:28 +0300466 u32 max_msg_sz;
Roland Dreier225c7b12007-05-08 18:00:38 -0700467 u32 page_size_cap;
Or Gerlitz52eafc62011-06-15 14:41:42 +0000468 u64 flags;
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300469 u64 flags2;
Roland Dreier95d04f02008-07-23 08:12:26 -0700470 u32 bmme_flags;
471 u32 reserved_lkey;
Roland Dreier225c7b12007-05-08 18:00:38 -0700472 u16 stat_rate_support;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700473 u8 port_width_cap[MLX4_MAX_PORTS + 1];
Eli Cohenb832be12008-04-16 21:09:27 -0700474 int max_gso_sz;
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300475 int max_rss_tbl_sz;
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700476 int reserved_qps_cnt[MLX4_NUM_QP_REGION];
477 int reserved_qps;
478 int reserved_qps_base[MLX4_NUM_QP_REGION];
479 int log_num_macs;
480 int log_num_vlans;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700481 enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
482 u8 supported_type[MLX4_MAX_PORTS + 1];
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000483 u8 suggested_type[MLX4_MAX_PORTS + 1];
484 u8 default_sense[MLX4_MAX_PORTS + 1];
Jack Morgenstein65dab252011-12-13 04:10:41 +0000485 u32 port_mask[MLX4_MAX_PORTS + 1];
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700486 enum mlx4_port_type possible_type[MLX4_MAX_PORTS + 1];
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000487 u32 max_counters;
Or Gerlitz096335b2012-01-11 19:02:17 +0200488 u8 port_ib_mtu[MLX4_MAX_PORTS + 1];
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000489 u16 sqp_demux;
Or Gerlitz08ff3232012-10-21 14:59:24 +0000490 u32 eqe_size;
491 u32 cqe_size;
492 u8 eqe_factor;
493 u32 userspace_caps; /* userspace must be aware of these */
494 u32 function_caps; /* VFs must be aware of these */
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +0000495 u16 hca_core_clock;
Hadar Hen Zion8e1a28e2013-12-19 21:20:12 +0200496 u64 phys_port_id[MLX4_MAX_PORTS + 1];
Or Gerlitz7ffdf722013-12-23 16:09:43 +0200497 int tunnel_offload_mode;
Roland Dreier225c7b12007-05-08 18:00:38 -0700498};
499
500struct mlx4_buf_list {
501 void *buf;
502 dma_addr_t map;
503};
504
505struct mlx4_buf {
Roland Dreierb57aacf2008-02-06 21:17:59 -0800506 struct mlx4_buf_list direct;
507 struct mlx4_buf_list *page_list;
Roland Dreier225c7b12007-05-08 18:00:38 -0700508 int nbufs;
509 int npages;
510 int page_shift;
511};
512
513struct mlx4_mtt {
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000514 u32 offset;
Roland Dreier225c7b12007-05-08 18:00:38 -0700515 int order;
516 int page_shift;
517};
518
Yevgeny Petrilin62968832008-04-23 11:55:45 -0700519enum {
520 MLX4_DB_PER_PAGE = PAGE_SIZE / 4
521};
522
523struct mlx4_db_pgdir {
524 struct list_head list;
525 DECLARE_BITMAP(order0, MLX4_DB_PER_PAGE);
526 DECLARE_BITMAP(order1, MLX4_DB_PER_PAGE / 2);
527 unsigned long *bits[2];
528 __be32 *db_page;
529 dma_addr_t db_dma;
530};
531
532struct mlx4_ib_user_db_page;
533
534struct mlx4_db {
535 __be32 *db;
536 union {
537 struct mlx4_db_pgdir *pgdir;
538 struct mlx4_ib_user_db_page *user_page;
539 } u;
540 dma_addr_t dma;
541 int index;
542 int order;
543};
544
Yevgeny Petrilin38ae6a52008-04-25 14:27:08 -0700545struct mlx4_hwq_resources {
546 struct mlx4_db db;
547 struct mlx4_mtt mtt;
548 struct mlx4_buf buf;
549};
550
Roland Dreier225c7b12007-05-08 18:00:38 -0700551struct mlx4_mr {
552 struct mlx4_mtt mtt;
553 u64 iova;
554 u64 size;
555 u32 key;
556 u32 pd;
557 u32 access;
558 int enabled;
559};
560
Shani Michaeli804d6a82013-02-06 16:19:14 +0000561enum mlx4_mw_type {
562 MLX4_MW_TYPE_1 = 1,
563 MLX4_MW_TYPE_2 = 2,
564};
565
566struct mlx4_mw {
567 u32 key;
568 u32 pd;
569 enum mlx4_mw_type type;
570 int enabled;
571};
572
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +0300573struct mlx4_fmr {
574 struct mlx4_mr mr;
575 struct mlx4_mpt_entry *mpt;
576 __be64 *mtts;
577 dma_addr_t dma_handle;
578 int max_pages;
579 int max_maps;
580 int maps;
581 u8 page_shift;
582};
583
Roland Dreier225c7b12007-05-08 18:00:38 -0700584struct mlx4_uar {
585 unsigned long pfn;
586 int index;
Eli Cohenc1b43dc2011-03-22 22:38:41 +0000587 struct list_head bf_list;
588 unsigned free_bf_bmap;
589 void __iomem *map;
590 void __iomem *bf_map;
591};
592
593struct mlx4_bf {
Eric Dumazet7dfa4b42014-10-05 12:35:09 +0300594 unsigned int offset;
Eli Cohenc1b43dc2011-03-22 22:38:41 +0000595 int buf_size;
596 struct mlx4_uar *uar;
597 void __iomem *reg;
Roland Dreier225c7b12007-05-08 18:00:38 -0700598};
599
600struct mlx4_cq {
601 void (*comp) (struct mlx4_cq *);
602 void (*event) (struct mlx4_cq *, enum mlx4_event);
603
604 struct mlx4_uar *uar;
605
606 u32 cons_index;
607
Yuval Atias2eacc232014-05-14 12:15:10 +0300608 u16 irq;
Roland Dreier225c7b12007-05-08 18:00:38 -0700609 __be32 *set_ci_db;
610 __be32 *arm_db;
611 int arm_sn;
612
613 int cqn;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800614 unsigned vector;
Roland Dreier225c7b12007-05-08 18:00:38 -0700615
616 atomic_t refcount;
617 struct completion free;
618};
619
620struct mlx4_qp {
621 void (*event) (struct mlx4_qp *, enum mlx4_event);
622
623 int qpn;
624
625 atomic_t refcount;
626 struct completion free;
627};
628
629struct mlx4_srq {
630 void (*event) (struct mlx4_srq *, enum mlx4_event);
631
632 int srqn;
633 int max;
634 int max_gs;
635 int wqe_shift;
636
637 atomic_t refcount;
638 struct completion free;
639};
640
641struct mlx4_av {
642 __be32 port_pd;
643 u8 reserved1;
644 u8 g_slid;
645 __be16 dlid;
646 u8 reserved2;
647 u8 gid_index;
648 u8 stat_rate;
649 u8 hop_limit;
650 __be32 sl_tclass_flowlabel;
651 u8 dgid[16];
652};
653
Eli Cohenfa417f72010-10-24 21:08:52 -0700654struct mlx4_eth_av {
655 __be32 port_pd;
656 u8 reserved1;
657 u8 smac_idx;
658 u16 reserved2;
659 u8 reserved3;
660 u8 gid_index;
661 u8 stat_rate;
662 u8 hop_limit;
663 __be32 sl_tclass_flowlabel;
664 u8 dgid[16];
Jack Morgenstein5ea8bbf2014-03-12 12:00:41 +0200665 u8 s_mac[6];
666 u8 reserved4[2];
Eli Cohenfa417f72010-10-24 21:08:52 -0700667 __be16 vlan;
Joe Perches574e2af2013-08-01 16:17:48 -0700668 u8 mac[ETH_ALEN];
Eli Cohenfa417f72010-10-24 21:08:52 -0700669};
670
671union mlx4_ext_av {
672 struct mlx4_av ib;
673 struct mlx4_eth_av eth;
674};
675
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000676struct mlx4_counter {
677 u8 reserved1[3];
678 u8 counter_mode;
679 __be32 num_ifc;
680 u32 reserved2[2];
681 __be64 rx_frames;
682 __be64 rx_bytes;
683 __be64 tx_frames;
684 __be64 tx_bytes;
685};
686
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +0200687struct mlx4_quotas {
688 int qp;
689 int cq;
690 int srq;
691 int mpt;
692 int mtt;
693 int counter;
694 int xrcd;
695};
696
Matan Barak1ab95d372014-03-19 18:11:50 +0200697struct mlx4_vf_dev {
698 u8 min_port;
699 u8 n_ports;
700};
701
Roland Dreier225c7b12007-05-08 18:00:38 -0700702struct mlx4_dev {
703 struct pci_dev *pdev;
704 unsigned long flags;
Jack Morgenstein623ed842011-12-13 04:10:33 +0000705 unsigned long num_slaves;
Roland Dreier225c7b12007-05-08 18:00:38 -0700706 struct mlx4_caps caps;
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000707 struct mlx4_phys_caps phys_caps;
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +0200708 struct mlx4_quotas quotas;
Roland Dreier225c7b12007-05-08 18:00:38 -0700709 struct radix_tree_root qp_table_tree;
Yevgeny Petrilin725c8992011-03-22 22:38:07 +0000710 u8 rev_id;
Jack Morgensteincd9281d2007-09-18 09:14:18 +0200711 char board_id[MLX4_BOARD_ID_LEN];
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000712 int num_vfs;
Eugenia Emantayev6e7136e2013-11-07 12:19:53 +0200713 int numa_node;
Jack Morgenstein3c439b52012-12-06 17:12:00 +0000714 int oper_log_mgm_entry_size;
Hadar Hen Zion592e49d2012-07-05 04:03:48 +0000715 u64 regid_promisc_array[MLX4_MAX_PORTS + 1];
716 u64 regid_allmulti_array[MLX4_MAX_PORTS + 1];
Matan Barak1ab95d372014-03-19 18:11:50 +0200717 struct mlx4_vf_dev *dev_vfs;
Majd Dibbinye1c00e12014-09-30 12:03:48 +0300718 int nvfs[MLX4_MAX_PORTS + 1];
Roland Dreier225c7b12007-05-08 18:00:38 -0700719};
720
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300721struct mlx4_eqe {
722 u8 reserved1;
723 u8 type;
724 u8 reserved2;
725 u8 subtype;
726 union {
727 u32 raw[6];
728 struct {
729 __be32 cqn;
730 } __packed comp;
731 struct {
732 u16 reserved1;
733 __be16 token;
734 u32 reserved2;
735 u8 reserved3[3];
736 u8 status;
737 __be64 out_param;
738 } __packed cmd;
739 struct {
740 __be32 qpn;
741 } __packed qp;
742 struct {
743 __be32 srqn;
744 } __packed srq;
745 struct {
746 __be32 cqn;
747 u32 reserved1;
748 u8 reserved2[3];
749 u8 syndrome;
750 } __packed cq_err;
751 struct {
752 u32 reserved1[2];
753 __be32 port;
754 } __packed port_change;
755 struct {
756 #define COMM_CHANNEL_BIT_ARRAY_SIZE 4
757 u32 reserved;
758 u32 bit_vec[COMM_CHANNEL_BIT_ARRAY_SIZE];
759 } __packed comm_channel_arm;
760 struct {
761 u8 port;
762 u8 reserved[3];
763 __be64 mac;
764 } __packed mac_update;
765 struct {
766 __be32 slave_id;
767 } __packed flr_event;
768 struct {
769 __be16 current_temperature;
770 __be16 warning_threshold;
771 } __packed warming;
772 struct {
773 u8 reserved[3];
774 u8 port;
775 union {
776 struct {
777 __be16 mstr_sm_lid;
778 __be16 port_lid;
779 __be32 changed_attr;
780 u8 reserved[3];
781 u8 mstr_sm_sl;
782 __be64 gid_prefix;
783 } __packed port_info;
784 struct {
785 __be32 block_ptr;
786 __be32 tbl_entries_mask;
787 } __packed tbl_change_info;
788 } params;
789 } __packed port_mgmt_change;
790 } event;
791 u8 slave_id;
792 u8 reserved3[2];
793 u8 owner;
794} __packed;
795
Roland Dreier225c7b12007-05-08 18:00:38 -0700796struct mlx4_init_port_param {
797 int set_guid0;
798 int set_node_guid;
799 int set_si_guid;
800 u16 mtu;
801 int port_width_cap;
802 u16 vl_cap;
803 u16 max_gid;
804 u16 max_pkey;
805 u64 guid0;
806 u64 node_guid;
807 u64 si_guid;
808};
809
Saeed Mahameed32a173c2014-10-27 11:37:35 +0200810#define MAD_IFC_DATA_SZ 192
811/* MAD IFC Mailbox */
812struct mlx4_mad_ifc {
813 u8 base_version;
814 u8 mgmt_class;
815 u8 class_version;
816 u8 method;
817 __be16 status;
818 __be16 class_specific;
819 __be64 tid;
820 __be16 attr_id;
821 __be16 resv;
822 __be32 attr_mod;
823 __be64 mkey;
824 __be16 dr_slid;
825 __be16 dr_dlid;
826 u8 reserved[28];
827 u8 data[MAD_IFC_DATA_SZ];
828} __packed;
829
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700830#define mlx4_foreach_port(port, dev, type) \
831 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
Jack Morgenstein65dab252011-12-13 04:10:41 +0000832 if ((type) == (dev)->caps.port_mask[(port)])
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700833
Jack Morgenstein026149c2012-08-03 08:40:55 +0000834#define mlx4_foreach_non_ib_transport_port(port, dev) \
835 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
836 if (((dev)->caps.port_mask[port] != MLX4_PORT_TYPE_IB))
837
Jack Morgenstein65dab252011-12-13 04:10:41 +0000838#define mlx4_foreach_ib_transport_port(port, dev) \
839 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
840 if (((dev)->caps.port_mask[port] == MLX4_PORT_TYPE_IB) || \
841 ((dev)->caps.flags & MLX4_DEV_CAP_FLAG_IBOE))
Eli Cohenfa417f72010-10-24 21:08:52 -0700842
Jack Morgenstein752a50c2012-06-19 11:21:33 +0300843#define MLX4_INVALID_SLAVE_ID 0xFF
844
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300845void handle_port_mgmt_change_event(struct work_struct *work);
846
Jack Morgenstein2aca1172012-06-19 11:21:41 +0300847static inline int mlx4_master_func_num(struct mlx4_dev *dev)
848{
849 return dev->caps.function;
850}
851
Jack Morgenstein623ed842011-12-13 04:10:33 +0000852static inline int mlx4_is_master(struct mlx4_dev *dev)
853{
854 return dev->flags & MLX4_FLAG_MASTER;
855}
856
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +0200857static inline int mlx4_num_reserved_sqps(struct mlx4_dev *dev)
858{
859 return dev->phys_caps.base_sqpn + 8 +
860 16 * MLX4_MFUNC_MAX * !!mlx4_is_master(dev);
861}
862
Jack Morgenstein623ed842011-12-13 04:10:33 +0000863static inline int mlx4_is_qp_reserved(struct mlx4_dev *dev, u32 qpn)
864{
Jack Morgenstein47605df2012-08-03 08:40:57 +0000865 return (qpn < dev->phys_caps.base_sqpn + 8 +
Jack Morgensteine2c76822012-08-03 08:40:41 +0000866 16 * MLX4_MFUNC_MAX * !!mlx4_is_master(dev));
867}
868
869static inline int mlx4_is_guest_proxy(struct mlx4_dev *dev, int slave, u32 qpn)
870{
Jack Morgenstein47605df2012-08-03 08:40:57 +0000871 int guest_proxy_base = dev->phys_caps.base_proxy_sqpn + slave * 8;
Jack Morgensteine2c76822012-08-03 08:40:41 +0000872
Jack Morgenstein47605df2012-08-03 08:40:57 +0000873 if (qpn >= guest_proxy_base && qpn < guest_proxy_base + 8)
Jack Morgensteine2c76822012-08-03 08:40:41 +0000874 return 1;
875
876 return 0;
Jack Morgenstein623ed842011-12-13 04:10:33 +0000877}
878
879static inline int mlx4_is_mfunc(struct mlx4_dev *dev)
880{
881 return dev->flags & (MLX4_FLAG_SLAVE | MLX4_FLAG_MASTER);
882}
883
884static inline int mlx4_is_slave(struct mlx4_dev *dev)
885{
886 return dev->flags & MLX4_FLAG_SLAVE;
887}
Eli Cohenfa417f72010-10-24 21:08:52 -0700888
Roland Dreier225c7b12007-05-08 18:00:38 -0700889int mlx4_buf_alloc(struct mlx4_dev *dev, int size, int max_direct,
Jiri Kosina40f22872014-05-11 15:15:12 +0300890 struct mlx4_buf *buf, gfp_t gfp);
Roland Dreier225c7b12007-05-08 18:00:38 -0700891void mlx4_buf_free(struct mlx4_dev *dev, int size, struct mlx4_buf *buf);
Roland Dreier1c69fc22008-02-06 21:07:54 -0800892static inline void *mlx4_buf_offset(struct mlx4_buf *buf, int offset)
893{
Jack Morgenstein313abe52008-01-28 10:40:51 +0200894 if (BITS_PER_LONG == 64 || buf->nbufs == 1)
Roland Dreierb57aacf2008-02-06 21:17:59 -0800895 return buf->direct.buf + offset;
Roland Dreier1c69fc22008-02-06 21:07:54 -0800896 else
Roland Dreierb57aacf2008-02-06 21:17:59 -0800897 return buf->page_list[offset >> PAGE_SHIFT].buf +
Roland Dreier1c69fc22008-02-06 21:07:54 -0800898 (offset & (PAGE_SIZE - 1));
899}
Roland Dreier225c7b12007-05-08 18:00:38 -0700900
901int mlx4_pd_alloc(struct mlx4_dev *dev, u32 *pdn);
902void mlx4_pd_free(struct mlx4_dev *dev, u32 pdn);
Sean Hefty012a8ff2011-06-02 09:01:33 -0700903int mlx4_xrcd_alloc(struct mlx4_dev *dev, u32 *xrcdn);
904void mlx4_xrcd_free(struct mlx4_dev *dev, u32 xrcdn);
Roland Dreier225c7b12007-05-08 18:00:38 -0700905
906int mlx4_uar_alloc(struct mlx4_dev *dev, struct mlx4_uar *uar);
907void mlx4_uar_free(struct mlx4_dev *dev, struct mlx4_uar *uar);
Eugenia Emantayev163561a2013-11-07 12:19:54 +0200908int mlx4_bf_alloc(struct mlx4_dev *dev, struct mlx4_bf *bf, int node);
Eli Cohenc1b43dc2011-03-22 22:38:41 +0000909void mlx4_bf_free(struct mlx4_dev *dev, struct mlx4_bf *bf);
Roland Dreier225c7b12007-05-08 18:00:38 -0700910
911int mlx4_mtt_init(struct mlx4_dev *dev, int npages, int page_shift,
912 struct mlx4_mtt *mtt);
913void mlx4_mtt_cleanup(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
914u64 mlx4_mtt_addr(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
915
916int mlx4_mr_alloc(struct mlx4_dev *dev, u32 pd, u64 iova, u64 size, u32 access,
917 int npages, int page_shift, struct mlx4_mr *mr);
Shani Michaeli61083722013-02-06 16:19:09 +0000918int mlx4_mr_free(struct mlx4_dev *dev, struct mlx4_mr *mr);
Roland Dreier225c7b12007-05-08 18:00:38 -0700919int mlx4_mr_enable(struct mlx4_dev *dev, struct mlx4_mr *mr);
Shani Michaeli804d6a82013-02-06 16:19:14 +0000920int mlx4_mw_alloc(struct mlx4_dev *dev, u32 pd, enum mlx4_mw_type type,
921 struct mlx4_mw *mw);
922void mlx4_mw_free(struct mlx4_dev *dev, struct mlx4_mw *mw);
923int mlx4_mw_enable(struct mlx4_dev *dev, struct mlx4_mw *mw);
Roland Dreier225c7b12007-05-08 18:00:38 -0700924int mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
925 int start_index, int npages, u64 *page_list);
926int mlx4_buf_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
Jiri Kosina40f22872014-05-11 15:15:12 +0300927 struct mlx4_buf *buf, gfp_t gfp);
Roland Dreier225c7b12007-05-08 18:00:38 -0700928
Jiri Kosina40f22872014-05-11 15:15:12 +0300929int mlx4_db_alloc(struct mlx4_dev *dev, struct mlx4_db *db, int order,
930 gfp_t gfp);
Yevgeny Petrilin62968832008-04-23 11:55:45 -0700931void mlx4_db_free(struct mlx4_dev *dev, struct mlx4_db *db);
932
Yevgeny Petrilin38ae6a52008-04-25 14:27:08 -0700933int mlx4_alloc_hwq_res(struct mlx4_dev *dev, struct mlx4_hwq_resources *wqres,
934 int size, int max_direct);
935void mlx4_free_hwq_res(struct mlx4_dev *mdev, struct mlx4_hwq_resources *wqres,
936 int size);
937
Roland Dreier225c7b12007-05-08 18:00:38 -0700938int mlx4_cq_alloc(struct mlx4_dev *dev, int nent, struct mlx4_mtt *mtt,
Yevgeny Petriline463c7b2008-04-29 13:46:50 -0700939 struct mlx4_uar *uar, u64 db_rec, struct mlx4_cq *cq,
Amir Vadaiec693d42013-04-23 06:06:49 +0000940 unsigned vector, int collapsed, int timestamp_en);
Roland Dreier225c7b12007-05-08 18:00:38 -0700941void mlx4_cq_free(struct mlx4_dev *dev, struct mlx4_cq *cq);
942
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -0700943int mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align, int *base);
944void mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt);
945
Jiri Kosina40f22872014-05-11 15:15:12 +0300946int mlx4_qp_alloc(struct mlx4_dev *dev, int qpn, struct mlx4_qp *qp,
947 gfp_t gfp);
Roland Dreier225c7b12007-05-08 18:00:38 -0700948void mlx4_qp_free(struct mlx4_dev *dev, struct mlx4_qp *qp);
949
Sean Hefty18abd5e2011-06-02 10:43:26 -0700950int mlx4_srq_alloc(struct mlx4_dev *dev, u32 pdn, u32 cqn, u16 xrcdn,
951 struct mlx4_mtt *mtt, u64 db_rec, struct mlx4_srq *srq);
Roland Dreier225c7b12007-05-08 18:00:38 -0700952void mlx4_srq_free(struct mlx4_dev *dev, struct mlx4_srq *srq);
953int mlx4_srq_arm(struct mlx4_dev *dev, struct mlx4_srq *srq, int limit_watermark);
Jack Morgenstein65541cb2007-06-21 13:03:11 +0300954int mlx4_srq_query(struct mlx4_dev *dev, struct mlx4_srq *srq, int *limit_watermark);
Roland Dreier225c7b12007-05-08 18:00:38 -0700955
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700956int mlx4_INIT_PORT(struct mlx4_dev *dev, int port);
Roland Dreier225c7b12007-05-08 18:00:38 -0700957int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port);
958
Eugenia Emantayevffe455a2011-12-13 04:16:21 +0000959int mlx4_unicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
960 int block_mcast_loopback, enum mlx4_protocol prot);
961int mlx4_unicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
962 enum mlx4_protocol prot);
Ron Livne521e5752008-07-14 23:48:48 -0700963int mlx4_multicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000964 u8 port, int block_mcast_loopback,
965 enum mlx4_protocol protocol, u64 *reg_id);
Aleksey Seninda995a82010-12-02 11:44:49 +0000966int mlx4_multicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000967 enum mlx4_protocol protocol, u64 reg_id);
968
969enum {
970 MLX4_DOMAIN_UVERBS = 0x1000,
971 MLX4_DOMAIN_ETHTOOL = 0x2000,
972 MLX4_DOMAIN_RFS = 0x3000,
973 MLX4_DOMAIN_NIC = 0x5000,
974};
975
976enum mlx4_net_trans_rule_id {
977 MLX4_NET_TRANS_RULE_ID_ETH = 0,
978 MLX4_NET_TRANS_RULE_ID_IB,
979 MLX4_NET_TRANS_RULE_ID_IPV6,
980 MLX4_NET_TRANS_RULE_ID_IPV4,
981 MLX4_NET_TRANS_RULE_ID_TCP,
982 MLX4_NET_TRANS_RULE_ID_UDP,
Or Gerlitz7ffdf722013-12-23 16:09:43 +0200983 MLX4_NET_TRANS_RULE_ID_VXLAN,
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000984 MLX4_NET_TRANS_RULE_NUM, /* should be last */
985};
986
Hadar Hen Ziona8edc3b2012-09-05 22:50:48 +0000987extern const u16 __sw_id_hw[];
988
Hadar Hen Zion7fb40f82012-09-05 22:50:49 +0000989static inline int map_hw_to_sw_id(u16 header_id)
990{
991
992 int i;
993 for (i = 0; i < MLX4_NET_TRANS_RULE_NUM; i++) {
994 if (header_id == __sw_id_hw[i])
995 return i;
996 }
997 return -EINVAL;
998}
999
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001000enum mlx4_net_trans_promisc_mode {
Hadar Hen Zionf9162532013-04-24 13:58:45 +00001001 MLX4_FS_REGULAR = 1,
1002 MLX4_FS_ALL_DEFAULT,
1003 MLX4_FS_MC_DEFAULT,
1004 MLX4_FS_UC_SNIFFER,
1005 MLX4_FS_MC_SNIFFER,
Hadar Hen Zionc2c19dc2013-04-24 13:58:48 +00001006 MLX4_FS_MODE_NUM, /* should be last */
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001007};
1008
1009struct mlx4_spec_eth {
Joe Perches574e2af2013-08-01 16:17:48 -07001010 u8 dst_mac[ETH_ALEN];
1011 u8 dst_mac_msk[ETH_ALEN];
1012 u8 src_mac[ETH_ALEN];
1013 u8 src_mac_msk[ETH_ALEN];
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001014 u8 ether_type_enable;
1015 __be16 ether_type;
1016 __be16 vlan_id_msk;
1017 __be16 vlan_id;
1018};
1019
1020struct mlx4_spec_tcp_udp {
1021 __be16 dst_port;
1022 __be16 dst_port_msk;
1023 __be16 src_port;
1024 __be16 src_port_msk;
1025};
1026
1027struct mlx4_spec_ipv4 {
1028 __be32 dst_ip;
1029 __be32 dst_ip_msk;
1030 __be32 src_ip;
1031 __be32 src_ip_msk;
1032};
1033
1034struct mlx4_spec_ib {
Hadar Hen Zionba60a352013-04-24 13:58:46 +00001035 __be32 l3_qpn;
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001036 __be32 qpn_msk;
1037 u8 dst_gid[16];
1038 u8 dst_gid_msk[16];
1039};
1040
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001041struct mlx4_spec_vxlan {
1042 __be32 vni;
1043 __be32 vni_mask;
1044
1045};
1046
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001047struct mlx4_spec_list {
1048 struct list_head list;
1049 enum mlx4_net_trans_rule_id id;
1050 union {
1051 struct mlx4_spec_eth eth;
1052 struct mlx4_spec_ib ib;
1053 struct mlx4_spec_ipv4 ipv4;
1054 struct mlx4_spec_tcp_udp tcp_udp;
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001055 struct mlx4_spec_vxlan vxlan;
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001056 };
1057};
1058
1059enum mlx4_net_trans_hw_rule_queue {
1060 MLX4_NET_TRANS_Q_FIFO,
1061 MLX4_NET_TRANS_Q_LIFO,
1062};
1063
1064struct mlx4_net_trans_rule {
1065 struct list_head list;
1066 enum mlx4_net_trans_hw_rule_queue queue_mode;
1067 bool exclusive;
1068 bool allow_loopback;
1069 enum mlx4_net_trans_promisc_mode promisc_mode;
1070 u8 port;
1071 u16 priority;
1072 u32 qpn;
1073};
1074
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +00001075struct mlx4_net_trans_rule_hw_ctrl {
Hadar Hen Zionbcf37292013-04-24 13:58:47 +00001076 __be16 prio;
1077 u8 type;
1078 u8 flags;
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +00001079 u8 rsvd1;
1080 u8 funcid;
1081 u8 vep;
1082 u8 port;
1083 __be32 qpn;
1084 __be32 rsvd2;
1085};
1086
1087struct mlx4_net_trans_rule_hw_ib {
1088 u8 size;
1089 u8 rsvd1;
1090 __be16 id;
1091 u32 rsvd2;
Hadar Hen Zionba60a352013-04-24 13:58:46 +00001092 __be32 l3_qpn;
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +00001093 __be32 qpn_mask;
1094 u8 dst_gid[16];
1095 u8 dst_gid_msk[16];
1096} __packed;
1097
1098struct mlx4_net_trans_rule_hw_eth {
1099 u8 size;
1100 u8 rsvd;
1101 __be16 id;
1102 u8 rsvd1[6];
1103 u8 dst_mac[6];
1104 u16 rsvd2;
1105 u8 dst_mac_msk[6];
1106 u16 rsvd3;
1107 u8 src_mac[6];
1108 u16 rsvd4;
1109 u8 src_mac_msk[6];
1110 u8 rsvd5;
1111 u8 ether_type_enable;
1112 __be16 ether_type;
Hadar Hen Zionba60a352013-04-24 13:58:46 +00001113 __be16 vlan_tag_msk;
1114 __be16 vlan_tag;
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +00001115} __packed;
1116
1117struct mlx4_net_trans_rule_hw_tcp_udp {
1118 u8 size;
1119 u8 rsvd;
1120 __be16 id;
1121 __be16 rsvd1[3];
1122 __be16 dst_port;
1123 __be16 rsvd2;
1124 __be16 dst_port_msk;
1125 __be16 rsvd3;
1126 __be16 src_port;
1127 __be16 rsvd4;
1128 __be16 src_port_msk;
1129} __packed;
1130
1131struct mlx4_net_trans_rule_hw_ipv4 {
1132 u8 size;
1133 u8 rsvd;
1134 __be16 id;
1135 __be32 rsvd1;
1136 __be32 dst_ip;
1137 __be32 dst_ip_msk;
1138 __be32 src_ip;
1139 __be32 src_ip_msk;
1140} __packed;
1141
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001142struct mlx4_net_trans_rule_hw_vxlan {
1143 u8 size;
1144 u8 rsvd;
1145 __be16 id;
1146 __be32 rsvd1;
1147 __be32 vni;
1148 __be32 vni_mask;
1149} __packed;
1150
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +00001151struct _rule_hw {
1152 union {
1153 struct {
1154 u8 size;
1155 u8 rsvd;
1156 __be16 id;
1157 };
1158 struct mlx4_net_trans_rule_hw_eth eth;
1159 struct mlx4_net_trans_rule_hw_ib ib;
1160 struct mlx4_net_trans_rule_hw_ipv4 ipv4;
1161 struct mlx4_net_trans_rule_hw_tcp_udp tcp_udp;
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001162 struct mlx4_net_trans_rule_hw_vxlan vxlan;
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +00001163 };
1164};
1165
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001166enum {
1167 VXLAN_STEER_BY_OUTER_MAC = 1 << 0,
1168 VXLAN_STEER_BY_OUTER_VLAN = 1 << 1,
1169 VXLAN_STEER_BY_VSID_VNI = 1 << 2,
1170 VXLAN_STEER_BY_INNER_MAC = 1 << 3,
1171 VXLAN_STEER_BY_INNER_VLAN = 1 << 4,
1172};
1173
1174
Hadar Hen Zion592e49d2012-07-05 04:03:48 +00001175int mlx4_flow_steer_promisc_add(struct mlx4_dev *dev, u8 port, u32 qpn,
1176 enum mlx4_net_trans_promisc_mode mode);
1177int mlx4_flow_steer_promisc_remove(struct mlx4_dev *dev, u8 port,
1178 enum mlx4_net_trans_promisc_mode mode);
Yevgeny Petrilin16792002011-03-22 22:38:31 +00001179int mlx4_multicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
1180int mlx4_multicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
1181int mlx4_unicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
1182int mlx4_unicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
1183int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
Roland Dreier225c7b12007-05-08 18:00:38 -07001184
Eugenia Emantayevffe455a2011-12-13 04:16:21 +00001185int mlx4_register_mac(struct mlx4_dev *dev, u8 port, u64 mac);
1186void mlx4_unregister_mac(struct mlx4_dev *dev, u8 port, u64 mac);
Yan Burman16a10ff2013-02-07 02:25:22 +00001187int mlx4_get_base_qpn(struct mlx4_dev *dev, u8 port);
1188int __mlx4_replace_mac(struct mlx4_dev *dev, u8 port, int qpn, u64 new_mac);
Eugenia Emantayev93ece0c2012-01-19 09:45:05 +00001189void mlx4_set_stats_bitmap(struct mlx4_dev *dev, u64 *stats_bitmap);
Yevgeny Petrilin9a9a2322012-03-06 04:04:47 +00001190int mlx4_SET_PORT_general(struct mlx4_dev *dev, u8 port, int mtu,
1191 u8 pptx, u8 pfctx, u8 pprx, u8 pfcrx);
1192int mlx4_SET_PORT_qpn_calc(struct mlx4_dev *dev, u8 port, u32 base_qpn,
1193 u8 promisc);
Amir Vadaie5395e92012-04-04 21:33:25 +00001194int mlx4_SET_PORT_PRIO2TC(struct mlx4_dev *dev, u8 port, u8 *prio2tc);
1195int mlx4_SET_PORT_SCHEDULER(struct mlx4_dev *dev, u8 port, u8 *tc_tx_bw,
1196 u8 *pg, u16 *ratelimit);
Or Gerlitz1b136de2014-03-27 14:02:04 +02001197int mlx4_SET_PORT_VXLAN(struct mlx4_dev *dev, u8 port, u8 steering, int enable);
Matan Barakdd5f03b2013-12-12 18:03:11 +02001198int mlx4_find_cached_mac(struct mlx4_dev *dev, u8 port, u64 mac, int *idx);
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03001199int mlx4_find_cached_vlan(struct mlx4_dev *dev, u8 port, u16 vid, int *idx);
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07001200int mlx4_register_vlan(struct mlx4_dev *dev, u8 port, u16 vlan, int *index);
Jack Morgenstein2009d002013-11-03 10:03:19 +02001201void mlx4_unregister_vlan(struct mlx4_dev *dev, u8 port, u16 vlan);
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07001202
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +03001203int mlx4_map_phys_fmr(struct mlx4_dev *dev, struct mlx4_fmr *fmr, u64 *page_list,
1204 int npages, u64 iova, u32 *lkey, u32 *rkey);
1205int mlx4_fmr_alloc(struct mlx4_dev *dev, u32 pd, u32 access, int max_pages,
1206 int max_maps, u8 page_shift, struct mlx4_fmr *fmr);
1207int mlx4_fmr_enable(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
1208void mlx4_fmr_unmap(struct mlx4_dev *dev, struct mlx4_fmr *fmr,
1209 u32 *lkey, u32 *rkey);
1210int mlx4_fmr_free(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
1211int mlx4_SYNC_TPT(struct mlx4_dev *dev);
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +00001212int mlx4_test_interrupts(struct mlx4_dev *dev);
Amir Vadaid9236c32012-07-18 22:33:51 +00001213int mlx4_assign_eq(struct mlx4_dev *dev, char *name, struct cpu_rmap *rmap,
1214 int *vector);
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +00001215void mlx4_release_eq(struct mlx4_dev *dev, int vec);
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +03001216
Amir Vadai35f6f452014-06-29 11:54:55 +03001217int mlx4_eq_get_irq(struct mlx4_dev *dev, int vec);
1218
Hadar Hen Zion8e1a28e2013-12-19 21:20:12 +02001219int mlx4_get_phys_port_id(struct mlx4_dev *dev);
Yevgeny Petrilin14c07b12011-03-22 22:37:59 +00001220int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port);
1221int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port);
1222
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001223int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx);
1224void mlx4_counter_free(struct mlx4_dev *dev, u32 idx);
1225
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001226int mlx4_flow_attach(struct mlx4_dev *dev,
1227 struct mlx4_net_trans_rule *rule, u64 *reg_id);
1228int mlx4_flow_detach(struct mlx4_dev *dev, u64 reg_id);
Hadar Hen Zionc2c19dc2013-04-24 13:58:48 +00001229int mlx4_map_sw_to_hw_steering_mode(struct mlx4_dev *dev,
1230 enum mlx4_net_trans_promisc_mode flow_type);
1231int mlx4_map_sw_to_hw_steering_id(struct mlx4_dev *dev,
1232 enum mlx4_net_trans_rule_id id);
1233int mlx4_hw_rule_sz(struct mlx4_dev *dev, enum mlx4_net_trans_rule_id id);
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001234
Or Gerlitzb95089d2014-08-27 16:47:48 +03001235int mlx4_tunnel_steer_add(struct mlx4_dev *dev, unsigned char *addr,
1236 int port, int qpn, u16 prio, u64 *reg_id);
1237
Jack Morgenstein54679e12012-08-03 08:40:43 +00001238void mlx4_sync_pkey_table(struct mlx4_dev *dev, int slave, int port,
1239 int i, int val);
1240
Jack Morgenstein396f2fe2012-06-19 11:21:42 +03001241int mlx4_get_parav_qkey(struct mlx4_dev *dev, u32 qpn, u32 *qkey);
1242
Jack Morgenstein993c4012012-08-03 08:40:48 +00001243int mlx4_is_slave_active(struct mlx4_dev *dev, int slave);
1244int mlx4_gen_pkey_eqe(struct mlx4_dev *dev, int slave, u8 port);
1245int mlx4_gen_guid_change_eqe(struct mlx4_dev *dev, int slave, u8 port);
1246int mlx4_gen_slaves_port_mgt_ev(struct mlx4_dev *dev, u8 port, int attr);
1247int mlx4_gen_port_state_change_eqe(struct mlx4_dev *dev, int slave, u8 port, u8 port_subtype_change);
1248enum slave_port_state mlx4_get_slave_port_state(struct mlx4_dev *dev, int slave, u8 port);
1249int set_and_calc_slave_port_state(struct mlx4_dev *dev, int slave, u8 port, int event, enum slave_port_gen_event *gen_event);
1250
Jack Morgensteinafa8fd12012-08-03 08:40:56 +00001251void mlx4_put_slave_node_guid(struct mlx4_dev *dev, int slave, __be64 guid);
1252__be64 mlx4_get_slave_node_guid(struct mlx4_dev *dev, int slave);
Jack Morgenstein9cd59352014-03-12 12:00:38 +02001253
1254int mlx4_get_slave_from_roce_gid(struct mlx4_dev *dev, int port, u8 *gid,
1255 int *slave_id);
1256int mlx4_get_roce_gid_from_slave(struct mlx4_dev *dev, int port, int slave_id,
1257 u8 *gid);
Jack Morgenstein993c4012012-08-03 08:40:48 +00001258
Matan Barak4de65802013-11-07 15:25:14 +02001259int mlx4_FLOW_STEERING_IB_UC_QP_RANGE(struct mlx4_dev *dev, u32 min_range_qpn,
1260 u32 max_range_qpn);
1261
Amir Vadaiec693d42013-04-23 06:06:49 +00001262cycle_t mlx4_read_clock(struct mlx4_dev *dev);
1263
Matan Barakf74462a2014-03-19 18:11:51 +02001264struct mlx4_active_ports {
1265 DECLARE_BITMAP(ports, MLX4_MAX_PORTS);
1266};
1267/* Returns a bitmap of the physical ports which are assigned to slave */
1268struct mlx4_active_ports mlx4_get_active_ports(struct mlx4_dev *dev, int slave);
1269
1270/* Returns the physical port that represents the virtual port of the slave, */
1271/* or a value < 0 in case of an error. If a slave has 2 ports, the identity */
1272/* mapping is returned. */
1273int mlx4_slave_convert_port(struct mlx4_dev *dev, int slave, int port);
1274
1275struct mlx4_slaves_pport {
1276 DECLARE_BITMAP(slaves, MLX4_MFUNC_MAX);
1277};
1278/* Returns a bitmap of all slaves that are assigned to port. */
1279struct mlx4_slaves_pport mlx4_phys_to_slaves_pport(struct mlx4_dev *dev,
1280 int port);
1281
1282/* Returns a bitmap of all slaves that are assigned exactly to all the */
1283/* the ports that are set in crit_ports. */
1284struct mlx4_slaves_pport mlx4_phys_to_slaves_pport_actv(
1285 struct mlx4_dev *dev,
1286 const struct mlx4_active_ports *crit_ports);
1287
1288/* Returns the slave's virtual port that represents the physical port. */
1289int mlx4_phys_to_slave_port(struct mlx4_dev *dev, int slave, int port);
1290
Matan Barak449fc482014-03-19 18:11:52 +02001291int mlx4_get_base_gid_ix(struct mlx4_dev *dev, int slave, int port);
Or Gerlitzd18f1412014-03-27 14:02:03 +02001292
1293int mlx4_config_vxlan_port(struct mlx4_dev *dev, __be16 udp_port);
Jack Morgenstein97982f52014-05-29 16:31:02 +03001294int mlx4_vf_smi_enabled(struct mlx4_dev *dev, int slave, int port);
Jack Morgenstein65fed8a2014-05-29 16:31:04 +03001295int mlx4_vf_get_enable_smi_admin(struct mlx4_dev *dev, int slave, int port);
1296int mlx4_vf_set_enable_smi_admin(struct mlx4_dev *dev, int slave, int port,
1297 int enable);
Matan Barake6306642014-07-31 11:01:29 +03001298int mlx4_mr_hw_get_mpt(struct mlx4_dev *dev, struct mlx4_mr *mmr,
1299 struct mlx4_mpt_entry ***mpt_entry);
1300int mlx4_mr_hw_write_mpt(struct mlx4_dev *dev, struct mlx4_mr *mmr,
1301 struct mlx4_mpt_entry **mpt_entry);
1302int mlx4_mr_hw_change_pd(struct mlx4_dev *dev, struct mlx4_mpt_entry *mpt_entry,
1303 u32 pdn);
1304int mlx4_mr_hw_change_access(struct mlx4_dev *dev,
1305 struct mlx4_mpt_entry *mpt_entry,
1306 u32 access);
1307void mlx4_mr_hw_put_mpt(struct mlx4_dev *dev,
1308 struct mlx4_mpt_entry **mpt_entry);
1309void mlx4_mr_rereg_mem_cleanup(struct mlx4_dev *dev, struct mlx4_mr *mr);
1310int mlx4_mr_rereg_mem_write(struct mlx4_dev *dev, struct mlx4_mr *mr,
1311 u64 iova, u64 size, int npages,
1312 int page_shift, struct mlx4_mpt_entry *mpt_entry);
Amir Vadai2599d852014-07-22 15:44:11 +03001313
Saeed Mahameed32a173c2014-10-27 11:37:35 +02001314int mlx4_get_module_info(struct mlx4_dev *dev, u8 port,
1315 u16 offset, u16 size, u8 *data);
1316
Amir Vadai2599d852014-07-22 15:44:11 +03001317/* Returns true if running in low memory profile (kdump kernel) */
1318static inline bool mlx4_low_memory_profile(void)
1319{
Amir Vadai48ea5262014-08-25 16:06:53 +03001320 return is_kdump_kernel();
Amir Vadai2599d852014-07-22 15:44:11 +03001321}
1322
Saeed Mahameedadbc7ac2014-10-27 11:37:37 +02001323/* ACCESS REG commands */
1324enum mlx4_access_reg_method {
1325 MLX4_ACCESS_REG_QUERY = 0x1,
1326 MLX4_ACCESS_REG_WRITE = 0x2,
1327};
1328
1329/* ACCESS PTYS Reg command */
1330enum mlx4_ptys_proto {
1331 MLX4_PTYS_IB = 1<<0,
1332 MLX4_PTYS_EN = 1<<2,
1333};
1334
1335struct mlx4_ptys_reg {
1336 u8 resrvd1;
1337 u8 local_port;
1338 u8 resrvd2;
1339 u8 proto_mask;
1340 __be32 resrvd3[2];
1341 __be32 eth_proto_cap;
1342 __be16 ib_width_cap;
1343 __be16 ib_speed_cap;
1344 __be32 resrvd4;
1345 __be32 eth_proto_admin;
1346 __be16 ib_width_admin;
1347 __be16 ib_speed_admin;
1348 __be32 resrvd5;
1349 __be32 eth_proto_oper;
1350 __be16 ib_width_oper;
1351 __be16 ib_speed_oper;
1352 __be32 resrvd6;
1353 __be32 eth_proto_lp_adv;
1354} __packed;
1355
1356int mlx4_ACCESS_PTYS_REG(struct mlx4_dev *dev,
1357 enum mlx4_access_reg_method method,
1358 struct mlx4_ptys_reg *ptys_reg);
1359
Roland Dreier225c7b12007-05-08 18:00:38 -07001360#endif /* MLX4_DEVICE_H */