blob: 496f0e9caeb26851ae21b2cd0458081303fe9af4 [file] [log] [blame]
Paul Walmsleyb045d082008-03-18 11:24:28 +02001/*
2 * OMAP3 clock framework
3 *
4 * Copyright (C) 2007-2008 Texas Instruments, Inc.
5 * Copyright (C) 2007-2008 Nokia Corporation
6 *
7 * Written by Paul Walmsley
Paul Walmsley542313c2008-07-03 12:24:45 +03008 * With many device clock fixes by Kevin Hilman and Jouni Högander
9 * DPLL bypass clock support added by Roman Tereshonkov
10 *
11 */
12
13/*
14 * Virtual clocks are introduced as convenient tools.
15 * They are sources for other clocks and not supposed
16 * to be requested from drivers directly.
Paul Walmsleyb045d082008-03-18 11:24:28 +020017 */
18
19#ifndef __ARCH_ARM_MACH_OMAP2_CLOCK34XX_H
20#define __ARCH_ARM_MACH_OMAP2_CLOCK34XX_H
21
Russell Kinga09e64f2008-08-05 16:14:15 +010022#include <mach/control.h>
Paul Walmsleyb045d082008-03-18 11:24:28 +020023
24#include "clock.h"
25#include "cm.h"
26#include "cm-regbits-34xx.h"
27#include "prm.h"
28#include "prm-regbits-34xx.h"
29
Tony Lindgreneb0d0ee2009-05-25 11:08:36 -070030#define OMAP_CM_REGADDR OMAP34XX_CM_REGADDR
31
Russell King8b9dbc12009-02-12 10:12:59 +000032static unsigned long omap3_dpll_recalc(struct clk *clk);
33static unsigned long omap3_clkoutx2_recalc(struct clk *clk);
Paul Walmsley542313c2008-07-03 12:24:45 +030034static void omap3_dpll_allow_idle(struct clk *clk);
35static void omap3_dpll_deny_idle(struct clk *clk);
36static u32 omap3_dpll_autoidle_read(struct clk *clk);
Paul Walmsley16c90f02009-01-27 19:12:47 -070037static int omap3_noncore_dpll_set_rate(struct clk *clk, unsigned long rate);
38static int omap3_dpll4_set_rate(struct clk *clk, unsigned long rate);
Paul Walmsley0eafd472009-01-28 12:27:42 -070039static int omap3_core_dpll_m2_set_rate(struct clk *clk, unsigned long rate);
Paul Walmsleyb045d082008-03-18 11:24:28 +020040
Paul Walmsley88b8ba92008-07-03 12:24:46 +030041/* Maximum DPLL multiplier, divider values for OMAP3 */
42#define OMAP3_MAX_DPLL_MULT 2048
43#define OMAP3_MAX_DPLL_DIV 128
44
Paul Walmsleyb045d082008-03-18 11:24:28 +020045/*
46 * DPLL1 supplies clock to the MPU.
47 * DPLL2 supplies clock to the IVA2.
48 * DPLL3 supplies CORE domain clocks.
49 * DPLL4 supplies peripheral clocks.
50 * DPLL5 supplies other peripheral clocks (USBHOST, USIM).
51 */
52
Russell Kingc0bf3132009-02-19 13:29:22 +000053/* Forward declarations for DPLL bypass clocks */
54static struct clk dpll1_fck;
55static struct clk dpll2_fck;
56
Paul Walmsley542313c2008-07-03 12:24:45 +030057/* CM_CLKEN_PLL*.EN* bit values - not all are available for every DPLL */
58#define DPLL_LOW_POWER_STOP 0x1
59#define DPLL_LOW_POWER_BYPASS 0x5
60#define DPLL_LOCKED 0x7
61
Paul Walmsleyb045d082008-03-18 11:24:28 +020062/* PRM CLOCKS */
63
64/* According to timer32k.c, this is a 32768Hz clock, not a 32000Hz clock. */
65static struct clk omap_32k_fck = {
66 .name = "omap_32k_fck",
Russell King897dcde2008-11-04 16:35:03 +000067 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +020068 .rate = 32768,
Russell King3f0a8202009-01-31 10:05:51 +000069 .flags = RATE_FIXED,
Paul Walmsleyb045d082008-03-18 11:24:28 +020070};
71
72static struct clk secure_32k_fck = {
73 .name = "secure_32k_fck",
Russell King897dcde2008-11-04 16:35:03 +000074 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +020075 .rate = 32768,
Russell King3f0a8202009-01-31 10:05:51 +000076 .flags = RATE_FIXED,
Paul Walmsleyb045d082008-03-18 11:24:28 +020077};
78
79/* Virtual source clocks for osc_sys_ck */
80static struct clk virt_12m_ck = {
81 .name = "virt_12m_ck",
Russell King897dcde2008-11-04 16:35:03 +000082 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +020083 .rate = 12000000,
Russell King3f0a8202009-01-31 10:05:51 +000084 .flags = RATE_FIXED,
Paul Walmsleyb045d082008-03-18 11:24:28 +020085};
86
87static struct clk virt_13m_ck = {
88 .name = "virt_13m_ck",
Russell King897dcde2008-11-04 16:35:03 +000089 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +020090 .rate = 13000000,
Russell King3f0a8202009-01-31 10:05:51 +000091 .flags = RATE_FIXED,
Paul Walmsleyb045d082008-03-18 11:24:28 +020092};
93
94static struct clk virt_16_8m_ck = {
95 .name = "virt_16_8m_ck",
Russell King897dcde2008-11-04 16:35:03 +000096 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +020097 .rate = 16800000,
Russell King3f0a8202009-01-31 10:05:51 +000098 .flags = RATE_FIXED,
Paul Walmsleyb045d082008-03-18 11:24:28 +020099};
100
101static struct clk virt_19_2m_ck = {
102 .name = "virt_19_2m_ck",
Russell King897dcde2008-11-04 16:35:03 +0000103 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200104 .rate = 19200000,
Russell King3f0a8202009-01-31 10:05:51 +0000105 .flags = RATE_FIXED,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200106};
107
108static struct clk virt_26m_ck = {
109 .name = "virt_26m_ck",
Russell King897dcde2008-11-04 16:35:03 +0000110 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200111 .rate = 26000000,
Russell King3f0a8202009-01-31 10:05:51 +0000112 .flags = RATE_FIXED,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200113};
114
115static struct clk virt_38_4m_ck = {
116 .name = "virt_38_4m_ck",
Russell King897dcde2008-11-04 16:35:03 +0000117 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200118 .rate = 38400000,
Russell King3f0a8202009-01-31 10:05:51 +0000119 .flags = RATE_FIXED,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200120};
121
122static const struct clksel_rate osc_sys_12m_rates[] = {
123 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
124 { .div = 0 }
125};
126
127static const struct clksel_rate osc_sys_13m_rates[] = {
128 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
129 { .div = 0 }
130};
131
132static const struct clksel_rate osc_sys_16_8m_rates[] = {
133 { .div = 1, .val = 5, .flags = RATE_IN_3430ES2 | DEFAULT_RATE },
134 { .div = 0 }
135};
136
137static const struct clksel_rate osc_sys_19_2m_rates[] = {
138 { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
139 { .div = 0 }
140};
141
142static const struct clksel_rate osc_sys_26m_rates[] = {
143 { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
144 { .div = 0 }
145};
146
147static const struct clksel_rate osc_sys_38_4m_rates[] = {
148 { .div = 1, .val = 4, .flags = RATE_IN_343X | DEFAULT_RATE },
149 { .div = 0 }
150};
151
152static const struct clksel osc_sys_clksel[] = {
153 { .parent = &virt_12m_ck, .rates = osc_sys_12m_rates },
154 { .parent = &virt_13m_ck, .rates = osc_sys_13m_rates },
155 { .parent = &virt_16_8m_ck, .rates = osc_sys_16_8m_rates },
156 { .parent = &virt_19_2m_ck, .rates = osc_sys_19_2m_rates },
157 { .parent = &virt_26m_ck, .rates = osc_sys_26m_rates },
158 { .parent = &virt_38_4m_ck, .rates = osc_sys_38_4m_rates },
159 { .parent = NULL },
160};
161
162/* Oscillator clock */
163/* 12, 13, 16.8, 19.2, 26, or 38.4 MHz */
164static struct clk osc_sys_ck = {
165 .name = "osc_sys_ck",
Russell King897dcde2008-11-04 16:35:03 +0000166 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200167 .init = &omap2_init_clksel_parent,
168 .clksel_reg = OMAP3430_PRM_CLKSEL,
169 .clksel_mask = OMAP3430_SYS_CLKIN_SEL_MASK,
170 .clksel = osc_sys_clksel,
171 /* REVISIT: deal with autoextclkmode? */
Russell King3f0a8202009-01-31 10:05:51 +0000172 .flags = RATE_FIXED,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200173 .recalc = &omap2_clksel_recalc,
174};
175
176static const struct clksel_rate div2_rates[] = {
177 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
178 { .div = 2, .val = 2, .flags = RATE_IN_343X },
179 { .div = 0 }
180};
181
182static const struct clksel sys_clksel[] = {
183 { .parent = &osc_sys_ck, .rates = div2_rates },
184 { .parent = NULL }
185};
186
187/* Latency: this clock is only enabled after PRM_CLKSETUP.SETUP_TIME */
188/* Feeds DPLLs - divided first by PRM_CLKSRC_CTRL.SYSCLKDIV? */
189static struct clk sys_ck = {
190 .name = "sys_ck",
Russell King897dcde2008-11-04 16:35:03 +0000191 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200192 .parent = &osc_sys_ck,
193 .init = &omap2_init_clksel_parent,
194 .clksel_reg = OMAP3430_PRM_CLKSRC_CTRL,
195 .clksel_mask = OMAP_SYSCLKDIV_MASK,
196 .clksel = sys_clksel,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200197 .recalc = &omap2_clksel_recalc,
198};
199
200static struct clk sys_altclk = {
201 .name = "sys_altclk",
Russell King897dcde2008-11-04 16:35:03 +0000202 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200203};
204
205/* Optional external clock input for some McBSPs */
206static struct clk mcbsp_clks = {
207 .name = "mcbsp_clks",
Russell King897dcde2008-11-04 16:35:03 +0000208 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200209};
210
211/* PRM EXTERNAL CLOCK OUTPUT */
212
213static struct clk sys_clkout1 = {
214 .name = "sys_clkout1",
Russell Kingc1168dc2008-11-04 21:24:00 +0000215 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200216 .parent = &osc_sys_ck,
217 .enable_reg = OMAP3430_PRM_CLKOUT_CTRL,
218 .enable_bit = OMAP3430_CLKOUT_EN_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200219 .recalc = &followparent_recalc,
220};
221
222/* DPLLS */
223
224/* CM CLOCKS */
225
Paul Walmsleyb045d082008-03-18 11:24:28 +0200226static const struct clksel_rate div16_dpll_rates[] = {
227 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
228 { .div = 2, .val = 2, .flags = RATE_IN_343X },
229 { .div = 3, .val = 3, .flags = RATE_IN_343X },
230 { .div = 4, .val = 4, .flags = RATE_IN_343X },
231 { .div = 5, .val = 5, .flags = RATE_IN_343X },
232 { .div = 6, .val = 6, .flags = RATE_IN_343X },
233 { .div = 7, .val = 7, .flags = RATE_IN_343X },
234 { .div = 8, .val = 8, .flags = RATE_IN_343X },
235 { .div = 9, .val = 9, .flags = RATE_IN_343X },
236 { .div = 10, .val = 10, .flags = RATE_IN_343X },
237 { .div = 11, .val = 11, .flags = RATE_IN_343X },
238 { .div = 12, .val = 12, .flags = RATE_IN_343X },
239 { .div = 13, .val = 13, .flags = RATE_IN_343X },
240 { .div = 14, .val = 14, .flags = RATE_IN_343X },
241 { .div = 15, .val = 15, .flags = RATE_IN_343X },
242 { .div = 16, .val = 16, .flags = RATE_IN_343X },
243 { .div = 0 }
244};
245
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200246/* DPLL1 */
247/* MPU clock source */
248/* Type: DPLL */
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300249static struct dpll_data dpll1_dd = {
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200250 .mult_div1_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL),
251 .mult_mask = OMAP3430_MPU_DPLL_MULT_MASK,
252 .div1_mask = OMAP3430_MPU_DPLL_DIV_MASK,
Russell Kingc0bf3132009-02-19 13:29:22 +0000253 .clk_bypass = &dpll1_fck,
254 .clk_ref = &sys_ck,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700255 .freqsel_mask = OMAP3430_MPU_DPLL_FREQSEL_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200256 .control_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKEN_PLL),
257 .enable_mask = OMAP3430_EN_MPU_DPLL_MASK,
Paul Walmsley542313c2008-07-03 12:24:45 +0300258 .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200259 .auto_recal_bit = OMAP3430_EN_MPU_DPLL_DRIFTGUARD_SHIFT,
260 .recal_en_bit = OMAP3430_MPU_DPLL_RECAL_EN_SHIFT,
261 .recal_st_bit = OMAP3430_MPU_DPLL_ST_SHIFT,
Paul Walmsley542313c2008-07-03 12:24:45 +0300262 .autoidle_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_AUTOIDLE_PLL),
263 .autoidle_mask = OMAP3430_AUTO_MPU_DPLL_MASK,
264 .idlest_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
Paul Walmsleyc1bd7aa2009-01-28 12:08:17 -0700265 .idlest_mask = OMAP3430_ST_MPU_CLK_MASK,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300266 .max_multiplier = OMAP3_MAX_DPLL_MULT,
Paul Walmsley95f538a2009-01-28 12:08:44 -0700267 .min_divider = 1,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300268 .max_divider = OMAP3_MAX_DPLL_DIV,
269 .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200270};
271
272static struct clk dpll1_ck = {
273 .name = "dpll1_ck",
Russell King897dcde2008-11-04 16:35:03 +0000274 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200275 .parent = &sys_ck,
276 .dpll_data = &dpll1_dd,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300277 .round_rate = &omap2_dpll_round_rate,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700278 .set_rate = &omap3_noncore_dpll_set_rate,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700279 .clkdm_name = "dpll1_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200280 .recalc = &omap3_dpll_recalc,
281};
282
283/*
284 * This virtual clock provides the CLKOUTX2 output from the DPLL if the
285 * DPLL isn't bypassed.
286 */
287static struct clk dpll1_x2_ck = {
288 .name = "dpll1_x2_ck",
Russell King57137182008-11-04 16:48:35 +0000289 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200290 .parent = &dpll1_ck,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700291 .clkdm_name = "dpll1_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200292 .recalc = &omap3_clkoutx2_recalc,
293};
294
295/* On DPLL1, unlike other DPLLs, the divider is downstream from CLKOUTX2 */
296static const struct clksel div16_dpll1_x2m2_clksel[] = {
297 { .parent = &dpll1_x2_ck, .rates = div16_dpll_rates },
298 { .parent = NULL }
299};
300
301/*
302 * Does not exist in the TRM - needed to separate the M2 divider from
303 * bypass selection in mpu_ck
304 */
305static struct clk dpll1_x2m2_ck = {
306 .name = "dpll1_x2m2_ck",
Russell King57137182008-11-04 16:48:35 +0000307 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200308 .parent = &dpll1_x2_ck,
309 .init = &omap2_init_clksel_parent,
310 .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL2_PLL),
311 .clksel_mask = OMAP3430_MPU_DPLL_CLKOUT_DIV_MASK,
312 .clksel = div16_dpll1_x2m2_clksel,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700313 .clkdm_name = "dpll1_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200314 .recalc = &omap2_clksel_recalc,
315};
316
317/* DPLL2 */
318/* IVA2 clock source */
319/* Type: DPLL */
320
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300321static struct dpll_data dpll2_dd = {
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200322 .mult_div1_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL1_PLL),
323 .mult_mask = OMAP3430_IVA2_DPLL_MULT_MASK,
324 .div1_mask = OMAP3430_IVA2_DPLL_DIV_MASK,
Russell Kingc0bf3132009-02-19 13:29:22 +0000325 .clk_bypass = &dpll2_fck,
326 .clk_ref = &sys_ck,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700327 .freqsel_mask = OMAP3430_IVA2_DPLL_FREQSEL_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200328 .control_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKEN_PLL),
329 .enable_mask = OMAP3430_EN_IVA2_DPLL_MASK,
Paul Walmsley542313c2008-07-03 12:24:45 +0300330 .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED) |
331 (1 << DPLL_LOW_POWER_BYPASS),
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200332 .auto_recal_bit = OMAP3430_EN_IVA2_DPLL_DRIFTGUARD_SHIFT,
333 .recal_en_bit = OMAP3430_PRM_IRQENABLE_MPU_IVA2_DPLL_RECAL_EN_SHIFT,
334 .recal_st_bit = OMAP3430_PRM_IRQSTATUS_MPU_IVA2_DPLL_ST_SHIFT,
Paul Walmsley542313c2008-07-03 12:24:45 +0300335 .autoidle_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_AUTOIDLE_PLL),
336 .autoidle_mask = OMAP3430_AUTO_IVA2_DPLL_MASK,
337 .idlest_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_IDLEST_PLL),
Paul Walmsleyc1bd7aa2009-01-28 12:08:17 -0700338 .idlest_mask = OMAP3430_ST_IVA2_CLK_MASK,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300339 .max_multiplier = OMAP3_MAX_DPLL_MULT,
Paul Walmsley95f538a2009-01-28 12:08:44 -0700340 .min_divider = 1,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300341 .max_divider = OMAP3_MAX_DPLL_DIV,
342 .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200343};
344
345static struct clk dpll2_ck = {
346 .name = "dpll2_ck",
Russell King548d8492008-11-04 14:02:46 +0000347 .ops = &clkops_noncore_dpll_ops,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200348 .parent = &sys_ck,
349 .dpll_data = &dpll2_dd,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300350 .round_rate = &omap2_dpll_round_rate,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700351 .set_rate = &omap3_noncore_dpll_set_rate,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700352 .clkdm_name = "dpll2_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200353 .recalc = &omap3_dpll_recalc,
354};
355
356static const struct clksel div16_dpll2_m2x2_clksel[] = {
357 { .parent = &dpll2_ck, .rates = div16_dpll_rates },
358 { .parent = NULL }
359};
360
361/*
362 * The TRM is conflicted on whether IVA2 clock comes from DPLL2 CLKOUT
363 * or CLKOUTX2. CLKOUT seems most plausible.
364 */
365static struct clk dpll2_m2_ck = {
366 .name = "dpll2_m2_ck",
Russell King57137182008-11-04 16:48:35 +0000367 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200368 .parent = &dpll2_ck,
369 .init = &omap2_init_clksel_parent,
370 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD,
371 OMAP3430_CM_CLKSEL2_PLL),
372 .clksel_mask = OMAP3430_IVA2_DPLL_CLKOUT_DIV_MASK,
373 .clksel = div16_dpll2_m2x2_clksel,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700374 .clkdm_name = "dpll2_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200375 .recalc = &omap2_clksel_recalc,
376};
377
Paul Walmsley542313c2008-07-03 12:24:45 +0300378/*
379 * DPLL3
380 * Source clock for all interfaces and for some device fclks
381 * REVISIT: Also supports fast relock bypass - not included below
382 */
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300383static struct dpll_data dpll3_dd = {
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200384 .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
385 .mult_mask = OMAP3430_CORE_DPLL_MULT_MASK,
386 .div1_mask = OMAP3430_CORE_DPLL_DIV_MASK,
Russell Kingc0bf3132009-02-19 13:29:22 +0000387 .clk_bypass = &sys_ck,
388 .clk_ref = &sys_ck,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700389 .freqsel_mask = OMAP3430_CORE_DPLL_FREQSEL_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200390 .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
391 .enable_mask = OMAP3430_EN_CORE_DPLL_MASK,
392 .auto_recal_bit = OMAP3430_EN_CORE_DPLL_DRIFTGUARD_SHIFT,
393 .recal_en_bit = OMAP3430_CORE_DPLL_RECAL_EN_SHIFT,
394 .recal_st_bit = OMAP3430_CORE_DPLL_ST_SHIFT,
Paul Walmsley542313c2008-07-03 12:24:45 +0300395 .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),
396 .autoidle_mask = OMAP3430_AUTO_CORE_DPLL_MASK,
Paul Walmsleyc1bd7aa2009-01-28 12:08:17 -0700397 .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
398 .idlest_mask = OMAP3430_ST_CORE_CLK_MASK,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300399 .max_multiplier = OMAP3_MAX_DPLL_MULT,
Paul Walmsley95f538a2009-01-28 12:08:44 -0700400 .min_divider = 1,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300401 .max_divider = OMAP3_MAX_DPLL_DIV,
402 .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200403};
404
405static struct clk dpll3_ck = {
406 .name = "dpll3_ck",
Russell King897dcde2008-11-04 16:35:03 +0000407 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200408 .parent = &sys_ck,
409 .dpll_data = &dpll3_dd,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300410 .round_rate = &omap2_dpll_round_rate,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700411 .clkdm_name = "dpll3_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200412 .recalc = &omap3_dpll_recalc,
413};
414
415/*
416 * This virtual clock provides the CLKOUTX2 output from the DPLL if the
417 * DPLL isn't bypassed
418 */
419static struct clk dpll3_x2_ck = {
420 .name = "dpll3_x2_ck",
Russell King57137182008-11-04 16:48:35 +0000421 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200422 .parent = &dpll3_ck,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700423 .clkdm_name = "dpll3_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200424 .recalc = &omap3_clkoutx2_recalc,
425};
426
Paul Walmsleyb045d082008-03-18 11:24:28 +0200427static const struct clksel_rate div31_dpll3_rates[] = {
428 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
429 { .div = 2, .val = 2, .flags = RATE_IN_343X },
430 { .div = 3, .val = 3, .flags = RATE_IN_3430ES2 },
431 { .div = 4, .val = 4, .flags = RATE_IN_3430ES2 },
432 { .div = 5, .val = 5, .flags = RATE_IN_3430ES2 },
433 { .div = 6, .val = 6, .flags = RATE_IN_3430ES2 },
434 { .div = 7, .val = 7, .flags = RATE_IN_3430ES2 },
435 { .div = 8, .val = 8, .flags = RATE_IN_3430ES2 },
436 { .div = 9, .val = 9, .flags = RATE_IN_3430ES2 },
437 { .div = 10, .val = 10, .flags = RATE_IN_3430ES2 },
438 { .div = 11, .val = 11, .flags = RATE_IN_3430ES2 },
439 { .div = 12, .val = 12, .flags = RATE_IN_3430ES2 },
440 { .div = 13, .val = 13, .flags = RATE_IN_3430ES2 },
441 { .div = 14, .val = 14, .flags = RATE_IN_3430ES2 },
442 { .div = 15, .val = 15, .flags = RATE_IN_3430ES2 },
443 { .div = 16, .val = 16, .flags = RATE_IN_3430ES2 },
444 { .div = 17, .val = 17, .flags = RATE_IN_3430ES2 },
445 { .div = 18, .val = 18, .flags = RATE_IN_3430ES2 },
446 { .div = 19, .val = 19, .flags = RATE_IN_3430ES2 },
447 { .div = 20, .val = 20, .flags = RATE_IN_3430ES2 },
448 { .div = 21, .val = 21, .flags = RATE_IN_3430ES2 },
449 { .div = 22, .val = 22, .flags = RATE_IN_3430ES2 },
450 { .div = 23, .val = 23, .flags = RATE_IN_3430ES2 },
451 { .div = 24, .val = 24, .flags = RATE_IN_3430ES2 },
452 { .div = 25, .val = 25, .flags = RATE_IN_3430ES2 },
453 { .div = 26, .val = 26, .flags = RATE_IN_3430ES2 },
454 { .div = 27, .val = 27, .flags = RATE_IN_3430ES2 },
455 { .div = 28, .val = 28, .flags = RATE_IN_3430ES2 },
456 { .div = 29, .val = 29, .flags = RATE_IN_3430ES2 },
457 { .div = 30, .val = 30, .flags = RATE_IN_3430ES2 },
458 { .div = 31, .val = 31, .flags = RATE_IN_3430ES2 },
459 { .div = 0 },
460};
461
462static const struct clksel div31_dpll3m2_clksel[] = {
463 { .parent = &dpll3_ck, .rates = div31_dpll3_rates },
464 { .parent = NULL }
465};
466
Paul Walmsley0eafd472009-01-28 12:27:42 -0700467/* DPLL3 output M2 - primary control point for CORE speed */
Paul Walmsleyb045d082008-03-18 11:24:28 +0200468static struct clk dpll3_m2_ck = {
469 .name = "dpll3_m2_ck",
Russell King57137182008-11-04 16:48:35 +0000470 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200471 .parent = &dpll3_ck,
472 .init = &omap2_init_clksel_parent,
473 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
474 .clksel_mask = OMAP3430_CORE_DPLL_CLKOUT_DIV_MASK,
475 .clksel = div31_dpll3m2_clksel,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700476 .clkdm_name = "dpll3_clkdm",
Paul Walmsley0eafd472009-01-28 12:27:42 -0700477 .round_rate = &omap2_clksel_round_rate,
478 .set_rate = &omap3_core_dpll_m2_set_rate,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200479 .recalc = &omap2_clksel_recalc,
480};
481
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200482static struct clk core_ck = {
483 .name = "core_ck",
Russell King57137182008-11-04 16:48:35 +0000484 .ops = &clkops_null,
Russell Kingc0bf3132009-02-19 13:29:22 +0000485 .parent = &dpll3_m2_ck,
486 .recalc = &followparent_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200487};
488
489static struct clk dpll3_m2x2_ck = {
490 .name = "dpll3_m2x2_ck",
Russell King57137182008-11-04 16:48:35 +0000491 .ops = &clkops_null,
Russell Kingc0bf3132009-02-19 13:29:22 +0000492 .parent = &dpll3_x2_ck,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700493 .clkdm_name = "dpll3_clkdm",
Russell Kingc0bf3132009-02-19 13:29:22 +0000494 .recalc = &followparent_recalc,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200495};
496
497/* The PWRDN bit is apparently only available on 3430ES2 and above */
498static const struct clksel div16_dpll3_clksel[] = {
499 { .parent = &dpll3_ck, .rates = div16_dpll_rates },
500 { .parent = NULL }
501};
502
503/* This virtual clock is the source for dpll3_m3x2_ck */
504static struct clk dpll3_m3_ck = {
505 .name = "dpll3_m3_ck",
Russell King57137182008-11-04 16:48:35 +0000506 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200507 .parent = &dpll3_ck,
508 .init = &omap2_init_clksel_parent,
509 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
510 .clksel_mask = OMAP3430_DIV_DPLL3_MASK,
511 .clksel = div16_dpll3_clksel,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700512 .clkdm_name = "dpll3_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200513 .recalc = &omap2_clksel_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200514};
515
516/* The PWRDN bit is apparently only available on 3430ES2 and above */
517static struct clk dpll3_m3x2_ck = {
518 .name = "dpll3_m3x2_ck",
Russell Kingb36ee722008-11-04 17:59:52 +0000519 .ops = &clkops_omap2_dflt_wait,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200520 .parent = &dpll3_m3_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200521 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
522 .enable_bit = OMAP3430_PWRDN_EMU_CORE_SHIFT,
Russell King3f0a8202009-01-31 10:05:51 +0000523 .flags = INVERT_ENABLE,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700524 .clkdm_name = "dpll3_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200525 .recalc = &omap3_clkoutx2_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200526};
527
Paul Walmsleyb045d082008-03-18 11:24:28 +0200528static struct clk emu_core_alwon_ck = {
529 .name = "emu_core_alwon_ck",
Russell King57137182008-11-04 16:48:35 +0000530 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200531 .parent = &dpll3_m3x2_ck,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700532 .clkdm_name = "dpll3_clkdm",
Russell Kingc0bf3132009-02-19 13:29:22 +0000533 .recalc = &followparent_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200534};
535
536/* DPLL4 */
537/* Supplies 96MHz, 54Mhz TV DAC, DSS fclk, CAM sensor clock, emul trace clk */
538/* Type: DPLL */
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300539static struct dpll_data dpll4_dd = {
Paul Walmsleyb045d082008-03-18 11:24:28 +0200540 .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL2),
541 .mult_mask = OMAP3430_PERIPH_DPLL_MULT_MASK,
542 .div1_mask = OMAP3430_PERIPH_DPLL_DIV_MASK,
Russell Kingc0bf3132009-02-19 13:29:22 +0000543 .clk_bypass = &sys_ck,
544 .clk_ref = &sys_ck,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700545 .freqsel_mask = OMAP3430_PERIPH_DPLL_FREQSEL_MASK,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200546 .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
547 .enable_mask = OMAP3430_EN_PERIPH_DPLL_MASK,
Paul Walmsley542313c2008-07-03 12:24:45 +0300548 .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),
Paul Walmsleyb045d082008-03-18 11:24:28 +0200549 .auto_recal_bit = OMAP3430_EN_PERIPH_DPLL_DRIFTGUARD_SHIFT,
550 .recal_en_bit = OMAP3430_PERIPH_DPLL_RECAL_EN_SHIFT,
551 .recal_st_bit = OMAP3430_PERIPH_DPLL_ST_SHIFT,
Paul Walmsley542313c2008-07-03 12:24:45 +0300552 .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),
553 .autoidle_mask = OMAP3430_AUTO_PERIPH_DPLL_MASK,
554 .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
Paul Walmsleyc1bd7aa2009-01-28 12:08:17 -0700555 .idlest_mask = OMAP3430_ST_PERIPH_CLK_MASK,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300556 .max_multiplier = OMAP3_MAX_DPLL_MULT,
Paul Walmsley95f538a2009-01-28 12:08:44 -0700557 .min_divider = 1,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300558 .max_divider = OMAP3_MAX_DPLL_DIV,
559 .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
Paul Walmsleyb045d082008-03-18 11:24:28 +0200560};
561
562static struct clk dpll4_ck = {
563 .name = "dpll4_ck",
Russell King548d8492008-11-04 14:02:46 +0000564 .ops = &clkops_noncore_dpll_ops,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200565 .parent = &sys_ck,
566 .dpll_data = &dpll4_dd,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300567 .round_rate = &omap2_dpll_round_rate,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700568 .set_rate = &omap3_dpll4_set_rate,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700569 .clkdm_name = "dpll4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +0200570 .recalc = &omap3_dpll_recalc,
571};
572
573/*
574 * This virtual clock provides the CLKOUTX2 output from the DPLL if the
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200575 * DPLL isn't bypassed --
576 * XXX does this serve any downstream clocks?
Paul Walmsleyb045d082008-03-18 11:24:28 +0200577 */
578static struct clk dpll4_x2_ck = {
579 .name = "dpll4_x2_ck",
Russell King57137182008-11-04 16:48:35 +0000580 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200581 .parent = &dpll4_ck,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700582 .clkdm_name = "dpll4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +0200583 .recalc = &omap3_clkoutx2_recalc,
584};
585
586static const struct clksel div16_dpll4_clksel[] = {
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200587 { .parent = &dpll4_ck, .rates = div16_dpll_rates },
Paul Walmsleyb045d082008-03-18 11:24:28 +0200588 { .parent = NULL }
589};
590
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200591/* This virtual clock is the source for dpll4_m2x2_ck */
592static struct clk dpll4_m2_ck = {
593 .name = "dpll4_m2_ck",
Russell King57137182008-11-04 16:48:35 +0000594 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200595 .parent = &dpll4_ck,
596 .init = &omap2_init_clksel_parent,
597 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430_CM_CLKSEL3),
598 .clksel_mask = OMAP3430_DIV_96M_MASK,
599 .clksel = div16_dpll4_clksel,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700600 .clkdm_name = "dpll4_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200601 .recalc = &omap2_clksel_recalc,
602};
603
Paul Walmsleyb045d082008-03-18 11:24:28 +0200604/* The PWRDN bit is apparently only available on 3430ES2 and above */
605static struct clk dpll4_m2x2_ck = {
606 .name = "dpll4_m2x2_ck",
Russell Kingb36ee722008-11-04 17:59:52 +0000607 .ops = &clkops_omap2_dflt_wait,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200608 .parent = &dpll4_m2_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200609 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
610 .enable_bit = OMAP3430_PWRDN_96M_SHIFT,
Russell King3f0a8202009-01-31 10:05:51 +0000611 .flags = INVERT_ENABLE,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700612 .clkdm_name = "dpll4_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200613 .recalc = &omap3_clkoutx2_recalc,
614};
615
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700616/*
617 * DPLL4 generates DPLL4_M2X2_CLK which is then routed into the PRM as
618 * PRM_96M_ALWON_(F)CLK. Two clocks then emerge from the PRM:
619 * 96M_ALWON_FCLK (called "omap_96m_alwon_fck" below) and
620 * CM_96K_(F)CLK.
621 */
Paul Walmsleyb045d082008-03-18 11:24:28 +0200622static struct clk omap_96m_alwon_fck = {
623 .name = "omap_96m_alwon_fck",
Russell King57137182008-11-04 16:48:35 +0000624 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200625 .parent = &dpll4_m2x2_ck,
Russell Kingc0bf3132009-02-19 13:29:22 +0000626 .recalc = &followparent_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200627};
628
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700629static struct clk cm_96m_fck = {
630 .name = "cm_96m_fck",
Russell King57137182008-11-04 16:48:35 +0000631 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200632 .parent = &omap_96m_alwon_fck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200633 .recalc = &followparent_recalc,
634};
635
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700636static const struct clksel_rate omap_96m_dpll_rates[] = {
637 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
638 { .div = 0 }
639};
640
641static const struct clksel_rate omap_96m_sys_rates[] = {
642 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
643 { .div = 0 }
644};
645
646static const struct clksel omap_96m_fck_clksel[] = {
647 { .parent = &cm_96m_fck, .rates = omap_96m_dpll_rates },
648 { .parent = &sys_ck, .rates = omap_96m_sys_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200649 { .parent = NULL }
650};
651
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700652static struct clk omap_96m_fck = {
653 .name = "omap_96m_fck",
Russell King57137182008-11-04 16:48:35 +0000654 .ops = &clkops_null,
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700655 .parent = &sys_ck,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200656 .init = &omap2_init_clksel_parent,
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700657 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
658 .clksel_mask = OMAP3430_SOURCE_96M_MASK,
659 .clksel = omap_96m_fck_clksel,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200660 .recalc = &omap2_clksel_recalc,
661};
662
663/* This virtual clock is the source for dpll4_m3x2_ck */
664static struct clk dpll4_m3_ck = {
665 .name = "dpll4_m3_ck",
Russell King57137182008-11-04 16:48:35 +0000666 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200667 .parent = &dpll4_ck,
668 .init = &omap2_init_clksel_parent,
669 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL),
670 .clksel_mask = OMAP3430_CLKSEL_TV_MASK,
671 .clksel = div16_dpll4_clksel,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700672 .clkdm_name = "dpll4_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200673 .recalc = &omap2_clksel_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200674};
675
676/* The PWRDN bit is apparently only available on 3430ES2 and above */
677static struct clk dpll4_m3x2_ck = {
678 .name = "dpll4_m3x2_ck",
Russell Kingb36ee722008-11-04 17:59:52 +0000679 .ops = &clkops_omap2_dflt_wait,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200680 .parent = &dpll4_m3_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200681 .init = &omap2_init_clksel_parent,
682 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
683 .enable_bit = OMAP3430_PWRDN_TV_SHIFT,
Russell King3f0a8202009-01-31 10:05:51 +0000684 .flags = INVERT_ENABLE,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700685 .clkdm_name = "dpll4_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200686 .recalc = &omap3_clkoutx2_recalc,
687};
688
Paul Walmsleyb045d082008-03-18 11:24:28 +0200689static const struct clksel_rate omap_54m_d4m3x2_rates[] = {
690 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
691 { .div = 0 }
692};
693
694static const struct clksel_rate omap_54m_alt_rates[] = {
695 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
696 { .div = 0 }
697};
698
699static const struct clksel omap_54m_clksel[] = {
Russell Kingc0bf3132009-02-19 13:29:22 +0000700 { .parent = &dpll4_m3x2_ck, .rates = omap_54m_d4m3x2_rates },
Paul Walmsleyb045d082008-03-18 11:24:28 +0200701 { .parent = &sys_altclk, .rates = omap_54m_alt_rates },
702 { .parent = NULL }
703};
704
705static struct clk omap_54m_fck = {
706 .name = "omap_54m_fck",
Russell King57137182008-11-04 16:48:35 +0000707 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200708 .init = &omap2_init_clksel_parent,
709 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700710 .clksel_mask = OMAP3430_SOURCE_54M_MASK,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200711 .clksel = omap_54m_clksel,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200712 .recalc = &omap2_clksel_recalc,
713};
714
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700715static const struct clksel_rate omap_48m_cm96m_rates[] = {
Paul Walmsleyb045d082008-03-18 11:24:28 +0200716 { .div = 2, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
717 { .div = 0 }
718};
719
720static const struct clksel_rate omap_48m_alt_rates[] = {
721 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
722 { .div = 0 }
723};
724
725static const struct clksel omap_48m_clksel[] = {
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700726 { .parent = &cm_96m_fck, .rates = omap_48m_cm96m_rates },
Paul Walmsleyb045d082008-03-18 11:24:28 +0200727 { .parent = &sys_altclk, .rates = omap_48m_alt_rates },
728 { .parent = NULL }
729};
730
731static struct clk omap_48m_fck = {
732 .name = "omap_48m_fck",
Russell King57137182008-11-04 16:48:35 +0000733 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200734 .init = &omap2_init_clksel_parent,
735 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700736 .clksel_mask = OMAP3430_SOURCE_48M_MASK,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200737 .clksel = omap_48m_clksel,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200738 .recalc = &omap2_clksel_recalc,
739};
740
741static struct clk omap_12m_fck = {
742 .name = "omap_12m_fck",
Russell King57137182008-11-04 16:48:35 +0000743 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200744 .parent = &omap_48m_fck,
745 .fixed_div = 4,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200746 .recalc = &omap2_fixed_divisor_recalc,
747};
748
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200749/* This virstual clock is the source for dpll4_m4x2_ck */
750static struct clk dpll4_m4_ck = {
751 .name = "dpll4_m4_ck",
Russell King57137182008-11-04 16:48:35 +0000752 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200753 .parent = &dpll4_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200754 .init = &omap2_init_clksel_parent,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200755 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL),
756 .clksel_mask = OMAP3430_CLKSEL_DSS1_MASK,
757 .clksel = div16_dpll4_clksel,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700758 .clkdm_name = "dpll4_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200759 .recalc = &omap2_clksel_recalc,
Paul Walmsleyae8578c2009-01-27 19:13:12 -0700760 .set_rate = &omap2_clksel_set_rate,
761 .round_rate = &omap2_clksel_round_rate,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200762};
763
764/* The PWRDN bit is apparently only available on 3430ES2 and above */
765static struct clk dpll4_m4x2_ck = {
766 .name = "dpll4_m4x2_ck",
Russell Kingb36ee722008-11-04 17:59:52 +0000767 .ops = &clkops_omap2_dflt_wait,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200768 .parent = &dpll4_m4_ck,
769 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
770 .enable_bit = OMAP3430_PWRDN_CAM_SHIFT,
Russell King3f0a8202009-01-31 10:05:51 +0000771 .flags = INVERT_ENABLE,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700772 .clkdm_name = "dpll4_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200773 .recalc = &omap3_clkoutx2_recalc,
774};
775
776/* This virtual clock is the source for dpll4_m5x2_ck */
777static struct clk dpll4_m5_ck = {
778 .name = "dpll4_m5_ck",
Russell King57137182008-11-04 16:48:35 +0000779 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200780 .parent = &dpll4_ck,
781 .init = &omap2_init_clksel_parent,
782 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_CLKSEL),
783 .clksel_mask = OMAP3430_CLKSEL_CAM_MASK,
784 .clksel = div16_dpll4_clksel,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700785 .clkdm_name = "dpll4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +0200786 .recalc = &omap2_clksel_recalc,
787};
788
789/* The PWRDN bit is apparently only available on 3430ES2 and above */
790static struct clk dpll4_m5x2_ck = {
791 .name = "dpll4_m5x2_ck",
Russell Kingb36ee722008-11-04 17:59:52 +0000792 .ops = &clkops_omap2_dflt_wait,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200793 .parent = &dpll4_m5_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200794 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
795 .enable_bit = OMAP3430_PWRDN_CAM_SHIFT,
Russell King3f0a8202009-01-31 10:05:51 +0000796 .flags = INVERT_ENABLE,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700797 .clkdm_name = "dpll4_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200798 .recalc = &omap3_clkoutx2_recalc,
799};
800
801/* This virtual clock is the source for dpll4_m6x2_ck */
802static struct clk dpll4_m6_ck = {
803 .name = "dpll4_m6_ck",
Russell King57137182008-11-04 16:48:35 +0000804 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200805 .parent = &dpll4_ck,
806 .init = &omap2_init_clksel_parent,
807 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
808 .clksel_mask = OMAP3430_DIV_DPLL4_MASK,
809 .clksel = div16_dpll4_clksel,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700810 .clkdm_name = "dpll4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +0200811 .recalc = &omap2_clksel_recalc,
812};
813
814/* The PWRDN bit is apparently only available on 3430ES2 and above */
815static struct clk dpll4_m6x2_ck = {
816 .name = "dpll4_m6x2_ck",
Russell Kingb36ee722008-11-04 17:59:52 +0000817 .ops = &clkops_omap2_dflt_wait,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200818 .parent = &dpll4_m6_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200819 .init = &omap2_init_clksel_parent,
820 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
821 .enable_bit = OMAP3430_PWRDN_EMU_PERIPH_SHIFT,
Russell King3f0a8202009-01-31 10:05:51 +0000822 .flags = INVERT_ENABLE,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700823 .clkdm_name = "dpll4_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200824 .recalc = &omap3_clkoutx2_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200825};
826
827static struct clk emu_per_alwon_ck = {
828 .name = "emu_per_alwon_ck",
Russell King57137182008-11-04 16:48:35 +0000829 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200830 .parent = &dpll4_m6x2_ck,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700831 .clkdm_name = "dpll4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +0200832 .recalc = &followparent_recalc,
833};
834
835/* DPLL5 */
836/* Supplies 120MHz clock, USIM source clock */
837/* Type: DPLL */
838/* 3430ES2 only */
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300839static struct dpll_data dpll5_dd = {
Paul Walmsleyb045d082008-03-18 11:24:28 +0200840 .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL4),
841 .mult_mask = OMAP3430ES2_PERIPH2_DPLL_MULT_MASK,
842 .div1_mask = OMAP3430ES2_PERIPH2_DPLL_DIV_MASK,
Russell Kingc0bf3132009-02-19 13:29:22 +0000843 .clk_bypass = &sys_ck,
844 .clk_ref = &sys_ck,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700845 .freqsel_mask = OMAP3430ES2_PERIPH2_DPLL_FREQSEL_MASK,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200846 .control_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKEN2),
847 .enable_mask = OMAP3430ES2_EN_PERIPH2_DPLL_MASK,
Paul Walmsley542313c2008-07-03 12:24:45 +0300848 .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),
Paul Walmsleyb045d082008-03-18 11:24:28 +0200849 .auto_recal_bit = OMAP3430ES2_EN_PERIPH2_DPLL_DRIFTGUARD_SHIFT,
850 .recal_en_bit = OMAP3430ES2_SND_PERIPH_DPLL_RECAL_EN_SHIFT,
851 .recal_st_bit = OMAP3430ES2_SND_PERIPH_DPLL_ST_SHIFT,
Paul Walmsley542313c2008-07-03 12:24:45 +0300852 .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_AUTOIDLE2_PLL),
853 .autoidle_mask = OMAP3430ES2_AUTO_PERIPH2_DPLL_MASK,
854 .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST2),
Paul Walmsleyc1bd7aa2009-01-28 12:08:17 -0700855 .idlest_mask = OMAP3430ES2_ST_PERIPH2_CLK_MASK,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300856 .max_multiplier = OMAP3_MAX_DPLL_MULT,
Paul Walmsley95f538a2009-01-28 12:08:44 -0700857 .min_divider = 1,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300858 .max_divider = OMAP3_MAX_DPLL_DIV,
859 .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
Paul Walmsleyb045d082008-03-18 11:24:28 +0200860};
861
862static struct clk dpll5_ck = {
863 .name = "dpll5_ck",
Russell King548d8492008-11-04 14:02:46 +0000864 .ops = &clkops_noncore_dpll_ops,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200865 .parent = &sys_ck,
866 .dpll_data = &dpll5_dd,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300867 .round_rate = &omap2_dpll_round_rate,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700868 .set_rate = &omap3_noncore_dpll_set_rate,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700869 .clkdm_name = "dpll5_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +0200870 .recalc = &omap3_dpll_recalc,
871};
872
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200873static const struct clksel div16_dpll5_clksel[] = {
Paul Walmsleyb045d082008-03-18 11:24:28 +0200874 { .parent = &dpll5_ck, .rates = div16_dpll_rates },
875 { .parent = NULL }
876};
877
878static struct clk dpll5_m2_ck = {
879 .name = "dpll5_m2_ck",
Russell King57137182008-11-04 16:48:35 +0000880 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200881 .parent = &dpll5_ck,
882 .init = &omap2_init_clksel_parent,
883 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL5),
884 .clksel_mask = OMAP3430ES2_DIV_120M_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200885 .clksel = div16_dpll5_clksel,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700886 .clkdm_name = "dpll5_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +0200887 .recalc = &omap2_clksel_recalc,
888};
889
Paul Walmsleyb045d082008-03-18 11:24:28 +0200890/* CM EXTERNAL CLOCK OUTPUTS */
891
892static const struct clksel_rate clkout2_src_core_rates[] = {
893 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
894 { .div = 0 }
895};
896
897static const struct clksel_rate clkout2_src_sys_rates[] = {
898 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
899 { .div = 0 }
900};
901
902static const struct clksel_rate clkout2_src_96m_rates[] = {
903 { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
904 { .div = 0 }
905};
906
907static const struct clksel_rate clkout2_src_54m_rates[] = {
908 { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
909 { .div = 0 }
910};
911
912static const struct clksel clkout2_src_clksel[] = {
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700913 { .parent = &core_ck, .rates = clkout2_src_core_rates },
914 { .parent = &sys_ck, .rates = clkout2_src_sys_rates },
915 { .parent = &cm_96m_fck, .rates = clkout2_src_96m_rates },
916 { .parent = &omap_54m_fck, .rates = clkout2_src_54m_rates },
Paul Walmsleyb045d082008-03-18 11:24:28 +0200917 { .parent = NULL }
918};
919
920static struct clk clkout2_src_ck = {
921 .name = "clkout2_src_ck",
Russell Kingc1168dc2008-11-04 21:24:00 +0000922 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200923 .init = &omap2_init_clksel_parent,
924 .enable_reg = OMAP3430_CM_CLKOUT_CTRL,
925 .enable_bit = OMAP3430_CLKOUT2_EN_SHIFT,
926 .clksel_reg = OMAP3430_CM_CLKOUT_CTRL,
927 .clksel_mask = OMAP3430_CLKOUT2SOURCE_MASK,
928 .clksel = clkout2_src_clksel,
Paul Walmsley15b52bc2008-05-07 19:19:07 -0600929 .clkdm_name = "core_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +0200930 .recalc = &omap2_clksel_recalc,
931};
932
933static const struct clksel_rate sys_clkout2_rates[] = {
934 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
935 { .div = 2, .val = 1, .flags = RATE_IN_343X },
936 { .div = 4, .val = 2, .flags = RATE_IN_343X },
937 { .div = 8, .val = 3, .flags = RATE_IN_343X },
938 { .div = 16, .val = 4, .flags = RATE_IN_343X },
939 { .div = 0 },
940};
941
942static const struct clksel sys_clkout2_clksel[] = {
943 { .parent = &clkout2_src_ck, .rates = sys_clkout2_rates },
944 { .parent = NULL },
945};
946
947static struct clk sys_clkout2 = {
948 .name = "sys_clkout2",
Russell King57137182008-11-04 16:48:35 +0000949 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200950 .init = &omap2_init_clksel_parent,
951 .clksel_reg = OMAP3430_CM_CLKOUT_CTRL,
952 .clksel_mask = OMAP3430_CLKOUT2_DIV_MASK,
953 .clksel = sys_clkout2_clksel,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200954 .recalc = &omap2_clksel_recalc,
955};
956
957/* CM OUTPUT CLOCKS */
958
959static struct clk corex2_fck = {
960 .name = "corex2_fck",
Russell King57137182008-11-04 16:48:35 +0000961 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200962 .parent = &dpll3_m2x2_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200963 .recalc = &followparent_recalc,
964};
965
966/* DPLL power domain clock controls */
967
Paul Walmsleyb8168d12009-01-28 12:08:14 -0700968static const struct clksel_rate div4_rates[] = {
969 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
970 { .div = 2, .val = 2, .flags = RATE_IN_343X },
971 { .div = 4, .val = 4, .flags = RATE_IN_343X },
972 { .div = 0 }
973};
974
975static const struct clksel div4_core_clksel[] = {
976 { .parent = &core_ck, .rates = div4_rates },
Paul Walmsleyb045d082008-03-18 11:24:28 +0200977 { .parent = NULL }
978};
979
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200980/*
981 * REVISIT: Are these in DPLL power domain or CM power domain? docs
982 * may be inconsistent here?
983 */
Paul Walmsleyb045d082008-03-18 11:24:28 +0200984static struct clk dpll1_fck = {
985 .name = "dpll1_fck",
Russell King57137182008-11-04 16:48:35 +0000986 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200987 .parent = &core_ck,
988 .init = &omap2_init_clksel_parent,
989 .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL),
990 .clksel_mask = OMAP3430_MPU_CLK_SRC_MASK,
Paul Walmsleyb8168d12009-01-28 12:08:14 -0700991 .clksel = div4_core_clksel,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200992 .recalc = &omap2_clksel_recalc,
993};
994
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200995static struct clk mpu_ck = {
996 .name = "mpu_ck",
Russell King57137182008-11-04 16:48:35 +0000997 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200998 .parent = &dpll1_x2m2_ck,
Paul Walmsley333943b2008-08-19 11:08:45 +0300999 .clkdm_name = "mpu_clkdm",
Russell Kingc0bf3132009-02-19 13:29:22 +00001000 .recalc = &followparent_recalc,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001001};
1002
1003/* arm_fck is divided by two when DPLL1 locked; otherwise, passthrough mpu_ck */
1004static const struct clksel_rate arm_fck_rates[] = {
1005 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
1006 { .div = 2, .val = 1, .flags = RATE_IN_343X },
1007 { .div = 0 },
1008};
1009
1010static const struct clksel arm_fck_clksel[] = {
1011 { .parent = &mpu_ck, .rates = arm_fck_rates },
1012 { .parent = NULL }
1013};
1014
1015static struct clk arm_fck = {
1016 .name = "arm_fck",
Russell King57137182008-11-04 16:48:35 +00001017 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001018 .parent = &mpu_ck,
1019 .init = &omap2_init_clksel_parent,
1020 .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
1021 .clksel_mask = OMAP3430_ST_MPU_CLK_MASK,
1022 .clksel = arm_fck_clksel,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001023 .recalc = &omap2_clksel_recalc,
1024};
1025
Paul Walmsley333943b2008-08-19 11:08:45 +03001026/* XXX What about neon_clkdm ? */
1027
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001028/*
1029 * REVISIT: This clock is never specifically defined in the 3430 TRM,
1030 * although it is referenced - so this is a guess
1031 */
1032static struct clk emu_mpu_alwon_ck = {
1033 .name = "emu_mpu_alwon_ck",
Russell King57137182008-11-04 16:48:35 +00001034 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001035 .parent = &mpu_ck,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001036 .recalc = &followparent_recalc,
1037};
1038
Paul Walmsleyb045d082008-03-18 11:24:28 +02001039static struct clk dpll2_fck = {
1040 .name = "dpll2_fck",
Russell King57137182008-11-04 16:48:35 +00001041 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001042 .parent = &core_ck,
1043 .init = &omap2_init_clksel_parent,
1044 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL1_PLL),
1045 .clksel_mask = OMAP3430_IVA2_CLK_SRC_MASK,
Paul Walmsleyb8168d12009-01-28 12:08:14 -07001046 .clksel = div4_core_clksel,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001047 .recalc = &omap2_clksel_recalc,
1048};
1049
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001050static struct clk iva2_ck = {
1051 .name = "iva2_ck",
Russell Kingb36ee722008-11-04 17:59:52 +00001052 .ops = &clkops_omap2_dflt_wait,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001053 .parent = &dpll2_m2_ck,
1054 .init = &omap2_init_clksel_parent,
Hiroshi DOYU31c203d2008-04-01 10:11:22 +03001055 .enable_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, CM_FCLKEN),
1056 .enable_bit = OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001057 .clkdm_name = "iva2_clkdm",
Russell Kingc0bf3132009-02-19 13:29:22 +00001058 .recalc = &followparent_recalc,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001059};
1060
Paul Walmsleyb045d082008-03-18 11:24:28 +02001061/* Common interface clocks */
1062
Paul Walmsleyb8168d12009-01-28 12:08:14 -07001063static const struct clksel div2_core_clksel[] = {
1064 { .parent = &core_ck, .rates = div2_rates },
1065 { .parent = NULL }
1066};
1067
Paul Walmsleyb045d082008-03-18 11:24:28 +02001068static struct clk l3_ick = {
1069 .name = "l3_ick",
Russell King57137182008-11-04 16:48:35 +00001070 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001071 .parent = &core_ck,
1072 .init = &omap2_init_clksel_parent,
1073 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
1074 .clksel_mask = OMAP3430_CLKSEL_L3_MASK,
1075 .clksel = div2_core_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03001076 .clkdm_name = "core_l3_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001077 .recalc = &omap2_clksel_recalc,
1078};
1079
1080static const struct clksel div2_l3_clksel[] = {
1081 { .parent = &l3_ick, .rates = div2_rates },
1082 { .parent = NULL }
1083};
1084
1085static struct clk l4_ick = {
1086 .name = "l4_ick",
Russell King57137182008-11-04 16:48:35 +00001087 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001088 .parent = &l3_ick,
1089 .init = &omap2_init_clksel_parent,
1090 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
1091 .clksel_mask = OMAP3430_CLKSEL_L4_MASK,
1092 .clksel = div2_l3_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03001093 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001094 .recalc = &omap2_clksel_recalc,
1095
1096};
1097
1098static const struct clksel div2_l4_clksel[] = {
1099 { .parent = &l4_ick, .rates = div2_rates },
1100 { .parent = NULL }
1101};
1102
1103static struct clk rm_ick = {
1104 .name = "rm_ick",
Russell King57137182008-11-04 16:48:35 +00001105 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001106 .parent = &l4_ick,
1107 .init = &omap2_init_clksel_parent,
1108 .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
1109 .clksel_mask = OMAP3430_CLKSEL_RM_MASK,
1110 .clksel = div2_l4_clksel,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001111 .recalc = &omap2_clksel_recalc,
1112};
1113
1114/* GFX power domain */
1115
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001116/* GFX clocks are in 3430ES1 only. 3430ES2 and later uses the SGX instead */
Paul Walmsleyb045d082008-03-18 11:24:28 +02001117
1118static const struct clksel gfx_l3_clksel[] = {
1119 { .parent = &l3_ick, .rates = gfx_l3_rates },
1120 { .parent = NULL }
1121};
1122
Högander Jouni59559022008-08-19 11:08:45 +03001123/* Virtual parent clock for gfx_l3_ick and gfx_l3_fck */
1124static struct clk gfx_l3_ck = {
1125 .name = "gfx_l3_ck",
Russell Kingb36ee722008-11-04 17:59:52 +00001126 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001127 .parent = &l3_ick,
1128 .init = &omap2_init_clksel_parent,
1129 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
1130 .enable_bit = OMAP_EN_GFX_SHIFT,
Högander Jouni59559022008-08-19 11:08:45 +03001131 .recalc = &followparent_recalc,
1132};
1133
1134static struct clk gfx_l3_fck = {
1135 .name = "gfx_l3_fck",
Russell King57137182008-11-04 16:48:35 +00001136 .ops = &clkops_null,
Högander Jouni59559022008-08-19 11:08:45 +03001137 .parent = &gfx_l3_ck,
1138 .init = &omap2_init_clksel_parent,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001139 .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
1140 .clksel_mask = OMAP_CLKSEL_GFX_MASK,
1141 .clksel = gfx_l3_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03001142 .clkdm_name = "gfx_3430es1_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001143 .recalc = &omap2_clksel_recalc,
1144};
1145
1146static struct clk gfx_l3_ick = {
1147 .name = "gfx_l3_ick",
Russell King57137182008-11-04 16:48:35 +00001148 .ops = &clkops_null,
Högander Jouni59559022008-08-19 11:08:45 +03001149 .parent = &gfx_l3_ck,
Paul Walmsley333943b2008-08-19 11:08:45 +03001150 .clkdm_name = "gfx_3430es1_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001151 .recalc = &followparent_recalc,
1152};
1153
1154static struct clk gfx_cg1_ck = {
1155 .name = "gfx_cg1_ck",
Russell Kingb36ee722008-11-04 17:59:52 +00001156 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001157 .parent = &gfx_l3_fck, /* REVISIT: correct? */
Paul Walmsley333943b2008-08-19 11:08:45 +03001158 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001159 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
1160 .enable_bit = OMAP3430ES1_EN_2D_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001161 .clkdm_name = "gfx_3430es1_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001162 .recalc = &followparent_recalc,
1163};
1164
1165static struct clk gfx_cg2_ck = {
1166 .name = "gfx_cg2_ck",
Russell Kingb36ee722008-11-04 17:59:52 +00001167 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001168 .parent = &gfx_l3_fck, /* REVISIT: correct? */
Paul Walmsley333943b2008-08-19 11:08:45 +03001169 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001170 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
1171 .enable_bit = OMAP3430ES1_EN_3D_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001172 .clkdm_name = "gfx_3430es1_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001173 .recalc = &followparent_recalc,
1174};
1175
1176/* SGX power domain - 3430ES2 only */
1177
1178static const struct clksel_rate sgx_core_rates[] = {
1179 { .div = 3, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
1180 { .div = 4, .val = 1, .flags = RATE_IN_343X },
1181 { .div = 6, .val = 2, .flags = RATE_IN_343X },
1182 { .div = 0 },
1183};
1184
1185static const struct clksel_rate sgx_96m_rates[] = {
1186 { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
1187 { .div = 0 },
1188};
1189
1190static const struct clksel sgx_clksel[] = {
1191 { .parent = &core_ck, .rates = sgx_core_rates },
1192 { .parent = &cm_96m_fck, .rates = sgx_96m_rates },
1193 { .parent = NULL },
1194};
1195
1196static struct clk sgx_fck = {
1197 .name = "sgx_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001198 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001199 .init = &omap2_init_clksel_parent,
1200 .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_FCLKEN),
Daniel Stone712d7c82009-01-27 19:13:05 -07001201 .enable_bit = OMAP3430ES2_CM_FCLKEN_SGX_EN_SGX_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001202 .clksel_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_CLKSEL),
1203 .clksel_mask = OMAP3430ES2_CLKSEL_SGX_MASK,
1204 .clksel = sgx_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03001205 .clkdm_name = "sgx_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001206 .recalc = &omap2_clksel_recalc,
1207};
1208
1209static struct clk sgx_ick = {
1210 .name = "sgx_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001211 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001212 .parent = &l3_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03001213 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001214 .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_ICLKEN),
Daniel Stone712d7c82009-01-27 19:13:05 -07001215 .enable_bit = OMAP3430ES2_CM_ICLKEN_SGX_EN_SGX_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001216 .clkdm_name = "sgx_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001217 .recalc = &followparent_recalc,
1218};
1219
1220/* CORE power domain */
1221
1222static struct clk d2d_26m_fck = {
1223 .name = "d2d_26m_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001224 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001225 .parent = &sys_ck,
Paul Walmsley333943b2008-08-19 11:08:45 +03001226 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001227 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1228 .enable_bit = OMAP3430ES1_EN_D2D_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001229 .clkdm_name = "d2d_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001230 .recalc = &followparent_recalc,
1231};
1232
1233static const struct clksel omap343x_gpt_clksel[] = {
1234 { .parent = &omap_32k_fck, .rates = gpt_32k_rates },
1235 { .parent = &sys_ck, .rates = gpt_sys_rates },
1236 { .parent = NULL}
1237};
1238
1239static struct clk gpt10_fck = {
1240 .name = "gpt10_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001241 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001242 .parent = &sys_ck,
1243 .init = &omap2_init_clksel_parent,
1244 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1245 .enable_bit = OMAP3430_EN_GPT10_SHIFT,
1246 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
1247 .clksel_mask = OMAP3430_CLKSEL_GPT10_MASK,
1248 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03001249 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001250 .recalc = &omap2_clksel_recalc,
1251};
1252
1253static struct clk gpt11_fck = {
1254 .name = "gpt11_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001255 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001256 .parent = &sys_ck,
1257 .init = &omap2_init_clksel_parent,
1258 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1259 .enable_bit = OMAP3430_EN_GPT11_SHIFT,
1260 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
1261 .clksel_mask = OMAP3430_CLKSEL_GPT11_MASK,
1262 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03001263 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001264 .recalc = &omap2_clksel_recalc,
1265};
1266
1267static struct clk cpefuse_fck = {
1268 .name = "cpefuse_fck",
Russell Kingc1168dc2008-11-04 21:24:00 +00001269 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001270 .parent = &sys_ck,
1271 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
1272 .enable_bit = OMAP3430ES2_EN_CPEFUSE_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001273 .recalc = &followparent_recalc,
1274};
1275
1276static struct clk ts_fck = {
1277 .name = "ts_fck",
Russell Kingc1168dc2008-11-04 21:24:00 +00001278 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001279 .parent = &omap_32k_fck,
1280 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
1281 .enable_bit = OMAP3430ES2_EN_TS_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001282 .recalc = &followparent_recalc,
1283};
1284
1285static struct clk usbtll_fck = {
1286 .name = "usbtll_fck",
Russell Kingc1168dc2008-11-04 21:24:00 +00001287 .ops = &clkops_omap2_dflt,
Russell Kingc0bf3132009-02-19 13:29:22 +00001288 .parent = &dpll5_m2_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001289 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
1290 .enable_bit = OMAP3430ES2_EN_USBTLL_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001291 .recalc = &followparent_recalc,
1292};
1293
1294/* CORE 96M FCLK-derived clocks */
1295
1296static struct clk core_96m_fck = {
1297 .name = "core_96m_fck",
Russell King57137182008-11-04 16:48:35 +00001298 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001299 .parent = &omap_96m_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03001300 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001301 .recalc = &followparent_recalc,
1302};
1303
1304static struct clk mmchs3_fck = {
1305 .name = "mmchs_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001306 .ops = &clkops_omap2_dflt_wait,
Tony Lindgrend8874662008-12-10 17:37:16 -08001307 .id = 2,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001308 .parent = &core_96m_fck,
1309 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1310 .enable_bit = OMAP3430ES2_EN_MMC3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001311 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001312 .recalc = &followparent_recalc,
1313};
1314
1315static struct clk mmchs2_fck = {
1316 .name = "mmchs_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001317 .ops = &clkops_omap2_dflt_wait,
Tony Lindgrend8874662008-12-10 17:37:16 -08001318 .id = 1,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001319 .parent = &core_96m_fck,
1320 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1321 .enable_bit = OMAP3430_EN_MMC2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001322 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001323 .recalc = &followparent_recalc,
1324};
1325
1326static struct clk mspro_fck = {
1327 .name = "mspro_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001328 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001329 .parent = &core_96m_fck,
1330 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1331 .enable_bit = OMAP3430_EN_MSPRO_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001332 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001333 .recalc = &followparent_recalc,
1334};
1335
1336static struct clk mmchs1_fck = {
1337 .name = "mmchs_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001338 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001339 .parent = &core_96m_fck,
1340 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1341 .enable_bit = OMAP3430_EN_MMC1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001342 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001343 .recalc = &followparent_recalc,
1344};
1345
1346static struct clk i2c3_fck = {
1347 .name = "i2c_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001348 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001349 .id = 3,
1350 .parent = &core_96m_fck,
1351 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1352 .enable_bit = OMAP3430_EN_I2C3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001353 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001354 .recalc = &followparent_recalc,
1355};
1356
1357static struct clk i2c2_fck = {
1358 .name = "i2c_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001359 .ops = &clkops_omap2_dflt_wait,
Paul Walmsley333943b2008-08-19 11:08:45 +03001360 .id = 2,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001361 .parent = &core_96m_fck,
1362 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1363 .enable_bit = OMAP3430_EN_I2C2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001364 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001365 .recalc = &followparent_recalc,
1366};
1367
1368static struct clk i2c1_fck = {
1369 .name = "i2c_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001370 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001371 .id = 1,
1372 .parent = &core_96m_fck,
1373 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1374 .enable_bit = OMAP3430_EN_I2C1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001375 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001376 .recalc = &followparent_recalc,
1377};
1378
1379/*
1380 * MCBSP 1 & 5 get their 96MHz clock from core_96m_fck;
1381 * MCBSP 2, 3, 4 get their 96MHz clock from per_96m_fck.
1382 */
1383static const struct clksel_rate common_mcbsp_96m_rates[] = {
1384 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
1385 { .div = 0 }
1386};
1387
1388static const struct clksel_rate common_mcbsp_mcbsp_rates[] = {
1389 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
1390 { .div = 0 }
1391};
1392
1393static const struct clksel mcbsp_15_clksel[] = {
1394 { .parent = &core_96m_fck, .rates = common_mcbsp_96m_rates },
1395 { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
1396 { .parent = NULL }
1397};
1398
1399static struct clk mcbsp5_fck = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001400 .name = "mcbsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001401 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001402 .id = 5,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001403 .init = &omap2_init_clksel_parent,
1404 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1405 .enable_bit = OMAP3430_EN_MCBSP5_SHIFT,
1406 .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
1407 .clksel_mask = OMAP2_MCBSP5_CLKS_MASK,
1408 .clksel = mcbsp_15_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03001409 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001410 .recalc = &omap2_clksel_recalc,
1411};
1412
1413static struct clk mcbsp1_fck = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001414 .name = "mcbsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001415 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001416 .id = 1,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001417 .init = &omap2_init_clksel_parent,
1418 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1419 .enable_bit = OMAP3430_EN_MCBSP1_SHIFT,
1420 .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
1421 .clksel_mask = OMAP2_MCBSP1_CLKS_MASK,
1422 .clksel = mcbsp_15_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03001423 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001424 .recalc = &omap2_clksel_recalc,
1425};
1426
1427/* CORE_48M_FCK-derived clocks */
1428
1429static struct clk core_48m_fck = {
1430 .name = "core_48m_fck",
Russell King57137182008-11-04 16:48:35 +00001431 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001432 .parent = &omap_48m_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03001433 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001434 .recalc = &followparent_recalc,
1435};
1436
1437static struct clk mcspi4_fck = {
1438 .name = "mcspi_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001439 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001440 .id = 4,
1441 .parent = &core_48m_fck,
1442 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1443 .enable_bit = OMAP3430_EN_MCSPI4_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001444 .recalc = &followparent_recalc,
1445};
1446
1447static struct clk mcspi3_fck = {
1448 .name = "mcspi_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001449 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001450 .id = 3,
1451 .parent = &core_48m_fck,
1452 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1453 .enable_bit = OMAP3430_EN_MCSPI3_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001454 .recalc = &followparent_recalc,
1455};
1456
1457static struct clk mcspi2_fck = {
1458 .name = "mcspi_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001459 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001460 .id = 2,
1461 .parent = &core_48m_fck,
1462 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1463 .enable_bit = OMAP3430_EN_MCSPI2_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001464 .recalc = &followparent_recalc,
1465};
1466
1467static struct clk mcspi1_fck = {
1468 .name = "mcspi_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001469 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001470 .id = 1,
1471 .parent = &core_48m_fck,
1472 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1473 .enable_bit = OMAP3430_EN_MCSPI1_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001474 .recalc = &followparent_recalc,
1475};
1476
1477static struct clk uart2_fck = {
1478 .name = "uart2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001479 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001480 .parent = &core_48m_fck,
1481 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1482 .enable_bit = OMAP3430_EN_UART2_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001483 .recalc = &followparent_recalc,
1484};
1485
1486static struct clk uart1_fck = {
1487 .name = "uart1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001488 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001489 .parent = &core_48m_fck,
1490 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1491 .enable_bit = OMAP3430_EN_UART1_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001492 .recalc = &followparent_recalc,
1493};
1494
1495static struct clk fshostusb_fck = {
1496 .name = "fshostusb_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001497 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001498 .parent = &core_48m_fck,
1499 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1500 .enable_bit = OMAP3430ES1_EN_FSHOSTUSB_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001501 .recalc = &followparent_recalc,
1502};
1503
1504/* CORE_12M_FCK based clocks */
1505
1506static struct clk core_12m_fck = {
1507 .name = "core_12m_fck",
Russell King57137182008-11-04 16:48:35 +00001508 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001509 .parent = &omap_12m_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03001510 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001511 .recalc = &followparent_recalc,
1512};
1513
1514static struct clk hdq_fck = {
1515 .name = "hdq_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001516 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001517 .parent = &core_12m_fck,
1518 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1519 .enable_bit = OMAP3430_EN_HDQ_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001520 .recalc = &followparent_recalc,
1521};
1522
1523/* DPLL3-derived clock */
1524
1525static const struct clksel_rate ssi_ssr_corex2_rates[] = {
1526 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
1527 { .div = 2, .val = 2, .flags = RATE_IN_343X },
1528 { .div = 3, .val = 3, .flags = RATE_IN_343X },
1529 { .div = 4, .val = 4, .flags = RATE_IN_343X },
1530 { .div = 6, .val = 6, .flags = RATE_IN_343X },
1531 { .div = 8, .val = 8, .flags = RATE_IN_343X },
1532 { .div = 0 }
1533};
1534
1535static const struct clksel ssi_ssr_clksel[] = {
1536 { .parent = &corex2_fck, .rates = ssi_ssr_corex2_rates },
1537 { .parent = NULL }
1538};
1539
1540static struct clk ssi_ssr_fck = {
1541 .name = "ssi_ssr_fck",
Russell Kingbc51da42008-11-04 18:59:32 +00001542 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001543 .init = &omap2_init_clksel_parent,
1544 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1545 .enable_bit = OMAP3430_EN_SSI_SHIFT,
1546 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
1547 .clksel_mask = OMAP3430_CLKSEL_SSI_MASK,
1548 .clksel = ssi_ssr_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03001549 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001550 .recalc = &omap2_clksel_recalc,
1551};
1552
1553static struct clk ssi_sst_fck = {
1554 .name = "ssi_sst_fck",
Russell King57137182008-11-04 16:48:35 +00001555 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001556 .parent = &ssi_ssr_fck,
1557 .fixed_div = 2,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001558 .recalc = &omap2_fixed_divisor_recalc,
1559};
1560
1561
1562
1563/* CORE_L3_ICK based clocks */
1564
Paul Walmsley333943b2008-08-19 11:08:45 +03001565/*
1566 * XXX must add clk_enable/clk_disable for these if standard code won't
1567 * handle it
1568 */
Paul Walmsleyb045d082008-03-18 11:24:28 +02001569static struct clk core_l3_ick = {
1570 .name = "core_l3_ick",
Russell King57137182008-11-04 16:48:35 +00001571 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001572 .parent = &l3_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03001573 .init = &omap2_init_clk_clkdm,
Paul Walmsley333943b2008-08-19 11:08:45 +03001574 .clkdm_name = "core_l3_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001575 .recalc = &followparent_recalc,
1576};
1577
1578static struct clk hsotgusb_ick = {
1579 .name = "hsotgusb_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001580 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001581 .parent = &core_l3_ick,
1582 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1583 .enable_bit = OMAP3430_EN_HSOTGUSB_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001584 .clkdm_name = "core_l3_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001585 .recalc = &followparent_recalc,
1586};
1587
1588static struct clk sdrc_ick = {
1589 .name = "sdrc_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001590 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001591 .parent = &core_l3_ick,
1592 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1593 .enable_bit = OMAP3430_EN_SDRC_SHIFT,
Russell King44dc9d02009-01-19 15:51:11 +00001594 .flags = ENABLE_ON_INIT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001595 .clkdm_name = "core_l3_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001596 .recalc = &followparent_recalc,
1597};
1598
1599static struct clk gpmc_fck = {
1600 .name = "gpmc_fck",
Russell King57137182008-11-04 16:48:35 +00001601 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001602 .parent = &core_l3_ick,
Russell King44dc9d02009-01-19 15:51:11 +00001603 .flags = ENABLE_ON_INIT, /* huh? */
Paul Walmsley333943b2008-08-19 11:08:45 +03001604 .clkdm_name = "core_l3_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001605 .recalc = &followparent_recalc,
1606};
1607
1608/* SECURITY_L3_ICK based clocks */
1609
1610static struct clk security_l3_ick = {
1611 .name = "security_l3_ick",
Russell King57137182008-11-04 16:48:35 +00001612 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001613 .parent = &l3_ick,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001614 .recalc = &followparent_recalc,
1615};
1616
1617static struct clk pka_ick = {
1618 .name = "pka_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001619 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001620 .parent = &security_l3_ick,
1621 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1622 .enable_bit = OMAP3430_EN_PKA_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001623 .recalc = &followparent_recalc,
1624};
1625
1626/* CORE_L4_ICK based clocks */
1627
1628static struct clk core_l4_ick = {
1629 .name = "core_l4_ick",
Russell King57137182008-11-04 16:48:35 +00001630 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001631 .parent = &l4_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03001632 .init = &omap2_init_clk_clkdm,
Paul Walmsley333943b2008-08-19 11:08:45 +03001633 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001634 .recalc = &followparent_recalc,
1635};
1636
1637static struct clk usbtll_ick = {
1638 .name = "usbtll_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001639 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001640 .parent = &core_l4_ick,
1641 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
1642 .enable_bit = OMAP3430ES2_EN_USBTLL_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001643 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001644 .recalc = &followparent_recalc,
1645};
1646
1647static struct clk mmchs3_ick = {
1648 .name = "mmchs_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001649 .ops = &clkops_omap2_dflt_wait,
Tony Lindgrend8874662008-12-10 17:37:16 -08001650 .id = 2,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001651 .parent = &core_l4_ick,
1652 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1653 .enable_bit = OMAP3430ES2_EN_MMC3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001654 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001655 .recalc = &followparent_recalc,
1656};
1657
1658/* Intersystem Communication Registers - chassis mode only */
1659static struct clk icr_ick = {
1660 .name = "icr_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001661 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001662 .parent = &core_l4_ick,
1663 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1664 .enable_bit = OMAP3430_EN_ICR_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001665 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001666 .recalc = &followparent_recalc,
1667};
1668
1669static struct clk aes2_ick = {
1670 .name = "aes2_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001671 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001672 .parent = &core_l4_ick,
1673 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1674 .enable_bit = OMAP3430_EN_AES2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001675 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001676 .recalc = &followparent_recalc,
1677};
1678
1679static struct clk sha12_ick = {
1680 .name = "sha12_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001681 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001682 .parent = &core_l4_ick,
1683 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1684 .enable_bit = OMAP3430_EN_SHA12_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001685 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001686 .recalc = &followparent_recalc,
1687};
1688
1689static struct clk des2_ick = {
1690 .name = "des2_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001691 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001692 .parent = &core_l4_ick,
1693 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1694 .enable_bit = OMAP3430_EN_DES2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001695 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001696 .recalc = &followparent_recalc,
1697};
1698
1699static struct clk mmchs2_ick = {
1700 .name = "mmchs_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001701 .ops = &clkops_omap2_dflt_wait,
Tony Lindgrend8874662008-12-10 17:37:16 -08001702 .id = 1,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001703 .parent = &core_l4_ick,
1704 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1705 .enable_bit = OMAP3430_EN_MMC2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001706 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001707 .recalc = &followparent_recalc,
1708};
1709
1710static struct clk mmchs1_ick = {
1711 .name = "mmchs_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001712 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001713 .parent = &core_l4_ick,
1714 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1715 .enable_bit = OMAP3430_EN_MMC1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001716 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001717 .recalc = &followparent_recalc,
1718};
1719
1720static struct clk mspro_ick = {
1721 .name = "mspro_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001722 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001723 .parent = &core_l4_ick,
1724 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1725 .enable_bit = OMAP3430_EN_MSPRO_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001726 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001727 .recalc = &followparent_recalc,
1728};
1729
1730static struct clk hdq_ick = {
1731 .name = "hdq_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001732 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001733 .parent = &core_l4_ick,
1734 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1735 .enable_bit = OMAP3430_EN_HDQ_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001736 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001737 .recalc = &followparent_recalc,
1738};
1739
1740static struct clk mcspi4_ick = {
1741 .name = "mcspi_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001742 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001743 .id = 4,
1744 .parent = &core_l4_ick,
1745 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1746 .enable_bit = OMAP3430_EN_MCSPI4_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001747 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001748 .recalc = &followparent_recalc,
1749};
1750
1751static struct clk mcspi3_ick = {
1752 .name = "mcspi_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001753 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001754 .id = 3,
1755 .parent = &core_l4_ick,
1756 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1757 .enable_bit = OMAP3430_EN_MCSPI3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001758 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001759 .recalc = &followparent_recalc,
1760};
1761
1762static struct clk mcspi2_ick = {
1763 .name = "mcspi_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001764 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001765 .id = 2,
1766 .parent = &core_l4_ick,
1767 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1768 .enable_bit = OMAP3430_EN_MCSPI2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001769 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001770 .recalc = &followparent_recalc,
1771};
1772
1773static struct clk mcspi1_ick = {
1774 .name = "mcspi_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001775 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001776 .id = 1,
1777 .parent = &core_l4_ick,
1778 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1779 .enable_bit = OMAP3430_EN_MCSPI1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001780 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001781 .recalc = &followparent_recalc,
1782};
1783
1784static struct clk i2c3_ick = {
1785 .name = "i2c_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001786 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001787 .id = 3,
1788 .parent = &core_l4_ick,
1789 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1790 .enable_bit = OMAP3430_EN_I2C3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001791 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001792 .recalc = &followparent_recalc,
1793};
1794
1795static struct clk i2c2_ick = {
1796 .name = "i2c_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001797 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001798 .id = 2,
1799 .parent = &core_l4_ick,
1800 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1801 .enable_bit = OMAP3430_EN_I2C2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001802 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001803 .recalc = &followparent_recalc,
1804};
1805
1806static struct clk i2c1_ick = {
1807 .name = "i2c_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001808 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001809 .id = 1,
1810 .parent = &core_l4_ick,
1811 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1812 .enable_bit = OMAP3430_EN_I2C1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001813 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001814 .recalc = &followparent_recalc,
1815};
1816
1817static struct clk uart2_ick = {
1818 .name = "uart2_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001819 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001820 .parent = &core_l4_ick,
1821 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1822 .enable_bit = OMAP3430_EN_UART2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001823 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001824 .recalc = &followparent_recalc,
1825};
1826
1827static struct clk uart1_ick = {
1828 .name = "uart1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001829 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001830 .parent = &core_l4_ick,
1831 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1832 .enable_bit = OMAP3430_EN_UART1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001833 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001834 .recalc = &followparent_recalc,
1835};
1836
1837static struct clk gpt11_ick = {
1838 .name = "gpt11_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001839 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001840 .parent = &core_l4_ick,
1841 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1842 .enable_bit = OMAP3430_EN_GPT11_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001843 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001844 .recalc = &followparent_recalc,
1845};
1846
1847static struct clk gpt10_ick = {
1848 .name = "gpt10_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001849 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001850 .parent = &core_l4_ick,
1851 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1852 .enable_bit = OMAP3430_EN_GPT10_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001853 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001854 .recalc = &followparent_recalc,
1855};
1856
1857static struct clk mcbsp5_ick = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001858 .name = "mcbsp_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001859 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001860 .id = 5,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001861 .parent = &core_l4_ick,
1862 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1863 .enable_bit = OMAP3430_EN_MCBSP5_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001864 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001865 .recalc = &followparent_recalc,
1866};
1867
1868static struct clk mcbsp1_ick = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001869 .name = "mcbsp_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001870 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001871 .id = 1,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001872 .parent = &core_l4_ick,
1873 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1874 .enable_bit = OMAP3430_EN_MCBSP1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001875 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001876 .recalc = &followparent_recalc,
1877};
1878
1879static struct clk fac_ick = {
1880 .name = "fac_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001881 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001882 .parent = &core_l4_ick,
1883 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1884 .enable_bit = OMAP3430ES1_EN_FAC_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001885 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001886 .recalc = &followparent_recalc,
1887};
1888
1889static struct clk mailboxes_ick = {
1890 .name = "mailboxes_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001891 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001892 .parent = &core_l4_ick,
1893 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1894 .enable_bit = OMAP3430_EN_MAILBOXES_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001895 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001896 .recalc = &followparent_recalc,
1897};
1898
1899static struct clk omapctrl_ick = {
1900 .name = "omapctrl_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001901 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001902 .parent = &core_l4_ick,
1903 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1904 .enable_bit = OMAP3430_EN_OMAPCTRL_SHIFT,
Russell King44dc9d02009-01-19 15:51:11 +00001905 .flags = ENABLE_ON_INIT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001906 .recalc = &followparent_recalc,
1907};
1908
1909/* SSI_L4_ICK based clocks */
1910
1911static struct clk ssi_l4_ick = {
1912 .name = "ssi_l4_ick",
Russell King57137182008-11-04 16:48:35 +00001913 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001914 .parent = &l4_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03001915 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001916 .recalc = &followparent_recalc,
1917};
1918
1919static struct clk ssi_ick = {
1920 .name = "ssi_ick",
Russell Kingbc51da42008-11-04 18:59:32 +00001921 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001922 .parent = &ssi_l4_ick,
1923 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1924 .enable_bit = OMAP3430_EN_SSI_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001925 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001926 .recalc = &followparent_recalc,
1927};
1928
1929/* REVISIT: Technically the TRM claims that this is CORE_CLK based,
1930 * but l4_ick makes more sense to me */
1931
1932static const struct clksel usb_l4_clksel[] = {
1933 { .parent = &l4_ick, .rates = div2_rates },
1934 { .parent = NULL },
1935};
1936
1937static struct clk usb_l4_ick = {
1938 .name = "usb_l4_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001939 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001940 .parent = &l4_ick,
1941 .init = &omap2_init_clksel_parent,
1942 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1943 .enable_bit = OMAP3430ES1_EN_FSHOSTUSB_SHIFT,
1944 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
1945 .clksel_mask = OMAP3430ES1_CLKSEL_FSHOSTUSB_MASK,
1946 .clksel = usb_l4_clksel,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001947 .recalc = &omap2_clksel_recalc,
1948};
1949
1950/* XXX MDM_INTC_ICK, SAD2D_ICK ?? */
1951
1952/* SECURITY_L4_ICK2 based clocks */
1953
1954static struct clk security_l4_ick2 = {
1955 .name = "security_l4_ick2",
Russell King57137182008-11-04 16:48:35 +00001956 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001957 .parent = &l4_ick,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001958 .recalc = &followparent_recalc,
1959};
1960
1961static struct clk aes1_ick = {
1962 .name = "aes1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001963 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001964 .parent = &security_l4_ick2,
1965 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1966 .enable_bit = OMAP3430_EN_AES1_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001967 .recalc = &followparent_recalc,
1968};
1969
1970static struct clk rng_ick = {
1971 .name = "rng_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001972 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001973 .parent = &security_l4_ick2,
1974 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1975 .enable_bit = OMAP3430_EN_RNG_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001976 .recalc = &followparent_recalc,
1977};
1978
1979static struct clk sha11_ick = {
1980 .name = "sha11_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001981 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001982 .parent = &security_l4_ick2,
1983 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1984 .enable_bit = OMAP3430_EN_SHA11_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001985 .recalc = &followparent_recalc,
1986};
1987
1988static struct clk des1_ick = {
1989 .name = "des1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001990 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001991 .parent = &security_l4_ick2,
1992 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1993 .enable_bit = OMAP3430_EN_DES1_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001994 .recalc = &followparent_recalc,
1995};
1996
1997/* DSS */
Paul Walmsleyb045d082008-03-18 11:24:28 +02001998static struct clk dss1_alwon_fck = {
1999 .name = "dss1_alwon_fck",
Russell Kingbc51da42008-11-04 18:59:32 +00002000 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002001 .parent = &dpll4_m4x2_ck,
2002 .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
2003 .enable_bit = OMAP3430_EN_DSS1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002004 .clkdm_name = "dss_clkdm",
Russell Kingc0bf3132009-02-19 13:29:22 +00002005 .recalc = &followparent_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002006};
2007
2008static struct clk dss_tv_fck = {
2009 .name = "dss_tv_fck",
Russell Kingbc51da42008-11-04 18:59:32 +00002010 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002011 .parent = &omap_54m_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002012 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002013 .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
2014 .enable_bit = OMAP3430_EN_TV_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002015 .clkdm_name = "dss_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002016 .recalc = &followparent_recalc,
2017};
2018
2019static struct clk dss_96m_fck = {
2020 .name = "dss_96m_fck",
Russell Kingbc51da42008-11-04 18:59:32 +00002021 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002022 .parent = &omap_96m_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002023 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002024 .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
2025 .enable_bit = OMAP3430_EN_TV_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002026 .clkdm_name = "dss_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002027 .recalc = &followparent_recalc,
2028};
2029
2030static struct clk dss2_alwon_fck = {
2031 .name = "dss2_alwon_fck",
Russell Kingbc51da42008-11-04 18:59:32 +00002032 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002033 .parent = &sys_ck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002034 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002035 .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
2036 .enable_bit = OMAP3430_EN_DSS2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002037 .clkdm_name = "dss_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002038 .recalc = &followparent_recalc,
2039};
2040
2041static struct clk dss_ick = {
2042 /* Handles both L3 and L4 clocks */
2043 .name = "dss_ick",
Russell Kingbc51da42008-11-04 18:59:32 +00002044 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002045 .parent = &l4_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03002046 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002047 .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_ICLKEN),
2048 .enable_bit = OMAP3430_CM_ICLKEN_DSS_EN_DSS_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002049 .clkdm_name = "dss_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002050 .recalc = &followparent_recalc,
2051};
2052
2053/* CAM */
2054
2055static struct clk cam_mclk = {
2056 .name = "cam_mclk",
Sergio Aguirre9e53dd72009-04-23 21:11:07 -06002057 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002058 .parent = &dpll4_m5x2_ck,
2059 .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_FCLKEN),
2060 .enable_bit = OMAP3430_EN_CAM_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002061 .clkdm_name = "cam_clkdm",
Russell Kingc0bf3132009-02-19 13:29:22 +00002062 .recalc = &followparent_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002063};
2064
Högander Jouni59559022008-08-19 11:08:45 +03002065static struct clk cam_ick = {
2066 /* Handles both L3 and L4 clocks */
2067 .name = "cam_ick",
Sergio Aguirre9e53dd72009-04-23 21:11:07 -06002068 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002069 .parent = &l4_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03002070 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002071 .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_ICLKEN),
2072 .enable_bit = OMAP3430_EN_CAM_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002073 .clkdm_name = "cam_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002074 .recalc = &followparent_recalc,
2075};
2076
Sergio Aguirre6c8fe0b2009-01-27 19:13:09 -07002077static struct clk csi2_96m_fck = {
2078 .name = "csi2_96m_fck",
Sergio Aguirre9e53dd72009-04-23 21:11:07 -06002079 .ops = &clkops_omap2_dflt,
Sergio Aguirre6c8fe0b2009-01-27 19:13:09 -07002080 .parent = &core_96m_fck,
2081 .init = &omap2_init_clk_clkdm,
2082 .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_FCLKEN),
2083 .enable_bit = OMAP3430_EN_CSI2_SHIFT,
2084 .clkdm_name = "cam_clkdm",
2085 .recalc = &followparent_recalc,
2086};
2087
Paul Walmsleyb045d082008-03-18 11:24:28 +02002088/* USBHOST - 3430ES2 only */
2089
2090static struct clk usbhost_120m_fck = {
2091 .name = "usbhost_120m_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002092 .ops = &clkops_omap2_dflt_wait,
Russell Kingc0bf3132009-02-19 13:29:22 +00002093 .parent = &dpll5_m2_ck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002094 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002095 .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN),
2096 .enable_bit = OMAP3430ES2_EN_USBHOST2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002097 .clkdm_name = "usbhost_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002098 .recalc = &followparent_recalc,
2099};
2100
2101static struct clk usbhost_48m_fck = {
2102 .name = "usbhost_48m_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002103 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002104 .parent = &omap_48m_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002105 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002106 .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN),
2107 .enable_bit = OMAP3430ES2_EN_USBHOST1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002108 .clkdm_name = "usbhost_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002109 .recalc = &followparent_recalc,
2110};
2111
Högander Jouni59559022008-08-19 11:08:45 +03002112static struct clk usbhost_ick = {
2113 /* Handles both L3 and L4 clocks */
2114 .name = "usbhost_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002115 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002116 .parent = &l4_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03002117 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002118 .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_ICLKEN),
2119 .enable_bit = OMAP3430ES2_EN_USBHOST_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002120 .clkdm_name = "usbhost_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002121 .recalc = &followparent_recalc,
2122};
2123
Paul Walmsleyb045d082008-03-18 11:24:28 +02002124/* WKUP */
2125
2126static const struct clksel_rate usim_96m_rates[] = {
2127 { .div = 2, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
2128 { .div = 4, .val = 4, .flags = RATE_IN_343X },
2129 { .div = 8, .val = 5, .flags = RATE_IN_343X },
2130 { .div = 10, .val = 6, .flags = RATE_IN_343X },
2131 { .div = 0 },
2132};
2133
2134static const struct clksel_rate usim_120m_rates[] = {
2135 { .div = 4, .val = 7, .flags = RATE_IN_343X | DEFAULT_RATE },
2136 { .div = 8, .val = 8, .flags = RATE_IN_343X },
2137 { .div = 16, .val = 9, .flags = RATE_IN_343X },
2138 { .div = 20, .val = 10, .flags = RATE_IN_343X },
2139 { .div = 0 },
2140};
2141
2142static const struct clksel usim_clksel[] = {
2143 { .parent = &omap_96m_fck, .rates = usim_96m_rates },
Russell Kingc0bf3132009-02-19 13:29:22 +00002144 { .parent = &dpll5_m2_ck, .rates = usim_120m_rates },
Paul Walmsleyb045d082008-03-18 11:24:28 +02002145 { .parent = &sys_ck, .rates = div2_rates },
2146 { .parent = NULL },
2147};
2148
2149/* 3430ES2 only */
2150static struct clk usim_fck = {
2151 .name = "usim_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002152 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002153 .init = &omap2_init_clksel_parent,
2154 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
2155 .enable_bit = OMAP3430ES2_EN_USIMOCP_SHIFT,
2156 .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
2157 .clksel_mask = OMAP3430ES2_CLKSEL_USIMOCP_MASK,
2158 .clksel = usim_clksel,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002159 .recalc = &omap2_clksel_recalc,
2160};
2161
Paul Walmsley333943b2008-08-19 11:08:45 +03002162/* XXX should gpt1's clksel have wkup_32k_fck as the 32k opt? */
Paul Walmsleyb045d082008-03-18 11:24:28 +02002163static struct clk gpt1_fck = {
2164 .name = "gpt1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002165 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002166 .init = &omap2_init_clksel_parent,
2167 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
2168 .enable_bit = OMAP3430_EN_GPT1_SHIFT,
2169 .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
2170 .clksel_mask = OMAP3430_CLKSEL_GPT1_MASK,
2171 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002172 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002173 .recalc = &omap2_clksel_recalc,
2174};
2175
2176static struct clk wkup_32k_fck = {
2177 .name = "wkup_32k_fck",
Russell King897dcde2008-11-04 16:35:03 +00002178 .ops = &clkops_null,
Paul Walmsley333943b2008-08-19 11:08:45 +03002179 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002180 .parent = &omap_32k_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002181 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002182 .recalc = &followparent_recalc,
2183};
2184
Jouni Hogander89db9482008-12-10 17:35:24 -08002185static struct clk gpio1_dbck = {
2186 .name = "gpio1_dbck",
Paul Walmsley6f733a32009-05-11 09:58:19 -07002187 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002188 .parent = &wkup_32k_fck,
2189 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
2190 .enable_bit = OMAP3430_EN_GPIO1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002191 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002192 .recalc = &followparent_recalc,
2193};
2194
2195static struct clk wdt2_fck = {
2196 .name = "wdt2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002197 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002198 .parent = &wkup_32k_fck,
2199 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
2200 .enable_bit = OMAP3430_EN_WDT2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002201 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002202 .recalc = &followparent_recalc,
2203};
2204
2205static struct clk wkup_l4_ick = {
2206 .name = "wkup_l4_ick",
Russell King897dcde2008-11-04 16:35:03 +00002207 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002208 .parent = &sys_ck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002209 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002210 .recalc = &followparent_recalc,
2211};
2212
2213/* 3430ES2 only */
2214/* Never specifically named in the TRM, so we have to infer a likely name */
2215static struct clk usim_ick = {
2216 .name = "usim_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002217 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002218 .parent = &wkup_l4_ick,
2219 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2220 .enable_bit = OMAP3430ES2_EN_USIMOCP_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002221 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002222 .recalc = &followparent_recalc,
2223};
2224
2225static struct clk wdt2_ick = {
2226 .name = "wdt2_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002227 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002228 .parent = &wkup_l4_ick,
2229 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2230 .enable_bit = OMAP3430_EN_WDT2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002231 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002232 .recalc = &followparent_recalc,
2233};
2234
2235static struct clk wdt1_ick = {
2236 .name = "wdt1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002237 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002238 .parent = &wkup_l4_ick,
2239 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2240 .enable_bit = OMAP3430_EN_WDT1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002241 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002242 .recalc = &followparent_recalc,
2243};
2244
2245static struct clk gpio1_ick = {
2246 .name = "gpio1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002247 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002248 .parent = &wkup_l4_ick,
2249 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2250 .enable_bit = OMAP3430_EN_GPIO1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002251 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002252 .recalc = &followparent_recalc,
2253};
2254
2255static struct clk omap_32ksync_ick = {
2256 .name = "omap_32ksync_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002257 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002258 .parent = &wkup_l4_ick,
2259 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2260 .enable_bit = OMAP3430_EN_32KSYNC_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002261 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002262 .recalc = &followparent_recalc,
2263};
2264
Paul Walmsley333943b2008-08-19 11:08:45 +03002265/* XXX This clock no longer exists in 3430 TRM rev F */
Paul Walmsleyb045d082008-03-18 11:24:28 +02002266static struct clk gpt12_ick = {
2267 .name = "gpt12_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002268 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002269 .parent = &wkup_l4_ick,
2270 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2271 .enable_bit = OMAP3430_EN_GPT12_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002272 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002273 .recalc = &followparent_recalc,
2274};
2275
2276static struct clk gpt1_ick = {
2277 .name = "gpt1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002278 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002279 .parent = &wkup_l4_ick,
2280 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2281 .enable_bit = OMAP3430_EN_GPT1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002282 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002283 .recalc = &followparent_recalc,
2284};
2285
2286
2287
2288/* PER clock domain */
2289
2290static struct clk per_96m_fck = {
2291 .name = "per_96m_fck",
Russell King57137182008-11-04 16:48:35 +00002292 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002293 .parent = &omap_96m_alwon_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002294 .init = &omap2_init_clk_clkdm,
Paul Walmsley333943b2008-08-19 11:08:45 +03002295 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002296 .recalc = &followparent_recalc,
2297};
2298
2299static struct clk per_48m_fck = {
2300 .name = "per_48m_fck",
Russell King57137182008-11-04 16:48:35 +00002301 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002302 .parent = &omap_48m_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002303 .init = &omap2_init_clk_clkdm,
Paul Walmsley333943b2008-08-19 11:08:45 +03002304 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002305 .recalc = &followparent_recalc,
2306};
2307
2308static struct clk uart3_fck = {
2309 .name = "uart3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002310 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002311 .parent = &per_48m_fck,
2312 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2313 .enable_bit = OMAP3430_EN_UART3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002314 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002315 .recalc = &followparent_recalc,
2316};
2317
2318static struct clk gpt2_fck = {
2319 .name = "gpt2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002320 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002321 .init = &omap2_init_clksel_parent,
2322 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2323 .enable_bit = OMAP3430_EN_GPT2_SHIFT,
2324 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2325 .clksel_mask = OMAP3430_CLKSEL_GPT2_MASK,
2326 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002327 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002328 .recalc = &omap2_clksel_recalc,
2329};
2330
2331static struct clk gpt3_fck = {
2332 .name = "gpt3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002333 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002334 .init = &omap2_init_clksel_parent,
2335 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2336 .enable_bit = OMAP3430_EN_GPT3_SHIFT,
2337 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2338 .clksel_mask = OMAP3430_CLKSEL_GPT3_MASK,
2339 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002340 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002341 .recalc = &omap2_clksel_recalc,
2342};
2343
2344static struct clk gpt4_fck = {
2345 .name = "gpt4_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002346 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002347 .init = &omap2_init_clksel_parent,
2348 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2349 .enable_bit = OMAP3430_EN_GPT4_SHIFT,
2350 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2351 .clksel_mask = OMAP3430_CLKSEL_GPT4_MASK,
2352 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002353 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002354 .recalc = &omap2_clksel_recalc,
2355};
2356
2357static struct clk gpt5_fck = {
2358 .name = "gpt5_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002359 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002360 .init = &omap2_init_clksel_parent,
2361 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2362 .enable_bit = OMAP3430_EN_GPT5_SHIFT,
2363 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2364 .clksel_mask = OMAP3430_CLKSEL_GPT5_MASK,
2365 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002366 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002367 .recalc = &omap2_clksel_recalc,
2368};
2369
2370static struct clk gpt6_fck = {
2371 .name = "gpt6_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002372 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002373 .init = &omap2_init_clksel_parent,
2374 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2375 .enable_bit = OMAP3430_EN_GPT6_SHIFT,
2376 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2377 .clksel_mask = OMAP3430_CLKSEL_GPT6_MASK,
2378 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002379 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002380 .recalc = &omap2_clksel_recalc,
2381};
2382
2383static struct clk gpt7_fck = {
2384 .name = "gpt7_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002385 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002386 .init = &omap2_init_clksel_parent,
2387 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2388 .enable_bit = OMAP3430_EN_GPT7_SHIFT,
2389 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2390 .clksel_mask = OMAP3430_CLKSEL_GPT7_MASK,
2391 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002392 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002393 .recalc = &omap2_clksel_recalc,
2394};
2395
2396static struct clk gpt8_fck = {
2397 .name = "gpt8_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002398 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002399 .init = &omap2_init_clksel_parent,
2400 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2401 .enable_bit = OMAP3430_EN_GPT8_SHIFT,
2402 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2403 .clksel_mask = OMAP3430_CLKSEL_GPT8_MASK,
2404 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002405 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002406 .recalc = &omap2_clksel_recalc,
2407};
2408
2409static struct clk gpt9_fck = {
2410 .name = "gpt9_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002411 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002412 .init = &omap2_init_clksel_parent,
2413 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2414 .enable_bit = OMAP3430_EN_GPT9_SHIFT,
2415 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2416 .clksel_mask = OMAP3430_CLKSEL_GPT9_MASK,
2417 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002418 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002419 .recalc = &omap2_clksel_recalc,
2420};
2421
2422static struct clk per_32k_alwon_fck = {
2423 .name = "per_32k_alwon_fck",
Russell King897dcde2008-11-04 16:35:03 +00002424 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002425 .parent = &omap_32k_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002426 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002427 .recalc = &followparent_recalc,
2428};
2429
Jouni Hogander89db9482008-12-10 17:35:24 -08002430static struct clk gpio6_dbck = {
2431 .name = "gpio6_dbck",
Paul Walmsley6f733a32009-05-11 09:58:19 -07002432 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002433 .parent = &per_32k_alwon_fck,
2434 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
Jouni Höganderc3aa044a2008-03-28 14:57:50 +02002435 .enable_bit = OMAP3430_EN_GPIO6_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002436 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002437 .recalc = &followparent_recalc,
2438};
2439
Jouni Hogander89db9482008-12-10 17:35:24 -08002440static struct clk gpio5_dbck = {
2441 .name = "gpio5_dbck",
Paul Walmsley6f733a32009-05-11 09:58:19 -07002442 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002443 .parent = &per_32k_alwon_fck,
2444 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
Jouni Höganderc3aa044a2008-03-28 14:57:50 +02002445 .enable_bit = OMAP3430_EN_GPIO5_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002446 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002447 .recalc = &followparent_recalc,
2448};
2449
Jouni Hogander89db9482008-12-10 17:35:24 -08002450static struct clk gpio4_dbck = {
2451 .name = "gpio4_dbck",
Paul Walmsley6f733a32009-05-11 09:58:19 -07002452 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002453 .parent = &per_32k_alwon_fck,
2454 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
Jouni Höganderc3aa044a2008-03-28 14:57:50 +02002455 .enable_bit = OMAP3430_EN_GPIO4_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002456 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002457 .recalc = &followparent_recalc,
2458};
2459
Jouni Hogander89db9482008-12-10 17:35:24 -08002460static struct clk gpio3_dbck = {
2461 .name = "gpio3_dbck",
Paul Walmsley6f733a32009-05-11 09:58:19 -07002462 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002463 .parent = &per_32k_alwon_fck,
2464 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
Jouni Höganderc3aa044a2008-03-28 14:57:50 +02002465 .enable_bit = OMAP3430_EN_GPIO3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002466 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002467 .recalc = &followparent_recalc,
2468};
2469
Jouni Hogander89db9482008-12-10 17:35:24 -08002470static struct clk gpio2_dbck = {
2471 .name = "gpio2_dbck",
Paul Walmsley6f733a32009-05-11 09:58:19 -07002472 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002473 .parent = &per_32k_alwon_fck,
2474 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
Jouni Höganderc3aa044a2008-03-28 14:57:50 +02002475 .enable_bit = OMAP3430_EN_GPIO2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002476 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002477 .recalc = &followparent_recalc,
2478};
2479
2480static struct clk wdt3_fck = {
2481 .name = "wdt3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002482 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002483 .parent = &per_32k_alwon_fck,
2484 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2485 .enable_bit = OMAP3430_EN_WDT3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002486 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002487 .recalc = &followparent_recalc,
2488};
2489
2490static struct clk per_l4_ick = {
2491 .name = "per_l4_ick",
Russell King57137182008-11-04 16:48:35 +00002492 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002493 .parent = &l4_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03002494 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002495 .recalc = &followparent_recalc,
2496};
2497
2498static struct clk gpio6_ick = {
2499 .name = "gpio6_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002500 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002501 .parent = &per_l4_ick,
2502 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2503 .enable_bit = OMAP3430_EN_GPIO6_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002504 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002505 .recalc = &followparent_recalc,
2506};
2507
2508static struct clk gpio5_ick = {
2509 .name = "gpio5_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002510 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002511 .parent = &per_l4_ick,
2512 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2513 .enable_bit = OMAP3430_EN_GPIO5_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002514 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002515 .recalc = &followparent_recalc,
2516};
2517
2518static struct clk gpio4_ick = {
2519 .name = "gpio4_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002520 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002521 .parent = &per_l4_ick,
2522 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2523 .enable_bit = OMAP3430_EN_GPIO4_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002524 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002525 .recalc = &followparent_recalc,
2526};
2527
2528static struct clk gpio3_ick = {
2529 .name = "gpio3_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002530 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002531 .parent = &per_l4_ick,
2532 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2533 .enable_bit = OMAP3430_EN_GPIO3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002534 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002535 .recalc = &followparent_recalc,
2536};
2537
2538static struct clk gpio2_ick = {
2539 .name = "gpio2_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002540 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002541 .parent = &per_l4_ick,
2542 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2543 .enable_bit = OMAP3430_EN_GPIO2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002544 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002545 .recalc = &followparent_recalc,
2546};
2547
2548static struct clk wdt3_ick = {
2549 .name = "wdt3_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002550 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002551 .parent = &per_l4_ick,
2552 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2553 .enable_bit = OMAP3430_EN_WDT3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002554 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002555 .recalc = &followparent_recalc,
2556};
2557
2558static struct clk uart3_ick = {
2559 .name = "uart3_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002560 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002561 .parent = &per_l4_ick,
2562 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2563 .enable_bit = OMAP3430_EN_UART3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002564 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002565 .recalc = &followparent_recalc,
2566};
2567
2568static struct clk gpt9_ick = {
2569 .name = "gpt9_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002570 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002571 .parent = &per_l4_ick,
2572 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2573 .enable_bit = OMAP3430_EN_GPT9_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002574 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002575 .recalc = &followparent_recalc,
2576};
2577
2578static struct clk gpt8_ick = {
2579 .name = "gpt8_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002580 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002581 .parent = &per_l4_ick,
2582 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2583 .enable_bit = OMAP3430_EN_GPT8_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002584 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002585 .recalc = &followparent_recalc,
2586};
2587
2588static struct clk gpt7_ick = {
2589 .name = "gpt7_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002590 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002591 .parent = &per_l4_ick,
2592 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2593 .enable_bit = OMAP3430_EN_GPT7_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002594 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002595 .recalc = &followparent_recalc,
2596};
2597
2598static struct clk gpt6_ick = {
2599 .name = "gpt6_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002600 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002601 .parent = &per_l4_ick,
2602 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2603 .enable_bit = OMAP3430_EN_GPT6_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002604 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002605 .recalc = &followparent_recalc,
2606};
2607
2608static struct clk gpt5_ick = {
2609 .name = "gpt5_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002610 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002611 .parent = &per_l4_ick,
2612 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2613 .enable_bit = OMAP3430_EN_GPT5_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002614 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002615 .recalc = &followparent_recalc,
2616};
2617
2618static struct clk gpt4_ick = {
2619 .name = "gpt4_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002620 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002621 .parent = &per_l4_ick,
2622 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2623 .enable_bit = OMAP3430_EN_GPT4_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002624 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002625 .recalc = &followparent_recalc,
2626};
2627
2628static struct clk gpt3_ick = {
2629 .name = "gpt3_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002630 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002631 .parent = &per_l4_ick,
2632 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2633 .enable_bit = OMAP3430_EN_GPT3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002634 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002635 .recalc = &followparent_recalc,
2636};
2637
2638static struct clk gpt2_ick = {
2639 .name = "gpt2_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002640 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002641 .parent = &per_l4_ick,
2642 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2643 .enable_bit = OMAP3430_EN_GPT2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002644 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002645 .recalc = &followparent_recalc,
2646};
2647
2648static struct clk mcbsp2_ick = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002649 .name = "mcbsp_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002650 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002651 .id = 2,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002652 .parent = &per_l4_ick,
2653 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2654 .enable_bit = OMAP3430_EN_MCBSP2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002655 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002656 .recalc = &followparent_recalc,
2657};
2658
2659static struct clk mcbsp3_ick = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002660 .name = "mcbsp_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002661 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002662 .id = 3,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002663 .parent = &per_l4_ick,
2664 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2665 .enable_bit = OMAP3430_EN_MCBSP3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002666 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002667 .recalc = &followparent_recalc,
2668};
2669
2670static struct clk mcbsp4_ick = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002671 .name = "mcbsp_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002672 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002673 .id = 4,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002674 .parent = &per_l4_ick,
2675 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2676 .enable_bit = OMAP3430_EN_MCBSP4_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002677 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002678 .recalc = &followparent_recalc,
2679};
2680
2681static const struct clksel mcbsp_234_clksel[] = {
Paul Walmsley9cfd9852009-01-27 19:13:02 -07002682 { .parent = &core_96m_fck, .rates = common_mcbsp_96m_rates },
2683 { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
Paul Walmsleyb045d082008-03-18 11:24:28 +02002684 { .parent = NULL }
2685};
2686
2687static struct clk mcbsp2_fck = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002688 .name = "mcbsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002689 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002690 .id = 2,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002691 .init = &omap2_init_clksel_parent,
2692 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2693 .enable_bit = OMAP3430_EN_MCBSP2_SHIFT,
2694 .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
2695 .clksel_mask = OMAP2_MCBSP2_CLKS_MASK,
2696 .clksel = mcbsp_234_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002697 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002698 .recalc = &omap2_clksel_recalc,
2699};
2700
2701static struct clk mcbsp3_fck = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002702 .name = "mcbsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002703 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002704 .id = 3,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002705 .init = &omap2_init_clksel_parent,
2706 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2707 .enable_bit = OMAP3430_EN_MCBSP3_SHIFT,
2708 .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
2709 .clksel_mask = OMAP2_MCBSP3_CLKS_MASK,
2710 .clksel = mcbsp_234_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002711 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002712 .recalc = &omap2_clksel_recalc,
2713};
2714
2715static struct clk mcbsp4_fck = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002716 .name = "mcbsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002717 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002718 .id = 4,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002719 .init = &omap2_init_clksel_parent,
2720 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2721 .enable_bit = OMAP3430_EN_MCBSP4_SHIFT,
2722 .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
2723 .clksel_mask = OMAP2_MCBSP4_CLKS_MASK,
2724 .clksel = mcbsp_234_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002725 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002726 .recalc = &omap2_clksel_recalc,
2727};
2728
2729/* EMU clocks */
2730
2731/* More information: ARM Cortex-A8 Technical Reference Manual, sect 10.1 */
2732
2733static const struct clksel_rate emu_src_sys_rates[] = {
2734 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
2735 { .div = 0 },
2736};
2737
2738static const struct clksel_rate emu_src_core_rates[] = {
2739 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
2740 { .div = 0 },
2741};
2742
2743static const struct clksel_rate emu_src_per_rates[] = {
2744 { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
2745 { .div = 0 },
2746};
2747
2748static const struct clksel_rate emu_src_mpu_rates[] = {
2749 { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
2750 { .div = 0 },
2751};
2752
2753static const struct clksel emu_src_clksel[] = {
2754 { .parent = &sys_ck, .rates = emu_src_sys_rates },
2755 { .parent = &emu_core_alwon_ck, .rates = emu_src_core_rates },
2756 { .parent = &emu_per_alwon_ck, .rates = emu_src_per_rates },
2757 { .parent = &emu_mpu_alwon_ck, .rates = emu_src_mpu_rates },
2758 { .parent = NULL },
2759};
2760
2761/*
2762 * Like the clkout_src clocks, emu_src_clk is a virtual clock, existing only
2763 * to switch the source of some of the EMU clocks.
2764 * XXX Are there CLKEN bits for these EMU clks?
2765 */
2766static struct clk emu_src_ck = {
2767 .name = "emu_src_ck",
Russell King897dcde2008-11-04 16:35:03 +00002768 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002769 .init = &omap2_init_clksel_parent,
2770 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
2771 .clksel_mask = OMAP3430_MUX_CTRL_MASK,
2772 .clksel = emu_src_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002773 .clkdm_name = "emu_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002774 .recalc = &omap2_clksel_recalc,
2775};
2776
2777static const struct clksel_rate pclk_emu_rates[] = {
2778 { .div = 2, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
2779 { .div = 3, .val = 3, .flags = RATE_IN_343X },
2780 { .div = 4, .val = 4, .flags = RATE_IN_343X },
2781 { .div = 6, .val = 6, .flags = RATE_IN_343X },
2782 { .div = 0 },
2783};
2784
2785static const struct clksel pclk_emu_clksel[] = {
2786 { .parent = &emu_src_ck, .rates = pclk_emu_rates },
2787 { .parent = NULL },
2788};
2789
2790static struct clk pclk_fck = {
2791 .name = "pclk_fck",
Russell King897dcde2008-11-04 16:35:03 +00002792 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002793 .init = &omap2_init_clksel_parent,
2794 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
2795 .clksel_mask = OMAP3430_CLKSEL_PCLK_MASK,
2796 .clksel = pclk_emu_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002797 .clkdm_name = "emu_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002798 .recalc = &omap2_clksel_recalc,
2799};
2800
2801static const struct clksel_rate pclkx2_emu_rates[] = {
2802 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
2803 { .div = 2, .val = 2, .flags = RATE_IN_343X },
2804 { .div = 3, .val = 3, .flags = RATE_IN_343X },
2805 { .div = 0 },
2806};
2807
2808static const struct clksel pclkx2_emu_clksel[] = {
2809 { .parent = &emu_src_ck, .rates = pclkx2_emu_rates },
2810 { .parent = NULL },
2811};
2812
2813static struct clk pclkx2_fck = {
2814 .name = "pclkx2_fck",
Russell King897dcde2008-11-04 16:35:03 +00002815 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002816 .init = &omap2_init_clksel_parent,
2817 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
2818 .clksel_mask = OMAP3430_CLKSEL_PCLKX2_MASK,
2819 .clksel = pclkx2_emu_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002820 .clkdm_name = "emu_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002821 .recalc = &omap2_clksel_recalc,
2822};
2823
2824static const struct clksel atclk_emu_clksel[] = {
2825 { .parent = &emu_src_ck, .rates = div2_rates },
2826 { .parent = NULL },
2827};
2828
2829static struct clk atclk_fck = {
2830 .name = "atclk_fck",
Russell King897dcde2008-11-04 16:35:03 +00002831 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002832 .init = &omap2_init_clksel_parent,
2833 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
2834 .clksel_mask = OMAP3430_CLKSEL_ATCLK_MASK,
2835 .clksel = atclk_emu_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002836 .clkdm_name = "emu_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002837 .recalc = &omap2_clksel_recalc,
2838};
2839
2840static struct clk traceclk_src_fck = {
2841 .name = "traceclk_src_fck",
Russell King897dcde2008-11-04 16:35:03 +00002842 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002843 .init = &omap2_init_clksel_parent,
2844 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
2845 .clksel_mask = OMAP3430_TRACE_MUX_CTRL_MASK,
2846 .clksel = emu_src_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002847 .clkdm_name = "emu_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002848 .recalc = &omap2_clksel_recalc,
2849};
2850
2851static const struct clksel_rate traceclk_rates[] = {
2852 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
2853 { .div = 2, .val = 2, .flags = RATE_IN_343X },
2854 { .div = 4, .val = 4, .flags = RATE_IN_343X },
2855 { .div = 0 },
2856};
2857
2858static const struct clksel traceclk_clksel[] = {
2859 { .parent = &traceclk_src_fck, .rates = traceclk_rates },
2860 { .parent = NULL },
2861};
2862
2863static struct clk traceclk_fck = {
2864 .name = "traceclk_fck",
Russell King897dcde2008-11-04 16:35:03 +00002865 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002866 .init = &omap2_init_clksel_parent,
2867 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
2868 .clksel_mask = OMAP3430_CLKSEL_TRACECLK_MASK,
2869 .clksel = traceclk_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002870 .clkdm_name = "emu_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002871 .recalc = &omap2_clksel_recalc,
2872};
2873
2874/* SR clocks */
2875
2876/* SmartReflex fclk (VDD1) */
2877static struct clk sr1_fck = {
2878 .name = "sr1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002879 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002880 .parent = &sys_ck,
2881 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
2882 .enable_bit = OMAP3430_EN_SR1_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002883 .recalc = &followparent_recalc,
2884};
2885
2886/* SmartReflex fclk (VDD2) */
2887static struct clk sr2_fck = {
2888 .name = "sr2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002889 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002890 .parent = &sys_ck,
2891 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
2892 .enable_bit = OMAP3430_EN_SR2_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002893 .recalc = &followparent_recalc,
2894};
2895
2896static struct clk sr_l4_ick = {
2897 .name = "sr_l4_ick",
Russell King897dcde2008-11-04 16:35:03 +00002898 .ops = &clkops_null, /* RMK: missing? */
Paul Walmsleyb045d082008-03-18 11:24:28 +02002899 .parent = &l4_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03002900 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002901 .recalc = &followparent_recalc,
2902};
2903
2904/* SECURE_32K_FCK clocks */
2905
2906static struct clk gpt12_fck = {
2907 .name = "gpt12_fck",
Russell King897dcde2008-11-04 16:35:03 +00002908 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002909 .parent = &secure_32k_fck,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002910 .recalc = &followparent_recalc,
2911};
2912
2913static struct clk wdt1_fck = {
2914 .name = "wdt1_fck",
Russell King897dcde2008-11-04 16:35:03 +00002915 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002916 .parent = &secure_32k_fck,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002917 .recalc = &followparent_recalc,
2918};
2919
Paul Walmsleyb045d082008-03-18 11:24:28 +02002920#endif