blob: 842c38a5576f81b3805dc61614d3a6c702e0e040 [file] [log] [blame]
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001config ARM64
2 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05003 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00004 select ACPI_GENERIC_GSI if ACPI
Al Stone6933de02015-03-24 14:02:51 +00005 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Tomasz Nowicki0cb07862016-06-10 21:55:19 +02006 select ACPI_MCFG if ACPI
Aleksey Makarov888125a2016-09-27 23:54:14 +03007 select ACPI_SPCR_TABLE if ACPI
Scott Wood1d8f51d2016-09-22 03:35:18 -05008 select ARCH_CLOCKSOURCE_DATA
Dan Williams21266be2015-11-19 18:19:29 -08009 select ARCH_HAS_DEVMEM_IS_ALLOWED
Jon Masters38b04a72016-06-20 13:56:13 +030010 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
Kees Cook2b68f6c2015-04-14 15:48:00 -070011 select ARCH_HAS_ELF_RANDOMIZE
Riku Voipio957e3fa2014-12-12 16:57:44 -080012 select ARCH_HAS_GCOV_PROFILE_ALL
Yisheng Xie14f09912016-10-07 17:01:49 -070013 select ARCH_HAS_GIGANTIC_PAGE
Alexander Potapenko5e4c7542016-06-16 18:39:52 +020014 select ARCH_HAS_KCOV
Laura Abbott308c09f2014-08-08 14:23:25 -070015 select ARCH_HAS_SG_CHAIN
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010016 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Sudeep Hollac63c8702014-05-09 10:33:01 +010017 select ARCH_USE_CMPXCHG_LOCKREF
Peter Zijlstra4badad32014-06-06 19:53:16 +020018 select ARCH_SUPPORTS_ATOMIC_RMW
Ganapatrao Kulkarni56166232016-04-08 15:50:28 -070019 select ARCH_SUPPORTS_NUMA_BALANCING
Will Deacon6212a512012-11-07 14:16:28 +000020 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
Catalin Marinasb6f35982013-01-29 18:25:41 +000021 select ARCH_WANT_FRAME_POINTERS
Yang Shif0b7f8a2016-02-05 15:50:18 -080022 select ARCH_HAS_UBSAN_SANITIZE_ALL
Catalin Marinas25c92a32012-12-18 15:26:13 +000023 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000024 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000025 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010026 select AUDIT_ARCH_COMPAT_GENERIC
Arnd Bergmann3ee80362016-06-15 15:47:33 -050027 select ARM_GIC_V2M if PCI
Marc Zyngier021f6532014-06-30 16:01:31 +010028 select ARM_GIC_V3
Arnd Bergmann3ee80362016-06-15 15:47:33 -050029 select ARM_GIC_V3_ITS if PCI
Mark Rutlandbff60792015-07-31 15:46:16 +010030 select ARM_PSCI_FW
Will Deaconadace892013-05-08 17:29:24 +010031 select BUILDTIME_EXTABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000032 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -070033 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000034 select CPU_PM if (SUSPEND || CPU_IDLE)
Will Deacon7bc13fd2013-11-06 19:32:13 +000035 select DCACHE_WORD_ACCESS
Catalin Marinasef375662015-07-07 17:15:39 +010036 select EDAC_SUPPORT
Yang Shi2f34f172015-11-09 10:09:55 -080037 select FRAME_POINTER
Laura Abbottd4932f92014-10-09 15:26:44 -070038 select GENERIC_ALLOCATOR
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010039 select GENERIC_CLOCKEVENTS
Will Deacon4b3dc962015-05-29 18:28:44 +010040 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000041 select GENERIC_CPU_AUTOPROBE
Mark Salterbf4b5582014-04-07 15:39:52 -070042 select GENERIC_EARLY_IOREMAP
Leo Yan2314ee42015-08-21 04:40:22 +010043 select GENERIC_IDLE_POLL_SETUP
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010044 select GENERIC_IRQ_PROBE
45 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +010046 select GENERIC_IRQ_SHOW_LEVEL
Arnd Bergmanncb61f672014-11-19 14:09:07 +010047 select GENERIC_PCI_IOMAP
Stephen Boyd65cd4f62013-07-18 16:21:18 -070048 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010049 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +000050 select GENERIC_STRNCPY_FROM_USER
51 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010052 select GENERIC_TIME_VSYSCALL
Marc Zyngiera1ddc742014-08-26 11:03:17 +010053 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010054 select HARDIRQS_SW_RESEND
Steve Capper5284e1b2014-10-24 13:22:20 +010055 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010056 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +010057 select HAVE_ARCH_BITREVERSE
Kees Cookfaf5b632016-06-23 15:59:42 -070058 select HAVE_ARCH_HARDENED_USERCOPY
Ard Biesheuvel324420b2016-02-16 13:52:35 +010059 select HAVE_ARCH_HUGE_VMAP
Jiang Liu9732caf2014-01-07 22:17:13 +080060 select HAVE_ARCH_JUMP_LABEL
Andrey Ryabininf1b90322015-11-17 18:47:08 +030061 select HAVE_ARCH_KASAN if SPARSEMEM_VMEMMAP && !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
Vijaya Kumar K95292472014-01-28 11:20:22 +000062 select HAVE_ARCH_KGDB
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -080063 select HAVE_ARCH_MMAP_RND_BITS
64 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +000065 select HAVE_ARCH_SECCOMP_FILTER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010066 select HAVE_ARCH_TRACEHOOK
Yang Shi8ee70872016-04-18 11:16:14 -070067 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
68 select HAVE_ARM_SMCCC
Daniel Borkmann60777762016-05-13 19:08:28 +020069 select HAVE_EBPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010070 select HAVE_C_RECORDMCOUNT
Laura Abbottc0c264a2014-06-25 23:55:03 +010071 select HAVE_CC_STACKPROTECTOR
Steve Capper5284e1b2014-10-24 13:22:20 +010072 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +010073 select HAVE_CMPXCHG_LOCAL
Yang Shi8ee70872016-04-18 11:16:14 -070074 select HAVE_CONTEXT_TRACKING
Catalin Marinas9b2a60c2012-10-08 16:28:13 -070075 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -070076 select HAVE_DEBUG_KMEMLEAK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010077 select HAVE_DMA_API_DEBUG
Laura Abbott6ac21042013-12-12 19:28:33 +000078 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +010079 select HAVE_DYNAMIC_FTRACE
Will Deacon50afc332013-12-16 17:50:08 +000080 select HAVE_EFFICIENT_UNALIGNED_ACCESS
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010081 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +090082 select HAVE_FUNCTION_TRACER
83 select HAVE_FUNCTION_GRAPH_TRACER
Emese Revfy6b90bd42016-05-24 00:09:38 +020084 select HAVE_GCC_PLUGINS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010085 select HAVE_GENERIC_DMA_COHERENT
Will Deacon24da2082015-11-23 15:12:59 +000086 select HAVE_IRQ_TIME_ACCOUNTING
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010087 select HAVE_MEMBLOCK
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -070088 select HAVE_MEMBLOCK_NODE_MAP if NUMA
Mark Rutland55834a72014-02-07 17:12:45 +000089 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010090 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +010091 select HAVE_PERF_REGS
92 select HAVE_PERF_USER_STACK_DUMP
David A. Long0a8ea522016-07-08 12:35:45 -040093 select HAVE_REGS_AND_STACK_ACCESS_API
Steve Capper5e5f6dc2014-10-09 15:29:23 -070094 select HAVE_RCU_TABLE_FREE
AKASHI Takahiro055b1212014-04-30 10:54:36 +010095 select HAVE_SYSCALL_TRACEPOINTS
Sandeepa Prabhu2dd0e8d2016-07-08 12:35:48 -040096 select HAVE_KPROBES
Sandeepa Prabhufcfd7082016-07-08 12:35:53 -040097 select HAVE_KRETPROBES if HAVE_KPROBES
Robin Murphy876945d2015-10-01 20:14:00 +010098 select IOMMU_DMA if IOMMU_SUPPORT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010099 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +0200100 select IRQ_FORCED_THREADING
Catalin Marinasfea2aca2012-10-16 11:26:57 +0100101 select MODULES_USE_ELF_RELA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100102 select NO_BOOTMEM
103 select OF
104 select OF_EARLY_FLATTREE
Marek Szyprowski9bf14b72014-02-28 14:42:55 +0100105 select OF_RESERVED_MEM
Tomasz Nowicki0cb07862016-06-10 21:55:19 +0200106 select PCI_ECAM if ACPI
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +0000107 select POWER_RESET
108 select POWER_SUPPLY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100109 select SPARSE_IRQ
Catalin Marinas7ac57a82012-10-08 16:28:16 -0700110 select SYSCTL_EXCEPTION_TRACE
Mark Rutlandb51386b2016-11-03 20:23:13 +0000111 select THREAD_INFO_IN_TASK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100112 help
113 ARM 64-bit (AArch64) Linux support.
114
115config 64BIT
116 def_bool y
117
118config ARCH_PHYS_ADDR_T_64BIT
119 def_bool y
120
121config MMU
122 def_bool y
123
Mark Rutland40982fd2016-08-25 17:23:23 +0100124config DEBUG_RODATA
125 def_bool y
126
Mark Rutland030c4d22016-05-31 15:57:59 +0100127config ARM64_PAGE_SHIFT
128 int
129 default 16 if ARM64_64K_PAGES
130 default 14 if ARM64_16K_PAGES
131 default 12
132
133config ARM64_CONT_SHIFT
134 int
135 default 5 if ARM64_64K_PAGES
136 default 7 if ARM64_16K_PAGES
137 default 4
138
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800139config ARCH_MMAP_RND_BITS_MIN
140 default 14 if ARM64_64K_PAGES
141 default 16 if ARM64_16K_PAGES
142 default 18
143
144# max bits determined by the following formula:
145# VA_BITS - PAGE_SHIFT - 3
146config ARCH_MMAP_RND_BITS_MAX
147 default 19 if ARM64_VA_BITS=36
148 default 24 if ARM64_VA_BITS=39
149 default 27 if ARM64_VA_BITS=42
150 default 30 if ARM64_VA_BITS=47
151 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
152 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
153 default 33 if ARM64_VA_BITS=48
154 default 14 if ARM64_64K_PAGES
155 default 16 if ARM64_16K_PAGES
156 default 18
157
158config ARCH_MMAP_RND_COMPAT_BITS_MIN
159 default 7 if ARM64_64K_PAGES
160 default 9 if ARM64_16K_PAGES
161 default 11
162
163config ARCH_MMAP_RND_COMPAT_BITS_MAX
164 default 16
165
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700166config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100167 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100168
Jeff Vander Stoep1fdca5a2015-08-18 11:15:53 -0700169config ILLEGAL_POINTER_VALUE
170 hex
171 default 0xdead000000000000
172
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100173config STACKTRACE_SUPPORT
174 def_bool y
175
Jeff Vander Stoepbf0c4e02015-08-18 20:50:10 +0100176config ILLEGAL_POINTER_VALUE
177 hex
178 default 0xdead000000000000
179
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100180config LOCKDEP_SUPPORT
181 def_bool y
182
183config TRACE_IRQFLAGS_SUPPORT
184 def_bool y
185
Will Deaconc209f792014-03-14 17:47:05 +0000186config RWSEM_XCHGADD_ALGORITHM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100187 def_bool y
188
Dave P Martin9fb74102015-07-24 16:37:48 +0100189config GENERIC_BUG
190 def_bool y
191 depends on BUG
192
193config GENERIC_BUG_RELATIVE_POINTERS
194 def_bool y
195 depends on GENERIC_BUG
196
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100197config GENERIC_HWEIGHT
198 def_bool y
199
200config GENERIC_CSUM
201 def_bool y
202
203config GENERIC_CALIBRATE_DELAY
204 def_bool y
205
Catalin Marinas19e76402014-02-27 12:09:22 +0000206config ZONE_DMA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100207 def_bool y
208
Steve Capper29e56942014-10-09 15:29:25 -0700209config HAVE_GENERIC_RCU_GUP
210 def_bool y
211
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100212config ARCH_DMA_ADDR_T_64BIT
213 def_bool y
214
215config NEED_DMA_MAP_STATE
216 def_bool y
217
218config NEED_SG_DMA_LENGTH
219 def_bool y
220
Will Deacon4b3dc962015-05-29 18:28:44 +0100221config SMP
222 def_bool y
223
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100224config SWIOTLB
225 def_bool y
226
227config IOMMU_HELPER
228 def_bool SWIOTLB
229
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100230config KERNEL_MODE_NEON
231 def_bool y
232
Rob Herring92cc15f2014-04-18 17:19:59 -0500233config FIX_EARLYCON_MEM
234 def_bool y
235
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700236config PGTABLE_LEVELS
237 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100238 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700239 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
240 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
241 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100242 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
243 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700244
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100245source "init/Kconfig"
246
247source "kernel/Kconfig.freezer"
248
Olof Johansson6a377492015-07-20 12:09:16 -0700249source "arch/arm64/Kconfig.platforms"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100250
251menu "Bus support"
252
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100253config PCI
254 bool "PCI support"
255 help
256 This feature enables support for PCI bus system. If you say Y
257 here, the kernel will include drivers and infrastructure code
258 to support PCI bus devices.
259
260config PCI_DOMAINS
261 def_bool PCI
262
263config PCI_DOMAINS_GENERIC
264 def_bool PCI
265
266config PCI_SYSCALL
267 def_bool PCI
268
269source "drivers/pci/Kconfig"
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100270
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100271endmenu
272
273menu "Kernel Features"
274
Andre Przywarac0a01b82014-11-14 15:54:12 +0000275menu "ARM errata workarounds via the alternatives framework"
276
277config ARM64_ERRATUM_826319
278 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
279 default y
280 help
281 This option adds an alternative code sequence to work around ARM
282 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
283 AXI master interface and an L2 cache.
284
285 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
286 and is unable to accept a certain write via this interface, it will
287 not progress on read data presented on the read data channel and the
288 system can deadlock.
289
290 The workaround promotes data cache clean instructions to
291 data cache clean-and-invalidate.
292 Please note that this does not necessarily enable the workaround,
293 as it depends on the alternative framework, which will only patch
294 the kernel if an affected CPU is detected.
295
296 If unsure, say Y.
297
298config ARM64_ERRATUM_827319
299 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
300 default y
301 help
302 This option adds an alternative code sequence to work around ARM
303 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
304 master interface and an L2 cache.
305
306 Under certain conditions this erratum can cause a clean line eviction
307 to occur at the same time as another transaction to the same address
308 on the AMBA 5 CHI interface, which can cause data corruption if the
309 interconnect reorders the two transactions.
310
311 The workaround promotes data cache clean instructions to
312 data cache clean-and-invalidate.
313 Please note that this does not necessarily enable the workaround,
314 as it depends on the alternative framework, which will only patch
315 the kernel if an affected CPU is detected.
316
317 If unsure, say Y.
318
319config ARM64_ERRATUM_824069
320 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
321 default y
322 help
323 This option adds an alternative code sequence to work around ARM
324 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
325 to a coherent interconnect.
326
327 If a Cortex-A53 processor is executing a store or prefetch for
328 write instruction at the same time as a processor in another
329 cluster is executing a cache maintenance operation to the same
330 address, then this erratum might cause a clean cache line to be
331 incorrectly marked as dirty.
332
333 The workaround promotes data cache clean instructions to
334 data cache clean-and-invalidate.
335 Please note that this option does not necessarily enable the
336 workaround, as it depends on the alternative framework, which will
337 only patch the kernel if an affected CPU is detected.
338
339 If unsure, say Y.
340
341config ARM64_ERRATUM_819472
342 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
343 default y
344 help
345 This option adds an alternative code sequence to work around ARM
346 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
347 present when it is connected to a coherent interconnect.
348
349 If the processor is executing a load and store exclusive sequence at
350 the same time as a processor in another cluster is executing a cache
351 maintenance operation to the same address, then this erratum might
352 cause data corruption.
353
354 The workaround promotes data cache clean instructions to
355 data cache clean-and-invalidate.
356 Please note that this does not necessarily enable the workaround,
357 as it depends on the alternative framework, which will only patch
358 the kernel if an affected CPU is detected.
359
360 If unsure, say Y.
361
362config ARM64_ERRATUM_832075
363 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
364 default y
365 help
366 This option adds an alternative code sequence to work around ARM
367 erratum 832075 on Cortex-A57 parts up to r1p2.
368
369 Affected Cortex-A57 parts might deadlock when exclusive load/store
370 instructions to Write-Back memory are mixed with Device loads.
371
372 The workaround is to promote device loads to use Load-Acquire
373 semantics.
374 Please note that this does not necessarily enable the workaround,
375 as it depends on the alternative framework, which will only patch
376 the kernel if an affected CPU is detected.
377
378 If unsure, say Y.
379
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000380config ARM64_ERRATUM_834220
381 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
382 depends on KVM
383 default y
384 help
385 This option adds an alternative code sequence to work around ARM
386 erratum 834220 on Cortex-A57 parts up to r1p2.
387
388 Affected Cortex-A57 parts might report a Stage 2 translation
389 fault as the result of a Stage 1 fault for load crossing a
390 page boundary when there is a permission or device memory
391 alignment fault at Stage 1 and a translation fault at Stage 2.
392
393 The workaround is to verify that the Stage 1 translation
394 doesn't generate a fault before handling the Stage 2 fault.
395 Please note that this does not necessarily enable the workaround,
396 as it depends on the alternative framework, which will only patch
397 the kernel if an affected CPU is detected.
398
399 If unsure, say Y.
400
Will Deacon905e8c52015-03-23 19:07:02 +0000401config ARM64_ERRATUM_845719
402 bool "Cortex-A53: 845719: a load might read incorrect data"
403 depends on COMPAT
404 default y
405 help
406 This option adds an alternative code sequence to work around ARM
407 erratum 845719 on Cortex-A53 parts up to r0p4.
408
409 When running a compat (AArch32) userspace on an affected Cortex-A53
410 part, a load at EL0 from a virtual address that matches the bottom 32
411 bits of the virtual address used by a recent load at (AArch64) EL1
412 might return incorrect data.
413
414 The workaround is to write the contextidr_el1 register on exception
415 return to a 32-bit task.
416 Please note that this does not necessarily enable the workaround,
417 as it depends on the alternative framework, which will only patch
418 the kernel if an affected CPU is detected.
419
420 If unsure, say Y.
421
Will Deacondf057cc2015-03-17 12:15:02 +0000422config ARM64_ERRATUM_843419
423 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
Will Deacondf057cc2015-03-17 12:15:02 +0000424 default y
Will Deacon6ffe9922016-08-22 11:58:36 +0100425 select ARM64_MODULE_CMODEL_LARGE if MODULES
Will Deacondf057cc2015-03-17 12:15:02 +0000426 help
Will Deacon6ffe9922016-08-22 11:58:36 +0100427 This option links the kernel with '--fix-cortex-a53-843419' and
428 builds modules using the large memory model in order to avoid the use
429 of the ADRP instruction, which can cause a subsequent memory access
430 to use an incorrect address on Cortex-A53 parts up to r0p4.
Will Deacondf057cc2015-03-17 12:15:02 +0000431
432 If unsure, say Y.
433
Robert Richter94100972015-09-21 22:58:38 +0200434config CAVIUM_ERRATUM_22375
435 bool "Cavium erratum 22375, 24313"
436 default y
437 help
438 Enable workaround for erratum 22375, 24313.
439
440 This implements two gicv3-its errata workarounds for ThunderX. Both
441 with small impact affecting only ITS table allocation.
442
443 erratum 22375: only alloc 8MB table size
444 erratum 24313: ignore memory access type
445
446 The fixes are in ITS initialization and basically ignore memory access
447 type and table size provided by the TYPER and BASER registers.
448
449 If unsure, say Y.
450
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +0200451config CAVIUM_ERRATUM_23144
452 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
453 depends on NUMA
454 default y
455 help
456 ITS SYNC command hang for cross node io and collections/cpu mapping.
457
458 If unsure, say Y.
459
Robert Richter6d4e11c2015-09-21 22:58:35 +0200460config CAVIUM_ERRATUM_23154
461 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
462 default y
463 help
464 The gicv3 of ThunderX requires a modified version for
465 reading the IAR status to ensure data synchronization
466 (access to icc_iar1_el1 is not sync'ed before and after).
467
468 If unsure, say Y.
469
Andrew Pinski104a0c02016-02-24 17:44:57 -0800470config CAVIUM_ERRATUM_27456
471 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
472 default y
473 help
474 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
475 instructions may cause the icache to become corrupted if it
476 contains data for a non-current ASID. The fix is to
477 invalidate the icache when changing the mm context.
478
479 If unsure, say Y.
480
Shanker Donthineni095635b2017-03-07 08:20:38 -0600481config QCOM_QDF2400_ERRATUM_0065
482 bool "QDF2400 E0065: Incorrect GITS_TYPER.ITT_Entry_size"
483 default y
484 help
485 On Qualcomm Datacenter Technologies QDF2400 SoC, ITS hardware reports
486 ITE size incorrectly. The GITS_TYPER.ITT_Entry_size field should have
487 been indicated as 16Bytes (0xf), not 8Bytes (0x7).
488
489 If unsure, say Y.
490
Andre Przywarac0a01b82014-11-14 15:54:12 +0000491endmenu
492
493
Jungseok Leee41ceed2014-05-12 10:40:38 +0100494choice
495 prompt "Page size"
496 default ARM64_4K_PAGES
497 help
498 Page size (translation granule) configuration.
499
500config ARM64_4K_PAGES
501 bool "4KB"
502 help
503 This feature enables 4KB pages support.
504
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100505config ARM64_16K_PAGES
506 bool "16KB"
507 help
508 The system will use 16KB pages support. AArch32 emulation
509 requires applications compiled with 16K (or a multiple of 16K)
510 aligned segments.
511
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100512config ARM64_64K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100513 bool "64KB"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100514 help
515 This feature enables 64KB pages support (4KB by default)
516 allowing only two levels of page tables and faster TLB
Suzuki K. Poulosedb488be2015-10-19 14:19:34 +0100517 look-up. AArch32 emulation requires applications compiled
518 with 64K aligned segments.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100519
Jungseok Leee41ceed2014-05-12 10:40:38 +0100520endchoice
521
522choice
523 prompt "Virtual address space size"
524 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100525 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100526 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
527 help
528 Allows choosing one of multiple possible virtual address
529 space sizes. The level of translation table is determined by
530 a combination of page size and virtual address space size.
531
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100532config ARM64_VA_BITS_36
Catalin Marinas56a3f302015-10-20 14:59:20 +0100533 bool "36-bit" if EXPERT
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100534 depends on ARM64_16K_PAGES
535
Jungseok Leee41ceed2014-05-12 10:40:38 +0100536config ARM64_VA_BITS_39
537 bool "39-bit"
538 depends on ARM64_4K_PAGES
539
540config ARM64_VA_BITS_42
541 bool "42-bit"
542 depends on ARM64_64K_PAGES
543
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100544config ARM64_VA_BITS_47
545 bool "47-bit"
546 depends on ARM64_16K_PAGES
547
Jungseok Leec79b9542014-05-12 18:40:51 +0900548config ARM64_VA_BITS_48
549 bool "48-bit"
Jungseok Leec79b9542014-05-12 18:40:51 +0900550
Jungseok Leee41ceed2014-05-12 10:40:38 +0100551endchoice
552
553config ARM64_VA_BITS
554 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100555 default 36 if ARM64_VA_BITS_36
Jungseok Leee41ceed2014-05-12 10:40:38 +0100556 default 39 if ARM64_VA_BITS_39
557 default 42 if ARM64_VA_BITS_42
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100558 default 47 if ARM64_VA_BITS_47
Jungseok Leec79b9542014-05-12 18:40:51 +0900559 default 48 if ARM64_VA_BITS_48
Jungseok Leee41ceed2014-05-12 10:40:38 +0100560
Will Deacona8720132013-10-11 14:52:19 +0100561config CPU_BIG_ENDIAN
562 bool "Build big-endian kernel"
563 help
564 Say Y if you plan on running a kernel in big-endian mode.
565
Mark Brownf6e763b2014-03-04 07:51:17 +0000566config SCHED_MC
567 bool "Multi-core scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000568 help
569 Multi-core scheduler support improves the CPU scheduler's decision
570 making when dealing with multi-core CPU chips at a cost of slightly
571 increased overhead in some places. If unsure say N here.
572
573config SCHED_SMT
574 bool "SMT scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000575 help
576 Improves the CPU scheduler's decision making when dealing with
577 MultiThreading at a cost of slightly increased overhead in some
578 places. If unsure say N here.
579
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100580config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +0000581 int "Maximum number of CPUs (2-4096)"
582 range 2 4096
Vinayak Kale15942852013-04-24 10:06:57 +0100583 # These have to remain sorted largest to smallest
Robert Richtere3672642014-09-08 12:44:48 +0100584 default "64"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100585
Mark Rutland9327e2c2013-10-24 20:30:18 +0100586config HOTPLUG_CPU
587 bool "Support for hot-pluggable CPUs"
Yang Yingliang217d4532015-09-24 17:32:14 +0800588 select GENERIC_IRQ_MIGRATION
Mark Rutland9327e2c2013-10-24 20:30:18 +0100589 help
590 Say Y here to experiment with turning CPUs off and on. CPUs
591 can be controlled through /sys/devices/system/cpu.
592
Kyle Yan54b1cef2017-01-09 14:19:25 -0800593# The GPIO number here must be sorted by descending number. In case of
594# a multiplatform kernel, we just want the highest value required by the
595# selected platforms.
596config ARCH_NR_GPIO
597 int
598 default 1024 if ARCH_QCOM
599 default 256
600 help
601 Maximum number of GPIOs in the system.
602
603 If unsure, leave the default value.
604
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700605# Common NUMA Features
606config NUMA
607 bool "Numa Memory Allocation and Scheduler Support"
Kefeng Wang0c2a6cc2016-09-26 15:36:50 +0800608 select ACPI_NUMA if ACPI
609 select OF_NUMA
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700610 help
611 Enable NUMA (Non Uniform Memory Access) support.
612
613 The kernel will try to allocate memory used by a CPU on the
614 local memory of the CPU and add some more
615 NUMA awareness to the kernel.
616
617config NODES_SHIFT
618 int "Maximum NUMA Nodes (as a power of 2)"
619 range 1 10
620 default "2"
621 depends on NEED_MULTIPLE_NODES
622 help
623 Specify the maximum number of NUMA Nodes available on the target
624 system. Increases memory reserved to accommodate various tables.
625
626config USE_PERCPU_NUMA_NODE_ID
627 def_bool y
628 depends on NUMA
629
Zhen Lei7af3a0a2016-09-01 14:55:00 +0800630config HAVE_SETUP_PER_CPU_AREA
631 def_bool y
632 depends on NUMA
633
634config NEED_PER_CPU_EMBED_FIRST_CHUNK
635 def_bool y
636 depends on NUMA
637
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100638source kernel/Kconfig.preempt
Kefeng Wangf90df5e2015-10-26 11:48:16 +0800639source kernel/Kconfig.hz
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100640
Laura Abbott83863f22016-02-05 16:24:47 -0800641config ARCH_SUPPORTS_DEBUG_PAGEALLOC
642 def_bool y
643
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100644config ARCH_HAS_HOLES_MEMORYMODEL
645 def_bool y if SPARSEMEM
646
647config ARCH_SPARSEMEM_ENABLE
648 def_bool y
649 select SPARSEMEM_VMEMMAP_ENABLE
650
651config ARCH_SPARSEMEM_DEFAULT
652 def_bool ARCH_SPARSEMEM_ENABLE
653
654config ARCH_SELECT_MEMORY_MODEL
655 def_bool ARCH_SPARSEMEM_ENABLE
656
657config HAVE_ARCH_PFN_VALID
658 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
659
660config HW_PERF_EVENTS
Mark Rutland6475b2d2015-10-02 10:55:03 +0100661 def_bool y
662 depends on ARM_PMU
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100663
Steve Capper084bd292013-04-10 13:48:00 +0100664config SYS_SUPPORTS_HUGETLBFS
665 def_bool y
666
Steve Capper084bd292013-04-10 13:48:00 +0100667config ARCH_WANT_HUGE_PMD_SHARE
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100668 def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
Steve Capper084bd292013-04-10 13:48:00 +0100669
Catalin Marinasa41dc0e2014-04-03 17:48:54 +0100670config ARCH_HAS_CACHE_LINE_SIZE
671 def_bool y
672
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100673source "mm/Kconfig"
674
Patrick Daly50d8bce2016-12-13 20:17:41 -0800675config ARM64_DMA_USE_IOMMU
676 bool "ARM64 DMA iommu integration"
677 select ARM_HAS_SG_CHAIN
678 select NEED_SG_DMA_LENGTH
679 help
680 Enable using iommu through the standard dma apis.
681 dma_alloc_coherent() will allocate scatter-gather memory
682 which is made virtually contiguous via iommu.
683 Enable if system contains IOMMU hardware.
684
685if ARM64_DMA_USE_IOMMU
686
687config ARM64_DMA_IOMMU_ALIGNMENT
688 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
689 range 4 9
Shiraz Hashim4f404632017-04-10 08:34:46 +0530690 default 9
Patrick Daly50d8bce2016-12-13 20:17:41 -0800691 help
692 DMA mapping framework by default aligns all buffers to the smallest
693 PAGE_SIZE order which is greater than or equal to the requested buffer
694 size. This works well for buffers up to a few hundreds kilobytes, but
695 for larger buffers it just a waste of address space. Drivers which has
696 relatively small addressing window (like 64Mib) might run out of
697 virtual space with just a few allocations.
698
699 With this parameter you can specify the maximum PAGE_SIZE order for
700 DMA IOMMU buffers. Larger buffers will be aligned only to this
701 specified order. The order is expressed as a power of two multiplied
702 by the PAGE_SIZE.
703
704endif
705
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000706config SECCOMP
707 bool "Enable seccomp to safely compute untrusted bytecode"
708 ---help---
709 This kernel feature is useful for number crunching applications
710 that may need to compute untrusted bytecode during their
711 execution. By using pipes or other transports made available to
712 the process as file descriptors supporting the read/write
713 syscalls, it's possible to isolate those applications in
714 their own address space using seccomp. Once seccomp is
715 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
716 and the task is only allowed to execute a few safe syscalls
717 defined by each seccomp mode.
718
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000719config PARAVIRT
720 bool "Enable paravirtualization code"
721 help
722 This changes the kernel so it can modify itself when it is run
723 under a hypervisor, potentially improving performance significantly
724 over full virtualization.
725
726config PARAVIRT_TIME_ACCOUNTING
727 bool "Paravirtual steal time accounting"
728 select PARAVIRT
729 default n
730 help
731 Select this option to enable fine granularity task steal time
732 accounting. Time spent executing other tasks in parallel with
733 the current vCPU is discounted from the vCPU power. To account for
734 that, there can be a small performance impact.
735
736 If in doubt, say N here.
737
Geoff Levandd28f6df2016-06-23 17:54:48 +0000738config KEXEC
739 depends on PM_SLEEP_SMP
740 select KEXEC_CORE
741 bool "kexec system call"
742 ---help---
743 kexec is a system call that implements the ability to shutdown your
744 current kernel, and to start another kernel. It is like a reboot
745 but it is independent of the system firmware. And like a reboot
746 you can start any kernel with it, not just Linux.
747
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000748config XEN_DOM0
749 def_bool y
750 depends on XEN
751
752config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -0700753 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000754 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +0000755 select SWIOTLB_XEN
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000756 select PARAVIRT
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000757 help
758 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
759
Steve Capperd03bb142013-04-25 15:19:21 +0100760config FORCE_MAX_ZONEORDER
761 int
762 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100763 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
Steve Capperd03bb142013-04-25 15:19:21 +0100764 default "11"
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100765 help
766 The kernel memory allocator divides physically contiguous memory
767 blocks into "zones", where each zone is a power of two number of
768 pages. This option selects the largest power of two that the kernel
769 keeps in the memory allocator. If you need to allocate very large
770 blocks of physically contiguous memory, then you may need to
771 increase this value.
772
773 This config option is actually maximum order plus one. For example,
774 a value of 11 means that the largest free memory block is 2^10 pages.
775
776 We make sure that we can allocate upto a HugePage size for each configuration.
777 Hence we have :
778 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
779
780 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
781 4M allocations matching the default size used by generic code.
Steve Capperd03bb142013-04-25 15:19:21 +0100782
Will Deacon1b907f42014-11-20 16:51:10 +0000783menuconfig ARMV8_DEPRECATED
784 bool "Emulate deprecated/obsolete ARMv8 instructions"
785 depends on COMPAT
786 help
787 Legacy software support may require certain instructions
788 that have been deprecated or obsoleted in the architecture.
789
790 Enable this config to enable selective emulation of these
791 features.
792
793 If unsure, say Y
794
795if ARMV8_DEPRECATED
796
797config SWP_EMULATION
798 bool "Emulate SWP/SWPB instructions"
799 help
800 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
801 they are always undefined. Say Y here to enable software
802 emulation of these instructions for userspace using LDXR/STXR.
803
804 In some older versions of glibc [<=2.8] SWP is used during futex
805 trylock() operations with the assumption that the code will not
806 be preempted. This invalid assumption may be more likely to fail
807 with SWP emulation enabled, leading to deadlock of the user
808 application.
809
810 NOTE: when accessing uncached shared regions, LDXR/STXR rely
811 on an external transaction monitoring block called a global
812 monitor to maintain update atomicity. If your system does not
813 implement a global monitor, this option can cause programs that
814 perform SWP operations to uncached memory to deadlock.
815
816 If unsure, say Y
817
818config CP15_BARRIER_EMULATION
819 bool "Emulate CP15 Barrier instructions"
820 help
821 The CP15 barrier instructions - CP15ISB, CP15DSB, and
822 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
823 strongly recommended to use the ISB, DSB, and DMB
824 instructions instead.
825
826 Say Y here to enable software emulation of these
827 instructions for AArch32 userspace code. When this option is
828 enabled, CP15 barrier usage is traced which can help
829 identify software that needs updating.
830
831 If unsure, say Y
832
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +0000833config SETEND_EMULATION
834 bool "Emulate SETEND instruction"
835 help
836 The SETEND instruction alters the data-endianness of the
837 AArch32 EL0, and is deprecated in ARMv8.
838
839 Say Y here to enable software emulation of the instruction
840 for AArch32 userspace code.
841
842 Note: All the cpus on the system must have mixed endian support at EL0
843 for this feature to be enabled. If a new CPU - which doesn't support mixed
844 endian - is hotplugged in after this feature has been enabled, there could
845 be unexpected results in the applications.
846
847 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +0000848endif
849
Catalin Marinas048871b2016-07-01 18:25:31 +0100850config ARM64_SW_TTBR0_PAN
Catalin Marinas7285f412016-07-01 18:25:31 +0100851 bool "Emulate Privileged Access Never using TTBR0_EL1 switching"
Catalin Marinas048871b2016-07-01 18:25:31 +0100852 help
853 Enabling this option prevents the kernel from accessing
854 user-space memory directly by pointing TTBR0_EL1 to a reserved
855 zeroed area and reserved ASID. The user access routines
856 restore the valid TTBR0_EL1 temporarily.
857
Will Deacon0e4a0702015-07-27 15:54:13 +0100858menu "ARMv8.1 architectural features"
859
860config ARM64_HW_AFDBM
861 bool "Support for hardware updates of the Access and Dirty page flags"
862 default y
863 help
864 The ARMv8.1 architecture extensions introduce support for
865 hardware updates of the access and dirty information in page
866 table entries. When enabled in TCR_EL1 (HA and HD bits) on
867 capable processors, accesses to pages with PTE_AF cleared will
868 set this bit instead of raising an access flag fault.
869 Similarly, writes to read-only pages with the DBM bit set will
870 clear the read-only bit (AP[2]) instead of raising a
871 permission fault.
872
873 Kernels built with this configuration option enabled continue
874 to work on pre-ARMv8.1 hardware and the performance impact is
875 minimal. If unsure, say Y.
876
877config ARM64_PAN
878 bool "Enable support for Privileged Access Never (PAN)"
879 default y
880 help
881 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
882 prevents the kernel or hypervisor from accessing user-space (EL0)
883 memory directly.
884
885 Choosing this option will cause any unprotected (not using
886 copy_to_user et al) memory access to fail with a permission fault.
887
888 The feature is detected at runtime, and will remain as a 'nop'
889 instruction if the cpu does not implement the feature.
890
891config ARM64_LSE_ATOMICS
892 bool "Atomic instructions"
893 help
894 As part of the Large System Extensions, ARMv8.1 introduces new
895 atomic instructions that are designed specifically to scale in
896 very large systems.
897
898 Say Y here to make use of these instructions for the in-kernel
899 atomic routines. This incurs a small overhead on CPUs that do
900 not support these instructions and requires the kernel to be
901 built with binutils >= 2.25.
902
Marc Zyngier1f364c82014-02-19 09:33:14 +0000903config ARM64_VHE
904 bool "Enable support for Virtualization Host Extensions (VHE)"
905 default y
906 help
907 Virtualization Host Extensions (VHE) allow the kernel to run
908 directly at EL2 (instead of EL1) on processors that support
909 it. This leads to better performance for KVM, as they reduce
910 the cost of the world switch.
911
912 Selecting this option allows the VHE feature to be detected
913 at runtime, and does not affect processors that do not
914 implement this feature.
915
Will Deacon0e4a0702015-07-27 15:54:13 +0100916endmenu
917
Will Deaconf9933182016-02-26 16:30:14 +0000918menu "ARMv8.2 architectural features"
919
James Morse57f49592016-02-05 14:58:48 +0000920config ARM64_UAO
921 bool "Enable support for User Access Override (UAO)"
922 default y
923 help
924 User Access Override (UAO; part of the ARMv8.2 Extensions)
925 causes the 'unprivileged' variant of the load/store instructions to
926 be overriden to be privileged.
927
928 This option changes get_user() and friends to use the 'unprivileged'
929 variant of the load/store instructions. This ensures that user-space
930 really did have access to the supplied memory. When addr_limit is
931 set to kernel memory the UAO bit will be set, allowing privileged
932 access to kernel memory.
933
934 Choosing this option will cause copy_to_user() et al to use user-space
935 memory permissions.
936
937 The feature is detected at runtime, the kernel will use the
938 regular load/store instructions if the cpu does not implement the
939 feature.
940
Will Deaconf9933182016-02-26 16:30:14 +0000941endmenu
942
Ard Biesheuvelfd045f62015-11-24 12:37:35 +0100943config ARM64_MODULE_CMODEL_LARGE
944 bool
945
946config ARM64_MODULE_PLTS
947 bool
948 select ARM64_MODULE_CMODEL_LARGE
949 select HAVE_MOD_ARCH_SPECIFIC
950
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +0100951config RELOCATABLE
952 bool
953 help
954 This builds the kernel as a Position Independent Executable (PIE),
955 which retains all relocation metadata required to relocate the
956 kernel binary at runtime to a different virtual address than the
957 address it was linked at.
958 Since AArch64 uses the RELA relocation format, this requires a
959 relocation pass at runtime even if the kernel is loaded at the
960 same address it was linked at.
961
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100962config RANDOMIZE_BASE
963 bool "Randomize the address of the kernel image"
Catalin Marinasb9c220b2016-07-26 10:16:55 -0700964 select ARM64_MODULE_PLTS if MODULES
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100965 select RELOCATABLE
966 help
967 Randomizes the virtual address at which the kernel image is
968 loaded, as a security feature that deters exploit attempts
969 relying on knowledge of the location of kernel internals.
970
971 It is the bootloader's job to provide entropy, by passing a
972 random u64 value in /chosen/kaslr-seed at kernel entry.
973
Ard Biesheuvel2b5fe072016-01-26 14:48:29 +0100974 When booting via the UEFI stub, it will invoke the firmware's
975 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
976 to the kernel proper. In addition, it will randomise the physical
977 location of the kernel Image as well.
978
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100979 If unsure, say N.
980
981config RANDOMIZE_MODULE_REGION_FULL
982 bool "Randomize the module region independently from the core kernel"
Ard Biesheuvel8fe88a42016-10-17 16:18:39 +0100983 depends on RANDOMIZE_BASE && !DYNAMIC_FTRACE
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100984 default y
985 help
986 Randomizes the location of the module region without considering the
987 location of the core kernel. This way, it is impossible for modules
988 to leak information about the location of core kernel data structures
989 but it does imply that function calls between modules and the core
990 kernel will need to be resolved via veneers in the module PLT.
991
992 When this option is not set, the module region will be randomized over
993 a limited range that contains the [_stext, _etext] interval of the
994 core kernel, so branch relocations are always in range.
995
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100996endmenu
997
998menu "Boot options"
999
Lorenzo Pieralisi5e89c552016-01-26 11:10:38 +00001000config ARM64_ACPI_PARKING_PROTOCOL
1001 bool "Enable support for the ARM64 ACPI parking protocol"
1002 depends on ACPI
1003 help
1004 Enable support for the ARM64 ACPI parking protocol. If disabled
1005 the kernel will not allow booting through the ARM64 ACPI parking
1006 protocol even if the corresponding data is present in the ACPI
1007 MADT table.
1008
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001009config CMDLINE
1010 string "Default kernel command string"
1011 default ""
1012 help
1013 Provide a set of default command-line options at build time by
1014 entering them here. As a minimum, you should specify the the
1015 root device (e.g. root=/dev/nfs).
1016
Colin Cross74157da2014-04-02 18:02:15 -07001017choice
1018 prompt "Kernel command line type" if CMDLINE != ""
1019 default CMDLINE_FROM_BOOTLOADER
1020
1021config CMDLINE_FROM_BOOTLOADER
1022 bool "Use bootloader kernel arguments if available"
1023 help
1024 Uses the command-line options passed by the boot loader. If
1025 the boot loader doesn't provide any, the default kernel command
1026 string provided in CMDLINE will be used.
1027
1028config CMDLINE_EXTEND
1029 bool "Extend bootloader kernel arguments"
1030 help
1031 The command-line arguments provided by the boot loader will be
1032 appended to the default kernel command string.
1033
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001034config CMDLINE_FORCE
1035 bool "Always use the default kernel command string"
1036 help
1037 Always use the default kernel command string, even if the boot
1038 loader passes other arguments to the kernel.
1039 This is useful if you cannot or don't want to change the
1040 command-line options your boot loader passes to the kernel.
Colin Cross74157da2014-04-02 18:02:15 -07001041endchoice
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001042
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001043config EFI_STUB
1044 bool
1045
Mark Salterf84d0272014-04-15 21:59:30 -04001046config EFI
1047 bool "UEFI runtime support"
1048 depends on OF && !CPU_BIG_ENDIAN
1049 select LIBFDT
1050 select UCS2_STRING
1051 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +02001052 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001053 select EFI_STUB
1054 select EFI_ARMSTUB
Mark Salterf84d0272014-04-15 21:59:30 -04001055 default y
1056 help
1057 This option provides support for runtime services provided
1058 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -04001059 clock, and platform reset). A UEFI stub is also provided to
1060 allow the kernel to be booted as an EFI application. This
1061 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -04001062
Yi Lid1ae8c02014-10-04 23:46:43 +08001063config DMI
1064 bool "Enable support for SMBIOS (DMI) tables"
1065 depends on EFI
1066 default y
1067 help
1068 This enables SMBIOS/DMI feature for systems.
1069
1070 This option is only useful on systems that have UEFI firmware.
1071 However, even with this option, the resultant kernel should
1072 continue to boot on existing non-UEFI platforms.
1073
Alex Raye2d9f0a2014-03-17 13:44:01 -07001074config BUILD_ARM64_APPENDED_DTB_IMAGE
1075 bool "Build a concatenated Image.gz/dtb by default"
1076 depends on OF
1077 help
1078 Enabling this option will cause a concatenated Image.gz and list of
1079 DTBs to be built by default (instead of a standalone Image.gz.)
1080 The image will built in arch/arm64/boot/Image.gz-dtb
1081
Dmitry Shmidt4bdcc932017-03-28 13:30:18 -07001082choice
1083 prompt "Appended DTB Kernel Image name"
1084 depends on BUILD_ARM64_APPENDED_DTB_IMAGE
1085 help
1086 Enabling this option will cause a specific kernel image Image or
1087 Image.gz to be used for final image creation.
1088 The image will built in arch/arm64/boot/IMAGE-NAME-dtb
1089
1090 config IMG_GZ_DTB
1091 bool "Image.gz-dtb"
1092 config IMG_DTB
1093 bool "Image-dtb"
1094endchoice
1095
1096config BUILD_ARM64_APPENDED_KERNEL_IMAGE_NAME
1097 string
1098 depends on BUILD_ARM64_APPENDED_DTB_IMAGE
1099 default "Image.gz-dtb" if IMG_GZ_DTB
1100 default "Image-dtb" if IMG_DTB
1101
Alex Raye2d9f0a2014-03-17 13:44:01 -07001102config BUILD_ARM64_APPENDED_DTB_IMAGE_NAMES
1103 string "Default dtb names"
1104 depends on BUILD_ARM64_APPENDED_DTB_IMAGE
1105 help
1106 Space separated list of names of dtbs to append when
1107 building a concatenated Image.gz-dtb.
1108
Puja Gupta22625ce2017-03-17 13:27:09 -07001109config BUILD_ARM64_DT_OVERLAY
1110 bool "enable DT overlay compilation support"
1111 depends on OF
1112 help
1113 This option enables support for DT overlay compilation.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001114endmenu
1115
1116menu "Userspace binary formats"
1117
1118source "fs/Kconfig.binfmt"
1119
1120config COMPAT
1121 bool "Kernel support for 32-bit EL0"
Suzuki K. Poulose755e70b2015-10-19 14:19:32 +01001122 depends on ARM64_4K_PAGES || EXPERT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001123 select COMPAT_BINFMT_ELF
Catalin Marinasaf1839e2012-10-08 16:28:08 -07001124 select HAVE_UID16
Al Viro84b9e9b2012-12-25 16:29:11 -05001125 select OLD_SIGSUSPEND3
Al Viro51682032012-12-25 19:31:29 -05001126 select COMPAT_OLD_SIGACTION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001127 help
1128 This option enables support for a 32-bit EL0 running under a 64-bit
1129 kernel at EL1. AArch32-specific components such as system calls,
1130 the user helper functions, VFP support and the ptrace interface are
1131 handled appropriately by the kernel.
1132
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +01001133 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1134 that you will only be able to execute AArch32 binaries that were compiled
1135 with page size aligned segments.
Alexander Grafa8fcd8b2015-03-16 16:32:23 +00001136
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001137 If you want to execute 32-bit userspace applications, say Y.
1138
1139config SYSVIPC_COMPAT
1140 def_bool y
1141 depends on COMPAT && SYSVIPC
1142
1143endmenu
1144
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001145menu "Power management options"
1146
1147source "kernel/power/Kconfig"
1148
James Morse82869ac2016-04-27 17:47:12 +01001149config ARCH_HIBERNATION_POSSIBLE
1150 def_bool y
1151 depends on CPU_PM
1152
1153config ARCH_HIBERNATION_HEADER
1154 def_bool y
1155 depends on HIBERNATION
1156
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001157config ARCH_SUSPEND_POSSIBLE
1158 def_bool y
1159
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001160endmenu
1161
Lorenzo Pieralisi13072202013-07-17 14:54:21 +01001162menu "CPU Power Management"
1163
1164source "drivers/cpuidle/Kconfig"
1165
Rob Herring52e7e812014-02-24 11:27:57 +09001166source "drivers/cpufreq/Kconfig"
1167
1168endmenu
1169
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001170source "net/Kconfig"
1171
1172source "drivers/Kconfig"
1173
Mark Salterf84d0272014-04-15 21:59:30 -04001174source "drivers/firmware/Kconfig"
1175
Graeme Gregoryb6a02172015-03-24 14:02:53 +00001176source "drivers/acpi/Kconfig"
1177
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001178source "fs/Kconfig"
1179
Marc Zyngierc3eb5b12013-07-04 13:34:32 +01001180source "arch/arm64/kvm/Kconfig"
1181
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001182source "arch/arm64/Kconfig.debug"
1183
1184source "security/Kconfig"
1185
1186source "crypto/Kconfig"
Ard Biesheuvel2c988332014-03-06 16:23:33 +08001187if CRYPTO
1188source "arch/arm64/crypto/Kconfig"
1189endif
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001190
1191source "lib/Kconfig"