blob: 801dd60ac192278c9468733c10ccf54660a95137 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2007-8 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
22 *
23 * Authors: Dave Airlie
24 * Alex Deucher
25 */
26#include <drm/drmP.h>
27#include <drm/drm_crtc_helper.h>
Daniel Vetterb516a9e2015-12-04 09:45:43 +010028#include <drm/drm_fb_helper.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020029#include <drm/radeon_drm.h>
Ben Skeggs68adac52010-04-28 11:46:42 +100030#include <drm/drm_fixed.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031#include "radeon.h"
32#include "atom.h"
33#include "atom-bits.h"
34
Jerome Glissec93bb852009-07-13 21:04:08 +020035static void atombios_overscan_setup(struct drm_crtc *crtc,
36 struct drm_display_mode *mode,
37 struct drm_display_mode *adjusted_mode)
38{
39 struct drm_device *dev = crtc->dev;
40 struct radeon_device *rdev = dev->dev_private;
41 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
42 SET_CRTC_OVERSCAN_PS_ALLOCATION args;
43 int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_OverScan);
44 int a1, a2;
45
46 memset(&args, 0, sizeof(args));
47
Jerome Glissec93bb852009-07-13 21:04:08 +020048 args.ucCRTC = radeon_crtc->crtc_id;
49
50 switch (radeon_crtc->rmx_type) {
51 case RMX_CENTER:
Cédric Cano45894332011-02-11 19:45:37 -050052 args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
53 args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
54 args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
55 args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
Jerome Glissec93bb852009-07-13 21:04:08 +020056 break;
57 case RMX_ASPECT:
58 a1 = mode->crtc_vdisplay * adjusted_mode->crtc_hdisplay;
59 a2 = adjusted_mode->crtc_vdisplay * mode->crtc_hdisplay;
60
61 if (a1 > a2) {
Cédric Cano45894332011-02-11 19:45:37 -050062 args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
63 args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
Jerome Glissec93bb852009-07-13 21:04:08 +020064 } else if (a2 > a1) {
Alex Deucher942b0e92011-03-14 23:18:00 -040065 args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
66 args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
Jerome Glissec93bb852009-07-13 21:04:08 +020067 }
Jerome Glissec93bb852009-07-13 21:04:08 +020068 break;
69 case RMX_FULL:
70 default:
Cédric Cano45894332011-02-11 19:45:37 -050071 args.usOverscanRight = cpu_to_le16(radeon_crtc->h_border);
72 args.usOverscanLeft = cpu_to_le16(radeon_crtc->h_border);
73 args.usOverscanBottom = cpu_to_le16(radeon_crtc->v_border);
74 args.usOverscanTop = cpu_to_le16(radeon_crtc->v_border);
Jerome Glissec93bb852009-07-13 21:04:08 +020075 break;
76 }
Alex Deucher5b1714d2010-08-03 19:59:20 -040077 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Jerome Glissec93bb852009-07-13 21:04:08 +020078}
79
80static void atombios_scaler_setup(struct drm_crtc *crtc)
81{
82 struct drm_device *dev = crtc->dev;
83 struct radeon_device *rdev = dev->dev_private;
84 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
85 ENABLE_SCALER_PS_ALLOCATION args;
86 int index = GetIndexIntoMasterTable(COMMAND, EnableScaler);
Alex Deucher5df31962012-09-13 11:52:08 -040087 struct radeon_encoder *radeon_encoder =
88 to_radeon_encoder(radeon_crtc->encoder);
Jerome Glissec93bb852009-07-13 21:04:08 +020089 /* fixme - fill in enc_priv for atom dac */
90 enum radeon_tv_std tv_std = TV_STD_NTSC;
Dave Airlie4ce001a2009-08-13 16:32:14 +100091 bool is_tv = false, is_cv = false;
Jerome Glissec93bb852009-07-13 21:04:08 +020092
93 if (!ASIC_IS_AVIVO(rdev) && radeon_crtc->crtc_id)
94 return;
95
Alex Deucher5df31962012-09-13 11:52:08 -040096 if (radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT) {
97 struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
98 tv_std = tv_dac->tv_std;
99 is_tv = true;
Dave Airlie4ce001a2009-08-13 16:32:14 +1000100 }
101
Jerome Glissec93bb852009-07-13 21:04:08 +0200102 memset(&args, 0, sizeof(args));
103
104 args.ucScaler = radeon_crtc->crtc_id;
105
Dave Airlie4ce001a2009-08-13 16:32:14 +1000106 if (is_tv) {
Jerome Glissec93bb852009-07-13 21:04:08 +0200107 switch (tv_std) {
108 case TV_STD_NTSC:
109 default:
110 args.ucTVStandard = ATOM_TV_NTSC;
111 break;
112 case TV_STD_PAL:
113 args.ucTVStandard = ATOM_TV_PAL;
114 break;
115 case TV_STD_PAL_M:
116 args.ucTVStandard = ATOM_TV_PALM;
117 break;
118 case TV_STD_PAL_60:
119 args.ucTVStandard = ATOM_TV_PAL60;
120 break;
121 case TV_STD_NTSC_J:
122 args.ucTVStandard = ATOM_TV_NTSCJ;
123 break;
124 case TV_STD_SCART_PAL:
125 args.ucTVStandard = ATOM_TV_PAL; /* ??? */
126 break;
127 case TV_STD_SECAM:
128 args.ucTVStandard = ATOM_TV_SECAM;
129 break;
130 case TV_STD_PAL_CN:
131 args.ucTVStandard = ATOM_TV_PALCN;
132 break;
133 }
134 args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
Dave Airlie4ce001a2009-08-13 16:32:14 +1000135 } else if (is_cv) {
Jerome Glissec93bb852009-07-13 21:04:08 +0200136 args.ucTVStandard = ATOM_TV_CV;
137 args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
138 } else {
139 switch (radeon_crtc->rmx_type) {
140 case RMX_FULL:
141 args.ucEnable = ATOM_SCALER_EXPANSION;
142 break;
143 case RMX_CENTER:
144 args.ucEnable = ATOM_SCALER_CENTER;
145 break;
146 case RMX_ASPECT:
147 args.ucEnable = ATOM_SCALER_EXPANSION;
148 break;
149 default:
150 if (ASIC_IS_AVIVO(rdev))
151 args.ucEnable = ATOM_SCALER_DISABLE;
152 else
153 args.ucEnable = ATOM_SCALER_CENTER;
154 break;
155 }
156 }
157 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Dave Airlie4ce001a2009-08-13 16:32:14 +1000158 if ((is_tv || is_cv)
159 && rdev->family >= CHIP_RV515 && rdev->family <= CHIP_R580) {
160 atom_rv515_force_tv_scaler(rdev, radeon_crtc);
Jerome Glissec93bb852009-07-13 21:04:08 +0200161 }
162}
163
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200164static void atombios_lock_crtc(struct drm_crtc *crtc, int lock)
165{
166 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
167 struct drm_device *dev = crtc->dev;
168 struct radeon_device *rdev = dev->dev_private;
169 int index =
170 GetIndexIntoMasterTable(COMMAND, UpdateCRTC_DoubleBufferRegisters);
171 ENABLE_CRTC_PS_ALLOCATION args;
172
173 memset(&args, 0, sizeof(args));
174
175 args.ucCRTC = radeon_crtc->crtc_id;
176 args.ucEnable = lock;
177
178 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
179}
180
181static void atombios_enable_crtc(struct drm_crtc *crtc, int state)
182{
183 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
184 struct drm_device *dev = crtc->dev;
185 struct radeon_device *rdev = dev->dev_private;
186 int index = GetIndexIntoMasterTable(COMMAND, EnableCRTC);
187 ENABLE_CRTC_PS_ALLOCATION args;
188
189 memset(&args, 0, sizeof(args));
190
191 args.ucCRTC = radeon_crtc->crtc_id;
192 args.ucEnable = state;
193
194 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
195}
196
197static void atombios_enable_crtc_memreq(struct drm_crtc *crtc, int state)
198{
199 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
200 struct drm_device *dev = crtc->dev;
201 struct radeon_device *rdev = dev->dev_private;
202 int index = GetIndexIntoMasterTable(COMMAND, EnableCRTCMemReq);
203 ENABLE_CRTC_PS_ALLOCATION args;
204
205 memset(&args, 0, sizeof(args));
206
207 args.ucCRTC = radeon_crtc->crtc_id;
208 args.ucEnable = state;
209
210 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
211}
212
Alex Deucher78fe9e52014-01-28 23:49:37 -0500213static const u32 vga_control_regs[6] =
214{
215 AVIVO_D1VGA_CONTROL,
216 AVIVO_D2VGA_CONTROL,
217 EVERGREEN_D3VGA_CONTROL,
218 EVERGREEN_D4VGA_CONTROL,
219 EVERGREEN_D5VGA_CONTROL,
220 EVERGREEN_D6VGA_CONTROL,
221};
222
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200223static void atombios_blank_crtc(struct drm_crtc *crtc, int state)
224{
225 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
226 struct drm_device *dev = crtc->dev;
227 struct radeon_device *rdev = dev->dev_private;
228 int index = GetIndexIntoMasterTable(COMMAND, BlankCRTC);
229 BLANK_CRTC_PS_ALLOCATION args;
Alex Deucher78fe9e52014-01-28 23:49:37 -0500230 u32 vga_control = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200231
232 memset(&args, 0, sizeof(args));
233
Alex Deucher78fe9e52014-01-28 23:49:37 -0500234 if (ASIC_IS_DCE8(rdev)) {
235 vga_control = RREG32(vga_control_regs[radeon_crtc->crtc_id]);
236 WREG32(vga_control_regs[radeon_crtc->crtc_id], vga_control | 1);
237 }
238
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200239 args.ucCRTC = radeon_crtc->crtc_id;
240 args.ucBlanking = state;
241
242 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Alex Deucher78fe9e52014-01-28 23:49:37 -0500243
244 if (ASIC_IS_DCE8(rdev)) {
245 WREG32(vga_control_regs[radeon_crtc->crtc_id], vga_control);
246 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200247}
248
Alex Deucherfef9f912012-03-20 17:18:03 -0400249static void atombios_powergate_crtc(struct drm_crtc *crtc, int state)
250{
251 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
252 struct drm_device *dev = crtc->dev;
253 struct radeon_device *rdev = dev->dev_private;
254 int index = GetIndexIntoMasterTable(COMMAND, EnableDispPowerGating);
255 ENABLE_DISP_POWER_GATING_PARAMETERS_V2_1 args;
256
257 memset(&args, 0, sizeof(args));
258
259 args.ucDispPipeId = radeon_crtc->crtc_id;
260 args.ucEnable = state;
261
262 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
263}
264
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200265void atombios_crtc_dpms(struct drm_crtc *crtc, int mode)
266{
267 struct drm_device *dev = crtc->dev;
268 struct radeon_device *rdev = dev->dev_private;
Alex Deucher500b7582009-12-02 11:46:52 -0500269 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200270
271 switch (mode) {
272 case DRM_MODE_DPMS_ON:
Alex Deucherd7311172010-05-03 01:13:14 -0400273 radeon_crtc->enabled = true;
Alex Deucher37b43902010-02-09 12:04:43 -0500274 atombios_enable_crtc(crtc, ATOM_ENABLE);
Alex Deucher79f17c62012-03-20 17:18:02 -0400275 if (ASIC_IS_DCE3(rdev) && !ASIC_IS_DCE6(rdev))
Alex Deucher37b43902010-02-09 12:04:43 -0500276 atombios_enable_crtc_memreq(crtc, ATOM_ENABLE);
277 atombios_blank_crtc(crtc, ATOM_DISABLE);
Alex Deucher45f9a392010-03-24 13:55:51 -0400278 drm_vblank_post_modeset(dev, radeon_crtc->crtc_id);
Alex Deucher500b7582009-12-02 11:46:52 -0500279 radeon_crtc_load_lut(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200280 break;
281 case DRM_MODE_DPMS_STANDBY:
282 case DRM_MODE_DPMS_SUSPEND:
283 case DRM_MODE_DPMS_OFF:
Alex Deucher45f9a392010-03-24 13:55:51 -0400284 drm_vblank_pre_modeset(dev, radeon_crtc->crtc_id);
Alex Deuchera93f3442010-12-20 11:22:29 -0500285 if (radeon_crtc->enabled)
286 atombios_blank_crtc(crtc, ATOM_ENABLE);
Alex Deucher79f17c62012-03-20 17:18:02 -0400287 if (ASIC_IS_DCE3(rdev) && !ASIC_IS_DCE6(rdev))
Alex Deucher37b43902010-02-09 12:04:43 -0500288 atombios_enable_crtc_memreq(crtc, ATOM_DISABLE);
289 atombios_enable_crtc(crtc, ATOM_DISABLE);
Alex Deuchera48b9b42010-04-22 14:03:55 -0400290 radeon_crtc->enabled = false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200291 break;
292 }
Alex Deucher3640da22014-05-30 12:40:15 -0400293 /* adjust pm to dpms */
294 radeon_pm_compute_clocks(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200295}
296
297static void
298atombios_set_crtc_dtd_timing(struct drm_crtc *crtc,
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400299 struct drm_display_mode *mode)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200300{
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400301 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200302 struct drm_device *dev = crtc->dev;
303 struct radeon_device *rdev = dev->dev_private;
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400304 SET_CRTC_USING_DTD_TIMING_PARAMETERS args;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200305 int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_UsingDTDTiming);
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400306 u16 misc = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200307
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400308 memset(&args, 0, sizeof(args));
Alex Deucher5b1714d2010-08-03 19:59:20 -0400309 args.usH_Size = cpu_to_le16(mode->crtc_hdisplay - (radeon_crtc->h_border * 2));
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400310 args.usH_Blanking_Time =
Alex Deucher5b1714d2010-08-03 19:59:20 -0400311 cpu_to_le16(mode->crtc_hblank_end - mode->crtc_hdisplay + (radeon_crtc->h_border * 2));
312 args.usV_Size = cpu_to_le16(mode->crtc_vdisplay - (radeon_crtc->v_border * 2));
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400313 args.usV_Blanking_Time =
Alex Deucher5b1714d2010-08-03 19:59:20 -0400314 cpu_to_le16(mode->crtc_vblank_end - mode->crtc_vdisplay + (radeon_crtc->v_border * 2));
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400315 args.usH_SyncOffset =
Alex Deucher5b1714d2010-08-03 19:59:20 -0400316 cpu_to_le16(mode->crtc_hsync_start - mode->crtc_hdisplay + radeon_crtc->h_border);
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400317 args.usH_SyncWidth =
318 cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
319 args.usV_SyncOffset =
Alex Deucher5b1714d2010-08-03 19:59:20 -0400320 cpu_to_le16(mode->crtc_vsync_start - mode->crtc_vdisplay + radeon_crtc->v_border);
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400321 args.usV_SyncWidth =
322 cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
Alex Deucher5b1714d2010-08-03 19:59:20 -0400323 args.ucH_Border = radeon_crtc->h_border;
324 args.ucV_Border = radeon_crtc->v_border;
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400325
326 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
327 misc |= ATOM_VSYNC_POLARITY;
328 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
329 misc |= ATOM_HSYNC_POLARITY;
330 if (mode->flags & DRM_MODE_FLAG_CSYNC)
331 misc |= ATOM_COMPOSITESYNC;
332 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
333 misc |= ATOM_INTERLACE;
Alex Deucherfd99a092015-02-24 11:29:21 -0500334 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400335 misc |= ATOM_DOUBLE_CLOCK_MODE;
Alex Deucherfd99a092015-02-24 11:29:21 -0500336 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
337 misc |= ATOM_H_REPLICATIONBY2 | ATOM_V_REPLICATIONBY2;
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400338
339 args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
340 args.ucCRTC = radeon_crtc->crtc_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200341
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400342 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200343}
344
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400345static void atombios_crtc_set_timing(struct drm_crtc *crtc,
346 struct drm_display_mode *mode)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200347{
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400348 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200349 struct drm_device *dev = crtc->dev;
350 struct radeon_device *rdev = dev->dev_private;
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400351 SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION args;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200352 int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_Timing);
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400353 u16 misc = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200354
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400355 memset(&args, 0, sizeof(args));
356 args.usH_Total = cpu_to_le16(mode->crtc_htotal);
357 args.usH_Disp = cpu_to_le16(mode->crtc_hdisplay);
358 args.usH_SyncStart = cpu_to_le16(mode->crtc_hsync_start);
359 args.usH_SyncWidth =
360 cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
361 args.usV_Total = cpu_to_le16(mode->crtc_vtotal);
362 args.usV_Disp = cpu_to_le16(mode->crtc_vdisplay);
363 args.usV_SyncStart = cpu_to_le16(mode->crtc_vsync_start);
364 args.usV_SyncWidth =
365 cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
366
Alex Deucher54bfe492010-09-03 15:52:53 -0400367 args.ucOverscanRight = radeon_crtc->h_border;
368 args.ucOverscanLeft = radeon_crtc->h_border;
369 args.ucOverscanBottom = radeon_crtc->v_border;
370 args.ucOverscanTop = radeon_crtc->v_border;
371
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400372 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
373 misc |= ATOM_VSYNC_POLARITY;
374 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
375 misc |= ATOM_HSYNC_POLARITY;
376 if (mode->flags & DRM_MODE_FLAG_CSYNC)
377 misc |= ATOM_COMPOSITESYNC;
378 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
379 misc |= ATOM_INTERLACE;
Alex Deucherfd99a092015-02-24 11:29:21 -0500380 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400381 misc |= ATOM_DOUBLE_CLOCK_MODE;
Alex Deucherfd99a092015-02-24 11:29:21 -0500382 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
383 misc |= ATOM_H_REPLICATIONBY2 | ATOM_V_REPLICATIONBY2;
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400384
385 args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
386 args.ucCRTC = radeon_crtc->crtc_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200387
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400388 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200389}
390
Alex Deucher3fa47d92012-01-20 14:56:39 -0500391static void atombios_disable_ss(struct radeon_device *rdev, int pll_id)
Alex Deucherb7922102010-03-06 10:57:30 -0500392{
Alex Deucherb7922102010-03-06 10:57:30 -0500393 u32 ss_cntl;
394
395 if (ASIC_IS_DCE4(rdev)) {
Alex Deucher3fa47d92012-01-20 14:56:39 -0500396 switch (pll_id) {
Alex Deucherb7922102010-03-06 10:57:30 -0500397 case ATOM_PPLL1:
398 ss_cntl = RREG32(EVERGREEN_P1PLL_SS_CNTL);
399 ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
400 WREG32(EVERGREEN_P1PLL_SS_CNTL, ss_cntl);
401 break;
402 case ATOM_PPLL2:
403 ss_cntl = RREG32(EVERGREEN_P2PLL_SS_CNTL);
404 ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
405 WREG32(EVERGREEN_P2PLL_SS_CNTL, ss_cntl);
406 break;
407 case ATOM_DCPLL:
408 case ATOM_PPLL_INVALID:
409 return;
410 }
411 } else if (ASIC_IS_AVIVO(rdev)) {
Alex Deucher3fa47d92012-01-20 14:56:39 -0500412 switch (pll_id) {
Alex Deucherb7922102010-03-06 10:57:30 -0500413 case ATOM_PPLL1:
414 ss_cntl = RREG32(AVIVO_P1PLL_INT_SS_CNTL);
415 ss_cntl &= ~1;
416 WREG32(AVIVO_P1PLL_INT_SS_CNTL, ss_cntl);
417 break;
418 case ATOM_PPLL2:
419 ss_cntl = RREG32(AVIVO_P2PLL_INT_SS_CNTL);
420 ss_cntl &= ~1;
421 WREG32(AVIVO_P2PLL_INT_SS_CNTL, ss_cntl);
422 break;
423 case ATOM_DCPLL:
424 case ATOM_PPLL_INVALID:
425 return;
426 }
427 }
428}
429
430
Alex Deucher26b9fc32010-02-01 16:39:11 -0500431union atom_enable_ss {
Alex Deucherba032a52010-10-04 17:13:01 -0400432 ENABLE_LVDS_SS_PARAMETERS lvds_ss;
433 ENABLE_LVDS_SS_PARAMETERS_V2 lvds_ss_2;
Alex Deucher26b9fc32010-02-01 16:39:11 -0500434 ENABLE_SPREAD_SPECTRUM_ON_PPLL_PS_ALLOCATION v1;
Alex Deucherba032a52010-10-04 17:13:01 -0400435 ENABLE_SPREAD_SPECTRUM_ON_PPLL_V2 v2;
Alex Deuchera572eaa2011-01-06 21:19:16 -0500436 ENABLE_SPREAD_SPECTRUM_ON_PPLL_V3 v3;
Alex Deucher26b9fc32010-02-01 16:39:11 -0500437};
438
Alex Deucher3fa47d92012-01-20 14:56:39 -0500439static void atombios_crtc_program_ss(struct radeon_device *rdev,
Alex Deucherba032a52010-10-04 17:13:01 -0400440 int enable,
441 int pll_id,
Jerome Glisse5efcc762012-08-17 14:40:04 -0400442 int crtc_id,
Alex Deucherba032a52010-10-04 17:13:01 -0400443 struct radeon_atom_ss *ss)
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400444{
Jerome Glisse5efcc762012-08-17 14:40:04 -0400445 unsigned i;
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400446 int index = GetIndexIntoMasterTable(COMMAND, EnableSpreadSpectrumOnPPLL);
Alex Deucher26b9fc32010-02-01 16:39:11 -0500447 union atom_enable_ss args;
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400448
Alex Deucherc4756ba2014-01-15 13:59:47 -0500449 if (enable) {
450 /* Don't mess with SS if percentage is 0 or external ss.
451 * SS is already disabled previously, and disabling it
452 * again can cause display problems if the pll is already
453 * programmed.
454 */
455 if (ss->percentage == 0)
456 return;
457 if (ss->type & ATOM_EXTERNAL_SS_MASK)
458 return;
459 } else {
Alex Deucher53176702012-08-21 18:52:56 -0400460 for (i = 0; i < rdev->num_crtc; i++) {
Jerome Glisse5efcc762012-08-17 14:40:04 -0400461 if (rdev->mode_info.crtcs[i] &&
462 rdev->mode_info.crtcs[i]->enabled &&
463 i != crtc_id &&
464 pll_id == rdev->mode_info.crtcs[i]->pll_id) {
465 /* one other crtc is using this pll don't turn
466 * off spread spectrum as it might turn off
467 * display on active crtc
468 */
469 return;
470 }
471 }
472 }
473
Alex Deucher26b9fc32010-02-01 16:39:11 -0500474 memset(&args, 0, sizeof(args));
Alex Deucherba032a52010-10-04 17:13:01 -0400475
Alex Deuchera572eaa2011-01-06 21:19:16 -0500476 if (ASIC_IS_DCE5(rdev)) {
Cédric Cano45894332011-02-11 19:45:37 -0500477 args.v3.usSpreadSpectrumAmountFrac = cpu_to_le16(0);
Alex Deucher8e8e5232011-05-20 04:34:16 -0400478 args.v3.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
Alex Deuchera572eaa2011-01-06 21:19:16 -0500479 switch (pll_id) {
480 case ATOM_PPLL1:
481 args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P1PLL;
Alex Deuchera572eaa2011-01-06 21:19:16 -0500482 break;
483 case ATOM_PPLL2:
484 args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P2PLL;
Alex Deuchera572eaa2011-01-06 21:19:16 -0500485 break;
486 case ATOM_DCPLL:
487 args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_DCPLL;
Alex Deuchera572eaa2011-01-06 21:19:16 -0500488 break;
489 case ATOM_PPLL_INVALID:
490 return;
491 }
Alex Deucherf312f092012-07-17 14:02:44 -0400492 args.v3.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
493 args.v3.usSpreadSpectrumStep = cpu_to_le16(ss->step);
Alex Deucherd0ae3e82011-05-23 14:06:20 -0400494 args.v3.ucEnable = enable;
Alex Deuchera572eaa2011-01-06 21:19:16 -0500495 } else if (ASIC_IS_DCE4(rdev)) {
Alex Deucherba032a52010-10-04 17:13:01 -0400496 args.v2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
Alex Deucher8e8e5232011-05-20 04:34:16 -0400497 args.v2.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
Alex Deucherba032a52010-10-04 17:13:01 -0400498 switch (pll_id) {
499 case ATOM_PPLL1:
500 args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P1PLL;
Alex Deucherba032a52010-10-04 17:13:01 -0400501 break;
502 case ATOM_PPLL2:
503 args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P2PLL;
Alex Deucherba032a52010-10-04 17:13:01 -0400504 break;
505 case ATOM_DCPLL:
506 args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_DCPLL;
Alex Deucherba032a52010-10-04 17:13:01 -0400507 break;
508 case ATOM_PPLL_INVALID:
509 return;
510 }
Alex Deucherf312f092012-07-17 14:02:44 -0400511 args.v2.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
512 args.v2.usSpreadSpectrumStep = cpu_to_le16(ss->step);
Alex Deucherba032a52010-10-04 17:13:01 -0400513 args.v2.ucEnable = enable;
514 } else if (ASIC_IS_DCE3(rdev)) {
515 args.v1.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
Alex Deucher8e8e5232011-05-20 04:34:16 -0400516 args.v1.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
Alex Deucherba032a52010-10-04 17:13:01 -0400517 args.v1.ucSpreadSpectrumStep = ss->step;
518 args.v1.ucSpreadSpectrumDelay = ss->delay;
519 args.v1.ucSpreadSpectrumRange = ss->range;
520 args.v1.ucPpll = pll_id;
521 args.v1.ucEnable = enable;
522 } else if (ASIC_IS_AVIVO(rdev)) {
Alex Deucher8e8e5232011-05-20 04:34:16 -0400523 if ((enable == ATOM_DISABLE) || (ss->percentage == 0) ||
524 (ss->type & ATOM_EXTERNAL_SS_MASK)) {
Alex Deucher3fa47d92012-01-20 14:56:39 -0500525 atombios_disable_ss(rdev, pll_id);
Alex Deucherba032a52010-10-04 17:13:01 -0400526 return;
527 }
528 args.lvds_ss_2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
Alex Deucher8e8e5232011-05-20 04:34:16 -0400529 args.lvds_ss_2.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
Alex Deucherba032a52010-10-04 17:13:01 -0400530 args.lvds_ss_2.ucSpreadSpectrumStep = ss->step;
531 args.lvds_ss_2.ucSpreadSpectrumDelay = ss->delay;
532 args.lvds_ss_2.ucSpreadSpectrumRange = ss->range;
533 args.lvds_ss_2.ucEnable = enable;
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400534 } else {
Alex Deucherc4756ba2014-01-15 13:59:47 -0500535 if (enable == ATOM_DISABLE) {
Alex Deucher3fa47d92012-01-20 14:56:39 -0500536 atombios_disable_ss(rdev, pll_id);
Alex Deucherba032a52010-10-04 17:13:01 -0400537 return;
538 }
539 args.lvds_ss.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
Alex Deucher8e8e5232011-05-20 04:34:16 -0400540 args.lvds_ss.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
Alex Deucherba032a52010-10-04 17:13:01 -0400541 args.lvds_ss.ucSpreadSpectrumStepSize_Delay = (ss->step & 3) << 2;
542 args.lvds_ss.ucSpreadSpectrumStepSize_Delay |= (ss->delay & 7) << 4;
543 args.lvds_ss.ucEnable = enable;
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400544 }
Alex Deucher26b9fc32010-02-01 16:39:11 -0500545 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400546}
547
Alex Deucher4eaeca32010-01-19 17:32:27 -0500548union adjust_pixel_clock {
549 ADJUST_DISPLAY_PLL_PS_ALLOCATION v1;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500550 ADJUST_DISPLAY_PLL_PS_ALLOCATION_V3 v3;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500551};
552
553static u32 atombios_adjust_pll(struct drm_crtc *crtc,
Alex Deucher19eca432012-09-13 10:56:16 -0400554 struct drm_display_mode *mode)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200555{
Alex Deucher19eca432012-09-13 10:56:16 -0400556 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200557 struct drm_device *dev = crtc->dev;
558 struct radeon_device *rdev = dev->dev_private;
Alex Deucher5df31962012-09-13 11:52:08 -0400559 struct drm_encoder *encoder = radeon_crtc->encoder;
560 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
561 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
Alex Deucher4eaeca32010-01-19 17:32:27 -0500562 u32 adjusted_clock = mode->clock;
Alex Deucher5df31962012-09-13 11:52:08 -0400563 int encoder_mode = atombios_get_encoder_mode(encoder);
Alex Deucherfbee67a2010-08-16 12:44:47 -0400564 u32 dp_clock = mode->clock;
Alex Deucherf71d9eb2014-04-21 22:09:19 -0400565 u32 clock = mode->clock;
Alex Deucher7d5a33b2014-02-03 15:53:25 -0500566 int bpc = radeon_crtc->bpc;
Alex Deucher5df31962012-09-13 11:52:08 -0400567 bool is_duallink = radeon_dig_monitor_is_duallink(encoder, mode->clock);
Alex Deucherfc103322010-01-19 17:16:10 -0500568
Alex Deucher4eaeca32010-01-19 17:32:27 -0500569 /* reset the pll flags */
Alex Deucher19eca432012-09-13 10:56:16 -0400570 radeon_crtc->pll_flags = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200571
572 if (ASIC_IS_AVIVO(rdev)) {
Alex Deuchereb1300b2009-07-13 11:09:56 -0400573 if ((rdev->family == CHIP_RS600) ||
574 (rdev->family == CHIP_RS690) ||
575 (rdev->family == CHIP_RS740))
Alex Deucher19eca432012-09-13 10:56:16 -0400576 radeon_crtc->pll_flags |= (/*RADEON_PLL_USE_FRAC_FB_DIV |*/
577 RADEON_PLL_PREFER_CLOSEST_LOWER);
Dave Airlie5480f722010-10-19 10:36:47 +1000578
579 if (ASIC_IS_DCE32(rdev) && mode->clock > 200000) /* range limits??? */
Alex Deucher19eca432012-09-13 10:56:16 -0400580 radeon_crtc->pll_flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
Dave Airlie5480f722010-10-19 10:36:47 +1000581 else
Alex Deucher19eca432012-09-13 10:56:16 -0400582 radeon_crtc->pll_flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
Alex Deucher9bb09fa2011-04-07 10:31:25 -0400583
Alex Deucher5785e532011-04-19 15:24:59 -0400584 if (rdev->family < CHIP_RV770)
Alex Deucher19eca432012-09-13 10:56:16 -0400585 radeon_crtc->pll_flags |= RADEON_PLL_PREFER_MINM_OVER_MAXP;
Alex Deucher37d41742012-04-19 10:48:38 -0400586 /* use frac fb div on APUs */
Alex Deucherc7d2f222012-12-18 22:11:51 -0500587 if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev) || ASIC_IS_DCE8(rdev))
Alex Deucher19eca432012-09-13 10:56:16 -0400588 radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
Alex Deucher41167822013-04-01 16:06:25 -0400589 /* use frac fb div on RS780/RS880 */
590 if ((rdev->family == CHIP_RS780) || (rdev->family == CHIP_RS880))
591 radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
Alex Deuchera02dc742012-11-13 18:03:41 -0500592 if (ASIC_IS_DCE32(rdev) && mode->clock > 165000)
593 radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
Dave Airlie5480f722010-10-19 10:36:47 +1000594 } else {
Alex Deucher19eca432012-09-13 10:56:16 -0400595 radeon_crtc->pll_flags |= RADEON_PLL_LEGACY;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200596
Dave Airlie5480f722010-10-19 10:36:47 +1000597 if (mode->clock > 200000) /* range limits??? */
Alex Deucher19eca432012-09-13 10:56:16 -0400598 radeon_crtc->pll_flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
Dave Airlie5480f722010-10-19 10:36:47 +1000599 else
Alex Deucher19eca432012-09-13 10:56:16 -0400600 radeon_crtc->pll_flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
Dave Airlie5480f722010-10-19 10:36:47 +1000601 }
602
Alex Deucher5df31962012-09-13 11:52:08 -0400603 if ((radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) ||
604 (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE)) {
605 if (connector) {
606 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
607 struct radeon_connector_atom_dig *dig_connector =
608 radeon_connector->con_priv;
Alex Deucherfbee67a2010-08-16 12:44:47 -0400609
Alex Deucher5df31962012-09-13 11:52:08 -0400610 dp_clock = dig_connector->dp_clock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200611 }
612 }
613
Dave Airlie9843ead2015-02-24 09:24:04 +1000614 if (radeon_encoder->is_mst_encoder) {
615 struct radeon_encoder_mst *mst_enc = radeon_encoder->enc_priv;
616 struct radeon_connector_atom_dig *dig_connector = mst_enc->connector->con_priv;
617
618 dp_clock = dig_connector->dp_clock;
619 }
620
Alex Deucher5df31962012-09-13 11:52:08 -0400621 /* use recommended ref_div for ss */
622 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
623 if (radeon_crtc->ss_enabled) {
624 if (radeon_crtc->ss.refdiv) {
625 radeon_crtc->pll_flags |= RADEON_PLL_USE_REF_DIV;
626 radeon_crtc->pll_reference_div = radeon_crtc->ss.refdiv;
627 if (ASIC_IS_AVIVO(rdev))
628 radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
629 }
630 }
631 }
632
633 if (ASIC_IS_AVIVO(rdev)) {
634 /* DVO wants 2x pixel clock if the DVO chip is in 12 bit mode */
635 if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1)
636 adjusted_clock = mode->clock * 2;
637 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
638 radeon_crtc->pll_flags |= RADEON_PLL_PREFER_CLOSEST_LOWER;
639 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
640 radeon_crtc->pll_flags |= RADEON_PLL_IS_LCD;
641 } else {
642 if (encoder->encoder_type != DRM_MODE_ENCODER_DAC)
643 radeon_crtc->pll_flags |= RADEON_PLL_NO_ODD_POST_DIV;
644 if (encoder->encoder_type == DRM_MODE_ENCODER_LVDS)
645 radeon_crtc->pll_flags |= RADEON_PLL_USE_REF_DIV;
646 }
647
Alex Deucherf71d9eb2014-04-21 22:09:19 -0400648 /* adjust pll for deep color modes */
649 if (encoder_mode == ATOM_ENCODER_MODE_HDMI) {
650 switch (bpc) {
651 case 8:
652 default:
653 break;
654 case 10:
655 clock = (clock * 5) / 4;
656 break;
657 case 12:
658 clock = (clock * 3) / 2;
659 break;
660 case 16:
661 clock = clock * 2;
662 break;
663 }
664 }
665
Alex Deucher2606c882009-10-08 13:36:21 -0400666 /* DCE3+ has an AdjustDisplayPll that will adjust the pixel clock
667 * accordingly based on the encoder/transmitter to work around
668 * special hw requirements.
669 */
670 if (ASIC_IS_DCE3(rdev)) {
Alex Deucher4eaeca32010-01-19 17:32:27 -0500671 union adjust_pixel_clock args;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500672 u8 frev, crev;
673 int index;
Alex Deucher2606c882009-10-08 13:36:21 -0400674
Alex Deucher2606c882009-10-08 13:36:21 -0400675 index = GetIndexIntoMasterTable(COMMAND, AdjustDisplayPll);
Alex Deuchera084e6e2010-03-18 01:04:01 -0400676 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
677 &crev))
678 return adjusted_clock;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500679
680 memset(&args, 0, sizeof(args));
681
682 switch (frev) {
683 case 1:
684 switch (crev) {
685 case 1:
686 case 2:
Alex Deucherf71d9eb2014-04-21 22:09:19 -0400687 args.v1.usPixelClock = cpu_to_le16(clock / 10);
Alex Deucher4eaeca32010-01-19 17:32:27 -0500688 args.v1.ucTransmitterID = radeon_encoder->encoder_id;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500689 args.v1.ucEncodeMode = encoder_mode;
Alex Deucher19eca432012-09-13 10:56:16 -0400690 if (radeon_crtc->ss_enabled && radeon_crtc->ss.percentage)
Alex Deucherfbee67a2010-08-16 12:44:47 -0400691 args.v1.ucConfig |=
692 ADJUST_DISPLAY_CONFIG_SS_ENABLE;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500693
694 atom_execute_table(rdev->mode_info.atom_context,
695 index, (uint32_t *)&args);
696 adjusted_clock = le16_to_cpu(args.v1.usPixelClock) * 10;
697 break;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500698 case 3:
Alex Deucherf71d9eb2014-04-21 22:09:19 -0400699 args.v3.sInput.usPixelClock = cpu_to_le16(clock / 10);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500700 args.v3.sInput.ucTransmitterID = radeon_encoder->encoder_id;
701 args.v3.sInput.ucEncodeMode = encoder_mode;
702 args.v3.sInput.ucDispPllConfig = 0;
Alex Deucher19eca432012-09-13 10:56:16 -0400703 if (radeon_crtc->ss_enabled && radeon_crtc->ss.percentage)
Alex Deucherb526ce22011-01-20 23:35:58 +0000704 args.v3.sInput.ucDispPllConfig |=
705 DISPPLL_CONFIG_SS_ENABLE;
Alex Deucher996d5c52011-10-26 15:59:50 -0400706 if (ENCODER_MODE_IS_DP(encoder_mode)) {
Alex Deucherb4f15f82011-10-25 11:34:51 -0400707 args.v3.sInput.ucDispPllConfig |=
708 DISPPLL_CONFIG_COHERENT_MODE;
709 /* 16200 or 27000 */
710 args.v3.sInput.usPixelClock = cpu_to_le16(dp_clock / 10);
711 } else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500712 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
Alex Deucherb4f15f82011-10-25 11:34:51 -0400713 if (dig->coherent_mode)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500714 args.v3.sInput.ucDispPllConfig |=
715 DISPPLL_CONFIG_COHERENT_MODE;
Alex Deucher9aa59992012-01-20 15:03:30 -0500716 if (is_duallink)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500717 args.v3.sInput.ucDispPllConfig |=
Alex Deucherb4f15f82011-10-25 11:34:51 -0400718 DISPPLL_CONFIG_DUAL_LINK;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500719 }
Alex Deucher1d33e1f2011-10-31 08:58:47 -0400720 if (radeon_encoder_get_dp_bridge_encoder_id(encoder) !=
721 ENCODER_OBJECT_ID_NONE)
722 args.v3.sInput.ucExtTransmitterID =
723 radeon_encoder_get_dp_bridge_encoder_id(encoder);
724 else
Alex Deuchercc9f67a2011-06-16 10:06:16 -0400725 args.v3.sInput.ucExtTransmitterID = 0;
726
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500727 atom_execute_table(rdev->mode_info.atom_context,
728 index, (uint32_t *)&args);
729 adjusted_clock = le32_to_cpu(args.v3.sOutput.ulDispPllFreq) * 10;
730 if (args.v3.sOutput.ucRefDiv) {
Alex Deucher19eca432012-09-13 10:56:16 -0400731 radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
732 radeon_crtc->pll_flags |= RADEON_PLL_USE_REF_DIV;
733 radeon_crtc->pll_reference_div = args.v3.sOutput.ucRefDiv;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500734 }
735 if (args.v3.sOutput.ucPostDiv) {
Alex Deucher19eca432012-09-13 10:56:16 -0400736 radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
737 radeon_crtc->pll_flags |= RADEON_PLL_USE_POST_DIV;
738 radeon_crtc->pll_post_div = args.v3.sOutput.ucPostDiv;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500739 }
740 break;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500741 default:
742 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
743 return adjusted_clock;
744 }
745 break;
746 default:
747 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
748 return adjusted_clock;
749 }
Alex Deucherd56ef9c2009-10-27 12:11:09 -0400750 }
Alex Deucher4eaeca32010-01-19 17:32:27 -0500751 return adjusted_clock;
752}
753
754union set_pixel_clock {
755 SET_PIXEL_CLOCK_PS_ALLOCATION base;
756 PIXEL_CLOCK_PARAMETERS v1;
757 PIXEL_CLOCK_PARAMETERS_V2 v2;
758 PIXEL_CLOCK_PARAMETERS_V3 v3;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500759 PIXEL_CLOCK_PARAMETERS_V5 v5;
Alex Deucherf82b3dd2011-01-06 21:19:15 -0500760 PIXEL_CLOCK_PARAMETERS_V6 v6;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500761};
762
Alex Deucherf82b3dd2011-01-06 21:19:15 -0500763/* on DCE5, make sure the voltage is high enough to support the
764 * required disp clk.
765 */
Alex Deucherf3f1f032012-03-20 17:18:04 -0400766static void atombios_crtc_set_disp_eng_pll(struct radeon_device *rdev,
Alex Deucherf82b3dd2011-01-06 21:19:15 -0500767 u32 dispclk)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500768{
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500769 u8 frev, crev;
770 int index;
771 union set_pixel_clock args;
772
773 memset(&args, 0, sizeof(args));
774
775 index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
Alex Deuchera084e6e2010-03-18 01:04:01 -0400776 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
777 &crev))
778 return;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500779
780 switch (frev) {
781 case 1:
782 switch (crev) {
783 case 5:
784 /* if the default dcpll clock is specified,
785 * SetPixelClock provides the dividers
786 */
787 args.v5.ucCRTC = ATOM_CRTC_INVALID;
Cédric Cano45894332011-02-11 19:45:37 -0500788 args.v5.usPixelClock = cpu_to_le16(dispclk);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500789 args.v5.ucPpll = ATOM_DCPLL;
790 break;
Alex Deucherf82b3dd2011-01-06 21:19:15 -0500791 case 6:
792 /* if the default dcpll clock is specified,
793 * SetPixelClock provides the dividers
794 */
Alex Deucher265aa6c2011-02-14 16:16:22 -0500795 args.v6.ulDispEngClkFreq = cpu_to_le32(dispclk);
Alex Deucher8542c122012-07-13 11:04:37 -0400796 if (ASIC_IS_DCE61(rdev) || ASIC_IS_DCE8(rdev))
Alex Deucher729b95e2012-03-20 17:18:31 -0400797 args.v6.ucPpll = ATOM_EXT_PLL1;
798 else if (ASIC_IS_DCE6(rdev))
Alex Deucherf3f1f032012-03-20 17:18:04 -0400799 args.v6.ucPpll = ATOM_PPLL0;
800 else
801 args.v6.ucPpll = ATOM_DCPLL;
Alex Deucherf82b3dd2011-01-06 21:19:15 -0500802 break;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500803 default:
804 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
805 return;
806 }
807 break;
808 default:
809 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
810 return;
811 }
812 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
813}
814
Alex Deucher37f90032010-06-11 17:58:38 -0400815static void atombios_crtc_program_pll(struct drm_crtc *crtc,
Benjamin Herrenschmidtf1bece72011-07-13 16:28:15 +1000816 u32 crtc_id,
Alex Deucher37f90032010-06-11 17:58:38 -0400817 int pll_id,
818 u32 encoder_mode,
819 u32 encoder_id,
820 u32 clock,
821 u32 ref_div,
822 u32 fb_div,
823 u32 frac_fb_div,
Alex Deucherdf271be2011-05-20 04:34:15 -0400824 u32 post_div,
Alex Deucher8e8e5232011-05-20 04:34:16 -0400825 int bpc,
826 bool ss_enabled,
827 struct radeon_atom_ss *ss)
Alex Deucher37f90032010-06-11 17:58:38 -0400828{
829 struct drm_device *dev = crtc->dev;
830 struct radeon_device *rdev = dev->dev_private;
831 u8 frev, crev;
832 int index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
833 union set_pixel_clock args;
834
835 memset(&args, 0, sizeof(args));
836
837 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
838 &crev))
839 return;
840
841 switch (frev) {
842 case 1:
843 switch (crev) {
844 case 1:
845 if (clock == ATOM_DISABLE)
846 return;
847 args.v1.usPixelClock = cpu_to_le16(clock / 10);
848 args.v1.usRefDiv = cpu_to_le16(ref_div);
849 args.v1.usFbDiv = cpu_to_le16(fb_div);
850 args.v1.ucFracFbDiv = frac_fb_div;
851 args.v1.ucPostDiv = post_div;
852 args.v1.ucPpll = pll_id;
853 args.v1.ucCRTC = crtc_id;
854 args.v1.ucRefDivSrc = 1;
855 break;
856 case 2:
857 args.v2.usPixelClock = cpu_to_le16(clock / 10);
858 args.v2.usRefDiv = cpu_to_le16(ref_div);
859 args.v2.usFbDiv = cpu_to_le16(fb_div);
860 args.v2.ucFracFbDiv = frac_fb_div;
861 args.v2.ucPostDiv = post_div;
862 args.v2.ucPpll = pll_id;
863 args.v2.ucCRTC = crtc_id;
864 args.v2.ucRefDivSrc = 1;
865 break;
866 case 3:
867 args.v3.usPixelClock = cpu_to_le16(clock / 10);
868 args.v3.usRefDiv = cpu_to_le16(ref_div);
869 args.v3.usFbDiv = cpu_to_le16(fb_div);
870 args.v3.ucFracFbDiv = frac_fb_div;
871 args.v3.ucPostDiv = post_div;
872 args.v3.ucPpll = pll_id;
Alex Deuchere7295862012-09-12 17:58:07 -0400873 if (crtc_id == ATOM_CRTC2)
874 args.v3.ucMiscInfo = PIXEL_CLOCK_MISC_CRTC_SEL_CRTC2;
875 else
876 args.v3.ucMiscInfo = PIXEL_CLOCK_MISC_CRTC_SEL_CRTC1;
Alex Deucher6f15c502011-05-20 12:36:12 -0400877 if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
878 args.v3.ucMiscInfo |= PIXEL_CLOCK_MISC_REF_DIV_SRC;
Alex Deucher37f90032010-06-11 17:58:38 -0400879 args.v3.ucTransmitterId = encoder_id;
880 args.v3.ucEncoderMode = encoder_mode;
881 break;
882 case 5:
883 args.v5.ucCRTC = crtc_id;
884 args.v5.usPixelClock = cpu_to_le16(clock / 10);
885 args.v5.ucRefDiv = ref_div;
886 args.v5.usFbDiv = cpu_to_le16(fb_div);
887 args.v5.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
888 args.v5.ucPostDiv = post_div;
889 args.v5.ucMiscInfo = 0; /* HDMI depth, etc. */
Alex Deucher8e8e5232011-05-20 04:34:16 -0400890 if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
891 args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_REF_DIV_SRC;
Alex Deucher7d5ab302014-04-21 21:45:09 -0400892 if (encoder_mode == ATOM_ENCODER_MODE_HDMI) {
893 switch (bpc) {
894 case 8:
895 default:
896 args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_24BPP;
897 break;
898 case 10:
Alex Deucherf71d9eb2014-04-21 22:09:19 -0400899 /* yes this is correct, the atom define is wrong */
900 args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_32BPP;
901 break;
902 case 12:
903 /* yes this is correct, the atom define is wrong */
Alex Deucher7d5ab302014-04-21 21:45:09 -0400904 args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_30BPP;
905 break;
906 }
Alex Deucherdf271be2011-05-20 04:34:15 -0400907 }
Alex Deucher37f90032010-06-11 17:58:38 -0400908 args.v5.ucTransmitterID = encoder_id;
909 args.v5.ucEncoderMode = encoder_mode;
910 args.v5.ucPpll = pll_id;
911 break;
Alex Deucherf82b3dd2011-01-06 21:19:15 -0500912 case 6:
Benjamin Herrenschmidtf1bece72011-07-13 16:28:15 +1000913 args.v6.ulDispEngClkFreq = cpu_to_le32(crtc_id << 24 | clock / 10);
Alex Deucherf82b3dd2011-01-06 21:19:15 -0500914 args.v6.ucRefDiv = ref_div;
915 args.v6.usFbDiv = cpu_to_le16(fb_div);
916 args.v6.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
917 args.v6.ucPostDiv = post_div;
918 args.v6.ucMiscInfo = 0; /* HDMI depth, etc. */
Alex Deucher8e8e5232011-05-20 04:34:16 -0400919 if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
920 args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_REF_DIV_SRC;
Alex Deucher7d5ab302014-04-21 21:45:09 -0400921 if (encoder_mode == ATOM_ENCODER_MODE_HDMI) {
922 switch (bpc) {
923 case 8:
924 default:
925 args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_24BPP;
926 break;
927 case 10:
Alex Deucherf71d9eb2014-04-21 22:09:19 -0400928 args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_30BPP_V6;
Alex Deucher7d5ab302014-04-21 21:45:09 -0400929 break;
930 case 12:
Alex Deucherf71d9eb2014-04-21 22:09:19 -0400931 args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_36BPP_V6;
Alex Deucher7d5ab302014-04-21 21:45:09 -0400932 break;
933 case 16:
934 args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_48BPP;
935 break;
936 }
Alex Deucherdf271be2011-05-20 04:34:15 -0400937 }
Alex Deucherf82b3dd2011-01-06 21:19:15 -0500938 args.v6.ucTransmitterID = encoder_id;
939 args.v6.ucEncoderMode = encoder_mode;
940 args.v6.ucPpll = pll_id;
941 break;
Alex Deucher37f90032010-06-11 17:58:38 -0400942 default:
943 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
944 return;
945 }
946 break;
947 default:
948 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
949 return;
950 }
951
952 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
953}
954
Alex Deucher19eca432012-09-13 10:56:16 -0400955static bool atombios_crtc_prepare_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
956{
957 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
958 struct drm_device *dev = crtc->dev;
959 struct radeon_device *rdev = dev->dev_private;
Alex Deucher5df31962012-09-13 11:52:08 -0400960 struct radeon_encoder *radeon_encoder =
961 to_radeon_encoder(radeon_crtc->encoder);
962 int encoder_mode = atombios_get_encoder_mode(radeon_crtc->encoder);
Alex Deucher19eca432012-09-13 10:56:16 -0400963
964 radeon_crtc->bpc = 8;
965 radeon_crtc->ss_enabled = false;
966
Dave Airlie9843ead2015-02-24 09:24:04 +1000967 if (radeon_encoder->is_mst_encoder) {
968 radeon_dp_mst_prepare_pll(crtc, mode);
969 } else if ((radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) ||
Alex Deucher5df31962012-09-13 11:52:08 -0400970 (radeon_encoder_get_dp_bridge_encoder_id(radeon_crtc->encoder) != ENCODER_OBJECT_ID_NONE)) {
Alex Deucher19eca432012-09-13 10:56:16 -0400971 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
972 struct drm_connector *connector =
Alex Deucher5df31962012-09-13 11:52:08 -0400973 radeon_get_connector_for_encoder(radeon_crtc->encoder);
Alex Deucher19eca432012-09-13 10:56:16 -0400974 struct radeon_connector *radeon_connector =
975 to_radeon_connector(connector);
976 struct radeon_connector_atom_dig *dig_connector =
977 radeon_connector->con_priv;
978 int dp_clock;
Mario Kleinerea292862014-06-05 09:58:24 -0400979
980 /* Assign mode clock for hdmi deep color max clock limit check */
981 radeon_connector->pixelclock_for_modeset = mode->clock;
Alex Deucher19eca432012-09-13 10:56:16 -0400982 radeon_crtc->bpc = radeon_get_monitor_bpc(connector);
983
984 switch (encoder_mode) {
985 case ATOM_ENCODER_MODE_DP_MST:
986 case ATOM_ENCODER_MODE_DP:
987 /* DP/eDP */
988 dp_clock = dig_connector->dp_clock / 10;
989 if (ASIC_IS_DCE4(rdev))
990 radeon_crtc->ss_enabled =
991 radeon_atombios_get_asic_ss_info(rdev, &radeon_crtc->ss,
992 ASIC_INTERNAL_SS_ON_DP,
993 dp_clock);
994 else {
995 if (dp_clock == 16200) {
996 radeon_crtc->ss_enabled =
997 radeon_atombios_get_ppll_ss_info(rdev,
998 &radeon_crtc->ss,
999 ATOM_DP_SS_ID2);
1000 if (!radeon_crtc->ss_enabled)
1001 radeon_crtc->ss_enabled =
1002 radeon_atombios_get_ppll_ss_info(rdev,
1003 &radeon_crtc->ss,
1004 ATOM_DP_SS_ID1);
Alex Deucherd8e24522014-01-13 16:47:05 -05001005 } else {
Alex Deucher19eca432012-09-13 10:56:16 -04001006 radeon_crtc->ss_enabled =
1007 radeon_atombios_get_ppll_ss_info(rdev,
1008 &radeon_crtc->ss,
1009 ATOM_DP_SS_ID1);
Alex Deucherd8e24522014-01-13 16:47:05 -05001010 }
1011 /* disable spread spectrum on DCE3 DP */
1012 radeon_crtc->ss_enabled = false;
Alex Deucher19eca432012-09-13 10:56:16 -04001013 }
1014 break;
1015 case ATOM_ENCODER_MODE_LVDS:
1016 if (ASIC_IS_DCE4(rdev))
1017 radeon_crtc->ss_enabled =
1018 radeon_atombios_get_asic_ss_info(rdev,
1019 &radeon_crtc->ss,
1020 dig->lcd_ss_id,
1021 mode->clock / 10);
1022 else
1023 radeon_crtc->ss_enabled =
1024 radeon_atombios_get_ppll_ss_info(rdev,
1025 &radeon_crtc->ss,
1026 dig->lcd_ss_id);
1027 break;
1028 case ATOM_ENCODER_MODE_DVI:
1029 if (ASIC_IS_DCE4(rdev))
1030 radeon_crtc->ss_enabled =
1031 radeon_atombios_get_asic_ss_info(rdev,
1032 &radeon_crtc->ss,
1033 ASIC_INTERNAL_SS_ON_TMDS,
1034 mode->clock / 10);
1035 break;
1036 case ATOM_ENCODER_MODE_HDMI:
1037 if (ASIC_IS_DCE4(rdev))
1038 radeon_crtc->ss_enabled =
1039 radeon_atombios_get_asic_ss_info(rdev,
1040 &radeon_crtc->ss,
1041 ASIC_INTERNAL_SS_ON_HDMI,
1042 mode->clock / 10);
1043 break;
1044 default:
1045 break;
1046 }
1047 }
1048
1049 /* adjust pixel clock as needed */
1050 radeon_crtc->adjusted_clock = atombios_adjust_pll(crtc, mode);
1051
1052 return true;
1053}
1054
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001055static void atombios_crtc_set_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
Alex Deucher4eaeca32010-01-19 17:32:27 -05001056{
1057 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1058 struct drm_device *dev = crtc->dev;
1059 struct radeon_device *rdev = dev->dev_private;
Alex Deucher5df31962012-09-13 11:52:08 -04001060 struct radeon_encoder *radeon_encoder =
1061 to_radeon_encoder(radeon_crtc->encoder);
Alex Deucher4eaeca32010-01-19 17:32:27 -05001062 u32 pll_clock = mode->clock;
Alex Deucherf71d9eb2014-04-21 22:09:19 -04001063 u32 clock = mode->clock;
Alex Deucher4eaeca32010-01-19 17:32:27 -05001064 u32 ref_div = 0, fb_div = 0, frac_fb_div = 0, post_div = 0;
1065 struct radeon_pll *pll;
Alex Deucher5df31962012-09-13 11:52:08 -04001066 int encoder_mode = atombios_get_encoder_mode(radeon_crtc->encoder);
Alex Deucher4eaeca32010-01-19 17:32:27 -05001067
Alex Deucherf71d9eb2014-04-21 22:09:19 -04001068 /* pass the actual clock to atombios_crtc_program_pll for DCE5,6 for HDMI */
Mario Kleiner5c868222014-06-15 20:36:29 +02001069 if (ASIC_IS_DCE5(rdev) &&
Alex Deucherf71d9eb2014-04-21 22:09:19 -04001070 (encoder_mode == ATOM_ENCODER_MODE_HDMI) &&
1071 (radeon_crtc->bpc > 8))
1072 clock = radeon_crtc->adjusted_clock;
1073
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001074 switch (radeon_crtc->pll_id) {
1075 case ATOM_PPLL1:
Alex Deucher4eaeca32010-01-19 17:32:27 -05001076 pll = &rdev->clock.p1pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001077 break;
1078 case ATOM_PPLL2:
Alex Deucher4eaeca32010-01-19 17:32:27 -05001079 pll = &rdev->clock.p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001080 break;
1081 case ATOM_DCPLL:
1082 case ATOM_PPLL_INVALID:
Stefan Richter921d98b2010-05-26 10:27:44 +10001083 default:
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001084 pll = &rdev->clock.dcpll;
1085 break;
1086 }
Alex Deucher4eaeca32010-01-19 17:32:27 -05001087
Alex Deucher19eca432012-09-13 10:56:16 -04001088 /* update pll params */
1089 pll->flags = radeon_crtc->pll_flags;
1090 pll->reference_div = radeon_crtc->pll_reference_div;
1091 pll->post_div = radeon_crtc->pll_post_div;
Alex Deucher2606c882009-10-08 13:36:21 -04001092
Alex Deucher64146f82011-03-22 01:46:12 -04001093 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
1094 /* TV seems to prefer the legacy algo on some boards */
Alex Deucher19eca432012-09-13 10:56:16 -04001095 radeon_compute_pll_legacy(pll, radeon_crtc->adjusted_clock, &pll_clock,
1096 &fb_div, &frac_fb_div, &ref_div, &post_div);
Alex Deucher64146f82011-03-22 01:46:12 -04001097 else if (ASIC_IS_AVIVO(rdev))
Alex Deucher19eca432012-09-13 10:56:16 -04001098 radeon_compute_pll_avivo(pll, radeon_crtc->adjusted_clock, &pll_clock,
1099 &fb_div, &frac_fb_div, &ref_div, &post_div);
Alex Deucher619efb12011-01-31 16:48:53 -05001100 else
Alex Deucher19eca432012-09-13 10:56:16 -04001101 radeon_compute_pll_legacy(pll, radeon_crtc->adjusted_clock, &pll_clock,
1102 &fb_div, &frac_fb_div, &ref_div, &post_div);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001103
Alex Deucher19eca432012-09-13 10:56:16 -04001104 atombios_crtc_program_ss(rdev, ATOM_DISABLE, radeon_crtc->pll_id,
1105 radeon_crtc->crtc_id, &radeon_crtc->ss);
Alex Deucherba032a52010-10-04 17:13:01 -04001106
Alex Deucher37f90032010-06-11 17:58:38 -04001107 atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
Alex Deucherf71d9eb2014-04-21 22:09:19 -04001108 encoder_mode, radeon_encoder->encoder_id, clock,
Alex Deucher19eca432012-09-13 10:56:16 -04001109 ref_div, fb_div, frac_fb_div, post_div,
1110 radeon_crtc->bpc, radeon_crtc->ss_enabled, &radeon_crtc->ss);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001111
Alex Deucher19eca432012-09-13 10:56:16 -04001112 if (radeon_crtc->ss_enabled) {
Alex Deucherba032a52010-10-04 17:13:01 -04001113 /* calculate ss amount and step size */
1114 if (ASIC_IS_DCE4(rdev)) {
1115 u32 step_size;
Alex Deucher18f8f522014-01-15 13:41:31 -05001116 u32 amount = (((fb_div * 10) + frac_fb_div) *
1117 (u32)radeon_crtc->ss.percentage) /
1118 (100 * (u32)radeon_crtc->ss.percentage_divider);
Alex Deucher19eca432012-09-13 10:56:16 -04001119 radeon_crtc->ss.amount = (amount / 10) & ATOM_PPLL_SS_AMOUNT_V2_FBDIV_MASK;
1120 radeon_crtc->ss.amount |= ((amount - (amount / 10)) << ATOM_PPLL_SS_AMOUNT_V2_NFRAC_SHIFT) &
Alex Deucherba032a52010-10-04 17:13:01 -04001121 ATOM_PPLL_SS_AMOUNT_V2_NFRAC_MASK;
Alex Deucher19eca432012-09-13 10:56:16 -04001122 if (radeon_crtc->ss.type & ATOM_PPLL_SS_TYPE_V2_CENTRE_SPREAD)
Alex Deucher18f8f522014-01-15 13:41:31 -05001123 step_size = (4 * amount * ref_div * ((u32)radeon_crtc->ss.rate * 2048)) /
Alex Deucherba032a52010-10-04 17:13:01 -04001124 (125 * 25 * pll->reference_freq / 100);
1125 else
Alex Deucher18f8f522014-01-15 13:41:31 -05001126 step_size = (2 * amount * ref_div * ((u32)radeon_crtc->ss.rate * 2048)) /
Alex Deucherba032a52010-10-04 17:13:01 -04001127 (125 * 25 * pll->reference_freq / 100);
Alex Deucher19eca432012-09-13 10:56:16 -04001128 radeon_crtc->ss.step = step_size;
Alex Deucherba032a52010-10-04 17:13:01 -04001129 }
1130
Alex Deucher19eca432012-09-13 10:56:16 -04001131 atombios_crtc_program_ss(rdev, ATOM_ENABLE, radeon_crtc->pll_id,
1132 radeon_crtc->crtc_id, &radeon_crtc->ss);
Alex Deucherba032a52010-10-04 17:13:01 -04001133 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001134}
1135
Alex Deucherc9417bd2011-02-06 14:23:26 -05001136static int dce4_crtc_do_set_base(struct drm_crtc *crtc,
1137 struct drm_framebuffer *fb,
1138 int x, int y, int atomic)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001139{
1140 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1141 struct drm_device *dev = crtc->dev;
1142 struct radeon_device *rdev = dev->dev_private;
1143 struct radeon_framebuffer *radeon_fb;
Chris Ball4dd19b02010-09-26 06:47:23 -05001144 struct drm_framebuffer *target_fb;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001145 struct drm_gem_object *obj;
1146 struct radeon_bo *rbo;
1147 uint64_t fb_location;
1148 uint32_t fb_format, fb_pitch_pixels, tiling_flags;
Jerome Glisse285484e2011-12-16 17:03:42 -05001149 unsigned bankw, bankh, mtaspect, tile_split;
Alex Deucherfa6bee42011-01-25 11:55:50 -05001150 u32 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_NONE);
Alex Deucheradcfde52011-05-27 10:05:03 -04001151 u32 tmp, viewport_w, viewport_h;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001152 int r;
Mario Kleiner4366f3b2014-06-07 03:38:11 +02001153 bool bypass_lut = false;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001154
1155 /* no fb bound */
Matt Roperf4510a22014-04-01 15:22:40 -07001156 if (!atomic && !crtc->primary->fb) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001157 DRM_DEBUG_KMS("No FB bound\n");
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001158 return 0;
1159 }
1160
Chris Ball4dd19b02010-09-26 06:47:23 -05001161 if (atomic) {
1162 radeon_fb = to_radeon_framebuffer(fb);
1163 target_fb = fb;
1164 }
1165 else {
Matt Roperf4510a22014-04-01 15:22:40 -07001166 radeon_fb = to_radeon_framebuffer(crtc->primary->fb);
1167 target_fb = crtc->primary->fb;
Chris Ball4dd19b02010-09-26 06:47:23 -05001168 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001169
Chris Ball4dd19b02010-09-26 06:47:23 -05001170 /* If atomic, assume fb object is pinned & idle & fenced and
1171 * just update base pointers
1172 */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001173 obj = radeon_fb->obj;
Daniel Vetter7e4d15d2011-02-18 17:59:17 +01001174 rbo = gem_to_radeon_bo(obj);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001175 r = radeon_bo_reserve(rbo, false);
1176 if (unlikely(r != 0))
1177 return r;
Chris Ball4dd19b02010-09-26 06:47:23 -05001178
1179 if (atomic)
1180 fb_location = radeon_bo_gpu_offset(rbo);
1181 else {
1182 r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
1183 if (unlikely(r != 0)) {
1184 radeon_bo_unreserve(rbo);
1185 return -EINVAL;
1186 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001187 }
Chris Ball4dd19b02010-09-26 06:47:23 -05001188
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001189 radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
1190 radeon_bo_unreserve(rbo);
1191
Fredrik Höglund8bae4272013-09-21 17:15:36 +02001192 switch (target_fb->pixel_format) {
1193 case DRM_FORMAT_C8:
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001194 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_8BPP) |
1195 EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_INDEXED));
1196 break;
Fredrik Höglund8bae4272013-09-21 17:15:36 +02001197 case DRM_FORMAT_XRGB4444:
1198 case DRM_FORMAT_ARGB4444:
1199 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
1200 EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB4444));
1201#ifdef __BIG_ENDIAN
1202 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
1203#endif
1204 break;
1205 case DRM_FORMAT_XRGB1555:
1206 case DRM_FORMAT_ARGB1555:
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001207 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
1208 EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB1555));
Fredrik Höglund8bae4272013-09-21 17:15:36 +02001209#ifdef __BIG_ENDIAN
1210 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
1211#endif
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001212 break;
Fredrik Höglund8bae4272013-09-21 17:15:36 +02001213 case DRM_FORMAT_BGRX5551:
1214 case DRM_FORMAT_BGRA5551:
1215 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
1216 EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_BGRA5551));
1217#ifdef __BIG_ENDIAN
1218 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
1219#endif
1220 break;
1221 case DRM_FORMAT_RGB565:
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001222 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
1223 EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB565));
Alex Deucherfa6bee42011-01-25 11:55:50 -05001224#ifdef __BIG_ENDIAN
1225 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
1226#endif
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001227 break;
Fredrik Höglund8bae4272013-09-21 17:15:36 +02001228 case DRM_FORMAT_XRGB8888:
1229 case DRM_FORMAT_ARGB8888:
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001230 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
1231 EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB8888));
Alex Deucherfa6bee42011-01-25 11:55:50 -05001232#ifdef __BIG_ENDIAN
1233 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN32);
1234#endif
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001235 break;
Fredrik Höglund8bae4272013-09-21 17:15:36 +02001236 case DRM_FORMAT_XRGB2101010:
1237 case DRM_FORMAT_ARGB2101010:
1238 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
1239 EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB2101010));
1240#ifdef __BIG_ENDIAN
1241 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN32);
1242#endif
Mario Kleiner4366f3b2014-06-07 03:38:11 +02001243 /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
1244 bypass_lut = true;
Fredrik Höglund8bae4272013-09-21 17:15:36 +02001245 break;
1246 case DRM_FORMAT_BGRX1010102:
1247 case DRM_FORMAT_BGRA1010102:
1248 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
1249 EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_BGRA1010102));
1250#ifdef __BIG_ENDIAN
1251 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN32);
1252#endif
Mario Kleiner4366f3b2014-06-07 03:38:11 +02001253 /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
1254 bypass_lut = true;
Fredrik Höglund8bae4272013-09-21 17:15:36 +02001255 break;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001256 default:
Fredrik Höglund8bae4272013-09-21 17:15:36 +02001257 DRM_ERROR("Unsupported screen format %s\n",
1258 drm_get_format_name(target_fb->pixel_format));
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001259 return -EINVAL;
1260 }
1261
Alex Deucher392e3722011-11-28 14:49:27 -05001262 if (tiling_flags & RADEON_TILING_MACRO) {
Marek Olšáke3ea94a2013-12-23 17:11:36 +01001263 evergreen_tiling_fields(tiling_flags, &bankw, &bankh, &mtaspect, &tile_split);
Alex Deucher392e3722011-11-28 14:49:27 -05001264
Marek Olšáke3ea94a2013-12-23 17:11:36 +01001265 /* Set NUM_BANKS. */
Alex Deucher6d8ea7d2014-02-17 14:16:31 -05001266 if (rdev->family >= CHIP_TAHITI) {
Michel Dänzere9d14ae2014-04-22 16:53:52 +09001267 unsigned index, num_banks;
Marek Olšáke3ea94a2013-12-23 17:11:36 +01001268
Michel Dänzere9d14ae2014-04-22 16:53:52 +09001269 if (rdev->family >= CHIP_BONAIRE) {
1270 unsigned tileb, tile_split_bytes;
Marek Olšáke3ea94a2013-12-23 17:11:36 +01001271
Michel Dänzere9d14ae2014-04-22 16:53:52 +09001272 /* Calculate the macrotile mode index. */
1273 tile_split_bytes = 64 << tile_split;
1274 tileb = 8 * 8 * target_fb->bits_per_pixel / 8;
1275 tileb = min(tile_split_bytes, tileb);
Marek Olšáke3ea94a2013-12-23 17:11:36 +01001276
Michel Dänzere9d14ae2014-04-22 16:53:52 +09001277 for (index = 0; tileb > 64; index++)
1278 tileb >>= 1;
Marek Olšáke3ea94a2013-12-23 17:11:36 +01001279
Michel Dänzere9d14ae2014-04-22 16:53:52 +09001280 if (index >= 16) {
1281 DRM_ERROR("Wrong screen bpp (%u) or tile split (%u)\n",
1282 target_fb->bits_per_pixel, tile_split);
1283 return -EINVAL;
1284 }
1285
Alex Deucher6d8ea7d2014-02-17 14:16:31 -05001286 num_banks = (rdev->config.cik.macrotile_mode_array[index] >> 6) & 0x3;
Michel Dänzere9d14ae2014-04-22 16:53:52 +09001287 } else {
1288 switch (target_fb->bits_per_pixel) {
1289 case 8:
1290 index = 10;
1291 break;
1292 case 16:
1293 index = SI_TILE_MODE_COLOR_2D_SCANOUT_16BPP;
1294 break;
1295 default:
1296 case 32:
1297 index = SI_TILE_MODE_COLOR_2D_SCANOUT_32BPP;
1298 break;
1299 }
1300
Alex Deucher6d8ea7d2014-02-17 14:16:31 -05001301 num_banks = (rdev->config.si.tile_mode_array[index] >> 20) & 0x3;
Michel Dänzere9d14ae2014-04-22 16:53:52 +09001302 }
1303
Marek Olšáke3ea94a2013-12-23 17:11:36 +01001304 fb_format |= EVERGREEN_GRPH_NUM_BANKS(num_banks);
1305 } else {
Alex Deucher6d8ea7d2014-02-17 14:16:31 -05001306 /* NI and older. */
1307 if (rdev->family >= CHIP_CAYMAN)
Marek Olšáke3ea94a2013-12-23 17:11:36 +01001308 tmp = rdev->config.cayman.tile_config;
1309 else
1310 tmp = rdev->config.evergreen.tile_config;
1311
1312 switch ((tmp & 0xf0) >> 4) {
1313 case 0: /* 4 banks */
1314 fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_4_BANK);
1315 break;
1316 case 1: /* 8 banks */
1317 default:
1318 fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_8_BANK);
1319 break;
1320 case 2: /* 16 banks */
1321 fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_16_BANK);
1322 break;
1323 }
Alex Deucher392e3722011-11-28 14:49:27 -05001324 }
1325
Alex Deucher97d66322010-05-20 12:12:48 -04001326 fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_2D_TILED_THIN1);
Jerome Glisse285484e2011-12-16 17:03:42 -05001327 fb_format |= EVERGREEN_GRPH_TILE_SPLIT(tile_split);
1328 fb_format |= EVERGREEN_GRPH_BANK_WIDTH(bankw);
1329 fb_format |= EVERGREEN_GRPH_BANK_HEIGHT(bankh);
1330 fb_format |= EVERGREEN_GRPH_MACRO_TILE_ASPECT(mtaspect);
Alex Deucher8da0e502012-07-11 18:38:29 -04001331 if (rdev->family >= CHIP_BONAIRE) {
1332 /* XXX need to know more about the surface tiling mode */
1333 fb_format |= CIK_GRPH_MICRO_TILE_MODE(CIK_DISPLAY_MICRO_TILING);
1334 }
Alex Deucher392e3722011-11-28 14:49:27 -05001335 } else if (tiling_flags & RADEON_TILING_MICRO)
Alex Deucher97d66322010-05-20 12:12:48 -04001336 fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_1D_TILED_THIN1);
1337
Alex Deucher8da0e502012-07-11 18:38:29 -04001338 if (rdev->family >= CHIP_BONAIRE) {
Marek Olšák35a90522013-12-23 17:11:35 +01001339 /* Read the pipe config from the 2D TILED SCANOUT mode.
1340 * It should be the same for the other modes too, but not all
1341 * modes set the pipe config field. */
1342 u32 pipe_config = (rdev->config.cik.tile_mode_array[10] >> 6) & 0x1f;
1343
1344 fb_format |= CIK_GRPH_PIPE_CONFIG(pipe_config);
Alex Deucher8da0e502012-07-11 18:38:29 -04001345 } else if ((rdev->family == CHIP_TAHITI) ||
1346 (rdev->family == CHIP_PITCAIRN))
Alex Deucherb7019b22012-06-14 15:58:25 -04001347 fb_format |= SI_GRPH_PIPE_CONFIG(SI_ADDR_SURF_P8_32x32_8x16);
Alex Deucher227ae102013-12-11 11:43:58 -05001348 else if ((rdev->family == CHIP_VERDE) ||
1349 (rdev->family == CHIP_OLAND) ||
1350 (rdev->family == CHIP_HAINAN)) /* for completeness. HAINAN has no display hw */
Alex Deucherb7019b22012-06-14 15:58:25 -04001351 fb_format |= SI_GRPH_PIPE_CONFIG(SI_ADDR_SURF_P4_8x16);
1352
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001353 switch (radeon_crtc->crtc_id) {
1354 case 0:
1355 WREG32(AVIVO_D1VGA_CONTROL, 0);
1356 break;
1357 case 1:
1358 WREG32(AVIVO_D2VGA_CONTROL, 0);
1359 break;
1360 case 2:
1361 WREG32(EVERGREEN_D3VGA_CONTROL, 0);
1362 break;
1363 case 3:
1364 WREG32(EVERGREEN_D4VGA_CONTROL, 0);
1365 break;
1366 case 4:
1367 WREG32(EVERGREEN_D5VGA_CONTROL, 0);
1368 break;
1369 case 5:
1370 WREG32(EVERGREEN_D6VGA_CONTROL, 0);
1371 break;
1372 default:
1373 break;
1374 }
1375
1376 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
1377 upper_32_bits(fb_location));
1378 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
1379 upper_32_bits(fb_location));
1380 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
1381 (u32)fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
1382 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
1383 (u32) fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
1384 WREG32(EVERGREEN_GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
Alex Deucherfa6bee42011-01-25 11:55:50 -05001385 WREG32(EVERGREEN_GRPH_SWAP_CONTROL + radeon_crtc->crtc_offset, fb_swap);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001386
Mario Kleiner4366f3b2014-06-07 03:38:11 +02001387 /*
1388 * The LUT only has 256 slots for indexing by a 8 bpc fb. Bypass the LUT
1389 * for > 8 bpc scanout to avoid truncation of fb indices to 8 msb's, to
1390 * retain the full precision throughout the pipeline.
1391 */
1392 WREG32_P(EVERGREEN_GRPH_LUT_10BIT_BYPASS_CONTROL + radeon_crtc->crtc_offset,
1393 (bypass_lut ? EVERGREEN_LUT_10BIT_BYPASS_EN : 0),
1394 ~EVERGREEN_LUT_10BIT_BYPASS_EN);
1395
1396 if (bypass_lut)
1397 DRM_DEBUG_KMS("Bypassing hardware LUT due to 10 bit fb scanout.\n");
1398
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001399 WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
1400 WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
1401 WREG32(EVERGREEN_GRPH_X_START + radeon_crtc->crtc_offset, 0);
1402 WREG32(EVERGREEN_GRPH_Y_START + radeon_crtc->crtc_offset, 0);
Chris Ball4dd19b02010-09-26 06:47:23 -05001403 WREG32(EVERGREEN_GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
1404 WREG32(EVERGREEN_GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001405
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001406 fb_pitch_pixels = target_fb->pitches[0] / (target_fb->bits_per_pixel / 8);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001407 WREG32(EVERGREEN_GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
1408 WREG32(EVERGREEN_GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
1409
Alex Deucher8da0e502012-07-11 18:38:29 -04001410 if (rdev->family >= CHIP_BONAIRE)
1411 WREG32(CIK_LB_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
1412 target_fb->height);
1413 else
1414 WREG32(EVERGREEN_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
1415 target_fb->height);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001416 x &= ~3;
1417 y &= ~1;
1418 WREG32(EVERGREEN_VIEWPORT_START + radeon_crtc->crtc_offset,
1419 (x << 16) | y);
Alex Deucheradcfde52011-05-27 10:05:03 -04001420 viewport_w = crtc->mode.hdisplay;
1421 viewport_h = (crtc->mode.vdisplay + 1) & ~1;
Alex Deucher77ae5f42015-03-03 17:00:43 -05001422 if ((rdev->family >= CHIP_BONAIRE) &&
1423 (crtc->mode.flags & DRM_MODE_FLAG_INTERLACE))
1424 viewport_h *= 2;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001425 WREG32(EVERGREEN_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
Alex Deucheradcfde52011-05-27 10:05:03 -04001426 (viewport_w << 16) | viewport_h);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001427
Alex Deucherfb9674b2011-04-02 09:15:50 -04001428 /* pageflip setup */
1429 /* make sure flip is at vb rather than hb */
1430 tmp = RREG32(EVERGREEN_GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset);
1431 tmp &= ~EVERGREEN_GRPH_SURFACE_UPDATE_H_RETRACE_EN;
1432 WREG32(EVERGREEN_GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, tmp);
1433
Mario Kleinerf53f81b2014-07-03 03:45:02 +02001434 /* set pageflip to happen only at start of vblank interval (front porch) */
1435 WREG32(EVERGREEN_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 3);
Alex Deucherfb9674b2011-04-02 09:15:50 -04001436
Matt Roperf4510a22014-04-01 15:22:40 -07001437 if (!atomic && fb && fb != crtc->primary->fb) {
Chris Ball4dd19b02010-09-26 06:47:23 -05001438 radeon_fb = to_radeon_framebuffer(fb);
Daniel Vetter7e4d15d2011-02-18 17:59:17 +01001439 rbo = gem_to_radeon_bo(radeon_fb->obj);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001440 r = radeon_bo_reserve(rbo, false);
1441 if (unlikely(r != 0))
1442 return r;
1443 radeon_bo_unpin(rbo);
1444 radeon_bo_unreserve(rbo);
1445 }
1446
1447 /* Bytes per pixel may have changed */
1448 radeon_bandwidth_update(rdev);
1449
1450 return 0;
1451}
1452
Chris Ball4dd19b02010-09-26 06:47:23 -05001453static int avivo_crtc_do_set_base(struct drm_crtc *crtc,
1454 struct drm_framebuffer *fb,
1455 int x, int y, int atomic)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001456{
1457 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1458 struct drm_device *dev = crtc->dev;
1459 struct radeon_device *rdev = dev->dev_private;
1460 struct radeon_framebuffer *radeon_fb;
1461 struct drm_gem_object *obj;
Jerome Glisse4c788672009-11-20 14:29:23 +01001462 struct radeon_bo *rbo;
Chris Ball4dd19b02010-09-26 06:47:23 -05001463 struct drm_framebuffer *target_fb;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001464 uint64_t fb_location;
Dave Airliee024e112009-06-24 09:48:08 +10001465 uint32_t fb_format, fb_pitch_pixels, tiling_flags;
Alex Deucherfa6bee42011-01-25 11:55:50 -05001466 u32 fb_swap = R600_D1GRPH_SWAP_ENDIAN_NONE;
Alex Deucheradcfde52011-05-27 10:05:03 -04001467 u32 tmp, viewport_w, viewport_h;
Jerome Glisse4c788672009-11-20 14:29:23 +01001468 int r;
Mario Kleiner4366f3b2014-06-07 03:38:11 +02001469 bool bypass_lut = false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001470
Jerome Glisse2de3b482009-11-17 14:08:55 -08001471 /* no fb bound */
Matt Roperf4510a22014-04-01 15:22:40 -07001472 if (!atomic && !crtc->primary->fb) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001473 DRM_DEBUG_KMS("No FB bound\n");
Jerome Glisse2de3b482009-11-17 14:08:55 -08001474 return 0;
1475 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001476
Chris Ball4dd19b02010-09-26 06:47:23 -05001477 if (atomic) {
1478 radeon_fb = to_radeon_framebuffer(fb);
1479 target_fb = fb;
1480 }
1481 else {
Matt Roperf4510a22014-04-01 15:22:40 -07001482 radeon_fb = to_radeon_framebuffer(crtc->primary->fb);
1483 target_fb = crtc->primary->fb;
Chris Ball4dd19b02010-09-26 06:47:23 -05001484 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001485
1486 obj = radeon_fb->obj;
Daniel Vetter7e4d15d2011-02-18 17:59:17 +01001487 rbo = gem_to_radeon_bo(obj);
Jerome Glisse4c788672009-11-20 14:29:23 +01001488 r = radeon_bo_reserve(rbo, false);
1489 if (unlikely(r != 0))
1490 return r;
Chris Ball4dd19b02010-09-26 06:47:23 -05001491
1492 /* If atomic, assume fb object is pinned & idle & fenced and
1493 * just update base pointers
1494 */
1495 if (atomic)
1496 fb_location = radeon_bo_gpu_offset(rbo);
1497 else {
1498 r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
1499 if (unlikely(r != 0)) {
1500 radeon_bo_unreserve(rbo);
1501 return -EINVAL;
1502 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001503 }
Jerome Glisse4c788672009-11-20 14:29:23 +01001504 radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
1505 radeon_bo_unreserve(rbo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001506
Fredrik Höglund8bae4272013-09-21 17:15:36 +02001507 switch (target_fb->pixel_format) {
1508 case DRM_FORMAT_C8:
Dave Airlie41456df2009-09-16 10:15:21 +10001509 fb_format =
1510 AVIVO_D1GRPH_CONTROL_DEPTH_8BPP |
1511 AVIVO_D1GRPH_CONTROL_8BPP_INDEXED;
1512 break;
Fredrik Höglund8bae4272013-09-21 17:15:36 +02001513 case DRM_FORMAT_XRGB4444:
1514 case DRM_FORMAT_ARGB4444:
1515 fb_format =
1516 AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
1517 AVIVO_D1GRPH_CONTROL_16BPP_ARGB4444;
1518#ifdef __BIG_ENDIAN
1519 fb_swap = R600_D1GRPH_SWAP_ENDIAN_16BIT;
1520#endif
1521 break;
1522 case DRM_FORMAT_XRGB1555:
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001523 fb_format =
1524 AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
1525 AVIVO_D1GRPH_CONTROL_16BPP_ARGB1555;
Fredrik Höglund8bae4272013-09-21 17:15:36 +02001526#ifdef __BIG_ENDIAN
1527 fb_swap = R600_D1GRPH_SWAP_ENDIAN_16BIT;
1528#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001529 break;
Fredrik Höglund8bae4272013-09-21 17:15:36 +02001530 case DRM_FORMAT_RGB565:
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001531 fb_format =
1532 AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
1533 AVIVO_D1GRPH_CONTROL_16BPP_RGB565;
Alex Deucherfa6bee42011-01-25 11:55:50 -05001534#ifdef __BIG_ENDIAN
1535 fb_swap = R600_D1GRPH_SWAP_ENDIAN_16BIT;
1536#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001537 break;
Fredrik Höglund8bae4272013-09-21 17:15:36 +02001538 case DRM_FORMAT_XRGB8888:
1539 case DRM_FORMAT_ARGB8888:
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001540 fb_format =
1541 AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
1542 AVIVO_D1GRPH_CONTROL_32BPP_ARGB8888;
Alex Deucherfa6bee42011-01-25 11:55:50 -05001543#ifdef __BIG_ENDIAN
1544 fb_swap = R600_D1GRPH_SWAP_ENDIAN_32BIT;
1545#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001546 break;
Fredrik Höglund8bae4272013-09-21 17:15:36 +02001547 case DRM_FORMAT_XRGB2101010:
1548 case DRM_FORMAT_ARGB2101010:
1549 fb_format =
1550 AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
1551 AVIVO_D1GRPH_CONTROL_32BPP_ARGB2101010;
1552#ifdef __BIG_ENDIAN
1553 fb_swap = R600_D1GRPH_SWAP_ENDIAN_32BIT;
1554#endif
Mario Kleiner4366f3b2014-06-07 03:38:11 +02001555 /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
1556 bypass_lut = true;
Fredrik Höglund8bae4272013-09-21 17:15:36 +02001557 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001558 default:
Fredrik Höglund8bae4272013-09-21 17:15:36 +02001559 DRM_ERROR("Unsupported screen format %s\n",
1560 drm_get_format_name(target_fb->pixel_format));
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001561 return -EINVAL;
1562 }
1563
Alex Deucher40c4ac12010-05-20 12:04:59 -04001564 if (rdev->family >= CHIP_R600) {
1565 if (tiling_flags & RADEON_TILING_MACRO)
1566 fb_format |= R600_D1GRPH_ARRAY_MODE_2D_TILED_THIN1;
1567 else if (tiling_flags & RADEON_TILING_MICRO)
1568 fb_format |= R600_D1GRPH_ARRAY_MODE_1D_TILED_THIN1;
1569 } else {
1570 if (tiling_flags & RADEON_TILING_MACRO)
1571 fb_format |= AVIVO_D1GRPH_MACRO_ADDRESS_MODE;
Dave Airliecf2f05d2009-12-08 15:45:13 +10001572
Alex Deucher40c4ac12010-05-20 12:04:59 -04001573 if (tiling_flags & RADEON_TILING_MICRO)
1574 fb_format |= AVIVO_D1GRPH_TILED;
1575 }
Dave Airliee024e112009-06-24 09:48:08 +10001576
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001577 if (radeon_crtc->crtc_id == 0)
1578 WREG32(AVIVO_D1VGA_CONTROL, 0);
1579 else
1580 WREG32(AVIVO_D2VGA_CONTROL, 0);
Alex Deucherc290dad2009-10-22 16:12:34 -04001581
1582 if (rdev->family >= CHIP_RV770) {
1583 if (radeon_crtc->crtc_id) {
Alex Deucher95347872010-09-01 17:20:42 -04001584 WREG32(R700_D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
1585 WREG32(R700_D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
Alex Deucherc290dad2009-10-22 16:12:34 -04001586 } else {
Alex Deucher95347872010-09-01 17:20:42 -04001587 WREG32(R700_D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
1588 WREG32(R700_D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
Alex Deucherc290dad2009-10-22 16:12:34 -04001589 }
1590 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001591 WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
1592 (u32) fb_location);
1593 WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS +
1594 radeon_crtc->crtc_offset, (u32) fb_location);
1595 WREG32(AVIVO_D1GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
Alex Deucherfa6bee42011-01-25 11:55:50 -05001596 if (rdev->family >= CHIP_R600)
1597 WREG32(R600_D1GRPH_SWAP_CONTROL + radeon_crtc->crtc_offset, fb_swap);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001598
Mario Kleiner4366f3b2014-06-07 03:38:11 +02001599 /* LUT only has 256 slots for 8 bpc fb. Bypass for > 8 bpc scanout for precision */
1600 WREG32_P(AVIVO_D1GRPH_LUT_SEL + radeon_crtc->crtc_offset,
1601 (bypass_lut ? AVIVO_LUT_10BIT_BYPASS_EN : 0), ~AVIVO_LUT_10BIT_BYPASS_EN);
1602
1603 if (bypass_lut)
1604 DRM_DEBUG_KMS("Bypassing hardware LUT due to 10 bit fb scanout.\n");
1605
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001606 WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
1607 WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
1608 WREG32(AVIVO_D1GRPH_X_START + radeon_crtc->crtc_offset, 0);
1609 WREG32(AVIVO_D1GRPH_Y_START + radeon_crtc->crtc_offset, 0);
Chris Ball4dd19b02010-09-26 06:47:23 -05001610 WREG32(AVIVO_D1GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
1611 WREG32(AVIVO_D1GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001612
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001613 fb_pitch_pixels = target_fb->pitches[0] / (target_fb->bits_per_pixel / 8);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001614 WREG32(AVIVO_D1GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
1615 WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
1616
1617 WREG32(AVIVO_D1MODE_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
Michel Dänzer1b619252012-02-01 12:09:55 +01001618 target_fb->height);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001619 x &= ~3;
1620 y &= ~1;
1621 WREG32(AVIVO_D1MODE_VIEWPORT_START + radeon_crtc->crtc_offset,
1622 (x << 16) | y);
Alex Deucheradcfde52011-05-27 10:05:03 -04001623 viewport_w = crtc->mode.hdisplay;
1624 viewport_h = (crtc->mode.vdisplay + 1) & ~1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001625 WREG32(AVIVO_D1MODE_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
Alex Deucheradcfde52011-05-27 10:05:03 -04001626 (viewport_w << 16) | viewport_h);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001627
Alex Deucherfb9674b2011-04-02 09:15:50 -04001628 /* pageflip setup */
1629 /* make sure flip is at vb rather than hb */
1630 tmp = RREG32(AVIVO_D1GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset);
1631 tmp &= ~AVIVO_D1GRPH_SURFACE_UPDATE_H_RETRACE_EN;
1632 WREG32(AVIVO_D1GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, tmp);
1633
Mario Kleinerf53f81b2014-07-03 03:45:02 +02001634 /* set pageflip to happen only at start of vblank interval (front porch) */
1635 WREG32(AVIVO_D1MODE_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 3);
Alex Deucherfb9674b2011-04-02 09:15:50 -04001636
Matt Roperf4510a22014-04-01 15:22:40 -07001637 if (!atomic && fb && fb != crtc->primary->fb) {
Chris Ball4dd19b02010-09-26 06:47:23 -05001638 radeon_fb = to_radeon_framebuffer(fb);
Daniel Vetter7e4d15d2011-02-18 17:59:17 +01001639 rbo = gem_to_radeon_bo(radeon_fb->obj);
Jerome Glisse4c788672009-11-20 14:29:23 +01001640 r = radeon_bo_reserve(rbo, false);
1641 if (unlikely(r != 0))
1642 return r;
1643 radeon_bo_unpin(rbo);
1644 radeon_bo_unreserve(rbo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001645 }
Michel Dänzerf30f37d2009-10-08 10:44:09 +02001646
1647 /* Bytes per pixel may have changed */
1648 radeon_bandwidth_update(rdev);
1649
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001650 return 0;
1651}
1652
Alex Deucher54f088a2010-01-19 16:34:01 -05001653int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
1654 struct drm_framebuffer *old_fb)
1655{
1656 struct drm_device *dev = crtc->dev;
1657 struct radeon_device *rdev = dev->dev_private;
1658
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001659 if (ASIC_IS_DCE4(rdev))
Alex Deucherc9417bd2011-02-06 14:23:26 -05001660 return dce4_crtc_do_set_base(crtc, old_fb, x, y, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001661 else if (ASIC_IS_AVIVO(rdev))
Chris Ball4dd19b02010-09-26 06:47:23 -05001662 return avivo_crtc_do_set_base(crtc, old_fb, x, y, 0);
Alex Deucher54f088a2010-01-19 16:34:01 -05001663 else
Chris Ball4dd19b02010-09-26 06:47:23 -05001664 return radeon_crtc_do_set_base(crtc, old_fb, x, y, 0);
1665}
1666
1667int atombios_crtc_set_base_atomic(struct drm_crtc *crtc,
1668 struct drm_framebuffer *fb,
Jason Wessel21c74a82010-10-13 14:09:44 -05001669 int x, int y, enum mode_set_atomic state)
Chris Ball4dd19b02010-09-26 06:47:23 -05001670{
1671 struct drm_device *dev = crtc->dev;
1672 struct radeon_device *rdev = dev->dev_private;
1673
1674 if (ASIC_IS_DCE4(rdev))
Alex Deucherc9417bd2011-02-06 14:23:26 -05001675 return dce4_crtc_do_set_base(crtc, fb, x, y, 1);
Chris Ball4dd19b02010-09-26 06:47:23 -05001676 else if (ASIC_IS_AVIVO(rdev))
1677 return avivo_crtc_do_set_base(crtc, fb, x, y, 1);
1678 else
1679 return radeon_crtc_do_set_base(crtc, fb, x, y, 1);
Alex Deucher54f088a2010-01-19 16:34:01 -05001680}
1681
Alex Deucher615e0cb2010-01-20 16:22:53 -05001682/* properly set additional regs when using atombios */
1683static void radeon_legacy_atom_fixup(struct drm_crtc *crtc)
1684{
1685 struct drm_device *dev = crtc->dev;
1686 struct radeon_device *rdev = dev->dev_private;
1687 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1688 u32 disp_merge_cntl;
1689
1690 switch (radeon_crtc->crtc_id) {
1691 case 0:
1692 disp_merge_cntl = RREG32(RADEON_DISP_MERGE_CNTL);
1693 disp_merge_cntl &= ~RADEON_DISP_RGB_OFFSET_EN;
1694 WREG32(RADEON_DISP_MERGE_CNTL, disp_merge_cntl);
1695 break;
1696 case 1:
1697 disp_merge_cntl = RREG32(RADEON_DISP2_MERGE_CNTL);
1698 disp_merge_cntl &= ~RADEON_DISP2_RGB_OFFSET_EN;
1699 WREG32(RADEON_DISP2_MERGE_CNTL, disp_merge_cntl);
1700 WREG32(RADEON_FP_H2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_H_SYNC_STRT_WID));
1701 WREG32(RADEON_FP_V2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_V_SYNC_STRT_WID));
1702 break;
1703 }
1704}
1705
Alex Deucherf3dd8502012-08-31 11:56:50 -04001706/**
1707 * radeon_get_pll_use_mask - look up a mask of which pplls are in use
1708 *
1709 * @crtc: drm crtc
1710 *
1711 * Returns the mask of which PPLLs (Pixel PLLs) are in use.
1712 */
1713static u32 radeon_get_pll_use_mask(struct drm_crtc *crtc)
1714{
1715 struct drm_device *dev = crtc->dev;
1716 struct drm_crtc *test_crtc;
Alex Deucher57b35e22012-09-17 17:34:45 -04001717 struct radeon_crtc *test_radeon_crtc;
Alex Deucherf3dd8502012-08-31 11:56:50 -04001718 u32 pll_in_use = 0;
1719
1720 list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
1721 if (crtc == test_crtc)
1722 continue;
1723
Alex Deucher57b35e22012-09-17 17:34:45 -04001724 test_radeon_crtc = to_radeon_crtc(test_crtc);
1725 if (test_radeon_crtc->pll_id != ATOM_PPLL_INVALID)
1726 pll_in_use |= (1 << test_radeon_crtc->pll_id);
Alex Deucherf3dd8502012-08-31 11:56:50 -04001727 }
1728 return pll_in_use;
1729}
1730
1731/**
1732 * radeon_get_shared_dp_ppll - return the PPLL used by another crtc for DP
1733 *
1734 * @crtc: drm crtc
1735 *
1736 * Returns the PPLL (Pixel PLL) used by another crtc/encoder which is
1737 * also in DP mode. For DP, a single PPLL can be used for all DP
1738 * crtcs/encoders.
1739 */
1740static int radeon_get_shared_dp_ppll(struct drm_crtc *crtc)
1741{
1742 struct drm_device *dev = crtc->dev;
Alex Deucher57b35e22012-09-17 17:34:45 -04001743 struct drm_crtc *test_crtc;
Alex Deucher5df31962012-09-13 11:52:08 -04001744 struct radeon_crtc *test_radeon_crtc;
Alex Deucherf3dd8502012-08-31 11:56:50 -04001745
Alex Deucher57b35e22012-09-17 17:34:45 -04001746 list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
1747 if (crtc == test_crtc)
1748 continue;
1749 test_radeon_crtc = to_radeon_crtc(test_crtc);
1750 if (test_radeon_crtc->encoder &&
1751 ENCODER_MODE_IS_DP(atombios_get_encoder_mode(test_radeon_crtc->encoder))) {
1752 /* for DP use the same PLL for all */
1753 if (test_radeon_crtc->pll_id != ATOM_PPLL_INVALID)
1754 return test_radeon_crtc->pll_id;
Alex Deucherf3dd8502012-08-31 11:56:50 -04001755 }
1756 }
1757 return ATOM_PPLL_INVALID;
1758}
1759
1760/**
Alex Deucher2f454cf2012-09-12 18:54:14 -04001761 * radeon_get_shared_nondp_ppll - return the PPLL used by another non-DP crtc
1762 *
1763 * @crtc: drm crtc
1764 * @encoder: drm encoder
1765 *
1766 * Returns the PPLL (Pixel PLL) used by another non-DP crtc/encoder which can
1767 * be shared (i.e., same clock).
1768 */
Alex Deucher5df31962012-09-13 11:52:08 -04001769static int radeon_get_shared_nondp_ppll(struct drm_crtc *crtc)
Alex Deucher2f454cf2012-09-12 18:54:14 -04001770{
Alex Deucher5df31962012-09-13 11:52:08 -04001771 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Alex Deucher2f454cf2012-09-12 18:54:14 -04001772 struct drm_device *dev = crtc->dev;
Alex Deucher9642ac02012-09-13 12:43:41 -04001773 struct drm_crtc *test_crtc;
Alex Deucher5df31962012-09-13 11:52:08 -04001774 struct radeon_crtc *test_radeon_crtc;
Alex Deucher9642ac02012-09-13 12:43:41 -04001775 u32 adjusted_clock, test_adjusted_clock;
Alex Deucher2f454cf2012-09-12 18:54:14 -04001776
Alex Deucher9642ac02012-09-13 12:43:41 -04001777 adjusted_clock = radeon_crtc->adjusted_clock;
1778
1779 if (adjusted_clock == 0)
1780 return ATOM_PPLL_INVALID;
Alex Deucher2f454cf2012-09-12 18:54:14 -04001781
Alex Deucher57b35e22012-09-17 17:34:45 -04001782 list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
1783 if (crtc == test_crtc)
1784 continue;
1785 test_radeon_crtc = to_radeon_crtc(test_crtc);
1786 if (test_radeon_crtc->encoder &&
1787 !ENCODER_MODE_IS_DP(atombios_get_encoder_mode(test_radeon_crtc->encoder))) {
1788 /* check if we are already driving this connector with another crtc */
1789 if (test_radeon_crtc->connector == radeon_crtc->connector) {
1790 /* if we are, return that pll */
1791 if (test_radeon_crtc->pll_id != ATOM_PPLL_INVALID)
Alex Deucher5df31962012-09-13 11:52:08 -04001792 return test_radeon_crtc->pll_id;
Alex Deucher2f454cf2012-09-12 18:54:14 -04001793 }
Alex Deucher57b35e22012-09-17 17:34:45 -04001794 /* for non-DP check the clock */
1795 test_adjusted_clock = test_radeon_crtc->adjusted_clock;
1796 if ((crtc->mode.clock == test_crtc->mode.clock) &&
1797 (adjusted_clock == test_adjusted_clock) &&
1798 (radeon_crtc->ss_enabled == test_radeon_crtc->ss_enabled) &&
Alex Deucher6fb3c022015-06-10 01:29:14 -04001799 (test_radeon_crtc->pll_id != ATOM_PPLL_INVALID))
Alex Deucher57b35e22012-09-17 17:34:45 -04001800 return test_radeon_crtc->pll_id;
Alex Deucher2f454cf2012-09-12 18:54:14 -04001801 }
1802 }
1803 return ATOM_PPLL_INVALID;
1804}
1805
1806/**
Alex Deucherf3dd8502012-08-31 11:56:50 -04001807 * radeon_atom_pick_pll - Allocate a PPLL for use by the crtc.
1808 *
1809 * @crtc: drm crtc
1810 *
1811 * Returns the PPLL (Pixel PLL) to be used by the crtc. For DP monitors
1812 * a single PPLL can be used for all DP crtcs/encoders. For non-DP
1813 * monitors a dedicated PPLL must be used. If a particular board has
1814 * an external DP PLL, return ATOM_PPLL_INVALID to skip PLL programming
1815 * as there is no need to program the PLL itself. If we are not able to
1816 * allocate a PLL, return ATOM_PPLL_INVALID to skip PLL programming to
1817 * avoid messing up an existing monitor.
1818 *
1819 * Asic specific PLL information
1820 *
Alex Deucher0331f672012-09-14 11:57:21 -04001821 * DCE 8.x
1822 * KB/KV
1823 * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP)
1824 * CI
1825 * - PPLL0, PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
1826 *
Alex Deucherf3dd8502012-08-31 11:56:50 -04001827 * DCE 6.1
1828 * - PPLL2 is only available to UNIPHYA (both DP and non-DP)
1829 * - PPLL0, PPLL1 are available for UNIPHYB/C/D/E/F (both DP and non-DP)
1830 *
1831 * DCE 6.0
1832 * - PPLL0 is available to all UNIPHY (DP only)
1833 * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
1834 *
1835 * DCE 5.0
1836 * - DCPLL is available to all UNIPHY (DP only)
1837 * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
1838 *
1839 * DCE 3.0/4.0/4.1
1840 * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
1841 *
1842 */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001843static int radeon_atom_pick_pll(struct drm_crtc *crtc)
1844{
Alex Deucher5df31962012-09-13 11:52:08 -04001845 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001846 struct drm_device *dev = crtc->dev;
1847 struct radeon_device *rdev = dev->dev_private;
Alex Deucher5df31962012-09-13 11:52:08 -04001848 struct radeon_encoder *radeon_encoder =
1849 to_radeon_encoder(radeon_crtc->encoder);
Alex Deucherf3dd8502012-08-31 11:56:50 -04001850 u32 pll_in_use;
1851 int pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001852
Alex Deucher0331f672012-09-14 11:57:21 -04001853 if (ASIC_IS_DCE8(rdev)) {
1854 if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder))) {
1855 if (rdev->clock.dp_extclk)
1856 /* skip PPLL programming if using ext clock */
1857 return ATOM_PPLL_INVALID;
1858 else {
1859 /* use the same PPLL for all DP monitors */
1860 pll = radeon_get_shared_dp_ppll(crtc);
1861 if (pll != ATOM_PPLL_INVALID)
1862 return pll;
1863 }
1864 } else {
1865 /* use the same PPLL for all monitors with the same clock */
1866 pll = radeon_get_shared_nondp_ppll(crtc);
1867 if (pll != ATOM_PPLL_INVALID)
1868 return pll;
1869 }
1870 /* otherwise, pick one of the plls */
Alex Deucherfbedf1c2014-12-05 13:46:07 -05001871 if ((rdev->family == CHIP_KABINI) ||
Samuel Lib214f2a2014-04-30 18:40:53 -04001872 (rdev->family == CHIP_MULLINS)) {
Alex Deucherfbedf1c2014-12-05 13:46:07 -05001873 /* KB/ML has PPLL1 and PPLL2 */
Alex Deucher0331f672012-09-14 11:57:21 -04001874 pll_in_use = radeon_get_pll_use_mask(crtc);
1875 if (!(pll_in_use & (1 << ATOM_PPLL2)))
1876 return ATOM_PPLL2;
1877 if (!(pll_in_use & (1 << ATOM_PPLL1)))
1878 return ATOM_PPLL1;
1879 DRM_ERROR("unable to allocate a PPLL\n");
1880 return ATOM_PPLL_INVALID;
1881 } else {
Alex Deucherfbedf1c2014-12-05 13:46:07 -05001882 /* CI/KV has PPLL0, PPLL1, and PPLL2 */
Alex Deucher0331f672012-09-14 11:57:21 -04001883 pll_in_use = radeon_get_pll_use_mask(crtc);
1884 if (!(pll_in_use & (1 << ATOM_PPLL2)))
1885 return ATOM_PPLL2;
1886 if (!(pll_in_use & (1 << ATOM_PPLL1)))
1887 return ATOM_PPLL1;
1888 if (!(pll_in_use & (1 << ATOM_PPLL0)))
1889 return ATOM_PPLL0;
1890 DRM_ERROR("unable to allocate a PPLL\n");
1891 return ATOM_PPLL_INVALID;
1892 }
1893 } else if (ASIC_IS_DCE61(rdev)) {
Alex Deucher5df31962012-09-13 11:52:08 -04001894 struct radeon_encoder_atom_dig *dig =
1895 radeon_encoder->enc_priv;
Alex Deucher24e1f792012-03-20 17:18:32 -04001896
Alex Deucher5df31962012-09-13 11:52:08 -04001897 if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_UNIPHY) &&
1898 (dig->linkb == false))
1899 /* UNIPHY A uses PPLL2 */
1900 return ATOM_PPLL2;
1901 else if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder))) {
1902 /* UNIPHY B/C/D/E/F */
1903 if (rdev->clock.dp_extclk)
1904 /* skip PPLL programming if using ext clock */
1905 return ATOM_PPLL_INVALID;
1906 else {
1907 /* use the same PPLL for all DP monitors */
1908 pll = radeon_get_shared_dp_ppll(crtc);
1909 if (pll != ATOM_PPLL_INVALID)
1910 return pll;
Alex Deucher24e1f792012-03-20 17:18:32 -04001911 }
Alex Deucher5df31962012-09-13 11:52:08 -04001912 } else {
1913 /* use the same PPLL for all monitors with the same clock */
1914 pll = radeon_get_shared_nondp_ppll(crtc);
1915 if (pll != ATOM_PPLL_INVALID)
1916 return pll;
Alex Deucher24e1f792012-03-20 17:18:32 -04001917 }
1918 /* UNIPHY B/C/D/E/F */
Alex Deucherf3dd8502012-08-31 11:56:50 -04001919 pll_in_use = radeon_get_pll_use_mask(crtc);
1920 if (!(pll_in_use & (1 << ATOM_PPLL0)))
Alex Deucher24e1f792012-03-20 17:18:32 -04001921 return ATOM_PPLL0;
Alex Deucherf3dd8502012-08-31 11:56:50 -04001922 if (!(pll_in_use & (1 << ATOM_PPLL1)))
1923 return ATOM_PPLL1;
1924 DRM_ERROR("unable to allocate a PPLL\n");
1925 return ATOM_PPLL_INVALID;
Alex Deucher9ef4e1d2014-02-25 10:21:43 -05001926 } else if (ASIC_IS_DCE41(rdev)) {
1927 /* Don't share PLLs on DCE4.1 chips */
1928 if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder))) {
1929 if (rdev->clock.dp_extclk)
1930 /* skip PPLL programming if using ext clock */
1931 return ATOM_PPLL_INVALID;
1932 }
1933 pll_in_use = radeon_get_pll_use_mask(crtc);
1934 if (!(pll_in_use & (1 << ATOM_PPLL1)))
1935 return ATOM_PPLL1;
1936 if (!(pll_in_use & (1 << ATOM_PPLL2)))
1937 return ATOM_PPLL2;
1938 DRM_ERROR("unable to allocate a PPLL\n");
1939 return ATOM_PPLL_INVALID;
Alex Deucher24e1f792012-03-20 17:18:32 -04001940 } else if (ASIC_IS_DCE4(rdev)) {
Alex Deucher5df31962012-09-13 11:52:08 -04001941 /* in DP mode, the DP ref clock can come from PPLL, DCPLL, or ext clock,
1942 * depending on the asic:
1943 * DCE4: PPLL or ext clock
1944 * DCE5: PPLL, DCPLL, or ext clock
1945 * DCE6: PPLL, PPLL0, or ext clock
1946 *
1947 * Setting ATOM_PPLL_INVALID will cause SetPixelClock to skip
1948 * PPLL/DCPLL programming and only program the DP DTO for the
1949 * crtc virtual pixel clock.
1950 */
1951 if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder))) {
1952 if (rdev->clock.dp_extclk)
1953 /* skip PPLL programming if using ext clock */
1954 return ATOM_PPLL_INVALID;
1955 else if (ASIC_IS_DCE6(rdev))
1956 /* use PPLL0 for all DP */
1957 return ATOM_PPLL0;
1958 else if (ASIC_IS_DCE5(rdev))
1959 /* use DCPLL for all DP */
1960 return ATOM_DCPLL;
1961 else {
1962 /* use the same PPLL for all DP monitors */
1963 pll = radeon_get_shared_dp_ppll(crtc);
1964 if (pll != ATOM_PPLL_INVALID)
1965 return pll;
Alex Deucher9dbbcfc2012-09-12 17:39:57 -04001966 }
Alex Deucher9ef4e1d2014-02-25 10:21:43 -05001967 } else {
Alex Deucher5df31962012-09-13 11:52:08 -04001968 /* use the same PPLL for all monitors with the same clock */
1969 pll = radeon_get_shared_nondp_ppll(crtc);
1970 if (pll != ATOM_PPLL_INVALID)
1971 return pll;
Alex Deucher9dbbcfc2012-09-12 17:39:57 -04001972 }
1973 /* all other cases */
1974 pll_in_use = radeon_get_pll_use_mask(crtc);
Alex Deucher9dbbcfc2012-09-12 17:39:57 -04001975 if (!(pll_in_use & (1 << ATOM_PPLL1)))
1976 return ATOM_PPLL1;
Alex Deucher29dbe3b2012-10-05 10:22:02 -04001977 if (!(pll_in_use & (1 << ATOM_PPLL2)))
1978 return ATOM_PPLL2;
Alex Deucher9dbbcfc2012-09-12 17:39:57 -04001979 DRM_ERROR("unable to allocate a PPLL\n");
1980 return ATOM_PPLL_INVALID;
Alex Deucher1e4db5f2012-11-05 10:16:12 -05001981 } else {
1982 /* on pre-R5xx asics, the crtc to pll mapping is hardcoded */
Jerome Glissefc58acd2012-11-27 16:12:29 -05001983 /* some atombios (observed in some DCE2/DCE3) code have a bug,
1984 * the matching btw pll and crtc is done through
1985 * PCLK_CRTC[1|2]_CNTL (0x480/0x484) but atombios code use the
1986 * pll (1 or 2) to select which register to write. ie if using
1987 * pll1 it will use PCLK_CRTC1_CNTL (0x480) and if using pll2
1988 * it will use PCLK_CRTC2_CNTL (0x484), it then use crtc id to
1989 * choose which value to write. Which is reverse order from
1990 * register logic. So only case that works is when pllid is
1991 * same as crtcid or when both pll and crtc are enabled and
1992 * both use same clock.
1993 *
1994 * So just return crtc id as if crtc and pll were hard linked
1995 * together even if they aren't
1996 */
Alex Deucher1e4db5f2012-11-05 10:16:12 -05001997 return radeon_crtc->crtc_id;
Alex Deucher2f454cf2012-09-12 18:54:14 -04001998 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001999}
2000
Alex Deucherf3f1f032012-03-20 17:18:04 -04002001void radeon_atom_disp_eng_pll_init(struct radeon_device *rdev)
Alex Deucher3fa47d92012-01-20 14:56:39 -05002002{
2003 /* always set DCPLL */
Alex Deucherf3f1f032012-03-20 17:18:04 -04002004 if (ASIC_IS_DCE6(rdev))
2005 atombios_crtc_set_disp_eng_pll(rdev, rdev->clock.default_dispclk);
2006 else if (ASIC_IS_DCE4(rdev)) {
Alex Deucher3fa47d92012-01-20 14:56:39 -05002007 struct radeon_atom_ss ss;
2008 bool ss_enabled = radeon_atombios_get_asic_ss_info(rdev, &ss,
2009 ASIC_INTERNAL_SS_ON_DCPLL,
2010 rdev->clock.default_dispclk);
2011 if (ss_enabled)
Jerome Glisse5efcc762012-08-17 14:40:04 -04002012 atombios_crtc_program_ss(rdev, ATOM_DISABLE, ATOM_DCPLL, -1, &ss);
Alex Deucher3fa47d92012-01-20 14:56:39 -05002013 /* XXX: DCE5, make sure voltage, dispclk is high enough */
Alex Deucherf3f1f032012-03-20 17:18:04 -04002014 atombios_crtc_set_disp_eng_pll(rdev, rdev->clock.default_dispclk);
Alex Deucher3fa47d92012-01-20 14:56:39 -05002015 if (ss_enabled)
Jerome Glisse5efcc762012-08-17 14:40:04 -04002016 atombios_crtc_program_ss(rdev, ATOM_ENABLE, ATOM_DCPLL, -1, &ss);
Alex Deucher3fa47d92012-01-20 14:56:39 -05002017 }
2018
2019}
2020
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002021int atombios_crtc_mode_set(struct drm_crtc *crtc,
2022 struct drm_display_mode *mode,
2023 struct drm_display_mode *adjusted_mode,
2024 int x, int y, struct drm_framebuffer *old_fb)
2025{
2026 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
2027 struct drm_device *dev = crtc->dev;
2028 struct radeon_device *rdev = dev->dev_private;
Alex Deucher5df31962012-09-13 11:52:08 -04002029 struct radeon_encoder *radeon_encoder =
2030 to_radeon_encoder(radeon_crtc->encoder);
Alex Deucher54bfe492010-09-03 15:52:53 -04002031 bool is_tvcv = false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002032
Alex Deucher5df31962012-09-13 11:52:08 -04002033 if (radeon_encoder->active_device &
2034 (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
2035 is_tvcv = true;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002036
Christian Königcde10122014-05-02 14:27:42 +02002037 if (!radeon_crtc->adjusted_clock)
2038 return -EINVAL;
2039
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002040 atombios_crtc_set_pll(crtc, adjusted_mode);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002041
Alex Deucher54bfe492010-09-03 15:52:53 -04002042 if (ASIC_IS_DCE4(rdev))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002043 atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
Alex Deucher54bfe492010-09-03 15:52:53 -04002044 else if (ASIC_IS_AVIVO(rdev)) {
2045 if (is_tvcv)
2046 atombios_crtc_set_timing(crtc, adjusted_mode);
2047 else
2048 atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
2049 } else {
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002050 atombios_crtc_set_timing(crtc, adjusted_mode);
Alex Deucher5a9bcac2009-10-08 15:09:31 -04002051 if (radeon_crtc->crtc_id == 0)
2052 atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
Alex Deucher615e0cb2010-01-20 16:22:53 -05002053 radeon_legacy_atom_fixup(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002054 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002055 atombios_crtc_set_base(crtc, x, y, old_fb);
Jerome Glissec93bb852009-07-13 21:04:08 +02002056 atombios_overscan_setup(crtc, mode, adjusted_mode);
2057 atombios_scaler_setup(crtc);
Michel Dänzer6d3759f2014-11-21 11:48:57 +09002058 radeon_cursor_reset(crtc);
Alex Deucher66edc1c2013-07-08 11:26:42 -04002059 /* update the hw version fpr dpm */
2060 radeon_crtc->hw_mode = *adjusted_mode;
2061
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002062 return 0;
2063}
2064
2065static bool atombios_crtc_mode_fixup(struct drm_crtc *crtc,
Laurent Pincharte811f5a2012-07-17 17:56:50 +02002066 const struct drm_display_mode *mode,
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002067 struct drm_display_mode *adjusted_mode)
2068{
Alex Deucher5df31962012-09-13 11:52:08 -04002069 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
2070 struct drm_device *dev = crtc->dev;
2071 struct drm_encoder *encoder;
2072
2073 /* assign the encoder to the radeon crtc to avoid repeated lookups later */
2074 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
2075 if (encoder->crtc == crtc) {
2076 radeon_crtc->encoder = encoder;
Alex Deucher57b35e22012-09-17 17:34:45 -04002077 radeon_crtc->connector = radeon_get_connector_for_encoder(encoder);
Alex Deucher5df31962012-09-13 11:52:08 -04002078 break;
2079 }
2080 }
Alex Deucher57b35e22012-09-17 17:34:45 -04002081 if ((radeon_crtc->encoder == NULL) || (radeon_crtc->connector == NULL)) {
2082 radeon_crtc->encoder = NULL;
2083 radeon_crtc->connector = NULL;
Alex Deucher5df31962012-09-13 11:52:08 -04002084 return false;
Alex Deucher57b35e22012-09-17 17:34:45 -04002085 }
Alex Deucher643b1f52015-02-23 10:59:36 -05002086 if (radeon_crtc->encoder) {
2087 struct radeon_encoder *radeon_encoder =
2088 to_radeon_encoder(radeon_crtc->encoder);
2089
2090 radeon_crtc->output_csc = radeon_encoder->output_csc;
2091 }
Jerome Glissec93bb852009-07-13 21:04:08 +02002092 if (!radeon_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
2093 return false;
Alex Deucher19eca432012-09-13 10:56:16 -04002094 if (!atombios_crtc_prepare_pll(crtc, adjusted_mode))
2095 return false;
Alex Deucherc0fd0832012-09-14 12:30:51 -04002096 /* pick pll */
2097 radeon_crtc->pll_id = radeon_atom_pick_pll(crtc);
2098 /* if we can't get a PPLL for a non-DP encoder, fail */
2099 if ((radeon_crtc->pll_id == ATOM_PPLL_INVALID) &&
2100 !ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder)))
2101 return false;
2102
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002103 return true;
2104}
2105
2106static void atombios_crtc_prepare(struct drm_crtc *crtc)
2107{
Alex Deucher6c0ae2a2012-07-26 13:38:52 -04002108 struct drm_device *dev = crtc->dev;
2109 struct radeon_device *rdev = dev->dev_private;
Alex Deucher267364a2010-03-08 17:10:41 -05002110
Alex Deucher6c0ae2a2012-07-26 13:38:52 -04002111 /* disable crtc pair power gating before programming */
2112 if (ASIC_IS_DCE6(rdev))
2113 atombios_powergate_crtc(crtc, ATOM_DISABLE);
2114
Alex Deucher37b43902010-02-09 12:04:43 -05002115 atombios_lock_crtc(crtc, ATOM_ENABLE);
Alex Deuchera348c842010-01-21 16:50:30 -05002116 atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002117}
2118
2119static void atombios_crtc_commit(struct drm_crtc *crtc)
2120{
2121 atombios_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
Alex Deucher37b43902010-02-09 12:04:43 -05002122 atombios_lock_crtc(crtc, ATOM_DISABLE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002123}
2124
Alex Deucher37f90032010-06-11 17:58:38 -04002125static void atombios_crtc_disable(struct drm_crtc *crtc)
2126{
2127 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Alex Deucher64199872012-03-20 17:18:33 -04002128 struct drm_device *dev = crtc->dev;
2129 struct radeon_device *rdev = dev->dev_private;
Alex Deucher8e8e5232011-05-20 04:34:16 -04002130 struct radeon_atom_ss ss;
Alex Deucher4e585912012-08-21 19:06:21 -04002131 int i;
Alex Deucher8e8e5232011-05-20 04:34:16 -04002132
Alex Deucher37f90032010-06-11 17:58:38 -04002133 atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
Matt Roperf4510a22014-04-01 15:22:40 -07002134 if (crtc->primary->fb) {
Ilija Hadzic75b871e2013-11-02 23:00:19 -04002135 int r;
2136 struct radeon_framebuffer *radeon_fb;
2137 struct radeon_bo *rbo;
2138
Matt Roperf4510a22014-04-01 15:22:40 -07002139 radeon_fb = to_radeon_framebuffer(crtc->primary->fb);
Ilija Hadzic75b871e2013-11-02 23:00:19 -04002140 rbo = gem_to_radeon_bo(radeon_fb->obj);
2141 r = radeon_bo_reserve(rbo, false);
2142 if (unlikely(r))
2143 DRM_ERROR("failed to reserve rbo before unpin\n");
2144 else {
2145 radeon_bo_unpin(rbo);
2146 radeon_bo_unreserve(rbo);
2147 }
2148 }
Alex Deucherac4d04d2013-08-21 14:44:15 -04002149 /* disable the GRPH */
2150 if (ASIC_IS_DCE4(rdev))
2151 WREG32(EVERGREEN_GRPH_ENABLE + radeon_crtc->crtc_offset, 0);
2152 else if (ASIC_IS_AVIVO(rdev))
2153 WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 0);
2154
Alex Deucher0e3d50b2013-02-05 11:47:09 -05002155 if (ASIC_IS_DCE6(rdev))
2156 atombios_powergate_crtc(crtc, ATOM_ENABLE);
Alex Deucher37f90032010-06-11 17:58:38 -04002157
Alex Deucher4e585912012-08-21 19:06:21 -04002158 for (i = 0; i < rdev->num_crtc; i++) {
2159 if (rdev->mode_info.crtcs[i] &&
2160 rdev->mode_info.crtcs[i]->enabled &&
2161 i != radeon_crtc->crtc_id &&
2162 radeon_crtc->pll_id == rdev->mode_info.crtcs[i]->pll_id) {
2163 /* one other crtc is using this pll don't turn
2164 * off the pll
2165 */
2166 goto done;
2167 }
2168 }
2169
Alex Deucher37f90032010-06-11 17:58:38 -04002170 switch (radeon_crtc->pll_id) {
2171 case ATOM_PPLL1:
2172 case ATOM_PPLL2:
2173 /* disable the ppll */
2174 atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
Alex Deucher8e8e5232011-05-20 04:34:16 -04002175 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
Alex Deucher37f90032010-06-11 17:58:38 -04002176 break;
Alex Deucher64199872012-03-20 17:18:33 -04002177 case ATOM_PPLL0:
2178 /* disable the ppll */
Alex Deucher7eeeabf2013-08-19 10:22:26 -04002179 if ((rdev->family == CHIP_ARUBA) ||
Alex Deucherfbedf1c2014-12-05 13:46:07 -05002180 (rdev->family == CHIP_KAVERI) ||
Alex Deucher7eeeabf2013-08-19 10:22:26 -04002181 (rdev->family == CHIP_BONAIRE) ||
2182 (rdev->family == CHIP_HAWAII))
Alex Deucher64199872012-03-20 17:18:33 -04002183 atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
2184 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
2185 break;
Alex Deucher37f90032010-06-11 17:58:38 -04002186 default:
2187 break;
2188 }
Alex Deucher4e585912012-08-21 19:06:21 -04002189done:
Alex Deucherf3dd8502012-08-31 11:56:50 -04002190 radeon_crtc->pll_id = ATOM_PPLL_INVALID;
Alex Deucher9642ac02012-09-13 12:43:41 -04002191 radeon_crtc->adjusted_clock = 0;
Alex Deucher5df31962012-09-13 11:52:08 -04002192 radeon_crtc->encoder = NULL;
Alex Deucher57b35e22012-09-17 17:34:45 -04002193 radeon_crtc->connector = NULL;
Alex Deucher37f90032010-06-11 17:58:38 -04002194}
2195
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002196static const struct drm_crtc_helper_funcs atombios_helper_funcs = {
2197 .dpms = atombios_crtc_dpms,
2198 .mode_fixup = atombios_crtc_mode_fixup,
2199 .mode_set = atombios_crtc_mode_set,
2200 .mode_set_base = atombios_crtc_set_base,
Chris Ball4dd19b02010-09-26 06:47:23 -05002201 .mode_set_base_atomic = atombios_crtc_set_base_atomic,
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002202 .prepare = atombios_crtc_prepare,
2203 .commit = atombios_crtc_commit,
Dave Airlie068143d2009-10-05 09:58:02 +10002204 .load_lut = radeon_crtc_load_lut,
Alex Deucher37f90032010-06-11 17:58:38 -04002205 .disable = atombios_crtc_disable,
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002206};
2207
2208void radeon_atombios_init_crtc(struct drm_device *dev,
2209 struct radeon_crtc *radeon_crtc)
2210{
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002211 struct radeon_device *rdev = dev->dev_private;
2212
2213 if (ASIC_IS_DCE4(rdev)) {
2214 switch (radeon_crtc->crtc_id) {
2215 case 0:
2216 default:
Alex Deucher12d77982010-02-09 17:18:48 -05002217 radeon_crtc->crtc_offset = EVERGREEN_CRTC0_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002218 break;
2219 case 1:
Alex Deucher12d77982010-02-09 17:18:48 -05002220 radeon_crtc->crtc_offset = EVERGREEN_CRTC1_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002221 break;
2222 case 2:
Alex Deucher12d77982010-02-09 17:18:48 -05002223 radeon_crtc->crtc_offset = EVERGREEN_CRTC2_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002224 break;
2225 case 3:
Alex Deucher12d77982010-02-09 17:18:48 -05002226 radeon_crtc->crtc_offset = EVERGREEN_CRTC3_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002227 break;
2228 case 4:
Alex Deucher12d77982010-02-09 17:18:48 -05002229 radeon_crtc->crtc_offset = EVERGREEN_CRTC4_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002230 break;
2231 case 5:
Alex Deucher12d77982010-02-09 17:18:48 -05002232 radeon_crtc->crtc_offset = EVERGREEN_CRTC5_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002233 break;
2234 }
2235 } else {
2236 if (radeon_crtc->crtc_id == 1)
2237 radeon_crtc->crtc_offset =
2238 AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL;
2239 else
2240 radeon_crtc->crtc_offset = 0;
2241 }
Alex Deucherf3dd8502012-08-31 11:56:50 -04002242 radeon_crtc->pll_id = ATOM_PPLL_INVALID;
Alex Deucher9642ac02012-09-13 12:43:41 -04002243 radeon_crtc->adjusted_clock = 0;
Alex Deucher5df31962012-09-13 11:52:08 -04002244 radeon_crtc->encoder = NULL;
Alex Deucher57b35e22012-09-17 17:34:45 -04002245 radeon_crtc->connector = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002246 drm_crtc_helper_add(&radeon_crtc->base, &atombios_helper_funcs);
2247}