blob: 4dc77df388642601510c41fb02dcb5153d2b2ea3 [file] [log] [blame]
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001/*
2 * OMAP2 McSPI controller driver
3 *
4 * Copyright (C) 2005, 2006 Nokia Corporation
5 * Author: Samuel Ortiz <samuel.ortiz@nokia.com> and
Charulatha V1a5d8192011-02-02 17:52:14 +05306 * Juha Yrj�l� <juha.yrjola@nokia.com>
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
21 *
22 */
23
24#include <linux/kernel.h>
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070025#include <linux/interrupt.h>
26#include <linux/module.h>
27#include <linux/device.h>
28#include <linux/delay.h>
29#include <linux/dma-mapping.h>
Russell King53741ed2012-04-23 13:51:48 +010030#include <linux/dmaengine.h>
31#include <linux/omap-dma.h>
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070032#include <linux/platform_device.h>
33#include <linux/err.h>
34#include <linux/clk.h>
35#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090036#include <linux/slab.h>
Govindraj.R1f1a4382011-02-02 17:52:15 +053037#include <linux/pm_runtime.h>
Benoit Coussond5a80032012-02-15 18:37:34 +010038#include <linux/of.h>
39#include <linux/of_device.h>
Illia Smyrnovd33f4732013-06-17 16:31:06 +030040#include <linux/gcd.h>
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070041
42#include <linux/spi/spi.h>
43
Arnd Bergmann22037472012-08-24 15:21:06 +020044#include <linux/platform_data/spi-omap2-mcspi.h>
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070045
46#define OMAP2_MCSPI_MAX_FREQ 48000000
Stefan Sørensenfaee9b02014-02-02 16:24:25 +010047#define OMAP2_MCSPI_MAX_DIVIDER 4096
Illia Smyrnovd33f4732013-06-17 16:31:06 +030048#define OMAP2_MCSPI_MAX_FIFODEPTH 64
49#define OMAP2_MCSPI_MAX_FIFOWCNT 0xFFFF
Shubhrajyoti D27b52842012-03-26 17:04:22 +053050#define SPI_AUTOSUSPEND_TIMEOUT 2000
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070051
52#define OMAP2_MCSPI_REVISION 0x00
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070053#define OMAP2_MCSPI_SYSSTATUS 0x14
54#define OMAP2_MCSPI_IRQSTATUS 0x18
55#define OMAP2_MCSPI_IRQENABLE 0x1c
56#define OMAP2_MCSPI_WAKEUPENABLE 0x20
57#define OMAP2_MCSPI_SYST 0x24
58#define OMAP2_MCSPI_MODULCTRL 0x28
Illia Smyrnovd33f4732013-06-17 16:31:06 +030059#define OMAP2_MCSPI_XFERLEVEL 0x7c
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070060
61/* per-channel banks, 0x14 bytes each, first is: */
62#define OMAP2_MCSPI_CHCONF0 0x2c
63#define OMAP2_MCSPI_CHSTAT0 0x30
64#define OMAP2_MCSPI_CHCTRL0 0x34
65#define OMAP2_MCSPI_TX0 0x38
66#define OMAP2_MCSPI_RX0 0x3c
67
68/* per-register bitmasks: */
Illia Smyrnovd33f4732013-06-17 16:31:06 +030069#define OMAP2_MCSPI_IRQSTATUS_EOW BIT(17)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070070
Jouni Hogander7a8fa722009-09-22 16:45:58 -070071#define OMAP2_MCSPI_MODULCTRL_SINGLE BIT(0)
72#define OMAP2_MCSPI_MODULCTRL_MS BIT(2)
73#define OMAP2_MCSPI_MODULCTRL_STEST BIT(3)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070074
Jouni Hogander7a8fa722009-09-22 16:45:58 -070075#define OMAP2_MCSPI_CHCONF_PHA BIT(0)
76#define OMAP2_MCSPI_CHCONF_POL BIT(1)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070077#define OMAP2_MCSPI_CHCONF_CLKD_MASK (0x0f << 2)
Jouni Hogander7a8fa722009-09-22 16:45:58 -070078#define OMAP2_MCSPI_CHCONF_EPOL BIT(6)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070079#define OMAP2_MCSPI_CHCONF_WL_MASK (0x1f << 7)
Jouni Hogander7a8fa722009-09-22 16:45:58 -070080#define OMAP2_MCSPI_CHCONF_TRM_RX_ONLY BIT(12)
81#define OMAP2_MCSPI_CHCONF_TRM_TX_ONLY BIT(13)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070082#define OMAP2_MCSPI_CHCONF_TRM_MASK (0x03 << 12)
Jouni Hogander7a8fa722009-09-22 16:45:58 -070083#define OMAP2_MCSPI_CHCONF_DMAW BIT(14)
84#define OMAP2_MCSPI_CHCONF_DMAR BIT(15)
85#define OMAP2_MCSPI_CHCONF_DPE0 BIT(16)
86#define OMAP2_MCSPI_CHCONF_DPE1 BIT(17)
87#define OMAP2_MCSPI_CHCONF_IS BIT(18)
88#define OMAP2_MCSPI_CHCONF_TURBO BIT(19)
89#define OMAP2_MCSPI_CHCONF_FORCE BIT(20)
Illia Smyrnovd33f4732013-06-17 16:31:06 +030090#define OMAP2_MCSPI_CHCONF_FFET BIT(27)
91#define OMAP2_MCSPI_CHCONF_FFER BIT(28)
Stefan Sørensenfaee9b02014-02-02 16:24:25 +010092#define OMAP2_MCSPI_CHCONF_CLKG BIT(29)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070093
Jouni Hogander7a8fa722009-09-22 16:45:58 -070094#define OMAP2_MCSPI_CHSTAT_RXS BIT(0)
95#define OMAP2_MCSPI_CHSTAT_TXS BIT(1)
96#define OMAP2_MCSPI_CHSTAT_EOT BIT(2)
Illia Smyrnovd33f4732013-06-17 16:31:06 +030097#define OMAP2_MCSPI_CHSTAT_TXFFE BIT(3)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070098
Jouni Hogander7a8fa722009-09-22 16:45:58 -070099#define OMAP2_MCSPI_CHCTRL_EN BIT(0)
Stefan Sørensenfaee9b02014-02-02 16:24:25 +0100100#define OMAP2_MCSPI_CHCTRL_EXTCLK_MASK (0xff << 8)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700101
Jouni Hogander7a8fa722009-09-22 16:45:58 -0700102#define OMAP2_MCSPI_WAKEUPENABLE_WKEN BIT(0)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700103
104/* We have 2 DMA channels per CS, one for RX and one for TX */
105struct omap2_mcspi_dma {
Russell King53741ed2012-04-23 13:51:48 +0100106 struct dma_chan *dma_tx;
107 struct dma_chan *dma_rx;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700108
109 int dma_tx_sync_dev;
110 int dma_rx_sync_dev;
111
112 struct completion dma_tx_completion;
113 struct completion dma_rx_completion;
Matt Porter74f3aaa2013-06-22 23:07:38 +0530114
115 char dma_rx_ch_name[14];
116 char dma_tx_ch_name[14];
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700117};
118
119/* use PIO for small transfers, avoiding DMA setup/teardown overhead and
120 * cache operations; better heuristics consider wordsize and bitrate.
121 */
Roman Tereshonkov8b66c132010-04-12 09:07:54 +0000122#define DMA_MIN_BYTES 160
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700123
124
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530125/*
126 * Used for context save and restore, structure members to be updated whenever
127 * corresponding registers are modified.
128 */
129struct omap2_mcspi_regs {
130 u32 modulctrl;
131 u32 wakeupenable;
132 struct list_head cs;
133};
134
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700135struct omap2_mcspi {
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700136 struct spi_master *master;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700137 /* Virtual base address of the controller */
138 void __iomem *base;
Russell Kinge5480b732008-09-01 21:51:50 +0100139 unsigned long phys;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700140 /* SPI1 has 4 channels, while SPI2 has 2 */
141 struct omap2_mcspi_dma *dma_channels;
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530142 struct device *dev;
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530143 struct omap2_mcspi_regs ctx;
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300144 int fifo_depth;
Daniel Mack0384e902012-10-07 18:19:44 +0200145 unsigned int pin_dir:1;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700146};
147
148struct omap2_mcspi_cs {
149 void __iomem *base;
Russell Kinge5480b732008-09-01 21:51:50 +0100150 unsigned long phys;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700151 int word_len;
Tero Kristo89c05372009-09-22 16:46:17 -0700152 struct list_head node;
Hemanth Va41ae1a2009-09-22 16:46:16 -0700153 /* Context save and restore shadow register */
Stefan Sørensenfaee9b02014-02-02 16:24:25 +0100154 u32 chconf0, chctrl0;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700155};
156
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700157static inline void mcspi_write_reg(struct spi_master *master,
158 int idx, u32 val)
159{
160 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
161
Victor Kamensky21b2ce52013-11-16 02:01:16 +0200162 writel_relaxed(val, mcspi->base + idx);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700163}
164
165static inline u32 mcspi_read_reg(struct spi_master *master, int idx)
166{
167 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
168
Victor Kamensky21b2ce52013-11-16 02:01:16 +0200169 return readl_relaxed(mcspi->base + idx);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700170}
171
172static inline void mcspi_write_cs_reg(const struct spi_device *spi,
173 int idx, u32 val)
174{
175 struct omap2_mcspi_cs *cs = spi->controller_state;
176
Victor Kamensky21b2ce52013-11-16 02:01:16 +0200177 writel_relaxed(val, cs->base + idx);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700178}
179
180static inline u32 mcspi_read_cs_reg(const struct spi_device *spi, int idx)
181{
182 struct omap2_mcspi_cs *cs = spi->controller_state;
183
Victor Kamensky21b2ce52013-11-16 02:01:16 +0200184 return readl_relaxed(cs->base + idx);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700185}
186
Hemanth Va41ae1a2009-09-22 16:46:16 -0700187static inline u32 mcspi_cached_chconf0(const struct spi_device *spi)
188{
189 struct omap2_mcspi_cs *cs = spi->controller_state;
190
191 return cs->chconf0;
192}
193
194static inline void mcspi_write_chconf0(const struct spi_device *spi, u32 val)
195{
196 struct omap2_mcspi_cs *cs = spi->controller_state;
197
198 cs->chconf0 = val;
199 mcspi_write_cs_reg(spi, OMAP2_MCSPI_CHCONF0, val);
Roman Tereshonkova330ce22010-03-15 09:06:28 +0000200 mcspi_read_cs_reg(spi, OMAP2_MCSPI_CHCONF0);
Hemanth Va41ae1a2009-09-22 16:46:16 -0700201}
202
Illia Smyrnov56cd5c12013-06-14 19:12:07 +0300203static inline int mcspi_bytes_per_word(int word_len)
204{
205 if (word_len <= 8)
206 return 1;
207 else if (word_len <= 16)
208 return 2;
209 else /* word_len <= 32 */
210 return 4;
211}
212
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700213static void omap2_mcspi_set_dma_req(const struct spi_device *spi,
214 int is_read, int enable)
215{
216 u32 l, rw;
217
Hemanth Va41ae1a2009-09-22 16:46:16 -0700218 l = mcspi_cached_chconf0(spi);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700219
220 if (is_read) /* 1 is read, 0 write */
221 rw = OMAP2_MCSPI_CHCONF_DMAR;
222 else
223 rw = OMAP2_MCSPI_CHCONF_DMAW;
224
Shubhrajyoti Daf4e9442012-08-22 11:35:13 +0530225 if (enable)
226 l |= rw;
227 else
228 l &= ~rw;
229
Hemanth Va41ae1a2009-09-22 16:46:16 -0700230 mcspi_write_chconf0(spi, l);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700231}
232
233static void omap2_mcspi_set_enable(const struct spi_device *spi, int enable)
234{
Stefan Sørensenfaee9b02014-02-02 16:24:25 +0100235 struct omap2_mcspi_cs *cs = spi->controller_state;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700236 u32 l;
237
Stefan Sørensenfaee9b02014-02-02 16:24:25 +0100238 l = cs->chctrl0;
239 if (enable)
240 l |= OMAP2_MCSPI_CHCTRL_EN;
241 else
242 l &= ~OMAP2_MCSPI_CHCTRL_EN;
243 cs->chctrl0 = l;
244 mcspi_write_cs_reg(spi, OMAP2_MCSPI_CHCTRL0, cs->chctrl0);
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000245 /* Flash post-writes */
246 mcspi_read_cs_reg(spi, OMAP2_MCSPI_CHCTRL0);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700247}
248
249static void omap2_mcspi_force_cs(struct spi_device *spi, int cs_active)
250{
251 u32 l;
252
Hemanth Va41ae1a2009-09-22 16:46:16 -0700253 l = mcspi_cached_chconf0(spi);
Shubhrajyoti Daf4e9442012-08-22 11:35:13 +0530254 if (cs_active)
255 l |= OMAP2_MCSPI_CHCONF_FORCE;
256 else
257 l &= ~OMAP2_MCSPI_CHCONF_FORCE;
258
Hemanth Va41ae1a2009-09-22 16:46:16 -0700259 mcspi_write_chconf0(spi, l);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700260}
261
262static void omap2_mcspi_set_master_mode(struct spi_master *master)
263{
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530264 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
265 struct omap2_mcspi_regs *ctx = &mcspi->ctx;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700266 u32 l;
267
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530268 /*
269 * Setup when switching from (reset default) slave mode
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700270 * to single-channel master mode
271 */
272 l = mcspi_read_reg(master, OMAP2_MCSPI_MODULCTRL);
Shubhrajyoti Daf4e9442012-08-22 11:35:13 +0530273 l &= ~(OMAP2_MCSPI_MODULCTRL_STEST | OMAP2_MCSPI_MODULCTRL_MS);
274 l |= OMAP2_MCSPI_MODULCTRL_SINGLE;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700275 mcspi_write_reg(master, OMAP2_MCSPI_MODULCTRL, l);
Hemanth Va41ae1a2009-09-22 16:46:16 -0700276
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530277 ctx->modulctrl = l;
Hemanth Va41ae1a2009-09-22 16:46:16 -0700278}
279
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300280static void omap2_mcspi_set_fifo(const struct spi_device *spi,
281 struct spi_transfer *t, int enable)
282{
283 struct spi_master *master = spi->master;
284 struct omap2_mcspi_cs *cs = spi->controller_state;
285 struct omap2_mcspi *mcspi;
286 unsigned int wcnt;
Illia Smyrnov5db542e2013-10-09 15:05:08 +0300287 int max_fifo_depth, fifo_depth, bytes_per_word;
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300288 u32 chconf, xferlevel;
289
290 mcspi = spi_master_get_devdata(master);
291
292 chconf = mcspi_cached_chconf0(spi);
293 if (enable) {
294 bytes_per_word = mcspi_bytes_per_word(cs->word_len);
295 if (t->len % bytes_per_word != 0)
296 goto disable_fifo;
297
Illia Smyrnov5db542e2013-10-09 15:05:08 +0300298 if (t->rx_buf != NULL && t->tx_buf != NULL)
299 max_fifo_depth = OMAP2_MCSPI_MAX_FIFODEPTH / 2;
300 else
301 max_fifo_depth = OMAP2_MCSPI_MAX_FIFODEPTH;
302
303 fifo_depth = gcd(t->len, max_fifo_depth);
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300304 if (fifo_depth < 2 || fifo_depth % bytes_per_word != 0)
305 goto disable_fifo;
306
307 wcnt = t->len / bytes_per_word;
308 if (wcnt > OMAP2_MCSPI_MAX_FIFOWCNT)
309 goto disable_fifo;
310
311 xferlevel = wcnt << 16;
312 if (t->rx_buf != NULL) {
313 chconf |= OMAP2_MCSPI_CHCONF_FFER;
314 xferlevel |= (fifo_depth - 1) << 8;
Illia Smyrnov5db542e2013-10-09 15:05:08 +0300315 }
316 if (t->tx_buf != NULL) {
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300317 chconf |= OMAP2_MCSPI_CHCONF_FFET;
318 xferlevel |= fifo_depth - 1;
319 }
320
321 mcspi_write_reg(master, OMAP2_MCSPI_XFERLEVEL, xferlevel);
322 mcspi_write_chconf0(spi, chconf);
323 mcspi->fifo_depth = fifo_depth;
324
325 return;
326 }
327
328disable_fifo:
329 if (t->rx_buf != NULL)
330 chconf &= ~OMAP2_MCSPI_CHCONF_FFER;
331 else
332 chconf &= ~OMAP2_MCSPI_CHCONF_FFET;
333
334 mcspi_write_chconf0(spi, chconf);
335 mcspi->fifo_depth = 0;
336}
337
Hemanth Va41ae1a2009-09-22 16:46:16 -0700338static void omap2_mcspi_restore_ctx(struct omap2_mcspi *mcspi)
339{
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530340 struct spi_master *spi_cntrl = mcspi->master;
341 struct omap2_mcspi_regs *ctx = &mcspi->ctx;
342 struct omap2_mcspi_cs *cs;
Hemanth Va41ae1a2009-09-22 16:46:16 -0700343
344 /* McSPI: context restore */
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530345 mcspi_write_reg(spi_cntrl, OMAP2_MCSPI_MODULCTRL, ctx->modulctrl);
346 mcspi_write_reg(spi_cntrl, OMAP2_MCSPI_WAKEUPENABLE, ctx->wakeupenable);
Hemanth Va41ae1a2009-09-22 16:46:16 -0700347
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530348 list_for_each_entry(cs, &ctx->cs, node)
Victor Kamensky21b2ce52013-11-16 02:01:16 +0200349 writel_relaxed(cs->chconf0, cs->base + OMAP2_MCSPI_CHCONF0);
Hemanth Va41ae1a2009-09-22 16:46:16 -0700350}
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700351
Ilkka Koskinen2764c502010-10-19 17:07:31 +0300352static int mcspi_wait_for_reg_bit(void __iomem *reg, unsigned long bit)
353{
354 unsigned long timeout;
355
356 timeout = jiffies + msecs_to_jiffies(1000);
Victor Kamensky21b2ce52013-11-16 02:01:16 +0200357 while (!(readl_relaxed(reg) & bit)) {
Sebastian Andrzej Siewiorff23fa32013-03-21 13:22:48 +0100358 if (time_after(jiffies, timeout)) {
Victor Kamensky21b2ce52013-11-16 02:01:16 +0200359 if (!(readl_relaxed(reg) & bit))
Sebastian Andrzej Siewiorff23fa32013-03-21 13:22:48 +0100360 return -ETIMEDOUT;
361 else
362 return 0;
363 }
Ilkka Koskinen2764c502010-10-19 17:07:31 +0300364 cpu_relax();
365 }
366 return 0;
367}
368
Russell King53741ed2012-04-23 13:51:48 +0100369static void omap2_mcspi_rx_callback(void *data)
370{
371 struct spi_device *spi = data;
372 struct omap2_mcspi *mcspi = spi_master_get_devdata(spi->master);
373 struct omap2_mcspi_dma *mcspi_dma = &mcspi->dma_channels[spi->chip_select];
374
Russell King53741ed2012-04-23 13:51:48 +0100375 /* We must disable the DMA RX request */
376 omap2_mcspi_set_dma_req(spi, 1, 0);
Felipe Balbi830379e2012-12-12 10:45:59 +0200377
378 complete(&mcspi_dma->dma_rx_completion);
Russell King53741ed2012-04-23 13:51:48 +0100379}
380
381static void omap2_mcspi_tx_callback(void *data)
382{
383 struct spi_device *spi = data;
384 struct omap2_mcspi *mcspi = spi_master_get_devdata(spi->master);
385 struct omap2_mcspi_dma *mcspi_dma = &mcspi->dma_channels[spi->chip_select];
386
Russell King53741ed2012-04-23 13:51:48 +0100387 /* We must disable the DMA TX request */
388 omap2_mcspi_set_dma_req(spi, 0, 0);
Felipe Balbi830379e2012-12-12 10:45:59 +0200389
390 complete(&mcspi_dma->dma_tx_completion);
Russell King53741ed2012-04-23 13:51:48 +0100391}
392
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530393static void omap2_mcspi_tx_dma(struct spi_device *spi,
394 struct spi_transfer *xfer,
395 struct dma_slave_config cfg)
396{
397 struct omap2_mcspi *mcspi;
398 struct omap2_mcspi_dma *mcspi_dma;
399 unsigned int count;
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530400
401 mcspi = spi_master_get_devdata(spi->master);
402 mcspi_dma = &mcspi->dma_channels[spi->chip_select];
403 count = xfer->len;
404
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530405 if (mcspi_dma->dma_tx) {
406 struct dma_async_tx_descriptor *tx;
407 struct scatterlist sg;
408
409 dmaengine_slave_config(mcspi_dma->dma_tx, &cfg);
410
411 sg_init_table(&sg, 1);
412 sg_dma_address(&sg) = xfer->tx_dma;
413 sg_dma_len(&sg) = xfer->len;
414
415 tx = dmaengine_prep_slave_sg(mcspi_dma->dma_tx, &sg, 1,
416 DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
417 if (tx) {
418 tx->callback = omap2_mcspi_tx_callback;
419 tx->callback_param = spi;
420 dmaengine_submit(tx);
421 } else {
422 /* FIXME: fall back to PIO? */
423 }
424 }
425 dma_async_issue_pending(mcspi_dma->dma_tx);
426 omap2_mcspi_set_dma_req(spi, 0, 1);
427
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530428}
429
430static unsigned
431omap2_mcspi_rx_dma(struct spi_device *spi, struct spi_transfer *xfer,
432 struct dma_slave_config cfg,
433 unsigned es)
434{
435 struct omap2_mcspi *mcspi;
436 struct omap2_mcspi_dma *mcspi_dma;
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300437 unsigned int count, dma_count;
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530438 u32 l;
439 int elements = 0;
440 int word_len, element_count;
441 struct omap2_mcspi_cs *cs = spi->controller_state;
442 mcspi = spi_master_get_devdata(spi->master);
443 mcspi_dma = &mcspi->dma_channels[spi->chip_select];
444 count = xfer->len;
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300445 dma_count = xfer->len;
446
447 if (mcspi->fifo_depth == 0)
448 dma_count -= es;
449
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530450 word_len = cs->word_len;
451 l = mcspi_cached_chconf0(spi);
452
453 if (word_len <= 8)
454 element_count = count;
455 else if (word_len <= 16)
456 element_count = count >> 1;
457 else /* word_len <= 32 */
458 element_count = count >> 2;
459
460 if (mcspi_dma->dma_rx) {
461 struct dma_async_tx_descriptor *tx;
462 struct scatterlist sg;
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530463
464 dmaengine_slave_config(mcspi_dma->dma_rx, &cfg);
465
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300466 if ((l & OMAP2_MCSPI_CHCONF_TURBO) && mcspi->fifo_depth == 0)
467 dma_count -= es;
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530468
469 sg_init_table(&sg, 1);
470 sg_dma_address(&sg) = xfer->rx_dma;
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300471 sg_dma_len(&sg) = dma_count;
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530472
473 tx = dmaengine_prep_slave_sg(mcspi_dma->dma_rx, &sg, 1,
474 DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT |
475 DMA_CTRL_ACK);
476 if (tx) {
477 tx->callback = omap2_mcspi_rx_callback;
478 tx->callback_param = spi;
479 dmaengine_submit(tx);
480 } else {
481 /* FIXME: fall back to PIO? */
482 }
483 }
484
485 dma_async_issue_pending(mcspi_dma->dma_rx);
486 omap2_mcspi_set_dma_req(spi, 1, 1);
487
488 wait_for_completion(&mcspi_dma->dma_rx_completion);
489 dma_unmap_single(mcspi->dev, xfer->rx_dma, count,
490 DMA_FROM_DEVICE);
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300491
492 if (mcspi->fifo_depth > 0)
493 return count;
494
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530495 omap2_mcspi_set_enable(spi, 0);
496
497 elements = element_count - 1;
498
499 if (l & OMAP2_MCSPI_CHCONF_TURBO) {
500 elements--;
501
502 if (likely(mcspi_read_cs_reg(spi, OMAP2_MCSPI_CHSTAT0)
503 & OMAP2_MCSPI_CHSTAT_RXS)) {
504 u32 w;
505
506 w = mcspi_read_cs_reg(spi, OMAP2_MCSPI_RX0);
507 if (word_len <= 8)
508 ((u8 *)xfer->rx_buf)[elements++] = w;
509 else if (word_len <= 16)
510 ((u16 *)xfer->rx_buf)[elements++] = w;
511 else /* word_len <= 32 */
512 ((u32 *)xfer->rx_buf)[elements++] = w;
513 } else {
Illia Smyrnov56cd5c12013-06-14 19:12:07 +0300514 int bytes_per_word = mcspi_bytes_per_word(word_len);
Jarkko Nikulaa1829d22013-10-11 13:53:59 +0300515 dev_err(&spi->dev, "DMA RX penultimate word empty\n");
Illia Smyrnov56cd5c12013-06-14 19:12:07 +0300516 count -= (bytes_per_word << 1);
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530517 omap2_mcspi_set_enable(spi, 1);
518 return count;
519 }
520 }
521 if (likely(mcspi_read_cs_reg(spi, OMAP2_MCSPI_CHSTAT0)
522 & OMAP2_MCSPI_CHSTAT_RXS)) {
523 u32 w;
524
525 w = mcspi_read_cs_reg(spi, OMAP2_MCSPI_RX0);
526 if (word_len <= 8)
527 ((u8 *)xfer->rx_buf)[elements] = w;
528 else if (word_len <= 16)
529 ((u16 *)xfer->rx_buf)[elements] = w;
530 else /* word_len <= 32 */
531 ((u32 *)xfer->rx_buf)[elements] = w;
532 } else {
Jarkko Nikulaa1829d22013-10-11 13:53:59 +0300533 dev_err(&spi->dev, "DMA RX last word empty\n");
Illia Smyrnov56cd5c12013-06-14 19:12:07 +0300534 count -= mcspi_bytes_per_word(word_len);
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530535 }
536 omap2_mcspi_set_enable(spi, 1);
537 return count;
538}
539
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700540static unsigned
541omap2_mcspi_txrx_dma(struct spi_device *spi, struct spi_transfer *xfer)
542{
543 struct omap2_mcspi *mcspi;
544 struct omap2_mcspi_cs *cs = spi->controller_state;
545 struct omap2_mcspi_dma *mcspi_dma;
Russell King8c7494a2012-04-23 13:56:25 +0100546 unsigned int count;
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000547 u32 l;
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530548 u8 *rx;
549 const u8 *tx;
Russell King53741ed2012-04-23 13:51:48 +0100550 struct dma_slave_config cfg;
551 enum dma_slave_buswidth width;
552 unsigned es;
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300553 u32 burst;
Shubhrajyoti De47a6822012-11-06 14:30:19 +0530554 void __iomem *chstat_reg;
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300555 void __iomem *irqstat_reg;
556 int wait_res;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700557
558 mcspi = spi_master_get_devdata(spi->master);
559 mcspi_dma = &mcspi->dma_channels[spi->chip_select];
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000560 l = mcspi_cached_chconf0(spi);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700561
Ilkka Koskinen2764c502010-10-19 17:07:31 +0300562
Russell King53741ed2012-04-23 13:51:48 +0100563 if (cs->word_len <= 8) {
564 width = DMA_SLAVE_BUSWIDTH_1_BYTE;
565 es = 1;
566 } else if (cs->word_len <= 16) {
567 width = DMA_SLAVE_BUSWIDTH_2_BYTES;
568 es = 2;
569 } else {
570 width = DMA_SLAVE_BUSWIDTH_4_BYTES;
571 es = 4;
572 }
573
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300574 count = xfer->len;
575 burst = 1;
576
577 if (mcspi->fifo_depth > 0) {
578 if (count > mcspi->fifo_depth)
579 burst = mcspi->fifo_depth / es;
580 else
581 burst = count / es;
582 }
583
Russell King53741ed2012-04-23 13:51:48 +0100584 memset(&cfg, 0, sizeof(cfg));
585 cfg.src_addr = cs->phys + OMAP2_MCSPI_RX0;
586 cfg.dst_addr = cs->phys + OMAP2_MCSPI_TX0;
587 cfg.src_addr_width = width;
588 cfg.dst_addr_width = width;
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300589 cfg.src_maxburst = burst;
590 cfg.dst_maxburst = burst;
Russell King53741ed2012-04-23 13:51:48 +0100591
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700592 rx = xfer->rx_buf;
593 tx = xfer->tx_buf;
594
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530595 if (tx != NULL)
596 omap2_mcspi_tx_dma(spi, xfer, cfg);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700597
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530598 if (rx != NULL)
Shubhrajyoti De47a6822012-11-06 14:30:19 +0530599 count = omap2_mcspi_rx_dma(spi, xfer, cfg, es);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700600
Shubhrajyoti De47a6822012-11-06 14:30:19 +0530601 if (tx != NULL) {
Shubhrajyoti De47a6822012-11-06 14:30:19 +0530602 wait_for_completion(&mcspi_dma->dma_tx_completion);
603 dma_unmap_single(mcspi->dev, xfer->tx_dma, xfer->len,
604 DMA_TO_DEVICE);
605
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300606 if (mcspi->fifo_depth > 0) {
607 irqstat_reg = mcspi->base + OMAP2_MCSPI_IRQSTATUS;
608
609 if (mcspi_wait_for_reg_bit(irqstat_reg,
610 OMAP2_MCSPI_IRQSTATUS_EOW) < 0)
611 dev_err(&spi->dev, "EOW timed out\n");
612
613 mcspi_write_reg(mcspi->master, OMAP2_MCSPI_IRQSTATUS,
614 OMAP2_MCSPI_IRQSTATUS_EOW);
615 }
616
Shubhrajyoti De47a6822012-11-06 14:30:19 +0530617 /* for TX_ONLY mode, be sure all words have shifted out */
618 if (rx == NULL) {
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300619 chstat_reg = cs->base + OMAP2_MCSPI_CHSTAT0;
620 if (mcspi->fifo_depth > 0) {
621 wait_res = mcspi_wait_for_reg_bit(chstat_reg,
622 OMAP2_MCSPI_CHSTAT_TXFFE);
623 if (wait_res < 0)
624 dev_err(&spi->dev, "TXFFE timed out\n");
625 } else {
626 wait_res = mcspi_wait_for_reg_bit(chstat_reg,
627 OMAP2_MCSPI_CHSTAT_TXS);
628 if (wait_res < 0)
629 dev_err(&spi->dev, "TXS timed out\n");
630 }
631 if (wait_res >= 0 &&
632 (mcspi_wait_for_reg_bit(chstat_reg,
633 OMAP2_MCSPI_CHSTAT_EOT) < 0))
Shubhrajyoti De47a6822012-11-06 14:30:19 +0530634 dev_err(&spi->dev, "EOT timed out\n");
635 }
636 }
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700637 return count;
638}
639
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700640static unsigned
641omap2_mcspi_txrx_pio(struct spi_device *spi, struct spi_transfer *xfer)
642{
643 struct omap2_mcspi *mcspi;
644 struct omap2_mcspi_cs *cs = spi->controller_state;
645 unsigned int count, c;
646 u32 l;
647 void __iomem *base = cs->base;
648 void __iomem *tx_reg;
649 void __iomem *rx_reg;
650 void __iomem *chstat_reg;
651 int word_len;
652
653 mcspi = spi_master_get_devdata(spi->master);
654 count = xfer->len;
655 c = count;
656 word_len = cs->word_len;
657
Hemanth Va41ae1a2009-09-22 16:46:16 -0700658 l = mcspi_cached_chconf0(spi);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700659
660 /* We store the pre-calculated register addresses on stack to speed
661 * up the transfer loop. */
662 tx_reg = base + OMAP2_MCSPI_TX0;
663 rx_reg = base + OMAP2_MCSPI_RX0;
664 chstat_reg = base + OMAP2_MCSPI_CHSTAT0;
665
Michael Jonesadef6582011-02-25 16:55:11 +0100666 if (c < (word_len>>3))
667 return 0;
668
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700669 if (word_len <= 8) {
670 u8 *rx;
671 const u8 *tx;
672
673 rx = xfer->rx_buf;
674 tx = xfer->tx_buf;
675
676 do {
Kalle Valofeed9ba2008-01-24 14:00:40 -0800677 c -= 1;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700678 if (tx != NULL) {
679 if (mcspi_wait_for_reg_bit(chstat_reg,
680 OMAP2_MCSPI_CHSTAT_TXS) < 0) {
681 dev_err(&spi->dev, "TXS timed out\n");
682 goto out;
683 }
Felipe Balbi079a1762010-09-29 17:31:29 +0900684 dev_vdbg(&spi->dev, "write-%d %02x\n",
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700685 word_len, *tx);
Victor Kamensky21b2ce52013-11-16 02:01:16 +0200686 writel_relaxed(*tx++, tx_reg);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700687 }
688 if (rx != NULL) {
689 if (mcspi_wait_for_reg_bit(chstat_reg,
690 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
691 dev_err(&spi->dev, "RXS timed out\n");
692 goto out;
693 }
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000694
695 if (c == 1 && tx == NULL &&
696 (l & OMAP2_MCSPI_CHCONF_TURBO)) {
697 omap2_mcspi_set_enable(spi, 0);
Victor Kamensky21b2ce52013-11-16 02:01:16 +0200698 *rx++ = readl_relaxed(rx_reg);
Felipe Balbi079a1762010-09-29 17:31:29 +0900699 dev_vdbg(&spi->dev, "read-%d %02x\n",
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000700 word_len, *(rx - 1));
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000701 if (mcspi_wait_for_reg_bit(chstat_reg,
702 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
703 dev_err(&spi->dev,
704 "RXS timed out\n");
705 goto out;
706 }
707 c = 0;
708 } else if (c == 0 && tx == NULL) {
709 omap2_mcspi_set_enable(spi, 0);
710 }
711
Victor Kamensky21b2ce52013-11-16 02:01:16 +0200712 *rx++ = readl_relaxed(rx_reg);
Felipe Balbi079a1762010-09-29 17:31:29 +0900713 dev_vdbg(&spi->dev, "read-%d %02x\n",
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700714 word_len, *(rx - 1));
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700715 }
Jarkko Nikula95c5c3a2011-03-21 16:27:30 +0200716 } while (c);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700717 } else if (word_len <= 16) {
718 u16 *rx;
719 const u16 *tx;
720
721 rx = xfer->rx_buf;
722 tx = xfer->tx_buf;
723 do {
Kalle Valofeed9ba2008-01-24 14:00:40 -0800724 c -= 2;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700725 if (tx != NULL) {
726 if (mcspi_wait_for_reg_bit(chstat_reg,
727 OMAP2_MCSPI_CHSTAT_TXS) < 0) {
728 dev_err(&spi->dev, "TXS timed out\n");
729 goto out;
730 }
Felipe Balbi079a1762010-09-29 17:31:29 +0900731 dev_vdbg(&spi->dev, "write-%d %04x\n",
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700732 word_len, *tx);
Victor Kamensky21b2ce52013-11-16 02:01:16 +0200733 writel_relaxed(*tx++, tx_reg);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700734 }
735 if (rx != NULL) {
736 if (mcspi_wait_for_reg_bit(chstat_reg,
737 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
738 dev_err(&spi->dev, "RXS timed out\n");
739 goto out;
740 }
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000741
742 if (c == 2 && tx == NULL &&
743 (l & OMAP2_MCSPI_CHCONF_TURBO)) {
744 omap2_mcspi_set_enable(spi, 0);
Victor Kamensky21b2ce52013-11-16 02:01:16 +0200745 *rx++ = readl_relaxed(rx_reg);
Felipe Balbi079a1762010-09-29 17:31:29 +0900746 dev_vdbg(&spi->dev, "read-%d %04x\n",
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000747 word_len, *(rx - 1));
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000748 if (mcspi_wait_for_reg_bit(chstat_reg,
749 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
750 dev_err(&spi->dev,
751 "RXS timed out\n");
752 goto out;
753 }
754 c = 0;
755 } else if (c == 0 && tx == NULL) {
756 omap2_mcspi_set_enable(spi, 0);
757 }
758
Victor Kamensky21b2ce52013-11-16 02:01:16 +0200759 *rx++ = readl_relaxed(rx_reg);
Felipe Balbi079a1762010-09-29 17:31:29 +0900760 dev_vdbg(&spi->dev, "read-%d %04x\n",
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700761 word_len, *(rx - 1));
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700762 }
Jarkko Nikula95c5c3a2011-03-21 16:27:30 +0200763 } while (c >= 2);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700764 } else if (word_len <= 32) {
765 u32 *rx;
766 const u32 *tx;
767
768 rx = xfer->rx_buf;
769 tx = xfer->tx_buf;
770 do {
Kalle Valofeed9ba2008-01-24 14:00:40 -0800771 c -= 4;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700772 if (tx != NULL) {
773 if (mcspi_wait_for_reg_bit(chstat_reg,
774 OMAP2_MCSPI_CHSTAT_TXS) < 0) {
775 dev_err(&spi->dev, "TXS timed out\n");
776 goto out;
777 }
Felipe Balbi079a1762010-09-29 17:31:29 +0900778 dev_vdbg(&spi->dev, "write-%d %08x\n",
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700779 word_len, *tx);
Victor Kamensky21b2ce52013-11-16 02:01:16 +0200780 writel_relaxed(*tx++, tx_reg);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700781 }
782 if (rx != NULL) {
783 if (mcspi_wait_for_reg_bit(chstat_reg,
784 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
785 dev_err(&spi->dev, "RXS timed out\n");
786 goto out;
787 }
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000788
789 if (c == 4 && tx == NULL &&
790 (l & OMAP2_MCSPI_CHCONF_TURBO)) {
791 omap2_mcspi_set_enable(spi, 0);
Victor Kamensky21b2ce52013-11-16 02:01:16 +0200792 *rx++ = readl_relaxed(rx_reg);
Felipe Balbi079a1762010-09-29 17:31:29 +0900793 dev_vdbg(&spi->dev, "read-%d %08x\n",
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000794 word_len, *(rx - 1));
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000795 if (mcspi_wait_for_reg_bit(chstat_reg,
796 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
797 dev_err(&spi->dev,
798 "RXS timed out\n");
799 goto out;
800 }
801 c = 0;
802 } else if (c == 0 && tx == NULL) {
803 omap2_mcspi_set_enable(spi, 0);
804 }
805
Victor Kamensky21b2ce52013-11-16 02:01:16 +0200806 *rx++ = readl_relaxed(rx_reg);
Felipe Balbi079a1762010-09-29 17:31:29 +0900807 dev_vdbg(&spi->dev, "read-%d %08x\n",
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700808 word_len, *(rx - 1));
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700809 }
Jarkko Nikula95c5c3a2011-03-21 16:27:30 +0200810 } while (c >= 4);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700811 }
812
813 /* for TX_ONLY mode, be sure all words have shifted out */
814 if (xfer->rx_buf == NULL) {
815 if (mcspi_wait_for_reg_bit(chstat_reg,
816 OMAP2_MCSPI_CHSTAT_TXS) < 0) {
817 dev_err(&spi->dev, "TXS timed out\n");
818 } else if (mcspi_wait_for_reg_bit(chstat_reg,
819 OMAP2_MCSPI_CHSTAT_EOT) < 0)
820 dev_err(&spi->dev, "EOT timed out\n");
Jason Wange1993ed2010-10-19 18:03:27 +0800821
822 /* disable chan to purge rx datas received in TX_ONLY transfer,
823 * otherwise these rx datas will affect the direct following
824 * RX_ONLY transfer.
825 */
826 omap2_mcspi_set_enable(spi, 0);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700827 }
828out:
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000829 omap2_mcspi_set_enable(spi, 1);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700830 return count - c;
831}
832
Hannu Heikkinen57d9c102011-02-24 21:31:33 +0200833static u32 omap2_mcspi_calc_divisor(u32 speed_hz)
834{
835 u32 div;
836
837 for (div = 0; div < 15; div++)
838 if (speed_hz >= (OMAP2_MCSPI_MAX_FREQ >> div))
839 return div;
840
841 return 15;
842}
843
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700844/* called only when no transfer is active to this device */
845static int omap2_mcspi_setup_transfer(struct spi_device *spi,
846 struct spi_transfer *t)
847{
848 struct omap2_mcspi_cs *cs = spi->controller_state;
849 struct omap2_mcspi *mcspi;
Hemanth Va41ae1a2009-09-22 16:46:16 -0700850 struct spi_master *spi_cntrl;
Stefan Sørensenfaee9b02014-02-02 16:24:25 +0100851 u32 l = 0, clkd = 0, div, extclk = 0, clkg = 0;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700852 u8 word_len = spi->bits_per_word;
Scott Ellis9bd45172010-03-10 14:23:13 -0700853 u32 speed_hz = spi->max_speed_hz;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700854
855 mcspi = spi_master_get_devdata(spi->master);
Hemanth Va41ae1a2009-09-22 16:46:16 -0700856 spi_cntrl = mcspi->master;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700857
858 if (t != NULL && t->bits_per_word)
859 word_len = t->bits_per_word;
860
861 cs->word_len = word_len;
862
Scott Ellis9bd45172010-03-10 14:23:13 -0700863 if (t && t->speed_hz)
864 speed_hz = t->speed_hz;
865
Hannu Heikkinen57d9c102011-02-24 21:31:33 +0200866 speed_hz = min_t(u32, speed_hz, OMAP2_MCSPI_MAX_FREQ);
Stefan Sørensenfaee9b02014-02-02 16:24:25 +0100867 if (speed_hz < (OMAP2_MCSPI_MAX_FREQ / OMAP2_MCSPI_MAX_DIVIDER)) {
868 clkd = omap2_mcspi_calc_divisor(speed_hz);
869 speed_hz = OMAP2_MCSPI_MAX_FREQ >> clkd;
870 clkg = 0;
871 } else {
872 div = (OMAP2_MCSPI_MAX_FREQ + speed_hz - 1) / speed_hz;
873 speed_hz = OMAP2_MCSPI_MAX_FREQ / div;
874 clkd = (div - 1) & 0xf;
875 extclk = (div - 1) >> 4;
876 clkg = OMAP2_MCSPI_CHCONF_CLKG;
877 }
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700878
Hemanth Va41ae1a2009-09-22 16:46:16 -0700879 l = mcspi_cached_chconf0(spi);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700880
881 /* standard 4-wire master mode: SCK, MOSI/out, MISO/in, nCS
882 * REVISIT: this controller could support SPI_3WIRE mode.
883 */
Daniel Mack2cd45172012-11-14 11:14:26 +0800884 if (mcspi->pin_dir == MCSPI_PINDIR_D0_IN_D1_OUT) {
Daniel Mack0384e902012-10-07 18:19:44 +0200885 l &= ~OMAP2_MCSPI_CHCONF_IS;
886 l &= ~OMAP2_MCSPI_CHCONF_DPE1;
887 l |= OMAP2_MCSPI_CHCONF_DPE0;
888 } else {
889 l |= OMAP2_MCSPI_CHCONF_IS;
890 l |= OMAP2_MCSPI_CHCONF_DPE1;
891 l &= ~OMAP2_MCSPI_CHCONF_DPE0;
892 }
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700893
894 /* wordlength */
895 l &= ~OMAP2_MCSPI_CHCONF_WL_MASK;
896 l |= (word_len - 1) << 7;
897
898 /* set chipselect polarity; manage with FORCE */
899 if (!(spi->mode & SPI_CS_HIGH))
900 l |= OMAP2_MCSPI_CHCONF_EPOL; /* active-low; normal */
901 else
902 l &= ~OMAP2_MCSPI_CHCONF_EPOL;
903
904 /* set clock divisor */
905 l &= ~OMAP2_MCSPI_CHCONF_CLKD_MASK;
Stefan Sørensenfaee9b02014-02-02 16:24:25 +0100906 l |= clkd << 2;
907
908 /* set clock granularity */
909 l &= ~OMAP2_MCSPI_CHCONF_CLKG;
910 l |= clkg;
911 if (clkg) {
912 cs->chctrl0 &= ~OMAP2_MCSPI_CHCTRL_EXTCLK_MASK;
913 cs->chctrl0 |= extclk << 8;
914 mcspi_write_cs_reg(spi, OMAP2_MCSPI_CHCTRL0, cs->chctrl0);
915 }
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700916
917 /* set SPI mode 0..3 */
918 if (spi->mode & SPI_CPOL)
919 l |= OMAP2_MCSPI_CHCONF_POL;
920 else
921 l &= ~OMAP2_MCSPI_CHCONF_POL;
922 if (spi->mode & SPI_CPHA)
923 l |= OMAP2_MCSPI_CHCONF_PHA;
924 else
925 l &= ~OMAP2_MCSPI_CHCONF_PHA;
926
Hemanth Va41ae1a2009-09-22 16:46:16 -0700927 mcspi_write_chconf0(spi, l);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700928
929 dev_dbg(&spi->dev, "setup: speed %d, sample %s edge, clk %s\n",
Stefan Sørensenfaee9b02014-02-02 16:24:25 +0100930 speed_hz,
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700931 (spi->mode & SPI_CPHA) ? "trailing" : "leading",
932 (spi->mode & SPI_CPOL) ? "inverted" : "normal");
933
934 return 0;
935}
936
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -0700937/*
938 * Note that we currently allow DMA only if we get a channel
939 * for both rx and tx. Otherwise we'll do PIO for both rx and tx.
940 */
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700941static int omap2_mcspi_request_dma(struct spi_device *spi)
942{
943 struct spi_master *master = spi->master;
944 struct omap2_mcspi *mcspi;
945 struct omap2_mcspi_dma *mcspi_dma;
Russell King53741ed2012-04-23 13:51:48 +0100946 dma_cap_mask_t mask;
947 unsigned sig;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700948
949 mcspi = spi_master_get_devdata(master);
950 mcspi_dma = mcspi->dma_channels + spi->chip_select;
951
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700952 init_completion(&mcspi_dma->dma_rx_completion);
953 init_completion(&mcspi_dma->dma_tx_completion);
954
Russell King53741ed2012-04-23 13:51:48 +0100955 dma_cap_zero(mask);
956 dma_cap_set(DMA_SLAVE, mask);
Russell King53741ed2012-04-23 13:51:48 +0100957 sig = mcspi_dma->dma_rx_sync_dev;
Matt Porter74f3aaa2013-06-22 23:07:38 +0530958
959 mcspi_dma->dma_rx =
960 dma_request_slave_channel_compat(mask, omap_dma_filter_fn,
961 &sig, &master->dev,
962 mcspi_dma->dma_rx_ch_name);
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -0700963 if (!mcspi_dma->dma_rx)
964 goto no_dma;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700965
Russell King53741ed2012-04-23 13:51:48 +0100966 sig = mcspi_dma->dma_tx_sync_dev;
Matt Porter74f3aaa2013-06-22 23:07:38 +0530967 mcspi_dma->dma_tx =
968 dma_request_slave_channel_compat(mask, omap_dma_filter_fn,
969 &sig, &master->dev,
970 mcspi_dma->dma_tx_ch_name);
971
Russell King53741ed2012-04-23 13:51:48 +0100972 if (!mcspi_dma->dma_tx) {
Russell King53741ed2012-04-23 13:51:48 +0100973 dma_release_channel(mcspi_dma->dma_rx);
974 mcspi_dma->dma_rx = NULL;
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -0700975 goto no_dma;
Russell King53741ed2012-04-23 13:51:48 +0100976 }
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700977
978 return 0;
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -0700979
980no_dma:
981 dev_warn(&spi->dev, "not using DMA for McSPI\n");
982 return -EAGAIN;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700983}
984
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700985static int omap2_mcspi_setup(struct spi_device *spi)
986{
987 int ret;
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530988 struct omap2_mcspi *mcspi = spi_master_get_devdata(spi->master);
989 struct omap2_mcspi_regs *ctx = &mcspi->ctx;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700990 struct omap2_mcspi_dma *mcspi_dma;
991 struct omap2_mcspi_cs *cs = spi->controller_state;
992
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700993 mcspi_dma = &mcspi->dma_channels[spi->chip_select];
994
995 if (!cs) {
Russell King10aa5a32012-06-18 11:27:04 +0100996 cs = kzalloc(sizeof *cs, GFP_KERNEL);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700997 if (!cs)
998 return -ENOMEM;
999 cs->base = mcspi->base + spi->chip_select * 0x14;
Russell Kinge5480b732008-09-01 21:51:50 +01001000 cs->phys = mcspi->phys + spi->chip_select * 0x14;
Hemanth Va41ae1a2009-09-22 16:46:16 -07001001 cs->chconf0 = 0;
Stefan Sørensenfaee9b02014-02-02 16:24:25 +01001002 cs->chctrl0 = 0;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001003 spi->controller_state = cs;
Tero Kristo89c05372009-09-22 16:46:17 -07001004 /* Link this to context save list */
Benoit Cousson1bd897f82012-03-26 15:32:33 +05301005 list_add_tail(&cs->node, &ctx->cs);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001006 }
1007
Russell King8c7494a2012-04-23 13:56:25 +01001008 if (!mcspi_dma->dma_rx || !mcspi_dma->dma_tx) {
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001009 ret = omap2_mcspi_request_dma(spi);
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -07001010 if (ret < 0 && ret != -EAGAIN)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001011 return ret;
1012 }
1013
Shubhrajyoti D034d3dc2012-08-22 11:35:12 +05301014 ret = pm_runtime_get_sync(mcspi->dev);
Govindraj.R1f1a4382011-02-02 17:52:15 +05301015 if (ret < 0)
1016 return ret;
Hemanth Va41ae1a2009-09-22 16:46:16 -07001017
Kyungmin Park86eeb6f2007-10-16 01:27:45 -07001018 ret = omap2_mcspi_setup_transfer(spi, NULL);
Shubhrajyoti D034d3dc2012-08-22 11:35:12 +05301019 pm_runtime_mark_last_busy(mcspi->dev);
1020 pm_runtime_put_autosuspend(mcspi->dev);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001021
1022 return ret;
1023}
1024
1025static void omap2_mcspi_cleanup(struct spi_device *spi)
1026{
1027 struct omap2_mcspi *mcspi;
1028 struct omap2_mcspi_dma *mcspi_dma;
Tero Kristo89c05372009-09-22 16:46:17 -07001029 struct omap2_mcspi_cs *cs;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001030
1031 mcspi = spi_master_get_devdata(spi->master);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001032
Scott Ellis5e774942010-03-10 14:22:45 -07001033 if (spi->controller_state) {
1034 /* Unlink controller state from context save list */
1035 cs = spi->controller_state;
1036 list_del(&cs->node);
Tero Kristo89c05372009-09-22 16:46:17 -07001037
Russell King10aa5a32012-06-18 11:27:04 +01001038 kfree(cs);
Scott Ellis5e774942010-03-10 14:22:45 -07001039 }
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001040
Scott Ellis99f1a432010-05-24 14:20:27 +00001041 if (spi->chip_select < spi->master->num_chipselect) {
1042 mcspi_dma = &mcspi->dma_channels[spi->chip_select];
1043
Russell King53741ed2012-04-23 13:51:48 +01001044 if (mcspi_dma->dma_rx) {
1045 dma_release_channel(mcspi_dma->dma_rx);
1046 mcspi_dma->dma_rx = NULL;
Scott Ellis99f1a432010-05-24 14:20:27 +00001047 }
Russell King53741ed2012-04-23 13:51:48 +01001048 if (mcspi_dma->dma_tx) {
1049 dma_release_channel(mcspi_dma->dma_tx);
1050 mcspi_dma->dma_tx = NULL;
Scott Ellis99f1a432010-05-24 14:20:27 +00001051 }
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001052 }
1053}
1054
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301055static void omap2_mcspi_work(struct omap2_mcspi *mcspi, struct spi_message *m)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001056{
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001057
1058 /* We only enable one channel at a time -- the one whose message is
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301059 * -- although this controller would gladly
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001060 * arbitrate among multiple channels. This corresponds to "single
1061 * channel" master mode. As a side effect, we need to manage the
1062 * chipselect with the FORCE bit ... CS != channel enable.
1063 */
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001064
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301065 struct spi_device *spi;
1066 struct spi_transfer *t = NULL;
Matthias Brugger5cbc7ca2013-01-24 13:40:41 +01001067 struct spi_master *master;
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -07001068 struct omap2_mcspi_dma *mcspi_dma;
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301069 int cs_active = 0;
1070 struct omap2_mcspi_cs *cs;
1071 struct omap2_mcspi_device_config *cd;
1072 int par_override = 0;
1073 int status = 0;
1074 u32 chconf;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001075
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301076 spi = m->spi;
Matthias Brugger5cbc7ca2013-01-24 13:40:41 +01001077 master = spi->master;
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -07001078 mcspi_dma = mcspi->dma_channels + spi->chip_select;
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301079 cs = spi->controller_state;
1080 cd = spi->controller_data;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001081
Illia Smyrnovd33f4732013-06-17 16:31:06 +03001082 omap2_mcspi_set_enable(spi, 0);
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301083 list_for_each_entry(t, &m->transfers, transfer_list) {
1084 if (t->tx_buf == NULL && t->rx_buf == NULL && t->len) {
1085 status = -EINVAL;
1086 break;
1087 }
Stefan Sørensen2bd16e32014-02-02 16:24:12 +01001088 if (par_override ||
1089 (t->speed_hz != spi->max_speed_hz) ||
1090 (t->bits_per_word != spi->bits_per_word)) {
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301091 par_override = 1;
1092 status = omap2_mcspi_setup_transfer(spi, t);
1093 if (status < 0)
1094 break;
Stefan Sørensen2bd16e32014-02-02 16:24:12 +01001095 if (t->speed_hz == spi->max_speed_hz &&
1096 t->bits_per_word == spi->bits_per_word)
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301097 par_override = 0;
1098 }
Matthias Brugger5cbc7ca2013-01-24 13:40:41 +01001099 if (cd && cd->cs_per_word) {
1100 chconf = mcspi->ctx.modulctrl;
1101 chconf &= ~OMAP2_MCSPI_MODULCTRL_SINGLE;
1102 mcspi_write_reg(master, OMAP2_MCSPI_MODULCTRL, chconf);
1103 mcspi->ctx.modulctrl =
1104 mcspi_read_cs_reg(spi, OMAP2_MCSPI_MODULCTRL);
1105 }
1106
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001107
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301108 if (!cs_active) {
1109 omap2_mcspi_force_cs(spi, 1);
1110 cs_active = 1;
1111 }
1112
1113 chconf = mcspi_cached_chconf0(spi);
1114 chconf &= ~OMAP2_MCSPI_CHCONF_TRM_MASK;
1115 chconf &= ~OMAP2_MCSPI_CHCONF_TURBO;
1116
1117 if (t->tx_buf == NULL)
1118 chconf |= OMAP2_MCSPI_CHCONF_TRM_RX_ONLY;
1119 else if (t->rx_buf == NULL)
1120 chconf |= OMAP2_MCSPI_CHCONF_TRM_TX_ONLY;
1121
1122 if (cd && cd->turbo_mode && t->tx_buf == NULL) {
1123 /* Turbo mode is for more than one word */
1124 if (t->len > ((cs->word_len + 7) >> 3))
1125 chconf |= OMAP2_MCSPI_CHCONF_TURBO;
1126 }
1127
1128 mcspi_write_chconf0(spi, chconf);
1129
1130 if (t->len) {
1131 unsigned count;
1132
Illia Smyrnovd33f4732013-06-17 16:31:06 +03001133 if ((mcspi_dma->dma_rx && mcspi_dma->dma_tx) &&
1134 (m->is_dma_mapped || t->len >= DMA_MIN_BYTES))
1135 omap2_mcspi_set_fifo(spi, t, 1);
1136
1137 omap2_mcspi_set_enable(spi, 1);
1138
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301139 /* RX_ONLY mode needs dummy data in TX reg */
1140 if (t->tx_buf == NULL)
Victor Kamensky21b2ce52013-11-16 02:01:16 +02001141 writel_relaxed(0, cs->base
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301142 + OMAP2_MCSPI_TX0);
1143
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -07001144 if ((mcspi_dma->dma_rx && mcspi_dma->dma_tx) &&
1145 (m->is_dma_mapped || t->len >= DMA_MIN_BYTES))
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301146 count = omap2_mcspi_txrx_dma(spi, t);
1147 else
1148 count = omap2_mcspi_txrx_pio(spi, t);
1149 m->actual_length += count;
1150
1151 if (count != t->len) {
1152 status = -EIO;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001153 break;
1154 }
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001155 }
1156
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301157 if (t->delay_usecs)
1158 udelay(t->delay_usecs);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001159
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301160 /* ignore the "leave it on after last xfer" hint */
1161 if (t->cs_change) {
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001162 omap2_mcspi_force_cs(spi, 0);
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301163 cs_active = 0;
1164 }
Illia Smyrnovd33f4732013-06-17 16:31:06 +03001165
1166 omap2_mcspi_set_enable(spi, 0);
1167
1168 if (mcspi->fifo_depth > 0)
1169 omap2_mcspi_set_fifo(spi, t, 0);
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301170 }
1171 /* Restore defaults if they were overriden */
1172 if (par_override) {
1173 par_override = 0;
1174 status = omap2_mcspi_setup_transfer(spi, NULL);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001175 }
1176
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301177 if (cs_active)
1178 omap2_mcspi_force_cs(spi, 0);
Govindraj.R1f1a4382011-02-02 17:52:15 +05301179
Matthias Brugger5cbc7ca2013-01-24 13:40:41 +01001180 if (cd && cd->cs_per_word) {
1181 chconf = mcspi->ctx.modulctrl;
1182 chconf |= OMAP2_MCSPI_MODULCTRL_SINGLE;
1183 mcspi_write_reg(master, OMAP2_MCSPI_MODULCTRL, chconf);
1184 mcspi->ctx.modulctrl =
1185 mcspi_read_cs_reg(spi, OMAP2_MCSPI_MODULCTRL);
1186 }
1187
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301188 omap2_mcspi_set_enable(spi, 0);
1189
Illia Smyrnovd33f4732013-06-17 16:31:06 +03001190 if (mcspi->fifo_depth > 0 && t)
1191 omap2_mcspi_set_fifo(spi, t, 0);
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301192
Illia Smyrnovd33f4732013-06-17 16:31:06 +03001193 m->status = status;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001194}
1195
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301196static int omap2_mcspi_transfer_one_message(struct spi_master *master,
Matthias Brugger18dd6192013-01-24 13:28:58 +01001197 struct spi_message *m)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001198{
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -07001199 struct spi_device *spi;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001200 struct omap2_mcspi *mcspi;
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -07001201 struct omap2_mcspi_dma *mcspi_dma;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001202 struct spi_transfer *t;
1203
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -07001204 spi = m->spi;
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301205 mcspi = spi_master_get_devdata(master);
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -07001206 mcspi_dma = mcspi->dma_channels + spi->chip_select;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001207 m->actual_length = 0;
1208 m->status = 0;
1209
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001210 list_for_each_entry(t, &m->transfers, transfer_list) {
1211 const void *tx_buf = t->tx_buf;
1212 void *rx_buf = t->rx_buf;
1213 unsigned len = t->len;
1214
Axel Linaca09242014-02-18 22:02:47 +08001215 if ((len && !(rx_buf || tx_buf))) {
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301216 dev_dbg(mcspi->dev, "transfer: %d Hz, %d %s%s, %d bpw\n",
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001217 t->speed_hz,
1218 len,
1219 tx_buf ? "tx" : "",
1220 rx_buf ? "rx" : "",
1221 t->bits_per_word);
1222 return -EINVAL;
1223 }
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001224
1225 if (m->is_dma_mapped || len < DMA_MIN_BYTES)
1226 continue;
1227
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -07001228 if (mcspi_dma->dma_tx && tx_buf != NULL) {
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301229 t->tx_dma = dma_map_single(mcspi->dev, (void *) tx_buf,
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001230 len, DMA_TO_DEVICE);
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301231 if (dma_mapping_error(mcspi->dev, t->tx_dma)) {
1232 dev_dbg(mcspi->dev, "dma %cX %d bytes error\n",
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001233 'T', len);
1234 return -EINVAL;
1235 }
1236 }
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -07001237 if (mcspi_dma->dma_rx && rx_buf != NULL) {
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301238 t->rx_dma = dma_map_single(mcspi->dev, rx_buf, t->len,
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001239 DMA_FROM_DEVICE);
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301240 if (dma_mapping_error(mcspi->dev, t->rx_dma)) {
1241 dev_dbg(mcspi->dev, "dma %cX %d bytes error\n",
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001242 'R', len);
1243 if (tx_buf != NULL)
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301244 dma_unmap_single(mcspi->dev, t->tx_dma,
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001245 len, DMA_TO_DEVICE);
1246 return -EINVAL;
1247 }
1248 }
1249 }
1250
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301251 omap2_mcspi_work(mcspi, m);
1252 spi_finalize_current_message(master);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001253 return 0;
1254}
1255
Grant Likelyfd4a3192012-12-07 16:57:14 +00001256static int omap2_mcspi_master_setup(struct omap2_mcspi *mcspi)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001257{
1258 struct spi_master *master = mcspi->master;
Benoit Cousson1bd897f82012-03-26 15:32:33 +05301259 struct omap2_mcspi_regs *ctx = &mcspi->ctx;
Benoit Cousson1bd897f82012-03-26 15:32:33 +05301260 int ret = 0;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001261
Shubhrajyoti D034d3dc2012-08-22 11:35:12 +05301262 ret = pm_runtime_get_sync(mcspi->dev);
Govindraj.R1f1a4382011-02-02 17:52:15 +05301263 if (ret < 0)
1264 return ret;
Jouni Hoganderddb22192009-07-29 15:02:11 -07001265
Shubhrajyoti D39f80522012-03-29 22:11:07 +05301266 mcspi_write_reg(master, OMAP2_MCSPI_WAKEUPENABLE,
Matthias Brugger18dd6192013-01-24 13:28:58 +01001267 OMAP2_MCSPI_WAKEUPENABLE_WKEN);
Shubhrajyoti D39f80522012-03-29 22:11:07 +05301268 ctx->wakeupenable = OMAP2_MCSPI_WAKEUPENABLE_WKEN;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001269
1270 omap2_mcspi_set_master_mode(master);
Shubhrajyoti D034d3dc2012-08-22 11:35:12 +05301271 pm_runtime_mark_last_busy(mcspi->dev);
1272 pm_runtime_put_autosuspend(mcspi->dev);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001273 return 0;
1274}
1275
Govindraj.R1f1a4382011-02-02 17:52:15 +05301276static int omap_mcspi_runtime_resume(struct device *dev)
1277{
1278 struct omap2_mcspi *mcspi;
1279 struct spi_master *master;
1280
1281 master = dev_get_drvdata(dev);
1282 mcspi = spi_master_get_devdata(master);
1283 omap2_mcspi_restore_ctx(mcspi);
1284
1285 return 0;
1286}
1287
Benoit Coussond5a80032012-02-15 18:37:34 +01001288static struct omap2_mcspi_platform_config omap2_pdata = {
1289 .regs_offset = 0,
1290};
1291
1292static struct omap2_mcspi_platform_config omap4_pdata = {
1293 .regs_offset = OMAP4_MCSPI_REG_OFFSET,
1294};
1295
1296static const struct of_device_id omap_mcspi_of_match[] = {
1297 {
1298 .compatible = "ti,omap2-mcspi",
1299 .data = &omap2_pdata,
1300 },
1301 {
1302 .compatible = "ti,omap4-mcspi",
1303 .data = &omap4_pdata,
1304 },
1305 { },
1306};
1307MODULE_DEVICE_TABLE(of, omap_mcspi_of_match);
Girishccc7bae2008-02-06 01:38:16 -08001308
Grant Likelyfd4a3192012-12-07 16:57:14 +00001309static int omap2_mcspi_probe(struct platform_device *pdev)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001310{
1311 struct spi_master *master;
Uwe Kleine-König83a01e72012-05-21 21:57:39 +02001312 const struct omap2_mcspi_platform_config *pdata;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001313 struct omap2_mcspi *mcspi;
1314 struct resource *r;
1315 int status = 0, i;
Benoit Coussond5a80032012-02-15 18:37:34 +01001316 u32 regs_offset = 0;
1317 static int bus_num = 1;
1318 struct device_node *node = pdev->dev.of_node;
1319 const struct of_device_id *match;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001320
1321 master = spi_alloc_master(&pdev->dev, sizeof *mcspi);
1322 if (master == NULL) {
1323 dev_dbg(&pdev->dev, "master allocation failed\n");
1324 return -ENOMEM;
1325 }
1326
David Brownelle7db06b2009-06-17 16:26:04 -07001327 /* the spi->mode bits understood by this driver: */
1328 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
Stephen Warren24778be2013-05-21 20:36:35 -06001329 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 32);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001330 master->setup = omap2_mcspi_setup;
Mark Brownf0278a12013-07-28 15:34:37 +01001331 master->auto_runtime_pm = true;
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301332 master->transfer_one_message = omap2_mcspi_transfer_one_message;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001333 master->cleanup = omap2_mcspi_cleanup;
Benoit Coussond5a80032012-02-15 18:37:34 +01001334 master->dev.of_node = node;
Axel Linaca09242014-02-18 22:02:47 +08001335 master->max_speed_hz = OMAP2_MCSPI_MAX_FREQ;
1336 master->min_speed_hz = OMAP2_MCSPI_MAX_FREQ >> 15;
Benoit Coussond5a80032012-02-15 18:37:34 +01001337
Jingoo Han24b5a822013-05-23 19:20:40 +09001338 platform_set_drvdata(pdev, master);
Daniel Mack0384e902012-10-07 18:19:44 +02001339
1340 mcspi = spi_master_get_devdata(master);
1341 mcspi->master = master;
1342
Benoit Coussond5a80032012-02-15 18:37:34 +01001343 match = of_match_device(omap_mcspi_of_match, &pdev->dev);
1344 if (match) {
1345 u32 num_cs = 1; /* default number of chipselect */
1346 pdata = match->data;
1347
1348 of_property_read_u32(node, "ti,spi-num-cs", &num_cs);
1349 master->num_chipselect = num_cs;
1350 master->bus_num = bus_num++;
Daniel Mack2cd45172012-11-14 11:14:26 +08001351 if (of_get_property(node, "ti,pindir-d0-out-d1-in", NULL))
1352 mcspi->pin_dir = MCSPI_PINDIR_D0_OUT_D1_IN;
Benoit Coussond5a80032012-02-15 18:37:34 +01001353 } else {
Jingoo Han8074cf02013-07-30 16:58:59 +09001354 pdata = dev_get_platdata(&pdev->dev);
Benoit Coussond5a80032012-02-15 18:37:34 +01001355 master->num_chipselect = pdata->num_cs;
1356 if (pdev->id != -1)
1357 master->bus_num = pdev->id;
Daniel Mack0384e902012-10-07 18:19:44 +02001358 mcspi->pin_dir = pdata->pin_dir;
Benoit Coussond5a80032012-02-15 18:37:34 +01001359 }
1360 regs_offset = pdata->regs_offset;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001361
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001362 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1363 if (r == NULL) {
1364 status = -ENODEV;
Shubhrajyoti D39f1b562011-10-28 17:14:19 +05301365 goto free_master;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001366 }
Shubhrajyoti D1458d162011-10-24 15:54:24 +05301367
Benoit Coussond5a80032012-02-15 18:37:34 +01001368 r->start += regs_offset;
1369 r->end += regs_offset;
Shubhrajyoti D1458d162011-10-24 15:54:24 +05301370 mcspi->phys = r->start;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001371
Thierry Redingb0ee5602013-01-21 11:09:18 +01001372 mcspi->base = devm_ioremap_resource(&pdev->dev, r);
1373 if (IS_ERR(mcspi->base)) {
1374 status = PTR_ERR(mcspi->base);
Shubhrajyoti D1a77b122012-03-17 12:44:01 +05301375 goto free_master;
Russell King55c381e2008-09-04 14:07:22 +01001376 }
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001377
Govindraj.R1f1a4382011-02-02 17:52:15 +05301378 mcspi->dev = &pdev->dev;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001379
Benoit Cousson1bd897f82012-03-26 15:32:33 +05301380 INIT_LIST_HEAD(&mcspi->ctx.cs);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001381
Axel Lina6f936d2014-03-29 21:37:44 +08001382 mcspi->dma_channels = devm_kcalloc(&pdev->dev, master->num_chipselect,
1383 sizeof(struct omap2_mcspi_dma),
1384 GFP_KERNEL);
1385 if (mcspi->dma_channels == NULL) {
1386 status = -ENOMEM;
Shubhrajyoti D1a77b122012-03-17 12:44:01 +05301387 goto free_master;
Axel Lina6f936d2014-03-29 21:37:44 +08001388 }
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001389
Charulatha V1a5d8192011-02-02 17:52:14 +05301390 for (i = 0; i < master->num_chipselect; i++) {
Matt Porter74f3aaa2013-06-22 23:07:38 +05301391 char *dma_rx_ch_name = mcspi->dma_channels[i].dma_rx_ch_name;
1392 char *dma_tx_ch_name = mcspi->dma_channels[i].dma_tx_ch_name;
Charulatha V1a5d8192011-02-02 17:52:14 +05301393 struct resource *dma_res;
1394
Matt Porter74f3aaa2013-06-22 23:07:38 +05301395 sprintf(dma_rx_ch_name, "rx%d", i);
1396 if (!pdev->dev.of_node) {
1397 dma_res =
1398 platform_get_resource_byname(pdev,
1399 IORESOURCE_DMA,
1400 dma_rx_ch_name);
1401 if (!dma_res) {
1402 dev_dbg(&pdev->dev,
1403 "cannot get DMA RX channel\n");
1404 status = -ENODEV;
1405 break;
1406 }
Charulatha V1a5d8192011-02-02 17:52:14 +05301407
Matt Porter74f3aaa2013-06-22 23:07:38 +05301408 mcspi->dma_channels[i].dma_rx_sync_dev =
1409 dma_res->start;
Charulatha V1a5d8192011-02-02 17:52:14 +05301410 }
Matt Porter74f3aaa2013-06-22 23:07:38 +05301411 sprintf(dma_tx_ch_name, "tx%d", i);
1412 if (!pdev->dev.of_node) {
1413 dma_res =
1414 platform_get_resource_byname(pdev,
1415 IORESOURCE_DMA,
1416 dma_tx_ch_name);
1417 if (!dma_res) {
1418 dev_dbg(&pdev->dev,
1419 "cannot get DMA TX channel\n");
1420 status = -ENODEV;
1421 break;
1422 }
Charulatha V1a5d8192011-02-02 17:52:14 +05301423
Matt Porter74f3aaa2013-06-22 23:07:38 +05301424 mcspi->dma_channels[i].dma_tx_sync_dev =
1425 dma_res->start;
1426 }
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001427 }
1428
Shubhrajyoti D39f1b562011-10-28 17:14:19 +05301429 if (status < 0)
Axel Lina6f936d2014-03-29 21:37:44 +08001430 goto free_master;
Shubhrajyoti D39f1b562011-10-28 17:14:19 +05301431
Shubhrajyoti D27b52842012-03-26 17:04:22 +05301432 pm_runtime_use_autosuspend(&pdev->dev);
1433 pm_runtime_set_autosuspend_delay(&pdev->dev, SPI_AUTOSUSPEND_TIMEOUT);
Govindraj.R1f1a4382011-02-02 17:52:15 +05301434 pm_runtime_enable(&pdev->dev);
1435
Wei Yongjun142e07b2013-04-18 11:14:59 +08001436 status = omap2_mcspi_master_setup(mcspi);
1437 if (status < 0)
Shubhrajyoti D39f1b562011-10-28 17:14:19 +05301438 goto disable_pm;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001439
Jingoo Hanb95e02b2013-09-24 13:40:29 +09001440 status = devm_spi_register_master(&pdev->dev, master);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001441 if (status < 0)
Shubhrajyoti D37a2d842012-08-02 16:41:25 +05301442 goto disable_pm;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001443
1444 return status;
1445
Shubhrajyoti D39f1b562011-10-28 17:14:19 +05301446disable_pm:
Shubhrajyoti D751c9252011-10-28 17:14:18 +05301447 pm_runtime_disable(&pdev->dev);
Shubhrajyoti D39f1b562011-10-28 17:14:19 +05301448free_master:
Shubhrajyoti D37a2d842012-08-02 16:41:25 +05301449 spi_master_put(master);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001450 return status;
1451}
1452
Grant Likelyfd4a3192012-12-07 16:57:14 +00001453static int omap2_mcspi_remove(struct platform_device *pdev)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001454{
Axel Lina6f936d2014-03-29 21:37:44 +08001455 struct spi_master *master = platform_get_drvdata(pdev);
1456 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001457
Shubhrajyoti Da93a2022012-08-22 11:35:14 +05301458 pm_runtime_put_sync(mcspi->dev);
Shubhrajyoti D751c9252011-10-28 17:14:18 +05301459 pm_runtime_disable(&pdev->dev);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001460
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001461 return 0;
1462}
1463
Kay Sievers7e38c3c2008-04-10 21:29:20 -07001464/* work with hotplug and coldplug */
1465MODULE_ALIAS("platform:omap2_mcspi");
1466
Gregory CLEMENT42ce7fd2010-12-29 11:52:53 +01001467#ifdef CONFIG_SUSPEND
1468/*
1469 * When SPI wake up from off-mode, CS is in activate state. If it was in
1470 * unactive state when driver was suspend, then force it to unactive state at
1471 * wake up.
1472 */
1473static int omap2_mcspi_resume(struct device *dev)
1474{
1475 struct spi_master *master = dev_get_drvdata(dev);
1476 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
Benoit Cousson1bd897f82012-03-26 15:32:33 +05301477 struct omap2_mcspi_regs *ctx = &mcspi->ctx;
1478 struct omap2_mcspi_cs *cs;
Gregory CLEMENT42ce7fd2010-12-29 11:52:53 +01001479
Shubhrajyoti D034d3dc2012-08-22 11:35:12 +05301480 pm_runtime_get_sync(mcspi->dev);
Benoit Cousson1bd897f82012-03-26 15:32:33 +05301481 list_for_each_entry(cs, &ctx->cs, node) {
Gregory CLEMENT42ce7fd2010-12-29 11:52:53 +01001482 if ((cs->chconf0 & OMAP2_MCSPI_CHCONF_FORCE) == 0) {
Gregory CLEMENT42ce7fd2010-12-29 11:52:53 +01001483 /*
1484 * We need to toggle CS state for OMAP take this
1485 * change in account.
1486 */
Shubhrajyoti Daf4e9442012-08-22 11:35:13 +05301487 cs->chconf0 |= OMAP2_MCSPI_CHCONF_FORCE;
Victor Kamensky21b2ce52013-11-16 02:01:16 +02001488 writel_relaxed(cs->chconf0, cs->base + OMAP2_MCSPI_CHCONF0);
Shubhrajyoti Daf4e9442012-08-22 11:35:13 +05301489 cs->chconf0 &= ~OMAP2_MCSPI_CHCONF_FORCE;
Victor Kamensky21b2ce52013-11-16 02:01:16 +02001490 writel_relaxed(cs->chconf0, cs->base + OMAP2_MCSPI_CHCONF0);
Gregory CLEMENT42ce7fd2010-12-29 11:52:53 +01001491 }
1492 }
Shubhrajyoti D034d3dc2012-08-22 11:35:12 +05301493 pm_runtime_mark_last_busy(mcspi->dev);
1494 pm_runtime_put_autosuspend(mcspi->dev);
Gregory CLEMENT42ce7fd2010-12-29 11:52:53 +01001495 return 0;
1496}
1497#else
1498#define omap2_mcspi_resume NULL
1499#endif
1500
1501static const struct dev_pm_ops omap2_mcspi_pm_ops = {
1502 .resume = omap2_mcspi_resume,
Govindraj.R1f1a4382011-02-02 17:52:15 +05301503 .runtime_resume = omap_mcspi_runtime_resume,
Gregory CLEMENT42ce7fd2010-12-29 11:52:53 +01001504};
1505
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001506static struct platform_driver omap2_mcspi_driver = {
1507 .driver = {
1508 .name = "omap2_mcspi",
1509 .owner = THIS_MODULE,
Benoit Coussond5a80032012-02-15 18:37:34 +01001510 .pm = &omap2_mcspi_pm_ops,
1511 .of_match_table = omap_mcspi_of_match,
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001512 },
Felipe Balbi7d6b6d82012-03-14 11:18:30 +02001513 .probe = omap2_mcspi_probe,
Grant Likelyfd4a3192012-12-07 16:57:14 +00001514 .remove = omap2_mcspi_remove,
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001515};
1516
Felipe Balbi9fdca9d2012-03-14 11:18:31 +02001517module_platform_driver(omap2_mcspi_driver);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001518MODULE_LICENSE("GPL");