blob: 4c9e92f8abc2f1cd58cc4cd91216ca4563c3d9e2 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnes5669fca2009-02-17 15:13:31 -080030#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include "drmP.h"
32#include "drm.h"
33#include "i915_drm.h"
34#include "i915_drv.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070035#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include <linux/console.h>
Zhao Yakui354ff962009-07-08 14:13:12 +080038#include "drm_crtc_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080039
Kyle McMartind6073d72009-05-26 12:27:34 -040040static int i915_modeset = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080041module_param_named(modeset, i915_modeset, int, 0400);
42
43unsigned int i915_fbpercrtc = 0;
44module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
Linus Torvalds1da177e2005-04-16 15:20:36 -070045
Chris Wilsonfca87402011-02-17 13:44:48 +000046int i915_panel_ignore_lid = 0;
47module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
48
Jesse Barnes652c3932009-08-17 13:31:43 -070049unsigned int i915_powersave = 1;
Chris Wilson0aa99272010-11-02 09:20:50 +000050module_param_named(powersave, i915_powersave, int, 0600);
Jesse Barnes652c3932009-08-17 13:31:43 -070051
Chris Wilson47ae63e2011-03-07 12:32:44 +000052unsigned int i915_semaphores = 1;
Chris Wilsona1656b92011-03-04 18:48:03 +000053module_param_named(semaphores, i915_semaphores, int, 0600);
54
Chris Wilsonac668082011-02-09 16:15:32 +000055unsigned int i915_enable_rc6 = 0;
56module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0600);
57
Jesse Barnesc1a9f042011-05-05 15:24:21 -070058unsigned int i915_enable_fbc = 0;
59module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
60
Jesse Barnes33814342010-01-14 20:48:02 +000061unsigned int i915_lvds_downclock = 0;
62module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
63
Chris Wilsona7615032011-01-12 17:04:08 +000064unsigned int i915_panel_use_ssc = 1;
65module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
66
Chris Wilson5a1e5b62011-01-29 16:50:25 +000067int i915_vbt_sdvo_panel_type = -1;
68module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
69
Chris Wilson311bd682011-01-13 19:06:50 +000070static bool i915_try_reset = true;
Chris Wilsond78cb502010-12-23 13:33:15 +000071module_param_named(reset, i915_try_reset, bool, 0600);
72
Kristian Høgsberg112b7152009-01-04 16:55:33 -050073static struct drm_driver driver;
Zhenyu Wang1f7a6e32010-02-23 14:05:24 +080074extern int intel_agp_enabled;
Kristian Høgsberg112b7152009-01-04 16:55:33 -050075
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050076#define INTEL_VGA_DEVICE(id, info) { \
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -050077 .class = PCI_CLASS_DISPLAY_VGA << 8, \
Chris Wilson934f9922011-01-20 13:09:12 +000078 .class_mask = 0xff0000, \
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -050079 .vendor = 0x8086, \
80 .device = id, \
81 .subvendor = PCI_ANY_ID, \
82 .subdevice = PCI_ANY_ID, \
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050083 .driver_data = (unsigned long) info }
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -050084
Tobias Klauser9a7e8492010-05-20 10:33:46 +020085static const struct intel_device_info intel_i830_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010086 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +010087 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050088};
89
Tobias Klauser9a7e8492010-05-20 10:33:46 +020090static const struct intel_device_info intel_845g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010091 .gen = 2,
Chris Wilson315781482010-08-12 09:42:51 +010092 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050093};
94
Tobias Klauser9a7e8492010-05-20 10:33:46 +020095static const struct intel_device_info intel_i85x_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010096 .gen = 2, .is_i85x = 1, .is_mobile = 1,
Adam Jackson5ce8ba72010-04-15 14:03:30 -040097 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +010098 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050099};
100
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200101static const struct intel_device_info intel_i865g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100102 .gen = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100103 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500104};
105
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200106static const struct intel_device_info intel_i915g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100107 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100108 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500109};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200110static const struct intel_device_info intel_i915gm_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100111 .gen = 3, .is_mobile = 1,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500112 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100113 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100114 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500115};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200116static const struct intel_device_info intel_i945g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100117 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100118 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500119};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200120static const struct intel_device_info intel_i945gm_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100121 .gen = 3, .is_i945gm = 1, .is_mobile = 1,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500122 .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100123 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100124 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500125};
126
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200127static const struct intel_device_info intel_i965g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100128 .gen = 4, .is_broadwater = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100129 .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100130 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500131};
132
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200133static const struct intel_device_info intel_i965gm_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100134 .gen = 4, .is_crestline = 1,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000135 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100136 .has_overlay = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100137 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500138};
139
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200140static const struct intel_device_info intel_g33_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100141 .gen = 3, .is_g33 = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100142 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100143 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500144};
145
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200146static const struct intel_device_info intel_g45_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100147 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100148 .has_pipe_cxsr = 1, .has_hotplug = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800149 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500150};
151
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200152static const struct intel_device_info intel_gm45_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100153 .gen = 4, .is_g4x = 1,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000154 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100155 .has_pipe_cxsr = 1, .has_hotplug = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100156 .supports_tv = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800157 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500158};
159
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200160static const struct intel_device_info intel_pineview_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100161 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100162 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100163 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500164};
165
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200166static const struct intel_device_info intel_ironlake_d_info = {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +0100167 .gen = 5,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100168 .need_gfx_hws = 1, .has_pipe_cxsr = 1, .has_hotplug = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800169 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500170};
171
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200172static const struct intel_device_info intel_ironlake_m_info = {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +0100173 .gen = 5, .is_mobile = 1,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000174 .need_gfx_hws = 1, .has_hotplug = 1,
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700175 .has_fbc = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800176 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500177};
178
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200179static const struct intel_device_info intel_sandybridge_d_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100180 .gen = 6,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100181 .need_gfx_hws = 1, .has_hotplug = 1,
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100182 .has_bsd_ring = 1,
Chris Wilson549f7362010-10-19 11:19:32 +0100183 .has_blt_ring = 1,
Eric Anholtf6e450a2009-11-02 12:08:22 -0800184};
185
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200186static const struct intel_device_info intel_sandybridge_m_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100187 .gen = 6, .is_mobile = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100188 .need_gfx_hws = 1, .has_hotplug = 1,
Yuanhan Liu9c04f012010-12-15 15:42:32 +0800189 .has_fbc = 1,
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100190 .has_bsd_ring = 1,
Chris Wilson549f7362010-10-19 11:19:32 +0100191 .has_blt_ring = 1,
Eric Anholta13e4092010-01-07 15:08:18 -0800192};
193
Jesse Barnesc76b6152011-04-28 14:32:07 -0700194static const struct intel_device_info intel_ivybridge_d_info = {
195 .is_ivybridge = 1, .gen = 7,
196 .need_gfx_hws = 1, .has_hotplug = 1,
197 .has_bsd_ring = 1,
198 .has_blt_ring = 1,
199};
200
201static const struct intel_device_info intel_ivybridge_m_info = {
202 .is_ivybridge = 1, .gen = 7, .is_mobile = 1,
203 .need_gfx_hws = 1, .has_hotplug = 1,
204 .has_fbc = 0, /* FBC is not enabled on Ivybridge mobile yet */
205 .has_bsd_ring = 1,
206 .has_blt_ring = 1,
207};
208
Chris Wilson6103da02010-07-05 18:01:47 +0100209static const struct pci_device_id pciidlist[] = { /* aka */
210 INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
211 INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
212 INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
Adam Jackson5ce8ba72010-04-15 14:03:30 -0400213 INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
Chris Wilson6103da02010-07-05 18:01:47 +0100214 INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
215 INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
216 INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
217 INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
218 INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
219 INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
220 INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
221 INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
222 INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
223 INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
224 INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
225 INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
226 INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
227 INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
228 INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
229 INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
230 INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
231 INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
232 INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
233 INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
234 INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
235 INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
Chris Wilson41a51422010-09-17 08:22:30 +0100236 INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500237 INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
238 INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
239 INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
240 INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
Eric Anholtf6e450a2009-11-02 12:08:22 -0800241 INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800242 INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
243 INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
Eric Anholta13e4092010-01-07 15:08:18 -0800244 INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800245 INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
Zhenyu Wang4fefe432010-08-19 09:46:16 +0800246 INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800247 INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
Jesse Barnesc76b6152011-04-28 14:32:07 -0700248 INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
249 INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
250 INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
251 INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
252 INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500253 {0, 0, 0}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254};
255
Jesse Barnes79e53942008-11-07 14:24:08 -0800256#if defined(CONFIG_DRM_I915_KMS)
257MODULE_DEVICE_TABLE(pci, pciidlist);
258#endif
259
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800260#define INTEL_PCH_DEVICE_ID_MASK 0xff00
Jesse Barnes90711d52011-04-28 14:48:02 -0700261#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800262#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
Jesse Barnesc7925132011-04-07 12:33:56 -0700263#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800264
265void intel_detect_pch (struct drm_device *dev)
266{
267 struct drm_i915_private *dev_priv = dev->dev_private;
268 struct pci_dev *pch;
269
270 /*
271 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
272 * make graphics device passthrough work easy for VMM, that only
273 * need to expose ISA bridge to let driver know the real hardware
274 * underneath. This is a requirement from virtualization team.
275 */
276 pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
277 if (pch) {
278 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
279 int id;
280 id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
281
Jesse Barnes90711d52011-04-28 14:48:02 -0700282 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
283 dev_priv->pch_type = PCH_IBX;
284 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
285 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800286 dev_priv->pch_type = PCH_CPT;
287 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Jesse Barnesc7925132011-04-07 12:33:56 -0700288 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
289 /* PantherPoint is CPT compatible */
290 dev_priv->pch_type = PCH_CPT;
291 DRM_DEBUG_KMS("Found PatherPoint PCH\n");
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800292 }
293 }
294 pci_dev_put(pch);
295 }
296}
297
Ben Widawskyfcca7922011-04-25 11:23:07 -0700298static void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
Chris Wilsoneb43f4a2010-12-08 17:32:24 +0000299{
300 int count;
301
302 count = 0;
303 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
304 udelay(10);
305
306 I915_WRITE_NOTRACE(FORCEWAKE, 1);
307 POSTING_READ(FORCEWAKE);
308
309 count = 0;
310 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1) == 0)
311 udelay(10);
312}
313
Ben Widawskyfcca7922011-04-25 11:23:07 -0700314/*
315 * Generally this is called implicitly by the register read function. However,
316 * if some sequence requires the GT to not power down then this function should
317 * be called at the beginning of the sequence followed by a call to
318 * gen6_gt_force_wake_put() at the end of the sequence.
319 */
320void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
321{
322 WARN_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));
323
324 /* Forcewake is atomic in case we get in here without the lock */
325 if (atomic_add_return(1, &dev_priv->forcewake_count) == 1)
326 __gen6_gt_force_wake_get(dev_priv);
327}
328
329static void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
Chris Wilsoneb43f4a2010-12-08 17:32:24 +0000330{
331 I915_WRITE_NOTRACE(FORCEWAKE, 0);
332 POSTING_READ(FORCEWAKE);
333}
334
Ben Widawskyfcca7922011-04-25 11:23:07 -0700335/*
336 * see gen6_gt_force_wake_get()
337 */
338void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
339{
340 WARN_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));
341
342 if (atomic_dec_and_test(&dev_priv->forcewake_count))
343 __gen6_gt_force_wake_put(dev_priv);
344}
345
Chris Wilson91355832011-03-04 19:22:40 +0000346void __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
347{
348 int loop = 500;
349 u32 fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
350 while (fifo < 20 && loop--) {
351 udelay(10);
352 fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
353 }
354}
355
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100356static int i915_drm_freeze(struct drm_device *dev)
357{
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100358 struct drm_i915_private *dev_priv = dev->dev_private;
359
Dave Airlie5bcf7192010-12-07 09:20:40 +1000360 drm_kms_helper_poll_disable(dev);
361
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100362 pci_save_state(dev->pdev);
363
364 /* If KMS is active, we do the leavevt stuff here */
365 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
366 int error = i915_gem_idle(dev);
367 if (error) {
368 dev_err(&dev->pdev->dev,
369 "GEM idle failed, resume might fail\n");
370 return error;
371 }
372 drm_irq_uninstall(dev);
373 }
374
375 i915_save_state(dev);
376
Chris Wilson44834a62010-08-19 16:09:23 +0100377 intel_opregion_fini(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100378
379 /* Modeset on resume, not lid events */
380 dev_priv->modeset_on_lid = 0;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100381
382 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100383}
384
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000385int i915_suspend(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100386{
387 int error;
388
389 if (!dev || !dev->dev_private) {
390 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700391 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000392 return -ENODEV;
393 }
394
Dave Airlieb932ccb2008-02-20 10:02:20 +1000395 if (state.event == PM_EVENT_PRETHAW)
396 return 0;
397
Dave Airlie5bcf7192010-12-07 09:20:40 +1000398
399 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
400 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +0100401
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100402 error = i915_drm_freeze(dev);
403 if (error)
404 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000405
Dave Airlieb932ccb2008-02-20 10:02:20 +1000406 if (state.event == PM_EVENT_SUSPEND) {
407 /* Shut down the device */
408 pci_disable_device(dev->pdev);
409 pci_set_power_state(dev->pdev, PCI_D3hot);
410 }
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000411
412 return 0;
413}
414
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100415static int i915_drm_thaw(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000416{
Jesse Barnes5669fca2009-02-17 15:13:31 -0800417 struct drm_i915_private *dev_priv = dev->dev_private;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100418 int error = 0;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100419
Chris Wilsond1c3b172010-12-08 14:26:19 +0000420 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
421 mutex_lock(&dev->struct_mutex);
422 i915_gem_restore_gtt_mappings(dev);
423 mutex_unlock(&dev->struct_mutex);
424 }
425
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100426 i915_restore_state(dev);
Chris Wilson44834a62010-08-19 16:09:23 +0100427 intel_opregion_setup(dev);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100428
Jesse Barnes5669fca2009-02-17 15:13:31 -0800429 /* KMS EnterVT equivalent */
430 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
431 mutex_lock(&dev->struct_mutex);
432 dev_priv->mm.suspended = 0;
433
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100434 error = i915_gem_init_ringbuffer(dev);
Jesse Barnes5669fca2009-02-17 15:13:31 -0800435 mutex_unlock(&dev->struct_mutex);
Jesse Barnes226485e2009-02-23 15:41:09 -0800436
Chris Wilson500f7142011-01-24 15:14:41 +0000437 drm_mode_config_reset(dev);
Jesse Barnes226485e2009-02-23 15:41:09 -0800438 drm_irq_install(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100439
Zhao Yakui354ff962009-07-08 14:13:12 +0800440 /* Resume the modeset for every activated CRTC */
441 drm_helper_resume_force_mode(dev);
Jesse Barnes5669fca2009-02-17 15:13:31 -0800442
Chris Wilsonac668082011-02-09 16:15:32 +0000443 if (IS_IRONLAKE_M(dev))
Jesse Barnesd5bb0812011-01-05 12:01:26 -0800444 ironlake_enable_rc6(dev);
445 }
Jesse Barnes1daed3f2011-01-05 12:01:25 -0800446
Chris Wilson44834a62010-08-19 16:09:23 +0100447 intel_opregion_init(dev);
448
Linus Torvaldsc9354c82009-11-02 09:29:55 -0800449 dev_priv->modeset_on_lid = 0;
Jesse Barnes06891e22009-09-14 10:58:48 -0700450
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100451 return error;
452}
453
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000454int i915_resume(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100455{
Chris Wilson6eecba32010-09-08 09:45:11 +0100456 int ret;
457
Dave Airlie5bcf7192010-12-07 09:20:40 +1000458 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
459 return 0;
460
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100461 if (pci_enable_device(dev->pdev))
462 return -EIO;
463
464 pci_set_master(dev->pdev);
465
Chris Wilson6eecba32010-09-08 09:45:11 +0100466 ret = i915_drm_thaw(dev);
467 if (ret)
468 return ret;
469
470 drm_kms_helper_poll_enable(dev);
471 return 0;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000472}
473
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100474static int i8xx_do_reset(struct drm_device *dev, u8 flags)
475{
476 struct drm_i915_private *dev_priv = dev->dev_private;
477
478 if (IS_I85X(dev))
479 return -ENODEV;
480
481 I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
482 POSTING_READ(D_STATE);
483
484 if (IS_I830(dev) || IS_845G(dev)) {
485 I915_WRITE(DEBUG_RESET_I830,
486 DEBUG_RESET_DISPLAY |
487 DEBUG_RESET_RENDER |
488 DEBUG_RESET_FULL);
489 POSTING_READ(DEBUG_RESET_I830);
490 msleep(1);
491
492 I915_WRITE(DEBUG_RESET_I830, 0);
493 POSTING_READ(DEBUG_RESET_I830);
494 }
495
496 msleep(1);
497
498 I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
499 POSTING_READ(D_STATE);
500
501 return 0;
502}
503
Kenneth Graunkef49f0582010-09-11 01:19:14 -0700504static int i965_reset_complete(struct drm_device *dev)
505{
506 u8 gdrst;
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -0700507 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
Kenneth Graunkef49f0582010-09-11 01:19:14 -0700508 return gdrst & 0x1;
509}
510
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700511static int i965_do_reset(struct drm_device *dev, u8 flags)
512{
513 u8 gdrst;
514
Chris Wilsonae681d92010-10-01 14:57:56 +0100515 /*
516 * Set the domains we want to reset (GRDOM/bits 2 and 3) as
517 * well as the reset bit (GR/bit 0). Setting the GR bit
518 * triggers the reset; when done, the hardware will clear it.
519 */
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700520 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
521 pci_write_config_byte(dev->pdev, I965_GDRST, gdrst | flags | 0x1);
522
523 return wait_for(i965_reset_complete(dev), 500);
524}
525
526static int ironlake_do_reset(struct drm_device *dev, u8 flags)
527{
528 struct drm_i915_private *dev_priv = dev->dev_private;
529 u32 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
530 I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR, gdrst | flags | 0x1);
531 return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532}
533
Eric Anholtcff458c2010-11-18 09:31:14 +0800534static int gen6_do_reset(struct drm_device *dev, u8 flags)
535{
536 struct drm_i915_private *dev_priv = dev->dev_private;
537
538 I915_WRITE(GEN6_GDRST, GEN6_GRDOM_FULL);
539 return wait_for((I915_READ(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
540}
541
Ben Gamari11ed50e2009-09-14 17:48:45 -0400542/**
543 * i965_reset - reset chip after a hang
544 * @dev: drm device to reset
545 * @flags: reset domains
546 *
547 * Reset the chip. Useful if a hang is detected. Returns zero on successful
548 * reset or otherwise an error code.
549 *
550 * Procedure is fairly simple:
551 * - reset the chip using the reset reg
552 * - re-init context state
553 * - re-init hardware status page
554 * - re-init ring buffer
555 * - re-init interrupt state
556 * - re-init display
557 */
Chris Wilsonf803aa52010-09-19 12:38:26 +0100558int i915_reset(struct drm_device *dev, u8 flags)
Ben Gamari11ed50e2009-09-14 17:48:45 -0400559{
560 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400561 /*
562 * We really should only reset the display subsystem if we actually
563 * need to
564 */
565 bool need_display = true;
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700566 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400567
Chris Wilsond78cb502010-12-23 13:33:15 +0000568 if (!i915_try_reset)
569 return 0;
570
Chris Wilson340479a2010-12-04 18:17:15 +0000571 if (!mutex_trylock(&dev->struct_mutex))
572 return -EBUSY;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400573
Chris Wilson069efc12010-09-30 16:53:18 +0100574 i915_gem_reset(dev);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400575
Chris Wilsonf803aa52010-09-19 12:38:26 +0100576 ret = -ENODEV;
Chris Wilsonae681d92010-10-01 14:57:56 +0100577 if (get_seconds() - dev_priv->last_gpu_reset < 5) {
578 DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
579 } else switch (INTEL_INFO(dev)->gen) {
Eric Anholtcff458c2010-11-18 09:31:14 +0800580 case 6:
581 ret = gen6_do_reset(dev, flags);
582 break;
Chris Wilsonf803aa52010-09-19 12:38:26 +0100583 case 5:
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700584 ret = ironlake_do_reset(dev, flags);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100585 break;
586 case 4:
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700587 ret = i965_do_reset(dev, flags);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100588 break;
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100589 case 2:
590 ret = i8xx_do_reset(dev, flags);
591 break;
Chris Wilsonf803aa52010-09-19 12:38:26 +0100592 }
Chris Wilsonae681d92010-10-01 14:57:56 +0100593 dev_priv->last_gpu_reset = get_seconds();
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700594 if (ret) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100595 DRM_ERROR("Failed to reset chip.\n");
Daniel J Bluemanf953c932010-05-17 14:23:52 +0100596 mutex_unlock(&dev->struct_mutex);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100597 return ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400598 }
599
600 /* Ok, now get things going again... */
601
602 /*
603 * Everything depends on having the GTT running, so we need to start
604 * there. Fortunately we don't need to do this unless we reset the
605 * chip at a PCI level.
606 *
607 * Next we need to restore the context, but we don't use those
608 * yet either...
609 *
610 * Ring buffer needs to be re-initialized in the KMS case, or if X
611 * was running at the time of the reset (i.e. we weren't VT
612 * switched away).
613 */
614 if (drm_core_check_feature(dev, DRIVER_MODESET) ||
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800615 !dev_priv->mm.suspended) {
Ben Gamari11ed50e2009-09-14 17:48:45 -0400616 dev_priv->mm.suspended = 0;
Eric Anholt75a68982010-11-18 09:31:13 +0800617
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000618 dev_priv->ring[RCS].init(&dev_priv->ring[RCS]);
Eric Anholt75a68982010-11-18 09:31:13 +0800619 if (HAS_BSD(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000620 dev_priv->ring[VCS].init(&dev_priv->ring[VCS]);
Eric Anholt75a68982010-11-18 09:31:13 +0800621 if (HAS_BLT(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000622 dev_priv->ring[BCS].init(&dev_priv->ring[BCS]);
Eric Anholt75a68982010-11-18 09:31:13 +0800623
Ben Gamari11ed50e2009-09-14 17:48:45 -0400624 mutex_unlock(&dev->struct_mutex);
625 drm_irq_uninstall(dev);
Chris Wilson500f7142011-01-24 15:14:41 +0000626 drm_mode_config_reset(dev);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400627 drm_irq_install(dev);
628 mutex_lock(&dev->struct_mutex);
629 }
630
Ben Gamari11ed50e2009-09-14 17:48:45 -0400631 mutex_unlock(&dev->struct_mutex);
Chris Wilson9fd98142010-09-18 08:08:06 +0100632
633 /*
634 * Perform a full modeset as on later generations, e.g. Ironlake, we may
635 * need to retrain the display link and cannot just restore the register
636 * values.
637 */
638 if (need_display) {
639 mutex_lock(&dev->mode_config.mutex);
640 drm_helper_resume_force_mode(dev);
641 mutex_unlock(&dev->mode_config.mutex);
642 }
643
Ben Gamari11ed50e2009-09-14 17:48:45 -0400644 return 0;
645}
646
647
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500648static int __devinit
649i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
650{
Chris Wilson5fe49d82011-02-01 19:43:02 +0000651 /* Only bind to function 0 of the device. Early generations
652 * used function 1 as a placeholder for multi-head. This causes
653 * us confusion instead, especially on the systems where both
654 * functions have the same PCI-ID!
655 */
656 if (PCI_FUNC(pdev->devfn))
657 return -ENODEV;
658
Jordan Crousedcdb1672010-05-27 13:40:25 -0600659 return drm_get_pci_dev(pdev, ent, &driver);
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500660}
661
662static void
663i915_pci_remove(struct pci_dev *pdev)
664{
665 struct drm_device *dev = pci_get_drvdata(pdev);
666
667 drm_put_dev(dev);
668}
669
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100670static int i915_pm_suspend(struct device *dev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500671{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100672 struct pci_dev *pdev = to_pci_dev(dev);
673 struct drm_device *drm_dev = pci_get_drvdata(pdev);
674 int error;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500675
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100676 if (!drm_dev || !drm_dev->dev_private) {
677 dev_err(dev, "DRM not initialized, aborting suspend.\n");
678 return -ENODEV;
679 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500680
Dave Airlie5bcf7192010-12-07 09:20:40 +1000681 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
682 return 0;
683
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100684 error = i915_drm_freeze(drm_dev);
685 if (error)
686 return error;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500687
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100688 pci_disable_device(pdev);
689 pci_set_power_state(pdev, PCI_D3hot);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800690
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800691 return 0;
692}
693
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100694static int i915_pm_resume(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800695{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100696 struct pci_dev *pdev = to_pci_dev(dev);
697 struct drm_device *drm_dev = pci_get_drvdata(pdev);
698
699 return i915_resume(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800700}
701
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100702static int i915_pm_freeze(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800703{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100704 struct pci_dev *pdev = to_pci_dev(dev);
705 struct drm_device *drm_dev = pci_get_drvdata(pdev);
706
707 if (!drm_dev || !drm_dev->dev_private) {
708 dev_err(dev, "DRM not initialized, aborting suspend.\n");
709 return -ENODEV;
710 }
711
712 return i915_drm_freeze(drm_dev);
713}
714
715static int i915_pm_thaw(struct device *dev)
716{
717 struct pci_dev *pdev = to_pci_dev(dev);
718 struct drm_device *drm_dev = pci_get_drvdata(pdev);
719
720 return i915_drm_thaw(drm_dev);
721}
722
723static int i915_pm_poweroff(struct device *dev)
724{
725 struct pci_dev *pdev = to_pci_dev(dev);
726 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100727
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100728 return i915_drm_freeze(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800729}
730
Chris Wilsonb4b78d12010-06-06 15:40:20 +0100731static const struct dev_pm_ops i915_pm_ops = {
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800732 .suspend = i915_pm_suspend,
733 .resume = i915_pm_resume,
734 .freeze = i915_pm_freeze,
735 .thaw = i915_pm_thaw,
736 .poweroff = i915_pm_poweroff,
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100737 .restore = i915_pm_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800738};
739
Jesse Barnesde151cf2008-11-12 10:03:55 -0800740static struct vm_operations_struct i915_gem_vm_ops = {
741 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -0800742 .open = drm_gem_vm_open,
743 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -0800744};
745
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746static struct drm_driver driver = {
Dave Airlie792d2b92005-11-11 23:30:27 +1100747 /* don't use mtrr's here, the Xserver or user space app should
748 * deal with them for intel hardware.
749 */
Eric Anholt673a3942008-07-30 12:06:12 -0700750 .driver_features =
751 DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
752 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM,
Dave Airlie22eae942005-11-10 22:16:34 +1100753 .load = i915_driver_load,
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000754 .unload = i915_driver_unload,
Eric Anholt673a3942008-07-30 12:06:12 -0700755 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +1100756 .lastclose = i915_driver_lastclose,
757 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -0700758 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +0100759
760 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
761 .suspend = i915_suspend,
762 .resume = i915_resume,
763
Dave Airliecda17382005-07-10 17:31:26 +1000764 .device_is_agp = i915_driver_device_is_agp,
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700765 .enable_vblank = i915_enable_vblank,
766 .disable_vblank = i915_disable_vblank,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100767 .get_vblank_timestamp = i915_get_vblank_timestamp,
768 .get_scanout_position = i915_get_crtc_scanoutpos,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700769 .irq_preinstall = i915_driver_irq_preinstall,
770 .irq_postinstall = i915_driver_irq_postinstall,
771 .irq_uninstall = i915_driver_irq_uninstall,
772 .irq_handler = i915_driver_irq_handler,
773 .reclaim_buffers = drm_core_reclaim_buffers,
Dave Airlie7c1c2872008-11-28 14:22:24 +1000774 .master_create = i915_master_create,
775 .master_destroy = i915_master_destroy,
Ben Gamari955b12d2009-02-17 20:08:49 -0500776#if defined(CONFIG_DEBUG_FS)
Ben Gamari27c202a2009-07-01 22:26:52 -0400777 .debugfs_init = i915_debugfs_init,
778 .debugfs_cleanup = i915_debugfs_cleanup,
Ben Gamari955b12d2009-02-17 20:08:49 -0500779#endif
Eric Anholt673a3942008-07-30 12:06:12 -0700780 .gem_init_object = i915_gem_init_object,
781 .gem_free_object = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -0800782 .gem_vm_ops = &i915_gem_vm_ops,
Dave Airlieff72145b2011-02-07 12:16:14 +1000783 .dumb_create = i915_gem_dumb_create,
784 .dumb_map_offset = i915_gem_mmap_gtt,
785 .dumb_destroy = i915_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700786 .ioctls = i915_ioctls,
787 .fops = {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000788 .owner = THIS_MODULE,
789 .open = drm_open,
790 .release = drm_release,
Arnd Bergmanned8b6702009-12-16 22:17:09 +0000791 .unlocked_ioctl = drm_ioctl,
Jesse Barnesde151cf2008-11-12 10:03:55 -0800792 .mmap = drm_gem_mmap,
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000793 .poll = drm_poll,
794 .fasync = drm_fasync,
Kristian Høgsbergc9a9c5e2009-09-12 04:33:34 +1000795 .read = drm_read,
Dave Airlie8ca7c1d2005-07-07 21:51:26 +1000796#ifdef CONFIG_COMPAT
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000797 .compat_ioctl = i915_compat_ioctl,
Dave Airlie8ca7c1d2005-07-07 21:51:26 +1000798#endif
Arnd Bergmanndc880ab2010-07-06 18:54:47 +0200799 .llseek = noop_llseek,
Dave Airlie22eae942005-11-10 22:16:34 +1100800 },
801
Dave Airlie22eae942005-11-10 22:16:34 +1100802 .name = DRIVER_NAME,
803 .desc = DRIVER_DESC,
804 .date = DRIVER_DATE,
805 .major = DRIVER_MAJOR,
806 .minor = DRIVER_MINOR,
807 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700808};
809
Dave Airlie8410ea32010-12-15 03:16:38 +1000810static struct pci_driver i915_pci_driver = {
811 .name = DRIVER_NAME,
812 .id_table = pciidlist,
813 .probe = i915_pci_probe,
814 .remove = i915_pci_remove,
815 .driver.pm = &i915_pm_ops,
816};
817
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818static int __init i915_init(void)
819{
Zhenyu Wang1f7a6e32010-02-23 14:05:24 +0800820 if (!intel_agp_enabled) {
821 DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
822 return -ENODEV;
823 }
824
Linus Torvalds1da177e2005-04-16 15:20:36 -0700825 driver.num_ioctls = i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -0800826
827 /*
828 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
829 * explicitly disabled with the module pararmeter.
830 *
831 * Otherwise, just follow the parameter (defaulting to off).
832 *
833 * Allow optional vga_text_mode_force boot option to override
834 * the default behavior.
835 */
836#if defined(CONFIG_DRM_I915_KMS)
837 if (i915_modeset != 0)
838 driver.driver_features |= DRIVER_MODESET;
839#endif
840 if (i915_modeset == 1)
841 driver.driver_features |= DRIVER_MODESET;
842
843#ifdef CONFIG_VGA_CONSOLE
844 if (vgacon_text_force() && i915_modeset == -1)
845 driver.driver_features &= ~DRIVER_MODESET;
846#endif
847
Chris Wilson3885c6b2011-01-23 10:45:14 +0000848 if (!(driver.driver_features & DRIVER_MODESET))
849 driver.get_vblank_timestamp = NULL;
850
Dave Airlie8410ea32010-12-15 03:16:38 +1000851 return drm_pci_init(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852}
853
854static void __exit i915_exit(void)
855{
Dave Airlie8410ea32010-12-15 03:16:38 +1000856 drm_pci_exit(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857}
858
859module_init(i915_init);
860module_exit(i915_exit);
861
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000862MODULE_AUTHOR(DRIVER_AUTHOR);
863MODULE_DESCRIPTION(DRIVER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700864MODULE_LICENSE("GPL and additional rights");