blob: 1436288924c316618288830d9e9029f43e79904a [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
9#include <linux/slab.h>
10#include <linux/module.h>
11#include <linux/cpumask.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080012#include <linux/pci-aspm.h>
Bjorn Helgaas284f5f92012-04-30 15:21:02 -060013#include <asm-generic/pci-bridge.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090014#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070015
16#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
17#define CARDBUS_RESERVE_BUSNR 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070018
Stephen Hemminger0b950f02014-01-10 17:14:48 -070019static struct resource busn_resource = {
Yinghai Lu67cdc822012-05-17 18:51:12 -070020 .name = "PCI busn",
21 .start = 0,
22 .end = 255,
23 .flags = IORESOURCE_BUS,
24};
25
Linus Torvalds1da177e2005-04-16 15:20:36 -070026/* Ugh. Need to stop exporting this to modules. */
27LIST_HEAD(pci_root_buses);
28EXPORT_SYMBOL(pci_root_buses);
29
Yinghai Lu5cc62c22012-05-17 18:51:11 -070030static LIST_HEAD(pci_domain_busn_res_list);
31
32struct pci_domain_busn_res {
33 struct list_head list;
34 struct resource res;
35 int domain_nr;
36};
37
38static struct resource *get_pci_domain_busn_res(int domain_nr)
39{
40 struct pci_domain_busn_res *r;
41
42 list_for_each_entry(r, &pci_domain_busn_res_list, list)
43 if (r->domain_nr == domain_nr)
44 return &r->res;
45
46 r = kzalloc(sizeof(*r), GFP_KERNEL);
47 if (!r)
48 return NULL;
49
50 r->domain_nr = domain_nr;
51 r->res.start = 0;
52 r->res.end = 0xff;
53 r->res.flags = IORESOURCE_BUS | IORESOURCE_PCI_FIXED;
54
55 list_add_tail(&r->list, &pci_domain_busn_res_list);
56
57 return &r->res;
58}
59
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080060static int find_anything(struct device *dev, void *data)
61{
62 return 1;
63}
Linus Torvalds1da177e2005-04-16 15:20:36 -070064
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070065/*
66 * Some device drivers need know if pci is initiated.
67 * Basically, we think pci is not initiated when there
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080068 * is no device to be found on the pci_bus_type.
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070069 */
70int no_pci_devices(void)
71{
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080072 struct device *dev;
73 int no_devices;
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070074
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080075 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
76 no_devices = (dev == NULL);
77 put_device(dev);
78 return no_devices;
79}
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070080EXPORT_SYMBOL(no_pci_devices);
81
Linus Torvalds1da177e2005-04-16 15:20:36 -070082/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070083 * PCI Bus Class
84 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040085static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070086{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040087 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070088
89 if (pci_bus->bridge)
90 put_device(pci_bus->bridge);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -070091 pci_bus_remove_resources(pci_bus);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +100092 pci_release_bus_of_node(pci_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -070093 kfree(pci_bus);
94}
95
96static struct class pcibus_class = {
97 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040098 .dev_release = &release_pcibus_dev,
Greg Kroah-Hartman56039e62013-07-24 15:05:17 -070099 .dev_groups = pcibus_groups,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100};
101
102static int __init pcibus_class_init(void)
103{
104 return class_register(&pcibus_class);
105}
106postcore_initcall(pcibus_class_init);
107
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400108static u64 pci_size(u64 base, u64 maxbase, u64 mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800109{
110 u64 size = mask & maxbase; /* Find the significant bits */
111 if (!size)
112 return 0;
113
114 /* Get the lowest of them to find the decode size, and
115 from that the extent. */
116 size = (size & ~(size-1)) - 1;
117
118 /* base == maxbase can be valid only if the BAR has
119 already been programmed with all 1s. */
120 if (base == maxbase && ((base | size) & mask) != mask)
121 return 0;
122
123 return size;
124}
125
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600126static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800127{
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600128 u32 mem_type;
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600129 unsigned long flags;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600130
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400131 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600132 flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
133 flags |= IORESOURCE_IO;
134 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400135 }
136
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600137 flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
138 flags |= IORESOURCE_MEM;
139 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
140 flags |= IORESOURCE_PREFETCH;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400141
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600142 mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
143 switch (mem_type) {
144 case PCI_BASE_ADDRESS_MEM_TYPE_32:
145 break;
146 case PCI_BASE_ADDRESS_MEM_TYPE_1M:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600147 /* 1M mem BAR treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600148 break;
149 case PCI_BASE_ADDRESS_MEM_TYPE_64:
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600150 flags |= IORESOURCE_MEM_64;
151 break;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600152 default:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600153 /* mem unknown type treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600154 break;
155 }
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600156 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400157}
158
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100159#define PCI_COMMAND_DECODE_ENABLE (PCI_COMMAND_MEMORY | PCI_COMMAND_IO)
160
Yu Zhao0b400c72008-11-22 02:40:40 +0800161/**
162 * pci_read_base - read a PCI BAR
163 * @dev: the PCI device
164 * @type: type of the BAR
165 * @res: resource buffer to be filled in
166 * @pos: BAR position in the config space
167 *
168 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400169 */
Yu Zhao0b400c72008-11-22 02:40:40 +0800170int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400171 struct resource *res, unsigned int pos)
172{
173 u32 l, sz, mask;
Jacob Pan253d2e52010-07-16 10:19:22 -0700174 u16 orig_cmd;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800175 struct pci_bus_region region, inverted_region;
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600176 bool bar_too_big = false, bar_disabled = false;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400177
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200178 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400179
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600180 /* No printks while decoding is disabled! */
Jacob Pan253d2e52010-07-16 10:19:22 -0700181 if (!dev->mmio_always_on) {
182 pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100183 if (orig_cmd & PCI_COMMAND_DECODE_ENABLE) {
184 pci_write_config_word(dev, PCI_COMMAND,
185 orig_cmd & ~PCI_COMMAND_DECODE_ENABLE);
186 }
Jacob Pan253d2e52010-07-16 10:19:22 -0700187 }
188
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400189 res->name = pci_name(dev);
190
191 pci_read_config_dword(dev, pos, &l);
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200192 pci_write_config_dword(dev, pos, l | mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400193 pci_read_config_dword(dev, pos, &sz);
194 pci_write_config_dword(dev, pos, l);
195
196 /*
197 * All bits set in sz means the device isn't working properly.
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600198 * If the BAR isn't implemented, all bits must be 0. If it's a
199 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
200 * 1 must be clear.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400201 */
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600202 if (!sz || sz == 0xffffffff)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400203 goto fail;
204
205 /*
206 * I don't know how l can have all bits set. Copied from old code.
207 * Maybe it fixes a bug on some ancient platform.
208 */
209 if (l == 0xffffffff)
210 l = 0;
211
212 if (type == pci_bar_unknown) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600213 res->flags = decode_bar(dev, l);
214 res->flags |= IORESOURCE_SIZEALIGN;
215 if (res->flags & IORESOURCE_IO) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400216 l &= PCI_BASE_ADDRESS_IO_MASK;
David S. Miller5aceca92011-05-23 17:12:22 -0700217 mask = PCI_BASE_ADDRESS_IO_MASK & (u32) IO_SPACE_LIMIT;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400218 } else {
219 l &= PCI_BASE_ADDRESS_MEM_MASK;
220 mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
221 }
222 } else {
223 res->flags |= (l & IORESOURCE_ROM_ENABLE);
224 l &= PCI_ROM_ADDRESS_MASK;
225 mask = (u32)PCI_ROM_ADDRESS_MASK;
226 }
227
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600228 if (res->flags & IORESOURCE_MEM_64) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400229 u64 l64 = l;
230 u64 sz64 = sz;
231 u64 mask64 = mask | (u64)~0 << 32;
232
233 pci_read_config_dword(dev, pos + 4, &l);
234 pci_write_config_dword(dev, pos + 4, ~0);
235 pci_read_config_dword(dev, pos + 4, &sz);
236 pci_write_config_dword(dev, pos + 4, l);
237
238 l64 |= ((u64)l << 32);
239 sz64 |= ((u64)sz << 32);
240
241 sz64 = pci_size(l64, sz64, mask64);
242
243 if (!sz64)
244 goto fail;
245
Matthew Wilcoxcc5499c2008-07-28 13:39:00 -0400246 if ((sizeof(resource_size_t) < 8) && (sz64 > 0x100000000ULL)) {
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600247 bar_too_big = true;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400248 goto fail;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600249 }
250
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600251 if ((sizeof(resource_size_t) < 8) && l) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400252 /* Address above 32-bit boundary; disable the BAR */
253 pci_write_config_dword(dev, pos, 0);
254 pci_write_config_dword(dev, pos + 4, 0);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700255 region.start = 0;
256 region.end = sz64;
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600257 bar_disabled = true;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400258 } else {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700259 region.start = l64;
260 region.end = l64 + sz64;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400261 }
262 } else {
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600263 sz = pci_size(l, sz, mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400264
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600265 if (!sz)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400266 goto fail;
267
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700268 region.start = l;
269 region.end = l + sz;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400270 }
271
Yinghai Lufc279852013-12-09 22:54:40 -0800272 pcibios_bus_to_resource(dev->bus, res, &region);
273 pcibios_resource_to_bus(dev->bus, &inverted_region, res);
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800274
275 /*
276 * If "A" is a BAR value (a bus address), "bus_to_resource(A)" is
277 * the corresponding resource address (the physical address used by
278 * the CPU. Converting that resource address back to a bus address
279 * should yield the original BAR value:
280 *
281 * resource_to_bus(bus_to_resource(A)) == A
282 *
283 * If it doesn't, CPU accesses to "bus_to_resource(A)" will not
284 * be claimed by the device.
285 */
286 if (inverted_region.start != region.start) {
287 dev_info(&dev->dev, "reg 0x%x: initial BAR value %pa invalid; forcing reassignment\n",
288 pos, &region.start);
289 res->flags |= IORESOURCE_UNSET;
290 res->end -= res->start;
291 res->start = 0;
292 }
Kevin Hao96ddef22013-05-25 19:36:26 +0800293
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600294 goto out;
295
296
297fail:
298 res->flags = 0;
299out:
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100300 if (!dev->mmio_always_on &&
301 (orig_cmd & PCI_COMMAND_DECODE_ENABLE))
Bjorn Helgaasbbffe432012-07-06 12:08:18 -0600302 pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
303
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600304 if (bar_too_big)
Kevin Hao33963e302013-05-25 19:36:25 +0800305 dev_err(&dev->dev, "reg 0x%x: can't handle 64-bit BAR\n", pos);
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600306 if (res->flags && !bar_disabled)
Kevin Hao33963e302013-05-25 19:36:25 +0800307 dev_printk(KERN_DEBUG, &dev->dev, "reg 0x%x: %pR\n", pos, res);
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600308
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600309 return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800310}
311
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
313{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400314 unsigned int pos, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400316 for (pos = 0; pos < howmany; pos++) {
317 struct resource *res = &dev->resource[pos];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400319 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400321
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322 if (rom) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400323 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324 dev->rom_base_reg = rom;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400325 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
326 IORESOURCE_READONLY | IORESOURCE_CACHEABLE |
327 IORESOURCE_SIZEALIGN;
328 __pci_read_base(dev, pci_bar_mem32, res, rom);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329 }
330}
331
Bill Pemberton15856ad2012-11-21 15:35:00 -0500332static void pci_read_bridge_io(struct pci_bus *child)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333{
334 struct pci_dev *dev = child->self;
335 u8 io_base_lo, io_limit_lo;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600336 unsigned long io_mask, io_granularity, base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700337 struct pci_bus_region region;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600338 struct resource *res;
339
340 io_mask = PCI_IO_RANGE_MASK;
341 io_granularity = 0x1000;
342 if (dev->io_window_1k) {
343 /* Support 1K I/O space granularity */
344 io_mask = PCI_IO_1K_RANGE_MASK;
345 io_granularity = 0x400;
346 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348 res = child->resource[0];
349 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
350 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600351 base = (io_base_lo & io_mask) << 8;
352 limit = (io_limit_lo & io_mask) << 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353
354 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
355 u16 io_base_hi, io_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600356
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
358 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600359 base |= ((unsigned long) io_base_hi << 16);
360 limit |= ((unsigned long) io_limit_hi << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361 }
362
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600363 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700365 region.start = base;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600366 region.end = limit + io_granularity - 1;
Yinghai Lufc279852013-12-09 22:54:40 -0800367 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600368 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700370}
371
Bill Pemberton15856ad2012-11-21 15:35:00 -0500372static void pci_read_bridge_mmio(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700373{
374 struct pci_dev *dev = child->self;
375 u16 mem_base_lo, mem_limit_lo;
376 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700377 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700378 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379
380 res = child->resource[1];
381 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
382 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600383 base = ((unsigned long) mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
384 limit = ((unsigned long) mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600385 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700387 region.start = base;
388 region.end = limit + 0xfffff;
Yinghai Lufc279852013-12-09 22:54:40 -0800389 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600390 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700392}
393
Bill Pemberton15856ad2012-11-21 15:35:00 -0500394static void pci_read_bridge_mmio_pref(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700395{
396 struct pci_dev *dev = child->self;
397 u16 mem_base_lo, mem_limit_lo;
398 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700399 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700400 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401
402 res = child->resource[2];
403 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
404 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600405 base = ((unsigned long) mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
406 limit = ((unsigned long) mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407
408 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
409 u32 mem_base_hi, mem_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600410
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
412 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
413
414 /*
415 * Some bridges set the base > limit by default, and some
416 * (broken) BIOSes do not initialize them. If we find
417 * this, just assume they are not being used.
418 */
419 if (mem_base_hi <= mem_limit_hi) {
420#if BITS_PER_LONG == 64
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600421 base |= ((unsigned long) mem_base_hi) << 32;
422 limit |= ((unsigned long) mem_limit_hi) << 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423#else
424 if (mem_base_hi || mem_limit_hi) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600425 dev_err(&dev->dev, "can't handle 64-bit "
426 "address space for bridge\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427 return;
428 }
429#endif
430 }
431 }
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600432 if (base <= limit) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700433 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
434 IORESOURCE_MEM | IORESOURCE_PREFETCH;
435 if (res->flags & PCI_PREF_RANGE_TYPE_64)
436 res->flags |= IORESOURCE_MEM_64;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700437 region.start = base;
438 region.end = limit + 0xfffff;
Yinghai Lufc279852013-12-09 22:54:40 -0800439 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600440 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441 }
442}
443
Bill Pemberton15856ad2012-11-21 15:35:00 -0500444void pci_read_bridge_bases(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700445{
446 struct pci_dev *dev = child->self;
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700447 struct resource *res;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700448 int i;
449
450 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
451 return;
452
Yinghai Lub918c622012-05-17 18:51:11 -0700453 dev_info(&dev->dev, "PCI bridge to %pR%s\n",
454 &child->busn_res,
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700455 dev->transparent ? " (subtractive decode)" : "");
456
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700457 pci_bus_remove_resources(child);
458 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
459 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
460
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700461 pci_read_bridge_io(child);
462 pci_read_bridge_mmio(child);
463 pci_read_bridge_mmio_pref(child);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700464
465 if (dev->transparent) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700466 pci_bus_for_each_resource(child->parent, res, i) {
467 if (res) {
468 pci_bus_add_resource(child, res,
469 PCI_SUBTRACTIVE_DECODE);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700470 dev_printk(KERN_DEBUG, &dev->dev,
471 " bridge window %pR (subtractive decode)\n",
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700472 res);
473 }
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700474 }
475 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700476}
477
Bjorn Helgaas05013482013-06-05 14:22:11 -0600478static struct pci_bus *pci_alloc_bus(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479{
480 struct pci_bus *b;
481
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100482 b = kzalloc(sizeof(*b), GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600483 if (!b)
484 return NULL;
485
486 INIT_LIST_HEAD(&b->node);
487 INIT_LIST_HEAD(&b->children);
488 INIT_LIST_HEAD(&b->devices);
489 INIT_LIST_HEAD(&b->slots);
490 INIT_LIST_HEAD(&b->resources);
491 b->max_bus_speed = PCI_SPEED_UNKNOWN;
492 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493 return b;
494}
495
Jiang Liu70efde22013-06-07 16:16:51 -0600496static void pci_release_host_bridge_dev(struct device *dev)
497{
498 struct pci_host_bridge *bridge = to_pci_host_bridge(dev);
499
500 if (bridge->release_fn)
501 bridge->release_fn(bridge);
502
503 pci_free_resource_list(&bridge->windows);
504
505 kfree(bridge);
506}
507
Yinghai Lu7b543662012-04-02 18:31:53 -0700508static struct pci_host_bridge *pci_alloc_host_bridge(struct pci_bus *b)
509{
510 struct pci_host_bridge *bridge;
511
512 bridge = kzalloc(sizeof(*bridge), GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600513 if (!bridge)
514 return NULL;
Yinghai Lu7b543662012-04-02 18:31:53 -0700515
Bjorn Helgaas05013482013-06-05 14:22:11 -0600516 INIT_LIST_HEAD(&bridge->windows);
517 bridge->bus = b;
Yinghai Lu7b543662012-04-02 18:31:53 -0700518 return bridge;
519}
520
Stephen Hemminger0b950f02014-01-10 17:14:48 -0700521static const unsigned char pcix_bus_speed[] = {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500522 PCI_SPEED_UNKNOWN, /* 0 */
523 PCI_SPEED_66MHz_PCIX, /* 1 */
524 PCI_SPEED_100MHz_PCIX, /* 2 */
525 PCI_SPEED_133MHz_PCIX, /* 3 */
526 PCI_SPEED_UNKNOWN, /* 4 */
527 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
528 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
529 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
530 PCI_SPEED_UNKNOWN, /* 8 */
531 PCI_SPEED_66MHz_PCIX_266, /* 9 */
532 PCI_SPEED_100MHz_PCIX_266, /* A */
533 PCI_SPEED_133MHz_PCIX_266, /* B */
534 PCI_SPEED_UNKNOWN, /* C */
535 PCI_SPEED_66MHz_PCIX_533, /* D */
536 PCI_SPEED_100MHz_PCIX_533, /* E */
537 PCI_SPEED_133MHz_PCIX_533 /* F */
538};
539
Jacob Keller343e51a2013-07-31 06:53:16 +0000540const unsigned char pcie_link_speed[] = {
Matthew Wilcox3749c512009-12-13 08:11:32 -0500541 PCI_SPEED_UNKNOWN, /* 0 */
542 PCIE_SPEED_2_5GT, /* 1 */
543 PCIE_SPEED_5_0GT, /* 2 */
Matthew Wilcox9dfd97f2009-12-13 08:11:35 -0500544 PCIE_SPEED_8_0GT, /* 3 */
Matthew Wilcox3749c512009-12-13 08:11:32 -0500545 PCI_SPEED_UNKNOWN, /* 4 */
546 PCI_SPEED_UNKNOWN, /* 5 */
547 PCI_SPEED_UNKNOWN, /* 6 */
548 PCI_SPEED_UNKNOWN, /* 7 */
549 PCI_SPEED_UNKNOWN, /* 8 */
550 PCI_SPEED_UNKNOWN, /* 9 */
551 PCI_SPEED_UNKNOWN, /* A */
552 PCI_SPEED_UNKNOWN, /* B */
553 PCI_SPEED_UNKNOWN, /* C */
554 PCI_SPEED_UNKNOWN, /* D */
555 PCI_SPEED_UNKNOWN, /* E */
556 PCI_SPEED_UNKNOWN /* F */
557};
558
559void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
560{
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700561 bus->cur_bus_speed = pcie_link_speed[linksta & PCI_EXP_LNKSTA_CLS];
Matthew Wilcox3749c512009-12-13 08:11:32 -0500562}
563EXPORT_SYMBOL_GPL(pcie_update_link_speed);
564
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500565static unsigned char agp_speeds[] = {
566 AGP_UNKNOWN,
567 AGP_1X,
568 AGP_2X,
569 AGP_4X,
570 AGP_8X
571};
572
573static enum pci_bus_speed agp_speed(int agp3, int agpstat)
574{
575 int index = 0;
576
577 if (agpstat & 4)
578 index = 3;
579 else if (agpstat & 2)
580 index = 2;
581 else if (agpstat & 1)
582 index = 1;
583 else
584 goto out;
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700585
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500586 if (agp3) {
587 index += 2;
588 if (index == 5)
589 index = 0;
590 }
591
592 out:
593 return agp_speeds[index];
594}
595
596
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500597static void pci_set_bus_speed(struct pci_bus *bus)
598{
599 struct pci_dev *bridge = bus->self;
600 int pos;
601
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500602 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
603 if (!pos)
604 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
605 if (pos) {
606 u32 agpstat, agpcmd;
607
608 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
609 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
610
611 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
612 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
613 }
614
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500615 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
616 if (pos) {
617 u16 status;
618 enum pci_bus_speed max;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500619
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700620 pci_read_config_word(bridge, pos + PCI_X_BRIDGE_SSTATUS,
621 &status);
622
623 if (status & PCI_X_SSTATUS_533MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500624 max = PCI_SPEED_133MHz_PCIX_533;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700625 } else if (status & PCI_X_SSTATUS_266MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500626 max = PCI_SPEED_133MHz_PCIX_266;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700627 } else if (status & PCI_X_SSTATUS_133MHZ) {
628 if ((status & PCI_X_SSTATUS_VERS) == PCI_X_SSTATUS_V2) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500629 max = PCI_SPEED_133MHz_PCIX_ECC;
630 } else {
631 max = PCI_SPEED_133MHz_PCIX;
632 }
633 } else {
634 max = PCI_SPEED_66MHz_PCIX;
635 }
636
637 bus->max_bus_speed = max;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700638 bus->cur_bus_speed = pcix_bus_speed[
639 (status & PCI_X_SSTATUS_FREQ) >> 6];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500640
641 return;
642 }
643
Yijing Wangfdfe1512013-09-05 15:55:29 +0800644 if (pci_is_pcie(bridge)) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500645 u32 linkcap;
646 u16 linksta;
647
Jiang Liu59875ae2012-07-24 17:20:06 +0800648 pcie_capability_read_dword(bridge, PCI_EXP_LNKCAP, &linkcap);
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700649 bus->max_bus_speed = pcie_link_speed[linkcap & PCI_EXP_LNKCAP_SLS];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500650
Jiang Liu59875ae2012-07-24 17:20:06 +0800651 pcie_capability_read_word(bridge, PCI_EXP_LNKSTA, &linksta);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500652 pcie_update_link_speed(bus, linksta);
653 }
654}
655
656
Adrian Bunkcbd4e052008-04-18 13:53:55 -0700657static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
658 struct pci_dev *bridge, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659{
660 struct pci_bus *child;
661 int i;
Yinghai Lu4f535092013-01-21 13:20:52 -0800662 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663
664 /*
665 * Allocate a new bus, and inherit stuff from the parent..
666 */
667 child = pci_alloc_bus();
668 if (!child)
669 return NULL;
670
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671 child->parent = parent;
672 child->ops = parent->ops;
Thierry Reding0cbdcfc2013-08-09 22:27:08 +0200673 child->msi = parent->msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +0200675 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400677 /* initialize some portions of the bus device, but don't register it
Yinghai Lu4f535092013-01-21 13:20:52 -0800678 * now as the parent is not properly set up yet.
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400679 */
680 child->dev.class = &pcibus_class;
Kay Sievers1a927132008-10-30 02:17:49 +0100681 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682
683 /*
684 * Set up the primary, secondary and subordinate
685 * bus numbers.
686 */
Yinghai Lub918c622012-05-17 18:51:11 -0700687 child->number = child->busn_res.start = busnr;
688 child->primary = parent->busn_res.start;
689 child->busn_res.end = 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690
Yinghai Lu4f535092013-01-21 13:20:52 -0800691 if (!bridge) {
692 child->dev.parent = parent->bridge;
693 goto add_dev;
694 }
Yu Zhao3789fa82008-11-22 02:41:07 +0800695
696 child->self = bridge;
697 child->bridge = get_device(&bridge->dev);
Yinghai Lu4f535092013-01-21 13:20:52 -0800698 child->dev.parent = child->bridge;
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +1000699 pci_set_bus_of_node(child);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500700 pci_set_bus_speed(child);
701
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702 /* Set up default resource pointers and names.. */
Yu Zhaofde09c62008-11-22 02:39:32 +0800703 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
705 child->resource[i]->name = child->name;
706 }
707 bridge->subordinate = child;
708
Yinghai Lu4f535092013-01-21 13:20:52 -0800709add_dev:
710 ret = device_register(&child->dev);
711 WARN_ON(ret < 0);
712
Jiang Liu10a95742013-04-12 05:44:20 +0000713 pcibios_add_bus(child);
714
Yinghai Lu4f535092013-01-21 13:20:52 -0800715 /* Create legacy_io and legacy_mem files for this bus */
716 pci_create_legacy_files(child);
717
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718 return child;
719}
720
Sam Ravnborg451124a2008-02-02 22:33:43 +0100721struct pci_bus *__ref pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722{
723 struct pci_bus *child;
724
725 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700726 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +0800727 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800729 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700730 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731 return child;
732}
733
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734/*
735 * If it's a bridge, configure it and scan the bus behind it.
736 * For CardBus bridges, we don't scan behind as the devices will
737 * be handled by the bridge driver itself.
738 *
739 * We need to process bridges in two passes -- first we scan those
740 * already configured by the BIOS and after we are done with all of
741 * them, we proceed to assigning numbers to the remaining buses in
742 * order to avoid overlaps between old and new bus numbers.
743 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500744int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745{
746 struct pci_bus *child;
747 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +0100748 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749 u16 bctl;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600750 u8 primary, secondary, subordinate;
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100751 int broken = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700752
753 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600754 primary = buses & 0xFF;
755 secondary = (buses >> 8) & 0xFF;
756 subordinate = (buses >> 16) & 0xFF;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600758 dev_dbg(&dev->dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
759 secondary, subordinate, pass);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760
Yinghai Lu71f6bd42012-01-30 12:25:24 +0100761 if (!primary && (primary != bus->number) && secondary && subordinate) {
762 dev_warn(&dev->dev, "Primary bus is hard wired to 0\n");
763 primary = bus->number;
764 }
765
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100766 /* Check if setup is sensible at all */
767 if (!pass &&
Yinghai Lu1965f662012-09-10 17:19:33 -0700768 (primary != bus->number || secondary <= bus->number ||
Andreas Noever1820ffd2014-01-23 21:59:25 +0100769 secondary > subordinate || subordinate > bus->busn_res.end)) {
Yinghai Lu1965f662012-09-10 17:19:33 -0700770 dev_info(&dev->dev, "bridge configuration invalid ([bus %02x-%02x]), reconfiguring\n",
771 secondary, subordinate);
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100772 broken = 1;
773 }
774
Linus Torvalds1da177e2005-04-16 15:20:36 -0700775 /* Disable MasterAbortMode during probing to avoid reporting
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700776 of bus errors (in some architectures) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
778 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
779 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
780
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600781 if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
782 !is_cardbus && !broken) {
783 unsigned int cmax;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784 /*
785 * Bus already configured by firmware, process it in the first
786 * pass and just note the configuration.
787 */
788 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000789 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790
791 /*
Andreas Noever2ed85822014-01-23 21:59:22 +0100792 * The bus might already exist for two reasons: Either we are
793 * rescanning the bus or the bus is reachable through more than
794 * one bridge. The second case can happen with the i450NX
795 * chipset.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796 */
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600797 child = pci_find_bus(pci_domain_nr(bus), secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600798 if (!child) {
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600799 child = pci_add_new_bus(bus, dev, secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600800 if (!child)
801 goto out;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600802 child->primary = primary;
Yinghai Lubc76b732012-05-17 18:51:13 -0700803 pci_bus_insert_busn_res(child, secondary, subordinate);
Alex Chiang74710de2009-03-20 14:56:10 -0600804 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700805 }
806
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807 cmax = pci_scan_child_bus(child);
Andreas Noeverc95b0bd2014-01-23 21:59:27 +0100808 if (cmax > subordinate)
809 dev_warn(&dev->dev, "bridge has subordinate %02x but max busn %02x\n",
810 subordinate, cmax);
811 /* subordinate should equal child->busn_res.end */
812 if (subordinate > max)
813 max = subordinate;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700814 } else {
815 /*
816 * We need to assign a number to this bus which we always
817 * do in the second pass.
818 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700819 if (!pass) {
Andreas Noever619c8c32014-01-23 21:59:23 +0100820 if (pcibios_assign_all_busses() || broken || is_cardbus)
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700821 /* Temporarily disable forwarding of the
822 configuration cycles on all bridges in
823 this bus segment to avoid possible
824 conflicts in the second pass between two
825 bridges programmed with overlapping
826 bus ranges. */
827 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
828 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000829 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700830 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831
832 /* Clear errors */
833 pci_write_config_word(dev, PCI_STATUS, 0xffff);
834
Rajesh Shahcc574502005-04-28 00:25:47 -0700835 /* Prevent assigning a bus number that already exists.
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800836 * This can happen when a bridge is hot-plugged, so in
837 * this case we only re-scan this bus. */
838 child = pci_find_bus(pci_domain_nr(bus), max+1);
839 if (!child) {
Andreas Noever9a4d7d82014-01-23 21:59:21 +0100840 child = pci_add_new_bus(bus, dev, max+1);
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800841 if (!child)
842 goto out;
Andreas Noever1820ffd2014-01-23 21:59:25 +0100843 pci_bus_insert_busn_res(child, max+1,
844 bus->busn_res.end);
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800845 }
Andreas Noever9a4d7d82014-01-23 21:59:21 +0100846 max++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847 buses = (buses & 0xff000000)
848 | ((unsigned int)(child->primary) << 0)
Yinghai Lub918c622012-05-17 18:51:11 -0700849 | ((unsigned int)(child->busn_res.start) << 8)
850 | ((unsigned int)(child->busn_res.end) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700851
852 /*
853 * yenta.c forces a secondary latency timer of 176.
854 * Copy that behaviour here.
855 */
856 if (is_cardbus) {
857 buses &= ~0xff000000;
858 buses |= CARDBUS_LATENCY_TIMER << 24;
859 }
Jesper Juhl7c867c82011-01-24 21:14:33 +0100860
Linus Torvalds1da177e2005-04-16 15:20:36 -0700861 /*
862 * We need to blast all three values with a single write.
863 */
864 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
865
866 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -0700867 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868 max = pci_scan_child_bus(child);
869 } else {
870 /*
871 * For CardBus bridges, we leave 4 bus numbers
872 * as cards with a PCI-to-PCI bridge can be
873 * inserted later.
874 */
Dominik Brodowski49887942005-12-08 16:53:12 +0100875 for (i=0; i<CARDBUS_RESERVE_BUSNR; i++) {
876 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -0700877 if (pci_find_bus(pci_domain_nr(bus),
878 max+i+1))
879 break;
Dominik Brodowski49887942005-12-08 16:53:12 +0100880 while (parent->parent) {
881 if ((!pcibios_assign_all_busses()) &&
Yinghai Lub918c622012-05-17 18:51:11 -0700882 (parent->busn_res.end > max) &&
883 (parent->busn_res.end <= max+i)) {
Dominik Brodowski49887942005-12-08 16:53:12 +0100884 j = 1;
885 }
886 parent = parent->parent;
887 }
888 if (j) {
889 /*
890 * Often, there are two cardbus bridges
891 * -- try to leave one valid bus number
892 * for each one.
893 */
894 i /= 2;
895 break;
896 }
897 }
Rajesh Shahcc574502005-04-28 00:25:47 -0700898 max += i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700899 }
900 /*
901 * Set the subordinate bus number to its real value.
902 */
Andreas Noever1820ffd2014-01-23 21:59:25 +0100903 if (max > bus->busn_res.end) {
904 dev_warn(&dev->dev, "max busn %02x is outside %pR\n",
905 max, &bus->busn_res);
906 max = bus->busn_res.end;
907 }
Yinghai Lubc76b732012-05-17 18:51:13 -0700908 pci_bus_update_busn_res_end(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700909 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
910 }
911
Gary Hadecb3576f2008-02-08 14:00:52 -0800912 sprintf(child->name,
913 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
914 pci_domain_nr(bus), child->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700915
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200916 /* Has only triggered on CardBus, fixup is in yenta_socket */
Dominik Brodowski49887942005-12-08 16:53:12 +0100917 while (bus->parent) {
Yinghai Lub918c622012-05-17 18:51:11 -0700918 if ((child->busn_res.end > bus->busn_res.end) ||
919 (child->number > bus->busn_res.end) ||
Dominik Brodowski49887942005-12-08 16:53:12 +0100920 (child->number < bus->number) ||
Yinghai Lub918c622012-05-17 18:51:11 -0700921 (child->busn_res.end < bus->number)) {
922 dev_info(&child->dev, "%pR %s "
923 "hidden behind%s bridge %s %pR\n",
924 &child->busn_res,
925 (bus->number > child->busn_res.end &&
926 bus->busn_res.end < child->number) ?
Joe Perchesa6f29a92007-11-19 17:48:29 -0800927 "wholly" : "partially",
928 bus->self->transparent ? " transparent" : "",
Bjorn Helgaas865df572009-11-04 10:32:57 -0700929 dev_name(&bus->dev),
Yinghai Lub918c622012-05-17 18:51:11 -0700930 &bus->busn_res);
Dominik Brodowski49887942005-12-08 16:53:12 +0100931 }
932 bus = bus->parent;
933 }
934
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000935out:
936 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
937
Linus Torvalds1da177e2005-04-16 15:20:36 -0700938 return max;
939}
940
941/*
942 * Read interrupt line and base address registers.
943 * The architecture-dependent code can tweak these, of course.
944 */
945static void pci_read_irq(struct pci_dev *dev)
946{
947 unsigned char irq;
948
949 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff782005-11-02 16:24:32 -0800950 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700951 if (irq)
952 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
953 dev->irq = irq;
954}
955
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000956void set_pcie_port_type(struct pci_dev *pdev)
Yu Zhao480b93b2009-03-20 11:25:14 +0800957{
958 int pos;
959 u16 reg16;
960
961 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
962 if (!pos)
963 return;
Kenji Kaneshige0efea002009-11-05 12:05:11 +0900964 pdev->pcie_cap = pos;
Yu Zhao480b93b2009-03-20 11:25:14 +0800965 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
Yijing Wang786e2282012-07-24 17:20:02 +0800966 pdev->pcie_flags_reg = reg16;
Jon Masonb03e7492011-07-20 15:20:54 -0500967 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
968 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
Yu Zhao480b93b2009-03-20 11:25:14 +0800969}
970
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000971void set_pcie_hotplug_bridge(struct pci_dev *pdev)
Eric W. Biederman28760482009-09-09 14:09:24 -0700972{
Eric W. Biederman28760482009-09-09 14:09:24 -0700973 u32 reg32;
974
Jiang Liu59875ae2012-07-24 17:20:06 +0800975 pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &reg32);
Eric W. Biederman28760482009-09-09 14:09:24 -0700976 if (reg32 & PCI_EXP_SLTCAP_HPC)
977 pdev->is_hotplug_bridge = 1;
978}
979
Stephen Hemminger0b950f02014-01-10 17:14:48 -0700980
981/**
982 * pci_cfg_space_size - get the configuration space size of the PCI device.
983 * @dev: PCI device
984 *
985 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
986 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
987 * access it. Maybe we don't have a way to generate extended config space
988 * accesses, or the device is behind a reverse Express bridge. So we try
989 * reading the dword at 0x100 which must either be 0 or a valid extended
990 * capability header.
991 */
992static int pci_cfg_space_size_ext(struct pci_dev *dev)
993{
994 u32 status;
995 int pos = PCI_CFG_SPACE_SIZE;
996
997 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
998 goto fail;
999 if (status == 0xffffffff)
1000 goto fail;
1001
1002 return PCI_CFG_SPACE_EXP_SIZE;
1003
1004 fail:
1005 return PCI_CFG_SPACE_SIZE;
1006}
1007
1008int pci_cfg_space_size(struct pci_dev *dev)
1009{
1010 int pos;
1011 u32 status;
1012 u16 class;
1013
1014 class = dev->class >> 8;
1015 if (class == PCI_CLASS_BRIDGE_HOST)
1016 return pci_cfg_space_size_ext(dev);
1017
1018 if (!pci_is_pcie(dev)) {
1019 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1020 if (!pos)
1021 goto fail;
1022
1023 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1024 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
1025 goto fail;
1026 }
1027
1028 return pci_cfg_space_size_ext(dev);
1029
1030 fail:
1031 return PCI_CFG_SPACE_SIZE;
1032}
1033
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +02001034#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -08001035
Linus Torvalds1da177e2005-04-16 15:20:36 -07001036/**
1037 * pci_setup_device - fill in class and map information of a device
1038 * @dev: the device structure to fill
1039 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001040 * Initialize the device structure with information about the device's
Linus Torvalds1da177e2005-04-16 15:20:36 -07001041 * vendor,class,memory and IO-space addresses,IRQ lines etc.
1042 * Called at initialisation of the PCI subsystem and by CardBus services.
Yu Zhao480b93b2009-03-20 11:25:14 +08001043 * Returns 0 on success and negative if unknown type of device (not normal,
1044 * bridge or CardBus).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001045 */
Yu Zhao480b93b2009-03-20 11:25:14 +08001046int pci_setup_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001047{
1048 u32 class;
Yu Zhao480b93b2009-03-20 11:25:14 +08001049 u8 hdr_type;
1050 struct pci_slot *slot;
Gabe Blackbc577d22009-10-06 10:45:19 -05001051 int pos = 0;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001052 struct pci_bus_region region;
1053 struct resource *res;
Yu Zhao480b93b2009-03-20 11:25:14 +08001054
1055 if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
1056 return -EIO;
1057
1058 dev->sysdata = dev->bus->sysdata;
1059 dev->dev.parent = dev->bus->bridge;
1060 dev->dev.bus = &pci_bus_type;
1061 dev->hdr_type = hdr_type & 0x7f;
1062 dev->multifunction = !!(hdr_type & 0x80);
Yu Zhao480b93b2009-03-20 11:25:14 +08001063 dev->error_state = pci_channel_io_normal;
1064 set_pcie_port_type(dev);
1065
1066 list_for_each_entry(slot, &dev->bus->slots, list)
1067 if (PCI_SLOT(dev->devfn) == slot->number)
1068 dev->slot = slot;
1069
1070 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
1071 set this higher, assuming the system even supports it. */
1072 dev->dma_mask = 0xffffffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001073
Greg Kroah-Hartmaneebfcfb2008-07-02 13:24:49 -07001074 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
1075 dev->bus->number, PCI_SLOT(dev->devfn),
1076 PCI_FUNC(dev->devfn));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001077
1078 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
Auke Kokb8a3a522007-06-08 15:46:30 -07001079 dev->revision = class & 0xff;
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001080 dev->class = class >> 8; /* upper 3 bytes */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001081
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001082 dev_printk(KERN_DEBUG, &dev->dev, "[%04x:%04x] type %02x class %#08x\n",
1083 dev->vendor, dev->device, dev->hdr_type, dev->class);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001084
Yu Zhao853346e2009-03-21 22:05:11 +08001085 /* need to have dev->class ready */
1086 dev->cfg_size = pci_cfg_space_size(dev);
1087
Linus Torvalds1da177e2005-04-16 15:20:36 -07001088 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -07001089 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001090
1091 /* Early fixups, before probing the BARs */
1092 pci_fixup_device(pci_fixup_early, dev);
Yu Zhaof79b1b12009-05-28 00:25:05 +08001093 /* device class may be changed after fixup */
1094 class = dev->class >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001095
1096 switch (dev->hdr_type) { /* header type */
1097 case PCI_HEADER_TYPE_NORMAL: /* standard header */
1098 if (class == PCI_CLASS_BRIDGE_PCI)
1099 goto bad;
1100 pci_read_irq(dev);
1101 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
1102 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1103 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +01001104
1105 /*
1106 * Do the ugly legacy mode stuff here rather than broken chip
1107 * quirk code. Legacy mode ATA controllers have fixed
1108 * addresses. These are not always echoed in BAR0-3, and
1109 * BAR0-3 in a few cases contain junk!
1110 */
1111 if (class == PCI_CLASS_STORAGE_IDE) {
1112 u8 progif;
1113 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
1114 if ((progif & 1) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001115 region.start = 0x1F0;
1116 region.end = 0x1F7;
1117 res = &dev->resource[0];
1118 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001119 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001120 region.start = 0x3F6;
1121 region.end = 0x3F6;
1122 res = &dev->resource[1];
1123 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001124 pcibios_bus_to_resource(dev->bus, res, &region);
Alan Cox368c73d2006-10-04 00:41:26 +01001125 }
1126 if ((progif & 4) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001127 region.start = 0x170;
1128 region.end = 0x177;
1129 res = &dev->resource[2];
1130 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001131 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001132 region.start = 0x376;
1133 region.end = 0x376;
1134 res = &dev->resource[3];
1135 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001136 pcibios_bus_to_resource(dev->bus, res, &region);
Alan Cox368c73d2006-10-04 00:41:26 +01001137 }
1138 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001139 break;
1140
1141 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
1142 if (class != PCI_CLASS_BRIDGE_PCI)
1143 goto bad;
1144 /* The PCI-to-PCI bridge spec requires that subtractive
1145 decoding (i.e. transparent) bridge must have programming
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001146 interface code of 0x01. */
Kristen Accardi3efd2732005-11-02 16:55:49 -08001147 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001148 dev->transparent = ((dev->class & 0xff) == 1);
1149 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
Eric W. Biederman28760482009-09-09 14:09:24 -07001150 set_pcie_hotplug_bridge(dev);
Gabe Blackbc577d22009-10-06 10:45:19 -05001151 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1152 if (pos) {
1153 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1154 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1155 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001156 break;
1157
1158 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
1159 if (class != PCI_CLASS_BRIDGE_CARDBUS)
1160 goto bad;
1161 pci_read_irq(dev);
1162 pci_read_bases(dev, 1, 0);
1163 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1164 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
1165 break;
1166
1167 default: /* unknown header */
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06001168 dev_err(&dev->dev, "unknown header type %02x, "
1169 "ignoring device\n", dev->hdr_type);
Yu Zhao480b93b2009-03-20 11:25:14 +08001170 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001171
1172 bad:
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001173 dev_err(&dev->dev, "ignoring class %#08x (doesn't match header "
1174 "type %02x)\n", dev->class, dev->hdr_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001175 dev->class = PCI_CLASS_NOT_DEFINED;
1176 }
1177
1178 /* We found a fine healthy device, go go go... */
1179 return 0;
1180}
1181
Zhao, Yu201de562008-10-13 19:49:55 +08001182static void pci_release_capabilities(struct pci_dev *dev)
1183{
1184 pci_vpd_release(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001185 pci_iov_release(dev);
Yinghai Luf7968412012-02-11 00:18:30 -08001186 pci_free_cap_save_buffers(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001187}
1188
Linus Torvalds1da177e2005-04-16 15:20:36 -07001189/**
1190 * pci_release_dev - free a pci device structure when all users of it are finished.
1191 * @dev: device that's been disconnected
1192 *
1193 * Will be called only by the device core when all users of this pci device are
1194 * done.
1195 */
1196static void pci_release_dev(struct device *dev)
1197{
Rafael J. Wysocki04480092014-02-01 15:38:29 +01001198 struct pci_dev *pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001199
Rafael J. Wysocki04480092014-02-01 15:38:29 +01001200 pci_dev = to_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001201 pci_release_capabilities(pci_dev);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001202 pci_release_of_node(pci_dev);
Sebastian Ott6ae32c52013-06-04 19:18:14 +02001203 pcibios_release_device(pci_dev);
Gu Zheng8b1fce02013-05-25 21:48:31 +08001204 pci_bus_put(pci_dev->bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001205 kfree(pci_dev);
1206}
1207
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001208struct pci_dev *pci_alloc_dev(struct pci_bus *bus)
Michael Ellerman65891212007-04-05 17:19:08 +10001209{
1210 struct pci_dev *dev;
1211
1212 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
1213 if (!dev)
1214 return NULL;
1215
Michael Ellerman65891212007-04-05 17:19:08 +10001216 INIT_LIST_HEAD(&dev->bus_list);
Brian King88e7b162013-04-08 03:05:07 +00001217 dev->dev.type = &pci_dev_type;
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001218 dev->bus = pci_bus_get(bus);
Michael Ellerman65891212007-04-05 17:19:08 +10001219
1220 return dev;
1221}
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001222EXPORT_SYMBOL(pci_alloc_dev);
1223
Yinghai Luefdc87d2012-01-27 10:55:10 -08001224bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
1225 int crs_timeout)
1226{
1227 int delay = 1;
1228
1229 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1230 return false;
1231
1232 /* some broken boards return 0 or ~0 if a slot is empty: */
1233 if (*l == 0xffffffff || *l == 0x00000000 ||
1234 *l == 0x0000ffff || *l == 0xffff0000)
1235 return false;
1236
1237 /* Configuration request Retry Status */
1238 while (*l == 0xffff0001) {
1239 if (!crs_timeout)
1240 return false;
1241
1242 msleep(delay);
1243 delay *= 2;
1244 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1245 return false;
1246 /* Card hasn't responded in 60 seconds? Must be stuck. */
1247 if (delay > crs_timeout) {
1248 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not "
1249 "responding\n", pci_domain_nr(bus),
1250 bus->number, PCI_SLOT(devfn),
1251 PCI_FUNC(devfn));
1252 return false;
1253 }
1254 }
1255
1256 return true;
1257}
1258EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
1259
Linus Torvalds1da177e2005-04-16 15:20:36 -07001260/*
1261 * Read the config data for a PCI device, sanity-check it
1262 * and fill in the dev structure...
1263 */
Adrian Bunk7f7b5de2008-04-18 13:53:55 -07001264static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001265{
1266 struct pci_dev *dev;
1267 u32 l;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001268
Yinghai Luefdc87d2012-01-27 10:55:10 -08001269 if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001270 return NULL;
1271
Gu Zheng8b1fce02013-05-25 21:48:31 +08001272 dev = pci_alloc_dev(bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001273 if (!dev)
1274 return NULL;
1275
Linus Torvalds1da177e2005-04-16 15:20:36 -07001276 dev->devfn = devfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001277 dev->vendor = l & 0xffff;
1278 dev->device = (l >> 16) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001279
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001280 pci_set_of_node(dev);
1281
Yu Zhao480b93b2009-03-20 11:25:14 +08001282 if (pci_setup_device(dev)) {
Gu Zheng8b1fce02013-05-25 21:48:31 +08001283 pci_bus_put(dev->bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001284 kfree(dev);
1285 return NULL;
1286 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001287
1288 return dev;
1289}
1290
Zhao, Yu201de562008-10-13 19:49:55 +08001291static void pci_init_capabilities(struct pci_dev *dev)
1292{
1293 /* MSI/MSI-X list */
1294 pci_msi_init_pci_dev(dev);
1295
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001296 /* Buffers for saving PCIe and PCI-X capabilities */
1297 pci_allocate_cap_save_buffers(dev);
1298
Zhao, Yu201de562008-10-13 19:49:55 +08001299 /* Power Management */
1300 pci_pm_init(dev);
1301
1302 /* Vital Product Data */
1303 pci_vpd_pci22_init(dev);
Yu Zhao58c3a722008-10-14 14:02:53 +08001304
1305 /* Alternative Routing-ID Forwarding */
Yijing Wang31ab2472013-01-15 11:12:17 +08001306 pci_configure_ari(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001307
1308 /* Single Root I/O Virtualization */
1309 pci_iov_init(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07001310
1311 /* Enable ACS P2P upstream forwarding */
Chris Wright5d990b62009-12-04 12:15:21 -08001312 pci_enable_acs(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001313}
1314
Sam Ravnborg96bde062007-03-26 21:53:30 -08001315void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001316{
Yinghai Lu4f535092013-01-21 13:20:52 -08001317 int ret;
1318
Linus Torvalds1da177e2005-04-16 15:20:36 -07001319 device_initialize(&dev->dev);
1320 dev->dev.release = pci_release_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001321
Yinghai Lu7629d192013-01-21 13:20:44 -08001322 set_dev_node(&dev->dev, pcibus_to_node(bus));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001323 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001324 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001325 dev->dev.coherent_dma_mask = 0xffffffffull;
1326
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001327 pci_set_dma_max_seg_size(dev, 65536);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08001328 pci_set_dma_seg_boundary(dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001329
Linus Torvalds1da177e2005-04-16 15:20:36 -07001330 /* Fix up broken headers */
1331 pci_fixup_device(pci_fixup_header, dev);
1332
Yinghai Lu2069ecf2012-02-15 21:40:31 -08001333 /* moved out from quirk header fixup code */
1334 pci_reassigndev_resource_alignment(dev);
1335
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001336 /* Clear the state_saved flag. */
1337 dev->state_saved = false;
1338
Zhao, Yu201de562008-10-13 19:49:55 +08001339 /* Initialize various capabilities */
1340 pci_init_capabilities(dev);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001341
Linus Torvalds1da177e2005-04-16 15:20:36 -07001342 /*
1343 * Add the device to our list of discovered devices
1344 * and the bus list for fixup functions, etc.
1345 */
Zhang Yanmind71374d2006-06-02 12:35:43 +08001346 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001347 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001348 up_write(&pci_bus_sem);
Yinghai Lu4f535092013-01-21 13:20:52 -08001349
Yinghai Lu4f535092013-01-21 13:20:52 -08001350 ret = pcibios_add_device(dev);
1351 WARN_ON(ret < 0);
1352
1353 /* Notifier could use PCI capabilities */
1354 dev->match_driver = false;
1355 ret = device_add(&dev->dev);
1356 WARN_ON(ret < 0);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001357}
1358
Sam Ravnborg451124a2008-02-02 22:33:43 +01001359struct pci_dev *__ref pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001360{
1361 struct pci_dev *dev;
1362
Trent Piepho90bdb312009-03-20 14:56:00 -06001363 dev = pci_get_slot(bus, devfn);
1364 if (dev) {
1365 pci_dev_put(dev);
1366 return dev;
1367 }
1368
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001369 dev = pci_scan_device(bus, devfn);
1370 if (!dev)
1371 return NULL;
1372
1373 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001374
1375 return dev;
1376}
Adrian Bunkb73e9682007-11-21 15:07:11 -08001377EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001378
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001379static unsigned next_fn(struct pci_bus *bus, struct pci_dev *dev, unsigned fn)
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001380{
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001381 int pos;
1382 u16 cap = 0;
1383 unsigned next_fn;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001384
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001385 if (pci_ari_enabled(bus)) {
1386 if (!dev)
1387 return 0;
1388 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
1389 if (!pos)
1390 return 0;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001391
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001392 pci_read_config_word(dev, pos + PCI_ARI_CAP, &cap);
1393 next_fn = PCI_ARI_CAP_NFN(cap);
1394 if (next_fn <= fn)
1395 return 0; /* protect against malformed list */
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001396
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001397 return next_fn;
1398 }
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001399
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001400 /* dev may be NULL for non-contiguous multifunction devices */
1401 if (!dev || dev->multifunction)
1402 return (fn + 1) % 8;
1403
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001404 return 0;
1405}
1406
1407static int only_one_child(struct pci_bus *bus)
1408{
1409 struct pci_dev *parent = bus->self;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001410
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001411 if (!parent || !pci_is_pcie(parent))
1412 return 0;
Yijing Wang62f87c02012-07-24 17:20:03 +08001413 if (pci_pcie_type(parent) == PCI_EXP_TYPE_ROOT_PORT)
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001414 return 1;
Yijing Wang62f87c02012-07-24 17:20:03 +08001415 if (pci_pcie_type(parent) == PCI_EXP_TYPE_DOWNSTREAM &&
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001416 !pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS))
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001417 return 1;
1418 return 0;
1419}
1420
Linus Torvalds1da177e2005-04-16 15:20:36 -07001421/**
1422 * pci_scan_slot - scan a PCI slot on a bus for devices.
1423 * @bus: PCI bus to scan
1424 * @devfn: slot number to scan (must have zero function.)
1425 *
1426 * Scan a PCI slot on the specified PCI bus for devices, adding
1427 * discovered devices to the @bus->devices list. New devices
Greg Kroah-Hartman8a1bc902008-02-14 14:56:56 -08001428 * will not have is_added set.
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001429 *
1430 * Returns the number of new devices found.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001431 */
Sam Ravnborg96bde062007-03-26 21:53:30 -08001432int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001433{
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001434 unsigned fn, nr = 0;
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001435 struct pci_dev *dev;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001436
1437 if (only_one_child(bus) && (devfn > 0))
1438 return 0; /* Already scanned the entire slot */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001439
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001440 dev = pci_scan_single_device(bus, devfn);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001441 if (!dev)
1442 return 0;
1443 if (!dev->is_added)
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001444 nr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001445
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001446 for (fn = next_fn(bus, dev, 0); fn > 0; fn = next_fn(bus, dev, fn)) {
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001447 dev = pci_scan_single_device(bus, devfn + fn);
1448 if (dev) {
1449 if (!dev->is_added)
1450 nr++;
1451 dev->multifunction = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001452 }
1453 }
Shaohua Li7d715a62008-02-25 09:46:41 +08001454
Shaohua Li149e1632008-07-23 10:32:31 +08001455 /* only one slot has pcie device */
1456 if (bus->self && nr)
Shaohua Li7d715a62008-02-25 09:46:41 +08001457 pcie_aspm_init_link_state(bus->self);
1458
Linus Torvalds1da177e2005-04-16 15:20:36 -07001459 return nr;
1460}
1461
Jon Masonb03e7492011-07-20 15:20:54 -05001462static int pcie_find_smpss(struct pci_dev *dev, void *data)
1463{
1464 u8 *smpss = data;
1465
1466 if (!pci_is_pcie(dev))
1467 return 0;
1468
Yijing Wangd4aa68f2013-08-22 11:24:47 +08001469 /*
1470 * We don't have a way to change MPS settings on devices that have
1471 * drivers attached. A hot-added device might support only the minimum
1472 * MPS setting (MPS=128). Therefore, if the fabric contains a bridge
1473 * where devices may be hot-added, we limit the fabric MPS to 128 so
1474 * hot-added devices will work correctly.
1475 *
1476 * However, if we hot-add a device to a slot directly below a Root
1477 * Port, it's impossible for there to be other existing devices below
1478 * the port. We don't limit the MPS in this case because we can
1479 * reconfigure MPS on both the Root Port and the hot-added device,
1480 * and there are no other devices involved.
1481 *
1482 * Note that this PCIE_BUS_SAFE path assumes no peer-to-peer DMA.
Jon Masonb03e7492011-07-20 15:20:54 -05001483 */
Yijing Wangd4aa68f2013-08-22 11:24:47 +08001484 if (dev->is_hotplug_bridge &&
1485 pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
Jon Masonb03e7492011-07-20 15:20:54 -05001486 *smpss = 0;
1487
1488 if (*smpss > dev->pcie_mpss)
1489 *smpss = dev->pcie_mpss;
1490
1491 return 0;
1492}
1493
1494static void pcie_write_mps(struct pci_dev *dev, int mps)
1495{
Jon Mason62f392e2011-10-14 14:56:14 -05001496 int rc;
Jon Masonb03e7492011-07-20 15:20:54 -05001497
1498 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
Jon Mason62f392e2011-10-14 14:56:14 -05001499 mps = 128 << dev->pcie_mpss;
Jon Masonb03e7492011-07-20 15:20:54 -05001500
Yijing Wang62f87c02012-07-24 17:20:03 +08001501 if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT &&
1502 dev->bus->self)
Jon Mason62f392e2011-10-14 14:56:14 -05001503 /* For "Performance", the assumption is made that
Jon Masonb03e7492011-07-20 15:20:54 -05001504 * downstream communication will never be larger than
1505 * the MRRS. So, the MPS only needs to be configured
1506 * for the upstream communication. This being the case,
1507 * walk from the top down and set the MPS of the child
1508 * to that of the parent bus.
Jon Mason62f392e2011-10-14 14:56:14 -05001509 *
1510 * Configure the device MPS with the smaller of the
1511 * device MPSS or the bridge MPS (which is assumed to be
1512 * properly configured at this point to the largest
1513 * allowable MPS based on its parent bus).
Jon Masonb03e7492011-07-20 15:20:54 -05001514 */
Jon Mason62f392e2011-10-14 14:56:14 -05001515 mps = min(mps, pcie_get_mps(dev->bus->self));
Jon Masonb03e7492011-07-20 15:20:54 -05001516 }
1517
1518 rc = pcie_set_mps(dev, mps);
1519 if (rc)
1520 dev_err(&dev->dev, "Failed attempting to set the MPS\n");
1521}
1522
Jon Mason62f392e2011-10-14 14:56:14 -05001523static void pcie_write_mrrs(struct pci_dev *dev)
Jon Masonb03e7492011-07-20 15:20:54 -05001524{
Jon Mason62f392e2011-10-14 14:56:14 -05001525 int rc, mrrs;
Jon Masonb03e7492011-07-20 15:20:54 -05001526
Jon Masoned2888e2011-09-08 16:41:18 -05001527 /* In the "safe" case, do not configure the MRRS. There appear to be
1528 * issues with setting MRRS to 0 on a number of devices.
1529 */
Jon Masoned2888e2011-09-08 16:41:18 -05001530 if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
1531 return;
Jon Masonb03e7492011-07-20 15:20:54 -05001532
Jon Masoned2888e2011-09-08 16:41:18 -05001533 /* For Max performance, the MRRS must be set to the largest supported
1534 * value. However, it cannot be configured larger than the MPS the
Jon Mason62f392e2011-10-14 14:56:14 -05001535 * device or the bus can support. This should already be properly
1536 * configured by a prior call to pcie_write_mps.
Jon Masoned2888e2011-09-08 16:41:18 -05001537 */
Jon Mason62f392e2011-10-14 14:56:14 -05001538 mrrs = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001539
1540 /* MRRS is a R/W register. Invalid values can be written, but a
Jon Masoned2888e2011-09-08 16:41:18 -05001541 * subsequent read will verify if the value is acceptable or not.
Jon Masonb03e7492011-07-20 15:20:54 -05001542 * If the MRRS value provided is not acceptable (e.g., too large),
1543 * shrink the value until it is acceptable to the HW.
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001544 */
Jon Masonb03e7492011-07-20 15:20:54 -05001545 while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
1546 rc = pcie_set_readrq(dev, mrrs);
Jon Mason62f392e2011-10-14 14:56:14 -05001547 if (!rc)
1548 break;
Jon Masonb03e7492011-07-20 15:20:54 -05001549
Jon Mason62f392e2011-10-14 14:56:14 -05001550 dev_warn(&dev->dev, "Failed attempting to set the MRRS\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001551 mrrs /= 2;
1552 }
Jon Mason62f392e2011-10-14 14:56:14 -05001553
1554 if (mrrs < 128)
1555 dev_err(&dev->dev, "MRRS was unable to be configured with a "
1556 "safe value. If problems are experienced, try running "
1557 "with pci=pcie_bus_safe.\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001558}
1559
Yijing Wang5895af72013-08-26 16:33:06 +08001560static void pcie_bus_detect_mps(struct pci_dev *dev)
1561{
1562 struct pci_dev *bridge = dev->bus->self;
1563 int mps, p_mps;
1564
1565 if (!bridge)
1566 return;
1567
1568 mps = pcie_get_mps(dev);
1569 p_mps = pcie_get_mps(bridge);
1570
1571 if (mps != p_mps)
1572 dev_warn(&dev->dev, "Max Payload Size %d, but upstream %s set to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
1573 mps, pci_name(bridge), p_mps);
1574}
1575
Jon Masonb03e7492011-07-20 15:20:54 -05001576static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
1577{
Jon Masona513a992011-10-14 14:56:16 -05001578 int mps, orig_mps;
Jon Masonb03e7492011-07-20 15:20:54 -05001579
1580 if (!pci_is_pcie(dev))
1581 return 0;
1582
Yijing Wang5895af72013-08-26 16:33:06 +08001583 if (pcie_bus_config == PCIE_BUS_TUNE_OFF) {
1584 pcie_bus_detect_mps(dev);
1585 return 0;
1586 }
1587
Jon Masona513a992011-10-14 14:56:16 -05001588 mps = 128 << *(u8 *)data;
1589 orig_mps = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001590
1591 pcie_write_mps(dev, mps);
Jon Mason62f392e2011-10-14 14:56:14 -05001592 pcie_write_mrrs(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001593
Bjorn Helgaas2c25e342013-08-22 11:24:43 +08001594 dev_info(&dev->dev, "Max Payload Size set to %4d/%4d (was %4d), "
Jon Masona513a992011-10-14 14:56:16 -05001595 "Max Read Rq %4d\n", pcie_get_mps(dev), 128 << dev->pcie_mpss,
1596 orig_mps, pcie_get_readrq(dev));
Jon Masonb03e7492011-07-20 15:20:54 -05001597
1598 return 0;
1599}
1600
Jon Masona513a992011-10-14 14:56:16 -05001601/* pcie_bus_configure_settings requires that pci_walk_bus work in a top-down,
Jon Masonb03e7492011-07-20 15:20:54 -05001602 * parents then children fashion. If this changes, then this code will not
1603 * work as designed.
1604 */
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001605void pcie_bus_configure_settings(struct pci_bus *bus)
Jon Masonb03e7492011-07-20 15:20:54 -05001606{
Jon Mason5f39e672011-10-03 09:50:20 -05001607 u8 smpss;
Jon Masonb03e7492011-07-20 15:20:54 -05001608
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001609 if (!bus->self)
1610 return;
1611
Jon Masonb03e7492011-07-20 15:20:54 -05001612 if (!pci_is_pcie(bus->self))
1613 return;
1614
Jon Mason5f39e672011-10-03 09:50:20 -05001615 /* FIXME - Peer to peer DMA is possible, though the endpoint would need
Jon Mason33154722013-08-26 16:33:05 +08001616 * to be aware of the MPS of the destination. To work around this,
Jon Mason5f39e672011-10-03 09:50:20 -05001617 * simply force the MPS of the entire system to the smallest possible.
1618 */
1619 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
1620 smpss = 0;
1621
Jon Masonb03e7492011-07-20 15:20:54 -05001622 if (pcie_bus_config == PCIE_BUS_SAFE) {
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001623 smpss = bus->self->pcie_mpss;
Jon Mason5f39e672011-10-03 09:50:20 -05001624
Jon Masonb03e7492011-07-20 15:20:54 -05001625 pcie_find_smpss(bus->self, &smpss);
1626 pci_walk_bus(bus, pcie_find_smpss, &smpss);
1627 }
1628
1629 pcie_bus_configure_set(bus->self, &smpss);
1630 pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
1631}
Jon Masondebc3b72011-08-02 00:01:18 -05001632EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
Jon Masonb03e7492011-07-20 15:20:54 -05001633
Bill Pemberton15856ad2012-11-21 15:35:00 -05001634unsigned int pci_scan_child_bus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001635{
Yinghai Lub918c622012-05-17 18:51:11 -07001636 unsigned int devfn, pass, max = bus->busn_res.start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001637 struct pci_dev *dev;
1638
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001639 dev_dbg(&bus->dev, "scanning bus\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001640
1641 /* Go find them, Rover! */
1642 for (devfn = 0; devfn < 0x100; devfn += 8)
1643 pci_scan_slot(bus, devfn);
1644
Yu Zhaoa28724b2009-03-20 11:25:13 +08001645 /* Reserve buses for SR-IOV capability. */
1646 max += pci_iov_bus_range(bus);
1647
Linus Torvalds1da177e2005-04-16 15:20:36 -07001648 /*
1649 * After performing arch-dependent fixup of the bus, look behind
1650 * all PCI-to-PCI bridges on this bus.
1651 */
Alex Chiang74710de2009-03-20 14:56:10 -06001652 if (!bus->is_added) {
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001653 dev_dbg(&bus->dev, "fixups for bus\n");
Alex Chiang74710de2009-03-20 14:56:10 -06001654 pcibios_fixup_bus(bus);
Jiang Liu981cf9e2013-04-12 05:44:16 +00001655 bus->is_added = 1;
Alex Chiang74710de2009-03-20 14:56:10 -06001656 }
1657
Linus Torvalds1da177e2005-04-16 15:20:36 -07001658 for (pass=0; pass < 2; pass++)
1659 list_for_each_entry(dev, &bus->devices, bus_list) {
1660 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
1661 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
1662 max = pci_scan_bridge(bus, dev, max, pass);
1663 }
1664
1665 /*
1666 * We've scanned the bus and so we know all about what's on
1667 * the other side of any bridges that may be on this bus plus
1668 * any devices.
1669 *
1670 * Return how far we've got finding sub-buses.
1671 */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001672 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001673 return max;
1674}
1675
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01001676/**
1677 * pcibios_root_bridge_prepare - Platform-specific host bridge setup.
1678 * @bridge: Host bridge to set up.
1679 *
1680 * Default empty implementation. Replace with an architecture-specific setup
1681 * routine, if necessary.
1682 */
1683int __weak pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
1684{
1685 return 0;
1686}
1687
Jiang Liu10a95742013-04-12 05:44:20 +00001688void __weak pcibios_add_bus(struct pci_bus *bus)
1689{
1690}
1691
1692void __weak pcibios_remove_bus(struct pci_bus *bus)
1693{
1694}
1695
Bjorn Helgaas166c6372011-10-28 16:25:45 -06001696struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
1697 struct pci_ops *ops, void *sysdata, struct list_head *resources)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001698{
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001699 int error;
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001700 struct pci_host_bridge *bridge;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001701 struct pci_bus *b, *b2;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001702 struct pci_host_bridge_window *window, *n;
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001703 struct resource *res;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001704 resource_size_t offset;
1705 char bus_addr[64];
1706 char *fmt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001707
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001708 b = pci_alloc_bus();
1709 if (!b)
Yinghai Lu7b543662012-04-02 18:31:53 -07001710 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001711
1712 b->sysdata = sysdata;
1713 b->ops = ops;
Yinghai Lu4f535092013-01-21 13:20:52 -08001714 b->number = b->busn_res.start = bus;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001715 b2 = pci_find_bus(pci_domain_nr(b), bus);
1716 if (b2) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001717 /* If we already got to this bus through a different bridge, ignore it */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001718 dev_dbg(&b2->dev, "bus already known\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001719 goto err_out;
1720 }
Zhang Yanmind71374d2006-06-02 12:35:43 +08001721
Yinghai Lu7b543662012-04-02 18:31:53 -07001722 bridge = pci_alloc_host_bridge(b);
1723 if (!bridge)
1724 goto err_out;
1725
1726 bridge->dev.parent = parent;
Jiang Liu70efde22013-06-07 16:16:51 -06001727 bridge->dev.release = pci_release_host_bridge_dev;
Yinghai Lu7b543662012-04-02 18:31:53 -07001728 dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(b), bus);
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01001729 error = pcibios_root_bridge_prepare(bridge);
Jiang Liu343df772013-06-07 01:10:08 +08001730 if (error) {
1731 kfree(bridge);
1732 goto err_out;
1733 }
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01001734
Yinghai Lu7b543662012-04-02 18:31:53 -07001735 error = device_register(&bridge->dev);
Jiang Liu343df772013-06-07 01:10:08 +08001736 if (error) {
1737 put_device(&bridge->dev);
1738 goto err_out;
1739 }
Yinghai Lu7b543662012-04-02 18:31:53 -07001740 b->bridge = get_device(&bridge->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01001741 device_enable_async_suspend(b->bridge);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001742 pci_set_bus_of_node(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001743
Yinghai Lu0d358f22008-02-19 03:20:41 -08001744 if (!parent)
1745 set_dev_node(b->bridge, pcibus_to_node(b));
1746
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001747 b->dev.class = &pcibus_class;
1748 b->dev.parent = b->bridge;
Kay Sievers1a927132008-10-30 02:17:49 +01001749 dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001750 error = device_register(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001751 if (error)
1752 goto class_dev_reg_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001753
Jiang Liu10a95742013-04-12 05:44:20 +00001754 pcibios_add_bus(b);
1755
Linus Torvalds1da177e2005-04-16 15:20:36 -07001756 /* Create legacy_io and legacy_mem files for this bus */
1757 pci_create_legacy_files(b);
1758
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001759 if (parent)
1760 dev_info(parent, "PCI host bridge to bus %s\n", dev_name(&b->dev));
1761 else
1762 printk(KERN_INFO "PCI host bridge to bus %s\n", dev_name(&b->dev));
1763
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001764 /* Add initial resources to the bus */
1765 list_for_each_entry_safe(window, n, resources, list) {
1766 list_move_tail(&window->list, &bridge->windows);
1767 res = window->res;
1768 offset = window->offset;
Yinghai Luf848ffb2012-05-17 18:51:12 -07001769 if (res->flags & IORESOURCE_BUS)
1770 pci_bus_insert_busn_res(b, bus, res->end);
1771 else
1772 pci_bus_add_resource(b, res, 0);
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001773 if (offset) {
1774 if (resource_type(res) == IORESOURCE_IO)
1775 fmt = " (bus address [%#06llx-%#06llx])";
1776 else
1777 fmt = " (bus address [%#010llx-%#010llx])";
1778 snprintf(bus_addr, sizeof(bus_addr), fmt,
1779 (unsigned long long) (res->start - offset),
1780 (unsigned long long) (res->end - offset));
1781 } else
1782 bus_addr[0] = '\0';
1783 dev_info(&b->dev, "root bus resource %pR%s\n", res, bus_addr);
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001784 }
1785
Bjorn Helgaasa5390aa2012-02-23 20:18:59 -07001786 down_write(&pci_bus_sem);
1787 list_add_tail(&b->node, &pci_root_buses);
1788 up_write(&pci_bus_sem);
1789
Linus Torvalds1da177e2005-04-16 15:20:36 -07001790 return b;
1791
Linus Torvalds1da177e2005-04-16 15:20:36 -07001792class_dev_reg_err:
Yinghai Lu7b543662012-04-02 18:31:53 -07001793 put_device(&bridge->dev);
1794 device_unregister(&bridge->dev);
Yinghai Lu7b543662012-04-02 18:31:53 -07001795err_out:
1796 kfree(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001797 return NULL;
1798}
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001799
Yinghai Lu98a35832012-05-18 11:35:50 -06001800int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int bus_max)
1801{
1802 struct resource *res = &b->busn_res;
1803 struct resource *parent_res, *conflict;
1804
1805 res->start = bus;
1806 res->end = bus_max;
1807 res->flags = IORESOURCE_BUS;
1808
1809 if (!pci_is_root_bus(b))
1810 parent_res = &b->parent->busn_res;
1811 else {
1812 parent_res = get_pci_domain_busn_res(pci_domain_nr(b));
1813 res->flags |= IORESOURCE_PCI_FIXED;
1814 }
1815
Andreas Noeverced04d12014-01-23 21:59:24 +01001816 conflict = request_resource_conflict(parent_res, res);
Yinghai Lu98a35832012-05-18 11:35:50 -06001817
1818 if (conflict)
1819 dev_printk(KERN_DEBUG, &b->dev,
1820 "busn_res: can not insert %pR under %s%pR (conflicts with %s %pR)\n",
1821 res, pci_is_root_bus(b) ? "domain " : "",
1822 parent_res, conflict->name, conflict);
Yinghai Lu98a35832012-05-18 11:35:50 -06001823
1824 return conflict == NULL;
1825}
1826
1827int pci_bus_update_busn_res_end(struct pci_bus *b, int bus_max)
1828{
1829 struct resource *res = &b->busn_res;
1830 struct resource old_res = *res;
1831 resource_size_t size;
1832 int ret;
1833
1834 if (res->start > bus_max)
1835 return -EINVAL;
1836
1837 size = bus_max - res->start + 1;
1838 ret = adjust_resource(res, res->start, size);
1839 dev_printk(KERN_DEBUG, &b->dev,
1840 "busn_res: %pR end %s updated to %02x\n",
1841 &old_res, ret ? "can not be" : "is", bus_max);
1842
1843 if (!ret && !res->parent)
1844 pci_bus_insert_busn_res(b, res->start, res->end);
1845
1846 return ret;
1847}
1848
1849void pci_bus_release_busn_res(struct pci_bus *b)
1850{
1851 struct resource *res = &b->busn_res;
1852 int ret;
1853
1854 if (!res->flags || !res->parent)
1855 return;
1856
1857 ret = release_resource(res);
1858 dev_printk(KERN_DEBUG, &b->dev,
1859 "busn_res: %pR %s released\n",
1860 res, ret ? "can not be" : "is");
1861}
1862
Bill Pemberton15856ad2012-11-21 15:35:00 -05001863struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06001864 struct pci_ops *ops, void *sysdata, struct list_head *resources)
1865{
Yinghai Lu4d99f522012-05-17 18:51:12 -07001866 struct pci_host_bridge_window *window;
1867 bool found = false;
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06001868 struct pci_bus *b;
Yinghai Lu4d99f522012-05-17 18:51:12 -07001869 int max;
1870
1871 list_for_each_entry(window, resources, list)
1872 if (window->res->flags & IORESOURCE_BUS) {
1873 found = true;
1874 break;
1875 }
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06001876
1877 b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
1878 if (!b)
1879 return NULL;
1880
Yinghai Lu4d99f522012-05-17 18:51:12 -07001881 if (!found) {
1882 dev_info(&b->dev,
1883 "No busn resource found for root bus, will use [bus %02x-ff]\n",
1884 bus);
1885 pci_bus_insert_busn_res(b, bus, 255);
1886 }
1887
1888 max = pci_scan_child_bus(b);
1889
1890 if (!found)
1891 pci_bus_update_busn_res_end(b, max);
1892
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06001893 pci_bus_add_devices(b);
1894 return b;
1895}
1896EXPORT_SYMBOL(pci_scan_root_bus);
1897
Bjorn Helgaas7e00fe22011-10-28 16:26:05 -06001898/* Deprecated; use pci_scan_root_bus() instead */
Bill Pemberton15856ad2012-11-21 15:35:00 -05001899struct pci_bus *pci_scan_bus_parented(struct device *parent,
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001900 int bus, struct pci_ops *ops, void *sysdata)
1901{
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001902 LIST_HEAD(resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001903 struct pci_bus *b;
1904
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001905 pci_add_resource(&resources, &ioport_resource);
1906 pci_add_resource(&resources, &iomem_resource);
Yinghai Lu857c3b62012-05-17 18:51:12 -07001907 pci_add_resource(&resources, &busn_resource);
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001908 b = pci_create_root_bus(parent, bus, ops, sysdata, &resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001909 if (b)
Yinghai Lu857c3b62012-05-17 18:51:12 -07001910 pci_scan_child_bus(b);
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001911 else
1912 pci_free_resource_list(&resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001913 return b;
1914}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001915EXPORT_SYMBOL(pci_scan_bus_parented);
1916
Bill Pemberton15856ad2012-11-21 15:35:00 -05001917struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops,
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06001918 void *sysdata)
1919{
1920 LIST_HEAD(resources);
1921 struct pci_bus *b;
1922
1923 pci_add_resource(&resources, &ioport_resource);
1924 pci_add_resource(&resources, &iomem_resource);
Yinghai Lu857c3b62012-05-17 18:51:12 -07001925 pci_add_resource(&resources, &busn_resource);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06001926 b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
1927 if (b) {
Yinghai Lu857c3b62012-05-17 18:51:12 -07001928 pci_scan_child_bus(b);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06001929 pci_bus_add_devices(b);
1930 } else {
1931 pci_free_resource_list(&resources);
1932 }
1933 return b;
1934}
1935EXPORT_SYMBOL(pci_scan_bus);
1936
Alex Chiang3ed4fd92009-03-20 14:56:25 -06001937/**
Yinghai Lu2f320522012-01-21 02:08:22 -08001938 * pci_rescan_bus_bridge_resize - scan a PCI bus for devices.
1939 * @bridge: PCI bridge for the bus to scan
1940 *
1941 * Scan a PCI bus and child buses for new devices, add them,
1942 * and enable them, resizing bridge mmio/io resource if necessary
1943 * and possible. The caller must ensure the child devices are already
1944 * removed for resizing to occur.
1945 *
1946 * Returns the max number of subordinate bus discovered.
1947 */
1948unsigned int __ref pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
1949{
1950 unsigned int max;
1951 struct pci_bus *bus = bridge->subordinate;
1952
1953 max = pci_scan_child_bus(bus);
1954
1955 pci_assign_unassigned_bridge_resources(bridge);
1956
1957 pci_bus_add_devices(bus);
1958
1959 return max;
1960}
1961
Yinghai Lua5213a32012-10-30 14:31:21 -06001962/**
1963 * pci_rescan_bus - scan a PCI bus for devices.
1964 * @bus: PCI bus to scan
1965 *
1966 * Scan a PCI bus and child buses for new devices, adds them,
1967 * and enables them.
1968 *
1969 * Returns the max number of subordinate bus discovered.
1970 */
1971unsigned int __ref pci_rescan_bus(struct pci_bus *bus)
1972{
1973 unsigned int max;
1974
1975 max = pci_scan_child_bus(bus);
1976 pci_assign_unassigned_bus_resources(bus);
1977 pci_bus_add_devices(bus);
1978
1979 return max;
1980}
1981EXPORT_SYMBOL_GPL(pci_rescan_bus);
1982
Linus Torvalds1da177e2005-04-16 15:20:36 -07001983EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001984EXPORT_SYMBOL(pci_scan_slot);
1985EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001986EXPORT_SYMBOL_GPL(pci_scan_child_bus);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001987
Rafael J. Wysocki9d169472014-01-10 15:22:18 +01001988/*
1989 * pci_rescan_bus(), pci_rescan_bus_bridge_resize() and PCI device removal
1990 * routines should always be executed under this mutex.
1991 */
1992static DEFINE_MUTEX(pci_rescan_remove_lock);
1993
1994void pci_lock_rescan_remove(void)
1995{
1996 mutex_lock(&pci_rescan_remove_lock);
1997}
1998EXPORT_SYMBOL_GPL(pci_lock_rescan_remove);
1999
2000void pci_unlock_rescan_remove(void)
2001{
2002 mutex_unlock(&pci_rescan_remove_lock);
2003}
2004EXPORT_SYMBOL_GPL(pci_unlock_rescan_remove);
2005
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05002006static int __init pci_sort_bf_cmp(const struct device *d_a, const struct device *d_b)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002007{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05002008 const struct pci_dev *a = to_pci_dev(d_a);
2009 const struct pci_dev *b = to_pci_dev(d_b);
2010
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002011 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
2012 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
2013
2014 if (a->bus->number < b->bus->number) return -1;
2015 else if (a->bus->number > b->bus->number) return 1;
2016
2017 if (a->devfn < b->devfn) return -1;
2018 else if (a->devfn > b->devfn) return 1;
2019
2020 return 0;
2021}
2022
Greg Kroah-Hartman5ff580c2008-02-14 14:56:56 -08002023void __init pci_sort_breadthfirst(void)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002024{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05002025 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002026}